dispc.c 102.3 KB
Newer Older
T
Tomi Valkeinen 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * linux/drivers/video/omap2/dss/dispc.c
 *
 * Copyright (C) 2009 Nokia Corporation
 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
 *
 * Some code and ideas taken from drivers/video/omap/ driver
 * by Imre Deak.
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms of the GNU General Public License version 2 as published by
 * the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * You should have received a copy of the GNU General Public License along with
 * this program.  If not, see <http://www.gnu.org/licenses/>.
 */

#define DSS_SUBSYS_NAME "DISPC"

#include <linux/kernel.h>
#include <linux/dma-mapping.h>
#include <linux/vmalloc.h>
28
#include <linux/export.h>
T
Tomi Valkeinen 已提交
29 30 31 32 33 34
#include <linux/clk.h>
#include <linux/io.h>
#include <linux/jiffies.h>
#include <linux/seq_file.h>
#include <linux/delay.h>
#include <linux/workqueue.h>
35
#include <linux/hardirq.h>
36
#include <linux/platform_device.h>
37
#include <linux/pm_runtime.h>
38
#include <linux/sizes.h>
39 40 41
#include <linux/mfd/syscon.h>
#include <linux/regmap.h>
#include <linux/of.h>
T
Tomi Valkeinen 已提交
42
#include <linux/component.h>
T
Tomi Valkeinen 已提交
43

44
#include <video/omapdss.h>
T
Tomi Valkeinen 已提交
45 46

#include "dss.h"
47
#include "dss_features.h"
48
#include "dispc.h"
T
Tomi Valkeinen 已提交
49 50

/* DISPC */
51
#define DISPC_SZ_REGS			SZ_4K
T
Tomi Valkeinen 已提交
52

53 54 55 56 57 58
enum omap_burst_size {
	BURST_SIZE_X2 = 0,
	BURST_SIZE_X4 = 1,
	BURST_SIZE_X8 = 2,
};

T
Tomi Valkeinen 已提交
59 60 61 62 63 64
#define REG_GET(idx, start, end) \
	FLD_GET(dispc_read_reg(idx), start, end)

#define REG_FLD_MOD(idx, val, start, end)				\
	dispc_write_reg(idx, FLD_MOD(dispc_read_reg(idx), val, start, end))

65 66 67 68 69 70 71
struct dispc_features {
	u8 sw_start;
	u8 fp_start;
	u8 bp_start;
	u16 sw_max;
	u16 vp_max;
	u16 hp_max;
72 73 74 75
	u8 mgr_width_start;
	u8 mgr_height_start;
	u16 mgr_width_max;
	u16 mgr_height_max;
76 77
	unsigned long max_lcd_pclk;
	unsigned long max_tv_pclk;
78
	int (*calc_scaling) (unsigned long pclk, unsigned long lclk,
79 80 81 82
		const struct omap_video_timings *mgr_timings,
		u16 width, u16 height, u16 out_width, u16 out_height,
		enum omap_color_mode color_mode, bool *five_taps,
		int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
83
		u16 pos_x, unsigned long *core_clk, bool mem_to_mem);
84
	unsigned long (*calc_core_clk) (unsigned long pclk,
85 86
		u16 width, u16 height, u16 out_width, u16 out_height,
		bool mem_to_mem);
87
	u8 num_fifos;
88 89 90

	/* swap GFX & WB fifos */
	bool gfx_fifo_workaround:1;
91 92 93

	/* no DISPC_IRQ_FRAMEDONETV on this SoC */
	bool no_framedone_tv:1;
94 95 96

	/* revert to the OMAP4 mechanism of DISPC Smart Standby operation */
	bool mstandby_workaround:1;
97 98

	bool set_max_preload:1;
99 100 101

	/* PIXEL_INC is not added to the last pixel of a line */
	bool last_pixel_inc_missing:1;
102 103 104

	/* POL_FREQ has ALIGN bit */
	bool supports_sync_align:1;
T
Tomi Valkeinen 已提交
105 106

	bool has_writeback:1;
107 108

	bool supports_double_pixel:1;
109 110 111 112 113 114 115

	/*
	 * Field order for VENC is different than HDMI. We should handle this in
	 * some intelligent manner, but as the SoCs have either HDMI or VENC,
	 * never both, we can just use this flag for now.
	 */
	bool reverse_ilace_field_order:1;
116 117
};

118 119
#define DISPC_MAX_NR_FIFOS 5

T
Tomi Valkeinen 已提交
120
static struct {
121
	struct platform_device *pdev;
T
Tomi Valkeinen 已提交
122
	void __iomem    *base;
123

124
	int irq;
125 126
	irq_handler_t user_handler;
	void *user_data;
T
Tomi Valkeinen 已提交
127

128
	unsigned long core_clk_rate;
129
	unsigned long tv_pclk_rate;
130

131 132 133
	u32 fifo_size[DISPC_MAX_NR_FIFOS];
	/* maps which plane is using a fifo. fifo-id -> plane-id */
	int fifo_assignment[DISPC_MAX_NR_FIFOS];
T
Tomi Valkeinen 已提交
134

135
	bool		ctx_valid;
T
Tomi Valkeinen 已提交
136
	u32		ctx[DISPC_SZ_REGS / sizeof(u32)];
137

138
	const struct dispc_features *feat;
139 140

	bool is_enabled;
141 142 143

	struct regmap *syscon_pol;
	u32 syscon_pol_offset;
144 145 146

	/* DISPC_CONTROL & DISPC_CONFIG lock*/
	spinlock_t control_lock;
T
Tomi Valkeinen 已提交
147 148
} dispc;

149 150 151 152 153 154 155 156 157 158 159 160
enum omap_color_component {
	/* used for all color formats for OMAP3 and earlier
	 * and for RGB and Y color component on OMAP4
	 */
	DISPC_COLOR_COMPONENT_RGB_Y		= 1 << 0,
	/* used for UV component for
	 * OMAP_DSS_COLOR_YUV2, OMAP_DSS_COLOR_UYVY, OMAP_DSS_COLOR_NV12
	 * color formats on OMAP4
	 */
	DISPC_COLOR_COMPONENT_UV		= 1 << 1,
};

161 162 163 164 165 166 167 168 169 170 171 172 173 174
enum mgr_reg_fields {
	DISPC_MGR_FLD_ENABLE,
	DISPC_MGR_FLD_STNTFT,
	DISPC_MGR_FLD_GO,
	DISPC_MGR_FLD_TFTDATALINES,
	DISPC_MGR_FLD_STALLMODE,
	DISPC_MGR_FLD_TCKENABLE,
	DISPC_MGR_FLD_TCKSELECTION,
	DISPC_MGR_FLD_CPR,
	DISPC_MGR_FLD_FIFOHANDCHECK,
	/* used to maintain a count of the above fields */
	DISPC_MGR_FLD_NUM,
};

175 176 177 178 179 180
struct dispc_reg_field {
	u16 reg;
	u8 high;
	u8 low;
};

181 182 183 184 185
static const struct {
	const char *name;
	u32 vsync_irq;
	u32 framedone_irq;
	u32 sync_lost_irq;
186
	struct dispc_reg_field reg_desc[DISPC_MGR_FLD_NUM];
187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207
} mgr_desc[] = {
	[OMAP_DSS_CHANNEL_LCD] = {
		.name		= "LCD",
		.vsync_irq	= DISPC_IRQ_VSYNC,
		.framedone_irq	= DISPC_IRQ_FRAMEDONE,
		.sync_lost_irq	= DISPC_IRQ_SYNC_LOST,
		.reg_desc	= {
			[DISPC_MGR_FLD_ENABLE]		= { DISPC_CONTROL,  0,  0 },
			[DISPC_MGR_FLD_STNTFT]		= { DISPC_CONTROL,  3,  3 },
			[DISPC_MGR_FLD_GO]		= { DISPC_CONTROL,  5,  5 },
			[DISPC_MGR_FLD_TFTDATALINES]	= { DISPC_CONTROL,  9,  8 },
			[DISPC_MGR_FLD_STALLMODE]	= { DISPC_CONTROL, 11, 11 },
			[DISPC_MGR_FLD_TCKENABLE]	= { DISPC_CONFIG,  10, 10 },
			[DISPC_MGR_FLD_TCKSELECTION]	= { DISPC_CONFIG,  11, 11 },
			[DISPC_MGR_FLD_CPR]		= { DISPC_CONFIG,  15, 15 },
			[DISPC_MGR_FLD_FIFOHANDCHECK]	= { DISPC_CONFIG,  16, 16 },
		},
	},
	[OMAP_DSS_CHANNEL_DIGIT] = {
		.name		= "DIGIT",
		.vsync_irq	= DISPC_IRQ_EVSYNC_ODD | DISPC_IRQ_EVSYNC_EVEN,
208
		.framedone_irq	= DISPC_IRQ_FRAMEDONETV,
209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238
		.sync_lost_irq	= DISPC_IRQ_SYNC_LOST_DIGIT,
		.reg_desc	= {
			[DISPC_MGR_FLD_ENABLE]		= { DISPC_CONTROL,  1,  1 },
			[DISPC_MGR_FLD_STNTFT]		= { },
			[DISPC_MGR_FLD_GO]		= { DISPC_CONTROL,  6,  6 },
			[DISPC_MGR_FLD_TFTDATALINES]	= { },
			[DISPC_MGR_FLD_STALLMODE]	= { },
			[DISPC_MGR_FLD_TCKENABLE]	= { DISPC_CONFIG,  12, 12 },
			[DISPC_MGR_FLD_TCKSELECTION]	= { DISPC_CONFIG,  13, 13 },
			[DISPC_MGR_FLD_CPR]		= { },
			[DISPC_MGR_FLD_FIFOHANDCHECK]	= { DISPC_CONFIG,  16, 16 },
		},
	},
	[OMAP_DSS_CHANNEL_LCD2] = {
		.name		= "LCD2",
		.vsync_irq	= DISPC_IRQ_VSYNC2,
		.framedone_irq	= DISPC_IRQ_FRAMEDONE2,
		.sync_lost_irq	= DISPC_IRQ_SYNC_LOST2,
		.reg_desc	= {
			[DISPC_MGR_FLD_ENABLE]		= { DISPC_CONTROL2,  0,  0 },
			[DISPC_MGR_FLD_STNTFT]		= { DISPC_CONTROL2,  3,  3 },
			[DISPC_MGR_FLD_GO]		= { DISPC_CONTROL2,  5,  5 },
			[DISPC_MGR_FLD_TFTDATALINES]	= { DISPC_CONTROL2,  9,  8 },
			[DISPC_MGR_FLD_STALLMODE]	= { DISPC_CONTROL2, 11, 11 },
			[DISPC_MGR_FLD_TCKENABLE]	= { DISPC_CONFIG2,  10, 10 },
			[DISPC_MGR_FLD_TCKSELECTION]	= { DISPC_CONFIG2,  11, 11 },
			[DISPC_MGR_FLD_CPR]		= { DISPC_CONFIG2,  15, 15 },
			[DISPC_MGR_FLD_FIFOHANDCHECK]	= { DISPC_CONFIG2,  16, 16 },
		},
	},
239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255
	[OMAP_DSS_CHANNEL_LCD3] = {
		.name		= "LCD3",
		.vsync_irq	= DISPC_IRQ_VSYNC3,
		.framedone_irq	= DISPC_IRQ_FRAMEDONE3,
		.sync_lost_irq	= DISPC_IRQ_SYNC_LOST3,
		.reg_desc	= {
			[DISPC_MGR_FLD_ENABLE]		= { DISPC_CONTROL3,  0,  0 },
			[DISPC_MGR_FLD_STNTFT]		= { DISPC_CONTROL3,  3,  3 },
			[DISPC_MGR_FLD_GO]		= { DISPC_CONTROL3,  5,  5 },
			[DISPC_MGR_FLD_TFTDATALINES]	= { DISPC_CONTROL3,  9,  8 },
			[DISPC_MGR_FLD_STALLMODE]	= { DISPC_CONTROL3, 11, 11 },
			[DISPC_MGR_FLD_TCKENABLE]	= { DISPC_CONFIG3,  10, 10 },
			[DISPC_MGR_FLD_TCKSELECTION]	= { DISPC_CONFIG3,  11, 11 },
			[DISPC_MGR_FLD_CPR]		= { DISPC_CONFIG3,  15, 15 },
			[DISPC_MGR_FLD_FIFOHANDCHECK]	= { DISPC_CONFIG3,  16, 16 },
		},
	},
256 257
};

258 259 260 261 262
struct color_conv_coef {
	int ry, rcr, rcb, gy, gcr, gcb, by, bcr, bcb;
	int full_range;
};

263 264 265 266 267
static unsigned long dispc_fclk_rate(void);
static unsigned long dispc_core_clk_rate(void);
static unsigned long dispc_mgr_lclk_rate(enum omap_channel channel);
static unsigned long dispc_mgr_pclk_rate(enum omap_channel channel);

268 269
static unsigned long dispc_plane_pclk_rate(enum omap_plane plane);
static unsigned long dispc_plane_lclk_rate(enum omap_plane plane);
T
Tomi Valkeinen 已提交
270

271
static inline void dispc_write_reg(const u16 idx, u32 val)
T
Tomi Valkeinen 已提交
272
{
273
	__raw_writel(val, dispc.base + idx);
T
Tomi Valkeinen 已提交
274 275
}

276
static inline u32 dispc_read_reg(const u16 idx)
T
Tomi Valkeinen 已提交
277
{
278
	return __raw_readl(dispc.base + idx);
T
Tomi Valkeinen 已提交
279 280
}

281 282
static u32 mgr_fld_read(enum omap_channel channel, enum mgr_reg_fields regfld)
{
283
	const struct dispc_reg_field rfld = mgr_desc[channel].reg_desc[regfld];
284 285 286 287 288
	return REG_GET(rfld.reg, rfld.high, rfld.low);
}

static void mgr_fld_write(enum omap_channel channel,
					enum mgr_reg_fields regfld, int val) {
289
	const struct dispc_reg_field rfld = mgr_desc[channel].reg_desc[regfld];
290 291 292 293 294 295
	const bool need_lock = rfld.reg == DISPC_CONTROL || rfld.reg == DISPC_CONFIG;
	unsigned long flags;

	if (need_lock)
		spin_lock_irqsave(&dispc.control_lock, flags);

296
	REG_FLD_MOD(rfld.reg, val, rfld.high, rfld.low);
297 298 299

	if (need_lock)
		spin_unlock_irqrestore(&dispc.control_lock, flags);
300 301
}

T
Tomi Valkeinen 已提交
302
#define SR(reg) \
303
	dispc.ctx[DISPC_##reg / sizeof(u32)] = dispc_read_reg(DISPC_##reg)
T
Tomi Valkeinen 已提交
304
#define RR(reg) \
305
	dispc_write_reg(DISPC_##reg, dispc.ctx[DISPC_##reg / sizeof(u32)])
T
Tomi Valkeinen 已提交
306

307
static void dispc_save_context(void)
T
Tomi Valkeinen 已提交
308
{
309
	int i, j;
T
Tomi Valkeinen 已提交
310

311 312
	DSSDBG("dispc_save_context\n");

T
Tomi Valkeinen 已提交
313 314 315 316
	SR(IRQENABLE);
	SR(CONTROL);
	SR(CONFIG);
	SR(LINE_NUMBER);
317 318
	if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
			dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
319
		SR(GLOBAL_ALPHA);
320 321 322 323
	if (dss_has_feature(FEAT_MGR_LCD2)) {
		SR(CONTROL2);
		SR(CONFIG2);
	}
324 325 326 327
	if (dss_has_feature(FEAT_MGR_LCD3)) {
		SR(CONTROL3);
		SR(CONFIG3);
	}
T
Tomi Valkeinen 已提交
328

329 330 331 332 333 334 335 336 337 338 339 340 341 342 343
	for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
		SR(DEFAULT_COLOR(i));
		SR(TRANS_COLOR(i));
		SR(SIZE_MGR(i));
		if (i == OMAP_DSS_CHANNEL_DIGIT)
			continue;
		SR(TIMING_H(i));
		SR(TIMING_V(i));
		SR(POL_FREQ(i));
		SR(DIVISORo(i));

		SR(DATA_CYCLE1(i));
		SR(DATA_CYCLE2(i));
		SR(DATA_CYCLE3(i));

344
		if (dss_has_feature(FEAT_CPR)) {
345 346 347
			SR(CPR_COEF_R(i));
			SR(CPR_COEF_G(i));
			SR(CPR_COEF_B(i));
348
		}
349
	}
T
Tomi Valkeinen 已提交
350

351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370
	for (i = 0; i < dss_feat_get_num_ovls(); i++) {
		SR(OVL_BA0(i));
		SR(OVL_BA1(i));
		SR(OVL_POSITION(i));
		SR(OVL_SIZE(i));
		SR(OVL_ATTRIBUTES(i));
		SR(OVL_FIFO_THRESHOLD(i));
		SR(OVL_ROW_INC(i));
		SR(OVL_PIXEL_INC(i));
		if (dss_has_feature(FEAT_PRELOAD))
			SR(OVL_PRELOAD(i));
		if (i == OMAP_DSS_GFX) {
			SR(OVL_WINDOW_SKIP(i));
			SR(OVL_TABLE_BA(i));
			continue;
		}
		SR(OVL_FIR(i));
		SR(OVL_PICTURE_SIZE(i));
		SR(OVL_ACCU0(i));
		SR(OVL_ACCU1(i));
371

372 373
		for (j = 0; j < 8; j++)
			SR(OVL_FIR_COEF_H(i, j));
374

375 376
		for (j = 0; j < 8; j++)
			SR(OVL_FIR_COEF_HV(i, j));
377

378 379
		for (j = 0; j < 5; j++)
			SR(OVL_CONV_COEF(i, j));
380

381 382 383 384
		if (dss_has_feature(FEAT_FIR_COEF_V)) {
			for (j = 0; j < 8; j++)
				SR(OVL_FIR_COEF_V(i, j));
		}
385

386 387 388 389 390 391
		if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
			SR(OVL_BA0_UV(i));
			SR(OVL_BA1_UV(i));
			SR(OVL_FIR2(i));
			SR(OVL_ACCU2_0(i));
			SR(OVL_ACCU2_1(i));
392

393 394
			for (j = 0; j < 8; j++)
				SR(OVL_FIR_COEF_H2(i, j));
395

396 397
			for (j = 0; j < 8; j++)
				SR(OVL_FIR_COEF_HV2(i, j));
398

399 400 401 402 403
			for (j = 0; j < 8; j++)
				SR(OVL_FIR_COEF_V2(i, j));
		}
		if (dss_has_feature(FEAT_ATTR2))
			SR(OVL_ATTRIBUTES2(i));
404
	}
405 406 407

	if (dss_has_feature(FEAT_CORE_CLK_DIV))
		SR(DIVISOR);
408 409 410

	dispc.ctx_valid = true;

411
	DSSDBG("context saved\n");
T
Tomi Valkeinen 已提交
412 413
}

414
static void dispc_restore_context(void)
T
Tomi Valkeinen 已提交
415
{
416
	int i, j;
417 418 419

	DSSDBG("dispc_restore_context\n");

420 421 422
	if (!dispc.ctx_valid)
		return;

423
	/*RR(IRQENABLE);*/
T
Tomi Valkeinen 已提交
424 425 426
	/*RR(CONTROL);*/
	RR(CONFIG);
	RR(LINE_NUMBER);
427 428
	if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
			dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
429
		RR(GLOBAL_ALPHA);
430
	if (dss_has_feature(FEAT_MGR_LCD2))
431
		RR(CONFIG2);
432 433
	if (dss_has_feature(FEAT_MGR_LCD3))
		RR(CONFIG3);
T
Tomi Valkeinen 已提交
434

435 436 437 438 439 440 441 442 443 444 445 446 447 448
	for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
		RR(DEFAULT_COLOR(i));
		RR(TRANS_COLOR(i));
		RR(SIZE_MGR(i));
		if (i == OMAP_DSS_CHANNEL_DIGIT)
			continue;
		RR(TIMING_H(i));
		RR(TIMING_V(i));
		RR(POL_FREQ(i));
		RR(DIVISORo(i));

		RR(DATA_CYCLE1(i));
		RR(DATA_CYCLE2(i));
		RR(DATA_CYCLE3(i));
449

450
		if (dss_has_feature(FEAT_CPR)) {
451 452 453
			RR(CPR_COEF_R(i));
			RR(CPR_COEF_G(i));
			RR(CPR_COEF_B(i));
454
		}
455
	}
T
Tomi Valkeinen 已提交
456

457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476
	for (i = 0; i < dss_feat_get_num_ovls(); i++) {
		RR(OVL_BA0(i));
		RR(OVL_BA1(i));
		RR(OVL_POSITION(i));
		RR(OVL_SIZE(i));
		RR(OVL_ATTRIBUTES(i));
		RR(OVL_FIFO_THRESHOLD(i));
		RR(OVL_ROW_INC(i));
		RR(OVL_PIXEL_INC(i));
		if (dss_has_feature(FEAT_PRELOAD))
			RR(OVL_PRELOAD(i));
		if (i == OMAP_DSS_GFX) {
			RR(OVL_WINDOW_SKIP(i));
			RR(OVL_TABLE_BA(i));
			continue;
		}
		RR(OVL_FIR(i));
		RR(OVL_PICTURE_SIZE(i));
		RR(OVL_ACCU0(i));
		RR(OVL_ACCU1(i));
477

478 479
		for (j = 0; j < 8; j++)
			RR(OVL_FIR_COEF_H(i, j));
480

481 482
		for (j = 0; j < 8; j++)
			RR(OVL_FIR_COEF_HV(i, j));
483

484 485
		for (j = 0; j < 5; j++)
			RR(OVL_CONV_COEF(i, j));
486

487 488 489 490
		if (dss_has_feature(FEAT_FIR_COEF_V)) {
			for (j = 0; j < 8; j++)
				RR(OVL_FIR_COEF_V(i, j));
		}
491

492 493 494 495 496 497
		if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
			RR(OVL_BA0_UV(i));
			RR(OVL_BA1_UV(i));
			RR(OVL_FIR2(i));
			RR(OVL_ACCU2_0(i));
			RR(OVL_ACCU2_1(i));
498

499 500
			for (j = 0; j < 8; j++)
				RR(OVL_FIR_COEF_H2(i, j));
501

502 503
			for (j = 0; j < 8; j++)
				RR(OVL_FIR_COEF_HV2(i, j));
504

505 506 507 508 509
			for (j = 0; j < 8; j++)
				RR(OVL_FIR_COEF_V2(i, j));
		}
		if (dss_has_feature(FEAT_ATTR2))
			RR(OVL_ATTRIBUTES2(i));
510
	}
T
Tomi Valkeinen 已提交
511

512 513 514
	if (dss_has_feature(FEAT_CORE_CLK_DIV))
		RR(DIVISOR);

T
Tomi Valkeinen 已提交
515 516
	/* enable last, because LCD & DIGIT enable are here */
	RR(CONTROL);
517 518
	if (dss_has_feature(FEAT_MGR_LCD2))
		RR(CONTROL2);
519 520
	if (dss_has_feature(FEAT_MGR_LCD3))
		RR(CONTROL3);
521
	/* clear spurious SYNC_LOST_DIGIT interrupts */
522
	dispc_clear_irqstatus(DISPC_IRQ_SYNC_LOST_DIGIT);
523 524 525 526 527 528

	/*
	 * enable last so IRQs won't trigger before
	 * the context is fully restored
	 */
	RR(IRQENABLE);
529 530

	DSSDBG("context restored\n");
T
Tomi Valkeinen 已提交
531 532 533 534 535
}

#undef SR
#undef RR

536 537 538 539 540 541 542 543 544 545
int dispc_runtime_get(void)
{
	int r;

	DSSDBG("dispc_runtime_get\n");

	r = pm_runtime_get_sync(&dispc.pdev->dev);
	WARN_ON(r < 0);
	return r < 0 ? r : 0;
}
T
Tomi Valkeinen 已提交
546
EXPORT_SYMBOL(dispc_runtime_get);
547 548 549 550 551 552 553

void dispc_runtime_put(void)
{
	int r;

	DSSDBG("dispc_runtime_put\n");

554
	r = pm_runtime_put_sync(&dispc.pdev->dev);
555
	WARN_ON(r < 0 && r != -ENOSYS);
T
Tomi Valkeinen 已提交
556
}
T
Tomi Valkeinen 已提交
557
EXPORT_SYMBOL(dispc_runtime_put);
T
Tomi Valkeinen 已提交
558

559 560
u32 dispc_mgr_get_vsync_irq(enum omap_channel channel)
{
561
	return mgr_desc[channel].vsync_irq;
562
}
T
Tomi Valkeinen 已提交
563
EXPORT_SYMBOL(dispc_mgr_get_vsync_irq);
564

565 566
u32 dispc_mgr_get_framedone_irq(enum omap_channel channel)
{
567 568 569
	if (channel == OMAP_DSS_CHANNEL_DIGIT && dispc.feat->no_framedone_tv)
		return 0;

570
	return mgr_desc[channel].framedone_irq;
571
}
T
Tomi Valkeinen 已提交
572
EXPORT_SYMBOL(dispc_mgr_get_framedone_irq);
573

574 575 576 577
u32 dispc_mgr_get_sync_lost_irq(enum omap_channel channel)
{
	return mgr_desc[channel].sync_lost_irq;
}
T
Tomi Valkeinen 已提交
578
EXPORT_SYMBOL(dispc_mgr_get_sync_lost_irq);
579

580 581 582 583 584
u32 dispc_wb_get_framedone_irq(void)
{
	return DISPC_IRQ_FRAMEDONEWB;
}

585
bool dispc_mgr_go_busy(enum omap_channel channel)
T
Tomi Valkeinen 已提交
586
{
587
	return mgr_fld_read(channel, DISPC_MGR_FLD_GO) == 1;
T
Tomi Valkeinen 已提交
588
}
T
Tomi Valkeinen 已提交
589
EXPORT_SYMBOL(dispc_mgr_go_busy);
T
Tomi Valkeinen 已提交
590

591
void dispc_mgr_go(enum omap_channel channel)
T
Tomi Valkeinen 已提交
592
{
593
	WARN_ON(!dispc_mgr_is_enabled(channel));
594
	WARN_ON(dispc_mgr_go_busy(channel));
T
Tomi Valkeinen 已提交
595

596
	DSSDBG("GO %s\n", mgr_desc[channel].name);
T
Tomi Valkeinen 已提交
597

598
	mgr_fld_write(channel, DISPC_MGR_FLD_GO, 1);
T
Tomi Valkeinen 已提交
599
}
T
Tomi Valkeinen 已提交
600
EXPORT_SYMBOL(dispc_mgr_go);
T
Tomi Valkeinen 已提交
601

602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625
bool dispc_wb_go_busy(void)
{
	return REG_GET(DISPC_CONTROL2, 6, 6) == 1;
}

void dispc_wb_go(void)
{
	enum omap_plane plane = OMAP_DSS_WB;
	bool enable, go;

	enable = REG_GET(DISPC_OVL_ATTRIBUTES(plane), 0, 0) == 1;

	if (!enable)
		return;

	go = REG_GET(DISPC_CONTROL2, 6, 6) == 1;
	if (go) {
		DSSERR("GO bit not down for WB\n");
		return;
	}

	REG_FLD_MOD(DISPC_CONTROL2, 1, 6, 6);
}

626
static void dispc_ovl_write_firh_reg(enum omap_plane plane, int reg, u32 value)
T
Tomi Valkeinen 已提交
627
{
628
	dispc_write_reg(DISPC_OVL_FIR_COEF_H(plane, reg), value);
T
Tomi Valkeinen 已提交
629 630
}

631
static void dispc_ovl_write_firhv_reg(enum omap_plane plane, int reg, u32 value)
T
Tomi Valkeinen 已提交
632
{
633
	dispc_write_reg(DISPC_OVL_FIR_COEF_HV(plane, reg), value);
T
Tomi Valkeinen 已提交
634 635
}

636
static void dispc_ovl_write_firv_reg(enum omap_plane plane, int reg, u32 value)
T
Tomi Valkeinen 已提交
637
{
638
	dispc_write_reg(DISPC_OVL_FIR_COEF_V(plane, reg), value);
T
Tomi Valkeinen 已提交
639 640
}

641
static void dispc_ovl_write_firh2_reg(enum omap_plane plane, int reg, u32 value)
642 643 644 645 646 647
{
	BUG_ON(plane == OMAP_DSS_GFX);

	dispc_write_reg(DISPC_OVL_FIR_COEF_H2(plane, reg), value);
}

648 649
static void dispc_ovl_write_firhv2_reg(enum omap_plane plane, int reg,
		u32 value)
650 651 652 653 654 655
{
	BUG_ON(plane == OMAP_DSS_GFX);

	dispc_write_reg(DISPC_OVL_FIR_COEF_HV2(plane, reg), value);
}

656
static void dispc_ovl_write_firv2_reg(enum omap_plane plane, int reg, u32 value)
657 658 659 660 661 662
{
	BUG_ON(plane == OMAP_DSS_GFX);

	dispc_write_reg(DISPC_OVL_FIR_COEF_V2(plane, reg), value);
}

663 664 665
static void dispc_ovl_set_scale_coef(enum omap_plane plane, int fir_hinc,
				int fir_vinc, int five_taps,
				enum omap_color_component color_comp)
T
Tomi Valkeinen 已提交
666
{
667
	const struct dispc_coef *h_coef, *v_coef;
T
Tomi Valkeinen 已提交
668 669
	int i;

670 671
	h_coef = dispc_ovl_get_scale_coef(fir_hinc, true);
	v_coef = dispc_ovl_get_scale_coef(fir_vinc, five_taps);
T
Tomi Valkeinen 已提交
672 673 674 675

	for (i = 0; i < 8; i++) {
		u32 h, hv;

676 677 678 679 680 681 682 683
		h = FLD_VAL(h_coef[i].hc0_vc00, 7, 0)
			| FLD_VAL(h_coef[i].hc1_vc0, 15, 8)
			| FLD_VAL(h_coef[i].hc2_vc1, 23, 16)
			| FLD_VAL(h_coef[i].hc3_vc2, 31, 24);
		hv = FLD_VAL(h_coef[i].hc4_vc22, 7, 0)
			| FLD_VAL(v_coef[i].hc1_vc0, 15, 8)
			| FLD_VAL(v_coef[i].hc2_vc1, 23, 16)
			| FLD_VAL(v_coef[i].hc3_vc2, 31, 24);
T
Tomi Valkeinen 已提交
684

685
		if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
686 687
			dispc_ovl_write_firh_reg(plane, i, h);
			dispc_ovl_write_firhv_reg(plane, i, hv);
688
		} else {
689 690
			dispc_ovl_write_firh2_reg(plane, i, h);
			dispc_ovl_write_firhv2_reg(plane, i, hv);
691 692
		}

T
Tomi Valkeinen 已提交
693 694
	}

695 696 697
	if (five_taps) {
		for (i = 0; i < 8; i++) {
			u32 v;
698 699
			v = FLD_VAL(v_coef[i].hc0_vc00, 7, 0)
				| FLD_VAL(v_coef[i].hc4_vc22, 15, 8);
700
			if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y)
701
				dispc_ovl_write_firv_reg(plane, i, v);
702
			else
703
				dispc_ovl_write_firv2_reg(plane, i, v);
704
		}
T
Tomi Valkeinen 已提交
705 706 707 708
	}
}


709 710 711
static void dispc_ovl_write_color_conv_coef(enum omap_plane plane,
		const struct color_conv_coef *ct)
{
T
Tomi Valkeinen 已提交
712 713
#define CVAL(x, y) (FLD_VAL(x, 26, 16) | FLD_VAL(y, 10, 0))

714 715 716 717 718
	dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 0), CVAL(ct->rcr, ct->ry));
	dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 1), CVAL(ct->gy,  ct->rcb));
	dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 2), CVAL(ct->gcb, ct->gcr));
	dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 3), CVAL(ct->bcr, ct->by));
	dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 4), CVAL(0, ct->bcb));
T
Tomi Valkeinen 已提交
719

720
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), ct->full_range, 11, 11);
T
Tomi Valkeinen 已提交
721 722 723 724

#undef CVAL
}

725 726 727 728 729
static void dispc_setup_color_conv_coef(void)
{
	int i;
	int num_ovl = dss_feat_get_num_ovls();
	const struct color_conv_coef ctbl_bt601_5_ovl = {
730
		/* YUV -> RGB */
731 732 733
		298, 409, 0, 298, -208, -100, 298, 0, 517, 0,
	};
	const struct color_conv_coef ctbl_bt601_5_wb = {
734 735
		/* RGB -> YUV */
		66, 129, 25, 112, -94, -18, -38, -74, 112, 0,
736 737 738 739 740
	};

	for (i = 1; i < num_ovl; i++)
		dispc_ovl_write_color_conv_coef(i, &ctbl_bt601_5_ovl);

T
Tomi Valkeinen 已提交
741 742
	if (dispc.feat->has_writeback)
		dispc_ovl_write_color_conv_coef(OMAP_DSS_WB, &ctbl_bt601_5_wb);
743
}
T
Tomi Valkeinen 已提交
744

745
static void dispc_ovl_set_ba0(enum omap_plane plane, u32 paddr)
T
Tomi Valkeinen 已提交
746
{
747
	dispc_write_reg(DISPC_OVL_BA0(plane), paddr);
T
Tomi Valkeinen 已提交
748 749
}

750
static void dispc_ovl_set_ba1(enum omap_plane plane, u32 paddr)
T
Tomi Valkeinen 已提交
751
{
752
	dispc_write_reg(DISPC_OVL_BA1(plane), paddr);
T
Tomi Valkeinen 已提交
753 754
}

755
static void dispc_ovl_set_ba0_uv(enum omap_plane plane, u32 paddr)
756 757 758 759
{
	dispc_write_reg(DISPC_OVL_BA0_UV(plane), paddr);
}

760
static void dispc_ovl_set_ba1_uv(enum omap_plane plane, u32 paddr)
761 762 763 764
{
	dispc_write_reg(DISPC_OVL_BA1_UV(plane), paddr);
}

765 766
static void dispc_ovl_set_pos(enum omap_plane plane,
		enum omap_overlay_caps caps, int x, int y)
T
Tomi Valkeinen 已提交
767
{
768 769 770 771 772 773
	u32 val;

	if ((caps & OMAP_DSS_OVL_CAP_POS) == 0)
		return;

	val = FLD_VAL(y, 26, 16) | FLD_VAL(x, 10, 0);
774 775

	dispc_write_reg(DISPC_OVL_POSITION(plane), val);
T
Tomi Valkeinen 已提交
776 777
}

778 779
static void dispc_ovl_set_input_size(enum omap_plane plane, int width,
		int height)
T
Tomi Valkeinen 已提交
780 781
{
	u32 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
782

783
	if (plane == OMAP_DSS_GFX || plane == OMAP_DSS_WB)
784 785 786
		dispc_write_reg(DISPC_OVL_SIZE(plane), val);
	else
		dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
T
Tomi Valkeinen 已提交
787 788
}

789 790
static void dispc_ovl_set_output_size(enum omap_plane plane, int width,
		int height)
T
Tomi Valkeinen 已提交
791 792 793 794 795 796
{
	u32 val;

	BUG_ON(plane == OMAP_DSS_GFX);

	val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
797

798 799 800 801
	if (plane == OMAP_DSS_WB)
		dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
	else
		dispc_write_reg(DISPC_OVL_SIZE(plane), val);
T
Tomi Valkeinen 已提交
802 803
}

804 805
static void dispc_ovl_set_zorder(enum omap_plane plane,
		enum omap_overlay_caps caps, u8 zorder)
806
{
807
	if ((caps & OMAP_DSS_OVL_CAP_ZORDER) == 0)
808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823
		return;

	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), zorder, 27, 26);
}

static void dispc_ovl_enable_zorder_planes(void)
{
	int i;

	if (!dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
		return;

	for (i = 0; i < dss_feat_get_num_ovls(); i++)
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(i), 1, 25, 25);
}

824 825
static void dispc_ovl_set_pre_mult_alpha(enum omap_plane plane,
		enum omap_overlay_caps caps, bool enable)
826
{
827
	if ((caps & OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA) == 0)
828 829
		return;

830
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 28, 28);
831 832
}

833 834
static void dispc_ovl_setup_global_alpha(enum omap_plane plane,
		enum omap_overlay_caps caps, u8 global_alpha)
T
Tomi Valkeinen 已提交
835
{
836
	static const unsigned shifts[] = { 0, 8, 16, 24, };
837 838
	int shift;

839
	if ((caps & OMAP_DSS_OVL_CAP_GLOBAL_ALPHA) == 0)
840
		return;
841

842 843
	shift = shifts[plane];
	REG_FLD_MOD(DISPC_GLOBAL_ALPHA, global_alpha, shift + 7, shift);
T
Tomi Valkeinen 已提交
844 845
}

846
static void dispc_ovl_set_pix_inc(enum omap_plane plane, s32 inc)
T
Tomi Valkeinen 已提交
847
{
848
	dispc_write_reg(DISPC_OVL_PIXEL_INC(plane), inc);
T
Tomi Valkeinen 已提交
849 850
}

851
static void dispc_ovl_set_row_inc(enum omap_plane plane, s32 inc)
T
Tomi Valkeinen 已提交
852
{
853
	dispc_write_reg(DISPC_OVL_ROW_INC(plane), inc);
T
Tomi Valkeinen 已提交
854 855
}

856
static void dispc_ovl_set_color_mode(enum omap_plane plane,
T
Tomi Valkeinen 已提交
857 858 859
		enum omap_color_mode color_mode)
{
	u32 m = 0;
860 861 862 863
	if (plane != OMAP_DSS_GFX) {
		switch (color_mode) {
		case OMAP_DSS_COLOR_NV12:
			m = 0x0; break;
864
		case OMAP_DSS_COLOR_RGBX16:
865 866 867
			m = 0x1; break;
		case OMAP_DSS_COLOR_RGBA16:
			m = 0x2; break;
868
		case OMAP_DSS_COLOR_RGB12U:
869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892
			m = 0x4; break;
		case OMAP_DSS_COLOR_ARGB16:
			m = 0x5; break;
		case OMAP_DSS_COLOR_RGB16:
			m = 0x6; break;
		case OMAP_DSS_COLOR_ARGB16_1555:
			m = 0x7; break;
		case OMAP_DSS_COLOR_RGB24U:
			m = 0x8; break;
		case OMAP_DSS_COLOR_RGB24P:
			m = 0x9; break;
		case OMAP_DSS_COLOR_YUV2:
			m = 0xa; break;
		case OMAP_DSS_COLOR_UYVY:
			m = 0xb; break;
		case OMAP_DSS_COLOR_ARGB32:
			m = 0xc; break;
		case OMAP_DSS_COLOR_RGBA32:
			m = 0xd; break;
		case OMAP_DSS_COLOR_RGBX32:
			m = 0xe; break;
		case OMAP_DSS_COLOR_XRGB16_1555:
			m = 0xf; break;
		default:
893
			BUG(); return;
894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916
		}
	} else {
		switch (color_mode) {
		case OMAP_DSS_COLOR_CLUT1:
			m = 0x0; break;
		case OMAP_DSS_COLOR_CLUT2:
			m = 0x1; break;
		case OMAP_DSS_COLOR_CLUT4:
			m = 0x2; break;
		case OMAP_DSS_COLOR_CLUT8:
			m = 0x3; break;
		case OMAP_DSS_COLOR_RGB12U:
			m = 0x4; break;
		case OMAP_DSS_COLOR_ARGB16:
			m = 0x5; break;
		case OMAP_DSS_COLOR_RGB16:
			m = 0x6; break;
		case OMAP_DSS_COLOR_ARGB16_1555:
			m = 0x7; break;
		case OMAP_DSS_COLOR_RGB24U:
			m = 0x8; break;
		case OMAP_DSS_COLOR_RGB24P:
			m = 0x9; break;
917
		case OMAP_DSS_COLOR_RGBX16:
918
			m = 0xa; break;
919
		case OMAP_DSS_COLOR_RGBA16:
920 921 922 923 924 925 926 927 928 929
			m = 0xb; break;
		case OMAP_DSS_COLOR_ARGB32:
			m = 0xc; break;
		case OMAP_DSS_COLOR_RGBA32:
			m = 0xd; break;
		case OMAP_DSS_COLOR_RGBX32:
			m = 0xe; break;
		case OMAP_DSS_COLOR_XRGB16_1555:
			m = 0xf; break;
		default:
930
			BUG(); return;
931
		}
T
Tomi Valkeinen 已提交
932 933
	}

934
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), m, 4, 1);
T
Tomi Valkeinen 已提交
935 936
}

937 938 939 940 941 942 943 944 945 946 947 948
static void dispc_ovl_configure_burst_type(enum omap_plane plane,
		enum omap_dss_rotation_type rotation_type)
{
	if (dss_has_feature(FEAT_BURST_2D) == 0)
		return;

	if (rotation_type == OMAP_DSS_ROT_TILER)
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 1, 29, 29);
	else
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 0, 29, 29);
}

949
void dispc_ovl_set_channel_out(enum omap_plane plane, enum omap_channel channel)
T
Tomi Valkeinen 已提交
950 951 952
{
	int shift;
	u32 val;
953
	int chan = 0, chan2 = 0;
T
Tomi Valkeinen 已提交
954 955 956 957 958 959 960

	switch (plane) {
	case OMAP_DSS_GFX:
		shift = 8;
		break;
	case OMAP_DSS_VIDEO1:
	case OMAP_DSS_VIDEO2:
961
	case OMAP_DSS_VIDEO3:
T
Tomi Valkeinen 已提交
962 963 964 965 966 967 968
		shift = 16;
		break;
	default:
		BUG();
		return;
	}

969
	val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
970 971 972 973 974 975 976 977 978 979 980 981 982 983
	if (dss_has_feature(FEAT_MGR_LCD2)) {
		switch (channel) {
		case OMAP_DSS_CHANNEL_LCD:
			chan = 0;
			chan2 = 0;
			break;
		case OMAP_DSS_CHANNEL_DIGIT:
			chan = 1;
			chan2 = 0;
			break;
		case OMAP_DSS_CHANNEL_LCD2:
			chan = 0;
			chan2 = 1;
			break;
984 985 986 987 988 989 990 991 992
		case OMAP_DSS_CHANNEL_LCD3:
			if (dss_has_feature(FEAT_MGR_LCD3)) {
				chan = 0;
				chan2 = 2;
			} else {
				BUG();
				return;
			}
			break;
993 994 995 996
		case OMAP_DSS_CHANNEL_WB:
			chan = 0;
			chan2 = 3;
			break;
997 998
		default:
			BUG();
999
			return;
1000 1001 1002 1003 1004 1005 1006
		}

		val = FLD_MOD(val, chan, shift, shift);
		val = FLD_MOD(val, chan2, 31, 30);
	} else {
		val = FLD_MOD(val, channel, shift, shift);
	}
1007
	dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
T
Tomi Valkeinen 已提交
1008
}
T
Tomi Valkeinen 已提交
1009
EXPORT_SYMBOL(dispc_ovl_set_channel_out);
T
Tomi Valkeinen 已提交
1010

1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026
static enum omap_channel dispc_ovl_get_channel_out(enum omap_plane plane)
{
	int shift;
	u32 val;

	switch (plane) {
	case OMAP_DSS_GFX:
		shift = 8;
		break;
	case OMAP_DSS_VIDEO1:
	case OMAP_DSS_VIDEO2:
	case OMAP_DSS_VIDEO3:
		shift = 16;
		break;
	default:
		BUG();
1027
		return 0;
1028 1029 1030 1031
	}

	val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));

1032 1033
	if (FLD_GET(val, shift, shift) == 1)
		return OMAP_DSS_CHANNEL_DIGIT;
1034

1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045
	if (!dss_has_feature(FEAT_MGR_LCD2))
		return OMAP_DSS_CHANNEL_LCD;

	switch (FLD_GET(val, 31, 30)) {
	case 0:
	default:
		return OMAP_DSS_CHANNEL_LCD;
	case 1:
		return OMAP_DSS_CHANNEL_LCD2;
	case 2:
		return OMAP_DSS_CHANNEL_LCD3;
1046 1047
	case 3:
		return OMAP_DSS_CHANNEL_WB;
1048
	}
1049 1050
}

1051 1052 1053 1054 1055 1056 1057
void dispc_wb_set_channel_in(enum dss_writeback_channel channel)
{
	enum omap_plane plane = OMAP_DSS_WB;

	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), channel, 18, 16);
}

1058
static void dispc_ovl_set_burst_size(enum omap_plane plane,
T
Tomi Valkeinen 已提交
1059 1060
		enum omap_burst_size burst_size)
{
1061
	static const unsigned shifts[] = { 6, 14, 14, 14, 14, };
T
Tomi Valkeinen 已提交
1062 1063
	int shift;

1064
	shift = shifts[plane];
1065
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), burst_size, shift + 1, shift);
T
Tomi Valkeinen 已提交
1066 1067
}

1068 1069 1070 1071 1072 1073
static void dispc_configure_burst_sizes(void)
{
	int i;
	const int burst_size = BURST_SIZE_X8;

	/* Configure burst size always to maximum size */
1074
	for (i = 0; i < dss_feat_get_num_ovls(); ++i)
1075
		dispc_ovl_set_burst_size(i, burst_size);
1076 1077
	if (dispc.feat->has_writeback)
		dispc_ovl_set_burst_size(OMAP_DSS_WB, burst_size);
1078 1079
}

1080
static u32 dispc_ovl_get_burst_size(enum omap_plane plane)
1081 1082 1083 1084 1085 1086
{
	unsigned unit = dss_feat_get_burst_size_unit();
	/* burst multiplier is always x8 (see dispc_configure_burst_sizes()) */
	return unit * 8;
}

1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100
void dispc_enable_gamma_table(bool enable)
{
	/*
	 * This is partially implemented to support only disabling of
	 * the gamma table.
	 */
	if (enable) {
		DSSWARN("Gamma table enabling for TV not yet supported");
		return;
	}

	REG_FLD_MOD(DISPC_CONFIG, enable, 9, 9);
}

1101
static void dispc_mgr_enable_cpr(enum omap_channel channel, bool enable)
1102
{
1103
	if (channel == OMAP_DSS_CHANNEL_DIGIT)
1104 1105
		return;

1106
	mgr_fld_write(channel, DISPC_MGR_FLD_CPR, enable);
1107 1108
}

1109
static void dispc_mgr_set_cpr_coef(enum omap_channel channel,
1110
		const struct omap_dss_cpr_coefs *coefs)
1111 1112 1113
{
	u32 coef_r, coef_g, coef_b;

1114
	if (!dss_mgr_is_lcd(channel))
1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128
		return;

	coef_r = FLD_VAL(coefs->rr, 31, 22) | FLD_VAL(coefs->rg, 20, 11) |
		FLD_VAL(coefs->rb, 9, 0);
	coef_g = FLD_VAL(coefs->gr, 31, 22) | FLD_VAL(coefs->gg, 20, 11) |
		FLD_VAL(coefs->gb, 9, 0);
	coef_b = FLD_VAL(coefs->br, 31, 22) | FLD_VAL(coefs->bg, 20, 11) |
		FLD_VAL(coefs->bb, 9, 0);

	dispc_write_reg(DISPC_CPR_COEF_R(channel), coef_r);
	dispc_write_reg(DISPC_CPR_COEF_G(channel), coef_g);
	dispc_write_reg(DISPC_CPR_COEF_B(channel), coef_b);
}

1129
static void dispc_ovl_set_vid_color_conv(enum omap_plane plane, bool enable)
T
Tomi Valkeinen 已提交
1130 1131 1132 1133 1134
{
	u32 val;

	BUG_ON(plane == OMAP_DSS_GFX);

1135
	val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
T
Tomi Valkeinen 已提交
1136
	val = FLD_MOD(val, enable, 9, 9);
1137
	dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
T
Tomi Valkeinen 已提交
1138 1139
}

1140 1141
static void dispc_ovl_enable_replication(enum omap_plane plane,
		enum omap_overlay_caps caps, bool enable)
T
Tomi Valkeinen 已提交
1142
{
1143
	static const unsigned shifts[] = { 5, 10, 10, 10 };
1144
	int shift;
T
Tomi Valkeinen 已提交
1145

1146 1147 1148
	if ((caps & OMAP_DSS_OVL_CAP_REPLICATION) == 0)
		return;

1149 1150
	shift = shifts[plane];
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, shift, shift);
T
Tomi Valkeinen 已提交
1151 1152
}

1153
static void dispc_mgr_set_size(enum omap_channel channel, u16 width,
1154
		u16 height)
T
Tomi Valkeinen 已提交
1155 1156 1157
{
	u32 val;

1158 1159 1160
	val = FLD_VAL(height - 1, dispc.feat->mgr_height_start, 16) |
		FLD_VAL(width - 1, dispc.feat->mgr_width_start, 0);

1161
	dispc_write_reg(DISPC_SIZE_MGR(channel), val);
T
Tomi Valkeinen 已提交
1162 1163
}

1164
static void dispc_init_fifos(void)
T
Tomi Valkeinen 已提交
1165 1166
{
	u32 size;
1167
	int fifo;
1168
	u8 start, end;
1169
	u32 unit;
1170
	int i;
1171 1172

	unit = dss_feat_get_buffer_size_unit();
T
Tomi Valkeinen 已提交
1173

1174
	dss_feat_get_reg_field(FEAT_REG_FIFOSIZE, &start, &end);
T
Tomi Valkeinen 已提交
1175

1176 1177
	for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
		size = REG_GET(DISPC_OVL_FIFO_SIZE_STATUS(fifo), start, end);
1178
		size *= unit;
1179 1180 1181 1182 1183 1184 1185
		dispc.fifo_size[fifo] = size;

		/*
		 * By default fifos are mapped directly to overlays, fifo 0 to
		 * ovl 0, fifo 1 to ovl 1, etc.
		 */
		dispc.fifo_assignment[fifo] = fifo;
T
Tomi Valkeinen 已提交
1186
	}
1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209

	/*
	 * The GFX fifo on OMAP4 is smaller than the other fifos. The small fifo
	 * causes problems with certain use cases, like using the tiler in 2D
	 * mode. The below hack swaps the fifos of GFX and WB planes, thus
	 * giving GFX plane a larger fifo. WB but should work fine with a
	 * smaller fifo.
	 */
	if (dispc.feat->gfx_fifo_workaround) {
		u32 v;

		v = dispc_read_reg(DISPC_GLOBAL_BUFFER);

		v = FLD_MOD(v, 4, 2, 0); /* GFX BUF top to WB */
		v = FLD_MOD(v, 4, 5, 3); /* GFX BUF bottom to WB */
		v = FLD_MOD(v, 0, 26, 24); /* WB BUF top to GFX */
		v = FLD_MOD(v, 0, 29, 27); /* WB BUF bottom to GFX */

		dispc_write_reg(DISPC_GLOBAL_BUFFER, v);

		dispc.fifo_assignment[OMAP_DSS_GFX] = OMAP_DSS_WB;
		dispc.fifo_assignment[OMAP_DSS_WB] = OMAP_DSS_GFX;
	}
1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223

	/*
	 * Setup default fifo thresholds.
	 */
	for (i = 0; i < dss_feat_get_num_ovls(); ++i) {
		u32 low, high;
		const bool use_fifomerge = false;
		const bool manual_update = false;

		dispc_ovl_compute_fifo_thresholds(i, &low, &high,
			use_fifomerge, manual_update);

		dispc_ovl_set_fifo_threshold(i, low, high);
	}
1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234

	if (dispc.feat->has_writeback) {
		u32 low, high;
		const bool use_fifomerge = false;
		const bool manual_update = false;

		dispc_ovl_compute_fifo_thresholds(OMAP_DSS_WB, &low, &high,
			use_fifomerge, manual_update);

		dispc_ovl_set_fifo_threshold(OMAP_DSS_WB, low, high);
	}
T
Tomi Valkeinen 已提交
1235 1236
}

1237
static u32 dispc_ovl_get_fifo_size(enum omap_plane plane)
T
Tomi Valkeinen 已提交
1238
{
1239 1240 1241 1242 1243 1244 1245 1246 1247
	int fifo;
	u32 size = 0;

	for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
		if (dispc.fifo_assignment[fifo] == plane)
			size += dispc.fifo_size[fifo];
	}

	return size;
T
Tomi Valkeinen 已提交
1248 1249
}

1250
void dispc_ovl_set_fifo_threshold(enum omap_plane plane, u32 low, u32 high)
T
Tomi Valkeinen 已提交
1251
{
1252
	u8 hi_start, hi_end, lo_start, lo_end;
1253 1254 1255 1256 1257 1258 1259 1260 1261
	u32 unit;

	unit = dss_feat_get_buffer_size_unit();

	WARN_ON(low % unit != 0);
	WARN_ON(high % unit != 0);

	low /= unit;
	high /= unit;
1262

1263 1264 1265
	dss_feat_get_reg_field(FEAT_REG_FIFOHIGHTHRESHOLD, &hi_start, &hi_end);
	dss_feat_get_reg_field(FEAT_REG_FIFOLOWTHRESHOLD, &lo_start, &lo_end);

1266
	DSSDBG("fifo(%d) threshold (bytes), old %u/%u, new %u/%u\n",
T
Tomi Valkeinen 已提交
1267
			plane,
1268
			REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
1269
				lo_start, lo_end) * unit,
1270
			REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
1271 1272
				hi_start, hi_end) * unit,
			low * unit, high * unit);
T
Tomi Valkeinen 已提交
1273

1274
	dispc_write_reg(DISPC_OVL_FIFO_THRESHOLD(plane),
1275 1276
			FLD_VAL(high, hi_start, hi_end) |
			FLD_VAL(low, lo_start, lo_end));
1277 1278 1279 1280 1281 1282 1283 1284 1285

	/*
	 * configure the preload to the pipeline's high threhold, if HT it's too
	 * large for the preload field, set the threshold to the maximum value
	 * that can be held by the preload register
	 */
	if (dss_has_feature(FEAT_PRELOAD) && dispc.feat->set_max_preload &&
			plane != OMAP_DSS_WB)
		dispc_write_reg(DISPC_OVL_PRELOAD(plane), min(high, 0xfffu));
T
Tomi Valkeinen 已提交
1286 1287 1288 1289
}

void dispc_enable_fifomerge(bool enable)
{
1290 1291 1292 1293 1294
	if (!dss_has_feature(FEAT_FIFO_MERGE)) {
		WARN_ON(enable);
		return;
	}

T
Tomi Valkeinen 已提交
1295 1296 1297 1298
	DSSDBG("FIFO merge %s\n", enable ? "enabled" : "disabled");
	REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 14, 14);
}

1299
void dispc_ovl_compute_fifo_thresholds(enum omap_plane plane,
1300 1301
		u32 *fifo_low, u32 *fifo_high, bool use_fifomerge,
		bool manual_update)
1302 1303 1304 1305 1306 1307 1308
{
	/*
	 * All sizes are in bytes. Both the buffer and burst are made of
	 * buffer_units, and the fifo thresholds must be buffer_unit aligned.
	 */

	unsigned buf_unit = dss_feat_get_buffer_size_unit();
1309 1310
	unsigned ovl_fifo_size, total_fifo_size, burst_size;
	int i;
1311 1312

	burst_size = dispc_ovl_get_burst_size(plane);
1313
	ovl_fifo_size = dispc_ovl_get_fifo_size(plane);
1314

1315 1316
	if (use_fifomerge) {
		total_fifo_size = 0;
1317
		for (i = 0; i < dss_feat_get_num_ovls(); ++i)
1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328
			total_fifo_size += dispc_ovl_get_fifo_size(i);
	} else {
		total_fifo_size = ovl_fifo_size;
	}

	/*
	 * We use the same low threshold for both fifomerge and non-fifomerge
	 * cases, but for fifomerge we calculate the high threshold using the
	 * combined fifo size
	 */

1329
	if (manual_update && dss_has_feature(FEAT_OMAP3_DSI_FIFO_BUG)) {
1330 1331
		*fifo_low = ovl_fifo_size - burst_size * 2;
		*fifo_high = total_fifo_size - burst_size;
1332 1333 1334 1335 1336 1337 1338 1339
	} else if (plane == OMAP_DSS_WB) {
		/*
		 * Most optimal configuration for writeback is to push out data
		 * to the interconnect the moment writeback pushes enough pixels
		 * in the FIFO to form a burst
		 */
		*fifo_low = 0;
		*fifo_high = burst_size;
1340 1341 1342 1343
	} else {
		*fifo_low = ovl_fifo_size - burst_size;
		*fifo_high = total_fifo_size - buf_unit;
	}
1344 1345
}

T
Tomi Valkeinen 已提交
1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368
static void dispc_ovl_set_mflag(enum omap_plane plane, bool enable)
{
	int bit;

	if (plane == OMAP_DSS_GFX)
		bit = 14;
	else
		bit = 23;

	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, bit, bit);
}

static void dispc_ovl_set_mflag_threshold(enum omap_plane plane,
	int low, int high)
{
	dispc_write_reg(DISPC_OVL_MFLAG_THRESHOLD(plane),
		FLD_VAL(high, 31, 16) |	FLD_VAL(low, 15, 0));
}

static void dispc_init_mflag(void)
{
	int i;

1369 1370 1371 1372 1373 1374 1375 1376 1377 1378
	/*
	 * HACK: NV12 color format and MFLAG seem to have problems working
	 * together: using two displays, and having an NV12 overlay on one of
	 * the displays will cause underflows/synclosts when MFLAG_CTRL=2.
	 * Changing MFLAG thresholds and PRELOAD to certain values seem to
	 * remove the errors, but there doesn't seem to be a clear logic on
	 * which values work and which not.
	 *
	 * As a work-around, set force MFLAG to always on.
	 */
T
Tomi Valkeinen 已提交
1379
	dispc_write_reg(DISPC_GLOBAL_MFLAG_ATTRIBUTE,
1380
		(1 << 0) |	/* MFLAG_CTRL = force always on */
T
Tomi Valkeinen 已提交
1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400
		(0 << 2));	/* MFLAG_START = disable */

	for (i = 0; i < dss_feat_get_num_ovls(); ++i) {
		u32 size = dispc_ovl_get_fifo_size(i);
		u32 unit = dss_feat_get_buffer_size_unit();
		u32 low, high;

		dispc_ovl_set_mflag(i, true);

		/*
		 * Simulation team suggests below thesholds:
		 * HT = fifosize * 5 / 8;
		 * LT = fifosize * 4 / 8;
		 */

		low = size * 4 / 8 / unit;
		high = size * 5 / 8 / unit;

		dispc_ovl_set_mflag_threshold(i, low, high);
	}
1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419

	if (dispc.feat->has_writeback) {
		u32 size = dispc_ovl_get_fifo_size(OMAP_DSS_WB);
		u32 unit = dss_feat_get_buffer_size_unit();
		u32 low, high;

		dispc_ovl_set_mflag(OMAP_DSS_WB, true);

		/*
		 * Simulation team suggests below thesholds:
		 * HT = fifosize * 5 / 8;
		 * LT = fifosize * 4 / 8;
		 */

		low = size * 4 / 8 / unit;
		high = size * 5 / 8 / unit;

		dispc_ovl_set_mflag_threshold(OMAP_DSS_WB, low, high);
	}
T
Tomi Valkeinen 已提交
1420 1421
}

1422
static void dispc_ovl_set_fir(enum omap_plane plane,
1423 1424
				int hinc, int vinc,
				enum omap_color_component color_comp)
T
Tomi Valkeinen 已提交
1425 1426 1427
{
	u32 val;

1428 1429
	if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
		u8 hinc_start, hinc_end, vinc_start, vinc_end;
1430

1431 1432 1433 1434 1435 1436
		dss_feat_get_reg_field(FEAT_REG_FIRHINC,
					&hinc_start, &hinc_end);
		dss_feat_get_reg_field(FEAT_REG_FIRVINC,
					&vinc_start, &vinc_end);
		val = FLD_VAL(vinc, vinc_start, vinc_end) |
				FLD_VAL(hinc, hinc_start, hinc_end);
1437

1438 1439 1440 1441 1442
		dispc_write_reg(DISPC_OVL_FIR(plane), val);
	} else {
		val = FLD_VAL(vinc, 28, 16) | FLD_VAL(hinc, 12, 0);
		dispc_write_reg(DISPC_OVL_FIR2(plane), val);
	}
T
Tomi Valkeinen 已提交
1443 1444
}

1445
static void dispc_ovl_set_vid_accu0(enum omap_plane plane, int haccu, int vaccu)
T
Tomi Valkeinen 已提交
1446 1447
{
	u32 val;
1448
	u8 hor_start, hor_end, vert_start, vert_end;
T
Tomi Valkeinen 已提交
1449

1450 1451 1452 1453 1454 1455
	dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
	dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);

	val = FLD_VAL(vaccu, vert_start, vert_end) |
			FLD_VAL(haccu, hor_start, hor_end);

1456
	dispc_write_reg(DISPC_OVL_ACCU0(plane), val);
T
Tomi Valkeinen 已提交
1457 1458
}

1459
static void dispc_ovl_set_vid_accu1(enum omap_plane plane, int haccu, int vaccu)
T
Tomi Valkeinen 已提交
1460 1461
{
	u32 val;
1462
	u8 hor_start, hor_end, vert_start, vert_end;
T
Tomi Valkeinen 已提交
1463

1464 1465 1466 1467 1468 1469
	dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
	dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);

	val = FLD_VAL(vaccu, vert_start, vert_end) |
			FLD_VAL(haccu, hor_start, hor_end);

1470
	dispc_write_reg(DISPC_OVL_ACCU1(plane), val);
T
Tomi Valkeinen 已提交
1471 1472
}

1473 1474
static void dispc_ovl_set_vid_accu2_0(enum omap_plane plane, int haccu,
		int vaccu)
1475 1476 1477 1478 1479 1480 1481
{
	u32 val;

	val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
	dispc_write_reg(DISPC_OVL_ACCU2_0(plane), val);
}

1482 1483
static void dispc_ovl_set_vid_accu2_1(enum omap_plane plane, int haccu,
		int vaccu)
1484 1485 1486 1487 1488 1489
{
	u32 val;

	val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
	dispc_write_reg(DISPC_OVL_ACCU2_1(plane), val);
}
T
Tomi Valkeinen 已提交
1490

1491
static void dispc_ovl_set_scale_param(enum omap_plane plane,
T
Tomi Valkeinen 已提交
1492 1493
		u16 orig_width, u16 orig_height,
		u16 out_width, u16 out_height,
1494 1495
		bool five_taps, u8 rotation,
		enum omap_color_component color_comp)
T
Tomi Valkeinen 已提交
1496
{
1497
	int fir_hinc, fir_vinc;
T
Tomi Valkeinen 已提交
1498

1499 1500
	fir_hinc = 1024 * orig_width / out_width;
	fir_vinc = 1024 * orig_height / out_height;
T
Tomi Valkeinen 已提交
1501

1502 1503
	dispc_ovl_set_scale_coef(plane, fir_hinc, fir_vinc, five_taps,
				color_comp);
1504
	dispc_ovl_set_fir(plane, fir_hinc, fir_vinc, color_comp);
1505 1506
}

1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561
static void dispc_ovl_set_accu_uv(enum omap_plane plane,
		u16 orig_width,	u16 orig_height, u16 out_width, u16 out_height,
		bool ilace, enum omap_color_mode color_mode, u8 rotation)
{
	int h_accu2_0, h_accu2_1;
	int v_accu2_0, v_accu2_1;
	int chroma_hinc, chroma_vinc;
	int idx;

	struct accu {
		s8 h0_m, h0_n;
		s8 h1_m, h1_n;
		s8 v0_m, v0_n;
		s8 v1_m, v1_n;
	};

	const struct accu *accu_table;
	const struct accu *accu_val;

	static const struct accu accu_nv12[4] = {
		{  0, 1,  0, 1 , -1, 2, 0, 1 },
		{  1, 2, -3, 4 ,  0, 1, 0, 1 },
		{ -1, 1,  0, 1 , -1, 2, 0, 1 },
		{ -1, 2, -1, 2 , -1, 1, 0, 1 },
	};

	static const struct accu accu_nv12_ilace[4] = {
		{  0, 1,  0, 1 , -3, 4, -1, 4 },
		{ -1, 4, -3, 4 ,  0, 1,  0, 1 },
		{ -1, 1,  0, 1 , -1, 4, -3, 4 },
		{ -3, 4, -3, 4 , -1, 1,  0, 1 },
	};

	static const struct accu accu_yuv[4] = {
		{  0, 1, 0, 1,  0, 1, 0, 1 },
		{  0, 1, 0, 1,  0, 1, 0, 1 },
		{ -1, 1, 0, 1,  0, 1, 0, 1 },
		{  0, 1, 0, 1, -1, 1, 0, 1 },
	};

	switch (rotation) {
	case OMAP_DSS_ROT_0:
		idx = 0;
		break;
	case OMAP_DSS_ROT_90:
		idx = 1;
		break;
	case OMAP_DSS_ROT_180:
		idx = 2;
		break;
	case OMAP_DSS_ROT_270:
		idx = 3;
		break;
	default:
		BUG();
1562
		return;
1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577
	}

	switch (color_mode) {
	case OMAP_DSS_COLOR_NV12:
		if (ilace)
			accu_table = accu_nv12_ilace;
		else
			accu_table = accu_nv12;
		break;
	case OMAP_DSS_COLOR_YUV2:
	case OMAP_DSS_COLOR_UYVY:
		accu_table = accu_yuv;
		break;
	default:
		BUG();
1578
		return;
1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594
	}

	accu_val = &accu_table[idx];

	chroma_hinc = 1024 * orig_width / out_width;
	chroma_vinc = 1024 * orig_height / out_height;

	h_accu2_0 = (accu_val->h0_m * chroma_hinc / accu_val->h0_n) % 1024;
	h_accu2_1 = (accu_val->h1_m * chroma_hinc / accu_val->h1_n) % 1024;
	v_accu2_0 = (accu_val->v0_m * chroma_vinc / accu_val->v0_n) % 1024;
	v_accu2_1 = (accu_val->v1_m * chroma_vinc / accu_val->v1_n) % 1024;

	dispc_ovl_set_vid_accu2_0(plane, h_accu2_0, v_accu2_0);
	dispc_ovl_set_vid_accu2_1(plane, h_accu2_1, v_accu2_1);
}

1595
static void dispc_ovl_set_scaling_common(enum omap_plane plane,
1596 1597 1598 1599 1600 1601 1602 1603 1604
		u16 orig_width, u16 orig_height,
		u16 out_width, u16 out_height,
		bool ilace, bool five_taps,
		bool fieldmode, enum omap_color_mode color_mode,
		u8 rotation)
{
	int accu0 = 0;
	int accu1 = 0;
	u32 l;
T
Tomi Valkeinen 已提交
1605

1606
	dispc_ovl_set_scale_param(plane, orig_width, orig_height,
1607 1608
				out_width, out_height, five_taps,
				rotation, DISPC_COLOR_COMPONENT_RGB_Y);
1609
	l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
T
Tomi Valkeinen 已提交
1610

1611 1612
	/* RESIZEENABLE and VERTICALTAPS */
	l &= ~((0x3 << 5) | (0x1 << 21));
1613 1614
	l |= (orig_width != out_width) ? (1 << 5) : 0;
	l |= (orig_height != out_height) ? (1 << 6) : 0;
1615
	l |= five_taps ? (1 << 21) : 0;
T
Tomi Valkeinen 已提交
1616

1617 1618 1619
	/* VRESIZECONF and HRESIZECONF */
	if (dss_has_feature(FEAT_RESIZECONF)) {
		l &= ~(0x3 << 7);
1620 1621
		l |= (orig_width <= out_width) ? 0 : (1 << 7);
		l |= (orig_height <= out_height) ? 0 : (1 << 8);
1622
	}
T
Tomi Valkeinen 已提交
1623

1624 1625 1626 1627 1628
	/* LINEBUFFERSPLIT */
	if (dss_has_feature(FEAT_LINEBUFFERSPLIT)) {
		l &= ~(0x1 << 22);
		l |= five_taps ? (1 << 22) : 0;
	}
T
Tomi Valkeinen 已提交
1629

1630
	dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
T
Tomi Valkeinen 已提交
1631 1632 1633 1634 1635 1636 1637

	/*
	 * field 0 = even field = bottom field
	 * field 1 = odd field = top field
	 */
	if (ilace && !fieldmode) {
		accu1 = 0;
1638
		accu0 = ((1024 * orig_height / out_height) / 2) & 0x3ff;
T
Tomi Valkeinen 已提交
1639 1640 1641 1642 1643 1644
		if (accu0 >= 1024/2) {
			accu1 = 1024/2;
			accu0 -= accu1;
		}
	}

1645 1646
	dispc_ovl_set_vid_accu0(plane, 0, accu0);
	dispc_ovl_set_vid_accu1(plane, 0, accu1);
T
Tomi Valkeinen 已提交
1647 1648
}

1649
static void dispc_ovl_set_scaling_uv(enum omap_plane plane,
1650 1651 1652 1653 1654 1655 1656 1657
		u16 orig_width, u16 orig_height,
		u16 out_width, u16 out_height,
		bool ilace, bool five_taps,
		bool fieldmode, enum omap_color_mode color_mode,
		u8 rotation)
{
	int scale_x = out_width != orig_width;
	int scale_y = out_height != orig_height;
1658
	bool chroma_upscale = plane != OMAP_DSS_WB ? true : false;
1659 1660 1661 1662 1663 1664 1665

	if (!dss_has_feature(FEAT_HANDLE_UV_SEPARATE))
		return;
	if ((color_mode != OMAP_DSS_COLOR_YUV2 &&
			color_mode != OMAP_DSS_COLOR_UYVY &&
			color_mode != OMAP_DSS_COLOR_NV12)) {
		/* reset chroma resampling for RGB formats  */
1666 1667
		if (plane != OMAP_DSS_WB)
			REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), 0, 8, 8);
1668 1669
		return;
	}
1670 1671 1672 1673

	dispc_ovl_set_accu_uv(plane, orig_width, orig_height, out_width,
			out_height, ilace, color_mode, rotation);

1674 1675
	switch (color_mode) {
	case OMAP_DSS_COLOR_NV12:
1676 1677 1678 1679 1680 1681 1682 1683 1684 1685
		if (chroma_upscale) {
			/* UV is subsampled by 2 horizontally and vertically */
			orig_height >>= 1;
			orig_width >>= 1;
		} else {
			/* UV is downsampled by 2 horizontally and vertically */
			orig_height <<= 1;
			orig_width <<= 1;
		}

1686 1687 1688
		break;
	case OMAP_DSS_COLOR_YUV2:
	case OMAP_DSS_COLOR_UYVY:
1689
		/* For YUV422 with 90/270 rotation, we don't upsample chroma */
1690
		if (rotation == OMAP_DSS_ROT_0 ||
1691 1692 1693 1694 1695 1696 1697 1698 1699
				rotation == OMAP_DSS_ROT_180) {
			if (chroma_upscale)
				/* UV is subsampled by 2 horizontally */
				orig_width >>= 1;
			else
				/* UV is downsampled by 2 horizontally */
				orig_width <<= 1;
		}

1700 1701 1702
		/* must use FIR for YUV422 if rotated */
		if (rotation != OMAP_DSS_ROT_0)
			scale_x = scale_y = true;
1703

1704 1705 1706
		break;
	default:
		BUG();
1707
		return;
1708 1709 1710 1711 1712 1713 1714
	}

	if (out_width != orig_width)
		scale_x = true;
	if (out_height != orig_height)
		scale_y = true;

1715
	dispc_ovl_set_scale_param(plane, orig_width, orig_height,
1716 1717 1718
			out_width, out_height, five_taps,
				rotation, DISPC_COLOR_COMPONENT_UV);

1719 1720 1721 1722
	if (plane != OMAP_DSS_WB)
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane),
			(scale_x || scale_y) ? 1 : 0, 8, 8);

1723 1724 1725 1726 1727 1728
	/* set H scaling */
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_x ? 1 : 0, 5, 5);
	/* set V scaling */
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_y ? 1 : 0, 6, 6);
}

1729
static void dispc_ovl_set_scaling(enum omap_plane plane,
1730 1731 1732 1733 1734 1735 1736 1737
		u16 orig_width, u16 orig_height,
		u16 out_width, u16 out_height,
		bool ilace, bool five_taps,
		bool fieldmode, enum omap_color_mode color_mode,
		u8 rotation)
{
	BUG_ON(plane == OMAP_DSS_GFX);

1738
	dispc_ovl_set_scaling_common(plane,
1739 1740 1741 1742 1743 1744
			orig_width, orig_height,
			out_width, out_height,
			ilace, five_taps,
			fieldmode, color_mode,
			rotation);

1745
	dispc_ovl_set_scaling_uv(plane,
1746 1747 1748 1749 1750 1751 1752
		orig_width, orig_height,
		out_width, out_height,
		ilace, five_taps,
		fieldmode, color_mode,
		rotation);
}

1753
static void dispc_ovl_set_rotation_attrs(enum omap_plane plane, u8 rotation,
1754
		enum omap_dss_rotation_type rotation_type,
T
Tomi Valkeinen 已提交
1755 1756
		bool mirroring, enum omap_color_mode color_mode)
{
1757 1758 1759
	bool row_repeat = false;
	int vidrot = 0;

T
Tomi Valkeinen 已提交
1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795
	if (color_mode == OMAP_DSS_COLOR_YUV2 ||
			color_mode == OMAP_DSS_COLOR_UYVY) {

		if (mirroring) {
			switch (rotation) {
			case OMAP_DSS_ROT_0:
				vidrot = 2;
				break;
			case OMAP_DSS_ROT_90:
				vidrot = 1;
				break;
			case OMAP_DSS_ROT_180:
				vidrot = 0;
				break;
			case OMAP_DSS_ROT_270:
				vidrot = 3;
				break;
			}
		} else {
			switch (rotation) {
			case OMAP_DSS_ROT_0:
				vidrot = 0;
				break;
			case OMAP_DSS_ROT_90:
				vidrot = 1;
				break;
			case OMAP_DSS_ROT_180:
				vidrot = 2;
				break;
			case OMAP_DSS_ROT_270:
				vidrot = 3;
				break;
			}
		}

		if (rotation == OMAP_DSS_ROT_90 || rotation == OMAP_DSS_ROT_270)
1796
			row_repeat = true;
T
Tomi Valkeinen 已提交
1797
		else
1798
			row_repeat = false;
T
Tomi Valkeinen 已提交
1799
	}
1800

1801 1802 1803 1804 1805 1806 1807 1808 1809
	/*
	 * OMAP4/5 Errata i631:
	 * NV12 in 1D mode must use ROTATION=1. Otherwise DSS will fetch extra
	 * rows beyond the framebuffer, which may cause OCP error.
	 */
	if (color_mode == OMAP_DSS_COLOR_NV12 &&
			rotation_type != OMAP_DSS_ROT_TILER)
		vidrot = 1;

1810
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), vidrot, 13, 12);
1811
	if (dss_has_feature(FEAT_ROWREPEATENABLE))
1812 1813
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane),
			row_repeat ? 1 : 0, 18, 18);
1814 1815 1816 1817 1818 1819 1820 1821 1822

	if (color_mode == OMAP_DSS_COLOR_NV12) {
		bool doublestride = (rotation_type == OMAP_DSS_ROT_TILER) &&
					(rotation == OMAP_DSS_ROT_0 ||
					rotation == OMAP_DSS_ROT_180);
		/* DOUBLESTRIDE */
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), doublestride, 22, 22);
	}

T
Tomi Valkeinen 已提交
1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834
}

static int color_mode_to_bpp(enum omap_color_mode color_mode)
{
	switch (color_mode) {
	case OMAP_DSS_COLOR_CLUT1:
		return 1;
	case OMAP_DSS_COLOR_CLUT2:
		return 2;
	case OMAP_DSS_COLOR_CLUT4:
		return 4;
	case OMAP_DSS_COLOR_CLUT8:
1835
	case OMAP_DSS_COLOR_NV12:
T
Tomi Valkeinen 已提交
1836 1837 1838 1839 1840 1841
		return 8;
	case OMAP_DSS_COLOR_RGB12U:
	case OMAP_DSS_COLOR_RGB16:
	case OMAP_DSS_COLOR_ARGB16:
	case OMAP_DSS_COLOR_YUV2:
	case OMAP_DSS_COLOR_UYVY:
1842 1843 1844 1845
	case OMAP_DSS_COLOR_RGBA16:
	case OMAP_DSS_COLOR_RGBX16:
	case OMAP_DSS_COLOR_ARGB16_1555:
	case OMAP_DSS_COLOR_XRGB16_1555:
T
Tomi Valkeinen 已提交
1846 1847 1848 1849 1850 1851 1852 1853 1854 1855
		return 16;
	case OMAP_DSS_COLOR_RGB24P:
		return 24;
	case OMAP_DSS_COLOR_RGB24U:
	case OMAP_DSS_COLOR_ARGB32:
	case OMAP_DSS_COLOR_RGBA32:
	case OMAP_DSS_COLOR_RGBX32:
		return 32;
	default:
		BUG();
1856
		return 0;
T
Tomi Valkeinen 已提交
1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869
	}
}

static s32 pixinc(int pixels, u8 ps)
{
	if (pixels == 1)
		return 1;
	else if (pixels > 1)
		return 1 + (pixels - 1) * ps;
	else if (pixels < 0)
		return 1 - (-pixels + 1) * ps;
	else
		BUG();
1870
		return 0;
T
Tomi Valkeinen 已提交
1871 1872 1873 1874 1875 1876 1877 1878
}

static void calc_vrfb_rotation_offset(u8 rotation, bool mirror,
		u16 screen_width,
		u16 width, u16 height,
		enum omap_color_mode color_mode, bool fieldmode,
		unsigned int field_offset,
		unsigned *offset0, unsigned *offset1,
1879
		s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
T
Tomi Valkeinen 已提交
1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924
{
	u8 ps;

	/* FIXME CLUT formats */
	switch (color_mode) {
	case OMAP_DSS_COLOR_CLUT1:
	case OMAP_DSS_COLOR_CLUT2:
	case OMAP_DSS_COLOR_CLUT4:
	case OMAP_DSS_COLOR_CLUT8:
		BUG();
		return;
	case OMAP_DSS_COLOR_YUV2:
	case OMAP_DSS_COLOR_UYVY:
		ps = 4;
		break;
	default:
		ps = color_mode_to_bpp(color_mode) / 8;
		break;
	}

	DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
			width, height);

	/*
	 * field 0 = even field = bottom field
	 * field 1 = odd field = top field
	 */
	switch (rotation + mirror * 4) {
	case OMAP_DSS_ROT_0:
	case OMAP_DSS_ROT_180:
		/*
		 * If the pixel format is YUV or UYVY divide the width
		 * of the image by 2 for 0 and 180 degree rotation.
		 */
		if (color_mode == OMAP_DSS_COLOR_YUV2 ||
			color_mode == OMAP_DSS_COLOR_UYVY)
			width = width >> 1;
	case OMAP_DSS_ROT_90:
	case OMAP_DSS_ROT_270:
		*offset1 = 0;
		if (field_offset)
			*offset0 = field_offset * screen_width * ps;
		else
			*offset0 = 0;

1925 1926 1927 1928
		*row_inc = pixinc(1 +
			(y_predecim * screen_width - x_predecim * width) +
			(fieldmode ? screen_width : 0), ps);
		*pix_inc = pixinc(x_predecim, ps);
T
Tomi Valkeinen 已提交
1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945
		break;

	case OMAP_DSS_ROT_0 + 4:
	case OMAP_DSS_ROT_180 + 4:
		/* If the pixel format is YUV or UYVY divide the width
		 * of the image by 2  for 0 degree and 180 degree
		 */
		if (color_mode == OMAP_DSS_COLOR_YUV2 ||
			color_mode == OMAP_DSS_COLOR_UYVY)
			width = width >> 1;
	case OMAP_DSS_ROT_90 + 4:
	case OMAP_DSS_ROT_270 + 4:
		*offset1 = 0;
		if (field_offset)
			*offset0 = field_offset * screen_width * ps;
		else
			*offset0 = 0;
1946 1947 1948 1949
		*row_inc = pixinc(1 -
			(y_predecim * screen_width + x_predecim * width) -
			(fieldmode ? screen_width : 0), ps);
		*pix_inc = pixinc(x_predecim, ps);
T
Tomi Valkeinen 已提交
1950 1951 1952 1953
		break;

	default:
		BUG();
1954
		return;
T
Tomi Valkeinen 已提交
1955 1956 1957 1958 1959 1960 1961 1962 1963
	}
}

static void calc_dma_rotation_offset(u8 rotation, bool mirror,
		u16 screen_width,
		u16 width, u16 height,
		enum omap_color_mode color_mode, bool fieldmode,
		unsigned int field_offset,
		unsigned *offset0, unsigned *offset1,
1964
		s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
T
Tomi Valkeinen 已提交
1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005
{
	u8 ps;
	u16 fbw, fbh;

	/* FIXME CLUT formats */
	switch (color_mode) {
	case OMAP_DSS_COLOR_CLUT1:
	case OMAP_DSS_COLOR_CLUT2:
	case OMAP_DSS_COLOR_CLUT4:
	case OMAP_DSS_COLOR_CLUT8:
		BUG();
		return;
	default:
		ps = color_mode_to_bpp(color_mode) / 8;
		break;
	}

	DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
			width, height);

	/* width & height are overlay sizes, convert to fb sizes */

	if (rotation == OMAP_DSS_ROT_0 || rotation == OMAP_DSS_ROT_180) {
		fbw = width;
		fbh = height;
	} else {
		fbw = height;
		fbh = width;
	}

	/*
	 * field 0 = even field = bottom field
	 * field 1 = odd field = top field
	 */
	switch (rotation + mirror * 4) {
	case OMAP_DSS_ROT_0:
		*offset1 = 0;
		if (field_offset)
			*offset0 = *offset1 + field_offset * screen_width * ps;
		else
			*offset0 = *offset1;
2006 2007 2008 2009 2010 2011 2012 2013
		*row_inc = pixinc(1 +
			(y_predecim * screen_width - fbw * x_predecim) +
			(fieldmode ? screen_width : 0),	ps);
		if (color_mode == OMAP_DSS_COLOR_YUV2 ||
			color_mode == OMAP_DSS_COLOR_UYVY)
			*pix_inc = pixinc(x_predecim, 2 * ps);
		else
			*pix_inc = pixinc(x_predecim, ps);
T
Tomi Valkeinen 已提交
2014 2015 2016 2017 2018 2019 2020
		break;
	case OMAP_DSS_ROT_90:
		*offset1 = screen_width * (fbh - 1) * ps;
		if (field_offset)
			*offset0 = *offset1 + field_offset * ps;
		else
			*offset0 = *offset1;
2021 2022 2023
		*row_inc = pixinc(screen_width * (fbh * x_predecim - 1) +
				y_predecim + (fieldmode ? 1 : 0), ps);
		*pix_inc = pixinc(-x_predecim * screen_width, ps);
T
Tomi Valkeinen 已提交
2024 2025 2026 2027 2028 2029 2030 2031
		break;
	case OMAP_DSS_ROT_180:
		*offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
		if (field_offset)
			*offset0 = *offset1 - field_offset * screen_width * ps;
		else
			*offset0 = *offset1;
		*row_inc = pixinc(-1 -
2032 2033 2034 2035 2036 2037 2038
			(y_predecim * screen_width - fbw * x_predecim) -
			(fieldmode ? screen_width : 0),	ps);
		if (color_mode == OMAP_DSS_COLOR_YUV2 ||
			color_mode == OMAP_DSS_COLOR_UYVY)
			*pix_inc = pixinc(-x_predecim, 2 * ps);
		else
			*pix_inc = pixinc(-x_predecim, ps);
T
Tomi Valkeinen 已提交
2039 2040 2041 2042 2043 2044 2045
		break;
	case OMAP_DSS_ROT_270:
		*offset1 = (fbw - 1) * ps;
		if (field_offset)
			*offset0 = *offset1 - field_offset * ps;
		else
			*offset0 = *offset1;
2046 2047 2048
		*row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) -
				y_predecim - (fieldmode ? 1 : 0), ps);
		*pix_inc = pixinc(x_predecim * screen_width, ps);
T
Tomi Valkeinen 已提交
2049 2050 2051 2052 2053 2054 2055 2056 2057
		break;

	/* mirroring */
	case OMAP_DSS_ROT_0 + 4:
		*offset1 = (fbw - 1) * ps;
		if (field_offset)
			*offset0 = *offset1 + field_offset * screen_width * ps;
		else
			*offset0 = *offset1;
2058
		*row_inc = pixinc(y_predecim * screen_width * 2 - 1 +
T
Tomi Valkeinen 已提交
2059 2060
				(fieldmode ? screen_width : 0),
				ps);
2061 2062 2063 2064 2065
		if (color_mode == OMAP_DSS_COLOR_YUV2 ||
			color_mode == OMAP_DSS_COLOR_UYVY)
			*pix_inc = pixinc(-x_predecim, 2 * ps);
		else
			*pix_inc = pixinc(-x_predecim, ps);
T
Tomi Valkeinen 已提交
2066 2067 2068 2069 2070 2071 2072 2073
		break;

	case OMAP_DSS_ROT_90 + 4:
		*offset1 = 0;
		if (field_offset)
			*offset0 = *offset1 + field_offset * ps;
		else
			*offset0 = *offset1;
2074 2075
		*row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) +
				y_predecim + (fieldmode ? 1 : 0),
T
Tomi Valkeinen 已提交
2076
				ps);
2077
		*pix_inc = pixinc(x_predecim * screen_width, ps);
T
Tomi Valkeinen 已提交
2078 2079 2080 2081 2082 2083 2084 2085
		break;

	case OMAP_DSS_ROT_180 + 4:
		*offset1 = screen_width * (fbh - 1) * ps;
		if (field_offset)
			*offset0 = *offset1 - field_offset * screen_width * ps;
		else
			*offset0 = *offset1;
2086
		*row_inc = pixinc(1 - y_predecim * screen_width * 2 -
T
Tomi Valkeinen 已提交
2087 2088
				(fieldmode ? screen_width : 0),
				ps);
2089 2090 2091 2092 2093
		if (color_mode == OMAP_DSS_COLOR_YUV2 ||
			color_mode == OMAP_DSS_COLOR_UYVY)
			*pix_inc = pixinc(x_predecim, 2 * ps);
		else
			*pix_inc = pixinc(x_predecim, ps);
T
Tomi Valkeinen 已提交
2094 2095 2096 2097 2098 2099 2100 2101
		break;

	case OMAP_DSS_ROT_270 + 4:
		*offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
		if (field_offset)
			*offset0 = *offset1 - field_offset * ps;
		else
			*offset0 = *offset1;
2102 2103
		*row_inc = pixinc(screen_width * (fbh * x_predecim - 1) -
				y_predecim - (fieldmode ? 1 : 0),
T
Tomi Valkeinen 已提交
2104
				ps);
2105
		*pix_inc = pixinc(-x_predecim * screen_width, ps);
T
Tomi Valkeinen 已提交
2106 2107 2108 2109
		break;

	default:
		BUG();
2110
		return;
T
Tomi Valkeinen 已提交
2111 2112 2113
	}
}

2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152
static void calc_tiler_rotation_offset(u16 screen_width, u16 width,
		enum omap_color_mode color_mode, bool fieldmode,
		unsigned int field_offset, unsigned *offset0, unsigned *offset1,
		s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
{
	u8 ps;

	switch (color_mode) {
	case OMAP_DSS_COLOR_CLUT1:
	case OMAP_DSS_COLOR_CLUT2:
	case OMAP_DSS_COLOR_CLUT4:
	case OMAP_DSS_COLOR_CLUT8:
		BUG();
		return;
	default:
		ps = color_mode_to_bpp(color_mode) / 8;
		break;
	}

	DSSDBG("scrw %d, width %d\n", screen_width, width);

	/*
	 * field 0 = even field = bottom field
	 * field 1 = odd field = top field
	 */
	*offset1 = 0;
	if (field_offset)
		*offset0 = *offset1 + field_offset * screen_width * ps;
	else
		*offset0 = *offset1;
	*row_inc = pixinc(1 + (y_predecim * screen_width - width * x_predecim) +
			(fieldmode ? screen_width : 0), ps);
	if (color_mode == OMAP_DSS_COLOR_YUV2 ||
		color_mode == OMAP_DSS_COLOR_UYVY)
		*pix_inc = pixinc(x_predecim, 2 * ps);
	else
		*pix_inc = pixinc(x_predecim, ps);
}

2153 2154 2155 2156
/*
 * This function is used to avoid synclosts in OMAP3, because of some
 * undocumented horizontal position and timing related limitations.
 */
2157
static int check_horiz_timing_omap3(unsigned long pclk, unsigned long lclk,
2158
		const struct omap_video_timings *t, u16 pos_x,
2159 2160
		u16 width, u16 height, u16 out_width, u16 out_height,
		bool five_taps)
2161
{
2162
	const int ds = DIV_ROUND_UP(height, out_height);
2163
	unsigned long nonactive;
2164 2165 2166 2167
	static const u8 limits[3] = { 8, 10, 20 };
	u64 val, blank;
	int i;

2168
	nonactive = t->x_res + t->hfp + t->hsw + t->hbp - out_width;
2169 2170 2171 2172 2173 2174

	i = 0;
	if (out_height < height)
		i++;
	if (out_width < width)
		i++;
2175
	blank = div_u64((u64)(t->hbp + t->hsw + t->hfp) * lclk, pclk);
2176 2177 2178 2179
	DSSDBG("blanking period + ppl = %llu (limit = %u)\n", blank, limits[i]);
	if (blank <= limits[i])
		return -EINVAL;

2180 2181 2182 2183
	/* FIXME add checks for 3-tap filter once the limitations are known */
	if (!five_taps)
		return 0;

2184 2185 2186 2187 2188 2189 2190
	/*
	 * Pixel data should be prepared before visible display point starts.
	 * So, atleast DS-2 lines must have already been fetched by DISPC
	 * during nonactive - pos_x period.
	 */
	val = div_u64((u64)(nonactive - pos_x) * lclk, pclk);
	DSSDBG("(nonactive - pos_x) * pcd = %llu max(0, DS - 2) * width = %d\n",
2191 2192
		val, max(0, ds - 2) * width);
	if (val < max(0, ds - 2) * width)
2193 2194 2195 2196 2197 2198 2199 2200 2201
		return -EINVAL;

	/*
	 * All lines need to be refilled during the nonactive period of which
	 * only one line can be loaded during the active period. So, atleast
	 * DS - 1 lines should be loaded during nonactive period.
	 */
	val =  div_u64((u64)nonactive * lclk, pclk);
	DSSDBG("nonactive * pcd  = %llu, max(0, DS - 1) * width = %d\n",
2202 2203
		val, max(0, ds - 1) * width);
	if (val < max(0, ds - 1) * width)
2204 2205 2206 2207 2208
		return -EINVAL;

	return 0;
}

2209
static unsigned long calc_core_clk_five_taps(unsigned long pclk,
2210 2211
		const struct omap_video_timings *mgr_timings, u16 width,
		u16 height, u16 out_width, u16 out_height,
2212
		enum omap_color_mode color_mode)
T
Tomi Valkeinen 已提交
2213
{
2214
	u32 core_clk = 0;
2215
	u64 tmp;
T
Tomi Valkeinen 已提交
2216

2217 2218 2219
	if (height <= out_height && width <= out_width)
		return (unsigned long) pclk;

T
Tomi Valkeinen 已提交
2220
	if (height > out_height) {
2221
		unsigned int ppl = mgr_timings->x_res;
T
Tomi Valkeinen 已提交
2222

2223
		tmp = (u64)pclk * height * out_width;
T
Tomi Valkeinen 已提交
2224
		do_div(tmp, 2 * out_height * ppl);
2225
		core_clk = tmp;
T
Tomi Valkeinen 已提交
2226

2227 2228 2229 2230
		if (height > 2 * out_height) {
			if (ppl == out_width)
				return 0;

2231
			tmp = (u64)pclk * (height - 2 * out_height) * out_width;
T
Tomi Valkeinen 已提交
2232
			do_div(tmp, 2 * out_height * (ppl - out_width));
2233
			core_clk = max_t(u32, core_clk, tmp);
T
Tomi Valkeinen 已提交
2234 2235 2236 2237
		}
	}

	if (width > out_width) {
2238
		tmp = (u64)pclk * width;
T
Tomi Valkeinen 已提交
2239
		do_div(tmp, out_width);
2240
		core_clk = max_t(u32, core_clk, tmp);
T
Tomi Valkeinen 已提交
2241 2242

		if (color_mode == OMAP_DSS_COLOR_RGB24U)
2243
			core_clk <<= 1;
T
Tomi Valkeinen 已提交
2244 2245
	}

2246
	return core_clk;
T
Tomi Valkeinen 已提交
2247 2248
}

2249
static unsigned long calc_core_clk_24xx(unsigned long pclk, u16 width,
2250
		u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
2251 2252 2253 2254 2255 2256 2257
{
	if (height > out_height && width > out_width)
		return pclk * 4;
	else
		return pclk * 2;
}

2258
static unsigned long calc_core_clk_34xx(unsigned long pclk, u16 width,
2259
		u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
T
Tomi Valkeinen 已提交
2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280
{
	unsigned int hf, vf;

	/*
	 * FIXME how to determine the 'A' factor
	 * for the no downscaling case ?
	 */

	if (width > 3 * out_width)
		hf = 4;
	else if (width > 2 * out_width)
		hf = 3;
	else if (width > out_width)
		hf = 2;
	else
		hf = 1;
	if (height > out_height)
		vf = 2;
	else
		vf = 1;

2281 2282 2283
	return pclk * vf * hf;
}

2284
static unsigned long calc_core_clk_44xx(unsigned long pclk, u16 width,
2285
		u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
2286
{
2287 2288 2289 2290 2291 2292 2293 2294 2295
	/*
	 * If the overlay/writeback is in mem to mem mode, there are no
	 * downscaling limitations with respect to pixel clock, return 1 as
	 * required core clock to represent that we have sufficient enough
	 * core clock to do maximum downscaling
	 */
	if (mem_to_mem)
		return 1;

2296 2297 2298 2299 2300 2301
	if (width > out_width)
		return DIV_ROUND_UP(pclk, out_width) * width;
	else
		return pclk;
}

2302
static int dispc_ovl_calc_scaling_24xx(unsigned long pclk, unsigned long lclk,
2303 2304 2305 2306
		const struct omap_video_timings *mgr_timings,
		u16 width, u16 height, u16 out_width, u16 out_height,
		enum omap_color_mode color_mode, bool *five_taps,
		int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
2307
		u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
2308 2309 2310 2311 2312 2313
{
	int error;
	u16 in_width, in_height;
	int min_factor = min(*decim_x, *decim_y);
	const int maxsinglelinewidth =
			dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
2314

2315 2316 2317
	*five_taps = false;

	do {
2318 2319
		in_height = height / *decim_y;
		in_width = width / *decim_x;
2320
		*core_clk = dispc.feat->calc_core_clk(pclk, in_width,
2321
				in_height, out_width, out_height, mem_to_mem);
2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335
		error = (in_width > maxsinglelinewidth || !*core_clk ||
			*core_clk > dispc_core_clk_rate());
		if (error) {
			if (*decim_x == *decim_y) {
				*decim_x = min_factor;
				++*decim_y;
			} else {
				swap(*decim_x, *decim_y);
				if (*decim_x < *decim_y)
					++*decim_x;
			}
		}
	} while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);

2336 2337 2338 2339 2340
	if (error) {
		DSSERR("failed to find scaling settings\n");
		return -EINVAL;
	}

2341 2342 2343 2344 2345 2346 2347
	if (in_width > maxsinglelinewidth) {
		DSSERR("Cannot scale max input width exceeded");
		return -EINVAL;
	}
	return 0;
}

2348
static int dispc_ovl_calc_scaling_34xx(unsigned long pclk, unsigned long lclk,
2349 2350 2351 2352
		const struct omap_video_timings *mgr_timings,
		u16 width, u16 height, u16 out_width, u16 out_height,
		enum omap_color_mode color_mode, bool *five_taps,
		int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
2353
		u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
2354 2355 2356 2357 2358 2359 2360
{
	int error;
	u16 in_width, in_height;
	const int maxsinglelinewidth =
			dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);

	do {
2361 2362
		in_height = height / *decim_y;
		in_width = width / *decim_x;
2363
		*five_taps = in_height > out_height;
2364 2365 2366 2367 2368

		if (in_width > maxsinglelinewidth)
			if (in_height > out_height &&
						in_height < out_height * 2)
				*five_taps = false;
2369 2370 2371 2372 2373 2374
again:
		if (*five_taps)
			*core_clk = calc_core_clk_five_taps(pclk, mgr_timings,
						in_width, in_height, out_width,
						out_height, color_mode);
		else
2375
			*core_clk = dispc.feat->calc_core_clk(pclk, in_width,
2376 2377
					in_height, out_width, out_height,
					mem_to_mem);
2378

2379 2380 2381 2382 2383 2384 2385 2386
		error = check_horiz_timing_omap3(pclk, lclk, mgr_timings,
				pos_x, in_width, in_height, out_width,
				out_height, *five_taps);
		if (error && *five_taps) {
			*five_taps = false;
			goto again;
		}

2387 2388 2389
		error = (error || in_width > maxsinglelinewidth * 2 ||
			(in_width > maxsinglelinewidth && *five_taps) ||
			!*core_clk || *core_clk > dispc_core_clk_rate());
2390 2391 2392 2393 2394 2395 2396 2397 2398

		if (!error) {
			/* verify that we're inside the limits of scaler */
			if (in_width / 4 > out_width)
					error = 1;

			if (*five_taps) {
				if (in_height / 4 > out_height)
					error = 1;
2399
			} else {
2400 2401
				if (in_height / 2 > out_height)
					error = 1;
2402 2403
			}
		}
2404

2405 2406
		if (error)
			++*decim_y;
2407 2408
	} while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);

2409 2410 2411 2412 2413
	if (error) {
		DSSERR("failed to find scaling settings\n");
		return -EINVAL;
	}

2414 2415
	if (check_horiz_timing_omap3(pclk, lclk, mgr_timings, pos_x, in_width,
				in_height, out_width, out_height, *five_taps)) {
2416 2417
			DSSERR("horizontal timing too tight\n");
			return -EINVAL;
2418
	}
2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432

	if (in_width > (maxsinglelinewidth * 2)) {
		DSSERR("Cannot setup scaling");
		DSSERR("width exceeds maximum width possible");
		return -EINVAL;
	}

	if (in_width > maxsinglelinewidth && *five_taps) {
		DSSERR("cannot setup scaling with five taps");
		return -EINVAL;
	}
	return 0;
}

2433
static int dispc_ovl_calc_scaling_44xx(unsigned long pclk, unsigned long lclk,
2434 2435 2436 2437
		const struct omap_video_timings *mgr_timings,
		u16 width, u16 height, u16 out_width, u16 out_height,
		enum omap_color_mode color_mode, bool *five_taps,
		int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
2438
		u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
2439 2440 2441
{
	u16 in_width, in_width_max;
	int decim_x_min = *decim_x;
2442
	u16 in_height = height / *decim_y;
2443 2444
	const int maxsinglelinewidth =
				dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
2445
	const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
2446

2447 2448 2449
	if (mem_to_mem) {
		in_width_max = out_width * maxdownscale;
	} else {
2450 2451
		in_width_max = dispc_core_clk_rate() /
					DIV_ROUND_UP(pclk, out_width);
2452
	}
2453 2454 2455 2456 2457 2458 2459 2460

	*decim_x = DIV_ROUND_UP(width, in_width_max);

	*decim_x = *decim_x > decim_x_min ? *decim_x : decim_x_min;
	if (*decim_x > *x_predecim)
		return -EINVAL;

	do {
2461
		in_width = width / *decim_x;
2462 2463 2464 2465 2466 2467 2468 2469
	} while (*decim_x <= *x_predecim &&
			in_width > maxsinglelinewidth && ++*decim_x);

	if (in_width > maxsinglelinewidth) {
		DSSERR("Cannot scale width exceeds max line width");
		return -EINVAL;
	}

2470
	*core_clk = dispc.feat->calc_core_clk(pclk, in_width, in_height,
2471
				out_width, out_height, mem_to_mem);
2472
	return 0;
T
Tomi Valkeinen 已提交
2473 2474
}

2475 2476 2477
#define DIV_FRAC(dividend, divisor) \
	((dividend) * 100 / (divisor) - ((dividend) / (divisor) * 100))

2478
static int dispc_ovl_calc_scaling(unsigned long pclk, unsigned long lclk,
2479
		enum omap_overlay_caps caps,
2480 2481
		const struct omap_video_timings *mgr_timings,
		u16 width, u16 height, u16 out_width, u16 out_height,
2482
		enum omap_color_mode color_mode, bool *five_taps,
2483
		int *x_predecim, int *y_predecim, u16 pos_x,
2484
		enum omap_dss_rotation_type rotation_type, bool mem_to_mem)
2485
{
2486
	const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
2487
	const int max_decim_limit = 16;
2488
	unsigned long core_clk = 0;
2489
	int decim_x, decim_y, ret;
2490

2491 2492 2493
	if (width == out_width && height == out_height)
		return 0;

2494
	if (!mem_to_mem && (pclk == 0 || mgr_timings->pixelclock == 0)) {
2495 2496 2497 2498
		DSSERR("cannot calculate scaling settings: pclk is zero\n");
		return -EINVAL;
	}

2499
	if ((caps & OMAP_DSS_OVL_CAP_SCALE) == 0)
2500
		return -EINVAL;
2501

2502
	if (mem_to_mem) {
2503 2504 2505 2506 2507 2508 2509
		*x_predecim = *y_predecim = 1;
	} else {
		*x_predecim = max_decim_limit;
		*y_predecim = (rotation_type == OMAP_DSS_ROT_TILER &&
				dss_has_feature(FEAT_BURST_2D)) ?
				2 : max_decim_limit;
	}
2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524

	if (color_mode == OMAP_DSS_COLOR_CLUT1 ||
	    color_mode == OMAP_DSS_COLOR_CLUT2 ||
	    color_mode == OMAP_DSS_COLOR_CLUT4 ||
	    color_mode == OMAP_DSS_COLOR_CLUT8) {
		*x_predecim = 1;
		*y_predecim = 1;
		*five_taps = false;
		return 0;
	}

	decim_x = DIV_ROUND_UP(DIV_ROUND_UP(width, out_width), maxdownscale);
	decim_y = DIV_ROUND_UP(DIV_ROUND_UP(height, out_height), maxdownscale);

	if (decim_x > *x_predecim || out_width > width * 8)
2525 2526
		return -EINVAL;

2527
	if (decim_y > *y_predecim || out_height > height * 8)
2528 2529
		return -EINVAL;

2530
	ret = dispc.feat->calc_scaling(pclk, lclk, mgr_timings, width, height,
2531
		out_width, out_height, color_mode, five_taps,
2532 2533
		x_predecim, y_predecim, &decim_x, &decim_y, pos_x, &core_clk,
		mem_to_mem);
2534 2535
	if (ret)
		return ret;
2536

2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549
	DSSDBG("%dx%d -> %dx%d (%d.%02d x %d.%02d), decim %dx%d %dx%d (%d.%02d x %d.%02d), taps %d, req clk %lu, cur clk %lu\n",
		width, height,
		out_width, out_height,
		out_width / width, DIV_FRAC(out_width, width),
		out_height / height, DIV_FRAC(out_height, height),

		decim_x, decim_y,
		width / decim_x, height / decim_y,
		out_width / (width / decim_x), DIV_FRAC(out_width, width / decim_x),
		out_height / (height / decim_y), DIV_FRAC(out_height, height / decim_y),

		*five_taps ? 5 : 3,
		core_clk, dispc_core_clk_rate());
2550

2551
	if (!core_clk || core_clk > dispc_core_clk_rate()) {
2552
		DSSERR("failed to set up scaling, "
2553 2554 2555
			"required core clk rate = %lu Hz, "
			"current core clk rate = %lu Hz\n",
			core_clk, dispc_core_clk_rate());
2556 2557 2558
		return -EINVAL;
	}

2559 2560
	*x_predecim = decim_x;
	*y_predecim = decim_y;
2561 2562 2563
	return 0;
}

2564
static int dispc_ovl_setup_common(enum omap_plane plane,
2565 2566 2567 2568 2569
		enum omap_overlay_caps caps, u32 paddr, u32 p_uv_addr,
		u16 screen_width, int pos_x, int pos_y, u16 width, u16 height,
		u16 out_width, u16 out_height, enum omap_color_mode color_mode,
		u8 rotation, bool mirror, u8 zorder, u8 pre_mult_alpha,
		u8 global_alpha, enum omap_dss_rotation_type rotation_type,
2570 2571
		bool replication, const struct omap_video_timings *mgr_timings,
		bool mem_to_mem)
T
Tomi Valkeinen 已提交
2572
{
2573
	bool five_taps = true;
2574
	bool fieldmode = false;
2575
	int r, cconv = 0;
T
Tomi Valkeinen 已提交
2576 2577 2578
	unsigned offset0, offset1;
	s32 row_inc;
	s32 pix_inc;
2579
	u16 frame_width, frame_height;
T
Tomi Valkeinen 已提交
2580
	unsigned int field_offset = 0;
2581 2582
	u16 in_height = height;
	u16 in_width = width;
2583
	int x_predecim = 1, y_predecim = 1;
2584
	bool ilace = mgr_timings->interlace;
2585 2586
	unsigned long pclk = dispc_plane_pclk_rate(plane);
	unsigned long lclk = dispc_plane_lclk_rate(plane);
2587

2588
	if (paddr == 0 && rotation_type != OMAP_DSS_ROT_TILER)
T
Tomi Valkeinen 已提交
2589 2590
		return -EINVAL;

2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605
	switch (color_mode) {
	case OMAP_DSS_COLOR_YUV2:
	case OMAP_DSS_COLOR_UYVY:
	case OMAP_DSS_COLOR_NV12:
		if (in_width & 1) {
			DSSERR("input width %d is not even for YUV format\n",
				in_width);
			return -EINVAL;
		}
		break;

	default:
		break;
	}

2606 2607
	out_width = out_width == 0 ? width : out_width;
	out_height = out_height == 0 ? height : out_height;
2608

2609
	if (ilace && height == out_height)
2610
		fieldmode = true;
T
Tomi Valkeinen 已提交
2611 2612 2613

	if (ilace) {
		if (fieldmode)
2614
			in_height /= 2;
2615
		pos_y /= 2;
2616
		out_height /= 2;
T
Tomi Valkeinen 已提交
2617 2618

		DSSDBG("adjusting for ilace: height %d, pos_y %d, "
2619 2620
			"out_height %d\n", in_height, pos_y,
			out_height);
T
Tomi Valkeinen 已提交
2621 2622
	}

2623
	if (!dss_feat_color_mode_supported(plane, color_mode))
2624 2625
		return -EINVAL;

2626
	r = dispc_ovl_calc_scaling(pclk, lclk, caps, mgr_timings, in_width,
2627 2628
			in_height, out_width, out_height, color_mode,
			&five_taps, &x_predecim, &y_predecim, pos_x,
2629
			rotation_type, mem_to_mem);
2630 2631
	if (r)
		return r;
T
Tomi Valkeinen 已提交
2632

2633 2634
	in_width = in_width / x_predecim;
	in_height = in_height / y_predecim;
2635

2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656
	if (x_predecim > 1 || y_predecim > 1)
		DSSDBG("predecimation %d x %x, new input size %d x %d\n",
			x_predecim, y_predecim, in_width, in_height);

	switch (color_mode) {
	case OMAP_DSS_COLOR_YUV2:
	case OMAP_DSS_COLOR_UYVY:
	case OMAP_DSS_COLOR_NV12:
		if (in_width & 1) {
			DSSDBG("predecimated input width is not even for YUV format\n");
			DSSDBG("adjusting input width %d -> %d\n",
				in_width, in_width & ~1);

			in_width &= ~1;
		}
		break;

	default:
		break;
	}

2657 2658 2659
	if (color_mode == OMAP_DSS_COLOR_YUV2 ||
			color_mode == OMAP_DSS_COLOR_UYVY ||
			color_mode == OMAP_DSS_COLOR_NV12)
2660
		cconv = 1;
T
Tomi Valkeinen 已提交
2661 2662 2663 2664 2665 2666 2667 2668 2669

	if (ilace && !fieldmode) {
		/*
		 * when downscaling the bottom field may have to start several
		 * source lines below the top field. Unfortunately ACCUI
		 * registers will only hold the fractional part of the offset
		 * so the integer part must be added to the base address of the
		 * bottom field.
		 */
2670
		if (!in_height || in_height == out_height)
T
Tomi Valkeinen 已提交
2671 2672
			field_offset = 0;
		else
2673
			field_offset = in_height / out_height / 2;
T
Tomi Valkeinen 已提交
2674 2675 2676 2677 2678 2679
	}

	/* Fields are independent but interleaved in memory. */
	if (fieldmode)
		field_offset = 1;

2680 2681 2682 2683 2684
	offset0 = 0;
	offset1 = 0;
	row_inc = 0;
	pix_inc = 0;

2685 2686 2687 2688 2689 2690 2691 2692
	if (plane == OMAP_DSS_WB) {
		frame_width = out_width;
		frame_height = out_height;
	} else {
		frame_width = in_width;
		frame_height = height;
	}

2693
	if (rotation_type == OMAP_DSS_ROT_TILER)
2694
		calc_tiler_rotation_offset(screen_width, frame_width,
2695
				color_mode, fieldmode, field_offset,
2696 2697
				&offset0, &offset1, &row_inc, &pix_inc,
				x_predecim, y_predecim);
2698
	else if (rotation_type == OMAP_DSS_ROT_DMA)
2699 2700
		calc_dma_rotation_offset(rotation, mirror, screen_width,
				frame_width, frame_height,
2701
				color_mode, fieldmode, field_offset,
2702 2703
				&offset0, &offset1, &row_inc, &pix_inc,
				x_predecim, y_predecim);
T
Tomi Valkeinen 已提交
2704
	else
2705
		calc_vrfb_rotation_offset(rotation, mirror,
2706
				screen_width, frame_width, frame_height,
2707
				color_mode, fieldmode, field_offset,
2708 2709
				&offset0, &offset1, &row_inc, &pix_inc,
				x_predecim, y_predecim);
T
Tomi Valkeinen 已提交
2710 2711 2712 2713

	DSSDBG("offset0 %u, offset1 %u, row_inc %d, pix_inc %d\n",
			offset0, offset1, row_inc, pix_inc);

2714
	dispc_ovl_set_color_mode(plane, color_mode);
T
Tomi Valkeinen 已提交
2715

2716
	dispc_ovl_configure_burst_type(plane, rotation_type);
2717

2718 2719 2720
	if (dispc.feat->reverse_ilace_field_order)
		swap(offset0, offset1);

2721 2722
	dispc_ovl_set_ba0(plane, paddr + offset0);
	dispc_ovl_set_ba1(plane, paddr + offset1);
T
Tomi Valkeinen 已提交
2723

2724 2725 2726
	if (OMAP_DSS_COLOR_NV12 == color_mode) {
		dispc_ovl_set_ba0_uv(plane, p_uv_addr + offset0);
		dispc_ovl_set_ba1_uv(plane, p_uv_addr + offset1);
2727 2728
	}

2729 2730 2731
	if (dispc.feat->last_pixel_inc_missing)
		row_inc += pix_inc - 1;

2732 2733
	dispc_ovl_set_row_inc(plane, row_inc);
	dispc_ovl_set_pix_inc(plane, pix_inc);
T
Tomi Valkeinen 已提交
2734

2735
	DSSDBG("%d,%d %dx%d -> %dx%d\n", pos_x, pos_y, in_width,
2736
			in_height, out_width, out_height);
T
Tomi Valkeinen 已提交
2737

2738
	dispc_ovl_set_pos(plane, caps, pos_x, pos_y);
T
Tomi Valkeinen 已提交
2739

2740
	dispc_ovl_set_input_size(plane, in_width, in_height);
T
Tomi Valkeinen 已提交
2741

2742
	if (caps & OMAP_DSS_OVL_CAP_SCALE) {
2743 2744
		dispc_ovl_set_scaling(plane, in_width, in_height, out_width,
				   out_height, ilace, five_taps, fieldmode,
2745
				   color_mode, rotation);
2746
		dispc_ovl_set_output_size(plane, out_width, out_height);
2747
		dispc_ovl_set_vid_color_conv(plane, cconv);
T
Tomi Valkeinen 已提交
2748 2749
	}

2750 2751
	dispc_ovl_set_rotation_attrs(plane, rotation, rotation_type, mirror,
			color_mode);
T
Tomi Valkeinen 已提交
2752

2753 2754 2755
	dispc_ovl_set_zorder(plane, caps, zorder);
	dispc_ovl_set_pre_mult_alpha(plane, caps, pre_mult_alpha);
	dispc_ovl_setup_global_alpha(plane, caps, global_alpha);
T
Tomi Valkeinen 已提交
2756

2757
	dispc_ovl_enable_replication(plane, caps, replication);
2758

T
Tomi Valkeinen 已提交
2759 2760 2761
	return 0;
}

2762
int dispc_ovl_setup(enum omap_plane plane, const struct omap_overlay_info *oi,
2763 2764
		bool replication, const struct omap_video_timings *mgr_timings,
		bool mem_to_mem)
2765 2766
{
	int r;
2767
	enum omap_overlay_caps caps = dss_feat_get_overlay_caps(plane);
2768 2769 2770 2771
	enum omap_channel channel;

	channel = dispc_ovl_get_channel_out(plane);

2772 2773 2774
	DSSDBG("dispc_ovl_setup %d, pa %pad, pa_uv %pad, sw %d, %d,%d, %dx%d ->"
		" %dx%d, cmode %x, rot %d, mir %d, chan %d repl %d\n",
		plane, &oi->paddr, &oi->p_uv_addr, oi->screen_width, oi->pos_x,
2775 2776 2777
		oi->pos_y, oi->width, oi->height, oi->out_width, oi->out_height,
		oi->color_mode, oi->rotation, oi->mirror, channel, replication);

2778
	r = dispc_ovl_setup_common(plane, caps, oi->paddr, oi->p_uv_addr,
2779 2780 2781
		oi->screen_width, oi->pos_x, oi->pos_y, oi->width, oi->height,
		oi->out_width, oi->out_height, oi->color_mode, oi->rotation,
		oi->mirror, oi->zorder, oi->pre_mult_alpha, oi->global_alpha,
2782
		oi->rotation_type, replication, mgr_timings, mem_to_mem);
2783 2784 2785

	return r;
}
T
Tomi Valkeinen 已提交
2786
EXPORT_SYMBOL(dispc_ovl_setup);
2787

2788
int dispc_wb_setup(const struct omap_dss_writeback_info *wi,
2789
		bool mem_to_mem, const struct omap_video_timings *mgr_timings)
2790 2791
{
	int r;
2792
	u32 l;
2793 2794 2795 2796
	enum omap_plane plane = OMAP_DSS_WB;
	const int pos_x = 0, pos_y = 0;
	const u8 zorder = 0, global_alpha = 0;
	const bool replication = false;
2797
	bool truncation;
2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811
	int in_width = mgr_timings->x_res;
	int in_height = mgr_timings->y_res;
	enum omap_overlay_caps caps =
		OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA;

	DSSDBG("dispc_wb_setup, pa %x, pa_uv %x, %d,%d -> %dx%d, cmode %x, "
		"rot %d, mir %d\n", wi->paddr, wi->p_uv_addr, in_width,
		in_height, wi->width, wi->height, wi->color_mode, wi->rotation,
		wi->mirror);

	r = dispc_ovl_setup_common(plane, caps, wi->paddr, wi->p_uv_addr,
		wi->buf_width, pos_x, pos_y, in_width, in_height, wi->width,
		wi->height, wi->color_mode, wi->rotation, wi->mirror, zorder,
		wi->pre_mult_alpha, global_alpha, wi->rotation_type,
2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833
		replication, mgr_timings, mem_to_mem);

	switch (wi->color_mode) {
	case OMAP_DSS_COLOR_RGB16:
	case OMAP_DSS_COLOR_RGB24P:
	case OMAP_DSS_COLOR_ARGB16:
	case OMAP_DSS_COLOR_RGBA16:
	case OMAP_DSS_COLOR_RGB12U:
	case OMAP_DSS_COLOR_ARGB16_1555:
	case OMAP_DSS_COLOR_XRGB16_1555:
	case OMAP_DSS_COLOR_RGBX16:
		truncation = true;
		break;
	default:
		truncation = false;
		break;
	}

	/* setup extra DISPC_WB_ATTRIBUTES */
	l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
	l = FLD_MOD(l, truncation, 10, 10);	/* TRUNCATIONENABLE */
	l = FLD_MOD(l, mem_to_mem, 19, 19);	/* WRITEBACKMODE */
2834 2835
	if (mem_to_mem)
		l = FLD_MOD(l, 1, 26, 24);	/* CAPTUREMODE */
2836 2837
	else
		l = FLD_MOD(l, 0, 26, 24);	/* CAPTUREMODE */
2838
	dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
2839

2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852
	if (mem_to_mem) {
		/* WBDELAYCOUNT */
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), 0, 7, 0);
	} else {
		int wbdelay;

		wbdelay = min(mgr_timings->vfp + mgr_timings->vsw +
			mgr_timings->vbp, 255);

		/* WBDELAYCOUNT */
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), wbdelay, 7, 0);
	}

2853 2854 2855
	return r;
}

2856
int dispc_ovl_enable(enum omap_plane plane, bool enable)
T
Tomi Valkeinen 已提交
2857
{
2858 2859
	DSSDBG("dispc_enable_plane %d, %d\n", plane, enable);

2860
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 0, 0);
2861 2862

	return 0;
T
Tomi Valkeinen 已提交
2863
}
T
Tomi Valkeinen 已提交
2864
EXPORT_SYMBOL(dispc_ovl_enable);
T
Tomi Valkeinen 已提交
2865

T
Tomi Valkeinen 已提交
2866 2867 2868 2869
bool dispc_ovl_enabled(enum omap_plane plane)
{
	return REG_GET(DISPC_OVL_ATTRIBUTES(plane), 0, 0);
}
T
Tomi Valkeinen 已提交
2870
EXPORT_SYMBOL(dispc_ovl_enabled);
T
Tomi Valkeinen 已提交
2871

2872 2873 2874 2875 2876 2877
enum omap_dss_output_id dispc_mgr_get_supported_outputs(enum omap_channel channel)
{
	return dss_feat_get_supported_outputs(channel);
}
EXPORT_SYMBOL(dispc_mgr_get_supported_outputs);

2878
void dispc_mgr_enable(enum omap_channel channel, bool enable)
T
Tomi Valkeinen 已提交
2879
{
2880 2881 2882
	mgr_fld_write(channel, DISPC_MGR_FLD_ENABLE, enable);
	/* flush posted write */
	mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
T
Tomi Valkeinen 已提交
2883
}
T
Tomi Valkeinen 已提交
2884
EXPORT_SYMBOL(dispc_mgr_enable);
T
Tomi Valkeinen 已提交
2885

2886 2887 2888 2889
bool dispc_mgr_is_enabled(enum omap_channel channel)
{
	return !!mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
}
T
Tomi Valkeinen 已提交
2890
EXPORT_SYMBOL(dispc_mgr_is_enabled);
2891

2892 2893
void dispc_wb_enable(bool enable)
{
2894
	dispc_ovl_enable(OMAP_DSS_WB, enable);
2895 2896 2897 2898
}

bool dispc_wb_is_enabled(void)
{
2899
	return dispc_ovl_enabled(OMAP_DSS_WB);
2900 2901
}

2902
static void dispc_lcd_enable_signal_polarity(bool act_high)
T
Tomi Valkeinen 已提交
2903
{
2904 2905 2906
	if (!dss_has_feature(FEAT_LCDENABLEPOL))
		return;

T
Tomi Valkeinen 已提交
2907 2908 2909 2910 2911
	REG_FLD_MOD(DISPC_CONTROL, act_high ? 1 : 0, 29, 29);
}

void dispc_lcd_enable_signal(bool enable)
{
2912 2913 2914
	if (!dss_has_feature(FEAT_LCDENABLESIGNAL))
		return;

T
Tomi Valkeinen 已提交
2915 2916 2917 2918 2919
	REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 28, 28);
}

void dispc_pck_free_enable(bool enable)
{
2920 2921 2922
	if (!dss_has_feature(FEAT_PCKFREEENABLE))
		return;

T
Tomi Valkeinen 已提交
2923 2924 2925
	REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 27, 27);
}

2926
static void dispc_mgr_enable_fifohandcheck(enum omap_channel channel, bool enable)
T
Tomi Valkeinen 已提交
2927
{
2928
	mgr_fld_write(channel, DISPC_MGR_FLD_FIFOHANDCHECK, enable);
T
Tomi Valkeinen 已提交
2929 2930 2931
}


2932
static void dispc_mgr_set_lcd_type_tft(enum omap_channel channel)
T
Tomi Valkeinen 已提交
2933
{
2934
	mgr_fld_write(channel, DISPC_MGR_FLD_STNTFT, 1);
T
Tomi Valkeinen 已提交
2935 2936
}

2937
static void dispc_set_loadmode(enum omap_dss_load_mode mode)
T
Tomi Valkeinen 已提交
2938 2939 2940 2941 2942
{
	REG_FLD_MOD(DISPC_CONFIG, mode, 2, 1);
}


2943
static void dispc_mgr_set_default_color(enum omap_channel channel, u32 color)
T
Tomi Valkeinen 已提交
2944
{
2945
	dispc_write_reg(DISPC_DEFAULT_COLOR(channel), color);
T
Tomi Valkeinen 已提交
2946 2947
}

2948
static void dispc_mgr_set_trans_key(enum omap_channel ch,
T
Tomi Valkeinen 已提交
2949 2950 2951
		enum omap_dss_trans_key_type type,
		u32 trans_key)
{
2952
	mgr_fld_write(ch, DISPC_MGR_FLD_TCKSELECTION, type);
T
Tomi Valkeinen 已提交
2953

2954
	dispc_write_reg(DISPC_TRANS_COLOR(ch), trans_key);
T
Tomi Valkeinen 已提交
2955 2956
}

2957
static void dispc_mgr_enable_trans_key(enum omap_channel ch, bool enable)
T
Tomi Valkeinen 已提交
2958
{
2959
	mgr_fld_write(ch, DISPC_MGR_FLD_TCKENABLE, enable);
T
Tomi Valkeinen 已提交
2960
}
2961

2962 2963
static void dispc_mgr_enable_alpha_fixed_zorder(enum omap_channel ch,
		bool enable)
T
Tomi Valkeinen 已提交
2964
{
2965
	if (!dss_has_feature(FEAT_ALPHA_FIXED_ZORDER))
T
Tomi Valkeinen 已提交
2966 2967 2968 2969
		return;

	if (ch == OMAP_DSS_CHANNEL_LCD)
		REG_FLD_MOD(DISPC_CONFIG, enable, 18, 18);
2970
	else if (ch == OMAP_DSS_CHANNEL_DIGIT)
T
Tomi Valkeinen 已提交
2971 2972
		REG_FLD_MOD(DISPC_CONFIG, enable, 19, 19);
}
2973

2974
void dispc_mgr_setup(enum omap_channel channel,
2975
		const struct omap_overlay_manager_info *info)
2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986
{
	dispc_mgr_set_default_color(channel, info->default_color);
	dispc_mgr_set_trans_key(channel, info->trans_key_type, info->trans_key);
	dispc_mgr_enable_trans_key(channel, info->trans_enabled);
	dispc_mgr_enable_alpha_fixed_zorder(channel,
			info->partial_alpha_enabled);
	if (dss_has_feature(FEAT_CPR)) {
		dispc_mgr_enable_cpr(channel, info->cpr_enable);
		dispc_mgr_set_cpr_coef(channel, &info->cpr_coefs);
	}
}
T
Tomi Valkeinen 已提交
2987
EXPORT_SYMBOL(dispc_mgr_setup);
T
Tomi Valkeinen 已提交
2988

2989
static void dispc_mgr_set_tft_data_lines(enum omap_channel channel, u8 data_lines)
T
Tomi Valkeinen 已提交
2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010
{
	int code;

	switch (data_lines) {
	case 12:
		code = 0;
		break;
	case 16:
		code = 1;
		break;
	case 18:
		code = 2;
		break;
	case 24:
		code = 3;
		break;
	default:
		BUG();
		return;
	}

3011
	mgr_fld_write(channel, DISPC_MGR_FLD_TFTDATALINES, code);
T
Tomi Valkeinen 已提交
3012 3013
}

3014
static void dispc_mgr_set_io_pad_mode(enum dss_io_pad_mode mode)
T
Tomi Valkeinen 已提交
3015 3016
{
	u32 l;
3017
	int gpout0, gpout1;
T
Tomi Valkeinen 已提交
3018 3019

	switch (mode) {
3020 3021 3022
	case DSS_IO_PAD_MODE_RESET:
		gpout0 = 0;
		gpout1 = 0;
T
Tomi Valkeinen 已提交
3023
		break;
3024 3025
	case DSS_IO_PAD_MODE_RFBI:
		gpout0 = 1;
T
Tomi Valkeinen 已提交
3026 3027
		gpout1 = 0;
		break;
3028 3029
	case DSS_IO_PAD_MODE_BYPASS:
		gpout0 = 1;
T
Tomi Valkeinen 已提交
3030 3031 3032 3033 3034 3035 3036
		gpout1 = 1;
		break;
	default:
		BUG();
		return;
	}

3037 3038 3039 3040 3041 3042
	l = dispc_read_reg(DISPC_CONTROL);
	l = FLD_MOD(l, gpout0, 15, 15);
	l = FLD_MOD(l, gpout1, 16, 16);
	dispc_write_reg(DISPC_CONTROL, l);
}

3043
static void dispc_mgr_enable_stallmode(enum omap_channel channel, bool enable)
3044
{
3045
	mgr_fld_write(channel, DISPC_MGR_FLD_STALLMODE, enable);
T
Tomi Valkeinen 已提交
3046 3047
}

3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063
void dispc_mgr_set_lcd_config(enum omap_channel channel,
		const struct dss_lcd_mgr_config *config)
{
	dispc_mgr_set_io_pad_mode(config->io_pad_mode);

	dispc_mgr_enable_stallmode(channel, config->stallmode);
	dispc_mgr_enable_fifohandcheck(channel, config->fifohandcheck);

	dispc_mgr_set_clock_div(channel, &config->clock_info);

	dispc_mgr_set_tft_data_lines(channel, config->video_port_width);

	dispc_lcd_enable_signal_polarity(config->lcden_sig_polarity);

	dispc_mgr_set_lcd_type_tft(channel);
}
T
Tomi Valkeinen 已提交
3064
EXPORT_SYMBOL(dispc_mgr_set_lcd_config);
3065

3066 3067
static bool _dispc_mgr_size_ok(u16 width, u16 height)
{
3068 3069
	return width <= dispc.feat->mgr_width_max &&
		height <= dispc.feat->mgr_height_max;
3070 3071
}

T
Tomi Valkeinen 已提交
3072 3073 3074
static bool _dispc_lcd_timings_ok(int hsw, int hfp, int hbp,
		int vsw, int vfp, int vbp)
{
3075 3076 3077 3078 3079 3080 3081
	if (hsw < 1 || hsw > dispc.feat->sw_max ||
			hfp < 1 || hfp > dispc.feat->hp_max ||
			hbp < 1 || hbp > dispc.feat->hp_max ||
			vsw < 1 || vsw > dispc.feat->sw_max ||
			vfp < 0 || vfp > dispc.feat->vp_max ||
			vbp < 0 || vbp > dispc.feat->vp_max)
		return false;
T
Tomi Valkeinen 已提交
3082 3083 3084
	return true;
}

3085 3086 3087 3088 3089 3090 3091 3092 3093
static bool _dispc_mgr_pclk_ok(enum omap_channel channel,
		unsigned long pclk)
{
	if (dss_mgr_is_lcd(channel))
		return pclk <= dispc.feat->max_lcd_pclk ? true : false;
	else
		return pclk <= dispc.feat->max_tv_pclk ? true : false;
}

3094
bool dispc_mgr_timings_ok(enum omap_channel channel,
3095
		const struct omap_video_timings *timings)
T
Tomi Valkeinen 已提交
3096
{
3097 3098
	if (!_dispc_mgr_size_ok(timings->x_res, timings->y_res))
		return false;
3099

3100 3101
	if (!_dispc_mgr_pclk_ok(channel, timings->pixelclock))
		return false;
3102 3103

	if (dss_mgr_is_lcd(channel)) {
3104
		/* TODO: OMAP4+ supports interlace for LCD outputs */
3105 3106
		if (timings->interlace)
			return false;
3107

3108
		if (!_dispc_lcd_timings_ok(timings->hsw, timings->hfp,
3109
				timings->hbp, timings->vsw, timings->vfp,
3110 3111
				timings->vbp))
			return false;
3112
	}
3113

3114
	return true;
T
Tomi Valkeinen 已提交
3115 3116
}

3117
static void _dispc_mgr_set_lcd_timings(enum omap_channel channel, int hsw,
3118 3119 3120 3121 3122 3123 3124
		int hfp, int hbp, int vsw, int vfp, int vbp,
		enum omap_dss_signal_level vsync_level,
		enum omap_dss_signal_level hsync_level,
		enum omap_dss_signal_edge data_pclk_edge,
		enum omap_dss_signal_level de_level,
		enum omap_dss_signal_edge sync_pclk_edge)

T
Tomi Valkeinen 已提交
3125
{
3126
	u32 timing_h, timing_v, l;
3127
	bool onoff, rf, ipc, vs, hs, de;
T
Tomi Valkeinen 已提交
3128

3129 3130 3131 3132 3133 3134
	timing_h = FLD_VAL(hsw-1, dispc.feat->sw_start, 0) |
			FLD_VAL(hfp-1, dispc.feat->fp_start, 8) |
			FLD_VAL(hbp-1, dispc.feat->bp_start, 20);
	timing_v = FLD_VAL(vsw-1, dispc.feat->sw_start, 0) |
			FLD_VAL(vfp, dispc.feat->fp_start, 8) |
			FLD_VAL(vbp, dispc.feat->bp_start, 20);
T
Tomi Valkeinen 已提交
3135

3136 3137
	dispc_write_reg(DISPC_TIMING_H(channel), timing_h);
	dispc_write_reg(DISPC_TIMING_V(channel), timing_v);
3138

3139 3140 3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171
	switch (vsync_level) {
	case OMAPDSS_SIG_ACTIVE_LOW:
		vs = true;
		break;
	case OMAPDSS_SIG_ACTIVE_HIGH:
		vs = false;
		break;
	default:
		BUG();
	}

	switch (hsync_level) {
	case OMAPDSS_SIG_ACTIVE_LOW:
		hs = true;
		break;
	case OMAPDSS_SIG_ACTIVE_HIGH:
		hs = false;
		break;
	default:
		BUG();
	}

	switch (de_level) {
	case OMAPDSS_SIG_ACTIVE_LOW:
		de = true;
		break;
	case OMAPDSS_SIG_ACTIVE_HIGH:
		de = false;
		break;
	default:
		BUG();
	}

3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182
	switch (data_pclk_edge) {
	case OMAPDSS_DRIVE_SIG_RISING_EDGE:
		ipc = false;
		break;
	case OMAPDSS_DRIVE_SIG_FALLING_EDGE:
		ipc = true;
		break;
	default:
		BUG();
	}

3183 3184 3185
	/* always use the 'rf' setting */
	onoff = true;

3186 3187 3188 3189 3190 3191 3192 3193 3194
	switch (sync_pclk_edge) {
	case OMAPDSS_DRIVE_SIG_FALLING_EDGE:
		rf = false;
		break;
	case OMAPDSS_DRIVE_SIG_RISING_EDGE:
		rf = true;
		break;
	default:
		BUG();
J
Joe Perches 已提交
3195
	}
3196

3197 3198
	l = FLD_VAL(onoff, 17, 17) |
		FLD_VAL(rf, 16, 16) |
3199
		FLD_VAL(de, 15, 15) |
3200
		FLD_VAL(ipc, 14, 14) |
3201 3202
		FLD_VAL(hs, 13, 13) |
		FLD_VAL(vs, 12, 12);
3203

3204 3205 3206 3207
	/* always set ALIGN bit when available */
	if (dispc.feat->supports_sync_align)
		l |= (1 << 18);

3208
	dispc_write_reg(DISPC_POL_FREQ(channel), l);
3209 3210 3211 3212 3213 3214 3215 3216 3217 3218 3219 3220 3221 3222 3223 3224 3225 3226 3227

	if (dispc.syscon_pol) {
		const int shifts[] = {
			[OMAP_DSS_CHANNEL_LCD] = 0,
			[OMAP_DSS_CHANNEL_LCD2] = 1,
			[OMAP_DSS_CHANNEL_LCD3] = 2,
		};

		u32 mask, val;

		mask = (1 << 0) | (1 << 3) | (1 << 6);
		val = (rf << 0) | (ipc << 3) | (onoff << 6);

		mask <<= 16 + shifts[channel];
		val <<= 16 + shifts[channel];

		regmap_update_bits(dispc.syscon_pol, dispc.syscon_pol_offset,
			mask, val);
	}
T
Tomi Valkeinen 已提交
3228 3229 3230
}

/* change name to mode? */
3231
void dispc_mgr_set_timings(enum omap_channel channel,
3232
		const struct omap_video_timings *timings)
T
Tomi Valkeinen 已提交
3233 3234 3235
{
	unsigned xtot, ytot;
	unsigned long ht, vt;
3236
	struct omap_video_timings t = *timings;
T
Tomi Valkeinen 已提交
3237

3238
	DSSDBG("channel %d xres %u yres %u\n", channel, t.x_res, t.y_res);
T
Tomi Valkeinen 已提交
3239

3240
	if (!dispc_mgr_timings_ok(channel, &t)) {
3241
		BUG();
3242 3243
		return;
	}
T
Tomi Valkeinen 已提交
3244

3245
	if (dss_mgr_is_lcd(channel)) {
3246
		_dispc_mgr_set_lcd_timings(channel, t.hsw, t.hfp, t.hbp, t.vsw,
3247 3248
				t.vfp, t.vbp, t.vsync_level, t.hsync_level,
				t.data_pclk_edge, t.de_level, t.sync_pclk_edge);
T
Tomi Valkeinen 已提交
3249

3250 3251
		xtot = t.x_res + t.hfp + t.hsw + t.hbp;
		ytot = t.y_res + t.vfp + t.vsw + t.vbp;
T
Tomi Valkeinen 已提交
3252

3253 3254
		ht = timings->pixelclock / xtot;
		vt = timings->pixelclock / xtot / ytot;
3255

3256
		DSSDBG("pck %u\n", timings->pixelclock);
3257
		DSSDBG("hsw %d hfp %d hbp %d vsw %d vfp %d vbp %d\n",
3258
			t.hsw, t.hfp, t.hbp, t.vsw, t.vfp, t.vbp);
3259 3260 3261
		DSSDBG("vsync_level %d hsync_level %d data_pclk_edge %d de_level %d sync_pclk_edge %d\n",
			t.vsync_level, t.hsync_level, t.data_pclk_edge,
			t.de_level, t.sync_pclk_edge);
T
Tomi Valkeinen 已提交
3262

3263
		DSSDBG("hsync %luHz, vsync %luHz\n", ht, vt);
3264
	} else {
3265
		if (t.interlace)
3266
			t.y_res /= 2;
3267 3268 3269 3270

		if (dispc.feat->supports_double_pixel)
			REG_FLD_MOD(DISPC_CONTROL, t.double_pixel ? 1 : 0,
				19, 17);
3271
	}
3272

3273
	dispc_mgr_set_size(channel, t.x_res, t.y_res);
T
Tomi Valkeinen 已提交
3274
}
T
Tomi Valkeinen 已提交
3275
EXPORT_SYMBOL(dispc_mgr_set_timings);
T
Tomi Valkeinen 已提交
3276

3277
static void dispc_mgr_set_lcd_divisor(enum omap_channel channel, u16 lck_div,
3278
		u16 pck_div)
T
Tomi Valkeinen 已提交
3279 3280
{
	BUG_ON(lck_div < 1);
3281
	BUG_ON(pck_div < 1);
T
Tomi Valkeinen 已提交
3282

3283
	dispc_write_reg(DISPC_DIVISORo(channel),
T
Tomi Valkeinen 已提交
3284
			FLD_VAL(lck_div, 23, 16) | FLD_VAL(pck_div, 7, 0));
3285

3286
	if (!dss_has_feature(FEAT_CORE_CLK_DIV) &&
3287 3288
			channel == OMAP_DSS_CHANNEL_LCD)
		dispc.core_clk_rate = dispc_fclk_rate() / lck_div;
T
Tomi Valkeinen 已提交
3289 3290
}

3291
static void dispc_mgr_get_lcd_divisor(enum omap_channel channel, int *lck_div,
3292
		int *pck_div)
T
Tomi Valkeinen 已提交
3293 3294
{
	u32 l;
3295
	l = dispc_read_reg(DISPC_DIVISORo(channel));
T
Tomi Valkeinen 已提交
3296 3297 3298 3299
	*lck_div = FLD_GET(l, 23, 16);
	*pck_div = FLD_GET(l, 7, 0);
}

3300
static unsigned long dispc_fclk_rate(void)
T
Tomi Valkeinen 已提交
3301
{
3302
	struct dss_pll *pll;
T
Tomi Valkeinen 已提交
3303 3304
	unsigned long r = 0;

3305
	switch (dss_get_dispc_clk_source()) {
3306
	case OMAP_DSS_CLK_SRC_FCK:
3307
		r = dss_get_dispc_clk_rate();
3308
		break;
3309
	case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
3310
		pll = dss_pll_find("dsi0");
3311 3312 3313
		if (!pll)
			pll = dss_pll_find("video0");

3314
		r = pll->cinfo.clkout[0];
3315
		break;
3316
	case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
3317
		pll = dss_pll_find("dsi1");
3318 3319 3320
		if (!pll)
			pll = dss_pll_find("video1");

3321
		r = pll->cinfo.clkout[0];
3322
		break;
3323 3324
	default:
		BUG();
3325
		return 0;
3326 3327
	}

T
Tomi Valkeinen 已提交
3328 3329 3330
	return r;
}

3331
static unsigned long dispc_mgr_lclk_rate(enum omap_channel channel)
T
Tomi Valkeinen 已提交
3332
{
3333
	struct dss_pll *pll;
T
Tomi Valkeinen 已提交
3334 3335 3336 3337
	int lcd;
	unsigned long r;
	u32 l;

3338 3339
	if (dss_mgr_is_lcd(channel)) {
		l = dispc_read_reg(DISPC_DIVISORo(channel));
T
Tomi Valkeinen 已提交
3340

3341
		lcd = FLD_GET(l, 23, 16);
T
Tomi Valkeinen 已提交
3342

3343 3344
		switch (dss_get_lcd_clk_source(channel)) {
		case OMAP_DSS_CLK_SRC_FCK:
3345
			r = dss_get_dispc_clk_rate();
3346 3347
			break;
		case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
3348
			pll = dss_pll_find("dsi0");
3349 3350 3351
			if (!pll)
				pll = dss_pll_find("video0");

3352
			r = pll->cinfo.clkout[0];
3353 3354
			break;
		case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
3355
			pll = dss_pll_find("dsi1");
3356 3357 3358
			if (!pll)
				pll = dss_pll_find("video1");

3359
			r = pll->cinfo.clkout[0];
3360 3361 3362 3363 3364
			break;
		default:
			BUG();
			return 0;
		}
T
Tomi Valkeinen 已提交
3365

3366 3367 3368 3369
		return r / lcd;
	} else {
		return dispc_fclk_rate();
	}
T
Tomi Valkeinen 已提交
3370 3371
}

3372
static unsigned long dispc_mgr_pclk_rate(enum omap_channel channel)
T
Tomi Valkeinen 已提交
3373 3374 3375
{
	unsigned long r;

3376
	if (dss_mgr_is_lcd(channel)) {
3377 3378
		int pcd;
		u32 l;
T
Tomi Valkeinen 已提交
3379

3380
		l = dispc_read_reg(DISPC_DIVISORo(channel));
T
Tomi Valkeinen 已提交
3381

3382
		pcd = FLD_GET(l, 7, 0);
T
Tomi Valkeinen 已提交
3383

3384 3385 3386 3387
		r = dispc_mgr_lclk_rate(channel);

		return r / pcd;
	} else {
3388
		return dispc.tv_pclk_rate;
3389
	}
T
Tomi Valkeinen 已提交
3390 3391
}

3392 3393 3394 3395 3396
void dispc_set_tv_pclk(unsigned long pclk)
{
	dispc.tv_pclk_rate = pclk;
}

3397
static unsigned long dispc_core_clk_rate(void)
3398
{
3399
	return dispc.core_clk_rate;
3400 3401
}

3402 3403
static unsigned long dispc_plane_pclk_rate(enum omap_plane plane)
{
3404 3405 3406 3407 3408 3409
	enum omap_channel channel;

	if (plane == OMAP_DSS_WB)
		return 0;

	channel = dispc_ovl_get_channel_out(plane);
3410 3411 3412 3413 3414 3415

	return dispc_mgr_pclk_rate(channel);
}

static unsigned long dispc_plane_lclk_rate(enum omap_plane plane)
{
3416 3417 3418 3419 3420 3421
	enum omap_channel channel;

	if (plane == OMAP_DSS_WB)
		return 0;

	channel	= dispc_ovl_get_channel_out(plane);
3422

3423
	return dispc_mgr_lclk_rate(channel);
3424
}
3425

3426
static void dispc_dump_clocks_channel(struct seq_file *s, enum omap_channel channel)
T
Tomi Valkeinen 已提交
3427 3428
{
	int lcd, pcd;
3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449
	enum omap_dss_clk_source lcd_clk_src;

	seq_printf(s, "- %s -\n", mgr_desc[channel].name);

	lcd_clk_src = dss_get_lcd_clk_source(channel);

	seq_printf(s, "%s clk source = %s (%s)\n", mgr_desc[channel].name,
		dss_get_generic_clk_source_name(lcd_clk_src),
		dss_feat_get_clk_source_name(lcd_clk_src));

	dispc_mgr_get_lcd_divisor(channel, &lcd, &pcd);

	seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
		dispc_mgr_lclk_rate(channel), lcd);
	seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
		dispc_mgr_pclk_rate(channel), pcd);
}

void dispc_dump_clocks(struct seq_file *s)
{
	int lcd;
3450
	u32 l;
3451
	enum omap_dss_clk_source dispc_clk_src = dss_get_dispc_clk_source();
T
Tomi Valkeinen 已提交
3452

3453 3454
	if (dispc_runtime_get())
		return;
T
Tomi Valkeinen 已提交
3455 3456 3457

	seq_printf(s, "- DISPC -\n");

3458 3459 3460
	seq_printf(s, "dispc fclk source = %s (%s)\n",
			dss_get_generic_clk_source_name(dispc_clk_src),
			dss_feat_get_clk_source_name(dispc_clk_src));
T
Tomi Valkeinen 已提交
3461 3462

	seq_printf(s, "fck\t\t%-16lu\n", dispc_fclk_rate());
3463

3464 3465 3466 3467 3468 3469 3470 3471
	if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
		seq_printf(s, "- DISPC-CORE-CLK -\n");
		l = dispc_read_reg(DISPC_DIVISOR);
		lcd = FLD_GET(l, 23, 16);

		seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
				(dispc_fclk_rate()/lcd), lcd);
	}
3472

3473
	dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD);
3474

3475 3476 3477 3478
	if (dss_has_feature(FEAT_MGR_LCD2))
		dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD2);
	if (dss_has_feature(FEAT_MGR_LCD3))
		dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD3);
3479 3480

	dispc_runtime_put();
T
Tomi Valkeinen 已提交
3481 3482
}

3483
static void dispc_dump_regs(struct seq_file *s)
T
Tomi Valkeinen 已提交
3484
{
3485 3486 3487 3488 3489
	int i, j;
	const char *mgr_names[] = {
		[OMAP_DSS_CHANNEL_LCD]		= "LCD",
		[OMAP_DSS_CHANNEL_DIGIT]	= "TV",
		[OMAP_DSS_CHANNEL_LCD2]		= "LCD2",
3490
		[OMAP_DSS_CHANNEL_LCD3]		= "LCD3",
3491 3492 3493 3494 3495
	};
	const char *ovl_names[] = {
		[OMAP_DSS_GFX]		= "GFX",
		[OMAP_DSS_VIDEO1]	= "VID1",
		[OMAP_DSS_VIDEO2]	= "VID2",
3496
		[OMAP_DSS_VIDEO3]	= "VID3",
T
Tomi Valkeinen 已提交
3497
		[OMAP_DSS_WB]		= "WB",
3498 3499 3500
	};
	const char **p_names;

3501
#define DUMPREG(r) seq_printf(s, "%-50s %08x\n", #r, dispc_read_reg(r))
T
Tomi Valkeinen 已提交
3502

3503 3504
	if (dispc_runtime_get())
		return;
T
Tomi Valkeinen 已提交
3505

3506
	/* DISPC common registers */
T
Tomi Valkeinen 已提交
3507 3508 3509 3510 3511 3512 3513 3514 3515 3516
	DUMPREG(DISPC_REVISION);
	DUMPREG(DISPC_SYSCONFIG);
	DUMPREG(DISPC_SYSSTATUS);
	DUMPREG(DISPC_IRQSTATUS);
	DUMPREG(DISPC_IRQENABLE);
	DUMPREG(DISPC_CONTROL);
	DUMPREG(DISPC_CONFIG);
	DUMPREG(DISPC_CAPABLE);
	DUMPREG(DISPC_LINE_STATUS);
	DUMPREG(DISPC_LINE_NUMBER);
3517 3518
	if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
			dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
3519
		DUMPREG(DISPC_GLOBAL_ALPHA);
3520 3521 3522
	if (dss_has_feature(FEAT_MGR_LCD2)) {
		DUMPREG(DISPC_CONTROL2);
		DUMPREG(DISPC_CONFIG2);
3523
	}
3524 3525 3526 3527
	if (dss_has_feature(FEAT_MGR_LCD3)) {
		DUMPREG(DISPC_CONTROL3);
		DUMPREG(DISPC_CONFIG3);
	}
T
Tomi Valkeinen 已提交
3528 3529
	if (dss_has_feature(FEAT_MFLAG))
		DUMPREG(DISPC_GLOBAL_MFLAG_ATTRIBUTE);
3530 3531 3532 3533

#undef DUMPREG

#define DISPC_REG(i, name) name(i)
3534
#define DUMPREG(i, r) seq_printf(s, "%s(%s)%*s %08x\n", #r, p_names[i], \
T
Tomi Valkeinen 已提交
3535
	(int)(48 - strlen(#r) - strlen(p_names[i])), " ", \
3536 3537
	dispc_read_reg(DISPC_REG(i, r)))

3538
	p_names = mgr_names;
3539

3540 3541 3542 3543 3544
	/* DISPC channel specific registers */
	for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
		DUMPREG(i, DISPC_DEFAULT_COLOR);
		DUMPREG(i, DISPC_TRANS_COLOR);
		DUMPREG(i, DISPC_SIZE_MGR);
T
Tomi Valkeinen 已提交
3545

3546 3547
		if (i == OMAP_DSS_CHANNEL_DIGIT)
			continue;
3548

3549 3550 3551 3552
		DUMPREG(i, DISPC_TIMING_H);
		DUMPREG(i, DISPC_TIMING_V);
		DUMPREG(i, DISPC_POL_FREQ);
		DUMPREG(i, DISPC_DIVISORo);
3553

3554 3555 3556
		DUMPREG(i, DISPC_DATA_CYCLE1);
		DUMPREG(i, DISPC_DATA_CYCLE2);
		DUMPREG(i, DISPC_DATA_CYCLE3);
3557

3558
		if (dss_has_feature(FEAT_CPR)) {
3559 3560 3561
			DUMPREG(i, DISPC_CPR_COEF_R);
			DUMPREG(i, DISPC_CPR_COEF_G);
			DUMPREG(i, DISPC_CPR_COEF_B);
3562
		}
3563
	}
T
Tomi Valkeinen 已提交
3564

3565 3566 3567 3568 3569 3570 3571 3572 3573 3574 3575 3576
	p_names = ovl_names;

	for (i = 0; i < dss_feat_get_num_ovls(); i++) {
		DUMPREG(i, DISPC_OVL_BA0);
		DUMPREG(i, DISPC_OVL_BA1);
		DUMPREG(i, DISPC_OVL_POSITION);
		DUMPREG(i, DISPC_OVL_SIZE);
		DUMPREG(i, DISPC_OVL_ATTRIBUTES);
		DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD);
		DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS);
		DUMPREG(i, DISPC_OVL_ROW_INC);
		DUMPREG(i, DISPC_OVL_PIXEL_INC);
3577

3578 3579
		if (dss_has_feature(FEAT_PRELOAD))
			DUMPREG(i, DISPC_OVL_PRELOAD);
3580 3581
		if (dss_has_feature(FEAT_MFLAG))
			DUMPREG(i, DISPC_OVL_MFLAG_THRESHOLD);
3582 3583 3584 3585 3586 3587 3588 3589 3590 3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601

		if (i == OMAP_DSS_GFX) {
			DUMPREG(i, DISPC_OVL_WINDOW_SKIP);
			DUMPREG(i, DISPC_OVL_TABLE_BA);
			continue;
		}

		DUMPREG(i, DISPC_OVL_FIR);
		DUMPREG(i, DISPC_OVL_PICTURE_SIZE);
		DUMPREG(i, DISPC_OVL_ACCU0);
		DUMPREG(i, DISPC_OVL_ACCU1);
		if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
			DUMPREG(i, DISPC_OVL_BA0_UV);
			DUMPREG(i, DISPC_OVL_BA1_UV);
			DUMPREG(i, DISPC_OVL_FIR2);
			DUMPREG(i, DISPC_OVL_ACCU2_0);
			DUMPREG(i, DISPC_OVL_ACCU2_1);
		}
		if (dss_has_feature(FEAT_ATTR2))
			DUMPREG(i, DISPC_OVL_ATTRIBUTES2);
3602
	}
3603

T
Tomi Valkeinen 已提交
3604
	if (dispc.feat->has_writeback) {
T
Tomi Valkeinen 已提交
3605 3606 3607 3608 3609 3610 3611 3612 3613 3614 3615 3616 3617 3618 3619 3620 3621 3622 3623 3624 3625 3626 3627 3628 3629 3630 3631 3632
		i = OMAP_DSS_WB;
		DUMPREG(i, DISPC_OVL_BA0);
		DUMPREG(i, DISPC_OVL_BA1);
		DUMPREG(i, DISPC_OVL_SIZE);
		DUMPREG(i, DISPC_OVL_ATTRIBUTES);
		DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD);
		DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS);
		DUMPREG(i, DISPC_OVL_ROW_INC);
		DUMPREG(i, DISPC_OVL_PIXEL_INC);

		if (dss_has_feature(FEAT_MFLAG))
			DUMPREG(i, DISPC_OVL_MFLAG_THRESHOLD);

		DUMPREG(i, DISPC_OVL_FIR);
		DUMPREG(i, DISPC_OVL_PICTURE_SIZE);
		DUMPREG(i, DISPC_OVL_ACCU0);
		DUMPREG(i, DISPC_OVL_ACCU1);
		if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
			DUMPREG(i, DISPC_OVL_BA0_UV);
			DUMPREG(i, DISPC_OVL_BA1_UV);
			DUMPREG(i, DISPC_OVL_FIR2);
			DUMPREG(i, DISPC_OVL_ACCU2_0);
			DUMPREG(i, DISPC_OVL_ACCU2_1);
		}
		if (dss_has_feature(FEAT_ATTR2))
			DUMPREG(i, DISPC_OVL_ATTRIBUTES2);
	}

3633 3634 3635 3636 3637
#undef DISPC_REG
#undef DUMPREG

#define DISPC_REG(plane, name, i) name(plane, i)
#define DUMPREG(plane, name, i) \
3638
	seq_printf(s, "%s_%d(%s)%*s %08x\n", #name, i, p_names[plane], \
T
Tomi Valkeinen 已提交
3639
	(int)(46 - strlen(#name) - strlen(p_names[plane])), " ", \
3640 3641
	dispc_read_reg(DISPC_REG(plane, name, i)))

3642
	/* Video pipeline coefficient registers */
3643

3644 3645 3646 3647
	/* start from OMAP_DSS_VIDEO1 */
	for (i = 1; i < dss_feat_get_num_ovls(); i++) {
		for (j = 0; j < 8; j++)
			DUMPREG(i, DISPC_OVL_FIR_COEF_H, j);
3648

3649 3650
		for (j = 0; j < 8; j++)
			DUMPREG(i, DISPC_OVL_FIR_COEF_HV, j);
3651

3652 3653
		for (j = 0; j < 5; j++)
			DUMPREG(i, DISPC_OVL_CONV_COEF, j);
3654

3655 3656 3657 3658 3659 3660 3661 3662 3663 3664 3665 3666 3667 3668 3669
		if (dss_has_feature(FEAT_FIR_COEF_V)) {
			for (j = 0; j < 8; j++)
				DUMPREG(i, DISPC_OVL_FIR_COEF_V, j);
		}

		if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
			for (j = 0; j < 8; j++)
				DUMPREG(i, DISPC_OVL_FIR_COEF_H2, j);

			for (j = 0; j < 8; j++)
				DUMPREG(i, DISPC_OVL_FIR_COEF_HV2, j);

			for (j = 0; j < 8; j++)
				DUMPREG(i, DISPC_OVL_FIR_COEF_V2, j);
		}
3670
	}
T
Tomi Valkeinen 已提交
3671

3672
	dispc_runtime_put();
3673 3674

#undef DISPC_REG
T
Tomi Valkeinen 已提交
3675 3676 3677 3678 3679 3680 3681 3682 3683
#undef DUMPREG
}

/* calculate clock rates using dividers in cinfo */
int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
		struct dispc_clock_info *cinfo)
{
	if (cinfo->lck_div > 255 || cinfo->lck_div == 0)
		return -EINVAL;
3684
	if (cinfo->pck_div < 1 || cinfo->pck_div > 255)
T
Tomi Valkeinen 已提交
3685 3686 3687 3688
		return -EINVAL;

	cinfo->lck = dispc_fclk_rate / cinfo->lck_div;
	cinfo->pck = cinfo->lck / cinfo->pck_div;
3689

T
Tomi Valkeinen 已提交
3690 3691 3692
	return 0;
}

3693 3694 3695 3696 3697 3698 3699 3700 3701 3702 3703
bool dispc_div_calc(unsigned long dispc,
		unsigned long pck_min, unsigned long pck_max,
		dispc_div_calc_func func, void *data)
{
	int lckd, lckd_start, lckd_stop;
	int pckd, pckd_start, pckd_stop;
	unsigned long pck, lck;
	unsigned long lck_max;
	unsigned long pckd_hw_min, pckd_hw_max;
	unsigned min_fck_per_pck;
	unsigned long fck;
T
Tomi Valkeinen 已提交
3704

3705 3706 3707 3708 3709
#ifdef CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK
	min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
#else
	min_fck_per_pck = 0;
#endif
T
Tomi Valkeinen 已提交
3710

3711 3712
	pckd_hw_min = dss_feat_get_param_min(FEAT_PARAM_DSS_PCD);
	pckd_hw_max = dss_feat_get_param_max(FEAT_PARAM_DSS_PCD);
T
Tomi Valkeinen 已提交
3713

3714
	lck_max = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
T
Tomi Valkeinen 已提交
3715

3716 3717
	pck_min = pck_min ? pck_min : 1;
	pck_max = pck_max ? pck_max : ULONG_MAX;
T
Tomi Valkeinen 已提交
3718

3719 3720
	lckd_start = max(DIV_ROUND_UP(dispc, lck_max), 1ul);
	lckd_stop = min(dispc / pck_min, 255ul);
T
Tomi Valkeinen 已提交
3721

3722 3723
	for (lckd = lckd_start; lckd <= lckd_stop; ++lckd) {
		lck = dispc / lckd;
T
Tomi Valkeinen 已提交
3724

3725 3726
		pckd_start = max(DIV_ROUND_UP(lck, pck_max), pckd_hw_min);
		pckd_stop = min(lck / pck_min, pckd_hw_max);
T
Tomi Valkeinen 已提交
3727

3728 3729
		for (pckd = pckd_start; pckd <= pckd_stop; ++pckd) {
			pck = lck / pckd;
T
Tomi Valkeinen 已提交
3730

3731 3732 3733 3734 3735 3736 3737 3738 3739 3740 3741 3742 3743 3744 3745 3746 3747 3748 3749 3750
			/*
			 * For OMAP2/3 the DISPC fclk is the same as LCD's logic
			 * clock, which means we're configuring DISPC fclk here
			 * also. Thus we need to use the calculated lck. For
			 * OMAP4+ the DISPC fclk is a separate clock.
			 */
			if (dss_has_feature(FEAT_CORE_CLK_DIV))
				fck = dispc_core_clk_rate();
			else
				fck = lck;

			if (fck < pck * min_fck_per_pck)
				continue;

			if (func(lckd, pckd, lck, pck, data))
				return true;
		}
	}

	return false;
T
Tomi Valkeinen 已提交
3751 3752
}

3753
void dispc_mgr_set_clock_div(enum omap_channel channel,
3754
		const struct dispc_clock_info *cinfo)
T
Tomi Valkeinen 已提交
3755 3756 3757 3758
{
	DSSDBG("lck = %lu (%u)\n", cinfo->lck, cinfo->lck_div);
	DSSDBG("pck = %lu (%u)\n", cinfo->pck, cinfo->pck_div);

3759
	dispc_mgr_set_lcd_divisor(channel, cinfo->lck_div, cinfo->pck_div);
T
Tomi Valkeinen 已提交
3760 3761
}

3762
int dispc_mgr_get_clock_div(enum omap_channel channel,
3763
		struct dispc_clock_info *cinfo)
T
Tomi Valkeinen 已提交
3764 3765 3766 3767 3768
{
	unsigned long fck;

	fck = dispc_fclk_rate();

3769 3770
	cinfo->lck_div = REG_GET(DISPC_DIVISORo(channel), 23, 16);
	cinfo->pck_div = REG_GET(DISPC_DIVISORo(channel), 7, 0);
T
Tomi Valkeinen 已提交
3771 3772 3773 3774 3775 3776 3777

	cinfo->lck = fck / cinfo->lck_div;
	cinfo->pck = cinfo->lck / cinfo->pck_div;

	return 0;
}

3778 3779 3780 3781
u32 dispc_read_irqstatus(void)
{
	return dispc_read_reg(DISPC_IRQSTATUS);
}
T
Tomi Valkeinen 已提交
3782
EXPORT_SYMBOL(dispc_read_irqstatus);
3783 3784 3785 3786 3787

void dispc_clear_irqstatus(u32 mask)
{
	dispc_write_reg(DISPC_IRQSTATUS, mask);
}
T
Tomi Valkeinen 已提交
3788
EXPORT_SYMBOL(dispc_clear_irqstatus);
3789 3790 3791 3792 3793

u32 dispc_read_irqenable(void)
{
	return dispc_read_reg(DISPC_IRQENABLE);
}
T
Tomi Valkeinen 已提交
3794
EXPORT_SYMBOL(dispc_read_irqenable);
3795 3796 3797 3798 3799 3800 3801 3802 3803 3804

void dispc_write_irqenable(u32 mask)
{
	u32 old_mask = dispc_read_reg(DISPC_IRQENABLE);

	/* clear the irqstatus for newly enabled irqs */
	dispc_clear_irqstatus((mask ^ old_mask) & mask);

	dispc_write_reg(DISPC_IRQENABLE, mask);
}
T
Tomi Valkeinen 已提交
3805
EXPORT_SYMBOL(dispc_write_irqenable);
3806

T
Tomi Valkeinen 已提交
3807 3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819 3820
void dispc_enable_sidle(void)
{
	REG_FLD_MOD(DISPC_SYSCONFIG, 2, 4, 3);	/* SIDLEMODE: smart idle */
}

void dispc_disable_sidle(void)
{
	REG_FLD_MOD(DISPC_SYSCONFIG, 1, 4, 3);	/* SIDLEMODE: no idle */
}

static void _omap_dispc_initial_config(void)
{
	u32 l;

3821 3822 3823 3824 3825 3826 3827
	/* Exclusively enable DISPC_CORE_CLK and set divider to 1 */
	if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
		l = dispc_read_reg(DISPC_DIVISOR);
		/* Use DISPC_DIVISOR.LCD, instead of DISPC_DIVISOR1.LCD */
		l = FLD_MOD(l, 1, 0, 0);
		l = FLD_MOD(l, 1, 23, 16);
		dispc_write_reg(DISPC_DIVISOR, l);
3828 3829

		dispc.core_clk_rate = dispc_fclk_rate();
3830 3831
	}

T
Tomi Valkeinen 已提交
3832
	/* FUNCGATED */
3833 3834
	if (dss_has_feature(FEAT_FUNCGATED))
		REG_FLD_MOD(DISPC_CONFIG, 1, 9, 9);
T
Tomi Valkeinen 已提交
3835

3836
	dispc_setup_color_conv_coef();
T
Tomi Valkeinen 已提交
3837 3838 3839

	dispc_set_loadmode(OMAP_DSS_LOAD_FRAME_ONLY);

3840
	dispc_init_fifos();
3841 3842

	dispc_configure_burst_sizes();
3843 3844

	dispc_ovl_enable_zorder_planes();
3845 3846 3847

	if (dispc.feat->mstandby_workaround)
		REG_FLD_MOD(DISPC_MSTANDBY_CTRL, 1, 0, 0);
T
Tomi Valkeinen 已提交
3848 3849 3850

	if (dss_has_feature(FEAT_MFLAG))
		dispc_init_mflag();
T
Tomi Valkeinen 已提交
3851 3852
}

3853
static const struct dispc_features omap24xx_dispc_feats = {
3854 3855 3856 3857 3858 3859
	.sw_start		=	5,
	.fp_start		=	15,
	.bp_start		=	27,
	.sw_max			=	64,
	.vp_max			=	255,
	.hp_max			=	256,
3860 3861 3862 3863
	.mgr_width_start	=	10,
	.mgr_height_start	=	26,
	.mgr_width_max		=	2048,
	.mgr_height_max		=	2048,
3864
	.max_lcd_pclk		=	66500000,
3865 3866
	.calc_scaling		=	dispc_ovl_calc_scaling_24xx,
	.calc_core_clk		=	calc_core_clk_24xx,
3867
	.num_fifos		=	3,
3868
	.no_framedone_tv	=	true,
3869
	.set_max_preload	=	false,
3870
	.last_pixel_inc_missing	=	true,
3871 3872
};

3873
static const struct dispc_features omap34xx_rev1_0_dispc_feats = {
3874 3875 3876 3877 3878 3879
	.sw_start		=	5,
	.fp_start		=	15,
	.bp_start		=	27,
	.sw_max			=	64,
	.vp_max			=	255,
	.hp_max			=	256,
3880 3881 3882 3883
	.mgr_width_start	=	10,
	.mgr_height_start	=	26,
	.mgr_width_max		=	2048,
	.mgr_height_max		=	2048,
3884 3885
	.max_lcd_pclk		=	173000000,
	.max_tv_pclk		=	59000000,
3886 3887
	.calc_scaling		=	dispc_ovl_calc_scaling_34xx,
	.calc_core_clk		=	calc_core_clk_34xx,
3888
	.num_fifos		=	3,
3889
	.no_framedone_tv	=	true,
3890
	.set_max_preload	=	false,
3891
	.last_pixel_inc_missing	=	true,
3892 3893
};

3894
static const struct dispc_features omap34xx_rev3_0_dispc_feats = {
3895 3896 3897 3898 3899 3900
	.sw_start		=	7,
	.fp_start		=	19,
	.bp_start		=	31,
	.sw_max			=	256,
	.vp_max			=	4095,
	.hp_max			=	4096,
3901 3902 3903 3904
	.mgr_width_start	=	10,
	.mgr_height_start	=	26,
	.mgr_width_max		=	2048,
	.mgr_height_max		=	2048,
3905 3906
	.max_lcd_pclk		=	173000000,
	.max_tv_pclk		=	59000000,
3907 3908
	.calc_scaling		=	dispc_ovl_calc_scaling_34xx,
	.calc_core_clk		=	calc_core_clk_34xx,
3909
	.num_fifos		=	3,
3910
	.no_framedone_tv	=	true,
3911
	.set_max_preload	=	false,
3912
	.last_pixel_inc_missing	=	true,
3913 3914
};

3915
static const struct dispc_features omap44xx_dispc_feats = {
3916 3917 3918 3919 3920 3921
	.sw_start		=	7,
	.fp_start		=	19,
	.bp_start		=	31,
	.sw_max			=	256,
	.vp_max			=	4095,
	.hp_max			=	4096,
3922 3923 3924 3925
	.mgr_width_start	=	10,
	.mgr_height_start	=	26,
	.mgr_width_max		=	2048,
	.mgr_height_max		=	2048,
3926 3927
	.max_lcd_pclk		=	170000000,
	.max_tv_pclk		=	185625000,
3928 3929
	.calc_scaling		=	dispc_ovl_calc_scaling_44xx,
	.calc_core_clk		=	calc_core_clk_44xx,
3930
	.num_fifos		=	5,
3931
	.gfx_fifo_workaround	=	true,
3932
	.set_max_preload	=	true,
3933
	.supports_sync_align	=	true,
T
Tomi Valkeinen 已提交
3934
	.has_writeback		=	true,
3935
	.supports_double_pixel	=	true,
3936
	.reverse_ilace_field_order =	true,
3937 3938
};

3939
static const struct dispc_features omap54xx_dispc_feats = {
3940 3941 3942 3943 3944 3945 3946 3947 3948 3949
	.sw_start		=	7,
	.fp_start		=	19,
	.bp_start		=	31,
	.sw_max			=	256,
	.vp_max			=	4095,
	.hp_max			=	4096,
	.mgr_width_start	=	11,
	.mgr_height_start	=	27,
	.mgr_width_max		=	4096,
	.mgr_height_max		=	4096,
3950 3951
	.max_lcd_pclk		=	170000000,
	.max_tv_pclk		=	186000000,
3952 3953 3954 3955
	.calc_scaling		=	dispc_ovl_calc_scaling_44xx,
	.calc_core_clk		=	calc_core_clk_44xx,
	.num_fifos		=	5,
	.gfx_fifo_workaround	=	true,
3956
	.mstandby_workaround	=	true,
3957
	.set_max_preload	=	true,
3958
	.supports_sync_align	=	true,
T
Tomi Valkeinen 已提交
3959
	.has_writeback		=	true,
3960
	.supports_double_pixel	=	true,
3961
	.reverse_ilace_field_order =	true,
3962 3963
};

3964
static int dispc_init_features(struct platform_device *pdev)
3965 3966 3967 3968
{
	const struct dispc_features *src;
	struct dispc_features *dst;

3969
	dst = devm_kzalloc(&pdev->dev, sizeof(*dst), GFP_KERNEL);
3970
	if (!dst) {
3971
		dev_err(&pdev->dev, "Failed to allocate DISPC Features\n");
3972 3973 3974
		return -ENOMEM;
	}

3975
	switch (omapdss_get_version()) {
3976
	case OMAPDSS_VER_OMAP24xx:
3977
		src = &omap24xx_dispc_feats;
3978 3979 3980 3981 3982 3983 3984 3985 3986
		break;

	case OMAPDSS_VER_OMAP34xx_ES1:
		src = &omap34xx_rev1_0_dispc_feats;
		break;

	case OMAPDSS_VER_OMAP34xx_ES3:
	case OMAPDSS_VER_OMAP3630:
	case OMAPDSS_VER_AM35xx:
3987
	case OMAPDSS_VER_AM43xx:
3988 3989 3990 3991 3992 3993
		src = &omap34xx_rev3_0_dispc_feats;
		break;

	case OMAPDSS_VER_OMAP4430_ES1:
	case OMAPDSS_VER_OMAP4430_ES2:
	case OMAPDSS_VER_OMAP4:
3994
		src = &omap44xx_dispc_feats;
3995 3996 3997
		break;

	case OMAPDSS_VER_OMAP5:
3998
	case OMAPDSS_VER_DRA7xx:
3999
		src = &omap54xx_dispc_feats;
4000 4001 4002
		break;

	default:
4003 4004 4005 4006 4007 4008 4009 4010 4011
		return -ENODEV;
	}

	memcpy(dst, src, sizeof(*dst));
	dispc.feat = dst;

	return 0;
}

4012 4013 4014 4015 4016 4017 4018 4019
static irqreturn_t dispc_irq_handler(int irq, void *arg)
{
	if (!dispc.is_enabled)
		return IRQ_NONE;

	return dispc.user_handler(irq, dispc.user_data);
}

4020 4021
int dispc_request_irq(irq_handler_t handler, void *dev_id)
{
4022 4023 4024 4025 4026 4027 4028 4029 4030 4031 4032 4033 4034 4035 4036 4037 4038 4039 4040
	int r;

	if (dispc.user_handler != NULL)
		return -EBUSY;

	dispc.user_handler = handler;
	dispc.user_data = dev_id;

	/* ensure the dispc_irq_handler sees the values above */
	smp_wmb();

	r = devm_request_irq(&dispc.pdev->dev, dispc.irq, dispc_irq_handler,
			     IRQF_SHARED, "OMAP DISPC", &dispc);
	if (r) {
		dispc.user_handler = NULL;
		dispc.user_data = NULL;
	}

	return r;
4041
}
T
Tomi Valkeinen 已提交
4042
EXPORT_SYMBOL(dispc_request_irq);
4043 4044 4045

void dispc_free_irq(void *dev_id)
{
4046 4047 4048 4049
	devm_free_irq(&dispc.pdev->dev, dispc.irq, &dispc);

	dispc.user_handler = NULL;
	dispc.user_data = NULL;
4050
}
T
Tomi Valkeinen 已提交
4051
EXPORT_SYMBOL(dispc_free_irq);
4052

4053
/* DISPC HW IP initialisation */
T
Tomi Valkeinen 已提交
4054
static int dispc_bind(struct device *dev, struct device *master, void *data)
4055
{
T
Tomi Valkeinen 已提交
4056
	struct platform_device *pdev = to_platform_device(dev);
4057
	u32 rev;
4058
	int r = 0;
4059
	struct resource *dispc_mem;
4060
	struct device_node *np = pdev->dev.of_node;
4061

4062 4063
	dispc.pdev = pdev;

4064 4065
	spin_lock_init(&dispc.control_lock);

4066
	r = dispc_init_features(dispc.pdev);
4067 4068 4069
	if (r)
		return r;

4070 4071 4072
	dispc_mem = platform_get_resource(dispc.pdev, IORESOURCE_MEM, 0);
	if (!dispc_mem) {
		DSSERR("can't get IORESOURCE_MEM DISPC\n");
4073
		return -EINVAL;
4074
	}
4075

J
Julia Lawall 已提交
4076 4077
	dispc.base = devm_ioremap(&pdev->dev, dispc_mem->start,
				  resource_size(dispc_mem));
4078 4079
	if (!dispc.base) {
		DSSERR("can't ioremap DISPC\n");
4080
		return -ENOMEM;
4081
	}
4082

4083 4084 4085
	dispc.irq = platform_get_irq(dispc.pdev, 0);
	if (dispc.irq < 0) {
		DSSERR("platform_get_irq failed\n");
4086
		return -ENODEV;
4087 4088
	}

4089 4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102
	if (np && of_property_read_bool(np, "syscon-pol")) {
		dispc.syscon_pol = syscon_regmap_lookup_by_phandle(np, "syscon-pol");
		if (IS_ERR(dispc.syscon_pol)) {
			dev_err(&pdev->dev, "failed to get syscon-pol regmap\n");
			return PTR_ERR(dispc.syscon_pol);
		}

		if (of_property_read_u32_index(np, "syscon-pol", 1,
				&dispc.syscon_pol_offset)) {
			dev_err(&pdev->dev, "failed to get syscon-pol offset\n");
			return -EINVAL;
		}
	}

4103 4104 4105 4106 4107
	pm_runtime_enable(&pdev->dev);

	r = dispc_runtime_get();
	if (r)
		goto err_runtime_get;
4108 4109 4110 4111

	_omap_dispc_initial_config();

	rev = dispc_read_reg(DISPC_REVISION);
4112
	dev_dbg(&pdev->dev, "OMAP DISPC rev %d.%d\n",
4113 4114
	       FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));

4115
	dispc_runtime_put();
4116

4117 4118
	dss_debugfs_create_file("dispc", dispc_dump_regs);

4119
	return 0;
4120 4121 4122

err_runtime_get:
	pm_runtime_disable(&pdev->dev);
4123
	return r;
4124 4125
}

T
Tomi Valkeinen 已提交
4126 4127
static void dispc_unbind(struct device *dev, struct device *master,
			       void *data)
4128
{
T
Tomi Valkeinen 已提交
4129 4130 4131 4132 4133 4134 4135
	pm_runtime_disable(dev);
}

static const struct component_ops dispc_component_ops = {
	.bind	= dispc_bind,
	.unbind	= dispc_unbind,
};
4136

T
Tomi Valkeinen 已提交
4137 4138 4139 4140 4141 4142 4143 4144
static int dispc_probe(struct platform_device *pdev)
{
	return component_add(&pdev->dev, &dispc_component_ops);
}

static int dispc_remove(struct platform_device *pdev)
{
	component_del(&pdev->dev, &dispc_component_ops);
4145 4146 4147
	return 0;
}

4148 4149
static int dispc_runtime_suspend(struct device *dev)
{
4150 4151 4152 4153 4154 4155
	dispc.is_enabled = false;
	/* ensure the dispc_irq_handler sees the is_enabled value */
	smp_wmb();
	/* wait for current handler to finish before turning the DISPC off */
	synchronize_irq(dispc.irq);

4156 4157 4158 4159 4160 4161 4162
	dispc_save_context();

	return 0;
}

static int dispc_runtime_resume(struct device *dev)
{
4163 4164 4165 4166 4167 4168
	/*
	 * The reset value for load mode is 0 (OMAP_DSS_LOAD_CLUT_AND_FRAME)
	 * but we always initialize it to 2 (OMAP_DSS_LOAD_FRAME_ONLY) in
	 * _omap_dispc_initial_config(). We can thus use it to detect if
	 * we have lost register context.
	 */
4169 4170
	if (REG_GET(DISPC_CONFIG, 2, 1) != OMAP_DSS_LOAD_FRAME_ONLY) {
		_omap_dispc_initial_config();
4171

4172 4173
		dispc_restore_context();
	}
4174

4175 4176 4177
	dispc.is_enabled = true;
	/* ensure the dispc_irq_handler sees the is_enabled value */
	smp_wmb();
4178 4179 4180 4181 4182 4183 4184 4185 4186

	return 0;
}

static const struct dev_pm_ops dispc_pm_ops = {
	.runtime_suspend = dispc_runtime_suspend,
	.runtime_resume = dispc_runtime_resume,
};

4187 4188 4189 4190
static const struct of_device_id dispc_of_match[] = {
	{ .compatible = "ti,omap2-dispc", },
	{ .compatible = "ti,omap3-dispc", },
	{ .compatible = "ti,omap4-dispc", },
4191
	{ .compatible = "ti,omap5-dispc", },
4192
	{ .compatible = "ti,dra7-dispc", },
4193 4194 4195
	{},
};

4196
static struct platform_driver omap_dispchw_driver = {
T
Tomi Valkeinen 已提交
4197 4198
	.probe		= dispc_probe,
	.remove         = dispc_remove,
4199 4200
	.driver         = {
		.name   = "omapdss_dispc",
4201
		.pm	= &dispc_pm_ops,
4202
		.of_match_table = dispc_of_match,
T
Tomi Valkeinen 已提交
4203
		.suppress_bind_attrs = true,
4204 4205 4206
	},
};

T
Tomi Valkeinen 已提交
4207
int __init dispc_init_platform_driver(void)
4208
{
T
Tomi Valkeinen 已提交
4209
	return platform_driver_register(&omap_dispchw_driver);
4210 4211
}

4212
void dispc_uninit_platform_driver(void)
4213
{
4214
	platform_driver_unregister(&omap_dispchw_driver);
4215
}