dispc.c 107.0 KB
Newer Older
T
Tomi Valkeinen 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * linux/drivers/video/omap2/dss/dispc.c
 *
 * Copyright (C) 2009 Nokia Corporation
 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
 *
 * Some code and ideas taken from drivers/video/omap/ driver
 * by Imre Deak.
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms of the GNU General Public License version 2 as published by
 * the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * You should have received a copy of the GNU General Public License along with
 * this program.  If not, see <http://www.gnu.org/licenses/>.
 */

#define DSS_SUBSYS_NAME "DISPC"

#include <linux/kernel.h>
#include <linux/dma-mapping.h>
#include <linux/vmalloc.h>
28
#include <linux/export.h>
T
Tomi Valkeinen 已提交
29 30 31 32 33 34
#include <linux/clk.h>
#include <linux/io.h>
#include <linux/jiffies.h>
#include <linux/seq_file.h>
#include <linux/delay.h>
#include <linux/workqueue.h>
35
#include <linux/hardirq.h>
36
#include <linux/platform_device.h>
37
#include <linux/pm_runtime.h>
38
#include <linux/sizes.h>
39 40 41
#include <linux/mfd/syscon.h>
#include <linux/regmap.h>
#include <linux/of.h>
42
#include <linux/of_device.h>
T
Tomi Valkeinen 已提交
43
#include <linux/component.h>
44
#include <linux/sys_soc.h>
45
#include <drm/drm_fourcc.h>
46
#include <drm/drm_blend.h>
T
Tomi Valkeinen 已提交
47

48
#include "omapdss.h"
T
Tomi Valkeinen 已提交
49
#include "dss.h"
50
#include "dss_features.h"
51
#include "dispc.h"
T
Tomi Valkeinen 已提交
52 53

/* DISPC */
54
#define DISPC_SZ_REGS			SZ_4K
T
Tomi Valkeinen 已提交
55

56 57 58 59 60 61
enum omap_burst_size {
	BURST_SIZE_X2 = 0,
	BURST_SIZE_X4 = 1,
	BURST_SIZE_X8 = 2,
};

T
Tomi Valkeinen 已提交
62 63 64 65 66 67
#define REG_GET(idx, start, end) \
	FLD_GET(dispc_read_reg(idx), start, end)

#define REG_FLD_MOD(idx, val, start, end)				\
	dispc_write_reg(idx, FLD_MOD(dispc_read_reg(idx), val, start, end))

68 69 70 71 72 73 74
struct dispc_features {
	u8 sw_start;
	u8 fp_start;
	u8 bp_start;
	u16 sw_max;
	u16 vp_max;
	u16 hp_max;
75 76 77 78
	u8 mgr_width_start;
	u8 mgr_height_start;
	u16 mgr_width_max;
	u16 mgr_height_max;
79 80
	unsigned long max_lcd_pclk;
	unsigned long max_tv_pclk;
81
	int (*calc_scaling) (unsigned long pclk, unsigned long lclk,
82
		const struct videomode *vm,
83
		u16 width, u16 height, u16 out_width, u16 out_height,
84
		u32 fourcc, bool *five_taps,
85
		int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
86
		u16 pos_x, unsigned long *core_clk, bool mem_to_mem);
87
	unsigned long (*calc_core_clk) (unsigned long pclk,
88 89
		u16 width, u16 height, u16 out_width, u16 out_height,
		bool mem_to_mem);
90
	u8 num_fifos;
91
	const u32 **supported_color_modes;
92 93
	unsigned int buffer_size_unit;
	unsigned int burst_size_unit;
94 95 96

	/* swap GFX & WB fifos */
	bool gfx_fifo_workaround:1;
97 98 99

	/* no DISPC_IRQ_FRAMEDONETV on this SoC */
	bool no_framedone_tv:1;
100 101 102

	/* revert to the OMAP4 mechanism of DISPC Smart Standby operation */
	bool mstandby_workaround:1;
103 104

	bool set_max_preload:1;
105 106 107

	/* PIXEL_INC is not added to the last pixel of a line */
	bool last_pixel_inc_missing:1;
108 109 110

	/* POL_FREQ has ALIGN bit */
	bool supports_sync_align:1;
T
Tomi Valkeinen 已提交
111 112

	bool has_writeback:1;
113 114

	bool supports_double_pixel:1;
115 116 117 118 119 120 121

	/*
	 * Field order for VENC is different than HDMI. We should handle this in
	 * some intelligent manner, but as the SoCs have either HDMI or VENC,
	 * never both, we can just use this flag for now.
	 */
	bool reverse_ilace_field_order:1;
122 123

	bool has_gamma_table:1;
124 125

	bool has_gamma_i734_bug:1;
126 127
};

128
#define DISPC_MAX_NR_FIFOS 5
129
#define DISPC_MAX_CHANNEL_GAMMA 4
130

T
Tomi Valkeinen 已提交
131
static struct {
132
	struct platform_device *pdev;
T
Tomi Valkeinen 已提交
133
	void __iomem    *base;
134

135
	int irq;
136 137
	irq_handler_t user_handler;
	void *user_data;
T
Tomi Valkeinen 已提交
138

139
	unsigned long core_clk_rate;
140
	unsigned long tv_pclk_rate;
141

142 143 144
	u32 fifo_size[DISPC_MAX_NR_FIFOS];
	/* maps which plane is using a fifo. fifo-id -> plane-id */
	int fifo_assignment[DISPC_MAX_NR_FIFOS];
T
Tomi Valkeinen 已提交
145

146
	bool		ctx_valid;
T
Tomi Valkeinen 已提交
147
	u32		ctx[DISPC_SZ_REGS / sizeof(u32)];
148

149 150
	u32 *gamma_table[DISPC_MAX_CHANNEL_GAMMA];

151
	const struct dispc_features *feat;
152 153

	bool is_enabled;
154 155 156

	struct regmap *syscon_pol;
	u32 syscon_pol_offset;
157 158 159

	/* DISPC_CONTROL & DISPC_CONFIG lock*/
	spinlock_t control_lock;
T
Tomi Valkeinen 已提交
160 161
} dispc;

162 163 164 165 166 167
enum omap_color_component {
	/* used for all color formats for OMAP3 and earlier
	 * and for RGB and Y color component on OMAP4
	 */
	DISPC_COLOR_COMPONENT_RGB_Y		= 1 << 0,
	/* used for UV component for
168
	 * DRM_FORMAT_YUYV, DRM_FORMAT_UYVY, DRM_FORMAT_NV12
169 170 171 172 173
	 * color formats on OMAP4
	 */
	DISPC_COLOR_COMPONENT_UV		= 1 << 1,
};

174 175 176 177 178 179 180 181 182 183 184 185 186 187
enum mgr_reg_fields {
	DISPC_MGR_FLD_ENABLE,
	DISPC_MGR_FLD_STNTFT,
	DISPC_MGR_FLD_GO,
	DISPC_MGR_FLD_TFTDATALINES,
	DISPC_MGR_FLD_STALLMODE,
	DISPC_MGR_FLD_TCKENABLE,
	DISPC_MGR_FLD_TCKSELECTION,
	DISPC_MGR_FLD_CPR,
	DISPC_MGR_FLD_FIFOHANDCHECK,
	/* used to maintain a count of the above fields */
	DISPC_MGR_FLD_NUM,
};

188 189 190 191 192 193
struct dispc_reg_field {
	u16 reg;
	u8 high;
	u8 low;
};

194 195 196 197 198 199 200
struct dispc_gamma_desc {
	u32 len;
	u32 bits;
	u16 reg;
	bool has_index;
};

201 202 203 204 205
static const struct {
	const char *name;
	u32 vsync_irq;
	u32 framedone_irq;
	u32 sync_lost_irq;
206
	struct dispc_gamma_desc gamma;
207
	struct dispc_reg_field reg_desc[DISPC_MGR_FLD_NUM];
208 209 210 211 212 213
} mgr_desc[] = {
	[OMAP_DSS_CHANNEL_LCD] = {
		.name		= "LCD",
		.vsync_irq	= DISPC_IRQ_VSYNC,
		.framedone_irq	= DISPC_IRQ_FRAMEDONE,
		.sync_lost_irq	= DISPC_IRQ_SYNC_LOST,
214 215 216 217 218 219
		.gamma		= {
			.len	= 256,
			.bits	= 8,
			.reg	= DISPC_GAMMA_TABLE0,
			.has_index = true,
		},
220 221 222 223 224 225 226 227 228 229 230 231 232 233 234
		.reg_desc	= {
			[DISPC_MGR_FLD_ENABLE]		= { DISPC_CONTROL,  0,  0 },
			[DISPC_MGR_FLD_STNTFT]		= { DISPC_CONTROL,  3,  3 },
			[DISPC_MGR_FLD_GO]		= { DISPC_CONTROL,  5,  5 },
			[DISPC_MGR_FLD_TFTDATALINES]	= { DISPC_CONTROL,  9,  8 },
			[DISPC_MGR_FLD_STALLMODE]	= { DISPC_CONTROL, 11, 11 },
			[DISPC_MGR_FLD_TCKENABLE]	= { DISPC_CONFIG,  10, 10 },
			[DISPC_MGR_FLD_TCKSELECTION]	= { DISPC_CONFIG,  11, 11 },
			[DISPC_MGR_FLD_CPR]		= { DISPC_CONFIG,  15, 15 },
			[DISPC_MGR_FLD_FIFOHANDCHECK]	= { DISPC_CONFIG,  16, 16 },
		},
	},
	[OMAP_DSS_CHANNEL_DIGIT] = {
		.name		= "DIGIT",
		.vsync_irq	= DISPC_IRQ_EVSYNC_ODD | DISPC_IRQ_EVSYNC_EVEN,
235
		.framedone_irq	= DISPC_IRQ_FRAMEDONETV,
236
		.sync_lost_irq	= DISPC_IRQ_SYNC_LOST_DIGIT,
237 238 239 240 241 242
		.gamma		= {
			.len	= 1024,
			.bits	= 10,
			.reg	= DISPC_GAMMA_TABLE2,
			.has_index = false,
		},
243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259
		.reg_desc	= {
			[DISPC_MGR_FLD_ENABLE]		= { DISPC_CONTROL,  1,  1 },
			[DISPC_MGR_FLD_STNTFT]		= { },
			[DISPC_MGR_FLD_GO]		= { DISPC_CONTROL,  6,  6 },
			[DISPC_MGR_FLD_TFTDATALINES]	= { },
			[DISPC_MGR_FLD_STALLMODE]	= { },
			[DISPC_MGR_FLD_TCKENABLE]	= { DISPC_CONFIG,  12, 12 },
			[DISPC_MGR_FLD_TCKSELECTION]	= { DISPC_CONFIG,  13, 13 },
			[DISPC_MGR_FLD_CPR]		= { },
			[DISPC_MGR_FLD_FIFOHANDCHECK]	= { DISPC_CONFIG,  16, 16 },
		},
	},
	[OMAP_DSS_CHANNEL_LCD2] = {
		.name		= "LCD2",
		.vsync_irq	= DISPC_IRQ_VSYNC2,
		.framedone_irq	= DISPC_IRQ_FRAMEDONE2,
		.sync_lost_irq	= DISPC_IRQ_SYNC_LOST2,
260 261 262 263 264 265
		.gamma		= {
			.len	= 256,
			.bits	= 8,
			.reg	= DISPC_GAMMA_TABLE1,
			.has_index = true,
		},
266 267 268 269 270 271 272 273 274 275 276 277
		.reg_desc	= {
			[DISPC_MGR_FLD_ENABLE]		= { DISPC_CONTROL2,  0,  0 },
			[DISPC_MGR_FLD_STNTFT]		= { DISPC_CONTROL2,  3,  3 },
			[DISPC_MGR_FLD_GO]		= { DISPC_CONTROL2,  5,  5 },
			[DISPC_MGR_FLD_TFTDATALINES]	= { DISPC_CONTROL2,  9,  8 },
			[DISPC_MGR_FLD_STALLMODE]	= { DISPC_CONTROL2, 11, 11 },
			[DISPC_MGR_FLD_TCKENABLE]	= { DISPC_CONFIG2,  10, 10 },
			[DISPC_MGR_FLD_TCKSELECTION]	= { DISPC_CONFIG2,  11, 11 },
			[DISPC_MGR_FLD_CPR]		= { DISPC_CONFIG2,  15, 15 },
			[DISPC_MGR_FLD_FIFOHANDCHECK]	= { DISPC_CONFIG2,  16, 16 },
		},
	},
278 279 280 281 282
	[OMAP_DSS_CHANNEL_LCD3] = {
		.name		= "LCD3",
		.vsync_irq	= DISPC_IRQ_VSYNC3,
		.framedone_irq	= DISPC_IRQ_FRAMEDONE3,
		.sync_lost_irq	= DISPC_IRQ_SYNC_LOST3,
283 284 285 286 287 288
		.gamma		= {
			.len	= 256,
			.bits	= 8,
			.reg	= DISPC_GAMMA_TABLE3,
			.has_index = true,
		},
289 290 291 292 293 294 295 296 297 298 299 300
		.reg_desc	= {
			[DISPC_MGR_FLD_ENABLE]		= { DISPC_CONTROL3,  0,  0 },
			[DISPC_MGR_FLD_STNTFT]		= { DISPC_CONTROL3,  3,  3 },
			[DISPC_MGR_FLD_GO]		= { DISPC_CONTROL3,  5,  5 },
			[DISPC_MGR_FLD_TFTDATALINES]	= { DISPC_CONTROL3,  9,  8 },
			[DISPC_MGR_FLD_STALLMODE]	= { DISPC_CONTROL3, 11, 11 },
			[DISPC_MGR_FLD_TCKENABLE]	= { DISPC_CONFIG3,  10, 10 },
			[DISPC_MGR_FLD_TCKSELECTION]	= { DISPC_CONFIG3,  11, 11 },
			[DISPC_MGR_FLD_CPR]		= { DISPC_CONFIG3,  15, 15 },
			[DISPC_MGR_FLD_FIFOHANDCHECK]	= { DISPC_CONFIG3,  16, 16 },
		},
	},
301 302
};

303 304 305 306 307
struct color_conv_coef {
	int ry, rcr, rcb, gy, gcr, gcb, by, bcr, bcb;
	int full_range;
};

308 309 310 311 312
static unsigned long dispc_fclk_rate(void);
static unsigned long dispc_core_clk_rate(void);
static unsigned long dispc_mgr_lclk_rate(enum omap_channel channel);
static unsigned long dispc_mgr_pclk_rate(enum omap_channel channel);

313 314
static unsigned long dispc_plane_pclk_rate(enum omap_plane_id plane);
static unsigned long dispc_plane_lclk_rate(enum omap_plane_id plane);
T
Tomi Valkeinen 已提交
315

316 317 318 319
static void dispc_clear_irqstatus(u32 mask);
static bool dispc_mgr_is_enabled(enum omap_channel channel);
static void dispc_clear_irqstatus(u32 mask);

320
static inline void dispc_write_reg(const u16 idx, u32 val)
T
Tomi Valkeinen 已提交
321
{
322
	__raw_writel(val, dispc.base + idx);
T
Tomi Valkeinen 已提交
323 324
}

325
static inline u32 dispc_read_reg(const u16 idx)
T
Tomi Valkeinen 已提交
326
{
327
	return __raw_readl(dispc.base + idx);
T
Tomi Valkeinen 已提交
328 329
}

330 331
static u32 mgr_fld_read(enum omap_channel channel, enum mgr_reg_fields regfld)
{
332
	const struct dispc_reg_field rfld = mgr_desc[channel].reg_desc[regfld];
333 334 335 336 337
	return REG_GET(rfld.reg, rfld.high, rfld.low);
}

static void mgr_fld_write(enum omap_channel channel,
					enum mgr_reg_fields regfld, int val) {
338
	const struct dispc_reg_field rfld = mgr_desc[channel].reg_desc[regfld];
339 340 341 342 343 344
	const bool need_lock = rfld.reg == DISPC_CONTROL || rfld.reg == DISPC_CONFIG;
	unsigned long flags;

	if (need_lock)
		spin_lock_irqsave(&dispc.control_lock, flags);

345
	REG_FLD_MOD(rfld.reg, val, rfld.high, rfld.low);
346 347 348

	if (need_lock)
		spin_unlock_irqrestore(&dispc.control_lock, flags);
349 350
}

T
Tomi Valkeinen 已提交
351
#define SR(reg) \
352
	dispc.ctx[DISPC_##reg / sizeof(u32)] = dispc_read_reg(DISPC_##reg)
T
Tomi Valkeinen 已提交
353
#define RR(reg) \
354
	dispc_write_reg(DISPC_##reg, dispc.ctx[DISPC_##reg / sizeof(u32)])
T
Tomi Valkeinen 已提交
355

356
static void dispc_save_context(void)
T
Tomi Valkeinen 已提交
357
{
358
	int i, j;
T
Tomi Valkeinen 已提交
359

360 361
	DSSDBG("dispc_save_context\n");

T
Tomi Valkeinen 已提交
362 363 364 365
	SR(IRQENABLE);
	SR(CONTROL);
	SR(CONFIG);
	SR(LINE_NUMBER);
366 367
	if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
			dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
368
		SR(GLOBAL_ALPHA);
369 370 371 372
	if (dss_has_feature(FEAT_MGR_LCD2)) {
		SR(CONTROL2);
		SR(CONFIG2);
	}
373 374 375 376
	if (dss_has_feature(FEAT_MGR_LCD3)) {
		SR(CONTROL3);
		SR(CONFIG3);
	}
T
Tomi Valkeinen 已提交
377

378 379 380 381 382 383 384 385 386 387 388 389 390 391 392
	for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
		SR(DEFAULT_COLOR(i));
		SR(TRANS_COLOR(i));
		SR(SIZE_MGR(i));
		if (i == OMAP_DSS_CHANNEL_DIGIT)
			continue;
		SR(TIMING_H(i));
		SR(TIMING_V(i));
		SR(POL_FREQ(i));
		SR(DIVISORo(i));

		SR(DATA_CYCLE1(i));
		SR(DATA_CYCLE2(i));
		SR(DATA_CYCLE3(i));

393
		if (dss_has_feature(FEAT_CPR)) {
394 395 396
			SR(CPR_COEF_R(i));
			SR(CPR_COEF_G(i));
			SR(CPR_COEF_B(i));
397
		}
398
	}
T
Tomi Valkeinen 已提交
399

400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419
	for (i = 0; i < dss_feat_get_num_ovls(); i++) {
		SR(OVL_BA0(i));
		SR(OVL_BA1(i));
		SR(OVL_POSITION(i));
		SR(OVL_SIZE(i));
		SR(OVL_ATTRIBUTES(i));
		SR(OVL_FIFO_THRESHOLD(i));
		SR(OVL_ROW_INC(i));
		SR(OVL_PIXEL_INC(i));
		if (dss_has_feature(FEAT_PRELOAD))
			SR(OVL_PRELOAD(i));
		if (i == OMAP_DSS_GFX) {
			SR(OVL_WINDOW_SKIP(i));
			SR(OVL_TABLE_BA(i));
			continue;
		}
		SR(OVL_FIR(i));
		SR(OVL_PICTURE_SIZE(i));
		SR(OVL_ACCU0(i));
		SR(OVL_ACCU1(i));
420

421 422
		for (j = 0; j < 8; j++)
			SR(OVL_FIR_COEF_H(i, j));
423

424 425
		for (j = 0; j < 8; j++)
			SR(OVL_FIR_COEF_HV(i, j));
426

427 428
		for (j = 0; j < 5; j++)
			SR(OVL_CONV_COEF(i, j));
429

430 431 432 433
		if (dss_has_feature(FEAT_FIR_COEF_V)) {
			for (j = 0; j < 8; j++)
				SR(OVL_FIR_COEF_V(i, j));
		}
434

435 436 437 438 439 440
		if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
			SR(OVL_BA0_UV(i));
			SR(OVL_BA1_UV(i));
			SR(OVL_FIR2(i));
			SR(OVL_ACCU2_0(i));
			SR(OVL_ACCU2_1(i));
441

442 443
			for (j = 0; j < 8; j++)
				SR(OVL_FIR_COEF_H2(i, j));
444

445 446
			for (j = 0; j < 8; j++)
				SR(OVL_FIR_COEF_HV2(i, j));
447

448 449 450 451 452
			for (j = 0; j < 8; j++)
				SR(OVL_FIR_COEF_V2(i, j));
		}
		if (dss_has_feature(FEAT_ATTR2))
			SR(OVL_ATTRIBUTES2(i));
453
	}
454 455 456

	if (dss_has_feature(FEAT_CORE_CLK_DIV))
		SR(DIVISOR);
457 458 459

	dispc.ctx_valid = true;

460
	DSSDBG("context saved\n");
T
Tomi Valkeinen 已提交
461 462
}

463
static void dispc_restore_context(void)
T
Tomi Valkeinen 已提交
464
{
465
	int i, j;
466 467 468

	DSSDBG("dispc_restore_context\n");

469 470 471
	if (!dispc.ctx_valid)
		return;

472
	/*RR(IRQENABLE);*/
T
Tomi Valkeinen 已提交
473 474 475
	/*RR(CONTROL);*/
	RR(CONFIG);
	RR(LINE_NUMBER);
476 477
	if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
			dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
478
		RR(GLOBAL_ALPHA);
479
	if (dss_has_feature(FEAT_MGR_LCD2))
480
		RR(CONFIG2);
481 482
	if (dss_has_feature(FEAT_MGR_LCD3))
		RR(CONFIG3);
T
Tomi Valkeinen 已提交
483

484 485 486 487 488 489 490 491 492 493 494 495 496 497
	for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
		RR(DEFAULT_COLOR(i));
		RR(TRANS_COLOR(i));
		RR(SIZE_MGR(i));
		if (i == OMAP_DSS_CHANNEL_DIGIT)
			continue;
		RR(TIMING_H(i));
		RR(TIMING_V(i));
		RR(POL_FREQ(i));
		RR(DIVISORo(i));

		RR(DATA_CYCLE1(i));
		RR(DATA_CYCLE2(i));
		RR(DATA_CYCLE3(i));
498

499
		if (dss_has_feature(FEAT_CPR)) {
500 501 502
			RR(CPR_COEF_R(i));
			RR(CPR_COEF_G(i));
			RR(CPR_COEF_B(i));
503
		}
504
	}
T
Tomi Valkeinen 已提交
505

506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525
	for (i = 0; i < dss_feat_get_num_ovls(); i++) {
		RR(OVL_BA0(i));
		RR(OVL_BA1(i));
		RR(OVL_POSITION(i));
		RR(OVL_SIZE(i));
		RR(OVL_ATTRIBUTES(i));
		RR(OVL_FIFO_THRESHOLD(i));
		RR(OVL_ROW_INC(i));
		RR(OVL_PIXEL_INC(i));
		if (dss_has_feature(FEAT_PRELOAD))
			RR(OVL_PRELOAD(i));
		if (i == OMAP_DSS_GFX) {
			RR(OVL_WINDOW_SKIP(i));
			RR(OVL_TABLE_BA(i));
			continue;
		}
		RR(OVL_FIR(i));
		RR(OVL_PICTURE_SIZE(i));
		RR(OVL_ACCU0(i));
		RR(OVL_ACCU1(i));
526

527 528
		for (j = 0; j < 8; j++)
			RR(OVL_FIR_COEF_H(i, j));
529

530 531
		for (j = 0; j < 8; j++)
			RR(OVL_FIR_COEF_HV(i, j));
532

533 534
		for (j = 0; j < 5; j++)
			RR(OVL_CONV_COEF(i, j));
535

536 537 538 539
		if (dss_has_feature(FEAT_FIR_COEF_V)) {
			for (j = 0; j < 8; j++)
				RR(OVL_FIR_COEF_V(i, j));
		}
540

541 542 543 544 545 546
		if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
			RR(OVL_BA0_UV(i));
			RR(OVL_BA1_UV(i));
			RR(OVL_FIR2(i));
			RR(OVL_ACCU2_0(i));
			RR(OVL_ACCU2_1(i));
547

548 549
			for (j = 0; j < 8; j++)
				RR(OVL_FIR_COEF_H2(i, j));
550

551 552
			for (j = 0; j < 8; j++)
				RR(OVL_FIR_COEF_HV2(i, j));
553

554 555 556 557 558
			for (j = 0; j < 8; j++)
				RR(OVL_FIR_COEF_V2(i, j));
		}
		if (dss_has_feature(FEAT_ATTR2))
			RR(OVL_ATTRIBUTES2(i));
559
	}
T
Tomi Valkeinen 已提交
560

561 562 563
	if (dss_has_feature(FEAT_CORE_CLK_DIV))
		RR(DIVISOR);

T
Tomi Valkeinen 已提交
564 565
	/* enable last, because LCD & DIGIT enable are here */
	RR(CONTROL);
566 567
	if (dss_has_feature(FEAT_MGR_LCD2))
		RR(CONTROL2);
568 569
	if (dss_has_feature(FEAT_MGR_LCD3))
		RR(CONTROL3);
570
	/* clear spurious SYNC_LOST_DIGIT interrupts */
571
	dispc_clear_irqstatus(DISPC_IRQ_SYNC_LOST_DIGIT);
572 573 574 575 576 577

	/*
	 * enable last so IRQs won't trigger before
	 * the context is fully restored
	 */
	RR(IRQENABLE);
578 579

	DSSDBG("context restored\n");
T
Tomi Valkeinen 已提交
580 581 582 583 584
}

#undef SR
#undef RR

585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601
int dispc_runtime_get(void)
{
	int r;

	DSSDBG("dispc_runtime_get\n");

	r = pm_runtime_get_sync(&dispc.pdev->dev);
	WARN_ON(r < 0);
	return r < 0 ? r : 0;
}

void dispc_runtime_put(void)
{
	int r;

	DSSDBG("dispc_runtime_put\n");

602
	r = pm_runtime_put_sync(&dispc.pdev->dev);
603
	WARN_ON(r < 0 && r != -ENOSYS);
T
Tomi Valkeinen 已提交
604 605
}

606
static u32 dispc_mgr_get_vsync_irq(enum omap_channel channel)
607
{
608
	return mgr_desc[channel].vsync_irq;
609 610
}

611
static u32 dispc_mgr_get_framedone_irq(enum omap_channel channel)
612
{
613 614 615
	if (channel == OMAP_DSS_CHANNEL_DIGIT && dispc.feat->no_framedone_tv)
		return 0;

616
	return mgr_desc[channel].framedone_irq;
617 618
}

619
static u32 dispc_mgr_get_sync_lost_irq(enum omap_channel channel)
620 621 622 623
{
	return mgr_desc[channel].sync_lost_irq;
}

624 625 626 627 628
u32 dispc_wb_get_framedone_irq(void)
{
	return DISPC_IRQ_FRAMEDONEWB;
}

629
static void dispc_mgr_enable(enum omap_channel channel, bool enable)
630 631 632 633 634 635 636 637 638 639 640
{
	mgr_fld_write(channel, DISPC_MGR_FLD_ENABLE, enable);
	/* flush posted write */
	mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
}

static bool dispc_mgr_is_enabled(enum omap_channel channel)
{
	return !!mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
}

641
static bool dispc_mgr_go_busy(enum omap_channel channel)
T
Tomi Valkeinen 已提交
642
{
643
	return mgr_fld_read(channel, DISPC_MGR_FLD_GO) == 1;
T
Tomi Valkeinen 已提交
644 645
}

646
static void dispc_mgr_go(enum omap_channel channel)
T
Tomi Valkeinen 已提交
647
{
648
	WARN_ON(!dispc_mgr_is_enabled(channel));
649
	WARN_ON(dispc_mgr_go_busy(channel));
T
Tomi Valkeinen 已提交
650

651
	DSSDBG("GO %s\n", mgr_desc[channel].name);
T
Tomi Valkeinen 已提交
652

653
	mgr_fld_write(channel, DISPC_MGR_FLD_GO, 1);
T
Tomi Valkeinen 已提交
654 655
}

656 657 658 659 660 661 662
bool dispc_wb_go_busy(void)
{
	return REG_GET(DISPC_CONTROL2, 6, 6) == 1;
}

void dispc_wb_go(void)
{
663
	enum omap_plane_id plane = OMAP_DSS_WB;
664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679
	bool enable, go;

	enable = REG_GET(DISPC_OVL_ATTRIBUTES(plane), 0, 0) == 1;

	if (!enable)
		return;

	go = REG_GET(DISPC_CONTROL2, 6, 6) == 1;
	if (go) {
		DSSERR("GO bit not down for WB\n");
		return;
	}

	REG_FLD_MOD(DISPC_CONTROL2, 1, 6, 6);
}

680 681
static void dispc_ovl_write_firh_reg(enum omap_plane_id plane, int reg,
				     u32 value)
T
Tomi Valkeinen 已提交
682
{
683
	dispc_write_reg(DISPC_OVL_FIR_COEF_H(plane, reg), value);
T
Tomi Valkeinen 已提交
684 685
}

686 687
static void dispc_ovl_write_firhv_reg(enum omap_plane_id plane, int reg,
				      u32 value)
T
Tomi Valkeinen 已提交
688
{
689
	dispc_write_reg(DISPC_OVL_FIR_COEF_HV(plane, reg), value);
T
Tomi Valkeinen 已提交
690 691
}

692 693
static void dispc_ovl_write_firv_reg(enum omap_plane_id plane, int reg,
				     u32 value)
T
Tomi Valkeinen 已提交
694
{
695
	dispc_write_reg(DISPC_OVL_FIR_COEF_V(plane, reg), value);
T
Tomi Valkeinen 已提交
696 697
}

698 699
static void dispc_ovl_write_firh2_reg(enum omap_plane_id plane, int reg,
				      u32 value)
700 701 702 703 704 705
{
	BUG_ON(plane == OMAP_DSS_GFX);

	dispc_write_reg(DISPC_OVL_FIR_COEF_H2(plane, reg), value);
}

706
static void dispc_ovl_write_firhv2_reg(enum omap_plane_id plane, int reg,
707
		u32 value)
708 709 710 711 712 713
{
	BUG_ON(plane == OMAP_DSS_GFX);

	dispc_write_reg(DISPC_OVL_FIR_COEF_HV2(plane, reg), value);
}

714 715
static void dispc_ovl_write_firv2_reg(enum omap_plane_id plane, int reg,
				      u32 value)
716 717 718 719 720 721
{
	BUG_ON(plane == OMAP_DSS_GFX);

	dispc_write_reg(DISPC_OVL_FIR_COEF_V2(plane, reg), value);
}

722
static void dispc_ovl_set_scale_coef(enum omap_plane_id plane, int fir_hinc,
723 724
				int fir_vinc, int five_taps,
				enum omap_color_component color_comp)
T
Tomi Valkeinen 已提交
725
{
726
	const struct dispc_coef *h_coef, *v_coef;
T
Tomi Valkeinen 已提交
727 728
	int i;

729 730
	h_coef = dispc_ovl_get_scale_coef(fir_hinc, true);
	v_coef = dispc_ovl_get_scale_coef(fir_vinc, five_taps);
T
Tomi Valkeinen 已提交
731 732 733 734

	for (i = 0; i < 8; i++) {
		u32 h, hv;

735 736 737 738 739 740 741 742
		h = FLD_VAL(h_coef[i].hc0_vc00, 7, 0)
			| FLD_VAL(h_coef[i].hc1_vc0, 15, 8)
			| FLD_VAL(h_coef[i].hc2_vc1, 23, 16)
			| FLD_VAL(h_coef[i].hc3_vc2, 31, 24);
		hv = FLD_VAL(h_coef[i].hc4_vc22, 7, 0)
			| FLD_VAL(v_coef[i].hc1_vc0, 15, 8)
			| FLD_VAL(v_coef[i].hc2_vc1, 23, 16)
			| FLD_VAL(v_coef[i].hc3_vc2, 31, 24);
T
Tomi Valkeinen 已提交
743

744
		if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
745 746
			dispc_ovl_write_firh_reg(plane, i, h);
			dispc_ovl_write_firhv_reg(plane, i, hv);
747
		} else {
748 749
			dispc_ovl_write_firh2_reg(plane, i, h);
			dispc_ovl_write_firhv2_reg(plane, i, hv);
750 751
		}

T
Tomi Valkeinen 已提交
752 753
	}

754 755 756
	if (five_taps) {
		for (i = 0; i < 8; i++) {
			u32 v;
757 758
			v = FLD_VAL(v_coef[i].hc0_vc00, 7, 0)
				| FLD_VAL(v_coef[i].hc4_vc22, 15, 8);
759
			if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y)
760
				dispc_ovl_write_firv_reg(plane, i, v);
761
			else
762
				dispc_ovl_write_firv2_reg(plane, i, v);
763
		}
T
Tomi Valkeinen 已提交
764 765 766 767
	}
}


768
static void dispc_ovl_write_color_conv_coef(enum omap_plane_id plane,
769 770
		const struct color_conv_coef *ct)
{
T
Tomi Valkeinen 已提交
771 772
#define CVAL(x, y) (FLD_VAL(x, 26, 16) | FLD_VAL(y, 10, 0))

773 774 775 776 777
	dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 0), CVAL(ct->rcr, ct->ry));
	dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 1), CVAL(ct->gy,  ct->rcb));
	dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 2), CVAL(ct->gcb, ct->gcr));
	dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 3), CVAL(ct->bcr, ct->by));
	dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 4), CVAL(0, ct->bcb));
T
Tomi Valkeinen 已提交
778

779
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), ct->full_range, 11, 11);
T
Tomi Valkeinen 已提交
780 781 782 783

#undef CVAL
}

784 785 786 787 788
static void dispc_setup_color_conv_coef(void)
{
	int i;
	int num_ovl = dss_feat_get_num_ovls();
	const struct color_conv_coef ctbl_bt601_5_ovl = {
789
		/* YUV -> RGB */
790 791 792
		298, 409, 0, 298, -208, -100, 298, 0, 517, 0,
	};
	const struct color_conv_coef ctbl_bt601_5_wb = {
793 794
		/* RGB -> YUV */
		66, 129, 25, 112, -94, -18, -38, -74, 112, 0,
795 796 797 798 799
	};

	for (i = 1; i < num_ovl; i++)
		dispc_ovl_write_color_conv_coef(i, &ctbl_bt601_5_ovl);

T
Tomi Valkeinen 已提交
800 801
	if (dispc.feat->has_writeback)
		dispc_ovl_write_color_conv_coef(OMAP_DSS_WB, &ctbl_bt601_5_wb);
802
}
T
Tomi Valkeinen 已提交
803

804
static void dispc_ovl_set_ba0(enum omap_plane_id plane, u32 paddr)
T
Tomi Valkeinen 已提交
805
{
806
	dispc_write_reg(DISPC_OVL_BA0(plane), paddr);
T
Tomi Valkeinen 已提交
807 808
}

809
static void dispc_ovl_set_ba1(enum omap_plane_id plane, u32 paddr)
T
Tomi Valkeinen 已提交
810
{
811
	dispc_write_reg(DISPC_OVL_BA1(plane), paddr);
T
Tomi Valkeinen 已提交
812 813
}

814
static void dispc_ovl_set_ba0_uv(enum omap_plane_id plane, u32 paddr)
815 816 817 818
{
	dispc_write_reg(DISPC_OVL_BA0_UV(plane), paddr);
}

819
static void dispc_ovl_set_ba1_uv(enum omap_plane_id plane, u32 paddr)
820 821 822 823
{
	dispc_write_reg(DISPC_OVL_BA1_UV(plane), paddr);
}

824
static void dispc_ovl_set_pos(enum omap_plane_id plane,
825
		enum omap_overlay_caps caps, int x, int y)
T
Tomi Valkeinen 已提交
826
{
827 828 829 830 831 832
	u32 val;

	if ((caps & OMAP_DSS_OVL_CAP_POS) == 0)
		return;

	val = FLD_VAL(y, 26, 16) | FLD_VAL(x, 10, 0);
833 834

	dispc_write_reg(DISPC_OVL_POSITION(plane), val);
T
Tomi Valkeinen 已提交
835 836
}

837
static void dispc_ovl_set_input_size(enum omap_plane_id plane, int width,
838
		int height)
T
Tomi Valkeinen 已提交
839 840
{
	u32 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
841

842
	if (plane == OMAP_DSS_GFX || plane == OMAP_DSS_WB)
843 844 845
		dispc_write_reg(DISPC_OVL_SIZE(plane), val);
	else
		dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
T
Tomi Valkeinen 已提交
846 847
}

848
static void dispc_ovl_set_output_size(enum omap_plane_id plane, int width,
849
		int height)
T
Tomi Valkeinen 已提交
850 851 852 853 854 855
{
	u32 val;

	BUG_ON(plane == OMAP_DSS_GFX);

	val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
856

857 858 859 860
	if (plane == OMAP_DSS_WB)
		dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
	else
		dispc_write_reg(DISPC_OVL_SIZE(plane), val);
T
Tomi Valkeinen 已提交
861 862
}

863
static void dispc_ovl_set_zorder(enum omap_plane_id plane,
864
		enum omap_overlay_caps caps, u8 zorder)
865
{
866
	if ((caps & OMAP_DSS_OVL_CAP_ZORDER) == 0)
867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882
		return;

	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), zorder, 27, 26);
}

static void dispc_ovl_enable_zorder_planes(void)
{
	int i;

	if (!dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
		return;

	for (i = 0; i < dss_feat_get_num_ovls(); i++)
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(i), 1, 25, 25);
}

883
static void dispc_ovl_set_pre_mult_alpha(enum omap_plane_id plane,
884
		enum omap_overlay_caps caps, bool enable)
885
{
886
	if ((caps & OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA) == 0)
887 888
		return;

889
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 28, 28);
890 891
}

892
static void dispc_ovl_setup_global_alpha(enum omap_plane_id plane,
893
		enum omap_overlay_caps caps, u8 global_alpha)
T
Tomi Valkeinen 已提交
894
{
895
	static const unsigned shifts[] = { 0, 8, 16, 24, };
896 897
	int shift;

898
	if ((caps & OMAP_DSS_OVL_CAP_GLOBAL_ALPHA) == 0)
899
		return;
900

901 902
	shift = shifts[plane];
	REG_FLD_MOD(DISPC_GLOBAL_ALPHA, global_alpha, shift + 7, shift);
T
Tomi Valkeinen 已提交
903 904
}

905
static void dispc_ovl_set_pix_inc(enum omap_plane_id plane, s32 inc)
T
Tomi Valkeinen 已提交
906
{
907
	dispc_write_reg(DISPC_OVL_PIXEL_INC(plane), inc);
T
Tomi Valkeinen 已提交
908 909
}

910
static void dispc_ovl_set_row_inc(enum omap_plane_id plane, s32 inc)
T
Tomi Valkeinen 已提交
911
{
912
	dispc_write_reg(DISPC_OVL_ROW_INC(plane), inc);
T
Tomi Valkeinen 已提交
913 914
}

915
static void dispc_ovl_set_color_mode(enum omap_plane_id plane, u32 fourcc)
T
Tomi Valkeinen 已提交
916 917
{
	u32 m = 0;
918
	if (plane != OMAP_DSS_GFX) {
919
		switch (fourcc) {
920
		case DRM_FORMAT_NV12:
921
			m = 0x0; break;
922
		case DRM_FORMAT_XRGB4444:
923
			m = 0x1; break;
924
		case DRM_FORMAT_RGBA4444:
925
			m = 0x2; break;
926
		case DRM_FORMAT_RGBX4444:
927
			m = 0x4; break;
928
		case DRM_FORMAT_ARGB4444:
929
			m = 0x5; break;
930
		case DRM_FORMAT_RGB565:
931
			m = 0x6; break;
932
		case DRM_FORMAT_ARGB1555:
933
			m = 0x7; break;
934
		case DRM_FORMAT_XRGB8888:
935
			m = 0x8; break;
936
		case DRM_FORMAT_RGB888:
937
			m = 0x9; break;
938
		case DRM_FORMAT_YUYV:
939
			m = 0xa; break;
940
		case DRM_FORMAT_UYVY:
941
			m = 0xb; break;
942
		case DRM_FORMAT_ARGB8888:
943
			m = 0xc; break;
944
		case DRM_FORMAT_RGBA8888:
945
			m = 0xd; break;
946
		case DRM_FORMAT_RGBX8888:
947
			m = 0xe; break;
948
		case DRM_FORMAT_XRGB1555:
949 950
			m = 0xf; break;
		default:
951
			BUG(); return;
952 953
		}
	} else {
954
		switch (fourcc) {
955
		case DRM_FORMAT_RGBX4444:
956
			m = 0x4; break;
957
		case DRM_FORMAT_ARGB4444:
958
			m = 0x5; break;
959
		case DRM_FORMAT_RGB565:
960
			m = 0x6; break;
961
		case DRM_FORMAT_ARGB1555:
962
			m = 0x7; break;
963
		case DRM_FORMAT_XRGB8888:
964
			m = 0x8; break;
965
		case DRM_FORMAT_RGB888:
966
			m = 0x9; break;
967
		case DRM_FORMAT_XRGB4444:
968
			m = 0xa; break;
969
		case DRM_FORMAT_RGBA4444:
970
			m = 0xb; break;
971
		case DRM_FORMAT_ARGB8888:
972
			m = 0xc; break;
973
		case DRM_FORMAT_RGBA8888:
974
			m = 0xd; break;
975
		case DRM_FORMAT_RGBX8888:
976
			m = 0xe; break;
977
		case DRM_FORMAT_XRGB1555:
978 979
			m = 0xf; break;
		default:
980
			BUG(); return;
981
		}
T
Tomi Valkeinen 已提交
982 983
	}

984
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), m, 4, 1);
T
Tomi Valkeinen 已提交
985 986
}

987
static bool format_is_yuv(u32 fourcc)
988
{
989
	switch (fourcc) {
990 991 992
	case DRM_FORMAT_YUYV:
	case DRM_FORMAT_UYVY:
	case DRM_FORMAT_NV12:
993 994 995 996 997 998
		return true;
	default:
		return false;
	}
}

999
static void dispc_ovl_configure_burst_type(enum omap_plane_id plane,
1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010
		enum omap_dss_rotation_type rotation_type)
{
	if (dss_has_feature(FEAT_BURST_2D) == 0)
		return;

	if (rotation_type == OMAP_DSS_ROT_TILER)
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 1, 29, 29);
	else
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 0, 29, 29);
}

1011 1012
static void dispc_ovl_set_channel_out(enum omap_plane_id plane,
				      enum omap_channel channel)
T
Tomi Valkeinen 已提交
1013 1014 1015
{
	int shift;
	u32 val;
1016
	int chan = 0, chan2 = 0;
T
Tomi Valkeinen 已提交
1017 1018 1019 1020 1021 1022 1023

	switch (plane) {
	case OMAP_DSS_GFX:
		shift = 8;
		break;
	case OMAP_DSS_VIDEO1:
	case OMAP_DSS_VIDEO2:
1024
	case OMAP_DSS_VIDEO3:
T
Tomi Valkeinen 已提交
1025 1026 1027 1028 1029 1030 1031
		shift = 16;
		break;
	default:
		BUG();
		return;
	}

1032
	val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046
	if (dss_has_feature(FEAT_MGR_LCD2)) {
		switch (channel) {
		case OMAP_DSS_CHANNEL_LCD:
			chan = 0;
			chan2 = 0;
			break;
		case OMAP_DSS_CHANNEL_DIGIT:
			chan = 1;
			chan2 = 0;
			break;
		case OMAP_DSS_CHANNEL_LCD2:
			chan = 0;
			chan2 = 1;
			break;
1047 1048 1049 1050 1051 1052 1053 1054 1055
		case OMAP_DSS_CHANNEL_LCD3:
			if (dss_has_feature(FEAT_MGR_LCD3)) {
				chan = 0;
				chan2 = 2;
			} else {
				BUG();
				return;
			}
			break;
1056 1057 1058 1059
		case OMAP_DSS_CHANNEL_WB:
			chan = 0;
			chan2 = 3;
			break;
1060 1061
		default:
			BUG();
1062
			return;
1063 1064 1065 1066 1067 1068 1069
		}

		val = FLD_MOD(val, chan, shift, shift);
		val = FLD_MOD(val, chan2, 31, 30);
	} else {
		val = FLD_MOD(val, channel, shift, shift);
	}
1070
	dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
T
Tomi Valkeinen 已提交
1071 1072
}

1073
static enum omap_channel dispc_ovl_get_channel_out(enum omap_plane_id plane)
1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088
{
	int shift;
	u32 val;

	switch (plane) {
	case OMAP_DSS_GFX:
		shift = 8;
		break;
	case OMAP_DSS_VIDEO1:
	case OMAP_DSS_VIDEO2:
	case OMAP_DSS_VIDEO3:
		shift = 16;
		break;
	default:
		BUG();
1089
		return 0;
1090 1091 1092 1093
	}

	val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));

1094 1095
	if (FLD_GET(val, shift, shift) == 1)
		return OMAP_DSS_CHANNEL_DIGIT;
1096

1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107
	if (!dss_has_feature(FEAT_MGR_LCD2))
		return OMAP_DSS_CHANNEL_LCD;

	switch (FLD_GET(val, 31, 30)) {
	case 0:
	default:
		return OMAP_DSS_CHANNEL_LCD;
	case 1:
		return OMAP_DSS_CHANNEL_LCD2;
	case 2:
		return OMAP_DSS_CHANNEL_LCD3;
1108 1109
	case 3:
		return OMAP_DSS_CHANNEL_WB;
1110
	}
1111 1112
}

1113 1114
void dispc_wb_set_channel_in(enum dss_writeback_channel channel)
{
1115
	enum omap_plane_id plane = OMAP_DSS_WB;
1116 1117 1118 1119

	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), channel, 18, 16);
}

1120
static void dispc_ovl_set_burst_size(enum omap_plane_id plane,
T
Tomi Valkeinen 已提交
1121 1122
		enum omap_burst_size burst_size)
{
1123
	static const unsigned shifts[] = { 6, 14, 14, 14, 14, };
T
Tomi Valkeinen 已提交
1124 1125
	int shift;

1126
	shift = shifts[plane];
1127
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), burst_size, shift + 1, shift);
T
Tomi Valkeinen 已提交
1128 1129
}

1130 1131 1132 1133 1134 1135
static void dispc_configure_burst_sizes(void)
{
	int i;
	const int burst_size = BURST_SIZE_X8;

	/* Configure burst size always to maximum size */
1136
	for (i = 0; i < dss_feat_get_num_ovls(); ++i)
1137
		dispc_ovl_set_burst_size(i, burst_size);
1138 1139
	if (dispc.feat->has_writeback)
		dispc_ovl_set_burst_size(OMAP_DSS_WB, burst_size);
1140 1141
}

1142
static u32 dispc_ovl_get_burst_size(enum omap_plane_id plane)
1143 1144
{
	/* burst multiplier is always x8 (see dispc_configure_burst_sizes()) */
1145
	return dispc.feat->burst_size_unit * 8;
1146 1147
}

1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162
static bool dispc_ovl_color_mode_supported(enum omap_plane_id plane, u32 fourcc)
{
	const u32 *modes;
	unsigned int i;

	modes = dispc.feat->supported_color_modes[plane];

	for (i = 0; modes[i]; ++i) {
		if (modes[i] == fourcc)
			return true;
	}

	return false;
}

1163
static const u32 *dispc_ovl_get_color_modes(enum omap_plane_id plane)
1164
{
1165
	return dispc.feat->supported_color_modes[plane];
1166 1167
}

1168
static int dispc_get_num_ovls(void)
1169 1170 1171 1172
{
	return dss_feat_get_num_ovls();
}

1173
static void dispc_mgr_enable_cpr(enum omap_channel channel, bool enable)
1174
{
1175
	if (channel == OMAP_DSS_CHANNEL_DIGIT)
1176 1177
		return;

1178
	mgr_fld_write(channel, DISPC_MGR_FLD_CPR, enable);
1179 1180
}

1181
static void dispc_mgr_set_cpr_coef(enum omap_channel channel,
1182
		const struct omap_dss_cpr_coefs *coefs)
1183 1184 1185
{
	u32 coef_r, coef_g, coef_b;

1186
	if (!dss_mgr_is_lcd(channel))
1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200
		return;

	coef_r = FLD_VAL(coefs->rr, 31, 22) | FLD_VAL(coefs->rg, 20, 11) |
		FLD_VAL(coefs->rb, 9, 0);
	coef_g = FLD_VAL(coefs->gr, 31, 22) | FLD_VAL(coefs->gg, 20, 11) |
		FLD_VAL(coefs->gb, 9, 0);
	coef_b = FLD_VAL(coefs->br, 31, 22) | FLD_VAL(coefs->bg, 20, 11) |
		FLD_VAL(coefs->bb, 9, 0);

	dispc_write_reg(DISPC_CPR_COEF_R(channel), coef_r);
	dispc_write_reg(DISPC_CPR_COEF_G(channel), coef_g);
	dispc_write_reg(DISPC_CPR_COEF_B(channel), coef_b);
}

1201 1202
static void dispc_ovl_set_vid_color_conv(enum omap_plane_id plane,
					 bool enable)
T
Tomi Valkeinen 已提交
1203 1204 1205 1206 1207
{
	u32 val;

	BUG_ON(plane == OMAP_DSS_GFX);

1208
	val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
T
Tomi Valkeinen 已提交
1209
	val = FLD_MOD(val, enable, 9, 9);
1210
	dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
T
Tomi Valkeinen 已提交
1211 1212
}

1213
static void dispc_ovl_enable_replication(enum omap_plane_id plane,
1214
		enum omap_overlay_caps caps, bool enable)
T
Tomi Valkeinen 已提交
1215
{
1216
	static const unsigned shifts[] = { 5, 10, 10, 10 };
1217
	int shift;
T
Tomi Valkeinen 已提交
1218

1219 1220 1221
	if ((caps & OMAP_DSS_OVL_CAP_REPLICATION) == 0)
		return;

1222 1223
	shift = shifts[plane];
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, shift, shift);
T
Tomi Valkeinen 已提交
1224 1225
}

1226
static void dispc_mgr_set_size(enum omap_channel channel, u16 width,
1227
		u16 height)
T
Tomi Valkeinen 已提交
1228 1229 1230
{
	u32 val;

1231 1232 1233
	val = FLD_VAL(height - 1, dispc.feat->mgr_height_start, 16) |
		FLD_VAL(width - 1, dispc.feat->mgr_width_start, 0);

1234
	dispc_write_reg(DISPC_SIZE_MGR(channel), val);
T
Tomi Valkeinen 已提交
1235 1236
}

1237
static void dispc_init_fifos(void)
T
Tomi Valkeinen 已提交
1238 1239
{
	u32 size;
1240
	int fifo;
1241
	u8 start, end;
1242
	u32 unit;
1243
	int i;
1244

1245
	unit = dispc.feat->buffer_size_unit;
T
Tomi Valkeinen 已提交
1246

1247
	dss_feat_get_reg_field(FEAT_REG_FIFOSIZE, &start, &end);
T
Tomi Valkeinen 已提交
1248

1249 1250
	for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
		size = REG_GET(DISPC_OVL_FIFO_SIZE_STATUS(fifo), start, end);
1251
		size *= unit;
1252 1253 1254 1255 1256 1257 1258
		dispc.fifo_size[fifo] = size;

		/*
		 * By default fifos are mapped directly to overlays, fifo 0 to
		 * ovl 0, fifo 1 to ovl 1, etc.
		 */
		dispc.fifo_assignment[fifo] = fifo;
T
Tomi Valkeinen 已提交
1259
	}
1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282

	/*
	 * The GFX fifo on OMAP4 is smaller than the other fifos. The small fifo
	 * causes problems with certain use cases, like using the tiler in 2D
	 * mode. The below hack swaps the fifos of GFX and WB planes, thus
	 * giving GFX plane a larger fifo. WB but should work fine with a
	 * smaller fifo.
	 */
	if (dispc.feat->gfx_fifo_workaround) {
		u32 v;

		v = dispc_read_reg(DISPC_GLOBAL_BUFFER);

		v = FLD_MOD(v, 4, 2, 0); /* GFX BUF top to WB */
		v = FLD_MOD(v, 4, 5, 3); /* GFX BUF bottom to WB */
		v = FLD_MOD(v, 0, 26, 24); /* WB BUF top to GFX */
		v = FLD_MOD(v, 0, 29, 27); /* WB BUF bottom to GFX */

		dispc_write_reg(DISPC_GLOBAL_BUFFER, v);

		dispc.fifo_assignment[OMAP_DSS_GFX] = OMAP_DSS_WB;
		dispc.fifo_assignment[OMAP_DSS_WB] = OMAP_DSS_GFX;
	}
1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296

	/*
	 * Setup default fifo thresholds.
	 */
	for (i = 0; i < dss_feat_get_num_ovls(); ++i) {
		u32 low, high;
		const bool use_fifomerge = false;
		const bool manual_update = false;

		dispc_ovl_compute_fifo_thresholds(i, &low, &high,
			use_fifomerge, manual_update);

		dispc_ovl_set_fifo_threshold(i, low, high);
	}
1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307

	if (dispc.feat->has_writeback) {
		u32 low, high;
		const bool use_fifomerge = false;
		const bool manual_update = false;

		dispc_ovl_compute_fifo_thresholds(OMAP_DSS_WB, &low, &high,
			use_fifomerge, manual_update);

		dispc_ovl_set_fifo_threshold(OMAP_DSS_WB, low, high);
	}
T
Tomi Valkeinen 已提交
1308 1309
}

1310
static u32 dispc_ovl_get_fifo_size(enum omap_plane_id plane)
T
Tomi Valkeinen 已提交
1311
{
1312 1313 1314 1315 1316 1317 1318 1319 1320
	int fifo;
	u32 size = 0;

	for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
		if (dispc.fifo_assignment[fifo] == plane)
			size += dispc.fifo_size[fifo];
	}

	return size;
T
Tomi Valkeinen 已提交
1321 1322
}

1323 1324
void dispc_ovl_set_fifo_threshold(enum omap_plane_id plane, u32 low,
				  u32 high)
T
Tomi Valkeinen 已提交
1325
{
1326
	u8 hi_start, hi_end, lo_start, lo_end;
1327 1328
	u32 unit;

1329
	unit = dispc.feat->buffer_size_unit;
1330 1331 1332 1333 1334 1335

	WARN_ON(low % unit != 0);
	WARN_ON(high % unit != 0);

	low /= unit;
	high /= unit;
1336

1337 1338 1339
	dss_feat_get_reg_field(FEAT_REG_FIFOHIGHTHRESHOLD, &hi_start, &hi_end);
	dss_feat_get_reg_field(FEAT_REG_FIFOLOWTHRESHOLD, &lo_start, &lo_end);

1340
	DSSDBG("fifo(%d) threshold (bytes), old %u/%u, new %u/%u\n",
T
Tomi Valkeinen 已提交
1341
			plane,
1342
			REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
1343
				lo_start, lo_end) * unit,
1344
			REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
1345 1346
				hi_start, hi_end) * unit,
			low * unit, high * unit);
T
Tomi Valkeinen 已提交
1347

1348
	dispc_write_reg(DISPC_OVL_FIFO_THRESHOLD(plane),
1349 1350
			FLD_VAL(high, hi_start, hi_end) |
			FLD_VAL(low, lo_start, lo_end));
1351 1352 1353 1354 1355 1356 1357 1358 1359

	/*
	 * configure the preload to the pipeline's high threhold, if HT it's too
	 * large for the preload field, set the threshold to the maximum value
	 * that can be held by the preload register
	 */
	if (dss_has_feature(FEAT_PRELOAD) && dispc.feat->set_max_preload &&
			plane != OMAP_DSS_WB)
		dispc_write_reg(DISPC_OVL_PRELOAD(plane), min(high, 0xfffu));
T
Tomi Valkeinen 已提交
1360 1361 1362 1363
}

void dispc_enable_fifomerge(bool enable)
{
1364 1365 1366 1367 1368
	if (!dss_has_feature(FEAT_FIFO_MERGE)) {
		WARN_ON(enable);
		return;
	}

T
Tomi Valkeinen 已提交
1369 1370 1371 1372
	DSSDBG("FIFO merge %s\n", enable ? "enabled" : "disabled");
	REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 14, 14);
}

1373
void dispc_ovl_compute_fifo_thresholds(enum omap_plane_id plane,
1374 1375
		u32 *fifo_low, u32 *fifo_high, bool use_fifomerge,
		bool manual_update)
1376 1377 1378 1379 1380 1381
{
	/*
	 * All sizes are in bytes. Both the buffer and burst are made of
	 * buffer_units, and the fifo thresholds must be buffer_unit aligned.
	 */

1382
	unsigned buf_unit = dispc.feat->buffer_size_unit;
1383 1384
	unsigned ovl_fifo_size, total_fifo_size, burst_size;
	int i;
1385 1386

	burst_size = dispc_ovl_get_burst_size(plane);
1387
	ovl_fifo_size = dispc_ovl_get_fifo_size(plane);
1388

1389 1390
	if (use_fifomerge) {
		total_fifo_size = 0;
1391
		for (i = 0; i < dss_feat_get_num_ovls(); ++i)
1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402
			total_fifo_size += dispc_ovl_get_fifo_size(i);
	} else {
		total_fifo_size = ovl_fifo_size;
	}

	/*
	 * We use the same low threshold for both fifomerge and non-fifomerge
	 * cases, but for fifomerge we calculate the high threshold using the
	 * combined fifo size
	 */

1403
	if (manual_update && dss_has_feature(FEAT_OMAP3_DSI_FIFO_BUG)) {
1404 1405
		*fifo_low = ovl_fifo_size - burst_size * 2;
		*fifo_high = total_fifo_size - burst_size;
1406 1407 1408 1409 1410 1411 1412 1413
	} else if (plane == OMAP_DSS_WB) {
		/*
		 * Most optimal configuration for writeback is to push out data
		 * to the interconnect the moment writeback pushes enough pixels
		 * in the FIFO to form a burst
		 */
		*fifo_low = 0;
		*fifo_high = burst_size;
1414 1415 1416 1417
	} else {
		*fifo_low = ovl_fifo_size - burst_size;
		*fifo_high = total_fifo_size - buf_unit;
	}
1418 1419
}

1420
static void dispc_ovl_set_mflag(enum omap_plane_id plane, bool enable)
T
Tomi Valkeinen 已提交
1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431
{
	int bit;

	if (plane == OMAP_DSS_GFX)
		bit = 14;
	else
		bit = 23;

	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, bit, bit);
}

1432
static void dispc_ovl_set_mflag_threshold(enum omap_plane_id plane,
T
Tomi Valkeinen 已提交
1433 1434 1435 1436 1437 1438 1439 1440 1441 1442
	int low, int high)
{
	dispc_write_reg(DISPC_OVL_MFLAG_THRESHOLD(plane),
		FLD_VAL(high, 31, 16) |	FLD_VAL(low, 15, 0));
}

static void dispc_init_mflag(void)
{
	int i;

1443 1444 1445 1446 1447 1448 1449 1450 1451 1452
	/*
	 * HACK: NV12 color format and MFLAG seem to have problems working
	 * together: using two displays, and having an NV12 overlay on one of
	 * the displays will cause underflows/synclosts when MFLAG_CTRL=2.
	 * Changing MFLAG thresholds and PRELOAD to certain values seem to
	 * remove the errors, but there doesn't seem to be a clear logic on
	 * which values work and which not.
	 *
	 * As a work-around, set force MFLAG to always on.
	 */
T
Tomi Valkeinen 已提交
1453
	dispc_write_reg(DISPC_GLOBAL_MFLAG_ATTRIBUTE,
1454
		(1 << 0) |	/* MFLAG_CTRL = force always on */
T
Tomi Valkeinen 已提交
1455 1456 1457 1458
		(0 << 2));	/* MFLAG_START = disable */

	for (i = 0; i < dss_feat_get_num_ovls(); ++i) {
		u32 size = dispc_ovl_get_fifo_size(i);
1459
		u32 unit = dispc.feat->buffer_size_unit;
T
Tomi Valkeinen 已提交
1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474
		u32 low, high;

		dispc_ovl_set_mflag(i, true);

		/*
		 * Simulation team suggests below thesholds:
		 * HT = fifosize * 5 / 8;
		 * LT = fifosize * 4 / 8;
		 */

		low = size * 4 / 8 / unit;
		high = size * 5 / 8 / unit;

		dispc_ovl_set_mflag_threshold(i, low, high);
	}
1475 1476 1477

	if (dispc.feat->has_writeback) {
		u32 size = dispc_ovl_get_fifo_size(OMAP_DSS_WB);
1478
		u32 unit = dispc.feat->buffer_size_unit;
1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493
		u32 low, high;

		dispc_ovl_set_mflag(OMAP_DSS_WB, true);

		/*
		 * Simulation team suggests below thesholds:
		 * HT = fifosize * 5 / 8;
		 * LT = fifosize * 4 / 8;
		 */

		low = size * 4 / 8 / unit;
		high = size * 5 / 8 / unit;

		dispc_ovl_set_mflag_threshold(OMAP_DSS_WB, low, high);
	}
T
Tomi Valkeinen 已提交
1494 1495
}

1496
static void dispc_ovl_set_fir(enum omap_plane_id plane,
1497 1498
				int hinc, int vinc,
				enum omap_color_component color_comp)
T
Tomi Valkeinen 已提交
1499 1500 1501
{
	u32 val;

1502 1503
	if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
		u8 hinc_start, hinc_end, vinc_start, vinc_end;
1504

1505 1506 1507 1508 1509 1510
		dss_feat_get_reg_field(FEAT_REG_FIRHINC,
					&hinc_start, &hinc_end);
		dss_feat_get_reg_field(FEAT_REG_FIRVINC,
					&vinc_start, &vinc_end);
		val = FLD_VAL(vinc, vinc_start, vinc_end) |
				FLD_VAL(hinc, hinc_start, hinc_end);
1511

1512 1513 1514 1515 1516
		dispc_write_reg(DISPC_OVL_FIR(plane), val);
	} else {
		val = FLD_VAL(vinc, 28, 16) | FLD_VAL(hinc, 12, 0);
		dispc_write_reg(DISPC_OVL_FIR2(plane), val);
	}
T
Tomi Valkeinen 已提交
1517 1518
}

1519 1520
static void dispc_ovl_set_vid_accu0(enum omap_plane_id plane, int haccu,
				    int vaccu)
T
Tomi Valkeinen 已提交
1521 1522
{
	u32 val;
1523
	u8 hor_start, hor_end, vert_start, vert_end;
T
Tomi Valkeinen 已提交
1524

1525 1526 1527 1528 1529 1530
	dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
	dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);

	val = FLD_VAL(vaccu, vert_start, vert_end) |
			FLD_VAL(haccu, hor_start, hor_end);

1531
	dispc_write_reg(DISPC_OVL_ACCU0(plane), val);
T
Tomi Valkeinen 已提交
1532 1533
}

1534 1535
static void dispc_ovl_set_vid_accu1(enum omap_plane_id plane, int haccu,
				    int vaccu)
T
Tomi Valkeinen 已提交
1536 1537
{
	u32 val;
1538
	u8 hor_start, hor_end, vert_start, vert_end;
T
Tomi Valkeinen 已提交
1539

1540 1541 1542 1543 1544 1545
	dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
	dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);

	val = FLD_VAL(vaccu, vert_start, vert_end) |
			FLD_VAL(haccu, hor_start, hor_end);

1546
	dispc_write_reg(DISPC_OVL_ACCU1(plane), val);
T
Tomi Valkeinen 已提交
1547 1548
}

1549
static void dispc_ovl_set_vid_accu2_0(enum omap_plane_id plane, int haccu,
1550
		int vaccu)
1551 1552 1553 1554 1555 1556 1557
{
	u32 val;

	val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
	dispc_write_reg(DISPC_OVL_ACCU2_0(plane), val);
}

1558
static void dispc_ovl_set_vid_accu2_1(enum omap_plane_id plane, int haccu,
1559
		int vaccu)
1560 1561 1562 1563 1564 1565
{
	u32 val;

	val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
	dispc_write_reg(DISPC_OVL_ACCU2_1(plane), val);
}
T
Tomi Valkeinen 已提交
1566

1567
static void dispc_ovl_set_scale_param(enum omap_plane_id plane,
T
Tomi Valkeinen 已提交
1568 1569
		u16 orig_width, u16 orig_height,
		u16 out_width, u16 out_height,
1570 1571
		bool five_taps, u8 rotation,
		enum omap_color_component color_comp)
T
Tomi Valkeinen 已提交
1572
{
1573
	int fir_hinc, fir_vinc;
T
Tomi Valkeinen 已提交
1574

1575 1576
	fir_hinc = 1024 * orig_width / out_width;
	fir_vinc = 1024 * orig_height / out_height;
T
Tomi Valkeinen 已提交
1577

1578 1579
	dispc_ovl_set_scale_coef(plane, fir_hinc, fir_vinc, five_taps,
				color_comp);
1580
	dispc_ovl_set_fir(plane, fir_hinc, fir_vinc, color_comp);
1581 1582
}

1583
static void dispc_ovl_set_accu_uv(enum omap_plane_id plane,
1584
		u16 orig_width,	u16 orig_height, u16 out_width, u16 out_height,
1585
		bool ilace, u32 fourcc, u8 rotation)
1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622
{
	int h_accu2_0, h_accu2_1;
	int v_accu2_0, v_accu2_1;
	int chroma_hinc, chroma_vinc;
	int idx;

	struct accu {
		s8 h0_m, h0_n;
		s8 h1_m, h1_n;
		s8 v0_m, v0_n;
		s8 v1_m, v1_n;
	};

	const struct accu *accu_table;
	const struct accu *accu_val;

	static const struct accu accu_nv12[4] = {
		{  0, 1,  0, 1 , -1, 2, 0, 1 },
		{  1, 2, -3, 4 ,  0, 1, 0, 1 },
		{ -1, 1,  0, 1 , -1, 2, 0, 1 },
		{ -1, 2, -1, 2 , -1, 1, 0, 1 },
	};

	static const struct accu accu_nv12_ilace[4] = {
		{  0, 1,  0, 1 , -3, 4, -1, 4 },
		{ -1, 4, -3, 4 ,  0, 1,  0, 1 },
		{ -1, 1,  0, 1 , -1, 4, -3, 4 },
		{ -3, 4, -3, 4 , -1, 1,  0, 1 },
	};

	static const struct accu accu_yuv[4] = {
		{  0, 1, 0, 1,  0, 1, 0, 1 },
		{  0, 1, 0, 1,  0, 1, 0, 1 },
		{ -1, 1, 0, 1,  0, 1, 0, 1 },
		{  0, 1, 0, 1, -1, 1, 0, 1 },
	};

1623 1624 1625 1626
	/* Note: DSS HW rotates clockwise, DRM_MODE_ROTATE_* counter-clockwise */
	switch (rotation & DRM_MODE_ROTATE_MASK) {
	default:
	case DRM_MODE_ROTATE_0:
1627 1628
		idx = 0;
		break;
1629 1630
	case DRM_MODE_ROTATE_90:
		idx = 3;
1631
		break;
1632
	case DRM_MODE_ROTATE_180:
1633 1634
		idx = 2;
		break;
1635 1636
	case DRM_MODE_ROTATE_270:
		idx = 1;
1637 1638 1639
		break;
	}

1640
	switch (fourcc) {
1641
	case DRM_FORMAT_NV12:
1642 1643 1644 1645 1646
		if (ilace)
			accu_table = accu_nv12_ilace;
		else
			accu_table = accu_nv12;
		break;
1647 1648
	case DRM_FORMAT_YUYV:
	case DRM_FORMAT_UYVY:
1649 1650 1651 1652
		accu_table = accu_yuv;
		break;
	default:
		BUG();
1653
		return;
1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669
	}

	accu_val = &accu_table[idx];

	chroma_hinc = 1024 * orig_width / out_width;
	chroma_vinc = 1024 * orig_height / out_height;

	h_accu2_0 = (accu_val->h0_m * chroma_hinc / accu_val->h0_n) % 1024;
	h_accu2_1 = (accu_val->h1_m * chroma_hinc / accu_val->h1_n) % 1024;
	v_accu2_0 = (accu_val->v0_m * chroma_vinc / accu_val->v0_n) % 1024;
	v_accu2_1 = (accu_val->v1_m * chroma_vinc / accu_val->v1_n) % 1024;

	dispc_ovl_set_vid_accu2_0(plane, h_accu2_0, v_accu2_0);
	dispc_ovl_set_vid_accu2_1(plane, h_accu2_1, v_accu2_1);
}

1670
static void dispc_ovl_set_scaling_common(enum omap_plane_id plane,
1671 1672 1673
		u16 orig_width, u16 orig_height,
		u16 out_width, u16 out_height,
		bool ilace, bool five_taps,
1674
		bool fieldmode, u32 fourcc,
1675 1676 1677 1678 1679
		u8 rotation)
{
	int accu0 = 0;
	int accu1 = 0;
	u32 l;
T
Tomi Valkeinen 已提交
1680

1681
	dispc_ovl_set_scale_param(plane, orig_width, orig_height,
1682 1683
				out_width, out_height, five_taps,
				rotation, DISPC_COLOR_COMPONENT_RGB_Y);
1684
	l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
T
Tomi Valkeinen 已提交
1685

1686 1687
	/* RESIZEENABLE and VERTICALTAPS */
	l &= ~((0x3 << 5) | (0x1 << 21));
1688 1689
	l |= (orig_width != out_width) ? (1 << 5) : 0;
	l |= (orig_height != out_height) ? (1 << 6) : 0;
1690
	l |= five_taps ? (1 << 21) : 0;
T
Tomi Valkeinen 已提交
1691

1692 1693 1694
	/* VRESIZECONF and HRESIZECONF */
	if (dss_has_feature(FEAT_RESIZECONF)) {
		l &= ~(0x3 << 7);
1695 1696
		l |= (orig_width <= out_width) ? 0 : (1 << 7);
		l |= (orig_height <= out_height) ? 0 : (1 << 8);
1697
	}
T
Tomi Valkeinen 已提交
1698

1699 1700 1701 1702 1703
	/* LINEBUFFERSPLIT */
	if (dss_has_feature(FEAT_LINEBUFFERSPLIT)) {
		l &= ~(0x1 << 22);
		l |= five_taps ? (1 << 22) : 0;
	}
T
Tomi Valkeinen 已提交
1704

1705
	dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
T
Tomi Valkeinen 已提交
1706 1707 1708 1709 1710 1711 1712

	/*
	 * field 0 = even field = bottom field
	 * field 1 = odd field = top field
	 */
	if (ilace && !fieldmode) {
		accu1 = 0;
1713
		accu0 = ((1024 * orig_height / out_height) / 2) & 0x3ff;
T
Tomi Valkeinen 已提交
1714 1715 1716 1717 1718 1719
		if (accu0 >= 1024/2) {
			accu1 = 1024/2;
			accu0 -= accu1;
		}
	}

1720 1721
	dispc_ovl_set_vid_accu0(plane, 0, accu0);
	dispc_ovl_set_vid_accu1(plane, 0, accu1);
T
Tomi Valkeinen 已提交
1722 1723
}

1724
static void dispc_ovl_set_scaling_uv(enum omap_plane_id plane,
1725 1726 1727
		u16 orig_width, u16 orig_height,
		u16 out_width, u16 out_height,
		bool ilace, bool five_taps,
1728
		bool fieldmode, u32 fourcc,
1729 1730 1731 1732
		u8 rotation)
{
	int scale_x = out_width != orig_width;
	int scale_y = out_height != orig_height;
1733
	bool chroma_upscale = plane != OMAP_DSS_WB;
1734 1735 1736

	if (!dss_has_feature(FEAT_HANDLE_UV_SEPARATE))
		return;
1737

1738
	if (!format_is_yuv(fourcc)) {
1739
		/* reset chroma resampling for RGB formats  */
1740 1741
		if (plane != OMAP_DSS_WB)
			REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), 0, 8, 8);
1742 1743
		return;
	}
1744 1745

	dispc_ovl_set_accu_uv(plane, orig_width, orig_height, out_width,
1746
			out_height, ilace, fourcc, rotation);
1747

1748
	switch (fourcc) {
1749
	case DRM_FORMAT_NV12:
1750 1751 1752 1753 1754 1755 1756 1757 1758 1759
		if (chroma_upscale) {
			/* UV is subsampled by 2 horizontally and vertically */
			orig_height >>= 1;
			orig_width >>= 1;
		} else {
			/* UV is downsampled by 2 horizontally and vertically */
			orig_height <<= 1;
			orig_width <<= 1;
		}

1760
		break;
1761 1762
	case DRM_FORMAT_YUYV:
	case DRM_FORMAT_UYVY:
1763
		/* For YUV422 with 90/270 rotation, we don't upsample chroma */
1764
		if (!drm_rotation_90_or_270(rotation)) {
1765 1766 1767 1768 1769 1770 1771 1772
			if (chroma_upscale)
				/* UV is subsampled by 2 horizontally */
				orig_width >>= 1;
			else
				/* UV is downsampled by 2 horizontally */
				orig_width <<= 1;
		}

1773
		/* must use FIR for YUV422 if rotated */
1774
		if ((rotation & DRM_MODE_ROTATE_MASK) != DRM_MODE_ROTATE_0)
1775
			scale_x = scale_y = true;
1776

1777 1778 1779
		break;
	default:
		BUG();
1780
		return;
1781 1782 1783 1784 1785 1786 1787
	}

	if (out_width != orig_width)
		scale_x = true;
	if (out_height != orig_height)
		scale_y = true;

1788
	dispc_ovl_set_scale_param(plane, orig_width, orig_height,
1789 1790 1791
			out_width, out_height, five_taps,
				rotation, DISPC_COLOR_COMPONENT_UV);

1792 1793 1794 1795
	if (plane != OMAP_DSS_WB)
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane),
			(scale_x || scale_y) ? 1 : 0, 8, 8);

1796 1797 1798 1799 1800 1801
	/* set H scaling */
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_x ? 1 : 0, 5, 5);
	/* set V scaling */
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_y ? 1 : 0, 6, 6);
}

1802
static void dispc_ovl_set_scaling(enum omap_plane_id plane,
1803 1804 1805
		u16 orig_width, u16 orig_height,
		u16 out_width, u16 out_height,
		bool ilace, bool five_taps,
1806
		bool fieldmode, u32 fourcc,
1807 1808 1809 1810
		u8 rotation)
{
	BUG_ON(plane == OMAP_DSS_GFX);

1811
	dispc_ovl_set_scaling_common(plane,
1812 1813 1814
			orig_width, orig_height,
			out_width, out_height,
			ilace, five_taps,
1815
			fieldmode, fourcc,
1816 1817
			rotation);

1818
	dispc_ovl_set_scaling_uv(plane,
1819 1820 1821
		orig_width, orig_height,
		out_width, out_height,
		ilace, five_taps,
1822
		fieldmode, fourcc,
1823 1824 1825
		rotation);
}

1826
static void dispc_ovl_set_rotation_attrs(enum omap_plane_id plane, u8 rotation,
1827
		enum omap_dss_rotation_type rotation_type, u32 fourcc)
T
Tomi Valkeinen 已提交
1828
{
1829 1830 1831
	bool row_repeat = false;
	int vidrot = 0;

1832
	/* Note: DSS HW rotates clockwise, DRM_MODE_ROTATE_* counter-clockwise */
1833
	if (fourcc == DRM_FORMAT_YUYV || fourcc == DRM_FORMAT_UYVY) {
T
Tomi Valkeinen 已提交
1834

1835
		if (rotation & DRM_MODE_REFLECT_X) {
1836 1837
			switch (rotation & DRM_MODE_ROTATE_MASK) {
			case DRM_MODE_ROTATE_0:
T
Tomi Valkeinen 已提交
1838 1839
				vidrot = 2;
				break;
1840
			case DRM_MODE_ROTATE_90:
1841
				vidrot = 1;
T
Tomi Valkeinen 已提交
1842
				break;
1843
			case DRM_MODE_ROTATE_180:
T
Tomi Valkeinen 已提交
1844 1845
				vidrot = 0;
				break;
1846
			case DRM_MODE_ROTATE_270:
1847
				vidrot = 3;
T
Tomi Valkeinen 已提交
1848 1849 1850
				break;
			}
		} else {
1851 1852
			switch (rotation & DRM_MODE_ROTATE_MASK) {
			case DRM_MODE_ROTATE_0:
T
Tomi Valkeinen 已提交
1853 1854
				vidrot = 0;
				break;
1855 1856
			case DRM_MODE_ROTATE_90:
				vidrot = 3;
T
Tomi Valkeinen 已提交
1857
				break;
1858
			case DRM_MODE_ROTATE_180:
T
Tomi Valkeinen 已提交
1859 1860
				vidrot = 2;
				break;
1861 1862
			case DRM_MODE_ROTATE_270:
				vidrot = 1;
T
Tomi Valkeinen 已提交
1863 1864 1865 1866
				break;
			}
		}

1867
		if (drm_rotation_90_or_270(rotation))
1868
			row_repeat = true;
T
Tomi Valkeinen 已提交
1869
		else
1870
			row_repeat = false;
T
Tomi Valkeinen 已提交
1871
	}
1872

1873 1874 1875 1876 1877
	/*
	 * OMAP4/5 Errata i631:
	 * NV12 in 1D mode must use ROTATION=1. Otherwise DSS will fetch extra
	 * rows beyond the framebuffer, which may cause OCP error.
	 */
1878
	if (fourcc == DRM_FORMAT_NV12 && rotation_type != OMAP_DSS_ROT_TILER)
1879 1880
		vidrot = 1;

1881
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), vidrot, 13, 12);
1882
	if (dss_has_feature(FEAT_ROWREPEATENABLE))
1883 1884
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane),
			row_repeat ? 1 : 0, 18, 18);
1885

1886
	if (dispc_ovl_color_mode_supported(plane, DRM_FORMAT_NV12)) {
1887
		bool doublestride =
1888
			fourcc == DRM_FORMAT_NV12 &&
1889
			rotation_type == OMAP_DSS_ROT_TILER &&
1890
			!drm_rotation_90_or_270(rotation);
1891

1892 1893 1894
		/* DOUBLESTRIDE */
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), doublestride, 22, 22);
	}
T
Tomi Valkeinen 已提交
1895 1896
}

1897
static int color_mode_to_bpp(u32 fourcc)
T
Tomi Valkeinen 已提交
1898
{
1899
	switch (fourcc) {
1900
	case DRM_FORMAT_NV12:
T
Tomi Valkeinen 已提交
1901
		return 8;
1902 1903 1904 1905 1906 1907 1908 1909 1910
	case DRM_FORMAT_RGBX4444:
	case DRM_FORMAT_RGB565:
	case DRM_FORMAT_ARGB4444:
	case DRM_FORMAT_YUYV:
	case DRM_FORMAT_UYVY:
	case DRM_FORMAT_RGBA4444:
	case DRM_FORMAT_XRGB4444:
	case DRM_FORMAT_ARGB1555:
	case DRM_FORMAT_XRGB1555:
T
Tomi Valkeinen 已提交
1911
		return 16;
1912
	case DRM_FORMAT_RGB888:
T
Tomi Valkeinen 已提交
1913
		return 24;
1914 1915 1916 1917
	case DRM_FORMAT_XRGB8888:
	case DRM_FORMAT_ARGB8888:
	case DRM_FORMAT_RGBA8888:
	case DRM_FORMAT_RGBX8888:
T
Tomi Valkeinen 已提交
1918 1919 1920
		return 32;
	default:
		BUG();
1921
		return 0;
T
Tomi Valkeinen 已提交
1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934
	}
}

static s32 pixinc(int pixels, u8 ps)
{
	if (pixels == 1)
		return 1;
	else if (pixels > 1)
		return 1 + (pixels - 1) * ps;
	else if (pixels < 0)
		return 1 - (-pixels + 1) * ps;
	else
		BUG();
1935
		return 0;
T
Tomi Valkeinen 已提交
1936 1937
}

1938
static void calc_offset(u16 screen_width, u16 width,
1939
		u32 fourcc, bool fieldmode,
1940
		unsigned int field_offset, unsigned *offset0, unsigned *offset1,
1941 1942
		s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim,
		enum omap_dss_rotation_type rotation_type, u8 rotation)
1943 1944 1945
{
	u8 ps;

1946
	ps = color_mode_to_bpp(fourcc) / 8;
1947 1948 1949

	DSSDBG("scrw %d, width %d\n", screen_width, width);

1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963
	if (rotation_type == OMAP_DSS_ROT_TILER &&
	    (fourcc == DRM_FORMAT_UYVY || fourcc == DRM_FORMAT_YUYV) &&
	    drm_rotation_90_or_270(rotation)) {
		/*
		 * HACK: ROW_INC needs to be calculated with TILER units.
		 * We get such 'screen_width' that multiplying it with the
		 * YUV422 pixel size gives the correct TILER container width.
		 * However, 'width' is in pixels and multiplying it with YUV422
		 * pixel size gives incorrect result. We thus multiply it here
		 * with 2 to match the 32 bit TILER unit size.
		 */
		width *= 2;
	}

1964 1965 1966 1967
	/*
	 * field 0 = even field = bottom field
	 * field 1 = odd field = top field
	 */
1968
	*offset0 = field_offset * screen_width * ps;
1969
	*offset1 = 0;
1970

1971 1972
	*row_inc = pixinc(1 + (y_predecim * screen_width - width * x_predecim) +
			(fieldmode ? screen_width : 0), ps);
1973
	if (fourcc == DRM_FORMAT_YUYV || fourcc == DRM_FORMAT_UYVY)
1974 1975 1976 1977 1978
		*pix_inc = pixinc(x_predecim, 2 * ps);
	else
		*pix_inc = pixinc(x_predecim, ps);
}

1979 1980 1981 1982
/*
 * This function is used to avoid synclosts in OMAP3, because of some
 * undocumented horizontal position and timing related limitations.
 */
1983
static int check_horiz_timing_omap3(unsigned long pclk, unsigned long lclk,
1984
		const struct videomode *vm, u16 pos_x,
1985 1986
		u16 width, u16 height, u16 out_width, u16 out_height,
		bool five_taps)
1987
{
1988
	const int ds = DIV_ROUND_UP(height, out_height);
1989
	unsigned long nonactive;
1990 1991 1992 1993
	static const u8 limits[3] = { 8, 10, 20 };
	u64 val, blank;
	int i;

1994 1995
	nonactive = vm->hactive + vm->hfront_porch + vm->hsync_len +
		    vm->hback_porch - out_width;
1996 1997 1998 1999 2000 2001

	i = 0;
	if (out_height < height)
		i++;
	if (out_width < width)
		i++;
2002
	blank = div_u64((u64)(vm->hback_porch + vm->hsync_len + vm->hfront_porch) *
2003
			lclk, pclk);
2004 2005 2006 2007
	DSSDBG("blanking period + ppl = %llu (limit = %u)\n", blank, limits[i]);
	if (blank <= limits[i])
		return -EINVAL;

2008 2009 2010 2011
	/* FIXME add checks for 3-tap filter once the limitations are known */
	if (!five_taps)
		return 0;

2012 2013 2014 2015 2016 2017 2018
	/*
	 * Pixel data should be prepared before visible display point starts.
	 * So, atleast DS-2 lines must have already been fetched by DISPC
	 * during nonactive - pos_x period.
	 */
	val = div_u64((u64)(nonactive - pos_x) * lclk, pclk);
	DSSDBG("(nonactive - pos_x) * pcd = %llu max(0, DS - 2) * width = %d\n",
2019 2020
		val, max(0, ds - 2) * width);
	if (val < max(0, ds - 2) * width)
2021 2022 2023 2024 2025 2026 2027 2028 2029
		return -EINVAL;

	/*
	 * All lines need to be refilled during the nonactive period of which
	 * only one line can be loaded during the active period. So, atleast
	 * DS - 1 lines should be loaded during nonactive period.
	 */
	val =  div_u64((u64)nonactive * lclk, pclk);
	DSSDBG("nonactive * pcd  = %llu, max(0, DS - 1) * width = %d\n",
2030 2031
		val, max(0, ds - 1) * width);
	if (val < max(0, ds - 1) * width)
2032 2033 2034 2035 2036
		return -EINVAL;

	return 0;
}

2037
static unsigned long calc_core_clk_five_taps(unsigned long pclk,
2038
		const struct videomode *vm, u16 width,
2039
		u16 height, u16 out_width, u16 out_height,
2040
		u32 fourcc)
T
Tomi Valkeinen 已提交
2041
{
2042
	u32 core_clk = 0;
2043
	u64 tmp;
T
Tomi Valkeinen 已提交
2044

2045 2046 2047
	if (height <= out_height && width <= out_width)
		return (unsigned long) pclk;

T
Tomi Valkeinen 已提交
2048
	if (height > out_height) {
2049
		unsigned int ppl = vm->hactive;
T
Tomi Valkeinen 已提交
2050

2051
		tmp = (u64)pclk * height * out_width;
T
Tomi Valkeinen 已提交
2052
		do_div(tmp, 2 * out_height * ppl);
2053
		core_clk = tmp;
T
Tomi Valkeinen 已提交
2054

2055 2056 2057 2058
		if (height > 2 * out_height) {
			if (ppl == out_width)
				return 0;

2059
			tmp = (u64)pclk * (height - 2 * out_height) * out_width;
T
Tomi Valkeinen 已提交
2060
			do_div(tmp, 2 * out_height * (ppl - out_width));
2061
			core_clk = max_t(u32, core_clk, tmp);
T
Tomi Valkeinen 已提交
2062 2063 2064 2065
		}
	}

	if (width > out_width) {
2066
		tmp = (u64)pclk * width;
T
Tomi Valkeinen 已提交
2067
		do_div(tmp, out_width);
2068
		core_clk = max_t(u32, core_clk, tmp);
T
Tomi Valkeinen 已提交
2069

2070
		if (fourcc == DRM_FORMAT_XRGB8888)
2071
			core_clk <<= 1;
T
Tomi Valkeinen 已提交
2072 2073
	}

2074
	return core_clk;
T
Tomi Valkeinen 已提交
2075 2076
}

2077
static unsigned long calc_core_clk_24xx(unsigned long pclk, u16 width,
2078
		u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
2079 2080 2081 2082 2083 2084 2085
{
	if (height > out_height && width > out_width)
		return pclk * 4;
	else
		return pclk * 2;
}

2086
static unsigned long calc_core_clk_34xx(unsigned long pclk, u16 width,
2087
		u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
T
Tomi Valkeinen 已提交
2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108
{
	unsigned int hf, vf;

	/*
	 * FIXME how to determine the 'A' factor
	 * for the no downscaling case ?
	 */

	if (width > 3 * out_width)
		hf = 4;
	else if (width > 2 * out_width)
		hf = 3;
	else if (width > out_width)
		hf = 2;
	else
		hf = 1;
	if (height > out_height)
		vf = 2;
	else
		vf = 1;

2109 2110 2111
	return pclk * vf * hf;
}

2112
static unsigned long calc_core_clk_44xx(unsigned long pclk, u16 width,
2113
		u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
2114
{
2115 2116 2117 2118 2119 2120 2121 2122 2123
	/*
	 * If the overlay/writeback is in mem to mem mode, there are no
	 * downscaling limitations with respect to pixel clock, return 1 as
	 * required core clock to represent that we have sufficient enough
	 * core clock to do maximum downscaling
	 */
	if (mem_to_mem)
		return 1;

2124 2125 2126 2127 2128 2129
	if (width > out_width)
		return DIV_ROUND_UP(pclk, out_width) * width;
	else
		return pclk;
}

2130
static int dispc_ovl_calc_scaling_24xx(unsigned long pclk, unsigned long lclk,
2131
		const struct videomode *vm,
2132
		u16 width, u16 height, u16 out_width, u16 out_height,
2133
		u32 fourcc, bool *five_taps,
2134
		int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
2135
		u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
2136 2137 2138 2139 2140 2141
{
	int error;
	u16 in_width, in_height;
	int min_factor = min(*decim_x, *decim_y);
	const int maxsinglelinewidth =
			dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
2142

2143 2144 2145
	*five_taps = false;

	do {
2146 2147
		in_height = height / *decim_y;
		in_width = width / *decim_x;
2148
		*core_clk = dispc.feat->calc_core_clk(pclk, in_width,
2149
				in_height, out_width, out_height, mem_to_mem);
2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163
		error = (in_width > maxsinglelinewidth || !*core_clk ||
			*core_clk > dispc_core_clk_rate());
		if (error) {
			if (*decim_x == *decim_y) {
				*decim_x = min_factor;
				++*decim_y;
			} else {
				swap(*decim_x, *decim_y);
				if (*decim_x < *decim_y)
					++*decim_x;
			}
		}
	} while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);

2164 2165 2166 2167 2168
	if (error) {
		DSSERR("failed to find scaling settings\n");
		return -EINVAL;
	}

2169 2170 2171 2172 2173 2174 2175
	if (in_width > maxsinglelinewidth) {
		DSSERR("Cannot scale max input width exceeded");
		return -EINVAL;
	}
	return 0;
}

2176
static int dispc_ovl_calc_scaling_34xx(unsigned long pclk, unsigned long lclk,
2177
		const struct videomode *vm,
2178
		u16 width, u16 height, u16 out_width, u16 out_height,
2179
		u32 fourcc, bool *five_taps,
2180
		int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
2181
		u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
2182 2183 2184 2185 2186 2187 2188
{
	int error;
	u16 in_width, in_height;
	const int maxsinglelinewidth =
			dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);

	do {
2189 2190
		in_height = height / *decim_y;
		in_width = width / *decim_x;
2191
		*five_taps = in_height > out_height;
2192 2193 2194 2195 2196

		if (in_width > maxsinglelinewidth)
			if (in_height > out_height &&
						in_height < out_height * 2)
				*five_taps = false;
2197 2198
again:
		if (*five_taps)
2199
			*core_clk = calc_core_clk_five_taps(pclk, vm,
2200
						in_width, in_height, out_width,
2201
						out_height, fourcc);
2202
		else
2203
			*core_clk = dispc.feat->calc_core_clk(pclk, in_width,
2204 2205
					in_height, out_width, out_height,
					mem_to_mem);
2206

2207
		error = check_horiz_timing_omap3(pclk, lclk, vm,
2208 2209 2210 2211 2212 2213 2214
				pos_x, in_width, in_height, out_width,
				out_height, *five_taps);
		if (error && *five_taps) {
			*five_taps = false;
			goto again;
		}

2215 2216 2217
		error = (error || in_width > maxsinglelinewidth * 2 ||
			(in_width > maxsinglelinewidth && *five_taps) ||
			!*core_clk || *core_clk > dispc_core_clk_rate());
2218 2219 2220 2221 2222 2223 2224 2225 2226

		if (!error) {
			/* verify that we're inside the limits of scaler */
			if (in_width / 4 > out_width)
					error = 1;

			if (*five_taps) {
				if (in_height / 4 > out_height)
					error = 1;
2227
			} else {
2228 2229
				if (in_height / 2 > out_height)
					error = 1;
2230 2231
			}
		}
2232

2233 2234
		if (error)
			++*decim_y;
2235 2236
	} while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);

2237 2238 2239 2240 2241
	if (error) {
		DSSERR("failed to find scaling settings\n");
		return -EINVAL;
	}

2242
	if (check_horiz_timing_omap3(pclk, lclk, vm, pos_x, in_width,
2243
				in_height, out_width, out_height, *five_taps)) {
2244 2245
			DSSERR("horizontal timing too tight\n");
			return -EINVAL;
2246
	}
2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260

	if (in_width > (maxsinglelinewidth * 2)) {
		DSSERR("Cannot setup scaling");
		DSSERR("width exceeds maximum width possible");
		return -EINVAL;
	}

	if (in_width > maxsinglelinewidth && *five_taps) {
		DSSERR("cannot setup scaling with five taps");
		return -EINVAL;
	}
	return 0;
}

2261
static int dispc_ovl_calc_scaling_44xx(unsigned long pclk, unsigned long lclk,
2262
		const struct videomode *vm,
2263
		u16 width, u16 height, u16 out_width, u16 out_height,
2264
		u32 fourcc, bool *five_taps,
2265
		int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
2266
		u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
2267 2268 2269
{
	u16 in_width, in_width_max;
	int decim_x_min = *decim_x;
2270
	u16 in_height = height / *decim_y;
2271 2272
	const int maxsinglelinewidth =
				dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
2273
	const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
2274

2275 2276 2277
	if (mem_to_mem) {
		in_width_max = out_width * maxdownscale;
	} else {
2278 2279
		in_width_max = dispc_core_clk_rate() /
					DIV_ROUND_UP(pclk, out_width);
2280
	}
2281 2282 2283 2284 2285 2286 2287 2288

	*decim_x = DIV_ROUND_UP(width, in_width_max);

	*decim_x = *decim_x > decim_x_min ? *decim_x : decim_x_min;
	if (*decim_x > *x_predecim)
		return -EINVAL;

	do {
2289
		in_width = width / *decim_x;
2290 2291 2292 2293 2294 2295 2296 2297
	} while (*decim_x <= *x_predecim &&
			in_width > maxsinglelinewidth && ++*decim_x);

	if (in_width > maxsinglelinewidth) {
		DSSERR("Cannot scale width exceeds max line width");
		return -EINVAL;
	}

2298
	if (*decim_x > 4 && fourcc != DRM_FORMAT_NV12) {
2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316
		/*
		 * Let's disable all scaling that requires horizontal
		 * decimation with higher factor than 4, until we have
		 * better estimates of what we can and can not
		 * do. However, NV12 color format appears to work Ok
		 * with all decimation factors.
		 *
		 * When decimating horizontally by more that 4 the dss
		 * is not able to fetch the data in burst mode. When
		 * this happens it is hard to tell if there enough
		 * bandwidth. Despite what theory says this appears to
		 * be true also for 16-bit color formats.
		 */
		DSSERR("Not enough bandwidth, too much downscaling (x-decimation factor %d > 4)", *decim_x);

		return -EINVAL;
	}

2317
	*core_clk = dispc.feat->calc_core_clk(pclk, in_width, in_height,
2318
				out_width, out_height, mem_to_mem);
2319
	return 0;
T
Tomi Valkeinen 已提交
2320 2321
}

2322 2323 2324
#define DIV_FRAC(dividend, divisor) \
	((dividend) * 100 / (divisor) - ((dividend) / (divisor) * 100))

2325
static int dispc_ovl_calc_scaling(unsigned long pclk, unsigned long lclk,
2326
		enum omap_overlay_caps caps,
2327
		const struct videomode *vm,
2328
		u16 width, u16 height, u16 out_width, u16 out_height,
2329
		u32 fourcc, bool *five_taps,
2330
		int *x_predecim, int *y_predecim, u16 pos_x,
2331
		enum omap_dss_rotation_type rotation_type, bool mem_to_mem)
2332
{
2333
	const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
2334
	const int max_decim_limit = 16;
2335
	unsigned long core_clk = 0;
2336
	int decim_x, decim_y, ret;
2337

2338 2339 2340
	if (width == out_width && height == out_height)
		return 0;

2341
	if (!mem_to_mem && (pclk == 0 || vm->pixelclock == 0)) {
2342 2343 2344 2345
		DSSERR("cannot calculate scaling settings: pclk is zero\n");
		return -EINVAL;
	}

2346
	if ((caps & OMAP_DSS_OVL_CAP_SCALE) == 0)
2347
		return -EINVAL;
2348

2349
	if (mem_to_mem) {
2350 2351 2352 2353 2354 2355 2356
		*x_predecim = *y_predecim = 1;
	} else {
		*x_predecim = max_decim_limit;
		*y_predecim = (rotation_type == OMAP_DSS_ROT_TILER &&
				dss_has_feature(FEAT_BURST_2D)) ?
				2 : max_decim_limit;
	}
2357 2358 2359 2360 2361

	decim_x = DIV_ROUND_UP(DIV_ROUND_UP(width, out_width), maxdownscale);
	decim_y = DIV_ROUND_UP(DIV_ROUND_UP(height, out_height), maxdownscale);

	if (decim_x > *x_predecim || out_width > width * 8)
2362 2363
		return -EINVAL;

2364
	if (decim_y > *y_predecim || out_height > height * 8)
2365 2366
		return -EINVAL;

2367
	ret = dispc.feat->calc_scaling(pclk, lclk, vm, width, height,
2368
		out_width, out_height, fourcc, five_taps,
2369 2370
		x_predecim, y_predecim, &decim_x, &decim_y, pos_x, &core_clk,
		mem_to_mem);
2371 2372
	if (ret)
		return ret;
2373

2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386
	DSSDBG("%dx%d -> %dx%d (%d.%02d x %d.%02d), decim %dx%d %dx%d (%d.%02d x %d.%02d), taps %d, req clk %lu, cur clk %lu\n",
		width, height,
		out_width, out_height,
		out_width / width, DIV_FRAC(out_width, width),
		out_height / height, DIV_FRAC(out_height, height),

		decim_x, decim_y,
		width / decim_x, height / decim_y,
		out_width / (width / decim_x), DIV_FRAC(out_width, width / decim_x),
		out_height / (height / decim_y), DIV_FRAC(out_height, height / decim_y),

		*five_taps ? 5 : 3,
		core_clk, dispc_core_clk_rate());
2387

2388
	if (!core_clk || core_clk > dispc_core_clk_rate()) {
2389
		DSSERR("failed to set up scaling, "
2390 2391 2392
			"required core clk rate = %lu Hz, "
			"current core clk rate = %lu Hz\n",
			core_clk, dispc_core_clk_rate());
2393 2394 2395
		return -EINVAL;
	}

2396 2397
	*x_predecim = decim_x;
	*y_predecim = decim_y;
2398 2399 2400
	return 0;
}

2401
static int dispc_ovl_setup_common(enum omap_plane_id plane,
2402 2403
		enum omap_overlay_caps caps, u32 paddr, u32 p_uv_addr,
		u16 screen_width, int pos_x, int pos_y, u16 width, u16 height,
2404
		u16 out_width, u16 out_height, u32 fourcc,
2405
		u8 rotation, u8 zorder, u8 pre_mult_alpha,
2406
		u8 global_alpha, enum omap_dss_rotation_type rotation_type,
2407
		bool replication, const struct videomode *vm,
2408
		bool mem_to_mem)
T
Tomi Valkeinen 已提交
2409
{
2410
	bool five_taps = true;
2411
	bool fieldmode = false;
2412
	int r, cconv = 0;
T
Tomi Valkeinen 已提交
2413 2414 2415
	unsigned offset0, offset1;
	s32 row_inc;
	s32 pix_inc;
2416
	u16 frame_width, frame_height;
T
Tomi Valkeinen 已提交
2417
	unsigned int field_offset = 0;
2418 2419
	u16 in_height = height;
	u16 in_width = width;
2420
	int x_predecim = 1, y_predecim = 1;
2421
	bool ilace = !!(vm->flags & DISPLAY_FLAGS_INTERLACED);
2422 2423
	unsigned long pclk = dispc_plane_pclk_rate(plane);
	unsigned long lclk = dispc_plane_lclk_rate(plane);
2424

2425
	if (paddr == 0 && rotation_type != OMAP_DSS_ROT_TILER)
T
Tomi Valkeinen 已提交
2426 2427
		return -EINVAL;

2428
	if (format_is_yuv(fourcc) && (in_width & 1)) {
2429 2430
		DSSERR("input width %d is not even for YUV format\n", in_width);
		return -EINVAL;
2431 2432
	}

2433 2434
	out_width = out_width == 0 ? width : out_width;
	out_height = out_height == 0 ? height : out_height;
2435

2436
	if (ilace && height == out_height)
2437
		fieldmode = true;
T
Tomi Valkeinen 已提交
2438 2439 2440

	if (ilace) {
		if (fieldmode)
2441
			in_height /= 2;
2442
		pos_y /= 2;
2443
		out_height /= 2;
T
Tomi Valkeinen 已提交
2444 2445

		DSSDBG("adjusting for ilace: height %d, pos_y %d, "
2446 2447
			"out_height %d\n", in_height, pos_y,
			out_height);
T
Tomi Valkeinen 已提交
2448 2449
	}

2450
	if (!dispc_ovl_color_mode_supported(plane, fourcc))
2451 2452
		return -EINVAL;

2453
	r = dispc_ovl_calc_scaling(pclk, lclk, caps, vm, in_width,
2454
			in_height, out_width, out_height, fourcc,
2455
			&five_taps, &x_predecim, &y_predecim, pos_x,
2456
			rotation_type, mem_to_mem);
2457 2458
	if (r)
		return r;
T
Tomi Valkeinen 已提交
2459

2460 2461
	in_width = in_width / x_predecim;
	in_height = in_height / y_predecim;
2462

2463 2464 2465 2466
	if (x_predecim > 1 || y_predecim > 1)
		DSSDBG("predecimation %d x %x, new input size %d x %d\n",
			x_predecim, y_predecim, in_width, in_height);

2467
	if (format_is_yuv(fourcc) && (in_width & 1)) {
2468 2469 2470
		DSSDBG("predecimated input width is not even for YUV format\n");
		DSSDBG("adjusting input width %d -> %d\n",
			in_width, in_width & ~1);
2471

2472
		in_width &= ~1;
2473 2474
	}

2475
	if (format_is_yuv(fourcc))
2476
		cconv = 1;
T
Tomi Valkeinen 已提交
2477 2478 2479 2480 2481 2482 2483 2484 2485

	if (ilace && !fieldmode) {
		/*
		 * when downscaling the bottom field may have to start several
		 * source lines below the top field. Unfortunately ACCUI
		 * registers will only hold the fractional part of the offset
		 * so the integer part must be added to the base address of the
		 * bottom field.
		 */
2486
		if (!in_height || in_height == out_height)
T
Tomi Valkeinen 已提交
2487 2488
			field_offset = 0;
		else
2489
			field_offset = in_height / out_height / 2;
T
Tomi Valkeinen 已提交
2490 2491 2492 2493 2494 2495
	}

	/* Fields are independent but interleaved in memory. */
	if (fieldmode)
		field_offset = 1;

2496 2497 2498 2499 2500
	offset0 = 0;
	offset1 = 0;
	row_inc = 0;
	pix_inc = 0;

2501 2502 2503 2504 2505 2506 2507 2508
	if (plane == OMAP_DSS_WB) {
		frame_width = out_width;
		frame_height = out_height;
	} else {
		frame_width = in_width;
		frame_height = height;
	}

2509
	calc_offset(screen_width, frame_width,
2510
			fourcc, fieldmode, field_offset,
2511
			&offset0, &offset1, &row_inc, &pix_inc,
2512 2513
			x_predecim, y_predecim,
			rotation_type, rotation);
T
Tomi Valkeinen 已提交
2514 2515 2516 2517

	DSSDBG("offset0 %u, offset1 %u, row_inc %d, pix_inc %d\n",
			offset0, offset1, row_inc, pix_inc);

2518
	dispc_ovl_set_color_mode(plane, fourcc);
T
Tomi Valkeinen 已提交
2519

2520
	dispc_ovl_configure_burst_type(plane, rotation_type);
2521

2522 2523 2524
	if (dispc.feat->reverse_ilace_field_order)
		swap(offset0, offset1);

2525 2526
	dispc_ovl_set_ba0(plane, paddr + offset0);
	dispc_ovl_set_ba1(plane, paddr + offset1);
T
Tomi Valkeinen 已提交
2527

2528
	if (fourcc == DRM_FORMAT_NV12) {
2529 2530
		dispc_ovl_set_ba0_uv(plane, p_uv_addr + offset0);
		dispc_ovl_set_ba1_uv(plane, p_uv_addr + offset1);
2531 2532
	}

2533 2534 2535
	if (dispc.feat->last_pixel_inc_missing)
		row_inc += pix_inc - 1;

2536 2537
	dispc_ovl_set_row_inc(plane, row_inc);
	dispc_ovl_set_pix_inc(plane, pix_inc);
T
Tomi Valkeinen 已提交
2538

2539
	DSSDBG("%d,%d %dx%d -> %dx%d\n", pos_x, pos_y, in_width,
2540
			in_height, out_width, out_height);
T
Tomi Valkeinen 已提交
2541

2542
	dispc_ovl_set_pos(plane, caps, pos_x, pos_y);
T
Tomi Valkeinen 已提交
2543

2544
	dispc_ovl_set_input_size(plane, in_width, in_height);
T
Tomi Valkeinen 已提交
2545

2546
	if (caps & OMAP_DSS_OVL_CAP_SCALE) {
2547 2548
		dispc_ovl_set_scaling(plane, in_width, in_height, out_width,
				   out_height, ilace, five_taps, fieldmode,
2549
				   fourcc, rotation);
2550
		dispc_ovl_set_output_size(plane, out_width, out_height);
2551
		dispc_ovl_set_vid_color_conv(plane, cconv);
T
Tomi Valkeinen 已提交
2552 2553
	}

2554
	dispc_ovl_set_rotation_attrs(plane, rotation, rotation_type, fourcc);
T
Tomi Valkeinen 已提交
2555

2556 2557 2558
	dispc_ovl_set_zorder(plane, caps, zorder);
	dispc_ovl_set_pre_mult_alpha(plane, caps, pre_mult_alpha);
	dispc_ovl_setup_global_alpha(plane, caps, global_alpha);
T
Tomi Valkeinen 已提交
2559

2560
	dispc_ovl_enable_replication(plane, caps, replication);
2561

T
Tomi Valkeinen 已提交
2562 2563 2564
	return 0;
}

2565
static int dispc_ovl_setup(enum omap_plane_id plane,
2566
		const struct omap_overlay_info *oi,
2567 2568
		const struct videomode *vm, bool mem_to_mem,
		enum omap_channel channel)
2569 2570
{
	int r;
2571
	enum omap_overlay_caps caps = dss_feat_get_overlay_caps(plane);
T
Tomi Valkeinen 已提交
2572
	const bool replication = true;
2573

2574
	DSSDBG("dispc_ovl_setup %d, pa %pad, pa_uv %pad, sw %d, %d,%d, %dx%d ->"
2575
		" %dx%d, cmode %x, rot %d, chan %d repl %d\n",
2576
		plane, &oi->paddr, &oi->p_uv_addr, oi->screen_width, oi->pos_x,
2577
		oi->pos_y, oi->width, oi->height, oi->out_width, oi->out_height,
2578
		oi->fourcc, oi->rotation, channel, replication);
2579

2580 2581
	dispc_ovl_set_channel_out(plane, channel);

2582
	r = dispc_ovl_setup_common(plane, caps, oi->paddr, oi->p_uv_addr,
2583
		oi->screen_width, oi->pos_x, oi->pos_y, oi->width, oi->height,
2584
		oi->out_width, oi->out_height, oi->fourcc, oi->rotation,
2585
		oi->zorder, oi->pre_mult_alpha, oi->global_alpha,
2586
		oi->rotation_type, replication, vm, mem_to_mem);
2587 2588 2589 2590

	return r;
}

2591
int dispc_wb_setup(const struct omap_dss_writeback_info *wi,
2592
		bool mem_to_mem, const struct videomode *vm)
2593 2594
{
	int r;
2595
	u32 l;
2596
	enum omap_plane_id plane = OMAP_DSS_WB;
2597 2598
	const int pos_x = 0, pos_y = 0;
	const u8 zorder = 0, global_alpha = 0;
T
Tomi Valkeinen 已提交
2599
	const bool replication = true;
2600
	bool truncation;
2601 2602
	int in_width = vm->hactive;
	int in_height = vm->vactive;
2603 2604 2605 2606
	enum omap_overlay_caps caps =
		OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA;

	DSSDBG("dispc_wb_setup, pa %x, pa_uv %x, %d,%d -> %dx%d, cmode %x, "
2607 2608
		"rot %d\n", wi->paddr, wi->p_uv_addr, in_width,
		in_height, wi->width, wi->height, wi->fourcc, wi->rotation);
2609 2610 2611

	r = dispc_ovl_setup_common(plane, caps, wi->paddr, wi->p_uv_addr,
		wi->buf_width, pos_x, pos_y, in_width, in_height, wi->width,
2612
		wi->height, wi->fourcc, wi->rotation, zorder,
2613
		wi->pre_mult_alpha, global_alpha, wi->rotation_type,
2614
		replication, vm, mem_to_mem);
2615

2616
	switch (wi->fourcc) {
2617 2618 2619 2620 2621 2622 2623 2624
	case DRM_FORMAT_RGB565:
	case DRM_FORMAT_RGB888:
	case DRM_FORMAT_ARGB4444:
	case DRM_FORMAT_RGBA4444:
	case DRM_FORMAT_RGBX4444:
	case DRM_FORMAT_ARGB1555:
	case DRM_FORMAT_XRGB1555:
	case DRM_FORMAT_XRGB4444:
2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635
		truncation = true;
		break;
	default:
		truncation = false;
		break;
	}

	/* setup extra DISPC_WB_ATTRIBUTES */
	l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
	l = FLD_MOD(l, truncation, 10, 10);	/* TRUNCATIONENABLE */
	l = FLD_MOD(l, mem_to_mem, 19, 19);	/* WRITEBACKMODE */
2636 2637
	if (mem_to_mem)
		l = FLD_MOD(l, 1, 26, 24);	/* CAPTUREMODE */
2638 2639
	else
		l = FLD_MOD(l, 0, 26, 24);	/* CAPTUREMODE */
2640
	dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
2641

2642 2643 2644 2645 2646 2647
	if (mem_to_mem) {
		/* WBDELAYCOUNT */
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), 0, 7, 0);
	} else {
		int wbdelay;

2648 2649
		wbdelay = min(vm->vfront_porch +
			      vm->vsync_len + vm->vback_porch, (u32)255);
2650 2651 2652 2653 2654

		/* WBDELAYCOUNT */
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), wbdelay, 7, 0);
	}

2655 2656 2657
	return r;
}

2658
static int dispc_ovl_enable(enum omap_plane_id plane, bool enable)
T
Tomi Valkeinen 已提交
2659
{
2660 2661
	DSSDBG("dispc_enable_plane %d, %d\n", plane, enable);

2662
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 0, 0);
2663 2664

	return 0;
T
Tomi Valkeinen 已提交
2665 2666
}

2667
static enum omap_dss_output_id dispc_mgr_get_supported_outputs(enum omap_channel channel)
2668 2669 2670 2671
{
	return dss_feat_get_supported_outputs(channel);
}

2672
static void dispc_lcd_enable_signal_polarity(bool act_high)
T
Tomi Valkeinen 已提交
2673
{
2674 2675 2676
	if (!dss_has_feature(FEAT_LCDENABLEPOL))
		return;

T
Tomi Valkeinen 已提交
2677 2678 2679 2680 2681
	REG_FLD_MOD(DISPC_CONTROL, act_high ? 1 : 0, 29, 29);
}

void dispc_lcd_enable_signal(bool enable)
{
2682 2683 2684
	if (!dss_has_feature(FEAT_LCDENABLESIGNAL))
		return;

T
Tomi Valkeinen 已提交
2685 2686 2687 2688 2689
	REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 28, 28);
}

void dispc_pck_free_enable(bool enable)
{
2690 2691 2692
	if (!dss_has_feature(FEAT_PCKFREEENABLE))
		return;

T
Tomi Valkeinen 已提交
2693 2694 2695
	REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 27, 27);
}

2696
static int dispc_get_num_mgrs(void)
2697 2698 2699 2700
{
	return dss_feat_get_num_mgrs();
}

2701
static void dispc_mgr_enable_fifohandcheck(enum omap_channel channel, bool enable)
T
Tomi Valkeinen 已提交
2702
{
2703
	mgr_fld_write(channel, DISPC_MGR_FLD_FIFOHANDCHECK, enable);
T
Tomi Valkeinen 已提交
2704 2705 2706
}


2707
static void dispc_mgr_set_lcd_type_tft(enum omap_channel channel)
T
Tomi Valkeinen 已提交
2708
{
2709
	mgr_fld_write(channel, DISPC_MGR_FLD_STNTFT, 1);
T
Tomi Valkeinen 已提交
2710 2711
}

2712
static void dispc_set_loadmode(enum omap_dss_load_mode mode)
T
Tomi Valkeinen 已提交
2713 2714 2715 2716 2717
{
	REG_FLD_MOD(DISPC_CONFIG, mode, 2, 1);
}


2718
static void dispc_mgr_set_default_color(enum omap_channel channel, u32 color)
T
Tomi Valkeinen 已提交
2719
{
2720
	dispc_write_reg(DISPC_DEFAULT_COLOR(channel), color);
T
Tomi Valkeinen 已提交
2721 2722
}

2723
static void dispc_mgr_set_trans_key(enum omap_channel ch,
T
Tomi Valkeinen 已提交
2724 2725 2726
		enum omap_dss_trans_key_type type,
		u32 trans_key)
{
2727
	mgr_fld_write(ch, DISPC_MGR_FLD_TCKSELECTION, type);
T
Tomi Valkeinen 已提交
2728

2729
	dispc_write_reg(DISPC_TRANS_COLOR(ch), trans_key);
T
Tomi Valkeinen 已提交
2730 2731
}

2732
static void dispc_mgr_enable_trans_key(enum omap_channel ch, bool enable)
T
Tomi Valkeinen 已提交
2733
{
2734
	mgr_fld_write(ch, DISPC_MGR_FLD_TCKENABLE, enable);
T
Tomi Valkeinen 已提交
2735
}
2736

2737 2738
static void dispc_mgr_enable_alpha_fixed_zorder(enum omap_channel ch,
		bool enable)
T
Tomi Valkeinen 已提交
2739
{
2740
	if (!dss_has_feature(FEAT_ALPHA_FIXED_ZORDER))
T
Tomi Valkeinen 已提交
2741 2742 2743 2744
		return;

	if (ch == OMAP_DSS_CHANNEL_LCD)
		REG_FLD_MOD(DISPC_CONFIG, enable, 18, 18);
2745
	else if (ch == OMAP_DSS_CHANNEL_DIGIT)
T
Tomi Valkeinen 已提交
2746 2747
		REG_FLD_MOD(DISPC_CONFIG, enable, 19, 19);
}
2748

2749
static void dispc_mgr_setup(enum omap_channel channel,
2750
		const struct omap_overlay_manager_info *info)
2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761
{
	dispc_mgr_set_default_color(channel, info->default_color);
	dispc_mgr_set_trans_key(channel, info->trans_key_type, info->trans_key);
	dispc_mgr_enable_trans_key(channel, info->trans_enabled);
	dispc_mgr_enable_alpha_fixed_zorder(channel,
			info->partial_alpha_enabled);
	if (dss_has_feature(FEAT_CPR)) {
		dispc_mgr_enable_cpr(channel, info->cpr_enable);
		dispc_mgr_set_cpr_coef(channel, &info->cpr_coefs);
	}
}
T
Tomi Valkeinen 已提交
2762

2763
static void dispc_mgr_set_tft_data_lines(enum omap_channel channel, u8 data_lines)
T
Tomi Valkeinen 已提交
2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784
{
	int code;

	switch (data_lines) {
	case 12:
		code = 0;
		break;
	case 16:
		code = 1;
		break;
	case 18:
		code = 2;
		break;
	case 24:
		code = 3;
		break;
	default:
		BUG();
		return;
	}

2785
	mgr_fld_write(channel, DISPC_MGR_FLD_TFTDATALINES, code);
T
Tomi Valkeinen 已提交
2786 2787
}

2788
static void dispc_mgr_set_io_pad_mode(enum dss_io_pad_mode mode)
T
Tomi Valkeinen 已提交
2789 2790
{
	u32 l;
2791
	int gpout0, gpout1;
T
Tomi Valkeinen 已提交
2792 2793

	switch (mode) {
2794 2795 2796
	case DSS_IO_PAD_MODE_RESET:
		gpout0 = 0;
		gpout1 = 0;
T
Tomi Valkeinen 已提交
2797
		break;
2798 2799
	case DSS_IO_PAD_MODE_RFBI:
		gpout0 = 1;
T
Tomi Valkeinen 已提交
2800 2801
		gpout1 = 0;
		break;
2802 2803
	case DSS_IO_PAD_MODE_BYPASS:
		gpout0 = 1;
T
Tomi Valkeinen 已提交
2804 2805 2806 2807 2808 2809 2810
		gpout1 = 1;
		break;
	default:
		BUG();
		return;
	}

2811 2812 2813 2814 2815 2816
	l = dispc_read_reg(DISPC_CONTROL);
	l = FLD_MOD(l, gpout0, 15, 15);
	l = FLD_MOD(l, gpout1, 16, 16);
	dispc_write_reg(DISPC_CONTROL, l);
}

2817
static void dispc_mgr_enable_stallmode(enum omap_channel channel, bool enable)
2818
{
2819
	mgr_fld_write(channel, DISPC_MGR_FLD_STALLMODE, enable);
T
Tomi Valkeinen 已提交
2820 2821
}

2822
static void dispc_mgr_set_lcd_config(enum omap_channel channel,
2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838
		const struct dss_lcd_mgr_config *config)
{
	dispc_mgr_set_io_pad_mode(config->io_pad_mode);

	dispc_mgr_enable_stallmode(channel, config->stallmode);
	dispc_mgr_enable_fifohandcheck(channel, config->fifohandcheck);

	dispc_mgr_set_clock_div(channel, &config->clock_info);

	dispc_mgr_set_tft_data_lines(channel, config->video_port_width);

	dispc_lcd_enable_signal_polarity(config->lcden_sig_polarity);

	dispc_mgr_set_lcd_type_tft(channel);
}

2839 2840
static bool _dispc_mgr_size_ok(u16 width, u16 height)
{
2841 2842
	return width <= dispc.feat->mgr_width_max &&
		height <= dispc.feat->mgr_height_max;
2843 2844
}

2845
static bool _dispc_lcd_timings_ok(int hsync_len, int hfp, int hbp,
T
Tomi Valkeinen 已提交
2846 2847
		int vsw, int vfp, int vbp)
{
2848
	if (hsync_len < 1 || hsync_len > dispc.feat->sw_max ||
2849 2850 2851 2852 2853 2854
			hfp < 1 || hfp > dispc.feat->hp_max ||
			hbp < 1 || hbp > dispc.feat->hp_max ||
			vsw < 1 || vsw > dispc.feat->sw_max ||
			vfp < 0 || vfp > dispc.feat->vp_max ||
			vbp < 0 || vbp > dispc.feat->vp_max)
		return false;
T
Tomi Valkeinen 已提交
2855 2856 2857
	return true;
}

2858 2859 2860 2861
static bool _dispc_mgr_pclk_ok(enum omap_channel channel,
		unsigned long pclk)
{
	if (dss_mgr_is_lcd(channel))
2862
		return pclk <= dispc.feat->max_lcd_pclk;
2863
	else
2864
		return pclk <= dispc.feat->max_tv_pclk;
2865 2866
}

2867
bool dispc_mgr_timings_ok(enum omap_channel channel, const struct videomode *vm)
T
Tomi Valkeinen 已提交
2868
{
2869
	if (!_dispc_mgr_size_ok(vm->hactive, vm->vactive))
2870
		return false;
2871

2872
	if (!_dispc_mgr_pclk_ok(channel, vm->pixelclock))
2873
		return false;
2874 2875

	if (dss_mgr_is_lcd(channel)) {
2876
		/* TODO: OMAP4+ supports interlace for LCD outputs */
2877
		if (vm->flags & DISPLAY_FLAGS_INTERLACED)
2878
			return false;
2879

2880 2881 2882 2883
		if (!_dispc_lcd_timings_ok(vm->hsync_len,
				vm->hfront_porch, vm->hback_porch,
				vm->vsync_len, vm->vfront_porch,
				vm->vback_porch))
2884
			return false;
2885
	}
2886

2887
	return true;
T
Tomi Valkeinen 已提交
2888 2889
}

2890
static void _dispc_mgr_set_lcd_timings(enum omap_channel channel,
2891
				       const struct videomode *vm)
T
Tomi Valkeinen 已提交
2892
{
2893
	u32 timing_h, timing_v, l;
2894
	bool onoff, rf, ipc, vs, hs, de;
T
Tomi Valkeinen 已提交
2895

2896 2897 2898 2899 2900 2901
	timing_h = FLD_VAL(vm->hsync_len - 1, dispc.feat->sw_start, 0) |
		   FLD_VAL(vm->hfront_porch - 1, dispc.feat->fp_start, 8) |
		   FLD_VAL(vm->hback_porch - 1, dispc.feat->bp_start, 20);
	timing_v = FLD_VAL(vm->vsync_len - 1, dispc.feat->sw_start, 0) |
		   FLD_VAL(vm->vfront_porch, dispc.feat->fp_start, 8) |
		   FLD_VAL(vm->vback_porch, dispc.feat->bp_start, 20);
T
Tomi Valkeinen 已提交
2902

2903 2904
	dispc_write_reg(DISPC_TIMING_H(channel), timing_h);
	dispc_write_reg(DISPC_TIMING_V(channel), timing_v);
2905

2906
	if (vm->flags & DISPLAY_FLAGS_VSYNC_HIGH)
2907
		vs = false;
2908 2909
	else
		vs = true;
2910

2911
	if (vm->flags & DISPLAY_FLAGS_HSYNC_HIGH)
2912
		hs = false;
2913 2914
	else
		hs = true;
2915

2916
	if (vm->flags & DISPLAY_FLAGS_DE_HIGH)
2917
		de = false;
2918 2919
	else
		de = true;
2920

2921
	if (vm->flags & DISPLAY_FLAGS_PIXDATA_POSEDGE)
2922
		ipc = false;
2923
	else
2924 2925
		ipc = true;

2926 2927 2928
	/* always use the 'rf' setting */
	onoff = true;

2929
	if (vm->flags & DISPLAY_FLAGS_SYNC_POSEDGE)
2930
		rf = true;
2931 2932
	else
		rf = false;
2933

2934 2935
	l = FLD_VAL(onoff, 17, 17) |
		FLD_VAL(rf, 16, 16) |
2936
		FLD_VAL(de, 15, 15) |
2937
		FLD_VAL(ipc, 14, 14) |
2938 2939
		FLD_VAL(hs, 13, 13) |
		FLD_VAL(vs, 12, 12);
2940

2941 2942 2943 2944
	/* always set ALIGN bit when available */
	if (dispc.feat->supports_sync_align)
		l |= (1 << 18);

2945
	dispc_write_reg(DISPC_POL_FREQ(channel), l);
2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964

	if (dispc.syscon_pol) {
		const int shifts[] = {
			[OMAP_DSS_CHANNEL_LCD] = 0,
			[OMAP_DSS_CHANNEL_LCD2] = 1,
			[OMAP_DSS_CHANNEL_LCD3] = 2,
		};

		u32 mask, val;

		mask = (1 << 0) | (1 << 3) | (1 << 6);
		val = (rf << 0) | (ipc << 3) | (onoff << 6);

		mask <<= 16 + shifts[channel];
		val <<= 16 + shifts[channel];

		regmap_update_bits(dispc.syscon_pol, dispc.syscon_pol_offset,
			mask, val);
	}
T
Tomi Valkeinen 已提交
2965 2966
}

2967 2968 2969 2970 2971 2972 2973 2974 2975 2976
static int vm_flag_to_int(enum display_flags flags, enum display_flags high,
	enum display_flags low)
{
	if (flags & high)
		return 1;
	if (flags & low)
		return -1;
	return 0;
}

T
Tomi Valkeinen 已提交
2977
/* change name to mode? */
2978
static void dispc_mgr_set_timings(enum omap_channel channel,
2979
			   const struct videomode *vm)
T
Tomi Valkeinen 已提交
2980 2981 2982
{
	unsigned xtot, ytot;
	unsigned long ht, vt;
2983
	struct videomode t = *vm;
T
Tomi Valkeinen 已提交
2984

2985
	DSSDBG("channel %d xres %u yres %u\n", channel, t.hactive, t.vactive);
T
Tomi Valkeinen 已提交
2986

2987
	if (!dispc_mgr_timings_ok(channel, &t)) {
2988
		BUG();
2989 2990
		return;
	}
T
Tomi Valkeinen 已提交
2991

2992
	if (dss_mgr_is_lcd(channel)) {
2993
		_dispc_mgr_set_lcd_timings(channel, &t);
T
Tomi Valkeinen 已提交
2994

2995
		xtot = t.hactive + t.hfront_porch + t.hsync_len + t.hback_porch;
2996
		ytot = t.vactive + t.vfront_porch + t.vsync_len + t.vback_porch;
T
Tomi Valkeinen 已提交
2997

2998 2999
		ht = vm->pixelclock / xtot;
		vt = vm->pixelclock / xtot / ytot;
3000

3001
		DSSDBG("pck %lu\n", vm->pixelclock);
3002
		DSSDBG("hsync_len %d hfp %d hbp %d vsw %d vfp %d vbp %d\n",
3003
			t.hsync_len, t.hfront_porch, t.hback_porch,
3004
			t.vsync_len, t.vfront_porch, t.vback_porch);
3005
		DSSDBG("vsync_level %d hsync_level %d data_pclk_edge %d de_level %d sync_pclk_edge %d\n",
3006 3007 3008 3009 3010
			vm_flag_to_int(t.flags, DISPLAY_FLAGS_VSYNC_HIGH, DISPLAY_FLAGS_VSYNC_LOW),
			vm_flag_to_int(t.flags, DISPLAY_FLAGS_HSYNC_HIGH, DISPLAY_FLAGS_HSYNC_LOW),
			vm_flag_to_int(t.flags, DISPLAY_FLAGS_PIXDATA_POSEDGE, DISPLAY_FLAGS_PIXDATA_NEGEDGE),
			vm_flag_to_int(t.flags, DISPLAY_FLAGS_DE_HIGH, DISPLAY_FLAGS_DE_LOW),
			vm_flag_to_int(t.flags, DISPLAY_FLAGS_SYNC_POSEDGE, DISPLAY_FLAGS_SYNC_NEGEDGE));
T
Tomi Valkeinen 已提交
3011

3012
		DSSDBG("hsync %luHz, vsync %luHz\n", ht, vt);
3013
	} else {
3014
		if (t.flags & DISPLAY_FLAGS_INTERLACED)
3015
			t.vactive /= 2;
3016 3017

		if (dispc.feat->supports_double_pixel)
3018 3019 3020
			REG_FLD_MOD(DISPC_CONTROL,
				    !!(t.flags & DISPLAY_FLAGS_DOUBLECLK),
				    19, 17);
3021
	}
3022

3023
	dispc_mgr_set_size(channel, t.hactive, t.vactive);
T
Tomi Valkeinen 已提交
3024 3025
}

3026
static void dispc_mgr_set_lcd_divisor(enum omap_channel channel, u16 lck_div,
3027
		u16 pck_div)
T
Tomi Valkeinen 已提交
3028 3029
{
	BUG_ON(lck_div < 1);
3030
	BUG_ON(pck_div < 1);
T
Tomi Valkeinen 已提交
3031

3032
	dispc_write_reg(DISPC_DIVISORo(channel),
T
Tomi Valkeinen 已提交
3033
			FLD_VAL(lck_div, 23, 16) | FLD_VAL(pck_div, 7, 0));
3034

3035
	if (!dss_has_feature(FEAT_CORE_CLK_DIV) &&
3036 3037
			channel == OMAP_DSS_CHANNEL_LCD)
		dispc.core_clk_rate = dispc_fclk_rate() / lck_div;
T
Tomi Valkeinen 已提交
3038 3039
}

3040
static void dispc_mgr_get_lcd_divisor(enum omap_channel channel, int *lck_div,
3041
		int *pck_div)
T
Tomi Valkeinen 已提交
3042 3043
{
	u32 l;
3044
	l = dispc_read_reg(DISPC_DIVISORo(channel));
T
Tomi Valkeinen 已提交
3045 3046 3047 3048
	*lck_div = FLD_GET(l, 23, 16);
	*pck_div = FLD_GET(l, 7, 0);
}

3049
static unsigned long dispc_fclk_rate(void)
T
Tomi Valkeinen 已提交
3050
{
3051 3052
	unsigned long r;
	enum dss_clk_source src;
T
Tomi Valkeinen 已提交
3053

3054 3055 3056
	src = dss_get_dispc_clk_source();

	if (src == DSS_CLK_SRC_FCK) {
3057
		r = dss_get_dispc_clk_rate();
3058 3059 3060
	} else {
		struct dss_pll *pll;
		unsigned clkout_idx;
3061

3062 3063
		pll = dss_pll_find_by_src(src);
		clkout_idx = dss_pll_get_clkout_idx_for_src(src);
3064

3065
		r = pll->cinfo.clkout[clkout_idx];
3066 3067
	}

T
Tomi Valkeinen 已提交
3068 3069 3070
	return r;
}

3071
static unsigned long dispc_mgr_lclk_rate(enum omap_channel channel)
T
Tomi Valkeinen 已提交
3072 3073 3074
{
	int lcd;
	unsigned long r;
3075
	enum dss_clk_source src;
T
Tomi Valkeinen 已提交
3076

3077 3078 3079
	/* for TV, LCLK rate is the FCLK rate */
	if (!dss_mgr_is_lcd(channel))
		return dispc_fclk_rate();
T
Tomi Valkeinen 已提交
3080

3081
	src = dss_get_lcd_clk_source(channel);
3082

3083 3084 3085 3086 3087
	if (src == DSS_CLK_SRC_FCK) {
		r = dss_get_dispc_clk_rate();
	} else {
		struct dss_pll *pll;
		unsigned clkout_idx;
3088

3089 3090
		pll = dss_pll_find_by_src(src);
		clkout_idx = dss_pll_get_clkout_idx_for_src(src);
T
Tomi Valkeinen 已提交
3091

3092
		r = pll->cinfo.clkout[clkout_idx];
3093
	}
3094 3095 3096 3097

	lcd = REG_GET(DISPC_DIVISORo(channel), 23, 16);

	return r / lcd;
T
Tomi Valkeinen 已提交
3098 3099
}

3100
static unsigned long dispc_mgr_pclk_rate(enum omap_channel channel)
T
Tomi Valkeinen 已提交
3101 3102 3103
{
	unsigned long r;

3104
	if (dss_mgr_is_lcd(channel)) {
3105 3106
		int pcd;
		u32 l;
T
Tomi Valkeinen 已提交
3107

3108
		l = dispc_read_reg(DISPC_DIVISORo(channel));
T
Tomi Valkeinen 已提交
3109

3110
		pcd = FLD_GET(l, 7, 0);
T
Tomi Valkeinen 已提交
3111

3112 3113 3114 3115
		r = dispc_mgr_lclk_rate(channel);

		return r / pcd;
	} else {
3116
		return dispc.tv_pclk_rate;
3117
	}
T
Tomi Valkeinen 已提交
3118 3119
}

3120 3121 3122 3123 3124
void dispc_set_tv_pclk(unsigned long pclk)
{
	dispc.tv_pclk_rate = pclk;
}

3125
static unsigned long dispc_core_clk_rate(void)
3126
{
3127
	return dispc.core_clk_rate;
3128 3129
}

3130
static unsigned long dispc_plane_pclk_rate(enum omap_plane_id plane)
3131
{
3132 3133 3134 3135 3136 3137
	enum omap_channel channel;

	if (plane == OMAP_DSS_WB)
		return 0;

	channel = dispc_ovl_get_channel_out(plane);
3138 3139 3140 3141

	return dispc_mgr_pclk_rate(channel);
}

3142
static unsigned long dispc_plane_lclk_rate(enum omap_plane_id plane)
3143
{
3144 3145 3146 3147 3148 3149
	enum omap_channel channel;

	if (plane == OMAP_DSS_WB)
		return 0;

	channel	= dispc_ovl_get_channel_out(plane);
3150

3151
	return dispc_mgr_lclk_rate(channel);
3152
}
3153

3154
static void dispc_dump_clocks_channel(struct seq_file *s, enum omap_channel channel)
T
Tomi Valkeinen 已提交
3155 3156
{
	int lcd, pcd;
3157
	enum dss_clk_source lcd_clk_src;
3158 3159 3160 3161 3162

	seq_printf(s, "- %s -\n", mgr_desc[channel].name);

	lcd_clk_src = dss_get_lcd_clk_source(channel);

3163
	seq_printf(s, "%s clk source = %s\n", mgr_desc[channel].name,
3164
		dss_get_clk_source_name(lcd_clk_src));
3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176

	dispc_mgr_get_lcd_divisor(channel, &lcd, &pcd);

	seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
		dispc_mgr_lclk_rate(channel), lcd);
	seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
		dispc_mgr_pclk_rate(channel), pcd);
}

void dispc_dump_clocks(struct seq_file *s)
{
	int lcd;
3177
	u32 l;
3178
	enum dss_clk_source dispc_clk_src = dss_get_dispc_clk_source();
T
Tomi Valkeinen 已提交
3179

3180 3181
	if (dispc_runtime_get())
		return;
T
Tomi Valkeinen 已提交
3182 3183 3184

	seq_printf(s, "- DISPC -\n");

3185
	seq_printf(s, "dispc fclk source = %s\n",
3186
			dss_get_clk_source_name(dispc_clk_src));
T
Tomi Valkeinen 已提交
3187 3188

	seq_printf(s, "fck\t\t%-16lu\n", dispc_fclk_rate());
3189

3190 3191 3192 3193 3194 3195 3196 3197
	if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
		seq_printf(s, "- DISPC-CORE-CLK -\n");
		l = dispc_read_reg(DISPC_DIVISOR);
		lcd = FLD_GET(l, 23, 16);

		seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
				(dispc_fclk_rate()/lcd), lcd);
	}
3198

3199
	dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD);
3200

3201 3202 3203 3204
	if (dss_has_feature(FEAT_MGR_LCD2))
		dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD2);
	if (dss_has_feature(FEAT_MGR_LCD3))
		dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD3);
3205 3206

	dispc_runtime_put();
T
Tomi Valkeinen 已提交
3207 3208
}

3209
static void dispc_dump_regs(struct seq_file *s)
T
Tomi Valkeinen 已提交
3210
{
3211 3212 3213 3214 3215
	int i, j;
	const char *mgr_names[] = {
		[OMAP_DSS_CHANNEL_LCD]		= "LCD",
		[OMAP_DSS_CHANNEL_DIGIT]	= "TV",
		[OMAP_DSS_CHANNEL_LCD2]		= "LCD2",
3216
		[OMAP_DSS_CHANNEL_LCD3]		= "LCD3",
3217 3218 3219 3220 3221
	};
	const char *ovl_names[] = {
		[OMAP_DSS_GFX]		= "GFX",
		[OMAP_DSS_VIDEO1]	= "VID1",
		[OMAP_DSS_VIDEO2]	= "VID2",
3222
		[OMAP_DSS_VIDEO3]	= "VID3",
T
Tomi Valkeinen 已提交
3223
		[OMAP_DSS_WB]		= "WB",
3224 3225 3226
	};
	const char **p_names;

3227
#define DUMPREG(r) seq_printf(s, "%-50s %08x\n", #r, dispc_read_reg(r))
T
Tomi Valkeinen 已提交
3228

3229 3230
	if (dispc_runtime_get())
		return;
T
Tomi Valkeinen 已提交
3231

3232
	/* DISPC common registers */
T
Tomi Valkeinen 已提交
3233 3234 3235 3236 3237 3238 3239 3240 3241 3242
	DUMPREG(DISPC_REVISION);
	DUMPREG(DISPC_SYSCONFIG);
	DUMPREG(DISPC_SYSSTATUS);
	DUMPREG(DISPC_IRQSTATUS);
	DUMPREG(DISPC_IRQENABLE);
	DUMPREG(DISPC_CONTROL);
	DUMPREG(DISPC_CONFIG);
	DUMPREG(DISPC_CAPABLE);
	DUMPREG(DISPC_LINE_STATUS);
	DUMPREG(DISPC_LINE_NUMBER);
3243 3244
	if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
			dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
3245
		DUMPREG(DISPC_GLOBAL_ALPHA);
3246 3247 3248
	if (dss_has_feature(FEAT_MGR_LCD2)) {
		DUMPREG(DISPC_CONTROL2);
		DUMPREG(DISPC_CONFIG2);
3249
	}
3250 3251 3252 3253
	if (dss_has_feature(FEAT_MGR_LCD3)) {
		DUMPREG(DISPC_CONTROL3);
		DUMPREG(DISPC_CONFIG3);
	}
T
Tomi Valkeinen 已提交
3254 3255
	if (dss_has_feature(FEAT_MFLAG))
		DUMPREG(DISPC_GLOBAL_MFLAG_ATTRIBUTE);
3256 3257 3258 3259

#undef DUMPREG

#define DISPC_REG(i, name) name(i)
3260
#define DUMPREG(i, r) seq_printf(s, "%s(%s)%*s %08x\n", #r, p_names[i], \
T
Tomi Valkeinen 已提交
3261
	(int)(48 - strlen(#r) - strlen(p_names[i])), " ", \
3262 3263
	dispc_read_reg(DISPC_REG(i, r)))

3264
	p_names = mgr_names;
3265

3266 3267 3268 3269 3270
	/* DISPC channel specific registers */
	for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
		DUMPREG(i, DISPC_DEFAULT_COLOR);
		DUMPREG(i, DISPC_TRANS_COLOR);
		DUMPREG(i, DISPC_SIZE_MGR);
T
Tomi Valkeinen 已提交
3271

3272 3273
		if (i == OMAP_DSS_CHANNEL_DIGIT)
			continue;
3274

3275 3276 3277 3278
		DUMPREG(i, DISPC_TIMING_H);
		DUMPREG(i, DISPC_TIMING_V);
		DUMPREG(i, DISPC_POL_FREQ);
		DUMPREG(i, DISPC_DIVISORo);
3279

3280 3281 3282
		DUMPREG(i, DISPC_DATA_CYCLE1);
		DUMPREG(i, DISPC_DATA_CYCLE2);
		DUMPREG(i, DISPC_DATA_CYCLE3);
3283

3284
		if (dss_has_feature(FEAT_CPR)) {
3285 3286 3287
			DUMPREG(i, DISPC_CPR_COEF_R);
			DUMPREG(i, DISPC_CPR_COEF_G);
			DUMPREG(i, DISPC_CPR_COEF_B);
3288
		}
3289
	}
T
Tomi Valkeinen 已提交
3290

3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302
	p_names = ovl_names;

	for (i = 0; i < dss_feat_get_num_ovls(); i++) {
		DUMPREG(i, DISPC_OVL_BA0);
		DUMPREG(i, DISPC_OVL_BA1);
		DUMPREG(i, DISPC_OVL_POSITION);
		DUMPREG(i, DISPC_OVL_SIZE);
		DUMPREG(i, DISPC_OVL_ATTRIBUTES);
		DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD);
		DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS);
		DUMPREG(i, DISPC_OVL_ROW_INC);
		DUMPREG(i, DISPC_OVL_PIXEL_INC);
3303

3304 3305
		if (dss_has_feature(FEAT_PRELOAD))
			DUMPREG(i, DISPC_OVL_PRELOAD);
3306 3307
		if (dss_has_feature(FEAT_MFLAG))
			DUMPREG(i, DISPC_OVL_MFLAG_THRESHOLD);
3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323 3324 3325 3326 3327

		if (i == OMAP_DSS_GFX) {
			DUMPREG(i, DISPC_OVL_WINDOW_SKIP);
			DUMPREG(i, DISPC_OVL_TABLE_BA);
			continue;
		}

		DUMPREG(i, DISPC_OVL_FIR);
		DUMPREG(i, DISPC_OVL_PICTURE_SIZE);
		DUMPREG(i, DISPC_OVL_ACCU0);
		DUMPREG(i, DISPC_OVL_ACCU1);
		if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
			DUMPREG(i, DISPC_OVL_BA0_UV);
			DUMPREG(i, DISPC_OVL_BA1_UV);
			DUMPREG(i, DISPC_OVL_FIR2);
			DUMPREG(i, DISPC_OVL_ACCU2_0);
			DUMPREG(i, DISPC_OVL_ACCU2_1);
		}
		if (dss_has_feature(FEAT_ATTR2))
			DUMPREG(i, DISPC_OVL_ATTRIBUTES2);
3328
	}
3329

T
Tomi Valkeinen 已提交
3330
	if (dispc.feat->has_writeback) {
T
Tomi Valkeinen 已提交
3331 3332 3333 3334 3335 3336 3337 3338 3339 3340 3341 3342 3343 3344 3345 3346 3347 3348 3349 3350 3351 3352 3353 3354 3355 3356 3357 3358
		i = OMAP_DSS_WB;
		DUMPREG(i, DISPC_OVL_BA0);
		DUMPREG(i, DISPC_OVL_BA1);
		DUMPREG(i, DISPC_OVL_SIZE);
		DUMPREG(i, DISPC_OVL_ATTRIBUTES);
		DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD);
		DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS);
		DUMPREG(i, DISPC_OVL_ROW_INC);
		DUMPREG(i, DISPC_OVL_PIXEL_INC);

		if (dss_has_feature(FEAT_MFLAG))
			DUMPREG(i, DISPC_OVL_MFLAG_THRESHOLD);

		DUMPREG(i, DISPC_OVL_FIR);
		DUMPREG(i, DISPC_OVL_PICTURE_SIZE);
		DUMPREG(i, DISPC_OVL_ACCU0);
		DUMPREG(i, DISPC_OVL_ACCU1);
		if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
			DUMPREG(i, DISPC_OVL_BA0_UV);
			DUMPREG(i, DISPC_OVL_BA1_UV);
			DUMPREG(i, DISPC_OVL_FIR2);
			DUMPREG(i, DISPC_OVL_ACCU2_0);
			DUMPREG(i, DISPC_OVL_ACCU2_1);
		}
		if (dss_has_feature(FEAT_ATTR2))
			DUMPREG(i, DISPC_OVL_ATTRIBUTES2);
	}

3359 3360 3361 3362 3363
#undef DISPC_REG
#undef DUMPREG

#define DISPC_REG(plane, name, i) name(plane, i)
#define DUMPREG(plane, name, i) \
3364
	seq_printf(s, "%s_%d(%s)%*s %08x\n", #name, i, p_names[plane], \
T
Tomi Valkeinen 已提交
3365
	(int)(46 - strlen(#name) - strlen(p_names[plane])), " ", \
3366 3367
	dispc_read_reg(DISPC_REG(plane, name, i)))

3368
	/* Video pipeline coefficient registers */
3369

3370 3371 3372 3373
	/* start from OMAP_DSS_VIDEO1 */
	for (i = 1; i < dss_feat_get_num_ovls(); i++) {
		for (j = 0; j < 8; j++)
			DUMPREG(i, DISPC_OVL_FIR_COEF_H, j);
3374

3375 3376
		for (j = 0; j < 8; j++)
			DUMPREG(i, DISPC_OVL_FIR_COEF_HV, j);
3377

3378 3379
		for (j = 0; j < 5; j++)
			DUMPREG(i, DISPC_OVL_CONV_COEF, j);
3380

3381 3382 3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395
		if (dss_has_feature(FEAT_FIR_COEF_V)) {
			for (j = 0; j < 8; j++)
				DUMPREG(i, DISPC_OVL_FIR_COEF_V, j);
		}

		if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
			for (j = 0; j < 8; j++)
				DUMPREG(i, DISPC_OVL_FIR_COEF_H2, j);

			for (j = 0; j < 8; j++)
				DUMPREG(i, DISPC_OVL_FIR_COEF_HV2, j);

			for (j = 0; j < 8; j++)
				DUMPREG(i, DISPC_OVL_FIR_COEF_V2, j);
		}
3396
	}
T
Tomi Valkeinen 已提交
3397

3398
	dispc_runtime_put();
3399 3400

#undef DISPC_REG
T
Tomi Valkeinen 已提交
3401 3402 3403 3404 3405 3406 3407 3408 3409
#undef DUMPREG
}

/* calculate clock rates using dividers in cinfo */
int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
		struct dispc_clock_info *cinfo)
{
	if (cinfo->lck_div > 255 || cinfo->lck_div == 0)
		return -EINVAL;
3410
	if (cinfo->pck_div < 1 || cinfo->pck_div > 255)
T
Tomi Valkeinen 已提交
3411 3412 3413 3414
		return -EINVAL;

	cinfo->lck = dispc_fclk_rate / cinfo->lck_div;
	cinfo->pck = cinfo->lck / cinfo->pck_div;
3415

T
Tomi Valkeinen 已提交
3416 3417 3418
	return 0;
}

3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429
bool dispc_div_calc(unsigned long dispc,
		unsigned long pck_min, unsigned long pck_max,
		dispc_div_calc_func func, void *data)
{
	int lckd, lckd_start, lckd_stop;
	int pckd, pckd_start, pckd_stop;
	unsigned long pck, lck;
	unsigned long lck_max;
	unsigned long pckd_hw_min, pckd_hw_max;
	unsigned min_fck_per_pck;
	unsigned long fck;
T
Tomi Valkeinen 已提交
3430

3431 3432 3433 3434 3435
#ifdef CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK
	min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
#else
	min_fck_per_pck = 0;
#endif
T
Tomi Valkeinen 已提交
3436

3437 3438
	pckd_hw_min = dss_feat_get_param_min(FEAT_PARAM_DSS_PCD);
	pckd_hw_max = dss_feat_get_param_max(FEAT_PARAM_DSS_PCD);
T
Tomi Valkeinen 已提交
3439

3440
	lck_max = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
T
Tomi Valkeinen 已提交
3441

3442 3443
	pck_min = pck_min ? pck_min : 1;
	pck_max = pck_max ? pck_max : ULONG_MAX;
T
Tomi Valkeinen 已提交
3444

3445 3446
	lckd_start = max(DIV_ROUND_UP(dispc, lck_max), 1ul);
	lckd_stop = min(dispc / pck_min, 255ul);
T
Tomi Valkeinen 已提交
3447

3448 3449
	for (lckd = lckd_start; lckd <= lckd_stop; ++lckd) {
		lck = dispc / lckd;
T
Tomi Valkeinen 已提交
3450

3451 3452
		pckd_start = max(DIV_ROUND_UP(lck, pck_max), pckd_hw_min);
		pckd_stop = min(lck / pck_min, pckd_hw_max);
T
Tomi Valkeinen 已提交
3453

3454 3455
		for (pckd = pckd_start; pckd <= pckd_stop; ++pckd) {
			pck = lck / pckd;
T
Tomi Valkeinen 已提交
3456

3457 3458 3459 3460 3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476
			/*
			 * For OMAP2/3 the DISPC fclk is the same as LCD's logic
			 * clock, which means we're configuring DISPC fclk here
			 * also. Thus we need to use the calculated lck. For
			 * OMAP4+ the DISPC fclk is a separate clock.
			 */
			if (dss_has_feature(FEAT_CORE_CLK_DIV))
				fck = dispc_core_clk_rate();
			else
				fck = lck;

			if (fck < pck * min_fck_per_pck)
				continue;

			if (func(lckd, pckd, lck, pck, data))
				return true;
		}
	}

	return false;
T
Tomi Valkeinen 已提交
3477 3478
}

3479
void dispc_mgr_set_clock_div(enum omap_channel channel,
3480
		const struct dispc_clock_info *cinfo)
T
Tomi Valkeinen 已提交
3481 3482 3483 3484
{
	DSSDBG("lck = %lu (%u)\n", cinfo->lck, cinfo->lck_div);
	DSSDBG("pck = %lu (%u)\n", cinfo->pck, cinfo->pck_div);

3485
	dispc_mgr_set_lcd_divisor(channel, cinfo->lck_div, cinfo->pck_div);
T
Tomi Valkeinen 已提交
3486 3487
}

3488
int dispc_mgr_get_clock_div(enum omap_channel channel,
3489
		struct dispc_clock_info *cinfo)
T
Tomi Valkeinen 已提交
3490 3491 3492 3493 3494
{
	unsigned long fck;

	fck = dispc_fclk_rate();

3495 3496
	cinfo->lck_div = REG_GET(DISPC_DIVISORo(channel), 23, 16);
	cinfo->pck_div = REG_GET(DISPC_DIVISORo(channel), 7, 0);
T
Tomi Valkeinen 已提交
3497 3498 3499 3500 3501 3502 3503

	cinfo->lck = fck / cinfo->lck_div;
	cinfo->pck = cinfo->lck / cinfo->pck_div;

	return 0;
}

3504
static u32 dispc_read_irqstatus(void)
3505 3506 3507 3508
{
	return dispc_read_reg(DISPC_IRQSTATUS);
}

3509
static void dispc_clear_irqstatus(u32 mask)
3510 3511 3512 3513
{
	dispc_write_reg(DISPC_IRQSTATUS, mask);
}

3514
static void dispc_write_irqenable(u32 mask)
3515 3516 3517 3518 3519 3520 3521
{
	u32 old_mask = dispc_read_reg(DISPC_IRQENABLE);

	/* clear the irqstatus for newly enabled irqs */
	dispc_clear_irqstatus((mask ^ old_mask) & mask);

	dispc_write_reg(DISPC_IRQENABLE, mask);
3522 3523 3524

	/* flush posted write */
	dispc_read_reg(DISPC_IRQENABLE);
3525 3526
}

T
Tomi Valkeinen 已提交
3527 3528 3529 3530 3531 3532 3533 3534 3535 3536
void dispc_enable_sidle(void)
{
	REG_FLD_MOD(DISPC_SYSCONFIG, 2, 4, 3);	/* SIDLEMODE: smart idle */
}

void dispc_disable_sidle(void)
{
	REG_FLD_MOD(DISPC_SYSCONFIG, 1, 4, 3);	/* SIDLEMODE: no idle */
}

3537
static u32 dispc_mgr_gamma_size(enum omap_channel channel)
3538 3539 3540 3541 3542 3543 3544 3545 3546 3547 3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560 3561 3562 3563 3564 3565 3566 3567 3568 3569 3570 3571 3572 3573 3574 3575 3576 3577 3578 3579 3580 3581 3582 3583 3584 3585 3586 3587 3588 3589
{
	const struct dispc_gamma_desc *gdesc = &mgr_desc[channel].gamma;

	if (!dispc.feat->has_gamma_table)
		return 0;

	return gdesc->len;
}

static void dispc_mgr_write_gamma_table(enum omap_channel channel)
{
	const struct dispc_gamma_desc *gdesc = &mgr_desc[channel].gamma;
	u32 *table = dispc.gamma_table[channel];
	unsigned int i;

	DSSDBG("%s: channel %d\n", __func__, channel);

	for (i = 0; i < gdesc->len; ++i) {
		u32 v = table[i];

		if (gdesc->has_index)
			v |= i << 24;
		else if (i == 0)
			v |= 1 << 31;

		dispc_write_reg(gdesc->reg, v);
	}
}

static void dispc_restore_gamma_tables(void)
{
	DSSDBG("%s()\n", __func__);

	if (!dispc.feat->has_gamma_table)
		return;

	dispc_mgr_write_gamma_table(OMAP_DSS_CHANNEL_LCD);

	dispc_mgr_write_gamma_table(OMAP_DSS_CHANNEL_DIGIT);

	if (dss_has_feature(FEAT_MGR_LCD2))
		dispc_mgr_write_gamma_table(OMAP_DSS_CHANNEL_LCD2);

	if (dss_has_feature(FEAT_MGR_LCD3))
		dispc_mgr_write_gamma_table(OMAP_DSS_CHANNEL_LCD3);
}

static const struct drm_color_lut dispc_mgr_gamma_default_lut[] = {
	{ .red = 0, .green = 0, .blue = 0, },
	{ .red = U16_MAX, .green = U16_MAX, .blue = U16_MAX, },
};

3590
static void dispc_mgr_set_gamma(enum omap_channel channel,
3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606 3607 3608 3609 3610 3611 3612 3613 3614 3615 3616 3617 3618 3619 3620 3621 3622 3623 3624 3625 3626 3627 3628 3629 3630 3631 3632 3633 3634 3635 3636 3637 3638 3639 3640 3641 3642 3643 3644 3645 3646 3647 3648 3649 3650 3651 3652 3653 3654 3655 3656 3657 3658 3659 3660 3661 3662 3663 3664 3665 3666 3667
			 const struct drm_color_lut *lut,
			 unsigned int length)
{
	const struct dispc_gamma_desc *gdesc = &mgr_desc[channel].gamma;
	u32 *table = dispc.gamma_table[channel];
	uint i;

	DSSDBG("%s: channel %d, lut len %u, hw len %u\n", __func__,
	       channel, length, gdesc->len);

	if (!dispc.feat->has_gamma_table)
		return;

	if (lut == NULL || length < 2) {
		lut = dispc_mgr_gamma_default_lut;
		length = ARRAY_SIZE(dispc_mgr_gamma_default_lut);
	}

	for (i = 0; i < length - 1; ++i) {
		uint first = i * (gdesc->len - 1) / (length - 1);
		uint last = (i + 1) * (gdesc->len - 1) / (length - 1);
		uint w = last - first;
		u16 r, g, b;
		uint j;

		if (w == 0)
			continue;

		for (j = 0; j <= w; j++) {
			r = (lut[i].red * (w - j) + lut[i+1].red * j) / w;
			g = (lut[i].green * (w - j) + lut[i+1].green * j) / w;
			b = (lut[i].blue * (w - j) + lut[i+1].blue * j) / w;

			r >>= 16 - gdesc->bits;
			g >>= 16 - gdesc->bits;
			b >>= 16 - gdesc->bits;

			table[first + j] = (r << (gdesc->bits * 2)) |
				(g << gdesc->bits) | b;
		}
	}

	if (dispc.is_enabled)
		dispc_mgr_write_gamma_table(channel);
}

static int dispc_init_gamma_tables(void)
{
	int channel;

	if (!dispc.feat->has_gamma_table)
		return 0;

	for (channel = 0; channel < ARRAY_SIZE(dispc.gamma_table); channel++) {
		const struct dispc_gamma_desc *gdesc = &mgr_desc[channel].gamma;
		u32 *gt;

		if (channel == OMAP_DSS_CHANNEL_LCD2 &&
		    !dss_has_feature(FEAT_MGR_LCD2))
			continue;

		if (channel == OMAP_DSS_CHANNEL_LCD3 &&
		    !dss_has_feature(FEAT_MGR_LCD3))
			continue;

		gt = devm_kmalloc_array(&dispc.pdev->dev, gdesc->len,
					   sizeof(u32), GFP_KERNEL);
		if (!gt)
			return -ENOMEM;

		dispc.gamma_table[channel] = gt;

		dispc_mgr_set_gamma(channel, NULL, 0);
	}
	return 0;
}

T
Tomi Valkeinen 已提交
3668 3669 3670 3671
static void _omap_dispc_initial_config(void)
{
	u32 l;

3672 3673 3674 3675 3676 3677 3678
	/* Exclusively enable DISPC_CORE_CLK and set divider to 1 */
	if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
		l = dispc_read_reg(DISPC_DIVISOR);
		/* Use DISPC_DIVISOR.LCD, instead of DISPC_DIVISOR1.LCD */
		l = FLD_MOD(l, 1, 0, 0);
		l = FLD_MOD(l, 1, 23, 16);
		dispc_write_reg(DISPC_DIVISOR, l);
3679 3680

		dispc.core_clk_rate = dispc_fclk_rate();
3681 3682
	}

3683 3684 3685 3686 3687 3688 3689 3690 3691
	/* Use gamma table mode, instead of palette mode */
	if (dispc.feat->has_gamma_table)
		REG_FLD_MOD(DISPC_CONFIG, 1, 3, 3);

	/* For older DSS versions (FEAT_FUNCGATED) this enables
	 * func-clock auto-gating. For newer versions
	 * (dispc.feat->has_gamma_table) this enables tv-out gamma tables.
	 */
	if (dss_has_feature(FEAT_FUNCGATED) || dispc.feat->has_gamma_table)
3692
		REG_FLD_MOD(DISPC_CONFIG, 1, 9, 9);
T
Tomi Valkeinen 已提交
3693

3694
	dispc_setup_color_conv_coef();
T
Tomi Valkeinen 已提交
3695 3696 3697

	dispc_set_loadmode(OMAP_DSS_LOAD_FRAME_ONLY);

3698
	dispc_init_fifos();
3699 3700

	dispc_configure_burst_sizes();
3701 3702

	dispc_ovl_enable_zorder_planes();
3703 3704 3705

	if (dispc.feat->mstandby_workaround)
		REG_FLD_MOD(DISPC_MSTANDBY_CTRL, 1, 0, 0);
T
Tomi Valkeinen 已提交
3706 3707 3708

	if (dss_has_feature(FEAT_MFLAG))
		dispc_init_mflag();
T
Tomi Valkeinen 已提交
3709 3710
}

3711 3712 3713 3714 3715 3716 3717 3718 3719 3720 3721 3722 3723 3724 3725 3726 3727 3728 3729 3730 3731 3732 3733 3734 3735 3736 3737 3738 3739 3740 3741 3742 3743 3744 3745 3746 3747 3748 3749 3750 3751 3752 3753 3754 3755 3756 3757 3758 3759 3760 3761 3762 3763 3764 3765 3766 3767 3768 3769 3770 3771 3772 3773 3774 3775 3776 3777 3778 3779 3780 3781 3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799 3800 3801 3802 3803 3804 3805 3806 3807 3808 3809 3810
#define COLOR_ARRAY(arr...) (const u32[]) { arr, 0 }

static const u32 *omap2_dispc_supported_color_modes[] = {

	/* OMAP_DSS_GFX */
	COLOR_ARRAY(
	DRM_FORMAT_RGBX4444, DRM_FORMAT_RGB565,
	DRM_FORMAT_XRGB8888, DRM_FORMAT_RGB888),

	/* OMAP_DSS_VIDEO1 */
	COLOR_ARRAY(
	DRM_FORMAT_RGB565, DRM_FORMAT_XRGB8888,
	DRM_FORMAT_RGB888, DRM_FORMAT_YUYV,
	DRM_FORMAT_UYVY),

	/* OMAP_DSS_VIDEO2 */
	COLOR_ARRAY(
	DRM_FORMAT_RGB565, DRM_FORMAT_XRGB8888,
	DRM_FORMAT_RGB888, DRM_FORMAT_YUYV,
	DRM_FORMAT_UYVY),
};

static const u32 *omap3_dispc_supported_color_modes[] = {
	/* OMAP_DSS_GFX */
	COLOR_ARRAY(
	DRM_FORMAT_RGBX4444, DRM_FORMAT_ARGB4444,
	DRM_FORMAT_RGB565, DRM_FORMAT_XRGB8888,
	DRM_FORMAT_RGB888, DRM_FORMAT_ARGB8888,
	DRM_FORMAT_RGBA8888, DRM_FORMAT_RGBX8888),

	/* OMAP_DSS_VIDEO1 */
	COLOR_ARRAY(
	DRM_FORMAT_XRGB8888, DRM_FORMAT_RGB888,
	DRM_FORMAT_RGBX4444, DRM_FORMAT_RGB565,
	DRM_FORMAT_YUYV, DRM_FORMAT_UYVY),

	/* OMAP_DSS_VIDEO2 */
	COLOR_ARRAY(
	DRM_FORMAT_RGBX4444, DRM_FORMAT_ARGB4444,
	DRM_FORMAT_RGB565, DRM_FORMAT_XRGB8888,
	DRM_FORMAT_RGB888, DRM_FORMAT_YUYV,
	DRM_FORMAT_UYVY, DRM_FORMAT_ARGB8888,
	DRM_FORMAT_RGBA8888, DRM_FORMAT_RGBX8888),
};

static const u32 *omap4_dispc_supported_color_modes[] = {
	/* OMAP_DSS_GFX */
	COLOR_ARRAY(
	DRM_FORMAT_RGBX4444, DRM_FORMAT_ARGB4444,
	DRM_FORMAT_RGB565, DRM_FORMAT_XRGB8888,
	DRM_FORMAT_RGB888, DRM_FORMAT_ARGB8888,
	DRM_FORMAT_RGBA8888, DRM_FORMAT_RGBX8888,
	DRM_FORMAT_ARGB1555, DRM_FORMAT_XRGB4444,
	DRM_FORMAT_RGBA4444, DRM_FORMAT_XRGB1555),

	/* OMAP_DSS_VIDEO1 */
	COLOR_ARRAY(
	DRM_FORMAT_RGB565, DRM_FORMAT_RGBX4444,
	DRM_FORMAT_YUYV, DRM_FORMAT_ARGB1555,
	DRM_FORMAT_RGBA8888, DRM_FORMAT_NV12,
	DRM_FORMAT_RGBA4444, DRM_FORMAT_XRGB8888,
	DRM_FORMAT_RGB888, DRM_FORMAT_UYVY,
	DRM_FORMAT_ARGB4444, DRM_FORMAT_XRGB1555,
	DRM_FORMAT_ARGB8888, DRM_FORMAT_XRGB4444,
	DRM_FORMAT_RGBX8888),

       /* OMAP_DSS_VIDEO2 */
	COLOR_ARRAY(
	DRM_FORMAT_RGB565, DRM_FORMAT_RGBX4444,
	DRM_FORMAT_YUYV, DRM_FORMAT_ARGB1555,
	DRM_FORMAT_RGBA8888, DRM_FORMAT_NV12,
	DRM_FORMAT_RGBA4444, DRM_FORMAT_XRGB8888,
	DRM_FORMAT_RGB888, DRM_FORMAT_UYVY,
	DRM_FORMAT_ARGB4444, DRM_FORMAT_XRGB1555,
	DRM_FORMAT_ARGB8888, DRM_FORMAT_XRGB4444,
	DRM_FORMAT_RGBX8888),

	/* OMAP_DSS_VIDEO3 */
	COLOR_ARRAY(
	DRM_FORMAT_RGB565, DRM_FORMAT_RGBX4444,
	DRM_FORMAT_YUYV, DRM_FORMAT_ARGB1555,
	DRM_FORMAT_RGBA8888, DRM_FORMAT_NV12,
	DRM_FORMAT_RGBA4444, DRM_FORMAT_XRGB8888,
	DRM_FORMAT_RGB888, DRM_FORMAT_UYVY,
	DRM_FORMAT_ARGB4444, DRM_FORMAT_XRGB1555,
	DRM_FORMAT_ARGB8888, DRM_FORMAT_XRGB4444,
	DRM_FORMAT_RGBX8888),

	/* OMAP_DSS_WB */
	COLOR_ARRAY(
	DRM_FORMAT_RGB565, DRM_FORMAT_RGBX4444,
	DRM_FORMAT_YUYV, DRM_FORMAT_ARGB1555,
	DRM_FORMAT_RGBA8888, DRM_FORMAT_NV12,
	DRM_FORMAT_RGBA4444, DRM_FORMAT_XRGB8888,
	DRM_FORMAT_RGB888, DRM_FORMAT_UYVY,
	DRM_FORMAT_ARGB4444, DRM_FORMAT_XRGB1555,
	DRM_FORMAT_ARGB8888, DRM_FORMAT_XRGB4444,
	DRM_FORMAT_RGBX8888),
};

3811
static const struct dispc_features omap24xx_dispc_feats = {
3812 3813 3814 3815 3816 3817
	.sw_start		=	5,
	.fp_start		=	15,
	.bp_start		=	27,
	.sw_max			=	64,
	.vp_max			=	255,
	.hp_max			=	256,
3818 3819 3820 3821
	.mgr_width_start	=	10,
	.mgr_height_start	=	26,
	.mgr_width_max		=	2048,
	.mgr_height_max		=	2048,
3822
	.max_lcd_pclk		=	66500000,
3823 3824
	.calc_scaling		=	dispc_ovl_calc_scaling_24xx,
	.calc_core_clk		=	calc_core_clk_24xx,
3825
	.num_fifos		=	3,
3826
	.supported_color_modes	=	omap2_dispc_supported_color_modes,
3827 3828
	.buffer_size_unit	=	1,
	.burst_size_unit	=	8,
3829
	.no_framedone_tv	=	true,
3830
	.set_max_preload	=	false,
3831
	.last_pixel_inc_missing	=	true,
3832 3833
};

3834
static const struct dispc_features omap34xx_rev1_0_dispc_feats = {
3835 3836 3837 3838 3839 3840
	.sw_start		=	5,
	.fp_start		=	15,
	.bp_start		=	27,
	.sw_max			=	64,
	.vp_max			=	255,
	.hp_max			=	256,
3841 3842 3843 3844
	.mgr_width_start	=	10,
	.mgr_height_start	=	26,
	.mgr_width_max		=	2048,
	.mgr_height_max		=	2048,
3845 3846
	.max_lcd_pclk		=	173000000,
	.max_tv_pclk		=	59000000,
3847 3848
	.calc_scaling		=	dispc_ovl_calc_scaling_34xx,
	.calc_core_clk		=	calc_core_clk_34xx,
3849
	.num_fifos		=	3,
3850
	.supported_color_modes	=	omap3_dispc_supported_color_modes,
3851 3852
	.buffer_size_unit	=	1,
	.burst_size_unit	=	8,
3853
	.no_framedone_tv	=	true,
3854
	.set_max_preload	=	false,
3855
	.last_pixel_inc_missing	=	true,
3856 3857
};

3858
static const struct dispc_features omap34xx_rev3_0_dispc_feats = {
3859 3860 3861 3862 3863 3864
	.sw_start		=	7,
	.fp_start		=	19,
	.bp_start		=	31,
	.sw_max			=	256,
	.vp_max			=	4095,
	.hp_max			=	4096,
3865 3866 3867 3868
	.mgr_width_start	=	10,
	.mgr_height_start	=	26,
	.mgr_width_max		=	2048,
	.mgr_height_max		=	2048,
3869 3870
	.max_lcd_pclk		=	173000000,
	.max_tv_pclk		=	59000000,
3871 3872
	.calc_scaling		=	dispc_ovl_calc_scaling_34xx,
	.calc_core_clk		=	calc_core_clk_34xx,
3873
	.num_fifos		=	3,
3874
	.supported_color_modes	=	omap3_dispc_supported_color_modes,
3875 3876
	.buffer_size_unit	=	1,
	.burst_size_unit	=	8,
3877
	.no_framedone_tv	=	true,
3878
	.set_max_preload	=	false,
3879
	.last_pixel_inc_missing	=	true,
3880 3881
};

3882
static const struct dispc_features omap44xx_dispc_feats = {
3883 3884 3885 3886 3887 3888
	.sw_start		=	7,
	.fp_start		=	19,
	.bp_start		=	31,
	.sw_max			=	256,
	.vp_max			=	4095,
	.hp_max			=	4096,
3889 3890 3891 3892
	.mgr_width_start	=	10,
	.mgr_height_start	=	26,
	.mgr_width_max		=	2048,
	.mgr_height_max		=	2048,
3893 3894
	.max_lcd_pclk		=	170000000,
	.max_tv_pclk		=	185625000,
3895 3896
	.calc_scaling		=	dispc_ovl_calc_scaling_44xx,
	.calc_core_clk		=	calc_core_clk_44xx,
3897
	.num_fifos		=	5,
3898
	.supported_color_modes	=	omap4_dispc_supported_color_modes,
3899 3900
	.buffer_size_unit	=	16,
	.burst_size_unit	=	16,
3901
	.gfx_fifo_workaround	=	true,
3902
	.set_max_preload	=	true,
3903
	.supports_sync_align	=	true,
T
Tomi Valkeinen 已提交
3904
	.has_writeback		=	true,
3905
	.supports_double_pixel	=	true,
3906
	.reverse_ilace_field_order =	true,
3907
	.has_gamma_table	=	true,
3908
	.has_gamma_i734_bug	=	true,
3909 3910
};

3911
static const struct dispc_features omap54xx_dispc_feats = {
3912 3913 3914 3915 3916 3917 3918 3919 3920 3921
	.sw_start		=	7,
	.fp_start		=	19,
	.bp_start		=	31,
	.sw_max			=	256,
	.vp_max			=	4095,
	.hp_max			=	4096,
	.mgr_width_start	=	11,
	.mgr_height_start	=	27,
	.mgr_width_max		=	4096,
	.mgr_height_max		=	4096,
3922 3923
	.max_lcd_pclk		=	170000000,
	.max_tv_pclk		=	186000000,
3924 3925 3926
	.calc_scaling		=	dispc_ovl_calc_scaling_44xx,
	.calc_core_clk		=	calc_core_clk_44xx,
	.num_fifos		=	5,
3927
	.supported_color_modes	=	omap4_dispc_supported_color_modes,
3928 3929
	.buffer_size_unit	=	16,
	.burst_size_unit	=	16,
3930
	.gfx_fifo_workaround	=	true,
3931
	.mstandby_workaround	=	true,
3932
	.set_max_preload	=	true,
3933
	.supports_sync_align	=	true,
T
Tomi Valkeinen 已提交
3934
	.has_writeback		=	true,
3935
	.supports_double_pixel	=	true,
3936
	.reverse_ilace_field_order =	true,
3937
	.has_gamma_table	=	true,
3938
	.has_gamma_i734_bug	=	true,
3939 3940
};

3941 3942 3943 3944 3945 3946 3947 3948
static irqreturn_t dispc_irq_handler(int irq, void *arg)
{
	if (!dispc.is_enabled)
		return IRQ_NONE;

	return dispc.user_handler(irq, dispc.user_data);
}

3949
static int dispc_request_irq(irq_handler_t handler, void *dev_id)
3950
{
3951 3952 3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963 3964 3965 3966 3967 3968 3969
	int r;

	if (dispc.user_handler != NULL)
		return -EBUSY;

	dispc.user_handler = handler;
	dispc.user_data = dev_id;

	/* ensure the dispc_irq_handler sees the values above */
	smp_wmb();

	r = devm_request_irq(&dispc.pdev->dev, dispc.irq, dispc_irq_handler,
			     IRQF_SHARED, "OMAP DISPC", &dispc);
	if (r) {
		dispc.user_handler = NULL;
		dispc.user_data = NULL;
	}

	return r;
3970 3971
}

3972
static void dispc_free_irq(void *dev_id)
3973
{
3974 3975 3976 3977
	devm_free_irq(&dispc.pdev->dev, dispc.irq, &dispc);

	dispc.user_handler = NULL;
	dispc.user_data = NULL;
3978 3979
}

3980 3981 3982 3983 3984 3985 3986 3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998
/*
 * Workaround for errata i734 in DSS dispc
 *  - LCD1 Gamma Correction Is Not Working When GFX Pipe Is Disabled
 *
 * For gamma tables to work on LCD1 the GFX plane has to be used at
 * least once after DSS HW has come out of reset. The workaround
 * sets up a minimal LCD setup with GFX plane and waits for one
 * vertical sync irq before disabling the setup and continuing with
 * the context restore. The physical outputs are gated during the
 * operation. This workaround requires that gamma table's LOADMODE
 * is set to 0x2 in DISPC_CONTROL1 register.
 *
 * For details see:
 * OMAP543x Multimedia Device Silicon Revision 2.0 Silicon Errata
 * Literature Number: SWPZ037E
 * Or some other relevant errata document for the DSS IP version.
 */

static const struct dispc_errata_i734_data {
3999
	struct videomode vm;
4000 4001 4002 4003
	struct omap_overlay_info ovli;
	struct omap_overlay_manager_info mgri;
	struct dss_lcd_mgr_config lcd_conf;
} i734 = {
4004
	.vm = {
4005
		.hactive = 8, .vactive = 1,
4006
		.pixelclock = 16000000,
4007
		.hsync_len = 8, .hfront_porch = 4, .hback_porch = 4,
4008
		.vsync_len = 1, .vfront_porch = 1, .vback_porch = 1,
4009

4010
		.flags = DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW |
4011 4012
			 DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_SYNC_POSEDGE |
			 DISPLAY_FLAGS_PIXDATA_POSEDGE,
4013 4014 4015 4016
	},
	.ovli = {
		.screen_width = 1,
		.width = 1, .height = 1,
4017
		.fourcc = DRM_FORMAT_XRGB8888,
4018
		.rotation = DRM_MODE_ROTATE_0,
4019
		.rotation_type = OMAP_DSS_ROT_NONE,
4020 4021 4022 4023 4024 4025 4026 4027 4028 4029 4030 4031 4032 4033 4034 4035 4036 4037 4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048 4049 4050 4051 4052 4053 4054 4055 4056
		.pos_x = 0, .pos_y = 0,
		.out_width = 0, .out_height = 0,
		.global_alpha = 0xff,
		.pre_mult_alpha = 0,
		.zorder = 0,
	},
	.mgri = {
		.default_color = 0,
		.trans_enabled = false,
		.partial_alpha_enabled = false,
		.cpr_enable = false,
	},
	.lcd_conf = {
		.io_pad_mode = DSS_IO_PAD_MODE_BYPASS,
		.stallmode = false,
		.fifohandcheck = false,
		.clock_info = {
			.lck_div = 1,
			.pck_div = 2,
		},
		.video_port_width = 24,
		.lcden_sig_polarity = 0,
	},
};

static struct i734_buf {
	size_t size;
	dma_addr_t paddr;
	void *vaddr;
} i734_buf;

static int dispc_errata_i734_wa_init(void)
{
	if (!dispc.feat->has_gamma_i734_bug)
		return 0;

	i734_buf.size = i734.ovli.width * i734.ovli.height *
4057
		color_mode_to_bpp(i734.ovli.fourcc) / 8;
4058 4059 4060 4061 4062 4063 4064 4065 4066 4067 4068 4069 4070 4071 4072 4073 4074 4075 4076 4077 4078 4079 4080 4081 4082 4083 4084 4085 4086 4087 4088 4089 4090 4091 4092 4093 4094 4095 4096 4097 4098 4099

	i734_buf.vaddr = dma_alloc_writecombine(&dispc.pdev->dev, i734_buf.size,
						&i734_buf.paddr, GFP_KERNEL);
	if (!i734_buf.vaddr) {
		dev_err(&dispc.pdev->dev, "%s: dma_alloc_writecombine failed",
			__func__);
		return -ENOMEM;
	}

	return 0;
}

static void dispc_errata_i734_wa_fini(void)
{
	if (!dispc.feat->has_gamma_i734_bug)
		return;

	dma_free_writecombine(&dispc.pdev->dev, i734_buf.size, i734_buf.vaddr,
			      i734_buf.paddr);
}

static void dispc_errata_i734_wa(void)
{
	u32 framedone_irq = dispc_mgr_get_framedone_irq(OMAP_DSS_CHANNEL_LCD);
	struct omap_overlay_info ovli;
	struct dss_lcd_mgr_config lcd_conf;
	u32 gatestate;
	unsigned int count;

	if (!dispc.feat->has_gamma_i734_bug)
		return;

	gatestate = REG_GET(DISPC_CONFIG, 8, 4);

	ovli = i734.ovli;
	ovli.paddr = i734_buf.paddr;
	lcd_conf = i734.lcd_conf;

	/* Gate all LCD1 outputs */
	REG_FLD_MOD(DISPC_CONFIG, 0x1f, 8, 4);

	/* Setup and enable GFX plane */
4100 4101
	dispc_ovl_setup(OMAP_DSS_GFX, &ovli, &i734.vm, false,
		OMAP_DSS_CHANNEL_LCD);
4102 4103 4104 4105 4106 4107 4108
	dispc_ovl_enable(OMAP_DSS_GFX, true);

	/* Set up and enable display manager for LCD1 */
	dispc_mgr_setup(OMAP_DSS_CHANNEL_LCD, &i734.mgri);
	dispc_calc_clock_rates(dss_get_dispc_clk_rate(),
			       &lcd_conf.clock_info);
	dispc_mgr_set_lcd_config(OMAP_DSS_CHANNEL_LCD, &lcd_conf);
4109
	dispc_mgr_set_timings(OMAP_DSS_CHANNEL_LCD, &i734.vm);
4110 4111 4112 4113 4114 4115 4116 4117 4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130 4131 4132 4133 4134 4135 4136 4137

	dispc_clear_irqstatus(framedone_irq);

	/* Enable and shut the channel to produce just one frame */
	dispc_mgr_enable(OMAP_DSS_CHANNEL_LCD, true);
	dispc_mgr_enable(OMAP_DSS_CHANNEL_LCD, false);

	/* Busy wait for framedone. We can't fiddle with irq handlers
	 * in PM resume. Typically the loop runs less than 5 times and
	 * waits less than a micro second.
	 */
	count = 0;
	while (!(dispc_read_irqstatus() & framedone_irq)) {
		if (count++ > 10000) {
			dev_err(&dispc.pdev->dev, "%s: framedone timeout\n",
				__func__);
			break;
		}
	}
	dispc_ovl_enable(OMAP_DSS_GFX, false);

	/* Clear all irq bits before continuing */
	dispc_clear_irqstatus(0xffffffff);

	/* Restore the original state to LCD1 output gates */
	REG_FLD_MOD(DISPC_CONFIG, gatestate, 8, 4);
}

T
Tomi Valkeinen 已提交
4138 4139 4140 4141 4142 4143 4144 4145 4146 4147 4148 4149 4150 4151 4152 4153 4154 4155 4156 4157 4158 4159 4160 4161 4162 4163 4164 4165 4166 4167 4168 4169 4170
static const struct dispc_ops dispc_ops = {
	.read_irqstatus = dispc_read_irqstatus,
	.clear_irqstatus = dispc_clear_irqstatus,
	.write_irqenable = dispc_write_irqenable,

	.request_irq = dispc_request_irq,
	.free_irq = dispc_free_irq,

	.runtime_get = dispc_runtime_get,
	.runtime_put = dispc_runtime_put,

	.get_num_ovls = dispc_get_num_ovls,
	.get_num_mgrs = dispc_get_num_mgrs,

	.mgr_enable = dispc_mgr_enable,
	.mgr_is_enabled = dispc_mgr_is_enabled,
	.mgr_get_vsync_irq = dispc_mgr_get_vsync_irq,
	.mgr_get_framedone_irq = dispc_mgr_get_framedone_irq,
	.mgr_get_sync_lost_irq = dispc_mgr_get_sync_lost_irq,
	.mgr_go_busy = dispc_mgr_go_busy,
	.mgr_go = dispc_mgr_go,
	.mgr_set_lcd_config = dispc_mgr_set_lcd_config,
	.mgr_set_timings = dispc_mgr_set_timings,
	.mgr_setup = dispc_mgr_setup,
	.mgr_get_supported_outputs = dispc_mgr_get_supported_outputs,
	.mgr_gamma_size = dispc_mgr_gamma_size,
	.mgr_set_gamma = dispc_mgr_set_gamma,

	.ovl_enable = dispc_ovl_enable,
	.ovl_setup = dispc_ovl_setup,
	.ovl_get_color_modes = dispc_ovl_get_color_modes,
};

4171
/* DISPC HW IP initialisation */
4172 4173 4174 4175 4176 4177 4178 4179 4180 4181 4182 4183 4184 4185 4186
static const struct of_device_id dispc_of_match[] = {
	{ .compatible = "ti,omap2-dispc", .data = &omap24xx_dispc_feats },
	{ .compatible = "ti,omap3-dispc", .data = &omap34xx_rev3_0_dispc_feats },
	{ .compatible = "ti,omap4-dispc", .data = &omap44xx_dispc_feats },
	{ .compatible = "ti,omap5-dispc", .data = &omap54xx_dispc_feats },
	{ .compatible = "ti,dra7-dispc",  .data = &omap54xx_dispc_feats },
	{},
};

static const struct soc_device_attribute dispc_soc_devices[] = {
	{ .machine = "OMAP3[45]*",
	  .revision = "ES[12].?",	.data = &omap34xx_rev1_0_dispc_feats },
	{ /* sentinel */ }
};

T
Tomi Valkeinen 已提交
4187
static int dispc_bind(struct device *dev, struct device *master, void *data)
4188
{
T
Tomi Valkeinen 已提交
4189
	struct platform_device *pdev = to_platform_device(dev);
4190
	const struct soc_device_attribute *soc;
4191
	u32 rev;
4192
	int r = 0;
4193
	struct resource *dispc_mem;
4194
	struct device_node *np = pdev->dev.of_node;
4195

4196 4197
	dispc.pdev = pdev;

4198 4199
	spin_lock_init(&dispc.control_lock);

4200 4201 4202 4203 4204 4205 4206 4207 4208
	/*
	 * The OMAP34xx ES1.x and ES2.x can't be identified through the
	 * compatible string, use SoC device matching.
	 */
	soc = soc_device_match(dispc_soc_devices);
	if (soc)
		dispc.feat = soc->data;
	else
		dispc.feat = of_match_device(dispc_of_match, &pdev->dev)->data;
4209

4210 4211 4212 4213
	r = dispc_errata_i734_wa_init();
	if (r)
		return r;

4214
	dispc_mem = platform_get_resource(dispc.pdev, IORESOURCE_MEM, 0);
4215 4216 4217
	dispc.base = devm_ioremap_resource(&pdev->dev, dispc_mem);
	if (IS_ERR(dispc.base))
		return PTR_ERR(dispc.base);
4218

4219 4220 4221
	dispc.irq = platform_get_irq(dispc.pdev, 0);
	if (dispc.irq < 0) {
		DSSERR("platform_get_irq failed\n");
4222
		return -ENODEV;
4223 4224
	}

4225 4226 4227 4228 4229 4230 4231 4232 4233 4234 4235 4236 4237 4238
	if (np && of_property_read_bool(np, "syscon-pol")) {
		dispc.syscon_pol = syscon_regmap_lookup_by_phandle(np, "syscon-pol");
		if (IS_ERR(dispc.syscon_pol)) {
			dev_err(&pdev->dev, "failed to get syscon-pol regmap\n");
			return PTR_ERR(dispc.syscon_pol);
		}

		if (of_property_read_u32_index(np, "syscon-pol", 1,
				&dispc.syscon_pol_offset)) {
			dev_err(&pdev->dev, "failed to get syscon-pol offset\n");
			return -EINVAL;
		}
	}

4239 4240 4241 4242
	r = dispc_init_gamma_tables();
	if (r)
		return r;

4243 4244 4245 4246 4247
	pm_runtime_enable(&pdev->dev);

	r = dispc_runtime_get();
	if (r)
		goto err_runtime_get;
4248 4249 4250 4251

	_omap_dispc_initial_config();

	rev = dispc_read_reg(DISPC_REVISION);
4252
	dev_dbg(&pdev->dev, "OMAP DISPC rev %d.%d\n",
4253 4254
	       FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));

4255
	dispc_runtime_put();
4256

T
Tomi Valkeinen 已提交
4257 4258
	dispc_set_ops(&dispc_ops);

4259 4260
	dss_debugfs_create_file("dispc", dispc_dump_regs);

4261
	return 0;
4262 4263 4264

err_runtime_get:
	pm_runtime_disable(&pdev->dev);
4265
	return r;
4266 4267
}

T
Tomi Valkeinen 已提交
4268 4269
static void dispc_unbind(struct device *dev, struct device *master,
			       void *data)
4270
{
T
Tomi Valkeinen 已提交
4271 4272
	dispc_set_ops(NULL);

T
Tomi Valkeinen 已提交
4273
	pm_runtime_disable(dev);
4274 4275

	dispc_errata_i734_wa_fini();
T
Tomi Valkeinen 已提交
4276 4277 4278 4279 4280 4281
}

static const struct component_ops dispc_component_ops = {
	.bind	= dispc_bind,
	.unbind	= dispc_unbind,
};
4282

T
Tomi Valkeinen 已提交
4283 4284 4285 4286 4287 4288 4289 4290
static int dispc_probe(struct platform_device *pdev)
{
	return component_add(&pdev->dev, &dispc_component_ops);
}

static int dispc_remove(struct platform_device *pdev)
{
	component_del(&pdev->dev, &dispc_component_ops);
4291 4292 4293
	return 0;
}

4294 4295
static int dispc_runtime_suspend(struct device *dev)
{
4296 4297 4298 4299 4300 4301
	dispc.is_enabled = false;
	/* ensure the dispc_irq_handler sees the is_enabled value */
	smp_wmb();
	/* wait for current handler to finish before turning the DISPC off */
	synchronize_irq(dispc.irq);

4302 4303 4304 4305 4306 4307 4308
	dispc_save_context();

	return 0;
}

static int dispc_runtime_resume(struct device *dev)
{
4309 4310 4311 4312 4313 4314
	/*
	 * The reset value for load mode is 0 (OMAP_DSS_LOAD_CLUT_AND_FRAME)
	 * but we always initialize it to 2 (OMAP_DSS_LOAD_FRAME_ONLY) in
	 * _omap_dispc_initial_config(). We can thus use it to detect if
	 * we have lost register context.
	 */
4315 4316
	if (REG_GET(DISPC_CONFIG, 2, 1) != OMAP_DSS_LOAD_FRAME_ONLY) {
		_omap_dispc_initial_config();
4317

4318 4319
		dispc_errata_i734_wa();

4320
		dispc_restore_context();
4321 4322

		dispc_restore_gamma_tables();
4323
	}
4324

4325 4326 4327
	dispc.is_enabled = true;
	/* ensure the dispc_irq_handler sees the is_enabled value */
	smp_wmb();
4328 4329 4330 4331 4332 4333 4334 4335 4336

	return 0;
}

static const struct dev_pm_ops dispc_pm_ops = {
	.runtime_suspend = dispc_runtime_suspend,
	.runtime_resume = dispc_runtime_resume,
};

4337
static struct platform_driver omap_dispchw_driver = {
T
Tomi Valkeinen 已提交
4338 4339
	.probe		= dispc_probe,
	.remove         = dispc_remove,
4340 4341
	.driver         = {
		.name   = "omapdss_dispc",
4342
		.pm	= &dispc_pm_ops,
4343
		.of_match_table = dispc_of_match,
T
Tomi Valkeinen 已提交
4344
		.suppress_bind_attrs = true,
4345 4346 4347
	},
};

T
Tomi Valkeinen 已提交
4348
int __init dispc_init_platform_driver(void)
4349
{
T
Tomi Valkeinen 已提交
4350
	return platform_driver_register(&omap_dispchw_driver);
4351 4352
}

4353
void dispc_uninit_platform_driver(void)
4354
{
4355
	platform_driver_unregister(&omap_dispchw_driver);
4356
}