dispc.c 117.0 KB
Newer Older
T
Tomi Valkeinen 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
/*
 * Copyright (C) 2009 Nokia Corporation
 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
 *
 * Some code and ideas taken from drivers/video/omap/ driver
 * by Imre Deak.
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms of the GNU General Public License version 2 as published by
 * the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * You should have received a copy of the GNU General Public License along with
 * this program.  If not, see <http://www.gnu.org/licenses/>.
 */

#define DSS_SUBSYS_NAME "DISPC"

#include <linux/kernel.h>
#include <linux/dma-mapping.h>
#include <linux/vmalloc.h>
26
#include <linux/export.h>
T
Tomi Valkeinen 已提交
27 28 29 30 31 32
#include <linux/clk.h>
#include <linux/io.h>
#include <linux/jiffies.h>
#include <linux/seq_file.h>
#include <linux/delay.h>
#include <linux/workqueue.h>
33
#include <linux/hardirq.h>
34
#include <linux/platform_device.h>
35
#include <linux/pm_runtime.h>
36
#include <linux/sizes.h>
37 38 39
#include <linux/mfd/syscon.h>
#include <linux/regmap.h>
#include <linux/of.h>
40
#include <linux/of_device.h>
T
Tomi Valkeinen 已提交
41
#include <linux/component.h>
42
#include <linux/sys_soc.h>
43
#include <drm/drm_fourcc.h>
44
#include <drm/drm_blend.h>
T
Tomi Valkeinen 已提交
45

46
#include "omapdss.h"
T
Tomi Valkeinen 已提交
47
#include "dss.h"
48
#include "dispc.h"
T
Tomi Valkeinen 已提交
49 50

/* DISPC */
51
#define DISPC_SZ_REGS			SZ_4K
T
Tomi Valkeinen 已提交
52

53 54 55 56 57 58
enum omap_burst_size {
	BURST_SIZE_X2 = 0,
	BURST_SIZE_X4 = 1,
	BURST_SIZE_X8 = 2,
};

T
Tomi Valkeinen 已提交
59 60 61 62 63 64
#define REG_GET(idx, start, end) \
	FLD_GET(dispc_read_reg(idx), start, end)

#define REG_FLD_MOD(idx, val, start, end)				\
	dispc_write_reg(idx, FLD_MOD(dispc_read_reg(idx), val, start, end))

65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91
/* DISPC has feature id */
enum dispc_feature_id {
	FEAT_LCDENABLEPOL,
	FEAT_LCDENABLESIGNAL,
	FEAT_PCKFREEENABLE,
	FEAT_FUNCGATED,
	FEAT_MGR_LCD2,
	FEAT_MGR_LCD3,
	FEAT_LINEBUFFERSPLIT,
	FEAT_ROWREPEATENABLE,
	FEAT_RESIZECONF,
	/* Independent core clk divider */
	FEAT_CORE_CLK_DIV,
	FEAT_HANDLE_UV_SEPARATE,
	FEAT_ATTR2,
	FEAT_CPR,
	FEAT_PRELOAD,
	FEAT_FIR_COEF_V,
	FEAT_ALPHA_FIXED_ZORDER,
	FEAT_ALPHA_FREE_ZORDER,
	FEAT_FIFO_MERGE,
	/* An unknown HW bug causing the normal FIFO thresholds not to work */
	FEAT_OMAP3_DSI_FIFO_BUG,
	FEAT_BURST_2D,
	FEAT_MFLAG,
};

92 93 94 95 96 97 98
struct dispc_features {
	u8 sw_start;
	u8 fp_start;
	u8 bp_start;
	u16 sw_max;
	u16 vp_max;
	u16 hp_max;
99 100 101 102
	u8 mgr_width_start;
	u8 mgr_height_start;
	u16 mgr_width_max;
	u16 mgr_height_max;
103 104
	unsigned long max_lcd_pclk;
	unsigned long max_tv_pclk;
105 106 107
	unsigned int max_downscale;
	unsigned int max_line_width;
	unsigned int min_pcd;
108
	int (*calc_scaling) (unsigned long pclk, unsigned long lclk,
109
		const struct videomode *vm,
110
		u16 width, u16 height, u16 out_width, u16 out_height,
111
		u32 fourcc, bool *five_taps,
112
		int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
113
		u16 pos_x, unsigned long *core_clk, bool mem_to_mem);
114
	unsigned long (*calc_core_clk) (unsigned long pclk,
115 116
		u16 width, u16 height, u16 out_width, u16 out_height,
		bool mem_to_mem);
117
	u8 num_fifos;
118 119
	const enum dispc_feature_id *features;
	unsigned int num_features;
120 121
	const struct dss_reg_field *reg_fields;
	const unsigned int num_reg_fields;
122
	const enum omap_overlay_caps *overlay_caps;
123
	const u32 **supported_color_modes;
124 125
	unsigned int num_mgrs;
	unsigned int num_ovls;
126 127
	unsigned int buffer_size_unit;
	unsigned int burst_size_unit;
128 129 130

	/* swap GFX & WB fifos */
	bool gfx_fifo_workaround:1;
131 132 133

	/* no DISPC_IRQ_FRAMEDONETV on this SoC */
	bool no_framedone_tv:1;
134 135 136

	/* revert to the OMAP4 mechanism of DISPC Smart Standby operation */
	bool mstandby_workaround:1;
137 138

	bool set_max_preload:1;
139 140 141

	/* PIXEL_INC is not added to the last pixel of a line */
	bool last_pixel_inc_missing:1;
142 143 144

	/* POL_FREQ has ALIGN bit */
	bool supports_sync_align:1;
T
Tomi Valkeinen 已提交
145 146

	bool has_writeback:1;
147 148

	bool supports_double_pixel:1;
149 150 151 152 153 154 155

	/*
	 * Field order for VENC is different than HDMI. We should handle this in
	 * some intelligent manner, but as the SoCs have either HDMI or VENC,
	 * never both, we can just use this flag for now.
	 */
	bool reverse_ilace_field_order:1;
156 157

	bool has_gamma_table:1;
158 159

	bool has_gamma_i734_bug:1;
160 161
};

162
#define DISPC_MAX_NR_FIFOS 5
163
#define DISPC_MAX_CHANNEL_GAMMA 4
164

T
Tomi Valkeinen 已提交
165
static struct {
166
	struct platform_device *pdev;
T
Tomi Valkeinen 已提交
167
	void __iomem    *base;
168
	struct dss_device *dss;
169

170 171
	struct dss_debugfs_entry *debugfs;

172
	int irq;
173 174
	irq_handler_t user_handler;
	void *user_data;
T
Tomi Valkeinen 已提交
175

176
	unsigned long core_clk_rate;
177
	unsigned long tv_pclk_rate;
178

179 180 181
	u32 fifo_size[DISPC_MAX_NR_FIFOS];
	/* maps which plane is using a fifo. fifo-id -> plane-id */
	int fifo_assignment[DISPC_MAX_NR_FIFOS];
T
Tomi Valkeinen 已提交
182

183
	bool		ctx_valid;
T
Tomi Valkeinen 已提交
184
	u32		ctx[DISPC_SZ_REGS / sizeof(u32)];
185

186 187
	u32 *gamma_table[DISPC_MAX_CHANNEL_GAMMA];

188
	const struct dispc_features *feat;
189 190

	bool is_enabled;
191 192 193

	struct regmap *syscon_pol;
	u32 syscon_pol_offset;
194 195 196

	/* DISPC_CONTROL & DISPC_CONFIG lock*/
	spinlock_t control_lock;
T
Tomi Valkeinen 已提交
197 198
} dispc;

199 200 201 202 203 204
enum omap_color_component {
	/* used for all color formats for OMAP3 and earlier
	 * and for RGB and Y color component on OMAP4
	 */
	DISPC_COLOR_COMPONENT_RGB_Y		= 1 << 0,
	/* used for UV component for
205
	 * DRM_FORMAT_YUYV, DRM_FORMAT_UYVY, DRM_FORMAT_NV12
206 207 208 209 210
	 * color formats on OMAP4
	 */
	DISPC_COLOR_COMPONENT_UV		= 1 << 1,
};

211 212 213 214 215 216 217 218 219 220 221 222 223 224
enum mgr_reg_fields {
	DISPC_MGR_FLD_ENABLE,
	DISPC_MGR_FLD_STNTFT,
	DISPC_MGR_FLD_GO,
	DISPC_MGR_FLD_TFTDATALINES,
	DISPC_MGR_FLD_STALLMODE,
	DISPC_MGR_FLD_TCKENABLE,
	DISPC_MGR_FLD_TCKSELECTION,
	DISPC_MGR_FLD_CPR,
	DISPC_MGR_FLD_FIFOHANDCHECK,
	/* used to maintain a count of the above fields */
	DISPC_MGR_FLD_NUM,
};

225 226 227 228 229 230 231 232 233 234 235
/* DISPC register field id */
enum dispc_feat_reg_field {
	FEAT_REG_FIRHINC,
	FEAT_REG_FIRVINC,
	FEAT_REG_FIFOHIGHTHRESHOLD,
	FEAT_REG_FIFOLOWTHRESHOLD,
	FEAT_REG_FIFOSIZE,
	FEAT_REG_HORIZONTALACCU,
	FEAT_REG_VERTICALACCU,
};

236 237 238 239 240 241
struct dispc_reg_field {
	u16 reg;
	u8 high;
	u8 low;
};

242 243 244 245 246 247 248
struct dispc_gamma_desc {
	u32 len;
	u32 bits;
	u16 reg;
	bool has_index;
};

249 250 251 252 253
static const struct {
	const char *name;
	u32 vsync_irq;
	u32 framedone_irq;
	u32 sync_lost_irq;
254
	struct dispc_gamma_desc gamma;
255
	struct dispc_reg_field reg_desc[DISPC_MGR_FLD_NUM];
256 257 258 259 260 261
} mgr_desc[] = {
	[OMAP_DSS_CHANNEL_LCD] = {
		.name		= "LCD",
		.vsync_irq	= DISPC_IRQ_VSYNC,
		.framedone_irq	= DISPC_IRQ_FRAMEDONE,
		.sync_lost_irq	= DISPC_IRQ_SYNC_LOST,
262 263 264 265 266 267
		.gamma		= {
			.len	= 256,
			.bits	= 8,
			.reg	= DISPC_GAMMA_TABLE0,
			.has_index = true,
		},
268 269 270 271 272 273 274 275 276 277 278 279 280 281 282
		.reg_desc	= {
			[DISPC_MGR_FLD_ENABLE]		= { DISPC_CONTROL,  0,  0 },
			[DISPC_MGR_FLD_STNTFT]		= { DISPC_CONTROL,  3,  3 },
			[DISPC_MGR_FLD_GO]		= { DISPC_CONTROL,  5,  5 },
			[DISPC_MGR_FLD_TFTDATALINES]	= { DISPC_CONTROL,  9,  8 },
			[DISPC_MGR_FLD_STALLMODE]	= { DISPC_CONTROL, 11, 11 },
			[DISPC_MGR_FLD_TCKENABLE]	= { DISPC_CONFIG,  10, 10 },
			[DISPC_MGR_FLD_TCKSELECTION]	= { DISPC_CONFIG,  11, 11 },
			[DISPC_MGR_FLD_CPR]		= { DISPC_CONFIG,  15, 15 },
			[DISPC_MGR_FLD_FIFOHANDCHECK]	= { DISPC_CONFIG,  16, 16 },
		},
	},
	[OMAP_DSS_CHANNEL_DIGIT] = {
		.name		= "DIGIT",
		.vsync_irq	= DISPC_IRQ_EVSYNC_ODD | DISPC_IRQ_EVSYNC_EVEN,
283
		.framedone_irq	= DISPC_IRQ_FRAMEDONETV,
284
		.sync_lost_irq	= DISPC_IRQ_SYNC_LOST_DIGIT,
285 286 287 288 289 290
		.gamma		= {
			.len	= 1024,
			.bits	= 10,
			.reg	= DISPC_GAMMA_TABLE2,
			.has_index = false,
		},
291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307
		.reg_desc	= {
			[DISPC_MGR_FLD_ENABLE]		= { DISPC_CONTROL,  1,  1 },
			[DISPC_MGR_FLD_STNTFT]		= { },
			[DISPC_MGR_FLD_GO]		= { DISPC_CONTROL,  6,  6 },
			[DISPC_MGR_FLD_TFTDATALINES]	= { },
			[DISPC_MGR_FLD_STALLMODE]	= { },
			[DISPC_MGR_FLD_TCKENABLE]	= { DISPC_CONFIG,  12, 12 },
			[DISPC_MGR_FLD_TCKSELECTION]	= { DISPC_CONFIG,  13, 13 },
			[DISPC_MGR_FLD_CPR]		= { },
			[DISPC_MGR_FLD_FIFOHANDCHECK]	= { DISPC_CONFIG,  16, 16 },
		},
	},
	[OMAP_DSS_CHANNEL_LCD2] = {
		.name		= "LCD2",
		.vsync_irq	= DISPC_IRQ_VSYNC2,
		.framedone_irq	= DISPC_IRQ_FRAMEDONE2,
		.sync_lost_irq	= DISPC_IRQ_SYNC_LOST2,
308 309 310 311 312 313
		.gamma		= {
			.len	= 256,
			.bits	= 8,
			.reg	= DISPC_GAMMA_TABLE1,
			.has_index = true,
		},
314 315 316 317 318 319 320 321 322 323 324 325
		.reg_desc	= {
			[DISPC_MGR_FLD_ENABLE]		= { DISPC_CONTROL2,  0,  0 },
			[DISPC_MGR_FLD_STNTFT]		= { DISPC_CONTROL2,  3,  3 },
			[DISPC_MGR_FLD_GO]		= { DISPC_CONTROL2,  5,  5 },
			[DISPC_MGR_FLD_TFTDATALINES]	= { DISPC_CONTROL2,  9,  8 },
			[DISPC_MGR_FLD_STALLMODE]	= { DISPC_CONTROL2, 11, 11 },
			[DISPC_MGR_FLD_TCKENABLE]	= { DISPC_CONFIG2,  10, 10 },
			[DISPC_MGR_FLD_TCKSELECTION]	= { DISPC_CONFIG2,  11, 11 },
			[DISPC_MGR_FLD_CPR]		= { DISPC_CONFIG2,  15, 15 },
			[DISPC_MGR_FLD_FIFOHANDCHECK]	= { DISPC_CONFIG2,  16, 16 },
		},
	},
326 327 328 329 330
	[OMAP_DSS_CHANNEL_LCD3] = {
		.name		= "LCD3",
		.vsync_irq	= DISPC_IRQ_VSYNC3,
		.framedone_irq	= DISPC_IRQ_FRAMEDONE3,
		.sync_lost_irq	= DISPC_IRQ_SYNC_LOST3,
331 332 333 334 335 336
		.gamma		= {
			.len	= 256,
			.bits	= 8,
			.reg	= DISPC_GAMMA_TABLE3,
			.has_index = true,
		},
337 338 339 340 341 342 343 344 345 346 347 348
		.reg_desc	= {
			[DISPC_MGR_FLD_ENABLE]		= { DISPC_CONTROL3,  0,  0 },
			[DISPC_MGR_FLD_STNTFT]		= { DISPC_CONTROL3,  3,  3 },
			[DISPC_MGR_FLD_GO]		= { DISPC_CONTROL3,  5,  5 },
			[DISPC_MGR_FLD_TFTDATALINES]	= { DISPC_CONTROL3,  9,  8 },
			[DISPC_MGR_FLD_STALLMODE]	= { DISPC_CONTROL3, 11, 11 },
			[DISPC_MGR_FLD_TCKENABLE]	= { DISPC_CONFIG3,  10, 10 },
			[DISPC_MGR_FLD_TCKSELECTION]	= { DISPC_CONFIG3,  11, 11 },
			[DISPC_MGR_FLD_CPR]		= { DISPC_CONFIG3,  15, 15 },
			[DISPC_MGR_FLD_FIFOHANDCHECK]	= { DISPC_CONFIG3,  16, 16 },
		},
	},
349 350
};

351 352 353 354 355
struct color_conv_coef {
	int ry, rcr, rcb, gy, gcr, gcb, by, bcr, bcb;
	int full_range;
};

356 357 358 359 360
static unsigned long dispc_fclk_rate(void);
static unsigned long dispc_core_clk_rate(void);
static unsigned long dispc_mgr_lclk_rate(enum omap_channel channel);
static unsigned long dispc_mgr_pclk_rate(enum omap_channel channel);

361 362
static unsigned long dispc_plane_pclk_rate(enum omap_plane_id plane);
static unsigned long dispc_plane_lclk_rate(enum omap_plane_id plane);
T
Tomi Valkeinen 已提交
363

364 365 366 367
static void dispc_clear_irqstatus(u32 mask);
static bool dispc_mgr_is_enabled(enum omap_channel channel);
static void dispc_clear_irqstatus(u32 mask);

368
static inline void dispc_write_reg(const u16 idx, u32 val)
T
Tomi Valkeinen 已提交
369
{
370
	__raw_writel(val, dispc.base + idx);
T
Tomi Valkeinen 已提交
371 372
}

373
static inline u32 dispc_read_reg(const u16 idx)
T
Tomi Valkeinen 已提交
374
{
375
	return __raw_readl(dispc.base + idx);
T
Tomi Valkeinen 已提交
376 377
}

378 379
static u32 mgr_fld_read(enum omap_channel channel, enum mgr_reg_fields regfld)
{
380
	const struct dispc_reg_field rfld = mgr_desc[channel].reg_desc[regfld];
381 382 383 384 385
	return REG_GET(rfld.reg, rfld.high, rfld.low);
}

static void mgr_fld_write(enum omap_channel channel,
					enum mgr_reg_fields regfld, int val) {
386
	const struct dispc_reg_field rfld = mgr_desc[channel].reg_desc[regfld];
387 388 389 390 391 392
	const bool need_lock = rfld.reg == DISPC_CONTROL || rfld.reg == DISPC_CONFIG;
	unsigned long flags;

	if (need_lock)
		spin_lock_irqsave(&dispc.control_lock, flags);

393
	REG_FLD_MOD(rfld.reg, val, rfld.high, rfld.low);
394 395 396

	if (need_lock)
		spin_unlock_irqrestore(&dispc.control_lock, flags);
397 398
}

399 400 401 402 403 404 405 406 407 408
static int dispc_get_num_ovls(void)
{
	return dispc.feat->num_ovls;
}

static int dispc_get_num_mgrs(void)
{
	return dispc.feat->num_mgrs;
}

409 410 411 412 413 414 415 416 417 418
static void dispc_get_reg_field(enum dispc_feat_reg_field id,
				u8 *start, u8 *end)
{
	if (id >= dispc.feat->num_reg_fields)
		BUG();

	*start = dispc.feat->reg_fields[id].start;
	*end = dispc.feat->reg_fields[id].end;
}

419 420 421 422 423 424 425 426 427 428 429 430
static bool dispc_has_feature(enum dispc_feature_id id)
{
	unsigned int i;

	for (i = 0; i < dispc.feat->num_features; i++) {
		if (dispc.feat->features[i] == id)
			return true;
	}

	return false;
}

T
Tomi Valkeinen 已提交
431
#define SR(reg) \
432
	dispc.ctx[DISPC_##reg / sizeof(u32)] = dispc_read_reg(DISPC_##reg)
T
Tomi Valkeinen 已提交
433
#define RR(reg) \
434
	dispc_write_reg(DISPC_##reg, dispc.ctx[DISPC_##reg / sizeof(u32)])
T
Tomi Valkeinen 已提交
435

436
static void dispc_save_context(void)
T
Tomi Valkeinen 已提交
437
{
438
	int i, j;
T
Tomi Valkeinen 已提交
439

440 441
	DSSDBG("dispc_save_context\n");

T
Tomi Valkeinen 已提交
442 443 444 445
	SR(IRQENABLE);
	SR(CONTROL);
	SR(CONFIG);
	SR(LINE_NUMBER);
446 447
	if (dispc_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
			dispc_has_feature(FEAT_ALPHA_FREE_ZORDER))
448
		SR(GLOBAL_ALPHA);
449
	if (dispc_has_feature(FEAT_MGR_LCD2)) {
450 451 452
		SR(CONTROL2);
		SR(CONFIG2);
	}
453
	if (dispc_has_feature(FEAT_MGR_LCD3)) {
454 455 456
		SR(CONTROL3);
		SR(CONFIG3);
	}
T
Tomi Valkeinen 已提交
457

458
	for (i = 0; i < dispc_get_num_mgrs(); i++) {
459 460 461 462 463 464 465 466 467 468 469 470 471 472
		SR(DEFAULT_COLOR(i));
		SR(TRANS_COLOR(i));
		SR(SIZE_MGR(i));
		if (i == OMAP_DSS_CHANNEL_DIGIT)
			continue;
		SR(TIMING_H(i));
		SR(TIMING_V(i));
		SR(POL_FREQ(i));
		SR(DIVISORo(i));

		SR(DATA_CYCLE1(i));
		SR(DATA_CYCLE2(i));
		SR(DATA_CYCLE3(i));

473
		if (dispc_has_feature(FEAT_CPR)) {
474 475 476
			SR(CPR_COEF_R(i));
			SR(CPR_COEF_G(i));
			SR(CPR_COEF_B(i));
477
		}
478
	}
T
Tomi Valkeinen 已提交
479

480
	for (i = 0; i < dispc_get_num_ovls(); i++) {
481 482 483 484 485 486 487 488
		SR(OVL_BA0(i));
		SR(OVL_BA1(i));
		SR(OVL_POSITION(i));
		SR(OVL_SIZE(i));
		SR(OVL_ATTRIBUTES(i));
		SR(OVL_FIFO_THRESHOLD(i));
		SR(OVL_ROW_INC(i));
		SR(OVL_PIXEL_INC(i));
489
		if (dispc_has_feature(FEAT_PRELOAD))
490 491 492 493 494 495 496 497 498 499
			SR(OVL_PRELOAD(i));
		if (i == OMAP_DSS_GFX) {
			SR(OVL_WINDOW_SKIP(i));
			SR(OVL_TABLE_BA(i));
			continue;
		}
		SR(OVL_FIR(i));
		SR(OVL_PICTURE_SIZE(i));
		SR(OVL_ACCU0(i));
		SR(OVL_ACCU1(i));
500

501 502
		for (j = 0; j < 8; j++)
			SR(OVL_FIR_COEF_H(i, j));
503

504 505
		for (j = 0; j < 8; j++)
			SR(OVL_FIR_COEF_HV(i, j));
506

507 508
		for (j = 0; j < 5; j++)
			SR(OVL_CONV_COEF(i, j));
509

510
		if (dispc_has_feature(FEAT_FIR_COEF_V)) {
511 512 513
			for (j = 0; j < 8; j++)
				SR(OVL_FIR_COEF_V(i, j));
		}
514

515
		if (dispc_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
516 517 518 519 520
			SR(OVL_BA0_UV(i));
			SR(OVL_BA1_UV(i));
			SR(OVL_FIR2(i));
			SR(OVL_ACCU2_0(i));
			SR(OVL_ACCU2_1(i));
521

522 523
			for (j = 0; j < 8; j++)
				SR(OVL_FIR_COEF_H2(i, j));
524

525 526
			for (j = 0; j < 8; j++)
				SR(OVL_FIR_COEF_HV2(i, j));
527

528 529 530
			for (j = 0; j < 8; j++)
				SR(OVL_FIR_COEF_V2(i, j));
		}
531
		if (dispc_has_feature(FEAT_ATTR2))
532
			SR(OVL_ATTRIBUTES2(i));
533
	}
534

535
	if (dispc_has_feature(FEAT_CORE_CLK_DIV))
536
		SR(DIVISOR);
537 538 539

	dispc.ctx_valid = true;

540
	DSSDBG("context saved\n");
T
Tomi Valkeinen 已提交
541 542
}

543
static void dispc_restore_context(void)
T
Tomi Valkeinen 已提交
544
{
545
	int i, j;
546 547 548

	DSSDBG("dispc_restore_context\n");

549 550 551
	if (!dispc.ctx_valid)
		return;

552
	/*RR(IRQENABLE);*/
T
Tomi Valkeinen 已提交
553 554 555
	/*RR(CONTROL);*/
	RR(CONFIG);
	RR(LINE_NUMBER);
556 557
	if (dispc_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
			dispc_has_feature(FEAT_ALPHA_FREE_ZORDER))
558
		RR(GLOBAL_ALPHA);
559
	if (dispc_has_feature(FEAT_MGR_LCD2))
560
		RR(CONFIG2);
561
	if (dispc_has_feature(FEAT_MGR_LCD3))
562
		RR(CONFIG3);
T
Tomi Valkeinen 已提交
563

564
	for (i = 0; i < dispc_get_num_mgrs(); i++) {
565 566 567 568 569 570 571 572 573 574 575 576 577
		RR(DEFAULT_COLOR(i));
		RR(TRANS_COLOR(i));
		RR(SIZE_MGR(i));
		if (i == OMAP_DSS_CHANNEL_DIGIT)
			continue;
		RR(TIMING_H(i));
		RR(TIMING_V(i));
		RR(POL_FREQ(i));
		RR(DIVISORo(i));

		RR(DATA_CYCLE1(i));
		RR(DATA_CYCLE2(i));
		RR(DATA_CYCLE3(i));
578

579
		if (dispc_has_feature(FEAT_CPR)) {
580 581 582
			RR(CPR_COEF_R(i));
			RR(CPR_COEF_G(i));
			RR(CPR_COEF_B(i));
583
		}
584
	}
T
Tomi Valkeinen 已提交
585

586
	for (i = 0; i < dispc_get_num_ovls(); i++) {
587 588 589 590 591 592 593 594
		RR(OVL_BA0(i));
		RR(OVL_BA1(i));
		RR(OVL_POSITION(i));
		RR(OVL_SIZE(i));
		RR(OVL_ATTRIBUTES(i));
		RR(OVL_FIFO_THRESHOLD(i));
		RR(OVL_ROW_INC(i));
		RR(OVL_PIXEL_INC(i));
595
		if (dispc_has_feature(FEAT_PRELOAD))
596 597 598 599 600 601 602 603 604 605
			RR(OVL_PRELOAD(i));
		if (i == OMAP_DSS_GFX) {
			RR(OVL_WINDOW_SKIP(i));
			RR(OVL_TABLE_BA(i));
			continue;
		}
		RR(OVL_FIR(i));
		RR(OVL_PICTURE_SIZE(i));
		RR(OVL_ACCU0(i));
		RR(OVL_ACCU1(i));
606

607 608
		for (j = 0; j < 8; j++)
			RR(OVL_FIR_COEF_H(i, j));
609

610 611
		for (j = 0; j < 8; j++)
			RR(OVL_FIR_COEF_HV(i, j));
612

613 614
		for (j = 0; j < 5; j++)
			RR(OVL_CONV_COEF(i, j));
615

616
		if (dispc_has_feature(FEAT_FIR_COEF_V)) {
617 618 619
			for (j = 0; j < 8; j++)
				RR(OVL_FIR_COEF_V(i, j));
		}
620

621
		if (dispc_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
622 623 624 625 626
			RR(OVL_BA0_UV(i));
			RR(OVL_BA1_UV(i));
			RR(OVL_FIR2(i));
			RR(OVL_ACCU2_0(i));
			RR(OVL_ACCU2_1(i));
627

628 629
			for (j = 0; j < 8; j++)
				RR(OVL_FIR_COEF_H2(i, j));
630

631 632
			for (j = 0; j < 8; j++)
				RR(OVL_FIR_COEF_HV2(i, j));
633

634 635 636
			for (j = 0; j < 8; j++)
				RR(OVL_FIR_COEF_V2(i, j));
		}
637
		if (dispc_has_feature(FEAT_ATTR2))
638
			RR(OVL_ATTRIBUTES2(i));
639
	}
T
Tomi Valkeinen 已提交
640

641
	if (dispc_has_feature(FEAT_CORE_CLK_DIV))
642 643
		RR(DIVISOR);

T
Tomi Valkeinen 已提交
644 645
	/* enable last, because LCD & DIGIT enable are here */
	RR(CONTROL);
646
	if (dispc_has_feature(FEAT_MGR_LCD2))
647
		RR(CONTROL2);
648
	if (dispc_has_feature(FEAT_MGR_LCD3))
649
		RR(CONTROL3);
650
	/* clear spurious SYNC_LOST_DIGIT interrupts */
651
	dispc_clear_irqstatus(DISPC_IRQ_SYNC_LOST_DIGIT);
652 653 654 655 656 657

	/*
	 * enable last so IRQs won't trigger before
	 * the context is fully restored
	 */
	RR(IRQENABLE);
658 659

	DSSDBG("context restored\n");
T
Tomi Valkeinen 已提交
660 661 662 663 664
}

#undef SR
#undef RR

665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681
int dispc_runtime_get(void)
{
	int r;

	DSSDBG("dispc_runtime_get\n");

	r = pm_runtime_get_sync(&dispc.pdev->dev);
	WARN_ON(r < 0);
	return r < 0 ? r : 0;
}

void dispc_runtime_put(void)
{
	int r;

	DSSDBG("dispc_runtime_put\n");

682
	r = pm_runtime_put_sync(&dispc.pdev->dev);
683
	WARN_ON(r < 0 && r != -ENOSYS);
T
Tomi Valkeinen 已提交
684 685
}

686
static u32 dispc_mgr_get_vsync_irq(enum omap_channel channel)
687
{
688
	return mgr_desc[channel].vsync_irq;
689 690
}

691
static u32 dispc_mgr_get_framedone_irq(enum omap_channel channel)
692
{
693 694 695
	if (channel == OMAP_DSS_CHANNEL_DIGIT && dispc.feat->no_framedone_tv)
		return 0;

696
	return mgr_desc[channel].framedone_irq;
697 698
}

699
static u32 dispc_mgr_get_sync_lost_irq(enum omap_channel channel)
700 701 702 703
{
	return mgr_desc[channel].sync_lost_irq;
}

704 705 706 707 708
u32 dispc_wb_get_framedone_irq(void)
{
	return DISPC_IRQ_FRAMEDONEWB;
}

709
static void dispc_mgr_enable(enum omap_channel channel, bool enable)
710 711 712 713 714 715 716 717 718 719 720
{
	mgr_fld_write(channel, DISPC_MGR_FLD_ENABLE, enable);
	/* flush posted write */
	mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
}

static bool dispc_mgr_is_enabled(enum omap_channel channel)
{
	return !!mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
}

721
static bool dispc_mgr_go_busy(enum omap_channel channel)
T
Tomi Valkeinen 已提交
722
{
723
	return mgr_fld_read(channel, DISPC_MGR_FLD_GO) == 1;
T
Tomi Valkeinen 已提交
724 725
}

726
static void dispc_mgr_go(enum omap_channel channel)
T
Tomi Valkeinen 已提交
727
{
728
	WARN_ON(!dispc_mgr_is_enabled(channel));
729
	WARN_ON(dispc_mgr_go_busy(channel));
T
Tomi Valkeinen 已提交
730

731
	DSSDBG("GO %s\n", mgr_desc[channel].name);
T
Tomi Valkeinen 已提交
732

733
	mgr_fld_write(channel, DISPC_MGR_FLD_GO, 1);
T
Tomi Valkeinen 已提交
734 735
}

736 737 738 739 740 741 742
bool dispc_wb_go_busy(void)
{
	return REG_GET(DISPC_CONTROL2, 6, 6) == 1;
}

void dispc_wb_go(void)
{
743
	enum omap_plane_id plane = OMAP_DSS_WB;
744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759
	bool enable, go;

	enable = REG_GET(DISPC_OVL_ATTRIBUTES(plane), 0, 0) == 1;

	if (!enable)
		return;

	go = REG_GET(DISPC_CONTROL2, 6, 6) == 1;
	if (go) {
		DSSERR("GO bit not down for WB\n");
		return;
	}

	REG_FLD_MOD(DISPC_CONTROL2, 1, 6, 6);
}

760 761
static void dispc_ovl_write_firh_reg(enum omap_plane_id plane, int reg,
				     u32 value)
T
Tomi Valkeinen 已提交
762
{
763
	dispc_write_reg(DISPC_OVL_FIR_COEF_H(plane, reg), value);
T
Tomi Valkeinen 已提交
764 765
}

766 767
static void dispc_ovl_write_firhv_reg(enum omap_plane_id plane, int reg,
				      u32 value)
T
Tomi Valkeinen 已提交
768
{
769
	dispc_write_reg(DISPC_OVL_FIR_COEF_HV(plane, reg), value);
T
Tomi Valkeinen 已提交
770 771
}

772 773
static void dispc_ovl_write_firv_reg(enum omap_plane_id plane, int reg,
				     u32 value)
T
Tomi Valkeinen 已提交
774
{
775
	dispc_write_reg(DISPC_OVL_FIR_COEF_V(plane, reg), value);
T
Tomi Valkeinen 已提交
776 777
}

778 779
static void dispc_ovl_write_firh2_reg(enum omap_plane_id plane, int reg,
				      u32 value)
780 781 782 783 784 785
{
	BUG_ON(plane == OMAP_DSS_GFX);

	dispc_write_reg(DISPC_OVL_FIR_COEF_H2(plane, reg), value);
}

786
static void dispc_ovl_write_firhv2_reg(enum omap_plane_id plane, int reg,
787
		u32 value)
788 789 790 791 792 793
{
	BUG_ON(plane == OMAP_DSS_GFX);

	dispc_write_reg(DISPC_OVL_FIR_COEF_HV2(plane, reg), value);
}

794 795
static void dispc_ovl_write_firv2_reg(enum omap_plane_id plane, int reg,
				      u32 value)
796 797 798 799 800 801
{
	BUG_ON(plane == OMAP_DSS_GFX);

	dispc_write_reg(DISPC_OVL_FIR_COEF_V2(plane, reg), value);
}

802
static void dispc_ovl_set_scale_coef(enum omap_plane_id plane, int fir_hinc,
803 804
				int fir_vinc, int five_taps,
				enum omap_color_component color_comp)
T
Tomi Valkeinen 已提交
805
{
806
	const struct dispc_coef *h_coef, *v_coef;
T
Tomi Valkeinen 已提交
807 808
	int i;

809 810
	h_coef = dispc_ovl_get_scale_coef(fir_hinc, true);
	v_coef = dispc_ovl_get_scale_coef(fir_vinc, five_taps);
T
Tomi Valkeinen 已提交
811 812 813 814

	for (i = 0; i < 8; i++) {
		u32 h, hv;

815 816 817 818 819 820 821 822
		h = FLD_VAL(h_coef[i].hc0_vc00, 7, 0)
			| FLD_VAL(h_coef[i].hc1_vc0, 15, 8)
			| FLD_VAL(h_coef[i].hc2_vc1, 23, 16)
			| FLD_VAL(h_coef[i].hc3_vc2, 31, 24);
		hv = FLD_VAL(h_coef[i].hc4_vc22, 7, 0)
			| FLD_VAL(v_coef[i].hc1_vc0, 15, 8)
			| FLD_VAL(v_coef[i].hc2_vc1, 23, 16)
			| FLD_VAL(v_coef[i].hc3_vc2, 31, 24);
T
Tomi Valkeinen 已提交
823

824
		if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
825 826
			dispc_ovl_write_firh_reg(plane, i, h);
			dispc_ovl_write_firhv_reg(plane, i, hv);
827
		} else {
828 829
			dispc_ovl_write_firh2_reg(plane, i, h);
			dispc_ovl_write_firhv2_reg(plane, i, hv);
830 831
		}

T
Tomi Valkeinen 已提交
832 833
	}

834 835 836
	if (five_taps) {
		for (i = 0; i < 8; i++) {
			u32 v;
837 838
			v = FLD_VAL(v_coef[i].hc0_vc00, 7, 0)
				| FLD_VAL(v_coef[i].hc4_vc22, 15, 8);
839
			if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y)
840
				dispc_ovl_write_firv_reg(plane, i, v);
841
			else
842
				dispc_ovl_write_firv2_reg(plane, i, v);
843
		}
T
Tomi Valkeinen 已提交
844 845 846 847
	}
}


848
static void dispc_ovl_write_color_conv_coef(enum omap_plane_id plane,
849 850
		const struct color_conv_coef *ct)
{
T
Tomi Valkeinen 已提交
851 852
#define CVAL(x, y) (FLD_VAL(x, 26, 16) | FLD_VAL(y, 10, 0))

853 854 855 856 857
	dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 0), CVAL(ct->rcr, ct->ry));
	dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 1), CVAL(ct->gy,  ct->rcb));
	dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 2), CVAL(ct->gcb, ct->gcr));
	dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 3), CVAL(ct->bcr, ct->by));
	dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 4), CVAL(0, ct->bcb));
T
Tomi Valkeinen 已提交
858

859
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), ct->full_range, 11, 11);
T
Tomi Valkeinen 已提交
860 861 862 863

#undef CVAL
}

864 865 866
static void dispc_setup_color_conv_coef(void)
{
	int i;
867
	int num_ovl = dispc_get_num_ovls();
868
	const struct color_conv_coef ctbl_bt601_5_ovl = {
869
		/* YUV -> RGB */
870 871 872
		298, 409, 0, 298, -208, -100, 298, 0, 517, 0,
	};
	const struct color_conv_coef ctbl_bt601_5_wb = {
873 874
		/* RGB -> YUV */
		66, 129, 25, 112, -94, -18, -38, -74, 112, 0,
875 876 877 878 879
	};

	for (i = 1; i < num_ovl; i++)
		dispc_ovl_write_color_conv_coef(i, &ctbl_bt601_5_ovl);

T
Tomi Valkeinen 已提交
880 881
	if (dispc.feat->has_writeback)
		dispc_ovl_write_color_conv_coef(OMAP_DSS_WB, &ctbl_bt601_5_wb);
882
}
T
Tomi Valkeinen 已提交
883

884
static void dispc_ovl_set_ba0(enum omap_plane_id plane, u32 paddr)
T
Tomi Valkeinen 已提交
885
{
886
	dispc_write_reg(DISPC_OVL_BA0(plane), paddr);
T
Tomi Valkeinen 已提交
887 888
}

889
static void dispc_ovl_set_ba1(enum omap_plane_id plane, u32 paddr)
T
Tomi Valkeinen 已提交
890
{
891
	dispc_write_reg(DISPC_OVL_BA1(plane), paddr);
T
Tomi Valkeinen 已提交
892 893
}

894
static void dispc_ovl_set_ba0_uv(enum omap_plane_id plane, u32 paddr)
895 896 897 898
{
	dispc_write_reg(DISPC_OVL_BA0_UV(plane), paddr);
}

899
static void dispc_ovl_set_ba1_uv(enum omap_plane_id plane, u32 paddr)
900 901 902 903
{
	dispc_write_reg(DISPC_OVL_BA1_UV(plane), paddr);
}

904
static void dispc_ovl_set_pos(enum omap_plane_id plane,
905
		enum omap_overlay_caps caps, int x, int y)
T
Tomi Valkeinen 已提交
906
{
907 908 909 910 911 912
	u32 val;

	if ((caps & OMAP_DSS_OVL_CAP_POS) == 0)
		return;

	val = FLD_VAL(y, 26, 16) | FLD_VAL(x, 10, 0);
913 914

	dispc_write_reg(DISPC_OVL_POSITION(plane), val);
T
Tomi Valkeinen 已提交
915 916
}

917
static void dispc_ovl_set_input_size(enum omap_plane_id plane, int width,
918
		int height)
T
Tomi Valkeinen 已提交
919 920
{
	u32 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
921

922
	if (plane == OMAP_DSS_GFX || plane == OMAP_DSS_WB)
923 924 925
		dispc_write_reg(DISPC_OVL_SIZE(plane), val);
	else
		dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
T
Tomi Valkeinen 已提交
926 927
}

928
static void dispc_ovl_set_output_size(enum omap_plane_id plane, int width,
929
		int height)
T
Tomi Valkeinen 已提交
930 931 932 933 934 935
{
	u32 val;

	BUG_ON(plane == OMAP_DSS_GFX);

	val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
936

937 938 939 940
	if (plane == OMAP_DSS_WB)
		dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
	else
		dispc_write_reg(DISPC_OVL_SIZE(plane), val);
T
Tomi Valkeinen 已提交
941 942
}

943
static void dispc_ovl_set_zorder(enum omap_plane_id plane,
944
		enum omap_overlay_caps caps, u8 zorder)
945
{
946
	if ((caps & OMAP_DSS_OVL_CAP_ZORDER) == 0)
947 948 949 950 951 952 953 954 955
		return;

	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), zorder, 27, 26);
}

static void dispc_ovl_enable_zorder_planes(void)
{
	int i;

956
	if (!dispc_has_feature(FEAT_ALPHA_FREE_ZORDER))
957 958
		return;

959
	for (i = 0; i < dispc_get_num_ovls(); i++)
960 961 962
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(i), 1, 25, 25);
}

963
static void dispc_ovl_set_pre_mult_alpha(enum omap_plane_id plane,
964
		enum omap_overlay_caps caps, bool enable)
965
{
966
	if ((caps & OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA) == 0)
967 968
		return;

969
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 28, 28);
970 971
}

972
static void dispc_ovl_setup_global_alpha(enum omap_plane_id plane,
973
		enum omap_overlay_caps caps, u8 global_alpha)
T
Tomi Valkeinen 已提交
974
{
975
	static const unsigned int shifts[] = { 0, 8, 16, 24, };
976 977
	int shift;

978
	if ((caps & OMAP_DSS_OVL_CAP_GLOBAL_ALPHA) == 0)
979
		return;
980

981 982
	shift = shifts[plane];
	REG_FLD_MOD(DISPC_GLOBAL_ALPHA, global_alpha, shift + 7, shift);
T
Tomi Valkeinen 已提交
983 984
}

985
static void dispc_ovl_set_pix_inc(enum omap_plane_id plane, s32 inc)
T
Tomi Valkeinen 已提交
986
{
987
	dispc_write_reg(DISPC_OVL_PIXEL_INC(plane), inc);
T
Tomi Valkeinen 已提交
988 989
}

990
static void dispc_ovl_set_row_inc(enum omap_plane_id plane, s32 inc)
T
Tomi Valkeinen 已提交
991
{
992
	dispc_write_reg(DISPC_OVL_ROW_INC(plane), inc);
T
Tomi Valkeinen 已提交
993 994
}

995
static void dispc_ovl_set_color_mode(enum omap_plane_id plane, u32 fourcc)
T
Tomi Valkeinen 已提交
996 997
{
	u32 m = 0;
998
	if (plane != OMAP_DSS_GFX) {
999
		switch (fourcc) {
1000
		case DRM_FORMAT_NV12:
1001
			m = 0x0; break;
1002
		case DRM_FORMAT_XRGB4444:
1003
			m = 0x1; break;
1004
		case DRM_FORMAT_RGBA4444:
1005
			m = 0x2; break;
1006
		case DRM_FORMAT_RGBX4444:
1007
			m = 0x4; break;
1008
		case DRM_FORMAT_ARGB4444:
1009
			m = 0x5; break;
1010
		case DRM_FORMAT_RGB565:
1011
			m = 0x6; break;
1012
		case DRM_FORMAT_ARGB1555:
1013
			m = 0x7; break;
1014
		case DRM_FORMAT_XRGB8888:
1015
			m = 0x8; break;
1016
		case DRM_FORMAT_RGB888:
1017
			m = 0x9; break;
1018
		case DRM_FORMAT_YUYV:
1019
			m = 0xa; break;
1020
		case DRM_FORMAT_UYVY:
1021
			m = 0xb; break;
1022
		case DRM_FORMAT_ARGB8888:
1023
			m = 0xc; break;
1024
		case DRM_FORMAT_RGBA8888:
1025
			m = 0xd; break;
1026
		case DRM_FORMAT_RGBX8888:
1027
			m = 0xe; break;
1028
		case DRM_FORMAT_XRGB1555:
1029 1030
			m = 0xf; break;
		default:
1031
			BUG(); return;
1032 1033
		}
	} else {
1034
		switch (fourcc) {
1035
		case DRM_FORMAT_RGBX4444:
1036
			m = 0x4; break;
1037
		case DRM_FORMAT_ARGB4444:
1038
			m = 0x5; break;
1039
		case DRM_FORMAT_RGB565:
1040
			m = 0x6; break;
1041
		case DRM_FORMAT_ARGB1555:
1042
			m = 0x7; break;
1043
		case DRM_FORMAT_XRGB8888:
1044
			m = 0x8; break;
1045
		case DRM_FORMAT_RGB888:
1046
			m = 0x9; break;
1047
		case DRM_FORMAT_XRGB4444:
1048
			m = 0xa; break;
1049
		case DRM_FORMAT_RGBA4444:
1050
			m = 0xb; break;
1051
		case DRM_FORMAT_ARGB8888:
1052
			m = 0xc; break;
1053
		case DRM_FORMAT_RGBA8888:
1054
			m = 0xd; break;
1055
		case DRM_FORMAT_RGBX8888:
1056
			m = 0xe; break;
1057
		case DRM_FORMAT_XRGB1555:
1058 1059
			m = 0xf; break;
		default:
1060
			BUG(); return;
1061
		}
T
Tomi Valkeinen 已提交
1062 1063
	}

1064
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), m, 4, 1);
T
Tomi Valkeinen 已提交
1065 1066
}

1067
static bool format_is_yuv(u32 fourcc)
1068
{
1069
	switch (fourcc) {
1070 1071 1072
	case DRM_FORMAT_YUYV:
	case DRM_FORMAT_UYVY:
	case DRM_FORMAT_NV12:
1073 1074 1075 1076 1077 1078
		return true;
	default:
		return false;
	}
}

1079
static void dispc_ovl_configure_burst_type(enum omap_plane_id plane,
1080 1081
		enum omap_dss_rotation_type rotation_type)
{
1082
	if (dispc_has_feature(FEAT_BURST_2D) == 0)
1083 1084 1085 1086 1087 1088 1089 1090
		return;

	if (rotation_type == OMAP_DSS_ROT_TILER)
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 1, 29, 29);
	else
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 0, 29, 29);
}

1091 1092
static void dispc_ovl_set_channel_out(enum omap_plane_id plane,
				      enum omap_channel channel)
T
Tomi Valkeinen 已提交
1093 1094 1095
{
	int shift;
	u32 val;
1096
	int chan = 0, chan2 = 0;
T
Tomi Valkeinen 已提交
1097 1098 1099 1100 1101 1102 1103

	switch (plane) {
	case OMAP_DSS_GFX:
		shift = 8;
		break;
	case OMAP_DSS_VIDEO1:
	case OMAP_DSS_VIDEO2:
1104
	case OMAP_DSS_VIDEO3:
T
Tomi Valkeinen 已提交
1105 1106 1107 1108 1109 1110 1111
		shift = 16;
		break;
	default:
		BUG();
		return;
	}

1112
	val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
1113
	if (dispc_has_feature(FEAT_MGR_LCD2)) {
1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126
		switch (channel) {
		case OMAP_DSS_CHANNEL_LCD:
			chan = 0;
			chan2 = 0;
			break;
		case OMAP_DSS_CHANNEL_DIGIT:
			chan = 1;
			chan2 = 0;
			break;
		case OMAP_DSS_CHANNEL_LCD2:
			chan = 0;
			chan2 = 1;
			break;
1127
		case OMAP_DSS_CHANNEL_LCD3:
1128
			if (dispc_has_feature(FEAT_MGR_LCD3)) {
1129 1130 1131 1132 1133 1134 1135
				chan = 0;
				chan2 = 2;
			} else {
				BUG();
				return;
			}
			break;
1136 1137 1138 1139
		case OMAP_DSS_CHANNEL_WB:
			chan = 0;
			chan2 = 3;
			break;
1140 1141
		default:
			BUG();
1142
			return;
1143 1144 1145 1146 1147 1148 1149
		}

		val = FLD_MOD(val, chan, shift, shift);
		val = FLD_MOD(val, chan2, 31, 30);
	} else {
		val = FLD_MOD(val, channel, shift, shift);
	}
1150
	dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
T
Tomi Valkeinen 已提交
1151 1152
}

1153
static enum omap_channel dispc_ovl_get_channel_out(enum omap_plane_id plane)
1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168
{
	int shift;
	u32 val;

	switch (plane) {
	case OMAP_DSS_GFX:
		shift = 8;
		break;
	case OMAP_DSS_VIDEO1:
	case OMAP_DSS_VIDEO2:
	case OMAP_DSS_VIDEO3:
		shift = 16;
		break;
	default:
		BUG();
1169
		return 0;
1170 1171 1172 1173
	}

	val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));

1174 1175
	if (FLD_GET(val, shift, shift) == 1)
		return OMAP_DSS_CHANNEL_DIGIT;
1176

1177
	if (!dispc_has_feature(FEAT_MGR_LCD2))
1178 1179 1180 1181 1182 1183 1184 1185 1186 1187
		return OMAP_DSS_CHANNEL_LCD;

	switch (FLD_GET(val, 31, 30)) {
	case 0:
	default:
		return OMAP_DSS_CHANNEL_LCD;
	case 1:
		return OMAP_DSS_CHANNEL_LCD2;
	case 2:
		return OMAP_DSS_CHANNEL_LCD3;
1188 1189
	case 3:
		return OMAP_DSS_CHANNEL_WB;
1190
	}
1191 1192
}

1193 1194
void dispc_wb_set_channel_in(enum dss_writeback_channel channel)
{
1195
	enum omap_plane_id plane = OMAP_DSS_WB;
1196 1197 1198 1199

	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), channel, 18, 16);
}

1200
static void dispc_ovl_set_burst_size(enum omap_plane_id plane,
T
Tomi Valkeinen 已提交
1201 1202
		enum omap_burst_size burst_size)
{
1203
	static const unsigned int shifts[] = { 6, 14, 14, 14, 14, };
T
Tomi Valkeinen 已提交
1204 1205
	int shift;

1206
	shift = shifts[plane];
1207
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), burst_size, shift + 1, shift);
T
Tomi Valkeinen 已提交
1208 1209
}

1210 1211 1212 1213 1214 1215
static void dispc_configure_burst_sizes(void)
{
	int i;
	const int burst_size = BURST_SIZE_X8;

	/* Configure burst size always to maximum size */
1216
	for (i = 0; i < dispc_get_num_ovls(); ++i)
1217
		dispc_ovl_set_burst_size(i, burst_size);
1218 1219
	if (dispc.feat->has_writeback)
		dispc_ovl_set_burst_size(OMAP_DSS_WB, burst_size);
1220 1221
}

1222
static u32 dispc_ovl_get_burst_size(enum omap_plane_id plane)
1223 1224
{
	/* burst multiplier is always x8 (see dispc_configure_burst_sizes()) */
1225
	return dispc.feat->burst_size_unit * 8;
1226 1227
}

1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242
static bool dispc_ovl_color_mode_supported(enum omap_plane_id plane, u32 fourcc)
{
	const u32 *modes;
	unsigned int i;

	modes = dispc.feat->supported_color_modes[plane];

	for (i = 0; modes[i]; ++i) {
		if (modes[i] == fourcc)
			return true;
	}

	return false;
}

1243
static const u32 *dispc_ovl_get_color_modes(enum omap_plane_id plane)
1244
{
1245
	return dispc.feat->supported_color_modes[plane];
1246 1247
}

1248
static void dispc_mgr_enable_cpr(enum omap_channel channel, bool enable)
1249
{
1250
	if (channel == OMAP_DSS_CHANNEL_DIGIT)
1251 1252
		return;

1253
	mgr_fld_write(channel, DISPC_MGR_FLD_CPR, enable);
1254 1255
}

1256
static void dispc_mgr_set_cpr_coef(enum omap_channel channel,
1257
		const struct omap_dss_cpr_coefs *coefs)
1258 1259 1260
{
	u32 coef_r, coef_g, coef_b;

1261
	if (!dss_mgr_is_lcd(channel))
1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275
		return;

	coef_r = FLD_VAL(coefs->rr, 31, 22) | FLD_VAL(coefs->rg, 20, 11) |
		FLD_VAL(coefs->rb, 9, 0);
	coef_g = FLD_VAL(coefs->gr, 31, 22) | FLD_VAL(coefs->gg, 20, 11) |
		FLD_VAL(coefs->gb, 9, 0);
	coef_b = FLD_VAL(coefs->br, 31, 22) | FLD_VAL(coefs->bg, 20, 11) |
		FLD_VAL(coefs->bb, 9, 0);

	dispc_write_reg(DISPC_CPR_COEF_R(channel), coef_r);
	dispc_write_reg(DISPC_CPR_COEF_G(channel), coef_g);
	dispc_write_reg(DISPC_CPR_COEF_B(channel), coef_b);
}

1276 1277
static void dispc_ovl_set_vid_color_conv(enum omap_plane_id plane,
					 bool enable)
T
Tomi Valkeinen 已提交
1278 1279 1280 1281 1282
{
	u32 val;

	BUG_ON(plane == OMAP_DSS_GFX);

1283
	val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
T
Tomi Valkeinen 已提交
1284
	val = FLD_MOD(val, enable, 9, 9);
1285
	dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
T
Tomi Valkeinen 已提交
1286 1287
}

1288
static void dispc_ovl_enable_replication(enum omap_plane_id plane,
1289
		enum omap_overlay_caps caps, bool enable)
T
Tomi Valkeinen 已提交
1290
{
1291
	static const unsigned int shifts[] = { 5, 10, 10, 10 };
1292
	int shift;
T
Tomi Valkeinen 已提交
1293

1294 1295 1296
	if ((caps & OMAP_DSS_OVL_CAP_REPLICATION) == 0)
		return;

1297 1298
	shift = shifts[plane];
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, shift, shift);
T
Tomi Valkeinen 已提交
1299 1300
}

1301
static void dispc_mgr_set_size(enum omap_channel channel, u16 width,
1302
		u16 height)
T
Tomi Valkeinen 已提交
1303 1304 1305
{
	u32 val;

1306 1307 1308
	val = FLD_VAL(height - 1, dispc.feat->mgr_height_start, 16) |
		FLD_VAL(width - 1, dispc.feat->mgr_width_start, 0);

1309
	dispc_write_reg(DISPC_SIZE_MGR(channel), val);
T
Tomi Valkeinen 已提交
1310 1311
}

1312
static void dispc_init_fifos(void)
T
Tomi Valkeinen 已提交
1313 1314
{
	u32 size;
1315
	int fifo;
1316
	u8 start, end;
1317
	u32 unit;
1318
	int i;
1319

1320
	unit = dispc.feat->buffer_size_unit;
T
Tomi Valkeinen 已提交
1321

1322
	dispc_get_reg_field(FEAT_REG_FIFOSIZE, &start, &end);
T
Tomi Valkeinen 已提交
1323

1324 1325
	for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
		size = REG_GET(DISPC_OVL_FIFO_SIZE_STATUS(fifo), start, end);
1326
		size *= unit;
1327 1328 1329 1330 1331 1332 1333
		dispc.fifo_size[fifo] = size;

		/*
		 * By default fifos are mapped directly to overlays, fifo 0 to
		 * ovl 0, fifo 1 to ovl 1, etc.
		 */
		dispc.fifo_assignment[fifo] = fifo;
T
Tomi Valkeinen 已提交
1334
	}
1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357

	/*
	 * The GFX fifo on OMAP4 is smaller than the other fifos. The small fifo
	 * causes problems with certain use cases, like using the tiler in 2D
	 * mode. The below hack swaps the fifos of GFX and WB planes, thus
	 * giving GFX plane a larger fifo. WB but should work fine with a
	 * smaller fifo.
	 */
	if (dispc.feat->gfx_fifo_workaround) {
		u32 v;

		v = dispc_read_reg(DISPC_GLOBAL_BUFFER);

		v = FLD_MOD(v, 4, 2, 0); /* GFX BUF top to WB */
		v = FLD_MOD(v, 4, 5, 3); /* GFX BUF bottom to WB */
		v = FLD_MOD(v, 0, 26, 24); /* WB BUF top to GFX */
		v = FLD_MOD(v, 0, 29, 27); /* WB BUF bottom to GFX */

		dispc_write_reg(DISPC_GLOBAL_BUFFER, v);

		dispc.fifo_assignment[OMAP_DSS_GFX] = OMAP_DSS_WB;
		dispc.fifo_assignment[OMAP_DSS_WB] = OMAP_DSS_GFX;
	}
1358 1359 1360 1361

	/*
	 * Setup default fifo thresholds.
	 */
1362
	for (i = 0; i < dispc_get_num_ovls(); ++i) {
1363 1364 1365 1366 1367 1368 1369 1370 1371
		u32 low, high;
		const bool use_fifomerge = false;
		const bool manual_update = false;

		dispc_ovl_compute_fifo_thresholds(i, &low, &high,
			use_fifomerge, manual_update);

		dispc_ovl_set_fifo_threshold(i, low, high);
	}
1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382

	if (dispc.feat->has_writeback) {
		u32 low, high;
		const bool use_fifomerge = false;
		const bool manual_update = false;

		dispc_ovl_compute_fifo_thresholds(OMAP_DSS_WB, &low, &high,
			use_fifomerge, manual_update);

		dispc_ovl_set_fifo_threshold(OMAP_DSS_WB, low, high);
	}
T
Tomi Valkeinen 已提交
1383 1384
}

1385
static u32 dispc_ovl_get_fifo_size(enum omap_plane_id plane)
T
Tomi Valkeinen 已提交
1386
{
1387 1388 1389 1390 1391 1392 1393 1394 1395
	int fifo;
	u32 size = 0;

	for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
		if (dispc.fifo_assignment[fifo] == plane)
			size += dispc.fifo_size[fifo];
	}

	return size;
T
Tomi Valkeinen 已提交
1396 1397
}

1398 1399
void dispc_ovl_set_fifo_threshold(enum omap_plane_id plane, u32 low,
				  u32 high)
T
Tomi Valkeinen 已提交
1400
{
1401
	u8 hi_start, hi_end, lo_start, lo_end;
1402 1403
	u32 unit;

1404
	unit = dispc.feat->buffer_size_unit;
1405 1406 1407 1408 1409 1410

	WARN_ON(low % unit != 0);
	WARN_ON(high % unit != 0);

	low /= unit;
	high /= unit;
1411

1412 1413
	dispc_get_reg_field(FEAT_REG_FIFOHIGHTHRESHOLD, &hi_start, &hi_end);
	dispc_get_reg_field(FEAT_REG_FIFOLOWTHRESHOLD, &lo_start, &lo_end);
1414

1415
	DSSDBG("fifo(%d) threshold (bytes), old %u/%u, new %u/%u\n",
T
Tomi Valkeinen 已提交
1416
			plane,
1417
			REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
1418
				lo_start, lo_end) * unit,
1419
			REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
1420 1421
				hi_start, hi_end) * unit,
			low * unit, high * unit);
T
Tomi Valkeinen 已提交
1422

1423
	dispc_write_reg(DISPC_OVL_FIFO_THRESHOLD(plane),
1424 1425
			FLD_VAL(high, hi_start, hi_end) |
			FLD_VAL(low, lo_start, lo_end));
1426 1427 1428 1429 1430 1431

	/*
	 * configure the preload to the pipeline's high threhold, if HT it's too
	 * large for the preload field, set the threshold to the maximum value
	 * that can be held by the preload register
	 */
1432
	if (dispc_has_feature(FEAT_PRELOAD) && dispc.feat->set_max_preload &&
1433 1434
			plane != OMAP_DSS_WB)
		dispc_write_reg(DISPC_OVL_PRELOAD(plane), min(high, 0xfffu));
T
Tomi Valkeinen 已提交
1435 1436 1437 1438
}

void dispc_enable_fifomerge(bool enable)
{
1439
	if (!dispc_has_feature(FEAT_FIFO_MERGE)) {
1440 1441 1442 1443
		WARN_ON(enable);
		return;
	}

T
Tomi Valkeinen 已提交
1444 1445 1446 1447
	DSSDBG("FIFO merge %s\n", enable ? "enabled" : "disabled");
	REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 14, 14);
}

1448
void dispc_ovl_compute_fifo_thresholds(enum omap_plane_id plane,
1449 1450
		u32 *fifo_low, u32 *fifo_high, bool use_fifomerge,
		bool manual_update)
1451 1452 1453 1454 1455
{
	/*
	 * All sizes are in bytes. Both the buffer and burst are made of
	 * buffer_units, and the fifo thresholds must be buffer_unit aligned.
	 */
1456 1457
	unsigned int buf_unit = dispc.feat->buffer_size_unit;
	unsigned int ovl_fifo_size, total_fifo_size, burst_size;
1458
	int i;
1459 1460

	burst_size = dispc_ovl_get_burst_size(plane);
1461
	ovl_fifo_size = dispc_ovl_get_fifo_size(plane);
1462

1463 1464
	if (use_fifomerge) {
		total_fifo_size = 0;
1465
		for (i = 0; i < dispc_get_num_ovls(); ++i)
1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476
			total_fifo_size += dispc_ovl_get_fifo_size(i);
	} else {
		total_fifo_size = ovl_fifo_size;
	}

	/*
	 * We use the same low threshold for both fifomerge and non-fifomerge
	 * cases, but for fifomerge we calculate the high threshold using the
	 * combined fifo size
	 */

1477
	if (manual_update && dispc_has_feature(FEAT_OMAP3_DSI_FIFO_BUG)) {
1478 1479
		*fifo_low = ovl_fifo_size - burst_size * 2;
		*fifo_high = total_fifo_size - burst_size;
1480 1481 1482 1483 1484 1485 1486 1487
	} else if (plane == OMAP_DSS_WB) {
		/*
		 * Most optimal configuration for writeback is to push out data
		 * to the interconnect the moment writeback pushes enough pixels
		 * in the FIFO to form a burst
		 */
		*fifo_low = 0;
		*fifo_high = burst_size;
1488 1489 1490 1491
	} else {
		*fifo_low = ovl_fifo_size - burst_size;
		*fifo_high = total_fifo_size - buf_unit;
	}
1492 1493
}

1494
static void dispc_ovl_set_mflag(enum omap_plane_id plane, bool enable)
T
Tomi Valkeinen 已提交
1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505
{
	int bit;

	if (plane == OMAP_DSS_GFX)
		bit = 14;
	else
		bit = 23;

	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, bit, bit);
}

1506
static void dispc_ovl_set_mflag_threshold(enum omap_plane_id plane,
T
Tomi Valkeinen 已提交
1507 1508 1509 1510 1511 1512 1513 1514 1515 1516
	int low, int high)
{
	dispc_write_reg(DISPC_OVL_MFLAG_THRESHOLD(plane),
		FLD_VAL(high, 31, 16) |	FLD_VAL(low, 15, 0));
}

static void dispc_init_mflag(void)
{
	int i;

1517 1518 1519 1520 1521 1522 1523 1524 1525 1526
	/*
	 * HACK: NV12 color format and MFLAG seem to have problems working
	 * together: using two displays, and having an NV12 overlay on one of
	 * the displays will cause underflows/synclosts when MFLAG_CTRL=2.
	 * Changing MFLAG thresholds and PRELOAD to certain values seem to
	 * remove the errors, but there doesn't seem to be a clear logic on
	 * which values work and which not.
	 *
	 * As a work-around, set force MFLAG to always on.
	 */
T
Tomi Valkeinen 已提交
1527
	dispc_write_reg(DISPC_GLOBAL_MFLAG_ATTRIBUTE,
1528
		(1 << 0) |	/* MFLAG_CTRL = force always on */
T
Tomi Valkeinen 已提交
1529 1530
		(0 << 2));	/* MFLAG_START = disable */

1531
	for (i = 0; i < dispc_get_num_ovls(); ++i) {
T
Tomi Valkeinen 已提交
1532
		u32 size = dispc_ovl_get_fifo_size(i);
1533
		u32 unit = dispc.feat->buffer_size_unit;
T
Tomi Valkeinen 已提交
1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548
		u32 low, high;

		dispc_ovl_set_mflag(i, true);

		/*
		 * Simulation team suggests below thesholds:
		 * HT = fifosize * 5 / 8;
		 * LT = fifosize * 4 / 8;
		 */

		low = size * 4 / 8 / unit;
		high = size * 5 / 8 / unit;

		dispc_ovl_set_mflag_threshold(i, low, high);
	}
1549 1550 1551

	if (dispc.feat->has_writeback) {
		u32 size = dispc_ovl_get_fifo_size(OMAP_DSS_WB);
1552
		u32 unit = dispc.feat->buffer_size_unit;
1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567
		u32 low, high;

		dispc_ovl_set_mflag(OMAP_DSS_WB, true);

		/*
		 * Simulation team suggests below thesholds:
		 * HT = fifosize * 5 / 8;
		 * LT = fifosize * 4 / 8;
		 */

		low = size * 4 / 8 / unit;
		high = size * 5 / 8 / unit;

		dispc_ovl_set_mflag_threshold(OMAP_DSS_WB, low, high);
	}
T
Tomi Valkeinen 已提交
1568 1569
}

1570
static void dispc_ovl_set_fir(enum omap_plane_id plane,
1571 1572
				int hinc, int vinc,
				enum omap_color_component color_comp)
T
Tomi Valkeinen 已提交
1573 1574 1575
{
	u32 val;

1576 1577
	if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
		u8 hinc_start, hinc_end, vinc_start, vinc_end;
1578

1579 1580
		dispc_get_reg_field(FEAT_REG_FIRHINC, &hinc_start, &hinc_end);
		dispc_get_reg_field(FEAT_REG_FIRVINC, &vinc_start, &vinc_end);
1581 1582
		val = FLD_VAL(vinc, vinc_start, vinc_end) |
				FLD_VAL(hinc, hinc_start, hinc_end);
1583

1584 1585 1586 1587 1588
		dispc_write_reg(DISPC_OVL_FIR(plane), val);
	} else {
		val = FLD_VAL(vinc, 28, 16) | FLD_VAL(hinc, 12, 0);
		dispc_write_reg(DISPC_OVL_FIR2(plane), val);
	}
T
Tomi Valkeinen 已提交
1589 1590
}

1591 1592
static void dispc_ovl_set_vid_accu0(enum omap_plane_id plane, int haccu,
				    int vaccu)
T
Tomi Valkeinen 已提交
1593 1594
{
	u32 val;
1595
	u8 hor_start, hor_end, vert_start, vert_end;
T
Tomi Valkeinen 已提交
1596

1597 1598
	dispc_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
	dispc_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1599 1600 1601 1602

	val = FLD_VAL(vaccu, vert_start, vert_end) |
			FLD_VAL(haccu, hor_start, hor_end);

1603
	dispc_write_reg(DISPC_OVL_ACCU0(plane), val);
T
Tomi Valkeinen 已提交
1604 1605
}

1606 1607
static void dispc_ovl_set_vid_accu1(enum omap_plane_id plane, int haccu,
				    int vaccu)
T
Tomi Valkeinen 已提交
1608 1609
{
	u32 val;
1610
	u8 hor_start, hor_end, vert_start, vert_end;
T
Tomi Valkeinen 已提交
1611

1612 1613
	dispc_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
	dispc_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1614 1615 1616 1617

	val = FLD_VAL(vaccu, vert_start, vert_end) |
			FLD_VAL(haccu, hor_start, hor_end);

1618
	dispc_write_reg(DISPC_OVL_ACCU1(plane), val);
T
Tomi Valkeinen 已提交
1619 1620
}

1621
static void dispc_ovl_set_vid_accu2_0(enum omap_plane_id plane, int haccu,
1622
		int vaccu)
1623 1624 1625 1626 1627 1628 1629
{
	u32 val;

	val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
	dispc_write_reg(DISPC_OVL_ACCU2_0(plane), val);
}

1630
static void dispc_ovl_set_vid_accu2_1(enum omap_plane_id plane, int haccu,
1631
		int vaccu)
1632 1633 1634 1635 1636 1637
{
	u32 val;

	val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
	dispc_write_reg(DISPC_OVL_ACCU2_1(plane), val);
}
T
Tomi Valkeinen 已提交
1638

1639
static void dispc_ovl_set_scale_param(enum omap_plane_id plane,
T
Tomi Valkeinen 已提交
1640 1641
		u16 orig_width, u16 orig_height,
		u16 out_width, u16 out_height,
1642 1643
		bool five_taps, u8 rotation,
		enum omap_color_component color_comp)
T
Tomi Valkeinen 已提交
1644
{
1645
	int fir_hinc, fir_vinc;
T
Tomi Valkeinen 已提交
1646

1647 1648
	fir_hinc = 1024 * orig_width / out_width;
	fir_vinc = 1024 * orig_height / out_height;
T
Tomi Valkeinen 已提交
1649

1650 1651
	dispc_ovl_set_scale_coef(plane, fir_hinc, fir_vinc, five_taps,
				color_comp);
1652
	dispc_ovl_set_fir(plane, fir_hinc, fir_vinc, color_comp);
1653 1654
}

1655
static void dispc_ovl_set_accu_uv(enum omap_plane_id plane,
1656
		u16 orig_width,	u16 orig_height, u16 out_width, u16 out_height,
1657
		bool ilace, u32 fourcc, u8 rotation)
1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694
{
	int h_accu2_0, h_accu2_1;
	int v_accu2_0, v_accu2_1;
	int chroma_hinc, chroma_vinc;
	int idx;

	struct accu {
		s8 h0_m, h0_n;
		s8 h1_m, h1_n;
		s8 v0_m, v0_n;
		s8 v1_m, v1_n;
	};

	const struct accu *accu_table;
	const struct accu *accu_val;

	static const struct accu accu_nv12[4] = {
		{  0, 1,  0, 1 , -1, 2, 0, 1 },
		{  1, 2, -3, 4 ,  0, 1, 0, 1 },
		{ -1, 1,  0, 1 , -1, 2, 0, 1 },
		{ -1, 2, -1, 2 , -1, 1, 0, 1 },
	};

	static const struct accu accu_nv12_ilace[4] = {
		{  0, 1,  0, 1 , -3, 4, -1, 4 },
		{ -1, 4, -3, 4 ,  0, 1,  0, 1 },
		{ -1, 1,  0, 1 , -1, 4, -3, 4 },
		{ -3, 4, -3, 4 , -1, 1,  0, 1 },
	};

	static const struct accu accu_yuv[4] = {
		{  0, 1, 0, 1,  0, 1, 0, 1 },
		{  0, 1, 0, 1,  0, 1, 0, 1 },
		{ -1, 1, 0, 1,  0, 1, 0, 1 },
		{  0, 1, 0, 1, -1, 1, 0, 1 },
	};

1695 1696 1697 1698
	/* Note: DSS HW rotates clockwise, DRM_MODE_ROTATE_* counter-clockwise */
	switch (rotation & DRM_MODE_ROTATE_MASK) {
	default:
	case DRM_MODE_ROTATE_0:
1699 1700
		idx = 0;
		break;
1701 1702
	case DRM_MODE_ROTATE_90:
		idx = 3;
1703
		break;
1704
	case DRM_MODE_ROTATE_180:
1705 1706
		idx = 2;
		break;
1707 1708
	case DRM_MODE_ROTATE_270:
		idx = 1;
1709 1710 1711
		break;
	}

1712
	switch (fourcc) {
1713
	case DRM_FORMAT_NV12:
1714 1715 1716 1717 1718
		if (ilace)
			accu_table = accu_nv12_ilace;
		else
			accu_table = accu_nv12;
		break;
1719 1720
	case DRM_FORMAT_YUYV:
	case DRM_FORMAT_UYVY:
1721 1722 1723 1724
		accu_table = accu_yuv;
		break;
	default:
		BUG();
1725
		return;
1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741
	}

	accu_val = &accu_table[idx];

	chroma_hinc = 1024 * orig_width / out_width;
	chroma_vinc = 1024 * orig_height / out_height;

	h_accu2_0 = (accu_val->h0_m * chroma_hinc / accu_val->h0_n) % 1024;
	h_accu2_1 = (accu_val->h1_m * chroma_hinc / accu_val->h1_n) % 1024;
	v_accu2_0 = (accu_val->v0_m * chroma_vinc / accu_val->v0_n) % 1024;
	v_accu2_1 = (accu_val->v1_m * chroma_vinc / accu_val->v1_n) % 1024;

	dispc_ovl_set_vid_accu2_0(plane, h_accu2_0, v_accu2_0);
	dispc_ovl_set_vid_accu2_1(plane, h_accu2_1, v_accu2_1);
}

1742
static void dispc_ovl_set_scaling_common(enum omap_plane_id plane,
1743 1744 1745
		u16 orig_width, u16 orig_height,
		u16 out_width, u16 out_height,
		bool ilace, bool five_taps,
1746
		bool fieldmode, u32 fourcc,
1747 1748 1749 1750 1751
		u8 rotation)
{
	int accu0 = 0;
	int accu1 = 0;
	u32 l;
T
Tomi Valkeinen 已提交
1752

1753
	dispc_ovl_set_scale_param(plane, orig_width, orig_height,
1754 1755
				out_width, out_height, five_taps,
				rotation, DISPC_COLOR_COMPONENT_RGB_Y);
1756
	l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
T
Tomi Valkeinen 已提交
1757

1758 1759
	/* RESIZEENABLE and VERTICALTAPS */
	l &= ~((0x3 << 5) | (0x1 << 21));
1760 1761
	l |= (orig_width != out_width) ? (1 << 5) : 0;
	l |= (orig_height != out_height) ? (1 << 6) : 0;
1762
	l |= five_taps ? (1 << 21) : 0;
T
Tomi Valkeinen 已提交
1763

1764
	/* VRESIZECONF and HRESIZECONF */
1765
	if (dispc_has_feature(FEAT_RESIZECONF)) {
1766
		l &= ~(0x3 << 7);
1767 1768
		l |= (orig_width <= out_width) ? 0 : (1 << 7);
		l |= (orig_height <= out_height) ? 0 : (1 << 8);
1769
	}
T
Tomi Valkeinen 已提交
1770

1771
	/* LINEBUFFERSPLIT */
1772
	if (dispc_has_feature(FEAT_LINEBUFFERSPLIT)) {
1773 1774 1775
		l &= ~(0x1 << 22);
		l |= five_taps ? (1 << 22) : 0;
	}
T
Tomi Valkeinen 已提交
1776

1777
	dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
T
Tomi Valkeinen 已提交
1778 1779 1780 1781 1782 1783 1784

	/*
	 * field 0 = even field = bottom field
	 * field 1 = odd field = top field
	 */
	if (ilace && !fieldmode) {
		accu1 = 0;
1785
		accu0 = ((1024 * orig_height / out_height) / 2) & 0x3ff;
T
Tomi Valkeinen 已提交
1786 1787 1788 1789 1790 1791
		if (accu0 >= 1024/2) {
			accu1 = 1024/2;
			accu0 -= accu1;
		}
	}

1792 1793
	dispc_ovl_set_vid_accu0(plane, 0, accu0);
	dispc_ovl_set_vid_accu1(plane, 0, accu1);
T
Tomi Valkeinen 已提交
1794 1795
}

1796
static void dispc_ovl_set_scaling_uv(enum omap_plane_id plane,
1797 1798 1799
		u16 orig_width, u16 orig_height,
		u16 out_width, u16 out_height,
		bool ilace, bool five_taps,
1800
		bool fieldmode, u32 fourcc,
1801 1802 1803 1804
		u8 rotation)
{
	int scale_x = out_width != orig_width;
	int scale_y = out_height != orig_height;
1805
	bool chroma_upscale = plane != OMAP_DSS_WB;
1806

1807
	if (!dispc_has_feature(FEAT_HANDLE_UV_SEPARATE))
1808
		return;
1809

1810
	if (!format_is_yuv(fourcc)) {
1811
		/* reset chroma resampling for RGB formats  */
1812 1813
		if (plane != OMAP_DSS_WB)
			REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), 0, 8, 8);
1814 1815
		return;
	}
1816 1817

	dispc_ovl_set_accu_uv(plane, orig_width, orig_height, out_width,
1818
			out_height, ilace, fourcc, rotation);
1819

1820
	switch (fourcc) {
1821
	case DRM_FORMAT_NV12:
1822 1823 1824 1825 1826 1827 1828 1829 1830 1831
		if (chroma_upscale) {
			/* UV is subsampled by 2 horizontally and vertically */
			orig_height >>= 1;
			orig_width >>= 1;
		} else {
			/* UV is downsampled by 2 horizontally and vertically */
			orig_height <<= 1;
			orig_width <<= 1;
		}

1832
		break;
1833 1834
	case DRM_FORMAT_YUYV:
	case DRM_FORMAT_UYVY:
1835
		/* For YUV422 with 90/270 rotation, we don't upsample chroma */
1836
		if (!drm_rotation_90_or_270(rotation)) {
1837 1838 1839 1840 1841 1842 1843 1844
			if (chroma_upscale)
				/* UV is subsampled by 2 horizontally */
				orig_width >>= 1;
			else
				/* UV is downsampled by 2 horizontally */
				orig_width <<= 1;
		}

1845
		/* must use FIR for YUV422 if rotated */
1846
		if ((rotation & DRM_MODE_ROTATE_MASK) != DRM_MODE_ROTATE_0)
1847
			scale_x = scale_y = true;
1848

1849 1850 1851
		break;
	default:
		BUG();
1852
		return;
1853 1854 1855 1856 1857 1858 1859
	}

	if (out_width != orig_width)
		scale_x = true;
	if (out_height != orig_height)
		scale_y = true;

1860
	dispc_ovl_set_scale_param(plane, orig_width, orig_height,
1861 1862 1863
			out_width, out_height, five_taps,
				rotation, DISPC_COLOR_COMPONENT_UV);

1864 1865 1866 1867
	if (plane != OMAP_DSS_WB)
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane),
			(scale_x || scale_y) ? 1 : 0, 8, 8);

1868 1869 1870 1871 1872 1873
	/* set H scaling */
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_x ? 1 : 0, 5, 5);
	/* set V scaling */
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_y ? 1 : 0, 6, 6);
}

1874
static void dispc_ovl_set_scaling(enum omap_plane_id plane,
1875 1876 1877
		u16 orig_width, u16 orig_height,
		u16 out_width, u16 out_height,
		bool ilace, bool five_taps,
1878
		bool fieldmode, u32 fourcc,
1879 1880 1881 1882
		u8 rotation)
{
	BUG_ON(plane == OMAP_DSS_GFX);

1883
	dispc_ovl_set_scaling_common(plane,
1884 1885 1886
			orig_width, orig_height,
			out_width, out_height,
			ilace, five_taps,
1887
			fieldmode, fourcc,
1888 1889
			rotation);

1890
	dispc_ovl_set_scaling_uv(plane,
1891 1892 1893
		orig_width, orig_height,
		out_width, out_height,
		ilace, five_taps,
1894
		fieldmode, fourcc,
1895 1896 1897
		rotation);
}

1898
static void dispc_ovl_set_rotation_attrs(enum omap_plane_id plane, u8 rotation,
1899
		enum omap_dss_rotation_type rotation_type, u32 fourcc)
T
Tomi Valkeinen 已提交
1900
{
1901 1902 1903
	bool row_repeat = false;
	int vidrot = 0;

1904
	/* Note: DSS HW rotates clockwise, DRM_MODE_ROTATE_* counter-clockwise */
1905
	if (fourcc == DRM_FORMAT_YUYV || fourcc == DRM_FORMAT_UYVY) {
T
Tomi Valkeinen 已提交
1906

1907
		if (rotation & DRM_MODE_REFLECT_X) {
1908 1909
			switch (rotation & DRM_MODE_ROTATE_MASK) {
			case DRM_MODE_ROTATE_0:
T
Tomi Valkeinen 已提交
1910 1911
				vidrot = 2;
				break;
1912
			case DRM_MODE_ROTATE_90:
1913
				vidrot = 1;
T
Tomi Valkeinen 已提交
1914
				break;
1915
			case DRM_MODE_ROTATE_180:
T
Tomi Valkeinen 已提交
1916 1917
				vidrot = 0;
				break;
1918
			case DRM_MODE_ROTATE_270:
1919
				vidrot = 3;
T
Tomi Valkeinen 已提交
1920 1921 1922
				break;
			}
		} else {
1923 1924
			switch (rotation & DRM_MODE_ROTATE_MASK) {
			case DRM_MODE_ROTATE_0:
T
Tomi Valkeinen 已提交
1925 1926
				vidrot = 0;
				break;
1927 1928
			case DRM_MODE_ROTATE_90:
				vidrot = 3;
T
Tomi Valkeinen 已提交
1929
				break;
1930
			case DRM_MODE_ROTATE_180:
T
Tomi Valkeinen 已提交
1931 1932
				vidrot = 2;
				break;
1933 1934
			case DRM_MODE_ROTATE_270:
				vidrot = 1;
T
Tomi Valkeinen 已提交
1935 1936 1937 1938
				break;
			}
		}

1939
		if (drm_rotation_90_or_270(rotation))
1940
			row_repeat = true;
T
Tomi Valkeinen 已提交
1941
		else
1942
			row_repeat = false;
T
Tomi Valkeinen 已提交
1943
	}
1944

1945 1946 1947 1948 1949
	/*
	 * OMAP4/5 Errata i631:
	 * NV12 in 1D mode must use ROTATION=1. Otherwise DSS will fetch extra
	 * rows beyond the framebuffer, which may cause OCP error.
	 */
1950
	if (fourcc == DRM_FORMAT_NV12 && rotation_type != OMAP_DSS_ROT_TILER)
1951 1952
		vidrot = 1;

1953
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), vidrot, 13, 12);
1954
	if (dispc_has_feature(FEAT_ROWREPEATENABLE))
1955 1956
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane),
			row_repeat ? 1 : 0, 18, 18);
1957

1958
	if (dispc_ovl_color_mode_supported(plane, DRM_FORMAT_NV12)) {
1959
		bool doublestride =
1960
			fourcc == DRM_FORMAT_NV12 &&
1961
			rotation_type == OMAP_DSS_ROT_TILER &&
1962
			!drm_rotation_90_or_270(rotation);
1963

1964 1965 1966
		/* DOUBLESTRIDE */
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), doublestride, 22, 22);
	}
T
Tomi Valkeinen 已提交
1967 1968
}

1969
static int color_mode_to_bpp(u32 fourcc)
T
Tomi Valkeinen 已提交
1970
{
1971
	switch (fourcc) {
1972
	case DRM_FORMAT_NV12:
T
Tomi Valkeinen 已提交
1973
		return 8;
1974 1975 1976 1977 1978 1979 1980 1981 1982
	case DRM_FORMAT_RGBX4444:
	case DRM_FORMAT_RGB565:
	case DRM_FORMAT_ARGB4444:
	case DRM_FORMAT_YUYV:
	case DRM_FORMAT_UYVY:
	case DRM_FORMAT_RGBA4444:
	case DRM_FORMAT_XRGB4444:
	case DRM_FORMAT_ARGB1555:
	case DRM_FORMAT_XRGB1555:
T
Tomi Valkeinen 已提交
1983
		return 16;
1984
	case DRM_FORMAT_RGB888:
T
Tomi Valkeinen 已提交
1985
		return 24;
1986 1987 1988 1989
	case DRM_FORMAT_XRGB8888:
	case DRM_FORMAT_ARGB8888:
	case DRM_FORMAT_RGBA8888:
	case DRM_FORMAT_RGBX8888:
T
Tomi Valkeinen 已提交
1990 1991 1992
		return 32;
	default:
		BUG();
1993
		return 0;
T
Tomi Valkeinen 已提交
1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006
	}
}

static s32 pixinc(int pixels, u8 ps)
{
	if (pixels == 1)
		return 1;
	else if (pixels > 1)
		return 1 + (pixels - 1) * ps;
	else if (pixels < 0)
		return 1 - (-pixels + 1) * ps;
	else
		BUG();
2007
		return 0;
T
Tomi Valkeinen 已提交
2008 2009
}

2010
static void calc_offset(u16 screen_width, u16 width,
2011 2012
		u32 fourcc, bool fieldmode, unsigned int field_offset,
		unsigned int *offset0, unsigned int *offset1,
2013 2014
		s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim,
		enum omap_dss_rotation_type rotation_type, u8 rotation)
2015 2016 2017
{
	u8 ps;

2018
	ps = color_mode_to_bpp(fourcc) / 8;
2019 2020 2021

	DSSDBG("scrw %d, width %d\n", screen_width, width);

2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035
	if (rotation_type == OMAP_DSS_ROT_TILER &&
	    (fourcc == DRM_FORMAT_UYVY || fourcc == DRM_FORMAT_YUYV) &&
	    drm_rotation_90_or_270(rotation)) {
		/*
		 * HACK: ROW_INC needs to be calculated with TILER units.
		 * We get such 'screen_width' that multiplying it with the
		 * YUV422 pixel size gives the correct TILER container width.
		 * However, 'width' is in pixels and multiplying it with YUV422
		 * pixel size gives incorrect result. We thus multiply it here
		 * with 2 to match the 32 bit TILER unit size.
		 */
		width *= 2;
	}

2036 2037 2038 2039
	/*
	 * field 0 = even field = bottom field
	 * field 1 = odd field = top field
	 */
2040
	*offset0 = field_offset * screen_width * ps;
2041
	*offset1 = 0;
2042

2043 2044
	*row_inc = pixinc(1 + (y_predecim * screen_width - width * x_predecim) +
			(fieldmode ? screen_width : 0), ps);
2045
	if (fourcc == DRM_FORMAT_YUYV || fourcc == DRM_FORMAT_UYVY)
2046 2047 2048 2049 2050
		*pix_inc = pixinc(x_predecim, 2 * ps);
	else
		*pix_inc = pixinc(x_predecim, ps);
}

2051 2052 2053 2054
/*
 * This function is used to avoid synclosts in OMAP3, because of some
 * undocumented horizontal position and timing related limitations.
 */
2055
static int check_horiz_timing_omap3(unsigned long pclk, unsigned long lclk,
2056
		const struct videomode *vm, u16 pos_x,
2057 2058
		u16 width, u16 height, u16 out_width, u16 out_height,
		bool five_taps)
2059
{
2060
	const int ds = DIV_ROUND_UP(height, out_height);
2061
	unsigned long nonactive;
2062 2063 2064 2065
	static const u8 limits[3] = { 8, 10, 20 };
	u64 val, blank;
	int i;

2066 2067
	nonactive = vm->hactive + vm->hfront_porch + vm->hsync_len +
		    vm->hback_porch - out_width;
2068 2069 2070 2071 2072 2073

	i = 0;
	if (out_height < height)
		i++;
	if (out_width < width)
		i++;
2074
	blank = div_u64((u64)(vm->hback_porch + vm->hsync_len + vm->hfront_porch) *
2075
			lclk, pclk);
2076 2077 2078 2079
	DSSDBG("blanking period + ppl = %llu (limit = %u)\n", blank, limits[i]);
	if (blank <= limits[i])
		return -EINVAL;

2080 2081 2082 2083
	/* FIXME add checks for 3-tap filter once the limitations are known */
	if (!five_taps)
		return 0;

2084 2085 2086 2087 2088 2089 2090
	/*
	 * Pixel data should be prepared before visible display point starts.
	 * So, atleast DS-2 lines must have already been fetched by DISPC
	 * during nonactive - pos_x period.
	 */
	val = div_u64((u64)(nonactive - pos_x) * lclk, pclk);
	DSSDBG("(nonactive - pos_x) * pcd = %llu max(0, DS - 2) * width = %d\n",
2091 2092
		val, max(0, ds - 2) * width);
	if (val < max(0, ds - 2) * width)
2093 2094 2095 2096 2097 2098 2099 2100 2101
		return -EINVAL;

	/*
	 * All lines need to be refilled during the nonactive period of which
	 * only one line can be loaded during the active period. So, atleast
	 * DS - 1 lines should be loaded during nonactive period.
	 */
	val =  div_u64((u64)nonactive * lclk, pclk);
	DSSDBG("nonactive * pcd  = %llu, max(0, DS - 1) * width = %d\n",
2102 2103
		val, max(0, ds - 1) * width);
	if (val < max(0, ds - 1) * width)
2104 2105 2106 2107 2108
		return -EINVAL;

	return 0;
}

2109
static unsigned long calc_core_clk_five_taps(unsigned long pclk,
2110
		const struct videomode *vm, u16 width,
2111
		u16 height, u16 out_width, u16 out_height,
2112
		u32 fourcc)
T
Tomi Valkeinen 已提交
2113
{
2114
	u32 core_clk = 0;
2115
	u64 tmp;
T
Tomi Valkeinen 已提交
2116

2117 2118 2119
	if (height <= out_height && width <= out_width)
		return (unsigned long) pclk;

T
Tomi Valkeinen 已提交
2120
	if (height > out_height) {
2121
		unsigned int ppl = vm->hactive;
T
Tomi Valkeinen 已提交
2122

2123
		tmp = (u64)pclk * height * out_width;
T
Tomi Valkeinen 已提交
2124
		do_div(tmp, 2 * out_height * ppl);
2125
		core_clk = tmp;
T
Tomi Valkeinen 已提交
2126

2127 2128 2129 2130
		if (height > 2 * out_height) {
			if (ppl == out_width)
				return 0;

2131
			tmp = (u64)pclk * (height - 2 * out_height) * out_width;
T
Tomi Valkeinen 已提交
2132
			do_div(tmp, 2 * out_height * (ppl - out_width));
2133
			core_clk = max_t(u32, core_clk, tmp);
T
Tomi Valkeinen 已提交
2134 2135 2136 2137
		}
	}

	if (width > out_width) {
2138
		tmp = (u64)pclk * width;
T
Tomi Valkeinen 已提交
2139
		do_div(tmp, out_width);
2140
		core_clk = max_t(u32, core_clk, tmp);
T
Tomi Valkeinen 已提交
2141

2142
		if (fourcc == DRM_FORMAT_XRGB8888)
2143
			core_clk <<= 1;
T
Tomi Valkeinen 已提交
2144 2145
	}

2146
	return core_clk;
T
Tomi Valkeinen 已提交
2147 2148
}

2149
static unsigned long calc_core_clk_24xx(unsigned long pclk, u16 width,
2150
		u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
2151 2152 2153 2154 2155 2156 2157
{
	if (height > out_height && width > out_width)
		return pclk * 4;
	else
		return pclk * 2;
}

2158
static unsigned long calc_core_clk_34xx(unsigned long pclk, u16 width,
2159
		u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
T
Tomi Valkeinen 已提交
2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180
{
	unsigned int hf, vf;

	/*
	 * FIXME how to determine the 'A' factor
	 * for the no downscaling case ?
	 */

	if (width > 3 * out_width)
		hf = 4;
	else if (width > 2 * out_width)
		hf = 3;
	else if (width > out_width)
		hf = 2;
	else
		hf = 1;
	if (height > out_height)
		vf = 2;
	else
		vf = 1;

2181 2182 2183
	return pclk * vf * hf;
}

2184
static unsigned long calc_core_clk_44xx(unsigned long pclk, u16 width,
2185
		u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
2186
{
2187 2188 2189 2190 2191 2192 2193 2194 2195
	/*
	 * If the overlay/writeback is in mem to mem mode, there are no
	 * downscaling limitations with respect to pixel clock, return 1 as
	 * required core clock to represent that we have sufficient enough
	 * core clock to do maximum downscaling
	 */
	if (mem_to_mem)
		return 1;

2196 2197 2198 2199 2200 2201
	if (width > out_width)
		return DIV_ROUND_UP(pclk, out_width) * width;
	else
		return pclk;
}

2202
static int dispc_ovl_calc_scaling_24xx(unsigned long pclk, unsigned long lclk,
2203
		const struct videomode *vm,
2204
		u16 width, u16 height, u16 out_width, u16 out_height,
2205
		u32 fourcc, bool *five_taps,
2206
		int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
2207
		u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
2208 2209 2210 2211
{
	int error;
	u16 in_width, in_height;
	int min_factor = min(*decim_x, *decim_y);
2212
	const int maxsinglelinewidth = dispc.feat->max_line_width;
2213

2214 2215 2216
	*five_taps = false;

	do {
2217 2218
		in_height = height / *decim_y;
		in_width = width / *decim_x;
2219
		*core_clk = dispc.feat->calc_core_clk(pclk, in_width,
2220
				in_height, out_width, out_height, mem_to_mem);
2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234
		error = (in_width > maxsinglelinewidth || !*core_clk ||
			*core_clk > dispc_core_clk_rate());
		if (error) {
			if (*decim_x == *decim_y) {
				*decim_x = min_factor;
				++*decim_y;
			} else {
				swap(*decim_x, *decim_y);
				if (*decim_x < *decim_y)
					++*decim_x;
			}
		}
	} while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);

2235 2236 2237 2238 2239
	if (error) {
		DSSERR("failed to find scaling settings\n");
		return -EINVAL;
	}

2240 2241 2242 2243 2244 2245 2246
	if (in_width > maxsinglelinewidth) {
		DSSERR("Cannot scale max input width exceeded");
		return -EINVAL;
	}
	return 0;
}

2247
static int dispc_ovl_calc_scaling_34xx(unsigned long pclk, unsigned long lclk,
2248
		const struct videomode *vm,
2249
		u16 width, u16 height, u16 out_width, u16 out_height,
2250
		u32 fourcc, bool *five_taps,
2251
		int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
2252
		u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
2253 2254 2255
{
	int error;
	u16 in_width, in_height;
2256
	const int maxsinglelinewidth = dispc.feat->max_line_width;
2257 2258

	do {
2259 2260
		in_height = height / *decim_y;
		in_width = width / *decim_x;
2261
		*five_taps = in_height > out_height;
2262 2263 2264 2265 2266

		if (in_width > maxsinglelinewidth)
			if (in_height > out_height &&
						in_height < out_height * 2)
				*five_taps = false;
2267 2268
again:
		if (*five_taps)
2269
			*core_clk = calc_core_clk_five_taps(pclk, vm,
2270
						in_width, in_height, out_width,
2271
						out_height, fourcc);
2272
		else
2273
			*core_clk = dispc.feat->calc_core_clk(pclk, in_width,
2274 2275
					in_height, out_width, out_height,
					mem_to_mem);
2276

2277
		error = check_horiz_timing_omap3(pclk, lclk, vm,
2278 2279 2280 2281 2282 2283 2284
				pos_x, in_width, in_height, out_width,
				out_height, *five_taps);
		if (error && *five_taps) {
			*five_taps = false;
			goto again;
		}

2285 2286 2287
		error = (error || in_width > maxsinglelinewidth * 2 ||
			(in_width > maxsinglelinewidth && *five_taps) ||
			!*core_clk || *core_clk > dispc_core_clk_rate());
2288 2289 2290 2291 2292 2293 2294 2295 2296

		if (!error) {
			/* verify that we're inside the limits of scaler */
			if (in_width / 4 > out_width)
					error = 1;

			if (*five_taps) {
				if (in_height / 4 > out_height)
					error = 1;
2297
			} else {
2298 2299
				if (in_height / 2 > out_height)
					error = 1;
2300 2301
			}
		}
2302

2303 2304
		if (error)
			++*decim_y;
2305 2306
	} while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);

2307 2308 2309 2310 2311
	if (error) {
		DSSERR("failed to find scaling settings\n");
		return -EINVAL;
	}

2312
	if (check_horiz_timing_omap3(pclk, lclk, vm, pos_x, in_width,
2313
				in_height, out_width, out_height, *five_taps)) {
2314 2315
			DSSERR("horizontal timing too tight\n");
			return -EINVAL;
2316
	}
2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330

	if (in_width > (maxsinglelinewidth * 2)) {
		DSSERR("Cannot setup scaling");
		DSSERR("width exceeds maximum width possible");
		return -EINVAL;
	}

	if (in_width > maxsinglelinewidth && *five_taps) {
		DSSERR("cannot setup scaling with five taps");
		return -EINVAL;
	}
	return 0;
}

2331
static int dispc_ovl_calc_scaling_44xx(unsigned long pclk, unsigned long lclk,
2332
		const struct videomode *vm,
2333
		u16 width, u16 height, u16 out_width, u16 out_height,
2334
		u32 fourcc, bool *five_taps,
2335
		int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
2336
		u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
2337 2338 2339
{
	u16 in_width, in_width_max;
	int decim_x_min = *decim_x;
2340
	u16 in_height = height / *decim_y;
2341 2342
	const int maxsinglelinewidth = dispc.feat->max_line_width;
	const int maxdownscale = dispc.feat->max_downscale;
2343

2344 2345 2346
	if (mem_to_mem) {
		in_width_max = out_width * maxdownscale;
	} else {
2347 2348
		in_width_max = dispc_core_clk_rate() /
					DIV_ROUND_UP(pclk, out_width);
2349
	}
2350 2351 2352 2353 2354 2355 2356 2357

	*decim_x = DIV_ROUND_UP(width, in_width_max);

	*decim_x = *decim_x > decim_x_min ? *decim_x : decim_x_min;
	if (*decim_x > *x_predecim)
		return -EINVAL;

	do {
2358
		in_width = width / *decim_x;
2359 2360 2361 2362 2363 2364 2365 2366
	} while (*decim_x <= *x_predecim &&
			in_width > maxsinglelinewidth && ++*decim_x);

	if (in_width > maxsinglelinewidth) {
		DSSERR("Cannot scale width exceeds max line width");
		return -EINVAL;
	}

2367
	if (*decim_x > 4 && fourcc != DRM_FORMAT_NV12) {
2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385
		/*
		 * Let's disable all scaling that requires horizontal
		 * decimation with higher factor than 4, until we have
		 * better estimates of what we can and can not
		 * do. However, NV12 color format appears to work Ok
		 * with all decimation factors.
		 *
		 * When decimating horizontally by more that 4 the dss
		 * is not able to fetch the data in burst mode. When
		 * this happens it is hard to tell if there enough
		 * bandwidth. Despite what theory says this appears to
		 * be true also for 16-bit color formats.
		 */
		DSSERR("Not enough bandwidth, too much downscaling (x-decimation factor %d > 4)", *decim_x);

		return -EINVAL;
	}

2386
	*core_clk = dispc.feat->calc_core_clk(pclk, in_width, in_height,
2387
				out_width, out_height, mem_to_mem);
2388
	return 0;
T
Tomi Valkeinen 已提交
2389 2390
}

2391 2392 2393
#define DIV_FRAC(dividend, divisor) \
	((dividend) * 100 / (divisor) - ((dividend) / (divisor) * 100))

2394
static int dispc_ovl_calc_scaling(unsigned long pclk, unsigned long lclk,
2395
		enum omap_overlay_caps caps,
2396
		const struct videomode *vm,
2397
		u16 width, u16 height, u16 out_width, u16 out_height,
2398
		u32 fourcc, bool *five_taps,
2399
		int *x_predecim, int *y_predecim, u16 pos_x,
2400
		enum omap_dss_rotation_type rotation_type, bool mem_to_mem)
2401
{
2402
	const int maxdownscale = dispc.feat->max_downscale;
2403
	const int max_decim_limit = 16;
2404
	unsigned long core_clk = 0;
2405
	int decim_x, decim_y, ret;
2406

2407 2408 2409
	if (width == out_width && height == out_height)
		return 0;

2410
	if (!mem_to_mem && (pclk == 0 || vm->pixelclock == 0)) {
2411 2412 2413 2414
		DSSERR("cannot calculate scaling settings: pclk is zero\n");
		return -EINVAL;
	}

2415
	if ((caps & OMAP_DSS_OVL_CAP_SCALE) == 0)
2416
		return -EINVAL;
2417

2418
	if (mem_to_mem) {
2419 2420 2421 2422
		*x_predecim = *y_predecim = 1;
	} else {
		*x_predecim = max_decim_limit;
		*y_predecim = (rotation_type == OMAP_DSS_ROT_TILER &&
2423
				dispc_has_feature(FEAT_BURST_2D)) ?
2424 2425
				2 : max_decim_limit;
	}
2426 2427 2428 2429 2430

	decim_x = DIV_ROUND_UP(DIV_ROUND_UP(width, out_width), maxdownscale);
	decim_y = DIV_ROUND_UP(DIV_ROUND_UP(height, out_height), maxdownscale);

	if (decim_x > *x_predecim || out_width > width * 8)
2431 2432
		return -EINVAL;

2433
	if (decim_y > *y_predecim || out_height > height * 8)
2434 2435
		return -EINVAL;

2436
	ret = dispc.feat->calc_scaling(pclk, lclk, vm, width, height,
2437
		out_width, out_height, fourcc, five_taps,
2438 2439
		x_predecim, y_predecim, &decim_x, &decim_y, pos_x, &core_clk,
		mem_to_mem);
2440 2441
	if (ret)
		return ret;
2442

2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455
	DSSDBG("%dx%d -> %dx%d (%d.%02d x %d.%02d), decim %dx%d %dx%d (%d.%02d x %d.%02d), taps %d, req clk %lu, cur clk %lu\n",
		width, height,
		out_width, out_height,
		out_width / width, DIV_FRAC(out_width, width),
		out_height / height, DIV_FRAC(out_height, height),

		decim_x, decim_y,
		width / decim_x, height / decim_y,
		out_width / (width / decim_x), DIV_FRAC(out_width, width / decim_x),
		out_height / (height / decim_y), DIV_FRAC(out_height, height / decim_y),

		*five_taps ? 5 : 3,
		core_clk, dispc_core_clk_rate());
2456

2457
	if (!core_clk || core_clk > dispc_core_clk_rate()) {
2458
		DSSERR("failed to set up scaling, "
2459 2460 2461
			"required core clk rate = %lu Hz, "
			"current core clk rate = %lu Hz\n",
			core_clk, dispc_core_clk_rate());
2462 2463 2464
		return -EINVAL;
	}

2465 2466
	*x_predecim = decim_x;
	*y_predecim = decim_y;
2467 2468 2469
	return 0;
}

2470
static int dispc_ovl_setup_common(enum omap_plane_id plane,
2471 2472
		enum omap_overlay_caps caps, u32 paddr, u32 p_uv_addr,
		u16 screen_width, int pos_x, int pos_y, u16 width, u16 height,
2473
		u16 out_width, u16 out_height, u32 fourcc,
2474
		u8 rotation, u8 zorder, u8 pre_mult_alpha,
2475
		u8 global_alpha, enum omap_dss_rotation_type rotation_type,
2476
		bool replication, const struct videomode *vm,
2477
		bool mem_to_mem)
T
Tomi Valkeinen 已提交
2478
{
2479
	bool five_taps = true;
2480
	bool fieldmode = false;
2481
	int r, cconv = 0;
2482
	unsigned int offset0, offset1;
T
Tomi Valkeinen 已提交
2483 2484
	s32 row_inc;
	s32 pix_inc;
2485
	u16 frame_width, frame_height;
T
Tomi Valkeinen 已提交
2486
	unsigned int field_offset = 0;
2487 2488
	u16 in_height = height;
	u16 in_width = width;
2489
	int x_predecim = 1, y_predecim = 1;
2490
	bool ilace = !!(vm->flags & DISPLAY_FLAGS_INTERLACED);
2491 2492
	unsigned long pclk = dispc_plane_pclk_rate(plane);
	unsigned long lclk = dispc_plane_lclk_rate(plane);
2493

2494
	if (paddr == 0 && rotation_type != OMAP_DSS_ROT_TILER)
T
Tomi Valkeinen 已提交
2495 2496
		return -EINVAL;

2497
	if (format_is_yuv(fourcc) && (in_width & 1)) {
2498 2499
		DSSERR("input width %d is not even for YUV format\n", in_width);
		return -EINVAL;
2500 2501
	}

2502 2503
	out_width = out_width == 0 ? width : out_width;
	out_height = out_height == 0 ? height : out_height;
2504

2505
	if (ilace && height == out_height)
2506
		fieldmode = true;
T
Tomi Valkeinen 已提交
2507 2508 2509

	if (ilace) {
		if (fieldmode)
2510
			in_height /= 2;
2511
		pos_y /= 2;
2512
		out_height /= 2;
T
Tomi Valkeinen 已提交
2513 2514

		DSSDBG("adjusting for ilace: height %d, pos_y %d, "
2515 2516
			"out_height %d\n", in_height, pos_y,
			out_height);
T
Tomi Valkeinen 已提交
2517 2518
	}

2519
	if (!dispc_ovl_color_mode_supported(plane, fourcc))
2520 2521
		return -EINVAL;

2522
	r = dispc_ovl_calc_scaling(pclk, lclk, caps, vm, in_width,
2523
			in_height, out_width, out_height, fourcc,
2524
			&five_taps, &x_predecim, &y_predecim, pos_x,
2525
			rotation_type, mem_to_mem);
2526 2527
	if (r)
		return r;
T
Tomi Valkeinen 已提交
2528

2529 2530
	in_width = in_width / x_predecim;
	in_height = in_height / y_predecim;
2531

2532 2533 2534 2535
	if (x_predecim > 1 || y_predecim > 1)
		DSSDBG("predecimation %d x %x, new input size %d x %d\n",
			x_predecim, y_predecim, in_width, in_height);

2536
	if (format_is_yuv(fourcc) && (in_width & 1)) {
2537 2538 2539
		DSSDBG("predecimated input width is not even for YUV format\n");
		DSSDBG("adjusting input width %d -> %d\n",
			in_width, in_width & ~1);
2540

2541
		in_width &= ~1;
2542 2543
	}

2544
	if (format_is_yuv(fourcc))
2545
		cconv = 1;
T
Tomi Valkeinen 已提交
2546 2547 2548 2549 2550 2551 2552 2553 2554

	if (ilace && !fieldmode) {
		/*
		 * when downscaling the bottom field may have to start several
		 * source lines below the top field. Unfortunately ACCUI
		 * registers will only hold the fractional part of the offset
		 * so the integer part must be added to the base address of the
		 * bottom field.
		 */
2555
		if (!in_height || in_height == out_height)
T
Tomi Valkeinen 已提交
2556 2557
			field_offset = 0;
		else
2558
			field_offset = in_height / out_height / 2;
T
Tomi Valkeinen 已提交
2559 2560 2561 2562 2563 2564
	}

	/* Fields are independent but interleaved in memory. */
	if (fieldmode)
		field_offset = 1;

2565 2566 2567 2568 2569
	offset0 = 0;
	offset1 = 0;
	row_inc = 0;
	pix_inc = 0;

2570 2571 2572 2573 2574 2575 2576 2577
	if (plane == OMAP_DSS_WB) {
		frame_width = out_width;
		frame_height = out_height;
	} else {
		frame_width = in_width;
		frame_height = height;
	}

2578
	calc_offset(screen_width, frame_width,
2579
			fourcc, fieldmode, field_offset,
2580
			&offset0, &offset1, &row_inc, &pix_inc,
2581 2582
			x_predecim, y_predecim,
			rotation_type, rotation);
T
Tomi Valkeinen 已提交
2583 2584 2585 2586

	DSSDBG("offset0 %u, offset1 %u, row_inc %d, pix_inc %d\n",
			offset0, offset1, row_inc, pix_inc);

2587
	dispc_ovl_set_color_mode(plane, fourcc);
T
Tomi Valkeinen 已提交
2588

2589
	dispc_ovl_configure_burst_type(plane, rotation_type);
2590

2591 2592 2593
	if (dispc.feat->reverse_ilace_field_order)
		swap(offset0, offset1);

2594 2595
	dispc_ovl_set_ba0(plane, paddr + offset0);
	dispc_ovl_set_ba1(plane, paddr + offset1);
T
Tomi Valkeinen 已提交
2596

2597
	if (fourcc == DRM_FORMAT_NV12) {
2598 2599
		dispc_ovl_set_ba0_uv(plane, p_uv_addr + offset0);
		dispc_ovl_set_ba1_uv(plane, p_uv_addr + offset1);
2600 2601
	}

2602 2603 2604
	if (dispc.feat->last_pixel_inc_missing)
		row_inc += pix_inc - 1;

2605 2606
	dispc_ovl_set_row_inc(plane, row_inc);
	dispc_ovl_set_pix_inc(plane, pix_inc);
T
Tomi Valkeinen 已提交
2607

2608
	DSSDBG("%d,%d %dx%d -> %dx%d\n", pos_x, pos_y, in_width,
2609
			in_height, out_width, out_height);
T
Tomi Valkeinen 已提交
2610

2611
	dispc_ovl_set_pos(plane, caps, pos_x, pos_y);
T
Tomi Valkeinen 已提交
2612

2613
	dispc_ovl_set_input_size(plane, in_width, in_height);
T
Tomi Valkeinen 已提交
2614

2615
	if (caps & OMAP_DSS_OVL_CAP_SCALE) {
2616 2617
		dispc_ovl_set_scaling(plane, in_width, in_height, out_width,
				   out_height, ilace, five_taps, fieldmode,
2618
				   fourcc, rotation);
2619
		dispc_ovl_set_output_size(plane, out_width, out_height);
2620
		dispc_ovl_set_vid_color_conv(plane, cconv);
T
Tomi Valkeinen 已提交
2621 2622
	}

2623
	dispc_ovl_set_rotation_attrs(plane, rotation, rotation_type, fourcc);
T
Tomi Valkeinen 已提交
2624

2625 2626 2627
	dispc_ovl_set_zorder(plane, caps, zorder);
	dispc_ovl_set_pre_mult_alpha(plane, caps, pre_mult_alpha);
	dispc_ovl_setup_global_alpha(plane, caps, global_alpha);
T
Tomi Valkeinen 已提交
2628

2629
	dispc_ovl_enable_replication(plane, caps, replication);
2630

T
Tomi Valkeinen 已提交
2631 2632 2633
	return 0;
}

2634
static int dispc_ovl_setup(enum omap_plane_id plane,
2635
		const struct omap_overlay_info *oi,
2636 2637
		const struct videomode *vm, bool mem_to_mem,
		enum omap_channel channel)
2638 2639
{
	int r;
2640
	enum omap_overlay_caps caps = dispc.feat->overlay_caps[plane];
T
Tomi Valkeinen 已提交
2641
	const bool replication = true;
2642

2643
	DSSDBG("dispc_ovl_setup %d, pa %pad, pa_uv %pad, sw %d, %d,%d, %dx%d ->"
2644
		" %dx%d, cmode %x, rot %d, chan %d repl %d\n",
2645
		plane, &oi->paddr, &oi->p_uv_addr, oi->screen_width, oi->pos_x,
2646
		oi->pos_y, oi->width, oi->height, oi->out_width, oi->out_height,
2647
		oi->fourcc, oi->rotation, channel, replication);
2648

2649 2650
	dispc_ovl_set_channel_out(plane, channel);

2651
	r = dispc_ovl_setup_common(plane, caps, oi->paddr, oi->p_uv_addr,
2652
		oi->screen_width, oi->pos_x, oi->pos_y, oi->width, oi->height,
2653
		oi->out_width, oi->out_height, oi->fourcc, oi->rotation,
2654
		oi->zorder, oi->pre_mult_alpha, oi->global_alpha,
2655
		oi->rotation_type, replication, vm, mem_to_mem);
2656 2657 2658 2659

	return r;
}

2660
int dispc_wb_setup(const struct omap_dss_writeback_info *wi,
2661
		bool mem_to_mem, const struct videomode *vm)
2662 2663
{
	int r;
2664
	u32 l;
2665
	enum omap_plane_id plane = OMAP_DSS_WB;
2666 2667
	const int pos_x = 0, pos_y = 0;
	const u8 zorder = 0, global_alpha = 0;
T
Tomi Valkeinen 已提交
2668
	const bool replication = true;
2669
	bool truncation;
2670 2671
	int in_width = vm->hactive;
	int in_height = vm->vactive;
2672 2673 2674 2675
	enum omap_overlay_caps caps =
		OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA;

	DSSDBG("dispc_wb_setup, pa %x, pa_uv %x, %d,%d -> %dx%d, cmode %x, "
2676 2677
		"rot %d\n", wi->paddr, wi->p_uv_addr, in_width,
		in_height, wi->width, wi->height, wi->fourcc, wi->rotation);
2678 2679 2680

	r = dispc_ovl_setup_common(plane, caps, wi->paddr, wi->p_uv_addr,
		wi->buf_width, pos_x, pos_y, in_width, in_height, wi->width,
2681
		wi->height, wi->fourcc, wi->rotation, zorder,
2682
		wi->pre_mult_alpha, global_alpha, wi->rotation_type,
2683
		replication, vm, mem_to_mem);
2684

2685
	switch (wi->fourcc) {
2686 2687 2688 2689 2690 2691 2692 2693
	case DRM_FORMAT_RGB565:
	case DRM_FORMAT_RGB888:
	case DRM_FORMAT_ARGB4444:
	case DRM_FORMAT_RGBA4444:
	case DRM_FORMAT_RGBX4444:
	case DRM_FORMAT_ARGB1555:
	case DRM_FORMAT_XRGB1555:
	case DRM_FORMAT_XRGB4444:
2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704
		truncation = true;
		break;
	default:
		truncation = false;
		break;
	}

	/* setup extra DISPC_WB_ATTRIBUTES */
	l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
	l = FLD_MOD(l, truncation, 10, 10);	/* TRUNCATIONENABLE */
	l = FLD_MOD(l, mem_to_mem, 19, 19);	/* WRITEBACKMODE */
2705 2706
	if (mem_to_mem)
		l = FLD_MOD(l, 1, 26, 24);	/* CAPTUREMODE */
2707 2708
	else
		l = FLD_MOD(l, 0, 26, 24);	/* CAPTUREMODE */
2709
	dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
2710

2711 2712 2713 2714 2715 2716
	if (mem_to_mem) {
		/* WBDELAYCOUNT */
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), 0, 7, 0);
	} else {
		int wbdelay;

2717 2718
		wbdelay = min(vm->vfront_porch +
			      vm->vsync_len + vm->vback_porch, (u32)255);
2719 2720 2721 2722 2723

		/* WBDELAYCOUNT */
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), wbdelay, 7, 0);
	}

2724 2725 2726
	return r;
}

2727
static int dispc_ovl_enable(enum omap_plane_id plane, bool enable)
T
Tomi Valkeinen 已提交
2728
{
2729 2730
	DSSDBG("dispc_enable_plane %d, %d\n", plane, enable);

2731
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 0, 0);
2732 2733

	return 0;
T
Tomi Valkeinen 已提交
2734 2735
}

2736
static enum omap_dss_output_id dispc_mgr_get_supported_outputs(enum omap_channel channel)
2737
{
2738
	return dss_get_supported_outputs(dispc.dss, channel);
2739 2740
}

2741
static void dispc_lcd_enable_signal_polarity(bool act_high)
T
Tomi Valkeinen 已提交
2742
{
2743
	if (!dispc_has_feature(FEAT_LCDENABLEPOL))
2744 2745
		return;

T
Tomi Valkeinen 已提交
2746 2747 2748 2749 2750
	REG_FLD_MOD(DISPC_CONTROL, act_high ? 1 : 0, 29, 29);
}

void dispc_lcd_enable_signal(bool enable)
{
2751
	if (!dispc_has_feature(FEAT_LCDENABLESIGNAL))
2752 2753
		return;

T
Tomi Valkeinen 已提交
2754 2755 2756 2757 2758
	REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 28, 28);
}

void dispc_pck_free_enable(bool enable)
{
2759
	if (!dispc_has_feature(FEAT_PCKFREEENABLE))
2760 2761
		return;

T
Tomi Valkeinen 已提交
2762 2763 2764
	REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 27, 27);
}

2765
static void dispc_mgr_enable_fifohandcheck(enum omap_channel channel, bool enable)
T
Tomi Valkeinen 已提交
2766
{
2767
	mgr_fld_write(channel, DISPC_MGR_FLD_FIFOHANDCHECK, enable);
T
Tomi Valkeinen 已提交
2768 2769 2770
}


2771
static void dispc_mgr_set_lcd_type_tft(enum omap_channel channel)
T
Tomi Valkeinen 已提交
2772
{
2773
	mgr_fld_write(channel, DISPC_MGR_FLD_STNTFT, 1);
T
Tomi Valkeinen 已提交
2774 2775
}

2776
static void dispc_set_loadmode(enum omap_dss_load_mode mode)
T
Tomi Valkeinen 已提交
2777 2778 2779 2780 2781
{
	REG_FLD_MOD(DISPC_CONFIG, mode, 2, 1);
}


2782
static void dispc_mgr_set_default_color(enum omap_channel channel, u32 color)
T
Tomi Valkeinen 已提交
2783
{
2784
	dispc_write_reg(DISPC_DEFAULT_COLOR(channel), color);
T
Tomi Valkeinen 已提交
2785 2786
}

2787
static void dispc_mgr_set_trans_key(enum omap_channel ch,
T
Tomi Valkeinen 已提交
2788 2789 2790
		enum omap_dss_trans_key_type type,
		u32 trans_key)
{
2791
	mgr_fld_write(ch, DISPC_MGR_FLD_TCKSELECTION, type);
T
Tomi Valkeinen 已提交
2792

2793
	dispc_write_reg(DISPC_TRANS_COLOR(ch), trans_key);
T
Tomi Valkeinen 已提交
2794 2795
}

2796
static void dispc_mgr_enable_trans_key(enum omap_channel ch, bool enable)
T
Tomi Valkeinen 已提交
2797
{
2798
	mgr_fld_write(ch, DISPC_MGR_FLD_TCKENABLE, enable);
T
Tomi Valkeinen 已提交
2799
}
2800

2801 2802
static void dispc_mgr_enable_alpha_fixed_zorder(enum omap_channel ch,
		bool enable)
T
Tomi Valkeinen 已提交
2803
{
2804
	if (!dispc_has_feature(FEAT_ALPHA_FIXED_ZORDER))
T
Tomi Valkeinen 已提交
2805 2806 2807 2808
		return;

	if (ch == OMAP_DSS_CHANNEL_LCD)
		REG_FLD_MOD(DISPC_CONFIG, enable, 18, 18);
2809
	else if (ch == OMAP_DSS_CHANNEL_DIGIT)
T
Tomi Valkeinen 已提交
2810 2811
		REG_FLD_MOD(DISPC_CONFIG, enable, 19, 19);
}
2812

2813
static void dispc_mgr_setup(enum omap_channel channel,
2814
		const struct omap_overlay_manager_info *info)
2815 2816 2817 2818 2819 2820
{
	dispc_mgr_set_default_color(channel, info->default_color);
	dispc_mgr_set_trans_key(channel, info->trans_key_type, info->trans_key);
	dispc_mgr_enable_trans_key(channel, info->trans_enabled);
	dispc_mgr_enable_alpha_fixed_zorder(channel,
			info->partial_alpha_enabled);
2821
	if (dispc_has_feature(FEAT_CPR)) {
2822 2823 2824 2825
		dispc_mgr_enable_cpr(channel, info->cpr_enable);
		dispc_mgr_set_cpr_coef(channel, &info->cpr_coefs);
	}
}
T
Tomi Valkeinen 已提交
2826

2827
static void dispc_mgr_set_tft_data_lines(enum omap_channel channel, u8 data_lines)
T
Tomi Valkeinen 已提交
2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848
{
	int code;

	switch (data_lines) {
	case 12:
		code = 0;
		break;
	case 16:
		code = 1;
		break;
	case 18:
		code = 2;
		break;
	case 24:
		code = 3;
		break;
	default:
		BUG();
		return;
	}

2849
	mgr_fld_write(channel, DISPC_MGR_FLD_TFTDATALINES, code);
T
Tomi Valkeinen 已提交
2850 2851
}

2852
static void dispc_mgr_set_io_pad_mode(enum dss_io_pad_mode mode)
T
Tomi Valkeinen 已提交
2853 2854
{
	u32 l;
2855
	int gpout0, gpout1;
T
Tomi Valkeinen 已提交
2856 2857

	switch (mode) {
2858 2859 2860
	case DSS_IO_PAD_MODE_RESET:
		gpout0 = 0;
		gpout1 = 0;
T
Tomi Valkeinen 已提交
2861
		break;
2862 2863
	case DSS_IO_PAD_MODE_RFBI:
		gpout0 = 1;
T
Tomi Valkeinen 已提交
2864 2865
		gpout1 = 0;
		break;
2866 2867
	case DSS_IO_PAD_MODE_BYPASS:
		gpout0 = 1;
T
Tomi Valkeinen 已提交
2868 2869 2870 2871 2872 2873 2874
		gpout1 = 1;
		break;
	default:
		BUG();
		return;
	}

2875 2876 2877 2878 2879 2880
	l = dispc_read_reg(DISPC_CONTROL);
	l = FLD_MOD(l, gpout0, 15, 15);
	l = FLD_MOD(l, gpout1, 16, 16);
	dispc_write_reg(DISPC_CONTROL, l);
}

2881
static void dispc_mgr_enable_stallmode(enum omap_channel channel, bool enable)
2882
{
2883
	mgr_fld_write(channel, DISPC_MGR_FLD_STALLMODE, enable);
T
Tomi Valkeinen 已提交
2884 2885
}

2886
static void dispc_mgr_set_lcd_config(enum omap_channel channel,
2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902
		const struct dss_lcd_mgr_config *config)
{
	dispc_mgr_set_io_pad_mode(config->io_pad_mode);

	dispc_mgr_enable_stallmode(channel, config->stallmode);
	dispc_mgr_enable_fifohandcheck(channel, config->fifohandcheck);

	dispc_mgr_set_clock_div(channel, &config->clock_info);

	dispc_mgr_set_tft_data_lines(channel, config->video_port_width);

	dispc_lcd_enable_signal_polarity(config->lcden_sig_polarity);

	dispc_mgr_set_lcd_type_tft(channel);
}

2903 2904
static bool _dispc_mgr_size_ok(u16 width, u16 height)
{
2905 2906
	return width <= dispc.feat->mgr_width_max &&
		height <= dispc.feat->mgr_height_max;
2907 2908
}

2909
static bool _dispc_lcd_timings_ok(int hsync_len, int hfp, int hbp,
T
Tomi Valkeinen 已提交
2910 2911
		int vsw, int vfp, int vbp)
{
2912
	if (hsync_len < 1 || hsync_len > dispc.feat->sw_max ||
2913 2914 2915 2916 2917 2918
			hfp < 1 || hfp > dispc.feat->hp_max ||
			hbp < 1 || hbp > dispc.feat->hp_max ||
			vsw < 1 || vsw > dispc.feat->sw_max ||
			vfp < 0 || vfp > dispc.feat->vp_max ||
			vbp < 0 || vbp > dispc.feat->vp_max)
		return false;
T
Tomi Valkeinen 已提交
2919 2920 2921
	return true;
}

2922 2923 2924 2925
static bool _dispc_mgr_pclk_ok(enum omap_channel channel,
		unsigned long pclk)
{
	if (dss_mgr_is_lcd(channel))
2926
		return pclk <= dispc.feat->max_lcd_pclk;
2927
	else
2928
		return pclk <= dispc.feat->max_tv_pclk;
2929 2930
}

2931
bool dispc_mgr_timings_ok(enum omap_channel channel, const struct videomode *vm)
T
Tomi Valkeinen 已提交
2932
{
2933
	if (!_dispc_mgr_size_ok(vm->hactive, vm->vactive))
2934
		return false;
2935

2936
	if (!_dispc_mgr_pclk_ok(channel, vm->pixelclock))
2937
		return false;
2938 2939

	if (dss_mgr_is_lcd(channel)) {
2940
		/* TODO: OMAP4+ supports interlace for LCD outputs */
2941
		if (vm->flags & DISPLAY_FLAGS_INTERLACED)
2942
			return false;
2943

2944 2945 2946 2947
		if (!_dispc_lcd_timings_ok(vm->hsync_len,
				vm->hfront_porch, vm->hback_porch,
				vm->vsync_len, vm->vfront_porch,
				vm->vback_porch))
2948
			return false;
2949
	}
2950

2951
	return true;
T
Tomi Valkeinen 已提交
2952 2953
}

2954
static void _dispc_mgr_set_lcd_timings(enum omap_channel channel,
2955
				       const struct videomode *vm)
T
Tomi Valkeinen 已提交
2956
{
2957
	u32 timing_h, timing_v, l;
2958
	bool onoff, rf, ipc, vs, hs, de;
T
Tomi Valkeinen 已提交
2959

2960 2961 2962 2963 2964 2965
	timing_h = FLD_VAL(vm->hsync_len - 1, dispc.feat->sw_start, 0) |
		   FLD_VAL(vm->hfront_porch - 1, dispc.feat->fp_start, 8) |
		   FLD_VAL(vm->hback_porch - 1, dispc.feat->bp_start, 20);
	timing_v = FLD_VAL(vm->vsync_len - 1, dispc.feat->sw_start, 0) |
		   FLD_VAL(vm->vfront_porch, dispc.feat->fp_start, 8) |
		   FLD_VAL(vm->vback_porch, dispc.feat->bp_start, 20);
T
Tomi Valkeinen 已提交
2966

2967 2968
	dispc_write_reg(DISPC_TIMING_H(channel), timing_h);
	dispc_write_reg(DISPC_TIMING_V(channel), timing_v);
2969

2970
	if (vm->flags & DISPLAY_FLAGS_VSYNC_HIGH)
2971
		vs = false;
2972 2973
	else
		vs = true;
2974

2975
	if (vm->flags & DISPLAY_FLAGS_HSYNC_HIGH)
2976
		hs = false;
2977 2978
	else
		hs = true;
2979

2980
	if (vm->flags & DISPLAY_FLAGS_DE_HIGH)
2981
		de = false;
2982 2983
	else
		de = true;
2984

2985
	if (vm->flags & DISPLAY_FLAGS_PIXDATA_POSEDGE)
2986
		ipc = false;
2987
	else
2988 2989
		ipc = true;

2990 2991 2992
	/* always use the 'rf' setting */
	onoff = true;

2993
	if (vm->flags & DISPLAY_FLAGS_SYNC_POSEDGE)
2994
		rf = true;
2995 2996
	else
		rf = false;
2997

2998 2999
	l = FLD_VAL(onoff, 17, 17) |
		FLD_VAL(rf, 16, 16) |
3000
		FLD_VAL(de, 15, 15) |
3001
		FLD_VAL(ipc, 14, 14) |
3002 3003
		FLD_VAL(hs, 13, 13) |
		FLD_VAL(vs, 12, 12);
3004

3005 3006 3007 3008
	/* always set ALIGN bit when available */
	if (dispc.feat->supports_sync_align)
		l |= (1 << 18);

3009
	dispc_write_reg(DISPC_POL_FREQ(channel), l);
3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028

	if (dispc.syscon_pol) {
		const int shifts[] = {
			[OMAP_DSS_CHANNEL_LCD] = 0,
			[OMAP_DSS_CHANNEL_LCD2] = 1,
			[OMAP_DSS_CHANNEL_LCD3] = 2,
		};

		u32 mask, val;

		mask = (1 << 0) | (1 << 3) | (1 << 6);
		val = (rf << 0) | (ipc << 3) | (onoff << 6);

		mask <<= 16 + shifts[channel];
		val <<= 16 + shifts[channel];

		regmap_update_bits(dispc.syscon_pol, dispc.syscon_pol_offset,
			mask, val);
	}
T
Tomi Valkeinen 已提交
3029 3030
}

3031 3032 3033 3034 3035 3036 3037 3038 3039 3040
static int vm_flag_to_int(enum display_flags flags, enum display_flags high,
	enum display_flags low)
{
	if (flags & high)
		return 1;
	if (flags & low)
		return -1;
	return 0;
}

T
Tomi Valkeinen 已提交
3041
/* change name to mode? */
3042
static void dispc_mgr_set_timings(enum omap_channel channel,
3043
			   const struct videomode *vm)
T
Tomi Valkeinen 已提交
3044
{
3045
	unsigned int xtot, ytot;
T
Tomi Valkeinen 已提交
3046
	unsigned long ht, vt;
3047
	struct videomode t = *vm;
T
Tomi Valkeinen 已提交
3048

3049
	DSSDBG("channel %d xres %u yres %u\n", channel, t.hactive, t.vactive);
T
Tomi Valkeinen 已提交
3050

3051
	if (!dispc_mgr_timings_ok(channel, &t)) {
3052
		BUG();
3053 3054
		return;
	}
T
Tomi Valkeinen 已提交
3055

3056
	if (dss_mgr_is_lcd(channel)) {
3057
		_dispc_mgr_set_lcd_timings(channel, &t);
T
Tomi Valkeinen 已提交
3058

3059
		xtot = t.hactive + t.hfront_porch + t.hsync_len + t.hback_porch;
3060
		ytot = t.vactive + t.vfront_porch + t.vsync_len + t.vback_porch;
T
Tomi Valkeinen 已提交
3061

3062 3063
		ht = vm->pixelclock / xtot;
		vt = vm->pixelclock / xtot / ytot;
3064

3065
		DSSDBG("pck %lu\n", vm->pixelclock);
3066
		DSSDBG("hsync_len %d hfp %d hbp %d vsw %d vfp %d vbp %d\n",
3067
			t.hsync_len, t.hfront_porch, t.hback_porch,
3068
			t.vsync_len, t.vfront_porch, t.vback_porch);
3069
		DSSDBG("vsync_level %d hsync_level %d data_pclk_edge %d de_level %d sync_pclk_edge %d\n",
3070 3071 3072 3073 3074
			vm_flag_to_int(t.flags, DISPLAY_FLAGS_VSYNC_HIGH, DISPLAY_FLAGS_VSYNC_LOW),
			vm_flag_to_int(t.flags, DISPLAY_FLAGS_HSYNC_HIGH, DISPLAY_FLAGS_HSYNC_LOW),
			vm_flag_to_int(t.flags, DISPLAY_FLAGS_PIXDATA_POSEDGE, DISPLAY_FLAGS_PIXDATA_NEGEDGE),
			vm_flag_to_int(t.flags, DISPLAY_FLAGS_DE_HIGH, DISPLAY_FLAGS_DE_LOW),
			vm_flag_to_int(t.flags, DISPLAY_FLAGS_SYNC_POSEDGE, DISPLAY_FLAGS_SYNC_NEGEDGE));
T
Tomi Valkeinen 已提交
3075

3076
		DSSDBG("hsync %luHz, vsync %luHz\n", ht, vt);
3077
	} else {
3078
		if (t.flags & DISPLAY_FLAGS_INTERLACED)
3079
			t.vactive /= 2;
3080 3081

		if (dispc.feat->supports_double_pixel)
3082 3083 3084
			REG_FLD_MOD(DISPC_CONTROL,
				    !!(t.flags & DISPLAY_FLAGS_DOUBLECLK),
				    19, 17);
3085
	}
3086

3087
	dispc_mgr_set_size(channel, t.hactive, t.vactive);
T
Tomi Valkeinen 已提交
3088 3089
}

3090
static void dispc_mgr_set_lcd_divisor(enum omap_channel channel, u16 lck_div,
3091
		u16 pck_div)
T
Tomi Valkeinen 已提交
3092 3093
{
	BUG_ON(lck_div < 1);
3094
	BUG_ON(pck_div < 1);
T
Tomi Valkeinen 已提交
3095

3096
	dispc_write_reg(DISPC_DIVISORo(channel),
T
Tomi Valkeinen 已提交
3097
			FLD_VAL(lck_div, 23, 16) | FLD_VAL(pck_div, 7, 0));
3098

3099
	if (!dispc_has_feature(FEAT_CORE_CLK_DIV) &&
3100 3101
			channel == OMAP_DSS_CHANNEL_LCD)
		dispc.core_clk_rate = dispc_fclk_rate() / lck_div;
T
Tomi Valkeinen 已提交
3102 3103
}

3104
static void dispc_mgr_get_lcd_divisor(enum omap_channel channel, int *lck_div,
3105
		int *pck_div)
T
Tomi Valkeinen 已提交
3106 3107
{
	u32 l;
3108
	l = dispc_read_reg(DISPC_DIVISORo(channel));
T
Tomi Valkeinen 已提交
3109 3110 3111 3112
	*lck_div = FLD_GET(l, 23, 16);
	*pck_div = FLD_GET(l, 7, 0);
}

3113
static unsigned long dispc_fclk_rate(void)
T
Tomi Valkeinen 已提交
3114
{
3115 3116
	unsigned long r;
	enum dss_clk_source src;
T
Tomi Valkeinen 已提交
3117

3118
	src = dss_get_dispc_clk_source(dispc.dss);
3119 3120

	if (src == DSS_CLK_SRC_FCK) {
3121
		r = dss_get_dispc_clk_rate(dispc.dss);
3122 3123
	} else {
		struct dss_pll *pll;
3124
		unsigned int clkout_idx;
3125

3126 3127
		pll = dss_pll_find_by_src(src);
		clkout_idx = dss_pll_get_clkout_idx_for_src(src);
3128

3129
		r = pll->cinfo.clkout[clkout_idx];
3130 3131
	}

T
Tomi Valkeinen 已提交
3132 3133 3134
	return r;
}

3135
static unsigned long dispc_mgr_lclk_rate(enum omap_channel channel)
T
Tomi Valkeinen 已提交
3136 3137 3138
{
	int lcd;
	unsigned long r;
3139
	enum dss_clk_source src;
T
Tomi Valkeinen 已提交
3140

3141 3142 3143
	/* for TV, LCLK rate is the FCLK rate */
	if (!dss_mgr_is_lcd(channel))
		return dispc_fclk_rate();
T
Tomi Valkeinen 已提交
3144

3145
	src = dss_get_lcd_clk_source(dispc.dss, channel);
3146

3147
	if (src == DSS_CLK_SRC_FCK) {
3148
		r = dss_get_dispc_clk_rate(dispc.dss);
3149 3150
	} else {
		struct dss_pll *pll;
3151
		unsigned int clkout_idx;
3152

3153 3154
		pll = dss_pll_find_by_src(src);
		clkout_idx = dss_pll_get_clkout_idx_for_src(src);
T
Tomi Valkeinen 已提交
3155

3156
		r = pll->cinfo.clkout[clkout_idx];
3157
	}
3158 3159 3160 3161

	lcd = REG_GET(DISPC_DIVISORo(channel), 23, 16);

	return r / lcd;
T
Tomi Valkeinen 已提交
3162 3163
}

3164
static unsigned long dispc_mgr_pclk_rate(enum omap_channel channel)
T
Tomi Valkeinen 已提交
3165 3166 3167
{
	unsigned long r;

3168
	if (dss_mgr_is_lcd(channel)) {
3169 3170
		int pcd;
		u32 l;
T
Tomi Valkeinen 已提交
3171

3172
		l = dispc_read_reg(DISPC_DIVISORo(channel));
T
Tomi Valkeinen 已提交
3173

3174
		pcd = FLD_GET(l, 7, 0);
T
Tomi Valkeinen 已提交
3175

3176 3177 3178 3179
		r = dispc_mgr_lclk_rate(channel);

		return r / pcd;
	} else {
3180
		return dispc.tv_pclk_rate;
3181
	}
T
Tomi Valkeinen 已提交
3182 3183
}

3184 3185 3186 3187 3188
void dispc_set_tv_pclk(unsigned long pclk)
{
	dispc.tv_pclk_rate = pclk;
}

3189
static unsigned long dispc_core_clk_rate(void)
3190
{
3191
	return dispc.core_clk_rate;
3192 3193
}

3194
static unsigned long dispc_plane_pclk_rate(enum omap_plane_id plane)
3195
{
3196 3197 3198 3199 3200 3201
	enum omap_channel channel;

	if (plane == OMAP_DSS_WB)
		return 0;

	channel = dispc_ovl_get_channel_out(plane);
3202 3203 3204 3205

	return dispc_mgr_pclk_rate(channel);
}

3206
static unsigned long dispc_plane_lclk_rate(enum omap_plane_id plane)
3207
{
3208 3209 3210 3211 3212 3213
	enum omap_channel channel;

	if (plane == OMAP_DSS_WB)
		return 0;

	channel	= dispc_ovl_get_channel_out(plane);
3214

3215
	return dispc_mgr_lclk_rate(channel);
3216
}
3217

3218
static void dispc_dump_clocks_channel(struct seq_file *s, enum omap_channel channel)
T
Tomi Valkeinen 已提交
3219 3220
{
	int lcd, pcd;
3221
	enum dss_clk_source lcd_clk_src;
3222 3223 3224

	seq_printf(s, "- %s -\n", mgr_desc[channel].name);

3225
	lcd_clk_src = dss_get_lcd_clk_source(dispc.dss, channel);
3226

3227
	seq_printf(s, "%s clk source = %s\n", mgr_desc[channel].name,
3228
		dss_get_clk_source_name(lcd_clk_src));
3229 3230 3231 3232 3233 3234 3235 3236 3237 3238 3239 3240

	dispc_mgr_get_lcd_divisor(channel, &lcd, &pcd);

	seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
		dispc_mgr_lclk_rate(channel), lcd);
	seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
		dispc_mgr_pclk_rate(channel), pcd);
}

void dispc_dump_clocks(struct seq_file *s)
{
	int lcd;
3241
	u32 l;
3242
	enum dss_clk_source dispc_clk_src = dss_get_dispc_clk_source(dispc.dss);
T
Tomi Valkeinen 已提交
3243

3244 3245
	if (dispc_runtime_get())
		return;
T
Tomi Valkeinen 已提交
3246 3247 3248

	seq_printf(s, "- DISPC -\n");

3249
	seq_printf(s, "dispc fclk source = %s\n",
3250
			dss_get_clk_source_name(dispc_clk_src));
T
Tomi Valkeinen 已提交
3251 3252

	seq_printf(s, "fck\t\t%-16lu\n", dispc_fclk_rate());
3253

3254
	if (dispc_has_feature(FEAT_CORE_CLK_DIV)) {
3255 3256 3257 3258 3259 3260 3261
		seq_printf(s, "- DISPC-CORE-CLK -\n");
		l = dispc_read_reg(DISPC_DIVISOR);
		lcd = FLD_GET(l, 23, 16);

		seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
				(dispc_fclk_rate()/lcd), lcd);
	}
3262

3263
	dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD);
3264

3265
	if (dispc_has_feature(FEAT_MGR_LCD2))
3266
		dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD2);
3267
	if (dispc_has_feature(FEAT_MGR_LCD3))
3268
		dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD3);
3269 3270

	dispc_runtime_put();
T
Tomi Valkeinen 已提交
3271 3272
}

3273
static int dispc_dump_regs(struct seq_file *s, void *p)
T
Tomi Valkeinen 已提交
3274
{
3275 3276 3277 3278 3279
	int i, j;
	const char *mgr_names[] = {
		[OMAP_DSS_CHANNEL_LCD]		= "LCD",
		[OMAP_DSS_CHANNEL_DIGIT]	= "TV",
		[OMAP_DSS_CHANNEL_LCD2]		= "LCD2",
3280
		[OMAP_DSS_CHANNEL_LCD3]		= "LCD3",
3281 3282 3283 3284 3285
	};
	const char *ovl_names[] = {
		[OMAP_DSS_GFX]		= "GFX",
		[OMAP_DSS_VIDEO1]	= "VID1",
		[OMAP_DSS_VIDEO2]	= "VID2",
3286
		[OMAP_DSS_VIDEO3]	= "VID3",
T
Tomi Valkeinen 已提交
3287
		[OMAP_DSS_WB]		= "WB",
3288 3289 3290
	};
	const char **p_names;

3291
#define DUMPREG(r) seq_printf(s, "%-50s %08x\n", #r, dispc_read_reg(r))
T
Tomi Valkeinen 已提交
3292

3293
	if (dispc_runtime_get())
3294
		return 0;
T
Tomi Valkeinen 已提交
3295

3296
	/* DISPC common registers */
T
Tomi Valkeinen 已提交
3297 3298 3299 3300 3301 3302 3303 3304 3305 3306
	DUMPREG(DISPC_REVISION);
	DUMPREG(DISPC_SYSCONFIG);
	DUMPREG(DISPC_SYSSTATUS);
	DUMPREG(DISPC_IRQSTATUS);
	DUMPREG(DISPC_IRQENABLE);
	DUMPREG(DISPC_CONTROL);
	DUMPREG(DISPC_CONFIG);
	DUMPREG(DISPC_CAPABLE);
	DUMPREG(DISPC_LINE_STATUS);
	DUMPREG(DISPC_LINE_NUMBER);
3307 3308
	if (dispc_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
			dispc_has_feature(FEAT_ALPHA_FREE_ZORDER))
3309
		DUMPREG(DISPC_GLOBAL_ALPHA);
3310
	if (dispc_has_feature(FEAT_MGR_LCD2)) {
3311 3312
		DUMPREG(DISPC_CONTROL2);
		DUMPREG(DISPC_CONFIG2);
3313
	}
3314
	if (dispc_has_feature(FEAT_MGR_LCD3)) {
3315 3316 3317
		DUMPREG(DISPC_CONTROL3);
		DUMPREG(DISPC_CONFIG3);
	}
3318
	if (dispc_has_feature(FEAT_MFLAG))
T
Tomi Valkeinen 已提交
3319
		DUMPREG(DISPC_GLOBAL_MFLAG_ATTRIBUTE);
3320 3321 3322 3323

#undef DUMPREG

#define DISPC_REG(i, name) name(i)
3324
#define DUMPREG(i, r) seq_printf(s, "%s(%s)%*s %08x\n", #r, p_names[i], \
T
Tomi Valkeinen 已提交
3325
	(int)(48 - strlen(#r) - strlen(p_names[i])), " ", \
3326 3327
	dispc_read_reg(DISPC_REG(i, r)))

3328
	p_names = mgr_names;
3329

3330
	/* DISPC channel specific registers */
3331
	for (i = 0; i < dispc_get_num_mgrs(); i++) {
3332 3333 3334
		DUMPREG(i, DISPC_DEFAULT_COLOR);
		DUMPREG(i, DISPC_TRANS_COLOR);
		DUMPREG(i, DISPC_SIZE_MGR);
T
Tomi Valkeinen 已提交
3335

3336 3337
		if (i == OMAP_DSS_CHANNEL_DIGIT)
			continue;
3338

3339 3340 3341 3342
		DUMPREG(i, DISPC_TIMING_H);
		DUMPREG(i, DISPC_TIMING_V);
		DUMPREG(i, DISPC_POL_FREQ);
		DUMPREG(i, DISPC_DIVISORo);
3343

3344 3345 3346
		DUMPREG(i, DISPC_DATA_CYCLE1);
		DUMPREG(i, DISPC_DATA_CYCLE2);
		DUMPREG(i, DISPC_DATA_CYCLE3);
3347

3348
		if (dispc_has_feature(FEAT_CPR)) {
3349 3350 3351
			DUMPREG(i, DISPC_CPR_COEF_R);
			DUMPREG(i, DISPC_CPR_COEF_G);
			DUMPREG(i, DISPC_CPR_COEF_B);
3352
		}
3353
	}
T
Tomi Valkeinen 已提交
3354

3355 3356
	p_names = ovl_names;

3357
	for (i = 0; i < dispc_get_num_ovls(); i++) {
3358 3359 3360 3361 3362 3363 3364 3365 3366
		DUMPREG(i, DISPC_OVL_BA0);
		DUMPREG(i, DISPC_OVL_BA1);
		DUMPREG(i, DISPC_OVL_POSITION);
		DUMPREG(i, DISPC_OVL_SIZE);
		DUMPREG(i, DISPC_OVL_ATTRIBUTES);
		DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD);
		DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS);
		DUMPREG(i, DISPC_OVL_ROW_INC);
		DUMPREG(i, DISPC_OVL_PIXEL_INC);
3367

3368
		if (dispc_has_feature(FEAT_PRELOAD))
3369
			DUMPREG(i, DISPC_OVL_PRELOAD);
3370
		if (dispc_has_feature(FEAT_MFLAG))
3371
			DUMPREG(i, DISPC_OVL_MFLAG_THRESHOLD);
3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382

		if (i == OMAP_DSS_GFX) {
			DUMPREG(i, DISPC_OVL_WINDOW_SKIP);
			DUMPREG(i, DISPC_OVL_TABLE_BA);
			continue;
		}

		DUMPREG(i, DISPC_OVL_FIR);
		DUMPREG(i, DISPC_OVL_PICTURE_SIZE);
		DUMPREG(i, DISPC_OVL_ACCU0);
		DUMPREG(i, DISPC_OVL_ACCU1);
3383
		if (dispc_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
3384 3385 3386 3387 3388 3389
			DUMPREG(i, DISPC_OVL_BA0_UV);
			DUMPREG(i, DISPC_OVL_BA1_UV);
			DUMPREG(i, DISPC_OVL_FIR2);
			DUMPREG(i, DISPC_OVL_ACCU2_0);
			DUMPREG(i, DISPC_OVL_ACCU2_1);
		}
3390
		if (dispc_has_feature(FEAT_ATTR2))
3391
			DUMPREG(i, DISPC_OVL_ATTRIBUTES2);
3392
	}
3393

T
Tomi Valkeinen 已提交
3394
	if (dispc.feat->has_writeback) {
T
Tomi Valkeinen 已提交
3395 3396 3397 3398 3399 3400 3401 3402 3403 3404
		i = OMAP_DSS_WB;
		DUMPREG(i, DISPC_OVL_BA0);
		DUMPREG(i, DISPC_OVL_BA1);
		DUMPREG(i, DISPC_OVL_SIZE);
		DUMPREG(i, DISPC_OVL_ATTRIBUTES);
		DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD);
		DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS);
		DUMPREG(i, DISPC_OVL_ROW_INC);
		DUMPREG(i, DISPC_OVL_PIXEL_INC);

3405
		if (dispc_has_feature(FEAT_MFLAG))
T
Tomi Valkeinen 已提交
3406 3407 3408 3409 3410 3411
			DUMPREG(i, DISPC_OVL_MFLAG_THRESHOLD);

		DUMPREG(i, DISPC_OVL_FIR);
		DUMPREG(i, DISPC_OVL_PICTURE_SIZE);
		DUMPREG(i, DISPC_OVL_ACCU0);
		DUMPREG(i, DISPC_OVL_ACCU1);
3412
		if (dispc_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
T
Tomi Valkeinen 已提交
3413 3414 3415 3416 3417 3418
			DUMPREG(i, DISPC_OVL_BA0_UV);
			DUMPREG(i, DISPC_OVL_BA1_UV);
			DUMPREG(i, DISPC_OVL_FIR2);
			DUMPREG(i, DISPC_OVL_ACCU2_0);
			DUMPREG(i, DISPC_OVL_ACCU2_1);
		}
3419
		if (dispc_has_feature(FEAT_ATTR2))
T
Tomi Valkeinen 已提交
3420 3421 3422
			DUMPREG(i, DISPC_OVL_ATTRIBUTES2);
	}

3423 3424 3425 3426 3427
#undef DISPC_REG
#undef DUMPREG

#define DISPC_REG(plane, name, i) name(plane, i)
#define DUMPREG(plane, name, i) \
3428
	seq_printf(s, "%s_%d(%s)%*s %08x\n", #name, i, p_names[plane], \
T
Tomi Valkeinen 已提交
3429
	(int)(46 - strlen(#name) - strlen(p_names[plane])), " ", \
3430 3431
	dispc_read_reg(DISPC_REG(plane, name, i)))

3432
	/* Video pipeline coefficient registers */
3433

3434
	/* start from OMAP_DSS_VIDEO1 */
3435
	for (i = 1; i < dispc_get_num_ovls(); i++) {
3436 3437
		for (j = 0; j < 8; j++)
			DUMPREG(i, DISPC_OVL_FIR_COEF_H, j);
3438

3439 3440
		for (j = 0; j < 8; j++)
			DUMPREG(i, DISPC_OVL_FIR_COEF_HV, j);
3441

3442 3443
		for (j = 0; j < 5; j++)
			DUMPREG(i, DISPC_OVL_CONV_COEF, j);
3444

3445
		if (dispc_has_feature(FEAT_FIR_COEF_V)) {
3446 3447 3448 3449
			for (j = 0; j < 8; j++)
				DUMPREG(i, DISPC_OVL_FIR_COEF_V, j);
		}

3450
		if (dispc_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
3451 3452 3453 3454 3455 3456 3457 3458 3459
			for (j = 0; j < 8; j++)
				DUMPREG(i, DISPC_OVL_FIR_COEF_H2, j);

			for (j = 0; j < 8; j++)
				DUMPREG(i, DISPC_OVL_FIR_COEF_HV2, j);

			for (j = 0; j < 8; j++)
				DUMPREG(i, DISPC_OVL_FIR_COEF_V2, j);
		}
3460
	}
T
Tomi Valkeinen 已提交
3461

3462
	dispc_runtime_put();
3463 3464

#undef DISPC_REG
T
Tomi Valkeinen 已提交
3465
#undef DUMPREG
3466 3467

	return 0;
T
Tomi Valkeinen 已提交
3468 3469 3470 3471 3472 3473 3474 3475
}

/* calculate clock rates using dividers in cinfo */
int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
		struct dispc_clock_info *cinfo)
{
	if (cinfo->lck_div > 255 || cinfo->lck_div == 0)
		return -EINVAL;
3476
	if (cinfo->pck_div < 1 || cinfo->pck_div > 255)
T
Tomi Valkeinen 已提交
3477 3478 3479 3480
		return -EINVAL;

	cinfo->lck = dispc_fclk_rate / cinfo->lck_div;
	cinfo->pck = cinfo->lck / cinfo->pck_div;
3481

T
Tomi Valkeinen 已提交
3482 3483 3484
	return 0;
}

3485
bool dispc_div_calc(unsigned long dispc_freq,
3486 3487 3488 3489 3490 3491 3492 3493
		unsigned long pck_min, unsigned long pck_max,
		dispc_div_calc_func func, void *data)
{
	int lckd, lckd_start, lckd_stop;
	int pckd, pckd_start, pckd_stop;
	unsigned long pck, lck;
	unsigned long lck_max;
	unsigned long pckd_hw_min, pckd_hw_max;
3494
	unsigned int min_fck_per_pck;
3495
	unsigned long fck;
T
Tomi Valkeinen 已提交
3496

3497 3498 3499 3500 3501
#ifdef CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK
	min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
#else
	min_fck_per_pck = 0;
#endif
T
Tomi Valkeinen 已提交
3502

3503 3504
	pckd_hw_min = dispc.feat->min_pcd;
	pckd_hw_max = 255;
T
Tomi Valkeinen 已提交
3505

3506
	lck_max = dss_get_max_fck_rate(dispc.dss);
T
Tomi Valkeinen 已提交
3507

3508 3509
	pck_min = pck_min ? pck_min : 1;
	pck_max = pck_max ? pck_max : ULONG_MAX;
T
Tomi Valkeinen 已提交
3510

3511 3512
	lckd_start = max(DIV_ROUND_UP(dispc_freq, lck_max), 1ul);
	lckd_stop = min(dispc_freq / pck_min, 255ul);
T
Tomi Valkeinen 已提交
3513

3514
	for (lckd = lckd_start; lckd <= lckd_stop; ++lckd) {
3515
		lck = dispc_freq / lckd;
T
Tomi Valkeinen 已提交
3516

3517 3518
		pckd_start = max(DIV_ROUND_UP(lck, pck_max), pckd_hw_min);
		pckd_stop = min(lck / pck_min, pckd_hw_max);
T
Tomi Valkeinen 已提交
3519

3520 3521
		for (pckd = pckd_start; pckd <= pckd_stop; ++pckd) {
			pck = lck / pckd;
T
Tomi Valkeinen 已提交
3522

3523 3524 3525 3526 3527 3528
			/*
			 * For OMAP2/3 the DISPC fclk is the same as LCD's logic
			 * clock, which means we're configuring DISPC fclk here
			 * also. Thus we need to use the calculated lck. For
			 * OMAP4+ the DISPC fclk is a separate clock.
			 */
3529
			if (dispc_has_feature(FEAT_CORE_CLK_DIV))
3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542
				fck = dispc_core_clk_rate();
			else
				fck = lck;

			if (fck < pck * min_fck_per_pck)
				continue;

			if (func(lckd, pckd, lck, pck, data))
				return true;
		}
	}

	return false;
T
Tomi Valkeinen 已提交
3543 3544
}

3545
void dispc_mgr_set_clock_div(enum omap_channel channel,
3546
		const struct dispc_clock_info *cinfo)
T
Tomi Valkeinen 已提交
3547 3548 3549 3550
{
	DSSDBG("lck = %lu (%u)\n", cinfo->lck, cinfo->lck_div);
	DSSDBG("pck = %lu (%u)\n", cinfo->pck, cinfo->pck_div);

3551
	dispc_mgr_set_lcd_divisor(channel, cinfo->lck_div, cinfo->pck_div);
T
Tomi Valkeinen 已提交
3552 3553
}

3554
int dispc_mgr_get_clock_div(enum omap_channel channel,
3555
		struct dispc_clock_info *cinfo)
T
Tomi Valkeinen 已提交
3556 3557 3558 3559 3560
{
	unsigned long fck;

	fck = dispc_fclk_rate();

3561 3562
	cinfo->lck_div = REG_GET(DISPC_DIVISORo(channel), 23, 16);
	cinfo->pck_div = REG_GET(DISPC_DIVISORo(channel), 7, 0);
T
Tomi Valkeinen 已提交
3563 3564 3565 3566 3567 3568 3569

	cinfo->lck = fck / cinfo->lck_div;
	cinfo->pck = cinfo->lck / cinfo->pck_div;

	return 0;
}

3570
static u32 dispc_read_irqstatus(void)
3571 3572 3573 3574
{
	return dispc_read_reg(DISPC_IRQSTATUS);
}

3575
static void dispc_clear_irqstatus(u32 mask)
3576 3577 3578 3579
{
	dispc_write_reg(DISPC_IRQSTATUS, mask);
}

3580
static void dispc_write_irqenable(u32 mask)
3581 3582 3583 3584 3585 3586 3587
{
	u32 old_mask = dispc_read_reg(DISPC_IRQENABLE);

	/* clear the irqstatus for newly enabled irqs */
	dispc_clear_irqstatus((mask ^ old_mask) & mask);

	dispc_write_reg(DISPC_IRQENABLE, mask);
3588 3589 3590

	/* flush posted write */
	dispc_read_reg(DISPC_IRQENABLE);
3591 3592
}

T
Tomi Valkeinen 已提交
3593 3594 3595 3596 3597 3598 3599 3600 3601 3602
void dispc_enable_sidle(void)
{
	REG_FLD_MOD(DISPC_SYSCONFIG, 2, 4, 3);	/* SIDLEMODE: smart idle */
}

void dispc_disable_sidle(void)
{
	REG_FLD_MOD(DISPC_SYSCONFIG, 1, 4, 3);	/* SIDLEMODE: no idle */
}

3603
static u32 dispc_mgr_gamma_size(enum omap_channel channel)
3604 3605 3606 3607 3608 3609 3610 3611 3612 3613 3614 3615 3616 3617 3618 3619 3620 3621 3622 3623 3624 3625 3626 3627 3628 3629 3630 3631 3632 3633 3634 3635 3636 3637 3638 3639 3640 3641 3642 3643
{
	const struct dispc_gamma_desc *gdesc = &mgr_desc[channel].gamma;

	if (!dispc.feat->has_gamma_table)
		return 0;

	return gdesc->len;
}

static void dispc_mgr_write_gamma_table(enum omap_channel channel)
{
	const struct dispc_gamma_desc *gdesc = &mgr_desc[channel].gamma;
	u32 *table = dispc.gamma_table[channel];
	unsigned int i;

	DSSDBG("%s: channel %d\n", __func__, channel);

	for (i = 0; i < gdesc->len; ++i) {
		u32 v = table[i];

		if (gdesc->has_index)
			v |= i << 24;
		else if (i == 0)
			v |= 1 << 31;

		dispc_write_reg(gdesc->reg, v);
	}
}

static void dispc_restore_gamma_tables(void)
{
	DSSDBG("%s()\n", __func__);

	if (!dispc.feat->has_gamma_table)
		return;

	dispc_mgr_write_gamma_table(OMAP_DSS_CHANNEL_LCD);

	dispc_mgr_write_gamma_table(OMAP_DSS_CHANNEL_DIGIT);

3644
	if (dispc_has_feature(FEAT_MGR_LCD2))
3645 3646
		dispc_mgr_write_gamma_table(OMAP_DSS_CHANNEL_LCD2);

3647
	if (dispc_has_feature(FEAT_MGR_LCD3))
3648 3649 3650 3651 3652 3653 3654 3655
		dispc_mgr_write_gamma_table(OMAP_DSS_CHANNEL_LCD3);
}

static const struct drm_color_lut dispc_mgr_gamma_default_lut[] = {
	{ .red = 0, .green = 0, .blue = 0, },
	{ .red = U16_MAX, .green = U16_MAX, .blue = U16_MAX, },
};

3656
static void dispc_mgr_set_gamma(enum omap_channel channel,
3657 3658 3659 3660 3661 3662 3663 3664 3665 3666 3667 3668 3669 3670 3671 3672 3673 3674 3675 3676 3677 3678 3679 3680 3681 3682 3683 3684 3685 3686 3687 3688 3689 3690 3691 3692 3693 3694 3695 3696 3697 3698 3699 3700 3701 3702 3703 3704 3705 3706 3707 3708 3709 3710 3711 3712 3713 3714
			 const struct drm_color_lut *lut,
			 unsigned int length)
{
	const struct dispc_gamma_desc *gdesc = &mgr_desc[channel].gamma;
	u32 *table = dispc.gamma_table[channel];
	uint i;

	DSSDBG("%s: channel %d, lut len %u, hw len %u\n", __func__,
	       channel, length, gdesc->len);

	if (!dispc.feat->has_gamma_table)
		return;

	if (lut == NULL || length < 2) {
		lut = dispc_mgr_gamma_default_lut;
		length = ARRAY_SIZE(dispc_mgr_gamma_default_lut);
	}

	for (i = 0; i < length - 1; ++i) {
		uint first = i * (gdesc->len - 1) / (length - 1);
		uint last = (i + 1) * (gdesc->len - 1) / (length - 1);
		uint w = last - first;
		u16 r, g, b;
		uint j;

		if (w == 0)
			continue;

		for (j = 0; j <= w; j++) {
			r = (lut[i].red * (w - j) + lut[i+1].red * j) / w;
			g = (lut[i].green * (w - j) + lut[i+1].green * j) / w;
			b = (lut[i].blue * (w - j) + lut[i+1].blue * j) / w;

			r >>= 16 - gdesc->bits;
			g >>= 16 - gdesc->bits;
			b >>= 16 - gdesc->bits;

			table[first + j] = (r << (gdesc->bits * 2)) |
				(g << gdesc->bits) | b;
		}
	}

	if (dispc.is_enabled)
		dispc_mgr_write_gamma_table(channel);
}

static int dispc_init_gamma_tables(void)
{
	int channel;

	if (!dispc.feat->has_gamma_table)
		return 0;

	for (channel = 0; channel < ARRAY_SIZE(dispc.gamma_table); channel++) {
		const struct dispc_gamma_desc *gdesc = &mgr_desc[channel].gamma;
		u32 *gt;

		if (channel == OMAP_DSS_CHANNEL_LCD2 &&
3715
		    !dispc_has_feature(FEAT_MGR_LCD2))
3716 3717 3718
			continue;

		if (channel == OMAP_DSS_CHANNEL_LCD3 &&
3719
		    !dispc_has_feature(FEAT_MGR_LCD3))
3720 3721 3722 3723 3724 3725 3726 3727 3728 3729 3730 3731 3732 3733
			continue;

		gt = devm_kmalloc_array(&dispc.pdev->dev, gdesc->len,
					   sizeof(u32), GFP_KERNEL);
		if (!gt)
			return -ENOMEM;

		dispc.gamma_table[channel] = gt;

		dispc_mgr_set_gamma(channel, NULL, 0);
	}
	return 0;
}

T
Tomi Valkeinen 已提交
3734 3735 3736 3737
static void _omap_dispc_initial_config(void)
{
	u32 l;

3738
	/* Exclusively enable DISPC_CORE_CLK and set divider to 1 */
3739
	if (dispc_has_feature(FEAT_CORE_CLK_DIV)) {
3740 3741 3742 3743 3744
		l = dispc_read_reg(DISPC_DIVISOR);
		/* Use DISPC_DIVISOR.LCD, instead of DISPC_DIVISOR1.LCD */
		l = FLD_MOD(l, 1, 0, 0);
		l = FLD_MOD(l, 1, 23, 16);
		dispc_write_reg(DISPC_DIVISOR, l);
3745 3746

		dispc.core_clk_rate = dispc_fclk_rate();
3747 3748
	}

3749 3750 3751 3752 3753 3754 3755 3756
	/* Use gamma table mode, instead of palette mode */
	if (dispc.feat->has_gamma_table)
		REG_FLD_MOD(DISPC_CONFIG, 1, 3, 3);

	/* For older DSS versions (FEAT_FUNCGATED) this enables
	 * func-clock auto-gating. For newer versions
	 * (dispc.feat->has_gamma_table) this enables tv-out gamma tables.
	 */
3757
	if (dispc_has_feature(FEAT_FUNCGATED) || dispc.feat->has_gamma_table)
3758
		REG_FLD_MOD(DISPC_CONFIG, 1, 9, 9);
T
Tomi Valkeinen 已提交
3759

3760
	dispc_setup_color_conv_coef();
T
Tomi Valkeinen 已提交
3761 3762 3763

	dispc_set_loadmode(OMAP_DSS_LOAD_FRAME_ONLY);

3764
	dispc_init_fifos();
3765 3766

	dispc_configure_burst_sizes();
3767 3768

	dispc_ovl_enable_zorder_planes();
3769 3770 3771

	if (dispc.feat->mstandby_workaround)
		REG_FLD_MOD(DISPC_MSTANDBY_CTRL, 1, 0, 0);
T
Tomi Valkeinen 已提交
3772

3773
	if (dispc_has_feature(FEAT_MFLAG))
T
Tomi Valkeinen 已提交
3774
		dispc_init_mflag();
T
Tomi Valkeinen 已提交
3775 3776
}

3777 3778 3779 3780 3781 3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799 3800 3801 3802 3803 3804 3805 3806 3807 3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823 3824 3825 3826 3827 3828 3829 3830 3831 3832 3833 3834 3835 3836 3837 3838 3839 3840 3841 3842 3843 3844
static const enum dispc_feature_id omap2_dispc_features_list[] = {
	FEAT_LCDENABLEPOL,
	FEAT_LCDENABLESIGNAL,
	FEAT_PCKFREEENABLE,
	FEAT_FUNCGATED,
	FEAT_ROWREPEATENABLE,
	FEAT_RESIZECONF,
};

static const enum dispc_feature_id omap3_dispc_features_list[] = {
	FEAT_LCDENABLEPOL,
	FEAT_LCDENABLESIGNAL,
	FEAT_PCKFREEENABLE,
	FEAT_FUNCGATED,
	FEAT_LINEBUFFERSPLIT,
	FEAT_ROWREPEATENABLE,
	FEAT_RESIZECONF,
	FEAT_CPR,
	FEAT_PRELOAD,
	FEAT_FIR_COEF_V,
	FEAT_ALPHA_FIXED_ZORDER,
	FEAT_FIFO_MERGE,
	FEAT_OMAP3_DSI_FIFO_BUG,
};

static const enum dispc_feature_id am43xx_dispc_features_list[] = {
	FEAT_LCDENABLEPOL,
	FEAT_LCDENABLESIGNAL,
	FEAT_PCKFREEENABLE,
	FEAT_FUNCGATED,
	FEAT_LINEBUFFERSPLIT,
	FEAT_ROWREPEATENABLE,
	FEAT_RESIZECONF,
	FEAT_CPR,
	FEAT_PRELOAD,
	FEAT_FIR_COEF_V,
	FEAT_ALPHA_FIXED_ZORDER,
	FEAT_FIFO_MERGE,
};

static const enum dispc_feature_id omap4_dispc_features_list[] = {
	FEAT_MGR_LCD2,
	FEAT_CORE_CLK_DIV,
	FEAT_HANDLE_UV_SEPARATE,
	FEAT_ATTR2,
	FEAT_CPR,
	FEAT_PRELOAD,
	FEAT_FIR_COEF_V,
	FEAT_ALPHA_FREE_ZORDER,
	FEAT_FIFO_MERGE,
	FEAT_BURST_2D,
};

static const enum dispc_feature_id omap5_dispc_features_list[] = {
	FEAT_MGR_LCD2,
	FEAT_MGR_LCD3,
	FEAT_CORE_CLK_DIV,
	FEAT_HANDLE_UV_SEPARATE,
	FEAT_ATTR2,
	FEAT_CPR,
	FEAT_PRELOAD,
	FEAT_FIR_COEF_V,
	FEAT_ALPHA_FREE_ZORDER,
	FEAT_FIFO_MERGE,
	FEAT_BURST_2D,
	FEAT_MFLAG,
};

3845 3846 3847 3848 3849 3850 3851 3852 3853 3854 3855 3856 3857 3858 3859 3860 3861 3862 3863 3864 3865 3866 3867 3868 3869 3870 3871 3872 3873 3874
static const struct dss_reg_field omap2_dispc_reg_fields[] = {
	[FEAT_REG_FIRHINC]			= { 11, 0 },
	[FEAT_REG_FIRVINC]			= { 27, 16 },
	[FEAT_REG_FIFOLOWTHRESHOLD]		= { 8, 0 },
	[FEAT_REG_FIFOHIGHTHRESHOLD]		= { 24, 16 },
	[FEAT_REG_FIFOSIZE]			= { 8, 0 },
	[FEAT_REG_HORIZONTALACCU]		= { 9, 0 },
	[FEAT_REG_VERTICALACCU]			= { 25, 16 },
};

static const struct dss_reg_field omap3_dispc_reg_fields[] = {
	[FEAT_REG_FIRHINC]			= { 12, 0 },
	[FEAT_REG_FIRVINC]			= { 28, 16 },
	[FEAT_REG_FIFOLOWTHRESHOLD]		= { 11, 0 },
	[FEAT_REG_FIFOHIGHTHRESHOLD]		= { 27, 16 },
	[FEAT_REG_FIFOSIZE]			= { 10, 0 },
	[FEAT_REG_HORIZONTALACCU]		= { 9, 0 },
	[FEAT_REG_VERTICALACCU]			= { 25, 16 },
};

static const struct dss_reg_field omap4_dispc_reg_fields[] = {
	[FEAT_REG_FIRHINC]			= { 12, 0 },
	[FEAT_REG_FIRVINC]			= { 28, 16 },
	[FEAT_REG_FIFOLOWTHRESHOLD]		= { 15, 0 },
	[FEAT_REG_FIFOHIGHTHRESHOLD]		= { 31, 16 },
	[FEAT_REG_FIFOSIZE]			= { 15, 0 },
	[FEAT_REG_HORIZONTALACCU]		= { 10, 0 },
	[FEAT_REG_VERTICALACCU]			= { 26, 16 },
};

3875 3876 3877 3878 3879 3880 3881 3882 3883 3884 3885 3886 3887 3888 3889 3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904 3905 3906 3907 3908 3909 3910 3911 3912 3913 3914 3915 3916 3917 3918 3919 3920 3921 3922 3923 3924 3925 3926 3927 3928 3929 3930 3931 3932 3933 3934 3935 3936 3937 3938
static const enum omap_overlay_caps omap2_dispc_overlay_caps[] = {
	/* OMAP_DSS_GFX */
	OMAP_DSS_OVL_CAP_POS | OMAP_DSS_OVL_CAP_REPLICATION,

	/* OMAP_DSS_VIDEO1 */
	OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_POS |
		OMAP_DSS_OVL_CAP_REPLICATION,

	/* OMAP_DSS_VIDEO2 */
	OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_POS |
		OMAP_DSS_OVL_CAP_REPLICATION,
};

static const enum omap_overlay_caps omap3430_dispc_overlay_caps[] = {
	/* OMAP_DSS_GFX */
	OMAP_DSS_OVL_CAP_GLOBAL_ALPHA | OMAP_DSS_OVL_CAP_POS |
		OMAP_DSS_OVL_CAP_REPLICATION,

	/* OMAP_DSS_VIDEO1 */
	OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_POS |
		OMAP_DSS_OVL_CAP_REPLICATION,

	/* OMAP_DSS_VIDEO2 */
	OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_GLOBAL_ALPHA |
		OMAP_DSS_OVL_CAP_POS | OMAP_DSS_OVL_CAP_REPLICATION,
};

static const enum omap_overlay_caps omap3630_dispc_overlay_caps[] = {
	/* OMAP_DSS_GFX */
	OMAP_DSS_OVL_CAP_GLOBAL_ALPHA | OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA |
		OMAP_DSS_OVL_CAP_POS | OMAP_DSS_OVL_CAP_REPLICATION,

	/* OMAP_DSS_VIDEO1 */
	OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_POS |
		OMAP_DSS_OVL_CAP_REPLICATION,

	/* OMAP_DSS_VIDEO2 */
	OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_GLOBAL_ALPHA |
		OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA | OMAP_DSS_OVL_CAP_POS |
		OMAP_DSS_OVL_CAP_REPLICATION,
};

static const enum omap_overlay_caps omap4_dispc_overlay_caps[] = {
	/* OMAP_DSS_GFX */
	OMAP_DSS_OVL_CAP_GLOBAL_ALPHA | OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA |
		OMAP_DSS_OVL_CAP_ZORDER | OMAP_DSS_OVL_CAP_POS |
		OMAP_DSS_OVL_CAP_REPLICATION,

	/* OMAP_DSS_VIDEO1 */
	OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_GLOBAL_ALPHA |
		OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA | OMAP_DSS_OVL_CAP_ZORDER |
		OMAP_DSS_OVL_CAP_POS | OMAP_DSS_OVL_CAP_REPLICATION,

	/* OMAP_DSS_VIDEO2 */
	OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_GLOBAL_ALPHA |
		OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA | OMAP_DSS_OVL_CAP_ZORDER |
		OMAP_DSS_OVL_CAP_POS | OMAP_DSS_OVL_CAP_REPLICATION,

	/* OMAP_DSS_VIDEO3 */
	OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_GLOBAL_ALPHA |
		OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA | OMAP_DSS_OVL_CAP_ZORDER |
		OMAP_DSS_OVL_CAP_POS | OMAP_DSS_OVL_CAP_REPLICATION,
};

3939 3940 3941 3942 3943 3944 3945 3946 3947 3948 3949 3950 3951 3952 3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963 3964 3965 3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983 3984 3985 3986 3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999 4000 4001 4002 4003 4004 4005 4006 4007 4008 4009 4010 4011 4012 4013 4014 4015 4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026 4027 4028 4029 4030 4031 4032 4033 4034 4035 4036 4037 4038
#define COLOR_ARRAY(arr...) (const u32[]) { arr, 0 }

static const u32 *omap2_dispc_supported_color_modes[] = {

	/* OMAP_DSS_GFX */
	COLOR_ARRAY(
	DRM_FORMAT_RGBX4444, DRM_FORMAT_RGB565,
	DRM_FORMAT_XRGB8888, DRM_FORMAT_RGB888),

	/* OMAP_DSS_VIDEO1 */
	COLOR_ARRAY(
	DRM_FORMAT_RGB565, DRM_FORMAT_XRGB8888,
	DRM_FORMAT_RGB888, DRM_FORMAT_YUYV,
	DRM_FORMAT_UYVY),

	/* OMAP_DSS_VIDEO2 */
	COLOR_ARRAY(
	DRM_FORMAT_RGB565, DRM_FORMAT_XRGB8888,
	DRM_FORMAT_RGB888, DRM_FORMAT_YUYV,
	DRM_FORMAT_UYVY),
};

static const u32 *omap3_dispc_supported_color_modes[] = {
	/* OMAP_DSS_GFX */
	COLOR_ARRAY(
	DRM_FORMAT_RGBX4444, DRM_FORMAT_ARGB4444,
	DRM_FORMAT_RGB565, DRM_FORMAT_XRGB8888,
	DRM_FORMAT_RGB888, DRM_FORMAT_ARGB8888,
	DRM_FORMAT_RGBA8888, DRM_FORMAT_RGBX8888),

	/* OMAP_DSS_VIDEO1 */
	COLOR_ARRAY(
	DRM_FORMAT_XRGB8888, DRM_FORMAT_RGB888,
	DRM_FORMAT_RGBX4444, DRM_FORMAT_RGB565,
	DRM_FORMAT_YUYV, DRM_FORMAT_UYVY),

	/* OMAP_DSS_VIDEO2 */
	COLOR_ARRAY(
	DRM_FORMAT_RGBX4444, DRM_FORMAT_ARGB4444,
	DRM_FORMAT_RGB565, DRM_FORMAT_XRGB8888,
	DRM_FORMAT_RGB888, DRM_FORMAT_YUYV,
	DRM_FORMAT_UYVY, DRM_FORMAT_ARGB8888,
	DRM_FORMAT_RGBA8888, DRM_FORMAT_RGBX8888),
};

static const u32 *omap4_dispc_supported_color_modes[] = {
	/* OMAP_DSS_GFX */
	COLOR_ARRAY(
	DRM_FORMAT_RGBX4444, DRM_FORMAT_ARGB4444,
	DRM_FORMAT_RGB565, DRM_FORMAT_XRGB8888,
	DRM_FORMAT_RGB888, DRM_FORMAT_ARGB8888,
	DRM_FORMAT_RGBA8888, DRM_FORMAT_RGBX8888,
	DRM_FORMAT_ARGB1555, DRM_FORMAT_XRGB4444,
	DRM_FORMAT_RGBA4444, DRM_FORMAT_XRGB1555),

	/* OMAP_DSS_VIDEO1 */
	COLOR_ARRAY(
	DRM_FORMAT_RGB565, DRM_FORMAT_RGBX4444,
	DRM_FORMAT_YUYV, DRM_FORMAT_ARGB1555,
	DRM_FORMAT_RGBA8888, DRM_FORMAT_NV12,
	DRM_FORMAT_RGBA4444, DRM_FORMAT_XRGB8888,
	DRM_FORMAT_RGB888, DRM_FORMAT_UYVY,
	DRM_FORMAT_ARGB4444, DRM_FORMAT_XRGB1555,
	DRM_FORMAT_ARGB8888, DRM_FORMAT_XRGB4444,
	DRM_FORMAT_RGBX8888),

       /* OMAP_DSS_VIDEO2 */
	COLOR_ARRAY(
	DRM_FORMAT_RGB565, DRM_FORMAT_RGBX4444,
	DRM_FORMAT_YUYV, DRM_FORMAT_ARGB1555,
	DRM_FORMAT_RGBA8888, DRM_FORMAT_NV12,
	DRM_FORMAT_RGBA4444, DRM_FORMAT_XRGB8888,
	DRM_FORMAT_RGB888, DRM_FORMAT_UYVY,
	DRM_FORMAT_ARGB4444, DRM_FORMAT_XRGB1555,
	DRM_FORMAT_ARGB8888, DRM_FORMAT_XRGB4444,
	DRM_FORMAT_RGBX8888),

	/* OMAP_DSS_VIDEO3 */
	COLOR_ARRAY(
	DRM_FORMAT_RGB565, DRM_FORMAT_RGBX4444,
	DRM_FORMAT_YUYV, DRM_FORMAT_ARGB1555,
	DRM_FORMAT_RGBA8888, DRM_FORMAT_NV12,
	DRM_FORMAT_RGBA4444, DRM_FORMAT_XRGB8888,
	DRM_FORMAT_RGB888, DRM_FORMAT_UYVY,
	DRM_FORMAT_ARGB4444, DRM_FORMAT_XRGB1555,
	DRM_FORMAT_ARGB8888, DRM_FORMAT_XRGB4444,
	DRM_FORMAT_RGBX8888),

	/* OMAP_DSS_WB */
	COLOR_ARRAY(
	DRM_FORMAT_RGB565, DRM_FORMAT_RGBX4444,
	DRM_FORMAT_YUYV, DRM_FORMAT_ARGB1555,
	DRM_FORMAT_RGBA8888, DRM_FORMAT_NV12,
	DRM_FORMAT_RGBA4444, DRM_FORMAT_XRGB8888,
	DRM_FORMAT_RGB888, DRM_FORMAT_UYVY,
	DRM_FORMAT_ARGB4444, DRM_FORMAT_XRGB1555,
	DRM_FORMAT_ARGB8888, DRM_FORMAT_XRGB4444,
	DRM_FORMAT_RGBX8888),
};

4039
static const struct dispc_features omap24xx_dispc_feats = {
4040 4041 4042 4043 4044 4045
	.sw_start		=	5,
	.fp_start		=	15,
	.bp_start		=	27,
	.sw_max			=	64,
	.vp_max			=	255,
	.hp_max			=	256,
4046 4047 4048 4049
	.mgr_width_start	=	10,
	.mgr_height_start	=	26,
	.mgr_width_max		=	2048,
	.mgr_height_max		=	2048,
4050
	.max_lcd_pclk		=	66500000,
4051 4052 4053 4054 4055 4056 4057
	.max_downscale		=	2,
	/*
	 * Assume the line width buffer to be 768 pixels as OMAP2 DISPC scaler
	 * cannot scale an image width larger than 768.
	 */
	.max_line_width		=	768,
	.min_pcd		=	2,
4058 4059
	.calc_scaling		=	dispc_ovl_calc_scaling_24xx,
	.calc_core_clk		=	calc_core_clk_24xx,
4060
	.num_fifos		=	3,
4061 4062
	.features		=	omap2_dispc_features_list,
	.num_features		=	ARRAY_SIZE(omap2_dispc_features_list),
4063 4064
	.reg_fields		=	omap2_dispc_reg_fields,
	.num_reg_fields		=	ARRAY_SIZE(omap2_dispc_reg_fields),
4065
	.overlay_caps		=	omap2_dispc_overlay_caps,
4066
	.supported_color_modes	=	omap2_dispc_supported_color_modes,
4067 4068
	.num_mgrs		=	2,
	.num_ovls		=	3,
4069 4070
	.buffer_size_unit	=	1,
	.burst_size_unit	=	8,
4071
	.no_framedone_tv	=	true,
4072
	.set_max_preload	=	false,
4073
	.last_pixel_inc_missing	=	true,
4074 4075
};

4076
static const struct dispc_features omap34xx_rev1_0_dispc_feats = {
4077 4078 4079 4080 4081 4082
	.sw_start		=	5,
	.fp_start		=	15,
	.bp_start		=	27,
	.sw_max			=	64,
	.vp_max			=	255,
	.hp_max			=	256,
4083 4084 4085 4086
	.mgr_width_start	=	10,
	.mgr_height_start	=	26,
	.mgr_width_max		=	2048,
	.mgr_height_max		=	2048,
4087 4088
	.max_lcd_pclk		=	173000000,
	.max_tv_pclk		=	59000000,
4089 4090 4091
	.max_downscale		=	4,
	.max_line_width		=	1024,
	.min_pcd		=	1,
4092 4093
	.calc_scaling		=	dispc_ovl_calc_scaling_34xx,
	.calc_core_clk		=	calc_core_clk_34xx,
4094
	.num_fifos		=	3,
4095 4096
	.features		=	omap3_dispc_features_list,
	.num_features		=	ARRAY_SIZE(omap3_dispc_features_list),
4097 4098
	.reg_fields		=	omap3_dispc_reg_fields,
	.num_reg_fields		=	ARRAY_SIZE(omap3_dispc_reg_fields),
4099
	.overlay_caps		=	omap3430_dispc_overlay_caps,
4100
	.supported_color_modes	=	omap3_dispc_supported_color_modes,
4101 4102
	.num_mgrs		=	2,
	.num_ovls		=	3,
4103 4104
	.buffer_size_unit	=	1,
	.burst_size_unit	=	8,
4105
	.no_framedone_tv	=	true,
4106
	.set_max_preload	=	false,
4107
	.last_pixel_inc_missing	=	true,
4108 4109
};

4110
static const struct dispc_features omap34xx_rev3_0_dispc_feats = {
4111 4112 4113 4114 4115 4116
	.sw_start		=	7,
	.fp_start		=	19,
	.bp_start		=	31,
	.sw_max			=	256,
	.vp_max			=	4095,
	.hp_max			=	4096,
4117 4118 4119 4120
	.mgr_width_start	=	10,
	.mgr_height_start	=	26,
	.mgr_width_max		=	2048,
	.mgr_height_max		=	2048,
4121 4122
	.max_lcd_pclk		=	173000000,
	.max_tv_pclk		=	59000000,
4123 4124 4125
	.max_downscale		=	4,
	.max_line_width		=	1024,
	.min_pcd		=	1,
4126 4127
	.calc_scaling		=	dispc_ovl_calc_scaling_34xx,
	.calc_core_clk		=	calc_core_clk_34xx,
4128
	.num_fifos		=	3,
4129 4130
	.features		=	omap3_dispc_features_list,
	.num_features		=	ARRAY_SIZE(omap3_dispc_features_list),
4131 4132
	.reg_fields		=	omap3_dispc_reg_fields,
	.num_reg_fields		=	ARRAY_SIZE(omap3_dispc_reg_fields),
4133 4134
	.overlay_caps		=	omap3430_dispc_overlay_caps,
	.supported_color_modes	=	omap3_dispc_supported_color_modes,
4135 4136
	.num_mgrs		=	2,
	.num_ovls		=	3,
4137 4138 4139 4140 4141 4142 4143 4144 4145 4146 4147 4148 4149 4150 4151 4152 4153 4154 4155 4156
	.buffer_size_unit	=	1,
	.burst_size_unit	=	8,
	.no_framedone_tv	=	true,
	.set_max_preload	=	false,
	.last_pixel_inc_missing	=	true,
};

static const struct dispc_features omap36xx_dispc_feats = {
	.sw_start		=	7,
	.fp_start		=	19,
	.bp_start		=	31,
	.sw_max			=	256,
	.vp_max			=	4095,
	.hp_max			=	4096,
	.mgr_width_start	=	10,
	.mgr_height_start	=	26,
	.mgr_width_max		=	2048,
	.mgr_height_max		=	2048,
	.max_lcd_pclk		=	173000000,
	.max_tv_pclk		=	59000000,
4157 4158 4159
	.max_downscale		=	4,
	.max_line_width		=	1024,
	.min_pcd		=	1,
4160 4161 4162
	.calc_scaling		=	dispc_ovl_calc_scaling_34xx,
	.calc_core_clk		=	calc_core_clk_34xx,
	.num_fifos		=	3,
4163 4164
	.features		=	omap3_dispc_features_list,
	.num_features		=	ARRAY_SIZE(omap3_dispc_features_list),
4165 4166
	.reg_fields		=	omap3_dispc_reg_fields,
	.num_reg_fields		=	ARRAY_SIZE(omap3_dispc_reg_fields),
4167
	.overlay_caps		=	omap3630_dispc_overlay_caps,
4168
	.supported_color_modes	=	omap3_dispc_supported_color_modes,
4169 4170 4171 4172 4173 4174 4175 4176 4177 4178 4179 4180 4181 4182 4183 4184 4185 4186 4187 4188 4189 4190
	.num_mgrs		=	2,
	.num_ovls		=	3,
	.buffer_size_unit	=	1,
	.burst_size_unit	=	8,
	.no_framedone_tv	=	true,
	.set_max_preload	=	false,
	.last_pixel_inc_missing	=	true,
};

static const struct dispc_features am43xx_dispc_feats = {
	.sw_start		=	7,
	.fp_start		=	19,
	.bp_start		=	31,
	.sw_max			=	256,
	.vp_max			=	4095,
	.hp_max			=	4096,
	.mgr_width_start	=	10,
	.mgr_height_start	=	26,
	.mgr_width_max		=	2048,
	.mgr_height_max		=	2048,
	.max_lcd_pclk		=	173000000,
	.max_tv_pclk		=	59000000,
4191 4192 4193
	.max_downscale		=	4,
	.max_line_width		=	1024,
	.min_pcd		=	1,
4194 4195 4196
	.calc_scaling		=	dispc_ovl_calc_scaling_34xx,
	.calc_core_clk		=	calc_core_clk_34xx,
	.num_fifos		=	3,
4197 4198
	.features		=	am43xx_dispc_features_list,
	.num_features		=	ARRAY_SIZE(am43xx_dispc_features_list),
4199 4200
	.reg_fields		=	omap3_dispc_reg_fields,
	.num_reg_fields		=	ARRAY_SIZE(omap3_dispc_reg_fields),
4201 4202 4203 4204
	.overlay_caps		=	omap3430_dispc_overlay_caps,
	.supported_color_modes	=	omap3_dispc_supported_color_modes,
	.num_mgrs		=	1,
	.num_ovls		=	3,
4205 4206
	.buffer_size_unit	=	1,
	.burst_size_unit	=	8,
4207
	.no_framedone_tv	=	true,
4208
	.set_max_preload	=	false,
4209
	.last_pixel_inc_missing	=	true,
4210 4211
};

4212
static const struct dispc_features omap44xx_dispc_feats = {
4213 4214 4215 4216 4217 4218
	.sw_start		=	7,
	.fp_start		=	19,
	.bp_start		=	31,
	.sw_max			=	256,
	.vp_max			=	4095,
	.hp_max			=	4096,
4219 4220 4221 4222
	.mgr_width_start	=	10,
	.mgr_height_start	=	26,
	.mgr_width_max		=	2048,
	.mgr_height_max		=	2048,
4223 4224
	.max_lcd_pclk		=	170000000,
	.max_tv_pclk		=	185625000,
4225 4226 4227
	.max_downscale		=	4,
	.max_line_width		=	2048,
	.min_pcd		=	1,
4228 4229
	.calc_scaling		=	dispc_ovl_calc_scaling_44xx,
	.calc_core_clk		=	calc_core_clk_44xx,
4230
	.num_fifos		=	5,
4231 4232
	.features		=	omap4_dispc_features_list,
	.num_features		=	ARRAY_SIZE(omap4_dispc_features_list),
4233 4234
	.reg_fields		=	omap4_dispc_reg_fields,
	.num_reg_fields		=	ARRAY_SIZE(omap4_dispc_reg_fields),
4235
	.overlay_caps		=	omap4_dispc_overlay_caps,
4236
	.supported_color_modes	=	omap4_dispc_supported_color_modes,
4237 4238
	.num_mgrs		=	3,
	.num_ovls		=	4,
4239 4240
	.buffer_size_unit	=	16,
	.burst_size_unit	=	16,
4241
	.gfx_fifo_workaround	=	true,
4242
	.set_max_preload	=	true,
4243
	.supports_sync_align	=	true,
T
Tomi Valkeinen 已提交
4244
	.has_writeback		=	true,
4245
	.supports_double_pixel	=	true,
4246
	.reverse_ilace_field_order =	true,
4247
	.has_gamma_table	=	true,
4248
	.has_gamma_i734_bug	=	true,
4249 4250
};

4251
static const struct dispc_features omap54xx_dispc_feats = {
4252 4253 4254 4255 4256 4257 4258 4259 4260 4261
	.sw_start		=	7,
	.fp_start		=	19,
	.bp_start		=	31,
	.sw_max			=	256,
	.vp_max			=	4095,
	.hp_max			=	4096,
	.mgr_width_start	=	11,
	.mgr_height_start	=	27,
	.mgr_width_max		=	4096,
	.mgr_height_max		=	4096,
4262 4263
	.max_lcd_pclk		=	170000000,
	.max_tv_pclk		=	186000000,
4264 4265 4266
	.max_downscale		=	4,
	.max_line_width		=	2048,
	.min_pcd		=	1,
4267 4268 4269
	.calc_scaling		=	dispc_ovl_calc_scaling_44xx,
	.calc_core_clk		=	calc_core_clk_44xx,
	.num_fifos		=	5,
4270 4271
	.features		=	omap5_dispc_features_list,
	.num_features		=	ARRAY_SIZE(omap5_dispc_features_list),
4272 4273
	.reg_fields		=	omap4_dispc_reg_fields,
	.num_reg_fields		=	ARRAY_SIZE(omap4_dispc_reg_fields),
4274
	.overlay_caps		=	omap4_dispc_overlay_caps,
4275
	.supported_color_modes	=	omap4_dispc_supported_color_modes,
4276 4277
	.num_mgrs		=	4,
	.num_ovls		=	4,
4278 4279
	.buffer_size_unit	=	16,
	.burst_size_unit	=	16,
4280
	.gfx_fifo_workaround	=	true,
4281
	.mstandby_workaround	=	true,
4282
	.set_max_preload	=	true,
4283
	.supports_sync_align	=	true,
T
Tomi Valkeinen 已提交
4284
	.has_writeback		=	true,
4285
	.supports_double_pixel	=	true,
4286
	.reverse_ilace_field_order =	true,
4287
	.has_gamma_table	=	true,
4288
	.has_gamma_i734_bug	=	true,
4289 4290
};

4291 4292 4293 4294 4295 4296 4297 4298
static irqreturn_t dispc_irq_handler(int irq, void *arg)
{
	if (!dispc.is_enabled)
		return IRQ_NONE;

	return dispc.user_handler(irq, dispc.user_data);
}

4299
static int dispc_request_irq(irq_handler_t handler, void *dev_id)
4300
{
4301 4302 4303 4304 4305 4306 4307 4308 4309 4310 4311 4312 4313 4314 4315 4316 4317 4318 4319
	int r;

	if (dispc.user_handler != NULL)
		return -EBUSY;

	dispc.user_handler = handler;
	dispc.user_data = dev_id;

	/* ensure the dispc_irq_handler sees the values above */
	smp_wmb();

	r = devm_request_irq(&dispc.pdev->dev, dispc.irq, dispc_irq_handler,
			     IRQF_SHARED, "OMAP DISPC", &dispc);
	if (r) {
		dispc.user_handler = NULL;
		dispc.user_data = NULL;
	}

	return r;
4320 4321
}

4322
static void dispc_free_irq(void *dev_id)
4323
{
4324 4325 4326 4327
	devm_free_irq(&dispc.pdev->dev, dispc.irq, &dispc);

	dispc.user_handler = NULL;
	dispc.user_data = NULL;
4328 4329
}

4330 4331 4332 4333 4334 4335 4336 4337 4338 4339 4340
static u32 dispc_get_memory_bandwidth_limit(void)
{
	u32 limit = 0;

	/* Optional maximum memory bandwidth */
	of_property_read_u32(dispc.pdev->dev.of_node, "max-memory-bandwidth",
			     &limit);

	return limit;
}

4341 4342 4343 4344 4345 4346 4347 4348 4349 4350 4351 4352 4353 4354 4355 4356 4357 4358 4359
/*
 * Workaround for errata i734 in DSS dispc
 *  - LCD1 Gamma Correction Is Not Working When GFX Pipe Is Disabled
 *
 * For gamma tables to work on LCD1 the GFX plane has to be used at
 * least once after DSS HW has come out of reset. The workaround
 * sets up a minimal LCD setup with GFX plane and waits for one
 * vertical sync irq before disabling the setup and continuing with
 * the context restore. The physical outputs are gated during the
 * operation. This workaround requires that gamma table's LOADMODE
 * is set to 0x2 in DISPC_CONTROL1 register.
 *
 * For details see:
 * OMAP543x Multimedia Device Silicon Revision 2.0 Silicon Errata
 * Literature Number: SWPZ037E
 * Or some other relevant errata document for the DSS IP version.
 */

static const struct dispc_errata_i734_data {
4360
	struct videomode vm;
4361 4362 4363 4364
	struct omap_overlay_info ovli;
	struct omap_overlay_manager_info mgri;
	struct dss_lcd_mgr_config lcd_conf;
} i734 = {
4365
	.vm = {
4366
		.hactive = 8, .vactive = 1,
4367
		.pixelclock = 16000000,
4368
		.hsync_len = 8, .hfront_porch = 4, .hback_porch = 4,
4369
		.vsync_len = 1, .vfront_porch = 1, .vback_porch = 1,
4370

4371
		.flags = DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW |
4372 4373
			 DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_SYNC_POSEDGE |
			 DISPLAY_FLAGS_PIXDATA_POSEDGE,
4374 4375 4376 4377
	},
	.ovli = {
		.screen_width = 1,
		.width = 1, .height = 1,
4378
		.fourcc = DRM_FORMAT_XRGB8888,
4379
		.rotation = DRM_MODE_ROTATE_0,
4380
		.rotation_type = OMAP_DSS_ROT_NONE,
4381 4382 4383 4384 4385 4386 4387 4388 4389 4390 4391 4392 4393 4394 4395 4396 4397 4398 4399 4400 4401 4402 4403 4404 4405 4406 4407 4408 4409 4410 4411 4412 4413 4414 4415 4416 4417
		.pos_x = 0, .pos_y = 0,
		.out_width = 0, .out_height = 0,
		.global_alpha = 0xff,
		.pre_mult_alpha = 0,
		.zorder = 0,
	},
	.mgri = {
		.default_color = 0,
		.trans_enabled = false,
		.partial_alpha_enabled = false,
		.cpr_enable = false,
	},
	.lcd_conf = {
		.io_pad_mode = DSS_IO_PAD_MODE_BYPASS,
		.stallmode = false,
		.fifohandcheck = false,
		.clock_info = {
			.lck_div = 1,
			.pck_div = 2,
		},
		.video_port_width = 24,
		.lcden_sig_polarity = 0,
	},
};

static struct i734_buf {
	size_t size;
	dma_addr_t paddr;
	void *vaddr;
} i734_buf;

static int dispc_errata_i734_wa_init(void)
{
	if (!dispc.feat->has_gamma_i734_bug)
		return 0;

	i734_buf.size = i734.ovli.width * i734.ovli.height *
4418
		color_mode_to_bpp(i734.ovli.fourcc) / 8;
4419 4420 4421 4422 4423 4424 4425 4426 4427 4428 4429 4430 4431 4432 4433 4434 4435 4436 4437 4438 4439 4440 4441 4442 4443 4444 4445 4446 4447 4448 4449 4450 4451 4452 4453 4454 4455 4456 4457 4458 4459 4460

	i734_buf.vaddr = dma_alloc_writecombine(&dispc.pdev->dev, i734_buf.size,
						&i734_buf.paddr, GFP_KERNEL);
	if (!i734_buf.vaddr) {
		dev_err(&dispc.pdev->dev, "%s: dma_alloc_writecombine failed",
			__func__);
		return -ENOMEM;
	}

	return 0;
}

static void dispc_errata_i734_wa_fini(void)
{
	if (!dispc.feat->has_gamma_i734_bug)
		return;

	dma_free_writecombine(&dispc.pdev->dev, i734_buf.size, i734_buf.vaddr,
			      i734_buf.paddr);
}

static void dispc_errata_i734_wa(void)
{
	u32 framedone_irq = dispc_mgr_get_framedone_irq(OMAP_DSS_CHANNEL_LCD);
	struct omap_overlay_info ovli;
	struct dss_lcd_mgr_config lcd_conf;
	u32 gatestate;
	unsigned int count;

	if (!dispc.feat->has_gamma_i734_bug)
		return;

	gatestate = REG_GET(DISPC_CONFIG, 8, 4);

	ovli = i734.ovli;
	ovli.paddr = i734_buf.paddr;
	lcd_conf = i734.lcd_conf;

	/* Gate all LCD1 outputs */
	REG_FLD_MOD(DISPC_CONFIG, 0x1f, 8, 4);

	/* Setup and enable GFX plane */
4461 4462
	dispc_ovl_setup(OMAP_DSS_GFX, &ovli, &i734.vm, false,
		OMAP_DSS_CHANNEL_LCD);
4463 4464 4465 4466
	dispc_ovl_enable(OMAP_DSS_GFX, true);

	/* Set up and enable display manager for LCD1 */
	dispc_mgr_setup(OMAP_DSS_CHANNEL_LCD, &i734.mgri);
4467
	dispc_calc_clock_rates(dss_get_dispc_clk_rate(dispc.dss),
4468 4469
			       &lcd_conf.clock_info);
	dispc_mgr_set_lcd_config(OMAP_DSS_CHANNEL_LCD, &lcd_conf);
4470
	dispc_mgr_set_timings(OMAP_DSS_CHANNEL_LCD, &i734.vm);
4471 4472 4473 4474 4475 4476 4477 4478 4479 4480 4481 4482 4483 4484 4485 4486 4487 4488 4489 4490 4491 4492 4493 4494 4495 4496 4497 4498

	dispc_clear_irqstatus(framedone_irq);

	/* Enable and shut the channel to produce just one frame */
	dispc_mgr_enable(OMAP_DSS_CHANNEL_LCD, true);
	dispc_mgr_enable(OMAP_DSS_CHANNEL_LCD, false);

	/* Busy wait for framedone. We can't fiddle with irq handlers
	 * in PM resume. Typically the loop runs less than 5 times and
	 * waits less than a micro second.
	 */
	count = 0;
	while (!(dispc_read_irqstatus() & framedone_irq)) {
		if (count++ > 10000) {
			dev_err(&dispc.pdev->dev, "%s: framedone timeout\n",
				__func__);
			break;
		}
	}
	dispc_ovl_enable(OMAP_DSS_GFX, false);

	/* Clear all irq bits before continuing */
	dispc_clear_irqstatus(0xffffffff);

	/* Restore the original state to LCD1 output gates */
	REG_FLD_MOD(DISPC_CONFIG, gatestate, 8, 4);
}

T
Tomi Valkeinen 已提交
4499 4500 4501 4502 4503 4504 4505 4506 4507 4508 4509 4510 4511 4512
static const struct dispc_ops dispc_ops = {
	.read_irqstatus = dispc_read_irqstatus,
	.clear_irqstatus = dispc_clear_irqstatus,
	.write_irqenable = dispc_write_irqenable,

	.request_irq = dispc_request_irq,
	.free_irq = dispc_free_irq,

	.runtime_get = dispc_runtime_get,
	.runtime_put = dispc_runtime_put,

	.get_num_ovls = dispc_get_num_ovls,
	.get_num_mgrs = dispc_get_num_mgrs,

4513 4514
	.get_memory_bandwidth_limit = dispc_get_memory_bandwidth_limit,

T
Tomi Valkeinen 已提交
4515 4516 4517 4518 4519 4520 4521 4522 4523 4524 4525 4526 4527 4528 4529 4530 4531 4532 4533
	.mgr_enable = dispc_mgr_enable,
	.mgr_is_enabled = dispc_mgr_is_enabled,
	.mgr_get_vsync_irq = dispc_mgr_get_vsync_irq,
	.mgr_get_framedone_irq = dispc_mgr_get_framedone_irq,
	.mgr_get_sync_lost_irq = dispc_mgr_get_sync_lost_irq,
	.mgr_go_busy = dispc_mgr_go_busy,
	.mgr_go = dispc_mgr_go,
	.mgr_set_lcd_config = dispc_mgr_set_lcd_config,
	.mgr_set_timings = dispc_mgr_set_timings,
	.mgr_setup = dispc_mgr_setup,
	.mgr_get_supported_outputs = dispc_mgr_get_supported_outputs,
	.mgr_gamma_size = dispc_mgr_gamma_size,
	.mgr_set_gamma = dispc_mgr_set_gamma,

	.ovl_enable = dispc_ovl_enable,
	.ovl_setup = dispc_ovl_setup,
	.ovl_get_color_modes = dispc_ovl_get_color_modes,
};

4534
/* DISPC HW IP initialisation */
4535 4536
static const struct of_device_id dispc_of_match[] = {
	{ .compatible = "ti,omap2-dispc", .data = &omap24xx_dispc_feats },
4537
	{ .compatible = "ti,omap3-dispc", .data = &omap36xx_dispc_feats },
4538 4539 4540 4541 4542 4543 4544 4545 4546
	{ .compatible = "ti,omap4-dispc", .data = &omap44xx_dispc_feats },
	{ .compatible = "ti,omap5-dispc", .data = &omap54xx_dispc_feats },
	{ .compatible = "ti,dra7-dispc",  .data = &omap54xx_dispc_feats },
	{},
};

static const struct soc_device_attribute dispc_soc_devices[] = {
	{ .machine = "OMAP3[45]*",
	  .revision = "ES[12].?",	.data = &omap34xx_rev1_0_dispc_feats },
4547 4548
	{ .machine = "OMAP3[45]*",	.data = &omap34xx_rev3_0_dispc_feats },
	{ .machine = "AM35*",		.data = &omap34xx_rev3_0_dispc_feats },
4549
	{ .machine = "AM43*",		.data = &am43xx_dispc_feats },
4550 4551 4552
	{ /* sentinel */ }
};

T
Tomi Valkeinen 已提交
4553
static int dispc_bind(struct device *dev, struct device *master, void *data)
4554
{
T
Tomi Valkeinen 已提交
4555
	struct platform_device *pdev = to_platform_device(dev);
4556
	const struct soc_device_attribute *soc;
4557
	struct dss_device *dss = dss_get_device(master);
4558
	u32 rev;
4559
	int r = 0;
4560
	struct resource *dispc_mem;
4561
	struct device_node *np = pdev->dev.of_node;
4562

4563
	dispc.pdev = pdev;
4564
	dispc.dss = dss;
4565

4566 4567
	spin_lock_init(&dispc.control_lock);

4568
	/*
4569
	 * The OMAP3-based models can't be told apart using the compatible
4570
	 * string, use SoC device matching.
4571 4572 4573 4574 4575 4576
	 */
	soc = soc_device_match(dispc_soc_devices);
	if (soc)
		dispc.feat = soc->data;
	else
		dispc.feat = of_match_device(dispc_of_match, &pdev->dev)->data;
4577

4578 4579 4580 4581
	r = dispc_errata_i734_wa_init();
	if (r)
		return r;

4582
	dispc_mem = platform_get_resource(dispc.pdev, IORESOURCE_MEM, 0);
4583 4584 4585
	dispc.base = devm_ioremap_resource(&pdev->dev, dispc_mem);
	if (IS_ERR(dispc.base))
		return PTR_ERR(dispc.base);
4586

4587 4588 4589
	dispc.irq = platform_get_irq(dispc.pdev, 0);
	if (dispc.irq < 0) {
		DSSERR("platform_get_irq failed\n");
4590
		return -ENODEV;
4591 4592
	}

4593 4594 4595 4596 4597 4598 4599 4600 4601 4602 4603 4604 4605 4606
	if (np && of_property_read_bool(np, "syscon-pol")) {
		dispc.syscon_pol = syscon_regmap_lookup_by_phandle(np, "syscon-pol");
		if (IS_ERR(dispc.syscon_pol)) {
			dev_err(&pdev->dev, "failed to get syscon-pol regmap\n");
			return PTR_ERR(dispc.syscon_pol);
		}

		if (of_property_read_u32_index(np, "syscon-pol", 1,
				&dispc.syscon_pol_offset)) {
			dev_err(&pdev->dev, "failed to get syscon-pol offset\n");
			return -EINVAL;
		}
	}

4607 4608 4609 4610
	r = dispc_init_gamma_tables();
	if (r)
		return r;

4611 4612 4613 4614 4615
	pm_runtime_enable(&pdev->dev);

	r = dispc_runtime_get();
	if (r)
		goto err_runtime_get;
4616 4617 4618 4619

	_omap_dispc_initial_config();

	rev = dispc_read_reg(DISPC_REVISION);
4620
	dev_dbg(&pdev->dev, "OMAP DISPC rev %d.%d\n",
4621 4622
	       FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));

4623
	dispc_runtime_put();
4624

T
Tomi Valkeinen 已提交
4625 4626
	dispc_set_ops(&dispc_ops);

4627 4628
	dispc.debugfs = dss_debugfs_create_file("dispc", dispc_dump_regs,
						&dispc);
4629

4630
	return 0;
4631 4632 4633

err_runtime_get:
	pm_runtime_disable(&pdev->dev);
4634
	return r;
4635 4636
}

T
Tomi Valkeinen 已提交
4637 4638
static void dispc_unbind(struct device *dev, struct device *master,
			       void *data)
4639
{
4640 4641
	dss_debugfs_remove_file(dispc.debugfs);

T
Tomi Valkeinen 已提交
4642 4643
	dispc_set_ops(NULL);

T
Tomi Valkeinen 已提交
4644
	pm_runtime_disable(dev);
4645 4646

	dispc_errata_i734_wa_fini();
T
Tomi Valkeinen 已提交
4647 4648 4649 4650 4651 4652
}

static const struct component_ops dispc_component_ops = {
	.bind	= dispc_bind,
	.unbind	= dispc_unbind,
};
4653

T
Tomi Valkeinen 已提交
4654 4655 4656 4657 4658 4659 4660 4661
static int dispc_probe(struct platform_device *pdev)
{
	return component_add(&pdev->dev, &dispc_component_ops);
}

static int dispc_remove(struct platform_device *pdev)
{
	component_del(&pdev->dev, &dispc_component_ops);
4662 4663 4664
	return 0;
}

4665 4666
static int dispc_runtime_suspend(struct device *dev)
{
4667 4668 4669 4670 4671 4672
	dispc.is_enabled = false;
	/* ensure the dispc_irq_handler sees the is_enabled value */
	smp_wmb();
	/* wait for current handler to finish before turning the DISPC off */
	synchronize_irq(dispc.irq);

4673 4674 4675 4676 4677 4678 4679
	dispc_save_context();

	return 0;
}

static int dispc_runtime_resume(struct device *dev)
{
4680 4681 4682 4683 4684 4685
	/*
	 * The reset value for load mode is 0 (OMAP_DSS_LOAD_CLUT_AND_FRAME)
	 * but we always initialize it to 2 (OMAP_DSS_LOAD_FRAME_ONLY) in
	 * _omap_dispc_initial_config(). We can thus use it to detect if
	 * we have lost register context.
	 */
4686 4687
	if (REG_GET(DISPC_CONFIG, 2, 1) != OMAP_DSS_LOAD_FRAME_ONLY) {
		_omap_dispc_initial_config();
4688

4689 4690
		dispc_errata_i734_wa();

4691
		dispc_restore_context();
4692 4693

		dispc_restore_gamma_tables();
4694
	}
4695

4696 4697 4698
	dispc.is_enabled = true;
	/* ensure the dispc_irq_handler sees the is_enabled value */
	smp_wmb();
4699 4700 4701 4702 4703 4704 4705 4706 4707

	return 0;
}

static const struct dev_pm_ops dispc_pm_ops = {
	.runtime_suspend = dispc_runtime_suspend,
	.runtime_resume = dispc_runtime_resume,
};

4708
struct platform_driver omap_dispchw_driver = {
T
Tomi Valkeinen 已提交
4709 4710
	.probe		= dispc_probe,
	.remove         = dispc_remove,
4711 4712
	.driver         = {
		.name   = "omapdss_dispc",
4713
		.pm	= &dispc_pm_ops,
4714
		.of_match_table = dispc_of_match,
T
Tomi Valkeinen 已提交
4715
		.suppress_bind_attrs = true,
4716 4717
	},
};