dispc.c 103.1 KB
Newer Older
T
Tomi Valkeinen 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * linux/drivers/video/omap2/dss/dispc.c
 *
 * Copyright (C) 2009 Nokia Corporation
 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
 *
 * Some code and ideas taken from drivers/video/omap/ driver
 * by Imre Deak.
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms of the GNU General Public License version 2 as published by
 * the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * You should have received a copy of the GNU General Public License along with
 * this program.  If not, see <http://www.gnu.org/licenses/>.
 */

#define DSS_SUBSYS_NAME "DISPC"

#include <linux/kernel.h>
#include <linux/dma-mapping.h>
#include <linux/vmalloc.h>
28
#include <linux/export.h>
T
Tomi Valkeinen 已提交
29 30 31 32 33 34
#include <linux/clk.h>
#include <linux/io.h>
#include <linux/jiffies.h>
#include <linux/seq_file.h>
#include <linux/delay.h>
#include <linux/workqueue.h>
35
#include <linux/hardirq.h>
36
#include <linux/platform_device.h>
37
#include <linux/pm_runtime.h>
38
#include <linux/sizes.h>
39 40 41
#include <linux/mfd/syscon.h>
#include <linux/regmap.h>
#include <linux/of.h>
T
Tomi Valkeinen 已提交
42
#include <linux/component.h>
43
#include <drm/drm_fourcc.h>
T
Tomi Valkeinen 已提交
44

45
#include "omapdss.h"
T
Tomi Valkeinen 已提交
46
#include "dss.h"
47
#include "dss_features.h"
48
#include "dispc.h"
T
Tomi Valkeinen 已提交
49 50

/* DISPC */
51
#define DISPC_SZ_REGS			SZ_4K
T
Tomi Valkeinen 已提交
52

53 54 55 56 57 58
enum omap_burst_size {
	BURST_SIZE_X2 = 0,
	BURST_SIZE_X4 = 1,
	BURST_SIZE_X8 = 2,
};

T
Tomi Valkeinen 已提交
59 60 61 62 63 64
#define REG_GET(idx, start, end) \
	FLD_GET(dispc_read_reg(idx), start, end)

#define REG_FLD_MOD(idx, val, start, end)				\
	dispc_write_reg(idx, FLD_MOD(dispc_read_reg(idx), val, start, end))

65 66 67 68 69 70 71
struct dispc_features {
	u8 sw_start;
	u8 fp_start;
	u8 bp_start;
	u16 sw_max;
	u16 vp_max;
	u16 hp_max;
72 73 74 75
	u8 mgr_width_start;
	u8 mgr_height_start;
	u16 mgr_width_max;
	u16 mgr_height_max;
76 77
	unsigned long max_lcd_pclk;
	unsigned long max_tv_pclk;
78
	int (*calc_scaling) (unsigned long pclk, unsigned long lclk,
79
		const struct videomode *vm,
80
		u16 width, u16 height, u16 out_width, u16 out_height,
81
		u32 color_mode, bool *five_taps,
82
		int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
83
		u16 pos_x, unsigned long *core_clk, bool mem_to_mem);
84
	unsigned long (*calc_core_clk) (unsigned long pclk,
85 86
		u16 width, u16 height, u16 out_width, u16 out_height,
		bool mem_to_mem);
87
	u8 num_fifos;
88 89 90

	/* swap GFX & WB fifos */
	bool gfx_fifo_workaround:1;
91 92 93

	/* no DISPC_IRQ_FRAMEDONETV on this SoC */
	bool no_framedone_tv:1;
94 95 96

	/* revert to the OMAP4 mechanism of DISPC Smart Standby operation */
	bool mstandby_workaround:1;
97 98

	bool set_max_preload:1;
99 100 101

	/* PIXEL_INC is not added to the last pixel of a line */
	bool last_pixel_inc_missing:1;
102 103 104

	/* POL_FREQ has ALIGN bit */
	bool supports_sync_align:1;
T
Tomi Valkeinen 已提交
105 106

	bool has_writeback:1;
107 108

	bool supports_double_pixel:1;
109 110 111 112 113 114 115

	/*
	 * Field order for VENC is different than HDMI. We should handle this in
	 * some intelligent manner, but as the SoCs have either HDMI or VENC,
	 * never both, we can just use this flag for now.
	 */
	bool reverse_ilace_field_order:1;
116 117

	bool has_gamma_table:1;
118 119

	bool has_gamma_i734_bug:1;
120 121
};

122
#define DISPC_MAX_NR_FIFOS 5
123
#define DISPC_MAX_CHANNEL_GAMMA 4
124

T
Tomi Valkeinen 已提交
125
static struct {
126
	struct platform_device *pdev;
T
Tomi Valkeinen 已提交
127
	void __iomem    *base;
128

129
	int irq;
130 131
	irq_handler_t user_handler;
	void *user_data;
T
Tomi Valkeinen 已提交
132

133
	unsigned long core_clk_rate;
134
	unsigned long tv_pclk_rate;
135

136 137 138
	u32 fifo_size[DISPC_MAX_NR_FIFOS];
	/* maps which plane is using a fifo. fifo-id -> plane-id */
	int fifo_assignment[DISPC_MAX_NR_FIFOS];
T
Tomi Valkeinen 已提交
139

140
	bool		ctx_valid;
T
Tomi Valkeinen 已提交
141
	u32		ctx[DISPC_SZ_REGS / sizeof(u32)];
142

143 144
	u32 *gamma_table[DISPC_MAX_CHANNEL_GAMMA];

145
	const struct dispc_features *feat;
146 147

	bool is_enabled;
148 149 150

	struct regmap *syscon_pol;
	u32 syscon_pol_offset;
151 152 153

	/* DISPC_CONTROL & DISPC_CONFIG lock*/
	spinlock_t control_lock;
T
Tomi Valkeinen 已提交
154 155
} dispc;

156 157 158 159 160 161
enum omap_color_component {
	/* used for all color formats for OMAP3 and earlier
	 * and for RGB and Y color component on OMAP4
	 */
	DISPC_COLOR_COMPONENT_RGB_Y		= 1 << 0,
	/* used for UV component for
162
	 * DRM_FORMAT_YUYV, DRM_FORMAT_UYVY, DRM_FORMAT_NV12
163 164 165 166 167
	 * color formats on OMAP4
	 */
	DISPC_COLOR_COMPONENT_UV		= 1 << 1,
};

168 169 170 171 172 173 174 175 176 177 178 179 180 181
enum mgr_reg_fields {
	DISPC_MGR_FLD_ENABLE,
	DISPC_MGR_FLD_STNTFT,
	DISPC_MGR_FLD_GO,
	DISPC_MGR_FLD_TFTDATALINES,
	DISPC_MGR_FLD_STALLMODE,
	DISPC_MGR_FLD_TCKENABLE,
	DISPC_MGR_FLD_TCKSELECTION,
	DISPC_MGR_FLD_CPR,
	DISPC_MGR_FLD_FIFOHANDCHECK,
	/* used to maintain a count of the above fields */
	DISPC_MGR_FLD_NUM,
};

182 183 184 185 186 187
struct dispc_reg_field {
	u16 reg;
	u8 high;
	u8 low;
};

188 189 190 191 192 193 194
struct dispc_gamma_desc {
	u32 len;
	u32 bits;
	u16 reg;
	bool has_index;
};

195 196 197 198 199
static const struct {
	const char *name;
	u32 vsync_irq;
	u32 framedone_irq;
	u32 sync_lost_irq;
200
	struct dispc_gamma_desc gamma;
201
	struct dispc_reg_field reg_desc[DISPC_MGR_FLD_NUM];
202 203 204 205 206 207
} mgr_desc[] = {
	[OMAP_DSS_CHANNEL_LCD] = {
		.name		= "LCD",
		.vsync_irq	= DISPC_IRQ_VSYNC,
		.framedone_irq	= DISPC_IRQ_FRAMEDONE,
		.sync_lost_irq	= DISPC_IRQ_SYNC_LOST,
208 209 210 211 212 213
		.gamma		= {
			.len	= 256,
			.bits	= 8,
			.reg	= DISPC_GAMMA_TABLE0,
			.has_index = true,
		},
214 215 216 217 218 219 220 221 222 223 224 225 226 227 228
		.reg_desc	= {
			[DISPC_MGR_FLD_ENABLE]		= { DISPC_CONTROL,  0,  0 },
			[DISPC_MGR_FLD_STNTFT]		= { DISPC_CONTROL,  3,  3 },
			[DISPC_MGR_FLD_GO]		= { DISPC_CONTROL,  5,  5 },
			[DISPC_MGR_FLD_TFTDATALINES]	= { DISPC_CONTROL,  9,  8 },
			[DISPC_MGR_FLD_STALLMODE]	= { DISPC_CONTROL, 11, 11 },
			[DISPC_MGR_FLD_TCKENABLE]	= { DISPC_CONFIG,  10, 10 },
			[DISPC_MGR_FLD_TCKSELECTION]	= { DISPC_CONFIG,  11, 11 },
			[DISPC_MGR_FLD_CPR]		= { DISPC_CONFIG,  15, 15 },
			[DISPC_MGR_FLD_FIFOHANDCHECK]	= { DISPC_CONFIG,  16, 16 },
		},
	},
	[OMAP_DSS_CHANNEL_DIGIT] = {
		.name		= "DIGIT",
		.vsync_irq	= DISPC_IRQ_EVSYNC_ODD | DISPC_IRQ_EVSYNC_EVEN,
229
		.framedone_irq	= DISPC_IRQ_FRAMEDONETV,
230
		.sync_lost_irq	= DISPC_IRQ_SYNC_LOST_DIGIT,
231 232 233 234 235 236
		.gamma		= {
			.len	= 1024,
			.bits	= 10,
			.reg	= DISPC_GAMMA_TABLE2,
			.has_index = false,
		},
237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253
		.reg_desc	= {
			[DISPC_MGR_FLD_ENABLE]		= { DISPC_CONTROL,  1,  1 },
			[DISPC_MGR_FLD_STNTFT]		= { },
			[DISPC_MGR_FLD_GO]		= { DISPC_CONTROL,  6,  6 },
			[DISPC_MGR_FLD_TFTDATALINES]	= { },
			[DISPC_MGR_FLD_STALLMODE]	= { },
			[DISPC_MGR_FLD_TCKENABLE]	= { DISPC_CONFIG,  12, 12 },
			[DISPC_MGR_FLD_TCKSELECTION]	= { DISPC_CONFIG,  13, 13 },
			[DISPC_MGR_FLD_CPR]		= { },
			[DISPC_MGR_FLD_FIFOHANDCHECK]	= { DISPC_CONFIG,  16, 16 },
		},
	},
	[OMAP_DSS_CHANNEL_LCD2] = {
		.name		= "LCD2",
		.vsync_irq	= DISPC_IRQ_VSYNC2,
		.framedone_irq	= DISPC_IRQ_FRAMEDONE2,
		.sync_lost_irq	= DISPC_IRQ_SYNC_LOST2,
254 255 256 257 258 259
		.gamma		= {
			.len	= 256,
			.bits	= 8,
			.reg	= DISPC_GAMMA_TABLE1,
			.has_index = true,
		},
260 261 262 263 264 265 266 267 268 269 270 271
		.reg_desc	= {
			[DISPC_MGR_FLD_ENABLE]		= { DISPC_CONTROL2,  0,  0 },
			[DISPC_MGR_FLD_STNTFT]		= { DISPC_CONTROL2,  3,  3 },
			[DISPC_MGR_FLD_GO]		= { DISPC_CONTROL2,  5,  5 },
			[DISPC_MGR_FLD_TFTDATALINES]	= { DISPC_CONTROL2,  9,  8 },
			[DISPC_MGR_FLD_STALLMODE]	= { DISPC_CONTROL2, 11, 11 },
			[DISPC_MGR_FLD_TCKENABLE]	= { DISPC_CONFIG2,  10, 10 },
			[DISPC_MGR_FLD_TCKSELECTION]	= { DISPC_CONFIG2,  11, 11 },
			[DISPC_MGR_FLD_CPR]		= { DISPC_CONFIG2,  15, 15 },
			[DISPC_MGR_FLD_FIFOHANDCHECK]	= { DISPC_CONFIG2,  16, 16 },
		},
	},
272 273 274 275 276
	[OMAP_DSS_CHANNEL_LCD3] = {
		.name		= "LCD3",
		.vsync_irq	= DISPC_IRQ_VSYNC3,
		.framedone_irq	= DISPC_IRQ_FRAMEDONE3,
		.sync_lost_irq	= DISPC_IRQ_SYNC_LOST3,
277 278 279 280 281 282
		.gamma		= {
			.len	= 256,
			.bits	= 8,
			.reg	= DISPC_GAMMA_TABLE3,
			.has_index = true,
		},
283 284 285 286 287 288 289 290 291 292 293 294
		.reg_desc	= {
			[DISPC_MGR_FLD_ENABLE]		= { DISPC_CONTROL3,  0,  0 },
			[DISPC_MGR_FLD_STNTFT]		= { DISPC_CONTROL3,  3,  3 },
			[DISPC_MGR_FLD_GO]		= { DISPC_CONTROL3,  5,  5 },
			[DISPC_MGR_FLD_TFTDATALINES]	= { DISPC_CONTROL3,  9,  8 },
			[DISPC_MGR_FLD_STALLMODE]	= { DISPC_CONTROL3, 11, 11 },
			[DISPC_MGR_FLD_TCKENABLE]	= { DISPC_CONFIG3,  10, 10 },
			[DISPC_MGR_FLD_TCKSELECTION]	= { DISPC_CONFIG3,  11, 11 },
			[DISPC_MGR_FLD_CPR]		= { DISPC_CONFIG3,  15, 15 },
			[DISPC_MGR_FLD_FIFOHANDCHECK]	= { DISPC_CONFIG3,  16, 16 },
		},
	},
295 296
};

297 298 299 300 301
struct color_conv_coef {
	int ry, rcr, rcb, gy, gcr, gcb, by, bcr, bcb;
	int full_range;
};

302 303 304 305 306
static unsigned long dispc_fclk_rate(void);
static unsigned long dispc_core_clk_rate(void);
static unsigned long dispc_mgr_lclk_rate(enum omap_channel channel);
static unsigned long dispc_mgr_pclk_rate(enum omap_channel channel);

307 308
static unsigned long dispc_plane_pclk_rate(enum omap_plane_id plane);
static unsigned long dispc_plane_lclk_rate(enum omap_plane_id plane);
T
Tomi Valkeinen 已提交
309

310 311 312 313
static void dispc_clear_irqstatus(u32 mask);
static bool dispc_mgr_is_enabled(enum omap_channel channel);
static void dispc_clear_irqstatus(u32 mask);

314
static inline void dispc_write_reg(const u16 idx, u32 val)
T
Tomi Valkeinen 已提交
315
{
316
	__raw_writel(val, dispc.base + idx);
T
Tomi Valkeinen 已提交
317 318
}

319
static inline u32 dispc_read_reg(const u16 idx)
T
Tomi Valkeinen 已提交
320
{
321
	return __raw_readl(dispc.base + idx);
T
Tomi Valkeinen 已提交
322 323
}

324 325
static u32 mgr_fld_read(enum omap_channel channel, enum mgr_reg_fields regfld)
{
326
	const struct dispc_reg_field rfld = mgr_desc[channel].reg_desc[regfld];
327 328 329 330 331
	return REG_GET(rfld.reg, rfld.high, rfld.low);
}

static void mgr_fld_write(enum omap_channel channel,
					enum mgr_reg_fields regfld, int val) {
332
	const struct dispc_reg_field rfld = mgr_desc[channel].reg_desc[regfld];
333 334 335 336 337 338
	const bool need_lock = rfld.reg == DISPC_CONTROL || rfld.reg == DISPC_CONFIG;
	unsigned long flags;

	if (need_lock)
		spin_lock_irqsave(&dispc.control_lock, flags);

339
	REG_FLD_MOD(rfld.reg, val, rfld.high, rfld.low);
340 341 342

	if (need_lock)
		spin_unlock_irqrestore(&dispc.control_lock, flags);
343 344
}

T
Tomi Valkeinen 已提交
345
#define SR(reg) \
346
	dispc.ctx[DISPC_##reg / sizeof(u32)] = dispc_read_reg(DISPC_##reg)
T
Tomi Valkeinen 已提交
347
#define RR(reg) \
348
	dispc_write_reg(DISPC_##reg, dispc.ctx[DISPC_##reg / sizeof(u32)])
T
Tomi Valkeinen 已提交
349

350
static void dispc_save_context(void)
T
Tomi Valkeinen 已提交
351
{
352
	int i, j;
T
Tomi Valkeinen 已提交
353

354 355
	DSSDBG("dispc_save_context\n");

T
Tomi Valkeinen 已提交
356 357 358 359
	SR(IRQENABLE);
	SR(CONTROL);
	SR(CONFIG);
	SR(LINE_NUMBER);
360 361
	if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
			dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
362
		SR(GLOBAL_ALPHA);
363 364 365 366
	if (dss_has_feature(FEAT_MGR_LCD2)) {
		SR(CONTROL2);
		SR(CONFIG2);
	}
367 368 369 370
	if (dss_has_feature(FEAT_MGR_LCD3)) {
		SR(CONTROL3);
		SR(CONFIG3);
	}
T
Tomi Valkeinen 已提交
371

372 373 374 375 376 377 378 379 380 381 382 383 384 385 386
	for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
		SR(DEFAULT_COLOR(i));
		SR(TRANS_COLOR(i));
		SR(SIZE_MGR(i));
		if (i == OMAP_DSS_CHANNEL_DIGIT)
			continue;
		SR(TIMING_H(i));
		SR(TIMING_V(i));
		SR(POL_FREQ(i));
		SR(DIVISORo(i));

		SR(DATA_CYCLE1(i));
		SR(DATA_CYCLE2(i));
		SR(DATA_CYCLE3(i));

387
		if (dss_has_feature(FEAT_CPR)) {
388 389 390
			SR(CPR_COEF_R(i));
			SR(CPR_COEF_G(i));
			SR(CPR_COEF_B(i));
391
		}
392
	}
T
Tomi Valkeinen 已提交
393

394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413
	for (i = 0; i < dss_feat_get_num_ovls(); i++) {
		SR(OVL_BA0(i));
		SR(OVL_BA1(i));
		SR(OVL_POSITION(i));
		SR(OVL_SIZE(i));
		SR(OVL_ATTRIBUTES(i));
		SR(OVL_FIFO_THRESHOLD(i));
		SR(OVL_ROW_INC(i));
		SR(OVL_PIXEL_INC(i));
		if (dss_has_feature(FEAT_PRELOAD))
			SR(OVL_PRELOAD(i));
		if (i == OMAP_DSS_GFX) {
			SR(OVL_WINDOW_SKIP(i));
			SR(OVL_TABLE_BA(i));
			continue;
		}
		SR(OVL_FIR(i));
		SR(OVL_PICTURE_SIZE(i));
		SR(OVL_ACCU0(i));
		SR(OVL_ACCU1(i));
414

415 416
		for (j = 0; j < 8; j++)
			SR(OVL_FIR_COEF_H(i, j));
417

418 419
		for (j = 0; j < 8; j++)
			SR(OVL_FIR_COEF_HV(i, j));
420

421 422
		for (j = 0; j < 5; j++)
			SR(OVL_CONV_COEF(i, j));
423

424 425 426 427
		if (dss_has_feature(FEAT_FIR_COEF_V)) {
			for (j = 0; j < 8; j++)
				SR(OVL_FIR_COEF_V(i, j));
		}
428

429 430 431 432 433 434
		if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
			SR(OVL_BA0_UV(i));
			SR(OVL_BA1_UV(i));
			SR(OVL_FIR2(i));
			SR(OVL_ACCU2_0(i));
			SR(OVL_ACCU2_1(i));
435

436 437
			for (j = 0; j < 8; j++)
				SR(OVL_FIR_COEF_H2(i, j));
438

439 440
			for (j = 0; j < 8; j++)
				SR(OVL_FIR_COEF_HV2(i, j));
441

442 443 444 445 446
			for (j = 0; j < 8; j++)
				SR(OVL_FIR_COEF_V2(i, j));
		}
		if (dss_has_feature(FEAT_ATTR2))
			SR(OVL_ATTRIBUTES2(i));
447
	}
448 449 450

	if (dss_has_feature(FEAT_CORE_CLK_DIV))
		SR(DIVISOR);
451 452 453

	dispc.ctx_valid = true;

454
	DSSDBG("context saved\n");
T
Tomi Valkeinen 已提交
455 456
}

457
static void dispc_restore_context(void)
T
Tomi Valkeinen 已提交
458
{
459
	int i, j;
460 461 462

	DSSDBG("dispc_restore_context\n");

463 464 465
	if (!dispc.ctx_valid)
		return;

466
	/*RR(IRQENABLE);*/
T
Tomi Valkeinen 已提交
467 468 469
	/*RR(CONTROL);*/
	RR(CONFIG);
	RR(LINE_NUMBER);
470 471
	if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
			dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
472
		RR(GLOBAL_ALPHA);
473
	if (dss_has_feature(FEAT_MGR_LCD2))
474
		RR(CONFIG2);
475 476
	if (dss_has_feature(FEAT_MGR_LCD3))
		RR(CONFIG3);
T
Tomi Valkeinen 已提交
477

478 479 480 481 482 483 484 485 486 487 488 489 490 491
	for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
		RR(DEFAULT_COLOR(i));
		RR(TRANS_COLOR(i));
		RR(SIZE_MGR(i));
		if (i == OMAP_DSS_CHANNEL_DIGIT)
			continue;
		RR(TIMING_H(i));
		RR(TIMING_V(i));
		RR(POL_FREQ(i));
		RR(DIVISORo(i));

		RR(DATA_CYCLE1(i));
		RR(DATA_CYCLE2(i));
		RR(DATA_CYCLE3(i));
492

493
		if (dss_has_feature(FEAT_CPR)) {
494 495 496
			RR(CPR_COEF_R(i));
			RR(CPR_COEF_G(i));
			RR(CPR_COEF_B(i));
497
		}
498
	}
T
Tomi Valkeinen 已提交
499

500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519
	for (i = 0; i < dss_feat_get_num_ovls(); i++) {
		RR(OVL_BA0(i));
		RR(OVL_BA1(i));
		RR(OVL_POSITION(i));
		RR(OVL_SIZE(i));
		RR(OVL_ATTRIBUTES(i));
		RR(OVL_FIFO_THRESHOLD(i));
		RR(OVL_ROW_INC(i));
		RR(OVL_PIXEL_INC(i));
		if (dss_has_feature(FEAT_PRELOAD))
			RR(OVL_PRELOAD(i));
		if (i == OMAP_DSS_GFX) {
			RR(OVL_WINDOW_SKIP(i));
			RR(OVL_TABLE_BA(i));
			continue;
		}
		RR(OVL_FIR(i));
		RR(OVL_PICTURE_SIZE(i));
		RR(OVL_ACCU0(i));
		RR(OVL_ACCU1(i));
520

521 522
		for (j = 0; j < 8; j++)
			RR(OVL_FIR_COEF_H(i, j));
523

524 525
		for (j = 0; j < 8; j++)
			RR(OVL_FIR_COEF_HV(i, j));
526

527 528
		for (j = 0; j < 5; j++)
			RR(OVL_CONV_COEF(i, j));
529

530 531 532 533
		if (dss_has_feature(FEAT_FIR_COEF_V)) {
			for (j = 0; j < 8; j++)
				RR(OVL_FIR_COEF_V(i, j));
		}
534

535 536 537 538 539 540
		if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
			RR(OVL_BA0_UV(i));
			RR(OVL_BA1_UV(i));
			RR(OVL_FIR2(i));
			RR(OVL_ACCU2_0(i));
			RR(OVL_ACCU2_1(i));
541

542 543
			for (j = 0; j < 8; j++)
				RR(OVL_FIR_COEF_H2(i, j));
544

545 546
			for (j = 0; j < 8; j++)
				RR(OVL_FIR_COEF_HV2(i, j));
547

548 549 550 551 552
			for (j = 0; j < 8; j++)
				RR(OVL_FIR_COEF_V2(i, j));
		}
		if (dss_has_feature(FEAT_ATTR2))
			RR(OVL_ATTRIBUTES2(i));
553
	}
T
Tomi Valkeinen 已提交
554

555 556 557
	if (dss_has_feature(FEAT_CORE_CLK_DIV))
		RR(DIVISOR);

T
Tomi Valkeinen 已提交
558 559
	/* enable last, because LCD & DIGIT enable are here */
	RR(CONTROL);
560 561
	if (dss_has_feature(FEAT_MGR_LCD2))
		RR(CONTROL2);
562 563
	if (dss_has_feature(FEAT_MGR_LCD3))
		RR(CONTROL3);
564
	/* clear spurious SYNC_LOST_DIGIT interrupts */
565
	dispc_clear_irqstatus(DISPC_IRQ_SYNC_LOST_DIGIT);
566 567 568 569 570 571

	/*
	 * enable last so IRQs won't trigger before
	 * the context is fully restored
	 */
	RR(IRQENABLE);
572 573

	DSSDBG("context restored\n");
T
Tomi Valkeinen 已提交
574 575 576 577 578
}

#undef SR
#undef RR

579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595
int dispc_runtime_get(void)
{
	int r;

	DSSDBG("dispc_runtime_get\n");

	r = pm_runtime_get_sync(&dispc.pdev->dev);
	WARN_ON(r < 0);
	return r < 0 ? r : 0;
}

void dispc_runtime_put(void)
{
	int r;

	DSSDBG("dispc_runtime_put\n");

596
	r = pm_runtime_put_sync(&dispc.pdev->dev);
597
	WARN_ON(r < 0 && r != -ENOSYS);
T
Tomi Valkeinen 已提交
598 599
}

600
static u32 dispc_mgr_get_vsync_irq(enum omap_channel channel)
601
{
602
	return mgr_desc[channel].vsync_irq;
603 604
}

605
static u32 dispc_mgr_get_framedone_irq(enum omap_channel channel)
606
{
607 608 609
	if (channel == OMAP_DSS_CHANNEL_DIGIT && dispc.feat->no_framedone_tv)
		return 0;

610
	return mgr_desc[channel].framedone_irq;
611 612
}

613
static u32 dispc_mgr_get_sync_lost_irq(enum omap_channel channel)
614 615 616 617
{
	return mgr_desc[channel].sync_lost_irq;
}

618 619 620 621 622
u32 dispc_wb_get_framedone_irq(void)
{
	return DISPC_IRQ_FRAMEDONEWB;
}

623
static void dispc_mgr_enable(enum omap_channel channel, bool enable)
624 625 626 627 628 629 630 631 632 633 634
{
	mgr_fld_write(channel, DISPC_MGR_FLD_ENABLE, enable);
	/* flush posted write */
	mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
}

static bool dispc_mgr_is_enabled(enum omap_channel channel)
{
	return !!mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
}

635
static bool dispc_mgr_go_busy(enum omap_channel channel)
T
Tomi Valkeinen 已提交
636
{
637
	return mgr_fld_read(channel, DISPC_MGR_FLD_GO) == 1;
T
Tomi Valkeinen 已提交
638 639
}

640
static void dispc_mgr_go(enum omap_channel channel)
T
Tomi Valkeinen 已提交
641
{
642
	WARN_ON(!dispc_mgr_is_enabled(channel));
643
	WARN_ON(dispc_mgr_go_busy(channel));
T
Tomi Valkeinen 已提交
644

645
	DSSDBG("GO %s\n", mgr_desc[channel].name);
T
Tomi Valkeinen 已提交
646

647
	mgr_fld_write(channel, DISPC_MGR_FLD_GO, 1);
T
Tomi Valkeinen 已提交
648 649
}

650 651 652 653 654 655 656
bool dispc_wb_go_busy(void)
{
	return REG_GET(DISPC_CONTROL2, 6, 6) == 1;
}

void dispc_wb_go(void)
{
657
	enum omap_plane_id plane = OMAP_DSS_WB;
658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673
	bool enable, go;

	enable = REG_GET(DISPC_OVL_ATTRIBUTES(plane), 0, 0) == 1;

	if (!enable)
		return;

	go = REG_GET(DISPC_CONTROL2, 6, 6) == 1;
	if (go) {
		DSSERR("GO bit not down for WB\n");
		return;
	}

	REG_FLD_MOD(DISPC_CONTROL2, 1, 6, 6);
}

674 675
static void dispc_ovl_write_firh_reg(enum omap_plane_id plane, int reg,
				     u32 value)
T
Tomi Valkeinen 已提交
676
{
677
	dispc_write_reg(DISPC_OVL_FIR_COEF_H(plane, reg), value);
T
Tomi Valkeinen 已提交
678 679
}

680 681
static void dispc_ovl_write_firhv_reg(enum omap_plane_id plane, int reg,
				      u32 value)
T
Tomi Valkeinen 已提交
682
{
683
	dispc_write_reg(DISPC_OVL_FIR_COEF_HV(plane, reg), value);
T
Tomi Valkeinen 已提交
684 685
}

686 687
static void dispc_ovl_write_firv_reg(enum omap_plane_id plane, int reg,
				     u32 value)
T
Tomi Valkeinen 已提交
688
{
689
	dispc_write_reg(DISPC_OVL_FIR_COEF_V(plane, reg), value);
T
Tomi Valkeinen 已提交
690 691
}

692 693
static void dispc_ovl_write_firh2_reg(enum omap_plane_id plane, int reg,
				      u32 value)
694 695 696 697 698 699
{
	BUG_ON(plane == OMAP_DSS_GFX);

	dispc_write_reg(DISPC_OVL_FIR_COEF_H2(plane, reg), value);
}

700
static void dispc_ovl_write_firhv2_reg(enum omap_plane_id plane, int reg,
701
		u32 value)
702 703 704 705 706 707
{
	BUG_ON(plane == OMAP_DSS_GFX);

	dispc_write_reg(DISPC_OVL_FIR_COEF_HV2(plane, reg), value);
}

708 709
static void dispc_ovl_write_firv2_reg(enum omap_plane_id plane, int reg,
				      u32 value)
710 711 712 713 714 715
{
	BUG_ON(plane == OMAP_DSS_GFX);

	dispc_write_reg(DISPC_OVL_FIR_COEF_V2(plane, reg), value);
}

716
static void dispc_ovl_set_scale_coef(enum omap_plane_id plane, int fir_hinc,
717 718
				int fir_vinc, int five_taps,
				enum omap_color_component color_comp)
T
Tomi Valkeinen 已提交
719
{
720
	const struct dispc_coef *h_coef, *v_coef;
T
Tomi Valkeinen 已提交
721 722
	int i;

723 724
	h_coef = dispc_ovl_get_scale_coef(fir_hinc, true);
	v_coef = dispc_ovl_get_scale_coef(fir_vinc, five_taps);
T
Tomi Valkeinen 已提交
725 726 727 728

	for (i = 0; i < 8; i++) {
		u32 h, hv;

729 730 731 732 733 734 735 736
		h = FLD_VAL(h_coef[i].hc0_vc00, 7, 0)
			| FLD_VAL(h_coef[i].hc1_vc0, 15, 8)
			| FLD_VAL(h_coef[i].hc2_vc1, 23, 16)
			| FLD_VAL(h_coef[i].hc3_vc2, 31, 24);
		hv = FLD_VAL(h_coef[i].hc4_vc22, 7, 0)
			| FLD_VAL(v_coef[i].hc1_vc0, 15, 8)
			| FLD_VAL(v_coef[i].hc2_vc1, 23, 16)
			| FLD_VAL(v_coef[i].hc3_vc2, 31, 24);
T
Tomi Valkeinen 已提交
737

738
		if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
739 740
			dispc_ovl_write_firh_reg(plane, i, h);
			dispc_ovl_write_firhv_reg(plane, i, hv);
741
		} else {
742 743
			dispc_ovl_write_firh2_reg(plane, i, h);
			dispc_ovl_write_firhv2_reg(plane, i, hv);
744 745
		}

T
Tomi Valkeinen 已提交
746 747
	}

748 749 750
	if (five_taps) {
		for (i = 0; i < 8; i++) {
			u32 v;
751 752
			v = FLD_VAL(v_coef[i].hc0_vc00, 7, 0)
				| FLD_VAL(v_coef[i].hc4_vc22, 15, 8);
753
			if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y)
754
				dispc_ovl_write_firv_reg(plane, i, v);
755
			else
756
				dispc_ovl_write_firv2_reg(plane, i, v);
757
		}
T
Tomi Valkeinen 已提交
758 759 760 761
	}
}


762
static void dispc_ovl_write_color_conv_coef(enum omap_plane_id plane,
763 764
		const struct color_conv_coef *ct)
{
T
Tomi Valkeinen 已提交
765 766
#define CVAL(x, y) (FLD_VAL(x, 26, 16) | FLD_VAL(y, 10, 0))

767 768 769 770 771
	dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 0), CVAL(ct->rcr, ct->ry));
	dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 1), CVAL(ct->gy,  ct->rcb));
	dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 2), CVAL(ct->gcb, ct->gcr));
	dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 3), CVAL(ct->bcr, ct->by));
	dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 4), CVAL(0, ct->bcb));
T
Tomi Valkeinen 已提交
772

773
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), ct->full_range, 11, 11);
T
Tomi Valkeinen 已提交
774 775 776 777

#undef CVAL
}

778 779 780 781 782
static void dispc_setup_color_conv_coef(void)
{
	int i;
	int num_ovl = dss_feat_get_num_ovls();
	const struct color_conv_coef ctbl_bt601_5_ovl = {
783
		/* YUV -> RGB */
784 785 786
		298, 409, 0, 298, -208, -100, 298, 0, 517, 0,
	};
	const struct color_conv_coef ctbl_bt601_5_wb = {
787 788
		/* RGB -> YUV */
		66, 129, 25, 112, -94, -18, -38, -74, 112, 0,
789 790 791 792 793
	};

	for (i = 1; i < num_ovl; i++)
		dispc_ovl_write_color_conv_coef(i, &ctbl_bt601_5_ovl);

T
Tomi Valkeinen 已提交
794 795
	if (dispc.feat->has_writeback)
		dispc_ovl_write_color_conv_coef(OMAP_DSS_WB, &ctbl_bt601_5_wb);
796
}
T
Tomi Valkeinen 已提交
797

798
static void dispc_ovl_set_ba0(enum omap_plane_id plane, u32 paddr)
T
Tomi Valkeinen 已提交
799
{
800
	dispc_write_reg(DISPC_OVL_BA0(plane), paddr);
T
Tomi Valkeinen 已提交
801 802
}

803
static void dispc_ovl_set_ba1(enum omap_plane_id plane, u32 paddr)
T
Tomi Valkeinen 已提交
804
{
805
	dispc_write_reg(DISPC_OVL_BA1(plane), paddr);
T
Tomi Valkeinen 已提交
806 807
}

808
static void dispc_ovl_set_ba0_uv(enum omap_plane_id plane, u32 paddr)
809 810 811 812
{
	dispc_write_reg(DISPC_OVL_BA0_UV(plane), paddr);
}

813
static void dispc_ovl_set_ba1_uv(enum omap_plane_id plane, u32 paddr)
814 815 816 817
{
	dispc_write_reg(DISPC_OVL_BA1_UV(plane), paddr);
}

818
static void dispc_ovl_set_pos(enum omap_plane_id plane,
819
		enum omap_overlay_caps caps, int x, int y)
T
Tomi Valkeinen 已提交
820
{
821 822 823 824 825 826
	u32 val;

	if ((caps & OMAP_DSS_OVL_CAP_POS) == 0)
		return;

	val = FLD_VAL(y, 26, 16) | FLD_VAL(x, 10, 0);
827 828

	dispc_write_reg(DISPC_OVL_POSITION(plane), val);
T
Tomi Valkeinen 已提交
829 830
}

831
static void dispc_ovl_set_input_size(enum omap_plane_id plane, int width,
832
		int height)
T
Tomi Valkeinen 已提交
833 834
{
	u32 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
835

836
	if (plane == OMAP_DSS_GFX || plane == OMAP_DSS_WB)
837 838 839
		dispc_write_reg(DISPC_OVL_SIZE(plane), val);
	else
		dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
T
Tomi Valkeinen 已提交
840 841
}

842
static void dispc_ovl_set_output_size(enum omap_plane_id plane, int width,
843
		int height)
T
Tomi Valkeinen 已提交
844 845 846 847 848 849
{
	u32 val;

	BUG_ON(plane == OMAP_DSS_GFX);

	val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
850

851 852 853 854
	if (plane == OMAP_DSS_WB)
		dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
	else
		dispc_write_reg(DISPC_OVL_SIZE(plane), val);
T
Tomi Valkeinen 已提交
855 856
}

857
static void dispc_ovl_set_zorder(enum omap_plane_id plane,
858
		enum omap_overlay_caps caps, u8 zorder)
859
{
860
	if ((caps & OMAP_DSS_OVL_CAP_ZORDER) == 0)
861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876
		return;

	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), zorder, 27, 26);
}

static void dispc_ovl_enable_zorder_planes(void)
{
	int i;

	if (!dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
		return;

	for (i = 0; i < dss_feat_get_num_ovls(); i++)
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(i), 1, 25, 25);
}

877
static void dispc_ovl_set_pre_mult_alpha(enum omap_plane_id plane,
878
		enum omap_overlay_caps caps, bool enable)
879
{
880
	if ((caps & OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA) == 0)
881 882
		return;

883
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 28, 28);
884 885
}

886
static void dispc_ovl_setup_global_alpha(enum omap_plane_id plane,
887
		enum omap_overlay_caps caps, u8 global_alpha)
T
Tomi Valkeinen 已提交
888
{
889
	static const unsigned shifts[] = { 0, 8, 16, 24, };
890 891
	int shift;

892
	if ((caps & OMAP_DSS_OVL_CAP_GLOBAL_ALPHA) == 0)
893
		return;
894

895 896
	shift = shifts[plane];
	REG_FLD_MOD(DISPC_GLOBAL_ALPHA, global_alpha, shift + 7, shift);
T
Tomi Valkeinen 已提交
897 898
}

899
static void dispc_ovl_set_pix_inc(enum omap_plane_id plane, s32 inc)
T
Tomi Valkeinen 已提交
900
{
901
	dispc_write_reg(DISPC_OVL_PIXEL_INC(plane), inc);
T
Tomi Valkeinen 已提交
902 903
}

904
static void dispc_ovl_set_row_inc(enum omap_plane_id plane, s32 inc)
T
Tomi Valkeinen 已提交
905
{
906
	dispc_write_reg(DISPC_OVL_ROW_INC(plane), inc);
T
Tomi Valkeinen 已提交
907 908
}

909
static void dispc_ovl_set_color_mode(enum omap_plane_id plane,
910
		u32 color_mode)
T
Tomi Valkeinen 已提交
911 912
{
	u32 m = 0;
913 914
	if (plane != OMAP_DSS_GFX) {
		switch (color_mode) {
915
		case DRM_FORMAT_NV12:
916
			m = 0x0; break;
917
		case DRM_FORMAT_XRGB4444:
918
			m = 0x1; break;
919
		case DRM_FORMAT_RGBA4444:
920
			m = 0x2; break;
921
		case DRM_FORMAT_RGBX4444:
922
			m = 0x4; break;
923
		case DRM_FORMAT_ARGB4444:
924
			m = 0x5; break;
925
		case DRM_FORMAT_RGB565:
926
			m = 0x6; break;
927
		case DRM_FORMAT_ARGB1555:
928
			m = 0x7; break;
929
		case DRM_FORMAT_XRGB8888:
930
			m = 0x8; break;
931
		case DRM_FORMAT_RGB888:
932
			m = 0x9; break;
933
		case DRM_FORMAT_YUYV:
934
			m = 0xa; break;
935
		case DRM_FORMAT_UYVY:
936
			m = 0xb; break;
937
		case DRM_FORMAT_ARGB8888:
938
			m = 0xc; break;
939
		case DRM_FORMAT_RGBA8888:
940
			m = 0xd; break;
941
		case DRM_FORMAT_RGBX8888:
942
			m = 0xe; break;
943
		case DRM_FORMAT_XRGB1555:
944 945
			m = 0xf; break;
		default:
946
			BUG(); return;
947 948 949
		}
	} else {
		switch (color_mode) {
950
		case DRM_FORMAT_RGBX4444:
951
			m = 0x4; break;
952
		case DRM_FORMAT_ARGB4444:
953
			m = 0x5; break;
954
		case DRM_FORMAT_RGB565:
955
			m = 0x6; break;
956
		case DRM_FORMAT_ARGB1555:
957
			m = 0x7; break;
958
		case DRM_FORMAT_XRGB8888:
959
			m = 0x8; break;
960
		case DRM_FORMAT_RGB888:
961
			m = 0x9; break;
962
		case DRM_FORMAT_XRGB4444:
963
			m = 0xa; break;
964
		case DRM_FORMAT_RGBA4444:
965
			m = 0xb; break;
966
		case DRM_FORMAT_ARGB8888:
967
			m = 0xc; break;
968
		case DRM_FORMAT_RGBA8888:
969
			m = 0xd; break;
970
		case DRM_FORMAT_RGBX8888:
971
			m = 0xe; break;
972
		case DRM_FORMAT_XRGB1555:
973 974
			m = 0xf; break;
		default:
975
			BUG(); return;
976
		}
T
Tomi Valkeinen 已提交
977 978
	}

979
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), m, 4, 1);
T
Tomi Valkeinen 已提交
980 981
}

982
static bool format_is_yuv(u32 color_mode)
983 984
{
	switch (color_mode) {
985 986 987
	case DRM_FORMAT_YUYV:
	case DRM_FORMAT_UYVY:
	case DRM_FORMAT_NV12:
988 989 990 991 992 993
		return true;
	default:
		return false;
	}
}

994
static void dispc_ovl_configure_burst_type(enum omap_plane_id plane,
995 996 997 998 999 1000 1001 1002 1003 1004 1005
		enum omap_dss_rotation_type rotation_type)
{
	if (dss_has_feature(FEAT_BURST_2D) == 0)
		return;

	if (rotation_type == OMAP_DSS_ROT_TILER)
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 1, 29, 29);
	else
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 0, 29, 29);
}

1006 1007
static void dispc_ovl_set_channel_out(enum omap_plane_id plane,
				      enum omap_channel channel)
T
Tomi Valkeinen 已提交
1008 1009 1010
{
	int shift;
	u32 val;
1011
	int chan = 0, chan2 = 0;
T
Tomi Valkeinen 已提交
1012 1013 1014 1015 1016 1017 1018

	switch (plane) {
	case OMAP_DSS_GFX:
		shift = 8;
		break;
	case OMAP_DSS_VIDEO1:
	case OMAP_DSS_VIDEO2:
1019
	case OMAP_DSS_VIDEO3:
T
Tomi Valkeinen 已提交
1020 1021 1022 1023 1024 1025 1026
		shift = 16;
		break;
	default:
		BUG();
		return;
	}

1027
	val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041
	if (dss_has_feature(FEAT_MGR_LCD2)) {
		switch (channel) {
		case OMAP_DSS_CHANNEL_LCD:
			chan = 0;
			chan2 = 0;
			break;
		case OMAP_DSS_CHANNEL_DIGIT:
			chan = 1;
			chan2 = 0;
			break;
		case OMAP_DSS_CHANNEL_LCD2:
			chan = 0;
			chan2 = 1;
			break;
1042 1043 1044 1045 1046 1047 1048 1049 1050
		case OMAP_DSS_CHANNEL_LCD3:
			if (dss_has_feature(FEAT_MGR_LCD3)) {
				chan = 0;
				chan2 = 2;
			} else {
				BUG();
				return;
			}
			break;
1051 1052 1053 1054
		case OMAP_DSS_CHANNEL_WB:
			chan = 0;
			chan2 = 3;
			break;
1055 1056
		default:
			BUG();
1057
			return;
1058 1059 1060 1061 1062 1063 1064
		}

		val = FLD_MOD(val, chan, shift, shift);
		val = FLD_MOD(val, chan2, 31, 30);
	} else {
		val = FLD_MOD(val, channel, shift, shift);
	}
1065
	dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
T
Tomi Valkeinen 已提交
1066 1067
}

1068
static enum omap_channel dispc_ovl_get_channel_out(enum omap_plane_id plane)
1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083
{
	int shift;
	u32 val;

	switch (plane) {
	case OMAP_DSS_GFX:
		shift = 8;
		break;
	case OMAP_DSS_VIDEO1:
	case OMAP_DSS_VIDEO2:
	case OMAP_DSS_VIDEO3:
		shift = 16;
		break;
	default:
		BUG();
1084
		return 0;
1085 1086 1087 1088
	}

	val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));

1089 1090
	if (FLD_GET(val, shift, shift) == 1)
		return OMAP_DSS_CHANNEL_DIGIT;
1091

1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102
	if (!dss_has_feature(FEAT_MGR_LCD2))
		return OMAP_DSS_CHANNEL_LCD;

	switch (FLD_GET(val, 31, 30)) {
	case 0:
	default:
		return OMAP_DSS_CHANNEL_LCD;
	case 1:
		return OMAP_DSS_CHANNEL_LCD2;
	case 2:
		return OMAP_DSS_CHANNEL_LCD3;
1103 1104
	case 3:
		return OMAP_DSS_CHANNEL_WB;
1105
	}
1106 1107
}

1108 1109
void dispc_wb_set_channel_in(enum dss_writeback_channel channel)
{
1110
	enum omap_plane_id plane = OMAP_DSS_WB;
1111 1112 1113 1114

	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), channel, 18, 16);
}

1115
static void dispc_ovl_set_burst_size(enum omap_plane_id plane,
T
Tomi Valkeinen 已提交
1116 1117
		enum omap_burst_size burst_size)
{
1118
	static const unsigned shifts[] = { 6, 14, 14, 14, 14, };
T
Tomi Valkeinen 已提交
1119 1120
	int shift;

1121
	shift = shifts[plane];
1122
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), burst_size, shift + 1, shift);
T
Tomi Valkeinen 已提交
1123 1124
}

1125 1126 1127 1128 1129 1130
static void dispc_configure_burst_sizes(void)
{
	int i;
	const int burst_size = BURST_SIZE_X8;

	/* Configure burst size always to maximum size */
1131
	for (i = 0; i < dss_feat_get_num_ovls(); ++i)
1132
		dispc_ovl_set_burst_size(i, burst_size);
1133 1134
	if (dispc.feat->has_writeback)
		dispc_ovl_set_burst_size(OMAP_DSS_WB, burst_size);
1135 1136
}

1137
static u32 dispc_ovl_get_burst_size(enum omap_plane_id plane)
1138 1139 1140 1141 1142 1143
{
	unsigned unit = dss_feat_get_burst_size_unit();
	/* burst multiplier is always x8 (see dispc_configure_burst_sizes()) */
	return unit * 8;
}

1144
static const u32 *dispc_ovl_get_color_modes(enum omap_plane_id plane)
1145 1146 1147 1148
{
	return dss_feat_get_supported_color_modes(plane);
}

1149
static int dispc_get_num_ovls(void)
1150 1151 1152 1153
{
	return dss_feat_get_num_ovls();
}

1154
static void dispc_mgr_enable_cpr(enum omap_channel channel, bool enable)
1155
{
1156
	if (channel == OMAP_DSS_CHANNEL_DIGIT)
1157 1158
		return;

1159
	mgr_fld_write(channel, DISPC_MGR_FLD_CPR, enable);
1160 1161
}

1162
static void dispc_mgr_set_cpr_coef(enum omap_channel channel,
1163
		const struct omap_dss_cpr_coefs *coefs)
1164 1165 1166
{
	u32 coef_r, coef_g, coef_b;

1167
	if (!dss_mgr_is_lcd(channel))
1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181
		return;

	coef_r = FLD_VAL(coefs->rr, 31, 22) | FLD_VAL(coefs->rg, 20, 11) |
		FLD_VAL(coefs->rb, 9, 0);
	coef_g = FLD_VAL(coefs->gr, 31, 22) | FLD_VAL(coefs->gg, 20, 11) |
		FLD_VAL(coefs->gb, 9, 0);
	coef_b = FLD_VAL(coefs->br, 31, 22) | FLD_VAL(coefs->bg, 20, 11) |
		FLD_VAL(coefs->bb, 9, 0);

	dispc_write_reg(DISPC_CPR_COEF_R(channel), coef_r);
	dispc_write_reg(DISPC_CPR_COEF_G(channel), coef_g);
	dispc_write_reg(DISPC_CPR_COEF_B(channel), coef_b);
}

1182 1183
static void dispc_ovl_set_vid_color_conv(enum omap_plane_id plane,
					 bool enable)
T
Tomi Valkeinen 已提交
1184 1185 1186 1187 1188
{
	u32 val;

	BUG_ON(plane == OMAP_DSS_GFX);

1189
	val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
T
Tomi Valkeinen 已提交
1190
	val = FLD_MOD(val, enable, 9, 9);
1191
	dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
T
Tomi Valkeinen 已提交
1192 1193
}

1194
static void dispc_ovl_enable_replication(enum omap_plane_id plane,
1195
		enum omap_overlay_caps caps, bool enable)
T
Tomi Valkeinen 已提交
1196
{
1197
	static const unsigned shifts[] = { 5, 10, 10, 10 };
1198
	int shift;
T
Tomi Valkeinen 已提交
1199

1200 1201 1202
	if ((caps & OMAP_DSS_OVL_CAP_REPLICATION) == 0)
		return;

1203 1204
	shift = shifts[plane];
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, shift, shift);
T
Tomi Valkeinen 已提交
1205 1206
}

1207
static void dispc_mgr_set_size(enum omap_channel channel, u16 width,
1208
		u16 height)
T
Tomi Valkeinen 已提交
1209 1210 1211
{
	u32 val;

1212 1213 1214
	val = FLD_VAL(height - 1, dispc.feat->mgr_height_start, 16) |
		FLD_VAL(width - 1, dispc.feat->mgr_width_start, 0);

1215
	dispc_write_reg(DISPC_SIZE_MGR(channel), val);
T
Tomi Valkeinen 已提交
1216 1217
}

1218
static void dispc_init_fifos(void)
T
Tomi Valkeinen 已提交
1219 1220
{
	u32 size;
1221
	int fifo;
1222
	u8 start, end;
1223
	u32 unit;
1224
	int i;
1225 1226

	unit = dss_feat_get_buffer_size_unit();
T
Tomi Valkeinen 已提交
1227

1228
	dss_feat_get_reg_field(FEAT_REG_FIFOSIZE, &start, &end);
T
Tomi Valkeinen 已提交
1229

1230 1231
	for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
		size = REG_GET(DISPC_OVL_FIFO_SIZE_STATUS(fifo), start, end);
1232
		size *= unit;
1233 1234 1235 1236 1237 1238 1239
		dispc.fifo_size[fifo] = size;

		/*
		 * By default fifos are mapped directly to overlays, fifo 0 to
		 * ovl 0, fifo 1 to ovl 1, etc.
		 */
		dispc.fifo_assignment[fifo] = fifo;
T
Tomi Valkeinen 已提交
1240
	}
1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263

	/*
	 * The GFX fifo on OMAP4 is smaller than the other fifos. The small fifo
	 * causes problems with certain use cases, like using the tiler in 2D
	 * mode. The below hack swaps the fifos of GFX and WB planes, thus
	 * giving GFX plane a larger fifo. WB but should work fine with a
	 * smaller fifo.
	 */
	if (dispc.feat->gfx_fifo_workaround) {
		u32 v;

		v = dispc_read_reg(DISPC_GLOBAL_BUFFER);

		v = FLD_MOD(v, 4, 2, 0); /* GFX BUF top to WB */
		v = FLD_MOD(v, 4, 5, 3); /* GFX BUF bottom to WB */
		v = FLD_MOD(v, 0, 26, 24); /* WB BUF top to GFX */
		v = FLD_MOD(v, 0, 29, 27); /* WB BUF bottom to GFX */

		dispc_write_reg(DISPC_GLOBAL_BUFFER, v);

		dispc.fifo_assignment[OMAP_DSS_GFX] = OMAP_DSS_WB;
		dispc.fifo_assignment[OMAP_DSS_WB] = OMAP_DSS_GFX;
	}
1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277

	/*
	 * Setup default fifo thresholds.
	 */
	for (i = 0; i < dss_feat_get_num_ovls(); ++i) {
		u32 low, high;
		const bool use_fifomerge = false;
		const bool manual_update = false;

		dispc_ovl_compute_fifo_thresholds(i, &low, &high,
			use_fifomerge, manual_update);

		dispc_ovl_set_fifo_threshold(i, low, high);
	}
1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288

	if (dispc.feat->has_writeback) {
		u32 low, high;
		const bool use_fifomerge = false;
		const bool manual_update = false;

		dispc_ovl_compute_fifo_thresholds(OMAP_DSS_WB, &low, &high,
			use_fifomerge, manual_update);

		dispc_ovl_set_fifo_threshold(OMAP_DSS_WB, low, high);
	}
T
Tomi Valkeinen 已提交
1289 1290
}

1291
static u32 dispc_ovl_get_fifo_size(enum omap_plane_id plane)
T
Tomi Valkeinen 已提交
1292
{
1293 1294 1295 1296 1297 1298 1299 1300 1301
	int fifo;
	u32 size = 0;

	for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
		if (dispc.fifo_assignment[fifo] == plane)
			size += dispc.fifo_size[fifo];
	}

	return size;
T
Tomi Valkeinen 已提交
1302 1303
}

1304 1305
void dispc_ovl_set_fifo_threshold(enum omap_plane_id plane, u32 low,
				  u32 high)
T
Tomi Valkeinen 已提交
1306
{
1307
	u8 hi_start, hi_end, lo_start, lo_end;
1308 1309 1310 1311 1312 1313 1314 1315 1316
	u32 unit;

	unit = dss_feat_get_buffer_size_unit();

	WARN_ON(low % unit != 0);
	WARN_ON(high % unit != 0);

	low /= unit;
	high /= unit;
1317

1318 1319 1320
	dss_feat_get_reg_field(FEAT_REG_FIFOHIGHTHRESHOLD, &hi_start, &hi_end);
	dss_feat_get_reg_field(FEAT_REG_FIFOLOWTHRESHOLD, &lo_start, &lo_end);

1321
	DSSDBG("fifo(%d) threshold (bytes), old %u/%u, new %u/%u\n",
T
Tomi Valkeinen 已提交
1322
			plane,
1323
			REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
1324
				lo_start, lo_end) * unit,
1325
			REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
1326 1327
				hi_start, hi_end) * unit,
			low * unit, high * unit);
T
Tomi Valkeinen 已提交
1328

1329
	dispc_write_reg(DISPC_OVL_FIFO_THRESHOLD(plane),
1330 1331
			FLD_VAL(high, hi_start, hi_end) |
			FLD_VAL(low, lo_start, lo_end));
1332 1333 1334 1335 1336 1337 1338 1339 1340

	/*
	 * configure the preload to the pipeline's high threhold, if HT it's too
	 * large for the preload field, set the threshold to the maximum value
	 * that can be held by the preload register
	 */
	if (dss_has_feature(FEAT_PRELOAD) && dispc.feat->set_max_preload &&
			plane != OMAP_DSS_WB)
		dispc_write_reg(DISPC_OVL_PRELOAD(plane), min(high, 0xfffu));
T
Tomi Valkeinen 已提交
1341 1342 1343 1344
}

void dispc_enable_fifomerge(bool enable)
{
1345 1346 1347 1348 1349
	if (!dss_has_feature(FEAT_FIFO_MERGE)) {
		WARN_ON(enable);
		return;
	}

T
Tomi Valkeinen 已提交
1350 1351 1352 1353
	DSSDBG("FIFO merge %s\n", enable ? "enabled" : "disabled");
	REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 14, 14);
}

1354
void dispc_ovl_compute_fifo_thresholds(enum omap_plane_id plane,
1355 1356
		u32 *fifo_low, u32 *fifo_high, bool use_fifomerge,
		bool manual_update)
1357 1358 1359 1360 1361 1362 1363
{
	/*
	 * All sizes are in bytes. Both the buffer and burst are made of
	 * buffer_units, and the fifo thresholds must be buffer_unit aligned.
	 */

	unsigned buf_unit = dss_feat_get_buffer_size_unit();
1364 1365
	unsigned ovl_fifo_size, total_fifo_size, burst_size;
	int i;
1366 1367

	burst_size = dispc_ovl_get_burst_size(plane);
1368
	ovl_fifo_size = dispc_ovl_get_fifo_size(plane);
1369

1370 1371
	if (use_fifomerge) {
		total_fifo_size = 0;
1372
		for (i = 0; i < dss_feat_get_num_ovls(); ++i)
1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383
			total_fifo_size += dispc_ovl_get_fifo_size(i);
	} else {
		total_fifo_size = ovl_fifo_size;
	}

	/*
	 * We use the same low threshold for both fifomerge and non-fifomerge
	 * cases, but for fifomerge we calculate the high threshold using the
	 * combined fifo size
	 */

1384
	if (manual_update && dss_has_feature(FEAT_OMAP3_DSI_FIFO_BUG)) {
1385 1386
		*fifo_low = ovl_fifo_size - burst_size * 2;
		*fifo_high = total_fifo_size - burst_size;
1387 1388 1389 1390 1391 1392 1393 1394
	} else if (plane == OMAP_DSS_WB) {
		/*
		 * Most optimal configuration for writeback is to push out data
		 * to the interconnect the moment writeback pushes enough pixels
		 * in the FIFO to form a burst
		 */
		*fifo_low = 0;
		*fifo_high = burst_size;
1395 1396 1397 1398
	} else {
		*fifo_low = ovl_fifo_size - burst_size;
		*fifo_high = total_fifo_size - buf_unit;
	}
1399 1400
}

1401
static void dispc_ovl_set_mflag(enum omap_plane_id plane, bool enable)
T
Tomi Valkeinen 已提交
1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412
{
	int bit;

	if (plane == OMAP_DSS_GFX)
		bit = 14;
	else
		bit = 23;

	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, bit, bit);
}

1413
static void dispc_ovl_set_mflag_threshold(enum omap_plane_id plane,
T
Tomi Valkeinen 已提交
1414 1415 1416 1417 1418 1419 1420 1421 1422 1423
	int low, int high)
{
	dispc_write_reg(DISPC_OVL_MFLAG_THRESHOLD(plane),
		FLD_VAL(high, 31, 16) |	FLD_VAL(low, 15, 0));
}

static void dispc_init_mflag(void)
{
	int i;

1424 1425 1426 1427 1428 1429 1430 1431 1432 1433
	/*
	 * HACK: NV12 color format and MFLAG seem to have problems working
	 * together: using two displays, and having an NV12 overlay on one of
	 * the displays will cause underflows/synclosts when MFLAG_CTRL=2.
	 * Changing MFLAG thresholds and PRELOAD to certain values seem to
	 * remove the errors, but there doesn't seem to be a clear logic on
	 * which values work and which not.
	 *
	 * As a work-around, set force MFLAG to always on.
	 */
T
Tomi Valkeinen 已提交
1434
	dispc_write_reg(DISPC_GLOBAL_MFLAG_ATTRIBUTE,
1435
		(1 << 0) |	/* MFLAG_CTRL = force always on */
T
Tomi Valkeinen 已提交
1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455
		(0 << 2));	/* MFLAG_START = disable */

	for (i = 0; i < dss_feat_get_num_ovls(); ++i) {
		u32 size = dispc_ovl_get_fifo_size(i);
		u32 unit = dss_feat_get_buffer_size_unit();
		u32 low, high;

		dispc_ovl_set_mflag(i, true);

		/*
		 * Simulation team suggests below thesholds:
		 * HT = fifosize * 5 / 8;
		 * LT = fifosize * 4 / 8;
		 */

		low = size * 4 / 8 / unit;
		high = size * 5 / 8 / unit;

		dispc_ovl_set_mflag_threshold(i, low, high);
	}
1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474

	if (dispc.feat->has_writeback) {
		u32 size = dispc_ovl_get_fifo_size(OMAP_DSS_WB);
		u32 unit = dss_feat_get_buffer_size_unit();
		u32 low, high;

		dispc_ovl_set_mflag(OMAP_DSS_WB, true);

		/*
		 * Simulation team suggests below thesholds:
		 * HT = fifosize * 5 / 8;
		 * LT = fifosize * 4 / 8;
		 */

		low = size * 4 / 8 / unit;
		high = size * 5 / 8 / unit;

		dispc_ovl_set_mflag_threshold(OMAP_DSS_WB, low, high);
	}
T
Tomi Valkeinen 已提交
1475 1476
}

1477
static void dispc_ovl_set_fir(enum omap_plane_id plane,
1478 1479
				int hinc, int vinc,
				enum omap_color_component color_comp)
T
Tomi Valkeinen 已提交
1480 1481 1482
{
	u32 val;

1483 1484
	if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
		u8 hinc_start, hinc_end, vinc_start, vinc_end;
1485

1486 1487 1488 1489 1490 1491
		dss_feat_get_reg_field(FEAT_REG_FIRHINC,
					&hinc_start, &hinc_end);
		dss_feat_get_reg_field(FEAT_REG_FIRVINC,
					&vinc_start, &vinc_end);
		val = FLD_VAL(vinc, vinc_start, vinc_end) |
				FLD_VAL(hinc, hinc_start, hinc_end);
1492

1493 1494 1495 1496 1497
		dispc_write_reg(DISPC_OVL_FIR(plane), val);
	} else {
		val = FLD_VAL(vinc, 28, 16) | FLD_VAL(hinc, 12, 0);
		dispc_write_reg(DISPC_OVL_FIR2(plane), val);
	}
T
Tomi Valkeinen 已提交
1498 1499
}

1500 1501
static void dispc_ovl_set_vid_accu0(enum omap_plane_id plane, int haccu,
				    int vaccu)
T
Tomi Valkeinen 已提交
1502 1503
{
	u32 val;
1504
	u8 hor_start, hor_end, vert_start, vert_end;
T
Tomi Valkeinen 已提交
1505

1506 1507 1508 1509 1510 1511
	dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
	dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);

	val = FLD_VAL(vaccu, vert_start, vert_end) |
			FLD_VAL(haccu, hor_start, hor_end);

1512
	dispc_write_reg(DISPC_OVL_ACCU0(plane), val);
T
Tomi Valkeinen 已提交
1513 1514
}

1515 1516
static void dispc_ovl_set_vid_accu1(enum omap_plane_id plane, int haccu,
				    int vaccu)
T
Tomi Valkeinen 已提交
1517 1518
{
	u32 val;
1519
	u8 hor_start, hor_end, vert_start, vert_end;
T
Tomi Valkeinen 已提交
1520

1521 1522 1523 1524 1525 1526
	dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
	dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);

	val = FLD_VAL(vaccu, vert_start, vert_end) |
			FLD_VAL(haccu, hor_start, hor_end);

1527
	dispc_write_reg(DISPC_OVL_ACCU1(plane), val);
T
Tomi Valkeinen 已提交
1528 1529
}

1530
static void dispc_ovl_set_vid_accu2_0(enum omap_plane_id plane, int haccu,
1531
		int vaccu)
1532 1533 1534 1535 1536 1537 1538
{
	u32 val;

	val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
	dispc_write_reg(DISPC_OVL_ACCU2_0(plane), val);
}

1539
static void dispc_ovl_set_vid_accu2_1(enum omap_plane_id plane, int haccu,
1540
		int vaccu)
1541 1542 1543 1544 1545 1546
{
	u32 val;

	val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
	dispc_write_reg(DISPC_OVL_ACCU2_1(plane), val);
}
T
Tomi Valkeinen 已提交
1547

1548
static void dispc_ovl_set_scale_param(enum omap_plane_id plane,
T
Tomi Valkeinen 已提交
1549 1550
		u16 orig_width, u16 orig_height,
		u16 out_width, u16 out_height,
1551 1552
		bool five_taps, u8 rotation,
		enum omap_color_component color_comp)
T
Tomi Valkeinen 已提交
1553
{
1554
	int fir_hinc, fir_vinc;
T
Tomi Valkeinen 已提交
1555

1556 1557
	fir_hinc = 1024 * orig_width / out_width;
	fir_vinc = 1024 * orig_height / out_height;
T
Tomi Valkeinen 已提交
1558

1559 1560
	dispc_ovl_set_scale_coef(plane, fir_hinc, fir_vinc, five_taps,
				color_comp);
1561
	dispc_ovl_set_fir(plane, fir_hinc, fir_vinc, color_comp);
1562 1563
}

1564
static void dispc_ovl_set_accu_uv(enum omap_plane_id plane,
1565
		u16 orig_width,	u16 orig_height, u16 out_width, u16 out_height,
1566
		bool ilace, u32 color_mode, u8 rotation)
1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618
{
	int h_accu2_0, h_accu2_1;
	int v_accu2_0, v_accu2_1;
	int chroma_hinc, chroma_vinc;
	int idx;

	struct accu {
		s8 h0_m, h0_n;
		s8 h1_m, h1_n;
		s8 v0_m, v0_n;
		s8 v1_m, v1_n;
	};

	const struct accu *accu_table;
	const struct accu *accu_val;

	static const struct accu accu_nv12[4] = {
		{  0, 1,  0, 1 , -1, 2, 0, 1 },
		{  1, 2, -3, 4 ,  0, 1, 0, 1 },
		{ -1, 1,  0, 1 , -1, 2, 0, 1 },
		{ -1, 2, -1, 2 , -1, 1, 0, 1 },
	};

	static const struct accu accu_nv12_ilace[4] = {
		{  0, 1,  0, 1 , -3, 4, -1, 4 },
		{ -1, 4, -3, 4 ,  0, 1,  0, 1 },
		{ -1, 1,  0, 1 , -1, 4, -3, 4 },
		{ -3, 4, -3, 4 , -1, 1,  0, 1 },
	};

	static const struct accu accu_yuv[4] = {
		{  0, 1, 0, 1,  0, 1, 0, 1 },
		{  0, 1, 0, 1,  0, 1, 0, 1 },
		{ -1, 1, 0, 1,  0, 1, 0, 1 },
		{  0, 1, 0, 1, -1, 1, 0, 1 },
	};

	switch (rotation) {
	case OMAP_DSS_ROT_0:
		idx = 0;
		break;
	case OMAP_DSS_ROT_90:
		idx = 1;
		break;
	case OMAP_DSS_ROT_180:
		idx = 2;
		break;
	case OMAP_DSS_ROT_270:
		idx = 3;
		break;
	default:
		BUG();
1619
		return;
1620 1621 1622
	}

	switch (color_mode) {
1623
	case DRM_FORMAT_NV12:
1624 1625 1626 1627 1628
		if (ilace)
			accu_table = accu_nv12_ilace;
		else
			accu_table = accu_nv12;
		break;
1629 1630
	case DRM_FORMAT_YUYV:
	case DRM_FORMAT_UYVY:
1631 1632 1633 1634
		accu_table = accu_yuv;
		break;
	default:
		BUG();
1635
		return;
1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651
	}

	accu_val = &accu_table[idx];

	chroma_hinc = 1024 * orig_width / out_width;
	chroma_vinc = 1024 * orig_height / out_height;

	h_accu2_0 = (accu_val->h0_m * chroma_hinc / accu_val->h0_n) % 1024;
	h_accu2_1 = (accu_val->h1_m * chroma_hinc / accu_val->h1_n) % 1024;
	v_accu2_0 = (accu_val->v0_m * chroma_vinc / accu_val->v0_n) % 1024;
	v_accu2_1 = (accu_val->v1_m * chroma_vinc / accu_val->v1_n) % 1024;

	dispc_ovl_set_vid_accu2_0(plane, h_accu2_0, v_accu2_0);
	dispc_ovl_set_vid_accu2_1(plane, h_accu2_1, v_accu2_1);
}

1652
static void dispc_ovl_set_scaling_common(enum omap_plane_id plane,
1653 1654 1655
		u16 orig_width, u16 orig_height,
		u16 out_width, u16 out_height,
		bool ilace, bool five_taps,
1656
		bool fieldmode, u32 color_mode,
1657 1658 1659 1660 1661
		u8 rotation)
{
	int accu0 = 0;
	int accu1 = 0;
	u32 l;
T
Tomi Valkeinen 已提交
1662

1663
	dispc_ovl_set_scale_param(plane, orig_width, orig_height,
1664 1665
				out_width, out_height, five_taps,
				rotation, DISPC_COLOR_COMPONENT_RGB_Y);
1666
	l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
T
Tomi Valkeinen 已提交
1667

1668 1669
	/* RESIZEENABLE and VERTICALTAPS */
	l &= ~((0x3 << 5) | (0x1 << 21));
1670 1671
	l |= (orig_width != out_width) ? (1 << 5) : 0;
	l |= (orig_height != out_height) ? (1 << 6) : 0;
1672
	l |= five_taps ? (1 << 21) : 0;
T
Tomi Valkeinen 已提交
1673

1674 1675 1676
	/* VRESIZECONF and HRESIZECONF */
	if (dss_has_feature(FEAT_RESIZECONF)) {
		l &= ~(0x3 << 7);
1677 1678
		l |= (orig_width <= out_width) ? 0 : (1 << 7);
		l |= (orig_height <= out_height) ? 0 : (1 << 8);
1679
	}
T
Tomi Valkeinen 已提交
1680

1681 1682 1683 1684 1685
	/* LINEBUFFERSPLIT */
	if (dss_has_feature(FEAT_LINEBUFFERSPLIT)) {
		l &= ~(0x1 << 22);
		l |= five_taps ? (1 << 22) : 0;
	}
T
Tomi Valkeinen 已提交
1686

1687
	dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
T
Tomi Valkeinen 已提交
1688 1689 1690 1691 1692 1693 1694

	/*
	 * field 0 = even field = bottom field
	 * field 1 = odd field = top field
	 */
	if (ilace && !fieldmode) {
		accu1 = 0;
1695
		accu0 = ((1024 * orig_height / out_height) / 2) & 0x3ff;
T
Tomi Valkeinen 已提交
1696 1697 1698 1699 1700 1701
		if (accu0 >= 1024/2) {
			accu1 = 1024/2;
			accu0 -= accu1;
		}
	}

1702 1703
	dispc_ovl_set_vid_accu0(plane, 0, accu0);
	dispc_ovl_set_vid_accu1(plane, 0, accu1);
T
Tomi Valkeinen 已提交
1704 1705
}

1706
static void dispc_ovl_set_scaling_uv(enum omap_plane_id plane,
1707 1708 1709
		u16 orig_width, u16 orig_height,
		u16 out_width, u16 out_height,
		bool ilace, bool five_taps,
1710
		bool fieldmode, u32 color_mode,
1711 1712 1713 1714
		u8 rotation)
{
	int scale_x = out_width != orig_width;
	int scale_y = out_height != orig_height;
1715
	bool chroma_upscale = plane != OMAP_DSS_WB;
1716 1717 1718

	if (!dss_has_feature(FEAT_HANDLE_UV_SEPARATE))
		return;
1719 1720

	if (!format_is_yuv(color_mode)) {
1721
		/* reset chroma resampling for RGB formats  */
1722 1723
		if (plane != OMAP_DSS_WB)
			REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), 0, 8, 8);
1724 1725
		return;
	}
1726 1727 1728 1729

	dispc_ovl_set_accu_uv(plane, orig_width, orig_height, out_width,
			out_height, ilace, color_mode, rotation);

1730
	switch (color_mode) {
1731
	case DRM_FORMAT_NV12:
1732 1733 1734 1735 1736 1737 1738 1739 1740 1741
		if (chroma_upscale) {
			/* UV is subsampled by 2 horizontally and vertically */
			orig_height >>= 1;
			orig_width >>= 1;
		} else {
			/* UV is downsampled by 2 horizontally and vertically */
			orig_height <<= 1;
			orig_width <<= 1;
		}

1742
		break;
1743 1744
	case DRM_FORMAT_YUYV:
	case DRM_FORMAT_UYVY:
1745
		/* For YUV422 with 90/270 rotation, we don't upsample chroma */
1746
		if (rotation == OMAP_DSS_ROT_0 ||
1747 1748 1749 1750 1751 1752 1753 1754 1755
				rotation == OMAP_DSS_ROT_180) {
			if (chroma_upscale)
				/* UV is subsampled by 2 horizontally */
				orig_width >>= 1;
			else
				/* UV is downsampled by 2 horizontally */
				orig_width <<= 1;
		}

1756 1757 1758
		/* must use FIR for YUV422 if rotated */
		if (rotation != OMAP_DSS_ROT_0)
			scale_x = scale_y = true;
1759

1760 1761 1762
		break;
	default:
		BUG();
1763
		return;
1764 1765 1766 1767 1768 1769 1770
	}

	if (out_width != orig_width)
		scale_x = true;
	if (out_height != orig_height)
		scale_y = true;

1771
	dispc_ovl_set_scale_param(plane, orig_width, orig_height,
1772 1773 1774
			out_width, out_height, five_taps,
				rotation, DISPC_COLOR_COMPONENT_UV);

1775 1776 1777 1778
	if (plane != OMAP_DSS_WB)
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane),
			(scale_x || scale_y) ? 1 : 0, 8, 8);

1779 1780 1781 1782 1783 1784
	/* set H scaling */
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_x ? 1 : 0, 5, 5);
	/* set V scaling */
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_y ? 1 : 0, 6, 6);
}

1785
static void dispc_ovl_set_scaling(enum omap_plane_id plane,
1786 1787 1788
		u16 orig_width, u16 orig_height,
		u16 out_width, u16 out_height,
		bool ilace, bool five_taps,
1789
		bool fieldmode, u32 color_mode,
1790 1791 1792 1793
		u8 rotation)
{
	BUG_ON(plane == OMAP_DSS_GFX);

1794
	dispc_ovl_set_scaling_common(plane,
1795 1796 1797 1798 1799 1800
			orig_width, orig_height,
			out_width, out_height,
			ilace, five_taps,
			fieldmode, color_mode,
			rotation);

1801
	dispc_ovl_set_scaling_uv(plane,
1802 1803 1804 1805 1806 1807 1808
		orig_width, orig_height,
		out_width, out_height,
		ilace, five_taps,
		fieldmode, color_mode,
		rotation);
}

1809
static void dispc_ovl_set_rotation_attrs(enum omap_plane_id plane, u8 rotation,
1810
		enum omap_dss_rotation_type rotation_type,
1811
		bool mirroring, u32 color_mode)
T
Tomi Valkeinen 已提交
1812
{
1813 1814 1815
	bool row_repeat = false;
	int vidrot = 0;

1816 1817
	if (color_mode == DRM_FORMAT_YUYV ||
			color_mode == DRM_FORMAT_UYVY) {
T
Tomi Valkeinen 已提交
1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851

		if (mirroring) {
			switch (rotation) {
			case OMAP_DSS_ROT_0:
				vidrot = 2;
				break;
			case OMAP_DSS_ROT_90:
				vidrot = 1;
				break;
			case OMAP_DSS_ROT_180:
				vidrot = 0;
				break;
			case OMAP_DSS_ROT_270:
				vidrot = 3;
				break;
			}
		} else {
			switch (rotation) {
			case OMAP_DSS_ROT_0:
				vidrot = 0;
				break;
			case OMAP_DSS_ROT_90:
				vidrot = 1;
				break;
			case OMAP_DSS_ROT_180:
				vidrot = 2;
				break;
			case OMAP_DSS_ROT_270:
				vidrot = 3;
				break;
			}
		}

		if (rotation == OMAP_DSS_ROT_90 || rotation == OMAP_DSS_ROT_270)
1852
			row_repeat = true;
T
Tomi Valkeinen 已提交
1853
		else
1854
			row_repeat = false;
T
Tomi Valkeinen 已提交
1855
	}
1856

1857 1858 1859 1860 1861
	/*
	 * OMAP4/5 Errata i631:
	 * NV12 in 1D mode must use ROTATION=1. Otherwise DSS will fetch extra
	 * rows beyond the framebuffer, which may cause OCP error.
	 */
1862
	if (color_mode == DRM_FORMAT_NV12 &&
1863 1864 1865
			rotation_type != OMAP_DSS_ROT_TILER)
		vidrot = 1;

1866
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), vidrot, 13, 12);
1867
	if (dss_has_feature(FEAT_ROWREPEATENABLE))
1868 1869
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane),
			row_repeat ? 1 : 0, 18, 18);
1870

1871
	if (dss_feat_color_mode_supported(plane, DRM_FORMAT_NV12)) {
1872
		bool doublestride =
1873
			color_mode == DRM_FORMAT_NV12 &&
1874 1875 1876
			rotation_type == OMAP_DSS_ROT_TILER &&
			(rotation == OMAP_DSS_ROT_0 || rotation == OMAP_DSS_ROT_180);

1877 1878 1879
		/* DOUBLESTRIDE */
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), doublestride, 22, 22);
	}
T
Tomi Valkeinen 已提交
1880 1881
}

1882
static int color_mode_to_bpp(u32 color_mode)
T
Tomi Valkeinen 已提交
1883 1884
{
	switch (color_mode) {
1885
	case DRM_FORMAT_NV12:
T
Tomi Valkeinen 已提交
1886
		return 8;
1887 1888 1889 1890 1891 1892 1893 1894 1895
	case DRM_FORMAT_RGBX4444:
	case DRM_FORMAT_RGB565:
	case DRM_FORMAT_ARGB4444:
	case DRM_FORMAT_YUYV:
	case DRM_FORMAT_UYVY:
	case DRM_FORMAT_RGBA4444:
	case DRM_FORMAT_XRGB4444:
	case DRM_FORMAT_ARGB1555:
	case DRM_FORMAT_XRGB1555:
T
Tomi Valkeinen 已提交
1896
		return 16;
1897
	case DRM_FORMAT_RGB888:
T
Tomi Valkeinen 已提交
1898
		return 24;
1899 1900 1901 1902
	case DRM_FORMAT_XRGB8888:
	case DRM_FORMAT_ARGB8888:
	case DRM_FORMAT_RGBA8888:
	case DRM_FORMAT_RGBX8888:
T
Tomi Valkeinen 已提交
1903 1904 1905
		return 32;
	default:
		BUG();
1906
		return 0;
T
Tomi Valkeinen 已提交
1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919
	}
}

static s32 pixinc(int pixels, u8 ps)
{
	if (pixels == 1)
		return 1;
	else if (pixels > 1)
		return 1 + (pixels - 1) * ps;
	else if (pixels < 0)
		return 1 - (-pixels + 1) * ps;
	else
		BUG();
1920
		return 0;
T
Tomi Valkeinen 已提交
1921 1922
}

1923
static void calc_offset(u16 screen_width, u16 width,
1924
		u32 color_mode, bool fieldmode,
1925 1926 1927 1928 1929
		unsigned int field_offset, unsigned *offset0, unsigned *offset1,
		s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
{
	u8 ps;

T
Tomi Valkeinen 已提交
1930
	ps = color_mode_to_bpp(color_mode) / 8;
1931 1932 1933 1934 1935 1936 1937

	DSSDBG("scrw %d, width %d\n", screen_width, width);

	/*
	 * field 0 = even field = bottom field
	 * field 1 = odd field = top field
	 */
1938
	*offset0 = field_offset * screen_width * ps;
1939
	*offset1 = 0;
1940

1941 1942
	*row_inc = pixinc(1 + (y_predecim * screen_width - width * x_predecim) +
			(fieldmode ? screen_width : 0), ps);
1943 1944
	if (color_mode == DRM_FORMAT_YUYV ||
		color_mode == DRM_FORMAT_UYVY)
1945 1946 1947 1948 1949
		*pix_inc = pixinc(x_predecim, 2 * ps);
	else
		*pix_inc = pixinc(x_predecim, ps);
}

1950 1951 1952 1953
/*
 * This function is used to avoid synclosts in OMAP3, because of some
 * undocumented horizontal position and timing related limitations.
 */
1954
static int check_horiz_timing_omap3(unsigned long pclk, unsigned long lclk,
1955
		const struct videomode *vm, u16 pos_x,
1956 1957
		u16 width, u16 height, u16 out_width, u16 out_height,
		bool five_taps)
1958
{
1959
	const int ds = DIV_ROUND_UP(height, out_height);
1960
	unsigned long nonactive;
1961 1962 1963 1964
	static const u8 limits[3] = { 8, 10, 20 };
	u64 val, blank;
	int i;

1965 1966
	nonactive = vm->hactive + vm->hfront_porch + vm->hsync_len +
		    vm->hback_porch - out_width;
1967 1968 1969 1970 1971 1972

	i = 0;
	if (out_height < height)
		i++;
	if (out_width < width)
		i++;
1973
	blank = div_u64((u64)(vm->hback_porch + vm->hsync_len + vm->hfront_porch) *
1974
			lclk, pclk);
1975 1976 1977 1978
	DSSDBG("blanking period + ppl = %llu (limit = %u)\n", blank, limits[i]);
	if (blank <= limits[i])
		return -EINVAL;

1979 1980 1981 1982
	/* FIXME add checks for 3-tap filter once the limitations are known */
	if (!five_taps)
		return 0;

1983 1984 1985 1986 1987 1988 1989
	/*
	 * Pixel data should be prepared before visible display point starts.
	 * So, atleast DS-2 lines must have already been fetched by DISPC
	 * during nonactive - pos_x period.
	 */
	val = div_u64((u64)(nonactive - pos_x) * lclk, pclk);
	DSSDBG("(nonactive - pos_x) * pcd = %llu max(0, DS - 2) * width = %d\n",
1990 1991
		val, max(0, ds - 2) * width);
	if (val < max(0, ds - 2) * width)
1992 1993 1994 1995 1996 1997 1998 1999 2000
		return -EINVAL;

	/*
	 * All lines need to be refilled during the nonactive period of which
	 * only one line can be loaded during the active period. So, atleast
	 * DS - 1 lines should be loaded during nonactive period.
	 */
	val =  div_u64((u64)nonactive * lclk, pclk);
	DSSDBG("nonactive * pcd  = %llu, max(0, DS - 1) * width = %d\n",
2001 2002
		val, max(0, ds - 1) * width);
	if (val < max(0, ds - 1) * width)
2003 2004 2005 2006 2007
		return -EINVAL;

	return 0;
}

2008
static unsigned long calc_core_clk_five_taps(unsigned long pclk,
2009
		const struct videomode *vm, u16 width,
2010
		u16 height, u16 out_width, u16 out_height,
2011
		u32 color_mode)
T
Tomi Valkeinen 已提交
2012
{
2013
	u32 core_clk = 0;
2014
	u64 tmp;
T
Tomi Valkeinen 已提交
2015

2016 2017 2018
	if (height <= out_height && width <= out_width)
		return (unsigned long) pclk;

T
Tomi Valkeinen 已提交
2019
	if (height > out_height) {
2020
		unsigned int ppl = vm->hactive;
T
Tomi Valkeinen 已提交
2021

2022
		tmp = (u64)pclk * height * out_width;
T
Tomi Valkeinen 已提交
2023
		do_div(tmp, 2 * out_height * ppl);
2024
		core_clk = tmp;
T
Tomi Valkeinen 已提交
2025

2026 2027 2028 2029
		if (height > 2 * out_height) {
			if (ppl == out_width)
				return 0;

2030
			tmp = (u64)pclk * (height - 2 * out_height) * out_width;
T
Tomi Valkeinen 已提交
2031
			do_div(tmp, 2 * out_height * (ppl - out_width));
2032
			core_clk = max_t(u32, core_clk, tmp);
T
Tomi Valkeinen 已提交
2033 2034 2035 2036
		}
	}

	if (width > out_width) {
2037
		tmp = (u64)pclk * width;
T
Tomi Valkeinen 已提交
2038
		do_div(tmp, out_width);
2039
		core_clk = max_t(u32, core_clk, tmp);
T
Tomi Valkeinen 已提交
2040

2041
		if (color_mode == DRM_FORMAT_XRGB8888)
2042
			core_clk <<= 1;
T
Tomi Valkeinen 已提交
2043 2044
	}

2045
	return core_clk;
T
Tomi Valkeinen 已提交
2046 2047
}

2048
static unsigned long calc_core_clk_24xx(unsigned long pclk, u16 width,
2049
		u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
2050 2051 2052 2053 2054 2055 2056
{
	if (height > out_height && width > out_width)
		return pclk * 4;
	else
		return pclk * 2;
}

2057
static unsigned long calc_core_clk_34xx(unsigned long pclk, u16 width,
2058
		u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
T
Tomi Valkeinen 已提交
2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079
{
	unsigned int hf, vf;

	/*
	 * FIXME how to determine the 'A' factor
	 * for the no downscaling case ?
	 */

	if (width > 3 * out_width)
		hf = 4;
	else if (width > 2 * out_width)
		hf = 3;
	else if (width > out_width)
		hf = 2;
	else
		hf = 1;
	if (height > out_height)
		vf = 2;
	else
		vf = 1;

2080 2081 2082
	return pclk * vf * hf;
}

2083
static unsigned long calc_core_clk_44xx(unsigned long pclk, u16 width,
2084
		u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
2085
{
2086 2087 2088 2089 2090 2091 2092 2093 2094
	/*
	 * If the overlay/writeback is in mem to mem mode, there are no
	 * downscaling limitations with respect to pixel clock, return 1 as
	 * required core clock to represent that we have sufficient enough
	 * core clock to do maximum downscaling
	 */
	if (mem_to_mem)
		return 1;

2095 2096 2097 2098 2099 2100
	if (width > out_width)
		return DIV_ROUND_UP(pclk, out_width) * width;
	else
		return pclk;
}

2101
static int dispc_ovl_calc_scaling_24xx(unsigned long pclk, unsigned long lclk,
2102
		const struct videomode *vm,
2103
		u16 width, u16 height, u16 out_width, u16 out_height,
2104
		u32 color_mode, bool *five_taps,
2105
		int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
2106
		u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
2107 2108 2109 2110 2111 2112
{
	int error;
	u16 in_width, in_height;
	int min_factor = min(*decim_x, *decim_y);
	const int maxsinglelinewidth =
			dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
2113

2114 2115 2116
	*five_taps = false;

	do {
2117 2118
		in_height = height / *decim_y;
		in_width = width / *decim_x;
2119
		*core_clk = dispc.feat->calc_core_clk(pclk, in_width,
2120
				in_height, out_width, out_height, mem_to_mem);
2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134
		error = (in_width > maxsinglelinewidth || !*core_clk ||
			*core_clk > dispc_core_clk_rate());
		if (error) {
			if (*decim_x == *decim_y) {
				*decim_x = min_factor;
				++*decim_y;
			} else {
				swap(*decim_x, *decim_y);
				if (*decim_x < *decim_y)
					++*decim_x;
			}
		}
	} while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);

2135 2136 2137 2138 2139
	if (error) {
		DSSERR("failed to find scaling settings\n");
		return -EINVAL;
	}

2140 2141 2142 2143 2144 2145 2146
	if (in_width > maxsinglelinewidth) {
		DSSERR("Cannot scale max input width exceeded");
		return -EINVAL;
	}
	return 0;
}

2147
static int dispc_ovl_calc_scaling_34xx(unsigned long pclk, unsigned long lclk,
2148
		const struct videomode *vm,
2149
		u16 width, u16 height, u16 out_width, u16 out_height,
2150
		u32 color_mode, bool *five_taps,
2151
		int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
2152
		u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
2153 2154 2155 2156 2157 2158 2159
{
	int error;
	u16 in_width, in_height;
	const int maxsinglelinewidth =
			dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);

	do {
2160 2161
		in_height = height / *decim_y;
		in_width = width / *decim_x;
2162
		*five_taps = in_height > out_height;
2163 2164 2165 2166 2167

		if (in_width > maxsinglelinewidth)
			if (in_height > out_height &&
						in_height < out_height * 2)
				*five_taps = false;
2168 2169
again:
		if (*five_taps)
2170
			*core_clk = calc_core_clk_five_taps(pclk, vm,
2171 2172 2173
						in_width, in_height, out_width,
						out_height, color_mode);
		else
2174
			*core_clk = dispc.feat->calc_core_clk(pclk, in_width,
2175 2176
					in_height, out_width, out_height,
					mem_to_mem);
2177

2178
		error = check_horiz_timing_omap3(pclk, lclk, vm,
2179 2180 2181 2182 2183 2184 2185
				pos_x, in_width, in_height, out_width,
				out_height, *five_taps);
		if (error && *five_taps) {
			*five_taps = false;
			goto again;
		}

2186 2187 2188
		error = (error || in_width > maxsinglelinewidth * 2 ||
			(in_width > maxsinglelinewidth && *five_taps) ||
			!*core_clk || *core_clk > dispc_core_clk_rate());
2189 2190 2191 2192 2193 2194 2195 2196 2197

		if (!error) {
			/* verify that we're inside the limits of scaler */
			if (in_width / 4 > out_width)
					error = 1;

			if (*five_taps) {
				if (in_height / 4 > out_height)
					error = 1;
2198
			} else {
2199 2200
				if (in_height / 2 > out_height)
					error = 1;
2201 2202
			}
		}
2203

2204 2205
		if (error)
			++*decim_y;
2206 2207
	} while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);

2208 2209 2210 2211 2212
	if (error) {
		DSSERR("failed to find scaling settings\n");
		return -EINVAL;
	}

2213
	if (check_horiz_timing_omap3(pclk, lclk, vm, pos_x, in_width,
2214
				in_height, out_width, out_height, *five_taps)) {
2215 2216
			DSSERR("horizontal timing too tight\n");
			return -EINVAL;
2217
	}
2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231

	if (in_width > (maxsinglelinewidth * 2)) {
		DSSERR("Cannot setup scaling");
		DSSERR("width exceeds maximum width possible");
		return -EINVAL;
	}

	if (in_width > maxsinglelinewidth && *five_taps) {
		DSSERR("cannot setup scaling with five taps");
		return -EINVAL;
	}
	return 0;
}

2232
static int dispc_ovl_calc_scaling_44xx(unsigned long pclk, unsigned long lclk,
2233
		const struct videomode *vm,
2234
		u16 width, u16 height, u16 out_width, u16 out_height,
2235
		u32 color_mode, bool *five_taps,
2236
		int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
2237
		u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
2238 2239 2240
{
	u16 in_width, in_width_max;
	int decim_x_min = *decim_x;
2241
	u16 in_height = height / *decim_y;
2242 2243
	const int maxsinglelinewidth =
				dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
2244
	const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
2245

2246 2247 2248
	if (mem_to_mem) {
		in_width_max = out_width * maxdownscale;
	} else {
2249 2250
		in_width_max = dispc_core_clk_rate() /
					DIV_ROUND_UP(pclk, out_width);
2251
	}
2252 2253 2254 2255 2256 2257 2258 2259

	*decim_x = DIV_ROUND_UP(width, in_width_max);

	*decim_x = *decim_x > decim_x_min ? *decim_x : decim_x_min;
	if (*decim_x > *x_predecim)
		return -EINVAL;

	do {
2260
		in_width = width / *decim_x;
2261 2262 2263 2264 2265 2266 2267 2268
	} while (*decim_x <= *x_predecim &&
			in_width > maxsinglelinewidth && ++*decim_x);

	if (in_width > maxsinglelinewidth) {
		DSSERR("Cannot scale width exceeds max line width");
		return -EINVAL;
	}

2269
	if (*decim_x > 4 && color_mode != DRM_FORMAT_NV12) {
2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287
		/*
		 * Let's disable all scaling that requires horizontal
		 * decimation with higher factor than 4, until we have
		 * better estimates of what we can and can not
		 * do. However, NV12 color format appears to work Ok
		 * with all decimation factors.
		 *
		 * When decimating horizontally by more that 4 the dss
		 * is not able to fetch the data in burst mode. When
		 * this happens it is hard to tell if there enough
		 * bandwidth. Despite what theory says this appears to
		 * be true also for 16-bit color formats.
		 */
		DSSERR("Not enough bandwidth, too much downscaling (x-decimation factor %d > 4)", *decim_x);

		return -EINVAL;
	}

2288
	*core_clk = dispc.feat->calc_core_clk(pclk, in_width, in_height,
2289
				out_width, out_height, mem_to_mem);
2290
	return 0;
T
Tomi Valkeinen 已提交
2291 2292
}

2293 2294 2295
#define DIV_FRAC(dividend, divisor) \
	((dividend) * 100 / (divisor) - ((dividend) / (divisor) * 100))

2296
static int dispc_ovl_calc_scaling(unsigned long pclk, unsigned long lclk,
2297
		enum omap_overlay_caps caps,
2298
		const struct videomode *vm,
2299
		u16 width, u16 height, u16 out_width, u16 out_height,
2300
		u32 color_mode, bool *five_taps,
2301
		int *x_predecim, int *y_predecim, u16 pos_x,
2302
		enum omap_dss_rotation_type rotation_type, bool mem_to_mem)
2303
{
2304
	const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
2305
	const int max_decim_limit = 16;
2306
	unsigned long core_clk = 0;
2307
	int decim_x, decim_y, ret;
2308

2309 2310 2311
	if (width == out_width && height == out_height)
		return 0;

2312
	if (!mem_to_mem && (pclk == 0 || vm->pixelclock == 0)) {
2313 2314 2315 2316
		DSSERR("cannot calculate scaling settings: pclk is zero\n");
		return -EINVAL;
	}

2317
	if ((caps & OMAP_DSS_OVL_CAP_SCALE) == 0)
2318
		return -EINVAL;
2319

2320
	if (mem_to_mem) {
2321 2322 2323 2324 2325 2326 2327
		*x_predecim = *y_predecim = 1;
	} else {
		*x_predecim = max_decim_limit;
		*y_predecim = (rotation_type == OMAP_DSS_ROT_TILER &&
				dss_has_feature(FEAT_BURST_2D)) ?
				2 : max_decim_limit;
	}
2328 2329 2330 2331 2332

	decim_x = DIV_ROUND_UP(DIV_ROUND_UP(width, out_width), maxdownscale);
	decim_y = DIV_ROUND_UP(DIV_ROUND_UP(height, out_height), maxdownscale);

	if (decim_x > *x_predecim || out_width > width * 8)
2333 2334
		return -EINVAL;

2335
	if (decim_y > *y_predecim || out_height > height * 8)
2336 2337
		return -EINVAL;

2338
	ret = dispc.feat->calc_scaling(pclk, lclk, vm, width, height,
2339
		out_width, out_height, color_mode, five_taps,
2340 2341
		x_predecim, y_predecim, &decim_x, &decim_y, pos_x, &core_clk,
		mem_to_mem);
2342 2343
	if (ret)
		return ret;
2344

2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357
	DSSDBG("%dx%d -> %dx%d (%d.%02d x %d.%02d), decim %dx%d %dx%d (%d.%02d x %d.%02d), taps %d, req clk %lu, cur clk %lu\n",
		width, height,
		out_width, out_height,
		out_width / width, DIV_FRAC(out_width, width),
		out_height / height, DIV_FRAC(out_height, height),

		decim_x, decim_y,
		width / decim_x, height / decim_y,
		out_width / (width / decim_x), DIV_FRAC(out_width, width / decim_x),
		out_height / (height / decim_y), DIV_FRAC(out_height, height / decim_y),

		*five_taps ? 5 : 3,
		core_clk, dispc_core_clk_rate());
2358

2359
	if (!core_clk || core_clk > dispc_core_clk_rate()) {
2360
		DSSERR("failed to set up scaling, "
2361 2362 2363
			"required core clk rate = %lu Hz, "
			"current core clk rate = %lu Hz\n",
			core_clk, dispc_core_clk_rate());
2364 2365 2366
		return -EINVAL;
	}

2367 2368
	*x_predecim = decim_x;
	*y_predecim = decim_y;
2369 2370 2371
	return 0;
}

2372
static int dispc_ovl_setup_common(enum omap_plane_id plane,
2373 2374
		enum omap_overlay_caps caps, u32 paddr, u32 p_uv_addr,
		u16 screen_width, int pos_x, int pos_y, u16 width, u16 height,
2375
		u16 out_width, u16 out_height, u32 color_mode,
2376 2377
		u8 rotation, bool mirror, u8 zorder, u8 pre_mult_alpha,
		u8 global_alpha, enum omap_dss_rotation_type rotation_type,
2378
		bool replication, const struct videomode *vm,
2379
		bool mem_to_mem)
T
Tomi Valkeinen 已提交
2380
{
2381
	bool five_taps = true;
2382
	bool fieldmode = false;
2383
	int r, cconv = 0;
T
Tomi Valkeinen 已提交
2384 2385 2386
	unsigned offset0, offset1;
	s32 row_inc;
	s32 pix_inc;
2387
	u16 frame_width, frame_height;
T
Tomi Valkeinen 已提交
2388
	unsigned int field_offset = 0;
2389 2390
	u16 in_height = height;
	u16 in_width = width;
2391
	int x_predecim = 1, y_predecim = 1;
2392
	bool ilace = !!(vm->flags & DISPLAY_FLAGS_INTERLACED);
2393 2394
	unsigned long pclk = dispc_plane_pclk_rate(plane);
	unsigned long lclk = dispc_plane_lclk_rate(plane);
2395

2396
	if (paddr == 0 && rotation_type != OMAP_DSS_ROT_TILER)
T
Tomi Valkeinen 已提交
2397 2398
		return -EINVAL;

2399 2400 2401
	if (format_is_yuv(color_mode) && (in_width & 1)) {
		DSSERR("input width %d is not even for YUV format\n", in_width);
		return -EINVAL;
2402 2403
	}

2404 2405
	out_width = out_width == 0 ? width : out_width;
	out_height = out_height == 0 ? height : out_height;
2406

2407
	if (ilace && height == out_height)
2408
		fieldmode = true;
T
Tomi Valkeinen 已提交
2409 2410 2411

	if (ilace) {
		if (fieldmode)
2412
			in_height /= 2;
2413
		pos_y /= 2;
2414
		out_height /= 2;
T
Tomi Valkeinen 已提交
2415 2416

		DSSDBG("adjusting for ilace: height %d, pos_y %d, "
2417 2418
			"out_height %d\n", in_height, pos_y,
			out_height);
T
Tomi Valkeinen 已提交
2419 2420
	}

2421
	if (!dss_feat_color_mode_supported(plane, color_mode))
2422 2423
		return -EINVAL;

2424
	r = dispc_ovl_calc_scaling(pclk, lclk, caps, vm, in_width,
2425 2426
			in_height, out_width, out_height, color_mode,
			&five_taps, &x_predecim, &y_predecim, pos_x,
2427
			rotation_type, mem_to_mem);
2428 2429
	if (r)
		return r;
T
Tomi Valkeinen 已提交
2430

2431 2432
	in_width = in_width / x_predecim;
	in_height = in_height / y_predecim;
2433

2434 2435 2436 2437
	if (x_predecim > 1 || y_predecim > 1)
		DSSDBG("predecimation %d x %x, new input size %d x %d\n",
			x_predecim, y_predecim, in_width, in_height);

2438 2439 2440 2441
	if (format_is_yuv(color_mode) && (in_width & 1)) {
		DSSDBG("predecimated input width is not even for YUV format\n");
		DSSDBG("adjusting input width %d -> %d\n",
			in_width, in_width & ~1);
2442

2443
		in_width &= ~1;
2444 2445
	}

2446
	if (format_is_yuv(color_mode))
2447
		cconv = 1;
T
Tomi Valkeinen 已提交
2448 2449 2450 2451 2452 2453 2454 2455 2456

	if (ilace && !fieldmode) {
		/*
		 * when downscaling the bottom field may have to start several
		 * source lines below the top field. Unfortunately ACCUI
		 * registers will only hold the fractional part of the offset
		 * so the integer part must be added to the base address of the
		 * bottom field.
		 */
2457
		if (!in_height || in_height == out_height)
T
Tomi Valkeinen 已提交
2458 2459
			field_offset = 0;
		else
2460
			field_offset = in_height / out_height / 2;
T
Tomi Valkeinen 已提交
2461 2462 2463 2464 2465 2466
	}

	/* Fields are independent but interleaved in memory. */
	if (fieldmode)
		field_offset = 1;

2467 2468 2469 2470 2471
	offset0 = 0;
	offset1 = 0;
	row_inc = 0;
	pix_inc = 0;

2472 2473 2474 2475 2476 2477 2478 2479
	if (plane == OMAP_DSS_WB) {
		frame_width = out_width;
		frame_height = out_height;
	} else {
		frame_width = in_width;
		frame_height = height;
	}

2480 2481 2482 2483
	calc_offset(screen_width, frame_width,
			color_mode, fieldmode, field_offset,
			&offset0, &offset1, &row_inc, &pix_inc,
			x_predecim, y_predecim);
T
Tomi Valkeinen 已提交
2484 2485 2486 2487

	DSSDBG("offset0 %u, offset1 %u, row_inc %d, pix_inc %d\n",
			offset0, offset1, row_inc, pix_inc);

2488
	dispc_ovl_set_color_mode(plane, color_mode);
T
Tomi Valkeinen 已提交
2489

2490
	dispc_ovl_configure_burst_type(plane, rotation_type);
2491

2492 2493 2494
	if (dispc.feat->reverse_ilace_field_order)
		swap(offset0, offset1);

2495 2496
	dispc_ovl_set_ba0(plane, paddr + offset0);
	dispc_ovl_set_ba1(plane, paddr + offset1);
T
Tomi Valkeinen 已提交
2497

2498
	if (color_mode == DRM_FORMAT_NV12) {
2499 2500
		dispc_ovl_set_ba0_uv(plane, p_uv_addr + offset0);
		dispc_ovl_set_ba1_uv(plane, p_uv_addr + offset1);
2501 2502
	}

2503 2504 2505
	if (dispc.feat->last_pixel_inc_missing)
		row_inc += pix_inc - 1;

2506 2507
	dispc_ovl_set_row_inc(plane, row_inc);
	dispc_ovl_set_pix_inc(plane, pix_inc);
T
Tomi Valkeinen 已提交
2508

2509
	DSSDBG("%d,%d %dx%d -> %dx%d\n", pos_x, pos_y, in_width,
2510
			in_height, out_width, out_height);
T
Tomi Valkeinen 已提交
2511

2512
	dispc_ovl_set_pos(plane, caps, pos_x, pos_y);
T
Tomi Valkeinen 已提交
2513

2514
	dispc_ovl_set_input_size(plane, in_width, in_height);
T
Tomi Valkeinen 已提交
2515

2516
	if (caps & OMAP_DSS_OVL_CAP_SCALE) {
2517 2518
		dispc_ovl_set_scaling(plane, in_width, in_height, out_width,
				   out_height, ilace, five_taps, fieldmode,
2519
				   color_mode, rotation);
2520
		dispc_ovl_set_output_size(plane, out_width, out_height);
2521
		dispc_ovl_set_vid_color_conv(plane, cconv);
T
Tomi Valkeinen 已提交
2522 2523
	}

2524 2525
	dispc_ovl_set_rotation_attrs(plane, rotation, rotation_type, mirror,
			color_mode);
T
Tomi Valkeinen 已提交
2526

2527 2528 2529
	dispc_ovl_set_zorder(plane, caps, zorder);
	dispc_ovl_set_pre_mult_alpha(plane, caps, pre_mult_alpha);
	dispc_ovl_setup_global_alpha(plane, caps, global_alpha);
T
Tomi Valkeinen 已提交
2530

2531
	dispc_ovl_enable_replication(plane, caps, replication);
2532

T
Tomi Valkeinen 已提交
2533 2534 2535
	return 0;
}

2536
static int dispc_ovl_setup(enum omap_plane_id plane,
2537
		const struct omap_overlay_info *oi,
2538 2539
		const struct videomode *vm, bool mem_to_mem,
		enum omap_channel channel)
2540 2541
{
	int r;
2542
	enum omap_overlay_caps caps = dss_feat_get_overlay_caps(plane);
T
Tomi Valkeinen 已提交
2543
	const bool replication = true;
2544

2545 2546 2547
	DSSDBG("dispc_ovl_setup %d, pa %pad, pa_uv %pad, sw %d, %d,%d, %dx%d ->"
		" %dx%d, cmode %x, rot %d, mir %d, chan %d repl %d\n",
		plane, &oi->paddr, &oi->p_uv_addr, oi->screen_width, oi->pos_x,
2548 2549 2550
		oi->pos_y, oi->width, oi->height, oi->out_width, oi->out_height,
		oi->color_mode, oi->rotation, oi->mirror, channel, replication);

2551 2552
	dispc_ovl_set_channel_out(plane, channel);

2553
	r = dispc_ovl_setup_common(plane, caps, oi->paddr, oi->p_uv_addr,
2554 2555 2556
		oi->screen_width, oi->pos_x, oi->pos_y, oi->width, oi->height,
		oi->out_width, oi->out_height, oi->color_mode, oi->rotation,
		oi->mirror, oi->zorder, oi->pre_mult_alpha, oi->global_alpha,
2557
		oi->rotation_type, replication, vm, mem_to_mem);
2558 2559 2560 2561

	return r;
}

2562
int dispc_wb_setup(const struct omap_dss_writeback_info *wi,
2563
		bool mem_to_mem, const struct videomode *vm)
2564 2565
{
	int r;
2566
	u32 l;
2567
	enum omap_plane_id plane = OMAP_DSS_WB;
2568 2569
	const int pos_x = 0, pos_y = 0;
	const u8 zorder = 0, global_alpha = 0;
T
Tomi Valkeinen 已提交
2570
	const bool replication = true;
2571
	bool truncation;
2572 2573
	int in_width = vm->hactive;
	int in_height = vm->vactive;
2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585
	enum omap_overlay_caps caps =
		OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA;

	DSSDBG("dispc_wb_setup, pa %x, pa_uv %x, %d,%d -> %dx%d, cmode %x, "
		"rot %d, mir %d\n", wi->paddr, wi->p_uv_addr, in_width,
		in_height, wi->width, wi->height, wi->color_mode, wi->rotation,
		wi->mirror);

	r = dispc_ovl_setup_common(plane, caps, wi->paddr, wi->p_uv_addr,
		wi->buf_width, pos_x, pos_y, in_width, in_height, wi->width,
		wi->height, wi->color_mode, wi->rotation, wi->mirror, zorder,
		wi->pre_mult_alpha, global_alpha, wi->rotation_type,
2586
		replication, vm, mem_to_mem);
2587 2588

	switch (wi->color_mode) {
2589 2590 2591 2592 2593 2594 2595 2596
	case DRM_FORMAT_RGB565:
	case DRM_FORMAT_RGB888:
	case DRM_FORMAT_ARGB4444:
	case DRM_FORMAT_RGBA4444:
	case DRM_FORMAT_RGBX4444:
	case DRM_FORMAT_ARGB1555:
	case DRM_FORMAT_XRGB1555:
	case DRM_FORMAT_XRGB4444:
2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607
		truncation = true;
		break;
	default:
		truncation = false;
		break;
	}

	/* setup extra DISPC_WB_ATTRIBUTES */
	l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
	l = FLD_MOD(l, truncation, 10, 10);	/* TRUNCATIONENABLE */
	l = FLD_MOD(l, mem_to_mem, 19, 19);	/* WRITEBACKMODE */
2608 2609
	if (mem_to_mem)
		l = FLD_MOD(l, 1, 26, 24);	/* CAPTUREMODE */
2610 2611
	else
		l = FLD_MOD(l, 0, 26, 24);	/* CAPTUREMODE */
2612
	dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
2613

2614 2615 2616 2617 2618 2619
	if (mem_to_mem) {
		/* WBDELAYCOUNT */
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), 0, 7, 0);
	} else {
		int wbdelay;

2620 2621
		wbdelay = min(vm->vfront_porch +
			      vm->vsync_len + vm->vback_porch, (u32)255);
2622 2623 2624 2625 2626

		/* WBDELAYCOUNT */
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), wbdelay, 7, 0);
	}

2627 2628 2629
	return r;
}

2630
static int dispc_ovl_enable(enum omap_plane_id plane, bool enable)
T
Tomi Valkeinen 已提交
2631
{
2632 2633
	DSSDBG("dispc_enable_plane %d, %d\n", plane, enable);

2634
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 0, 0);
2635 2636

	return 0;
T
Tomi Valkeinen 已提交
2637 2638
}

2639
static enum omap_dss_output_id dispc_mgr_get_supported_outputs(enum omap_channel channel)
2640 2641 2642 2643
{
	return dss_feat_get_supported_outputs(channel);
}

2644
static void dispc_lcd_enable_signal_polarity(bool act_high)
T
Tomi Valkeinen 已提交
2645
{
2646 2647 2648
	if (!dss_has_feature(FEAT_LCDENABLEPOL))
		return;

T
Tomi Valkeinen 已提交
2649 2650 2651 2652 2653
	REG_FLD_MOD(DISPC_CONTROL, act_high ? 1 : 0, 29, 29);
}

void dispc_lcd_enable_signal(bool enable)
{
2654 2655 2656
	if (!dss_has_feature(FEAT_LCDENABLESIGNAL))
		return;

T
Tomi Valkeinen 已提交
2657 2658 2659 2660 2661
	REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 28, 28);
}

void dispc_pck_free_enable(bool enable)
{
2662 2663 2664
	if (!dss_has_feature(FEAT_PCKFREEENABLE))
		return;

T
Tomi Valkeinen 已提交
2665 2666 2667
	REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 27, 27);
}

2668
static int dispc_get_num_mgrs(void)
2669 2670 2671 2672
{
	return dss_feat_get_num_mgrs();
}

2673
static void dispc_mgr_enable_fifohandcheck(enum omap_channel channel, bool enable)
T
Tomi Valkeinen 已提交
2674
{
2675
	mgr_fld_write(channel, DISPC_MGR_FLD_FIFOHANDCHECK, enable);
T
Tomi Valkeinen 已提交
2676 2677 2678
}


2679
static void dispc_mgr_set_lcd_type_tft(enum omap_channel channel)
T
Tomi Valkeinen 已提交
2680
{
2681
	mgr_fld_write(channel, DISPC_MGR_FLD_STNTFT, 1);
T
Tomi Valkeinen 已提交
2682 2683
}

2684
static void dispc_set_loadmode(enum omap_dss_load_mode mode)
T
Tomi Valkeinen 已提交
2685 2686 2687 2688 2689
{
	REG_FLD_MOD(DISPC_CONFIG, mode, 2, 1);
}


2690
static void dispc_mgr_set_default_color(enum omap_channel channel, u32 color)
T
Tomi Valkeinen 已提交
2691
{
2692
	dispc_write_reg(DISPC_DEFAULT_COLOR(channel), color);
T
Tomi Valkeinen 已提交
2693 2694
}

2695
static void dispc_mgr_set_trans_key(enum omap_channel ch,
T
Tomi Valkeinen 已提交
2696 2697 2698
		enum omap_dss_trans_key_type type,
		u32 trans_key)
{
2699
	mgr_fld_write(ch, DISPC_MGR_FLD_TCKSELECTION, type);
T
Tomi Valkeinen 已提交
2700

2701
	dispc_write_reg(DISPC_TRANS_COLOR(ch), trans_key);
T
Tomi Valkeinen 已提交
2702 2703
}

2704
static void dispc_mgr_enable_trans_key(enum omap_channel ch, bool enable)
T
Tomi Valkeinen 已提交
2705
{
2706
	mgr_fld_write(ch, DISPC_MGR_FLD_TCKENABLE, enable);
T
Tomi Valkeinen 已提交
2707
}
2708

2709 2710
static void dispc_mgr_enable_alpha_fixed_zorder(enum omap_channel ch,
		bool enable)
T
Tomi Valkeinen 已提交
2711
{
2712
	if (!dss_has_feature(FEAT_ALPHA_FIXED_ZORDER))
T
Tomi Valkeinen 已提交
2713 2714 2715 2716
		return;

	if (ch == OMAP_DSS_CHANNEL_LCD)
		REG_FLD_MOD(DISPC_CONFIG, enable, 18, 18);
2717
	else if (ch == OMAP_DSS_CHANNEL_DIGIT)
T
Tomi Valkeinen 已提交
2718 2719
		REG_FLD_MOD(DISPC_CONFIG, enable, 19, 19);
}
2720

2721
static void dispc_mgr_setup(enum omap_channel channel,
2722
		const struct omap_overlay_manager_info *info)
2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733
{
	dispc_mgr_set_default_color(channel, info->default_color);
	dispc_mgr_set_trans_key(channel, info->trans_key_type, info->trans_key);
	dispc_mgr_enable_trans_key(channel, info->trans_enabled);
	dispc_mgr_enable_alpha_fixed_zorder(channel,
			info->partial_alpha_enabled);
	if (dss_has_feature(FEAT_CPR)) {
		dispc_mgr_enable_cpr(channel, info->cpr_enable);
		dispc_mgr_set_cpr_coef(channel, &info->cpr_coefs);
	}
}
T
Tomi Valkeinen 已提交
2734

2735
static void dispc_mgr_set_tft_data_lines(enum omap_channel channel, u8 data_lines)
T
Tomi Valkeinen 已提交
2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756
{
	int code;

	switch (data_lines) {
	case 12:
		code = 0;
		break;
	case 16:
		code = 1;
		break;
	case 18:
		code = 2;
		break;
	case 24:
		code = 3;
		break;
	default:
		BUG();
		return;
	}

2757
	mgr_fld_write(channel, DISPC_MGR_FLD_TFTDATALINES, code);
T
Tomi Valkeinen 已提交
2758 2759
}

2760
static void dispc_mgr_set_io_pad_mode(enum dss_io_pad_mode mode)
T
Tomi Valkeinen 已提交
2761 2762
{
	u32 l;
2763
	int gpout0, gpout1;
T
Tomi Valkeinen 已提交
2764 2765

	switch (mode) {
2766 2767 2768
	case DSS_IO_PAD_MODE_RESET:
		gpout0 = 0;
		gpout1 = 0;
T
Tomi Valkeinen 已提交
2769
		break;
2770 2771
	case DSS_IO_PAD_MODE_RFBI:
		gpout0 = 1;
T
Tomi Valkeinen 已提交
2772 2773
		gpout1 = 0;
		break;
2774 2775
	case DSS_IO_PAD_MODE_BYPASS:
		gpout0 = 1;
T
Tomi Valkeinen 已提交
2776 2777 2778 2779 2780 2781 2782
		gpout1 = 1;
		break;
	default:
		BUG();
		return;
	}

2783 2784 2785 2786 2787 2788
	l = dispc_read_reg(DISPC_CONTROL);
	l = FLD_MOD(l, gpout0, 15, 15);
	l = FLD_MOD(l, gpout1, 16, 16);
	dispc_write_reg(DISPC_CONTROL, l);
}

2789
static void dispc_mgr_enable_stallmode(enum omap_channel channel, bool enable)
2790
{
2791
	mgr_fld_write(channel, DISPC_MGR_FLD_STALLMODE, enable);
T
Tomi Valkeinen 已提交
2792 2793
}

2794
static void dispc_mgr_set_lcd_config(enum omap_channel channel,
2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810
		const struct dss_lcd_mgr_config *config)
{
	dispc_mgr_set_io_pad_mode(config->io_pad_mode);

	dispc_mgr_enable_stallmode(channel, config->stallmode);
	dispc_mgr_enable_fifohandcheck(channel, config->fifohandcheck);

	dispc_mgr_set_clock_div(channel, &config->clock_info);

	dispc_mgr_set_tft_data_lines(channel, config->video_port_width);

	dispc_lcd_enable_signal_polarity(config->lcden_sig_polarity);

	dispc_mgr_set_lcd_type_tft(channel);
}

2811 2812
static bool _dispc_mgr_size_ok(u16 width, u16 height)
{
2813 2814
	return width <= dispc.feat->mgr_width_max &&
		height <= dispc.feat->mgr_height_max;
2815 2816
}

2817
static bool _dispc_lcd_timings_ok(int hsync_len, int hfp, int hbp,
T
Tomi Valkeinen 已提交
2818 2819
		int vsw, int vfp, int vbp)
{
2820
	if (hsync_len < 1 || hsync_len > dispc.feat->sw_max ||
2821 2822 2823 2824 2825 2826
			hfp < 1 || hfp > dispc.feat->hp_max ||
			hbp < 1 || hbp > dispc.feat->hp_max ||
			vsw < 1 || vsw > dispc.feat->sw_max ||
			vfp < 0 || vfp > dispc.feat->vp_max ||
			vbp < 0 || vbp > dispc.feat->vp_max)
		return false;
T
Tomi Valkeinen 已提交
2827 2828 2829
	return true;
}

2830 2831 2832 2833
static bool _dispc_mgr_pclk_ok(enum omap_channel channel,
		unsigned long pclk)
{
	if (dss_mgr_is_lcd(channel))
2834
		return pclk <= dispc.feat->max_lcd_pclk;
2835
	else
2836
		return pclk <= dispc.feat->max_tv_pclk;
2837 2838
}

2839
bool dispc_mgr_timings_ok(enum omap_channel channel, const struct videomode *vm)
T
Tomi Valkeinen 已提交
2840
{
2841
	if (!_dispc_mgr_size_ok(vm->hactive, vm->vactive))
2842
		return false;
2843

2844
	if (!_dispc_mgr_pclk_ok(channel, vm->pixelclock))
2845
		return false;
2846 2847

	if (dss_mgr_is_lcd(channel)) {
2848
		/* TODO: OMAP4+ supports interlace for LCD outputs */
2849
		if (vm->flags & DISPLAY_FLAGS_INTERLACED)
2850
			return false;
2851

2852 2853 2854 2855
		if (!_dispc_lcd_timings_ok(vm->hsync_len,
				vm->hfront_porch, vm->hback_porch,
				vm->vsync_len, vm->vfront_porch,
				vm->vback_porch))
2856
			return false;
2857
	}
2858

2859
	return true;
T
Tomi Valkeinen 已提交
2860 2861
}

2862
static void _dispc_mgr_set_lcd_timings(enum omap_channel channel,
2863
				       const struct videomode *vm)
T
Tomi Valkeinen 已提交
2864
{
2865
	u32 timing_h, timing_v, l;
2866
	bool onoff, rf, ipc, vs, hs, de;
T
Tomi Valkeinen 已提交
2867

2868 2869 2870 2871 2872 2873
	timing_h = FLD_VAL(vm->hsync_len - 1, dispc.feat->sw_start, 0) |
		   FLD_VAL(vm->hfront_porch - 1, dispc.feat->fp_start, 8) |
		   FLD_VAL(vm->hback_porch - 1, dispc.feat->bp_start, 20);
	timing_v = FLD_VAL(vm->vsync_len - 1, dispc.feat->sw_start, 0) |
		   FLD_VAL(vm->vfront_porch, dispc.feat->fp_start, 8) |
		   FLD_VAL(vm->vback_porch, dispc.feat->bp_start, 20);
T
Tomi Valkeinen 已提交
2874

2875 2876
	dispc_write_reg(DISPC_TIMING_H(channel), timing_h);
	dispc_write_reg(DISPC_TIMING_V(channel), timing_v);
2877

2878
	if (vm->flags & DISPLAY_FLAGS_VSYNC_HIGH)
2879
		vs = false;
2880 2881
	else
		vs = true;
2882

2883
	if (vm->flags & DISPLAY_FLAGS_HSYNC_HIGH)
2884
		hs = false;
2885 2886
	else
		hs = true;
2887

2888
	if (vm->flags & DISPLAY_FLAGS_DE_HIGH)
2889
		de = false;
2890 2891
	else
		de = true;
2892

2893
	if (vm->flags & DISPLAY_FLAGS_PIXDATA_POSEDGE)
2894
		ipc = false;
2895
	else
2896 2897
		ipc = true;

2898 2899 2900
	/* always use the 'rf' setting */
	onoff = true;

2901
	if (vm->flags & DISPLAY_FLAGS_SYNC_POSEDGE)
2902
		rf = true;
2903 2904
	else
		rf = false;
2905

2906 2907
	l = FLD_VAL(onoff, 17, 17) |
		FLD_VAL(rf, 16, 16) |
2908
		FLD_VAL(de, 15, 15) |
2909
		FLD_VAL(ipc, 14, 14) |
2910 2911
		FLD_VAL(hs, 13, 13) |
		FLD_VAL(vs, 12, 12);
2912

2913 2914 2915 2916
	/* always set ALIGN bit when available */
	if (dispc.feat->supports_sync_align)
		l |= (1 << 18);

2917
	dispc_write_reg(DISPC_POL_FREQ(channel), l);
2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936

	if (dispc.syscon_pol) {
		const int shifts[] = {
			[OMAP_DSS_CHANNEL_LCD] = 0,
			[OMAP_DSS_CHANNEL_LCD2] = 1,
			[OMAP_DSS_CHANNEL_LCD3] = 2,
		};

		u32 mask, val;

		mask = (1 << 0) | (1 << 3) | (1 << 6);
		val = (rf << 0) | (ipc << 3) | (onoff << 6);

		mask <<= 16 + shifts[channel];
		val <<= 16 + shifts[channel];

		regmap_update_bits(dispc.syscon_pol, dispc.syscon_pol_offset,
			mask, val);
	}
T
Tomi Valkeinen 已提交
2937 2938
}

2939 2940 2941 2942 2943 2944 2945 2946 2947 2948
static int vm_flag_to_int(enum display_flags flags, enum display_flags high,
	enum display_flags low)
{
	if (flags & high)
		return 1;
	if (flags & low)
		return -1;
	return 0;
}

T
Tomi Valkeinen 已提交
2949
/* change name to mode? */
2950
static void dispc_mgr_set_timings(enum omap_channel channel,
2951
			   const struct videomode *vm)
T
Tomi Valkeinen 已提交
2952 2953 2954
{
	unsigned xtot, ytot;
	unsigned long ht, vt;
2955
	struct videomode t = *vm;
T
Tomi Valkeinen 已提交
2956

2957
	DSSDBG("channel %d xres %u yres %u\n", channel, t.hactive, t.vactive);
T
Tomi Valkeinen 已提交
2958

2959
	if (!dispc_mgr_timings_ok(channel, &t)) {
2960
		BUG();
2961 2962
		return;
	}
T
Tomi Valkeinen 已提交
2963

2964
	if (dss_mgr_is_lcd(channel)) {
2965
		_dispc_mgr_set_lcd_timings(channel, &t);
T
Tomi Valkeinen 已提交
2966

2967
		xtot = t.hactive + t.hfront_porch + t.hsync_len + t.hback_porch;
2968
		ytot = t.vactive + t.vfront_porch + t.vsync_len + t.vback_porch;
T
Tomi Valkeinen 已提交
2969

2970 2971
		ht = vm->pixelclock / xtot;
		vt = vm->pixelclock / xtot / ytot;
2972

2973
		DSSDBG("pck %lu\n", vm->pixelclock);
2974
		DSSDBG("hsync_len %d hfp %d hbp %d vsw %d vfp %d vbp %d\n",
2975
			t.hsync_len, t.hfront_porch, t.hback_porch,
2976
			t.vsync_len, t.vfront_porch, t.vback_porch);
2977
		DSSDBG("vsync_level %d hsync_level %d data_pclk_edge %d de_level %d sync_pclk_edge %d\n",
2978 2979 2980 2981 2982
			vm_flag_to_int(t.flags, DISPLAY_FLAGS_VSYNC_HIGH, DISPLAY_FLAGS_VSYNC_LOW),
			vm_flag_to_int(t.flags, DISPLAY_FLAGS_HSYNC_HIGH, DISPLAY_FLAGS_HSYNC_LOW),
			vm_flag_to_int(t.flags, DISPLAY_FLAGS_PIXDATA_POSEDGE, DISPLAY_FLAGS_PIXDATA_NEGEDGE),
			vm_flag_to_int(t.flags, DISPLAY_FLAGS_DE_HIGH, DISPLAY_FLAGS_DE_LOW),
			vm_flag_to_int(t.flags, DISPLAY_FLAGS_SYNC_POSEDGE, DISPLAY_FLAGS_SYNC_NEGEDGE));
T
Tomi Valkeinen 已提交
2983

2984
		DSSDBG("hsync %luHz, vsync %luHz\n", ht, vt);
2985
	} else {
2986
		if (t.flags & DISPLAY_FLAGS_INTERLACED)
2987
			t.vactive /= 2;
2988 2989

		if (dispc.feat->supports_double_pixel)
2990 2991 2992
			REG_FLD_MOD(DISPC_CONTROL,
				    !!(t.flags & DISPLAY_FLAGS_DOUBLECLK),
				    19, 17);
2993
	}
2994

2995
	dispc_mgr_set_size(channel, t.hactive, t.vactive);
T
Tomi Valkeinen 已提交
2996 2997
}

2998
static void dispc_mgr_set_lcd_divisor(enum omap_channel channel, u16 lck_div,
2999
		u16 pck_div)
T
Tomi Valkeinen 已提交
3000 3001
{
	BUG_ON(lck_div < 1);
3002
	BUG_ON(pck_div < 1);
T
Tomi Valkeinen 已提交
3003

3004
	dispc_write_reg(DISPC_DIVISORo(channel),
T
Tomi Valkeinen 已提交
3005
			FLD_VAL(lck_div, 23, 16) | FLD_VAL(pck_div, 7, 0));
3006

3007
	if (!dss_has_feature(FEAT_CORE_CLK_DIV) &&
3008 3009
			channel == OMAP_DSS_CHANNEL_LCD)
		dispc.core_clk_rate = dispc_fclk_rate() / lck_div;
T
Tomi Valkeinen 已提交
3010 3011
}

3012
static void dispc_mgr_get_lcd_divisor(enum omap_channel channel, int *lck_div,
3013
		int *pck_div)
T
Tomi Valkeinen 已提交
3014 3015
{
	u32 l;
3016
	l = dispc_read_reg(DISPC_DIVISORo(channel));
T
Tomi Valkeinen 已提交
3017 3018 3019 3020
	*lck_div = FLD_GET(l, 23, 16);
	*pck_div = FLD_GET(l, 7, 0);
}

3021
static unsigned long dispc_fclk_rate(void)
T
Tomi Valkeinen 已提交
3022
{
3023 3024
	unsigned long r;
	enum dss_clk_source src;
T
Tomi Valkeinen 已提交
3025

3026 3027 3028
	src = dss_get_dispc_clk_source();

	if (src == DSS_CLK_SRC_FCK) {
3029
		r = dss_get_dispc_clk_rate();
3030 3031 3032
	} else {
		struct dss_pll *pll;
		unsigned clkout_idx;
3033

3034 3035
		pll = dss_pll_find_by_src(src);
		clkout_idx = dss_pll_get_clkout_idx_for_src(src);
3036

3037
		r = pll->cinfo.clkout[clkout_idx];
3038 3039
	}

T
Tomi Valkeinen 已提交
3040 3041 3042
	return r;
}

3043
static unsigned long dispc_mgr_lclk_rate(enum omap_channel channel)
T
Tomi Valkeinen 已提交
3044 3045 3046
{
	int lcd;
	unsigned long r;
3047
	enum dss_clk_source src;
T
Tomi Valkeinen 已提交
3048

3049 3050 3051
	/* for TV, LCLK rate is the FCLK rate */
	if (!dss_mgr_is_lcd(channel))
		return dispc_fclk_rate();
T
Tomi Valkeinen 已提交
3052

3053
	src = dss_get_lcd_clk_source(channel);
3054

3055 3056 3057 3058 3059
	if (src == DSS_CLK_SRC_FCK) {
		r = dss_get_dispc_clk_rate();
	} else {
		struct dss_pll *pll;
		unsigned clkout_idx;
3060

3061 3062
		pll = dss_pll_find_by_src(src);
		clkout_idx = dss_pll_get_clkout_idx_for_src(src);
T
Tomi Valkeinen 已提交
3063

3064
		r = pll->cinfo.clkout[clkout_idx];
3065
	}
3066 3067 3068 3069

	lcd = REG_GET(DISPC_DIVISORo(channel), 23, 16);

	return r / lcd;
T
Tomi Valkeinen 已提交
3070 3071
}

3072
static unsigned long dispc_mgr_pclk_rate(enum omap_channel channel)
T
Tomi Valkeinen 已提交
3073 3074 3075
{
	unsigned long r;

3076
	if (dss_mgr_is_lcd(channel)) {
3077 3078
		int pcd;
		u32 l;
T
Tomi Valkeinen 已提交
3079

3080
		l = dispc_read_reg(DISPC_DIVISORo(channel));
T
Tomi Valkeinen 已提交
3081

3082
		pcd = FLD_GET(l, 7, 0);
T
Tomi Valkeinen 已提交
3083

3084 3085 3086 3087
		r = dispc_mgr_lclk_rate(channel);

		return r / pcd;
	} else {
3088
		return dispc.tv_pclk_rate;
3089
	}
T
Tomi Valkeinen 已提交
3090 3091
}

3092 3093 3094 3095 3096
void dispc_set_tv_pclk(unsigned long pclk)
{
	dispc.tv_pclk_rate = pclk;
}

3097
static unsigned long dispc_core_clk_rate(void)
3098
{
3099
	return dispc.core_clk_rate;
3100 3101
}

3102
static unsigned long dispc_plane_pclk_rate(enum omap_plane_id plane)
3103
{
3104 3105 3106 3107 3108 3109
	enum omap_channel channel;

	if (plane == OMAP_DSS_WB)
		return 0;

	channel = dispc_ovl_get_channel_out(plane);
3110 3111 3112 3113

	return dispc_mgr_pclk_rate(channel);
}

3114
static unsigned long dispc_plane_lclk_rate(enum omap_plane_id plane)
3115
{
3116 3117 3118 3119 3120 3121
	enum omap_channel channel;

	if (plane == OMAP_DSS_WB)
		return 0;

	channel	= dispc_ovl_get_channel_out(plane);
3122

3123
	return dispc_mgr_lclk_rate(channel);
3124
}
3125

3126
static void dispc_dump_clocks_channel(struct seq_file *s, enum omap_channel channel)
T
Tomi Valkeinen 已提交
3127 3128
{
	int lcd, pcd;
3129
	enum dss_clk_source lcd_clk_src;
3130 3131 3132 3133 3134

	seq_printf(s, "- %s -\n", mgr_desc[channel].name);

	lcd_clk_src = dss_get_lcd_clk_source(channel);

3135
	seq_printf(s, "%s clk source = %s\n", mgr_desc[channel].name,
3136
		dss_get_clk_source_name(lcd_clk_src));
3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148

	dispc_mgr_get_lcd_divisor(channel, &lcd, &pcd);

	seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
		dispc_mgr_lclk_rate(channel), lcd);
	seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
		dispc_mgr_pclk_rate(channel), pcd);
}

void dispc_dump_clocks(struct seq_file *s)
{
	int lcd;
3149
	u32 l;
3150
	enum dss_clk_source dispc_clk_src = dss_get_dispc_clk_source();
T
Tomi Valkeinen 已提交
3151

3152 3153
	if (dispc_runtime_get())
		return;
T
Tomi Valkeinen 已提交
3154 3155 3156

	seq_printf(s, "- DISPC -\n");

3157
	seq_printf(s, "dispc fclk source = %s\n",
3158
			dss_get_clk_source_name(dispc_clk_src));
T
Tomi Valkeinen 已提交
3159 3160

	seq_printf(s, "fck\t\t%-16lu\n", dispc_fclk_rate());
3161

3162 3163 3164 3165 3166 3167 3168 3169
	if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
		seq_printf(s, "- DISPC-CORE-CLK -\n");
		l = dispc_read_reg(DISPC_DIVISOR);
		lcd = FLD_GET(l, 23, 16);

		seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
				(dispc_fclk_rate()/lcd), lcd);
	}
3170

3171
	dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD);
3172

3173 3174 3175 3176
	if (dss_has_feature(FEAT_MGR_LCD2))
		dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD2);
	if (dss_has_feature(FEAT_MGR_LCD3))
		dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD3);
3177 3178

	dispc_runtime_put();
T
Tomi Valkeinen 已提交
3179 3180
}

3181
static void dispc_dump_regs(struct seq_file *s)
T
Tomi Valkeinen 已提交
3182
{
3183 3184 3185 3186 3187
	int i, j;
	const char *mgr_names[] = {
		[OMAP_DSS_CHANNEL_LCD]		= "LCD",
		[OMAP_DSS_CHANNEL_DIGIT]	= "TV",
		[OMAP_DSS_CHANNEL_LCD2]		= "LCD2",
3188
		[OMAP_DSS_CHANNEL_LCD3]		= "LCD3",
3189 3190 3191 3192 3193
	};
	const char *ovl_names[] = {
		[OMAP_DSS_GFX]		= "GFX",
		[OMAP_DSS_VIDEO1]	= "VID1",
		[OMAP_DSS_VIDEO2]	= "VID2",
3194
		[OMAP_DSS_VIDEO3]	= "VID3",
T
Tomi Valkeinen 已提交
3195
		[OMAP_DSS_WB]		= "WB",
3196 3197 3198
	};
	const char **p_names;

3199
#define DUMPREG(r) seq_printf(s, "%-50s %08x\n", #r, dispc_read_reg(r))
T
Tomi Valkeinen 已提交
3200

3201 3202
	if (dispc_runtime_get())
		return;
T
Tomi Valkeinen 已提交
3203

3204
	/* DISPC common registers */
T
Tomi Valkeinen 已提交
3205 3206 3207 3208 3209 3210 3211 3212 3213 3214
	DUMPREG(DISPC_REVISION);
	DUMPREG(DISPC_SYSCONFIG);
	DUMPREG(DISPC_SYSSTATUS);
	DUMPREG(DISPC_IRQSTATUS);
	DUMPREG(DISPC_IRQENABLE);
	DUMPREG(DISPC_CONTROL);
	DUMPREG(DISPC_CONFIG);
	DUMPREG(DISPC_CAPABLE);
	DUMPREG(DISPC_LINE_STATUS);
	DUMPREG(DISPC_LINE_NUMBER);
3215 3216
	if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
			dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
3217
		DUMPREG(DISPC_GLOBAL_ALPHA);
3218 3219 3220
	if (dss_has_feature(FEAT_MGR_LCD2)) {
		DUMPREG(DISPC_CONTROL2);
		DUMPREG(DISPC_CONFIG2);
3221
	}
3222 3223 3224 3225
	if (dss_has_feature(FEAT_MGR_LCD3)) {
		DUMPREG(DISPC_CONTROL3);
		DUMPREG(DISPC_CONFIG3);
	}
T
Tomi Valkeinen 已提交
3226 3227
	if (dss_has_feature(FEAT_MFLAG))
		DUMPREG(DISPC_GLOBAL_MFLAG_ATTRIBUTE);
3228 3229 3230 3231

#undef DUMPREG

#define DISPC_REG(i, name) name(i)
3232
#define DUMPREG(i, r) seq_printf(s, "%s(%s)%*s %08x\n", #r, p_names[i], \
T
Tomi Valkeinen 已提交
3233
	(int)(48 - strlen(#r) - strlen(p_names[i])), " ", \
3234 3235
	dispc_read_reg(DISPC_REG(i, r)))

3236
	p_names = mgr_names;
3237

3238 3239 3240 3241 3242
	/* DISPC channel specific registers */
	for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
		DUMPREG(i, DISPC_DEFAULT_COLOR);
		DUMPREG(i, DISPC_TRANS_COLOR);
		DUMPREG(i, DISPC_SIZE_MGR);
T
Tomi Valkeinen 已提交
3243

3244 3245
		if (i == OMAP_DSS_CHANNEL_DIGIT)
			continue;
3246

3247 3248 3249 3250
		DUMPREG(i, DISPC_TIMING_H);
		DUMPREG(i, DISPC_TIMING_V);
		DUMPREG(i, DISPC_POL_FREQ);
		DUMPREG(i, DISPC_DIVISORo);
3251

3252 3253 3254
		DUMPREG(i, DISPC_DATA_CYCLE1);
		DUMPREG(i, DISPC_DATA_CYCLE2);
		DUMPREG(i, DISPC_DATA_CYCLE3);
3255

3256
		if (dss_has_feature(FEAT_CPR)) {
3257 3258 3259
			DUMPREG(i, DISPC_CPR_COEF_R);
			DUMPREG(i, DISPC_CPR_COEF_G);
			DUMPREG(i, DISPC_CPR_COEF_B);
3260
		}
3261
	}
T
Tomi Valkeinen 已提交
3262

3263 3264 3265 3266 3267 3268 3269 3270 3271 3272 3273 3274
	p_names = ovl_names;

	for (i = 0; i < dss_feat_get_num_ovls(); i++) {
		DUMPREG(i, DISPC_OVL_BA0);
		DUMPREG(i, DISPC_OVL_BA1);
		DUMPREG(i, DISPC_OVL_POSITION);
		DUMPREG(i, DISPC_OVL_SIZE);
		DUMPREG(i, DISPC_OVL_ATTRIBUTES);
		DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD);
		DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS);
		DUMPREG(i, DISPC_OVL_ROW_INC);
		DUMPREG(i, DISPC_OVL_PIXEL_INC);
3275

3276 3277
		if (dss_has_feature(FEAT_PRELOAD))
			DUMPREG(i, DISPC_OVL_PRELOAD);
3278 3279
		if (dss_has_feature(FEAT_MFLAG))
			DUMPREG(i, DISPC_OVL_MFLAG_THRESHOLD);
3280 3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299

		if (i == OMAP_DSS_GFX) {
			DUMPREG(i, DISPC_OVL_WINDOW_SKIP);
			DUMPREG(i, DISPC_OVL_TABLE_BA);
			continue;
		}

		DUMPREG(i, DISPC_OVL_FIR);
		DUMPREG(i, DISPC_OVL_PICTURE_SIZE);
		DUMPREG(i, DISPC_OVL_ACCU0);
		DUMPREG(i, DISPC_OVL_ACCU1);
		if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
			DUMPREG(i, DISPC_OVL_BA0_UV);
			DUMPREG(i, DISPC_OVL_BA1_UV);
			DUMPREG(i, DISPC_OVL_FIR2);
			DUMPREG(i, DISPC_OVL_ACCU2_0);
			DUMPREG(i, DISPC_OVL_ACCU2_1);
		}
		if (dss_has_feature(FEAT_ATTR2))
			DUMPREG(i, DISPC_OVL_ATTRIBUTES2);
3300
	}
3301

T
Tomi Valkeinen 已提交
3302
	if (dispc.feat->has_writeback) {
T
Tomi Valkeinen 已提交
3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323 3324 3325 3326 3327 3328 3329 3330
		i = OMAP_DSS_WB;
		DUMPREG(i, DISPC_OVL_BA0);
		DUMPREG(i, DISPC_OVL_BA1);
		DUMPREG(i, DISPC_OVL_SIZE);
		DUMPREG(i, DISPC_OVL_ATTRIBUTES);
		DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD);
		DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS);
		DUMPREG(i, DISPC_OVL_ROW_INC);
		DUMPREG(i, DISPC_OVL_PIXEL_INC);

		if (dss_has_feature(FEAT_MFLAG))
			DUMPREG(i, DISPC_OVL_MFLAG_THRESHOLD);

		DUMPREG(i, DISPC_OVL_FIR);
		DUMPREG(i, DISPC_OVL_PICTURE_SIZE);
		DUMPREG(i, DISPC_OVL_ACCU0);
		DUMPREG(i, DISPC_OVL_ACCU1);
		if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
			DUMPREG(i, DISPC_OVL_BA0_UV);
			DUMPREG(i, DISPC_OVL_BA1_UV);
			DUMPREG(i, DISPC_OVL_FIR2);
			DUMPREG(i, DISPC_OVL_ACCU2_0);
			DUMPREG(i, DISPC_OVL_ACCU2_1);
		}
		if (dss_has_feature(FEAT_ATTR2))
			DUMPREG(i, DISPC_OVL_ATTRIBUTES2);
	}

3331 3332 3333 3334 3335
#undef DISPC_REG
#undef DUMPREG

#define DISPC_REG(plane, name, i) name(plane, i)
#define DUMPREG(plane, name, i) \
3336
	seq_printf(s, "%s_%d(%s)%*s %08x\n", #name, i, p_names[plane], \
T
Tomi Valkeinen 已提交
3337
	(int)(46 - strlen(#name) - strlen(p_names[plane])), " ", \
3338 3339
	dispc_read_reg(DISPC_REG(plane, name, i)))

3340
	/* Video pipeline coefficient registers */
3341

3342 3343 3344 3345
	/* start from OMAP_DSS_VIDEO1 */
	for (i = 1; i < dss_feat_get_num_ovls(); i++) {
		for (j = 0; j < 8; j++)
			DUMPREG(i, DISPC_OVL_FIR_COEF_H, j);
3346

3347 3348
		for (j = 0; j < 8; j++)
			DUMPREG(i, DISPC_OVL_FIR_COEF_HV, j);
3349

3350 3351
		for (j = 0; j < 5; j++)
			DUMPREG(i, DISPC_OVL_CONV_COEF, j);
3352

3353 3354 3355 3356 3357 3358 3359 3360 3361 3362 3363 3364 3365 3366 3367
		if (dss_has_feature(FEAT_FIR_COEF_V)) {
			for (j = 0; j < 8; j++)
				DUMPREG(i, DISPC_OVL_FIR_COEF_V, j);
		}

		if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
			for (j = 0; j < 8; j++)
				DUMPREG(i, DISPC_OVL_FIR_COEF_H2, j);

			for (j = 0; j < 8; j++)
				DUMPREG(i, DISPC_OVL_FIR_COEF_HV2, j);

			for (j = 0; j < 8; j++)
				DUMPREG(i, DISPC_OVL_FIR_COEF_V2, j);
		}
3368
	}
T
Tomi Valkeinen 已提交
3369

3370
	dispc_runtime_put();
3371 3372

#undef DISPC_REG
T
Tomi Valkeinen 已提交
3373 3374 3375 3376 3377 3378 3379 3380 3381
#undef DUMPREG
}

/* calculate clock rates using dividers in cinfo */
int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
		struct dispc_clock_info *cinfo)
{
	if (cinfo->lck_div > 255 || cinfo->lck_div == 0)
		return -EINVAL;
3382
	if (cinfo->pck_div < 1 || cinfo->pck_div > 255)
T
Tomi Valkeinen 已提交
3383 3384 3385 3386
		return -EINVAL;

	cinfo->lck = dispc_fclk_rate / cinfo->lck_div;
	cinfo->pck = cinfo->lck / cinfo->pck_div;
3387

T
Tomi Valkeinen 已提交
3388 3389 3390
	return 0;
}

3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401
bool dispc_div_calc(unsigned long dispc,
		unsigned long pck_min, unsigned long pck_max,
		dispc_div_calc_func func, void *data)
{
	int lckd, lckd_start, lckd_stop;
	int pckd, pckd_start, pckd_stop;
	unsigned long pck, lck;
	unsigned long lck_max;
	unsigned long pckd_hw_min, pckd_hw_max;
	unsigned min_fck_per_pck;
	unsigned long fck;
T
Tomi Valkeinen 已提交
3402

3403 3404 3405 3406 3407
#ifdef CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK
	min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
#else
	min_fck_per_pck = 0;
#endif
T
Tomi Valkeinen 已提交
3408

3409 3410
	pckd_hw_min = dss_feat_get_param_min(FEAT_PARAM_DSS_PCD);
	pckd_hw_max = dss_feat_get_param_max(FEAT_PARAM_DSS_PCD);
T
Tomi Valkeinen 已提交
3411

3412
	lck_max = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
T
Tomi Valkeinen 已提交
3413

3414 3415
	pck_min = pck_min ? pck_min : 1;
	pck_max = pck_max ? pck_max : ULONG_MAX;
T
Tomi Valkeinen 已提交
3416

3417 3418
	lckd_start = max(DIV_ROUND_UP(dispc, lck_max), 1ul);
	lckd_stop = min(dispc / pck_min, 255ul);
T
Tomi Valkeinen 已提交
3419

3420 3421
	for (lckd = lckd_start; lckd <= lckd_stop; ++lckd) {
		lck = dispc / lckd;
T
Tomi Valkeinen 已提交
3422

3423 3424
		pckd_start = max(DIV_ROUND_UP(lck, pck_max), pckd_hw_min);
		pckd_stop = min(lck / pck_min, pckd_hw_max);
T
Tomi Valkeinen 已提交
3425

3426 3427
		for (pckd = pckd_start; pckd <= pckd_stop; ++pckd) {
			pck = lck / pckd;
T
Tomi Valkeinen 已提交
3428

3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448
			/*
			 * For OMAP2/3 the DISPC fclk is the same as LCD's logic
			 * clock, which means we're configuring DISPC fclk here
			 * also. Thus we need to use the calculated lck. For
			 * OMAP4+ the DISPC fclk is a separate clock.
			 */
			if (dss_has_feature(FEAT_CORE_CLK_DIV))
				fck = dispc_core_clk_rate();
			else
				fck = lck;

			if (fck < pck * min_fck_per_pck)
				continue;

			if (func(lckd, pckd, lck, pck, data))
				return true;
		}
	}

	return false;
T
Tomi Valkeinen 已提交
3449 3450
}

3451
void dispc_mgr_set_clock_div(enum omap_channel channel,
3452
		const struct dispc_clock_info *cinfo)
T
Tomi Valkeinen 已提交
3453 3454 3455 3456
{
	DSSDBG("lck = %lu (%u)\n", cinfo->lck, cinfo->lck_div);
	DSSDBG("pck = %lu (%u)\n", cinfo->pck, cinfo->pck_div);

3457
	dispc_mgr_set_lcd_divisor(channel, cinfo->lck_div, cinfo->pck_div);
T
Tomi Valkeinen 已提交
3458 3459
}

3460
int dispc_mgr_get_clock_div(enum omap_channel channel,
3461
		struct dispc_clock_info *cinfo)
T
Tomi Valkeinen 已提交
3462 3463 3464 3465 3466
{
	unsigned long fck;

	fck = dispc_fclk_rate();

3467 3468
	cinfo->lck_div = REG_GET(DISPC_DIVISORo(channel), 23, 16);
	cinfo->pck_div = REG_GET(DISPC_DIVISORo(channel), 7, 0);
T
Tomi Valkeinen 已提交
3469 3470 3471 3472 3473 3474 3475

	cinfo->lck = fck / cinfo->lck_div;
	cinfo->pck = cinfo->lck / cinfo->pck_div;

	return 0;
}

3476
static u32 dispc_read_irqstatus(void)
3477 3478 3479 3480
{
	return dispc_read_reg(DISPC_IRQSTATUS);
}

3481
static void dispc_clear_irqstatus(u32 mask)
3482 3483 3484 3485
{
	dispc_write_reg(DISPC_IRQSTATUS, mask);
}

3486
static void dispc_write_irqenable(u32 mask)
3487 3488 3489 3490 3491 3492 3493
{
	u32 old_mask = dispc_read_reg(DISPC_IRQENABLE);

	/* clear the irqstatus for newly enabled irqs */
	dispc_clear_irqstatus((mask ^ old_mask) & mask);

	dispc_write_reg(DISPC_IRQENABLE, mask);
3494 3495 3496

	/* flush posted write */
	dispc_read_reg(DISPC_IRQENABLE);
3497 3498
}

T
Tomi Valkeinen 已提交
3499 3500 3501 3502 3503 3504 3505 3506 3507 3508
void dispc_enable_sidle(void)
{
	REG_FLD_MOD(DISPC_SYSCONFIG, 2, 4, 3);	/* SIDLEMODE: smart idle */
}

void dispc_disable_sidle(void)
{
	REG_FLD_MOD(DISPC_SYSCONFIG, 1, 4, 3);	/* SIDLEMODE: no idle */
}

3509
static u32 dispc_mgr_gamma_size(enum omap_channel channel)
3510 3511 3512 3513 3514 3515 3516 3517 3518 3519 3520 3521 3522 3523 3524 3525 3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546 3547 3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560 3561
{
	const struct dispc_gamma_desc *gdesc = &mgr_desc[channel].gamma;

	if (!dispc.feat->has_gamma_table)
		return 0;

	return gdesc->len;
}

static void dispc_mgr_write_gamma_table(enum omap_channel channel)
{
	const struct dispc_gamma_desc *gdesc = &mgr_desc[channel].gamma;
	u32 *table = dispc.gamma_table[channel];
	unsigned int i;

	DSSDBG("%s: channel %d\n", __func__, channel);

	for (i = 0; i < gdesc->len; ++i) {
		u32 v = table[i];

		if (gdesc->has_index)
			v |= i << 24;
		else if (i == 0)
			v |= 1 << 31;

		dispc_write_reg(gdesc->reg, v);
	}
}

static void dispc_restore_gamma_tables(void)
{
	DSSDBG("%s()\n", __func__);

	if (!dispc.feat->has_gamma_table)
		return;

	dispc_mgr_write_gamma_table(OMAP_DSS_CHANNEL_LCD);

	dispc_mgr_write_gamma_table(OMAP_DSS_CHANNEL_DIGIT);

	if (dss_has_feature(FEAT_MGR_LCD2))
		dispc_mgr_write_gamma_table(OMAP_DSS_CHANNEL_LCD2);

	if (dss_has_feature(FEAT_MGR_LCD3))
		dispc_mgr_write_gamma_table(OMAP_DSS_CHANNEL_LCD3);
}

static const struct drm_color_lut dispc_mgr_gamma_default_lut[] = {
	{ .red = 0, .green = 0, .blue = 0, },
	{ .red = U16_MAX, .green = U16_MAX, .blue = U16_MAX, },
};

3562
static void dispc_mgr_set_gamma(enum omap_channel channel,
3563 3564 3565 3566 3567 3568 3569 3570 3571 3572 3573 3574 3575 3576 3577 3578 3579 3580 3581 3582 3583 3584 3585 3586 3587 3588 3589 3590 3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606 3607 3608 3609 3610 3611 3612 3613 3614 3615 3616 3617 3618 3619 3620 3621 3622 3623 3624 3625 3626 3627 3628 3629 3630 3631 3632 3633 3634 3635 3636 3637 3638 3639
			 const struct drm_color_lut *lut,
			 unsigned int length)
{
	const struct dispc_gamma_desc *gdesc = &mgr_desc[channel].gamma;
	u32 *table = dispc.gamma_table[channel];
	uint i;

	DSSDBG("%s: channel %d, lut len %u, hw len %u\n", __func__,
	       channel, length, gdesc->len);

	if (!dispc.feat->has_gamma_table)
		return;

	if (lut == NULL || length < 2) {
		lut = dispc_mgr_gamma_default_lut;
		length = ARRAY_SIZE(dispc_mgr_gamma_default_lut);
	}

	for (i = 0; i < length - 1; ++i) {
		uint first = i * (gdesc->len - 1) / (length - 1);
		uint last = (i + 1) * (gdesc->len - 1) / (length - 1);
		uint w = last - first;
		u16 r, g, b;
		uint j;

		if (w == 0)
			continue;

		for (j = 0; j <= w; j++) {
			r = (lut[i].red * (w - j) + lut[i+1].red * j) / w;
			g = (lut[i].green * (w - j) + lut[i+1].green * j) / w;
			b = (lut[i].blue * (w - j) + lut[i+1].blue * j) / w;

			r >>= 16 - gdesc->bits;
			g >>= 16 - gdesc->bits;
			b >>= 16 - gdesc->bits;

			table[first + j] = (r << (gdesc->bits * 2)) |
				(g << gdesc->bits) | b;
		}
	}

	if (dispc.is_enabled)
		dispc_mgr_write_gamma_table(channel);
}

static int dispc_init_gamma_tables(void)
{
	int channel;

	if (!dispc.feat->has_gamma_table)
		return 0;

	for (channel = 0; channel < ARRAY_SIZE(dispc.gamma_table); channel++) {
		const struct dispc_gamma_desc *gdesc = &mgr_desc[channel].gamma;
		u32 *gt;

		if (channel == OMAP_DSS_CHANNEL_LCD2 &&
		    !dss_has_feature(FEAT_MGR_LCD2))
			continue;

		if (channel == OMAP_DSS_CHANNEL_LCD3 &&
		    !dss_has_feature(FEAT_MGR_LCD3))
			continue;

		gt = devm_kmalloc_array(&dispc.pdev->dev, gdesc->len,
					   sizeof(u32), GFP_KERNEL);
		if (!gt)
			return -ENOMEM;

		dispc.gamma_table[channel] = gt;

		dispc_mgr_set_gamma(channel, NULL, 0);
	}
	return 0;
}

T
Tomi Valkeinen 已提交
3640 3641 3642 3643
static void _omap_dispc_initial_config(void)
{
	u32 l;

3644 3645 3646 3647 3648 3649 3650
	/* Exclusively enable DISPC_CORE_CLK and set divider to 1 */
	if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
		l = dispc_read_reg(DISPC_DIVISOR);
		/* Use DISPC_DIVISOR.LCD, instead of DISPC_DIVISOR1.LCD */
		l = FLD_MOD(l, 1, 0, 0);
		l = FLD_MOD(l, 1, 23, 16);
		dispc_write_reg(DISPC_DIVISOR, l);
3651 3652

		dispc.core_clk_rate = dispc_fclk_rate();
3653 3654
	}

3655 3656 3657 3658 3659 3660 3661 3662 3663
	/* Use gamma table mode, instead of palette mode */
	if (dispc.feat->has_gamma_table)
		REG_FLD_MOD(DISPC_CONFIG, 1, 3, 3);

	/* For older DSS versions (FEAT_FUNCGATED) this enables
	 * func-clock auto-gating. For newer versions
	 * (dispc.feat->has_gamma_table) this enables tv-out gamma tables.
	 */
	if (dss_has_feature(FEAT_FUNCGATED) || dispc.feat->has_gamma_table)
3664
		REG_FLD_MOD(DISPC_CONFIG, 1, 9, 9);
T
Tomi Valkeinen 已提交
3665

3666
	dispc_setup_color_conv_coef();
T
Tomi Valkeinen 已提交
3667 3668 3669

	dispc_set_loadmode(OMAP_DSS_LOAD_FRAME_ONLY);

3670
	dispc_init_fifos();
3671 3672

	dispc_configure_burst_sizes();
3673 3674

	dispc_ovl_enable_zorder_planes();
3675 3676 3677

	if (dispc.feat->mstandby_workaround)
		REG_FLD_MOD(DISPC_MSTANDBY_CTRL, 1, 0, 0);
T
Tomi Valkeinen 已提交
3678 3679 3680

	if (dss_has_feature(FEAT_MFLAG))
		dispc_init_mflag();
T
Tomi Valkeinen 已提交
3681 3682
}

3683
static const struct dispc_features omap24xx_dispc_feats = {
3684 3685 3686 3687 3688 3689
	.sw_start		=	5,
	.fp_start		=	15,
	.bp_start		=	27,
	.sw_max			=	64,
	.vp_max			=	255,
	.hp_max			=	256,
3690 3691 3692 3693
	.mgr_width_start	=	10,
	.mgr_height_start	=	26,
	.mgr_width_max		=	2048,
	.mgr_height_max		=	2048,
3694
	.max_lcd_pclk		=	66500000,
3695 3696
	.calc_scaling		=	dispc_ovl_calc_scaling_24xx,
	.calc_core_clk		=	calc_core_clk_24xx,
3697
	.num_fifos		=	3,
3698
	.no_framedone_tv	=	true,
3699
	.set_max_preload	=	false,
3700
	.last_pixel_inc_missing	=	true,
3701 3702
};

3703
static const struct dispc_features omap34xx_rev1_0_dispc_feats = {
3704 3705 3706 3707 3708 3709
	.sw_start		=	5,
	.fp_start		=	15,
	.bp_start		=	27,
	.sw_max			=	64,
	.vp_max			=	255,
	.hp_max			=	256,
3710 3711 3712 3713
	.mgr_width_start	=	10,
	.mgr_height_start	=	26,
	.mgr_width_max		=	2048,
	.mgr_height_max		=	2048,
3714 3715
	.max_lcd_pclk		=	173000000,
	.max_tv_pclk		=	59000000,
3716 3717
	.calc_scaling		=	dispc_ovl_calc_scaling_34xx,
	.calc_core_clk		=	calc_core_clk_34xx,
3718
	.num_fifos		=	3,
3719
	.no_framedone_tv	=	true,
3720
	.set_max_preload	=	false,
3721
	.last_pixel_inc_missing	=	true,
3722 3723
};

3724
static const struct dispc_features omap34xx_rev3_0_dispc_feats = {
3725 3726 3727 3728 3729 3730
	.sw_start		=	7,
	.fp_start		=	19,
	.bp_start		=	31,
	.sw_max			=	256,
	.vp_max			=	4095,
	.hp_max			=	4096,
3731 3732 3733 3734
	.mgr_width_start	=	10,
	.mgr_height_start	=	26,
	.mgr_width_max		=	2048,
	.mgr_height_max		=	2048,
3735 3736
	.max_lcd_pclk		=	173000000,
	.max_tv_pclk		=	59000000,
3737 3738
	.calc_scaling		=	dispc_ovl_calc_scaling_34xx,
	.calc_core_clk		=	calc_core_clk_34xx,
3739
	.num_fifos		=	3,
3740
	.no_framedone_tv	=	true,
3741
	.set_max_preload	=	false,
3742
	.last_pixel_inc_missing	=	true,
3743 3744
};

3745
static const struct dispc_features omap44xx_dispc_feats = {
3746 3747 3748 3749 3750 3751
	.sw_start		=	7,
	.fp_start		=	19,
	.bp_start		=	31,
	.sw_max			=	256,
	.vp_max			=	4095,
	.hp_max			=	4096,
3752 3753 3754 3755
	.mgr_width_start	=	10,
	.mgr_height_start	=	26,
	.mgr_width_max		=	2048,
	.mgr_height_max		=	2048,
3756 3757
	.max_lcd_pclk		=	170000000,
	.max_tv_pclk		=	185625000,
3758 3759
	.calc_scaling		=	dispc_ovl_calc_scaling_44xx,
	.calc_core_clk		=	calc_core_clk_44xx,
3760
	.num_fifos		=	5,
3761
	.gfx_fifo_workaround	=	true,
3762
	.set_max_preload	=	true,
3763
	.supports_sync_align	=	true,
T
Tomi Valkeinen 已提交
3764
	.has_writeback		=	true,
3765
	.supports_double_pixel	=	true,
3766
	.reverse_ilace_field_order =	true,
3767
	.has_gamma_table	=	true,
3768
	.has_gamma_i734_bug	=	true,
3769 3770
};

3771
static const struct dispc_features omap54xx_dispc_feats = {
3772 3773 3774 3775 3776 3777 3778 3779 3780 3781
	.sw_start		=	7,
	.fp_start		=	19,
	.bp_start		=	31,
	.sw_max			=	256,
	.vp_max			=	4095,
	.hp_max			=	4096,
	.mgr_width_start	=	11,
	.mgr_height_start	=	27,
	.mgr_width_max		=	4096,
	.mgr_height_max		=	4096,
3782 3783
	.max_lcd_pclk		=	170000000,
	.max_tv_pclk		=	186000000,
3784 3785 3786 3787
	.calc_scaling		=	dispc_ovl_calc_scaling_44xx,
	.calc_core_clk		=	calc_core_clk_44xx,
	.num_fifos		=	5,
	.gfx_fifo_workaround	=	true,
3788
	.mstandby_workaround	=	true,
3789
	.set_max_preload	=	true,
3790
	.supports_sync_align	=	true,
T
Tomi Valkeinen 已提交
3791
	.has_writeback		=	true,
3792
	.supports_double_pixel	=	true,
3793
	.reverse_ilace_field_order =	true,
3794
	.has_gamma_table	=	true,
3795
	.has_gamma_i734_bug	=	true,
3796 3797
};

3798
static int dispc_init_features(struct platform_device *pdev)
3799 3800 3801 3802
{
	const struct dispc_features *src;
	struct dispc_features *dst;

3803
	dst = devm_kzalloc(&pdev->dev, sizeof(*dst), GFP_KERNEL);
3804
	if (!dst) {
3805
		dev_err(&pdev->dev, "Failed to allocate DISPC Features\n");
3806 3807 3808
		return -ENOMEM;
	}

3809
	switch (omapdss_get_version()) {
3810
	case OMAPDSS_VER_OMAP24xx:
3811
		src = &omap24xx_dispc_feats;
3812 3813 3814 3815 3816 3817 3818 3819 3820
		break;

	case OMAPDSS_VER_OMAP34xx_ES1:
		src = &omap34xx_rev1_0_dispc_feats;
		break;

	case OMAPDSS_VER_OMAP34xx_ES3:
	case OMAPDSS_VER_OMAP3630:
	case OMAPDSS_VER_AM35xx:
3821
	case OMAPDSS_VER_AM43xx:
3822 3823 3824 3825 3826 3827
		src = &omap34xx_rev3_0_dispc_feats;
		break;

	case OMAPDSS_VER_OMAP4430_ES1:
	case OMAPDSS_VER_OMAP4430_ES2:
	case OMAPDSS_VER_OMAP4:
3828
		src = &omap44xx_dispc_feats;
3829 3830 3831
		break;

	case OMAPDSS_VER_OMAP5:
3832
	case OMAPDSS_VER_DRA7xx:
3833
		src = &omap54xx_dispc_feats;
3834 3835 3836
		break;

	default:
3837 3838 3839 3840 3841 3842 3843 3844 3845
		return -ENODEV;
	}

	memcpy(dst, src, sizeof(*dst));
	dispc.feat = dst;

	return 0;
}

3846 3847 3848 3849 3850 3851 3852 3853
static irqreturn_t dispc_irq_handler(int irq, void *arg)
{
	if (!dispc.is_enabled)
		return IRQ_NONE;

	return dispc.user_handler(irq, dispc.user_data);
}

3854
static int dispc_request_irq(irq_handler_t handler, void *dev_id)
3855
{
3856 3857 3858 3859 3860 3861 3862 3863 3864 3865 3866 3867 3868 3869 3870 3871 3872 3873 3874
	int r;

	if (dispc.user_handler != NULL)
		return -EBUSY;

	dispc.user_handler = handler;
	dispc.user_data = dev_id;

	/* ensure the dispc_irq_handler sees the values above */
	smp_wmb();

	r = devm_request_irq(&dispc.pdev->dev, dispc.irq, dispc_irq_handler,
			     IRQF_SHARED, "OMAP DISPC", &dispc);
	if (r) {
		dispc.user_handler = NULL;
		dispc.user_data = NULL;
	}

	return r;
3875 3876
}

3877
static void dispc_free_irq(void *dev_id)
3878
{
3879 3880 3881 3882
	devm_free_irq(&dispc.pdev->dev, dispc.irq, &dispc);

	dispc.user_handler = NULL;
	dispc.user_data = NULL;
3883 3884
}

3885 3886 3887 3888 3889 3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901 3902 3903
/*
 * Workaround for errata i734 in DSS dispc
 *  - LCD1 Gamma Correction Is Not Working When GFX Pipe Is Disabled
 *
 * For gamma tables to work on LCD1 the GFX plane has to be used at
 * least once after DSS HW has come out of reset. The workaround
 * sets up a minimal LCD setup with GFX plane and waits for one
 * vertical sync irq before disabling the setup and continuing with
 * the context restore. The physical outputs are gated during the
 * operation. This workaround requires that gamma table's LOADMODE
 * is set to 0x2 in DISPC_CONTROL1 register.
 *
 * For details see:
 * OMAP543x Multimedia Device Silicon Revision 2.0 Silicon Errata
 * Literature Number: SWPZ037E
 * Or some other relevant errata document for the DSS IP version.
 */

static const struct dispc_errata_i734_data {
3904
	struct videomode vm;
3905 3906 3907 3908
	struct omap_overlay_info ovli;
	struct omap_overlay_manager_info mgri;
	struct dss_lcd_mgr_config lcd_conf;
} i734 = {
3909
	.vm = {
3910
		.hactive = 8, .vactive = 1,
3911
		.pixelclock = 16000000,
3912
		.hsync_len = 8, .hfront_porch = 4, .hback_porch = 4,
3913
		.vsync_len = 1, .vfront_porch = 1, .vback_porch = 1,
3914

3915
		.flags = DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW |
3916 3917
			 DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_SYNC_POSEDGE |
			 DISPLAY_FLAGS_PIXDATA_POSEDGE,
3918 3919 3920 3921
	},
	.ovli = {
		.screen_width = 1,
		.width = 1, .height = 1,
3922
		.color_mode = DRM_FORMAT_XRGB8888,
3923
		.rotation = OMAP_DSS_ROT_0,
3924
		.rotation_type = OMAP_DSS_ROT_NONE,
3925 3926 3927 3928 3929 3930 3931 3932 3933 3934 3935 3936 3937 3938 3939 3940 3941 3942 3943 3944 3945 3946 3947 3948 3949 3950 3951 3952 3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963 3964 3965 3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983 3984 3985 3986 3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999 4000 4001 4002 4003 4004 4005
		.mirror = 0,
		.pos_x = 0, .pos_y = 0,
		.out_width = 0, .out_height = 0,
		.global_alpha = 0xff,
		.pre_mult_alpha = 0,
		.zorder = 0,
	},
	.mgri = {
		.default_color = 0,
		.trans_enabled = false,
		.partial_alpha_enabled = false,
		.cpr_enable = false,
	},
	.lcd_conf = {
		.io_pad_mode = DSS_IO_PAD_MODE_BYPASS,
		.stallmode = false,
		.fifohandcheck = false,
		.clock_info = {
			.lck_div = 1,
			.pck_div = 2,
		},
		.video_port_width = 24,
		.lcden_sig_polarity = 0,
	},
};

static struct i734_buf {
	size_t size;
	dma_addr_t paddr;
	void *vaddr;
} i734_buf;

static int dispc_errata_i734_wa_init(void)
{
	if (!dispc.feat->has_gamma_i734_bug)
		return 0;

	i734_buf.size = i734.ovli.width * i734.ovli.height *
		color_mode_to_bpp(i734.ovli.color_mode) / 8;

	i734_buf.vaddr = dma_alloc_writecombine(&dispc.pdev->dev, i734_buf.size,
						&i734_buf.paddr, GFP_KERNEL);
	if (!i734_buf.vaddr) {
		dev_err(&dispc.pdev->dev, "%s: dma_alloc_writecombine failed",
			__func__);
		return -ENOMEM;
	}

	return 0;
}

static void dispc_errata_i734_wa_fini(void)
{
	if (!dispc.feat->has_gamma_i734_bug)
		return;

	dma_free_writecombine(&dispc.pdev->dev, i734_buf.size, i734_buf.vaddr,
			      i734_buf.paddr);
}

static void dispc_errata_i734_wa(void)
{
	u32 framedone_irq = dispc_mgr_get_framedone_irq(OMAP_DSS_CHANNEL_LCD);
	struct omap_overlay_info ovli;
	struct dss_lcd_mgr_config lcd_conf;
	u32 gatestate;
	unsigned int count;

	if (!dispc.feat->has_gamma_i734_bug)
		return;

	gatestate = REG_GET(DISPC_CONFIG, 8, 4);

	ovli = i734.ovli;
	ovli.paddr = i734_buf.paddr;
	lcd_conf = i734.lcd_conf;

	/* Gate all LCD1 outputs */
	REG_FLD_MOD(DISPC_CONFIG, 0x1f, 8, 4);

	/* Setup and enable GFX plane */
4006 4007
	dispc_ovl_setup(OMAP_DSS_GFX, &ovli, &i734.vm, false,
		OMAP_DSS_CHANNEL_LCD);
4008 4009 4010 4011 4012 4013 4014
	dispc_ovl_enable(OMAP_DSS_GFX, true);

	/* Set up and enable display manager for LCD1 */
	dispc_mgr_setup(OMAP_DSS_CHANNEL_LCD, &i734.mgri);
	dispc_calc_clock_rates(dss_get_dispc_clk_rate(),
			       &lcd_conf.clock_info);
	dispc_mgr_set_lcd_config(OMAP_DSS_CHANNEL_LCD, &lcd_conf);
4015
	dispc_mgr_set_timings(OMAP_DSS_CHANNEL_LCD, &i734.vm);
4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026 4027 4028 4029 4030 4031 4032 4033 4034 4035 4036 4037 4038 4039 4040 4041 4042 4043

	dispc_clear_irqstatus(framedone_irq);

	/* Enable and shut the channel to produce just one frame */
	dispc_mgr_enable(OMAP_DSS_CHANNEL_LCD, true);
	dispc_mgr_enable(OMAP_DSS_CHANNEL_LCD, false);

	/* Busy wait for framedone. We can't fiddle with irq handlers
	 * in PM resume. Typically the loop runs less than 5 times and
	 * waits less than a micro second.
	 */
	count = 0;
	while (!(dispc_read_irqstatus() & framedone_irq)) {
		if (count++ > 10000) {
			dev_err(&dispc.pdev->dev, "%s: framedone timeout\n",
				__func__);
			break;
		}
	}
	dispc_ovl_enable(OMAP_DSS_GFX, false);

	/* Clear all irq bits before continuing */
	dispc_clear_irqstatus(0xffffffff);

	/* Restore the original state to LCD1 output gates */
	REG_FLD_MOD(DISPC_CONFIG, gatestate, 8, 4);
}

T
Tomi Valkeinen 已提交
4044 4045 4046 4047 4048 4049 4050 4051 4052 4053 4054 4055 4056 4057 4058 4059 4060 4061 4062 4063 4064 4065 4066 4067 4068 4069 4070 4071 4072 4073 4074 4075 4076
static const struct dispc_ops dispc_ops = {
	.read_irqstatus = dispc_read_irqstatus,
	.clear_irqstatus = dispc_clear_irqstatus,
	.write_irqenable = dispc_write_irqenable,

	.request_irq = dispc_request_irq,
	.free_irq = dispc_free_irq,

	.runtime_get = dispc_runtime_get,
	.runtime_put = dispc_runtime_put,

	.get_num_ovls = dispc_get_num_ovls,
	.get_num_mgrs = dispc_get_num_mgrs,

	.mgr_enable = dispc_mgr_enable,
	.mgr_is_enabled = dispc_mgr_is_enabled,
	.mgr_get_vsync_irq = dispc_mgr_get_vsync_irq,
	.mgr_get_framedone_irq = dispc_mgr_get_framedone_irq,
	.mgr_get_sync_lost_irq = dispc_mgr_get_sync_lost_irq,
	.mgr_go_busy = dispc_mgr_go_busy,
	.mgr_go = dispc_mgr_go,
	.mgr_set_lcd_config = dispc_mgr_set_lcd_config,
	.mgr_set_timings = dispc_mgr_set_timings,
	.mgr_setup = dispc_mgr_setup,
	.mgr_get_supported_outputs = dispc_mgr_get_supported_outputs,
	.mgr_gamma_size = dispc_mgr_gamma_size,
	.mgr_set_gamma = dispc_mgr_set_gamma,

	.ovl_enable = dispc_ovl_enable,
	.ovl_setup = dispc_ovl_setup,
	.ovl_get_color_modes = dispc_ovl_get_color_modes,
};

4077
/* DISPC HW IP initialisation */
T
Tomi Valkeinen 已提交
4078
static int dispc_bind(struct device *dev, struct device *master, void *data)
4079
{
T
Tomi Valkeinen 已提交
4080
	struct platform_device *pdev = to_platform_device(dev);
4081
	u32 rev;
4082
	int r = 0;
4083
	struct resource *dispc_mem;
4084
	struct device_node *np = pdev->dev.of_node;
4085

4086 4087
	dispc.pdev = pdev;

4088 4089
	spin_lock_init(&dispc.control_lock);

4090
	r = dispc_init_features(dispc.pdev);
4091 4092 4093
	if (r)
		return r;

4094 4095 4096 4097
	r = dispc_errata_i734_wa_init();
	if (r)
		return r;

4098
	dispc_mem = platform_get_resource(dispc.pdev, IORESOURCE_MEM, 0);
4099 4100 4101
	dispc.base = devm_ioremap_resource(&pdev->dev, dispc_mem);
	if (IS_ERR(dispc.base))
		return PTR_ERR(dispc.base);
4102

4103 4104 4105
	dispc.irq = platform_get_irq(dispc.pdev, 0);
	if (dispc.irq < 0) {
		DSSERR("platform_get_irq failed\n");
4106
		return -ENODEV;
4107 4108
	}

4109 4110 4111 4112 4113 4114 4115 4116 4117 4118 4119 4120 4121 4122
	if (np && of_property_read_bool(np, "syscon-pol")) {
		dispc.syscon_pol = syscon_regmap_lookup_by_phandle(np, "syscon-pol");
		if (IS_ERR(dispc.syscon_pol)) {
			dev_err(&pdev->dev, "failed to get syscon-pol regmap\n");
			return PTR_ERR(dispc.syscon_pol);
		}

		if (of_property_read_u32_index(np, "syscon-pol", 1,
				&dispc.syscon_pol_offset)) {
			dev_err(&pdev->dev, "failed to get syscon-pol offset\n");
			return -EINVAL;
		}
	}

4123 4124 4125 4126
	r = dispc_init_gamma_tables();
	if (r)
		return r;

4127 4128 4129 4130 4131
	pm_runtime_enable(&pdev->dev);

	r = dispc_runtime_get();
	if (r)
		goto err_runtime_get;
4132 4133 4134 4135

	_omap_dispc_initial_config();

	rev = dispc_read_reg(DISPC_REVISION);
4136
	dev_dbg(&pdev->dev, "OMAP DISPC rev %d.%d\n",
4137 4138
	       FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));

4139
	dispc_runtime_put();
4140

T
Tomi Valkeinen 已提交
4141 4142
	dispc_set_ops(&dispc_ops);

4143 4144
	dss_debugfs_create_file("dispc", dispc_dump_regs);

4145
	return 0;
4146 4147 4148

err_runtime_get:
	pm_runtime_disable(&pdev->dev);
4149
	return r;
4150 4151
}

T
Tomi Valkeinen 已提交
4152 4153
static void dispc_unbind(struct device *dev, struct device *master,
			       void *data)
4154
{
T
Tomi Valkeinen 已提交
4155 4156
	dispc_set_ops(NULL);

T
Tomi Valkeinen 已提交
4157
	pm_runtime_disable(dev);
4158 4159

	dispc_errata_i734_wa_fini();
T
Tomi Valkeinen 已提交
4160 4161 4162 4163 4164 4165
}

static const struct component_ops dispc_component_ops = {
	.bind	= dispc_bind,
	.unbind	= dispc_unbind,
};
4166

T
Tomi Valkeinen 已提交
4167 4168 4169 4170 4171 4172 4173 4174
static int dispc_probe(struct platform_device *pdev)
{
	return component_add(&pdev->dev, &dispc_component_ops);
}

static int dispc_remove(struct platform_device *pdev)
{
	component_del(&pdev->dev, &dispc_component_ops);
4175 4176 4177
	return 0;
}

4178 4179
static int dispc_runtime_suspend(struct device *dev)
{
4180 4181 4182 4183 4184 4185
	dispc.is_enabled = false;
	/* ensure the dispc_irq_handler sees the is_enabled value */
	smp_wmb();
	/* wait for current handler to finish before turning the DISPC off */
	synchronize_irq(dispc.irq);

4186 4187 4188 4189 4190 4191 4192
	dispc_save_context();

	return 0;
}

static int dispc_runtime_resume(struct device *dev)
{
4193 4194 4195 4196 4197 4198
	/*
	 * The reset value for load mode is 0 (OMAP_DSS_LOAD_CLUT_AND_FRAME)
	 * but we always initialize it to 2 (OMAP_DSS_LOAD_FRAME_ONLY) in
	 * _omap_dispc_initial_config(). We can thus use it to detect if
	 * we have lost register context.
	 */
4199 4200
	if (REG_GET(DISPC_CONFIG, 2, 1) != OMAP_DSS_LOAD_FRAME_ONLY) {
		_omap_dispc_initial_config();
4201

4202 4203
		dispc_errata_i734_wa();

4204
		dispc_restore_context();
4205 4206

		dispc_restore_gamma_tables();
4207
	}
4208

4209 4210 4211
	dispc.is_enabled = true;
	/* ensure the dispc_irq_handler sees the is_enabled value */
	smp_wmb();
4212 4213 4214 4215 4216 4217 4218 4219 4220

	return 0;
}

static const struct dev_pm_ops dispc_pm_ops = {
	.runtime_suspend = dispc_runtime_suspend,
	.runtime_resume = dispc_runtime_resume,
};

4221 4222 4223 4224
static const struct of_device_id dispc_of_match[] = {
	{ .compatible = "ti,omap2-dispc", },
	{ .compatible = "ti,omap3-dispc", },
	{ .compatible = "ti,omap4-dispc", },
4225
	{ .compatible = "ti,omap5-dispc", },
4226
	{ .compatible = "ti,dra7-dispc", },
4227 4228 4229
	{},
};

4230
static struct platform_driver omap_dispchw_driver = {
T
Tomi Valkeinen 已提交
4231 4232
	.probe		= dispc_probe,
	.remove         = dispc_remove,
4233 4234
	.driver         = {
		.name   = "omapdss_dispc",
4235
		.pm	= &dispc_pm_ops,
4236
		.of_match_table = dispc_of_match,
T
Tomi Valkeinen 已提交
4237
		.suppress_bind_attrs = true,
4238 4239 4240
	},
};

T
Tomi Valkeinen 已提交
4241
int __init dispc_init_platform_driver(void)
4242
{
T
Tomi Valkeinen 已提交
4243
	return platform_driver_register(&omap_dispchw_driver);
4244 4245
}

4246
void dispc_uninit_platform_driver(void)
4247
{
4248
	platform_driver_unregister(&omap_dispchw_driver);
4249
}