dispc.c 113.2 KB
Newer Older
T
Tomi Valkeinen 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * linux/drivers/video/omap2/dss/dispc.c
 *
 * Copyright (C) 2009 Nokia Corporation
 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
 *
 * Some code and ideas taken from drivers/video/omap/ driver
 * by Imre Deak.
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms of the GNU General Public License version 2 as published by
 * the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * You should have received a copy of the GNU General Public License along with
 * this program.  If not, see <http://www.gnu.org/licenses/>.
 */

#define DSS_SUBSYS_NAME "DISPC"

#include <linux/kernel.h>
#include <linux/dma-mapping.h>
#include <linux/vmalloc.h>
28
#include <linux/export.h>
T
Tomi Valkeinen 已提交
29 30 31 32 33 34
#include <linux/clk.h>
#include <linux/io.h>
#include <linux/jiffies.h>
#include <linux/seq_file.h>
#include <linux/delay.h>
#include <linux/workqueue.h>
35
#include <linux/hardirq.h>
36
#include <linux/platform_device.h>
37
#include <linux/pm_runtime.h>
38
#include <linux/sizes.h>
39 40 41
#include <linux/mfd/syscon.h>
#include <linux/regmap.h>
#include <linux/of.h>
42
#include <linux/of_device.h>
T
Tomi Valkeinen 已提交
43
#include <linux/component.h>
44
#include <linux/sys_soc.h>
45
#include <drm/drm_fourcc.h>
46
#include <drm/drm_blend.h>
T
Tomi Valkeinen 已提交
47

48
#include "omapdss.h"
T
Tomi Valkeinen 已提交
49
#include "dss.h"
50
#include "dss_features.h"
51
#include "dispc.h"
T
Tomi Valkeinen 已提交
52 53

/* DISPC */
54
#define DISPC_SZ_REGS			SZ_4K
T
Tomi Valkeinen 已提交
55

56 57 58 59 60 61
enum omap_burst_size {
	BURST_SIZE_X2 = 0,
	BURST_SIZE_X4 = 1,
	BURST_SIZE_X8 = 2,
};

T
Tomi Valkeinen 已提交
62 63 64 65 66 67
#define REG_GET(idx, start, end) \
	FLD_GET(dispc_read_reg(idx), start, end)

#define REG_FLD_MOD(idx, val, start, end)				\
	dispc_write_reg(idx, FLD_MOD(dispc_read_reg(idx), val, start, end))

68 69 70 71 72 73 74
struct dispc_features {
	u8 sw_start;
	u8 fp_start;
	u8 bp_start;
	u16 sw_max;
	u16 vp_max;
	u16 hp_max;
75 76 77 78
	u8 mgr_width_start;
	u8 mgr_height_start;
	u16 mgr_width_max;
	u16 mgr_height_max;
79 80
	unsigned long max_lcd_pclk;
	unsigned long max_tv_pclk;
81
	int (*calc_scaling) (unsigned long pclk, unsigned long lclk,
82
		const struct videomode *vm,
83
		u16 width, u16 height, u16 out_width, u16 out_height,
84
		u32 fourcc, bool *five_taps,
85
		int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
86
		u16 pos_x, unsigned long *core_clk, bool mem_to_mem);
87
	unsigned long (*calc_core_clk) (unsigned long pclk,
88 89
		u16 width, u16 height, u16 out_width, u16 out_height,
		bool mem_to_mem);
90
	u8 num_fifos;
91 92
	const struct dss_reg_field *reg_fields;
	const unsigned int num_reg_fields;
93
	const enum omap_overlay_caps *overlay_caps;
94
	const u32 **supported_color_modes;
95 96
	unsigned int num_mgrs;
	unsigned int num_ovls;
97 98
	unsigned int buffer_size_unit;
	unsigned int burst_size_unit;
99 100 101

	/* swap GFX & WB fifos */
	bool gfx_fifo_workaround:1;
102 103 104

	/* no DISPC_IRQ_FRAMEDONETV on this SoC */
	bool no_framedone_tv:1;
105 106 107

	/* revert to the OMAP4 mechanism of DISPC Smart Standby operation */
	bool mstandby_workaround:1;
108 109

	bool set_max_preload:1;
110 111 112

	/* PIXEL_INC is not added to the last pixel of a line */
	bool last_pixel_inc_missing:1;
113 114 115

	/* POL_FREQ has ALIGN bit */
	bool supports_sync_align:1;
T
Tomi Valkeinen 已提交
116 117

	bool has_writeback:1;
118 119

	bool supports_double_pixel:1;
120 121 122 123 124 125 126

	/*
	 * Field order for VENC is different than HDMI. We should handle this in
	 * some intelligent manner, but as the SoCs have either HDMI or VENC,
	 * never both, we can just use this flag for now.
	 */
	bool reverse_ilace_field_order:1;
127 128

	bool has_gamma_table:1;
129 130

	bool has_gamma_i734_bug:1;
131 132
};

133
#define DISPC_MAX_NR_FIFOS 5
134
#define DISPC_MAX_CHANNEL_GAMMA 4
135

T
Tomi Valkeinen 已提交
136
static struct {
137
	struct platform_device *pdev;
T
Tomi Valkeinen 已提交
138
	void __iomem    *base;
139

140
	int irq;
141 142
	irq_handler_t user_handler;
	void *user_data;
T
Tomi Valkeinen 已提交
143

144
	unsigned long core_clk_rate;
145
	unsigned long tv_pclk_rate;
146

147 148 149
	u32 fifo_size[DISPC_MAX_NR_FIFOS];
	/* maps which plane is using a fifo. fifo-id -> plane-id */
	int fifo_assignment[DISPC_MAX_NR_FIFOS];
T
Tomi Valkeinen 已提交
150

151
	bool		ctx_valid;
T
Tomi Valkeinen 已提交
152
	u32		ctx[DISPC_SZ_REGS / sizeof(u32)];
153

154 155
	u32 *gamma_table[DISPC_MAX_CHANNEL_GAMMA];

156
	const struct dispc_features *feat;
157 158

	bool is_enabled;
159 160 161

	struct regmap *syscon_pol;
	u32 syscon_pol_offset;
162 163 164

	/* DISPC_CONTROL & DISPC_CONFIG lock*/
	spinlock_t control_lock;
T
Tomi Valkeinen 已提交
165 166
} dispc;

167 168 169 170 171 172
enum omap_color_component {
	/* used for all color formats for OMAP3 and earlier
	 * and for RGB and Y color component on OMAP4
	 */
	DISPC_COLOR_COMPONENT_RGB_Y		= 1 << 0,
	/* used for UV component for
173
	 * DRM_FORMAT_YUYV, DRM_FORMAT_UYVY, DRM_FORMAT_NV12
174 175 176 177 178
	 * color formats on OMAP4
	 */
	DISPC_COLOR_COMPONENT_UV		= 1 << 1,
};

179 180 181 182 183 184 185 186 187 188 189 190 191 192
enum mgr_reg_fields {
	DISPC_MGR_FLD_ENABLE,
	DISPC_MGR_FLD_STNTFT,
	DISPC_MGR_FLD_GO,
	DISPC_MGR_FLD_TFTDATALINES,
	DISPC_MGR_FLD_STALLMODE,
	DISPC_MGR_FLD_TCKENABLE,
	DISPC_MGR_FLD_TCKSELECTION,
	DISPC_MGR_FLD_CPR,
	DISPC_MGR_FLD_FIFOHANDCHECK,
	/* used to maintain a count of the above fields */
	DISPC_MGR_FLD_NUM,
};

193 194 195 196 197 198 199 200 201 202 203
/* DISPC register field id */
enum dispc_feat_reg_field {
	FEAT_REG_FIRHINC,
	FEAT_REG_FIRVINC,
	FEAT_REG_FIFOHIGHTHRESHOLD,
	FEAT_REG_FIFOLOWTHRESHOLD,
	FEAT_REG_FIFOSIZE,
	FEAT_REG_HORIZONTALACCU,
	FEAT_REG_VERTICALACCU,
};

204 205 206 207 208 209
struct dispc_reg_field {
	u16 reg;
	u8 high;
	u8 low;
};

210 211 212 213 214 215 216
struct dispc_gamma_desc {
	u32 len;
	u32 bits;
	u16 reg;
	bool has_index;
};

217 218 219 220 221
static const struct {
	const char *name;
	u32 vsync_irq;
	u32 framedone_irq;
	u32 sync_lost_irq;
222
	struct dispc_gamma_desc gamma;
223
	struct dispc_reg_field reg_desc[DISPC_MGR_FLD_NUM];
224 225 226 227 228 229
} mgr_desc[] = {
	[OMAP_DSS_CHANNEL_LCD] = {
		.name		= "LCD",
		.vsync_irq	= DISPC_IRQ_VSYNC,
		.framedone_irq	= DISPC_IRQ_FRAMEDONE,
		.sync_lost_irq	= DISPC_IRQ_SYNC_LOST,
230 231 232 233 234 235
		.gamma		= {
			.len	= 256,
			.bits	= 8,
			.reg	= DISPC_GAMMA_TABLE0,
			.has_index = true,
		},
236 237 238 239 240 241 242 243 244 245 246 247 248 249 250
		.reg_desc	= {
			[DISPC_MGR_FLD_ENABLE]		= { DISPC_CONTROL,  0,  0 },
			[DISPC_MGR_FLD_STNTFT]		= { DISPC_CONTROL,  3,  3 },
			[DISPC_MGR_FLD_GO]		= { DISPC_CONTROL,  5,  5 },
			[DISPC_MGR_FLD_TFTDATALINES]	= { DISPC_CONTROL,  9,  8 },
			[DISPC_MGR_FLD_STALLMODE]	= { DISPC_CONTROL, 11, 11 },
			[DISPC_MGR_FLD_TCKENABLE]	= { DISPC_CONFIG,  10, 10 },
			[DISPC_MGR_FLD_TCKSELECTION]	= { DISPC_CONFIG,  11, 11 },
			[DISPC_MGR_FLD_CPR]		= { DISPC_CONFIG,  15, 15 },
			[DISPC_MGR_FLD_FIFOHANDCHECK]	= { DISPC_CONFIG,  16, 16 },
		},
	},
	[OMAP_DSS_CHANNEL_DIGIT] = {
		.name		= "DIGIT",
		.vsync_irq	= DISPC_IRQ_EVSYNC_ODD | DISPC_IRQ_EVSYNC_EVEN,
251
		.framedone_irq	= DISPC_IRQ_FRAMEDONETV,
252
		.sync_lost_irq	= DISPC_IRQ_SYNC_LOST_DIGIT,
253 254 255 256 257 258
		.gamma		= {
			.len	= 1024,
			.bits	= 10,
			.reg	= DISPC_GAMMA_TABLE2,
			.has_index = false,
		},
259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275
		.reg_desc	= {
			[DISPC_MGR_FLD_ENABLE]		= { DISPC_CONTROL,  1,  1 },
			[DISPC_MGR_FLD_STNTFT]		= { },
			[DISPC_MGR_FLD_GO]		= { DISPC_CONTROL,  6,  6 },
			[DISPC_MGR_FLD_TFTDATALINES]	= { },
			[DISPC_MGR_FLD_STALLMODE]	= { },
			[DISPC_MGR_FLD_TCKENABLE]	= { DISPC_CONFIG,  12, 12 },
			[DISPC_MGR_FLD_TCKSELECTION]	= { DISPC_CONFIG,  13, 13 },
			[DISPC_MGR_FLD_CPR]		= { },
			[DISPC_MGR_FLD_FIFOHANDCHECK]	= { DISPC_CONFIG,  16, 16 },
		},
	},
	[OMAP_DSS_CHANNEL_LCD2] = {
		.name		= "LCD2",
		.vsync_irq	= DISPC_IRQ_VSYNC2,
		.framedone_irq	= DISPC_IRQ_FRAMEDONE2,
		.sync_lost_irq	= DISPC_IRQ_SYNC_LOST2,
276 277 278 279 280 281
		.gamma		= {
			.len	= 256,
			.bits	= 8,
			.reg	= DISPC_GAMMA_TABLE1,
			.has_index = true,
		},
282 283 284 285 286 287 288 289 290 291 292 293
		.reg_desc	= {
			[DISPC_MGR_FLD_ENABLE]		= { DISPC_CONTROL2,  0,  0 },
			[DISPC_MGR_FLD_STNTFT]		= { DISPC_CONTROL2,  3,  3 },
			[DISPC_MGR_FLD_GO]		= { DISPC_CONTROL2,  5,  5 },
			[DISPC_MGR_FLD_TFTDATALINES]	= { DISPC_CONTROL2,  9,  8 },
			[DISPC_MGR_FLD_STALLMODE]	= { DISPC_CONTROL2, 11, 11 },
			[DISPC_MGR_FLD_TCKENABLE]	= { DISPC_CONFIG2,  10, 10 },
			[DISPC_MGR_FLD_TCKSELECTION]	= { DISPC_CONFIG2,  11, 11 },
			[DISPC_MGR_FLD_CPR]		= { DISPC_CONFIG2,  15, 15 },
			[DISPC_MGR_FLD_FIFOHANDCHECK]	= { DISPC_CONFIG2,  16, 16 },
		},
	},
294 295 296 297 298
	[OMAP_DSS_CHANNEL_LCD3] = {
		.name		= "LCD3",
		.vsync_irq	= DISPC_IRQ_VSYNC3,
		.framedone_irq	= DISPC_IRQ_FRAMEDONE3,
		.sync_lost_irq	= DISPC_IRQ_SYNC_LOST3,
299 300 301 302 303 304
		.gamma		= {
			.len	= 256,
			.bits	= 8,
			.reg	= DISPC_GAMMA_TABLE3,
			.has_index = true,
		},
305 306 307 308 309 310 311 312 313 314 315 316
		.reg_desc	= {
			[DISPC_MGR_FLD_ENABLE]		= { DISPC_CONTROL3,  0,  0 },
			[DISPC_MGR_FLD_STNTFT]		= { DISPC_CONTROL3,  3,  3 },
			[DISPC_MGR_FLD_GO]		= { DISPC_CONTROL3,  5,  5 },
			[DISPC_MGR_FLD_TFTDATALINES]	= { DISPC_CONTROL3,  9,  8 },
			[DISPC_MGR_FLD_STALLMODE]	= { DISPC_CONTROL3, 11, 11 },
			[DISPC_MGR_FLD_TCKENABLE]	= { DISPC_CONFIG3,  10, 10 },
			[DISPC_MGR_FLD_TCKSELECTION]	= { DISPC_CONFIG3,  11, 11 },
			[DISPC_MGR_FLD_CPR]		= { DISPC_CONFIG3,  15, 15 },
			[DISPC_MGR_FLD_FIFOHANDCHECK]	= { DISPC_CONFIG3,  16, 16 },
		},
	},
317 318
};

319 320 321 322 323
struct color_conv_coef {
	int ry, rcr, rcb, gy, gcr, gcb, by, bcr, bcb;
	int full_range;
};

324 325 326 327 328
static unsigned long dispc_fclk_rate(void);
static unsigned long dispc_core_clk_rate(void);
static unsigned long dispc_mgr_lclk_rate(enum omap_channel channel);
static unsigned long dispc_mgr_pclk_rate(enum omap_channel channel);

329 330
static unsigned long dispc_plane_pclk_rate(enum omap_plane_id plane);
static unsigned long dispc_plane_lclk_rate(enum omap_plane_id plane);
T
Tomi Valkeinen 已提交
331

332 333 334 335
static void dispc_clear_irqstatus(u32 mask);
static bool dispc_mgr_is_enabled(enum omap_channel channel);
static void dispc_clear_irqstatus(u32 mask);

336
static inline void dispc_write_reg(const u16 idx, u32 val)
T
Tomi Valkeinen 已提交
337
{
338
	__raw_writel(val, dispc.base + idx);
T
Tomi Valkeinen 已提交
339 340
}

341
static inline u32 dispc_read_reg(const u16 idx)
T
Tomi Valkeinen 已提交
342
{
343
	return __raw_readl(dispc.base + idx);
T
Tomi Valkeinen 已提交
344 345
}

346 347
static u32 mgr_fld_read(enum omap_channel channel, enum mgr_reg_fields regfld)
{
348
	const struct dispc_reg_field rfld = mgr_desc[channel].reg_desc[regfld];
349 350 351 352 353
	return REG_GET(rfld.reg, rfld.high, rfld.low);
}

static void mgr_fld_write(enum omap_channel channel,
					enum mgr_reg_fields regfld, int val) {
354
	const struct dispc_reg_field rfld = mgr_desc[channel].reg_desc[regfld];
355 356 357 358 359 360
	const bool need_lock = rfld.reg == DISPC_CONTROL || rfld.reg == DISPC_CONFIG;
	unsigned long flags;

	if (need_lock)
		spin_lock_irqsave(&dispc.control_lock, flags);

361
	REG_FLD_MOD(rfld.reg, val, rfld.high, rfld.low);
362 363 364

	if (need_lock)
		spin_unlock_irqrestore(&dispc.control_lock, flags);
365 366
}

367 368 369 370 371 372 373 374 375 376
static int dispc_get_num_ovls(void)
{
	return dispc.feat->num_ovls;
}

static int dispc_get_num_mgrs(void)
{
	return dispc.feat->num_mgrs;
}

377 378 379 380 381 382 383 384 385 386
static void dispc_get_reg_field(enum dispc_feat_reg_field id,
				u8 *start, u8 *end)
{
	if (id >= dispc.feat->num_reg_fields)
		BUG();

	*start = dispc.feat->reg_fields[id].start;
	*end = dispc.feat->reg_fields[id].end;
}

T
Tomi Valkeinen 已提交
387
#define SR(reg) \
388
	dispc.ctx[DISPC_##reg / sizeof(u32)] = dispc_read_reg(DISPC_##reg)
T
Tomi Valkeinen 已提交
389
#define RR(reg) \
390
	dispc_write_reg(DISPC_##reg, dispc.ctx[DISPC_##reg / sizeof(u32)])
T
Tomi Valkeinen 已提交
391

392
static void dispc_save_context(void)
T
Tomi Valkeinen 已提交
393
{
394
	int i, j;
T
Tomi Valkeinen 已提交
395

396 397
	DSSDBG("dispc_save_context\n");

T
Tomi Valkeinen 已提交
398 399 400 401
	SR(IRQENABLE);
	SR(CONTROL);
	SR(CONFIG);
	SR(LINE_NUMBER);
402 403
	if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
			dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
404
		SR(GLOBAL_ALPHA);
405 406 407 408
	if (dss_has_feature(FEAT_MGR_LCD2)) {
		SR(CONTROL2);
		SR(CONFIG2);
	}
409 410 411 412
	if (dss_has_feature(FEAT_MGR_LCD3)) {
		SR(CONTROL3);
		SR(CONFIG3);
	}
T
Tomi Valkeinen 已提交
413

414
	for (i = 0; i < dispc_get_num_mgrs(); i++) {
415 416 417 418 419 420 421 422 423 424 425 426 427 428
		SR(DEFAULT_COLOR(i));
		SR(TRANS_COLOR(i));
		SR(SIZE_MGR(i));
		if (i == OMAP_DSS_CHANNEL_DIGIT)
			continue;
		SR(TIMING_H(i));
		SR(TIMING_V(i));
		SR(POL_FREQ(i));
		SR(DIVISORo(i));

		SR(DATA_CYCLE1(i));
		SR(DATA_CYCLE2(i));
		SR(DATA_CYCLE3(i));

429
		if (dss_has_feature(FEAT_CPR)) {
430 431 432
			SR(CPR_COEF_R(i));
			SR(CPR_COEF_G(i));
			SR(CPR_COEF_B(i));
433
		}
434
	}
T
Tomi Valkeinen 已提交
435

436
	for (i = 0; i < dispc_get_num_ovls(); i++) {
437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455
		SR(OVL_BA0(i));
		SR(OVL_BA1(i));
		SR(OVL_POSITION(i));
		SR(OVL_SIZE(i));
		SR(OVL_ATTRIBUTES(i));
		SR(OVL_FIFO_THRESHOLD(i));
		SR(OVL_ROW_INC(i));
		SR(OVL_PIXEL_INC(i));
		if (dss_has_feature(FEAT_PRELOAD))
			SR(OVL_PRELOAD(i));
		if (i == OMAP_DSS_GFX) {
			SR(OVL_WINDOW_SKIP(i));
			SR(OVL_TABLE_BA(i));
			continue;
		}
		SR(OVL_FIR(i));
		SR(OVL_PICTURE_SIZE(i));
		SR(OVL_ACCU0(i));
		SR(OVL_ACCU1(i));
456

457 458
		for (j = 0; j < 8; j++)
			SR(OVL_FIR_COEF_H(i, j));
459

460 461
		for (j = 0; j < 8; j++)
			SR(OVL_FIR_COEF_HV(i, j));
462

463 464
		for (j = 0; j < 5; j++)
			SR(OVL_CONV_COEF(i, j));
465

466 467 468 469
		if (dss_has_feature(FEAT_FIR_COEF_V)) {
			for (j = 0; j < 8; j++)
				SR(OVL_FIR_COEF_V(i, j));
		}
470

471 472 473 474 475 476
		if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
			SR(OVL_BA0_UV(i));
			SR(OVL_BA1_UV(i));
			SR(OVL_FIR2(i));
			SR(OVL_ACCU2_0(i));
			SR(OVL_ACCU2_1(i));
477

478 479
			for (j = 0; j < 8; j++)
				SR(OVL_FIR_COEF_H2(i, j));
480

481 482
			for (j = 0; j < 8; j++)
				SR(OVL_FIR_COEF_HV2(i, j));
483

484 485 486 487 488
			for (j = 0; j < 8; j++)
				SR(OVL_FIR_COEF_V2(i, j));
		}
		if (dss_has_feature(FEAT_ATTR2))
			SR(OVL_ATTRIBUTES2(i));
489
	}
490 491 492

	if (dss_has_feature(FEAT_CORE_CLK_DIV))
		SR(DIVISOR);
493 494 495

	dispc.ctx_valid = true;

496
	DSSDBG("context saved\n");
T
Tomi Valkeinen 已提交
497 498
}

499
static void dispc_restore_context(void)
T
Tomi Valkeinen 已提交
500
{
501
	int i, j;
502 503 504

	DSSDBG("dispc_restore_context\n");

505 506 507
	if (!dispc.ctx_valid)
		return;

508
	/*RR(IRQENABLE);*/
T
Tomi Valkeinen 已提交
509 510 511
	/*RR(CONTROL);*/
	RR(CONFIG);
	RR(LINE_NUMBER);
512 513
	if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
			dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
514
		RR(GLOBAL_ALPHA);
515
	if (dss_has_feature(FEAT_MGR_LCD2))
516
		RR(CONFIG2);
517 518
	if (dss_has_feature(FEAT_MGR_LCD3))
		RR(CONFIG3);
T
Tomi Valkeinen 已提交
519

520
	for (i = 0; i < dispc_get_num_mgrs(); i++) {
521 522 523 524 525 526 527 528 529 530 531 532 533
		RR(DEFAULT_COLOR(i));
		RR(TRANS_COLOR(i));
		RR(SIZE_MGR(i));
		if (i == OMAP_DSS_CHANNEL_DIGIT)
			continue;
		RR(TIMING_H(i));
		RR(TIMING_V(i));
		RR(POL_FREQ(i));
		RR(DIVISORo(i));

		RR(DATA_CYCLE1(i));
		RR(DATA_CYCLE2(i));
		RR(DATA_CYCLE3(i));
534

535
		if (dss_has_feature(FEAT_CPR)) {
536 537 538
			RR(CPR_COEF_R(i));
			RR(CPR_COEF_G(i));
			RR(CPR_COEF_B(i));
539
		}
540
	}
T
Tomi Valkeinen 已提交
541

542
	for (i = 0; i < dispc_get_num_ovls(); i++) {
543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561
		RR(OVL_BA0(i));
		RR(OVL_BA1(i));
		RR(OVL_POSITION(i));
		RR(OVL_SIZE(i));
		RR(OVL_ATTRIBUTES(i));
		RR(OVL_FIFO_THRESHOLD(i));
		RR(OVL_ROW_INC(i));
		RR(OVL_PIXEL_INC(i));
		if (dss_has_feature(FEAT_PRELOAD))
			RR(OVL_PRELOAD(i));
		if (i == OMAP_DSS_GFX) {
			RR(OVL_WINDOW_SKIP(i));
			RR(OVL_TABLE_BA(i));
			continue;
		}
		RR(OVL_FIR(i));
		RR(OVL_PICTURE_SIZE(i));
		RR(OVL_ACCU0(i));
		RR(OVL_ACCU1(i));
562

563 564
		for (j = 0; j < 8; j++)
			RR(OVL_FIR_COEF_H(i, j));
565

566 567
		for (j = 0; j < 8; j++)
			RR(OVL_FIR_COEF_HV(i, j));
568

569 570
		for (j = 0; j < 5; j++)
			RR(OVL_CONV_COEF(i, j));
571

572 573 574 575
		if (dss_has_feature(FEAT_FIR_COEF_V)) {
			for (j = 0; j < 8; j++)
				RR(OVL_FIR_COEF_V(i, j));
		}
576

577 578 579 580 581 582
		if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
			RR(OVL_BA0_UV(i));
			RR(OVL_BA1_UV(i));
			RR(OVL_FIR2(i));
			RR(OVL_ACCU2_0(i));
			RR(OVL_ACCU2_1(i));
583

584 585
			for (j = 0; j < 8; j++)
				RR(OVL_FIR_COEF_H2(i, j));
586

587 588
			for (j = 0; j < 8; j++)
				RR(OVL_FIR_COEF_HV2(i, j));
589

590 591 592 593 594
			for (j = 0; j < 8; j++)
				RR(OVL_FIR_COEF_V2(i, j));
		}
		if (dss_has_feature(FEAT_ATTR2))
			RR(OVL_ATTRIBUTES2(i));
595
	}
T
Tomi Valkeinen 已提交
596

597 598 599
	if (dss_has_feature(FEAT_CORE_CLK_DIV))
		RR(DIVISOR);

T
Tomi Valkeinen 已提交
600 601
	/* enable last, because LCD & DIGIT enable are here */
	RR(CONTROL);
602 603
	if (dss_has_feature(FEAT_MGR_LCD2))
		RR(CONTROL2);
604 605
	if (dss_has_feature(FEAT_MGR_LCD3))
		RR(CONTROL3);
606
	/* clear spurious SYNC_LOST_DIGIT interrupts */
607
	dispc_clear_irqstatus(DISPC_IRQ_SYNC_LOST_DIGIT);
608 609 610 611 612 613

	/*
	 * enable last so IRQs won't trigger before
	 * the context is fully restored
	 */
	RR(IRQENABLE);
614 615

	DSSDBG("context restored\n");
T
Tomi Valkeinen 已提交
616 617 618 619 620
}

#undef SR
#undef RR

621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637
int dispc_runtime_get(void)
{
	int r;

	DSSDBG("dispc_runtime_get\n");

	r = pm_runtime_get_sync(&dispc.pdev->dev);
	WARN_ON(r < 0);
	return r < 0 ? r : 0;
}

void dispc_runtime_put(void)
{
	int r;

	DSSDBG("dispc_runtime_put\n");

638
	r = pm_runtime_put_sync(&dispc.pdev->dev);
639
	WARN_ON(r < 0 && r != -ENOSYS);
T
Tomi Valkeinen 已提交
640 641
}

642
static u32 dispc_mgr_get_vsync_irq(enum omap_channel channel)
643
{
644
	return mgr_desc[channel].vsync_irq;
645 646
}

647
static u32 dispc_mgr_get_framedone_irq(enum omap_channel channel)
648
{
649 650 651
	if (channel == OMAP_DSS_CHANNEL_DIGIT && dispc.feat->no_framedone_tv)
		return 0;

652
	return mgr_desc[channel].framedone_irq;
653 654
}

655
static u32 dispc_mgr_get_sync_lost_irq(enum omap_channel channel)
656 657 658 659
{
	return mgr_desc[channel].sync_lost_irq;
}

660 661 662 663 664
u32 dispc_wb_get_framedone_irq(void)
{
	return DISPC_IRQ_FRAMEDONEWB;
}

665
static void dispc_mgr_enable(enum omap_channel channel, bool enable)
666 667 668 669 670 671 672 673 674 675 676
{
	mgr_fld_write(channel, DISPC_MGR_FLD_ENABLE, enable);
	/* flush posted write */
	mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
}

static bool dispc_mgr_is_enabled(enum omap_channel channel)
{
	return !!mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
}

677
static bool dispc_mgr_go_busy(enum omap_channel channel)
T
Tomi Valkeinen 已提交
678
{
679
	return mgr_fld_read(channel, DISPC_MGR_FLD_GO) == 1;
T
Tomi Valkeinen 已提交
680 681
}

682
static void dispc_mgr_go(enum omap_channel channel)
T
Tomi Valkeinen 已提交
683
{
684
	WARN_ON(!dispc_mgr_is_enabled(channel));
685
	WARN_ON(dispc_mgr_go_busy(channel));
T
Tomi Valkeinen 已提交
686

687
	DSSDBG("GO %s\n", mgr_desc[channel].name);
T
Tomi Valkeinen 已提交
688

689
	mgr_fld_write(channel, DISPC_MGR_FLD_GO, 1);
T
Tomi Valkeinen 已提交
690 691
}

692 693 694 695 696 697 698
bool dispc_wb_go_busy(void)
{
	return REG_GET(DISPC_CONTROL2, 6, 6) == 1;
}

void dispc_wb_go(void)
{
699
	enum omap_plane_id plane = OMAP_DSS_WB;
700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715
	bool enable, go;

	enable = REG_GET(DISPC_OVL_ATTRIBUTES(plane), 0, 0) == 1;

	if (!enable)
		return;

	go = REG_GET(DISPC_CONTROL2, 6, 6) == 1;
	if (go) {
		DSSERR("GO bit not down for WB\n");
		return;
	}

	REG_FLD_MOD(DISPC_CONTROL2, 1, 6, 6);
}

716 717
static void dispc_ovl_write_firh_reg(enum omap_plane_id plane, int reg,
				     u32 value)
T
Tomi Valkeinen 已提交
718
{
719
	dispc_write_reg(DISPC_OVL_FIR_COEF_H(plane, reg), value);
T
Tomi Valkeinen 已提交
720 721
}

722 723
static void dispc_ovl_write_firhv_reg(enum omap_plane_id plane, int reg,
				      u32 value)
T
Tomi Valkeinen 已提交
724
{
725
	dispc_write_reg(DISPC_OVL_FIR_COEF_HV(plane, reg), value);
T
Tomi Valkeinen 已提交
726 727
}

728 729
static void dispc_ovl_write_firv_reg(enum omap_plane_id plane, int reg,
				     u32 value)
T
Tomi Valkeinen 已提交
730
{
731
	dispc_write_reg(DISPC_OVL_FIR_COEF_V(plane, reg), value);
T
Tomi Valkeinen 已提交
732 733
}

734 735
static void dispc_ovl_write_firh2_reg(enum omap_plane_id plane, int reg,
				      u32 value)
736 737 738 739 740 741
{
	BUG_ON(plane == OMAP_DSS_GFX);

	dispc_write_reg(DISPC_OVL_FIR_COEF_H2(plane, reg), value);
}

742
static void dispc_ovl_write_firhv2_reg(enum omap_plane_id plane, int reg,
743
		u32 value)
744 745 746 747 748 749
{
	BUG_ON(plane == OMAP_DSS_GFX);

	dispc_write_reg(DISPC_OVL_FIR_COEF_HV2(plane, reg), value);
}

750 751
static void dispc_ovl_write_firv2_reg(enum omap_plane_id plane, int reg,
				      u32 value)
752 753 754 755 756 757
{
	BUG_ON(plane == OMAP_DSS_GFX);

	dispc_write_reg(DISPC_OVL_FIR_COEF_V2(plane, reg), value);
}

758
static void dispc_ovl_set_scale_coef(enum omap_plane_id plane, int fir_hinc,
759 760
				int fir_vinc, int five_taps,
				enum omap_color_component color_comp)
T
Tomi Valkeinen 已提交
761
{
762
	const struct dispc_coef *h_coef, *v_coef;
T
Tomi Valkeinen 已提交
763 764
	int i;

765 766
	h_coef = dispc_ovl_get_scale_coef(fir_hinc, true);
	v_coef = dispc_ovl_get_scale_coef(fir_vinc, five_taps);
T
Tomi Valkeinen 已提交
767 768 769 770

	for (i = 0; i < 8; i++) {
		u32 h, hv;

771 772 773 774 775 776 777 778
		h = FLD_VAL(h_coef[i].hc0_vc00, 7, 0)
			| FLD_VAL(h_coef[i].hc1_vc0, 15, 8)
			| FLD_VAL(h_coef[i].hc2_vc1, 23, 16)
			| FLD_VAL(h_coef[i].hc3_vc2, 31, 24);
		hv = FLD_VAL(h_coef[i].hc4_vc22, 7, 0)
			| FLD_VAL(v_coef[i].hc1_vc0, 15, 8)
			| FLD_VAL(v_coef[i].hc2_vc1, 23, 16)
			| FLD_VAL(v_coef[i].hc3_vc2, 31, 24);
T
Tomi Valkeinen 已提交
779

780
		if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
781 782
			dispc_ovl_write_firh_reg(plane, i, h);
			dispc_ovl_write_firhv_reg(plane, i, hv);
783
		} else {
784 785
			dispc_ovl_write_firh2_reg(plane, i, h);
			dispc_ovl_write_firhv2_reg(plane, i, hv);
786 787
		}

T
Tomi Valkeinen 已提交
788 789
	}

790 791 792
	if (five_taps) {
		for (i = 0; i < 8; i++) {
			u32 v;
793 794
			v = FLD_VAL(v_coef[i].hc0_vc00, 7, 0)
				| FLD_VAL(v_coef[i].hc4_vc22, 15, 8);
795
			if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y)
796
				dispc_ovl_write_firv_reg(plane, i, v);
797
			else
798
				dispc_ovl_write_firv2_reg(plane, i, v);
799
		}
T
Tomi Valkeinen 已提交
800 801 802 803
	}
}


804
static void dispc_ovl_write_color_conv_coef(enum omap_plane_id plane,
805 806
		const struct color_conv_coef *ct)
{
T
Tomi Valkeinen 已提交
807 808
#define CVAL(x, y) (FLD_VAL(x, 26, 16) | FLD_VAL(y, 10, 0))

809 810 811 812 813
	dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 0), CVAL(ct->rcr, ct->ry));
	dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 1), CVAL(ct->gy,  ct->rcb));
	dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 2), CVAL(ct->gcb, ct->gcr));
	dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 3), CVAL(ct->bcr, ct->by));
	dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 4), CVAL(0, ct->bcb));
T
Tomi Valkeinen 已提交
814

815
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), ct->full_range, 11, 11);
T
Tomi Valkeinen 已提交
816 817 818 819

#undef CVAL
}

820 821 822
static void dispc_setup_color_conv_coef(void)
{
	int i;
823
	int num_ovl = dispc_get_num_ovls();
824
	const struct color_conv_coef ctbl_bt601_5_ovl = {
825
		/* YUV -> RGB */
826 827 828
		298, 409, 0, 298, -208, -100, 298, 0, 517, 0,
	};
	const struct color_conv_coef ctbl_bt601_5_wb = {
829 830
		/* RGB -> YUV */
		66, 129, 25, 112, -94, -18, -38, -74, 112, 0,
831 832 833 834 835
	};

	for (i = 1; i < num_ovl; i++)
		dispc_ovl_write_color_conv_coef(i, &ctbl_bt601_5_ovl);

T
Tomi Valkeinen 已提交
836 837
	if (dispc.feat->has_writeback)
		dispc_ovl_write_color_conv_coef(OMAP_DSS_WB, &ctbl_bt601_5_wb);
838
}
T
Tomi Valkeinen 已提交
839

840
static void dispc_ovl_set_ba0(enum omap_plane_id plane, u32 paddr)
T
Tomi Valkeinen 已提交
841
{
842
	dispc_write_reg(DISPC_OVL_BA0(plane), paddr);
T
Tomi Valkeinen 已提交
843 844
}

845
static void dispc_ovl_set_ba1(enum omap_plane_id plane, u32 paddr)
T
Tomi Valkeinen 已提交
846
{
847
	dispc_write_reg(DISPC_OVL_BA1(plane), paddr);
T
Tomi Valkeinen 已提交
848 849
}

850
static void dispc_ovl_set_ba0_uv(enum omap_plane_id plane, u32 paddr)
851 852 853 854
{
	dispc_write_reg(DISPC_OVL_BA0_UV(plane), paddr);
}

855
static void dispc_ovl_set_ba1_uv(enum omap_plane_id plane, u32 paddr)
856 857 858 859
{
	dispc_write_reg(DISPC_OVL_BA1_UV(plane), paddr);
}

860
static void dispc_ovl_set_pos(enum omap_plane_id plane,
861
		enum omap_overlay_caps caps, int x, int y)
T
Tomi Valkeinen 已提交
862
{
863 864 865 866 867 868
	u32 val;

	if ((caps & OMAP_DSS_OVL_CAP_POS) == 0)
		return;

	val = FLD_VAL(y, 26, 16) | FLD_VAL(x, 10, 0);
869 870

	dispc_write_reg(DISPC_OVL_POSITION(plane), val);
T
Tomi Valkeinen 已提交
871 872
}

873
static void dispc_ovl_set_input_size(enum omap_plane_id plane, int width,
874
		int height)
T
Tomi Valkeinen 已提交
875 876
{
	u32 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
877

878
	if (plane == OMAP_DSS_GFX || plane == OMAP_DSS_WB)
879 880 881
		dispc_write_reg(DISPC_OVL_SIZE(plane), val);
	else
		dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
T
Tomi Valkeinen 已提交
882 883
}

884
static void dispc_ovl_set_output_size(enum omap_plane_id plane, int width,
885
		int height)
T
Tomi Valkeinen 已提交
886 887 888 889 890 891
{
	u32 val;

	BUG_ON(plane == OMAP_DSS_GFX);

	val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
892

893 894 895 896
	if (plane == OMAP_DSS_WB)
		dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
	else
		dispc_write_reg(DISPC_OVL_SIZE(plane), val);
T
Tomi Valkeinen 已提交
897 898
}

899
static void dispc_ovl_set_zorder(enum omap_plane_id plane,
900
		enum omap_overlay_caps caps, u8 zorder)
901
{
902
	if ((caps & OMAP_DSS_OVL_CAP_ZORDER) == 0)
903 904 905 906 907 908 909 910 911 912 913 914
		return;

	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), zorder, 27, 26);
}

static void dispc_ovl_enable_zorder_planes(void)
{
	int i;

	if (!dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
		return;

915
	for (i = 0; i < dispc_get_num_ovls(); i++)
916 917 918
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(i), 1, 25, 25);
}

919
static void dispc_ovl_set_pre_mult_alpha(enum omap_plane_id plane,
920
		enum omap_overlay_caps caps, bool enable)
921
{
922
	if ((caps & OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA) == 0)
923 924
		return;

925
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 28, 28);
926 927
}

928
static void dispc_ovl_setup_global_alpha(enum omap_plane_id plane,
929
		enum omap_overlay_caps caps, u8 global_alpha)
T
Tomi Valkeinen 已提交
930
{
931
	static const unsigned shifts[] = { 0, 8, 16, 24, };
932 933
	int shift;

934
	if ((caps & OMAP_DSS_OVL_CAP_GLOBAL_ALPHA) == 0)
935
		return;
936

937 938
	shift = shifts[plane];
	REG_FLD_MOD(DISPC_GLOBAL_ALPHA, global_alpha, shift + 7, shift);
T
Tomi Valkeinen 已提交
939 940
}

941
static void dispc_ovl_set_pix_inc(enum omap_plane_id plane, s32 inc)
T
Tomi Valkeinen 已提交
942
{
943
	dispc_write_reg(DISPC_OVL_PIXEL_INC(plane), inc);
T
Tomi Valkeinen 已提交
944 945
}

946
static void dispc_ovl_set_row_inc(enum omap_plane_id plane, s32 inc)
T
Tomi Valkeinen 已提交
947
{
948
	dispc_write_reg(DISPC_OVL_ROW_INC(plane), inc);
T
Tomi Valkeinen 已提交
949 950
}

951
static void dispc_ovl_set_color_mode(enum omap_plane_id plane, u32 fourcc)
T
Tomi Valkeinen 已提交
952 953
{
	u32 m = 0;
954
	if (plane != OMAP_DSS_GFX) {
955
		switch (fourcc) {
956
		case DRM_FORMAT_NV12:
957
			m = 0x0; break;
958
		case DRM_FORMAT_XRGB4444:
959
			m = 0x1; break;
960
		case DRM_FORMAT_RGBA4444:
961
			m = 0x2; break;
962
		case DRM_FORMAT_RGBX4444:
963
			m = 0x4; break;
964
		case DRM_FORMAT_ARGB4444:
965
			m = 0x5; break;
966
		case DRM_FORMAT_RGB565:
967
			m = 0x6; break;
968
		case DRM_FORMAT_ARGB1555:
969
			m = 0x7; break;
970
		case DRM_FORMAT_XRGB8888:
971
			m = 0x8; break;
972
		case DRM_FORMAT_RGB888:
973
			m = 0x9; break;
974
		case DRM_FORMAT_YUYV:
975
			m = 0xa; break;
976
		case DRM_FORMAT_UYVY:
977
			m = 0xb; break;
978
		case DRM_FORMAT_ARGB8888:
979
			m = 0xc; break;
980
		case DRM_FORMAT_RGBA8888:
981
			m = 0xd; break;
982
		case DRM_FORMAT_RGBX8888:
983
			m = 0xe; break;
984
		case DRM_FORMAT_XRGB1555:
985 986
			m = 0xf; break;
		default:
987
			BUG(); return;
988 989
		}
	} else {
990
		switch (fourcc) {
991
		case DRM_FORMAT_RGBX4444:
992
			m = 0x4; break;
993
		case DRM_FORMAT_ARGB4444:
994
			m = 0x5; break;
995
		case DRM_FORMAT_RGB565:
996
			m = 0x6; break;
997
		case DRM_FORMAT_ARGB1555:
998
			m = 0x7; break;
999
		case DRM_FORMAT_XRGB8888:
1000
			m = 0x8; break;
1001
		case DRM_FORMAT_RGB888:
1002
			m = 0x9; break;
1003
		case DRM_FORMAT_XRGB4444:
1004
			m = 0xa; break;
1005
		case DRM_FORMAT_RGBA4444:
1006
			m = 0xb; break;
1007
		case DRM_FORMAT_ARGB8888:
1008
			m = 0xc; break;
1009
		case DRM_FORMAT_RGBA8888:
1010
			m = 0xd; break;
1011
		case DRM_FORMAT_RGBX8888:
1012
			m = 0xe; break;
1013
		case DRM_FORMAT_XRGB1555:
1014 1015
			m = 0xf; break;
		default:
1016
			BUG(); return;
1017
		}
T
Tomi Valkeinen 已提交
1018 1019
	}

1020
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), m, 4, 1);
T
Tomi Valkeinen 已提交
1021 1022
}

1023
static bool format_is_yuv(u32 fourcc)
1024
{
1025
	switch (fourcc) {
1026 1027 1028
	case DRM_FORMAT_YUYV:
	case DRM_FORMAT_UYVY:
	case DRM_FORMAT_NV12:
1029 1030 1031 1032 1033 1034
		return true;
	default:
		return false;
	}
}

1035
static void dispc_ovl_configure_burst_type(enum omap_plane_id plane,
1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046
		enum omap_dss_rotation_type rotation_type)
{
	if (dss_has_feature(FEAT_BURST_2D) == 0)
		return;

	if (rotation_type == OMAP_DSS_ROT_TILER)
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 1, 29, 29);
	else
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 0, 29, 29);
}

1047 1048
static void dispc_ovl_set_channel_out(enum omap_plane_id plane,
				      enum omap_channel channel)
T
Tomi Valkeinen 已提交
1049 1050 1051
{
	int shift;
	u32 val;
1052
	int chan = 0, chan2 = 0;
T
Tomi Valkeinen 已提交
1053 1054 1055 1056 1057 1058 1059

	switch (plane) {
	case OMAP_DSS_GFX:
		shift = 8;
		break;
	case OMAP_DSS_VIDEO1:
	case OMAP_DSS_VIDEO2:
1060
	case OMAP_DSS_VIDEO3:
T
Tomi Valkeinen 已提交
1061 1062 1063 1064 1065 1066 1067
		shift = 16;
		break;
	default:
		BUG();
		return;
	}

1068
	val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082
	if (dss_has_feature(FEAT_MGR_LCD2)) {
		switch (channel) {
		case OMAP_DSS_CHANNEL_LCD:
			chan = 0;
			chan2 = 0;
			break;
		case OMAP_DSS_CHANNEL_DIGIT:
			chan = 1;
			chan2 = 0;
			break;
		case OMAP_DSS_CHANNEL_LCD2:
			chan = 0;
			chan2 = 1;
			break;
1083 1084 1085 1086 1087 1088 1089 1090 1091
		case OMAP_DSS_CHANNEL_LCD3:
			if (dss_has_feature(FEAT_MGR_LCD3)) {
				chan = 0;
				chan2 = 2;
			} else {
				BUG();
				return;
			}
			break;
1092 1093 1094 1095
		case OMAP_DSS_CHANNEL_WB:
			chan = 0;
			chan2 = 3;
			break;
1096 1097
		default:
			BUG();
1098
			return;
1099 1100 1101 1102 1103 1104 1105
		}

		val = FLD_MOD(val, chan, shift, shift);
		val = FLD_MOD(val, chan2, 31, 30);
	} else {
		val = FLD_MOD(val, channel, shift, shift);
	}
1106
	dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
T
Tomi Valkeinen 已提交
1107 1108
}

1109
static enum omap_channel dispc_ovl_get_channel_out(enum omap_plane_id plane)
1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124
{
	int shift;
	u32 val;

	switch (plane) {
	case OMAP_DSS_GFX:
		shift = 8;
		break;
	case OMAP_DSS_VIDEO1:
	case OMAP_DSS_VIDEO2:
	case OMAP_DSS_VIDEO3:
		shift = 16;
		break;
	default:
		BUG();
1125
		return 0;
1126 1127 1128 1129
	}

	val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));

1130 1131
	if (FLD_GET(val, shift, shift) == 1)
		return OMAP_DSS_CHANNEL_DIGIT;
1132

1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143
	if (!dss_has_feature(FEAT_MGR_LCD2))
		return OMAP_DSS_CHANNEL_LCD;

	switch (FLD_GET(val, 31, 30)) {
	case 0:
	default:
		return OMAP_DSS_CHANNEL_LCD;
	case 1:
		return OMAP_DSS_CHANNEL_LCD2;
	case 2:
		return OMAP_DSS_CHANNEL_LCD3;
1144 1145
	case 3:
		return OMAP_DSS_CHANNEL_WB;
1146
	}
1147 1148
}

1149 1150
void dispc_wb_set_channel_in(enum dss_writeback_channel channel)
{
1151
	enum omap_plane_id plane = OMAP_DSS_WB;
1152 1153 1154 1155

	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), channel, 18, 16);
}

1156
static void dispc_ovl_set_burst_size(enum omap_plane_id plane,
T
Tomi Valkeinen 已提交
1157 1158
		enum omap_burst_size burst_size)
{
1159
	static const unsigned shifts[] = { 6, 14, 14, 14, 14, };
T
Tomi Valkeinen 已提交
1160 1161
	int shift;

1162
	shift = shifts[plane];
1163
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), burst_size, shift + 1, shift);
T
Tomi Valkeinen 已提交
1164 1165
}

1166 1167 1168 1169 1170 1171
static void dispc_configure_burst_sizes(void)
{
	int i;
	const int burst_size = BURST_SIZE_X8;

	/* Configure burst size always to maximum size */
1172
	for (i = 0; i < dispc_get_num_ovls(); ++i)
1173
		dispc_ovl_set_burst_size(i, burst_size);
1174 1175
	if (dispc.feat->has_writeback)
		dispc_ovl_set_burst_size(OMAP_DSS_WB, burst_size);
1176 1177
}

1178
static u32 dispc_ovl_get_burst_size(enum omap_plane_id plane)
1179 1180
{
	/* burst multiplier is always x8 (see dispc_configure_burst_sizes()) */
1181
	return dispc.feat->burst_size_unit * 8;
1182 1183
}

1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198
static bool dispc_ovl_color_mode_supported(enum omap_plane_id plane, u32 fourcc)
{
	const u32 *modes;
	unsigned int i;

	modes = dispc.feat->supported_color_modes[plane];

	for (i = 0; modes[i]; ++i) {
		if (modes[i] == fourcc)
			return true;
	}

	return false;
}

1199
static const u32 *dispc_ovl_get_color_modes(enum omap_plane_id plane)
1200
{
1201
	return dispc.feat->supported_color_modes[plane];
1202 1203
}

1204
static void dispc_mgr_enable_cpr(enum omap_channel channel, bool enable)
1205
{
1206
	if (channel == OMAP_DSS_CHANNEL_DIGIT)
1207 1208
		return;

1209
	mgr_fld_write(channel, DISPC_MGR_FLD_CPR, enable);
1210 1211
}

1212
static void dispc_mgr_set_cpr_coef(enum omap_channel channel,
1213
		const struct omap_dss_cpr_coefs *coefs)
1214 1215 1216
{
	u32 coef_r, coef_g, coef_b;

1217
	if (!dss_mgr_is_lcd(channel))
1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231
		return;

	coef_r = FLD_VAL(coefs->rr, 31, 22) | FLD_VAL(coefs->rg, 20, 11) |
		FLD_VAL(coefs->rb, 9, 0);
	coef_g = FLD_VAL(coefs->gr, 31, 22) | FLD_VAL(coefs->gg, 20, 11) |
		FLD_VAL(coefs->gb, 9, 0);
	coef_b = FLD_VAL(coefs->br, 31, 22) | FLD_VAL(coefs->bg, 20, 11) |
		FLD_VAL(coefs->bb, 9, 0);

	dispc_write_reg(DISPC_CPR_COEF_R(channel), coef_r);
	dispc_write_reg(DISPC_CPR_COEF_G(channel), coef_g);
	dispc_write_reg(DISPC_CPR_COEF_B(channel), coef_b);
}

1232 1233
static void dispc_ovl_set_vid_color_conv(enum omap_plane_id plane,
					 bool enable)
T
Tomi Valkeinen 已提交
1234 1235 1236 1237 1238
{
	u32 val;

	BUG_ON(plane == OMAP_DSS_GFX);

1239
	val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
T
Tomi Valkeinen 已提交
1240
	val = FLD_MOD(val, enable, 9, 9);
1241
	dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
T
Tomi Valkeinen 已提交
1242 1243
}

1244
static void dispc_ovl_enable_replication(enum omap_plane_id plane,
1245
		enum omap_overlay_caps caps, bool enable)
T
Tomi Valkeinen 已提交
1246
{
1247
	static const unsigned shifts[] = { 5, 10, 10, 10 };
1248
	int shift;
T
Tomi Valkeinen 已提交
1249

1250 1251 1252
	if ((caps & OMAP_DSS_OVL_CAP_REPLICATION) == 0)
		return;

1253 1254
	shift = shifts[plane];
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, shift, shift);
T
Tomi Valkeinen 已提交
1255 1256
}

1257
static void dispc_mgr_set_size(enum omap_channel channel, u16 width,
1258
		u16 height)
T
Tomi Valkeinen 已提交
1259 1260 1261
{
	u32 val;

1262 1263 1264
	val = FLD_VAL(height - 1, dispc.feat->mgr_height_start, 16) |
		FLD_VAL(width - 1, dispc.feat->mgr_width_start, 0);

1265
	dispc_write_reg(DISPC_SIZE_MGR(channel), val);
T
Tomi Valkeinen 已提交
1266 1267
}

1268
static void dispc_init_fifos(void)
T
Tomi Valkeinen 已提交
1269 1270
{
	u32 size;
1271
	int fifo;
1272
	u8 start, end;
1273
	u32 unit;
1274
	int i;
1275

1276
	unit = dispc.feat->buffer_size_unit;
T
Tomi Valkeinen 已提交
1277

1278
	dispc_get_reg_field(FEAT_REG_FIFOSIZE, &start, &end);
T
Tomi Valkeinen 已提交
1279

1280 1281
	for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
		size = REG_GET(DISPC_OVL_FIFO_SIZE_STATUS(fifo), start, end);
1282
		size *= unit;
1283 1284 1285 1286 1287 1288 1289
		dispc.fifo_size[fifo] = size;

		/*
		 * By default fifos are mapped directly to overlays, fifo 0 to
		 * ovl 0, fifo 1 to ovl 1, etc.
		 */
		dispc.fifo_assignment[fifo] = fifo;
T
Tomi Valkeinen 已提交
1290
	}
1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313

	/*
	 * The GFX fifo on OMAP4 is smaller than the other fifos. The small fifo
	 * causes problems with certain use cases, like using the tiler in 2D
	 * mode. The below hack swaps the fifos of GFX and WB planes, thus
	 * giving GFX plane a larger fifo. WB but should work fine with a
	 * smaller fifo.
	 */
	if (dispc.feat->gfx_fifo_workaround) {
		u32 v;

		v = dispc_read_reg(DISPC_GLOBAL_BUFFER);

		v = FLD_MOD(v, 4, 2, 0); /* GFX BUF top to WB */
		v = FLD_MOD(v, 4, 5, 3); /* GFX BUF bottom to WB */
		v = FLD_MOD(v, 0, 26, 24); /* WB BUF top to GFX */
		v = FLD_MOD(v, 0, 29, 27); /* WB BUF bottom to GFX */

		dispc_write_reg(DISPC_GLOBAL_BUFFER, v);

		dispc.fifo_assignment[OMAP_DSS_GFX] = OMAP_DSS_WB;
		dispc.fifo_assignment[OMAP_DSS_WB] = OMAP_DSS_GFX;
	}
1314 1315 1316 1317

	/*
	 * Setup default fifo thresholds.
	 */
1318
	for (i = 0; i < dispc_get_num_ovls(); ++i) {
1319 1320 1321 1322 1323 1324 1325 1326 1327
		u32 low, high;
		const bool use_fifomerge = false;
		const bool manual_update = false;

		dispc_ovl_compute_fifo_thresholds(i, &low, &high,
			use_fifomerge, manual_update);

		dispc_ovl_set_fifo_threshold(i, low, high);
	}
1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338

	if (dispc.feat->has_writeback) {
		u32 low, high;
		const bool use_fifomerge = false;
		const bool manual_update = false;

		dispc_ovl_compute_fifo_thresholds(OMAP_DSS_WB, &low, &high,
			use_fifomerge, manual_update);

		dispc_ovl_set_fifo_threshold(OMAP_DSS_WB, low, high);
	}
T
Tomi Valkeinen 已提交
1339 1340
}

1341
static u32 dispc_ovl_get_fifo_size(enum omap_plane_id plane)
T
Tomi Valkeinen 已提交
1342
{
1343 1344 1345 1346 1347 1348 1349 1350 1351
	int fifo;
	u32 size = 0;

	for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
		if (dispc.fifo_assignment[fifo] == plane)
			size += dispc.fifo_size[fifo];
	}

	return size;
T
Tomi Valkeinen 已提交
1352 1353
}

1354 1355
void dispc_ovl_set_fifo_threshold(enum omap_plane_id plane, u32 low,
				  u32 high)
T
Tomi Valkeinen 已提交
1356
{
1357
	u8 hi_start, hi_end, lo_start, lo_end;
1358 1359
	u32 unit;

1360
	unit = dispc.feat->buffer_size_unit;
1361 1362 1363 1364 1365 1366

	WARN_ON(low % unit != 0);
	WARN_ON(high % unit != 0);

	low /= unit;
	high /= unit;
1367

1368 1369
	dispc_get_reg_field(FEAT_REG_FIFOHIGHTHRESHOLD, &hi_start, &hi_end);
	dispc_get_reg_field(FEAT_REG_FIFOLOWTHRESHOLD, &lo_start, &lo_end);
1370

1371
	DSSDBG("fifo(%d) threshold (bytes), old %u/%u, new %u/%u\n",
T
Tomi Valkeinen 已提交
1372
			plane,
1373
			REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
1374
				lo_start, lo_end) * unit,
1375
			REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
1376 1377
				hi_start, hi_end) * unit,
			low * unit, high * unit);
T
Tomi Valkeinen 已提交
1378

1379
	dispc_write_reg(DISPC_OVL_FIFO_THRESHOLD(plane),
1380 1381
			FLD_VAL(high, hi_start, hi_end) |
			FLD_VAL(low, lo_start, lo_end));
1382 1383 1384 1385 1386 1387 1388 1389 1390

	/*
	 * configure the preload to the pipeline's high threhold, if HT it's too
	 * large for the preload field, set the threshold to the maximum value
	 * that can be held by the preload register
	 */
	if (dss_has_feature(FEAT_PRELOAD) && dispc.feat->set_max_preload &&
			plane != OMAP_DSS_WB)
		dispc_write_reg(DISPC_OVL_PRELOAD(plane), min(high, 0xfffu));
T
Tomi Valkeinen 已提交
1391 1392 1393 1394
}

void dispc_enable_fifomerge(bool enable)
{
1395 1396 1397 1398 1399
	if (!dss_has_feature(FEAT_FIFO_MERGE)) {
		WARN_ON(enable);
		return;
	}

T
Tomi Valkeinen 已提交
1400 1401 1402 1403
	DSSDBG("FIFO merge %s\n", enable ? "enabled" : "disabled");
	REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 14, 14);
}

1404
void dispc_ovl_compute_fifo_thresholds(enum omap_plane_id plane,
1405 1406
		u32 *fifo_low, u32 *fifo_high, bool use_fifomerge,
		bool manual_update)
1407 1408 1409 1410 1411 1412
{
	/*
	 * All sizes are in bytes. Both the buffer and burst are made of
	 * buffer_units, and the fifo thresholds must be buffer_unit aligned.
	 */

1413
	unsigned buf_unit = dispc.feat->buffer_size_unit;
1414 1415
	unsigned ovl_fifo_size, total_fifo_size, burst_size;
	int i;
1416 1417

	burst_size = dispc_ovl_get_burst_size(plane);
1418
	ovl_fifo_size = dispc_ovl_get_fifo_size(plane);
1419

1420 1421
	if (use_fifomerge) {
		total_fifo_size = 0;
1422
		for (i = 0; i < dispc_get_num_ovls(); ++i)
1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433
			total_fifo_size += dispc_ovl_get_fifo_size(i);
	} else {
		total_fifo_size = ovl_fifo_size;
	}

	/*
	 * We use the same low threshold for both fifomerge and non-fifomerge
	 * cases, but for fifomerge we calculate the high threshold using the
	 * combined fifo size
	 */

1434
	if (manual_update && dss_has_feature(FEAT_OMAP3_DSI_FIFO_BUG)) {
1435 1436
		*fifo_low = ovl_fifo_size - burst_size * 2;
		*fifo_high = total_fifo_size - burst_size;
1437 1438 1439 1440 1441 1442 1443 1444
	} else if (plane == OMAP_DSS_WB) {
		/*
		 * Most optimal configuration for writeback is to push out data
		 * to the interconnect the moment writeback pushes enough pixels
		 * in the FIFO to form a burst
		 */
		*fifo_low = 0;
		*fifo_high = burst_size;
1445 1446 1447 1448
	} else {
		*fifo_low = ovl_fifo_size - burst_size;
		*fifo_high = total_fifo_size - buf_unit;
	}
1449 1450
}

1451
static void dispc_ovl_set_mflag(enum omap_plane_id plane, bool enable)
T
Tomi Valkeinen 已提交
1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462
{
	int bit;

	if (plane == OMAP_DSS_GFX)
		bit = 14;
	else
		bit = 23;

	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, bit, bit);
}

1463
static void dispc_ovl_set_mflag_threshold(enum omap_plane_id plane,
T
Tomi Valkeinen 已提交
1464 1465 1466 1467 1468 1469 1470 1471 1472 1473
	int low, int high)
{
	dispc_write_reg(DISPC_OVL_MFLAG_THRESHOLD(plane),
		FLD_VAL(high, 31, 16) |	FLD_VAL(low, 15, 0));
}

static void dispc_init_mflag(void)
{
	int i;

1474 1475 1476 1477 1478 1479 1480 1481 1482 1483
	/*
	 * HACK: NV12 color format and MFLAG seem to have problems working
	 * together: using two displays, and having an NV12 overlay on one of
	 * the displays will cause underflows/synclosts when MFLAG_CTRL=2.
	 * Changing MFLAG thresholds and PRELOAD to certain values seem to
	 * remove the errors, but there doesn't seem to be a clear logic on
	 * which values work and which not.
	 *
	 * As a work-around, set force MFLAG to always on.
	 */
T
Tomi Valkeinen 已提交
1484
	dispc_write_reg(DISPC_GLOBAL_MFLAG_ATTRIBUTE,
1485
		(1 << 0) |	/* MFLAG_CTRL = force always on */
T
Tomi Valkeinen 已提交
1486 1487
		(0 << 2));	/* MFLAG_START = disable */

1488
	for (i = 0; i < dispc_get_num_ovls(); ++i) {
T
Tomi Valkeinen 已提交
1489
		u32 size = dispc_ovl_get_fifo_size(i);
1490
		u32 unit = dispc.feat->buffer_size_unit;
T
Tomi Valkeinen 已提交
1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505
		u32 low, high;

		dispc_ovl_set_mflag(i, true);

		/*
		 * Simulation team suggests below thesholds:
		 * HT = fifosize * 5 / 8;
		 * LT = fifosize * 4 / 8;
		 */

		low = size * 4 / 8 / unit;
		high = size * 5 / 8 / unit;

		dispc_ovl_set_mflag_threshold(i, low, high);
	}
1506 1507 1508

	if (dispc.feat->has_writeback) {
		u32 size = dispc_ovl_get_fifo_size(OMAP_DSS_WB);
1509
		u32 unit = dispc.feat->buffer_size_unit;
1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524
		u32 low, high;

		dispc_ovl_set_mflag(OMAP_DSS_WB, true);

		/*
		 * Simulation team suggests below thesholds:
		 * HT = fifosize * 5 / 8;
		 * LT = fifosize * 4 / 8;
		 */

		low = size * 4 / 8 / unit;
		high = size * 5 / 8 / unit;

		dispc_ovl_set_mflag_threshold(OMAP_DSS_WB, low, high);
	}
T
Tomi Valkeinen 已提交
1525 1526
}

1527
static void dispc_ovl_set_fir(enum omap_plane_id plane,
1528 1529
				int hinc, int vinc,
				enum omap_color_component color_comp)
T
Tomi Valkeinen 已提交
1530 1531 1532
{
	u32 val;

1533 1534
	if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
		u8 hinc_start, hinc_end, vinc_start, vinc_end;
1535

1536 1537
		dispc_get_reg_field(FEAT_REG_FIRHINC, &hinc_start, &hinc_end);
		dispc_get_reg_field(FEAT_REG_FIRVINC, &vinc_start, &vinc_end);
1538 1539
		val = FLD_VAL(vinc, vinc_start, vinc_end) |
				FLD_VAL(hinc, hinc_start, hinc_end);
1540

1541 1542 1543 1544 1545
		dispc_write_reg(DISPC_OVL_FIR(plane), val);
	} else {
		val = FLD_VAL(vinc, 28, 16) | FLD_VAL(hinc, 12, 0);
		dispc_write_reg(DISPC_OVL_FIR2(plane), val);
	}
T
Tomi Valkeinen 已提交
1546 1547
}

1548 1549
static void dispc_ovl_set_vid_accu0(enum omap_plane_id plane, int haccu,
				    int vaccu)
T
Tomi Valkeinen 已提交
1550 1551
{
	u32 val;
1552
	u8 hor_start, hor_end, vert_start, vert_end;
T
Tomi Valkeinen 已提交
1553

1554 1555
	dispc_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
	dispc_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1556 1557 1558 1559

	val = FLD_VAL(vaccu, vert_start, vert_end) |
			FLD_VAL(haccu, hor_start, hor_end);

1560
	dispc_write_reg(DISPC_OVL_ACCU0(plane), val);
T
Tomi Valkeinen 已提交
1561 1562
}

1563 1564
static void dispc_ovl_set_vid_accu1(enum omap_plane_id plane, int haccu,
				    int vaccu)
T
Tomi Valkeinen 已提交
1565 1566
{
	u32 val;
1567
	u8 hor_start, hor_end, vert_start, vert_end;
T
Tomi Valkeinen 已提交
1568

1569 1570
	dispc_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
	dispc_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1571 1572 1573 1574

	val = FLD_VAL(vaccu, vert_start, vert_end) |
			FLD_VAL(haccu, hor_start, hor_end);

1575
	dispc_write_reg(DISPC_OVL_ACCU1(plane), val);
T
Tomi Valkeinen 已提交
1576 1577
}

1578
static void dispc_ovl_set_vid_accu2_0(enum omap_plane_id plane, int haccu,
1579
		int vaccu)
1580 1581 1582 1583 1584 1585 1586
{
	u32 val;

	val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
	dispc_write_reg(DISPC_OVL_ACCU2_0(plane), val);
}

1587
static void dispc_ovl_set_vid_accu2_1(enum omap_plane_id plane, int haccu,
1588
		int vaccu)
1589 1590 1591 1592 1593 1594
{
	u32 val;

	val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
	dispc_write_reg(DISPC_OVL_ACCU2_1(plane), val);
}
T
Tomi Valkeinen 已提交
1595

1596
static void dispc_ovl_set_scale_param(enum omap_plane_id plane,
T
Tomi Valkeinen 已提交
1597 1598
		u16 orig_width, u16 orig_height,
		u16 out_width, u16 out_height,
1599 1600
		bool five_taps, u8 rotation,
		enum omap_color_component color_comp)
T
Tomi Valkeinen 已提交
1601
{
1602
	int fir_hinc, fir_vinc;
T
Tomi Valkeinen 已提交
1603

1604 1605
	fir_hinc = 1024 * orig_width / out_width;
	fir_vinc = 1024 * orig_height / out_height;
T
Tomi Valkeinen 已提交
1606

1607 1608
	dispc_ovl_set_scale_coef(plane, fir_hinc, fir_vinc, five_taps,
				color_comp);
1609
	dispc_ovl_set_fir(plane, fir_hinc, fir_vinc, color_comp);
1610 1611
}

1612
static void dispc_ovl_set_accu_uv(enum omap_plane_id plane,
1613
		u16 orig_width,	u16 orig_height, u16 out_width, u16 out_height,
1614
		bool ilace, u32 fourcc, u8 rotation)
1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651
{
	int h_accu2_0, h_accu2_1;
	int v_accu2_0, v_accu2_1;
	int chroma_hinc, chroma_vinc;
	int idx;

	struct accu {
		s8 h0_m, h0_n;
		s8 h1_m, h1_n;
		s8 v0_m, v0_n;
		s8 v1_m, v1_n;
	};

	const struct accu *accu_table;
	const struct accu *accu_val;

	static const struct accu accu_nv12[4] = {
		{  0, 1,  0, 1 , -1, 2, 0, 1 },
		{  1, 2, -3, 4 ,  0, 1, 0, 1 },
		{ -1, 1,  0, 1 , -1, 2, 0, 1 },
		{ -1, 2, -1, 2 , -1, 1, 0, 1 },
	};

	static const struct accu accu_nv12_ilace[4] = {
		{  0, 1,  0, 1 , -3, 4, -1, 4 },
		{ -1, 4, -3, 4 ,  0, 1,  0, 1 },
		{ -1, 1,  0, 1 , -1, 4, -3, 4 },
		{ -3, 4, -3, 4 , -1, 1,  0, 1 },
	};

	static const struct accu accu_yuv[4] = {
		{  0, 1, 0, 1,  0, 1, 0, 1 },
		{  0, 1, 0, 1,  0, 1, 0, 1 },
		{ -1, 1, 0, 1,  0, 1, 0, 1 },
		{  0, 1, 0, 1, -1, 1, 0, 1 },
	};

1652 1653 1654 1655
	/* Note: DSS HW rotates clockwise, DRM_MODE_ROTATE_* counter-clockwise */
	switch (rotation & DRM_MODE_ROTATE_MASK) {
	default:
	case DRM_MODE_ROTATE_0:
1656 1657
		idx = 0;
		break;
1658 1659
	case DRM_MODE_ROTATE_90:
		idx = 3;
1660
		break;
1661
	case DRM_MODE_ROTATE_180:
1662 1663
		idx = 2;
		break;
1664 1665
	case DRM_MODE_ROTATE_270:
		idx = 1;
1666 1667 1668
		break;
	}

1669
	switch (fourcc) {
1670
	case DRM_FORMAT_NV12:
1671 1672 1673 1674 1675
		if (ilace)
			accu_table = accu_nv12_ilace;
		else
			accu_table = accu_nv12;
		break;
1676 1677
	case DRM_FORMAT_YUYV:
	case DRM_FORMAT_UYVY:
1678 1679 1680 1681
		accu_table = accu_yuv;
		break;
	default:
		BUG();
1682
		return;
1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698
	}

	accu_val = &accu_table[idx];

	chroma_hinc = 1024 * orig_width / out_width;
	chroma_vinc = 1024 * orig_height / out_height;

	h_accu2_0 = (accu_val->h0_m * chroma_hinc / accu_val->h0_n) % 1024;
	h_accu2_1 = (accu_val->h1_m * chroma_hinc / accu_val->h1_n) % 1024;
	v_accu2_0 = (accu_val->v0_m * chroma_vinc / accu_val->v0_n) % 1024;
	v_accu2_1 = (accu_val->v1_m * chroma_vinc / accu_val->v1_n) % 1024;

	dispc_ovl_set_vid_accu2_0(plane, h_accu2_0, v_accu2_0);
	dispc_ovl_set_vid_accu2_1(plane, h_accu2_1, v_accu2_1);
}

1699
static void dispc_ovl_set_scaling_common(enum omap_plane_id plane,
1700 1701 1702
		u16 orig_width, u16 orig_height,
		u16 out_width, u16 out_height,
		bool ilace, bool five_taps,
1703
		bool fieldmode, u32 fourcc,
1704 1705 1706 1707 1708
		u8 rotation)
{
	int accu0 = 0;
	int accu1 = 0;
	u32 l;
T
Tomi Valkeinen 已提交
1709

1710
	dispc_ovl_set_scale_param(plane, orig_width, orig_height,
1711 1712
				out_width, out_height, five_taps,
				rotation, DISPC_COLOR_COMPONENT_RGB_Y);
1713
	l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
T
Tomi Valkeinen 已提交
1714

1715 1716
	/* RESIZEENABLE and VERTICALTAPS */
	l &= ~((0x3 << 5) | (0x1 << 21));
1717 1718
	l |= (orig_width != out_width) ? (1 << 5) : 0;
	l |= (orig_height != out_height) ? (1 << 6) : 0;
1719
	l |= five_taps ? (1 << 21) : 0;
T
Tomi Valkeinen 已提交
1720

1721 1722 1723
	/* VRESIZECONF and HRESIZECONF */
	if (dss_has_feature(FEAT_RESIZECONF)) {
		l &= ~(0x3 << 7);
1724 1725
		l |= (orig_width <= out_width) ? 0 : (1 << 7);
		l |= (orig_height <= out_height) ? 0 : (1 << 8);
1726
	}
T
Tomi Valkeinen 已提交
1727

1728 1729 1730 1731 1732
	/* LINEBUFFERSPLIT */
	if (dss_has_feature(FEAT_LINEBUFFERSPLIT)) {
		l &= ~(0x1 << 22);
		l |= five_taps ? (1 << 22) : 0;
	}
T
Tomi Valkeinen 已提交
1733

1734
	dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
T
Tomi Valkeinen 已提交
1735 1736 1737 1738 1739 1740 1741

	/*
	 * field 0 = even field = bottom field
	 * field 1 = odd field = top field
	 */
	if (ilace && !fieldmode) {
		accu1 = 0;
1742
		accu0 = ((1024 * orig_height / out_height) / 2) & 0x3ff;
T
Tomi Valkeinen 已提交
1743 1744 1745 1746 1747 1748
		if (accu0 >= 1024/2) {
			accu1 = 1024/2;
			accu0 -= accu1;
		}
	}

1749 1750
	dispc_ovl_set_vid_accu0(plane, 0, accu0);
	dispc_ovl_set_vid_accu1(plane, 0, accu1);
T
Tomi Valkeinen 已提交
1751 1752
}

1753
static void dispc_ovl_set_scaling_uv(enum omap_plane_id plane,
1754 1755 1756
		u16 orig_width, u16 orig_height,
		u16 out_width, u16 out_height,
		bool ilace, bool five_taps,
1757
		bool fieldmode, u32 fourcc,
1758 1759 1760 1761
		u8 rotation)
{
	int scale_x = out_width != orig_width;
	int scale_y = out_height != orig_height;
1762
	bool chroma_upscale = plane != OMAP_DSS_WB;
1763 1764 1765

	if (!dss_has_feature(FEAT_HANDLE_UV_SEPARATE))
		return;
1766

1767
	if (!format_is_yuv(fourcc)) {
1768
		/* reset chroma resampling for RGB formats  */
1769 1770
		if (plane != OMAP_DSS_WB)
			REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), 0, 8, 8);
1771 1772
		return;
	}
1773 1774

	dispc_ovl_set_accu_uv(plane, orig_width, orig_height, out_width,
1775
			out_height, ilace, fourcc, rotation);
1776

1777
	switch (fourcc) {
1778
	case DRM_FORMAT_NV12:
1779 1780 1781 1782 1783 1784 1785 1786 1787 1788
		if (chroma_upscale) {
			/* UV is subsampled by 2 horizontally and vertically */
			orig_height >>= 1;
			orig_width >>= 1;
		} else {
			/* UV is downsampled by 2 horizontally and vertically */
			orig_height <<= 1;
			orig_width <<= 1;
		}

1789
		break;
1790 1791
	case DRM_FORMAT_YUYV:
	case DRM_FORMAT_UYVY:
1792
		/* For YUV422 with 90/270 rotation, we don't upsample chroma */
1793
		if (!drm_rotation_90_or_270(rotation)) {
1794 1795 1796 1797 1798 1799 1800 1801
			if (chroma_upscale)
				/* UV is subsampled by 2 horizontally */
				orig_width >>= 1;
			else
				/* UV is downsampled by 2 horizontally */
				orig_width <<= 1;
		}

1802
		/* must use FIR for YUV422 if rotated */
1803
		if ((rotation & DRM_MODE_ROTATE_MASK) != DRM_MODE_ROTATE_0)
1804
			scale_x = scale_y = true;
1805

1806 1807 1808
		break;
	default:
		BUG();
1809
		return;
1810 1811 1812 1813 1814 1815 1816
	}

	if (out_width != orig_width)
		scale_x = true;
	if (out_height != orig_height)
		scale_y = true;

1817
	dispc_ovl_set_scale_param(plane, orig_width, orig_height,
1818 1819 1820
			out_width, out_height, five_taps,
				rotation, DISPC_COLOR_COMPONENT_UV);

1821 1822 1823 1824
	if (plane != OMAP_DSS_WB)
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane),
			(scale_x || scale_y) ? 1 : 0, 8, 8);

1825 1826 1827 1828 1829 1830
	/* set H scaling */
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_x ? 1 : 0, 5, 5);
	/* set V scaling */
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_y ? 1 : 0, 6, 6);
}

1831
static void dispc_ovl_set_scaling(enum omap_plane_id plane,
1832 1833 1834
		u16 orig_width, u16 orig_height,
		u16 out_width, u16 out_height,
		bool ilace, bool five_taps,
1835
		bool fieldmode, u32 fourcc,
1836 1837 1838 1839
		u8 rotation)
{
	BUG_ON(plane == OMAP_DSS_GFX);

1840
	dispc_ovl_set_scaling_common(plane,
1841 1842 1843
			orig_width, orig_height,
			out_width, out_height,
			ilace, five_taps,
1844
			fieldmode, fourcc,
1845 1846
			rotation);

1847
	dispc_ovl_set_scaling_uv(plane,
1848 1849 1850
		orig_width, orig_height,
		out_width, out_height,
		ilace, five_taps,
1851
		fieldmode, fourcc,
1852 1853 1854
		rotation);
}

1855
static void dispc_ovl_set_rotation_attrs(enum omap_plane_id plane, u8 rotation,
1856
		enum omap_dss_rotation_type rotation_type, u32 fourcc)
T
Tomi Valkeinen 已提交
1857
{
1858 1859 1860
	bool row_repeat = false;
	int vidrot = 0;

1861
	/* Note: DSS HW rotates clockwise, DRM_MODE_ROTATE_* counter-clockwise */
1862
	if (fourcc == DRM_FORMAT_YUYV || fourcc == DRM_FORMAT_UYVY) {
T
Tomi Valkeinen 已提交
1863

1864
		if (rotation & DRM_MODE_REFLECT_X) {
1865 1866
			switch (rotation & DRM_MODE_ROTATE_MASK) {
			case DRM_MODE_ROTATE_0:
T
Tomi Valkeinen 已提交
1867 1868
				vidrot = 2;
				break;
1869
			case DRM_MODE_ROTATE_90:
1870
				vidrot = 1;
T
Tomi Valkeinen 已提交
1871
				break;
1872
			case DRM_MODE_ROTATE_180:
T
Tomi Valkeinen 已提交
1873 1874
				vidrot = 0;
				break;
1875
			case DRM_MODE_ROTATE_270:
1876
				vidrot = 3;
T
Tomi Valkeinen 已提交
1877 1878 1879
				break;
			}
		} else {
1880 1881
			switch (rotation & DRM_MODE_ROTATE_MASK) {
			case DRM_MODE_ROTATE_0:
T
Tomi Valkeinen 已提交
1882 1883
				vidrot = 0;
				break;
1884 1885
			case DRM_MODE_ROTATE_90:
				vidrot = 3;
T
Tomi Valkeinen 已提交
1886
				break;
1887
			case DRM_MODE_ROTATE_180:
T
Tomi Valkeinen 已提交
1888 1889
				vidrot = 2;
				break;
1890 1891
			case DRM_MODE_ROTATE_270:
				vidrot = 1;
T
Tomi Valkeinen 已提交
1892 1893 1894 1895
				break;
			}
		}

1896
		if (drm_rotation_90_or_270(rotation))
1897
			row_repeat = true;
T
Tomi Valkeinen 已提交
1898
		else
1899
			row_repeat = false;
T
Tomi Valkeinen 已提交
1900
	}
1901

1902 1903 1904 1905 1906
	/*
	 * OMAP4/5 Errata i631:
	 * NV12 in 1D mode must use ROTATION=1. Otherwise DSS will fetch extra
	 * rows beyond the framebuffer, which may cause OCP error.
	 */
1907
	if (fourcc == DRM_FORMAT_NV12 && rotation_type != OMAP_DSS_ROT_TILER)
1908 1909
		vidrot = 1;

1910
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), vidrot, 13, 12);
1911
	if (dss_has_feature(FEAT_ROWREPEATENABLE))
1912 1913
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane),
			row_repeat ? 1 : 0, 18, 18);
1914

1915
	if (dispc_ovl_color_mode_supported(plane, DRM_FORMAT_NV12)) {
1916
		bool doublestride =
1917
			fourcc == DRM_FORMAT_NV12 &&
1918
			rotation_type == OMAP_DSS_ROT_TILER &&
1919
			!drm_rotation_90_or_270(rotation);
1920

1921 1922 1923
		/* DOUBLESTRIDE */
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), doublestride, 22, 22);
	}
T
Tomi Valkeinen 已提交
1924 1925
}

1926
static int color_mode_to_bpp(u32 fourcc)
T
Tomi Valkeinen 已提交
1927
{
1928
	switch (fourcc) {
1929
	case DRM_FORMAT_NV12:
T
Tomi Valkeinen 已提交
1930
		return 8;
1931 1932 1933 1934 1935 1936 1937 1938 1939
	case DRM_FORMAT_RGBX4444:
	case DRM_FORMAT_RGB565:
	case DRM_FORMAT_ARGB4444:
	case DRM_FORMAT_YUYV:
	case DRM_FORMAT_UYVY:
	case DRM_FORMAT_RGBA4444:
	case DRM_FORMAT_XRGB4444:
	case DRM_FORMAT_ARGB1555:
	case DRM_FORMAT_XRGB1555:
T
Tomi Valkeinen 已提交
1940
		return 16;
1941
	case DRM_FORMAT_RGB888:
T
Tomi Valkeinen 已提交
1942
		return 24;
1943 1944 1945 1946
	case DRM_FORMAT_XRGB8888:
	case DRM_FORMAT_ARGB8888:
	case DRM_FORMAT_RGBA8888:
	case DRM_FORMAT_RGBX8888:
T
Tomi Valkeinen 已提交
1947 1948 1949
		return 32;
	default:
		BUG();
1950
		return 0;
T
Tomi Valkeinen 已提交
1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963
	}
}

static s32 pixinc(int pixels, u8 ps)
{
	if (pixels == 1)
		return 1;
	else if (pixels > 1)
		return 1 + (pixels - 1) * ps;
	else if (pixels < 0)
		return 1 - (-pixels + 1) * ps;
	else
		BUG();
1964
		return 0;
T
Tomi Valkeinen 已提交
1965 1966
}

1967
static void calc_offset(u16 screen_width, u16 width,
1968
		u32 fourcc, bool fieldmode,
1969
		unsigned int field_offset, unsigned *offset0, unsigned *offset1,
1970 1971
		s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim,
		enum omap_dss_rotation_type rotation_type, u8 rotation)
1972 1973 1974
{
	u8 ps;

1975
	ps = color_mode_to_bpp(fourcc) / 8;
1976 1977 1978

	DSSDBG("scrw %d, width %d\n", screen_width, width);

1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992
	if (rotation_type == OMAP_DSS_ROT_TILER &&
	    (fourcc == DRM_FORMAT_UYVY || fourcc == DRM_FORMAT_YUYV) &&
	    drm_rotation_90_or_270(rotation)) {
		/*
		 * HACK: ROW_INC needs to be calculated with TILER units.
		 * We get such 'screen_width' that multiplying it with the
		 * YUV422 pixel size gives the correct TILER container width.
		 * However, 'width' is in pixels and multiplying it with YUV422
		 * pixel size gives incorrect result. We thus multiply it here
		 * with 2 to match the 32 bit TILER unit size.
		 */
		width *= 2;
	}

1993 1994 1995 1996
	/*
	 * field 0 = even field = bottom field
	 * field 1 = odd field = top field
	 */
1997
	*offset0 = field_offset * screen_width * ps;
1998
	*offset1 = 0;
1999

2000 2001
	*row_inc = pixinc(1 + (y_predecim * screen_width - width * x_predecim) +
			(fieldmode ? screen_width : 0), ps);
2002
	if (fourcc == DRM_FORMAT_YUYV || fourcc == DRM_FORMAT_UYVY)
2003 2004 2005 2006 2007
		*pix_inc = pixinc(x_predecim, 2 * ps);
	else
		*pix_inc = pixinc(x_predecim, ps);
}

2008 2009 2010 2011
/*
 * This function is used to avoid synclosts in OMAP3, because of some
 * undocumented horizontal position and timing related limitations.
 */
2012
static int check_horiz_timing_omap3(unsigned long pclk, unsigned long lclk,
2013
		const struct videomode *vm, u16 pos_x,
2014 2015
		u16 width, u16 height, u16 out_width, u16 out_height,
		bool five_taps)
2016
{
2017
	const int ds = DIV_ROUND_UP(height, out_height);
2018
	unsigned long nonactive;
2019 2020 2021 2022
	static const u8 limits[3] = { 8, 10, 20 };
	u64 val, blank;
	int i;

2023 2024
	nonactive = vm->hactive + vm->hfront_porch + vm->hsync_len +
		    vm->hback_porch - out_width;
2025 2026 2027 2028 2029 2030

	i = 0;
	if (out_height < height)
		i++;
	if (out_width < width)
		i++;
2031
	blank = div_u64((u64)(vm->hback_porch + vm->hsync_len + vm->hfront_porch) *
2032
			lclk, pclk);
2033 2034 2035 2036
	DSSDBG("blanking period + ppl = %llu (limit = %u)\n", blank, limits[i]);
	if (blank <= limits[i])
		return -EINVAL;

2037 2038 2039 2040
	/* FIXME add checks for 3-tap filter once the limitations are known */
	if (!five_taps)
		return 0;

2041 2042 2043 2044 2045 2046 2047
	/*
	 * Pixel data should be prepared before visible display point starts.
	 * So, atleast DS-2 lines must have already been fetched by DISPC
	 * during nonactive - pos_x period.
	 */
	val = div_u64((u64)(nonactive - pos_x) * lclk, pclk);
	DSSDBG("(nonactive - pos_x) * pcd = %llu max(0, DS - 2) * width = %d\n",
2048 2049
		val, max(0, ds - 2) * width);
	if (val < max(0, ds - 2) * width)
2050 2051 2052 2053 2054 2055 2056 2057 2058
		return -EINVAL;

	/*
	 * All lines need to be refilled during the nonactive period of which
	 * only one line can be loaded during the active period. So, atleast
	 * DS - 1 lines should be loaded during nonactive period.
	 */
	val =  div_u64((u64)nonactive * lclk, pclk);
	DSSDBG("nonactive * pcd  = %llu, max(0, DS - 1) * width = %d\n",
2059 2060
		val, max(0, ds - 1) * width);
	if (val < max(0, ds - 1) * width)
2061 2062 2063 2064 2065
		return -EINVAL;

	return 0;
}

2066
static unsigned long calc_core_clk_five_taps(unsigned long pclk,
2067
		const struct videomode *vm, u16 width,
2068
		u16 height, u16 out_width, u16 out_height,
2069
		u32 fourcc)
T
Tomi Valkeinen 已提交
2070
{
2071
	u32 core_clk = 0;
2072
	u64 tmp;
T
Tomi Valkeinen 已提交
2073

2074 2075 2076
	if (height <= out_height && width <= out_width)
		return (unsigned long) pclk;

T
Tomi Valkeinen 已提交
2077
	if (height > out_height) {
2078
		unsigned int ppl = vm->hactive;
T
Tomi Valkeinen 已提交
2079

2080
		tmp = (u64)pclk * height * out_width;
T
Tomi Valkeinen 已提交
2081
		do_div(tmp, 2 * out_height * ppl);
2082
		core_clk = tmp;
T
Tomi Valkeinen 已提交
2083

2084 2085 2086 2087
		if (height > 2 * out_height) {
			if (ppl == out_width)
				return 0;

2088
			tmp = (u64)pclk * (height - 2 * out_height) * out_width;
T
Tomi Valkeinen 已提交
2089
			do_div(tmp, 2 * out_height * (ppl - out_width));
2090
			core_clk = max_t(u32, core_clk, tmp);
T
Tomi Valkeinen 已提交
2091 2092 2093 2094
		}
	}

	if (width > out_width) {
2095
		tmp = (u64)pclk * width;
T
Tomi Valkeinen 已提交
2096
		do_div(tmp, out_width);
2097
		core_clk = max_t(u32, core_clk, tmp);
T
Tomi Valkeinen 已提交
2098

2099
		if (fourcc == DRM_FORMAT_XRGB8888)
2100
			core_clk <<= 1;
T
Tomi Valkeinen 已提交
2101 2102
	}

2103
	return core_clk;
T
Tomi Valkeinen 已提交
2104 2105
}

2106
static unsigned long calc_core_clk_24xx(unsigned long pclk, u16 width,
2107
		u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
2108 2109 2110 2111 2112 2113 2114
{
	if (height > out_height && width > out_width)
		return pclk * 4;
	else
		return pclk * 2;
}

2115
static unsigned long calc_core_clk_34xx(unsigned long pclk, u16 width,
2116
		u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
T
Tomi Valkeinen 已提交
2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137
{
	unsigned int hf, vf;

	/*
	 * FIXME how to determine the 'A' factor
	 * for the no downscaling case ?
	 */

	if (width > 3 * out_width)
		hf = 4;
	else if (width > 2 * out_width)
		hf = 3;
	else if (width > out_width)
		hf = 2;
	else
		hf = 1;
	if (height > out_height)
		vf = 2;
	else
		vf = 1;

2138 2139 2140
	return pclk * vf * hf;
}

2141
static unsigned long calc_core_clk_44xx(unsigned long pclk, u16 width,
2142
		u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
2143
{
2144 2145 2146 2147 2148 2149 2150 2151 2152
	/*
	 * If the overlay/writeback is in mem to mem mode, there are no
	 * downscaling limitations with respect to pixel clock, return 1 as
	 * required core clock to represent that we have sufficient enough
	 * core clock to do maximum downscaling
	 */
	if (mem_to_mem)
		return 1;

2153 2154 2155 2156 2157 2158
	if (width > out_width)
		return DIV_ROUND_UP(pclk, out_width) * width;
	else
		return pclk;
}

2159
static int dispc_ovl_calc_scaling_24xx(unsigned long pclk, unsigned long lclk,
2160
		const struct videomode *vm,
2161
		u16 width, u16 height, u16 out_width, u16 out_height,
2162
		u32 fourcc, bool *five_taps,
2163
		int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
2164
		u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
2165 2166 2167 2168 2169 2170
{
	int error;
	u16 in_width, in_height;
	int min_factor = min(*decim_x, *decim_y);
	const int maxsinglelinewidth =
			dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
2171

2172 2173 2174
	*five_taps = false;

	do {
2175 2176
		in_height = height / *decim_y;
		in_width = width / *decim_x;
2177
		*core_clk = dispc.feat->calc_core_clk(pclk, in_width,
2178
				in_height, out_width, out_height, mem_to_mem);
2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192
		error = (in_width > maxsinglelinewidth || !*core_clk ||
			*core_clk > dispc_core_clk_rate());
		if (error) {
			if (*decim_x == *decim_y) {
				*decim_x = min_factor;
				++*decim_y;
			} else {
				swap(*decim_x, *decim_y);
				if (*decim_x < *decim_y)
					++*decim_x;
			}
		}
	} while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);

2193 2194 2195 2196 2197
	if (error) {
		DSSERR("failed to find scaling settings\n");
		return -EINVAL;
	}

2198 2199 2200 2201 2202 2203 2204
	if (in_width > maxsinglelinewidth) {
		DSSERR("Cannot scale max input width exceeded");
		return -EINVAL;
	}
	return 0;
}

2205
static int dispc_ovl_calc_scaling_34xx(unsigned long pclk, unsigned long lclk,
2206
		const struct videomode *vm,
2207
		u16 width, u16 height, u16 out_width, u16 out_height,
2208
		u32 fourcc, bool *five_taps,
2209
		int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
2210
		u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
2211 2212 2213 2214 2215 2216 2217
{
	int error;
	u16 in_width, in_height;
	const int maxsinglelinewidth =
			dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);

	do {
2218 2219
		in_height = height / *decim_y;
		in_width = width / *decim_x;
2220
		*five_taps = in_height > out_height;
2221 2222 2223 2224 2225

		if (in_width > maxsinglelinewidth)
			if (in_height > out_height &&
						in_height < out_height * 2)
				*five_taps = false;
2226 2227
again:
		if (*five_taps)
2228
			*core_clk = calc_core_clk_five_taps(pclk, vm,
2229
						in_width, in_height, out_width,
2230
						out_height, fourcc);
2231
		else
2232
			*core_clk = dispc.feat->calc_core_clk(pclk, in_width,
2233 2234
					in_height, out_width, out_height,
					mem_to_mem);
2235

2236
		error = check_horiz_timing_omap3(pclk, lclk, vm,
2237 2238 2239 2240 2241 2242 2243
				pos_x, in_width, in_height, out_width,
				out_height, *five_taps);
		if (error && *five_taps) {
			*five_taps = false;
			goto again;
		}

2244 2245 2246
		error = (error || in_width > maxsinglelinewidth * 2 ||
			(in_width > maxsinglelinewidth && *five_taps) ||
			!*core_clk || *core_clk > dispc_core_clk_rate());
2247 2248 2249 2250 2251 2252 2253 2254 2255

		if (!error) {
			/* verify that we're inside the limits of scaler */
			if (in_width / 4 > out_width)
					error = 1;

			if (*five_taps) {
				if (in_height / 4 > out_height)
					error = 1;
2256
			} else {
2257 2258
				if (in_height / 2 > out_height)
					error = 1;
2259 2260
			}
		}
2261

2262 2263
		if (error)
			++*decim_y;
2264 2265
	} while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);

2266 2267 2268 2269 2270
	if (error) {
		DSSERR("failed to find scaling settings\n");
		return -EINVAL;
	}

2271
	if (check_horiz_timing_omap3(pclk, lclk, vm, pos_x, in_width,
2272
				in_height, out_width, out_height, *five_taps)) {
2273 2274
			DSSERR("horizontal timing too tight\n");
			return -EINVAL;
2275
	}
2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289

	if (in_width > (maxsinglelinewidth * 2)) {
		DSSERR("Cannot setup scaling");
		DSSERR("width exceeds maximum width possible");
		return -EINVAL;
	}

	if (in_width > maxsinglelinewidth && *five_taps) {
		DSSERR("cannot setup scaling with five taps");
		return -EINVAL;
	}
	return 0;
}

2290
static int dispc_ovl_calc_scaling_44xx(unsigned long pclk, unsigned long lclk,
2291
		const struct videomode *vm,
2292
		u16 width, u16 height, u16 out_width, u16 out_height,
2293
		u32 fourcc, bool *five_taps,
2294
		int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
2295
		u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
2296 2297 2298
{
	u16 in_width, in_width_max;
	int decim_x_min = *decim_x;
2299
	u16 in_height = height / *decim_y;
2300 2301
	const int maxsinglelinewidth =
				dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
2302
	const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
2303

2304 2305 2306
	if (mem_to_mem) {
		in_width_max = out_width * maxdownscale;
	} else {
2307 2308
		in_width_max = dispc_core_clk_rate() /
					DIV_ROUND_UP(pclk, out_width);
2309
	}
2310 2311 2312 2313 2314 2315 2316 2317

	*decim_x = DIV_ROUND_UP(width, in_width_max);

	*decim_x = *decim_x > decim_x_min ? *decim_x : decim_x_min;
	if (*decim_x > *x_predecim)
		return -EINVAL;

	do {
2318
		in_width = width / *decim_x;
2319 2320 2321 2322 2323 2324 2325 2326
	} while (*decim_x <= *x_predecim &&
			in_width > maxsinglelinewidth && ++*decim_x);

	if (in_width > maxsinglelinewidth) {
		DSSERR("Cannot scale width exceeds max line width");
		return -EINVAL;
	}

2327
	if (*decim_x > 4 && fourcc != DRM_FORMAT_NV12) {
2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345
		/*
		 * Let's disable all scaling that requires horizontal
		 * decimation with higher factor than 4, until we have
		 * better estimates of what we can and can not
		 * do. However, NV12 color format appears to work Ok
		 * with all decimation factors.
		 *
		 * When decimating horizontally by more that 4 the dss
		 * is not able to fetch the data in burst mode. When
		 * this happens it is hard to tell if there enough
		 * bandwidth. Despite what theory says this appears to
		 * be true also for 16-bit color formats.
		 */
		DSSERR("Not enough bandwidth, too much downscaling (x-decimation factor %d > 4)", *decim_x);

		return -EINVAL;
	}

2346
	*core_clk = dispc.feat->calc_core_clk(pclk, in_width, in_height,
2347
				out_width, out_height, mem_to_mem);
2348
	return 0;
T
Tomi Valkeinen 已提交
2349 2350
}

2351 2352 2353
#define DIV_FRAC(dividend, divisor) \
	((dividend) * 100 / (divisor) - ((dividend) / (divisor) * 100))

2354
static int dispc_ovl_calc_scaling(unsigned long pclk, unsigned long lclk,
2355
		enum omap_overlay_caps caps,
2356
		const struct videomode *vm,
2357
		u16 width, u16 height, u16 out_width, u16 out_height,
2358
		u32 fourcc, bool *five_taps,
2359
		int *x_predecim, int *y_predecim, u16 pos_x,
2360
		enum omap_dss_rotation_type rotation_type, bool mem_to_mem)
2361
{
2362
	const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
2363
	const int max_decim_limit = 16;
2364
	unsigned long core_clk = 0;
2365
	int decim_x, decim_y, ret;
2366

2367 2368 2369
	if (width == out_width && height == out_height)
		return 0;

2370
	if (!mem_to_mem && (pclk == 0 || vm->pixelclock == 0)) {
2371 2372 2373 2374
		DSSERR("cannot calculate scaling settings: pclk is zero\n");
		return -EINVAL;
	}

2375
	if ((caps & OMAP_DSS_OVL_CAP_SCALE) == 0)
2376
		return -EINVAL;
2377

2378
	if (mem_to_mem) {
2379 2380 2381 2382 2383 2384 2385
		*x_predecim = *y_predecim = 1;
	} else {
		*x_predecim = max_decim_limit;
		*y_predecim = (rotation_type == OMAP_DSS_ROT_TILER &&
				dss_has_feature(FEAT_BURST_2D)) ?
				2 : max_decim_limit;
	}
2386 2387 2388 2389 2390

	decim_x = DIV_ROUND_UP(DIV_ROUND_UP(width, out_width), maxdownscale);
	decim_y = DIV_ROUND_UP(DIV_ROUND_UP(height, out_height), maxdownscale);

	if (decim_x > *x_predecim || out_width > width * 8)
2391 2392
		return -EINVAL;

2393
	if (decim_y > *y_predecim || out_height > height * 8)
2394 2395
		return -EINVAL;

2396
	ret = dispc.feat->calc_scaling(pclk, lclk, vm, width, height,
2397
		out_width, out_height, fourcc, five_taps,
2398 2399
		x_predecim, y_predecim, &decim_x, &decim_y, pos_x, &core_clk,
		mem_to_mem);
2400 2401
	if (ret)
		return ret;
2402

2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415
	DSSDBG("%dx%d -> %dx%d (%d.%02d x %d.%02d), decim %dx%d %dx%d (%d.%02d x %d.%02d), taps %d, req clk %lu, cur clk %lu\n",
		width, height,
		out_width, out_height,
		out_width / width, DIV_FRAC(out_width, width),
		out_height / height, DIV_FRAC(out_height, height),

		decim_x, decim_y,
		width / decim_x, height / decim_y,
		out_width / (width / decim_x), DIV_FRAC(out_width, width / decim_x),
		out_height / (height / decim_y), DIV_FRAC(out_height, height / decim_y),

		*five_taps ? 5 : 3,
		core_clk, dispc_core_clk_rate());
2416

2417
	if (!core_clk || core_clk > dispc_core_clk_rate()) {
2418
		DSSERR("failed to set up scaling, "
2419 2420 2421
			"required core clk rate = %lu Hz, "
			"current core clk rate = %lu Hz\n",
			core_clk, dispc_core_clk_rate());
2422 2423 2424
		return -EINVAL;
	}

2425 2426
	*x_predecim = decim_x;
	*y_predecim = decim_y;
2427 2428 2429
	return 0;
}

2430
static int dispc_ovl_setup_common(enum omap_plane_id plane,
2431 2432
		enum omap_overlay_caps caps, u32 paddr, u32 p_uv_addr,
		u16 screen_width, int pos_x, int pos_y, u16 width, u16 height,
2433
		u16 out_width, u16 out_height, u32 fourcc,
2434
		u8 rotation, u8 zorder, u8 pre_mult_alpha,
2435
		u8 global_alpha, enum omap_dss_rotation_type rotation_type,
2436
		bool replication, const struct videomode *vm,
2437
		bool mem_to_mem)
T
Tomi Valkeinen 已提交
2438
{
2439
	bool five_taps = true;
2440
	bool fieldmode = false;
2441
	int r, cconv = 0;
T
Tomi Valkeinen 已提交
2442 2443 2444
	unsigned offset0, offset1;
	s32 row_inc;
	s32 pix_inc;
2445
	u16 frame_width, frame_height;
T
Tomi Valkeinen 已提交
2446
	unsigned int field_offset = 0;
2447 2448
	u16 in_height = height;
	u16 in_width = width;
2449
	int x_predecim = 1, y_predecim = 1;
2450
	bool ilace = !!(vm->flags & DISPLAY_FLAGS_INTERLACED);
2451 2452
	unsigned long pclk = dispc_plane_pclk_rate(plane);
	unsigned long lclk = dispc_plane_lclk_rate(plane);
2453

2454
	if (paddr == 0 && rotation_type != OMAP_DSS_ROT_TILER)
T
Tomi Valkeinen 已提交
2455 2456
		return -EINVAL;

2457
	if (format_is_yuv(fourcc) && (in_width & 1)) {
2458 2459
		DSSERR("input width %d is not even for YUV format\n", in_width);
		return -EINVAL;
2460 2461
	}

2462 2463
	out_width = out_width == 0 ? width : out_width;
	out_height = out_height == 0 ? height : out_height;
2464

2465
	if (ilace && height == out_height)
2466
		fieldmode = true;
T
Tomi Valkeinen 已提交
2467 2468 2469

	if (ilace) {
		if (fieldmode)
2470
			in_height /= 2;
2471
		pos_y /= 2;
2472
		out_height /= 2;
T
Tomi Valkeinen 已提交
2473 2474

		DSSDBG("adjusting for ilace: height %d, pos_y %d, "
2475 2476
			"out_height %d\n", in_height, pos_y,
			out_height);
T
Tomi Valkeinen 已提交
2477 2478
	}

2479
	if (!dispc_ovl_color_mode_supported(plane, fourcc))
2480 2481
		return -EINVAL;

2482
	r = dispc_ovl_calc_scaling(pclk, lclk, caps, vm, in_width,
2483
			in_height, out_width, out_height, fourcc,
2484
			&five_taps, &x_predecim, &y_predecim, pos_x,
2485
			rotation_type, mem_to_mem);
2486 2487
	if (r)
		return r;
T
Tomi Valkeinen 已提交
2488

2489 2490
	in_width = in_width / x_predecim;
	in_height = in_height / y_predecim;
2491

2492 2493 2494 2495
	if (x_predecim > 1 || y_predecim > 1)
		DSSDBG("predecimation %d x %x, new input size %d x %d\n",
			x_predecim, y_predecim, in_width, in_height);

2496
	if (format_is_yuv(fourcc) && (in_width & 1)) {
2497 2498 2499
		DSSDBG("predecimated input width is not even for YUV format\n");
		DSSDBG("adjusting input width %d -> %d\n",
			in_width, in_width & ~1);
2500

2501
		in_width &= ~1;
2502 2503
	}

2504
	if (format_is_yuv(fourcc))
2505
		cconv = 1;
T
Tomi Valkeinen 已提交
2506 2507 2508 2509 2510 2511 2512 2513 2514

	if (ilace && !fieldmode) {
		/*
		 * when downscaling the bottom field may have to start several
		 * source lines below the top field. Unfortunately ACCUI
		 * registers will only hold the fractional part of the offset
		 * so the integer part must be added to the base address of the
		 * bottom field.
		 */
2515
		if (!in_height || in_height == out_height)
T
Tomi Valkeinen 已提交
2516 2517
			field_offset = 0;
		else
2518
			field_offset = in_height / out_height / 2;
T
Tomi Valkeinen 已提交
2519 2520 2521 2522 2523 2524
	}

	/* Fields are independent but interleaved in memory. */
	if (fieldmode)
		field_offset = 1;

2525 2526 2527 2528 2529
	offset0 = 0;
	offset1 = 0;
	row_inc = 0;
	pix_inc = 0;

2530 2531 2532 2533 2534 2535 2536 2537
	if (plane == OMAP_DSS_WB) {
		frame_width = out_width;
		frame_height = out_height;
	} else {
		frame_width = in_width;
		frame_height = height;
	}

2538
	calc_offset(screen_width, frame_width,
2539
			fourcc, fieldmode, field_offset,
2540
			&offset0, &offset1, &row_inc, &pix_inc,
2541 2542
			x_predecim, y_predecim,
			rotation_type, rotation);
T
Tomi Valkeinen 已提交
2543 2544 2545 2546

	DSSDBG("offset0 %u, offset1 %u, row_inc %d, pix_inc %d\n",
			offset0, offset1, row_inc, pix_inc);

2547
	dispc_ovl_set_color_mode(plane, fourcc);
T
Tomi Valkeinen 已提交
2548

2549
	dispc_ovl_configure_burst_type(plane, rotation_type);
2550

2551 2552 2553
	if (dispc.feat->reverse_ilace_field_order)
		swap(offset0, offset1);

2554 2555
	dispc_ovl_set_ba0(plane, paddr + offset0);
	dispc_ovl_set_ba1(plane, paddr + offset1);
T
Tomi Valkeinen 已提交
2556

2557
	if (fourcc == DRM_FORMAT_NV12) {
2558 2559
		dispc_ovl_set_ba0_uv(plane, p_uv_addr + offset0);
		dispc_ovl_set_ba1_uv(plane, p_uv_addr + offset1);
2560 2561
	}

2562 2563 2564
	if (dispc.feat->last_pixel_inc_missing)
		row_inc += pix_inc - 1;

2565 2566
	dispc_ovl_set_row_inc(plane, row_inc);
	dispc_ovl_set_pix_inc(plane, pix_inc);
T
Tomi Valkeinen 已提交
2567

2568
	DSSDBG("%d,%d %dx%d -> %dx%d\n", pos_x, pos_y, in_width,
2569
			in_height, out_width, out_height);
T
Tomi Valkeinen 已提交
2570

2571
	dispc_ovl_set_pos(plane, caps, pos_x, pos_y);
T
Tomi Valkeinen 已提交
2572

2573
	dispc_ovl_set_input_size(plane, in_width, in_height);
T
Tomi Valkeinen 已提交
2574

2575
	if (caps & OMAP_DSS_OVL_CAP_SCALE) {
2576 2577
		dispc_ovl_set_scaling(plane, in_width, in_height, out_width,
				   out_height, ilace, five_taps, fieldmode,
2578
				   fourcc, rotation);
2579
		dispc_ovl_set_output_size(plane, out_width, out_height);
2580
		dispc_ovl_set_vid_color_conv(plane, cconv);
T
Tomi Valkeinen 已提交
2581 2582
	}

2583
	dispc_ovl_set_rotation_attrs(plane, rotation, rotation_type, fourcc);
T
Tomi Valkeinen 已提交
2584

2585 2586 2587
	dispc_ovl_set_zorder(plane, caps, zorder);
	dispc_ovl_set_pre_mult_alpha(plane, caps, pre_mult_alpha);
	dispc_ovl_setup_global_alpha(plane, caps, global_alpha);
T
Tomi Valkeinen 已提交
2588

2589
	dispc_ovl_enable_replication(plane, caps, replication);
2590

T
Tomi Valkeinen 已提交
2591 2592 2593
	return 0;
}

2594
static int dispc_ovl_setup(enum omap_plane_id plane,
2595
		const struct omap_overlay_info *oi,
2596 2597
		const struct videomode *vm, bool mem_to_mem,
		enum omap_channel channel)
2598 2599
{
	int r;
2600
	enum omap_overlay_caps caps = dispc.feat->overlay_caps[plane];
T
Tomi Valkeinen 已提交
2601
	const bool replication = true;
2602

2603
	DSSDBG("dispc_ovl_setup %d, pa %pad, pa_uv %pad, sw %d, %d,%d, %dx%d ->"
2604
		" %dx%d, cmode %x, rot %d, chan %d repl %d\n",
2605
		plane, &oi->paddr, &oi->p_uv_addr, oi->screen_width, oi->pos_x,
2606
		oi->pos_y, oi->width, oi->height, oi->out_width, oi->out_height,
2607
		oi->fourcc, oi->rotation, channel, replication);
2608

2609 2610
	dispc_ovl_set_channel_out(plane, channel);

2611
	r = dispc_ovl_setup_common(plane, caps, oi->paddr, oi->p_uv_addr,
2612
		oi->screen_width, oi->pos_x, oi->pos_y, oi->width, oi->height,
2613
		oi->out_width, oi->out_height, oi->fourcc, oi->rotation,
2614
		oi->zorder, oi->pre_mult_alpha, oi->global_alpha,
2615
		oi->rotation_type, replication, vm, mem_to_mem);
2616 2617 2618 2619

	return r;
}

2620
int dispc_wb_setup(const struct omap_dss_writeback_info *wi,
2621
		bool mem_to_mem, const struct videomode *vm)
2622 2623
{
	int r;
2624
	u32 l;
2625
	enum omap_plane_id plane = OMAP_DSS_WB;
2626 2627
	const int pos_x = 0, pos_y = 0;
	const u8 zorder = 0, global_alpha = 0;
T
Tomi Valkeinen 已提交
2628
	const bool replication = true;
2629
	bool truncation;
2630 2631
	int in_width = vm->hactive;
	int in_height = vm->vactive;
2632 2633 2634 2635
	enum omap_overlay_caps caps =
		OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA;

	DSSDBG("dispc_wb_setup, pa %x, pa_uv %x, %d,%d -> %dx%d, cmode %x, "
2636 2637
		"rot %d\n", wi->paddr, wi->p_uv_addr, in_width,
		in_height, wi->width, wi->height, wi->fourcc, wi->rotation);
2638 2639 2640

	r = dispc_ovl_setup_common(plane, caps, wi->paddr, wi->p_uv_addr,
		wi->buf_width, pos_x, pos_y, in_width, in_height, wi->width,
2641
		wi->height, wi->fourcc, wi->rotation, zorder,
2642
		wi->pre_mult_alpha, global_alpha, wi->rotation_type,
2643
		replication, vm, mem_to_mem);
2644

2645
	switch (wi->fourcc) {
2646 2647 2648 2649 2650 2651 2652 2653
	case DRM_FORMAT_RGB565:
	case DRM_FORMAT_RGB888:
	case DRM_FORMAT_ARGB4444:
	case DRM_FORMAT_RGBA4444:
	case DRM_FORMAT_RGBX4444:
	case DRM_FORMAT_ARGB1555:
	case DRM_FORMAT_XRGB1555:
	case DRM_FORMAT_XRGB4444:
2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664
		truncation = true;
		break;
	default:
		truncation = false;
		break;
	}

	/* setup extra DISPC_WB_ATTRIBUTES */
	l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
	l = FLD_MOD(l, truncation, 10, 10);	/* TRUNCATIONENABLE */
	l = FLD_MOD(l, mem_to_mem, 19, 19);	/* WRITEBACKMODE */
2665 2666
	if (mem_to_mem)
		l = FLD_MOD(l, 1, 26, 24);	/* CAPTUREMODE */
2667 2668
	else
		l = FLD_MOD(l, 0, 26, 24);	/* CAPTUREMODE */
2669
	dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
2670

2671 2672 2673 2674 2675 2676
	if (mem_to_mem) {
		/* WBDELAYCOUNT */
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), 0, 7, 0);
	} else {
		int wbdelay;

2677 2678
		wbdelay = min(vm->vfront_porch +
			      vm->vsync_len + vm->vback_porch, (u32)255);
2679 2680 2681 2682 2683

		/* WBDELAYCOUNT */
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), wbdelay, 7, 0);
	}

2684 2685 2686
	return r;
}

2687
static int dispc_ovl_enable(enum omap_plane_id plane, bool enable)
T
Tomi Valkeinen 已提交
2688
{
2689 2690
	DSSDBG("dispc_enable_plane %d, %d\n", plane, enable);

2691
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 0, 0);
2692 2693

	return 0;
T
Tomi Valkeinen 已提交
2694 2695
}

2696
static enum omap_dss_output_id dispc_mgr_get_supported_outputs(enum omap_channel channel)
2697 2698 2699 2700
{
	return dss_feat_get_supported_outputs(channel);
}

2701
static void dispc_lcd_enable_signal_polarity(bool act_high)
T
Tomi Valkeinen 已提交
2702
{
2703 2704 2705
	if (!dss_has_feature(FEAT_LCDENABLEPOL))
		return;

T
Tomi Valkeinen 已提交
2706 2707 2708 2709 2710
	REG_FLD_MOD(DISPC_CONTROL, act_high ? 1 : 0, 29, 29);
}

void dispc_lcd_enable_signal(bool enable)
{
2711 2712 2713
	if (!dss_has_feature(FEAT_LCDENABLESIGNAL))
		return;

T
Tomi Valkeinen 已提交
2714 2715 2716 2717 2718
	REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 28, 28);
}

void dispc_pck_free_enable(bool enable)
{
2719 2720 2721
	if (!dss_has_feature(FEAT_PCKFREEENABLE))
		return;

T
Tomi Valkeinen 已提交
2722 2723 2724
	REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 27, 27);
}

2725
static void dispc_mgr_enable_fifohandcheck(enum omap_channel channel, bool enable)
T
Tomi Valkeinen 已提交
2726
{
2727
	mgr_fld_write(channel, DISPC_MGR_FLD_FIFOHANDCHECK, enable);
T
Tomi Valkeinen 已提交
2728 2729 2730
}


2731
static void dispc_mgr_set_lcd_type_tft(enum omap_channel channel)
T
Tomi Valkeinen 已提交
2732
{
2733
	mgr_fld_write(channel, DISPC_MGR_FLD_STNTFT, 1);
T
Tomi Valkeinen 已提交
2734 2735
}

2736
static void dispc_set_loadmode(enum omap_dss_load_mode mode)
T
Tomi Valkeinen 已提交
2737 2738 2739 2740 2741
{
	REG_FLD_MOD(DISPC_CONFIG, mode, 2, 1);
}


2742
static void dispc_mgr_set_default_color(enum omap_channel channel, u32 color)
T
Tomi Valkeinen 已提交
2743
{
2744
	dispc_write_reg(DISPC_DEFAULT_COLOR(channel), color);
T
Tomi Valkeinen 已提交
2745 2746
}

2747
static void dispc_mgr_set_trans_key(enum omap_channel ch,
T
Tomi Valkeinen 已提交
2748 2749 2750
		enum omap_dss_trans_key_type type,
		u32 trans_key)
{
2751
	mgr_fld_write(ch, DISPC_MGR_FLD_TCKSELECTION, type);
T
Tomi Valkeinen 已提交
2752

2753
	dispc_write_reg(DISPC_TRANS_COLOR(ch), trans_key);
T
Tomi Valkeinen 已提交
2754 2755
}

2756
static void dispc_mgr_enable_trans_key(enum omap_channel ch, bool enable)
T
Tomi Valkeinen 已提交
2757
{
2758
	mgr_fld_write(ch, DISPC_MGR_FLD_TCKENABLE, enable);
T
Tomi Valkeinen 已提交
2759
}
2760

2761 2762
static void dispc_mgr_enable_alpha_fixed_zorder(enum omap_channel ch,
		bool enable)
T
Tomi Valkeinen 已提交
2763
{
2764
	if (!dss_has_feature(FEAT_ALPHA_FIXED_ZORDER))
T
Tomi Valkeinen 已提交
2765 2766 2767 2768
		return;

	if (ch == OMAP_DSS_CHANNEL_LCD)
		REG_FLD_MOD(DISPC_CONFIG, enable, 18, 18);
2769
	else if (ch == OMAP_DSS_CHANNEL_DIGIT)
T
Tomi Valkeinen 已提交
2770 2771
		REG_FLD_MOD(DISPC_CONFIG, enable, 19, 19);
}
2772

2773
static void dispc_mgr_setup(enum omap_channel channel,
2774
		const struct omap_overlay_manager_info *info)
2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785
{
	dispc_mgr_set_default_color(channel, info->default_color);
	dispc_mgr_set_trans_key(channel, info->trans_key_type, info->trans_key);
	dispc_mgr_enable_trans_key(channel, info->trans_enabled);
	dispc_mgr_enable_alpha_fixed_zorder(channel,
			info->partial_alpha_enabled);
	if (dss_has_feature(FEAT_CPR)) {
		dispc_mgr_enable_cpr(channel, info->cpr_enable);
		dispc_mgr_set_cpr_coef(channel, &info->cpr_coefs);
	}
}
T
Tomi Valkeinen 已提交
2786

2787
static void dispc_mgr_set_tft_data_lines(enum omap_channel channel, u8 data_lines)
T
Tomi Valkeinen 已提交
2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808
{
	int code;

	switch (data_lines) {
	case 12:
		code = 0;
		break;
	case 16:
		code = 1;
		break;
	case 18:
		code = 2;
		break;
	case 24:
		code = 3;
		break;
	default:
		BUG();
		return;
	}

2809
	mgr_fld_write(channel, DISPC_MGR_FLD_TFTDATALINES, code);
T
Tomi Valkeinen 已提交
2810 2811
}

2812
static void dispc_mgr_set_io_pad_mode(enum dss_io_pad_mode mode)
T
Tomi Valkeinen 已提交
2813 2814
{
	u32 l;
2815
	int gpout0, gpout1;
T
Tomi Valkeinen 已提交
2816 2817

	switch (mode) {
2818 2819 2820
	case DSS_IO_PAD_MODE_RESET:
		gpout0 = 0;
		gpout1 = 0;
T
Tomi Valkeinen 已提交
2821
		break;
2822 2823
	case DSS_IO_PAD_MODE_RFBI:
		gpout0 = 1;
T
Tomi Valkeinen 已提交
2824 2825
		gpout1 = 0;
		break;
2826 2827
	case DSS_IO_PAD_MODE_BYPASS:
		gpout0 = 1;
T
Tomi Valkeinen 已提交
2828 2829 2830 2831 2832 2833 2834
		gpout1 = 1;
		break;
	default:
		BUG();
		return;
	}

2835 2836 2837 2838 2839 2840
	l = dispc_read_reg(DISPC_CONTROL);
	l = FLD_MOD(l, gpout0, 15, 15);
	l = FLD_MOD(l, gpout1, 16, 16);
	dispc_write_reg(DISPC_CONTROL, l);
}

2841
static void dispc_mgr_enable_stallmode(enum omap_channel channel, bool enable)
2842
{
2843
	mgr_fld_write(channel, DISPC_MGR_FLD_STALLMODE, enable);
T
Tomi Valkeinen 已提交
2844 2845
}

2846
static void dispc_mgr_set_lcd_config(enum omap_channel channel,
2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862
		const struct dss_lcd_mgr_config *config)
{
	dispc_mgr_set_io_pad_mode(config->io_pad_mode);

	dispc_mgr_enable_stallmode(channel, config->stallmode);
	dispc_mgr_enable_fifohandcheck(channel, config->fifohandcheck);

	dispc_mgr_set_clock_div(channel, &config->clock_info);

	dispc_mgr_set_tft_data_lines(channel, config->video_port_width);

	dispc_lcd_enable_signal_polarity(config->lcden_sig_polarity);

	dispc_mgr_set_lcd_type_tft(channel);
}

2863 2864
static bool _dispc_mgr_size_ok(u16 width, u16 height)
{
2865 2866
	return width <= dispc.feat->mgr_width_max &&
		height <= dispc.feat->mgr_height_max;
2867 2868
}

2869
static bool _dispc_lcd_timings_ok(int hsync_len, int hfp, int hbp,
T
Tomi Valkeinen 已提交
2870 2871
		int vsw, int vfp, int vbp)
{
2872
	if (hsync_len < 1 || hsync_len > dispc.feat->sw_max ||
2873 2874 2875 2876 2877 2878
			hfp < 1 || hfp > dispc.feat->hp_max ||
			hbp < 1 || hbp > dispc.feat->hp_max ||
			vsw < 1 || vsw > dispc.feat->sw_max ||
			vfp < 0 || vfp > dispc.feat->vp_max ||
			vbp < 0 || vbp > dispc.feat->vp_max)
		return false;
T
Tomi Valkeinen 已提交
2879 2880 2881
	return true;
}

2882 2883 2884 2885
static bool _dispc_mgr_pclk_ok(enum omap_channel channel,
		unsigned long pclk)
{
	if (dss_mgr_is_lcd(channel))
2886
		return pclk <= dispc.feat->max_lcd_pclk;
2887
	else
2888
		return pclk <= dispc.feat->max_tv_pclk;
2889 2890
}

2891
bool dispc_mgr_timings_ok(enum omap_channel channel, const struct videomode *vm)
T
Tomi Valkeinen 已提交
2892
{
2893
	if (!_dispc_mgr_size_ok(vm->hactive, vm->vactive))
2894
		return false;
2895

2896
	if (!_dispc_mgr_pclk_ok(channel, vm->pixelclock))
2897
		return false;
2898 2899

	if (dss_mgr_is_lcd(channel)) {
2900
		/* TODO: OMAP4+ supports interlace for LCD outputs */
2901
		if (vm->flags & DISPLAY_FLAGS_INTERLACED)
2902
			return false;
2903

2904 2905 2906 2907
		if (!_dispc_lcd_timings_ok(vm->hsync_len,
				vm->hfront_porch, vm->hback_porch,
				vm->vsync_len, vm->vfront_porch,
				vm->vback_porch))
2908
			return false;
2909
	}
2910

2911
	return true;
T
Tomi Valkeinen 已提交
2912 2913
}

2914
static void _dispc_mgr_set_lcd_timings(enum omap_channel channel,
2915
				       const struct videomode *vm)
T
Tomi Valkeinen 已提交
2916
{
2917
	u32 timing_h, timing_v, l;
2918
	bool onoff, rf, ipc, vs, hs, de;
T
Tomi Valkeinen 已提交
2919

2920 2921 2922 2923 2924 2925
	timing_h = FLD_VAL(vm->hsync_len - 1, dispc.feat->sw_start, 0) |
		   FLD_VAL(vm->hfront_porch - 1, dispc.feat->fp_start, 8) |
		   FLD_VAL(vm->hback_porch - 1, dispc.feat->bp_start, 20);
	timing_v = FLD_VAL(vm->vsync_len - 1, dispc.feat->sw_start, 0) |
		   FLD_VAL(vm->vfront_porch, dispc.feat->fp_start, 8) |
		   FLD_VAL(vm->vback_porch, dispc.feat->bp_start, 20);
T
Tomi Valkeinen 已提交
2926

2927 2928
	dispc_write_reg(DISPC_TIMING_H(channel), timing_h);
	dispc_write_reg(DISPC_TIMING_V(channel), timing_v);
2929

2930
	if (vm->flags & DISPLAY_FLAGS_VSYNC_HIGH)
2931
		vs = false;
2932 2933
	else
		vs = true;
2934

2935
	if (vm->flags & DISPLAY_FLAGS_HSYNC_HIGH)
2936
		hs = false;
2937 2938
	else
		hs = true;
2939

2940
	if (vm->flags & DISPLAY_FLAGS_DE_HIGH)
2941
		de = false;
2942 2943
	else
		de = true;
2944

2945
	if (vm->flags & DISPLAY_FLAGS_PIXDATA_POSEDGE)
2946
		ipc = false;
2947
	else
2948 2949
		ipc = true;

2950 2951 2952
	/* always use the 'rf' setting */
	onoff = true;

2953
	if (vm->flags & DISPLAY_FLAGS_SYNC_POSEDGE)
2954
		rf = true;
2955 2956
	else
		rf = false;
2957

2958 2959
	l = FLD_VAL(onoff, 17, 17) |
		FLD_VAL(rf, 16, 16) |
2960
		FLD_VAL(de, 15, 15) |
2961
		FLD_VAL(ipc, 14, 14) |
2962 2963
		FLD_VAL(hs, 13, 13) |
		FLD_VAL(vs, 12, 12);
2964

2965 2966 2967 2968
	/* always set ALIGN bit when available */
	if (dispc.feat->supports_sync_align)
		l |= (1 << 18);

2969
	dispc_write_reg(DISPC_POL_FREQ(channel), l);
2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988

	if (dispc.syscon_pol) {
		const int shifts[] = {
			[OMAP_DSS_CHANNEL_LCD] = 0,
			[OMAP_DSS_CHANNEL_LCD2] = 1,
			[OMAP_DSS_CHANNEL_LCD3] = 2,
		};

		u32 mask, val;

		mask = (1 << 0) | (1 << 3) | (1 << 6);
		val = (rf << 0) | (ipc << 3) | (onoff << 6);

		mask <<= 16 + shifts[channel];
		val <<= 16 + shifts[channel];

		regmap_update_bits(dispc.syscon_pol, dispc.syscon_pol_offset,
			mask, val);
	}
T
Tomi Valkeinen 已提交
2989 2990
}

2991 2992 2993 2994 2995 2996 2997 2998 2999 3000
static int vm_flag_to_int(enum display_flags flags, enum display_flags high,
	enum display_flags low)
{
	if (flags & high)
		return 1;
	if (flags & low)
		return -1;
	return 0;
}

T
Tomi Valkeinen 已提交
3001
/* change name to mode? */
3002
static void dispc_mgr_set_timings(enum omap_channel channel,
3003
			   const struct videomode *vm)
T
Tomi Valkeinen 已提交
3004 3005 3006
{
	unsigned xtot, ytot;
	unsigned long ht, vt;
3007
	struct videomode t = *vm;
T
Tomi Valkeinen 已提交
3008

3009
	DSSDBG("channel %d xres %u yres %u\n", channel, t.hactive, t.vactive);
T
Tomi Valkeinen 已提交
3010

3011
	if (!dispc_mgr_timings_ok(channel, &t)) {
3012
		BUG();
3013 3014
		return;
	}
T
Tomi Valkeinen 已提交
3015

3016
	if (dss_mgr_is_lcd(channel)) {
3017
		_dispc_mgr_set_lcd_timings(channel, &t);
T
Tomi Valkeinen 已提交
3018

3019
		xtot = t.hactive + t.hfront_porch + t.hsync_len + t.hback_porch;
3020
		ytot = t.vactive + t.vfront_porch + t.vsync_len + t.vback_porch;
T
Tomi Valkeinen 已提交
3021

3022 3023
		ht = vm->pixelclock / xtot;
		vt = vm->pixelclock / xtot / ytot;
3024

3025
		DSSDBG("pck %lu\n", vm->pixelclock);
3026
		DSSDBG("hsync_len %d hfp %d hbp %d vsw %d vfp %d vbp %d\n",
3027
			t.hsync_len, t.hfront_porch, t.hback_porch,
3028
			t.vsync_len, t.vfront_porch, t.vback_porch);
3029
		DSSDBG("vsync_level %d hsync_level %d data_pclk_edge %d de_level %d sync_pclk_edge %d\n",
3030 3031 3032 3033 3034
			vm_flag_to_int(t.flags, DISPLAY_FLAGS_VSYNC_HIGH, DISPLAY_FLAGS_VSYNC_LOW),
			vm_flag_to_int(t.flags, DISPLAY_FLAGS_HSYNC_HIGH, DISPLAY_FLAGS_HSYNC_LOW),
			vm_flag_to_int(t.flags, DISPLAY_FLAGS_PIXDATA_POSEDGE, DISPLAY_FLAGS_PIXDATA_NEGEDGE),
			vm_flag_to_int(t.flags, DISPLAY_FLAGS_DE_HIGH, DISPLAY_FLAGS_DE_LOW),
			vm_flag_to_int(t.flags, DISPLAY_FLAGS_SYNC_POSEDGE, DISPLAY_FLAGS_SYNC_NEGEDGE));
T
Tomi Valkeinen 已提交
3035

3036
		DSSDBG("hsync %luHz, vsync %luHz\n", ht, vt);
3037
	} else {
3038
		if (t.flags & DISPLAY_FLAGS_INTERLACED)
3039
			t.vactive /= 2;
3040 3041

		if (dispc.feat->supports_double_pixel)
3042 3043 3044
			REG_FLD_MOD(DISPC_CONTROL,
				    !!(t.flags & DISPLAY_FLAGS_DOUBLECLK),
				    19, 17);
3045
	}
3046

3047
	dispc_mgr_set_size(channel, t.hactive, t.vactive);
T
Tomi Valkeinen 已提交
3048 3049
}

3050
static void dispc_mgr_set_lcd_divisor(enum omap_channel channel, u16 lck_div,
3051
		u16 pck_div)
T
Tomi Valkeinen 已提交
3052 3053
{
	BUG_ON(lck_div < 1);
3054
	BUG_ON(pck_div < 1);
T
Tomi Valkeinen 已提交
3055

3056
	dispc_write_reg(DISPC_DIVISORo(channel),
T
Tomi Valkeinen 已提交
3057
			FLD_VAL(lck_div, 23, 16) | FLD_VAL(pck_div, 7, 0));
3058

3059
	if (!dss_has_feature(FEAT_CORE_CLK_DIV) &&
3060 3061
			channel == OMAP_DSS_CHANNEL_LCD)
		dispc.core_clk_rate = dispc_fclk_rate() / lck_div;
T
Tomi Valkeinen 已提交
3062 3063
}

3064
static void dispc_mgr_get_lcd_divisor(enum omap_channel channel, int *lck_div,
3065
		int *pck_div)
T
Tomi Valkeinen 已提交
3066 3067
{
	u32 l;
3068
	l = dispc_read_reg(DISPC_DIVISORo(channel));
T
Tomi Valkeinen 已提交
3069 3070 3071 3072
	*lck_div = FLD_GET(l, 23, 16);
	*pck_div = FLD_GET(l, 7, 0);
}

3073
static unsigned long dispc_fclk_rate(void)
T
Tomi Valkeinen 已提交
3074
{
3075 3076
	unsigned long r;
	enum dss_clk_source src;
T
Tomi Valkeinen 已提交
3077

3078 3079 3080
	src = dss_get_dispc_clk_source();

	if (src == DSS_CLK_SRC_FCK) {
3081
		r = dss_get_dispc_clk_rate();
3082 3083 3084
	} else {
		struct dss_pll *pll;
		unsigned clkout_idx;
3085

3086 3087
		pll = dss_pll_find_by_src(src);
		clkout_idx = dss_pll_get_clkout_idx_for_src(src);
3088

3089
		r = pll->cinfo.clkout[clkout_idx];
3090 3091
	}

T
Tomi Valkeinen 已提交
3092 3093 3094
	return r;
}

3095
static unsigned long dispc_mgr_lclk_rate(enum omap_channel channel)
T
Tomi Valkeinen 已提交
3096 3097 3098
{
	int lcd;
	unsigned long r;
3099
	enum dss_clk_source src;
T
Tomi Valkeinen 已提交
3100

3101 3102 3103
	/* for TV, LCLK rate is the FCLK rate */
	if (!dss_mgr_is_lcd(channel))
		return dispc_fclk_rate();
T
Tomi Valkeinen 已提交
3104

3105
	src = dss_get_lcd_clk_source(channel);
3106

3107 3108 3109 3110 3111
	if (src == DSS_CLK_SRC_FCK) {
		r = dss_get_dispc_clk_rate();
	} else {
		struct dss_pll *pll;
		unsigned clkout_idx;
3112

3113 3114
		pll = dss_pll_find_by_src(src);
		clkout_idx = dss_pll_get_clkout_idx_for_src(src);
T
Tomi Valkeinen 已提交
3115

3116
		r = pll->cinfo.clkout[clkout_idx];
3117
	}
3118 3119 3120 3121

	lcd = REG_GET(DISPC_DIVISORo(channel), 23, 16);

	return r / lcd;
T
Tomi Valkeinen 已提交
3122 3123
}

3124
static unsigned long dispc_mgr_pclk_rate(enum omap_channel channel)
T
Tomi Valkeinen 已提交
3125 3126 3127
{
	unsigned long r;

3128
	if (dss_mgr_is_lcd(channel)) {
3129 3130
		int pcd;
		u32 l;
T
Tomi Valkeinen 已提交
3131

3132
		l = dispc_read_reg(DISPC_DIVISORo(channel));
T
Tomi Valkeinen 已提交
3133

3134
		pcd = FLD_GET(l, 7, 0);
T
Tomi Valkeinen 已提交
3135

3136 3137 3138 3139
		r = dispc_mgr_lclk_rate(channel);

		return r / pcd;
	} else {
3140
		return dispc.tv_pclk_rate;
3141
	}
T
Tomi Valkeinen 已提交
3142 3143
}

3144 3145 3146 3147 3148
void dispc_set_tv_pclk(unsigned long pclk)
{
	dispc.tv_pclk_rate = pclk;
}

3149
static unsigned long dispc_core_clk_rate(void)
3150
{
3151
	return dispc.core_clk_rate;
3152 3153
}

3154
static unsigned long dispc_plane_pclk_rate(enum omap_plane_id plane)
3155
{
3156 3157 3158 3159 3160 3161
	enum omap_channel channel;

	if (plane == OMAP_DSS_WB)
		return 0;

	channel = dispc_ovl_get_channel_out(plane);
3162 3163 3164 3165

	return dispc_mgr_pclk_rate(channel);
}

3166
static unsigned long dispc_plane_lclk_rate(enum omap_plane_id plane)
3167
{
3168 3169 3170 3171 3172 3173
	enum omap_channel channel;

	if (plane == OMAP_DSS_WB)
		return 0;

	channel	= dispc_ovl_get_channel_out(plane);
3174

3175
	return dispc_mgr_lclk_rate(channel);
3176
}
3177

3178
static void dispc_dump_clocks_channel(struct seq_file *s, enum omap_channel channel)
T
Tomi Valkeinen 已提交
3179 3180
{
	int lcd, pcd;
3181
	enum dss_clk_source lcd_clk_src;
3182 3183 3184 3185 3186

	seq_printf(s, "- %s -\n", mgr_desc[channel].name);

	lcd_clk_src = dss_get_lcd_clk_source(channel);

3187
	seq_printf(s, "%s clk source = %s\n", mgr_desc[channel].name,
3188
		dss_get_clk_source_name(lcd_clk_src));
3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200

	dispc_mgr_get_lcd_divisor(channel, &lcd, &pcd);

	seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
		dispc_mgr_lclk_rate(channel), lcd);
	seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
		dispc_mgr_pclk_rate(channel), pcd);
}

void dispc_dump_clocks(struct seq_file *s)
{
	int lcd;
3201
	u32 l;
3202
	enum dss_clk_source dispc_clk_src = dss_get_dispc_clk_source();
T
Tomi Valkeinen 已提交
3203

3204 3205
	if (dispc_runtime_get())
		return;
T
Tomi Valkeinen 已提交
3206 3207 3208

	seq_printf(s, "- DISPC -\n");

3209
	seq_printf(s, "dispc fclk source = %s\n",
3210
			dss_get_clk_source_name(dispc_clk_src));
T
Tomi Valkeinen 已提交
3211 3212

	seq_printf(s, "fck\t\t%-16lu\n", dispc_fclk_rate());
3213

3214 3215 3216 3217 3218 3219 3220 3221
	if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
		seq_printf(s, "- DISPC-CORE-CLK -\n");
		l = dispc_read_reg(DISPC_DIVISOR);
		lcd = FLD_GET(l, 23, 16);

		seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
				(dispc_fclk_rate()/lcd), lcd);
	}
3222

3223
	dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD);
3224

3225 3226 3227 3228
	if (dss_has_feature(FEAT_MGR_LCD2))
		dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD2);
	if (dss_has_feature(FEAT_MGR_LCD3))
		dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD3);
3229 3230

	dispc_runtime_put();
T
Tomi Valkeinen 已提交
3231 3232
}

3233
static void dispc_dump_regs(struct seq_file *s)
T
Tomi Valkeinen 已提交
3234
{
3235 3236 3237 3238 3239
	int i, j;
	const char *mgr_names[] = {
		[OMAP_DSS_CHANNEL_LCD]		= "LCD",
		[OMAP_DSS_CHANNEL_DIGIT]	= "TV",
		[OMAP_DSS_CHANNEL_LCD2]		= "LCD2",
3240
		[OMAP_DSS_CHANNEL_LCD3]		= "LCD3",
3241 3242 3243 3244 3245
	};
	const char *ovl_names[] = {
		[OMAP_DSS_GFX]		= "GFX",
		[OMAP_DSS_VIDEO1]	= "VID1",
		[OMAP_DSS_VIDEO2]	= "VID2",
3246
		[OMAP_DSS_VIDEO3]	= "VID3",
T
Tomi Valkeinen 已提交
3247
		[OMAP_DSS_WB]		= "WB",
3248 3249 3250
	};
	const char **p_names;

3251
#define DUMPREG(r) seq_printf(s, "%-50s %08x\n", #r, dispc_read_reg(r))
T
Tomi Valkeinen 已提交
3252

3253 3254
	if (dispc_runtime_get())
		return;
T
Tomi Valkeinen 已提交
3255

3256
	/* DISPC common registers */
T
Tomi Valkeinen 已提交
3257 3258 3259 3260 3261 3262 3263 3264 3265 3266
	DUMPREG(DISPC_REVISION);
	DUMPREG(DISPC_SYSCONFIG);
	DUMPREG(DISPC_SYSSTATUS);
	DUMPREG(DISPC_IRQSTATUS);
	DUMPREG(DISPC_IRQENABLE);
	DUMPREG(DISPC_CONTROL);
	DUMPREG(DISPC_CONFIG);
	DUMPREG(DISPC_CAPABLE);
	DUMPREG(DISPC_LINE_STATUS);
	DUMPREG(DISPC_LINE_NUMBER);
3267 3268
	if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
			dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
3269
		DUMPREG(DISPC_GLOBAL_ALPHA);
3270 3271 3272
	if (dss_has_feature(FEAT_MGR_LCD2)) {
		DUMPREG(DISPC_CONTROL2);
		DUMPREG(DISPC_CONFIG2);
3273
	}
3274 3275 3276 3277
	if (dss_has_feature(FEAT_MGR_LCD3)) {
		DUMPREG(DISPC_CONTROL3);
		DUMPREG(DISPC_CONFIG3);
	}
T
Tomi Valkeinen 已提交
3278 3279
	if (dss_has_feature(FEAT_MFLAG))
		DUMPREG(DISPC_GLOBAL_MFLAG_ATTRIBUTE);
3280 3281 3282 3283

#undef DUMPREG

#define DISPC_REG(i, name) name(i)
3284
#define DUMPREG(i, r) seq_printf(s, "%s(%s)%*s %08x\n", #r, p_names[i], \
T
Tomi Valkeinen 已提交
3285
	(int)(48 - strlen(#r) - strlen(p_names[i])), " ", \
3286 3287
	dispc_read_reg(DISPC_REG(i, r)))

3288
	p_names = mgr_names;
3289

3290
	/* DISPC channel specific registers */
3291
	for (i = 0; i < dispc_get_num_mgrs(); i++) {
3292 3293 3294
		DUMPREG(i, DISPC_DEFAULT_COLOR);
		DUMPREG(i, DISPC_TRANS_COLOR);
		DUMPREG(i, DISPC_SIZE_MGR);
T
Tomi Valkeinen 已提交
3295

3296 3297
		if (i == OMAP_DSS_CHANNEL_DIGIT)
			continue;
3298

3299 3300 3301 3302
		DUMPREG(i, DISPC_TIMING_H);
		DUMPREG(i, DISPC_TIMING_V);
		DUMPREG(i, DISPC_POL_FREQ);
		DUMPREG(i, DISPC_DIVISORo);
3303

3304 3305 3306
		DUMPREG(i, DISPC_DATA_CYCLE1);
		DUMPREG(i, DISPC_DATA_CYCLE2);
		DUMPREG(i, DISPC_DATA_CYCLE3);
3307

3308
		if (dss_has_feature(FEAT_CPR)) {
3309 3310 3311
			DUMPREG(i, DISPC_CPR_COEF_R);
			DUMPREG(i, DISPC_CPR_COEF_G);
			DUMPREG(i, DISPC_CPR_COEF_B);
3312
		}
3313
	}
T
Tomi Valkeinen 已提交
3314

3315 3316
	p_names = ovl_names;

3317
	for (i = 0; i < dispc_get_num_ovls(); i++) {
3318 3319 3320 3321 3322 3323 3324 3325 3326
		DUMPREG(i, DISPC_OVL_BA0);
		DUMPREG(i, DISPC_OVL_BA1);
		DUMPREG(i, DISPC_OVL_POSITION);
		DUMPREG(i, DISPC_OVL_SIZE);
		DUMPREG(i, DISPC_OVL_ATTRIBUTES);
		DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD);
		DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS);
		DUMPREG(i, DISPC_OVL_ROW_INC);
		DUMPREG(i, DISPC_OVL_PIXEL_INC);
3327

3328 3329
		if (dss_has_feature(FEAT_PRELOAD))
			DUMPREG(i, DISPC_OVL_PRELOAD);
3330 3331
		if (dss_has_feature(FEAT_MFLAG))
			DUMPREG(i, DISPC_OVL_MFLAG_THRESHOLD);
3332 3333 3334 3335 3336 3337 3338 3339 3340 3341 3342 3343 3344 3345 3346 3347 3348 3349 3350 3351

		if (i == OMAP_DSS_GFX) {
			DUMPREG(i, DISPC_OVL_WINDOW_SKIP);
			DUMPREG(i, DISPC_OVL_TABLE_BA);
			continue;
		}

		DUMPREG(i, DISPC_OVL_FIR);
		DUMPREG(i, DISPC_OVL_PICTURE_SIZE);
		DUMPREG(i, DISPC_OVL_ACCU0);
		DUMPREG(i, DISPC_OVL_ACCU1);
		if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
			DUMPREG(i, DISPC_OVL_BA0_UV);
			DUMPREG(i, DISPC_OVL_BA1_UV);
			DUMPREG(i, DISPC_OVL_FIR2);
			DUMPREG(i, DISPC_OVL_ACCU2_0);
			DUMPREG(i, DISPC_OVL_ACCU2_1);
		}
		if (dss_has_feature(FEAT_ATTR2))
			DUMPREG(i, DISPC_OVL_ATTRIBUTES2);
3352
	}
3353

T
Tomi Valkeinen 已提交
3354
	if (dispc.feat->has_writeback) {
T
Tomi Valkeinen 已提交
3355 3356 3357 3358 3359 3360 3361 3362 3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382
		i = OMAP_DSS_WB;
		DUMPREG(i, DISPC_OVL_BA0);
		DUMPREG(i, DISPC_OVL_BA1);
		DUMPREG(i, DISPC_OVL_SIZE);
		DUMPREG(i, DISPC_OVL_ATTRIBUTES);
		DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD);
		DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS);
		DUMPREG(i, DISPC_OVL_ROW_INC);
		DUMPREG(i, DISPC_OVL_PIXEL_INC);

		if (dss_has_feature(FEAT_MFLAG))
			DUMPREG(i, DISPC_OVL_MFLAG_THRESHOLD);

		DUMPREG(i, DISPC_OVL_FIR);
		DUMPREG(i, DISPC_OVL_PICTURE_SIZE);
		DUMPREG(i, DISPC_OVL_ACCU0);
		DUMPREG(i, DISPC_OVL_ACCU1);
		if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
			DUMPREG(i, DISPC_OVL_BA0_UV);
			DUMPREG(i, DISPC_OVL_BA1_UV);
			DUMPREG(i, DISPC_OVL_FIR2);
			DUMPREG(i, DISPC_OVL_ACCU2_0);
			DUMPREG(i, DISPC_OVL_ACCU2_1);
		}
		if (dss_has_feature(FEAT_ATTR2))
			DUMPREG(i, DISPC_OVL_ATTRIBUTES2);
	}

3383 3384 3385 3386 3387
#undef DISPC_REG
#undef DUMPREG

#define DISPC_REG(plane, name, i) name(plane, i)
#define DUMPREG(plane, name, i) \
3388
	seq_printf(s, "%s_%d(%s)%*s %08x\n", #name, i, p_names[plane], \
T
Tomi Valkeinen 已提交
3389
	(int)(46 - strlen(#name) - strlen(p_names[plane])), " ", \
3390 3391
	dispc_read_reg(DISPC_REG(plane, name, i)))

3392
	/* Video pipeline coefficient registers */
3393

3394
	/* start from OMAP_DSS_VIDEO1 */
3395
	for (i = 1; i < dispc_get_num_ovls(); i++) {
3396 3397
		for (j = 0; j < 8; j++)
			DUMPREG(i, DISPC_OVL_FIR_COEF_H, j);
3398

3399 3400
		for (j = 0; j < 8; j++)
			DUMPREG(i, DISPC_OVL_FIR_COEF_HV, j);
3401

3402 3403
		for (j = 0; j < 5; j++)
			DUMPREG(i, DISPC_OVL_CONV_COEF, j);
3404

3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419
		if (dss_has_feature(FEAT_FIR_COEF_V)) {
			for (j = 0; j < 8; j++)
				DUMPREG(i, DISPC_OVL_FIR_COEF_V, j);
		}

		if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
			for (j = 0; j < 8; j++)
				DUMPREG(i, DISPC_OVL_FIR_COEF_H2, j);

			for (j = 0; j < 8; j++)
				DUMPREG(i, DISPC_OVL_FIR_COEF_HV2, j);

			for (j = 0; j < 8; j++)
				DUMPREG(i, DISPC_OVL_FIR_COEF_V2, j);
		}
3420
	}
T
Tomi Valkeinen 已提交
3421

3422
	dispc_runtime_put();
3423 3424

#undef DISPC_REG
T
Tomi Valkeinen 已提交
3425 3426 3427 3428 3429 3430 3431 3432 3433
#undef DUMPREG
}

/* calculate clock rates using dividers in cinfo */
int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
		struct dispc_clock_info *cinfo)
{
	if (cinfo->lck_div > 255 || cinfo->lck_div == 0)
		return -EINVAL;
3434
	if (cinfo->pck_div < 1 || cinfo->pck_div > 255)
T
Tomi Valkeinen 已提交
3435 3436 3437 3438
		return -EINVAL;

	cinfo->lck = dispc_fclk_rate / cinfo->lck_div;
	cinfo->pck = cinfo->lck / cinfo->pck_div;
3439

T
Tomi Valkeinen 已提交
3440 3441 3442
	return 0;
}

3443 3444 3445 3446 3447 3448 3449 3450 3451 3452 3453
bool dispc_div_calc(unsigned long dispc,
		unsigned long pck_min, unsigned long pck_max,
		dispc_div_calc_func func, void *data)
{
	int lckd, lckd_start, lckd_stop;
	int pckd, pckd_start, pckd_stop;
	unsigned long pck, lck;
	unsigned long lck_max;
	unsigned long pckd_hw_min, pckd_hw_max;
	unsigned min_fck_per_pck;
	unsigned long fck;
T
Tomi Valkeinen 已提交
3454

3455 3456 3457 3458 3459
#ifdef CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK
	min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
#else
	min_fck_per_pck = 0;
#endif
T
Tomi Valkeinen 已提交
3460

3461 3462
	pckd_hw_min = dss_feat_get_param_min(FEAT_PARAM_DSS_PCD);
	pckd_hw_max = dss_feat_get_param_max(FEAT_PARAM_DSS_PCD);
T
Tomi Valkeinen 已提交
3463

3464
	lck_max = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
T
Tomi Valkeinen 已提交
3465

3466 3467
	pck_min = pck_min ? pck_min : 1;
	pck_max = pck_max ? pck_max : ULONG_MAX;
T
Tomi Valkeinen 已提交
3468

3469 3470
	lckd_start = max(DIV_ROUND_UP(dispc, lck_max), 1ul);
	lckd_stop = min(dispc / pck_min, 255ul);
T
Tomi Valkeinen 已提交
3471

3472 3473
	for (lckd = lckd_start; lckd <= lckd_stop; ++lckd) {
		lck = dispc / lckd;
T
Tomi Valkeinen 已提交
3474

3475 3476
		pckd_start = max(DIV_ROUND_UP(lck, pck_max), pckd_hw_min);
		pckd_stop = min(lck / pck_min, pckd_hw_max);
T
Tomi Valkeinen 已提交
3477

3478 3479
		for (pckd = pckd_start; pckd <= pckd_stop; ++pckd) {
			pck = lck / pckd;
T
Tomi Valkeinen 已提交
3480

3481 3482 3483 3484 3485 3486 3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500
			/*
			 * For OMAP2/3 the DISPC fclk is the same as LCD's logic
			 * clock, which means we're configuring DISPC fclk here
			 * also. Thus we need to use the calculated lck. For
			 * OMAP4+ the DISPC fclk is a separate clock.
			 */
			if (dss_has_feature(FEAT_CORE_CLK_DIV))
				fck = dispc_core_clk_rate();
			else
				fck = lck;

			if (fck < pck * min_fck_per_pck)
				continue;

			if (func(lckd, pckd, lck, pck, data))
				return true;
		}
	}

	return false;
T
Tomi Valkeinen 已提交
3501 3502
}

3503
void dispc_mgr_set_clock_div(enum omap_channel channel,
3504
		const struct dispc_clock_info *cinfo)
T
Tomi Valkeinen 已提交
3505 3506 3507 3508
{
	DSSDBG("lck = %lu (%u)\n", cinfo->lck, cinfo->lck_div);
	DSSDBG("pck = %lu (%u)\n", cinfo->pck, cinfo->pck_div);

3509
	dispc_mgr_set_lcd_divisor(channel, cinfo->lck_div, cinfo->pck_div);
T
Tomi Valkeinen 已提交
3510 3511
}

3512
int dispc_mgr_get_clock_div(enum omap_channel channel,
3513
		struct dispc_clock_info *cinfo)
T
Tomi Valkeinen 已提交
3514 3515 3516 3517 3518
{
	unsigned long fck;

	fck = dispc_fclk_rate();

3519 3520
	cinfo->lck_div = REG_GET(DISPC_DIVISORo(channel), 23, 16);
	cinfo->pck_div = REG_GET(DISPC_DIVISORo(channel), 7, 0);
T
Tomi Valkeinen 已提交
3521 3522 3523 3524 3525 3526 3527

	cinfo->lck = fck / cinfo->lck_div;
	cinfo->pck = cinfo->lck / cinfo->pck_div;

	return 0;
}

3528
static u32 dispc_read_irqstatus(void)
3529 3530 3531 3532
{
	return dispc_read_reg(DISPC_IRQSTATUS);
}

3533
static void dispc_clear_irqstatus(u32 mask)
3534 3535 3536 3537
{
	dispc_write_reg(DISPC_IRQSTATUS, mask);
}

3538
static void dispc_write_irqenable(u32 mask)
3539 3540 3541 3542 3543 3544 3545
{
	u32 old_mask = dispc_read_reg(DISPC_IRQENABLE);

	/* clear the irqstatus for newly enabled irqs */
	dispc_clear_irqstatus((mask ^ old_mask) & mask);

	dispc_write_reg(DISPC_IRQENABLE, mask);
3546 3547 3548

	/* flush posted write */
	dispc_read_reg(DISPC_IRQENABLE);
3549 3550
}

T
Tomi Valkeinen 已提交
3551 3552 3553 3554 3555 3556 3557 3558 3559 3560
void dispc_enable_sidle(void)
{
	REG_FLD_MOD(DISPC_SYSCONFIG, 2, 4, 3);	/* SIDLEMODE: smart idle */
}

void dispc_disable_sidle(void)
{
	REG_FLD_MOD(DISPC_SYSCONFIG, 1, 4, 3);	/* SIDLEMODE: no idle */
}

3561
static u32 dispc_mgr_gamma_size(enum omap_channel channel)
3562 3563 3564 3565 3566 3567 3568 3569 3570 3571 3572 3573 3574 3575 3576 3577 3578 3579 3580 3581 3582 3583 3584 3585 3586 3587 3588 3589 3590 3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606 3607 3608 3609 3610 3611 3612 3613
{
	const struct dispc_gamma_desc *gdesc = &mgr_desc[channel].gamma;

	if (!dispc.feat->has_gamma_table)
		return 0;

	return gdesc->len;
}

static void dispc_mgr_write_gamma_table(enum omap_channel channel)
{
	const struct dispc_gamma_desc *gdesc = &mgr_desc[channel].gamma;
	u32 *table = dispc.gamma_table[channel];
	unsigned int i;

	DSSDBG("%s: channel %d\n", __func__, channel);

	for (i = 0; i < gdesc->len; ++i) {
		u32 v = table[i];

		if (gdesc->has_index)
			v |= i << 24;
		else if (i == 0)
			v |= 1 << 31;

		dispc_write_reg(gdesc->reg, v);
	}
}

static void dispc_restore_gamma_tables(void)
{
	DSSDBG("%s()\n", __func__);

	if (!dispc.feat->has_gamma_table)
		return;

	dispc_mgr_write_gamma_table(OMAP_DSS_CHANNEL_LCD);

	dispc_mgr_write_gamma_table(OMAP_DSS_CHANNEL_DIGIT);

	if (dss_has_feature(FEAT_MGR_LCD2))
		dispc_mgr_write_gamma_table(OMAP_DSS_CHANNEL_LCD2);

	if (dss_has_feature(FEAT_MGR_LCD3))
		dispc_mgr_write_gamma_table(OMAP_DSS_CHANNEL_LCD3);
}

static const struct drm_color_lut dispc_mgr_gamma_default_lut[] = {
	{ .red = 0, .green = 0, .blue = 0, },
	{ .red = U16_MAX, .green = U16_MAX, .blue = U16_MAX, },
};

3614
static void dispc_mgr_set_gamma(enum omap_channel channel,
3615 3616 3617 3618 3619 3620 3621 3622 3623 3624 3625 3626 3627 3628 3629 3630 3631 3632 3633 3634 3635 3636 3637 3638 3639 3640 3641 3642 3643 3644 3645 3646 3647 3648 3649 3650 3651 3652 3653 3654 3655 3656 3657 3658 3659 3660 3661 3662 3663 3664 3665 3666 3667 3668 3669 3670 3671 3672 3673 3674 3675 3676 3677 3678 3679 3680 3681 3682 3683 3684 3685 3686 3687 3688 3689 3690 3691
			 const struct drm_color_lut *lut,
			 unsigned int length)
{
	const struct dispc_gamma_desc *gdesc = &mgr_desc[channel].gamma;
	u32 *table = dispc.gamma_table[channel];
	uint i;

	DSSDBG("%s: channel %d, lut len %u, hw len %u\n", __func__,
	       channel, length, gdesc->len);

	if (!dispc.feat->has_gamma_table)
		return;

	if (lut == NULL || length < 2) {
		lut = dispc_mgr_gamma_default_lut;
		length = ARRAY_SIZE(dispc_mgr_gamma_default_lut);
	}

	for (i = 0; i < length - 1; ++i) {
		uint first = i * (gdesc->len - 1) / (length - 1);
		uint last = (i + 1) * (gdesc->len - 1) / (length - 1);
		uint w = last - first;
		u16 r, g, b;
		uint j;

		if (w == 0)
			continue;

		for (j = 0; j <= w; j++) {
			r = (lut[i].red * (w - j) + lut[i+1].red * j) / w;
			g = (lut[i].green * (w - j) + lut[i+1].green * j) / w;
			b = (lut[i].blue * (w - j) + lut[i+1].blue * j) / w;

			r >>= 16 - gdesc->bits;
			g >>= 16 - gdesc->bits;
			b >>= 16 - gdesc->bits;

			table[first + j] = (r << (gdesc->bits * 2)) |
				(g << gdesc->bits) | b;
		}
	}

	if (dispc.is_enabled)
		dispc_mgr_write_gamma_table(channel);
}

static int dispc_init_gamma_tables(void)
{
	int channel;

	if (!dispc.feat->has_gamma_table)
		return 0;

	for (channel = 0; channel < ARRAY_SIZE(dispc.gamma_table); channel++) {
		const struct dispc_gamma_desc *gdesc = &mgr_desc[channel].gamma;
		u32 *gt;

		if (channel == OMAP_DSS_CHANNEL_LCD2 &&
		    !dss_has_feature(FEAT_MGR_LCD2))
			continue;

		if (channel == OMAP_DSS_CHANNEL_LCD3 &&
		    !dss_has_feature(FEAT_MGR_LCD3))
			continue;

		gt = devm_kmalloc_array(&dispc.pdev->dev, gdesc->len,
					   sizeof(u32), GFP_KERNEL);
		if (!gt)
			return -ENOMEM;

		dispc.gamma_table[channel] = gt;

		dispc_mgr_set_gamma(channel, NULL, 0);
	}
	return 0;
}

T
Tomi Valkeinen 已提交
3692 3693 3694 3695
static void _omap_dispc_initial_config(void)
{
	u32 l;

3696 3697 3698 3699 3700 3701 3702
	/* Exclusively enable DISPC_CORE_CLK and set divider to 1 */
	if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
		l = dispc_read_reg(DISPC_DIVISOR);
		/* Use DISPC_DIVISOR.LCD, instead of DISPC_DIVISOR1.LCD */
		l = FLD_MOD(l, 1, 0, 0);
		l = FLD_MOD(l, 1, 23, 16);
		dispc_write_reg(DISPC_DIVISOR, l);
3703 3704

		dispc.core_clk_rate = dispc_fclk_rate();
3705 3706
	}

3707 3708 3709 3710 3711 3712 3713 3714 3715
	/* Use gamma table mode, instead of palette mode */
	if (dispc.feat->has_gamma_table)
		REG_FLD_MOD(DISPC_CONFIG, 1, 3, 3);

	/* For older DSS versions (FEAT_FUNCGATED) this enables
	 * func-clock auto-gating. For newer versions
	 * (dispc.feat->has_gamma_table) this enables tv-out gamma tables.
	 */
	if (dss_has_feature(FEAT_FUNCGATED) || dispc.feat->has_gamma_table)
3716
		REG_FLD_MOD(DISPC_CONFIG, 1, 9, 9);
T
Tomi Valkeinen 已提交
3717

3718
	dispc_setup_color_conv_coef();
T
Tomi Valkeinen 已提交
3719 3720 3721

	dispc_set_loadmode(OMAP_DSS_LOAD_FRAME_ONLY);

3722
	dispc_init_fifos();
3723 3724

	dispc_configure_burst_sizes();
3725 3726

	dispc_ovl_enable_zorder_planes();
3727 3728 3729

	if (dispc.feat->mstandby_workaround)
		REG_FLD_MOD(DISPC_MSTANDBY_CTRL, 1, 0, 0);
T
Tomi Valkeinen 已提交
3730 3731 3732

	if (dss_has_feature(FEAT_MFLAG))
		dispc_init_mflag();
T
Tomi Valkeinen 已提交
3733 3734
}

3735 3736 3737 3738 3739 3740 3741 3742 3743 3744 3745 3746 3747 3748 3749 3750 3751 3752 3753 3754 3755 3756 3757 3758 3759 3760 3761 3762 3763 3764
static const struct dss_reg_field omap2_dispc_reg_fields[] = {
	[FEAT_REG_FIRHINC]			= { 11, 0 },
	[FEAT_REG_FIRVINC]			= { 27, 16 },
	[FEAT_REG_FIFOLOWTHRESHOLD]		= { 8, 0 },
	[FEAT_REG_FIFOHIGHTHRESHOLD]		= { 24, 16 },
	[FEAT_REG_FIFOSIZE]			= { 8, 0 },
	[FEAT_REG_HORIZONTALACCU]		= { 9, 0 },
	[FEAT_REG_VERTICALACCU]			= { 25, 16 },
};

static const struct dss_reg_field omap3_dispc_reg_fields[] = {
	[FEAT_REG_FIRHINC]			= { 12, 0 },
	[FEAT_REG_FIRVINC]			= { 28, 16 },
	[FEAT_REG_FIFOLOWTHRESHOLD]		= { 11, 0 },
	[FEAT_REG_FIFOHIGHTHRESHOLD]		= { 27, 16 },
	[FEAT_REG_FIFOSIZE]			= { 10, 0 },
	[FEAT_REG_HORIZONTALACCU]		= { 9, 0 },
	[FEAT_REG_VERTICALACCU]			= { 25, 16 },
};

static const struct dss_reg_field omap4_dispc_reg_fields[] = {
	[FEAT_REG_FIRHINC]			= { 12, 0 },
	[FEAT_REG_FIRVINC]			= { 28, 16 },
	[FEAT_REG_FIFOLOWTHRESHOLD]		= { 15, 0 },
	[FEAT_REG_FIFOHIGHTHRESHOLD]		= { 31, 16 },
	[FEAT_REG_FIFOSIZE]			= { 15, 0 },
	[FEAT_REG_HORIZONTALACCU]		= { 10, 0 },
	[FEAT_REG_VERTICALACCU]			= { 26, 16 },
};

3765 3766 3767 3768 3769 3770 3771 3772 3773 3774 3775 3776 3777 3778 3779 3780 3781 3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799 3800 3801 3802 3803 3804 3805 3806 3807 3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823 3824 3825 3826 3827 3828
static const enum omap_overlay_caps omap2_dispc_overlay_caps[] = {
	/* OMAP_DSS_GFX */
	OMAP_DSS_OVL_CAP_POS | OMAP_DSS_OVL_CAP_REPLICATION,

	/* OMAP_DSS_VIDEO1 */
	OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_POS |
		OMAP_DSS_OVL_CAP_REPLICATION,

	/* OMAP_DSS_VIDEO2 */
	OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_POS |
		OMAP_DSS_OVL_CAP_REPLICATION,
};

static const enum omap_overlay_caps omap3430_dispc_overlay_caps[] = {
	/* OMAP_DSS_GFX */
	OMAP_DSS_OVL_CAP_GLOBAL_ALPHA | OMAP_DSS_OVL_CAP_POS |
		OMAP_DSS_OVL_CAP_REPLICATION,

	/* OMAP_DSS_VIDEO1 */
	OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_POS |
		OMAP_DSS_OVL_CAP_REPLICATION,

	/* OMAP_DSS_VIDEO2 */
	OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_GLOBAL_ALPHA |
		OMAP_DSS_OVL_CAP_POS | OMAP_DSS_OVL_CAP_REPLICATION,
};

static const enum omap_overlay_caps omap3630_dispc_overlay_caps[] = {
	/* OMAP_DSS_GFX */
	OMAP_DSS_OVL_CAP_GLOBAL_ALPHA | OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA |
		OMAP_DSS_OVL_CAP_POS | OMAP_DSS_OVL_CAP_REPLICATION,

	/* OMAP_DSS_VIDEO1 */
	OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_POS |
		OMAP_DSS_OVL_CAP_REPLICATION,

	/* OMAP_DSS_VIDEO2 */
	OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_GLOBAL_ALPHA |
		OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA | OMAP_DSS_OVL_CAP_POS |
		OMAP_DSS_OVL_CAP_REPLICATION,
};

static const enum omap_overlay_caps omap4_dispc_overlay_caps[] = {
	/* OMAP_DSS_GFX */
	OMAP_DSS_OVL_CAP_GLOBAL_ALPHA | OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA |
		OMAP_DSS_OVL_CAP_ZORDER | OMAP_DSS_OVL_CAP_POS |
		OMAP_DSS_OVL_CAP_REPLICATION,

	/* OMAP_DSS_VIDEO1 */
	OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_GLOBAL_ALPHA |
		OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA | OMAP_DSS_OVL_CAP_ZORDER |
		OMAP_DSS_OVL_CAP_POS | OMAP_DSS_OVL_CAP_REPLICATION,

	/* OMAP_DSS_VIDEO2 */
	OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_GLOBAL_ALPHA |
		OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA | OMAP_DSS_OVL_CAP_ZORDER |
		OMAP_DSS_OVL_CAP_POS | OMAP_DSS_OVL_CAP_REPLICATION,

	/* OMAP_DSS_VIDEO3 */
	OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_GLOBAL_ALPHA |
		OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA | OMAP_DSS_OVL_CAP_ZORDER |
		OMAP_DSS_OVL_CAP_POS | OMAP_DSS_OVL_CAP_REPLICATION,
};

3829 3830 3831 3832 3833 3834 3835 3836 3837 3838 3839 3840 3841 3842 3843 3844 3845 3846 3847 3848 3849 3850 3851 3852 3853 3854 3855 3856 3857 3858 3859 3860 3861 3862 3863 3864 3865 3866 3867 3868 3869 3870 3871 3872 3873 3874 3875 3876 3877 3878 3879 3880 3881 3882 3883 3884 3885 3886 3887 3888 3889 3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904 3905 3906 3907 3908 3909 3910 3911 3912 3913 3914 3915 3916 3917 3918 3919 3920 3921 3922 3923 3924 3925 3926 3927 3928
#define COLOR_ARRAY(arr...) (const u32[]) { arr, 0 }

static const u32 *omap2_dispc_supported_color_modes[] = {

	/* OMAP_DSS_GFX */
	COLOR_ARRAY(
	DRM_FORMAT_RGBX4444, DRM_FORMAT_RGB565,
	DRM_FORMAT_XRGB8888, DRM_FORMAT_RGB888),

	/* OMAP_DSS_VIDEO1 */
	COLOR_ARRAY(
	DRM_FORMAT_RGB565, DRM_FORMAT_XRGB8888,
	DRM_FORMAT_RGB888, DRM_FORMAT_YUYV,
	DRM_FORMAT_UYVY),

	/* OMAP_DSS_VIDEO2 */
	COLOR_ARRAY(
	DRM_FORMAT_RGB565, DRM_FORMAT_XRGB8888,
	DRM_FORMAT_RGB888, DRM_FORMAT_YUYV,
	DRM_FORMAT_UYVY),
};

static const u32 *omap3_dispc_supported_color_modes[] = {
	/* OMAP_DSS_GFX */
	COLOR_ARRAY(
	DRM_FORMAT_RGBX4444, DRM_FORMAT_ARGB4444,
	DRM_FORMAT_RGB565, DRM_FORMAT_XRGB8888,
	DRM_FORMAT_RGB888, DRM_FORMAT_ARGB8888,
	DRM_FORMAT_RGBA8888, DRM_FORMAT_RGBX8888),

	/* OMAP_DSS_VIDEO1 */
	COLOR_ARRAY(
	DRM_FORMAT_XRGB8888, DRM_FORMAT_RGB888,
	DRM_FORMAT_RGBX4444, DRM_FORMAT_RGB565,
	DRM_FORMAT_YUYV, DRM_FORMAT_UYVY),

	/* OMAP_DSS_VIDEO2 */
	COLOR_ARRAY(
	DRM_FORMAT_RGBX4444, DRM_FORMAT_ARGB4444,
	DRM_FORMAT_RGB565, DRM_FORMAT_XRGB8888,
	DRM_FORMAT_RGB888, DRM_FORMAT_YUYV,
	DRM_FORMAT_UYVY, DRM_FORMAT_ARGB8888,
	DRM_FORMAT_RGBA8888, DRM_FORMAT_RGBX8888),
};

static const u32 *omap4_dispc_supported_color_modes[] = {
	/* OMAP_DSS_GFX */
	COLOR_ARRAY(
	DRM_FORMAT_RGBX4444, DRM_FORMAT_ARGB4444,
	DRM_FORMAT_RGB565, DRM_FORMAT_XRGB8888,
	DRM_FORMAT_RGB888, DRM_FORMAT_ARGB8888,
	DRM_FORMAT_RGBA8888, DRM_FORMAT_RGBX8888,
	DRM_FORMAT_ARGB1555, DRM_FORMAT_XRGB4444,
	DRM_FORMAT_RGBA4444, DRM_FORMAT_XRGB1555),

	/* OMAP_DSS_VIDEO1 */
	COLOR_ARRAY(
	DRM_FORMAT_RGB565, DRM_FORMAT_RGBX4444,
	DRM_FORMAT_YUYV, DRM_FORMAT_ARGB1555,
	DRM_FORMAT_RGBA8888, DRM_FORMAT_NV12,
	DRM_FORMAT_RGBA4444, DRM_FORMAT_XRGB8888,
	DRM_FORMAT_RGB888, DRM_FORMAT_UYVY,
	DRM_FORMAT_ARGB4444, DRM_FORMAT_XRGB1555,
	DRM_FORMAT_ARGB8888, DRM_FORMAT_XRGB4444,
	DRM_FORMAT_RGBX8888),

       /* OMAP_DSS_VIDEO2 */
	COLOR_ARRAY(
	DRM_FORMAT_RGB565, DRM_FORMAT_RGBX4444,
	DRM_FORMAT_YUYV, DRM_FORMAT_ARGB1555,
	DRM_FORMAT_RGBA8888, DRM_FORMAT_NV12,
	DRM_FORMAT_RGBA4444, DRM_FORMAT_XRGB8888,
	DRM_FORMAT_RGB888, DRM_FORMAT_UYVY,
	DRM_FORMAT_ARGB4444, DRM_FORMAT_XRGB1555,
	DRM_FORMAT_ARGB8888, DRM_FORMAT_XRGB4444,
	DRM_FORMAT_RGBX8888),

	/* OMAP_DSS_VIDEO3 */
	COLOR_ARRAY(
	DRM_FORMAT_RGB565, DRM_FORMAT_RGBX4444,
	DRM_FORMAT_YUYV, DRM_FORMAT_ARGB1555,
	DRM_FORMAT_RGBA8888, DRM_FORMAT_NV12,
	DRM_FORMAT_RGBA4444, DRM_FORMAT_XRGB8888,
	DRM_FORMAT_RGB888, DRM_FORMAT_UYVY,
	DRM_FORMAT_ARGB4444, DRM_FORMAT_XRGB1555,
	DRM_FORMAT_ARGB8888, DRM_FORMAT_XRGB4444,
	DRM_FORMAT_RGBX8888),

	/* OMAP_DSS_WB */
	COLOR_ARRAY(
	DRM_FORMAT_RGB565, DRM_FORMAT_RGBX4444,
	DRM_FORMAT_YUYV, DRM_FORMAT_ARGB1555,
	DRM_FORMAT_RGBA8888, DRM_FORMAT_NV12,
	DRM_FORMAT_RGBA4444, DRM_FORMAT_XRGB8888,
	DRM_FORMAT_RGB888, DRM_FORMAT_UYVY,
	DRM_FORMAT_ARGB4444, DRM_FORMAT_XRGB1555,
	DRM_FORMAT_ARGB8888, DRM_FORMAT_XRGB4444,
	DRM_FORMAT_RGBX8888),
};

3929
static const struct dispc_features omap24xx_dispc_feats = {
3930 3931 3932 3933 3934 3935
	.sw_start		=	5,
	.fp_start		=	15,
	.bp_start		=	27,
	.sw_max			=	64,
	.vp_max			=	255,
	.hp_max			=	256,
3936 3937 3938 3939
	.mgr_width_start	=	10,
	.mgr_height_start	=	26,
	.mgr_width_max		=	2048,
	.mgr_height_max		=	2048,
3940
	.max_lcd_pclk		=	66500000,
3941 3942
	.calc_scaling		=	dispc_ovl_calc_scaling_24xx,
	.calc_core_clk		=	calc_core_clk_24xx,
3943
	.num_fifos		=	3,
3944 3945
	.reg_fields		=	omap2_dispc_reg_fields,
	.num_reg_fields		=	ARRAY_SIZE(omap2_dispc_reg_fields),
3946
	.overlay_caps		=	omap2_dispc_overlay_caps,
3947
	.supported_color_modes	=	omap2_dispc_supported_color_modes,
3948 3949
	.num_mgrs		=	2,
	.num_ovls		=	3,
3950 3951
	.buffer_size_unit	=	1,
	.burst_size_unit	=	8,
3952
	.no_framedone_tv	=	true,
3953
	.set_max_preload	=	false,
3954
	.last_pixel_inc_missing	=	true,
3955 3956
};

3957
static const struct dispc_features omap34xx_rev1_0_dispc_feats = {
3958 3959 3960 3961 3962 3963
	.sw_start		=	5,
	.fp_start		=	15,
	.bp_start		=	27,
	.sw_max			=	64,
	.vp_max			=	255,
	.hp_max			=	256,
3964 3965 3966 3967
	.mgr_width_start	=	10,
	.mgr_height_start	=	26,
	.mgr_width_max		=	2048,
	.mgr_height_max		=	2048,
3968 3969
	.max_lcd_pclk		=	173000000,
	.max_tv_pclk		=	59000000,
3970 3971
	.calc_scaling		=	dispc_ovl_calc_scaling_34xx,
	.calc_core_clk		=	calc_core_clk_34xx,
3972
	.num_fifos		=	3,
3973 3974
	.reg_fields		=	omap3_dispc_reg_fields,
	.num_reg_fields		=	ARRAY_SIZE(omap3_dispc_reg_fields),
3975
	.overlay_caps		=	omap3430_dispc_overlay_caps,
3976
	.supported_color_modes	=	omap3_dispc_supported_color_modes,
3977 3978
	.num_mgrs		=	2,
	.num_ovls		=	3,
3979 3980
	.buffer_size_unit	=	1,
	.burst_size_unit	=	8,
3981
	.no_framedone_tv	=	true,
3982
	.set_max_preload	=	false,
3983
	.last_pixel_inc_missing	=	true,
3984 3985
};

3986
static const struct dispc_features omap34xx_rev3_0_dispc_feats = {
3987 3988 3989 3990 3991 3992
	.sw_start		=	7,
	.fp_start		=	19,
	.bp_start		=	31,
	.sw_max			=	256,
	.vp_max			=	4095,
	.hp_max			=	4096,
3993 3994 3995 3996
	.mgr_width_start	=	10,
	.mgr_height_start	=	26,
	.mgr_width_max		=	2048,
	.mgr_height_max		=	2048,
3997 3998
	.max_lcd_pclk		=	173000000,
	.max_tv_pclk		=	59000000,
3999 4000
	.calc_scaling		=	dispc_ovl_calc_scaling_34xx,
	.calc_core_clk		=	calc_core_clk_34xx,
4001
	.num_fifos		=	3,
4002 4003
	.reg_fields		=	omap3_dispc_reg_fields,
	.num_reg_fields		=	ARRAY_SIZE(omap3_dispc_reg_fields),
4004 4005
	.overlay_caps		=	omap3430_dispc_overlay_caps,
	.supported_color_modes	=	omap3_dispc_supported_color_modes,
4006 4007
	.num_mgrs		=	2,
	.num_ovls		=	3,
4008 4009 4010 4011 4012 4013 4014 4015 4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026 4027 4028 4029 4030
	.buffer_size_unit	=	1,
	.burst_size_unit	=	8,
	.no_framedone_tv	=	true,
	.set_max_preload	=	false,
	.last_pixel_inc_missing	=	true,
};

static const struct dispc_features omap36xx_dispc_feats = {
	.sw_start		=	7,
	.fp_start		=	19,
	.bp_start		=	31,
	.sw_max			=	256,
	.vp_max			=	4095,
	.hp_max			=	4096,
	.mgr_width_start	=	10,
	.mgr_height_start	=	26,
	.mgr_width_max		=	2048,
	.mgr_height_max		=	2048,
	.max_lcd_pclk		=	173000000,
	.max_tv_pclk		=	59000000,
	.calc_scaling		=	dispc_ovl_calc_scaling_34xx,
	.calc_core_clk		=	calc_core_clk_34xx,
	.num_fifos		=	3,
4031 4032
	.reg_fields		=	omap3_dispc_reg_fields,
	.num_reg_fields		=	ARRAY_SIZE(omap3_dispc_reg_fields),
4033
	.overlay_caps		=	omap3630_dispc_overlay_caps,
4034
	.supported_color_modes	=	omap3_dispc_supported_color_modes,
4035 4036 4037 4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048 4049 4050 4051 4052 4053 4054 4055 4056 4057 4058 4059
	.num_mgrs		=	2,
	.num_ovls		=	3,
	.buffer_size_unit	=	1,
	.burst_size_unit	=	8,
	.no_framedone_tv	=	true,
	.set_max_preload	=	false,
	.last_pixel_inc_missing	=	true,
};

static const struct dispc_features am43xx_dispc_feats = {
	.sw_start		=	7,
	.fp_start		=	19,
	.bp_start		=	31,
	.sw_max			=	256,
	.vp_max			=	4095,
	.hp_max			=	4096,
	.mgr_width_start	=	10,
	.mgr_height_start	=	26,
	.mgr_width_max		=	2048,
	.mgr_height_max		=	2048,
	.max_lcd_pclk		=	173000000,
	.max_tv_pclk		=	59000000,
	.calc_scaling		=	dispc_ovl_calc_scaling_34xx,
	.calc_core_clk		=	calc_core_clk_34xx,
	.num_fifos		=	3,
4060 4061
	.reg_fields		=	omap3_dispc_reg_fields,
	.num_reg_fields		=	ARRAY_SIZE(omap3_dispc_reg_fields),
4062 4063 4064 4065
	.overlay_caps		=	omap3430_dispc_overlay_caps,
	.supported_color_modes	=	omap3_dispc_supported_color_modes,
	.num_mgrs		=	1,
	.num_ovls		=	3,
4066 4067
	.buffer_size_unit	=	1,
	.burst_size_unit	=	8,
4068
	.no_framedone_tv	=	true,
4069
	.set_max_preload	=	false,
4070
	.last_pixel_inc_missing	=	true,
4071 4072
};

4073
static const struct dispc_features omap44xx_dispc_feats = {
4074 4075 4076 4077 4078 4079
	.sw_start		=	7,
	.fp_start		=	19,
	.bp_start		=	31,
	.sw_max			=	256,
	.vp_max			=	4095,
	.hp_max			=	4096,
4080 4081 4082 4083
	.mgr_width_start	=	10,
	.mgr_height_start	=	26,
	.mgr_width_max		=	2048,
	.mgr_height_max		=	2048,
4084 4085
	.max_lcd_pclk		=	170000000,
	.max_tv_pclk		=	185625000,
4086 4087
	.calc_scaling		=	dispc_ovl_calc_scaling_44xx,
	.calc_core_clk		=	calc_core_clk_44xx,
4088
	.num_fifos		=	5,
4089 4090
	.reg_fields		=	omap4_dispc_reg_fields,
	.num_reg_fields		=	ARRAY_SIZE(omap4_dispc_reg_fields),
4091
	.overlay_caps		=	omap4_dispc_overlay_caps,
4092
	.supported_color_modes	=	omap4_dispc_supported_color_modes,
4093 4094
	.num_mgrs		=	3,
	.num_ovls		=	4,
4095 4096
	.buffer_size_unit	=	16,
	.burst_size_unit	=	16,
4097
	.gfx_fifo_workaround	=	true,
4098
	.set_max_preload	=	true,
4099
	.supports_sync_align	=	true,
T
Tomi Valkeinen 已提交
4100
	.has_writeback		=	true,
4101
	.supports_double_pixel	=	true,
4102
	.reverse_ilace_field_order =	true,
4103
	.has_gamma_table	=	true,
4104
	.has_gamma_i734_bug	=	true,
4105 4106
};

4107
static const struct dispc_features omap54xx_dispc_feats = {
4108 4109 4110 4111 4112 4113 4114 4115 4116 4117
	.sw_start		=	7,
	.fp_start		=	19,
	.bp_start		=	31,
	.sw_max			=	256,
	.vp_max			=	4095,
	.hp_max			=	4096,
	.mgr_width_start	=	11,
	.mgr_height_start	=	27,
	.mgr_width_max		=	4096,
	.mgr_height_max		=	4096,
4118 4119
	.max_lcd_pclk		=	170000000,
	.max_tv_pclk		=	186000000,
4120 4121 4122
	.calc_scaling		=	dispc_ovl_calc_scaling_44xx,
	.calc_core_clk		=	calc_core_clk_44xx,
	.num_fifos		=	5,
4123 4124
	.reg_fields		=	omap4_dispc_reg_fields,
	.num_reg_fields		=	ARRAY_SIZE(omap4_dispc_reg_fields),
4125
	.overlay_caps		=	omap4_dispc_overlay_caps,
4126
	.supported_color_modes	=	omap4_dispc_supported_color_modes,
4127 4128
	.num_mgrs		=	4,
	.num_ovls		=	4,
4129 4130
	.buffer_size_unit	=	16,
	.burst_size_unit	=	16,
4131
	.gfx_fifo_workaround	=	true,
4132
	.mstandby_workaround	=	true,
4133
	.set_max_preload	=	true,
4134
	.supports_sync_align	=	true,
T
Tomi Valkeinen 已提交
4135
	.has_writeback		=	true,
4136
	.supports_double_pixel	=	true,
4137
	.reverse_ilace_field_order =	true,
4138
	.has_gamma_table	=	true,
4139
	.has_gamma_i734_bug	=	true,
4140 4141
};

4142 4143 4144 4145 4146 4147 4148 4149
static irqreturn_t dispc_irq_handler(int irq, void *arg)
{
	if (!dispc.is_enabled)
		return IRQ_NONE;

	return dispc.user_handler(irq, dispc.user_data);
}

4150
static int dispc_request_irq(irq_handler_t handler, void *dev_id)
4151
{
4152 4153 4154 4155 4156 4157 4158 4159 4160 4161 4162 4163 4164 4165 4166 4167 4168 4169 4170
	int r;

	if (dispc.user_handler != NULL)
		return -EBUSY;

	dispc.user_handler = handler;
	dispc.user_data = dev_id;

	/* ensure the dispc_irq_handler sees the values above */
	smp_wmb();

	r = devm_request_irq(&dispc.pdev->dev, dispc.irq, dispc_irq_handler,
			     IRQF_SHARED, "OMAP DISPC", &dispc);
	if (r) {
		dispc.user_handler = NULL;
		dispc.user_data = NULL;
	}

	return r;
4171 4172
}

4173
static void dispc_free_irq(void *dev_id)
4174
{
4175 4176 4177 4178
	devm_free_irq(&dispc.pdev->dev, dispc.irq, &dispc);

	dispc.user_handler = NULL;
	dispc.user_data = NULL;
4179 4180
}

4181 4182 4183 4184 4185 4186 4187 4188 4189 4190 4191 4192 4193 4194 4195 4196 4197 4198 4199
/*
 * Workaround for errata i734 in DSS dispc
 *  - LCD1 Gamma Correction Is Not Working When GFX Pipe Is Disabled
 *
 * For gamma tables to work on LCD1 the GFX plane has to be used at
 * least once after DSS HW has come out of reset. The workaround
 * sets up a minimal LCD setup with GFX plane and waits for one
 * vertical sync irq before disabling the setup and continuing with
 * the context restore. The physical outputs are gated during the
 * operation. This workaround requires that gamma table's LOADMODE
 * is set to 0x2 in DISPC_CONTROL1 register.
 *
 * For details see:
 * OMAP543x Multimedia Device Silicon Revision 2.0 Silicon Errata
 * Literature Number: SWPZ037E
 * Or some other relevant errata document for the DSS IP version.
 */

static const struct dispc_errata_i734_data {
4200
	struct videomode vm;
4201 4202 4203 4204
	struct omap_overlay_info ovli;
	struct omap_overlay_manager_info mgri;
	struct dss_lcd_mgr_config lcd_conf;
} i734 = {
4205
	.vm = {
4206
		.hactive = 8, .vactive = 1,
4207
		.pixelclock = 16000000,
4208
		.hsync_len = 8, .hfront_porch = 4, .hback_porch = 4,
4209
		.vsync_len = 1, .vfront_porch = 1, .vback_porch = 1,
4210

4211
		.flags = DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW |
4212 4213
			 DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_SYNC_POSEDGE |
			 DISPLAY_FLAGS_PIXDATA_POSEDGE,
4214 4215 4216 4217
	},
	.ovli = {
		.screen_width = 1,
		.width = 1, .height = 1,
4218
		.fourcc = DRM_FORMAT_XRGB8888,
4219
		.rotation = DRM_MODE_ROTATE_0,
4220
		.rotation_type = OMAP_DSS_ROT_NONE,
4221 4222 4223 4224 4225 4226 4227 4228 4229 4230 4231 4232 4233 4234 4235 4236 4237 4238 4239 4240 4241 4242 4243 4244 4245 4246 4247 4248 4249 4250 4251 4252 4253 4254 4255 4256 4257
		.pos_x = 0, .pos_y = 0,
		.out_width = 0, .out_height = 0,
		.global_alpha = 0xff,
		.pre_mult_alpha = 0,
		.zorder = 0,
	},
	.mgri = {
		.default_color = 0,
		.trans_enabled = false,
		.partial_alpha_enabled = false,
		.cpr_enable = false,
	},
	.lcd_conf = {
		.io_pad_mode = DSS_IO_PAD_MODE_BYPASS,
		.stallmode = false,
		.fifohandcheck = false,
		.clock_info = {
			.lck_div = 1,
			.pck_div = 2,
		},
		.video_port_width = 24,
		.lcden_sig_polarity = 0,
	},
};

static struct i734_buf {
	size_t size;
	dma_addr_t paddr;
	void *vaddr;
} i734_buf;

static int dispc_errata_i734_wa_init(void)
{
	if (!dispc.feat->has_gamma_i734_bug)
		return 0;

	i734_buf.size = i734.ovli.width * i734.ovli.height *
4258
		color_mode_to_bpp(i734.ovli.fourcc) / 8;
4259 4260 4261 4262 4263 4264 4265 4266 4267 4268 4269 4270 4271 4272 4273 4274 4275 4276 4277 4278 4279 4280 4281 4282 4283 4284 4285 4286 4287 4288 4289 4290 4291 4292 4293 4294 4295 4296 4297 4298 4299 4300

	i734_buf.vaddr = dma_alloc_writecombine(&dispc.pdev->dev, i734_buf.size,
						&i734_buf.paddr, GFP_KERNEL);
	if (!i734_buf.vaddr) {
		dev_err(&dispc.pdev->dev, "%s: dma_alloc_writecombine failed",
			__func__);
		return -ENOMEM;
	}

	return 0;
}

static void dispc_errata_i734_wa_fini(void)
{
	if (!dispc.feat->has_gamma_i734_bug)
		return;

	dma_free_writecombine(&dispc.pdev->dev, i734_buf.size, i734_buf.vaddr,
			      i734_buf.paddr);
}

static void dispc_errata_i734_wa(void)
{
	u32 framedone_irq = dispc_mgr_get_framedone_irq(OMAP_DSS_CHANNEL_LCD);
	struct omap_overlay_info ovli;
	struct dss_lcd_mgr_config lcd_conf;
	u32 gatestate;
	unsigned int count;

	if (!dispc.feat->has_gamma_i734_bug)
		return;

	gatestate = REG_GET(DISPC_CONFIG, 8, 4);

	ovli = i734.ovli;
	ovli.paddr = i734_buf.paddr;
	lcd_conf = i734.lcd_conf;

	/* Gate all LCD1 outputs */
	REG_FLD_MOD(DISPC_CONFIG, 0x1f, 8, 4);

	/* Setup and enable GFX plane */
4301 4302
	dispc_ovl_setup(OMAP_DSS_GFX, &ovli, &i734.vm, false,
		OMAP_DSS_CHANNEL_LCD);
4303 4304 4305 4306 4307 4308 4309
	dispc_ovl_enable(OMAP_DSS_GFX, true);

	/* Set up and enable display manager for LCD1 */
	dispc_mgr_setup(OMAP_DSS_CHANNEL_LCD, &i734.mgri);
	dispc_calc_clock_rates(dss_get_dispc_clk_rate(),
			       &lcd_conf.clock_info);
	dispc_mgr_set_lcd_config(OMAP_DSS_CHANNEL_LCD, &lcd_conf);
4310
	dispc_mgr_set_timings(OMAP_DSS_CHANNEL_LCD, &i734.vm);
4311 4312 4313 4314 4315 4316 4317 4318 4319 4320 4321 4322 4323 4324 4325 4326 4327 4328 4329 4330 4331 4332 4333 4334 4335 4336 4337 4338

	dispc_clear_irqstatus(framedone_irq);

	/* Enable and shut the channel to produce just one frame */
	dispc_mgr_enable(OMAP_DSS_CHANNEL_LCD, true);
	dispc_mgr_enable(OMAP_DSS_CHANNEL_LCD, false);

	/* Busy wait for framedone. We can't fiddle with irq handlers
	 * in PM resume. Typically the loop runs less than 5 times and
	 * waits less than a micro second.
	 */
	count = 0;
	while (!(dispc_read_irqstatus() & framedone_irq)) {
		if (count++ > 10000) {
			dev_err(&dispc.pdev->dev, "%s: framedone timeout\n",
				__func__);
			break;
		}
	}
	dispc_ovl_enable(OMAP_DSS_GFX, false);

	/* Clear all irq bits before continuing */
	dispc_clear_irqstatus(0xffffffff);

	/* Restore the original state to LCD1 output gates */
	REG_FLD_MOD(DISPC_CONFIG, gatestate, 8, 4);
}

T
Tomi Valkeinen 已提交
4339 4340 4341 4342 4343 4344 4345 4346 4347 4348 4349 4350 4351 4352 4353 4354 4355 4356 4357 4358 4359 4360 4361 4362 4363 4364 4365 4366 4367 4368 4369 4370 4371
static const struct dispc_ops dispc_ops = {
	.read_irqstatus = dispc_read_irqstatus,
	.clear_irqstatus = dispc_clear_irqstatus,
	.write_irqenable = dispc_write_irqenable,

	.request_irq = dispc_request_irq,
	.free_irq = dispc_free_irq,

	.runtime_get = dispc_runtime_get,
	.runtime_put = dispc_runtime_put,

	.get_num_ovls = dispc_get_num_ovls,
	.get_num_mgrs = dispc_get_num_mgrs,

	.mgr_enable = dispc_mgr_enable,
	.mgr_is_enabled = dispc_mgr_is_enabled,
	.mgr_get_vsync_irq = dispc_mgr_get_vsync_irq,
	.mgr_get_framedone_irq = dispc_mgr_get_framedone_irq,
	.mgr_get_sync_lost_irq = dispc_mgr_get_sync_lost_irq,
	.mgr_go_busy = dispc_mgr_go_busy,
	.mgr_go = dispc_mgr_go,
	.mgr_set_lcd_config = dispc_mgr_set_lcd_config,
	.mgr_set_timings = dispc_mgr_set_timings,
	.mgr_setup = dispc_mgr_setup,
	.mgr_get_supported_outputs = dispc_mgr_get_supported_outputs,
	.mgr_gamma_size = dispc_mgr_gamma_size,
	.mgr_set_gamma = dispc_mgr_set_gamma,

	.ovl_enable = dispc_ovl_enable,
	.ovl_setup = dispc_ovl_setup,
	.ovl_get_color_modes = dispc_ovl_get_color_modes,
};

4372
/* DISPC HW IP initialisation */
4373 4374
static const struct of_device_id dispc_of_match[] = {
	{ .compatible = "ti,omap2-dispc", .data = &omap24xx_dispc_feats },
4375
	{ .compatible = "ti,omap3-dispc", .data = &omap36xx_dispc_feats },
4376 4377 4378 4379 4380 4381 4382 4383 4384
	{ .compatible = "ti,omap4-dispc", .data = &omap44xx_dispc_feats },
	{ .compatible = "ti,omap5-dispc", .data = &omap54xx_dispc_feats },
	{ .compatible = "ti,dra7-dispc",  .data = &omap54xx_dispc_feats },
	{},
};

static const struct soc_device_attribute dispc_soc_devices[] = {
	{ .machine = "OMAP3[45]*",
	  .revision = "ES[12].?",	.data = &omap34xx_rev1_0_dispc_feats },
4385 4386
	{ .machine = "OMAP3[45]*",	.data = &omap34xx_rev3_0_dispc_feats },
	{ .machine = "AM35*",		.data = &omap34xx_rev3_0_dispc_feats },
4387
	{ .machine = "AM43*",		.data = &am43xx_dispc_feats },
4388 4389 4390
	{ /* sentinel */ }
};

T
Tomi Valkeinen 已提交
4391
static int dispc_bind(struct device *dev, struct device *master, void *data)
4392
{
T
Tomi Valkeinen 已提交
4393
	struct platform_device *pdev = to_platform_device(dev);
4394
	const struct soc_device_attribute *soc;
4395
	u32 rev;
4396
	int r = 0;
4397
	struct resource *dispc_mem;
4398
	struct device_node *np = pdev->dev.of_node;
4399

4400 4401
	dispc.pdev = pdev;

4402 4403
	spin_lock_init(&dispc.control_lock);

4404
	/*
4405
	 * The OMAP3-based models can't be told apart using the compatible
4406
	 * string, use SoC device matching.
4407 4408 4409 4410 4411 4412
	 */
	soc = soc_device_match(dispc_soc_devices);
	if (soc)
		dispc.feat = soc->data;
	else
		dispc.feat = of_match_device(dispc_of_match, &pdev->dev)->data;
4413

4414 4415 4416 4417
	r = dispc_errata_i734_wa_init();
	if (r)
		return r;

4418
	dispc_mem = platform_get_resource(dispc.pdev, IORESOURCE_MEM, 0);
4419 4420 4421
	dispc.base = devm_ioremap_resource(&pdev->dev, dispc_mem);
	if (IS_ERR(dispc.base))
		return PTR_ERR(dispc.base);
4422

4423 4424 4425
	dispc.irq = platform_get_irq(dispc.pdev, 0);
	if (dispc.irq < 0) {
		DSSERR("platform_get_irq failed\n");
4426
		return -ENODEV;
4427 4428
	}

4429 4430 4431 4432 4433 4434 4435 4436 4437 4438 4439 4440 4441 4442
	if (np && of_property_read_bool(np, "syscon-pol")) {
		dispc.syscon_pol = syscon_regmap_lookup_by_phandle(np, "syscon-pol");
		if (IS_ERR(dispc.syscon_pol)) {
			dev_err(&pdev->dev, "failed to get syscon-pol regmap\n");
			return PTR_ERR(dispc.syscon_pol);
		}

		if (of_property_read_u32_index(np, "syscon-pol", 1,
				&dispc.syscon_pol_offset)) {
			dev_err(&pdev->dev, "failed to get syscon-pol offset\n");
			return -EINVAL;
		}
	}

4443 4444 4445 4446
	r = dispc_init_gamma_tables();
	if (r)
		return r;

4447 4448 4449 4450 4451
	pm_runtime_enable(&pdev->dev);

	r = dispc_runtime_get();
	if (r)
		goto err_runtime_get;
4452 4453 4454 4455

	_omap_dispc_initial_config();

	rev = dispc_read_reg(DISPC_REVISION);
4456
	dev_dbg(&pdev->dev, "OMAP DISPC rev %d.%d\n",
4457 4458
	       FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));

4459
	dispc_runtime_put();
4460

T
Tomi Valkeinen 已提交
4461 4462
	dispc_set_ops(&dispc_ops);

4463 4464
	dss_debugfs_create_file("dispc", dispc_dump_regs);

4465
	return 0;
4466 4467 4468

err_runtime_get:
	pm_runtime_disable(&pdev->dev);
4469
	return r;
4470 4471
}

T
Tomi Valkeinen 已提交
4472 4473
static void dispc_unbind(struct device *dev, struct device *master,
			       void *data)
4474
{
T
Tomi Valkeinen 已提交
4475 4476
	dispc_set_ops(NULL);

T
Tomi Valkeinen 已提交
4477
	pm_runtime_disable(dev);
4478 4479

	dispc_errata_i734_wa_fini();
T
Tomi Valkeinen 已提交
4480 4481 4482 4483 4484 4485
}

static const struct component_ops dispc_component_ops = {
	.bind	= dispc_bind,
	.unbind	= dispc_unbind,
};
4486

T
Tomi Valkeinen 已提交
4487 4488 4489 4490 4491 4492 4493 4494
static int dispc_probe(struct platform_device *pdev)
{
	return component_add(&pdev->dev, &dispc_component_ops);
}

static int dispc_remove(struct platform_device *pdev)
{
	component_del(&pdev->dev, &dispc_component_ops);
4495 4496 4497
	return 0;
}

4498 4499
static int dispc_runtime_suspend(struct device *dev)
{
4500 4501 4502 4503 4504 4505
	dispc.is_enabled = false;
	/* ensure the dispc_irq_handler sees the is_enabled value */
	smp_wmb();
	/* wait for current handler to finish before turning the DISPC off */
	synchronize_irq(dispc.irq);

4506 4507 4508 4509 4510 4511 4512
	dispc_save_context();

	return 0;
}

static int dispc_runtime_resume(struct device *dev)
{
4513 4514 4515 4516 4517 4518
	/*
	 * The reset value for load mode is 0 (OMAP_DSS_LOAD_CLUT_AND_FRAME)
	 * but we always initialize it to 2 (OMAP_DSS_LOAD_FRAME_ONLY) in
	 * _omap_dispc_initial_config(). We can thus use it to detect if
	 * we have lost register context.
	 */
4519 4520
	if (REG_GET(DISPC_CONFIG, 2, 1) != OMAP_DSS_LOAD_FRAME_ONLY) {
		_omap_dispc_initial_config();
4521

4522 4523
		dispc_errata_i734_wa();

4524
		dispc_restore_context();
4525 4526

		dispc_restore_gamma_tables();
4527
	}
4528

4529 4530 4531
	dispc.is_enabled = true;
	/* ensure the dispc_irq_handler sees the is_enabled value */
	smp_wmb();
4532 4533 4534 4535 4536 4537 4538 4539 4540

	return 0;
}

static const struct dev_pm_ops dispc_pm_ops = {
	.runtime_suspend = dispc_runtime_suspend,
	.runtime_resume = dispc_runtime_resume,
};

4541
static struct platform_driver omap_dispchw_driver = {
T
Tomi Valkeinen 已提交
4542 4543
	.probe		= dispc_probe,
	.remove         = dispc_remove,
4544 4545
	.driver         = {
		.name   = "omapdss_dispc",
4546
		.pm	= &dispc_pm_ops,
4547
		.of_match_table = dispc_of_match,
T
Tomi Valkeinen 已提交
4548
		.suppress_bind_attrs = true,
4549 4550 4551
	},
};

T
Tomi Valkeinen 已提交
4552
int __init dispc_init_platform_driver(void)
4553
{
T
Tomi Valkeinen 已提交
4554
	return platform_driver_register(&omap_dispchw_driver);
4555 4556
}

4557
void dispc_uninit_platform_driver(void)
4558
{
4559
	platform_driver_unregister(&omap_dispchw_driver);
4560
}