dispc.c 116.1 KB
Newer Older
T
Tomi Valkeinen 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * linux/drivers/video/omap2/dss/dispc.c
 *
 * Copyright (C) 2009 Nokia Corporation
 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
 *
 * Some code and ideas taken from drivers/video/omap/ driver
 * by Imre Deak.
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms of the GNU General Public License version 2 as published by
 * the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * You should have received a copy of the GNU General Public License along with
 * this program.  If not, see <http://www.gnu.org/licenses/>.
 */

#define DSS_SUBSYS_NAME "DISPC"

#include <linux/kernel.h>
#include <linux/dma-mapping.h>
#include <linux/vmalloc.h>
28
#include <linux/export.h>
T
Tomi Valkeinen 已提交
29 30 31 32 33 34
#include <linux/clk.h>
#include <linux/io.h>
#include <linux/jiffies.h>
#include <linux/seq_file.h>
#include <linux/delay.h>
#include <linux/workqueue.h>
35
#include <linux/hardirq.h>
36
#include <linux/platform_device.h>
37
#include <linux/pm_runtime.h>
38
#include <linux/sizes.h>
39 40 41
#include <linux/mfd/syscon.h>
#include <linux/regmap.h>
#include <linux/of.h>
42
#include <linux/of_device.h>
T
Tomi Valkeinen 已提交
43
#include <linux/component.h>
44
#include <linux/sys_soc.h>
45
#include <drm/drm_fourcc.h>
46
#include <drm/drm_blend.h>
T
Tomi Valkeinen 已提交
47

48
#include "omapdss.h"
T
Tomi Valkeinen 已提交
49
#include "dss.h"
50
#include "dss_features.h"
51
#include "dispc.h"
T
Tomi Valkeinen 已提交
52 53

/* DISPC */
54
#define DISPC_SZ_REGS			SZ_4K
T
Tomi Valkeinen 已提交
55

56 57 58 59 60 61
enum omap_burst_size {
	BURST_SIZE_X2 = 0,
	BURST_SIZE_X4 = 1,
	BURST_SIZE_X8 = 2,
};

T
Tomi Valkeinen 已提交
62 63 64 65 66 67
#define REG_GET(idx, start, end) \
	FLD_GET(dispc_read_reg(idx), start, end)

#define REG_FLD_MOD(idx, val, start, end)				\
	dispc_write_reg(idx, FLD_MOD(dispc_read_reg(idx), val, start, end))

68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94
/* DISPC has feature id */
enum dispc_feature_id {
	FEAT_LCDENABLEPOL,
	FEAT_LCDENABLESIGNAL,
	FEAT_PCKFREEENABLE,
	FEAT_FUNCGATED,
	FEAT_MGR_LCD2,
	FEAT_MGR_LCD3,
	FEAT_LINEBUFFERSPLIT,
	FEAT_ROWREPEATENABLE,
	FEAT_RESIZECONF,
	/* Independent core clk divider */
	FEAT_CORE_CLK_DIV,
	FEAT_HANDLE_UV_SEPARATE,
	FEAT_ATTR2,
	FEAT_CPR,
	FEAT_PRELOAD,
	FEAT_FIR_COEF_V,
	FEAT_ALPHA_FIXED_ZORDER,
	FEAT_ALPHA_FREE_ZORDER,
	FEAT_FIFO_MERGE,
	/* An unknown HW bug causing the normal FIFO thresholds not to work */
	FEAT_OMAP3_DSI_FIFO_BUG,
	FEAT_BURST_2D,
	FEAT_MFLAG,
};

95 96 97 98 99 100 101
struct dispc_features {
	u8 sw_start;
	u8 fp_start;
	u8 bp_start;
	u16 sw_max;
	u16 vp_max;
	u16 hp_max;
102 103 104 105
	u8 mgr_width_start;
	u8 mgr_height_start;
	u16 mgr_width_max;
	u16 mgr_height_max;
106 107
	unsigned long max_lcd_pclk;
	unsigned long max_tv_pclk;
108
	int (*calc_scaling) (unsigned long pclk, unsigned long lclk,
109
		const struct videomode *vm,
110
		u16 width, u16 height, u16 out_width, u16 out_height,
111
		u32 fourcc, bool *five_taps,
112
		int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
113
		u16 pos_x, unsigned long *core_clk, bool mem_to_mem);
114
	unsigned long (*calc_core_clk) (unsigned long pclk,
115 116
		u16 width, u16 height, u16 out_width, u16 out_height,
		bool mem_to_mem);
117
	u8 num_fifos;
118 119
	const enum dispc_feature_id *features;
	unsigned int num_features;
120 121
	const struct dss_reg_field *reg_fields;
	const unsigned int num_reg_fields;
122
	const enum omap_overlay_caps *overlay_caps;
123
	const u32 **supported_color_modes;
124 125
	unsigned int num_mgrs;
	unsigned int num_ovls;
126 127
	unsigned int buffer_size_unit;
	unsigned int burst_size_unit;
128 129 130

	/* swap GFX & WB fifos */
	bool gfx_fifo_workaround:1;
131 132 133

	/* no DISPC_IRQ_FRAMEDONETV on this SoC */
	bool no_framedone_tv:1;
134 135 136

	/* revert to the OMAP4 mechanism of DISPC Smart Standby operation */
	bool mstandby_workaround:1;
137 138

	bool set_max_preload:1;
139 140 141

	/* PIXEL_INC is not added to the last pixel of a line */
	bool last_pixel_inc_missing:1;
142 143 144

	/* POL_FREQ has ALIGN bit */
	bool supports_sync_align:1;
T
Tomi Valkeinen 已提交
145 146

	bool has_writeback:1;
147 148

	bool supports_double_pixel:1;
149 150 151 152 153 154 155

	/*
	 * Field order for VENC is different than HDMI. We should handle this in
	 * some intelligent manner, but as the SoCs have either HDMI or VENC,
	 * never both, we can just use this flag for now.
	 */
	bool reverse_ilace_field_order:1;
156 157

	bool has_gamma_table:1;
158 159

	bool has_gamma_i734_bug:1;
160 161
};

162
#define DISPC_MAX_NR_FIFOS 5
163
#define DISPC_MAX_CHANNEL_GAMMA 4
164

T
Tomi Valkeinen 已提交
165
static struct {
166
	struct platform_device *pdev;
T
Tomi Valkeinen 已提交
167
	void __iomem    *base;
168

169
	int irq;
170 171
	irq_handler_t user_handler;
	void *user_data;
T
Tomi Valkeinen 已提交
172

173
	unsigned long core_clk_rate;
174
	unsigned long tv_pclk_rate;
175

176 177 178
	u32 fifo_size[DISPC_MAX_NR_FIFOS];
	/* maps which plane is using a fifo. fifo-id -> plane-id */
	int fifo_assignment[DISPC_MAX_NR_FIFOS];
T
Tomi Valkeinen 已提交
179

180
	bool		ctx_valid;
T
Tomi Valkeinen 已提交
181
	u32		ctx[DISPC_SZ_REGS / sizeof(u32)];
182

183 184
	u32 *gamma_table[DISPC_MAX_CHANNEL_GAMMA];

185
	const struct dispc_features *feat;
186 187

	bool is_enabled;
188 189 190

	struct regmap *syscon_pol;
	u32 syscon_pol_offset;
191 192 193

	/* DISPC_CONTROL & DISPC_CONFIG lock*/
	spinlock_t control_lock;
T
Tomi Valkeinen 已提交
194 195
} dispc;

196 197 198 199 200 201
enum omap_color_component {
	/* used for all color formats for OMAP3 and earlier
	 * and for RGB and Y color component on OMAP4
	 */
	DISPC_COLOR_COMPONENT_RGB_Y		= 1 << 0,
	/* used for UV component for
202
	 * DRM_FORMAT_YUYV, DRM_FORMAT_UYVY, DRM_FORMAT_NV12
203 204 205 206 207
	 * color formats on OMAP4
	 */
	DISPC_COLOR_COMPONENT_UV		= 1 << 1,
};

208 209 210 211 212 213 214 215 216 217 218 219 220 221
enum mgr_reg_fields {
	DISPC_MGR_FLD_ENABLE,
	DISPC_MGR_FLD_STNTFT,
	DISPC_MGR_FLD_GO,
	DISPC_MGR_FLD_TFTDATALINES,
	DISPC_MGR_FLD_STALLMODE,
	DISPC_MGR_FLD_TCKENABLE,
	DISPC_MGR_FLD_TCKSELECTION,
	DISPC_MGR_FLD_CPR,
	DISPC_MGR_FLD_FIFOHANDCHECK,
	/* used to maintain a count of the above fields */
	DISPC_MGR_FLD_NUM,
};

222 223 224 225 226 227 228 229 230 231 232
/* DISPC register field id */
enum dispc_feat_reg_field {
	FEAT_REG_FIRHINC,
	FEAT_REG_FIRVINC,
	FEAT_REG_FIFOHIGHTHRESHOLD,
	FEAT_REG_FIFOLOWTHRESHOLD,
	FEAT_REG_FIFOSIZE,
	FEAT_REG_HORIZONTALACCU,
	FEAT_REG_VERTICALACCU,
};

233 234 235 236 237 238
struct dispc_reg_field {
	u16 reg;
	u8 high;
	u8 low;
};

239 240 241 242 243 244 245
struct dispc_gamma_desc {
	u32 len;
	u32 bits;
	u16 reg;
	bool has_index;
};

246 247 248 249 250
static const struct {
	const char *name;
	u32 vsync_irq;
	u32 framedone_irq;
	u32 sync_lost_irq;
251
	struct dispc_gamma_desc gamma;
252
	struct dispc_reg_field reg_desc[DISPC_MGR_FLD_NUM];
253 254 255 256 257 258
} mgr_desc[] = {
	[OMAP_DSS_CHANNEL_LCD] = {
		.name		= "LCD",
		.vsync_irq	= DISPC_IRQ_VSYNC,
		.framedone_irq	= DISPC_IRQ_FRAMEDONE,
		.sync_lost_irq	= DISPC_IRQ_SYNC_LOST,
259 260 261 262 263 264
		.gamma		= {
			.len	= 256,
			.bits	= 8,
			.reg	= DISPC_GAMMA_TABLE0,
			.has_index = true,
		},
265 266 267 268 269 270 271 272 273 274 275 276 277 278 279
		.reg_desc	= {
			[DISPC_MGR_FLD_ENABLE]		= { DISPC_CONTROL,  0,  0 },
			[DISPC_MGR_FLD_STNTFT]		= { DISPC_CONTROL,  3,  3 },
			[DISPC_MGR_FLD_GO]		= { DISPC_CONTROL,  5,  5 },
			[DISPC_MGR_FLD_TFTDATALINES]	= { DISPC_CONTROL,  9,  8 },
			[DISPC_MGR_FLD_STALLMODE]	= { DISPC_CONTROL, 11, 11 },
			[DISPC_MGR_FLD_TCKENABLE]	= { DISPC_CONFIG,  10, 10 },
			[DISPC_MGR_FLD_TCKSELECTION]	= { DISPC_CONFIG,  11, 11 },
			[DISPC_MGR_FLD_CPR]		= { DISPC_CONFIG,  15, 15 },
			[DISPC_MGR_FLD_FIFOHANDCHECK]	= { DISPC_CONFIG,  16, 16 },
		},
	},
	[OMAP_DSS_CHANNEL_DIGIT] = {
		.name		= "DIGIT",
		.vsync_irq	= DISPC_IRQ_EVSYNC_ODD | DISPC_IRQ_EVSYNC_EVEN,
280
		.framedone_irq	= DISPC_IRQ_FRAMEDONETV,
281
		.sync_lost_irq	= DISPC_IRQ_SYNC_LOST_DIGIT,
282 283 284 285 286 287
		.gamma		= {
			.len	= 1024,
			.bits	= 10,
			.reg	= DISPC_GAMMA_TABLE2,
			.has_index = false,
		},
288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304
		.reg_desc	= {
			[DISPC_MGR_FLD_ENABLE]		= { DISPC_CONTROL,  1,  1 },
			[DISPC_MGR_FLD_STNTFT]		= { },
			[DISPC_MGR_FLD_GO]		= { DISPC_CONTROL,  6,  6 },
			[DISPC_MGR_FLD_TFTDATALINES]	= { },
			[DISPC_MGR_FLD_STALLMODE]	= { },
			[DISPC_MGR_FLD_TCKENABLE]	= { DISPC_CONFIG,  12, 12 },
			[DISPC_MGR_FLD_TCKSELECTION]	= { DISPC_CONFIG,  13, 13 },
			[DISPC_MGR_FLD_CPR]		= { },
			[DISPC_MGR_FLD_FIFOHANDCHECK]	= { DISPC_CONFIG,  16, 16 },
		},
	},
	[OMAP_DSS_CHANNEL_LCD2] = {
		.name		= "LCD2",
		.vsync_irq	= DISPC_IRQ_VSYNC2,
		.framedone_irq	= DISPC_IRQ_FRAMEDONE2,
		.sync_lost_irq	= DISPC_IRQ_SYNC_LOST2,
305 306 307 308 309 310
		.gamma		= {
			.len	= 256,
			.bits	= 8,
			.reg	= DISPC_GAMMA_TABLE1,
			.has_index = true,
		},
311 312 313 314 315 316 317 318 319 320 321 322
		.reg_desc	= {
			[DISPC_MGR_FLD_ENABLE]		= { DISPC_CONTROL2,  0,  0 },
			[DISPC_MGR_FLD_STNTFT]		= { DISPC_CONTROL2,  3,  3 },
			[DISPC_MGR_FLD_GO]		= { DISPC_CONTROL2,  5,  5 },
			[DISPC_MGR_FLD_TFTDATALINES]	= { DISPC_CONTROL2,  9,  8 },
			[DISPC_MGR_FLD_STALLMODE]	= { DISPC_CONTROL2, 11, 11 },
			[DISPC_MGR_FLD_TCKENABLE]	= { DISPC_CONFIG2,  10, 10 },
			[DISPC_MGR_FLD_TCKSELECTION]	= { DISPC_CONFIG2,  11, 11 },
			[DISPC_MGR_FLD_CPR]		= { DISPC_CONFIG2,  15, 15 },
			[DISPC_MGR_FLD_FIFOHANDCHECK]	= { DISPC_CONFIG2,  16, 16 },
		},
	},
323 324 325 326 327
	[OMAP_DSS_CHANNEL_LCD3] = {
		.name		= "LCD3",
		.vsync_irq	= DISPC_IRQ_VSYNC3,
		.framedone_irq	= DISPC_IRQ_FRAMEDONE3,
		.sync_lost_irq	= DISPC_IRQ_SYNC_LOST3,
328 329 330 331 332 333
		.gamma		= {
			.len	= 256,
			.bits	= 8,
			.reg	= DISPC_GAMMA_TABLE3,
			.has_index = true,
		},
334 335 336 337 338 339 340 341 342 343 344 345
		.reg_desc	= {
			[DISPC_MGR_FLD_ENABLE]		= { DISPC_CONTROL3,  0,  0 },
			[DISPC_MGR_FLD_STNTFT]		= { DISPC_CONTROL3,  3,  3 },
			[DISPC_MGR_FLD_GO]		= { DISPC_CONTROL3,  5,  5 },
			[DISPC_MGR_FLD_TFTDATALINES]	= { DISPC_CONTROL3,  9,  8 },
			[DISPC_MGR_FLD_STALLMODE]	= { DISPC_CONTROL3, 11, 11 },
			[DISPC_MGR_FLD_TCKENABLE]	= { DISPC_CONFIG3,  10, 10 },
			[DISPC_MGR_FLD_TCKSELECTION]	= { DISPC_CONFIG3,  11, 11 },
			[DISPC_MGR_FLD_CPR]		= { DISPC_CONFIG3,  15, 15 },
			[DISPC_MGR_FLD_FIFOHANDCHECK]	= { DISPC_CONFIG3,  16, 16 },
		},
	},
346 347
};

348 349 350 351 352
struct color_conv_coef {
	int ry, rcr, rcb, gy, gcr, gcb, by, bcr, bcb;
	int full_range;
};

353 354 355 356 357
static unsigned long dispc_fclk_rate(void);
static unsigned long dispc_core_clk_rate(void);
static unsigned long dispc_mgr_lclk_rate(enum omap_channel channel);
static unsigned long dispc_mgr_pclk_rate(enum omap_channel channel);

358 359
static unsigned long dispc_plane_pclk_rate(enum omap_plane_id plane);
static unsigned long dispc_plane_lclk_rate(enum omap_plane_id plane);
T
Tomi Valkeinen 已提交
360

361 362 363 364
static void dispc_clear_irqstatus(u32 mask);
static bool dispc_mgr_is_enabled(enum omap_channel channel);
static void dispc_clear_irqstatus(u32 mask);

365
static inline void dispc_write_reg(const u16 idx, u32 val)
T
Tomi Valkeinen 已提交
366
{
367
	__raw_writel(val, dispc.base + idx);
T
Tomi Valkeinen 已提交
368 369
}

370
static inline u32 dispc_read_reg(const u16 idx)
T
Tomi Valkeinen 已提交
371
{
372
	return __raw_readl(dispc.base + idx);
T
Tomi Valkeinen 已提交
373 374
}

375 376
static u32 mgr_fld_read(enum omap_channel channel, enum mgr_reg_fields regfld)
{
377
	const struct dispc_reg_field rfld = mgr_desc[channel].reg_desc[regfld];
378 379 380 381 382
	return REG_GET(rfld.reg, rfld.high, rfld.low);
}

static void mgr_fld_write(enum omap_channel channel,
					enum mgr_reg_fields regfld, int val) {
383
	const struct dispc_reg_field rfld = mgr_desc[channel].reg_desc[regfld];
384 385 386 387 388 389
	const bool need_lock = rfld.reg == DISPC_CONTROL || rfld.reg == DISPC_CONFIG;
	unsigned long flags;

	if (need_lock)
		spin_lock_irqsave(&dispc.control_lock, flags);

390
	REG_FLD_MOD(rfld.reg, val, rfld.high, rfld.low);
391 392 393

	if (need_lock)
		spin_unlock_irqrestore(&dispc.control_lock, flags);
394 395
}

396 397 398 399 400 401 402 403 404 405
static int dispc_get_num_ovls(void)
{
	return dispc.feat->num_ovls;
}

static int dispc_get_num_mgrs(void)
{
	return dispc.feat->num_mgrs;
}

406 407 408 409 410 411 412 413 414 415
static void dispc_get_reg_field(enum dispc_feat_reg_field id,
				u8 *start, u8 *end)
{
	if (id >= dispc.feat->num_reg_fields)
		BUG();

	*start = dispc.feat->reg_fields[id].start;
	*end = dispc.feat->reg_fields[id].end;
}

416 417 418 419 420 421 422 423 424 425 426 427
static bool dispc_has_feature(enum dispc_feature_id id)
{
	unsigned int i;

	for (i = 0; i < dispc.feat->num_features; i++) {
		if (dispc.feat->features[i] == id)
			return true;
	}

	return false;
}

T
Tomi Valkeinen 已提交
428
#define SR(reg) \
429
	dispc.ctx[DISPC_##reg / sizeof(u32)] = dispc_read_reg(DISPC_##reg)
T
Tomi Valkeinen 已提交
430
#define RR(reg) \
431
	dispc_write_reg(DISPC_##reg, dispc.ctx[DISPC_##reg / sizeof(u32)])
T
Tomi Valkeinen 已提交
432

433
static void dispc_save_context(void)
T
Tomi Valkeinen 已提交
434
{
435
	int i, j;
T
Tomi Valkeinen 已提交
436

437 438
	DSSDBG("dispc_save_context\n");

T
Tomi Valkeinen 已提交
439 440 441 442
	SR(IRQENABLE);
	SR(CONTROL);
	SR(CONFIG);
	SR(LINE_NUMBER);
443 444
	if (dispc_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
			dispc_has_feature(FEAT_ALPHA_FREE_ZORDER))
445
		SR(GLOBAL_ALPHA);
446
	if (dispc_has_feature(FEAT_MGR_LCD2)) {
447 448 449
		SR(CONTROL2);
		SR(CONFIG2);
	}
450
	if (dispc_has_feature(FEAT_MGR_LCD3)) {
451 452 453
		SR(CONTROL3);
		SR(CONFIG3);
	}
T
Tomi Valkeinen 已提交
454

455
	for (i = 0; i < dispc_get_num_mgrs(); i++) {
456 457 458 459 460 461 462 463 464 465 466 467 468 469
		SR(DEFAULT_COLOR(i));
		SR(TRANS_COLOR(i));
		SR(SIZE_MGR(i));
		if (i == OMAP_DSS_CHANNEL_DIGIT)
			continue;
		SR(TIMING_H(i));
		SR(TIMING_V(i));
		SR(POL_FREQ(i));
		SR(DIVISORo(i));

		SR(DATA_CYCLE1(i));
		SR(DATA_CYCLE2(i));
		SR(DATA_CYCLE3(i));

470
		if (dispc_has_feature(FEAT_CPR)) {
471 472 473
			SR(CPR_COEF_R(i));
			SR(CPR_COEF_G(i));
			SR(CPR_COEF_B(i));
474
		}
475
	}
T
Tomi Valkeinen 已提交
476

477
	for (i = 0; i < dispc_get_num_ovls(); i++) {
478 479 480 481 482 483 484 485
		SR(OVL_BA0(i));
		SR(OVL_BA1(i));
		SR(OVL_POSITION(i));
		SR(OVL_SIZE(i));
		SR(OVL_ATTRIBUTES(i));
		SR(OVL_FIFO_THRESHOLD(i));
		SR(OVL_ROW_INC(i));
		SR(OVL_PIXEL_INC(i));
486
		if (dispc_has_feature(FEAT_PRELOAD))
487 488 489 490 491 492 493 494 495 496
			SR(OVL_PRELOAD(i));
		if (i == OMAP_DSS_GFX) {
			SR(OVL_WINDOW_SKIP(i));
			SR(OVL_TABLE_BA(i));
			continue;
		}
		SR(OVL_FIR(i));
		SR(OVL_PICTURE_SIZE(i));
		SR(OVL_ACCU0(i));
		SR(OVL_ACCU1(i));
497

498 499
		for (j = 0; j < 8; j++)
			SR(OVL_FIR_COEF_H(i, j));
500

501 502
		for (j = 0; j < 8; j++)
			SR(OVL_FIR_COEF_HV(i, j));
503

504 505
		for (j = 0; j < 5; j++)
			SR(OVL_CONV_COEF(i, j));
506

507
		if (dispc_has_feature(FEAT_FIR_COEF_V)) {
508 509 510
			for (j = 0; j < 8; j++)
				SR(OVL_FIR_COEF_V(i, j));
		}
511

512
		if (dispc_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
513 514 515 516 517
			SR(OVL_BA0_UV(i));
			SR(OVL_BA1_UV(i));
			SR(OVL_FIR2(i));
			SR(OVL_ACCU2_0(i));
			SR(OVL_ACCU2_1(i));
518

519 520
			for (j = 0; j < 8; j++)
				SR(OVL_FIR_COEF_H2(i, j));
521

522 523
			for (j = 0; j < 8; j++)
				SR(OVL_FIR_COEF_HV2(i, j));
524

525 526 527
			for (j = 0; j < 8; j++)
				SR(OVL_FIR_COEF_V2(i, j));
		}
528
		if (dispc_has_feature(FEAT_ATTR2))
529
			SR(OVL_ATTRIBUTES2(i));
530
	}
531

532
	if (dispc_has_feature(FEAT_CORE_CLK_DIV))
533
		SR(DIVISOR);
534 535 536

	dispc.ctx_valid = true;

537
	DSSDBG("context saved\n");
T
Tomi Valkeinen 已提交
538 539
}

540
static void dispc_restore_context(void)
T
Tomi Valkeinen 已提交
541
{
542
	int i, j;
543 544 545

	DSSDBG("dispc_restore_context\n");

546 547 548
	if (!dispc.ctx_valid)
		return;

549
	/*RR(IRQENABLE);*/
T
Tomi Valkeinen 已提交
550 551 552
	/*RR(CONTROL);*/
	RR(CONFIG);
	RR(LINE_NUMBER);
553 554
	if (dispc_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
			dispc_has_feature(FEAT_ALPHA_FREE_ZORDER))
555
		RR(GLOBAL_ALPHA);
556
	if (dispc_has_feature(FEAT_MGR_LCD2))
557
		RR(CONFIG2);
558
	if (dispc_has_feature(FEAT_MGR_LCD3))
559
		RR(CONFIG3);
T
Tomi Valkeinen 已提交
560

561
	for (i = 0; i < dispc_get_num_mgrs(); i++) {
562 563 564 565 566 567 568 569 570 571 572 573 574
		RR(DEFAULT_COLOR(i));
		RR(TRANS_COLOR(i));
		RR(SIZE_MGR(i));
		if (i == OMAP_DSS_CHANNEL_DIGIT)
			continue;
		RR(TIMING_H(i));
		RR(TIMING_V(i));
		RR(POL_FREQ(i));
		RR(DIVISORo(i));

		RR(DATA_CYCLE1(i));
		RR(DATA_CYCLE2(i));
		RR(DATA_CYCLE3(i));
575

576
		if (dispc_has_feature(FEAT_CPR)) {
577 578 579
			RR(CPR_COEF_R(i));
			RR(CPR_COEF_G(i));
			RR(CPR_COEF_B(i));
580
		}
581
	}
T
Tomi Valkeinen 已提交
582

583
	for (i = 0; i < dispc_get_num_ovls(); i++) {
584 585 586 587 588 589 590 591
		RR(OVL_BA0(i));
		RR(OVL_BA1(i));
		RR(OVL_POSITION(i));
		RR(OVL_SIZE(i));
		RR(OVL_ATTRIBUTES(i));
		RR(OVL_FIFO_THRESHOLD(i));
		RR(OVL_ROW_INC(i));
		RR(OVL_PIXEL_INC(i));
592
		if (dispc_has_feature(FEAT_PRELOAD))
593 594 595 596 597 598 599 600 601 602
			RR(OVL_PRELOAD(i));
		if (i == OMAP_DSS_GFX) {
			RR(OVL_WINDOW_SKIP(i));
			RR(OVL_TABLE_BA(i));
			continue;
		}
		RR(OVL_FIR(i));
		RR(OVL_PICTURE_SIZE(i));
		RR(OVL_ACCU0(i));
		RR(OVL_ACCU1(i));
603

604 605
		for (j = 0; j < 8; j++)
			RR(OVL_FIR_COEF_H(i, j));
606

607 608
		for (j = 0; j < 8; j++)
			RR(OVL_FIR_COEF_HV(i, j));
609

610 611
		for (j = 0; j < 5; j++)
			RR(OVL_CONV_COEF(i, j));
612

613
		if (dispc_has_feature(FEAT_FIR_COEF_V)) {
614 615 616
			for (j = 0; j < 8; j++)
				RR(OVL_FIR_COEF_V(i, j));
		}
617

618
		if (dispc_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
619 620 621 622 623
			RR(OVL_BA0_UV(i));
			RR(OVL_BA1_UV(i));
			RR(OVL_FIR2(i));
			RR(OVL_ACCU2_0(i));
			RR(OVL_ACCU2_1(i));
624

625 626
			for (j = 0; j < 8; j++)
				RR(OVL_FIR_COEF_H2(i, j));
627

628 629
			for (j = 0; j < 8; j++)
				RR(OVL_FIR_COEF_HV2(i, j));
630

631 632 633
			for (j = 0; j < 8; j++)
				RR(OVL_FIR_COEF_V2(i, j));
		}
634
		if (dispc_has_feature(FEAT_ATTR2))
635
			RR(OVL_ATTRIBUTES2(i));
636
	}
T
Tomi Valkeinen 已提交
637

638
	if (dispc_has_feature(FEAT_CORE_CLK_DIV))
639 640
		RR(DIVISOR);

T
Tomi Valkeinen 已提交
641 642
	/* enable last, because LCD & DIGIT enable are here */
	RR(CONTROL);
643
	if (dispc_has_feature(FEAT_MGR_LCD2))
644
		RR(CONTROL2);
645
	if (dispc_has_feature(FEAT_MGR_LCD3))
646
		RR(CONTROL3);
647
	/* clear spurious SYNC_LOST_DIGIT interrupts */
648
	dispc_clear_irqstatus(DISPC_IRQ_SYNC_LOST_DIGIT);
649 650 651 652 653 654

	/*
	 * enable last so IRQs won't trigger before
	 * the context is fully restored
	 */
	RR(IRQENABLE);
655 656

	DSSDBG("context restored\n");
T
Tomi Valkeinen 已提交
657 658 659 660 661
}

#undef SR
#undef RR

662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678
int dispc_runtime_get(void)
{
	int r;

	DSSDBG("dispc_runtime_get\n");

	r = pm_runtime_get_sync(&dispc.pdev->dev);
	WARN_ON(r < 0);
	return r < 0 ? r : 0;
}

void dispc_runtime_put(void)
{
	int r;

	DSSDBG("dispc_runtime_put\n");

679
	r = pm_runtime_put_sync(&dispc.pdev->dev);
680
	WARN_ON(r < 0 && r != -ENOSYS);
T
Tomi Valkeinen 已提交
681 682
}

683
static u32 dispc_mgr_get_vsync_irq(enum omap_channel channel)
684
{
685
	return mgr_desc[channel].vsync_irq;
686 687
}

688
static u32 dispc_mgr_get_framedone_irq(enum omap_channel channel)
689
{
690 691 692
	if (channel == OMAP_DSS_CHANNEL_DIGIT && dispc.feat->no_framedone_tv)
		return 0;

693
	return mgr_desc[channel].framedone_irq;
694 695
}

696
static u32 dispc_mgr_get_sync_lost_irq(enum omap_channel channel)
697 698 699 700
{
	return mgr_desc[channel].sync_lost_irq;
}

701 702 703 704 705
u32 dispc_wb_get_framedone_irq(void)
{
	return DISPC_IRQ_FRAMEDONEWB;
}

706
static void dispc_mgr_enable(enum omap_channel channel, bool enable)
707 708 709 710 711 712 713 714 715 716 717
{
	mgr_fld_write(channel, DISPC_MGR_FLD_ENABLE, enable);
	/* flush posted write */
	mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
}

static bool dispc_mgr_is_enabled(enum omap_channel channel)
{
	return !!mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
}

718
static bool dispc_mgr_go_busy(enum omap_channel channel)
T
Tomi Valkeinen 已提交
719
{
720
	return mgr_fld_read(channel, DISPC_MGR_FLD_GO) == 1;
T
Tomi Valkeinen 已提交
721 722
}

723
static void dispc_mgr_go(enum omap_channel channel)
T
Tomi Valkeinen 已提交
724
{
725
	WARN_ON(!dispc_mgr_is_enabled(channel));
726
	WARN_ON(dispc_mgr_go_busy(channel));
T
Tomi Valkeinen 已提交
727

728
	DSSDBG("GO %s\n", mgr_desc[channel].name);
T
Tomi Valkeinen 已提交
729

730
	mgr_fld_write(channel, DISPC_MGR_FLD_GO, 1);
T
Tomi Valkeinen 已提交
731 732
}

733 734 735 736 737 738 739
bool dispc_wb_go_busy(void)
{
	return REG_GET(DISPC_CONTROL2, 6, 6) == 1;
}

void dispc_wb_go(void)
{
740
	enum omap_plane_id plane = OMAP_DSS_WB;
741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756
	bool enable, go;

	enable = REG_GET(DISPC_OVL_ATTRIBUTES(plane), 0, 0) == 1;

	if (!enable)
		return;

	go = REG_GET(DISPC_CONTROL2, 6, 6) == 1;
	if (go) {
		DSSERR("GO bit not down for WB\n");
		return;
	}

	REG_FLD_MOD(DISPC_CONTROL2, 1, 6, 6);
}

757 758
static void dispc_ovl_write_firh_reg(enum omap_plane_id plane, int reg,
				     u32 value)
T
Tomi Valkeinen 已提交
759
{
760
	dispc_write_reg(DISPC_OVL_FIR_COEF_H(plane, reg), value);
T
Tomi Valkeinen 已提交
761 762
}

763 764
static void dispc_ovl_write_firhv_reg(enum omap_plane_id plane, int reg,
				      u32 value)
T
Tomi Valkeinen 已提交
765
{
766
	dispc_write_reg(DISPC_OVL_FIR_COEF_HV(plane, reg), value);
T
Tomi Valkeinen 已提交
767 768
}

769 770
static void dispc_ovl_write_firv_reg(enum omap_plane_id plane, int reg,
				     u32 value)
T
Tomi Valkeinen 已提交
771
{
772
	dispc_write_reg(DISPC_OVL_FIR_COEF_V(plane, reg), value);
T
Tomi Valkeinen 已提交
773 774
}

775 776
static void dispc_ovl_write_firh2_reg(enum omap_plane_id plane, int reg,
				      u32 value)
777 778 779 780 781 782
{
	BUG_ON(plane == OMAP_DSS_GFX);

	dispc_write_reg(DISPC_OVL_FIR_COEF_H2(plane, reg), value);
}

783
static void dispc_ovl_write_firhv2_reg(enum omap_plane_id plane, int reg,
784
		u32 value)
785 786 787 788 789 790
{
	BUG_ON(plane == OMAP_DSS_GFX);

	dispc_write_reg(DISPC_OVL_FIR_COEF_HV2(plane, reg), value);
}

791 792
static void dispc_ovl_write_firv2_reg(enum omap_plane_id plane, int reg,
				      u32 value)
793 794 795 796 797 798
{
	BUG_ON(plane == OMAP_DSS_GFX);

	dispc_write_reg(DISPC_OVL_FIR_COEF_V2(plane, reg), value);
}

799
static void dispc_ovl_set_scale_coef(enum omap_plane_id plane, int fir_hinc,
800 801
				int fir_vinc, int five_taps,
				enum omap_color_component color_comp)
T
Tomi Valkeinen 已提交
802
{
803
	const struct dispc_coef *h_coef, *v_coef;
T
Tomi Valkeinen 已提交
804 805
	int i;

806 807
	h_coef = dispc_ovl_get_scale_coef(fir_hinc, true);
	v_coef = dispc_ovl_get_scale_coef(fir_vinc, five_taps);
T
Tomi Valkeinen 已提交
808 809 810 811

	for (i = 0; i < 8; i++) {
		u32 h, hv;

812 813 814 815 816 817 818 819
		h = FLD_VAL(h_coef[i].hc0_vc00, 7, 0)
			| FLD_VAL(h_coef[i].hc1_vc0, 15, 8)
			| FLD_VAL(h_coef[i].hc2_vc1, 23, 16)
			| FLD_VAL(h_coef[i].hc3_vc2, 31, 24);
		hv = FLD_VAL(h_coef[i].hc4_vc22, 7, 0)
			| FLD_VAL(v_coef[i].hc1_vc0, 15, 8)
			| FLD_VAL(v_coef[i].hc2_vc1, 23, 16)
			| FLD_VAL(v_coef[i].hc3_vc2, 31, 24);
T
Tomi Valkeinen 已提交
820

821
		if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
822 823
			dispc_ovl_write_firh_reg(plane, i, h);
			dispc_ovl_write_firhv_reg(plane, i, hv);
824
		} else {
825 826
			dispc_ovl_write_firh2_reg(plane, i, h);
			dispc_ovl_write_firhv2_reg(plane, i, hv);
827 828
		}

T
Tomi Valkeinen 已提交
829 830
	}

831 832 833
	if (five_taps) {
		for (i = 0; i < 8; i++) {
			u32 v;
834 835
			v = FLD_VAL(v_coef[i].hc0_vc00, 7, 0)
				| FLD_VAL(v_coef[i].hc4_vc22, 15, 8);
836
			if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y)
837
				dispc_ovl_write_firv_reg(plane, i, v);
838
			else
839
				dispc_ovl_write_firv2_reg(plane, i, v);
840
		}
T
Tomi Valkeinen 已提交
841 842 843 844
	}
}


845
static void dispc_ovl_write_color_conv_coef(enum omap_plane_id plane,
846 847
		const struct color_conv_coef *ct)
{
T
Tomi Valkeinen 已提交
848 849
#define CVAL(x, y) (FLD_VAL(x, 26, 16) | FLD_VAL(y, 10, 0))

850 851 852 853 854
	dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 0), CVAL(ct->rcr, ct->ry));
	dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 1), CVAL(ct->gy,  ct->rcb));
	dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 2), CVAL(ct->gcb, ct->gcr));
	dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 3), CVAL(ct->bcr, ct->by));
	dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 4), CVAL(0, ct->bcb));
T
Tomi Valkeinen 已提交
855

856
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), ct->full_range, 11, 11);
T
Tomi Valkeinen 已提交
857 858 859 860

#undef CVAL
}

861 862 863
static void dispc_setup_color_conv_coef(void)
{
	int i;
864
	int num_ovl = dispc_get_num_ovls();
865
	const struct color_conv_coef ctbl_bt601_5_ovl = {
866
		/* YUV -> RGB */
867 868 869
		298, 409, 0, 298, -208, -100, 298, 0, 517, 0,
	};
	const struct color_conv_coef ctbl_bt601_5_wb = {
870 871
		/* RGB -> YUV */
		66, 129, 25, 112, -94, -18, -38, -74, 112, 0,
872 873 874 875 876
	};

	for (i = 1; i < num_ovl; i++)
		dispc_ovl_write_color_conv_coef(i, &ctbl_bt601_5_ovl);

T
Tomi Valkeinen 已提交
877 878
	if (dispc.feat->has_writeback)
		dispc_ovl_write_color_conv_coef(OMAP_DSS_WB, &ctbl_bt601_5_wb);
879
}
T
Tomi Valkeinen 已提交
880

881
static void dispc_ovl_set_ba0(enum omap_plane_id plane, u32 paddr)
T
Tomi Valkeinen 已提交
882
{
883
	dispc_write_reg(DISPC_OVL_BA0(plane), paddr);
T
Tomi Valkeinen 已提交
884 885
}

886
static void dispc_ovl_set_ba1(enum omap_plane_id plane, u32 paddr)
T
Tomi Valkeinen 已提交
887
{
888
	dispc_write_reg(DISPC_OVL_BA1(plane), paddr);
T
Tomi Valkeinen 已提交
889 890
}

891
static void dispc_ovl_set_ba0_uv(enum omap_plane_id plane, u32 paddr)
892 893 894 895
{
	dispc_write_reg(DISPC_OVL_BA0_UV(plane), paddr);
}

896
static void dispc_ovl_set_ba1_uv(enum omap_plane_id plane, u32 paddr)
897 898 899 900
{
	dispc_write_reg(DISPC_OVL_BA1_UV(plane), paddr);
}

901
static void dispc_ovl_set_pos(enum omap_plane_id plane,
902
		enum omap_overlay_caps caps, int x, int y)
T
Tomi Valkeinen 已提交
903
{
904 905 906 907 908 909
	u32 val;

	if ((caps & OMAP_DSS_OVL_CAP_POS) == 0)
		return;

	val = FLD_VAL(y, 26, 16) | FLD_VAL(x, 10, 0);
910 911

	dispc_write_reg(DISPC_OVL_POSITION(plane), val);
T
Tomi Valkeinen 已提交
912 913
}

914
static void dispc_ovl_set_input_size(enum omap_plane_id plane, int width,
915
		int height)
T
Tomi Valkeinen 已提交
916 917
{
	u32 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
918

919
	if (plane == OMAP_DSS_GFX || plane == OMAP_DSS_WB)
920 921 922
		dispc_write_reg(DISPC_OVL_SIZE(plane), val);
	else
		dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
T
Tomi Valkeinen 已提交
923 924
}

925
static void dispc_ovl_set_output_size(enum omap_plane_id plane, int width,
926
		int height)
T
Tomi Valkeinen 已提交
927 928 929 930 931 932
{
	u32 val;

	BUG_ON(plane == OMAP_DSS_GFX);

	val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
933

934 935 936 937
	if (plane == OMAP_DSS_WB)
		dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
	else
		dispc_write_reg(DISPC_OVL_SIZE(plane), val);
T
Tomi Valkeinen 已提交
938 939
}

940
static void dispc_ovl_set_zorder(enum omap_plane_id plane,
941
		enum omap_overlay_caps caps, u8 zorder)
942
{
943
	if ((caps & OMAP_DSS_OVL_CAP_ZORDER) == 0)
944 945 946 947 948 949 950 951 952
		return;

	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), zorder, 27, 26);
}

static void dispc_ovl_enable_zorder_planes(void)
{
	int i;

953
	if (!dispc_has_feature(FEAT_ALPHA_FREE_ZORDER))
954 955
		return;

956
	for (i = 0; i < dispc_get_num_ovls(); i++)
957 958 959
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(i), 1, 25, 25);
}

960
static void dispc_ovl_set_pre_mult_alpha(enum omap_plane_id plane,
961
		enum omap_overlay_caps caps, bool enable)
962
{
963
	if ((caps & OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA) == 0)
964 965
		return;

966
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 28, 28);
967 968
}

969
static void dispc_ovl_setup_global_alpha(enum omap_plane_id plane,
970
		enum omap_overlay_caps caps, u8 global_alpha)
T
Tomi Valkeinen 已提交
971
{
972
	static const unsigned shifts[] = { 0, 8, 16, 24, };
973 974
	int shift;

975
	if ((caps & OMAP_DSS_OVL_CAP_GLOBAL_ALPHA) == 0)
976
		return;
977

978 979
	shift = shifts[plane];
	REG_FLD_MOD(DISPC_GLOBAL_ALPHA, global_alpha, shift + 7, shift);
T
Tomi Valkeinen 已提交
980 981
}

982
static void dispc_ovl_set_pix_inc(enum omap_plane_id plane, s32 inc)
T
Tomi Valkeinen 已提交
983
{
984
	dispc_write_reg(DISPC_OVL_PIXEL_INC(plane), inc);
T
Tomi Valkeinen 已提交
985 986
}

987
static void dispc_ovl_set_row_inc(enum omap_plane_id plane, s32 inc)
T
Tomi Valkeinen 已提交
988
{
989
	dispc_write_reg(DISPC_OVL_ROW_INC(plane), inc);
T
Tomi Valkeinen 已提交
990 991
}

992
static void dispc_ovl_set_color_mode(enum omap_plane_id plane, u32 fourcc)
T
Tomi Valkeinen 已提交
993 994
{
	u32 m = 0;
995
	if (plane != OMAP_DSS_GFX) {
996
		switch (fourcc) {
997
		case DRM_FORMAT_NV12:
998
			m = 0x0; break;
999
		case DRM_FORMAT_XRGB4444:
1000
			m = 0x1; break;
1001
		case DRM_FORMAT_RGBA4444:
1002
			m = 0x2; break;
1003
		case DRM_FORMAT_RGBX4444:
1004
			m = 0x4; break;
1005
		case DRM_FORMAT_ARGB4444:
1006
			m = 0x5; break;
1007
		case DRM_FORMAT_RGB565:
1008
			m = 0x6; break;
1009
		case DRM_FORMAT_ARGB1555:
1010
			m = 0x7; break;
1011
		case DRM_FORMAT_XRGB8888:
1012
			m = 0x8; break;
1013
		case DRM_FORMAT_RGB888:
1014
			m = 0x9; break;
1015
		case DRM_FORMAT_YUYV:
1016
			m = 0xa; break;
1017
		case DRM_FORMAT_UYVY:
1018
			m = 0xb; break;
1019
		case DRM_FORMAT_ARGB8888:
1020
			m = 0xc; break;
1021
		case DRM_FORMAT_RGBA8888:
1022
			m = 0xd; break;
1023
		case DRM_FORMAT_RGBX8888:
1024
			m = 0xe; break;
1025
		case DRM_FORMAT_XRGB1555:
1026 1027
			m = 0xf; break;
		default:
1028
			BUG(); return;
1029 1030
		}
	} else {
1031
		switch (fourcc) {
1032
		case DRM_FORMAT_RGBX4444:
1033
			m = 0x4; break;
1034
		case DRM_FORMAT_ARGB4444:
1035
			m = 0x5; break;
1036
		case DRM_FORMAT_RGB565:
1037
			m = 0x6; break;
1038
		case DRM_FORMAT_ARGB1555:
1039
			m = 0x7; break;
1040
		case DRM_FORMAT_XRGB8888:
1041
			m = 0x8; break;
1042
		case DRM_FORMAT_RGB888:
1043
			m = 0x9; break;
1044
		case DRM_FORMAT_XRGB4444:
1045
			m = 0xa; break;
1046
		case DRM_FORMAT_RGBA4444:
1047
			m = 0xb; break;
1048
		case DRM_FORMAT_ARGB8888:
1049
			m = 0xc; break;
1050
		case DRM_FORMAT_RGBA8888:
1051
			m = 0xd; break;
1052
		case DRM_FORMAT_RGBX8888:
1053
			m = 0xe; break;
1054
		case DRM_FORMAT_XRGB1555:
1055 1056
			m = 0xf; break;
		default:
1057
			BUG(); return;
1058
		}
T
Tomi Valkeinen 已提交
1059 1060
	}

1061
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), m, 4, 1);
T
Tomi Valkeinen 已提交
1062 1063
}

1064
static bool format_is_yuv(u32 fourcc)
1065
{
1066
	switch (fourcc) {
1067 1068 1069
	case DRM_FORMAT_YUYV:
	case DRM_FORMAT_UYVY:
	case DRM_FORMAT_NV12:
1070 1071 1072 1073 1074 1075
		return true;
	default:
		return false;
	}
}

1076
static void dispc_ovl_configure_burst_type(enum omap_plane_id plane,
1077 1078
		enum omap_dss_rotation_type rotation_type)
{
1079
	if (dispc_has_feature(FEAT_BURST_2D) == 0)
1080 1081 1082 1083 1084 1085 1086 1087
		return;

	if (rotation_type == OMAP_DSS_ROT_TILER)
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 1, 29, 29);
	else
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 0, 29, 29);
}

1088 1089
static void dispc_ovl_set_channel_out(enum omap_plane_id plane,
				      enum omap_channel channel)
T
Tomi Valkeinen 已提交
1090 1091 1092
{
	int shift;
	u32 val;
1093
	int chan = 0, chan2 = 0;
T
Tomi Valkeinen 已提交
1094 1095 1096 1097 1098 1099 1100

	switch (plane) {
	case OMAP_DSS_GFX:
		shift = 8;
		break;
	case OMAP_DSS_VIDEO1:
	case OMAP_DSS_VIDEO2:
1101
	case OMAP_DSS_VIDEO3:
T
Tomi Valkeinen 已提交
1102 1103 1104 1105 1106 1107 1108
		shift = 16;
		break;
	default:
		BUG();
		return;
	}

1109
	val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
1110
	if (dispc_has_feature(FEAT_MGR_LCD2)) {
1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123
		switch (channel) {
		case OMAP_DSS_CHANNEL_LCD:
			chan = 0;
			chan2 = 0;
			break;
		case OMAP_DSS_CHANNEL_DIGIT:
			chan = 1;
			chan2 = 0;
			break;
		case OMAP_DSS_CHANNEL_LCD2:
			chan = 0;
			chan2 = 1;
			break;
1124
		case OMAP_DSS_CHANNEL_LCD3:
1125
			if (dispc_has_feature(FEAT_MGR_LCD3)) {
1126 1127 1128 1129 1130 1131 1132
				chan = 0;
				chan2 = 2;
			} else {
				BUG();
				return;
			}
			break;
1133 1134 1135 1136
		case OMAP_DSS_CHANNEL_WB:
			chan = 0;
			chan2 = 3;
			break;
1137 1138
		default:
			BUG();
1139
			return;
1140 1141 1142 1143 1144 1145 1146
		}

		val = FLD_MOD(val, chan, shift, shift);
		val = FLD_MOD(val, chan2, 31, 30);
	} else {
		val = FLD_MOD(val, channel, shift, shift);
	}
1147
	dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
T
Tomi Valkeinen 已提交
1148 1149
}

1150
static enum omap_channel dispc_ovl_get_channel_out(enum omap_plane_id plane)
1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165
{
	int shift;
	u32 val;

	switch (plane) {
	case OMAP_DSS_GFX:
		shift = 8;
		break;
	case OMAP_DSS_VIDEO1:
	case OMAP_DSS_VIDEO2:
	case OMAP_DSS_VIDEO3:
		shift = 16;
		break;
	default:
		BUG();
1166
		return 0;
1167 1168 1169 1170
	}

	val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));

1171 1172
	if (FLD_GET(val, shift, shift) == 1)
		return OMAP_DSS_CHANNEL_DIGIT;
1173

1174
	if (!dispc_has_feature(FEAT_MGR_LCD2))
1175 1176 1177 1178 1179 1180 1181 1182 1183 1184
		return OMAP_DSS_CHANNEL_LCD;

	switch (FLD_GET(val, 31, 30)) {
	case 0:
	default:
		return OMAP_DSS_CHANNEL_LCD;
	case 1:
		return OMAP_DSS_CHANNEL_LCD2;
	case 2:
		return OMAP_DSS_CHANNEL_LCD3;
1185 1186
	case 3:
		return OMAP_DSS_CHANNEL_WB;
1187
	}
1188 1189
}

1190 1191
void dispc_wb_set_channel_in(enum dss_writeback_channel channel)
{
1192
	enum omap_plane_id plane = OMAP_DSS_WB;
1193 1194 1195 1196

	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), channel, 18, 16);
}

1197
static void dispc_ovl_set_burst_size(enum omap_plane_id plane,
T
Tomi Valkeinen 已提交
1198 1199
		enum omap_burst_size burst_size)
{
1200
	static const unsigned shifts[] = { 6, 14, 14, 14, 14, };
T
Tomi Valkeinen 已提交
1201 1202
	int shift;

1203
	shift = shifts[plane];
1204
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), burst_size, shift + 1, shift);
T
Tomi Valkeinen 已提交
1205 1206
}

1207 1208 1209 1210 1211 1212
static void dispc_configure_burst_sizes(void)
{
	int i;
	const int burst_size = BURST_SIZE_X8;

	/* Configure burst size always to maximum size */
1213
	for (i = 0; i < dispc_get_num_ovls(); ++i)
1214
		dispc_ovl_set_burst_size(i, burst_size);
1215 1216
	if (dispc.feat->has_writeback)
		dispc_ovl_set_burst_size(OMAP_DSS_WB, burst_size);
1217 1218
}

1219
static u32 dispc_ovl_get_burst_size(enum omap_plane_id plane)
1220 1221
{
	/* burst multiplier is always x8 (see dispc_configure_burst_sizes()) */
1222
	return dispc.feat->burst_size_unit * 8;
1223 1224
}

1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239
static bool dispc_ovl_color_mode_supported(enum omap_plane_id plane, u32 fourcc)
{
	const u32 *modes;
	unsigned int i;

	modes = dispc.feat->supported_color_modes[plane];

	for (i = 0; modes[i]; ++i) {
		if (modes[i] == fourcc)
			return true;
	}

	return false;
}

1240
static const u32 *dispc_ovl_get_color_modes(enum omap_plane_id plane)
1241
{
1242
	return dispc.feat->supported_color_modes[plane];
1243 1244
}

1245
static void dispc_mgr_enable_cpr(enum omap_channel channel, bool enable)
1246
{
1247
	if (channel == OMAP_DSS_CHANNEL_DIGIT)
1248 1249
		return;

1250
	mgr_fld_write(channel, DISPC_MGR_FLD_CPR, enable);
1251 1252
}

1253
static void dispc_mgr_set_cpr_coef(enum omap_channel channel,
1254
		const struct omap_dss_cpr_coefs *coefs)
1255 1256 1257
{
	u32 coef_r, coef_g, coef_b;

1258
	if (!dss_mgr_is_lcd(channel))
1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272
		return;

	coef_r = FLD_VAL(coefs->rr, 31, 22) | FLD_VAL(coefs->rg, 20, 11) |
		FLD_VAL(coefs->rb, 9, 0);
	coef_g = FLD_VAL(coefs->gr, 31, 22) | FLD_VAL(coefs->gg, 20, 11) |
		FLD_VAL(coefs->gb, 9, 0);
	coef_b = FLD_VAL(coefs->br, 31, 22) | FLD_VAL(coefs->bg, 20, 11) |
		FLD_VAL(coefs->bb, 9, 0);

	dispc_write_reg(DISPC_CPR_COEF_R(channel), coef_r);
	dispc_write_reg(DISPC_CPR_COEF_G(channel), coef_g);
	dispc_write_reg(DISPC_CPR_COEF_B(channel), coef_b);
}

1273 1274
static void dispc_ovl_set_vid_color_conv(enum omap_plane_id plane,
					 bool enable)
T
Tomi Valkeinen 已提交
1275 1276 1277 1278 1279
{
	u32 val;

	BUG_ON(plane == OMAP_DSS_GFX);

1280
	val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
T
Tomi Valkeinen 已提交
1281
	val = FLD_MOD(val, enable, 9, 9);
1282
	dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
T
Tomi Valkeinen 已提交
1283 1284
}

1285
static void dispc_ovl_enable_replication(enum omap_plane_id plane,
1286
		enum omap_overlay_caps caps, bool enable)
T
Tomi Valkeinen 已提交
1287
{
1288
	static const unsigned shifts[] = { 5, 10, 10, 10 };
1289
	int shift;
T
Tomi Valkeinen 已提交
1290

1291 1292 1293
	if ((caps & OMAP_DSS_OVL_CAP_REPLICATION) == 0)
		return;

1294 1295
	shift = shifts[plane];
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, shift, shift);
T
Tomi Valkeinen 已提交
1296 1297
}

1298
static void dispc_mgr_set_size(enum omap_channel channel, u16 width,
1299
		u16 height)
T
Tomi Valkeinen 已提交
1300 1301 1302
{
	u32 val;

1303 1304 1305
	val = FLD_VAL(height - 1, dispc.feat->mgr_height_start, 16) |
		FLD_VAL(width - 1, dispc.feat->mgr_width_start, 0);

1306
	dispc_write_reg(DISPC_SIZE_MGR(channel), val);
T
Tomi Valkeinen 已提交
1307 1308
}

1309
static void dispc_init_fifos(void)
T
Tomi Valkeinen 已提交
1310 1311
{
	u32 size;
1312
	int fifo;
1313
	u8 start, end;
1314
	u32 unit;
1315
	int i;
1316

1317
	unit = dispc.feat->buffer_size_unit;
T
Tomi Valkeinen 已提交
1318

1319
	dispc_get_reg_field(FEAT_REG_FIFOSIZE, &start, &end);
T
Tomi Valkeinen 已提交
1320

1321 1322
	for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
		size = REG_GET(DISPC_OVL_FIFO_SIZE_STATUS(fifo), start, end);
1323
		size *= unit;
1324 1325 1326 1327 1328 1329 1330
		dispc.fifo_size[fifo] = size;

		/*
		 * By default fifos are mapped directly to overlays, fifo 0 to
		 * ovl 0, fifo 1 to ovl 1, etc.
		 */
		dispc.fifo_assignment[fifo] = fifo;
T
Tomi Valkeinen 已提交
1331
	}
1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354

	/*
	 * The GFX fifo on OMAP4 is smaller than the other fifos. The small fifo
	 * causes problems with certain use cases, like using the tiler in 2D
	 * mode. The below hack swaps the fifos of GFX and WB planes, thus
	 * giving GFX plane a larger fifo. WB but should work fine with a
	 * smaller fifo.
	 */
	if (dispc.feat->gfx_fifo_workaround) {
		u32 v;

		v = dispc_read_reg(DISPC_GLOBAL_BUFFER);

		v = FLD_MOD(v, 4, 2, 0); /* GFX BUF top to WB */
		v = FLD_MOD(v, 4, 5, 3); /* GFX BUF bottom to WB */
		v = FLD_MOD(v, 0, 26, 24); /* WB BUF top to GFX */
		v = FLD_MOD(v, 0, 29, 27); /* WB BUF bottom to GFX */

		dispc_write_reg(DISPC_GLOBAL_BUFFER, v);

		dispc.fifo_assignment[OMAP_DSS_GFX] = OMAP_DSS_WB;
		dispc.fifo_assignment[OMAP_DSS_WB] = OMAP_DSS_GFX;
	}
1355 1356 1357 1358

	/*
	 * Setup default fifo thresholds.
	 */
1359
	for (i = 0; i < dispc_get_num_ovls(); ++i) {
1360 1361 1362 1363 1364 1365 1366 1367 1368
		u32 low, high;
		const bool use_fifomerge = false;
		const bool manual_update = false;

		dispc_ovl_compute_fifo_thresholds(i, &low, &high,
			use_fifomerge, manual_update);

		dispc_ovl_set_fifo_threshold(i, low, high);
	}
1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379

	if (dispc.feat->has_writeback) {
		u32 low, high;
		const bool use_fifomerge = false;
		const bool manual_update = false;

		dispc_ovl_compute_fifo_thresholds(OMAP_DSS_WB, &low, &high,
			use_fifomerge, manual_update);

		dispc_ovl_set_fifo_threshold(OMAP_DSS_WB, low, high);
	}
T
Tomi Valkeinen 已提交
1380 1381
}

1382
static u32 dispc_ovl_get_fifo_size(enum omap_plane_id plane)
T
Tomi Valkeinen 已提交
1383
{
1384 1385 1386 1387 1388 1389 1390 1391 1392
	int fifo;
	u32 size = 0;

	for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
		if (dispc.fifo_assignment[fifo] == plane)
			size += dispc.fifo_size[fifo];
	}

	return size;
T
Tomi Valkeinen 已提交
1393 1394
}

1395 1396
void dispc_ovl_set_fifo_threshold(enum omap_plane_id plane, u32 low,
				  u32 high)
T
Tomi Valkeinen 已提交
1397
{
1398
	u8 hi_start, hi_end, lo_start, lo_end;
1399 1400
	u32 unit;

1401
	unit = dispc.feat->buffer_size_unit;
1402 1403 1404 1405 1406 1407

	WARN_ON(low % unit != 0);
	WARN_ON(high % unit != 0);

	low /= unit;
	high /= unit;
1408

1409 1410
	dispc_get_reg_field(FEAT_REG_FIFOHIGHTHRESHOLD, &hi_start, &hi_end);
	dispc_get_reg_field(FEAT_REG_FIFOLOWTHRESHOLD, &lo_start, &lo_end);
1411

1412
	DSSDBG("fifo(%d) threshold (bytes), old %u/%u, new %u/%u\n",
T
Tomi Valkeinen 已提交
1413
			plane,
1414
			REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
1415
				lo_start, lo_end) * unit,
1416
			REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
1417 1418
				hi_start, hi_end) * unit,
			low * unit, high * unit);
T
Tomi Valkeinen 已提交
1419

1420
	dispc_write_reg(DISPC_OVL_FIFO_THRESHOLD(plane),
1421 1422
			FLD_VAL(high, hi_start, hi_end) |
			FLD_VAL(low, lo_start, lo_end));
1423 1424 1425 1426 1427 1428

	/*
	 * configure the preload to the pipeline's high threhold, if HT it's too
	 * large for the preload field, set the threshold to the maximum value
	 * that can be held by the preload register
	 */
1429
	if (dispc_has_feature(FEAT_PRELOAD) && dispc.feat->set_max_preload &&
1430 1431
			plane != OMAP_DSS_WB)
		dispc_write_reg(DISPC_OVL_PRELOAD(plane), min(high, 0xfffu));
T
Tomi Valkeinen 已提交
1432 1433 1434 1435
}

void dispc_enable_fifomerge(bool enable)
{
1436
	if (!dispc_has_feature(FEAT_FIFO_MERGE)) {
1437 1438 1439 1440
		WARN_ON(enable);
		return;
	}

T
Tomi Valkeinen 已提交
1441 1442 1443 1444
	DSSDBG("FIFO merge %s\n", enable ? "enabled" : "disabled");
	REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 14, 14);
}

1445
void dispc_ovl_compute_fifo_thresholds(enum omap_plane_id plane,
1446 1447
		u32 *fifo_low, u32 *fifo_high, bool use_fifomerge,
		bool manual_update)
1448 1449 1450 1451 1452 1453
{
	/*
	 * All sizes are in bytes. Both the buffer and burst are made of
	 * buffer_units, and the fifo thresholds must be buffer_unit aligned.
	 */

1454
	unsigned buf_unit = dispc.feat->buffer_size_unit;
1455 1456
	unsigned ovl_fifo_size, total_fifo_size, burst_size;
	int i;
1457 1458

	burst_size = dispc_ovl_get_burst_size(plane);
1459
	ovl_fifo_size = dispc_ovl_get_fifo_size(plane);
1460

1461 1462
	if (use_fifomerge) {
		total_fifo_size = 0;
1463
		for (i = 0; i < dispc_get_num_ovls(); ++i)
1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474
			total_fifo_size += dispc_ovl_get_fifo_size(i);
	} else {
		total_fifo_size = ovl_fifo_size;
	}

	/*
	 * We use the same low threshold for both fifomerge and non-fifomerge
	 * cases, but for fifomerge we calculate the high threshold using the
	 * combined fifo size
	 */

1475
	if (manual_update && dispc_has_feature(FEAT_OMAP3_DSI_FIFO_BUG)) {
1476 1477
		*fifo_low = ovl_fifo_size - burst_size * 2;
		*fifo_high = total_fifo_size - burst_size;
1478 1479 1480 1481 1482 1483 1484 1485
	} else if (plane == OMAP_DSS_WB) {
		/*
		 * Most optimal configuration for writeback is to push out data
		 * to the interconnect the moment writeback pushes enough pixels
		 * in the FIFO to form a burst
		 */
		*fifo_low = 0;
		*fifo_high = burst_size;
1486 1487 1488 1489
	} else {
		*fifo_low = ovl_fifo_size - burst_size;
		*fifo_high = total_fifo_size - buf_unit;
	}
1490 1491
}

1492
static void dispc_ovl_set_mflag(enum omap_plane_id plane, bool enable)
T
Tomi Valkeinen 已提交
1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503
{
	int bit;

	if (plane == OMAP_DSS_GFX)
		bit = 14;
	else
		bit = 23;

	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, bit, bit);
}

1504
static void dispc_ovl_set_mflag_threshold(enum omap_plane_id plane,
T
Tomi Valkeinen 已提交
1505 1506 1507 1508 1509 1510 1511 1512 1513 1514
	int low, int high)
{
	dispc_write_reg(DISPC_OVL_MFLAG_THRESHOLD(plane),
		FLD_VAL(high, 31, 16) |	FLD_VAL(low, 15, 0));
}

static void dispc_init_mflag(void)
{
	int i;

1515 1516 1517 1518 1519 1520 1521 1522 1523 1524
	/*
	 * HACK: NV12 color format and MFLAG seem to have problems working
	 * together: using two displays, and having an NV12 overlay on one of
	 * the displays will cause underflows/synclosts when MFLAG_CTRL=2.
	 * Changing MFLAG thresholds and PRELOAD to certain values seem to
	 * remove the errors, but there doesn't seem to be a clear logic on
	 * which values work and which not.
	 *
	 * As a work-around, set force MFLAG to always on.
	 */
T
Tomi Valkeinen 已提交
1525
	dispc_write_reg(DISPC_GLOBAL_MFLAG_ATTRIBUTE,
1526
		(1 << 0) |	/* MFLAG_CTRL = force always on */
T
Tomi Valkeinen 已提交
1527 1528
		(0 << 2));	/* MFLAG_START = disable */

1529
	for (i = 0; i < dispc_get_num_ovls(); ++i) {
T
Tomi Valkeinen 已提交
1530
		u32 size = dispc_ovl_get_fifo_size(i);
1531
		u32 unit = dispc.feat->buffer_size_unit;
T
Tomi Valkeinen 已提交
1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546
		u32 low, high;

		dispc_ovl_set_mflag(i, true);

		/*
		 * Simulation team suggests below thesholds:
		 * HT = fifosize * 5 / 8;
		 * LT = fifosize * 4 / 8;
		 */

		low = size * 4 / 8 / unit;
		high = size * 5 / 8 / unit;

		dispc_ovl_set_mflag_threshold(i, low, high);
	}
1547 1548 1549

	if (dispc.feat->has_writeback) {
		u32 size = dispc_ovl_get_fifo_size(OMAP_DSS_WB);
1550
		u32 unit = dispc.feat->buffer_size_unit;
1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565
		u32 low, high;

		dispc_ovl_set_mflag(OMAP_DSS_WB, true);

		/*
		 * Simulation team suggests below thesholds:
		 * HT = fifosize * 5 / 8;
		 * LT = fifosize * 4 / 8;
		 */

		low = size * 4 / 8 / unit;
		high = size * 5 / 8 / unit;

		dispc_ovl_set_mflag_threshold(OMAP_DSS_WB, low, high);
	}
T
Tomi Valkeinen 已提交
1566 1567
}

1568
static void dispc_ovl_set_fir(enum omap_plane_id plane,
1569 1570
				int hinc, int vinc,
				enum omap_color_component color_comp)
T
Tomi Valkeinen 已提交
1571 1572 1573
{
	u32 val;

1574 1575
	if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
		u8 hinc_start, hinc_end, vinc_start, vinc_end;
1576

1577 1578
		dispc_get_reg_field(FEAT_REG_FIRHINC, &hinc_start, &hinc_end);
		dispc_get_reg_field(FEAT_REG_FIRVINC, &vinc_start, &vinc_end);
1579 1580
		val = FLD_VAL(vinc, vinc_start, vinc_end) |
				FLD_VAL(hinc, hinc_start, hinc_end);
1581

1582 1583 1584 1585 1586
		dispc_write_reg(DISPC_OVL_FIR(plane), val);
	} else {
		val = FLD_VAL(vinc, 28, 16) | FLD_VAL(hinc, 12, 0);
		dispc_write_reg(DISPC_OVL_FIR2(plane), val);
	}
T
Tomi Valkeinen 已提交
1587 1588
}

1589 1590
static void dispc_ovl_set_vid_accu0(enum omap_plane_id plane, int haccu,
				    int vaccu)
T
Tomi Valkeinen 已提交
1591 1592
{
	u32 val;
1593
	u8 hor_start, hor_end, vert_start, vert_end;
T
Tomi Valkeinen 已提交
1594

1595 1596
	dispc_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
	dispc_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1597 1598 1599 1600

	val = FLD_VAL(vaccu, vert_start, vert_end) |
			FLD_VAL(haccu, hor_start, hor_end);

1601
	dispc_write_reg(DISPC_OVL_ACCU0(plane), val);
T
Tomi Valkeinen 已提交
1602 1603
}

1604 1605
static void dispc_ovl_set_vid_accu1(enum omap_plane_id plane, int haccu,
				    int vaccu)
T
Tomi Valkeinen 已提交
1606 1607
{
	u32 val;
1608
	u8 hor_start, hor_end, vert_start, vert_end;
T
Tomi Valkeinen 已提交
1609

1610 1611
	dispc_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
	dispc_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1612 1613 1614 1615

	val = FLD_VAL(vaccu, vert_start, vert_end) |
			FLD_VAL(haccu, hor_start, hor_end);

1616
	dispc_write_reg(DISPC_OVL_ACCU1(plane), val);
T
Tomi Valkeinen 已提交
1617 1618
}

1619
static void dispc_ovl_set_vid_accu2_0(enum omap_plane_id plane, int haccu,
1620
		int vaccu)
1621 1622 1623 1624 1625 1626 1627
{
	u32 val;

	val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
	dispc_write_reg(DISPC_OVL_ACCU2_0(plane), val);
}

1628
static void dispc_ovl_set_vid_accu2_1(enum omap_plane_id plane, int haccu,
1629
		int vaccu)
1630 1631 1632 1633 1634 1635
{
	u32 val;

	val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
	dispc_write_reg(DISPC_OVL_ACCU2_1(plane), val);
}
T
Tomi Valkeinen 已提交
1636

1637
static void dispc_ovl_set_scale_param(enum omap_plane_id plane,
T
Tomi Valkeinen 已提交
1638 1639
		u16 orig_width, u16 orig_height,
		u16 out_width, u16 out_height,
1640 1641
		bool five_taps, u8 rotation,
		enum omap_color_component color_comp)
T
Tomi Valkeinen 已提交
1642
{
1643
	int fir_hinc, fir_vinc;
T
Tomi Valkeinen 已提交
1644

1645 1646
	fir_hinc = 1024 * orig_width / out_width;
	fir_vinc = 1024 * orig_height / out_height;
T
Tomi Valkeinen 已提交
1647

1648 1649
	dispc_ovl_set_scale_coef(plane, fir_hinc, fir_vinc, five_taps,
				color_comp);
1650
	dispc_ovl_set_fir(plane, fir_hinc, fir_vinc, color_comp);
1651 1652
}

1653
static void dispc_ovl_set_accu_uv(enum omap_plane_id plane,
1654
		u16 orig_width,	u16 orig_height, u16 out_width, u16 out_height,
1655
		bool ilace, u32 fourcc, u8 rotation)
1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692
{
	int h_accu2_0, h_accu2_1;
	int v_accu2_0, v_accu2_1;
	int chroma_hinc, chroma_vinc;
	int idx;

	struct accu {
		s8 h0_m, h0_n;
		s8 h1_m, h1_n;
		s8 v0_m, v0_n;
		s8 v1_m, v1_n;
	};

	const struct accu *accu_table;
	const struct accu *accu_val;

	static const struct accu accu_nv12[4] = {
		{  0, 1,  0, 1 , -1, 2, 0, 1 },
		{  1, 2, -3, 4 ,  0, 1, 0, 1 },
		{ -1, 1,  0, 1 , -1, 2, 0, 1 },
		{ -1, 2, -1, 2 , -1, 1, 0, 1 },
	};

	static const struct accu accu_nv12_ilace[4] = {
		{  0, 1,  0, 1 , -3, 4, -1, 4 },
		{ -1, 4, -3, 4 ,  0, 1,  0, 1 },
		{ -1, 1,  0, 1 , -1, 4, -3, 4 },
		{ -3, 4, -3, 4 , -1, 1,  0, 1 },
	};

	static const struct accu accu_yuv[4] = {
		{  0, 1, 0, 1,  0, 1, 0, 1 },
		{  0, 1, 0, 1,  0, 1, 0, 1 },
		{ -1, 1, 0, 1,  0, 1, 0, 1 },
		{  0, 1, 0, 1, -1, 1, 0, 1 },
	};

1693 1694 1695 1696
	/* Note: DSS HW rotates clockwise, DRM_MODE_ROTATE_* counter-clockwise */
	switch (rotation & DRM_MODE_ROTATE_MASK) {
	default:
	case DRM_MODE_ROTATE_0:
1697 1698
		idx = 0;
		break;
1699 1700
	case DRM_MODE_ROTATE_90:
		idx = 3;
1701
		break;
1702
	case DRM_MODE_ROTATE_180:
1703 1704
		idx = 2;
		break;
1705 1706
	case DRM_MODE_ROTATE_270:
		idx = 1;
1707 1708 1709
		break;
	}

1710
	switch (fourcc) {
1711
	case DRM_FORMAT_NV12:
1712 1713 1714 1715 1716
		if (ilace)
			accu_table = accu_nv12_ilace;
		else
			accu_table = accu_nv12;
		break;
1717 1718
	case DRM_FORMAT_YUYV:
	case DRM_FORMAT_UYVY:
1719 1720 1721 1722
		accu_table = accu_yuv;
		break;
	default:
		BUG();
1723
		return;
1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739
	}

	accu_val = &accu_table[idx];

	chroma_hinc = 1024 * orig_width / out_width;
	chroma_vinc = 1024 * orig_height / out_height;

	h_accu2_0 = (accu_val->h0_m * chroma_hinc / accu_val->h0_n) % 1024;
	h_accu2_1 = (accu_val->h1_m * chroma_hinc / accu_val->h1_n) % 1024;
	v_accu2_0 = (accu_val->v0_m * chroma_vinc / accu_val->v0_n) % 1024;
	v_accu2_1 = (accu_val->v1_m * chroma_vinc / accu_val->v1_n) % 1024;

	dispc_ovl_set_vid_accu2_0(plane, h_accu2_0, v_accu2_0);
	dispc_ovl_set_vid_accu2_1(plane, h_accu2_1, v_accu2_1);
}

1740
static void dispc_ovl_set_scaling_common(enum omap_plane_id plane,
1741 1742 1743
		u16 orig_width, u16 orig_height,
		u16 out_width, u16 out_height,
		bool ilace, bool five_taps,
1744
		bool fieldmode, u32 fourcc,
1745 1746 1747 1748 1749
		u8 rotation)
{
	int accu0 = 0;
	int accu1 = 0;
	u32 l;
T
Tomi Valkeinen 已提交
1750

1751
	dispc_ovl_set_scale_param(plane, orig_width, orig_height,
1752 1753
				out_width, out_height, five_taps,
				rotation, DISPC_COLOR_COMPONENT_RGB_Y);
1754
	l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
T
Tomi Valkeinen 已提交
1755

1756 1757
	/* RESIZEENABLE and VERTICALTAPS */
	l &= ~((0x3 << 5) | (0x1 << 21));
1758 1759
	l |= (orig_width != out_width) ? (1 << 5) : 0;
	l |= (orig_height != out_height) ? (1 << 6) : 0;
1760
	l |= five_taps ? (1 << 21) : 0;
T
Tomi Valkeinen 已提交
1761

1762
	/* VRESIZECONF and HRESIZECONF */
1763
	if (dispc_has_feature(FEAT_RESIZECONF)) {
1764
		l &= ~(0x3 << 7);
1765 1766
		l |= (orig_width <= out_width) ? 0 : (1 << 7);
		l |= (orig_height <= out_height) ? 0 : (1 << 8);
1767
	}
T
Tomi Valkeinen 已提交
1768

1769
	/* LINEBUFFERSPLIT */
1770
	if (dispc_has_feature(FEAT_LINEBUFFERSPLIT)) {
1771 1772 1773
		l &= ~(0x1 << 22);
		l |= five_taps ? (1 << 22) : 0;
	}
T
Tomi Valkeinen 已提交
1774

1775
	dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
T
Tomi Valkeinen 已提交
1776 1777 1778 1779 1780 1781 1782

	/*
	 * field 0 = even field = bottom field
	 * field 1 = odd field = top field
	 */
	if (ilace && !fieldmode) {
		accu1 = 0;
1783
		accu0 = ((1024 * orig_height / out_height) / 2) & 0x3ff;
T
Tomi Valkeinen 已提交
1784 1785 1786 1787 1788 1789
		if (accu0 >= 1024/2) {
			accu1 = 1024/2;
			accu0 -= accu1;
		}
	}

1790 1791
	dispc_ovl_set_vid_accu0(plane, 0, accu0);
	dispc_ovl_set_vid_accu1(plane, 0, accu1);
T
Tomi Valkeinen 已提交
1792 1793
}

1794
static void dispc_ovl_set_scaling_uv(enum omap_plane_id plane,
1795 1796 1797
		u16 orig_width, u16 orig_height,
		u16 out_width, u16 out_height,
		bool ilace, bool five_taps,
1798
		bool fieldmode, u32 fourcc,
1799 1800 1801 1802
		u8 rotation)
{
	int scale_x = out_width != orig_width;
	int scale_y = out_height != orig_height;
1803
	bool chroma_upscale = plane != OMAP_DSS_WB;
1804

1805
	if (!dispc_has_feature(FEAT_HANDLE_UV_SEPARATE))
1806
		return;
1807

1808
	if (!format_is_yuv(fourcc)) {
1809
		/* reset chroma resampling for RGB formats  */
1810 1811
		if (plane != OMAP_DSS_WB)
			REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), 0, 8, 8);
1812 1813
		return;
	}
1814 1815

	dispc_ovl_set_accu_uv(plane, orig_width, orig_height, out_width,
1816
			out_height, ilace, fourcc, rotation);
1817

1818
	switch (fourcc) {
1819
	case DRM_FORMAT_NV12:
1820 1821 1822 1823 1824 1825 1826 1827 1828 1829
		if (chroma_upscale) {
			/* UV is subsampled by 2 horizontally and vertically */
			orig_height >>= 1;
			orig_width >>= 1;
		} else {
			/* UV is downsampled by 2 horizontally and vertically */
			orig_height <<= 1;
			orig_width <<= 1;
		}

1830
		break;
1831 1832
	case DRM_FORMAT_YUYV:
	case DRM_FORMAT_UYVY:
1833
		/* For YUV422 with 90/270 rotation, we don't upsample chroma */
1834
		if (!drm_rotation_90_or_270(rotation)) {
1835 1836 1837 1838 1839 1840 1841 1842
			if (chroma_upscale)
				/* UV is subsampled by 2 horizontally */
				orig_width >>= 1;
			else
				/* UV is downsampled by 2 horizontally */
				orig_width <<= 1;
		}

1843
		/* must use FIR for YUV422 if rotated */
1844
		if ((rotation & DRM_MODE_ROTATE_MASK) != DRM_MODE_ROTATE_0)
1845
			scale_x = scale_y = true;
1846

1847 1848 1849
		break;
	default:
		BUG();
1850
		return;
1851 1852 1853 1854 1855 1856 1857
	}

	if (out_width != orig_width)
		scale_x = true;
	if (out_height != orig_height)
		scale_y = true;

1858
	dispc_ovl_set_scale_param(plane, orig_width, orig_height,
1859 1860 1861
			out_width, out_height, five_taps,
				rotation, DISPC_COLOR_COMPONENT_UV);

1862 1863 1864 1865
	if (plane != OMAP_DSS_WB)
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane),
			(scale_x || scale_y) ? 1 : 0, 8, 8);

1866 1867 1868 1869 1870 1871
	/* set H scaling */
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_x ? 1 : 0, 5, 5);
	/* set V scaling */
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_y ? 1 : 0, 6, 6);
}

1872
static void dispc_ovl_set_scaling(enum omap_plane_id plane,
1873 1874 1875
		u16 orig_width, u16 orig_height,
		u16 out_width, u16 out_height,
		bool ilace, bool five_taps,
1876
		bool fieldmode, u32 fourcc,
1877 1878 1879 1880
		u8 rotation)
{
	BUG_ON(plane == OMAP_DSS_GFX);

1881
	dispc_ovl_set_scaling_common(plane,
1882 1883 1884
			orig_width, orig_height,
			out_width, out_height,
			ilace, five_taps,
1885
			fieldmode, fourcc,
1886 1887
			rotation);

1888
	dispc_ovl_set_scaling_uv(plane,
1889 1890 1891
		orig_width, orig_height,
		out_width, out_height,
		ilace, five_taps,
1892
		fieldmode, fourcc,
1893 1894 1895
		rotation);
}

1896
static void dispc_ovl_set_rotation_attrs(enum omap_plane_id plane, u8 rotation,
1897
		enum omap_dss_rotation_type rotation_type, u32 fourcc)
T
Tomi Valkeinen 已提交
1898
{
1899 1900 1901
	bool row_repeat = false;
	int vidrot = 0;

1902
	/* Note: DSS HW rotates clockwise, DRM_MODE_ROTATE_* counter-clockwise */
1903
	if (fourcc == DRM_FORMAT_YUYV || fourcc == DRM_FORMAT_UYVY) {
T
Tomi Valkeinen 已提交
1904

1905
		if (rotation & DRM_MODE_REFLECT_X) {
1906 1907
			switch (rotation & DRM_MODE_ROTATE_MASK) {
			case DRM_MODE_ROTATE_0:
T
Tomi Valkeinen 已提交
1908 1909
				vidrot = 2;
				break;
1910
			case DRM_MODE_ROTATE_90:
1911
				vidrot = 1;
T
Tomi Valkeinen 已提交
1912
				break;
1913
			case DRM_MODE_ROTATE_180:
T
Tomi Valkeinen 已提交
1914 1915
				vidrot = 0;
				break;
1916
			case DRM_MODE_ROTATE_270:
1917
				vidrot = 3;
T
Tomi Valkeinen 已提交
1918 1919 1920
				break;
			}
		} else {
1921 1922
			switch (rotation & DRM_MODE_ROTATE_MASK) {
			case DRM_MODE_ROTATE_0:
T
Tomi Valkeinen 已提交
1923 1924
				vidrot = 0;
				break;
1925 1926
			case DRM_MODE_ROTATE_90:
				vidrot = 3;
T
Tomi Valkeinen 已提交
1927
				break;
1928
			case DRM_MODE_ROTATE_180:
T
Tomi Valkeinen 已提交
1929 1930
				vidrot = 2;
				break;
1931 1932
			case DRM_MODE_ROTATE_270:
				vidrot = 1;
T
Tomi Valkeinen 已提交
1933 1934 1935 1936
				break;
			}
		}

1937
		if (drm_rotation_90_or_270(rotation))
1938
			row_repeat = true;
T
Tomi Valkeinen 已提交
1939
		else
1940
			row_repeat = false;
T
Tomi Valkeinen 已提交
1941
	}
1942

1943 1944 1945 1946 1947
	/*
	 * OMAP4/5 Errata i631:
	 * NV12 in 1D mode must use ROTATION=1. Otherwise DSS will fetch extra
	 * rows beyond the framebuffer, which may cause OCP error.
	 */
1948
	if (fourcc == DRM_FORMAT_NV12 && rotation_type != OMAP_DSS_ROT_TILER)
1949 1950
		vidrot = 1;

1951
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), vidrot, 13, 12);
1952
	if (dispc_has_feature(FEAT_ROWREPEATENABLE))
1953 1954
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane),
			row_repeat ? 1 : 0, 18, 18);
1955

1956
	if (dispc_ovl_color_mode_supported(plane, DRM_FORMAT_NV12)) {
1957
		bool doublestride =
1958
			fourcc == DRM_FORMAT_NV12 &&
1959
			rotation_type == OMAP_DSS_ROT_TILER &&
1960
			!drm_rotation_90_or_270(rotation);
1961

1962 1963 1964
		/* DOUBLESTRIDE */
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), doublestride, 22, 22);
	}
T
Tomi Valkeinen 已提交
1965 1966
}

1967
static int color_mode_to_bpp(u32 fourcc)
T
Tomi Valkeinen 已提交
1968
{
1969
	switch (fourcc) {
1970
	case DRM_FORMAT_NV12:
T
Tomi Valkeinen 已提交
1971
		return 8;
1972 1973 1974 1975 1976 1977 1978 1979 1980
	case DRM_FORMAT_RGBX4444:
	case DRM_FORMAT_RGB565:
	case DRM_FORMAT_ARGB4444:
	case DRM_FORMAT_YUYV:
	case DRM_FORMAT_UYVY:
	case DRM_FORMAT_RGBA4444:
	case DRM_FORMAT_XRGB4444:
	case DRM_FORMAT_ARGB1555:
	case DRM_FORMAT_XRGB1555:
T
Tomi Valkeinen 已提交
1981
		return 16;
1982
	case DRM_FORMAT_RGB888:
T
Tomi Valkeinen 已提交
1983
		return 24;
1984 1985 1986 1987
	case DRM_FORMAT_XRGB8888:
	case DRM_FORMAT_ARGB8888:
	case DRM_FORMAT_RGBA8888:
	case DRM_FORMAT_RGBX8888:
T
Tomi Valkeinen 已提交
1988 1989 1990
		return 32;
	default:
		BUG();
1991
		return 0;
T
Tomi Valkeinen 已提交
1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004
	}
}

static s32 pixinc(int pixels, u8 ps)
{
	if (pixels == 1)
		return 1;
	else if (pixels > 1)
		return 1 + (pixels - 1) * ps;
	else if (pixels < 0)
		return 1 - (-pixels + 1) * ps;
	else
		BUG();
2005
		return 0;
T
Tomi Valkeinen 已提交
2006 2007
}

2008
static void calc_offset(u16 screen_width, u16 width,
2009
		u32 fourcc, bool fieldmode,
2010
		unsigned int field_offset, unsigned *offset0, unsigned *offset1,
2011 2012
		s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim,
		enum omap_dss_rotation_type rotation_type, u8 rotation)
2013 2014 2015
{
	u8 ps;

2016
	ps = color_mode_to_bpp(fourcc) / 8;
2017 2018 2019

	DSSDBG("scrw %d, width %d\n", screen_width, width);

2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033
	if (rotation_type == OMAP_DSS_ROT_TILER &&
	    (fourcc == DRM_FORMAT_UYVY || fourcc == DRM_FORMAT_YUYV) &&
	    drm_rotation_90_or_270(rotation)) {
		/*
		 * HACK: ROW_INC needs to be calculated with TILER units.
		 * We get such 'screen_width' that multiplying it with the
		 * YUV422 pixel size gives the correct TILER container width.
		 * However, 'width' is in pixels and multiplying it with YUV422
		 * pixel size gives incorrect result. We thus multiply it here
		 * with 2 to match the 32 bit TILER unit size.
		 */
		width *= 2;
	}

2034 2035 2036 2037
	/*
	 * field 0 = even field = bottom field
	 * field 1 = odd field = top field
	 */
2038
	*offset0 = field_offset * screen_width * ps;
2039
	*offset1 = 0;
2040

2041 2042
	*row_inc = pixinc(1 + (y_predecim * screen_width - width * x_predecim) +
			(fieldmode ? screen_width : 0), ps);
2043
	if (fourcc == DRM_FORMAT_YUYV || fourcc == DRM_FORMAT_UYVY)
2044 2045 2046 2047 2048
		*pix_inc = pixinc(x_predecim, 2 * ps);
	else
		*pix_inc = pixinc(x_predecim, ps);
}

2049 2050 2051 2052
/*
 * This function is used to avoid synclosts in OMAP3, because of some
 * undocumented horizontal position and timing related limitations.
 */
2053
static int check_horiz_timing_omap3(unsigned long pclk, unsigned long lclk,
2054
		const struct videomode *vm, u16 pos_x,
2055 2056
		u16 width, u16 height, u16 out_width, u16 out_height,
		bool five_taps)
2057
{
2058
	const int ds = DIV_ROUND_UP(height, out_height);
2059
	unsigned long nonactive;
2060 2061 2062 2063
	static const u8 limits[3] = { 8, 10, 20 };
	u64 val, blank;
	int i;

2064 2065
	nonactive = vm->hactive + vm->hfront_porch + vm->hsync_len +
		    vm->hback_porch - out_width;
2066 2067 2068 2069 2070 2071

	i = 0;
	if (out_height < height)
		i++;
	if (out_width < width)
		i++;
2072
	blank = div_u64((u64)(vm->hback_porch + vm->hsync_len + vm->hfront_porch) *
2073
			lclk, pclk);
2074 2075 2076 2077
	DSSDBG("blanking period + ppl = %llu (limit = %u)\n", blank, limits[i]);
	if (blank <= limits[i])
		return -EINVAL;

2078 2079 2080 2081
	/* FIXME add checks for 3-tap filter once the limitations are known */
	if (!five_taps)
		return 0;

2082 2083 2084 2085 2086 2087 2088
	/*
	 * Pixel data should be prepared before visible display point starts.
	 * So, atleast DS-2 lines must have already been fetched by DISPC
	 * during nonactive - pos_x period.
	 */
	val = div_u64((u64)(nonactive - pos_x) * lclk, pclk);
	DSSDBG("(nonactive - pos_x) * pcd = %llu max(0, DS - 2) * width = %d\n",
2089 2090
		val, max(0, ds - 2) * width);
	if (val < max(0, ds - 2) * width)
2091 2092 2093 2094 2095 2096 2097 2098 2099
		return -EINVAL;

	/*
	 * All lines need to be refilled during the nonactive period of which
	 * only one line can be loaded during the active period. So, atleast
	 * DS - 1 lines should be loaded during nonactive period.
	 */
	val =  div_u64((u64)nonactive * lclk, pclk);
	DSSDBG("nonactive * pcd  = %llu, max(0, DS - 1) * width = %d\n",
2100 2101
		val, max(0, ds - 1) * width);
	if (val < max(0, ds - 1) * width)
2102 2103 2104 2105 2106
		return -EINVAL;

	return 0;
}

2107
static unsigned long calc_core_clk_five_taps(unsigned long pclk,
2108
		const struct videomode *vm, u16 width,
2109
		u16 height, u16 out_width, u16 out_height,
2110
		u32 fourcc)
T
Tomi Valkeinen 已提交
2111
{
2112
	u32 core_clk = 0;
2113
	u64 tmp;
T
Tomi Valkeinen 已提交
2114

2115 2116 2117
	if (height <= out_height && width <= out_width)
		return (unsigned long) pclk;

T
Tomi Valkeinen 已提交
2118
	if (height > out_height) {
2119
		unsigned int ppl = vm->hactive;
T
Tomi Valkeinen 已提交
2120

2121
		tmp = (u64)pclk * height * out_width;
T
Tomi Valkeinen 已提交
2122
		do_div(tmp, 2 * out_height * ppl);
2123
		core_clk = tmp;
T
Tomi Valkeinen 已提交
2124

2125 2126 2127 2128
		if (height > 2 * out_height) {
			if (ppl == out_width)
				return 0;

2129
			tmp = (u64)pclk * (height - 2 * out_height) * out_width;
T
Tomi Valkeinen 已提交
2130
			do_div(tmp, 2 * out_height * (ppl - out_width));
2131
			core_clk = max_t(u32, core_clk, tmp);
T
Tomi Valkeinen 已提交
2132 2133 2134 2135
		}
	}

	if (width > out_width) {
2136
		tmp = (u64)pclk * width;
T
Tomi Valkeinen 已提交
2137
		do_div(tmp, out_width);
2138
		core_clk = max_t(u32, core_clk, tmp);
T
Tomi Valkeinen 已提交
2139

2140
		if (fourcc == DRM_FORMAT_XRGB8888)
2141
			core_clk <<= 1;
T
Tomi Valkeinen 已提交
2142 2143
	}

2144
	return core_clk;
T
Tomi Valkeinen 已提交
2145 2146
}

2147
static unsigned long calc_core_clk_24xx(unsigned long pclk, u16 width,
2148
		u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
2149 2150 2151 2152 2153 2154 2155
{
	if (height > out_height && width > out_width)
		return pclk * 4;
	else
		return pclk * 2;
}

2156
static unsigned long calc_core_clk_34xx(unsigned long pclk, u16 width,
2157
		u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
T
Tomi Valkeinen 已提交
2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178
{
	unsigned int hf, vf;

	/*
	 * FIXME how to determine the 'A' factor
	 * for the no downscaling case ?
	 */

	if (width > 3 * out_width)
		hf = 4;
	else if (width > 2 * out_width)
		hf = 3;
	else if (width > out_width)
		hf = 2;
	else
		hf = 1;
	if (height > out_height)
		vf = 2;
	else
		vf = 1;

2179 2180 2181
	return pclk * vf * hf;
}

2182
static unsigned long calc_core_clk_44xx(unsigned long pclk, u16 width,
2183
		u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
2184
{
2185 2186 2187 2188 2189 2190 2191 2192 2193
	/*
	 * If the overlay/writeback is in mem to mem mode, there are no
	 * downscaling limitations with respect to pixel clock, return 1 as
	 * required core clock to represent that we have sufficient enough
	 * core clock to do maximum downscaling
	 */
	if (mem_to_mem)
		return 1;

2194 2195 2196 2197 2198 2199
	if (width > out_width)
		return DIV_ROUND_UP(pclk, out_width) * width;
	else
		return pclk;
}

2200
static int dispc_ovl_calc_scaling_24xx(unsigned long pclk, unsigned long lclk,
2201
		const struct videomode *vm,
2202
		u16 width, u16 height, u16 out_width, u16 out_height,
2203
		u32 fourcc, bool *five_taps,
2204
		int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
2205
		u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
2206 2207 2208 2209 2210 2211
{
	int error;
	u16 in_width, in_height;
	int min_factor = min(*decim_x, *decim_y);
	const int maxsinglelinewidth =
			dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
2212

2213 2214 2215
	*five_taps = false;

	do {
2216 2217
		in_height = height / *decim_y;
		in_width = width / *decim_x;
2218
		*core_clk = dispc.feat->calc_core_clk(pclk, in_width,
2219
				in_height, out_width, out_height, mem_to_mem);
2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233
		error = (in_width > maxsinglelinewidth || !*core_clk ||
			*core_clk > dispc_core_clk_rate());
		if (error) {
			if (*decim_x == *decim_y) {
				*decim_x = min_factor;
				++*decim_y;
			} else {
				swap(*decim_x, *decim_y);
				if (*decim_x < *decim_y)
					++*decim_x;
			}
		}
	} while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);

2234 2235 2236 2237 2238
	if (error) {
		DSSERR("failed to find scaling settings\n");
		return -EINVAL;
	}

2239 2240 2241 2242 2243 2244 2245
	if (in_width > maxsinglelinewidth) {
		DSSERR("Cannot scale max input width exceeded");
		return -EINVAL;
	}
	return 0;
}

2246
static int dispc_ovl_calc_scaling_34xx(unsigned long pclk, unsigned long lclk,
2247
		const struct videomode *vm,
2248
		u16 width, u16 height, u16 out_width, u16 out_height,
2249
		u32 fourcc, bool *five_taps,
2250
		int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
2251
		u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
2252 2253 2254 2255 2256 2257 2258
{
	int error;
	u16 in_width, in_height;
	const int maxsinglelinewidth =
			dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);

	do {
2259 2260
		in_height = height / *decim_y;
		in_width = width / *decim_x;
2261
		*five_taps = in_height > out_height;
2262 2263 2264 2265 2266

		if (in_width > maxsinglelinewidth)
			if (in_height > out_height &&
						in_height < out_height * 2)
				*five_taps = false;
2267 2268
again:
		if (*five_taps)
2269
			*core_clk = calc_core_clk_five_taps(pclk, vm,
2270
						in_width, in_height, out_width,
2271
						out_height, fourcc);
2272
		else
2273
			*core_clk = dispc.feat->calc_core_clk(pclk, in_width,
2274 2275
					in_height, out_width, out_height,
					mem_to_mem);
2276

2277
		error = check_horiz_timing_omap3(pclk, lclk, vm,
2278 2279 2280 2281 2282 2283 2284
				pos_x, in_width, in_height, out_width,
				out_height, *five_taps);
		if (error && *five_taps) {
			*five_taps = false;
			goto again;
		}

2285 2286 2287
		error = (error || in_width > maxsinglelinewidth * 2 ||
			(in_width > maxsinglelinewidth && *five_taps) ||
			!*core_clk || *core_clk > dispc_core_clk_rate());
2288 2289 2290 2291 2292 2293 2294 2295 2296

		if (!error) {
			/* verify that we're inside the limits of scaler */
			if (in_width / 4 > out_width)
					error = 1;

			if (*five_taps) {
				if (in_height / 4 > out_height)
					error = 1;
2297
			} else {
2298 2299
				if (in_height / 2 > out_height)
					error = 1;
2300 2301
			}
		}
2302

2303 2304
		if (error)
			++*decim_y;
2305 2306
	} while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);

2307 2308 2309 2310 2311
	if (error) {
		DSSERR("failed to find scaling settings\n");
		return -EINVAL;
	}

2312
	if (check_horiz_timing_omap3(pclk, lclk, vm, pos_x, in_width,
2313
				in_height, out_width, out_height, *five_taps)) {
2314 2315
			DSSERR("horizontal timing too tight\n");
			return -EINVAL;
2316
	}
2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330

	if (in_width > (maxsinglelinewidth * 2)) {
		DSSERR("Cannot setup scaling");
		DSSERR("width exceeds maximum width possible");
		return -EINVAL;
	}

	if (in_width > maxsinglelinewidth && *five_taps) {
		DSSERR("cannot setup scaling with five taps");
		return -EINVAL;
	}
	return 0;
}

2331
static int dispc_ovl_calc_scaling_44xx(unsigned long pclk, unsigned long lclk,
2332
		const struct videomode *vm,
2333
		u16 width, u16 height, u16 out_width, u16 out_height,
2334
		u32 fourcc, bool *five_taps,
2335
		int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
2336
		u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
2337 2338 2339
{
	u16 in_width, in_width_max;
	int decim_x_min = *decim_x;
2340
	u16 in_height = height / *decim_y;
2341 2342
	const int maxsinglelinewidth =
				dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
2343
	const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
2344

2345 2346 2347
	if (mem_to_mem) {
		in_width_max = out_width * maxdownscale;
	} else {
2348 2349
		in_width_max = dispc_core_clk_rate() /
					DIV_ROUND_UP(pclk, out_width);
2350
	}
2351 2352 2353 2354 2355 2356 2357 2358

	*decim_x = DIV_ROUND_UP(width, in_width_max);

	*decim_x = *decim_x > decim_x_min ? *decim_x : decim_x_min;
	if (*decim_x > *x_predecim)
		return -EINVAL;

	do {
2359
		in_width = width / *decim_x;
2360 2361 2362 2363 2364 2365 2366 2367
	} while (*decim_x <= *x_predecim &&
			in_width > maxsinglelinewidth && ++*decim_x);

	if (in_width > maxsinglelinewidth) {
		DSSERR("Cannot scale width exceeds max line width");
		return -EINVAL;
	}

2368
	if (*decim_x > 4 && fourcc != DRM_FORMAT_NV12) {
2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386
		/*
		 * Let's disable all scaling that requires horizontal
		 * decimation with higher factor than 4, until we have
		 * better estimates of what we can and can not
		 * do. However, NV12 color format appears to work Ok
		 * with all decimation factors.
		 *
		 * When decimating horizontally by more that 4 the dss
		 * is not able to fetch the data in burst mode. When
		 * this happens it is hard to tell if there enough
		 * bandwidth. Despite what theory says this appears to
		 * be true also for 16-bit color formats.
		 */
		DSSERR("Not enough bandwidth, too much downscaling (x-decimation factor %d > 4)", *decim_x);

		return -EINVAL;
	}

2387
	*core_clk = dispc.feat->calc_core_clk(pclk, in_width, in_height,
2388
				out_width, out_height, mem_to_mem);
2389
	return 0;
T
Tomi Valkeinen 已提交
2390 2391
}

2392 2393 2394
#define DIV_FRAC(dividend, divisor) \
	((dividend) * 100 / (divisor) - ((dividend) / (divisor) * 100))

2395
static int dispc_ovl_calc_scaling(unsigned long pclk, unsigned long lclk,
2396
		enum omap_overlay_caps caps,
2397
		const struct videomode *vm,
2398
		u16 width, u16 height, u16 out_width, u16 out_height,
2399
		u32 fourcc, bool *five_taps,
2400
		int *x_predecim, int *y_predecim, u16 pos_x,
2401
		enum omap_dss_rotation_type rotation_type, bool mem_to_mem)
2402
{
2403
	const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
2404
	const int max_decim_limit = 16;
2405
	unsigned long core_clk = 0;
2406
	int decim_x, decim_y, ret;
2407

2408 2409 2410
	if (width == out_width && height == out_height)
		return 0;

2411
	if (!mem_to_mem && (pclk == 0 || vm->pixelclock == 0)) {
2412 2413 2414 2415
		DSSERR("cannot calculate scaling settings: pclk is zero\n");
		return -EINVAL;
	}

2416
	if ((caps & OMAP_DSS_OVL_CAP_SCALE) == 0)
2417
		return -EINVAL;
2418

2419
	if (mem_to_mem) {
2420 2421 2422 2423
		*x_predecim = *y_predecim = 1;
	} else {
		*x_predecim = max_decim_limit;
		*y_predecim = (rotation_type == OMAP_DSS_ROT_TILER &&
2424
				dispc_has_feature(FEAT_BURST_2D)) ?
2425 2426
				2 : max_decim_limit;
	}
2427 2428 2429 2430 2431

	decim_x = DIV_ROUND_UP(DIV_ROUND_UP(width, out_width), maxdownscale);
	decim_y = DIV_ROUND_UP(DIV_ROUND_UP(height, out_height), maxdownscale);

	if (decim_x > *x_predecim || out_width > width * 8)
2432 2433
		return -EINVAL;

2434
	if (decim_y > *y_predecim || out_height > height * 8)
2435 2436
		return -EINVAL;

2437
	ret = dispc.feat->calc_scaling(pclk, lclk, vm, width, height,
2438
		out_width, out_height, fourcc, five_taps,
2439 2440
		x_predecim, y_predecim, &decim_x, &decim_y, pos_x, &core_clk,
		mem_to_mem);
2441 2442
	if (ret)
		return ret;
2443

2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456
	DSSDBG("%dx%d -> %dx%d (%d.%02d x %d.%02d), decim %dx%d %dx%d (%d.%02d x %d.%02d), taps %d, req clk %lu, cur clk %lu\n",
		width, height,
		out_width, out_height,
		out_width / width, DIV_FRAC(out_width, width),
		out_height / height, DIV_FRAC(out_height, height),

		decim_x, decim_y,
		width / decim_x, height / decim_y,
		out_width / (width / decim_x), DIV_FRAC(out_width, width / decim_x),
		out_height / (height / decim_y), DIV_FRAC(out_height, height / decim_y),

		*five_taps ? 5 : 3,
		core_clk, dispc_core_clk_rate());
2457

2458
	if (!core_clk || core_clk > dispc_core_clk_rate()) {
2459
		DSSERR("failed to set up scaling, "
2460 2461 2462
			"required core clk rate = %lu Hz, "
			"current core clk rate = %lu Hz\n",
			core_clk, dispc_core_clk_rate());
2463 2464 2465
		return -EINVAL;
	}

2466 2467
	*x_predecim = decim_x;
	*y_predecim = decim_y;
2468 2469 2470
	return 0;
}

2471
static int dispc_ovl_setup_common(enum omap_plane_id plane,
2472 2473
		enum omap_overlay_caps caps, u32 paddr, u32 p_uv_addr,
		u16 screen_width, int pos_x, int pos_y, u16 width, u16 height,
2474
		u16 out_width, u16 out_height, u32 fourcc,
2475
		u8 rotation, u8 zorder, u8 pre_mult_alpha,
2476
		u8 global_alpha, enum omap_dss_rotation_type rotation_type,
2477
		bool replication, const struct videomode *vm,
2478
		bool mem_to_mem)
T
Tomi Valkeinen 已提交
2479
{
2480
	bool five_taps = true;
2481
	bool fieldmode = false;
2482
	int r, cconv = 0;
T
Tomi Valkeinen 已提交
2483 2484 2485
	unsigned offset0, offset1;
	s32 row_inc;
	s32 pix_inc;
2486
	u16 frame_width, frame_height;
T
Tomi Valkeinen 已提交
2487
	unsigned int field_offset = 0;
2488 2489
	u16 in_height = height;
	u16 in_width = width;
2490
	int x_predecim = 1, y_predecim = 1;
2491
	bool ilace = !!(vm->flags & DISPLAY_FLAGS_INTERLACED);
2492 2493
	unsigned long pclk = dispc_plane_pclk_rate(plane);
	unsigned long lclk = dispc_plane_lclk_rate(plane);
2494

2495
	if (paddr == 0 && rotation_type != OMAP_DSS_ROT_TILER)
T
Tomi Valkeinen 已提交
2496 2497
		return -EINVAL;

2498
	if (format_is_yuv(fourcc) && (in_width & 1)) {
2499 2500
		DSSERR("input width %d is not even for YUV format\n", in_width);
		return -EINVAL;
2501 2502
	}

2503 2504
	out_width = out_width == 0 ? width : out_width;
	out_height = out_height == 0 ? height : out_height;
2505

2506
	if (ilace && height == out_height)
2507
		fieldmode = true;
T
Tomi Valkeinen 已提交
2508 2509 2510

	if (ilace) {
		if (fieldmode)
2511
			in_height /= 2;
2512
		pos_y /= 2;
2513
		out_height /= 2;
T
Tomi Valkeinen 已提交
2514 2515

		DSSDBG("adjusting for ilace: height %d, pos_y %d, "
2516 2517
			"out_height %d\n", in_height, pos_y,
			out_height);
T
Tomi Valkeinen 已提交
2518 2519
	}

2520
	if (!dispc_ovl_color_mode_supported(plane, fourcc))
2521 2522
		return -EINVAL;

2523
	r = dispc_ovl_calc_scaling(pclk, lclk, caps, vm, in_width,
2524
			in_height, out_width, out_height, fourcc,
2525
			&five_taps, &x_predecim, &y_predecim, pos_x,
2526
			rotation_type, mem_to_mem);
2527 2528
	if (r)
		return r;
T
Tomi Valkeinen 已提交
2529

2530 2531
	in_width = in_width / x_predecim;
	in_height = in_height / y_predecim;
2532

2533 2534 2535 2536
	if (x_predecim > 1 || y_predecim > 1)
		DSSDBG("predecimation %d x %x, new input size %d x %d\n",
			x_predecim, y_predecim, in_width, in_height);

2537
	if (format_is_yuv(fourcc) && (in_width & 1)) {
2538 2539 2540
		DSSDBG("predecimated input width is not even for YUV format\n");
		DSSDBG("adjusting input width %d -> %d\n",
			in_width, in_width & ~1);
2541

2542
		in_width &= ~1;
2543 2544
	}

2545
	if (format_is_yuv(fourcc))
2546
		cconv = 1;
T
Tomi Valkeinen 已提交
2547 2548 2549 2550 2551 2552 2553 2554 2555

	if (ilace && !fieldmode) {
		/*
		 * when downscaling the bottom field may have to start several
		 * source lines below the top field. Unfortunately ACCUI
		 * registers will only hold the fractional part of the offset
		 * so the integer part must be added to the base address of the
		 * bottom field.
		 */
2556
		if (!in_height || in_height == out_height)
T
Tomi Valkeinen 已提交
2557 2558
			field_offset = 0;
		else
2559
			field_offset = in_height / out_height / 2;
T
Tomi Valkeinen 已提交
2560 2561 2562 2563 2564 2565
	}

	/* Fields are independent but interleaved in memory. */
	if (fieldmode)
		field_offset = 1;

2566 2567 2568 2569 2570
	offset0 = 0;
	offset1 = 0;
	row_inc = 0;
	pix_inc = 0;

2571 2572 2573 2574 2575 2576 2577 2578
	if (plane == OMAP_DSS_WB) {
		frame_width = out_width;
		frame_height = out_height;
	} else {
		frame_width = in_width;
		frame_height = height;
	}

2579
	calc_offset(screen_width, frame_width,
2580
			fourcc, fieldmode, field_offset,
2581
			&offset0, &offset1, &row_inc, &pix_inc,
2582 2583
			x_predecim, y_predecim,
			rotation_type, rotation);
T
Tomi Valkeinen 已提交
2584 2585 2586 2587

	DSSDBG("offset0 %u, offset1 %u, row_inc %d, pix_inc %d\n",
			offset0, offset1, row_inc, pix_inc);

2588
	dispc_ovl_set_color_mode(plane, fourcc);
T
Tomi Valkeinen 已提交
2589

2590
	dispc_ovl_configure_burst_type(plane, rotation_type);
2591

2592 2593 2594
	if (dispc.feat->reverse_ilace_field_order)
		swap(offset0, offset1);

2595 2596
	dispc_ovl_set_ba0(plane, paddr + offset0);
	dispc_ovl_set_ba1(plane, paddr + offset1);
T
Tomi Valkeinen 已提交
2597

2598
	if (fourcc == DRM_FORMAT_NV12) {
2599 2600
		dispc_ovl_set_ba0_uv(plane, p_uv_addr + offset0);
		dispc_ovl_set_ba1_uv(plane, p_uv_addr + offset1);
2601 2602
	}

2603 2604 2605
	if (dispc.feat->last_pixel_inc_missing)
		row_inc += pix_inc - 1;

2606 2607
	dispc_ovl_set_row_inc(plane, row_inc);
	dispc_ovl_set_pix_inc(plane, pix_inc);
T
Tomi Valkeinen 已提交
2608

2609
	DSSDBG("%d,%d %dx%d -> %dx%d\n", pos_x, pos_y, in_width,
2610
			in_height, out_width, out_height);
T
Tomi Valkeinen 已提交
2611

2612
	dispc_ovl_set_pos(plane, caps, pos_x, pos_y);
T
Tomi Valkeinen 已提交
2613

2614
	dispc_ovl_set_input_size(plane, in_width, in_height);
T
Tomi Valkeinen 已提交
2615

2616
	if (caps & OMAP_DSS_OVL_CAP_SCALE) {
2617 2618
		dispc_ovl_set_scaling(plane, in_width, in_height, out_width,
				   out_height, ilace, five_taps, fieldmode,
2619
				   fourcc, rotation);
2620
		dispc_ovl_set_output_size(plane, out_width, out_height);
2621
		dispc_ovl_set_vid_color_conv(plane, cconv);
T
Tomi Valkeinen 已提交
2622 2623
	}

2624
	dispc_ovl_set_rotation_attrs(plane, rotation, rotation_type, fourcc);
T
Tomi Valkeinen 已提交
2625

2626 2627 2628
	dispc_ovl_set_zorder(plane, caps, zorder);
	dispc_ovl_set_pre_mult_alpha(plane, caps, pre_mult_alpha);
	dispc_ovl_setup_global_alpha(plane, caps, global_alpha);
T
Tomi Valkeinen 已提交
2629

2630
	dispc_ovl_enable_replication(plane, caps, replication);
2631

T
Tomi Valkeinen 已提交
2632 2633 2634
	return 0;
}

2635
static int dispc_ovl_setup(enum omap_plane_id plane,
2636
		const struct omap_overlay_info *oi,
2637 2638
		const struct videomode *vm, bool mem_to_mem,
		enum omap_channel channel)
2639 2640
{
	int r;
2641
	enum omap_overlay_caps caps = dispc.feat->overlay_caps[plane];
T
Tomi Valkeinen 已提交
2642
	const bool replication = true;
2643

2644
	DSSDBG("dispc_ovl_setup %d, pa %pad, pa_uv %pad, sw %d, %d,%d, %dx%d ->"
2645
		" %dx%d, cmode %x, rot %d, chan %d repl %d\n",
2646
		plane, &oi->paddr, &oi->p_uv_addr, oi->screen_width, oi->pos_x,
2647
		oi->pos_y, oi->width, oi->height, oi->out_width, oi->out_height,
2648
		oi->fourcc, oi->rotation, channel, replication);
2649

2650 2651
	dispc_ovl_set_channel_out(plane, channel);

2652
	r = dispc_ovl_setup_common(plane, caps, oi->paddr, oi->p_uv_addr,
2653
		oi->screen_width, oi->pos_x, oi->pos_y, oi->width, oi->height,
2654
		oi->out_width, oi->out_height, oi->fourcc, oi->rotation,
2655
		oi->zorder, oi->pre_mult_alpha, oi->global_alpha,
2656
		oi->rotation_type, replication, vm, mem_to_mem);
2657 2658 2659 2660

	return r;
}

2661
int dispc_wb_setup(const struct omap_dss_writeback_info *wi,
2662
		bool mem_to_mem, const struct videomode *vm)
2663 2664
{
	int r;
2665
	u32 l;
2666
	enum omap_plane_id plane = OMAP_DSS_WB;
2667 2668
	const int pos_x = 0, pos_y = 0;
	const u8 zorder = 0, global_alpha = 0;
T
Tomi Valkeinen 已提交
2669
	const bool replication = true;
2670
	bool truncation;
2671 2672
	int in_width = vm->hactive;
	int in_height = vm->vactive;
2673 2674 2675 2676
	enum omap_overlay_caps caps =
		OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA;

	DSSDBG("dispc_wb_setup, pa %x, pa_uv %x, %d,%d -> %dx%d, cmode %x, "
2677 2678
		"rot %d\n", wi->paddr, wi->p_uv_addr, in_width,
		in_height, wi->width, wi->height, wi->fourcc, wi->rotation);
2679 2680 2681

	r = dispc_ovl_setup_common(plane, caps, wi->paddr, wi->p_uv_addr,
		wi->buf_width, pos_x, pos_y, in_width, in_height, wi->width,
2682
		wi->height, wi->fourcc, wi->rotation, zorder,
2683
		wi->pre_mult_alpha, global_alpha, wi->rotation_type,
2684
		replication, vm, mem_to_mem);
2685

2686
	switch (wi->fourcc) {
2687 2688 2689 2690 2691 2692 2693 2694
	case DRM_FORMAT_RGB565:
	case DRM_FORMAT_RGB888:
	case DRM_FORMAT_ARGB4444:
	case DRM_FORMAT_RGBA4444:
	case DRM_FORMAT_RGBX4444:
	case DRM_FORMAT_ARGB1555:
	case DRM_FORMAT_XRGB1555:
	case DRM_FORMAT_XRGB4444:
2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705
		truncation = true;
		break;
	default:
		truncation = false;
		break;
	}

	/* setup extra DISPC_WB_ATTRIBUTES */
	l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
	l = FLD_MOD(l, truncation, 10, 10);	/* TRUNCATIONENABLE */
	l = FLD_MOD(l, mem_to_mem, 19, 19);	/* WRITEBACKMODE */
2706 2707
	if (mem_to_mem)
		l = FLD_MOD(l, 1, 26, 24);	/* CAPTUREMODE */
2708 2709
	else
		l = FLD_MOD(l, 0, 26, 24);	/* CAPTUREMODE */
2710
	dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
2711

2712 2713 2714 2715 2716 2717
	if (mem_to_mem) {
		/* WBDELAYCOUNT */
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), 0, 7, 0);
	} else {
		int wbdelay;

2718 2719
		wbdelay = min(vm->vfront_porch +
			      vm->vsync_len + vm->vback_porch, (u32)255);
2720 2721 2722 2723 2724

		/* WBDELAYCOUNT */
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), wbdelay, 7, 0);
	}

2725 2726 2727
	return r;
}

2728
static int dispc_ovl_enable(enum omap_plane_id plane, bool enable)
T
Tomi Valkeinen 已提交
2729
{
2730 2731
	DSSDBG("dispc_enable_plane %d, %d\n", plane, enable);

2732
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 0, 0);
2733 2734

	return 0;
T
Tomi Valkeinen 已提交
2735 2736
}

2737
static enum omap_dss_output_id dispc_mgr_get_supported_outputs(enum omap_channel channel)
2738 2739 2740 2741
{
	return dss_feat_get_supported_outputs(channel);
}

2742
static void dispc_lcd_enable_signal_polarity(bool act_high)
T
Tomi Valkeinen 已提交
2743
{
2744
	if (!dispc_has_feature(FEAT_LCDENABLEPOL))
2745 2746
		return;

T
Tomi Valkeinen 已提交
2747 2748 2749 2750 2751
	REG_FLD_MOD(DISPC_CONTROL, act_high ? 1 : 0, 29, 29);
}

void dispc_lcd_enable_signal(bool enable)
{
2752
	if (!dispc_has_feature(FEAT_LCDENABLESIGNAL))
2753 2754
		return;

T
Tomi Valkeinen 已提交
2755 2756 2757 2758 2759
	REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 28, 28);
}

void dispc_pck_free_enable(bool enable)
{
2760
	if (!dispc_has_feature(FEAT_PCKFREEENABLE))
2761 2762
		return;

T
Tomi Valkeinen 已提交
2763 2764 2765
	REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 27, 27);
}

2766
static void dispc_mgr_enable_fifohandcheck(enum omap_channel channel, bool enable)
T
Tomi Valkeinen 已提交
2767
{
2768
	mgr_fld_write(channel, DISPC_MGR_FLD_FIFOHANDCHECK, enable);
T
Tomi Valkeinen 已提交
2769 2770 2771
}


2772
static void dispc_mgr_set_lcd_type_tft(enum omap_channel channel)
T
Tomi Valkeinen 已提交
2773
{
2774
	mgr_fld_write(channel, DISPC_MGR_FLD_STNTFT, 1);
T
Tomi Valkeinen 已提交
2775 2776
}

2777
static void dispc_set_loadmode(enum omap_dss_load_mode mode)
T
Tomi Valkeinen 已提交
2778 2779 2780 2781 2782
{
	REG_FLD_MOD(DISPC_CONFIG, mode, 2, 1);
}


2783
static void dispc_mgr_set_default_color(enum omap_channel channel, u32 color)
T
Tomi Valkeinen 已提交
2784
{
2785
	dispc_write_reg(DISPC_DEFAULT_COLOR(channel), color);
T
Tomi Valkeinen 已提交
2786 2787
}

2788
static void dispc_mgr_set_trans_key(enum omap_channel ch,
T
Tomi Valkeinen 已提交
2789 2790 2791
		enum omap_dss_trans_key_type type,
		u32 trans_key)
{
2792
	mgr_fld_write(ch, DISPC_MGR_FLD_TCKSELECTION, type);
T
Tomi Valkeinen 已提交
2793

2794
	dispc_write_reg(DISPC_TRANS_COLOR(ch), trans_key);
T
Tomi Valkeinen 已提交
2795 2796
}

2797
static void dispc_mgr_enable_trans_key(enum omap_channel ch, bool enable)
T
Tomi Valkeinen 已提交
2798
{
2799
	mgr_fld_write(ch, DISPC_MGR_FLD_TCKENABLE, enable);
T
Tomi Valkeinen 已提交
2800
}
2801

2802 2803
static void dispc_mgr_enable_alpha_fixed_zorder(enum omap_channel ch,
		bool enable)
T
Tomi Valkeinen 已提交
2804
{
2805
	if (!dispc_has_feature(FEAT_ALPHA_FIXED_ZORDER))
T
Tomi Valkeinen 已提交
2806 2807 2808 2809
		return;

	if (ch == OMAP_DSS_CHANNEL_LCD)
		REG_FLD_MOD(DISPC_CONFIG, enable, 18, 18);
2810
	else if (ch == OMAP_DSS_CHANNEL_DIGIT)
T
Tomi Valkeinen 已提交
2811 2812
		REG_FLD_MOD(DISPC_CONFIG, enable, 19, 19);
}
2813

2814
static void dispc_mgr_setup(enum omap_channel channel,
2815
		const struct omap_overlay_manager_info *info)
2816 2817 2818 2819 2820 2821
{
	dispc_mgr_set_default_color(channel, info->default_color);
	dispc_mgr_set_trans_key(channel, info->trans_key_type, info->trans_key);
	dispc_mgr_enable_trans_key(channel, info->trans_enabled);
	dispc_mgr_enable_alpha_fixed_zorder(channel,
			info->partial_alpha_enabled);
2822
	if (dispc_has_feature(FEAT_CPR)) {
2823 2824 2825 2826
		dispc_mgr_enable_cpr(channel, info->cpr_enable);
		dispc_mgr_set_cpr_coef(channel, &info->cpr_coefs);
	}
}
T
Tomi Valkeinen 已提交
2827

2828
static void dispc_mgr_set_tft_data_lines(enum omap_channel channel, u8 data_lines)
T
Tomi Valkeinen 已提交
2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849
{
	int code;

	switch (data_lines) {
	case 12:
		code = 0;
		break;
	case 16:
		code = 1;
		break;
	case 18:
		code = 2;
		break;
	case 24:
		code = 3;
		break;
	default:
		BUG();
		return;
	}

2850
	mgr_fld_write(channel, DISPC_MGR_FLD_TFTDATALINES, code);
T
Tomi Valkeinen 已提交
2851 2852
}

2853
static void dispc_mgr_set_io_pad_mode(enum dss_io_pad_mode mode)
T
Tomi Valkeinen 已提交
2854 2855
{
	u32 l;
2856
	int gpout0, gpout1;
T
Tomi Valkeinen 已提交
2857 2858

	switch (mode) {
2859 2860 2861
	case DSS_IO_PAD_MODE_RESET:
		gpout0 = 0;
		gpout1 = 0;
T
Tomi Valkeinen 已提交
2862
		break;
2863 2864
	case DSS_IO_PAD_MODE_RFBI:
		gpout0 = 1;
T
Tomi Valkeinen 已提交
2865 2866
		gpout1 = 0;
		break;
2867 2868
	case DSS_IO_PAD_MODE_BYPASS:
		gpout0 = 1;
T
Tomi Valkeinen 已提交
2869 2870 2871 2872 2873 2874 2875
		gpout1 = 1;
		break;
	default:
		BUG();
		return;
	}

2876 2877 2878 2879 2880 2881
	l = dispc_read_reg(DISPC_CONTROL);
	l = FLD_MOD(l, gpout0, 15, 15);
	l = FLD_MOD(l, gpout1, 16, 16);
	dispc_write_reg(DISPC_CONTROL, l);
}

2882
static void dispc_mgr_enable_stallmode(enum omap_channel channel, bool enable)
2883
{
2884
	mgr_fld_write(channel, DISPC_MGR_FLD_STALLMODE, enable);
T
Tomi Valkeinen 已提交
2885 2886
}

2887
static void dispc_mgr_set_lcd_config(enum omap_channel channel,
2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903
		const struct dss_lcd_mgr_config *config)
{
	dispc_mgr_set_io_pad_mode(config->io_pad_mode);

	dispc_mgr_enable_stallmode(channel, config->stallmode);
	dispc_mgr_enable_fifohandcheck(channel, config->fifohandcheck);

	dispc_mgr_set_clock_div(channel, &config->clock_info);

	dispc_mgr_set_tft_data_lines(channel, config->video_port_width);

	dispc_lcd_enable_signal_polarity(config->lcden_sig_polarity);

	dispc_mgr_set_lcd_type_tft(channel);
}

2904 2905
static bool _dispc_mgr_size_ok(u16 width, u16 height)
{
2906 2907
	return width <= dispc.feat->mgr_width_max &&
		height <= dispc.feat->mgr_height_max;
2908 2909
}

2910
static bool _dispc_lcd_timings_ok(int hsync_len, int hfp, int hbp,
T
Tomi Valkeinen 已提交
2911 2912
		int vsw, int vfp, int vbp)
{
2913
	if (hsync_len < 1 || hsync_len > dispc.feat->sw_max ||
2914 2915 2916 2917 2918 2919
			hfp < 1 || hfp > dispc.feat->hp_max ||
			hbp < 1 || hbp > dispc.feat->hp_max ||
			vsw < 1 || vsw > dispc.feat->sw_max ||
			vfp < 0 || vfp > dispc.feat->vp_max ||
			vbp < 0 || vbp > dispc.feat->vp_max)
		return false;
T
Tomi Valkeinen 已提交
2920 2921 2922
	return true;
}

2923 2924 2925 2926
static bool _dispc_mgr_pclk_ok(enum omap_channel channel,
		unsigned long pclk)
{
	if (dss_mgr_is_lcd(channel))
2927
		return pclk <= dispc.feat->max_lcd_pclk;
2928
	else
2929
		return pclk <= dispc.feat->max_tv_pclk;
2930 2931
}

2932
bool dispc_mgr_timings_ok(enum omap_channel channel, const struct videomode *vm)
T
Tomi Valkeinen 已提交
2933
{
2934
	if (!_dispc_mgr_size_ok(vm->hactive, vm->vactive))
2935
		return false;
2936

2937
	if (!_dispc_mgr_pclk_ok(channel, vm->pixelclock))
2938
		return false;
2939 2940

	if (dss_mgr_is_lcd(channel)) {
2941
		/* TODO: OMAP4+ supports interlace for LCD outputs */
2942
		if (vm->flags & DISPLAY_FLAGS_INTERLACED)
2943
			return false;
2944

2945 2946 2947 2948
		if (!_dispc_lcd_timings_ok(vm->hsync_len,
				vm->hfront_porch, vm->hback_porch,
				vm->vsync_len, vm->vfront_porch,
				vm->vback_porch))
2949
			return false;
2950
	}
2951

2952
	return true;
T
Tomi Valkeinen 已提交
2953 2954
}

2955
static void _dispc_mgr_set_lcd_timings(enum omap_channel channel,
2956
				       const struct videomode *vm)
T
Tomi Valkeinen 已提交
2957
{
2958
	u32 timing_h, timing_v, l;
2959
	bool onoff, rf, ipc, vs, hs, de;
T
Tomi Valkeinen 已提交
2960

2961 2962 2963 2964 2965 2966
	timing_h = FLD_VAL(vm->hsync_len - 1, dispc.feat->sw_start, 0) |
		   FLD_VAL(vm->hfront_porch - 1, dispc.feat->fp_start, 8) |
		   FLD_VAL(vm->hback_porch - 1, dispc.feat->bp_start, 20);
	timing_v = FLD_VAL(vm->vsync_len - 1, dispc.feat->sw_start, 0) |
		   FLD_VAL(vm->vfront_porch, dispc.feat->fp_start, 8) |
		   FLD_VAL(vm->vback_porch, dispc.feat->bp_start, 20);
T
Tomi Valkeinen 已提交
2967

2968 2969
	dispc_write_reg(DISPC_TIMING_H(channel), timing_h);
	dispc_write_reg(DISPC_TIMING_V(channel), timing_v);
2970

2971
	if (vm->flags & DISPLAY_FLAGS_VSYNC_HIGH)
2972
		vs = false;
2973 2974
	else
		vs = true;
2975

2976
	if (vm->flags & DISPLAY_FLAGS_HSYNC_HIGH)
2977
		hs = false;
2978 2979
	else
		hs = true;
2980

2981
	if (vm->flags & DISPLAY_FLAGS_DE_HIGH)
2982
		de = false;
2983 2984
	else
		de = true;
2985

2986
	if (vm->flags & DISPLAY_FLAGS_PIXDATA_POSEDGE)
2987
		ipc = false;
2988
	else
2989 2990
		ipc = true;

2991 2992 2993
	/* always use the 'rf' setting */
	onoff = true;

2994
	if (vm->flags & DISPLAY_FLAGS_SYNC_POSEDGE)
2995
		rf = true;
2996 2997
	else
		rf = false;
2998

2999 3000
	l = FLD_VAL(onoff, 17, 17) |
		FLD_VAL(rf, 16, 16) |
3001
		FLD_VAL(de, 15, 15) |
3002
		FLD_VAL(ipc, 14, 14) |
3003 3004
		FLD_VAL(hs, 13, 13) |
		FLD_VAL(vs, 12, 12);
3005

3006 3007 3008 3009
	/* always set ALIGN bit when available */
	if (dispc.feat->supports_sync_align)
		l |= (1 << 18);

3010
	dispc_write_reg(DISPC_POL_FREQ(channel), l);
3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029

	if (dispc.syscon_pol) {
		const int shifts[] = {
			[OMAP_DSS_CHANNEL_LCD] = 0,
			[OMAP_DSS_CHANNEL_LCD2] = 1,
			[OMAP_DSS_CHANNEL_LCD3] = 2,
		};

		u32 mask, val;

		mask = (1 << 0) | (1 << 3) | (1 << 6);
		val = (rf << 0) | (ipc << 3) | (onoff << 6);

		mask <<= 16 + shifts[channel];
		val <<= 16 + shifts[channel];

		regmap_update_bits(dispc.syscon_pol, dispc.syscon_pol_offset,
			mask, val);
	}
T
Tomi Valkeinen 已提交
3030 3031
}

3032 3033 3034 3035 3036 3037 3038 3039 3040 3041
static int vm_flag_to_int(enum display_flags flags, enum display_flags high,
	enum display_flags low)
{
	if (flags & high)
		return 1;
	if (flags & low)
		return -1;
	return 0;
}

T
Tomi Valkeinen 已提交
3042
/* change name to mode? */
3043
static void dispc_mgr_set_timings(enum omap_channel channel,
3044
			   const struct videomode *vm)
T
Tomi Valkeinen 已提交
3045 3046 3047
{
	unsigned xtot, ytot;
	unsigned long ht, vt;
3048
	struct videomode t = *vm;
T
Tomi Valkeinen 已提交
3049

3050
	DSSDBG("channel %d xres %u yres %u\n", channel, t.hactive, t.vactive);
T
Tomi Valkeinen 已提交
3051

3052
	if (!dispc_mgr_timings_ok(channel, &t)) {
3053
		BUG();
3054 3055
		return;
	}
T
Tomi Valkeinen 已提交
3056

3057
	if (dss_mgr_is_lcd(channel)) {
3058
		_dispc_mgr_set_lcd_timings(channel, &t);
T
Tomi Valkeinen 已提交
3059

3060
		xtot = t.hactive + t.hfront_porch + t.hsync_len + t.hback_porch;
3061
		ytot = t.vactive + t.vfront_porch + t.vsync_len + t.vback_porch;
T
Tomi Valkeinen 已提交
3062

3063 3064
		ht = vm->pixelclock / xtot;
		vt = vm->pixelclock / xtot / ytot;
3065

3066
		DSSDBG("pck %lu\n", vm->pixelclock);
3067
		DSSDBG("hsync_len %d hfp %d hbp %d vsw %d vfp %d vbp %d\n",
3068
			t.hsync_len, t.hfront_porch, t.hback_porch,
3069
			t.vsync_len, t.vfront_porch, t.vback_porch);
3070
		DSSDBG("vsync_level %d hsync_level %d data_pclk_edge %d de_level %d sync_pclk_edge %d\n",
3071 3072 3073 3074 3075
			vm_flag_to_int(t.flags, DISPLAY_FLAGS_VSYNC_HIGH, DISPLAY_FLAGS_VSYNC_LOW),
			vm_flag_to_int(t.flags, DISPLAY_FLAGS_HSYNC_HIGH, DISPLAY_FLAGS_HSYNC_LOW),
			vm_flag_to_int(t.flags, DISPLAY_FLAGS_PIXDATA_POSEDGE, DISPLAY_FLAGS_PIXDATA_NEGEDGE),
			vm_flag_to_int(t.flags, DISPLAY_FLAGS_DE_HIGH, DISPLAY_FLAGS_DE_LOW),
			vm_flag_to_int(t.flags, DISPLAY_FLAGS_SYNC_POSEDGE, DISPLAY_FLAGS_SYNC_NEGEDGE));
T
Tomi Valkeinen 已提交
3076

3077
		DSSDBG("hsync %luHz, vsync %luHz\n", ht, vt);
3078
	} else {
3079
		if (t.flags & DISPLAY_FLAGS_INTERLACED)
3080
			t.vactive /= 2;
3081 3082

		if (dispc.feat->supports_double_pixel)
3083 3084 3085
			REG_FLD_MOD(DISPC_CONTROL,
				    !!(t.flags & DISPLAY_FLAGS_DOUBLECLK),
				    19, 17);
3086
	}
3087

3088
	dispc_mgr_set_size(channel, t.hactive, t.vactive);
T
Tomi Valkeinen 已提交
3089 3090
}

3091
static void dispc_mgr_set_lcd_divisor(enum omap_channel channel, u16 lck_div,
3092
		u16 pck_div)
T
Tomi Valkeinen 已提交
3093 3094
{
	BUG_ON(lck_div < 1);
3095
	BUG_ON(pck_div < 1);
T
Tomi Valkeinen 已提交
3096

3097
	dispc_write_reg(DISPC_DIVISORo(channel),
T
Tomi Valkeinen 已提交
3098
			FLD_VAL(lck_div, 23, 16) | FLD_VAL(pck_div, 7, 0));
3099

3100
	if (!dispc_has_feature(FEAT_CORE_CLK_DIV) &&
3101 3102
			channel == OMAP_DSS_CHANNEL_LCD)
		dispc.core_clk_rate = dispc_fclk_rate() / lck_div;
T
Tomi Valkeinen 已提交
3103 3104
}

3105
static void dispc_mgr_get_lcd_divisor(enum omap_channel channel, int *lck_div,
3106
		int *pck_div)
T
Tomi Valkeinen 已提交
3107 3108
{
	u32 l;
3109
	l = dispc_read_reg(DISPC_DIVISORo(channel));
T
Tomi Valkeinen 已提交
3110 3111 3112 3113
	*lck_div = FLD_GET(l, 23, 16);
	*pck_div = FLD_GET(l, 7, 0);
}

3114
static unsigned long dispc_fclk_rate(void)
T
Tomi Valkeinen 已提交
3115
{
3116 3117
	unsigned long r;
	enum dss_clk_source src;
T
Tomi Valkeinen 已提交
3118

3119 3120 3121
	src = dss_get_dispc_clk_source();

	if (src == DSS_CLK_SRC_FCK) {
3122
		r = dss_get_dispc_clk_rate();
3123 3124 3125
	} else {
		struct dss_pll *pll;
		unsigned clkout_idx;
3126

3127 3128
		pll = dss_pll_find_by_src(src);
		clkout_idx = dss_pll_get_clkout_idx_for_src(src);
3129

3130
		r = pll->cinfo.clkout[clkout_idx];
3131 3132
	}

T
Tomi Valkeinen 已提交
3133 3134 3135
	return r;
}

3136
static unsigned long dispc_mgr_lclk_rate(enum omap_channel channel)
T
Tomi Valkeinen 已提交
3137 3138 3139
{
	int lcd;
	unsigned long r;
3140
	enum dss_clk_source src;
T
Tomi Valkeinen 已提交
3141

3142 3143 3144
	/* for TV, LCLK rate is the FCLK rate */
	if (!dss_mgr_is_lcd(channel))
		return dispc_fclk_rate();
T
Tomi Valkeinen 已提交
3145

3146
	src = dss_get_lcd_clk_source(channel);
3147

3148 3149 3150 3151 3152
	if (src == DSS_CLK_SRC_FCK) {
		r = dss_get_dispc_clk_rate();
	} else {
		struct dss_pll *pll;
		unsigned clkout_idx;
3153

3154 3155
		pll = dss_pll_find_by_src(src);
		clkout_idx = dss_pll_get_clkout_idx_for_src(src);
T
Tomi Valkeinen 已提交
3156

3157
		r = pll->cinfo.clkout[clkout_idx];
3158
	}
3159 3160 3161 3162

	lcd = REG_GET(DISPC_DIVISORo(channel), 23, 16);

	return r / lcd;
T
Tomi Valkeinen 已提交
3163 3164
}

3165
static unsigned long dispc_mgr_pclk_rate(enum omap_channel channel)
T
Tomi Valkeinen 已提交
3166 3167 3168
{
	unsigned long r;

3169
	if (dss_mgr_is_lcd(channel)) {
3170 3171
		int pcd;
		u32 l;
T
Tomi Valkeinen 已提交
3172

3173
		l = dispc_read_reg(DISPC_DIVISORo(channel));
T
Tomi Valkeinen 已提交
3174

3175
		pcd = FLD_GET(l, 7, 0);
T
Tomi Valkeinen 已提交
3176

3177 3178 3179 3180
		r = dispc_mgr_lclk_rate(channel);

		return r / pcd;
	} else {
3181
		return dispc.tv_pclk_rate;
3182
	}
T
Tomi Valkeinen 已提交
3183 3184
}

3185 3186 3187 3188 3189
void dispc_set_tv_pclk(unsigned long pclk)
{
	dispc.tv_pclk_rate = pclk;
}

3190
static unsigned long dispc_core_clk_rate(void)
3191
{
3192
	return dispc.core_clk_rate;
3193 3194
}

3195
static unsigned long dispc_plane_pclk_rate(enum omap_plane_id plane)
3196
{
3197 3198 3199 3200 3201 3202
	enum omap_channel channel;

	if (plane == OMAP_DSS_WB)
		return 0;

	channel = dispc_ovl_get_channel_out(plane);
3203 3204 3205 3206

	return dispc_mgr_pclk_rate(channel);
}

3207
static unsigned long dispc_plane_lclk_rate(enum omap_plane_id plane)
3208
{
3209 3210 3211 3212 3213 3214
	enum omap_channel channel;

	if (plane == OMAP_DSS_WB)
		return 0;

	channel	= dispc_ovl_get_channel_out(plane);
3215

3216
	return dispc_mgr_lclk_rate(channel);
3217
}
3218

3219
static void dispc_dump_clocks_channel(struct seq_file *s, enum omap_channel channel)
T
Tomi Valkeinen 已提交
3220 3221
{
	int lcd, pcd;
3222
	enum dss_clk_source lcd_clk_src;
3223 3224 3225 3226 3227

	seq_printf(s, "- %s -\n", mgr_desc[channel].name);

	lcd_clk_src = dss_get_lcd_clk_source(channel);

3228
	seq_printf(s, "%s clk source = %s\n", mgr_desc[channel].name,
3229
		dss_get_clk_source_name(lcd_clk_src));
3230 3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241

	dispc_mgr_get_lcd_divisor(channel, &lcd, &pcd);

	seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
		dispc_mgr_lclk_rate(channel), lcd);
	seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
		dispc_mgr_pclk_rate(channel), pcd);
}

void dispc_dump_clocks(struct seq_file *s)
{
	int lcd;
3242
	u32 l;
3243
	enum dss_clk_source dispc_clk_src = dss_get_dispc_clk_source();
T
Tomi Valkeinen 已提交
3244

3245 3246
	if (dispc_runtime_get())
		return;
T
Tomi Valkeinen 已提交
3247 3248 3249

	seq_printf(s, "- DISPC -\n");

3250
	seq_printf(s, "dispc fclk source = %s\n",
3251
			dss_get_clk_source_name(dispc_clk_src));
T
Tomi Valkeinen 已提交
3252 3253

	seq_printf(s, "fck\t\t%-16lu\n", dispc_fclk_rate());
3254

3255
	if (dispc_has_feature(FEAT_CORE_CLK_DIV)) {
3256 3257 3258 3259 3260 3261 3262
		seq_printf(s, "- DISPC-CORE-CLK -\n");
		l = dispc_read_reg(DISPC_DIVISOR);
		lcd = FLD_GET(l, 23, 16);

		seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
				(dispc_fclk_rate()/lcd), lcd);
	}
3263

3264
	dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD);
3265

3266
	if (dispc_has_feature(FEAT_MGR_LCD2))
3267
		dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD2);
3268
	if (dispc_has_feature(FEAT_MGR_LCD3))
3269
		dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD3);
3270 3271

	dispc_runtime_put();
T
Tomi Valkeinen 已提交
3272 3273
}

3274
static void dispc_dump_regs(struct seq_file *s)
T
Tomi Valkeinen 已提交
3275
{
3276 3277 3278 3279 3280
	int i, j;
	const char *mgr_names[] = {
		[OMAP_DSS_CHANNEL_LCD]		= "LCD",
		[OMAP_DSS_CHANNEL_DIGIT]	= "TV",
		[OMAP_DSS_CHANNEL_LCD2]		= "LCD2",
3281
		[OMAP_DSS_CHANNEL_LCD3]		= "LCD3",
3282 3283 3284 3285 3286
	};
	const char *ovl_names[] = {
		[OMAP_DSS_GFX]		= "GFX",
		[OMAP_DSS_VIDEO1]	= "VID1",
		[OMAP_DSS_VIDEO2]	= "VID2",
3287
		[OMAP_DSS_VIDEO3]	= "VID3",
T
Tomi Valkeinen 已提交
3288
		[OMAP_DSS_WB]		= "WB",
3289 3290 3291
	};
	const char **p_names;

3292
#define DUMPREG(r) seq_printf(s, "%-50s %08x\n", #r, dispc_read_reg(r))
T
Tomi Valkeinen 已提交
3293

3294 3295
	if (dispc_runtime_get())
		return;
T
Tomi Valkeinen 已提交
3296

3297
	/* DISPC common registers */
T
Tomi Valkeinen 已提交
3298 3299 3300 3301 3302 3303 3304 3305 3306 3307
	DUMPREG(DISPC_REVISION);
	DUMPREG(DISPC_SYSCONFIG);
	DUMPREG(DISPC_SYSSTATUS);
	DUMPREG(DISPC_IRQSTATUS);
	DUMPREG(DISPC_IRQENABLE);
	DUMPREG(DISPC_CONTROL);
	DUMPREG(DISPC_CONFIG);
	DUMPREG(DISPC_CAPABLE);
	DUMPREG(DISPC_LINE_STATUS);
	DUMPREG(DISPC_LINE_NUMBER);
3308 3309
	if (dispc_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
			dispc_has_feature(FEAT_ALPHA_FREE_ZORDER))
3310
		DUMPREG(DISPC_GLOBAL_ALPHA);
3311
	if (dispc_has_feature(FEAT_MGR_LCD2)) {
3312 3313
		DUMPREG(DISPC_CONTROL2);
		DUMPREG(DISPC_CONFIG2);
3314
	}
3315
	if (dispc_has_feature(FEAT_MGR_LCD3)) {
3316 3317 3318
		DUMPREG(DISPC_CONTROL3);
		DUMPREG(DISPC_CONFIG3);
	}
3319
	if (dispc_has_feature(FEAT_MFLAG))
T
Tomi Valkeinen 已提交
3320
		DUMPREG(DISPC_GLOBAL_MFLAG_ATTRIBUTE);
3321 3322 3323 3324

#undef DUMPREG

#define DISPC_REG(i, name) name(i)
3325
#define DUMPREG(i, r) seq_printf(s, "%s(%s)%*s %08x\n", #r, p_names[i], \
T
Tomi Valkeinen 已提交
3326
	(int)(48 - strlen(#r) - strlen(p_names[i])), " ", \
3327 3328
	dispc_read_reg(DISPC_REG(i, r)))

3329
	p_names = mgr_names;
3330

3331
	/* DISPC channel specific registers */
3332
	for (i = 0; i < dispc_get_num_mgrs(); i++) {
3333 3334 3335
		DUMPREG(i, DISPC_DEFAULT_COLOR);
		DUMPREG(i, DISPC_TRANS_COLOR);
		DUMPREG(i, DISPC_SIZE_MGR);
T
Tomi Valkeinen 已提交
3336

3337 3338
		if (i == OMAP_DSS_CHANNEL_DIGIT)
			continue;
3339

3340 3341 3342 3343
		DUMPREG(i, DISPC_TIMING_H);
		DUMPREG(i, DISPC_TIMING_V);
		DUMPREG(i, DISPC_POL_FREQ);
		DUMPREG(i, DISPC_DIVISORo);
3344

3345 3346 3347
		DUMPREG(i, DISPC_DATA_CYCLE1);
		DUMPREG(i, DISPC_DATA_CYCLE2);
		DUMPREG(i, DISPC_DATA_CYCLE3);
3348

3349
		if (dispc_has_feature(FEAT_CPR)) {
3350 3351 3352
			DUMPREG(i, DISPC_CPR_COEF_R);
			DUMPREG(i, DISPC_CPR_COEF_G);
			DUMPREG(i, DISPC_CPR_COEF_B);
3353
		}
3354
	}
T
Tomi Valkeinen 已提交
3355

3356 3357
	p_names = ovl_names;

3358
	for (i = 0; i < dispc_get_num_ovls(); i++) {
3359 3360 3361 3362 3363 3364 3365 3366 3367
		DUMPREG(i, DISPC_OVL_BA0);
		DUMPREG(i, DISPC_OVL_BA1);
		DUMPREG(i, DISPC_OVL_POSITION);
		DUMPREG(i, DISPC_OVL_SIZE);
		DUMPREG(i, DISPC_OVL_ATTRIBUTES);
		DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD);
		DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS);
		DUMPREG(i, DISPC_OVL_ROW_INC);
		DUMPREG(i, DISPC_OVL_PIXEL_INC);
3368

3369
		if (dispc_has_feature(FEAT_PRELOAD))
3370
			DUMPREG(i, DISPC_OVL_PRELOAD);
3371
		if (dispc_has_feature(FEAT_MFLAG))
3372
			DUMPREG(i, DISPC_OVL_MFLAG_THRESHOLD);
3373 3374 3375 3376 3377 3378 3379 3380 3381 3382 3383

		if (i == OMAP_DSS_GFX) {
			DUMPREG(i, DISPC_OVL_WINDOW_SKIP);
			DUMPREG(i, DISPC_OVL_TABLE_BA);
			continue;
		}

		DUMPREG(i, DISPC_OVL_FIR);
		DUMPREG(i, DISPC_OVL_PICTURE_SIZE);
		DUMPREG(i, DISPC_OVL_ACCU0);
		DUMPREG(i, DISPC_OVL_ACCU1);
3384
		if (dispc_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
3385 3386 3387 3388 3389 3390
			DUMPREG(i, DISPC_OVL_BA0_UV);
			DUMPREG(i, DISPC_OVL_BA1_UV);
			DUMPREG(i, DISPC_OVL_FIR2);
			DUMPREG(i, DISPC_OVL_ACCU2_0);
			DUMPREG(i, DISPC_OVL_ACCU2_1);
		}
3391
		if (dispc_has_feature(FEAT_ATTR2))
3392
			DUMPREG(i, DISPC_OVL_ATTRIBUTES2);
3393
	}
3394

T
Tomi Valkeinen 已提交
3395
	if (dispc.feat->has_writeback) {
T
Tomi Valkeinen 已提交
3396 3397 3398 3399 3400 3401 3402 3403 3404 3405
		i = OMAP_DSS_WB;
		DUMPREG(i, DISPC_OVL_BA0);
		DUMPREG(i, DISPC_OVL_BA1);
		DUMPREG(i, DISPC_OVL_SIZE);
		DUMPREG(i, DISPC_OVL_ATTRIBUTES);
		DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD);
		DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS);
		DUMPREG(i, DISPC_OVL_ROW_INC);
		DUMPREG(i, DISPC_OVL_PIXEL_INC);

3406
		if (dispc_has_feature(FEAT_MFLAG))
T
Tomi Valkeinen 已提交
3407 3408 3409 3410 3411 3412
			DUMPREG(i, DISPC_OVL_MFLAG_THRESHOLD);

		DUMPREG(i, DISPC_OVL_FIR);
		DUMPREG(i, DISPC_OVL_PICTURE_SIZE);
		DUMPREG(i, DISPC_OVL_ACCU0);
		DUMPREG(i, DISPC_OVL_ACCU1);
3413
		if (dispc_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
T
Tomi Valkeinen 已提交
3414 3415 3416 3417 3418 3419
			DUMPREG(i, DISPC_OVL_BA0_UV);
			DUMPREG(i, DISPC_OVL_BA1_UV);
			DUMPREG(i, DISPC_OVL_FIR2);
			DUMPREG(i, DISPC_OVL_ACCU2_0);
			DUMPREG(i, DISPC_OVL_ACCU2_1);
		}
3420
		if (dispc_has_feature(FEAT_ATTR2))
T
Tomi Valkeinen 已提交
3421 3422 3423
			DUMPREG(i, DISPC_OVL_ATTRIBUTES2);
	}

3424 3425 3426 3427 3428
#undef DISPC_REG
#undef DUMPREG

#define DISPC_REG(plane, name, i) name(plane, i)
#define DUMPREG(plane, name, i) \
3429
	seq_printf(s, "%s_%d(%s)%*s %08x\n", #name, i, p_names[plane], \
T
Tomi Valkeinen 已提交
3430
	(int)(46 - strlen(#name) - strlen(p_names[plane])), " ", \
3431 3432
	dispc_read_reg(DISPC_REG(plane, name, i)))

3433
	/* Video pipeline coefficient registers */
3434

3435
	/* start from OMAP_DSS_VIDEO1 */
3436
	for (i = 1; i < dispc_get_num_ovls(); i++) {
3437 3438
		for (j = 0; j < 8; j++)
			DUMPREG(i, DISPC_OVL_FIR_COEF_H, j);
3439

3440 3441
		for (j = 0; j < 8; j++)
			DUMPREG(i, DISPC_OVL_FIR_COEF_HV, j);
3442

3443 3444
		for (j = 0; j < 5; j++)
			DUMPREG(i, DISPC_OVL_CONV_COEF, j);
3445

3446
		if (dispc_has_feature(FEAT_FIR_COEF_V)) {
3447 3448 3449 3450
			for (j = 0; j < 8; j++)
				DUMPREG(i, DISPC_OVL_FIR_COEF_V, j);
		}

3451
		if (dispc_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
3452 3453 3454 3455 3456 3457 3458 3459 3460
			for (j = 0; j < 8; j++)
				DUMPREG(i, DISPC_OVL_FIR_COEF_H2, j);

			for (j = 0; j < 8; j++)
				DUMPREG(i, DISPC_OVL_FIR_COEF_HV2, j);

			for (j = 0; j < 8; j++)
				DUMPREG(i, DISPC_OVL_FIR_COEF_V2, j);
		}
3461
	}
T
Tomi Valkeinen 已提交
3462

3463
	dispc_runtime_put();
3464 3465

#undef DISPC_REG
T
Tomi Valkeinen 已提交
3466 3467 3468 3469 3470 3471 3472 3473 3474
#undef DUMPREG
}

/* calculate clock rates using dividers in cinfo */
int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
		struct dispc_clock_info *cinfo)
{
	if (cinfo->lck_div > 255 || cinfo->lck_div == 0)
		return -EINVAL;
3475
	if (cinfo->pck_div < 1 || cinfo->pck_div > 255)
T
Tomi Valkeinen 已提交
3476 3477 3478 3479
		return -EINVAL;

	cinfo->lck = dispc_fclk_rate / cinfo->lck_div;
	cinfo->pck = cinfo->lck / cinfo->pck_div;
3480

T
Tomi Valkeinen 已提交
3481 3482 3483
	return 0;
}

3484 3485 3486 3487 3488 3489 3490 3491 3492 3493 3494
bool dispc_div_calc(unsigned long dispc,
		unsigned long pck_min, unsigned long pck_max,
		dispc_div_calc_func func, void *data)
{
	int lckd, lckd_start, lckd_stop;
	int pckd, pckd_start, pckd_stop;
	unsigned long pck, lck;
	unsigned long lck_max;
	unsigned long pckd_hw_min, pckd_hw_max;
	unsigned min_fck_per_pck;
	unsigned long fck;
T
Tomi Valkeinen 已提交
3495

3496 3497 3498 3499 3500
#ifdef CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK
	min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
#else
	min_fck_per_pck = 0;
#endif
T
Tomi Valkeinen 已提交
3501

3502 3503
	pckd_hw_min = dss_feat_get_param_min(FEAT_PARAM_DSS_PCD);
	pckd_hw_max = dss_feat_get_param_max(FEAT_PARAM_DSS_PCD);
T
Tomi Valkeinen 已提交
3504

3505
	lck_max = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
T
Tomi Valkeinen 已提交
3506

3507 3508
	pck_min = pck_min ? pck_min : 1;
	pck_max = pck_max ? pck_max : ULONG_MAX;
T
Tomi Valkeinen 已提交
3509

3510 3511
	lckd_start = max(DIV_ROUND_UP(dispc, lck_max), 1ul);
	lckd_stop = min(dispc / pck_min, 255ul);
T
Tomi Valkeinen 已提交
3512

3513 3514
	for (lckd = lckd_start; lckd <= lckd_stop; ++lckd) {
		lck = dispc / lckd;
T
Tomi Valkeinen 已提交
3515

3516 3517
		pckd_start = max(DIV_ROUND_UP(lck, pck_max), pckd_hw_min);
		pckd_stop = min(lck / pck_min, pckd_hw_max);
T
Tomi Valkeinen 已提交
3518

3519 3520
		for (pckd = pckd_start; pckd <= pckd_stop; ++pckd) {
			pck = lck / pckd;
T
Tomi Valkeinen 已提交
3521

3522 3523 3524 3525 3526 3527
			/*
			 * For OMAP2/3 the DISPC fclk is the same as LCD's logic
			 * clock, which means we're configuring DISPC fclk here
			 * also. Thus we need to use the calculated lck. For
			 * OMAP4+ the DISPC fclk is a separate clock.
			 */
3528
			if (dispc_has_feature(FEAT_CORE_CLK_DIV))
3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541
				fck = dispc_core_clk_rate();
			else
				fck = lck;

			if (fck < pck * min_fck_per_pck)
				continue;

			if (func(lckd, pckd, lck, pck, data))
				return true;
		}
	}

	return false;
T
Tomi Valkeinen 已提交
3542 3543
}

3544
void dispc_mgr_set_clock_div(enum omap_channel channel,
3545
		const struct dispc_clock_info *cinfo)
T
Tomi Valkeinen 已提交
3546 3547 3548 3549
{
	DSSDBG("lck = %lu (%u)\n", cinfo->lck, cinfo->lck_div);
	DSSDBG("pck = %lu (%u)\n", cinfo->pck, cinfo->pck_div);

3550
	dispc_mgr_set_lcd_divisor(channel, cinfo->lck_div, cinfo->pck_div);
T
Tomi Valkeinen 已提交
3551 3552
}

3553
int dispc_mgr_get_clock_div(enum omap_channel channel,
3554
		struct dispc_clock_info *cinfo)
T
Tomi Valkeinen 已提交
3555 3556 3557 3558 3559
{
	unsigned long fck;

	fck = dispc_fclk_rate();

3560 3561
	cinfo->lck_div = REG_GET(DISPC_DIVISORo(channel), 23, 16);
	cinfo->pck_div = REG_GET(DISPC_DIVISORo(channel), 7, 0);
T
Tomi Valkeinen 已提交
3562 3563 3564 3565 3566 3567 3568

	cinfo->lck = fck / cinfo->lck_div;
	cinfo->pck = cinfo->lck / cinfo->pck_div;

	return 0;
}

3569
static u32 dispc_read_irqstatus(void)
3570 3571 3572 3573
{
	return dispc_read_reg(DISPC_IRQSTATUS);
}

3574
static void dispc_clear_irqstatus(u32 mask)
3575 3576 3577 3578
{
	dispc_write_reg(DISPC_IRQSTATUS, mask);
}

3579
static void dispc_write_irqenable(u32 mask)
3580 3581 3582 3583 3584 3585 3586
{
	u32 old_mask = dispc_read_reg(DISPC_IRQENABLE);

	/* clear the irqstatus for newly enabled irqs */
	dispc_clear_irqstatus((mask ^ old_mask) & mask);

	dispc_write_reg(DISPC_IRQENABLE, mask);
3587 3588 3589

	/* flush posted write */
	dispc_read_reg(DISPC_IRQENABLE);
3590 3591
}

T
Tomi Valkeinen 已提交
3592 3593 3594 3595 3596 3597 3598 3599 3600 3601
void dispc_enable_sidle(void)
{
	REG_FLD_MOD(DISPC_SYSCONFIG, 2, 4, 3);	/* SIDLEMODE: smart idle */
}

void dispc_disable_sidle(void)
{
	REG_FLD_MOD(DISPC_SYSCONFIG, 1, 4, 3);	/* SIDLEMODE: no idle */
}

3602
static u32 dispc_mgr_gamma_size(enum omap_channel channel)
3603 3604 3605 3606 3607 3608 3609 3610 3611 3612 3613 3614 3615 3616 3617 3618 3619 3620 3621 3622 3623 3624 3625 3626 3627 3628 3629 3630 3631 3632 3633 3634 3635 3636 3637 3638 3639 3640 3641 3642
{
	const struct dispc_gamma_desc *gdesc = &mgr_desc[channel].gamma;

	if (!dispc.feat->has_gamma_table)
		return 0;

	return gdesc->len;
}

static void dispc_mgr_write_gamma_table(enum omap_channel channel)
{
	const struct dispc_gamma_desc *gdesc = &mgr_desc[channel].gamma;
	u32 *table = dispc.gamma_table[channel];
	unsigned int i;

	DSSDBG("%s: channel %d\n", __func__, channel);

	for (i = 0; i < gdesc->len; ++i) {
		u32 v = table[i];

		if (gdesc->has_index)
			v |= i << 24;
		else if (i == 0)
			v |= 1 << 31;

		dispc_write_reg(gdesc->reg, v);
	}
}

static void dispc_restore_gamma_tables(void)
{
	DSSDBG("%s()\n", __func__);

	if (!dispc.feat->has_gamma_table)
		return;

	dispc_mgr_write_gamma_table(OMAP_DSS_CHANNEL_LCD);

	dispc_mgr_write_gamma_table(OMAP_DSS_CHANNEL_DIGIT);

3643
	if (dispc_has_feature(FEAT_MGR_LCD2))
3644 3645
		dispc_mgr_write_gamma_table(OMAP_DSS_CHANNEL_LCD2);

3646
	if (dispc_has_feature(FEAT_MGR_LCD3))
3647 3648 3649 3650 3651 3652 3653 3654
		dispc_mgr_write_gamma_table(OMAP_DSS_CHANNEL_LCD3);
}

static const struct drm_color_lut dispc_mgr_gamma_default_lut[] = {
	{ .red = 0, .green = 0, .blue = 0, },
	{ .red = U16_MAX, .green = U16_MAX, .blue = U16_MAX, },
};

3655
static void dispc_mgr_set_gamma(enum omap_channel channel,
3656 3657 3658 3659 3660 3661 3662 3663 3664 3665 3666 3667 3668 3669 3670 3671 3672 3673 3674 3675 3676 3677 3678 3679 3680 3681 3682 3683 3684 3685 3686 3687 3688 3689 3690 3691 3692 3693 3694 3695 3696 3697 3698 3699 3700 3701 3702 3703 3704 3705 3706 3707 3708 3709 3710 3711 3712 3713
			 const struct drm_color_lut *lut,
			 unsigned int length)
{
	const struct dispc_gamma_desc *gdesc = &mgr_desc[channel].gamma;
	u32 *table = dispc.gamma_table[channel];
	uint i;

	DSSDBG("%s: channel %d, lut len %u, hw len %u\n", __func__,
	       channel, length, gdesc->len);

	if (!dispc.feat->has_gamma_table)
		return;

	if (lut == NULL || length < 2) {
		lut = dispc_mgr_gamma_default_lut;
		length = ARRAY_SIZE(dispc_mgr_gamma_default_lut);
	}

	for (i = 0; i < length - 1; ++i) {
		uint first = i * (gdesc->len - 1) / (length - 1);
		uint last = (i + 1) * (gdesc->len - 1) / (length - 1);
		uint w = last - first;
		u16 r, g, b;
		uint j;

		if (w == 0)
			continue;

		for (j = 0; j <= w; j++) {
			r = (lut[i].red * (w - j) + lut[i+1].red * j) / w;
			g = (lut[i].green * (w - j) + lut[i+1].green * j) / w;
			b = (lut[i].blue * (w - j) + lut[i+1].blue * j) / w;

			r >>= 16 - gdesc->bits;
			g >>= 16 - gdesc->bits;
			b >>= 16 - gdesc->bits;

			table[first + j] = (r << (gdesc->bits * 2)) |
				(g << gdesc->bits) | b;
		}
	}

	if (dispc.is_enabled)
		dispc_mgr_write_gamma_table(channel);
}

static int dispc_init_gamma_tables(void)
{
	int channel;

	if (!dispc.feat->has_gamma_table)
		return 0;

	for (channel = 0; channel < ARRAY_SIZE(dispc.gamma_table); channel++) {
		const struct dispc_gamma_desc *gdesc = &mgr_desc[channel].gamma;
		u32 *gt;

		if (channel == OMAP_DSS_CHANNEL_LCD2 &&
3714
		    !dispc_has_feature(FEAT_MGR_LCD2))
3715 3716 3717
			continue;

		if (channel == OMAP_DSS_CHANNEL_LCD3 &&
3718
		    !dispc_has_feature(FEAT_MGR_LCD3))
3719 3720 3721 3722 3723 3724 3725 3726 3727 3728 3729 3730 3731 3732
			continue;

		gt = devm_kmalloc_array(&dispc.pdev->dev, gdesc->len,
					   sizeof(u32), GFP_KERNEL);
		if (!gt)
			return -ENOMEM;

		dispc.gamma_table[channel] = gt;

		dispc_mgr_set_gamma(channel, NULL, 0);
	}
	return 0;
}

T
Tomi Valkeinen 已提交
3733 3734 3735 3736
static void _omap_dispc_initial_config(void)
{
	u32 l;

3737
	/* Exclusively enable DISPC_CORE_CLK and set divider to 1 */
3738
	if (dispc_has_feature(FEAT_CORE_CLK_DIV)) {
3739 3740 3741 3742 3743
		l = dispc_read_reg(DISPC_DIVISOR);
		/* Use DISPC_DIVISOR.LCD, instead of DISPC_DIVISOR1.LCD */
		l = FLD_MOD(l, 1, 0, 0);
		l = FLD_MOD(l, 1, 23, 16);
		dispc_write_reg(DISPC_DIVISOR, l);
3744 3745

		dispc.core_clk_rate = dispc_fclk_rate();
3746 3747
	}

3748 3749 3750 3751 3752 3753 3754 3755
	/* Use gamma table mode, instead of palette mode */
	if (dispc.feat->has_gamma_table)
		REG_FLD_MOD(DISPC_CONFIG, 1, 3, 3);

	/* For older DSS versions (FEAT_FUNCGATED) this enables
	 * func-clock auto-gating. For newer versions
	 * (dispc.feat->has_gamma_table) this enables tv-out gamma tables.
	 */
3756
	if (dispc_has_feature(FEAT_FUNCGATED) || dispc.feat->has_gamma_table)
3757
		REG_FLD_MOD(DISPC_CONFIG, 1, 9, 9);
T
Tomi Valkeinen 已提交
3758

3759
	dispc_setup_color_conv_coef();
T
Tomi Valkeinen 已提交
3760 3761 3762

	dispc_set_loadmode(OMAP_DSS_LOAD_FRAME_ONLY);

3763
	dispc_init_fifos();
3764 3765

	dispc_configure_burst_sizes();
3766 3767

	dispc_ovl_enable_zorder_planes();
3768 3769 3770

	if (dispc.feat->mstandby_workaround)
		REG_FLD_MOD(DISPC_MSTANDBY_CTRL, 1, 0, 0);
T
Tomi Valkeinen 已提交
3771

3772
	if (dispc_has_feature(FEAT_MFLAG))
T
Tomi Valkeinen 已提交
3773
		dispc_init_mflag();
T
Tomi Valkeinen 已提交
3774 3775
}

3776 3777 3778 3779 3780 3781 3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799 3800 3801 3802 3803 3804 3805 3806 3807 3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823 3824 3825 3826 3827 3828 3829 3830 3831 3832 3833 3834 3835 3836 3837 3838 3839 3840 3841 3842 3843
static const enum dispc_feature_id omap2_dispc_features_list[] = {
	FEAT_LCDENABLEPOL,
	FEAT_LCDENABLESIGNAL,
	FEAT_PCKFREEENABLE,
	FEAT_FUNCGATED,
	FEAT_ROWREPEATENABLE,
	FEAT_RESIZECONF,
};

static const enum dispc_feature_id omap3_dispc_features_list[] = {
	FEAT_LCDENABLEPOL,
	FEAT_LCDENABLESIGNAL,
	FEAT_PCKFREEENABLE,
	FEAT_FUNCGATED,
	FEAT_LINEBUFFERSPLIT,
	FEAT_ROWREPEATENABLE,
	FEAT_RESIZECONF,
	FEAT_CPR,
	FEAT_PRELOAD,
	FEAT_FIR_COEF_V,
	FEAT_ALPHA_FIXED_ZORDER,
	FEAT_FIFO_MERGE,
	FEAT_OMAP3_DSI_FIFO_BUG,
};

static const enum dispc_feature_id am43xx_dispc_features_list[] = {
	FEAT_LCDENABLEPOL,
	FEAT_LCDENABLESIGNAL,
	FEAT_PCKFREEENABLE,
	FEAT_FUNCGATED,
	FEAT_LINEBUFFERSPLIT,
	FEAT_ROWREPEATENABLE,
	FEAT_RESIZECONF,
	FEAT_CPR,
	FEAT_PRELOAD,
	FEAT_FIR_COEF_V,
	FEAT_ALPHA_FIXED_ZORDER,
	FEAT_FIFO_MERGE,
};

static const enum dispc_feature_id omap4_dispc_features_list[] = {
	FEAT_MGR_LCD2,
	FEAT_CORE_CLK_DIV,
	FEAT_HANDLE_UV_SEPARATE,
	FEAT_ATTR2,
	FEAT_CPR,
	FEAT_PRELOAD,
	FEAT_FIR_COEF_V,
	FEAT_ALPHA_FREE_ZORDER,
	FEAT_FIFO_MERGE,
	FEAT_BURST_2D,
};

static const enum dispc_feature_id omap5_dispc_features_list[] = {
	FEAT_MGR_LCD2,
	FEAT_MGR_LCD3,
	FEAT_CORE_CLK_DIV,
	FEAT_HANDLE_UV_SEPARATE,
	FEAT_ATTR2,
	FEAT_CPR,
	FEAT_PRELOAD,
	FEAT_FIR_COEF_V,
	FEAT_ALPHA_FREE_ZORDER,
	FEAT_FIFO_MERGE,
	FEAT_BURST_2D,
	FEAT_MFLAG,
};

3844 3845 3846 3847 3848 3849 3850 3851 3852 3853 3854 3855 3856 3857 3858 3859 3860 3861 3862 3863 3864 3865 3866 3867 3868 3869 3870 3871 3872 3873
static const struct dss_reg_field omap2_dispc_reg_fields[] = {
	[FEAT_REG_FIRHINC]			= { 11, 0 },
	[FEAT_REG_FIRVINC]			= { 27, 16 },
	[FEAT_REG_FIFOLOWTHRESHOLD]		= { 8, 0 },
	[FEAT_REG_FIFOHIGHTHRESHOLD]		= { 24, 16 },
	[FEAT_REG_FIFOSIZE]			= { 8, 0 },
	[FEAT_REG_HORIZONTALACCU]		= { 9, 0 },
	[FEAT_REG_VERTICALACCU]			= { 25, 16 },
};

static const struct dss_reg_field omap3_dispc_reg_fields[] = {
	[FEAT_REG_FIRHINC]			= { 12, 0 },
	[FEAT_REG_FIRVINC]			= { 28, 16 },
	[FEAT_REG_FIFOLOWTHRESHOLD]		= { 11, 0 },
	[FEAT_REG_FIFOHIGHTHRESHOLD]		= { 27, 16 },
	[FEAT_REG_FIFOSIZE]			= { 10, 0 },
	[FEAT_REG_HORIZONTALACCU]		= { 9, 0 },
	[FEAT_REG_VERTICALACCU]			= { 25, 16 },
};

static const struct dss_reg_field omap4_dispc_reg_fields[] = {
	[FEAT_REG_FIRHINC]			= { 12, 0 },
	[FEAT_REG_FIRVINC]			= { 28, 16 },
	[FEAT_REG_FIFOLOWTHRESHOLD]		= { 15, 0 },
	[FEAT_REG_FIFOHIGHTHRESHOLD]		= { 31, 16 },
	[FEAT_REG_FIFOSIZE]			= { 15, 0 },
	[FEAT_REG_HORIZONTALACCU]		= { 10, 0 },
	[FEAT_REG_VERTICALACCU]			= { 26, 16 },
};

3874 3875 3876 3877 3878 3879 3880 3881 3882 3883 3884 3885 3886 3887 3888 3889 3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904 3905 3906 3907 3908 3909 3910 3911 3912 3913 3914 3915 3916 3917 3918 3919 3920 3921 3922 3923 3924 3925 3926 3927 3928 3929 3930 3931 3932 3933 3934 3935 3936 3937
static const enum omap_overlay_caps omap2_dispc_overlay_caps[] = {
	/* OMAP_DSS_GFX */
	OMAP_DSS_OVL_CAP_POS | OMAP_DSS_OVL_CAP_REPLICATION,

	/* OMAP_DSS_VIDEO1 */
	OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_POS |
		OMAP_DSS_OVL_CAP_REPLICATION,

	/* OMAP_DSS_VIDEO2 */
	OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_POS |
		OMAP_DSS_OVL_CAP_REPLICATION,
};

static const enum omap_overlay_caps omap3430_dispc_overlay_caps[] = {
	/* OMAP_DSS_GFX */
	OMAP_DSS_OVL_CAP_GLOBAL_ALPHA | OMAP_DSS_OVL_CAP_POS |
		OMAP_DSS_OVL_CAP_REPLICATION,

	/* OMAP_DSS_VIDEO1 */
	OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_POS |
		OMAP_DSS_OVL_CAP_REPLICATION,

	/* OMAP_DSS_VIDEO2 */
	OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_GLOBAL_ALPHA |
		OMAP_DSS_OVL_CAP_POS | OMAP_DSS_OVL_CAP_REPLICATION,
};

static const enum omap_overlay_caps omap3630_dispc_overlay_caps[] = {
	/* OMAP_DSS_GFX */
	OMAP_DSS_OVL_CAP_GLOBAL_ALPHA | OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA |
		OMAP_DSS_OVL_CAP_POS | OMAP_DSS_OVL_CAP_REPLICATION,

	/* OMAP_DSS_VIDEO1 */
	OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_POS |
		OMAP_DSS_OVL_CAP_REPLICATION,

	/* OMAP_DSS_VIDEO2 */
	OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_GLOBAL_ALPHA |
		OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA | OMAP_DSS_OVL_CAP_POS |
		OMAP_DSS_OVL_CAP_REPLICATION,
};

static const enum omap_overlay_caps omap4_dispc_overlay_caps[] = {
	/* OMAP_DSS_GFX */
	OMAP_DSS_OVL_CAP_GLOBAL_ALPHA | OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA |
		OMAP_DSS_OVL_CAP_ZORDER | OMAP_DSS_OVL_CAP_POS |
		OMAP_DSS_OVL_CAP_REPLICATION,

	/* OMAP_DSS_VIDEO1 */
	OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_GLOBAL_ALPHA |
		OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA | OMAP_DSS_OVL_CAP_ZORDER |
		OMAP_DSS_OVL_CAP_POS | OMAP_DSS_OVL_CAP_REPLICATION,

	/* OMAP_DSS_VIDEO2 */
	OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_GLOBAL_ALPHA |
		OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA | OMAP_DSS_OVL_CAP_ZORDER |
		OMAP_DSS_OVL_CAP_POS | OMAP_DSS_OVL_CAP_REPLICATION,

	/* OMAP_DSS_VIDEO3 */
	OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_GLOBAL_ALPHA |
		OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA | OMAP_DSS_OVL_CAP_ZORDER |
		OMAP_DSS_OVL_CAP_POS | OMAP_DSS_OVL_CAP_REPLICATION,
};

3938 3939 3940 3941 3942 3943 3944 3945 3946 3947 3948 3949 3950 3951 3952 3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963 3964 3965 3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983 3984 3985 3986 3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999 4000 4001 4002 4003 4004 4005 4006 4007 4008 4009 4010 4011 4012 4013 4014 4015 4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026 4027 4028 4029 4030 4031 4032 4033 4034 4035 4036 4037
#define COLOR_ARRAY(arr...) (const u32[]) { arr, 0 }

static const u32 *omap2_dispc_supported_color_modes[] = {

	/* OMAP_DSS_GFX */
	COLOR_ARRAY(
	DRM_FORMAT_RGBX4444, DRM_FORMAT_RGB565,
	DRM_FORMAT_XRGB8888, DRM_FORMAT_RGB888),

	/* OMAP_DSS_VIDEO1 */
	COLOR_ARRAY(
	DRM_FORMAT_RGB565, DRM_FORMAT_XRGB8888,
	DRM_FORMAT_RGB888, DRM_FORMAT_YUYV,
	DRM_FORMAT_UYVY),

	/* OMAP_DSS_VIDEO2 */
	COLOR_ARRAY(
	DRM_FORMAT_RGB565, DRM_FORMAT_XRGB8888,
	DRM_FORMAT_RGB888, DRM_FORMAT_YUYV,
	DRM_FORMAT_UYVY),
};

static const u32 *omap3_dispc_supported_color_modes[] = {
	/* OMAP_DSS_GFX */
	COLOR_ARRAY(
	DRM_FORMAT_RGBX4444, DRM_FORMAT_ARGB4444,
	DRM_FORMAT_RGB565, DRM_FORMAT_XRGB8888,
	DRM_FORMAT_RGB888, DRM_FORMAT_ARGB8888,
	DRM_FORMAT_RGBA8888, DRM_FORMAT_RGBX8888),

	/* OMAP_DSS_VIDEO1 */
	COLOR_ARRAY(
	DRM_FORMAT_XRGB8888, DRM_FORMAT_RGB888,
	DRM_FORMAT_RGBX4444, DRM_FORMAT_RGB565,
	DRM_FORMAT_YUYV, DRM_FORMAT_UYVY),

	/* OMAP_DSS_VIDEO2 */
	COLOR_ARRAY(
	DRM_FORMAT_RGBX4444, DRM_FORMAT_ARGB4444,
	DRM_FORMAT_RGB565, DRM_FORMAT_XRGB8888,
	DRM_FORMAT_RGB888, DRM_FORMAT_YUYV,
	DRM_FORMAT_UYVY, DRM_FORMAT_ARGB8888,
	DRM_FORMAT_RGBA8888, DRM_FORMAT_RGBX8888),
};

static const u32 *omap4_dispc_supported_color_modes[] = {
	/* OMAP_DSS_GFX */
	COLOR_ARRAY(
	DRM_FORMAT_RGBX4444, DRM_FORMAT_ARGB4444,
	DRM_FORMAT_RGB565, DRM_FORMAT_XRGB8888,
	DRM_FORMAT_RGB888, DRM_FORMAT_ARGB8888,
	DRM_FORMAT_RGBA8888, DRM_FORMAT_RGBX8888,
	DRM_FORMAT_ARGB1555, DRM_FORMAT_XRGB4444,
	DRM_FORMAT_RGBA4444, DRM_FORMAT_XRGB1555),

	/* OMAP_DSS_VIDEO1 */
	COLOR_ARRAY(
	DRM_FORMAT_RGB565, DRM_FORMAT_RGBX4444,
	DRM_FORMAT_YUYV, DRM_FORMAT_ARGB1555,
	DRM_FORMAT_RGBA8888, DRM_FORMAT_NV12,
	DRM_FORMAT_RGBA4444, DRM_FORMAT_XRGB8888,
	DRM_FORMAT_RGB888, DRM_FORMAT_UYVY,
	DRM_FORMAT_ARGB4444, DRM_FORMAT_XRGB1555,
	DRM_FORMAT_ARGB8888, DRM_FORMAT_XRGB4444,
	DRM_FORMAT_RGBX8888),

       /* OMAP_DSS_VIDEO2 */
	COLOR_ARRAY(
	DRM_FORMAT_RGB565, DRM_FORMAT_RGBX4444,
	DRM_FORMAT_YUYV, DRM_FORMAT_ARGB1555,
	DRM_FORMAT_RGBA8888, DRM_FORMAT_NV12,
	DRM_FORMAT_RGBA4444, DRM_FORMAT_XRGB8888,
	DRM_FORMAT_RGB888, DRM_FORMAT_UYVY,
	DRM_FORMAT_ARGB4444, DRM_FORMAT_XRGB1555,
	DRM_FORMAT_ARGB8888, DRM_FORMAT_XRGB4444,
	DRM_FORMAT_RGBX8888),

	/* OMAP_DSS_VIDEO3 */
	COLOR_ARRAY(
	DRM_FORMAT_RGB565, DRM_FORMAT_RGBX4444,
	DRM_FORMAT_YUYV, DRM_FORMAT_ARGB1555,
	DRM_FORMAT_RGBA8888, DRM_FORMAT_NV12,
	DRM_FORMAT_RGBA4444, DRM_FORMAT_XRGB8888,
	DRM_FORMAT_RGB888, DRM_FORMAT_UYVY,
	DRM_FORMAT_ARGB4444, DRM_FORMAT_XRGB1555,
	DRM_FORMAT_ARGB8888, DRM_FORMAT_XRGB4444,
	DRM_FORMAT_RGBX8888),

	/* OMAP_DSS_WB */
	COLOR_ARRAY(
	DRM_FORMAT_RGB565, DRM_FORMAT_RGBX4444,
	DRM_FORMAT_YUYV, DRM_FORMAT_ARGB1555,
	DRM_FORMAT_RGBA8888, DRM_FORMAT_NV12,
	DRM_FORMAT_RGBA4444, DRM_FORMAT_XRGB8888,
	DRM_FORMAT_RGB888, DRM_FORMAT_UYVY,
	DRM_FORMAT_ARGB4444, DRM_FORMAT_XRGB1555,
	DRM_FORMAT_ARGB8888, DRM_FORMAT_XRGB4444,
	DRM_FORMAT_RGBX8888),
};

4038
static const struct dispc_features omap24xx_dispc_feats = {
4039 4040 4041 4042 4043 4044
	.sw_start		=	5,
	.fp_start		=	15,
	.bp_start		=	27,
	.sw_max			=	64,
	.vp_max			=	255,
	.hp_max			=	256,
4045 4046 4047 4048
	.mgr_width_start	=	10,
	.mgr_height_start	=	26,
	.mgr_width_max		=	2048,
	.mgr_height_max		=	2048,
4049
	.max_lcd_pclk		=	66500000,
4050 4051
	.calc_scaling		=	dispc_ovl_calc_scaling_24xx,
	.calc_core_clk		=	calc_core_clk_24xx,
4052
	.num_fifos		=	3,
4053 4054
	.features		=	omap2_dispc_features_list,
	.num_features		=	ARRAY_SIZE(omap2_dispc_features_list),
4055 4056
	.reg_fields		=	omap2_dispc_reg_fields,
	.num_reg_fields		=	ARRAY_SIZE(omap2_dispc_reg_fields),
4057
	.overlay_caps		=	omap2_dispc_overlay_caps,
4058
	.supported_color_modes	=	omap2_dispc_supported_color_modes,
4059 4060
	.num_mgrs		=	2,
	.num_ovls		=	3,
4061 4062
	.buffer_size_unit	=	1,
	.burst_size_unit	=	8,
4063
	.no_framedone_tv	=	true,
4064
	.set_max_preload	=	false,
4065
	.last_pixel_inc_missing	=	true,
4066 4067
};

4068
static const struct dispc_features omap34xx_rev1_0_dispc_feats = {
4069 4070 4071 4072 4073 4074
	.sw_start		=	5,
	.fp_start		=	15,
	.bp_start		=	27,
	.sw_max			=	64,
	.vp_max			=	255,
	.hp_max			=	256,
4075 4076 4077 4078
	.mgr_width_start	=	10,
	.mgr_height_start	=	26,
	.mgr_width_max		=	2048,
	.mgr_height_max		=	2048,
4079 4080
	.max_lcd_pclk		=	173000000,
	.max_tv_pclk		=	59000000,
4081 4082
	.calc_scaling		=	dispc_ovl_calc_scaling_34xx,
	.calc_core_clk		=	calc_core_clk_34xx,
4083
	.num_fifos		=	3,
4084 4085
	.features		=	omap3_dispc_features_list,
	.num_features		=	ARRAY_SIZE(omap3_dispc_features_list),
4086 4087
	.reg_fields		=	omap3_dispc_reg_fields,
	.num_reg_fields		=	ARRAY_SIZE(omap3_dispc_reg_fields),
4088
	.overlay_caps		=	omap3430_dispc_overlay_caps,
4089
	.supported_color_modes	=	omap3_dispc_supported_color_modes,
4090 4091
	.num_mgrs		=	2,
	.num_ovls		=	3,
4092 4093
	.buffer_size_unit	=	1,
	.burst_size_unit	=	8,
4094
	.no_framedone_tv	=	true,
4095
	.set_max_preload	=	false,
4096
	.last_pixel_inc_missing	=	true,
4097 4098
};

4099
static const struct dispc_features omap34xx_rev3_0_dispc_feats = {
4100 4101 4102 4103 4104 4105
	.sw_start		=	7,
	.fp_start		=	19,
	.bp_start		=	31,
	.sw_max			=	256,
	.vp_max			=	4095,
	.hp_max			=	4096,
4106 4107 4108 4109
	.mgr_width_start	=	10,
	.mgr_height_start	=	26,
	.mgr_width_max		=	2048,
	.mgr_height_max		=	2048,
4110 4111
	.max_lcd_pclk		=	173000000,
	.max_tv_pclk		=	59000000,
4112 4113
	.calc_scaling		=	dispc_ovl_calc_scaling_34xx,
	.calc_core_clk		=	calc_core_clk_34xx,
4114
	.num_fifos		=	3,
4115 4116
	.features		=	omap3_dispc_features_list,
	.num_features		=	ARRAY_SIZE(omap3_dispc_features_list),
4117 4118
	.reg_fields		=	omap3_dispc_reg_fields,
	.num_reg_fields		=	ARRAY_SIZE(omap3_dispc_reg_fields),
4119 4120
	.overlay_caps		=	omap3430_dispc_overlay_caps,
	.supported_color_modes	=	omap3_dispc_supported_color_modes,
4121 4122
	.num_mgrs		=	2,
	.num_ovls		=	3,
4123 4124 4125 4126 4127 4128 4129 4130 4131 4132 4133 4134 4135 4136 4137 4138 4139 4140 4141 4142 4143 4144 4145
	.buffer_size_unit	=	1,
	.burst_size_unit	=	8,
	.no_framedone_tv	=	true,
	.set_max_preload	=	false,
	.last_pixel_inc_missing	=	true,
};

static const struct dispc_features omap36xx_dispc_feats = {
	.sw_start		=	7,
	.fp_start		=	19,
	.bp_start		=	31,
	.sw_max			=	256,
	.vp_max			=	4095,
	.hp_max			=	4096,
	.mgr_width_start	=	10,
	.mgr_height_start	=	26,
	.mgr_width_max		=	2048,
	.mgr_height_max		=	2048,
	.max_lcd_pclk		=	173000000,
	.max_tv_pclk		=	59000000,
	.calc_scaling		=	dispc_ovl_calc_scaling_34xx,
	.calc_core_clk		=	calc_core_clk_34xx,
	.num_fifos		=	3,
4146 4147
	.features		=	omap3_dispc_features_list,
	.num_features		=	ARRAY_SIZE(omap3_dispc_features_list),
4148 4149
	.reg_fields		=	omap3_dispc_reg_fields,
	.num_reg_fields		=	ARRAY_SIZE(omap3_dispc_reg_fields),
4150
	.overlay_caps		=	omap3630_dispc_overlay_caps,
4151
	.supported_color_modes	=	omap3_dispc_supported_color_modes,
4152 4153 4154 4155 4156 4157 4158 4159 4160 4161 4162 4163 4164 4165 4166 4167 4168 4169 4170 4171 4172 4173 4174 4175 4176
	.num_mgrs		=	2,
	.num_ovls		=	3,
	.buffer_size_unit	=	1,
	.burst_size_unit	=	8,
	.no_framedone_tv	=	true,
	.set_max_preload	=	false,
	.last_pixel_inc_missing	=	true,
};

static const struct dispc_features am43xx_dispc_feats = {
	.sw_start		=	7,
	.fp_start		=	19,
	.bp_start		=	31,
	.sw_max			=	256,
	.vp_max			=	4095,
	.hp_max			=	4096,
	.mgr_width_start	=	10,
	.mgr_height_start	=	26,
	.mgr_width_max		=	2048,
	.mgr_height_max		=	2048,
	.max_lcd_pclk		=	173000000,
	.max_tv_pclk		=	59000000,
	.calc_scaling		=	dispc_ovl_calc_scaling_34xx,
	.calc_core_clk		=	calc_core_clk_34xx,
	.num_fifos		=	3,
4177 4178
	.features		=	am43xx_dispc_features_list,
	.num_features		=	ARRAY_SIZE(am43xx_dispc_features_list),
4179 4180
	.reg_fields		=	omap3_dispc_reg_fields,
	.num_reg_fields		=	ARRAY_SIZE(omap3_dispc_reg_fields),
4181 4182 4183 4184
	.overlay_caps		=	omap3430_dispc_overlay_caps,
	.supported_color_modes	=	omap3_dispc_supported_color_modes,
	.num_mgrs		=	1,
	.num_ovls		=	3,
4185 4186
	.buffer_size_unit	=	1,
	.burst_size_unit	=	8,
4187
	.no_framedone_tv	=	true,
4188
	.set_max_preload	=	false,
4189
	.last_pixel_inc_missing	=	true,
4190 4191
};

4192
static const struct dispc_features omap44xx_dispc_feats = {
4193 4194 4195 4196 4197 4198
	.sw_start		=	7,
	.fp_start		=	19,
	.bp_start		=	31,
	.sw_max			=	256,
	.vp_max			=	4095,
	.hp_max			=	4096,
4199 4200 4201 4202
	.mgr_width_start	=	10,
	.mgr_height_start	=	26,
	.mgr_width_max		=	2048,
	.mgr_height_max		=	2048,
4203 4204
	.max_lcd_pclk		=	170000000,
	.max_tv_pclk		=	185625000,
4205 4206
	.calc_scaling		=	dispc_ovl_calc_scaling_44xx,
	.calc_core_clk		=	calc_core_clk_44xx,
4207
	.num_fifos		=	5,
4208 4209
	.features		=	omap4_dispc_features_list,
	.num_features		=	ARRAY_SIZE(omap4_dispc_features_list),
4210 4211
	.reg_fields		=	omap4_dispc_reg_fields,
	.num_reg_fields		=	ARRAY_SIZE(omap4_dispc_reg_fields),
4212
	.overlay_caps		=	omap4_dispc_overlay_caps,
4213
	.supported_color_modes	=	omap4_dispc_supported_color_modes,
4214 4215
	.num_mgrs		=	3,
	.num_ovls		=	4,
4216 4217
	.buffer_size_unit	=	16,
	.burst_size_unit	=	16,
4218
	.gfx_fifo_workaround	=	true,
4219
	.set_max_preload	=	true,
4220
	.supports_sync_align	=	true,
T
Tomi Valkeinen 已提交
4221
	.has_writeback		=	true,
4222
	.supports_double_pixel	=	true,
4223
	.reverse_ilace_field_order =	true,
4224
	.has_gamma_table	=	true,
4225
	.has_gamma_i734_bug	=	true,
4226 4227
};

4228
static const struct dispc_features omap54xx_dispc_feats = {
4229 4230 4231 4232 4233 4234 4235 4236 4237 4238
	.sw_start		=	7,
	.fp_start		=	19,
	.bp_start		=	31,
	.sw_max			=	256,
	.vp_max			=	4095,
	.hp_max			=	4096,
	.mgr_width_start	=	11,
	.mgr_height_start	=	27,
	.mgr_width_max		=	4096,
	.mgr_height_max		=	4096,
4239 4240
	.max_lcd_pclk		=	170000000,
	.max_tv_pclk		=	186000000,
4241 4242 4243
	.calc_scaling		=	dispc_ovl_calc_scaling_44xx,
	.calc_core_clk		=	calc_core_clk_44xx,
	.num_fifos		=	5,
4244 4245
	.features		=	omap5_dispc_features_list,
	.num_features		=	ARRAY_SIZE(omap5_dispc_features_list),
4246 4247
	.reg_fields		=	omap4_dispc_reg_fields,
	.num_reg_fields		=	ARRAY_SIZE(omap4_dispc_reg_fields),
4248
	.overlay_caps		=	omap4_dispc_overlay_caps,
4249
	.supported_color_modes	=	omap4_dispc_supported_color_modes,
4250 4251
	.num_mgrs		=	4,
	.num_ovls		=	4,
4252 4253
	.buffer_size_unit	=	16,
	.burst_size_unit	=	16,
4254
	.gfx_fifo_workaround	=	true,
4255
	.mstandby_workaround	=	true,
4256
	.set_max_preload	=	true,
4257
	.supports_sync_align	=	true,
T
Tomi Valkeinen 已提交
4258
	.has_writeback		=	true,
4259
	.supports_double_pixel	=	true,
4260
	.reverse_ilace_field_order =	true,
4261
	.has_gamma_table	=	true,
4262
	.has_gamma_i734_bug	=	true,
4263 4264
};

4265 4266 4267 4268 4269 4270 4271 4272
static irqreturn_t dispc_irq_handler(int irq, void *arg)
{
	if (!dispc.is_enabled)
		return IRQ_NONE;

	return dispc.user_handler(irq, dispc.user_data);
}

4273
static int dispc_request_irq(irq_handler_t handler, void *dev_id)
4274
{
4275 4276 4277 4278 4279 4280 4281 4282 4283 4284 4285 4286 4287 4288 4289 4290 4291 4292 4293
	int r;

	if (dispc.user_handler != NULL)
		return -EBUSY;

	dispc.user_handler = handler;
	dispc.user_data = dev_id;

	/* ensure the dispc_irq_handler sees the values above */
	smp_wmb();

	r = devm_request_irq(&dispc.pdev->dev, dispc.irq, dispc_irq_handler,
			     IRQF_SHARED, "OMAP DISPC", &dispc);
	if (r) {
		dispc.user_handler = NULL;
		dispc.user_data = NULL;
	}

	return r;
4294 4295
}

4296
static void dispc_free_irq(void *dev_id)
4297
{
4298 4299 4300 4301
	devm_free_irq(&dispc.pdev->dev, dispc.irq, &dispc);

	dispc.user_handler = NULL;
	dispc.user_data = NULL;
4302 4303
}

4304 4305 4306 4307 4308 4309 4310 4311 4312 4313 4314 4315 4316 4317 4318 4319 4320 4321 4322
/*
 * Workaround for errata i734 in DSS dispc
 *  - LCD1 Gamma Correction Is Not Working When GFX Pipe Is Disabled
 *
 * For gamma tables to work on LCD1 the GFX plane has to be used at
 * least once after DSS HW has come out of reset. The workaround
 * sets up a minimal LCD setup with GFX plane and waits for one
 * vertical sync irq before disabling the setup and continuing with
 * the context restore. The physical outputs are gated during the
 * operation. This workaround requires that gamma table's LOADMODE
 * is set to 0x2 in DISPC_CONTROL1 register.
 *
 * For details see:
 * OMAP543x Multimedia Device Silicon Revision 2.0 Silicon Errata
 * Literature Number: SWPZ037E
 * Or some other relevant errata document for the DSS IP version.
 */

static const struct dispc_errata_i734_data {
4323
	struct videomode vm;
4324 4325 4326 4327
	struct omap_overlay_info ovli;
	struct omap_overlay_manager_info mgri;
	struct dss_lcd_mgr_config lcd_conf;
} i734 = {
4328
	.vm = {
4329
		.hactive = 8, .vactive = 1,
4330
		.pixelclock = 16000000,
4331
		.hsync_len = 8, .hfront_porch = 4, .hback_porch = 4,
4332
		.vsync_len = 1, .vfront_porch = 1, .vback_porch = 1,
4333

4334
		.flags = DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW |
4335 4336
			 DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_SYNC_POSEDGE |
			 DISPLAY_FLAGS_PIXDATA_POSEDGE,
4337 4338 4339 4340
	},
	.ovli = {
		.screen_width = 1,
		.width = 1, .height = 1,
4341
		.fourcc = DRM_FORMAT_XRGB8888,
4342
		.rotation = DRM_MODE_ROTATE_0,
4343
		.rotation_type = OMAP_DSS_ROT_NONE,
4344 4345 4346 4347 4348 4349 4350 4351 4352 4353 4354 4355 4356 4357 4358 4359 4360 4361 4362 4363 4364 4365 4366 4367 4368 4369 4370 4371 4372 4373 4374 4375 4376 4377 4378 4379 4380
		.pos_x = 0, .pos_y = 0,
		.out_width = 0, .out_height = 0,
		.global_alpha = 0xff,
		.pre_mult_alpha = 0,
		.zorder = 0,
	},
	.mgri = {
		.default_color = 0,
		.trans_enabled = false,
		.partial_alpha_enabled = false,
		.cpr_enable = false,
	},
	.lcd_conf = {
		.io_pad_mode = DSS_IO_PAD_MODE_BYPASS,
		.stallmode = false,
		.fifohandcheck = false,
		.clock_info = {
			.lck_div = 1,
			.pck_div = 2,
		},
		.video_port_width = 24,
		.lcden_sig_polarity = 0,
	},
};

static struct i734_buf {
	size_t size;
	dma_addr_t paddr;
	void *vaddr;
} i734_buf;

static int dispc_errata_i734_wa_init(void)
{
	if (!dispc.feat->has_gamma_i734_bug)
		return 0;

	i734_buf.size = i734.ovli.width * i734.ovli.height *
4381
		color_mode_to_bpp(i734.ovli.fourcc) / 8;
4382 4383 4384 4385 4386 4387 4388 4389 4390 4391 4392 4393 4394 4395 4396 4397 4398 4399 4400 4401 4402 4403 4404 4405 4406 4407 4408 4409 4410 4411 4412 4413 4414 4415 4416 4417 4418 4419 4420 4421 4422 4423

	i734_buf.vaddr = dma_alloc_writecombine(&dispc.pdev->dev, i734_buf.size,
						&i734_buf.paddr, GFP_KERNEL);
	if (!i734_buf.vaddr) {
		dev_err(&dispc.pdev->dev, "%s: dma_alloc_writecombine failed",
			__func__);
		return -ENOMEM;
	}

	return 0;
}

static void dispc_errata_i734_wa_fini(void)
{
	if (!dispc.feat->has_gamma_i734_bug)
		return;

	dma_free_writecombine(&dispc.pdev->dev, i734_buf.size, i734_buf.vaddr,
			      i734_buf.paddr);
}

static void dispc_errata_i734_wa(void)
{
	u32 framedone_irq = dispc_mgr_get_framedone_irq(OMAP_DSS_CHANNEL_LCD);
	struct omap_overlay_info ovli;
	struct dss_lcd_mgr_config lcd_conf;
	u32 gatestate;
	unsigned int count;

	if (!dispc.feat->has_gamma_i734_bug)
		return;

	gatestate = REG_GET(DISPC_CONFIG, 8, 4);

	ovli = i734.ovli;
	ovli.paddr = i734_buf.paddr;
	lcd_conf = i734.lcd_conf;

	/* Gate all LCD1 outputs */
	REG_FLD_MOD(DISPC_CONFIG, 0x1f, 8, 4);

	/* Setup and enable GFX plane */
4424 4425
	dispc_ovl_setup(OMAP_DSS_GFX, &ovli, &i734.vm, false,
		OMAP_DSS_CHANNEL_LCD);
4426 4427 4428 4429 4430 4431 4432
	dispc_ovl_enable(OMAP_DSS_GFX, true);

	/* Set up and enable display manager for LCD1 */
	dispc_mgr_setup(OMAP_DSS_CHANNEL_LCD, &i734.mgri);
	dispc_calc_clock_rates(dss_get_dispc_clk_rate(),
			       &lcd_conf.clock_info);
	dispc_mgr_set_lcd_config(OMAP_DSS_CHANNEL_LCD, &lcd_conf);
4433
	dispc_mgr_set_timings(OMAP_DSS_CHANNEL_LCD, &i734.vm);
4434 4435 4436 4437 4438 4439 4440 4441 4442 4443 4444 4445 4446 4447 4448 4449 4450 4451 4452 4453 4454 4455 4456 4457 4458 4459 4460 4461

	dispc_clear_irqstatus(framedone_irq);

	/* Enable and shut the channel to produce just one frame */
	dispc_mgr_enable(OMAP_DSS_CHANNEL_LCD, true);
	dispc_mgr_enable(OMAP_DSS_CHANNEL_LCD, false);

	/* Busy wait for framedone. We can't fiddle with irq handlers
	 * in PM resume. Typically the loop runs less than 5 times and
	 * waits less than a micro second.
	 */
	count = 0;
	while (!(dispc_read_irqstatus() & framedone_irq)) {
		if (count++ > 10000) {
			dev_err(&dispc.pdev->dev, "%s: framedone timeout\n",
				__func__);
			break;
		}
	}
	dispc_ovl_enable(OMAP_DSS_GFX, false);

	/* Clear all irq bits before continuing */
	dispc_clear_irqstatus(0xffffffff);

	/* Restore the original state to LCD1 output gates */
	REG_FLD_MOD(DISPC_CONFIG, gatestate, 8, 4);
}

T
Tomi Valkeinen 已提交
4462 4463 4464 4465 4466 4467 4468 4469 4470 4471 4472 4473 4474 4475 4476 4477 4478 4479 4480 4481 4482 4483 4484 4485 4486 4487 4488 4489 4490 4491 4492 4493 4494
static const struct dispc_ops dispc_ops = {
	.read_irqstatus = dispc_read_irqstatus,
	.clear_irqstatus = dispc_clear_irqstatus,
	.write_irqenable = dispc_write_irqenable,

	.request_irq = dispc_request_irq,
	.free_irq = dispc_free_irq,

	.runtime_get = dispc_runtime_get,
	.runtime_put = dispc_runtime_put,

	.get_num_ovls = dispc_get_num_ovls,
	.get_num_mgrs = dispc_get_num_mgrs,

	.mgr_enable = dispc_mgr_enable,
	.mgr_is_enabled = dispc_mgr_is_enabled,
	.mgr_get_vsync_irq = dispc_mgr_get_vsync_irq,
	.mgr_get_framedone_irq = dispc_mgr_get_framedone_irq,
	.mgr_get_sync_lost_irq = dispc_mgr_get_sync_lost_irq,
	.mgr_go_busy = dispc_mgr_go_busy,
	.mgr_go = dispc_mgr_go,
	.mgr_set_lcd_config = dispc_mgr_set_lcd_config,
	.mgr_set_timings = dispc_mgr_set_timings,
	.mgr_setup = dispc_mgr_setup,
	.mgr_get_supported_outputs = dispc_mgr_get_supported_outputs,
	.mgr_gamma_size = dispc_mgr_gamma_size,
	.mgr_set_gamma = dispc_mgr_set_gamma,

	.ovl_enable = dispc_ovl_enable,
	.ovl_setup = dispc_ovl_setup,
	.ovl_get_color_modes = dispc_ovl_get_color_modes,
};

4495
/* DISPC HW IP initialisation */
4496 4497
static const struct of_device_id dispc_of_match[] = {
	{ .compatible = "ti,omap2-dispc", .data = &omap24xx_dispc_feats },
4498
	{ .compatible = "ti,omap3-dispc", .data = &omap36xx_dispc_feats },
4499 4500 4501 4502 4503 4504 4505 4506 4507
	{ .compatible = "ti,omap4-dispc", .data = &omap44xx_dispc_feats },
	{ .compatible = "ti,omap5-dispc", .data = &omap54xx_dispc_feats },
	{ .compatible = "ti,dra7-dispc",  .data = &omap54xx_dispc_feats },
	{},
};

static const struct soc_device_attribute dispc_soc_devices[] = {
	{ .machine = "OMAP3[45]*",
	  .revision = "ES[12].?",	.data = &omap34xx_rev1_0_dispc_feats },
4508 4509
	{ .machine = "OMAP3[45]*",	.data = &omap34xx_rev3_0_dispc_feats },
	{ .machine = "AM35*",		.data = &omap34xx_rev3_0_dispc_feats },
4510
	{ .machine = "AM43*",		.data = &am43xx_dispc_feats },
4511 4512 4513
	{ /* sentinel */ }
};

T
Tomi Valkeinen 已提交
4514
static int dispc_bind(struct device *dev, struct device *master, void *data)
4515
{
T
Tomi Valkeinen 已提交
4516
	struct platform_device *pdev = to_platform_device(dev);
4517
	const struct soc_device_attribute *soc;
4518
	u32 rev;
4519
	int r = 0;
4520
	struct resource *dispc_mem;
4521
	struct device_node *np = pdev->dev.of_node;
4522

4523 4524
	dispc.pdev = pdev;

4525 4526
	spin_lock_init(&dispc.control_lock);

4527
	/*
4528
	 * The OMAP3-based models can't be told apart using the compatible
4529
	 * string, use SoC device matching.
4530 4531 4532 4533 4534 4535
	 */
	soc = soc_device_match(dispc_soc_devices);
	if (soc)
		dispc.feat = soc->data;
	else
		dispc.feat = of_match_device(dispc_of_match, &pdev->dev)->data;
4536

4537 4538 4539 4540
	r = dispc_errata_i734_wa_init();
	if (r)
		return r;

4541
	dispc_mem = platform_get_resource(dispc.pdev, IORESOURCE_MEM, 0);
4542 4543 4544
	dispc.base = devm_ioremap_resource(&pdev->dev, dispc_mem);
	if (IS_ERR(dispc.base))
		return PTR_ERR(dispc.base);
4545

4546 4547 4548
	dispc.irq = platform_get_irq(dispc.pdev, 0);
	if (dispc.irq < 0) {
		DSSERR("platform_get_irq failed\n");
4549
		return -ENODEV;
4550 4551
	}

4552 4553 4554 4555 4556 4557 4558 4559 4560 4561 4562 4563 4564 4565
	if (np && of_property_read_bool(np, "syscon-pol")) {
		dispc.syscon_pol = syscon_regmap_lookup_by_phandle(np, "syscon-pol");
		if (IS_ERR(dispc.syscon_pol)) {
			dev_err(&pdev->dev, "failed to get syscon-pol regmap\n");
			return PTR_ERR(dispc.syscon_pol);
		}

		if (of_property_read_u32_index(np, "syscon-pol", 1,
				&dispc.syscon_pol_offset)) {
			dev_err(&pdev->dev, "failed to get syscon-pol offset\n");
			return -EINVAL;
		}
	}

4566 4567 4568 4569
	r = dispc_init_gamma_tables();
	if (r)
		return r;

4570 4571 4572 4573 4574
	pm_runtime_enable(&pdev->dev);

	r = dispc_runtime_get();
	if (r)
		goto err_runtime_get;
4575 4576 4577 4578

	_omap_dispc_initial_config();

	rev = dispc_read_reg(DISPC_REVISION);
4579
	dev_dbg(&pdev->dev, "OMAP DISPC rev %d.%d\n",
4580 4581
	       FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));

4582
	dispc_runtime_put();
4583

T
Tomi Valkeinen 已提交
4584 4585
	dispc_set_ops(&dispc_ops);

4586 4587
	dss_debugfs_create_file("dispc", dispc_dump_regs);

4588
	return 0;
4589 4590 4591

err_runtime_get:
	pm_runtime_disable(&pdev->dev);
4592
	return r;
4593 4594
}

T
Tomi Valkeinen 已提交
4595 4596
static void dispc_unbind(struct device *dev, struct device *master,
			       void *data)
4597
{
T
Tomi Valkeinen 已提交
4598 4599
	dispc_set_ops(NULL);

T
Tomi Valkeinen 已提交
4600
	pm_runtime_disable(dev);
4601 4602

	dispc_errata_i734_wa_fini();
T
Tomi Valkeinen 已提交
4603 4604 4605 4606 4607 4608
}

static const struct component_ops dispc_component_ops = {
	.bind	= dispc_bind,
	.unbind	= dispc_unbind,
};
4609

T
Tomi Valkeinen 已提交
4610 4611 4612 4613 4614 4615 4616 4617
static int dispc_probe(struct platform_device *pdev)
{
	return component_add(&pdev->dev, &dispc_component_ops);
}

static int dispc_remove(struct platform_device *pdev)
{
	component_del(&pdev->dev, &dispc_component_ops);
4618 4619 4620
	return 0;
}

4621 4622
static int dispc_runtime_suspend(struct device *dev)
{
4623 4624 4625 4626 4627 4628
	dispc.is_enabled = false;
	/* ensure the dispc_irq_handler sees the is_enabled value */
	smp_wmb();
	/* wait for current handler to finish before turning the DISPC off */
	synchronize_irq(dispc.irq);

4629 4630 4631 4632 4633 4634 4635
	dispc_save_context();

	return 0;
}

static int dispc_runtime_resume(struct device *dev)
{
4636 4637 4638 4639 4640 4641
	/*
	 * The reset value for load mode is 0 (OMAP_DSS_LOAD_CLUT_AND_FRAME)
	 * but we always initialize it to 2 (OMAP_DSS_LOAD_FRAME_ONLY) in
	 * _omap_dispc_initial_config(). We can thus use it to detect if
	 * we have lost register context.
	 */
4642 4643
	if (REG_GET(DISPC_CONFIG, 2, 1) != OMAP_DSS_LOAD_FRAME_ONLY) {
		_omap_dispc_initial_config();
4644

4645 4646
		dispc_errata_i734_wa();

4647
		dispc_restore_context();
4648 4649

		dispc_restore_gamma_tables();
4650
	}
4651

4652 4653 4654
	dispc.is_enabled = true;
	/* ensure the dispc_irq_handler sees the is_enabled value */
	smp_wmb();
4655 4656 4657 4658 4659 4660 4661 4662 4663

	return 0;
}

static const struct dev_pm_ops dispc_pm_ops = {
	.runtime_suspend = dispc_runtime_suspend,
	.runtime_resume = dispc_runtime_resume,
};

4664
static struct platform_driver omap_dispchw_driver = {
T
Tomi Valkeinen 已提交
4665 4666
	.probe		= dispc_probe,
	.remove         = dispc_remove,
4667 4668
	.driver         = {
		.name   = "omapdss_dispc",
4669
		.pm	= &dispc_pm_ops,
4670
		.of_match_table = dispc_of_match,
T
Tomi Valkeinen 已提交
4671
		.suppress_bind_attrs = true,
4672 4673 4674
	},
};

T
Tomi Valkeinen 已提交
4675
int __init dispc_init_platform_driver(void)
4676
{
T
Tomi Valkeinen 已提交
4677
	return platform_driver_register(&omap_dispchw_driver);
4678 4679
}

4680
void dispc_uninit_platform_driver(void)
4681
{
4682
	platform_driver_unregister(&omap_dispchw_driver);
4683
}