i915_drv.h 47.7 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
4
 *
L
Linus Torvalds 已提交
5 6
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
28
 */
L
Linus Torvalds 已提交
29 30 31 32

#ifndef _I915_DRV_H_
#define _I915_DRV_H_

33
#include "i915_reg.h"
J
Jesse Barnes 已提交
34
#include "intel_bios.h"
35
#include "intel_ringbuffer.h"
36
#include <linux/io-mapping.h>
37
#include <linux/i2c.h>
38
#include <linux/i2c-algo-bit.h>
39
#include <drm/intel-gtt.h>
40
#include <linux/backlight.h>
41
#include <linux/intel-iommu.h>
42
#include <linux/kref.h>
43

L
Linus Torvalds 已提交
44 45 46 47 48 49 50
/* General customization:
 */

#define DRIVER_AUTHOR		"Tungsten Graphics, Inc."

#define DRIVER_NAME		"i915"
#define DRIVER_DESC		"Intel Graphics"
51
#define DRIVER_DATE		"20080730"
L
Linus Torvalds 已提交
52

53 54 55
enum pipe {
	PIPE_A = 0,
	PIPE_B,
56 57
	PIPE_C,
	I915_MAX_PIPES
58
};
59
#define pipe_name(p) ((p) + 'A')
60

61 62 63
enum plane {
	PLANE_A = 0,
	PLANE_B,
64
	PLANE_C,
65
};
66
#define plane_name(p) ((p) + 'A')
67

68 69 70 71 72 73 74 75 76 77
enum port {
	PORT_A = 0,
	PORT_B,
	PORT_C,
	PORT_D,
	PORT_E,
	I915_MAX_PORTS
};
#define port_name(p) ((p) + 'A')

78 79
#define I915_GEM_GPU_DOMAINS	(~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT))

80 81
#define for_each_pipe(p) for ((p) = 0; (p) < dev_priv->num_pipe; (p)++)

82 83 84 85
#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
	list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
		if ((intel_encoder)->base.crtc == (__crtc))

86 87 88 89 90 91 92 93 94 95
struct intel_pch_pll {
	int refcount; /* count of number of CRTCs sharing this PLL */
	int active; /* count of number of active CRTCs (i.e. DPMS on) */
	bool on; /* is the PLL actually active? Disabled during modeset */
	int pll_reg;
	int fp0_reg;
	int fp1_reg;
};
#define I915_NUM_PLLS 2

L
Linus Torvalds 已提交
96 97 98
/* Interface history:
 *
 * 1.1: Original.
D
Dave Airlie 已提交
99 100
 * 1.2: Add Power Management
 * 1.3: Add vblank support
101
 * 1.4: Fix cmdbuffer path, add heap destroy
102
 * 1.5: Add vblank pipe configuration
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
103 104
 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
 *      - Support vertical blank on secondary display pipe
L
Linus Torvalds 已提交
105 106
 */
#define DRIVER_MAJOR		1
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
107
#define DRIVER_MINOR		6
L
Linus Torvalds 已提交
108 109
#define DRIVER_PATCHLEVEL	0

110
#define WATCH_COHERENCY	0
111
#define WATCH_LISTS	0
112

113 114 115 116 117 118 119 120 121
#define I915_GEM_PHYS_CURSOR_0 1
#define I915_GEM_PHYS_CURSOR_1 2
#define I915_GEM_PHYS_OVERLAY_REGS 3
#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)

struct drm_i915_gem_phys_object {
	int id;
	struct page **page_list;
	drm_dma_handle_t *handle;
122
	struct drm_i915_gem_object *cur_obj;
123 124
};

L
Linus Torvalds 已提交
125 126 127 128 129
struct mem_block {
	struct mem_block *next;
	struct mem_block *prev;
	int start;
	int size;
130
	struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
L
Linus Torvalds 已提交
131 132
};

133 134 135 136
struct opregion_header;
struct opregion_acpi;
struct opregion_swsci;
struct opregion_asle;
137
struct drm_i915_private;
138

139
struct intel_opregion {
140 141 142 143 144
	struct opregion_header __iomem *header;
	struct opregion_acpi __iomem *acpi;
	struct opregion_swsci __iomem *swsci;
	struct opregion_asle __iomem *asle;
	void __iomem *vbt;
145
	u32 __iomem *lid_state;
146
};
147
#define OPREGION_SIZE            (8*1024)
148

149 150 151
struct intel_overlay;
struct intel_overlay_error_state;

152 153 154 155
struct drm_i915_master_private {
	drm_local_map_t *sarea;
	struct _drm_i915_sarea *sarea_priv;
};
156
#define I915_FENCE_REG_NONE -1
157 158 159
#define I915_MAX_NUM_FENCES 16
/* 16 fences + sign bit for FENCE_REG_NONE */
#define I915_MAX_NUM_FENCE_BITS 5
160 161

struct drm_i915_fence_reg {
162
	struct list_head lru_list;
163
	struct drm_i915_gem_object *obj;
164
	int pin_count;
165
};
166

167
struct sdvo_device_mapping {
C
Chris Wilson 已提交
168
	u8 initialized;
169 170 171
	u8 dvo_port;
	u8 slave_addr;
	u8 dvo_wiring;
C
Chris Wilson 已提交
172
	u8 i2c_pin;
173
	u8 ddc_pin;
174 175
};

176 177
struct intel_display_error_state;

178
struct drm_i915_error_state {
179
	struct kref ref;
180 181
	u32 eir;
	u32 pgtbl_er;
182
	u32 ier;
B
Ben Widawsky 已提交
183
	u32 ccid;
B
Ben Widawsky 已提交
184
	bool waiting[I915_NUM_RINGS];
185
	u32 pipestat[I915_MAX_PIPES];
186 187
	u32 tail[I915_NUM_RINGS];
	u32 head[I915_NUM_RINGS];
188 189 190 191
	u32 ipeir[I915_NUM_RINGS];
	u32 ipehr[I915_NUM_RINGS];
	u32 instdone[I915_NUM_RINGS];
	u32 acthd[I915_NUM_RINGS];
192
	u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
193
	u32 rc_psmi[I915_NUM_RINGS]; /* sleep state */
194 195 196
	/* our own tracking of ring head and tail */
	u32 cpu_ring_head[I915_NUM_RINGS];
	u32 cpu_ring_tail[I915_NUM_RINGS];
197
	u32 error; /* gen6+ */
198 199
	u32 instpm[I915_NUM_RINGS];
	u32 instps[I915_NUM_RINGS];
200
	u32 instdone1;
201
	u32 seqno[I915_NUM_RINGS];
202
	u64 bbaddr;
203 204
	u32 fault_reg[I915_NUM_RINGS];
	u32 done_reg;
205
	u32 faddr[I915_NUM_RINGS];
206
	u64 fence[I915_MAX_NUM_FENCES];
207
	struct timeval time;
208 209 210 211 212 213 214 215 216
	struct drm_i915_error_ring {
		struct drm_i915_error_object {
			int page_count;
			u32 gtt_offset;
			u32 *pages[0];
		} *ringbuffer, *batchbuffer;
		struct drm_i915_error_request {
			long jiffies;
			u32 seqno;
217
			u32 tail;
218 219 220
		} *requests;
		int num_requests;
	} ring[I915_NUM_RINGS];
221
	struct drm_i915_error_buffer {
222
		u32 size;
223
		u32 name;
224
		u32 rseqno, wseqno;
225 226 227
		u32 gtt_offset;
		u32 read_domains;
		u32 write_domain;
228
		s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
229 230 231 232
		s32 pinned:2;
		u32 tiling:2;
		u32 dirty:1;
		u32 purgeable:1;
233
		s32 ring:4;
234
		u32 cache_level:2;
235 236
	} *active_bo, *pinned_bo;
	u32 active_bo_count, pinned_bo_count;
237
	struct intel_overlay_error_state *overlay;
238
	struct intel_display_error_state *display;
239 240
};

241 242
struct drm_i915_display_funcs {
	void (*dpms)(struct drm_crtc *crtc, int mode);
243
	bool (*fbc_enabled)(struct drm_device *dev);
244 245 246 247
	void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
	void (*disable_fbc)(struct drm_device *dev);
	int (*get_display_clock_speed)(struct drm_device *dev);
	int (*get_fifo_size)(struct drm_device *dev, int plane);
248
	void (*update_wm)(struct drm_device *dev);
249 250
	void (*update_sprite_wm)(struct drm_device *dev, int pipe,
				 uint32_t sprite_width, int pixel_size);
251
	void (*sanitize_pm)(struct drm_device *dev);
252 253
	void (*update_linetime_wm)(struct drm_device *dev, int pipe,
				 struct drm_display_mode *mode);
254 255 256 257 258
	int (*crtc_mode_set)(struct drm_crtc *crtc,
			     struct drm_display_mode *mode,
			     struct drm_display_mode *adjusted_mode,
			     int x, int y,
			     struct drm_framebuffer *old_fb);
259
	void (*off)(struct drm_crtc *crtc);
260 261
	void (*write_eld)(struct drm_connector *connector,
			  struct drm_crtc *crtc);
262
	void (*fdi_link_train)(struct drm_crtc *crtc);
263
	void (*init_clock_gating)(struct drm_device *dev);
264
	void (*init_pch_clock_gating)(struct drm_device *dev);
265 266 267
	int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
			  struct drm_framebuffer *fb,
			  struct drm_i915_gem_object *obj);
268 269
	int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
			    int x, int y);
270 271 272 273 274 275 276
	/* clock updates for mode set */
	/* cursor updates */
	/* render clock increase/decrease */
	/* display clock increase/decrease */
	/* pll clock increase/decrease */
};

277 278 279 280 281
struct drm_i915_gt_funcs {
	void (*force_wake_get)(struct drm_i915_private *dev_priv);
	void (*force_wake_put)(struct drm_i915_private *dev_priv);
};

282
struct intel_device_info {
283
	u8 gen;
284 285 286 287 288 289 290 291 292 293 294
	u8 is_mobile:1;
	u8 is_i85x:1;
	u8 is_i915g:1;
	u8 is_i945gm:1;
	u8 is_g33:1;
	u8 need_gfx_hws:1;
	u8 is_g4x:1;
	u8 is_pineview:1;
	u8 is_broadwater:1;
	u8 is_crestline:1;
	u8 is_ivybridge:1;
295
	u8 is_valleyview:1;
296
	u8 has_force_wake:1;
297
	u8 is_haswell:1;
298 299 300 301 302 303 304 305 306
	u8 has_fbc:1;
	u8 has_pipe_cxsr:1;
	u8 has_hotplug:1;
	u8 cursor_needs_physical:1;
	u8 has_overlay:1;
	u8 overlay_needs_physical:1;
	u8 supports_tv:1;
	u8 has_bsd_ring:1;
	u8 has_blt_ring:1;
307
	u8 has_llc:1;
308 309
};

310 311 312 313 314 315 316 317 318 319
#define I915_PPGTT_PD_ENTRIES 512
#define I915_PPGTT_PT_ENTRIES 1024
struct i915_hw_ppgtt {
	unsigned num_pd_entries;
	struct page **pt_pages;
	uint32_t pd_offset;
	dma_addr_t *pt_dma_addr;
	dma_addr_t scratch_page_dma_addr;
};

320 321 322 323 324

/* This must match up with the value previously used for execbuf2.rsvd1. */
#define DEFAULT_CONTEXT_ID 0
struct i915_hw_context {
	int id;
325
	bool is_initialized;
326 327 328 329 330
	struct drm_i915_file_private *file_priv;
	struct intel_ring_buffer *ring;
	struct drm_i915_gem_object *obj;
};

331
enum no_fbc_reason {
C
Chris Wilson 已提交
332
	FBC_NO_OUTPUT, /* no outputs enabled to compress */
333 334 335 336 337
	FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
	FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
	FBC_MODE_TOO_LARGE, /* mode too large for compression */
	FBC_BAD_PLANE, /* fbc not supported on plane */
	FBC_NOT_TILED, /* buffer not tiled */
338
	FBC_MULTIPLE_PIPES, /* more than one pipe active */
339
	FBC_MODULE_PARAM,
340 341
};

342
enum intel_pch {
343
	PCH_NONE = 0,	/* No PCH present */
344 345
	PCH_IBX,	/* Ibexpeak PCH */
	PCH_CPT,	/* Cougarpoint PCH */
346
	PCH_LPT,	/* Lynxpoint PCH */
347 348
};

349
#define QUIRK_PIPEA_FORCE (1<<0)
350
#define QUIRK_LVDS_SSC_DISABLE (1<<1)
351
#define QUIRK_INVERT_BRIGHTNESS (1<<2)
352

353
struct intel_fbdev;
354
struct intel_fbc_work;
355

356 357
struct intel_gmbus {
	struct i2c_adapter adapter;
358
	bool force_bit;
359
	u32 reg0;
360
	u32 gpio_reg;
361
	struct i2c_algo_bit_data bit_algo;
362 363 364
	struct drm_i915_private *dev_priv;
};

L
Linus Torvalds 已提交
365
typedef struct drm_i915_private {
366 367
	struct drm_device *dev;

368 369
	const struct intel_device_info *info;

370
	int relative_constants_mode;
371

372
	void __iomem *regs;
373 374

	struct drm_i915_gt_funcs gt;
375 376 377 378 379 380 381
	/** gt_fifo_count and the subsequent register write are synchronized
	 * with dev->struct_mutex. */
	unsigned gt_fifo_count;
	/** forcewake_count is protected by gt_lock */
	unsigned forcewake_count;
	/** gt_lock is also taken in irq contexts. */
	struct spinlock gt_lock;
L
Linus Torvalds 已提交
382

383
	struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
384

385 386 387 388
	/** gmbus_mutex protects against concurrent usage of the single hw gmbus
	 * controller on different i2c buses. */
	struct mutex gmbus_mutex;

389 390 391 392 393
	/**
	 * Base address of the gmbus and gpio block.
	 */
	uint32_t gpio_mmio_base;

394
	struct pci_dev *bridge_dev;
395
	struct intel_ring_buffer ring[I915_NUM_RINGS];
396
	uint32_t next_seqno;
L
Linus Torvalds 已提交
397

398
	drm_dma_handle_t *status_page_dmah;
399
	uint32_t counter;
400 401
	struct drm_i915_gem_object *pwrctx;
	struct drm_i915_gem_object *renderctx;
L
Linus Torvalds 已提交
402

J
Jesse Barnes 已提交
403 404
	struct resource mch_res;

405
	unsigned int cpp;
L
Linus Torvalds 已提交
406 407 408 409 410 411
	int back_offset;
	int front_offset;
	int current_page;
	int page_flipping;

	atomic_t irq_received;
412 413 414

	/* protects the irq masks */
	spinlock_t irq_lock;
J
Jesse Barnes 已提交
415 416 417 418

	/* DPIO indirect register protection */
	spinlock_t dpio_lock;

419
	/** Cached value of IMR to avoid reads in updating the bitfield */
420
	u32 pipestat[2];
421 422 423
	u32 irq_mask;
	u32 gt_irq_mask;
	u32 pch_irq_mask;
L
Linus Torvalds 已提交
424

425 426 427
	u32 hotplug_supported_mask;
	struct work_struct hotplug_work;

D
Dave Airlie 已提交
428
	unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
429
	int num_pipe;
430
	int num_pch_pll;
431

B
Ben Gamari 已提交
432
	/* For hangcheck timer */
C
Chris Wilson 已提交
433
#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
B
Ben Gamari 已提交
434 435
	struct timer_list hangcheck_timer;
	int hangcheck_count;
436
	uint32_t last_acthd[I915_NUM_RINGS];
437 438
	uint32_t last_instdone;
	uint32_t last_instdone1;
B
Ben Gamari 已提交
439

440 441
	unsigned int stop_rings;

442
	unsigned long cfb_size;
443 444
	unsigned int cfb_fb;
	enum plane cfb_plane;
C
Chris Wilson 已提交
445
	int cfb_y;
446
	struct intel_fbc_work *fbc_work;
447

448 449
	struct intel_opregion opregion;

450 451
	/* overlay */
	struct intel_overlay *overlay;
452
	bool sprite_scaling_enabled;
453

J
Jesse Barnes 已提交
454
	/* LVDS info */
455
	int backlight_level;  /* restore backlight to this value */
456
	bool backlight_enabled;
457 458
	struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
	struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
J
Jesse Barnes 已提交
459 460

	/* Feature bits from the VBIOS */
461 462 463 464
	unsigned int int_tv_support:1;
	unsigned int lvds_dither:1;
	unsigned int lvds_vbt:1;
	unsigned int int_crt_support:1;
465
	unsigned int lvds_use_ssc:1;
466
	unsigned int display_clock_mode:1;
467
	int lvds_ssc_freq;
468 469
	unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
	unsigned int lvds_val; /* used for checking LVDS channel mode */
470
	struct {
471 472 473 474 475 476 477 478 479
		int rate;
		int lanes;
		int preemphasis;
		int vswing;

		bool initialized;
		bool support;
		int bpp;
		struct edp_power_seq pps;
480
	} edp;
J
Jesse Barnes 已提交
481
	bool no_aux_handshake;
J
Jesse Barnes 已提交
482

483 484
	struct notifier_block lid_notifier;

485
	int crt_ddc_pin;
486
	struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
487 488 489
	int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
	int num_fence_regs; /* 8 on pre-965, 16 otherwise */

490
	unsigned int fsb_freq, mem_freq, is_ddr3;
491

492
	spinlock_t error_lock;
493
	/* Protected by dev->error_lock. */
494
	struct drm_i915_error_state *first_error;
495
	struct work_struct error_work;
496
	struct completion error_completion;
497
	struct workqueue_struct *wq;
498

499 500 501
	/* Display functions */
	struct drm_i915_display_funcs display;

502 503 504
	/* PCH chipset type */
	enum intel_pch pch_type;

505 506
	unsigned long quirks;

J
Jesse Barnes 已提交
507
	/* Register state */
508
	bool modeset_on_lid;
J
Jesse Barnes 已提交
509 510 511
	u8 saveLBB;
	u32 saveDSPACNTR;
	u32 saveDSPBCNTR;
512
	u32 saveDSPARB;
513
	u32 saveHWS;
J
Jesse Barnes 已提交
514 515 516 517 518 519 520 521 522 523 524 525 526 527 528
	u32 savePIPEACONF;
	u32 savePIPEBCONF;
	u32 savePIPEASRC;
	u32 savePIPEBSRC;
	u32 saveFPA0;
	u32 saveFPA1;
	u32 saveDPLL_A;
	u32 saveDPLL_A_MD;
	u32 saveHTOTAL_A;
	u32 saveHBLANK_A;
	u32 saveHSYNC_A;
	u32 saveVTOTAL_A;
	u32 saveVBLANK_A;
	u32 saveVSYNC_A;
	u32 saveBCLRPAT_A;
529
	u32 saveTRANSACONF;
530 531 532 533 534 535
	u32 saveTRANS_HTOTAL_A;
	u32 saveTRANS_HBLANK_A;
	u32 saveTRANS_HSYNC_A;
	u32 saveTRANS_VTOTAL_A;
	u32 saveTRANS_VBLANK_A;
	u32 saveTRANS_VSYNC_A;
536
	u32 savePIPEASTAT;
J
Jesse Barnes 已提交
537 538 539
	u32 saveDSPASTRIDE;
	u32 saveDSPASIZE;
	u32 saveDSPAPOS;
540
	u32 saveDSPAADDR;
J
Jesse Barnes 已提交
541 542 543
	u32 saveDSPASURF;
	u32 saveDSPATILEOFF;
	u32 savePFIT_PGM_RATIOS;
544
	u32 saveBLC_HIST_CTL;
J
Jesse Barnes 已提交
545 546
	u32 saveBLC_PWM_CTL;
	u32 saveBLC_PWM_CTL2;
547 548
	u32 saveBLC_CPU_PWM_CTL;
	u32 saveBLC_CPU_PWM_CTL2;
J
Jesse Barnes 已提交
549 550 551 552 553 554 555 556 557 558 559
	u32 saveFPB0;
	u32 saveFPB1;
	u32 saveDPLL_B;
	u32 saveDPLL_B_MD;
	u32 saveHTOTAL_B;
	u32 saveHBLANK_B;
	u32 saveHSYNC_B;
	u32 saveVTOTAL_B;
	u32 saveVBLANK_B;
	u32 saveVSYNC_B;
	u32 saveBCLRPAT_B;
560
	u32 saveTRANSBCONF;
561 562 563 564 565 566
	u32 saveTRANS_HTOTAL_B;
	u32 saveTRANS_HBLANK_B;
	u32 saveTRANS_HSYNC_B;
	u32 saveTRANS_VTOTAL_B;
	u32 saveTRANS_VBLANK_B;
	u32 saveTRANS_VSYNC_B;
567
	u32 savePIPEBSTAT;
J
Jesse Barnes 已提交
568 569 570
	u32 saveDSPBSTRIDE;
	u32 saveDSPBSIZE;
	u32 saveDSPBPOS;
571
	u32 saveDSPBADDR;
J
Jesse Barnes 已提交
572 573
	u32 saveDSPBSURF;
	u32 saveDSPBTILEOFF;
574 575 576
	u32 saveVGA0;
	u32 saveVGA1;
	u32 saveVGA_PD;
J
Jesse Barnes 已提交
577 578 579
	u32 saveVGACNTRL;
	u32 saveADPA;
	u32 saveLVDS;
580 581
	u32 savePP_ON_DELAYS;
	u32 savePP_OFF_DELAYS;
J
Jesse Barnes 已提交
582 583 584 585 586 587
	u32 saveDVOA;
	u32 saveDVOB;
	u32 saveDVOC;
	u32 savePP_ON;
	u32 savePP_OFF;
	u32 savePP_CONTROL;
588
	u32 savePP_DIVISOR;
J
Jesse Barnes 已提交
589 590 591
	u32 savePFIT_CONTROL;
	u32 save_palette_a[256];
	u32 save_palette_b[256];
592
	u32 saveDPFC_CB_BASE;
J
Jesse Barnes 已提交
593 594 595 596
	u32 saveFBC_CFB_BASE;
	u32 saveFBC_LL_BASE;
	u32 saveFBC_CONTROL;
	u32 saveFBC_CONTROL2;
597 598 599
	u32 saveIER;
	u32 saveIIR;
	u32 saveIMR;
600 601 602 603 604 605
	u32 saveDEIER;
	u32 saveDEIMR;
	u32 saveGTIER;
	u32 saveGTIMR;
	u32 saveFDI_RXA_IMR;
	u32 saveFDI_RXB_IMR;
606 607
	u32 saveCACHE_MODE_0;
	u32 saveMI_ARB_STATE;
J
Jesse Barnes 已提交
608 609 610 611 612
	u32 saveSWF0[16];
	u32 saveSWF1[16];
	u32 saveSWF2[3];
	u8 saveMSR;
	u8 saveSR[8];
613
	u8 saveGR[25];
J
Jesse Barnes 已提交
614
	u8 saveAR_INDEX;
615
	u8 saveAR[21];
J
Jesse Barnes 已提交
616
	u8 saveDACMASK;
617
	u8 saveCR[37];
618
	uint64_t saveFENCE[I915_MAX_NUM_FENCES];
619 620 621 622 623 624 625
	u32 saveCURACNTR;
	u32 saveCURAPOS;
	u32 saveCURABASE;
	u32 saveCURBCNTR;
	u32 saveCURBPOS;
	u32 saveCURBBASE;
	u32 saveCURSIZE;
626 627 628 629 630 631 632 633 634 635 636
	u32 saveDP_B;
	u32 saveDP_C;
	u32 saveDP_D;
	u32 savePIPEA_GMCH_DATA_M;
	u32 savePIPEB_GMCH_DATA_M;
	u32 savePIPEA_GMCH_DATA_N;
	u32 savePIPEB_GMCH_DATA_N;
	u32 savePIPEA_DP_LINK_M;
	u32 savePIPEB_DP_LINK_M;
	u32 savePIPEA_DP_LINK_N;
	u32 savePIPEB_DP_LINK_N;
637 638 639 640 641 642 643 644 645 646
	u32 saveFDI_RXA_CTL;
	u32 saveFDI_TXA_CTL;
	u32 saveFDI_RXB_CTL;
	u32 saveFDI_TXB_CTL;
	u32 savePFA_CTL_1;
	u32 savePFB_CTL_1;
	u32 savePFA_WIN_SZ;
	u32 savePFB_WIN_SZ;
	u32 savePFA_WIN_POS;
	u32 savePFB_WIN_POS;
647 648 649 650 651 652 653 654 655 656
	u32 savePCH_DREF_CONTROL;
	u32 saveDISP_ARB_CTL;
	u32 savePIPEA_DATA_M1;
	u32 savePIPEA_DATA_N1;
	u32 savePIPEA_LINK_M1;
	u32 savePIPEA_LINK_N1;
	u32 savePIPEB_DATA_M1;
	u32 savePIPEB_DATA_N1;
	u32 savePIPEB_LINK_M1;
	u32 savePIPEB_LINK_N1;
657
	u32 saveMCHBAR_RENDER_STANDBY;
658
	u32 savePCH_PORT_HOTPLUG;
659 660

	struct {
661
		/** Bridge to intel-gtt-ko */
662
		const struct intel_gtt *gtt;
663
		/** Memory allocator for GTT stolen memory */
664
		struct drm_mm stolen;
665
		/** Memory allocator for GTT */
666
		struct drm_mm gtt_space;
D
Daniel Vetter 已提交
667 668 669
		/** List of all objects in gtt_space. Used to restore gtt
		 * mappings on resume */
		struct list_head gtt_list;
670 671 672

		/** Usable portion of the GTT for GEM */
		unsigned long gtt_start;
673
		unsigned long gtt_mappable_end;
674
		unsigned long gtt_end;
675

676
		struct io_mapping *gtt_mapping;
677
		phys_addr_t gtt_base_addr;
678
		int gtt_mtrr;
679

680 681 682
		/** PPGTT used for aliasing the PPGTT with the GTT */
		struct i915_hw_ppgtt *aliasing_ppgtt;

B
Ben Widawsky 已提交
683 684
		u32 *l3_remap_info;

685
		struct shrinker inactive_shrinker;
686

687 688 689 690 691 692 693 694 695 696 697
		/**
		 * List of objects currently involved in rendering.
		 *
		 * Includes buffers having the contents of their GPU caches
		 * flushed, not necessarily primitives.  last_rendering_seqno
		 * represents when the rendering involved will be completed.
		 *
		 * A reference is held on the buffer while on this list.
		 */
		struct list_head active_list;

698 699 700 701
		/**
		 * LRU list of objects which are not in the ringbuffer and
		 * are ready to unbind, but are still in the GTT.
		 *
702 703
		 * last_rendering_seqno is 0 while an object is in this list.
		 *
704 705 706 707 708 709
		 * A reference is not held on the buffer while on this list,
		 * as merely being GTT-bound shouldn't prevent its being
		 * freed, and we'll pull it off the list in the free path.
		 */
		struct list_head inactive_list;

710 711 712
		/** LRU list of objects with fence regs on them. */
		struct list_head fence_list;

713 714 715 716 717 718 719 720 721
		/**
		 * We leave the user IRQ off as much as possible,
		 * but this means that requests will finish and never
		 * be retired once the system goes idle. Set a timer to
		 * fire periodically while the ring is running. When it
		 * fires, go retire requests.
		 */
		struct delayed_work retire_work;

722 723 724 725 726 727
		/**
		 * Are we in a non-interruptible section of code like
		 * modesetting?
		 */
		bool interruptible;

728 729 730 731 732 733 734 735 736 737 738 739 740 741
		/**
		 * Flag if the X Server, and thus DRM, is not currently in
		 * control of the device.
		 *
		 * This is set between LeaveVT and EnterVT.  It needs to be
		 * replaced with a semaphore.  It also needs to be
		 * transitioned away from for kernel modesetting.
		 */
		int suspended;

		/**
		 * Flag if the hardware appears to be wedged.
		 *
		 * This is set when attempts to idle the device timeout.
L
Lucas De Marchi 已提交
742
		 * It prevents command submission from occurring and makes
743 744
		 * every pending request fail
		 */
745
		atomic_t wedged;
746 747 748 749 750

		/** Bit 6 swizzling required for X tiling */
		uint32_t bit_6_swizzle_x;
		/** Bit 6 swizzling required for Y tiling */
		uint32_t bit_6_swizzle_y;
751 752 753

		/* storage for physical objects */
		struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
754

755 756
		/* accounting, useful for userland debugging */
		size_t gtt_total;
757 758
		size_t mappable_gtt_total;
		size_t object_memory;
759
		u32 object_count;
760
	} mm;
761 762 763 764 765

	/* Old dri1 support infrastructure, beware the dragons ya fools entering
	 * here! */
	struct {
		unsigned allow_batchbuffer : 1;
766
		u32 __iomem *gfx_hws_cpu_addr;
767 768 769 770
	} dri1;

	/* Kernel Modesetting */

771
	struct sdvo_device_mapping sdvo_mappings[2];
772 773
	/* indicate whether the LVDS_BORDER should be enabled or not */
	unsigned int lvds_border_bits;
774 775
	/* Panel fitter placement and size for Ironlake+ */
	u32 pch_pf_pos, pch_pf_size;
776

J
Jesse Barnes 已提交
777 778
	struct drm_crtc *plane_to_crtc_mapping[3];
	struct drm_crtc *pipe_to_crtc_mapping[3];
779 780
	wait_queue_head_t pending_flip_queue;

781 782
	struct intel_pch_pll pch_plls[I915_NUM_PLLS];

783 784 785
	/* Reclocking support */
	bool render_reclock_avail;
	bool lvds_downclock_avail;
786 787
	/* indicates the reduced downclock for LVDS*/
	int lvds_downclock;
788
	u16 orig_clock;
Z
Zhao Yakui 已提交
789 790
	int child_dev_num;
	struct child_device_config *child_dev;
791
	struct drm_connector *int_lvds_connector;
792
	struct drm_connector *int_edp_connector;
793

794
	bool mchbar_need_disable;
795

796 797 798 799
	struct work_struct rps_work;
	spinlock_t rps_lock;
	u32 pm_iir;

800 801 802
	u8 cur_delay;
	u8 min_delay;
	u8 max_delay;
803 804 805
	u8 fmax;
	u8 fstart;

806 807
	u64 last_count1;
	unsigned long last_time1;
808
	unsigned long chipset_power;
809 810 811 812 813 814
	u64 last_count2;
	struct timespec last_time2;
	unsigned long gfx_power;
	int c_m;
	int r_t;
	u8 corr;
815
	spinlock_t *mchdev_lock;
816 817

	enum no_fbc_reason no_fbc_reason;
818

819 820
	struct drm_mm_node *compressed_fb;
	struct drm_mm_node *compressed_llb;
821

822 823
	unsigned long last_gpu_reset;

824 825
	/* list of fbdev register on this device */
	struct intel_fbdev *fbdev;
826

827 828
	struct backlight_device *backlight;

829
	struct drm_property *broadcast_rgb_property;
830
	struct drm_property *force_audio_property;
831 832

	struct work_struct parity_error_work;
833 834
	bool hw_contexts_disabled;
	uint32_t hw_context_size;
L
Linus Torvalds 已提交
835 836
} drm_i915_private_t;

837 838 839 840 841
/* Iterate over initialised rings */
#define for_each_ring(ring__, dev_priv__, i__) \
	for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
		if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))

842 843 844 845 846 847 848
enum hdmi_force_audio {
	HDMI_AUDIO_OFF_DVI = -2,	/* no aux data for HDMI-DVI converter */
	HDMI_AUDIO_OFF,			/* force turn off HDMI audio */
	HDMI_AUDIO_AUTO,		/* trust EDID */
	HDMI_AUDIO_ON,			/* force turn on HDMI audio */
};

849 850 851 852 853 854
enum i915_cache_level {
	I915_CACHE_NONE,
	I915_CACHE_LLC,
	I915_CACHE_LLC_MLC, /* gen6+ */
};

855
struct drm_i915_gem_object {
856
	struct drm_gem_object base;
857 858 859

	/** Current space allocated to this object in the GTT, if any. */
	struct drm_mm_node *gtt_space;
D
Daniel Vetter 已提交
860
	struct list_head gtt_list;
861

862
	/** This object's place on the active/inactive lists */
863 864
	struct list_head ring_list;
	struct list_head mm_list;
865 866
	/** This object's place in the batchbuffer or on the eviction list */
	struct list_head exec_list;
867 868

	/**
869 870 871
	 * This is set if the object is on the active lists (has pending
	 * rendering and so a non-zero seqno), and is not set if it i s on
	 * inactive (ready to be unbound) list.
872
	 */
873
	unsigned int active:1;
874 875 876 877 878

	/**
	 * This is set if the object has been written to since last bound
	 * to the GTT
	 */
879
	unsigned int dirty:1;
880 881 882 883 884 885

	/**
	 * Fence register bits (if any) for this object.  Will be set
	 * as needed when mapped into the GTT.
	 * Protected by dev->struct_mutex.
	 */
886
	signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
887 888 889 890

	/**
	 * Advice: are the backing pages purgeable?
	 */
891
	unsigned int madv:2;
892 893 894 895

	/**
	 * Current tiling mode for the object.
	 */
896
	unsigned int tiling_mode:2;
897 898 899 900 901 902 903 904
	/**
	 * Whether the tiling parameters for the currently associated fence
	 * register have changed. Note that for the purposes of tracking
	 * tiling changes we also treat the unfenced register, the register
	 * slot that the object occupies whilst it executes a fenced
	 * command (such as BLT on gen2/3), as a "fence".
	 */
	unsigned int fence_dirty:1;
905 906 907 908 909 910 911 912 913 914

	/** How many users have pinned this object in GTT space. The following
	 * users can each hold at most one reference: pwrite/pread, pin_ioctl
	 * (via user_pin_count), execbuffer (objects are not allowed multiple
	 * times for the same batchbuffer), and the framebuffer code. When
	 * switching/pageflipping, the framebuffer code has at most two buffers
	 * pinned per crtc.
	 *
	 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
	 * bits with absolutely no headroom. So use 4 bits. */
915
	unsigned int pin_count:4;
916
#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
917

918 919 920 921
	/**
	 * Is the object at the current location in the gtt mappable and
	 * fenceable? Used to avoid costly recalculations.
	 */
922
	unsigned int map_and_fenceable:1;
923

924 925 926 927 928
	/**
	 * Whether the current gtt mapping needs to be mappable (and isn't just
	 * mappable by accident). Track pin and fault separate for a more
	 * accurate mappable working set.
	 */
929 930
	unsigned int fault_mappable:1;
	unsigned int pin_mappable:1;
931

932 933 934 935 936 937
	/*
	 * Is the GPU currently using a fence to access this buffer,
	 */
	unsigned int pending_fenced_gpu_access:1;
	unsigned int fenced_gpu_access:1;

938 939
	unsigned int cache_level:2;

940
	unsigned int has_aliasing_ppgtt_mapping:1;
941
	unsigned int has_global_gtt_mapping:1;
942

943
	struct page **pages;
944

D
Daniel Vetter 已提交
945 946 947 948 949 950
	/**
	 * DMAR support
	 */
	struct scatterlist *sg_list;
	int num_sg;

951 952
	/* prime dma-buf support */
	struct sg_table *sg_table;
953 954 955
	void *dma_buf_vmapping;
	int vmapping_count;

956 957 958 959 960
	/**
	 * Used for performing relocations during execbuffer insertion.
	 */
	struct hlist_node exec_node;
	unsigned long exec_handle;
961
	struct drm_i915_gem_exec_object2 *exec_entry;
962

963 964 965 966 967 968
	/**
	 * Current offset of the object in GTT space.
	 *
	 * This is the same as gtt_space->start
	 */
	uint32_t gtt_offset;
969

970 971
	struct intel_ring_buffer *ring;

972
	/** Breadcrumb of last rendering to the buffer. */
973 974
	uint32_t last_read_seqno;
	uint32_t last_write_seqno;
975 976
	/** Breadcrumb of last fenced GPU access to the buffer. */
	uint32_t last_fenced_seqno;
977

978
	/** Current tiling stride for the object, if it's tiled. */
979
	uint32_t stride;
980

981
	/** Record of address bit 17 of each page at last unbind. */
982
	unsigned long *bit_17;
983

J
Jesse Barnes 已提交
984 985 986
	/** User space pin count and filp owning the pin */
	uint32_t user_pin_count;
	struct drm_file *pin_filp;
987 988 989

	/** for phy allocated objects */
	struct drm_i915_gem_phys_object *phys_obj;
990

991 992 993 994 995 996
	/**
	 * Number of crtcs where this object is currently the fb, but
	 * will be page flipped away on the next vblank.  When it
	 * reaches 0, dev_priv->pending_flip_queue will be woken up.
	 */
	atomic_t pending_flip;
997 998
};

999
#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
1000

1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011
/**
 * Request queue structure.
 *
 * The request queue allows us to note sequence numbers that have been emitted
 * and may be associated with active buffers to be retired.
 *
 * By keeping this list, we can avoid having to do questionable
 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
 * an emission time with seqnos for tracking how far ahead of the GPU we are.
 */
struct drm_i915_gem_request {
1012 1013 1014
	/** On Which ring this request was generated */
	struct intel_ring_buffer *ring;

1015 1016 1017
	/** GEM sequence number associated with this request. */
	uint32_t seqno;

1018 1019 1020
	/** Postion in the ringbuffer of the end of the request */
	u32 tail;

1021 1022 1023
	/** Time at which this request was emitted, in jiffies. */
	unsigned long emitted_jiffies;

1024
	/** global list entry for this request */
1025
	struct list_head list;
1026

1027
	struct drm_i915_file_private *file_priv;
1028 1029
	/** file_priv list entry for this request */
	struct list_head client_list;
1030 1031 1032 1033
};

struct drm_i915_file_private {
	struct {
1034
		struct spinlock lock;
1035
		struct list_head request_list;
1036
	} mm;
1037
	struct idr context_idr;
1038 1039
};

1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059
#define INTEL_INFO(dev)	(((struct drm_i915_private *) (dev)->dev_private)->info)

#define IS_I830(dev)		((dev)->pci_device == 0x3577)
#define IS_845G(dev)		((dev)->pci_device == 0x2562)
#define IS_I85X(dev)		(INTEL_INFO(dev)->is_i85x)
#define IS_I865G(dev)		((dev)->pci_device == 0x2572)
#define IS_I915G(dev)		(INTEL_INFO(dev)->is_i915g)
#define IS_I915GM(dev)		((dev)->pci_device == 0x2592)
#define IS_I945G(dev)		((dev)->pci_device == 0x2772)
#define IS_I945GM(dev)		(INTEL_INFO(dev)->is_i945gm)
#define IS_BROADWATER(dev)	(INTEL_INFO(dev)->is_broadwater)
#define IS_CRESTLINE(dev)	(INTEL_INFO(dev)->is_crestline)
#define IS_GM45(dev)		((dev)->pci_device == 0x2A42)
#define IS_G4X(dev)		(INTEL_INFO(dev)->is_g4x)
#define IS_PINEVIEW_G(dev)	((dev)->pci_device == 0xa001)
#define IS_PINEVIEW_M(dev)	((dev)->pci_device == 0xa011)
#define IS_PINEVIEW(dev)	(INTEL_INFO(dev)->is_pineview)
#define IS_G33(dev)		(INTEL_INFO(dev)->is_g33)
#define IS_IRONLAKE_D(dev)	((dev)->pci_device == 0x0042)
#define IS_IRONLAKE_M(dev)	((dev)->pci_device == 0x0046)
1060
#define IS_IVYBRIDGE(dev)	(INTEL_INFO(dev)->is_ivybridge)
1061
#define IS_VALLEYVIEW(dev)	(INTEL_INFO(dev)->is_valleyview)
1062
#define IS_HASWELL(dev)	(INTEL_INFO(dev)->is_haswell)
1063 1064
#define IS_MOBILE(dev)		(INTEL_INFO(dev)->is_mobile)

1065 1066 1067 1068 1069 1070
/*
 * The genX designation typically refers to the render engine, so render
 * capability related checks should use IS_GEN, while display and other checks
 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
 * chips, etc.).
 */
1071 1072 1073 1074 1075
#define IS_GEN2(dev)	(INTEL_INFO(dev)->gen == 2)
#define IS_GEN3(dev)	(INTEL_INFO(dev)->gen == 3)
#define IS_GEN4(dev)	(INTEL_INFO(dev)->gen == 4)
#define IS_GEN5(dev)	(INTEL_INFO(dev)->gen == 5)
#define IS_GEN6(dev)	(INTEL_INFO(dev)->gen == 6)
1076
#define IS_GEN7(dev)	(INTEL_INFO(dev)->gen == 7)
1077 1078 1079

#define HAS_BSD(dev)            (INTEL_INFO(dev)->has_bsd_ring)
#define HAS_BLT(dev)            (INTEL_INFO(dev)->has_blt_ring)
1080
#define HAS_LLC(dev)            (INTEL_INFO(dev)->has_llc)
1081 1082
#define I915_NEED_GFX_HWS(dev)	(INTEL_INFO(dev)->need_gfx_hws)

1083
#define HAS_HW_CONTEXTS(dev)	(INTEL_INFO(dev)->gen >= 6)
1084
#define HAS_ALIASING_PPGTT(dev)	(INTEL_INFO(dev)->gen >=6 && !IS_VALLEYVIEW(dev))
1085

1086
#define HAS_OVERLAY(dev)		(INTEL_INFO(dev)->has_overlay)
1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106
#define OVERLAY_NEEDS_PHYSICAL(dev)	(INTEL_INFO(dev)->overlay_needs_physical)

/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
 * rows, which changed the alignment requirements and fence programming.
 */
#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
						      IS_I915GM(dev)))
#define SUPPORTS_DIGITAL_OUTPUTS(dev)	(!IS_GEN2(dev) && !IS_PINEVIEW(dev))
#define SUPPORTS_INTEGRATED_HDMI(dev)	(IS_G4X(dev) || IS_GEN5(dev))
#define SUPPORTS_INTEGRATED_DP(dev)	(IS_G4X(dev) || IS_GEN5(dev))
#define SUPPORTS_EDP(dev)		(IS_IRONLAKE_M(dev))
#define SUPPORTS_TV(dev)		(INTEL_INFO(dev)->supports_tv)
#define I915_HAS_HOTPLUG(dev)		 (INTEL_INFO(dev)->has_hotplug)
/* dsparb controlled by hw only */
#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))

#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)

1107
#define HAS_PIPE_CONTROL(dev) (INTEL_INFO(dev)->gen >= 5)
1108 1109

#define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
1110
#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
1111 1112
#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
1113
#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
1114

1115 1116
#define HAS_FORCE_WAKE(dev) (INTEL_INFO(dev)->has_force_wake)

1117 1118
#define HAS_L3_GPU_CACHE(dev) (IS_IVYBRIDGE(dev))

1119 1120
#include "i915_trace.h"

1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141
/**
 * RC6 is a special power stage which allows the GPU to enter an very
 * low-voltage mode when idle, using down to 0V while at this stage.  This
 * stage is entered automatically when the GPU is idle when RC6 support is
 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
 *
 * There are different RC6 modes available in Intel GPU, which differentiate
 * among each other with the latency required to enter and leave RC6 and
 * voltage consumed by the GPU in different states.
 *
 * The combination of the following flags define which states GPU is allowed
 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
 * RC6pp is deepest RC6. Their support by hardware varies according to the
 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
 * which brings the most power savings; deeper states save more power, but
 * require higher latency to switch to and wake up.
 */
#define INTEL_RC6_ENABLE			(1<<0)
#define INTEL_RC6p_ENABLE			(1<<1)
#define INTEL_RC6pp_ENABLE			(1<<2)

1142
extern struct drm_ioctl_desc i915_ioctls[];
1143
extern int i915_max_ioctl;
1144 1145 1146
extern unsigned int i915_fbpercrtc __always_unused;
extern int i915_panel_ignore_lid __read_mostly;
extern unsigned int i915_powersave __read_mostly;
1147
extern int i915_semaphores __read_mostly;
1148
extern unsigned int i915_lvds_downclock __read_mostly;
1149
extern int i915_lvds_channel_mode __read_mostly;
1150
extern int i915_panel_use_ssc __read_mostly;
1151
extern int i915_vbt_sdvo_panel_type __read_mostly;
1152
extern int i915_enable_rc6 __read_mostly;
1153
extern int i915_enable_fbc __read_mostly;
1154
extern bool i915_enable_hangcheck __read_mostly;
1155
extern int i915_enable_ppgtt __read_mostly;
1156

1157 1158
extern int i915_suspend(struct drm_device *dev, pm_message_t state);
extern int i915_resume(struct drm_device *dev);
1159 1160 1161
extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);

L
Linus Torvalds 已提交
1162
				/* i915_dma.c */
1163
void i915_update_dri1_breadcrumb(struct drm_device *dev);
1164
extern void i915_kernel_lost_context(struct drm_device * dev);
1165
extern int i915_driver_load(struct drm_device *, unsigned long flags);
J
Jesse Barnes 已提交
1166
extern int i915_driver_unload(struct drm_device *);
1167
extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
1168
extern void i915_driver_lastclose(struct drm_device * dev);
1169 1170
extern void i915_driver_preclose(struct drm_device *dev,
				 struct drm_file *file_priv);
1171 1172
extern void i915_driver_postclose(struct drm_device *dev,
				  struct drm_file *file_priv);
1173
extern int i915_driver_device_is_agp(struct drm_device * dev);
1174
#ifdef CONFIG_COMPAT
D
Dave Airlie 已提交
1175 1176
extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
			      unsigned long arg);
1177
#endif
1178
extern int i915_emit_box(struct drm_device *dev,
1179 1180
			 struct drm_clip_rect *box,
			 int DR1, int DR4);
1181
extern int intel_gpu_reset(struct drm_device *dev);
1182
extern int i915_reset(struct drm_device *dev);
1183 1184 1185 1186 1187
extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);

1188

L
Linus Torvalds 已提交
1189
/* i915_irq.c */
B
Ben Gamari 已提交
1190
void i915_hangcheck_elapsed(unsigned long data);
1191
void i915_handle_error(struct drm_device *dev, bool wedged);
L
Linus Torvalds 已提交
1192

1193
extern void intel_irq_init(struct drm_device *dev);
1194
extern void intel_gt_init(struct drm_device *dev);
1195

1196 1197
void i915_error_state_free(struct kref *error_ref);

1198 1199 1200 1201 1202 1203
void
i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);

void
i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);

1204
void intel_enable_asle(struct drm_device *dev);
1205

1206 1207 1208 1209 1210 1211
#ifdef CONFIG_DEBUG_FS
extern void i915_destroy_error_state(struct drm_device *dev);
#else
#define i915_destroy_error_state(x)
#endif

1212

1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223
/* i915_gem.c */
int i915_gem_init_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
int i915_gem_create_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *file_priv);
int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *file_priv);
int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
1224 1225
int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
1226 1227 1228 1229 1230 1231
int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
			     struct drm_file *file_priv);
int i915_gem_execbuffer(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
J
Jesse Barnes 已提交
1232 1233
int i915_gem_execbuffer2(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
1234 1235 1236 1237 1238 1239 1240 1241
int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv);
int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
			    struct drm_file *file_priv);
1242 1243
int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
1244 1245 1246 1247 1248 1249 1250 1251
int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
int i915_gem_set_tiling(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
int i915_gem_get_tiling(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
1252 1253
int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
				struct drm_file *file_priv);
1254 1255
int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
1256 1257
void i915_gem_load(struct drm_device *dev);
int i915_gem_init_object(struct drm_gem_object *obj);
1258 1259
struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
						  size_t size);
1260
void i915_gem_free_object(struct drm_gem_object *obj);
1261 1262 1263
int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
				     uint32_t alignment,
				     bool map_and_fenceable);
1264
void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
1265
int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
1266
void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
1267
void i915_gem_lastclose(struct drm_device *dev);
1268

1269 1270
int i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj,
				  gfp_t gfpmask);
1271
int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
1272 1273
int i915_gem_object_sync(struct drm_i915_gem_object *obj,
			 struct intel_ring_buffer *to);
1274
void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
1275 1276
				    struct intel_ring_buffer *ring,
				    u32 seqno);
1277

1278 1279 1280 1281 1282 1283
int i915_gem_dumb_create(struct drm_file *file_priv,
			 struct drm_device *dev,
			 struct drm_mode_create_dumb *args);
int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
		      uint32_t handle, uint64_t *offset);
int i915_gem_dumb_destroy(struct drm_file *file_priv, struct drm_device *dev,
1284
			  uint32_t handle);
1285 1286 1287 1288 1289 1290 1291 1292 1293
/**
 * Returns true if seq1 is later than seq2.
 */
static inline bool
i915_seqno_passed(uint32_t seq1, uint32_t seq2)
{
	return (int32_t)(seq1 - seq2) >= 0;
}

1294
u32 i915_gem_next_request_seqno(struct intel_ring_buffer *ring);
1295

1296
int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
1297
int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
1298

1299
static inline bool
1300 1301 1302 1303 1304
i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
{
	if (obj->fence_reg != I915_FENCE_REG_NONE) {
		struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
		dev_priv->fence_regs[obj->fence_reg].pin_count++;
1305 1306 1307
		return true;
	} else
		return false;
1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318
}

static inline void
i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
{
	if (obj->fence_reg != I915_FENCE_REG_NONE) {
		struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
		dev_priv->fence_regs[obj->fence_reg].pin_count--;
	}
}

1319
void i915_gem_retire_requests(struct drm_device *dev);
1320
void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
1321 1322
int __must_check i915_gem_check_wedge(struct drm_i915_private *dev_priv,
				      bool interruptible);
1323

1324
void i915_gem_reset(struct drm_device *dev);
1325
void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
1326 1327 1328
int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
					    uint32_t read_domains,
					    uint32_t write_domain);
1329
int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1330
int __must_check i915_gem_init(struct drm_device *dev);
1331
int __must_check i915_gem_init_hw(struct drm_device *dev);
B
Ben Widawsky 已提交
1332
void i915_gem_l3_remap(struct drm_device *dev);
1333
void i915_gem_init_swizzling(struct drm_device *dev);
D
Daniel Vetter 已提交
1334
void i915_gem_init_ppgtt(struct drm_device *dev);
J
Jesse Barnes 已提交
1335
void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
1336
int __must_check i915_gpu_idle(struct drm_device *dev);
1337
int __must_check i915_gem_idle(struct drm_device *dev);
1338 1339 1340
int i915_add_request(struct intel_ring_buffer *ring,
		     struct drm_file *file,
		     struct drm_i915_gem_request *request);
1341 1342
int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
				 uint32_t seqno);
1343
int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
1344 1345 1346 1347
int __must_check
i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
				  bool write);
int __must_check
1348 1349
i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
int __must_check
1350 1351
i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
				     u32 alignment,
1352
				     struct intel_ring_buffer *pipelined);
1353
int i915_gem_attach_phys_object(struct drm_device *dev,
1354
				struct drm_i915_gem_object *obj,
1355 1356
				int id,
				int align);
1357
void i915_gem_detach_phys_object(struct drm_device *dev,
1358
				 struct drm_i915_gem_object *obj);
1359
void i915_gem_free_all_phys_object(struct drm_device *dev);
1360
void i915_gem_release(struct drm_device *dev, struct drm_file *file);
1361

1362
uint32_t
1363 1364 1365
i915_gem_get_unfenced_gtt_alignment(struct drm_device *dev,
				    uint32_t size,
				    int tiling_mode);
1366

1367 1368 1369
int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
				    enum i915_cache_level cache_level);

1370 1371 1372 1373 1374 1375
struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
				struct dma_buf *dma_buf);

struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
				struct drm_gem_object *gem_obj, int flags);

1376 1377 1378 1379
/* i915_gem_context.c */
void i915_gem_context_init(struct drm_device *dev);
void i915_gem_context_fini(struct drm_device *dev);
void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
1380 1381
int i915_switch_context(struct intel_ring_buffer *ring,
			struct drm_file *file, int to_id);
1382 1383 1384 1385
int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
				  struct drm_file *file);
int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
				   struct drm_file *file);
1386

1387
/* i915_gem_gtt.c */
1388 1389
int __must_check i915_gem_init_aliasing_ppgtt(struct drm_device *dev);
void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
1390 1391 1392 1393 1394
void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
			    struct drm_i915_gem_object *obj,
			    enum i915_cache_level cache_level);
void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
			      struct drm_i915_gem_object *obj);
1395

1396
void i915_gem_restore_gtt_mappings(struct drm_device *dev);
1397 1398
int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
1399
				enum i915_cache_level cache_level);
1400
void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
1401
void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
1402 1403 1404 1405
void i915_gem_init_global_gtt(struct drm_device *dev,
			      unsigned long start,
			      unsigned long mappable_end,
			      unsigned long end);
1406

1407
/* i915_gem_evict.c */
1408 1409
int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
					  unsigned alignment, bool mappable);
1410
int i915_gem_evict_everything(struct drm_device *dev, bool purgeable_only);
1411

1412 1413 1414 1415
/* i915_gem_stolen.c */
int i915_gem_init_stolen(struct drm_device *dev);
void i915_gem_cleanup_stolen(struct drm_device *dev);

1416 1417
/* i915_gem_tiling.c */
void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
1418 1419
void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
1420 1421

/* i915_gem_debug.c */
1422
void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
1423
			  const char *where, uint32_t mark);
1424 1425
#if WATCH_LISTS
int i915_verify_lists(struct drm_device *dev);
1426
#else
1427
#define i915_verify_lists(dev) 0
1428
#endif
1429 1430 1431
void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
				     int handle);
void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
1432
			  const char *where, uint32_t mark);
L
Linus Torvalds 已提交
1433

1434
/* i915_debugfs.c */
1435 1436
int i915_debugfs_init(struct drm_minor *minor);
void i915_debugfs_cleanup(struct drm_minor *minor);
1437

1438 1439 1440
/* i915_suspend.c */
extern int i915_save_state(struct drm_device *dev);
extern int i915_restore_state(struct drm_device *dev);
1441 1442 1443 1444

/* i915_suspend.c */
extern int i915_save_state(struct drm_device *dev);
extern int i915_restore_state(struct drm_device *dev);
1445

B
Ben Widawsky 已提交
1446 1447 1448 1449
/* i915_sysfs.c */
void i915_setup_sysfs(struct drm_device *dev_priv);
void i915_teardown_sysfs(struct drm_device *dev_priv);

1450 1451 1452
/* intel_i2c.c */
extern int intel_setup_gmbus(struct drm_device *dev);
extern void intel_teardown_gmbus(struct drm_device *dev);
1453 1454
extern inline bool intel_gmbus_is_port_valid(unsigned port)
{
1455
	return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
1456 1457 1458 1459
}

extern struct i2c_adapter *intel_gmbus_get_adapter(
		struct drm_i915_private *dev_priv, unsigned port);
C
Chris Wilson 已提交
1460 1461
extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
1462 1463 1464 1465
extern inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
{
	return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
}
1466 1467
extern void intel_i2c_reset(struct drm_device *dev);

1468
/* intel_opregion.c */
1469 1470 1471 1472
extern int intel_opregion_setup(struct drm_device *dev);
#ifdef CONFIG_ACPI
extern void intel_opregion_init(struct drm_device *dev);
extern void intel_opregion_fini(struct drm_device *dev);
1473 1474 1475
extern void intel_opregion_asle_intr(struct drm_device *dev);
extern void intel_opregion_gse_intr(struct drm_device *dev);
extern void intel_opregion_enable_asle(struct drm_device *dev);
1476
#else
1477 1478
static inline void intel_opregion_init(struct drm_device *dev) { return; }
static inline void intel_opregion_fini(struct drm_device *dev) { return; }
1479 1480 1481
static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
static inline void intel_opregion_gse_intr(struct drm_device *dev) { return; }
static inline void intel_opregion_enable_asle(struct drm_device *dev) { return; }
1482
#endif
1483

J
Jesse Barnes 已提交
1484 1485 1486 1487 1488 1489 1490 1491 1492
/* intel_acpi.c */
#ifdef CONFIG_ACPI
extern void intel_register_dsm_handler(void);
extern void intel_unregister_dsm_handler(void);
#else
static inline void intel_register_dsm_handler(void) { return; }
static inline void intel_unregister_dsm_handler(void) { return; }
#endif /* CONFIG_ACPI */

J
Jesse Barnes 已提交
1493
/* modesetting */
1494
extern void intel_modeset_init_hw(struct drm_device *dev);
J
Jesse Barnes 已提交
1495
extern void intel_modeset_init(struct drm_device *dev);
1496
extern void intel_modeset_gem_init(struct drm_device *dev);
J
Jesse Barnes 已提交
1497
extern void intel_modeset_cleanup(struct drm_device *dev);
1498
extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
1499
extern bool intel_fbc_enabled(struct drm_device *dev);
1500
extern void intel_disable_fbc(struct drm_device *dev);
1501
extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
1502
extern void ironlake_init_pch_refclk(struct drm_device *dev);
1503
extern void gen6_set_rps(struct drm_device *dev, u8 val);
1504 1505
extern void intel_detect_pch(struct drm_device *dev);
extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
B
Ben Widawsky 已提交
1506
extern int intel_enable_rc6(const struct drm_device *dev);
1507

1508
extern bool i915_semaphore_is_enabled(struct drm_device *dev);
B
Ben Widawsky 已提交
1509 1510
int i915_reg_read_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file);
1511

1512
/* overlay */
1513
#ifdef CONFIG_DEBUG_FS
1514 1515
extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
1516 1517 1518 1519 1520

extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
extern void intel_display_print_error_state(struct seq_file *m,
					    struct drm_device *dev,
					    struct intel_display_error_state *error);
1521
#endif
1522

B
Ben Widawsky 已提交
1523 1524 1525 1526
/* On SNB platform, before reading ring registers forcewake bit
 * must be set to prevent GT core from power down and stale values being
 * returned.
 */
1527 1528
void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
1529
int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv);
B
Ben Widawsky 已提交
1530

1531
#define __i915_read(x, y) \
1532
	u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg);
1533

1534 1535 1536 1537 1538 1539 1540
__i915_read(8, b)
__i915_read(16, w)
__i915_read(32, l)
__i915_read(64, q)
#undef __i915_read

#define __i915_write(x, y) \
1541 1542
	void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val);

1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558
__i915_write(8, b)
__i915_write(16, w)
__i915_write(32, l)
__i915_write(64, q)
#undef __i915_write

#define I915_READ8(reg)		i915_read8(dev_priv, (reg))
#define I915_WRITE8(reg, val)	i915_write8(dev_priv, (reg), (val))

#define I915_READ16(reg)	i915_read16(dev_priv, (reg))
#define I915_WRITE16(reg, val)	i915_write16(dev_priv, (reg), (val))
#define I915_READ16_NOTRACE(reg)	readw(dev_priv->regs + (reg))
#define I915_WRITE16_NOTRACE(reg, val)	writew(val, dev_priv->regs + (reg))

#define I915_READ(reg)		i915_read32(dev_priv, (reg))
#define I915_WRITE(reg, val)	i915_write32(dev_priv, (reg), (val))
1559 1560
#define I915_READ_NOTRACE(reg)		readl(dev_priv->regs + (reg))
#define I915_WRITE_NOTRACE(reg, val)	writel(val, dev_priv->regs + (reg))
1561 1562 1563

#define I915_WRITE64(reg, val)	i915_write64(dev_priv, (reg), (val))
#define I915_READ64(reg)	i915_read64(dev_priv, (reg))
1564 1565 1566 1567

#define POSTING_READ(reg)	(void)I915_READ_NOTRACE(reg)
#define POSTING_READ16(reg)	(void)I915_READ16_NOTRACE(reg)

1568

L
Linus Torvalds 已提交
1569
#endif