ixgbe_main.c 223.9 KB
Newer Older
1 2 3
/*******************************************************************************

  Intel 10 Gigabit PCI Express Linux driver
D
Don Skidmore 已提交
4
  Copyright(c) 1999 - 2013 Intel Corporation.
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34

  This program is free software; you can redistribute it and/or modify it
  under the terms and conditions of the GNU General Public License,
  version 2, as published by the Free Software Foundation.

  This program is distributed in the hope it will be useful, but WITHOUT
  ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
  more details.

  You should have received a copy of the GNU General Public License along with
  this program; if not, write to the Free Software Foundation, Inc.,
  51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.

  The full GNU General Public License is included in this distribution in
  the file called "COPYING".

  Contact Information:
  e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
  Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497

*******************************************************************************/

#include <linux/types.h>
#include <linux/module.h>
#include <linux/pci.h>
#include <linux/netdevice.h>
#include <linux/vmalloc.h>
#include <linux/string.h>
#include <linux/in.h>
35
#include <linux/interrupt.h>
36 37
#include <linux/ip.h>
#include <linux/tcp.h>
38
#include <linux/sctp.h>
39
#include <linux/pkt_sched.h>
40
#include <linux/ipv6.h>
41
#include <linux/slab.h>
42 43 44
#include <net/checksum.h>
#include <net/ip6_checksum.h>
#include <linux/ethtool.h>
45
#include <linux/if.h>
46
#include <linux/if_vlan.h>
47
#include <linux/if_bridge.h>
48
#include <linux/prefetch.h>
49
#include <scsi/fc/fc_fcoe.h>
50 51 52

#include "ixgbe.h"
#include "ixgbe_common.h"
53
#include "ixgbe_dcb_82599.h"
54
#include "ixgbe_sriov.h"
55 56

char ixgbe_driver_name[] = "ixgbe";
S
Stephen Hemminger 已提交
57
static const char ixgbe_driver_string[] =
58
			      "Intel(R) 10 Gigabit PCI Express Network Driver";
59
#ifdef IXGBE_FCOE
60 61
char ixgbe_default_device_descr[] =
			      "Intel(R) 10 Gigabit Network Connection";
62 63 64 65
#else
static char ixgbe_default_device_descr[] =
			      "Intel(R) 10 Gigabit Network Connection";
#endif
D
Don Skidmore 已提交
66
#define DRV_VERSION "3.15.1-k"
S
Stephen Hemminger 已提交
67
const char ixgbe_driver_version[] = DRV_VERSION;
68
static const char ixgbe_copyright[] =
D
Don Skidmore 已提交
69
				"Copyright (c) 1999-2013 Intel Corporation.";
70 71

static const struct ixgbe_info *ixgbe_info_tbl[] = {
72
	[board_82598] = &ixgbe_82598_info,
73
	[board_82599] = &ixgbe_82599_info,
74
	[board_X540] = &ixgbe_X540_info,
75 76 77 78 79 80 81 82 83 84
};

/* ixgbe_pci_tbl - PCI Device ID Table
 *
 * Wildcard entries (PCI_ANY_ID) should come last
 * Last entry must be all 0s
 *
 * { Vendor ID, Device ID, SubVendor ID, SubDevice ID,
 *   Class, Class Mask, private data (not used) }
 */
85
static DEFINE_PCI_DEVICE_TABLE(ixgbe_pci_tbl) = {
86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_DUAL_PORT), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_SINGLE_PORT), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT2), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_CX4), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_CX4_DUAL_PORT), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_DA_DUAL_PORT), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_SR_DUAL_PORT_EM), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_XF_LR), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_SFP_LOM), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_BX), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_XAUI_LOM), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KR), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_EM), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4_MEZZ), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_CX4), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_BACKPLANE_FCOE), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_FCOE), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_T3_LOM), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_COMBO_BACKPLANE), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X540T), board_X540 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_SF2), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_LS), board_82599 },
112
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_QSFP_SF_QP), board_82599 },
113
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599EN_SFP), board_82599 },
114
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_SF_QP), board_82599 },
115
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X540T1), board_X540 },
116 117 118 119 120
	/* required last entry */
	{0, }
};
MODULE_DEVICE_TABLE(pci, ixgbe_pci_tbl);

121
#ifdef CONFIG_IXGBE_DCA
122
static int ixgbe_notify_dca(struct notifier_block *, unsigned long event,
123
			    void *p);
124 125 126 127 128 129 130
static struct notifier_block dca_notifier = {
	.notifier_call = ixgbe_notify_dca,
	.next          = NULL,
	.priority      = 0
};
#endif

131 132 133
#ifdef CONFIG_PCI_IOV
static unsigned int max_vfs;
module_param(max_vfs, uint, 0);
134
MODULE_PARM_DESC(max_vfs,
135
		 "Maximum number of virtual functions to allocate per physical function - default is zero and maximum value is 63");
136 137
#endif /* CONFIG_PCI_IOV */

138 139 140 141 142
static unsigned int allow_unsupported_sfp;
module_param(allow_unsupported_sfp, uint, 0);
MODULE_PARM_DESC(allow_unsupported_sfp,
		 "Allow unsupported and untested SFP+ modules on 82599-based adapters");

143 144 145 146 147
#define DEFAULT_MSG_ENABLE (NETIF_MSG_DRV|NETIF_MSG_PROBE|NETIF_MSG_LINK)
static int debug = -1;
module_param(debug, int, 0);
MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");

148 149 150 151 152
MODULE_AUTHOR("Intel Corporation, <linux.nics@intel.com>");
MODULE_DESCRIPTION("Intel(R) 10 Gigabit PCI Express Network Driver");
MODULE_LICENSE("GPL");
MODULE_VERSION(DRV_VERSION);

153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198
static int ixgbe_read_pci_cfg_word_parent(struct ixgbe_adapter *adapter,
					  u32 reg, u16 *value)
{
	int pos = 0;
	struct pci_dev *parent_dev;
	struct pci_bus *parent_bus;

	parent_bus = adapter->pdev->bus->parent;
	if (!parent_bus)
		return -1;

	parent_dev = parent_bus->self;
	if (!parent_dev)
		return -1;

	pos = pci_find_capability(parent_dev, PCI_CAP_ID_EXP);
	if (!pos)
		return -1;

	pci_read_config_word(parent_dev, pos + reg, value);
	return 0;
}

static s32 ixgbe_get_parent_bus_info(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u16 link_status = 0;
	int err;

	hw->bus.type = ixgbe_bus_type_pci_express;

	/* Get the negotiated link width and speed from PCI config space of the
	 * parent, as this device is behind a switch
	 */
	err = ixgbe_read_pci_cfg_word_parent(adapter, 18, &link_status);

	/* assume caller will handle error case */
	if (err)
		return err;

	hw->bus.width = ixgbe_convert_bus_width(link_status);
	hw->bus.speed = ixgbe_convert_bus_speed(link_status);

	return 0;
}

199 200 201 202 203 204 205 206 207 208 209 210 211
/**
 * ixgbe_check_from_parent - Determine whether PCIe info should come from parent
 * @hw: hw specific details
 *
 * This function is used by probe to determine whether a device's PCI-Express
 * bandwidth details should be gathered from the parent bus instead of from the
 * device. Used to ensure that various locations all have the correct device ID
 * checks.
 */
static inline bool ixgbe_pcie_from_parent(struct ixgbe_hw *hw)
{
	switch (hw->device_id) {
	case IXGBE_DEV_ID_82599_SFP_SF_QP:
212
	case IXGBE_DEV_ID_82599_QSFP_SF_QP:
213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278
		return true;
	default:
		return false;
	}
}

static void ixgbe_check_minimum_link(struct ixgbe_adapter *adapter,
				     int expected_gts)
{
	int max_gts = 0;
	enum pci_bus_speed speed = PCI_SPEED_UNKNOWN;
	enum pcie_link_width width = PCIE_LNK_WIDTH_UNKNOWN;
	struct pci_dev *pdev;

	/* determine whether to use the the parent device
	 */
	if (ixgbe_pcie_from_parent(&adapter->hw))
		pdev = adapter->pdev->bus->parent->self;
	else
		pdev = adapter->pdev;

	if (pcie_get_minimum_link(pdev, &speed, &width) ||
	    speed == PCI_SPEED_UNKNOWN || width == PCIE_LNK_WIDTH_UNKNOWN) {
		e_dev_warn("Unable to determine PCI Express bandwidth.\n");
		return;
	}

	switch (speed) {
	case PCIE_SPEED_2_5GT:
		/* 8b/10b encoding reduces max throughput by 20% */
		max_gts = 2 * width;
		break;
	case PCIE_SPEED_5_0GT:
		/* 8b/10b encoding reduces max throughput by 20% */
		max_gts = 4 * width;
		break;
	case PCIE_SPEED_8_0GT:
		/* 128b/130b encoding only reduces throughput by 1% */
		max_gts = 8 * width;
		break;
	default:
		e_dev_warn("Unable to determine PCI Express bandwidth.\n");
		return;
	}

	e_dev_info("PCI Express bandwidth of %dGT/s available\n",
		   max_gts);
	e_dev_info("(Speed:%s, Width: x%d, Encoding Loss:%s)\n",
		   (speed == PCIE_SPEED_8_0GT ? "8.0GT/s" :
		    speed == PCIE_SPEED_5_0GT ? "5.0GT/s" :
		    speed == PCIE_SPEED_2_5GT ? "2.5GT/s" :
		    "Unknown"),
		   width,
		   (speed == PCIE_SPEED_2_5GT ? "20%" :
		    speed == PCIE_SPEED_5_0GT ? "20%" :
		    speed == PCIE_SPEED_8_0GT ? "N/a" :
		    "Unknown"));

	if (max_gts < expected_gts) {
		e_dev_warn("This is not sufficient for optimal performance of this card.\n");
		e_dev_warn("For optimal performance, at least %dGT/s of bandwidth is required.\n",
			expected_gts);
		e_dev_warn("A slot with more lanes and/or higher speed is suggested.\n");
	}
}

279 280 281 282 283 284 285 286 287 288 289
static void ixgbe_service_event_schedule(struct ixgbe_adapter *adapter)
{
	if (!test_bit(__IXGBE_DOWN, &adapter->state) &&
	    !test_and_set_bit(__IXGBE_SERVICE_SCHED, &adapter->state))
		schedule_work(&adapter->service_task);
}

static void ixgbe_service_event_complete(struct ixgbe_adapter *adapter)
{
	BUG_ON(!test_bit(__IXGBE_SERVICE_SCHED, &adapter->state));

S
Stephen Hemminger 已提交
290
	/* flush memory to make sure state is correct before next watchdog */
291 292 293 294
	smp_mb__before_clear_bit();
	clear_bit(__IXGBE_SERVICE_SCHED, &adapter->state);
}

295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399
struct ixgbe_reg_info {
	u32 ofs;
	char *name;
};

static const struct ixgbe_reg_info ixgbe_reg_info_tbl[] = {

	/* General Registers */
	{IXGBE_CTRL, "CTRL"},
	{IXGBE_STATUS, "STATUS"},
	{IXGBE_CTRL_EXT, "CTRL_EXT"},

	/* Interrupt Registers */
	{IXGBE_EICR, "EICR"},

	/* RX Registers */
	{IXGBE_SRRCTL(0), "SRRCTL"},
	{IXGBE_DCA_RXCTRL(0), "DRXCTL"},
	{IXGBE_RDLEN(0), "RDLEN"},
	{IXGBE_RDH(0), "RDH"},
	{IXGBE_RDT(0), "RDT"},
	{IXGBE_RXDCTL(0), "RXDCTL"},
	{IXGBE_RDBAL(0), "RDBAL"},
	{IXGBE_RDBAH(0), "RDBAH"},

	/* TX Registers */
	{IXGBE_TDBAL(0), "TDBAL"},
	{IXGBE_TDBAH(0), "TDBAH"},
	{IXGBE_TDLEN(0), "TDLEN"},
	{IXGBE_TDH(0), "TDH"},
	{IXGBE_TDT(0), "TDT"},
	{IXGBE_TXDCTL(0), "TXDCTL"},

	/* List Terminator */
	{}
};


/*
 * ixgbe_regdump - register printout routine
 */
static void ixgbe_regdump(struct ixgbe_hw *hw, struct ixgbe_reg_info *reginfo)
{
	int i = 0, j = 0;
	char rname[16];
	u32 regs[64];

	switch (reginfo->ofs) {
	case IXGBE_SRRCTL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_SRRCTL(i));
		break;
	case IXGBE_DCA_RXCTRL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(i));
		break;
	case IXGBE_RDLEN(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDLEN(i));
		break;
	case IXGBE_RDH(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDH(i));
		break;
	case IXGBE_RDT(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDT(i));
		break;
	case IXGBE_RXDCTL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RXDCTL(i));
		break;
	case IXGBE_RDBAL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAL(i));
		break;
	case IXGBE_RDBAH(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAH(i));
		break;
	case IXGBE_TDBAL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAL(i));
		break;
	case IXGBE_TDBAH(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAH(i));
		break;
	case IXGBE_TDLEN(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDLEN(i));
		break;
	case IXGBE_TDH(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDH(i));
		break;
	case IXGBE_TDT(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDT(i));
		break;
	case IXGBE_TXDCTL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TXDCTL(i));
		break;
	default:
400
		pr_info("%-15s %08x\n", reginfo->name,
401 402 403 404 405 406
			IXGBE_READ_REG(hw, reginfo->ofs));
		return;
	}

	for (i = 0; i < 8; i++) {
		snprintf(rname, 16, "%s[%d-%d]", reginfo->name, i*8, i*8+7);
407
		pr_err("%-15s", rname);
408
		for (j = 0; j < 8; j++)
409 410
			pr_cont(" %08x", regs[i*8+j]);
		pr_cont("\n");
411 412 413 414 415 416 417 418 419 420 421 422 423 424
	}

}

/*
 * ixgbe_dump - Print registers, tx-rings and rx-rings
 */
static void ixgbe_dump(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;
	struct ixgbe_hw *hw = &adapter->hw;
	struct ixgbe_reg_info *reginfo;
	int n = 0;
	struct ixgbe_ring *tx_ring;
425
	struct ixgbe_tx_buffer *tx_buffer;
426 427 428 429 430 431 432 433 434 435 436 437 438 439
	union ixgbe_adv_tx_desc *tx_desc;
	struct my_u0 { u64 a; u64 b; } *u0;
	struct ixgbe_ring *rx_ring;
	union ixgbe_adv_rx_desc *rx_desc;
	struct ixgbe_rx_buffer *rx_buffer_info;
	u32 staterr;
	int i = 0;

	if (!netif_msg_hw(adapter))
		return;

	/* Print netdevice Info */
	if (netdev) {
		dev_info(&adapter->pdev->dev, "Net device Info\n");
440
		pr_info("Device Name     state            "
441
			"trans_start      last_rx\n");
442 443 444 445 446
		pr_info("%-15s %016lX %016lX %016lX\n",
			netdev->name,
			netdev->state,
			netdev->trans_start,
			netdev->last_rx);
447 448 449 450
	}

	/* Print Registers */
	dev_info(&adapter->pdev->dev, "Register Dump\n");
451
	pr_info(" Register Name   Value\n");
452 453 454 455 456 457 458 459 460 461
	for (reginfo = (struct ixgbe_reg_info *)ixgbe_reg_info_tbl;
	     reginfo->name; reginfo++) {
		ixgbe_regdump(hw, reginfo);
	}

	/* Print TX Ring Summary */
	if (!netdev || !netif_running(netdev))
		goto exit;

	dev_info(&adapter->pdev->dev, "TX Rings Summary\n");
J
Josh Hay 已提交
462 463 464
	pr_info(" %s     %s              %s        %s\n",
		"Queue [NTU] [NTC] [bi(ntc)->dma  ]",
		"leng", "ntw", "timestamp");
465 466
	for (n = 0; n < adapter->num_tx_queues; n++) {
		tx_ring = adapter->tx_ring[n];
467
		tx_buffer = &tx_ring->tx_buffer_info[tx_ring->next_to_clean];
J
Josh Hay 已提交
468
		pr_info(" %5d %5X %5X %016llX %08X %p %016llX\n",
469
			   n, tx_ring->next_to_use, tx_ring->next_to_clean,
470 471 472 473
			   (u64)dma_unmap_addr(tx_buffer, dma),
			   dma_unmap_len(tx_buffer, len),
			   tx_buffer->next_to_watch,
			   (u64)tx_buffer->time_stamp);
474 475 476 477 478 479 480 481 482 483
	}

	/* Print TX Rings */
	if (!netif_msg_tx_done(adapter))
		goto rx_ring_summary;

	dev_info(&adapter->pdev->dev, "TX Rings Dump\n");

	/* Transmit Descriptor Formats
	 *
484
	 * 82598 Advanced Transmit Descriptor
485 486 487
	 *   +--------------------------------------------------------------+
	 * 0 |         Buffer Address [63:0]                                |
	 *   +--------------------------------------------------------------+
488
	 * 8 |  PAYLEN  | POPTS  | IDX | STA | DCMD  |DTYP |  RSV |  DTALEN |
489 490
	 *   +--------------------------------------------------------------+
	 *   63       46 45    40 39 36 35 32 31   24 23 20 19              0
491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514
	 *
	 * 82598 Advanced Transmit Descriptor (Write-Back Format)
	 *   +--------------------------------------------------------------+
	 * 0 |                          RSV [63:0]                          |
	 *   +--------------------------------------------------------------+
	 * 8 |            RSV           |  STA  |          NXTSEQ           |
	 *   +--------------------------------------------------------------+
	 *   63                       36 35   32 31                         0
	 *
	 * 82599+ Advanced Transmit Descriptor
	 *   +--------------------------------------------------------------+
	 * 0 |         Buffer Address [63:0]                                |
	 *   +--------------------------------------------------------------+
	 * 8 |PAYLEN  |POPTS|CC|IDX  |STA  |DCMD  |DTYP |MAC  |RSV  |DTALEN |
	 *   +--------------------------------------------------------------+
	 *   63     46 45 40 39 38 36 35 32 31  24 23 20 19 18 17 16 15     0
	 *
	 * 82599+ Advanced Transmit Descriptor (Write-Back Format)
	 *   +--------------------------------------------------------------+
	 * 0 |                          RSV [63:0]                          |
	 *   +--------------------------------------------------------------+
	 * 8 |            RSV           |  STA  |           RSV             |
	 *   +--------------------------------------------------------------+
	 *   63                       36 35   32 31                         0
515 516 517 518
	 */

	for (n = 0; n < adapter->num_tx_queues; n++) {
		tx_ring = adapter->tx_ring[n];
519 520 521
		pr_info("------------------------------------\n");
		pr_info("TX QUEUE INDEX = %d\n", tx_ring->queue_index);
		pr_info("------------------------------------\n");
J
Josh Hay 已提交
522 523 524 525
		pr_info("%s%s    %s              %s        %s          %s\n",
			"T [desc]     [address 63:0  ] ",
			"[PlPOIdStDDt Ln] [bi->dma       ] ",
			"leng", "ntw", "timestamp", "bi->skb");
526 527

		for (i = 0; tx_ring->desc && (i < tx_ring->count); i++) {
528
			tx_desc = IXGBE_TX_DESC(tx_ring, i);
529
			tx_buffer = &tx_ring->tx_buffer_info[i];
530
			u0 = (struct my_u0 *)tx_desc;
J
Josh Hay 已提交
531 532 533 534 535 536
			if (dma_unmap_len(tx_buffer, len) > 0) {
				pr_info("T [0x%03X]    %016llX %016llX %016llX %08X %p %016llX %p",
					i,
					le64_to_cpu(u0->a),
					le64_to_cpu(u0->b),
					(u64)dma_unmap_addr(tx_buffer, dma),
537
					dma_unmap_len(tx_buffer, len),
J
Josh Hay 已提交
538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558
					tx_buffer->next_to_watch,
					(u64)tx_buffer->time_stamp,
					tx_buffer->skb);
				if (i == tx_ring->next_to_use &&
					i == tx_ring->next_to_clean)
					pr_cont(" NTC/U\n");
				else if (i == tx_ring->next_to_use)
					pr_cont(" NTU\n");
				else if (i == tx_ring->next_to_clean)
					pr_cont(" NTC\n");
				else
					pr_cont("\n");

				if (netif_msg_pktdata(adapter) &&
				    tx_buffer->skb)
					print_hex_dump(KERN_INFO, "",
						DUMP_PREFIX_ADDRESS, 16, 1,
						tx_buffer->skb->data,
						dma_unmap_len(tx_buffer, len),
						true);
			}
559 560 561 562 563 564
		}
	}

	/* Print RX Rings Summary */
rx_ring_summary:
	dev_info(&adapter->pdev->dev, "RX Rings Summary\n");
565
	pr_info("Queue [NTU] [NTC]\n");
566 567
	for (n = 0; n < adapter->num_rx_queues; n++) {
		rx_ring = adapter->rx_ring[n];
568 569
		pr_info("%5d %5X %5X\n",
			n, rx_ring->next_to_use, rx_ring->next_to_clean);
570 571 572 573 574 575 576 577
	}

	/* Print RX Rings */
	if (!netif_msg_rx_status(adapter))
		goto exit;

	dev_info(&adapter->pdev->dev, "RX Rings Dump\n");

578 579 580
	/* Receive Descriptor Formats
	 *
	 * 82598 Advanced Receive Descriptor (Read) Format
581 582 583 584 585 586 587 588
	 *    63                                           1        0
	 *    +-----------------------------------------------------+
	 *  0 |       Packet Buffer Address [63:1]           |A0/NSE|
	 *    +----------------------------------------------+------+
	 *  8 |       Header Buffer Address [63:1]           |  DD  |
	 *    +-----------------------------------------------------+
	 *
	 *
589
	 * 82598 Advanced Receive Descriptor (Write-Back) Format
590 591 592
	 *
	 *   63       48 47    32 31  30      21 20 16 15   4 3     0
	 *   +------------------------------------------------------+
593 594 595
	 * 0 |       RSS Hash /  |SPH| HDR_LEN  | RSV |Packet|  RSS |
	 *   | Packet   | IP     |   |          |     | Type | Type |
	 *   | Checksum | Ident  |   |          |     |      |      |
596 597 598 599
	 *   +------------------------------------------------------+
	 * 8 | VLAN Tag | Length | Extended Error | Extended Status |
	 *   +------------------------------------------------------+
	 *   63       48 47    32 31            20 19               0
600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620
	 *
	 * 82599+ Advanced Receive Descriptor (Read) Format
	 *    63                                           1        0
	 *    +-----------------------------------------------------+
	 *  0 |       Packet Buffer Address [63:1]           |A0/NSE|
	 *    +----------------------------------------------+------+
	 *  8 |       Header Buffer Address [63:1]           |  DD  |
	 *    +-----------------------------------------------------+
	 *
	 *
	 * 82599+ Advanced Receive Descriptor (Write-Back) Format
	 *
	 *   63       48 47    32 31  30      21 20 17 16   4 3     0
	 *   +------------------------------------------------------+
	 * 0 |RSS / Frag Checksum|SPH| HDR_LEN  |RSC- |Packet|  RSS |
	 *   |/ RTT / PCoE_PARAM |   |          | CNT | Type | Type |
	 *   |/ Flow Dir Flt ID  |   |          |     |      |      |
	 *   +------------------------------------------------------+
	 * 8 | VLAN Tag | Length |Extended Error| Xtnd Status/NEXTP |
	 *   +------------------------------------------------------+
	 *   63       48 47    32 31          20 19                 0
621
	 */
622

623 624
	for (n = 0; n < adapter->num_rx_queues; n++) {
		rx_ring = adapter->rx_ring[n];
625 626 627
		pr_info("------------------------------------\n");
		pr_info("RX QUEUE INDEX = %d\n", rx_ring->queue_index);
		pr_info("------------------------------------\n");
J
Josh Hay 已提交
628 629 630
		pr_info("%s%s%s",
			"R  [desc]      [ PktBuf     A0] ",
			"[  HeadBuf   DD] [bi->dma       ] [bi->skb       ] ",
631
			"<-- Adv Rx Read format\n");
J
Josh Hay 已提交
632 633 634
		pr_info("%s%s%s",
			"RWB[desc]      [PcsmIpSHl PtRs] ",
			"[vl er S cks ln] ---------------- [bi->skb       ] ",
635 636 637 638
			"<-- Adv Rx Write-Back format\n");

		for (i = 0; i < rx_ring->count; i++) {
			rx_buffer_info = &rx_ring->rx_buffer_info[i];
639
			rx_desc = IXGBE_RX_DESC(rx_ring, i);
640 641 642 643
			u0 = (struct my_u0 *)rx_desc;
			staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
			if (staterr & IXGBE_RXD_STAT_DD) {
				/* Descriptor Done */
644
				pr_info("RWB[0x%03X]     %016llX "
645 646 647 648 649
					"%016llX ---------------- %p", i,
					le64_to_cpu(u0->a),
					le64_to_cpu(u0->b),
					rx_buffer_info->skb);
			} else {
650
				pr_info("R  [0x%03X]     %016llX "
651 652 653 654 655 656
					"%016llX %016llX %p", i,
					le64_to_cpu(u0->a),
					le64_to_cpu(u0->b),
					(u64)rx_buffer_info->dma,
					rx_buffer_info->skb);

657 658
				if (netif_msg_pktdata(adapter) &&
				    rx_buffer_info->dma) {
659 660
					print_hex_dump(KERN_INFO, "",
					   DUMP_PREFIX_ADDRESS, 16, 1,
661 662
					   page_address(rx_buffer_info->page) +
						    rx_buffer_info->page_offset,
663
					   ixgbe_rx_bufsz(rx_ring), true);
664 665 666 667
				}
			}

			if (i == rx_ring->next_to_use)
668
				pr_cont(" NTU\n");
669
			else if (i == rx_ring->next_to_clean)
670
				pr_cont(" NTC\n");
671
			else
672
				pr_cont("\n");
673 674 675 676 677 678 679 680

		}
	}

exit:
	return;
}

681 682 683 684 685 686 687
static void ixgbe_release_hw_control(struct ixgbe_adapter *adapter)
{
	u32 ctrl_ext;

	/* Let firmware take over control of h/w */
	ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
688
			ctrl_ext & ~IXGBE_CTRL_EXT_DRV_LOAD);
689 690 691 692 693 694 695 696 697
}

static void ixgbe_get_hw_control(struct ixgbe_adapter *adapter)
{
	u32 ctrl_ext;

	/* Let firmware know the driver has taken over */
	ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
698
			ctrl_ext | IXGBE_CTRL_EXT_DRV_LOAD);
699
}
700

701
/**
702 703 704 705 706 707 708 709
 * ixgbe_set_ivar - set the IVAR registers, mapping interrupt causes to vectors
 * @adapter: pointer to adapter struct
 * @direction: 0 for Rx, 1 for Tx, -1 for other causes
 * @queue: queue to map the corresponding interrupt to
 * @msix_vector: the vector to map to the corresponding queue
 *
 */
static void ixgbe_set_ivar(struct ixgbe_adapter *adapter, s8 direction,
710
			   u8 queue, u8 msix_vector)
711 712
{
	u32 ivar, index;
713 714 715 716 717 718 719 720 721 722 723 724 725
	struct ixgbe_hw *hw = &adapter->hw;
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		msix_vector |= IXGBE_IVAR_ALLOC_VAL;
		if (direction == -1)
			direction = 0;
		index = (((direction * 64) + queue) >> 2) & 0x1F;
		ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(index));
		ivar &= ~(0xFF << (8 * (queue & 0x3)));
		ivar |= (msix_vector << (8 * (queue & 0x3)));
		IXGBE_WRITE_REG(hw, IXGBE_IVAR(index), ivar);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
726
	case ixgbe_mac_X540:
727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748
		if (direction == -1) {
			/* other causes */
			msix_vector |= IXGBE_IVAR_ALLOC_VAL;
			index = ((queue & 1) * 8);
			ivar = IXGBE_READ_REG(&adapter->hw, IXGBE_IVAR_MISC);
			ivar &= ~(0xFF << index);
			ivar |= (msix_vector << index);
			IXGBE_WRITE_REG(&adapter->hw, IXGBE_IVAR_MISC, ivar);
			break;
		} else {
			/* tx or rx causes */
			msix_vector |= IXGBE_IVAR_ALLOC_VAL;
			index = ((16 * (queue & 1)) + (8 * direction));
			ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(queue >> 1));
			ivar &= ~(0xFF << index);
			ivar |= (msix_vector << index);
			IXGBE_WRITE_REG(hw, IXGBE_IVAR(queue >> 1), ivar);
			break;
		}
	default:
		break;
	}
749 750
}

751
static inline void ixgbe_irq_rearm_queues(struct ixgbe_adapter *adapter,
752
					  u64 qmask)
753 754 755
{
	u32 mask;

756 757
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB:
758 759
		mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS, mask);
760 761
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
762
	case ixgbe_mac_X540:
763 764 765 766
		mask = (qmask & 0xFFFFFFFF);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(0), mask);
		mask = (qmask >> 32);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(1), mask);
767 768 769
		break;
	default:
		break;
770 771 772
	}
}

773 774
void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *ring,
				      struct ixgbe_tx_buffer *tx_buffer)
775
{
776 777 778
	if (tx_buffer->skb) {
		dev_kfree_skb_any(tx_buffer->skb);
		if (dma_unmap_len(tx_buffer, len))
779
			dma_unmap_single(ring->dev,
780 781 782 783 784 785 786 787
					 dma_unmap_addr(tx_buffer, dma),
					 dma_unmap_len(tx_buffer, len),
					 DMA_TO_DEVICE);
	} else if (dma_unmap_len(tx_buffer, len)) {
		dma_unmap_page(ring->dev,
			       dma_unmap_addr(tx_buffer, dma),
			       dma_unmap_len(tx_buffer, len),
			       DMA_TO_DEVICE);
788
	}
789 790 791 792
	tx_buffer->next_to_watch = NULL;
	tx_buffer->skb = NULL;
	dma_unmap_len_set(tx_buffer, len, 0);
	/* tx_buffer must be completely set up in the transmit path */
793 794
}

795
static void ixgbe_update_xoff_rx_lfc(struct ixgbe_adapter *adapter)
796 797 798 799
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct ixgbe_hw_stats *hwstats = &adapter->stats;
	int i;
800
	u32 data;
801

802 803 804
	if ((hw->fc.current_mode != ixgbe_fc_full) &&
	    (hw->fc.current_mode != ixgbe_fc_rx_pause))
		return;
805

806 807 808 809 810 811 812 813
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		data = IXGBE_READ_REG(hw, IXGBE_LXOFFRXC);
		break;
	default:
		data = IXGBE_READ_REG(hw, IXGBE_LXOFFRXCNT);
	}
	hwstats->lxoffrxc += data;
814

815 816
	/* refill credits (no tx hang) if we received xoff */
	if (!data)
817
		return;
818 819 820 821 822 823 824 825 826 827 828

	for (i = 0; i < adapter->num_tx_queues; i++)
		clear_bit(__IXGBE_HANG_CHECK_ARMED,
			  &adapter->tx_ring[i]->state);
}

static void ixgbe_update_xoff_received(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct ixgbe_hw_stats *hwstats = &adapter->stats;
	u32 xoff[8] = {0};
829
	u8 tc;
830 831 832 833 834 835 836 837
	int i;
	bool pfc_en = adapter->dcb_cfg.pfc_mode_enable;

	if (adapter->ixgbe_ieee_pfc)
		pfc_en |= !!(adapter->ixgbe_ieee_pfc->pfc_en);

	if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED) || !pfc_en) {
		ixgbe_update_xoff_rx_lfc(adapter);
838
		return;
839
	}
840 841 842

	/* update stats for each tc, only valid with PFC enabled */
	for (i = 0; i < MAX_TX_PACKET_BUFFERS; i++) {
843 844
		u32 pxoffrxc;

845 846
		switch (hw->mac.type) {
		case ixgbe_mac_82598EB:
847
			pxoffrxc = IXGBE_READ_REG(hw, IXGBE_PXOFFRXC(i));
848
			break;
849
		default:
850
			pxoffrxc = IXGBE_READ_REG(hw, IXGBE_PXOFFRXCNT(i));
851
		}
852 853 854 855
		hwstats->pxoffrxc[i] += pxoffrxc;
		/* Get the TC for given UP */
		tc = netdev_get_prio_tc_map(adapter->netdev, i);
		xoff[tc] += pxoffrxc;
856 857 858 859 860 861
	}

	/* disarm tx queues that have received xoff frames */
	for (i = 0; i < adapter->num_tx_queues; i++) {
		struct ixgbe_ring *tx_ring = adapter->tx_ring[i];

862
		tc = tx_ring->dcb_tc;
863 864
		if (xoff[tc])
			clear_bit(__IXGBE_HANG_CHECK_ARMED, &tx_ring->state);
865 866 867
	}
}

868
static u64 ixgbe_get_tx_completed(struct ixgbe_ring *ring)
869
{
870
	return ring->stats.packets;
871 872 873 874 875
}

static u64 ixgbe_get_tx_pending(struct ixgbe_ring *ring)
{
	struct ixgbe_adapter *adapter = netdev_priv(ring->netdev);
876 877
	struct ixgbe_hw *hw = &adapter->hw;

878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894
	u32 head = IXGBE_READ_REG(hw, IXGBE_TDH(ring->reg_idx));
	u32 tail = IXGBE_READ_REG(hw, IXGBE_TDT(ring->reg_idx));

	if (head != tail)
		return (head < tail) ?
			tail - head : (tail + ring->count - head);

	return 0;
}

static inline bool ixgbe_check_tx_hang(struct ixgbe_ring *tx_ring)
{
	u32 tx_done = ixgbe_get_tx_completed(tx_ring);
	u32 tx_done_old = tx_ring->tx_stats.tx_done_old;
	u32 tx_pending = ixgbe_get_tx_pending(tx_ring);
	bool ret = false;

A
Alexander Duyck 已提交
895
	clear_check_for_tx_hang(tx_ring);
896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917

	/*
	 * Check for a hung queue, but be thorough. This verifies
	 * that a transmit has been completed since the previous
	 * check AND there is at least one packet pending. The
	 * ARMED bit is set to indicate a potential hang. The
	 * bit is cleared if a pause frame is received to remove
	 * false hang detection due to PFC or 802.3x frames. By
	 * requiring this to fail twice we avoid races with
	 * pfc clearing the ARMED bit and conditions where we
	 * run the check_tx_hang logic with a transmit completion
	 * pending but without time to complete it yet.
	 */
	if ((tx_done_old == tx_done) && tx_pending) {
		/* make sure it is true for two checks in a row */
		ret = test_and_set_bit(__IXGBE_HANG_CHECK_ARMED,
				       &tx_ring->state);
	} else {
		/* update completed stats and continue */
		tx_ring->tx_stats.tx_done_old = tx_done;
		/* reset the countdown */
		clear_bit(__IXGBE_HANG_CHECK_ARMED, &tx_ring->state);
918 919
	}

920
	return ret;
921 922
}

923 924 925 926 927 928 929 930 931 932
/**
 * ixgbe_tx_timeout_reset - initiate reset due to Tx timeout
 * @adapter: driver private struct
 **/
static void ixgbe_tx_timeout_reset(struct ixgbe_adapter *adapter)
{

	/* Do the reset outside of interrupt context */
	if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
		adapter->flags2 |= IXGBE_FLAG2_RESET_REQUESTED;
933
		e_warn(drv, "initiating reset due to tx timeout\n");
934 935 936
		ixgbe_service_event_schedule(adapter);
	}
}
937

938 939
/**
 * ixgbe_clean_tx_irq - Reclaim resources after transmit completes
940
 * @q_vector: structure containing interrupt and ring information
941
 * @tx_ring: tx ring to clean
942
 **/
943
static bool ixgbe_clean_tx_irq(struct ixgbe_q_vector *q_vector,
944
			       struct ixgbe_ring *tx_ring)
945
{
946
	struct ixgbe_adapter *adapter = q_vector->adapter;
947 948
	struct ixgbe_tx_buffer *tx_buffer;
	union ixgbe_adv_tx_desc *tx_desc;
949
	unsigned int total_bytes = 0, total_packets = 0;
950
	unsigned int budget = q_vector->tx.work_limit;
951 952 953 954
	unsigned int i = tx_ring->next_to_clean;

	if (test_bit(__IXGBE_DOWN, &adapter->state))
		return true;
955

956
	tx_buffer = &tx_ring->tx_buffer_info[i];
957
	tx_desc = IXGBE_TX_DESC(tx_ring, i);
958
	i -= tx_ring->count;
959

960
	do {
961 962 963 964 965 966
		union ixgbe_adv_tx_desc *eop_desc = tx_buffer->next_to_watch;

		/* if next_to_watch is not set then there is no work pending */
		if (!eop_desc)
			break;

967
		/* prevent any other reads prior to eop_desc */
968
		read_barrier_depends();
969

970 971 972
		/* if DD is not set pending work has not been completed */
		if (!(eop_desc->wb.status & cpu_to_le32(IXGBE_TXD_STAT_DD)))
			break;
973

974 975
		/* clear next_to_watch to prevent false hangs */
		tx_buffer->next_to_watch = NULL;
976

977 978 979 980
		/* update the statistics for this packet */
		total_bytes += tx_buffer->bytecount;
		total_packets += tx_buffer->gso_segs;

981 982 983
		/* free the skb */
		dev_kfree_skb_any(tx_buffer->skb);

984 985 986 987 988 989
		/* unmap skb header data */
		dma_unmap_single(tx_ring->dev,
				 dma_unmap_addr(tx_buffer, dma),
				 dma_unmap_len(tx_buffer, len),
				 DMA_TO_DEVICE);

990 991
		/* clear tx_buffer data */
		tx_buffer->skb = NULL;
992
		dma_unmap_len_set(tx_buffer, len, 0);
993

994 995
		/* unmap remaining buffers */
		while (tx_desc != eop_desc) {
996 997
			tx_buffer++;
			tx_desc++;
998
			i++;
999 1000
			if (unlikely(!i)) {
				i -= tx_ring->count;
1001
				tx_buffer = tx_ring->tx_buffer_info;
1002
				tx_desc = IXGBE_TX_DESC(tx_ring, 0);
1003
			}
1004

1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026
			/* unmap any remaining paged data */
			if (dma_unmap_len(tx_buffer, len)) {
				dma_unmap_page(tx_ring->dev,
					       dma_unmap_addr(tx_buffer, dma),
					       dma_unmap_len(tx_buffer, len),
					       DMA_TO_DEVICE);
				dma_unmap_len_set(tx_buffer, len, 0);
			}
		}

		/* move us one more past the eop_desc for start of next pkt */
		tx_buffer++;
		tx_desc++;
		i++;
		if (unlikely(!i)) {
			i -= tx_ring->count;
			tx_buffer = tx_ring->tx_buffer_info;
			tx_desc = IXGBE_TX_DESC(tx_ring, 0);
		}

		/* issue prefetch for next Tx descriptor */
		prefetch(tx_desc);
1027

1028 1029 1030 1031 1032
		/* update budget accounting */
		budget--;
	} while (likely(budget));

	i += tx_ring->count;
1033
	tx_ring->next_to_clean = i;
1034
	u64_stats_update_begin(&tx_ring->syncp);
1035
	tx_ring->stats.bytes += total_bytes;
1036
	tx_ring->stats.packets += total_packets;
1037
	u64_stats_update_end(&tx_ring->syncp);
1038 1039
	q_vector->tx.total_bytes += total_bytes;
	q_vector->tx.total_packets += total_packets;
1040

1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054
	if (check_for_tx_hang(tx_ring) && ixgbe_check_tx_hang(tx_ring)) {
		/* schedule immediate reset if we believe we hung */
		struct ixgbe_hw *hw = &adapter->hw;
		e_err(drv, "Detected Tx Unit Hang\n"
			"  Tx Queue             <%d>\n"
			"  TDH, TDT             <%x>, <%x>\n"
			"  next_to_use          <%x>\n"
			"  next_to_clean        <%x>\n"
			"tx_buffer_info[next_to_clean]\n"
			"  time_stamp           <%lx>\n"
			"  jiffies              <%lx>\n",
			tx_ring->queue_index,
			IXGBE_READ_REG(hw, IXGBE_TDH(tx_ring->reg_idx)),
			IXGBE_READ_REG(hw, IXGBE_TDT(tx_ring->reg_idx)),
1055 1056
			tx_ring->next_to_use, i,
			tx_ring->tx_buffer_info[i].time_stamp, jiffies);
1057 1058 1059 1060 1061 1062 1063

		netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);

		e_info(probe,
		       "tx hang %d detected on queue %d, resetting adapter\n",
			adapter->tx_timeout_count + 1, tx_ring->queue_index);

1064
		/* schedule immediate reset if we believe we hung */
1065
		ixgbe_tx_timeout_reset(adapter);
1066 1067

		/* the adapter is about to reset, no point in enabling stuff */
1068
		return true;
1069
	}
1070

1071 1072 1073
	netdev_tx_completed_queue(txring_txq(tx_ring),
				  total_packets, total_bytes);

1074
#define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
1075
	if (unlikely(total_packets && netif_carrier_ok(tx_ring->netdev) &&
1076
		     (ixgbe_desc_unused(tx_ring) >= TX_WAKE_THRESHOLD))) {
1077 1078 1079 1080
		/* Make sure that anybody stopping the queue after this
		 * sees the new next_to_clean.
		 */
		smp_mb();
1081 1082 1083 1084 1085
		if (__netif_subqueue_stopped(tx_ring->netdev,
					     tx_ring->queue_index)
		    && !test_bit(__IXGBE_DOWN, &adapter->state)) {
			netif_wake_subqueue(tx_ring->netdev,
					    tx_ring->queue_index);
1086
			++tx_ring->tx_stats.restart_queue;
1087
		}
1088
	}
1089

1090
	return !!budget;
1091 1092
}

1093
#ifdef CONFIG_IXGBE_DCA
1094 1095
static void ixgbe_update_tx_dca(struct ixgbe_adapter *adapter,
				struct ixgbe_ring *tx_ring,
1096
				int cpu)
1097
{
1098
	struct ixgbe_hw *hw = &adapter->hw;
1099 1100
	u32 txctrl = dca3_get_tag(tx_ring->dev, cpu);
	u16 reg_offset;
1101 1102 1103

	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
1104
		reg_offset = IXGBE_DCA_TXCTRL(tx_ring->reg_idx);
1105 1106
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
1107
	case ixgbe_mac_X540:
1108 1109
		reg_offset = IXGBE_DCA_TXCTRL_82599(tx_ring->reg_idx);
		txctrl <<= IXGBE_DCA_TXCTRL_CPUID_SHIFT_82599;
1110 1111
		break;
	default:
1112 1113
		/* for unknown hardware do not write register */
		return;
1114
	}
1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125

	/*
	 * We can enable relaxed ordering for reads, but not writes when
	 * DCA is enabled.  This is due to a known issue in some chipsets
	 * which will cause the DCA tag to be cleared.
	 */
	txctrl |= IXGBE_DCA_TXCTRL_DESC_RRO_EN |
		  IXGBE_DCA_TXCTRL_DATA_RRO_EN |
		  IXGBE_DCA_TXCTRL_DESC_DCA_EN;

	IXGBE_WRITE_REG(hw, reg_offset, txctrl);
1126 1127
}

1128 1129
static void ixgbe_update_rx_dca(struct ixgbe_adapter *adapter,
				struct ixgbe_ring *rx_ring,
1130
				int cpu)
1131
{
1132
	struct ixgbe_hw *hw = &adapter->hw;
1133 1134 1135
	u32 rxctrl = dca3_get_tag(rx_ring->dev, cpu);
	u8 reg_idx = rx_ring->reg_idx;

1136 1137 1138

	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
1139
	case ixgbe_mac_X540:
1140
		rxctrl <<= IXGBE_DCA_RXCTRL_CPUID_SHIFT_82599;
1141 1142 1143 1144
		break;
	default:
		break;
	}
1145 1146 1147 1148 1149 1150 1151 1152 1153 1154

	/*
	 * We can enable relaxed ordering for reads, but not writes when
	 * DCA is enabled.  This is due to a known issue in some chipsets
	 * which will cause the DCA tag to be cleared.
	 */
	rxctrl |= IXGBE_DCA_RXCTRL_DESC_RRO_EN |
		  IXGBE_DCA_RXCTRL_DESC_DCA_EN;

	IXGBE_WRITE_REG(hw, IXGBE_DCA_RXCTRL(reg_idx), rxctrl);
1155 1156 1157 1158 1159
}

static void ixgbe_update_dca(struct ixgbe_q_vector *q_vector)
{
	struct ixgbe_adapter *adapter = q_vector->adapter;
1160
	struct ixgbe_ring *ring;
1161 1162
	int cpu = get_cpu();

1163 1164 1165
	if (q_vector->cpu == cpu)
		goto out_no_update;

1166
	ixgbe_for_each_ring(ring, q_vector->tx)
1167
		ixgbe_update_tx_dca(adapter, ring, cpu);
1168

1169
	ixgbe_for_each_ring(ring, q_vector->rx)
1170
		ixgbe_update_rx_dca(adapter, ring, cpu);
1171 1172 1173

	q_vector->cpu = cpu;
out_no_update:
1174 1175 1176 1177 1178 1179 1180 1181 1182 1183
	put_cpu();
}

static void ixgbe_setup_dca(struct ixgbe_adapter *adapter)
{
	int i;

	if (!(adapter->flags & IXGBE_FLAG_DCA_ENABLED))
		return;

1184 1185 1186
	/* always use CB2 mode, difference is masked in the CB driver */
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 2);

1187
	for (i = 0; i < adapter->num_q_vectors; i++) {
1188 1189
		adapter->q_vector[i]->cpu = -1;
		ixgbe_update_dca(adapter->q_vector[i]);
1190 1191 1192 1193 1194
	}
}

static int __ixgbe_notify_dca(struct device *dev, void *data)
{
1195
	struct ixgbe_adapter *adapter = dev_get_drvdata(dev);
1196 1197
	unsigned long event = *(unsigned long *)data;

1198
	if (!(adapter->flags & IXGBE_FLAG_DCA_CAPABLE))
1199 1200
		return 0;

1201 1202
	switch (event) {
	case DCA_PROVIDER_ADD:
1203 1204 1205
		/* if we're already enabled, don't do it again */
		if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
			break;
1206
		if (dca_add_requester(dev) == 0) {
1207
			adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220
			ixgbe_setup_dca(adapter);
			break;
		}
		/* Fall Through since DCA is disabled. */
	case DCA_PROVIDER_REMOVE:
		if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
			dca_remove_requester(dev);
			adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
			IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 1);
		}
		break;
	}

1221
	return 0;
1222
}
E
Emil Tantilov 已提交
1223

1224
#endif /* CONFIG_IXGBE_DCA */
1225 1226
static inline void ixgbe_rx_hash(struct ixgbe_ring *ring,
				 union ixgbe_adv_rx_desc *rx_desc,
E
Emil Tantilov 已提交
1227 1228
				 struct sk_buff *skb)
{
1229 1230
	if (ring->netdev->features & NETIF_F_RXHASH)
		skb->rxhash = le32_to_cpu(rx_desc->wb.lower.hi_dword.rss);
E
Emil Tantilov 已提交
1231 1232
}

1233
#ifdef IXGBE_FCOE
1234 1235
/**
 * ixgbe_rx_is_fcoe - check the rx desc for incoming pkt type
1236
 * @ring: structure containing ring specific data
1237 1238 1239 1240
 * @rx_desc: advanced rx descriptor
 *
 * Returns : true if it is FCoE pkt
 */
1241
static inline bool ixgbe_rx_is_fcoe(struct ixgbe_ring *ring,
1242 1243 1244 1245
				    union ixgbe_adv_rx_desc *rx_desc)
{
	__le16 pkt_info = rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;

1246
	return test_bit(__IXGBE_RX_FCOE, &ring->state) &&
1247 1248 1249 1250 1251
	       ((pkt_info & cpu_to_le16(IXGBE_RXDADV_PKTTYPE_ETQF_MASK)) ==
		(cpu_to_le16(IXGBE_ETQF_FILTER_FCOE <<
			     IXGBE_RXDADV_PKTTYPE_ETQF_SHIFT)));
}

1252
#endif /* IXGBE_FCOE */
1253 1254
/**
 * ixgbe_rx_checksum - indicate in skb if hw indicated a good cksum
1255 1256
 * @ring: structure containing ring specific data
 * @rx_desc: current Rx descriptor being processed
1257 1258
 * @skb: skb currently being received and modified
 **/
1259
static inline void ixgbe_rx_checksum(struct ixgbe_ring *ring,
1260
				     union ixgbe_adv_rx_desc *rx_desc,
1261
				     struct sk_buff *skb)
1262
{
1263
	skb_checksum_none_assert(skb);
1264

1265
	/* Rx csum disabled */
1266
	if (!(ring->netdev->features & NETIF_F_RXCSUM))
1267
		return;
1268 1269

	/* if IP and error */
1270 1271
	if (ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_IPCS) &&
	    ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_ERR_IPE)) {
1272
		ring->rx_stats.csum_err++;
1273 1274
		return;
	}
1275

1276
	if (!ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_L4CS))
1277 1278
		return;

1279
	if (ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_ERR_TCPE)) {
1280
		__le16 pkt_info = rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;
1281 1282 1283 1284 1285

		/*
		 * 82599 errata, UDP frames with a 0 checksum can be marked as
		 * checksum errors.
		 */
1286 1287
		if ((pkt_info & cpu_to_le16(IXGBE_RXDADV_PKTTYPE_UDP)) &&
		    test_bit(__IXGBE_RX_CSUM_UDP_ZERO_ERR, &ring->state))
1288 1289
			return;

1290
		ring->rx_stats.csum_err++;
1291 1292 1293
		return;
	}

1294
	/* It must be a TCP or UDP packet with a valid checksum */
1295
	skb->ip_summed = CHECKSUM_UNNECESSARY;
1296 1297
}

1298
static inline void ixgbe_release_rx_desc(struct ixgbe_ring *rx_ring, u32 val)
1299
{
1300
	rx_ring->next_to_use = val;
1301 1302 1303

	/* update next to alloc since we have filled the ring */
	rx_ring->next_to_alloc = val;
1304 1305 1306 1307 1308 1309 1310
	/*
	 * Force memory writes to complete before letting h/w
	 * know there are new descriptors to fetch.  (Only
	 * applicable for weak-ordered memory model archs,
	 * such as IA-64).
	 */
	wmb();
1311
	writel(val, rx_ring->tail);
1312 1313
}

1314 1315 1316 1317
static bool ixgbe_alloc_mapped_page(struct ixgbe_ring *rx_ring,
				    struct ixgbe_rx_buffer *bi)
{
	struct page *page = bi->page;
1318
	dma_addr_t dma = bi->dma;
1319

1320 1321
	/* since we are recycling buffers we should seldom need to alloc */
	if (likely(dma))
1322 1323
		return true;

1324 1325
	/* alloc new page for storage */
	if (likely(!page)) {
1326 1327
		page = __skb_alloc_pages(GFP_ATOMIC | __GFP_COLD | __GFP_COMP,
					 bi->skb, ixgbe_rx_pg_order(rx_ring));
1328 1329 1330 1331
		if (unlikely(!page)) {
			rx_ring->rx_stats.alloc_rx_page_failed++;
			return false;
		}
1332
		bi->page = page;
1333 1334
	}

1335 1336 1337 1338 1339 1340 1341 1342 1343
	/* map page for use */
	dma = dma_map_page(rx_ring->dev, page, 0,
			   ixgbe_rx_pg_size(rx_ring), DMA_FROM_DEVICE);

	/*
	 * if mapping failed free memory back to system since
	 * there isn't much point in holding memory we can't use
	 */
	if (dma_mapping_error(rx_ring->dev, dma)) {
1344
		__free_pages(page, ixgbe_rx_pg_order(rx_ring));
1345
		bi->page = NULL;
1346 1347 1348 1349 1350

		rx_ring->rx_stats.alloc_rx_page_failed++;
		return false;
	}

1351
	bi->dma = dma;
1352
	bi->page_offset = 0;
1353

1354 1355 1356
	return true;
}

1357
/**
1358
 * ixgbe_alloc_rx_buffers - Replace used receive buffers
1359 1360
 * @rx_ring: ring to place buffers on
 * @cleaned_count: number of buffers to replace
1361
 **/
1362
void ixgbe_alloc_rx_buffers(struct ixgbe_ring *rx_ring, u16 cleaned_count)
1363 1364
{
	union ixgbe_adv_rx_desc *rx_desc;
1365
	struct ixgbe_rx_buffer *bi;
1366
	u16 i = rx_ring->next_to_use;
1367

1368 1369
	/* nothing to do */
	if (!cleaned_count)
1370 1371
		return;

1372
	rx_desc = IXGBE_RX_DESC(rx_ring, i);
1373 1374
	bi = &rx_ring->rx_buffer_info[i];
	i -= rx_ring->count;
1375

1376 1377
	do {
		if (!ixgbe_alloc_mapped_page(rx_ring, bi))
1378
			break;
1379

1380 1381 1382 1383 1384
		/*
		 * Refresh the desc even if buffer_addrs didn't change
		 * because each write-back erases this info.
		 */
		rx_desc->read.pkt_addr = cpu_to_le64(bi->dma + bi->page_offset);
1385

1386 1387
		rx_desc++;
		bi++;
1388
		i++;
1389
		if (unlikely(!i)) {
1390
			rx_desc = IXGBE_RX_DESC(rx_ring, 0);
1391 1392 1393 1394 1395 1396
			bi = rx_ring->rx_buffer_info;
			i -= rx_ring->count;
		}

		/* clear the hdr_addr for the next_to_use descriptor */
		rx_desc->read.hdr_addr = 0;
1397 1398 1399

		cleaned_count--;
	} while (cleaned_count);
1400

1401 1402
	i += rx_ring->count;

1403
	if (rx_ring->next_to_use != i)
1404
		ixgbe_release_rx_desc(rx_ring, i);
1405 1406
}

1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427
/**
 * ixgbe_get_headlen - determine size of header for RSC/LRO/GRO/FCOE
 * @data: pointer to the start of the headers
 * @max_len: total length of section to find headers in
 *
 * This function is meant to determine the length of headers that will
 * be recognized by hardware for LRO, GRO, and RSC offloads.  The main
 * motivation of doing this is to only perform one pull for IPv4 TCP
 * packets so that we can do basic things like calculating the gso_size
 * based on the average data per packet.
 **/
static unsigned int ixgbe_get_headlen(unsigned char *data,
				      unsigned int max_len)
{
	union {
		unsigned char *network;
		/* l2 headers */
		struct ethhdr *eth;
		struct vlan_hdr *vlan;
		/* l3 headers */
		struct iphdr *ipv4;
1428
		struct ipv6hdr *ipv6;
1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465
	} hdr;
	__be16 protocol;
	u8 nexthdr = 0;	/* default to not TCP */
	u8 hlen;

	/* this should never happen, but better safe than sorry */
	if (max_len < ETH_HLEN)
		return max_len;

	/* initialize network frame pointer */
	hdr.network = data;

	/* set first protocol and move network header forward */
	protocol = hdr.eth->h_proto;
	hdr.network += ETH_HLEN;

	/* handle any vlan tag if present */
	if (protocol == __constant_htons(ETH_P_8021Q)) {
		if ((hdr.network - data) > (max_len - VLAN_HLEN))
			return max_len;

		protocol = hdr.vlan->h_vlan_encapsulated_proto;
		hdr.network += VLAN_HLEN;
	}

	/* handle L3 protocols */
	if (protocol == __constant_htons(ETH_P_IP)) {
		if ((hdr.network - data) > (max_len - sizeof(struct iphdr)))
			return max_len;

		/* access ihl as a u8 to avoid unaligned access on ia64 */
		hlen = (hdr.network[0] & 0x0F) << 2;

		/* verify hlen meets minimum size requirements */
		if (hlen < sizeof(struct iphdr))
			return hdr.network - data;

1466
		/* record next protocol if header is present */
1467
		if (!(hdr.ipv4->frag_off & htons(IP_OFFSET)))
1468
			nexthdr = hdr.ipv4->protocol;
1469 1470 1471 1472 1473 1474
	} else if (protocol == __constant_htons(ETH_P_IPV6)) {
		if ((hdr.network - data) > (max_len - sizeof(struct ipv6hdr)))
			return max_len;

		/* record next protocol */
		nexthdr = hdr.ipv6->nexthdr;
1475
		hlen = sizeof(struct ipv6hdr);
1476
#ifdef IXGBE_FCOE
1477 1478 1479
	} else if (protocol == __constant_htons(ETH_P_FCOE)) {
		if ((hdr.network - data) > (max_len - FCOE_HEADER_LEN))
			return max_len;
1480
		hlen = FCOE_HEADER_LEN;
1481 1482 1483 1484 1485
#endif
	} else {
		return hdr.network - data;
	}

1486 1487 1488
	/* relocate pointer to start of L4 header */
	hdr.network += hlen;

1489
	/* finally sort out TCP/UDP */
1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501
	if (nexthdr == IPPROTO_TCP) {
		if ((hdr.network - data) > (max_len - sizeof(struct tcphdr)))
			return max_len;

		/* access doff as a u8 to avoid unaligned access on ia64 */
		hlen = (hdr.network[12] & 0xF0) >> 2;

		/* verify hlen meets minimum size requirements */
		if (hlen < sizeof(struct tcphdr))
			return hdr.network - data;

		hdr.network += hlen;
1502 1503 1504 1505 1506
	} else if (nexthdr == IPPROTO_UDP) {
		if ((hdr.network - data) > (max_len - sizeof(struct udphdr)))
			return max_len;

		hdr.network += sizeof(struct udphdr);
1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523
	}

	/*
	 * If everything has gone correctly hdr.network should be the
	 * data section of the packet and will be the end of the header.
	 * If not then it probably represents the end of the last recognized
	 * header.
	 */
	if ((hdr.network - data) < max_len)
		return hdr.network - data;
	else
		return max_len;
}

static void ixgbe_set_rsc_gso_size(struct ixgbe_ring *ring,
				   struct sk_buff *skb)
{
1524
	u16 hdr_len = skb_headlen(skb);
1525 1526 1527 1528

	/* set gso_size to avoid messing up TCP MSS */
	skb_shinfo(skb)->gso_size = DIV_ROUND_UP((skb->len - hdr_len),
						 IXGBE_CB(skb)->append_cnt);
1529
	skb_shinfo(skb)->gso_type = SKB_GSO_TCPV4;
1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547
}

static void ixgbe_update_rsc_stats(struct ixgbe_ring *rx_ring,
				   struct sk_buff *skb)
{
	/* if append_cnt is 0 then frame is not RSC */
	if (!IXGBE_CB(skb)->append_cnt)
		return;

	rx_ring->rx_stats.rsc_count += IXGBE_CB(skb)->append_cnt;
	rx_ring->rx_stats.rsc_flush++;

	ixgbe_set_rsc_gso_size(rx_ring, skb);

	/* gso_size is computed using append_cnt so always clear it last */
	IXGBE_CB(skb)->append_cnt = 0;
}

1548 1549 1550 1551 1552
/**
 * ixgbe_process_skb_fields - Populate skb header fields from Rx descriptor
 * @rx_ring: rx descriptor ring packet is being transacted on
 * @rx_desc: pointer to the EOP Rx descriptor
 * @skb: pointer to current skb being populated
A
Alexander Duyck 已提交
1553
 *
1554 1555 1556
 * This function checks the ring, descriptor, and packet information in
 * order to populate the hash, checksum, VLAN, timestamp, protocol, and
 * other fields within the skb.
A
Alexander Duyck 已提交
1557
 **/
1558 1559 1560
static void ixgbe_process_skb_fields(struct ixgbe_ring *rx_ring,
				     union ixgbe_adv_rx_desc *rx_desc,
				     struct sk_buff *skb)
A
Alexander Duyck 已提交
1561
{
1562 1563
	struct net_device *dev = rx_ring->netdev;

1564 1565 1566
	ixgbe_update_rsc_stats(rx_ring, skb);

	ixgbe_rx_hash(rx_ring, rx_desc, skb);
A
Alexander Duyck 已提交
1567

1568 1569
	ixgbe_rx_checksum(rx_ring, rx_desc, skb);

1570
	ixgbe_ptp_rx_hwtstamp(rx_ring, rx_desc, skb);
1571

1572
	if ((dev->features & NETIF_F_HW_VLAN_CTAG_RX) &&
1573
	    ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_VP)) {
1574
		u16 vid = le16_to_cpu(rx_desc->wb.upper.vlan);
1575
		__vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vid);
A
Alexander Duyck 已提交
1576 1577
	}

1578
	skb_record_rx_queue(skb, rx_ring->queue_index);
1579

1580
	skb->protocol = eth_type_trans(skb, dev);
A
Alexander Duyck 已提交
1581 1582
}

1583 1584
static void ixgbe_rx_skb(struct ixgbe_q_vector *q_vector,
			 struct sk_buff *skb)
1585
{
1586 1587
	struct ixgbe_adapter *adapter = q_vector->adapter;

1588 1589 1590
	if (ixgbe_qv_ll_polling(q_vector))
		netif_receive_skb(skb);
	else if (!(adapter->flags & IXGBE_FLAG_IN_NETPOLL))
1591 1592 1593
		napi_gro_receive(&q_vector->napi, skb);
	else
		netif_rx(skb);
1594
}
1595

1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618
/**
 * ixgbe_is_non_eop - process handling of non-EOP buffers
 * @rx_ring: Rx ring being processed
 * @rx_desc: Rx descriptor for current buffer
 * @skb: Current socket buffer containing buffer in progress
 *
 * This function updates next to clean.  If the buffer is an EOP buffer
 * this function exits returning false, otherwise it will place the
 * sk_buff in the next buffer to be chained and return true indicating
 * that this is in fact a non-EOP buffer.
 **/
static bool ixgbe_is_non_eop(struct ixgbe_ring *rx_ring,
			     union ixgbe_adv_rx_desc *rx_desc,
			     struct sk_buff *skb)
{
	u32 ntc = rx_ring->next_to_clean + 1;

	/* fetch, update, and store next to clean */
	ntc = (ntc < rx_ring->count) ? ntc : 0;
	rx_ring->next_to_clean = ntc;

	prefetch(IXGBE_RX_DESC(rx_ring, ntc));

1619 1620 1621 1622 1623 1624 1625 1626 1627 1628
	/* update RSC append count if present */
	if (ring_is_rsc_enabled(rx_ring)) {
		__le32 rsc_enabled = rx_desc->wb.lower.lo_dword.data &
				     cpu_to_le32(IXGBE_RXDADV_RSCCNT_MASK);

		if (unlikely(rsc_enabled)) {
			u32 rsc_cnt = le32_to_cpu(rsc_enabled);

			rsc_cnt >>= IXGBE_RXDADV_RSCCNT_SHIFT;
			IXGBE_CB(skb)->append_cnt += rsc_cnt - 1;
1629

1630 1631 1632 1633 1634
			/* update ntc based on RSC value */
			ntc = le32_to_cpu(rx_desc->wb.upper.status_error);
			ntc &= IXGBE_RXDADV_NEXTP_MASK;
			ntc >>= IXGBE_RXDADV_NEXTP_SHIFT;
		}
1635 1636
	}

1637 1638 1639 1640
	/* if we are the last buffer then there is nothing else to do */
	if (likely(ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_EOP)))
		return false;

1641 1642 1643 1644 1645 1646 1647
	/* place skb in next buffer to be received */
	rx_ring->rx_buffer_info[ntc].skb = skb;
	rx_ring->rx_stats.non_eop_descs++;

	return true;
}

1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677
/**
 * ixgbe_pull_tail - ixgbe specific version of skb_pull_tail
 * @rx_ring: rx descriptor ring packet is being transacted on
 * @skb: pointer to current skb being adjusted
 *
 * This function is an ixgbe specific version of __pskb_pull_tail.  The
 * main difference between this version and the original function is that
 * this function can make several assumptions about the state of things
 * that allow for significant optimizations versus the standard function.
 * As a result we can do things like drop a frag and maintain an accurate
 * truesize for the skb.
 */
static void ixgbe_pull_tail(struct ixgbe_ring *rx_ring,
			    struct sk_buff *skb)
{
	struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[0];
	unsigned char *va;
	unsigned int pull_len;

	/*
	 * it is valid to use page_address instead of kmap since we are
	 * working with pages allocated out of the lomem pool per
	 * alloc_page(GFP_ATOMIC)
	 */
	va = skb_frag_address(frag);

	/*
	 * we need the header to contain the greater of either ETH_HLEN or
	 * 60 bytes if the skb->len is less than 60 for skb_pad.
	 */
1678
	pull_len = ixgbe_get_headlen(va, IXGBE_RX_HDR_SIZE);
1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689

	/* align pull length to size of long to optimize memcpy performance */
	skb_copy_to_linear_data(skb, va, ALIGN(pull_len, sizeof(long)));

	/* update all of the pointers */
	skb_frag_size_sub(frag, pull_len);
	frag->page_offset += pull_len;
	skb->data_len -= pull_len;
	skb->tail += pull_len;
}

1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719
/**
 * ixgbe_dma_sync_frag - perform DMA sync for first frag of SKB
 * @rx_ring: rx descriptor ring packet is being transacted on
 * @skb: pointer to current skb being updated
 *
 * This function provides a basic DMA sync up for the first fragment of an
 * skb.  The reason for doing this is that the first fragment cannot be
 * unmapped until we have reached the end of packet descriptor for a buffer
 * chain.
 */
static void ixgbe_dma_sync_frag(struct ixgbe_ring *rx_ring,
				struct sk_buff *skb)
{
	/* if the page was released unmap it, else just sync our portion */
	if (unlikely(IXGBE_CB(skb)->page_released)) {
		dma_unmap_page(rx_ring->dev, IXGBE_CB(skb)->dma,
			       ixgbe_rx_pg_size(rx_ring), DMA_FROM_DEVICE);
		IXGBE_CB(skb)->page_released = false;
	} else {
		struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[0];

		dma_sync_single_range_for_cpu(rx_ring->dev,
					      IXGBE_CB(skb)->dma,
					      frag->page_offset,
					      ixgbe_rx_bufsz(rx_ring),
					      DMA_FROM_DEVICE);
	}
	IXGBE_CB(skb)->dma = 0;
}

1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751
/**
 * ixgbe_cleanup_headers - Correct corrupted or empty headers
 * @rx_ring: rx descriptor ring packet is being transacted on
 * @rx_desc: pointer to the EOP Rx descriptor
 * @skb: pointer to current skb being fixed
 *
 * Check for corrupted packet headers caused by senders on the local L2
 * embedded NIC switch not setting up their Tx Descriptors right.  These
 * should be very rare.
 *
 * Also address the case where we are pulling data in on pages only
 * and as such no data is present in the skb header.
 *
 * In addition if skb is not at least 60 bytes we need to pad it so that
 * it is large enough to qualify as a valid Ethernet frame.
 *
 * Returns true if an error was encountered and skb was freed.
 **/
static bool ixgbe_cleanup_headers(struct ixgbe_ring *rx_ring,
				  union ixgbe_adv_rx_desc *rx_desc,
				  struct sk_buff *skb)
{
	struct net_device *netdev = rx_ring->netdev;

	/* verify that the packet does not have any known errors */
	if (unlikely(ixgbe_test_staterr(rx_desc,
					IXGBE_RXDADV_ERR_FRAME_ERR_MASK) &&
	    !(netdev->features & NETIF_F_RXALL))) {
		dev_kfree_skb_any(skb);
		return true;
	}

1752
	/* place header in linear portion of buffer */
1753 1754
	if (skb_is_nonlinear(skb))
		ixgbe_pull_tail(rx_ring, skb);
1755

1756 1757 1758 1759 1760 1761
#ifdef IXGBE_FCOE
	/* do not attempt to pad FCoE Frames as this will disrupt DDP */
	if (ixgbe_rx_is_fcoe(rx_ring, rx_desc))
		return false;

#endif
1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778
	/* if skb_pad returns an error the skb was freed */
	if (unlikely(skb->len < 60)) {
		int pad_len = 60 - skb->len;

		if (skb_pad(skb, pad_len))
			return true;
		__skb_put(skb, pad_len);
	}

	return false;
}

/**
 * ixgbe_reuse_rx_page - page flip buffer and store it back on the ring
 * @rx_ring: rx descriptor ring to store buffers on
 * @old_buff: donor buffer to have page reused
 *
1779
 * Synchronizes page for reuse by the adapter
1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795
 **/
static void ixgbe_reuse_rx_page(struct ixgbe_ring *rx_ring,
				struct ixgbe_rx_buffer *old_buff)
{
	struct ixgbe_rx_buffer *new_buff;
	u16 nta = rx_ring->next_to_alloc;

	new_buff = &rx_ring->rx_buffer_info[nta];

	/* update, and store next to alloc */
	nta++;
	rx_ring->next_to_alloc = (nta < rx_ring->count) ? nta : 0;

	/* transfer page from old buffer to new buffer */
	new_buff->page = old_buff->page;
	new_buff->dma = old_buff->dma;
1796
	new_buff->page_offset = old_buff->page_offset;
1797 1798 1799

	/* sync the buffer for use by the device */
	dma_sync_single_range_for_device(rx_ring->dev, new_buff->dma,
1800 1801
					 new_buff->page_offset,
					 ixgbe_rx_bufsz(rx_ring),
1802 1803 1804 1805 1806 1807 1808 1809 1810 1811
					 DMA_FROM_DEVICE);
}

/**
 * ixgbe_add_rx_frag - Add contents of Rx buffer to sk_buff
 * @rx_ring: rx descriptor ring to transact packets on
 * @rx_buffer: buffer containing page to add
 * @rx_desc: descriptor containing length of buffer written by hardware
 * @skb: sk_buff to place the data into
 *
1812 1813 1814 1815 1816 1817 1818
 * This function will add the data contained in rx_buffer->page to the skb.
 * This is done either through a direct copy if the data in the buffer is
 * less than the skb header size, otherwise it will just attach the page as
 * a frag to the skb.
 *
 * The function will then update the page offset if necessary and return
 * true if the buffer can be reused by the adapter.
1819
 **/
1820
static bool ixgbe_add_rx_frag(struct ixgbe_ring *rx_ring,
1821
			      struct ixgbe_rx_buffer *rx_buffer,
1822 1823
			      union ixgbe_adv_rx_desc *rx_desc,
			      struct sk_buff *skb)
1824
{
1825 1826
	struct page *page = rx_buffer->page;
	unsigned int size = le16_to_cpu(rx_desc->wb.upper.length);
1827
#if (PAGE_SIZE < 8192)
1828
	unsigned int truesize = ixgbe_rx_bufsz(rx_ring);
1829 1830 1831 1832 1833
#else
	unsigned int truesize = ALIGN(size, L1_CACHE_BYTES);
	unsigned int last_offset = ixgbe_rx_pg_size(rx_ring) -
				   ixgbe_rx_bufsz(rx_ring);
#endif
1834

1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848
	if ((size <= IXGBE_RX_HDR_SIZE) && !skb_is_nonlinear(skb)) {
		unsigned char *va = page_address(page) + rx_buffer->page_offset;

		memcpy(__skb_put(skb, size), va, ALIGN(size, sizeof(long)));

		/* we can reuse buffer as-is, just make sure it is local */
		if (likely(page_to_nid(page) == numa_node_id()))
			return true;

		/* this page cannot be reused so discard it */
		put_page(page);
		return false;
	}

1849 1850 1851
	skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags, page,
			rx_buffer->page_offset, size, truesize);

1852 1853 1854 1855 1856 1857 1858
	/* avoid re-using remote pages */
	if (unlikely(page_to_nid(page) != numa_node_id()))
		return false;

#if (PAGE_SIZE < 8192)
	/* if we are only owner of page we can reuse it */
	if (unlikely(page_count(page) != 1))
1859 1860 1861 1862 1863
		return false;

	/* flip page offset to other buffer */
	rx_buffer->page_offset ^= truesize;

1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876
	/*
	 * since we are the only owner of the page and we need to
	 * increment it, just set the value to 2 in order to avoid
	 * an unecessary locked operation
	 */
	atomic_set(&page->_count, 2);
#else
	/* move offset up to the next cache line */
	rx_buffer->page_offset += truesize;

	if (rx_buffer->page_offset > last_offset)
		return false;

1877 1878
	/* bump ref count on page before it is given to the stack */
	get_page(page);
1879
#endif
1880 1881

	return true;
1882 1883
}

1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964
static struct sk_buff *ixgbe_fetch_rx_buffer(struct ixgbe_ring *rx_ring,
					     union ixgbe_adv_rx_desc *rx_desc)
{
	struct ixgbe_rx_buffer *rx_buffer;
	struct sk_buff *skb;
	struct page *page;

	rx_buffer = &rx_ring->rx_buffer_info[rx_ring->next_to_clean];
	page = rx_buffer->page;
	prefetchw(page);

	skb = rx_buffer->skb;

	if (likely(!skb)) {
		void *page_addr = page_address(page) +
				  rx_buffer->page_offset;

		/* prefetch first cache line of first page */
		prefetch(page_addr);
#if L1_CACHE_BYTES < 128
		prefetch(page_addr + L1_CACHE_BYTES);
#endif

		/* allocate a skb to store the frags */
		skb = netdev_alloc_skb_ip_align(rx_ring->netdev,
						IXGBE_RX_HDR_SIZE);
		if (unlikely(!skb)) {
			rx_ring->rx_stats.alloc_rx_buff_failed++;
			return NULL;
		}

		/*
		 * we will be copying header into skb->data in
		 * pskb_may_pull so it is in our interest to prefetch
		 * it now to avoid a possible cache miss
		 */
		prefetchw(skb->data);

		/*
		 * Delay unmapping of the first packet. It carries the
		 * header information, HW may still access the header
		 * after the writeback.  Only unmap it when EOP is
		 * reached
		 */
		if (likely(ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_EOP)))
			goto dma_sync;

		IXGBE_CB(skb)->dma = rx_buffer->dma;
	} else {
		if (ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_EOP))
			ixgbe_dma_sync_frag(rx_ring, skb);

dma_sync:
		/* we are reusing so sync this buffer for CPU use */
		dma_sync_single_range_for_cpu(rx_ring->dev,
					      rx_buffer->dma,
					      rx_buffer->page_offset,
					      ixgbe_rx_bufsz(rx_ring),
					      DMA_FROM_DEVICE);
	}

	/* pull page into skb */
	if (ixgbe_add_rx_frag(rx_ring, rx_buffer, rx_desc, skb)) {
		/* hand second half of page back to the ring */
		ixgbe_reuse_rx_page(rx_ring, rx_buffer);
	} else if (IXGBE_CB(skb)->dma == rx_buffer->dma) {
		/* the page has been released from the ring */
		IXGBE_CB(skb)->page_released = true;
	} else {
		/* we are not reusing the buffer so unmap it */
		dma_unmap_page(rx_ring->dev, rx_buffer->dma,
			       ixgbe_rx_pg_size(rx_ring),
			       DMA_FROM_DEVICE);
	}

	/* clear contents of buffer_info */
	rx_buffer->skb = NULL;
	rx_buffer->dma = 0;
	rx_buffer->page = NULL;

	return skb;
1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977
}

/**
 * ixgbe_clean_rx_irq - Clean completed descriptors from Rx ring - bounce buf
 * @q_vector: structure containing interrupt and ring information
 * @rx_ring: rx descriptor ring to transact packets on
 * @budget: Total limit on number of packets to process
 *
 * This function provides a "bounce buffer" approach to Rx interrupt
 * processing.  The advantage to this is that on systems that have
 * expensive overhead for IOMMU access this provides a means of avoiding
 * it by maintaining the mapping of the page to the syste.
 *
1978
 * Returns amount of work completed
1979
 **/
1980
static int ixgbe_clean_rx_irq(struct ixgbe_q_vector *q_vector,
1981
			       struct ixgbe_ring *rx_ring,
1982
			       const int budget)
1983
{
1984
	unsigned int total_rx_bytes = 0, total_rx_packets = 0;
B
Ben Greear 已提交
1985
#ifdef IXGBE_FCOE
1986
	struct ixgbe_adapter *adapter = q_vector->adapter;
1987 1988
	int ddp_bytes;
	unsigned int mss = 0;
1989
#endif /* IXGBE_FCOE */
1990
	u16 cleaned_count = ixgbe_desc_unused(rx_ring);
1991

1992 1993 1994 1995 1996 1997 1998 1999 2000 2001
	do {
		union ixgbe_adv_rx_desc *rx_desc;
		struct sk_buff *skb;

		/* return some buffers to hardware, one at a time is too slow */
		if (cleaned_count >= IXGBE_RX_BUFFER_WRITE) {
			ixgbe_alloc_rx_buffers(rx_ring, cleaned_count);
			cleaned_count = 0;
		}

2002
		rx_desc = IXGBE_RX_DESC(rx_ring, rx_ring->next_to_clean);
2003 2004 2005

		if (!ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_DD))
			break;
2006

2007 2008 2009 2010 2011 2012
		/*
		 * This memory barrier is needed to keep us from reading
		 * any other fields out of the rx_desc until we know the
		 * RXD_STAT_DD bit is set
		 */
		rmb();
2013

2014 2015
		/* retrieve a buffer from the ring */
		skb = ixgbe_fetch_rx_buffer(rx_ring, rx_desc);
2016

2017 2018 2019
		/* exit if we failed to retrieve a buffer */
		if (!skb)
			break;
2020 2021

		cleaned_count++;
A
Alexander Duyck 已提交
2022

2023 2024 2025
		/* place incomplete frames back on ring for completion */
		if (ixgbe_is_non_eop(rx_ring, rx_desc, skb))
			continue;
2026

2027 2028 2029
		/* verify the packet layout is correct */
		if (ixgbe_cleanup_headers(rx_ring, rx_desc, skb))
			continue;
2030

2031 2032 2033
		/* probably a little skewed due to removing CRC */
		total_rx_bytes += skb->len;

2034 2035 2036
		/* populate checksum, timestamp, VLAN, and protocol */
		ixgbe_process_skb_fields(rx_ring, rx_desc, skb);

2037 2038
#ifdef IXGBE_FCOE
		/* if ddp, not passing to ULD unless for FCP_RSP or error */
2039
		if (ixgbe_rx_is_fcoe(rx_ring, rx_desc)) {
2040
			ddp_bytes = ixgbe_fcoe_ddp(adapter, rx_desc, skb);
2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054
			/* include DDPed FCoE data */
			if (ddp_bytes > 0) {
				if (!mss) {
					mss = rx_ring->netdev->mtu -
						sizeof(struct fcoe_hdr) -
						sizeof(struct fc_frame_header) -
						sizeof(struct fcoe_crc_eof);
					if (mss > 512)
						mss &= ~511;
				}
				total_rx_bytes += ddp_bytes;
				total_rx_packets += DIV_ROUND_UP(ddp_bytes,
								 mss);
			}
2055 2056
			if (!ddp_bytes) {
				dev_kfree_skb_any(skb);
2057
				continue;
2058
			}
2059
		}
2060

2061
#endif /* IXGBE_FCOE */
2062
		skb_mark_napi_id(skb, &q_vector->napi);
2063
		ixgbe_rx_skb(q_vector, skb);
2064

2065
		/* update budget accounting */
2066 2067
		total_rx_packets++;
	} while (likely(total_rx_packets < budget));
2068

2069 2070 2071 2072
	u64_stats_update_begin(&rx_ring->syncp);
	rx_ring->stats.packets += total_rx_packets;
	rx_ring->stats.bytes += total_rx_bytes;
	u64_stats_update_end(&rx_ring->syncp);
2073 2074
	q_vector->rx.total_packets += total_rx_packets;
	q_vector->rx.total_bytes += total_rx_bytes;
2075

2076 2077 2078
	if (cleaned_count)
		ixgbe_alloc_rx_buffers(rx_ring, cleaned_count);

2079
	return total_rx_packets;
2080 2081
}

2082
#ifdef CONFIG_NET_RX_BUSY_POLL
2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099
/* must be called with local_bh_disable()d */
static int ixgbe_low_latency_recv(struct napi_struct *napi)
{
	struct ixgbe_q_vector *q_vector =
			container_of(napi, struct ixgbe_q_vector, napi);
	struct ixgbe_adapter *adapter = q_vector->adapter;
	struct ixgbe_ring  *ring;
	int found = 0;

	if (test_bit(__IXGBE_DOWN, &adapter->state))
		return LL_FLUSH_FAILED;

	if (!ixgbe_qv_lock_poll(q_vector))
		return LL_FLUSH_BUSY;

	ixgbe_for_each_ring(ring, q_vector->rx) {
		found = ixgbe_clean_rx_irq(q_vector, ring, 4);
2100 2101 2102 2103 2104 2105
#ifdef LL_EXTENDED_STATS
		if (found)
			ring->stats.cleaned += found;
		else
			ring->stats.misses++;
#endif
2106 2107 2108 2109 2110 2111 2112 2113
		if (found)
			break;
	}

	ixgbe_qv_unlock_poll(q_vector);

	return found;
}
2114
#endif	/* CONFIG_NET_RX_BUSY_POLL */
2115

2116 2117 2118 2119 2120 2121 2122 2123 2124
/**
 * ixgbe_configure_msix - Configure MSI-X hardware
 * @adapter: board private structure
 *
 * ixgbe_configure_msix sets up the hardware to properly generate MSI-X
 * interrupts.
 **/
static void ixgbe_configure_msix(struct ixgbe_adapter *adapter)
{
2125
	struct ixgbe_q_vector *q_vector;
2126
	int v_idx;
2127
	u32 mask;
2128

2129 2130 2131 2132 2133 2134
	/* Populate MSIX to EITR Select */
	if (adapter->num_vfs > 32) {
		u32 eitrsel = (1 << (adapter->num_vfs - 32)) - 1;
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, eitrsel);
	}

2135 2136
	/*
	 * Populate the IVAR table and set the ITR values to the
2137 2138
	 * corresponding register.
	 */
2139
	for (v_idx = 0; v_idx < adapter->num_q_vectors; v_idx++) {
2140
		struct ixgbe_ring *ring;
2141
		q_vector = adapter->q_vector[v_idx];
2142

2143
		ixgbe_for_each_ring(ring, q_vector->rx)
2144 2145
			ixgbe_set_ivar(adapter, 0, ring->reg_idx, v_idx);

2146
		ixgbe_for_each_ring(ring, q_vector->tx)
2147 2148
			ixgbe_set_ivar(adapter, 1, ring->reg_idx, v_idx);

2149
		ixgbe_write_eitr(q_vector);
2150 2151
	}

2152 2153
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB:
2154
		ixgbe_set_ivar(adapter, -1, IXGBE_IVAR_OTHER_CAUSES_INDEX,
2155
			       v_idx);
2156 2157
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
2158
	case ixgbe_mac_X540:
2159
		ixgbe_set_ivar(adapter, -1, 1, v_idx);
2160 2161 2162 2163
		break;
	default:
		break;
	}
2164 2165
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITR(v_idx), 1950);

2166
	/* set up to autoclear timer, and the vectors */
2167
	mask = IXGBE_EIMS_ENABLE_MASK;
2168 2169 2170 2171
	mask &= ~(IXGBE_EIMS_OTHER |
		  IXGBE_EIMS_MAILBOX |
		  IXGBE_EIMS_LSC);

2172
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIAC, mask);
2173 2174
}

2175 2176 2177 2178 2179 2180 2181 2182 2183
enum latency_range {
	lowest_latency = 0,
	low_latency = 1,
	bulk_latency = 2,
	latency_invalid = 255
};

/**
 * ixgbe_update_itr - update the dynamic ITR value based on statistics
2184 2185
 * @q_vector: structure containing interrupt and ring information
 * @ring_container: structure containing ring performance data
2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196
 *
 *      Stores a new ITR value based on packets and byte
 *      counts during the last interrupt.  The advantage of per interrupt
 *      computation is faster updates and more accurate ITR for the current
 *      traffic pattern.  Constants in this function were computed
 *      based on theoretical maximum wire speed and thresholds were set based
 *      on testing data as well as attempting to minimize response time
 *      while increasing bulk throughput.
 *      this functionality is controlled by the InterruptThrottleRate module
 *      parameter (see ixgbe_param.c)
 **/
2197 2198
static void ixgbe_update_itr(struct ixgbe_q_vector *q_vector,
			     struct ixgbe_ring_container *ring_container)
2199
{
2200 2201 2202
	int bytes = ring_container->total_bytes;
	int packets = ring_container->total_packets;
	u32 timepassed_us;
2203
	u64 bytes_perint;
2204
	u8 itr_setting = ring_container->itr;
2205 2206

	if (packets == 0)
2207
		return;
2208 2209

	/* simple throttlerate management
2210 2211 2212
	 *   0-10MB/s   lowest (100000 ints/s)
	 *  10-20MB/s   low    (20000 ints/s)
	 *  20-1249MB/s bulk   (8000 ints/s)
2213 2214
	 */
	/* what was last interrupt timeslice? */
2215
	timepassed_us = q_vector->itr >> 2;
2216 2217 2218
	if (timepassed_us == 0)
		return;

2219 2220 2221 2222
	bytes_perint = bytes / timepassed_us; /* bytes/usec */

	switch (itr_setting) {
	case lowest_latency:
2223
		if (bytes_perint > 10)
2224
			itr_setting = low_latency;
2225 2226
		break;
	case low_latency:
2227
		if (bytes_perint > 20)
2228
			itr_setting = bulk_latency;
2229
		else if (bytes_perint <= 10)
2230
			itr_setting = lowest_latency;
2231 2232
		break;
	case bulk_latency:
2233
		if (bytes_perint <= 20)
2234
			itr_setting = low_latency;
2235 2236 2237
		break;
	}

2238 2239 2240 2241 2242 2243
	/* clear work counters since we have the values we need */
	ring_container->total_bytes = 0;
	ring_container->total_packets = 0;

	/* write updated itr to ring container */
	ring_container->itr = itr_setting;
2244 2245
}

2246 2247
/**
 * ixgbe_write_eitr - write EITR register in hardware specific way
2248
 * @q_vector: structure containing interrupt and ring information
2249 2250 2251 2252 2253
 *
 * This function is made to be called by ethtool and by the driver
 * when it needs to update EITR registers at runtime.  Hardware
 * specific quirks/differences are taken care of here.
 */
2254
void ixgbe_write_eitr(struct ixgbe_q_vector *q_vector)
2255
{
2256
	struct ixgbe_adapter *adapter = q_vector->adapter;
2257
	struct ixgbe_hw *hw = &adapter->hw;
2258
	int v_idx = q_vector->v_idx;
2259
	u32 itr_reg = q_vector->itr & IXGBE_MAX_EITR;
2260

2261 2262
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB:
2263 2264
		/* must write high and low 16 bits to reset counter */
		itr_reg |= (itr_reg << 16);
2265 2266
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
2267
	case ixgbe_mac_X540:
2268 2269 2270 2271 2272
		/*
		 * set the WDIS bit to not clear the timer bits and cause an
		 * immediate assertion of the interrupt
		 */
		itr_reg |= IXGBE_EITR_CNT_WDIS;
2273 2274 2275
		break;
	default:
		break;
2276 2277 2278 2279
	}
	IXGBE_WRITE_REG(hw, IXGBE_EITR(v_idx), itr_reg);
}

2280
static void ixgbe_set_itr(struct ixgbe_q_vector *q_vector)
2281
{
2282
	u32 new_itr = q_vector->itr;
2283
	u8 current_itr;
2284

2285 2286
	ixgbe_update_itr(q_vector, &q_vector->tx);
	ixgbe_update_itr(q_vector, &q_vector->rx);
2287

2288
	current_itr = max(q_vector->rx.itr, q_vector->tx.itr);
2289 2290 2291 2292

	switch (current_itr) {
	/* counts and packets in update_itr are dependent on these numbers */
	case lowest_latency:
2293
		new_itr = IXGBE_100K_ITR;
2294 2295
		break;
	case low_latency:
2296
		new_itr = IXGBE_20K_ITR;
2297 2298
		break;
	case bulk_latency:
2299
		new_itr = IXGBE_8K_ITR;
2300
		break;
2301 2302
	default:
		break;
2303 2304
	}

2305
	if (new_itr != q_vector->itr) {
2306
		/* do an exponential smoothing */
2307 2308
		new_itr = (10 * new_itr * q_vector->itr) /
			  ((9 * new_itr) + q_vector->itr);
2309

2310
		/* save the algorithm value here */
2311
		q_vector->itr = new_itr;
2312 2313

		ixgbe_write_eitr(q_vector);
2314 2315 2316
	}
}

2317
/**
2318
 * ixgbe_check_overtemp_subtask - check for over temperature
2319
 * @adapter: pointer to adapter
2320
 **/
2321
static void ixgbe_check_overtemp_subtask(struct ixgbe_adapter *adapter)
2322 2323 2324 2325
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 eicr = adapter->interrupt_event;

2326
	if (test_bit(__IXGBE_DOWN, &adapter->state))
2327 2328
		return;

2329 2330 2331 2332 2333 2334
	if (!(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) &&
	    !(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_EVENT))
		return;

	adapter->flags2 &= ~IXGBE_FLAG2_TEMP_SENSOR_EVENT;

2335
	switch (hw->device_id) {
2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348
	case IXGBE_DEV_ID_82599_T3_LOM:
		/*
		 * Since the warning interrupt is for both ports
		 * we don't have to check if:
		 *  - This interrupt wasn't for our port.
		 *  - We may have missed the interrupt so always have to
		 *    check if we  got a LSC
		 */
		if (!(eicr & IXGBE_EICR_GPI_SDP0) &&
		    !(eicr & IXGBE_EICR_LSC))
			return;

		if (!(eicr & IXGBE_EICR_LSC) && hw->mac.ops.check_link) {
J
Josh Hay 已提交
2349
			u32 speed;
2350
			bool link_up = false;
2351

J
Josh Hay 已提交
2352
			hw->mac.ops.check_link(hw, &speed, &link_up, false);
2353

2354 2355 2356 2357 2358 2359 2360 2361 2362
			if (link_up)
				return;
		}

		/* Check if this is not due to overtemp */
		if (hw->phy.ops.check_overtemp(hw) != IXGBE_ERR_OVERTEMP)
			return;

		break;
2363 2364
	default:
		if (!(eicr & IXGBE_EICR_GPI_SDP0))
2365
			return;
2366
		break;
2367
	}
2368 2369 2370 2371
	e_crit(drv,
	       "Network adapter has been stopped because it has over heated. "
	       "Restart the computer. If the problem persists, "
	       "power off the system and replace the adapter\n");
2372 2373

	adapter->interrupt_event = 0;
2374 2375
}

2376 2377 2378 2379 2380 2381
static void ixgbe_check_fan_failure(struct ixgbe_adapter *adapter, u32 eicr)
{
	struct ixgbe_hw *hw = &adapter->hw;

	if ((adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) &&
	    (eicr & IXGBE_EICR_GPI_SDP1)) {
2382
		e_crit(probe, "Fan has stopped, replace the adapter\n");
2383 2384 2385 2386
		/* write to clear the interrupt */
		IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1);
	}
}
2387

2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420
static void ixgbe_check_overtemp_event(struct ixgbe_adapter *adapter, u32 eicr)
{
	if (!(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE))
		return;

	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82599EB:
		/*
		 * Need to check link state so complete overtemp check
		 * on service task
		 */
		if (((eicr & IXGBE_EICR_GPI_SDP0) || (eicr & IXGBE_EICR_LSC)) &&
		    (!test_bit(__IXGBE_DOWN, &adapter->state))) {
			adapter->interrupt_event = eicr;
			adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_EVENT;
			ixgbe_service_event_schedule(adapter);
			return;
		}
		return;
	case ixgbe_mac_X540:
		if (!(eicr & IXGBE_EICR_TS))
			return;
		break;
	default:
		return;
	}

	e_crit(drv,
	       "Network adapter has been stopped because it has over heated. "
	       "Restart the computer. If the problem persists, "
	       "power off the system and replace the adapter\n");
}

2421 2422 2423 2424
static void ixgbe_check_sfp_event(struct ixgbe_adapter *adapter, u32 eicr)
{
	struct ixgbe_hw *hw = &adapter->hw;

2425 2426 2427
	if (eicr & IXGBE_EICR_GPI_SDP2) {
		/* Clear the interrupt */
		IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP2);
2428 2429 2430 2431
		if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
			adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
			ixgbe_service_event_schedule(adapter);
		}
2432 2433
	}

2434 2435 2436
	if (eicr & IXGBE_EICR_GPI_SDP1) {
		/* Clear the interrupt */
		IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1);
2437 2438 2439 2440
		if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
			adapter->flags |= IXGBE_FLAG_NEED_LINK_CONFIG;
			ixgbe_service_event_schedule(adapter);
		}
2441 2442 2443
	}
}

2444 2445 2446 2447 2448 2449 2450 2451 2452
static void ixgbe_check_lsc(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;

	adapter->lsc_int++;
	adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
	adapter->link_check_timeout = jiffies;
	if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
		IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_EIMC_LSC);
2453
		IXGBE_WRITE_FLUSH(hw);
2454
		ixgbe_service_event_schedule(adapter);
2455 2456 2457
	}
}

2458 2459 2460 2461
static inline void ixgbe_irq_enable_queues(struct ixgbe_adapter *adapter,
					   u64 qmask)
{
	u32 mask;
2462
	struct ixgbe_hw *hw = &adapter->hw;
2463

2464 2465
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
2466
		mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
2467 2468 2469
		IXGBE_WRITE_REG(hw, IXGBE_EIMS, mask);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
2470
	case ixgbe_mac_X540:
2471
		mask = (qmask & 0xFFFFFFFF);
2472 2473
		if (mask)
			IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(0), mask);
2474
		mask = (qmask >> 32);
2475 2476 2477 2478 2479
		if (mask)
			IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(1), mask);
		break;
	default:
		break;
2480 2481 2482 2483 2484
	}
	/* skip the flush */
}

static inline void ixgbe_irq_disable_queues(struct ixgbe_adapter *adapter,
2485
					    u64 qmask)
2486 2487
{
	u32 mask;
2488
	struct ixgbe_hw *hw = &adapter->hw;
2489

2490 2491
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
2492
		mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
2493 2494 2495
		IXGBE_WRITE_REG(hw, IXGBE_EIMC, mask);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
2496
	case ixgbe_mac_X540:
2497
		mask = (qmask & 0xFFFFFFFF);
2498 2499
		if (mask)
			IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(0), mask);
2500
		mask = (qmask >> 32);
2501 2502 2503 2504 2505
		if (mask)
			IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(1), mask);
		break;
	default:
		break;
2506 2507 2508 2509
	}
	/* skip the flush */
}

2510
/**
2511 2512
 * ixgbe_irq_enable - Enable default interrupt generation settings
 * @adapter: board private structure
2513
 **/
2514 2515
static inline void ixgbe_irq_enable(struct ixgbe_adapter *adapter, bool queues,
				    bool flush)
2516
{
2517
	u32 mask = (IXGBE_EIMS_ENABLE_MASK & ~IXGBE_EIMS_RTX_QUEUE);
2518

2519 2520 2521
	/* don't reenable LSC while waiting for link */
	if (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE)
		mask &= ~IXGBE_EIMS_LSC;
2522

2523
	if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE)
2524 2525 2526 2527 2528 2529 2530 2531 2532 2533
		switch (adapter->hw.mac.type) {
		case ixgbe_mac_82599EB:
			mask |= IXGBE_EIMS_GPI_SDP0;
			break;
		case ixgbe_mac_X540:
			mask |= IXGBE_EIMS_TS;
			break;
		default:
			break;
		}
2534 2535 2536 2537 2538 2539
	if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
		mask |= IXGBE_EIMS_GPI_SDP1;
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82599EB:
		mask |= IXGBE_EIMS_GPI_SDP1;
		mask |= IXGBE_EIMS_GPI_SDP2;
2540 2541
	case ixgbe_mac_X540:
		mask |= IXGBE_EIMS_ECC;
2542 2543 2544 2545
		mask |= IXGBE_EIMS_MAILBOX;
		break;
	default:
		break;
2546
	}
J
Jacob Keller 已提交
2547 2548 2549 2550

	if (adapter->hw.mac.type == ixgbe_mac_X540)
		mask |= IXGBE_EIMS_TIMESYNC;

2551 2552 2553
	if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) &&
	    !(adapter->flags2 & IXGBE_FLAG2_FDIR_REQUIRES_REINIT))
		mask |= IXGBE_EIMS_FLOW_DIR;
2554

2555 2556 2557 2558 2559
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS, mask);
	if (queues)
		ixgbe_irq_enable_queues(adapter, ~0);
	if (flush)
		IXGBE_WRITE_FLUSH(&adapter->hw);
2560 2561
}

2562
static irqreturn_t ixgbe_msix_other(int irq, void *data)
2563
{
2564
	struct ixgbe_adapter *adapter = data;
2565
	struct ixgbe_hw *hw = &adapter->hw;
2566
	u32 eicr;
2567

2568 2569 2570 2571 2572 2573 2574
	/*
	 * Workaround for Silicon errata.  Use clear-by-write instead
	 * of clear-by-read.  Reading with EICS will return the
	 * interrupt causes without clearing, which later be done
	 * with the write to EICR.
	 */
	eicr = IXGBE_READ_REG(hw, IXGBE_EICS);
2575 2576 2577 2578 2579 2580 2581 2582 2583 2584

	/* The lower 16bits of the EICR register are for the queue interrupts
	 * which should be masked here in order to not accidently clear them if
	 * the bits are high when ixgbe_msix_other is called. There is a race
	 * condition otherwise which results in possible performance loss
	 * especially if the ixgbe_msix_other interrupt is triggering
	 * consistently (as it would when PPS is turned on for the X540 device)
	 */
	eicr &= 0xFFFF0000;

2585
	IXGBE_WRITE_REG(hw, IXGBE_EICR, eicr);
2586

2587 2588
	if (eicr & IXGBE_EICR_LSC)
		ixgbe_check_lsc(adapter);
2589

2590 2591
	if (eicr & IXGBE_EICR_MAILBOX)
		ixgbe_msg_task(adapter);
2592

2593 2594
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
2595
	case ixgbe_mac_X540:
2596 2597 2598
		if (eicr & IXGBE_EICR_ECC)
			e_info(link, "Received unrecoverable ECC Err, please "
			       "reboot\n");
2599 2600
		/* Handle Flow Director Full threshold interrupt */
		if (eicr & IXGBE_EICR_FLOW_DIR) {
2601
			int reinit_count = 0;
2602 2603
			int i;
			for (i = 0; i < adapter->num_tx_queues; i++) {
2604
				struct ixgbe_ring *ring = adapter->tx_ring[i];
A
Alexander Duyck 已提交
2605
				if (test_and_clear_bit(__IXGBE_TX_FDIR_INIT_DONE,
2606 2607 2608 2609 2610 2611 2612 2613
						       &ring->state))
					reinit_count++;
			}
			if (reinit_count) {
				/* no more flow director interrupts until after init */
				IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_EIMC_FLOW_DIR);
				adapter->flags2 |= IXGBE_FLAG2_FDIR_REQUIRES_REINIT;
				ixgbe_service_event_schedule(adapter);
2614 2615
			}
		}
2616
		ixgbe_check_sfp_event(adapter, eicr);
2617
		ixgbe_check_overtemp_event(adapter, eicr);
2618 2619 2620
		break;
	default:
		break;
2621
	}
2622

2623
	ixgbe_check_fan_failure(adapter, eicr);
J
Jacob Keller 已提交
2624 2625 2626

	if (unlikely(eicr & IXGBE_EICR_TIMESYNC))
		ixgbe_ptp_check_pps_event(adapter, eicr);
2627

2628
	/* re-enable the original interrupt state, no lsc, no queues */
2629
	if (!test_bit(__IXGBE_DOWN, &adapter->state))
2630
		ixgbe_irq_enable(adapter, false, false);
2631

2632
	return IRQ_HANDLED;
2633
}
2634

2635
static irqreturn_t ixgbe_msix_clean_rings(int irq, void *data)
2636
{
2637
	struct ixgbe_q_vector *q_vector = data;
2638

2639
	/* EIAM disabled interrupts (on this vector) for us */
2640

2641 2642
	if (q_vector->rx.ring || q_vector->tx.ring)
		napi_schedule(&q_vector->napi);
2643

2644
	return IRQ_HANDLED;
2645 2646
}

2647 2648 2649 2650 2651 2652 2653
/**
 * ixgbe_poll - NAPI Rx polling callback
 * @napi: structure for representing this polling device
 * @budget: how many packets driver is allowed to clean
 *
 * This function is used for legacy and MSI, NAPI mode
 **/
2654
int ixgbe_poll(struct napi_struct *napi, int budget)
2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670
{
	struct ixgbe_q_vector *q_vector =
				container_of(napi, struct ixgbe_q_vector, napi);
	struct ixgbe_adapter *adapter = q_vector->adapter;
	struct ixgbe_ring *ring;
	int per_ring_budget;
	bool clean_complete = true;

#ifdef CONFIG_IXGBE_DCA
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
		ixgbe_update_dca(q_vector);
#endif

	ixgbe_for_each_ring(ring, q_vector->tx)
		clean_complete &= !!ixgbe_clean_tx_irq(q_vector, ring);

2671 2672 2673
	if (!ixgbe_qv_lock_napi(q_vector))
		return budget;

2674 2675 2676 2677 2678 2679 2680 2681
	/* attempt to distribute budget to each queue fairly, but don't allow
	 * the budget to go below 1 because we'll exit polling */
	if (q_vector->rx.count > 1)
		per_ring_budget = max(budget/q_vector->rx.count, 1);
	else
		per_ring_budget = budget;

	ixgbe_for_each_ring(ring, q_vector->rx)
2682 2683
		clean_complete &= (ixgbe_clean_rx_irq(q_vector, ring,
				   per_ring_budget) < per_ring_budget);
2684

2685
	ixgbe_qv_unlock_napi(q_vector);
2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699
	/* If all work not completed, return budget and keep polling */
	if (!clean_complete)
		return budget;

	/* all work done, exit the polling mode */
	napi_complete(napi);
	if (adapter->rx_itr_setting & 1)
		ixgbe_set_itr(q_vector);
	if (!test_bit(__IXGBE_DOWN, &adapter->state))
		ixgbe_irq_enable_queues(adapter, ((u64)1 << q_vector->v_idx));

	return 0;
}

2700 2701 2702 2703 2704 2705 2706 2707 2708 2709
/**
 * ixgbe_request_msix_irqs - Initialize MSI-X interrupts
 * @adapter: board private structure
 *
 * ixgbe_request_msix_irqs allocates MSI-X vectors and requests
 * interrupts from the kernel.
 **/
static int ixgbe_request_msix_irqs(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;
2710
	int vector, err;
2711
	int ri = 0, ti = 0;
2712

2713
	for (vector = 0; vector < adapter->num_q_vectors; vector++) {
2714
		struct ixgbe_q_vector *q_vector = adapter->q_vector[vector];
2715
		struct msix_entry *entry = &adapter->msix_entries[vector];
R
Robert Olsson 已提交
2716

2717
		if (q_vector->tx.ring && q_vector->rx.ring) {
2718
			snprintf(q_vector->name, sizeof(q_vector->name) - 1,
2719 2720 2721
				 "%s-%s-%d", netdev->name, "TxRx", ri++);
			ti++;
		} else if (q_vector->rx.ring) {
2722
			snprintf(q_vector->name, sizeof(q_vector->name) - 1,
2723 2724
				 "%s-%s-%d", netdev->name, "rx", ri++);
		} else if (q_vector->tx.ring) {
2725
			snprintf(q_vector->name, sizeof(q_vector->name) - 1,
2726
				 "%s-%s-%d", netdev->name, "tx", ti++);
2727 2728 2729
		} else {
			/* skip this unused q_vector */
			continue;
2730
		}
2731 2732
		err = request_irq(entry->vector, &ixgbe_msix_clean_rings, 0,
				  q_vector->name, q_vector);
2733
		if (err) {
2734
			e_err(probe, "request_irq failed for MSIX interrupt "
2735
			      "Error: %d\n", err);
2736
			goto free_queue_irqs;
2737
		}
2738 2739 2740 2741
		/* If Flow Director is enabled, set interrupt affinity */
		if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
			/* assign the mask for this irq */
			irq_set_affinity_hint(entry->vector,
2742
					      &q_vector->affinity_mask);
2743
		}
2744 2745
	}

2746
	err = request_irq(adapter->msix_entries[vector].vector,
2747
			  ixgbe_msix_other, 0, netdev->name, adapter);
2748
	if (err) {
2749
		e_err(probe, "request_irq for msix_other failed: %d\n", err);
2750
		goto free_queue_irqs;
2751 2752 2753 2754
	}

	return 0;

2755
free_queue_irqs:
2756 2757 2758 2759 2760 2761 2762
	while (vector) {
		vector--;
		irq_set_affinity_hint(adapter->msix_entries[vector].vector,
				      NULL);
		free_irq(adapter->msix_entries[vector].vector,
			 adapter->q_vector[vector]);
	}
2763 2764
	adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
	pci_disable_msix(adapter->pdev);
2765 2766 2767 2768 2769 2770
	kfree(adapter->msix_entries);
	adapter->msix_entries = NULL;
	return err;
}

/**
2771
 * ixgbe_intr - legacy mode Interrupt Handler
2772 2773 2774 2775 2776
 * @irq: interrupt number
 * @data: pointer to a network interface device structure
 **/
static irqreturn_t ixgbe_intr(int irq, void *data)
{
2777
	struct ixgbe_adapter *adapter = data;
2778
	struct ixgbe_hw *hw = &adapter->hw;
2779
	struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
2780 2781
	u32 eicr;

2782
	/*
2783
	 * Workaround for silicon errata #26 on 82598.  Mask the interrupt
2784 2785 2786 2787
	 * before the read of EICR.
	 */
	IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_IRQ_CLEAR_MASK);

2788
	/* for NAPI, using EIAM to auto-mask tx/rx interrupt bits on read
S
Stephen Hemminger 已提交
2789
	 * therefore no explicit interrupt disable is necessary */
2790
	eicr = IXGBE_READ_REG(hw, IXGBE_EICR);
2791
	if (!eicr) {
2792 2793
		/*
		 * shared interrupt alert!
2794
		 * make sure interrupts are enabled because the read will
2795 2796 2797 2798 2799 2800
		 * have disabled interrupts due to EIAM
		 * finish the workaround of silicon errata on 82598.  Unmask
		 * the interrupt that we masked before the EICR read.
		 */
		if (!test_bit(__IXGBE_DOWN, &adapter->state))
			ixgbe_irq_enable(adapter, true, true);
2801
		return IRQ_NONE;	/* Not our interrupt */
2802
	}
2803

2804 2805
	if (eicr & IXGBE_EICR_LSC)
		ixgbe_check_lsc(adapter);
2806

2807 2808
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
2809
		ixgbe_check_sfp_event(adapter, eicr);
2810 2811 2812 2813 2814
		/* Fall through */
	case ixgbe_mac_X540:
		if (eicr & IXGBE_EICR_ECC)
			e_info(link, "Received unrecoverable ECC err, please "
				     "reboot\n");
2815
		ixgbe_check_overtemp_event(adapter, eicr);
2816 2817 2818 2819
		break;
	default:
		break;
	}
2820

2821
	ixgbe_check_fan_failure(adapter, eicr);
J
Jacob Keller 已提交
2822 2823
	if (unlikely(eicr & IXGBE_EICR_TIMESYNC))
		ixgbe_ptp_check_pps_event(adapter, eicr);
2824

2825 2826
	/* would disable interrupts here but EIAM disabled it */
	napi_schedule(&q_vector->napi);
2827

2828 2829 2830 2831 2832 2833 2834
	/*
	 * re-enable link(maybe) and non-queue interrupts, no flush.
	 * ixgbe_poll will re-enable the queue interrupts
	 */
	if (!test_bit(__IXGBE_DOWN, &adapter->state))
		ixgbe_irq_enable(adapter, false, false);

2835 2836 2837 2838 2839 2840 2841 2842 2843 2844
	return IRQ_HANDLED;
}

/**
 * ixgbe_request_irq - initialize interrupts
 * @adapter: board private structure
 *
 * Attempts to configure interrupts using the best available
 * capabilities of the hardware and kernel.
 **/
2845
static int ixgbe_request_irq(struct ixgbe_adapter *adapter)
2846 2847
{
	struct net_device *netdev = adapter->netdev;
2848
	int err;
2849

2850
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
2851
		err = ixgbe_request_msix_irqs(adapter);
2852
	else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED)
2853
		err = request_irq(adapter->pdev->irq, ixgbe_intr, 0,
2854
				  netdev->name, adapter);
2855
	else
2856
		err = request_irq(adapter->pdev->irq, ixgbe_intr, IRQF_SHARED,
2857
				  netdev->name, adapter);
2858

2859
	if (err)
2860
		e_err(probe, "request_irq failed, Error %d\n", err);
2861 2862 2863 2864 2865 2866

	return err;
}

static void ixgbe_free_irq(struct ixgbe_adapter *adapter)
{
2867
	int vector;
2868

2869 2870 2871 2872
	if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
		free_irq(adapter->pdev->irq, adapter);
		return;
	}
2873

2874 2875 2876
	for (vector = 0; vector < adapter->num_q_vectors; vector++) {
		struct ixgbe_q_vector *q_vector = adapter->q_vector[vector];
		struct msix_entry *entry = &adapter->msix_entries[vector];
2877

2878 2879 2880
		/* free only the irqs that were actually requested */
		if (!q_vector->rx.ring && !q_vector->tx.ring)
			continue;
2881

2882 2883 2884 2885
		/* clear the affinity_mask in the IRQ descriptor */
		irq_set_affinity_hint(entry->vector, NULL);

		free_irq(entry->vector, q_vector);
2886
	}
2887 2888

	free_irq(adapter->msix_entries[vector++].vector, adapter);
2889 2890
}

2891 2892 2893 2894 2895 2896
/**
 * ixgbe_irq_disable - Mask off interrupt generation on the NIC
 * @adapter: board private structure
 **/
static inline void ixgbe_irq_disable(struct ixgbe_adapter *adapter)
{
2897 2898
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB:
2899
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, ~0);
2900 2901
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
2902
	case ixgbe_mac_X540:
2903 2904
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, 0xFFFF0000);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(0), ~0);
2905
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(1), ~0);
2906 2907 2908
		break;
	default:
		break;
2909 2910 2911
	}
	IXGBE_WRITE_FLUSH(&adapter->hw);
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
2912 2913 2914 2915 2916 2917
		int vector;

		for (vector = 0; vector < adapter->num_q_vectors; vector++)
			synchronize_irq(adapter->msix_entries[vector].vector);

		synchronize_irq(adapter->msix_entries[vector++].vector);
2918 2919 2920 2921 2922
	} else {
		synchronize_irq(adapter->pdev->irq);
	}
}

2923 2924 2925 2926 2927 2928
/**
 * ixgbe_configure_msi_and_legacy - Initialize PIN (INTA...) and MSI interrupts
 *
 **/
static void ixgbe_configure_msi_and_legacy(struct ixgbe_adapter *adapter)
{
2929
	struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
2930

2931
	ixgbe_write_eitr(q_vector);
2932

2933 2934
	ixgbe_set_ivar(adapter, 0, 0, 0);
	ixgbe_set_ivar(adapter, 1, 0, 0);
2935

2936
	e_info(hw, "Legacy interrupt IVAR setup done\n");
2937 2938
}

2939 2940 2941 2942 2943 2944 2945
/**
 * ixgbe_configure_tx_ring - Configure 8259x Tx ring after Reset
 * @adapter: board private structure
 * @ring: structure containing ring specific data
 *
 * Configure the Tx descriptor ring after a reset.
 **/
2946 2947
void ixgbe_configure_tx_ring(struct ixgbe_adapter *adapter,
			     struct ixgbe_ring *ring)
2948 2949 2950
{
	struct ixgbe_hw *hw = &adapter->hw;
	u64 tdba = ring->dma;
2951
	int wait_loop = 10;
2952
	u32 txdctl = IXGBE_TXDCTL_ENABLE;
2953
	u8 reg_idx = ring->reg_idx;
2954

2955
	/* disable queue to avoid issues while updating state */
2956
	IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), 0);
2957 2958
	IXGBE_WRITE_FLUSH(hw);

2959
	IXGBE_WRITE_REG(hw, IXGBE_TDBAL(reg_idx),
2960
			(tdba & DMA_BIT_MASK(32)));
2961 2962 2963 2964 2965
	IXGBE_WRITE_REG(hw, IXGBE_TDBAH(reg_idx), (tdba >> 32));
	IXGBE_WRITE_REG(hw, IXGBE_TDLEN(reg_idx),
			ring->count * sizeof(union ixgbe_adv_tx_desc));
	IXGBE_WRITE_REG(hw, IXGBE_TDH(reg_idx), 0);
	IXGBE_WRITE_REG(hw, IXGBE_TDT(reg_idx), 0);
2966
	ring->tail = hw->hw_addr + IXGBE_TDT(reg_idx);
2967

2968 2969
	/*
	 * set WTHRESH to encourage burst writeback, it should not be set
E
Emil Tantilov 已提交
2970 2971 2972
	 * higher than 1 when:
	 * - ITR is 0 as it could cause false TX hangs
	 * - ITR is set to > 100k int/sec and BQL is enabled
2973 2974 2975 2976 2977
	 *
	 * In order to avoid issues WTHRESH + PTHRESH should always be equal
	 * to or less than the number of on chip descriptors, which is
	 * currently 40.
	 */
E
Emil Tantilov 已提交
2978 2979 2980
#if IS_ENABLED(CONFIG_BQL)
	if (!ring->q_vector || (ring->q_vector->itr < IXGBE_100K_ITR))
#else
2981
	if (!ring->q_vector || (ring->q_vector->itr < 8))
E
Emil Tantilov 已提交
2982
#endif
2983 2984 2985 2986
		txdctl |= (1 << 16);	/* WTHRESH = 1 */
	else
		txdctl |= (8 << 16);	/* WTHRESH = 8 */

2987 2988 2989 2990
	/*
	 * Setting PTHRESH to 32 both improves performance
	 * and avoids a TX hang with DFP enabled
	 */
2991 2992
	txdctl |= (1 << 8) |	/* HTHRESH = 1 */
		   32;		/* PTHRESH = 32 */
2993 2994

	/* reinitialize flowdirector state */
2995
	if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
2996 2997 2998 2999 3000 3001
		ring->atr_sample_rate = adapter->atr_sample_rate;
		ring->atr_count = 0;
		set_bit(__IXGBE_TX_FDIR_INIT_DONE, &ring->state);
	} else {
		ring->atr_sample_rate = 0;
	}
3002

3003 3004 3005 3006 3007 3008 3009 3010 3011 3012
	/* initialize XPS */
	if (!test_and_set_bit(__IXGBE_TX_XPS_INIT_DONE, &ring->state)) {
		struct ixgbe_q_vector *q_vector = ring->q_vector;

		if (q_vector)
			netif_set_xps_queue(adapter->netdev,
					    &q_vector->affinity_mask,
					    ring->queue_index);
	}

3013 3014
	clear_bit(__IXGBE_HANG_CHECK_ARMED, &ring->state);

3015 3016 3017 3018 3019 3020 3021 3022 3023 3024
	/* enable queue */
	IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), txdctl);

	/* TXDCTL.EN will return 0 on 82598 if link is down, so skip it */
	if (hw->mac.type == ixgbe_mac_82598EB &&
	    !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
		return;

	/* poll to verify queue is enabled */
	do {
3025
		usleep_range(1000, 2000);
3026 3027 3028 3029
		txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(reg_idx));
	} while (--wait_loop && !(txdctl & IXGBE_TXDCTL_ENABLE));
	if (!wait_loop)
		e_err(drv, "Could not enable Tx Queue %d\n", reg_idx);
3030 3031
}

3032 3033 3034
static void ixgbe_setup_mtqc(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
3035
	u32 rttdcs, mtqc;
3036
	u8 tcs = netdev_get_num_tc(adapter->netdev);
3037 3038 3039 3040 3041 3042 3043 3044 3045 3046

	if (hw->mac.type == ixgbe_mac_82598EB)
		return;

	/* disable the arbiter while setting MTQC */
	rttdcs = IXGBE_READ_REG(hw, IXGBE_RTTDCS);
	rttdcs |= IXGBE_RTTDCS_ARBDIS;
	IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);

	/* set transmit pool layout */
3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
		mtqc = IXGBE_MTQC_VT_ENA;
		if (tcs > 4)
			mtqc |= IXGBE_MTQC_RT_ENA | IXGBE_MTQC_8TC_8TQ;
		else if (tcs > 1)
			mtqc |= IXGBE_MTQC_RT_ENA | IXGBE_MTQC_4TC_4TQ;
		else if (adapter->ring_feature[RING_F_RSS].indices == 4)
			mtqc |= IXGBE_MTQC_32VF;
		else
			mtqc |= IXGBE_MTQC_64VF;
	} else {
		if (tcs > 4)
			mtqc = IXGBE_MTQC_RT_ENA | IXGBE_MTQC_8TC_8TQ;
		else if (tcs > 1)
			mtqc = IXGBE_MTQC_RT_ENA | IXGBE_MTQC_4TC_4TQ;
3062
		else
3063 3064
			mtqc = IXGBE_MTQC_64Q_1PB;
	}
3065

3066
	IXGBE_WRITE_REG(hw, IXGBE_MTQC, mtqc);
3067

3068 3069 3070 3071 3072
	/* Enable Security TX Buffer IFG for multiple pb */
	if (tcs) {
		u32 sectx = IXGBE_READ_REG(hw, IXGBE_SECTXMINIFG);
		sectx |= IXGBE_SECTX_DCB;
		IXGBE_WRITE_REG(hw, IXGBE_SECTXMINIFG, sectx);
3073 3074 3075 3076 3077 3078 3079
	}

	/* re-enable the arbiter */
	rttdcs &= ~IXGBE_RTTDCS_ARBDIS;
	IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);
}

3080
/**
3081
 * ixgbe_configure_tx - Configure 8259x Transmit Unit after Reset
3082 3083 3084 3085 3086 3087
 * @adapter: board private structure
 *
 * Configure the Tx unit of the MAC after a reset.
 **/
static void ixgbe_configure_tx(struct ixgbe_adapter *adapter)
{
3088 3089
	struct ixgbe_hw *hw = &adapter->hw;
	u32 dmatxctl;
3090
	u32 i;
3091

3092 3093 3094 3095 3096 3097 3098 3099 3100
	ixgbe_setup_mtqc(adapter);

	if (hw->mac.type != ixgbe_mac_82598EB) {
		/* DMATXCTL.EN must be before Tx queues are enabled */
		dmatxctl = IXGBE_READ_REG(hw, IXGBE_DMATXCTL);
		dmatxctl |= IXGBE_DMATXCTL_TE;
		IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL, dmatxctl);
	}

3101
	/* Setup the HW Tx Head and Tail descriptor pointers */
3102 3103
	for (i = 0; i < adapter->num_tx_queues; i++)
		ixgbe_configure_tx_ring(adapter, adapter->tx_ring[i]);
3104 3105
}

3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160
static void ixgbe_enable_rx_drop(struct ixgbe_adapter *adapter,
				 struct ixgbe_ring *ring)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u8 reg_idx = ring->reg_idx;
	u32 srrctl = IXGBE_READ_REG(hw, IXGBE_SRRCTL(reg_idx));

	srrctl |= IXGBE_SRRCTL_DROP_EN;

	IXGBE_WRITE_REG(hw, IXGBE_SRRCTL(reg_idx), srrctl);
}

static void ixgbe_disable_rx_drop(struct ixgbe_adapter *adapter,
				  struct ixgbe_ring *ring)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u8 reg_idx = ring->reg_idx;
	u32 srrctl = IXGBE_READ_REG(hw, IXGBE_SRRCTL(reg_idx));

	srrctl &= ~IXGBE_SRRCTL_DROP_EN;

	IXGBE_WRITE_REG(hw, IXGBE_SRRCTL(reg_idx), srrctl);
}

#ifdef CONFIG_IXGBE_DCB
void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter)
#else
static void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter)
#endif
{
	int i;
	bool pfc_en = adapter->dcb_cfg.pfc_mode_enable;

	if (adapter->ixgbe_ieee_pfc)
		pfc_en |= !!(adapter->ixgbe_ieee_pfc->pfc_en);

	/*
	 * We should set the drop enable bit if:
	 *  SR-IOV is enabled
	 *   or
	 *  Number of Rx queues > 1 and flow control is disabled
	 *
	 *  This allows us to avoid head of line blocking for security
	 *  and performance reasons.
	 */
	if (adapter->num_vfs || (adapter->num_rx_queues > 1 &&
	    !(adapter->hw.fc.current_mode & ixgbe_fc_tx_pause) && !pfc_en)) {
		for (i = 0; i < adapter->num_rx_queues; i++)
			ixgbe_enable_rx_drop(adapter, adapter->rx_ring[i]);
	} else {
		for (i = 0; i < adapter->num_rx_queues; i++)
			ixgbe_disable_rx_drop(adapter, adapter->rx_ring[i]);
	}
}

3161
#define IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT 2
3162

3163
static void ixgbe_configure_srrctl(struct ixgbe_adapter *adapter,
3164
				   struct ixgbe_ring *rx_ring)
3165
{
3166
	struct ixgbe_hw *hw = &adapter->hw;
3167
	u32 srrctl;
3168
	u8 reg_idx = rx_ring->reg_idx;
3169

3170 3171
	if (hw->mac.type == ixgbe_mac_82598EB) {
		u16 mask = adapter->ring_feature[RING_F_RSS].mask;
3172

3173 3174 3175 3176 3177 3178
		/*
		 * if VMDq is not active we must program one srrctl register
		 * per RSS queue since we have enabled RDRXCTL.MVMEN
		 */
		reg_idx &= mask;
	}
3179

3180 3181
	/* configure header buffer length, needed for RSC */
	srrctl = IXGBE_RX_HDR_SIZE << IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT;
3182

3183
	/* configure the packet buffer length */
3184
	srrctl |= ixgbe_rx_bufsz(rx_ring) >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
3185 3186

	/* configure descriptor type */
3187
	srrctl |= IXGBE_SRRCTL_DESCTYPE_ADV_ONEBUF;
3188

3189
	IXGBE_WRITE_REG(hw, IXGBE_SRRCTL(reg_idx), srrctl);
3190
}
3191

3192
static void ixgbe_setup_mrqc(struct ixgbe_adapter *adapter)
3193
{
3194 3195
	struct ixgbe_hw *hw = &adapter->hw;
	static const u32 seed[10] = { 0xE291D73D, 0x1805EC6C, 0x2A94B30D,
3196 3197
			  0xA54F2BEC, 0xEA49AF7C, 0xE214AD3D, 0xB855AABE,
			  0x6A3E67EA, 0x14364D17, 0x3BED200D};
3198 3199 3200
	u32 mrqc = 0, reta = 0;
	u32 rxcsum;
	int i, j;
3201 3202 3203 3204 3205 3206 3207 3208 3209
	u16 rss_i = adapter->ring_feature[RING_F_RSS].indices;

	/*
	 * Program table for at least 2 queues w/ SR-IOV so that VFs can
	 * make full use of any rings they may have.  We will use the
	 * PSRTYPE register to control how many rings we use within the PF.
	 */
	if ((adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) && (rss_i < 2))
		rss_i = 2;
3210

3211 3212 3213 3214 3215 3216
	/* Fill out hash function seeds */
	for (i = 0; i < 10; i++)
		IXGBE_WRITE_REG(hw, IXGBE_RSSRK(i), seed[i]);

	/* Fill out redirection table */
	for (i = 0, j = 0; i < 128; i++, j++) {
3217
		if (j == rss_i)
3218 3219 3220 3221 3222 3223 3224
			j = 0;
		/* reta = 4-byte sliding window of
		 * 0x00..(indices-1)(indices-1)00..etc. */
		reta = (reta << 8) | (j * 0x11);
		if ((i & 3) == 3)
			IXGBE_WRITE_REG(hw, IXGBE_RETA(i >> 2), reta);
	}
3225

3226 3227 3228 3229 3230
	/* Disable indicating checksum in descriptor, enables RSS hash */
	rxcsum = IXGBE_READ_REG(hw, IXGBE_RXCSUM);
	rxcsum |= IXGBE_RXCSUM_PCSD;
	IXGBE_WRITE_REG(hw, IXGBE_RXCSUM, rxcsum);

3231
	if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
3232
		if (adapter->ring_feature[RING_F_RSS].mask)
3233
			mrqc = IXGBE_MRQC_RSSEN;
3234
	} else {
3235 3236 3237 3238 3239 3240 3241 3242 3243
		u8 tcs = netdev_get_num_tc(adapter->netdev);

		if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
			if (tcs > 4)
				mrqc = IXGBE_MRQC_VMDQRT8TCEN;	/* 8 TCs */
			else if (tcs > 1)
				mrqc = IXGBE_MRQC_VMDQRT4TCEN;	/* 4 TCs */
			else if (adapter->ring_feature[RING_F_RSS].indices == 4)
				mrqc = IXGBE_MRQC_VMDQRSS32EN;
3244
			else
3245 3246 3247
				mrqc = IXGBE_MRQC_VMDQRSS64EN;
		} else {
			if (tcs > 4)
3248
				mrqc = IXGBE_MRQC_RTRSS8TCEN;
3249 3250 3251 3252
			else if (tcs > 1)
				mrqc = IXGBE_MRQC_RTRSS4TCEN;
			else
				mrqc = IXGBE_MRQC_RSSEN;
3253
		}
3254 3255
	}

3256
	/* Perform hash on these packet types */
3257 3258 3259 3260
	mrqc |= IXGBE_MRQC_RSS_FIELD_IPV4 |
		IXGBE_MRQC_RSS_FIELD_IPV4_TCP |
		IXGBE_MRQC_RSS_FIELD_IPV6 |
		IXGBE_MRQC_RSS_FIELD_IPV6_TCP;
3261

3262 3263 3264 3265 3266
	if (adapter->flags2 & IXGBE_FLAG2_RSS_FIELD_IPV4_UDP)
		mrqc |= IXGBE_MRQC_RSS_FIELD_IPV4_UDP;
	if (adapter->flags2 & IXGBE_FLAG2_RSS_FIELD_IPV6_UDP)
		mrqc |= IXGBE_MRQC_RSS_FIELD_IPV6_UDP;

3267
	IXGBE_WRITE_REG(hw, IXGBE_MRQC, mrqc);
3268 3269
}

3270 3271 3272 3273 3274
/**
 * ixgbe_configure_rscctl - enable RSC for the indicated ring
 * @adapter:    address of board private structure
 * @index:      index of ring to set
 **/
3275
static void ixgbe_configure_rscctl(struct ixgbe_adapter *adapter,
3276
				   struct ixgbe_ring *ring)
3277 3278 3279
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 rscctrl;
3280
	u8 reg_idx = ring->reg_idx;
3281

A
Alexander Duyck 已提交
3282
	if (!ring_is_rsc_enabled(ring))
3283
		return;
3284

3285
	rscctrl = IXGBE_READ_REG(hw, IXGBE_RSCCTL(reg_idx));
3286 3287 3288 3289
	rscctrl |= IXGBE_RSCCTL_RSCEN;
	/*
	 * we must limit the number of descriptors so that the
	 * total size of max desc * buf_len is not greater
3290
	 * than 65536
3291
	 */
3292
	rscctrl |= IXGBE_RSCCTL_MAXDESC_16;
3293
	IXGBE_WRITE_REG(hw, IXGBE_RSCCTL(reg_idx), rscctrl);
3294 3295
}

3296 3297 3298 3299 3300 3301 3302
#define IXGBE_MAX_RX_DESC_POLL 10
static void ixgbe_rx_desc_queue_enable(struct ixgbe_adapter *adapter,
				       struct ixgbe_ring *ring)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int wait_loop = IXGBE_MAX_RX_DESC_POLL;
	u32 rxdctl;
3303
	u8 reg_idx = ring->reg_idx;
3304 3305 3306 3307 3308 3309 3310

	/* RXDCTL.EN will return 0 on 82598 if link is down, so skip it */
	if (hw->mac.type == ixgbe_mac_82598EB &&
	    !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
		return;

	do {
3311
		usleep_range(1000, 2000);
3312 3313 3314 3315 3316 3317 3318 3319 3320
		rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
	} while (--wait_loop && !(rxdctl & IXGBE_RXDCTL_ENABLE));

	if (!wait_loop) {
		e_err(drv, "RXDCTL.ENABLE on Rx queue %d not set within "
		      "the polling period\n", reg_idx);
	}
}

3321 3322 3323 3324 3325 3326 3327 3328 3329 3330 3331 3332 3333 3334 3335 3336 3337 3338 3339 3340 3341 3342 3343 3344 3345 3346 3347 3348 3349 3350
void ixgbe_disable_rx_queue(struct ixgbe_adapter *adapter,
			    struct ixgbe_ring *ring)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int wait_loop = IXGBE_MAX_RX_DESC_POLL;
	u32 rxdctl;
	u8 reg_idx = ring->reg_idx;

	rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
	rxdctl &= ~IXGBE_RXDCTL_ENABLE;

	/* write value back with RXDCTL.ENABLE bit cleared */
	IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl);

	if (hw->mac.type == ixgbe_mac_82598EB &&
	    !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
		return;

	/* the hardware may take up to 100us to really disable the rx queue */
	do {
		udelay(10);
		rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
	} while (--wait_loop && (rxdctl & IXGBE_RXDCTL_ENABLE));

	if (!wait_loop) {
		e_err(drv, "RXDCTL.ENABLE on Rx queue %d not cleared within "
		      "the polling period\n", reg_idx);
	}
}

3351 3352
void ixgbe_configure_rx_ring(struct ixgbe_adapter *adapter,
			     struct ixgbe_ring *ring)
3353 3354 3355
{
	struct ixgbe_hw *hw = &adapter->hw;
	u64 rdba = ring->dma;
3356
	u32 rxdctl;
3357
	u8 reg_idx = ring->reg_idx;
3358

3359 3360
	/* disable queue to avoid issues while updating state */
	rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
3361
	ixgbe_disable_rx_queue(adapter, ring);
3362

3363 3364 3365 3366 3367 3368
	IXGBE_WRITE_REG(hw, IXGBE_RDBAL(reg_idx), (rdba & DMA_BIT_MASK(32)));
	IXGBE_WRITE_REG(hw, IXGBE_RDBAH(reg_idx), (rdba >> 32));
	IXGBE_WRITE_REG(hw, IXGBE_RDLEN(reg_idx),
			ring->count * sizeof(union ixgbe_adv_rx_desc));
	IXGBE_WRITE_REG(hw, IXGBE_RDH(reg_idx), 0);
	IXGBE_WRITE_REG(hw, IXGBE_RDT(reg_idx), 0);
3369
	ring->tail = hw->hw_addr + IXGBE_RDT(reg_idx);
3370 3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382 3383 3384 3385 3386 3387 3388 3389 3390

	ixgbe_configure_srrctl(adapter, ring);
	ixgbe_configure_rscctl(adapter, ring);

	if (hw->mac.type == ixgbe_mac_82598EB) {
		/*
		 * enable cache line friendly hardware writes:
		 * PTHRESH=32 descriptors (half the internal cache),
		 * this also removes ugly rx_no_buffer_count increment
		 * HTHRESH=4 descriptors (to minimize latency on fetch)
		 * WTHRESH=8 burst writeback up to two cache lines
		 */
		rxdctl &= ~0x3FFFFF;
		rxdctl |=  0x080420;
	}

	/* enable receive descriptor ring */
	rxdctl |= IXGBE_RXDCTL_ENABLE;
	IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl);

	ixgbe_rx_desc_queue_enable(adapter, ring);
3391
	ixgbe_alloc_rx_buffers(ring, ixgbe_desc_unused(ring));
3392 3393
}

3394 3395 3396
static void ixgbe_setup_psrtype(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
3397
	int rss_i = adapter->ring_feature[RING_F_RSS].indices;
3398 3399 3400 3401
	int p;

	/* PSRTYPE must be initialized in non 82598 adapters */
	u32 psrtype = IXGBE_PSRTYPE_TCPHDR |
3402 3403
		      IXGBE_PSRTYPE_UDPHDR |
		      IXGBE_PSRTYPE_IPV4HDR |
3404
		      IXGBE_PSRTYPE_L2HDR |
3405
		      IXGBE_PSRTYPE_IPV6HDR;
3406 3407 3408 3409

	if (hw->mac.type == ixgbe_mac_82598EB)
		return;

3410 3411 3412 3413
	if (rss_i > 3)
		psrtype |= 2 << 29;
	else if (rss_i > 1)
		psrtype |= 1 << 29;
3414 3415

	for (p = 0; p < adapter->num_rx_pools; p++)
3416
		IXGBE_WRITE_REG(hw, IXGBE_PSRTYPE(VMDQ_P(p)),
3417 3418 3419
				psrtype);
}

3420 3421 3422 3423
static void ixgbe_configure_virtualization(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 reg_offset, vf_shift;
3424
	u32 gcr_ext, vmdctl;
3425
	int i;
3426 3427 3428 3429 3430

	if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
		return;

	vmdctl = IXGBE_READ_REG(hw, IXGBE_VT_CTL);
3431 3432
	vmdctl |= IXGBE_VMD_CTL_VMDQ_EN;
	vmdctl &= ~IXGBE_VT_CTL_POOL_MASK;
3433
	vmdctl |= VMDQ_P(0) << IXGBE_VT_CTL_POOL_SHIFT;
3434 3435
	vmdctl |= IXGBE_VT_CTL_REPLEN;
	IXGBE_WRITE_REG(hw, IXGBE_VT_CTL, vmdctl);
3436

3437 3438
	vf_shift = VMDQ_P(0) % 32;
	reg_offset = (VMDQ_P(0) >= 32) ? 1 : 0;
3439 3440

	/* Enable only the PF's pool for Tx/Rx */
3441 3442 3443 3444
	IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset), (~0) << vf_shift);
	IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset ^ 1), reg_offset - 1);
	IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset), (~0) << vf_shift);
	IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset ^ 1), reg_offset - 1);
3445 3446
	if (adapter->flags2 & IXGBE_FLAG2_BRIDGE_MODE_VEB)
		IXGBE_WRITE_REG(hw, IXGBE_PFDTXGSWC, IXGBE_PFDTXGSWC_VT_LBEN);
3447 3448

	/* Map PF MAC address in RAR Entry 0 to first pool following VFs */
3449
	hw->mac.ops.set_vmdq(hw, 0, VMDQ_P(0));
3450 3451 3452 3453 3454

	/*
	 * Set up VF register offsets for selected VT Mode,
	 * i.e. 32 or 64 VFs for SR-IOV
	 */
3455 3456 3457 3458 3459 3460 3461 3462 3463 3464 3465 3466
	switch (adapter->ring_feature[RING_F_VMDQ].mask) {
	case IXGBE_82599_VMDQ_8Q_MASK:
		gcr_ext = IXGBE_GCR_EXT_VT_MODE_16;
		break;
	case IXGBE_82599_VMDQ_4Q_MASK:
		gcr_ext = IXGBE_GCR_EXT_VT_MODE_32;
		break;
	default:
		gcr_ext = IXGBE_GCR_EXT_VT_MODE_64;
		break;
	}

3467 3468
	IXGBE_WRITE_REG(hw, IXGBE_GCR_EXT, gcr_ext);

3469

3470
	/* Enable MAC Anti-Spoofing */
3471
	hw->mac.ops.set_mac_anti_spoofing(hw, (adapter->num_vfs != 0),
3472
					  adapter->num_vfs);
3473 3474 3475 3476 3477
	/* For VFs that have spoof checking turned off */
	for (i = 0; i < adapter->num_vfs; i++) {
		if (!adapter->vfinfo[i].spoofchk_enabled)
			ixgbe_ndo_set_vf_spoofchk(adapter->netdev, i, false);
	}
3478 3479
}

3480
static void ixgbe_set_rx_buffer_len(struct ixgbe_adapter *adapter)
3481 3482 3483 3484
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct net_device *netdev = adapter->netdev;
	int max_frame = netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
3485 3486 3487
	struct ixgbe_ring *rx_ring;
	int i;
	u32 mhadd, hlreg0;
3488

3489
#ifdef IXGBE_FCOE
3490 3491 3492 3493
	/* adjust max frame to be able to do baby jumbo for FCoE */
	if ((adapter->flags & IXGBE_FLAG_FCOE_ENABLED) &&
	    (max_frame < IXGBE_FCOE_JUMBO_FRAME_SIZE))
		max_frame = IXGBE_FCOE_JUMBO_FRAME_SIZE;
3494

3495
#endif /* IXGBE_FCOE */
3496 3497 3498 3499 3500

	/* adjust max frame to be at least the size of a standard frame */
	if (max_frame < (ETH_FRAME_LEN + ETH_FCS_LEN))
		max_frame = (ETH_FRAME_LEN + ETH_FCS_LEN);

3501 3502 3503 3504 3505 3506 3507 3508 3509 3510 3511 3512
	mhadd = IXGBE_READ_REG(hw, IXGBE_MHADD);
	if (max_frame != (mhadd >> IXGBE_MHADD_MFS_SHIFT)) {
		mhadd &= ~IXGBE_MHADD_MFS_MASK;
		mhadd |= max_frame << IXGBE_MHADD_MFS_SHIFT;

		IXGBE_WRITE_REG(hw, IXGBE_MHADD, mhadd);
	}

	hlreg0 = IXGBE_READ_REG(hw, IXGBE_HLREG0);
	/* set jumbo enable since MHADD.MFS is keeping size locked at max_frame */
	hlreg0 |= IXGBE_HLREG0_JUMBOEN;
	IXGBE_WRITE_REG(hw, IXGBE_HLREG0, hlreg0);
3513

3514 3515 3516 3517
	/*
	 * Setup the HW Rx Head and Tail Descriptor Pointers and
	 * the Base and Length of the Rx Descriptor Ring
	 */
3518
	for (i = 0; i < adapter->num_rx_queues; i++) {
3519
		rx_ring = adapter->rx_ring[i];
A
Alexander Duyck 已提交
3520 3521
		if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
			set_ring_rsc_enabled(rx_ring);
3522
		else
A
Alexander Duyck 已提交
3523
			clear_ring_rsc_enabled(rx_ring);
3524 3525 3526
	}
}

3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546
static void ixgbe_setup_rdrxctl(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 rdrxctl = IXGBE_READ_REG(hw, IXGBE_RDRXCTL);

	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		/*
		 * For VMDq support of different descriptor types or
		 * buffer sizes through the use of multiple SRRCTL
		 * registers, RDRXCTL.MVMEN must be set to 1
		 *
		 * also, the manual doesn't mention it clearly but DCA hints
		 * will only use queue 0's tags unless this bit is set.  Side
		 * effects of setting this bit are only that SRRCTL must be
		 * fully programmed [0..15]
		 */
		rdrxctl |= IXGBE_RDRXCTL_MVMEN;
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
3547
	case ixgbe_mac_X540:
3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560 3561 3562 3563
		/* Disable RSC for ACK packets */
		IXGBE_WRITE_REG(hw, IXGBE_RSCDBU,
		   (IXGBE_RSCDBU_RSCACKDIS | IXGBE_READ_REG(hw, IXGBE_RSCDBU)));
		rdrxctl &= ~IXGBE_RDRXCTL_RSCFRSTSIZE;
		/* hardware requires some bits to be set by default */
		rdrxctl |= (IXGBE_RDRXCTL_RSCACKC | IXGBE_RDRXCTL_FCOE_WRFIX);
		rdrxctl |= IXGBE_RDRXCTL_CRCSTRIP;
		break;
	default:
		/* We should do nothing since we don't know this hardware */
		return;
	}

	IXGBE_WRITE_REG(hw, IXGBE_RDRXCTL, rdrxctl);
}

3564 3565 3566 3567 3568 3569 3570 3571 3572 3573
/**
 * ixgbe_configure_rx - Configure 8259x Receive Unit after Reset
 * @adapter: board private structure
 *
 * Configure the Rx unit of the MAC after a reset.
 **/
static void ixgbe_configure_rx(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int i;
3574
	u32 rxctrl, rfctl;
3575 3576 3577 3578 3579 3580

	/* disable receives while setting up the descriptors */
	rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
	IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl & ~IXGBE_RXCTRL_RXEN);

	ixgbe_setup_psrtype(adapter);
3581
	ixgbe_setup_rdrxctl(adapter);
3582

3583 3584 3585 3586 3587 3588 3589
	/* RSC Setup */
	rfctl = IXGBE_READ_REG(hw, IXGBE_RFCTL);
	rfctl &= ~IXGBE_RFCTL_RSC_DIS;
	if (!(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED))
		rfctl |= IXGBE_RFCTL_RSC_DIS;
	IXGBE_WRITE_REG(hw, IXGBE_RFCTL, rfctl);

3590
	/* Program registers for the distribution of queues */
3591 3592
	ixgbe_setup_mrqc(adapter);

3593 3594 3595 3596 3597 3598 3599
	/* set_rx_buffer_len must be called before ring initialization */
	ixgbe_set_rx_buffer_len(adapter);

	/*
	 * Setup the HW Rx Head and Tail Descriptor Pointers and
	 * the Base and Length of the Rx Descriptor Ring
	 */
3600 3601
	for (i = 0; i < adapter->num_rx_queues; i++)
		ixgbe_configure_rx_ring(adapter, adapter->rx_ring[i]);
3602

3603 3604 3605 3606 3607 3608 3609
	/* disable drop enable for 82598 parts */
	if (hw->mac.type == ixgbe_mac_82598EB)
		rxctrl |= IXGBE_RXCTRL_DMBYPS;

	/* enable all receives */
	rxctrl |= IXGBE_RXCTRL_RXEN;
	hw->mac.ops.enable_rx_dma(hw, rxctrl);
3610 3611
}

3612 3613
static int ixgbe_vlan_rx_add_vid(struct net_device *netdev,
				 __be16 proto, u16 vid)
3614 3615 3616 3617 3618
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;

	/* add VID to filter table */
3619
	hw->mac.ops.set_vfta(&adapter->hw, vid, VMDQ_P(0), true);
3620
	set_bit(vid, adapter->active_vlans);
3621 3622

	return 0;
3623 3624
}

3625 3626
static int ixgbe_vlan_rx_kill_vid(struct net_device *netdev,
				  __be16 proto, u16 vid)
3627 3628 3629 3630 3631
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;

	/* remove VID from filter table */
3632
	hw->mac.ops.set_vfta(&adapter->hw, vid, VMDQ_P(0), false);
3633
	clear_bit(vid, adapter->active_vlans);
3634 3635

	return 0;
3636 3637
}

3638 3639 3640 3641 3642 3643 3644
/**
 * ixgbe_vlan_filter_disable - helper to disable hw vlan filtering
 * @adapter: driver data
 */
static void ixgbe_vlan_filter_disable(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
3645 3646 3647 3648 3649 3650 3651 3652 3653 3654 3655 3656 3657 3658 3659 3660 3661 3662 3663 3664 3665 3666 3667 3668 3669 3670 3671 3672 3673 3674
	u32 vlnctrl;

	vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
	vlnctrl &= ~(IXGBE_VLNCTRL_VFE | IXGBE_VLNCTRL_CFIEN);
	IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
}

/**
 * ixgbe_vlan_filter_enable - helper to enable hw vlan filtering
 * @adapter: driver data
 */
static void ixgbe_vlan_filter_enable(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 vlnctrl;

	vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
	vlnctrl |= IXGBE_VLNCTRL_VFE;
	vlnctrl &= ~IXGBE_VLNCTRL_CFIEN;
	IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
}

/**
 * ixgbe_vlan_strip_disable - helper to disable hw vlan stripping
 * @adapter: driver data
 */
static void ixgbe_vlan_strip_disable(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 vlnctrl;
3675 3676 3677 3678
	int i, j;

	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
3679 3680
		vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
		vlnctrl &= ~IXGBE_VLNCTRL_VME;
3681 3682 3683
		IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
3684
	case ixgbe_mac_X540:
3685 3686 3687 3688 3689 3690 3691 3692 3693 3694 3695 3696 3697
		for (i = 0; i < adapter->num_rx_queues; i++) {
			j = adapter->rx_ring[i]->reg_idx;
			vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
			vlnctrl &= ~IXGBE_RXDCTL_VME;
			IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
		}
		break;
	default:
		break;
	}
}

/**
3698
 * ixgbe_vlan_strip_enable - helper to enable hw vlan stripping
3699 3700
 * @adapter: driver data
 */
3701
static void ixgbe_vlan_strip_enable(struct ixgbe_adapter *adapter)
3702 3703
{
	struct ixgbe_hw *hw = &adapter->hw;
3704
	u32 vlnctrl;
3705 3706 3707 3708
	int i, j;

	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
3709 3710
		vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
		vlnctrl |= IXGBE_VLNCTRL_VME;
3711 3712 3713
		IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
3714
	case ixgbe_mac_X540:
3715 3716 3717 3718 3719 3720 3721 3722 3723 3724 3725 3726
		for (i = 0; i < adapter->num_rx_queues; i++) {
			j = adapter->rx_ring[i]->reg_idx;
			vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
			vlnctrl |= IXGBE_RXDCTL_VME;
			IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
		}
		break;
	default:
		break;
	}
}

3727 3728
static void ixgbe_restore_vlan(struct ixgbe_adapter *adapter)
{
3729
	u16 vid;
3730

3731
	ixgbe_vlan_rx_add_vid(adapter->netdev, htons(ETH_P_8021Q), 0);
3732 3733

	for_each_set_bit(vid, adapter->active_vlans, VLAN_N_VID)
3734
		ixgbe_vlan_rx_add_vid(adapter->netdev, htons(ETH_P_8021Q), vid);
3735 3736
}

3737 3738 3739 3740 3741 3742 3743 3744 3745 3746 3747 3748 3749
/**
 * ixgbe_write_uc_addr_list - write unicast addresses to RAR table
 * @netdev: network interface device structure
 *
 * Writes unicast address list to the RAR table.
 * Returns: -ENOMEM on failure/insufficient address space
 *                0 on no addresses written
 *                X on writing X addresses to the RAR table
 **/
static int ixgbe_write_uc_addr_list(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
3750
	unsigned int rar_entries = hw->mac.num_rar_entries - 1;
3751 3752
	int count = 0;

3753 3754 3755 3756
	/* In SR-IOV mode significantly less RAR entries are available */
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		rar_entries = IXGBE_MAX_PF_MACVLANS - 1;

3757 3758 3759 3760
	/* return ENOMEM indicating insufficient memory for addresses */
	if (netdev_uc_count(netdev) > rar_entries)
		return -ENOMEM;

3761
	if (!netdev_uc_empty(netdev)) {
3762 3763 3764 3765 3766 3767 3768 3769 3770
		struct netdev_hw_addr *ha;
		/* return error if we do not support writing to RAR table */
		if (!hw->mac.ops.set_rar)
			return -ENOMEM;

		netdev_for_each_uc_addr(ha, netdev) {
			if (!rar_entries)
				break;
			hw->mac.ops.set_rar(hw, rar_entries--, ha->addr,
3771
					    VMDQ_P(0), IXGBE_RAH_AV);
3772 3773 3774 3775 3776 3777 3778 3779 3780 3781
			count++;
		}
	}
	/* write the addresses in reverse order to avoid write combining */
	for (; rar_entries > 0 ; rar_entries--)
		hw->mac.ops.clear_rar(hw, rar_entries);

	return count;
}

3782
/**
3783
 * ixgbe_set_rx_mode - Unicast, Multicast and Promiscuous mode set
3784 3785
 * @netdev: network interface device structure
 *
3786 3787 3788 3789
 * The set_rx_method entry point is called whenever the unicast/multicast
 * address list or the network interface flags are updated.  This routine is
 * responsible for configuring the hardware for proper unicast, multicast and
 * promiscuous mode.
3790
 **/
3791
void ixgbe_set_rx_mode(struct net_device *netdev)
3792 3793 3794
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
3795 3796
	u32 fctrl, vmolr = IXGBE_VMOLR_BAM | IXGBE_VMOLR_AUPE;
	int count;
3797 3798 3799 3800 3801

	/* Check for Promiscuous and All Multicast modes */

	fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);

3802
	/* set all bits that we expect to always be set */
B
Ben Greear 已提交
3803
	fctrl &= ~IXGBE_FCTRL_SBP; /* disable store-bad-packets */
3804 3805 3806 3807
	fctrl |= IXGBE_FCTRL_BAM;
	fctrl |= IXGBE_FCTRL_DPF; /* discard pause frames when FC enabled */
	fctrl |= IXGBE_FCTRL_PMCF;

3808 3809 3810
	/* clear the bits we are changing the status of */
	fctrl &= ~(IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);

3811
	if (netdev->flags & IFF_PROMISC) {
3812
		hw->addr_ctrl.user_set_promisc = true;
3813
		fctrl |= (IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
3814
		vmolr |= (IXGBE_VMOLR_ROPE | IXGBE_VMOLR_MPE);
3815 3816 3817 3818 3819 3820 3821 3822 3823
		/* Only disable hardware filter vlans in promiscuous mode
		 * if SR-IOV and VMDQ are disabled - otherwise ensure
		 * that hardware VLAN filters remain enabled.
		 */
		if (!(adapter->flags & (IXGBE_FLAG_VMDQ_ENABLED |
					IXGBE_FLAG_SRIOV_ENABLED)))
			ixgbe_vlan_filter_disable(adapter);
		else
			ixgbe_vlan_filter_enable(adapter);
3824
	} else {
3825 3826
		if (netdev->flags & IFF_ALLMULTI) {
			fctrl |= IXGBE_FCTRL_MPE;
3827 3828 3829 3830
			vmolr |= IXGBE_VMOLR_MPE;
		} else {
			/*
			 * Write addresses to the MTA, if the attempt fails
L
Lucas De Marchi 已提交
3831
			 * then we should just turn on promiscuous mode so
3832 3833 3834 3835
			 * that we can at least receive multicast traffic
			 */
			hw->mac.ops.update_mc_addr_list(hw, netdev);
			vmolr |= IXGBE_VMOLR_ROMPE;
3836
		}
3837
		ixgbe_vlan_filter_enable(adapter);
3838
		hw->addr_ctrl.user_set_promisc = false;
3839 3840 3841 3842 3843 3844 3845 3846 3847 3848 3849
	}

	/*
	 * Write addresses to available RAR registers, if there is not
	 * sufficient space to store all the addresses then enable
	 * unicast promiscuous mode
	 */
	count = ixgbe_write_uc_addr_list(netdev);
	if (count < 0) {
		fctrl |= IXGBE_FCTRL_UPE;
		vmolr |= IXGBE_VMOLR_ROPE;
3850 3851
	}

3852
	if (adapter->num_vfs)
3853
		ixgbe_restore_vf_multicasts(adapter);
3854 3855 3856

	if (hw->mac.type != ixgbe_mac_82598EB) {
		vmolr |= IXGBE_READ_REG(hw, IXGBE_VMOLR(VMDQ_P(0))) &
3857 3858
			 ~(IXGBE_VMOLR_MPE | IXGBE_VMOLR_ROMPE |
			   IXGBE_VMOLR_ROPE);
3859
		IXGBE_WRITE_REG(hw, IXGBE_VMOLR(VMDQ_P(0)), vmolr);
3860 3861
	}

B
Ben Greear 已提交
3862 3863 3864 3865 3866 3867 3868 3869 3870 3871 3872 3873
	/* This is useful for sniffing bad packets. */
	if (adapter->netdev->features & NETIF_F_RXALL) {
		/* UPE and MPE will be handled by normal PROMISC logic
		 * in e1000e_set_rx_mode */
		fctrl |= (IXGBE_FCTRL_SBP | /* Receive bad packets */
			  IXGBE_FCTRL_BAM | /* RX All Bcast Pkts */
			  IXGBE_FCTRL_PMCF); /* RX All MAC Ctrl Pkts */

		fctrl &= ~(IXGBE_FCTRL_DPF);
		/* NOTE:  VLAN filtering is disabled by setting PROMISC */
	}

3874
	IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
3875

3876
	if (netdev->features & NETIF_F_HW_VLAN_CTAG_RX)
3877 3878 3879
		ixgbe_vlan_strip_enable(adapter);
	else
		ixgbe_vlan_strip_disable(adapter);
3880 3881
}

3882 3883 3884 3885
static void ixgbe_napi_enable_all(struct ixgbe_adapter *adapter)
{
	int q_idx;

3886 3887
	for (q_idx = 0; q_idx < adapter->num_q_vectors; q_idx++) {
		ixgbe_qv_init_lock(adapter->q_vector[q_idx]);
3888
		napi_enable(&adapter->q_vector[q_idx]->napi);
3889
	}
3890 3891 3892 3893 3894 3895
}

static void ixgbe_napi_disable_all(struct ixgbe_adapter *adapter)
{
	int q_idx;

3896 3897
	local_bh_disable(); /* for ixgbe_qv_lock_napi() */
	for (q_idx = 0; q_idx < adapter->num_q_vectors; q_idx++) {
3898
		napi_disable(&adapter->q_vector[q_idx]->napi);
3899 3900 3901 3902 3903 3904
		while (!ixgbe_qv_lock_napi(adapter->q_vector[q_idx])) {
			pr_info("QV %d locked\n", q_idx);
			mdelay(1);
		}
	}
	local_bh_enable();
3905 3906
}

J
Jeff Kirsher 已提交
3907
#ifdef CONFIG_IXGBE_DCB
3908
/**
3909 3910 3911 3912 3913 3914 3915 3916 3917 3918
 * ixgbe_configure_dcb - Configure DCB hardware
 * @adapter: ixgbe adapter struct
 *
 * This is called by the driver on open to configure the DCB hardware.
 * This is also called by the gennetlink interface when reconfiguring
 * the DCB state.
 */
static void ixgbe_configure_dcb(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
3919
	int max_frame = adapter->netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
3920

3921 3922 3923 3924 3925 3926 3927 3928 3929
	if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED)) {
		if (hw->mac.type == ixgbe_mac_82598EB)
			netif_set_gso_max_size(adapter->netdev, 65536);
		return;
	}

	if (hw->mac.type == ixgbe_mac_82598EB)
		netif_set_gso_max_size(adapter->netdev, 32768);

3930
#ifdef IXGBE_FCOE
3931 3932
	if (adapter->netdev->features & NETIF_F_FCOE_MTU)
		max_frame = max(max_frame, IXGBE_FCOE_JUMBO_FRAME_SIZE);
3933
#endif
3934 3935 3936

	/* reconfigure the hardware */
	if (adapter->dcbx_cap & DCB_CAP_DCBX_VER_CEE) {
3937 3938 3939 3940 3941
		ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
						DCB_TX_CONFIG);
		ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
						DCB_RX_CONFIG);
		ixgbe_dcb_hw_config(hw, &adapter->dcb_cfg);
3942 3943 3944 3945 3946 3947 3948
	} else if (adapter->ixgbe_ieee_ets && adapter->ixgbe_ieee_pfc) {
		ixgbe_dcb_hw_ets(&adapter->hw,
				 adapter->ixgbe_ieee_ets,
				 max_frame);
		ixgbe_dcb_hw_pfc_config(&adapter->hw,
					adapter->ixgbe_ieee_pfc->pfc_en,
					adapter->ixgbe_ieee_ets->prio_tc);
3949
	}
3950 3951 3952

	/* Enable RSS Hash per TC */
	if (hw->mac.type != ixgbe_mac_82598EB) {
3953 3954
		u32 msb = 0;
		u16 rss_i = adapter->ring_feature[RING_F_RSS].indices - 1;
3955

3956 3957 3958 3959
		while (rss_i) {
			msb++;
			rss_i >>= 1;
		}
3960

3961 3962
		/* write msb to all 8 TCs in one write */
		IXGBE_WRITE_REG(hw, IXGBE_RQTC, msb * 0x11111111);
3963
	}
3964
}
3965 3966 3967 3968 3969
#endif

/* Additional bittime to account for IXGBE framing */
#define IXGBE_ETH_FRAMING 20

3970
/**
3971 3972 3973
 * ixgbe_hpbthresh - calculate high water mark for flow control
 *
 * @adapter: board private structure to calculate for
3974
 * @pb: packet buffer to calculate
3975 3976 3977 3978 3979 3980 3981 3982 3983 3984 3985 3986 3987
 */
static int ixgbe_hpbthresh(struct ixgbe_adapter *adapter, int pb)
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct net_device *dev = adapter->netdev;
	int link, tc, kb, marker;
	u32 dv_id, rx_pba;

	/* Calculate max LAN frame size */
	tc = link = dev->mtu + ETH_HLEN + ETH_FCS_LEN + IXGBE_ETH_FRAMING;

#ifdef IXGBE_FCOE
	/* FCoE traffic class uses FCOE jumbo frames */
3988 3989 3990 3991
	if ((dev->features & NETIF_F_FCOE_MTU) &&
	    (tc < IXGBE_FCOE_JUMBO_FRAME_SIZE) &&
	    (pb == ixgbe_fcoe_get_tc(adapter)))
		tc = IXGBE_FCOE_JUMBO_FRAME_SIZE;
3992 3993 3994 3995 3996 3997 3998 3999 4000 4001 4002 4003 4004 4005 4006 4007 4008 4009 4010 4011 4012 4013 4014 4015 4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026 4027

#endif
	/* Calculate delay value for device */
	switch (hw->mac.type) {
	case ixgbe_mac_X540:
		dv_id = IXGBE_DV_X540(link, tc);
		break;
	default:
		dv_id = IXGBE_DV(link, tc);
		break;
	}

	/* Loopback switch introduces additional latency */
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		dv_id += IXGBE_B2BT(tc);

	/* Delay value is calculated in bit times convert to KB */
	kb = IXGBE_BT2KB(dv_id);
	rx_pba = IXGBE_READ_REG(hw, IXGBE_RXPBSIZE(pb)) >> 10;

	marker = rx_pba - kb;

	/* It is possible that the packet buffer is not large enough
	 * to provide required headroom. In this case throw an error
	 * to user and a do the best we can.
	 */
	if (marker < 0) {
		e_warn(drv, "Packet Buffer(%i) can not provide enough"
			    "headroom to support flow control."
			    "Decrease MTU or number of traffic classes\n", pb);
		marker = tc + 1;
	}

	return marker;
}

4028
/**
4029 4030 4031
 * ixgbe_lpbthresh - calculate low water mark for for flow control
 *
 * @adapter: board private structure to calculate for
4032
 * @pb: packet buffer to calculate
4033 4034 4035 4036 4037 4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048 4049 4050 4051 4052 4053 4054 4055 4056 4057 4058 4059 4060 4061 4062 4063 4064 4065 4066 4067 4068 4069 4070 4071 4072 4073 4074 4075 4076 4077 4078 4079 4080
 */
static int ixgbe_lpbthresh(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct net_device *dev = adapter->netdev;
	int tc;
	u32 dv_id;

	/* Calculate max LAN frame size */
	tc = dev->mtu + ETH_HLEN + ETH_FCS_LEN;

	/* Calculate delay value for device */
	switch (hw->mac.type) {
	case ixgbe_mac_X540:
		dv_id = IXGBE_LOW_DV_X540(tc);
		break;
	default:
		dv_id = IXGBE_LOW_DV(tc);
		break;
	}

	/* Delay value is calculated in bit times convert to KB */
	return IXGBE_BT2KB(dv_id);
}

/*
 * ixgbe_pbthresh_setup - calculate and setup high low water marks
 */
static void ixgbe_pbthresh_setup(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int num_tc = netdev_get_num_tc(adapter->netdev);
	int i;

	if (!num_tc)
		num_tc = 1;

	hw->fc.low_water = ixgbe_lpbthresh(adapter);

	for (i = 0; i < num_tc; i++) {
		hw->fc.high_water[i] = ixgbe_hpbthresh(adapter, i);

		/* Low water marks must not be larger than high water marks */
		if (hw->fc.low_water > hw->fc.high_water[i])
			hw->fc.low_water = 0;
	}
}

4081 4082 4083
static void ixgbe_configure_pb(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
4084 4085
	int hdrm;
	u8 tc = netdev_get_num_tc(adapter->netdev);
4086 4087 4088

	if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
	    adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
4089 4090 4091
		hdrm = 32 << adapter->fdir_pballoc;
	else
		hdrm = 0;
4092

4093
	hw->mac.ops.set_rxpba(hw, tc, hdrm, PBA_STRATEGY_EQUAL);
4094
	ixgbe_pbthresh_setup(adapter);
4095 4096
}

4097 4098 4099
static void ixgbe_fdir_filter_restore(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
4100
	struct hlist_node *node2;
4101 4102 4103 4104 4105 4106 4107
	struct ixgbe_fdir_filter *filter;

	spin_lock(&adapter->fdir_perfect_lock);

	if (!hlist_empty(&adapter->fdir_filter_list))
		ixgbe_fdir_set_input_mask_82599(hw, &adapter->fdir_mask);

4108
	hlist_for_each_entry_safe(filter, node2,
4109 4110
				  &adapter->fdir_filter_list, fdir_node) {
		ixgbe_fdir_write_perfect_filter_82599(hw,
4111 4112 4113 4114 4115
				&filter->filter,
				filter->sw_idx,
				(filter->action == IXGBE_FDIR_DROP_QUEUE) ?
				IXGBE_FDIR_DROP_QUEUE :
				adapter->rx_ring[filter->action]->reg_idx);
4116 4117 4118 4119 4120
	}

	spin_unlock(&adapter->fdir_perfect_lock);
}

4121 4122
static void ixgbe_configure(struct ixgbe_adapter *adapter)
{
4123 4124
	struct ixgbe_hw *hw = &adapter->hw;

4125
	ixgbe_configure_pb(adapter);
J
Jeff Kirsher 已提交
4126
#ifdef CONFIG_IXGBE_DCB
4127
	ixgbe_configure_dcb(adapter);
4128
#endif
4129 4130 4131 4132 4133
	/*
	 * We must restore virtualization before VLANs or else
	 * the VLVF registers will not be populated
	 */
	ixgbe_configure_virtualization(adapter);
4134

4135
	ixgbe_set_rx_mode(adapter->netdev);
4136 4137
	ixgbe_restore_vlan(adapter);

4138 4139 4140 4141 4142 4143 4144 4145 4146
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
	case ixgbe_mac_X540:
		hw->mac.ops.disable_rx_buff(hw);
		break;
	default:
		break;
	}

4147
	if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
4148 4149
		ixgbe_init_fdir_signature_82599(&adapter->hw,
						adapter->fdir_pballoc);
4150 4151 4152 4153
	} else if (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE) {
		ixgbe_init_fdir_perfect_82599(&adapter->hw,
					      adapter->fdir_pballoc);
		ixgbe_fdir_filter_restore(adapter);
4154
	}
4155

4156 4157 4158 4159 4160 4161 4162 4163 4164
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
	case ixgbe_mac_X540:
		hw->mac.ops.enable_rx_buff(hw);
		break;
	default:
		break;
	}

4165 4166 4167 4168 4169
#ifdef IXGBE_FCOE
	/* configure FCoE L2 filters, redirection table, and Rx control */
	ixgbe_configure_fcoe(adapter);

#endif /* IXGBE_FCOE */
4170 4171 4172 4173
	ixgbe_configure_tx(adapter);
	ixgbe_configure_rx(adapter);
}

4174 4175 4176 4177 4178 4179 4180
static inline bool ixgbe_is_sfp(struct ixgbe_hw *hw)
{
	switch (hw->phy.type) {
	case ixgbe_phy_sfp_avago:
	case ixgbe_phy_sfp_ftl:
	case ixgbe_phy_sfp_intel:
	case ixgbe_phy_sfp_unknown:
4181 4182 4183 4184
	case ixgbe_phy_sfp_passive_tyco:
	case ixgbe_phy_sfp_passive_unknown:
	case ixgbe_phy_sfp_active_unknown:
	case ixgbe_phy_sfp_ftl_active:
4185 4186 4187 4188
	case ixgbe_phy_qsfp_passive_unknown:
	case ixgbe_phy_qsfp_active_unknown:
	case ixgbe_phy_qsfp_intel:
	case ixgbe_phy_qsfp_unknown:
4189
		return true;
4190 4191 4192
	case ixgbe_phy_nl:
		if (hw->mac.type == ixgbe_mac_82598EB)
			return true;
4193 4194 4195 4196 4197
	default:
		return false;
	}
}

4198
/**
4199 4200 4201 4202 4203
 * ixgbe_sfp_link_config - set up SFP+ link
 * @adapter: pointer to private adapter struct
 **/
static void ixgbe_sfp_link_config(struct ixgbe_adapter *adapter)
{
4204
	/*
S
Stephen Hemminger 已提交
4205
	 * We are assuming the worst case scenario here, and that
4206 4207 4208 4209 4210 4211
	 * is that an SFP was inserted/removed after the reset
	 * but before SFP detection was enabled.  As such the best
	 * solution is to just start searching as soon as we start
	 */
	if (adapter->hw.mac.type == ixgbe_mac_82598EB)
		adapter->flags2 |= IXGBE_FLAG2_SEARCH_FOR_SFP;
4212

4213
	adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
4214 4215 4216 4217
}

/**
 * ixgbe_non_sfp_link_config - set up non-SFP+ link
4218 4219 4220 4221
 * @hw: pointer to private hardware struct
 *
 * Returns 0 on success, negative on failure
 **/
4222
static int ixgbe_non_sfp_link_config(struct ixgbe_hw *hw)
4223
{
J
Josh Hay 已提交
4224 4225
	u32 speed;
	bool autoneg, link_up = false;
4226 4227 4228
	u32 ret = IXGBE_ERR_LINK_SETUP;

	if (hw->mac.ops.check_link)
J
Josh Hay 已提交
4229
		ret = hw->mac.ops.check_link(hw, &speed, &link_up, false);
4230 4231 4232 4233

	if (ret)
		goto link_cfg_out;

J
Josh Hay 已提交
4234 4235 4236 4237
	speed = hw->phy.autoneg_advertised;
	if ((!speed) && (hw->mac.ops.get_link_capabilities))
		ret = hw->mac.ops.get_link_capabilities(hw, &speed,
							&autoneg);
4238 4239 4240
	if (ret)
		goto link_cfg_out;

4241
	if (hw->mac.ops.setup_link)
J
Josh Hay 已提交
4242
		ret = hw->mac.ops.setup_link(hw, speed, link_up);
4243 4244 4245 4246
link_cfg_out:
	return ret;
}

4247
static void ixgbe_setup_gpie(struct ixgbe_adapter *adapter)
4248 4249
{
	struct ixgbe_hw *hw = &adapter->hw;
4250
	u32 gpie = 0;
4251

4252
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
4253 4254 4255
		gpie = IXGBE_GPIE_MSIX_MODE | IXGBE_GPIE_PBA_SUPPORT |
		       IXGBE_GPIE_OCD;
		gpie |= IXGBE_GPIE_EIAME;
4256 4257 4258 4259 4260 4261 4262 4263 4264
		/*
		 * use EIAM to auto-mask when MSI-X interrupt is asserted
		 * this saves a register write for every interrupt
		 */
		switch (hw->mac.type) {
		case ixgbe_mac_82598EB:
			IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
			break;
		case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
4265 4266
		case ixgbe_mac_X540:
		default:
4267 4268 4269 4270 4271
			IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(0), 0xFFFFFFFF);
			IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(1), 0xFFFFFFFF);
			break;
		}
	} else {
4272 4273 4274 4275
		/* legacy interrupts, use EIAM to auto-mask when reading EICR,
		 * specifically only auto mask tx and rx interrupts */
		IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
	}
4276

4277 4278 4279 4280 4281
	/* XXX: to interrupt immediately for EICS writes, enable this */
	/* gpie |= IXGBE_GPIE_EIMEN; */

	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
		gpie &= ~IXGBE_GPIE_VTMODE_MASK;
4282 4283 4284 4285 4286 4287 4288 4289 4290 4291 4292 4293

		switch (adapter->ring_feature[RING_F_VMDQ].mask) {
		case IXGBE_82599_VMDQ_8Q_MASK:
			gpie |= IXGBE_GPIE_VTMODE_16;
			break;
		case IXGBE_82599_VMDQ_4Q_MASK:
			gpie |= IXGBE_GPIE_VTMODE_32;
			break;
		default:
			gpie |= IXGBE_GPIE_VTMODE_64;
			break;
		}
4294 4295
	}

4296
	/* Enable Thermal over heat sensor interrupt */
4297 4298 4299 4300 4301 4302 4303 4304 4305 4306 4307 4308
	if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) {
		switch (adapter->hw.mac.type) {
		case ixgbe_mac_82599EB:
			gpie |= IXGBE_SDP0_GPIEN;
			break;
		case ixgbe_mac_X540:
			gpie |= IXGBE_EIMS_TS;
			break;
		default:
			break;
		}
	}
4309

4310 4311
	/* Enable fan failure interrupt */
	if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
4312 4313
		gpie |= IXGBE_SDP1_GPIEN;

4314
	if (hw->mac.type == ixgbe_mac_82599EB) {
4315 4316
		gpie |= IXGBE_SDP1_GPIEN;
		gpie |= IXGBE_SDP2_GPIEN;
4317
	}
4318 4319 4320 4321

	IXGBE_WRITE_REG(hw, IXGBE_GPIE, gpie);
}

4322
static void ixgbe_up_complete(struct ixgbe_adapter *adapter)
4323 4324 4325 4326 4327 4328 4329
{
	struct ixgbe_hw *hw = &adapter->hw;
	int err;
	u32 ctrl_ext;

	ixgbe_get_hw_control(adapter);
	ixgbe_setup_gpie(adapter);
4330

4331 4332 4333 4334 4335
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
		ixgbe_configure_msix(adapter);
	else
		ixgbe_configure_msi_and_legacy(adapter);

4336 4337
	/* enable the optics for 82599 SFP+ fiber */
	if (hw->mac.ops.enable_tx_laser)
4338 4339
		hw->mac.ops.enable_tx_laser(hw);

4340
	clear_bit(__IXGBE_DOWN, &adapter->state);
4341 4342
	ixgbe_napi_enable_all(adapter);

4343 4344 4345 4346 4347 4348 4349 4350
	if (ixgbe_is_sfp(hw)) {
		ixgbe_sfp_link_config(adapter);
	} else {
		err = ixgbe_non_sfp_link_config(hw);
		if (err)
			e_err(probe, "link_config FAILED %d\n", err);
	}

4351 4352
	/* clear any pending interrupts, may auto mask */
	IXGBE_READ_REG(hw, IXGBE_EICR);
4353
	ixgbe_irq_enable(adapter, true, true);
4354

4355 4356 4357 4358 4359 4360 4361
	/*
	 * If this adapter has a fan, check to see if we had a failure
	 * before we enabled the interrupt.
	 */
	if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
		u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
		if (esdp & IXGBE_ESDP_SDP1)
4362
			e_crit(drv, "Fan has stopped, replace the adapter\n");
4363 4364
	}

4365
	/* enable transmits */
4366
	netif_tx_start_all_queues(adapter->netdev);
4367

4368 4369
	/* bring the link up in the watchdog, this could race with our first
	 * link up interrupt but shouldn't be a problem */
4370 4371
	adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
	adapter->link_check_timeout = jiffies;
4372
	mod_timer(&adapter->service_timer, jiffies);
4373 4374 4375 4376 4377

	/* Set PF Reset Done bit so PF/VF Mail Ops can work */
	ctrl_ext = IXGBE_READ_REG(hw, IXGBE_CTRL_EXT);
	ctrl_ext |= IXGBE_CTRL_EXT_PFRSTD;
	IXGBE_WRITE_REG(hw, IXGBE_CTRL_EXT, ctrl_ext);
4378 4379
}

4380 4381 4382
void ixgbe_reinit_locked(struct ixgbe_adapter *adapter)
{
	WARN_ON(in_interrupt());
4383 4384 4385
	/* put off any impending NetWatchDogTimeout */
	adapter->netdev->trans_start = jiffies;

4386
	while (test_and_set_bit(__IXGBE_RESETTING, &adapter->state))
4387
		usleep_range(1000, 2000);
4388
	ixgbe_down(adapter);
4389 4390 4391 4392 4393 4394 4395 4396
	/*
	 * If SR-IOV enabled then wait a bit before bringing the adapter
	 * back up to give the VFs time to respond to the reset.  The
	 * two second wait is based upon the watchdog timer cycle in
	 * the VF driver.
	 */
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		msleep(2000);
4397 4398 4399 4400
	ixgbe_up(adapter);
	clear_bit(__IXGBE_RESETTING, &adapter->state);
}

4401
void ixgbe_up(struct ixgbe_adapter *adapter)
4402 4403 4404 4405
{
	/* hardware has been reset, we need to reload some things */
	ixgbe_configure(adapter);

4406
	ixgbe_up_complete(adapter);
4407 4408 4409 4410
}

void ixgbe_reset(struct ixgbe_adapter *adapter)
{
4411
	struct ixgbe_hw *hw = &adapter->hw;
4412 4413
	int err;

4414 4415 4416 4417 4418 4419 4420 4421 4422
	/* lock SFP init bit to prevent race conditions with the watchdog */
	while (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
		usleep_range(1000, 2000);

	/* clear all SFP and link config related flags while holding SFP_INIT */
	adapter->flags2 &= ~(IXGBE_FLAG2_SEARCH_FOR_SFP |
			     IXGBE_FLAG2_SFP_NEEDS_RESET);
	adapter->flags &= ~IXGBE_FLAG_NEED_LINK_CONFIG;

4423
	err = hw->mac.ops.init_hw(hw);
4424 4425 4426
	switch (err) {
	case 0:
	case IXGBE_ERR_SFP_NOT_PRESENT:
4427
	case IXGBE_ERR_SFP_NOT_SUPPORTED:
4428 4429
		break;
	case IXGBE_ERR_MASTER_REQUESTS_PENDING:
4430
		e_dev_err("master disable timed out\n");
4431
		break;
4432 4433
	case IXGBE_ERR_EEPROM_VERSION:
		/* We are running on a pre-production device, log a warning */
4434
		e_dev_warn("This device is a pre-production adapter/LOM. "
S
Stephen Hemminger 已提交
4435
			   "Please be aware there may be issues associated with "
4436 4437 4438 4439
			   "your hardware.  If you are experiencing problems "
			   "please contact your Intel or hardware "
			   "representative who provided you with this "
			   "hardware.\n");
4440
		break;
4441
	default:
4442
		e_dev_err("Hardware Error: %d\n", err);
4443
	}
4444

4445 4446
	clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);

4447
	/* reprogram the RAR[0] in case user changed it. */
4448
	hw->mac.ops.set_rar(hw, 0, hw->mac.addr, VMDQ_P(0), IXGBE_RAH_AV);
4449 4450 4451 4452

	/* update SAN MAC vmdq pool selection */
	if (hw->mac.san_mac_rar_index)
		hw->mac.ops.set_vmdq_san_mac(hw, VMDQ_P(0));
4453

4454
	if (test_bit(__IXGBE_PTP_RUNNING, &adapter->state))
4455
		ixgbe_ptp_reset(adapter);
4456 4457 4458 4459 4460 4461
}

/**
 * ixgbe_clean_rx_ring - Free Rx Buffers per Queue
 * @rx_ring: ring to free buffers from
 **/
4462
static void ixgbe_clean_rx_ring(struct ixgbe_ring *rx_ring)
4463
{
4464
	struct device *dev = rx_ring->dev;
4465
	unsigned long size;
4466
	u16 i;
4467

4468 4469 4470
	/* ring already cleared, nothing to do */
	if (!rx_ring->rx_buffer_info)
		return;
4471

4472
	/* Free all the Rx ring sk_buffs */
4473
	for (i = 0; i < rx_ring->count; i++) {
4474 4475 4476 4477 4478 4479 4480 4481 4482 4483 4484
		struct ixgbe_rx_buffer *rx_buffer;

		rx_buffer = &rx_ring->rx_buffer_info[i];
		if (rx_buffer->skb) {
			struct sk_buff *skb = rx_buffer->skb;
			if (IXGBE_CB(skb)->page_released) {
				dma_unmap_page(dev,
					       IXGBE_CB(skb)->dma,
					       ixgbe_rx_bufsz(rx_ring),
					       DMA_FROM_DEVICE);
				IXGBE_CB(skb)->page_released = false;
A
Alexander Duyck 已提交
4485 4486
			}
			dev_kfree_skb(skb);
4487
		}
4488 4489 4490 4491 4492 4493 4494
		rx_buffer->skb = NULL;
		if (rx_buffer->dma)
			dma_unmap_page(dev, rx_buffer->dma,
				       ixgbe_rx_pg_size(rx_ring),
				       DMA_FROM_DEVICE);
		rx_buffer->dma = 0;
		if (rx_buffer->page)
4495 4496
			__free_pages(rx_buffer->page,
				     ixgbe_rx_pg_order(rx_ring));
4497
		rx_buffer->page = NULL;
4498 4499 4500 4501 4502 4503 4504 4505
	}

	size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
	memset(rx_ring->rx_buffer_info, 0, size);

	/* Zero out the descriptor ring */
	memset(rx_ring->desc, 0, rx_ring->size);

4506
	rx_ring->next_to_alloc = 0;
4507 4508 4509 4510 4511 4512 4513 4514
	rx_ring->next_to_clean = 0;
	rx_ring->next_to_use = 0;
}

/**
 * ixgbe_clean_tx_ring - Free Tx Buffers
 * @tx_ring: ring to be cleaned
 **/
4515
static void ixgbe_clean_tx_ring(struct ixgbe_ring *tx_ring)
4516 4517 4518
{
	struct ixgbe_tx_buffer *tx_buffer_info;
	unsigned long size;
4519
	u16 i;
4520

4521 4522 4523
	/* ring already cleared, nothing to do */
	if (!tx_ring->tx_buffer_info)
		return;
4524

4525
	/* Free all the Tx ring sk_buffs */
4526 4527
	for (i = 0; i < tx_ring->count; i++) {
		tx_buffer_info = &tx_ring->tx_buffer_info[i];
4528
		ixgbe_unmap_and_free_tx_resource(tx_ring, tx_buffer_info);
4529 4530
	}

4531 4532
	netdev_tx_reset_queue(txring_txq(tx_ring));

4533 4534 4535 4536 4537 4538 4539 4540 4541 4542 4543
	size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
	memset(tx_ring->tx_buffer_info, 0, size);

	/* Zero out the descriptor ring */
	memset(tx_ring->desc, 0, tx_ring->size);

	tx_ring->next_to_use = 0;
	tx_ring->next_to_clean = 0;
}

/**
4544
 * ixgbe_clean_all_rx_rings - Free Rx Buffers for all queues
4545 4546
 * @adapter: board private structure
 **/
4547
static void ixgbe_clean_all_rx_rings(struct ixgbe_adapter *adapter)
4548 4549 4550
{
	int i;

4551
	for (i = 0; i < adapter->num_rx_queues; i++)
4552
		ixgbe_clean_rx_ring(adapter->rx_ring[i]);
4553 4554 4555
}

/**
4556
 * ixgbe_clean_all_tx_rings - Free Tx Buffers for all queues
4557 4558
 * @adapter: board private structure
 **/
4559
static void ixgbe_clean_all_tx_rings(struct ixgbe_adapter *adapter)
4560 4561 4562
{
	int i;

4563
	for (i = 0; i < adapter->num_tx_queues; i++)
4564
		ixgbe_clean_tx_ring(adapter->tx_ring[i]);
4565 4566
}

4567 4568
static void ixgbe_fdir_filter_exit(struct ixgbe_adapter *adapter)
{
4569
	struct hlist_node *node2;
4570 4571 4572 4573
	struct ixgbe_fdir_filter *filter;

	spin_lock(&adapter->fdir_perfect_lock);

4574
	hlist_for_each_entry_safe(filter, node2,
4575 4576 4577 4578 4579 4580 4581 4582 4583
				  &adapter->fdir_filter_list, fdir_node) {
		hlist_del(&filter->fdir_node);
		kfree(filter);
	}
	adapter->fdir_filter_count = 0;

	spin_unlock(&adapter->fdir_perfect_lock);
}

4584 4585 4586
void ixgbe_down(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;
4587
	struct ixgbe_hw *hw = &adapter->hw;
4588
	u32 rxctrl;
4589
	int i;
4590 4591 4592 4593 4594

	/* signal that we are down to the interrupt handler */
	set_bit(__IXGBE_DOWN, &adapter->state);

	/* disable receives */
4595 4596
	rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
	IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl & ~IXGBE_RXCTRL_RXEN);
4597

4598 4599 4600 4601 4602
	/* disable all enabled rx queues */
	for (i = 0; i < adapter->num_rx_queues; i++)
		/* this call also flushes the previous write */
		ixgbe_disable_rx_queue(adapter, adapter->rx_ring[i]);

4603
	usleep_range(10000, 20000);
4604

4605 4606
	netif_tx_stop_all_queues(netdev);

4607
	/* call carrier off first to avoid false dev_watchdog timeouts */
4608 4609 4610 4611 4612 4613 4614
	netif_carrier_off(netdev);
	netif_tx_disable(netdev);

	ixgbe_irq_disable(adapter);

	ixgbe_napi_disable_all(adapter);

4615 4616
	adapter->flags2 &= ~(IXGBE_FLAG2_FDIR_REQUIRES_REINIT |
			     IXGBE_FLAG2_RESET_REQUESTED);
4617 4618 4619 4620
	adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;

	del_timer_sync(&adapter->service_timer);

4621
	if (adapter->num_vfs) {
4622 4623
		/* Clear EITR Select mapping */
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, 0);
4624 4625 4626

		/* Mark all the VFs as inactive */
		for (i = 0 ; i < adapter->num_vfs; i++)
4627
			adapter->vfinfo[i].clear_to_send = false;
4628 4629 4630 4631 4632 4633

		/* ping all the active vfs to let them know we are going down */
		ixgbe_ping_all_vfs(adapter);

		/* Disable all VFTE/VFRE TX/RX */
		ixgbe_disable_tx_rx(adapter);
4634 4635
	}

4636 4637
	/* disable transmits in the hardware now that interrupts are off */
	for (i = 0; i < adapter->num_tx_queues; i++) {
4638
		u8 reg_idx = adapter->tx_ring[i]->reg_idx;
4639
		IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), IXGBE_TXDCTL_SWFLSH);
4640
	}
4641 4642

	/* Disable the Tx DMA engine on 82599 and X540 */
4643 4644
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
4645
	case ixgbe_mac_X540:
4646
		IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL,
4647 4648
				(IXGBE_READ_REG(hw, IXGBE_DMATXCTL) &
				 ~IXGBE_DMATXCTL_TE));
4649 4650 4651 4652
		break;
	default:
		break;
	}
4653

4654 4655
	if (!pci_channel_offline(adapter->pdev))
		ixgbe_reset(adapter);
4656

4657 4658
	/* power down the optics for 82599 SFP+ fiber */
	if (hw->mac.ops.disable_tx_laser)
4659 4660
		hw->mac.ops.disable_tx_laser(hw);

4661 4662 4663
	ixgbe_clean_all_tx_rings(adapter);
	ixgbe_clean_all_rx_rings(adapter);

4664
#ifdef CONFIG_IXGBE_DCA
4665
	/* since we reset the hardware DCA settings were cleared */
4666
	ixgbe_setup_dca(adapter);
4667
#endif
4668 4669 4670 4671 4672 4673 4674 4675 4676 4677 4678
}

/**
 * ixgbe_tx_timeout - Respond to a Tx Hang
 * @netdev: network interface device structure
 **/
static void ixgbe_tx_timeout(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

	/* Do the reset outside of interrupt context */
4679
	ixgbe_tx_timeout_reset(adapter);
4680 4681 4682 4683 4684 4685 4686 4687 4688 4689
}

/**
 * ixgbe_sw_init - Initialize general software structures (struct ixgbe_adapter)
 * @adapter: board private structure to initialize
 *
 * ixgbe_sw_init initializes the Adapter private data structure.
 * Fields are initialized based on PCI device information and
 * OS network device settings (MTU size).
 **/
4690
static int ixgbe_sw_init(struct ixgbe_adapter *adapter)
4691 4692 4693
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct pci_dev *pdev = adapter->pdev;
4694
	unsigned int rss, fdir;
4695
	u32 fwsm;
J
Jeff Kirsher 已提交
4696
#ifdef CONFIG_IXGBE_DCB
4697 4698 4699
	int j;
	struct tc_configuration *tc;
#endif
4700

4701 4702 4703 4704 4705 4706 4707 4708
	/* PCI config space info */

	hw->vendor_id = pdev->vendor;
	hw->device_id = pdev->device;
	hw->revision_id = pdev->revision;
	hw->subsystem_vendor_id = pdev->subsystem_vendor;
	hw->subsystem_device_id = pdev->subsystem_device;

4709
	/* Set common capability flags and settings */
4710
	rss = min_t(int, IXGBE_MAX_RSS_INDICES, num_online_cpus());
4711
	adapter->ring_feature[RING_F_RSS].limit = rss;
4712 4713 4714 4715
	adapter->flags2 |= IXGBE_FLAG2_RSC_CAPABLE;
	adapter->flags2 |= IXGBE_FLAG2_RSC_ENABLED;
	adapter->max_q_vectors = MAX_Q_VECTORS_82599;
	adapter->atr_sample_rate = 20;
4716 4717
	fdir = min_t(int, IXGBE_MAX_FDIR_INDICES, num_online_cpus());
	adapter->ring_feature[RING_F_FDIR].limit = fdir;
4718 4719 4720 4721 4722 4723 4724 4725 4726 4727 4728 4729 4730 4731
	adapter->fdir_pballoc = IXGBE_FDIR_PBALLOC_64K;
#ifdef CONFIG_IXGBE_DCA
	adapter->flags |= IXGBE_FLAG_DCA_CAPABLE;
#endif
#ifdef IXGBE_FCOE
	adapter->flags |= IXGBE_FLAG_FCOE_CAPABLE;
	adapter->flags &= ~IXGBE_FLAG_FCOE_ENABLED;
#ifdef CONFIG_IXGBE_DCB
	/* Default traffic class to use for FCoE */
	adapter->fcoe.up = IXGBE_FCOE_DEFTC;
#endif /* CONFIG_IXGBE_DCB */
#endif /* IXGBE_FCOE */

	/* Set MAC specific capability flags and exceptions */
4732 4733
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
4734 4735 4736
		adapter->flags2 &= ~IXGBE_FLAG2_RSC_CAPABLE;
		adapter->flags2 &= ~IXGBE_FLAG2_RSC_ENABLED;

4737 4738
		if (hw->device_id == IXGBE_DEV_ID_82598AT)
			adapter->flags |= IXGBE_FLAG_FAN_FAIL_CAPABLE;
4739

4740
		adapter->max_q_vectors = MAX_Q_VECTORS_82598;
4741 4742 4743 4744 4745 4746 4747 4748 4749 4750 4751 4752 4753 4754
		adapter->ring_feature[RING_F_FDIR].limit = 0;
		adapter->atr_sample_rate = 0;
		adapter->fdir_pballoc = 0;
#ifdef IXGBE_FCOE
		adapter->flags &= ~IXGBE_FLAG_FCOE_CAPABLE;
		adapter->flags &= ~IXGBE_FLAG_FCOE_ENABLED;
#ifdef CONFIG_IXGBE_DCB
		adapter->fcoe.up = 0;
#endif /* IXGBE_DCB */
#endif /* IXGBE_FCOE */
		break;
	case ixgbe_mac_82599EB:
		if (hw->device_id == IXGBE_DEV_ID_82599_T3_LOM)
			adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE;
4755
		break;
D
Don Skidmore 已提交
4756
	case ixgbe_mac_X540:
4757 4758 4759
		fwsm = IXGBE_READ_REG(hw, IXGBE_FWSM);
		if (fwsm & IXGBE_FWSM_TS_ENABLED)
			adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE;
4760 4761 4762
		break;
	default:
		break;
A
Alexander Duyck 已提交
4763
	}
4764

4765 4766 4767 4768 4769
#ifdef IXGBE_FCOE
	/* FCoE support exists, always init the FCoE lock */
	spin_lock_init(&adapter->fcoe.lock);

#endif
4770 4771 4772
	/* n-tuple support exists, always init our spinlock */
	spin_lock_init(&adapter->fdir_perfect_lock);

J
Jeff Kirsher 已提交
4773
#ifdef CONFIG_IXGBE_DCB
4774 4775 4776 4777 4778 4779 4780 4781 4782 4783 4784
	switch (hw->mac.type) {
	case ixgbe_mac_X540:
		adapter->dcb_cfg.num_tcs.pg_tcs = X540_TRAFFIC_CLASS;
		adapter->dcb_cfg.num_tcs.pfc_tcs = X540_TRAFFIC_CLASS;
		break;
	default:
		adapter->dcb_cfg.num_tcs.pg_tcs = MAX_TRAFFIC_CLASS;
		adapter->dcb_cfg.num_tcs.pfc_tcs = MAX_TRAFFIC_CLASS;
		break;
	}

4785 4786 4787 4788 4789 4790 4791 4792 4793
	/* Configure DCB traffic classes */
	for (j = 0; j < MAX_TRAFFIC_CLASS; j++) {
		tc = &adapter->dcb_cfg.tc_config[j];
		tc->path[DCB_TX_CONFIG].bwg_id = 0;
		tc->path[DCB_TX_CONFIG].bwg_percent = 12 + (j & 1);
		tc->path[DCB_RX_CONFIG].bwg_id = 0;
		tc->path[DCB_RX_CONFIG].bwg_percent = 12 + (j & 1);
		tc->dcb_pfc = pfc_disabled;
	}
4794 4795 4796 4797 4798 4799

	/* Initialize default user to priority mapping, UPx->TC0 */
	tc = &adapter->dcb_cfg.tc_config[0];
	tc->path[DCB_TX_CONFIG].up_to_tc_bitmap = 0xFF;
	tc->path[DCB_RX_CONFIG].up_to_tc_bitmap = 0xFF;

4800 4801
	adapter->dcb_cfg.bw_percentage[DCB_TX_CONFIG][0] = 100;
	adapter->dcb_cfg.bw_percentage[DCB_RX_CONFIG][0] = 100;
4802
	adapter->dcb_cfg.pfc_mode_enable = false;
4803
	adapter->dcb_set_bitmap = 0x00;
4804
	adapter->dcbx_cap = DCB_CAP_DCBX_HOST | DCB_CAP_DCBX_VER_CEE;
4805 4806
	memcpy(&adapter->temp_dcb_cfg, &adapter->dcb_cfg,
	       sizeof(adapter->temp_dcb_cfg));
4807 4808

#endif
4809 4810

	/* default flow control settings */
4811
	hw->fc.requested_mode = ixgbe_fc_full;
D
Don Skidmore 已提交
4812
	hw->fc.current_mode = ixgbe_fc_full;	/* init for ethtool output */
4813
	ixgbe_pbthresh_setup(adapter);
4814 4815
	hw->fc.pause_time = IXGBE_DEFAULT_FCPAUSE;
	hw->fc.send_xon = true;
4816
	hw->fc.disable_fc_autoneg = ixgbe_device_supports_autoneg_fc(hw);
4817

4818 4819 4820 4821 4822 4823
#ifdef CONFIG_PCI_IOV
	/* assign number of SR-IOV VFs */
	if (hw->mac.type != ixgbe_mac_82598EB)
		adapter->num_vfs = (max_vfs > 63) ? 0 : max_vfs;

#endif
4824
	/* enable itr by default in dynamic mode */
4825 4826
	adapter->rx_itr_setting = 1;
	adapter->tx_itr_setting = 1;
4827 4828 4829 4830 4831

	/* set default ring sizes */
	adapter->tx_ring_count = IXGBE_DEFAULT_TXD;
	adapter->rx_ring_count = IXGBE_DEFAULT_RXD;

4832
	/* set default work limits */
4833
	adapter->tx_work_limit = IXGBE_DEFAULT_TX_WORK;
4834

4835
	/* initialize eeprom parameters */
4836
	if (ixgbe_init_eeprom_params_generic(hw)) {
4837
		e_dev_err("EEPROM initialization failed\n");
4838 4839 4840 4841 4842 4843 4844 4845 4846 4847
		return -EIO;
	}

	set_bit(__IXGBE_DOWN, &adapter->state);

	return 0;
}

/**
 * ixgbe_setup_tx_resources - allocate Tx resources (Descriptors)
4848
 * @tx_ring:    tx descriptor ring (for a specific queue) to setup
4849 4850 4851
 *
 * Return 0 on success, negative on failure
 **/
4852
int ixgbe_setup_tx_resources(struct ixgbe_ring *tx_ring)
4853
{
4854
	struct device *dev = tx_ring->dev;
4855 4856
	int orig_node = dev_to_node(dev);
	int numa_node = -1;
4857 4858
	int size;

4859
	size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
4860 4861 4862 4863 4864

	if (tx_ring->q_vector)
		numa_node = tx_ring->q_vector->numa_node;

	tx_ring->tx_buffer_info = vzalloc_node(size, numa_node);
4865
	if (!tx_ring->tx_buffer_info)
E
Eric Dumazet 已提交
4866
		tx_ring->tx_buffer_info = vzalloc(size);
4867 4868
	if (!tx_ring->tx_buffer_info)
		goto err;
4869 4870

	/* round up to nearest 4K */
4871
	tx_ring->size = tx_ring->count * sizeof(union ixgbe_adv_tx_desc);
4872
	tx_ring->size = ALIGN(tx_ring->size, 4096);
4873

4874 4875 4876 4877 4878 4879 4880 4881 4882
	set_dev_node(dev, numa_node);
	tx_ring->desc = dma_alloc_coherent(dev,
					   tx_ring->size,
					   &tx_ring->dma,
					   GFP_KERNEL);
	set_dev_node(dev, orig_node);
	if (!tx_ring->desc)
		tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
						   &tx_ring->dma, GFP_KERNEL);
4883 4884
	if (!tx_ring->desc)
		goto err;
4885

4886 4887
	tx_ring->next_to_use = 0;
	tx_ring->next_to_clean = 0;
4888
	return 0;
4889 4890 4891 4892

err:
	vfree(tx_ring->tx_buffer_info);
	tx_ring->tx_buffer_info = NULL;
4893
	dev_err(dev, "Unable to allocate memory for the Tx descriptor ring\n");
4894
	return -ENOMEM;
4895 4896
}

4897 4898 4899 4900 4901 4902 4903 4904 4905 4906 4907 4908 4909 4910 4911
/**
 * ixgbe_setup_all_tx_resources - allocate all queues Tx resources
 * @adapter: board private structure
 *
 * If this function returns with an error, then it's possible one or
 * more of the rings is populated (while the rest are not).  It is the
 * callers duty to clean those orphaned rings.
 *
 * Return 0 on success, negative on failure
 **/
static int ixgbe_setup_all_tx_resources(struct ixgbe_adapter *adapter)
{
	int i, err = 0;

	for (i = 0; i < adapter->num_tx_queues; i++) {
4912
		err = ixgbe_setup_tx_resources(adapter->tx_ring[i]);
4913 4914
		if (!err)
			continue;
4915

4916
		e_err(probe, "Allocation for Tx Queue %u failed\n", i);
4917
		goto err_setup_tx;
4918 4919
	}

4920 4921 4922 4923 4924
	return 0;
err_setup_tx:
	/* rewind the index freeing the rings as we go */
	while (i--)
		ixgbe_free_tx_resources(adapter->tx_ring[i]);
4925 4926 4927
	return err;
}

4928 4929
/**
 * ixgbe_setup_rx_resources - allocate Rx resources (Descriptors)
4930
 * @rx_ring:    rx descriptor ring (for a specific queue) to setup
4931 4932 4933
 *
 * Returns 0 on success, negative on failure
 **/
4934
int ixgbe_setup_rx_resources(struct ixgbe_ring *rx_ring)
4935
{
4936
	struct device *dev = rx_ring->dev;
4937 4938
	int orig_node = dev_to_node(dev);
	int numa_node = -1;
4939
	int size;
4940

4941
	size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
4942 4943 4944 4945 4946

	if (rx_ring->q_vector)
		numa_node = rx_ring->q_vector->numa_node;

	rx_ring->rx_buffer_info = vzalloc_node(size, numa_node);
4947
	if (!rx_ring->rx_buffer_info)
E
Eric Dumazet 已提交
4948
		rx_ring->rx_buffer_info = vzalloc(size);
4949 4950
	if (!rx_ring->rx_buffer_info)
		goto err;
4951 4952

	/* Round up to nearest 4K */
4953 4954
	rx_ring->size = rx_ring->count * sizeof(union ixgbe_adv_rx_desc);
	rx_ring->size = ALIGN(rx_ring->size, 4096);
4955

4956 4957 4958 4959 4960 4961 4962 4963 4964
	set_dev_node(dev, numa_node);
	rx_ring->desc = dma_alloc_coherent(dev,
					   rx_ring->size,
					   &rx_ring->dma,
					   GFP_KERNEL);
	set_dev_node(dev, orig_node);
	if (!rx_ring->desc)
		rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
						   &rx_ring->dma, GFP_KERNEL);
4965 4966
	if (!rx_ring->desc)
		goto err;
4967

4968 4969
	rx_ring->next_to_clean = 0;
	rx_ring->next_to_use = 0;
4970 4971

	return 0;
4972 4973 4974 4975
err:
	vfree(rx_ring->rx_buffer_info);
	rx_ring->rx_buffer_info = NULL;
	dev_err(dev, "Unable to allocate memory for the Rx descriptor ring\n");
4976
	return -ENOMEM;
4977 4978
}

4979 4980 4981 4982 4983 4984 4985 4986 4987 4988 4989 4990 4991 4992 4993
/**
 * ixgbe_setup_all_rx_resources - allocate all queues Rx resources
 * @adapter: board private structure
 *
 * If this function returns with an error, then it's possible one or
 * more of the rings is populated (while the rest are not).  It is the
 * callers duty to clean those orphaned rings.
 *
 * Return 0 on success, negative on failure
 **/
static int ixgbe_setup_all_rx_resources(struct ixgbe_adapter *adapter)
{
	int i, err = 0;

	for (i = 0; i < adapter->num_rx_queues; i++) {
4994
		err = ixgbe_setup_rx_resources(adapter->rx_ring[i]);
4995 4996
		if (!err)
			continue;
4997

4998
		e_err(probe, "Allocation for Rx Queue %u failed\n", i);
4999
		goto err_setup_rx;
5000 5001
	}

5002 5003 5004 5005 5006
#ifdef IXGBE_FCOE
	err = ixgbe_setup_fcoe_ddp_resources(adapter);
	if (!err)
#endif
		return 0;
5007 5008 5009 5010
err_setup_rx:
	/* rewind the index freeing the rings as we go */
	while (i--)
		ixgbe_free_rx_resources(adapter->rx_ring[i]);
5011 5012 5013
	return err;
}

5014 5015 5016 5017 5018 5019
/**
 * ixgbe_free_tx_resources - Free Tx Resources per Queue
 * @tx_ring: Tx descriptor ring for a specific queue
 *
 * Free all transmit software resources
 **/
5020
void ixgbe_free_tx_resources(struct ixgbe_ring *tx_ring)
5021
{
5022
	ixgbe_clean_tx_ring(tx_ring);
5023 5024 5025 5026

	vfree(tx_ring->tx_buffer_info);
	tx_ring->tx_buffer_info = NULL;

5027 5028 5029 5030 5031 5032
	/* if not set, then don't free */
	if (!tx_ring->desc)
		return;

	dma_free_coherent(tx_ring->dev, tx_ring->size,
			  tx_ring->desc, tx_ring->dma);
5033 5034 5035 5036 5037 5038 5039 5040 5041 5042 5043 5044 5045 5046 5047

	tx_ring->desc = NULL;
}

/**
 * ixgbe_free_all_tx_resources - Free Tx Resources for All Queues
 * @adapter: board private structure
 *
 * Free all transmit software resources
 **/
static void ixgbe_free_all_tx_resources(struct ixgbe_adapter *adapter)
{
	int i;

	for (i = 0; i < adapter->num_tx_queues; i++)
5048
		if (adapter->tx_ring[i]->desc)
5049
			ixgbe_free_tx_resources(adapter->tx_ring[i]);
5050 5051 5052
}

/**
5053
 * ixgbe_free_rx_resources - Free Rx Resources
5054 5055 5056 5057
 * @rx_ring: ring to clean the resources from
 *
 * Free all receive software resources
 **/
5058
void ixgbe_free_rx_resources(struct ixgbe_ring *rx_ring)
5059
{
5060
	ixgbe_clean_rx_ring(rx_ring);
5061 5062 5063 5064

	vfree(rx_ring->rx_buffer_info);
	rx_ring->rx_buffer_info = NULL;

5065 5066 5067 5068 5069 5070
	/* if not set, then don't free */
	if (!rx_ring->desc)
		return;

	dma_free_coherent(rx_ring->dev, rx_ring->size,
			  rx_ring->desc, rx_ring->dma);
5071 5072 5073 5074 5075 5076 5077 5078 5079 5080 5081 5082 5083 5084

	rx_ring->desc = NULL;
}

/**
 * ixgbe_free_all_rx_resources - Free Rx Resources for All Queues
 * @adapter: board private structure
 *
 * Free all receive software resources
 **/
static void ixgbe_free_all_rx_resources(struct ixgbe_adapter *adapter)
{
	int i;

5085 5086 5087 5088
#ifdef IXGBE_FCOE
	ixgbe_free_fcoe_ddp_resources(adapter);

#endif
5089
	for (i = 0; i < adapter->num_rx_queues; i++)
5090
		if (adapter->rx_ring[i]->desc)
5091
			ixgbe_free_rx_resources(adapter->rx_ring[i]);
5092 5093 5094 5095 5096 5097 5098 5099 5100 5101 5102 5103 5104 5105
}

/**
 * ixgbe_change_mtu - Change the Maximum Transfer Unit
 * @netdev: network interface device structure
 * @new_mtu: new value for maximum frame size
 *
 * Returns 0 on success, negative on failure
 **/
static int ixgbe_change_mtu(struct net_device *netdev, int new_mtu)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	int max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN;

5106
	/* MTU < 68 is an error and causes problems on some kernels */
5107 5108 5109 5110
	if ((new_mtu < 68) || (max_frame > IXGBE_MAX_JUMBO_FRAME_SIZE))
		return -EINVAL;

	/*
5111 5112 5113
	 * For 82599EB we cannot allow legacy VFs to enable their receive
	 * paths when MTU greater than 1500 is configured.  So display a
	 * warning that legacy VFs will be disabled.
5114 5115 5116
	 */
	if ((adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) &&
	    (adapter->hw.mac.type == ixgbe_mac_82599EB) &&
A
Alexander Duyck 已提交
5117
	    (max_frame > (ETH_FRAME_LEN + ETH_FCS_LEN)))
5118
		e_warn(probe, "Setting MTU > 1500 will disable legacy VFs\n");
5119

5120
	e_info(probe, "changing MTU from %d to %d\n", netdev->mtu, new_mtu);
5121

5122
	/* must set new MTU before calling down or up */
5123 5124
	netdev->mtu = new_mtu;

5125 5126
	if (netif_running(netdev))
		ixgbe_reinit_locked(adapter);
5127 5128 5129 5130 5131 5132 5133 5134 5135 5136 5137 5138 5139 5140 5141 5142 5143 5144 5145 5146

	return 0;
}

/**
 * ixgbe_open - Called when a network interface is made active
 * @netdev: network interface device structure
 *
 * Returns 0 on success, negative value on failure
 *
 * The open entry point is called when a network interface is made
 * active by the system (IFF_UP).  At this point all resources needed
 * for transmit and receive operations are allocated, the interrupt
 * handler is registered with the OS, the watchdog timer is started,
 * and the stack is notified that the interface is ready.
 **/
static int ixgbe_open(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	int err;
5147 5148 5149 5150

	/* disallow open during test */
	if (test_bit(__IXGBE_TESTING, &adapter->state))
		return -EBUSY;
5151

5152 5153
	netif_carrier_off(netdev);

5154 5155 5156 5157 5158 5159 5160 5161 5162 5163 5164 5165
	/* allocate transmit descriptors */
	err = ixgbe_setup_all_tx_resources(adapter);
	if (err)
		goto err_setup_tx;

	/* allocate receive descriptors */
	err = ixgbe_setup_all_rx_resources(adapter);
	if (err)
		goto err_setup_rx;

	ixgbe_configure(adapter);

5166
	err = ixgbe_request_irq(adapter);
5167 5168 5169
	if (err)
		goto err_req_irq;

5170 5171 5172 5173 5174 5175 5176 5177 5178 5179 5180 5181 5182 5183
	/* Notify the stack of the actual queue counts. */
	err = netif_set_real_num_tx_queues(netdev,
					   adapter->num_rx_pools > 1 ? 1 :
					   adapter->num_tx_queues);
	if (err)
		goto err_set_queues;


	err = netif_set_real_num_rx_queues(netdev,
					   adapter->num_rx_pools > 1 ? 1 :
					   adapter->num_rx_queues);
	if (err)
		goto err_set_queues;

5184 5185
	ixgbe_ptp_init(adapter);

5186
	ixgbe_up_complete(adapter);
5187 5188 5189

	return 0;

5190 5191
err_set_queues:
	ixgbe_free_irq(adapter);
5192
err_req_irq:
5193
	ixgbe_free_all_rx_resources(adapter);
5194
err_setup_rx:
5195
	ixgbe_free_all_tx_resources(adapter);
5196
err_setup_tx:
5197 5198 5199 5200 5201 5202 5203 5204 5205 5206 5207 5208 5209 5210 5211 5212 5213 5214 5215 5216
	ixgbe_reset(adapter);

	return err;
}

/**
 * ixgbe_close - Disables a network interface
 * @netdev: network interface device structure
 *
 * Returns 0, this is not allowed to fail
 *
 * The close entry point is called when an interface is de-activated
 * by the OS.  The hardware is still under the drivers control, but
 * needs to be disabled.  A global MAC reset is issued to stop the
 * hardware, and all transmit and receive resources are freed.
 **/
static int ixgbe_close(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

5217 5218
	ixgbe_ptp_stop(adapter);

5219 5220 5221
	ixgbe_down(adapter);
	ixgbe_free_irq(adapter);

5222 5223
	ixgbe_fdir_filter_exit(adapter);

5224 5225 5226
	ixgbe_free_all_tx_resources(adapter);
	ixgbe_free_all_rx_resources(adapter);

5227
	ixgbe_release_hw_control(adapter);
5228 5229 5230 5231

	return 0;
}

5232 5233 5234
#ifdef CONFIG_PM
static int ixgbe_resume(struct pci_dev *pdev)
{
5235 5236
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
	struct net_device *netdev = adapter->netdev;
5237 5238 5239 5240
	u32 err;

	pci_set_power_state(pdev, PCI_D0);
	pci_restore_state(pdev);
5241 5242 5243 5244 5245
	/*
	 * pci_restore_state clears dev->state_saved so call
	 * pci_save_state to restore it.
	 */
	pci_save_state(pdev);
5246 5247

	err = pci_enable_device_mem(pdev);
5248
	if (err) {
5249
		e_dev_err("Cannot enable PCI device from suspend\n");
5250 5251 5252 5253
		return err;
	}
	pci_set_master(pdev);

5254
	pci_wake_from_d3(pdev, false);
5255 5256 5257

	ixgbe_reset(adapter);

5258 5259
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);

5260 5261 5262
	rtnl_lock();
	err = ixgbe_init_interrupt_scheme(adapter);
	if (!err && netif_running(netdev))
5263
		err = ixgbe_open(netdev);
5264 5265 5266 5267 5268

	rtnl_unlock();

	if (err)
		return err;
5269 5270 5271 5272 5273 5274

	netif_device_attach(netdev);

	return 0;
}
#endif /* CONFIG_PM */
5275 5276

static int __ixgbe_shutdown(struct pci_dev *pdev, bool *enable_wake)
5277
{
5278 5279
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
	struct net_device *netdev = adapter->netdev;
5280 5281 5282
	struct ixgbe_hw *hw = &adapter->hw;
	u32 ctrl, fctrl;
	u32 wufc = adapter->wol;
5283 5284 5285 5286 5287 5288
#ifdef CONFIG_PM
	int retval = 0;
#endif

	netif_device_detach(netdev);

5289
	rtnl_lock();
5290 5291 5292 5293 5294 5295
	if (netif_running(netdev)) {
		ixgbe_down(adapter);
		ixgbe_free_irq(adapter);
		ixgbe_free_all_tx_resources(adapter);
		ixgbe_free_all_rx_resources(adapter);
	}
5296
	rtnl_unlock();
5297

5298 5299
	ixgbe_clear_interrupt_scheme(adapter);

5300 5301 5302 5303
#ifdef CONFIG_PM
	retval = pci_save_state(pdev);
	if (retval)
		return retval;
5304

5305
#endif
5306 5307 5308
	if (hw->mac.ops.stop_link_on_d3)
		hw->mac.ops.stop_link_on_d3(hw);

5309 5310
	if (wufc) {
		ixgbe_set_rx_mode(netdev);
5311

5312 5313
		/* enable the optics for 82599 SFP+ fiber as we can WoL */
		if (hw->mac.ops.enable_tx_laser)
D
Don Skidmore 已提交
5314 5315
			hw->mac.ops.enable_tx_laser(hw);

5316 5317 5318 5319 5320 5321 5322 5323 5324 5325 5326 5327 5328 5329 5330 5331 5332
		/* turn on all-multi mode if wake on multicast is enabled */
		if (wufc & IXGBE_WUFC_MC) {
			fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
			fctrl |= IXGBE_FCTRL_MPE;
			IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
		}

		ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL);
		ctrl |= IXGBE_CTRL_GIO_DIS;
		IXGBE_WRITE_REG(hw, IXGBE_CTRL, ctrl);

		IXGBE_WRITE_REG(hw, IXGBE_WUFC, wufc);
	} else {
		IXGBE_WRITE_REG(hw, IXGBE_WUC, 0);
		IXGBE_WRITE_REG(hw, IXGBE_WUFC, 0);
	}

5333 5334
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
5335
		pci_wake_from_d3(pdev, false);
5336 5337
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
5338
	case ixgbe_mac_X540:
5339 5340 5341 5342 5343
		pci_wake_from_d3(pdev, !!wufc);
		break;
	default:
		break;
	}
5344

5345 5346
	*enable_wake = !!wufc;

5347 5348 5349 5350
	ixgbe_release_hw_control(adapter);

	pci_disable_device(pdev);

5351 5352 5353 5354 5355 5356 5357 5358 5359 5360 5361 5362 5363 5364 5365 5366 5367 5368 5369
	return 0;
}

#ifdef CONFIG_PM
static int ixgbe_suspend(struct pci_dev *pdev, pm_message_t state)
{
	int retval;
	bool wake;

	retval = __ixgbe_shutdown(pdev, &wake);
	if (retval)
		return retval;

	if (wake) {
		pci_prepare_to_sleep(pdev);
	} else {
		pci_wake_from_d3(pdev, false);
		pci_set_power_state(pdev, PCI_D3hot);
	}
5370 5371 5372

	return 0;
}
5373
#endif /* CONFIG_PM */
5374 5375 5376

static void ixgbe_shutdown(struct pci_dev *pdev)
{
5377 5378 5379 5380 5381 5382 5383 5384
	bool wake;

	__ixgbe_shutdown(pdev, &wake);

	if (system_state == SYSTEM_POWER_OFF) {
		pci_wake_from_d3(pdev, wake);
		pci_set_power_state(pdev, PCI_D3hot);
	}
5385 5386
}

5387 5388 5389 5390 5391 5392
/**
 * ixgbe_update_stats - Update the board statistics counters.
 * @adapter: board private structure
 **/
void ixgbe_update_stats(struct ixgbe_adapter *adapter)
{
5393
	struct net_device *netdev = adapter->netdev;
5394
	struct ixgbe_hw *hw = &adapter->hw;
5395
	struct ixgbe_hw_stats *hwstats = &adapter->stats;
5396 5397
	u64 total_mpc = 0;
	u32 i, missed_rx = 0, mpc, bprc, lxon, lxoff, xon_off_tot;
5398 5399
	u64 non_eop_descs = 0, restart_queue = 0, tx_busy = 0;
	u64 alloc_rx_page_failed = 0, alloc_rx_buff_failed = 0;
5400
	u64 bytes = 0, packets = 0, hw_csum_rx_error = 0;
5401

5402 5403 5404 5405
	if (test_bit(__IXGBE_DOWN, &adapter->state) ||
	    test_bit(__IXGBE_RESETTING, &adapter->state))
		return;

5406
	if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) {
A
Alexander Duyck 已提交
5407
		u64 rsc_count = 0;
5408 5409
		u64 rsc_flush = 0;
		for (i = 0; i < adapter->num_rx_queues; i++) {
5410 5411
			rsc_count += adapter->rx_ring[i]->rx_stats.rsc_count;
			rsc_flush += adapter->rx_ring[i]->rx_stats.rsc_flush;
5412 5413 5414
		}
		adapter->rsc_total_count = rsc_count;
		adapter->rsc_total_flush = rsc_flush;
5415 5416
	}

5417 5418 5419 5420 5421
	for (i = 0; i < adapter->num_rx_queues; i++) {
		struct ixgbe_ring *rx_ring = adapter->rx_ring[i];
		non_eop_descs += rx_ring->rx_stats.non_eop_descs;
		alloc_rx_page_failed += rx_ring->rx_stats.alloc_rx_page_failed;
		alloc_rx_buff_failed += rx_ring->rx_stats.alloc_rx_buff_failed;
5422
		hw_csum_rx_error += rx_ring->rx_stats.csum_err;
5423 5424 5425 5426 5427 5428
		bytes += rx_ring->stats.bytes;
		packets += rx_ring->stats.packets;
	}
	adapter->non_eop_descs = non_eop_descs;
	adapter->alloc_rx_page_failed = alloc_rx_page_failed;
	adapter->alloc_rx_buff_failed = alloc_rx_buff_failed;
5429
	adapter->hw_csum_rx_error = hw_csum_rx_error;
5430 5431 5432 5433 5434
	netdev->stats.rx_bytes = bytes;
	netdev->stats.rx_packets = packets;

	bytes = 0;
	packets = 0;
J
Jesse Brandeburg 已提交
5435
	/* gather some stats to the adapter struct that are per queue */
5436 5437 5438 5439 5440 5441 5442
	for (i = 0; i < adapter->num_tx_queues; i++) {
		struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
		restart_queue += tx_ring->tx_stats.restart_queue;
		tx_busy += tx_ring->tx_stats.tx_busy;
		bytes += tx_ring->stats.bytes;
		packets += tx_ring->stats.packets;
	}
5443
	adapter->restart_queue = restart_queue;
5444 5445 5446
	adapter->tx_busy = tx_busy;
	netdev->stats.tx_bytes = bytes;
	netdev->stats.tx_packets = packets;
J
Jesse Brandeburg 已提交
5447

5448
	hwstats->crcerrs += IXGBE_READ_REG(hw, IXGBE_CRCERRS);
5449 5450

	/* 8 register reads */
5451 5452 5453 5454
	for (i = 0; i < 8; i++) {
		/* for packet buffers not used, the register should read 0 */
		mpc = IXGBE_READ_REG(hw, IXGBE_MPC(i));
		missed_rx += mpc;
5455 5456
		hwstats->mpc[i] += mpc;
		total_mpc += hwstats->mpc[i];
5457 5458
		hwstats->pxontxc[i] += IXGBE_READ_REG(hw, IXGBE_PXONTXC(i));
		hwstats->pxofftxc[i] += IXGBE_READ_REG(hw, IXGBE_PXOFFTXC(i));
5459 5460
		switch (hw->mac.type) {
		case ixgbe_mac_82598EB:
5461 5462 5463
			hwstats->rnbc[i] += IXGBE_READ_REG(hw, IXGBE_RNBC(i));
			hwstats->qbtc[i] += IXGBE_READ_REG(hw, IXGBE_QBTC(i));
			hwstats->qbrc[i] += IXGBE_READ_REG(hw, IXGBE_QBRC(i));
5464 5465
			hwstats->pxonrxc[i] +=
				IXGBE_READ_REG(hw, IXGBE_PXONRXC(i));
5466 5467
			break;
		case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
5468
		case ixgbe_mac_X540:
5469 5470 5471 5472 5473
			hwstats->pxonrxc[i] +=
				IXGBE_READ_REG(hw, IXGBE_PXONRXCNT(i));
			break;
		default:
			break;
5474
		}
5475
	}
5476 5477 5478 5479 5480 5481 5482 5483 5484 5485 5486 5487 5488 5489

	/*16 register reads */
	for (i = 0; i < 16; i++) {
		hwstats->qptc[i] += IXGBE_READ_REG(hw, IXGBE_QPTC(i));
		hwstats->qprc[i] += IXGBE_READ_REG(hw, IXGBE_QPRC(i));
		if ((hw->mac.type == ixgbe_mac_82599EB) ||
		    (hw->mac.type == ixgbe_mac_X540)) {
			hwstats->qbtc[i] += IXGBE_READ_REG(hw, IXGBE_QBTC_L(i));
			IXGBE_READ_REG(hw, IXGBE_QBTC_H(i)); /* to clear */
			hwstats->qbrc[i] += IXGBE_READ_REG(hw, IXGBE_QBRC_L(i));
			IXGBE_READ_REG(hw, IXGBE_QBRC_H(i)); /* to clear */
		}
	}

5490
	hwstats->gprc += IXGBE_READ_REG(hw, IXGBE_GPRC);
5491
	/* work around hardware counting issue */
5492
	hwstats->gprc -= missed_rx;
5493

5494 5495
	ixgbe_update_xoff_received(adapter);

5496
	/* 82598 hardware only has a 32 bit counter in the high register */
5497 5498 5499 5500 5501 5502 5503
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXC);
		hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCH);
		hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCH);
		hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORH);
		break;
D
Don Skidmore 已提交
5504
	case ixgbe_mac_X540:
5505 5506 5507 5508 5509 5510
		/* OS2BMC stats are X540 only*/
		hwstats->o2bgptc += IXGBE_READ_REG(hw, IXGBE_O2BGPTC);
		hwstats->o2bspc += IXGBE_READ_REG(hw, IXGBE_O2BSPC);
		hwstats->b2ospc += IXGBE_READ_REG(hw, IXGBE_B2OSPC);
		hwstats->b2ogprc += IXGBE_READ_REG(hw, IXGBE_B2OGPRC);
	case ixgbe_mac_82599EB:
5511 5512 5513
		for (i = 0; i < 16; i++)
			adapter->hw_rx_no_dma_resources +=
					     IXGBE_READ_REG(hw, IXGBE_QPRDC(i));
5514
		hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCL);
5515
		IXGBE_READ_REG(hw, IXGBE_GORCH); /* to clear */
5516
		hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCL);
5517
		IXGBE_READ_REG(hw, IXGBE_GOTCH); /* to clear */
5518
		hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORL);
5519
		IXGBE_READ_REG(hw, IXGBE_TORH); /* to clear */
5520 5521 5522
		hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXCNT);
		hwstats->fdirmatch += IXGBE_READ_REG(hw, IXGBE_FDIRMATCH);
		hwstats->fdirmiss += IXGBE_READ_REG(hw, IXGBE_FDIRMISS);
5523
#ifdef IXGBE_FCOE
5524 5525 5526 5527 5528 5529
		hwstats->fccrc += IXGBE_READ_REG(hw, IXGBE_FCCRC);
		hwstats->fcoerpdc += IXGBE_READ_REG(hw, IXGBE_FCOERPDC);
		hwstats->fcoeprc += IXGBE_READ_REG(hw, IXGBE_FCOEPRC);
		hwstats->fcoeptc += IXGBE_READ_REG(hw, IXGBE_FCOEPTC);
		hwstats->fcoedwrc += IXGBE_READ_REG(hw, IXGBE_FCOEDWRC);
		hwstats->fcoedwtc += IXGBE_READ_REG(hw, IXGBE_FCOEDWTC);
5530
		/* Add up per cpu counters for total ddp aloc fail */
5531 5532 5533 5534 5535
		if (adapter->fcoe.ddp_pool) {
			struct ixgbe_fcoe *fcoe = &adapter->fcoe;
			struct ixgbe_fcoe_ddp_pool *ddp_pool;
			unsigned int cpu;
			u64 noddp = 0, noddp_ext_buff = 0;
5536
			for_each_possible_cpu(cpu) {
5537 5538 5539
				ddp_pool = per_cpu_ptr(fcoe->ddp_pool, cpu);
				noddp += ddp_pool->noddp;
				noddp_ext_buff += ddp_pool->noddp_ext_buff;
5540
			}
5541 5542
			hwstats->fcoe_noddp = noddp;
			hwstats->fcoe_noddp_ext_buff = noddp_ext_buff;
5543
		}
5544
#endif /* IXGBE_FCOE */
5545 5546 5547
		break;
	default:
		break;
5548
	}
5549
	bprc = IXGBE_READ_REG(hw, IXGBE_BPRC);
5550 5551
	hwstats->bprc += bprc;
	hwstats->mprc += IXGBE_READ_REG(hw, IXGBE_MPRC);
5552
	if (hw->mac.type == ixgbe_mac_82598EB)
5553 5554 5555 5556 5557 5558 5559 5560 5561
		hwstats->mprc -= bprc;
	hwstats->roc += IXGBE_READ_REG(hw, IXGBE_ROC);
	hwstats->prc64 += IXGBE_READ_REG(hw, IXGBE_PRC64);
	hwstats->prc127 += IXGBE_READ_REG(hw, IXGBE_PRC127);
	hwstats->prc255 += IXGBE_READ_REG(hw, IXGBE_PRC255);
	hwstats->prc511 += IXGBE_READ_REG(hw, IXGBE_PRC511);
	hwstats->prc1023 += IXGBE_READ_REG(hw, IXGBE_PRC1023);
	hwstats->prc1522 += IXGBE_READ_REG(hw, IXGBE_PRC1522);
	hwstats->rlec += IXGBE_READ_REG(hw, IXGBE_RLEC);
5562
	lxon = IXGBE_READ_REG(hw, IXGBE_LXONTXC);
5563
	hwstats->lxontxc += lxon;
5564
	lxoff = IXGBE_READ_REG(hw, IXGBE_LXOFFTXC);
5565 5566 5567
	hwstats->lxofftxc += lxoff;
	hwstats->gptc += IXGBE_READ_REG(hw, IXGBE_GPTC);
	hwstats->mptc += IXGBE_READ_REG(hw, IXGBE_MPTC);
5568 5569 5570 5571
	/*
	 * 82598 errata - tx of flow control packets is included in tx counters
	 */
	xon_off_tot = lxon + lxoff;
5572 5573 5574 5575 5576 5577 5578 5579 5580 5581 5582 5583 5584 5585 5586
	hwstats->gptc -= xon_off_tot;
	hwstats->mptc -= xon_off_tot;
	hwstats->gotc -= (xon_off_tot * (ETH_ZLEN + ETH_FCS_LEN));
	hwstats->ruc += IXGBE_READ_REG(hw, IXGBE_RUC);
	hwstats->rfc += IXGBE_READ_REG(hw, IXGBE_RFC);
	hwstats->rjc += IXGBE_READ_REG(hw, IXGBE_RJC);
	hwstats->tpr += IXGBE_READ_REG(hw, IXGBE_TPR);
	hwstats->ptc64 += IXGBE_READ_REG(hw, IXGBE_PTC64);
	hwstats->ptc64 -= xon_off_tot;
	hwstats->ptc127 += IXGBE_READ_REG(hw, IXGBE_PTC127);
	hwstats->ptc255 += IXGBE_READ_REG(hw, IXGBE_PTC255);
	hwstats->ptc511 += IXGBE_READ_REG(hw, IXGBE_PTC511);
	hwstats->ptc1023 += IXGBE_READ_REG(hw, IXGBE_PTC1023);
	hwstats->ptc1522 += IXGBE_READ_REG(hw, IXGBE_PTC1522);
	hwstats->bptc += IXGBE_READ_REG(hw, IXGBE_BPTC);
5587 5588

	/* Fill out the OS statistics structure */
5589
	netdev->stats.multicast = hwstats->mprc;
5590 5591

	/* Rx Errors */
5592
	netdev->stats.rx_errors = hwstats->crcerrs + hwstats->rlec;
5593
	netdev->stats.rx_dropped = 0;
5594 5595
	netdev->stats.rx_length_errors = hwstats->rlec;
	netdev->stats.rx_crc_errors = hwstats->crcerrs;
5596
	netdev->stats.rx_missed_errors = total_mpc;
5597 5598 5599
}

/**
5600
 * ixgbe_fdir_reinit_subtask - worker thread to reinit FDIR filter table
5601
 * @adapter: pointer to the device adapter structure
5602
 **/
5603
static void ixgbe_fdir_reinit_subtask(struct ixgbe_adapter *adapter)
5604
{
5605
	struct ixgbe_hw *hw = &adapter->hw;
5606
	int i;
5607

5608 5609 5610 5611
	if (!(adapter->flags2 & IXGBE_FLAG2_FDIR_REQUIRES_REINIT))
		return;

	adapter->flags2 &= ~IXGBE_FLAG2_FDIR_REQUIRES_REINIT;
5612

5613
	/* if interface is down do nothing */
5614
	if (test_bit(__IXGBE_DOWN, &adapter->state))
5615 5616 5617 5618 5619 5620 5621 5622
		return;

	/* do nothing if we are not using signature filters */
	if (!(adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE))
		return;

	adapter->fdir_overflow++;

5623 5624 5625
	if (ixgbe_reinit_fdir_tables_82599(hw) == 0) {
		for (i = 0; i < adapter->num_tx_queues; i++)
			set_bit(__IXGBE_TX_FDIR_INIT_DONE,
5626
			        &(adapter->tx_ring[i]->state));
5627 5628
		/* re-enable flow director interrupts */
		IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMS_FLOW_DIR);
5629 5630 5631 5632 5633 5634 5635 5636
	} else {
		e_err(probe, "failed to finish FDIR re-initialization, "
		      "ignored adding FDIR ATR filters\n");
	}
}

/**
 * ixgbe_check_hang_subtask - check for hung queues and dropped interrupts
5637
 * @adapter: pointer to the device adapter structure
5638 5639
 *
 * This function serves two purposes.  First it strobes the interrupt lines
S
Stephen Hemminger 已提交
5640
 * in order to make certain interrupts are occurring.  Secondly it sets the
5641
 * bits needed to check for TX hangs.  As a result we should immediately
S
Stephen Hemminger 已提交
5642
 * determine if a hang has occurred.
5643 5644
 */
static void ixgbe_check_hang_subtask(struct ixgbe_adapter *adapter)
5645
{
5646
	struct ixgbe_hw *hw = &adapter->hw;
5647 5648
	u64 eics = 0;
	int i;
5649

5650 5651 5652 5653
	/* If we're down or resetting, just bail */
	if (test_bit(__IXGBE_DOWN, &adapter->state) ||
	    test_bit(__IXGBE_RESETTING, &adapter->state))
		return;
5654

5655 5656 5657 5658 5659
	/* Force detection of hung controller */
	if (netif_carrier_ok(adapter->netdev)) {
		for (i = 0; i < adapter->num_tx_queues; i++)
			set_check_for_tx_hang(adapter->tx_ring[i]);
	}
5660

5661 5662 5663 5664 5665 5666 5667 5668
	if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
		/*
		 * for legacy and MSI interrupts don't set any bits
		 * that are enabled for EIAM, because this operation
		 * would set *both* EIMS and EICS for any bit in EIAM
		 */
		IXGBE_WRITE_REG(hw, IXGBE_EICS,
			(IXGBE_EICS_TCP_TIMER | IXGBE_EICS_OTHER));
5669 5670
	} else {
		/* get one bit for every active tx/rx interrupt vector */
5671
		for (i = 0; i < adapter->num_q_vectors; i++) {
5672
			struct ixgbe_q_vector *qv = adapter->q_vector[i];
5673
			if (qv->rx.ring || qv->tx.ring)
5674 5675
				eics |= ((u64)1 << i);
		}
5676
	}
5677

5678
	/* Cause software interrupt to ensure rings are cleaned */
5679 5680
	ixgbe_irq_rearm_queues(adapter, eics);

5681 5682
}

5683
/**
5684
 * ixgbe_watchdog_update_link - update the link status
5685 5686
 * @adapter: pointer to the device adapter structure
 * @link_speed: pointer to a u32 to store the link_speed
5687
 **/
5688
static void ixgbe_watchdog_update_link(struct ixgbe_adapter *adapter)
5689 5690
{
	struct ixgbe_hw *hw = &adapter->hw;
5691 5692
	u32 link_speed = adapter->link_speed;
	bool link_up = adapter->link_up;
5693
	bool pfc_en = adapter->dcb_cfg.pfc_mode_enable;
5694

5695 5696 5697 5698 5699
	if (!(adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE))
		return;

	if (hw->mac.ops.check_link) {
		hw->mac.ops.check_link(hw, &link_speed, &link_up, false);
5700
	} else {
5701 5702 5703
		/* always assume link is up, if no check link function */
		link_speed = IXGBE_LINK_SPEED_10GB_FULL;
		link_up = true;
5704
	}
5705 5706 5707 5708

	if (adapter->ixgbe_ieee_pfc)
		pfc_en |= !!(adapter->ixgbe_ieee_pfc->pfc_en);

5709
	if (link_up && !((adapter->flags & IXGBE_FLAG_DCB_ENABLED) && pfc_en)) {
5710
		hw->mac.ops.fc_enable(hw);
5711 5712
		ixgbe_set_rx_drop_en(adapter);
	}
5713 5714 5715 5716 5717 5718 5719 5720 5721 5722 5723

	if (link_up ||
	    time_after(jiffies, (adapter->link_check_timeout +
				 IXGBE_TRY_LINK_TIMEOUT))) {
		adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;
		IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMC_LSC);
		IXGBE_WRITE_FLUSH(hw);
	}

	adapter->link_up = link_up;
	adapter->link_speed = link_speed;
5724 5725
}

5726 5727 5728 5729 5730 5731 5732 5733 5734 5735 5736 5737 5738 5739 5740 5741 5742
static void ixgbe_update_default_up(struct ixgbe_adapter *adapter)
{
#ifdef CONFIG_IXGBE_DCB
	struct net_device *netdev = adapter->netdev;
	struct dcb_app app = {
			      .selector = IEEE_8021QAZ_APP_SEL_ETHERTYPE,
			      .protocol = 0,
			     };
	u8 up = 0;

	if (adapter->dcbx_cap & DCB_CAP_DCBX_VER_IEEE)
		up = dcb_ieee_getapp_mask(netdev, &app);

	adapter->default_up = (up > 1) ? (ffs(up) - 1) : 0;
#endif
}

5743
/**
5744 5745
 * ixgbe_watchdog_link_is_up - update netif_carrier status and
 *                             print link up message
5746
 * @adapter: pointer to the device adapter structure
5747
 **/
5748
static void ixgbe_watchdog_link_is_up(struct ixgbe_adapter *adapter)
5749
{
5750
	struct net_device *netdev = adapter->netdev;
5751
	struct ixgbe_hw *hw = &adapter->hw;
5752 5753
	u32 link_speed = adapter->link_speed;
	bool flow_rx, flow_tx;
5754

5755 5756
	/* only continue if link was previously down */
	if (netif_carrier_ok(netdev))
5757
		return;
5758

5759
	adapter->flags2 &= ~IXGBE_FLAG2_SEARCH_FOR_SFP;
5760

5761 5762 5763 5764 5765 5766 5767 5768 5769 5770 5771 5772 5773 5774 5775 5776 5777 5778 5779 5780
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB: {
		u32 frctl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
		u32 rmcs = IXGBE_READ_REG(hw, IXGBE_RMCS);
		flow_rx = !!(frctl & IXGBE_FCTRL_RFCE);
		flow_tx = !!(rmcs & IXGBE_RMCS_TFCE_802_3X);
	}
		break;
	case ixgbe_mac_X540:
	case ixgbe_mac_82599EB: {
		u32 mflcn = IXGBE_READ_REG(hw, IXGBE_MFLCN);
		u32 fccfg = IXGBE_READ_REG(hw, IXGBE_FCCFG);
		flow_rx = !!(mflcn & IXGBE_MFLCN_RFCE);
		flow_tx = !!(fccfg & IXGBE_FCCFG_TFCE_802_3X);
	}
		break;
	default:
		flow_tx = false;
		flow_rx = false;
		break;
5781
	}
5782

5783 5784
	adapter->last_rx_ptp_check = jiffies;

5785
	if (test_bit(__IXGBE_PTP_RUNNING, &adapter->state))
5786
		ixgbe_ptp_start_cyclecounter(adapter);
5787

5788 5789 5790 5791 5792 5793 5794 5795 5796 5797 5798
	e_info(drv, "NIC Link is Up %s, Flow Control: %s\n",
	       (link_speed == IXGBE_LINK_SPEED_10GB_FULL ?
	       "10 Gbps" :
	       (link_speed == IXGBE_LINK_SPEED_1GB_FULL ?
	       "1 Gbps" :
	       (link_speed == IXGBE_LINK_SPEED_100_FULL ?
	       "100 Mbps" :
	       "unknown speed"))),
	       ((flow_rx && flow_tx) ? "RX/TX" :
	       (flow_rx ? "RX" :
	       (flow_tx ? "TX" : "None"))));
5799

5800 5801
	netif_carrier_on(netdev);
	ixgbe_check_vf_rate_limit(adapter);
5802

5803 5804 5805
	/* update the default user priority for VFs */
	ixgbe_update_default_up(adapter);

5806 5807
	/* ping all the active vfs to let them know link has changed */
	ixgbe_ping_all_vfs(adapter);
5808 5809
}

5810
/**
5811 5812
 * ixgbe_watchdog_link_is_down - update netif_carrier status and
 *                               print link down message
5813
 * @adapter: pointer to the adapter structure
5814
 **/
A
Alexander Duyck 已提交
5815
static void ixgbe_watchdog_link_is_down(struct ixgbe_adapter *adapter)
5816
{
5817
	struct net_device *netdev = adapter->netdev;
5818
	struct ixgbe_hw *hw = &adapter->hw;
5819

5820 5821
	adapter->link_up = false;
	adapter->link_speed = 0;
5822

5823 5824 5825
	/* only continue if link was up previously */
	if (!netif_carrier_ok(netdev))
		return;
5826

5827 5828 5829
	/* poll for SFP+ cable when link is down */
	if (ixgbe_is_sfp(hw) && hw->mac.type == ixgbe_mac_82598EB)
		adapter->flags2 |= IXGBE_FLAG2_SEARCH_FOR_SFP;
5830

5831
	if (test_bit(__IXGBE_PTP_RUNNING, &adapter->state))
5832
		ixgbe_ptp_start_cyclecounter(adapter);
5833

5834 5835
	e_info(drv, "NIC Link is Down\n");
	netif_carrier_off(netdev);
5836 5837 5838

	/* ping all the active vfs to let them know link has changed */
	ixgbe_ping_all_vfs(adapter);
5839
}
5840

5841 5842
/**
 * ixgbe_watchdog_flush_tx - flush queues on link down
5843
 * @adapter: pointer to the device adapter structure
5844 5845 5846
 **/
static void ixgbe_watchdog_flush_tx(struct ixgbe_adapter *adapter)
{
5847
	int i;
5848
	int some_tx_pending = 0;
5849

5850
	if (!netif_carrier_ok(adapter->netdev)) {
5851
		for (i = 0; i < adapter->num_tx_queues; i++) {
5852
			struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
5853 5854 5855 5856 5857 5858 5859 5860 5861 5862 5863 5864
			if (tx_ring->next_to_use != tx_ring->next_to_clean) {
				some_tx_pending = 1;
				break;
			}
		}

		if (some_tx_pending) {
			/* We've lost link, so the controller stops DMA,
			 * but we've got queued Tx work that's never going
			 * to get done, so reset controller to flush Tx.
			 * (Do the reset outside of interrupt context).
			 */
5865
			e_warn(drv, "initiating reset to clear Tx work after link loss\n");
5866
			adapter->flags2 |= IXGBE_FLAG2_RESET_REQUESTED;
5867
		}
5868 5869 5870
	}
}

5871 5872 5873 5874
static void ixgbe_spoof_check(struct ixgbe_adapter *adapter)
{
	u32 ssvpc;

5875 5876 5877
	/* Do not perform spoof check for 82598 or if not in IOV mode */
	if (adapter->hw.mac.type == ixgbe_mac_82598EB ||
	    adapter->num_vfs == 0)
5878 5879 5880 5881 5882 5883 5884 5885 5886 5887 5888
		return;

	ssvpc = IXGBE_READ_REG(&adapter->hw, IXGBE_SSVPC);

	/*
	 * ssvpc register is cleared on read, if zero then no
	 * spoofed packets in the last interval.
	 */
	if (!ssvpc)
		return;

5889
	e_warn(drv, "%u Spoofed packets detected\n", ssvpc);
5890 5891
}

5892 5893
/**
 * ixgbe_watchdog_subtask - check and bring link up
5894
 * @adapter: pointer to the device adapter structure
5895 5896 5897 5898
 **/
static void ixgbe_watchdog_subtask(struct ixgbe_adapter *adapter)
{
	/* if interface is down do nothing */
5899 5900
	if (test_bit(__IXGBE_DOWN, &adapter->state) ||
	    test_bit(__IXGBE_RESETTING, &adapter->state))
5901 5902 5903 5904 5905 5906 5907 5908
		return;

	ixgbe_watchdog_update_link(adapter);

	if (adapter->link_up)
		ixgbe_watchdog_link_is_up(adapter);
	else
		ixgbe_watchdog_link_is_down(adapter);
5909

5910
	ixgbe_spoof_check(adapter);
5911
	ixgbe_update_stats(adapter);
5912 5913

	ixgbe_watchdog_flush_tx(adapter);
5914
}
5915

5916
/**
5917
 * ixgbe_sfp_detection_subtask - poll for SFP+ cable
5918
 * @adapter: the ixgbe adapter structure
5919
 **/
5920
static void ixgbe_sfp_detection_subtask(struct ixgbe_adapter *adapter)
5921 5922
{
	struct ixgbe_hw *hw = &adapter->hw;
5923
	s32 err;
5924

5925 5926 5927 5928
	/* not searching for SFP so there is nothing to do here */
	if (!(adapter->flags2 & IXGBE_FLAG2_SEARCH_FOR_SFP) &&
	    !(adapter->flags2 & IXGBE_FLAG2_SFP_NEEDS_RESET))
		return;
5929

5930 5931 5932
	/* someone else is in init, wait until next service event */
	if (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
		return;
5933

5934 5935 5936
	err = hw->phy.ops.identify_sfp(hw);
	if (err == IXGBE_ERR_SFP_NOT_SUPPORTED)
		goto sfp_out;
5937

5938 5939 5940 5941
	if (err == IXGBE_ERR_SFP_NOT_PRESENT) {
		/* If no cable is present, then we need to reset
		 * the next time we find a good cable. */
		adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
5942
	}
5943

5944 5945 5946
	/* exit on error */
	if (err)
		goto sfp_out;
5947

5948 5949 5950
	/* exit if reset not needed */
	if (!(adapter->flags2 & IXGBE_FLAG2_SFP_NEEDS_RESET))
		goto sfp_out;
5951

5952
	adapter->flags2 &= ~IXGBE_FLAG2_SFP_NEEDS_RESET;
5953

5954 5955 5956 5957 5958 5959 5960 5961 5962 5963 5964 5965 5966 5967 5968 5969 5970 5971 5972 5973 5974 5975 5976 5977 5978 5979
	/*
	 * A module may be identified correctly, but the EEPROM may not have
	 * support for that module.  setup_sfp() will fail in that case, so
	 * we should not allow that module to load.
	 */
	if (hw->mac.type == ixgbe_mac_82598EB)
		err = hw->phy.ops.reset(hw);
	else
		err = hw->mac.ops.setup_sfp(hw);

	if (err == IXGBE_ERR_SFP_NOT_SUPPORTED)
		goto sfp_out;

	adapter->flags |= IXGBE_FLAG_NEED_LINK_CONFIG;
	e_info(probe, "detected SFP+: %d\n", hw->phy.sfp_type);

sfp_out:
	clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);

	if ((err == IXGBE_ERR_SFP_NOT_SUPPORTED) &&
	    (adapter->netdev->reg_state == NETREG_REGISTERED)) {
		e_dev_err("failed to initialize because an unsupported "
			  "SFP+ module type was detected.\n");
		e_dev_err("Reload the driver after installing a "
			  "supported module.\n");
		unregister_netdev(adapter->netdev);
5980
	}
5981
}
5982

5983 5984
/**
 * ixgbe_sfp_link_config_subtask - set up link SFP after module install
5985
 * @adapter: the ixgbe adapter structure
5986 5987 5988 5989
 **/
static void ixgbe_sfp_link_config_subtask(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
J
Josh Hay 已提交
5990 5991
	u32 speed;
	bool autoneg = false;
5992 5993 5994 5995 5996 5997 5998 5999 6000 6001

	if (!(adapter->flags & IXGBE_FLAG_NEED_LINK_CONFIG))
		return;

	/* someone else is in init, wait until next service event */
	if (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
		return;

	adapter->flags &= ~IXGBE_FLAG_NEED_LINK_CONFIG;

J
Josh Hay 已提交
6002 6003 6004
	speed = hw->phy.autoneg_advertised;
	if ((!speed) && (hw->mac.ops.get_link_capabilities))
		hw->mac.ops.get_link_capabilities(hw, &speed, &autoneg);
6005
	if (hw->mac.ops.setup_link)
J
Josh Hay 已提交
6006
		hw->mac.ops.setup_link(hw, speed, true);
6007 6008 6009 6010 6011 6012

	adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
	adapter->link_check_timeout = jiffies;
	clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
}

6013 6014 6015 6016 6017 6018 6019 6020 6021 6022 6023 6024 6025 6026 6027 6028 6029 6030 6031 6032 6033 6034 6035 6036 6037 6038 6039 6040 6041 6042 6043 6044 6045 6046 6047 6048 6049 6050 6051 6052 6053 6054 6055 6056 6057
#ifdef CONFIG_PCI_IOV
static void ixgbe_check_for_bad_vf(struct ixgbe_adapter *adapter)
{
	int vf;
	struct ixgbe_hw *hw = &adapter->hw;
	struct net_device *netdev = adapter->netdev;
	u32 gpc;
	u32 ciaa, ciad;

	gpc = IXGBE_READ_REG(hw, IXGBE_TXDGPC);
	if (gpc) /* If incrementing then no need for the check below */
		return;
	/*
	 * Check to see if a bad DMA write target from an errant or
	 * malicious VF has caused a PCIe error.  If so then we can
	 * issue a VFLR to the offending VF(s) and then resume without
	 * requesting a full slot reset.
	 */

	for (vf = 0; vf < adapter->num_vfs; vf++) {
		ciaa = (vf << 16) | 0x80000000;
		/* 32 bit read so align, we really want status at offset 6 */
		ciaa |= PCI_COMMAND;
		IXGBE_WRITE_REG(hw, IXGBE_CIAA_82599, ciaa);
		ciad = IXGBE_READ_REG(hw, IXGBE_CIAD_82599);
		ciaa &= 0x7FFFFFFF;
		/* disable debug mode asap after reading data */
		IXGBE_WRITE_REG(hw, IXGBE_CIAA_82599, ciaa);
		/* Get the upper 16 bits which will be the PCI status reg */
		ciad >>= 16;
		if (ciad & PCI_STATUS_REC_MASTER_ABORT) {
			netdev_err(netdev, "VF %d Hung DMA\n", vf);
			/* Issue VFLR */
			ciaa = (vf << 16) | 0x80000000;
			ciaa |= 0xA8;
			IXGBE_WRITE_REG(hw, IXGBE_CIAA_82599, ciaa);
			ciad = 0x00008000;  /* VFLR */
			IXGBE_WRITE_REG(hw, IXGBE_CIAD_82599, ciad);
			ciaa &= 0x7FFFFFFF;
			IXGBE_WRITE_REG(hw, IXGBE_CIAA_82599, ciaa);
		}
	}
}

#endif
6058 6059 6060 6061 6062 6063 6064 6065
/**
 * ixgbe_service_timer - Timer Call-back
 * @data: pointer to adapter cast into an unsigned long
 **/
static void ixgbe_service_timer(unsigned long data)
{
	struct ixgbe_adapter *adapter = (struct ixgbe_adapter *)data;
	unsigned long next_event_offset;
6066
	bool ready = true;
6067

6068 6069 6070 6071 6072
	/* poll faster when waiting for link */
	if (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE)
		next_event_offset = HZ / 10;
	else
		next_event_offset = HZ * 2;
6073

6074
#ifdef CONFIG_PCI_IOV
6075 6076 6077 6078 6079
	/*
	 * don't bother with SR-IOV VF DMA hang check if there are
	 * no VFs or the link is down
	 */
	if (!adapter->num_vfs ||
6080
	    (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE))
6081 6082 6083 6084 6085 6086 6087
		goto normal_timer_service;

	/* If we have VFs allocated then we must check for DMA hangs */
	ixgbe_check_for_bad_vf(adapter);
	next_event_offset = HZ / 50;
	adapter->timer_event_accumulator++;

6088
	if (adapter->timer_event_accumulator >= 100)
6089
		adapter->timer_event_accumulator = 0;
6090
	else
6091
		ready = false;
6092

6093
normal_timer_service:
6094
#endif
6095 6096 6097
	/* Reset the timer */
	mod_timer(&adapter->service_timer, next_event_offset + jiffies);

6098 6099
	if (ready)
		ixgbe_service_event_schedule(adapter);
6100 6101
}

6102 6103 6104 6105 6106 6107 6108 6109 6110 6111 6112 6113 6114 6115 6116 6117 6118 6119 6120
static void ixgbe_reset_subtask(struct ixgbe_adapter *adapter)
{
	if (!(adapter->flags2 & IXGBE_FLAG2_RESET_REQUESTED))
		return;

	adapter->flags2 &= ~IXGBE_FLAG2_RESET_REQUESTED;

	/* If we're already down or resetting, just bail */
	if (test_bit(__IXGBE_DOWN, &adapter->state) ||
	    test_bit(__IXGBE_RESETTING, &adapter->state))
		return;

	ixgbe_dump(adapter);
	netdev_err(adapter->netdev, "Reset adapter\n");
	adapter->tx_timeout_count++;

	ixgbe_reinit_locked(adapter);
}

6121 6122 6123 6124 6125 6126 6127 6128 6129
/**
 * ixgbe_service_task - manages and runs subtasks
 * @work: pointer to work_struct containing our data
 **/
static void ixgbe_service_task(struct work_struct *work)
{
	struct ixgbe_adapter *adapter = container_of(work,
						     struct ixgbe_adapter,
						     service_task);
6130
	ixgbe_reset_subtask(adapter);
6131 6132
	ixgbe_sfp_detection_subtask(adapter);
	ixgbe_sfp_link_config_subtask(adapter);
6133
	ixgbe_check_overtemp_subtask(adapter);
6134
	ixgbe_watchdog_subtask(adapter);
6135
	ixgbe_fdir_reinit_subtask(adapter);
6136
	ixgbe_check_hang_subtask(adapter);
6137

6138
	if (test_bit(__IXGBE_PTP_RUNNING, &adapter->state)) {
6139 6140 6141
		ixgbe_ptp_overflow_check(adapter);
		ixgbe_ptp_rx_hang(adapter);
	}
6142 6143

	ixgbe_service_event_complete(adapter);
6144 6145
}

6146 6147
static int ixgbe_tso(struct ixgbe_ring *tx_ring,
		     struct ixgbe_tx_buffer *first,
6148
		     u8 *hdr_len)
6149
{
6150
	struct sk_buff *skb = first->skb;
6151 6152
	u32 vlan_macip_lens, type_tucmd;
	u32 mss_l4len_idx, l4len;
6153

6154 6155 6156
	if (skb->ip_summed != CHECKSUM_PARTIAL)
		return 0;

6157 6158
	if (!skb_is_gso(skb))
		return 0;
6159

6160
	if (skb_header_cloned(skb)) {
6161
		int err = pskb_expand_head(skb, 0, 0, GFP_ATOMIC);
6162 6163
		if (err)
			return err;
6164 6165
	}

6166 6167 6168
	/* ADV DTYP TUCMD MKRLOC/ISCSIHEDLEN */
	type_tucmd = IXGBE_ADVTXD_TUCMD_L4T_TCP;

6169
	if (first->protocol == __constant_htons(ETH_P_IP)) {
6170 6171 6172 6173 6174 6175 6176 6177
		struct iphdr *iph = ip_hdr(skb);
		iph->tot_len = 0;
		iph->check = 0;
		tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
							 iph->daddr, 0,
							 IPPROTO_TCP,
							 0);
		type_tucmd |= IXGBE_ADVTXD_TUCMD_IPV4;
6178 6179 6180
		first->tx_flags |= IXGBE_TX_FLAGS_TSO |
				   IXGBE_TX_FLAGS_CSUM |
				   IXGBE_TX_FLAGS_IPV4;
6181 6182 6183 6184 6185 6186
	} else if (skb_is_gso_v6(skb)) {
		ipv6_hdr(skb)->payload_len = 0;
		tcp_hdr(skb)->check =
		    ~csum_ipv6_magic(&ipv6_hdr(skb)->saddr,
				     &ipv6_hdr(skb)->daddr,
				     0, IPPROTO_TCP, 0);
6187 6188
		first->tx_flags |= IXGBE_TX_FLAGS_TSO |
				   IXGBE_TX_FLAGS_CSUM;
6189 6190
	}

6191
	/* compute header lengths */
6192 6193 6194
	l4len = tcp_hdrlen(skb);
	*hdr_len = skb_transport_offset(skb) + l4len;

6195 6196 6197 6198
	/* update gso size and bytecount with header size */
	first->gso_segs = skb_shinfo(skb)->gso_segs;
	first->bytecount += (first->gso_segs - 1) * *hdr_len;

6199
	/* mss_l4len_id: use 0 as index for TSO */
6200 6201 6202 6203 6204 6205
	mss_l4len_idx = l4len << IXGBE_ADVTXD_L4LEN_SHIFT;
	mss_l4len_idx |= skb_shinfo(skb)->gso_size << IXGBE_ADVTXD_MSS_SHIFT;

	/* vlan_macip_lens: HEADLEN, MACLEN, VLAN tag */
	vlan_macip_lens = skb_network_header_len(skb);
	vlan_macip_lens |= skb_network_offset(skb) << IXGBE_ADVTXD_MACLEN_SHIFT;
6206
	vlan_macip_lens |= first->tx_flags & IXGBE_TX_FLAGS_VLAN_MASK;
6207 6208

	ixgbe_tx_ctxtdesc(tx_ring, vlan_macip_lens, 0, type_tucmd,
6209
			  mss_l4len_idx);
6210 6211 6212 6213

	return 1;
}

6214 6215
static void ixgbe_tx_csum(struct ixgbe_ring *tx_ring,
			  struct ixgbe_tx_buffer *first)
6216
{
6217
	struct sk_buff *skb = first->skb;
6218 6219 6220
	u32 vlan_macip_lens = 0;
	u32 mss_l4len_idx = 0;
	u32 type_tucmd = 0;
6221

6222
	if (skb->ip_summed != CHECKSUM_PARTIAL) {
6223 6224 6225
		if (!(first->tx_flags & IXGBE_TX_FLAGS_HW_VLAN) &&
		    !(first->tx_flags & IXGBE_TX_FLAGS_CC))
			return;
6226 6227
	} else {
		u8 l4_hdr = 0;
6228
		switch (first->protocol) {
6229 6230 6231 6232
		case __constant_htons(ETH_P_IP):
			vlan_macip_lens |= skb_network_header_len(skb);
			type_tucmd |= IXGBE_ADVTXD_TUCMD_IPV4;
			l4_hdr = ip_hdr(skb)->protocol;
6233
			break;
6234 6235 6236 6237 6238 6239 6240 6241
		case __constant_htons(ETH_P_IPV6):
			vlan_macip_lens |= skb_network_header_len(skb);
			l4_hdr = ipv6_hdr(skb)->nexthdr;
			break;
		default:
			if (unlikely(net_ratelimit())) {
				dev_warn(tx_ring->dev,
				 "partial checksum but proto=%x!\n",
6242
				 first->protocol);
6243
			}
6244 6245
			break;
		}
6246 6247

		switch (l4_hdr) {
6248
		case IPPROTO_TCP:
6249 6250 6251
			type_tucmd |= IXGBE_ADVTXD_TUCMD_L4T_TCP;
			mss_l4len_idx = tcp_hdrlen(skb) <<
					IXGBE_ADVTXD_L4LEN_SHIFT;
6252 6253
			break;
		case IPPROTO_SCTP:
6254 6255 6256 6257 6258 6259 6260 6261 6262 6263 6264 6265
			type_tucmd |= IXGBE_ADVTXD_TUCMD_L4T_SCTP;
			mss_l4len_idx = sizeof(struct sctphdr) <<
					IXGBE_ADVTXD_L4LEN_SHIFT;
			break;
		case IPPROTO_UDP:
			mss_l4len_idx = sizeof(struct udphdr) <<
					IXGBE_ADVTXD_L4LEN_SHIFT;
			break;
		default:
			if (unlikely(net_ratelimit())) {
				dev_warn(tx_ring->dev,
				 "partial checksum but l4 proto=%x!\n",
6266
				 l4_hdr);
6267
			}
6268 6269
			break;
		}
6270 6271 6272

		/* update TX checksum flag */
		first->tx_flags |= IXGBE_TX_FLAGS_CSUM;
6273 6274
	}

6275
	/* vlan_macip_lens: MACLEN, VLAN tag */
6276
	vlan_macip_lens |= skb_network_offset(skb) << IXGBE_ADVTXD_MACLEN_SHIFT;
6277
	vlan_macip_lens |= first->tx_flags & IXGBE_TX_FLAGS_VLAN_MASK;
6278

6279 6280
	ixgbe_tx_ctxtdesc(tx_ring, vlan_macip_lens, 0,
			  type_tucmd, mss_l4len_idx);
6281 6282
}

6283 6284 6285 6286 6287 6288
#define IXGBE_SET_FLAG(_input, _flag, _result) \
	((_flag <= _result) ? \
	 ((u32)(_input & _flag) * (_result / _flag)) : \
	 ((u32)(_input & _flag) / (_flag / _result)))

static u32 ixgbe_tx_cmd_type(struct sk_buff *skb, u32 tx_flags)
6289
{
6290
	/* set type for advanced descriptor with frame checksum insertion */
6291 6292 6293
	u32 cmd_type = IXGBE_ADVTXD_DTYP_DATA |
		       IXGBE_ADVTXD_DCMD_DEXT |
		       IXGBE_ADVTXD_DCMD_IFCS;
6294

6295
	/* set HW vlan bit if vlan is present */
6296 6297
	cmd_type |= IXGBE_SET_FLAG(tx_flags, IXGBE_TX_FLAGS_HW_VLAN,
				   IXGBE_ADVTXD_DCMD_VLE);
6298

6299
	/* set segmentation enable bits for TSO/FSO */
6300 6301 6302 6303 6304 6305
	cmd_type |= IXGBE_SET_FLAG(tx_flags, IXGBE_TX_FLAGS_TSO,
				   IXGBE_ADVTXD_DCMD_TSE);

	/* set timestamp bit if present */
	cmd_type |= IXGBE_SET_FLAG(tx_flags, IXGBE_TX_FLAGS_TSTAMP,
				   IXGBE_ADVTXD_MAC_TSTAMP);
6306

6307
	/* insert frame checksum */
6308
	cmd_type ^= IXGBE_SET_FLAG(skb->no_fcs, 1, IXGBE_ADVTXD_DCMD_IFCS);
6309

6310 6311
	return cmd_type;
}
6312

6313 6314
static void ixgbe_tx_olinfo_status(union ixgbe_adv_tx_desc *tx_desc,
				   u32 tx_flags, unsigned int paylen)
6315
{
6316
	u32 olinfo_status = paylen << IXGBE_ADVTXD_PAYLEN_SHIFT;
6317

6318
	/* enable L4 checksum for TSO and TX checksum offload */
6319 6320 6321
	olinfo_status |= IXGBE_SET_FLAG(tx_flags,
					IXGBE_TX_FLAGS_CSUM,
					IXGBE_ADVTXD_POPTS_TXSM);
6322

6323
	/* enble IPv4 checksum for TSO */
6324 6325 6326
	olinfo_status |= IXGBE_SET_FLAG(tx_flags,
					IXGBE_TX_FLAGS_IPV4,
					IXGBE_ADVTXD_POPTS_IXSM);
6327

6328 6329 6330 6331
	/*
	 * Check Context must be set if Tx switch is enabled, which it
	 * always is for case where virtual functions are running
	 */
6332 6333 6334
	olinfo_status |= IXGBE_SET_FLAG(tx_flags,
					IXGBE_TX_FLAGS_CC,
					IXGBE_ADVTXD_CC);
6335

6336
	tx_desc->read.olinfo_status = cpu_to_le32(olinfo_status);
6337
}
6338

6339 6340 6341 6342 6343 6344 6345
#define IXGBE_TXD_CMD (IXGBE_TXD_CMD_EOP | \
		       IXGBE_TXD_CMD_RS)

static void ixgbe_tx_map(struct ixgbe_ring *tx_ring,
			 struct ixgbe_tx_buffer *first,
			 const u8 hdr_len)
{
6346
	struct sk_buff *skb = first->skb;
6347
	struct ixgbe_tx_buffer *tx_buffer;
6348
	union ixgbe_adv_tx_desc *tx_desc;
6349 6350 6351
	struct skb_frag_struct *frag;
	dma_addr_t dma;
	unsigned int data_len, size;
6352
	u32 tx_flags = first->tx_flags;
6353
	u32 cmd_type = ixgbe_tx_cmd_type(skb, tx_flags);
6354 6355
	u16 i = tx_ring->next_to_use;

6356 6357
	tx_desc = IXGBE_TX_DESC(tx_ring, i);

6358 6359 6360 6361
	ixgbe_tx_olinfo_status(tx_desc, tx_flags, skb->len - hdr_len);

	size = skb_headlen(skb);
	data_len = skb->data_len;
6362

6363 6364
#ifdef IXGBE_FCOE
	if (tx_flags & IXGBE_TX_FLAGS_FCOE) {
6365
		if (data_len < sizeof(struct fcoe_crc_eof)) {
6366 6367
			size -= sizeof(struct fcoe_crc_eof) - data_len;
			data_len = 0;
6368 6369
		} else {
			data_len -= sizeof(struct fcoe_crc_eof);
6370 6371
		}
	}
6372

6373
#endif
6374
	dma = dma_map_single(tx_ring->dev, skb->data, size, DMA_TO_DEVICE);
6375

6376
	tx_buffer = first;
6377

6378 6379 6380 6381 6382 6383 6384 6385 6386
	for (frag = &skb_shinfo(skb)->frags[0];; frag++) {
		if (dma_mapping_error(tx_ring->dev, dma))
			goto dma_error;

		/* record length, and DMA address */
		dma_unmap_len_set(tx_buffer, len, size);
		dma_unmap_addr_set(tx_buffer, dma, dma);

		tx_desc->read.buffer_addr = cpu_to_le64(dma);
6387

6388
		while (unlikely(size > IXGBE_MAX_DATA_PER_TXD)) {
6389
			tx_desc->read.cmd_type_len =
6390
				cpu_to_le32(cmd_type ^ IXGBE_MAX_DATA_PER_TXD);
6391

6392
			i++;
6393
			tx_desc++;
6394
			if (i == tx_ring->count) {
6395
				tx_desc = IXGBE_TX_DESC(tx_ring, 0);
6396 6397
				i = 0;
			}
6398
			tx_desc->read.olinfo_status = 0;
6399 6400 6401 6402 6403

			dma += IXGBE_MAX_DATA_PER_TXD;
			size -= IXGBE_MAX_DATA_PER_TXD;

			tx_desc->read.buffer_addr = cpu_to_le64(dma);
6404
		}
6405

6406 6407
		if (likely(!data_len))
			break;
6408

6409
		tx_desc->read.cmd_type_len = cpu_to_le32(cmd_type ^ size);
6410

6411 6412 6413 6414 6415 6416
		i++;
		tx_desc++;
		if (i == tx_ring->count) {
			tx_desc = IXGBE_TX_DESC(tx_ring, 0);
			i = 0;
		}
6417
		tx_desc->read.olinfo_status = 0;
6418

6419
#ifdef IXGBE_FCOE
E
Eric Dumazet 已提交
6420
		size = min_t(unsigned int, data_len, skb_frag_size(frag));
6421
#else
E
Eric Dumazet 已提交
6422
		size = skb_frag_size(frag);
6423 6424
#endif
		data_len -= size;
6425

6426 6427
		dma = skb_frag_dma_map(tx_ring->dev, frag, 0, size,
				       DMA_TO_DEVICE);
6428

6429 6430
		tx_buffer = &tx_ring->tx_buffer_info[i];
	}
6431

6432
	/* write last descriptor with RS and EOP bits */
6433 6434
	cmd_type |= size | IXGBE_TXD_CMD;
	tx_desc->read.cmd_type_len = cpu_to_le32(cmd_type);
6435

6436
	netdev_tx_sent_queue(txring_txq(tx_ring), first->bytecount);
6437

6438 6439
	/* set the timestamp */
	first->time_stamp = jiffies;
6440 6441

	/*
6442 6443 6444 6445 6446 6447
	 * Force memory writes to complete before letting h/w know there
	 * are new descriptors to fetch.  (Only applicable for weak-ordered
	 * memory model archs, such as IA-64).
	 *
	 * We also need this memory barrier to make certain all of the
	 * status bits have been updated before next_to_watch is written.
6448 6449 6450
	 */
	wmb();

6451 6452 6453
	/* set next_to_watch value indicating a packet is present */
	first->next_to_watch = tx_desc;

6454 6455 6456 6457 6458 6459
	i++;
	if (i == tx_ring->count)
		i = 0;

	tx_ring->next_to_use = i;

6460
	/* notify HW of packet */
6461
	writel(i, tx_ring->tail);
6462 6463 6464

	return;
dma_error:
6465
	dev_err(tx_ring->dev, "TX DMA map failed\n");
6466 6467 6468

	/* clear dma mappings for failed tx_buffer_info map */
	for (;;) {
6469 6470 6471
		tx_buffer = &tx_ring->tx_buffer_info[i];
		ixgbe_unmap_and_free_tx_resource(tx_ring, tx_buffer);
		if (tx_buffer == first)
6472 6473 6474 6475 6476 6477 6478
			break;
		if (i == 0)
			i = tx_ring->count;
		i--;
	}

	tx_ring->next_to_use = i;
6479 6480
}

6481
static void ixgbe_atr(struct ixgbe_ring *ring,
6482
		      struct ixgbe_tx_buffer *first)
6483 6484 6485 6486 6487 6488 6489 6490 6491
{
	struct ixgbe_q_vector *q_vector = ring->q_vector;
	union ixgbe_atr_hash_dword input = { .dword = 0 };
	union ixgbe_atr_hash_dword common = { .dword = 0 };
	union {
		unsigned char *network;
		struct iphdr *ipv4;
		struct ipv6hdr *ipv6;
	} hdr;
6492
	struct tcphdr *th;
6493
	__be16 vlan_id;
6494

6495 6496 6497 6498 6499 6500
	/* if ring doesn't have a interrupt vector, cannot perform ATR */
	if (!q_vector)
		return;

	/* do nothing if sampling is disabled */
	if (!ring->atr_sample_rate)
6501
		return;
6502

6503
	ring->atr_count++;
6504

6505
	/* snag network header to get L4 type and address */
6506
	hdr.network = skb_network_header(first->skb);
6507 6508

	/* Currently only IPv4/IPv6 with TCP is supported */
6509
	if ((first->protocol != __constant_htons(ETH_P_IPV6) ||
6510
	     hdr.ipv6->nexthdr != IPPROTO_TCP) &&
6511
	    (first->protocol != __constant_htons(ETH_P_IP) ||
6512 6513
	     hdr.ipv4->protocol != IPPROTO_TCP))
		return;
6514

6515
	th = tcp_hdr(first->skb);
6516

6517 6518
	/* skip this packet since it is invalid or the socket is closing */
	if (!th || th->fin)
6519 6520 6521 6522 6523 6524 6525 6526 6527
		return;

	/* sample on all syn packets or once every atr sample count */
	if (!th->syn && (ring->atr_count < ring->atr_sample_rate))
		return;

	/* reset sample count */
	ring->atr_count = 0;

6528
	vlan_id = htons(first->tx_flags >> IXGBE_TX_FLAGS_VLAN_SHIFT);
6529 6530 6531 6532 6533 6534 6535 6536 6537 6538 6539 6540 6541 6542

	/*
	 * src and dst are inverted, think how the receiver sees them
	 *
	 * The input is broken into two sections, a non-compressed section
	 * containing vm_pool, vlan_id, and flow_type.  The rest of the data
	 * is XORed together and stored in the compressed dword.
	 */
	input.formatted.vlan_id = vlan_id;

	/*
	 * since src port and flex bytes occupy the same word XOR them together
	 * and write the value to source port portion of compressed dword
	 */
6543
	if (first->tx_flags & (IXGBE_TX_FLAGS_SW_VLAN | IXGBE_TX_FLAGS_HW_VLAN))
6544 6545
		common.port.src ^= th->dest ^ __constant_htons(ETH_P_8021Q);
	else
6546
		common.port.src ^= th->dest ^ first->protocol;
6547 6548
	common.port.dst ^= th->source;

6549
	if (first->protocol == __constant_htons(ETH_P_IP)) {
6550 6551 6552 6553 6554 6555 6556 6557 6558 6559 6560 6561 6562
		input.formatted.flow_type = IXGBE_ATR_FLOW_TYPE_TCPV4;
		common.ip ^= hdr.ipv4->saddr ^ hdr.ipv4->daddr;
	} else {
		input.formatted.flow_type = IXGBE_ATR_FLOW_TYPE_TCPV6;
		common.ip ^= hdr.ipv6->saddr.s6_addr32[0] ^
			     hdr.ipv6->saddr.s6_addr32[1] ^
			     hdr.ipv6->saddr.s6_addr32[2] ^
			     hdr.ipv6->saddr.s6_addr32[3] ^
			     hdr.ipv6->daddr.s6_addr32[0] ^
			     hdr.ipv6->daddr.s6_addr32[1] ^
			     hdr.ipv6->daddr.s6_addr32[2] ^
			     hdr.ipv6->daddr.s6_addr32[3];
	}
6563 6564

	/* This assumes the Rx queue and Tx queue are bound to the same CPU */
6565 6566
	ixgbe_fdir_add_signature_filter_82599(&q_vector->adapter->hw,
					      input, common, ring->queue_index);
6567 6568
}

6569
static int __ixgbe_maybe_stop_tx(struct ixgbe_ring *tx_ring, u16 size)
6570
{
6571
	netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
6572 6573 6574 6575 6576 6577 6578
	/* Herbert's original patch had:
	 *  smp_mb__after_netif_stop_queue();
	 * but since that doesn't exist yet, just open code it. */
	smp_mb();

	/* We need to check again in a case another CPU has just
	 * made room available. */
6579
	if (likely(ixgbe_desc_unused(tx_ring) < size))
6580 6581 6582
		return -EBUSY;

	/* A reprieve! - use start_queue because it doesn't call schedule */
6583
	netif_start_subqueue(tx_ring->netdev, tx_ring->queue_index);
6584
	++tx_ring->tx_stats.restart_queue;
6585 6586 6587
	return 0;
}

6588
static inline int ixgbe_maybe_stop_tx(struct ixgbe_ring *tx_ring, u16 size)
6589
{
6590
	if (likely(ixgbe_desc_unused(tx_ring) >= size))
6591
		return 0;
6592
	return __ixgbe_maybe_stop_tx(tx_ring, size);
6593 6594
}

6595
#ifdef IXGBE_FCOE
6596 6597
static u16 ixgbe_select_queue(struct net_device *dev, struct sk_buff *skb)
{
6598 6599 6600
	struct ixgbe_adapter *adapter;
	struct ixgbe_ring_feature *f;
	int txq;
6601

6602 6603 6604 6605 6606 6607 6608 6609
	/*
	 * only execute the code below if protocol is FCoE
	 * or FIP and we have FCoE enabled on the adapter
	 */
	switch (vlan_get_protocol(skb)) {
	case __constant_htons(ETH_P_FCOE):
	case __constant_htons(ETH_P_FIP):
		adapter = netdev_priv(dev);
6610

6611 6612 6613 6614 6615
		if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)
			break;
	default:
		return __netdev_pick_tx(dev, skb);
	}
6616

6617
	f = &adapter->ring_feature[RING_F_FCOE];
6618

6619 6620
	txq = skb_rx_queue_recorded(skb) ? skb_get_rx_queue(skb) :
					   smp_processor_id();
6621

6622 6623
	while (txq >= f->indices)
		txq -= f->indices;
6624

6625
	return txq + f->offset;
6626 6627
}

6628
#endif
6629
netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *skb,
6630 6631
			  struct ixgbe_adapter *adapter,
			  struct ixgbe_ring *tx_ring)
6632
{
6633
	struct ixgbe_tx_buffer *first;
6634
	int tso;
6635
	u32 tx_flags = 0;
6636 6637
	unsigned short f;
	u16 count = TXD_USE_COUNT(skb_headlen(skb));
6638
	__be16 protocol = skb->protocol;
6639
	u8 hdr_len = 0;
6640

6641 6642
	/*
	 * need: 1 descriptor per page * PAGE_SIZE/IXGBE_MAX_DATA_PER_TXD,
6643
	 *       + 1 desc for skb_headlen/IXGBE_MAX_DATA_PER_TXD,
6644 6645 6646 6647 6648 6649
	 *       + 2 desc gap to keep tail from touching head,
	 *       + 1 desc for context descriptor,
	 * otherwise try next time
	 */
	for (f = 0; f < skb_shinfo(skb)->nr_frags; f++)
		count += TXD_USE_COUNT(skb_shinfo(skb)->frags[f].size);
6650

6651 6652 6653 6654 6655
	if (ixgbe_maybe_stop_tx(tx_ring, count + 3)) {
		tx_ring->tx_stats.tx_busy++;
		return NETDEV_TX_BUSY;
	}

6656 6657 6658
	/* record the location of the first descriptor for this packet */
	first = &tx_ring->tx_buffer_info[tx_ring->next_to_use];
	first->skb = skb;
6659 6660
	first->bytecount = skb->len;
	first->gso_segs = 1;
6661

6662
	/* if we have a HW VLAN tag being added default to the HW one */
6663
	if (vlan_tx_tag_present(skb)) {
6664 6665 6666 6667 6668 6669 6670 6671 6672 6673
		tx_flags |= vlan_tx_tag_get(skb) << IXGBE_TX_FLAGS_VLAN_SHIFT;
		tx_flags |= IXGBE_TX_FLAGS_HW_VLAN;
	/* else if it is a SW VLAN check the next protocol and store the tag */
	} else if (protocol == __constant_htons(ETH_P_8021Q)) {
		struct vlan_hdr *vhdr, _vhdr;
		vhdr = skb_header_pointer(skb, ETH_HLEN, sizeof(_vhdr), &_vhdr);
		if (!vhdr)
			goto out_drop;

		protocol = vhdr->h_vlan_encapsulated_proto;
6674 6675
		tx_flags |= ntohs(vhdr->h_vlan_TCI) <<
				  IXGBE_TX_FLAGS_VLAN_SHIFT;
6676 6677 6678
		tx_flags |= IXGBE_TX_FLAGS_SW_VLAN;
	}

6679 6680
	skb_tx_timestamp(skb);

6681 6682 6683
	if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)) {
		skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
		tx_flags |= IXGBE_TX_FLAGS_TSTAMP;
6684 6685 6686 6687 6688

		/* schedule check for Tx timestamp */
		adapter->ptp_tx_skb = skb_get(skb);
		adapter->ptp_tx_start = jiffies;
		schedule_work(&adapter->ptp_tx_work);
6689 6690
	}

6691 6692 6693 6694 6695 6696
#ifdef CONFIG_PCI_IOV
	/*
	 * Use the l2switch_enable flag - would be false if the DMA
	 * Tx switch had been disabled.
	 */
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
6697
		tx_flags |= IXGBE_TX_FLAGS_CC;
6698 6699

#endif
6700
	/* DCB maps skb priorities 0-7 onto 3 bit PCP of VLAN tag. */
6701
	if ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) &&
6702 6703
	    ((tx_flags & (IXGBE_TX_FLAGS_HW_VLAN | IXGBE_TX_FLAGS_SW_VLAN)) ||
	     (skb->priority != TC_PRIO_CONTROL))) {
6704
		tx_flags &= ~IXGBE_TX_FLAGS_VLAN_PRIO_MASK;
6705 6706
		tx_flags |= (skb->priority & 0x7) <<
					IXGBE_TX_FLAGS_VLAN_PRIO_SHIFT;
6707 6708 6709 6710 6711 6712 6713 6714 6715 6716
		if (tx_flags & IXGBE_TX_FLAGS_SW_VLAN) {
			struct vlan_ethhdr *vhdr;
			if (skb_header_cloned(skb) &&
			    pskb_expand_head(skb, 0, 0, GFP_ATOMIC))
				goto out_drop;
			vhdr = (struct vlan_ethhdr *)skb->data;
			vhdr->h_vlan_TCI = htons(tx_flags >>
						 IXGBE_TX_FLAGS_VLAN_SHIFT);
		} else {
			tx_flags |= IXGBE_TX_FLAGS_HW_VLAN;
6717
		}
6718
	}
6719

6720 6721 6722 6723
	/* record initial flags and protocol */
	first->tx_flags = tx_flags;
	first->protocol = protocol;

6724
#ifdef IXGBE_FCOE
6725 6726
	/* setup tx offload for FCoE */
	if ((protocol == __constant_htons(ETH_P_FCOE)) &&
6727
	    (tx_ring->netdev->features & (NETIF_F_FSO | NETIF_F_FCOE_CRC))) {
6728
		tso = ixgbe_fso(tx_ring, first, &hdr_len);
6729 6730
		if (tso < 0)
			goto out_drop;
6731

6732
		goto xmit_fcoe;
6733
	}
6734

6735
#endif /* IXGBE_FCOE */
6736
	tso = ixgbe_tso(tx_ring, first, &hdr_len);
6737
	if (tso < 0)
6738
		goto out_drop;
6739 6740
	else if (!tso)
		ixgbe_tx_csum(tx_ring, first);
6741 6742 6743

	/* add the ATR filter if ATR is on */
	if (test_bit(__IXGBE_TX_FDIR_INIT_DONE, &tx_ring->state))
6744
		ixgbe_atr(tx_ring, first);
6745 6746 6747 6748

#ifdef IXGBE_FCOE
xmit_fcoe:
#endif /* IXGBE_FCOE */
6749
	ixgbe_tx_map(tx_ring, first, hdr_len);
6750 6751

	ixgbe_maybe_stop_tx(tx_ring, DESC_NEEDED);
6752 6753

	return NETDEV_TX_OK;
6754 6755

out_drop:
6756 6757 6758
	dev_kfree_skb_any(first->skb);
	first->skb = NULL;

6759
	return NETDEV_TX_OK;
6760 6761
}

6762 6763
static netdev_tx_t ixgbe_xmit_frame(struct sk_buff *skb,
				    struct net_device *netdev)
6764 6765 6766 6767
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_ring *tx_ring;

6768 6769 6770 6771
	/*
	 * The minimum packet size for olinfo paylen is 17 so pad the skb
	 * in order to meet this minimum size requirement.
	 */
6772 6773
	if (unlikely(skb->len < 17)) {
		if (skb_pad(skb, 17 - skb->len))
6774 6775
			return NETDEV_TX_OK;
		skb->len = 17;
6776
		skb_set_tail_pointer(skb, 17);
6777 6778
	}

6779
	tx_ring = adapter->tx_ring[skb->queue_mapping];
6780
	return ixgbe_xmit_frame_ring(skb, adapter, tx_ring);
6781 6782
}

6783 6784 6785 6786 6787 6788 6789 6790 6791 6792
/**
 * ixgbe_set_mac - Change the Ethernet Address of the NIC
 * @netdev: network interface device structure
 * @p: pointer to an address structure
 *
 * Returns 0 on success, negative on failure
 **/
static int ixgbe_set_mac(struct net_device *netdev, void *p)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
6793
	struct ixgbe_hw *hw = &adapter->hw;
6794 6795 6796 6797 6798 6799
	struct sockaddr *addr = p;

	if (!is_valid_ether_addr(addr->sa_data))
		return -EADDRNOTAVAIL;

	memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
6800
	memcpy(hw->mac.addr, addr->sa_data, netdev->addr_len);
6801

6802
	hw->mac.ops.set_rar(hw, 0, hw->mac.addr, VMDQ_P(0), IXGBE_RAH_AV);
6803 6804 6805 6806

	return 0;
}

6807 6808 6809 6810 6811 6812 6813 6814 6815 6816 6817 6818 6819 6820 6821 6822 6823 6824 6825 6826 6827 6828 6829 6830 6831 6832 6833 6834 6835 6836 6837
static int
ixgbe_mdio_read(struct net_device *netdev, int prtad, int devad, u16 addr)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
	u16 value;
	int rc;

	if (prtad != hw->phy.mdio.prtad)
		return -EINVAL;
	rc = hw->phy.ops.read_reg(hw, addr, devad, &value);
	if (!rc)
		rc = value;
	return rc;
}

static int ixgbe_mdio_write(struct net_device *netdev, int prtad, int devad,
			    u16 addr, u16 value)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;

	if (prtad != hw->phy.mdio.prtad)
		return -EINVAL;
	return hw->phy.ops.write_reg(hw, addr, devad, value);
}

static int ixgbe_ioctl(struct net_device *netdev, struct ifreq *req, int cmd)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

6838 6839 6840 6841 6842 6843
	switch (cmd) {
	case SIOCSHWTSTAMP:
		return ixgbe_ptp_hwtstamp_ioctl(adapter, req, cmd);
	default:
		return mdio_mii_ioctl(&adapter->hw.phy.mdio, if_mii(req), cmd);
	}
6844 6845
}

6846 6847
/**
 * ixgbe_add_sanmac_netdev - Add the SAN MAC address to the corresponding
6848
 * netdev->dev_addrs
6849 6850 6851 6852 6853 6854 6855 6856
 * @netdev: network interface device structure
 *
 * Returns non-zero on failure
 **/
static int ixgbe_add_sanmac_netdev(struct net_device *dev)
{
	int err = 0;
	struct ixgbe_adapter *adapter = netdev_priv(dev);
6857
	struct ixgbe_hw *hw = &adapter->hw;
6858

6859
	if (is_valid_ether_addr(hw->mac.san_addr)) {
6860
		rtnl_lock();
6861
		err = dev_addr_add(dev, hw->mac.san_addr, NETDEV_HW_ADDR_T_SAN);
6862
		rtnl_unlock();
6863 6864 6865

		/* update SAN MAC vmdq pool selection */
		hw->mac.ops.set_vmdq_san_mac(hw, VMDQ_P(0));
6866 6867 6868 6869 6870 6871
	}
	return err;
}

/**
 * ixgbe_del_sanmac_netdev - Removes the SAN MAC address to the corresponding
6872
 * netdev->dev_addrs
6873 6874 6875 6876 6877 6878 6879 6880 6881 6882 6883 6884 6885 6886 6887 6888 6889 6890
 * @netdev: network interface device structure
 *
 * Returns non-zero on failure
 **/
static int ixgbe_del_sanmac_netdev(struct net_device *dev)
{
	int err = 0;
	struct ixgbe_adapter *adapter = netdev_priv(dev);
	struct ixgbe_mac_info *mac = &adapter->hw.mac;

	if (is_valid_ether_addr(mac->san_addr)) {
		rtnl_lock();
		err = dev_addr_del(dev, mac->san_addr, NETDEV_HW_ADDR_T_SAN);
		rtnl_unlock();
	}
	return err;
}

6891 6892 6893 6894 6895 6896 6897 6898 6899
#ifdef CONFIG_NET_POLL_CONTROLLER
/*
 * Polling 'interrupt' - used by things like netconsole to send skbs
 * without having to re-enable interrupts. It's not called while
 * the interrupt routine is executing.
 */
static void ixgbe_netpoll(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
6900
	int i;
6901

6902 6903 6904 6905
	/* if interface is down do nothing */
	if (test_bit(__IXGBE_DOWN, &adapter->state))
		return;

6906
	adapter->flags |= IXGBE_FLAG_IN_NETPOLL;
6907
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
6908 6909
		for (i = 0; i < adapter->num_q_vectors; i++)
			ixgbe_msix_clean_rings(0, adapter->q_vector[i]);
6910 6911 6912
	} else {
		ixgbe_intr(adapter->pdev->irq, netdev);
	}
6913 6914 6915
	adapter->flags &= ~IXGBE_FLAG_IN_NETPOLL;
}

A
Alexander Duyck 已提交
6916
#endif
E
Eric Dumazet 已提交
6917 6918 6919 6920 6921 6922
static struct rtnl_link_stats64 *ixgbe_get_stats64(struct net_device *netdev,
						   struct rtnl_link_stats64 *stats)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	int i;

E
Eric Dumazet 已提交
6923
	rcu_read_lock();
E
Eric Dumazet 已提交
6924
	for (i = 0; i < adapter->num_rx_queues; i++) {
E
Eric Dumazet 已提交
6925
		struct ixgbe_ring *ring = ACCESS_ONCE(adapter->rx_ring[i]);
E
Eric Dumazet 已提交
6926 6927 6928
		u64 bytes, packets;
		unsigned int start;

E
Eric Dumazet 已提交
6929 6930 6931 6932 6933 6934 6935 6936 6937
		if (ring) {
			do {
				start = u64_stats_fetch_begin_bh(&ring->syncp);
				packets = ring->stats.packets;
				bytes   = ring->stats.bytes;
			} while (u64_stats_fetch_retry_bh(&ring->syncp, start));
			stats->rx_packets += packets;
			stats->rx_bytes   += bytes;
		}
E
Eric Dumazet 已提交
6938
	}
E
Eric Dumazet 已提交
6939 6940 6941 6942 6943 6944 6945 6946 6947 6948 6949 6950 6951 6952 6953 6954

	for (i = 0; i < adapter->num_tx_queues; i++) {
		struct ixgbe_ring *ring = ACCESS_ONCE(adapter->tx_ring[i]);
		u64 bytes, packets;
		unsigned int start;

		if (ring) {
			do {
				start = u64_stats_fetch_begin_bh(&ring->syncp);
				packets = ring->stats.packets;
				bytes   = ring->stats.bytes;
			} while (u64_stats_fetch_retry_bh(&ring->syncp, start));
			stats->tx_packets += packets;
			stats->tx_bytes   += bytes;
		}
	}
E
Eric Dumazet 已提交
6955
	rcu_read_unlock();
E
Eric Dumazet 已提交
6956 6957 6958 6959 6960 6961 6962 6963 6964
	/* following stats updated by ixgbe_watchdog_task() */
	stats->multicast	= netdev->stats.multicast;
	stats->rx_errors	= netdev->stats.rx_errors;
	stats->rx_length_errors	= netdev->stats.rx_length_errors;
	stats->rx_crc_errors	= netdev->stats.rx_crc_errors;
	stats->rx_missed_errors	= netdev->stats.rx_missed_errors;
	return stats;
}

6965
#ifdef CONFIG_IXGBE_DCB
6966 6967 6968
/**
 * ixgbe_validate_rtr - verify 802.1Qp to Rx packet buffer mapping is valid.
 * @adapter: pointer to ixgbe_adapter
6969 6970 6971 6972 6973 6974 6975 6976 6977 6978 6979 6980 6981 6982 6983 6984 6985 6986 6987 6988 6989 6990 6991 6992 6993 6994 6995 6996 6997 6998 6999 7000 7001 7002
 * @tc: number of traffic classes currently enabled
 *
 * Configure a valid 802.1Qp to Rx packet buffer mapping ie confirm
 * 802.1Q priority maps to a packet buffer that exists.
 */
static void ixgbe_validate_rtr(struct ixgbe_adapter *adapter, u8 tc)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 reg, rsave;
	int i;

	/* 82598 have a static priority to TC mapping that can not
	 * be changed so no validation is needed.
	 */
	if (hw->mac.type == ixgbe_mac_82598EB)
		return;

	reg = IXGBE_READ_REG(hw, IXGBE_RTRUP2TC);
	rsave = reg;

	for (i = 0; i < MAX_TRAFFIC_CLASS; i++) {
		u8 up2tc = reg >> (i * IXGBE_RTRUP2TC_UP_SHIFT);

		/* If up2tc is out of bounds default to zero */
		if (up2tc > tc)
			reg &= ~(0x7 << IXGBE_RTRUP2TC_UP_SHIFT);
	}

	if (reg != rsave)
		IXGBE_WRITE_REG(hw, IXGBE_RTRUP2TC, reg);

	return;
}

7003 7004 7005 7006 7007 7008 7009 7010 7011 7012 7013 7014 7015 7016 7017 7018 7019 7020 7021 7022 7023 7024 7025 7026 7027
/**
 * ixgbe_set_prio_tc_map - Configure netdev prio tc map
 * @adapter: Pointer to adapter struct
 *
 * Populate the netdev user priority to tc map
 */
static void ixgbe_set_prio_tc_map(struct ixgbe_adapter *adapter)
{
	struct net_device *dev = adapter->netdev;
	struct ixgbe_dcb_config *dcb_cfg = &adapter->dcb_cfg;
	struct ieee_ets *ets = adapter->ixgbe_ieee_ets;
	u8 prio;

	for (prio = 0; prio < MAX_USER_PRIORITY; prio++) {
		u8 tc = 0;

		if (adapter->dcbx_cap & DCB_CAP_DCBX_VER_CEE)
			tc = ixgbe_dcb_get_tc_from_up(dcb_cfg, 0, prio);
		else if (ets)
			tc = ets->prio_tc[prio];

		netdev_set_prio_tc_map(dev, prio, tc);
	}
}

7028
#endif /* CONFIG_IXGBE_DCB */
7029 7030
/**
 * ixgbe_setup_tc - configure net_device for multiple traffic classes
7031 7032 7033 7034 7035 7036 7037 7038 7039 7040
 *
 * @netdev: net device to configure
 * @tc: number of traffic classes to enable
 */
int ixgbe_setup_tc(struct net_device *dev, u8 tc)
{
	struct ixgbe_adapter *adapter = netdev_priv(dev);
	struct ixgbe_hw *hw = &adapter->hw;

	/* Hardware supports up to 8 traffic classes */
7041
	if (tc > adapter->dcb_cfg.num_tcs.pg_tcs ||
A
Alexander Duyck 已提交
7042 7043
	    (hw->mac.type == ixgbe_mac_82598EB &&
	     tc < MAX_TRAFFIC_CLASS))
7044 7045 7046
		return -EINVAL;

	/* Hardware has to reinitialize queues and interrupts to
S
Stephen Hemminger 已提交
7047
	 * match packet buffer alignment. Unfortunately, the
7048 7049 7050 7051 7052 7053
	 * hardware is not flexible enough to do this dynamically.
	 */
	if (netif_running(dev))
		ixgbe_close(dev);
	ixgbe_clear_interrupt_scheme(adapter);

7054
#ifdef CONFIG_IXGBE_DCB
7055
	if (tc) {
7056
		netdev_set_num_tc(dev, tc);
7057 7058
		ixgbe_set_prio_tc_map(adapter);

7059 7060
		adapter->flags |= IXGBE_FLAG_DCB_ENABLED;

7061 7062
		if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
			adapter->last_lfc_mode = adapter->hw.fc.requested_mode;
7063
			adapter->hw.fc.requested_mode = ixgbe_fc_none;
7064
		}
7065
	} else {
7066
		netdev_reset_tc(dev);
7067

7068 7069
		if (adapter->hw.mac.type == ixgbe_mac_82598EB)
			adapter->hw.fc.requested_mode = adapter->last_lfc_mode;
7070 7071 7072 7073 7074 7075 7076

		adapter->flags &= ~IXGBE_FLAG_DCB_ENABLED;

		adapter->temp_dcb_cfg.pfc_mode_enable = false;
		adapter->dcb_cfg.pfc_mode_enable = false;
	}

7077
	ixgbe_validate_rtr(adapter, tc);
7078 7079 7080 7081

#endif /* CONFIG_IXGBE_DCB */
	ixgbe_init_interrupt_scheme(adapter);

7082
	if (netif_running(dev))
7083
		return ixgbe_open(dev);
7084 7085 7086

	return 0;
}
E
Eric Dumazet 已提交
7087

7088 7089 7090 7091 7092 7093 7094 7095 7096 7097 7098
#ifdef CONFIG_PCI_IOV
void ixgbe_sriov_reinit(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;

	rtnl_lock();
	ixgbe_setup_tc(netdev, netdev_get_num_tc(netdev));
	rtnl_unlock();
}

#endif
7099 7100 7101 7102 7103 7104 7105 7106 7107 7108
void ixgbe_do_reset(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

	if (netif_running(netdev))
		ixgbe_reinit_locked(adapter);
	else
		ixgbe_reset(adapter);
}

7109
static netdev_features_t ixgbe_fix_features(struct net_device *netdev,
7110
					    netdev_features_t features)
7111 7112 7113 7114
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

	/* If Rx checksum is disabled, then RSC/LRO should also be disabled */
7115 7116
	if (!(features & NETIF_F_RXCSUM))
		features &= ~NETIF_F_LRO;
7117

7118 7119 7120
	/* Turn off LRO if not RSC capable */
	if (!(adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE))
		features &= ~NETIF_F_LRO;
7121

7122
	return features;
7123 7124
}

7125
static int ixgbe_set_features(struct net_device *netdev,
7126
			      netdev_features_t features)
7127 7128
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
7129
	netdev_features_t changed = netdev->features ^ features;
7130 7131 7132
	bool need_reset = false;

	/* Make sure RSC matches LRO, reset if change */
7133 7134
	if (!(features & NETIF_F_LRO)) {
		if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
7135
			need_reset = true;
7136 7137 7138 7139 7140 7141 7142 7143 7144 7145
		adapter->flags2 &= ~IXGBE_FLAG2_RSC_ENABLED;
	} else if ((adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE) &&
		   !(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)) {
		if (adapter->rx_itr_setting == 1 ||
		    adapter->rx_itr_setting > IXGBE_MIN_RSC_ITR) {
			adapter->flags2 |= IXGBE_FLAG2_RSC_ENABLED;
			need_reset = true;
		} else if ((changed ^ features) & NETIF_F_LRO) {
			e_info(probe, "rx-usecs set too low, "
			       "disabling RSC\n");
7146 7147 7148 7149 7150 7151 7152
		}
	}

	/*
	 * Check if Flow Director n-tuple support was enabled or disabled.  If
	 * the state changed, we need to reset.
	 */
7153 7154
	switch (features & NETIF_F_NTUPLE) {
	case NETIF_F_NTUPLE:
7155
		/* turn off ATR, enable perfect filters and reset */
7156 7157 7158
		if (!(adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE))
			need_reset = true;

7159 7160
		adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
		adapter->flags |= IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
7161 7162 7163 7164 7165 7166 7167 7168 7169 7170 7171 7172 7173 7174 7175 7176 7177 7178 7179 7180 7181 7182 7183 7184 7185 7186
		break;
	default:
		/* turn off perfect filters, enable ATR and reset */
		if (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
			need_reset = true;

		adapter->flags &= ~IXGBE_FLAG_FDIR_PERFECT_CAPABLE;

		/* We cannot enable ATR if SR-IOV is enabled */
		if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
			break;

		/* We cannot enable ATR if we have 2 or more traffic classes */
		if (netdev_get_num_tc(netdev) > 1)
			break;

		/* We cannot enable ATR if RSS is disabled */
		if (adapter->ring_feature[RING_F_RSS].limit <= 1)
			break;

		/* A sample rate of 0 indicates ATR disabled */
		if (!adapter->atr_sample_rate)
			break;

		adapter->flags |= IXGBE_FLAG_FDIR_HASH_CAPABLE;
		break;
7187 7188
	}

7189
	if (features & NETIF_F_HW_VLAN_CTAG_RX)
7190 7191 7192 7193
		ixgbe_vlan_strip_enable(adapter);
	else
		ixgbe_vlan_strip_disable(adapter);

B
Ben Greear 已提交
7194 7195 7196
	if (changed & NETIF_F_RXALL)
		need_reset = true;

7197
	netdev->features = features;
7198 7199 7200 7201 7202 7203
	if (need_reset)
		ixgbe_do_reset(netdev);

	return 0;
}

7204
static int ixgbe_ndo_fdb_add(struct ndmsg *ndm, struct nlattr *tb[],
J
John Fastabend 已提交
7205
			     struct net_device *dev,
7206
			     const unsigned char *addr,
J
John Fastabend 已提交
7207 7208 7209
			     u16 flags)
{
	struct ixgbe_adapter *adapter = netdev_priv(dev);
7210 7211 7212
	int err;

	if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
7213
		return ndo_dflt_fdb_add(ndm, tb, dev, addr, flags);
J
John Fastabend 已提交
7214

7215 7216 7217 7218
	/* Hardware does not support aging addresses so if a
	 * ndm_state is given only allow permanent addresses
	 */
	if (ndm->ndm_state && !(ndm->ndm_state & NUD_PERMANENT)) {
J
John Fastabend 已提交
7219 7220 7221 7222 7223
		pr_info("%s: FDB only supports static addresses\n",
			ixgbe_driver_name);
		return -EINVAL;
	}

7224
	if (is_unicast_ether_addr(addr) || is_link_local_ether_addr(addr)) {
7225 7226 7227
		u32 rar_uc_entries = IXGBE_MAX_PF_MACVLANS;

		if (netdev_uc_count(dev) < rar_uc_entries)
J
John Fastabend 已提交
7228 7229
			err = dev_uc_add_excl(dev, addr);
		else
7230 7231 7232 7233 7234
			err = -ENOMEM;
	} else if (is_multicast_ether_addr(addr)) {
		err = dev_mc_add_excl(dev, addr);
	} else {
		err = -EINVAL;
J
John Fastabend 已提交
7235 7236 7237 7238 7239 7240 7241 7242 7243
	}

	/* Only return duplicate errors if NLM_F_EXCL is set */
	if (err == -EEXIST && !(flags & NLM_F_EXCL))
		err = 0;

	return err;
}

7244 7245 7246 7247 7248 7249 7250 7251 7252 7253 7254 7255 7256 7257 7258 7259 7260 7261 7262 7263
static int ixgbe_ndo_bridge_setlink(struct net_device *dev,
				    struct nlmsghdr *nlh)
{
	struct ixgbe_adapter *adapter = netdev_priv(dev);
	struct nlattr *attr, *br_spec;
	int rem;

	if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
		return -EOPNOTSUPP;

	br_spec = nlmsg_find_attr(nlh, sizeof(struct ifinfomsg), IFLA_AF_SPEC);

	nla_for_each_nested(attr, br_spec, rem) {
		__u16 mode;
		u32 reg = 0;

		if (nla_type(attr) != IFLA_BRIDGE_MODE)
			continue;

		mode = nla_get_u16(attr);
7264
		if (mode == BRIDGE_MODE_VEPA) {
7265
			reg = 0;
7266 7267
			adapter->flags2 &= ~IXGBE_FLAG2_BRIDGE_MODE_VEB;
		} else if (mode == BRIDGE_MODE_VEB) {
7268
			reg = IXGBE_PFDTXGSWC_VT_LBEN;
7269 7270
			adapter->flags2 |= IXGBE_FLAG2_BRIDGE_MODE_VEB;
		} else
7271 7272 7273 7274 7275 7276 7277 7278 7279 7280 7281 7282
			return -EINVAL;

		IXGBE_WRITE_REG(&adapter->hw, IXGBE_PFDTXGSWC, reg);

		e_info(drv, "enabling bridge mode: %s\n",
			mode == BRIDGE_MODE_VEPA ? "VEPA" : "VEB");
	}

	return 0;
}

static int ixgbe_ndo_bridge_getlink(struct sk_buff *skb, u32 pid, u32 seq,
7283 7284
				    struct net_device *dev,
				    u32 filter_mask)
7285 7286 7287 7288 7289 7290 7291
{
	struct ixgbe_adapter *adapter = netdev_priv(dev);
	u16 mode;

	if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
		return 0;

7292
	if (adapter->flags2 & IXGBE_FLAG2_BRIDGE_MODE_VEB)
7293 7294 7295 7296 7297 7298 7299
		mode = BRIDGE_MODE_VEB;
	else
		mode = BRIDGE_MODE_VEPA;

	return ndo_dflt_bridge_getlink(skb, pid, seq, dev, mode);
}

7300
static const struct net_device_ops ixgbe_netdev_ops = {
7301
	.ndo_open		= ixgbe_open,
7302
	.ndo_stop		= ixgbe_close,
7303
	.ndo_start_xmit		= ixgbe_xmit_frame,
7304
#ifdef IXGBE_FCOE
7305
	.ndo_select_queue	= ixgbe_select_queue,
7306
#endif
A
Alexander Duyck 已提交
7307
	.ndo_set_rx_mode	= ixgbe_set_rx_mode,
7308 7309 7310 7311 7312 7313
	.ndo_validate_addr	= eth_validate_addr,
	.ndo_set_mac_address	= ixgbe_set_mac,
	.ndo_change_mtu		= ixgbe_change_mtu,
	.ndo_tx_timeout		= ixgbe_tx_timeout,
	.ndo_vlan_rx_add_vid	= ixgbe_vlan_rx_add_vid,
	.ndo_vlan_rx_kill_vid	= ixgbe_vlan_rx_kill_vid,
7314
	.ndo_do_ioctl		= ixgbe_ioctl,
7315 7316 7317
	.ndo_set_vf_mac		= ixgbe_ndo_set_vf_mac,
	.ndo_set_vf_vlan	= ixgbe_ndo_set_vf_vlan,
	.ndo_set_vf_tx_rate	= ixgbe_ndo_set_vf_bw,
A
Alexander Duyck 已提交
7318
	.ndo_set_vf_spoofchk	= ixgbe_ndo_set_vf_spoofchk,
7319
	.ndo_get_vf_config	= ixgbe_ndo_get_vf_config,
E
Eric Dumazet 已提交
7320
	.ndo_get_stats64	= ixgbe_get_stats64,
7321
#ifdef CONFIG_IXGBE_DCB
J
John Fastabend 已提交
7322
	.ndo_setup_tc		= ixgbe_setup_tc,
7323
#endif
7324 7325 7326
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller	= ixgbe_netpoll,
#endif
7327
#ifdef CONFIG_NET_RX_BUSY_POLL
7328
	.ndo_busy_poll		= ixgbe_low_latency_recv,
7329
#endif
7330 7331
#ifdef IXGBE_FCOE
	.ndo_fcoe_ddp_setup = ixgbe_fcoe_ddp_get,
7332
	.ndo_fcoe_ddp_target = ixgbe_fcoe_ddp_target,
7333
	.ndo_fcoe_ddp_done = ixgbe_fcoe_ddp_put,
7334 7335
	.ndo_fcoe_enable = ixgbe_fcoe_enable,
	.ndo_fcoe_disable = ixgbe_fcoe_disable,
7336
	.ndo_fcoe_get_wwn = ixgbe_fcoe_get_wwn,
7337
	.ndo_fcoe_get_hbainfo = ixgbe_fcoe_get_hbainfo,
7338
#endif /* IXGBE_FCOE */
7339 7340
	.ndo_set_features = ixgbe_set_features,
	.ndo_fix_features = ixgbe_fix_features,
J
John Fastabend 已提交
7341
	.ndo_fdb_add		= ixgbe_ndo_fdb_add,
7342 7343
	.ndo_bridge_setlink	= ixgbe_ndo_bridge_setlink,
	.ndo_bridge_getlink	= ixgbe_ndo_bridge_getlink,
7344 7345
};

7346 7347 7348 7349 7350 7351 7352 7353 7354 7355 7356 7357 7358 7359 7360 7361 7362 7363 7364 7365
/**
 * ixgbe_enumerate_functions - Get the number of ports this device has
 * @adapter: adapter structure
 *
 * This function enumerates the phsyical functions co-located on a single slot,
 * in order to determine how many ports a device has. This is most useful in
 * determining the required GT/s of PCIe bandwidth necessary for optimal
 * performance.
 **/
static inline int ixgbe_enumerate_functions(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct list_head *entry;
	int physfns = 0;

	/* Some cards can not use the generic count PCIe functions method, and
	 * so must be hardcoded to the correct value.
	 */
	switch (hw->device_id) {
	case IXGBE_DEV_ID_82599_SFP_SF_QP:
7366
	case IXGBE_DEV_ID_82599_QSFP_SF_QP:
7367 7368 7369 7370 7371 7372 7373 7374 7375 7376 7377 7378 7379 7380 7381
		physfns = 4;
		break;
	default:
		list_for_each(entry, &adapter->pdev->bus_list) {
			struct pci_dev *pdev =
				list_entry(entry, struct pci_dev, bus_list);
			/* don't count virtual functions */
			if (!pdev->is_virtfn)
				physfns++;
		}
	}

	return physfns;
}

7382 7383 7384 7385 7386 7387 7388 7389 7390 7391 7392 7393 7394 7395 7396 7397 7398 7399 7400 7401 7402 7403 7404 7405 7406
/**
 * ixgbe_wol_supported - Check whether device supports WoL
 * @hw: hw specific details
 * @device_id: the device ID
 * @subdev_id: the subsystem device ID
 *
 * This function is used by probe and ethtool to determine
 * which devices have WoL support
 *
 **/
int ixgbe_wol_supported(struct ixgbe_adapter *adapter, u16 device_id,
			u16 subdevice_id)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u16 wol_cap = adapter->eeprom_cap & IXGBE_DEVICE_CAPS_WOL_MASK;
	int is_wol_supported = 0;

	switch (device_id) {
	case IXGBE_DEV_ID_82599_SFP:
		/* Only these subdevices could supports WOL */
		switch (subdevice_id) {
		case IXGBE_SUBDEV_ID_82599_560FLR:
			/* only support first port */
			if (hw->bus.func != 0)
				break;
7407
		case IXGBE_SUBDEV_ID_82599_SP_560FLR:
7408
		case IXGBE_SUBDEV_ID_82599_SFP:
7409
		case IXGBE_SUBDEV_ID_82599_RNDC:
7410
		case IXGBE_SUBDEV_ID_82599_ECNA_DP:
7411
		case IXGBE_SUBDEV_ID_82599_LOM_SFP:
7412 7413 7414 7415
			is_wol_supported = 1;
			break;
		}
		break;
7416 7417 7418 7419 7420 7421 7422 7423
	case IXGBE_DEV_ID_82599EN_SFP:
		/* Only this subdevice supports WOL */
		switch (subdevice_id) {
		case IXGBE_SUBDEV_ID_82599EN_SFP_OCP1:
			is_wol_supported = 1;
			break;
		}
		break;
7424 7425 7426 7427 7428 7429 7430 7431 7432
	case IXGBE_DEV_ID_82599_COMBO_BACKPLANE:
		/* All except this subdevice support WOL */
		if (subdevice_id != IXGBE_SUBDEV_ID_82599_KX4_KR_MEZZ)
			is_wol_supported = 1;
		break;
	case IXGBE_DEV_ID_82599_KX4:
		is_wol_supported = 1;
		break;
	case IXGBE_DEV_ID_X540T:
7433
	case IXGBE_DEV_ID_X540T1:
7434 7435 7436 7437 7438 7439 7440 7441 7442 7443 7444 7445
		/* check eeprom to see if enabled wol */
		if ((wol_cap == IXGBE_DEVICE_CAPS_WOL_PORT0_1) ||
		    ((wol_cap == IXGBE_DEVICE_CAPS_WOL_PORT0) &&
		     (hw->bus.func == 0))) {
			is_wol_supported = 1;
		}
		break;
	}

	return is_wol_supported;
}

7446 7447 7448 7449 7450 7451 7452 7453 7454 7455 7456
/**
 * ixgbe_probe - Device Initialization Routine
 * @pdev: PCI device information struct
 * @ent: entry in ixgbe_pci_tbl
 *
 * Returns 0 on success, negative on failure
 *
 * ixgbe_probe initializes an adapter identified by a pci_dev structure.
 * The OS initialization, configuring of the adapter private structure,
 * and a hardware reset occur.
 **/
7457
static int ixgbe_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
7458 7459 7460 7461 7462 7463
{
	struct net_device *netdev;
	struct ixgbe_adapter *adapter = NULL;
	struct ixgbe_hw *hw;
	const struct ixgbe_info *ii = ixgbe_info_tbl[ent->driver_data];
	static int cards_found;
7464
	int i, err, pci_using_dac, expected_gts;
7465
	unsigned int indices = MAX_TX_QUEUES;
7466
	u8 part_str[IXGBE_PBANUM_LENGTH];
7467 7468 7469
#ifdef IXGBE_FCOE
	u16 device_caps;
#endif
7470
	u32 eec;
7471

7472 7473 7474 7475 7476 7477 7478 7479 7480
	/* Catch broken hardware that put the wrong VF device ID in
	 * the PCIe SR-IOV capability.
	 */
	if (pdev->is_virtfn) {
		WARN(1, KERN_ERR "%s (%hx:%hx) should not be a VF!\n",
		     pci_name(pdev), pdev->vendor, pdev->device);
		return -EINVAL;
	}

7481
	err = pci_enable_device_mem(pdev);
7482 7483 7484
	if (err)
		return err;

7485 7486
	if (!dma_set_mask(&pdev->dev, DMA_BIT_MASK(64)) &&
	    !dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(64))) {
7487 7488
		pci_using_dac = 1;
	} else {
7489
		err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
7490
		if (err) {
7491 7492
			err = dma_set_coherent_mask(&pdev->dev,
						    DMA_BIT_MASK(32));
7493
			if (err) {
7494 7495
				dev_err(&pdev->dev,
					"No usable DMA configuration, aborting\n");
7496 7497 7498 7499 7500 7501
				goto err_dma;
			}
		}
		pci_using_dac = 0;
	}

7502
	err = pci_request_selected_regions(pdev, pci_select_bars(pdev,
7503
					   IORESOURCE_MEM), ixgbe_driver_name);
7504
	if (err) {
7505 7506
		dev_err(&pdev->dev,
			"pci_request_selected_regions failed 0x%x\n", err);
7507 7508 7509
		goto err_pci_reg;
	}

7510
	pci_enable_pcie_error_reporting(pdev);
7511

7512
	pci_set_master(pdev);
7513
	pci_save_state(pdev);
7514

7515
	if (ii->mac == ixgbe_mac_82598EB) {
7516
#ifdef CONFIG_IXGBE_DCB
7517 7518 7519 7520
		/* 8 TC w/ 4 queues per TC */
		indices = 4 * MAX_TRAFFIC_CLASS;
#else
		indices = IXGBE_MAX_RSS_INDICES;
7521
#endif
7522
	}
7523

7524
	netdev = alloc_etherdev_mq(sizeof(struct ixgbe_adapter), indices);
7525 7526 7527 7528 7529 7530 7531 7532
	if (!netdev) {
		err = -ENOMEM;
		goto err_alloc_etherdev;
	}

	SET_NETDEV_DEV(netdev, &pdev->dev);

	adapter = netdev_priv(netdev);
7533
	pci_set_drvdata(pdev, adapter);
7534 7535 7536 7537 7538

	adapter->netdev = netdev;
	adapter->pdev = pdev;
	hw = &adapter->hw;
	hw->back = adapter;
7539
	adapter->msg_enable = netif_msg_init(debug, DEFAULT_MSG_ENABLE);
7540

7541
	hw->hw_addr = ioremap(pci_resource_start(pdev, 0),
7542
			      pci_resource_len(pdev, 0));
7543 7544 7545 7546 7547
	if (!hw->hw_addr) {
		err = -EIO;
		goto err_ioremap;
	}

7548
	netdev->netdev_ops = &ixgbe_netdev_ops;
7549 7550
	ixgbe_set_ethtool_ops(netdev);
	netdev->watchdog_timeo = 5 * HZ;
7551
	strncpy(netdev->name, pci_name(pdev), sizeof(netdev->name) - 1);
7552 7553 7554 7555 7556

	adapter->bd_number = cards_found;

	/* Setup hw api */
	memcpy(&hw->mac.ops, ii->mac_ops, sizeof(hw->mac.ops));
7557
	hw->mac.type  = ii->mac;
7558

7559 7560 7561 7562 7563 7564 7565 7566 7567
	/* EEPROM */
	memcpy(&hw->eeprom.ops, ii->eeprom_ops, sizeof(hw->eeprom.ops));
	eec = IXGBE_READ_REG(hw, IXGBE_EEC);
	/* If EEPROM is valid (bit 8 = 1), use default otherwise use bit bang */
	if (!(eec & (1 << 8)))
		hw->eeprom.ops.read = &ixgbe_read_eeprom_bit_bang_generic;

	/* PHY */
	memcpy(&hw->phy.ops, ii->phy_ops, sizeof(hw->phy.ops));
D
Donald Skidmore 已提交
7568
	hw->phy.sfp_type = ixgbe_sfp_type_unknown;
7569 7570 7571 7572 7573 7574 7575
	/* ixgbe_identify_phy_generic will set prtad and mmds properly */
	hw->phy.mdio.prtad = MDIO_PRTAD_NONE;
	hw->phy.mdio.mmds = 0;
	hw->phy.mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
	hw->phy.mdio.dev = netdev;
	hw->phy.mdio.mdio_read = ixgbe_mdio_read;
	hw->phy.mdio.mdio_write = ixgbe_mdio_write;
D
Donald Skidmore 已提交
7576

7577
	ii->get_invariants(hw);
7578 7579 7580 7581 7582 7583

	/* setup the private structure */
	err = ixgbe_sw_init(adapter);
	if (err)
		goto err_sw_init;

7584 7585 7586 7587
	/* Cache if MNG FW is up so we don't have to read the REG later */
	if (hw->mac.ops.mng_fw_enabled)
		hw->mng_fw_enabled = hw->mac.ops.mng_fw_enabled(hw);

7588
	/* Make it possible the adapter to be woken up via WOL */
D
Don Skidmore 已提交
7589 7590 7591
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82599EB:
	case ixgbe_mac_X540:
7592
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
D
Don Skidmore 已提交
7593 7594 7595 7596
		break;
	default:
		break;
	}
7597

7598 7599 7600 7601 7602 7603 7604
	/*
	 * If there is a fan on this device and it has failed log the
	 * failure.
	 */
	if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
		u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
		if (esdp & IXGBE_ESDP_SDP1)
7605
			e_crit(probe, "Fan has stopped, replace the adapter\n");
7606 7607
	}

7608 7609 7610
	if (allow_unsupported_sfp)
		hw->allow_unsupported_sfp = allow_unsupported_sfp;

7611
	/* reset_hw fills in the perm_addr as well */
7612
	hw->phy.reset_if_overtemp = true;
7613
	err = hw->mac.ops.reset_hw(hw);
7614
	hw->phy.reset_if_overtemp = false;
7615 7616 7617 7618
	if (err == IXGBE_ERR_SFP_NOT_PRESENT &&
	    hw->mac.type == ixgbe_mac_82598EB) {
		err = 0;
	} else if (err == IXGBE_ERR_SFP_NOT_SUPPORTED) {
D
Don Skidmore 已提交
7619 7620
		e_dev_err("failed to load because an unsupported SFP+ or QSFP module type was detected.\n");
		e_dev_err("Reload the driver after installing a supported module.\n");
7621 7622
		goto err_sw_init;
	} else if (err) {
7623
		e_dev_err("HW Init failed: %d\n", err);
7624 7625 7626
		goto err_sw_init;
	}

7627
#ifdef CONFIG_PCI_IOV
7628 7629 7630 7631 7632 7633 7634
	/* SR-IOV not supported on the 82598 */
	if (adapter->hw.mac.type == ixgbe_mac_82598EB)
		goto skip_sriov;
	/* Mailbox */
	ixgbe_init_mbx_params_pf(hw);
	memcpy(&hw->mbx.ops, ii->mbx_ops, sizeof(hw->mbx.ops));
	ixgbe_enable_sriov(adapter);
7635
	pci_sriov_set_totalvfs(pdev, 63);
7636
skip_sriov:
7637

7638
#endif
7639
	netdev->features = NETIF_F_SG |
7640
			   NETIF_F_IP_CSUM |
7641
			   NETIF_F_IPV6_CSUM |
7642 7643 7644
			   NETIF_F_HW_VLAN_CTAG_TX |
			   NETIF_F_HW_VLAN_CTAG_RX |
			   NETIF_F_HW_VLAN_CTAG_FILTER |
7645 7646 7647 7648
			   NETIF_F_TSO |
			   NETIF_F_TSO6 |
			   NETIF_F_RXHASH |
			   NETIF_F_RXCSUM;
7649

7650
	netdev->hw_features = netdev->features;
7651

7652 7653 7654
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82599EB:
	case ixgbe_mac_X540:
7655
		netdev->features |= NETIF_F_SCTP_CSUM;
7656 7657
		netdev->hw_features |= NETIF_F_SCTP_CSUM |
				       NETIF_F_NTUPLE;
7658 7659 7660 7661
		break;
	default:
		break;
	}
7662

B
Ben Greear 已提交
7663 7664
	netdev->hw_features |= NETIF_F_RXALL;

7665 7666
	netdev->vlan_features |= NETIF_F_TSO;
	netdev->vlan_features |= NETIF_F_TSO6;
7667
	netdev->vlan_features |= NETIF_F_IP_CSUM;
7668
	netdev->vlan_features |= NETIF_F_IPV6_CSUM;
7669 7670
	netdev->vlan_features |= NETIF_F_SG;

7671
	netdev->priv_flags |= IFF_UNICAST_FLT;
7672
	netdev->priv_flags |= IFF_SUPP_NOFCS;
7673

J
Jeff Kirsher 已提交
7674
#ifdef CONFIG_IXGBE_DCB
7675 7676 7677
	netdev->dcbnl_ops = &dcbnl_ops;
#endif

7678
#ifdef IXGBE_FCOE
7679
	if (adapter->flags & IXGBE_FLAG_FCOE_CAPABLE) {
7680 7681
		unsigned int fcoe_l;

7682 7683
		if (hw->mac.ops.get_device_caps) {
			hw->mac.ops.get_device_caps(hw, &device_caps);
7684 7685
			if (device_caps & IXGBE_DEVICE_CAPS_FCOE_OFFLOADS)
				adapter->flags &= ~IXGBE_FLAG_FCOE_CAPABLE;
7686
		}
7687

7688 7689 7690

		fcoe_l = min_t(int, IXGBE_FCRETA_SIZE, num_online_cpus());
		adapter->ring_feature[RING_F_FCOE].limit = fcoe_l;
7691

7692 7693 7694
		netdev->features |= NETIF_F_FSO |
				    NETIF_F_FCOE_CRC;

7695 7696 7697
		netdev->vlan_features |= NETIF_F_FSO |
					 NETIF_F_FCOE_CRC |
					 NETIF_F_FCOE_MTU;
7698
	}
7699
#endif /* IXGBE_FCOE */
7700
	if (pci_using_dac) {
7701
		netdev->features |= NETIF_F_HIGHDMA;
7702 7703
		netdev->vlan_features |= NETIF_F_HIGHDMA;
	}
7704

7705 7706
	if (adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE)
		netdev->hw_features |= NETIF_F_LRO;
7707
	if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
A
Alexander Duyck 已提交
7708 7709
		netdev->features |= NETIF_F_LRO;

7710
	/* make sure the EEPROM is good */
7711
	if (hw->eeprom.ops.validate_checksum(hw, NULL) < 0) {
7712
		e_dev_err("The EEPROM Checksum Is Not Valid\n");
7713
		err = -EIO;
7714
		goto err_sw_init;
7715 7716 7717 7718
	}

	memcpy(netdev->dev_addr, hw->mac.perm_addr, netdev->addr_len);

7719
	if (!is_valid_ether_addr(netdev->dev_addr)) {
7720
		e_dev_err("invalid MAC address\n");
7721
		err = -EIO;
7722
		goto err_sw_init;
7723 7724
	}

7725
	setup_timer(&adapter->service_timer, &ixgbe_service_timer,
A
Alexander Duyck 已提交
7726
		    (unsigned long) adapter);
7727

7728 7729
	INIT_WORK(&adapter->service_task, ixgbe_service_task);
	clear_bit(__IXGBE_SERVICE_SCHED, &adapter->state);
7730

7731 7732 7733
	err = ixgbe_init_interrupt_scheme(adapter);
	if (err)
		goto err_sw_init;
7734

7735
	/* WOL not supported for all devices */
E
Emil Tantilov 已提交
7736
	adapter->wol = 0;
7737
	hw->eeprom.ops.read(hw, 0x2c, &adapter->eeprom_cap);
7738
	hw->wol_enabled = ixgbe_wol_supported(adapter, pdev->device,
D
Don Skidmore 已提交
7739
						pdev->subsystem_device);
7740
	if (hw->wol_enabled)
7741
		adapter->wol = IXGBE_WUFC_MAG;
E
Emil Tantilov 已提交
7742

7743 7744
	device_set_wakeup_enable(&adapter->pdev->dev, adapter->wol);

7745 7746 7747 7748
	/* save off EEPROM version number */
	hw->eeprom.ops.read(hw, 0x2e, &adapter->eeprom_verh);
	hw->eeprom.ops.read(hw, 0x2d, &adapter->eeprom_verl);

7749 7750
	/* pick up the PCI bus settings for reporting later */
	hw->mac.ops.get_bus_info(hw);
7751
	if (ixgbe_pcie_from_parent(hw))
7752
		ixgbe_get_parent_bus_info(adapter);
7753

7754
	/* print bus type/speed/width info */
7755
	e_dev_info("(PCI Express:%s:%s) %pM\n",
7756 7757
		   (hw->bus.speed == ixgbe_bus_speed_8000 ? "8.0GT/s" :
		    hw->bus.speed == ixgbe_bus_speed_5000 ? "5.0GT/s" :
7758
		    hw->bus.speed == ixgbe_bus_speed_2500 ? "2.5GT/s" :
7759 7760 7761 7762 7763 7764
		    "Unknown"),
		   (hw->bus.width == ixgbe_bus_width_pcie_x8 ? "Width x8" :
		    hw->bus.width == ixgbe_bus_width_pcie_x4 ? "Width x4" :
		    hw->bus.width == ixgbe_bus_width_pcie_x1 ? "Width x1" :
		    "Unknown"),
		   netdev->dev_addr);
7765 7766 7767

	err = ixgbe_read_pba_string_generic(hw, part_str, IXGBE_PBANUM_LENGTH);
	if (err)
7768
		strncpy(part_str, "Unknown", IXGBE_PBANUM_LENGTH);
7769
	if (ixgbe_is_sfp(hw) && hw->phy.sfp_type != ixgbe_sfp_type_not_present)
7770
		e_dev_info("MAC: %d, PHY: %d, SFP+: %d, PBA No: %s\n",
7771
			   hw->mac.type, hw->phy.type, hw->phy.sfp_type,
7772
		           part_str);
7773
	else
7774 7775
		e_dev_info("MAC: %d, PHY: %d, PBA No: %s\n",
			   hw->mac.type, hw->phy.type, part_str);
7776

7777 7778 7779 7780 7781 7782 7783 7784 7785 7786 7787 7788
	/* calculate the expected PCIe bandwidth required for optimal
	 * performance. Note that some older parts will never have enough
	 * bandwidth due to being older generation PCIe parts. We clamp these
	 * parts to ensure no warning is displayed if it can't be fixed.
	 */
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		expected_gts = min(ixgbe_enumerate_functions(adapter) * 10, 16);
		break;
	default:
		expected_gts = ixgbe_enumerate_functions(adapter) * 10;
		break;
7789
	}
7790
	ixgbe_check_minimum_link(adapter, expected_gts);
7791

7792
	/* reset the hardware with the new settings */
7793 7794 7795
	err = hw->mac.ops.start_hw(hw);
	if (err == IXGBE_ERR_EEPROM_VERSION) {
		/* We are running on a pre-production device, log a warning */
7796 7797 7798 7799 7800 7801
		e_dev_warn("This device is a pre-production adapter/LOM. "
			   "Please be aware there may be issues associated "
			   "with your hardware.  If you are experiencing "
			   "problems please contact your Intel or hardware "
			   "representative who provided you with this "
			   "hardware.\n");
7802
	}
7803 7804 7805 7806 7807
	strcpy(netdev->name, "eth%d");
	err = register_netdev(netdev);
	if (err)
		goto err_register;

7808 7809
	/* power down the optics for 82599 SFP+ fiber */
	if (hw->mac.ops.disable_tx_laser)
7810 7811
		hw->mac.ops.disable_tx_laser(hw);

7812 7813 7814
	/* carrier off reporting is important to ethtool even BEFORE open */
	netif_carrier_off(netdev);

7815
#ifdef CONFIG_IXGBE_DCA
7816
	if (dca_add_requester(&pdev->dev) == 0) {
7817 7818 7819 7820
		adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
		ixgbe_setup_dca(adapter);
	}
#endif
7821
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
7822
		e_info(probe, "IOV is enabled with %d VFs\n", adapter->num_vfs);
7823 7824 7825 7826
		for (i = 0; i < adapter->num_vfs; i++)
			ixgbe_vf_configuration(pdev, (i | 0x10000000));
	}

7827 7828 7829
	/* firmware requires driver version to be 0xFFFFFFFF
	 * since os does not support feature
	 */
E
Emil Tantilov 已提交
7830
	if (hw->mac.ops.set_fw_drv_ver)
7831 7832
		hw->mac.ops.set_fw_drv_ver(hw, 0xFF, 0xFF, 0xFF,
					   0xFF);
E
Emil Tantilov 已提交
7833

7834 7835
	/* add san mac addr to netdev */
	ixgbe_add_sanmac_netdev(netdev);
7836

7837
	e_dev_info("%s\n", ixgbe_default_device_descr);
7838
	cards_found++;
7839

7840
#ifdef CONFIG_IXGBE_HWMON
7841 7842
	if (ixgbe_sysfs_init(adapter))
		e_err(probe, "failed to allocate sysfs resources\n");
7843
#endif /* CONFIG_IXGBE_HWMON */
7844

C
Catherine Sullivan 已提交
7845 7846
	ixgbe_dbg_adapter_init(adapter);

7847 7848 7849 7850 7851 7852
	/* Need link setup for MNG FW, else wait for IXGBE_UP */
	if (hw->mng_fw_enabled && hw->mac.ops.setup_link)
		hw->mac.ops.setup_link(hw,
			IXGBE_LINK_SPEED_10GB_FULL | IXGBE_LINK_SPEED_1GB_FULL,
			true);

7853 7854 7855
	return 0;

err_register:
7856
	ixgbe_release_hw_control(adapter);
7857
	ixgbe_clear_interrupt_scheme(adapter);
7858
err_sw_init:
7859
	ixgbe_disable_sriov(adapter);
7860
	adapter->flags2 &= ~IXGBE_FLAG2_SEARCH_FOR_SFP;
7861 7862 7863 7864
	iounmap(hw->hw_addr);
err_ioremap:
	free_netdev(netdev);
err_alloc_etherdev:
7865 7866
	pci_release_selected_regions(pdev,
				     pci_select_bars(pdev, IORESOURCE_MEM));
7867 7868 7869 7870 7871 7872 7873 7874 7875 7876 7877 7878 7879 7880 7881
err_pci_reg:
err_dma:
	pci_disable_device(pdev);
	return err;
}

/**
 * ixgbe_remove - Device Removal Routine
 * @pdev: PCI device information struct
 *
 * ixgbe_remove is called by the PCI subsystem to alert the driver
 * that it should release a PCI device.  The could be caused by a
 * Hot-Plug event, or because the driver is going to be removed from
 * memory.
 **/
7882
static void ixgbe_remove(struct pci_dev *pdev)
7883
{
7884 7885
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
	struct net_device *netdev = adapter->netdev;
7886

C
Catherine Sullivan 已提交
7887 7888
	ixgbe_dbg_adapter_exit(adapter);

7889
	set_bit(__IXGBE_DOWN, &adapter->state);
7890
	cancel_work_sync(&adapter->service_task);
7891

7892

7893
#ifdef CONFIG_IXGBE_DCA
7894 7895 7896 7897 7898 7899 7900
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
		adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
		dca_remove_requester(&pdev->dev);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 1);
	}

#endif
7901
#ifdef CONFIG_IXGBE_HWMON
7902
	ixgbe_sysfs_exit(adapter);
7903
#endif /* CONFIG_IXGBE_HWMON */
7904

7905 7906 7907
	/* remove the added san mac */
	ixgbe_del_sanmac_netdev(netdev);

D
Donald Skidmore 已提交
7908 7909
	if (netdev->reg_state == NETREG_REGISTERED)
		unregister_netdev(netdev);
7910

7911 7912 7913 7914 7915 7916 7917 7918
#ifdef CONFIG_PCI_IOV
	/*
	 * Only disable SR-IOV on unload if the user specified the now
	 * deprecated max_vfs module parameter.
	 */
	if (max_vfs)
		ixgbe_disable_sriov(adapter);
#endif
7919
	ixgbe_clear_interrupt_scheme(adapter);
7920

7921
	ixgbe_release_hw_control(adapter);
7922

7923 7924 7925 7926 7927
#ifdef CONFIG_DCB
	kfree(adapter->ixgbe_ieee_pfc);
	kfree(adapter->ixgbe_ieee_ets);

#endif
7928
	iounmap(adapter->hw.hw_addr);
7929
	pci_release_selected_regions(pdev, pci_select_bars(pdev,
7930
				     IORESOURCE_MEM));
7931

7932
	e_dev_info("complete\n");
7933

7934 7935
	free_netdev(netdev);

7936
	pci_disable_pcie_error_reporting(pdev);
7937

7938 7939 7940 7941 7942 7943 7944 7945 7946 7947 7948 7949
	pci_disable_device(pdev);
}

/**
 * ixgbe_io_error_detected - called when PCI error is detected
 * @pdev: Pointer to PCI device
 * @state: The current pci connection state
 *
 * This function is called after a PCI bus error affecting
 * this device has been detected.
 */
static pci_ers_result_t ixgbe_io_error_detected(struct pci_dev *pdev,
7950
						pci_channel_state_t state)
7951
{
7952 7953
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
	struct net_device *netdev = adapter->netdev;
7954

7955 7956 7957 7958 7959 7960 7961 7962 7963 7964 7965
#ifdef CONFIG_PCI_IOV
	struct pci_dev *bdev, *vfdev;
	u32 dw0, dw1, dw2, dw3;
	int vf, pos;
	u16 req_id, pf_func;

	if (adapter->hw.mac.type == ixgbe_mac_82598EB ||
	    adapter->num_vfs == 0)
		goto skip_bad_vf_detection;

	bdev = pdev->bus->self;
7966
	while (bdev && (pci_pcie_type(bdev) != PCI_EXP_TYPE_ROOT_PORT))
7967 7968 7969 7970 7971 7972 7973 7974 7975 7976 7977 7978 7979 7980 7981 7982 7983 7984 7985 7986 7987 7988 7989 7990 7991 7992 7993 7994 7995 7996 7997 7998 7999 8000 8001 8002 8003 8004 8005 8006 8007
		bdev = bdev->bus->self;

	if (!bdev)
		goto skip_bad_vf_detection;

	pos = pci_find_ext_capability(bdev, PCI_EXT_CAP_ID_ERR);
	if (!pos)
		goto skip_bad_vf_detection;

	pci_read_config_dword(bdev, pos + PCI_ERR_HEADER_LOG, &dw0);
	pci_read_config_dword(bdev, pos + PCI_ERR_HEADER_LOG + 4, &dw1);
	pci_read_config_dword(bdev, pos + PCI_ERR_HEADER_LOG + 8, &dw2);
	pci_read_config_dword(bdev, pos + PCI_ERR_HEADER_LOG + 12, &dw3);

	req_id = dw1 >> 16;
	/* On the 82599 if bit 7 of the requestor ID is set then it's a VF */
	if (!(req_id & 0x0080))
		goto skip_bad_vf_detection;

	pf_func = req_id & 0x01;
	if ((pf_func & 1) == (pdev->devfn & 1)) {
		unsigned int device_id;

		vf = (req_id & 0x7F) >> 1;
		e_dev_err("VF %d has caused a PCIe error\n", vf);
		e_dev_err("TLP: dw0: %8.8x\tdw1: %8.8x\tdw2: "
				"%8.8x\tdw3: %8.8x\n",
		dw0, dw1, dw2, dw3);
		switch (adapter->hw.mac.type) {
		case ixgbe_mac_82599EB:
			device_id = IXGBE_82599_VF_DEVICE_ID;
			break;
		case ixgbe_mac_X540:
			device_id = IXGBE_X540_VF_DEVICE_ID;
			break;
		default:
			device_id = 0;
			break;
		}

		/* Find the pci device of the offending VF */
J
Jon Mason 已提交
8008
		vfdev = pci_get_device(PCI_VENDOR_ID_INTEL, device_id, NULL);
8009 8010 8011
		while (vfdev) {
			if (vfdev->devfn == (req_id & 0xFF))
				break;
J
Jon Mason 已提交
8012
			vfdev = pci_get_device(PCI_VENDOR_ID_INTEL,
8013 8014 8015 8016 8017 8018 8019 8020 8021 8022
					       device_id, vfdev);
		}
		/*
		 * There's a slim chance the VF could have been hot plugged,
		 * so if it is no longer present we don't need to issue the
		 * VFLR.  Just clean up the AER in that case.
		 */
		if (vfdev) {
			e_dev_err("Issuing VFLR to VF %d\n", vf);
			pci_write_config_dword(vfdev, 0xA8, 0x00008000);
G
Greg Rose 已提交
8023 8024
			/* Free device reference count */
			pci_dev_put(vfdev);
8025 8026 8027 8028 8029 8030 8031 8032 8033 8034 8035 8036 8037 8038 8039 8040 8041
		}

		pci_cleanup_aer_uncorrect_error_status(pdev);
	}

	/*
	 * Even though the error may have occurred on the other port
	 * we still need to increment the vf error reference count for
	 * both ports because the I/O resume function will be called
	 * for both of them.
	 */
	adapter->vferr_refcount++;

	return PCI_ERS_RESULT_RECOVERED;

skip_bad_vf_detection:
#endif /* CONFIG_PCI_IOV */
8042 8043
	netif_device_detach(netdev);

8044 8045 8046
	if (state == pci_channel_io_perm_failure)
		return PCI_ERS_RESULT_DISCONNECT;

8047 8048 8049 8050
	if (netif_running(netdev))
		ixgbe_down(adapter);
	pci_disable_device(pdev);

8051
	/* Request a slot reset. */
8052 8053 8054 8055 8056 8057 8058 8059 8060 8061 8062
	return PCI_ERS_RESULT_NEED_RESET;
}

/**
 * ixgbe_io_slot_reset - called after the pci bus has been reset.
 * @pdev: Pointer to PCI device
 *
 * Restart the card from scratch, as if from a cold-boot.
 */
static pci_ers_result_t ixgbe_io_slot_reset(struct pci_dev *pdev)
{
8063
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
8064 8065
	pci_ers_result_t result;
	int err;
8066

8067
	if (pci_enable_device_mem(pdev)) {
8068
		e_err(probe, "Cannot re-enable PCI device after reset.\n");
8069 8070 8071 8072
		result = PCI_ERS_RESULT_DISCONNECT;
	} else {
		pci_set_master(pdev);
		pci_restore_state(pdev);
8073
		pci_save_state(pdev);
8074

8075
		pci_wake_from_d3(pdev, false);
8076

8077
		ixgbe_reset(adapter);
8078
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
8079 8080 8081 8082 8083
		result = PCI_ERS_RESULT_RECOVERED;
	}

	err = pci_cleanup_aer_uncorrect_error_status(pdev);
	if (err) {
8084 8085
		e_dev_err("pci_cleanup_aer_uncorrect_error_status "
			  "failed 0x%0x\n", err);
8086 8087
		/* non-fatal, continue */
	}
8088

8089
	return result;
8090 8091 8092 8093 8094 8095 8096 8097 8098 8099 8100
}

/**
 * ixgbe_io_resume - called when traffic can start flowing again.
 * @pdev: Pointer to PCI device
 *
 * This callback is called when the error recovery driver tells us that
 * its OK to resume normal operation.
 */
static void ixgbe_io_resume(struct pci_dev *pdev)
{
8101 8102
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
	struct net_device *netdev = adapter->netdev;
8103

8104 8105 8106 8107 8108 8109 8110 8111
#ifdef CONFIG_PCI_IOV
	if (adapter->vferr_refcount) {
		e_info(drv, "Resuming after VF err\n");
		adapter->vferr_refcount--;
		return;
	}

#endif
8112 8113
	if (netif_running(netdev))
		ixgbe_up(adapter);
8114 8115 8116 8117

	netif_device_attach(netdev);
}

8118
static const struct pci_error_handlers ixgbe_err_handler = {
8119 8120 8121 8122 8123 8124 8125 8126 8127
	.error_detected = ixgbe_io_error_detected,
	.slot_reset = ixgbe_io_slot_reset,
	.resume = ixgbe_io_resume,
};

static struct pci_driver ixgbe_driver = {
	.name     = ixgbe_driver_name,
	.id_table = ixgbe_pci_tbl,
	.probe    = ixgbe_probe,
8128
	.remove   = ixgbe_remove,
8129 8130 8131 8132 8133
#ifdef CONFIG_PM
	.suspend  = ixgbe_suspend,
	.resume   = ixgbe_resume,
#endif
	.shutdown = ixgbe_shutdown,
8134
	.sriov_configure = ixgbe_pci_sriov_configure,
8135 8136 8137 8138 8139 8140 8141 8142 8143 8144 8145 8146
	.err_handler = &ixgbe_err_handler
};

/**
 * ixgbe_init_module - Driver Registration Routine
 *
 * ixgbe_init_module is the first routine called when the driver is
 * loaded. All it does is register with the PCI subsystem.
 **/
static int __init ixgbe_init_module(void)
{
	int ret;
8147
	pr_info("%s - version %s\n", ixgbe_driver_string, ixgbe_driver_version);
8148
	pr_info("%s\n", ixgbe_copyright);
8149

C
Catherine Sullivan 已提交
8150 8151
	ixgbe_dbg_init();

8152 8153 8154 8155 8156 8157
	ret = pci_register_driver(&ixgbe_driver);
	if (ret) {
		ixgbe_dbg_exit();
		return ret;
	}

8158
#ifdef CONFIG_IXGBE_DCA
8159 8160
	dca_register_notify(&dca_notifier);
#endif
8161

8162
	return 0;
8163
}
8164

8165 8166 8167 8168 8169 8170 8171 8172 8173 8174
module_init(ixgbe_init_module);

/**
 * ixgbe_exit_module - Driver Exit Cleanup Routine
 *
 * ixgbe_exit_module is called just before the driver is removed
 * from memory.
 **/
static void __exit ixgbe_exit_module(void)
{
8175
#ifdef CONFIG_IXGBE_DCA
8176 8177
	dca_unregister_notify(&dca_notifier);
#endif
8178
	pci_unregister_driver(&ixgbe_driver);
C
Catherine Sullivan 已提交
8179 8180 8181

	ixgbe_dbg_exit();

E
Eric Dumazet 已提交
8182
	rcu_barrier(); /* Wait for completion of call_rcu()'s */
8183
}
8184

8185
#ifdef CONFIG_IXGBE_DCA
8186
static int ixgbe_notify_dca(struct notifier_block *nb, unsigned long event,
8187
			    void *p)
8188 8189 8190 8191
{
	int ret_val;

	ret_val = driver_for_each_device(&ixgbe_driver.driver, NULL, &event,
8192
					 __ixgbe_notify_dca);
8193 8194 8195

	return ret_val ? NOTIFY_BAD : NOTIFY_DONE;
}
8196

8197
#endif /* CONFIG_IXGBE_DCA */
8198

8199 8200 8201
module_exit(ixgbe_exit_module);

/* ixgbe_main.c */