mmci.c 47.7 KB
Newer Older
L
Linus Torvalds 已提交
1
/*
P
Pierre Ossman 已提交
2
 *  linux/drivers/mmc/host/mmci.c - ARM PrimeCell MMCI PL180/1 driver
L
Linus Torvalds 已提交
3 4
 *
 *  Copyright (C) 2003 Deep Blue Solutions, Ltd, All Rights Reserved.
5
 *  Copyright (C) 2010 ST-Ericsson SA
L
Linus Torvalds 已提交
6 7 8 9 10 11 12 13 14 15
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */
#include <linux/module.h>
#include <linux/moduleparam.h>
#include <linux/init.h>
#include <linux/ioport.h>
#include <linux/device.h>
16
#include <linux/io.h>
L
Linus Torvalds 已提交
17
#include <linux/interrupt.h>
18
#include <linux/kernel.h>
19
#include <linux/slab.h>
L
Linus Torvalds 已提交
20 21 22
#include <linux/delay.h>
#include <linux/err.h>
#include <linux/highmem.h>
N
Nicolas Pitre 已提交
23
#include <linux/log2.h>
24
#include <linux/mmc/pm.h>
L
Linus Torvalds 已提交
25
#include <linux/mmc/host.h>
26
#include <linux/mmc/card.h>
27
#include <linux/mmc/slot-gpio.h>
28
#include <linux/amba/bus.h>
29
#include <linux/clk.h>
J
Jens Axboe 已提交
30
#include <linux/scatterlist.h>
31
#include <linux/gpio.h>
32
#include <linux/of_gpio.h>
33
#include <linux/regulator/consumer.h>
34 35 36
#include <linux/dmaengine.h>
#include <linux/dma-mapping.h>
#include <linux/amba/mmci.h>
37
#include <linux/pm_runtime.h>
38
#include <linux/types.h>
39
#include <linux/pinctrl/consumer.h>
L
Linus Torvalds 已提交
40

41
#include <asm/div64.h>
L
Linus Torvalds 已提交
42
#include <asm/io.h>
43
#include <asm/sizes.h>
L
Linus Torvalds 已提交
44 45

#include "mmci.h"
46
#include "mmci_qcom_dml.h"
L
Linus Torvalds 已提交
47 48 49 50 51

#define DRIVER_NAME "mmci-pl18x"

static unsigned int fmax = 515633;

52 53 54
/**
 * struct variant_data - MMCI variant-specific quirks
 * @clkreg: default value for MCICLOCK register
55
 * @clkreg_enable: enable value for MMCICLOCK register
56
 * @clkreg_8bit_bus_enable: enable value for 8 bit bus
57
 * @clkreg_neg_edge_enable: enable value for inverted data/cmd output
58
 * @datalength_bits: number of bits in the MMCIDATALENGTH register
59 60 61 62
 * @fifosize: number of bytes that can be written when MMCI_TXFIFOEMPTY
 *	      is asserted (likewise for RX)
 * @fifohalfsize: number of bytes that can be written when MCI_TXFIFOHALFEMPTY
 *		  is asserted (likewise for RX)
63
 * @data_cmd_enable: enable value for data commands.
64
 * @sdio: variant supports SDIO
65
 * @st_clkdiv: true if using a ST-specific clock divider algorithm
66
 * @datactrl_mask_ddrmode: ddr mode mask in datactrl register.
67
 * @blksz_datactrl16: true if Block size is at b16..b30 position in datactrl register
68 69
 * @blksz_datactrl4: true if Block size is at b4..b16 position in datactrl
 *		     register
70
 * @datactrl_mask_sdio: SDIO enable mask in datactrl register
71
 * @pwrreg_powerup: power up value for MMCIPOWER register
72
 * @f_max: maximum clk frequency supported by the controller.
73
 * @signal_direction: input/out direction of bus signals can be indicated
74
 * @pwrreg_clkgate: MMCIPOWER register must be used to gate the clock
75
 * @busy_detect: true if busy detection on dat0 is supported
76
 * @pwrreg_nopower: bits in MMCIPOWER don't controls ext. power supply
77
 * @explicit_mclk_control: enable explicit mclk control in driver.
78
 * @qcom_fifo: enables qcom specific fifo pio read logic.
79
 * @qcom_dml: enables qcom specific dma glue for dma transfers.
80
 * @reversed_irq_handling: handle data irq before cmd irq.
81 82 83
 */
struct variant_data {
	unsigned int		clkreg;
84
	unsigned int		clkreg_enable;
85
	unsigned int		clkreg_8bit_bus_enable;
86
	unsigned int		clkreg_neg_edge_enable;
87
	unsigned int		datalength_bits;
88 89
	unsigned int		fifosize;
	unsigned int		fifohalfsize;
90
	unsigned int		data_cmd_enable;
91
	unsigned int		datactrl_mask_ddrmode;
92
	unsigned int		datactrl_mask_sdio;
93
	bool			sdio;
94
	bool			st_clkdiv;
95
	bool			blksz_datactrl16;
96
	bool			blksz_datactrl4;
97
	u32			pwrreg_powerup;
98
	u32			f_max;
99
	bool			signal_direction;
100
	bool			pwrreg_clkgate;
101
	bool			busy_detect;
102
	bool			pwrreg_nopower;
103
	bool			explicit_mclk_control;
104
	bool			qcom_fifo;
105
	bool			qcom_dml;
106
	bool			reversed_irq_handling;
107 108 109
};

static struct variant_data variant_arm = {
110 111
	.fifosize		= 16 * 4,
	.fifohalfsize		= 8 * 4,
112
	.datalength_bits	= 16,
113
	.pwrreg_powerup		= MCI_PWR_UP,
114
	.f_max			= 100000000,
115
	.reversed_irq_handling	= true,
116 117
};

118 119 120 121
static struct variant_data variant_arm_extended_fifo = {
	.fifosize		= 128 * 4,
	.fifohalfsize		= 64 * 4,
	.datalength_bits	= 16,
122
	.pwrreg_powerup		= MCI_PWR_UP,
123
	.f_max			= 100000000,
124 125
};

126 127 128 129 130 131
static struct variant_data variant_arm_extended_fifo_hwfc = {
	.fifosize		= 128 * 4,
	.fifohalfsize		= 64 * 4,
	.clkreg_enable		= MCI_ARM_HWFCEN,
	.datalength_bits	= 16,
	.pwrreg_powerup		= MCI_PWR_UP,
132
	.f_max			= 100000000,
133 134
};

135
static struct variant_data variant_u300 = {
136 137
	.fifosize		= 16 * 4,
	.fifohalfsize		= 8 * 4,
138
	.clkreg_enable		= MCI_ST_U300_HWFCEN,
139
	.clkreg_8bit_bus_enable = MCI_ST_8BIT_BUS,
140
	.datalength_bits	= 16,
141
	.datactrl_mask_sdio	= MCI_ST_DPSM_SDIOEN,
142
	.sdio			= true,
143
	.pwrreg_powerup		= MCI_PWR_ON,
144
	.f_max			= 100000000,
145
	.signal_direction	= true,
146
	.pwrreg_clkgate		= true,
147
	.pwrreg_nopower		= true,
148 149
};

150 151 152 153 154
static struct variant_data variant_nomadik = {
	.fifosize		= 16 * 4,
	.fifohalfsize		= 8 * 4,
	.clkreg			= MCI_CLK_ENABLE,
	.datalength_bits	= 24,
155
	.datactrl_mask_sdio	= MCI_ST_DPSM_SDIOEN,
156 157 158
	.sdio			= true,
	.st_clkdiv		= true,
	.pwrreg_powerup		= MCI_PWR_ON,
159
	.f_max			= 100000000,
160
	.signal_direction	= true,
161
	.pwrreg_clkgate		= true,
162
	.pwrreg_nopower		= true,
163 164
};

165
static struct variant_data variant_ux500 = {
166 167
	.fifosize		= 30 * 4,
	.fifohalfsize		= 8 * 4,
168
	.clkreg			= MCI_CLK_ENABLE,
169
	.clkreg_enable		= MCI_ST_UX500_HWFCEN,
170
	.clkreg_8bit_bus_enable = MCI_ST_8BIT_BUS,
171
	.clkreg_neg_edge_enable	= MCI_ST_UX500_NEG_EDGE,
172
	.datalength_bits	= 24,
173
	.datactrl_mask_sdio	= MCI_ST_DPSM_SDIOEN,
174
	.sdio			= true,
175
	.st_clkdiv		= true,
176
	.pwrreg_powerup		= MCI_PWR_ON,
177
	.f_max			= 100000000,
178
	.signal_direction	= true,
179
	.pwrreg_clkgate		= true,
180
	.busy_detect		= true,
181
	.pwrreg_nopower		= true,
182
};
183

184 185 186 187 188
static struct variant_data variant_ux500v2 = {
	.fifosize		= 30 * 4,
	.fifohalfsize		= 8 * 4,
	.clkreg			= MCI_CLK_ENABLE,
	.clkreg_enable		= MCI_ST_UX500_HWFCEN,
189
	.clkreg_8bit_bus_enable = MCI_ST_8BIT_BUS,
190
	.clkreg_neg_edge_enable	= MCI_ST_UX500_NEG_EDGE,
191
	.datactrl_mask_ddrmode	= MCI_ST_DPSM_DDRMODE,
192
	.datalength_bits	= 24,
193
	.datactrl_mask_sdio	= MCI_ST_DPSM_SDIOEN,
194 195 196
	.sdio			= true,
	.st_clkdiv		= true,
	.blksz_datactrl16	= true,
197
	.pwrreg_powerup		= MCI_PWR_ON,
198
	.f_max			= 100000000,
199
	.signal_direction	= true,
200
	.pwrreg_clkgate		= true,
201
	.busy_detect		= true,
202
	.pwrreg_nopower		= true,
203 204
};

205 206 207 208 209 210 211 212 213 214 215 216 217 218 219
static struct variant_data variant_qcom = {
	.fifosize		= 16 * 4,
	.fifohalfsize		= 8 * 4,
	.clkreg			= MCI_CLK_ENABLE,
	.clkreg_enable		= MCI_QCOM_CLK_FLOWENA |
				  MCI_QCOM_CLK_SELECT_IN_FBCLK,
	.clkreg_8bit_bus_enable = MCI_QCOM_CLK_WIDEBUS_8,
	.datactrl_mask_ddrmode	= MCI_QCOM_CLK_SELECT_IN_DDR_MODE,
	.data_cmd_enable	= MCI_QCOM_CSPM_DATCMD,
	.blksz_datactrl4	= true,
	.datalength_bits	= 24,
	.pwrreg_powerup		= MCI_PWR_UP,
	.f_max			= 208000000,
	.explicit_mclk_control	= true,
	.qcom_fifo		= true,
220
	.qcom_dml		= true,
221 222
};

223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241
static int mmci_card_busy(struct mmc_host *mmc)
{
	struct mmci_host *host = mmc_priv(mmc);
	unsigned long flags;
	int busy = 0;

	pm_runtime_get_sync(mmc_dev(mmc));

	spin_lock_irqsave(&host->lock, flags);
	if (readl(host->base + MMCISTATUS) & MCI_ST_CARDBUSY)
		busy = 1;
	spin_unlock_irqrestore(&host->lock, flags);

	pm_runtime_mark_last_busy(mmc_dev(mmc));
	pm_runtime_put_autosuspend(mmc_dev(mmc));

	return busy;
}

242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259
/*
 * Validate mmc prerequisites
 */
static int mmci_validate_data(struct mmci_host *host,
			      struct mmc_data *data)
{
	if (!data)
		return 0;

	if (!is_power_of_2(data->blksz)) {
		dev_err(mmc_dev(host->mmc),
			"unsupported block size (%d bytes)\n", data->blksz);
		return -EINVAL;
	}

	return 0;
}

260 261 262 263 264 265 266 267 268 269 270 271 272 273 274
static void mmci_reg_delay(struct mmci_host *host)
{
	/*
	 * According to the spec, at least three feedback clock cycles
	 * of max 52 MHz must pass between two writes to the MMCICLOCK reg.
	 * Three MCLK clock cycles must pass between two MMCIPOWER reg writes.
	 * Worst delay time during card init is at 100 kHz => 30 us.
	 * Worst delay time when up and running is at 25 MHz => 120 ns.
	 */
	if (host->cclk < 25000000)
		udelay(30);
	else
		ndelay(120);
}

275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296
/*
 * This must be called with host->lock held
 */
static void mmci_write_clkreg(struct mmci_host *host, u32 clk)
{
	if (host->clk_reg != clk) {
		host->clk_reg = clk;
		writel(clk, host->base + MMCICLOCK);
	}
}

/*
 * This must be called with host->lock held
 */
static void mmci_write_pwrreg(struct mmci_host *host, u32 pwr)
{
	if (host->pwr_reg != pwr) {
		host->pwr_reg = pwr;
		writel(pwr, host->base + MMCIPOWER);
	}
}

297 298 299 300 301
/*
 * This must be called with host->lock held
 */
static void mmci_write_datactrlreg(struct mmci_host *host, u32 datactrl)
{
302 303 304
	/* Keep ST Micro busy mode if enabled */
	datactrl |= host->datactrl_reg & MCI_ST_DPSM_BUSYMODE;

305 306 307 308 309 310
	if (host->datactrl_reg != datactrl) {
		host->datactrl_reg = datactrl;
		writel(datactrl, host->base + MMCIDATACTRL);
	}
}

311 312 313 314 315
/*
 * This must be called with host->lock held
 */
static void mmci_set_clkreg(struct mmci_host *host, unsigned int desired)
{
316 317
	struct variant_data *variant = host->variant;
	u32 clk = variant->clkreg;
318

319 320 321
	/* Make sure cclk reflects the current calculated clock */
	host->cclk = 0;

322
	if (desired) {
323 324 325
		if (variant->explicit_mclk_control) {
			host->cclk = host->mclk;
		} else if (desired >= host->mclk) {
326
			clk = MCI_CLK_BYPASS;
327 328
			if (variant->st_clkdiv)
				clk |= MCI_ST_UX500_NEG_EDGE;
329
			host->cclk = host->mclk;
330 331 332 333 334 335 336 337 338 339 340
		} else if (variant->st_clkdiv) {
			/*
			 * DB8500 TRM says f = mclk / (clkdiv + 2)
			 * => clkdiv = (mclk / f) - 2
			 * Round the divider up so we don't exceed the max
			 * frequency
			 */
			clk = DIV_ROUND_UP(host->mclk, desired) - 2;
			if (clk >= 256)
				clk = 255;
			host->cclk = host->mclk / (clk + 2);
341
		} else {
342 343 344 345
			/*
			 * PL180 TRM says f = mclk / (2 * (clkdiv + 1))
			 * => clkdiv = mclk / (2 * f) - 1
			 */
346 347 348 349 350
			clk = host->mclk / (2 * desired) - 1;
			if (clk >= 256)
				clk = 255;
			host->cclk = host->mclk / (2 * (clk + 1));
		}
351 352

		clk |= variant->clkreg_enable;
353 354 355 356 357
		clk |= MCI_CLK_ENABLE;
		/* This hasn't proven to be worthwhile */
		/* clk |= MCI_CLK_PWRSAVE; */
	}

358 359 360
	/* Set actual clock for debug */
	host->mmc->actual_clock = host->cclk;

361
	if (host->mmc->ios.bus_width == MMC_BUS_WIDTH_4)
362 363
		clk |= MCI_4BIT_BUS;
	if (host->mmc->ios.bus_width == MMC_BUS_WIDTH_8)
364
		clk |= variant->clkreg_8bit_bus_enable;
365

366 367
	if (host->mmc->ios.timing == MMC_TIMING_UHS_DDR50 ||
	    host->mmc->ios.timing == MMC_TIMING_MMC_DDR52)
368
		clk |= variant->clkreg_neg_edge_enable;
369

370
	mmci_write_clkreg(host, clk);
371 372
}

L
Linus Torvalds 已提交
373 374 375 376 377
static void
mmci_request_end(struct mmci_host *host, struct mmc_request *mrq)
{
	writel(0, host->base + MMCICOMMAND);

R
Russell King 已提交
378 379
	BUG_ON(host->data);

L
Linus Torvalds 已提交
380 381 382 383
	host->mrq = NULL;
	host->cmd = NULL;

	mmc_request_done(host->mmc, mrq);
384 385 386

	pm_runtime_mark_last_busy(mmc_dev(host->mmc));
	pm_runtime_put_autosuspend(mmc_dev(host->mmc));
L
Linus Torvalds 已提交
387 388
}

389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404
static void mmci_set_mask1(struct mmci_host *host, unsigned int mask)
{
	void __iomem *base = host->base;

	if (host->singleirq) {
		unsigned int mask0 = readl(base + MMCIMASK0);

		mask0 &= ~MCI_IRQ1MASK;
		mask0 |= mask;

		writel(mask0, base + MMCIMASK0);
	}

	writel(mask, base + MMCIMASK1);
}

L
Linus Torvalds 已提交
405 406
static void mmci_stop_data(struct mmci_host *host)
{
407
	mmci_write_datactrlreg(host, 0);
408
	mmci_set_mask1(host, 0);
L
Linus Torvalds 已提交
409 410 411
	host->data = NULL;
}

412 413 414 415 416 417 418 419 420 421 422 423
static void mmci_init_sg(struct mmci_host *host, struct mmc_data *data)
{
	unsigned int flags = SG_MITER_ATOMIC;

	if (data->flags & MMC_DATA_READ)
		flags |= SG_MITER_TO_SG;
	else
		flags |= SG_MITER_FROM_SG;

	sg_miter_start(&host->sg_miter, data->sg, data->sg_len, flags);
}

424 425 426 427 428 429
/*
 * All the DMA operation mode stuff goes inside this ifdef.
 * This assumes that you have a generic DMA device interface,
 * no custom DMA interfaces are supported.
 */
#ifdef CONFIG_DMA_ENGINE
B
Bill Pemberton 已提交
430
static void mmci_dma_setup(struct mmci_host *host)
431 432 433
{
	const char *rxname, *txname;
	dma_cap_mask_t mask;
434
	struct variant_data *variant = host->variant;
435

436 437
	host->dma_rx_channel = dma_request_slave_channel(mmc_dev(host->mmc), "rx");
	host->dma_tx_channel = dma_request_slave_channel(mmc_dev(host->mmc), "tx");
438

439 440 441
	/* initialize pre request cookie */
	host->next_data.cookie = 1;

442 443 444 445
	/* Try to acquire a generic DMA engine slave channel */
	dma_cap_zero(mask);
	dma_cap_set(DMA_SLAVE, mask);

446 447 448 449 450 451 452 453
	/*
	 * If only an RX channel is specified, the driver will
	 * attempt to use it bidirectionally, however if it is
	 * is specified but cannot be located, DMA will be disabled.
	 */
	if (host->dma_rx_channel && !host->dma_tx_channel)
		host->dma_tx_channel = host->dma_rx_channel;

454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484
	if (host->dma_rx_channel)
		rxname = dma_chan_name(host->dma_rx_channel);
	else
		rxname = "none";

	if (host->dma_tx_channel)
		txname = dma_chan_name(host->dma_tx_channel);
	else
		txname = "none";

	dev_info(mmc_dev(host->mmc), "DMA channels RX %s, TX %s\n",
		 rxname, txname);

	/*
	 * Limit the maximum segment size in any SG entry according to
	 * the parameters of the DMA engine device.
	 */
	if (host->dma_tx_channel) {
		struct device *dev = host->dma_tx_channel->device->dev;
		unsigned int max_seg_size = dma_get_max_seg_size(dev);

		if (max_seg_size < host->mmc->max_seg_size)
			host->mmc->max_seg_size = max_seg_size;
	}
	if (host->dma_rx_channel) {
		struct device *dev = host->dma_rx_channel->device->dev;
		unsigned int max_seg_size = dma_get_max_seg_size(dev);

		if (max_seg_size < host->mmc->max_seg_size)
			host->mmc->max_seg_size = max_seg_size;
	}
485 486 487 488

	if (variant->qcom_dml && host->dma_rx_channel && host->dma_tx_channel)
		if (dml_hw_init(host, host->mmc->parent->of_node))
			variant->qcom_dml = false;
489 490 491
}

/*
B
Bill Pemberton 已提交
492
 * This is used in or so inline it
493 494 495 496 497 498
 * so it can be discarded.
 */
static inline void mmci_dma_release(struct mmci_host *host)
{
	if (host->dma_rx_channel)
		dma_release_channel(host->dma_rx_channel);
499
	if (host->dma_tx_channel)
500 501 502 503
		dma_release_channel(host->dma_tx_channel);
	host->dma_rx_channel = host->dma_tx_channel = NULL;
}

504 505 506 507 508 509 510 511 512
static void mmci_dma_data_error(struct mmci_host *host)
{
	dev_err(mmc_dev(host->mmc), "error during DMA transfer!\n");
	dmaengine_terminate_all(host->dma_current);
	host->dma_current = NULL;
	host->dma_desc_current = NULL;
	host->data->host_cookie = 0;
}

513 514
static void mmci_dma_unmap(struct mmci_host *host, struct mmc_data *data)
{
515
	struct dma_chan *chan;
516
	enum dma_data_direction dir;
517 518 519 520 521 522 523 524 525 526 527 528 529 530

	if (data->flags & MMC_DATA_READ) {
		dir = DMA_FROM_DEVICE;
		chan = host->dma_rx_channel;
	} else {
		dir = DMA_TO_DEVICE;
		chan = host->dma_tx_channel;
	}

	dma_unmap_sg(chan->device->dev, data->sg, data->sg_len, dir);
}

static void mmci_dma_finalize(struct mmci_host *host, struct mmc_data *data)
{
531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548
	u32 status;
	int i;

	/* Wait up to 1ms for the DMA to complete */
	for (i = 0; ; i++) {
		status = readl(host->base + MMCISTATUS);
		if (!(status & MCI_RXDATAAVLBLMASK) || i >= 100)
			break;
		udelay(10);
	}

	/*
	 * Check to see whether we still have some data left in the FIFO -
	 * this catches DMA controllers which are unable to monitor the
	 * DMALBREQ and DMALSREQ signals while allowing us to DMA to non-
	 * contiguous buffers.  On TX, we'll get a FIFO underrun error.
	 */
	if (status & MCI_RXDATAAVLBLMASK) {
549
		mmci_dma_data_error(host);
550 551 552 553
		if (!data->error)
			data->error = -EIO;
	}

554
	if (!data->host_cookie)
555
		mmci_dma_unmap(host, data);
556 557 558 559 560 561 562 563 564 565

	/*
	 * Use of DMA with scatter-gather is impossible.
	 * Give up with DMA and switch back to PIO mode.
	 */
	if (status & MCI_RXDATAAVLBLMASK) {
		dev_err(mmc_dev(host->mmc), "buggy DMA detected. Taking evasive action.\n");
		mmci_dma_release(host);
	}

566 567
	host->dma_current = NULL;
	host->dma_desc_current = NULL;
568 569
}

570 571 572 573
/* prepares DMA channel and DMA descriptor, returns non-zero on failure */
static int __mmci_dma_prep_data(struct mmci_host *host, struct mmc_data *data,
				struct dma_chan **dma_chan,
				struct dma_async_tx_descriptor **dma_desc)
574 575 576 577 578 579 580 581 582
{
	struct variant_data *variant = host->variant;
	struct dma_slave_config conf = {
		.src_addr = host->phybase + MMCIFIFO,
		.dst_addr = host->phybase + MMCIFIFO,
		.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES,
		.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES,
		.src_maxburst = variant->fifohalfsize >> 2, /* # of words */
		.dst_maxburst = variant->fifohalfsize >> 2, /* # of words */
583
		.device_fc = false,
584 585 586 587
	};
	struct dma_chan *chan;
	struct dma_device *device;
	struct dma_async_tx_descriptor *desc;
588
	enum dma_data_direction buffer_dirn;
589
	int nr_sg;
590
	unsigned long flags = DMA_CTRL_ACK;
591 592

	if (data->flags & MMC_DATA_READ) {
593 594
		conf.direction = DMA_DEV_TO_MEM;
		buffer_dirn = DMA_FROM_DEVICE;
595 596
		chan = host->dma_rx_channel;
	} else {
597 598
		conf.direction = DMA_MEM_TO_DEV;
		buffer_dirn = DMA_TO_DEVICE;
599 600 601 602 603 604 605 606
		chan = host->dma_tx_channel;
	}

	/* If there's no DMA channel, fall back to PIO */
	if (!chan)
		return -EINVAL;

	/* If less than or equal to the fifo size, don't bother with DMA */
607
	if (data->blksz * data->blocks <= variant->fifosize)
608 609 610
		return -EINVAL;

	device = chan->device;
611
	nr_sg = dma_map_sg(device->dev, data->sg, data->sg_len, buffer_dirn);
612 613 614
	if (nr_sg == 0)
		return -EINVAL;

615 616 617
	if (host->variant->qcom_dml)
		flags |= DMA_PREP_INTERRUPT;

618
	dmaengine_slave_config(chan, &conf);
619
	desc = dmaengine_prep_slave_sg(chan, data->sg, nr_sg,
620
					    conf.direction, flags);
621 622 623
	if (!desc)
		goto unmap_exit;

624 625
	*dma_chan = chan;
	*dma_desc = desc;
626 627

	return 0;
628

629
 unmap_exit:
630
	dma_unmap_sg(device->dev, data->sg, data->sg_len, buffer_dirn);
631 632 633
	return -ENOMEM;
}

634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652
static inline int mmci_dma_prep_data(struct mmci_host *host,
				     struct mmc_data *data)
{
	/* Check if next job is already prepared. */
	if (host->dma_current && host->dma_desc_current)
		return 0;

	/* No job were prepared thus do it now. */
	return __mmci_dma_prep_data(host, data, &host->dma_current,
				    &host->dma_desc_current);
}

static inline int mmci_dma_prep_next(struct mmci_host *host,
				     struct mmc_data *data)
{
	struct mmci_host_next *nd = &host->next_data;
	return __mmci_dma_prep_data(host, data, &nd->dma_chan, &nd->dma_desc);
}

653 654 655 656 657
static int mmci_dma_start_data(struct mmci_host *host, unsigned int datactrl)
{
	int ret;
	struct mmc_data *data = host->data;

658
	ret = mmci_dma_prep_data(host, host->data);
659 660 661 662
	if (ret)
		return ret;

	/* Okay, go for it. */
663 664 665
	dev_vdbg(mmc_dev(host->mmc),
		 "Submit MMCI DMA job, sglen %d blksz %04x blks %04x flags %08x\n",
		 data->sg_len, data->blksz, data->blocks, data->flags);
666 667
	dmaengine_submit(host->dma_desc_current);
	dma_async_issue_pending(host->dma_current);
668

669 670 671
	if (host->variant->qcom_dml)
		dml_start_xfer(host, data);

672 673 674
	datactrl |= MCI_DPSM_DMAENABLE;

	/* Trigger the DMA transfer */
675
	mmci_write_datactrlreg(host, datactrl);
676 677 678 679 680 681 682 683 684

	/*
	 * Let the MMCI say when the data is ended and it's time
	 * to fire next DMA request. When that happens, MMCI will
	 * call mmci_data_end()
	 */
	writel(readl(host->base + MMCIMASK0) | MCI_DATAENDMASK,
	       host->base + MMCIMASK0);
	return 0;
685
}
686

687 688 689 690
static void mmci_get_next_data(struct mmci_host *host, struct mmc_data *data)
{
	struct mmci_host_next *next = &host->next_data;

691 692
	WARN_ON(data->host_cookie && data->host_cookie != next->cookie);
	WARN_ON(!data->host_cookie && (next->dma_desc || next->dma_chan));
693 694 695 696 697

	host->dma_desc_current = next->dma_desc;
	host->dma_current = next->dma_chan;
	next->dma_desc = NULL;
	next->dma_chan = NULL;
698
}
699 700 701 702 703 704 705 706 707 708 709

static void mmci_pre_request(struct mmc_host *mmc, struct mmc_request *mrq,
			     bool is_first_req)
{
	struct mmci_host *host = mmc_priv(mmc);
	struct mmc_data *data = mrq->data;
	struct mmci_host_next *nd = &host->next_data;

	if (!data)
		return;

710 711 712
	BUG_ON(data->host_cookie);

	if (mmci_validate_data(host, data))
713 714
		return;

715 716
	if (!mmci_dma_prep_next(host, data))
		data->host_cookie = ++nd->cookie < 0 ? 1 : nd->cookie;
717 718 719 720 721 722 723 724
}

static void mmci_post_request(struct mmc_host *mmc, struct mmc_request *mrq,
			      int err)
{
	struct mmci_host *host = mmc_priv(mmc);
	struct mmc_data *data = mrq->data;

725
	if (!data || !data->host_cookie)
726 727
		return;

728
	mmci_dma_unmap(host, data);
729

730 731 732 733 734 735 736 737
	if (err) {
		struct mmci_host_next *next = &host->next_data;
		struct dma_chan *chan;
		if (data->flags & MMC_DATA_READ)
			chan = host->dma_rx_channel;
		else
			chan = host->dma_tx_channel;
		dmaengine_terminate_all(chan);
738

739 740
		next->dma_desc = NULL;
		next->dma_chan = NULL;
741 742 743
	}
}

744 745
#else
/* Blank functions if the DMA engine is not available */
746 747 748
static void mmci_get_next_data(struct mmci_host *host, struct mmc_data *data)
{
}
749 750 751 752 753 754 755 756 757 758 759 760
static inline void mmci_dma_setup(struct mmci_host *host)
{
}

static inline void mmci_dma_release(struct mmci_host *host)
{
}

static inline void mmci_dma_unmap(struct mmci_host *host, struct mmc_data *data)
{
}

761 762 763 764 765
static inline void mmci_dma_finalize(struct mmci_host *host,
				     struct mmc_data *data)
{
}

766 767 768 769 770 771 772 773
static inline void mmci_dma_data_error(struct mmci_host *host)
{
}

static inline int mmci_dma_start_data(struct mmci_host *host, unsigned int datactrl)
{
	return -ENOSYS;
}
774 775 776 777

#define mmci_pre_request NULL
#define mmci_post_request NULL

778 779
#endif

L
Linus Torvalds 已提交
780 781
static void mmci_start_data(struct mmci_host *host, struct mmc_data *data)
{
782
	struct variant_data *variant = host->variant;
L
Linus Torvalds 已提交
783
	unsigned int datactrl, timeout, irqmask;
784
	unsigned long long clks;
L
Linus Torvalds 已提交
785
	void __iomem *base;
786
	int blksz_bits;
L
Linus Torvalds 已提交
787

788 789
	dev_dbg(mmc_dev(host->mmc), "blksz %04x blks %04x flags %08x\n",
		data->blksz, data->blocks, data->flags);
L
Linus Torvalds 已提交
790 791

	host->data = data;
792
	host->size = data->blksz * data->blocks;
793
	data->bytes_xfered = 0;
L
Linus Torvalds 已提交
794

795
	clks = (unsigned long long)data->timeout_ns * host->cclk;
796
	do_div(clks, NSEC_PER_SEC);
797 798

	timeout = data->timeout_clks + (unsigned int)clks;
L
Linus Torvalds 已提交
799 800 801 802 803

	base = host->base;
	writel(timeout, base + MMCIDATATIMER);
	writel(host->size, base + MMCIDATALENGTH);

804 805 806
	blksz_bits = ffs(data->blksz) - 1;
	BUG_ON(1 << blksz_bits != data->blksz);

807 808
	if (variant->blksz_datactrl16)
		datactrl = MCI_DPSM_ENABLE | (data->blksz << 16);
809 810
	else if (variant->blksz_datactrl4)
		datactrl = MCI_DPSM_ENABLE | (data->blksz << 4);
811 812
	else
		datactrl = MCI_DPSM_ENABLE | blksz_bits << 4;
813 814

	if (data->flags & MMC_DATA_READ)
L
Linus Torvalds 已提交
815
		datactrl |= MCI_DPSM_DIRECTION;
816

817
	if (variant->sdio && host->mmc->card)
818 819
		if (mmc_card_sdio(host->mmc->card)) {
			u32 clk;
820
			datactrl |= variant->datactrl_mask_sdio;
821

822
			/*
823 824 825 826
			 * The ST Micro variant for SDIO small write transfers
			 * needs to have clock H/W flow control disabled,
			 * otherwise the transfer will not start. The threshold
			 * depends on the rate of MCLK.
827
			 */
828 829 830
			if (data->flags & MMC_DATA_WRITE &&
			    (host->size < 8 ||
			     (host->size <= 8 && host->mclk > 50000000)))
831 832 833 834 835 836 837
				clk = host->clk_reg & ~variant->clkreg_enable;
			else
				clk = host->clk_reg | variant->clkreg_enable;

			mmci_write_clkreg(host, clk);
		}

838 839
	if (host->mmc->ios.timing == MMC_TIMING_UHS_DDR50 ||
	    host->mmc->ios.timing == MMC_TIMING_MMC_DDR52)
840
		datactrl |= variant->datactrl_mask_ddrmode;
841

842 843 844 845 846 847 848 849 850 851 852
	/*
	 * Attempt to use DMA operation mode, if this
	 * should fail, fall back to PIO mode
	 */
	if (!mmci_dma_start_data(host, datactrl))
		return;

	/* IRQ mode, map the SG list for CPU reading/writing */
	mmci_init_sg(host, data);

	if (data->flags & MMC_DATA_READ) {
L
Linus Torvalds 已提交
853
		irqmask = MCI_RXFIFOHALFFULLMASK;
854 855

		/*
856 857 858
		 * If we have less than the fifo 'half-full' threshold to
		 * transfer, trigger a PIO interrupt as soon as any data
		 * is available.
859
		 */
860
		if (host->size < variant->fifohalfsize)
861
			irqmask |= MCI_RXDATAAVLBLMASK;
L
Linus Torvalds 已提交
862 863 864 865 866 867 868 869
	} else {
		/*
		 * We don't actually need to include "FIFO empty" here
		 * since its implicit in "FIFO half empty".
		 */
		irqmask = MCI_TXFIFOHALFEMPTYMASK;
	}

870
	mmci_write_datactrlreg(host, datactrl);
L
Linus Torvalds 已提交
871
	writel(readl(base + MMCIMASK0) & ~MCI_DATAENDMASK, base + MMCIMASK0);
872
	mmci_set_mask1(host, irqmask);
L
Linus Torvalds 已提交
873 874 875 876 877 878 879
}

static void
mmci_start_command(struct mmci_host *host, struct mmc_command *cmd, u32 c)
{
	void __iomem *base = host->base;

880
	dev_dbg(mmc_dev(host->mmc), "op %02x arg %08x flags %08x\n",
L
Linus Torvalds 已提交
881 882 883 884
	    cmd->opcode, cmd->arg, cmd->flags);

	if (readl(base + MMCICOMMAND) & MCI_CPSM_ENABLE) {
		writel(0, base + MMCICOMMAND);
885
		mmci_reg_delay(host);
L
Linus Torvalds 已提交
886 887 888
	}

	c |= cmd->opcode | MCI_CPSM_ENABLE;
R
Russell King 已提交
889 890 891
	if (cmd->flags & MMC_RSP_PRESENT) {
		if (cmd->flags & MMC_RSP_136)
			c |= MCI_CPSM_LONGRSP;
L
Linus Torvalds 已提交
892 893 894 895 896
		c |= MCI_CPSM_RESPONSE;
	}
	if (/*interrupt*/0)
		c |= MCI_CPSM_INTERRUPT;

897 898 899
	if (mmc_cmd_type(cmd) == MMC_CMD_ADTC)
		c |= host->variant->data_cmd_enable;

L
Linus Torvalds 已提交
900 901 902 903 904 905 906 907 908 909
	host->cmd = cmd;

	writel(cmd->arg, base + MMCIARGUMENT);
	writel(c, base + MMCICOMMAND);
}

static void
mmci_data_irq(struct mmci_host *host, struct mmc_data *data,
	      unsigned int status)
{
910 911 912 913
	/* Make sure we have data to handle */
	if (!data)
		return;

914
	/* First check for errors */
915 916
	if (status & (MCI_DATACRCFAIL|MCI_DATATIMEOUT|MCI_STARTBITERR|
		      MCI_TXUNDERRUN|MCI_RXOVERRUN)) {
917
		u32 remain, success;
918

919
		/* Terminate the DMA transfer */
920
		if (dma_inprogress(host)) {
921
			mmci_dma_data_error(host);
922 923
			mmci_dma_unmap(host, data);
		}
924 925

		/*
926 927 928 929 930
		 * Calculate how far we are into the transfer.  Note that
		 * the data counter gives the number of bytes transferred
		 * on the MMC bus, not on the host side.  On reads, this
		 * can be as much as a FIFO-worth of data ahead.  This
		 * matters for FIFO overruns only.
931
		 */
932
		remain = readl(host->base + MMCIDATACNT);
933 934
		success = data->blksz * data->blocks - remain;

935 936
		dev_dbg(mmc_dev(host->mmc), "MCI ERROR IRQ, status 0x%08x at 0x%08x\n",
			status, success);
937 938
		if (status & MCI_DATACRCFAIL) {
			/* Last block was not successful */
939
			success -= 1;
P
Pierre Ossman 已提交
940
			data->error = -EILSEQ;
941
		} else if (status & MCI_DATATIMEOUT) {
P
Pierre Ossman 已提交
942
			data->error = -ETIMEDOUT;
943 944
		} else if (status & MCI_STARTBITERR) {
			data->error = -ECOMM;
945 946 947 948 949 950 951
		} else if (status & MCI_TXUNDERRUN) {
			data->error = -EIO;
		} else if (status & MCI_RXOVERRUN) {
			if (success > host->variant->fifosize)
				success -= host->variant->fifosize;
			else
				success = 0;
P
Pierre Ossman 已提交
952
			data->error = -EIO;
953
		}
954
		data->bytes_xfered = round_down(success, data->blksz);
L
Linus Torvalds 已提交
955
	}
956

957 958
	if (status & MCI_DATABLOCKEND)
		dev_err(mmc_dev(host->mmc), "stray MCI_DATABLOCKEND interrupt\n");
959

960
	if (status & MCI_DATAEND || data->error) {
961
		if (dma_inprogress(host))
962
			mmci_dma_finalize(host, data);
L
Linus Torvalds 已提交
963 964
		mmci_stop_data(host);

965 966
		if (!data->error)
			/* The error clause is handled above, success! */
967
			data->bytes_xfered = data->blksz * data->blocks;
968

969
		if (!data->stop || host->mrq->sbc) {
L
Linus Torvalds 已提交
970 971 972 973 974 975 976 977 978 979 980 981
			mmci_request_end(host, data->mrq);
		} else {
			mmci_start_command(host, data->stop, 0);
		}
	}
}

static void
mmci_cmd_irq(struct mmci_host *host, struct mmc_command *cmd,
	     unsigned int status)
{
	void __iomem *base = host->base;
982 983 984 985 986 987 988 989 990 991 992
	bool sbc, busy_resp;

	if (!cmd)
		return;

	sbc = (cmd == host->mrq->sbc);
	busy_resp = host->variant->busy_detect && (cmd->flags & MMC_RSP_BUSY);

	if (!((status|host->busy_status) & (MCI_CMDCRCFAIL|MCI_CMDTIMEOUT|
		MCI_CMDSENT|MCI_CMDRESPEND)))
		return;
993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013

	/* Check if we need to wait for busy completion. */
	if (host->busy_status && (status & MCI_ST_CARDBUSY))
		return;

	/* Enable busy completion if needed and supported. */
	if (!host->busy_status && busy_resp &&
		!(status & (MCI_CMDCRCFAIL|MCI_CMDTIMEOUT)) &&
		(readl(base + MMCISTATUS) & MCI_ST_CARDBUSY)) {
		writel(readl(base + MMCIMASK0) | MCI_ST_BUSYEND,
			base + MMCIMASK0);
		host->busy_status = status & (MCI_CMDSENT|MCI_CMDRESPEND);
		return;
	}

	/* At busy completion, mask the IRQ and complete the request. */
	if (host->busy_status) {
		writel(readl(base + MMCIMASK0) & ~MCI_ST_BUSYEND,
			base + MMCIMASK0);
		host->busy_status = 0;
	}
L
Linus Torvalds 已提交
1014 1015 1016 1017

	host->cmd = NULL;

	if (status & MCI_CMDTIMEOUT) {
P
Pierre Ossman 已提交
1018
		cmd->error = -ETIMEDOUT;
L
Linus Torvalds 已提交
1019
	} else if (status & MCI_CMDCRCFAIL && cmd->flags & MMC_RSP_CRC) {
P
Pierre Ossman 已提交
1020
		cmd->error = -EILSEQ;
1021 1022 1023 1024 1025
	} else {
		cmd->resp[0] = readl(base + MMCIRESPONSE0);
		cmd->resp[1] = readl(base + MMCIRESPONSE1);
		cmd->resp[2] = readl(base + MMCIRESPONSE2);
		cmd->resp[3] = readl(base + MMCIRESPONSE3);
L
Linus Torvalds 已提交
1026 1027
	}

1028
	if ((!sbc && !cmd->data) || cmd->error) {
1029 1030
		if (host->data) {
			/* Terminate the DMA transfer */
1031
			if (dma_inprogress(host)) {
1032
				mmci_dma_data_error(host);
1033 1034
				mmci_dma_unmap(host, host->data);
			}
R
Russell King 已提交
1035
			mmci_stop_data(host);
1036
		}
1037 1038 1039
		mmci_request_end(host, host->mrq);
	} else if (sbc) {
		mmci_start_command(host, host->mrq->cmd, 0);
L
Linus Torvalds 已提交
1040 1041 1042 1043 1044
	} else if (!(cmd->data->flags & MMC_DATA_READ)) {
		mmci_start_data(host, cmd->data);
	}
}

1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063
static int mmci_get_rx_fifocnt(struct mmci_host *host, u32 status, int remain)
{
	return remain - (readl(host->base + MMCIFIFOCNT) << 2);
}

static int mmci_qcom_get_rx_fifocnt(struct mmci_host *host, u32 status, int r)
{
	/*
	 * on qcom SDCC4 only 8 words are used in each burst so only 8 addresses
	 * from the fifo range should be used
	 */
	if (status & MCI_RXFIFOHALFFULL)
		return host->variant->fifohalfsize;
	else if (status & MCI_RXDATAAVLBL)
		return 4;

	return 0;
}

L
Linus Torvalds 已提交
1064 1065 1066 1067
static int mmci_pio_read(struct mmci_host *host, char *buffer, unsigned int remain)
{
	void __iomem *base = host->base;
	char *ptr = buffer;
1068
	u32 status = readl(host->base + MMCISTATUS);
1069
	int host_remain = host->size;
L
Linus Torvalds 已提交
1070 1071

	do {
1072
		int count = host->get_rx_fifocnt(host, status, host_remain);
L
Linus Torvalds 已提交
1073 1074 1075 1076 1077 1078 1079

		if (count > remain)
			count = remain;

		if (count <= 0)
			break;

1080 1081 1082 1083 1084 1085 1086 1087 1088
		/*
		 * SDIO especially may want to send something that is
		 * not divisible by 4 (as opposed to card sectors
		 * etc). Therefore make sure to always read the last bytes
		 * while only doing full 32-bit reads towards the FIFO.
		 */
		if (unlikely(count & 0x3)) {
			if (count < 4) {
				unsigned char buf[4];
1089
				ioread32_rep(base + MMCIFIFO, buf, 1);
1090 1091
				memcpy(ptr, buf, count);
			} else {
1092
				ioread32_rep(base + MMCIFIFO, ptr, count >> 2);
1093 1094 1095
				count &= ~0x3;
			}
		} else {
1096
			ioread32_rep(base + MMCIFIFO, ptr, count >> 2);
1097
		}
L
Linus Torvalds 已提交
1098 1099 1100

		ptr += count;
		remain -= count;
1101
		host_remain -= count;
L
Linus Torvalds 已提交
1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113

		if (remain == 0)
			break;

		status = readl(base + MMCISTATUS);
	} while (status & MCI_RXDATAAVLBL);

	return ptr - buffer;
}

static int mmci_pio_write(struct mmci_host *host, char *buffer, unsigned int remain, u32 status)
{
1114
	struct variant_data *variant = host->variant;
L
Linus Torvalds 已提交
1115 1116 1117 1118 1119 1120
	void __iomem *base = host->base;
	char *ptr = buffer;

	do {
		unsigned int count, maxcnt;

1121 1122
		maxcnt = status & MCI_TXFIFOEMPTY ?
			 variant->fifosize : variant->fifohalfsize;
L
Linus Torvalds 已提交
1123 1124
		count = min(remain, maxcnt);

1125 1126 1127 1128 1129 1130 1131 1132
		/*
		 * SDIO especially may want to send something that is
		 * not divisible by 4 (as opposed to card sectors
		 * etc), and the FIFO only accept full 32-bit writes.
		 * So compensate by adding +3 on the count, a single
		 * byte become a 32bit write, 7 bytes will be two
		 * 32bit writes etc.
		 */
1133
		iowrite32_rep(base + MMCIFIFO, ptr, (count + 3) >> 2);
L
Linus Torvalds 已提交
1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149

		ptr += count;
		remain -= count;

		if (remain == 0)
			break;

		status = readl(base + MMCISTATUS);
	} while (status & MCI_TXFIFOHALFEMPTY);

	return ptr - buffer;
}

/*
 * PIO data transfer IRQ handler.
 */
1150
static irqreturn_t mmci_pio_irq(int irq, void *dev_id)
L
Linus Torvalds 已提交
1151 1152
{
	struct mmci_host *host = dev_id;
1153
	struct sg_mapping_iter *sg_miter = &host->sg_miter;
1154
	struct variant_data *variant = host->variant;
L
Linus Torvalds 已提交
1155
	void __iomem *base = host->base;
1156
	unsigned long flags;
L
Linus Torvalds 已提交
1157 1158 1159 1160
	u32 status;

	status = readl(base + MMCISTATUS);

1161
	dev_dbg(mmc_dev(host->mmc), "irq1 (pio) %08x\n", status);
L
Linus Torvalds 已提交
1162

1163 1164
	local_irq_save(flags);

L
Linus Torvalds 已提交
1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178
	do {
		unsigned int remain, len;
		char *buffer;

		/*
		 * For write, we only need to test the half-empty flag
		 * here - if the FIFO is completely empty, then by
		 * definition it is more than half empty.
		 *
		 * For read, check for data available.
		 */
		if (!(status & (MCI_TXFIFOHALFEMPTY|MCI_RXDATAAVLBL)))
			break;

1179 1180 1181 1182 1183
		if (!sg_miter_next(sg_miter))
			break;

		buffer = sg_miter->addr;
		remain = sg_miter->length;
L
Linus Torvalds 已提交
1184 1185 1186 1187 1188 1189 1190

		len = 0;
		if (status & MCI_RXACTIVE)
			len = mmci_pio_read(host, buffer, remain);
		if (status & MCI_TXACTIVE)
			len = mmci_pio_write(host, buffer, remain, status);

1191
		sg_miter->consumed = len;
L
Linus Torvalds 已提交
1192 1193 1194 1195 1196 1197 1198 1199 1200 1201

		host->size -= len;
		remain -= len;

		if (remain)
			break;

		status = readl(base + MMCISTATUS);
	} while (1);

1202 1203 1204 1205
	sg_miter_stop(sg_miter);

	local_irq_restore(flags);

L
Linus Torvalds 已提交
1206
	/*
1207 1208
	 * If we have less than the fifo 'half-full' threshold to transfer,
	 * trigger a PIO interrupt as soon as any data is available.
L
Linus Torvalds 已提交
1209
	 */
1210
	if (status & MCI_RXACTIVE && host->size < variant->fifohalfsize)
1211
		mmci_set_mask1(host, MCI_RXDATAAVLBLMASK);
L
Linus Torvalds 已提交
1212 1213 1214 1215 1216 1217 1218 1219

	/*
	 * If we run out of data, disable the data IRQs; this
	 * prevents a race where the FIFO becomes empty before
	 * the chip itself has disabled the data path, and
	 * stops us racing with our data end IRQ.
	 */
	if (host->size == 0) {
1220
		mmci_set_mask1(host, 0);
L
Linus Torvalds 已提交
1221 1222 1223 1224 1225 1226 1227 1228 1229
		writel(readl(base + MMCIMASK0) | MCI_DATAENDMASK, base + MMCIMASK0);
	}

	return IRQ_HANDLED;
}

/*
 * Handle completion of command and data transfers.
 */
1230
static irqreturn_t mmci_irq(int irq, void *dev_id)
L
Linus Torvalds 已提交
1231 1232 1233 1234 1235 1236 1237 1238 1239
{
	struct mmci_host *host = dev_id;
	u32 status;
	int ret = 0;

	spin_lock(&host->lock);

	do {
		status = readl(host->base + MMCISTATUS);
1240 1241 1242 1243 1244 1245 1246 1247

		if (host->singleirq) {
			if (status & readl(host->base + MMCIMASK1))
				mmci_pio_irq(irq, dev_id);

			status &= ~MCI_IRQ1MASK;
		}

1248 1249 1250 1251 1252
		/*
		 * We intentionally clear the MCI_ST_CARDBUSY IRQ here (if it's
		 * enabled) since the HW seems to be triggering the IRQ on both
		 * edges while monitoring DAT0 for busy completion.
		 */
L
Linus Torvalds 已提交
1253 1254 1255
		status &= readl(host->base + MMCIMASK0);
		writel(status, host->base + MMCICLEAR);

1256
		dev_dbg(mmc_dev(host->mmc), "irq0 (data+cmd) %08x\n", status);
L
Linus Torvalds 已提交
1257

1258 1259 1260 1261 1262 1263 1264
		if (host->variant->reversed_irq_handling) {
			mmci_data_irq(host, host->data, status);
			mmci_cmd_irq(host, host->cmd, status);
		} else {
			mmci_cmd_irq(host, host->cmd, status);
			mmci_data_irq(host, host->data, status);
		}
L
Linus Torvalds 已提交
1265

1266 1267 1268 1269
		/* Don't poll for busy completion in irq context. */
		if (host->busy_status)
			status &= ~MCI_ST_CARDBUSY;

L
Linus Torvalds 已提交
1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280
		ret = 1;
	} while (status);

	spin_unlock(&host->lock);

	return IRQ_RETVAL(ret);
}

static void mmci_request(struct mmc_host *mmc, struct mmc_request *mrq)
{
	struct mmci_host *host = mmc_priv(mmc);
1281
	unsigned long flags;
L
Linus Torvalds 已提交
1282 1283 1284

	WARN_ON(host->mrq != NULL);

1285 1286
	mrq->cmd->error = mmci_validate_data(host, mrq->data);
	if (mrq->cmd->error) {
P
Pierre Ossman 已提交
1287 1288 1289 1290
		mmc_request_done(mmc, mrq);
		return;
	}

1291 1292
	pm_runtime_get_sync(mmc_dev(mmc));

1293
	spin_lock_irqsave(&host->lock, flags);
L
Linus Torvalds 已提交
1294 1295 1296

	host->mrq = mrq;

1297 1298 1299
	if (mrq->data)
		mmci_get_next_data(host, mrq->data);

L
Linus Torvalds 已提交
1300 1301 1302
	if (mrq->data && mrq->data->flags & MMC_DATA_READ)
		mmci_start_data(host, mrq->data);

1303 1304 1305 1306
	if (mrq->sbc)
		mmci_start_command(host, mrq->sbc, 0);
	else
		mmci_start_command(host, mrq->cmd, 0);
L
Linus Torvalds 已提交
1307

1308
	spin_unlock_irqrestore(&host->lock, flags);
L
Linus Torvalds 已提交
1309 1310 1311 1312 1313
}

static void mmci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
{
	struct mmci_host *host = mmc_priv(mmc);
1314
	struct variant_data *variant = host->variant;
1315 1316
	u32 pwr = 0;
	unsigned long flags;
1317
	int ret;
L
Linus Torvalds 已提交
1318

1319 1320
	pm_runtime_get_sync(mmc_dev(mmc));

1321 1322 1323 1324
	if (host->plat->ios_handler &&
		host->plat->ios_handler(mmc_dev(mmc), ios))
			dev_err(mmc_dev(mmc), "platform ios_handler failed\n");

L
Linus Torvalds 已提交
1325 1326
	switch (ios->power_mode) {
	case MMC_POWER_OFF:
1327 1328
		if (!IS_ERR(mmc->supply.vmmc))
			mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
1329

1330
		if (!IS_ERR(mmc->supply.vqmmc) && host->vqmmc_enabled) {
1331
			regulator_disable(mmc->supply.vqmmc);
1332 1333
			host->vqmmc_enabled = false;
		}
1334

L
Linus Torvalds 已提交
1335 1336
		break;
	case MMC_POWER_UP:
1337 1338 1339
		if (!IS_ERR(mmc->supply.vmmc))
			mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, ios->vdd);

1340 1341 1342 1343 1344 1345 1346 1347
		/*
		 * The ST Micro variant doesn't have the PL180s MCI_PWR_UP
		 * and instead uses MCI_PWR_ON so apply whatever value is
		 * configured in the variant data.
		 */
		pwr |= variant->pwrreg_powerup;

		break;
L
Linus Torvalds 已提交
1348
	case MMC_POWER_ON:
1349
		if (!IS_ERR(mmc->supply.vqmmc) && !host->vqmmc_enabled) {
1350 1351 1352 1353
			ret = regulator_enable(mmc->supply.vqmmc);
			if (ret < 0)
				dev_err(mmc_dev(mmc),
					"failed to enable vqmmc regulator\n");
1354 1355
			else
				host->vqmmc_enabled = true;
1356
		}
1357

L
Linus Torvalds 已提交
1358 1359 1360 1361
		pwr |= MCI_PWR_ON;
		break;
	}

1362 1363 1364 1365 1366 1367
	if (variant->signal_direction && ios->power_mode != MMC_POWER_OFF) {
		/*
		 * The ST Micro variant has some additional bits
		 * indicating signal direction for the signals in
		 * the SD/MMC bus and feedback-clock usage.
		 */
1368
		pwr |= host->pwr_reg_add;
1369 1370 1371 1372 1373 1374 1375 1376 1377

		if (ios->bus_width == MMC_BUS_WIDTH_4)
			pwr &= ~MCI_ST_DATA74DIREN;
		else if (ios->bus_width == MMC_BUS_WIDTH_1)
			pwr &= (~MCI_ST_DATA74DIREN &
				~MCI_ST_DATA31DIREN &
				~MCI_ST_DATA2DIREN);
	}

1378
	if (ios->bus_mode == MMC_BUSMODE_OPENDRAIN) {
1379
		if (host->hw_designer != AMBA_VENDOR_ST)
1380 1381 1382 1383 1384 1385 1386 1387 1388
			pwr |= MCI_ROD;
		else {
			/*
			 * The ST Micro variant use the ROD bit for something
			 * else and only has OD (Open Drain).
			 */
			pwr |= MCI_OD;
		}
	}
L
Linus Torvalds 已提交
1389

1390 1391 1392 1393 1394 1395 1396
	/*
	 * If clock = 0 and the variant requires the MMCIPOWER to be used for
	 * gating the clock, the MCI_PWR_ON bit is cleared.
	 */
	if (!ios->clock && variant->pwrreg_clkgate)
		pwr &= ~MCI_PWR_ON;

1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407
	if (host->variant->explicit_mclk_control &&
	    ios->clock != host->clock_cache) {
		ret = clk_set_rate(host->clk, ios->clock);
		if (ret < 0)
			dev_err(mmc_dev(host->mmc),
				"Error setting clock rate (%d)\n", ret);
		else
			host->mclk = clk_get_rate(host->clk);
	}
	host->clock_cache = ios->clock;

1408 1409 1410
	spin_lock_irqsave(&host->lock, flags);

	mmci_set_clkreg(host, ios->clock);
1411
	mmci_write_pwrreg(host, pwr);
1412
	mmci_reg_delay(host);
1413 1414

	spin_unlock_irqrestore(&host->lock, flags);
1415 1416 1417

	pm_runtime_mark_last_busy(mmc_dev(mmc));
	pm_runtime_put_autosuspend(mmc_dev(mmc));
L
Linus Torvalds 已提交
1418 1419
}

1420 1421 1422
static int mmci_get_cd(struct mmc_host *mmc)
{
	struct mmci_host *host = mmc_priv(mmc);
1423
	struct mmci_platform_data *plat = host->plat;
1424
	unsigned int status = mmc_gpio_get_cd(mmc);
1425

1426
	if (status == -ENOSYS) {
1427 1428 1429
		if (!plat->status)
			return 1; /* Assume always present */

1430
		status = plat->status(mmc_dev(host->mmc));
1431
	}
1432
	return status;
1433 1434
}

1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467
static int mmci_sig_volt_switch(struct mmc_host *mmc, struct mmc_ios *ios)
{
	int ret = 0;

	if (!IS_ERR(mmc->supply.vqmmc)) {

		pm_runtime_get_sync(mmc_dev(mmc));

		switch (ios->signal_voltage) {
		case MMC_SIGNAL_VOLTAGE_330:
			ret = regulator_set_voltage(mmc->supply.vqmmc,
						2700000, 3600000);
			break;
		case MMC_SIGNAL_VOLTAGE_180:
			ret = regulator_set_voltage(mmc->supply.vqmmc,
						1700000, 1950000);
			break;
		case MMC_SIGNAL_VOLTAGE_120:
			ret = regulator_set_voltage(mmc->supply.vqmmc,
						1100000, 1300000);
			break;
		}

		if (ret)
			dev_warn(mmc_dev(mmc), "Voltage switch failed\n");

		pm_runtime_mark_last_busy(mmc_dev(mmc));
		pm_runtime_put_autosuspend(mmc_dev(mmc));
	}

	return ret;
}

1468
static struct mmc_host_ops mmci_ops = {
L
Linus Torvalds 已提交
1469
	.request	= mmci_request,
1470 1471
	.pre_req	= mmci_pre_request,
	.post_req	= mmci_post_request,
L
Linus Torvalds 已提交
1472
	.set_ios	= mmci_set_ios,
1473
	.get_ro		= mmc_gpio_get_ro,
1474
	.get_cd		= mmci_get_cd,
1475
	.start_signal_voltage_switch = mmci_sig_volt_switch,
L
Linus Torvalds 已提交
1476 1477
};

1478
static int mmci_of_parse(struct device_node *np, struct mmc_host *mmc)
1479
{
1480 1481 1482 1483 1484 1485
	struct mmci_host *host = mmc_priv(mmc);
	int ret = mmc_of_parse(mmc);

	if (ret)
		return ret;

1486
	if (of_get_property(np, "st,sig-dir-dat0", NULL))
1487
		host->pwr_reg_add |= MCI_ST_DATA0DIREN;
1488
	if (of_get_property(np, "st,sig-dir-dat2", NULL))
1489
		host->pwr_reg_add |= MCI_ST_DATA2DIREN;
1490
	if (of_get_property(np, "st,sig-dir-dat31", NULL))
1491
		host->pwr_reg_add |= MCI_ST_DATA31DIREN;
1492
	if (of_get_property(np, "st,sig-dir-dat74", NULL))
1493
		host->pwr_reg_add |= MCI_ST_DATA74DIREN;
1494
	if (of_get_property(np, "st,sig-dir-cmd", NULL))
1495
		host->pwr_reg_add |= MCI_ST_CMDDIREN;
1496
	if (of_get_property(np, "st,sig-pin-fbclk", NULL))
1497
		host->pwr_reg_add |= MCI_ST_FBCLKEN;
1498 1499

	if (of_get_property(np, "mmc-cap-mmc-highspeed", NULL))
1500
		mmc->caps |= MMC_CAP_MMC_HIGHSPEED;
1501
	if (of_get_property(np, "mmc-cap-sd-highspeed", NULL))
1502
		mmc->caps |= MMC_CAP_SD_HIGHSPEED;
1503

1504
	return 0;
1505
}
1506

B
Bill Pemberton 已提交
1507
static int mmci_probe(struct amba_device *dev,
1508
	const struct amba_id *id)
L
Linus Torvalds 已提交
1509
{
1510
	struct mmci_platform_data *plat = dev->dev.platform_data;
1511
	struct device_node *np = dev->dev.of_node;
1512
	struct variant_data *variant = id->data;
L
Linus Torvalds 已提交
1513 1514 1515 1516
	struct mmci_host *host;
	struct mmc_host *mmc;
	int ret;

1517 1518 1519 1520
	/* Must have platform data or Device Tree. */
	if (!plat && !np) {
		dev_err(&dev->dev, "No plat data or DT found\n");
		return -EINVAL;
L
Linus Torvalds 已提交
1521 1522
	}

1523 1524 1525 1526 1527 1528
	if (!plat) {
		plat = devm_kzalloc(&dev->dev, sizeof(*plat), GFP_KERNEL);
		if (!plat)
			return -ENOMEM;
	}

L
Linus Torvalds 已提交
1529
	mmc = mmc_alloc_host(sizeof(struct mmci_host), &dev->dev);
1530 1531
	if (!mmc)
		return -ENOMEM;
L
Linus Torvalds 已提交
1532

1533 1534 1535 1536
	ret = mmci_of_parse(np, mmc);
	if (ret)
		goto host_free;

L
Linus Torvalds 已提交
1537
	host = mmc_priv(mmc);
1538
	host->mmc = mmc;
R
Russell King 已提交
1539 1540 1541

	host->hw_designer = amba_manf(dev);
	host->hw_revision = amba_rev(dev);
1542 1543
	dev_dbg(mmc_dev(mmc), "designer ID = 0x%02x\n", host->hw_designer);
	dev_dbg(mmc_dev(mmc), "revision = 0x%01x\n", host->hw_revision);
R
Russell King 已提交
1544

1545
	host->clk = devm_clk_get(&dev->dev, NULL);
L
Linus Torvalds 已提交
1546 1547 1548 1549 1550
	if (IS_ERR(host->clk)) {
		ret = PTR_ERR(host->clk);
		goto host_free;
	}

1551
	ret = clk_prepare_enable(host->clk);
L
Linus Torvalds 已提交
1552
	if (ret)
1553
		goto host_free;
L
Linus Torvalds 已提交
1554

1555 1556 1557 1558 1559
	if (variant->qcom_fifo)
		host->get_rx_fifocnt = mmci_qcom_get_rx_fifocnt;
	else
		host->get_rx_fifocnt = mmci_get_rx_fifocnt;

L
Linus Torvalds 已提交
1560
	host->plat = plat;
1561
	host->variant = variant;
L
Linus Torvalds 已提交
1562
	host->mclk = clk_get_rate(host->clk);
1563 1564 1565 1566 1567
	/*
	 * According to the spec, mclk is max 100 MHz,
	 * so we try to adjust the clock down to this,
	 * (if possible).
	 */
1568 1569
	if (host->mclk > variant->f_max) {
		ret = clk_set_rate(host->clk, variant->f_max);
1570 1571 1572
		if (ret < 0)
			goto clk_disable;
		host->mclk = clk_get_rate(host->clk);
1573 1574
		dev_dbg(mmc_dev(mmc), "eventual mclk rate: %u Hz\n",
			host->mclk);
1575
	}
1576

1577
	host->phybase = dev->res.start;
1578 1579 1580
	host->base = devm_ioremap_resource(&dev->dev, &dev->res);
	if (IS_ERR(host->base)) {
		ret = PTR_ERR(host->base);
L
Linus Torvalds 已提交
1581 1582 1583
		goto clk_disable;
	}

1584 1585 1586 1587
	/*
	 * The ARM and ST versions of the block have slightly different
	 * clock divider equations which means that the minimum divider
	 * differs too.
1588
	 * on Qualcomm like controllers get the nearest minimum clock to 100Khz
1589 1590 1591
	 */
	if (variant->st_clkdiv)
		mmc->f_min = DIV_ROUND_UP(host->mclk, 257);
1592 1593
	else if (variant->explicit_mclk_control)
		mmc->f_min = clk_round_rate(host->clk, 100000);
1594 1595
	else
		mmc->f_min = DIV_ROUND_UP(host->mclk, 512);
1596
	/*
1597 1598 1599
	 * If no maximum operating frequency is supplied, fall back to use
	 * the module parameter, which has a (low) default value in case it
	 * is not specified. Either value must not exceed the clock rate into
1600
	 * the block, of course.
1601
	 */
1602
	if (mmc->f_max)
1603 1604 1605
		mmc->f_max = variant->explicit_mclk_control ?
				min(variant->f_max, mmc->f_max) :
				min(host->mclk, mmc->f_max);
1606
	else
1607 1608 1609 1610
		mmc->f_max = variant->explicit_mclk_control ?
				fmax : min(host->mclk, fmax);


1611 1612
	dev_dbg(mmc_dev(mmc), "clocking block at %u Hz\n", mmc->f_max);

1613 1614 1615
	/* Get regulators and the supported OCR mask */
	mmc_regulator_get_supply(mmc);
	if (!mmc->ocr_avail)
1616
		mmc->ocr_avail = plat->ocr_mask;
1617 1618 1619
	else if (plat->ocr_mask)
		dev_warn(mmc_dev(mmc), "Platform OCR mask is ignored\n");

1620 1621 1622 1623 1624 1625
	/* DT takes precedence over platform data. */
	if (!np) {
		if (!plat->cd_invert)
			mmc->caps2 |= MMC_CAP2_CD_ACTIVE_HIGH;
		mmc->caps2 |= MMC_CAP2_RO_ACTIVE_HIGH;
	}
L
Linus Torvalds 已提交
1626

U
Ulf Hansson 已提交
1627 1628 1629
	/* We support these capabilities. */
	mmc->caps |= MMC_CAP_CMD23;

1630 1631 1632 1633 1634 1635 1636 1637 1638
	if (variant->busy_detect) {
		mmci_ops.card_busy = mmci_card_busy;
		mmci_write_datactrlreg(host, MCI_ST_DPSM_BUSYMODE);
		mmc->caps |= MMC_CAP_WAIT_WHILE_BUSY;
		mmc->max_busy_timeout = 0;
	}

	mmc->ops = &mmci_ops;

1639
	/* We support these PM capabilities. */
1640
	mmc->pm_caps |= MMC_PM_KEEP_POWER;
1641

L
Linus Torvalds 已提交
1642 1643 1644
	/*
	 * We can do SGIO
	 */
1645
	mmc->max_segs = NR_SG;
L
Linus Torvalds 已提交
1646 1647

	/*
1648 1649 1650
	 * Since only a certain number of bits are valid in the data length
	 * register, we must ensure that we don't exceed 2^num-1 bytes in a
	 * single request.
L
Linus Torvalds 已提交
1651
	 */
1652
	mmc->max_req_size = (1 << variant->datalength_bits) - 1;
L
Linus Torvalds 已提交
1653 1654 1655 1656 1657

	/*
	 * Set the maximum segment size.  Since we aren't doing DMA
	 * (yet) we are only limited by the data length register.
	 */
1658
	mmc->max_seg_size = mmc->max_req_size;
L
Linus Torvalds 已提交
1659

1660 1661 1662
	/*
	 * Block size can be up to 2048 bytes, but must be a power of two.
	 */
1663
	mmc->max_blk_size = 1 << 11;
1664

1665
	/*
1666 1667
	 * Limit the number of blocks transferred so that we don't overflow
	 * the maximum request size.
1668
	 */
1669
	mmc->max_blk_count = mmc->max_req_size >> 11;
1670

L
Linus Torvalds 已提交
1671 1672 1673 1674 1675 1676
	spin_lock_init(&host->lock);

	writel(0, host->base + MMCIMASK0);
	writel(0, host->base + MMCIMASK1);
	writel(0xfff, host->base + MMCICLEAR);

1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705
	/*
	 * If:
	 * - not using DT but using a descriptor table, or
	 * - using a table of descriptors ALONGSIDE DT, or
	 * look up these descriptors named "cd" and "wp" right here, fail
	 * silently of these do not exist and proceed to try platform data
	 */
	if (!np) {
		ret = mmc_gpiod_request_cd(mmc, "cd", 0, false, 0);
		if (ret < 0) {
			if (ret == -EPROBE_DEFER)
				goto clk_disable;
			else if (gpio_is_valid(plat->gpio_cd)) {
				ret = mmc_gpio_request_cd(mmc, plat->gpio_cd, 0);
				if (ret)
					goto clk_disable;
			}
		}

		ret = mmc_gpiod_request_ro(mmc, "wp", 0, false, 0);
		if (ret < 0) {
			if (ret == -EPROBE_DEFER)
				goto clk_disable;
			else if (gpio_is_valid(plat->gpio_wp)) {
				ret = mmc_gpio_request_ro(mmc, plat->gpio_wp);
				if (ret)
					goto clk_disable;
			}
		}
1706 1707
	}

1708 1709
	ret = devm_request_irq(&dev->dev, dev->irq[0], mmci_irq, IRQF_SHARED,
			DRIVER_NAME " (cmd)", host);
L
Linus Torvalds 已提交
1710
	if (ret)
1711
		goto clk_disable;
L
Linus Torvalds 已提交
1712

1713
	if (!dev->irq[1])
1714 1715
		host->singleirq = true;
	else {
1716 1717
		ret = devm_request_irq(&dev->dev, dev->irq[1], mmci_pio_irq,
				IRQF_SHARED, DRIVER_NAME " (pio)", host);
1718
		if (ret)
1719
			goto clk_disable;
1720
	}
L
Linus Torvalds 已提交
1721

1722
	writel(MCI_IRQENABLE, host->base + MMCIMASK0);
L
Linus Torvalds 已提交
1723 1724 1725

	amba_set_drvdata(dev, mmc);

1726 1727 1728 1729 1730 1731
	dev_info(&dev->dev, "%s: PL%03x manf %x rev%u at 0x%08llx irq %d,%d (pio)\n",
		 mmc_hostname(mmc), amba_part(dev), amba_manf(dev),
		 amba_rev(dev), (unsigned long long)dev->res.start,
		 dev->irq[0], dev->irq[1]);

	mmci_dma_setup(host);
L
Linus Torvalds 已提交
1732

1733 1734
	pm_runtime_set_autosuspend_delay(&dev->dev, 50);
	pm_runtime_use_autosuspend(&dev->dev);
1735 1736
	pm_runtime_put(&dev->dev);

1737 1738
	mmc_add_host(mmc);

L
Linus Torvalds 已提交
1739 1740 1741
	return 0;

 clk_disable:
1742
	clk_disable_unprepare(host->clk);
L
Linus Torvalds 已提交
1743 1744 1745 1746 1747
 host_free:
	mmc_free_host(mmc);
	return ret;
}

B
Bill Pemberton 已提交
1748
static int mmci_remove(struct amba_device *dev)
L
Linus Torvalds 已提交
1749 1750 1751 1752 1753 1754
{
	struct mmc_host *mmc = amba_get_drvdata(dev);

	if (mmc) {
		struct mmci_host *host = mmc_priv(mmc);

1755 1756 1757 1758 1759 1760
		/*
		 * Undo pm_runtime_put() in probe.  We use the _sync
		 * version here so that we can access the primecell.
		 */
		pm_runtime_get_sync(&dev->dev);

L
Linus Torvalds 已提交
1761 1762 1763 1764 1765 1766 1767 1768
		mmc_remove_host(mmc);

		writel(0, host->base + MMCIMASK0);
		writel(0, host->base + MMCIMASK1);

		writel(0, host->base + MMCICOMMAND);
		writel(0, host->base + MMCIDATACTRL);

1769
		mmci_dma_release(host);
1770
		clk_disable_unprepare(host->clk);
L
Linus Torvalds 已提交
1771 1772 1773 1774 1775 1776
		mmc_free_host(mmc);
	}

	return 0;
}

1777
#ifdef CONFIG_PM
1778 1779 1780 1781
static void mmci_save(struct mmci_host *host)
{
	unsigned long flags;

1782
	spin_lock_irqsave(&host->lock, flags);
1783

1784 1785
	writel(0, host->base + MMCIMASK0);
	if (host->variant->pwrreg_nopower) {
1786 1787 1788 1789
		writel(0, host->base + MMCIDATACTRL);
		writel(0, host->base + MMCIPOWER);
		writel(0, host->base + MMCICLOCK);
	}
1790
	mmci_reg_delay(host);
1791

1792
	spin_unlock_irqrestore(&host->lock, flags);
1793 1794 1795 1796 1797 1798
}

static void mmci_restore(struct mmci_host *host)
{
	unsigned long flags;

1799
	spin_lock_irqsave(&host->lock, flags);
1800

1801
	if (host->variant->pwrreg_nopower) {
1802 1803 1804 1805
		writel(host->clk_reg, host->base + MMCICLOCK);
		writel(host->datactrl_reg, host->base + MMCIDATACTRL);
		writel(host->pwr_reg, host->base + MMCIPOWER);
	}
1806 1807 1808 1809
	writel(MCI_IRQENABLE, host->base + MMCIMASK0);
	mmci_reg_delay(host);

	spin_unlock_irqrestore(&host->lock, flags);
1810 1811
}

1812 1813 1814 1815 1816 1817 1818
static int mmci_runtime_suspend(struct device *dev)
{
	struct amba_device *adev = to_amba_device(dev);
	struct mmc_host *mmc = amba_get_drvdata(adev);

	if (mmc) {
		struct mmci_host *host = mmc_priv(mmc);
1819
		pinctrl_pm_select_sleep_state(dev);
1820
		mmci_save(host);
1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834
		clk_disable_unprepare(host->clk);
	}

	return 0;
}

static int mmci_runtime_resume(struct device *dev)
{
	struct amba_device *adev = to_amba_device(dev);
	struct mmc_host *mmc = amba_get_drvdata(adev);

	if (mmc) {
		struct mmci_host *host = mmc_priv(mmc);
		clk_prepare_enable(host->clk);
1835
		mmci_restore(host);
1836
		pinctrl_pm_select_default_state(dev);
1837 1838 1839 1840 1841 1842
	}

	return 0;
}
#endif

1843
static const struct dev_pm_ops mmci_dev_pm_ops = {
1844 1845
	SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
				pm_runtime_force_resume)
1846
	SET_PM_RUNTIME_PM_OPS(mmci_runtime_suspend, mmci_runtime_resume, NULL)
1847 1848
};

L
Linus Torvalds 已提交
1849 1850 1851
static struct amba_id mmci_ids[] = {
	{
		.id	= 0x00041180,
1852
		.mask	= 0xff0fffff,
1853
		.data	= &variant_arm,
L
Linus Torvalds 已提交
1854
	},
1855 1856 1857 1858 1859
	{
		.id	= 0x01041180,
		.mask	= 0xff0fffff,
		.data	= &variant_arm_extended_fifo,
	},
1860 1861 1862 1863 1864
	{
		.id	= 0x02041180,
		.mask	= 0xff0fffff,
		.data	= &variant_arm_extended_fifo_hwfc,
	},
L
Linus Torvalds 已提交
1865 1866 1867
	{
		.id	= 0x00041181,
		.mask	= 0x000fffff,
1868
		.data	= &variant_arm,
L
Linus Torvalds 已提交
1869
	},
1870 1871 1872 1873
	/* ST Micro variants */
	{
		.id     = 0x00180180,
		.mask   = 0x00ffffff,
1874
		.data	= &variant_u300,
1875
	},
1876 1877 1878 1879 1880
	{
		.id     = 0x10180180,
		.mask   = 0xf0ffffff,
		.data	= &variant_nomadik,
	},
1881 1882 1883
	{
		.id     = 0x00280180,
		.mask   = 0x00ffffff,
1884 1885 1886 1887
		.data	= &variant_u300,
	},
	{
		.id     = 0x00480180,
1888
		.mask   = 0xf0ffffff,
1889
		.data	= &variant_ux500,
1890
	},
1891 1892 1893 1894 1895
	{
		.id     = 0x10480180,
		.mask   = 0xf0ffffff,
		.data	= &variant_ux500v2,
	},
1896 1897 1898 1899 1900 1901
	/* Qualcomm variants */
	{
		.id     = 0x00051180,
		.mask	= 0x000fffff,
		.data	= &variant_qcom,
	},
L
Linus Torvalds 已提交
1902 1903 1904
	{ 0, 0 },
};

1905 1906
MODULE_DEVICE_TABLE(amba, mmci_ids);

L
Linus Torvalds 已提交
1907 1908 1909
static struct amba_driver mmci_driver = {
	.drv		= {
		.name	= DRIVER_NAME,
1910
		.pm	= &mmci_dev_pm_ops,
L
Linus Torvalds 已提交
1911 1912
	},
	.probe		= mmci_probe,
B
Bill Pemberton 已提交
1913
	.remove		= mmci_remove,
L
Linus Torvalds 已提交
1914 1915 1916
	.id_table	= mmci_ids,
};

1917
module_amba_driver(mmci_driver);
L
Linus Torvalds 已提交
1918 1919 1920 1921 1922

module_param(fmax, uint, 0444);

MODULE_DESCRIPTION("ARM PrimeCell PL180/181 Multimedia Card Interface driver");
MODULE_LICENSE("GPL");