mmci.c 44.1 KB
Newer Older
L
Linus Torvalds 已提交
1
/*
P
Pierre Ossman 已提交
2
 *  linux/drivers/mmc/host/mmci.c - ARM PrimeCell MMCI PL180/1 driver
L
Linus Torvalds 已提交
3 4
 *
 *  Copyright (C) 2003 Deep Blue Solutions, Ltd, All Rights Reserved.
5
 *  Copyright (C) 2010 ST-Ericsson SA
L
Linus Torvalds 已提交
6 7 8 9 10 11 12 13 14 15
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */
#include <linux/module.h>
#include <linux/moduleparam.h>
#include <linux/init.h>
#include <linux/ioport.h>
#include <linux/device.h>
16
#include <linux/io.h>
L
Linus Torvalds 已提交
17
#include <linux/interrupt.h>
18
#include <linux/kernel.h>
19
#include <linux/slab.h>
L
Linus Torvalds 已提交
20 21 22
#include <linux/delay.h>
#include <linux/err.h>
#include <linux/highmem.h>
N
Nicolas Pitre 已提交
23
#include <linux/log2.h>
24
#include <linux/mmc/pm.h>
L
Linus Torvalds 已提交
25
#include <linux/mmc/host.h>
26
#include <linux/mmc/card.h>
27
#include <linux/mmc/slot-gpio.h>
28
#include <linux/amba/bus.h>
29
#include <linux/clk.h>
J
Jens Axboe 已提交
30
#include <linux/scatterlist.h>
31
#include <linux/gpio.h>
32
#include <linux/of_gpio.h>
33
#include <linux/regulator/consumer.h>
34 35 36
#include <linux/dmaengine.h>
#include <linux/dma-mapping.h>
#include <linux/amba/mmci.h>
37
#include <linux/pm_runtime.h>
38
#include <linux/types.h>
39
#include <linux/pinctrl/consumer.h>
L
Linus Torvalds 已提交
40

41
#include <asm/div64.h>
L
Linus Torvalds 已提交
42
#include <asm/io.h>
43
#include <asm/sizes.h>
L
Linus Torvalds 已提交
44 45 46 47 48 49 50

#include "mmci.h"

#define DRIVER_NAME "mmci-pl18x"

static unsigned int fmax = 515633;

51 52 53
/**
 * struct variant_data - MMCI variant-specific quirks
 * @clkreg: default value for MCICLOCK register
54
 * @clkreg_enable: enable value for MMCICLOCK register
55
 * @datalength_bits: number of bits in the MMCIDATALENGTH register
56 57 58 59
 * @fifosize: number of bytes that can be written when MMCI_TXFIFOEMPTY
 *	      is asserted (likewise for RX)
 * @fifohalfsize: number of bytes that can be written when MCI_TXFIFOHALFEMPTY
 *		  is asserted (likewise for RX)
60
 * @sdio: variant supports SDIO
61
 * @st_clkdiv: true if using a ST-specific clock divider algorithm
62
 * @blksz_datactrl16: true if Block size is at b16..b30 position in datactrl register
63
 * @pwrreg_powerup: power up value for MMCIPOWER register
64
 * @signal_direction: input/out direction of bus signals can be indicated
65
 * @pwrreg_clkgate: MMCIPOWER register must be used to gate the clock
66
 * @busy_detect: true if busy detection on dat0 is supported
67
 * @pwrreg_nopower: bits in MMCIPOWER don't controls ext. power supply
68 69 70
 */
struct variant_data {
	unsigned int		clkreg;
71
	unsigned int		clkreg_enable;
72
	unsigned int		datalength_bits;
73 74
	unsigned int		fifosize;
	unsigned int		fifohalfsize;
75
	bool			sdio;
76
	bool			st_clkdiv;
77
	bool			blksz_datactrl16;
78
	u32			pwrreg_powerup;
79
	bool			signal_direction;
80
	bool			pwrreg_clkgate;
81
	bool			busy_detect;
82
	bool			pwrreg_nopower;
83 84 85
};

static struct variant_data variant_arm = {
86 87
	.fifosize		= 16 * 4,
	.fifohalfsize		= 8 * 4,
88
	.datalength_bits	= 16,
89
	.pwrreg_powerup		= MCI_PWR_UP,
90 91
};

92 93 94 95
static struct variant_data variant_arm_extended_fifo = {
	.fifosize		= 128 * 4,
	.fifohalfsize		= 64 * 4,
	.datalength_bits	= 16,
96
	.pwrreg_powerup		= MCI_PWR_UP,
97 98
};

99 100 101 102 103 104 105 106
static struct variant_data variant_arm_extended_fifo_hwfc = {
	.fifosize		= 128 * 4,
	.fifohalfsize		= 64 * 4,
	.clkreg_enable		= MCI_ARM_HWFCEN,
	.datalength_bits	= 16,
	.pwrreg_powerup		= MCI_PWR_UP,
};

107
static struct variant_data variant_u300 = {
108 109
	.fifosize		= 16 * 4,
	.fifohalfsize		= 8 * 4,
110
	.clkreg_enable		= MCI_ST_U300_HWFCEN,
111
	.datalength_bits	= 16,
112
	.sdio			= true,
113
	.pwrreg_powerup		= MCI_PWR_ON,
114
	.signal_direction	= true,
115
	.pwrreg_clkgate		= true,
116
	.pwrreg_nopower		= true,
117 118
};

119 120 121 122 123 124 125 126 127
static struct variant_data variant_nomadik = {
	.fifosize		= 16 * 4,
	.fifohalfsize		= 8 * 4,
	.clkreg			= MCI_CLK_ENABLE,
	.datalength_bits	= 24,
	.sdio			= true,
	.st_clkdiv		= true,
	.pwrreg_powerup		= MCI_PWR_ON,
	.signal_direction	= true,
128
	.pwrreg_clkgate		= true,
129
	.pwrreg_nopower		= true,
130 131
};

132
static struct variant_data variant_ux500 = {
133 134
	.fifosize		= 30 * 4,
	.fifohalfsize		= 8 * 4,
135
	.clkreg			= MCI_CLK_ENABLE,
136
	.clkreg_enable		= MCI_ST_UX500_HWFCEN,
137
	.datalength_bits	= 24,
138
	.sdio			= true,
139
	.st_clkdiv		= true,
140
	.pwrreg_powerup		= MCI_PWR_ON,
141
	.signal_direction	= true,
142
	.pwrreg_clkgate		= true,
143
	.busy_detect		= true,
144
	.pwrreg_nopower		= true,
145
};
146

147 148 149 150 151 152 153 154 155
static struct variant_data variant_ux500v2 = {
	.fifosize		= 30 * 4,
	.fifohalfsize		= 8 * 4,
	.clkreg			= MCI_CLK_ENABLE,
	.clkreg_enable		= MCI_ST_UX500_HWFCEN,
	.datalength_bits	= 24,
	.sdio			= true,
	.st_clkdiv		= true,
	.blksz_datactrl16	= true,
156
	.pwrreg_powerup		= MCI_PWR_ON,
157
	.signal_direction	= true,
158
	.pwrreg_clkgate		= true,
159
	.busy_detect		= true,
160
	.pwrreg_nopower		= true,
161 162
};

163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181
static int mmci_card_busy(struct mmc_host *mmc)
{
	struct mmci_host *host = mmc_priv(mmc);
	unsigned long flags;
	int busy = 0;

	pm_runtime_get_sync(mmc_dev(mmc));

	spin_lock_irqsave(&host->lock, flags);
	if (readl(host->base + MMCISTATUS) & MCI_ST_CARDBUSY)
		busy = 1;
	spin_unlock_irqrestore(&host->lock, flags);

	pm_runtime_mark_last_busy(mmc_dev(mmc));
	pm_runtime_put_autosuspend(mmc_dev(mmc));

	return busy;
}

182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199
/*
 * Validate mmc prerequisites
 */
static int mmci_validate_data(struct mmci_host *host,
			      struct mmc_data *data)
{
	if (!data)
		return 0;

	if (!is_power_of_2(data->blksz)) {
		dev_err(mmc_dev(host->mmc),
			"unsupported block size (%d bytes)\n", data->blksz);
		return -EINVAL;
	}

	return 0;
}

200 201 202 203 204 205 206 207 208 209 210 211 212 213 214
static void mmci_reg_delay(struct mmci_host *host)
{
	/*
	 * According to the spec, at least three feedback clock cycles
	 * of max 52 MHz must pass between two writes to the MMCICLOCK reg.
	 * Three MCLK clock cycles must pass between two MMCIPOWER reg writes.
	 * Worst delay time during card init is at 100 kHz => 30 us.
	 * Worst delay time when up and running is at 25 MHz => 120 ns.
	 */
	if (host->cclk < 25000000)
		udelay(30);
	else
		ndelay(120);
}

215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236
/*
 * This must be called with host->lock held
 */
static void mmci_write_clkreg(struct mmci_host *host, u32 clk)
{
	if (host->clk_reg != clk) {
		host->clk_reg = clk;
		writel(clk, host->base + MMCICLOCK);
	}
}

/*
 * This must be called with host->lock held
 */
static void mmci_write_pwrreg(struct mmci_host *host, u32 pwr)
{
	if (host->pwr_reg != pwr) {
		host->pwr_reg = pwr;
		writel(pwr, host->base + MMCIPOWER);
	}
}

237 238 239 240 241
/*
 * This must be called with host->lock held
 */
static void mmci_write_datactrlreg(struct mmci_host *host, u32 datactrl)
{
242 243 244
	/* Keep ST Micro busy mode if enabled */
	datactrl |= host->datactrl_reg & MCI_ST_DPSM_BUSYMODE;

245 246 247 248 249 250
	if (host->datactrl_reg != datactrl) {
		host->datactrl_reg = datactrl;
		writel(datactrl, host->base + MMCIDATACTRL);
	}
}

251 252 253 254 255
/*
 * This must be called with host->lock held
 */
static void mmci_set_clkreg(struct mmci_host *host, unsigned int desired)
{
256 257
	struct variant_data *variant = host->variant;
	u32 clk = variant->clkreg;
258

259 260 261
	/* Make sure cclk reflects the current calculated clock */
	host->cclk = 0;

262 263
	if (desired) {
		if (desired >= host->mclk) {
264
			clk = MCI_CLK_BYPASS;
265 266
			if (variant->st_clkdiv)
				clk |= MCI_ST_UX500_NEG_EDGE;
267
			host->cclk = host->mclk;
268 269 270 271 272 273 274 275 276 277 278
		} else if (variant->st_clkdiv) {
			/*
			 * DB8500 TRM says f = mclk / (clkdiv + 2)
			 * => clkdiv = (mclk / f) - 2
			 * Round the divider up so we don't exceed the max
			 * frequency
			 */
			clk = DIV_ROUND_UP(host->mclk, desired) - 2;
			if (clk >= 256)
				clk = 255;
			host->cclk = host->mclk / (clk + 2);
279
		} else {
280 281 282 283
			/*
			 * PL180 TRM says f = mclk / (2 * (clkdiv + 1))
			 * => clkdiv = mclk / (2 * f) - 1
			 */
284 285 286 287 288
			clk = host->mclk / (2 * desired) - 1;
			if (clk >= 256)
				clk = 255;
			host->cclk = host->mclk / (2 * (clk + 1));
		}
289 290

		clk |= variant->clkreg_enable;
291 292 293 294 295
		clk |= MCI_CLK_ENABLE;
		/* This hasn't proven to be worthwhile */
		/* clk |= MCI_CLK_PWRSAVE; */
	}

296 297 298
	/* Set actual clock for debug */
	host->mmc->actual_clock = host->cclk;

299
	if (host->mmc->ios.bus_width == MMC_BUS_WIDTH_4)
300 301 302
		clk |= MCI_4BIT_BUS;
	if (host->mmc->ios.bus_width == MMC_BUS_WIDTH_8)
		clk |= MCI_ST_8BIT_BUS;
303

304 305 306
	if (host->mmc->ios.timing == MMC_TIMING_UHS_DDR50)
		clk |= MCI_ST_UX500_NEG_EDGE;

307
	mmci_write_clkreg(host, clk);
308 309
}

L
Linus Torvalds 已提交
310 311 312 313 314
static void
mmci_request_end(struct mmci_host *host, struct mmc_request *mrq)
{
	writel(0, host->base + MMCICOMMAND);

R
Russell King 已提交
315 316
	BUG_ON(host->data);

L
Linus Torvalds 已提交
317 318 319 320
	host->mrq = NULL;
	host->cmd = NULL;

	mmc_request_done(host->mmc, mrq);
321 322 323

	pm_runtime_mark_last_busy(mmc_dev(host->mmc));
	pm_runtime_put_autosuspend(mmc_dev(host->mmc));
L
Linus Torvalds 已提交
324 325
}

326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341
static void mmci_set_mask1(struct mmci_host *host, unsigned int mask)
{
	void __iomem *base = host->base;

	if (host->singleirq) {
		unsigned int mask0 = readl(base + MMCIMASK0);

		mask0 &= ~MCI_IRQ1MASK;
		mask0 |= mask;

		writel(mask0, base + MMCIMASK0);
	}

	writel(mask, base + MMCIMASK1);
}

L
Linus Torvalds 已提交
342 343
static void mmci_stop_data(struct mmci_host *host)
{
344
	mmci_write_datactrlreg(host, 0);
345
	mmci_set_mask1(host, 0);
L
Linus Torvalds 已提交
346 347 348
	host->data = NULL;
}

349 350 351 352 353 354 355 356 357 358 359 360
static void mmci_init_sg(struct mmci_host *host, struct mmc_data *data)
{
	unsigned int flags = SG_MITER_ATOMIC;

	if (data->flags & MMC_DATA_READ)
		flags |= SG_MITER_TO_SG;
	else
		flags |= SG_MITER_FROM_SG;

	sg_miter_start(&host->sg_miter, data->sg, data->sg_len, flags);
}

361 362 363 364 365 366
/*
 * All the DMA operation mode stuff goes inside this ifdef.
 * This assumes that you have a generic DMA device interface,
 * no custom DMA interfaces are supported.
 */
#ifdef CONFIG_DMA_ENGINE
B
Bill Pemberton 已提交
367
static void mmci_dma_setup(struct mmci_host *host)
368 369 370 371 372
{
	struct mmci_platform_data *plat = host->plat;
	const char *rxname, *txname;
	dma_cap_mask_t mask;

373 374
	host->dma_rx_channel = dma_request_slave_channel(mmc_dev(host->mmc), "rx");
	host->dma_tx_channel = dma_request_slave_channel(mmc_dev(host->mmc), "tx");
375

376 377 378
	/* initialize pre request cookie */
	host->next_data.cookie = 1;

379 380 381 382
	/* Try to acquire a generic DMA engine slave channel */
	dma_cap_zero(mask);
	dma_cap_set(DMA_SLAVE, mask);

383 384 385
	if (plat && plat->dma_filter) {
		if (!host->dma_rx_channel && plat->dma_rx_param) {
			host->dma_rx_channel = dma_request_channel(mask,
386 387
							   plat->dma_filter,
							   plat->dma_rx_param);
388 389 390 391
			/* E.g if no DMA hardware is present */
			if (!host->dma_rx_channel)
				dev_err(mmc_dev(host->mmc), "no RX DMA channel\n");
		}
392

393 394
		if (!host->dma_tx_channel && plat->dma_tx_param) {
			host->dma_tx_channel = dma_request_channel(mask,
395 396
							   plat->dma_filter,
							   plat->dma_tx_param);
397 398 399
			if (!host->dma_tx_channel)
				dev_warn(mmc_dev(host->mmc), "no TX DMA channel\n");
		}
400 401
	}

402 403 404 405 406 407 408 409
	/*
	 * If only an RX channel is specified, the driver will
	 * attempt to use it bidirectionally, however if it is
	 * is specified but cannot be located, DMA will be disabled.
	 */
	if (host->dma_rx_channel && !host->dma_tx_channel)
		host->dma_tx_channel = host->dma_rx_channel;

410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443
	if (host->dma_rx_channel)
		rxname = dma_chan_name(host->dma_rx_channel);
	else
		rxname = "none";

	if (host->dma_tx_channel)
		txname = dma_chan_name(host->dma_tx_channel);
	else
		txname = "none";

	dev_info(mmc_dev(host->mmc), "DMA channels RX %s, TX %s\n",
		 rxname, txname);

	/*
	 * Limit the maximum segment size in any SG entry according to
	 * the parameters of the DMA engine device.
	 */
	if (host->dma_tx_channel) {
		struct device *dev = host->dma_tx_channel->device->dev;
		unsigned int max_seg_size = dma_get_max_seg_size(dev);

		if (max_seg_size < host->mmc->max_seg_size)
			host->mmc->max_seg_size = max_seg_size;
	}
	if (host->dma_rx_channel) {
		struct device *dev = host->dma_rx_channel->device->dev;
		unsigned int max_seg_size = dma_get_max_seg_size(dev);

		if (max_seg_size < host->mmc->max_seg_size)
			host->mmc->max_seg_size = max_seg_size;
	}
}

/*
B
Bill Pemberton 已提交
444
 * This is used in or so inline it
445 446 447 448 449 450 451 452 453 454 455 456 457
 * so it can be discarded.
 */
static inline void mmci_dma_release(struct mmci_host *host)
{
	struct mmci_platform_data *plat = host->plat;

	if (host->dma_rx_channel)
		dma_release_channel(host->dma_rx_channel);
	if (host->dma_tx_channel && plat->dma_tx_param)
		dma_release_channel(host->dma_tx_channel);
	host->dma_rx_channel = host->dma_tx_channel = NULL;
}

458 459 460 461 462 463 464 465 466
static void mmci_dma_data_error(struct mmci_host *host)
{
	dev_err(mmc_dev(host->mmc), "error during DMA transfer!\n");
	dmaengine_terminate_all(host->dma_current);
	host->dma_current = NULL;
	host->dma_desc_current = NULL;
	host->data->host_cookie = 0;
}

467 468
static void mmci_dma_unmap(struct mmci_host *host, struct mmc_data *data)
{
469
	struct dma_chan *chan;
470
	enum dma_data_direction dir;
471 472 473 474 475 476 477 478 479 480 481 482 483 484

	if (data->flags & MMC_DATA_READ) {
		dir = DMA_FROM_DEVICE;
		chan = host->dma_rx_channel;
	} else {
		dir = DMA_TO_DEVICE;
		chan = host->dma_tx_channel;
	}

	dma_unmap_sg(chan->device->dev, data->sg, data->sg_len, dir);
}

static void mmci_dma_finalize(struct mmci_host *host, struct mmc_data *data)
{
485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502
	u32 status;
	int i;

	/* Wait up to 1ms for the DMA to complete */
	for (i = 0; ; i++) {
		status = readl(host->base + MMCISTATUS);
		if (!(status & MCI_RXDATAAVLBLMASK) || i >= 100)
			break;
		udelay(10);
	}

	/*
	 * Check to see whether we still have some data left in the FIFO -
	 * this catches DMA controllers which are unable to monitor the
	 * DMALBREQ and DMALSREQ signals while allowing us to DMA to non-
	 * contiguous buffers.  On TX, we'll get a FIFO underrun error.
	 */
	if (status & MCI_RXDATAAVLBLMASK) {
503
		mmci_dma_data_error(host);
504 505 506 507
		if (!data->error)
			data->error = -EIO;
	}

508
	if (!data->host_cookie)
509
		mmci_dma_unmap(host, data);
510 511 512 513 514 515 516 517 518 519

	/*
	 * Use of DMA with scatter-gather is impossible.
	 * Give up with DMA and switch back to PIO mode.
	 */
	if (status & MCI_RXDATAAVLBLMASK) {
		dev_err(mmc_dev(host->mmc), "buggy DMA detected. Taking evasive action.\n");
		mmci_dma_release(host);
	}

520 521
	host->dma_current = NULL;
	host->dma_desc_current = NULL;
522 523
}

524 525 526 527
/* prepares DMA channel and DMA descriptor, returns non-zero on failure */
static int __mmci_dma_prep_data(struct mmci_host *host, struct mmc_data *data,
				struct dma_chan **dma_chan,
				struct dma_async_tx_descriptor **dma_desc)
528 529 530 531 532 533 534 535 536
{
	struct variant_data *variant = host->variant;
	struct dma_slave_config conf = {
		.src_addr = host->phybase + MMCIFIFO,
		.dst_addr = host->phybase + MMCIFIFO,
		.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES,
		.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES,
		.src_maxburst = variant->fifohalfsize >> 2, /* # of words */
		.dst_maxburst = variant->fifohalfsize >> 2, /* # of words */
537
		.device_fc = false,
538 539 540 541
	};
	struct dma_chan *chan;
	struct dma_device *device;
	struct dma_async_tx_descriptor *desc;
542
	enum dma_data_direction buffer_dirn;
543 544 545
	int nr_sg;

	if (data->flags & MMC_DATA_READ) {
546 547
		conf.direction = DMA_DEV_TO_MEM;
		buffer_dirn = DMA_FROM_DEVICE;
548 549
		chan = host->dma_rx_channel;
	} else {
550 551
		conf.direction = DMA_MEM_TO_DEV;
		buffer_dirn = DMA_TO_DEVICE;
552 553 554 555 556 557 558 559
		chan = host->dma_tx_channel;
	}

	/* If there's no DMA channel, fall back to PIO */
	if (!chan)
		return -EINVAL;

	/* If less than or equal to the fifo size, don't bother with DMA */
560
	if (data->blksz * data->blocks <= variant->fifosize)
561 562 563
		return -EINVAL;

	device = chan->device;
564
	nr_sg = dma_map_sg(device->dev, data->sg, data->sg_len, buffer_dirn);
565 566 567 568
	if (nr_sg == 0)
		return -EINVAL;

	dmaengine_slave_config(chan, &conf);
569
	desc = dmaengine_prep_slave_sg(chan, data->sg, nr_sg,
570 571 572 573
					    conf.direction, DMA_CTRL_ACK);
	if (!desc)
		goto unmap_exit;

574 575
	*dma_chan = chan;
	*dma_desc = desc;
576 577

	return 0;
578

579
 unmap_exit:
580
	dma_unmap_sg(device->dev, data->sg, data->sg_len, buffer_dirn);
581 582 583
	return -ENOMEM;
}

584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602
static inline int mmci_dma_prep_data(struct mmci_host *host,
				     struct mmc_data *data)
{
	/* Check if next job is already prepared. */
	if (host->dma_current && host->dma_desc_current)
		return 0;

	/* No job were prepared thus do it now. */
	return __mmci_dma_prep_data(host, data, &host->dma_current,
				    &host->dma_desc_current);
}

static inline int mmci_dma_prep_next(struct mmci_host *host,
				     struct mmc_data *data)
{
	struct mmci_host_next *nd = &host->next_data;
	return __mmci_dma_prep_data(host, data, &nd->dma_chan, &nd->dma_desc);
}

603 604 605 606 607
static int mmci_dma_start_data(struct mmci_host *host, unsigned int datactrl)
{
	int ret;
	struct mmc_data *data = host->data;

608
	ret = mmci_dma_prep_data(host, host->data);
609 610 611 612
	if (ret)
		return ret;

	/* Okay, go for it. */
613 614 615
	dev_vdbg(mmc_dev(host->mmc),
		 "Submit MMCI DMA job, sglen %d blksz %04x blks %04x flags %08x\n",
		 data->sg_len, data->blksz, data->blocks, data->flags);
616 617
	dmaengine_submit(host->dma_desc_current);
	dma_async_issue_pending(host->dma_current);
618 619 620 621

	datactrl |= MCI_DPSM_DMAENABLE;

	/* Trigger the DMA transfer */
622
	mmci_write_datactrlreg(host, datactrl);
623 624 625 626 627 628 629 630 631

	/*
	 * Let the MMCI say when the data is ended and it's time
	 * to fire next DMA request. When that happens, MMCI will
	 * call mmci_data_end()
	 */
	writel(readl(host->base + MMCIMASK0) | MCI_DATAENDMASK,
	       host->base + MMCIMASK0);
	return 0;
632
}
633

634 635 636 637
static void mmci_get_next_data(struct mmci_host *host, struct mmc_data *data)
{
	struct mmci_host_next *next = &host->next_data;

638 639
	WARN_ON(data->host_cookie && data->host_cookie != next->cookie);
	WARN_ON(!data->host_cookie && (next->dma_desc || next->dma_chan));
640 641 642 643 644

	host->dma_desc_current = next->dma_desc;
	host->dma_current = next->dma_chan;
	next->dma_desc = NULL;
	next->dma_chan = NULL;
645
}
646 647 648 649 650 651 652 653 654 655 656

static void mmci_pre_request(struct mmc_host *mmc, struct mmc_request *mrq,
			     bool is_first_req)
{
	struct mmci_host *host = mmc_priv(mmc);
	struct mmc_data *data = mrq->data;
	struct mmci_host_next *nd = &host->next_data;

	if (!data)
		return;

657 658 659
	BUG_ON(data->host_cookie);

	if (mmci_validate_data(host, data))
660 661
		return;

662 663
	if (!mmci_dma_prep_next(host, data))
		data->host_cookie = ++nd->cookie < 0 ? 1 : nd->cookie;
664 665 666 667 668 669 670 671
}

static void mmci_post_request(struct mmc_host *mmc, struct mmc_request *mrq,
			      int err)
{
	struct mmci_host *host = mmc_priv(mmc);
	struct mmc_data *data = mrq->data;

672
	if (!data || !data->host_cookie)
673 674
		return;

675
	mmci_dma_unmap(host, data);
676

677 678 679 680 681 682 683 684
	if (err) {
		struct mmci_host_next *next = &host->next_data;
		struct dma_chan *chan;
		if (data->flags & MMC_DATA_READ)
			chan = host->dma_rx_channel;
		else
			chan = host->dma_tx_channel;
		dmaengine_terminate_all(chan);
685

686 687
		next->dma_desc = NULL;
		next->dma_chan = NULL;
688 689 690
	}
}

691 692
#else
/* Blank functions if the DMA engine is not available */
693 694 695
static void mmci_get_next_data(struct mmci_host *host, struct mmc_data *data)
{
}
696 697 698 699 700 701 702 703 704 705 706 707
static inline void mmci_dma_setup(struct mmci_host *host)
{
}

static inline void mmci_dma_release(struct mmci_host *host)
{
}

static inline void mmci_dma_unmap(struct mmci_host *host, struct mmc_data *data)
{
}

708 709 710 711 712
static inline void mmci_dma_finalize(struct mmci_host *host,
				     struct mmc_data *data)
{
}

713 714 715 716 717 718 719 720
static inline void mmci_dma_data_error(struct mmci_host *host)
{
}

static inline int mmci_dma_start_data(struct mmci_host *host, unsigned int datactrl)
{
	return -ENOSYS;
}
721 722 723 724

#define mmci_pre_request NULL
#define mmci_post_request NULL

725 726
#endif

L
Linus Torvalds 已提交
727 728
static void mmci_start_data(struct mmci_host *host, struct mmc_data *data)
{
729
	struct variant_data *variant = host->variant;
L
Linus Torvalds 已提交
730
	unsigned int datactrl, timeout, irqmask;
731
	unsigned long long clks;
L
Linus Torvalds 已提交
732
	void __iomem *base;
733
	int blksz_bits;
L
Linus Torvalds 已提交
734

735 736
	dev_dbg(mmc_dev(host->mmc), "blksz %04x blks %04x flags %08x\n",
		data->blksz, data->blocks, data->flags);
L
Linus Torvalds 已提交
737 738

	host->data = data;
739
	host->size = data->blksz * data->blocks;
740
	data->bytes_xfered = 0;
L
Linus Torvalds 已提交
741

742 743 744 745
	clks = (unsigned long long)data->timeout_ns * host->cclk;
	do_div(clks, 1000000000UL);

	timeout = data->timeout_clks + (unsigned int)clks;
L
Linus Torvalds 已提交
746 747 748 749 750

	base = host->base;
	writel(timeout, base + MMCIDATATIMER);
	writel(host->size, base + MMCIDATALENGTH);

751 752 753
	blksz_bits = ffs(data->blksz) - 1;
	BUG_ON(1 << blksz_bits != data->blksz);

754 755 756 757
	if (variant->blksz_datactrl16)
		datactrl = MCI_DPSM_ENABLE | (data->blksz << 16);
	else
		datactrl = MCI_DPSM_ENABLE | blksz_bits << 4;
758 759

	if (data->flags & MMC_DATA_READ)
L
Linus Torvalds 已提交
760
		datactrl |= MCI_DPSM_DIRECTION;
761

762 763
	/* The ST Micro variants has a special bit to enable SDIO */
	if (variant->sdio && host->mmc->card)
764 765 766 767 768 769 770
		if (mmc_card_sdio(host->mmc->card)) {
			/*
			 * The ST Micro variants has a special bit
			 * to enable SDIO.
			 */
			u32 clk;

771 772
			datactrl |= MCI_ST_DPSM_SDIOEN;

773
			/*
774 775 776 777
			 * The ST Micro variant for SDIO small write transfers
			 * needs to have clock H/W flow control disabled,
			 * otherwise the transfer will not start. The threshold
			 * depends on the rate of MCLK.
778
			 */
779 780 781
			if (data->flags & MMC_DATA_WRITE &&
			    (host->size < 8 ||
			     (host->size <= 8 && host->mclk > 50000000)))
782 783 784 785 786 787 788
				clk = host->clk_reg & ~variant->clkreg_enable;
			else
				clk = host->clk_reg | variant->clkreg_enable;

			mmci_write_clkreg(host, clk);
		}

789 790 791
	if (host->mmc->ios.timing == MMC_TIMING_UHS_DDR50)
		datactrl |= MCI_ST_DPSM_DDRMODE;

792 793 794 795 796 797 798 799 800 801 802
	/*
	 * Attempt to use DMA operation mode, if this
	 * should fail, fall back to PIO mode
	 */
	if (!mmci_dma_start_data(host, datactrl))
		return;

	/* IRQ mode, map the SG list for CPU reading/writing */
	mmci_init_sg(host, data);

	if (data->flags & MMC_DATA_READ) {
L
Linus Torvalds 已提交
803
		irqmask = MCI_RXFIFOHALFFULLMASK;
804 805

		/*
806 807 808
		 * If we have less than the fifo 'half-full' threshold to
		 * transfer, trigger a PIO interrupt as soon as any data
		 * is available.
809
		 */
810
		if (host->size < variant->fifohalfsize)
811
			irqmask |= MCI_RXDATAAVLBLMASK;
L
Linus Torvalds 已提交
812 813 814 815 816 817 818 819
	} else {
		/*
		 * We don't actually need to include "FIFO empty" here
		 * since its implicit in "FIFO half empty".
		 */
		irqmask = MCI_TXFIFOHALFEMPTYMASK;
	}

820
	mmci_write_datactrlreg(host, datactrl);
L
Linus Torvalds 已提交
821
	writel(readl(base + MMCIMASK0) & ~MCI_DATAENDMASK, base + MMCIMASK0);
822
	mmci_set_mask1(host, irqmask);
L
Linus Torvalds 已提交
823 824 825 826 827 828 829
}

static void
mmci_start_command(struct mmci_host *host, struct mmc_command *cmd, u32 c)
{
	void __iomem *base = host->base;

830
	dev_dbg(mmc_dev(host->mmc), "op %02x arg %08x flags %08x\n",
L
Linus Torvalds 已提交
831 832 833 834 835 836 837 838
	    cmd->opcode, cmd->arg, cmd->flags);

	if (readl(base + MMCICOMMAND) & MCI_CPSM_ENABLE) {
		writel(0, base + MMCICOMMAND);
		udelay(1);
	}

	c |= cmd->opcode | MCI_CPSM_ENABLE;
R
Russell King 已提交
839 840 841
	if (cmd->flags & MMC_RSP_PRESENT) {
		if (cmd->flags & MMC_RSP_136)
			c |= MCI_CPSM_LONGRSP;
L
Linus Torvalds 已提交
842 843 844 845 846 847 848 849 850 851 852 853 854 855 856
		c |= MCI_CPSM_RESPONSE;
	}
	if (/*interrupt*/0)
		c |= MCI_CPSM_INTERRUPT;

	host->cmd = cmd;

	writel(cmd->arg, base + MMCIARGUMENT);
	writel(c, base + MMCICOMMAND);
}

static void
mmci_data_irq(struct mmci_host *host, struct mmc_data *data,
	      unsigned int status)
{
857
	/* First check for errors */
858 859
	if (status & (MCI_DATACRCFAIL|MCI_DATATIMEOUT|MCI_STARTBITERR|
		      MCI_TXUNDERRUN|MCI_RXOVERRUN)) {
860
		u32 remain, success;
861

862
		/* Terminate the DMA transfer */
863
		if (dma_inprogress(host)) {
864
			mmci_dma_data_error(host);
865 866
			mmci_dma_unmap(host, data);
		}
867 868

		/*
869 870 871 872 873
		 * Calculate how far we are into the transfer.  Note that
		 * the data counter gives the number of bytes transferred
		 * on the MMC bus, not on the host side.  On reads, this
		 * can be as much as a FIFO-worth of data ahead.  This
		 * matters for FIFO overruns only.
874
		 */
875
		remain = readl(host->base + MMCIDATACNT);
876 877
		success = data->blksz * data->blocks - remain;

878 879
		dev_dbg(mmc_dev(host->mmc), "MCI ERROR IRQ, status 0x%08x at 0x%08x\n",
			status, success);
880 881
		if (status & MCI_DATACRCFAIL) {
			/* Last block was not successful */
882
			success -= 1;
P
Pierre Ossman 已提交
883
			data->error = -EILSEQ;
884
		} else if (status & MCI_DATATIMEOUT) {
P
Pierre Ossman 已提交
885
			data->error = -ETIMEDOUT;
886 887
		} else if (status & MCI_STARTBITERR) {
			data->error = -ECOMM;
888 889 890 891 892 893 894
		} else if (status & MCI_TXUNDERRUN) {
			data->error = -EIO;
		} else if (status & MCI_RXOVERRUN) {
			if (success > host->variant->fifosize)
				success -= host->variant->fifosize;
			else
				success = 0;
P
Pierre Ossman 已提交
895
			data->error = -EIO;
896
		}
897
		data->bytes_xfered = round_down(success, data->blksz);
L
Linus Torvalds 已提交
898
	}
899

900 901
	if (status & MCI_DATABLOCKEND)
		dev_err(mmc_dev(host->mmc), "stray MCI_DATABLOCKEND interrupt\n");
902

903
	if (status & MCI_DATAEND || data->error) {
904
		if (dma_inprogress(host))
905
			mmci_dma_finalize(host, data);
L
Linus Torvalds 已提交
906 907
		mmci_stop_data(host);

908 909
		if (!data->error)
			/* The error clause is handled above, success! */
910
			data->bytes_xfered = data->blksz * data->blocks;
911

912
		if (!data->stop || host->mrq->sbc) {
L
Linus Torvalds 已提交
913 914 915 916 917 918 919 920 921 922 923 924
			mmci_request_end(host, data->mrq);
		} else {
			mmci_start_command(host, data->stop, 0);
		}
	}
}

static void
mmci_cmd_irq(struct mmci_host *host, struct mmc_command *cmd,
	     unsigned int status)
{
	void __iomem *base = host->base;
925
	bool sbc = (cmd == host->mrq->sbc);
926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948
	bool busy_resp = host->variant->busy_detect &&
			(cmd->flags & MMC_RSP_BUSY);

	/* Check if we need to wait for busy completion. */
	if (host->busy_status && (status & MCI_ST_CARDBUSY))
		return;

	/* Enable busy completion if needed and supported. */
	if (!host->busy_status && busy_resp &&
		!(status & (MCI_CMDCRCFAIL|MCI_CMDTIMEOUT)) &&
		(readl(base + MMCISTATUS) & MCI_ST_CARDBUSY)) {
		writel(readl(base + MMCIMASK0) | MCI_ST_BUSYEND,
			base + MMCIMASK0);
		host->busy_status = status & (MCI_CMDSENT|MCI_CMDRESPEND);
		return;
	}

	/* At busy completion, mask the IRQ and complete the request. */
	if (host->busy_status) {
		writel(readl(base + MMCIMASK0) & ~MCI_ST_BUSYEND,
			base + MMCIMASK0);
		host->busy_status = 0;
	}
L
Linus Torvalds 已提交
949 950 951 952

	host->cmd = NULL;

	if (status & MCI_CMDTIMEOUT) {
P
Pierre Ossman 已提交
953
		cmd->error = -ETIMEDOUT;
L
Linus Torvalds 已提交
954
	} else if (status & MCI_CMDCRCFAIL && cmd->flags & MMC_RSP_CRC) {
P
Pierre Ossman 已提交
955
		cmd->error = -EILSEQ;
956 957 958 959 960
	} else {
		cmd->resp[0] = readl(base + MMCIRESPONSE0);
		cmd->resp[1] = readl(base + MMCIRESPONSE1);
		cmd->resp[2] = readl(base + MMCIRESPONSE2);
		cmd->resp[3] = readl(base + MMCIRESPONSE3);
L
Linus Torvalds 已提交
961 962
	}

963
	if ((!sbc && !cmd->data) || cmd->error) {
964 965
		if (host->data) {
			/* Terminate the DMA transfer */
966
			if (dma_inprogress(host)) {
967
				mmci_dma_data_error(host);
968 969
				mmci_dma_unmap(host, host->data);
			}
R
Russell King 已提交
970
			mmci_stop_data(host);
971
		}
972 973 974
		mmci_request_end(host, host->mrq);
	} else if (sbc) {
		mmci_start_command(host, host->mrq->cmd, 0);
L
Linus Torvalds 已提交
975 976 977 978 979 980 981 982 983 984
	} else if (!(cmd->data->flags & MMC_DATA_READ)) {
		mmci_start_data(host, cmd->data);
	}
}

static int mmci_pio_read(struct mmci_host *host, char *buffer, unsigned int remain)
{
	void __iomem *base = host->base;
	char *ptr = buffer;
	u32 status;
985
	int host_remain = host->size;
L
Linus Torvalds 已提交
986 987

	do {
988
		int count = host_remain - (readl(base + MMCIFIFOCNT) << 2);
L
Linus Torvalds 已提交
989 990 991 992 993 994 995

		if (count > remain)
			count = remain;

		if (count <= 0)
			break;

996 997 998 999 1000 1001 1002 1003 1004
		/*
		 * SDIO especially may want to send something that is
		 * not divisible by 4 (as opposed to card sectors
		 * etc). Therefore make sure to always read the last bytes
		 * while only doing full 32-bit reads towards the FIFO.
		 */
		if (unlikely(count & 0x3)) {
			if (count < 4) {
				unsigned char buf[4];
1005
				ioread32_rep(base + MMCIFIFO, buf, 1);
1006 1007
				memcpy(ptr, buf, count);
			} else {
1008
				ioread32_rep(base + MMCIFIFO, ptr, count >> 2);
1009 1010 1011
				count &= ~0x3;
			}
		} else {
1012
			ioread32_rep(base + MMCIFIFO, ptr, count >> 2);
1013
		}
L
Linus Torvalds 已提交
1014 1015 1016

		ptr += count;
		remain -= count;
1017
		host_remain -= count;
L
Linus Torvalds 已提交
1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029

		if (remain == 0)
			break;

		status = readl(base + MMCISTATUS);
	} while (status & MCI_RXDATAAVLBL);

	return ptr - buffer;
}

static int mmci_pio_write(struct mmci_host *host, char *buffer, unsigned int remain, u32 status)
{
1030
	struct variant_data *variant = host->variant;
L
Linus Torvalds 已提交
1031 1032 1033 1034 1035 1036
	void __iomem *base = host->base;
	char *ptr = buffer;

	do {
		unsigned int count, maxcnt;

1037 1038
		maxcnt = status & MCI_TXFIFOEMPTY ?
			 variant->fifosize : variant->fifohalfsize;
L
Linus Torvalds 已提交
1039 1040
		count = min(remain, maxcnt);

1041 1042 1043 1044 1045 1046 1047 1048
		/*
		 * SDIO especially may want to send something that is
		 * not divisible by 4 (as opposed to card sectors
		 * etc), and the FIFO only accept full 32-bit writes.
		 * So compensate by adding +3 on the count, a single
		 * byte become a 32bit write, 7 bytes will be two
		 * 32bit writes etc.
		 */
1049
		iowrite32_rep(base + MMCIFIFO, ptr, (count + 3) >> 2);
L
Linus Torvalds 已提交
1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065

		ptr += count;
		remain -= count;

		if (remain == 0)
			break;

		status = readl(base + MMCISTATUS);
	} while (status & MCI_TXFIFOHALFEMPTY);

	return ptr - buffer;
}

/*
 * PIO data transfer IRQ handler.
 */
1066
static irqreturn_t mmci_pio_irq(int irq, void *dev_id)
L
Linus Torvalds 已提交
1067 1068
{
	struct mmci_host *host = dev_id;
1069
	struct sg_mapping_iter *sg_miter = &host->sg_miter;
1070
	struct variant_data *variant = host->variant;
L
Linus Torvalds 已提交
1071
	void __iomem *base = host->base;
1072
	unsigned long flags;
L
Linus Torvalds 已提交
1073 1074 1075 1076
	u32 status;

	status = readl(base + MMCISTATUS);

1077
	dev_dbg(mmc_dev(host->mmc), "irq1 (pio) %08x\n", status);
L
Linus Torvalds 已提交
1078

1079 1080
	local_irq_save(flags);

L
Linus Torvalds 已提交
1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094
	do {
		unsigned int remain, len;
		char *buffer;

		/*
		 * For write, we only need to test the half-empty flag
		 * here - if the FIFO is completely empty, then by
		 * definition it is more than half empty.
		 *
		 * For read, check for data available.
		 */
		if (!(status & (MCI_TXFIFOHALFEMPTY|MCI_RXDATAAVLBL)))
			break;

1095 1096 1097 1098 1099
		if (!sg_miter_next(sg_miter))
			break;

		buffer = sg_miter->addr;
		remain = sg_miter->length;
L
Linus Torvalds 已提交
1100 1101 1102 1103 1104 1105 1106

		len = 0;
		if (status & MCI_RXACTIVE)
			len = mmci_pio_read(host, buffer, remain);
		if (status & MCI_TXACTIVE)
			len = mmci_pio_write(host, buffer, remain, status);

1107
		sg_miter->consumed = len;
L
Linus Torvalds 已提交
1108 1109 1110 1111 1112 1113 1114 1115 1116 1117

		host->size -= len;
		remain -= len;

		if (remain)
			break;

		status = readl(base + MMCISTATUS);
	} while (1);

1118 1119 1120 1121
	sg_miter_stop(sg_miter);

	local_irq_restore(flags);

L
Linus Torvalds 已提交
1122
	/*
1123 1124
	 * If we have less than the fifo 'half-full' threshold to transfer,
	 * trigger a PIO interrupt as soon as any data is available.
L
Linus Torvalds 已提交
1125
	 */
1126
	if (status & MCI_RXACTIVE && host->size < variant->fifohalfsize)
1127
		mmci_set_mask1(host, MCI_RXDATAAVLBLMASK);
L
Linus Torvalds 已提交
1128 1129 1130 1131 1132 1133 1134 1135

	/*
	 * If we run out of data, disable the data IRQs; this
	 * prevents a race where the FIFO becomes empty before
	 * the chip itself has disabled the data path, and
	 * stops us racing with our data end IRQ.
	 */
	if (host->size == 0) {
1136
		mmci_set_mask1(host, 0);
L
Linus Torvalds 已提交
1137 1138 1139 1140 1141 1142 1143 1144 1145
		writel(readl(base + MMCIMASK0) | MCI_DATAENDMASK, base + MMCIMASK0);
	}

	return IRQ_HANDLED;
}

/*
 * Handle completion of command and data transfers.
 */
1146
static irqreturn_t mmci_irq(int irq, void *dev_id)
L
Linus Torvalds 已提交
1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158
{
	struct mmci_host *host = dev_id;
	u32 status;
	int ret = 0;

	spin_lock(&host->lock);

	do {
		struct mmc_command *cmd;
		struct mmc_data *data;

		status = readl(host->base + MMCISTATUS);
1159 1160 1161 1162 1163 1164 1165 1166

		if (host->singleirq) {
			if (status & readl(host->base + MMCIMASK1))
				mmci_pio_irq(irq, dev_id);

			status &= ~MCI_IRQ1MASK;
		}

1167 1168 1169 1170 1171
		/*
		 * We intentionally clear the MCI_ST_CARDBUSY IRQ here (if it's
		 * enabled) since the HW seems to be triggering the IRQ on both
		 * edges while monitoring DAT0 for busy completion.
		 */
L
Linus Torvalds 已提交
1172 1173 1174
		status &= readl(host->base + MMCIMASK0);
		writel(status, host->base + MMCICLEAR);

1175
		dev_dbg(mmc_dev(host->mmc), "irq0 (data+cmd) %08x\n", status);
L
Linus Torvalds 已提交
1176

1177
		cmd = host->cmd;
1178 1179
		if ((status|host->busy_status) & (MCI_CMDCRCFAIL|MCI_CMDTIMEOUT|
			MCI_CMDSENT|MCI_CMDRESPEND) && cmd)
1180 1181
			mmci_cmd_irq(host, cmd, status);

L
Linus Torvalds 已提交
1182
		data = host->data;
1183 1184 1185
		if (status & (MCI_DATACRCFAIL|MCI_DATATIMEOUT|MCI_STARTBITERR|
			      MCI_TXUNDERRUN|MCI_RXOVERRUN|MCI_DATAEND|
			      MCI_DATABLOCKEND) && data)
L
Linus Torvalds 已提交
1186 1187
			mmci_data_irq(host, data, status);

1188 1189 1190 1191
		/* Don't poll for busy completion in irq context. */
		if (host->busy_status)
			status &= ~MCI_ST_CARDBUSY;

L
Linus Torvalds 已提交
1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202
		ret = 1;
	} while (status);

	spin_unlock(&host->lock);

	return IRQ_RETVAL(ret);
}

static void mmci_request(struct mmc_host *mmc, struct mmc_request *mrq)
{
	struct mmci_host *host = mmc_priv(mmc);
1203
	unsigned long flags;
L
Linus Torvalds 已提交
1204 1205 1206

	WARN_ON(host->mrq != NULL);

1207 1208
	mrq->cmd->error = mmci_validate_data(host, mrq->data);
	if (mrq->cmd->error) {
P
Pierre Ossman 已提交
1209 1210 1211 1212
		mmc_request_done(mmc, mrq);
		return;
	}

1213 1214
	pm_runtime_get_sync(mmc_dev(mmc));

1215
	spin_lock_irqsave(&host->lock, flags);
L
Linus Torvalds 已提交
1216 1217 1218

	host->mrq = mrq;

1219 1220 1221
	if (mrq->data)
		mmci_get_next_data(host, mrq->data);

L
Linus Torvalds 已提交
1222 1223 1224
	if (mrq->data && mrq->data->flags & MMC_DATA_READ)
		mmci_start_data(host, mrq->data);

1225 1226 1227 1228
	if (mrq->sbc)
		mmci_start_command(host, mrq->sbc, 0);
	else
		mmci_start_command(host, mrq->cmd, 0);
L
Linus Torvalds 已提交
1229

1230
	spin_unlock_irqrestore(&host->lock, flags);
L
Linus Torvalds 已提交
1231 1232 1233 1234 1235
}

static void mmci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
{
	struct mmci_host *host = mmc_priv(mmc);
1236
	struct variant_data *variant = host->variant;
1237 1238
	u32 pwr = 0;
	unsigned long flags;
1239
	int ret;
L
Linus Torvalds 已提交
1240

1241 1242
	pm_runtime_get_sync(mmc_dev(mmc));

1243 1244 1245 1246
	if (host->plat->ios_handler &&
		host->plat->ios_handler(mmc_dev(mmc), ios))
			dev_err(mmc_dev(mmc), "platform ios_handler failed\n");

L
Linus Torvalds 已提交
1247 1248
	switch (ios->power_mode) {
	case MMC_POWER_OFF:
1249 1250
		if (!IS_ERR(mmc->supply.vmmc))
			mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
1251

1252
		if (!IS_ERR(mmc->supply.vqmmc) && host->vqmmc_enabled) {
1253
			regulator_disable(mmc->supply.vqmmc);
1254 1255
			host->vqmmc_enabled = false;
		}
1256

L
Linus Torvalds 已提交
1257 1258
		break;
	case MMC_POWER_UP:
1259 1260 1261
		if (!IS_ERR(mmc->supply.vmmc))
			mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, ios->vdd);

1262 1263 1264 1265 1266 1267 1268 1269
		/*
		 * The ST Micro variant doesn't have the PL180s MCI_PWR_UP
		 * and instead uses MCI_PWR_ON so apply whatever value is
		 * configured in the variant data.
		 */
		pwr |= variant->pwrreg_powerup;

		break;
L
Linus Torvalds 已提交
1270
	case MMC_POWER_ON:
1271
		if (!IS_ERR(mmc->supply.vqmmc) && !host->vqmmc_enabled) {
1272 1273 1274 1275
			ret = regulator_enable(mmc->supply.vqmmc);
			if (ret < 0)
				dev_err(mmc_dev(mmc),
					"failed to enable vqmmc regulator\n");
1276 1277
			else
				host->vqmmc_enabled = true;
1278
		}
1279

L
Linus Torvalds 已提交
1280 1281 1282 1283
		pwr |= MCI_PWR_ON;
		break;
	}

1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299
	if (variant->signal_direction && ios->power_mode != MMC_POWER_OFF) {
		/*
		 * The ST Micro variant has some additional bits
		 * indicating signal direction for the signals in
		 * the SD/MMC bus and feedback-clock usage.
		 */
		pwr |= host->plat->sigdir;

		if (ios->bus_width == MMC_BUS_WIDTH_4)
			pwr &= ~MCI_ST_DATA74DIREN;
		else if (ios->bus_width == MMC_BUS_WIDTH_1)
			pwr &= (~MCI_ST_DATA74DIREN &
				~MCI_ST_DATA31DIREN &
				~MCI_ST_DATA2DIREN);
	}

1300
	if (ios->bus_mode == MMC_BUSMODE_OPENDRAIN) {
1301
		if (host->hw_designer != AMBA_VENDOR_ST)
1302 1303 1304 1305 1306 1307 1308 1309 1310
			pwr |= MCI_ROD;
		else {
			/*
			 * The ST Micro variant use the ROD bit for something
			 * else and only has OD (Open Drain).
			 */
			pwr |= MCI_OD;
		}
	}
L
Linus Torvalds 已提交
1311

1312 1313 1314 1315 1316 1317 1318
	/*
	 * If clock = 0 and the variant requires the MMCIPOWER to be used for
	 * gating the clock, the MCI_PWR_ON bit is cleared.
	 */
	if (!ios->clock && variant->pwrreg_clkgate)
		pwr &= ~MCI_PWR_ON;

1319 1320 1321
	spin_lock_irqsave(&host->lock, flags);

	mmci_set_clkreg(host, ios->clock);
1322
	mmci_write_pwrreg(host, pwr);
1323
	mmci_reg_delay(host);
1324 1325

	spin_unlock_irqrestore(&host->lock, flags);
1326 1327 1328

	pm_runtime_mark_last_busy(mmc_dev(mmc));
	pm_runtime_put_autosuspend(mmc_dev(mmc));
L
Linus Torvalds 已提交
1329 1330
}

1331 1332 1333
static int mmci_get_cd(struct mmc_host *mmc)
{
	struct mmci_host *host = mmc_priv(mmc);
1334
	struct mmci_platform_data *plat = host->plat;
1335
	unsigned int status = mmc_gpio_get_cd(mmc);
1336

1337
	if (status == -ENOSYS) {
1338 1339 1340
		if (!plat->status)
			return 1; /* Assume always present */

1341
		status = plat->status(mmc_dev(host->mmc));
1342
	}
1343
	return status;
1344 1345
}

1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378
static int mmci_sig_volt_switch(struct mmc_host *mmc, struct mmc_ios *ios)
{
	int ret = 0;

	if (!IS_ERR(mmc->supply.vqmmc)) {

		pm_runtime_get_sync(mmc_dev(mmc));

		switch (ios->signal_voltage) {
		case MMC_SIGNAL_VOLTAGE_330:
			ret = regulator_set_voltage(mmc->supply.vqmmc,
						2700000, 3600000);
			break;
		case MMC_SIGNAL_VOLTAGE_180:
			ret = regulator_set_voltage(mmc->supply.vqmmc,
						1700000, 1950000);
			break;
		case MMC_SIGNAL_VOLTAGE_120:
			ret = regulator_set_voltage(mmc->supply.vqmmc,
						1100000, 1300000);
			break;
		}

		if (ret)
			dev_warn(mmc_dev(mmc), "Voltage switch failed\n");

		pm_runtime_mark_last_busy(mmc_dev(mmc));
		pm_runtime_put_autosuspend(mmc_dev(mmc));
	}

	return ret;
}

1379
static struct mmc_host_ops mmci_ops = {
L
Linus Torvalds 已提交
1380
	.request	= mmci_request,
1381 1382
	.pre_req	= mmci_pre_request,
	.post_req	= mmci_post_request,
L
Linus Torvalds 已提交
1383
	.set_ios	= mmci_set_ios,
1384
	.get_ro		= mmc_gpio_get_ro,
1385
	.get_cd		= mmci_get_cd,
1386
	.start_signal_voltage_switch = mmci_sig_volt_switch,
L
Linus Torvalds 已提交
1387 1388
};

1389 1390 1391 1392 1393 1394
#ifdef CONFIG_OF
static void mmci_dt_populate_generic_pdata(struct device_node *np,
					struct mmci_platform_data *pdata)
{
	int bus_width = 0;

1395 1396
	pdata->gpio_wp = of_get_named_gpio(np, "wp-gpios", 0);
	pdata->gpio_cd = of_get_named_gpio(np, "cd-gpios", 0);
1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426

	if (of_get_property(np, "cd-inverted", NULL))
		pdata->cd_invert = true;
	else
		pdata->cd_invert = false;

	of_property_read_u32(np, "max-frequency", &pdata->f_max);
	if (!pdata->f_max)
		pr_warn("%s has no 'max-frequency' property\n", np->full_name);

	if (of_get_property(np, "mmc-cap-mmc-highspeed", NULL))
		pdata->capabilities |= MMC_CAP_MMC_HIGHSPEED;
	if (of_get_property(np, "mmc-cap-sd-highspeed", NULL))
		pdata->capabilities |= MMC_CAP_SD_HIGHSPEED;

	of_property_read_u32(np, "bus-width", &bus_width);
	switch (bus_width) {
	case 0 :
		/* No bus-width supplied. */
		break;
	case 4 :
		pdata->capabilities |= MMC_CAP_4_BIT_DATA;
		break;
	case 8 :
		pdata->capabilities |= MMC_CAP_8_BIT_DATA;
		break;
	default :
		pr_warn("%s: Unsupported bus width\n", np->full_name);
	}
}
1427 1428 1429 1430 1431 1432
#else
static void mmci_dt_populate_generic_pdata(struct device_node *np,
					struct mmci_platform_data *pdata)
{
	return;
}
1433 1434
#endif

B
Bill Pemberton 已提交
1435
static int mmci_probe(struct amba_device *dev,
1436
	const struct amba_id *id)
L
Linus Torvalds 已提交
1437
{
1438
	struct mmci_platform_data *plat = dev->dev.platform_data;
1439
	struct device_node *np = dev->dev.of_node;
1440
	struct variant_data *variant = id->data;
L
Linus Torvalds 已提交
1441 1442 1443 1444
	struct mmci_host *host;
	struct mmc_host *mmc;
	int ret;

1445 1446 1447 1448
	/* Must have platform data or Device Tree. */
	if (!plat && !np) {
		dev_err(&dev->dev, "No plat data or DT found\n");
		return -EINVAL;
L
Linus Torvalds 已提交
1449 1450
	}

1451 1452 1453 1454 1455 1456
	if (!plat) {
		plat = devm_kzalloc(&dev->dev, sizeof(*plat), GFP_KERNEL);
		if (!plat)
			return -ENOMEM;
	}

1457 1458 1459
	if (np)
		mmci_dt_populate_generic_pdata(np, plat);

L
Linus Torvalds 已提交
1460
	mmc = mmc_alloc_host(sizeof(struct mmci_host), &dev->dev);
1461 1462
	if (!mmc)
		return -ENOMEM;
L
Linus Torvalds 已提交
1463 1464

	host = mmc_priv(mmc);
1465
	host->mmc = mmc;
R
Russell King 已提交
1466 1467 1468

	host->hw_designer = amba_manf(dev);
	host->hw_revision = amba_rev(dev);
1469 1470
	dev_dbg(mmc_dev(mmc), "designer ID = 0x%02x\n", host->hw_designer);
	dev_dbg(mmc_dev(mmc), "revision = 0x%01x\n", host->hw_revision);
R
Russell King 已提交
1471

1472
	host->clk = devm_clk_get(&dev->dev, NULL);
L
Linus Torvalds 已提交
1473 1474 1475 1476 1477
	if (IS_ERR(host->clk)) {
		ret = PTR_ERR(host->clk);
		goto host_free;
	}

1478
	ret = clk_prepare_enable(host->clk);
L
Linus Torvalds 已提交
1479
	if (ret)
1480
		goto host_free;
L
Linus Torvalds 已提交
1481 1482

	host->plat = plat;
1483
	host->variant = variant;
L
Linus Torvalds 已提交
1484
	host->mclk = clk_get_rate(host->clk);
1485 1486 1487 1488 1489 1490 1491 1492 1493 1494
	/*
	 * According to the spec, mclk is max 100 MHz,
	 * so we try to adjust the clock down to this,
	 * (if possible).
	 */
	if (host->mclk > 100000000) {
		ret = clk_set_rate(host->clk, 100000000);
		if (ret < 0)
			goto clk_disable;
		host->mclk = clk_get_rate(host->clk);
1495 1496
		dev_dbg(mmc_dev(mmc), "eventual mclk rate: %u Hz\n",
			host->mclk);
1497
	}
1498

1499
	host->phybase = dev->res.start;
1500 1501 1502
	host->base = devm_ioremap_resource(&dev->dev, &dev->res);
	if (IS_ERR(host->base)) {
		ret = PTR_ERR(host->base);
L
Linus Torvalds 已提交
1503 1504 1505
		goto clk_disable;
	}

1506 1507 1508 1509 1510 1511 1512 1513 1514
	/*
	 * The ARM and ST versions of the block have slightly different
	 * clock divider equations which means that the minimum divider
	 * differs too.
	 */
	if (variant->st_clkdiv)
		mmc->f_min = DIV_ROUND_UP(host->mclk, 257);
	else
		mmc->f_min = DIV_ROUND_UP(host->mclk, 512);
1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526
	/*
	 * If the platform data supplies a maximum operating
	 * frequency, this takes precedence. Else, we fall back
	 * to using the module parameter, which has a (low)
	 * default value in case it is not specified. Either
	 * value must not exceed the clock rate into the block,
	 * of course.
	 */
	if (plat->f_max)
		mmc->f_max = min(host->mclk, plat->f_max);
	else
		mmc->f_max = min(host->mclk, fmax);
1527 1528
	dev_dbg(mmc_dev(mmc), "clocking block at %u Hz\n", mmc->f_max);

1529 1530 1531
	/* Get regulators and the supported OCR mask */
	mmc_regulator_get_supply(mmc);
	if (!mmc->ocr_avail)
1532
		mmc->ocr_avail = plat->ocr_mask;
1533 1534 1535
	else if (plat->ocr_mask)
		dev_warn(mmc_dev(mmc), "Platform OCR mask is ignored\n");

1536
	mmc->caps = plat->capabilities;
1537
	mmc->caps2 = plat->capabilities2;
1538 1539 1540
	if (!plat->cd_invert)
		mmc->caps2 |= MMC_CAP2_CD_ACTIVE_HIGH;
	mmc->caps2 |= MMC_CAP2_RO_ACTIVE_HIGH;
L
Linus Torvalds 已提交
1541

1542 1543 1544 1545 1546 1547 1548 1549 1550
	if (variant->busy_detect) {
		mmci_ops.card_busy = mmci_card_busy;
		mmci_write_datactrlreg(host, MCI_ST_DPSM_BUSYMODE);
		mmc->caps |= MMC_CAP_WAIT_WHILE_BUSY;
		mmc->max_busy_timeout = 0;
	}

	mmc->ops = &mmci_ops;

1551 1552 1553
	/* We support these PM capabilities. */
	mmc->pm_caps = MMC_PM_KEEP_POWER;

L
Linus Torvalds 已提交
1554 1555 1556
	/*
	 * We can do SGIO
	 */
1557
	mmc->max_segs = NR_SG;
L
Linus Torvalds 已提交
1558 1559

	/*
1560 1561 1562
	 * Since only a certain number of bits are valid in the data length
	 * register, we must ensure that we don't exceed 2^num-1 bytes in a
	 * single request.
L
Linus Torvalds 已提交
1563
	 */
1564
	mmc->max_req_size = (1 << variant->datalength_bits) - 1;
L
Linus Torvalds 已提交
1565 1566 1567 1568 1569

	/*
	 * Set the maximum segment size.  Since we aren't doing DMA
	 * (yet) we are only limited by the data length register.
	 */
1570
	mmc->max_seg_size = mmc->max_req_size;
L
Linus Torvalds 已提交
1571

1572 1573 1574
	/*
	 * Block size can be up to 2048 bytes, but must be a power of two.
	 */
1575
	mmc->max_blk_size = 1 << 11;
1576

1577
	/*
1578 1579
	 * Limit the number of blocks transferred so that we don't overflow
	 * the maximum request size.
1580
	 */
1581
	mmc->max_blk_count = mmc->max_req_size >> 11;
1582

L
Linus Torvalds 已提交
1583 1584 1585 1586 1587 1588
	spin_lock_init(&host->lock);

	writel(0, host->base + MMCIMASK0);
	writel(0, host->base + MMCIMASK1);
	writel(0xfff, host->base + MMCICLEAR);

1589 1590
	if (plat->gpio_cd == -EPROBE_DEFER) {
		ret = -EPROBE_DEFER;
1591
		goto clk_disable;
1592
	}
1593
	if (gpio_is_valid(plat->gpio_cd)) {
1594 1595
		ret = mmc_gpio_request_cd(mmc, plat->gpio_cd, 0);
		if (ret)
1596
			goto clk_disable;
1597
	}
1598 1599
	if (plat->gpio_wp == -EPROBE_DEFER) {
		ret = -EPROBE_DEFER;
1600
		goto clk_disable;
1601
	}
1602
	if (gpio_is_valid(plat->gpio_wp)) {
1603 1604
		ret = mmc_gpio_request_ro(mmc, plat->gpio_wp);
		if (ret)
1605
			goto clk_disable;
1606 1607
	}

1608 1609
	ret = devm_request_irq(&dev->dev, dev->irq[0], mmci_irq, IRQF_SHARED,
			DRIVER_NAME " (cmd)", host);
L
Linus Torvalds 已提交
1610
	if (ret)
1611
		goto clk_disable;
L
Linus Torvalds 已提交
1612

1613
	if (!dev->irq[1])
1614 1615
		host->singleirq = true;
	else {
1616 1617
		ret = devm_request_irq(&dev->dev, dev->irq[1], mmci_pio_irq,
				IRQF_SHARED, DRIVER_NAME " (pio)", host);
1618
		if (ret)
1619
			goto clk_disable;
1620
	}
L
Linus Torvalds 已提交
1621

1622
	writel(MCI_IRQENABLE, host->base + MMCIMASK0);
L
Linus Torvalds 已提交
1623 1624 1625

	amba_set_drvdata(dev, mmc);

1626 1627 1628 1629 1630 1631
	dev_info(&dev->dev, "%s: PL%03x manf %x rev%u at 0x%08llx irq %d,%d (pio)\n",
		 mmc_hostname(mmc), amba_part(dev), amba_manf(dev),
		 amba_rev(dev), (unsigned long long)dev->res.start,
		 dev->irq[0], dev->irq[1]);

	mmci_dma_setup(host);
L
Linus Torvalds 已提交
1632

1633 1634
	pm_runtime_set_autosuspend_delay(&dev->dev, 50);
	pm_runtime_use_autosuspend(&dev->dev);
1635 1636
	pm_runtime_put(&dev->dev);

1637 1638
	mmc_add_host(mmc);

L
Linus Torvalds 已提交
1639 1640 1641
	return 0;

 clk_disable:
1642
	clk_disable_unprepare(host->clk);
L
Linus Torvalds 已提交
1643 1644 1645 1646 1647
 host_free:
	mmc_free_host(mmc);
	return ret;
}

B
Bill Pemberton 已提交
1648
static int mmci_remove(struct amba_device *dev)
L
Linus Torvalds 已提交
1649 1650 1651 1652 1653 1654
{
	struct mmc_host *mmc = amba_get_drvdata(dev);

	if (mmc) {
		struct mmci_host *host = mmc_priv(mmc);

1655 1656 1657 1658 1659 1660
		/*
		 * Undo pm_runtime_put() in probe.  We use the _sync
		 * version here so that we can access the primecell.
		 */
		pm_runtime_get_sync(&dev->dev);

L
Linus Torvalds 已提交
1661 1662 1663 1664 1665 1666 1667 1668
		mmc_remove_host(mmc);

		writel(0, host->base + MMCIMASK0);
		writel(0, host->base + MMCIMASK1);

		writel(0, host->base + MMCICOMMAND);
		writel(0, host->base + MMCIDATACTRL);

1669
		mmci_dma_release(host);
1670
		clk_disable_unprepare(host->clk);
L
Linus Torvalds 已提交
1671 1672 1673 1674 1675 1676
		mmc_free_host(mmc);
	}

	return 0;
}

1677
#ifdef CONFIG_PM
1678 1679 1680 1681
static void mmci_save(struct mmci_host *host)
{
	unsigned long flags;

1682
	spin_lock_irqsave(&host->lock, flags);
1683

1684 1685
	writel(0, host->base + MMCIMASK0);
	if (host->variant->pwrreg_nopower) {
1686 1687 1688 1689
		writel(0, host->base + MMCIDATACTRL);
		writel(0, host->base + MMCIPOWER);
		writel(0, host->base + MMCICLOCK);
	}
1690
	mmci_reg_delay(host);
1691

1692
	spin_unlock_irqrestore(&host->lock, flags);
1693 1694 1695 1696 1697 1698
}

static void mmci_restore(struct mmci_host *host)
{
	unsigned long flags;

1699
	spin_lock_irqsave(&host->lock, flags);
1700

1701
	if (host->variant->pwrreg_nopower) {
1702 1703 1704 1705
		writel(host->clk_reg, host->base + MMCICLOCK);
		writel(host->datactrl_reg, host->base + MMCIDATACTRL);
		writel(host->pwr_reg, host->base + MMCIPOWER);
	}
1706 1707 1708 1709
	writel(MCI_IRQENABLE, host->base + MMCIMASK0);
	mmci_reg_delay(host);

	spin_unlock_irqrestore(&host->lock, flags);
1710 1711
}

1712 1713 1714 1715 1716 1717 1718
static int mmci_runtime_suspend(struct device *dev)
{
	struct amba_device *adev = to_amba_device(dev);
	struct mmc_host *mmc = amba_get_drvdata(adev);

	if (mmc) {
		struct mmci_host *host = mmc_priv(mmc);
1719
		pinctrl_pm_select_sleep_state(dev);
1720
		mmci_save(host);
1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734
		clk_disable_unprepare(host->clk);
	}

	return 0;
}

static int mmci_runtime_resume(struct device *dev)
{
	struct amba_device *adev = to_amba_device(dev);
	struct mmc_host *mmc = amba_get_drvdata(adev);

	if (mmc) {
		struct mmci_host *host = mmc_priv(mmc);
		clk_prepare_enable(host->clk);
1735
		mmci_restore(host);
1736
		pinctrl_pm_select_default_state(dev);
1737 1738 1739 1740 1741 1742
	}

	return 0;
}
#endif

1743
static const struct dev_pm_ops mmci_dev_pm_ops = {
1744 1745
	SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
				pm_runtime_force_resume)
1746
	SET_PM_RUNTIME_PM_OPS(mmci_runtime_suspend, mmci_runtime_resume, NULL)
1747 1748
};

L
Linus Torvalds 已提交
1749 1750 1751
static struct amba_id mmci_ids[] = {
	{
		.id	= 0x00041180,
1752
		.mask	= 0xff0fffff,
1753
		.data	= &variant_arm,
L
Linus Torvalds 已提交
1754
	},
1755 1756 1757 1758 1759
	{
		.id	= 0x01041180,
		.mask	= 0xff0fffff,
		.data	= &variant_arm_extended_fifo,
	},
1760 1761 1762 1763 1764
	{
		.id	= 0x02041180,
		.mask	= 0xff0fffff,
		.data	= &variant_arm_extended_fifo_hwfc,
	},
L
Linus Torvalds 已提交
1765 1766 1767
	{
		.id	= 0x00041181,
		.mask	= 0x000fffff,
1768
		.data	= &variant_arm,
L
Linus Torvalds 已提交
1769
	},
1770 1771 1772 1773
	/* ST Micro variants */
	{
		.id     = 0x00180180,
		.mask   = 0x00ffffff,
1774
		.data	= &variant_u300,
1775
	},
1776 1777 1778 1779 1780
	{
		.id     = 0x10180180,
		.mask   = 0xf0ffffff,
		.data	= &variant_nomadik,
	},
1781 1782 1783
	{
		.id     = 0x00280180,
		.mask   = 0x00ffffff,
1784 1785 1786 1787
		.data	= &variant_u300,
	},
	{
		.id     = 0x00480180,
1788
		.mask   = 0xf0ffffff,
1789
		.data	= &variant_ux500,
1790
	},
1791 1792 1793 1794 1795
	{
		.id     = 0x10480180,
		.mask   = 0xf0ffffff,
		.data	= &variant_ux500v2,
	},
L
Linus Torvalds 已提交
1796 1797 1798
	{ 0, 0 },
};

1799 1800
MODULE_DEVICE_TABLE(amba, mmci_ids);

L
Linus Torvalds 已提交
1801 1802 1803
static struct amba_driver mmci_driver = {
	.drv		= {
		.name	= DRIVER_NAME,
1804
		.pm	= &mmci_dev_pm_ops,
L
Linus Torvalds 已提交
1805 1806
	},
	.probe		= mmci_probe,
B
Bill Pemberton 已提交
1807
	.remove		= mmci_remove,
L
Linus Torvalds 已提交
1808 1809 1810
	.id_table	= mmci_ids,
};

1811
module_amba_driver(mmci_driver);
L
Linus Torvalds 已提交
1812 1813 1814 1815 1816

module_param(fmax, uint, 0444);

MODULE_DESCRIPTION("ARM PrimeCell PL180/181 Multimedia Card Interface driver");
MODULE_LICENSE("GPL");