mmci.c 44.2 KB
Newer Older
L
Linus Torvalds 已提交
1
/*
P
Pierre Ossman 已提交
2
 *  linux/drivers/mmc/host/mmci.c - ARM PrimeCell MMCI PL180/1 driver
L
Linus Torvalds 已提交
3 4
 *
 *  Copyright (C) 2003 Deep Blue Solutions, Ltd, All Rights Reserved.
5
 *  Copyright (C) 2010 ST-Ericsson SA
L
Linus Torvalds 已提交
6 7 8 9 10 11 12 13 14 15
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */
#include <linux/module.h>
#include <linux/moduleparam.h>
#include <linux/init.h>
#include <linux/ioport.h>
#include <linux/device.h>
16
#include <linux/io.h>
L
Linus Torvalds 已提交
17
#include <linux/interrupt.h>
18
#include <linux/kernel.h>
19
#include <linux/slab.h>
L
Linus Torvalds 已提交
20 21 22
#include <linux/delay.h>
#include <linux/err.h>
#include <linux/highmem.h>
N
Nicolas Pitre 已提交
23
#include <linux/log2.h>
24
#include <linux/mmc/pm.h>
L
Linus Torvalds 已提交
25
#include <linux/mmc/host.h>
26
#include <linux/mmc/card.h>
27
#include <linux/mmc/slot-gpio.h>
28
#include <linux/amba/bus.h>
29
#include <linux/clk.h>
J
Jens Axboe 已提交
30
#include <linux/scatterlist.h>
31
#include <linux/gpio.h>
32
#include <linux/of_gpio.h>
33
#include <linux/regulator/consumer.h>
34 35 36
#include <linux/dmaengine.h>
#include <linux/dma-mapping.h>
#include <linux/amba/mmci.h>
37
#include <linux/pm_runtime.h>
38
#include <linux/types.h>
39
#include <linux/pinctrl/consumer.h>
L
Linus Torvalds 已提交
40

41
#include <asm/div64.h>
L
Linus Torvalds 已提交
42
#include <asm/io.h>
43
#include <asm/sizes.h>
L
Linus Torvalds 已提交
44 45 46 47 48 49 50

#include "mmci.h"

#define DRIVER_NAME "mmci-pl18x"

static unsigned int fmax = 515633;

51 52 53
/**
 * struct variant_data - MMCI variant-specific quirks
 * @clkreg: default value for MCICLOCK register
54
 * @clkreg_enable: enable value for MMCICLOCK register
55
 * @clkreg_8bit_bus_enable: enable value for 8 bit bus
56
 * @clkreg_neg_edge_enable: enable value for inverted data/cmd output
57
 * @datalength_bits: number of bits in the MMCIDATALENGTH register
58 59 60 61
 * @fifosize: number of bytes that can be written when MMCI_TXFIFOEMPTY
 *	      is asserted (likewise for RX)
 * @fifohalfsize: number of bytes that can be written when MCI_TXFIFOHALFEMPTY
 *		  is asserted (likewise for RX)
62
 * @data_cmd_enable: enable value for data commands.
63
 * @sdio: variant supports SDIO
64
 * @st_clkdiv: true if using a ST-specific clock divider algorithm
65
 * @datactrl_mask_ddrmode: ddr mode mask in datactrl register.
66
 * @blksz_datactrl16: true if Block size is at b16..b30 position in datactrl register
67 68
 * @blksz_datactrl4: true if Block size is at b4..b16 position in datactrl
 *		     register
69
 * @pwrreg_powerup: power up value for MMCIPOWER register
70
 * @signal_direction: input/out direction of bus signals can be indicated
71
 * @pwrreg_clkgate: MMCIPOWER register must be used to gate the clock
72
 * @busy_detect: true if busy detection on dat0 is supported
73
 * @pwrreg_nopower: bits in MMCIPOWER don't controls ext. power supply
74 75 76
 */
struct variant_data {
	unsigned int		clkreg;
77
	unsigned int		clkreg_enable;
78
	unsigned int		clkreg_8bit_bus_enable;
79
	unsigned int		clkreg_neg_edge_enable;
80
	unsigned int		datalength_bits;
81 82
	unsigned int		fifosize;
	unsigned int		fifohalfsize;
83
	unsigned int		data_cmd_enable;
84
	unsigned int		datactrl_mask_ddrmode;
85
	bool			sdio;
86
	bool			st_clkdiv;
87
	bool			blksz_datactrl16;
88
	bool			blksz_datactrl4;
89
	u32			pwrreg_powerup;
90
	bool			signal_direction;
91
	bool			pwrreg_clkgate;
92
	bool			busy_detect;
93
	bool			pwrreg_nopower;
94 95 96
};

static struct variant_data variant_arm = {
97 98
	.fifosize		= 16 * 4,
	.fifohalfsize		= 8 * 4,
99
	.datalength_bits	= 16,
100
	.pwrreg_powerup		= MCI_PWR_UP,
101 102
};

103 104 105 106
static struct variant_data variant_arm_extended_fifo = {
	.fifosize		= 128 * 4,
	.fifohalfsize		= 64 * 4,
	.datalength_bits	= 16,
107
	.pwrreg_powerup		= MCI_PWR_UP,
108 109
};

110 111 112 113 114 115 116 117
static struct variant_data variant_arm_extended_fifo_hwfc = {
	.fifosize		= 128 * 4,
	.fifohalfsize		= 64 * 4,
	.clkreg_enable		= MCI_ARM_HWFCEN,
	.datalength_bits	= 16,
	.pwrreg_powerup		= MCI_PWR_UP,
};

118
static struct variant_data variant_u300 = {
119 120
	.fifosize		= 16 * 4,
	.fifohalfsize		= 8 * 4,
121
	.clkreg_enable		= MCI_ST_U300_HWFCEN,
122
	.clkreg_8bit_bus_enable = MCI_ST_8BIT_BUS,
123
	.datalength_bits	= 16,
124
	.sdio			= true,
125
	.pwrreg_powerup		= MCI_PWR_ON,
126
	.signal_direction	= true,
127
	.pwrreg_clkgate		= true,
128
	.pwrreg_nopower		= true,
129 130
};

131 132 133 134 135 136 137 138 139
static struct variant_data variant_nomadik = {
	.fifosize		= 16 * 4,
	.fifohalfsize		= 8 * 4,
	.clkreg			= MCI_CLK_ENABLE,
	.datalength_bits	= 24,
	.sdio			= true,
	.st_clkdiv		= true,
	.pwrreg_powerup		= MCI_PWR_ON,
	.signal_direction	= true,
140
	.pwrreg_clkgate		= true,
141
	.pwrreg_nopower		= true,
142 143
};

144
static struct variant_data variant_ux500 = {
145 146
	.fifosize		= 30 * 4,
	.fifohalfsize		= 8 * 4,
147
	.clkreg			= MCI_CLK_ENABLE,
148
	.clkreg_enable		= MCI_ST_UX500_HWFCEN,
149
	.clkreg_8bit_bus_enable = MCI_ST_8BIT_BUS,
150
	.clkreg_neg_edge_enable	= MCI_ST_UX500_NEG_EDGE,
151
	.datalength_bits	= 24,
152
	.sdio			= true,
153
	.st_clkdiv		= true,
154
	.pwrreg_powerup		= MCI_PWR_ON,
155
	.signal_direction	= true,
156
	.pwrreg_clkgate		= true,
157
	.busy_detect		= true,
158
	.pwrreg_nopower		= true,
159
};
160

161 162 163 164 165
static struct variant_data variant_ux500v2 = {
	.fifosize		= 30 * 4,
	.fifohalfsize		= 8 * 4,
	.clkreg			= MCI_CLK_ENABLE,
	.clkreg_enable		= MCI_ST_UX500_HWFCEN,
166
	.clkreg_8bit_bus_enable = MCI_ST_8BIT_BUS,
167
	.clkreg_neg_edge_enable	= MCI_ST_UX500_NEG_EDGE,
168
	.datactrl_mask_ddrmode	= MCI_ST_DPSM_DDRMODE,
169 170 171 172
	.datalength_bits	= 24,
	.sdio			= true,
	.st_clkdiv		= true,
	.blksz_datactrl16	= true,
173
	.pwrreg_powerup		= MCI_PWR_ON,
174
	.signal_direction	= true,
175
	.pwrreg_clkgate		= true,
176
	.busy_detect		= true,
177
	.pwrreg_nopower		= true,
178 179
};

180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198
static int mmci_card_busy(struct mmc_host *mmc)
{
	struct mmci_host *host = mmc_priv(mmc);
	unsigned long flags;
	int busy = 0;

	pm_runtime_get_sync(mmc_dev(mmc));

	spin_lock_irqsave(&host->lock, flags);
	if (readl(host->base + MMCISTATUS) & MCI_ST_CARDBUSY)
		busy = 1;
	spin_unlock_irqrestore(&host->lock, flags);

	pm_runtime_mark_last_busy(mmc_dev(mmc));
	pm_runtime_put_autosuspend(mmc_dev(mmc));

	return busy;
}

199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216
/*
 * Validate mmc prerequisites
 */
static int mmci_validate_data(struct mmci_host *host,
			      struct mmc_data *data)
{
	if (!data)
		return 0;

	if (!is_power_of_2(data->blksz)) {
		dev_err(mmc_dev(host->mmc),
			"unsupported block size (%d bytes)\n", data->blksz);
		return -EINVAL;
	}

	return 0;
}

217 218 219 220 221 222 223 224 225 226 227 228 229 230 231
static void mmci_reg_delay(struct mmci_host *host)
{
	/*
	 * According to the spec, at least three feedback clock cycles
	 * of max 52 MHz must pass between two writes to the MMCICLOCK reg.
	 * Three MCLK clock cycles must pass between two MMCIPOWER reg writes.
	 * Worst delay time during card init is at 100 kHz => 30 us.
	 * Worst delay time when up and running is at 25 MHz => 120 ns.
	 */
	if (host->cclk < 25000000)
		udelay(30);
	else
		ndelay(120);
}

232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253
/*
 * This must be called with host->lock held
 */
static void mmci_write_clkreg(struct mmci_host *host, u32 clk)
{
	if (host->clk_reg != clk) {
		host->clk_reg = clk;
		writel(clk, host->base + MMCICLOCK);
	}
}

/*
 * This must be called with host->lock held
 */
static void mmci_write_pwrreg(struct mmci_host *host, u32 pwr)
{
	if (host->pwr_reg != pwr) {
		host->pwr_reg = pwr;
		writel(pwr, host->base + MMCIPOWER);
	}
}

254 255 256 257 258
/*
 * This must be called with host->lock held
 */
static void mmci_write_datactrlreg(struct mmci_host *host, u32 datactrl)
{
259 260 261
	/* Keep ST Micro busy mode if enabled */
	datactrl |= host->datactrl_reg & MCI_ST_DPSM_BUSYMODE;

262 263 264 265 266 267
	if (host->datactrl_reg != datactrl) {
		host->datactrl_reg = datactrl;
		writel(datactrl, host->base + MMCIDATACTRL);
	}
}

268 269 270 271 272
/*
 * This must be called with host->lock held
 */
static void mmci_set_clkreg(struct mmci_host *host, unsigned int desired)
{
273 274
	struct variant_data *variant = host->variant;
	u32 clk = variant->clkreg;
275

276 277 278
	/* Make sure cclk reflects the current calculated clock */
	host->cclk = 0;

279 280
	if (desired) {
		if (desired >= host->mclk) {
281
			clk = MCI_CLK_BYPASS;
282 283
			if (variant->st_clkdiv)
				clk |= MCI_ST_UX500_NEG_EDGE;
284
			host->cclk = host->mclk;
285 286 287 288 289 290 291 292 293 294 295
		} else if (variant->st_clkdiv) {
			/*
			 * DB8500 TRM says f = mclk / (clkdiv + 2)
			 * => clkdiv = (mclk / f) - 2
			 * Round the divider up so we don't exceed the max
			 * frequency
			 */
			clk = DIV_ROUND_UP(host->mclk, desired) - 2;
			if (clk >= 256)
				clk = 255;
			host->cclk = host->mclk / (clk + 2);
296
		} else {
297 298 299 300
			/*
			 * PL180 TRM says f = mclk / (2 * (clkdiv + 1))
			 * => clkdiv = mclk / (2 * f) - 1
			 */
301 302 303 304 305
			clk = host->mclk / (2 * desired) - 1;
			if (clk >= 256)
				clk = 255;
			host->cclk = host->mclk / (2 * (clk + 1));
		}
306 307

		clk |= variant->clkreg_enable;
308 309 310 311 312
		clk |= MCI_CLK_ENABLE;
		/* This hasn't proven to be worthwhile */
		/* clk |= MCI_CLK_PWRSAVE; */
	}

313 314 315
	/* Set actual clock for debug */
	host->mmc->actual_clock = host->cclk;

316
	if (host->mmc->ios.bus_width == MMC_BUS_WIDTH_4)
317 318
		clk |= MCI_4BIT_BUS;
	if (host->mmc->ios.bus_width == MMC_BUS_WIDTH_8)
319
		clk |= variant->clkreg_8bit_bus_enable;
320

321 322
	if (host->mmc->ios.timing == MMC_TIMING_UHS_DDR50 ||
	    host->mmc->ios.timing == MMC_TIMING_MMC_DDR52)
323
		clk |= variant->clkreg_neg_edge_enable;
324

325
	mmci_write_clkreg(host, clk);
326 327
}

L
Linus Torvalds 已提交
328 329 330 331 332
static void
mmci_request_end(struct mmci_host *host, struct mmc_request *mrq)
{
	writel(0, host->base + MMCICOMMAND);

R
Russell King 已提交
333 334
	BUG_ON(host->data);

L
Linus Torvalds 已提交
335 336 337 338
	host->mrq = NULL;
	host->cmd = NULL;

	mmc_request_done(host->mmc, mrq);
339 340 341

	pm_runtime_mark_last_busy(mmc_dev(host->mmc));
	pm_runtime_put_autosuspend(mmc_dev(host->mmc));
L
Linus Torvalds 已提交
342 343
}

344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359
static void mmci_set_mask1(struct mmci_host *host, unsigned int mask)
{
	void __iomem *base = host->base;

	if (host->singleirq) {
		unsigned int mask0 = readl(base + MMCIMASK0);

		mask0 &= ~MCI_IRQ1MASK;
		mask0 |= mask;

		writel(mask0, base + MMCIMASK0);
	}

	writel(mask, base + MMCIMASK1);
}

L
Linus Torvalds 已提交
360 361
static void mmci_stop_data(struct mmci_host *host)
{
362
	mmci_write_datactrlreg(host, 0);
363
	mmci_set_mask1(host, 0);
L
Linus Torvalds 已提交
364 365 366
	host->data = NULL;
}

367 368 369 370 371 372 373 374 375 376 377 378
static void mmci_init_sg(struct mmci_host *host, struct mmc_data *data)
{
	unsigned int flags = SG_MITER_ATOMIC;

	if (data->flags & MMC_DATA_READ)
		flags |= SG_MITER_TO_SG;
	else
		flags |= SG_MITER_FROM_SG;

	sg_miter_start(&host->sg_miter, data->sg, data->sg_len, flags);
}

379 380 381 382 383 384
/*
 * All the DMA operation mode stuff goes inside this ifdef.
 * This assumes that you have a generic DMA device interface,
 * no custom DMA interfaces are supported.
 */
#ifdef CONFIG_DMA_ENGINE
B
Bill Pemberton 已提交
385
static void mmci_dma_setup(struct mmci_host *host)
386 387 388 389
{
	const char *rxname, *txname;
	dma_cap_mask_t mask;

390 391
	host->dma_rx_channel = dma_request_slave_channel(mmc_dev(host->mmc), "rx");
	host->dma_tx_channel = dma_request_slave_channel(mmc_dev(host->mmc), "tx");
392

393 394 395
	/* initialize pre request cookie */
	host->next_data.cookie = 1;

396 397 398 399
	/* Try to acquire a generic DMA engine slave channel */
	dma_cap_zero(mask);
	dma_cap_set(DMA_SLAVE, mask);

400 401 402 403 404 405 406 407
	/*
	 * If only an RX channel is specified, the driver will
	 * attempt to use it bidirectionally, however if it is
	 * is specified but cannot be located, DMA will be disabled.
	 */
	if (host->dma_rx_channel && !host->dma_tx_channel)
		host->dma_tx_channel = host->dma_rx_channel;

408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441
	if (host->dma_rx_channel)
		rxname = dma_chan_name(host->dma_rx_channel);
	else
		rxname = "none";

	if (host->dma_tx_channel)
		txname = dma_chan_name(host->dma_tx_channel);
	else
		txname = "none";

	dev_info(mmc_dev(host->mmc), "DMA channels RX %s, TX %s\n",
		 rxname, txname);

	/*
	 * Limit the maximum segment size in any SG entry according to
	 * the parameters of the DMA engine device.
	 */
	if (host->dma_tx_channel) {
		struct device *dev = host->dma_tx_channel->device->dev;
		unsigned int max_seg_size = dma_get_max_seg_size(dev);

		if (max_seg_size < host->mmc->max_seg_size)
			host->mmc->max_seg_size = max_seg_size;
	}
	if (host->dma_rx_channel) {
		struct device *dev = host->dma_rx_channel->device->dev;
		unsigned int max_seg_size = dma_get_max_seg_size(dev);

		if (max_seg_size < host->mmc->max_seg_size)
			host->mmc->max_seg_size = max_seg_size;
	}
}

/*
B
Bill Pemberton 已提交
442
 * This is used in or so inline it
443 444 445 446 447 448
 * so it can be discarded.
 */
static inline void mmci_dma_release(struct mmci_host *host)
{
	if (host->dma_rx_channel)
		dma_release_channel(host->dma_rx_channel);
449
	if (host->dma_tx_channel)
450 451 452 453
		dma_release_channel(host->dma_tx_channel);
	host->dma_rx_channel = host->dma_tx_channel = NULL;
}

454 455 456 457 458 459 460 461 462
static void mmci_dma_data_error(struct mmci_host *host)
{
	dev_err(mmc_dev(host->mmc), "error during DMA transfer!\n");
	dmaengine_terminate_all(host->dma_current);
	host->dma_current = NULL;
	host->dma_desc_current = NULL;
	host->data->host_cookie = 0;
}

463 464
static void mmci_dma_unmap(struct mmci_host *host, struct mmc_data *data)
{
465
	struct dma_chan *chan;
466
	enum dma_data_direction dir;
467 468 469 470 471 472 473 474 475 476 477 478 479 480

	if (data->flags & MMC_DATA_READ) {
		dir = DMA_FROM_DEVICE;
		chan = host->dma_rx_channel;
	} else {
		dir = DMA_TO_DEVICE;
		chan = host->dma_tx_channel;
	}

	dma_unmap_sg(chan->device->dev, data->sg, data->sg_len, dir);
}

static void mmci_dma_finalize(struct mmci_host *host, struct mmc_data *data)
{
481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498
	u32 status;
	int i;

	/* Wait up to 1ms for the DMA to complete */
	for (i = 0; ; i++) {
		status = readl(host->base + MMCISTATUS);
		if (!(status & MCI_RXDATAAVLBLMASK) || i >= 100)
			break;
		udelay(10);
	}

	/*
	 * Check to see whether we still have some data left in the FIFO -
	 * this catches DMA controllers which are unable to monitor the
	 * DMALBREQ and DMALSREQ signals while allowing us to DMA to non-
	 * contiguous buffers.  On TX, we'll get a FIFO underrun error.
	 */
	if (status & MCI_RXDATAAVLBLMASK) {
499
		mmci_dma_data_error(host);
500 501 502 503
		if (!data->error)
			data->error = -EIO;
	}

504
	if (!data->host_cookie)
505
		mmci_dma_unmap(host, data);
506 507 508 509 510 511 512 513 514 515

	/*
	 * Use of DMA with scatter-gather is impossible.
	 * Give up with DMA and switch back to PIO mode.
	 */
	if (status & MCI_RXDATAAVLBLMASK) {
		dev_err(mmc_dev(host->mmc), "buggy DMA detected. Taking evasive action.\n");
		mmci_dma_release(host);
	}

516 517
	host->dma_current = NULL;
	host->dma_desc_current = NULL;
518 519
}

520 521 522 523
/* prepares DMA channel and DMA descriptor, returns non-zero on failure */
static int __mmci_dma_prep_data(struct mmci_host *host, struct mmc_data *data,
				struct dma_chan **dma_chan,
				struct dma_async_tx_descriptor **dma_desc)
524 525 526 527 528 529 530 531 532
{
	struct variant_data *variant = host->variant;
	struct dma_slave_config conf = {
		.src_addr = host->phybase + MMCIFIFO,
		.dst_addr = host->phybase + MMCIFIFO,
		.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES,
		.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES,
		.src_maxburst = variant->fifohalfsize >> 2, /* # of words */
		.dst_maxburst = variant->fifohalfsize >> 2, /* # of words */
533
		.device_fc = false,
534 535 536 537
	};
	struct dma_chan *chan;
	struct dma_device *device;
	struct dma_async_tx_descriptor *desc;
538
	enum dma_data_direction buffer_dirn;
539 540 541
	int nr_sg;

	if (data->flags & MMC_DATA_READ) {
542 543
		conf.direction = DMA_DEV_TO_MEM;
		buffer_dirn = DMA_FROM_DEVICE;
544 545
		chan = host->dma_rx_channel;
	} else {
546 547
		conf.direction = DMA_MEM_TO_DEV;
		buffer_dirn = DMA_TO_DEVICE;
548 549 550 551 552 553 554 555
		chan = host->dma_tx_channel;
	}

	/* If there's no DMA channel, fall back to PIO */
	if (!chan)
		return -EINVAL;

	/* If less than or equal to the fifo size, don't bother with DMA */
556
	if (data->blksz * data->blocks <= variant->fifosize)
557 558 559
		return -EINVAL;

	device = chan->device;
560
	nr_sg = dma_map_sg(device->dev, data->sg, data->sg_len, buffer_dirn);
561 562 563 564
	if (nr_sg == 0)
		return -EINVAL;

	dmaengine_slave_config(chan, &conf);
565
	desc = dmaengine_prep_slave_sg(chan, data->sg, nr_sg,
566 567 568 569
					    conf.direction, DMA_CTRL_ACK);
	if (!desc)
		goto unmap_exit;

570 571
	*dma_chan = chan;
	*dma_desc = desc;
572 573

	return 0;
574

575
 unmap_exit:
576
	dma_unmap_sg(device->dev, data->sg, data->sg_len, buffer_dirn);
577 578 579
	return -ENOMEM;
}

580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598
static inline int mmci_dma_prep_data(struct mmci_host *host,
				     struct mmc_data *data)
{
	/* Check if next job is already prepared. */
	if (host->dma_current && host->dma_desc_current)
		return 0;

	/* No job were prepared thus do it now. */
	return __mmci_dma_prep_data(host, data, &host->dma_current,
				    &host->dma_desc_current);
}

static inline int mmci_dma_prep_next(struct mmci_host *host,
				     struct mmc_data *data)
{
	struct mmci_host_next *nd = &host->next_data;
	return __mmci_dma_prep_data(host, data, &nd->dma_chan, &nd->dma_desc);
}

599 600 601 602 603
static int mmci_dma_start_data(struct mmci_host *host, unsigned int datactrl)
{
	int ret;
	struct mmc_data *data = host->data;

604
	ret = mmci_dma_prep_data(host, host->data);
605 606 607 608
	if (ret)
		return ret;

	/* Okay, go for it. */
609 610 611
	dev_vdbg(mmc_dev(host->mmc),
		 "Submit MMCI DMA job, sglen %d blksz %04x blks %04x flags %08x\n",
		 data->sg_len, data->blksz, data->blocks, data->flags);
612 613
	dmaengine_submit(host->dma_desc_current);
	dma_async_issue_pending(host->dma_current);
614 615 616 617

	datactrl |= MCI_DPSM_DMAENABLE;

	/* Trigger the DMA transfer */
618
	mmci_write_datactrlreg(host, datactrl);
619 620 621 622 623 624 625 626 627

	/*
	 * Let the MMCI say when the data is ended and it's time
	 * to fire next DMA request. When that happens, MMCI will
	 * call mmci_data_end()
	 */
	writel(readl(host->base + MMCIMASK0) | MCI_DATAENDMASK,
	       host->base + MMCIMASK0);
	return 0;
628
}
629

630 631 632 633
static void mmci_get_next_data(struct mmci_host *host, struct mmc_data *data)
{
	struct mmci_host_next *next = &host->next_data;

634 635
	WARN_ON(data->host_cookie && data->host_cookie != next->cookie);
	WARN_ON(!data->host_cookie && (next->dma_desc || next->dma_chan));
636 637 638 639 640

	host->dma_desc_current = next->dma_desc;
	host->dma_current = next->dma_chan;
	next->dma_desc = NULL;
	next->dma_chan = NULL;
641
}
642 643 644 645 646 647 648 649 650 651 652

static void mmci_pre_request(struct mmc_host *mmc, struct mmc_request *mrq,
			     bool is_first_req)
{
	struct mmci_host *host = mmc_priv(mmc);
	struct mmc_data *data = mrq->data;
	struct mmci_host_next *nd = &host->next_data;

	if (!data)
		return;

653 654 655
	BUG_ON(data->host_cookie);

	if (mmci_validate_data(host, data))
656 657
		return;

658 659
	if (!mmci_dma_prep_next(host, data))
		data->host_cookie = ++nd->cookie < 0 ? 1 : nd->cookie;
660 661 662 663 664 665 666 667
}

static void mmci_post_request(struct mmc_host *mmc, struct mmc_request *mrq,
			      int err)
{
	struct mmci_host *host = mmc_priv(mmc);
	struct mmc_data *data = mrq->data;

668
	if (!data || !data->host_cookie)
669 670
		return;

671
	mmci_dma_unmap(host, data);
672

673 674 675 676 677 678 679 680
	if (err) {
		struct mmci_host_next *next = &host->next_data;
		struct dma_chan *chan;
		if (data->flags & MMC_DATA_READ)
			chan = host->dma_rx_channel;
		else
			chan = host->dma_tx_channel;
		dmaengine_terminate_all(chan);
681

682 683
		next->dma_desc = NULL;
		next->dma_chan = NULL;
684 685 686
	}
}

687 688
#else
/* Blank functions if the DMA engine is not available */
689 690 691
static void mmci_get_next_data(struct mmci_host *host, struct mmc_data *data)
{
}
692 693 694 695 696 697 698 699 700 701 702 703
static inline void mmci_dma_setup(struct mmci_host *host)
{
}

static inline void mmci_dma_release(struct mmci_host *host)
{
}

static inline void mmci_dma_unmap(struct mmci_host *host, struct mmc_data *data)
{
}

704 705 706 707 708
static inline void mmci_dma_finalize(struct mmci_host *host,
				     struct mmc_data *data)
{
}

709 710 711 712 713 714 715 716
static inline void mmci_dma_data_error(struct mmci_host *host)
{
}

static inline int mmci_dma_start_data(struct mmci_host *host, unsigned int datactrl)
{
	return -ENOSYS;
}
717 718 719 720

#define mmci_pre_request NULL
#define mmci_post_request NULL

721 722
#endif

L
Linus Torvalds 已提交
723 724
static void mmci_start_data(struct mmci_host *host, struct mmc_data *data)
{
725
	struct variant_data *variant = host->variant;
L
Linus Torvalds 已提交
726
	unsigned int datactrl, timeout, irqmask;
727
	unsigned long long clks;
L
Linus Torvalds 已提交
728
	void __iomem *base;
729
	int blksz_bits;
L
Linus Torvalds 已提交
730

731 732
	dev_dbg(mmc_dev(host->mmc), "blksz %04x blks %04x flags %08x\n",
		data->blksz, data->blocks, data->flags);
L
Linus Torvalds 已提交
733 734

	host->data = data;
735
	host->size = data->blksz * data->blocks;
736
	data->bytes_xfered = 0;
L
Linus Torvalds 已提交
737

738
	clks = (unsigned long long)data->timeout_ns * host->cclk;
739
	do_div(clks, NSEC_PER_SEC);
740 741

	timeout = data->timeout_clks + (unsigned int)clks;
L
Linus Torvalds 已提交
742 743 744 745 746

	base = host->base;
	writel(timeout, base + MMCIDATATIMER);
	writel(host->size, base + MMCIDATALENGTH);

747 748 749
	blksz_bits = ffs(data->blksz) - 1;
	BUG_ON(1 << blksz_bits != data->blksz);

750 751
	if (variant->blksz_datactrl16)
		datactrl = MCI_DPSM_ENABLE | (data->blksz << 16);
752 753
	else if (variant->blksz_datactrl4)
		datactrl = MCI_DPSM_ENABLE | (data->blksz << 4);
754 755
	else
		datactrl = MCI_DPSM_ENABLE | blksz_bits << 4;
756 757

	if (data->flags & MMC_DATA_READ)
L
Linus Torvalds 已提交
758
		datactrl |= MCI_DPSM_DIRECTION;
759

760 761
	/* The ST Micro variants has a special bit to enable SDIO */
	if (variant->sdio && host->mmc->card)
762 763 764 765 766 767 768
		if (mmc_card_sdio(host->mmc->card)) {
			/*
			 * The ST Micro variants has a special bit
			 * to enable SDIO.
			 */
			u32 clk;

769 770
			datactrl |= MCI_ST_DPSM_SDIOEN;

771
			/*
772 773 774 775
			 * The ST Micro variant for SDIO small write transfers
			 * needs to have clock H/W flow control disabled,
			 * otherwise the transfer will not start. The threshold
			 * depends on the rate of MCLK.
776
			 */
777 778 779
			if (data->flags & MMC_DATA_WRITE &&
			    (host->size < 8 ||
			     (host->size <= 8 && host->mclk > 50000000)))
780 781 782 783 784 785 786
				clk = host->clk_reg & ~variant->clkreg_enable;
			else
				clk = host->clk_reg | variant->clkreg_enable;

			mmci_write_clkreg(host, clk);
		}

787 788
	if (host->mmc->ios.timing == MMC_TIMING_UHS_DDR50 ||
	    host->mmc->ios.timing == MMC_TIMING_MMC_DDR52)
789
		datactrl |= variant->datactrl_mask_ddrmode;
790

791 792 793 794 795 796 797 798 799 800 801
	/*
	 * Attempt to use DMA operation mode, if this
	 * should fail, fall back to PIO mode
	 */
	if (!mmci_dma_start_data(host, datactrl))
		return;

	/* IRQ mode, map the SG list for CPU reading/writing */
	mmci_init_sg(host, data);

	if (data->flags & MMC_DATA_READ) {
L
Linus Torvalds 已提交
802
		irqmask = MCI_RXFIFOHALFFULLMASK;
803 804

		/*
805 806 807
		 * If we have less than the fifo 'half-full' threshold to
		 * transfer, trigger a PIO interrupt as soon as any data
		 * is available.
808
		 */
809
		if (host->size < variant->fifohalfsize)
810
			irqmask |= MCI_RXDATAAVLBLMASK;
L
Linus Torvalds 已提交
811 812 813 814 815 816 817 818
	} else {
		/*
		 * We don't actually need to include "FIFO empty" here
		 * since its implicit in "FIFO half empty".
		 */
		irqmask = MCI_TXFIFOHALFEMPTYMASK;
	}

819
	mmci_write_datactrlreg(host, datactrl);
L
Linus Torvalds 已提交
820
	writel(readl(base + MMCIMASK0) & ~MCI_DATAENDMASK, base + MMCIMASK0);
821
	mmci_set_mask1(host, irqmask);
L
Linus Torvalds 已提交
822 823 824 825 826 827 828
}

static void
mmci_start_command(struct mmci_host *host, struct mmc_command *cmd, u32 c)
{
	void __iomem *base = host->base;

829
	dev_dbg(mmc_dev(host->mmc), "op %02x arg %08x flags %08x\n",
L
Linus Torvalds 已提交
830 831 832 833
	    cmd->opcode, cmd->arg, cmd->flags);

	if (readl(base + MMCICOMMAND) & MCI_CPSM_ENABLE) {
		writel(0, base + MMCICOMMAND);
834
		mmci_reg_delay(host);
L
Linus Torvalds 已提交
835 836 837
	}

	c |= cmd->opcode | MCI_CPSM_ENABLE;
R
Russell King 已提交
838 839 840
	if (cmd->flags & MMC_RSP_PRESENT) {
		if (cmd->flags & MMC_RSP_136)
			c |= MCI_CPSM_LONGRSP;
L
Linus Torvalds 已提交
841 842 843 844 845
		c |= MCI_CPSM_RESPONSE;
	}
	if (/*interrupt*/0)
		c |= MCI_CPSM_INTERRUPT;

846 847 848
	if (mmc_cmd_type(cmd) == MMC_CMD_ADTC)
		c |= host->variant->data_cmd_enable;

L
Linus Torvalds 已提交
849 850 851 852 853 854 855 856 857 858
	host->cmd = cmd;

	writel(cmd->arg, base + MMCIARGUMENT);
	writel(c, base + MMCICOMMAND);
}

static void
mmci_data_irq(struct mmci_host *host, struct mmc_data *data,
	      unsigned int status)
{
859
	/* First check for errors */
860 861
	if (status & (MCI_DATACRCFAIL|MCI_DATATIMEOUT|MCI_STARTBITERR|
		      MCI_TXUNDERRUN|MCI_RXOVERRUN)) {
862
		u32 remain, success;
863

864
		/* Terminate the DMA transfer */
865
		if (dma_inprogress(host)) {
866
			mmci_dma_data_error(host);
867 868
			mmci_dma_unmap(host, data);
		}
869 870

		/*
871 872 873 874 875
		 * Calculate how far we are into the transfer.  Note that
		 * the data counter gives the number of bytes transferred
		 * on the MMC bus, not on the host side.  On reads, this
		 * can be as much as a FIFO-worth of data ahead.  This
		 * matters for FIFO overruns only.
876
		 */
877
		remain = readl(host->base + MMCIDATACNT);
878 879
		success = data->blksz * data->blocks - remain;

880 881
		dev_dbg(mmc_dev(host->mmc), "MCI ERROR IRQ, status 0x%08x at 0x%08x\n",
			status, success);
882 883
		if (status & MCI_DATACRCFAIL) {
			/* Last block was not successful */
884
			success -= 1;
P
Pierre Ossman 已提交
885
			data->error = -EILSEQ;
886
		} else if (status & MCI_DATATIMEOUT) {
P
Pierre Ossman 已提交
887
			data->error = -ETIMEDOUT;
888 889
		} else if (status & MCI_STARTBITERR) {
			data->error = -ECOMM;
890 891 892 893 894 895 896
		} else if (status & MCI_TXUNDERRUN) {
			data->error = -EIO;
		} else if (status & MCI_RXOVERRUN) {
			if (success > host->variant->fifosize)
				success -= host->variant->fifosize;
			else
				success = 0;
P
Pierre Ossman 已提交
897
			data->error = -EIO;
898
		}
899
		data->bytes_xfered = round_down(success, data->blksz);
L
Linus Torvalds 已提交
900
	}
901

902 903
	if (status & MCI_DATABLOCKEND)
		dev_err(mmc_dev(host->mmc), "stray MCI_DATABLOCKEND interrupt\n");
904

905
	if (status & MCI_DATAEND || data->error) {
906
		if (dma_inprogress(host))
907
			mmci_dma_finalize(host, data);
L
Linus Torvalds 已提交
908 909
		mmci_stop_data(host);

910 911
		if (!data->error)
			/* The error clause is handled above, success! */
912
			data->bytes_xfered = data->blksz * data->blocks;
913

914
		if (!data->stop || host->mrq->sbc) {
L
Linus Torvalds 已提交
915 916 917 918 919 920 921 922 923 924 925 926
			mmci_request_end(host, data->mrq);
		} else {
			mmci_start_command(host, data->stop, 0);
		}
	}
}

static void
mmci_cmd_irq(struct mmci_host *host, struct mmc_command *cmd,
	     unsigned int status)
{
	void __iomem *base = host->base;
927
	bool sbc = (cmd == host->mrq->sbc);
928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950
	bool busy_resp = host->variant->busy_detect &&
			(cmd->flags & MMC_RSP_BUSY);

	/* Check if we need to wait for busy completion. */
	if (host->busy_status && (status & MCI_ST_CARDBUSY))
		return;

	/* Enable busy completion if needed and supported. */
	if (!host->busy_status && busy_resp &&
		!(status & (MCI_CMDCRCFAIL|MCI_CMDTIMEOUT)) &&
		(readl(base + MMCISTATUS) & MCI_ST_CARDBUSY)) {
		writel(readl(base + MMCIMASK0) | MCI_ST_BUSYEND,
			base + MMCIMASK0);
		host->busy_status = status & (MCI_CMDSENT|MCI_CMDRESPEND);
		return;
	}

	/* At busy completion, mask the IRQ and complete the request. */
	if (host->busy_status) {
		writel(readl(base + MMCIMASK0) & ~MCI_ST_BUSYEND,
			base + MMCIMASK0);
		host->busy_status = 0;
	}
L
Linus Torvalds 已提交
951 952 953 954

	host->cmd = NULL;

	if (status & MCI_CMDTIMEOUT) {
P
Pierre Ossman 已提交
955
		cmd->error = -ETIMEDOUT;
L
Linus Torvalds 已提交
956
	} else if (status & MCI_CMDCRCFAIL && cmd->flags & MMC_RSP_CRC) {
P
Pierre Ossman 已提交
957
		cmd->error = -EILSEQ;
958 959 960 961 962
	} else {
		cmd->resp[0] = readl(base + MMCIRESPONSE0);
		cmd->resp[1] = readl(base + MMCIRESPONSE1);
		cmd->resp[2] = readl(base + MMCIRESPONSE2);
		cmd->resp[3] = readl(base + MMCIRESPONSE3);
L
Linus Torvalds 已提交
963 964
	}

965
	if ((!sbc && !cmd->data) || cmd->error) {
966 967
		if (host->data) {
			/* Terminate the DMA transfer */
968
			if (dma_inprogress(host)) {
969
				mmci_dma_data_error(host);
970 971
				mmci_dma_unmap(host, host->data);
			}
R
Russell King 已提交
972
			mmci_stop_data(host);
973
		}
974 975 976
		mmci_request_end(host, host->mrq);
	} else if (sbc) {
		mmci_start_command(host, host->mrq->cmd, 0);
L
Linus Torvalds 已提交
977 978 979 980 981 982 983 984 985 986
	} else if (!(cmd->data->flags & MMC_DATA_READ)) {
		mmci_start_data(host, cmd->data);
	}
}

static int mmci_pio_read(struct mmci_host *host, char *buffer, unsigned int remain)
{
	void __iomem *base = host->base;
	char *ptr = buffer;
	u32 status;
987
	int host_remain = host->size;
L
Linus Torvalds 已提交
988 989

	do {
990
		int count = host_remain - (readl(base + MMCIFIFOCNT) << 2);
L
Linus Torvalds 已提交
991 992 993 994 995 996 997

		if (count > remain)
			count = remain;

		if (count <= 0)
			break;

998 999 1000 1001 1002 1003 1004 1005 1006
		/*
		 * SDIO especially may want to send something that is
		 * not divisible by 4 (as opposed to card sectors
		 * etc). Therefore make sure to always read the last bytes
		 * while only doing full 32-bit reads towards the FIFO.
		 */
		if (unlikely(count & 0x3)) {
			if (count < 4) {
				unsigned char buf[4];
1007
				ioread32_rep(base + MMCIFIFO, buf, 1);
1008 1009
				memcpy(ptr, buf, count);
			} else {
1010
				ioread32_rep(base + MMCIFIFO, ptr, count >> 2);
1011 1012 1013
				count &= ~0x3;
			}
		} else {
1014
			ioread32_rep(base + MMCIFIFO, ptr, count >> 2);
1015
		}
L
Linus Torvalds 已提交
1016 1017 1018

		ptr += count;
		remain -= count;
1019
		host_remain -= count;
L
Linus Torvalds 已提交
1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031

		if (remain == 0)
			break;

		status = readl(base + MMCISTATUS);
	} while (status & MCI_RXDATAAVLBL);

	return ptr - buffer;
}

static int mmci_pio_write(struct mmci_host *host, char *buffer, unsigned int remain, u32 status)
{
1032
	struct variant_data *variant = host->variant;
L
Linus Torvalds 已提交
1033 1034 1035 1036 1037 1038
	void __iomem *base = host->base;
	char *ptr = buffer;

	do {
		unsigned int count, maxcnt;

1039 1040
		maxcnt = status & MCI_TXFIFOEMPTY ?
			 variant->fifosize : variant->fifohalfsize;
L
Linus Torvalds 已提交
1041 1042
		count = min(remain, maxcnt);

1043 1044 1045 1046 1047 1048 1049 1050
		/*
		 * SDIO especially may want to send something that is
		 * not divisible by 4 (as opposed to card sectors
		 * etc), and the FIFO only accept full 32-bit writes.
		 * So compensate by adding +3 on the count, a single
		 * byte become a 32bit write, 7 bytes will be two
		 * 32bit writes etc.
		 */
1051
		iowrite32_rep(base + MMCIFIFO, ptr, (count + 3) >> 2);
L
Linus Torvalds 已提交
1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067

		ptr += count;
		remain -= count;

		if (remain == 0)
			break;

		status = readl(base + MMCISTATUS);
	} while (status & MCI_TXFIFOHALFEMPTY);

	return ptr - buffer;
}

/*
 * PIO data transfer IRQ handler.
 */
1068
static irqreturn_t mmci_pio_irq(int irq, void *dev_id)
L
Linus Torvalds 已提交
1069 1070
{
	struct mmci_host *host = dev_id;
1071
	struct sg_mapping_iter *sg_miter = &host->sg_miter;
1072
	struct variant_data *variant = host->variant;
L
Linus Torvalds 已提交
1073
	void __iomem *base = host->base;
1074
	unsigned long flags;
L
Linus Torvalds 已提交
1075 1076 1077 1078
	u32 status;

	status = readl(base + MMCISTATUS);

1079
	dev_dbg(mmc_dev(host->mmc), "irq1 (pio) %08x\n", status);
L
Linus Torvalds 已提交
1080

1081 1082
	local_irq_save(flags);

L
Linus Torvalds 已提交
1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096
	do {
		unsigned int remain, len;
		char *buffer;

		/*
		 * For write, we only need to test the half-empty flag
		 * here - if the FIFO is completely empty, then by
		 * definition it is more than half empty.
		 *
		 * For read, check for data available.
		 */
		if (!(status & (MCI_TXFIFOHALFEMPTY|MCI_RXDATAAVLBL)))
			break;

1097 1098 1099 1100 1101
		if (!sg_miter_next(sg_miter))
			break;

		buffer = sg_miter->addr;
		remain = sg_miter->length;
L
Linus Torvalds 已提交
1102 1103 1104 1105 1106 1107 1108

		len = 0;
		if (status & MCI_RXACTIVE)
			len = mmci_pio_read(host, buffer, remain);
		if (status & MCI_TXACTIVE)
			len = mmci_pio_write(host, buffer, remain, status);

1109
		sg_miter->consumed = len;
L
Linus Torvalds 已提交
1110 1111 1112 1113 1114 1115 1116 1117 1118 1119

		host->size -= len;
		remain -= len;

		if (remain)
			break;

		status = readl(base + MMCISTATUS);
	} while (1);

1120 1121 1122 1123
	sg_miter_stop(sg_miter);

	local_irq_restore(flags);

L
Linus Torvalds 已提交
1124
	/*
1125 1126
	 * If we have less than the fifo 'half-full' threshold to transfer,
	 * trigger a PIO interrupt as soon as any data is available.
L
Linus Torvalds 已提交
1127
	 */
1128
	if (status & MCI_RXACTIVE && host->size < variant->fifohalfsize)
1129
		mmci_set_mask1(host, MCI_RXDATAAVLBLMASK);
L
Linus Torvalds 已提交
1130 1131 1132 1133 1134 1135 1136 1137

	/*
	 * If we run out of data, disable the data IRQs; this
	 * prevents a race where the FIFO becomes empty before
	 * the chip itself has disabled the data path, and
	 * stops us racing with our data end IRQ.
	 */
	if (host->size == 0) {
1138
		mmci_set_mask1(host, 0);
L
Linus Torvalds 已提交
1139 1140 1141 1142 1143 1144 1145 1146 1147
		writel(readl(base + MMCIMASK0) | MCI_DATAENDMASK, base + MMCIMASK0);
	}

	return IRQ_HANDLED;
}

/*
 * Handle completion of command and data transfers.
 */
1148
static irqreturn_t mmci_irq(int irq, void *dev_id)
L
Linus Torvalds 已提交
1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160
{
	struct mmci_host *host = dev_id;
	u32 status;
	int ret = 0;

	spin_lock(&host->lock);

	do {
		struct mmc_command *cmd;
		struct mmc_data *data;

		status = readl(host->base + MMCISTATUS);
1161 1162 1163 1164 1165 1166 1167 1168

		if (host->singleirq) {
			if (status & readl(host->base + MMCIMASK1))
				mmci_pio_irq(irq, dev_id);

			status &= ~MCI_IRQ1MASK;
		}

1169 1170 1171 1172 1173
		/*
		 * We intentionally clear the MCI_ST_CARDBUSY IRQ here (if it's
		 * enabled) since the HW seems to be triggering the IRQ on both
		 * edges while monitoring DAT0 for busy completion.
		 */
L
Linus Torvalds 已提交
1174 1175 1176
		status &= readl(host->base + MMCIMASK0);
		writel(status, host->base + MMCICLEAR);

1177
		dev_dbg(mmc_dev(host->mmc), "irq0 (data+cmd) %08x\n", status);
L
Linus Torvalds 已提交
1178

1179
		cmd = host->cmd;
1180 1181
		if ((status|host->busy_status) & (MCI_CMDCRCFAIL|MCI_CMDTIMEOUT|
			MCI_CMDSENT|MCI_CMDRESPEND) && cmd)
1182 1183
			mmci_cmd_irq(host, cmd, status);

L
Linus Torvalds 已提交
1184
		data = host->data;
1185 1186 1187
		if (status & (MCI_DATACRCFAIL|MCI_DATATIMEOUT|MCI_STARTBITERR|
			      MCI_TXUNDERRUN|MCI_RXOVERRUN|MCI_DATAEND|
			      MCI_DATABLOCKEND) && data)
L
Linus Torvalds 已提交
1188 1189
			mmci_data_irq(host, data, status);

1190 1191 1192 1193
		/* Don't poll for busy completion in irq context. */
		if (host->busy_status)
			status &= ~MCI_ST_CARDBUSY;

L
Linus Torvalds 已提交
1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204
		ret = 1;
	} while (status);

	spin_unlock(&host->lock);

	return IRQ_RETVAL(ret);
}

static void mmci_request(struct mmc_host *mmc, struct mmc_request *mrq)
{
	struct mmci_host *host = mmc_priv(mmc);
1205
	unsigned long flags;
L
Linus Torvalds 已提交
1206 1207 1208

	WARN_ON(host->mrq != NULL);

1209 1210
	mrq->cmd->error = mmci_validate_data(host, mrq->data);
	if (mrq->cmd->error) {
P
Pierre Ossman 已提交
1211 1212 1213 1214
		mmc_request_done(mmc, mrq);
		return;
	}

1215 1216
	pm_runtime_get_sync(mmc_dev(mmc));

1217
	spin_lock_irqsave(&host->lock, flags);
L
Linus Torvalds 已提交
1218 1219 1220

	host->mrq = mrq;

1221 1222 1223
	if (mrq->data)
		mmci_get_next_data(host, mrq->data);

L
Linus Torvalds 已提交
1224 1225 1226
	if (mrq->data && mrq->data->flags & MMC_DATA_READ)
		mmci_start_data(host, mrq->data);

1227 1228 1229 1230
	if (mrq->sbc)
		mmci_start_command(host, mrq->sbc, 0);
	else
		mmci_start_command(host, mrq->cmd, 0);
L
Linus Torvalds 已提交
1231

1232
	spin_unlock_irqrestore(&host->lock, flags);
L
Linus Torvalds 已提交
1233 1234 1235 1236 1237
}

static void mmci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
{
	struct mmci_host *host = mmc_priv(mmc);
1238
	struct variant_data *variant = host->variant;
1239 1240
	u32 pwr = 0;
	unsigned long flags;
1241
	int ret;
L
Linus Torvalds 已提交
1242

1243 1244
	pm_runtime_get_sync(mmc_dev(mmc));

1245 1246 1247 1248
	if (host->plat->ios_handler &&
		host->plat->ios_handler(mmc_dev(mmc), ios))
			dev_err(mmc_dev(mmc), "platform ios_handler failed\n");

L
Linus Torvalds 已提交
1249 1250
	switch (ios->power_mode) {
	case MMC_POWER_OFF:
1251 1252
		if (!IS_ERR(mmc->supply.vmmc))
			mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
1253

1254
		if (!IS_ERR(mmc->supply.vqmmc) && host->vqmmc_enabled) {
1255
			regulator_disable(mmc->supply.vqmmc);
1256 1257
			host->vqmmc_enabled = false;
		}
1258

L
Linus Torvalds 已提交
1259 1260
		break;
	case MMC_POWER_UP:
1261 1262 1263
		if (!IS_ERR(mmc->supply.vmmc))
			mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, ios->vdd);

1264 1265 1266 1267 1268 1269 1270 1271
		/*
		 * The ST Micro variant doesn't have the PL180s MCI_PWR_UP
		 * and instead uses MCI_PWR_ON so apply whatever value is
		 * configured in the variant data.
		 */
		pwr |= variant->pwrreg_powerup;

		break;
L
Linus Torvalds 已提交
1272
	case MMC_POWER_ON:
1273
		if (!IS_ERR(mmc->supply.vqmmc) && !host->vqmmc_enabled) {
1274 1275 1276 1277
			ret = regulator_enable(mmc->supply.vqmmc);
			if (ret < 0)
				dev_err(mmc_dev(mmc),
					"failed to enable vqmmc regulator\n");
1278 1279
			else
				host->vqmmc_enabled = true;
1280
		}
1281

L
Linus Torvalds 已提交
1282 1283 1284 1285
		pwr |= MCI_PWR_ON;
		break;
	}

1286 1287 1288 1289 1290 1291
	if (variant->signal_direction && ios->power_mode != MMC_POWER_OFF) {
		/*
		 * The ST Micro variant has some additional bits
		 * indicating signal direction for the signals in
		 * the SD/MMC bus and feedback-clock usage.
		 */
1292
		pwr |= host->pwr_reg_add;
1293 1294 1295 1296 1297 1298 1299 1300 1301

		if (ios->bus_width == MMC_BUS_WIDTH_4)
			pwr &= ~MCI_ST_DATA74DIREN;
		else if (ios->bus_width == MMC_BUS_WIDTH_1)
			pwr &= (~MCI_ST_DATA74DIREN &
				~MCI_ST_DATA31DIREN &
				~MCI_ST_DATA2DIREN);
	}

1302
	if (ios->bus_mode == MMC_BUSMODE_OPENDRAIN) {
1303
		if (host->hw_designer != AMBA_VENDOR_ST)
1304 1305 1306 1307 1308 1309 1310 1311 1312
			pwr |= MCI_ROD;
		else {
			/*
			 * The ST Micro variant use the ROD bit for something
			 * else and only has OD (Open Drain).
			 */
			pwr |= MCI_OD;
		}
	}
L
Linus Torvalds 已提交
1313

1314 1315 1316 1317 1318 1319 1320
	/*
	 * If clock = 0 and the variant requires the MMCIPOWER to be used for
	 * gating the clock, the MCI_PWR_ON bit is cleared.
	 */
	if (!ios->clock && variant->pwrreg_clkgate)
		pwr &= ~MCI_PWR_ON;

1321 1322 1323
	spin_lock_irqsave(&host->lock, flags);

	mmci_set_clkreg(host, ios->clock);
1324
	mmci_write_pwrreg(host, pwr);
1325
	mmci_reg_delay(host);
1326 1327

	spin_unlock_irqrestore(&host->lock, flags);
1328 1329 1330

	pm_runtime_mark_last_busy(mmc_dev(mmc));
	pm_runtime_put_autosuspend(mmc_dev(mmc));
L
Linus Torvalds 已提交
1331 1332
}

1333 1334 1335
static int mmci_get_cd(struct mmc_host *mmc)
{
	struct mmci_host *host = mmc_priv(mmc);
1336
	struct mmci_platform_data *plat = host->plat;
1337
	unsigned int status = mmc_gpio_get_cd(mmc);
1338

1339
	if (status == -ENOSYS) {
1340 1341 1342
		if (!plat->status)
			return 1; /* Assume always present */

1343
		status = plat->status(mmc_dev(host->mmc));
1344
	}
1345
	return status;
1346 1347
}

1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380
static int mmci_sig_volt_switch(struct mmc_host *mmc, struct mmc_ios *ios)
{
	int ret = 0;

	if (!IS_ERR(mmc->supply.vqmmc)) {

		pm_runtime_get_sync(mmc_dev(mmc));

		switch (ios->signal_voltage) {
		case MMC_SIGNAL_VOLTAGE_330:
			ret = regulator_set_voltage(mmc->supply.vqmmc,
						2700000, 3600000);
			break;
		case MMC_SIGNAL_VOLTAGE_180:
			ret = regulator_set_voltage(mmc->supply.vqmmc,
						1700000, 1950000);
			break;
		case MMC_SIGNAL_VOLTAGE_120:
			ret = regulator_set_voltage(mmc->supply.vqmmc,
						1100000, 1300000);
			break;
		}

		if (ret)
			dev_warn(mmc_dev(mmc), "Voltage switch failed\n");

		pm_runtime_mark_last_busy(mmc_dev(mmc));
		pm_runtime_put_autosuspend(mmc_dev(mmc));
	}

	return ret;
}

1381
static struct mmc_host_ops mmci_ops = {
L
Linus Torvalds 已提交
1382
	.request	= mmci_request,
1383 1384
	.pre_req	= mmci_pre_request,
	.post_req	= mmci_post_request,
L
Linus Torvalds 已提交
1385
	.set_ios	= mmci_set_ios,
1386
	.get_ro		= mmc_gpio_get_ro,
1387
	.get_cd		= mmci_get_cd,
1388
	.start_signal_voltage_switch = mmci_sig_volt_switch,
L
Linus Torvalds 已提交
1389 1390
};

1391
static int mmci_of_parse(struct device_node *np, struct mmc_host *mmc)
1392
{
1393 1394 1395 1396 1397 1398
	struct mmci_host *host = mmc_priv(mmc);
	int ret = mmc_of_parse(mmc);

	if (ret)
		return ret;

1399
	if (of_get_property(np, "st,sig-dir-dat0", NULL))
1400
		host->pwr_reg_add |= MCI_ST_DATA0DIREN;
1401
	if (of_get_property(np, "st,sig-dir-dat2", NULL))
1402
		host->pwr_reg_add |= MCI_ST_DATA2DIREN;
1403
	if (of_get_property(np, "st,sig-dir-dat31", NULL))
1404
		host->pwr_reg_add |= MCI_ST_DATA31DIREN;
1405
	if (of_get_property(np, "st,sig-dir-dat74", NULL))
1406
		host->pwr_reg_add |= MCI_ST_DATA74DIREN;
1407
	if (of_get_property(np, "st,sig-dir-cmd", NULL))
1408
		host->pwr_reg_add |= MCI_ST_CMDDIREN;
1409
	if (of_get_property(np, "st,sig-pin-fbclk", NULL))
1410
		host->pwr_reg_add |= MCI_ST_FBCLKEN;
1411 1412

	if (of_get_property(np, "mmc-cap-mmc-highspeed", NULL))
1413
		mmc->caps |= MMC_CAP_MMC_HIGHSPEED;
1414
	if (of_get_property(np, "mmc-cap-sd-highspeed", NULL))
1415
		mmc->caps |= MMC_CAP_SD_HIGHSPEED;
1416

1417
	return 0;
1418
}
1419

B
Bill Pemberton 已提交
1420
static int mmci_probe(struct amba_device *dev,
1421
	const struct amba_id *id)
L
Linus Torvalds 已提交
1422
{
1423
	struct mmci_platform_data *plat = dev->dev.platform_data;
1424
	struct device_node *np = dev->dev.of_node;
1425
	struct variant_data *variant = id->data;
L
Linus Torvalds 已提交
1426 1427 1428 1429
	struct mmci_host *host;
	struct mmc_host *mmc;
	int ret;

1430 1431 1432 1433
	/* Must have platform data or Device Tree. */
	if (!plat && !np) {
		dev_err(&dev->dev, "No plat data or DT found\n");
		return -EINVAL;
L
Linus Torvalds 已提交
1434 1435
	}

1436 1437 1438 1439 1440 1441
	if (!plat) {
		plat = devm_kzalloc(&dev->dev, sizeof(*plat), GFP_KERNEL);
		if (!plat)
			return -ENOMEM;
	}

L
Linus Torvalds 已提交
1442
	mmc = mmc_alloc_host(sizeof(struct mmci_host), &dev->dev);
1443 1444
	if (!mmc)
		return -ENOMEM;
L
Linus Torvalds 已提交
1445

1446 1447 1448 1449
	ret = mmci_of_parse(np, mmc);
	if (ret)
		goto host_free;

L
Linus Torvalds 已提交
1450
	host = mmc_priv(mmc);
1451
	host->mmc = mmc;
R
Russell King 已提交
1452 1453 1454

	host->hw_designer = amba_manf(dev);
	host->hw_revision = amba_rev(dev);
1455 1456
	dev_dbg(mmc_dev(mmc), "designer ID = 0x%02x\n", host->hw_designer);
	dev_dbg(mmc_dev(mmc), "revision = 0x%01x\n", host->hw_revision);
R
Russell King 已提交
1457

1458
	host->clk = devm_clk_get(&dev->dev, NULL);
L
Linus Torvalds 已提交
1459 1460 1461 1462 1463
	if (IS_ERR(host->clk)) {
		ret = PTR_ERR(host->clk);
		goto host_free;
	}

1464
	ret = clk_prepare_enable(host->clk);
L
Linus Torvalds 已提交
1465
	if (ret)
1466
		goto host_free;
L
Linus Torvalds 已提交
1467 1468

	host->plat = plat;
1469
	host->variant = variant;
L
Linus Torvalds 已提交
1470
	host->mclk = clk_get_rate(host->clk);
1471 1472 1473 1474 1475 1476 1477 1478 1479 1480
	/*
	 * According to the spec, mclk is max 100 MHz,
	 * so we try to adjust the clock down to this,
	 * (if possible).
	 */
	if (host->mclk > 100000000) {
		ret = clk_set_rate(host->clk, 100000000);
		if (ret < 0)
			goto clk_disable;
		host->mclk = clk_get_rate(host->clk);
1481 1482
		dev_dbg(mmc_dev(mmc), "eventual mclk rate: %u Hz\n",
			host->mclk);
1483
	}
1484

1485
	host->phybase = dev->res.start;
1486 1487 1488
	host->base = devm_ioremap_resource(&dev->dev, &dev->res);
	if (IS_ERR(host->base)) {
		ret = PTR_ERR(host->base);
L
Linus Torvalds 已提交
1489 1490 1491
		goto clk_disable;
	}

1492 1493 1494 1495 1496 1497 1498 1499 1500
	/*
	 * The ARM and ST versions of the block have slightly different
	 * clock divider equations which means that the minimum divider
	 * differs too.
	 */
	if (variant->st_clkdiv)
		mmc->f_min = DIV_ROUND_UP(host->mclk, 257);
	else
		mmc->f_min = DIV_ROUND_UP(host->mclk, 512);
1501
	/*
1502 1503 1504
	 * If no maximum operating frequency is supplied, fall back to use
	 * the module parameter, which has a (low) default value in case it
	 * is not specified. Either value must not exceed the clock rate into
1505
	 * the block, of course.
1506
	 */
1507 1508
	if (mmc->f_max)
		mmc->f_max = min(host->mclk, mmc->f_max);
1509 1510
	else
		mmc->f_max = min(host->mclk, fmax);
1511 1512
	dev_dbg(mmc_dev(mmc), "clocking block at %u Hz\n", mmc->f_max);

1513 1514 1515
	/* Get regulators and the supported OCR mask */
	mmc_regulator_get_supply(mmc);
	if (!mmc->ocr_avail)
1516
		mmc->ocr_avail = plat->ocr_mask;
1517 1518 1519
	else if (plat->ocr_mask)
		dev_warn(mmc_dev(mmc), "Platform OCR mask is ignored\n");

1520 1521 1522 1523 1524 1525
	/* DT takes precedence over platform data. */
	if (!np) {
		if (!plat->cd_invert)
			mmc->caps2 |= MMC_CAP2_CD_ACTIVE_HIGH;
		mmc->caps2 |= MMC_CAP2_RO_ACTIVE_HIGH;
	}
L
Linus Torvalds 已提交
1526

U
Ulf Hansson 已提交
1527 1528 1529
	/* We support these capabilities. */
	mmc->caps |= MMC_CAP_CMD23;

1530 1531 1532 1533 1534 1535 1536 1537 1538
	if (variant->busy_detect) {
		mmci_ops.card_busy = mmci_card_busy;
		mmci_write_datactrlreg(host, MCI_ST_DPSM_BUSYMODE);
		mmc->caps |= MMC_CAP_WAIT_WHILE_BUSY;
		mmc->max_busy_timeout = 0;
	}

	mmc->ops = &mmci_ops;

1539
	/* We support these PM capabilities. */
1540
	mmc->pm_caps |= MMC_PM_KEEP_POWER;
1541

L
Linus Torvalds 已提交
1542 1543 1544
	/*
	 * We can do SGIO
	 */
1545
	mmc->max_segs = NR_SG;
L
Linus Torvalds 已提交
1546 1547

	/*
1548 1549 1550
	 * Since only a certain number of bits are valid in the data length
	 * register, we must ensure that we don't exceed 2^num-1 bytes in a
	 * single request.
L
Linus Torvalds 已提交
1551
	 */
1552
	mmc->max_req_size = (1 << variant->datalength_bits) - 1;
L
Linus Torvalds 已提交
1553 1554 1555 1556 1557

	/*
	 * Set the maximum segment size.  Since we aren't doing DMA
	 * (yet) we are only limited by the data length register.
	 */
1558
	mmc->max_seg_size = mmc->max_req_size;
L
Linus Torvalds 已提交
1559

1560 1561 1562
	/*
	 * Block size can be up to 2048 bytes, but must be a power of two.
	 */
1563
	mmc->max_blk_size = 1 << 11;
1564

1565
	/*
1566 1567
	 * Limit the number of blocks transferred so that we don't overflow
	 * the maximum request size.
1568
	 */
1569
	mmc->max_blk_count = mmc->max_req_size >> 11;
1570

L
Linus Torvalds 已提交
1571 1572 1573 1574 1575 1576
	spin_lock_init(&host->lock);

	writel(0, host->base + MMCIMASK0);
	writel(0, host->base + MMCIMASK1);
	writel(0xfff, host->base + MMCICLEAR);

1577 1578
	/* If DT, cd/wp gpios must be supplied through it. */
	if (!np && gpio_is_valid(plat->gpio_cd)) {
1579 1580
		ret = mmc_gpio_request_cd(mmc, plat->gpio_cd, 0);
		if (ret)
1581
			goto clk_disable;
1582
	}
1583
	if (!np && gpio_is_valid(plat->gpio_wp)) {
1584 1585
		ret = mmc_gpio_request_ro(mmc, plat->gpio_wp);
		if (ret)
1586
			goto clk_disable;
1587 1588
	}

1589 1590
	ret = devm_request_irq(&dev->dev, dev->irq[0], mmci_irq, IRQF_SHARED,
			DRIVER_NAME " (cmd)", host);
L
Linus Torvalds 已提交
1591
	if (ret)
1592
		goto clk_disable;
L
Linus Torvalds 已提交
1593

1594
	if (!dev->irq[1])
1595 1596
		host->singleirq = true;
	else {
1597 1598
		ret = devm_request_irq(&dev->dev, dev->irq[1], mmci_pio_irq,
				IRQF_SHARED, DRIVER_NAME " (pio)", host);
1599
		if (ret)
1600
			goto clk_disable;
1601
	}
L
Linus Torvalds 已提交
1602

1603
	writel(MCI_IRQENABLE, host->base + MMCIMASK0);
L
Linus Torvalds 已提交
1604 1605 1606

	amba_set_drvdata(dev, mmc);

1607 1608 1609 1610 1611 1612
	dev_info(&dev->dev, "%s: PL%03x manf %x rev%u at 0x%08llx irq %d,%d (pio)\n",
		 mmc_hostname(mmc), amba_part(dev), amba_manf(dev),
		 amba_rev(dev), (unsigned long long)dev->res.start,
		 dev->irq[0], dev->irq[1]);

	mmci_dma_setup(host);
L
Linus Torvalds 已提交
1613

1614 1615
	pm_runtime_set_autosuspend_delay(&dev->dev, 50);
	pm_runtime_use_autosuspend(&dev->dev);
1616 1617
	pm_runtime_put(&dev->dev);

1618 1619
	mmc_add_host(mmc);

L
Linus Torvalds 已提交
1620 1621 1622
	return 0;

 clk_disable:
1623
	clk_disable_unprepare(host->clk);
L
Linus Torvalds 已提交
1624 1625 1626 1627 1628
 host_free:
	mmc_free_host(mmc);
	return ret;
}

B
Bill Pemberton 已提交
1629
static int mmci_remove(struct amba_device *dev)
L
Linus Torvalds 已提交
1630 1631 1632 1633 1634 1635
{
	struct mmc_host *mmc = amba_get_drvdata(dev);

	if (mmc) {
		struct mmci_host *host = mmc_priv(mmc);

1636 1637 1638 1639 1640 1641
		/*
		 * Undo pm_runtime_put() in probe.  We use the _sync
		 * version here so that we can access the primecell.
		 */
		pm_runtime_get_sync(&dev->dev);

L
Linus Torvalds 已提交
1642 1643 1644 1645 1646 1647 1648 1649
		mmc_remove_host(mmc);

		writel(0, host->base + MMCIMASK0);
		writel(0, host->base + MMCIMASK1);

		writel(0, host->base + MMCICOMMAND);
		writel(0, host->base + MMCIDATACTRL);

1650
		mmci_dma_release(host);
1651
		clk_disable_unprepare(host->clk);
L
Linus Torvalds 已提交
1652 1653 1654 1655 1656 1657
		mmc_free_host(mmc);
	}

	return 0;
}

1658
#ifdef CONFIG_PM
1659 1660 1661 1662
static void mmci_save(struct mmci_host *host)
{
	unsigned long flags;

1663
	spin_lock_irqsave(&host->lock, flags);
1664

1665 1666
	writel(0, host->base + MMCIMASK0);
	if (host->variant->pwrreg_nopower) {
1667 1668 1669 1670
		writel(0, host->base + MMCIDATACTRL);
		writel(0, host->base + MMCIPOWER);
		writel(0, host->base + MMCICLOCK);
	}
1671
	mmci_reg_delay(host);
1672

1673
	spin_unlock_irqrestore(&host->lock, flags);
1674 1675 1676 1677 1678 1679
}

static void mmci_restore(struct mmci_host *host)
{
	unsigned long flags;

1680
	spin_lock_irqsave(&host->lock, flags);
1681

1682
	if (host->variant->pwrreg_nopower) {
1683 1684 1685 1686
		writel(host->clk_reg, host->base + MMCICLOCK);
		writel(host->datactrl_reg, host->base + MMCIDATACTRL);
		writel(host->pwr_reg, host->base + MMCIPOWER);
	}
1687 1688 1689 1690
	writel(MCI_IRQENABLE, host->base + MMCIMASK0);
	mmci_reg_delay(host);

	spin_unlock_irqrestore(&host->lock, flags);
1691 1692
}

1693 1694 1695 1696 1697 1698 1699
static int mmci_runtime_suspend(struct device *dev)
{
	struct amba_device *adev = to_amba_device(dev);
	struct mmc_host *mmc = amba_get_drvdata(adev);

	if (mmc) {
		struct mmci_host *host = mmc_priv(mmc);
1700
		pinctrl_pm_select_sleep_state(dev);
1701
		mmci_save(host);
1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715
		clk_disable_unprepare(host->clk);
	}

	return 0;
}

static int mmci_runtime_resume(struct device *dev)
{
	struct amba_device *adev = to_amba_device(dev);
	struct mmc_host *mmc = amba_get_drvdata(adev);

	if (mmc) {
		struct mmci_host *host = mmc_priv(mmc);
		clk_prepare_enable(host->clk);
1716
		mmci_restore(host);
1717
		pinctrl_pm_select_default_state(dev);
1718 1719 1720 1721 1722 1723
	}

	return 0;
}
#endif

1724
static const struct dev_pm_ops mmci_dev_pm_ops = {
1725 1726
	SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
				pm_runtime_force_resume)
1727
	SET_PM_RUNTIME_PM_OPS(mmci_runtime_suspend, mmci_runtime_resume, NULL)
1728 1729
};

L
Linus Torvalds 已提交
1730 1731 1732
static struct amba_id mmci_ids[] = {
	{
		.id	= 0x00041180,
1733
		.mask	= 0xff0fffff,
1734
		.data	= &variant_arm,
L
Linus Torvalds 已提交
1735
	},
1736 1737 1738 1739 1740
	{
		.id	= 0x01041180,
		.mask	= 0xff0fffff,
		.data	= &variant_arm_extended_fifo,
	},
1741 1742 1743 1744 1745
	{
		.id	= 0x02041180,
		.mask	= 0xff0fffff,
		.data	= &variant_arm_extended_fifo_hwfc,
	},
L
Linus Torvalds 已提交
1746 1747 1748
	{
		.id	= 0x00041181,
		.mask	= 0x000fffff,
1749
		.data	= &variant_arm,
L
Linus Torvalds 已提交
1750
	},
1751 1752 1753 1754
	/* ST Micro variants */
	{
		.id     = 0x00180180,
		.mask   = 0x00ffffff,
1755
		.data	= &variant_u300,
1756
	},
1757 1758 1759 1760 1761
	{
		.id     = 0x10180180,
		.mask   = 0xf0ffffff,
		.data	= &variant_nomadik,
	},
1762 1763 1764
	{
		.id     = 0x00280180,
		.mask   = 0x00ffffff,
1765 1766 1767 1768
		.data	= &variant_u300,
	},
	{
		.id     = 0x00480180,
1769
		.mask   = 0xf0ffffff,
1770
		.data	= &variant_ux500,
1771
	},
1772 1773 1774 1775 1776
	{
		.id     = 0x10480180,
		.mask   = 0xf0ffffff,
		.data	= &variant_ux500v2,
	},
L
Linus Torvalds 已提交
1777 1778 1779
	{ 0, 0 },
};

1780 1781
MODULE_DEVICE_TABLE(amba, mmci_ids);

L
Linus Torvalds 已提交
1782 1783 1784
static struct amba_driver mmci_driver = {
	.drv		= {
		.name	= DRIVER_NAME,
1785
		.pm	= &mmci_dev_pm_ops,
L
Linus Torvalds 已提交
1786 1787
	},
	.probe		= mmci_probe,
B
Bill Pemberton 已提交
1788
	.remove		= mmci_remove,
L
Linus Torvalds 已提交
1789 1790 1791
	.id_table	= mmci_ids,
};

1792
module_amba_driver(mmci_driver);
L
Linus Torvalds 已提交
1793 1794 1795 1796 1797

module_param(fmax, uint, 0444);

MODULE_DESCRIPTION("ARM PrimeCell PL180/181 Multimedia Card Interface driver");
MODULE_LICENSE("GPL");