exynos_drm_fimd.c 30.2 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13
/* exynos_drm_fimd.c
 *
 * Copyright (C) 2011 Samsung Electronics Co.Ltd
 * Authors:
 *	Joonyoung Shim <jy0922.shim@samsung.com>
 *	Inki Dae <inki.dae@samsung.com>
 *
 * This program is free software; you can redistribute  it and/or modify it
 * under  the terms of  the GNU General  Public License as published by the
 * Free Software Foundation;  either version 2 of the  License, or (at your
 * option) any later version.
 *
 */
14
#include <drm/drmP.h>
15 16 17 18

#include <linux/kernel.h>
#include <linux/platform_device.h>
#include <linux/clk.h>
19
#include <linux/of.h>
20
#include <linux/of_device.h>
21
#include <linux/pm_runtime.h>
22
#include <linux/component.h>
23 24
#include <linux/mfd/syscon.h>
#include <linux/regmap.h>
25

26
#include <video/of_display_timing.h>
27
#include <video/of_videomode.h>
28
#include <video/samsung_fimd.h>
29 30 31
#include <drm/exynos_drm.h>

#include "exynos_drm_drv.h"
32
#include "exynos_drm_fb.h"
33 34
#include "exynos_drm_fbdev.h"
#include "exynos_drm_crtc.h"
35
#include "exynos_drm_plane.h"
36
#include "exynos_drm_iommu.h"
37 38

/*
39
 * FIMD stands for Fully Interactive Mobile Display and
40 41 42 43 44
 * as a display controller, it transfers contents drawn on memory
 * to a LCD Panel through Display Interfaces such as RGB or
 * CPU Interface.
 */

45
#define MIN_FB_WIDTH_FOR_16WORD_BURST 128
46

47 48 49
/* position control register for hardware window 0, 2 ~ 4.*/
#define VIDOSD_A(win)		(VIDOSD_BASE + 0x00 + (win) * 16)
#define VIDOSD_B(win)		(VIDOSD_BASE + 0x04 + (win) * 16)
50 51 52 53 54 55
/*
 * size control register for hardware windows 0 and alpha control register
 * for hardware windows 1 ~ 4
 */
#define VIDOSD_C(win)		(VIDOSD_BASE + 0x08 + (win) * 16)
/* size control register for hardware windows 1 ~ 2. */
56 57
#define VIDOSD_D(win)		(VIDOSD_BASE + 0x0C + (win) * 16)

58 59 60
#define VIDWnALPHA0(win)	(VIDW_ALPHA + 0x00 + (win) * 8)
#define VIDWnALPHA1(win)	(VIDW_ALPHA + 0x04 + (win) * 8)

61
#define VIDWx_BUF_START(win, buf)	(VIDW_BUF_START(buf) + (win) * 8)
62
#define VIDWx_BUF_START_S(win, buf)	(VIDW_BUF_START_S(buf) + (win) * 8)
63 64 65 66
#define VIDWx_BUF_END(win, buf)		(VIDW_BUF_END(buf) + (win) * 8)
#define VIDWx_BUF_SIZE(win, buf)	(VIDW_BUF_SIZE(buf) + (win) * 4)

/* color key control register for hardware window 1 ~ 4. */
67
#define WKEYCON0_BASE(x)		((WKEYCON0 + 0x140) + ((x - 1) * 8))
68
/* color key value register for hardware window 1 ~ 4. */
69
#define WKEYCON1_BASE(x)		((WKEYCON1 + 0x140) + ((x - 1) * 8))
70

71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88
/* I80 / RGB trigger control register */
#define TRIGCON				0x1A4
#define TRGMODE_I80_RGB_ENABLE_I80	(1 << 0)
#define SWTRGCMD_I80_RGB_ENABLE		(1 << 1)

/* display mode change control register except exynos4 */
#define VIDOUT_CON			0x000
#define VIDOUT_CON_F_I80_LDI0		(0x2 << 8)

/* I80 interface control for main LDI register */
#define I80IFCONFAx(x)			(0x1B0 + (x) * 4)
#define I80IFCONFBx(x)			(0x1B8 + (x) * 4)
#define LCD_CS_SETUP(x)			((x) << 16)
#define LCD_WR_SETUP(x)			((x) << 12)
#define LCD_WR_ACTIVE(x)		((x) << 8)
#define LCD_WR_HOLD(x)			((x) << 4)
#define I80IFEN_ENABLE			(1 << 0)

89 90 91
/* FIMD has totally five hardware windows. */
#define WINDOWS_NR	5

92 93
struct fimd_driver_data {
	unsigned int timing_base;
94 95 96
	unsigned int lcdblk_offset;
	unsigned int lcdblk_vt_shift;
	unsigned int lcdblk_bypass_shift;
97
	unsigned int lcdblk_mic_bypass_shift;
98 99

	unsigned int has_shadowcon:1;
100
	unsigned int has_clksel:1;
101
	unsigned int has_limited_fmt:1;
102
	unsigned int has_vidoutcon:1;
J
Joonyoung Shim 已提交
103
	unsigned int has_vtsel:1;
104
	unsigned int has_mic_bypass:1;
105
	unsigned int has_dp_clk:1;
106 107
};

108 109 110
static struct fimd_driver_data s3c64xx_fimd_driver_data = {
	.timing_base = 0x0,
	.has_clksel = 1,
111
	.has_limited_fmt = 1,
112 113
};

114 115 116 117 118 119 120 121
static struct fimd_driver_data exynos3_fimd_driver_data = {
	.timing_base = 0x20000,
	.lcdblk_offset = 0x210,
	.lcdblk_bypass_shift = 1,
	.has_shadowcon = 1,
	.has_vidoutcon = 1,
};

122
static struct fimd_driver_data exynos4_fimd_driver_data = {
123
	.timing_base = 0x0,
124 125 126
	.lcdblk_offset = 0x210,
	.lcdblk_vt_shift = 10,
	.lcdblk_bypass_shift = 1,
127
	.has_shadowcon = 1,
J
Joonyoung Shim 已提交
128
	.has_vtsel = 1,
129 130
};

131 132 133 134 135 136 137
static struct fimd_driver_data exynos4415_fimd_driver_data = {
	.timing_base = 0x20000,
	.lcdblk_offset = 0x210,
	.lcdblk_vt_shift = 10,
	.lcdblk_bypass_shift = 1,
	.has_shadowcon = 1,
	.has_vidoutcon = 1,
J
Joonyoung Shim 已提交
138
	.has_vtsel = 1,
139 140
};

141
static struct fimd_driver_data exynos5_fimd_driver_data = {
142
	.timing_base = 0x20000,
143 144 145
	.lcdblk_offset = 0x214,
	.lcdblk_vt_shift = 24,
	.lcdblk_bypass_shift = 15,
146
	.has_shadowcon = 1,
147
	.has_vidoutcon = 1,
J
Joonyoung Shim 已提交
148
	.has_vtsel = 1,
149
	.has_dp_clk = 1,
150 151
};

152 153 154 155 156 157 158 159 160 161
static struct fimd_driver_data exynos5420_fimd_driver_data = {
	.timing_base = 0x20000,
	.lcdblk_offset = 0x214,
	.lcdblk_vt_shift = 24,
	.lcdblk_bypass_shift = 15,
	.lcdblk_mic_bypass_shift = 11,
	.has_shadowcon = 1,
	.has_vidoutcon = 1,
	.has_vtsel = 1,
	.has_mic_bypass = 1,
162
	.has_dp_clk = 1,
163 164
};

165
struct fimd_context {
166
	struct device			*dev;
167
	struct drm_device		*drm_dev;
168
	struct exynos_drm_crtc		*crtc;
169
	struct exynos_drm_plane		planes[WINDOWS_NR];
170
	struct exynos_drm_plane_config	configs[WINDOWS_NR];
171 172 173
	struct clk			*bus_clk;
	struct clk			*lcd_clk;
	void __iomem			*regs;
174
	struct regmap			*sysreg;
175
	unsigned long			irq_flags;
176
	u32				vidcon0;
177
	u32				vidcon1;
178 179 180
	u32				vidout_con;
	u32				i80ifcon;
	bool				i80_if;
181
	bool				suspended;
182
	int				pipe;
183 184
	wait_queue_head_t		wait_vsync_queue;
	atomic_t			wait_vsync_event;
185 186
	atomic_t			win_updated;
	atomic_t			triggering;
187

188
	struct fimd_driver_data *driver_data;
189
	struct drm_encoder *encoder;
190
	struct exynos_drm_clk		dp_clk;
191 192
};

193
static const struct of_device_id fimd_driver_dt_match[] = {
194 195
	{ .compatible = "samsung,s3c6400-fimd",
	  .data = &s3c64xx_fimd_driver_data },
196 197
	{ .compatible = "samsung,exynos3250-fimd",
	  .data = &exynos3_fimd_driver_data },
198
	{ .compatible = "samsung,exynos4210-fimd",
199
	  .data = &exynos4_fimd_driver_data },
200 201
	{ .compatible = "samsung,exynos4415-fimd",
	  .data = &exynos4415_fimd_driver_data },
202
	{ .compatible = "samsung,exynos5250-fimd",
203
	  .data = &exynos5_fimd_driver_data },
204 205
	{ .compatible = "samsung,exynos5420-fimd",
	  .data = &exynos5420_fimd_driver_data },
206 207
	{},
};
208
MODULE_DEVICE_TABLE(of, fimd_driver_dt_match);
209

210 211 212 213 214 215 216 217
static const enum drm_plane_type fimd_win_types[WINDOWS_NR] = {
	DRM_PLANE_TYPE_PRIMARY,
	DRM_PLANE_TYPE_OVERLAY,
	DRM_PLANE_TYPE_OVERLAY,
	DRM_PLANE_TYPE_OVERLAY,
	DRM_PLANE_TYPE_CURSOR,
};

218 219 220 221 222 223 224 225
static const uint32_t fimd_formats[] = {
	DRM_FORMAT_C8,
	DRM_FORMAT_XRGB1555,
	DRM_FORMAT_RGB565,
	DRM_FORMAT_XRGB8888,
	DRM_FORMAT_ARGB8888,
};

226 227 228
static inline struct fimd_driver_data *drm_fimd_get_driver_data(
	struct platform_device *pdev)
{
229 230 231
	const struct of_device_id *of_id =
			of_match_device(fimd_driver_dt_match, &pdev->dev);

232
	return (struct fimd_driver_data *)of_id->data;
233 234
}

235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290
static int fimd_enable_vblank(struct exynos_drm_crtc *crtc)
{
	struct fimd_context *ctx = crtc->ctx;
	u32 val;

	if (ctx->suspended)
		return -EPERM;

	if (!test_and_set_bit(0, &ctx->irq_flags)) {
		val = readl(ctx->regs + VIDINTCON0);

		val |= VIDINTCON0_INT_ENABLE;

		if (ctx->i80_if) {
			val |= VIDINTCON0_INT_I80IFDONE;
			val |= VIDINTCON0_INT_SYSMAINCON;
			val &= ~VIDINTCON0_INT_SYSSUBCON;
		} else {
			val |= VIDINTCON0_INT_FRAME;

			val &= ~VIDINTCON0_FRAMESEL0_MASK;
			val |= VIDINTCON0_FRAMESEL0_VSYNC;
			val &= ~VIDINTCON0_FRAMESEL1_MASK;
			val |= VIDINTCON0_FRAMESEL1_NONE;
		}

		writel(val, ctx->regs + VIDINTCON0);
	}

	return 0;
}

static void fimd_disable_vblank(struct exynos_drm_crtc *crtc)
{
	struct fimd_context *ctx = crtc->ctx;
	u32 val;

	if (ctx->suspended)
		return;

	if (test_and_clear_bit(0, &ctx->irq_flags)) {
		val = readl(ctx->regs + VIDINTCON0);

		val &= ~VIDINTCON0_INT_ENABLE;

		if (ctx->i80_if) {
			val &= ~VIDINTCON0_INT_I80IFDONE;
			val &= ~VIDINTCON0_INT_SYSMAINCON;
			val &= ~VIDINTCON0_INT_SYSSUBCON;
		} else
			val &= ~VIDINTCON0_INT_FRAME;

		writel(val, ctx->regs + VIDINTCON0);
	}
}

291
static void fimd_wait_for_vblank(struct exynos_drm_crtc *crtc)
292
{
293
	struct fimd_context *ctx = crtc->ctx;
294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309

	if (ctx->suspended)
		return;

	atomic_set(&ctx->wait_vsync_event, 1);

	/*
	 * wait for FIMD to signal VSYNC interrupt or return after
	 * timeout which is set to 50ms (refresh rate of 20).
	 */
	if (!wait_event_timeout(ctx->wait_vsync_queue,
				!atomic_read(&ctx->wait_vsync_event),
				HZ/20))
		DRM_DEBUG_KMS("vblank wait timed out.\n");
}

310
static void fimd_enable_video_output(struct fimd_context *ctx, unsigned int win,
311 312 313 314 315 316 317 318 319 320 321 322
					bool enable)
{
	u32 val = readl(ctx->regs + WINCON(win));

	if (enable)
		val |= WINCONx_ENWIN;
	else
		val &= ~WINCONx_ENWIN;

	writel(val, ctx->regs + WINCON(win));
}

323 324
static void fimd_enable_shadow_channel_path(struct fimd_context *ctx,
						unsigned int win,
325 326 327 328 329 330 331 332 333 334 335 336
						bool enable)
{
	u32 val = readl(ctx->regs + SHADOWCON);

	if (enable)
		val |= SHADOWCON_CHx_ENABLE(win);
	else
		val &= ~SHADOWCON_CHx_ENABLE(win);

	writel(val, ctx->regs + SHADOWCON);
}

337
static void fimd_clear_channels(struct exynos_drm_crtc *crtc)
338
{
339
	struct fimd_context *ctx = crtc->ctx;
340
	unsigned int win, ch_enabled = 0;
341 342 343

	DRM_DEBUG_KMS("%s\n", __FILE__);

344 345 346 347 348 349
	/* Hardware is in unknown state, so ensure it gets enabled properly */
	pm_runtime_get_sync(ctx->dev);

	clk_prepare_enable(ctx->bus_clk);
	clk_prepare_enable(ctx->lcd_clk);

350 351
	/* Check if any channel is enabled. */
	for (win = 0; win < WINDOWS_NR; win++) {
352 353 354
		u32 val = readl(ctx->regs + WINCON(win));

		if (val & WINCONx_ENWIN) {
355
			fimd_enable_video_output(ctx, win, false);
356

357 358 359 360
			if (ctx->driver_data->has_shadowcon)
				fimd_enable_shadow_channel_path(ctx, win,
								false);

361 362 363 364 365
			ch_enabled = 1;
		}
	}

	/* Wait for vsync, as disable channel takes effect at next vsync */
366
	if (ch_enabled) {
367 368 369 370 371
		int pipe = ctx->pipe;

		/* ensure that vblank interrupt won't be reported to core */
		ctx->suspended = false;
		ctx->pipe = -1;
372

373
		fimd_enable_vblank(ctx->crtc);
374
		fimd_wait_for_vblank(ctx->crtc);
375 376 377 378
		fimd_disable_vblank(ctx->crtc);

		ctx->suspended = true;
		ctx->pipe = pipe;
379
	}
380 381 382 383 384

	clk_disable_unprepare(ctx->lcd_clk);
	clk_disable_unprepare(ctx->bus_clk);

	pm_runtime_put(ctx->dev);
385 386
}

387 388 389 390 391 392
static u32 fimd_calc_clkdiv(struct fimd_context *ctx,
		const struct drm_display_mode *mode)
{
	unsigned long ideal_clk = mode->htotal * mode->vtotal * mode->vrefresh;
	u32 clkdiv;

393 394 395 396 397 398 399 400
	if (ctx->i80_if) {
		/*
		 * The frame done interrupt should be occurred prior to the
		 * next TE signal.
		 */
		ideal_clk *= 2;
	}

401
	/* Find the clock divider value that gets us closest to ideal_clk */
402
	clkdiv = DIV_ROUND_CLOSEST(clk_get_rate(ctx->lcd_clk), ideal_clk);
403 404 405 406

	return (clkdiv < 0x100) ? clkdiv : 0xff;
}

407
static void fimd_commit(struct exynos_drm_crtc *crtc)
408
{
409
	struct fimd_context *ctx = crtc->ctx;
410
	struct drm_display_mode *mode = &crtc->base.state->adjusted_mode;
411 412 413
	struct fimd_driver_data *driver_data = ctx->driver_data;
	void *timing_base = ctx->regs + driver_data->timing_base;
	u32 val, clkdiv;
414

I
Inki Dae 已提交
415 416 417
	if (ctx->suspended)
		return;

418 419 420 421
	/* nothing to do if we haven't set the mode yet */
	if (mode->htotal == 0 || mode->vtotal == 0)
		return;

422 423 424 425 426 427 428 429
	if (ctx->i80_if) {
		val = ctx->i80ifcon | I80IFEN_ENABLE;
		writel(val, timing_base + I80IFCONFAx(0));

		/* disable auto frame rate */
		writel(0, timing_base + I80IFCONFBx(0));

		/* set video type selection to I80 interface */
J
Joonyoung Shim 已提交
430 431
		if (driver_data->has_vtsel && ctx->sysreg &&
				regmap_update_bits(ctx->sysreg,
432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481
					driver_data->lcdblk_offset,
					0x3 << driver_data->lcdblk_vt_shift,
					0x1 << driver_data->lcdblk_vt_shift)) {
			DRM_ERROR("Failed to update sysreg for I80 i/f.\n");
			return;
		}
	} else {
		int vsync_len, vbpd, vfpd, hsync_len, hbpd, hfpd;
		u32 vidcon1;

		/* setup polarity values */
		vidcon1 = ctx->vidcon1;
		if (mode->flags & DRM_MODE_FLAG_NVSYNC)
			vidcon1 |= VIDCON1_INV_VSYNC;
		if (mode->flags & DRM_MODE_FLAG_NHSYNC)
			vidcon1 |= VIDCON1_INV_HSYNC;
		writel(vidcon1, ctx->regs + driver_data->timing_base + VIDCON1);

		/* setup vertical timing values. */
		vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
		vbpd = mode->crtc_vtotal - mode->crtc_vsync_end;
		vfpd = mode->crtc_vsync_start - mode->crtc_vdisplay;

		val = VIDTCON0_VBPD(vbpd - 1) |
			VIDTCON0_VFPD(vfpd - 1) |
			VIDTCON0_VSPW(vsync_len - 1);
		writel(val, ctx->regs + driver_data->timing_base + VIDTCON0);

		/* setup horizontal timing values.  */
		hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
		hbpd = mode->crtc_htotal - mode->crtc_hsync_end;
		hfpd = mode->crtc_hsync_start - mode->crtc_hdisplay;

		val = VIDTCON1_HBPD(hbpd - 1) |
			VIDTCON1_HFPD(hfpd - 1) |
			VIDTCON1_HSPW(hsync_len - 1);
		writel(val, ctx->regs + driver_data->timing_base + VIDTCON1);
	}

	if (driver_data->has_vidoutcon)
		writel(ctx->vidout_con, timing_base + VIDOUT_CON);

	/* set bypass selection */
	if (ctx->sysreg && regmap_update_bits(ctx->sysreg,
				driver_data->lcdblk_offset,
				0x1 << driver_data->lcdblk_bypass_shift,
				0x1 << driver_data->lcdblk_bypass_shift)) {
		DRM_ERROR("Failed to update sysreg for bypass setting.\n");
		return;
	}
482

483 484 485 486 487 488 489 490 491 492 493 494
	/* TODO: When MIC is enabled for display path, the lcdblk_mic_bypass
	 * bit should be cleared.
	 */
	if (driver_data->has_mic_bypass && ctx->sysreg &&
	    regmap_update_bits(ctx->sysreg,
				driver_data->lcdblk_offset,
				0x1 << driver_data->lcdblk_mic_bypass_shift,
				0x1 << driver_data->lcdblk_mic_bypass_shift)) {
		DRM_ERROR("Failed to update sysreg for bypass mic.\n");
		return;
	}

495
	/* setup horizontal and vertical display size. */
496 497 498 499
	val = VIDTCON2_LINEVAL(mode->vdisplay - 1) |
	       VIDTCON2_HOZVAL(mode->hdisplay - 1) |
	       VIDTCON2_LINEVAL_E(mode->vdisplay - 1) |
	       VIDTCON2_HOZVAL_E(mode->hdisplay - 1);
500
	writel(val, ctx->regs + driver_data->timing_base + VIDTCON2);
501

502 503 504 505
	/*
	 * fields of register with prefix '_F' would be updated
	 * at vsync(same as dma start)
	 */
506 507
	val = ctx->vidcon0;
	val |= VIDCON0_ENVID | VIDCON0_ENVID_F;
508

509
	if (ctx->driver_data->has_clksel)
510 511
		val |= VIDCON0_CLKSEL_LCD;

512 513 514
	clkdiv = fimd_calc_clkdiv(ctx, mode);
	if (clkdiv > 1)
		val |= VIDCON0_CLKVAL_F(clkdiv - 1) | VIDCON0_CLKDIR;
515 516 517 518 519

	writel(val, ctx->regs + VIDCON0);
}


520
static void fimd_win_set_pixfmt(struct fimd_context *ctx, unsigned int win,
521
				uint32_t pixel_format, int width)
522 523 524 525 526
{
	unsigned long val;

	val = WINCONx_ENWIN;

527 528 529 530 531
	/*
	 * In case of s3c64xx, window 0 doesn't support alpha channel.
	 * So the request format is ARGB8888 then change it to XRGB8888.
	 */
	if (ctx->driver_data->has_limited_fmt && !win) {
532 533
		if (pixel_format == DRM_FORMAT_ARGB8888)
			pixel_format = DRM_FORMAT_XRGB8888;
534 535
	}

536
	switch (pixel_format) {
537
	case DRM_FORMAT_C8:
538 539 540 541
		val |= WINCON0_BPPMODE_8BPP_PALETTE;
		val |= WINCONx_BURSTLEN_8WORD;
		val |= WINCONx_BYTSWP;
		break;
542 543 544 545 546 547
	case DRM_FORMAT_XRGB1555:
		val |= WINCON0_BPPMODE_16BPP_1555;
		val |= WINCONx_HAWSWP;
		val |= WINCONx_BURSTLEN_16WORD;
		break;
	case DRM_FORMAT_RGB565:
548 549 550 551
		val |= WINCON0_BPPMODE_16BPP_565;
		val |= WINCONx_HAWSWP;
		val |= WINCONx_BURSTLEN_16WORD;
		break;
552
	case DRM_FORMAT_XRGB8888:
553 554 555 556
		val |= WINCON0_BPPMODE_24BPP_888;
		val |= WINCONx_WSWP;
		val |= WINCONx_BURSTLEN_16WORD;
		break;
557 558
	case DRM_FORMAT_ARGB8888:
		val |= WINCON1_BPPMODE_25BPP_A1888
559 560 561 562 563 564 565 566 567 568 569 570 571
			| WINCON1_BLD_PIX | WINCON1_ALPHA_SEL;
		val |= WINCONx_WSWP;
		val |= WINCONx_BURSTLEN_16WORD;
		break;
	default:
		DRM_DEBUG_KMS("invalid pixel size so using unpacked 24bpp.\n");

		val |= WINCON0_BPPMODE_24BPP_888;
		val |= WINCONx_WSWP;
		val |= WINCONx_BURSTLEN_16WORD;
		break;
	}

572
	/*
573 574 575 576 577
	 * Setting dma-burst to 16Word causes permanent tearing for very small
	 * buffers, e.g. cursor buffer. Burst Mode switching which based on
	 * plane size is not recommended as plane size varies alot towards the
	 * end of the screen and rapid movement causes unstable DMA, but it is
	 * still better to change dma-burst than displaying garbage.
578 579
	 */

580
	if (width < MIN_FB_WIDTH_FOR_16WORD_BURST) {
581 582 583 584
		val &= ~WINCONx_BURSTLEN_MASK;
		val |= WINCONx_BURSTLEN_4WORD;
	}

585
	writel(val, ctx->regs + WINCON(win));
586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603

	/* hardware window 0 doesn't support alpha channel. */
	if (win != 0) {
		/* OSD alpha */
		val = VIDISD14C_ALPHA0_R(0xf) |
			VIDISD14C_ALPHA0_G(0xf) |
			VIDISD14C_ALPHA0_B(0xf) |
			VIDISD14C_ALPHA1_R(0xf) |
			VIDISD14C_ALPHA1_G(0xf) |
			VIDISD14C_ALPHA1_B(0xf);

		writel(val, ctx->regs + VIDOSD_C(win));

		val = VIDW_ALPHA_R(0xf) | VIDW_ALPHA_G(0xf) |
			VIDW_ALPHA_G(0xf);
		writel(val, ctx->regs + VIDWnALPHA0(win));
		writel(val, ctx->regs + VIDWnALPHA1(win));
	}
604 605
}

606
static void fimd_win_set_colkey(struct fimd_context *ctx, unsigned int win)
607 608 609 610 611 612 613 614 615 616 617 618
{
	unsigned int keycon0 = 0, keycon1 = 0;

	keycon0 = ~(WxKEYCON0_KEYBL_EN | WxKEYCON0_KEYEN_F |
			WxKEYCON0_DIRCON) | WxKEYCON0_COMPKEY(0);

	keycon1 = WxKEYCON1_COLVAL(0xffffffff);

	writel(keycon0, ctx->regs + WKEYCON0_BASE(win));
	writel(keycon1, ctx->regs + WKEYCON1_BASE(win));
}

619 620 621 622 623 624 625
/**
 * shadow_protect_win() - disable updating values from shadow registers at vsync
 *
 * @win: window to protect registers for
 * @protect: 1 to protect (disable updates)
 */
static void fimd_shadow_protect_win(struct fimd_context *ctx,
626
				    unsigned int win, bool protect)
627 628 629
{
	u32 reg, bits, val;

630 631 632 633 634 635 636 637 638 639
	/*
	 * SHADOWCON/PRTCON register is used for enabling timing.
	 *
	 * for example, once only width value of a register is set,
	 * if the dma is started then fimd hardware could malfunction so
	 * with protect window setting, the register fields with prefix '_F'
	 * wouldn't be updated at vsync also but updated once unprotect window
	 * is set.
	 */

640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655
	if (ctx->driver_data->has_shadowcon) {
		reg = SHADOWCON;
		bits = SHADOWCON_WINx_PROTECT(win);
	} else {
		reg = PRTCON;
		bits = PRTCON_PROTECT;
	}

	val = readl(ctx->regs + reg);
	if (protect)
		val |= bits;
	else
		val &= ~bits;
	writel(val, ctx->regs + reg);
}

656
static void fimd_atomic_begin(struct exynos_drm_crtc *crtc)
657 658
{
	struct fimd_context *ctx = crtc->ctx;
659
	int i;
660 661 662 663

	if (ctx->suspended)
		return;

664 665
	for (i = 0; i < WINDOWS_NR; i++)
		fimd_shadow_protect_win(ctx, i, true);
666 667
}

668
static void fimd_atomic_flush(struct exynos_drm_crtc *crtc)
669 670
{
	struct fimd_context *ctx = crtc->ctx;
671
	int i;
672 673 674 675

	if (ctx->suspended)
		return;

676 677
	for (i = 0; i < WINDOWS_NR; i++)
		fimd_shadow_protect_win(ctx, i, false);
678 679
}

680 681
static void fimd_update_plane(struct exynos_drm_crtc *crtc,
			      struct exynos_drm_plane *plane)
682
{
683 684
	struct exynos_drm_plane_state *state =
				to_exynos_plane_state(plane->base.state);
685
	struct fimd_context *ctx = crtc->ctx;
686
	struct drm_framebuffer *fb = state->base.fb;
687 688 689
	dma_addr_t dma_addr;
	unsigned long val, size, offset;
	unsigned int last_x, last_y, buf_offsize, line_size;
690
	unsigned int win = plane->index;
691 692
	unsigned int bpp = fb->bits_per_pixel >> 3;
	unsigned int pitch = fb->pitches[0];
693

I
Inki Dae 已提交
694 695 696
	if (ctx->suspended)
		return;

697 698
	offset = state->src.x * bpp;
	offset += state->src.y * pitch;
699

700
	/* buffer start address */
701
	dma_addr = exynos_drm_fb_dma_addr(fb, 0) + offset;
702
	val = (unsigned long)dma_addr;
703 704 705
	writel(val, ctx->regs + VIDWx_BUF_START(win, 0));

	/* buffer end address */
706
	size = pitch * state->crtc.h;
707
	val = (unsigned long)(dma_addr + size);
708 709 710
	writel(val, ctx->regs + VIDWx_BUF_END(win, 0));

	DRM_DEBUG_KMS("start addr = 0x%lx, end addr = 0x%lx, size = 0x%lx\n",
711
			(unsigned long)dma_addr, val, size);
712
	DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
713
			state->crtc.w, state->crtc.h);
714 715

	/* buffer size */
716 717
	buf_offsize = pitch - (state->crtc.w * bpp);
	line_size = state->crtc.w * bpp;
718 719 720 721
	val = VIDW_BUF_SIZE_OFFSET(buf_offsize) |
		VIDW_BUF_SIZE_PAGEWIDTH(line_size) |
		VIDW_BUF_SIZE_OFFSET_E(buf_offsize) |
		VIDW_BUF_SIZE_PAGEWIDTH_E(line_size);
722 723 724
	writel(val, ctx->regs + VIDWx_BUF_SIZE(win, 0));

	/* OSD position */
725 726 727 728
	val = VIDOSDxA_TOPLEFT_X(state->crtc.x) |
		VIDOSDxA_TOPLEFT_Y(state->crtc.y) |
		VIDOSDxA_TOPLEFT_X_E(state->crtc.x) |
		VIDOSDxA_TOPLEFT_Y_E(state->crtc.y);
729 730
	writel(val, ctx->regs + VIDOSD_A(win));

731
	last_x = state->crtc.x + state->crtc.w;
732 733
	if (last_x)
		last_x--;
734
	last_y = state->crtc.y + state->crtc.h;
735 736 737
	if (last_y)
		last_y--;

738 739 740
	val = VIDOSDxB_BOTRIGHT_X(last_x) | VIDOSDxB_BOTRIGHT_Y(last_y) |
		VIDOSDxB_BOTRIGHT_X_E(last_x) | VIDOSDxB_BOTRIGHT_Y_E(last_y);

741 742
	writel(val, ctx->regs + VIDOSD_B(win));

743
	DRM_DEBUG_KMS("osd pos: tx = %d, ty = %d, bx = %d, by = %d\n",
744
			state->crtc.x, state->crtc.y, last_x, last_y);
745 746 747 748 749

	/* OSD size */
	if (win != 3 && win != 4) {
		u32 offset = VIDOSD_D(win);
		if (win == 0)
750
			offset = VIDOSD_C(win);
751
		val = state->crtc.w * state->crtc.h;
752 753 754 755 756
		writel(val, ctx->regs + offset);

		DRM_DEBUG_KMS("osd size = 0x%x\n", (unsigned int)val);
	}

757
	fimd_win_set_pixfmt(ctx, win, fb->pixel_format, state->src.w);
758 759 760

	/* hardware window 0 doesn't support color key. */
	if (win != 0)
761
		fimd_win_set_colkey(ctx, win);
762

763
	fimd_enable_video_output(ctx, win, true);
764

765 766
	if (ctx->driver_data->has_shadowcon)
		fimd_enable_shadow_channel_path(ctx, win, true);
767

768 769
	if (ctx->i80_if)
		atomic_set(&ctx->win_updated, 1);
770 771
}

772 773
static void fimd_disable_plane(struct exynos_drm_crtc *crtc,
			       struct exynos_drm_plane *plane)
774
{
775
	struct fimd_context *ctx = crtc->ctx;
776
	unsigned int win = plane->index;
777

778
	if (ctx->suspended)
779 780
		return;

781
	fimd_enable_video_output(ctx, win, false);
782

783 784
	if (ctx->driver_data->has_shadowcon)
		fimd_enable_shadow_channel_path(ctx, win, false);
785 786
}

787
static void fimd_enable(struct exynos_drm_crtc *crtc)
788
{
789
	struct fimd_context *ctx = crtc->ctx;
790 791

	if (!ctx->suspended)
792
		return;
793 794 795

	ctx->suspended = false;

796 797
	pm_runtime_get_sync(ctx->dev);

798
	/* if vblank was enabled status, enable it again. */
799 800
	if (test_and_clear_bit(0, &ctx->irq_flags))
		fimd_enable_vblank(ctx->crtc);
801

802
	fimd_commit(ctx->crtc);
803 804
}

805
static void fimd_disable(struct exynos_drm_crtc *crtc)
806
{
807
	struct fimd_context *ctx = crtc->ctx;
808
	int i;
809

810
	if (ctx->suspended)
811
		return;
812 813 814 815 816 817

	/*
	 * We need to make sure that all windows are disabled before we
	 * suspend that connector. Otherwise we might try to scan from
	 * a destroyed buffer later.
	 */
818
	for (i = 0; i < WINDOWS_NR; i++)
819
		fimd_disable_plane(crtc, &ctx->planes[i]);
820

821 822 823 824
	fimd_enable_vblank(crtc);
	fimd_wait_for_vblank(crtc);
	fimd_disable_vblank(crtc);

825 826
	writel(0, ctx->regs + VIDCON0);

827
	pm_runtime_put_sync(ctx->dev);
828
	ctx->suspended = true;
829 830
}

831 832
static void fimd_trigger(struct device *dev)
{
833
	struct fimd_context *ctx = dev_get_drvdata(dev);
834 835 836 837
	struct fimd_driver_data *driver_data = ctx->driver_data;
	void *timing_base = ctx->regs + driver_data->timing_base;
	u32 reg;

838
	 /*
839 840 841
	  * Skips triggering if in triggering state, because multiple triggering
	  * requests can cause panel reset.
	  */
842 843 844
	if (atomic_read(&ctx->triggering))
		return;

845
	/* Enters triggering mode */
846 847 848 849 850
	atomic_set(&ctx->triggering, 1);

	reg = readl(timing_base + TRIGCON);
	reg |= (TRGMODE_I80_RGB_ENABLE_I80 | SWTRGCMD_I80_RGB_ENABLE);
	writel(reg, timing_base + TRIGCON);
851 852 853 854 855 856 857

	/*
	 * Exits triggering mode if vblank is not enabled yet, because when the
	 * VIDINTCON0 register is not set, it can not exit from triggering mode.
	 */
	if (!test_bit(0, &ctx->irq_flags))
		atomic_set(&ctx->triggering, 0);
858 859
}

860
static void fimd_te_handler(struct exynos_drm_crtc *crtc)
861
{
862
	struct fimd_context *ctx = crtc->ctx;
863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879

	/* Checks the crtc is detached already from encoder */
	if (ctx->pipe < 0 || !ctx->drm_dev)
		return;

	/*
	 * If there is a page flip request, triggers and handles the page flip
	 * event so that current fb can be updated into panel GRAM.
	 */
	if (atomic_add_unless(&ctx->win_updated, -1, 0))
		fimd_trigger(ctx->dev);

	/* Wakes up vsync event queue */
	if (atomic_read(&ctx->wait_vsync_event)) {
		atomic_set(&ctx->wait_vsync_event, 0);
		wake_up(&ctx->wait_vsync_queue);
	}
880

881
	if (test_bit(0, &ctx->irq_flags))
882
		drm_crtc_handle_vblank(&ctx->crtc->base);
883 884
}

885
static void fimd_dp_clock_enable(struct exynos_drm_clk *clk, bool enable)
886
{
887 888 889
	struct fimd_context *ctx = container_of(clk, struct fimd_context,
						dp_clk);
	u32 val = enable ? DP_MIE_CLK_DP_ENABLE : DP_MIE_CLK_DISABLE;
890

891
	writel(val, ctx->regs + DP_MIE_CLKCON);
892 893
}

894
static const struct exynos_drm_crtc_ops fimd_crtc_ops = {
895 896
	.enable = fimd_enable,
	.disable = fimd_disable,
897 898 899 900
	.commit = fimd_commit,
	.enable_vblank = fimd_enable_vblank,
	.disable_vblank = fimd_disable_vblank,
	.wait_for_vblank = fimd_wait_for_vblank,
901
	.atomic_begin = fimd_atomic_begin,
902 903
	.update_plane = fimd_update_plane,
	.disable_plane = fimd_disable_plane,
904
	.atomic_flush = fimd_atomic_flush,
905
	.te_handler = fimd_te_handler,
906 907 908 909 910
};

static irqreturn_t fimd_irq_handler(int irq, void *dev_id)
{
	struct fimd_context *ctx = (struct fimd_context *)dev_id;
911
	u32 val, clear_bit, start, start_s;
912
	int win;
913 914 915

	val = readl(ctx->regs + VIDINTCON1);

916 917 918
	clear_bit = ctx->i80_if ? VIDINTCON1_INT_I80 : VIDINTCON1_INT_FRAME;
	if (val & clear_bit)
		writel(clear_bit, ctx->regs + VIDINTCON1);
919

920
	/* check the crtc is detached already from encoder */
921
	if (ctx->pipe < 0 || !ctx->drm_dev)
922
		goto out;
I
Inki Dae 已提交
923

924 925 926
	if (!ctx->i80_if)
		drm_crtc_handle_vblank(&ctx->crtc->base);

927 928 929 930 931 932
	for (win = 0 ; win < WINDOWS_NR ; win++) {
		struct exynos_drm_plane *plane = &ctx->planes[win];

		if (!plane->pending_fb)
			continue;

933 934 935 936
		start = readl(ctx->regs + VIDWx_BUF_START(win, 0));
		start_s = readl(ctx->regs + VIDWx_BUF_START_S(win, 0));
		if (start == start_s)
			exynos_drm_crtc_finish_update(ctx->crtc, plane);
937
	}
938

939
	if (ctx->i80_if) {
940
		/* Exits triggering mode */
941 942 943 944 945 946 947
		atomic_set(&ctx->triggering, 0);
	} else {
		/* set wait vsync event to zero and wake up queue. */
		if (atomic_read(&ctx->wait_vsync_event)) {
			atomic_set(&ctx->wait_vsync_event, 0);
			wake_up(&ctx->wait_vsync_queue);
		}
948
	}
949

950
out:
951 952 953
	return IRQ_HANDLED;
}

954
static int fimd_bind(struct device *dev, struct device *master, void *data)
955
{
956
	struct fimd_context *ctx = dev_get_drvdata(dev);
957
	struct drm_device *drm_dev = data;
958
	struct exynos_drm_private *priv = drm_dev->dev_private;
959
	struct exynos_drm_plane *exynos_plane;
960
	unsigned int i;
961
	int ret;
962

963 964
	ctx->drm_dev = drm_dev;
	ctx->pipe = priv->pipe++;
965

966 967 968 969 970
	for (i = 0; i < WINDOWS_NR; i++) {
		ctx->configs[i].pixel_formats = fimd_formats;
		ctx->configs[i].num_pixel_formats = ARRAY_SIZE(fimd_formats);
		ctx->configs[i].zpos = i;
		ctx->configs[i].type = fimd_win_types[i];
971
		ret = exynos_plane_init(drm_dev, &ctx->planes[i], i,
972
					1 << ctx->pipe, &ctx->configs[i]);
973 974 975 976
		if (ret)
			return ret;
	}

977
	exynos_plane = &ctx->planes[DEFAULT_WIN];
978 979
	ctx->crtc = exynos_drm_crtc_create(drm_dev, &exynos_plane->base,
					   ctx->pipe, EXYNOS_DISPLAY_TYPE_LCD,
980
					   &fimd_crtc_ops, ctx);
981 982
	if (IS_ERR(ctx->crtc))
		return PTR_ERR(ctx->crtc);
983

984 985 986 987 988
	if (ctx->driver_data->has_dp_clk) {
		ctx->dp_clk.enable = fimd_dp_clock_enable;
		ctx->crtc->pipe_clk = &ctx->dp_clk;
	}

989
	if (ctx->encoder)
990
		exynos_dpi_bind(drm_dev, ctx->encoder);
991

992 993
	if (is_drm_iommu_supported(drm_dev))
		fimd_clear_channels(ctx->crtc);
994 995

	ret = drm_iommu_attach_device(drm_dev, dev);
996 997 998 999
	if (ret)
		priv->pipe--;

	return ret;
1000 1001 1002 1003 1004
}

static void fimd_unbind(struct device *dev, struct device *master,
			void *data)
{
1005
	struct fimd_context *ctx = dev_get_drvdata(dev);
1006

1007
	fimd_disable(ctx->crtc);
1008

1009
	drm_iommu_detach_device(ctx->drm_dev, ctx->dev);
1010

1011 1012
	if (ctx->encoder)
		exynos_dpi_remove(ctx->encoder);
1013 1014 1015 1016 1017 1018 1019 1020 1021 1022
}

static const struct component_ops fimd_component_ops = {
	.bind	= fimd_bind,
	.unbind = fimd_unbind,
};

static int fimd_probe(struct platform_device *pdev)
{
	struct device *dev = &pdev->dev;
1023
	struct fimd_context *ctx;
1024
	struct device_node *i80_if_timings;
1025
	struct resource *res;
1026
	int ret;
1027

1028 1029
	if (!dev->of_node)
		return -ENODEV;
1030

1031
	ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
1032 1033 1034
	if (!ctx)
		return -ENOMEM;

1035
	ctx->dev = dev;
1036
	ctx->suspended = true;
1037
	ctx->driver_data = drm_fimd_get_driver_data(pdev);
1038

1039 1040 1041 1042
	if (of_property_read_bool(dev->of_node, "samsung,invert-vden"))
		ctx->vidcon1 |= VIDCON1_INV_VDEN;
	if (of_property_read_bool(dev->of_node, "samsung,invert-vclk"))
		ctx->vidcon1 |= VIDCON1_INV_VCLK;
1043

1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081
	i80_if_timings = of_get_child_by_name(dev->of_node, "i80-if-timings");
	if (i80_if_timings) {
		u32 val;

		ctx->i80_if = true;

		if (ctx->driver_data->has_vidoutcon)
			ctx->vidout_con |= VIDOUT_CON_F_I80_LDI0;
		else
			ctx->vidcon0 |= VIDCON0_VIDOUT_I80_LDI0;
		/*
		 * The user manual describes that this "DSI_EN" bit is required
		 * to enable I80 24-bit data interface.
		 */
		ctx->vidcon0 |= VIDCON0_DSI_EN;

		if (of_property_read_u32(i80_if_timings, "cs-setup", &val))
			val = 0;
		ctx->i80ifcon = LCD_CS_SETUP(val);
		if (of_property_read_u32(i80_if_timings, "wr-setup", &val))
			val = 0;
		ctx->i80ifcon |= LCD_WR_SETUP(val);
		if (of_property_read_u32(i80_if_timings, "wr-active", &val))
			val = 1;
		ctx->i80ifcon |= LCD_WR_ACTIVE(val);
		if (of_property_read_u32(i80_if_timings, "wr-hold", &val))
			val = 0;
		ctx->i80ifcon |= LCD_WR_HOLD(val);
	}
	of_node_put(i80_if_timings);

	ctx->sysreg = syscon_regmap_lookup_by_phandle(dev->of_node,
							"samsung,sysreg");
	if (IS_ERR(ctx->sysreg)) {
		dev_warn(dev, "failed to get system register.\n");
		ctx->sysreg = NULL;
	}

1082 1083 1084
	ctx->bus_clk = devm_clk_get(dev, "fimd");
	if (IS_ERR(ctx->bus_clk)) {
		dev_err(dev, "failed to get bus clock\n");
1085
		return PTR_ERR(ctx->bus_clk);
1086 1087 1088 1089 1090
	}

	ctx->lcd_clk = devm_clk_get(dev, "sclk_fimd");
	if (IS_ERR(ctx->lcd_clk)) {
		dev_err(dev, "failed to get lcd clock\n");
1091
		return PTR_ERR(ctx->lcd_clk);
1092
	}
1093 1094 1095

	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);

1096
	ctx->regs = devm_ioremap_resource(dev, res);
1097 1098
	if (IS_ERR(ctx->regs))
		return PTR_ERR(ctx->regs);
1099

1100 1101
	res = platform_get_resource_byname(pdev, IORESOURCE_IRQ,
					   ctx->i80_if ? "lcd_sys" : "vsync");
1102 1103
	if (!res) {
		dev_err(dev, "irq request failed.\n");
1104
		return -ENXIO;
1105 1106
	}

1107
	ret = devm_request_irq(dev, res->start, fimd_irq_handler,
1108 1109
							0, "drm_fimd", ctx);
	if (ret) {
1110
		dev_err(dev, "irq request failed.\n");
1111
		return ret;
1112 1113
	}

1114
	init_waitqueue_head(&ctx->wait_vsync_queue);
1115
	atomic_set(&ctx->wait_vsync_event, 0);
1116

1117
	platform_set_drvdata(pdev, ctx);
1118

1119 1120 1121
	ctx->encoder = exynos_dpi_probe(dev);
	if (IS_ERR(ctx->encoder))
		return PTR_ERR(ctx->encoder);
1122

1123
	pm_runtime_enable(dev);
1124

1125
	ret = component_add(dev, &fimd_component_ops);
1126 1127 1128 1129 1130 1131
	if (ret)
		goto err_disable_pm_runtime;

	return ret;

err_disable_pm_runtime:
1132
	pm_runtime_disable(dev);
1133 1134

	return ret;
1135
}
1136

1137 1138
static int fimd_remove(struct platform_device *pdev)
{
1139
	pm_runtime_disable(&pdev->dev);
1140

1141 1142
	component_del(&pdev->dev, &fimd_component_ops);

1143
	return 0;
I
Inki Dae 已提交
1144 1145
}

1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181
#ifdef CONFIG_PM
static int exynos_fimd_suspend(struct device *dev)
{
	struct fimd_context *ctx = dev_get_drvdata(dev);

	clk_disable_unprepare(ctx->lcd_clk);
	clk_disable_unprepare(ctx->bus_clk);

	return 0;
}

static int exynos_fimd_resume(struct device *dev)
{
	struct fimd_context *ctx = dev_get_drvdata(dev);
	int ret;

	ret = clk_prepare_enable(ctx->bus_clk);
	if (ret < 0) {
		DRM_ERROR("Failed to prepare_enable the bus clk [%d]\n", ret);
		return ret;
	}

	ret = clk_prepare_enable(ctx->lcd_clk);
	if  (ret < 0) {
		DRM_ERROR("Failed to prepare_enable the lcd clk [%d]\n", ret);
		return ret;
	}

	return 0;
}
#endif

static const struct dev_pm_ops exynos_fimd_pm_ops = {
	SET_RUNTIME_PM_OPS(exynos_fimd_suspend, exynos_fimd_resume, NULL)
};

1182
struct platform_driver fimd_driver = {
1183
	.probe		= fimd_probe,
1184
	.remove		= fimd_remove,
1185 1186 1187
	.driver		= {
		.name	= "exynos4-fb",
		.owner	= THIS_MODULE,
1188
		.pm	= &exynos_fimd_pm_ops,
1189
		.of_match_table = fimd_driver_dt_match,
1190 1191
	},
};