exynos_drm_fimd.c 23.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13
/* exynos_drm_fimd.c
 *
 * Copyright (C) 2011 Samsung Electronics Co.Ltd
 * Authors:
 *	Joonyoung Shim <jy0922.shim@samsung.com>
 *	Inki Dae <inki.dae@samsung.com>
 *
 * This program is free software; you can redistribute  it and/or modify it
 * under  the terms of  the GNU General  Public License as published by the
 * Free Software Foundation;  either version 2 of the  License, or (at your
 * option) any later version.
 *
 */
14
#include <drm/drmP.h>
15 16 17 18

#include <linux/kernel.h>
#include <linux/platform_device.h>
#include <linux/clk.h>
19
#include <linux/of.h>
20
#include <linux/of_device.h>
21
#include <linux/pm_runtime.h>
22

23
#include <video/of_display_timing.h>
24
#include <video/of_videomode.h>
25
#include <video/samsung_fimd.h>
26 27 28 29 30
#include <drm/exynos_drm.h>

#include "exynos_drm_drv.h"
#include "exynos_drm_fbdev.h"
#include "exynos_drm_crtc.h"
31
#include "exynos_drm_iommu.h"
32 33

/*
34
 * FIMD stands for Fully Interactive Mobile Display and
35 36 37 38 39
 * as a display controller, it transfers contents drawn on memory
 * to a LCD Panel through Display Interfaces such as RGB or
 * CPU Interface.
 */

40 41
#define FIMD_DEFAULT_FRAMERATE 60

42 43 44
/* position control register for hardware window 0, 2 ~ 4.*/
#define VIDOSD_A(win)		(VIDOSD_BASE + 0x00 + (win) * 16)
#define VIDOSD_B(win)		(VIDOSD_BASE + 0x04 + (win) * 16)
45 46 47 48 49 50
/*
 * size control register for hardware windows 0 and alpha control register
 * for hardware windows 1 ~ 4
 */
#define VIDOSD_C(win)		(VIDOSD_BASE + 0x08 + (win) * 16)
/* size control register for hardware windows 1 ~ 2. */
51 52 53 54 55 56 57
#define VIDOSD_D(win)		(VIDOSD_BASE + 0x0C + (win) * 16)

#define VIDWx_BUF_START(win, buf)	(VIDW_BUF_START(buf) + (win) * 8)
#define VIDWx_BUF_END(win, buf)		(VIDW_BUF_END(buf) + (win) * 8)
#define VIDWx_BUF_SIZE(win, buf)	(VIDW_BUF_SIZE(buf) + (win) * 4)

/* color key control register for hardware window 1 ~ 4. */
58
#define WKEYCON0_BASE(x)		((WKEYCON0 + 0x140) + ((x - 1) * 8))
59
/* color key value register for hardware window 1 ~ 4. */
60
#define WKEYCON1_BASE(x)		((WKEYCON1 + 0x140) + ((x - 1) * 8))
61 62 63 64

/* FIMD has totally five hardware windows. */
#define WINDOWS_NR	5

65
#define get_fimd_manager(mgr)	platform_get_drvdata(to_platform_device(dev))
66

67 68
struct fimd_driver_data {
	unsigned int timing_base;
69 70

	unsigned int has_shadowcon:1;
71
	unsigned int has_clksel:1;
72
	unsigned int has_limited_fmt:1;
73 74
};

75 76 77
static struct fimd_driver_data s3c64xx_fimd_driver_data = {
	.timing_base = 0x0,
	.has_clksel = 1,
78
	.has_limited_fmt = 1,
79 80
};

81
static struct fimd_driver_data exynos4_fimd_driver_data = {
82
	.timing_base = 0x0,
83
	.has_shadowcon = 1,
84 85
};

86
static struct fimd_driver_data exynos5_fimd_driver_data = {
87
	.timing_base = 0x20000,
88
	.has_shadowcon = 1,
89 90
};

91 92 93
struct fimd_win_data {
	unsigned int		offset_x;
	unsigned int		offset_y;
94 95 96 97
	unsigned int		ovl_width;
	unsigned int		ovl_height;
	unsigned int		fb_width;
	unsigned int		fb_height;
98
	unsigned int		bpp;
99
	unsigned int		pixel_format;
I
Inki Dae 已提交
100
	dma_addr_t		dma_addr;
101 102
	unsigned int		buf_offsize;
	unsigned int		line_size;	/* bytes */
103
	bool			enabled;
104
	bool			resume;
105 106 107
};

struct fimd_context {
108
	struct device			*dev;
109
	struct drm_device		*drm_dev;
110 111 112
	struct clk			*bus_clk;
	struct clk			*lcd_clk;
	void __iomem			*regs;
113
	struct drm_display_mode		mode;
114 115 116 117
	struct fimd_win_data		win_data[WINDOWS_NR];
	unsigned int			default_win;
	unsigned long			irq_flags;
	u32				vidcon1;
118
	bool				suspended;
119
	int				pipe;
120 121
	wait_queue_head_t		wait_vsync_queue;
	atomic_t			wait_vsync_event;
122

123
	struct exynos_drm_panel_info panel;
124
	struct fimd_driver_data *driver_data;
125 126
};

127
static const struct of_device_id fimd_driver_dt_match[] = {
128 129
	{ .compatible = "samsung,s3c6400-fimd",
	  .data = &s3c64xx_fimd_driver_data },
130
	{ .compatible = "samsung,exynos4210-fimd",
131
	  .data = &exynos4_fimd_driver_data },
132
	{ .compatible = "samsung,exynos5250-fimd",
133 134 135 136
	  .data = &exynos5_fimd_driver_data },
	{},
};

137 138 139
static inline struct fimd_driver_data *drm_fimd_get_driver_data(
	struct platform_device *pdev)
{
140 141 142
	const struct of_device_id *of_id =
			of_match_device(fimd_driver_dt_match, &pdev->dev);

143
	return (struct fimd_driver_data *)of_id->data;
144 145
}

146
static int fimd_mgr_initialize(struct exynos_drm_manager *mgr,
147
			struct drm_device *drm_dev, int pipe)
148
{
149
	struct fimd_context *ctx = mgr->ctx;
150 151

	ctx->drm_dev = drm_dev;
152
	ctx->pipe = pipe;
153

154 155 156 157 158 159 160 161 162
	/*
	 * enable drm irq mode.
	 * - with irq_enabled = true, we can use the vblank feature.
	 *
	 * P.S. note that we wouldn't use drm irq handler but
	 *	just specific driver own one instead because
	 *	drm framework supports only one irq handler.
	 */
	drm_dev->irq_enabled = true;
163

164 165 166 167 168 169
	/*
	 * with vblank_disable_allowed = true, vblank interrupt will be disabled
	 * by drm timer once a current process gives up ownership of
	 * vblank event.(after drm_vblank_put function is called)
	 */
	drm_dev->vblank_disable_allowed = true;
170

171 172 173
	/* attach this sub driver to iommu mapping if supported. */
	if (is_drm_iommu_supported(ctx->drm_dev))
		drm_iommu_attach_device(ctx->drm_dev, ctx->dev);
174

175
	return 0;
176 177
}

178
static void fimd_mgr_remove(struct exynos_drm_manager *mgr)
179
{
180
	struct fimd_context *ctx = mgr->ctx;
181

182 183 184
	/* detach this sub driver from iommu mapping if supported. */
	if (is_drm_iommu_supported(ctx->drm_dev))
		drm_iommu_detach_device(ctx->drm_dev, ctx->dev);
185 186
}

187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216
static u32 fimd_calc_clkdiv(struct fimd_context *ctx,
		const struct drm_display_mode *mode)
{
	unsigned long ideal_clk = mode->htotal * mode->vtotal * mode->vrefresh;
	u32 clkdiv;

	/* Find the clock divider value that gets us closest to ideal_clk */
	clkdiv = DIV_ROUND_UP(clk_get_rate(ctx->lcd_clk), ideal_clk);

	return (clkdiv < 0x100) ? clkdiv : 0xff;
}

static bool fimd_mode_fixup(struct exynos_drm_manager *mgr,
		const struct drm_display_mode *mode,
		struct drm_display_mode *adjusted_mode)
{
	if (adjusted_mode->vrefresh == 0)
		adjusted_mode->vrefresh = FIMD_DEFAULT_FRAMERATE;

	return true;
}

static void fimd_mode_set(struct exynos_drm_manager *mgr,
		const struct drm_display_mode *in_mode)
{
	struct fimd_context *ctx = mgr->ctx;

	drm_mode_copy(&ctx->mode, in_mode);
}

217
static void fimd_commit(struct exynos_drm_manager *mgr)
218
{
219
	struct fimd_context *ctx = mgr->ctx;
220
	struct drm_display_mode *mode = &ctx->mode;
221
	struct fimd_driver_data *driver_data;
222
	u32 val, clkdiv, vidcon1;
223
	int vsync_len, vbpd, vfpd, hsync_len, hbpd, hfpd;
224

225
	driver_data = ctx->driver_data;
I
Inki Dae 已提交
226 227 228
	if (ctx->suspended)
		return;

229 230 231 232
	/* nothing to do if we haven't set the mode yet */
	if (mode->htotal == 0 || mode->vtotal == 0)
		return;

233 234 235 236 237 238 239
	/* setup polarity values */
	vidcon1 = ctx->vidcon1;
	if (mode->flags & DRM_MODE_FLAG_NVSYNC)
		vidcon1 |= VIDCON1_INV_VSYNC;
	if (mode->flags & DRM_MODE_FLAG_NHSYNC)
		vidcon1 |= VIDCON1_INV_HSYNC;
	writel(vidcon1, ctx->regs + driver_data->timing_base + VIDCON1);
240 241

	/* setup vertical timing values. */
242
	vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
243 244
	vbpd = mode->crtc_vtotal - mode->crtc_vsync_end;
	vfpd = mode->crtc_vsync_start - mode->crtc_vdisplay;
245 246 247 248

	val = VIDTCON0_VBPD(vbpd - 1) |
		VIDTCON0_VFPD(vfpd - 1) |
		VIDTCON0_VSPW(vsync_len - 1);
249
	writel(val, ctx->regs + driver_data->timing_base + VIDTCON0);
250 251

	/* setup horizontal timing values.  */
252
	hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
253 254
	hbpd = mode->crtc_htotal - mode->crtc_hsync_end;
	hfpd = mode->crtc_hsync_start - mode->crtc_hdisplay;
255 256 257 258

	val = VIDTCON1_HBPD(hbpd - 1) |
		VIDTCON1_HFPD(hfpd - 1) |
		VIDTCON1_HSPW(hsync_len - 1);
259
	writel(val, ctx->regs + driver_data->timing_base + VIDTCON1);
260 261

	/* setup horizontal and vertical display size. */
262 263 264 265
	val = VIDTCON2_LINEVAL(mode->vdisplay - 1) |
	       VIDTCON2_HOZVAL(mode->hdisplay - 1) |
	       VIDTCON2_LINEVAL_E(mode->vdisplay - 1) |
	       VIDTCON2_HOZVAL_E(mode->hdisplay - 1);
266
	writel(val, ctx->regs + driver_data->timing_base + VIDTCON2);
267

268 269 270 271 272
	/*
	 * fields of register with prefix '_F' would be updated
	 * at vsync(same as dma start)
	 */
	val = VIDCON0_ENVID | VIDCON0_ENVID_F;
273

274
	if (ctx->driver_data->has_clksel)
275 276
		val |= VIDCON0_CLKSEL_LCD;

277 278 279
	clkdiv = fimd_calc_clkdiv(ctx, mode);
	if (clkdiv > 1)
		val |= VIDCON0_CLKVAL_F(clkdiv - 1) | VIDCON0_CLKDIR;
280 281 282 283

	writel(val, ctx->regs + VIDCON0);
}

284
static int fimd_enable_vblank(struct exynos_drm_manager *mgr)
285
{
286
	struct fimd_context *ctx = mgr->ctx;
287 288
	u32 val;

289 290 291
	if (ctx->suspended)
		return -EPERM;

292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308
	if (!test_and_set_bit(0, &ctx->irq_flags)) {
		val = readl(ctx->regs + VIDINTCON0);

		val |= VIDINTCON0_INT_ENABLE;
		val |= VIDINTCON0_INT_FRAME;

		val &= ~VIDINTCON0_FRAMESEL0_MASK;
		val |= VIDINTCON0_FRAMESEL0_VSYNC;
		val &= ~VIDINTCON0_FRAMESEL1_MASK;
		val |= VIDINTCON0_FRAMESEL1_NONE;

		writel(val, ctx->regs + VIDINTCON0);
	}

	return 0;
}

309
static void fimd_disable_vblank(struct exynos_drm_manager *mgr)
310
{
311
	struct fimd_context *ctx = mgr->ctx;
312 313
	u32 val;

314 315 316
	if (ctx->suspended)
		return;

317 318 319 320 321 322 323 324 325 326
	if (test_and_clear_bit(0, &ctx->irq_flags)) {
		val = readl(ctx->regs + VIDINTCON0);

		val &= ~VIDINTCON0_INT_FRAME;
		val &= ~VIDINTCON0_INT_ENABLE;

		writel(val, ctx->regs + VIDINTCON0);
	}
}

327
static void fimd_wait_for_vblank(struct exynos_drm_manager *mgr)
328
{
329
	struct fimd_context *ctx = mgr->ctx;
330

331 332 333 334 335 336 337 338 339 340 341
	if (ctx->suspended)
		return;

	atomic_set(&ctx->wait_vsync_event, 1);

	/*
	 * wait for FIMD to signal VSYNC interrupt or return after
	 * timeout which is set to 50ms (refresh rate of 20).
	 */
	if (!wait_event_timeout(ctx->wait_vsync_queue,
				!atomic_read(&ctx->wait_vsync_event),
342
				HZ/20))
343 344 345
		DRM_DEBUG_KMS("vblank wait timed out.\n");
}

346 347
static void fimd_win_mode_set(struct exynos_drm_manager *mgr,
			struct exynos_drm_overlay *overlay)
348
{
349
	struct fimd_context *ctx = mgr->ctx;
350
	struct fimd_win_data *win_data;
351
	int win;
352
	unsigned long offset;
353 354

	if (!overlay) {
355
		DRM_ERROR("overlay is NULL\n");
356 357 358
		return;
	}

359 360 361 362
	win = overlay->zpos;
	if (win == DEFAULT_ZPOS)
		win = ctx->default_win;

363
	if (win < 0 || win >= WINDOWS_NR)
364 365
		return;

366 367 368 369 370
	offset = overlay->fb_x * (overlay->bpp >> 3);
	offset += overlay->fb_y * overlay->pitch;

	DRM_DEBUG_KMS("offset = 0x%lx, pitch = %x\n", offset, overlay->pitch);

371
	win_data = &ctx->win_data[win];
372

373 374 375 376 377 378
	win_data->offset_x = overlay->crtc_x;
	win_data->offset_y = overlay->crtc_y;
	win_data->ovl_width = overlay->crtc_width;
	win_data->ovl_height = overlay->crtc_height;
	win_data->fb_width = overlay->fb_width;
	win_data->fb_height = overlay->fb_height;
S
Seung-Woo Kim 已提交
379
	win_data->dma_addr = overlay->dma_addr[0] + offset;
380
	win_data->bpp = overlay->bpp;
381
	win_data->pixel_format = overlay->pixel_format;
382 383 384 385 386 387 388 389
	win_data->buf_offsize = (overlay->fb_width - overlay->crtc_width) *
				(overlay->bpp >> 3);
	win_data->line_size = overlay->crtc_width * (overlay->bpp >> 3);

	DRM_DEBUG_KMS("offset_x = %d, offset_y = %d\n",
			win_data->offset_x, win_data->offset_y);
	DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
			win_data->ovl_width, win_data->ovl_height);
390
	DRM_DEBUG_KMS("paddr = 0x%lx\n", (unsigned long)win_data->dma_addr);
391 392
	DRM_DEBUG_KMS("fb_width = %d, crtc_width = %d\n",
			overlay->fb_width, overlay->crtc_width);
393 394
}

395
static void fimd_win_set_pixfmt(struct fimd_context *ctx, unsigned int win)
396 397 398 399 400 401
{
	struct fimd_win_data *win_data = &ctx->win_data[win];
	unsigned long val;

	val = WINCONx_ENWIN;

402 403 404 405 406 407 408 409 410
	/*
	 * In case of s3c64xx, window 0 doesn't support alpha channel.
	 * So the request format is ARGB8888 then change it to XRGB8888.
	 */
	if (ctx->driver_data->has_limited_fmt && !win) {
		if (win_data->pixel_format == DRM_FORMAT_ARGB8888)
			win_data->pixel_format = DRM_FORMAT_XRGB8888;
	}

411 412
	switch (win_data->pixel_format) {
	case DRM_FORMAT_C8:
413 414 415 416
		val |= WINCON0_BPPMODE_8BPP_PALETTE;
		val |= WINCONx_BURSTLEN_8WORD;
		val |= WINCONx_BYTSWP;
		break;
417 418 419 420 421 422
	case DRM_FORMAT_XRGB1555:
		val |= WINCON0_BPPMODE_16BPP_1555;
		val |= WINCONx_HAWSWP;
		val |= WINCONx_BURSTLEN_16WORD;
		break;
	case DRM_FORMAT_RGB565:
423 424 425 426
		val |= WINCON0_BPPMODE_16BPP_565;
		val |= WINCONx_HAWSWP;
		val |= WINCONx_BURSTLEN_16WORD;
		break;
427
	case DRM_FORMAT_XRGB8888:
428 429 430 431
		val |= WINCON0_BPPMODE_24BPP_888;
		val |= WINCONx_WSWP;
		val |= WINCONx_BURSTLEN_16WORD;
		break;
432 433
	case DRM_FORMAT_ARGB8888:
		val |= WINCON1_BPPMODE_25BPP_A1888
434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451
			| WINCON1_BLD_PIX | WINCON1_ALPHA_SEL;
		val |= WINCONx_WSWP;
		val |= WINCONx_BURSTLEN_16WORD;
		break;
	default:
		DRM_DEBUG_KMS("invalid pixel size so using unpacked 24bpp.\n");

		val |= WINCON0_BPPMODE_24BPP_888;
		val |= WINCONx_WSWP;
		val |= WINCONx_BURSTLEN_16WORD;
		break;
	}

	DRM_DEBUG_KMS("bpp = %d\n", win_data->bpp);

	writel(val, ctx->regs + WINCON(win));
}

452
static void fimd_win_set_colkey(struct fimd_context *ctx, unsigned int win)
453 454 455 456 457 458 459 460 461 462 463 464
{
	unsigned int keycon0 = 0, keycon1 = 0;

	keycon0 = ~(WxKEYCON0_KEYBL_EN | WxKEYCON0_KEYEN_F |
			WxKEYCON0_DIRCON) | WxKEYCON0_COMPKEY(0);

	keycon1 = WxKEYCON1_COLVAL(0xffffffff);

	writel(keycon0, ctx->regs + WKEYCON0_BASE(win));
	writel(keycon1, ctx->regs + WKEYCON1_BASE(win));
}

465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491
/**
 * shadow_protect_win() - disable updating values from shadow registers at vsync
 *
 * @win: window to protect registers for
 * @protect: 1 to protect (disable updates)
 */
static void fimd_shadow_protect_win(struct fimd_context *ctx,
							int win, bool protect)
{
	u32 reg, bits, val;

	if (ctx->driver_data->has_shadowcon) {
		reg = SHADOWCON;
		bits = SHADOWCON_WINx_PROTECT(win);
	} else {
		reg = PRTCON;
		bits = PRTCON_PROTECT;
	}

	val = readl(ctx->regs + reg);
	if (protect)
		val |= bits;
	else
		val &= ~bits;
	writel(val, ctx->regs + reg);
}

492
static void fimd_win_commit(struct exynos_drm_manager *mgr, int zpos)
493
{
494
	struct fimd_context *ctx = mgr->ctx;
495
	struct fimd_win_data *win_data;
496
	int win = zpos;
497
	unsigned long val, alpha, size;
498 499
	unsigned int last_x;
	unsigned int last_y;
500

I
Inki Dae 已提交
501 502 503
	if (ctx->suspended)
		return;

504 505 506
	if (win == DEFAULT_ZPOS)
		win = ctx->default_win;

507
	if (win < 0 || win >= WINDOWS_NR)
508 509 510 511
		return;

	win_data = &ctx->win_data[win];

512 513 514 515 516 517
	/* If suspended, enable this on resume */
	if (ctx->suspended) {
		win_data->resume = true;
		return;
	}

518
	/*
519
	 * SHADOWCON/PRTCON register is used for enabling timing.
520 521 522 523 524 525 526 527 528
	 *
	 * for example, once only width value of a register is set,
	 * if the dma is started then fimd hardware could malfunction so
	 * with protect window setting, the register fields with prefix '_F'
	 * wouldn't be updated at vsync also but updated once unprotect window
	 * is set.
	 */

	/* protect windows */
529
	fimd_shadow_protect_win(ctx, win, true);
530 531

	/* buffer start address */
I
Inki Dae 已提交
532
	val = (unsigned long)win_data->dma_addr;
533 534 535
	writel(val, ctx->regs + VIDWx_BUF_START(win, 0));

	/* buffer end address */
536
	size = win_data->fb_width * win_data->ovl_height * (win_data->bpp >> 3);
I
Inki Dae 已提交
537
	val = (unsigned long)(win_data->dma_addr + size);
538 539 540
	writel(val, ctx->regs + VIDWx_BUF_END(win, 0));

	DRM_DEBUG_KMS("start addr = 0x%lx, end addr = 0x%lx, size = 0x%lx\n",
I
Inki Dae 已提交
541
			(unsigned long)win_data->dma_addr, val, size);
542 543
	DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
			win_data->ovl_width, win_data->ovl_height);
544 545 546

	/* buffer size */
	val = VIDW_BUF_SIZE_OFFSET(win_data->buf_offsize) |
547 548 549
		VIDW_BUF_SIZE_PAGEWIDTH(win_data->line_size) |
		VIDW_BUF_SIZE_OFFSET_E(win_data->buf_offsize) |
		VIDW_BUF_SIZE_PAGEWIDTH_E(win_data->line_size);
550 551 552 553
	writel(val, ctx->regs + VIDWx_BUF_SIZE(win, 0));

	/* OSD position */
	val = VIDOSDxA_TOPLEFT_X(win_data->offset_x) |
554 555 556
		VIDOSDxA_TOPLEFT_Y(win_data->offset_y) |
		VIDOSDxA_TOPLEFT_X_E(win_data->offset_x) |
		VIDOSDxA_TOPLEFT_Y_E(win_data->offset_y);
557 558
	writel(val, ctx->regs + VIDOSD_A(win));

559 560 561 562 563 564 565
	last_x = win_data->offset_x + win_data->ovl_width;
	if (last_x)
		last_x--;
	last_y = win_data->offset_y + win_data->ovl_height;
	if (last_y)
		last_y--;

566 567 568
	val = VIDOSDxB_BOTRIGHT_X(last_x) | VIDOSDxB_BOTRIGHT_Y(last_y) |
		VIDOSDxB_BOTRIGHT_X_E(last_x) | VIDOSDxB_BOTRIGHT_Y_E(last_y);

569 570
	writel(val, ctx->regs + VIDOSD_B(win));

571
	DRM_DEBUG_KMS("osd pos: tx = %d, ty = %d, bx = %d, by = %d\n",
572
			win_data->offset_x, win_data->offset_y, last_x, last_y);
573 574 575 576 577 578 579 580 581 582 583 584 585 586 587

	/* hardware window 0 doesn't support alpha channel. */
	if (win != 0) {
		/* OSD alpha */
		alpha = VIDISD14C_ALPHA1_R(0xf) |
			VIDISD14C_ALPHA1_G(0xf) |
			VIDISD14C_ALPHA1_B(0xf);

		writel(alpha, ctx->regs + VIDOSD_C(win));
	}

	/* OSD size */
	if (win != 3 && win != 4) {
		u32 offset = VIDOSD_D(win);
		if (win == 0)
588
			offset = VIDOSD_C(win);
589
		val = win_data->ovl_width * win_data->ovl_height;
590 591 592 593 594
		writel(val, ctx->regs + offset);

		DRM_DEBUG_KMS("osd size = 0x%x\n", (unsigned int)val);
	}

595
	fimd_win_set_pixfmt(ctx, win);
596 597 598

	/* hardware window 0 doesn't support color key. */
	if (win != 0)
599
		fimd_win_set_colkey(ctx, win);
600

601 602 603 604 605
	/* wincon */
	val = readl(ctx->regs + WINCON(win));
	val |= WINCONx_ENWIN;
	writel(val, ctx->regs + WINCON(win));

606
	/* Enable DMA channel and unprotect windows */
607 608 609 610 611 612 613
	fimd_shadow_protect_win(ctx, win, false);

	if (ctx->driver_data->has_shadowcon) {
		val = readl(ctx->regs + SHADOWCON);
		val |= SHADOWCON_CHx_ENABLE(win);
		writel(val, ctx->regs + SHADOWCON);
	}
614 615

	win_data->enabled = true;
616 617
}

618
static void fimd_win_disable(struct exynos_drm_manager *mgr, int zpos)
619
{
620
	struct fimd_context *ctx = mgr->ctx;
621
	struct fimd_win_data *win_data;
622
	int win = zpos;
623 624
	u32 val;

625 626 627
	if (win == DEFAULT_ZPOS)
		win = ctx->default_win;

628
	if (win < 0 || win >= WINDOWS_NR)
629 630
		return;

631 632
	win_data = &ctx->win_data[win];

633 634 635 636 637 638
	if (ctx->suspended) {
		/* do not resume this window*/
		win_data->resume = false;
		return;
	}

639
	/* protect windows */
640
	fimd_shadow_protect_win(ctx, win, true);
641 642 643 644 645 646 647

	/* wincon */
	val = readl(ctx->regs + WINCON(win));
	val &= ~WINCONx_ENWIN;
	writel(val, ctx->regs + WINCON(win));

	/* unprotect windows */
648 649 650 651 652 653 654
	if (ctx->driver_data->has_shadowcon) {
		val = readl(ctx->regs + SHADOWCON);
		val &= ~SHADOWCON_CHx_ENABLE(win);
		writel(val, ctx->regs + SHADOWCON);
	}

	fimd_shadow_protect_win(ctx, win, false);
655 656

	win_data->enabled = false;
657 658
}

659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724
static void fimd_clear_win(struct fimd_context *ctx, int win)
{
	writel(0, ctx->regs + WINCON(win));
	writel(0, ctx->regs + VIDOSD_A(win));
	writel(0, ctx->regs + VIDOSD_B(win));
	writel(0, ctx->regs + VIDOSD_C(win));

	if (win == 1 || win == 2)
		writel(0, ctx->regs + VIDOSD_D(win));

	fimd_shadow_protect_win(ctx, win, false);
}

static void fimd_window_suspend(struct exynos_drm_manager *mgr)
{
	struct fimd_context *ctx = mgr->ctx;
	struct fimd_win_data *win_data;
	int i;

	for (i = 0; i < WINDOWS_NR; i++) {
		win_data = &ctx->win_data[i];
		win_data->resume = win_data->enabled;
		if (win_data->enabled)
			fimd_win_disable(mgr, i);
	}
	fimd_wait_for_vblank(mgr);
}

static void fimd_window_resume(struct exynos_drm_manager *mgr)
{
	struct fimd_context *ctx = mgr->ctx;
	struct fimd_win_data *win_data;
	int i;

	for (i = 0; i < WINDOWS_NR; i++) {
		win_data = &ctx->win_data[i];
		win_data->enabled = win_data->resume;
		win_data->resume = false;
	}
}

static void fimd_apply(struct exynos_drm_manager *mgr)
{
	struct fimd_context *ctx = mgr->ctx;
	struct fimd_win_data *win_data;
	int i;

	for (i = 0; i < WINDOWS_NR; i++) {
		win_data = &ctx->win_data[i];
		if (win_data->enabled)
			fimd_win_commit(mgr, i);
	}

	fimd_commit(mgr);
}

static int fimd_poweron(struct exynos_drm_manager *mgr)
{
	struct fimd_context *ctx = mgr->ctx;
	int ret;

	if (!ctx->suspended)
		return 0;

	ctx->suspended = false;

725 726
	pm_runtime_get_sync(ctx->dev);

727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779
	ret = clk_prepare_enable(ctx->bus_clk);
	if (ret < 0) {
		DRM_ERROR("Failed to prepare_enable the bus clk [%d]\n", ret);
		goto bus_clk_err;
	}

	ret = clk_prepare_enable(ctx->lcd_clk);
	if  (ret < 0) {
		DRM_ERROR("Failed to prepare_enable the lcd clk [%d]\n", ret);
		goto lcd_clk_err;
	}

	/* if vblank was enabled status, enable it again. */
	if (test_and_clear_bit(0, &ctx->irq_flags)) {
		ret = fimd_enable_vblank(mgr);
		if (ret) {
			DRM_ERROR("Failed to re-enable vblank [%d]\n", ret);
			goto enable_vblank_err;
		}
	}

	fimd_window_resume(mgr);

	fimd_apply(mgr);

	return 0;

enable_vblank_err:
	clk_disable_unprepare(ctx->lcd_clk);
lcd_clk_err:
	clk_disable_unprepare(ctx->bus_clk);
bus_clk_err:
	ctx->suspended = true;
	return ret;
}

static int fimd_poweroff(struct exynos_drm_manager *mgr)
{
	struct fimd_context *ctx = mgr->ctx;

	if (ctx->suspended)
		return 0;

	/*
	 * We need to make sure that all windows are disabled before we
	 * suspend that connector. Otherwise we might try to scan from
	 * a destroyed buffer later.
	 */
	fimd_window_suspend(mgr);

	clk_disable_unprepare(ctx->lcd_clk);
	clk_disable_unprepare(ctx->bus_clk);

780 781
	pm_runtime_put_sync(ctx->dev);

782 783 784 785
	ctx->suspended = true;
	return 0;
}

786 787
static void fimd_dpms(struct exynos_drm_manager *mgr, int mode)
{
788
	DRM_DEBUG_KMS("%s, %d\n", __FILE__, mode);
789 790 791

	switch (mode) {
	case DRM_MODE_DPMS_ON:
792
		fimd_poweron(mgr);
793 794 795 796
		break;
	case DRM_MODE_DPMS_STANDBY:
	case DRM_MODE_DPMS_SUSPEND:
	case DRM_MODE_DPMS_OFF:
797
		fimd_poweroff(mgr);
798 799 800 801 802 803 804
		break;
	default:
		DRM_DEBUG_KMS("unspecified mode %d\n", mode);
		break;
	}
}

805
static struct exynos_drm_manager_ops fimd_manager_ops = {
806
	.initialize = fimd_mgr_initialize,
807
	.remove = fimd_mgr_remove,
808
	.dpms = fimd_dpms,
809 810
	.mode_fixup = fimd_mode_fixup,
	.mode_set = fimd_mode_set,
811 812 813 814 815 816 817
	.commit = fimd_commit,
	.enable_vblank = fimd_enable_vblank,
	.disable_vblank = fimd_disable_vblank,
	.wait_for_vblank = fimd_wait_for_vblank,
	.win_mode_set = fimd_win_mode_set,
	.win_commit = fimd_win_commit,
	.win_disable = fimd_win_disable,
818 819
};

820
static struct exynos_drm_manager fimd_manager = {
821 822
	.type = EXYNOS_DISPLAY_TYPE_LCD,
	.ops = &fimd_manager_ops,
823 824
};

825 826 827 828 829 830 831 832 833 834 835
static irqreturn_t fimd_irq_handler(int irq, void *dev_id)
{
	struct fimd_context *ctx = (struct fimd_context *)dev_id;
	u32 val;

	val = readl(ctx->regs + VIDINTCON1);

	if (val & VIDINTCON1_INT_FRAME)
		/* VSYNC interrupt */
		writel(VIDINTCON1_INT_FRAME, ctx->regs + VIDINTCON1);

836
	/* check the crtc is detached already from encoder */
837
	if (ctx->pipe < 0 || !ctx->drm_dev)
838
		goto out;
I
Inki Dae 已提交
839

840 841
	drm_handle_vblank(ctx->drm_dev, ctx->pipe);
	exynos_drm_crtc_finish_pageflip(ctx->drm_dev, ctx->pipe);
842

843 844 845
	/* set wait vsync event to zero and wake up queue. */
	if (atomic_read(&ctx->wait_vsync_event)) {
		atomic_set(&ctx->wait_vsync_event, 0);
846
		wake_up(&ctx->wait_vsync_queue);
847
	}
848
out:
849 850 851
	return IRQ_HANDLED;
}

852 853 854 855 856 857 858
static int fimd_probe(struct platform_device *pdev)
{
	struct device *dev = &pdev->dev;
	struct fimd_context *ctx;
	struct resource *res;
	int win;
	int ret = -EINVAL;
859

860 861 862
	if (!dev->of_node)
		return -ENODEV;

863
	ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
864 865 866
	if (!ctx)
		return -ENOMEM;

867
	ctx->dev = dev;
868
	ctx->suspended = true;
869

870 871 872 873
	if (of_property_read_bool(dev->of_node, "samsung,invert-vden"))
		ctx->vidcon1 |= VIDCON1_INV_VDEN;
	if (of_property_read_bool(dev->of_node, "samsung,invert-vclk"))
		ctx->vidcon1 |= VIDCON1_INV_VCLK;
874

875 876 877 878 879 880 881 882 883 884 885
	ctx->bus_clk = devm_clk_get(dev, "fimd");
	if (IS_ERR(ctx->bus_clk)) {
		dev_err(dev, "failed to get bus clock\n");
		return PTR_ERR(ctx->bus_clk);
	}

	ctx->lcd_clk = devm_clk_get(dev, "sclk_fimd");
	if (IS_ERR(ctx->lcd_clk)) {
		dev_err(dev, "failed to get lcd clock\n");
		return PTR_ERR(ctx->lcd_clk);
	}
886 887 888

	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);

889
	ctx->regs = devm_ioremap_resource(dev, res);
890 891
	if (IS_ERR(ctx->regs))
		return PTR_ERR(ctx->regs);
892

893
	res = platform_get_resource_byname(pdev, IORESOURCE_IRQ, "vsync");
894 895
	if (!res) {
		dev_err(dev, "irq request failed.\n");
896
		return -ENXIO;
897 898
	}

899
	ret = devm_request_irq(dev, res->start, fimd_irq_handler,
900 901
							0, "drm_fimd", ctx);
	if (ret) {
902
		dev_err(dev, "irq request failed.\n");
903
		return ret;
904 905
	}

906
	ctx->driver_data = drm_fimd_get_driver_data(pdev);
907
	init_waitqueue_head(&ctx->wait_vsync_queue);
908
	atomic_set(&ctx->wait_vsync_event, 0);
909

910
	platform_set_drvdata(pdev, &fimd_manager);
911

912 913 914
	fimd_manager.ctx = ctx;
	exynos_drm_manager_register(&fimd_manager);

915 916
	exynos_dpi_probe(ctx->dev);

917 918 919 920 921
	pm_runtime_enable(dev);

	for (win = 0; win < WINDOWS_NR; win++)
		fimd_clear_win(ctx, win);

922 923 924
	return 0;
}

925
static int fimd_remove(struct platform_device *pdev)
926
{
927
	struct exynos_drm_manager *mgr = platform_get_drvdata(pdev);
928

929 930
	exynos_dpi_remove(&pdev->dev);

931
	exynos_drm_manager_unregister(&fimd_manager);
932

933
	fimd_dpms(mgr, DRM_MODE_DPMS_OFF);
934

935
	pm_runtime_disable(&pdev->dev);
936 937

	return 0;
I
Inki Dae 已提交
938 939
}

940
struct platform_driver fimd_driver = {
941
	.probe		= fimd_probe,
942
	.remove		= fimd_remove,
943 944 945
	.driver		= {
		.name	= "exynos4-fb",
		.owner	= THIS_MODULE,
946
		.of_match_table = fimd_driver_dt_match,
947 948
	},
};