exynos_drm_fimd.c 28.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13
/* exynos_drm_fimd.c
 *
 * Copyright (C) 2011 Samsung Electronics Co.Ltd
 * Authors:
 *	Joonyoung Shim <jy0922.shim@samsung.com>
 *	Inki Dae <inki.dae@samsung.com>
 *
 * This program is free software; you can redistribute  it and/or modify it
 * under  the terms of  the GNU General  Public License as published by the
 * Free Software Foundation;  either version 2 of the  License, or (at your
 * option) any later version.
 *
 */
14
#include <drm/drmP.h>
15 16 17 18

#include <linux/kernel.h>
#include <linux/platform_device.h>
#include <linux/clk.h>
19
#include <linux/of.h>
20
#include <linux/of_device.h>
21
#include <linux/pm_runtime.h>
22
#include <linux/component.h>
23 24
#include <linux/mfd/syscon.h>
#include <linux/regmap.h>
25

26
#include <video/of_display_timing.h>
27
#include <video/of_videomode.h>
28
#include <video/samsung_fimd.h>
29 30 31 32 33
#include <drm/exynos_drm.h>

#include "exynos_drm_drv.h"
#include "exynos_drm_fbdev.h"
#include "exynos_drm_crtc.h"
34
#include "exynos_drm_plane.h"
35
#include "exynos_drm_iommu.h"
36 37

/*
38
 * FIMD stands for Fully Interactive Mobile Display and
39 40 41 42 43
 * as a display controller, it transfers contents drawn on memory
 * to a LCD Panel through Display Interfaces such as RGB or
 * CPU Interface.
 */

44
#define FIMD_DEFAULT_FRAMERATE 60
45
#define MIN_FB_WIDTH_FOR_16WORD_BURST 128
46

47 48 49
/* position control register for hardware window 0, 2 ~ 4.*/
#define VIDOSD_A(win)		(VIDOSD_BASE + 0x00 + (win) * 16)
#define VIDOSD_B(win)		(VIDOSD_BASE + 0x04 + (win) * 16)
50 51 52 53 54 55
/*
 * size control register for hardware windows 0 and alpha control register
 * for hardware windows 1 ~ 4
 */
#define VIDOSD_C(win)		(VIDOSD_BASE + 0x08 + (win) * 16)
/* size control register for hardware windows 1 ~ 2. */
56 57
#define VIDOSD_D(win)		(VIDOSD_BASE + 0x0C + (win) * 16)

58 59 60
#define VIDWnALPHA0(win)	(VIDW_ALPHA + 0x00 + (win) * 8)
#define VIDWnALPHA1(win)	(VIDW_ALPHA + 0x04 + (win) * 8)

61 62 63 64 65
#define VIDWx_BUF_START(win, buf)	(VIDW_BUF_START(buf) + (win) * 8)
#define VIDWx_BUF_END(win, buf)		(VIDW_BUF_END(buf) + (win) * 8)
#define VIDWx_BUF_SIZE(win, buf)	(VIDW_BUF_SIZE(buf) + (win) * 4)

/* color key control register for hardware window 1 ~ 4. */
66
#define WKEYCON0_BASE(x)		((WKEYCON0 + 0x140) + ((x - 1) * 8))
67
/* color key value register for hardware window 1 ~ 4. */
68
#define WKEYCON1_BASE(x)		((WKEYCON1 + 0x140) + ((x - 1) * 8))
69

70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87
/* I80 / RGB trigger control register */
#define TRIGCON				0x1A4
#define TRGMODE_I80_RGB_ENABLE_I80	(1 << 0)
#define SWTRGCMD_I80_RGB_ENABLE		(1 << 1)

/* display mode change control register except exynos4 */
#define VIDOUT_CON			0x000
#define VIDOUT_CON_F_I80_LDI0		(0x2 << 8)

/* I80 interface control for main LDI register */
#define I80IFCONFAx(x)			(0x1B0 + (x) * 4)
#define I80IFCONFBx(x)			(0x1B8 + (x) * 4)
#define LCD_CS_SETUP(x)			((x) << 16)
#define LCD_WR_SETUP(x)			((x) << 12)
#define LCD_WR_ACTIVE(x)		((x) << 8)
#define LCD_WR_HOLD(x)			((x) << 4)
#define I80IFEN_ENABLE			(1 << 0)

88 89 90
/* FIMD has totally five hardware windows. */
#define WINDOWS_NR	5

91 92
struct fimd_driver_data {
	unsigned int timing_base;
93 94 95
	unsigned int lcdblk_offset;
	unsigned int lcdblk_vt_shift;
	unsigned int lcdblk_bypass_shift;
96 97

	unsigned int has_shadowcon:1;
98
	unsigned int has_clksel:1;
99
	unsigned int has_limited_fmt:1;
100
	unsigned int has_vidoutcon:1;
J
Joonyoung Shim 已提交
101
	unsigned int has_vtsel:1;
102 103
};

104 105 106
static struct fimd_driver_data s3c64xx_fimd_driver_data = {
	.timing_base = 0x0,
	.has_clksel = 1,
107
	.has_limited_fmt = 1,
108 109
};

110 111 112 113 114 115 116 117
static struct fimd_driver_data exynos3_fimd_driver_data = {
	.timing_base = 0x20000,
	.lcdblk_offset = 0x210,
	.lcdblk_bypass_shift = 1,
	.has_shadowcon = 1,
	.has_vidoutcon = 1,
};

118
static struct fimd_driver_data exynos4_fimd_driver_data = {
119
	.timing_base = 0x0,
120 121 122
	.lcdblk_offset = 0x210,
	.lcdblk_vt_shift = 10,
	.lcdblk_bypass_shift = 1,
123
	.has_shadowcon = 1,
J
Joonyoung Shim 已提交
124
	.has_vtsel = 1,
125 126
};

127 128 129 130 131 132 133
static struct fimd_driver_data exynos4415_fimd_driver_data = {
	.timing_base = 0x20000,
	.lcdblk_offset = 0x210,
	.lcdblk_vt_shift = 10,
	.lcdblk_bypass_shift = 1,
	.has_shadowcon = 1,
	.has_vidoutcon = 1,
J
Joonyoung Shim 已提交
134
	.has_vtsel = 1,
135 136
};

137
static struct fimd_driver_data exynos5_fimd_driver_data = {
138
	.timing_base = 0x20000,
139 140 141
	.lcdblk_offset = 0x214,
	.lcdblk_vt_shift = 24,
	.lcdblk_bypass_shift = 15,
142
	.has_shadowcon = 1,
143
	.has_vidoutcon = 1,
J
Joonyoung Shim 已提交
144
	.has_vtsel = 1,
145 146
};

147
struct fimd_context {
148
	struct device			*dev;
149
	struct drm_device		*drm_dev;
150
	struct exynos_drm_crtc		*crtc;
151
	struct exynos_drm_plane		planes[WINDOWS_NR];
152 153 154
	struct clk			*bus_clk;
	struct clk			*lcd_clk;
	void __iomem			*regs;
155
	struct regmap			*sysreg;
156 157
	unsigned int			default_win;
	unsigned long			irq_flags;
158
	u32				vidcon0;
159
	u32				vidcon1;
160 161 162
	u32				vidout_con;
	u32				i80ifcon;
	bool				i80_if;
163
	bool				suspended;
164
	int				pipe;
165 166
	wait_queue_head_t		wait_vsync_queue;
	atomic_t			wait_vsync_event;
167 168
	atomic_t			win_updated;
	atomic_t			triggering;
169

170
	struct exynos_drm_panel_info panel;
171
	struct fimd_driver_data *driver_data;
172
	struct drm_encoder *encoder;
173 174
};

175
static const struct of_device_id fimd_driver_dt_match[] = {
176 177
	{ .compatible = "samsung,s3c6400-fimd",
	  .data = &s3c64xx_fimd_driver_data },
178 179
	{ .compatible = "samsung,exynos3250-fimd",
	  .data = &exynos3_fimd_driver_data },
180
	{ .compatible = "samsung,exynos4210-fimd",
181
	  .data = &exynos4_fimd_driver_data },
182 183
	{ .compatible = "samsung,exynos4415-fimd",
	  .data = &exynos4415_fimd_driver_data },
184
	{ .compatible = "samsung,exynos5250-fimd",
185 186 187
	  .data = &exynos5_fimd_driver_data },
	{},
};
188
MODULE_DEVICE_TABLE(of, fimd_driver_dt_match);
189

190 191 192
static inline struct fimd_driver_data *drm_fimd_get_driver_data(
	struct platform_device *pdev)
{
193 194 195
	const struct of_device_id *of_id =
			of_match_device(fimd_driver_dt_match, &pdev->dev);

196
	return (struct fimd_driver_data *)of_id->data;
197 198
}

199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254
static int fimd_enable_vblank(struct exynos_drm_crtc *crtc)
{
	struct fimd_context *ctx = crtc->ctx;
	u32 val;

	if (ctx->suspended)
		return -EPERM;

	if (!test_and_set_bit(0, &ctx->irq_flags)) {
		val = readl(ctx->regs + VIDINTCON0);

		val |= VIDINTCON0_INT_ENABLE;

		if (ctx->i80_if) {
			val |= VIDINTCON0_INT_I80IFDONE;
			val |= VIDINTCON0_INT_SYSMAINCON;
			val &= ~VIDINTCON0_INT_SYSSUBCON;
		} else {
			val |= VIDINTCON0_INT_FRAME;

			val &= ~VIDINTCON0_FRAMESEL0_MASK;
			val |= VIDINTCON0_FRAMESEL0_VSYNC;
			val &= ~VIDINTCON0_FRAMESEL1_MASK;
			val |= VIDINTCON0_FRAMESEL1_NONE;
		}

		writel(val, ctx->regs + VIDINTCON0);
	}

	return 0;
}

static void fimd_disable_vblank(struct exynos_drm_crtc *crtc)
{
	struct fimd_context *ctx = crtc->ctx;
	u32 val;

	if (ctx->suspended)
		return;

	if (test_and_clear_bit(0, &ctx->irq_flags)) {
		val = readl(ctx->regs + VIDINTCON0);

		val &= ~VIDINTCON0_INT_ENABLE;

		if (ctx->i80_if) {
			val &= ~VIDINTCON0_INT_I80IFDONE;
			val &= ~VIDINTCON0_INT_SYSMAINCON;
			val &= ~VIDINTCON0_INT_SYSSUBCON;
		} else
			val &= ~VIDINTCON0_INT_FRAME;

		writel(val, ctx->regs + VIDINTCON0);
	}
}

255
static void fimd_wait_for_vblank(struct exynos_drm_crtc *crtc)
256
{
257
	struct fimd_context *ctx = crtc->ctx;
258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273

	if (ctx->suspended)
		return;

	atomic_set(&ctx->wait_vsync_event, 1);

	/*
	 * wait for FIMD to signal VSYNC interrupt or return after
	 * timeout which is set to 50ms (refresh rate of 20).
	 */
	if (!wait_event_timeout(ctx->wait_vsync_queue,
				!atomic_read(&ctx->wait_vsync_event),
				HZ/20))
		DRM_DEBUG_KMS("vblank wait timed out.\n");
}

274
static void fimd_enable_video_output(struct fimd_context *ctx, unsigned int win,
275 276 277 278 279 280 281 282 283 284 285 286
					bool enable)
{
	u32 val = readl(ctx->regs + WINCON(win));

	if (enable)
		val |= WINCONx_ENWIN;
	else
		val &= ~WINCONx_ENWIN;

	writel(val, ctx->regs + WINCON(win));
}

287 288
static void fimd_enable_shadow_channel_path(struct fimd_context *ctx,
						unsigned int win,
289 290 291 292 293 294 295 296 297 298 299 300
						bool enable)
{
	u32 val = readl(ctx->regs + SHADOWCON);

	if (enable)
		val |= SHADOWCON_CHx_ENABLE(win);
	else
		val &= ~SHADOWCON_CHx_ENABLE(win);

	writel(val, ctx->regs + SHADOWCON);
}

301
static void fimd_clear_channels(struct exynos_drm_crtc *crtc)
302
{
303
	struct fimd_context *ctx = crtc->ctx;
304
	unsigned int win, ch_enabled = 0;
305 306 307

	DRM_DEBUG_KMS("%s\n", __FILE__);

308 309 310 311 312 313
	/* Hardware is in unknown state, so ensure it gets enabled properly */
	pm_runtime_get_sync(ctx->dev);

	clk_prepare_enable(ctx->bus_clk);
	clk_prepare_enable(ctx->lcd_clk);

314 315
	/* Check if any channel is enabled. */
	for (win = 0; win < WINDOWS_NR; win++) {
316 317 318
		u32 val = readl(ctx->regs + WINCON(win));

		if (val & WINCONx_ENWIN) {
319
			fimd_enable_video_output(ctx, win, false);
320

321 322 323 324
			if (ctx->driver_data->has_shadowcon)
				fimd_enable_shadow_channel_path(ctx, win,
								false);

325 326 327 328 329
			ch_enabled = 1;
		}
	}

	/* Wait for vsync, as disable channel takes effect at next vsync */
330
	if (ch_enabled) {
331 332 333 334 335
		int pipe = ctx->pipe;

		/* ensure that vblank interrupt won't be reported to core */
		ctx->suspended = false;
		ctx->pipe = -1;
336

337
		fimd_enable_vblank(ctx->crtc);
338
		fimd_wait_for_vblank(ctx->crtc);
339 340 341 342
		fimd_disable_vblank(ctx->crtc);

		ctx->suspended = true;
		ctx->pipe = pipe;
343
	}
344 345 346 347 348

	clk_disable_unprepare(ctx->lcd_clk);
	clk_disable_unprepare(ctx->bus_clk);

	pm_runtime_put(ctx->dev);
349 350
}

351 352 353 354 355 356
static u32 fimd_calc_clkdiv(struct fimd_context *ctx,
		const struct drm_display_mode *mode)
{
	unsigned long ideal_clk = mode->htotal * mode->vtotal * mode->vrefresh;
	u32 clkdiv;

357 358 359 360 361 362 363 364
	if (ctx->i80_if) {
		/*
		 * The frame done interrupt should be occurred prior to the
		 * next TE signal.
		 */
		ideal_clk *= 2;
	}

365 366 367 368 369 370
	/* Find the clock divider value that gets us closest to ideal_clk */
	clkdiv = DIV_ROUND_UP(clk_get_rate(ctx->lcd_clk), ideal_clk);

	return (clkdiv < 0x100) ? clkdiv : 0xff;
}

371
static bool fimd_mode_fixup(struct exynos_drm_crtc *crtc,
372 373 374 375 376 377 378 379 380
		const struct drm_display_mode *mode,
		struct drm_display_mode *adjusted_mode)
{
	if (adjusted_mode->vrefresh == 0)
		adjusted_mode->vrefresh = FIMD_DEFAULT_FRAMERATE;

	return true;
}

381
static void fimd_commit(struct exynos_drm_crtc *crtc)
382
{
383
	struct fimd_context *ctx = crtc->ctx;
384
	struct drm_display_mode *mode = &crtc->base.state->adjusted_mode;
385 386 387
	struct fimd_driver_data *driver_data = ctx->driver_data;
	void *timing_base = ctx->regs + driver_data->timing_base;
	u32 val, clkdiv;
388

I
Inki Dae 已提交
389 390 391
	if (ctx->suspended)
		return;

392 393 394 395
	/* nothing to do if we haven't set the mode yet */
	if (mode->htotal == 0 || mode->vtotal == 0)
		return;

396 397 398 399 400 401 402 403
	if (ctx->i80_if) {
		val = ctx->i80ifcon | I80IFEN_ENABLE;
		writel(val, timing_base + I80IFCONFAx(0));

		/* disable auto frame rate */
		writel(0, timing_base + I80IFCONFBx(0));

		/* set video type selection to I80 interface */
J
Joonyoung Shim 已提交
404 405
		if (driver_data->has_vtsel && ctx->sysreg &&
				regmap_update_bits(ctx->sysreg,
406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455
					driver_data->lcdblk_offset,
					0x3 << driver_data->lcdblk_vt_shift,
					0x1 << driver_data->lcdblk_vt_shift)) {
			DRM_ERROR("Failed to update sysreg for I80 i/f.\n");
			return;
		}
	} else {
		int vsync_len, vbpd, vfpd, hsync_len, hbpd, hfpd;
		u32 vidcon1;

		/* setup polarity values */
		vidcon1 = ctx->vidcon1;
		if (mode->flags & DRM_MODE_FLAG_NVSYNC)
			vidcon1 |= VIDCON1_INV_VSYNC;
		if (mode->flags & DRM_MODE_FLAG_NHSYNC)
			vidcon1 |= VIDCON1_INV_HSYNC;
		writel(vidcon1, ctx->regs + driver_data->timing_base + VIDCON1);

		/* setup vertical timing values. */
		vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
		vbpd = mode->crtc_vtotal - mode->crtc_vsync_end;
		vfpd = mode->crtc_vsync_start - mode->crtc_vdisplay;

		val = VIDTCON0_VBPD(vbpd - 1) |
			VIDTCON0_VFPD(vfpd - 1) |
			VIDTCON0_VSPW(vsync_len - 1);
		writel(val, ctx->regs + driver_data->timing_base + VIDTCON0);

		/* setup horizontal timing values.  */
		hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
		hbpd = mode->crtc_htotal - mode->crtc_hsync_end;
		hfpd = mode->crtc_hsync_start - mode->crtc_hdisplay;

		val = VIDTCON1_HBPD(hbpd - 1) |
			VIDTCON1_HFPD(hfpd - 1) |
			VIDTCON1_HSPW(hsync_len - 1);
		writel(val, ctx->regs + driver_data->timing_base + VIDTCON1);
	}

	if (driver_data->has_vidoutcon)
		writel(ctx->vidout_con, timing_base + VIDOUT_CON);

	/* set bypass selection */
	if (ctx->sysreg && regmap_update_bits(ctx->sysreg,
				driver_data->lcdblk_offset,
				0x1 << driver_data->lcdblk_bypass_shift,
				0x1 << driver_data->lcdblk_bypass_shift)) {
		DRM_ERROR("Failed to update sysreg for bypass setting.\n");
		return;
	}
456 457

	/* setup horizontal and vertical display size. */
458 459 460 461
	val = VIDTCON2_LINEVAL(mode->vdisplay - 1) |
	       VIDTCON2_HOZVAL(mode->hdisplay - 1) |
	       VIDTCON2_LINEVAL_E(mode->vdisplay - 1) |
	       VIDTCON2_HOZVAL_E(mode->hdisplay - 1);
462
	writel(val, ctx->regs + driver_data->timing_base + VIDTCON2);
463

464 465 466 467
	/*
	 * fields of register with prefix '_F' would be updated
	 * at vsync(same as dma start)
	 */
468 469
	val = ctx->vidcon0;
	val |= VIDCON0_ENVID | VIDCON0_ENVID_F;
470

471
	if (ctx->driver_data->has_clksel)
472 473
		val |= VIDCON0_CLKSEL_LCD;

474 475 476
	clkdiv = fimd_calc_clkdiv(ctx, mode);
	if (clkdiv > 1)
		val |= VIDCON0_CLKVAL_F(clkdiv - 1) | VIDCON0_CLKDIR;
477 478 479 480 481

	writel(val, ctx->regs + VIDCON0);
}


482 483
static void fimd_win_set_pixfmt(struct fimd_context *ctx, unsigned int win,
				struct drm_framebuffer *fb)
484 485 486 487 488
{
	unsigned long val;

	val = WINCONx_ENWIN;

489 490 491 492 493
	/*
	 * In case of s3c64xx, window 0 doesn't support alpha channel.
	 * So the request format is ARGB8888 then change it to XRGB8888.
	 */
	if (ctx->driver_data->has_limited_fmt && !win) {
494 495
		if (fb->pixel_format == DRM_FORMAT_ARGB8888)
			fb->pixel_format = DRM_FORMAT_XRGB8888;
496 497
	}

498
	switch (fb->pixel_format) {
499
	case DRM_FORMAT_C8:
500 501 502 503
		val |= WINCON0_BPPMODE_8BPP_PALETTE;
		val |= WINCONx_BURSTLEN_8WORD;
		val |= WINCONx_BYTSWP;
		break;
504 505 506 507 508 509
	case DRM_FORMAT_XRGB1555:
		val |= WINCON0_BPPMODE_16BPP_1555;
		val |= WINCONx_HAWSWP;
		val |= WINCONx_BURSTLEN_16WORD;
		break;
	case DRM_FORMAT_RGB565:
510 511 512 513
		val |= WINCON0_BPPMODE_16BPP_565;
		val |= WINCONx_HAWSWP;
		val |= WINCONx_BURSTLEN_16WORD;
		break;
514
	case DRM_FORMAT_XRGB8888:
515 516 517 518
		val |= WINCON0_BPPMODE_24BPP_888;
		val |= WINCONx_WSWP;
		val |= WINCONx_BURSTLEN_16WORD;
		break;
519 520
	case DRM_FORMAT_ARGB8888:
		val |= WINCON1_BPPMODE_25BPP_A1888
521 522 523 524 525 526 527 528 529 530 531 532 533
			| WINCON1_BLD_PIX | WINCON1_ALPHA_SEL;
		val |= WINCONx_WSWP;
		val |= WINCONx_BURSTLEN_16WORD;
		break;
	default:
		DRM_DEBUG_KMS("invalid pixel size so using unpacked 24bpp.\n");

		val |= WINCON0_BPPMODE_24BPP_888;
		val |= WINCONx_WSWP;
		val |= WINCONx_BURSTLEN_16WORD;
		break;
	}

534
	DRM_DEBUG_KMS("bpp = %d\n", fb->bits_per_pixel);
535

536 537 538
	/*
	 * In case of exynos, setting dma-burst to 16Word causes permanent
	 * tearing for very small buffers, e.g. cursor buffer. Burst Mode
539 540
	 * switching which is based on plane size is not recommended as
	 * plane size varies alot towards the end of the screen and rapid
541 542 543
	 * movement causes unstable DMA which results into iommu crash/tear.
	 */

544
	if (fb->width < MIN_FB_WIDTH_FOR_16WORD_BURST) {
545 546 547 548
		val &= ~WINCONx_BURSTLEN_MASK;
		val |= WINCONx_BURSTLEN_4WORD;
	}

549
	writel(val, ctx->regs + WINCON(win));
550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567

	/* hardware window 0 doesn't support alpha channel. */
	if (win != 0) {
		/* OSD alpha */
		val = VIDISD14C_ALPHA0_R(0xf) |
			VIDISD14C_ALPHA0_G(0xf) |
			VIDISD14C_ALPHA0_B(0xf) |
			VIDISD14C_ALPHA1_R(0xf) |
			VIDISD14C_ALPHA1_G(0xf) |
			VIDISD14C_ALPHA1_B(0xf);

		writel(val, ctx->regs + VIDOSD_C(win));

		val = VIDW_ALPHA_R(0xf) | VIDW_ALPHA_G(0xf) |
			VIDW_ALPHA_G(0xf);
		writel(val, ctx->regs + VIDWnALPHA0(win));
		writel(val, ctx->regs + VIDWnALPHA1(win));
	}
568 569
}

570
static void fimd_win_set_colkey(struct fimd_context *ctx, unsigned int win)
571 572 573 574 575 576 577 578 579 580 581 582
{
	unsigned int keycon0 = 0, keycon1 = 0;

	keycon0 = ~(WxKEYCON0_KEYBL_EN | WxKEYCON0_KEYEN_F |
			WxKEYCON0_DIRCON) | WxKEYCON0_COMPKEY(0);

	keycon1 = WxKEYCON1_COLVAL(0xffffffff);

	writel(keycon0, ctx->regs + WKEYCON0_BASE(win));
	writel(keycon1, ctx->regs + WKEYCON1_BASE(win));
}

583 584 585 586 587 588 589
/**
 * shadow_protect_win() - disable updating values from shadow registers at vsync
 *
 * @win: window to protect registers for
 * @protect: 1 to protect (disable updates)
 */
static void fimd_shadow_protect_win(struct fimd_context *ctx,
590
				    unsigned int win, bool protect)
591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609
{
	u32 reg, bits, val;

	if (ctx->driver_data->has_shadowcon) {
		reg = SHADOWCON;
		bits = SHADOWCON_WINx_PROTECT(win);
	} else {
		reg = PRTCON;
		bits = PRTCON_PROTECT;
	}

	val = readl(ctx->regs + reg);
	if (protect)
		val |= bits;
	else
		val &= ~bits;
	writel(val, ctx->regs + reg);
}

610 611
static void fimd_update_plane(struct exynos_drm_crtc *crtc,
			      struct exynos_drm_plane *plane)
612
{
613
	struct fimd_context *ctx = crtc->ctx;
614
	struct drm_plane_state *state = plane->base.state;
615 616 617
	dma_addr_t dma_addr;
	unsigned long val, size, offset;
	unsigned int last_x, last_y, buf_offsize, line_size;
618
	unsigned int win = plane->zpos;
619 620
	unsigned int bpp = state->fb->bits_per_pixel >> 3;
	unsigned int pitch = state->fb->pitches[0];
621

I
Inki Dae 已提交
622 623 624
	if (ctx->suspended)
		return;

625
	/*
626
	 * SHADOWCON/PRTCON register is used for enabling timing.
627 628 629 630 631 632 633 634 635
	 *
	 * for example, once only width value of a register is set,
	 * if the dma is started then fimd hardware could malfunction so
	 * with protect window setting, the register fields with prefix '_F'
	 * wouldn't be updated at vsync also but updated once unprotect window
	 * is set.
	 */

	/* protect windows */
636
	fimd_shadow_protect_win(ctx, win, true);
637

638

639 640
	offset = plane->src_x * bpp;
	offset += plane->src_y * pitch;
641

642
	/* buffer start address */
643 644
	dma_addr = plane->dma_addr[0] + offset;
	val = (unsigned long)dma_addr;
645 646 647
	writel(val, ctx->regs + VIDWx_BUF_START(win, 0));

	/* buffer end address */
648
	size = pitch * plane->crtc_h;
649
	val = (unsigned long)(dma_addr + size);
650 651 652
	writel(val, ctx->regs + VIDWx_BUF_END(win, 0));

	DRM_DEBUG_KMS("start addr = 0x%lx, end addr = 0x%lx, size = 0x%lx\n",
653
			(unsigned long)dma_addr, val, size);
654
	DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
655
			plane->crtc_w, plane->crtc_h);
656 657

	/* buffer size */
658 659
	buf_offsize = pitch - (plane->crtc_w * bpp);
	line_size = plane->crtc_w * bpp;
660 661 662 663
	val = VIDW_BUF_SIZE_OFFSET(buf_offsize) |
		VIDW_BUF_SIZE_PAGEWIDTH(line_size) |
		VIDW_BUF_SIZE_OFFSET_E(buf_offsize) |
		VIDW_BUF_SIZE_PAGEWIDTH_E(line_size);
664 665 666
	writel(val, ctx->regs + VIDWx_BUF_SIZE(win, 0));

	/* OSD position */
667 668 669 670
	val = VIDOSDxA_TOPLEFT_X(plane->crtc_x) |
		VIDOSDxA_TOPLEFT_Y(plane->crtc_y) |
		VIDOSDxA_TOPLEFT_X_E(plane->crtc_x) |
		VIDOSDxA_TOPLEFT_Y_E(plane->crtc_y);
671 672
	writel(val, ctx->regs + VIDOSD_A(win));

673
	last_x = plane->crtc_x + plane->crtc_w;
674 675
	if (last_x)
		last_x--;
676
	last_y = plane->crtc_y + plane->crtc_h;
677 678 679
	if (last_y)
		last_y--;

680 681 682
	val = VIDOSDxB_BOTRIGHT_X(last_x) | VIDOSDxB_BOTRIGHT_Y(last_y) |
		VIDOSDxB_BOTRIGHT_X_E(last_x) | VIDOSDxB_BOTRIGHT_Y_E(last_y);

683 684
	writel(val, ctx->regs + VIDOSD_B(win));

685
	DRM_DEBUG_KMS("osd pos: tx = %d, ty = %d, bx = %d, by = %d\n",
686
			plane->crtc_x, plane->crtc_y, last_x, last_y);
687 688 689 690 691

	/* OSD size */
	if (win != 3 && win != 4) {
		u32 offset = VIDOSD_D(win);
		if (win == 0)
692
			offset = VIDOSD_C(win);
693
		val = plane->crtc_w * plane->crtc_h;
694 695 696 697 698
		writel(val, ctx->regs + offset);

		DRM_DEBUG_KMS("osd size = 0x%x\n", (unsigned int)val);
	}

699
	fimd_win_set_pixfmt(ctx, win, state->fb);
700 701 702

	/* hardware window 0 doesn't support color key. */
	if (win != 0)
703
		fimd_win_set_colkey(ctx, win);
704

705
	fimd_enable_video_output(ctx, win, true);
706

707 708
	if (ctx->driver_data->has_shadowcon)
		fimd_enable_shadow_channel_path(ctx, win, true);
709

710 711 712
	/* Enable DMA channel and unprotect windows */
	fimd_shadow_protect_win(ctx, win, false);

713 714
	if (ctx->i80_if)
		atomic_set(&ctx->win_updated, 1);
715 716
}

717 718
static void fimd_disable_plane(struct exynos_drm_crtc *crtc,
			       struct exynos_drm_plane *plane)
719
{
720
	struct fimd_context *ctx = crtc->ctx;
721
	unsigned int win = plane->zpos;
722

723
	if (ctx->suspended)
724 725
		return;

726
	/* protect windows */
727
	fimd_shadow_protect_win(ctx, win, true);
728

729
	fimd_enable_video_output(ctx, win, false);
730

731 732
	if (ctx->driver_data->has_shadowcon)
		fimd_enable_shadow_channel_path(ctx, win, false);
733

734
	/* unprotect windows */
735
	fimd_shadow_protect_win(ctx, win, false);
736 737
}

738
static void fimd_enable(struct exynos_drm_crtc *crtc)
739
{
740
	struct fimd_context *ctx = crtc->ctx;
741
	int ret;
742 743

	if (!ctx->suspended)
744
		return;
745 746 747

	ctx->suspended = false;

748 749
	pm_runtime_get_sync(ctx->dev);

750 751 752 753 754 755 756 757 758 759 760
	ret = clk_prepare_enable(ctx->bus_clk);
	if (ret < 0) {
		DRM_ERROR("Failed to prepare_enable the bus clk [%d]\n", ret);
		return;
	}

	ret = clk_prepare_enable(ctx->lcd_clk);
	if  (ret < 0) {
		DRM_ERROR("Failed to prepare_enable the lcd clk [%d]\n", ret);
		return;
	}
761 762

	/* if vblank was enabled status, enable it again. */
763 764
	if (test_and_clear_bit(0, &ctx->irq_flags))
		fimd_enable_vblank(ctx->crtc);
765

766
	fimd_commit(ctx->crtc);
767 768
}

769
static void fimd_disable(struct exynos_drm_crtc *crtc)
770
{
771
	struct fimd_context *ctx = crtc->ctx;
772
	int i;
773

774
	if (ctx->suspended)
775
		return;
776 777 778 779 780 781

	/*
	 * We need to make sure that all windows are disabled before we
	 * suspend that connector. Otherwise we might try to scan from
	 * a destroyed buffer later.
	 */
782
	for (i = 0; i < WINDOWS_NR; i++)
783
		fimd_disable_plane(crtc, &ctx->planes[i]);
784

785 786 787 788
	fimd_enable_vblank(crtc);
	fimd_wait_for_vblank(crtc);
	fimd_disable_vblank(crtc);

789 790
	writel(0, ctx->regs + VIDCON0);

791 792 793
	clk_disable_unprepare(ctx->lcd_clk);
	clk_disable_unprepare(ctx->bus_clk);

794 795
	pm_runtime_put_sync(ctx->dev);

796
	ctx->suspended = true;
797 798
}

799 800
static void fimd_trigger(struct device *dev)
{
801
	struct fimd_context *ctx = dev_get_drvdata(dev);
802 803 804 805
	struct fimd_driver_data *driver_data = ctx->driver_data;
	void *timing_base = ctx->regs + driver_data->timing_base;
	u32 reg;

806
	 /*
807 808 809
	  * Skips triggering if in triggering state, because multiple triggering
	  * requests can cause panel reset.
	  */
810 811 812
	if (atomic_read(&ctx->triggering))
		return;

813
	/* Enters triggering mode */
814 815 816 817 818
	atomic_set(&ctx->triggering, 1);

	reg = readl(timing_base + TRIGCON);
	reg |= (TRGMODE_I80_RGB_ENABLE_I80 | SWTRGCMD_I80_RGB_ENABLE);
	writel(reg, timing_base + TRIGCON);
819 820 821 822 823 824 825

	/*
	 * Exits triggering mode if vblank is not enabled yet, because when the
	 * VIDINTCON0 register is not set, it can not exit from triggering mode.
	 */
	if (!test_bit(0, &ctx->irq_flags))
		atomic_set(&ctx->triggering, 0);
826 827
}

828
static void fimd_te_handler(struct exynos_drm_crtc *crtc)
829
{
830
	struct fimd_context *ctx = crtc->ctx;
831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847

	/* Checks the crtc is detached already from encoder */
	if (ctx->pipe < 0 || !ctx->drm_dev)
		return;

	/*
	 * If there is a page flip request, triggers and handles the page flip
	 * event so that current fb can be updated into panel GRAM.
	 */
	if (atomic_add_unless(&ctx->win_updated, -1, 0))
		fimd_trigger(ctx->dev);

	/* Wakes up vsync event queue */
	if (atomic_read(&ctx->wait_vsync_event)) {
		atomic_set(&ctx->wait_vsync_event, 0);
		wake_up(&ctx->wait_vsync_queue);
	}
848

849
	if (test_bit(0, &ctx->irq_flags))
850
		drm_crtc_handle_vblank(&ctx->crtc->base);
851 852
}

853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869
static void fimd_dp_clock_enable(struct exynos_drm_crtc *crtc, bool enable)
{
	struct fimd_context *ctx = crtc->ctx;
	u32 val;

	/*
	 * Only Exynos 5250, 5260, 5410 and 542x requires enabling DP/MIE
	 * clock. On these SoCs the bootloader may enable it but any
	 * power domain off/on will reset it to disable state.
	 */
	if (ctx->driver_data != &exynos5_fimd_driver_data)
		return;

	val = enable ? DP_MIE_CLK_DP_ENABLE : DP_MIE_CLK_DISABLE;
	writel(DP_MIE_CLK_DP_ENABLE, ctx->regs + DP_MIE_CLKCON);
}

870
static const struct exynos_drm_crtc_ops fimd_crtc_ops = {
871 872
	.enable = fimd_enable,
	.disable = fimd_disable,
873
	.mode_fixup = fimd_mode_fixup,
874 875 876 877
	.commit = fimd_commit,
	.enable_vblank = fimd_enable_vblank,
	.disable_vblank = fimd_disable_vblank,
	.wait_for_vblank = fimd_wait_for_vblank,
878 879
	.update_plane = fimd_update_plane,
	.disable_plane = fimd_disable_plane,
880
	.te_handler = fimd_te_handler,
881
	.clock_enable = fimd_dp_clock_enable,
882 883 884 885 886
};

static irqreturn_t fimd_irq_handler(int irq, void *dev_id)
{
	struct fimd_context *ctx = (struct fimd_context *)dev_id;
887
	u32 val, clear_bit;
888 889 890

	val = readl(ctx->regs + VIDINTCON1);

891 892 893
	clear_bit = ctx->i80_if ? VIDINTCON1_INT_I80 : VIDINTCON1_INT_FRAME;
	if (val & clear_bit)
		writel(clear_bit, ctx->regs + VIDINTCON1);
894

895
	/* check the crtc is detached already from encoder */
896
	if (ctx->pipe < 0 || !ctx->drm_dev)
897
		goto out;
I
Inki Dae 已提交
898

899
	if (ctx->i80_if) {
900
		exynos_drm_crtc_finish_pageflip(ctx->crtc);
901

902
		/* Exits triggering mode */
903 904
		atomic_set(&ctx->triggering, 0);
	} else {
905 906
		drm_crtc_handle_vblank(&ctx->crtc->base);
		exynos_drm_crtc_finish_pageflip(ctx->crtc);
907

908 909 910 911 912
		/* set wait vsync event to zero and wake up queue. */
		if (atomic_read(&ctx->wait_vsync_event)) {
			atomic_set(&ctx->wait_vsync_event, 0);
			wake_up(&ctx->wait_vsync_queue);
		}
913
	}
914

915
out:
916 917 918
	return IRQ_HANDLED;
}

919
static int fimd_bind(struct device *dev, struct device *master, void *data)
920
{
921
	struct fimd_context *ctx = dev_get_drvdata(dev);
922
	struct drm_device *drm_dev = data;
923
	struct exynos_drm_private *priv = drm_dev->dev_private;
924 925
	struct exynos_drm_plane *exynos_plane;
	enum drm_plane_type type;
926 927
	unsigned int zpos;
	int ret;
928

929 930
	ctx->drm_dev = drm_dev;
	ctx->pipe = priv->pipe++;
931

932 933 934 935
	for (zpos = 0; zpos < WINDOWS_NR; zpos++) {
		type = (zpos == ctx->default_win) ? DRM_PLANE_TYPE_PRIMARY :
						DRM_PLANE_TYPE_OVERLAY;
		ret = exynos_plane_init(drm_dev, &ctx->planes[zpos],
936
					1 << ctx->pipe, type, zpos);
937 938 939 940 941 942 943
		if (ret)
			return ret;
	}

	exynos_plane = &ctx->planes[ctx->default_win];
	ctx->crtc = exynos_drm_crtc_create(drm_dev, &exynos_plane->base,
					   ctx->pipe, EXYNOS_DISPLAY_TYPE_LCD,
944
					   &fimd_crtc_ops, ctx);
945 946
	if (IS_ERR(ctx->crtc))
		return PTR_ERR(ctx->crtc);
947

948
	if (ctx->encoder)
949
		exynos_dpi_bind(drm_dev, ctx->encoder);
950

951 952
	if (is_drm_iommu_supported(drm_dev))
		fimd_clear_channels(ctx->crtc);
953 954

	ret = drm_iommu_attach_device(drm_dev, dev);
955 956 957 958
	if (ret)
		priv->pipe--;

	return ret;
959 960 961 962 963
}

static void fimd_unbind(struct device *dev, struct device *master,
			void *data)
{
964
	struct fimd_context *ctx = dev_get_drvdata(dev);
965

966
	fimd_disable(ctx->crtc);
967

968
	drm_iommu_detach_device(ctx->drm_dev, ctx->dev);
969

970 971
	if (ctx->encoder)
		exynos_dpi_remove(ctx->encoder);
972 973 974 975 976 977 978 979 980 981
}

static const struct component_ops fimd_component_ops = {
	.bind	= fimd_bind,
	.unbind = fimd_unbind,
};

static int fimd_probe(struct platform_device *pdev)
{
	struct device *dev = &pdev->dev;
982
	struct fimd_context *ctx;
983
	struct device_node *i80_if_timings;
984
	struct resource *res;
985
	int ret;
986

987 988
	if (!dev->of_node)
		return -ENODEV;
989

990
	ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
991 992 993
	if (!ctx)
		return -ENOMEM;

994
	ctx->dev = dev;
995
	ctx->suspended = true;
996
	ctx->driver_data = drm_fimd_get_driver_data(pdev);
997

998 999 1000 1001
	if (of_property_read_bool(dev->of_node, "samsung,invert-vden"))
		ctx->vidcon1 |= VIDCON1_INV_VDEN;
	if (of_property_read_bool(dev->of_node, "samsung,invert-vclk"))
		ctx->vidcon1 |= VIDCON1_INV_VCLK;
1002

1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040
	i80_if_timings = of_get_child_by_name(dev->of_node, "i80-if-timings");
	if (i80_if_timings) {
		u32 val;

		ctx->i80_if = true;

		if (ctx->driver_data->has_vidoutcon)
			ctx->vidout_con |= VIDOUT_CON_F_I80_LDI0;
		else
			ctx->vidcon0 |= VIDCON0_VIDOUT_I80_LDI0;
		/*
		 * The user manual describes that this "DSI_EN" bit is required
		 * to enable I80 24-bit data interface.
		 */
		ctx->vidcon0 |= VIDCON0_DSI_EN;

		if (of_property_read_u32(i80_if_timings, "cs-setup", &val))
			val = 0;
		ctx->i80ifcon = LCD_CS_SETUP(val);
		if (of_property_read_u32(i80_if_timings, "wr-setup", &val))
			val = 0;
		ctx->i80ifcon |= LCD_WR_SETUP(val);
		if (of_property_read_u32(i80_if_timings, "wr-active", &val))
			val = 1;
		ctx->i80ifcon |= LCD_WR_ACTIVE(val);
		if (of_property_read_u32(i80_if_timings, "wr-hold", &val))
			val = 0;
		ctx->i80ifcon |= LCD_WR_HOLD(val);
	}
	of_node_put(i80_if_timings);

	ctx->sysreg = syscon_regmap_lookup_by_phandle(dev->of_node,
							"samsung,sysreg");
	if (IS_ERR(ctx->sysreg)) {
		dev_warn(dev, "failed to get system register.\n");
		ctx->sysreg = NULL;
	}

1041 1042 1043
	ctx->bus_clk = devm_clk_get(dev, "fimd");
	if (IS_ERR(ctx->bus_clk)) {
		dev_err(dev, "failed to get bus clock\n");
1044
		return PTR_ERR(ctx->bus_clk);
1045 1046 1047 1048 1049
	}

	ctx->lcd_clk = devm_clk_get(dev, "sclk_fimd");
	if (IS_ERR(ctx->lcd_clk)) {
		dev_err(dev, "failed to get lcd clock\n");
1050
		return PTR_ERR(ctx->lcd_clk);
1051
	}
1052 1053 1054

	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);

1055
	ctx->regs = devm_ioremap_resource(dev, res);
1056 1057
	if (IS_ERR(ctx->regs))
		return PTR_ERR(ctx->regs);
1058

1059 1060
	res = platform_get_resource_byname(pdev, IORESOURCE_IRQ,
					   ctx->i80_if ? "lcd_sys" : "vsync");
1061 1062
	if (!res) {
		dev_err(dev, "irq request failed.\n");
1063
		return -ENXIO;
1064 1065
	}

1066
	ret = devm_request_irq(dev, res->start, fimd_irq_handler,
1067 1068
							0, "drm_fimd", ctx);
	if (ret) {
1069
		dev_err(dev, "irq request failed.\n");
1070
		return ret;
1071 1072
	}

1073
	init_waitqueue_head(&ctx->wait_vsync_queue);
1074
	atomic_set(&ctx->wait_vsync_event, 0);
1075

1076
	platform_set_drvdata(pdev, ctx);
1077

1078 1079 1080
	ctx->encoder = exynos_dpi_probe(dev);
	if (IS_ERR(ctx->encoder))
		return PTR_ERR(ctx->encoder);
1081

1082
	pm_runtime_enable(dev);
1083

1084
	ret = component_add(dev, &fimd_component_ops);
1085 1086 1087 1088 1089 1090
	if (ret)
		goto err_disable_pm_runtime;

	return ret;

err_disable_pm_runtime:
1091
	pm_runtime_disable(dev);
1092 1093

	return ret;
1094
}
1095

1096 1097
static int fimd_remove(struct platform_device *pdev)
{
1098
	pm_runtime_disable(&pdev->dev);
1099

1100 1101
	component_del(&pdev->dev, &fimd_component_ops);

1102
	return 0;
I
Inki Dae 已提交
1103 1104
}

1105
struct platform_driver fimd_driver = {
1106
	.probe		= fimd_probe,
1107
	.remove		= fimd_remove,
1108 1109 1110
	.driver		= {
		.name	= "exynos4-fb",
		.owner	= THIS_MODULE,
1111
		.of_match_table = fimd_driver_dt_match,
1112 1113
	},
};