exynos_drm_fimd.c 26.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13
/* exynos_drm_fimd.c
 *
 * Copyright (C) 2011 Samsung Electronics Co.Ltd
 * Authors:
 *	Joonyoung Shim <jy0922.shim@samsung.com>
 *	Inki Dae <inki.dae@samsung.com>
 *
 * This program is free software; you can redistribute  it and/or modify it
 * under  the terms of  the GNU General  Public License as published by the
 * Free Software Foundation;  either version 2 of the  License, or (at your
 * option) any later version.
 *
 */
14
#include <drm/drmP.h>
15 16 17 18

#include <linux/kernel.h>
#include <linux/platform_device.h>
#include <linux/clk.h>
19
#include <linux/of.h>
20
#include <linux/of_device.h>
21
#include <linux/pm_runtime.h>
22

23
#include <video/of_display_timing.h>
24
#include <video/samsung_fimd.h>
25 26 27 28 29
#include <drm/exynos_drm.h>

#include "exynos_drm_drv.h"
#include "exynos_drm_fbdev.h"
#include "exynos_drm_crtc.h"
30
#include "exynos_drm_iommu.h"
31 32 33 34 35 36 37 38 39 40 41

/*
 * FIMD is stand for Fully Interactive Mobile Display and
 * as a display controller, it transfers contents drawn on memory
 * to a LCD Panel through Display Interfaces such as RGB or
 * CPU Interface.
 */

/* position control register for hardware window 0, 2 ~ 4.*/
#define VIDOSD_A(win)		(VIDOSD_BASE + 0x00 + (win) * 16)
#define VIDOSD_B(win)		(VIDOSD_BASE + 0x04 + (win) * 16)
42 43 44 45 46 47
/*
 * size control register for hardware windows 0 and alpha control register
 * for hardware windows 1 ~ 4
 */
#define VIDOSD_C(win)		(VIDOSD_BASE + 0x08 + (win) * 16)
/* size control register for hardware windows 1 ~ 2. */
48 49 50 51 52 53 54
#define VIDOSD_D(win)		(VIDOSD_BASE + 0x0C + (win) * 16)

#define VIDWx_BUF_START(win, buf)	(VIDW_BUF_START(buf) + (win) * 8)
#define VIDWx_BUF_END(win, buf)		(VIDW_BUF_END(buf) + (win) * 8)
#define VIDWx_BUF_SIZE(win, buf)	(VIDW_BUF_SIZE(buf) + (win) * 4)

/* color key control register for hardware window 1 ~ 4. */
55
#define WKEYCON0_BASE(x)		((WKEYCON0 + 0x140) + ((x - 1) * 8))
56
/* color key value register for hardware window 1 ~ 4. */
57
#define WKEYCON1_BASE(x)		((WKEYCON1 + 0x140) + ((x - 1) * 8))
58 59 60 61 62 63

/* FIMD has totally five hardware windows. */
#define WINDOWS_NR	5

#define get_fimd_context(dev)	platform_get_drvdata(to_platform_device(dev))

64 65
struct fimd_driver_data {
	unsigned int timing_base;
66 67

	unsigned int has_shadowcon:1;
68
	unsigned int has_clksel:1;
69 70
};

71 72 73 74 75
static struct fimd_driver_data s3c64xx_fimd_driver_data = {
	.timing_base = 0x0,
	.has_clksel = 1,
};

76
static struct fimd_driver_data exynos4_fimd_driver_data = {
77
	.timing_base = 0x0,
78
	.has_shadowcon = 1,
79 80
};

81
static struct fimd_driver_data exynos5_fimd_driver_data = {
82
	.timing_base = 0x20000,
83
	.has_shadowcon = 1,
84 85
};

86 87 88
struct fimd_win_data {
	unsigned int		offset_x;
	unsigned int		offset_y;
89 90 91 92
	unsigned int		ovl_width;
	unsigned int		ovl_height;
	unsigned int		fb_width;
	unsigned int		fb_height;
93
	unsigned int		bpp;
94
	unsigned int		pixel_format;
I
Inki Dae 已提交
95
	dma_addr_t		dma_addr;
96 97
	unsigned int		buf_offsize;
	unsigned int		line_size;	/* bytes */
98
	bool			enabled;
99
	bool			resume;
100 101 102 103 104 105 106 107 108 109 110 111 112 113 114
};

struct fimd_context {
	struct exynos_drm_subdrv	subdrv;
	int				irq;
	struct drm_crtc			*crtc;
	struct clk			*bus_clk;
	struct clk			*lcd_clk;
	void __iomem			*regs;
	struct fimd_win_data		win_data[WINDOWS_NR];
	unsigned int			clkdiv;
	unsigned int			default_win;
	unsigned long			irq_flags;
	u32				vidcon0;
	u32				vidcon1;
115
	bool				suspended;
116
	struct mutex			lock;
117 118
	wait_queue_head_t		wait_vsync_queue;
	atomic_t			wait_vsync_event;
119

120
	struct exynos_drm_panel_info *panel;
121
	struct fimd_driver_data *driver_data;
122 123
};

124 125
#ifdef CONFIG_OF
static const struct of_device_id fimd_driver_dt_match[] = {
126 127
	{ .compatible = "samsung,s3c6400-fimd",
	  .data = &s3c64xx_fimd_driver_data },
128
	{ .compatible = "samsung,exynos4210-fimd",
129
	  .data = &exynos4_fimd_driver_data },
130
	{ .compatible = "samsung,exynos5250-fimd",
131 132 133 134 135
	  .data = &exynos5_fimd_driver_data },
	{},
};
#endif

136 137 138
static inline struct fimd_driver_data *drm_fimd_get_driver_data(
	struct platform_device *pdev)
{
139 140 141 142 143 144 145 146
#ifdef CONFIG_OF
	const struct of_device_id *of_id =
			of_match_device(fimd_driver_dt_match, &pdev->dev);

	if (of_id)
		return (struct fimd_driver_data *)of_id->data;
#endif

147 148 149 150
	return (struct fimd_driver_data *)
		platform_get_device_id(pdev)->driver_data;
}

151 152 153 154 155 156 157
static bool fimd_display_is_connected(struct device *dev)
{
	/* TODO. */

	return true;
}

158
static void *fimd_get_panel(struct device *dev)
159 160 161
{
	struct fimd_context *ctx = get_fimd_context(dev);

162
	return ctx->panel;
163 164
}

165
static int fimd_check_mode(struct device *dev, struct drm_display_mode *mode)
166 167 168 169 170 171 172 173
{
	/* TODO. */

	return 0;
}

static int fimd_display_power_on(struct device *dev, int mode)
{
174
	/* TODO */
175 176 177 178

	return 0;
}

179
static struct exynos_drm_display_ops fimd_display_ops = {
180 181
	.type = EXYNOS_DISPLAY_TYPE_LCD,
	.is_connected = fimd_display_is_connected,
182
	.get_panel = fimd_get_panel,
183
	.check_mode = fimd_check_mode,
184 185 186
	.power_on = fimd_display_power_on,
};

187 188
static void fimd_dpms(struct device *subdrv_dev, int mode)
{
189 190
	struct fimd_context *ctx = get_fimd_context(subdrv_dev);

191
	DRM_DEBUG_KMS("%d\n", mode);
192

193 194
	mutex_lock(&ctx->lock);

195 196
	switch (mode) {
	case DRM_MODE_DPMS_ON:
197 198 199 200 201 202 203 204
		/*
		 * enable fimd hardware only if suspended status.
		 *
		 * P.S. fimd_dpms function would be called at booting time so
		 * clk_enable could be called double time.
		 */
		if (ctx->suspended)
			pm_runtime_get_sync(subdrv_dev);
205 206 207 208
		break;
	case DRM_MODE_DPMS_STANDBY:
	case DRM_MODE_DPMS_SUSPEND:
	case DRM_MODE_DPMS_OFF:
209 210
		if (!ctx->suspended)
			pm_runtime_put_sync(subdrv_dev);
211 212 213 214 215
		break;
	default:
		DRM_DEBUG_KMS("unspecified mode %d\n", mode);
		break;
	}
216 217

	mutex_unlock(&ctx->lock);
218 219 220 221 222
}

static void fimd_apply(struct device *subdrv_dev)
{
	struct fimd_context *ctx = get_fimd_context(subdrv_dev);
223
	struct exynos_drm_manager *mgr = ctx->subdrv.manager;
224 225 226
	struct exynos_drm_manager_ops *mgr_ops = mgr->ops;
	struct exynos_drm_overlay_ops *ovl_ops = mgr->overlay_ops;
	struct fimd_win_data *win_data;
227
	int i;
228

229 230 231 232 233
	for (i = 0; i < WINDOWS_NR; i++) {
		win_data = &ctx->win_data[i];
		if (win_data->enabled && (ovl_ops && ovl_ops->commit))
			ovl_ops->commit(subdrv_dev, i);
	}
234 235 236 237 238

	if (mgr_ops && mgr_ops->commit)
		mgr_ops->commit(subdrv_dev);
}

239 240 241
static void fimd_commit(struct device *dev)
{
	struct fimd_context *ctx = get_fimd_context(dev);
242 243
	struct exynos_drm_panel_info *panel = ctx->panel;
	struct fb_videomode *timing = &panel->timing;
244
	struct fimd_driver_data *driver_data;
245 246
	u32 val;

247
	driver_data = ctx->driver_data;
I
Inki Dae 已提交
248 249 250
	if (ctx->suspended)
		return;

251
	/* setup polarity values from machine code. */
252
	writel(ctx->vidcon1, ctx->regs + driver_data->timing_base + VIDCON1);
253 254 255 256 257

	/* setup vertical timing values. */
	val = VIDTCON0_VBPD(timing->upper_margin - 1) |
	       VIDTCON0_VFPD(timing->lower_margin - 1) |
	       VIDTCON0_VSPW(timing->vsync_len - 1);
258
	writel(val, ctx->regs + driver_data->timing_base + VIDTCON0);
259 260 261 262 263

	/* setup horizontal timing values.  */
	val = VIDTCON1_HBPD(timing->left_margin - 1) |
	       VIDTCON1_HFPD(timing->right_margin - 1) |
	       VIDTCON1_HSPW(timing->hsync_len - 1);
264
	writel(val, ctx->regs + driver_data->timing_base + VIDTCON1);
265 266 267

	/* setup horizontal and vertical display size. */
	val = VIDTCON2_LINEVAL(timing->yres - 1) |
268 269 270
	       VIDTCON2_HOZVAL(timing->xres - 1) |
	       VIDTCON2_LINEVAL_E(timing->yres - 1) |
	       VIDTCON2_HOZVAL_E(timing->xres - 1);
271
	writel(val, ctx->regs + driver_data->timing_base + VIDTCON2);
272 273 274 275 276

	/* setup clock source, clock divider, enable dma. */
	val = ctx->vidcon0;
	val &= ~(VIDCON0_CLKVAL_F_MASK | VIDCON0_CLKDIR);

277 278 279 280 281
	if (ctx->driver_data->has_clksel) {
		val &= ~VIDCON0_CLKSEL_MASK;
		val |= VIDCON0_CLKSEL_LCD;
	}

282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299
	if (ctx->clkdiv > 1)
		val |= VIDCON0_CLKVAL_F(ctx->clkdiv - 1) | VIDCON0_CLKDIR;
	else
		val &= ~VIDCON0_CLKDIR;	/* 1:1 clock */

	/*
	 * fields of register with prefix '_F' would be updated
	 * at vsync(same as dma start)
	 */
	val |= VIDCON0_ENVID | VIDCON0_ENVID_F;
	writel(val, ctx->regs + VIDCON0);
}

static int fimd_enable_vblank(struct device *dev)
{
	struct fimd_context *ctx = get_fimd_context(dev);
	u32 val;

300 301 302
	if (ctx->suspended)
		return -EPERM;

303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324
	if (!test_and_set_bit(0, &ctx->irq_flags)) {
		val = readl(ctx->regs + VIDINTCON0);

		val |= VIDINTCON0_INT_ENABLE;
		val |= VIDINTCON0_INT_FRAME;

		val &= ~VIDINTCON0_FRAMESEL0_MASK;
		val |= VIDINTCON0_FRAMESEL0_VSYNC;
		val &= ~VIDINTCON0_FRAMESEL1_MASK;
		val |= VIDINTCON0_FRAMESEL1_NONE;

		writel(val, ctx->regs + VIDINTCON0);
	}

	return 0;
}

static void fimd_disable_vblank(struct device *dev)
{
	struct fimd_context *ctx = get_fimd_context(dev);
	u32 val;

325 326 327
	if (ctx->suspended)
		return;

328 329 330 331 332 333 334 335 336 337
	if (test_and_clear_bit(0, &ctx->irq_flags)) {
		val = readl(ctx->regs + VIDINTCON0);

		val &= ~VIDINTCON0_INT_FRAME;
		val &= ~VIDINTCON0_INT_ENABLE;

		writel(val, ctx->regs + VIDINTCON0);
	}
}

338 339 340 341
static void fimd_wait_for_vblank(struct device *dev)
{
	struct fimd_context *ctx = get_fimd_context(dev);

342 343 344 345 346 347 348 349 350 351 352 353
	if (ctx->suspended)
		return;

	atomic_set(&ctx->wait_vsync_event, 1);

	/*
	 * wait for FIMD to signal VSYNC interrupt or return after
	 * timeout which is set to 50ms (refresh rate of 20).
	 */
	if (!wait_event_timeout(ctx->wait_vsync_queue,
				!atomic_read(&ctx->wait_vsync_event),
				DRM_HZ/20))
354 355 356
		DRM_DEBUG_KMS("vblank wait timed out.\n");
}

357
static struct exynos_drm_manager_ops fimd_manager_ops = {
358 359
	.dpms = fimd_dpms,
	.apply = fimd_apply,
360 361 362
	.commit = fimd_commit,
	.enable_vblank = fimd_enable_vblank,
	.disable_vblank = fimd_disable_vblank,
363
	.wait_for_vblank = fimd_wait_for_vblank,
364 365 366 367 368 369 370
};

static void fimd_win_mode_set(struct device *dev,
			      struct exynos_drm_overlay *overlay)
{
	struct fimd_context *ctx = get_fimd_context(dev);
	struct fimd_win_data *win_data;
371
	int win;
372
	unsigned long offset;
373 374 375 376 377 378

	if (!overlay) {
		dev_err(dev, "overlay is NULL\n");
		return;
	}

379 380 381 382
	win = overlay->zpos;
	if (win == DEFAULT_ZPOS)
		win = ctx->default_win;

383
	if (win < 0 || win >= WINDOWS_NR)
384 385
		return;

386 387 388 389 390
	offset = overlay->fb_x * (overlay->bpp >> 3);
	offset += overlay->fb_y * overlay->pitch;

	DRM_DEBUG_KMS("offset = 0x%lx, pitch = %x\n", offset, overlay->pitch);

391
	win_data = &ctx->win_data[win];
392

393 394 395 396 397 398
	win_data->offset_x = overlay->crtc_x;
	win_data->offset_y = overlay->crtc_y;
	win_data->ovl_width = overlay->crtc_width;
	win_data->ovl_height = overlay->crtc_height;
	win_data->fb_width = overlay->fb_width;
	win_data->fb_height = overlay->fb_height;
S
Seung-Woo Kim 已提交
399
	win_data->dma_addr = overlay->dma_addr[0] + offset;
400
	win_data->bpp = overlay->bpp;
401
	win_data->pixel_format = overlay->pixel_format;
402 403 404 405 406 407 408 409
	win_data->buf_offsize = (overlay->fb_width - overlay->crtc_width) *
				(overlay->bpp >> 3);
	win_data->line_size = overlay->crtc_width * (overlay->bpp >> 3);

	DRM_DEBUG_KMS("offset_x = %d, offset_y = %d\n",
			win_data->offset_x, win_data->offset_y);
	DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
			win_data->ovl_width, win_data->ovl_height);
410
	DRM_DEBUG_KMS("paddr = 0x%lx\n", (unsigned long)win_data->dma_addr);
411 412
	DRM_DEBUG_KMS("fb_width = %d, crtc_width = %d\n",
			overlay->fb_width, overlay->crtc_width);
413 414 415 416 417 418 419 420 421 422
}

static void fimd_win_set_pixfmt(struct device *dev, unsigned int win)
{
	struct fimd_context *ctx = get_fimd_context(dev);
	struct fimd_win_data *win_data = &ctx->win_data[win];
	unsigned long val;

	val = WINCONx_ENWIN;

423 424
	switch (win_data->pixel_format) {
	case DRM_FORMAT_C8:
425 426 427 428
		val |= WINCON0_BPPMODE_8BPP_PALETTE;
		val |= WINCONx_BURSTLEN_8WORD;
		val |= WINCONx_BYTSWP;
		break;
429 430 431 432 433 434
	case DRM_FORMAT_XRGB1555:
		val |= WINCON0_BPPMODE_16BPP_1555;
		val |= WINCONx_HAWSWP;
		val |= WINCONx_BURSTLEN_16WORD;
		break;
	case DRM_FORMAT_RGB565:
435 436 437 438
		val |= WINCON0_BPPMODE_16BPP_565;
		val |= WINCONx_HAWSWP;
		val |= WINCONx_BURSTLEN_16WORD;
		break;
439
	case DRM_FORMAT_XRGB8888:
440 441 442 443
		val |= WINCON0_BPPMODE_24BPP_888;
		val |= WINCONx_WSWP;
		val |= WINCONx_BURSTLEN_16WORD;
		break;
444 445
	case DRM_FORMAT_ARGB8888:
		val |= WINCON1_BPPMODE_25BPP_A1888
446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477
			| WINCON1_BLD_PIX | WINCON1_ALPHA_SEL;
		val |= WINCONx_WSWP;
		val |= WINCONx_BURSTLEN_16WORD;
		break;
	default:
		DRM_DEBUG_KMS("invalid pixel size so using unpacked 24bpp.\n");

		val |= WINCON0_BPPMODE_24BPP_888;
		val |= WINCONx_WSWP;
		val |= WINCONx_BURSTLEN_16WORD;
		break;
	}

	DRM_DEBUG_KMS("bpp = %d\n", win_data->bpp);

	writel(val, ctx->regs + WINCON(win));
}

static void fimd_win_set_colkey(struct device *dev, unsigned int win)
{
	struct fimd_context *ctx = get_fimd_context(dev);
	unsigned int keycon0 = 0, keycon1 = 0;

	keycon0 = ~(WxKEYCON0_KEYBL_EN | WxKEYCON0_KEYEN_F |
			WxKEYCON0_DIRCON) | WxKEYCON0_COMPKEY(0);

	keycon1 = WxKEYCON1_COLVAL(0xffffffff);

	writel(keycon0, ctx->regs + WKEYCON0_BASE(win));
	writel(keycon1, ctx->regs + WKEYCON1_BASE(win));
}

478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504
/**
 * shadow_protect_win() - disable updating values from shadow registers at vsync
 *
 * @win: window to protect registers for
 * @protect: 1 to protect (disable updates)
 */
static void fimd_shadow_protect_win(struct fimd_context *ctx,
							int win, bool protect)
{
	u32 reg, bits, val;

	if (ctx->driver_data->has_shadowcon) {
		reg = SHADOWCON;
		bits = SHADOWCON_WINx_PROTECT(win);
	} else {
		reg = PRTCON;
		bits = PRTCON_PROTECT;
	}

	val = readl(ctx->regs + reg);
	if (protect)
		val |= bits;
	else
		val &= ~bits;
	writel(val, ctx->regs + reg);
}

505
static void fimd_win_commit(struct device *dev, int zpos)
506 507 508
{
	struct fimd_context *ctx = get_fimd_context(dev);
	struct fimd_win_data *win_data;
509
	int win = zpos;
510
	unsigned long val, alpha, size;
511 512
	unsigned int last_x;
	unsigned int last_y;
513

I
Inki Dae 已提交
514 515 516
	if (ctx->suspended)
		return;

517 518 519
	if (win == DEFAULT_ZPOS)
		win = ctx->default_win;

520
	if (win < 0 || win >= WINDOWS_NR)
521 522 523 524 525
		return;

	win_data = &ctx->win_data[win];

	/*
526
	 * SHADOWCON/PRTCON register is used for enabling timing.
527 528 529 530 531 532 533 534 535
	 *
	 * for example, once only width value of a register is set,
	 * if the dma is started then fimd hardware could malfunction so
	 * with protect window setting, the register fields with prefix '_F'
	 * wouldn't be updated at vsync also but updated once unprotect window
	 * is set.
	 */

	/* protect windows */
536
	fimd_shadow_protect_win(ctx, win, true);
537 538

	/* buffer start address */
I
Inki Dae 已提交
539
	val = (unsigned long)win_data->dma_addr;
540 541 542
	writel(val, ctx->regs + VIDWx_BUF_START(win, 0));

	/* buffer end address */
543
	size = win_data->fb_width * win_data->ovl_height * (win_data->bpp >> 3);
I
Inki Dae 已提交
544
	val = (unsigned long)(win_data->dma_addr + size);
545 546 547
	writel(val, ctx->regs + VIDWx_BUF_END(win, 0));

	DRM_DEBUG_KMS("start addr = 0x%lx, end addr = 0x%lx, size = 0x%lx\n",
I
Inki Dae 已提交
548
			(unsigned long)win_data->dma_addr, val, size);
549 550
	DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
			win_data->ovl_width, win_data->ovl_height);
551 552 553

	/* buffer size */
	val = VIDW_BUF_SIZE_OFFSET(win_data->buf_offsize) |
554 555 556
		VIDW_BUF_SIZE_PAGEWIDTH(win_data->line_size) |
		VIDW_BUF_SIZE_OFFSET_E(win_data->buf_offsize) |
		VIDW_BUF_SIZE_PAGEWIDTH_E(win_data->line_size);
557 558 559 560
	writel(val, ctx->regs + VIDWx_BUF_SIZE(win, 0));

	/* OSD position */
	val = VIDOSDxA_TOPLEFT_X(win_data->offset_x) |
561 562 563
		VIDOSDxA_TOPLEFT_Y(win_data->offset_y) |
		VIDOSDxA_TOPLEFT_X_E(win_data->offset_x) |
		VIDOSDxA_TOPLEFT_Y_E(win_data->offset_y);
564 565
	writel(val, ctx->regs + VIDOSD_A(win));

566 567 568 569 570 571 572
	last_x = win_data->offset_x + win_data->ovl_width;
	if (last_x)
		last_x--;
	last_y = win_data->offset_y + win_data->ovl_height;
	if (last_y)
		last_y--;

573 574 575
	val = VIDOSDxB_BOTRIGHT_X(last_x) | VIDOSDxB_BOTRIGHT_Y(last_y) |
		VIDOSDxB_BOTRIGHT_X_E(last_x) | VIDOSDxB_BOTRIGHT_Y_E(last_y);

576 577
	writel(val, ctx->regs + VIDOSD_B(win));

578
	DRM_DEBUG_KMS("osd pos: tx = %d, ty = %d, bx = %d, by = %d\n",
579
			win_data->offset_x, win_data->offset_y, last_x, last_y);
580 581 582 583 584 585 586 587 588 589 590 591 592 593 594

	/* hardware window 0 doesn't support alpha channel. */
	if (win != 0) {
		/* OSD alpha */
		alpha = VIDISD14C_ALPHA1_R(0xf) |
			VIDISD14C_ALPHA1_G(0xf) |
			VIDISD14C_ALPHA1_B(0xf);

		writel(alpha, ctx->regs + VIDOSD_C(win));
	}

	/* OSD size */
	if (win != 3 && win != 4) {
		u32 offset = VIDOSD_D(win);
		if (win == 0)
595
			offset = VIDOSD_C(win);
596
		val = win_data->ovl_width * win_data->ovl_height;
597 598 599 600 601 602 603 604 605 606 607
		writel(val, ctx->regs + offset);

		DRM_DEBUG_KMS("osd size = 0x%x\n", (unsigned int)val);
	}

	fimd_win_set_pixfmt(dev, win);

	/* hardware window 0 doesn't support color key. */
	if (win != 0)
		fimd_win_set_colkey(dev, win);

608 609 610 611 612
	/* wincon */
	val = readl(ctx->regs + WINCON(win));
	val |= WINCONx_ENWIN;
	writel(val, ctx->regs + WINCON(win));

613
	/* Enable DMA channel and unprotect windows */
614 615 616 617 618 619 620
	fimd_shadow_protect_win(ctx, win, false);

	if (ctx->driver_data->has_shadowcon) {
		val = readl(ctx->regs + SHADOWCON);
		val |= SHADOWCON_CHx_ENABLE(win);
		writel(val, ctx->regs + SHADOWCON);
	}
621 622

	win_data->enabled = true;
623 624
}

625
static void fimd_win_disable(struct device *dev, int zpos)
626 627
{
	struct fimd_context *ctx = get_fimd_context(dev);
628
	struct fimd_win_data *win_data;
629
	int win = zpos;
630 631
	u32 val;

632 633 634
	if (win == DEFAULT_ZPOS)
		win = ctx->default_win;

635
	if (win < 0 || win >= WINDOWS_NR)
636 637
		return;

638 639
	win_data = &ctx->win_data[win];

640 641 642 643 644 645
	if (ctx->suspended) {
		/* do not resume this window*/
		win_data->resume = false;
		return;
	}

646
	/* protect windows */
647
	fimd_shadow_protect_win(ctx, win, true);
648 649 650 651 652 653 654

	/* wincon */
	val = readl(ctx->regs + WINCON(win));
	val &= ~WINCONx_ENWIN;
	writel(val, ctx->regs + WINCON(win));

	/* unprotect windows */
655 656 657 658 659 660 661
	if (ctx->driver_data->has_shadowcon) {
		val = readl(ctx->regs + SHADOWCON);
		val &= ~SHADOWCON_CHx_ENABLE(win);
		writel(val, ctx->regs + SHADOWCON);
	}

	fimd_shadow_protect_win(ctx, win, false);
662 663

	win_data->enabled = false;
664 665 666 667 668 669 670 671
}

static struct exynos_drm_overlay_ops fimd_overlay_ops = {
	.mode_set = fimd_win_mode_set,
	.commit = fimd_win_commit,
	.disable = fimd_win_disable,
};

672 673 674 675 676 677 678
static struct exynos_drm_manager fimd_manager = {
	.pipe		= -1,
	.ops		= &fimd_manager_ops,
	.overlay_ops	= &fimd_overlay_ops,
	.display_ops	= &fimd_display_ops,
};

679 680 681 682 683
static irqreturn_t fimd_irq_handler(int irq, void *dev_id)
{
	struct fimd_context *ctx = (struct fimd_context *)dev_id;
	struct exynos_drm_subdrv *subdrv = &ctx->subdrv;
	struct drm_device *drm_dev = subdrv->drm_dev;
684
	struct exynos_drm_manager *manager = subdrv->manager;
685 686 687 688 689 690 691 692
	u32 val;

	val = readl(ctx->regs + VIDINTCON1);

	if (val & VIDINTCON1_INT_FRAME)
		/* VSYNC interrupt */
		writel(VIDINTCON1_INT_FRAME, ctx->regs + VIDINTCON1);

693 694 695
	/* check the crtc is detached already from encoder */
	if (manager->pipe < 0)
		goto out;
I
Inki Dae 已提交
696

697
	drm_handle_vblank(drm_dev, manager->pipe);
698
	exynos_drm_crtc_finish_pageflip(drm_dev, manager->pipe);
699

700 701 702 703 704
	/* set wait vsync event to zero and wake up queue. */
	if (atomic_read(&ctx->wait_vsync_event)) {
		atomic_set(&ctx->wait_vsync_event, 0);
		DRM_WAKEUP(&ctx->wait_vsync_queue);
	}
705
out:
706 707 708
	return IRQ_HANDLED;
}

709
static int fimd_subdrv_probe(struct drm_device *drm_dev, struct device *dev)
710 711 712 713 714 715 716 717 718 719 720
{
	/*
	 * enable drm irq mode.
	 * - with irq_enabled = 1, we can use the vblank feature.
	 *
	 * P.S. note that we wouldn't use drm irq handler but
	 *	just specific driver own one instead because
	 *	drm framework supports only one irq handler.
	 */
	drm_dev->irq_enabled = 1;

721 722 723 724 725 726 727
	/*
	 * with vblank_disable_allowed = 1, vblank interrupt will be disabled
	 * by drm timer once a current process gives up ownership of
	 * vblank event.(after drm_vblank_put function is called)
	 */
	drm_dev->vblank_disable_allowed = 1;

728 729 730 731
	/* attach this sub driver to iommu mapping if supported. */
	if (is_drm_iommu_supported(drm_dev))
		drm_iommu_attach_device(drm_dev, dev);

732 733 734
	return 0;
}

735
static void fimd_subdrv_remove(struct drm_device *drm_dev, struct device *dev)
736
{
737 738 739
	/* detach this sub driver from iommu mapping if supported. */
	if (is_drm_iommu_supported(drm_dev))
		drm_iommu_detach_device(drm_dev, dev);
740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792
}

static int fimd_calc_clkdiv(struct fimd_context *ctx,
			    struct fb_videomode *timing)
{
	unsigned long clk = clk_get_rate(ctx->lcd_clk);
	u32 retrace;
	u32 clkdiv;
	u32 best_framerate = 0;
	u32 framerate;

	retrace = timing->left_margin + timing->hsync_len +
				timing->right_margin + timing->xres;
	retrace *= timing->upper_margin + timing->vsync_len +
				timing->lower_margin + timing->yres;

	/* default framerate is 60Hz */
	if (!timing->refresh)
		timing->refresh = 60;

	clk /= retrace;

	for (clkdiv = 1; clkdiv < 0x100; clkdiv++) {
		int tmp;

		/* get best framerate */
		framerate = clk / clkdiv;
		tmp = timing->refresh - framerate;
		if (tmp < 0) {
			best_framerate = framerate;
			continue;
		} else {
			if (!best_framerate)
				best_framerate = framerate;
			else if (tmp < (best_framerate - framerate))
				best_framerate = framerate;
			break;
		}
	}

	return clkdiv;
}

static void fimd_clear_win(struct fimd_context *ctx, int win)
{
	writel(0, ctx->regs + WINCON(win));
	writel(0, ctx->regs + VIDOSD_A(win));
	writel(0, ctx->regs + VIDOSD_B(win));
	writel(0, ctx->regs + VIDOSD_C(win));

	if (win == 1 || win == 2)
		writel(0, ctx->regs + VIDOSD_D(win));

793
	fimd_shadow_protect_win(ctx, win, false);
794 795
}

796
static int fimd_clock(struct fimd_context *ctx, bool enable)
797 798 799 800
{
	if (enable) {
		int ret;

V
Vikas Sajjan 已提交
801
		ret = clk_prepare_enable(ctx->bus_clk);
802 803 804
		if (ret < 0)
			return ret;

V
Vikas Sajjan 已提交
805
		ret = clk_prepare_enable(ctx->lcd_clk);
806
		if  (ret < 0) {
V
Vikas Sajjan 已提交
807
			clk_disable_unprepare(ctx->bus_clk);
808 809
			return ret;
		}
810
	} else {
V
Vikas Sajjan 已提交
811 812
		clk_disable_unprepare(ctx->lcd_clk);
		clk_disable_unprepare(ctx->bus_clk);
813 814 815 816 817
	}

	return 0;
}

818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844
static void fimd_window_suspend(struct device *dev)
{
	struct fimd_context *ctx = get_fimd_context(dev);
	struct fimd_win_data *win_data;
	int i;

	for (i = 0; i < WINDOWS_NR; i++) {
		win_data = &ctx->win_data[i];
		win_data->resume = win_data->enabled;
		fimd_win_disable(dev, i);
	}
	fimd_wait_for_vblank(dev);
}

static void fimd_window_resume(struct device *dev)
{
	struct fimd_context *ctx = get_fimd_context(dev);
	struct fimd_win_data *win_data;
	int i;

	for (i = 0; i < WINDOWS_NR; i++) {
		win_data = &ctx->win_data[i];
		win_data->enabled = win_data->resume;
		win_data->resume = false;
	}
}

845 846
static int fimd_activate(struct fimd_context *ctx, bool enable)
{
847
	struct device *dev = ctx->subdrv.dev;
848 849 850 851 852 853
	if (enable) {
		int ret;

		ret = fimd_clock(ctx, true);
		if (ret < 0)
			return ret;
854 855 856 857 858 859

		ctx->suspended = false;

		/* if vblank was enabled status, enable it again. */
		if (test_and_clear_bit(0, &ctx->irq_flags))
			fimd_enable_vblank(dev);
860 861

		fimd_window_resume(dev);
862
	} else {
863 864
		fimd_window_suspend(dev);

865
		fimd_clock(ctx, false);
866 867 868 869 870 871
		ctx->suspended = true;
	}

	return 0;
}

872
static int fimd_probe(struct platform_device *pdev)
873 874 875 876 877
{
	struct device *dev = &pdev->dev;
	struct fimd_context *ctx;
	struct exynos_drm_subdrv *subdrv;
	struct exynos_drm_fimd_pdata *pdata;
878
	struct exynos_drm_panel_info *panel;
879 880 881 882
	struct resource *res;
	int win;
	int ret = -EINVAL;

883
	if (dev->of_node) {
884
		pdata = devm_kzalloc(dev, sizeof(*pdata), GFP_KERNEL);
885
		if (!pdata)
886 887 888 889 890 891 892 893 894
			return -ENOMEM;

		ret = of_get_fb_videomode(dev->of_node, &pdata->panel.timing,
					OF_USE_NATIVE_MODE);
		if (ret) {
			DRM_ERROR("failed: of_get_fb_videomode() : %d\n", ret);
			return ret;
		}
	} else {
895
		pdata = dev->platform_data;
896 897 898 899
		if (!pdata) {
			DRM_ERROR("no platform data specified\n");
			return -EINVAL;
		}
900 901
	}

902 903 904
	panel = &pdata->panel;
	if (!panel) {
		dev_err(dev, "panel is null.\n");
905 906 907
		return -EINVAL;
	}

908
	ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
909 910 911
	if (!ctx)
		return -ENOMEM;

912
	ctx->bus_clk = devm_clk_get(dev, "fimd");
913 914
	if (IS_ERR(ctx->bus_clk)) {
		dev_err(dev, "failed to get bus clock\n");
915
		return PTR_ERR(ctx->bus_clk);
916 917
	}

918
	ctx->lcd_clk = devm_clk_get(dev, "sclk_fimd");
919 920
	if (IS_ERR(ctx->lcd_clk)) {
		dev_err(dev, "failed to get lcd clock\n");
921
		return PTR_ERR(ctx->lcd_clk);
922 923 924 925
	}

	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);

926
	ctx->regs = devm_ioremap_resource(dev, res);
927 928
	if (IS_ERR(ctx->regs))
		return PTR_ERR(ctx->regs);
929

930
	res = platform_get_resource_byname(pdev, IORESOURCE_IRQ, "vsync");
931 932
	if (!res) {
		dev_err(dev, "irq request failed.\n");
933
		return -ENXIO;
934 935 936 937
	}

	ctx->irq = res->start;

938
	ret = devm_request_irq(dev, ctx->irq, fimd_irq_handler,
939 940
							0, "drm_fimd", ctx);
	if (ret) {
941
		dev_err(dev, "irq request failed.\n");
942
		return ret;
943 944
	}

945
	ctx->driver_data = drm_fimd_get_driver_data(pdev);
946 947 948
	ctx->vidcon0 = pdata->vidcon0;
	ctx->vidcon1 = pdata->vidcon1;
	ctx->default_win = pdata->default_win;
949
	ctx->panel = panel;
950 951
	DRM_INIT_WAITQUEUE(&ctx->wait_vsync_queue);
	atomic_set(&ctx->wait_vsync_event, 0);
952 953 954

	subdrv = &ctx->subdrv;

955 956
	subdrv->dev = dev;
	subdrv->manager = &fimd_manager;
957 958 959
	subdrv->probe = fimd_subdrv_probe;
	subdrv->remove = fimd_subdrv_remove;

960 961
	mutex_init(&ctx->lock);

962
	platform_set_drvdata(pdev, ctx);
963 964 965 966

	pm_runtime_enable(dev);
	pm_runtime_get_sync(dev);

967 968 969 970 971 972
	ctx->clkdiv = fimd_calc_clkdiv(ctx, &panel->timing);
	panel->timing.pixclock = clk_get_rate(ctx->lcd_clk) / ctx->clkdiv;

	DRM_DEBUG_KMS("pixel clock = %d, clkdiv = %d\n",
			panel->timing.pixclock, ctx->clkdiv);

973 974 975
	for (win = 0; win < WINDOWS_NR; win++)
		fimd_clear_win(ctx, win);

976 977 978 979 980
	exynos_drm_subdrv_register(subdrv);

	return 0;
}

981
static int fimd_remove(struct platform_device *pdev)
982
{
983
	struct device *dev = &pdev->dev;
984 985 986 987
	struct fimd_context *ctx = platform_get_drvdata(pdev);

	exynos_drm_subdrv_unregister(&ctx->subdrv);

988 989 990 991 992 993 994 995 996
	if (ctx->suspended)
		goto out;

	pm_runtime_set_suspended(dev);
	pm_runtime_put_sync(dev);

out:
	pm_runtime_disable(dev);

997 998 999
	return 0;
}

I
Inki Dae 已提交
1000 1001 1002
#ifdef CONFIG_PM_SLEEP
static int fimd_suspend(struct device *dev)
{
1003
	struct fimd_context *ctx = get_fimd_context(dev);
I
Inki Dae 已提交
1004

1005 1006 1007 1008 1009
	/*
	 * do not use pm_runtime_suspend(). if pm_runtime_suspend() is
	 * called here, an error would be returned by that interface
	 * because the usage_count of pm runtime is more than 1.
	 */
1010 1011 1012 1013
	if (!pm_runtime_suspended(dev))
		return fimd_activate(ctx, false);

	return 0;
I
Inki Dae 已提交
1014 1015 1016 1017
}

static int fimd_resume(struct device *dev)
{
1018
	struct fimd_context *ctx = get_fimd_context(dev);
I
Inki Dae 已提交
1019

1020 1021 1022 1023 1024
	/*
	 * if entered to sleep when lcd panel was on, the usage_count
	 * of pm runtime would still be 1 so in this case, fimd driver
	 * should be on directly not drawing on pm runtime interface.
	 */
1025
	if (!pm_runtime_suspended(dev)) {
1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039
		int ret;

		ret = fimd_activate(ctx, true);
		if (ret < 0)
			return ret;

		/*
		 * in case of dpms on(standby), fimd_apply function will
		 * be called by encoder's dpms callback to update fimd's
		 * registers but in case of sleep wakeup, it's not.
		 * so fimd_apply function should be called at here.
		 */
		fimd_apply(dev);
	}
I
Inki Dae 已提交
1040 1041 1042 1043 1044

	return 0;
}
#endif

1045 1046 1047 1048 1049
#ifdef CONFIG_PM_RUNTIME
static int fimd_runtime_suspend(struct device *dev)
{
	struct fimd_context *ctx = get_fimd_context(dev);

1050
	return fimd_activate(ctx, false);
1051 1052 1053 1054 1055 1056
}

static int fimd_runtime_resume(struct device *dev)
{
	struct fimd_context *ctx = get_fimd_context(dev);

1057
	return fimd_activate(ctx, true);
1058 1059 1060
}
#endif

1061 1062
static struct platform_device_id fimd_driver_ids[] = {
	{
1063 1064 1065
		.name		= "s3c64xx-fb",
		.driver_data	= (unsigned long)&s3c64xx_fimd_driver_data,
	}, {
1066 1067 1068 1069 1070 1071 1072 1073 1074
		.name		= "exynos4-fb",
		.driver_data	= (unsigned long)&exynos4_fimd_driver_data,
	}, {
		.name		= "exynos5-fb",
		.driver_data	= (unsigned long)&exynos5_fimd_driver_data,
	},
	{},
};

1075
static const struct dev_pm_ops fimd_pm_ops = {
I
Inki Dae 已提交
1076
	SET_SYSTEM_SLEEP_PM_OPS(fimd_suspend, fimd_resume)
1077 1078 1079
	SET_RUNTIME_PM_OPS(fimd_runtime_suspend, fimd_runtime_resume, NULL)
};

1080
struct platform_driver fimd_driver = {
1081
	.probe		= fimd_probe,
1082
	.remove		= fimd_remove,
1083
	.id_table       = fimd_driver_ids,
1084 1085 1086
	.driver		= {
		.name	= "exynos4-fb",
		.owner	= THIS_MODULE,
1087
		.pm	= &fimd_pm_ops,
1088
		.of_match_table = of_match_ptr(fimd_driver_dt_match),
1089 1090
	},
};