exynos_drm_fimd.c 29.4 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13
/* exynos_drm_fimd.c
 *
 * Copyright (C) 2011 Samsung Electronics Co.Ltd
 * Authors:
 *	Joonyoung Shim <jy0922.shim@samsung.com>
 *	Inki Dae <inki.dae@samsung.com>
 *
 * This program is free software; you can redistribute  it and/or modify it
 * under  the terms of  the GNU General  Public License as published by the
 * Free Software Foundation;  either version 2 of the  License, or (at your
 * option) any later version.
 *
 */
14
#include <drm/drmP.h>
15 16 17 18

#include <linux/kernel.h>
#include <linux/platform_device.h>
#include <linux/clk.h>
19
#include <linux/of.h>
20
#include <linux/of_device.h>
21
#include <linux/pm_runtime.h>
22
#include <linux/component.h>
23 24
#include <linux/mfd/syscon.h>
#include <linux/regmap.h>
25

26
#include <video/of_display_timing.h>
27
#include <video/of_videomode.h>
28
#include <video/samsung_fimd.h>
29 30 31 32 33
#include <drm/exynos_drm.h>

#include "exynos_drm_drv.h"
#include "exynos_drm_fbdev.h"
#include "exynos_drm_crtc.h"
34
#include "exynos_drm_plane.h"
35
#include "exynos_drm_iommu.h"
36 37

/*
38
 * FIMD stands for Fully Interactive Mobile Display and
39 40 41 42 43
 * as a display controller, it transfers contents drawn on memory
 * to a LCD Panel through Display Interfaces such as RGB or
 * CPU Interface.
 */

44
#define FIMD_DEFAULT_FRAMERATE 60
45
#define MIN_FB_WIDTH_FOR_16WORD_BURST 128
46

47 48 49
/* position control register for hardware window 0, 2 ~ 4.*/
#define VIDOSD_A(win)		(VIDOSD_BASE + 0x00 + (win) * 16)
#define VIDOSD_B(win)		(VIDOSD_BASE + 0x04 + (win) * 16)
50 51 52 53 54 55
/*
 * size control register for hardware windows 0 and alpha control register
 * for hardware windows 1 ~ 4
 */
#define VIDOSD_C(win)		(VIDOSD_BASE + 0x08 + (win) * 16)
/* size control register for hardware windows 1 ~ 2. */
56 57
#define VIDOSD_D(win)		(VIDOSD_BASE + 0x0C + (win) * 16)

58 59 60
#define VIDWnALPHA0(win)	(VIDW_ALPHA + 0x00 + (win) * 8)
#define VIDWnALPHA1(win)	(VIDW_ALPHA + 0x04 + (win) * 8)

61 62 63 64 65
#define VIDWx_BUF_START(win, buf)	(VIDW_BUF_START(buf) + (win) * 8)
#define VIDWx_BUF_END(win, buf)		(VIDW_BUF_END(buf) + (win) * 8)
#define VIDWx_BUF_SIZE(win, buf)	(VIDW_BUF_SIZE(buf) + (win) * 4)

/* color key control register for hardware window 1 ~ 4. */
66
#define WKEYCON0_BASE(x)		((WKEYCON0 + 0x140) + ((x - 1) * 8))
67
/* color key value register for hardware window 1 ~ 4. */
68
#define WKEYCON1_BASE(x)		((WKEYCON1 + 0x140) + ((x - 1) * 8))
69

70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87
/* I80 / RGB trigger control register */
#define TRIGCON				0x1A4
#define TRGMODE_I80_RGB_ENABLE_I80	(1 << 0)
#define SWTRGCMD_I80_RGB_ENABLE		(1 << 1)

/* display mode change control register except exynos4 */
#define VIDOUT_CON			0x000
#define VIDOUT_CON_F_I80_LDI0		(0x2 << 8)

/* I80 interface control for main LDI register */
#define I80IFCONFAx(x)			(0x1B0 + (x) * 4)
#define I80IFCONFBx(x)			(0x1B8 + (x) * 4)
#define LCD_CS_SETUP(x)			((x) << 16)
#define LCD_WR_SETUP(x)			((x) << 12)
#define LCD_WR_ACTIVE(x)		((x) << 8)
#define LCD_WR_HOLD(x)			((x) << 4)
#define I80IFEN_ENABLE			(1 << 0)

88 89 90
/* FIMD has totally five hardware windows. */
#define WINDOWS_NR	5

91 92
struct fimd_driver_data {
	unsigned int timing_base;
93 94 95
	unsigned int lcdblk_offset;
	unsigned int lcdblk_vt_shift;
	unsigned int lcdblk_bypass_shift;
96 97

	unsigned int has_shadowcon:1;
98
	unsigned int has_clksel:1;
99
	unsigned int has_limited_fmt:1;
100
	unsigned int has_vidoutcon:1;
J
Joonyoung Shim 已提交
101
	unsigned int has_vtsel:1;
102 103
};

104 105 106
static struct fimd_driver_data s3c64xx_fimd_driver_data = {
	.timing_base = 0x0,
	.has_clksel = 1,
107
	.has_limited_fmt = 1,
108 109
};

110 111 112 113 114 115 116 117
static struct fimd_driver_data exynos3_fimd_driver_data = {
	.timing_base = 0x20000,
	.lcdblk_offset = 0x210,
	.lcdblk_bypass_shift = 1,
	.has_shadowcon = 1,
	.has_vidoutcon = 1,
};

118
static struct fimd_driver_data exynos4_fimd_driver_data = {
119
	.timing_base = 0x0,
120 121 122
	.lcdblk_offset = 0x210,
	.lcdblk_vt_shift = 10,
	.lcdblk_bypass_shift = 1,
123
	.has_shadowcon = 1,
J
Joonyoung Shim 已提交
124
	.has_vtsel = 1,
125 126
};

127 128 129 130 131 132 133
static struct fimd_driver_data exynos4415_fimd_driver_data = {
	.timing_base = 0x20000,
	.lcdblk_offset = 0x210,
	.lcdblk_vt_shift = 10,
	.lcdblk_bypass_shift = 1,
	.has_shadowcon = 1,
	.has_vidoutcon = 1,
J
Joonyoung Shim 已提交
134
	.has_vtsel = 1,
135 136
};

137
static struct fimd_driver_data exynos5_fimd_driver_data = {
138
	.timing_base = 0x20000,
139 140 141
	.lcdblk_offset = 0x214,
	.lcdblk_vt_shift = 24,
	.lcdblk_bypass_shift = 15,
142
	.has_shadowcon = 1,
143
	.has_vidoutcon = 1,
J
Joonyoung Shim 已提交
144
	.has_vtsel = 1,
145 146
};

147
struct fimd_context {
148
	struct device			*dev;
149
	struct drm_device		*drm_dev;
150
	struct exynos_drm_crtc		*crtc;
151
	struct exynos_drm_plane		planes[WINDOWS_NR];
152 153 154
	struct clk			*bus_clk;
	struct clk			*lcd_clk;
	void __iomem			*regs;
155
	struct regmap			*sysreg;
156 157
	unsigned int			default_win;
	unsigned long			irq_flags;
158
	u32				vidcon0;
159
	u32				vidcon1;
160 161 162
	u32				vidout_con;
	u32				i80ifcon;
	bool				i80_if;
163
	bool				suspended;
164
	int				pipe;
165 166
	wait_queue_head_t		wait_vsync_queue;
	atomic_t			wait_vsync_event;
167 168
	atomic_t			win_updated;
	atomic_t			triggering;
169

170
	struct exynos_drm_panel_info panel;
171
	struct fimd_driver_data *driver_data;
172
	struct exynos_drm_display *display;
173 174
};

175
static const struct of_device_id fimd_driver_dt_match[] = {
176 177
	{ .compatible = "samsung,s3c6400-fimd",
	  .data = &s3c64xx_fimd_driver_data },
178 179
	{ .compatible = "samsung,exynos3250-fimd",
	  .data = &exynos3_fimd_driver_data },
180
	{ .compatible = "samsung,exynos4210-fimd",
181
	  .data = &exynos4_fimd_driver_data },
182 183
	{ .compatible = "samsung,exynos4415-fimd",
	  .data = &exynos4415_fimd_driver_data },
184
	{ .compatible = "samsung,exynos5250-fimd",
185 186 187
	  .data = &exynos5_fimd_driver_data },
	{},
};
188
MODULE_DEVICE_TABLE(of, fimd_driver_dt_match);
189

190 191 192
static inline struct fimd_driver_data *drm_fimd_get_driver_data(
	struct platform_device *pdev)
{
193 194 195
	const struct of_device_id *of_id =
			of_match_device(fimd_driver_dt_match, &pdev->dev);

196
	return (struct fimd_driver_data *)of_id->data;
197 198
}

199
static void fimd_wait_for_vblank(struct exynos_drm_crtc *crtc)
200
{
201
	struct fimd_context *ctx = crtc->ctx;
202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217

	if (ctx->suspended)
		return;

	atomic_set(&ctx->wait_vsync_event, 1);

	/*
	 * wait for FIMD to signal VSYNC interrupt or return after
	 * timeout which is set to 50ms (refresh rate of 20).
	 */
	if (!wait_event_timeout(ctx->wait_vsync_queue,
				!atomic_read(&ctx->wait_vsync_event),
				HZ/20))
		DRM_DEBUG_KMS("vblank wait timed out.\n");
}

218
static void fimd_enable_video_output(struct fimd_context *ctx, unsigned int win,
219 220 221 222 223 224 225 226 227 228 229 230
					bool enable)
{
	u32 val = readl(ctx->regs + WINCON(win));

	if (enable)
		val |= WINCONx_ENWIN;
	else
		val &= ~WINCONx_ENWIN;

	writel(val, ctx->regs + WINCON(win));
}

231 232
static void fimd_enable_shadow_channel_path(struct fimd_context *ctx,
						unsigned int win,
233 234 235 236 237 238 239 240 241 242 243 244
						bool enable)
{
	u32 val = readl(ctx->regs + SHADOWCON);

	if (enable)
		val |= SHADOWCON_CHx_ENABLE(win);
	else
		val &= ~SHADOWCON_CHx_ENABLE(win);

	writel(val, ctx->regs + SHADOWCON);
}

245
static void fimd_clear_channel(struct fimd_context *ctx)
246
{
247
	unsigned int win, ch_enabled = 0;
248 249 250 251 252

	DRM_DEBUG_KMS("%s\n", __FILE__);

	/* Check if any channel is enabled. */
	for (win = 0; win < WINDOWS_NR; win++) {
253 254 255
		u32 val = readl(ctx->regs + WINCON(win));

		if (val & WINCONx_ENWIN) {
256
			fimd_enable_video_output(ctx, win, false);
257

258 259 260 261
			if (ctx->driver_data->has_shadowcon)
				fimd_enable_shadow_channel_path(ctx, win,
								false);

262 263 264 265 266
			ch_enabled = 1;
		}
	}

	/* Wait for vsync, as disable channel takes effect at next vsync */
267 268 269 270
	if (ch_enabled) {
		unsigned int state = ctx->suspended;

		ctx->suspended = 0;
271
		fimd_wait_for_vblank(ctx->crtc);
272 273
		ctx->suspended = state;
	}
274 275
}

276
static int fimd_iommu_attach_devices(struct fimd_context *ctx,
277
			struct drm_device *drm_dev)
278 279
{

280
	/* attach this sub driver to iommu mapping if supported. */
281
	if (is_drm_iommu_supported(ctx->drm_dev)) {
282 283
		int ret;

284 285 286 287
		/*
		 * If any channel is already active, iommu will throw
		 * a PAGE FAULT when enabled. So clear any channel if enabled.
		 */
288
		fimd_clear_channel(ctx);
289 290 291 292 293 294
		ret = drm_iommu_attach_device(ctx->drm_dev, ctx->dev);
		if (ret) {
			DRM_ERROR("drm_iommu_attach failed.\n");
			return ret;
		}

295
	}
296

297
	return 0;
298 299
}

300
static void fimd_iommu_detach_devices(struct fimd_context *ctx)
301
{
302 303 304
	/* detach this sub driver from iommu mapping if supported. */
	if (is_drm_iommu_supported(ctx->drm_dev))
		drm_iommu_detach_device(ctx->drm_dev, ctx->dev);
305 306
}

307 308 309 310 311 312
static u32 fimd_calc_clkdiv(struct fimd_context *ctx,
		const struct drm_display_mode *mode)
{
	unsigned long ideal_clk = mode->htotal * mode->vtotal * mode->vrefresh;
	u32 clkdiv;

313 314 315 316 317 318 319 320
	if (ctx->i80_if) {
		/*
		 * The frame done interrupt should be occurred prior to the
		 * next TE signal.
		 */
		ideal_clk *= 2;
	}

321 322 323 324 325 326
	/* Find the clock divider value that gets us closest to ideal_clk */
	clkdiv = DIV_ROUND_UP(clk_get_rate(ctx->lcd_clk), ideal_clk);

	return (clkdiv < 0x100) ? clkdiv : 0xff;
}

327
static bool fimd_mode_fixup(struct exynos_drm_crtc *crtc,
328 329 330 331 332 333 334 335 336
		const struct drm_display_mode *mode,
		struct drm_display_mode *adjusted_mode)
{
	if (adjusted_mode->vrefresh == 0)
		adjusted_mode->vrefresh = FIMD_DEFAULT_FRAMERATE;

	return true;
}

337
static void fimd_commit(struct exynos_drm_crtc *crtc)
338
{
339
	struct fimd_context *ctx = crtc->ctx;
340
	struct drm_display_mode *mode = &crtc->base.state->adjusted_mode;
341 342 343
	struct fimd_driver_data *driver_data = ctx->driver_data;
	void *timing_base = ctx->regs + driver_data->timing_base;
	u32 val, clkdiv;
344

I
Inki Dae 已提交
345 346 347
	if (ctx->suspended)
		return;

348 349 350 351
	/* nothing to do if we haven't set the mode yet */
	if (mode->htotal == 0 || mode->vtotal == 0)
		return;

352 353 354 355 356 357 358 359
	if (ctx->i80_if) {
		val = ctx->i80ifcon | I80IFEN_ENABLE;
		writel(val, timing_base + I80IFCONFAx(0));

		/* disable auto frame rate */
		writel(0, timing_base + I80IFCONFBx(0));

		/* set video type selection to I80 interface */
J
Joonyoung Shim 已提交
360 361
		if (driver_data->has_vtsel && ctx->sysreg &&
				regmap_update_bits(ctx->sysreg,
362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411
					driver_data->lcdblk_offset,
					0x3 << driver_data->lcdblk_vt_shift,
					0x1 << driver_data->lcdblk_vt_shift)) {
			DRM_ERROR("Failed to update sysreg for I80 i/f.\n");
			return;
		}
	} else {
		int vsync_len, vbpd, vfpd, hsync_len, hbpd, hfpd;
		u32 vidcon1;

		/* setup polarity values */
		vidcon1 = ctx->vidcon1;
		if (mode->flags & DRM_MODE_FLAG_NVSYNC)
			vidcon1 |= VIDCON1_INV_VSYNC;
		if (mode->flags & DRM_MODE_FLAG_NHSYNC)
			vidcon1 |= VIDCON1_INV_HSYNC;
		writel(vidcon1, ctx->regs + driver_data->timing_base + VIDCON1);

		/* setup vertical timing values. */
		vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
		vbpd = mode->crtc_vtotal - mode->crtc_vsync_end;
		vfpd = mode->crtc_vsync_start - mode->crtc_vdisplay;

		val = VIDTCON0_VBPD(vbpd - 1) |
			VIDTCON0_VFPD(vfpd - 1) |
			VIDTCON0_VSPW(vsync_len - 1);
		writel(val, ctx->regs + driver_data->timing_base + VIDTCON0);

		/* setup horizontal timing values.  */
		hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
		hbpd = mode->crtc_htotal - mode->crtc_hsync_end;
		hfpd = mode->crtc_hsync_start - mode->crtc_hdisplay;

		val = VIDTCON1_HBPD(hbpd - 1) |
			VIDTCON1_HFPD(hfpd - 1) |
			VIDTCON1_HSPW(hsync_len - 1);
		writel(val, ctx->regs + driver_data->timing_base + VIDTCON1);
	}

	if (driver_data->has_vidoutcon)
		writel(ctx->vidout_con, timing_base + VIDOUT_CON);

	/* set bypass selection */
	if (ctx->sysreg && regmap_update_bits(ctx->sysreg,
				driver_data->lcdblk_offset,
				0x1 << driver_data->lcdblk_bypass_shift,
				0x1 << driver_data->lcdblk_bypass_shift)) {
		DRM_ERROR("Failed to update sysreg for bypass setting.\n");
		return;
	}
412 413

	/* setup horizontal and vertical display size. */
414 415 416 417
	val = VIDTCON2_LINEVAL(mode->vdisplay - 1) |
	       VIDTCON2_HOZVAL(mode->hdisplay - 1) |
	       VIDTCON2_LINEVAL_E(mode->vdisplay - 1) |
	       VIDTCON2_HOZVAL_E(mode->hdisplay - 1);
418
	writel(val, ctx->regs + driver_data->timing_base + VIDTCON2);
419

420 421 422 423
	/*
	 * fields of register with prefix '_F' would be updated
	 * at vsync(same as dma start)
	 */
424 425
	val = ctx->vidcon0;
	val |= VIDCON0_ENVID | VIDCON0_ENVID_F;
426

427
	if (ctx->driver_data->has_clksel)
428 429
		val |= VIDCON0_CLKSEL_LCD;

430 431 432
	clkdiv = fimd_calc_clkdiv(ctx, mode);
	if (clkdiv > 1)
		val |= VIDCON0_CLKVAL_F(clkdiv - 1) | VIDCON0_CLKDIR;
433 434 435 436

	writel(val, ctx->regs + VIDCON0);
}

437
static int fimd_enable_vblank(struct exynos_drm_crtc *crtc)
438
{
439
	struct fimd_context *ctx = crtc->ctx;
440 441
	u32 val;

442 443 444
	if (ctx->suspended)
		return -EPERM;

445 446 447 448 449
	if (!test_and_set_bit(0, &ctx->irq_flags)) {
		val = readl(ctx->regs + VIDINTCON0);

		val |= VIDINTCON0_INT_ENABLE;

450 451 452 453 454 455 456 457 458 459 460 461
		if (ctx->i80_if) {
			val |= VIDINTCON0_INT_I80IFDONE;
			val |= VIDINTCON0_INT_SYSMAINCON;
			val &= ~VIDINTCON0_INT_SYSSUBCON;
		} else {
			val |= VIDINTCON0_INT_FRAME;

			val &= ~VIDINTCON0_FRAMESEL0_MASK;
			val |= VIDINTCON0_FRAMESEL0_VSYNC;
			val &= ~VIDINTCON0_FRAMESEL1_MASK;
			val |= VIDINTCON0_FRAMESEL1_NONE;
		}
462 463 464 465 466 467 468

		writel(val, ctx->regs + VIDINTCON0);
	}

	return 0;
}

469
static void fimd_disable_vblank(struct exynos_drm_crtc *crtc)
470
{
471
	struct fimd_context *ctx = crtc->ctx;
472 473
	u32 val;

474 475 476
	if (ctx->suspended)
		return;

477 478 479 480 481
	if (test_and_clear_bit(0, &ctx->irq_flags)) {
		val = readl(ctx->regs + VIDINTCON0);

		val &= ~VIDINTCON0_INT_ENABLE;

482 483 484 485 486 487 488
		if (ctx->i80_if) {
			val &= ~VIDINTCON0_INT_I80IFDONE;
			val &= ~VIDINTCON0_INT_SYSMAINCON;
			val &= ~VIDINTCON0_INT_SYSSUBCON;
		} else
			val &= ~VIDINTCON0_INT_FRAME;

489 490 491 492
		writel(val, ctx->regs + VIDINTCON0);
	}
}

493
static void fimd_win_set_pixfmt(struct fimd_context *ctx, unsigned int win)
494
{
495
	struct exynos_drm_plane *plane = &ctx->planes[win];
496 497 498 499
	unsigned long val;

	val = WINCONx_ENWIN;

500 501 502 503 504
	/*
	 * In case of s3c64xx, window 0 doesn't support alpha channel.
	 * So the request format is ARGB8888 then change it to XRGB8888.
	 */
	if (ctx->driver_data->has_limited_fmt && !win) {
505 506
		if (plane->pixel_format == DRM_FORMAT_ARGB8888)
			plane->pixel_format = DRM_FORMAT_XRGB8888;
507 508
	}

509
	switch (plane->pixel_format) {
510
	case DRM_FORMAT_C8:
511 512 513 514
		val |= WINCON0_BPPMODE_8BPP_PALETTE;
		val |= WINCONx_BURSTLEN_8WORD;
		val |= WINCONx_BYTSWP;
		break;
515 516 517 518 519 520
	case DRM_FORMAT_XRGB1555:
		val |= WINCON0_BPPMODE_16BPP_1555;
		val |= WINCONx_HAWSWP;
		val |= WINCONx_BURSTLEN_16WORD;
		break;
	case DRM_FORMAT_RGB565:
521 522 523 524
		val |= WINCON0_BPPMODE_16BPP_565;
		val |= WINCONx_HAWSWP;
		val |= WINCONx_BURSTLEN_16WORD;
		break;
525
	case DRM_FORMAT_XRGB8888:
526 527 528 529
		val |= WINCON0_BPPMODE_24BPP_888;
		val |= WINCONx_WSWP;
		val |= WINCONx_BURSTLEN_16WORD;
		break;
530 531
	case DRM_FORMAT_ARGB8888:
		val |= WINCON1_BPPMODE_25BPP_A1888
532 533 534 535 536 537 538 539 540 541 542 543 544
			| WINCON1_BLD_PIX | WINCON1_ALPHA_SEL;
		val |= WINCONx_WSWP;
		val |= WINCONx_BURSTLEN_16WORD;
		break;
	default:
		DRM_DEBUG_KMS("invalid pixel size so using unpacked 24bpp.\n");

		val |= WINCON0_BPPMODE_24BPP_888;
		val |= WINCONx_WSWP;
		val |= WINCONx_BURSTLEN_16WORD;
		break;
	}

545
	DRM_DEBUG_KMS("bpp = %d\n", plane->bpp);
546

547 548 549
	/*
	 * In case of exynos, setting dma-burst to 16Word causes permanent
	 * tearing for very small buffers, e.g. cursor buffer. Burst Mode
550 551
	 * switching which is based on plane size is not recommended as
	 * plane size varies alot towards the end of the screen and rapid
552 553 554
	 * movement causes unstable DMA which results into iommu crash/tear.
	 */

555
	if (plane->fb_width < MIN_FB_WIDTH_FOR_16WORD_BURST) {
556 557 558 559
		val &= ~WINCONx_BURSTLEN_MASK;
		val |= WINCONx_BURSTLEN_4WORD;
	}

560
	writel(val, ctx->regs + WINCON(win));
561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578

	/* hardware window 0 doesn't support alpha channel. */
	if (win != 0) {
		/* OSD alpha */
		val = VIDISD14C_ALPHA0_R(0xf) |
			VIDISD14C_ALPHA0_G(0xf) |
			VIDISD14C_ALPHA0_B(0xf) |
			VIDISD14C_ALPHA1_R(0xf) |
			VIDISD14C_ALPHA1_G(0xf) |
			VIDISD14C_ALPHA1_B(0xf);

		writel(val, ctx->regs + VIDOSD_C(win));

		val = VIDW_ALPHA_R(0xf) | VIDW_ALPHA_G(0xf) |
			VIDW_ALPHA_G(0xf);
		writel(val, ctx->regs + VIDWnALPHA0(win));
		writel(val, ctx->regs + VIDWnALPHA1(win));
	}
579 580
}

581
static void fimd_win_set_colkey(struct fimd_context *ctx, unsigned int win)
582 583 584 585 586 587 588 589 590 591 592 593
{
	unsigned int keycon0 = 0, keycon1 = 0;

	keycon0 = ~(WxKEYCON0_KEYBL_EN | WxKEYCON0_KEYEN_F |
			WxKEYCON0_DIRCON) | WxKEYCON0_COMPKEY(0);

	keycon1 = WxKEYCON1_COLVAL(0xffffffff);

	writel(keycon0, ctx->regs + WKEYCON0_BASE(win));
	writel(keycon1, ctx->regs + WKEYCON1_BASE(win));
}

594 595 596 597 598 599 600
/**
 * shadow_protect_win() - disable updating values from shadow registers at vsync
 *
 * @win: window to protect registers for
 * @protect: 1 to protect (disable updates)
 */
static void fimd_shadow_protect_win(struct fimd_context *ctx,
601
				    unsigned int win, bool protect)
602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620
{
	u32 reg, bits, val;

	if (ctx->driver_data->has_shadowcon) {
		reg = SHADOWCON;
		bits = SHADOWCON_WINx_PROTECT(win);
	} else {
		reg = PRTCON;
		bits = PRTCON_PROTECT;
	}

	val = readl(ctx->regs + reg);
	if (protect)
		val |= bits;
	else
		val &= ~bits;
	writel(val, ctx->regs + reg);
}

621
static void fimd_win_commit(struct exynos_drm_crtc *crtc, unsigned int win)
622
{
623
	struct fimd_context *ctx = crtc->ctx;
624 625 626 627
	struct exynos_drm_plane *plane;
	dma_addr_t dma_addr;
	unsigned long val, size, offset;
	unsigned int last_x, last_y, buf_offsize, line_size;
628

I
Inki Dae 已提交
629 630 631
	if (ctx->suspended)
		return;

632
	if (win < 0 || win >= WINDOWS_NR)
633 634
		return;

635
	plane = &ctx->planes[win];
636

637 638
	/* If suspended, enable this on resume */
	if (ctx->suspended) {
639
		plane->resume = true;
640 641 642
		return;
	}

643
	/*
644
	 * SHADOWCON/PRTCON register is used for enabling timing.
645 646 647 648 649 650 651 652 653
	 *
	 * for example, once only width value of a register is set,
	 * if the dma is started then fimd hardware could malfunction so
	 * with protect window setting, the register fields with prefix '_F'
	 * wouldn't be updated at vsync also but updated once unprotect window
	 * is set.
	 */

	/* protect windows */
654
	fimd_shadow_protect_win(ctx, win, true);
655

656

657 658
	offset = plane->src_x * (plane->bpp >> 3);
	offset += plane->src_y * plane->pitch;
659

660
	/* buffer start address */
661 662
	dma_addr = plane->dma_addr[0] + offset;
	val = (unsigned long)dma_addr;
663 664 665
	writel(val, ctx->regs + VIDWx_BUF_START(win, 0));

	/* buffer end address */
666
	size = plane->pitch * plane->crtc_height;
667
	val = (unsigned long)(dma_addr + size);
668 669 670
	writel(val, ctx->regs + VIDWx_BUF_END(win, 0));

	DRM_DEBUG_KMS("start addr = 0x%lx, end addr = 0x%lx, size = 0x%lx\n",
671
			(unsigned long)dma_addr, val, size);
672
	DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
673
			plane->crtc_width, plane->crtc_height);
674 675

	/* buffer size */
676
	buf_offsize = plane->pitch - (plane->crtc_width * (plane->bpp >> 3));
677 678 679 680 681
	line_size = plane->crtc_width * (plane->bpp >> 3);
	val = VIDW_BUF_SIZE_OFFSET(buf_offsize) |
		VIDW_BUF_SIZE_PAGEWIDTH(line_size) |
		VIDW_BUF_SIZE_OFFSET_E(buf_offsize) |
		VIDW_BUF_SIZE_PAGEWIDTH_E(line_size);
682 683 684
	writel(val, ctx->regs + VIDWx_BUF_SIZE(win, 0));

	/* OSD position */
685 686 687 688
	val = VIDOSDxA_TOPLEFT_X(plane->crtc_x) |
		VIDOSDxA_TOPLEFT_Y(plane->crtc_y) |
		VIDOSDxA_TOPLEFT_X_E(plane->crtc_x) |
		VIDOSDxA_TOPLEFT_Y_E(plane->crtc_y);
689 690
	writel(val, ctx->regs + VIDOSD_A(win));

691
	last_x = plane->crtc_x + plane->crtc_width;
692 693
	if (last_x)
		last_x--;
694
	last_y = plane->crtc_y + plane->crtc_height;
695 696 697
	if (last_y)
		last_y--;

698 699 700
	val = VIDOSDxB_BOTRIGHT_X(last_x) | VIDOSDxB_BOTRIGHT_Y(last_y) |
		VIDOSDxB_BOTRIGHT_X_E(last_x) | VIDOSDxB_BOTRIGHT_Y_E(last_y);

701 702
	writel(val, ctx->regs + VIDOSD_B(win));

703
	DRM_DEBUG_KMS("osd pos: tx = %d, ty = %d, bx = %d, by = %d\n",
704
			plane->crtc_x, plane->crtc_y, last_x, last_y);
705 706 707 708 709

	/* OSD size */
	if (win != 3 && win != 4) {
		u32 offset = VIDOSD_D(win);
		if (win == 0)
710
			offset = VIDOSD_C(win);
711
		val = plane->crtc_width * plane->crtc_height;
712 713 714 715 716
		writel(val, ctx->regs + offset);

		DRM_DEBUG_KMS("osd size = 0x%x\n", (unsigned int)val);
	}

717
	fimd_win_set_pixfmt(ctx, win);
718 719 720

	/* hardware window 0 doesn't support color key. */
	if (win != 0)
721
		fimd_win_set_colkey(ctx, win);
722

723
	fimd_enable_video_output(ctx, win, true);
724

725 726
	if (ctx->driver_data->has_shadowcon)
		fimd_enable_shadow_channel_path(ctx, win, true);
727

728 729 730
	/* Enable DMA channel and unprotect windows */
	fimd_shadow_protect_win(ctx, win, false);

731
	plane->enabled = true;
732 733 734

	if (ctx->i80_if)
		atomic_set(&ctx->win_updated, 1);
735 736
}

737
static void fimd_win_disable(struct exynos_drm_crtc *crtc, unsigned int win)
738
{
739
	struct fimd_context *ctx = crtc->ctx;
740
	struct exynos_drm_plane *plane;
741

742
	if (win < 0 || win >= WINDOWS_NR)
743 744
		return;

745
	plane = &ctx->planes[win];
746

747 748
	if (ctx->suspended) {
		/* do not resume this window*/
749
		plane->resume = false;
750 751 752
		return;
	}

753
	/* protect windows */
754
	fimd_shadow_protect_win(ctx, win, true);
755

756
	fimd_enable_video_output(ctx, win, false);
757

758 759
	if (ctx->driver_data->has_shadowcon)
		fimd_enable_shadow_channel_path(ctx, win, false);
760

761
	/* unprotect windows */
762
	fimd_shadow_protect_win(ctx, win, false);
763

764
	plane->enabled = false;
765 766
}

767
static void fimd_window_suspend(struct fimd_context *ctx)
768
{
769
	struct exynos_drm_plane *plane;
770 771 772
	int i;

	for (i = 0; i < WINDOWS_NR; i++) {
773 774 775
		plane = &ctx->planes[i];
		plane->resume = plane->enabled;
		if (plane->enabled)
776
			fimd_win_disable(ctx->crtc, i);
777 778 779
	}
}

780
static void fimd_window_resume(struct fimd_context *ctx)
781
{
782
	struct exynos_drm_plane *plane;
783 784 785
	int i;

	for (i = 0; i < WINDOWS_NR; i++) {
786 787 788
		plane = &ctx->planes[i];
		plane->enabled = plane->resume;
		plane->resume = false;
789 790 791
	}
}

792
static void fimd_apply(struct fimd_context *ctx)
793
{
794
	struct exynos_drm_plane *plane;
795 796 797
	int i;

	for (i = 0; i < WINDOWS_NR; i++) {
798 799
		plane = &ctx->planes[i];
		if (plane->enabled)
800
			fimd_win_commit(ctx->crtc, i);
801
		else
802
			fimd_win_disable(ctx->crtc, i);
803 804
	}

805
	fimd_commit(ctx->crtc);
806 807
}

808
static void fimd_enable(struct exynos_drm_crtc *crtc)
809
{
810
	struct fimd_context *ctx = crtc->ctx;
811
	int ret;
812 813

	if (!ctx->suspended)
814
		return;
815 816 817

	ctx->suspended = false;

818 819
	pm_runtime_get_sync(ctx->dev);

820 821 822 823 824 825 826 827 828 829 830
	ret = clk_prepare_enable(ctx->bus_clk);
	if (ret < 0) {
		DRM_ERROR("Failed to prepare_enable the bus clk [%d]\n", ret);
		return;
	}

	ret = clk_prepare_enable(ctx->lcd_clk);
	if  (ret < 0) {
		DRM_ERROR("Failed to prepare_enable the lcd clk [%d]\n", ret);
		return;
	}
831 832

	/* if vblank was enabled status, enable it again. */
833 834
	if (test_and_clear_bit(0, &ctx->irq_flags))
		fimd_enable_vblank(ctx->crtc);
835

836
	fimd_window_resume(ctx);
837

838
	fimd_apply(ctx);
839 840
}

841
static void fimd_disable(struct exynos_drm_crtc *crtc)
842
{
843 844
	struct fimd_context *ctx = crtc->ctx;

845
	if (ctx->suspended)
846
		return;
847 848 849 850 851 852

	/*
	 * We need to make sure that all windows are disabled before we
	 * suspend that connector. Otherwise we might try to scan from
	 * a destroyed buffer later.
	 */
853
	fimd_window_suspend(ctx);
854 855 856 857

	clk_disable_unprepare(ctx->lcd_clk);
	clk_disable_unprepare(ctx->bus_clk);

858 859
	pm_runtime_put_sync(ctx->dev);

860
	ctx->suspended = true;
861 862
}

863 864
static void fimd_trigger(struct device *dev)
{
865
	struct fimd_context *ctx = dev_get_drvdata(dev);
866 867 868 869
	struct fimd_driver_data *driver_data = ctx->driver_data;
	void *timing_base = ctx->regs + driver_data->timing_base;
	u32 reg;

870
	 /*
871 872 873
	  * Skips triggering if in triggering state, because multiple triggering
	  * requests can cause panel reset.
	  */
874 875 876
	if (atomic_read(&ctx->triggering))
		return;

877
	/* Enters triggering mode */
878 879 880 881 882
	atomic_set(&ctx->triggering, 1);

	reg = readl(timing_base + TRIGCON);
	reg |= (TRGMODE_I80_RGB_ENABLE_I80 | SWTRGCMD_I80_RGB_ENABLE);
	writel(reg, timing_base + TRIGCON);
883 884 885 886 887 888 889

	/*
	 * Exits triggering mode if vblank is not enabled yet, because when the
	 * VIDINTCON0 register is not set, it can not exit from triggering mode.
	 */
	if (!test_bit(0, &ctx->irq_flags))
		atomic_set(&ctx->triggering, 0);
890 891
}

892
static void fimd_te_handler(struct exynos_drm_crtc *crtc)
893
{
894
	struct fimd_context *ctx = crtc->ctx;
895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911

	/* Checks the crtc is detached already from encoder */
	if (ctx->pipe < 0 || !ctx->drm_dev)
		return;

	/*
	 * If there is a page flip request, triggers and handles the page flip
	 * event so that current fb can be updated into panel GRAM.
	 */
	if (atomic_add_unless(&ctx->win_updated, -1, 0))
		fimd_trigger(ctx->dev);

	/* Wakes up vsync event queue */
	if (atomic_read(&ctx->wait_vsync_event)) {
		atomic_set(&ctx->wait_vsync_event, 0);
		wake_up(&ctx->wait_vsync_queue);
	}
912

913
	if (test_bit(0, &ctx->irq_flags))
914
		drm_handle_vblank(ctx->drm_dev, ctx->pipe);
915 916
}

917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933
static void fimd_dp_clock_enable(struct exynos_drm_crtc *crtc, bool enable)
{
	struct fimd_context *ctx = crtc->ctx;
	u32 val;

	/*
	 * Only Exynos 5250, 5260, 5410 and 542x requires enabling DP/MIE
	 * clock. On these SoCs the bootloader may enable it but any
	 * power domain off/on will reset it to disable state.
	 */
	if (ctx->driver_data != &exynos5_fimd_driver_data)
		return;

	val = enable ? DP_MIE_CLK_DP_ENABLE : DP_MIE_CLK_DISABLE;
	writel(DP_MIE_CLK_DP_ENABLE, ctx->regs + DP_MIE_CLKCON);
}

934
static const struct exynos_drm_crtc_ops fimd_crtc_ops = {
935 936
	.enable = fimd_enable,
	.disable = fimd_disable,
937
	.mode_fixup = fimd_mode_fixup,
938 939 940 941 942 943
	.commit = fimd_commit,
	.enable_vblank = fimd_enable_vblank,
	.disable_vblank = fimd_disable_vblank,
	.wait_for_vblank = fimd_wait_for_vblank,
	.win_commit = fimd_win_commit,
	.win_disable = fimd_win_disable,
944
	.te_handler = fimd_te_handler,
945
	.clock_enable = fimd_dp_clock_enable,
946 947 948 949 950
};

static irqreturn_t fimd_irq_handler(int irq, void *dev_id)
{
	struct fimd_context *ctx = (struct fimd_context *)dev_id;
951
	u32 val, clear_bit;
952 953 954

	val = readl(ctx->regs + VIDINTCON1);

955 956 957
	clear_bit = ctx->i80_if ? VIDINTCON1_INT_I80 : VIDINTCON1_INT_FRAME;
	if (val & clear_bit)
		writel(clear_bit, ctx->regs + VIDINTCON1);
958

959
	/* check the crtc is detached already from encoder */
960
	if (ctx->pipe < 0 || !ctx->drm_dev)
961
		goto out;
I
Inki Dae 已提交
962

963
	if (ctx->i80_if) {
964 965
		exynos_drm_crtc_finish_pageflip(ctx->drm_dev, ctx->pipe);

966
		/* Exits triggering mode */
967 968
		atomic_set(&ctx->triggering, 0);
	} else {
969 970 971
		drm_handle_vblank(ctx->drm_dev, ctx->pipe);
		exynos_drm_crtc_finish_pageflip(ctx->drm_dev, ctx->pipe);

972 973 974 975 976
		/* set wait vsync event to zero and wake up queue. */
		if (atomic_read(&ctx->wait_vsync_event)) {
			atomic_set(&ctx->wait_vsync_event, 0);
			wake_up(&ctx->wait_vsync_queue);
		}
977
	}
978

979
out:
980 981 982
	return IRQ_HANDLED;
}

983
static int fimd_bind(struct device *dev, struct device *master, void *data)
984
{
985
	struct fimd_context *ctx = dev_get_drvdata(dev);
986
	struct drm_device *drm_dev = data;
987
	struct exynos_drm_private *priv = drm_dev->dev_private;
988 989
	struct exynos_drm_plane *exynos_plane;
	enum drm_plane_type type;
990 991
	unsigned int zpos;
	int ret;
992

993 994
	ctx->drm_dev = drm_dev;
	ctx->pipe = priv->pipe++;
995

996 997 998 999
	for (zpos = 0; zpos < WINDOWS_NR; zpos++) {
		type = (zpos == ctx->default_win) ? DRM_PLANE_TYPE_PRIMARY :
						DRM_PLANE_TYPE_OVERLAY;
		ret = exynos_plane_init(drm_dev, &ctx->planes[zpos],
1000
					1 << ctx->pipe, type, zpos);
1001 1002 1003 1004 1005 1006 1007
		if (ret)
			return ret;
	}

	exynos_plane = &ctx->planes[ctx->default_win];
	ctx->crtc = exynos_drm_crtc_create(drm_dev, &exynos_plane->base,
					   ctx->pipe, EXYNOS_DISPLAY_TYPE_LCD,
1008
					   &fimd_crtc_ops, ctx);
1009 1010
	if (IS_ERR(ctx->crtc))
		return PTR_ERR(ctx->crtc);
1011

1012 1013 1014
	if (ctx->display)
		exynos_drm_create_enc_conn(drm_dev, ctx->display);

1015
	return fimd_iommu_attach_devices(ctx, drm_dev);
1016 1017 1018 1019 1020
}

static void fimd_unbind(struct device *dev, struct device *master,
			void *data)
{
1021
	struct fimd_context *ctx = dev_get_drvdata(dev);
1022

1023
	fimd_disable(ctx->crtc);
1024

1025 1026
	fimd_iommu_detach_devices(ctx);

1027
	if (ctx->display)
1028
		exynos_dpi_remove(ctx->display);
1029 1030 1031 1032 1033 1034 1035 1036 1037 1038
}

static const struct component_ops fimd_component_ops = {
	.bind	= fimd_bind,
	.unbind = fimd_unbind,
};

static int fimd_probe(struct platform_device *pdev)
{
	struct device *dev = &pdev->dev;
1039
	struct fimd_context *ctx;
1040
	struct device_node *i80_if_timings;
1041
	struct resource *res;
1042
	int ret;
1043

1044 1045
	if (!dev->of_node)
		return -ENODEV;
1046

1047
	ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
1048 1049 1050
	if (!ctx)
		return -ENOMEM;

1051
	ctx->dev = dev;
1052
	ctx->suspended = true;
1053
	ctx->driver_data = drm_fimd_get_driver_data(pdev);
1054

1055 1056 1057 1058
	if (of_property_read_bool(dev->of_node, "samsung,invert-vden"))
		ctx->vidcon1 |= VIDCON1_INV_VDEN;
	if (of_property_read_bool(dev->of_node, "samsung,invert-vclk"))
		ctx->vidcon1 |= VIDCON1_INV_VCLK;
1059

1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097
	i80_if_timings = of_get_child_by_name(dev->of_node, "i80-if-timings");
	if (i80_if_timings) {
		u32 val;

		ctx->i80_if = true;

		if (ctx->driver_data->has_vidoutcon)
			ctx->vidout_con |= VIDOUT_CON_F_I80_LDI0;
		else
			ctx->vidcon0 |= VIDCON0_VIDOUT_I80_LDI0;
		/*
		 * The user manual describes that this "DSI_EN" bit is required
		 * to enable I80 24-bit data interface.
		 */
		ctx->vidcon0 |= VIDCON0_DSI_EN;

		if (of_property_read_u32(i80_if_timings, "cs-setup", &val))
			val = 0;
		ctx->i80ifcon = LCD_CS_SETUP(val);
		if (of_property_read_u32(i80_if_timings, "wr-setup", &val))
			val = 0;
		ctx->i80ifcon |= LCD_WR_SETUP(val);
		if (of_property_read_u32(i80_if_timings, "wr-active", &val))
			val = 1;
		ctx->i80ifcon |= LCD_WR_ACTIVE(val);
		if (of_property_read_u32(i80_if_timings, "wr-hold", &val))
			val = 0;
		ctx->i80ifcon |= LCD_WR_HOLD(val);
	}
	of_node_put(i80_if_timings);

	ctx->sysreg = syscon_regmap_lookup_by_phandle(dev->of_node,
							"samsung,sysreg");
	if (IS_ERR(ctx->sysreg)) {
		dev_warn(dev, "failed to get system register.\n");
		ctx->sysreg = NULL;
	}

1098 1099 1100
	ctx->bus_clk = devm_clk_get(dev, "fimd");
	if (IS_ERR(ctx->bus_clk)) {
		dev_err(dev, "failed to get bus clock\n");
1101
		return PTR_ERR(ctx->bus_clk);
1102 1103 1104 1105 1106
	}

	ctx->lcd_clk = devm_clk_get(dev, "sclk_fimd");
	if (IS_ERR(ctx->lcd_clk)) {
		dev_err(dev, "failed to get lcd clock\n");
1107
		return PTR_ERR(ctx->lcd_clk);
1108
	}
1109 1110 1111

	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);

1112
	ctx->regs = devm_ioremap_resource(dev, res);
1113 1114
	if (IS_ERR(ctx->regs))
		return PTR_ERR(ctx->regs);
1115

1116 1117
	res = platform_get_resource_byname(pdev, IORESOURCE_IRQ,
					   ctx->i80_if ? "lcd_sys" : "vsync");
1118 1119
	if (!res) {
		dev_err(dev, "irq request failed.\n");
1120
		return -ENXIO;
1121 1122
	}

1123
	ret = devm_request_irq(dev, res->start, fimd_irq_handler,
1124 1125
							0, "drm_fimd", ctx);
	if (ret) {
1126
		dev_err(dev, "irq request failed.\n");
1127
		return ret;
1128 1129
	}

1130
	init_waitqueue_head(&ctx->wait_vsync_queue);
1131
	atomic_set(&ctx->wait_vsync_event, 0);
1132

1133
	platform_set_drvdata(pdev, ctx);
1134

1135
	ctx->display = exynos_dpi_probe(dev);
1136
	if (IS_ERR(ctx->display)) {
1137
		return PTR_ERR(ctx->display);
1138
	}
1139

1140
	pm_runtime_enable(dev);
1141

1142
	ret = component_add(dev, &fimd_component_ops);
1143 1144 1145 1146 1147 1148
	if (ret)
		goto err_disable_pm_runtime;

	return ret;

err_disable_pm_runtime:
1149
	pm_runtime_disable(dev);
1150 1151

	return ret;
1152
}
1153

1154 1155
static int fimd_remove(struct platform_device *pdev)
{
1156
	pm_runtime_disable(&pdev->dev);
1157

1158 1159
	component_del(&pdev->dev, &fimd_component_ops);

1160
	return 0;
I
Inki Dae 已提交
1161 1162
}

1163
struct platform_driver fimd_driver = {
1164
	.probe		= fimd_probe,
1165
	.remove		= fimd_remove,
1166 1167 1168
	.driver		= {
		.name	= "exynos4-fb",
		.owner	= THIS_MODULE,
1169
		.of_match_table = fimd_driver_dt_match,
1170 1171
	},
};