exynos_drm_fimd.c 31.2 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13
/* exynos_drm_fimd.c
 *
 * Copyright (C) 2011 Samsung Electronics Co.Ltd
 * Authors:
 *	Joonyoung Shim <jy0922.shim@samsung.com>
 *	Inki Dae <inki.dae@samsung.com>
 *
 * This program is free software; you can redistribute  it and/or modify it
 * under  the terms of  the GNU General  Public License as published by the
 * Free Software Foundation;  either version 2 of the  License, or (at your
 * option) any later version.
 *
 */
14
#include <drm/drmP.h>
15 16 17 18

#include <linux/kernel.h>
#include <linux/platform_device.h>
#include <linux/clk.h>
19
#include <linux/of.h>
20
#include <linux/of_device.h>
21
#include <linux/pm_runtime.h>
22
#include <linux/component.h>
23 24
#include <linux/mfd/syscon.h>
#include <linux/regmap.h>
25

26
#include <video/of_display_timing.h>
27
#include <video/of_videomode.h>
28
#include <video/samsung_fimd.h>
29 30 31 32 33
#include <drm/exynos_drm.h>

#include "exynos_drm_drv.h"
#include "exynos_drm_fbdev.h"
#include "exynos_drm_crtc.h"
34
#include "exynos_drm_iommu.h"
35 36

/*
37
 * FIMD stands for Fully Interactive Mobile Display and
38 39 40 41 42
 * as a display controller, it transfers contents drawn on memory
 * to a LCD Panel through Display Interfaces such as RGB or
 * CPU Interface.
 */

43
#define FIMD_DEFAULT_FRAMERATE 60
44
#define MIN_FB_WIDTH_FOR_16WORD_BURST 128
45

46 47 48
/* position control register for hardware window 0, 2 ~ 4.*/
#define VIDOSD_A(win)		(VIDOSD_BASE + 0x00 + (win) * 16)
#define VIDOSD_B(win)		(VIDOSD_BASE + 0x04 + (win) * 16)
49 50 51 52 53 54
/*
 * size control register for hardware windows 0 and alpha control register
 * for hardware windows 1 ~ 4
 */
#define VIDOSD_C(win)		(VIDOSD_BASE + 0x08 + (win) * 16)
/* size control register for hardware windows 1 ~ 2. */
55 56
#define VIDOSD_D(win)		(VIDOSD_BASE + 0x0C + (win) * 16)

57 58 59
#define VIDWnALPHA0(win)	(VIDW_ALPHA + 0x00 + (win) * 8)
#define VIDWnALPHA1(win)	(VIDW_ALPHA + 0x04 + (win) * 8)

60 61 62 63 64
#define VIDWx_BUF_START(win, buf)	(VIDW_BUF_START(buf) + (win) * 8)
#define VIDWx_BUF_END(win, buf)		(VIDW_BUF_END(buf) + (win) * 8)
#define VIDWx_BUF_SIZE(win, buf)	(VIDW_BUF_SIZE(buf) + (win) * 4)

/* color key control register for hardware window 1 ~ 4. */
65
#define WKEYCON0_BASE(x)		((WKEYCON0 + 0x140) + ((x - 1) * 8))
66
/* color key value register for hardware window 1 ~ 4. */
67
#define WKEYCON1_BASE(x)		((WKEYCON1 + 0x140) + ((x - 1) * 8))
68

69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86
/* I80 / RGB trigger control register */
#define TRIGCON				0x1A4
#define TRGMODE_I80_RGB_ENABLE_I80	(1 << 0)
#define SWTRGCMD_I80_RGB_ENABLE		(1 << 1)

/* display mode change control register except exynos4 */
#define VIDOUT_CON			0x000
#define VIDOUT_CON_F_I80_LDI0		(0x2 << 8)

/* I80 interface control for main LDI register */
#define I80IFCONFAx(x)			(0x1B0 + (x) * 4)
#define I80IFCONFBx(x)			(0x1B8 + (x) * 4)
#define LCD_CS_SETUP(x)			((x) << 16)
#define LCD_WR_SETUP(x)			((x) << 12)
#define LCD_WR_ACTIVE(x)		((x) << 8)
#define LCD_WR_HOLD(x)			((x) << 4)
#define I80IFEN_ENABLE			(1 << 0)

87 88 89
/* FIMD has totally five hardware windows. */
#define WINDOWS_NR	5

90 91
struct fimd_driver_data {
	unsigned int timing_base;
92 93 94
	unsigned int lcdblk_offset;
	unsigned int lcdblk_vt_shift;
	unsigned int lcdblk_bypass_shift;
95 96

	unsigned int has_shadowcon:1;
97
	unsigned int has_clksel:1;
98
	unsigned int has_limited_fmt:1;
99
	unsigned int has_vidoutcon:1;
J
Joonyoung Shim 已提交
100
	unsigned int has_vtsel:1;
101 102
};

103 104 105
static struct fimd_driver_data s3c64xx_fimd_driver_data = {
	.timing_base = 0x0,
	.has_clksel = 1,
106
	.has_limited_fmt = 1,
107 108
};

109 110 111 112 113 114 115 116
static struct fimd_driver_data exynos3_fimd_driver_data = {
	.timing_base = 0x20000,
	.lcdblk_offset = 0x210,
	.lcdblk_bypass_shift = 1,
	.has_shadowcon = 1,
	.has_vidoutcon = 1,
};

117
static struct fimd_driver_data exynos4_fimd_driver_data = {
118
	.timing_base = 0x0,
119 120 121
	.lcdblk_offset = 0x210,
	.lcdblk_vt_shift = 10,
	.lcdblk_bypass_shift = 1,
122
	.has_shadowcon = 1,
J
Joonyoung Shim 已提交
123
	.has_vtsel = 1,
124 125
};

126 127 128 129 130 131 132
static struct fimd_driver_data exynos4415_fimd_driver_data = {
	.timing_base = 0x20000,
	.lcdblk_offset = 0x210,
	.lcdblk_vt_shift = 10,
	.lcdblk_bypass_shift = 1,
	.has_shadowcon = 1,
	.has_vidoutcon = 1,
J
Joonyoung Shim 已提交
133
	.has_vtsel = 1,
134 135
};

136
static struct fimd_driver_data exynos5_fimd_driver_data = {
137
	.timing_base = 0x20000,
138 139 140
	.lcdblk_offset = 0x214,
	.lcdblk_vt_shift = 24,
	.lcdblk_bypass_shift = 15,
141
	.has_shadowcon = 1,
142
	.has_vidoutcon = 1,
J
Joonyoung Shim 已提交
143
	.has_vtsel = 1,
144 145
};

146 147 148
struct fimd_win_data {
	unsigned int		offset_x;
	unsigned int		offset_y;
149 150 151 152
	unsigned int		ovl_width;
	unsigned int		ovl_height;
	unsigned int		fb_width;
	unsigned int		fb_height;
153
	unsigned int		fb_pitch;
154
	unsigned int		bpp;
155
	unsigned int		pixel_format;
I
Inki Dae 已提交
156
	dma_addr_t		dma_addr;
157 158
	unsigned int		buf_offsize;
	unsigned int		line_size;	/* bytes */
159
	bool			enabled;
160
	bool			resume;
161 162 163
};

struct fimd_context {
164
	struct device			*dev;
165
	struct drm_device		*drm_dev;
166
	struct exynos_drm_crtc		*crtc;
167 168 169
	struct clk			*bus_clk;
	struct clk			*lcd_clk;
	void __iomem			*regs;
170
	struct regmap			*sysreg;
171 172 173
	struct fimd_win_data		win_data[WINDOWS_NR];
	unsigned int			default_win;
	unsigned long			irq_flags;
174
	u32				vidcon0;
175
	u32				vidcon1;
176 177 178
	u32				vidout_con;
	u32				i80ifcon;
	bool				i80_if;
179
	bool				suspended;
180
	int				pipe;
181 182
	wait_queue_head_t		wait_vsync_queue;
	atomic_t			wait_vsync_event;
183 184
	atomic_t			win_updated;
	atomic_t			triggering;
185

186
	struct exynos_drm_panel_info panel;
187
	struct fimd_driver_data *driver_data;
188
	struct exynos_drm_display *display;
189 190
};

191
static const struct of_device_id fimd_driver_dt_match[] = {
192 193
	{ .compatible = "samsung,s3c6400-fimd",
	  .data = &s3c64xx_fimd_driver_data },
194 195
	{ .compatible = "samsung,exynos3250-fimd",
	  .data = &exynos3_fimd_driver_data },
196
	{ .compatible = "samsung,exynos4210-fimd",
197
	  .data = &exynos4_fimd_driver_data },
198 199
	{ .compatible = "samsung,exynos4415-fimd",
	  .data = &exynos4415_fimd_driver_data },
200
	{ .compatible = "samsung,exynos5250-fimd",
201 202 203
	  .data = &exynos5_fimd_driver_data },
	{},
};
204
MODULE_DEVICE_TABLE(of, fimd_driver_dt_match);
205

206 207 208
static inline struct fimd_driver_data *drm_fimd_get_driver_data(
	struct platform_device *pdev)
{
209 210 211
	const struct of_device_id *of_id =
			of_match_device(fimd_driver_dt_match, &pdev->dev);

212
	return (struct fimd_driver_data *)of_id->data;
213 214
}

215
static void fimd_wait_for_vblank(struct exynos_drm_crtc *crtc)
216
{
217
	struct fimd_context *ctx = crtc->ctx;
218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233

	if (ctx->suspended)
		return;

	atomic_set(&ctx->wait_vsync_event, 1);

	/*
	 * wait for FIMD to signal VSYNC interrupt or return after
	 * timeout which is set to 50ms (refresh rate of 20).
	 */
	if (!wait_event_timeout(ctx->wait_vsync_queue,
				!atomic_read(&ctx->wait_vsync_event),
				HZ/20))
		DRM_DEBUG_KMS("vblank wait timed out.\n");
}

234 235 236 237 238 239 240 241 242 243 244 245 246
static void fimd_enable_video_output(struct fimd_context *ctx, int win,
					bool enable)
{
	u32 val = readl(ctx->regs + WINCON(win));

	if (enable)
		val |= WINCONx_ENWIN;
	else
		val &= ~WINCONx_ENWIN;

	writel(val, ctx->regs + WINCON(win));
}

247 248 249 250 251 252 253 254 255 256 257 258 259
static void fimd_enable_shadow_channel_path(struct fimd_context *ctx, int win,
						bool enable)
{
	u32 val = readl(ctx->regs + SHADOWCON);

	if (enable)
		val |= SHADOWCON_CHx_ENABLE(win);
	else
		val &= ~SHADOWCON_CHx_ENABLE(win);

	writel(val, ctx->regs + SHADOWCON);
}

260
static void fimd_clear_channel(struct fimd_context *ctx)
261 262 263 264 265 266 267
{
	int win, ch_enabled = 0;

	DRM_DEBUG_KMS("%s\n", __FILE__);

	/* Check if any channel is enabled. */
	for (win = 0; win < WINDOWS_NR; win++) {
268 269 270
		u32 val = readl(ctx->regs + WINCON(win));

		if (val & WINCONx_ENWIN) {
271
			fimd_enable_video_output(ctx, win, false);
272

273 274 275 276
			if (ctx->driver_data->has_shadowcon)
				fimd_enable_shadow_channel_path(ctx, win,
								false);

277 278 279 280 281
			ch_enabled = 1;
		}
	}

	/* Wait for vsync, as disable channel takes effect at next vsync */
282 283 284 285
	if (ch_enabled) {
		unsigned int state = ctx->suspended;

		ctx->suspended = 0;
286
		fimd_wait_for_vblank(ctx->crtc);
287 288
		ctx->suspended = state;
	}
289 290
}

291
static int fimd_iommu_attach_devices(struct fimd_context *ctx,
292
			struct drm_device *drm_dev)
293 294
{

295
	/* attach this sub driver to iommu mapping if supported. */
296
	if (is_drm_iommu_supported(ctx->drm_dev)) {
297 298
		int ret;

299 300 301 302
		/*
		 * If any channel is already active, iommu will throw
		 * a PAGE FAULT when enabled. So clear any channel if enabled.
		 */
303
		fimd_clear_channel(ctx);
304 305 306 307 308 309
		ret = drm_iommu_attach_device(ctx->drm_dev, ctx->dev);
		if (ret) {
			DRM_ERROR("drm_iommu_attach failed.\n");
			return ret;
		}

310
	}
311

312
	return 0;
313 314
}

315
static void fimd_iommu_detach_devices(struct fimd_context *ctx)
316
{
317 318 319
	/* detach this sub driver from iommu mapping if supported. */
	if (is_drm_iommu_supported(ctx->drm_dev))
		drm_iommu_detach_device(ctx->drm_dev, ctx->dev);
320 321
}

322 323 324 325 326 327
static u32 fimd_calc_clkdiv(struct fimd_context *ctx,
		const struct drm_display_mode *mode)
{
	unsigned long ideal_clk = mode->htotal * mode->vtotal * mode->vrefresh;
	u32 clkdiv;

328 329 330 331 332 333 334 335
	if (ctx->i80_if) {
		/*
		 * The frame done interrupt should be occurred prior to the
		 * next TE signal.
		 */
		ideal_clk *= 2;
	}

336 337 338 339 340 341
	/* Find the clock divider value that gets us closest to ideal_clk */
	clkdiv = DIV_ROUND_UP(clk_get_rate(ctx->lcd_clk), ideal_clk);

	return (clkdiv < 0x100) ? clkdiv : 0xff;
}

342
static bool fimd_mode_fixup(struct exynos_drm_crtc *crtc,
343 344 345 346 347 348 349 350 351
		const struct drm_display_mode *mode,
		struct drm_display_mode *adjusted_mode)
{
	if (adjusted_mode->vrefresh == 0)
		adjusted_mode->vrefresh = FIMD_DEFAULT_FRAMERATE;

	return true;
}

352
static void fimd_commit(struct exynos_drm_crtc *crtc)
353
{
354
	struct fimd_context *ctx = crtc->ctx;
355
	struct drm_display_mode *mode = &crtc->base.mode;
356 357 358
	struct fimd_driver_data *driver_data = ctx->driver_data;
	void *timing_base = ctx->regs + driver_data->timing_base;
	u32 val, clkdiv;
359

I
Inki Dae 已提交
360 361 362
	if (ctx->suspended)
		return;

363 364 365 366
	/* nothing to do if we haven't set the mode yet */
	if (mode->htotal == 0 || mode->vtotal == 0)
		return;

367 368 369 370 371 372 373 374
	if (ctx->i80_if) {
		val = ctx->i80ifcon | I80IFEN_ENABLE;
		writel(val, timing_base + I80IFCONFAx(0));

		/* disable auto frame rate */
		writel(0, timing_base + I80IFCONFBx(0));

		/* set video type selection to I80 interface */
J
Joonyoung Shim 已提交
375 376
		if (driver_data->has_vtsel && ctx->sysreg &&
				regmap_update_bits(ctx->sysreg,
377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426
					driver_data->lcdblk_offset,
					0x3 << driver_data->lcdblk_vt_shift,
					0x1 << driver_data->lcdblk_vt_shift)) {
			DRM_ERROR("Failed to update sysreg for I80 i/f.\n");
			return;
		}
	} else {
		int vsync_len, vbpd, vfpd, hsync_len, hbpd, hfpd;
		u32 vidcon1;

		/* setup polarity values */
		vidcon1 = ctx->vidcon1;
		if (mode->flags & DRM_MODE_FLAG_NVSYNC)
			vidcon1 |= VIDCON1_INV_VSYNC;
		if (mode->flags & DRM_MODE_FLAG_NHSYNC)
			vidcon1 |= VIDCON1_INV_HSYNC;
		writel(vidcon1, ctx->regs + driver_data->timing_base + VIDCON1);

		/* setup vertical timing values. */
		vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
		vbpd = mode->crtc_vtotal - mode->crtc_vsync_end;
		vfpd = mode->crtc_vsync_start - mode->crtc_vdisplay;

		val = VIDTCON0_VBPD(vbpd - 1) |
			VIDTCON0_VFPD(vfpd - 1) |
			VIDTCON0_VSPW(vsync_len - 1);
		writel(val, ctx->regs + driver_data->timing_base + VIDTCON0);

		/* setup horizontal timing values.  */
		hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
		hbpd = mode->crtc_htotal - mode->crtc_hsync_end;
		hfpd = mode->crtc_hsync_start - mode->crtc_hdisplay;

		val = VIDTCON1_HBPD(hbpd - 1) |
			VIDTCON1_HFPD(hfpd - 1) |
			VIDTCON1_HSPW(hsync_len - 1);
		writel(val, ctx->regs + driver_data->timing_base + VIDTCON1);
	}

	if (driver_data->has_vidoutcon)
		writel(ctx->vidout_con, timing_base + VIDOUT_CON);

	/* set bypass selection */
	if (ctx->sysreg && regmap_update_bits(ctx->sysreg,
				driver_data->lcdblk_offset,
				0x1 << driver_data->lcdblk_bypass_shift,
				0x1 << driver_data->lcdblk_bypass_shift)) {
		DRM_ERROR("Failed to update sysreg for bypass setting.\n");
		return;
	}
427 428

	/* setup horizontal and vertical display size. */
429 430 431 432
	val = VIDTCON2_LINEVAL(mode->vdisplay - 1) |
	       VIDTCON2_HOZVAL(mode->hdisplay - 1) |
	       VIDTCON2_LINEVAL_E(mode->vdisplay - 1) |
	       VIDTCON2_HOZVAL_E(mode->hdisplay - 1);
433
	writel(val, ctx->regs + driver_data->timing_base + VIDTCON2);
434

435 436 437 438
	/*
	 * fields of register with prefix '_F' would be updated
	 * at vsync(same as dma start)
	 */
439 440
	val = ctx->vidcon0;
	val |= VIDCON0_ENVID | VIDCON0_ENVID_F;
441

442
	if (ctx->driver_data->has_clksel)
443 444
		val |= VIDCON0_CLKSEL_LCD;

445 446 447
	clkdiv = fimd_calc_clkdiv(ctx, mode);
	if (clkdiv > 1)
		val |= VIDCON0_CLKVAL_F(clkdiv - 1) | VIDCON0_CLKDIR;
448 449 450 451

	writel(val, ctx->regs + VIDCON0);
}

452
static int fimd_enable_vblank(struct exynos_drm_crtc *crtc)
453
{
454
	struct fimd_context *ctx = crtc->ctx;
455 456
	u32 val;

457 458 459
	if (ctx->suspended)
		return -EPERM;

460 461 462 463 464
	if (!test_and_set_bit(0, &ctx->irq_flags)) {
		val = readl(ctx->regs + VIDINTCON0);

		val |= VIDINTCON0_INT_ENABLE;

465 466 467 468 469 470 471 472 473 474 475 476
		if (ctx->i80_if) {
			val |= VIDINTCON0_INT_I80IFDONE;
			val |= VIDINTCON0_INT_SYSMAINCON;
			val &= ~VIDINTCON0_INT_SYSSUBCON;
		} else {
			val |= VIDINTCON0_INT_FRAME;

			val &= ~VIDINTCON0_FRAMESEL0_MASK;
			val |= VIDINTCON0_FRAMESEL0_VSYNC;
			val &= ~VIDINTCON0_FRAMESEL1_MASK;
			val |= VIDINTCON0_FRAMESEL1_NONE;
		}
477 478 479 480 481 482 483

		writel(val, ctx->regs + VIDINTCON0);
	}

	return 0;
}

484
static void fimd_disable_vblank(struct exynos_drm_crtc *crtc)
485
{
486
	struct fimd_context *ctx = crtc->ctx;
487 488
	u32 val;

489 490 491
	if (ctx->suspended)
		return;

492 493 494 495 496
	if (test_and_clear_bit(0, &ctx->irq_flags)) {
		val = readl(ctx->regs + VIDINTCON0);

		val &= ~VIDINTCON0_INT_ENABLE;

497 498 499 500 501 502 503
		if (ctx->i80_if) {
			val &= ~VIDINTCON0_INT_I80IFDONE;
			val &= ~VIDINTCON0_INT_SYSMAINCON;
			val &= ~VIDINTCON0_INT_SYSSUBCON;
		} else
			val &= ~VIDINTCON0_INT_FRAME;

504 505 506 507
		writel(val, ctx->regs + VIDINTCON0);
	}
}

508
static void fimd_win_mode_set(struct exynos_drm_crtc *crtc,
509
			struct exynos_drm_plane *plane)
510
{
511
	struct fimd_context *ctx = crtc->ctx;
512
	struct fimd_win_data *win_data;
513
	int win;
514
	unsigned long offset;
515

516 517
	if (!plane) {
		DRM_ERROR("plane is NULL\n");
518 519 520
		return;
	}

521
	win = plane->zpos;
522 523 524
	if (win == DEFAULT_ZPOS)
		win = ctx->default_win;

525
	if (win < 0 || win >= WINDOWS_NR)
526 527
		return;

528 529
	offset = plane->fb_x * (plane->bpp >> 3);
	offset += plane->fb_y * plane->pitch;
530

531
	DRM_DEBUG_KMS("offset = 0x%lx, pitch = %x\n", offset, plane->pitch);
532

533
	win_data = &ctx->win_data[win];
534

535 536 537 538
	win_data->offset_x = plane->crtc_x;
	win_data->offset_y = plane->crtc_y;
	win_data->ovl_width = plane->crtc_width;
	win_data->ovl_height = plane->crtc_height;
539
	win_data->fb_pitch = plane->pitch;
540 541 542 543 544
	win_data->fb_width = plane->fb_width;
	win_data->fb_height = plane->fb_height;
	win_data->dma_addr = plane->dma_addr[0] + offset;
	win_data->bpp = plane->bpp;
	win_data->pixel_format = plane->pixel_format;
545 546
	win_data->buf_offsize =
		plane->pitch - (plane->crtc_width * (plane->bpp >> 3));
547
	win_data->line_size = plane->crtc_width * (plane->bpp >> 3);
548 549 550 551 552

	DRM_DEBUG_KMS("offset_x = %d, offset_y = %d\n",
			win_data->offset_x, win_data->offset_y);
	DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
			win_data->ovl_width, win_data->ovl_height);
553
	DRM_DEBUG_KMS("paddr = 0x%lx\n", (unsigned long)win_data->dma_addr);
554
	DRM_DEBUG_KMS("fb_width = %d, crtc_width = %d\n",
555
			plane->fb_width, plane->crtc_width);
556 557
}

558
static void fimd_win_set_pixfmt(struct fimd_context *ctx, unsigned int win)
559 560 561 562 563 564
{
	struct fimd_win_data *win_data = &ctx->win_data[win];
	unsigned long val;

	val = WINCONx_ENWIN;

565 566 567 568 569 570 571 572 573
	/*
	 * In case of s3c64xx, window 0 doesn't support alpha channel.
	 * So the request format is ARGB8888 then change it to XRGB8888.
	 */
	if (ctx->driver_data->has_limited_fmt && !win) {
		if (win_data->pixel_format == DRM_FORMAT_ARGB8888)
			win_data->pixel_format = DRM_FORMAT_XRGB8888;
	}

574 575
	switch (win_data->pixel_format) {
	case DRM_FORMAT_C8:
576 577 578 579
		val |= WINCON0_BPPMODE_8BPP_PALETTE;
		val |= WINCONx_BURSTLEN_8WORD;
		val |= WINCONx_BYTSWP;
		break;
580 581 582 583 584 585
	case DRM_FORMAT_XRGB1555:
		val |= WINCON0_BPPMODE_16BPP_1555;
		val |= WINCONx_HAWSWP;
		val |= WINCONx_BURSTLEN_16WORD;
		break;
	case DRM_FORMAT_RGB565:
586 587 588 589
		val |= WINCON0_BPPMODE_16BPP_565;
		val |= WINCONx_HAWSWP;
		val |= WINCONx_BURSTLEN_16WORD;
		break;
590
	case DRM_FORMAT_XRGB8888:
591 592 593 594
		val |= WINCON0_BPPMODE_24BPP_888;
		val |= WINCONx_WSWP;
		val |= WINCONx_BURSTLEN_16WORD;
		break;
595 596
	case DRM_FORMAT_ARGB8888:
		val |= WINCON1_BPPMODE_25BPP_A1888
597 598 599 600 601 602 603 604 605 606 607 608 609 610 611
			| WINCON1_BLD_PIX | WINCON1_ALPHA_SEL;
		val |= WINCONx_WSWP;
		val |= WINCONx_BURSTLEN_16WORD;
		break;
	default:
		DRM_DEBUG_KMS("invalid pixel size so using unpacked 24bpp.\n");

		val |= WINCON0_BPPMODE_24BPP_888;
		val |= WINCONx_WSWP;
		val |= WINCONx_BURSTLEN_16WORD;
		break;
	}

	DRM_DEBUG_KMS("bpp = %d\n", win_data->bpp);

612 613 614
	/*
	 * In case of exynos, setting dma-burst to 16Word causes permanent
	 * tearing for very small buffers, e.g. cursor buffer. Burst Mode
615 616
	 * switching which is based on plane size is not recommended as
	 * plane size varies alot towards the end of the screen and rapid
617 618 619 620 621 622 623 624
	 * movement causes unstable DMA which results into iommu crash/tear.
	 */

	if (win_data->fb_width < MIN_FB_WIDTH_FOR_16WORD_BURST) {
		val &= ~WINCONx_BURSTLEN_MASK;
		val |= WINCONx_BURSTLEN_4WORD;
	}

625
	writel(val, ctx->regs + WINCON(win));
626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643

	/* hardware window 0 doesn't support alpha channel. */
	if (win != 0) {
		/* OSD alpha */
		val = VIDISD14C_ALPHA0_R(0xf) |
			VIDISD14C_ALPHA0_G(0xf) |
			VIDISD14C_ALPHA0_B(0xf) |
			VIDISD14C_ALPHA1_R(0xf) |
			VIDISD14C_ALPHA1_G(0xf) |
			VIDISD14C_ALPHA1_B(0xf);

		writel(val, ctx->regs + VIDOSD_C(win));

		val = VIDW_ALPHA_R(0xf) | VIDW_ALPHA_G(0xf) |
			VIDW_ALPHA_G(0xf);
		writel(val, ctx->regs + VIDWnALPHA0(win));
		writel(val, ctx->regs + VIDWnALPHA1(win));
	}
644 645
}

646
static void fimd_win_set_colkey(struct fimd_context *ctx, unsigned int win)
647 648 649 650 651 652 653 654 655 656 657 658
{
	unsigned int keycon0 = 0, keycon1 = 0;

	keycon0 = ~(WxKEYCON0_KEYBL_EN | WxKEYCON0_KEYEN_F |
			WxKEYCON0_DIRCON) | WxKEYCON0_COMPKEY(0);

	keycon1 = WxKEYCON1_COLVAL(0xffffffff);

	writel(keycon0, ctx->regs + WKEYCON0_BASE(win));
	writel(keycon1, ctx->regs + WKEYCON1_BASE(win));
}

659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685
/**
 * shadow_protect_win() - disable updating values from shadow registers at vsync
 *
 * @win: window to protect registers for
 * @protect: 1 to protect (disable updates)
 */
static void fimd_shadow_protect_win(struct fimd_context *ctx,
							int win, bool protect)
{
	u32 reg, bits, val;

	if (ctx->driver_data->has_shadowcon) {
		reg = SHADOWCON;
		bits = SHADOWCON_WINx_PROTECT(win);
	} else {
		reg = PRTCON;
		bits = PRTCON_PROTECT;
	}

	val = readl(ctx->regs + reg);
	if (protect)
		val |= bits;
	else
		val &= ~bits;
	writel(val, ctx->regs + reg);
}

686
static void fimd_win_commit(struct exynos_drm_crtc *crtc, int zpos)
687
{
688
	struct fimd_context *ctx = crtc->ctx;
689
	struct fimd_win_data *win_data;
690
	int win = zpos;
691
	unsigned long val, size;
692 693
	unsigned int last_x;
	unsigned int last_y;
694

I
Inki Dae 已提交
695 696 697
	if (ctx->suspended)
		return;

698 699 700
	if (win == DEFAULT_ZPOS)
		win = ctx->default_win;

701
	if (win < 0 || win >= WINDOWS_NR)
702 703 704 705
		return;

	win_data = &ctx->win_data[win];

706 707 708 709 710 711
	/* If suspended, enable this on resume */
	if (ctx->suspended) {
		win_data->resume = true;
		return;
	}

712
	/*
713
	 * SHADOWCON/PRTCON register is used for enabling timing.
714 715 716 717 718 719 720 721 722
	 *
	 * for example, once only width value of a register is set,
	 * if the dma is started then fimd hardware could malfunction so
	 * with protect window setting, the register fields with prefix '_F'
	 * wouldn't be updated at vsync also but updated once unprotect window
	 * is set.
	 */

	/* protect windows */
723
	fimd_shadow_protect_win(ctx, win, true);
724 725

	/* buffer start address */
I
Inki Dae 已提交
726
	val = (unsigned long)win_data->dma_addr;
727 728 729
	writel(val, ctx->regs + VIDWx_BUF_START(win, 0));

	/* buffer end address */
730
	size = win_data->fb_pitch * win_data->ovl_height * (win_data->bpp >> 3);
I
Inki Dae 已提交
731
	val = (unsigned long)(win_data->dma_addr + size);
732 733 734
	writel(val, ctx->regs + VIDWx_BUF_END(win, 0));

	DRM_DEBUG_KMS("start addr = 0x%lx, end addr = 0x%lx, size = 0x%lx\n",
I
Inki Dae 已提交
735
			(unsigned long)win_data->dma_addr, val, size);
736 737
	DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
			win_data->ovl_width, win_data->ovl_height);
738 739 740

	/* buffer size */
	val = VIDW_BUF_SIZE_OFFSET(win_data->buf_offsize) |
741 742 743
		VIDW_BUF_SIZE_PAGEWIDTH(win_data->line_size) |
		VIDW_BUF_SIZE_OFFSET_E(win_data->buf_offsize) |
		VIDW_BUF_SIZE_PAGEWIDTH_E(win_data->line_size);
744 745 746 747
	writel(val, ctx->regs + VIDWx_BUF_SIZE(win, 0));

	/* OSD position */
	val = VIDOSDxA_TOPLEFT_X(win_data->offset_x) |
748 749 750
		VIDOSDxA_TOPLEFT_Y(win_data->offset_y) |
		VIDOSDxA_TOPLEFT_X_E(win_data->offset_x) |
		VIDOSDxA_TOPLEFT_Y_E(win_data->offset_y);
751 752
	writel(val, ctx->regs + VIDOSD_A(win));

753 754 755 756 757 758 759
	last_x = win_data->offset_x + win_data->ovl_width;
	if (last_x)
		last_x--;
	last_y = win_data->offset_y + win_data->ovl_height;
	if (last_y)
		last_y--;

760 761 762
	val = VIDOSDxB_BOTRIGHT_X(last_x) | VIDOSDxB_BOTRIGHT_Y(last_y) |
		VIDOSDxB_BOTRIGHT_X_E(last_x) | VIDOSDxB_BOTRIGHT_Y_E(last_y);

763 764
	writel(val, ctx->regs + VIDOSD_B(win));

765
	DRM_DEBUG_KMS("osd pos: tx = %d, ty = %d, bx = %d, by = %d\n",
766
			win_data->offset_x, win_data->offset_y, last_x, last_y);
767 768 769 770 771

	/* OSD size */
	if (win != 3 && win != 4) {
		u32 offset = VIDOSD_D(win);
		if (win == 0)
772
			offset = VIDOSD_C(win);
773
		val = win_data->ovl_width * win_data->ovl_height;
774 775 776 777 778
		writel(val, ctx->regs + offset);

		DRM_DEBUG_KMS("osd size = 0x%x\n", (unsigned int)val);
	}

779
	fimd_win_set_pixfmt(ctx, win);
780 781 782

	/* hardware window 0 doesn't support color key. */
	if (win != 0)
783
		fimd_win_set_colkey(ctx, win);
784

785
	fimd_enable_video_output(ctx, win, true);
786

787 788
	if (ctx->driver_data->has_shadowcon)
		fimd_enable_shadow_channel_path(ctx, win, true);
789

790 791 792
	/* Enable DMA channel and unprotect windows */
	fimd_shadow_protect_win(ctx, win, false);

793
	win_data->enabled = true;
794 795 796

	if (ctx->i80_if)
		atomic_set(&ctx->win_updated, 1);
797 798
}

799
static void fimd_win_disable(struct exynos_drm_crtc *crtc, int zpos)
800
{
801
	struct fimd_context *ctx = crtc->ctx;
802
	struct fimd_win_data *win_data;
803
	int win = zpos;
804

805 806 807
	if (win == DEFAULT_ZPOS)
		win = ctx->default_win;

808
	if (win < 0 || win >= WINDOWS_NR)
809 810
		return;

811 812
	win_data = &ctx->win_data[win];

813 814 815 816 817 818
	if (ctx->suspended) {
		/* do not resume this window*/
		win_data->resume = false;
		return;
	}

819
	/* protect windows */
820
	fimd_shadow_protect_win(ctx, win, true);
821

822
	fimd_enable_video_output(ctx, win, false);
823

824 825
	if (ctx->driver_data->has_shadowcon)
		fimd_enable_shadow_channel_path(ctx, win, false);
826

827
	/* unprotect windows */
828
	fimd_shadow_protect_win(ctx, win, false);
829 830

	win_data->enabled = false;
831 832
}

833
static void fimd_window_suspend(struct fimd_context *ctx)
834 835 836 837 838 839 840 841
{
	struct fimd_win_data *win_data;
	int i;

	for (i = 0; i < WINDOWS_NR; i++) {
		win_data = &ctx->win_data[i];
		win_data->resume = win_data->enabled;
		if (win_data->enabled)
842
			fimd_win_disable(ctx->crtc, i);
843 844 845
	}
}

846
static void fimd_window_resume(struct fimd_context *ctx)
847 848 849 850 851 852 853 854 855 856 857
{
	struct fimd_win_data *win_data;
	int i;

	for (i = 0; i < WINDOWS_NR; i++) {
		win_data = &ctx->win_data[i];
		win_data->enabled = win_data->resume;
		win_data->resume = false;
	}
}

858
static void fimd_apply(struct fimd_context *ctx)
859 860 861 862 863 864 865
{
	struct fimd_win_data *win_data;
	int i;

	for (i = 0; i < WINDOWS_NR; i++) {
		win_data = &ctx->win_data[i];
		if (win_data->enabled)
866
			fimd_win_commit(ctx->crtc, i);
867
		else
868
			fimd_win_disable(ctx->crtc, i);
869 870
	}

871
	fimd_commit(ctx->crtc);
872 873
}

874
static int fimd_poweron(struct fimd_context *ctx)
875 876 877 878 879 880 881 882
{
	int ret;

	if (!ctx->suspended)
		return 0;

	ctx->suspended = false;

883 884
	pm_runtime_get_sync(ctx->dev);

885 886 887 888 889 890 891 892 893 894 895 896 897 898
	ret = clk_prepare_enable(ctx->bus_clk);
	if (ret < 0) {
		DRM_ERROR("Failed to prepare_enable the bus clk [%d]\n", ret);
		goto bus_clk_err;
	}

	ret = clk_prepare_enable(ctx->lcd_clk);
	if  (ret < 0) {
		DRM_ERROR("Failed to prepare_enable the lcd clk [%d]\n", ret);
		goto lcd_clk_err;
	}

	/* if vblank was enabled status, enable it again. */
	if (test_and_clear_bit(0, &ctx->irq_flags)) {
899
		ret = fimd_enable_vblank(ctx->crtc);
900 901 902 903 904 905
		if (ret) {
			DRM_ERROR("Failed to re-enable vblank [%d]\n", ret);
			goto enable_vblank_err;
		}
	}

906
	fimd_window_resume(ctx);
907

908
	fimd_apply(ctx);
909 910 911 912 913 914 915 916 917 918 919 920

	return 0;

enable_vblank_err:
	clk_disable_unprepare(ctx->lcd_clk);
lcd_clk_err:
	clk_disable_unprepare(ctx->bus_clk);
bus_clk_err:
	ctx->suspended = true;
	return ret;
}

921
static int fimd_poweroff(struct fimd_context *ctx)
922 923 924 925 926 927 928 929 930
{
	if (ctx->suspended)
		return 0;

	/*
	 * We need to make sure that all windows are disabled before we
	 * suspend that connector. Otherwise we might try to scan from
	 * a destroyed buffer later.
	 */
931
	fimd_window_suspend(ctx);
932 933 934 935

	clk_disable_unprepare(ctx->lcd_clk);
	clk_disable_unprepare(ctx->bus_clk);

936 937
	pm_runtime_put_sync(ctx->dev);

938 939 940 941
	ctx->suspended = true;
	return 0;
}

942
static void fimd_dpms(struct exynos_drm_crtc *crtc, int mode)
943
{
944
	DRM_DEBUG_KMS("%s, %d\n", __FILE__, mode);
945 946 947

	switch (mode) {
	case DRM_MODE_DPMS_ON:
948
		fimd_poweron(crtc->ctx);
949 950 951 952
		break;
	case DRM_MODE_DPMS_STANDBY:
	case DRM_MODE_DPMS_SUSPEND:
	case DRM_MODE_DPMS_OFF:
953
		fimd_poweroff(crtc->ctx);
954 955 956 957 958 959 960
		break;
	default:
		DRM_DEBUG_KMS("unspecified mode %d\n", mode);
		break;
	}
}

961 962
static void fimd_trigger(struct device *dev)
{
963
	struct fimd_context *ctx = dev_get_drvdata(dev);
964 965 966 967
	struct fimd_driver_data *driver_data = ctx->driver_data;
	void *timing_base = ctx->regs + driver_data->timing_base;
	u32 reg;

968
	 /*
969 970 971
	  * Skips triggering if in triggering state, because multiple triggering
	  * requests can cause panel reset.
	  */
972 973 974
	if (atomic_read(&ctx->triggering))
		return;

975
	/* Enters triggering mode */
976 977 978 979 980
	atomic_set(&ctx->triggering, 1);

	reg = readl(timing_base + TRIGCON);
	reg |= (TRGMODE_I80_RGB_ENABLE_I80 | SWTRGCMD_I80_RGB_ENABLE);
	writel(reg, timing_base + TRIGCON);
981 982 983 984 985 986 987

	/*
	 * Exits triggering mode if vblank is not enabled yet, because when the
	 * VIDINTCON0 register is not set, it can not exit from triggering mode.
	 */
	if (!test_bit(0, &ctx->irq_flags))
		atomic_set(&ctx->triggering, 0);
988 989
}

990
static void fimd_te_handler(struct exynos_drm_crtc *crtc)
991
{
992
	struct fimd_context *ctx = crtc->ctx;
993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009

	/* Checks the crtc is detached already from encoder */
	if (ctx->pipe < 0 || !ctx->drm_dev)
		return;

	/*
	 * If there is a page flip request, triggers and handles the page flip
	 * event so that current fb can be updated into panel GRAM.
	 */
	if (atomic_add_unless(&ctx->win_updated, -1, 0))
		fimd_trigger(ctx->dev);

	/* Wakes up vsync event queue */
	if (atomic_read(&ctx->wait_vsync_event)) {
		atomic_set(&ctx->wait_vsync_event, 0);
		wake_up(&ctx->wait_vsync_queue);
	}
1010

1011
	if (test_bit(0, &ctx->irq_flags))
1012
		drm_handle_vblank(ctx->drm_dev, ctx->pipe);
1013 1014
}

1015
static struct exynos_drm_crtc_ops fimd_crtc_ops = {
1016
	.dpms = fimd_dpms,
1017
	.mode_fixup = fimd_mode_fixup,
1018 1019 1020 1021 1022 1023 1024
	.commit = fimd_commit,
	.enable_vblank = fimd_enable_vblank,
	.disable_vblank = fimd_disable_vblank,
	.wait_for_vblank = fimd_wait_for_vblank,
	.win_mode_set = fimd_win_mode_set,
	.win_commit = fimd_win_commit,
	.win_disable = fimd_win_disable,
1025
	.te_handler = fimd_te_handler,
1026 1027 1028 1029 1030
};

static irqreturn_t fimd_irq_handler(int irq, void *dev_id)
{
	struct fimd_context *ctx = (struct fimd_context *)dev_id;
1031
	u32 val, clear_bit;
1032 1033 1034

	val = readl(ctx->regs + VIDINTCON1);

1035 1036 1037
	clear_bit = ctx->i80_if ? VIDINTCON1_INT_I80 : VIDINTCON1_INT_FRAME;
	if (val & clear_bit)
		writel(clear_bit, ctx->regs + VIDINTCON1);
1038

1039
	/* check the crtc is detached already from encoder */
1040
	if (ctx->pipe < 0 || !ctx->drm_dev)
1041
		goto out;
I
Inki Dae 已提交
1042

1043
	if (ctx->i80_if) {
1044 1045
		exynos_drm_crtc_finish_pageflip(ctx->drm_dev, ctx->pipe);

1046
		/* Exits triggering mode */
1047 1048
		atomic_set(&ctx->triggering, 0);
	} else {
1049 1050 1051
		drm_handle_vblank(ctx->drm_dev, ctx->pipe);
		exynos_drm_crtc_finish_pageflip(ctx->drm_dev, ctx->pipe);

1052 1053 1054 1055 1056
		/* set wait vsync event to zero and wake up queue. */
		if (atomic_read(&ctx->wait_vsync_event)) {
			atomic_set(&ctx->wait_vsync_event, 0);
			wake_up(&ctx->wait_vsync_queue);
		}
1057
	}
1058

1059
out:
1060 1061 1062
	return IRQ_HANDLED;
}

1063
static int fimd_bind(struct device *dev, struct device *master, void *data)
1064
{
1065
	struct fimd_context *ctx = dev_get_drvdata(dev);
1066
	struct drm_device *drm_dev = data;
1067
	struct exynos_drm_private *priv = drm_dev->dev_private;
1068
	int ret;
1069

1070 1071
	ctx->drm_dev = drm_dev;
	ctx->pipe = priv->pipe++;
1072

1073 1074 1075
	ctx->crtc = exynos_drm_crtc_create(drm_dev, ctx->pipe,
					   EXYNOS_DISPLAY_TYPE_LCD,
					   &fimd_crtc_ops, ctx);
1076

1077 1078 1079
	if (ctx->display)
		exynos_drm_create_enc_conn(drm_dev, ctx->display);

1080 1081 1082 1083
	ret = fimd_iommu_attach_devices(ctx, drm_dev);
	if (ret)
		return ret;

1084 1085 1086 1087 1088 1089 1090
	return 0;

}

static void fimd_unbind(struct device *dev, struct device *master,
			void *data)
{
1091
	struct fimd_context *ctx = dev_get_drvdata(dev);
1092

1093
	fimd_dpms(ctx->crtc, DRM_MODE_DPMS_OFF);
1094

1095 1096
	fimd_iommu_detach_devices(ctx);

1097
	if (ctx->display)
1098
		exynos_dpi_remove(ctx->display);
1099 1100 1101 1102 1103 1104 1105 1106 1107 1108
}

static const struct component_ops fimd_component_ops = {
	.bind	= fimd_bind,
	.unbind = fimd_unbind,
};

static int fimd_probe(struct platform_device *pdev)
{
	struct device *dev = &pdev->dev;
1109
	struct fimd_context *ctx;
1110
	struct device_node *i80_if_timings;
1111
	struct resource *res;
1112
	int ret;
1113

1114 1115
	if (!dev->of_node)
		return -ENODEV;
1116

1117
	ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
1118 1119 1120 1121
	if (!ctx)
		return -ENOMEM;

	ret = exynos_drm_component_add(dev, EXYNOS_DEVICE_TYPE_CRTC,
1122
				       EXYNOS_DISPLAY_TYPE_LCD);
1123 1124
	if (ret)
		return ret;
1125

1126
	ctx->dev = dev;
1127
	ctx->suspended = true;
1128
	ctx->driver_data = drm_fimd_get_driver_data(pdev);
1129

1130 1131 1132 1133
	if (of_property_read_bool(dev->of_node, "samsung,invert-vden"))
		ctx->vidcon1 |= VIDCON1_INV_VDEN;
	if (of_property_read_bool(dev->of_node, "samsung,invert-vclk"))
		ctx->vidcon1 |= VIDCON1_INV_VCLK;
1134

1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172
	i80_if_timings = of_get_child_by_name(dev->of_node, "i80-if-timings");
	if (i80_if_timings) {
		u32 val;

		ctx->i80_if = true;

		if (ctx->driver_data->has_vidoutcon)
			ctx->vidout_con |= VIDOUT_CON_F_I80_LDI0;
		else
			ctx->vidcon0 |= VIDCON0_VIDOUT_I80_LDI0;
		/*
		 * The user manual describes that this "DSI_EN" bit is required
		 * to enable I80 24-bit data interface.
		 */
		ctx->vidcon0 |= VIDCON0_DSI_EN;

		if (of_property_read_u32(i80_if_timings, "cs-setup", &val))
			val = 0;
		ctx->i80ifcon = LCD_CS_SETUP(val);
		if (of_property_read_u32(i80_if_timings, "wr-setup", &val))
			val = 0;
		ctx->i80ifcon |= LCD_WR_SETUP(val);
		if (of_property_read_u32(i80_if_timings, "wr-active", &val))
			val = 1;
		ctx->i80ifcon |= LCD_WR_ACTIVE(val);
		if (of_property_read_u32(i80_if_timings, "wr-hold", &val))
			val = 0;
		ctx->i80ifcon |= LCD_WR_HOLD(val);
	}
	of_node_put(i80_if_timings);

	ctx->sysreg = syscon_regmap_lookup_by_phandle(dev->of_node,
							"samsung,sysreg");
	if (IS_ERR(ctx->sysreg)) {
		dev_warn(dev, "failed to get system register.\n");
		ctx->sysreg = NULL;
	}

1173 1174 1175
	ctx->bus_clk = devm_clk_get(dev, "fimd");
	if (IS_ERR(ctx->bus_clk)) {
		dev_err(dev, "failed to get bus clock\n");
1176 1177
		ret = PTR_ERR(ctx->bus_clk);
		goto err_del_component;
1178 1179 1180 1181 1182
	}

	ctx->lcd_clk = devm_clk_get(dev, "sclk_fimd");
	if (IS_ERR(ctx->lcd_clk)) {
		dev_err(dev, "failed to get lcd clock\n");
1183 1184
		ret = PTR_ERR(ctx->lcd_clk);
		goto err_del_component;
1185
	}
1186 1187 1188

	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);

1189
	ctx->regs = devm_ioremap_resource(dev, res);
1190 1191 1192 1193
	if (IS_ERR(ctx->regs)) {
		ret = PTR_ERR(ctx->regs);
		goto err_del_component;
	}
1194

1195 1196
	res = platform_get_resource_byname(pdev, IORESOURCE_IRQ,
					   ctx->i80_if ? "lcd_sys" : "vsync");
1197 1198
	if (!res) {
		dev_err(dev, "irq request failed.\n");
1199 1200
		ret = -ENXIO;
		goto err_del_component;
1201 1202
	}

1203
	ret = devm_request_irq(dev, res->start, fimd_irq_handler,
1204 1205
							0, "drm_fimd", ctx);
	if (ret) {
1206
		dev_err(dev, "irq request failed.\n");
1207
		goto err_del_component;
1208 1209
	}

1210
	init_waitqueue_head(&ctx->wait_vsync_queue);
1211
	atomic_set(&ctx->wait_vsync_event, 0);
1212

1213
	platform_set_drvdata(pdev, ctx);
1214

1215
	ctx->display = exynos_dpi_probe(dev);
1216 1217 1218 1219
	if (IS_ERR(ctx->display)) {
		ret = PTR_ERR(ctx->display);
		goto err_del_component;
	}
1220

1221
	pm_runtime_enable(dev);
1222

1223
	ret = component_add(dev, &fimd_component_ops);
1224 1225 1226 1227 1228 1229
	if (ret)
		goto err_disable_pm_runtime;

	return ret;

err_disable_pm_runtime:
1230
	pm_runtime_disable(dev);
1231 1232

err_del_component:
1233
	exynos_drm_component_del(dev, EXYNOS_DEVICE_TYPE_CRTC);
1234
	return ret;
1235
}
1236

1237 1238
static int fimd_remove(struct platform_device *pdev)
{
1239
	pm_runtime_disable(&pdev->dev);
1240

1241 1242 1243
	component_del(&pdev->dev, &fimd_component_ops);
	exynos_drm_component_del(&pdev->dev, EXYNOS_DEVICE_TYPE_CRTC);

1244
	return 0;
I
Inki Dae 已提交
1245 1246
}

1247
struct platform_driver fimd_driver = {
1248
	.probe		= fimd_probe,
1249
	.remove		= fimd_remove,
1250 1251 1252
	.driver		= {
		.name	= "exynos4-fb",
		.owner	= THIS_MODULE,
1253
		.of_match_table = fimd_driver_dt_match,
1254 1255
	},
};