emulate.c 130.4 KB
Newer Older
A
Avi Kivity 已提交
1
/******************************************************************************
2
 * emulate.c
A
Avi Kivity 已提交
3 4 5 6 7 8
 *
 * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
 *
 * Copyright (c) 2005 Keir Fraser
 *
 * Linux coding style, mod r/m decoder, segment base fixes, real-mode
9
 * privileged instructions:
A
Avi Kivity 已提交
10 11
 *
 * Copyright (C) 2006 Qumranet
N
Nicolas Kaiser 已提交
12
 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
A
Avi Kivity 已提交
13 14 15 16 17 18 19 20 21 22
 *
 *   Avi Kivity <avi@qumranet.com>
 *   Yaniv Kamay <yaniv@qumranet.com>
 *
 * This work is licensed under the terms of the GNU GPL, version 2.  See
 * the COPYING file in the top-level directory.
 *
 * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
 */

23
#include <linux/kvm_host.h>
24
#include "kvm_cache_regs.h"
A
Avi Kivity 已提交
25
#include <linux/module.h>
26
#include <asm/kvm_emulate.h>
27
#include <linux/stringify.h>
A
Avi Kivity 已提交
28

29
#include "x86.h"
30
#include "tss.h"
31

32 33 34
/*
 * Operand types
 */
35 36 37 38 39 40 41 42 43
#define OpNone             0ull
#define OpImplicit         1ull  /* No generic decode */
#define OpReg              2ull  /* Register */
#define OpMem              3ull  /* Memory */
#define OpAcc              4ull  /* Accumulator: AL/AX/EAX/RAX */
#define OpDI               5ull  /* ES:DI/EDI/RDI */
#define OpMem64            6ull  /* Memory, 64-bit */
#define OpImmUByte         7ull  /* Zero-extended 8-bit immediate */
#define OpDX               8ull  /* DX register */
44 45 46
#define OpCL               9ull  /* CL register (for shifts) */
#define OpImmByte         10ull  /* 8-bit sign extended immediate */
#define OpOne             11ull  /* Implied 1 */
47
#define OpImm             12ull  /* Sign extended up to 32-bit immediate */
48 49 50 51 52 53 54
#define OpMem16           13ull  /* Memory operand (16-bit). */
#define OpMem32           14ull  /* Memory operand (32-bit). */
#define OpImmU            15ull  /* Immediate operand, zero extended */
#define OpSI              16ull  /* SI/ESI/RSI */
#define OpImmFAddr        17ull  /* Immediate far address */
#define OpMemFAddr        18ull  /* Far address in memory */
#define OpImmU16          19ull  /* Immediate operand, 16 bits, zero extended */
55 56 57 58 59 60
#define OpES              20ull  /* ES */
#define OpCS              21ull  /* CS */
#define OpSS              22ull  /* SS */
#define OpDS              23ull  /* DS */
#define OpFS              24ull  /* FS */
#define OpGS              25ull  /* GS */
61
#define OpMem8            26ull  /* 8-bit zero extended memory operand */
62
#define OpImm64           27ull  /* Sign extended 16/32/64-bit immediate */
P
Paolo Bonzini 已提交
63
#define OpXLat            28ull  /* memory at BX/EBX/RBX + zero-extended AL */
64 65
#define OpAccLo           29ull  /* Low part of extended acc (AX/AX/EAX/RAX) */
#define OpAccHi           30ull  /* High part of extended acc (-/DX/EDX/RDX) */
66 67

#define OpBits             5  /* Width of operand field */
68
#define OpMask             ((1ull << OpBits) - 1)
69

A
Avi Kivity 已提交
70 71 72 73 74 75 76 77 78 79
/*
 * Opcode effective-address decode tables.
 * Note that we only emulate instructions that have at least one memory
 * operand (excluding implicit stack references). We assume that stack
 * references and instruction fetches will never occur in special memory
 * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
 * not be handled.
 */

/* Operand sizes: 8-bit operands or specified/overridden size. */
80
#define ByteOp      (1<<0)	/* 8-bit operands. */
A
Avi Kivity 已提交
81
/* Destination operand type. */
82 83 84 85 86 87 88
#define DstShift    1
#define ImplicitOps (OpImplicit << DstShift)
#define DstReg      (OpReg << DstShift)
#define DstMem      (OpMem << DstShift)
#define DstAcc      (OpAcc << DstShift)
#define DstDI       (OpDI << DstShift)
#define DstMem64    (OpMem64 << DstShift)
89
#define DstMem16    (OpMem16 << DstShift)
90 91
#define DstImmUByte (OpImmUByte << DstShift)
#define DstDX       (OpDX << DstShift)
92
#define DstAccLo    (OpAccLo << DstShift)
93
#define DstMask     (OpMask << DstShift)
A
Avi Kivity 已提交
94
/* Source operand type. */
95 96 97 98 99 100 101 102 103 104 105 106
#define SrcShift    6
#define SrcNone     (OpNone << SrcShift)
#define SrcReg      (OpReg << SrcShift)
#define SrcMem      (OpMem << SrcShift)
#define SrcMem16    (OpMem16 << SrcShift)
#define SrcMem32    (OpMem32 << SrcShift)
#define SrcImm      (OpImm << SrcShift)
#define SrcImmByte  (OpImmByte << SrcShift)
#define SrcOne      (OpOne << SrcShift)
#define SrcImmUByte (OpImmUByte << SrcShift)
#define SrcImmU     (OpImmU << SrcShift)
#define SrcSI       (OpSI << SrcShift)
P
Paolo Bonzini 已提交
107
#define SrcXLat     (OpXLat << SrcShift)
108 109 110 111
#define SrcImmFAddr (OpImmFAddr << SrcShift)
#define SrcMemFAddr (OpMemFAddr << SrcShift)
#define SrcAcc      (OpAcc << SrcShift)
#define SrcImmU16   (OpImmU16 << SrcShift)
112
#define SrcImm64    (OpImm64 << SrcShift)
113
#define SrcDX       (OpDX << SrcShift)
114
#define SrcMem8     (OpMem8 << SrcShift)
115
#define SrcAccHi    (OpAccHi << SrcShift)
116
#define SrcMask     (OpMask << SrcShift)
117 118 119 120 121 122 123 124 125
#define BitOp       (1<<11)
#define MemAbs      (1<<12)      /* Memory operand is absolute displacement */
#define String      (1<<13)     /* String instruction (rep capable) */
#define Stack       (1<<14)     /* Stack instruction (push/pop) */
#define GroupMask   (7<<15)     /* Opcode uses one of the group mechanisms */
#define Group       (1<<15)     /* Bits 3:5 of modrm byte extend opcode */
#define GroupDual   (2<<15)     /* Alternate decoding of mod == 3 */
#define Prefix      (3<<15)     /* Instruction varies with 66/f2/f3 prefix */
#define RMExt       (4<<15)     /* Opcode extension in ModRM r/m if mod == 3 */
126
#define Escape      (5<<15)     /* Escape to coprocessor instruction */
127
#define InstrDual   (6<<15)     /* Alternate instruction decoding of mod == 3 */
128
#define Sse         (1<<18)     /* SSE Vector instruction */
129 130 131 132
/* Generic ModRM decode. */
#define ModRM       (1<<19)
/* Destination is only written; never read. */
#define Mov         (1<<20)
133
/* Misc flags */
134
#define Prot        (1<<21) /* instruction generates #UD if not in prot-mode */
135
#define EmulateOnUD (1<<22) /* Emulate if unsupported by the host */
136
#define NoAccess    (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
137
#define Op3264      (1<<24) /* Operand is 64b in long mode, 32b otherwise */
138
#define Undefined   (1<<25) /* No Such Instruction */
139
#define Lock        (1<<26) /* lock prefix is allowed for the instruction */
140
#define Priv        (1<<27) /* instruction generates #GP if current CPL != 0 */
141
#define No64	    (1<<28)
142
#define PageTable   (1 << 29)   /* instruction used to write page table */
143
#define NotImpl     (1 << 30)   /* instruction is not implemented */
144
/* Source 2 operand type */
145
#define Src2Shift   (31)
146
#define Src2None    (OpNone << Src2Shift)
147
#define Src2Mem     (OpMem << Src2Shift)
148 149 150 151
#define Src2CL      (OpCL << Src2Shift)
#define Src2ImmByte (OpImmByte << Src2Shift)
#define Src2One     (OpOne << Src2Shift)
#define Src2Imm     (OpImm << Src2Shift)
152 153 154 155 156 157
#define Src2ES      (OpES << Src2Shift)
#define Src2CS      (OpCS << Src2Shift)
#define Src2SS      (OpSS << Src2Shift)
#define Src2DS      (OpDS << Src2Shift)
#define Src2FS      (OpFS << Src2Shift)
#define Src2GS      (OpGS << Src2Shift)
158
#define Src2Mask    (OpMask << Src2Shift)
A
Avi Kivity 已提交
159
#define Mmx         ((u64)1 << 40)  /* MMX Vector instruction */
160 161 162
#define Aligned     ((u64)1 << 41)  /* Explicitly aligned (e.g. MOVDQA) */
#define Unaligned   ((u64)1 << 42)  /* Explicitly unaligned (e.g. MOVDQU) */
#define Avx         ((u64)1 << 43)  /* Advanced Vector Extensions */
163
#define Fastop      ((u64)1 << 44)  /* Use opcode::u.fastop */
164
#define NoWrite     ((u64)1 << 45)  /* No writeback */
165
#define SrcWrite    ((u64)1 << 46)  /* Write back src operand */
166
#define NoMod	    ((u64)1 << 47)  /* Mod field is ignored */
167 168
#define Intercept   ((u64)1 << 48)  /* Has valid intercept field */
#define CheckPerm   ((u64)1 << 49)  /* Has valid check_perm field */
169
#define NoBigReal   ((u64)1 << 50)  /* No big real mode */
170
#define PrivUD      ((u64)1 << 51)  /* #UD instead of #GP on CPL > 0 */
171
#define NearBranch  ((u64)1 << 52)  /* Near branches */
172
#define No16	    ((u64)1 << 53)  /* No 16 bit operand */
A
Avi Kivity 已提交
173

174
#define DstXacc     (DstAccLo | SrcAccHi | SrcWrite)
A
Avi Kivity 已提交
175

176 177 178 179 180 181 182 183
#define X2(x...) x, x
#define X3(x...) X2(x), x
#define X4(x...) X2(x), X2(x)
#define X5(x...) X4(x), x
#define X6(x...) X4(x), X2(x)
#define X7(x...) X4(x), X3(x)
#define X8(x...) X4(x), X4(x)
#define X16(x...) X8(x), X8(x)
184

185 186 187 188 189 190
#define NR_FASTOP (ilog2(sizeof(ulong)) + 1)
#define FASTOP_SIZE 8

/*
 * fastop functions have a special calling convention:
 *
191 192
 * dst:    rax        (in/out)
 * src:    rdx        (in/out)
193 194
 * src2:   rcx        (in)
 * flags:  rflags     (in/out)
195
 * ex:     rsi        (in:fastop pointer, out:zero if exception)
196 197 198 199 200 201 202 203 204 205 206
 *
 * Moreover, they are all exactly FASTOP_SIZE bytes long, so functions for
 * different operand sizes can be reached by calculation, rather than a jump
 * table (which would be bigger than the code).
 *
 * fastop functions are declared as taking a never-defined fastop parameter,
 * so they can't be called from C directly.
 */

struct fastop;

207
struct opcode {
208 209
	u64 flags : 56;
	u64 intercept : 8;
210
	union {
211
		int (*execute)(struct x86_emulate_ctxt *ctxt);
212 213 214
		const struct opcode *group;
		const struct group_dual *gdual;
		const struct gprefix *gprefix;
215
		const struct escape *esc;
216
		const struct instr_dual *idual;
217
		void (*fastop)(struct fastop *fake);
218
	} u;
219
	int (*check_perm)(struct x86_emulate_ctxt *ctxt);
220 221 222 223 224
};

struct group_dual {
	struct opcode mod012[8];
	struct opcode mod3[8];
225 226
};

227 228 229 230 231 232 233
struct gprefix {
	struct opcode pfx_no;
	struct opcode pfx_66;
	struct opcode pfx_f2;
	struct opcode pfx_f3;
};

234 235 236 237 238
struct escape {
	struct opcode op[8];
	struct opcode high[64];
};

239 240 241 242 243
struct instr_dual {
	struct opcode mod012;
	struct opcode mod3;
};

A
Avi Kivity 已提交
244
/* EFLAGS bit definitions. */
245 246 247 248
#define EFLG_ID (1<<21)
#define EFLG_VIP (1<<20)
#define EFLG_VIF (1<<19)
#define EFLG_AC (1<<18)
249 250
#define EFLG_VM (1<<17)
#define EFLG_RF (1<<16)
251 252
#define EFLG_IOPL (3<<12)
#define EFLG_NT (1<<14)
A
Avi Kivity 已提交
253 254
#define EFLG_OF (1<<11)
#define EFLG_DF (1<<10)
255
#define EFLG_IF (1<<9)
256
#define EFLG_TF (1<<8)
A
Avi Kivity 已提交
257 258 259 260 261 262
#define EFLG_SF (1<<7)
#define EFLG_ZF (1<<6)
#define EFLG_AF (1<<4)
#define EFLG_PF (1<<2)
#define EFLG_CF (1<<0)

263 264 265
#define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
#define EFLG_RESERVED_ONE_MASK 2

266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301
static ulong reg_read(struct x86_emulate_ctxt *ctxt, unsigned nr)
{
	if (!(ctxt->regs_valid & (1 << nr))) {
		ctxt->regs_valid |= 1 << nr;
		ctxt->_regs[nr] = ctxt->ops->read_gpr(ctxt, nr);
	}
	return ctxt->_regs[nr];
}

static ulong *reg_write(struct x86_emulate_ctxt *ctxt, unsigned nr)
{
	ctxt->regs_valid |= 1 << nr;
	ctxt->regs_dirty |= 1 << nr;
	return &ctxt->_regs[nr];
}

static ulong *reg_rmw(struct x86_emulate_ctxt *ctxt, unsigned nr)
{
	reg_read(ctxt, nr);
	return reg_write(ctxt, nr);
}

static void writeback_registers(struct x86_emulate_ctxt *ctxt)
{
	unsigned reg;

	for_each_set_bit(reg, (ulong *)&ctxt->regs_dirty, 16)
		ctxt->ops->write_gpr(ctxt, reg, ctxt->_regs[reg]);
}

static void invalidate_registers(struct x86_emulate_ctxt *ctxt)
{
	ctxt->regs_dirty = 0;
	ctxt->regs_valid = 0;
}

A
Avi Kivity 已提交
302 303 304 305 306 307
/*
 * These EFLAGS bits are restored from saved value during emulation, and
 * any changes are written back to the saved value after emulation.
 */
#define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)

308 309 310 311 312 313
#ifdef CONFIG_X86_64
#define ON64(x) x
#else
#define ON64(x)
#endif

314 315
static int fastop(struct x86_emulate_ctxt *ctxt, void (*fop)(struct fastop *));

316 317 318 319 320 321 322 323 324 325 326 327 328
#define FOP_ALIGN ".align " __stringify(FASTOP_SIZE) " \n\t"
#define FOP_RET   "ret \n\t"

#define FOP_START(op) \
	extern void em_##op(struct fastop *fake); \
	asm(".pushsection .text, \"ax\" \n\t" \
	    ".global em_" #op " \n\t" \
            FOP_ALIGN \
	    "em_" #op ": \n\t"

#define FOP_END \
	    ".popsection")

329 330
#define FOPNOP() FOP_ALIGN FOP_RET

331
#define FOP1E(op,  dst) \
332 333 334 335
	FOP_ALIGN "10: " #op " %" #dst " \n\t" FOP_RET

#define FOP1EEX(op,  dst) \
	FOP1E(op, dst) _ASM_EXTABLE(10b, kvm_fastop_exception)
336 337 338 339 340 341 342 343 344

#define FASTOP1(op) \
	FOP_START(op) \
	FOP1E(op##b, al) \
	FOP1E(op##w, ax) \
	FOP1E(op##l, eax) \
	ON64(FOP1E(op##q, rax))	\
	FOP_END

345 346 347 348 349 350 351 352 353
/* 1-operand, using src2 (for MUL/DIV r/m) */
#define FASTOP1SRC2(op, name) \
	FOP_START(name) \
	FOP1E(op, cl) \
	FOP1E(op, cx) \
	FOP1E(op, ecx) \
	ON64(FOP1E(op, rcx)) \
	FOP_END

354 355 356 357 358 359 360 361 362
/* 1-operand, using src2 (for MUL/DIV r/m), with exceptions */
#define FASTOP1SRC2EX(op, name) \
	FOP_START(name) \
	FOP1EEX(op, cl) \
	FOP1EEX(op, cx) \
	FOP1EEX(op, ecx) \
	ON64(FOP1EEX(op, rcx)) \
	FOP_END

363 364 365 366 367
#define FOP2E(op,  dst, src)	   \
	FOP_ALIGN #op " %" #src ", %" #dst " \n\t" FOP_RET

#define FASTOP2(op) \
	FOP_START(op) \
368 369 370 371
	FOP2E(op##b, al, dl) \
	FOP2E(op##w, ax, dx) \
	FOP2E(op##l, eax, edx) \
	ON64(FOP2E(op##q, rax, rdx)) \
372 373
	FOP_END

374 375 376 377
/* 2 operand, word only */
#define FASTOP2W(op) \
	FOP_START(op) \
	FOPNOP() \
378 379 380
	FOP2E(op##w, ax, dx) \
	FOP2E(op##l, eax, edx) \
	ON64(FOP2E(op##q, rax, rdx)) \
381 382
	FOP_END

383 384 385 386 387 388 389 390 391
/* 2 operand, src is CL */
#define FASTOP2CL(op) \
	FOP_START(op) \
	FOP2E(op##b, al, cl) \
	FOP2E(op##w, ax, cl) \
	FOP2E(op##l, eax, cl) \
	ON64(FOP2E(op##q, rax, cl)) \
	FOP_END

392 393 394 395 396 397 398 399 400
/* 2 operand, src and dest are reversed */
#define FASTOP2R(op, name) \
	FOP_START(name) \
	FOP2E(op##b, dl, al) \
	FOP2E(op##w, dx, ax) \
	FOP2E(op##l, edx, eax) \
	ON64(FOP2E(op##q, rdx, rax)) \
	FOP_END

401 402 403 404 405 406 407
#define FOP3E(op,  dst, src, src2) \
	FOP_ALIGN #op " %" #src2 ", %" #src ", %" #dst " \n\t" FOP_RET

/* 3-operand, word-only, src2=cl */
#define FASTOP3WCL(op) \
	FOP_START(op) \
	FOPNOP() \
408 409 410
	FOP3E(op##w, ax, dx, cl) \
	FOP3E(op##l, eax, edx, cl) \
	ON64(FOP3E(op##q, rax, rdx, cl)) \
411 412
	FOP_END

413 414 415
/* Special case for SETcc - 1 instruction per cc */
#define FOP_SETCC(op) ".align 4; " #op " %al; ret \n\t"

416 417 418
asm(".global kvm_fastop_exception \n"
    "kvm_fastop_exception: xor %esi, %esi; ret");

419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437
FOP_START(setcc)
FOP_SETCC(seto)
FOP_SETCC(setno)
FOP_SETCC(setc)
FOP_SETCC(setnc)
FOP_SETCC(setz)
FOP_SETCC(setnz)
FOP_SETCC(setbe)
FOP_SETCC(setnbe)
FOP_SETCC(sets)
FOP_SETCC(setns)
FOP_SETCC(setp)
FOP_SETCC(setnp)
FOP_SETCC(setl)
FOP_SETCC(setnl)
FOP_SETCC(setle)
FOP_SETCC(setnle)
FOP_END;

P
Paolo Bonzini 已提交
438 439 440
FOP_START(salc) "pushf; sbb %al, %al; popf \n\t" FOP_RET
FOP_END;

441 442 443 444 445 446
static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
				    enum x86_intercept intercept,
				    enum x86_intercept_stage stage)
{
	struct x86_instruction_info info = {
		.intercept  = intercept,
447 448 449 450 451
		.rep_prefix = ctxt->rep_prefix,
		.modrm_mod  = ctxt->modrm_mod,
		.modrm_reg  = ctxt->modrm_reg,
		.modrm_rm   = ctxt->modrm_rm,
		.src_val    = ctxt->src.val64,
452
		.dst_val    = ctxt->dst.val64,
453 454 455
		.src_bytes  = ctxt->src.bytes,
		.dst_bytes  = ctxt->dst.bytes,
		.ad_bytes   = ctxt->ad_bytes,
456 457 458
		.next_rip   = ctxt->eip,
	};

459
	return ctxt->ops->intercept(ctxt, &info, stage);
460 461
}

A
Avi Kivity 已提交
462 463 464 465 466
static void assign_masked(ulong *dest, ulong src, ulong mask)
{
	*dest = (*dest & ~mask) | (src & mask);
}

467
static inline unsigned long ad_mask(struct x86_emulate_ctxt *ctxt)
468
{
469
	return (1UL << (ctxt->ad_bytes << 3)) - 1;
470 471
}

A
Avi Kivity 已提交
472 473 474 475 476 477 478 479 480 481 482
static ulong stack_mask(struct x86_emulate_ctxt *ctxt)
{
	u16 sel;
	struct desc_struct ss;

	if (ctxt->mode == X86EMUL_MODE_PROT64)
		return ~0UL;
	ctxt->ops->get_segment(ctxt, &sel, &ss, NULL, VCPU_SREG_SS);
	return ~0U >> ((ss.d ^ 1) * 16);  /* d=0: 0xffff; d=1: 0xffffffff */
}

A
Avi Kivity 已提交
483 484 485 486 487
static int stack_size(struct x86_emulate_ctxt *ctxt)
{
	return (__fls(stack_mask(ctxt)) + 1) >> 3;
}

A
Avi Kivity 已提交
488
/* Access/update address held in a register, based on addressing mode. */
489
static inline unsigned long
490
address_mask(struct x86_emulate_ctxt *ctxt, unsigned long reg)
491
{
492
	if (ctxt->ad_bytes == sizeof(unsigned long))
493 494
		return reg;
	else
495
		return reg & ad_mask(ctxt);
496 497 498
}

static inline unsigned long
499
register_address(struct x86_emulate_ctxt *ctxt, int reg)
500
{
501
	return address_mask(ctxt, reg_read(ctxt, reg));
502 503
}

504 505 506 507 508
static void masked_increment(ulong *reg, ulong mask, int inc)
{
	assign_masked(reg, *reg + inc, mask);
}

509
static inline void
510
register_address_increment(struct x86_emulate_ctxt *ctxt, int reg, int inc)
511
{
512 513
	ulong mask;

514
	if (ctxt->ad_bytes == sizeof(unsigned long))
515
		mask = ~0UL;
516
	else
517
		mask = ad_mask(ctxt);
518
	masked_increment(reg_rmw(ctxt, reg), mask, inc);
519 520 521 522
}

static void rsp_increment(struct x86_emulate_ctxt *ctxt, int inc)
{
523
	masked_increment(reg_rmw(ctxt, VCPU_REGS_RSP), stack_mask(ctxt), inc);
524
}
A
Avi Kivity 已提交
525

526 527 528 529 530 531 532
static u32 desc_limit_scaled(struct desc_struct *desc)
{
	u32 limit = get_desc_limit(desc);

	return desc->g ? (limit << 12) | 0xfff : limit;
}

533
static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
534 535 536 537
{
	if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
		return 0;

538
	return ctxt->ops->get_cached_segment_base(ctxt, seg);
539 540
}

541 542
static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
			     u32 error, bool valid)
543
{
544
	WARN_ON(vec > 0x1f);
545 546 547
	ctxt->exception.vector = vec;
	ctxt->exception.error_code = error;
	ctxt->exception.error_code_valid = valid;
548
	return X86EMUL_PROPAGATE_FAULT;
549 550
}

551 552 553 554 555
static int emulate_db(struct x86_emulate_ctxt *ctxt)
{
	return emulate_exception(ctxt, DB_VECTOR, 0, false);
}

556
static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
557
{
558
	return emulate_exception(ctxt, GP_VECTOR, err, true);
559 560
}

561 562 563 564 565
static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
{
	return emulate_exception(ctxt, SS_VECTOR, err, true);
}

566
static int emulate_ud(struct x86_emulate_ctxt *ctxt)
567
{
568
	return emulate_exception(ctxt, UD_VECTOR, 0, false);
569 570
}

571
static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
572
{
573
	return emulate_exception(ctxt, TS_VECTOR, err, true);
574 575
}

576 577
static int emulate_de(struct x86_emulate_ctxt *ctxt)
{
578
	return emulate_exception(ctxt, DE_VECTOR, 0, false);
579 580
}

A
Avi Kivity 已提交
581 582 583 584 585
static int emulate_nm(struct x86_emulate_ctxt *ctxt)
{
	return emulate_exception(ctxt, NM_VECTOR, 0, false);
}

586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605
static u16 get_segment_selector(struct x86_emulate_ctxt *ctxt, unsigned seg)
{
	u16 selector;
	struct desc_struct desc;

	ctxt->ops->get_segment(ctxt, &selector, &desc, NULL, seg);
	return selector;
}

static void set_segment_selector(struct x86_emulate_ctxt *ctxt, u16 selector,
				 unsigned seg)
{
	u16 dummy;
	u32 base3;
	struct desc_struct desc;

	ctxt->ops->get_segment(ctxt, &dummy, &desc, &base3, seg);
	ctxt->ops->set_segment(ctxt, selector, &desc, base3, seg);
}

606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628
/*
 * x86 defines three classes of vector instructions: explicitly
 * aligned, explicitly unaligned, and the rest, which change behaviour
 * depending on whether they're AVX encoded or not.
 *
 * Also included is CMPXCHG16B which is not a vector instruction, yet it is
 * subject to the same check.
 */
static bool insn_aligned(struct x86_emulate_ctxt *ctxt, unsigned size)
{
	if (likely(size < 16))
		return false;

	if (ctxt->d & Aligned)
		return true;
	else if (ctxt->d & Unaligned)
		return false;
	else if (ctxt->d & Avx)
		return false;
	else
		return true;
}

629 630 631 632
static __always_inline int __linearize(struct x86_emulate_ctxt *ctxt,
				       struct segmented_address addr,
				       unsigned *max_size, unsigned size,
				       bool write, bool fetch,
633
				       enum x86emul_mode mode, ulong *linear)
634
{
635 636
	struct desc_struct desc;
	bool usable;
637
	ulong la;
638
	u32 lim;
639
	u16 sel;
640

641
	la = seg_base(ctxt, addr.seg) + addr.ea;
642
	*max_size = 0;
643
	switch (mode) {
644
	case X86EMUL_MODE_PROT64:
645
		if (is_noncanonical_address(la))
646
			goto bad;
647 648 649 650

		*max_size = min_t(u64, ~0u, (1ull << 48) - la);
		if (size > *max_size)
			goto bad;
651 652
		break;
	default:
653 654
		usable = ctxt->ops->get_segment(ctxt, &sel, &desc, NULL,
						addr.seg);
655 656
		if (!usable)
			goto bad;
657 658 659
		/* code segment in protected mode or read-only data segment */
		if ((((ctxt->mode != X86EMUL_MODE_REAL) && (desc.type & 8))
					|| !(desc.type & 2)) && write)
660 661
			goto bad;
		/* unreadable code segment */
662
		if (!fetch && (desc.type & 8) && !(desc.type & 2))
663 664
			goto bad;
		lim = desc_limit_scaled(&desc);
665
		if (!(desc.type & 8) && (desc.type & 4)) {
G
Guo Chao 已提交
666
			/* expand-down segment */
667
			if (addr.ea <= lim)
668 669 670
				goto bad;
			lim = desc.d ? 0xffffffff : 0xffff;
		}
671 672 673
		if (addr.ea > lim)
			goto bad;
		*max_size = min_t(u64, ~0u, (u64)lim + 1 - addr.ea);
674 675
		if (size > *max_size)
			goto bad;
676
		la &= (u32)-1;
677 678
		break;
	}
679 680
	if (insn_aligned(ctxt, size) && ((la & (size - 1)) != 0))
		return emulate_gp(ctxt, 0);
681 682
	*linear = la;
	return X86EMUL_CONTINUE;
683 684
bad:
	if (addr.seg == VCPU_SREG_SS)
685
		return emulate_ss(ctxt, 0);
686
	else
687
		return emulate_gp(ctxt, 0);
688 689
}

690 691 692 693 694
static int linearize(struct x86_emulate_ctxt *ctxt,
		     struct segmented_address addr,
		     unsigned size, bool write,
		     ulong *linear)
{
695
	unsigned max_size;
696 697
	return __linearize(ctxt, addr, &max_size, size, write, false,
			   ctxt->mode, linear);
698 699
}

700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719
static inline int assign_eip(struct x86_emulate_ctxt *ctxt, ulong dst,
			     enum x86emul_mode mode)
{
	ulong linear;
	int rc;
	unsigned max_size;
	struct segmented_address addr = { .seg = VCPU_SREG_CS,
					   .ea = dst };

	if (ctxt->op_bytes != sizeof(unsigned long))
		addr.ea = dst & ((1UL << (ctxt->op_bytes << 3)) - 1);
	rc = __linearize(ctxt, addr, &max_size, 1, false, true, mode, &linear);
	if (rc == X86EMUL_CONTINUE)
		ctxt->_eip = addr.ea;
	return rc;
}

static inline int assign_eip_near(struct x86_emulate_ctxt *ctxt, ulong dst)
{
	return assign_eip(ctxt, dst, ctxt->mode);
720 721
}

722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744
static int assign_eip_far(struct x86_emulate_ctxt *ctxt, ulong dst,
			  const struct desc_struct *cs_desc)
{
	enum x86emul_mode mode = ctxt->mode;

#ifdef CONFIG_X86_64
	if (ctxt->mode >= X86EMUL_MODE_PROT32 && cs_desc->l) {
		u64 efer = 0;

		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
		if (efer & EFER_LMA)
			mode = X86EMUL_MODE_PROT64;
	}
#endif
	if (mode == X86EMUL_MODE_PROT16 || mode == X86EMUL_MODE_PROT32)
		mode = cs_desc->d ? X86EMUL_MODE_PROT32 : X86EMUL_MODE_PROT16;
	return assign_eip(ctxt, dst, mode);
}

static inline int jmp_rel(struct x86_emulate_ctxt *ctxt, int rel)
{
	return assign_eip_near(ctxt, ctxt->_eip + rel);
}
745

746 747 748 749 750
static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
			      struct segmented_address addr,
			      void *data,
			      unsigned size)
{
751 752 753
	int rc;
	ulong linear;

754
	rc = linearize(ctxt, addr, size, false, &linear);
755 756
	if (rc != X86EMUL_CONTINUE)
		return rc;
757
	return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception);
758 759
}

760
/*
761
 * Prefetch the remaining bytes of the instruction without crossing page
762 763
 * boundary if they are not in fetch_cache yet.
 */
764
static int __do_insn_fetch_bytes(struct x86_emulate_ctxt *ctxt, int op_size)
765 766
{
	int rc;
767
	unsigned size, max_size;
768
	unsigned long linear;
769
	int cur_size = ctxt->fetch.end - ctxt->fetch.data;
770
	struct segmented_address addr = { .seg = VCPU_SREG_CS,
771 772
					   .ea = ctxt->eip + cur_size };

773 774 775 776 777 778 779 780 781 782
	/*
	 * We do not know exactly how many bytes will be needed, and
	 * __linearize is expensive, so fetch as much as possible.  We
	 * just have to avoid going beyond the 15 byte limit, the end
	 * of the segment, or the end of the page.
	 *
	 * __linearize is called with size 0 so that it does not do any
	 * boundary check itself.  Instead, we use max_size to check
	 * against op_size.
	 */
783 784
	rc = __linearize(ctxt, addr, &max_size, 0, false, true, ctxt->mode,
			 &linear);
785 786 787
	if (unlikely(rc != X86EMUL_CONTINUE))
		return rc;

788
	size = min_t(unsigned, 15UL ^ cur_size, max_size);
789
	size = min_t(unsigned, size, PAGE_SIZE - offset_in_page(linear));
790 791 792 793 794 795 796 797

	/*
	 * One instruction can only straddle two pages,
	 * and one has been loaded at the beginning of
	 * x86_decode_insn.  So, if not enough bytes
	 * still, we must have hit the 15-byte boundary.
	 */
	if (unlikely(size < op_size))
798 799
		return emulate_gp(ctxt, 0);

800
	rc = ctxt->ops->fetch(ctxt, linear, ctxt->fetch.end,
801 802 803
			      size, &ctxt->exception);
	if (unlikely(rc != X86EMUL_CONTINUE))
		return rc;
804
	ctxt->fetch.end += size;
805
	return X86EMUL_CONTINUE;
806 807
}

808 809
static __always_inline int do_insn_fetch_bytes(struct x86_emulate_ctxt *ctxt,
					       unsigned size)
810
{
811 812 813 814
	unsigned done_size = ctxt->fetch.end - ctxt->fetch.ptr;

	if (unlikely(done_size < size))
		return __do_insn_fetch_bytes(ctxt, size - done_size);
815 816
	else
		return X86EMUL_CONTINUE;
817 818
}

819
/* Fetch next part of the instruction being emulated. */
820
#define insn_fetch(_type, _ctxt)					\
821 822 823
({	_type _x;							\
									\
	rc = do_insn_fetch_bytes(_ctxt, sizeof(_type));			\
824 825
	if (rc != X86EMUL_CONTINUE)					\
		goto done;						\
826
	ctxt->_eip += sizeof(_type);					\
827 828
	_x = *(_type __aligned(1) *) ctxt->fetch.ptr;			\
	ctxt->fetch.ptr += sizeof(_type);				\
829
	_x;								\
830 831
})

832
#define insn_fetch_arr(_arr, _size, _ctxt)				\
833 834
({									\
	rc = do_insn_fetch_bytes(_ctxt, _size);				\
835 836
	if (rc != X86EMUL_CONTINUE)					\
		goto done;						\
837
	ctxt->_eip += (_size);						\
838 839
	memcpy(_arr, ctxt->fetch.ptr, _size);				\
	ctxt->fetch.ptr += (_size);					\
840 841
})

842 843 844 845 846
/*
 * Given the 'reg' portion of a ModRM byte, and a register block, return a
 * pointer into the block that addresses the relevant register.
 * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
 */
847
static void *decode_register(struct x86_emulate_ctxt *ctxt, u8 modrm_reg,
848
			     int byteop)
A
Avi Kivity 已提交
849 850
{
	void *p;
851
	int highbyte_regs = (ctxt->rex_prefix == 0) && byteop;
A
Avi Kivity 已提交
852 853

	if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
854 855 856
		p = (unsigned char *)reg_rmw(ctxt, modrm_reg & 3) + 1;
	else
		p = reg_rmw(ctxt, modrm_reg);
A
Avi Kivity 已提交
857 858 859 860
	return p;
}

static int read_descriptor(struct x86_emulate_ctxt *ctxt,
861
			   struct segmented_address addr,
A
Avi Kivity 已提交
862 863 864 865 866 867 868
			   u16 *size, unsigned long *address, int op_bytes)
{
	int rc;

	if (op_bytes == 2)
		op_bytes = 3;
	*address = 0;
869
	rc = segmented_read_std(ctxt, addr, size, 2);
870
	if (rc != X86EMUL_CONTINUE)
A
Avi Kivity 已提交
871
		return rc;
872
	addr.ea += 2;
873
	rc = segmented_read_std(ctxt, addr, address, op_bytes);
A
Avi Kivity 已提交
874 875 876
	return rc;
}

877 878 879 880 881 882 883 884 885 886
FASTOP2(add);
FASTOP2(or);
FASTOP2(adc);
FASTOP2(sbb);
FASTOP2(and);
FASTOP2(sub);
FASTOP2(xor);
FASTOP2(cmp);
FASTOP2(test);

887 888
FASTOP1SRC2(mul, mul_ex);
FASTOP1SRC2(imul, imul_ex);
889 890
FASTOP1SRC2EX(div, div_ex);
FASTOP1SRC2EX(idiv, idiv_ex);
891

892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916
FASTOP3WCL(shld);
FASTOP3WCL(shrd);

FASTOP2W(imul);

FASTOP1(not);
FASTOP1(neg);
FASTOP1(inc);
FASTOP1(dec);

FASTOP2CL(rol);
FASTOP2CL(ror);
FASTOP2CL(rcl);
FASTOP2CL(rcr);
FASTOP2CL(shl);
FASTOP2CL(shr);
FASTOP2CL(sar);

FASTOP2W(bsf);
FASTOP2W(bsr);
FASTOP2W(bt);
FASTOP2W(bts);
FASTOP2W(btr);
FASTOP2W(btc);

917 918
FASTOP2(xadd);

919 920
FASTOP2R(cmp, cmp_r);

921
static u8 test_cc(unsigned int condition, unsigned long flags)
922
{
923 924
	u8 rc;
	void (*fop)(void) = (void *)em_setcc + 4 * (condition & 0xf);
925

926
	flags = (flags & EFLAGS_MASK) | X86_EFLAGS_IF;
927
	asm("push %[flags]; popf; call *%[fastop]"
928 929
	    : "=a"(rc) : [fastop]"r"(fop), [flags]"r"(flags));
	return rc;
930 931
}

932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949
static void fetch_register_operand(struct operand *op)
{
	switch (op->bytes) {
	case 1:
		op->val = *(u8 *)op->addr.reg;
		break;
	case 2:
		op->val = *(u16 *)op->addr.reg;
		break;
	case 4:
		op->val = *(u32 *)op->addr.reg;
		break;
	case 8:
		op->val = *(u64 *)op->addr.reg;
		break;
	}
}

A
Avi Kivity 已提交
950 951 952 953
static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
954 955 956 957 958 959 960 961
	case 0: asm("movdqa %%xmm0, %0" : "=m"(*data)); break;
	case 1: asm("movdqa %%xmm1, %0" : "=m"(*data)); break;
	case 2: asm("movdqa %%xmm2, %0" : "=m"(*data)); break;
	case 3: asm("movdqa %%xmm3, %0" : "=m"(*data)); break;
	case 4: asm("movdqa %%xmm4, %0" : "=m"(*data)); break;
	case 5: asm("movdqa %%xmm5, %0" : "=m"(*data)); break;
	case 6: asm("movdqa %%xmm6, %0" : "=m"(*data)); break;
	case 7: asm("movdqa %%xmm7, %0" : "=m"(*data)); break;
A
Avi Kivity 已提交
962
#ifdef CONFIG_X86_64
963 964 965 966 967 968 969 970
	case 8: asm("movdqa %%xmm8, %0" : "=m"(*data)); break;
	case 9: asm("movdqa %%xmm9, %0" : "=m"(*data)); break;
	case 10: asm("movdqa %%xmm10, %0" : "=m"(*data)); break;
	case 11: asm("movdqa %%xmm11, %0" : "=m"(*data)); break;
	case 12: asm("movdqa %%xmm12, %0" : "=m"(*data)); break;
	case 13: asm("movdqa %%xmm13, %0" : "=m"(*data)); break;
	case 14: asm("movdqa %%xmm14, %0" : "=m"(*data)); break;
	case 15: asm("movdqa %%xmm15, %0" : "=m"(*data)); break;
A
Avi Kivity 已提交
971 972 973 974 975 976 977 978 979 980 981
#endif
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
			  int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
982 983 984 985 986 987 988 989
	case 0: asm("movdqa %0, %%xmm0" : : "m"(*data)); break;
	case 1: asm("movdqa %0, %%xmm1" : : "m"(*data)); break;
	case 2: asm("movdqa %0, %%xmm2" : : "m"(*data)); break;
	case 3: asm("movdqa %0, %%xmm3" : : "m"(*data)); break;
	case 4: asm("movdqa %0, %%xmm4" : : "m"(*data)); break;
	case 5: asm("movdqa %0, %%xmm5" : : "m"(*data)); break;
	case 6: asm("movdqa %0, %%xmm6" : : "m"(*data)); break;
	case 7: asm("movdqa %0, %%xmm7" : : "m"(*data)); break;
A
Avi Kivity 已提交
990
#ifdef CONFIG_X86_64
991 992 993 994 995 996 997 998
	case 8: asm("movdqa %0, %%xmm8" : : "m"(*data)); break;
	case 9: asm("movdqa %0, %%xmm9" : : "m"(*data)); break;
	case 10: asm("movdqa %0, %%xmm10" : : "m"(*data)); break;
	case 11: asm("movdqa %0, %%xmm11" : : "m"(*data)); break;
	case 12: asm("movdqa %0, %%xmm12" : : "m"(*data)); break;
	case 13: asm("movdqa %0, %%xmm13" : : "m"(*data)); break;
	case 14: asm("movdqa %0, %%xmm14" : : "m"(*data)); break;
	case 15: asm("movdqa %0, %%xmm15" : : "m"(*data)); break;
A
Avi Kivity 已提交
999 1000 1001 1002 1003 1004
#endif
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

A
Avi Kivity 已提交
1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038
static void read_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
	case 0: asm("movq %%mm0, %0" : "=m"(*data)); break;
	case 1: asm("movq %%mm1, %0" : "=m"(*data)); break;
	case 2: asm("movq %%mm2, %0" : "=m"(*data)); break;
	case 3: asm("movq %%mm3, %0" : "=m"(*data)); break;
	case 4: asm("movq %%mm4, %0" : "=m"(*data)); break;
	case 5: asm("movq %%mm5, %0" : "=m"(*data)); break;
	case 6: asm("movq %%mm6, %0" : "=m"(*data)); break;
	case 7: asm("movq %%mm7, %0" : "=m"(*data)); break;
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

static void write_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
	case 0: asm("movq %0, %%mm0" : : "m"(*data)); break;
	case 1: asm("movq %0, %%mm1" : : "m"(*data)); break;
	case 2: asm("movq %0, %%mm2" : : "m"(*data)); break;
	case 3: asm("movq %0, %%mm3" : : "m"(*data)); break;
	case 4: asm("movq %0, %%mm4" : : "m"(*data)); break;
	case 5: asm("movq %0, %%mm5" : : "m"(*data)); break;
	case 6: asm("movq %0, %%mm6" : : "m"(*data)); break;
	case 7: asm("movq %0, %%mm7" : : "m"(*data)); break;
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081
static int em_fninit(struct x86_emulate_ctxt *ctxt)
{
	if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
		return emulate_nm(ctxt);

	ctxt->ops->get_fpu(ctxt);
	asm volatile("fninit");
	ctxt->ops->put_fpu(ctxt);
	return X86EMUL_CONTINUE;
}

static int em_fnstcw(struct x86_emulate_ctxt *ctxt)
{
	u16 fcw;

	if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
		return emulate_nm(ctxt);

	ctxt->ops->get_fpu(ctxt);
	asm volatile("fnstcw %0": "+m"(fcw));
	ctxt->ops->put_fpu(ctxt);

	ctxt->dst.val = fcw;

	return X86EMUL_CONTINUE;
}

static int em_fnstsw(struct x86_emulate_ctxt *ctxt)
{
	u16 fsw;

	if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
		return emulate_nm(ctxt);

	ctxt->ops->get_fpu(ctxt);
	asm volatile("fnstsw %0": "+m"(fsw));
	ctxt->ops->put_fpu(ctxt);

	ctxt->dst.val = fsw;

	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
1082
static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
1083
				    struct operand *op)
1084
{
1085
	unsigned reg = ctxt->modrm_reg;
1086

1087 1088
	if (!(ctxt->d & ModRM))
		reg = (ctxt->b & 7) | ((ctxt->rex_prefix & 1) << 3);
A
Avi Kivity 已提交
1089

1090
	if (ctxt->d & Sse) {
A
Avi Kivity 已提交
1091 1092 1093 1094 1095 1096
		op->type = OP_XMM;
		op->bytes = 16;
		op->addr.xmm = reg;
		read_sse_reg(ctxt, &op->vec_val, reg);
		return;
	}
A
Avi Kivity 已提交
1097 1098 1099 1100 1101 1102 1103
	if (ctxt->d & Mmx) {
		reg &= 7;
		op->type = OP_MM;
		op->bytes = 8;
		op->addr.mm = reg;
		return;
	}
A
Avi Kivity 已提交
1104

1105
	op->type = OP_REG;
1106 1107 1108
	op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
	op->addr.reg = decode_register(ctxt, reg, ctxt->d & ByteOp);

1109
	fetch_register_operand(op);
1110 1111 1112
	op->orig_val = op->val;
}

1113 1114 1115 1116 1117 1118
static void adjust_modrm_seg(struct x86_emulate_ctxt *ctxt, int base_reg)
{
	if (base_reg == VCPU_REGS_RSP || base_reg == VCPU_REGS_RBP)
		ctxt->modrm_seg = VCPU_SREG_SS;
}

1119
static int decode_modrm(struct x86_emulate_ctxt *ctxt,
1120
			struct operand *op)
1121 1122
{
	u8 sib;
B
Bandan Das 已提交
1123
	int index_reg, base_reg, scale;
1124
	int rc = X86EMUL_CONTINUE;
1125
	ulong modrm_ea = 0;
1126

B
Bandan Das 已提交
1127 1128 1129
	ctxt->modrm_reg = ((ctxt->rex_prefix << 1) & 8); /* REX.R */
	index_reg = (ctxt->rex_prefix << 2) & 8; /* REX.X */
	base_reg = (ctxt->rex_prefix << 3) & 8; /* REX.B */
1130

B
Bandan Das 已提交
1131
	ctxt->modrm_mod = (ctxt->modrm & 0xc0) >> 6;
1132
	ctxt->modrm_reg |= (ctxt->modrm & 0x38) >> 3;
B
Bandan Das 已提交
1133
	ctxt->modrm_rm = base_reg | (ctxt->modrm & 0x07);
1134
	ctxt->modrm_seg = VCPU_SREG_DS;
1135

1136
	if (ctxt->modrm_mod == 3 || (ctxt->d & NoMod)) {
1137
		op->type = OP_REG;
1138
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
1139
		op->addr.reg = decode_register(ctxt, ctxt->modrm_rm,
1140
				ctxt->d & ByteOp);
1141
		if (ctxt->d & Sse) {
A
Avi Kivity 已提交
1142 1143
			op->type = OP_XMM;
			op->bytes = 16;
1144 1145
			op->addr.xmm = ctxt->modrm_rm;
			read_sse_reg(ctxt, &op->vec_val, ctxt->modrm_rm);
A
Avi Kivity 已提交
1146 1147
			return rc;
		}
A
Avi Kivity 已提交
1148 1149 1150
		if (ctxt->d & Mmx) {
			op->type = OP_MM;
			op->bytes = 8;
1151
			op->addr.mm = ctxt->modrm_rm & 7;
A
Avi Kivity 已提交
1152 1153
			return rc;
		}
1154
		fetch_register_operand(op);
1155 1156 1157
		return rc;
	}

1158 1159
	op->type = OP_MEM;

1160
	if (ctxt->ad_bytes == 2) {
1161 1162 1163 1164
		unsigned bx = reg_read(ctxt, VCPU_REGS_RBX);
		unsigned bp = reg_read(ctxt, VCPU_REGS_RBP);
		unsigned si = reg_read(ctxt, VCPU_REGS_RSI);
		unsigned di = reg_read(ctxt, VCPU_REGS_RDI);
1165 1166

		/* 16-bit ModR/M decode. */
1167
		switch (ctxt->modrm_mod) {
1168
		case 0:
1169
			if (ctxt->modrm_rm == 6)
1170
				modrm_ea += insn_fetch(u16, ctxt);
1171 1172
			break;
		case 1:
1173
			modrm_ea += insn_fetch(s8, ctxt);
1174 1175
			break;
		case 2:
1176
			modrm_ea += insn_fetch(u16, ctxt);
1177 1178
			break;
		}
1179
		switch (ctxt->modrm_rm) {
1180
		case 0:
1181
			modrm_ea += bx + si;
1182 1183
			break;
		case 1:
1184
			modrm_ea += bx + di;
1185 1186
			break;
		case 2:
1187
			modrm_ea += bp + si;
1188 1189
			break;
		case 3:
1190
			modrm_ea += bp + di;
1191 1192
			break;
		case 4:
1193
			modrm_ea += si;
1194 1195
			break;
		case 5:
1196
			modrm_ea += di;
1197 1198
			break;
		case 6:
1199
			if (ctxt->modrm_mod != 0)
1200
				modrm_ea += bp;
1201 1202
			break;
		case 7:
1203
			modrm_ea += bx;
1204 1205
			break;
		}
1206 1207 1208
		if (ctxt->modrm_rm == 2 || ctxt->modrm_rm == 3 ||
		    (ctxt->modrm_rm == 6 && ctxt->modrm_mod != 0))
			ctxt->modrm_seg = VCPU_SREG_SS;
1209
		modrm_ea = (u16)modrm_ea;
1210 1211
	} else {
		/* 32/64-bit ModR/M decode. */
1212
		if ((ctxt->modrm_rm & 7) == 4) {
1213
			sib = insn_fetch(u8, ctxt);
1214 1215 1216 1217
			index_reg |= (sib >> 3) & 7;
			base_reg |= sib & 7;
			scale = sib >> 6;

1218
			if ((base_reg & 7) == 5 && ctxt->modrm_mod == 0)
1219
				modrm_ea += insn_fetch(s32, ctxt);
1220
			else {
1221
				modrm_ea += reg_read(ctxt, base_reg);
1222 1223
				adjust_modrm_seg(ctxt, base_reg);
			}
1224
			if (index_reg != 4)
1225
				modrm_ea += reg_read(ctxt, index_reg) << scale;
1226
		} else if ((ctxt->modrm_rm & 7) == 5 && ctxt->modrm_mod == 0) {
1227
			modrm_ea += insn_fetch(s32, ctxt);
1228
			if (ctxt->mode == X86EMUL_MODE_PROT64)
1229
				ctxt->rip_relative = 1;
1230 1231
		} else {
			base_reg = ctxt->modrm_rm;
1232
			modrm_ea += reg_read(ctxt, base_reg);
1233 1234
			adjust_modrm_seg(ctxt, base_reg);
		}
1235
		switch (ctxt->modrm_mod) {
1236
		case 1:
1237
			modrm_ea += insn_fetch(s8, ctxt);
1238 1239
			break;
		case 2:
1240
			modrm_ea += insn_fetch(s32, ctxt);
1241 1242 1243
			break;
		}
	}
1244
	op->addr.mem.ea = modrm_ea;
1245 1246 1247
	if (ctxt->ad_bytes != 8)
		ctxt->memop.addr.mem.ea = (u32)ctxt->memop.addr.mem.ea;

1248 1249 1250 1251 1252
done:
	return rc;
}

static int decode_abs(struct x86_emulate_ctxt *ctxt,
1253
		      struct operand *op)
1254
{
1255
	int rc = X86EMUL_CONTINUE;
1256

1257
	op->type = OP_MEM;
1258
	switch (ctxt->ad_bytes) {
1259
	case 2:
1260
		op->addr.mem.ea = insn_fetch(u16, ctxt);
1261 1262
		break;
	case 4:
1263
		op->addr.mem.ea = insn_fetch(u32, ctxt);
1264 1265
		break;
	case 8:
1266
		op->addr.mem.ea = insn_fetch(u64, ctxt);
1267 1268 1269 1270 1271 1272
		break;
	}
done:
	return rc;
}

1273
static void fetch_bit_operand(struct x86_emulate_ctxt *ctxt)
1274
{
1275
	long sv = 0, mask;
1276

1277
	if (ctxt->dst.type == OP_MEM && ctxt->src.type == OP_REG) {
1278
		mask = ~((long)ctxt->dst.bytes * 8 - 1);
1279

1280 1281 1282 1283
		if (ctxt->src.bytes == 2)
			sv = (s16)ctxt->src.val & (s16)mask;
		else if (ctxt->src.bytes == 4)
			sv = (s32)ctxt->src.val & (s32)mask;
1284 1285
		else
			sv = (s64)ctxt->src.val & (s64)mask;
1286

1287 1288
		ctxt->dst.addr.mem.ea = address_mask(ctxt,
					   ctxt->dst.addr.mem.ea + (sv >> 3));
1289
	}
1290 1291

	/* only subword offset */
1292
	ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
1293 1294
}

1295 1296
static int read_emulated(struct x86_emulate_ctxt *ctxt,
			 unsigned long addr, void *dest, unsigned size)
A
Avi Kivity 已提交
1297
{
1298
	int rc;
1299
	struct read_cache *mc = &ctxt->mem_read;
A
Avi Kivity 已提交
1300

1301 1302
	if (mc->pos < mc->end)
		goto read_cached;
A
Avi Kivity 已提交
1303

1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315
	WARN_ON((mc->end + size) >= sizeof(mc->data));

	rc = ctxt->ops->read_emulated(ctxt, addr, mc->data + mc->end, size,
				      &ctxt->exception);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	mc->end += size;

read_cached:
	memcpy(dest, mc->data + mc->pos, size);
	mc->pos += size;
1316 1317
	return X86EMUL_CONTINUE;
}
A
Avi Kivity 已提交
1318

1319 1320 1321 1322 1323
static int segmented_read(struct x86_emulate_ctxt *ctxt,
			  struct segmented_address addr,
			  void *data,
			  unsigned size)
{
1324 1325 1326
	int rc;
	ulong linear;

1327
	rc = linearize(ctxt, addr, size, false, &linear);
1328 1329
	if (rc != X86EMUL_CONTINUE)
		return rc;
1330
	return read_emulated(ctxt, linear, data, size);
1331 1332 1333 1334 1335 1336 1337
}

static int segmented_write(struct x86_emulate_ctxt *ctxt,
			   struct segmented_address addr,
			   const void *data,
			   unsigned size)
{
1338 1339 1340
	int rc;
	ulong linear;

1341
	rc = linearize(ctxt, addr, size, true, &linear);
1342 1343
	if (rc != X86EMUL_CONTINUE)
		return rc;
1344 1345
	return ctxt->ops->write_emulated(ctxt, linear, data, size,
					 &ctxt->exception);
1346 1347 1348 1349 1350 1351 1352
}

static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
			     struct segmented_address addr,
			     const void *orig_data, const void *data,
			     unsigned size)
{
1353 1354 1355
	int rc;
	ulong linear;

1356
	rc = linearize(ctxt, addr, size, true, &linear);
1357 1358
	if (rc != X86EMUL_CONTINUE)
		return rc;
1359 1360
	return ctxt->ops->cmpxchg_emulated(ctxt, linear, orig_data, data,
					   size, &ctxt->exception);
1361 1362
}

1363 1364 1365 1366
static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
			   unsigned int size, unsigned short port,
			   void *dest)
{
1367
	struct read_cache *rc = &ctxt->io_read;
1368

1369 1370
	if (rc->pos == rc->end) { /* refill pio read ahead */
		unsigned int in_page, n;
1371
		unsigned int count = ctxt->rep_prefix ?
1372
			address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) : 1;
1373
		in_page = (ctxt->eflags & EFLG_DF) ?
1374 1375
			offset_in_page(reg_read(ctxt, VCPU_REGS_RDI)) :
			PAGE_SIZE - offset_in_page(reg_read(ctxt, VCPU_REGS_RDI));
1376
		n = min3(in_page, (unsigned int)sizeof(rc->data) / size, count);
1377 1378 1379
		if (n == 0)
			n = 1;
		rc->pos = rc->end = 0;
1380
		if (!ctxt->ops->pio_in_emulated(ctxt, size, port, rc->data, n))
1381 1382
			return 0;
		rc->end = n * size;
A
Avi Kivity 已提交
1383 1384
	}

1385 1386
	if (ctxt->rep_prefix && (ctxt->d & String) &&
	    !(ctxt->eflags & EFLG_DF)) {
1387 1388 1389 1390 1391 1392 1393 1394
		ctxt->dst.data = rc->data + rc->pos;
		ctxt->dst.type = OP_MEM_STR;
		ctxt->dst.count = (rc->end - rc->pos) / size;
		rc->pos = rc->end;
	} else {
		memcpy(dest, rc->data + rc->pos, size);
		rc->pos += size;
	}
1395 1396
	return 1;
}
A
Avi Kivity 已提交
1397

1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413
static int read_interrupt_descriptor(struct x86_emulate_ctxt *ctxt,
				     u16 index, struct desc_struct *desc)
{
	struct desc_ptr dt;
	ulong addr;

	ctxt->ops->get_idt(ctxt, &dt);

	if (dt.size < index * 8 + 7)
		return emulate_gp(ctxt, index << 3 | 0x2);

	addr = dt.address + index * 8;
	return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
				   &ctxt->exception);
}

1414 1415 1416
static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
				     u16 selector, struct desc_ptr *dt)
{
1417
	const struct x86_emulate_ops *ops = ctxt->ops;
1418
	u32 base3 = 0;
1419

1420 1421
	if (selector & 1 << 2) {
		struct desc_struct desc;
1422 1423
		u16 sel;

1424
		memset (dt, 0, sizeof *dt);
1425 1426
		if (!ops->get_segment(ctxt, &sel, &desc, &base3,
				      VCPU_SREG_LDTR))
1427
			return;
1428

1429
		dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
1430
		dt->address = get_desc_base(&desc) | ((u64)base3 << 32);
1431
	} else
1432
		ops->get_gdt(ctxt, dt);
1433
}
1434

1435 1436
/* allowed just for 8 bytes segments */
static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1437 1438
				   u16 selector, struct desc_struct *desc,
				   ulong *desc_addr_p)
1439 1440 1441 1442
{
	struct desc_ptr dt;
	u16 index = selector >> 3;
	ulong addr;
1443

1444
	get_descriptor_table_ptr(ctxt, selector, &dt);
1445

1446 1447
	if (dt.size < index * 8 + 7)
		return emulate_gp(ctxt, selector & 0xfffc);
1448

1449
	*desc_addr_p = addr = dt.address + index * 8;
1450 1451
	return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
				   &ctxt->exception);
1452
}
1453

1454 1455 1456 1457 1458 1459 1460
/* allowed just for 8 bytes segments */
static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
				    u16 selector, struct desc_struct *desc)
{
	struct desc_ptr dt;
	u16 index = selector >> 3;
	ulong addr;
A
Avi Kivity 已提交
1461

1462
	get_descriptor_table_ptr(ctxt, selector, &dt);
1463

1464 1465
	if (dt.size < index * 8 + 7)
		return emulate_gp(ctxt, selector & 0xfffc);
A
Avi Kivity 已提交
1466

1467
	addr = dt.address + index * 8;
1468 1469
	return ctxt->ops->write_std(ctxt, addr, desc, sizeof *desc,
				    &ctxt->exception);
1470
}
1471

1472
/* Does not support long mode */
1473
static int __load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1474 1475 1476
				     u16 selector, int seg, u8 cpl,
				     bool in_task_switch,
				     struct desc_struct *desc)
1477
{
1478
	struct desc_struct seg_desc, old_desc;
1479
	u8 dpl, rpl;
1480 1481 1482
	unsigned err_vec = GP_VECTOR;
	u32 err_code = 0;
	bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
1483
	ulong desc_addr;
1484
	int ret;
1485
	u16 dummy;
1486
	u32 base3 = 0;
1487

1488
	memset(&seg_desc, 0, sizeof seg_desc);
1489

1490 1491 1492
	if (ctxt->mode == X86EMUL_MODE_REAL) {
		/* set real mode segment descriptor (keep limit etc. for
		 * unreal mode) */
1493
		ctxt->ops->get_segment(ctxt, &dummy, &seg_desc, NULL, seg);
1494 1495
		set_desc_base(&seg_desc, selector << 4);
		goto load;
1496 1497 1498 1499 1500 1501 1502 1503 1504
	} else if (seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86) {
		/* VM86 needs a clean new segment descriptor */
		set_desc_base(&seg_desc, selector << 4);
		set_desc_limit(&seg_desc, 0xffff);
		seg_desc.type = 3;
		seg_desc.p = 1;
		seg_desc.s = 1;
		seg_desc.dpl = 3;
		goto load;
1505 1506
	}

1507 1508 1509 1510 1511 1512 1513
	rpl = selector & 3;

	/* NULL selector is not valid for TR, CS and SS (except for long mode) */
	if ((seg == VCPU_SREG_CS
	     || (seg == VCPU_SREG_SS
		 && (ctxt->mode != X86EMUL_MODE_PROT64 || rpl != cpl))
	     || seg == VCPU_SREG_TR)
1514 1515 1516 1517 1518 1519 1520 1521 1522 1523
	    && null_selector)
		goto exception;

	/* TR should be in GDT only */
	if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
		goto exception;

	if (null_selector) /* for NULL selector skip all following checks */
		goto load;

1524
	ret = read_segment_descriptor(ctxt, selector, &seg_desc, &desc_addr);
1525 1526 1527 1528
	if (ret != X86EMUL_CONTINUE)
		return ret;

	err_code = selector & 0xfffc;
1529
	err_vec = in_task_switch ? TS_VECTOR : GP_VECTOR;
1530

G
Guo Chao 已提交
1531
	/* can't load system descriptor into segment selector */
1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549
	if (seg <= VCPU_SREG_GS && !seg_desc.s)
		goto exception;

	if (!seg_desc.p) {
		err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
		goto exception;
	}

	dpl = seg_desc.dpl;

	switch (seg) {
	case VCPU_SREG_SS:
		/*
		 * segment is not a writable data segment or segment
		 * selector's RPL != CPL or segment selector's RPL != CPL
		 */
		if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
			goto exception;
A
Avi Kivity 已提交
1550
		break;
1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563
	case VCPU_SREG_CS:
		if (!(seg_desc.type & 8))
			goto exception;

		if (seg_desc.type & 4) {
			/* conforming */
			if (dpl > cpl)
				goto exception;
		} else {
			/* nonconforming */
			if (rpl > cpl || dpl != cpl)
				goto exception;
		}
1564 1565 1566 1567 1568 1569 1570 1571 1572
		/* in long-mode d/b must be clear if l is set */
		if (seg_desc.d && seg_desc.l) {
			u64 efer = 0;

			ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
			if (efer & EFER_LMA)
				goto exception;
		}

1573 1574
		/* CS(RPL) <- CPL */
		selector = (selector & 0xfffc) | cpl;
A
Avi Kivity 已提交
1575
		break;
1576 1577 1578
	case VCPU_SREG_TR:
		if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
			goto exception;
1579 1580 1581 1582 1583 1584
		old_desc = seg_desc;
		seg_desc.type |= 2; /* busy */
		ret = ctxt->ops->cmpxchg_emulated(ctxt, desc_addr, &old_desc, &seg_desc,
						  sizeof(seg_desc), &ctxt->exception);
		if (ret != X86EMUL_CONTINUE)
			return ret;
1585 1586 1587 1588 1589 1590
		break;
	case VCPU_SREG_LDTR:
		if (seg_desc.s || seg_desc.type != 2)
			goto exception;
		break;
	default: /*  DS, ES, FS, or GS */
1591
		/*
1592 1593 1594
		 * segment is not a data or readable code segment or
		 * ((segment is a data or nonconforming code segment)
		 * and (both RPL and CPL > DPL))
1595
		 */
1596 1597 1598 1599
		if ((seg_desc.type & 0xa) == 0x8 ||
		    (((seg_desc.type & 0xc) != 0xc) &&
		     (rpl > dpl && cpl > dpl)))
			goto exception;
A
Avi Kivity 已提交
1600
		break;
1601 1602 1603 1604 1605
	}

	if (seg_desc.s) {
		/* mark segment as accessed */
		seg_desc.type |= 1;
1606
		ret = write_segment_descriptor(ctxt, selector, &seg_desc);
1607 1608
		if (ret != X86EMUL_CONTINUE)
			return ret;
1609 1610 1611 1612 1613
	} else if (ctxt->mode == X86EMUL_MODE_PROT64) {
		ret = ctxt->ops->read_std(ctxt, desc_addr+8, &base3,
				sizeof(base3), &ctxt->exception);
		if (ret != X86EMUL_CONTINUE)
			return ret;
1614 1615 1616
		if (is_noncanonical_address(get_desc_base(&seg_desc) |
					     ((u64)base3 << 32)))
			return emulate_gp(ctxt, 0);
1617 1618
	}
load:
1619
	ctxt->ops->set_segment(ctxt, selector, &seg_desc, base3, seg);
1620 1621
	if (desc)
		*desc = seg_desc;
1622 1623
	return X86EMUL_CONTINUE;
exception:
1624
	return emulate_exception(ctxt, err_vec, err_code, true);
1625 1626
}

1627 1628 1629 1630
static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
				   u16 selector, int seg)
{
	u8 cpl = ctxt->ops->cpl(ctxt);
1631
	return __load_segment_descriptor(ctxt, selector, seg, cpl, false, NULL);
1632 1633
}

1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652
static void write_register_operand(struct operand *op)
{
	/* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
	switch (op->bytes) {
	case 1:
		*(u8 *)op->addr.reg = (u8)op->val;
		break;
	case 2:
		*(u16 *)op->addr.reg = (u16)op->val;
		break;
	case 4:
		*op->addr.reg = (u32)op->val;
		break;	/* 64b: zero-extend */
	case 8:
		*op->addr.reg = op->val;
		break;
	}
}

1653
static int writeback(struct x86_emulate_ctxt *ctxt, struct operand *op)
1654
{
1655
	switch (op->type) {
1656
	case OP_REG:
1657
		write_register_operand(op);
A
Avi Kivity 已提交
1658
		break;
1659
	case OP_MEM:
1660
		if (ctxt->lock_prefix)
P
Paolo Bonzini 已提交
1661 1662 1663 1664 1665 1666 1667
			return segmented_cmpxchg(ctxt,
						 op->addr.mem,
						 &op->orig_val,
						 &op->val,
						 op->bytes);
		else
			return segmented_write(ctxt,
1668 1669 1670
					       op->addr.mem,
					       &op->val,
					       op->bytes);
1671
		break;
1672
	case OP_MEM_STR:
P
Paolo Bonzini 已提交
1673 1674 1675 1676
		return segmented_write(ctxt,
				       op->addr.mem,
				       op->data,
				       op->bytes * op->count);
1677
		break;
A
Avi Kivity 已提交
1678
	case OP_XMM:
1679
		write_sse_reg(ctxt, &op->vec_val, op->addr.xmm);
A
Avi Kivity 已提交
1680
		break;
A
Avi Kivity 已提交
1681
	case OP_MM:
1682
		write_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
A
Avi Kivity 已提交
1683
		break;
1684 1685
	case OP_NONE:
		/* no writeback */
1686
		break;
1687
	default:
1688
		break;
A
Avi Kivity 已提交
1689
	}
1690 1691
	return X86EMUL_CONTINUE;
}
A
Avi Kivity 已提交
1692

1693
static int push(struct x86_emulate_ctxt *ctxt, void *data, int bytes)
1694
{
1695
	struct segmented_address addr;
1696

1697
	rsp_increment(ctxt, -bytes);
1698
	addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
1699 1700
	addr.seg = VCPU_SREG_SS;

1701 1702 1703 1704 1705
	return segmented_write(ctxt, addr, data, bytes);
}

static int em_push(struct x86_emulate_ctxt *ctxt)
{
1706
	/* Disable writeback. */
1707
	ctxt->dst.type = OP_NONE;
1708
	return push(ctxt, &ctxt->src.val, ctxt->op_bytes);
1709
}
1710

1711 1712 1713 1714
static int emulate_pop(struct x86_emulate_ctxt *ctxt,
		       void *dest, int len)
{
	int rc;
1715
	struct segmented_address addr;
1716

1717
	addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
1718
	addr.seg = VCPU_SREG_SS;
1719
	rc = segmented_read(ctxt, addr, dest, len);
1720 1721 1722
	if (rc != X86EMUL_CONTINUE)
		return rc;

1723
	rsp_increment(ctxt, len);
1724
	return rc;
1725 1726
}

1727 1728
static int em_pop(struct x86_emulate_ctxt *ctxt)
{
1729
	return emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
1730 1731
}

1732
static int emulate_popf(struct x86_emulate_ctxt *ctxt,
1733
			void *dest, int len)
1734 1735
{
	int rc;
1736 1737
	unsigned long val, change_mask;
	int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
1738
	int cpl = ctxt->ops->cpl(ctxt);
1739

1740
	rc = emulate_pop(ctxt, &val, len);
1741 1742
	if (rc != X86EMUL_CONTINUE)
		return rc;
1743

1744
	change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
1745
		| EFLG_TF | EFLG_DF | EFLG_NT | EFLG_AC | EFLG_ID;
1746

1747 1748 1749 1750 1751 1752 1753 1754 1755 1756
	switch(ctxt->mode) {
	case X86EMUL_MODE_PROT64:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT16:
		if (cpl == 0)
			change_mask |= EFLG_IOPL;
		if (cpl <= iopl)
			change_mask |= EFLG_IF;
		break;
	case X86EMUL_MODE_VM86:
1757 1758
		if (iopl < 3)
			return emulate_gp(ctxt, 0);
1759 1760 1761 1762 1763
		change_mask |= EFLG_IF;
		break;
	default: /* real mode */
		change_mask |= (EFLG_IOPL | EFLG_IF);
		break;
1764
	}
1765 1766 1767 1768 1769

	*(unsigned long *)dest =
		(ctxt->eflags & ~change_mask) | (val & change_mask);

	return rc;
1770 1771
}

1772 1773
static int em_popf(struct x86_emulate_ctxt *ctxt)
{
1774 1775 1776 1777
	ctxt->dst.type = OP_REG;
	ctxt->dst.addr.reg = &ctxt->eflags;
	ctxt->dst.bytes = ctxt->op_bytes;
	return emulate_popf(ctxt, &ctxt->dst.val, ctxt->op_bytes);
1778 1779
}

A
Avi Kivity 已提交
1780 1781 1782 1783 1784
static int em_enter(struct x86_emulate_ctxt *ctxt)
{
	int rc;
	unsigned frame_size = ctxt->src.val;
	unsigned nesting_level = ctxt->src2.val & 31;
1785
	ulong rbp;
A
Avi Kivity 已提交
1786 1787 1788 1789

	if (nesting_level)
		return X86EMUL_UNHANDLEABLE;

1790 1791
	rbp = reg_read(ctxt, VCPU_REGS_RBP);
	rc = push(ctxt, &rbp, stack_size(ctxt));
A
Avi Kivity 已提交
1792 1793
	if (rc != X86EMUL_CONTINUE)
		return rc;
1794
	assign_masked(reg_rmw(ctxt, VCPU_REGS_RBP), reg_read(ctxt, VCPU_REGS_RSP),
A
Avi Kivity 已提交
1795
		      stack_mask(ctxt));
1796 1797
	assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP),
		      reg_read(ctxt, VCPU_REGS_RSP) - frame_size,
A
Avi Kivity 已提交
1798 1799 1800 1801
		      stack_mask(ctxt));
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
1802 1803
static int em_leave(struct x86_emulate_ctxt *ctxt)
{
1804
	assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP), reg_read(ctxt, VCPU_REGS_RBP),
A
Avi Kivity 已提交
1805
		      stack_mask(ctxt));
1806
	return emulate_pop(ctxt, reg_rmw(ctxt, VCPU_REGS_RBP), ctxt->op_bytes);
A
Avi Kivity 已提交
1807 1808
}

1809
static int em_push_sreg(struct x86_emulate_ctxt *ctxt)
1810
{
1811 1812
	int seg = ctxt->src2.val;

1813
	ctxt->src.val = get_segment_selector(ctxt, seg);
1814 1815 1816 1817
	if (ctxt->op_bytes == 4) {
		rsp_increment(ctxt, -2);
		ctxt->op_bytes = 2;
	}
1818

1819
	return em_push(ctxt);
1820 1821
}

1822
static int em_pop_sreg(struct x86_emulate_ctxt *ctxt)
1823
{
1824
	int seg = ctxt->src2.val;
1825 1826
	unsigned long selector;
	int rc;
1827

1828
	rc = emulate_pop(ctxt, &selector, 2);
1829 1830 1831
	if (rc != X86EMUL_CONTINUE)
		return rc;

1832 1833
	if (ctxt->modrm_reg == VCPU_SREG_SS)
		ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
1834 1835
	if (ctxt->op_bytes > 2)
		rsp_increment(ctxt, ctxt->op_bytes - 2);
1836

1837
	rc = load_segment_descriptor(ctxt, (u16)selector, seg);
1838
	return rc;
1839 1840
}

1841
static int em_pusha(struct x86_emulate_ctxt *ctxt)
1842
{
1843
	unsigned long old_esp = reg_read(ctxt, VCPU_REGS_RSP);
1844 1845
	int rc = X86EMUL_CONTINUE;
	int reg = VCPU_REGS_RAX;
1846

1847 1848
	while (reg <= VCPU_REGS_RDI) {
		(reg == VCPU_REGS_RSP) ?
1849
		(ctxt->src.val = old_esp) : (ctxt->src.val = reg_read(ctxt, reg));
1850

1851
		rc = em_push(ctxt);
1852 1853
		if (rc != X86EMUL_CONTINUE)
			return rc;
1854

1855
		++reg;
1856 1857
	}

1858
	return rc;
1859 1860
}

1861 1862
static int em_pushf(struct x86_emulate_ctxt *ctxt)
{
1863
	ctxt->src.val = (unsigned long)ctxt->eflags & ~EFLG_VM;
1864 1865 1866
	return em_push(ctxt);
}

1867
static int em_popa(struct x86_emulate_ctxt *ctxt)
1868
{
1869 1870
	int rc = X86EMUL_CONTINUE;
	int reg = VCPU_REGS_RDI;
1871

1872 1873
	while (reg >= VCPU_REGS_RAX) {
		if (reg == VCPU_REGS_RSP) {
1874
			rsp_increment(ctxt, ctxt->op_bytes);
1875 1876
			--reg;
		}
1877

1878
		rc = emulate_pop(ctxt, reg_rmw(ctxt, reg), ctxt->op_bytes);
1879 1880 1881
		if (rc != X86EMUL_CONTINUE)
			break;
		--reg;
1882
	}
1883
	return rc;
1884 1885
}

1886
static int __emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
1887
{
1888
	const struct x86_emulate_ops *ops = ctxt->ops;
1889
	int rc;
1890 1891 1892 1893 1894 1895
	struct desc_ptr dt;
	gva_t cs_addr;
	gva_t eip_addr;
	u16 cs, eip;

	/* TODO: Add limit checks */
1896
	ctxt->src.val = ctxt->eflags;
1897
	rc = em_push(ctxt);
1898 1899
	if (rc != X86EMUL_CONTINUE)
		return rc;
1900 1901 1902

	ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);

1903
	ctxt->src.val = get_segment_selector(ctxt, VCPU_SREG_CS);
1904
	rc = em_push(ctxt);
1905 1906
	if (rc != X86EMUL_CONTINUE)
		return rc;
1907

1908
	ctxt->src.val = ctxt->_eip;
1909
	rc = em_push(ctxt);
1910 1911 1912
	if (rc != X86EMUL_CONTINUE)
		return rc;

1913
	ops->get_idt(ctxt, &dt);
1914 1915 1916 1917

	eip_addr = dt.address + (irq << 2);
	cs_addr = dt.address + (irq << 2) + 2;

1918
	rc = ops->read_std(ctxt, cs_addr, &cs, 2, &ctxt->exception);
1919 1920 1921
	if (rc != X86EMUL_CONTINUE)
		return rc;

1922
	rc = ops->read_std(ctxt, eip_addr, &eip, 2, &ctxt->exception);
1923 1924 1925
	if (rc != X86EMUL_CONTINUE)
		return rc;

1926
	rc = load_segment_descriptor(ctxt, cs, VCPU_SREG_CS);
1927 1928 1929
	if (rc != X86EMUL_CONTINUE)
		return rc;

1930
	ctxt->_eip = eip;
1931 1932 1933 1934

	return rc;
}

1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945
int emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
{
	int rc;

	invalidate_registers(ctxt);
	rc = __emulate_int_real(ctxt, irq);
	if (rc == X86EMUL_CONTINUE)
		writeback_registers(ctxt);
	return rc;
}

1946
static int emulate_int(struct x86_emulate_ctxt *ctxt, int irq)
1947 1948 1949
{
	switch(ctxt->mode) {
	case X86EMUL_MODE_REAL:
1950
		return __emulate_int_real(ctxt, irq);
1951 1952 1953 1954 1955 1956 1957 1958 1959 1960
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT64:
	default:
		/* Protected mode interrupts unimplemented yet */
		return X86EMUL_UNHANDLEABLE;
	}
}

1961
static int emulate_iret_real(struct x86_emulate_ctxt *ctxt)
1962
{
1963 1964 1965 1966 1967 1968 1969 1970
	int rc = X86EMUL_CONTINUE;
	unsigned long temp_eip = 0;
	unsigned long temp_eflags = 0;
	unsigned long cs = 0;
	unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
			     EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
			     EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
	unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
1971

1972
	/* TODO: Add stack limit check */
1973

1974
	rc = emulate_pop(ctxt, &temp_eip, ctxt->op_bytes);
1975

1976 1977
	if (rc != X86EMUL_CONTINUE)
		return rc;
1978

1979 1980
	if (temp_eip & ~0xffff)
		return emulate_gp(ctxt, 0);
1981

1982
	rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
1983

1984 1985
	if (rc != X86EMUL_CONTINUE)
		return rc;
1986

1987
	rc = emulate_pop(ctxt, &temp_eflags, ctxt->op_bytes);
1988

1989 1990
	if (rc != X86EMUL_CONTINUE)
		return rc;
1991

1992
	rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
1993

1994 1995
	if (rc != X86EMUL_CONTINUE)
		return rc;
1996

1997
	ctxt->_eip = temp_eip;
1998 1999


2000
	if (ctxt->op_bytes == 4)
2001
		ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
2002
	else if (ctxt->op_bytes == 2) {
2003 2004
		ctxt->eflags &= ~0xffff;
		ctxt->eflags |= temp_eflags;
2005
	}
2006 2007 2008 2009 2010

	ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
	ctxt->eflags |= EFLG_RESERVED_ONE_MASK;

	return rc;
2011 2012
}

2013
static int em_iret(struct x86_emulate_ctxt *ctxt)
2014
{
2015 2016
	switch(ctxt->mode) {
	case X86EMUL_MODE_REAL:
2017
		return emulate_iret_real(ctxt);
2018 2019 2020 2021
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT64:
2022
	default:
2023 2024
		/* iret from protected mode unimplemented yet */
		return X86EMUL_UNHANDLEABLE;
2025 2026 2027
	}
}

2028 2029 2030
static int em_jmp_far(struct x86_emulate_ctxt *ctxt)
{
	int rc;
2031 2032 2033 2034 2035 2036 2037 2038 2039
	unsigned short sel, old_sel;
	struct desc_struct old_desc, new_desc;
	const struct x86_emulate_ops *ops = ctxt->ops;
	u8 cpl = ctxt->ops->cpl(ctxt);

	/* Assignment of RIP may only fail in 64-bit mode */
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		ops->get_segment(ctxt, &old_sel, &old_desc, NULL,
				 VCPU_SREG_CS);
2040

2041
	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
2042

2043 2044
	rc = __load_segment_descriptor(ctxt, sel, VCPU_SREG_CS, cpl, false,
				       &new_desc);
2045 2046 2047
	if (rc != X86EMUL_CONTINUE)
		return rc;

2048
	rc = assign_eip_far(ctxt, ctxt->src.val, &new_desc);
2049
	if (rc != X86EMUL_CONTINUE) {
2050
		WARN_ON(ctxt->mode != X86EMUL_MODE_PROT64);
2051 2052 2053 2054 2055
		/* assigning eip failed; restore the old cs */
		ops->set_segment(ctxt, old_sel, &old_desc, 0, VCPU_SREG_CS);
		return rc;
	}
	return rc;
2056 2057
}

2058
static int em_jmp_abs(struct x86_emulate_ctxt *ctxt)
2059
{
2060 2061
	return assign_eip_near(ctxt, ctxt->src.val);
}
2062

2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073
static int em_call_near_abs(struct x86_emulate_ctxt *ctxt)
{
	int rc;
	long int old_eip;

	old_eip = ctxt->_eip;
	rc = assign_eip_near(ctxt, ctxt->src.val);
	if (rc != X86EMUL_CONTINUE)
		return rc;
	ctxt->src.val = old_eip;
	rc = em_push(ctxt);
2074
	return rc;
2075 2076
}

2077
static int em_cmpxchg8b(struct x86_emulate_ctxt *ctxt)
2078
{
2079
	u64 old = ctxt->dst.orig_val64;
2080

2081 2082 2083
	if (ctxt->dst.bytes == 16)
		return X86EMUL_UNHANDLEABLE;

2084 2085 2086 2087
	if (((u32) (old >> 0) != (u32) reg_read(ctxt, VCPU_REGS_RAX)) ||
	    ((u32) (old >> 32) != (u32) reg_read(ctxt, VCPU_REGS_RDX))) {
		*reg_write(ctxt, VCPU_REGS_RAX) = (u32) (old >> 0);
		*reg_write(ctxt, VCPU_REGS_RDX) = (u32) (old >> 32);
2088
		ctxt->eflags &= ~EFLG_ZF;
2089
	} else {
2090 2091
		ctxt->dst.val64 = ((u64)reg_read(ctxt, VCPU_REGS_RCX) << 32) |
			(u32) reg_read(ctxt, VCPU_REGS_RBX);
2092

2093
		ctxt->eflags |= EFLG_ZF;
2094
	}
2095
	return X86EMUL_CONTINUE;
2096 2097
}

2098 2099
static int em_ret(struct x86_emulate_ctxt *ctxt)
{
2100 2101 2102 2103 2104 2105 2106 2107
	int rc;
	unsigned long eip;

	rc = emulate_pop(ctxt, &eip, ctxt->op_bytes);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	return assign_eip_near(ctxt, eip);
2108 2109
}

2110
static int em_ret_far(struct x86_emulate_ctxt *ctxt)
2111 2112
{
	int rc;
2113 2114
	unsigned long eip, cs;
	u16 old_cs;
2115
	int cpl = ctxt->ops->cpl(ctxt);
2116 2117 2118 2119 2120 2121
	struct desc_struct old_desc, new_desc;
	const struct x86_emulate_ops *ops = ctxt->ops;

	if (ctxt->mode == X86EMUL_MODE_PROT64)
		ops->get_segment(ctxt, &old_cs, &old_desc, NULL,
				 VCPU_SREG_CS);
2122

2123
	rc = emulate_pop(ctxt, &eip, ctxt->op_bytes);
2124
	if (rc != X86EMUL_CONTINUE)
2125
		return rc;
2126
	rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
2127
	if (rc != X86EMUL_CONTINUE)
2128
		return rc;
2129 2130 2131
	/* Outer-privilege level return is not implemented */
	if (ctxt->mode >= X86EMUL_MODE_PROT16 && (cs & 3) > cpl)
		return X86EMUL_UNHANDLEABLE;
N
Nadav Amit 已提交
2132
	rc = __load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS, cpl, false,
2133 2134 2135
				       &new_desc);
	if (rc != X86EMUL_CONTINUE)
		return rc;
2136
	rc = assign_eip_far(ctxt, eip, &new_desc);
2137
	if (rc != X86EMUL_CONTINUE) {
2138
		WARN_ON(ctxt->mode != X86EMUL_MODE_PROT64);
2139 2140
		ops->set_segment(ctxt, old_cs, &old_desc, 0, VCPU_SREG_CS);
	}
2141 2142 2143
	return rc;
}

2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154
static int em_ret_far_imm(struct x86_emulate_ctxt *ctxt)
{
        int rc;

        rc = em_ret_far(ctxt);
        if (rc != X86EMUL_CONTINUE)
                return rc;
        rsp_increment(ctxt, ctxt->src.val);
        return X86EMUL_CONTINUE;
}

2155 2156 2157
static int em_cmpxchg(struct x86_emulate_ctxt *ctxt)
{
	/* Save real source value, then compare EAX against destination. */
2158 2159
	ctxt->dst.orig_val = ctxt->dst.val;
	ctxt->dst.val = reg_read(ctxt, VCPU_REGS_RAX);
2160
	ctxt->src.orig_val = ctxt->src.val;
2161
	ctxt->src.val = ctxt->dst.orig_val;
2162
	fastop(ctxt, em_cmp);
2163 2164 2165 2166 2167 2168 2169

	if (ctxt->eflags & EFLG_ZF) {
		/* Success: write back to memory. */
		ctxt->dst.val = ctxt->src.orig_val;
	} else {
		/* Failure: write the value we saw to EAX. */
		ctxt->dst.type = OP_REG;
2170
		ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
2171
		ctxt->dst.val = ctxt->dst.orig_val;
2172 2173 2174 2175
	}
	return X86EMUL_CONTINUE;
}

2176
static int em_lseg(struct x86_emulate_ctxt *ctxt)
2177
{
2178
	int seg = ctxt->src2.val;
2179 2180 2181
	unsigned short sel;
	int rc;

2182
	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
2183

2184
	rc = load_segment_descriptor(ctxt, sel, seg);
2185 2186 2187
	if (rc != X86EMUL_CONTINUE)
		return rc;

2188
	ctxt->dst.val = ctxt->src.val;
2189 2190 2191
	return rc;
}

2192
static void
2193
setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
2194
			struct desc_struct *cs, struct desc_struct *ss)
2195 2196
{
	cs->l = 0;		/* will be adjusted later */
2197
	set_desc_base(cs, 0);	/* flat segment */
2198
	cs->g = 1;		/* 4kb granularity */
2199
	set_desc_limit(cs, 0xfffff);	/* 4GB limit */
2200 2201 2202
	cs->type = 0x0b;	/* Read, Execute, Accessed */
	cs->s = 1;
	cs->dpl = 0;		/* will be adjusted later */
2203 2204
	cs->p = 1;
	cs->d = 1;
2205
	cs->avl = 0;
2206

2207 2208
	set_desc_base(ss, 0);	/* flat segment */
	set_desc_limit(ss, 0xfffff);	/* 4GB limit */
2209 2210 2211
	ss->g = 1;		/* 4kb granularity */
	ss->s = 1;
	ss->type = 0x03;	/* Read/Write, Accessed */
2212
	ss->d = 1;		/* 32bit stack segment */
2213
	ss->dpl = 0;
2214
	ss->p = 1;
2215 2216
	ss->l = 0;
	ss->avl = 0;
2217 2218
}

2219 2220 2221 2222 2223
static bool vendor_intel(struct x86_emulate_ctxt *ctxt)
{
	u32 eax, ebx, ecx, edx;

	eax = ecx = 0;
2224 2225
	ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
	return ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx
2226 2227 2228 2229
		&& ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx
		&& edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx;
}

2230 2231
static bool em_syscall_is_enabled(struct x86_emulate_ctxt *ctxt)
{
2232
	const struct x86_emulate_ops *ops = ctxt->ops;
2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243
	u32 eax, ebx, ecx, edx;

	/*
	 * syscall should always be enabled in longmode - so only become
	 * vendor specific (cpuid) if other modes are active...
	 */
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		return true;

	eax = 0x00000000;
	ecx = 0x00000000;
2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268
	ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
	/*
	 * Intel ("GenuineIntel")
	 * remark: Intel CPUs only support "syscall" in 64bit
	 * longmode. Also an 64bit guest with a
	 * 32bit compat-app running will #UD !! While this
	 * behaviour can be fixed (by emulating) into AMD
	 * response - CPUs of AMD can't behave like Intel.
	 */
	if (ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx &&
	    ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx &&
	    edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx)
		return false;

	/* AMD ("AuthenticAMD") */
	if (ebx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ebx &&
	    ecx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ecx &&
	    edx == X86EMUL_CPUID_VENDOR_AuthenticAMD_edx)
		return true;

	/* AMD ("AMDisbetter!") */
	if (ebx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ebx &&
	    ecx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ecx &&
	    edx == X86EMUL_CPUID_VENDOR_AMDisbetterI_edx)
		return true;
2269 2270 2271 2272 2273

	/* default: (not Intel, not AMD), apply Intel's stricter rules... */
	return false;
}

2274
static int em_syscall(struct x86_emulate_ctxt *ctxt)
2275
{
2276
	const struct x86_emulate_ops *ops = ctxt->ops;
2277
	struct desc_struct cs, ss;
2278
	u64 msr_data;
2279
	u16 cs_sel, ss_sel;
2280
	u64 efer = 0;
2281 2282

	/* syscall is not available in real mode */
2283
	if (ctxt->mode == X86EMUL_MODE_REAL ||
2284 2285
	    ctxt->mode == X86EMUL_MODE_VM86)
		return emulate_ud(ctxt);
2286

2287 2288 2289
	if (!(em_syscall_is_enabled(ctxt)))
		return emulate_ud(ctxt);

2290
	ops->get_msr(ctxt, MSR_EFER, &efer);
2291
	setup_syscalls_segments(ctxt, &cs, &ss);
2292

2293 2294 2295
	if (!(efer & EFER_SCE))
		return emulate_ud(ctxt);

2296
	ops->get_msr(ctxt, MSR_STAR, &msr_data);
2297
	msr_data >>= 32;
2298 2299
	cs_sel = (u16)(msr_data & 0xfffc);
	ss_sel = (u16)(msr_data + 8);
2300

2301
	if (efer & EFER_LMA) {
2302
		cs.d = 0;
2303 2304
		cs.l = 1;
	}
2305 2306
	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2307

2308
	*reg_write(ctxt, VCPU_REGS_RCX) = ctxt->_eip;
2309
	if (efer & EFER_LMA) {
2310
#ifdef CONFIG_X86_64
2311
		*reg_write(ctxt, VCPU_REGS_R11) = ctxt->eflags;
2312

2313
		ops->get_msr(ctxt,
2314 2315
			     ctxt->mode == X86EMUL_MODE_PROT64 ?
			     MSR_LSTAR : MSR_CSTAR, &msr_data);
2316
		ctxt->_eip = msr_data;
2317

2318
		ops->get_msr(ctxt, MSR_SYSCALL_MASK, &msr_data);
2319
		ctxt->eflags &= ~msr_data;
2320
		ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
2321 2322 2323
#endif
	} else {
		/* legacy mode */
2324
		ops->get_msr(ctxt, MSR_STAR, &msr_data);
2325
		ctxt->_eip = (u32)msr_data;
2326

2327
		ctxt->eflags &= ~(EFLG_VM | EFLG_IF);
2328 2329
	}

2330
	return X86EMUL_CONTINUE;
2331 2332
}

2333
static int em_sysenter(struct x86_emulate_ctxt *ctxt)
2334
{
2335
	const struct x86_emulate_ops *ops = ctxt->ops;
2336
	struct desc_struct cs, ss;
2337
	u64 msr_data;
2338
	u16 cs_sel, ss_sel;
2339
	u64 efer = 0;
2340

2341
	ops->get_msr(ctxt, MSR_EFER, &efer);
2342
	/* inject #GP if in real mode */
2343 2344
	if (ctxt->mode == X86EMUL_MODE_REAL)
		return emulate_gp(ctxt, 0);
2345

2346 2347 2348 2349 2350 2351 2352 2353
	/*
	 * Not recognized on AMD in compat mode (but is recognized in legacy
	 * mode).
	 */
	if ((ctxt->mode == X86EMUL_MODE_PROT32) && (efer & EFER_LMA)
	    && !vendor_intel(ctxt))
		return emulate_ud(ctxt);

2354
	/* sysenter/sysexit have not been tested in 64bit mode. */
2355
	if (ctxt->mode == X86EMUL_MODE_PROT64)
2356
		return X86EMUL_UNHANDLEABLE;
2357

2358
	setup_syscalls_segments(ctxt, &cs, &ss);
2359

2360
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
2361 2362
	switch (ctxt->mode) {
	case X86EMUL_MODE_PROT32:
2363 2364
		if ((msr_data & 0xfffc) == 0x0)
			return emulate_gp(ctxt, 0);
2365 2366
		break;
	case X86EMUL_MODE_PROT64:
2367 2368
		if (msr_data == 0x0)
			return emulate_gp(ctxt, 0);
2369
		break;
2370 2371
	default:
		break;
2372 2373
	}

2374
	ctxt->eflags &= ~(EFLG_VM | EFLG_IF);
2375 2376 2377 2378
	cs_sel = (u16)msr_data;
	cs_sel &= ~SELECTOR_RPL_MASK;
	ss_sel = cs_sel + 8;
	ss_sel &= ~SELECTOR_RPL_MASK;
2379
	if (ctxt->mode == X86EMUL_MODE_PROT64 || (efer & EFER_LMA)) {
2380
		cs.d = 0;
2381 2382 2383
		cs.l = 1;
	}

2384 2385
	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2386

2387
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_EIP, &msr_data);
2388
	ctxt->_eip = msr_data;
2389

2390
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_ESP, &msr_data);
2391
	*reg_write(ctxt, VCPU_REGS_RSP) = msr_data;
2392

2393
	return X86EMUL_CONTINUE;
2394 2395
}

2396
static int em_sysexit(struct x86_emulate_ctxt *ctxt)
2397
{
2398
	const struct x86_emulate_ops *ops = ctxt->ops;
2399
	struct desc_struct cs, ss;
2400
	u64 msr_data, rcx, rdx;
2401
	int usermode;
X
Xiao Guangrong 已提交
2402
	u16 cs_sel = 0, ss_sel = 0;
2403

2404 2405
	/* inject #GP if in real mode or Virtual 8086 mode */
	if (ctxt->mode == X86EMUL_MODE_REAL ||
2406 2407
	    ctxt->mode == X86EMUL_MODE_VM86)
		return emulate_gp(ctxt, 0);
2408

2409
	setup_syscalls_segments(ctxt, &cs, &ss);
2410

2411
	if ((ctxt->rex_prefix & 0x8) != 0x0)
2412 2413 2414 2415
		usermode = X86EMUL_MODE_PROT64;
	else
		usermode = X86EMUL_MODE_PROT32;

2416 2417 2418
	rcx = reg_read(ctxt, VCPU_REGS_RCX);
	rdx = reg_read(ctxt, VCPU_REGS_RDX);

2419 2420
	cs.dpl = 3;
	ss.dpl = 3;
2421
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
2422 2423
	switch (usermode) {
	case X86EMUL_MODE_PROT32:
2424
		cs_sel = (u16)(msr_data + 16);
2425 2426
		if ((msr_data & 0xfffc) == 0x0)
			return emulate_gp(ctxt, 0);
2427
		ss_sel = (u16)(msr_data + 24);
2428 2429
		rcx = (u32)rcx;
		rdx = (u32)rdx;
2430 2431
		break;
	case X86EMUL_MODE_PROT64:
2432
		cs_sel = (u16)(msr_data + 32);
2433 2434
		if (msr_data == 0x0)
			return emulate_gp(ctxt, 0);
2435 2436
		ss_sel = cs_sel + 8;
		cs.d = 0;
2437
		cs.l = 1;
2438 2439 2440
		if (is_noncanonical_address(rcx) ||
		    is_noncanonical_address(rdx))
			return emulate_gp(ctxt, 0);
2441 2442
		break;
	}
2443 2444
	cs_sel |= SELECTOR_RPL_MASK;
	ss_sel |= SELECTOR_RPL_MASK;
2445

2446 2447
	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2448

2449 2450
	ctxt->_eip = rdx;
	*reg_write(ctxt, VCPU_REGS_RSP) = rcx;
2451

2452
	return X86EMUL_CONTINUE;
2453 2454
}

2455
static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt)
2456 2457 2458 2459 2460 2461 2462
{
	int iopl;
	if (ctxt->mode == X86EMUL_MODE_REAL)
		return false;
	if (ctxt->mode == X86EMUL_MODE_VM86)
		return true;
	iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
2463
	return ctxt->ops->cpl(ctxt) > iopl;
2464 2465 2466 2467 2468
}

static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
					    u16 port, u16 len)
{
2469
	const struct x86_emulate_ops *ops = ctxt->ops;
2470
	struct desc_struct tr_seg;
2471
	u32 base3;
2472
	int r;
2473
	u16 tr, io_bitmap_ptr, perm, bit_idx = port & 0x7;
2474
	unsigned mask = (1 << len) - 1;
2475
	unsigned long base;
2476

2477
	ops->get_segment(ctxt, &tr, &tr_seg, &base3, VCPU_SREG_TR);
2478
	if (!tr_seg.p)
2479
		return false;
2480
	if (desc_limit_scaled(&tr_seg) < 103)
2481
		return false;
2482 2483 2484 2485
	base = get_desc_base(&tr_seg);
#ifdef CONFIG_X86_64
	base |= ((u64)base3) << 32;
#endif
2486
	r = ops->read_std(ctxt, base + 102, &io_bitmap_ptr, 2, NULL);
2487 2488
	if (r != X86EMUL_CONTINUE)
		return false;
2489
	if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
2490
		return false;
2491
	r = ops->read_std(ctxt, base + io_bitmap_ptr + port/8, &perm, 2, NULL);
2492 2493 2494 2495 2496 2497 2498 2499 2500 2501
	if (r != X86EMUL_CONTINUE)
		return false;
	if ((perm >> bit_idx) & mask)
		return false;
	return true;
}

static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
				 u16 port, u16 len)
{
2502 2503 2504
	if (ctxt->perm_ok)
		return true;

2505 2506
	if (emulator_bad_iopl(ctxt))
		if (!emulator_io_port_access_allowed(ctxt, port, len))
2507
			return false;
2508 2509 2510

	ctxt->perm_ok = true;

2511 2512 2513
	return true;
}

2514 2515 2516
static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
				struct tss_segment_16 *tss)
{
2517
	tss->ip = ctxt->_eip;
2518
	tss->flag = ctxt->eflags;
2519 2520 2521 2522 2523 2524 2525 2526
	tss->ax = reg_read(ctxt, VCPU_REGS_RAX);
	tss->cx = reg_read(ctxt, VCPU_REGS_RCX);
	tss->dx = reg_read(ctxt, VCPU_REGS_RDX);
	tss->bx = reg_read(ctxt, VCPU_REGS_RBX);
	tss->sp = reg_read(ctxt, VCPU_REGS_RSP);
	tss->bp = reg_read(ctxt, VCPU_REGS_RBP);
	tss->si = reg_read(ctxt, VCPU_REGS_RSI);
	tss->di = reg_read(ctxt, VCPU_REGS_RDI);
2527

2528 2529 2530 2531 2532
	tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
	tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
	tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
	tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
	tss->ldt = get_segment_selector(ctxt, VCPU_SREG_LDTR);
2533 2534 2535 2536 2537 2538
}

static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
				 struct tss_segment_16 *tss)
{
	int ret;
2539
	u8 cpl;
2540

2541
	ctxt->_eip = tss->ip;
2542
	ctxt->eflags = tss->flag | 2;
2543 2544 2545 2546 2547 2548 2549 2550
	*reg_write(ctxt, VCPU_REGS_RAX) = tss->ax;
	*reg_write(ctxt, VCPU_REGS_RCX) = tss->cx;
	*reg_write(ctxt, VCPU_REGS_RDX) = tss->dx;
	*reg_write(ctxt, VCPU_REGS_RBX) = tss->bx;
	*reg_write(ctxt, VCPU_REGS_RSP) = tss->sp;
	*reg_write(ctxt, VCPU_REGS_RBP) = tss->bp;
	*reg_write(ctxt, VCPU_REGS_RSI) = tss->si;
	*reg_write(ctxt, VCPU_REGS_RDI) = tss->di;
2551 2552 2553 2554 2555

	/*
	 * SDM says that segment selectors are loaded before segment
	 * descriptors
	 */
2556 2557 2558 2559 2560
	set_segment_selector(ctxt, tss->ldt, VCPU_SREG_LDTR);
	set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
	set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
	set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
	set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
2561

2562 2563
	cpl = tss->cs & 3;

2564
	/*
G
Guo Chao 已提交
2565
	 * Now load segment descriptors. If fault happens at this stage
2566 2567
	 * it is handled in a context of new task
	 */
2568 2569
	ret = __load_segment_descriptor(ctxt, tss->ldt, VCPU_SREG_LDTR, cpl,
					true, NULL);
2570 2571
	if (ret != X86EMUL_CONTINUE)
		return ret;
2572 2573
	ret = __load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES, cpl,
					true, NULL);
2574 2575
	if (ret != X86EMUL_CONTINUE)
		return ret;
2576 2577
	ret = __load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS, cpl,
					true, NULL);
2578 2579
	if (ret != X86EMUL_CONTINUE)
		return ret;
2580 2581
	ret = __load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS, cpl,
					true, NULL);
2582 2583
	if (ret != X86EMUL_CONTINUE)
		return ret;
2584 2585
	ret = __load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS, cpl,
					true, NULL);
2586 2587 2588 2589 2590 2591 2592 2593 2594 2595
	if (ret != X86EMUL_CONTINUE)
		return ret;

	return X86EMUL_CONTINUE;
}

static int task_switch_16(struct x86_emulate_ctxt *ctxt,
			  u16 tss_selector, u16 old_tss_sel,
			  ulong old_tss_base, struct desc_struct *new_desc)
{
2596
	const struct x86_emulate_ops *ops = ctxt->ops;
2597 2598
	struct tss_segment_16 tss_seg;
	int ret;
2599
	u32 new_tss_base = get_desc_base(new_desc);
2600

2601
	ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2602
			    &ctxt->exception);
2603
	if (ret != X86EMUL_CONTINUE)
2604 2605
		return ret;

2606
	save_state_to_tss16(ctxt, &tss_seg);
2607

2608
	ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2609
			     &ctxt->exception);
2610
	if (ret != X86EMUL_CONTINUE)
2611 2612
		return ret;

2613
	ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
2614
			    &ctxt->exception);
2615
	if (ret != X86EMUL_CONTINUE)
2616 2617 2618 2619 2620
		return ret;

	if (old_tss_sel != 0xffff) {
		tss_seg.prev_task_link = old_tss_sel;

2621
		ret = ops->write_std(ctxt, new_tss_base,
2622 2623
				     &tss_seg.prev_task_link,
				     sizeof tss_seg.prev_task_link,
2624
				     &ctxt->exception);
2625
		if (ret != X86EMUL_CONTINUE)
2626 2627 2628
			return ret;
	}

2629
	return load_state_from_tss16(ctxt, &tss_seg);
2630 2631 2632 2633 2634
}

static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
				struct tss_segment_32 *tss)
{
2635
	/* CR3 and ldt selector are not saved intentionally */
2636
	tss->eip = ctxt->_eip;
2637
	tss->eflags = ctxt->eflags;
2638 2639 2640 2641 2642 2643 2644 2645
	tss->eax = reg_read(ctxt, VCPU_REGS_RAX);
	tss->ecx = reg_read(ctxt, VCPU_REGS_RCX);
	tss->edx = reg_read(ctxt, VCPU_REGS_RDX);
	tss->ebx = reg_read(ctxt, VCPU_REGS_RBX);
	tss->esp = reg_read(ctxt, VCPU_REGS_RSP);
	tss->ebp = reg_read(ctxt, VCPU_REGS_RBP);
	tss->esi = reg_read(ctxt, VCPU_REGS_RSI);
	tss->edi = reg_read(ctxt, VCPU_REGS_RDI);
2646

2647 2648 2649 2650 2651 2652
	tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
	tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
	tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
	tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
	tss->fs = get_segment_selector(ctxt, VCPU_SREG_FS);
	tss->gs = get_segment_selector(ctxt, VCPU_SREG_GS);
2653 2654 2655 2656 2657 2658
}

static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
				 struct tss_segment_32 *tss)
{
	int ret;
2659
	u8 cpl;
2660

2661
	if (ctxt->ops->set_cr(ctxt, 3, tss->cr3))
2662
		return emulate_gp(ctxt, 0);
2663
	ctxt->_eip = tss->eip;
2664
	ctxt->eflags = tss->eflags | 2;
2665 2666

	/* General purpose registers */
2667 2668 2669 2670 2671 2672 2673 2674
	*reg_write(ctxt, VCPU_REGS_RAX) = tss->eax;
	*reg_write(ctxt, VCPU_REGS_RCX) = tss->ecx;
	*reg_write(ctxt, VCPU_REGS_RDX) = tss->edx;
	*reg_write(ctxt, VCPU_REGS_RBX) = tss->ebx;
	*reg_write(ctxt, VCPU_REGS_RSP) = tss->esp;
	*reg_write(ctxt, VCPU_REGS_RBP) = tss->ebp;
	*reg_write(ctxt, VCPU_REGS_RSI) = tss->esi;
	*reg_write(ctxt, VCPU_REGS_RDI) = tss->edi;
2675 2676 2677

	/*
	 * SDM says that segment selectors are loaded before segment
2678 2679
	 * descriptors.  This is important because CPL checks will
	 * use CS.RPL.
2680
	 */
2681 2682 2683 2684 2685 2686 2687
	set_segment_selector(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
	set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
	set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
	set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
	set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
	set_segment_selector(ctxt, tss->fs, VCPU_SREG_FS);
	set_segment_selector(ctxt, tss->gs, VCPU_SREG_GS);
2688

2689 2690 2691 2692 2693
	/*
	 * If we're switching between Protected Mode and VM86, we need to make
	 * sure to update the mode before loading the segment descriptors so
	 * that the selectors are interpreted correctly.
	 */
2694
	if (ctxt->eflags & X86_EFLAGS_VM) {
2695
		ctxt->mode = X86EMUL_MODE_VM86;
2696 2697
		cpl = 3;
	} else {
2698
		ctxt->mode = X86EMUL_MODE_PROT32;
2699 2700
		cpl = tss->cs & 3;
	}
2701

2702 2703 2704 2705
	/*
	 * Now load segment descriptors. If fault happenes at this stage
	 * it is handled in a context of new task
	 */
2706 2707
	ret = __load_segment_descriptor(ctxt, tss->ldt_selector, VCPU_SREG_LDTR,
					cpl, true, NULL);
2708 2709
	if (ret != X86EMUL_CONTINUE)
		return ret;
2710 2711
	ret = __load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES, cpl,
					true, NULL);
2712 2713
	if (ret != X86EMUL_CONTINUE)
		return ret;
2714 2715
	ret = __load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS, cpl,
					true, NULL);
2716 2717
	if (ret != X86EMUL_CONTINUE)
		return ret;
2718 2719
	ret = __load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS, cpl,
					true, NULL);
2720 2721
	if (ret != X86EMUL_CONTINUE)
		return ret;
2722 2723
	ret = __load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS, cpl,
					true, NULL);
2724 2725
	if (ret != X86EMUL_CONTINUE)
		return ret;
2726 2727
	ret = __load_segment_descriptor(ctxt, tss->fs, VCPU_SREG_FS, cpl,
					true, NULL);
2728 2729
	if (ret != X86EMUL_CONTINUE)
		return ret;
2730 2731
	ret = __load_segment_descriptor(ctxt, tss->gs, VCPU_SREG_GS, cpl,
					true, NULL);
2732 2733 2734 2735 2736 2737 2738 2739 2740 2741
	if (ret != X86EMUL_CONTINUE)
		return ret;

	return X86EMUL_CONTINUE;
}

static int task_switch_32(struct x86_emulate_ctxt *ctxt,
			  u16 tss_selector, u16 old_tss_sel,
			  ulong old_tss_base, struct desc_struct *new_desc)
{
2742
	const struct x86_emulate_ops *ops = ctxt->ops;
2743 2744
	struct tss_segment_32 tss_seg;
	int ret;
2745
	u32 new_tss_base = get_desc_base(new_desc);
2746 2747
	u32 eip_offset = offsetof(struct tss_segment_32, eip);
	u32 ldt_sel_offset = offsetof(struct tss_segment_32, ldt_selector);
2748

2749
	ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2750
			    &ctxt->exception);
2751
	if (ret != X86EMUL_CONTINUE)
2752 2753
		return ret;

2754
	save_state_to_tss32(ctxt, &tss_seg);
2755

2756 2757 2758
	/* Only GP registers and segment selectors are saved */
	ret = ops->write_std(ctxt, old_tss_base + eip_offset, &tss_seg.eip,
			     ldt_sel_offset - eip_offset, &ctxt->exception);
2759
	if (ret != X86EMUL_CONTINUE)
2760 2761
		return ret;

2762
	ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
2763
			    &ctxt->exception);
2764
	if (ret != X86EMUL_CONTINUE)
2765 2766 2767 2768 2769
		return ret;

	if (old_tss_sel != 0xffff) {
		tss_seg.prev_task_link = old_tss_sel;

2770
		ret = ops->write_std(ctxt, new_tss_base,
2771 2772
				     &tss_seg.prev_task_link,
				     sizeof tss_seg.prev_task_link,
2773
				     &ctxt->exception);
2774
		if (ret != X86EMUL_CONTINUE)
2775 2776 2777
			return ret;
	}

2778
	return load_state_from_tss32(ctxt, &tss_seg);
2779 2780 2781
}

static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
2782
				   u16 tss_selector, int idt_index, int reason,
2783
				   bool has_error_code, u32 error_code)
2784
{
2785
	const struct x86_emulate_ops *ops = ctxt->ops;
2786 2787
	struct desc_struct curr_tss_desc, next_tss_desc;
	int ret;
2788
	u16 old_tss_sel = get_segment_selector(ctxt, VCPU_SREG_TR);
2789
	ulong old_tss_base =
2790
		ops->get_cached_segment_base(ctxt, VCPU_SREG_TR);
2791
	u32 desc_limit;
2792
	ulong desc_addr;
2793 2794 2795

	/* FIXME: old_tss_base == ~0 ? */

2796
	ret = read_segment_descriptor(ctxt, tss_selector, &next_tss_desc, &desc_addr);
2797 2798
	if (ret != X86EMUL_CONTINUE)
		return ret;
2799
	ret = read_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc, &desc_addr);
2800 2801 2802 2803 2804
	if (ret != X86EMUL_CONTINUE)
		return ret;

	/* FIXME: check that next_tss_desc is tss */

2805 2806 2807 2808 2809
	/*
	 * Check privileges. The three cases are task switch caused by...
	 *
	 * 1. jmp/call/int to task gate: Check against DPL of the task gate
	 * 2. Exception/IRQ/iret: No check is performed
2810 2811
	 * 3. jmp/call to TSS/task-gate: No check is performed since the
	 *    hardware checks it before exiting.
2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827
	 */
	if (reason == TASK_SWITCH_GATE) {
		if (idt_index != -1) {
			/* Software interrupts */
			struct desc_struct task_gate_desc;
			int dpl;

			ret = read_interrupt_descriptor(ctxt, idt_index,
							&task_gate_desc);
			if (ret != X86EMUL_CONTINUE)
				return ret;

			dpl = task_gate_desc.dpl;
			if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
				return emulate_gp(ctxt, (idt_index << 3) | 0x2);
		}
2828 2829
	}

2830 2831 2832 2833
	desc_limit = desc_limit_scaled(&next_tss_desc);
	if (!next_tss_desc.p ||
	    ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
	     desc_limit < 0x2b)) {
2834
		return emulate_ts(ctxt, tss_selector & 0xfffc);
2835 2836 2837 2838
	}

	if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
		curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
2839
		write_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
2840 2841 2842 2843 2844 2845
	}

	if (reason == TASK_SWITCH_IRET)
		ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;

	/* set back link to prev task only if NT bit is set in eflags
G
Guo Chao 已提交
2846
	   note that old_tss_sel is not used after this point */
2847 2848 2849 2850
	if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
		old_tss_sel = 0xffff;

	if (next_tss_desc.type & 8)
2851
		ret = task_switch_32(ctxt, tss_selector, old_tss_sel,
2852 2853
				     old_tss_base, &next_tss_desc);
	else
2854
		ret = task_switch_16(ctxt, tss_selector, old_tss_sel,
2855
				     old_tss_base, &next_tss_desc);
2856 2857
	if (ret != X86EMUL_CONTINUE)
		return ret;
2858 2859 2860 2861 2862 2863

	if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
		ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;

	if (reason != TASK_SWITCH_IRET) {
		next_tss_desc.type |= (1 << 1); /* set busy flag */
2864
		write_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
2865 2866
	}

2867
	ops->set_cr(ctxt, 0,  ops->get_cr(ctxt, 0) | X86_CR0_TS);
2868
	ops->set_segment(ctxt, tss_selector, &next_tss_desc, 0, VCPU_SREG_TR);
2869

2870
	if (has_error_code) {
2871 2872 2873
		ctxt->op_bytes = ctxt->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
		ctxt->lock_prefix = 0;
		ctxt->src.val = (unsigned long) error_code;
2874
		ret = em_push(ctxt);
2875 2876
	}

2877 2878 2879 2880
	return ret;
}

int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
2881
			 u16 tss_selector, int idt_index, int reason,
2882
			 bool has_error_code, u32 error_code)
2883 2884 2885
{
	int rc;

2886
	invalidate_registers(ctxt);
2887 2888
	ctxt->_eip = ctxt->eip;
	ctxt->dst.type = OP_NONE;
2889

2890
	rc = emulator_do_task_switch(ctxt, tss_selector, idt_index, reason,
2891
				     has_error_code, error_code);
2892

2893
	if (rc == X86EMUL_CONTINUE) {
2894
		ctxt->eip = ctxt->_eip;
2895 2896
		writeback_registers(ctxt);
	}
2897

2898
	return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
2899 2900
}

2901 2902
static void string_addr_inc(struct x86_emulate_ctxt *ctxt, int reg,
		struct operand *op)
2903
{
2904
	int df = (ctxt->eflags & EFLG_DF) ? -op->count : op->count;
2905

2906 2907
	register_address_increment(ctxt, reg, df * op->bytes);
	op->addr.mem.ea = register_address(ctxt, reg);
2908 2909
}

2910 2911 2912 2913 2914 2915
static int em_das(struct x86_emulate_ctxt *ctxt)
{
	u8 al, old_al;
	bool af, cf, old_cf;

	cf = ctxt->eflags & X86_EFLAGS_CF;
2916
	al = ctxt->dst.val;
2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933

	old_al = al;
	old_cf = cf;
	cf = false;
	af = ctxt->eflags & X86_EFLAGS_AF;
	if ((al & 0x0f) > 9 || af) {
		al -= 6;
		cf = old_cf | (al >= 250);
		af = true;
	} else {
		af = false;
	}
	if (old_al > 0x99 || old_cf) {
		al -= 0x60;
		cf = true;
	}

2934
	ctxt->dst.val = al;
2935
	/* Set PF, ZF, SF */
2936 2937 2938
	ctxt->src.type = OP_IMM;
	ctxt->src.val = 0;
	ctxt->src.bytes = 1;
2939
	fastop(ctxt, em_or);
2940 2941 2942 2943 2944 2945 2946 2947
	ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
	if (cf)
		ctxt->eflags |= X86_EFLAGS_CF;
	if (af)
		ctxt->eflags |= X86_EFLAGS_AF;
	return X86EMUL_CONTINUE;
}

P
Paolo Bonzini 已提交
2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969
static int em_aam(struct x86_emulate_ctxt *ctxt)
{
	u8 al, ah;

	if (ctxt->src.val == 0)
		return emulate_de(ctxt);

	al = ctxt->dst.val & 0xff;
	ah = al / ctxt->src.val;
	al %= ctxt->src.val;

	ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al | (ah << 8);

	/* Set PF, ZF, SF */
	ctxt->src.type = OP_IMM;
	ctxt->src.val = 0;
	ctxt->src.bytes = 1;
	fastop(ctxt, em_or);

	return X86EMUL_CONTINUE;
}

2970 2971 2972 2973 2974 2975 2976 2977 2978
static int em_aad(struct x86_emulate_ctxt *ctxt)
{
	u8 al = ctxt->dst.val & 0xff;
	u8 ah = (ctxt->dst.val >> 8) & 0xff;

	al = (al + (ah * ctxt->src.val)) & 0xff;

	ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al;

2979 2980 2981 2982 2983
	/* Set PF, ZF, SF */
	ctxt->src.type = OP_IMM;
	ctxt->src.val = 0;
	ctxt->src.bytes = 1;
	fastop(ctxt, em_or);
2984 2985 2986 2987

	return X86EMUL_CONTINUE;
}

2988 2989
static int em_call(struct x86_emulate_ctxt *ctxt)
{
2990
	int rc;
2991 2992 2993
	long rel = ctxt->src.val;

	ctxt->src.val = (unsigned long)ctxt->_eip;
2994 2995 2996
	rc = jmp_rel(ctxt, rel);
	if (rc != X86EMUL_CONTINUE)
		return rc;
2997 2998 2999
	return em_push(ctxt);
}

3000 3001 3002 3003 3004
static int em_call_far(struct x86_emulate_ctxt *ctxt)
{
	u16 sel, old_cs;
	ulong old_eip;
	int rc;
3005 3006 3007
	struct desc_struct old_desc, new_desc;
	const struct x86_emulate_ops *ops = ctxt->ops;
	int cpl = ctxt->ops->cpl(ctxt);
3008

3009
	old_eip = ctxt->_eip;
3010
	ops->get_segment(ctxt, &old_cs, &old_desc, NULL, VCPU_SREG_CS);
3011

3012
	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
3013 3014 3015
	rc = __load_segment_descriptor(ctxt, sel, VCPU_SREG_CS, cpl, false,
				       &new_desc);
	if (rc != X86EMUL_CONTINUE)
3016 3017
		return X86EMUL_CONTINUE;

3018
	rc = assign_eip_far(ctxt, ctxt->src.val, &new_desc);
3019 3020
	if (rc != X86EMUL_CONTINUE)
		goto fail;
3021

3022
	ctxt->src.val = old_cs;
3023
	rc = em_push(ctxt);
3024
	if (rc != X86EMUL_CONTINUE)
3025
		goto fail;
3026

3027
	ctxt->src.val = old_eip;
3028 3029 3030 3031 3032 3033 3034 3035 3036 3037
	rc = em_push(ctxt);
	/* If we failed, we tainted the memory, but the very least we should
	   restore cs */
	if (rc != X86EMUL_CONTINUE)
		goto fail;
	return rc;
fail:
	ops->set_segment(ctxt, old_cs, &old_desc, 0, VCPU_SREG_CS);
	return rc;

3038 3039
}

3040 3041 3042
static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
{
	int rc;
3043
	unsigned long eip;
3044

3045 3046 3047 3048
	rc = emulate_pop(ctxt, &eip, ctxt->op_bytes);
	if (rc != X86EMUL_CONTINUE)
		return rc;
	rc = assign_eip_near(ctxt, eip);
3049 3050
	if (rc != X86EMUL_CONTINUE)
		return rc;
3051
	rsp_increment(ctxt, ctxt->src.val);
3052 3053 3054
	return X86EMUL_CONTINUE;
}

3055 3056 3057
static int em_xchg(struct x86_emulate_ctxt *ctxt)
{
	/* Write back the register source. */
3058 3059
	ctxt->src.val = ctxt->dst.val;
	write_register_operand(&ctxt->src);
3060 3061

	/* Write back the memory destination with implicit LOCK prefix. */
3062 3063
	ctxt->dst.val = ctxt->src.orig_val;
	ctxt->lock_prefix = 1;
3064 3065 3066
	return X86EMUL_CONTINUE;
}

3067 3068
static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
{
3069
	ctxt->dst.val = ctxt->src2.val;
3070
	return fastop(ctxt, em_imul);
3071 3072
}

3073 3074
static int em_cwd(struct x86_emulate_ctxt *ctxt)
{
3075 3076
	ctxt->dst.type = OP_REG;
	ctxt->dst.bytes = ctxt->src.bytes;
3077
	ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
3078
	ctxt->dst.val = ~((ctxt->src.val >> (ctxt->src.bytes * 8 - 1)) - 1);
3079 3080 3081 3082

	return X86EMUL_CONTINUE;
}

3083 3084 3085 3086
static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
{
	u64 tsc = 0;

3087
	ctxt->ops->get_msr(ctxt, MSR_IA32_TSC, &tsc);
3088 3089
	*reg_write(ctxt, VCPU_REGS_RAX) = (u32)tsc;
	*reg_write(ctxt, VCPU_REGS_RDX) = tsc >> 32;
3090 3091 3092
	return X86EMUL_CONTINUE;
}

3093 3094 3095 3096
static int em_rdpmc(struct x86_emulate_ctxt *ctxt)
{
	u64 pmc;

3097
	if (ctxt->ops->read_pmc(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &pmc))
3098
		return emulate_gp(ctxt, 0);
3099 3100
	*reg_write(ctxt, VCPU_REGS_RAX) = (u32)pmc;
	*reg_write(ctxt, VCPU_REGS_RDX) = pmc >> 32;
3101 3102 3103
	return X86EMUL_CONTINUE;
}

3104 3105
static int em_mov(struct x86_emulate_ctxt *ctxt)
{
3106
	memcpy(ctxt->dst.valptr, ctxt->src.valptr, sizeof(ctxt->src.valptr));
3107 3108 3109
	return X86EMUL_CONTINUE;
}

B
Borislav Petkov 已提交
3110 3111 3112 3113 3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144
#define FFL(x) bit(X86_FEATURE_##x)

static int em_movbe(struct x86_emulate_ctxt *ctxt)
{
	u32 ebx, ecx, edx, eax = 1;
	u16 tmp;

	/*
	 * Check MOVBE is set in the guest-visible CPUID leaf.
	 */
	ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
	if (!(ecx & FFL(MOVBE)))
		return emulate_ud(ctxt);

	switch (ctxt->op_bytes) {
	case 2:
		/*
		 * From MOVBE definition: "...When the operand size is 16 bits,
		 * the upper word of the destination register remains unchanged
		 * ..."
		 *
		 * Both casting ->valptr and ->val to u16 breaks strict aliasing
		 * rules so we have to do the operation almost per hand.
		 */
		tmp = (u16)ctxt->src.val;
		ctxt->dst.val &= ~0xffffUL;
		ctxt->dst.val |= (unsigned long)swab16(tmp);
		break;
	case 4:
		ctxt->dst.val = swab32((u32)ctxt->src.val);
		break;
	case 8:
		ctxt->dst.val = swab64(ctxt->src.val);
		break;
	default:
3145
		BUG();
B
Borislav Petkov 已提交
3146 3147 3148 3149
	}
	return X86EMUL_CONTINUE;
}

3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177
static int em_cr_write(struct x86_emulate_ctxt *ctxt)
{
	if (ctxt->ops->set_cr(ctxt, ctxt->modrm_reg, ctxt->src.val))
		return emulate_gp(ctxt, 0);

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

static int em_dr_write(struct x86_emulate_ctxt *ctxt)
{
	unsigned long val;

	if (ctxt->mode == X86EMUL_MODE_PROT64)
		val = ctxt->src.val & ~0ULL;
	else
		val = ctxt->src.val & ~0U;

	/* #UD condition is already handled. */
	if (ctxt->ops->set_dr(ctxt, ctxt->modrm_reg, val) < 0)
		return emulate_gp(ctxt, 0);

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

3178 3179 3180 3181
static int em_wrmsr(struct x86_emulate_ctxt *ctxt)
{
	u64 msr_data;

3182 3183 3184
	msr_data = (u32)reg_read(ctxt, VCPU_REGS_RAX)
		| ((u64)reg_read(ctxt, VCPU_REGS_RDX) << 32);
	if (ctxt->ops->set_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), msr_data))
3185 3186 3187 3188 3189 3190 3191 3192 3193
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

static int em_rdmsr(struct x86_emulate_ctxt *ctxt)
{
	u64 msr_data;

3194
	if (ctxt->ops->get_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &msr_data))
3195 3196
		return emulate_gp(ctxt, 0);

3197 3198
	*reg_write(ctxt, VCPU_REGS_RAX) = (u32)msr_data;
	*reg_write(ctxt, VCPU_REGS_RDX) = msr_data >> 32;
3199 3200 3201
	return X86EMUL_CONTINUE;
}

3202 3203
static int em_mov_rm_sreg(struct x86_emulate_ctxt *ctxt)
{
3204
	if (ctxt->modrm_reg > VCPU_SREG_GS)
3205 3206
		return emulate_ud(ctxt);

3207
	ctxt->dst.val = get_segment_selector(ctxt, ctxt->modrm_reg);
3208 3209
	if (ctxt->dst.bytes == 4 && ctxt->dst.type == OP_MEM)
		ctxt->dst.bytes = 2;
3210 3211 3212 3213 3214
	return X86EMUL_CONTINUE;
}

static int em_mov_sreg_rm(struct x86_emulate_ctxt *ctxt)
{
3215
	u16 sel = ctxt->src.val;
3216

3217
	if (ctxt->modrm_reg == VCPU_SREG_CS || ctxt->modrm_reg > VCPU_SREG_GS)
3218 3219
		return emulate_ud(ctxt);

3220
	if (ctxt->modrm_reg == VCPU_SREG_SS)
3221 3222 3223
		ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;

	/* Disable writeback. */
3224 3225
	ctxt->dst.type = OP_NONE;
	return load_segment_descriptor(ctxt, sel, ctxt->modrm_reg);
3226 3227
}

A
Avi Kivity 已提交
3228 3229 3230 3231 3232 3233 3234 3235 3236
static int em_lldt(struct x86_emulate_ctxt *ctxt)
{
	u16 sel = ctxt->src.val;

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return load_segment_descriptor(ctxt, sel, VCPU_SREG_LDTR);
}

A
Avi Kivity 已提交
3237 3238 3239 3240 3241 3242 3243 3244 3245
static int em_ltr(struct x86_emulate_ctxt *ctxt)
{
	u16 sel = ctxt->src.val;

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return load_segment_descriptor(ctxt, sel, VCPU_SREG_TR);
}

3246 3247
static int em_invlpg(struct x86_emulate_ctxt *ctxt)
{
3248 3249 3250
	int rc;
	ulong linear;

3251
	rc = linearize(ctxt, ctxt->src.addr.mem, 1, false, &linear);
3252
	if (rc == X86EMUL_CONTINUE)
3253
		ctxt->ops->invlpg(ctxt, linear);
3254
	/* Disable writeback. */
3255
	ctxt->dst.type = OP_NONE;
3256 3257 3258
	return X86EMUL_CONTINUE;
}

3259 3260 3261 3262 3263 3264 3265 3266 3267 3268
static int em_clts(struct x86_emulate_ctxt *ctxt)
{
	ulong cr0;

	cr0 = ctxt->ops->get_cr(ctxt, 0);
	cr0 &= ~X86_CR0_TS;
	ctxt->ops->set_cr(ctxt, 0, cr0);
	return X86EMUL_CONTINUE;
}

3269 3270
static int em_vmcall(struct x86_emulate_ctxt *ctxt)
{
3271
	int rc = ctxt->ops->fix_hypercall(ctxt);
3272 3273 3274 3275 3276

	if (rc != X86EMUL_CONTINUE)
		return rc;

	/* Let the processor re-execute the fixed hypercall */
3277
	ctxt->_eip = ctxt->eip;
3278
	/* Disable writeback. */
3279
	ctxt->dst.type = OP_NONE;
3280 3281 3282
	return X86EMUL_CONTINUE;
}

3283 3284 3285 3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311
static int emulate_store_desc_ptr(struct x86_emulate_ctxt *ctxt,
				  void (*get)(struct x86_emulate_ctxt *ctxt,
					      struct desc_ptr *ptr))
{
	struct desc_ptr desc_ptr;

	if (ctxt->mode == X86EMUL_MODE_PROT64)
		ctxt->op_bytes = 8;
	get(ctxt, &desc_ptr);
	if (ctxt->op_bytes == 2) {
		ctxt->op_bytes = 4;
		desc_ptr.address &= 0x00ffffff;
	}
	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return segmented_write(ctxt, ctxt->dst.addr.mem,
			       &desc_ptr, 2 + ctxt->op_bytes);
}

static int em_sgdt(struct x86_emulate_ctxt *ctxt)
{
	return emulate_store_desc_ptr(ctxt, ctxt->ops->get_gdt);
}

static int em_sidt(struct x86_emulate_ctxt *ctxt)
{
	return emulate_store_desc_ptr(ctxt, ctxt->ops->get_idt);
}

3312
static int em_lgdt_lidt(struct x86_emulate_ctxt *ctxt, bool lgdt)
3313 3314 3315 3316
{
	struct desc_ptr desc_ptr;
	int rc;

3317 3318
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		ctxt->op_bytes = 8;
3319
	rc = read_descriptor(ctxt, ctxt->src.addr.mem,
3320
			     &desc_ptr.size, &desc_ptr.address,
3321
			     ctxt->op_bytes);
3322 3323
	if (rc != X86EMUL_CONTINUE)
		return rc;
3324 3325 3326
	if (ctxt->mode == X86EMUL_MODE_PROT64 &&
	    is_noncanonical_address(desc_ptr.address))
		return emulate_gp(ctxt, 0);
3327 3328 3329 3330
	if (lgdt)
		ctxt->ops->set_gdt(ctxt, &desc_ptr);
	else
		ctxt->ops->set_idt(ctxt, &desc_ptr);
3331
	/* Disable writeback. */
3332
	ctxt->dst.type = OP_NONE;
3333 3334 3335
	return X86EMUL_CONTINUE;
}

3336 3337 3338 3339 3340
static int em_lgdt(struct x86_emulate_ctxt *ctxt)
{
	return em_lgdt_lidt(ctxt, true);
}

3341
static int em_vmmcall(struct x86_emulate_ctxt *ctxt)
3342 3343 3344
{
	int rc;

3345 3346
	rc = ctxt->ops->fix_hypercall(ctxt);

3347
	/* Disable writeback. */
3348
	ctxt->dst.type = OP_NONE;
3349 3350 3351 3352 3353
	return rc;
}

static int em_lidt(struct x86_emulate_ctxt *ctxt)
{
3354
	return em_lgdt_lidt(ctxt, false);
3355 3356 3357 3358
}

static int em_smsw(struct x86_emulate_ctxt *ctxt)
{
3359 3360
	if (ctxt->dst.type == OP_MEM)
		ctxt->dst.bytes = 2;
3361
	ctxt->dst.val = ctxt->ops->get_cr(ctxt, 0);
3362 3363 3364 3365 3366 3367
	return X86EMUL_CONTINUE;
}

static int em_lmsw(struct x86_emulate_ctxt *ctxt)
{
	ctxt->ops->set_cr(ctxt, 0, (ctxt->ops->get_cr(ctxt, 0) & ~0x0eul)
3368 3369
			  | (ctxt->src.val & 0x0f));
	ctxt->dst.type = OP_NONE;
3370 3371 3372
	return X86EMUL_CONTINUE;
}

3373 3374
static int em_loop(struct x86_emulate_ctxt *ctxt)
{
3375 3376
	int rc = X86EMUL_CONTINUE;

3377
	register_address_increment(ctxt, VCPU_REGS_RCX, -1);
3378
	if ((address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) != 0) &&
3379
	    (ctxt->b == 0xe2 || test_cc(ctxt->b ^ 0x5, ctxt->eflags)))
3380
		rc = jmp_rel(ctxt, ctxt->src.val);
3381

3382
	return rc;
3383 3384 3385 3386
}

static int em_jcxz(struct x86_emulate_ctxt *ctxt)
{
3387 3388
	int rc = X86EMUL_CONTINUE;

3389
	if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0)
3390
		rc = jmp_rel(ctxt, ctxt->src.val);
3391

3392
	return rc;
3393 3394
}

3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412
static int em_in(struct x86_emulate_ctxt *ctxt)
{
	if (!pio_in_emulated(ctxt, ctxt->dst.bytes, ctxt->src.val,
			     &ctxt->dst.val))
		return X86EMUL_IO_NEEDED;

	return X86EMUL_CONTINUE;
}

static int em_out(struct x86_emulate_ctxt *ctxt)
{
	ctxt->ops->pio_out_emulated(ctxt, ctxt->src.bytes, ctxt->dst.val,
				    &ctxt->src.val, 1);
	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431
static int em_cli(struct x86_emulate_ctxt *ctxt)
{
	if (emulator_bad_iopl(ctxt))
		return emulate_gp(ctxt, 0);

	ctxt->eflags &= ~X86_EFLAGS_IF;
	return X86EMUL_CONTINUE;
}

static int em_sti(struct x86_emulate_ctxt *ctxt)
{
	if (emulator_bad_iopl(ctxt))
		return emulate_gp(ctxt, 0);

	ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
	ctxt->eflags |= X86_EFLAGS_IF;
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
3432 3433 3434 3435
static int em_cpuid(struct x86_emulate_ctxt *ctxt)
{
	u32 eax, ebx, ecx, edx;

3436 3437
	eax = reg_read(ctxt, VCPU_REGS_RAX);
	ecx = reg_read(ctxt, VCPU_REGS_RCX);
A
Avi Kivity 已提交
3438
	ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
3439 3440 3441 3442
	*reg_write(ctxt, VCPU_REGS_RAX) = eax;
	*reg_write(ctxt, VCPU_REGS_RBX) = ebx;
	*reg_write(ctxt, VCPU_REGS_RCX) = ecx;
	*reg_write(ctxt, VCPU_REGS_RDX) = edx;
A
Avi Kivity 已提交
3443 3444 3445
	return X86EMUL_CONTINUE;
}

P
Paolo Bonzini 已提交
3446 3447 3448 3449 3450 3451 3452 3453 3454 3455 3456 3457
static int em_sahf(struct x86_emulate_ctxt *ctxt)
{
	u32 flags;

	flags = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF;
	flags &= *reg_rmw(ctxt, VCPU_REGS_RAX) >> 8;

	ctxt->eflags &= ~0xffUL;
	ctxt->eflags |= flags | X86_EFLAGS_FIXED;
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
3458 3459
static int em_lahf(struct x86_emulate_ctxt *ctxt)
{
3460 3461
	*reg_rmw(ctxt, VCPU_REGS_RAX) &= ~0xff00UL;
	*reg_rmw(ctxt, VCPU_REGS_RAX) |= (ctxt->eflags & 0xff) << 8;
A
Avi Kivity 已提交
3462 3463 3464
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479
static int em_bswap(struct x86_emulate_ctxt *ctxt)
{
	switch (ctxt->op_bytes) {
#ifdef CONFIG_X86_64
	case 8:
		asm("bswap %0" : "+r"(ctxt->dst.val));
		break;
#endif
	default:
		asm("bswap %0" : "+r"(*(u32 *)&ctxt->dst.val));
		break;
	}
	return X86EMUL_CONTINUE;
}

3480 3481 3482 3483 3484 3485
static int em_clflush(struct x86_emulate_ctxt *ctxt)
{
	/* emulating clflush regardless of cpuid */
	return X86EMUL_CONTINUE;
}

3486 3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499
static bool valid_cr(int nr)
{
	switch (nr) {
	case 0:
	case 2 ... 4:
	case 8:
		return true;
	default:
		return false;
	}
}

static int check_cr_read(struct x86_emulate_ctxt *ctxt)
{
3500
	if (!valid_cr(ctxt->modrm_reg))
3501 3502 3503 3504 3505 3506 3507
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

static int check_cr_write(struct x86_emulate_ctxt *ctxt)
{
3508 3509
	u64 new_val = ctxt->src.val64;
	int cr = ctxt->modrm_reg;
3510
	u64 efer = 0;
3511 3512 3513 3514 3515 3516 3517 3518 3519 3520 3521 3522 3523 3524 3525 3526 3527

	static u64 cr_reserved_bits[] = {
		0xffffffff00000000ULL,
		0, 0, 0, /* CR3 checked later */
		CR4_RESERVED_BITS,
		0, 0, 0,
		CR8_RESERVED_BITS,
	};

	if (!valid_cr(cr))
		return emulate_ud(ctxt);

	if (new_val & cr_reserved_bits[cr])
		return emulate_gp(ctxt, 0);

	switch (cr) {
	case 0: {
3528
		u64 cr4;
3529 3530 3531 3532
		if (((new_val & X86_CR0_PG) && !(new_val & X86_CR0_PE)) ||
		    ((new_val & X86_CR0_NW) && !(new_val & X86_CR0_CD)))
			return emulate_gp(ctxt, 0);

3533 3534
		cr4 = ctxt->ops->get_cr(ctxt, 4);
		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
3535 3536 3537 3538 3539 3540 3541 3542 3543 3544

		if ((new_val & X86_CR0_PG) && (efer & EFER_LME) &&
		    !(cr4 & X86_CR4_PAE))
			return emulate_gp(ctxt, 0);

		break;
		}
	case 3: {
		u64 rsvd = 0;

3545 3546
		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
		if (efer & EFER_LMA)
N
Nadav Amit 已提交
3547
			rsvd = CR3_L_MODE_RESERVED_BITS & ~CR3_PCID_INVD;
3548 3549 3550 3551 3552 3553 3554

		if (new_val & rsvd)
			return emulate_gp(ctxt, 0);

		break;
		}
	case 4: {
3555
		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
3556 3557 3558 3559 3560 3561 3562 3563 3564 3565 3566

		if ((efer & EFER_LMA) && !(new_val & X86_CR4_PAE))
			return emulate_gp(ctxt, 0);

		break;
		}
	}

	return X86EMUL_CONTINUE;
}

3567 3568 3569 3570
static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
{
	unsigned long dr7;

3571
	ctxt->ops->get_dr(ctxt, 7, &dr7);
3572 3573 3574 3575 3576 3577 3578

	/* Check if DR7.Global_Enable is set */
	return dr7 & (1 << 13);
}

static int check_dr_read(struct x86_emulate_ctxt *ctxt)
{
3579
	int dr = ctxt->modrm_reg;
3580 3581 3582 3583 3584
	u64 cr4;

	if (dr > 7)
		return emulate_ud(ctxt);

3585
	cr4 = ctxt->ops->get_cr(ctxt, 4);
3586 3587 3588
	if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
		return emulate_ud(ctxt);

3589 3590 3591 3592 3593 3594 3595
	if (check_dr7_gd(ctxt)) {
		ulong dr6;

		ctxt->ops->get_dr(ctxt, 6, &dr6);
		dr6 &= ~15;
		dr6 |= DR6_BD | DR6_RTM;
		ctxt->ops->set_dr(ctxt, 6, dr6);
3596
		return emulate_db(ctxt);
3597
	}
3598 3599 3600 3601 3602 3603

	return X86EMUL_CONTINUE;
}

static int check_dr_write(struct x86_emulate_ctxt *ctxt)
{
3604 3605
	u64 new_val = ctxt->src.val64;
	int dr = ctxt->modrm_reg;
3606 3607 3608 3609 3610 3611 3612

	if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
		return emulate_gp(ctxt, 0);

	return check_dr_read(ctxt);
}

3613 3614 3615 3616
static int check_svme(struct x86_emulate_ctxt *ctxt)
{
	u64 efer;

3617
	ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
3618 3619 3620 3621 3622 3623 3624 3625 3626

	if (!(efer & EFER_SVME))
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
{
3627
	u64 rax = reg_read(ctxt, VCPU_REGS_RAX);
3628 3629

	/* Valid physical address? */
3630
	if (rax & 0xffff000000000000ULL)
3631 3632 3633 3634 3635
		return emulate_gp(ctxt, 0);

	return check_svme(ctxt);
}

3636 3637
static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
{
3638
	u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
3639

3640
	if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt))
3641 3642 3643 3644 3645
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

3646 3647
static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
{
3648
	u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
3649
	u64 rcx = reg_read(ctxt, VCPU_REGS_RCX);
3650

3651
	if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt)) ||
3652
	    ctxt->ops->check_pmc(ctxt, rcx))
3653 3654 3655 3656 3657
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

3658 3659
static int check_perm_in(struct x86_emulate_ctxt *ctxt)
{
3660 3661
	ctxt->dst.bytes = min(ctxt->dst.bytes, 4u);
	if (!emulator_io_permited(ctxt, ctxt->src.val, ctxt->dst.bytes))
3662 3663 3664 3665 3666 3667 3668
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

static int check_perm_out(struct x86_emulate_ctxt *ctxt)
{
3669 3670
	ctxt->src.bytes = min(ctxt->src.bytes, 4u);
	if (!emulator_io_permited(ctxt, ctxt->dst.val, ctxt->src.bytes))
3671 3672 3673 3674 3675
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

3676
#define D(_y) { .flags = (_y) }
3677 3678 3679
#define DI(_y, _i) { .flags = (_y)|Intercept, .intercept = x86_intercept_##_i }
#define DIP(_y, _i, _p) { .flags = (_y)|Intercept|CheckPerm, \
		      .intercept = x86_intercept_##_i, .check_perm = (_p) }
3680
#define N    D(NotImpl)
3681
#define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
3682 3683
#define G(_f, _g) { .flags = ((_f) | Group | ModRM), .u.group = (_g) }
#define GD(_f, _g) { .flags = ((_f) | GroupDual | ModRM), .u.gdual = (_g) }
3684
#define ID(_f, _i) { .flags = ((_f) | InstrDual | ModRM), .u.idual = (_i) }
3685
#define E(_f, _e) { .flags = ((_f) | Escape | ModRM), .u.esc = (_e) }
3686
#define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
3687
#define F(_f, _e) { .flags = (_f) | Fastop, .u.fastop = (_e) }
3688
#define II(_f, _e, _i) \
3689
	{ .flags = (_f)|Intercept, .u.execute = (_e), .intercept = x86_intercept_##_i }
3690
#define IIP(_f, _e, _i, _p) \
3691 3692
	{ .flags = (_f)|Intercept|CheckPerm, .u.execute = (_e), \
	  .intercept = x86_intercept_##_i, .check_perm = (_p) }
3693
#define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
3694

3695
#define D2bv(_f)      D((_f) | ByteOp), D(_f)
3696
#define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
3697
#define I2bv(_f, _e)  I((_f) | ByteOp, _e), I(_f, _e)
3698
#define F2bv(_f, _e)  F((_f) | ByteOp, _e), F(_f, _e)
3699 3700
#define I2bvIP(_f, _e, _i, _p) \
	IIP((_f) | ByteOp, _e, _i, _p), IIP(_f, _e, _i, _p)
3701

3702 3703 3704
#define F6ALU(_f, _e) F2bv((_f) | DstMem | SrcReg | ModRM, _e),		\
		F2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock, _e),	\
		F2bv(((_f) & ~Lock) | DstAcc | SrcImm, _e)
3705

3706 3707 3708 3709 3710 3711
static const struct opcode group7_rm0[] = {
	N,
	I(SrcNone | Priv | EmulateOnUD,	em_vmcall),
	N, N, N, N, N, N,
};

3712
static const struct opcode group7_rm1[] = {
3713 3714
	DI(SrcNone | Priv, monitor),
	DI(SrcNone | Priv, mwait),
3715 3716 3717
	N, N, N, N, N, N,
};

3718
static const struct opcode group7_rm3[] = {
3719
	DIP(SrcNone | Prot | Priv,		vmrun,		check_svme_pa),
3720
	II(SrcNone  | Prot | EmulateOnUD,	em_vmmcall,	vmmcall),
3721 3722 3723 3724 3725 3726
	DIP(SrcNone | Prot | Priv,		vmload,		check_svme_pa),
	DIP(SrcNone | Prot | Priv,		vmsave,		check_svme_pa),
	DIP(SrcNone | Prot | Priv,		stgi,		check_svme),
	DIP(SrcNone | Prot | Priv,		clgi,		check_svme),
	DIP(SrcNone | Prot | Priv,		skinit,		check_svme),
	DIP(SrcNone | Prot | Priv,		invlpga,	check_svme),
3727
};
3728

3729
static const struct opcode group7_rm7[] = {
3730
	N,
3731
	DIP(SrcNone, rdtscp, check_rdtsc),
3732 3733
	N, N, N, N, N, N,
};
3734

3735
static const struct opcode group1[] = {
3736 3737 3738 3739 3740 3741 3742 3743
	F(Lock, em_add),
	F(Lock | PageTable, em_or),
	F(Lock, em_adc),
	F(Lock, em_sbb),
	F(Lock | PageTable, em_and),
	F(Lock, em_sub),
	F(Lock, em_xor),
	F(NoWrite, em_cmp),
3744 3745
};

3746
static const struct opcode group1A[] = {
3747
	I(DstMem | SrcNone | Mov | Stack, em_pop), N, N, N, N, N, N, N,
3748 3749
};

3750 3751 3752 3753 3754 3755 3756 3757 3758 3759 3760
static const struct opcode group2[] = {
	F(DstMem | ModRM, em_rol),
	F(DstMem | ModRM, em_ror),
	F(DstMem | ModRM, em_rcl),
	F(DstMem | ModRM, em_rcr),
	F(DstMem | ModRM, em_shl),
	F(DstMem | ModRM, em_shr),
	F(DstMem | ModRM, em_shl),
	F(DstMem | ModRM, em_sar),
};

3761
static const struct opcode group3[] = {
3762 3763
	F(DstMem | SrcImm | NoWrite, em_test),
	F(DstMem | SrcImm | NoWrite, em_test),
3764 3765
	F(DstMem | SrcNone | Lock, em_not),
	F(DstMem | SrcNone | Lock, em_neg),
3766 3767
	F(DstXacc | Src2Mem, em_mul_ex),
	F(DstXacc | Src2Mem, em_imul_ex),
3768 3769
	F(DstXacc | Src2Mem, em_div_ex),
	F(DstXacc | Src2Mem, em_idiv_ex),
3770 3771
};

3772
static const struct opcode group4[] = {
3773 3774
	F(ByteOp | DstMem | SrcNone | Lock, em_inc),
	F(ByteOp | DstMem | SrcNone | Lock, em_dec),
3775 3776 3777
	N, N, N, N, N, N,
};

3778
static const struct opcode group5[] = {
3779 3780
	F(DstMem | SrcNone | Lock,		em_inc),
	F(DstMem | SrcNone | Lock,		em_dec),
3781
	I(SrcMem | NearBranch,			em_call_near_abs),
3782
	I(SrcMemFAddr | ImplicitOps | Stack,	em_call_far),
3783
	I(SrcMem | NearBranch,			em_jmp_abs),
3784 3785
	I(SrcMemFAddr | ImplicitOps,		em_jmp_far),
	I(SrcMem | Stack,			em_push), D(Undefined),
3786 3787
};

3788
static const struct opcode group6[] = {
3789 3790
	DI(Prot,	sldt),
	DI(Prot,	str),
A
Avi Kivity 已提交
3791
	II(Prot | Priv | SrcMem16, em_lldt, lldt),
A
Avi Kivity 已提交
3792
	II(Prot | Priv | SrcMem16, em_ltr, ltr),
3793 3794 3795
	N, N, N, N,
};

3796
static const struct group_dual group7 = { {
3797 3798
	II(Mov | DstMem,			em_sgdt, sgdt),
	II(Mov | DstMem,			em_sidt, sidt),
3799 3800 3801 3802 3803
	II(SrcMem | Priv,			em_lgdt, lgdt),
	II(SrcMem | Priv,			em_lidt, lidt),
	II(SrcNone | DstMem | Mov,		em_smsw, smsw), N,
	II(SrcMem16 | Mov | Priv,		em_lmsw, lmsw),
	II(SrcMem | ByteOp | Priv | NoAccess,	em_invlpg, invlpg),
3804
}, {
3805
	EXT(0, group7_rm0),
3806
	EXT(0, group7_rm1),
3807
	N, EXT(0, group7_rm3),
3808 3809 3810
	II(SrcNone | DstMem | Mov,		em_smsw, smsw), N,
	II(SrcMem16 | Mov | Priv,		em_lmsw, lmsw),
	EXT(0, group7_rm7),
3811 3812
} };

3813
static const struct opcode group8[] = {
3814
	N, N, N, N,
3815 3816 3817 3818
	F(DstMem | SrcImmByte | NoWrite,		em_bt),
	F(DstMem | SrcImmByte | Lock | PageTable,	em_bts),
	F(DstMem | SrcImmByte | Lock,			em_btr),
	F(DstMem | SrcImmByte | Lock | PageTable,	em_btc),
3819 3820
};

3821
static const struct group_dual group9 = { {
3822
	N, I(DstMem64 | Lock | PageTable, em_cmpxchg8b), N, N, N, N, N, N,
3823 3824 3825 3826
}, {
	N, N, N, N, N, N, N, N,
} };

3827
static const struct opcode group11[] = {
3828
	I(DstMem | SrcImm | Mov | PageTable, em_mov),
3829
	X7(D(Undefined)),
3830 3831
};

3832
static const struct gprefix pfx_0f_ae_7 = {
3833
	I(SrcMem | ByteOp, em_clflush), N, N, N,
3834 3835 3836 3837 3838 3839 3840 3841
};

static const struct group_dual group15 = { {
	N, N, N, N, N, N, N, GP(0, &pfx_0f_ae_7),
}, {
	N, N, N, N, N, N, N, N,
} };

3842
static const struct gprefix pfx_0f_6f_0f_7f = {
3843
	I(Mmx, em_mov), I(Sse | Aligned, em_mov), N, I(Sse | Unaligned, em_mov),
3844 3845
};

3846 3847 3848 3849
static const struct instr_dual instr_dual_0f_2b = {
	I(0, em_mov), N
};

3850
static const struct gprefix pfx_0f_2b = {
3851
	ID(0, &instr_dual_0f_2b), ID(0, &instr_dual_0f_2b), N, N,
3852 3853
};

3854
static const struct gprefix pfx_0f_28_0f_29 = {
3855
	I(Aligned, em_mov), I(Aligned, em_mov), N, N,
3856 3857
};

3858 3859 3860 3861
static const struct gprefix pfx_0f_e7 = {
	N, I(Sse, em_mov), N, N,
};

3862
static const struct escape escape_d9 = { {
3863
	N, N, N, N, N, N, N, I(DstMem16 | Mov, em_fnstcw),
3864 3865 3866 3867 3868 3869 3870 3871 3872 3873 3874 3875 3876 3877 3878 3879 3880 3881 3882 3883 3884 3885 3886 3887 3888 3889 3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904
}, {
	/* 0xC0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xC8 - 0xCF */
	N, N, N, N, N, N, N, N,
	/* 0xD0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xD8 - 0xDF */
	N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xE7 */
	N, N, N, N, N, N, N, N,
	/* 0xE8 - 0xEF */
	N, N, N, N, N, N, N, N,
	/* 0xF0 - 0xF7 */
	N, N, N, N, N, N, N, N,
	/* 0xF8 - 0xFF */
	N, N, N, N, N, N, N, N,
} };

static const struct escape escape_db = { {
	N, N, N, N, N, N, N, N,
}, {
	/* 0xC0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xC8 - 0xCF */
	N, N, N, N, N, N, N, N,
	/* 0xD0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xD8 - 0xDF */
	N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xE7 */
	N, N, N, I(ImplicitOps, em_fninit), N, N, N, N,
	/* 0xE8 - 0xEF */
	N, N, N, N, N, N, N, N,
	/* 0xF0 - 0xF7 */
	N, N, N, N, N, N, N, N,
	/* 0xF8 - 0xFF */
	N, N, N, N, N, N, N, N,
} };

static const struct escape escape_dd = { {
3905
	N, N, N, N, N, N, N, I(DstMem16 | Mov, em_fnstsw),
3906 3907 3908 3909 3910 3911 3912 3913 3914 3915 3916 3917 3918 3919 3920 3921 3922 3923 3924
}, {
	/* 0xC0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xC8 - 0xCF */
	N, N, N, N, N, N, N, N,
	/* 0xD0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xD8 - 0xDF */
	N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xE7 */
	N, N, N, N, N, N, N, N,
	/* 0xE8 - 0xEF */
	N, N, N, N, N, N, N, N,
	/* 0xF0 - 0xF7 */
	N, N, N, N, N, N, N, N,
	/* 0xF8 - 0xFF */
	N, N, N, N, N, N, N, N,
} };

3925 3926 3927 3928
static const struct instr_dual instr_dual_0f_c3 = {
	I(DstMem | SrcReg | ModRM | No16 | Mov, em_mov), N
};

3929
static const struct opcode opcode_table[256] = {
3930
	/* 0x00 - 0x07 */
3931
	F6ALU(Lock, em_add),
3932 3933
	I(ImplicitOps | Stack | No64 | Src2ES, em_push_sreg),
	I(ImplicitOps | Stack | No64 | Src2ES, em_pop_sreg),
3934
	/* 0x08 - 0x0F */
3935
	F6ALU(Lock | PageTable, em_or),
3936 3937
	I(ImplicitOps | Stack | No64 | Src2CS, em_push_sreg),
	N,
3938
	/* 0x10 - 0x17 */
3939
	F6ALU(Lock, em_adc),
3940 3941
	I(ImplicitOps | Stack | No64 | Src2SS, em_push_sreg),
	I(ImplicitOps | Stack | No64 | Src2SS, em_pop_sreg),
3942
	/* 0x18 - 0x1F */
3943
	F6ALU(Lock, em_sbb),
3944 3945
	I(ImplicitOps | Stack | No64 | Src2DS, em_push_sreg),
	I(ImplicitOps | Stack | No64 | Src2DS, em_pop_sreg),
3946
	/* 0x20 - 0x27 */
3947
	F6ALU(Lock | PageTable, em_and), N, N,
3948
	/* 0x28 - 0x2F */
3949
	F6ALU(Lock, em_sub), N, I(ByteOp | DstAcc | No64, em_das),
3950
	/* 0x30 - 0x37 */
3951
	F6ALU(Lock, em_xor), N, N,
3952
	/* 0x38 - 0x3F */
3953
	F6ALU(NoWrite, em_cmp), N, N,
3954
	/* 0x40 - 0x4F */
3955
	X8(F(DstReg, em_inc)), X8(F(DstReg, em_dec)),
3956
	/* 0x50 - 0x57 */
3957
	X8(I(SrcReg | Stack, em_push)),
3958
	/* 0x58 - 0x5F */
3959
	X8(I(DstReg | Stack, em_pop)),
3960
	/* 0x60 - 0x67 */
3961 3962
	I(ImplicitOps | Stack | No64, em_pusha),
	I(ImplicitOps | Stack | No64, em_popa),
3963 3964 3965
	N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
	N, N, N, N,
	/* 0x68 - 0x6F */
3966 3967
	I(SrcImm | Mov | Stack, em_push),
	I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
3968 3969
	I(SrcImmByte | Mov | Stack, em_push),
	I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
3970
	I2bvIP(DstDI | SrcDX | Mov | String | Unaligned, em_in, ins, check_perm_in), /* insb, insw/insd */
3971
	I2bvIP(SrcSI | DstDX | String, em_out, outs, check_perm_out), /* outsb, outsw/outsd */
3972
	/* 0x70 - 0x7F */
3973
	X16(D(SrcImmByte | NearBranch)),
3974
	/* 0x80 - 0x87 */
3975 3976 3977 3978
	G(ByteOp | DstMem | SrcImm, group1),
	G(DstMem | SrcImm, group1),
	G(ByteOp | DstMem | SrcImm | No64, group1),
	G(DstMem | SrcImmByte, group1),
3979
	F2bv(DstMem | SrcReg | ModRM | NoWrite, em_test),
3980
	I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_xchg),
3981
	/* 0x88 - 0x8F */
3982
	I2bv(DstMem | SrcReg | ModRM | Mov | PageTable, em_mov),
3983
	I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
3984
	I(DstMem | SrcNone | ModRM | Mov | PageTable, em_mov_rm_sreg),
3985 3986 3987
	D(ModRM | SrcMem | NoAccess | DstReg),
	I(ImplicitOps | SrcMem16 | ModRM, em_mov_sreg_rm),
	G(0, group1A),
3988
	/* 0x90 - 0x97 */
3989
	DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
3990
	/* 0x98 - 0x9F */
3991
	D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
3992
	I(SrcImmFAddr | No64, em_call_far), N,
3993
	II(ImplicitOps | Stack, em_pushf, pushf),
P
Paolo Bonzini 已提交
3994 3995
	II(ImplicitOps | Stack, em_popf, popf),
	I(ImplicitOps, em_sahf), I(ImplicitOps, em_lahf),
3996
	/* 0xA0 - 0xA7 */
3997
	I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
3998
	I2bv(DstMem | SrcAcc | Mov | MemAbs | PageTable, em_mov),
3999
	I2bv(SrcSI | DstDI | Mov | String, em_mov),
4000
	F2bv(SrcSI | DstDI | String | NoWrite, em_cmp_r),
4001
	/* 0xA8 - 0xAF */
4002
	F2bv(DstAcc | SrcImm | NoWrite, em_test),
4003 4004
	I2bv(SrcAcc | DstDI | Mov | String, em_mov),
	I2bv(SrcSI | DstAcc | Mov | String, em_mov),
4005
	F2bv(SrcAcc | DstDI | String | NoWrite, em_cmp_r),
4006
	/* 0xB0 - 0xB7 */
4007
	X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
4008
	/* 0xB8 - 0xBF */
4009
	X8(I(DstReg | SrcImm64 | Mov, em_mov)),
4010
	/* 0xC0 - 0xC7 */
4011
	G(ByteOp | Src2ImmByte, group2), G(Src2ImmByte, group2),
4012 4013
	I(ImplicitOps | NearBranch | SrcImmU16, em_ret_near_imm),
	I(ImplicitOps | NearBranch, em_ret),
4014 4015
	I(DstReg | SrcMemFAddr | ModRM | No64 | Src2ES, em_lseg),
	I(DstReg | SrcMemFAddr | ModRM | No64 | Src2DS, em_lseg),
4016
	G(ByteOp, group11), G(0, group11),
4017
	/* 0xC8 - 0xCF */
A
Avi Kivity 已提交
4018
	I(Stack | SrcImmU16 | Src2ImmByte, em_enter), I(Stack, em_leave),
4019 4020
	I(ImplicitOps | Stack | SrcImmU16, em_ret_far_imm),
	I(ImplicitOps | Stack, em_ret_far),
4021
	D(ImplicitOps), DI(SrcImmByte, intn),
4022
	D(ImplicitOps | No64), II(ImplicitOps, em_iret, iret),
4023
	/* 0xD0 - 0xD7 */
4024 4025
	G(Src2One | ByteOp, group2), G(Src2One, group2),
	G(Src2CL | ByteOp, group2), G(Src2CL, group2),
P
Paolo Bonzini 已提交
4026
	I(DstAcc | SrcImmUByte | No64, em_aam),
P
Paolo Bonzini 已提交
4027 4028
	I(DstAcc | SrcImmUByte | No64, em_aad),
	F(DstAcc | ByteOp | No64, em_salc),
P
Paolo Bonzini 已提交
4029
	I(DstAcc | SrcXLat | ByteOp, em_mov),
4030
	/* 0xD8 - 0xDF */
4031
	N, E(0, &escape_d9), N, E(0, &escape_db), N, E(0, &escape_dd), N, N,
4032
	/* 0xE0 - 0xE7 */
4033 4034
	X3(I(SrcImmByte | NearBranch, em_loop)),
	I(SrcImmByte | NearBranch, em_jcxz),
4035 4036
	I2bvIP(SrcImmUByte | DstAcc, em_in,  in,  check_perm_in),
	I2bvIP(SrcAcc | DstImmUByte, em_out, out, check_perm_out),
4037
	/* 0xE8 - 0xEF */
4038 4039 4040
	I(SrcImm | NearBranch, em_call), D(SrcImm | ImplicitOps | NearBranch),
	I(SrcImmFAddr | No64, em_jmp_far),
	D(SrcImmByte | ImplicitOps | NearBranch),
4041 4042
	I2bvIP(SrcDX | DstAcc, em_in,  in,  check_perm_in),
	I2bvIP(SrcAcc | DstDX, em_out, out, check_perm_out),
4043
	/* 0xF0 - 0xF7 */
4044
	N, DI(ImplicitOps, icebp), N, N,
4045 4046
	DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
	G(ByteOp, group3), G(0, group3),
4047
	/* 0xF8 - 0xFF */
4048 4049
	D(ImplicitOps), D(ImplicitOps),
	I(ImplicitOps, em_cli), I(ImplicitOps, em_sti),
4050 4051 4052
	D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
};

4053
static const struct opcode twobyte_table[256] = {
4054
	/* 0x00 - 0x0F */
4055
	G(0, group6), GD(0, &group7), N, N,
4056
	N, I(ImplicitOps | EmulateOnUD, em_syscall),
4057
	II(ImplicitOps | Priv, em_clts, clts), N,
4058
	DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
4059
	N, D(ImplicitOps | ModRM | SrcMem | NoAccess), N, N,
4060
	/* 0x10 - 0x1F */
P
Paolo Bonzini 已提交
4061
	N, N, N, N, N, N, N, N,
4062 4063
	D(ImplicitOps | ModRM | SrcMem | NoAccess),
	N, N, N, N, N, N, D(ImplicitOps | ModRM | SrcMem | NoAccess),
4064
	/* 0x20 - 0x2F */
4065 4066 4067 4068 4069 4070
	DIP(ModRM | DstMem | Priv | Op3264 | NoMod, cr_read, check_cr_read),
	DIP(ModRM | DstMem | Priv | Op3264 | NoMod, dr_read, check_dr_read),
	IIP(ModRM | SrcMem | Priv | Op3264 | NoMod, em_cr_write, cr_write,
						check_cr_write),
	IIP(ModRM | SrcMem | Priv | Op3264 | NoMod, em_dr_write, dr_write,
						check_dr_write),
4071
	N, N, N, N,
4072 4073
	GP(ModRM | DstReg | SrcMem | Mov | Sse, &pfx_0f_28_0f_29),
	GP(ModRM | DstMem | SrcReg | Mov | Sse, &pfx_0f_28_0f_29),
4074
	N, GP(ModRM | DstMem | SrcReg | Mov | Sse, &pfx_0f_2b),
4075
	N, N, N, N,
4076
	/* 0x30 - 0x3F */
4077
	II(ImplicitOps | Priv, em_wrmsr, wrmsr),
4078
	IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
4079
	II(ImplicitOps | Priv, em_rdmsr, rdmsr),
4080
	IIP(ImplicitOps, em_rdpmc, rdpmc, check_rdpmc),
4081 4082
	I(ImplicitOps | EmulateOnUD, em_sysenter),
	I(ImplicitOps | Priv | EmulateOnUD, em_sysexit),
4083
	N, N,
4084 4085
	N, N, N, N, N, N, N, N,
	/* 0x40 - 0x4F */
4086
	X16(D(DstReg | SrcMem | ModRM)),
4087 4088 4089
	/* 0x50 - 0x5F */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0x60 - 0x6F */
4090 4091 4092 4093
	N, N, N, N,
	N, N, N, N,
	N, N, N, N,
	N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
4094
	/* 0x70 - 0x7F */
4095 4096 4097 4098
	N, N, N, N,
	N, N, N, N,
	N, N, N, N,
	N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
4099
	/* 0x80 - 0x8F */
4100
	X16(D(SrcImm | NearBranch)),
4101
	/* 0x90 - 0x9F */
4102
	X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
4103
	/* 0xA0 - 0xA7 */
4104
	I(Stack | Src2FS, em_push_sreg), I(Stack | Src2FS, em_pop_sreg),
4105 4106
	II(ImplicitOps, em_cpuid, cpuid),
	F(DstMem | SrcReg | ModRM | BitOp | NoWrite, em_bt),
4107 4108
	F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shld),
	F(DstMem | SrcReg | Src2CL | ModRM, em_shld), N, N,
4109
	/* 0xA8 - 0xAF */
4110
	I(Stack | Src2GS, em_push_sreg), I(Stack | Src2GS, em_pop_sreg),
4111
	DI(ImplicitOps, rsm),
4112
	F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_bts),
4113 4114
	F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shrd),
	F(DstMem | SrcReg | Src2CL | ModRM, em_shrd),
4115
	GD(0, &group15), F(DstReg | SrcMem | ModRM, em_imul),
4116
	/* 0xB0 - 0xB7 */
4117
	I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_cmpxchg),
4118
	I(DstReg | SrcMemFAddr | ModRM | Src2SS, em_lseg),
4119
	F(DstMem | SrcReg | ModRM | BitOp | Lock, em_btr),
4120 4121
	I(DstReg | SrcMemFAddr | ModRM | Src2FS, em_lseg),
	I(DstReg | SrcMemFAddr | ModRM | Src2GS, em_lseg),
4122
	D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
4123 4124
	/* 0xB8 - 0xBF */
	N, N,
4125
	G(BitOp, group8),
4126 4127
	F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_btc),
	F(DstReg | SrcMem | ModRM, em_bsf), F(DstReg | SrcMem | ModRM, em_bsr),
4128
	D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
A
Avi Kivity 已提交
4129
	/* 0xC0 - 0xC7 */
4130
	F2bv(DstMem | SrcReg | ModRM | SrcWrite | Lock, em_xadd),
4131
	N, ID(0, &instr_dual_0f_c3),
4132
	N, N, N, GD(0, &group9),
A
Avi Kivity 已提交
4133 4134
	/* 0xC8 - 0xCF */
	X8(I(DstReg, em_bswap)),
4135 4136 4137
	/* 0xD0 - 0xDF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xEF */
4138 4139
	N, N, N, N, N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_e7),
	N, N, N, N, N, N, N, N,
4140 4141 4142 4143
	/* 0xF0 - 0xFF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
};

4144 4145 4146 4147 4148 4149 4150 4151
static const struct instr_dual instr_dual_0f_38_f0 = {
	I(DstReg | SrcMem | Mov, em_movbe), N
};

static const struct instr_dual instr_dual_0f_38_f1 = {
	I(DstMem | SrcReg | Mov, em_movbe), N
};

4152
static const struct gprefix three_byte_0f_38_f0 = {
4153
	ID(0, &instr_dual_0f_38_f0), N, N, N
4154 4155 4156
};

static const struct gprefix three_byte_0f_38_f1 = {
4157
	ID(0, &instr_dual_0f_38_f1), N, N, N
4158 4159 4160 4161 4162 4163 4164 4165 4166
};

/*
 * Insns below are selected by the prefix which indexed by the third opcode
 * byte.
 */
static const struct opcode opcode_map_0f_38[256] = {
	/* 0x00 - 0x7f */
	X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N),
B
Borislav Petkov 已提交
4167 4168 4169
	/* 0x80 - 0xef */
	X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N),
	/* 0xf0 - 0xf1 */
4170 4171
	GP(EmulateOnUD | ModRM, &three_byte_0f_38_f0),
	GP(EmulateOnUD | ModRM, &three_byte_0f_38_f1),
B
Borislav Petkov 已提交
4172 4173
	/* 0xf2 - 0xff */
	N, N, X4(N), X8(N)
4174 4175
};

4176 4177 4178 4179 4180
#undef D
#undef N
#undef G
#undef GD
#undef I
4181
#undef GP
4182
#undef EXT
4183

4184
#undef D2bv
4185
#undef D2bvIP
4186
#undef I2bv
4187
#undef I2bvIP
4188
#undef I6ALU
4189

4190
static unsigned imm_size(struct x86_emulate_ctxt *ctxt)
4191 4192 4193
{
	unsigned size;

4194
	size = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4195 4196 4197 4198 4199 4200 4201 4202 4203 4204 4205 4206
	if (size == 8)
		size = 4;
	return size;
}

static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
		      unsigned size, bool sign_extension)
{
	int rc = X86EMUL_CONTINUE;

	op->type = OP_IMM;
	op->bytes = size;
4207
	op->addr.mem.ea = ctxt->_eip;
4208 4209 4210
	/* NB. Immediates are sign-extended as necessary. */
	switch (op->bytes) {
	case 1:
4211
		op->val = insn_fetch(s8, ctxt);
4212 4213
		break;
	case 2:
4214
		op->val = insn_fetch(s16, ctxt);
4215 4216
		break;
	case 4:
4217
		op->val = insn_fetch(s32, ctxt);
4218
		break;
4219 4220 4221
	case 8:
		op->val = insn_fetch(s64, ctxt);
		break;
4222 4223 4224 4225 4226 4227 4228 4229 4230 4231 4232 4233 4234 4235 4236 4237 4238 4239
	}
	if (!sign_extension) {
		switch (op->bytes) {
		case 1:
			op->val &= 0xff;
			break;
		case 2:
			op->val &= 0xffff;
			break;
		case 4:
			op->val &= 0xffffffff;
			break;
		}
	}
done:
	return rc;
}

4240 4241 4242 4243 4244 4245 4246
static int decode_operand(struct x86_emulate_ctxt *ctxt, struct operand *op,
			  unsigned d)
{
	int rc = X86EMUL_CONTINUE;

	switch (d) {
	case OpReg:
4247
		decode_register_operand(ctxt, op);
4248 4249
		break;
	case OpImmUByte:
4250
		rc = decode_imm(ctxt, op, 1, false);
4251 4252
		break;
	case OpMem:
4253
		ctxt->memop.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4254 4255 4256
	mem_common:
		*op = ctxt->memop;
		ctxt->memopp = op;
4257
		if (ctxt->d & BitOp)
4258 4259 4260
			fetch_bit_operand(ctxt);
		op->orig_val = op->val;
		break;
4261
	case OpMem64:
4262
		ctxt->memop.bytes = (ctxt->op_bytes == 8) ? 16 : 8;
4263
		goto mem_common;
4264 4265 4266
	case OpAcc:
		op->type = OP_REG;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4267
		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
4268 4269 4270
		fetch_register_operand(op);
		op->orig_val = op->val;
		break;
4271 4272 4273 4274 4275 4276 4277 4278 4279 4280 4281 4282 4283 4284 4285 4286 4287 4288
	case OpAccLo:
		op->type = OP_REG;
		op->bytes = (ctxt->d & ByteOp) ? 2 : ctxt->op_bytes;
		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
		fetch_register_operand(op);
		op->orig_val = op->val;
		break;
	case OpAccHi:
		if (ctxt->d & ByteOp) {
			op->type = OP_NONE;
			break;
		}
		op->type = OP_REG;
		op->bytes = ctxt->op_bytes;
		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
		fetch_register_operand(op);
		op->orig_val = op->val;
		break;
4289 4290 4291 4292
	case OpDI:
		op->type = OP_MEM;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
		op->addr.mem.ea =
4293
			register_address(ctxt, VCPU_REGS_RDI);
4294 4295
		op->addr.mem.seg = VCPU_SREG_ES;
		op->val = 0;
4296
		op->count = 1;
4297 4298 4299 4300
		break;
	case OpDX:
		op->type = OP_REG;
		op->bytes = 2;
4301
		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
4302 4303
		fetch_register_operand(op);
		break;
4304
	case OpCL:
4305
		op->type = OP_IMM;
4306
		op->bytes = 1;
4307
		op->val = reg_read(ctxt, VCPU_REGS_RCX) & 0xff;
4308 4309 4310 4311 4312
		break;
	case OpImmByte:
		rc = decode_imm(ctxt, op, 1, true);
		break;
	case OpOne:
4313
		op->type = OP_IMM;
4314 4315 4316 4317 4318 4319
		op->bytes = 1;
		op->val = 1;
		break;
	case OpImm:
		rc = decode_imm(ctxt, op, imm_size(ctxt), true);
		break;
4320 4321 4322
	case OpImm64:
		rc = decode_imm(ctxt, op, ctxt->op_bytes, true);
		break;
4323 4324
	case OpMem8:
		ctxt->memop.bytes = 1;
4325
		if (ctxt->memop.type == OP_REG) {
4326 4327
			ctxt->memop.addr.reg = decode_register(ctxt,
					ctxt->modrm_rm, true);
4328 4329
			fetch_register_operand(&ctxt->memop);
		}
4330
		goto mem_common;
4331 4332 4333 4334 4335 4336 4337 4338 4339 4340 4341 4342 4343 4344 4345 4346
	case OpMem16:
		ctxt->memop.bytes = 2;
		goto mem_common;
	case OpMem32:
		ctxt->memop.bytes = 4;
		goto mem_common;
	case OpImmU16:
		rc = decode_imm(ctxt, op, 2, false);
		break;
	case OpImmU:
		rc = decode_imm(ctxt, op, imm_size(ctxt), false);
		break;
	case OpSI:
		op->type = OP_MEM;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
		op->addr.mem.ea =
4347
			register_address(ctxt, VCPU_REGS_RSI);
B
Bandan Das 已提交
4348
		op->addr.mem.seg = ctxt->seg_override;
4349
		op->val = 0;
4350
		op->count = 1;
4351
		break;
P
Paolo Bonzini 已提交
4352 4353 4354 4355
	case OpXLat:
		op->type = OP_MEM;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
		op->addr.mem.ea =
4356
			address_mask(ctxt,
P
Paolo Bonzini 已提交
4357 4358
				reg_read(ctxt, VCPU_REGS_RBX) +
				(reg_read(ctxt, VCPU_REGS_RAX) & 0xff));
B
Bandan Das 已提交
4359
		op->addr.mem.seg = ctxt->seg_override;
P
Paolo Bonzini 已提交
4360 4361
		op->val = 0;
		break;
4362 4363 4364 4365 4366 4367 4368 4369 4370
	case OpImmFAddr:
		op->type = OP_IMM;
		op->addr.mem.ea = ctxt->_eip;
		op->bytes = ctxt->op_bytes + 2;
		insn_fetch_arr(op->valptr, op->bytes, ctxt);
		break;
	case OpMemFAddr:
		ctxt->memop.bytes = ctxt->op_bytes + 2;
		goto mem_common;
4371
	case OpES:
4372
		op->type = OP_IMM;
4373 4374 4375
		op->val = VCPU_SREG_ES;
		break;
	case OpCS:
4376
		op->type = OP_IMM;
4377 4378 4379
		op->val = VCPU_SREG_CS;
		break;
	case OpSS:
4380
		op->type = OP_IMM;
4381 4382 4383
		op->val = VCPU_SREG_SS;
		break;
	case OpDS:
4384
		op->type = OP_IMM;
4385 4386 4387
		op->val = VCPU_SREG_DS;
		break;
	case OpFS:
4388
		op->type = OP_IMM;
4389 4390 4391
		op->val = VCPU_SREG_FS;
		break;
	case OpGS:
4392
		op->type = OP_IMM;
4393 4394
		op->val = VCPU_SREG_GS;
		break;
4395 4396 4397 4398 4399 4400 4401 4402 4403 4404 4405
	case OpImplicit:
		/* Special instructions do their own operand decoding. */
	default:
		op->type = OP_NONE; /* Disable writeback. */
		break;
	}

done:
	return rc;
}

4406
int x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
4407 4408 4409
{
	int rc = X86EMUL_CONTINUE;
	int mode = ctxt->mode;
4410
	int def_op_bytes, def_ad_bytes, goffset, simd_prefix;
4411
	bool op_prefix = false;
B
Bandan Das 已提交
4412
	bool has_seg_override = false;
4413
	struct opcode opcode;
4414

4415 4416
	ctxt->memop.type = OP_NONE;
	ctxt->memopp = NULL;
4417
	ctxt->_eip = ctxt->eip;
4418 4419
	ctxt->fetch.ptr = ctxt->fetch.data;
	ctxt->fetch.end = ctxt->fetch.data + insn_len;
B
Borislav Petkov 已提交
4420
	ctxt->opcode_len = 1;
4421
	if (insn_len > 0)
4422
		memcpy(ctxt->fetch.data, insn, insn_len);
4423
	else {
4424
		rc = __do_insn_fetch_bytes(ctxt, 1);
4425 4426 4427
		if (rc != X86EMUL_CONTINUE)
			return rc;
	}
4428 4429 4430 4431 4432 4433 4434 4435 4436 4437 4438 4439 4440 4441 4442 4443 4444

	switch (mode) {
	case X86EMUL_MODE_REAL:
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
		def_op_bytes = def_ad_bytes = 2;
		break;
	case X86EMUL_MODE_PROT32:
		def_op_bytes = def_ad_bytes = 4;
		break;
#ifdef CONFIG_X86_64
	case X86EMUL_MODE_PROT64:
		def_op_bytes = 4;
		def_ad_bytes = 8;
		break;
#endif
	default:
4445
		return EMULATION_FAILED;
4446 4447
	}

4448 4449
	ctxt->op_bytes = def_op_bytes;
	ctxt->ad_bytes = def_ad_bytes;
4450 4451 4452

	/* Legacy prefixes. */
	for (;;) {
4453
		switch (ctxt->b = insn_fetch(u8, ctxt)) {
4454
		case 0x66:	/* operand-size override */
4455
			op_prefix = true;
4456
			/* switch between 2/4 bytes */
4457
			ctxt->op_bytes = def_op_bytes ^ 6;
4458 4459 4460 4461
			break;
		case 0x67:	/* address-size override */
			if (mode == X86EMUL_MODE_PROT64)
				/* switch between 4/8 bytes */
4462
				ctxt->ad_bytes = def_ad_bytes ^ 12;
4463 4464
			else
				/* switch between 2/4 bytes */
4465
				ctxt->ad_bytes = def_ad_bytes ^ 6;
4466 4467 4468 4469 4470
			break;
		case 0x26:	/* ES override */
		case 0x2e:	/* CS override */
		case 0x36:	/* SS override */
		case 0x3e:	/* DS override */
B
Bandan Das 已提交
4471 4472
			has_seg_override = true;
			ctxt->seg_override = (ctxt->b >> 3) & 3;
4473 4474 4475
			break;
		case 0x64:	/* FS override */
		case 0x65:	/* GS override */
B
Bandan Das 已提交
4476 4477
			has_seg_override = true;
			ctxt->seg_override = ctxt->b & 7;
4478 4479 4480 4481
			break;
		case 0x40 ... 0x4f: /* REX */
			if (mode != X86EMUL_MODE_PROT64)
				goto done_prefixes;
4482
			ctxt->rex_prefix = ctxt->b;
4483 4484
			continue;
		case 0xf0:	/* LOCK */
4485
			ctxt->lock_prefix = 1;
4486 4487 4488
			break;
		case 0xf2:	/* REPNE/REPNZ */
		case 0xf3:	/* REP/REPE/REPZ */
4489
			ctxt->rep_prefix = ctxt->b;
4490 4491 4492 4493 4494 4495 4496
			break;
		default:
			goto done_prefixes;
		}

		/* Any legacy prefix after a REX prefix nullifies its effect. */

4497
		ctxt->rex_prefix = 0;
4498 4499 4500 4501 4502
	}

done_prefixes:

	/* REX prefix. */
4503 4504
	if (ctxt->rex_prefix & 8)
		ctxt->op_bytes = 8;	/* REX.W */
4505 4506

	/* Opcode byte(s). */
4507
	opcode = opcode_table[ctxt->b];
4508
	/* Two-byte opcode? */
4509
	if (ctxt->b == 0x0f) {
B
Borislav Petkov 已提交
4510
		ctxt->opcode_len = 2;
4511
		ctxt->b = insn_fetch(u8, ctxt);
4512
		opcode = twobyte_table[ctxt->b];
4513 4514 4515 4516 4517 4518 4519

		/* 0F_38 opcode map */
		if (ctxt->b == 0x38) {
			ctxt->opcode_len = 3;
			ctxt->b = insn_fetch(u8, ctxt);
			opcode = opcode_map_0f_38[ctxt->b];
		}
4520
	}
4521
	ctxt->d = opcode.flags;
4522

4523 4524 4525
	if (ctxt->d & ModRM)
		ctxt->modrm = insn_fetch(u8, ctxt);

4526 4527
	/* vex-prefix instructions are not implemented */
	if (ctxt->opcode_len == 1 && (ctxt->b == 0xc5 || ctxt->b == 0xc4) &&
4528
	    (mode == X86EMUL_MODE_PROT64 || (ctxt->modrm & 0xc0) == 0xc0)) {
4529 4530 4531
		ctxt->d = NotImpl;
	}

4532 4533
	while (ctxt->d & GroupMask) {
		switch (ctxt->d & GroupMask) {
4534
		case Group:
4535
			goffset = (ctxt->modrm >> 3) & 7;
4536 4537 4538
			opcode = opcode.u.group[goffset];
			break;
		case GroupDual:
4539 4540
			goffset = (ctxt->modrm >> 3) & 7;
			if ((ctxt->modrm >> 6) == 3)
4541 4542 4543 4544 4545
				opcode = opcode.u.gdual->mod3[goffset];
			else
				opcode = opcode.u.gdual->mod012[goffset];
			break;
		case RMExt:
4546
			goffset = ctxt->modrm & 7;
4547
			opcode = opcode.u.group[goffset];
4548 4549
			break;
		case Prefix:
4550
			if (ctxt->rep_prefix && op_prefix)
4551
				return EMULATION_FAILED;
4552
			simd_prefix = op_prefix ? 0x66 : ctxt->rep_prefix;
4553 4554 4555 4556 4557 4558 4559
			switch (simd_prefix) {
			case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
			case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
			case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
			case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
			}
			break;
4560 4561 4562 4563 4564 4565
		case Escape:
			if (ctxt->modrm > 0xbf)
				opcode = opcode.u.esc->high[ctxt->modrm - 0xc0];
			else
				opcode = opcode.u.esc->op[(ctxt->modrm >> 3) & 7];
			break;
4566 4567 4568 4569 4570 4571
		case InstrDual:
			if ((ctxt->modrm >> 6) == 3)
				opcode = opcode.u.idual->mod3;
			else
				opcode = opcode.u.idual->mod012;
			break;
4572
		default:
4573
			return EMULATION_FAILED;
4574
		}
4575

4576
		ctxt->d &= ~(u64)GroupMask;
4577
		ctxt->d |= opcode.flags;
4578 4579
	}

4580 4581 4582 4583
	/* Unrecognised? */
	if (ctxt->d == 0)
		return EMULATION_FAILED;

4584
	ctxt->execute = opcode.u.execute;
4585

4586 4587 4588
	if (unlikely(ctxt->ud) && likely(!(ctxt->d & EmulateOnUD)))
		return EMULATION_FAILED;

4589
	if (unlikely(ctxt->d &
4590 4591
	    (NotImpl|Stack|Op3264|Sse|Mmx|Intercept|CheckPerm|NearBranch|
	     No16))) {
4592 4593 4594 4595 4596 4597
		/*
		 * These are copied unconditionally here, and checked unconditionally
		 * in x86_emulate_insn.
		 */
		ctxt->check_perm = opcode.check_perm;
		ctxt->intercept = opcode.intercept;
4598

4599 4600
		if (ctxt->d & NotImpl)
			return EMULATION_FAILED;
4601

4602 4603 4604 4605 4606 4607
		if (mode == X86EMUL_MODE_PROT64) {
			if (ctxt->op_bytes == 4 && (ctxt->d & Stack))
				ctxt->op_bytes = 8;
			else if (ctxt->d & NearBranch)
				ctxt->op_bytes = 8;
		}
4608

4609 4610 4611 4612 4613 4614 4615
		if (ctxt->d & Op3264) {
			if (mode == X86EMUL_MODE_PROT64)
				ctxt->op_bytes = 8;
			else
				ctxt->op_bytes = 4;
		}

4616 4617 4618
		if ((ctxt->d & No16) && ctxt->op_bytes == 2)
			ctxt->op_bytes = 4;

4619 4620 4621 4622 4623
		if (ctxt->d & Sse)
			ctxt->op_bytes = 16;
		else if (ctxt->d & Mmx)
			ctxt->op_bytes = 8;
	}
A
Avi Kivity 已提交
4624

4625
	/* ModRM and SIB bytes. */
4626
	if (ctxt->d & ModRM) {
4627
		rc = decode_modrm(ctxt, &ctxt->memop);
B
Bandan Das 已提交
4628 4629 4630 4631
		if (!has_seg_override) {
			has_seg_override = true;
			ctxt->seg_override = ctxt->modrm_seg;
		}
4632
	} else if (ctxt->d & MemAbs)
4633
		rc = decode_abs(ctxt, &ctxt->memop);
4634 4635 4636
	if (rc != X86EMUL_CONTINUE)
		goto done;

B
Bandan Das 已提交
4637 4638
	if (!has_seg_override)
		ctxt->seg_override = VCPU_SREG_DS;
4639

B
Bandan Das 已提交
4640
	ctxt->memop.addr.mem.seg = ctxt->seg_override;
4641 4642 4643 4644 4645

	/*
	 * Decode and fetch the source operand: register, memory
	 * or immediate.
	 */
4646
	rc = decode_operand(ctxt, &ctxt->src, (ctxt->d >> SrcShift) & OpMask);
4647 4648 4649
	if (rc != X86EMUL_CONTINUE)
		goto done;

4650 4651 4652 4653
	/*
	 * Decode and fetch the second source operand: register, memory
	 * or immediate.
	 */
4654
	rc = decode_operand(ctxt, &ctxt->src2, (ctxt->d >> Src2Shift) & OpMask);
4655 4656 4657
	if (rc != X86EMUL_CONTINUE)
		goto done;

4658
	/* Decode and fetch the destination operand: register or memory. */
4659
	rc = decode_operand(ctxt, &ctxt->dst, (ctxt->d >> DstShift) & OpMask);
4660

4661
	if (ctxt->rip_relative)
4662 4663
		ctxt->memopp->addr.mem.ea = address_mask(ctxt,
					ctxt->memopp->addr.mem.ea + ctxt->_eip);
4664

4665
done:
4666
	return (rc != X86EMUL_CONTINUE) ? EMULATION_FAILED : EMULATION_OK;
4667 4668
}

4669 4670 4671 4672 4673
bool x86_page_table_writing_insn(struct x86_emulate_ctxt *ctxt)
{
	return ctxt->d & PageTable;
}

4674 4675 4676 4677 4678 4679 4680 4681 4682
static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
{
	/* The second termination condition only applies for REPE
	 * and REPNE. Test if the repeat string operation prefix is
	 * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
	 * corresponding termination condition according to:
	 * 	- if REPE/REPZ and ZF = 0 then done
	 * 	- if REPNE/REPNZ and ZF = 1 then done
	 */
4683 4684 4685
	if (((ctxt->b == 0xa6) || (ctxt->b == 0xa7) ||
	     (ctxt->b == 0xae) || (ctxt->b == 0xaf))
	    && (((ctxt->rep_prefix == REPE_PREFIX) &&
4686
		 ((ctxt->eflags & EFLG_ZF) == 0))
4687
		|| ((ctxt->rep_prefix == REPNE_PREFIX) &&
4688 4689 4690 4691 4692 4693
		    ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
		return true;

	return false;
}

A
Avi Kivity 已提交
4694 4695 4696 4697 4698 4699 4700 4701 4702 4703 4704 4705 4706
static int flush_pending_x87_faults(struct x86_emulate_ctxt *ctxt)
{
	bool fault = false;

	ctxt->ops->get_fpu(ctxt);
	asm volatile("1: fwait \n\t"
		     "2: \n\t"
		     ".pushsection .fixup,\"ax\" \n\t"
		     "3: \n\t"
		     "movb $1, %[fault] \n\t"
		     "jmp 2b \n\t"
		     ".popsection \n\t"
		     _ASM_EXTABLE(1b, 3b)
4707
		     : [fault]"+qm"(fault));
A
Avi Kivity 已提交
4708 4709 4710 4711 4712 4713 4714 4715 4716 4717 4718 4719 4720 4721 4722
	ctxt->ops->put_fpu(ctxt);

	if (unlikely(fault))
		return emulate_exception(ctxt, MF_VECTOR, 0, false);

	return X86EMUL_CONTINUE;
}

static void fetch_possible_mmx_operand(struct x86_emulate_ctxt *ctxt,
				       struct operand *op)
{
	if (op->type == OP_MM)
		read_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
}

4723 4724 4725
static int fastop(struct x86_emulate_ctxt *ctxt, void (*fop)(struct fastop *))
{
	ulong flags = (ctxt->eflags & EFLAGS_MASK) | X86_EFLAGS_IF;
4726 4727
	if (!(ctxt->d & ByteOp))
		fop += __ffs(ctxt->dst.bytes) * FASTOP_SIZE;
4728
	asm("push %[flags]; popf; call *%[fastop]; pushf; pop %[flags]\n"
4729 4730 4731
	    : "+a"(ctxt->dst.val), "+d"(ctxt->src.val), [flags]"+D"(flags),
	      [fastop]"+S"(fop)
	    : "c"(ctxt->src2.val));
4732
	ctxt->eflags = (ctxt->eflags & ~EFLAGS_MASK) | (flags & EFLAGS_MASK);
4733 4734
	if (!fop) /* exception is returned in fop variable */
		return emulate_de(ctxt);
4735 4736
	return X86EMUL_CONTINUE;
}
4737

4738 4739
void init_decode_cache(struct x86_emulate_ctxt *ctxt)
{
B
Bandan Das 已提交
4740 4741
	memset(&ctxt->rip_relative, 0,
	       (void *)&ctxt->modrm - (void *)&ctxt->rip_relative);
4742 4743 4744 4745 4746 4747

	ctxt->io_read.pos = 0;
	ctxt->io_read.end = 0;
	ctxt->mem_read.end = 0;
}

4748
int x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
4749
{
4750
	const struct x86_emulate_ops *ops = ctxt->ops;
4751
	int rc = X86EMUL_CONTINUE;
4752
	int saved_dst_type = ctxt->dst.type;
4753

4754
	ctxt->mem_read.pos = 0;
4755

4756 4757
	/* LOCK prefix is allowed only with some instructions */
	if (ctxt->lock_prefix && (!(ctxt->d & Lock) || ctxt->dst.type != OP_MEM)) {
4758
		rc = emulate_ud(ctxt);
4759 4760 4761
		goto done;
	}

4762
	if ((ctxt->d & SrcMask) == SrcMemFAddr && ctxt->src.type != OP_MEM) {
4763
		rc = emulate_ud(ctxt);
4764 4765 4766
		goto done;
	}

4767 4768 4769 4770 4771 4772 4773
	if (unlikely(ctxt->d &
		     (No64|Undefined|Sse|Mmx|Intercept|CheckPerm|Priv|Prot|String))) {
		if ((ctxt->mode == X86EMUL_MODE_PROT64 && (ctxt->d & No64)) ||
				(ctxt->d & Undefined)) {
			rc = emulate_ud(ctxt);
			goto done;
		}
A
Avi Kivity 已提交
4774

4775 4776 4777
		if (((ctxt->d & (Sse|Mmx)) && ((ops->get_cr(ctxt, 0) & X86_CR0_EM)))
		    || ((ctxt->d & Sse) && !(ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR))) {
			rc = emulate_ud(ctxt);
A
Avi Kivity 已提交
4778
			goto done;
4779
		}
A
Avi Kivity 已提交
4780

4781 4782
		if ((ctxt->d & (Sse|Mmx)) && (ops->get_cr(ctxt, 0) & X86_CR0_TS)) {
			rc = emulate_nm(ctxt);
4783
			goto done;
4784
		}
4785

4786 4787 4788 4789 4790 4791 4792 4793 4794 4795 4796 4797 4798
		if (ctxt->d & Mmx) {
			rc = flush_pending_x87_faults(ctxt);
			if (rc != X86EMUL_CONTINUE)
				goto done;
			/*
			 * Now that we know the fpu is exception safe, we can fetch
			 * operands from it.
			 */
			fetch_possible_mmx_operand(ctxt, &ctxt->src);
			fetch_possible_mmx_operand(ctxt, &ctxt->src2);
			if (!(ctxt->d & Mov))
				fetch_possible_mmx_operand(ctxt, &ctxt->dst);
		}
4799

4800
		if (unlikely(ctxt->guest_mode) && (ctxt->d & Intercept)) {
4801 4802 4803 4804 4805
			rc = emulator_check_intercept(ctxt, ctxt->intercept,
						      X86_ICPT_PRE_EXCEPT);
			if (rc != X86EMUL_CONTINUE)
				goto done;
		}
4806

4807 4808 4809 4810 4811 4812
		/* Instruction can only be executed in protected mode */
		if ((ctxt->d & Prot) && ctxt->mode < X86EMUL_MODE_PROT16) {
			rc = emulate_ud(ctxt);
			goto done;
		}

4813 4814
		/* Privileged instruction can be executed only in CPL=0 */
		if ((ctxt->d & Priv) && ops->cpl(ctxt)) {
4815 4816 4817 4818
			if (ctxt->d & PrivUD)
				rc = emulate_ud(ctxt);
			else
				rc = emulate_gp(ctxt, 0);
4819
			goto done;
4820
		}
4821

4822
		/* Do instruction specific permission checks */
4823
		if (ctxt->d & CheckPerm) {
4824 4825 4826 4827 4828
			rc = ctxt->check_perm(ctxt);
			if (rc != X86EMUL_CONTINUE)
				goto done;
		}

4829
		if (unlikely(ctxt->guest_mode) && (ctxt->d & Intercept)) {
4830 4831 4832 4833 4834 4835 4836 4837 4838 4839
			rc = emulator_check_intercept(ctxt, ctxt->intercept,
						      X86_ICPT_POST_EXCEPT);
			if (rc != X86EMUL_CONTINUE)
				goto done;
		}

		if (ctxt->rep_prefix && (ctxt->d & String)) {
			/* All REP prefixes have the same first termination condition */
			if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0) {
				ctxt->eip = ctxt->_eip;
4840
				ctxt->eflags &= ~EFLG_RF;
4841 4842
				goto done;
			}
4843 4844 4845
		}
	}

4846 4847 4848
	if ((ctxt->src.type == OP_MEM) && !(ctxt->d & NoAccess)) {
		rc = segmented_read(ctxt, ctxt->src.addr.mem,
				    ctxt->src.valptr, ctxt->src.bytes);
4849
		if (rc != X86EMUL_CONTINUE)
4850
			goto done;
4851
		ctxt->src.orig_val64 = ctxt->src.val64;
4852 4853
	}

4854 4855 4856
	if (ctxt->src2.type == OP_MEM) {
		rc = segmented_read(ctxt, ctxt->src2.addr.mem,
				    &ctxt->src2.val, ctxt->src2.bytes);
4857 4858 4859 4860
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4861
	if ((ctxt->d & DstMask) == ImplicitOps)
4862 4863 4864
		goto special_insn;


4865
	if ((ctxt->dst.type == OP_MEM) && !(ctxt->d & Mov)) {
4866
		/* optimisation - avoid slow emulated read if Mov */
4867 4868
		rc = segmented_read(ctxt, ctxt->dst.addr.mem,
				   &ctxt->dst.val, ctxt->dst.bytes);
4869 4870
		if (rc != X86EMUL_CONTINUE)
			goto done;
4871
	}
4872
	ctxt->dst.orig_val = ctxt->dst.val;
4873

4874 4875
special_insn:

4876
	if (unlikely(ctxt->guest_mode) && (ctxt->d & Intercept)) {
4877
		rc = emulator_check_intercept(ctxt, ctxt->intercept,
4878
					      X86_ICPT_POST_MEMACCESS);
4879 4880 4881 4882
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4883 4884 4885 4886
	if (ctxt->rep_prefix && (ctxt->d & String))
		ctxt->eflags |= EFLG_RF;
	else
		ctxt->eflags &= ~EFLG_RF;
4887

4888
	if (ctxt->execute) {
4889 4890 4891 4892 4893 4894 4895
		if (ctxt->d & Fastop) {
			void (*fop)(struct fastop *) = (void *)ctxt->execute;
			rc = fastop(ctxt, fop);
			if (rc != X86EMUL_CONTINUE)
				goto done;
			goto writeback;
		}
4896
		rc = ctxt->execute(ctxt);
4897 4898 4899 4900 4901
		if (rc != X86EMUL_CONTINUE)
			goto done;
		goto writeback;
	}

B
Borislav Petkov 已提交
4902
	if (ctxt->opcode_len == 2)
A
Avi Kivity 已提交
4903
		goto twobyte_insn;
4904 4905
	else if (ctxt->opcode_len == 3)
		goto threebyte_insn;
A
Avi Kivity 已提交
4906

4907
	switch (ctxt->b) {
A
Avi Kivity 已提交
4908
	case 0x63:		/* movsxd */
4909
		if (ctxt->mode != X86EMUL_MODE_PROT64)
A
Avi Kivity 已提交
4910
			goto cannot_emulate;
4911
		ctxt->dst.val = (s32) ctxt->src.val;
A
Avi Kivity 已提交
4912
		break;
4913
	case 0x70 ... 0x7f: /* jcc (short) */
4914
		if (test_cc(ctxt->b, ctxt->eflags))
4915
			rc = jmp_rel(ctxt, ctxt->src.val);
4916
		break;
N
Nitin A Kamble 已提交
4917
	case 0x8d: /* lea r16/r32, m */
4918
		ctxt->dst.val = ctxt->src.addr.mem.ea;
N
Nitin A Kamble 已提交
4919
		break;
4920
	case 0x90 ... 0x97: /* nop / xchg reg, rax */
4921
		if (ctxt->dst.addr.reg == reg_rmw(ctxt, VCPU_REGS_RAX))
4922 4923 4924
			ctxt->dst.type = OP_NONE;
		else
			rc = em_xchg(ctxt);
4925
		break;
4926
	case 0x98: /* cbw/cwde/cdqe */
4927 4928 4929 4930
		switch (ctxt->op_bytes) {
		case 2: ctxt->dst.val = (s8)ctxt->dst.val; break;
		case 4: ctxt->dst.val = (s16)ctxt->dst.val; break;
		case 8: ctxt->dst.val = (s32)ctxt->dst.val; break;
4931 4932
		}
		break;
4933
	case 0xcc:		/* int3 */
4934 4935
		rc = emulate_int(ctxt, 3);
		break;
4936
	case 0xcd:		/* int n */
4937
		rc = emulate_int(ctxt, ctxt->src.val);
4938 4939
		break;
	case 0xce:		/* into */
4940 4941
		if (ctxt->eflags & EFLG_OF)
			rc = emulate_int(ctxt, 4);
4942
		break;
4943
	case 0xe9: /* jmp rel */
4944
	case 0xeb: /* jmp rel short */
4945
		rc = jmp_rel(ctxt, ctxt->src.val);
4946
		ctxt->dst.type = OP_NONE; /* Disable writeback. */
4947
		break;
4948
	case 0xf4:              /* hlt */
4949
		ctxt->ops->halt(ctxt);
4950
		break;
4951 4952 4953 4954 4955 4956 4957
	case 0xf5:	/* cmc */
		/* complement carry flag from eflags reg */
		ctxt->eflags ^= EFLG_CF;
		break;
	case 0xf8: /* clc */
		ctxt->eflags &= ~EFLG_CF;
		break;
4958 4959 4960
	case 0xf9: /* stc */
		ctxt->eflags |= EFLG_CF;
		break;
4961 4962 4963 4964 4965 4966
	case 0xfc: /* cld */
		ctxt->eflags &= ~EFLG_DF;
		break;
	case 0xfd: /* std */
		ctxt->eflags |= EFLG_DF;
		break;
4967 4968
	default:
		goto cannot_emulate;
A
Avi Kivity 已提交
4969
	}
4970

4971 4972 4973
	if (rc != X86EMUL_CONTINUE)
		goto done;

4974
writeback:
4975 4976 4977 4978 4979 4980
	if (ctxt->d & SrcWrite) {
		BUG_ON(ctxt->src.type == OP_MEM || ctxt->src.type == OP_MEM_STR);
		rc = writeback(ctxt, &ctxt->src);
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}
4981 4982 4983 4984 4985
	if (!(ctxt->d & NoWrite)) {
		rc = writeback(ctxt, &ctxt->dst);
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}
4986

4987 4988 4989 4990
	/*
	 * restore dst type in case the decoding will be reused
	 * (happens for string instruction )
	 */
4991
	ctxt->dst.type = saved_dst_type;
4992

4993
	if ((ctxt->d & SrcMask) == SrcSI)
4994
		string_addr_inc(ctxt, VCPU_REGS_RSI, &ctxt->src);
4995

4996
	if ((ctxt->d & DstMask) == DstDI)
4997
		string_addr_inc(ctxt, VCPU_REGS_RDI, &ctxt->dst);
4998

4999
	if (ctxt->rep_prefix && (ctxt->d & String)) {
5000
		unsigned int count;
5001
		struct read_cache *r = &ctxt->io_read;
5002 5003 5004 5005
		if ((ctxt->d & SrcMask) == SrcSI)
			count = ctxt->src.count;
		else
			count = ctxt->dst.count;
5006
		register_address_increment(ctxt, VCPU_REGS_RCX, -count);
5007

5008 5009 5010 5011 5012
		if (!string_insn_completed(ctxt)) {
			/*
			 * Re-enter guest when pio read ahead buffer is empty
			 * or, if it is not used, after each 1024 iteration.
			 */
5013
			if ((r->end != 0 || reg_read(ctxt, VCPU_REGS_RCX) & 0x3ff) &&
5014 5015 5016 5017 5018 5019
			    (r->end == 0 || r->end != r->pos)) {
				/*
				 * Reset read cache. Usually happens before
				 * decode, but since instruction is restarted
				 * we have to do it here.
				 */
5020
				ctxt->mem_read.end = 0;
5021
				writeback_registers(ctxt);
5022 5023 5024
				return EMULATION_RESTART;
			}
			goto done; /* skip rip writeback */
5025
		}
5026
		ctxt->eflags &= ~EFLG_RF;
5027
	}
5028

5029
	ctxt->eip = ctxt->_eip;
5030 5031

done:
5032 5033
	if (rc == X86EMUL_PROPAGATE_FAULT) {
		WARN_ON(ctxt->exception.vector > 0x1f);
5034
		ctxt->have_exception = true;
5035
	}
5036 5037 5038
	if (rc == X86EMUL_INTERCEPTED)
		return EMULATION_INTERCEPTED;

5039 5040 5041
	if (rc == X86EMUL_CONTINUE)
		writeback_registers(ctxt);

5042
	return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
A
Avi Kivity 已提交
5043 5044

twobyte_insn:
5045
	switch (ctxt->b) {
5046
	case 0x09:		/* wbinvd */
5047
		(ctxt->ops->wbinvd)(ctxt);
5048 5049
		break;
	case 0x08:		/* invd */
5050 5051
	case 0x0d:		/* GrpP (prefetch) */
	case 0x18:		/* Grp16 (prefetch/nop) */
P
Paolo Bonzini 已提交
5052
	case 0x1f:		/* nop */
5053 5054
		break;
	case 0x20: /* mov cr, reg */
5055
		ctxt->dst.val = ops->get_cr(ctxt, ctxt->modrm_reg);
5056
		break;
A
Avi Kivity 已提交
5057
	case 0x21: /* mov from dr to reg */
5058
		ops->get_dr(ctxt, ctxt->modrm_reg, &ctxt->dst.val);
A
Avi Kivity 已提交
5059 5060
		break;
	case 0x40 ... 0x4f:	/* cmov */
5061 5062 5063 5064
		if (test_cc(ctxt->b, ctxt->eflags))
			ctxt->dst.val = ctxt->src.val;
		else if (ctxt->mode != X86EMUL_MODE_PROT64 ||
			 ctxt->op_bytes != 4)
5065
			ctxt->dst.type = OP_NONE; /* no writeback */
A
Avi Kivity 已提交
5066
		break;
5067
	case 0x80 ... 0x8f: /* jnz rel, etc*/
5068
		if (test_cc(ctxt->b, ctxt->eflags))
5069
			rc = jmp_rel(ctxt, ctxt->src.val);
5070
		break;
5071
	case 0x90 ... 0x9f:     /* setcc r/m8 */
5072
		ctxt->dst.val = test_cc(ctxt->b, ctxt->eflags);
5073
		break;
A
Avi Kivity 已提交
5074
	case 0xb6 ... 0xb7:	/* movzx */
5075
		ctxt->dst.bytes = ctxt->op_bytes;
5076
		ctxt->dst.val = (ctxt->src.bytes == 1) ? (u8) ctxt->src.val
5077
						       : (u16) ctxt->src.val;
A
Avi Kivity 已提交
5078 5079
		break;
	case 0xbe ... 0xbf:	/* movsx */
5080
		ctxt->dst.bytes = ctxt->op_bytes;
5081
		ctxt->dst.val = (ctxt->src.bytes == 1) ? (s8) ctxt->src.val :
5082
							(s16) ctxt->src.val;
A
Avi Kivity 已提交
5083
		break;
5084 5085
	default:
		goto cannot_emulate;
A
Avi Kivity 已提交
5086
	}
5087

5088 5089
threebyte_insn:

5090 5091 5092
	if (rc != X86EMUL_CONTINUE)
		goto done;

A
Avi Kivity 已提交
5093 5094 5095
	goto writeback;

cannot_emulate:
5096
	return EMULATION_FAILED;
A
Avi Kivity 已提交
5097
}
5098 5099 5100 5101 5102 5103 5104 5105 5106 5107

void emulator_invalidate_register_cache(struct x86_emulate_ctxt *ctxt)
{
	invalidate_registers(ctxt);
}

void emulator_writeback_register_cache(struct x86_emulate_ctxt *ctxt)
{
	writeback_registers(ctxt);
}