emulate.c 125.9 KB
Newer Older
A
Avi Kivity 已提交
1
/******************************************************************************
2
 * emulate.c
A
Avi Kivity 已提交
3 4 5 6 7 8
 *
 * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
 *
 * Copyright (c) 2005 Keir Fraser
 *
 * Linux coding style, mod r/m decoder, segment base fixes, real-mode
9
 * privileged instructions:
A
Avi Kivity 已提交
10 11
 *
 * Copyright (C) 2006 Qumranet
N
Nicolas Kaiser 已提交
12
 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
A
Avi Kivity 已提交
13 14 15 16 17 18 19 20 21 22
 *
 *   Avi Kivity <avi@qumranet.com>
 *   Yaniv Kamay <yaniv@qumranet.com>
 *
 * This work is licensed under the terms of the GNU GPL, version 2.  See
 * the COPYING file in the top-level directory.
 *
 * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
 */

23
#include <linux/kvm_host.h>
24
#include "kvm_cache_regs.h"
A
Avi Kivity 已提交
25
#include <linux/module.h>
26
#include <asm/kvm_emulate.h>
27
#include <linux/stringify.h>
A
Avi Kivity 已提交
28

29
#include "x86.h"
30
#include "tss.h"
31

32 33 34
/*
 * Operand types
 */
35 36 37 38 39 40 41 42 43
#define OpNone             0ull
#define OpImplicit         1ull  /* No generic decode */
#define OpReg              2ull  /* Register */
#define OpMem              3ull  /* Memory */
#define OpAcc              4ull  /* Accumulator: AL/AX/EAX/RAX */
#define OpDI               5ull  /* ES:DI/EDI/RDI */
#define OpMem64            6ull  /* Memory, 64-bit */
#define OpImmUByte         7ull  /* Zero-extended 8-bit immediate */
#define OpDX               8ull  /* DX register */
44 45 46
#define OpCL               9ull  /* CL register (for shifts) */
#define OpImmByte         10ull  /* 8-bit sign extended immediate */
#define OpOne             11ull  /* Implied 1 */
47
#define OpImm             12ull  /* Sign extended up to 32-bit immediate */
48 49 50 51 52 53 54
#define OpMem16           13ull  /* Memory operand (16-bit). */
#define OpMem32           14ull  /* Memory operand (32-bit). */
#define OpImmU            15ull  /* Immediate operand, zero extended */
#define OpSI              16ull  /* SI/ESI/RSI */
#define OpImmFAddr        17ull  /* Immediate far address */
#define OpMemFAddr        18ull  /* Far address in memory */
#define OpImmU16          19ull  /* Immediate operand, 16 bits, zero extended */
55 56 57 58 59 60
#define OpES              20ull  /* ES */
#define OpCS              21ull  /* CS */
#define OpSS              22ull  /* SS */
#define OpDS              23ull  /* DS */
#define OpFS              24ull  /* FS */
#define OpGS              25ull  /* GS */
61
#define OpMem8            26ull  /* 8-bit zero extended memory operand */
62
#define OpImm64           27ull  /* Sign extended 16/32/64-bit immediate */
P
Paolo Bonzini 已提交
63
#define OpXLat            28ull  /* memory at BX/EBX/RBX + zero-extended AL */
64 65

#define OpBits             5  /* Width of operand field */
66
#define OpMask             ((1ull << OpBits) - 1)
67

A
Avi Kivity 已提交
68 69 70 71 72 73 74 75 76 77
/*
 * Opcode effective-address decode tables.
 * Note that we only emulate instructions that have at least one memory
 * operand (excluding implicit stack references). We assume that stack
 * references and instruction fetches will never occur in special memory
 * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
 * not be handled.
 */

/* Operand sizes: 8-bit operands or specified/overridden size. */
78
#define ByteOp      (1<<0)	/* 8-bit operands. */
A
Avi Kivity 已提交
79
/* Destination operand type. */
80 81 82 83 84 85 86 87 88 89
#define DstShift    1
#define ImplicitOps (OpImplicit << DstShift)
#define DstReg      (OpReg << DstShift)
#define DstMem      (OpMem << DstShift)
#define DstAcc      (OpAcc << DstShift)
#define DstDI       (OpDI << DstShift)
#define DstMem64    (OpMem64 << DstShift)
#define DstImmUByte (OpImmUByte << DstShift)
#define DstDX       (OpDX << DstShift)
#define DstMask     (OpMask << DstShift)
A
Avi Kivity 已提交
90
/* Source operand type. */
91 92 93 94 95 96 97 98 99 100 101 102
#define SrcShift    6
#define SrcNone     (OpNone << SrcShift)
#define SrcReg      (OpReg << SrcShift)
#define SrcMem      (OpMem << SrcShift)
#define SrcMem16    (OpMem16 << SrcShift)
#define SrcMem32    (OpMem32 << SrcShift)
#define SrcImm      (OpImm << SrcShift)
#define SrcImmByte  (OpImmByte << SrcShift)
#define SrcOne      (OpOne << SrcShift)
#define SrcImmUByte (OpImmUByte << SrcShift)
#define SrcImmU     (OpImmU << SrcShift)
#define SrcSI       (OpSI << SrcShift)
P
Paolo Bonzini 已提交
103
#define SrcXLat     (OpXLat << SrcShift)
104 105 106 107
#define SrcImmFAddr (OpImmFAddr << SrcShift)
#define SrcMemFAddr (OpMemFAddr << SrcShift)
#define SrcAcc      (OpAcc << SrcShift)
#define SrcImmU16   (OpImmU16 << SrcShift)
108
#define SrcImm64    (OpImm64 << SrcShift)
109
#define SrcDX       (OpDX << SrcShift)
110
#define SrcMem8     (OpMem8 << SrcShift)
111
#define SrcMask     (OpMask << SrcShift)
112 113 114 115 116 117 118 119 120
#define BitOp       (1<<11)
#define MemAbs      (1<<12)      /* Memory operand is absolute displacement */
#define String      (1<<13)     /* String instruction (rep capable) */
#define Stack       (1<<14)     /* Stack instruction (push/pop) */
#define GroupMask   (7<<15)     /* Opcode uses one of the group mechanisms */
#define Group       (1<<15)     /* Bits 3:5 of modrm byte extend opcode */
#define GroupDual   (2<<15)     /* Alternate decoding of mod == 3 */
#define Prefix      (3<<15)     /* Instruction varies with 66/f2/f3 prefix */
#define RMExt       (4<<15)     /* Opcode extension in ModRM r/m if mod == 3 */
121
#define Escape      (5<<15)     /* Escape to coprocessor instruction */
122
#define Sse         (1<<18)     /* SSE Vector instruction */
123 124 125 126
/* Generic ModRM decode. */
#define ModRM       (1<<19)
/* Destination is only written; never read. */
#define Mov         (1<<20)
127
/* Misc flags */
128
#define Prot        (1<<21) /* instruction generates #UD if not in prot-mode */
129
#define VendorSpecific (1<<22) /* Vendor specific instruction */
130
#define NoAccess    (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
131
#define Op3264      (1<<24) /* Operand is 64b in long mode, 32b otherwise */
132
#define Undefined   (1<<25) /* No Such Instruction */
133
#define Lock        (1<<26) /* lock prefix is allowed for the instruction */
134
#define Priv        (1<<27) /* instruction generates #GP if current CPL != 0 */
135
#define No64	    (1<<28)
136
#define PageTable   (1 << 29)   /* instruction used to write page table */
137
#define NotImpl     (1 << 30)   /* instruction is not implemented */
138
/* Source 2 operand type */
139
#define Src2Shift   (31)
140 141 142 143 144
#define Src2None    (OpNone << Src2Shift)
#define Src2CL      (OpCL << Src2Shift)
#define Src2ImmByte (OpImmByte << Src2Shift)
#define Src2One     (OpOne << Src2Shift)
#define Src2Imm     (OpImm << Src2Shift)
145 146 147 148 149 150
#define Src2ES      (OpES << Src2Shift)
#define Src2CS      (OpCS << Src2Shift)
#define Src2SS      (OpSS << Src2Shift)
#define Src2DS      (OpDS << Src2Shift)
#define Src2FS      (OpFS << Src2Shift)
#define Src2GS      (OpGS << Src2Shift)
151
#define Src2Mask    (OpMask << Src2Shift)
A
Avi Kivity 已提交
152
#define Mmx         ((u64)1 << 40)  /* MMX Vector instruction */
153 154 155
#define Aligned     ((u64)1 << 41)  /* Explicitly aligned (e.g. MOVDQA) */
#define Unaligned   ((u64)1 << 42)  /* Explicitly unaligned (e.g. MOVDQU) */
#define Avx         ((u64)1 << 43)  /* Advanced Vector Extensions */
156
#define Fastop      ((u64)1 << 44)  /* Use opcode::u.fastop */
157
#define NoWrite     ((u64)1 << 45)  /* No writeback */
A
Avi Kivity 已提交
158

159 160 161 162 163 164 165 166
#define X2(x...) x, x
#define X3(x...) X2(x), x
#define X4(x...) X2(x), X2(x)
#define X5(x...) X4(x), x
#define X6(x...) X4(x), X2(x)
#define X7(x...) X4(x), X3(x)
#define X8(x...) X4(x), X4(x)
#define X16(x...) X8(x), X8(x)
167

168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188
#define NR_FASTOP (ilog2(sizeof(ulong)) + 1)
#define FASTOP_SIZE 8

/*
 * fastop functions have a special calling convention:
 *
 * dst:    [rdx]:rax  (in/out)
 * src:    rbx        (in/out)
 * src2:   rcx        (in)
 * flags:  rflags     (in/out)
 *
 * Moreover, they are all exactly FASTOP_SIZE bytes long, so functions for
 * different operand sizes can be reached by calculation, rather than a jump
 * table (which would be bigger than the code).
 *
 * fastop functions are declared as taking a never-defined fastop parameter,
 * so they can't be called from C directly.
 */

struct fastop;

189
struct opcode {
190 191
	u64 flags : 56;
	u64 intercept : 8;
192
	union {
193
		int (*execute)(struct x86_emulate_ctxt *ctxt);
194 195 196
		const struct opcode *group;
		const struct group_dual *gdual;
		const struct gprefix *gprefix;
197
		const struct escape *esc;
198
		void (*fastop)(struct fastop *fake);
199
	} u;
200
	int (*check_perm)(struct x86_emulate_ctxt *ctxt);
201 202 203 204 205
};

struct group_dual {
	struct opcode mod012[8];
	struct opcode mod3[8];
206 207
};

208 209 210 211 212 213 214
struct gprefix {
	struct opcode pfx_no;
	struct opcode pfx_66;
	struct opcode pfx_f2;
	struct opcode pfx_f3;
};

215 216 217 218 219
struct escape {
	struct opcode op[8];
	struct opcode high[64];
};

A
Avi Kivity 已提交
220
/* EFLAGS bit definitions. */
221 222 223 224
#define EFLG_ID (1<<21)
#define EFLG_VIP (1<<20)
#define EFLG_VIF (1<<19)
#define EFLG_AC (1<<18)
225 226
#define EFLG_VM (1<<17)
#define EFLG_RF (1<<16)
227 228
#define EFLG_IOPL (3<<12)
#define EFLG_NT (1<<14)
A
Avi Kivity 已提交
229 230
#define EFLG_OF (1<<11)
#define EFLG_DF (1<<10)
231
#define EFLG_IF (1<<9)
232
#define EFLG_TF (1<<8)
A
Avi Kivity 已提交
233 234 235 236 237 238
#define EFLG_SF (1<<7)
#define EFLG_ZF (1<<6)
#define EFLG_AF (1<<4)
#define EFLG_PF (1<<2)
#define EFLG_CF (1<<0)

239 240 241
#define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
#define EFLG_RESERVED_ONE_MASK 2

242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277
static ulong reg_read(struct x86_emulate_ctxt *ctxt, unsigned nr)
{
	if (!(ctxt->regs_valid & (1 << nr))) {
		ctxt->regs_valid |= 1 << nr;
		ctxt->_regs[nr] = ctxt->ops->read_gpr(ctxt, nr);
	}
	return ctxt->_regs[nr];
}

static ulong *reg_write(struct x86_emulate_ctxt *ctxt, unsigned nr)
{
	ctxt->regs_valid |= 1 << nr;
	ctxt->regs_dirty |= 1 << nr;
	return &ctxt->_regs[nr];
}

static ulong *reg_rmw(struct x86_emulate_ctxt *ctxt, unsigned nr)
{
	reg_read(ctxt, nr);
	return reg_write(ctxt, nr);
}

static void writeback_registers(struct x86_emulate_ctxt *ctxt)
{
	unsigned reg;

	for_each_set_bit(reg, (ulong *)&ctxt->regs_dirty, 16)
		ctxt->ops->write_gpr(ctxt, reg, ctxt->_regs[reg]);
}

static void invalidate_registers(struct x86_emulate_ctxt *ctxt)
{
	ctxt->regs_dirty = 0;
	ctxt->regs_valid = 0;
}

A
Avi Kivity 已提交
278 279 280 281 282 283 284
/*
 * Instruction emulation:
 * Most instructions are emulated directly via a fragment of inline assembly
 * code. This allows us to save/restore EFLAGS and thus very easily pick up
 * any modified flags.
 */

285
#if defined(CONFIG_X86_64)
A
Avi Kivity 已提交
286 287 288 289 290 291 292 293 294 295 296 297 298 299
#define _LO32 "k"		/* force 32-bit operand */
#define _STK  "%%rsp"		/* stack pointer */
#elif defined(__i386__)
#define _LO32 ""		/* force 32-bit operand */
#define _STK  "%%esp"		/* stack pointer */
#endif

/*
 * These EFLAGS bits are restored from saved value during emulation, and
 * any changes are written back to the saved value after emulation.
 */
#define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)

/* Before executing instruction: restore necessary bits in EFLAGS. */
300 301 302 303 304 305 306 307 308 309 310 311 312 313 314
#define _PRE_EFLAGS(_sav, _msk, _tmp)					\
	/* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
	"movl %"_sav",%"_LO32 _tmp"; "                                  \
	"push %"_tmp"; "                                                \
	"push %"_tmp"; "                                                \
	"movl %"_msk",%"_LO32 _tmp"; "                                  \
	"andl %"_LO32 _tmp",("_STK"); "                                 \
	"pushf; "                                                       \
	"notl %"_LO32 _tmp"; "                                          \
	"andl %"_LO32 _tmp",("_STK"); "                                 \
	"andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); "	\
	"pop  %"_tmp"; "                                                \
	"orl  %"_LO32 _tmp",("_STK"); "                                 \
	"popf; "                                                        \
	"pop  %"_sav"; "
A
Avi Kivity 已提交
315 316 317 318 319 320 321 322 323

/* After executing instruction: write-back necessary bits in EFLAGS. */
#define _POST_EFLAGS(_sav, _msk, _tmp) \
	/* _sav |= EFLAGS & _msk; */		\
	"pushf; "				\
	"pop  %"_tmp"; "			\
	"andl %"_msk",%"_LO32 _tmp"; "		\
	"orl  %"_LO32 _tmp",%"_sav"; "

324 325 326 327 328 329
#ifdef CONFIG_X86_64
#define ON64(x) x
#else
#define ON64(x)
#endif

330
#define ____emulate_2op(ctxt, _op, _x, _y, _suffix, _dsttype)	\
331 332 333 334 335
	do {								\
		__asm__ __volatile__ (					\
			_PRE_EFLAGS("0", "4", "2")			\
			_op _suffix " %"_x"3,%1; "			\
			_POST_EFLAGS("0", "4", "2")			\
336 337
			: "=m" ((ctxt)->eflags),			\
			  "+q" (*(_dsttype*)&(ctxt)->dst.val),		\
338
			  "=&r" (_tmp)					\
339
			: _y ((ctxt)->src.val), "i" (EFLAGS_MASK));	\
340
	} while (0)
341 342


A
Avi Kivity 已提交
343
/* Raw emulation: instruction has two explicit operands. */
344
#define __emulate_2op_nobyte(ctxt,_op,_wx,_wy,_lx,_ly,_qx,_qy)		\
345 346 347
	do {								\
		unsigned long _tmp;					\
									\
348
		switch ((ctxt)->dst.bytes) {				\
349
		case 2:							\
350
			____emulate_2op(ctxt,_op,_wx,_wy,"w",u16);	\
351 352
			break;						\
		case 4:							\
353
			____emulate_2op(ctxt,_op,_lx,_ly,"l",u32);	\
354 355
			break;						\
		case 8:							\
356
			ON64(____emulate_2op(ctxt,_op,_qx,_qy,"q",u64)); \
357 358
			break;						\
		}							\
A
Avi Kivity 已提交
359 360
	} while (0)

361
#define __emulate_2op(ctxt,_op,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy)		     \
A
Avi Kivity 已提交
362
	do {								     \
363
		unsigned long _tmp;					     \
364
		switch ((ctxt)->dst.bytes) {				     \
A
Avi Kivity 已提交
365
		case 1:							     \
366
			____emulate_2op(ctxt,_op,_bx,_by,"b",u8);	     \
A
Avi Kivity 已提交
367 368
			break;						     \
		default:						     \
369
			__emulate_2op_nobyte(ctxt, _op,			     \
A
Avi Kivity 已提交
370 371 372 373 374 375
					     _wx, _wy, _lx, _ly, _qx, _qy);  \
			break;						     \
		}							     \
	} while (0)

/* Source operand is byte-sized and may be restricted to just %cl. */
376 377
#define emulate_2op_SrcB(ctxt, _op)					\
	__emulate_2op(ctxt, _op, "b", "c", "b", "c", "b", "c", "b", "c")
A
Avi Kivity 已提交
378 379

/* Source operand is byte, word, long or quad sized. */
380 381
#define emulate_2op_SrcV(ctxt, _op)					\
	__emulate_2op(ctxt, _op, "b", "q", "w", "r", _LO32, "r", "", "r")
A
Avi Kivity 已提交
382 383

/* Source operand is word, long or quad sized. */
384 385
#define emulate_2op_SrcV_nobyte(ctxt, _op)				\
	__emulate_2op_nobyte(ctxt, _op, "w", "r", _LO32, "r", "", "r")
A
Avi Kivity 已提交
386

387
/* Instruction has three operands and one operand is stored in ECX register */
388
#define __emulate_2op_cl(ctxt, _op, _suffix, _type)		\
389 390
	do {								\
		unsigned long _tmp;					\
391 392 393
		_type _clv  = (ctxt)->src2.val;				\
		_type _srcv = (ctxt)->src.val;				\
		_type _dstv = (ctxt)->dst.val;				\
394 395 396 397 398
									\
		__asm__ __volatile__ (					\
			_PRE_EFLAGS("0", "5", "2")			\
			_op _suffix " %4,%1 \n"				\
			_POST_EFLAGS("0", "5", "2")			\
399
			: "=m" ((ctxt)->eflags), "+r" (_dstv), "=&r" (_tmp) \
400 401 402
			: "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK)	\
			);						\
									\
403 404 405
		(ctxt)->src2.val  = (unsigned long) _clv;		\
		(ctxt)->src2.val = (unsigned long) _srcv;		\
		(ctxt)->dst.val = (unsigned long) _dstv;		\
406 407
	} while (0)

408
#define emulate_2op_cl(ctxt, _op)					\
409
	do {								\
410
		switch ((ctxt)->dst.bytes) {				\
411
		case 2:							\
412
			__emulate_2op_cl(ctxt, _op, "w", u16);		\
413 414
			break;						\
		case 4:							\
415
			__emulate_2op_cl(ctxt, _op, "l", u32);		\
416 417
			break;						\
		case 8:							\
418
			ON64(__emulate_2op_cl(ctxt, _op, "q", ulong));	\
419 420
			break;						\
		}							\
421 422
	} while (0)

423
#define __emulate_1op(ctxt, _op, _suffix)				\
A
Avi Kivity 已提交
424 425 426
	do {								\
		unsigned long _tmp;					\
									\
427 428 429 430
		__asm__ __volatile__ (					\
			_PRE_EFLAGS("0", "3", "2")			\
			_op _suffix " %1; "				\
			_POST_EFLAGS("0", "3", "2")			\
431
			: "=m" ((ctxt)->eflags), "+m" ((ctxt)->dst.val), \
432 433 434 435 436
			  "=&r" (_tmp)					\
			: "i" (EFLAGS_MASK));				\
	} while (0)

/* Instruction has only one explicit operand (no source operand). */
437
#define emulate_1op(ctxt, _op)						\
438
	do {								\
439 440 441 442 443
		switch ((ctxt)->dst.bytes) {				\
		case 1:	__emulate_1op(ctxt, _op, "b"); break;		\
		case 2:	__emulate_1op(ctxt, _op, "w"); break;		\
		case 4:	__emulate_1op(ctxt, _op, "l"); break;		\
		case 8:	ON64(__emulate_1op(ctxt, _op, "q")); break;	\
A
Avi Kivity 已提交
444 445 446
		}							\
	} while (0)

447 448
static int fastop(struct x86_emulate_ctxt *ctxt, void (*fop)(struct fastop *));

449 450 451 452 453 454 455 456 457 458 459 460 461
#define FOP_ALIGN ".align " __stringify(FASTOP_SIZE) " \n\t"
#define FOP_RET   "ret \n\t"

#define FOP_START(op) \
	extern void em_##op(struct fastop *fake); \
	asm(".pushsection .text, \"ax\" \n\t" \
	    ".global em_" #op " \n\t" \
            FOP_ALIGN \
	    "em_" #op ": \n\t"

#define FOP_END \
	    ".popsection")

462 463
#define FOPNOP() FOP_ALIGN FOP_RET

464 465 466 467 468 469 470 471 472 473 474
#define FOP1E(op,  dst) \
	FOP_ALIGN #op " %" #dst " \n\t" FOP_RET

#define FASTOP1(op) \
	FOP_START(op) \
	FOP1E(op##b, al) \
	FOP1E(op##w, ax) \
	FOP1E(op##l, eax) \
	ON64(FOP1E(op##q, rax))	\
	FOP_END

475 476 477 478 479 480 481 482 483 484 485
#define FOP2E(op,  dst, src)	   \
	FOP_ALIGN #op " %" #src ", %" #dst " \n\t" FOP_RET

#define FASTOP2(op) \
	FOP_START(op) \
	FOP2E(op##b, al, bl) \
	FOP2E(op##w, ax, bx) \
	FOP2E(op##l, eax, ebx) \
	ON64(FOP2E(op##q, rax, rbx)) \
	FOP_END

486 487 488 489 490 491 492 493 494
/* 2 operand, word only */
#define FASTOP2W(op) \
	FOP_START(op) \
	FOPNOP() \
	FOP2E(op##w, ax, bx) \
	FOP2E(op##l, eax, ebx) \
	ON64(FOP2E(op##q, rax, rbx)) \
	FOP_END

495 496 497 498 499 500 501 502 503
/* 2 operand, src is CL */
#define FASTOP2CL(op) \
	FOP_START(op) \
	FOP2E(op##b, al, cl) \
	FOP2E(op##w, ax, cl) \
	FOP2E(op##l, eax, cl) \
	ON64(FOP2E(op##q, rax, cl)) \
	FOP_END

504 505 506 507 508 509 510 511 512 513 514 515
#define FOP3E(op,  dst, src, src2) \
	FOP_ALIGN #op " %" #src2 ", %" #src ", %" #dst " \n\t" FOP_RET

/* 3-operand, word-only, src2=cl */
#define FASTOP3WCL(op) \
	FOP_START(op) \
	FOPNOP() \
	FOP3E(op##w, ax, bx, cl) \
	FOP3E(op##l, eax, ebx, cl) \
	ON64(FOP3E(op##q, rax, rbx, cl)) \
	FOP_END

516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537
/* Special case for SETcc - 1 instruction per cc */
#define FOP_SETCC(op) ".align 4; " #op " %al; ret \n\t"

FOP_START(setcc)
FOP_SETCC(seto)
FOP_SETCC(setno)
FOP_SETCC(setc)
FOP_SETCC(setnc)
FOP_SETCC(setz)
FOP_SETCC(setnz)
FOP_SETCC(setbe)
FOP_SETCC(setnbe)
FOP_SETCC(sets)
FOP_SETCC(setns)
FOP_SETCC(setp)
FOP_SETCC(setnp)
FOP_SETCC(setl)
FOP_SETCC(setnl)
FOP_SETCC(setle)
FOP_SETCC(setnle)
FOP_END;

P
Paolo Bonzini 已提交
538 539 540
FOP_START(salc) "pushf; sbb %al, %al; popf \n\t" FOP_RET
FOP_END;

541
#define __emulate_1op_rax_rdx(ctxt, _op, _suffix, _ex)			\
542 543
	do {								\
		unsigned long _tmp;					\
544 545
		ulong *rax = reg_rmw((ctxt), VCPU_REGS_RAX);		\
		ulong *rdx = reg_rmw((ctxt), VCPU_REGS_RDX);		\
546 547 548 549 550 551 552 553 554 555 556 557
									\
		__asm__ __volatile__ (					\
			_PRE_EFLAGS("0", "5", "1")			\
			"1: \n\t"					\
			_op _suffix " %6; "				\
			"2: \n\t"					\
			_POST_EFLAGS("0", "5", "1")			\
			".pushsection .fixup,\"ax\" \n\t"		\
			"3: movb $1, %4 \n\t"				\
			"jmp 2b \n\t"					\
			".popsection \n\t"				\
			_ASM_EXTABLE(1b, 3b)				\
558 559
			: "=m" ((ctxt)->eflags), "=&r" (_tmp),		\
			  "+a" (*rax), "+d" (*rdx), "+qm"(_ex)		\
560
			: "i" (EFLAGS_MASK), "m" ((ctxt)->src.val));	\
561 562
	} while (0)

563
/* instruction has only one source operand, destination is implicit (e.g. mul, div, imul, idiv) */
564
#define emulate_1op_rax_rdx(ctxt, _op, _ex)	\
565
	do {								\
566
		switch((ctxt)->src.bytes) {				\
567
		case 1:							\
568
			__emulate_1op_rax_rdx(ctxt, _op, "b", _ex);	\
569 570
			break;						\
		case 2:							\
571
			__emulate_1op_rax_rdx(ctxt, _op, "w", _ex);	\
572 573
			break;						\
		case 4:							\
574
			__emulate_1op_rax_rdx(ctxt, _op, "l", _ex);	\
575 576
			break;						\
		case 8: ON64(						\
577
			__emulate_1op_rax_rdx(ctxt, _op, "q", _ex));	\
578 579 580 581
			break;						\
		}							\
	} while (0)

582 583 584 585 586 587
static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
				    enum x86_intercept intercept,
				    enum x86_intercept_stage stage)
{
	struct x86_instruction_info info = {
		.intercept  = intercept,
588 589 590 591 592 593 594 595
		.rep_prefix = ctxt->rep_prefix,
		.modrm_mod  = ctxt->modrm_mod,
		.modrm_reg  = ctxt->modrm_reg,
		.modrm_rm   = ctxt->modrm_rm,
		.src_val    = ctxt->src.val64,
		.src_bytes  = ctxt->src.bytes,
		.dst_bytes  = ctxt->dst.bytes,
		.ad_bytes   = ctxt->ad_bytes,
596 597 598
		.next_rip   = ctxt->eip,
	};

599
	return ctxt->ops->intercept(ctxt, &info, stage);
600 601
}

A
Avi Kivity 已提交
602 603 604 605 606
static void assign_masked(ulong *dest, ulong src, ulong mask)
{
	*dest = (*dest & ~mask) | (src & mask);
}

607
static inline unsigned long ad_mask(struct x86_emulate_ctxt *ctxt)
608
{
609
	return (1UL << (ctxt->ad_bytes << 3)) - 1;
610 611
}

A
Avi Kivity 已提交
612 613 614 615 616 617 618 619 620 621 622
static ulong stack_mask(struct x86_emulate_ctxt *ctxt)
{
	u16 sel;
	struct desc_struct ss;

	if (ctxt->mode == X86EMUL_MODE_PROT64)
		return ~0UL;
	ctxt->ops->get_segment(ctxt, &sel, &ss, NULL, VCPU_SREG_SS);
	return ~0U >> ((ss.d ^ 1) * 16);  /* d=0: 0xffff; d=1: 0xffffffff */
}

A
Avi Kivity 已提交
623 624 625 626 627
static int stack_size(struct x86_emulate_ctxt *ctxt)
{
	return (__fls(stack_mask(ctxt)) + 1) >> 3;
}

A
Avi Kivity 已提交
628
/* Access/update address held in a register, based on addressing mode. */
629
static inline unsigned long
630
address_mask(struct x86_emulate_ctxt *ctxt, unsigned long reg)
631
{
632
	if (ctxt->ad_bytes == sizeof(unsigned long))
633 634
		return reg;
	else
635
		return reg & ad_mask(ctxt);
636 637 638
}

static inline unsigned long
639
register_address(struct x86_emulate_ctxt *ctxt, unsigned long reg)
640
{
641
	return address_mask(ctxt, reg);
642 643
}

644 645 646 647 648
static void masked_increment(ulong *reg, ulong mask, int inc)
{
	assign_masked(reg, *reg + inc, mask);
}

649
static inline void
650
register_address_increment(struct x86_emulate_ctxt *ctxt, unsigned long *reg, int inc)
651
{
652 653
	ulong mask;

654
	if (ctxt->ad_bytes == sizeof(unsigned long))
655
		mask = ~0UL;
656
	else
657 658 659 660 661 662
		mask = ad_mask(ctxt);
	masked_increment(reg, mask, inc);
}

static void rsp_increment(struct x86_emulate_ctxt *ctxt, int inc)
{
663
	masked_increment(reg_rmw(ctxt, VCPU_REGS_RSP), stack_mask(ctxt), inc);
664
}
A
Avi Kivity 已提交
665

666
static inline void jmp_rel(struct x86_emulate_ctxt *ctxt, int rel)
667
{
668
	register_address_increment(ctxt, &ctxt->_eip, rel);
669
}
670

671 672 673 674 675 676 677
static u32 desc_limit_scaled(struct desc_struct *desc)
{
	u32 limit = get_desc_limit(desc);

	return desc->g ? (limit << 12) | 0xfff : limit;
}

678
static void set_seg_override(struct x86_emulate_ctxt *ctxt, int seg)
679
{
680 681
	ctxt->has_seg_override = true;
	ctxt->seg_override = seg;
682 683
}

684
static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
685 686 687 688
{
	if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
		return 0;

689
	return ctxt->ops->get_cached_segment_base(ctxt, seg);
690 691
}

692
static unsigned seg_override(struct x86_emulate_ctxt *ctxt)
693
{
694
	if (!ctxt->has_seg_override)
695 696
		return 0;

697
	return ctxt->seg_override;
698 699
}

700 701
static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
			     u32 error, bool valid)
702
{
703 704 705
	ctxt->exception.vector = vec;
	ctxt->exception.error_code = error;
	ctxt->exception.error_code_valid = valid;
706
	return X86EMUL_PROPAGATE_FAULT;
707 708
}

709 710 711 712 713
static int emulate_db(struct x86_emulate_ctxt *ctxt)
{
	return emulate_exception(ctxt, DB_VECTOR, 0, false);
}

714
static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
715
{
716
	return emulate_exception(ctxt, GP_VECTOR, err, true);
717 718
}

719 720 721 722 723
static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
{
	return emulate_exception(ctxt, SS_VECTOR, err, true);
}

724
static int emulate_ud(struct x86_emulate_ctxt *ctxt)
725
{
726
	return emulate_exception(ctxt, UD_VECTOR, 0, false);
727 728
}

729
static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
730
{
731
	return emulate_exception(ctxt, TS_VECTOR, err, true);
732 733
}

734 735
static int emulate_de(struct x86_emulate_ctxt *ctxt)
{
736
	return emulate_exception(ctxt, DE_VECTOR, 0, false);
737 738
}

A
Avi Kivity 已提交
739 740 741 742 743
static int emulate_nm(struct x86_emulate_ctxt *ctxt)
{
	return emulate_exception(ctxt, NM_VECTOR, 0, false);
}

744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763
static u16 get_segment_selector(struct x86_emulate_ctxt *ctxt, unsigned seg)
{
	u16 selector;
	struct desc_struct desc;

	ctxt->ops->get_segment(ctxt, &selector, &desc, NULL, seg);
	return selector;
}

static void set_segment_selector(struct x86_emulate_ctxt *ctxt, u16 selector,
				 unsigned seg)
{
	u16 dummy;
	u32 base3;
	struct desc_struct desc;

	ctxt->ops->get_segment(ctxt, &dummy, &desc, &base3, seg);
	ctxt->ops->set_segment(ctxt, selector, &desc, base3, seg);
}

764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786
/*
 * x86 defines three classes of vector instructions: explicitly
 * aligned, explicitly unaligned, and the rest, which change behaviour
 * depending on whether they're AVX encoded or not.
 *
 * Also included is CMPXCHG16B which is not a vector instruction, yet it is
 * subject to the same check.
 */
static bool insn_aligned(struct x86_emulate_ctxt *ctxt, unsigned size)
{
	if (likely(size < 16))
		return false;

	if (ctxt->d & Aligned)
		return true;
	else if (ctxt->d & Unaligned)
		return false;
	else if (ctxt->d & Avx)
		return false;
	else
		return true;
}

787
static int __linearize(struct x86_emulate_ctxt *ctxt,
788
		     struct segmented_address addr,
789
		     unsigned size, bool write, bool fetch,
790 791
		     ulong *linear)
{
792 793
	struct desc_struct desc;
	bool usable;
794
	ulong la;
795
	u32 lim;
796
	u16 sel;
797
	unsigned cpl;
798

799
	la = seg_base(ctxt, addr.seg) + addr.ea;
800 801 802 803 804 805
	switch (ctxt->mode) {
	case X86EMUL_MODE_PROT64:
		if (((signed long)la << 16) >> 16 != la)
			return emulate_gp(ctxt, 0);
		break;
	default:
806 807
		usable = ctxt->ops->get_segment(ctxt, &sel, &desc, NULL,
						addr.seg);
808 809
		if (!usable)
			goto bad;
810 811 812
		/* code segment in protected mode or read-only data segment */
		if ((((ctxt->mode != X86EMUL_MODE_REAL) && (desc.type & 8))
					|| !(desc.type & 2)) && write)
813 814
			goto bad;
		/* unreadable code segment */
815
		if (!fetch && (desc.type & 8) && !(desc.type & 2))
816 817 818 819 820 821 822
			goto bad;
		lim = desc_limit_scaled(&desc);
		if ((desc.type & 8) || !(desc.type & 4)) {
			/* expand-up segment */
			if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
				goto bad;
		} else {
G
Guo Chao 已提交
823
			/* expand-down segment */
824 825 826 827 828 829
			if (addr.ea <= lim || (u32)(addr.ea + size - 1) <= lim)
				goto bad;
			lim = desc.d ? 0xffffffff : 0xffff;
			if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
				goto bad;
		}
830
		cpl = ctxt->ops->cpl(ctxt);
831 832 833 834 835 836 837 838 839 840 841 842 843 844 845
		if (!(desc.type & 8)) {
			/* data segment */
			if (cpl > desc.dpl)
				goto bad;
		} else if ((desc.type & 8) && !(desc.type & 4)) {
			/* nonconforming code segment */
			if (cpl != desc.dpl)
				goto bad;
		} else if ((desc.type & 8) && (desc.type & 4)) {
			/* conforming code segment */
			if (cpl < desc.dpl)
				goto bad;
		}
		break;
	}
846
	if (fetch ? ctxt->mode != X86EMUL_MODE_PROT64 : ctxt->ad_bytes != 8)
847
		la &= (u32)-1;
848 849
	if (insn_aligned(ctxt, size) && ((la & (size - 1)) != 0))
		return emulate_gp(ctxt, 0);
850 851
	*linear = la;
	return X86EMUL_CONTINUE;
852 853
bad:
	if (addr.seg == VCPU_SREG_SS)
854
		return emulate_ss(ctxt, sel);
855
	else
856
		return emulate_gp(ctxt, sel);
857 858
}

859 860 861 862 863 864 865 866 867
static int linearize(struct x86_emulate_ctxt *ctxt,
		     struct segmented_address addr,
		     unsigned size, bool write,
		     ulong *linear)
{
	return __linearize(ctxt, addr, size, write, false, linear);
}


868 869 870 871 872
static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
			      struct segmented_address addr,
			      void *data,
			      unsigned size)
{
873 874 875
	int rc;
	ulong linear;

876
	rc = linearize(ctxt, addr, size, false, &linear);
877 878
	if (rc != X86EMUL_CONTINUE)
		return rc;
879
	return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception);
880 881
}

882 883 884 885 886 887 888 889
/*
 * Fetch the next byte of the instruction being emulated which is pointed to
 * by ctxt->_eip, then increment ctxt->_eip.
 *
 * Also prefetch the remaining bytes of the instruction without crossing page
 * boundary if they are not in fetch_cache yet.
 */
static int do_insn_fetch_byte(struct x86_emulate_ctxt *ctxt, u8 *dest)
890
{
891
	struct fetch_cache *fc = &ctxt->fetch;
892
	int rc;
893
	int size, cur_size;
894

895
	if (ctxt->_eip == fc->end) {
896
		unsigned long linear;
897 898
		struct segmented_address addr = { .seg = VCPU_SREG_CS,
						  .ea  = ctxt->_eip };
899
		cur_size = fc->end - fc->start;
900 901
		size = min(15UL - cur_size,
			   PAGE_SIZE - offset_in_page(ctxt->_eip));
902
		rc = __linearize(ctxt, addr, size, false, true, &linear);
903
		if (unlikely(rc != X86EMUL_CONTINUE))
904
			return rc;
905 906
		rc = ctxt->ops->fetch(ctxt, linear, fc->data + cur_size,
				      size, &ctxt->exception);
907
		if (unlikely(rc != X86EMUL_CONTINUE))
908
			return rc;
909
		fc->end += size;
910
	}
911 912
	*dest = fc->data[ctxt->_eip - fc->start];
	ctxt->_eip++;
913
	return X86EMUL_CONTINUE;
914 915 916
}

static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
917
			 void *dest, unsigned size)
918
{
919
	int rc;
920

921
	/* x86 instructions are limited to 15 bytes. */
922
	if (unlikely(ctxt->_eip + size - ctxt->eip > 15))
923
		return X86EMUL_UNHANDLEABLE;
924
	while (size--) {
925
		rc = do_insn_fetch_byte(ctxt, dest++);
926
		if (rc != X86EMUL_CONTINUE)
927 928
			return rc;
	}
929
	return X86EMUL_CONTINUE;
930 931
}

932
/* Fetch next part of the instruction being emulated. */
933
#define insn_fetch(_type, _ctxt)					\
934
({	unsigned long _x;						\
935
	rc = do_insn_fetch(_ctxt, &_x, sizeof(_type));			\
936 937 938 939 940
	if (rc != X86EMUL_CONTINUE)					\
		goto done;						\
	(_type)_x;							\
})

941 942
#define insn_fetch_arr(_arr, _size, _ctxt)				\
({	rc = do_insn_fetch(_ctxt, _arr, (_size));			\
943 944 945 946
	if (rc != X86EMUL_CONTINUE)					\
		goto done;						\
})

947 948 949 950 951
/*
 * Given the 'reg' portion of a ModRM byte, and a register block, return a
 * pointer into the block that addresses the relevant register.
 * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
 */
952
static void *decode_register(struct x86_emulate_ctxt *ctxt, u8 modrm_reg,
953
			     int highbyte_regs)
A
Avi Kivity 已提交
954 955 956 957
{
	void *p;

	if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
958 959 960
		p = (unsigned char *)reg_rmw(ctxt, modrm_reg & 3) + 1;
	else
		p = reg_rmw(ctxt, modrm_reg);
A
Avi Kivity 已提交
961 962 963 964
	return p;
}

static int read_descriptor(struct x86_emulate_ctxt *ctxt,
965
			   struct segmented_address addr,
A
Avi Kivity 已提交
966 967 968 969 970 971 972
			   u16 *size, unsigned long *address, int op_bytes)
{
	int rc;

	if (op_bytes == 2)
		op_bytes = 3;
	*address = 0;
973
	rc = segmented_read_std(ctxt, addr, size, 2);
974
	if (rc != X86EMUL_CONTINUE)
A
Avi Kivity 已提交
975
		return rc;
976
	addr.ea += 2;
977
	rc = segmented_read_std(ctxt, addr, address, op_bytes);
A
Avi Kivity 已提交
978 979 980
	return rc;
}

981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015
FASTOP2(add);
FASTOP2(or);
FASTOP2(adc);
FASTOP2(sbb);
FASTOP2(and);
FASTOP2(sub);
FASTOP2(xor);
FASTOP2(cmp);
FASTOP2(test);

FASTOP3WCL(shld);
FASTOP3WCL(shrd);

FASTOP2W(imul);

FASTOP1(not);
FASTOP1(neg);
FASTOP1(inc);
FASTOP1(dec);

FASTOP2CL(rol);
FASTOP2CL(ror);
FASTOP2CL(rcl);
FASTOP2CL(rcr);
FASTOP2CL(shl);
FASTOP2CL(shr);
FASTOP2CL(sar);

FASTOP2W(bsf);
FASTOP2W(bsr);
FASTOP2W(bt);
FASTOP2W(bts);
FASTOP2W(btr);
FASTOP2W(btc);

1016
static u8 test_cc(unsigned int condition, unsigned long flags)
1017
{
1018 1019
	u8 rc;
	void (*fop)(void) = (void *)em_setcc + 4 * (condition & 0xf);
1020

1021
	flags = (flags & EFLAGS_MASK) | X86_EFLAGS_IF;
1022
	asm("push %[flags]; popf; call *%[fastop]"
1023 1024
	    : "=a"(rc) : [fastop]"r"(fop), [flags]"r"(flags));
	return rc;
1025 1026
}

1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044
static void fetch_register_operand(struct operand *op)
{
	switch (op->bytes) {
	case 1:
		op->val = *(u8 *)op->addr.reg;
		break;
	case 2:
		op->val = *(u16 *)op->addr.reg;
		break;
	case 4:
		op->val = *(u32 *)op->addr.reg;
		break;
	case 8:
		op->val = *(u64 *)op->addr.reg;
		break;
	}
}

A
Avi Kivity 已提交
1045 1046 1047 1048
static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
1049 1050 1051 1052 1053 1054 1055 1056
	case 0: asm("movdqa %%xmm0, %0" : "=m"(*data)); break;
	case 1: asm("movdqa %%xmm1, %0" : "=m"(*data)); break;
	case 2: asm("movdqa %%xmm2, %0" : "=m"(*data)); break;
	case 3: asm("movdqa %%xmm3, %0" : "=m"(*data)); break;
	case 4: asm("movdqa %%xmm4, %0" : "=m"(*data)); break;
	case 5: asm("movdqa %%xmm5, %0" : "=m"(*data)); break;
	case 6: asm("movdqa %%xmm6, %0" : "=m"(*data)); break;
	case 7: asm("movdqa %%xmm7, %0" : "=m"(*data)); break;
A
Avi Kivity 已提交
1057
#ifdef CONFIG_X86_64
1058 1059 1060 1061 1062 1063 1064 1065
	case 8: asm("movdqa %%xmm8, %0" : "=m"(*data)); break;
	case 9: asm("movdqa %%xmm9, %0" : "=m"(*data)); break;
	case 10: asm("movdqa %%xmm10, %0" : "=m"(*data)); break;
	case 11: asm("movdqa %%xmm11, %0" : "=m"(*data)); break;
	case 12: asm("movdqa %%xmm12, %0" : "=m"(*data)); break;
	case 13: asm("movdqa %%xmm13, %0" : "=m"(*data)); break;
	case 14: asm("movdqa %%xmm14, %0" : "=m"(*data)); break;
	case 15: asm("movdqa %%xmm15, %0" : "=m"(*data)); break;
A
Avi Kivity 已提交
1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076
#endif
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
			  int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
1077 1078 1079 1080 1081 1082 1083 1084
	case 0: asm("movdqa %0, %%xmm0" : : "m"(*data)); break;
	case 1: asm("movdqa %0, %%xmm1" : : "m"(*data)); break;
	case 2: asm("movdqa %0, %%xmm2" : : "m"(*data)); break;
	case 3: asm("movdqa %0, %%xmm3" : : "m"(*data)); break;
	case 4: asm("movdqa %0, %%xmm4" : : "m"(*data)); break;
	case 5: asm("movdqa %0, %%xmm5" : : "m"(*data)); break;
	case 6: asm("movdqa %0, %%xmm6" : : "m"(*data)); break;
	case 7: asm("movdqa %0, %%xmm7" : : "m"(*data)); break;
A
Avi Kivity 已提交
1085
#ifdef CONFIG_X86_64
1086 1087 1088 1089 1090 1091 1092 1093
	case 8: asm("movdqa %0, %%xmm8" : : "m"(*data)); break;
	case 9: asm("movdqa %0, %%xmm9" : : "m"(*data)); break;
	case 10: asm("movdqa %0, %%xmm10" : : "m"(*data)); break;
	case 11: asm("movdqa %0, %%xmm11" : : "m"(*data)); break;
	case 12: asm("movdqa %0, %%xmm12" : : "m"(*data)); break;
	case 13: asm("movdqa %0, %%xmm13" : : "m"(*data)); break;
	case 14: asm("movdqa %0, %%xmm14" : : "m"(*data)); break;
	case 15: asm("movdqa %0, %%xmm15" : : "m"(*data)); break;
A
Avi Kivity 已提交
1094 1095 1096 1097 1098 1099
#endif
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

A
Avi Kivity 已提交
1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133
static void read_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
	case 0: asm("movq %%mm0, %0" : "=m"(*data)); break;
	case 1: asm("movq %%mm1, %0" : "=m"(*data)); break;
	case 2: asm("movq %%mm2, %0" : "=m"(*data)); break;
	case 3: asm("movq %%mm3, %0" : "=m"(*data)); break;
	case 4: asm("movq %%mm4, %0" : "=m"(*data)); break;
	case 5: asm("movq %%mm5, %0" : "=m"(*data)); break;
	case 6: asm("movq %%mm6, %0" : "=m"(*data)); break;
	case 7: asm("movq %%mm7, %0" : "=m"(*data)); break;
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

static void write_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
	case 0: asm("movq %0, %%mm0" : : "m"(*data)); break;
	case 1: asm("movq %0, %%mm1" : : "m"(*data)); break;
	case 2: asm("movq %0, %%mm2" : : "m"(*data)); break;
	case 3: asm("movq %0, %%mm3" : : "m"(*data)); break;
	case 4: asm("movq %0, %%mm4" : : "m"(*data)); break;
	case 5: asm("movq %0, %%mm5" : : "m"(*data)); break;
	case 6: asm("movq %0, %%mm6" : : "m"(*data)); break;
	case 7: asm("movq %0, %%mm7" : : "m"(*data)); break;
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180
static int em_fninit(struct x86_emulate_ctxt *ctxt)
{
	if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
		return emulate_nm(ctxt);

	ctxt->ops->get_fpu(ctxt);
	asm volatile("fninit");
	ctxt->ops->put_fpu(ctxt);
	return X86EMUL_CONTINUE;
}

static int em_fnstcw(struct x86_emulate_ctxt *ctxt)
{
	u16 fcw;

	if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
		return emulate_nm(ctxt);

	ctxt->ops->get_fpu(ctxt);
	asm volatile("fnstcw %0": "+m"(fcw));
	ctxt->ops->put_fpu(ctxt);

	/* force 2 byte destination */
	ctxt->dst.bytes = 2;
	ctxt->dst.val = fcw;

	return X86EMUL_CONTINUE;
}

static int em_fnstsw(struct x86_emulate_ctxt *ctxt)
{
	u16 fsw;

	if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
		return emulate_nm(ctxt);

	ctxt->ops->get_fpu(ctxt);
	asm volatile("fnstsw %0": "+m"(fsw));
	ctxt->ops->put_fpu(ctxt);

	/* force 2 byte destination */
	ctxt->dst.bytes = 2;
	ctxt->dst.val = fsw;

	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
1181
static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
1182
				    struct operand *op)
1183
{
1184 1185
	unsigned reg = ctxt->modrm_reg;
	int highbyte_regs = ctxt->rex_prefix == 0;
1186

1187 1188
	if (!(ctxt->d & ModRM))
		reg = (ctxt->b & 7) | ((ctxt->rex_prefix & 1) << 3);
A
Avi Kivity 已提交
1189

1190
	if (ctxt->d & Sse) {
A
Avi Kivity 已提交
1191 1192 1193 1194 1195 1196
		op->type = OP_XMM;
		op->bytes = 16;
		op->addr.xmm = reg;
		read_sse_reg(ctxt, &op->vec_val, reg);
		return;
	}
A
Avi Kivity 已提交
1197 1198 1199 1200 1201 1202 1203
	if (ctxt->d & Mmx) {
		reg &= 7;
		op->type = OP_MM;
		op->bytes = 8;
		op->addr.mm = reg;
		return;
	}
A
Avi Kivity 已提交
1204

1205
	op->type = OP_REG;
1206
	if (ctxt->d & ByteOp) {
1207
		op->addr.reg = decode_register(ctxt, reg, highbyte_regs);
1208 1209
		op->bytes = 1;
	} else {
1210
		op->addr.reg = decode_register(ctxt, reg, 0);
1211
		op->bytes = ctxt->op_bytes;
1212
	}
1213
	fetch_register_operand(op);
1214 1215 1216
	op->orig_val = op->val;
}

1217 1218 1219 1220 1221 1222
static void adjust_modrm_seg(struct x86_emulate_ctxt *ctxt, int base_reg)
{
	if (base_reg == VCPU_REGS_RSP || base_reg == VCPU_REGS_RBP)
		ctxt->modrm_seg = VCPU_SREG_SS;
}

1223
static int decode_modrm(struct x86_emulate_ctxt *ctxt,
1224
			struct operand *op)
1225 1226
{
	u8 sib;
1227
	int index_reg = 0, base_reg = 0, scale;
1228
	int rc = X86EMUL_CONTINUE;
1229
	ulong modrm_ea = 0;
1230

1231 1232 1233 1234
	if (ctxt->rex_prefix) {
		ctxt->modrm_reg = (ctxt->rex_prefix & 4) << 1;	/* REX.R */
		index_reg = (ctxt->rex_prefix & 2) << 2; /* REX.X */
		ctxt->modrm_rm = base_reg = (ctxt->rex_prefix & 1) << 3; /* REG.B */
1235 1236
	}

1237 1238 1239 1240
	ctxt->modrm_mod |= (ctxt->modrm & 0xc0) >> 6;
	ctxt->modrm_reg |= (ctxt->modrm & 0x38) >> 3;
	ctxt->modrm_rm |= (ctxt->modrm & 0x07);
	ctxt->modrm_seg = VCPU_SREG_DS;
1241

1242
	if (ctxt->modrm_mod == 3) {
1243
		op->type = OP_REG;
1244
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
1245
		op->addr.reg = decode_register(ctxt, ctxt->modrm_rm, ctxt->d & ByteOp);
1246
		if (ctxt->d & Sse) {
A
Avi Kivity 已提交
1247 1248
			op->type = OP_XMM;
			op->bytes = 16;
1249 1250
			op->addr.xmm = ctxt->modrm_rm;
			read_sse_reg(ctxt, &op->vec_val, ctxt->modrm_rm);
A
Avi Kivity 已提交
1251 1252
			return rc;
		}
A
Avi Kivity 已提交
1253 1254 1255 1256 1257 1258
		if (ctxt->d & Mmx) {
			op->type = OP_MM;
			op->bytes = 8;
			op->addr.xmm = ctxt->modrm_rm & 7;
			return rc;
		}
1259
		fetch_register_operand(op);
1260 1261 1262
		return rc;
	}

1263 1264
	op->type = OP_MEM;

1265
	if (ctxt->ad_bytes == 2) {
1266 1267 1268 1269
		unsigned bx = reg_read(ctxt, VCPU_REGS_RBX);
		unsigned bp = reg_read(ctxt, VCPU_REGS_RBP);
		unsigned si = reg_read(ctxt, VCPU_REGS_RSI);
		unsigned di = reg_read(ctxt, VCPU_REGS_RDI);
1270 1271

		/* 16-bit ModR/M decode. */
1272
		switch (ctxt->modrm_mod) {
1273
		case 0:
1274
			if (ctxt->modrm_rm == 6)
1275
				modrm_ea += insn_fetch(u16, ctxt);
1276 1277
			break;
		case 1:
1278
			modrm_ea += insn_fetch(s8, ctxt);
1279 1280
			break;
		case 2:
1281
			modrm_ea += insn_fetch(u16, ctxt);
1282 1283
			break;
		}
1284
		switch (ctxt->modrm_rm) {
1285
		case 0:
1286
			modrm_ea += bx + si;
1287 1288
			break;
		case 1:
1289
			modrm_ea += bx + di;
1290 1291
			break;
		case 2:
1292
			modrm_ea += bp + si;
1293 1294
			break;
		case 3:
1295
			modrm_ea += bp + di;
1296 1297
			break;
		case 4:
1298
			modrm_ea += si;
1299 1300
			break;
		case 5:
1301
			modrm_ea += di;
1302 1303
			break;
		case 6:
1304
			if (ctxt->modrm_mod != 0)
1305
				modrm_ea += bp;
1306 1307
			break;
		case 7:
1308
			modrm_ea += bx;
1309 1310
			break;
		}
1311 1312 1313
		if (ctxt->modrm_rm == 2 || ctxt->modrm_rm == 3 ||
		    (ctxt->modrm_rm == 6 && ctxt->modrm_mod != 0))
			ctxt->modrm_seg = VCPU_SREG_SS;
1314
		modrm_ea = (u16)modrm_ea;
1315 1316
	} else {
		/* 32/64-bit ModR/M decode. */
1317
		if ((ctxt->modrm_rm & 7) == 4) {
1318
			sib = insn_fetch(u8, ctxt);
1319 1320 1321 1322
			index_reg |= (sib >> 3) & 7;
			base_reg |= sib & 7;
			scale = sib >> 6;

1323
			if ((base_reg & 7) == 5 && ctxt->modrm_mod == 0)
1324
				modrm_ea += insn_fetch(s32, ctxt);
1325
			else {
1326
				modrm_ea += reg_read(ctxt, base_reg);
1327 1328
				adjust_modrm_seg(ctxt, base_reg);
			}
1329
			if (index_reg != 4)
1330
				modrm_ea += reg_read(ctxt, index_reg) << scale;
1331
		} else if ((ctxt->modrm_rm & 7) == 5 && ctxt->modrm_mod == 0) {
1332
			if (ctxt->mode == X86EMUL_MODE_PROT64)
1333
				ctxt->rip_relative = 1;
1334 1335
		} else {
			base_reg = ctxt->modrm_rm;
1336
			modrm_ea += reg_read(ctxt, base_reg);
1337 1338
			adjust_modrm_seg(ctxt, base_reg);
		}
1339
		switch (ctxt->modrm_mod) {
1340
		case 0:
1341
			if (ctxt->modrm_rm == 5)
1342
				modrm_ea += insn_fetch(s32, ctxt);
1343 1344
			break;
		case 1:
1345
			modrm_ea += insn_fetch(s8, ctxt);
1346 1347
			break;
		case 2:
1348
			modrm_ea += insn_fetch(s32, ctxt);
1349 1350 1351
			break;
		}
	}
1352
	op->addr.mem.ea = modrm_ea;
1353 1354 1355 1356 1357
done:
	return rc;
}

static int decode_abs(struct x86_emulate_ctxt *ctxt,
1358
		      struct operand *op)
1359
{
1360
	int rc = X86EMUL_CONTINUE;
1361

1362
	op->type = OP_MEM;
1363
	switch (ctxt->ad_bytes) {
1364
	case 2:
1365
		op->addr.mem.ea = insn_fetch(u16, ctxt);
1366 1367
		break;
	case 4:
1368
		op->addr.mem.ea = insn_fetch(u32, ctxt);
1369 1370
		break;
	case 8:
1371
		op->addr.mem.ea = insn_fetch(u64, ctxt);
1372 1373 1374 1375 1376 1377
		break;
	}
done:
	return rc;
}

1378
static void fetch_bit_operand(struct x86_emulate_ctxt *ctxt)
1379
{
1380
	long sv = 0, mask;
1381

1382 1383
	if (ctxt->dst.type == OP_MEM && ctxt->src.type == OP_REG) {
		mask = ~(ctxt->dst.bytes * 8 - 1);
1384

1385 1386 1387 1388
		if (ctxt->src.bytes == 2)
			sv = (s16)ctxt->src.val & (s16)mask;
		else if (ctxt->src.bytes == 4)
			sv = (s32)ctxt->src.val & (s32)mask;
1389

1390
		ctxt->dst.addr.mem.ea += (sv >> 3);
1391
	}
1392 1393

	/* only subword offset */
1394
	ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
1395 1396
}

1397 1398
static int read_emulated(struct x86_emulate_ctxt *ctxt,
			 unsigned long addr, void *dest, unsigned size)
A
Avi Kivity 已提交
1399
{
1400
	int rc;
1401
	struct read_cache *mc = &ctxt->mem_read;
A
Avi Kivity 已提交
1402

1403 1404
	if (mc->pos < mc->end)
		goto read_cached;
A
Avi Kivity 已提交
1405

1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417
	WARN_ON((mc->end + size) >= sizeof(mc->data));

	rc = ctxt->ops->read_emulated(ctxt, addr, mc->data + mc->end, size,
				      &ctxt->exception);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	mc->end += size;

read_cached:
	memcpy(dest, mc->data + mc->pos, size);
	mc->pos += size;
1418 1419
	return X86EMUL_CONTINUE;
}
A
Avi Kivity 已提交
1420

1421 1422 1423 1424 1425
static int segmented_read(struct x86_emulate_ctxt *ctxt,
			  struct segmented_address addr,
			  void *data,
			  unsigned size)
{
1426 1427 1428
	int rc;
	ulong linear;

1429
	rc = linearize(ctxt, addr, size, false, &linear);
1430 1431
	if (rc != X86EMUL_CONTINUE)
		return rc;
1432
	return read_emulated(ctxt, linear, data, size);
1433 1434 1435 1436 1437 1438 1439
}

static int segmented_write(struct x86_emulate_ctxt *ctxt,
			   struct segmented_address addr,
			   const void *data,
			   unsigned size)
{
1440 1441 1442
	int rc;
	ulong linear;

1443
	rc = linearize(ctxt, addr, size, true, &linear);
1444 1445
	if (rc != X86EMUL_CONTINUE)
		return rc;
1446 1447
	return ctxt->ops->write_emulated(ctxt, linear, data, size,
					 &ctxt->exception);
1448 1449 1450 1451 1452 1453 1454
}

static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
			     struct segmented_address addr,
			     const void *orig_data, const void *data,
			     unsigned size)
{
1455 1456 1457
	int rc;
	ulong linear;

1458
	rc = linearize(ctxt, addr, size, true, &linear);
1459 1460
	if (rc != X86EMUL_CONTINUE)
		return rc;
1461 1462
	return ctxt->ops->cmpxchg_emulated(ctxt, linear, orig_data, data,
					   size, &ctxt->exception);
1463 1464
}

1465 1466 1467 1468
static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
			   unsigned int size, unsigned short port,
			   void *dest)
{
1469
	struct read_cache *rc = &ctxt->io_read;
1470

1471 1472
	if (rc->pos == rc->end) { /* refill pio read ahead */
		unsigned int in_page, n;
1473
		unsigned int count = ctxt->rep_prefix ?
1474
			address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) : 1;
1475
		in_page = (ctxt->eflags & EFLG_DF) ?
1476 1477
			offset_in_page(reg_read(ctxt, VCPU_REGS_RDI)) :
			PAGE_SIZE - offset_in_page(reg_read(ctxt, VCPU_REGS_RDI));
1478 1479 1480 1481 1482
		n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
			count);
		if (n == 0)
			n = 1;
		rc->pos = rc->end = 0;
1483
		if (!ctxt->ops->pio_in_emulated(ctxt, size, port, rc->data, n))
1484 1485
			return 0;
		rc->end = n * size;
A
Avi Kivity 已提交
1486 1487
	}

1488 1489 1490 1491 1492 1493 1494 1495 1496
	if (ctxt->rep_prefix && !(ctxt->eflags & EFLG_DF)) {
		ctxt->dst.data = rc->data + rc->pos;
		ctxt->dst.type = OP_MEM_STR;
		ctxt->dst.count = (rc->end - rc->pos) / size;
		rc->pos = rc->end;
	} else {
		memcpy(dest, rc->data + rc->pos, size);
		rc->pos += size;
	}
1497 1498
	return 1;
}
A
Avi Kivity 已提交
1499

1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515
static int read_interrupt_descriptor(struct x86_emulate_ctxt *ctxt,
				     u16 index, struct desc_struct *desc)
{
	struct desc_ptr dt;
	ulong addr;

	ctxt->ops->get_idt(ctxt, &dt);

	if (dt.size < index * 8 + 7)
		return emulate_gp(ctxt, index << 3 | 0x2);

	addr = dt.address + index * 8;
	return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
				   &ctxt->exception);
}

1516 1517 1518
static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
				     u16 selector, struct desc_ptr *dt)
{
1519
	const struct x86_emulate_ops *ops = ctxt->ops;
1520

1521 1522
	if (selector & 1 << 2) {
		struct desc_struct desc;
1523 1524
		u16 sel;

1525
		memset (dt, 0, sizeof *dt);
1526
		if (!ops->get_segment(ctxt, &sel, &desc, NULL, VCPU_SREG_LDTR))
1527
			return;
1528

1529 1530 1531
		dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
		dt->address = get_desc_base(&desc);
	} else
1532
		ops->get_gdt(ctxt, dt);
1533
}
1534

1535 1536
/* allowed just for 8 bytes segments */
static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1537 1538
				   u16 selector, struct desc_struct *desc,
				   ulong *desc_addr_p)
1539 1540 1541 1542
{
	struct desc_ptr dt;
	u16 index = selector >> 3;
	ulong addr;
1543

1544
	get_descriptor_table_ptr(ctxt, selector, &dt);
1545

1546 1547
	if (dt.size < index * 8 + 7)
		return emulate_gp(ctxt, selector & 0xfffc);
1548

1549
	*desc_addr_p = addr = dt.address + index * 8;
1550 1551
	return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
				   &ctxt->exception);
1552
}
1553

1554 1555 1556 1557 1558 1559 1560
/* allowed just for 8 bytes segments */
static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
				    u16 selector, struct desc_struct *desc)
{
	struct desc_ptr dt;
	u16 index = selector >> 3;
	ulong addr;
A
Avi Kivity 已提交
1561

1562
	get_descriptor_table_ptr(ctxt, selector, &dt);
1563

1564 1565
	if (dt.size < index * 8 + 7)
		return emulate_gp(ctxt, selector & 0xfffc);
A
Avi Kivity 已提交
1566

1567
	addr = dt.address + index * 8;
1568 1569
	return ctxt->ops->write_std(ctxt, addr, desc, sizeof *desc,
				    &ctxt->exception);
1570
}
1571

1572
/* Does not support long mode */
1573 1574 1575
static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
				   u16 selector, int seg)
{
1576
	struct desc_struct seg_desc, old_desc;
1577 1578 1579 1580
	u8 dpl, rpl, cpl;
	unsigned err_vec = GP_VECTOR;
	u32 err_code = 0;
	bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
1581
	ulong desc_addr;
1582
	int ret;
1583
	u16 dummy;
1584

1585
	memset(&seg_desc, 0, sizeof seg_desc);
1586

1587 1588 1589
	if (ctxt->mode == X86EMUL_MODE_REAL) {
		/* set real mode segment descriptor (keep limit etc. for
		 * unreal mode) */
1590
		ctxt->ops->get_segment(ctxt, &dummy, &seg_desc, NULL, seg);
1591 1592
		set_desc_base(&seg_desc, selector << 4);
		goto load;
1593 1594 1595 1596 1597 1598 1599 1600 1601
	} else if (seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86) {
		/* VM86 needs a clean new segment descriptor */
		set_desc_base(&seg_desc, selector << 4);
		set_desc_limit(&seg_desc, 0xffff);
		seg_desc.type = 3;
		seg_desc.p = 1;
		seg_desc.s = 1;
		seg_desc.dpl = 3;
		goto load;
1602 1603
	}

1604 1605 1606 1607 1608 1609 1610 1611
	rpl = selector & 3;
	cpl = ctxt->ops->cpl(ctxt);

	/* NULL selector is not valid for TR, CS and SS (except for long mode) */
	if ((seg == VCPU_SREG_CS
	     || (seg == VCPU_SREG_SS
		 && (ctxt->mode != X86EMUL_MODE_PROT64 || rpl != cpl))
	     || seg == VCPU_SREG_TR)
1612 1613 1614 1615 1616 1617 1618 1619 1620 1621
	    && null_selector)
		goto exception;

	/* TR should be in GDT only */
	if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
		goto exception;

	if (null_selector) /* for NULL selector skip all following checks */
		goto load;

1622
	ret = read_segment_descriptor(ctxt, selector, &seg_desc, &desc_addr);
1623 1624 1625 1626 1627 1628
	if (ret != X86EMUL_CONTINUE)
		return ret;

	err_code = selector & 0xfffc;
	err_vec = GP_VECTOR;

G
Guo Chao 已提交
1629
	/* can't load system descriptor into segment selector */
1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647
	if (seg <= VCPU_SREG_GS && !seg_desc.s)
		goto exception;

	if (!seg_desc.p) {
		err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
		goto exception;
	}

	dpl = seg_desc.dpl;

	switch (seg) {
	case VCPU_SREG_SS:
		/*
		 * segment is not a writable data segment or segment
		 * selector's RPL != CPL or segment selector's RPL != CPL
		 */
		if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
			goto exception;
A
Avi Kivity 已提交
1648
		break;
1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663
	case VCPU_SREG_CS:
		if (!(seg_desc.type & 8))
			goto exception;

		if (seg_desc.type & 4) {
			/* conforming */
			if (dpl > cpl)
				goto exception;
		} else {
			/* nonconforming */
			if (rpl > cpl || dpl != cpl)
				goto exception;
		}
		/* CS(RPL) <- CPL */
		selector = (selector & 0xfffc) | cpl;
A
Avi Kivity 已提交
1664
		break;
1665 1666 1667
	case VCPU_SREG_TR:
		if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
			goto exception;
1668 1669 1670 1671 1672 1673
		old_desc = seg_desc;
		seg_desc.type |= 2; /* busy */
		ret = ctxt->ops->cmpxchg_emulated(ctxt, desc_addr, &old_desc, &seg_desc,
						  sizeof(seg_desc), &ctxt->exception);
		if (ret != X86EMUL_CONTINUE)
			return ret;
1674 1675 1676 1677 1678 1679
		break;
	case VCPU_SREG_LDTR:
		if (seg_desc.s || seg_desc.type != 2)
			goto exception;
		break;
	default: /*  DS, ES, FS, or GS */
1680
		/*
1681 1682 1683
		 * segment is not a data or readable code segment or
		 * ((segment is a data or nonconforming code segment)
		 * and (both RPL and CPL > DPL))
1684
		 */
1685 1686 1687 1688
		if ((seg_desc.type & 0xa) == 0x8 ||
		    (((seg_desc.type & 0xc) != 0xc) &&
		     (rpl > dpl && cpl > dpl)))
			goto exception;
A
Avi Kivity 已提交
1689
		break;
1690 1691 1692 1693 1694
	}

	if (seg_desc.s) {
		/* mark segment as accessed */
		seg_desc.type |= 1;
1695
		ret = write_segment_descriptor(ctxt, selector, &seg_desc);
1696 1697 1698 1699
		if (ret != X86EMUL_CONTINUE)
			return ret;
	}
load:
1700
	ctxt->ops->set_segment(ctxt, selector, &seg_desc, 0, seg);
1701 1702 1703 1704 1705 1706
	return X86EMUL_CONTINUE;
exception:
	emulate_exception(ctxt, err_vec, err_code, true);
	return X86EMUL_PROPAGATE_FAULT;
}

1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725
static void write_register_operand(struct operand *op)
{
	/* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
	switch (op->bytes) {
	case 1:
		*(u8 *)op->addr.reg = (u8)op->val;
		break;
	case 2:
		*(u16 *)op->addr.reg = (u16)op->val;
		break;
	case 4:
		*op->addr.reg = (u32)op->val;
		break;	/* 64b: zero-extend */
	case 8:
		*op->addr.reg = op->val;
		break;
	}
}

1726
static int writeback(struct x86_emulate_ctxt *ctxt)
1727 1728 1729
{
	int rc;

1730 1731 1732
	if (ctxt->d & NoWrite)
		return X86EMUL_CONTINUE;

1733
	switch (ctxt->dst.type) {
1734
	case OP_REG:
1735
		write_register_operand(&ctxt->dst);
A
Avi Kivity 已提交
1736
		break;
1737
	case OP_MEM:
1738
		if (ctxt->lock_prefix)
1739
			rc = segmented_cmpxchg(ctxt,
1740 1741 1742 1743
					       ctxt->dst.addr.mem,
					       &ctxt->dst.orig_val,
					       &ctxt->dst.val,
					       ctxt->dst.bytes);
1744
		else
1745
			rc = segmented_write(ctxt,
1746 1747 1748
					     ctxt->dst.addr.mem,
					     &ctxt->dst.val,
					     ctxt->dst.bytes);
1749 1750
		if (rc != X86EMUL_CONTINUE)
			return rc;
1751
		break;
1752 1753 1754 1755 1756 1757 1758 1759
	case OP_MEM_STR:
		rc = segmented_write(ctxt,
				ctxt->dst.addr.mem,
				ctxt->dst.data,
				ctxt->dst.bytes * ctxt->dst.count);
		if (rc != X86EMUL_CONTINUE)
			return rc;
		break;
A
Avi Kivity 已提交
1760
	case OP_XMM:
1761
		write_sse_reg(ctxt, &ctxt->dst.vec_val, ctxt->dst.addr.xmm);
A
Avi Kivity 已提交
1762
		break;
A
Avi Kivity 已提交
1763 1764 1765
	case OP_MM:
		write_mmx_reg(ctxt, &ctxt->dst.mm_val, ctxt->dst.addr.mm);
		break;
1766 1767
	case OP_NONE:
		/* no writeback */
1768
		break;
1769
	default:
1770
		break;
A
Avi Kivity 已提交
1771
	}
1772 1773
	return X86EMUL_CONTINUE;
}
A
Avi Kivity 已提交
1774

1775
static int push(struct x86_emulate_ctxt *ctxt, void *data, int bytes)
1776
{
1777
	struct segmented_address addr;
1778

1779
	rsp_increment(ctxt, -bytes);
1780
	addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
1781 1782
	addr.seg = VCPU_SREG_SS;

1783 1784 1785 1786 1787
	return segmented_write(ctxt, addr, data, bytes);
}

static int em_push(struct x86_emulate_ctxt *ctxt)
{
1788
	/* Disable writeback. */
1789
	ctxt->dst.type = OP_NONE;
1790
	return push(ctxt, &ctxt->src.val, ctxt->op_bytes);
1791
}
1792

1793 1794 1795 1796
static int emulate_pop(struct x86_emulate_ctxt *ctxt,
		       void *dest, int len)
{
	int rc;
1797
	struct segmented_address addr;
1798

1799
	addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
1800
	addr.seg = VCPU_SREG_SS;
1801
	rc = segmented_read(ctxt, addr, dest, len);
1802 1803 1804
	if (rc != X86EMUL_CONTINUE)
		return rc;

1805
	rsp_increment(ctxt, len);
1806
	return rc;
1807 1808
}

1809 1810
static int em_pop(struct x86_emulate_ctxt *ctxt)
{
1811
	return emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
1812 1813
}

1814
static int emulate_popf(struct x86_emulate_ctxt *ctxt,
1815
			void *dest, int len)
1816 1817
{
	int rc;
1818 1819
	unsigned long val, change_mask;
	int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
1820
	int cpl = ctxt->ops->cpl(ctxt);
1821

1822
	rc = emulate_pop(ctxt, &val, len);
1823 1824
	if (rc != X86EMUL_CONTINUE)
		return rc;
1825

1826 1827
	change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
		| EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
1828

1829 1830 1831 1832 1833 1834 1835 1836 1837 1838
	switch(ctxt->mode) {
	case X86EMUL_MODE_PROT64:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT16:
		if (cpl == 0)
			change_mask |= EFLG_IOPL;
		if (cpl <= iopl)
			change_mask |= EFLG_IF;
		break;
	case X86EMUL_MODE_VM86:
1839 1840
		if (iopl < 3)
			return emulate_gp(ctxt, 0);
1841 1842 1843 1844 1845
		change_mask |= EFLG_IF;
		break;
	default: /* real mode */
		change_mask |= (EFLG_IOPL | EFLG_IF);
		break;
1846
	}
1847 1848 1849 1850 1851

	*(unsigned long *)dest =
		(ctxt->eflags & ~change_mask) | (val & change_mask);

	return rc;
1852 1853
}

1854 1855
static int em_popf(struct x86_emulate_ctxt *ctxt)
{
1856 1857 1858 1859
	ctxt->dst.type = OP_REG;
	ctxt->dst.addr.reg = &ctxt->eflags;
	ctxt->dst.bytes = ctxt->op_bytes;
	return emulate_popf(ctxt, &ctxt->dst.val, ctxt->op_bytes);
1860 1861
}

A
Avi Kivity 已提交
1862 1863 1864 1865 1866
static int em_enter(struct x86_emulate_ctxt *ctxt)
{
	int rc;
	unsigned frame_size = ctxt->src.val;
	unsigned nesting_level = ctxt->src2.val & 31;
1867
	ulong rbp;
A
Avi Kivity 已提交
1868 1869 1870 1871

	if (nesting_level)
		return X86EMUL_UNHANDLEABLE;

1872 1873
	rbp = reg_read(ctxt, VCPU_REGS_RBP);
	rc = push(ctxt, &rbp, stack_size(ctxt));
A
Avi Kivity 已提交
1874 1875
	if (rc != X86EMUL_CONTINUE)
		return rc;
1876
	assign_masked(reg_rmw(ctxt, VCPU_REGS_RBP), reg_read(ctxt, VCPU_REGS_RSP),
A
Avi Kivity 已提交
1877
		      stack_mask(ctxt));
1878 1879
	assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP),
		      reg_read(ctxt, VCPU_REGS_RSP) - frame_size,
A
Avi Kivity 已提交
1880 1881 1882 1883
		      stack_mask(ctxt));
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
1884 1885
static int em_leave(struct x86_emulate_ctxt *ctxt)
{
1886
	assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP), reg_read(ctxt, VCPU_REGS_RBP),
A
Avi Kivity 已提交
1887
		      stack_mask(ctxt));
1888
	return emulate_pop(ctxt, reg_rmw(ctxt, VCPU_REGS_RBP), ctxt->op_bytes);
A
Avi Kivity 已提交
1889 1890
}

1891
static int em_push_sreg(struct x86_emulate_ctxt *ctxt)
1892
{
1893 1894
	int seg = ctxt->src2.val;

1895
	ctxt->src.val = get_segment_selector(ctxt, seg);
1896

1897
	return em_push(ctxt);
1898 1899
}

1900
static int em_pop_sreg(struct x86_emulate_ctxt *ctxt)
1901
{
1902
	int seg = ctxt->src2.val;
1903 1904
	unsigned long selector;
	int rc;
1905

1906
	rc = emulate_pop(ctxt, &selector, ctxt->op_bytes);
1907 1908 1909
	if (rc != X86EMUL_CONTINUE)
		return rc;

1910
	rc = load_segment_descriptor(ctxt, (u16)selector, seg);
1911
	return rc;
1912 1913
}

1914
static int em_pusha(struct x86_emulate_ctxt *ctxt)
1915
{
1916
	unsigned long old_esp = reg_read(ctxt, VCPU_REGS_RSP);
1917 1918
	int rc = X86EMUL_CONTINUE;
	int reg = VCPU_REGS_RAX;
1919

1920 1921
	while (reg <= VCPU_REGS_RDI) {
		(reg == VCPU_REGS_RSP) ?
1922
		(ctxt->src.val = old_esp) : (ctxt->src.val = reg_read(ctxt, reg));
1923

1924
		rc = em_push(ctxt);
1925 1926
		if (rc != X86EMUL_CONTINUE)
			return rc;
1927

1928
		++reg;
1929 1930
	}

1931
	return rc;
1932 1933
}

1934 1935
static int em_pushf(struct x86_emulate_ctxt *ctxt)
{
1936
	ctxt->src.val =  (unsigned long)ctxt->eflags;
1937 1938 1939
	return em_push(ctxt);
}

1940
static int em_popa(struct x86_emulate_ctxt *ctxt)
1941
{
1942 1943
	int rc = X86EMUL_CONTINUE;
	int reg = VCPU_REGS_RDI;
1944

1945 1946
	while (reg >= VCPU_REGS_RAX) {
		if (reg == VCPU_REGS_RSP) {
1947
			rsp_increment(ctxt, ctxt->op_bytes);
1948 1949
			--reg;
		}
1950

1951
		rc = emulate_pop(ctxt, reg_rmw(ctxt, reg), ctxt->op_bytes);
1952 1953 1954
		if (rc != X86EMUL_CONTINUE)
			break;
		--reg;
1955
	}
1956
	return rc;
1957 1958
}

1959
static int __emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
1960
{
1961
	const struct x86_emulate_ops *ops = ctxt->ops;
1962
	int rc;
1963 1964 1965 1966 1967 1968
	struct desc_ptr dt;
	gva_t cs_addr;
	gva_t eip_addr;
	u16 cs, eip;

	/* TODO: Add limit checks */
1969
	ctxt->src.val = ctxt->eflags;
1970
	rc = em_push(ctxt);
1971 1972
	if (rc != X86EMUL_CONTINUE)
		return rc;
1973 1974 1975

	ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);

1976
	ctxt->src.val = get_segment_selector(ctxt, VCPU_SREG_CS);
1977
	rc = em_push(ctxt);
1978 1979
	if (rc != X86EMUL_CONTINUE)
		return rc;
1980

1981
	ctxt->src.val = ctxt->_eip;
1982
	rc = em_push(ctxt);
1983 1984 1985
	if (rc != X86EMUL_CONTINUE)
		return rc;

1986
	ops->get_idt(ctxt, &dt);
1987 1988 1989 1990

	eip_addr = dt.address + (irq << 2);
	cs_addr = dt.address + (irq << 2) + 2;

1991
	rc = ops->read_std(ctxt, cs_addr, &cs, 2, &ctxt->exception);
1992 1993 1994
	if (rc != X86EMUL_CONTINUE)
		return rc;

1995
	rc = ops->read_std(ctxt, eip_addr, &eip, 2, &ctxt->exception);
1996 1997 1998
	if (rc != X86EMUL_CONTINUE)
		return rc;

1999
	rc = load_segment_descriptor(ctxt, cs, VCPU_SREG_CS);
2000 2001 2002
	if (rc != X86EMUL_CONTINUE)
		return rc;

2003
	ctxt->_eip = eip;
2004 2005 2006 2007

	return rc;
}

2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018
int emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
{
	int rc;

	invalidate_registers(ctxt);
	rc = __emulate_int_real(ctxt, irq);
	if (rc == X86EMUL_CONTINUE)
		writeback_registers(ctxt);
	return rc;
}

2019
static int emulate_int(struct x86_emulate_ctxt *ctxt, int irq)
2020 2021 2022
{
	switch(ctxt->mode) {
	case X86EMUL_MODE_REAL:
2023
		return __emulate_int_real(ctxt, irq);
2024 2025 2026 2027 2028 2029 2030 2031 2032 2033
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT64:
	default:
		/* Protected mode interrupts unimplemented yet */
		return X86EMUL_UNHANDLEABLE;
	}
}

2034
static int emulate_iret_real(struct x86_emulate_ctxt *ctxt)
2035
{
2036 2037 2038 2039 2040 2041 2042 2043
	int rc = X86EMUL_CONTINUE;
	unsigned long temp_eip = 0;
	unsigned long temp_eflags = 0;
	unsigned long cs = 0;
	unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
			     EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
			     EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
	unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
2044

2045
	/* TODO: Add stack limit check */
2046

2047
	rc = emulate_pop(ctxt, &temp_eip, ctxt->op_bytes);
2048

2049 2050
	if (rc != X86EMUL_CONTINUE)
		return rc;
2051

2052 2053
	if (temp_eip & ~0xffff)
		return emulate_gp(ctxt, 0);
2054

2055
	rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
2056

2057 2058
	if (rc != X86EMUL_CONTINUE)
		return rc;
2059

2060
	rc = emulate_pop(ctxt, &temp_eflags, ctxt->op_bytes);
2061

2062 2063
	if (rc != X86EMUL_CONTINUE)
		return rc;
2064

2065
	rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
2066

2067 2068
	if (rc != X86EMUL_CONTINUE)
		return rc;
2069

2070
	ctxt->_eip = temp_eip;
2071 2072


2073
	if (ctxt->op_bytes == 4)
2074
		ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
2075
	else if (ctxt->op_bytes == 2) {
2076 2077
		ctxt->eflags &= ~0xffff;
		ctxt->eflags |= temp_eflags;
2078
	}
2079 2080 2081 2082 2083

	ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
	ctxt->eflags |= EFLG_RESERVED_ONE_MASK;

	return rc;
2084 2085
}

2086
static int em_iret(struct x86_emulate_ctxt *ctxt)
2087
{
2088 2089
	switch(ctxt->mode) {
	case X86EMUL_MODE_REAL:
2090
		return emulate_iret_real(ctxt);
2091 2092 2093 2094
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT64:
2095
	default:
2096 2097
		/* iret from protected mode unimplemented yet */
		return X86EMUL_UNHANDLEABLE;
2098 2099 2100
	}
}

2101 2102 2103 2104 2105
static int em_jmp_far(struct x86_emulate_ctxt *ctxt)
{
	int rc;
	unsigned short sel;

2106
	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
2107

2108
	rc = load_segment_descriptor(ctxt, sel, VCPU_SREG_CS);
2109 2110 2111
	if (rc != X86EMUL_CONTINUE)
		return rc;

2112 2113
	ctxt->_eip = 0;
	memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
2114 2115 2116
	return X86EMUL_CONTINUE;
}

2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133
static int em_mul_ex(struct x86_emulate_ctxt *ctxt)
{
	u8 ex = 0;

	emulate_1op_rax_rdx(ctxt, "mul", ex);
	return X86EMUL_CONTINUE;
}

static int em_imul_ex(struct x86_emulate_ctxt *ctxt)
{
	u8 ex = 0;

	emulate_1op_rax_rdx(ctxt, "imul", ex);
	return X86EMUL_CONTINUE;
}

static int em_div_ex(struct x86_emulate_ctxt *ctxt)
2134
{
2135
	u8 de = 0;
2136

2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147
	emulate_1op_rax_rdx(ctxt, "div", de);
	if (de)
		return emulate_de(ctxt);
	return X86EMUL_CONTINUE;
}

static int em_idiv_ex(struct x86_emulate_ctxt *ctxt)
{
	u8 de = 0;

	emulate_1op_rax_rdx(ctxt, "idiv", de);
2148 2149
	if (de)
		return emulate_de(ctxt);
2150
	return X86EMUL_CONTINUE;
2151 2152
}

2153
static int em_grp45(struct x86_emulate_ctxt *ctxt)
2154
{
2155
	int rc = X86EMUL_CONTINUE;
2156

2157
	switch (ctxt->modrm_reg) {
2158 2159
	case 2: /* call near abs */ {
		long int old_eip;
2160 2161 2162
		old_eip = ctxt->_eip;
		ctxt->_eip = ctxt->src.val;
		ctxt->src.val = old_eip;
2163
		rc = em_push(ctxt);
2164 2165
		break;
	}
2166
	case 4: /* jmp abs */
2167
		ctxt->_eip = ctxt->src.val;
2168
		break;
2169 2170 2171
	case 5: /* jmp far */
		rc = em_jmp_far(ctxt);
		break;
2172
	case 6:	/* push */
2173
		rc = em_push(ctxt);
2174 2175
		break;
	}
2176
	return rc;
2177 2178
}

2179
static int em_cmpxchg8b(struct x86_emulate_ctxt *ctxt)
2180
{
2181
	u64 old = ctxt->dst.orig_val64;
2182

2183 2184 2185 2186
	if (((u32) (old >> 0) != (u32) reg_read(ctxt, VCPU_REGS_RAX)) ||
	    ((u32) (old >> 32) != (u32) reg_read(ctxt, VCPU_REGS_RDX))) {
		*reg_write(ctxt, VCPU_REGS_RAX) = (u32) (old >> 0);
		*reg_write(ctxt, VCPU_REGS_RDX) = (u32) (old >> 32);
2187
		ctxt->eflags &= ~EFLG_ZF;
2188
	} else {
2189 2190
		ctxt->dst.val64 = ((u64)reg_read(ctxt, VCPU_REGS_RCX) << 32) |
			(u32) reg_read(ctxt, VCPU_REGS_RBX);
2191

2192
		ctxt->eflags |= EFLG_ZF;
2193
	}
2194
	return X86EMUL_CONTINUE;
2195 2196
}

2197 2198
static int em_ret(struct x86_emulate_ctxt *ctxt)
{
2199 2200 2201
	ctxt->dst.type = OP_REG;
	ctxt->dst.addr.reg = &ctxt->_eip;
	ctxt->dst.bytes = ctxt->op_bytes;
2202 2203 2204
	return em_pop(ctxt);
}

2205
static int em_ret_far(struct x86_emulate_ctxt *ctxt)
2206 2207 2208 2209
{
	int rc;
	unsigned long cs;

2210
	rc = emulate_pop(ctxt, &ctxt->_eip, ctxt->op_bytes);
2211
	if (rc != X86EMUL_CONTINUE)
2212
		return rc;
2213 2214 2215
	if (ctxt->op_bytes == 4)
		ctxt->_eip = (u32)ctxt->_eip;
	rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
2216
	if (rc != X86EMUL_CONTINUE)
2217
		return rc;
2218
	rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
2219 2220 2221
	return rc;
}

2222 2223 2224 2225
static int em_cmpxchg(struct x86_emulate_ctxt *ctxt)
{
	/* Save real source value, then compare EAX against destination. */
	ctxt->src.orig_val = ctxt->src.val;
2226
	ctxt->src.val = reg_read(ctxt, VCPU_REGS_RAX);
2227
	fastop(ctxt, em_cmp);
2228 2229 2230 2231 2232 2233 2234

	if (ctxt->eflags & EFLG_ZF) {
		/* Success: write back to memory. */
		ctxt->dst.val = ctxt->src.orig_val;
	} else {
		/* Failure: write the value we saw to EAX. */
		ctxt->dst.type = OP_REG;
2235
		ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
2236 2237 2238 2239
	}
	return X86EMUL_CONTINUE;
}

2240
static int em_lseg(struct x86_emulate_ctxt *ctxt)
2241
{
2242
	int seg = ctxt->src2.val;
2243 2244 2245
	unsigned short sel;
	int rc;

2246
	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
2247

2248
	rc = load_segment_descriptor(ctxt, sel, seg);
2249 2250 2251
	if (rc != X86EMUL_CONTINUE)
		return rc;

2252
	ctxt->dst.val = ctxt->src.val;
2253 2254 2255
	return rc;
}

2256
static void
2257
setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
2258
			struct desc_struct *cs, struct desc_struct *ss)
2259 2260
{
	cs->l = 0;		/* will be adjusted later */
2261
	set_desc_base(cs, 0);	/* flat segment */
2262
	cs->g = 1;		/* 4kb granularity */
2263
	set_desc_limit(cs, 0xfffff);	/* 4GB limit */
2264 2265 2266
	cs->type = 0x0b;	/* Read, Execute, Accessed */
	cs->s = 1;
	cs->dpl = 0;		/* will be adjusted later */
2267 2268
	cs->p = 1;
	cs->d = 1;
2269
	cs->avl = 0;
2270

2271 2272
	set_desc_base(ss, 0);	/* flat segment */
	set_desc_limit(ss, 0xfffff);	/* 4GB limit */
2273 2274 2275
	ss->g = 1;		/* 4kb granularity */
	ss->s = 1;
	ss->type = 0x03;	/* Read/Write, Accessed */
2276
	ss->d = 1;		/* 32bit stack segment */
2277
	ss->dpl = 0;
2278
	ss->p = 1;
2279 2280
	ss->l = 0;
	ss->avl = 0;
2281 2282
}

2283 2284 2285 2286 2287
static bool vendor_intel(struct x86_emulate_ctxt *ctxt)
{
	u32 eax, ebx, ecx, edx;

	eax = ecx = 0;
2288 2289
	ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
	return ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx
2290 2291 2292 2293
		&& ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx
		&& edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx;
}

2294 2295
static bool em_syscall_is_enabled(struct x86_emulate_ctxt *ctxt)
{
2296
	const struct x86_emulate_ops *ops = ctxt->ops;
2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307
	u32 eax, ebx, ecx, edx;

	/*
	 * syscall should always be enabled in longmode - so only become
	 * vendor specific (cpuid) if other modes are active...
	 */
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		return true;

	eax = 0x00000000;
	ecx = 0x00000000;
2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332
	ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
	/*
	 * Intel ("GenuineIntel")
	 * remark: Intel CPUs only support "syscall" in 64bit
	 * longmode. Also an 64bit guest with a
	 * 32bit compat-app running will #UD !! While this
	 * behaviour can be fixed (by emulating) into AMD
	 * response - CPUs of AMD can't behave like Intel.
	 */
	if (ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx &&
	    ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx &&
	    edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx)
		return false;

	/* AMD ("AuthenticAMD") */
	if (ebx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ebx &&
	    ecx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ecx &&
	    edx == X86EMUL_CPUID_VENDOR_AuthenticAMD_edx)
		return true;

	/* AMD ("AMDisbetter!") */
	if (ebx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ebx &&
	    ecx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ecx &&
	    edx == X86EMUL_CPUID_VENDOR_AMDisbetterI_edx)
		return true;
2333 2334 2335 2336 2337

	/* default: (not Intel, not AMD), apply Intel's stricter rules... */
	return false;
}

2338
static int em_syscall(struct x86_emulate_ctxt *ctxt)
2339
{
2340
	const struct x86_emulate_ops *ops = ctxt->ops;
2341
	struct desc_struct cs, ss;
2342
	u64 msr_data;
2343
	u16 cs_sel, ss_sel;
2344
	u64 efer = 0;
2345 2346

	/* syscall is not available in real mode */
2347
	if (ctxt->mode == X86EMUL_MODE_REAL ||
2348 2349
	    ctxt->mode == X86EMUL_MODE_VM86)
		return emulate_ud(ctxt);
2350

2351 2352 2353
	if (!(em_syscall_is_enabled(ctxt)))
		return emulate_ud(ctxt);

2354
	ops->get_msr(ctxt, MSR_EFER, &efer);
2355
	setup_syscalls_segments(ctxt, &cs, &ss);
2356

2357 2358 2359
	if (!(efer & EFER_SCE))
		return emulate_ud(ctxt);

2360
	ops->get_msr(ctxt, MSR_STAR, &msr_data);
2361
	msr_data >>= 32;
2362 2363
	cs_sel = (u16)(msr_data & 0xfffc);
	ss_sel = (u16)(msr_data + 8);
2364

2365
	if (efer & EFER_LMA) {
2366
		cs.d = 0;
2367 2368
		cs.l = 1;
	}
2369 2370
	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2371

2372
	*reg_write(ctxt, VCPU_REGS_RCX) = ctxt->_eip;
2373
	if (efer & EFER_LMA) {
2374
#ifdef CONFIG_X86_64
2375
		*reg_write(ctxt, VCPU_REGS_R11) = ctxt->eflags & ~EFLG_RF;
2376

2377
		ops->get_msr(ctxt,
2378 2379
			     ctxt->mode == X86EMUL_MODE_PROT64 ?
			     MSR_LSTAR : MSR_CSTAR, &msr_data);
2380
		ctxt->_eip = msr_data;
2381

2382
		ops->get_msr(ctxt, MSR_SYSCALL_MASK, &msr_data);
2383 2384 2385 2386
		ctxt->eflags &= ~(msr_data | EFLG_RF);
#endif
	} else {
		/* legacy mode */
2387
		ops->get_msr(ctxt, MSR_STAR, &msr_data);
2388
		ctxt->_eip = (u32)msr_data;
2389 2390 2391 2392

		ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
	}

2393
	return X86EMUL_CONTINUE;
2394 2395
}

2396
static int em_sysenter(struct x86_emulate_ctxt *ctxt)
2397
{
2398
	const struct x86_emulate_ops *ops = ctxt->ops;
2399
	struct desc_struct cs, ss;
2400
	u64 msr_data;
2401
	u16 cs_sel, ss_sel;
2402
	u64 efer = 0;
2403

2404
	ops->get_msr(ctxt, MSR_EFER, &efer);
2405
	/* inject #GP if in real mode */
2406 2407
	if (ctxt->mode == X86EMUL_MODE_REAL)
		return emulate_gp(ctxt, 0);
2408

2409 2410 2411 2412 2413 2414 2415 2416
	/*
	 * Not recognized on AMD in compat mode (but is recognized in legacy
	 * mode).
	 */
	if ((ctxt->mode == X86EMUL_MODE_PROT32) && (efer & EFER_LMA)
	    && !vendor_intel(ctxt))
		return emulate_ud(ctxt);

2417 2418 2419
	/* XXX sysenter/sysexit have not been tested in 64bit mode.
	* Therefore, we inject an #UD.
	*/
2420 2421
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		return emulate_ud(ctxt);
2422

2423
	setup_syscalls_segments(ctxt, &cs, &ss);
2424

2425
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
2426 2427
	switch (ctxt->mode) {
	case X86EMUL_MODE_PROT32:
2428 2429
		if ((msr_data & 0xfffc) == 0x0)
			return emulate_gp(ctxt, 0);
2430 2431
		break;
	case X86EMUL_MODE_PROT64:
2432 2433
		if (msr_data == 0x0)
			return emulate_gp(ctxt, 0);
2434
		break;
2435 2436
	default:
		break;
2437 2438 2439
	}

	ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
2440 2441 2442 2443
	cs_sel = (u16)msr_data;
	cs_sel &= ~SELECTOR_RPL_MASK;
	ss_sel = cs_sel + 8;
	ss_sel &= ~SELECTOR_RPL_MASK;
2444
	if (ctxt->mode == X86EMUL_MODE_PROT64 || (efer & EFER_LMA)) {
2445
		cs.d = 0;
2446 2447 2448
		cs.l = 1;
	}

2449 2450
	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2451

2452
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_EIP, &msr_data);
2453
	ctxt->_eip = msr_data;
2454

2455
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_ESP, &msr_data);
2456
	*reg_write(ctxt, VCPU_REGS_RSP) = msr_data;
2457

2458
	return X86EMUL_CONTINUE;
2459 2460
}

2461
static int em_sysexit(struct x86_emulate_ctxt *ctxt)
2462
{
2463
	const struct x86_emulate_ops *ops = ctxt->ops;
2464
	struct desc_struct cs, ss;
2465 2466
	u64 msr_data;
	int usermode;
X
Xiao Guangrong 已提交
2467
	u16 cs_sel = 0, ss_sel = 0;
2468

2469 2470
	/* inject #GP if in real mode or Virtual 8086 mode */
	if (ctxt->mode == X86EMUL_MODE_REAL ||
2471 2472
	    ctxt->mode == X86EMUL_MODE_VM86)
		return emulate_gp(ctxt, 0);
2473

2474
	setup_syscalls_segments(ctxt, &cs, &ss);
2475

2476
	if ((ctxt->rex_prefix & 0x8) != 0x0)
2477 2478 2479 2480 2481 2482
		usermode = X86EMUL_MODE_PROT64;
	else
		usermode = X86EMUL_MODE_PROT32;

	cs.dpl = 3;
	ss.dpl = 3;
2483
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
2484 2485
	switch (usermode) {
	case X86EMUL_MODE_PROT32:
2486
		cs_sel = (u16)(msr_data + 16);
2487 2488
		if ((msr_data & 0xfffc) == 0x0)
			return emulate_gp(ctxt, 0);
2489
		ss_sel = (u16)(msr_data + 24);
2490 2491
		break;
	case X86EMUL_MODE_PROT64:
2492
		cs_sel = (u16)(msr_data + 32);
2493 2494
		if (msr_data == 0x0)
			return emulate_gp(ctxt, 0);
2495 2496
		ss_sel = cs_sel + 8;
		cs.d = 0;
2497 2498 2499
		cs.l = 1;
		break;
	}
2500 2501
	cs_sel |= SELECTOR_RPL_MASK;
	ss_sel |= SELECTOR_RPL_MASK;
2502

2503 2504
	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2505

2506 2507
	ctxt->_eip = reg_read(ctxt, VCPU_REGS_RDX);
	*reg_write(ctxt, VCPU_REGS_RSP) = reg_read(ctxt, VCPU_REGS_RCX);
2508

2509
	return X86EMUL_CONTINUE;
2510 2511
}

2512
static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt)
2513 2514 2515 2516 2517 2518 2519
{
	int iopl;
	if (ctxt->mode == X86EMUL_MODE_REAL)
		return false;
	if (ctxt->mode == X86EMUL_MODE_VM86)
		return true;
	iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
2520
	return ctxt->ops->cpl(ctxt) > iopl;
2521 2522 2523 2524 2525
}

static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
					    u16 port, u16 len)
{
2526
	const struct x86_emulate_ops *ops = ctxt->ops;
2527
	struct desc_struct tr_seg;
2528
	u32 base3;
2529
	int r;
2530
	u16 tr, io_bitmap_ptr, perm, bit_idx = port & 0x7;
2531
	unsigned mask = (1 << len) - 1;
2532
	unsigned long base;
2533

2534
	ops->get_segment(ctxt, &tr, &tr_seg, &base3, VCPU_SREG_TR);
2535
	if (!tr_seg.p)
2536
		return false;
2537
	if (desc_limit_scaled(&tr_seg) < 103)
2538
		return false;
2539 2540 2541 2542
	base = get_desc_base(&tr_seg);
#ifdef CONFIG_X86_64
	base |= ((u64)base3) << 32;
#endif
2543
	r = ops->read_std(ctxt, base + 102, &io_bitmap_ptr, 2, NULL);
2544 2545
	if (r != X86EMUL_CONTINUE)
		return false;
2546
	if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
2547
		return false;
2548
	r = ops->read_std(ctxt, base + io_bitmap_ptr + port/8, &perm, 2, NULL);
2549 2550 2551 2552 2553 2554 2555 2556 2557 2558
	if (r != X86EMUL_CONTINUE)
		return false;
	if ((perm >> bit_idx) & mask)
		return false;
	return true;
}

static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
				 u16 port, u16 len)
{
2559 2560 2561
	if (ctxt->perm_ok)
		return true;

2562 2563
	if (emulator_bad_iopl(ctxt))
		if (!emulator_io_port_access_allowed(ctxt, port, len))
2564
			return false;
2565 2566 2567

	ctxt->perm_ok = true;

2568 2569 2570
	return true;
}

2571 2572 2573
static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
				struct tss_segment_16 *tss)
{
2574
	tss->ip = ctxt->_eip;
2575
	tss->flag = ctxt->eflags;
2576 2577 2578 2579 2580 2581 2582 2583
	tss->ax = reg_read(ctxt, VCPU_REGS_RAX);
	tss->cx = reg_read(ctxt, VCPU_REGS_RCX);
	tss->dx = reg_read(ctxt, VCPU_REGS_RDX);
	tss->bx = reg_read(ctxt, VCPU_REGS_RBX);
	tss->sp = reg_read(ctxt, VCPU_REGS_RSP);
	tss->bp = reg_read(ctxt, VCPU_REGS_RBP);
	tss->si = reg_read(ctxt, VCPU_REGS_RSI);
	tss->di = reg_read(ctxt, VCPU_REGS_RDI);
2584

2585 2586 2587 2588 2589
	tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
	tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
	tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
	tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
	tss->ldt = get_segment_selector(ctxt, VCPU_SREG_LDTR);
2590 2591 2592 2593 2594 2595 2596
}

static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
				 struct tss_segment_16 *tss)
{
	int ret;

2597
	ctxt->_eip = tss->ip;
2598
	ctxt->eflags = tss->flag | 2;
2599 2600 2601 2602 2603 2604 2605 2606
	*reg_write(ctxt, VCPU_REGS_RAX) = tss->ax;
	*reg_write(ctxt, VCPU_REGS_RCX) = tss->cx;
	*reg_write(ctxt, VCPU_REGS_RDX) = tss->dx;
	*reg_write(ctxt, VCPU_REGS_RBX) = tss->bx;
	*reg_write(ctxt, VCPU_REGS_RSP) = tss->sp;
	*reg_write(ctxt, VCPU_REGS_RBP) = tss->bp;
	*reg_write(ctxt, VCPU_REGS_RSI) = tss->si;
	*reg_write(ctxt, VCPU_REGS_RDI) = tss->di;
2607 2608 2609 2610 2611

	/*
	 * SDM says that segment selectors are loaded before segment
	 * descriptors
	 */
2612 2613 2614 2615 2616
	set_segment_selector(ctxt, tss->ldt, VCPU_SREG_LDTR);
	set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
	set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
	set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
	set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
2617 2618

	/*
G
Guo Chao 已提交
2619
	 * Now load segment descriptors. If fault happens at this stage
2620 2621
	 * it is handled in a context of new task
	 */
2622
	ret = load_segment_descriptor(ctxt, tss->ldt, VCPU_SREG_LDTR);
2623 2624
	if (ret != X86EMUL_CONTINUE)
		return ret;
2625
	ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
2626 2627
	if (ret != X86EMUL_CONTINUE)
		return ret;
2628
	ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
2629 2630
	if (ret != X86EMUL_CONTINUE)
		return ret;
2631
	ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
2632 2633
	if (ret != X86EMUL_CONTINUE)
		return ret;
2634
	ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
2635 2636 2637 2638 2639 2640 2641 2642 2643 2644
	if (ret != X86EMUL_CONTINUE)
		return ret;

	return X86EMUL_CONTINUE;
}

static int task_switch_16(struct x86_emulate_ctxt *ctxt,
			  u16 tss_selector, u16 old_tss_sel,
			  ulong old_tss_base, struct desc_struct *new_desc)
{
2645
	const struct x86_emulate_ops *ops = ctxt->ops;
2646 2647
	struct tss_segment_16 tss_seg;
	int ret;
2648
	u32 new_tss_base = get_desc_base(new_desc);
2649

2650
	ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2651
			    &ctxt->exception);
2652
	if (ret != X86EMUL_CONTINUE)
2653 2654 2655
		/* FIXME: need to provide precise fault address */
		return ret;

2656
	save_state_to_tss16(ctxt, &tss_seg);
2657

2658
	ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2659
			     &ctxt->exception);
2660
	if (ret != X86EMUL_CONTINUE)
2661 2662 2663
		/* FIXME: need to provide precise fault address */
		return ret;

2664
	ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
2665
			    &ctxt->exception);
2666
	if (ret != X86EMUL_CONTINUE)
2667 2668 2669 2670 2671 2672
		/* FIXME: need to provide precise fault address */
		return ret;

	if (old_tss_sel != 0xffff) {
		tss_seg.prev_task_link = old_tss_sel;

2673
		ret = ops->write_std(ctxt, new_tss_base,
2674 2675
				     &tss_seg.prev_task_link,
				     sizeof tss_seg.prev_task_link,
2676
				     &ctxt->exception);
2677
		if (ret != X86EMUL_CONTINUE)
2678 2679 2680 2681
			/* FIXME: need to provide precise fault address */
			return ret;
	}

2682
	return load_state_from_tss16(ctxt, &tss_seg);
2683 2684 2685 2686 2687
}

static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
				struct tss_segment_32 *tss)
{
2688
	tss->cr3 = ctxt->ops->get_cr(ctxt, 3);
2689
	tss->eip = ctxt->_eip;
2690
	tss->eflags = ctxt->eflags;
2691 2692 2693 2694 2695 2696 2697 2698
	tss->eax = reg_read(ctxt, VCPU_REGS_RAX);
	tss->ecx = reg_read(ctxt, VCPU_REGS_RCX);
	tss->edx = reg_read(ctxt, VCPU_REGS_RDX);
	tss->ebx = reg_read(ctxt, VCPU_REGS_RBX);
	tss->esp = reg_read(ctxt, VCPU_REGS_RSP);
	tss->ebp = reg_read(ctxt, VCPU_REGS_RBP);
	tss->esi = reg_read(ctxt, VCPU_REGS_RSI);
	tss->edi = reg_read(ctxt, VCPU_REGS_RDI);
2699

2700 2701 2702 2703 2704 2705 2706
	tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
	tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
	tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
	tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
	tss->fs = get_segment_selector(ctxt, VCPU_SREG_FS);
	tss->gs = get_segment_selector(ctxt, VCPU_SREG_GS);
	tss->ldt_selector = get_segment_selector(ctxt, VCPU_SREG_LDTR);
2707 2708 2709 2710 2711 2712 2713
}

static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
				 struct tss_segment_32 *tss)
{
	int ret;

2714
	if (ctxt->ops->set_cr(ctxt, 3, tss->cr3))
2715
		return emulate_gp(ctxt, 0);
2716
	ctxt->_eip = tss->eip;
2717
	ctxt->eflags = tss->eflags | 2;
2718 2719

	/* General purpose registers */
2720 2721 2722 2723 2724 2725 2726 2727
	*reg_write(ctxt, VCPU_REGS_RAX) = tss->eax;
	*reg_write(ctxt, VCPU_REGS_RCX) = tss->ecx;
	*reg_write(ctxt, VCPU_REGS_RDX) = tss->edx;
	*reg_write(ctxt, VCPU_REGS_RBX) = tss->ebx;
	*reg_write(ctxt, VCPU_REGS_RSP) = tss->esp;
	*reg_write(ctxt, VCPU_REGS_RBP) = tss->ebp;
	*reg_write(ctxt, VCPU_REGS_RSI) = tss->esi;
	*reg_write(ctxt, VCPU_REGS_RDI) = tss->edi;
2728 2729 2730 2731 2732

	/*
	 * SDM says that segment selectors are loaded before segment
	 * descriptors
	 */
2733 2734 2735 2736 2737 2738 2739
	set_segment_selector(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
	set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
	set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
	set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
	set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
	set_segment_selector(ctxt, tss->fs, VCPU_SREG_FS);
	set_segment_selector(ctxt, tss->gs, VCPU_SREG_GS);
2740

2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758
	/*
	 * If we're switching between Protected Mode and VM86, we need to make
	 * sure to update the mode before loading the segment descriptors so
	 * that the selectors are interpreted correctly.
	 *
	 * Need to get rflags to the vcpu struct immediately because it
	 * influences the CPL which is checked at least when loading the segment
	 * descriptors and when pushing an error code to the new kernel stack.
	 *
	 * TODO Introduce a separate ctxt->ops->set_cpl callback
	 */
	if (ctxt->eflags & X86_EFLAGS_VM)
		ctxt->mode = X86EMUL_MODE_VM86;
	else
		ctxt->mode = X86EMUL_MODE_PROT32;

	ctxt->ops->set_rflags(ctxt, ctxt->eflags);

2759 2760 2761 2762
	/*
	 * Now load segment descriptors. If fault happenes at this stage
	 * it is handled in a context of new task
	 */
2763
	ret = load_segment_descriptor(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
2764 2765
	if (ret != X86EMUL_CONTINUE)
		return ret;
2766
	ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
2767 2768
	if (ret != X86EMUL_CONTINUE)
		return ret;
2769
	ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
2770 2771
	if (ret != X86EMUL_CONTINUE)
		return ret;
2772
	ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
2773 2774
	if (ret != X86EMUL_CONTINUE)
		return ret;
2775
	ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
2776 2777
	if (ret != X86EMUL_CONTINUE)
		return ret;
2778
	ret = load_segment_descriptor(ctxt, tss->fs, VCPU_SREG_FS);
2779 2780
	if (ret != X86EMUL_CONTINUE)
		return ret;
2781
	ret = load_segment_descriptor(ctxt, tss->gs, VCPU_SREG_GS);
2782 2783 2784 2785 2786 2787 2788 2789 2790 2791
	if (ret != X86EMUL_CONTINUE)
		return ret;

	return X86EMUL_CONTINUE;
}

static int task_switch_32(struct x86_emulate_ctxt *ctxt,
			  u16 tss_selector, u16 old_tss_sel,
			  ulong old_tss_base, struct desc_struct *new_desc)
{
2792
	const struct x86_emulate_ops *ops = ctxt->ops;
2793 2794
	struct tss_segment_32 tss_seg;
	int ret;
2795
	u32 new_tss_base = get_desc_base(new_desc);
2796

2797
	ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2798
			    &ctxt->exception);
2799
	if (ret != X86EMUL_CONTINUE)
2800 2801 2802
		/* FIXME: need to provide precise fault address */
		return ret;

2803
	save_state_to_tss32(ctxt, &tss_seg);
2804

2805
	ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2806
			     &ctxt->exception);
2807
	if (ret != X86EMUL_CONTINUE)
2808 2809 2810
		/* FIXME: need to provide precise fault address */
		return ret;

2811
	ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
2812
			    &ctxt->exception);
2813
	if (ret != X86EMUL_CONTINUE)
2814 2815 2816 2817 2818 2819
		/* FIXME: need to provide precise fault address */
		return ret;

	if (old_tss_sel != 0xffff) {
		tss_seg.prev_task_link = old_tss_sel;

2820
		ret = ops->write_std(ctxt, new_tss_base,
2821 2822
				     &tss_seg.prev_task_link,
				     sizeof tss_seg.prev_task_link,
2823
				     &ctxt->exception);
2824
		if (ret != X86EMUL_CONTINUE)
2825 2826 2827 2828
			/* FIXME: need to provide precise fault address */
			return ret;
	}

2829
	return load_state_from_tss32(ctxt, &tss_seg);
2830 2831 2832
}

static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
2833
				   u16 tss_selector, int idt_index, int reason,
2834
				   bool has_error_code, u32 error_code)
2835
{
2836
	const struct x86_emulate_ops *ops = ctxt->ops;
2837 2838
	struct desc_struct curr_tss_desc, next_tss_desc;
	int ret;
2839
	u16 old_tss_sel = get_segment_selector(ctxt, VCPU_SREG_TR);
2840
	ulong old_tss_base =
2841
		ops->get_cached_segment_base(ctxt, VCPU_SREG_TR);
2842
	u32 desc_limit;
2843
	ulong desc_addr;
2844 2845 2846

	/* FIXME: old_tss_base == ~0 ? */

2847
	ret = read_segment_descriptor(ctxt, tss_selector, &next_tss_desc, &desc_addr);
2848 2849
	if (ret != X86EMUL_CONTINUE)
		return ret;
2850
	ret = read_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc, &desc_addr);
2851 2852 2853 2854 2855
	if (ret != X86EMUL_CONTINUE)
		return ret;

	/* FIXME: check that next_tss_desc is tss */

2856 2857 2858 2859 2860
	/*
	 * Check privileges. The three cases are task switch caused by...
	 *
	 * 1. jmp/call/int to task gate: Check against DPL of the task gate
	 * 2. Exception/IRQ/iret: No check is performed
G
Guo Chao 已提交
2861
	 * 3. jmp/call to TSS: Check against DPL of the TSS
2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881
	 */
	if (reason == TASK_SWITCH_GATE) {
		if (idt_index != -1) {
			/* Software interrupts */
			struct desc_struct task_gate_desc;
			int dpl;

			ret = read_interrupt_descriptor(ctxt, idt_index,
							&task_gate_desc);
			if (ret != X86EMUL_CONTINUE)
				return ret;

			dpl = task_gate_desc.dpl;
			if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
				return emulate_gp(ctxt, (idt_index << 3) | 0x2);
		}
	} else if (reason != TASK_SWITCH_IRET) {
		int dpl = next_tss_desc.dpl;
		if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
			return emulate_gp(ctxt, tss_selector);
2882 2883
	}

2884

2885 2886 2887 2888
	desc_limit = desc_limit_scaled(&next_tss_desc);
	if (!next_tss_desc.p ||
	    ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
	     desc_limit < 0x2b)) {
2889
		emulate_ts(ctxt, tss_selector & 0xfffc);
2890 2891 2892 2893 2894
		return X86EMUL_PROPAGATE_FAULT;
	}

	if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
		curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
2895
		write_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
2896 2897 2898 2899 2900 2901
	}

	if (reason == TASK_SWITCH_IRET)
		ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;

	/* set back link to prev task only if NT bit is set in eflags
G
Guo Chao 已提交
2902
	   note that old_tss_sel is not used after this point */
2903 2904 2905 2906
	if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
		old_tss_sel = 0xffff;

	if (next_tss_desc.type & 8)
2907
		ret = task_switch_32(ctxt, tss_selector, old_tss_sel,
2908 2909
				     old_tss_base, &next_tss_desc);
	else
2910
		ret = task_switch_16(ctxt, tss_selector, old_tss_sel,
2911
				     old_tss_base, &next_tss_desc);
2912 2913
	if (ret != X86EMUL_CONTINUE)
		return ret;
2914 2915 2916 2917 2918 2919

	if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
		ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;

	if (reason != TASK_SWITCH_IRET) {
		next_tss_desc.type |= (1 << 1); /* set busy flag */
2920
		write_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
2921 2922
	}

2923
	ops->set_cr(ctxt, 0,  ops->get_cr(ctxt, 0) | X86_CR0_TS);
2924
	ops->set_segment(ctxt, tss_selector, &next_tss_desc, 0, VCPU_SREG_TR);
2925

2926
	if (has_error_code) {
2927 2928 2929
		ctxt->op_bytes = ctxt->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
		ctxt->lock_prefix = 0;
		ctxt->src.val = (unsigned long) error_code;
2930
		ret = em_push(ctxt);
2931 2932
	}

2933 2934 2935 2936
	return ret;
}

int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
2937
			 u16 tss_selector, int idt_index, int reason,
2938
			 bool has_error_code, u32 error_code)
2939 2940 2941
{
	int rc;

2942
	invalidate_registers(ctxt);
2943 2944
	ctxt->_eip = ctxt->eip;
	ctxt->dst.type = OP_NONE;
2945

2946
	rc = emulator_do_task_switch(ctxt, tss_selector, idt_index, reason,
2947
				     has_error_code, error_code);
2948

2949
	if (rc == X86EMUL_CONTINUE) {
2950
		ctxt->eip = ctxt->_eip;
2951 2952
		writeback_registers(ctxt);
	}
2953

2954
	return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
2955 2956
}

2957 2958
static void string_addr_inc(struct x86_emulate_ctxt *ctxt, int reg,
		struct operand *op)
2959
{
2960
	int df = (ctxt->eflags & EFLG_DF) ? -op->count : op->count;
2961

2962 2963
	register_address_increment(ctxt, reg_rmw(ctxt, reg), df * op->bytes);
	op->addr.mem.ea = register_address(ctxt, reg_read(ctxt, reg));
2964 2965
}

2966 2967 2968 2969 2970 2971
static int em_das(struct x86_emulate_ctxt *ctxt)
{
	u8 al, old_al;
	bool af, cf, old_cf;

	cf = ctxt->eflags & X86_EFLAGS_CF;
2972
	al = ctxt->dst.val;
2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989

	old_al = al;
	old_cf = cf;
	cf = false;
	af = ctxt->eflags & X86_EFLAGS_AF;
	if ((al & 0x0f) > 9 || af) {
		al -= 6;
		cf = old_cf | (al >= 250);
		af = true;
	} else {
		af = false;
	}
	if (old_al > 0x99 || old_cf) {
		al -= 0x60;
		cf = true;
	}

2990
	ctxt->dst.val = al;
2991
	/* Set PF, ZF, SF */
2992 2993 2994
	ctxt->src.type = OP_IMM;
	ctxt->src.val = 0;
	ctxt->src.bytes = 1;
2995
	fastop(ctxt, em_or);
2996 2997 2998 2999 3000 3001 3002 3003
	ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
	if (cf)
		ctxt->eflags |= X86_EFLAGS_CF;
	if (af)
		ctxt->eflags |= X86_EFLAGS_AF;
	return X86EMUL_CONTINUE;
}

P
Paolo Bonzini 已提交
3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025
static int em_aam(struct x86_emulate_ctxt *ctxt)
{
	u8 al, ah;

	if (ctxt->src.val == 0)
		return emulate_de(ctxt);

	al = ctxt->dst.val & 0xff;
	ah = al / ctxt->src.val;
	al %= ctxt->src.val;

	ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al | (ah << 8);

	/* Set PF, ZF, SF */
	ctxt->src.type = OP_IMM;
	ctxt->src.val = 0;
	ctxt->src.bytes = 1;
	fastop(ctxt, em_or);

	return X86EMUL_CONTINUE;
}

3026 3027 3028 3029 3030 3031 3032 3033 3034
static int em_aad(struct x86_emulate_ctxt *ctxt)
{
	u8 al = ctxt->dst.val & 0xff;
	u8 ah = (ctxt->dst.val >> 8) & 0xff;

	al = (al + (ah * ctxt->src.val)) & 0xff;

	ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al;

3035 3036 3037 3038 3039
	/* Set PF, ZF, SF */
	ctxt->src.type = OP_IMM;
	ctxt->src.val = 0;
	ctxt->src.bytes = 1;
	fastop(ctxt, em_or);
3040 3041 3042 3043

	return X86EMUL_CONTINUE;
}

3044 3045 3046 3047 3048 3049 3050 3051 3052
static int em_call(struct x86_emulate_ctxt *ctxt)
{
	long rel = ctxt->src.val;

	ctxt->src.val = (unsigned long)ctxt->_eip;
	jmp_rel(ctxt, rel);
	return em_push(ctxt);
}

3053 3054 3055 3056 3057 3058
static int em_call_far(struct x86_emulate_ctxt *ctxt)
{
	u16 sel, old_cs;
	ulong old_eip;
	int rc;

3059
	old_cs = get_segment_selector(ctxt, VCPU_SREG_CS);
3060
	old_eip = ctxt->_eip;
3061

3062
	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
3063
	if (load_segment_descriptor(ctxt, sel, VCPU_SREG_CS))
3064 3065
		return X86EMUL_CONTINUE;

3066 3067
	ctxt->_eip = 0;
	memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
3068

3069
	ctxt->src.val = old_cs;
3070
	rc = em_push(ctxt);
3071 3072 3073
	if (rc != X86EMUL_CONTINUE)
		return rc;

3074
	ctxt->src.val = old_eip;
3075
	return em_push(ctxt);
3076 3077
}

3078 3079 3080 3081
static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
{
	int rc;

3082 3083 3084 3085
	ctxt->dst.type = OP_REG;
	ctxt->dst.addr.reg = &ctxt->_eip;
	ctxt->dst.bytes = ctxt->op_bytes;
	rc = emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
3086 3087
	if (rc != X86EMUL_CONTINUE)
		return rc;
3088
	rsp_increment(ctxt, ctxt->src.val);
3089 3090 3091
	return X86EMUL_CONTINUE;
}

3092 3093 3094
static int em_xchg(struct x86_emulate_ctxt *ctxt)
{
	/* Write back the register source. */
3095 3096
	ctxt->src.val = ctxt->dst.val;
	write_register_operand(&ctxt->src);
3097 3098

	/* Write back the memory destination with implicit LOCK prefix. */
3099 3100
	ctxt->dst.val = ctxt->src.orig_val;
	ctxt->lock_prefix = 1;
3101 3102 3103
	return X86EMUL_CONTINUE;
}

3104 3105
static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
{
3106
	ctxt->dst.val = ctxt->src2.val;
3107
	return fastop(ctxt, em_imul);
3108 3109
}

3110 3111
static int em_cwd(struct x86_emulate_ctxt *ctxt)
{
3112 3113
	ctxt->dst.type = OP_REG;
	ctxt->dst.bytes = ctxt->src.bytes;
3114
	ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
3115
	ctxt->dst.val = ~((ctxt->src.val >> (ctxt->src.bytes * 8 - 1)) - 1);
3116 3117 3118 3119

	return X86EMUL_CONTINUE;
}

3120 3121 3122 3123
static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
{
	u64 tsc = 0;

3124
	ctxt->ops->get_msr(ctxt, MSR_IA32_TSC, &tsc);
3125 3126
	*reg_write(ctxt, VCPU_REGS_RAX) = (u32)tsc;
	*reg_write(ctxt, VCPU_REGS_RDX) = tsc >> 32;
3127 3128 3129
	return X86EMUL_CONTINUE;
}

3130 3131 3132 3133
static int em_rdpmc(struct x86_emulate_ctxt *ctxt)
{
	u64 pmc;

3134
	if (ctxt->ops->read_pmc(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &pmc))
3135
		return emulate_gp(ctxt, 0);
3136 3137
	*reg_write(ctxt, VCPU_REGS_RAX) = (u32)pmc;
	*reg_write(ctxt, VCPU_REGS_RDX) = pmc >> 32;
3138 3139 3140
	return X86EMUL_CONTINUE;
}

3141 3142
static int em_mov(struct x86_emulate_ctxt *ctxt)
{
S
Stefan Hajnoczi 已提交
3143
	memcpy(ctxt->dst.valptr, ctxt->src.valptr, ctxt->op_bytes);
3144 3145 3146
	return X86EMUL_CONTINUE;
}

3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174
static int em_cr_write(struct x86_emulate_ctxt *ctxt)
{
	if (ctxt->ops->set_cr(ctxt, ctxt->modrm_reg, ctxt->src.val))
		return emulate_gp(ctxt, 0);

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

static int em_dr_write(struct x86_emulate_ctxt *ctxt)
{
	unsigned long val;

	if (ctxt->mode == X86EMUL_MODE_PROT64)
		val = ctxt->src.val & ~0ULL;
	else
		val = ctxt->src.val & ~0U;

	/* #UD condition is already handled. */
	if (ctxt->ops->set_dr(ctxt, ctxt->modrm_reg, val) < 0)
		return emulate_gp(ctxt, 0);

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

3175 3176 3177 3178
static int em_wrmsr(struct x86_emulate_ctxt *ctxt)
{
	u64 msr_data;

3179 3180 3181
	msr_data = (u32)reg_read(ctxt, VCPU_REGS_RAX)
		| ((u64)reg_read(ctxt, VCPU_REGS_RDX) << 32);
	if (ctxt->ops->set_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), msr_data))
3182 3183 3184 3185 3186 3187 3188 3189 3190
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

static int em_rdmsr(struct x86_emulate_ctxt *ctxt)
{
	u64 msr_data;

3191
	if (ctxt->ops->get_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &msr_data))
3192 3193
		return emulate_gp(ctxt, 0);

3194 3195
	*reg_write(ctxt, VCPU_REGS_RAX) = (u32)msr_data;
	*reg_write(ctxt, VCPU_REGS_RDX) = msr_data >> 32;
3196 3197 3198
	return X86EMUL_CONTINUE;
}

3199 3200
static int em_mov_rm_sreg(struct x86_emulate_ctxt *ctxt)
{
3201
	if (ctxt->modrm_reg > VCPU_SREG_GS)
3202 3203
		return emulate_ud(ctxt);

3204
	ctxt->dst.val = get_segment_selector(ctxt, ctxt->modrm_reg);
3205 3206 3207 3208 3209
	return X86EMUL_CONTINUE;
}

static int em_mov_sreg_rm(struct x86_emulate_ctxt *ctxt)
{
3210
	u16 sel = ctxt->src.val;
3211

3212
	if (ctxt->modrm_reg == VCPU_SREG_CS || ctxt->modrm_reg > VCPU_SREG_GS)
3213 3214
		return emulate_ud(ctxt);

3215
	if (ctxt->modrm_reg == VCPU_SREG_SS)
3216 3217 3218
		ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;

	/* Disable writeback. */
3219 3220
	ctxt->dst.type = OP_NONE;
	return load_segment_descriptor(ctxt, sel, ctxt->modrm_reg);
3221 3222
}

A
Avi Kivity 已提交
3223 3224 3225 3226 3227 3228 3229 3230 3231
static int em_lldt(struct x86_emulate_ctxt *ctxt)
{
	u16 sel = ctxt->src.val;

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return load_segment_descriptor(ctxt, sel, VCPU_SREG_LDTR);
}

A
Avi Kivity 已提交
3232 3233 3234 3235 3236 3237 3238 3239 3240
static int em_ltr(struct x86_emulate_ctxt *ctxt)
{
	u16 sel = ctxt->src.val;

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return load_segment_descriptor(ctxt, sel, VCPU_SREG_TR);
}

3241 3242
static int em_invlpg(struct x86_emulate_ctxt *ctxt)
{
3243 3244 3245
	int rc;
	ulong linear;

3246
	rc = linearize(ctxt, ctxt->src.addr.mem, 1, false, &linear);
3247
	if (rc == X86EMUL_CONTINUE)
3248
		ctxt->ops->invlpg(ctxt, linear);
3249
	/* Disable writeback. */
3250
	ctxt->dst.type = OP_NONE;
3251 3252 3253
	return X86EMUL_CONTINUE;
}

3254 3255 3256 3257 3258 3259 3260 3261 3262 3263
static int em_clts(struct x86_emulate_ctxt *ctxt)
{
	ulong cr0;

	cr0 = ctxt->ops->get_cr(ctxt, 0);
	cr0 &= ~X86_CR0_TS;
	ctxt->ops->set_cr(ctxt, 0, cr0);
	return X86EMUL_CONTINUE;
}

3264 3265 3266 3267
static int em_vmcall(struct x86_emulate_ctxt *ctxt)
{
	int rc;

3268
	if (ctxt->modrm_mod != 3 || ctxt->modrm_rm != 1)
3269 3270 3271 3272 3273 3274 3275
		return X86EMUL_UNHANDLEABLE;

	rc = ctxt->ops->fix_hypercall(ctxt);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	/* Let the processor re-execute the fixed hypercall */
3276
	ctxt->_eip = ctxt->eip;
3277
	/* Disable writeback. */
3278
	ctxt->dst.type = OP_NONE;
3279 3280 3281
	return X86EMUL_CONTINUE;
}

3282 3283 3284 3285 3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310
static int emulate_store_desc_ptr(struct x86_emulate_ctxt *ctxt,
				  void (*get)(struct x86_emulate_ctxt *ctxt,
					      struct desc_ptr *ptr))
{
	struct desc_ptr desc_ptr;

	if (ctxt->mode == X86EMUL_MODE_PROT64)
		ctxt->op_bytes = 8;
	get(ctxt, &desc_ptr);
	if (ctxt->op_bytes == 2) {
		ctxt->op_bytes = 4;
		desc_ptr.address &= 0x00ffffff;
	}
	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return segmented_write(ctxt, ctxt->dst.addr.mem,
			       &desc_ptr, 2 + ctxt->op_bytes);
}

static int em_sgdt(struct x86_emulate_ctxt *ctxt)
{
	return emulate_store_desc_ptr(ctxt, ctxt->ops->get_gdt);
}

static int em_sidt(struct x86_emulate_ctxt *ctxt)
{
	return emulate_store_desc_ptr(ctxt, ctxt->ops->get_idt);
}

3311 3312 3313 3314 3315
static int em_lgdt(struct x86_emulate_ctxt *ctxt)
{
	struct desc_ptr desc_ptr;
	int rc;

3316 3317
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		ctxt->op_bytes = 8;
3318
	rc = read_descriptor(ctxt, ctxt->src.addr.mem,
3319
			     &desc_ptr.size, &desc_ptr.address,
3320
			     ctxt->op_bytes);
3321 3322 3323 3324
	if (rc != X86EMUL_CONTINUE)
		return rc;
	ctxt->ops->set_gdt(ctxt, &desc_ptr);
	/* Disable writeback. */
3325
	ctxt->dst.type = OP_NONE;
3326 3327 3328
	return X86EMUL_CONTINUE;
}

3329
static int em_vmmcall(struct x86_emulate_ctxt *ctxt)
3330 3331 3332
{
	int rc;

3333 3334
	rc = ctxt->ops->fix_hypercall(ctxt);

3335
	/* Disable writeback. */
3336
	ctxt->dst.type = OP_NONE;
3337 3338 3339 3340 3341 3342 3343 3344
	return rc;
}

static int em_lidt(struct x86_emulate_ctxt *ctxt)
{
	struct desc_ptr desc_ptr;
	int rc;

3345 3346
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		ctxt->op_bytes = 8;
3347
	rc = read_descriptor(ctxt, ctxt->src.addr.mem,
3348
			     &desc_ptr.size, &desc_ptr.address,
3349
			     ctxt->op_bytes);
3350 3351 3352 3353
	if (rc != X86EMUL_CONTINUE)
		return rc;
	ctxt->ops->set_idt(ctxt, &desc_ptr);
	/* Disable writeback. */
3354
	ctxt->dst.type = OP_NONE;
3355 3356 3357 3358 3359
	return X86EMUL_CONTINUE;
}

static int em_smsw(struct x86_emulate_ctxt *ctxt)
{
3360 3361
	ctxt->dst.bytes = 2;
	ctxt->dst.val = ctxt->ops->get_cr(ctxt, 0);
3362 3363 3364 3365 3366 3367
	return X86EMUL_CONTINUE;
}

static int em_lmsw(struct x86_emulate_ctxt *ctxt)
{
	ctxt->ops->set_cr(ctxt, 0, (ctxt->ops->get_cr(ctxt, 0) & ~0x0eul)
3368 3369
			  | (ctxt->src.val & 0x0f));
	ctxt->dst.type = OP_NONE;
3370 3371 3372
	return X86EMUL_CONTINUE;
}

3373 3374
static int em_loop(struct x86_emulate_ctxt *ctxt)
{
3375 3376
	register_address_increment(ctxt, reg_rmw(ctxt, VCPU_REGS_RCX), -1);
	if ((address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) != 0) &&
3377 3378
	    (ctxt->b == 0xe2 || test_cc(ctxt->b ^ 0x5, ctxt->eflags)))
		jmp_rel(ctxt, ctxt->src.val);
3379 3380 3381 3382 3383 3384

	return X86EMUL_CONTINUE;
}

static int em_jcxz(struct x86_emulate_ctxt *ctxt)
{
3385
	if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0)
3386
		jmp_rel(ctxt, ctxt->src.val);
3387 3388 3389 3390

	return X86EMUL_CONTINUE;
}

3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408
static int em_in(struct x86_emulate_ctxt *ctxt)
{
	if (!pio_in_emulated(ctxt, ctxt->dst.bytes, ctxt->src.val,
			     &ctxt->dst.val))
		return X86EMUL_IO_NEEDED;

	return X86EMUL_CONTINUE;
}

static int em_out(struct x86_emulate_ctxt *ctxt)
{
	ctxt->ops->pio_out_emulated(ctxt, ctxt->src.bytes, ctxt->dst.val,
				    &ctxt->src.val, 1);
	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427
static int em_cli(struct x86_emulate_ctxt *ctxt)
{
	if (emulator_bad_iopl(ctxt))
		return emulate_gp(ctxt, 0);

	ctxt->eflags &= ~X86_EFLAGS_IF;
	return X86EMUL_CONTINUE;
}

static int em_sti(struct x86_emulate_ctxt *ctxt)
{
	if (emulator_bad_iopl(ctxt))
		return emulate_gp(ctxt, 0);

	ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
	ctxt->eflags |= X86_EFLAGS_IF;
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
3428 3429 3430 3431
static int em_cpuid(struct x86_emulate_ctxt *ctxt)
{
	u32 eax, ebx, ecx, edx;

3432 3433
	eax = reg_read(ctxt, VCPU_REGS_RAX);
	ecx = reg_read(ctxt, VCPU_REGS_RCX);
A
Avi Kivity 已提交
3434
	ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
3435 3436 3437 3438
	*reg_write(ctxt, VCPU_REGS_RAX) = eax;
	*reg_write(ctxt, VCPU_REGS_RBX) = ebx;
	*reg_write(ctxt, VCPU_REGS_RCX) = ecx;
	*reg_write(ctxt, VCPU_REGS_RDX) = edx;
A
Avi Kivity 已提交
3439 3440 3441
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
3442 3443
static int em_lahf(struct x86_emulate_ctxt *ctxt)
{
3444 3445
	*reg_rmw(ctxt, VCPU_REGS_RAX) &= ~0xff00UL;
	*reg_rmw(ctxt, VCPU_REGS_RAX) |= (ctxt->eflags & 0xff) << 8;
A
Avi Kivity 已提交
3446 3447 3448
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460 3461 3462 3463
static int em_bswap(struct x86_emulate_ctxt *ctxt)
{
	switch (ctxt->op_bytes) {
#ifdef CONFIG_X86_64
	case 8:
		asm("bswap %0" : "+r"(ctxt->dst.val));
		break;
#endif
	default:
		asm("bswap %0" : "+r"(*(u32 *)&ctxt->dst.val));
		break;
	}
	return X86EMUL_CONTINUE;
}

3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477
static bool valid_cr(int nr)
{
	switch (nr) {
	case 0:
	case 2 ... 4:
	case 8:
		return true;
	default:
		return false;
	}
}

static int check_cr_read(struct x86_emulate_ctxt *ctxt)
{
3478
	if (!valid_cr(ctxt->modrm_reg))
3479 3480 3481 3482 3483 3484 3485
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

static int check_cr_write(struct x86_emulate_ctxt *ctxt)
{
3486 3487
	u64 new_val = ctxt->src.val64;
	int cr = ctxt->modrm_reg;
3488
	u64 efer = 0;
3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505

	static u64 cr_reserved_bits[] = {
		0xffffffff00000000ULL,
		0, 0, 0, /* CR3 checked later */
		CR4_RESERVED_BITS,
		0, 0, 0,
		CR8_RESERVED_BITS,
	};

	if (!valid_cr(cr))
		return emulate_ud(ctxt);

	if (new_val & cr_reserved_bits[cr])
		return emulate_gp(ctxt, 0);

	switch (cr) {
	case 0: {
3506
		u64 cr4;
3507 3508 3509 3510
		if (((new_val & X86_CR0_PG) && !(new_val & X86_CR0_PE)) ||
		    ((new_val & X86_CR0_NW) && !(new_val & X86_CR0_CD)))
			return emulate_gp(ctxt, 0);

3511 3512
		cr4 = ctxt->ops->get_cr(ctxt, 4);
		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
3513 3514 3515 3516 3517 3518 3519 3520 3521 3522

		if ((new_val & X86_CR0_PG) && (efer & EFER_LME) &&
		    !(cr4 & X86_CR4_PAE))
			return emulate_gp(ctxt, 0);

		break;
		}
	case 3: {
		u64 rsvd = 0;

3523 3524
		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
		if (efer & EFER_LMA)
3525
			rsvd = CR3_L_MODE_RESERVED_BITS;
3526
		else if (ctxt->ops->get_cr(ctxt, 4) & X86_CR4_PAE)
3527
			rsvd = CR3_PAE_RESERVED_BITS;
3528
		else if (ctxt->ops->get_cr(ctxt, 0) & X86_CR0_PG)
3529 3530 3531 3532 3533 3534 3535 3536
			rsvd = CR3_NONPAE_RESERVED_BITS;

		if (new_val & rsvd)
			return emulate_gp(ctxt, 0);

		break;
		}
	case 4: {
3537
		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
3538 3539 3540 3541 3542 3543 3544 3545 3546 3547 3548

		if ((efer & EFER_LMA) && !(new_val & X86_CR4_PAE))
			return emulate_gp(ctxt, 0);

		break;
		}
	}

	return X86EMUL_CONTINUE;
}

3549 3550 3551 3552
static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
{
	unsigned long dr7;

3553
	ctxt->ops->get_dr(ctxt, 7, &dr7);
3554 3555 3556 3557 3558 3559 3560

	/* Check if DR7.Global_Enable is set */
	return dr7 & (1 << 13);
}

static int check_dr_read(struct x86_emulate_ctxt *ctxt)
{
3561
	int dr = ctxt->modrm_reg;
3562 3563 3564 3565 3566
	u64 cr4;

	if (dr > 7)
		return emulate_ud(ctxt);

3567
	cr4 = ctxt->ops->get_cr(ctxt, 4);
3568 3569 3570 3571 3572 3573 3574 3575 3576 3577 3578
	if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
		return emulate_ud(ctxt);

	if (check_dr7_gd(ctxt))
		return emulate_db(ctxt);

	return X86EMUL_CONTINUE;
}

static int check_dr_write(struct x86_emulate_ctxt *ctxt)
{
3579 3580
	u64 new_val = ctxt->src.val64;
	int dr = ctxt->modrm_reg;
3581 3582 3583 3584 3585 3586 3587

	if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
		return emulate_gp(ctxt, 0);

	return check_dr_read(ctxt);
}

3588 3589 3590 3591
static int check_svme(struct x86_emulate_ctxt *ctxt)
{
	u64 efer;

3592
	ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
3593 3594 3595 3596 3597 3598 3599 3600 3601

	if (!(efer & EFER_SVME))
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
{
3602
	u64 rax = reg_read(ctxt, VCPU_REGS_RAX);
3603 3604

	/* Valid physical address? */
3605
	if (rax & 0xffff000000000000ULL)
3606 3607 3608 3609 3610
		return emulate_gp(ctxt, 0);

	return check_svme(ctxt);
}

3611 3612
static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
{
3613
	u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
3614

3615
	if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt))
3616 3617 3618 3619 3620
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

3621 3622
static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
{
3623
	u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
3624
	u64 rcx = reg_read(ctxt, VCPU_REGS_RCX);
3625

3626
	if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt)) ||
3627 3628 3629 3630 3631 3632
	    (rcx > 3))
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

3633 3634
static int check_perm_in(struct x86_emulate_ctxt *ctxt)
{
3635 3636
	ctxt->dst.bytes = min(ctxt->dst.bytes, 4u);
	if (!emulator_io_permited(ctxt, ctxt->src.val, ctxt->dst.bytes))
3637 3638 3639 3640 3641 3642 3643
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

static int check_perm_out(struct x86_emulate_ctxt *ctxt)
{
3644 3645
	ctxt->src.bytes = min(ctxt->src.bytes, 4u);
	if (!emulator_io_permited(ctxt, ctxt->dst.val, ctxt->src.bytes))
3646 3647 3648 3649 3650
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

3651
#define D(_y) { .flags = (_y) }
3652
#define DI(_y, _i) { .flags = (_y), .intercept = x86_intercept_##_i }
3653 3654
#define DIP(_y, _i, _p) { .flags = (_y), .intercept = x86_intercept_##_i, \
		      .check_perm = (_p) }
3655
#define N    D(NotImpl)
3656
#define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
3657 3658
#define G(_f, _g) { .flags = ((_f) | Group | ModRM), .u.group = (_g) }
#define GD(_f, _g) { .flags = ((_f) | GroupDual | ModRM), .u.gdual = (_g) }
3659
#define E(_f, _e) { .flags = ((_f) | Escape | ModRM), .u.esc = (_e) }
3660
#define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
3661
#define F(_f, _e) { .flags = (_f) | Fastop, .u.fastop = (_e) }
3662 3663
#define II(_f, _e, _i) \
	{ .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i }
3664 3665 3666
#define IIP(_f, _e, _i, _p) \
	{ .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i, \
	  .check_perm = (_p) }
3667
#define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
3668

3669
#define D2bv(_f)      D((_f) | ByteOp), D(_f)
3670
#define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
3671
#define I2bv(_f, _e)  I((_f) | ByteOp, _e), I(_f, _e)
3672
#define F2bv(_f, _e)  F((_f) | ByteOp, _e), F(_f, _e)
3673 3674
#define I2bvIP(_f, _e, _i, _p) \
	IIP((_f) | ByteOp, _e, _i, _p), IIP(_f, _e, _i, _p)
3675

3676 3677 3678
#define F6ALU(_f, _e) F2bv((_f) | DstMem | SrcReg | ModRM, _e),		\
		F2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock, _e),	\
		F2bv(((_f) & ~Lock) | DstAcc | SrcImm, _e)
3679

3680
static const struct opcode group7_rm1[] = {
3681 3682
	DI(SrcNone | Priv, monitor),
	DI(SrcNone | Priv, mwait),
3683 3684 3685
	N, N, N, N, N, N,
};

3686
static const struct opcode group7_rm3[] = {
3687 3688 3689 3690 3691 3692 3693 3694
	DIP(SrcNone | Prot | Priv,		vmrun,		check_svme_pa),
	II(SrcNone  | Prot | VendorSpecific,	em_vmmcall,	vmmcall),
	DIP(SrcNone | Prot | Priv,		vmload,		check_svme_pa),
	DIP(SrcNone | Prot | Priv,		vmsave,		check_svme_pa),
	DIP(SrcNone | Prot | Priv,		stgi,		check_svme),
	DIP(SrcNone | Prot | Priv,		clgi,		check_svme),
	DIP(SrcNone | Prot | Priv,		skinit,		check_svme),
	DIP(SrcNone | Prot | Priv,		invlpga,	check_svme),
3695
};
3696

3697
static const struct opcode group7_rm7[] = {
3698
	N,
3699
	DIP(SrcNone, rdtscp, check_rdtsc),
3700 3701
	N, N, N, N, N, N,
};
3702

3703
static const struct opcode group1[] = {
3704 3705 3706 3707 3708 3709 3710 3711
	F(Lock, em_add),
	F(Lock | PageTable, em_or),
	F(Lock, em_adc),
	F(Lock, em_sbb),
	F(Lock | PageTable, em_and),
	F(Lock, em_sub),
	F(Lock, em_xor),
	F(NoWrite, em_cmp),
3712 3713
};

3714
static const struct opcode group1A[] = {
3715
	I(DstMem | SrcNone | Mov | Stack, em_pop), N, N, N, N, N, N, N,
3716 3717
};

3718 3719 3720 3721 3722 3723 3724 3725 3726 3727 3728
static const struct opcode group2[] = {
	F(DstMem | ModRM, em_rol),
	F(DstMem | ModRM, em_ror),
	F(DstMem | ModRM, em_rcl),
	F(DstMem | ModRM, em_rcr),
	F(DstMem | ModRM, em_shl),
	F(DstMem | ModRM, em_shr),
	F(DstMem | ModRM, em_shl),
	F(DstMem | ModRM, em_sar),
};

3729
static const struct opcode group3[] = {
3730 3731
	F(DstMem | SrcImm | NoWrite, em_test),
	F(DstMem | SrcImm | NoWrite, em_test),
3732 3733
	F(DstMem | SrcNone | Lock, em_not),
	F(DstMem | SrcNone | Lock, em_neg),
3734 3735 3736 3737
	I(SrcMem, em_mul_ex),
	I(SrcMem, em_imul_ex),
	I(SrcMem, em_div_ex),
	I(SrcMem, em_idiv_ex),
3738 3739
};

3740
static const struct opcode group4[] = {
3741 3742
	F(ByteOp | DstMem | SrcNone | Lock, em_inc),
	F(ByteOp | DstMem | SrcNone | Lock, em_dec),
3743 3744 3745
	N, N, N, N, N, N,
};

3746
static const struct opcode group5[] = {
3747 3748
	F(DstMem | SrcNone | Lock,		em_inc),
	F(DstMem | SrcNone | Lock,		em_dec),
3749 3750 3751 3752
	I(SrcMem | Stack,			em_grp45),
	I(SrcMemFAddr | ImplicitOps | Stack,	em_call_far),
	I(SrcMem | Stack,			em_grp45),
	I(SrcMemFAddr | ImplicitOps,		em_grp45),
3753
	I(SrcMem | Stack,			em_grp45), D(Undefined),
3754 3755
};

3756
static const struct opcode group6[] = {
3757 3758
	DI(Prot,	sldt),
	DI(Prot,	str),
A
Avi Kivity 已提交
3759
	II(Prot | Priv | SrcMem16, em_lldt, lldt),
A
Avi Kivity 已提交
3760
	II(Prot | Priv | SrcMem16, em_ltr, ltr),
3761 3762 3763
	N, N, N, N,
};

3764
static const struct group_dual group7 = { {
3765 3766
	II(Mov | DstMem | Priv,			em_sgdt, sgdt),
	II(Mov | DstMem | Priv,			em_sidt, sidt),
3767 3768 3769 3770 3771
	II(SrcMem | Priv,			em_lgdt, lgdt),
	II(SrcMem | Priv,			em_lidt, lidt),
	II(SrcNone | DstMem | Mov,		em_smsw, smsw), N,
	II(SrcMem16 | Mov | Priv,		em_lmsw, lmsw),
	II(SrcMem | ByteOp | Priv | NoAccess,	em_invlpg, invlpg),
3772
}, {
3773
	I(SrcNone | Priv | VendorSpecific,	em_vmcall),
3774
	EXT(0, group7_rm1),
3775
	N, EXT(0, group7_rm3),
3776 3777 3778
	II(SrcNone | DstMem | Mov,		em_smsw, smsw), N,
	II(SrcMem16 | Mov | Priv,		em_lmsw, lmsw),
	EXT(0, group7_rm7),
3779 3780
} };

3781
static const struct opcode group8[] = {
3782
	N, N, N, N,
3783 3784 3785 3786
	F(DstMem | SrcImmByte | NoWrite,		em_bt),
	F(DstMem | SrcImmByte | Lock | PageTable,	em_bts),
	F(DstMem | SrcImmByte | Lock,			em_btr),
	F(DstMem | SrcImmByte | Lock | PageTable,	em_btc),
3787 3788
};

3789
static const struct group_dual group9 = { {
3790
	N, I(DstMem64 | Lock | PageTable, em_cmpxchg8b), N, N, N, N, N, N,
3791 3792 3793 3794
}, {
	N, N, N, N, N, N, N, N,
} };

3795
static const struct opcode group11[] = {
3796
	I(DstMem | SrcImm | Mov | PageTable, em_mov),
3797
	X7(D(Undefined)),
3798 3799
};

3800
static const struct gprefix pfx_0f_6f_0f_7f = {
3801
	I(Mmx, em_mov), I(Sse | Aligned, em_mov), N, I(Sse | Unaligned, em_mov),
3802 3803
};

3804
static const struct gprefix pfx_vmovntpx = {
3805 3806 3807
	I(0, em_mov), N, N, N,
};

3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823 3824 3825 3826 3827 3828 3829 3830 3831 3832 3833 3834 3835 3836 3837 3838 3839 3840 3841 3842 3843 3844 3845 3846 3847 3848 3849 3850 3851 3852 3853 3854 3855 3856 3857 3858 3859 3860 3861 3862 3863 3864 3865 3866 3867 3868 3869 3870
static const struct escape escape_d9 = { {
	N, N, N, N, N, N, N, I(DstMem, em_fnstcw),
}, {
	/* 0xC0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xC8 - 0xCF */
	N, N, N, N, N, N, N, N,
	/* 0xD0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xD8 - 0xDF */
	N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xE7 */
	N, N, N, N, N, N, N, N,
	/* 0xE8 - 0xEF */
	N, N, N, N, N, N, N, N,
	/* 0xF0 - 0xF7 */
	N, N, N, N, N, N, N, N,
	/* 0xF8 - 0xFF */
	N, N, N, N, N, N, N, N,
} };

static const struct escape escape_db = { {
	N, N, N, N, N, N, N, N,
}, {
	/* 0xC0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xC8 - 0xCF */
	N, N, N, N, N, N, N, N,
	/* 0xD0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xD8 - 0xDF */
	N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xE7 */
	N, N, N, I(ImplicitOps, em_fninit), N, N, N, N,
	/* 0xE8 - 0xEF */
	N, N, N, N, N, N, N, N,
	/* 0xF0 - 0xF7 */
	N, N, N, N, N, N, N, N,
	/* 0xF8 - 0xFF */
	N, N, N, N, N, N, N, N,
} };

static const struct escape escape_dd = { {
	N, N, N, N, N, N, N, I(DstMem, em_fnstsw),
}, {
	/* 0xC0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xC8 - 0xCF */
	N, N, N, N, N, N, N, N,
	/* 0xD0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xD8 - 0xDF */
	N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xE7 */
	N, N, N, N, N, N, N, N,
	/* 0xE8 - 0xEF */
	N, N, N, N, N, N, N, N,
	/* 0xF0 - 0xF7 */
	N, N, N, N, N, N, N, N,
	/* 0xF8 - 0xFF */
	N, N, N, N, N, N, N, N,
} };

3871
static const struct opcode opcode_table[256] = {
3872
	/* 0x00 - 0x07 */
3873
	F6ALU(Lock, em_add),
3874 3875
	I(ImplicitOps | Stack | No64 | Src2ES, em_push_sreg),
	I(ImplicitOps | Stack | No64 | Src2ES, em_pop_sreg),
3876
	/* 0x08 - 0x0F */
3877
	F6ALU(Lock | PageTable, em_or),
3878 3879
	I(ImplicitOps | Stack | No64 | Src2CS, em_push_sreg),
	N,
3880
	/* 0x10 - 0x17 */
3881
	F6ALU(Lock, em_adc),
3882 3883
	I(ImplicitOps | Stack | No64 | Src2SS, em_push_sreg),
	I(ImplicitOps | Stack | No64 | Src2SS, em_pop_sreg),
3884
	/* 0x18 - 0x1F */
3885
	F6ALU(Lock, em_sbb),
3886 3887
	I(ImplicitOps | Stack | No64 | Src2DS, em_push_sreg),
	I(ImplicitOps | Stack | No64 | Src2DS, em_pop_sreg),
3888
	/* 0x20 - 0x27 */
3889
	F6ALU(Lock | PageTable, em_and), N, N,
3890
	/* 0x28 - 0x2F */
3891
	F6ALU(Lock, em_sub), N, I(ByteOp | DstAcc | No64, em_das),
3892
	/* 0x30 - 0x37 */
3893
	F6ALU(Lock, em_xor), N, N,
3894
	/* 0x38 - 0x3F */
3895
	F6ALU(NoWrite, em_cmp), N, N,
3896
	/* 0x40 - 0x4F */
3897
	X8(F(DstReg, em_inc)), X8(F(DstReg, em_dec)),
3898
	/* 0x50 - 0x57 */
3899
	X8(I(SrcReg | Stack, em_push)),
3900
	/* 0x58 - 0x5F */
3901
	X8(I(DstReg | Stack, em_pop)),
3902
	/* 0x60 - 0x67 */
3903 3904
	I(ImplicitOps | Stack | No64, em_pusha),
	I(ImplicitOps | Stack | No64, em_popa),
3905 3906 3907
	N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
	N, N, N, N,
	/* 0x68 - 0x6F */
3908 3909
	I(SrcImm | Mov | Stack, em_push),
	I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
3910 3911
	I(SrcImmByte | Mov | Stack, em_push),
	I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
3912
	I2bvIP(DstDI | SrcDX | Mov | String | Unaligned, em_in, ins, check_perm_in), /* insb, insw/insd */
3913
	I2bvIP(SrcSI | DstDX | String, em_out, outs, check_perm_out), /* outsb, outsw/outsd */
3914 3915 3916
	/* 0x70 - 0x7F */
	X16(D(SrcImmByte)),
	/* 0x80 - 0x87 */
3917 3918 3919 3920
	G(ByteOp | DstMem | SrcImm, group1),
	G(DstMem | SrcImm, group1),
	G(ByteOp | DstMem | SrcImm | No64, group1),
	G(DstMem | SrcImmByte, group1),
3921
	F2bv(DstMem | SrcReg | ModRM | NoWrite, em_test),
3922
	I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_xchg),
3923
	/* 0x88 - 0x8F */
3924
	I2bv(DstMem | SrcReg | ModRM | Mov | PageTable, em_mov),
3925
	I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
3926
	I(DstMem | SrcNone | ModRM | Mov | PageTable, em_mov_rm_sreg),
3927 3928 3929
	D(ModRM | SrcMem | NoAccess | DstReg),
	I(ImplicitOps | SrcMem16 | ModRM, em_mov_sreg_rm),
	G(0, group1A),
3930
	/* 0x90 - 0x97 */
3931
	DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
3932
	/* 0x98 - 0x9F */
3933
	D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
3934
	I(SrcImmFAddr | No64, em_call_far), N,
3935
	II(ImplicitOps | Stack, em_pushf, pushf),
A
Avi Kivity 已提交
3936
	II(ImplicitOps | Stack, em_popf, popf), N, I(ImplicitOps, em_lahf),
3937
	/* 0xA0 - 0xA7 */
3938
	I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
3939
	I2bv(DstMem | SrcAcc | Mov | MemAbs | PageTable, em_mov),
3940
	I2bv(SrcSI | DstDI | Mov | String, em_mov),
3941
	F2bv(SrcSI | DstDI | String | NoWrite, em_cmp),
3942
	/* 0xA8 - 0xAF */
3943
	F2bv(DstAcc | SrcImm | NoWrite, em_test),
3944 3945
	I2bv(SrcAcc | DstDI | Mov | String, em_mov),
	I2bv(SrcSI | DstAcc | Mov | String, em_mov),
3946
	F2bv(SrcAcc | DstDI | String | NoWrite, em_cmp),
3947
	/* 0xB0 - 0xB7 */
3948
	X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
3949
	/* 0xB8 - 0xBF */
3950
	X8(I(DstReg | SrcImm64 | Mov, em_mov)),
3951
	/* 0xC0 - 0xC7 */
3952
	G(ByteOp | Src2ImmByte, group2), G(Src2ImmByte, group2),
3953
	I(ImplicitOps | Stack | SrcImmU16, em_ret_near_imm),
3954
	I(ImplicitOps | Stack, em_ret),
3955 3956
	I(DstReg | SrcMemFAddr | ModRM | No64 | Src2ES, em_lseg),
	I(DstReg | SrcMemFAddr | ModRM | No64 | Src2DS, em_lseg),
3957
	G(ByteOp, group11), G(0, group11),
3958
	/* 0xC8 - 0xCF */
A
Avi Kivity 已提交
3959 3960
	I(Stack | SrcImmU16 | Src2ImmByte, em_enter), I(Stack, em_leave),
	N, I(ImplicitOps | Stack, em_ret_far),
3961
	D(ImplicitOps), DI(SrcImmByte, intn),
3962
	D(ImplicitOps | No64), II(ImplicitOps, em_iret, iret),
3963
	/* 0xD0 - 0xD7 */
3964 3965
	G(Src2One | ByteOp, group2), G(Src2One, group2),
	G(Src2CL | ByteOp, group2), G(Src2CL, group2),
P
Paolo Bonzini 已提交
3966
	I(DstAcc | SrcImmUByte | No64, em_aam),
P
Paolo Bonzini 已提交
3967 3968
	I(DstAcc | SrcImmUByte | No64, em_aad),
	F(DstAcc | ByteOp | No64, em_salc),
P
Paolo Bonzini 已提交
3969
	I(DstAcc | SrcXLat | ByteOp, em_mov),
3970
	/* 0xD8 - 0xDF */
3971
	N, E(0, &escape_d9), N, E(0, &escape_db), N, E(0, &escape_dd), N, N,
3972
	/* 0xE0 - 0xE7 */
3973 3974
	X3(I(SrcImmByte, em_loop)),
	I(SrcImmByte, em_jcxz),
3975 3976
	I2bvIP(SrcImmUByte | DstAcc, em_in,  in,  check_perm_in),
	I2bvIP(SrcAcc | DstImmUByte, em_out, out, check_perm_out),
3977
	/* 0xE8 - 0xEF */
3978
	I(SrcImm | Stack, em_call), D(SrcImm | ImplicitOps),
3979
	I(SrcImmFAddr | No64, em_jmp_far), D(SrcImmByte | ImplicitOps),
3980 3981
	I2bvIP(SrcDX | DstAcc, em_in,  in,  check_perm_in),
	I2bvIP(SrcAcc | DstDX, em_out, out, check_perm_out),
3982
	/* 0xF0 - 0xF7 */
3983
	N, DI(ImplicitOps, icebp), N, N,
3984 3985
	DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
	G(ByteOp, group3), G(0, group3),
3986
	/* 0xF8 - 0xFF */
3987 3988
	D(ImplicitOps), D(ImplicitOps),
	I(ImplicitOps, em_cli), I(ImplicitOps, em_sti),
3989 3990 3991
	D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
};

3992
static const struct opcode twobyte_table[256] = {
3993
	/* 0x00 - 0x0F */
3994
	G(0, group6), GD(0, &group7), N, N,
3995 3996
	N, I(ImplicitOps | VendorSpecific, em_syscall),
	II(ImplicitOps | Priv, em_clts, clts), N,
3997
	DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
3998 3999 4000 4001
	N, D(ImplicitOps | ModRM), N, N,
	/* 0x10 - 0x1F */
	N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
	/* 0x20 - 0x2F */
4002
	DIP(ModRM | DstMem | Priv | Op3264, cr_read, check_cr_read),
4003
	DIP(ModRM | DstMem | Priv | Op3264, dr_read, check_dr_read),
4004 4005
	IIP(ModRM | SrcMem | Priv | Op3264, em_cr_write, cr_write, check_cr_write),
	IIP(ModRM | SrcMem | Priv | Op3264, em_dr_write, dr_write, check_dr_write),
4006
	N, N, N, N,
4007 4008
	N, N, N, GP(ModRM | DstMem | SrcReg | Sse | Mov | Aligned, &pfx_vmovntpx),
	N, N, N, N,
4009
	/* 0x30 - 0x3F */
4010
	II(ImplicitOps | Priv, em_wrmsr, wrmsr),
4011
	IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
4012
	II(ImplicitOps | Priv, em_rdmsr, rdmsr),
4013
	IIP(ImplicitOps, em_rdpmc, rdpmc, check_rdpmc),
4014 4015
	I(ImplicitOps | VendorSpecific, em_sysenter),
	I(ImplicitOps | Priv | VendorSpecific, em_sysexit),
4016
	N, N,
4017 4018 4019 4020 4021 4022
	N, N, N, N, N, N, N, N,
	/* 0x40 - 0x4F */
	X16(D(DstReg | SrcMem | ModRM | Mov)),
	/* 0x50 - 0x5F */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0x60 - 0x6F */
4023 4024 4025 4026
	N, N, N, N,
	N, N, N, N,
	N, N, N, N,
	N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
4027
	/* 0x70 - 0x7F */
4028 4029 4030 4031
	N, N, N, N,
	N, N, N, N,
	N, N, N, N,
	N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
4032 4033 4034
	/* 0x80 - 0x8F */
	X16(D(SrcImm)),
	/* 0x90 - 0x9F */
4035
	X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
4036
	/* 0xA0 - 0xA7 */
4037
	I(Stack | Src2FS, em_push_sreg), I(Stack | Src2FS, em_pop_sreg),
4038 4039
	II(ImplicitOps, em_cpuid, cpuid),
	F(DstMem | SrcReg | ModRM | BitOp | NoWrite, em_bt),
4040 4041
	F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shld),
	F(DstMem | SrcReg | Src2CL | ModRM, em_shld), N, N,
4042
	/* 0xA8 - 0xAF */
4043
	I(Stack | Src2GS, em_push_sreg), I(Stack | Src2GS, em_pop_sreg),
4044
	DI(ImplicitOps, rsm),
4045
	F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_bts),
4046 4047
	F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shrd),
	F(DstMem | SrcReg | Src2CL | ModRM, em_shrd),
4048
	D(ModRM), F(DstReg | SrcMem | ModRM, em_imul),
4049
	/* 0xB0 - 0xB7 */
4050
	I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_cmpxchg),
4051
	I(DstReg | SrcMemFAddr | ModRM | Src2SS, em_lseg),
4052
	F(DstMem | SrcReg | ModRM | BitOp | Lock, em_btr),
4053 4054
	I(DstReg | SrcMemFAddr | ModRM | Src2FS, em_lseg),
	I(DstReg | SrcMemFAddr | ModRM | Src2GS, em_lseg),
4055
	D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
4056 4057
	/* 0xB8 - 0xBF */
	N, N,
4058
	G(BitOp, group8),
4059 4060
	F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_btc),
	F(DstReg | SrcMem | ModRM, em_bsf), F(DstReg | SrcMem | ModRM, em_bsr),
4061
	D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
A
Avi Kivity 已提交
4062
	/* 0xC0 - 0xC7 */
4063
	D2bv(DstMem | SrcReg | ModRM | Lock),
4064
	N, D(DstMem | SrcReg | ModRM | Mov),
4065
	N, N, N, GD(0, &group9),
A
Avi Kivity 已提交
4066 4067
	/* 0xC8 - 0xCF */
	X8(I(DstReg, em_bswap)),
4068 4069 4070 4071 4072 4073 4074 4075 4076 4077 4078 4079 4080
	/* 0xD0 - 0xDF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xEF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0xF0 - 0xFF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
};

#undef D
#undef N
#undef G
#undef GD
#undef I
4081
#undef GP
4082
#undef EXT
4083

4084
#undef D2bv
4085
#undef D2bvIP
4086
#undef I2bv
4087
#undef I2bvIP
4088
#undef I6ALU
4089

4090
static unsigned imm_size(struct x86_emulate_ctxt *ctxt)
4091 4092 4093
{
	unsigned size;

4094
	size = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106
	if (size == 8)
		size = 4;
	return size;
}

static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
		      unsigned size, bool sign_extension)
{
	int rc = X86EMUL_CONTINUE;

	op->type = OP_IMM;
	op->bytes = size;
4107
	op->addr.mem.ea = ctxt->_eip;
4108 4109 4110
	/* NB. Immediates are sign-extended as necessary. */
	switch (op->bytes) {
	case 1:
4111
		op->val = insn_fetch(s8, ctxt);
4112 4113
		break;
	case 2:
4114
		op->val = insn_fetch(s16, ctxt);
4115 4116
		break;
	case 4:
4117
		op->val = insn_fetch(s32, ctxt);
4118
		break;
4119 4120 4121
	case 8:
		op->val = insn_fetch(s64, ctxt);
		break;
4122 4123 4124 4125 4126 4127 4128 4129 4130 4131 4132 4133 4134 4135 4136 4137 4138 4139
	}
	if (!sign_extension) {
		switch (op->bytes) {
		case 1:
			op->val &= 0xff;
			break;
		case 2:
			op->val &= 0xffff;
			break;
		case 4:
			op->val &= 0xffffffff;
			break;
		}
	}
done:
	return rc;
}

4140 4141 4142 4143 4144 4145 4146
static int decode_operand(struct x86_emulate_ctxt *ctxt, struct operand *op,
			  unsigned d)
{
	int rc = X86EMUL_CONTINUE;

	switch (d) {
	case OpReg:
4147
		decode_register_operand(ctxt, op);
4148 4149
		break;
	case OpImmUByte:
4150
		rc = decode_imm(ctxt, op, 1, false);
4151 4152
		break;
	case OpMem:
4153
		ctxt->memop.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4154 4155 4156 4157
	mem_common:
		*op = ctxt->memop;
		ctxt->memopp = op;
		if ((ctxt->d & BitOp) && op == &ctxt->dst)
4158 4159 4160
			fetch_bit_operand(ctxt);
		op->orig_val = op->val;
		break;
4161 4162 4163
	case OpMem64:
		ctxt->memop.bytes = 8;
		goto mem_common;
4164 4165 4166
	case OpAcc:
		op->type = OP_REG;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4167
		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
4168 4169 4170 4171 4172 4173 4174
		fetch_register_operand(op);
		op->orig_val = op->val;
		break;
	case OpDI:
		op->type = OP_MEM;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
		op->addr.mem.ea =
4175
			register_address(ctxt, reg_read(ctxt, VCPU_REGS_RDI));
4176 4177
		op->addr.mem.seg = VCPU_SREG_ES;
		op->val = 0;
4178
		op->count = 1;
4179 4180 4181 4182
		break;
	case OpDX:
		op->type = OP_REG;
		op->bytes = 2;
4183
		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
4184 4185
		fetch_register_operand(op);
		break;
4186 4187
	case OpCL:
		op->bytes = 1;
4188
		op->val = reg_read(ctxt, VCPU_REGS_RCX) & 0xff;
4189 4190 4191 4192 4193 4194 4195 4196 4197 4198 4199
		break;
	case OpImmByte:
		rc = decode_imm(ctxt, op, 1, true);
		break;
	case OpOne:
		op->bytes = 1;
		op->val = 1;
		break;
	case OpImm:
		rc = decode_imm(ctxt, op, imm_size(ctxt), true);
		break;
4200 4201 4202
	case OpImm64:
		rc = decode_imm(ctxt, op, ctxt->op_bytes, true);
		break;
4203 4204
	case OpMem8:
		ctxt->memop.bytes = 1;
4205 4206 4207 4208
		if (ctxt->memop.type == OP_REG) {
			ctxt->memop.addr.reg = decode_register(ctxt, ctxt->modrm_rm, 1);
			fetch_register_operand(&ctxt->memop);
		}
4209
		goto mem_common;
4210 4211 4212 4213 4214 4215 4216 4217 4218 4219 4220 4221 4222 4223 4224 4225
	case OpMem16:
		ctxt->memop.bytes = 2;
		goto mem_common;
	case OpMem32:
		ctxt->memop.bytes = 4;
		goto mem_common;
	case OpImmU16:
		rc = decode_imm(ctxt, op, 2, false);
		break;
	case OpImmU:
		rc = decode_imm(ctxt, op, imm_size(ctxt), false);
		break;
	case OpSI:
		op->type = OP_MEM;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
		op->addr.mem.ea =
4226
			register_address(ctxt, reg_read(ctxt, VCPU_REGS_RSI));
4227 4228
		op->addr.mem.seg = seg_override(ctxt);
		op->val = 0;
4229
		op->count = 1;
4230
		break;
P
Paolo Bonzini 已提交
4231 4232 4233 4234 4235 4236 4237 4238 4239 4240
	case OpXLat:
		op->type = OP_MEM;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
		op->addr.mem.ea =
			register_address(ctxt,
				reg_read(ctxt, VCPU_REGS_RBX) +
				(reg_read(ctxt, VCPU_REGS_RAX) & 0xff));
		op->addr.mem.seg = seg_override(ctxt);
		op->val = 0;
		break;
4241 4242 4243 4244 4245 4246 4247 4248 4249
	case OpImmFAddr:
		op->type = OP_IMM;
		op->addr.mem.ea = ctxt->_eip;
		op->bytes = ctxt->op_bytes + 2;
		insn_fetch_arr(op->valptr, op->bytes, ctxt);
		break;
	case OpMemFAddr:
		ctxt->memop.bytes = ctxt->op_bytes + 2;
		goto mem_common;
4250 4251 4252 4253 4254 4255 4256 4257 4258 4259 4260 4261 4262 4263 4264 4265 4266 4267
	case OpES:
		op->val = VCPU_SREG_ES;
		break;
	case OpCS:
		op->val = VCPU_SREG_CS;
		break;
	case OpSS:
		op->val = VCPU_SREG_SS;
		break;
	case OpDS:
		op->val = VCPU_SREG_DS;
		break;
	case OpFS:
		op->val = VCPU_SREG_FS;
		break;
	case OpGS:
		op->val = VCPU_SREG_GS;
		break;
4268 4269 4270 4271 4272 4273 4274 4275 4276 4277 4278
	case OpImplicit:
		/* Special instructions do their own operand decoding. */
	default:
		op->type = OP_NONE; /* Disable writeback. */
		break;
	}

done:
	return rc;
}

4279
int x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
4280 4281 4282
{
	int rc = X86EMUL_CONTINUE;
	int mode = ctxt->mode;
4283
	int def_op_bytes, def_ad_bytes, goffset, simd_prefix;
4284
	bool op_prefix = false;
4285
	struct opcode opcode;
4286

4287 4288
	ctxt->memop.type = OP_NONE;
	ctxt->memopp = NULL;
4289 4290 4291
	ctxt->_eip = ctxt->eip;
	ctxt->fetch.start = ctxt->_eip;
	ctxt->fetch.end = ctxt->fetch.start + insn_len;
4292
	if (insn_len > 0)
4293
		memcpy(ctxt->fetch.data, insn, insn_len);
4294 4295 4296 4297 4298 4299 4300 4301 4302 4303 4304 4305 4306 4307 4308 4309 4310

	switch (mode) {
	case X86EMUL_MODE_REAL:
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
		def_op_bytes = def_ad_bytes = 2;
		break;
	case X86EMUL_MODE_PROT32:
		def_op_bytes = def_ad_bytes = 4;
		break;
#ifdef CONFIG_X86_64
	case X86EMUL_MODE_PROT64:
		def_op_bytes = 4;
		def_ad_bytes = 8;
		break;
#endif
	default:
4311
		return EMULATION_FAILED;
4312 4313
	}

4314 4315
	ctxt->op_bytes = def_op_bytes;
	ctxt->ad_bytes = def_ad_bytes;
4316 4317 4318

	/* Legacy prefixes. */
	for (;;) {
4319
		switch (ctxt->b = insn_fetch(u8, ctxt)) {
4320
		case 0x66:	/* operand-size override */
4321
			op_prefix = true;
4322
			/* switch between 2/4 bytes */
4323
			ctxt->op_bytes = def_op_bytes ^ 6;
4324 4325 4326 4327
			break;
		case 0x67:	/* address-size override */
			if (mode == X86EMUL_MODE_PROT64)
				/* switch between 4/8 bytes */
4328
				ctxt->ad_bytes = def_ad_bytes ^ 12;
4329 4330
			else
				/* switch between 2/4 bytes */
4331
				ctxt->ad_bytes = def_ad_bytes ^ 6;
4332 4333 4334 4335 4336
			break;
		case 0x26:	/* ES override */
		case 0x2e:	/* CS override */
		case 0x36:	/* SS override */
		case 0x3e:	/* DS override */
4337
			set_seg_override(ctxt, (ctxt->b >> 3) & 3);
4338 4339 4340
			break;
		case 0x64:	/* FS override */
		case 0x65:	/* GS override */
4341
			set_seg_override(ctxt, ctxt->b & 7);
4342 4343 4344 4345
			break;
		case 0x40 ... 0x4f: /* REX */
			if (mode != X86EMUL_MODE_PROT64)
				goto done_prefixes;
4346
			ctxt->rex_prefix = ctxt->b;
4347 4348
			continue;
		case 0xf0:	/* LOCK */
4349
			ctxt->lock_prefix = 1;
4350 4351 4352
			break;
		case 0xf2:	/* REPNE/REPNZ */
		case 0xf3:	/* REP/REPE/REPZ */
4353
			ctxt->rep_prefix = ctxt->b;
4354 4355 4356 4357 4358 4359 4360
			break;
		default:
			goto done_prefixes;
		}

		/* Any legacy prefix after a REX prefix nullifies its effect. */

4361
		ctxt->rex_prefix = 0;
4362 4363 4364 4365 4366
	}

done_prefixes:

	/* REX prefix. */
4367 4368
	if (ctxt->rex_prefix & 8)
		ctxt->op_bytes = 8;	/* REX.W */
4369 4370

	/* Opcode byte(s). */
4371
	opcode = opcode_table[ctxt->b];
4372
	/* Two-byte opcode? */
4373 4374
	if (ctxt->b == 0x0f) {
		ctxt->twobyte = 1;
4375
		ctxt->b = insn_fetch(u8, ctxt);
4376
		opcode = twobyte_table[ctxt->b];
4377
	}
4378
	ctxt->d = opcode.flags;
4379

4380 4381 4382
	if (ctxt->d & ModRM)
		ctxt->modrm = insn_fetch(u8, ctxt);

4383 4384
	while (ctxt->d & GroupMask) {
		switch (ctxt->d & GroupMask) {
4385
		case Group:
4386
			goffset = (ctxt->modrm >> 3) & 7;
4387 4388 4389
			opcode = opcode.u.group[goffset];
			break;
		case GroupDual:
4390 4391
			goffset = (ctxt->modrm >> 3) & 7;
			if ((ctxt->modrm >> 6) == 3)
4392 4393 4394 4395 4396
				opcode = opcode.u.gdual->mod3[goffset];
			else
				opcode = opcode.u.gdual->mod012[goffset];
			break;
		case RMExt:
4397
			goffset = ctxt->modrm & 7;
4398
			opcode = opcode.u.group[goffset];
4399 4400
			break;
		case Prefix:
4401
			if (ctxt->rep_prefix && op_prefix)
4402
				return EMULATION_FAILED;
4403
			simd_prefix = op_prefix ? 0x66 : ctxt->rep_prefix;
4404 4405 4406 4407 4408 4409 4410
			switch (simd_prefix) {
			case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
			case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
			case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
			case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
			}
			break;
4411 4412 4413 4414 4415 4416
		case Escape:
			if (ctxt->modrm > 0xbf)
				opcode = opcode.u.esc->high[ctxt->modrm - 0xc0];
			else
				opcode = opcode.u.esc->op[(ctxt->modrm >> 3) & 7];
			break;
4417
		default:
4418
			return EMULATION_FAILED;
4419
		}
4420

4421
		ctxt->d &= ~(u64)GroupMask;
4422
		ctxt->d |= opcode.flags;
4423 4424
	}

4425 4426 4427
	ctxt->execute = opcode.u.execute;
	ctxt->check_perm = opcode.check_perm;
	ctxt->intercept = opcode.intercept;
4428 4429

	/* Unrecognised? */
4430
	if (ctxt->d == 0 || (ctxt->d & NotImpl))
4431
		return EMULATION_FAILED;
4432

4433
	if (!(ctxt->d & VendorSpecific) && ctxt->only_vendor_specific_insn)
4434
		return EMULATION_FAILED;
4435

4436 4437
	if (mode == X86EMUL_MODE_PROT64 && (ctxt->d & Stack))
		ctxt->op_bytes = 8;
4438

4439
	if (ctxt->d & Op3264) {
4440
		if (mode == X86EMUL_MODE_PROT64)
4441
			ctxt->op_bytes = 8;
4442
		else
4443
			ctxt->op_bytes = 4;
4444 4445
	}

4446 4447
	if (ctxt->d & Sse)
		ctxt->op_bytes = 16;
A
Avi Kivity 已提交
4448 4449
	else if (ctxt->d & Mmx)
		ctxt->op_bytes = 8;
A
Avi Kivity 已提交
4450

4451
	/* ModRM and SIB bytes. */
4452
	if (ctxt->d & ModRM) {
4453
		rc = decode_modrm(ctxt, &ctxt->memop);
4454 4455 4456
		if (!ctxt->has_seg_override)
			set_seg_override(ctxt, ctxt->modrm_seg);
	} else if (ctxt->d & MemAbs)
4457
		rc = decode_abs(ctxt, &ctxt->memop);
4458 4459 4460
	if (rc != X86EMUL_CONTINUE)
		goto done;

4461 4462
	if (!ctxt->has_seg_override)
		set_seg_override(ctxt, VCPU_SREG_DS);
4463

4464
	ctxt->memop.addr.mem.seg = seg_override(ctxt);
4465

4466 4467
	if (ctxt->memop.type == OP_MEM && ctxt->ad_bytes != 8)
		ctxt->memop.addr.mem.ea = (u32)ctxt->memop.addr.mem.ea;
4468 4469 4470 4471 4472

	/*
	 * Decode and fetch the source operand: register, memory
	 * or immediate.
	 */
4473
	rc = decode_operand(ctxt, &ctxt->src, (ctxt->d >> SrcShift) & OpMask);
4474 4475 4476
	if (rc != X86EMUL_CONTINUE)
		goto done;

4477 4478 4479 4480
	/*
	 * Decode and fetch the second source operand: register, memory
	 * or immediate.
	 */
4481
	rc = decode_operand(ctxt, &ctxt->src2, (ctxt->d >> Src2Shift) & OpMask);
4482 4483 4484
	if (rc != X86EMUL_CONTINUE)
		goto done;

4485
	/* Decode and fetch the destination operand: register or memory. */
4486
	rc = decode_operand(ctxt, &ctxt->dst, (ctxt->d >> DstShift) & OpMask);
4487 4488

done:
4489 4490
	if (ctxt->memopp && ctxt->memopp->type == OP_MEM && ctxt->rip_relative)
		ctxt->memopp->addr.mem.ea += ctxt->_eip;
4491

4492
	return (rc != X86EMUL_CONTINUE) ? EMULATION_FAILED : EMULATION_OK;
4493 4494
}

4495 4496 4497 4498 4499
bool x86_page_table_writing_insn(struct x86_emulate_ctxt *ctxt)
{
	return ctxt->d & PageTable;
}

4500 4501 4502 4503 4504 4505 4506 4507 4508
static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
{
	/* The second termination condition only applies for REPE
	 * and REPNE. Test if the repeat string operation prefix is
	 * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
	 * corresponding termination condition according to:
	 * 	- if REPE/REPZ and ZF = 0 then done
	 * 	- if REPNE/REPNZ and ZF = 1 then done
	 */
4509 4510 4511
	if (((ctxt->b == 0xa6) || (ctxt->b == 0xa7) ||
	     (ctxt->b == 0xae) || (ctxt->b == 0xaf))
	    && (((ctxt->rep_prefix == REPE_PREFIX) &&
4512
		 ((ctxt->eflags & EFLG_ZF) == 0))
4513
		|| ((ctxt->rep_prefix == REPNE_PREFIX) &&
4514 4515 4516 4517 4518 4519
		    ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
		return true;

	return false;
}

A
Avi Kivity 已提交
4520 4521 4522 4523 4524 4525 4526 4527 4528 4529 4530 4531 4532
static int flush_pending_x87_faults(struct x86_emulate_ctxt *ctxt)
{
	bool fault = false;

	ctxt->ops->get_fpu(ctxt);
	asm volatile("1: fwait \n\t"
		     "2: \n\t"
		     ".pushsection .fixup,\"ax\" \n\t"
		     "3: \n\t"
		     "movb $1, %[fault] \n\t"
		     "jmp 2b \n\t"
		     ".popsection \n\t"
		     _ASM_EXTABLE(1b, 3b)
4533
		     : [fault]"+qm"(fault));
A
Avi Kivity 已提交
4534 4535 4536 4537 4538 4539 4540 4541 4542 4543 4544 4545 4546 4547 4548
	ctxt->ops->put_fpu(ctxt);

	if (unlikely(fault))
		return emulate_exception(ctxt, MF_VECTOR, 0, false);

	return X86EMUL_CONTINUE;
}

static void fetch_possible_mmx_operand(struct x86_emulate_ctxt *ctxt,
				       struct operand *op)
{
	if (op->type == OP_MM)
		read_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
}

4549 4550 4551 4552 4553 4554 4555 4556 4557 4558
static int fastop(struct x86_emulate_ctxt *ctxt, void (*fop)(struct fastop *))
{
	ulong flags = (ctxt->eflags & EFLAGS_MASK) | X86_EFLAGS_IF;
	fop += __ffs(ctxt->dst.bytes) * FASTOP_SIZE;
	asm("push %[flags]; popf; call *%[fastop]; pushf; pop %[flags]\n"
	    : "+a"(ctxt->dst.val), "+b"(ctxt->src.val), [flags]"+D"(flags)
	: "c"(ctxt->src2.val), [fastop]"S"(fop));
	ctxt->eflags = (ctxt->eflags & ~EFLAGS_MASK) | (flags & EFLAGS_MASK);
	return X86EMUL_CONTINUE;
}
4559

4560
int x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
4561
{
4562
	const struct x86_emulate_ops *ops = ctxt->ops;
4563
	int rc = X86EMUL_CONTINUE;
4564
	int saved_dst_type = ctxt->dst.type;
4565

4566
	ctxt->mem_read.pos = 0;
4567

4568 4569
	if ((ctxt->mode == X86EMUL_MODE_PROT64 && (ctxt->d & No64)) ||
			(ctxt->d & Undefined)) {
4570
		rc = emulate_ud(ctxt);
4571 4572 4573
		goto done;
	}

4574
	/* LOCK prefix is allowed only with some instructions */
4575
	if (ctxt->lock_prefix && (!(ctxt->d & Lock) || ctxt->dst.type != OP_MEM)) {
4576
		rc = emulate_ud(ctxt);
4577 4578 4579
		goto done;
	}

4580
	if ((ctxt->d & SrcMask) == SrcMemFAddr && ctxt->src.type != OP_MEM) {
4581
		rc = emulate_ud(ctxt);
4582 4583 4584
		goto done;
	}

A
Avi Kivity 已提交
4585 4586
	if (((ctxt->d & (Sse|Mmx)) && ((ops->get_cr(ctxt, 0) & X86_CR0_EM)))
	    || ((ctxt->d & Sse) && !(ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR))) {
A
Avi Kivity 已提交
4587 4588 4589 4590
		rc = emulate_ud(ctxt);
		goto done;
	}

A
Avi Kivity 已提交
4591
	if ((ctxt->d & (Sse|Mmx)) && (ops->get_cr(ctxt, 0) & X86_CR0_TS)) {
A
Avi Kivity 已提交
4592 4593 4594 4595
		rc = emulate_nm(ctxt);
		goto done;
	}

A
Avi Kivity 已提交
4596 4597 4598 4599 4600 4601 4602 4603 4604 4605 4606 4607 4608 4609
	if (ctxt->d & Mmx) {
		rc = flush_pending_x87_faults(ctxt);
		if (rc != X86EMUL_CONTINUE)
			goto done;
		/*
		 * Now that we know the fpu is exception safe, we can fetch
		 * operands from it.
		 */
		fetch_possible_mmx_operand(ctxt, &ctxt->src);
		fetch_possible_mmx_operand(ctxt, &ctxt->src2);
		if (!(ctxt->d & Mov))
			fetch_possible_mmx_operand(ctxt, &ctxt->dst);
	}

4610 4611
	if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
		rc = emulator_check_intercept(ctxt, ctxt->intercept,
4612
					      X86_ICPT_PRE_EXCEPT);
4613 4614 4615 4616
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4617
	/* Privileged instruction can be executed only in CPL=0 */
4618
	if ((ctxt->d & Priv) && ops->cpl(ctxt)) {
4619
		rc = emulate_gp(ctxt, 0);
4620 4621 4622
		goto done;
	}

4623
	/* Instruction can only be executed in protected mode */
4624
	if ((ctxt->d & Prot) && ctxt->mode < X86EMUL_MODE_PROT16) {
4625 4626 4627 4628
		rc = emulate_ud(ctxt);
		goto done;
	}

4629
	/* Do instruction specific permission checks */
4630 4631
	if (ctxt->check_perm) {
		rc = ctxt->check_perm(ctxt);
4632 4633 4634 4635
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4636 4637
	if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
		rc = emulator_check_intercept(ctxt, ctxt->intercept,
4638
					      X86_ICPT_POST_EXCEPT);
4639 4640 4641 4642
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4643
	if (ctxt->rep_prefix && (ctxt->d & String)) {
4644
		/* All REP prefixes have the same first termination condition */
4645
		if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0) {
4646
			ctxt->eip = ctxt->_eip;
4647 4648 4649 4650
			goto done;
		}
	}

4651 4652 4653
	if ((ctxt->src.type == OP_MEM) && !(ctxt->d & NoAccess)) {
		rc = segmented_read(ctxt, ctxt->src.addr.mem,
				    ctxt->src.valptr, ctxt->src.bytes);
4654
		if (rc != X86EMUL_CONTINUE)
4655
			goto done;
4656
		ctxt->src.orig_val64 = ctxt->src.val64;
4657 4658
	}

4659 4660 4661
	if (ctxt->src2.type == OP_MEM) {
		rc = segmented_read(ctxt, ctxt->src2.addr.mem,
				    &ctxt->src2.val, ctxt->src2.bytes);
4662 4663 4664 4665
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4666
	if ((ctxt->d & DstMask) == ImplicitOps)
4667 4668 4669
		goto special_insn;


4670
	if ((ctxt->dst.type == OP_MEM) && !(ctxt->d & Mov)) {
4671
		/* optimisation - avoid slow emulated read if Mov */
4672 4673
		rc = segmented_read(ctxt, ctxt->dst.addr.mem,
				   &ctxt->dst.val, ctxt->dst.bytes);
4674 4675
		if (rc != X86EMUL_CONTINUE)
			goto done;
4676
	}
4677
	ctxt->dst.orig_val = ctxt->dst.val;
4678

4679 4680
special_insn:

4681 4682
	if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
		rc = emulator_check_intercept(ctxt, ctxt->intercept,
4683
					      X86_ICPT_POST_MEMACCESS);
4684 4685 4686 4687
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4688
	if (ctxt->execute) {
4689 4690 4691 4692 4693 4694 4695
		if (ctxt->d & Fastop) {
			void (*fop)(struct fastop *) = (void *)ctxt->execute;
			rc = fastop(ctxt, fop);
			if (rc != X86EMUL_CONTINUE)
				goto done;
			goto writeback;
		}
4696
		rc = ctxt->execute(ctxt);
4697 4698 4699 4700 4701
		if (rc != X86EMUL_CONTINUE)
			goto done;
		goto writeback;
	}

4702
	if (ctxt->twobyte)
A
Avi Kivity 已提交
4703 4704
		goto twobyte_insn;

4705
	switch (ctxt->b) {
A
Avi Kivity 已提交
4706
	case 0x63:		/* movsxd */
4707
		if (ctxt->mode != X86EMUL_MODE_PROT64)
A
Avi Kivity 已提交
4708
			goto cannot_emulate;
4709
		ctxt->dst.val = (s32) ctxt->src.val;
A
Avi Kivity 已提交
4710
		break;
4711
	case 0x70 ... 0x7f: /* jcc (short) */
4712 4713
		if (test_cc(ctxt->b, ctxt->eflags))
			jmp_rel(ctxt, ctxt->src.val);
4714
		break;
N
Nitin A Kamble 已提交
4715
	case 0x8d: /* lea r16/r32, m */
4716
		ctxt->dst.val = ctxt->src.addr.mem.ea;
N
Nitin A Kamble 已提交
4717
		break;
4718
	case 0x90 ... 0x97: /* nop / xchg reg, rax */
4719
		if (ctxt->dst.addr.reg == reg_rmw(ctxt, VCPU_REGS_RAX))
4720
			break;
4721 4722
		rc = em_xchg(ctxt);
		break;
4723
	case 0x98: /* cbw/cwde/cdqe */
4724 4725 4726 4727
		switch (ctxt->op_bytes) {
		case 2: ctxt->dst.val = (s8)ctxt->dst.val; break;
		case 4: ctxt->dst.val = (s16)ctxt->dst.val; break;
		case 8: ctxt->dst.val = (s32)ctxt->dst.val; break;
4728 4729
		}
		break;
4730
	case 0xcc:		/* int3 */
4731 4732
		rc = emulate_int(ctxt, 3);
		break;
4733
	case 0xcd:		/* int n */
4734
		rc = emulate_int(ctxt, ctxt->src.val);
4735 4736
		break;
	case 0xce:		/* into */
4737 4738
		if (ctxt->eflags & EFLG_OF)
			rc = emulate_int(ctxt, 4);
4739
		break;
4740
	case 0xe9: /* jmp rel */
4741
	case 0xeb: /* jmp rel short */
4742 4743
		jmp_rel(ctxt, ctxt->src.val);
		ctxt->dst.type = OP_NONE; /* Disable writeback. */
4744
		break;
4745
	case 0xf4:              /* hlt */
4746
		ctxt->ops->halt(ctxt);
4747
		break;
4748 4749 4750 4751 4752 4753 4754
	case 0xf5:	/* cmc */
		/* complement carry flag from eflags reg */
		ctxt->eflags ^= EFLG_CF;
		break;
	case 0xf8: /* clc */
		ctxt->eflags &= ~EFLG_CF;
		break;
4755 4756 4757
	case 0xf9: /* stc */
		ctxt->eflags |= EFLG_CF;
		break;
4758 4759 4760 4761 4762 4763
	case 0xfc: /* cld */
		ctxt->eflags &= ~EFLG_DF;
		break;
	case 0xfd: /* std */
		ctxt->eflags |= EFLG_DF;
		break;
4764 4765
	default:
		goto cannot_emulate;
A
Avi Kivity 已提交
4766
	}
4767

4768 4769 4770
	if (rc != X86EMUL_CONTINUE)
		goto done;

4771
writeback:
4772
	rc = writeback(ctxt);
4773
	if (rc != X86EMUL_CONTINUE)
4774 4775
		goto done;

4776 4777 4778 4779
	/*
	 * restore dst type in case the decoding will be reused
	 * (happens for string instruction )
	 */
4780
	ctxt->dst.type = saved_dst_type;
4781

4782
	if ((ctxt->d & SrcMask) == SrcSI)
4783
		string_addr_inc(ctxt, VCPU_REGS_RSI, &ctxt->src);
4784

4785
	if ((ctxt->d & DstMask) == DstDI)
4786
		string_addr_inc(ctxt, VCPU_REGS_RDI, &ctxt->dst);
4787

4788
	if (ctxt->rep_prefix && (ctxt->d & String)) {
4789
		unsigned int count;
4790
		struct read_cache *r = &ctxt->io_read;
4791 4792 4793 4794 4795 4796
		if ((ctxt->d & SrcMask) == SrcSI)
			count = ctxt->src.count;
		else
			count = ctxt->dst.count;
		register_address_increment(ctxt, reg_rmw(ctxt, VCPU_REGS_RCX),
				-count);
4797

4798 4799 4800 4801 4802
		if (!string_insn_completed(ctxt)) {
			/*
			 * Re-enter guest when pio read ahead buffer is empty
			 * or, if it is not used, after each 1024 iteration.
			 */
4803
			if ((r->end != 0 || reg_read(ctxt, VCPU_REGS_RCX) & 0x3ff) &&
4804 4805 4806 4807 4808 4809
			    (r->end == 0 || r->end != r->pos)) {
				/*
				 * Reset read cache. Usually happens before
				 * decode, but since instruction is restarted
				 * we have to do it here.
				 */
4810
				ctxt->mem_read.end = 0;
4811
				writeback_registers(ctxt);
4812 4813 4814
				return EMULATION_RESTART;
			}
			goto done; /* skip rip writeback */
4815
		}
4816
	}
4817

4818
	ctxt->eip = ctxt->_eip;
4819 4820

done:
4821 4822
	if (rc == X86EMUL_PROPAGATE_FAULT)
		ctxt->have_exception = true;
4823 4824 4825
	if (rc == X86EMUL_INTERCEPTED)
		return EMULATION_INTERCEPTED;

4826 4827 4828
	if (rc == X86EMUL_CONTINUE)
		writeback_registers(ctxt);

4829
	return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
A
Avi Kivity 已提交
4830 4831

twobyte_insn:
4832
	switch (ctxt->b) {
4833
	case 0x09:		/* wbinvd */
4834
		(ctxt->ops->wbinvd)(ctxt);
4835 4836
		break;
	case 0x08:		/* invd */
4837 4838 4839 4840
	case 0x0d:		/* GrpP (prefetch) */
	case 0x18:		/* Grp16 (prefetch/nop) */
		break;
	case 0x20: /* mov cr, reg */
4841
		ctxt->dst.val = ops->get_cr(ctxt, ctxt->modrm_reg);
4842
		break;
A
Avi Kivity 已提交
4843
	case 0x21: /* mov from dr to reg */
4844
		ops->get_dr(ctxt, ctxt->modrm_reg, &ctxt->dst.val);
A
Avi Kivity 已提交
4845 4846
		break;
	case 0x40 ... 0x4f:	/* cmov */
4847 4848 4849
		ctxt->dst.val = ctxt->dst.orig_val = ctxt->src.val;
		if (!test_cc(ctxt->b, ctxt->eflags))
			ctxt->dst.type = OP_NONE; /* no writeback */
A
Avi Kivity 已提交
4850
		break;
4851
	case 0x80 ... 0x8f: /* jnz rel, etc*/
4852 4853
		if (test_cc(ctxt->b, ctxt->eflags))
			jmp_rel(ctxt, ctxt->src.val);
4854
		break;
4855
	case 0x90 ... 0x9f:     /* setcc r/m8 */
4856
		ctxt->dst.val = test_cc(ctxt->b, ctxt->eflags);
4857
		break;
4858 4859
	case 0xae:              /* clflush */
		break;
A
Avi Kivity 已提交
4860
	case 0xb6 ... 0xb7:	/* movzx */
4861
		ctxt->dst.bytes = ctxt->op_bytes;
4862
		ctxt->dst.val = (ctxt->src.bytes == 1) ? (u8) ctxt->src.val
4863
						       : (u16) ctxt->src.val;
A
Avi Kivity 已提交
4864 4865
		break;
	case 0xbe ... 0xbf:	/* movsx */
4866
		ctxt->dst.bytes = ctxt->op_bytes;
4867
		ctxt->dst.val = (ctxt->src.bytes == 1) ? (s8) ctxt->src.val :
4868
							(s16) ctxt->src.val;
A
Avi Kivity 已提交
4869
		break;
4870
	case 0xc0 ... 0xc1:	/* xadd */
4871
		fastop(ctxt, em_add);
4872
		/* Write back the register source. */
4873 4874
		ctxt->src.val = ctxt->dst.orig_val;
		write_register_operand(&ctxt->src);
4875
		break;
4876
	case 0xc3:		/* movnti */
4877 4878 4879
		ctxt->dst.bytes = ctxt->op_bytes;
		ctxt->dst.val = (ctxt->op_bytes == 4) ? (u32) ctxt->src.val :
							(u64) ctxt->src.val;
4880
		break;
4881 4882
	default:
		goto cannot_emulate;
A
Avi Kivity 已提交
4883
	}
4884 4885 4886 4887

	if (rc != X86EMUL_CONTINUE)
		goto done;

A
Avi Kivity 已提交
4888 4889 4890
	goto writeback;

cannot_emulate:
4891
	return EMULATION_FAILED;
A
Avi Kivity 已提交
4892
}
4893 4894 4895 4896 4897 4898 4899 4900 4901 4902

void emulator_invalidate_register_cache(struct x86_emulate_ctxt *ctxt)
{
	invalidate_registers(ctxt);
}

void emulator_writeback_register_cache(struct x86_emulate_ctxt *ctxt)
{
	writeback_registers(ctxt);
}