emulate.c 115.0 KB
Newer Older
A
Avi Kivity 已提交
1
/******************************************************************************
2
 * emulate.c
A
Avi Kivity 已提交
3 4 5 6 7 8
 *
 * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
 *
 * Copyright (c) 2005 Keir Fraser
 *
 * Linux coding style, mod r/m decoder, segment base fixes, real-mode
9
 * privileged instructions:
A
Avi Kivity 已提交
10 11
 *
 * Copyright (C) 2006 Qumranet
N
Nicolas Kaiser 已提交
12
 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
A
Avi Kivity 已提交
13 14 15 16 17 18 19 20 21 22
 *
 *   Avi Kivity <avi@qumranet.com>
 *   Yaniv Kamay <yaniv@qumranet.com>
 *
 * This work is licensed under the terms of the GNU GPL, version 2.  See
 * the COPYING file in the top-level directory.
 *
 * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
 */

23
#include <linux/kvm_host.h>
24
#include "kvm_cache_regs.h"
A
Avi Kivity 已提交
25
#include <linux/module.h>
26
#include <asm/kvm_emulate.h>
A
Avi Kivity 已提交
27

28
#include "x86.h"
29
#include "tss.h"
30

31 32 33
/*
 * Operand types
 */
34 35 36 37 38 39 40 41 42
#define OpNone             0ull
#define OpImplicit         1ull  /* No generic decode */
#define OpReg              2ull  /* Register */
#define OpMem              3ull  /* Memory */
#define OpAcc              4ull  /* Accumulator: AL/AX/EAX/RAX */
#define OpDI               5ull  /* ES:DI/EDI/RDI */
#define OpMem64            6ull  /* Memory, 64-bit */
#define OpImmUByte         7ull  /* Zero-extended 8-bit immediate */
#define OpDX               8ull  /* DX register */
43 44 45 46
#define OpCL               9ull  /* CL register (for shifts) */
#define OpImmByte         10ull  /* 8-bit sign extended immediate */
#define OpOne             11ull  /* Implied 1 */
#define OpImm             12ull  /* Sign extended immediate */
47 48 49 50 51 52 53
#define OpMem16           13ull  /* Memory operand (16-bit). */
#define OpMem32           14ull  /* Memory operand (32-bit). */
#define OpImmU            15ull  /* Immediate operand, zero extended */
#define OpSI              16ull  /* SI/ESI/RSI */
#define OpImmFAddr        17ull  /* Immediate far address */
#define OpMemFAddr        18ull  /* Far address in memory */
#define OpImmU16          19ull  /* Immediate operand, 16 bits, zero extended */
54 55 56 57 58 59
#define OpES              20ull  /* ES */
#define OpCS              21ull  /* CS */
#define OpSS              22ull  /* SS */
#define OpDS              23ull  /* DS */
#define OpFS              24ull  /* FS */
#define OpGS              25ull  /* GS */
60
#define OpMem8            26ull  /* 8-bit zero extended memory operand */
61 62

#define OpBits             5  /* Width of operand field */
63
#define OpMask             ((1ull << OpBits) - 1)
64

A
Avi Kivity 已提交
65 66 67 68 69 70 71 72 73 74
/*
 * Opcode effective-address decode tables.
 * Note that we only emulate instructions that have at least one memory
 * operand (excluding implicit stack references). We assume that stack
 * references and instruction fetches will never occur in special memory
 * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
 * not be handled.
 */

/* Operand sizes: 8-bit operands or specified/overridden size. */
75
#define ByteOp      (1<<0)	/* 8-bit operands. */
A
Avi Kivity 已提交
76
/* Destination operand type. */
77 78 79 80 81 82 83 84 85 86
#define DstShift    1
#define ImplicitOps (OpImplicit << DstShift)
#define DstReg      (OpReg << DstShift)
#define DstMem      (OpMem << DstShift)
#define DstAcc      (OpAcc << DstShift)
#define DstDI       (OpDI << DstShift)
#define DstMem64    (OpMem64 << DstShift)
#define DstImmUByte (OpImmUByte << DstShift)
#define DstDX       (OpDX << DstShift)
#define DstMask     (OpMask << DstShift)
A
Avi Kivity 已提交
87
/* Source operand type. */
88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104
#define SrcShift    6
#define SrcNone     (OpNone << SrcShift)
#define SrcReg      (OpReg << SrcShift)
#define SrcMem      (OpMem << SrcShift)
#define SrcMem16    (OpMem16 << SrcShift)
#define SrcMem32    (OpMem32 << SrcShift)
#define SrcImm      (OpImm << SrcShift)
#define SrcImmByte  (OpImmByte << SrcShift)
#define SrcOne      (OpOne << SrcShift)
#define SrcImmUByte (OpImmUByte << SrcShift)
#define SrcImmU     (OpImmU << SrcShift)
#define SrcSI       (OpSI << SrcShift)
#define SrcImmFAddr (OpImmFAddr << SrcShift)
#define SrcMemFAddr (OpMemFAddr << SrcShift)
#define SrcAcc      (OpAcc << SrcShift)
#define SrcImmU16   (OpImmU16 << SrcShift)
#define SrcDX       (OpDX << SrcShift)
105
#define SrcMem8     (OpMem8 << SrcShift)
106
#define SrcMask     (OpMask << SrcShift)
107 108 109 110 111 112 113 114 115 116
#define BitOp       (1<<11)
#define MemAbs      (1<<12)      /* Memory operand is absolute displacement */
#define String      (1<<13)     /* String instruction (rep capable) */
#define Stack       (1<<14)     /* Stack instruction (push/pop) */
#define GroupMask   (7<<15)     /* Opcode uses one of the group mechanisms */
#define Group       (1<<15)     /* Bits 3:5 of modrm byte extend opcode */
#define GroupDual   (2<<15)     /* Alternate decoding of mod == 3 */
#define Prefix      (3<<15)     /* Instruction varies with 66/f2/f3 prefix */
#define RMExt       (4<<15)     /* Opcode extension in ModRM r/m if mod == 3 */
#define Sse         (1<<18)     /* SSE Vector instruction */
117 118 119 120
/* Generic ModRM decode. */
#define ModRM       (1<<19)
/* Destination is only written; never read. */
#define Mov         (1<<20)
121
/* Misc flags */
122
#define Prot        (1<<21) /* instruction generates #UD if not in prot-mode */
123
#define VendorSpecific (1<<22) /* Vendor specific instruction */
124
#define NoAccess    (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
125
#define Op3264      (1<<24) /* Operand is 64b in long mode, 32b otherwise */
126
#define Undefined   (1<<25) /* No Such Instruction */
127
#define Lock        (1<<26) /* lock prefix is allowed for the instruction */
128
#define Priv        (1<<27) /* instruction generates #GP if current CPL != 0 */
129
#define No64	    (1<<28)
130
#define PageTable   (1 << 29)   /* instruction used to write page table */
131
/* Source 2 operand type */
132
#define Src2Shift   (30)
133 134 135 136 137
#define Src2None    (OpNone << Src2Shift)
#define Src2CL      (OpCL << Src2Shift)
#define Src2ImmByte (OpImmByte << Src2Shift)
#define Src2One     (OpOne << Src2Shift)
#define Src2Imm     (OpImm << Src2Shift)
138 139 140 141 142 143
#define Src2ES      (OpES << Src2Shift)
#define Src2CS      (OpCS << Src2Shift)
#define Src2SS      (OpSS << Src2Shift)
#define Src2DS      (OpDS << Src2Shift)
#define Src2FS      (OpFS << Src2Shift)
#define Src2GS      (OpGS << Src2Shift)
144
#define Src2Mask    (OpMask << Src2Shift)
A
Avi Kivity 已提交
145
#define Mmx         ((u64)1 << 40)  /* MMX Vector instruction */
146 147 148
#define Aligned     ((u64)1 << 41)  /* Explicitly aligned (e.g. MOVDQA) */
#define Unaligned   ((u64)1 << 42)  /* Explicitly unaligned (e.g. MOVDQU) */
#define Avx         ((u64)1 << 43)  /* Advanced Vector Extensions */
A
Avi Kivity 已提交
149

150 151 152 153 154 155 156 157
#define X2(x...) x, x
#define X3(x...) X2(x), x
#define X4(x...) X2(x), X2(x)
#define X5(x...) X4(x), x
#define X6(x...) X4(x), X2(x)
#define X7(x...) X4(x), X3(x)
#define X8(x...) X4(x), X4(x)
#define X16(x...) X8(x), X8(x)
158

159
struct opcode {
160 161
	u64 flags : 56;
	u64 intercept : 8;
162
	union {
163
		int (*execute)(struct x86_emulate_ctxt *ctxt);
164 165
		struct opcode *group;
		struct group_dual *gdual;
166
		struct gprefix *gprefix;
167
	} u;
168
	int (*check_perm)(struct x86_emulate_ctxt *ctxt);
169 170 171 172 173
};

struct group_dual {
	struct opcode mod012[8];
	struct opcode mod3[8];
174 175
};

176 177 178 179 180 181 182
struct gprefix {
	struct opcode pfx_no;
	struct opcode pfx_66;
	struct opcode pfx_f2;
	struct opcode pfx_f3;
};

A
Avi Kivity 已提交
183
/* EFLAGS bit definitions. */
184 185 186 187
#define EFLG_ID (1<<21)
#define EFLG_VIP (1<<20)
#define EFLG_VIF (1<<19)
#define EFLG_AC (1<<18)
188 189
#define EFLG_VM (1<<17)
#define EFLG_RF (1<<16)
190 191
#define EFLG_IOPL (3<<12)
#define EFLG_NT (1<<14)
A
Avi Kivity 已提交
192 193
#define EFLG_OF (1<<11)
#define EFLG_DF (1<<10)
194
#define EFLG_IF (1<<9)
195
#define EFLG_TF (1<<8)
A
Avi Kivity 已提交
196 197 198 199 200 201
#define EFLG_SF (1<<7)
#define EFLG_ZF (1<<6)
#define EFLG_AF (1<<4)
#define EFLG_PF (1<<2)
#define EFLG_CF (1<<0)

202 203 204
#define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
#define EFLG_RESERVED_ONE_MASK 2

A
Avi Kivity 已提交
205 206 207 208 209 210 211
/*
 * Instruction emulation:
 * Most instructions are emulated directly via a fragment of inline assembly
 * code. This allows us to save/restore EFLAGS and thus very easily pick up
 * any modified flags.
 */

212
#if defined(CONFIG_X86_64)
A
Avi Kivity 已提交
213 214 215 216 217 218 219 220 221 222 223 224 225 226
#define _LO32 "k"		/* force 32-bit operand */
#define _STK  "%%rsp"		/* stack pointer */
#elif defined(__i386__)
#define _LO32 ""		/* force 32-bit operand */
#define _STK  "%%esp"		/* stack pointer */
#endif

/*
 * These EFLAGS bits are restored from saved value during emulation, and
 * any changes are written back to the saved value after emulation.
 */
#define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)

/* Before executing instruction: restore necessary bits in EFLAGS. */
227 228 229 230 231 232 233 234 235 236 237 238 239 240 241
#define _PRE_EFLAGS(_sav, _msk, _tmp)					\
	/* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
	"movl %"_sav",%"_LO32 _tmp"; "                                  \
	"push %"_tmp"; "                                                \
	"push %"_tmp"; "                                                \
	"movl %"_msk",%"_LO32 _tmp"; "                                  \
	"andl %"_LO32 _tmp",("_STK"); "                                 \
	"pushf; "                                                       \
	"notl %"_LO32 _tmp"; "                                          \
	"andl %"_LO32 _tmp",("_STK"); "                                 \
	"andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); "	\
	"pop  %"_tmp"; "                                                \
	"orl  %"_LO32 _tmp",("_STK"); "                                 \
	"popf; "                                                        \
	"pop  %"_sav"; "
A
Avi Kivity 已提交
242 243 244 245 246 247 248 249 250

/* After executing instruction: write-back necessary bits in EFLAGS. */
#define _POST_EFLAGS(_sav, _msk, _tmp) \
	/* _sav |= EFLAGS & _msk; */		\
	"pushf; "				\
	"pop  %"_tmp"; "			\
	"andl %"_msk",%"_LO32 _tmp"; "		\
	"orl  %"_LO32 _tmp",%"_sav"; "

251 252 253 254 255 256
#ifdef CONFIG_X86_64
#define ON64(x) x
#else
#define ON64(x)
#endif

257
#define ____emulate_2op(ctxt, _op, _x, _y, _suffix, _dsttype)	\
258 259 260 261 262
	do {								\
		__asm__ __volatile__ (					\
			_PRE_EFLAGS("0", "4", "2")			\
			_op _suffix " %"_x"3,%1; "			\
			_POST_EFLAGS("0", "4", "2")			\
263 264
			: "=m" ((ctxt)->eflags),			\
			  "+q" (*(_dsttype*)&(ctxt)->dst.val),		\
265
			  "=&r" (_tmp)					\
266
			: _y ((ctxt)->src.val), "i" (EFLAGS_MASK));	\
267
	} while (0)
268 269


A
Avi Kivity 已提交
270
/* Raw emulation: instruction has two explicit operands. */
271
#define __emulate_2op_nobyte(ctxt,_op,_wx,_wy,_lx,_ly,_qx,_qy)		\
272 273 274
	do {								\
		unsigned long _tmp;					\
									\
275
		switch ((ctxt)->dst.bytes) {				\
276
		case 2:							\
277
			____emulate_2op(ctxt,_op,_wx,_wy,"w",u16);	\
278 279
			break;						\
		case 4:							\
280
			____emulate_2op(ctxt,_op,_lx,_ly,"l",u32);	\
281 282
			break;						\
		case 8:							\
283
			ON64(____emulate_2op(ctxt,_op,_qx,_qy,"q",u64)); \
284 285
			break;						\
		}							\
A
Avi Kivity 已提交
286 287
	} while (0)

288
#define __emulate_2op(ctxt,_op,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy)		     \
A
Avi Kivity 已提交
289
	do {								     \
290
		unsigned long _tmp;					     \
291
		switch ((ctxt)->dst.bytes) {				     \
A
Avi Kivity 已提交
292
		case 1:							     \
293
			____emulate_2op(ctxt,_op,_bx,_by,"b",u8);	     \
A
Avi Kivity 已提交
294 295
			break;						     \
		default:						     \
296
			__emulate_2op_nobyte(ctxt, _op,			     \
A
Avi Kivity 已提交
297 298 299 300 301 302
					     _wx, _wy, _lx, _ly, _qx, _qy);  \
			break;						     \
		}							     \
	} while (0)

/* Source operand is byte-sized and may be restricted to just %cl. */
303 304
#define emulate_2op_SrcB(ctxt, _op)					\
	__emulate_2op(ctxt, _op, "b", "c", "b", "c", "b", "c", "b", "c")
A
Avi Kivity 已提交
305 306

/* Source operand is byte, word, long or quad sized. */
307 308
#define emulate_2op_SrcV(ctxt, _op)					\
	__emulate_2op(ctxt, _op, "b", "q", "w", "r", _LO32, "r", "", "r")
A
Avi Kivity 已提交
309 310

/* Source operand is word, long or quad sized. */
311 312
#define emulate_2op_SrcV_nobyte(ctxt, _op)				\
	__emulate_2op_nobyte(ctxt, _op, "w", "r", _LO32, "r", "", "r")
A
Avi Kivity 已提交
313

314
/* Instruction has three operands and one operand is stored in ECX register */
315
#define __emulate_2op_cl(ctxt, _op, _suffix, _type)		\
316 317
	do {								\
		unsigned long _tmp;					\
318 319 320
		_type _clv  = (ctxt)->src2.val;				\
		_type _srcv = (ctxt)->src.val;				\
		_type _dstv = (ctxt)->dst.val;				\
321 322 323 324 325
									\
		__asm__ __volatile__ (					\
			_PRE_EFLAGS("0", "5", "2")			\
			_op _suffix " %4,%1 \n"				\
			_POST_EFLAGS("0", "5", "2")			\
326
			: "=m" ((ctxt)->eflags), "+r" (_dstv), "=&r" (_tmp) \
327 328 329
			: "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK)	\
			);						\
									\
330 331 332
		(ctxt)->src2.val  = (unsigned long) _clv;		\
		(ctxt)->src2.val = (unsigned long) _srcv;		\
		(ctxt)->dst.val = (unsigned long) _dstv;		\
333 334
	} while (0)

335
#define emulate_2op_cl(ctxt, _op)					\
336
	do {								\
337
		switch ((ctxt)->dst.bytes) {				\
338
		case 2:							\
339
			__emulate_2op_cl(ctxt, _op, "w", u16);		\
340 341
			break;						\
		case 4:							\
342
			__emulate_2op_cl(ctxt, _op, "l", u32);		\
343 344
			break;						\
		case 8:							\
345
			ON64(__emulate_2op_cl(ctxt, _op, "q", ulong));	\
346 347
			break;						\
		}							\
348 349
	} while (0)

350
#define __emulate_1op(ctxt, _op, _suffix)				\
A
Avi Kivity 已提交
351 352 353
	do {								\
		unsigned long _tmp;					\
									\
354 355 356 357
		__asm__ __volatile__ (					\
			_PRE_EFLAGS("0", "3", "2")			\
			_op _suffix " %1; "				\
			_POST_EFLAGS("0", "3", "2")			\
358
			: "=m" ((ctxt)->eflags), "+m" ((ctxt)->dst.val), \
359 360 361 362 363
			  "=&r" (_tmp)					\
			: "i" (EFLAGS_MASK));				\
	} while (0)

/* Instruction has only one explicit operand (no source operand). */
364
#define emulate_1op(ctxt, _op)						\
365
	do {								\
366 367 368 369 370
		switch ((ctxt)->dst.bytes) {				\
		case 1:	__emulate_1op(ctxt, _op, "b"); break;		\
		case 2:	__emulate_1op(ctxt, _op, "w"); break;		\
		case 4:	__emulate_1op(ctxt, _op, "l"); break;		\
		case 8:	ON64(__emulate_1op(ctxt, _op, "q")); break;	\
A
Avi Kivity 已提交
371 372 373
		}							\
	} while (0)

374
#define __emulate_1op_rax_rdx(ctxt, _op, _suffix, _ex)			\
375 376
	do {								\
		unsigned long _tmp;					\
377 378
		ulong *rax = &(ctxt)->regs[VCPU_REGS_RAX];		\
		ulong *rdx = &(ctxt)->regs[VCPU_REGS_RDX];		\
379 380 381 382 383 384 385 386 387 388 389 390
									\
		__asm__ __volatile__ (					\
			_PRE_EFLAGS("0", "5", "1")			\
			"1: \n\t"					\
			_op _suffix " %6; "				\
			"2: \n\t"					\
			_POST_EFLAGS("0", "5", "1")			\
			".pushsection .fixup,\"ax\" \n\t"		\
			"3: movb $1, %4 \n\t"				\
			"jmp 2b \n\t"					\
			".popsection \n\t"				\
			_ASM_EXTABLE(1b, 3b)				\
391 392 393 394
			: "=m" ((ctxt)->eflags), "=&r" (_tmp),		\
			  "+a" (*rax), "+d" (*rdx), "+qm"(_ex)		\
			: "i" (EFLAGS_MASK), "m" ((ctxt)->src.val),	\
			  "a" (*rax), "d" (*rdx));			\
395 396
	} while (0)

397
/* instruction has only one source operand, destination is implicit (e.g. mul, div, imul, idiv) */
398
#define emulate_1op_rax_rdx(ctxt, _op, _ex)	\
399
	do {								\
400
		switch((ctxt)->src.bytes) {				\
401
		case 1:							\
402
			__emulate_1op_rax_rdx(ctxt, _op, "b", _ex);	\
403 404
			break;						\
		case 2:							\
405
			__emulate_1op_rax_rdx(ctxt, _op, "w", _ex);	\
406 407
			break;						\
		case 4:							\
408
			__emulate_1op_rax_rdx(ctxt, _op, "l", _ex);	\
409 410
			break;						\
		case 8: ON64(						\
411
			__emulate_1op_rax_rdx(ctxt, _op, "q", _ex));	\
412 413 414 415
			break;						\
		}							\
	} while (0)

416 417 418 419 420 421
static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
				    enum x86_intercept intercept,
				    enum x86_intercept_stage stage)
{
	struct x86_instruction_info info = {
		.intercept  = intercept,
422 423 424 425 426 427 428 429
		.rep_prefix = ctxt->rep_prefix,
		.modrm_mod  = ctxt->modrm_mod,
		.modrm_reg  = ctxt->modrm_reg,
		.modrm_rm   = ctxt->modrm_rm,
		.src_val    = ctxt->src.val64,
		.src_bytes  = ctxt->src.bytes,
		.dst_bytes  = ctxt->dst.bytes,
		.ad_bytes   = ctxt->ad_bytes,
430 431 432
		.next_rip   = ctxt->eip,
	};

433
	return ctxt->ops->intercept(ctxt, &info, stage);
434 435
}

436
static inline unsigned long ad_mask(struct x86_emulate_ctxt *ctxt)
437
{
438
	return (1UL << (ctxt->ad_bytes << 3)) - 1;
439 440
}

A
Avi Kivity 已提交
441
/* Access/update address held in a register, based on addressing mode. */
442
static inline unsigned long
443
address_mask(struct x86_emulate_ctxt *ctxt, unsigned long reg)
444
{
445
	if (ctxt->ad_bytes == sizeof(unsigned long))
446 447
		return reg;
	else
448
		return reg & ad_mask(ctxt);
449 450 451
}

static inline unsigned long
452
register_address(struct x86_emulate_ctxt *ctxt, unsigned long reg)
453
{
454
	return address_mask(ctxt, reg);
455 456
}

457
static inline void
458
register_address_increment(struct x86_emulate_ctxt *ctxt, unsigned long *reg, int inc)
459
{
460
	if (ctxt->ad_bytes == sizeof(unsigned long))
461 462
		*reg += inc;
	else
463
		*reg = (*reg & ~ad_mask(ctxt)) | ((*reg + inc) & ad_mask(ctxt));
464
}
A
Avi Kivity 已提交
465

466
static inline void jmp_rel(struct x86_emulate_ctxt *ctxt, int rel)
467
{
468
	register_address_increment(ctxt, &ctxt->_eip, rel);
469
}
470

471 472 473 474 475 476 477
static u32 desc_limit_scaled(struct desc_struct *desc)
{
	u32 limit = get_desc_limit(desc);

	return desc->g ? (limit << 12) | 0xfff : limit;
}

478
static void set_seg_override(struct x86_emulate_ctxt *ctxt, int seg)
479
{
480 481
	ctxt->has_seg_override = true;
	ctxt->seg_override = seg;
482 483
}

484
static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
485 486 487 488
{
	if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
		return 0;

489
	return ctxt->ops->get_cached_segment_base(ctxt, seg);
490 491
}

492
static unsigned seg_override(struct x86_emulate_ctxt *ctxt)
493
{
494
	if (!ctxt->has_seg_override)
495 496
		return 0;

497
	return ctxt->seg_override;
498 499
}

500 501
static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
			     u32 error, bool valid)
502
{
503 504 505
	ctxt->exception.vector = vec;
	ctxt->exception.error_code = error;
	ctxt->exception.error_code_valid = valid;
506
	return X86EMUL_PROPAGATE_FAULT;
507 508
}

509 510 511 512 513
static int emulate_db(struct x86_emulate_ctxt *ctxt)
{
	return emulate_exception(ctxt, DB_VECTOR, 0, false);
}

514
static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
515
{
516
	return emulate_exception(ctxt, GP_VECTOR, err, true);
517 518
}

519 520 521 522 523
static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
{
	return emulate_exception(ctxt, SS_VECTOR, err, true);
}

524
static int emulate_ud(struct x86_emulate_ctxt *ctxt)
525
{
526
	return emulate_exception(ctxt, UD_VECTOR, 0, false);
527 528
}

529
static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
530
{
531
	return emulate_exception(ctxt, TS_VECTOR, err, true);
532 533
}

534 535
static int emulate_de(struct x86_emulate_ctxt *ctxt)
{
536
	return emulate_exception(ctxt, DE_VECTOR, 0, false);
537 538
}

A
Avi Kivity 已提交
539 540 541 542 543
static int emulate_nm(struct x86_emulate_ctxt *ctxt)
{
	return emulate_exception(ctxt, NM_VECTOR, 0, false);
}

544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563
static u16 get_segment_selector(struct x86_emulate_ctxt *ctxt, unsigned seg)
{
	u16 selector;
	struct desc_struct desc;

	ctxt->ops->get_segment(ctxt, &selector, &desc, NULL, seg);
	return selector;
}

static void set_segment_selector(struct x86_emulate_ctxt *ctxt, u16 selector,
				 unsigned seg)
{
	u16 dummy;
	u32 base3;
	struct desc_struct desc;

	ctxt->ops->get_segment(ctxt, &dummy, &desc, &base3, seg);
	ctxt->ops->set_segment(ctxt, selector, &desc, base3, seg);
}

564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586
/*
 * x86 defines three classes of vector instructions: explicitly
 * aligned, explicitly unaligned, and the rest, which change behaviour
 * depending on whether they're AVX encoded or not.
 *
 * Also included is CMPXCHG16B which is not a vector instruction, yet it is
 * subject to the same check.
 */
static bool insn_aligned(struct x86_emulate_ctxt *ctxt, unsigned size)
{
	if (likely(size < 16))
		return false;

	if (ctxt->d & Aligned)
		return true;
	else if (ctxt->d & Unaligned)
		return false;
	else if (ctxt->d & Avx)
		return false;
	else
		return true;
}

587
static int __linearize(struct x86_emulate_ctxt *ctxt,
588
		     struct segmented_address addr,
589
		     unsigned size, bool write, bool fetch,
590 591
		     ulong *linear)
{
592 593
	struct desc_struct desc;
	bool usable;
594
	ulong la;
595
	u32 lim;
596
	u16 sel;
597
	unsigned cpl, rpl;
598

599
	la = seg_base(ctxt, addr.seg) + addr.ea;
600 601 602 603 604 605 606 607
	switch (ctxt->mode) {
	case X86EMUL_MODE_REAL:
		break;
	case X86EMUL_MODE_PROT64:
		if (((signed long)la << 16) >> 16 != la)
			return emulate_gp(ctxt, 0);
		break;
	default:
608 609
		usable = ctxt->ops->get_segment(ctxt, &sel, &desc, NULL,
						addr.seg);
610 611 612 613 614 615
		if (!usable)
			goto bad;
		/* code segment or read-only data segment */
		if (((desc.type & 8) || !(desc.type & 2)) && write)
			goto bad;
		/* unreadable code segment */
616
		if (!fetch && (desc.type & 8) && !(desc.type & 2))
617 618 619 620 621 622 623 624 625 626 627 628 629 630
			goto bad;
		lim = desc_limit_scaled(&desc);
		if ((desc.type & 8) || !(desc.type & 4)) {
			/* expand-up segment */
			if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
				goto bad;
		} else {
			/* exapand-down segment */
			if (addr.ea <= lim || (u32)(addr.ea + size - 1) <= lim)
				goto bad;
			lim = desc.d ? 0xffffffff : 0xffff;
			if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
				goto bad;
		}
631
		cpl = ctxt->ops->cpl(ctxt);
632
		rpl = sel & 3;
633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648
		cpl = max(cpl, rpl);
		if (!(desc.type & 8)) {
			/* data segment */
			if (cpl > desc.dpl)
				goto bad;
		} else if ((desc.type & 8) && !(desc.type & 4)) {
			/* nonconforming code segment */
			if (cpl != desc.dpl)
				goto bad;
		} else if ((desc.type & 8) && (desc.type & 4)) {
			/* conforming code segment */
			if (cpl < desc.dpl)
				goto bad;
		}
		break;
	}
649
	if (fetch ? ctxt->mode != X86EMUL_MODE_PROT64 : ctxt->ad_bytes != 8)
650
		la &= (u32)-1;
651 652
	if (insn_aligned(ctxt, size) && ((la & (size - 1)) != 0))
		return emulate_gp(ctxt, 0);
653 654
	*linear = la;
	return X86EMUL_CONTINUE;
655 656 657 658 659
bad:
	if (addr.seg == VCPU_SREG_SS)
		return emulate_ss(ctxt, addr.seg);
	else
		return emulate_gp(ctxt, addr.seg);
660 661
}

662 663 664 665 666 667 668 669 670
static int linearize(struct x86_emulate_ctxt *ctxt,
		     struct segmented_address addr,
		     unsigned size, bool write,
		     ulong *linear)
{
	return __linearize(ctxt, addr, size, write, false, linear);
}


671 672 673 674 675
static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
			      struct segmented_address addr,
			      void *data,
			      unsigned size)
{
676 677 678
	int rc;
	ulong linear;

679
	rc = linearize(ctxt, addr, size, false, &linear);
680 681
	if (rc != X86EMUL_CONTINUE)
		return rc;
682
	return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception);
683 684
}

685 686 687 688 689 690 691 692
/*
 * Fetch the next byte of the instruction being emulated which is pointed to
 * by ctxt->_eip, then increment ctxt->_eip.
 *
 * Also prefetch the remaining bytes of the instruction without crossing page
 * boundary if they are not in fetch_cache yet.
 */
static int do_insn_fetch_byte(struct x86_emulate_ctxt *ctxt, u8 *dest)
693
{
694
	struct fetch_cache *fc = &ctxt->fetch;
695
	int rc;
696
	int size, cur_size;
697

698
	if (ctxt->_eip == fc->end) {
699
		unsigned long linear;
700 701
		struct segmented_address addr = { .seg = VCPU_SREG_CS,
						  .ea  = ctxt->_eip };
702
		cur_size = fc->end - fc->start;
703 704
		size = min(15UL - cur_size,
			   PAGE_SIZE - offset_in_page(ctxt->_eip));
705
		rc = __linearize(ctxt, addr, size, false, true, &linear);
706
		if (unlikely(rc != X86EMUL_CONTINUE))
707
			return rc;
708 709
		rc = ctxt->ops->fetch(ctxt, linear, fc->data + cur_size,
				      size, &ctxt->exception);
710
		if (unlikely(rc != X86EMUL_CONTINUE))
711
			return rc;
712
		fc->end += size;
713
	}
714 715
	*dest = fc->data[ctxt->_eip - fc->start];
	ctxt->_eip++;
716
	return X86EMUL_CONTINUE;
717 718 719
}

static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
720
			 void *dest, unsigned size)
721
{
722
	int rc;
723

724
	/* x86 instructions are limited to 15 bytes. */
725
	if (unlikely(ctxt->_eip + size - ctxt->eip > 15))
726
		return X86EMUL_UNHANDLEABLE;
727
	while (size--) {
728
		rc = do_insn_fetch_byte(ctxt, dest++);
729
		if (rc != X86EMUL_CONTINUE)
730 731
			return rc;
	}
732
	return X86EMUL_CONTINUE;
733 734
}

735
/* Fetch next part of the instruction being emulated. */
736
#define insn_fetch(_type, _ctxt)					\
737
({	unsigned long _x;						\
738
	rc = do_insn_fetch(_ctxt, &_x, sizeof(_type));			\
739 740 741 742 743
	if (rc != X86EMUL_CONTINUE)					\
		goto done;						\
	(_type)_x;							\
})

744 745
#define insn_fetch_arr(_arr, _size, _ctxt)				\
({	rc = do_insn_fetch(_ctxt, _arr, (_size));			\
746 747 748 749
	if (rc != X86EMUL_CONTINUE)					\
		goto done;						\
})

750 751 752 753 754 755 756
/*
 * Given the 'reg' portion of a ModRM byte, and a register block, return a
 * pointer into the block that addresses the relevant register.
 * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
 */
static void *decode_register(u8 modrm_reg, unsigned long *regs,
			     int highbyte_regs)
A
Avi Kivity 已提交
757 758 759 760 761 762 763 764 765 766
{
	void *p;

	p = &regs[modrm_reg];
	if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
		p = (unsigned char *)&regs[modrm_reg & 3] + 1;
	return p;
}

static int read_descriptor(struct x86_emulate_ctxt *ctxt,
767
			   struct segmented_address addr,
A
Avi Kivity 已提交
768 769 770 771 772 773 774
			   u16 *size, unsigned long *address, int op_bytes)
{
	int rc;

	if (op_bytes == 2)
		op_bytes = 3;
	*address = 0;
775
	rc = segmented_read_std(ctxt, addr, size, 2);
776
	if (rc != X86EMUL_CONTINUE)
A
Avi Kivity 已提交
777
		return rc;
778
	addr.ea += 2;
779
	rc = segmented_read_std(ctxt, addr, address, op_bytes);
A
Avi Kivity 已提交
780 781 782
	return rc;
}

783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817
static int test_cc(unsigned int condition, unsigned int flags)
{
	int rc = 0;

	switch ((condition & 15) >> 1) {
	case 0: /* o */
		rc |= (flags & EFLG_OF);
		break;
	case 1: /* b/c/nae */
		rc |= (flags & EFLG_CF);
		break;
	case 2: /* z/e */
		rc |= (flags & EFLG_ZF);
		break;
	case 3: /* be/na */
		rc |= (flags & (EFLG_CF|EFLG_ZF));
		break;
	case 4: /* s */
		rc |= (flags & EFLG_SF);
		break;
	case 5: /* p/pe */
		rc |= (flags & EFLG_PF);
		break;
	case 7: /* le/ng */
		rc |= (flags & EFLG_ZF);
		/* fall through */
	case 6: /* l/nge */
		rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
		break;
	}

	/* Odd condition identifiers (lsb == 1) have inverted sense. */
	return (!!rc ^ (condition & 1));
}

818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835
static void fetch_register_operand(struct operand *op)
{
	switch (op->bytes) {
	case 1:
		op->val = *(u8 *)op->addr.reg;
		break;
	case 2:
		op->val = *(u16 *)op->addr.reg;
		break;
	case 4:
		op->val = *(u32 *)op->addr.reg;
		break;
	case 8:
		op->val = *(u64 *)op->addr.reg;
		break;
	}
}

A
Avi Kivity 已提交
836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890
static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
	case 0: asm("movdqu %%xmm0, %0" : "=m"(*data)); break;
	case 1: asm("movdqu %%xmm1, %0" : "=m"(*data)); break;
	case 2: asm("movdqu %%xmm2, %0" : "=m"(*data)); break;
	case 3: asm("movdqu %%xmm3, %0" : "=m"(*data)); break;
	case 4: asm("movdqu %%xmm4, %0" : "=m"(*data)); break;
	case 5: asm("movdqu %%xmm5, %0" : "=m"(*data)); break;
	case 6: asm("movdqu %%xmm6, %0" : "=m"(*data)); break;
	case 7: asm("movdqu %%xmm7, %0" : "=m"(*data)); break;
#ifdef CONFIG_X86_64
	case 8: asm("movdqu %%xmm8, %0" : "=m"(*data)); break;
	case 9: asm("movdqu %%xmm9, %0" : "=m"(*data)); break;
	case 10: asm("movdqu %%xmm10, %0" : "=m"(*data)); break;
	case 11: asm("movdqu %%xmm11, %0" : "=m"(*data)); break;
	case 12: asm("movdqu %%xmm12, %0" : "=m"(*data)); break;
	case 13: asm("movdqu %%xmm13, %0" : "=m"(*data)); break;
	case 14: asm("movdqu %%xmm14, %0" : "=m"(*data)); break;
	case 15: asm("movdqu %%xmm15, %0" : "=m"(*data)); break;
#endif
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
			  int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
	case 0: asm("movdqu %0, %%xmm0" : : "m"(*data)); break;
	case 1: asm("movdqu %0, %%xmm1" : : "m"(*data)); break;
	case 2: asm("movdqu %0, %%xmm2" : : "m"(*data)); break;
	case 3: asm("movdqu %0, %%xmm3" : : "m"(*data)); break;
	case 4: asm("movdqu %0, %%xmm4" : : "m"(*data)); break;
	case 5: asm("movdqu %0, %%xmm5" : : "m"(*data)); break;
	case 6: asm("movdqu %0, %%xmm6" : : "m"(*data)); break;
	case 7: asm("movdqu %0, %%xmm7" : : "m"(*data)); break;
#ifdef CONFIG_X86_64
	case 8: asm("movdqu %0, %%xmm8" : : "m"(*data)); break;
	case 9: asm("movdqu %0, %%xmm9" : : "m"(*data)); break;
	case 10: asm("movdqu %0, %%xmm10" : : "m"(*data)); break;
	case 11: asm("movdqu %0, %%xmm11" : : "m"(*data)); break;
	case 12: asm("movdqu %0, %%xmm12" : : "m"(*data)); break;
	case 13: asm("movdqu %0, %%xmm13" : : "m"(*data)); break;
	case 14: asm("movdqu %0, %%xmm14" : : "m"(*data)); break;
	case 15: asm("movdqu %0, %%xmm15" : : "m"(*data)); break;
#endif
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

A
Avi Kivity 已提交
891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924
static void read_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
	case 0: asm("movq %%mm0, %0" : "=m"(*data)); break;
	case 1: asm("movq %%mm1, %0" : "=m"(*data)); break;
	case 2: asm("movq %%mm2, %0" : "=m"(*data)); break;
	case 3: asm("movq %%mm3, %0" : "=m"(*data)); break;
	case 4: asm("movq %%mm4, %0" : "=m"(*data)); break;
	case 5: asm("movq %%mm5, %0" : "=m"(*data)); break;
	case 6: asm("movq %%mm6, %0" : "=m"(*data)); break;
	case 7: asm("movq %%mm7, %0" : "=m"(*data)); break;
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

static void write_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
	case 0: asm("movq %0, %%mm0" : : "m"(*data)); break;
	case 1: asm("movq %0, %%mm1" : : "m"(*data)); break;
	case 2: asm("movq %0, %%mm2" : : "m"(*data)); break;
	case 3: asm("movq %0, %%mm3" : : "m"(*data)); break;
	case 4: asm("movq %0, %%mm4" : : "m"(*data)); break;
	case 5: asm("movq %0, %%mm5" : : "m"(*data)); break;
	case 6: asm("movq %0, %%mm6" : : "m"(*data)); break;
	case 7: asm("movq %0, %%mm7" : : "m"(*data)); break;
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

A
Avi Kivity 已提交
925
static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
926
				    struct operand *op)
927
{
928 929
	unsigned reg = ctxt->modrm_reg;
	int highbyte_regs = ctxt->rex_prefix == 0;
930

931 932
	if (!(ctxt->d & ModRM))
		reg = (ctxt->b & 7) | ((ctxt->rex_prefix & 1) << 3);
A
Avi Kivity 已提交
933

934
	if (ctxt->d & Sse) {
A
Avi Kivity 已提交
935 936 937 938 939 940
		op->type = OP_XMM;
		op->bytes = 16;
		op->addr.xmm = reg;
		read_sse_reg(ctxt, &op->vec_val, reg);
		return;
	}
A
Avi Kivity 已提交
941 942 943 944 945 946 947
	if (ctxt->d & Mmx) {
		reg &= 7;
		op->type = OP_MM;
		op->bytes = 8;
		op->addr.mm = reg;
		return;
	}
A
Avi Kivity 已提交
948

949
	op->type = OP_REG;
950
	if (ctxt->d & ByteOp) {
951
		op->addr.reg = decode_register(reg, ctxt->regs, highbyte_regs);
952 953
		op->bytes = 1;
	} else {
954 955
		op->addr.reg = decode_register(reg, ctxt->regs, 0);
		op->bytes = ctxt->op_bytes;
956
	}
957
	fetch_register_operand(op);
958 959 960
	op->orig_val = op->val;
}

961
static int decode_modrm(struct x86_emulate_ctxt *ctxt,
962
			struct operand *op)
963 964
{
	u8 sib;
965
	int index_reg = 0, base_reg = 0, scale;
966
	int rc = X86EMUL_CONTINUE;
967
	ulong modrm_ea = 0;
968

969 970 971 972
	if (ctxt->rex_prefix) {
		ctxt->modrm_reg = (ctxt->rex_prefix & 4) << 1;	/* REX.R */
		index_reg = (ctxt->rex_prefix & 2) << 2; /* REX.X */
		ctxt->modrm_rm = base_reg = (ctxt->rex_prefix & 1) << 3; /* REG.B */
973 974
	}

975
	ctxt->modrm = insn_fetch(u8, ctxt);
976 977 978 979
	ctxt->modrm_mod |= (ctxt->modrm & 0xc0) >> 6;
	ctxt->modrm_reg |= (ctxt->modrm & 0x38) >> 3;
	ctxt->modrm_rm |= (ctxt->modrm & 0x07);
	ctxt->modrm_seg = VCPU_SREG_DS;
980

981
	if (ctxt->modrm_mod == 3) {
982
		op->type = OP_REG;
983 984 985 986
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
		op->addr.reg = decode_register(ctxt->modrm_rm,
					       ctxt->regs, ctxt->d & ByteOp);
		if (ctxt->d & Sse) {
A
Avi Kivity 已提交
987 988
			op->type = OP_XMM;
			op->bytes = 16;
989 990
			op->addr.xmm = ctxt->modrm_rm;
			read_sse_reg(ctxt, &op->vec_val, ctxt->modrm_rm);
A
Avi Kivity 已提交
991 992
			return rc;
		}
A
Avi Kivity 已提交
993 994 995 996 997 998
		if (ctxt->d & Mmx) {
			op->type = OP_MM;
			op->bytes = 8;
			op->addr.xmm = ctxt->modrm_rm & 7;
			return rc;
		}
999
		fetch_register_operand(op);
1000 1001 1002
		return rc;
	}

1003 1004
	op->type = OP_MEM;

1005 1006 1007 1008 1009
	if (ctxt->ad_bytes == 2) {
		unsigned bx = ctxt->regs[VCPU_REGS_RBX];
		unsigned bp = ctxt->regs[VCPU_REGS_RBP];
		unsigned si = ctxt->regs[VCPU_REGS_RSI];
		unsigned di = ctxt->regs[VCPU_REGS_RDI];
1010 1011

		/* 16-bit ModR/M decode. */
1012
		switch (ctxt->modrm_mod) {
1013
		case 0:
1014
			if (ctxt->modrm_rm == 6)
1015
				modrm_ea += insn_fetch(u16, ctxt);
1016 1017
			break;
		case 1:
1018
			modrm_ea += insn_fetch(s8, ctxt);
1019 1020
			break;
		case 2:
1021
			modrm_ea += insn_fetch(u16, ctxt);
1022 1023
			break;
		}
1024
		switch (ctxt->modrm_rm) {
1025
		case 0:
1026
			modrm_ea += bx + si;
1027 1028
			break;
		case 1:
1029
			modrm_ea += bx + di;
1030 1031
			break;
		case 2:
1032
			modrm_ea += bp + si;
1033 1034
			break;
		case 3:
1035
			modrm_ea += bp + di;
1036 1037
			break;
		case 4:
1038
			modrm_ea += si;
1039 1040
			break;
		case 5:
1041
			modrm_ea += di;
1042 1043
			break;
		case 6:
1044
			if (ctxt->modrm_mod != 0)
1045
				modrm_ea += bp;
1046 1047
			break;
		case 7:
1048
			modrm_ea += bx;
1049 1050
			break;
		}
1051 1052 1053
		if (ctxt->modrm_rm == 2 || ctxt->modrm_rm == 3 ||
		    (ctxt->modrm_rm == 6 && ctxt->modrm_mod != 0))
			ctxt->modrm_seg = VCPU_SREG_SS;
1054
		modrm_ea = (u16)modrm_ea;
1055 1056
	} else {
		/* 32/64-bit ModR/M decode. */
1057
		if ((ctxt->modrm_rm & 7) == 4) {
1058
			sib = insn_fetch(u8, ctxt);
1059 1060 1061 1062
			index_reg |= (sib >> 3) & 7;
			base_reg |= sib & 7;
			scale = sib >> 6;

1063
			if ((base_reg & 7) == 5 && ctxt->modrm_mod == 0)
1064
				modrm_ea += insn_fetch(s32, ctxt);
1065
			else
1066
				modrm_ea += ctxt->regs[base_reg];
1067
			if (index_reg != 4)
1068 1069
				modrm_ea += ctxt->regs[index_reg] << scale;
		} else if ((ctxt->modrm_rm & 7) == 5 && ctxt->modrm_mod == 0) {
1070
			if (ctxt->mode == X86EMUL_MODE_PROT64)
1071
				ctxt->rip_relative = 1;
1072
		} else
1073 1074
			modrm_ea += ctxt->regs[ctxt->modrm_rm];
		switch (ctxt->modrm_mod) {
1075
		case 0:
1076
			if (ctxt->modrm_rm == 5)
1077
				modrm_ea += insn_fetch(s32, ctxt);
1078 1079
			break;
		case 1:
1080
			modrm_ea += insn_fetch(s8, ctxt);
1081 1082
			break;
		case 2:
1083
			modrm_ea += insn_fetch(s32, ctxt);
1084 1085 1086
			break;
		}
	}
1087
	op->addr.mem.ea = modrm_ea;
1088 1089 1090 1091 1092
done:
	return rc;
}

static int decode_abs(struct x86_emulate_ctxt *ctxt,
1093
		      struct operand *op)
1094
{
1095
	int rc = X86EMUL_CONTINUE;
1096

1097
	op->type = OP_MEM;
1098
	switch (ctxt->ad_bytes) {
1099
	case 2:
1100
		op->addr.mem.ea = insn_fetch(u16, ctxt);
1101 1102
		break;
	case 4:
1103
		op->addr.mem.ea = insn_fetch(u32, ctxt);
1104 1105
		break;
	case 8:
1106
		op->addr.mem.ea = insn_fetch(u64, ctxt);
1107 1108 1109 1110 1111 1112
		break;
	}
done:
	return rc;
}

1113
static void fetch_bit_operand(struct x86_emulate_ctxt *ctxt)
1114
{
1115
	long sv = 0, mask;
1116

1117 1118
	if (ctxt->dst.type == OP_MEM && ctxt->src.type == OP_REG) {
		mask = ~(ctxt->dst.bytes * 8 - 1);
1119

1120 1121 1122 1123
		if (ctxt->src.bytes == 2)
			sv = (s16)ctxt->src.val & (s16)mask;
		else if (ctxt->src.bytes == 4)
			sv = (s32)ctxt->src.val & (s32)mask;
1124

1125
		ctxt->dst.addr.mem.ea += (sv >> 3);
1126
	}
1127 1128

	/* only subword offset */
1129
	ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
1130 1131
}

1132 1133
static int read_emulated(struct x86_emulate_ctxt *ctxt,
			 unsigned long addr, void *dest, unsigned size)
A
Avi Kivity 已提交
1134
{
1135
	int rc;
1136
	struct read_cache *mc = &ctxt->mem_read;
A
Avi Kivity 已提交
1137

1138 1139 1140 1141 1142
	while (size) {
		int n = min(size, 8u);
		size -= n;
		if (mc->pos < mc->end)
			goto read_cached;
1143

1144 1145
		rc = ctxt->ops->read_emulated(ctxt, addr, mc->data + mc->end, n,
					      &ctxt->exception);
1146 1147 1148
		if (rc != X86EMUL_CONTINUE)
			return rc;
		mc->end += n;
A
Avi Kivity 已提交
1149

1150 1151 1152 1153 1154
	read_cached:
		memcpy(dest, mc->data + mc->pos, n);
		mc->pos += n;
		dest += n;
		addr += n;
A
Avi Kivity 已提交
1155
	}
1156 1157
	return X86EMUL_CONTINUE;
}
A
Avi Kivity 已提交
1158

1159 1160 1161 1162 1163
static int segmented_read(struct x86_emulate_ctxt *ctxt,
			  struct segmented_address addr,
			  void *data,
			  unsigned size)
{
1164 1165 1166
	int rc;
	ulong linear;

1167
	rc = linearize(ctxt, addr, size, false, &linear);
1168 1169
	if (rc != X86EMUL_CONTINUE)
		return rc;
1170
	return read_emulated(ctxt, linear, data, size);
1171 1172 1173 1174 1175 1176 1177
}

static int segmented_write(struct x86_emulate_ctxt *ctxt,
			   struct segmented_address addr,
			   const void *data,
			   unsigned size)
{
1178 1179 1180
	int rc;
	ulong linear;

1181
	rc = linearize(ctxt, addr, size, true, &linear);
1182 1183
	if (rc != X86EMUL_CONTINUE)
		return rc;
1184 1185
	return ctxt->ops->write_emulated(ctxt, linear, data, size,
					 &ctxt->exception);
1186 1187 1188 1189 1190 1191 1192
}

static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
			     struct segmented_address addr,
			     const void *orig_data, const void *data,
			     unsigned size)
{
1193 1194 1195
	int rc;
	ulong linear;

1196
	rc = linearize(ctxt, addr, size, true, &linear);
1197 1198
	if (rc != X86EMUL_CONTINUE)
		return rc;
1199 1200
	return ctxt->ops->cmpxchg_emulated(ctxt, linear, orig_data, data,
					   size, &ctxt->exception);
1201 1202
}

1203 1204 1205 1206
static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
			   unsigned int size, unsigned short port,
			   void *dest)
{
1207
	struct read_cache *rc = &ctxt->io_read;
1208

1209 1210
	if (rc->pos == rc->end) { /* refill pio read ahead */
		unsigned int in_page, n;
1211 1212
		unsigned int count = ctxt->rep_prefix ?
			address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) : 1;
1213
		in_page = (ctxt->eflags & EFLG_DF) ?
1214 1215
			offset_in_page(ctxt->regs[VCPU_REGS_RDI]) :
			PAGE_SIZE - offset_in_page(ctxt->regs[VCPU_REGS_RDI]);
1216 1217 1218 1219 1220
		n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
			count);
		if (n == 0)
			n = 1;
		rc->pos = rc->end = 0;
1221
		if (!ctxt->ops->pio_in_emulated(ctxt, size, port, rc->data, n))
1222 1223
			return 0;
		rc->end = n * size;
A
Avi Kivity 已提交
1224 1225
	}

1226 1227 1228 1229
	memcpy(dest, rc->data + rc->pos, size);
	rc->pos += size;
	return 1;
}
A
Avi Kivity 已提交
1230

1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246
static int read_interrupt_descriptor(struct x86_emulate_ctxt *ctxt,
				     u16 index, struct desc_struct *desc)
{
	struct desc_ptr dt;
	ulong addr;

	ctxt->ops->get_idt(ctxt, &dt);

	if (dt.size < index * 8 + 7)
		return emulate_gp(ctxt, index << 3 | 0x2);

	addr = dt.address + index * 8;
	return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
				   &ctxt->exception);
}

1247 1248 1249
static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
				     u16 selector, struct desc_ptr *dt)
{
1250 1251
	struct x86_emulate_ops *ops = ctxt->ops;

1252 1253
	if (selector & 1 << 2) {
		struct desc_struct desc;
1254 1255
		u16 sel;

1256
		memset (dt, 0, sizeof *dt);
1257
		if (!ops->get_segment(ctxt, &sel, &desc, NULL, VCPU_SREG_LDTR))
1258
			return;
1259

1260 1261 1262
		dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
		dt->address = get_desc_base(&desc);
	} else
1263
		ops->get_gdt(ctxt, dt);
1264
}
1265

1266 1267 1268 1269 1270 1271 1272
/* allowed just for 8 bytes segments */
static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
				   u16 selector, struct desc_struct *desc)
{
	struct desc_ptr dt;
	u16 index = selector >> 3;
	ulong addr;
1273

1274
	get_descriptor_table_ptr(ctxt, selector, &dt);
1275

1276 1277
	if (dt.size < index * 8 + 7)
		return emulate_gp(ctxt, selector & 0xfffc);
1278

1279 1280 1281
	addr = dt.address + index * 8;
	return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
				   &ctxt->exception);
1282
}
1283

1284 1285 1286 1287 1288 1289 1290
/* allowed just for 8 bytes segments */
static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
				    u16 selector, struct desc_struct *desc)
{
	struct desc_ptr dt;
	u16 index = selector >> 3;
	ulong addr;
A
Avi Kivity 已提交
1291

1292
	get_descriptor_table_ptr(ctxt, selector, &dt);
1293

1294 1295
	if (dt.size < index * 8 + 7)
		return emulate_gp(ctxt, selector & 0xfffc);
A
Avi Kivity 已提交
1296

1297
	addr = dt.address + index * 8;
1298 1299
	return ctxt->ops->write_std(ctxt, addr, desc, sizeof *desc,
				    &ctxt->exception);
1300
}
1301

1302
/* Does not support long mode */
1303 1304 1305 1306 1307 1308 1309 1310 1311
static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
				   u16 selector, int seg)
{
	struct desc_struct seg_desc;
	u8 dpl, rpl, cpl;
	unsigned err_vec = GP_VECTOR;
	u32 err_code = 0;
	bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
	int ret;
1312

1313
	memset(&seg_desc, 0, sizeof seg_desc);
1314

1315 1316 1317 1318 1319 1320 1321 1322
	if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
	    || ctxt->mode == X86EMUL_MODE_REAL) {
		/* set real mode segment descriptor */
		set_desc_base(&seg_desc, selector << 4);
		set_desc_limit(&seg_desc, 0xffff);
		seg_desc.type = 3;
		seg_desc.p = 1;
		seg_desc.s = 1;
1323 1324
		if (ctxt->mode == X86EMUL_MODE_VM86)
			seg_desc.dpl = 3;
1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339
		goto load;
	}

	/* NULL selector is not valid for TR, CS and SS */
	if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
	    && null_selector)
		goto exception;

	/* TR should be in GDT only */
	if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
		goto exception;

	if (null_selector) /* for NULL selector skip all following checks */
		goto load;

1340
	ret = read_segment_descriptor(ctxt, selector, &seg_desc);
1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357
	if (ret != X86EMUL_CONTINUE)
		return ret;

	err_code = selector & 0xfffc;
	err_vec = GP_VECTOR;

	/* can't load system descriptor into segment selecor */
	if (seg <= VCPU_SREG_GS && !seg_desc.s)
		goto exception;

	if (!seg_desc.p) {
		err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
		goto exception;
	}

	rpl = selector & 3;
	dpl = seg_desc.dpl;
1358
	cpl = ctxt->ops->cpl(ctxt);
1359 1360 1361 1362 1363 1364 1365 1366 1367

	switch (seg) {
	case VCPU_SREG_SS:
		/*
		 * segment is not a writable data segment or segment
		 * selector's RPL != CPL or segment selector's RPL != CPL
		 */
		if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
			goto exception;
A
Avi Kivity 已提交
1368
		break;
1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383
	case VCPU_SREG_CS:
		if (!(seg_desc.type & 8))
			goto exception;

		if (seg_desc.type & 4) {
			/* conforming */
			if (dpl > cpl)
				goto exception;
		} else {
			/* nonconforming */
			if (rpl > cpl || dpl != cpl)
				goto exception;
		}
		/* CS(RPL) <- CPL */
		selector = (selector & 0xfffc) | cpl;
A
Avi Kivity 已提交
1384
		break;
1385 1386 1387 1388 1389 1390 1391 1392 1393
	case VCPU_SREG_TR:
		if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
			goto exception;
		break;
	case VCPU_SREG_LDTR:
		if (seg_desc.s || seg_desc.type != 2)
			goto exception;
		break;
	default: /*  DS, ES, FS, or GS */
1394
		/*
1395 1396 1397
		 * segment is not a data or readable code segment or
		 * ((segment is a data or nonconforming code segment)
		 * and (both RPL and CPL > DPL))
1398
		 */
1399 1400 1401 1402
		if ((seg_desc.type & 0xa) == 0x8 ||
		    (((seg_desc.type & 0xc) != 0xc) &&
		     (rpl > dpl && cpl > dpl)))
			goto exception;
A
Avi Kivity 已提交
1403
		break;
1404 1405 1406 1407 1408
	}

	if (seg_desc.s) {
		/* mark segment as accessed */
		seg_desc.type |= 1;
1409
		ret = write_segment_descriptor(ctxt, selector, &seg_desc);
1410 1411 1412 1413
		if (ret != X86EMUL_CONTINUE)
			return ret;
	}
load:
1414
	ctxt->ops->set_segment(ctxt, selector, &seg_desc, 0, seg);
1415 1416 1417 1418 1419 1420
	return X86EMUL_CONTINUE;
exception:
	emulate_exception(ctxt, err_vec, err_code, true);
	return X86EMUL_PROPAGATE_FAULT;
}

1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439
static void write_register_operand(struct operand *op)
{
	/* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
	switch (op->bytes) {
	case 1:
		*(u8 *)op->addr.reg = (u8)op->val;
		break;
	case 2:
		*(u16 *)op->addr.reg = (u16)op->val;
		break;
	case 4:
		*op->addr.reg = (u32)op->val;
		break;	/* 64b: zero-extend */
	case 8:
		*op->addr.reg = op->val;
		break;
	}
}

1440
static int writeback(struct x86_emulate_ctxt *ctxt)
1441 1442 1443
{
	int rc;

1444
	switch (ctxt->dst.type) {
1445
	case OP_REG:
1446
		write_register_operand(&ctxt->dst);
A
Avi Kivity 已提交
1447
		break;
1448
	case OP_MEM:
1449
		if (ctxt->lock_prefix)
1450
			rc = segmented_cmpxchg(ctxt,
1451 1452 1453 1454
					       ctxt->dst.addr.mem,
					       &ctxt->dst.orig_val,
					       &ctxt->dst.val,
					       ctxt->dst.bytes);
1455
		else
1456
			rc = segmented_write(ctxt,
1457 1458 1459
					     ctxt->dst.addr.mem,
					     &ctxt->dst.val,
					     ctxt->dst.bytes);
1460 1461
		if (rc != X86EMUL_CONTINUE)
			return rc;
1462
		break;
A
Avi Kivity 已提交
1463
	case OP_XMM:
1464
		write_sse_reg(ctxt, &ctxt->dst.vec_val, ctxt->dst.addr.xmm);
A
Avi Kivity 已提交
1465
		break;
A
Avi Kivity 已提交
1466 1467 1468
	case OP_MM:
		write_mmx_reg(ctxt, &ctxt->dst.mm_val, ctxt->dst.addr.mm);
		break;
1469 1470
	case OP_NONE:
		/* no writeback */
1471
		break;
1472
	default:
1473
		break;
A
Avi Kivity 已提交
1474
	}
1475 1476
	return X86EMUL_CONTINUE;
}
A
Avi Kivity 已提交
1477

1478
static int em_push(struct x86_emulate_ctxt *ctxt)
1479
{
1480
	struct segmented_address addr;
1481

1482 1483
	register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP], -ctxt->op_bytes);
	addr.ea = register_address(ctxt, ctxt->regs[VCPU_REGS_RSP]);
1484 1485 1486
	addr.seg = VCPU_SREG_SS;

	/* Disable writeback. */
1487 1488
	ctxt->dst.type = OP_NONE;
	return segmented_write(ctxt, addr, &ctxt->src.val, ctxt->op_bytes);
1489
}
1490

1491 1492 1493 1494
static int emulate_pop(struct x86_emulate_ctxt *ctxt,
		       void *dest, int len)
{
	int rc;
1495
	struct segmented_address addr;
1496

1497
	addr.ea = register_address(ctxt, ctxt->regs[VCPU_REGS_RSP]);
1498
	addr.seg = VCPU_SREG_SS;
1499
	rc = segmented_read(ctxt, addr, dest, len);
1500 1501 1502
	if (rc != X86EMUL_CONTINUE)
		return rc;

1503
	register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP], len);
1504
	return rc;
1505 1506
}

1507 1508
static int em_pop(struct x86_emulate_ctxt *ctxt)
{
1509
	return emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
1510 1511
}

1512
static int emulate_popf(struct x86_emulate_ctxt *ctxt,
1513
			void *dest, int len)
1514 1515
{
	int rc;
1516 1517
	unsigned long val, change_mask;
	int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
1518
	int cpl = ctxt->ops->cpl(ctxt);
1519

1520
	rc = emulate_pop(ctxt, &val, len);
1521 1522
	if (rc != X86EMUL_CONTINUE)
		return rc;
1523

1524 1525
	change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
		| EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
1526

1527 1528 1529 1530 1531 1532 1533 1534 1535 1536
	switch(ctxt->mode) {
	case X86EMUL_MODE_PROT64:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT16:
		if (cpl == 0)
			change_mask |= EFLG_IOPL;
		if (cpl <= iopl)
			change_mask |= EFLG_IF;
		break;
	case X86EMUL_MODE_VM86:
1537 1538
		if (iopl < 3)
			return emulate_gp(ctxt, 0);
1539 1540 1541 1542 1543
		change_mask |= EFLG_IF;
		break;
	default: /* real mode */
		change_mask |= (EFLG_IOPL | EFLG_IF);
		break;
1544
	}
1545 1546 1547 1548 1549

	*(unsigned long *)dest =
		(ctxt->eflags & ~change_mask) | (val & change_mask);

	return rc;
1550 1551
}

1552 1553
static int em_popf(struct x86_emulate_ctxt *ctxt)
{
1554 1555 1556 1557
	ctxt->dst.type = OP_REG;
	ctxt->dst.addr.reg = &ctxt->eflags;
	ctxt->dst.bytes = ctxt->op_bytes;
	return emulate_popf(ctxt, &ctxt->dst.val, ctxt->op_bytes);
1558 1559
}

1560
static int em_push_sreg(struct x86_emulate_ctxt *ctxt)
1561
{
1562 1563
	int seg = ctxt->src2.val;

1564
	ctxt->src.val = get_segment_selector(ctxt, seg);
1565

1566
	return em_push(ctxt);
1567 1568
}

1569
static int em_pop_sreg(struct x86_emulate_ctxt *ctxt)
1570
{
1571
	int seg = ctxt->src2.val;
1572 1573
	unsigned long selector;
	int rc;
1574

1575
	rc = emulate_pop(ctxt, &selector, ctxt->op_bytes);
1576 1577 1578
	if (rc != X86EMUL_CONTINUE)
		return rc;

1579
	rc = load_segment_descriptor(ctxt, (u16)selector, seg);
1580
	return rc;
1581 1582
}

1583
static int em_pusha(struct x86_emulate_ctxt *ctxt)
1584
{
1585
	unsigned long old_esp = ctxt->regs[VCPU_REGS_RSP];
1586 1587
	int rc = X86EMUL_CONTINUE;
	int reg = VCPU_REGS_RAX;
1588

1589 1590
	while (reg <= VCPU_REGS_RDI) {
		(reg == VCPU_REGS_RSP) ?
1591
		(ctxt->src.val = old_esp) : (ctxt->src.val = ctxt->regs[reg]);
1592

1593
		rc = em_push(ctxt);
1594 1595
		if (rc != X86EMUL_CONTINUE)
			return rc;
1596

1597
		++reg;
1598 1599
	}

1600
	return rc;
1601 1602
}

1603 1604
static int em_pushf(struct x86_emulate_ctxt *ctxt)
{
1605
	ctxt->src.val =  (unsigned long)ctxt->eflags;
1606 1607 1608
	return em_push(ctxt);
}

1609
static int em_popa(struct x86_emulate_ctxt *ctxt)
1610
{
1611 1612
	int rc = X86EMUL_CONTINUE;
	int reg = VCPU_REGS_RDI;
1613

1614 1615
	while (reg >= VCPU_REGS_RAX) {
		if (reg == VCPU_REGS_RSP) {
1616 1617
			register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP],
							ctxt->op_bytes);
1618 1619
			--reg;
		}
1620

1621
		rc = emulate_pop(ctxt, &ctxt->regs[reg], ctxt->op_bytes);
1622 1623 1624
		if (rc != X86EMUL_CONTINUE)
			break;
		--reg;
1625
	}
1626
	return rc;
1627 1628
}

1629
int emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
1630
{
1631
	struct x86_emulate_ops *ops = ctxt->ops;
1632
	int rc;
1633 1634 1635 1636 1637 1638
	struct desc_ptr dt;
	gva_t cs_addr;
	gva_t eip_addr;
	u16 cs, eip;

	/* TODO: Add limit checks */
1639
	ctxt->src.val = ctxt->eflags;
1640
	rc = em_push(ctxt);
1641 1642
	if (rc != X86EMUL_CONTINUE)
		return rc;
1643 1644 1645

	ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);

1646
	ctxt->src.val = get_segment_selector(ctxt, VCPU_SREG_CS);
1647
	rc = em_push(ctxt);
1648 1649
	if (rc != X86EMUL_CONTINUE)
		return rc;
1650

1651
	ctxt->src.val = ctxt->_eip;
1652
	rc = em_push(ctxt);
1653 1654 1655
	if (rc != X86EMUL_CONTINUE)
		return rc;

1656
	ops->get_idt(ctxt, &dt);
1657 1658 1659 1660

	eip_addr = dt.address + (irq << 2);
	cs_addr = dt.address + (irq << 2) + 2;

1661
	rc = ops->read_std(ctxt, cs_addr, &cs, 2, &ctxt->exception);
1662 1663 1664
	if (rc != X86EMUL_CONTINUE)
		return rc;

1665
	rc = ops->read_std(ctxt, eip_addr, &eip, 2, &ctxt->exception);
1666 1667 1668
	if (rc != X86EMUL_CONTINUE)
		return rc;

1669
	rc = load_segment_descriptor(ctxt, cs, VCPU_SREG_CS);
1670 1671 1672
	if (rc != X86EMUL_CONTINUE)
		return rc;

1673
	ctxt->_eip = eip;
1674 1675 1676 1677

	return rc;
}

1678
static int emulate_int(struct x86_emulate_ctxt *ctxt, int irq)
1679 1680 1681
{
	switch(ctxt->mode) {
	case X86EMUL_MODE_REAL:
1682
		return emulate_int_real(ctxt, irq);
1683 1684 1685 1686 1687 1688 1689 1690 1691 1692
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT64:
	default:
		/* Protected mode interrupts unimplemented yet */
		return X86EMUL_UNHANDLEABLE;
	}
}

1693
static int emulate_iret_real(struct x86_emulate_ctxt *ctxt)
1694
{
1695 1696 1697 1698 1699 1700 1701 1702
	int rc = X86EMUL_CONTINUE;
	unsigned long temp_eip = 0;
	unsigned long temp_eflags = 0;
	unsigned long cs = 0;
	unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
			     EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
			     EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
	unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
1703

1704
	/* TODO: Add stack limit check */
1705

1706
	rc = emulate_pop(ctxt, &temp_eip, ctxt->op_bytes);
1707

1708 1709
	if (rc != X86EMUL_CONTINUE)
		return rc;
1710

1711 1712
	if (temp_eip & ~0xffff)
		return emulate_gp(ctxt, 0);
1713

1714
	rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
1715

1716 1717
	if (rc != X86EMUL_CONTINUE)
		return rc;
1718

1719
	rc = emulate_pop(ctxt, &temp_eflags, ctxt->op_bytes);
1720

1721 1722
	if (rc != X86EMUL_CONTINUE)
		return rc;
1723

1724
	rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
1725

1726 1727
	if (rc != X86EMUL_CONTINUE)
		return rc;
1728

1729
	ctxt->_eip = temp_eip;
1730 1731


1732
	if (ctxt->op_bytes == 4)
1733
		ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
1734
	else if (ctxt->op_bytes == 2) {
1735 1736
		ctxt->eflags &= ~0xffff;
		ctxt->eflags |= temp_eflags;
1737
	}
1738 1739 1740 1741 1742

	ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
	ctxt->eflags |= EFLG_RESERVED_ONE_MASK;

	return rc;
1743 1744
}

1745
static int em_iret(struct x86_emulate_ctxt *ctxt)
1746
{
1747 1748
	switch(ctxt->mode) {
	case X86EMUL_MODE_REAL:
1749
		return emulate_iret_real(ctxt);
1750 1751 1752 1753
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT64:
1754
	default:
1755 1756
		/* iret from protected mode unimplemented yet */
		return X86EMUL_UNHANDLEABLE;
1757 1758 1759
	}
}

1760 1761 1762 1763 1764
static int em_jmp_far(struct x86_emulate_ctxt *ctxt)
{
	int rc;
	unsigned short sel;

1765
	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
1766

1767
	rc = load_segment_descriptor(ctxt, sel, VCPU_SREG_CS);
1768 1769 1770
	if (rc != X86EMUL_CONTINUE)
		return rc;

1771 1772
	ctxt->_eip = 0;
	memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
1773 1774 1775
	return X86EMUL_CONTINUE;
}

1776
static int em_grp2(struct x86_emulate_ctxt *ctxt)
1777
{
1778
	switch (ctxt->modrm_reg) {
1779
	case 0:	/* rol */
1780
		emulate_2op_SrcB(ctxt, "rol");
1781 1782
		break;
	case 1:	/* ror */
1783
		emulate_2op_SrcB(ctxt, "ror");
1784 1785
		break;
	case 2:	/* rcl */
1786
		emulate_2op_SrcB(ctxt, "rcl");
1787 1788
		break;
	case 3:	/* rcr */
1789
		emulate_2op_SrcB(ctxt, "rcr");
1790 1791 1792
		break;
	case 4:	/* sal/shl */
	case 6:	/* sal/shl */
1793
		emulate_2op_SrcB(ctxt, "sal");
1794 1795
		break;
	case 5:	/* shr */
1796
		emulate_2op_SrcB(ctxt, "shr");
1797 1798
		break;
	case 7:	/* sar */
1799
		emulate_2op_SrcB(ctxt, "sar");
1800 1801
		break;
	}
1802
	return X86EMUL_CONTINUE;
1803 1804
}

1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833
static int em_not(struct x86_emulate_ctxt *ctxt)
{
	ctxt->dst.val = ~ctxt->dst.val;
	return X86EMUL_CONTINUE;
}

static int em_neg(struct x86_emulate_ctxt *ctxt)
{
	emulate_1op(ctxt, "neg");
	return X86EMUL_CONTINUE;
}

static int em_mul_ex(struct x86_emulate_ctxt *ctxt)
{
	u8 ex = 0;

	emulate_1op_rax_rdx(ctxt, "mul", ex);
	return X86EMUL_CONTINUE;
}

static int em_imul_ex(struct x86_emulate_ctxt *ctxt)
{
	u8 ex = 0;

	emulate_1op_rax_rdx(ctxt, "imul", ex);
	return X86EMUL_CONTINUE;
}

static int em_div_ex(struct x86_emulate_ctxt *ctxt)
1834
{
1835
	u8 de = 0;
1836

1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847
	emulate_1op_rax_rdx(ctxt, "div", de);
	if (de)
		return emulate_de(ctxt);
	return X86EMUL_CONTINUE;
}

static int em_idiv_ex(struct x86_emulate_ctxt *ctxt)
{
	u8 de = 0;

	emulate_1op_rax_rdx(ctxt, "idiv", de);
1848 1849
	if (de)
		return emulate_de(ctxt);
1850
	return X86EMUL_CONTINUE;
1851 1852
}

1853
static int em_grp45(struct x86_emulate_ctxt *ctxt)
1854
{
1855
	int rc = X86EMUL_CONTINUE;
1856

1857
	switch (ctxt->modrm_reg) {
1858
	case 0:	/* inc */
1859
		emulate_1op(ctxt, "inc");
1860 1861
		break;
	case 1:	/* dec */
1862
		emulate_1op(ctxt, "dec");
1863
		break;
1864 1865
	case 2: /* call near abs */ {
		long int old_eip;
1866 1867 1868
		old_eip = ctxt->_eip;
		ctxt->_eip = ctxt->src.val;
		ctxt->src.val = old_eip;
1869
		rc = em_push(ctxt);
1870 1871
		break;
	}
1872
	case 4: /* jmp abs */
1873
		ctxt->_eip = ctxt->src.val;
1874
		break;
1875 1876 1877
	case 5: /* jmp far */
		rc = em_jmp_far(ctxt);
		break;
1878
	case 6:	/* push */
1879
		rc = em_push(ctxt);
1880 1881
		break;
	}
1882
	return rc;
1883 1884
}

1885
static int em_cmpxchg8b(struct x86_emulate_ctxt *ctxt)
1886
{
1887
	u64 old = ctxt->dst.orig_val64;
1888

1889 1890 1891 1892
	if (((u32) (old >> 0) != (u32) ctxt->regs[VCPU_REGS_RAX]) ||
	    ((u32) (old >> 32) != (u32) ctxt->regs[VCPU_REGS_RDX])) {
		ctxt->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
		ctxt->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
1893
		ctxt->eflags &= ~EFLG_ZF;
1894
	} else {
1895 1896
		ctxt->dst.val64 = ((u64)ctxt->regs[VCPU_REGS_RCX] << 32) |
			(u32) ctxt->regs[VCPU_REGS_RBX];
1897

1898
		ctxt->eflags |= EFLG_ZF;
1899
	}
1900
	return X86EMUL_CONTINUE;
1901 1902
}

1903 1904
static int em_ret(struct x86_emulate_ctxt *ctxt)
{
1905 1906 1907
	ctxt->dst.type = OP_REG;
	ctxt->dst.addr.reg = &ctxt->_eip;
	ctxt->dst.bytes = ctxt->op_bytes;
1908 1909 1910
	return em_pop(ctxt);
}

1911
static int em_ret_far(struct x86_emulate_ctxt *ctxt)
1912 1913 1914 1915
{
	int rc;
	unsigned long cs;

1916
	rc = emulate_pop(ctxt, &ctxt->_eip, ctxt->op_bytes);
1917
	if (rc != X86EMUL_CONTINUE)
1918
		return rc;
1919 1920 1921
	if (ctxt->op_bytes == 4)
		ctxt->_eip = (u32)ctxt->_eip;
	rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
1922
	if (rc != X86EMUL_CONTINUE)
1923
		return rc;
1924
	rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
1925 1926 1927
	return rc;
}

1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945
static int em_cmpxchg(struct x86_emulate_ctxt *ctxt)
{
	/* Save real source value, then compare EAX against destination. */
	ctxt->src.orig_val = ctxt->src.val;
	ctxt->src.val = ctxt->regs[VCPU_REGS_RAX];
	emulate_2op_SrcV(ctxt, "cmp");

	if (ctxt->eflags & EFLG_ZF) {
		/* Success: write back to memory. */
		ctxt->dst.val = ctxt->src.orig_val;
	} else {
		/* Failure: write the value we saw to EAX. */
		ctxt->dst.type = OP_REG;
		ctxt->dst.addr.reg = (unsigned long *)&ctxt->regs[VCPU_REGS_RAX];
	}
	return X86EMUL_CONTINUE;
}

1946
static int em_lseg(struct x86_emulate_ctxt *ctxt)
1947
{
1948
	int seg = ctxt->src2.val;
1949 1950 1951
	unsigned short sel;
	int rc;

1952
	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
1953

1954
	rc = load_segment_descriptor(ctxt, sel, seg);
1955 1956 1957
	if (rc != X86EMUL_CONTINUE)
		return rc;

1958
	ctxt->dst.val = ctxt->src.val;
1959 1960 1961
	return rc;
}

1962
static void
1963
setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
1964
			struct desc_struct *cs, struct desc_struct *ss)
1965
{
1966 1967
	u16 selector;

1968
	memset(cs, 0, sizeof(struct desc_struct));
1969
	ctxt->ops->get_segment(ctxt, &selector, cs, NULL, VCPU_SREG_CS);
1970
	memset(ss, 0, sizeof(struct desc_struct));
1971 1972

	cs->l = 0;		/* will be adjusted later */
1973
	set_desc_base(cs, 0);	/* flat segment */
1974
	cs->g = 1;		/* 4kb granularity */
1975
	set_desc_limit(cs, 0xfffff);	/* 4GB limit */
1976 1977 1978
	cs->type = 0x0b;	/* Read, Execute, Accessed */
	cs->s = 1;
	cs->dpl = 0;		/* will be adjusted later */
1979 1980
	cs->p = 1;
	cs->d = 1;
1981

1982 1983
	set_desc_base(ss, 0);	/* flat segment */
	set_desc_limit(ss, 0xfffff);	/* 4GB limit */
1984 1985 1986
	ss->g = 1;		/* 4kb granularity */
	ss->s = 1;
	ss->type = 0x03;	/* Read/Write, Accessed */
1987
	ss->d = 1;		/* 32bit stack segment */
1988
	ss->dpl = 0;
1989
	ss->p = 1;
1990 1991
}

1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002
static bool vendor_intel(struct x86_emulate_ctxt *ctxt)
{
	u32 eax, ebx, ecx, edx;

	eax = ecx = 0;
	return ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx)
		&& ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx
		&& ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx
		&& edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx;
}

2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047
static bool em_syscall_is_enabled(struct x86_emulate_ctxt *ctxt)
{
	struct x86_emulate_ops *ops = ctxt->ops;
	u32 eax, ebx, ecx, edx;

	/*
	 * syscall should always be enabled in longmode - so only become
	 * vendor specific (cpuid) if other modes are active...
	 */
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		return true;

	eax = 0x00000000;
	ecx = 0x00000000;
	if (ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx)) {
		/*
		 * Intel ("GenuineIntel")
		 * remark: Intel CPUs only support "syscall" in 64bit
		 * longmode. Also an 64bit guest with a
		 * 32bit compat-app running will #UD !! While this
		 * behaviour can be fixed (by emulating) into AMD
		 * response - CPUs of AMD can't behave like Intel.
		 */
		if (ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx &&
		    ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx &&
		    edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx)
			return false;

		/* AMD ("AuthenticAMD") */
		if (ebx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ebx &&
		    ecx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ecx &&
		    edx == X86EMUL_CPUID_VENDOR_AuthenticAMD_edx)
			return true;

		/* AMD ("AMDisbetter!") */
		if (ebx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ebx &&
		    ecx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ecx &&
		    edx == X86EMUL_CPUID_VENDOR_AMDisbetterI_edx)
			return true;
	}

	/* default: (not Intel, not AMD), apply Intel's stricter rules... */
	return false;
}

2048
static int em_syscall(struct x86_emulate_ctxt *ctxt)
2049
{
2050
	struct x86_emulate_ops *ops = ctxt->ops;
2051
	struct desc_struct cs, ss;
2052
	u64 msr_data;
2053
	u16 cs_sel, ss_sel;
2054
	u64 efer = 0;
2055 2056

	/* syscall is not available in real mode */
2057
	if (ctxt->mode == X86EMUL_MODE_REAL ||
2058 2059
	    ctxt->mode == X86EMUL_MODE_VM86)
		return emulate_ud(ctxt);
2060

2061 2062 2063
	if (!(em_syscall_is_enabled(ctxt)))
		return emulate_ud(ctxt);

2064
	ops->get_msr(ctxt, MSR_EFER, &efer);
2065
	setup_syscalls_segments(ctxt, &cs, &ss);
2066

2067 2068 2069
	if (!(efer & EFER_SCE))
		return emulate_ud(ctxt);

2070
	ops->get_msr(ctxt, MSR_STAR, &msr_data);
2071
	msr_data >>= 32;
2072 2073
	cs_sel = (u16)(msr_data & 0xfffc);
	ss_sel = (u16)(msr_data + 8);
2074

2075
	if (efer & EFER_LMA) {
2076
		cs.d = 0;
2077 2078
		cs.l = 1;
	}
2079 2080
	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2081

2082
	ctxt->regs[VCPU_REGS_RCX] = ctxt->_eip;
2083
	if (efer & EFER_LMA) {
2084
#ifdef CONFIG_X86_64
2085
		ctxt->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
2086

2087
		ops->get_msr(ctxt,
2088 2089
			     ctxt->mode == X86EMUL_MODE_PROT64 ?
			     MSR_LSTAR : MSR_CSTAR, &msr_data);
2090
		ctxt->_eip = msr_data;
2091

2092
		ops->get_msr(ctxt, MSR_SYSCALL_MASK, &msr_data);
2093 2094 2095 2096
		ctxt->eflags &= ~(msr_data | EFLG_RF);
#endif
	} else {
		/* legacy mode */
2097
		ops->get_msr(ctxt, MSR_STAR, &msr_data);
2098
		ctxt->_eip = (u32)msr_data;
2099 2100 2101 2102

		ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
	}

2103
	return X86EMUL_CONTINUE;
2104 2105
}

2106
static int em_sysenter(struct x86_emulate_ctxt *ctxt)
2107
{
2108
	struct x86_emulate_ops *ops = ctxt->ops;
2109
	struct desc_struct cs, ss;
2110
	u64 msr_data;
2111
	u16 cs_sel, ss_sel;
2112
	u64 efer = 0;
2113

2114
	ops->get_msr(ctxt, MSR_EFER, &efer);
2115
	/* inject #GP if in real mode */
2116 2117
	if (ctxt->mode == X86EMUL_MODE_REAL)
		return emulate_gp(ctxt, 0);
2118

2119 2120 2121 2122 2123 2124 2125 2126
	/*
	 * Not recognized on AMD in compat mode (but is recognized in legacy
	 * mode).
	 */
	if ((ctxt->mode == X86EMUL_MODE_PROT32) && (efer & EFER_LMA)
	    && !vendor_intel(ctxt))
		return emulate_ud(ctxt);

2127 2128 2129
	/* XXX sysenter/sysexit have not been tested in 64bit mode.
	* Therefore, we inject an #UD.
	*/
2130 2131
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		return emulate_ud(ctxt);
2132

2133
	setup_syscalls_segments(ctxt, &cs, &ss);
2134

2135
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
2136 2137
	switch (ctxt->mode) {
	case X86EMUL_MODE_PROT32:
2138 2139
		if ((msr_data & 0xfffc) == 0x0)
			return emulate_gp(ctxt, 0);
2140 2141
		break;
	case X86EMUL_MODE_PROT64:
2142 2143
		if (msr_data == 0x0)
			return emulate_gp(ctxt, 0);
2144 2145 2146 2147
		break;
	}

	ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
2148 2149 2150 2151
	cs_sel = (u16)msr_data;
	cs_sel &= ~SELECTOR_RPL_MASK;
	ss_sel = cs_sel + 8;
	ss_sel &= ~SELECTOR_RPL_MASK;
2152
	if (ctxt->mode == X86EMUL_MODE_PROT64 || (efer & EFER_LMA)) {
2153
		cs.d = 0;
2154 2155 2156
		cs.l = 1;
	}

2157 2158
	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2159

2160
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_EIP, &msr_data);
2161
	ctxt->_eip = msr_data;
2162

2163
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_ESP, &msr_data);
2164
	ctxt->regs[VCPU_REGS_RSP] = msr_data;
2165

2166
	return X86EMUL_CONTINUE;
2167 2168
}

2169
static int em_sysexit(struct x86_emulate_ctxt *ctxt)
2170
{
2171
	struct x86_emulate_ops *ops = ctxt->ops;
2172
	struct desc_struct cs, ss;
2173 2174
	u64 msr_data;
	int usermode;
X
Xiao Guangrong 已提交
2175
	u16 cs_sel = 0, ss_sel = 0;
2176

2177 2178
	/* inject #GP if in real mode or Virtual 8086 mode */
	if (ctxt->mode == X86EMUL_MODE_REAL ||
2179 2180
	    ctxt->mode == X86EMUL_MODE_VM86)
		return emulate_gp(ctxt, 0);
2181

2182
	setup_syscalls_segments(ctxt, &cs, &ss);
2183

2184
	if ((ctxt->rex_prefix & 0x8) != 0x0)
2185 2186 2187 2188 2189 2190
		usermode = X86EMUL_MODE_PROT64;
	else
		usermode = X86EMUL_MODE_PROT32;

	cs.dpl = 3;
	ss.dpl = 3;
2191
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
2192 2193
	switch (usermode) {
	case X86EMUL_MODE_PROT32:
2194
		cs_sel = (u16)(msr_data + 16);
2195 2196
		if ((msr_data & 0xfffc) == 0x0)
			return emulate_gp(ctxt, 0);
2197
		ss_sel = (u16)(msr_data + 24);
2198 2199
		break;
	case X86EMUL_MODE_PROT64:
2200
		cs_sel = (u16)(msr_data + 32);
2201 2202
		if (msr_data == 0x0)
			return emulate_gp(ctxt, 0);
2203 2204
		ss_sel = cs_sel + 8;
		cs.d = 0;
2205 2206 2207
		cs.l = 1;
		break;
	}
2208 2209
	cs_sel |= SELECTOR_RPL_MASK;
	ss_sel |= SELECTOR_RPL_MASK;
2210

2211 2212
	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2213

2214 2215
	ctxt->_eip = ctxt->regs[VCPU_REGS_RDX];
	ctxt->regs[VCPU_REGS_RSP] = ctxt->regs[VCPU_REGS_RCX];
2216

2217
	return X86EMUL_CONTINUE;
2218 2219
}

2220
static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt)
2221 2222 2223 2224 2225 2226 2227
{
	int iopl;
	if (ctxt->mode == X86EMUL_MODE_REAL)
		return false;
	if (ctxt->mode == X86EMUL_MODE_VM86)
		return true;
	iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
2228
	return ctxt->ops->cpl(ctxt) > iopl;
2229 2230 2231 2232 2233
}

static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
					    u16 port, u16 len)
{
2234
	struct x86_emulate_ops *ops = ctxt->ops;
2235
	struct desc_struct tr_seg;
2236
	u32 base3;
2237
	int r;
2238
	u16 tr, io_bitmap_ptr, perm, bit_idx = port & 0x7;
2239
	unsigned mask = (1 << len) - 1;
2240
	unsigned long base;
2241

2242
	ops->get_segment(ctxt, &tr, &tr_seg, &base3, VCPU_SREG_TR);
2243
	if (!tr_seg.p)
2244
		return false;
2245
	if (desc_limit_scaled(&tr_seg) < 103)
2246
		return false;
2247 2248 2249 2250
	base = get_desc_base(&tr_seg);
#ifdef CONFIG_X86_64
	base |= ((u64)base3) << 32;
#endif
2251
	r = ops->read_std(ctxt, base + 102, &io_bitmap_ptr, 2, NULL);
2252 2253
	if (r != X86EMUL_CONTINUE)
		return false;
2254
	if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
2255
		return false;
2256
	r = ops->read_std(ctxt, base + io_bitmap_ptr + port/8, &perm, 2, NULL);
2257 2258 2259 2260 2261 2262 2263 2264 2265 2266
	if (r != X86EMUL_CONTINUE)
		return false;
	if ((perm >> bit_idx) & mask)
		return false;
	return true;
}

static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
				 u16 port, u16 len)
{
2267 2268 2269
	if (ctxt->perm_ok)
		return true;

2270 2271
	if (emulator_bad_iopl(ctxt))
		if (!emulator_io_port_access_allowed(ctxt, port, len))
2272
			return false;
2273 2274 2275

	ctxt->perm_ok = true;

2276 2277 2278
	return true;
}

2279 2280 2281
static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
				struct tss_segment_16 *tss)
{
2282
	tss->ip = ctxt->_eip;
2283
	tss->flag = ctxt->eflags;
2284 2285 2286 2287 2288 2289 2290 2291
	tss->ax = ctxt->regs[VCPU_REGS_RAX];
	tss->cx = ctxt->regs[VCPU_REGS_RCX];
	tss->dx = ctxt->regs[VCPU_REGS_RDX];
	tss->bx = ctxt->regs[VCPU_REGS_RBX];
	tss->sp = ctxt->regs[VCPU_REGS_RSP];
	tss->bp = ctxt->regs[VCPU_REGS_RBP];
	tss->si = ctxt->regs[VCPU_REGS_RSI];
	tss->di = ctxt->regs[VCPU_REGS_RDI];
2292

2293 2294 2295 2296 2297
	tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
	tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
	tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
	tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
	tss->ldt = get_segment_selector(ctxt, VCPU_SREG_LDTR);
2298 2299 2300 2301 2302 2303 2304
}

static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
				 struct tss_segment_16 *tss)
{
	int ret;

2305
	ctxt->_eip = tss->ip;
2306
	ctxt->eflags = tss->flag | 2;
2307 2308 2309 2310 2311 2312 2313 2314
	ctxt->regs[VCPU_REGS_RAX] = tss->ax;
	ctxt->regs[VCPU_REGS_RCX] = tss->cx;
	ctxt->regs[VCPU_REGS_RDX] = tss->dx;
	ctxt->regs[VCPU_REGS_RBX] = tss->bx;
	ctxt->regs[VCPU_REGS_RSP] = tss->sp;
	ctxt->regs[VCPU_REGS_RBP] = tss->bp;
	ctxt->regs[VCPU_REGS_RSI] = tss->si;
	ctxt->regs[VCPU_REGS_RDI] = tss->di;
2315 2316 2317 2318 2319

	/*
	 * SDM says that segment selectors are loaded before segment
	 * descriptors
	 */
2320 2321 2322 2323 2324
	set_segment_selector(ctxt, tss->ldt, VCPU_SREG_LDTR);
	set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
	set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
	set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
	set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
2325 2326 2327 2328 2329

	/*
	 * Now load segment descriptors. If fault happenes at this stage
	 * it is handled in a context of new task
	 */
2330
	ret = load_segment_descriptor(ctxt, tss->ldt, VCPU_SREG_LDTR);
2331 2332
	if (ret != X86EMUL_CONTINUE)
		return ret;
2333
	ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
2334 2335
	if (ret != X86EMUL_CONTINUE)
		return ret;
2336
	ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
2337 2338
	if (ret != X86EMUL_CONTINUE)
		return ret;
2339
	ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
2340 2341
	if (ret != X86EMUL_CONTINUE)
		return ret;
2342
	ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
2343 2344 2345 2346 2347 2348 2349 2350 2351 2352
	if (ret != X86EMUL_CONTINUE)
		return ret;

	return X86EMUL_CONTINUE;
}

static int task_switch_16(struct x86_emulate_ctxt *ctxt,
			  u16 tss_selector, u16 old_tss_sel,
			  ulong old_tss_base, struct desc_struct *new_desc)
{
2353
	struct x86_emulate_ops *ops = ctxt->ops;
2354 2355
	struct tss_segment_16 tss_seg;
	int ret;
2356
	u32 new_tss_base = get_desc_base(new_desc);
2357

2358
	ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2359
			    &ctxt->exception);
2360
	if (ret != X86EMUL_CONTINUE)
2361 2362 2363
		/* FIXME: need to provide precise fault address */
		return ret;

2364
	save_state_to_tss16(ctxt, &tss_seg);
2365

2366
	ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2367
			     &ctxt->exception);
2368
	if (ret != X86EMUL_CONTINUE)
2369 2370 2371
		/* FIXME: need to provide precise fault address */
		return ret;

2372
	ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
2373
			    &ctxt->exception);
2374
	if (ret != X86EMUL_CONTINUE)
2375 2376 2377 2378 2379 2380
		/* FIXME: need to provide precise fault address */
		return ret;

	if (old_tss_sel != 0xffff) {
		tss_seg.prev_task_link = old_tss_sel;

2381
		ret = ops->write_std(ctxt, new_tss_base,
2382 2383
				     &tss_seg.prev_task_link,
				     sizeof tss_seg.prev_task_link,
2384
				     &ctxt->exception);
2385
		if (ret != X86EMUL_CONTINUE)
2386 2387 2388 2389
			/* FIXME: need to provide precise fault address */
			return ret;
	}

2390
	return load_state_from_tss16(ctxt, &tss_seg);
2391 2392 2393 2394 2395
}

static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
				struct tss_segment_32 *tss)
{
2396
	tss->cr3 = ctxt->ops->get_cr(ctxt, 3);
2397
	tss->eip = ctxt->_eip;
2398
	tss->eflags = ctxt->eflags;
2399 2400 2401 2402 2403 2404 2405 2406
	tss->eax = ctxt->regs[VCPU_REGS_RAX];
	tss->ecx = ctxt->regs[VCPU_REGS_RCX];
	tss->edx = ctxt->regs[VCPU_REGS_RDX];
	tss->ebx = ctxt->regs[VCPU_REGS_RBX];
	tss->esp = ctxt->regs[VCPU_REGS_RSP];
	tss->ebp = ctxt->regs[VCPU_REGS_RBP];
	tss->esi = ctxt->regs[VCPU_REGS_RSI];
	tss->edi = ctxt->regs[VCPU_REGS_RDI];
2407

2408 2409 2410 2411 2412 2413 2414
	tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
	tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
	tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
	tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
	tss->fs = get_segment_selector(ctxt, VCPU_SREG_FS);
	tss->gs = get_segment_selector(ctxt, VCPU_SREG_GS);
	tss->ldt_selector = get_segment_selector(ctxt, VCPU_SREG_LDTR);
2415 2416 2417 2418 2419 2420 2421
}

static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
				 struct tss_segment_32 *tss)
{
	int ret;

2422
	if (ctxt->ops->set_cr(ctxt, 3, tss->cr3))
2423
		return emulate_gp(ctxt, 0);
2424
	ctxt->_eip = tss->eip;
2425
	ctxt->eflags = tss->eflags | 2;
2426 2427

	/* General purpose registers */
2428 2429 2430 2431 2432 2433 2434 2435
	ctxt->regs[VCPU_REGS_RAX] = tss->eax;
	ctxt->regs[VCPU_REGS_RCX] = tss->ecx;
	ctxt->regs[VCPU_REGS_RDX] = tss->edx;
	ctxt->regs[VCPU_REGS_RBX] = tss->ebx;
	ctxt->regs[VCPU_REGS_RSP] = tss->esp;
	ctxt->regs[VCPU_REGS_RBP] = tss->ebp;
	ctxt->regs[VCPU_REGS_RSI] = tss->esi;
	ctxt->regs[VCPU_REGS_RDI] = tss->edi;
2436 2437 2438 2439 2440

	/*
	 * SDM says that segment selectors are loaded before segment
	 * descriptors
	 */
2441 2442 2443 2444 2445 2446 2447
	set_segment_selector(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
	set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
	set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
	set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
	set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
	set_segment_selector(ctxt, tss->fs, VCPU_SREG_FS);
	set_segment_selector(ctxt, tss->gs, VCPU_SREG_GS);
2448

2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466
	/*
	 * If we're switching between Protected Mode and VM86, we need to make
	 * sure to update the mode before loading the segment descriptors so
	 * that the selectors are interpreted correctly.
	 *
	 * Need to get rflags to the vcpu struct immediately because it
	 * influences the CPL which is checked at least when loading the segment
	 * descriptors and when pushing an error code to the new kernel stack.
	 *
	 * TODO Introduce a separate ctxt->ops->set_cpl callback
	 */
	if (ctxt->eflags & X86_EFLAGS_VM)
		ctxt->mode = X86EMUL_MODE_VM86;
	else
		ctxt->mode = X86EMUL_MODE_PROT32;

	ctxt->ops->set_rflags(ctxt, ctxt->eflags);

2467 2468 2469 2470
	/*
	 * Now load segment descriptors. If fault happenes at this stage
	 * it is handled in a context of new task
	 */
2471
	ret = load_segment_descriptor(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
2472 2473
	if (ret != X86EMUL_CONTINUE)
		return ret;
2474
	ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
2475 2476
	if (ret != X86EMUL_CONTINUE)
		return ret;
2477
	ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
2478 2479
	if (ret != X86EMUL_CONTINUE)
		return ret;
2480
	ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
2481 2482
	if (ret != X86EMUL_CONTINUE)
		return ret;
2483
	ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
2484 2485
	if (ret != X86EMUL_CONTINUE)
		return ret;
2486
	ret = load_segment_descriptor(ctxt, tss->fs, VCPU_SREG_FS);
2487 2488
	if (ret != X86EMUL_CONTINUE)
		return ret;
2489
	ret = load_segment_descriptor(ctxt, tss->gs, VCPU_SREG_GS);
2490 2491 2492 2493 2494 2495 2496 2497 2498 2499
	if (ret != X86EMUL_CONTINUE)
		return ret;

	return X86EMUL_CONTINUE;
}

static int task_switch_32(struct x86_emulate_ctxt *ctxt,
			  u16 tss_selector, u16 old_tss_sel,
			  ulong old_tss_base, struct desc_struct *new_desc)
{
2500
	struct x86_emulate_ops *ops = ctxt->ops;
2501 2502
	struct tss_segment_32 tss_seg;
	int ret;
2503
	u32 new_tss_base = get_desc_base(new_desc);
2504

2505
	ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2506
			    &ctxt->exception);
2507
	if (ret != X86EMUL_CONTINUE)
2508 2509 2510
		/* FIXME: need to provide precise fault address */
		return ret;

2511
	save_state_to_tss32(ctxt, &tss_seg);
2512

2513
	ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2514
			     &ctxt->exception);
2515
	if (ret != X86EMUL_CONTINUE)
2516 2517 2518
		/* FIXME: need to provide precise fault address */
		return ret;

2519
	ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
2520
			    &ctxt->exception);
2521
	if (ret != X86EMUL_CONTINUE)
2522 2523 2524 2525 2526 2527
		/* FIXME: need to provide precise fault address */
		return ret;

	if (old_tss_sel != 0xffff) {
		tss_seg.prev_task_link = old_tss_sel;

2528
		ret = ops->write_std(ctxt, new_tss_base,
2529 2530
				     &tss_seg.prev_task_link,
				     sizeof tss_seg.prev_task_link,
2531
				     &ctxt->exception);
2532
		if (ret != X86EMUL_CONTINUE)
2533 2534 2535 2536
			/* FIXME: need to provide precise fault address */
			return ret;
	}

2537
	return load_state_from_tss32(ctxt, &tss_seg);
2538 2539 2540
}

static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
2541
				   u16 tss_selector, int idt_index, int reason,
2542
				   bool has_error_code, u32 error_code)
2543
{
2544
	struct x86_emulate_ops *ops = ctxt->ops;
2545 2546
	struct desc_struct curr_tss_desc, next_tss_desc;
	int ret;
2547
	u16 old_tss_sel = get_segment_selector(ctxt, VCPU_SREG_TR);
2548
	ulong old_tss_base =
2549
		ops->get_cached_segment_base(ctxt, VCPU_SREG_TR);
2550
	u32 desc_limit;
2551 2552 2553

	/* FIXME: old_tss_base == ~0 ? */

2554
	ret = read_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
2555 2556
	if (ret != X86EMUL_CONTINUE)
		return ret;
2557
	ret = read_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
2558 2559 2560 2561 2562
	if (ret != X86EMUL_CONTINUE)
		return ret;

	/* FIXME: check that next_tss_desc is tss */

2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588
	/*
	 * Check privileges. The three cases are task switch caused by...
	 *
	 * 1. jmp/call/int to task gate: Check against DPL of the task gate
	 * 2. Exception/IRQ/iret: No check is performed
	 * 3. jmp/call to TSS: Check agains DPL of the TSS
	 */
	if (reason == TASK_SWITCH_GATE) {
		if (idt_index != -1) {
			/* Software interrupts */
			struct desc_struct task_gate_desc;
			int dpl;

			ret = read_interrupt_descriptor(ctxt, idt_index,
							&task_gate_desc);
			if (ret != X86EMUL_CONTINUE)
				return ret;

			dpl = task_gate_desc.dpl;
			if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
				return emulate_gp(ctxt, (idt_index << 3) | 0x2);
		}
	} else if (reason != TASK_SWITCH_IRET) {
		int dpl = next_tss_desc.dpl;
		if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
			return emulate_gp(ctxt, tss_selector);
2589 2590
	}

2591

2592 2593 2594 2595
	desc_limit = desc_limit_scaled(&next_tss_desc);
	if (!next_tss_desc.p ||
	    ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
	     desc_limit < 0x2b)) {
2596
		emulate_ts(ctxt, tss_selector & 0xfffc);
2597 2598 2599 2600 2601
		return X86EMUL_PROPAGATE_FAULT;
	}

	if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
		curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
2602
		write_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613
	}

	if (reason == TASK_SWITCH_IRET)
		ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;

	/* set back link to prev task only if NT bit is set in eflags
	   note that old_tss_sel is not used afetr this point */
	if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
		old_tss_sel = 0xffff;

	if (next_tss_desc.type & 8)
2614
		ret = task_switch_32(ctxt, tss_selector, old_tss_sel,
2615 2616
				     old_tss_base, &next_tss_desc);
	else
2617
		ret = task_switch_16(ctxt, tss_selector, old_tss_sel,
2618
				     old_tss_base, &next_tss_desc);
2619 2620
	if (ret != X86EMUL_CONTINUE)
		return ret;
2621 2622 2623 2624 2625 2626

	if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
		ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;

	if (reason != TASK_SWITCH_IRET) {
		next_tss_desc.type |= (1 << 1); /* set busy flag */
2627
		write_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
2628 2629
	}

2630
	ops->set_cr(ctxt, 0,  ops->get_cr(ctxt, 0) | X86_CR0_TS);
2631
	ops->set_segment(ctxt, tss_selector, &next_tss_desc, 0, VCPU_SREG_TR);
2632

2633
	if (has_error_code) {
2634 2635 2636
		ctxt->op_bytes = ctxt->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
		ctxt->lock_prefix = 0;
		ctxt->src.val = (unsigned long) error_code;
2637
		ret = em_push(ctxt);
2638 2639
	}

2640 2641 2642 2643
	return ret;
}

int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
2644
			 u16 tss_selector, int idt_index, int reason,
2645
			 bool has_error_code, u32 error_code)
2646 2647 2648
{
	int rc;

2649 2650
	ctxt->_eip = ctxt->eip;
	ctxt->dst.type = OP_NONE;
2651

2652
	rc = emulator_do_task_switch(ctxt, tss_selector, idt_index, reason,
2653
				     has_error_code, error_code);
2654

2655
	if (rc == X86EMUL_CONTINUE)
2656
		ctxt->eip = ctxt->_eip;
2657

2658
	return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
2659 2660
}

2661
static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned seg,
2662
			    int reg, struct operand *op)
2663 2664 2665
{
	int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;

2666 2667
	register_address_increment(ctxt, &ctxt->regs[reg], df * op->bytes);
	op->addr.mem.ea = register_address(ctxt, ctxt->regs[reg]);
2668
	op->addr.mem.seg = seg;
2669 2670
}

2671 2672 2673 2674 2675 2676
static int em_das(struct x86_emulate_ctxt *ctxt)
{
	u8 al, old_al;
	bool af, cf, old_cf;

	cf = ctxt->eflags & X86_EFLAGS_CF;
2677
	al = ctxt->dst.val;
2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694

	old_al = al;
	old_cf = cf;
	cf = false;
	af = ctxt->eflags & X86_EFLAGS_AF;
	if ((al & 0x0f) > 9 || af) {
		al -= 6;
		cf = old_cf | (al >= 250);
		af = true;
	} else {
		af = false;
	}
	if (old_al > 0x99 || old_cf) {
		al -= 0x60;
		cf = true;
	}

2695
	ctxt->dst.val = al;
2696
	/* Set PF, ZF, SF */
2697 2698 2699
	ctxt->src.type = OP_IMM;
	ctxt->src.val = 0;
	ctxt->src.bytes = 1;
2700
	emulate_2op_SrcV(ctxt, "or");
2701 2702 2703 2704 2705 2706 2707 2708
	ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
	if (cf)
		ctxt->eflags |= X86_EFLAGS_CF;
	if (af)
		ctxt->eflags |= X86_EFLAGS_AF;
	return X86EMUL_CONTINUE;
}

2709 2710 2711 2712 2713 2714 2715 2716 2717
static int em_call(struct x86_emulate_ctxt *ctxt)
{
	long rel = ctxt->src.val;

	ctxt->src.val = (unsigned long)ctxt->_eip;
	jmp_rel(ctxt, rel);
	return em_push(ctxt);
}

2718 2719 2720 2721 2722 2723
static int em_call_far(struct x86_emulate_ctxt *ctxt)
{
	u16 sel, old_cs;
	ulong old_eip;
	int rc;

2724
	old_cs = get_segment_selector(ctxt, VCPU_SREG_CS);
2725
	old_eip = ctxt->_eip;
2726

2727
	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
2728
	if (load_segment_descriptor(ctxt, sel, VCPU_SREG_CS))
2729 2730
		return X86EMUL_CONTINUE;

2731 2732
	ctxt->_eip = 0;
	memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
2733

2734
	ctxt->src.val = old_cs;
2735
	rc = em_push(ctxt);
2736 2737 2738
	if (rc != X86EMUL_CONTINUE)
		return rc;

2739
	ctxt->src.val = old_eip;
2740
	return em_push(ctxt);
2741 2742
}

2743 2744 2745 2746
static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
{
	int rc;

2747 2748 2749 2750
	ctxt->dst.type = OP_REG;
	ctxt->dst.addr.reg = &ctxt->_eip;
	ctxt->dst.bytes = ctxt->op_bytes;
	rc = emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
2751 2752
	if (rc != X86EMUL_CONTINUE)
		return rc;
2753
	register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP], ctxt->src.val);
2754 2755 2756
	return X86EMUL_CONTINUE;
}

2757 2758
static int em_add(struct x86_emulate_ctxt *ctxt)
{
2759
	emulate_2op_SrcV(ctxt, "add");
2760 2761 2762 2763 2764
	return X86EMUL_CONTINUE;
}

static int em_or(struct x86_emulate_ctxt *ctxt)
{
2765
	emulate_2op_SrcV(ctxt, "or");
2766 2767 2768 2769 2770
	return X86EMUL_CONTINUE;
}

static int em_adc(struct x86_emulate_ctxt *ctxt)
{
2771
	emulate_2op_SrcV(ctxt, "adc");
2772 2773 2774 2775 2776
	return X86EMUL_CONTINUE;
}

static int em_sbb(struct x86_emulate_ctxt *ctxt)
{
2777
	emulate_2op_SrcV(ctxt, "sbb");
2778 2779 2780 2781 2782
	return X86EMUL_CONTINUE;
}

static int em_and(struct x86_emulate_ctxt *ctxt)
{
2783
	emulate_2op_SrcV(ctxt, "and");
2784 2785 2786 2787 2788
	return X86EMUL_CONTINUE;
}

static int em_sub(struct x86_emulate_ctxt *ctxt)
{
2789
	emulate_2op_SrcV(ctxt, "sub");
2790 2791 2792 2793 2794
	return X86EMUL_CONTINUE;
}

static int em_xor(struct x86_emulate_ctxt *ctxt)
{
2795
	emulate_2op_SrcV(ctxt, "xor");
2796 2797 2798 2799 2800
	return X86EMUL_CONTINUE;
}

static int em_cmp(struct x86_emulate_ctxt *ctxt)
{
2801
	emulate_2op_SrcV(ctxt, "cmp");
2802
	/* Disable writeback. */
2803
	ctxt->dst.type = OP_NONE;
2804 2805 2806
	return X86EMUL_CONTINUE;
}

2807 2808
static int em_test(struct x86_emulate_ctxt *ctxt)
{
2809
	emulate_2op_SrcV(ctxt, "test");
2810 2811
	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
2812 2813 2814
	return X86EMUL_CONTINUE;
}

2815 2816 2817
static int em_xchg(struct x86_emulate_ctxt *ctxt)
{
	/* Write back the register source. */
2818 2819
	ctxt->src.val = ctxt->dst.val;
	write_register_operand(&ctxt->src);
2820 2821

	/* Write back the memory destination with implicit LOCK prefix. */
2822 2823
	ctxt->dst.val = ctxt->src.orig_val;
	ctxt->lock_prefix = 1;
2824 2825 2826
	return X86EMUL_CONTINUE;
}

2827
static int em_imul(struct x86_emulate_ctxt *ctxt)
2828
{
2829
	emulate_2op_SrcV_nobyte(ctxt, "imul");
2830 2831 2832
	return X86EMUL_CONTINUE;
}

2833 2834
static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
{
2835
	ctxt->dst.val = ctxt->src2.val;
2836 2837 2838
	return em_imul(ctxt);
}

2839 2840
static int em_cwd(struct x86_emulate_ctxt *ctxt)
{
2841 2842 2843 2844
	ctxt->dst.type = OP_REG;
	ctxt->dst.bytes = ctxt->src.bytes;
	ctxt->dst.addr.reg = &ctxt->regs[VCPU_REGS_RDX];
	ctxt->dst.val = ~((ctxt->src.val >> (ctxt->src.bytes * 8 - 1)) - 1);
2845 2846 2847 2848

	return X86EMUL_CONTINUE;
}

2849 2850 2851 2852
static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
{
	u64 tsc = 0;

2853
	ctxt->ops->get_msr(ctxt, MSR_IA32_TSC, &tsc);
2854 2855
	ctxt->regs[VCPU_REGS_RAX] = (u32)tsc;
	ctxt->regs[VCPU_REGS_RDX] = tsc >> 32;
2856 2857 2858
	return X86EMUL_CONTINUE;
}

2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869
static int em_rdpmc(struct x86_emulate_ctxt *ctxt)
{
	u64 pmc;

	if (ctxt->ops->read_pmc(ctxt, ctxt->regs[VCPU_REGS_RCX], &pmc))
		return emulate_gp(ctxt, 0);
	ctxt->regs[VCPU_REGS_RAX] = (u32)pmc;
	ctxt->regs[VCPU_REGS_RDX] = pmc >> 32;
	return X86EMUL_CONTINUE;
}

2870 2871
static int em_mov(struct x86_emulate_ctxt *ctxt)
{
S
Stefan Hajnoczi 已提交
2872
	memcpy(ctxt->dst.valptr, ctxt->src.valptr, ctxt->op_bytes);
2873 2874 2875
	return X86EMUL_CONTINUE;
}

2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903
static int em_cr_write(struct x86_emulate_ctxt *ctxt)
{
	if (ctxt->ops->set_cr(ctxt, ctxt->modrm_reg, ctxt->src.val))
		return emulate_gp(ctxt, 0);

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

static int em_dr_write(struct x86_emulate_ctxt *ctxt)
{
	unsigned long val;

	if (ctxt->mode == X86EMUL_MODE_PROT64)
		val = ctxt->src.val & ~0ULL;
	else
		val = ctxt->src.val & ~0U;

	/* #UD condition is already handled. */
	if (ctxt->ops->set_dr(ctxt, ctxt->modrm_reg, val) < 0)
		return emulate_gp(ctxt, 0);

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927
static int em_wrmsr(struct x86_emulate_ctxt *ctxt)
{
	u64 msr_data;

	msr_data = (u32)ctxt->regs[VCPU_REGS_RAX]
		| ((u64)ctxt->regs[VCPU_REGS_RDX] << 32);
	if (ctxt->ops->set_msr(ctxt, ctxt->regs[VCPU_REGS_RCX], msr_data))
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

static int em_rdmsr(struct x86_emulate_ctxt *ctxt)
{
	u64 msr_data;

	if (ctxt->ops->get_msr(ctxt, ctxt->regs[VCPU_REGS_RCX], &msr_data))
		return emulate_gp(ctxt, 0);

	ctxt->regs[VCPU_REGS_RAX] = (u32)msr_data;
	ctxt->regs[VCPU_REGS_RDX] = msr_data >> 32;
	return X86EMUL_CONTINUE;
}

2928 2929
static int em_mov_rm_sreg(struct x86_emulate_ctxt *ctxt)
{
2930
	if (ctxt->modrm_reg > VCPU_SREG_GS)
2931 2932
		return emulate_ud(ctxt);

2933
	ctxt->dst.val = get_segment_selector(ctxt, ctxt->modrm_reg);
2934 2935 2936 2937 2938
	return X86EMUL_CONTINUE;
}

static int em_mov_sreg_rm(struct x86_emulate_ctxt *ctxt)
{
2939
	u16 sel = ctxt->src.val;
2940

2941
	if (ctxt->modrm_reg == VCPU_SREG_CS || ctxt->modrm_reg > VCPU_SREG_GS)
2942 2943
		return emulate_ud(ctxt);

2944
	if (ctxt->modrm_reg == VCPU_SREG_SS)
2945 2946 2947
		ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;

	/* Disable writeback. */
2948 2949
	ctxt->dst.type = OP_NONE;
	return load_segment_descriptor(ctxt, sel, ctxt->modrm_reg);
2950 2951
}

2952 2953
static int em_invlpg(struct x86_emulate_ctxt *ctxt)
{
2954 2955 2956
	int rc;
	ulong linear;

2957
	rc = linearize(ctxt, ctxt->src.addr.mem, 1, false, &linear);
2958
	if (rc == X86EMUL_CONTINUE)
2959
		ctxt->ops->invlpg(ctxt, linear);
2960
	/* Disable writeback. */
2961
	ctxt->dst.type = OP_NONE;
2962 2963 2964
	return X86EMUL_CONTINUE;
}

2965 2966 2967 2968 2969 2970 2971 2972 2973 2974
static int em_clts(struct x86_emulate_ctxt *ctxt)
{
	ulong cr0;

	cr0 = ctxt->ops->get_cr(ctxt, 0);
	cr0 &= ~X86_CR0_TS;
	ctxt->ops->set_cr(ctxt, 0, cr0);
	return X86EMUL_CONTINUE;
}

2975 2976 2977 2978
static int em_vmcall(struct x86_emulate_ctxt *ctxt)
{
	int rc;

2979
	if (ctxt->modrm_mod != 3 || ctxt->modrm_rm != 1)
2980 2981 2982 2983 2984 2985 2986
		return X86EMUL_UNHANDLEABLE;

	rc = ctxt->ops->fix_hypercall(ctxt);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	/* Let the processor re-execute the fixed hypercall */
2987
	ctxt->_eip = ctxt->eip;
2988
	/* Disable writeback. */
2989
	ctxt->dst.type = OP_NONE;
2990 2991 2992 2993 2994 2995 2996 2997
	return X86EMUL_CONTINUE;
}

static int em_lgdt(struct x86_emulate_ctxt *ctxt)
{
	struct desc_ptr desc_ptr;
	int rc;

2998
	rc = read_descriptor(ctxt, ctxt->src.addr.mem,
2999
			     &desc_ptr.size, &desc_ptr.address,
3000
			     ctxt->op_bytes);
3001 3002 3003 3004
	if (rc != X86EMUL_CONTINUE)
		return rc;
	ctxt->ops->set_gdt(ctxt, &desc_ptr);
	/* Disable writeback. */
3005
	ctxt->dst.type = OP_NONE;
3006 3007 3008
	return X86EMUL_CONTINUE;
}

3009
static int em_vmmcall(struct x86_emulate_ctxt *ctxt)
3010 3011 3012
{
	int rc;

3013 3014
	rc = ctxt->ops->fix_hypercall(ctxt);

3015
	/* Disable writeback. */
3016
	ctxt->dst.type = OP_NONE;
3017 3018 3019 3020 3021 3022 3023 3024
	return rc;
}

static int em_lidt(struct x86_emulate_ctxt *ctxt)
{
	struct desc_ptr desc_ptr;
	int rc;

3025
	rc = read_descriptor(ctxt, ctxt->src.addr.mem,
3026
			     &desc_ptr.size, &desc_ptr.address,
3027
			     ctxt->op_bytes);
3028 3029 3030 3031
	if (rc != X86EMUL_CONTINUE)
		return rc;
	ctxt->ops->set_idt(ctxt, &desc_ptr);
	/* Disable writeback. */
3032
	ctxt->dst.type = OP_NONE;
3033 3034 3035 3036 3037
	return X86EMUL_CONTINUE;
}

static int em_smsw(struct x86_emulate_ctxt *ctxt)
{
3038 3039
	ctxt->dst.bytes = 2;
	ctxt->dst.val = ctxt->ops->get_cr(ctxt, 0);
3040 3041 3042 3043 3044 3045
	return X86EMUL_CONTINUE;
}

static int em_lmsw(struct x86_emulate_ctxt *ctxt)
{
	ctxt->ops->set_cr(ctxt, 0, (ctxt->ops->get_cr(ctxt, 0) & ~0x0eul)
3046 3047
			  | (ctxt->src.val & 0x0f));
	ctxt->dst.type = OP_NONE;
3048 3049 3050
	return X86EMUL_CONTINUE;
}

3051 3052
static int em_loop(struct x86_emulate_ctxt *ctxt)
{
3053 3054 3055 3056
	register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RCX], -1);
	if ((address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) != 0) &&
	    (ctxt->b == 0xe2 || test_cc(ctxt->b ^ 0x5, ctxt->eflags)))
		jmp_rel(ctxt, ctxt->src.val);
3057 3058 3059 3060 3061 3062

	return X86EMUL_CONTINUE;
}

static int em_jcxz(struct x86_emulate_ctxt *ctxt)
{
3063 3064
	if (address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) == 0)
		jmp_rel(ctxt, ctxt->src.val);
3065 3066 3067 3068

	return X86EMUL_CONTINUE;
}

3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086
static int em_in(struct x86_emulate_ctxt *ctxt)
{
	if (!pio_in_emulated(ctxt, ctxt->dst.bytes, ctxt->src.val,
			     &ctxt->dst.val))
		return X86EMUL_IO_NEEDED;

	return X86EMUL_CONTINUE;
}

static int em_out(struct x86_emulate_ctxt *ctxt)
{
	ctxt->ops->pio_out_emulated(ctxt, ctxt->src.bytes, ctxt->dst.val,
				    &ctxt->src.val, 1);
	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105
static int em_cli(struct x86_emulate_ctxt *ctxt)
{
	if (emulator_bad_iopl(ctxt))
		return emulate_gp(ctxt, 0);

	ctxt->eflags &= ~X86_EFLAGS_IF;
	return X86EMUL_CONTINUE;
}

static int em_sti(struct x86_emulate_ctxt *ctxt)
{
	if (emulator_bad_iopl(ctxt))
		return emulate_gp(ctxt, 0);

	ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
	ctxt->eflags |= X86_EFLAGS_IF;
	return X86EMUL_CONTINUE;
}

3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134
static int em_bt(struct x86_emulate_ctxt *ctxt)
{
	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	/* only subword offset */
	ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;

	emulate_2op_SrcV_nobyte(ctxt, "bt");
	return X86EMUL_CONTINUE;
}

static int em_bts(struct x86_emulate_ctxt *ctxt)
{
	emulate_2op_SrcV_nobyte(ctxt, "bts");
	return X86EMUL_CONTINUE;
}

static int em_btr(struct x86_emulate_ctxt *ctxt)
{
	emulate_2op_SrcV_nobyte(ctxt, "btr");
	return X86EMUL_CONTINUE;
}

static int em_btc(struct x86_emulate_ctxt *ctxt)
{
	emulate_2op_SrcV_nobyte(ctxt, "btc");
	return X86EMUL_CONTINUE;
}

3135 3136 3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168
static int em_bsf(struct x86_emulate_ctxt *ctxt)
{
	u8 zf;

	__asm__ ("bsf %2, %0; setz %1"
		 : "=r"(ctxt->dst.val), "=q"(zf)
		 : "r"(ctxt->src.val));

	ctxt->eflags &= ~X86_EFLAGS_ZF;
	if (zf) {
		ctxt->eflags |= X86_EFLAGS_ZF;
		/* Disable writeback. */
		ctxt->dst.type = OP_NONE;
	}
	return X86EMUL_CONTINUE;
}

static int em_bsr(struct x86_emulate_ctxt *ctxt)
{
	u8 zf;

	__asm__ ("bsr %2, %0; setz %1"
		 : "=r"(ctxt->dst.val), "=q"(zf)
		 : "r"(ctxt->src.val));

	ctxt->eflags &= ~X86_EFLAGS_ZF;
	if (zf) {
		ctxt->eflags |= X86_EFLAGS_ZF;
		/* Disable writeback. */
		ctxt->dst.type = OP_NONE;
	}
	return X86EMUL_CONTINUE;
}

3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182
static bool valid_cr(int nr)
{
	switch (nr) {
	case 0:
	case 2 ... 4:
	case 8:
		return true;
	default:
		return false;
	}
}

static int check_cr_read(struct x86_emulate_ctxt *ctxt)
{
3183
	if (!valid_cr(ctxt->modrm_reg))
3184 3185 3186 3187 3188 3189 3190
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

static int check_cr_write(struct x86_emulate_ctxt *ctxt)
{
3191 3192
	u64 new_val = ctxt->src.val64;
	int cr = ctxt->modrm_reg;
3193
	u64 efer = 0;
3194 3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210

	static u64 cr_reserved_bits[] = {
		0xffffffff00000000ULL,
		0, 0, 0, /* CR3 checked later */
		CR4_RESERVED_BITS,
		0, 0, 0,
		CR8_RESERVED_BITS,
	};

	if (!valid_cr(cr))
		return emulate_ud(ctxt);

	if (new_val & cr_reserved_bits[cr])
		return emulate_gp(ctxt, 0);

	switch (cr) {
	case 0: {
3211
		u64 cr4;
3212 3213 3214 3215
		if (((new_val & X86_CR0_PG) && !(new_val & X86_CR0_PE)) ||
		    ((new_val & X86_CR0_NW) && !(new_val & X86_CR0_CD)))
			return emulate_gp(ctxt, 0);

3216 3217
		cr4 = ctxt->ops->get_cr(ctxt, 4);
		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
3218 3219 3220 3221 3222 3223 3224 3225 3226 3227

		if ((new_val & X86_CR0_PG) && (efer & EFER_LME) &&
		    !(cr4 & X86_CR4_PAE))
			return emulate_gp(ctxt, 0);

		break;
		}
	case 3: {
		u64 rsvd = 0;

3228 3229
		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
		if (efer & EFER_LMA)
3230
			rsvd = CR3_L_MODE_RESERVED_BITS;
3231
		else if (ctxt->ops->get_cr(ctxt, 4) & X86_CR4_PAE)
3232
			rsvd = CR3_PAE_RESERVED_BITS;
3233
		else if (ctxt->ops->get_cr(ctxt, 0) & X86_CR0_PG)
3234 3235 3236 3237 3238 3239 3240 3241
			rsvd = CR3_NONPAE_RESERVED_BITS;

		if (new_val & rsvd)
			return emulate_gp(ctxt, 0);

		break;
		}
	case 4: {
3242
		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
3243 3244 3245 3246 3247 3248 3249 3250 3251 3252 3253

		if ((efer & EFER_LMA) && !(new_val & X86_CR4_PAE))
			return emulate_gp(ctxt, 0);

		break;
		}
	}

	return X86EMUL_CONTINUE;
}

3254 3255 3256 3257
static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
{
	unsigned long dr7;

3258
	ctxt->ops->get_dr(ctxt, 7, &dr7);
3259 3260 3261 3262 3263 3264 3265

	/* Check if DR7.Global_Enable is set */
	return dr7 & (1 << 13);
}

static int check_dr_read(struct x86_emulate_ctxt *ctxt)
{
3266
	int dr = ctxt->modrm_reg;
3267 3268 3269 3270 3271
	u64 cr4;

	if (dr > 7)
		return emulate_ud(ctxt);

3272
	cr4 = ctxt->ops->get_cr(ctxt, 4);
3273 3274 3275 3276 3277 3278 3279 3280 3281 3282 3283
	if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
		return emulate_ud(ctxt);

	if (check_dr7_gd(ctxt))
		return emulate_db(ctxt);

	return X86EMUL_CONTINUE;
}

static int check_dr_write(struct x86_emulate_ctxt *ctxt)
{
3284 3285
	u64 new_val = ctxt->src.val64;
	int dr = ctxt->modrm_reg;
3286 3287 3288 3289 3290 3291 3292

	if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
		return emulate_gp(ctxt, 0);

	return check_dr_read(ctxt);
}

3293 3294 3295 3296
static int check_svme(struct x86_emulate_ctxt *ctxt)
{
	u64 efer;

3297
	ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
3298 3299 3300 3301 3302 3303 3304 3305 3306

	if (!(efer & EFER_SVME))
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
{
3307
	u64 rax = ctxt->regs[VCPU_REGS_RAX];
3308 3309

	/* Valid physical address? */
3310
	if (rax & 0xffff000000000000ULL)
3311 3312 3313 3314 3315
		return emulate_gp(ctxt, 0);

	return check_svme(ctxt);
}

3316 3317
static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
{
3318
	u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
3319

3320
	if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt))
3321 3322 3323 3324 3325
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

3326 3327
static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
{
3328
	u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
3329
	u64 rcx = ctxt->regs[VCPU_REGS_RCX];
3330

3331
	if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt)) ||
3332 3333 3334 3335 3336 3337
	    (rcx > 3))
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

3338 3339
static int check_perm_in(struct x86_emulate_ctxt *ctxt)
{
3340 3341
	ctxt->dst.bytes = min(ctxt->dst.bytes, 4u);
	if (!emulator_io_permited(ctxt, ctxt->src.val, ctxt->dst.bytes))
3342 3343 3344 3345 3346 3347 3348
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

static int check_perm_out(struct x86_emulate_ctxt *ctxt)
{
3349 3350
	ctxt->src.bytes = min(ctxt->src.bytes, 4u);
	if (!emulator_io_permited(ctxt, ctxt->dst.val, ctxt->src.bytes))
3351 3352 3353 3354 3355
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

3356
#define D(_y) { .flags = (_y) }
3357
#define DI(_y, _i) { .flags = (_y), .intercept = x86_intercept_##_i }
3358 3359
#define DIP(_y, _i, _p) { .flags = (_y), .intercept = x86_intercept_##_i, \
		      .check_perm = (_p) }
3360
#define N    D(0)
3361
#define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
3362
#define G(_f, _g) { .flags = ((_f) | Group), .u.group = (_g) }
3363
#define GD(_f, _g) { .flags = ((_f) | GroupDual), .u.gdual = (_g) }
3364
#define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
3365 3366
#define II(_f, _e, _i) \
	{ .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i }
3367 3368 3369
#define IIP(_f, _e, _i, _p) \
	{ .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i, \
	  .check_perm = (_p) }
3370
#define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
3371

3372
#define D2bv(_f)      D((_f) | ByteOp), D(_f)
3373
#define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
3374
#define I2bv(_f, _e)  I((_f) | ByteOp, _e), I(_f, _e)
3375 3376
#define I2bvIP(_f, _e, _i, _p) \
	IIP((_f) | ByteOp, _e, _i, _p), IIP(_f, _e, _i, _p)
3377

3378 3379 3380
#define I6ALU(_f, _e) I2bv((_f) | DstMem | SrcReg | ModRM, _e),		\
		I2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock, _e),	\
		I2bv(((_f) & ~Lock) | DstAcc | SrcImm, _e)
3381

3382 3383 3384 3385 3386 3387
static struct opcode group7_rm1[] = {
	DI(SrcNone | ModRM | Priv, monitor),
	DI(SrcNone | ModRM | Priv, mwait),
	N, N, N, N, N, N,
};

3388 3389
static struct opcode group7_rm3[] = {
	DIP(SrcNone | ModRM | Prot | Priv, vmrun,   check_svme_pa),
3390
	II(SrcNone | ModRM | Prot | VendorSpecific, em_vmmcall, vmmcall),
3391 3392 3393 3394 3395 3396 3397
	DIP(SrcNone | ModRM | Prot | Priv, vmload,  check_svme_pa),
	DIP(SrcNone | ModRM | Prot | Priv, vmsave,  check_svme_pa),
	DIP(SrcNone | ModRM | Prot | Priv, stgi,    check_svme),
	DIP(SrcNone | ModRM | Prot | Priv, clgi,    check_svme),
	DIP(SrcNone | ModRM | Prot | Priv, skinit,  check_svme),
	DIP(SrcNone | ModRM | Prot | Priv, invlpga, check_svme),
};
3398

3399 3400 3401 3402 3403
static struct opcode group7_rm7[] = {
	N,
	DIP(SrcNone | ModRM, rdtscp, check_rdtsc),
	N, N, N, N, N, N,
};
3404

3405
static struct opcode group1[] = {
3406
	I(Lock, em_add),
3407
	I(Lock | PageTable, em_or),
3408 3409
	I(Lock, em_adc),
	I(Lock, em_sbb),
3410
	I(Lock | PageTable, em_and),
3411 3412 3413
	I(Lock, em_sub),
	I(Lock, em_xor),
	I(0, em_cmp),
3414 3415 3416
};

static struct opcode group1A[] = {
3417
	I(DstMem | SrcNone | ModRM | Mov | Stack, em_pop), N, N, N, N, N, N, N,
3418 3419 3420
};

static struct opcode group3[] = {
3421 3422 3423 3424 3425 3426 3427 3428
	I(DstMem | SrcImm | ModRM, em_test),
	I(DstMem | SrcImm | ModRM, em_test),
	I(DstMem | SrcNone | ModRM | Lock, em_not),
	I(DstMem | SrcNone | ModRM | Lock, em_neg),
	I(SrcMem | ModRM, em_mul_ex),
	I(SrcMem | ModRM, em_imul_ex),
	I(SrcMem | ModRM, em_div_ex),
	I(SrcMem | ModRM, em_idiv_ex),
3429 3430 3431
};

static struct opcode group4[] = {
3432 3433
	I(ByteOp | DstMem | SrcNone | ModRM | Lock, em_grp45),
	I(ByteOp | DstMem | SrcNone | ModRM | Lock, em_grp45),
3434 3435 3436 3437
	N, N, N, N, N, N,
};

static struct opcode group5[] = {
3438 3439 3440
	I(DstMem | SrcNone | ModRM | Lock, em_grp45),
	I(DstMem | SrcNone | ModRM | Lock, em_grp45),
	I(SrcMem | ModRM | Stack, em_grp45),
3441
	I(SrcMemFAddr | ModRM | ImplicitOps | Stack, em_call_far),
3442 3443 3444
	I(SrcMem | ModRM | Stack, em_grp45),
	I(SrcMemFAddr | ModRM | ImplicitOps, em_grp45),
	I(SrcMem | ModRM | Stack, em_grp45), N,
3445 3446
};

3447 3448 3449 3450 3451 3452 3453 3454
static struct opcode group6[] = {
	DI(ModRM | Prot,        sldt),
	DI(ModRM | Prot,        str),
	DI(ModRM | Prot | Priv, lldt),
	DI(ModRM | Prot | Priv, ltr),
	N, N, N, N,
};

3455
static struct group_dual group7 = { {
3456 3457
	DI(ModRM | Mov | DstMem | Priv, sgdt),
	DI(ModRM | Mov | DstMem | Priv, sidt),
3458 3459 3460 3461 3462
	II(ModRM | SrcMem | Priv, em_lgdt, lgdt),
	II(ModRM | SrcMem | Priv, em_lidt, lidt),
	II(SrcNone | ModRM | DstMem | Mov, em_smsw, smsw), N,
	II(SrcMem16 | ModRM | Mov | Priv, em_lmsw, lmsw),
	II(SrcMem | ModRM | ByteOp | Priv | NoAccess, em_invlpg, invlpg),
3463
}, {
3464 3465
	I(SrcNone | ModRM | Priv | VendorSpecific, em_vmcall),
	EXT(0, group7_rm1),
3466
	N, EXT(0, group7_rm3),
3467 3468
	II(SrcNone | ModRM | DstMem | Mov, em_smsw, smsw), N,
	II(SrcMem16 | ModRM | Mov | Priv, em_lmsw, lmsw), EXT(0, group7_rm7),
3469 3470 3471 3472
} };

static struct opcode group8[] = {
	N, N, N, N,
3473 3474 3475 3476
	I(DstMem | SrcImmByte | ModRM, em_bt),
	I(DstMem | SrcImmByte | ModRM | Lock | PageTable, em_bts),
	I(DstMem | SrcImmByte | ModRM | Lock, em_btr),
	I(DstMem | SrcImmByte | ModRM | Lock | PageTable, em_btc),
3477 3478 3479
};

static struct group_dual group9 = { {
3480
	N, I(DstMem64 | ModRM | Lock | PageTable, em_cmpxchg8b), N, N, N, N, N, N,
3481 3482 3483 3484
}, {
	N, N, N, N, N, N, N, N,
} };

3485
static struct opcode group11[] = {
3486 3487
	I(DstMem | SrcImm | ModRM | Mov | PageTable, em_mov),
	X7(D(Undefined)),
3488 3489
};

3490
static struct gprefix pfx_0f_6f_0f_7f = {
3491
	I(Mmx, em_mov), I(Sse | Aligned, em_mov), N, I(Sse | Unaligned, em_mov),
3492 3493
};

3494 3495 3496 3497
static struct gprefix pfx_vmovntpx = {
	I(0, em_mov), N, N, N,
};

3498 3499
static struct opcode opcode_table[256] = {
	/* 0x00 - 0x07 */
3500
	I6ALU(Lock, em_add),
3501 3502
	I(ImplicitOps | Stack | No64 | Src2ES, em_push_sreg),
	I(ImplicitOps | Stack | No64 | Src2ES, em_pop_sreg),
3503
	/* 0x08 - 0x0F */
3504
	I6ALU(Lock | PageTable, em_or),
3505 3506
	I(ImplicitOps | Stack | No64 | Src2CS, em_push_sreg),
	N,
3507
	/* 0x10 - 0x17 */
3508
	I6ALU(Lock, em_adc),
3509 3510
	I(ImplicitOps | Stack | No64 | Src2SS, em_push_sreg),
	I(ImplicitOps | Stack | No64 | Src2SS, em_pop_sreg),
3511
	/* 0x18 - 0x1F */
3512
	I6ALU(Lock, em_sbb),
3513 3514
	I(ImplicitOps | Stack | No64 | Src2DS, em_push_sreg),
	I(ImplicitOps | Stack | No64 | Src2DS, em_pop_sreg),
3515
	/* 0x20 - 0x27 */
3516
	I6ALU(Lock | PageTable, em_and), N, N,
3517
	/* 0x28 - 0x2F */
3518
	I6ALU(Lock, em_sub), N, I(ByteOp | DstAcc | No64, em_das),
3519
	/* 0x30 - 0x37 */
3520
	I6ALU(Lock, em_xor), N, N,
3521
	/* 0x38 - 0x3F */
3522
	I6ALU(0, em_cmp), N, N,
3523 3524 3525
	/* 0x40 - 0x4F */
	X16(D(DstReg)),
	/* 0x50 - 0x57 */
3526
	X8(I(SrcReg | Stack, em_push)),
3527
	/* 0x58 - 0x5F */
3528
	X8(I(DstReg | Stack, em_pop)),
3529
	/* 0x60 - 0x67 */
3530 3531
	I(ImplicitOps | Stack | No64, em_pusha),
	I(ImplicitOps | Stack | No64, em_popa),
3532 3533 3534
	N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
	N, N, N, N,
	/* 0x68 - 0x6F */
3535 3536
	I(SrcImm | Mov | Stack, em_push),
	I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
3537 3538
	I(SrcImmByte | Mov | Stack, em_push),
	I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
3539 3540
	I2bvIP(DstDI | SrcDX | Mov | String, em_in, ins, check_perm_in), /* insb, insw/insd */
	I2bvIP(SrcSI | DstDX | String, em_out, outs, check_perm_out), /* outsb, outsw/outsd */
3541 3542 3543 3544 3545 3546 3547
	/* 0x70 - 0x7F */
	X16(D(SrcImmByte)),
	/* 0x80 - 0x87 */
	G(ByteOp | DstMem | SrcImm | ModRM | Group, group1),
	G(DstMem | SrcImm | ModRM | Group, group1),
	G(ByteOp | DstMem | SrcImm | ModRM | No64 | Group, group1),
	G(DstMem | SrcImmByte | ModRM | Group, group1),
3548
	I2bv(DstMem | SrcReg | ModRM, em_test),
3549
	I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_xchg),
3550
	/* 0x88 - 0x8F */
3551
	I2bv(DstMem | SrcReg | ModRM | Mov | PageTable, em_mov),
3552
	I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
3553
	I(DstMem | SrcNone | ModRM | Mov | PageTable, em_mov_rm_sreg),
3554 3555 3556
	D(ModRM | SrcMem | NoAccess | DstReg),
	I(ImplicitOps | SrcMem16 | ModRM, em_mov_sreg_rm),
	G(0, group1A),
3557
	/* 0x90 - 0x97 */
3558
	DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
3559
	/* 0x98 - 0x9F */
3560
	D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
3561
	I(SrcImmFAddr | No64, em_call_far), N,
3562 3563
	II(ImplicitOps | Stack, em_pushf, pushf),
	II(ImplicitOps | Stack, em_popf, popf), N, N,
3564
	/* 0xA0 - 0xA7 */
3565
	I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
3566
	I2bv(DstMem | SrcAcc | Mov | MemAbs | PageTable, em_mov),
3567
	I2bv(SrcSI | DstDI | Mov | String, em_mov),
3568
	I2bv(SrcSI | DstDI | String, em_cmp),
3569
	/* 0xA8 - 0xAF */
3570
	I2bv(DstAcc | SrcImm, em_test),
3571 3572
	I2bv(SrcAcc | DstDI | Mov | String, em_mov),
	I2bv(SrcSI | DstAcc | Mov | String, em_mov),
3573
	I2bv(SrcAcc | DstDI | String, em_cmp),
3574
	/* 0xB0 - 0xB7 */
3575
	X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
3576
	/* 0xB8 - 0xBF */
3577
	X8(I(DstReg | SrcImm | Mov, em_mov)),
3578
	/* 0xC0 - 0xC7 */
3579
	D2bv(DstMem | SrcImmByte | ModRM),
3580
	I(ImplicitOps | Stack | SrcImmU16, em_ret_near_imm),
3581
	I(ImplicitOps | Stack, em_ret),
3582 3583
	I(DstReg | SrcMemFAddr | ModRM | No64 | Src2ES, em_lseg),
	I(DstReg | SrcMemFAddr | ModRM | No64 | Src2DS, em_lseg),
3584
	G(ByteOp, group11), G(0, group11),
3585
	/* 0xC8 - 0xCF */
3586
	N, N, N, I(ImplicitOps | Stack, em_ret_far),
3587
	D(ImplicitOps), DI(SrcImmByte, intn),
3588
	D(ImplicitOps | No64), II(ImplicitOps, em_iret, iret),
3589
	/* 0xD0 - 0xD7 */
3590
	D2bv(DstMem | SrcOne | ModRM), D2bv(DstMem | ModRM),
3591 3592 3593 3594
	N, N, N, N,
	/* 0xD8 - 0xDF */
	N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xE7 */
3595 3596
	X3(I(SrcImmByte, em_loop)),
	I(SrcImmByte, em_jcxz),
3597 3598
	I2bvIP(SrcImmUByte | DstAcc, em_in,  in,  check_perm_in),
	I2bvIP(SrcAcc | DstImmUByte, em_out, out, check_perm_out),
3599
	/* 0xE8 - 0xEF */
3600
	I(SrcImm | Stack, em_call), D(SrcImm | ImplicitOps),
3601
	I(SrcImmFAddr | No64, em_jmp_far), D(SrcImmByte | ImplicitOps),
3602 3603
	I2bvIP(SrcDX | DstAcc, em_in,  in,  check_perm_in),
	I2bvIP(SrcAcc | DstDX, em_out, out, check_perm_out),
3604
	/* 0xF0 - 0xF7 */
3605
	N, DI(ImplicitOps, icebp), N, N,
3606 3607
	DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
	G(ByteOp, group3), G(0, group3),
3608
	/* 0xF8 - 0xFF */
3609 3610
	D(ImplicitOps), D(ImplicitOps),
	I(ImplicitOps, em_cli), I(ImplicitOps, em_sti),
3611 3612 3613 3614 3615
	D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
};

static struct opcode twobyte_table[256] = {
	/* 0x00 - 0x0F */
3616
	G(0, group6), GD(0, &group7), N, N,
3617 3618
	N, I(ImplicitOps | VendorSpecific, em_syscall),
	II(ImplicitOps | Priv, em_clts, clts), N,
3619
	DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
3620 3621 3622 3623
	N, D(ImplicitOps | ModRM), N, N,
	/* 0x10 - 0x1F */
	N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
	/* 0x20 - 0x2F */
3624
	DIP(ModRM | DstMem | Priv | Op3264, cr_read, check_cr_read),
3625
	DIP(ModRM | DstMem | Priv | Op3264, dr_read, check_dr_read),
3626 3627
	IIP(ModRM | SrcMem | Priv | Op3264, em_cr_write, cr_write, check_cr_write),
	IIP(ModRM | SrcMem | Priv | Op3264, em_dr_write, dr_write, check_dr_write),
3628
	N, N, N, N,
3629 3630
	N, N, N, GP(ModRM | DstMem | SrcReg | Sse | Mov | Aligned, &pfx_vmovntpx),
	N, N, N, N,
3631
	/* 0x30 - 0x3F */
3632
	II(ImplicitOps | Priv, em_wrmsr, wrmsr),
3633
	IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
3634
	II(ImplicitOps | Priv, em_rdmsr, rdmsr),
3635
	IIP(ImplicitOps, em_rdpmc, rdpmc, check_rdpmc),
3636 3637
	I(ImplicitOps | VendorSpecific, em_sysenter),
	I(ImplicitOps | Priv | VendorSpecific, em_sysexit),
3638
	N, N,
3639 3640 3641 3642 3643 3644
	N, N, N, N, N, N, N, N,
	/* 0x40 - 0x4F */
	X16(D(DstReg | SrcMem | ModRM | Mov)),
	/* 0x50 - 0x5F */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0x60 - 0x6F */
3645 3646 3647 3648
	N, N, N, N,
	N, N, N, N,
	N, N, N, N,
	N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
3649
	/* 0x70 - 0x7F */
3650 3651 3652 3653
	N, N, N, N,
	N, N, N, N,
	N, N, N, N,
	N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
3654 3655 3656
	/* 0x80 - 0x8F */
	X16(D(SrcImm)),
	/* 0x90 - 0x9F */
3657
	X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
3658
	/* 0xA0 - 0xA7 */
3659
	I(Stack | Src2FS, em_push_sreg), I(Stack | Src2FS, em_pop_sreg),
3660
	DI(ImplicitOps, cpuid), I(DstMem | SrcReg | ModRM | BitOp, em_bt),
3661 3662 3663
	D(DstMem | SrcReg | Src2ImmByte | ModRM),
	D(DstMem | SrcReg | Src2CL | ModRM), N, N,
	/* 0xA8 - 0xAF */
3664
	I(Stack | Src2GS, em_push_sreg), I(Stack | Src2GS, em_pop_sreg),
3665
	DI(ImplicitOps, rsm),
3666
	I(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_bts),
3667 3668
	D(DstMem | SrcReg | Src2ImmByte | ModRM),
	D(DstMem | SrcReg | Src2CL | ModRM),
3669
	D(ModRM), I(DstReg | SrcMem | ModRM, em_imul),
3670
	/* 0xB0 - 0xB7 */
3671
	I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_cmpxchg),
3672
	I(DstReg | SrcMemFAddr | ModRM | Src2SS, em_lseg),
3673
	I(DstMem | SrcReg | ModRM | BitOp | Lock, em_btr),
3674 3675
	I(DstReg | SrcMemFAddr | ModRM | Src2FS, em_lseg),
	I(DstReg | SrcMemFAddr | ModRM | Src2GS, em_lseg),
3676
	D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
3677 3678
	/* 0xB8 - 0xBF */
	N, N,
3679 3680
	G(BitOp, group8),
	I(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_btc),
3681
	I(DstReg | SrcMem | ModRM, em_bsf), I(DstReg | SrcMem | ModRM, em_bsr),
3682
	D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
3683
	/* 0xC0 - 0xCF */
3684
	D2bv(DstMem | SrcReg | ModRM | Lock),
3685
	N, D(DstMem | SrcReg | ModRM | Mov),
3686 3687 3688 3689 3690 3691 3692 3693 3694 3695 3696 3697 3698 3699 3700
	N, N, N, GD(0, &group9),
	N, N, N, N, N, N, N, N,
	/* 0xD0 - 0xDF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xEF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0xF0 - 0xFF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
};

#undef D
#undef N
#undef G
#undef GD
#undef I
3701
#undef GP
3702
#undef EXT
3703

3704
#undef D2bv
3705
#undef D2bvIP
3706
#undef I2bv
3707
#undef I2bvIP
3708
#undef I6ALU
3709

3710
static unsigned imm_size(struct x86_emulate_ctxt *ctxt)
3711 3712 3713
{
	unsigned size;

3714
	size = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
3715 3716 3717 3718 3719 3720 3721 3722 3723 3724 3725 3726
	if (size == 8)
		size = 4;
	return size;
}

static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
		      unsigned size, bool sign_extension)
{
	int rc = X86EMUL_CONTINUE;

	op->type = OP_IMM;
	op->bytes = size;
3727
	op->addr.mem.ea = ctxt->_eip;
3728 3729 3730
	/* NB. Immediates are sign-extended as necessary. */
	switch (op->bytes) {
	case 1:
3731
		op->val = insn_fetch(s8, ctxt);
3732 3733
		break;
	case 2:
3734
		op->val = insn_fetch(s16, ctxt);
3735 3736
		break;
	case 4:
3737
		op->val = insn_fetch(s32, ctxt);
3738 3739 3740 3741 3742 3743 3744 3745 3746 3747 3748 3749 3750 3751 3752 3753 3754 3755 3756
		break;
	}
	if (!sign_extension) {
		switch (op->bytes) {
		case 1:
			op->val &= 0xff;
			break;
		case 2:
			op->val &= 0xffff;
			break;
		case 4:
			op->val &= 0xffffffff;
			break;
		}
	}
done:
	return rc;
}

3757 3758 3759 3760 3761 3762 3763
static int decode_operand(struct x86_emulate_ctxt *ctxt, struct operand *op,
			  unsigned d)
{
	int rc = X86EMUL_CONTINUE;

	switch (d) {
	case OpReg:
3764
		decode_register_operand(ctxt, op);
3765 3766
		break;
	case OpImmUByte:
3767
		rc = decode_imm(ctxt, op, 1, false);
3768 3769
		break;
	case OpMem:
3770
		ctxt->memop.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
3771 3772 3773 3774
	mem_common:
		*op = ctxt->memop;
		ctxt->memopp = op;
		if ((ctxt->d & BitOp) && op == &ctxt->dst)
3775 3776 3777
			fetch_bit_operand(ctxt);
		op->orig_val = op->val;
		break;
3778 3779 3780
	case OpMem64:
		ctxt->memop.bytes = 8;
		goto mem_common;
3781 3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799 3800 3801
	case OpAcc:
		op->type = OP_REG;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
		op->addr.reg = &ctxt->regs[VCPU_REGS_RAX];
		fetch_register_operand(op);
		op->orig_val = op->val;
		break;
	case OpDI:
		op->type = OP_MEM;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
		op->addr.mem.ea =
			register_address(ctxt, ctxt->regs[VCPU_REGS_RDI]);
		op->addr.mem.seg = VCPU_SREG_ES;
		op->val = 0;
		break;
	case OpDX:
		op->type = OP_REG;
		op->bytes = 2;
		op->addr.reg = &ctxt->regs[VCPU_REGS_RDX];
		fetch_register_operand(op);
		break;
3802 3803 3804 3805 3806 3807 3808 3809 3810 3811 3812 3813 3814 3815
	case OpCL:
		op->bytes = 1;
		op->val = ctxt->regs[VCPU_REGS_RCX] & 0xff;
		break;
	case OpImmByte:
		rc = decode_imm(ctxt, op, 1, true);
		break;
	case OpOne:
		op->bytes = 1;
		op->val = 1;
		break;
	case OpImm:
		rc = decode_imm(ctxt, op, imm_size(ctxt), true);
		break;
3816 3817 3818
	case OpMem8:
		ctxt->memop.bytes = 1;
		goto mem_common;
3819 3820 3821 3822 3823 3824 3825 3826 3827 3828 3829 3830 3831 3832 3833 3834 3835 3836 3837 3838 3839 3840 3841 3842 3843 3844 3845 3846 3847
	case OpMem16:
		ctxt->memop.bytes = 2;
		goto mem_common;
	case OpMem32:
		ctxt->memop.bytes = 4;
		goto mem_common;
	case OpImmU16:
		rc = decode_imm(ctxt, op, 2, false);
		break;
	case OpImmU:
		rc = decode_imm(ctxt, op, imm_size(ctxt), false);
		break;
	case OpSI:
		op->type = OP_MEM;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
		op->addr.mem.ea =
			register_address(ctxt, ctxt->regs[VCPU_REGS_RSI]);
		op->addr.mem.seg = seg_override(ctxt);
		op->val = 0;
		break;
	case OpImmFAddr:
		op->type = OP_IMM;
		op->addr.mem.ea = ctxt->_eip;
		op->bytes = ctxt->op_bytes + 2;
		insn_fetch_arr(op->valptr, op->bytes, ctxt);
		break;
	case OpMemFAddr:
		ctxt->memop.bytes = ctxt->op_bytes + 2;
		goto mem_common;
3848 3849 3850 3851 3852 3853 3854 3855 3856 3857 3858 3859 3860 3861 3862 3863 3864 3865
	case OpES:
		op->val = VCPU_SREG_ES;
		break;
	case OpCS:
		op->val = VCPU_SREG_CS;
		break;
	case OpSS:
		op->val = VCPU_SREG_SS;
		break;
	case OpDS:
		op->val = VCPU_SREG_DS;
		break;
	case OpFS:
		op->val = VCPU_SREG_FS;
		break;
	case OpGS:
		op->val = VCPU_SREG_GS;
		break;
3866 3867 3868 3869 3870 3871 3872 3873 3874 3875 3876
	case OpImplicit:
		/* Special instructions do their own operand decoding. */
	default:
		op->type = OP_NONE; /* Disable writeback. */
		break;
	}

done:
	return rc;
}

3877
int x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
3878 3879 3880
{
	int rc = X86EMUL_CONTINUE;
	int mode = ctxt->mode;
3881
	int def_op_bytes, def_ad_bytes, goffset, simd_prefix;
3882
	bool op_prefix = false;
3883
	struct opcode opcode;
3884

3885 3886
	ctxt->memop.type = OP_NONE;
	ctxt->memopp = NULL;
3887 3888 3889
	ctxt->_eip = ctxt->eip;
	ctxt->fetch.start = ctxt->_eip;
	ctxt->fetch.end = ctxt->fetch.start + insn_len;
3890
	if (insn_len > 0)
3891
		memcpy(ctxt->fetch.data, insn, insn_len);
3892 3893 3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904 3905 3906 3907 3908

	switch (mode) {
	case X86EMUL_MODE_REAL:
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
		def_op_bytes = def_ad_bytes = 2;
		break;
	case X86EMUL_MODE_PROT32:
		def_op_bytes = def_ad_bytes = 4;
		break;
#ifdef CONFIG_X86_64
	case X86EMUL_MODE_PROT64:
		def_op_bytes = 4;
		def_ad_bytes = 8;
		break;
#endif
	default:
3909
		return EMULATION_FAILED;
3910 3911
	}

3912 3913
	ctxt->op_bytes = def_op_bytes;
	ctxt->ad_bytes = def_ad_bytes;
3914 3915 3916

	/* Legacy prefixes. */
	for (;;) {
3917
		switch (ctxt->b = insn_fetch(u8, ctxt)) {
3918
		case 0x66:	/* operand-size override */
3919
			op_prefix = true;
3920
			/* switch between 2/4 bytes */
3921
			ctxt->op_bytes = def_op_bytes ^ 6;
3922 3923 3924 3925
			break;
		case 0x67:	/* address-size override */
			if (mode == X86EMUL_MODE_PROT64)
				/* switch between 4/8 bytes */
3926
				ctxt->ad_bytes = def_ad_bytes ^ 12;
3927 3928
			else
				/* switch between 2/4 bytes */
3929
				ctxt->ad_bytes = def_ad_bytes ^ 6;
3930 3931 3932 3933 3934
			break;
		case 0x26:	/* ES override */
		case 0x2e:	/* CS override */
		case 0x36:	/* SS override */
		case 0x3e:	/* DS override */
3935
			set_seg_override(ctxt, (ctxt->b >> 3) & 3);
3936 3937 3938
			break;
		case 0x64:	/* FS override */
		case 0x65:	/* GS override */
3939
			set_seg_override(ctxt, ctxt->b & 7);
3940 3941 3942 3943
			break;
		case 0x40 ... 0x4f: /* REX */
			if (mode != X86EMUL_MODE_PROT64)
				goto done_prefixes;
3944
			ctxt->rex_prefix = ctxt->b;
3945 3946
			continue;
		case 0xf0:	/* LOCK */
3947
			ctxt->lock_prefix = 1;
3948 3949 3950
			break;
		case 0xf2:	/* REPNE/REPNZ */
		case 0xf3:	/* REP/REPE/REPZ */
3951
			ctxt->rep_prefix = ctxt->b;
3952 3953 3954 3955 3956 3957 3958
			break;
		default:
			goto done_prefixes;
		}

		/* Any legacy prefix after a REX prefix nullifies its effect. */

3959
		ctxt->rex_prefix = 0;
3960 3961 3962 3963 3964
	}

done_prefixes:

	/* REX prefix. */
3965 3966
	if (ctxt->rex_prefix & 8)
		ctxt->op_bytes = 8;	/* REX.W */
3967 3968

	/* Opcode byte(s). */
3969
	opcode = opcode_table[ctxt->b];
3970
	/* Two-byte opcode? */
3971 3972
	if (ctxt->b == 0x0f) {
		ctxt->twobyte = 1;
3973
		ctxt->b = insn_fetch(u8, ctxt);
3974
		opcode = twobyte_table[ctxt->b];
3975
	}
3976
	ctxt->d = opcode.flags;
3977

3978 3979
	while (ctxt->d & GroupMask) {
		switch (ctxt->d & GroupMask) {
3980
		case Group:
3981
			ctxt->modrm = insn_fetch(u8, ctxt);
3982 3983
			--ctxt->_eip;
			goffset = (ctxt->modrm >> 3) & 7;
3984 3985 3986
			opcode = opcode.u.group[goffset];
			break;
		case GroupDual:
3987
			ctxt->modrm = insn_fetch(u8, ctxt);
3988 3989 3990
			--ctxt->_eip;
			goffset = (ctxt->modrm >> 3) & 7;
			if ((ctxt->modrm >> 6) == 3)
3991 3992 3993 3994 3995
				opcode = opcode.u.gdual->mod3[goffset];
			else
				opcode = opcode.u.gdual->mod012[goffset];
			break;
		case RMExt:
3996
			goffset = ctxt->modrm & 7;
3997
			opcode = opcode.u.group[goffset];
3998 3999
			break;
		case Prefix:
4000
			if (ctxt->rep_prefix && op_prefix)
4001
				return EMULATION_FAILED;
4002
			simd_prefix = op_prefix ? 0x66 : ctxt->rep_prefix;
4003 4004 4005 4006 4007 4008 4009 4010
			switch (simd_prefix) {
			case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
			case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
			case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
			case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
			}
			break;
		default:
4011
			return EMULATION_FAILED;
4012
		}
4013

4014
		ctxt->d &= ~(u64)GroupMask;
4015
		ctxt->d |= opcode.flags;
4016 4017
	}

4018 4019 4020
	ctxt->execute = opcode.u.execute;
	ctxt->check_perm = opcode.check_perm;
	ctxt->intercept = opcode.intercept;
4021 4022

	/* Unrecognised? */
4023
	if (ctxt->d == 0 || (ctxt->d & Undefined))
4024
		return EMULATION_FAILED;
4025

4026
	if (!(ctxt->d & VendorSpecific) && ctxt->only_vendor_specific_insn)
4027
		return EMULATION_FAILED;
4028

4029 4030
	if (mode == X86EMUL_MODE_PROT64 && (ctxt->d & Stack))
		ctxt->op_bytes = 8;
4031

4032
	if (ctxt->d & Op3264) {
4033
		if (mode == X86EMUL_MODE_PROT64)
4034
			ctxt->op_bytes = 8;
4035
		else
4036
			ctxt->op_bytes = 4;
4037 4038
	}

4039 4040
	if (ctxt->d & Sse)
		ctxt->op_bytes = 16;
A
Avi Kivity 已提交
4041 4042
	else if (ctxt->d & Mmx)
		ctxt->op_bytes = 8;
A
Avi Kivity 已提交
4043

4044
	/* ModRM and SIB bytes. */
4045
	if (ctxt->d & ModRM) {
4046
		rc = decode_modrm(ctxt, &ctxt->memop);
4047 4048 4049
		if (!ctxt->has_seg_override)
			set_seg_override(ctxt, ctxt->modrm_seg);
	} else if (ctxt->d & MemAbs)
4050
		rc = decode_abs(ctxt, &ctxt->memop);
4051 4052 4053
	if (rc != X86EMUL_CONTINUE)
		goto done;

4054 4055
	if (!ctxt->has_seg_override)
		set_seg_override(ctxt, VCPU_SREG_DS);
4056

4057
	ctxt->memop.addr.mem.seg = seg_override(ctxt);
4058

4059 4060
	if (ctxt->memop.type == OP_MEM && ctxt->ad_bytes != 8)
		ctxt->memop.addr.mem.ea = (u32)ctxt->memop.addr.mem.ea;
4061 4062 4063 4064 4065

	/*
	 * Decode and fetch the source operand: register, memory
	 * or immediate.
	 */
4066
	rc = decode_operand(ctxt, &ctxt->src, (ctxt->d >> SrcShift) & OpMask);
4067 4068 4069
	if (rc != X86EMUL_CONTINUE)
		goto done;

4070 4071 4072 4073
	/*
	 * Decode and fetch the second source operand: register, memory
	 * or immediate.
	 */
4074
	rc = decode_operand(ctxt, &ctxt->src2, (ctxt->d >> Src2Shift) & OpMask);
4075 4076 4077
	if (rc != X86EMUL_CONTINUE)
		goto done;

4078
	/* Decode and fetch the destination operand: register or memory. */
4079
	rc = decode_operand(ctxt, &ctxt->dst, (ctxt->d >> DstShift) & OpMask);
4080 4081

done:
4082 4083
	if (ctxt->memopp && ctxt->memopp->type == OP_MEM && ctxt->rip_relative)
		ctxt->memopp->addr.mem.ea += ctxt->_eip;
4084

4085
	return (rc != X86EMUL_CONTINUE) ? EMULATION_FAILED : EMULATION_OK;
4086 4087
}

4088 4089 4090 4091 4092
bool x86_page_table_writing_insn(struct x86_emulate_ctxt *ctxt)
{
	return ctxt->d & PageTable;
}

4093 4094 4095 4096 4097 4098 4099 4100 4101
static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
{
	/* The second termination condition only applies for REPE
	 * and REPNE. Test if the repeat string operation prefix is
	 * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
	 * corresponding termination condition according to:
	 * 	- if REPE/REPZ and ZF = 0 then done
	 * 	- if REPNE/REPNZ and ZF = 1 then done
	 */
4102 4103 4104
	if (((ctxt->b == 0xa6) || (ctxt->b == 0xa7) ||
	     (ctxt->b == 0xae) || (ctxt->b == 0xaf))
	    && (((ctxt->rep_prefix == REPE_PREFIX) &&
4105
		 ((ctxt->eflags & EFLG_ZF) == 0))
4106
		|| ((ctxt->rep_prefix == REPNE_PREFIX) &&
4107 4108 4109 4110 4111 4112
		    ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
		return true;

	return false;
}

A
Avi Kivity 已提交
4113 4114 4115 4116 4117 4118 4119 4120 4121 4122 4123 4124 4125
static int flush_pending_x87_faults(struct x86_emulate_ctxt *ctxt)
{
	bool fault = false;

	ctxt->ops->get_fpu(ctxt);
	asm volatile("1: fwait \n\t"
		     "2: \n\t"
		     ".pushsection .fixup,\"ax\" \n\t"
		     "3: \n\t"
		     "movb $1, %[fault] \n\t"
		     "jmp 2b \n\t"
		     ".popsection \n\t"
		     _ASM_EXTABLE(1b, 3b)
4126
		     : [fault]"+qm"(fault));
A
Avi Kivity 已提交
4127 4128 4129 4130 4131 4132 4133 4134 4135 4136 4137 4138 4139 4140 4141
	ctxt->ops->put_fpu(ctxt);

	if (unlikely(fault))
		return emulate_exception(ctxt, MF_VECTOR, 0, false);

	return X86EMUL_CONTINUE;
}

static void fetch_possible_mmx_operand(struct x86_emulate_ctxt *ctxt,
				       struct operand *op)
{
	if (op->type == OP_MM)
		read_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
}

4142
int x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
4143
{
4144
	struct x86_emulate_ops *ops = ctxt->ops;
4145
	int rc = X86EMUL_CONTINUE;
4146
	int saved_dst_type = ctxt->dst.type;
4147

4148
	ctxt->mem_read.pos = 0;
4149

4150
	if (ctxt->mode == X86EMUL_MODE_PROT64 && (ctxt->d & No64)) {
4151
		rc = emulate_ud(ctxt);
4152 4153 4154
		goto done;
	}

4155
	/* LOCK prefix is allowed only with some instructions */
4156
	if (ctxt->lock_prefix && (!(ctxt->d & Lock) || ctxt->dst.type != OP_MEM)) {
4157
		rc = emulate_ud(ctxt);
4158 4159 4160
		goto done;
	}

4161
	if ((ctxt->d & SrcMask) == SrcMemFAddr && ctxt->src.type != OP_MEM) {
4162
		rc = emulate_ud(ctxt);
4163 4164 4165
		goto done;
	}

A
Avi Kivity 已提交
4166 4167
	if (((ctxt->d & (Sse|Mmx)) && ((ops->get_cr(ctxt, 0) & X86_CR0_EM)))
	    || ((ctxt->d & Sse) && !(ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR))) {
A
Avi Kivity 已提交
4168 4169 4170 4171
		rc = emulate_ud(ctxt);
		goto done;
	}

A
Avi Kivity 已提交
4172
	if ((ctxt->d & (Sse|Mmx)) && (ops->get_cr(ctxt, 0) & X86_CR0_TS)) {
A
Avi Kivity 已提交
4173 4174 4175 4176
		rc = emulate_nm(ctxt);
		goto done;
	}

A
Avi Kivity 已提交
4177 4178 4179 4180 4181 4182 4183 4184 4185 4186 4187 4188 4189 4190
	if (ctxt->d & Mmx) {
		rc = flush_pending_x87_faults(ctxt);
		if (rc != X86EMUL_CONTINUE)
			goto done;
		/*
		 * Now that we know the fpu is exception safe, we can fetch
		 * operands from it.
		 */
		fetch_possible_mmx_operand(ctxt, &ctxt->src);
		fetch_possible_mmx_operand(ctxt, &ctxt->src2);
		if (!(ctxt->d & Mov))
			fetch_possible_mmx_operand(ctxt, &ctxt->dst);
	}

4191 4192
	if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
		rc = emulator_check_intercept(ctxt, ctxt->intercept,
4193
					      X86_ICPT_PRE_EXCEPT);
4194 4195 4196 4197
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4198
	/* Privileged instruction can be executed only in CPL=0 */
4199
	if ((ctxt->d & Priv) && ops->cpl(ctxt)) {
4200
		rc = emulate_gp(ctxt, 0);
4201 4202 4203
		goto done;
	}

4204
	/* Instruction can only be executed in protected mode */
4205
	if ((ctxt->d & Prot) && !(ctxt->mode & X86EMUL_MODE_PROT)) {
4206 4207 4208 4209
		rc = emulate_ud(ctxt);
		goto done;
	}

4210
	/* Do instruction specific permission checks */
4211 4212
	if (ctxt->check_perm) {
		rc = ctxt->check_perm(ctxt);
4213 4214 4215 4216
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4217 4218
	if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
		rc = emulator_check_intercept(ctxt, ctxt->intercept,
4219
					      X86_ICPT_POST_EXCEPT);
4220 4221 4222 4223
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4224
	if (ctxt->rep_prefix && (ctxt->d & String)) {
4225
		/* All REP prefixes have the same first termination condition */
4226 4227
		if (address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) == 0) {
			ctxt->eip = ctxt->_eip;
4228 4229 4230 4231
			goto done;
		}
	}

4232 4233 4234
	if ((ctxt->src.type == OP_MEM) && !(ctxt->d & NoAccess)) {
		rc = segmented_read(ctxt, ctxt->src.addr.mem,
				    ctxt->src.valptr, ctxt->src.bytes);
4235
		if (rc != X86EMUL_CONTINUE)
4236
			goto done;
4237
		ctxt->src.orig_val64 = ctxt->src.val64;
4238 4239
	}

4240 4241 4242
	if (ctxt->src2.type == OP_MEM) {
		rc = segmented_read(ctxt, ctxt->src2.addr.mem,
				    &ctxt->src2.val, ctxt->src2.bytes);
4243 4244 4245 4246
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4247
	if ((ctxt->d & DstMask) == ImplicitOps)
4248 4249 4250
		goto special_insn;


4251
	if ((ctxt->dst.type == OP_MEM) && !(ctxt->d & Mov)) {
4252
		/* optimisation - avoid slow emulated read if Mov */
4253 4254
		rc = segmented_read(ctxt, ctxt->dst.addr.mem,
				   &ctxt->dst.val, ctxt->dst.bytes);
4255 4256
		if (rc != X86EMUL_CONTINUE)
			goto done;
4257
	}
4258
	ctxt->dst.orig_val = ctxt->dst.val;
4259

4260 4261
special_insn:

4262 4263
	if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
		rc = emulator_check_intercept(ctxt, ctxt->intercept,
4264
					      X86_ICPT_POST_MEMACCESS);
4265 4266 4267 4268
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4269 4270
	if (ctxt->execute) {
		rc = ctxt->execute(ctxt);
4271 4272 4273 4274 4275
		if (rc != X86EMUL_CONTINUE)
			goto done;
		goto writeback;
	}

4276
	if (ctxt->twobyte)
A
Avi Kivity 已提交
4277 4278
		goto twobyte_insn;

4279
	switch (ctxt->b) {
4280
	case 0x40 ... 0x47: /* inc r16/r32 */
4281
		emulate_1op(ctxt, "inc");
4282 4283
		break;
	case 0x48 ... 0x4f: /* dec r16/r32 */
4284
		emulate_1op(ctxt, "dec");
4285
		break;
A
Avi Kivity 已提交
4286
	case 0x63:		/* movsxd */
4287
		if (ctxt->mode != X86EMUL_MODE_PROT64)
A
Avi Kivity 已提交
4288
			goto cannot_emulate;
4289
		ctxt->dst.val = (s32) ctxt->src.val;
A
Avi Kivity 已提交
4290
		break;
4291
	case 0x70 ... 0x7f: /* jcc (short) */
4292 4293
		if (test_cc(ctxt->b, ctxt->eflags))
			jmp_rel(ctxt, ctxt->src.val);
4294
		break;
N
Nitin A Kamble 已提交
4295
	case 0x8d: /* lea r16/r32, m */
4296
		ctxt->dst.val = ctxt->src.addr.mem.ea;
N
Nitin A Kamble 已提交
4297
		break;
4298
	case 0x90 ... 0x97: /* nop / xchg reg, rax */
4299
		if (ctxt->dst.addr.reg == &ctxt->regs[VCPU_REGS_RAX])
4300
			break;
4301 4302
		rc = em_xchg(ctxt);
		break;
4303
	case 0x98: /* cbw/cwde/cdqe */
4304 4305 4306 4307
		switch (ctxt->op_bytes) {
		case 2: ctxt->dst.val = (s8)ctxt->dst.val; break;
		case 4: ctxt->dst.val = (s16)ctxt->dst.val; break;
		case 8: ctxt->dst.val = (s32)ctxt->dst.val; break;
4308 4309
		}
		break;
4310
	case 0xc0 ... 0xc1:
4311
		rc = em_grp2(ctxt);
4312
		break;
4313
	case 0xcc:		/* int3 */
4314 4315
		rc = emulate_int(ctxt, 3);
		break;
4316
	case 0xcd:		/* int n */
4317
		rc = emulate_int(ctxt, ctxt->src.val);
4318 4319
		break;
	case 0xce:		/* into */
4320 4321
		if (ctxt->eflags & EFLG_OF)
			rc = emulate_int(ctxt, 4);
4322
		break;
4323
	case 0xd0 ... 0xd1:	/* Grp2 */
4324
		rc = em_grp2(ctxt);
4325 4326
		break;
	case 0xd2 ... 0xd3:	/* Grp2 */
4327
		ctxt->src.val = ctxt->regs[VCPU_REGS_RCX];
4328
		rc = em_grp2(ctxt);
4329
		break;
4330
	case 0xe9: /* jmp rel */
4331
	case 0xeb: /* jmp rel short */
4332 4333
		jmp_rel(ctxt, ctxt->src.val);
		ctxt->dst.type = OP_NONE; /* Disable writeback. */
4334
		break;
4335
	case 0xf4:              /* hlt */
4336
		ctxt->ops->halt(ctxt);
4337
		break;
4338 4339 4340 4341 4342 4343 4344
	case 0xf5:	/* cmc */
		/* complement carry flag from eflags reg */
		ctxt->eflags ^= EFLG_CF;
		break;
	case 0xf8: /* clc */
		ctxt->eflags &= ~EFLG_CF;
		break;
4345 4346 4347
	case 0xf9: /* stc */
		ctxt->eflags |= EFLG_CF;
		break;
4348 4349 4350 4351 4352 4353
	case 0xfc: /* cld */
		ctxt->eflags &= ~EFLG_DF;
		break;
	case 0xfd: /* std */
		ctxt->eflags |= EFLG_DF;
		break;
4354 4355
	default:
		goto cannot_emulate;
A
Avi Kivity 已提交
4356
	}
4357

4358 4359 4360
	if (rc != X86EMUL_CONTINUE)
		goto done;

4361
writeback:
4362
	rc = writeback(ctxt);
4363
	if (rc != X86EMUL_CONTINUE)
4364 4365
		goto done;

4366 4367 4368 4369
	/*
	 * restore dst type in case the decoding will be reused
	 * (happens for string instruction )
	 */
4370
	ctxt->dst.type = saved_dst_type;
4371

4372 4373 4374
	if ((ctxt->d & SrcMask) == SrcSI)
		string_addr_inc(ctxt, seg_override(ctxt),
				VCPU_REGS_RSI, &ctxt->src);
4375

4376
	if ((ctxt->d & DstMask) == DstDI)
4377
		string_addr_inc(ctxt, VCPU_SREG_ES, VCPU_REGS_RDI,
4378
				&ctxt->dst);
4379

4380 4381 4382
	if (ctxt->rep_prefix && (ctxt->d & String)) {
		struct read_cache *r = &ctxt->io_read;
		register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RCX], -1);
4383

4384 4385 4386 4387 4388
		if (!string_insn_completed(ctxt)) {
			/*
			 * Re-enter guest when pio read ahead buffer is empty
			 * or, if it is not used, after each 1024 iteration.
			 */
4389
			if ((r->end != 0 || ctxt->regs[VCPU_REGS_RCX] & 0x3ff) &&
4390 4391 4392 4393 4394 4395
			    (r->end == 0 || r->end != r->pos)) {
				/*
				 * Reset read cache. Usually happens before
				 * decode, but since instruction is restarted
				 * we have to do it here.
				 */
4396
				ctxt->mem_read.end = 0;
4397 4398 4399
				return EMULATION_RESTART;
			}
			goto done; /* skip rip writeback */
4400
		}
4401
	}
4402

4403
	ctxt->eip = ctxt->_eip;
4404 4405

done:
4406 4407
	if (rc == X86EMUL_PROPAGATE_FAULT)
		ctxt->have_exception = true;
4408 4409 4410
	if (rc == X86EMUL_INTERCEPTED)
		return EMULATION_INTERCEPTED;

4411
	return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
A
Avi Kivity 已提交
4412 4413

twobyte_insn:
4414
	switch (ctxt->b) {
4415
	case 0x09:		/* wbinvd */
4416
		(ctxt->ops->wbinvd)(ctxt);
4417 4418
		break;
	case 0x08:		/* invd */
4419 4420 4421 4422
	case 0x0d:		/* GrpP (prefetch) */
	case 0x18:		/* Grp16 (prefetch/nop) */
		break;
	case 0x20: /* mov cr, reg */
4423
		ctxt->dst.val = ops->get_cr(ctxt, ctxt->modrm_reg);
4424
		break;
A
Avi Kivity 已提交
4425
	case 0x21: /* mov from dr to reg */
4426
		ops->get_dr(ctxt, ctxt->modrm_reg, &ctxt->dst.val);
A
Avi Kivity 已提交
4427 4428
		break;
	case 0x40 ... 0x4f:	/* cmov */
4429 4430 4431
		ctxt->dst.val = ctxt->dst.orig_val = ctxt->src.val;
		if (!test_cc(ctxt->b, ctxt->eflags))
			ctxt->dst.type = OP_NONE; /* no writeback */
A
Avi Kivity 已提交
4432
		break;
4433
	case 0x80 ... 0x8f: /* jnz rel, etc*/
4434 4435
		if (test_cc(ctxt->b, ctxt->eflags))
			jmp_rel(ctxt, ctxt->src.val);
4436
		break;
4437
	case 0x90 ... 0x9f:     /* setcc r/m8 */
4438
		ctxt->dst.val = test_cc(ctxt->b, ctxt->eflags);
4439
		break;
4440 4441
	case 0xa4: /* shld imm8, r, r/m */
	case 0xa5: /* shld cl, r, r/m */
4442
		emulate_2op_cl(ctxt, "shld");
4443 4444 4445
		break;
	case 0xac: /* shrd imm8, r, r/m */
	case 0xad: /* shrd cl, r, r/m */
4446
		emulate_2op_cl(ctxt, "shrd");
4447
		break;
4448 4449
	case 0xae:              /* clflush */
		break;
A
Avi Kivity 已提交
4450
	case 0xb6 ... 0xb7:	/* movzx */
4451 4452 4453
		ctxt->dst.bytes = ctxt->op_bytes;
		ctxt->dst.val = (ctxt->d & ByteOp) ? (u8) ctxt->src.val
						       : (u16) ctxt->src.val;
A
Avi Kivity 已提交
4454 4455
		break;
	case 0xbe ... 0xbf:	/* movsx */
4456 4457 4458
		ctxt->dst.bytes = ctxt->op_bytes;
		ctxt->dst.val = (ctxt->d & ByteOp) ? (s8) ctxt->src.val :
							(s16) ctxt->src.val;
A
Avi Kivity 已提交
4459
		break;
4460
	case 0xc0 ... 0xc1:	/* xadd */
4461
		emulate_2op_SrcV(ctxt, "add");
4462
		/* Write back the register source. */
4463 4464
		ctxt->src.val = ctxt->dst.orig_val;
		write_register_operand(&ctxt->src);
4465
		break;
4466
	case 0xc3:		/* movnti */
4467 4468 4469
		ctxt->dst.bytes = ctxt->op_bytes;
		ctxt->dst.val = (ctxt->op_bytes == 4) ? (u32) ctxt->src.val :
							(u64) ctxt->src.val;
4470
		break;
4471 4472
	default:
		goto cannot_emulate;
A
Avi Kivity 已提交
4473
	}
4474 4475 4476 4477

	if (rc != X86EMUL_CONTINUE)
		goto done;

A
Avi Kivity 已提交
4478 4479 4480
	goto writeback;

cannot_emulate:
4481
	return EMULATION_FAILED;
A
Avi Kivity 已提交
4482
}