emulate.c 128.5 KB
Newer Older
A
Avi Kivity 已提交
1
/******************************************************************************
2
 * emulate.c
A
Avi Kivity 已提交
3 4 5 6 7 8
 *
 * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
 *
 * Copyright (c) 2005 Keir Fraser
 *
 * Linux coding style, mod r/m decoder, segment base fixes, real-mode
9
 * privileged instructions:
A
Avi Kivity 已提交
10 11
 *
 * Copyright (C) 2006 Qumranet
N
Nicolas Kaiser 已提交
12
 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
A
Avi Kivity 已提交
13 14 15 16 17 18 19 20 21 22
 *
 *   Avi Kivity <avi@qumranet.com>
 *   Yaniv Kamay <yaniv@qumranet.com>
 *
 * This work is licensed under the terms of the GNU GPL, version 2.  See
 * the COPYING file in the top-level directory.
 *
 * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
 */

23
#include <linux/kvm_host.h>
24
#include "kvm_cache_regs.h"
A
Avi Kivity 已提交
25
#include <linux/module.h>
26
#include <asm/kvm_emulate.h>
27
#include <linux/stringify.h>
A
Avi Kivity 已提交
28

29
#include "x86.h"
30
#include "tss.h"
31

32 33 34
/*
 * Operand types
 */
35 36 37 38 39 40 41 42 43
#define OpNone             0ull
#define OpImplicit         1ull  /* No generic decode */
#define OpReg              2ull  /* Register */
#define OpMem              3ull  /* Memory */
#define OpAcc              4ull  /* Accumulator: AL/AX/EAX/RAX */
#define OpDI               5ull  /* ES:DI/EDI/RDI */
#define OpMem64            6ull  /* Memory, 64-bit */
#define OpImmUByte         7ull  /* Zero-extended 8-bit immediate */
#define OpDX               8ull  /* DX register */
44 45 46
#define OpCL               9ull  /* CL register (for shifts) */
#define OpImmByte         10ull  /* 8-bit sign extended immediate */
#define OpOne             11ull  /* Implied 1 */
47
#define OpImm             12ull  /* Sign extended up to 32-bit immediate */
48 49 50 51 52 53 54
#define OpMem16           13ull  /* Memory operand (16-bit). */
#define OpMem32           14ull  /* Memory operand (32-bit). */
#define OpImmU            15ull  /* Immediate operand, zero extended */
#define OpSI              16ull  /* SI/ESI/RSI */
#define OpImmFAddr        17ull  /* Immediate far address */
#define OpMemFAddr        18ull  /* Far address in memory */
#define OpImmU16          19ull  /* Immediate operand, 16 bits, zero extended */
55 56 57 58 59 60
#define OpES              20ull  /* ES */
#define OpCS              21ull  /* CS */
#define OpSS              22ull  /* SS */
#define OpDS              23ull  /* DS */
#define OpFS              24ull  /* FS */
#define OpGS              25ull  /* GS */
61
#define OpMem8            26ull  /* 8-bit zero extended memory operand */
62
#define OpImm64           27ull  /* Sign extended 16/32/64-bit immediate */
P
Paolo Bonzini 已提交
63
#define OpXLat            28ull  /* memory at BX/EBX/RBX + zero-extended AL */
64 65
#define OpAccLo           29ull  /* Low part of extended acc (AX/AX/EAX/RAX) */
#define OpAccHi           30ull  /* High part of extended acc (-/DX/EDX/RDX) */
66 67

#define OpBits             5  /* Width of operand field */
68
#define OpMask             ((1ull << OpBits) - 1)
69

A
Avi Kivity 已提交
70 71 72 73 74 75 76 77 78 79
/*
 * Opcode effective-address decode tables.
 * Note that we only emulate instructions that have at least one memory
 * operand (excluding implicit stack references). We assume that stack
 * references and instruction fetches will never occur in special memory
 * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
 * not be handled.
 */

/* Operand sizes: 8-bit operands or specified/overridden size. */
80
#define ByteOp      (1<<0)	/* 8-bit operands. */
A
Avi Kivity 已提交
81
/* Destination operand type. */
82 83 84 85 86 87 88 89 90
#define DstShift    1
#define ImplicitOps (OpImplicit << DstShift)
#define DstReg      (OpReg << DstShift)
#define DstMem      (OpMem << DstShift)
#define DstAcc      (OpAcc << DstShift)
#define DstDI       (OpDI << DstShift)
#define DstMem64    (OpMem64 << DstShift)
#define DstImmUByte (OpImmUByte << DstShift)
#define DstDX       (OpDX << DstShift)
91
#define DstAccLo    (OpAccLo << DstShift)
92
#define DstMask     (OpMask << DstShift)
A
Avi Kivity 已提交
93
/* Source operand type. */
94 95 96 97 98 99 100 101 102 103 104 105
#define SrcShift    6
#define SrcNone     (OpNone << SrcShift)
#define SrcReg      (OpReg << SrcShift)
#define SrcMem      (OpMem << SrcShift)
#define SrcMem16    (OpMem16 << SrcShift)
#define SrcMem32    (OpMem32 << SrcShift)
#define SrcImm      (OpImm << SrcShift)
#define SrcImmByte  (OpImmByte << SrcShift)
#define SrcOne      (OpOne << SrcShift)
#define SrcImmUByte (OpImmUByte << SrcShift)
#define SrcImmU     (OpImmU << SrcShift)
#define SrcSI       (OpSI << SrcShift)
P
Paolo Bonzini 已提交
106
#define SrcXLat     (OpXLat << SrcShift)
107 108 109 110
#define SrcImmFAddr (OpImmFAddr << SrcShift)
#define SrcMemFAddr (OpMemFAddr << SrcShift)
#define SrcAcc      (OpAcc << SrcShift)
#define SrcImmU16   (OpImmU16 << SrcShift)
111
#define SrcImm64    (OpImm64 << SrcShift)
112
#define SrcDX       (OpDX << SrcShift)
113
#define SrcMem8     (OpMem8 << SrcShift)
114
#define SrcAccHi    (OpAccHi << SrcShift)
115
#define SrcMask     (OpMask << SrcShift)
116 117 118 119 120 121 122 123 124
#define BitOp       (1<<11)
#define MemAbs      (1<<12)      /* Memory operand is absolute displacement */
#define String      (1<<13)     /* String instruction (rep capable) */
#define Stack       (1<<14)     /* Stack instruction (push/pop) */
#define GroupMask   (7<<15)     /* Opcode uses one of the group mechanisms */
#define Group       (1<<15)     /* Bits 3:5 of modrm byte extend opcode */
#define GroupDual   (2<<15)     /* Alternate decoding of mod == 3 */
#define Prefix      (3<<15)     /* Instruction varies with 66/f2/f3 prefix */
#define RMExt       (4<<15)     /* Opcode extension in ModRM r/m if mod == 3 */
125
#define Escape      (5<<15)     /* Escape to coprocessor instruction */
126
#define Sse         (1<<18)     /* SSE Vector instruction */
127 128 129 130
/* Generic ModRM decode. */
#define ModRM       (1<<19)
/* Destination is only written; never read. */
#define Mov         (1<<20)
131
/* Misc flags */
132
#define Prot        (1<<21) /* instruction generates #UD if not in prot-mode */
133
#define EmulateOnUD (1<<22) /* Emulate if unsupported by the host */
134
#define NoAccess    (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
135
#define Op3264      (1<<24) /* Operand is 64b in long mode, 32b otherwise */
136
#define Undefined   (1<<25) /* No Such Instruction */
137
#define Lock        (1<<26) /* lock prefix is allowed for the instruction */
138
#define Priv        (1<<27) /* instruction generates #GP if current CPL != 0 */
139
#define No64	    (1<<28)
140
#define PageTable   (1 << 29)   /* instruction used to write page table */
141
#define NotImpl     (1 << 30)   /* instruction is not implemented */
142
/* Source 2 operand type */
143
#define Src2Shift   (31)
144
#define Src2None    (OpNone << Src2Shift)
145
#define Src2Mem     (OpMem << Src2Shift)
146 147 148 149
#define Src2CL      (OpCL << Src2Shift)
#define Src2ImmByte (OpImmByte << Src2Shift)
#define Src2One     (OpOne << Src2Shift)
#define Src2Imm     (OpImm << Src2Shift)
150 151 152 153 154 155
#define Src2ES      (OpES << Src2Shift)
#define Src2CS      (OpCS << Src2Shift)
#define Src2SS      (OpSS << Src2Shift)
#define Src2DS      (OpDS << Src2Shift)
#define Src2FS      (OpFS << Src2Shift)
#define Src2GS      (OpGS << Src2Shift)
156
#define Src2Mask    (OpMask << Src2Shift)
A
Avi Kivity 已提交
157
#define Mmx         ((u64)1 << 40)  /* MMX Vector instruction */
158 159 160
#define Aligned     ((u64)1 << 41)  /* Explicitly aligned (e.g. MOVDQA) */
#define Unaligned   ((u64)1 << 42)  /* Explicitly unaligned (e.g. MOVDQU) */
#define Avx         ((u64)1 << 43)  /* Advanced Vector Extensions */
161
#define Fastop      ((u64)1 << 44)  /* Use opcode::u.fastop */
162
#define NoWrite     ((u64)1 << 45)  /* No writeback */
163
#define SrcWrite    ((u64)1 << 46)  /* Write back src operand */
164
#define NoMod	    ((u64)1 << 47)  /* Mod field is ignored */
165 166
#define Intercept   ((u64)1 << 48)  /* Has valid intercept field */
#define CheckPerm   ((u64)1 << 49)  /* Has valid check_perm field */
167
#define NoBigReal   ((u64)1 << 50)  /* No big real mode */
168
#define PrivUD      ((u64)1 << 51)  /* #UD instead of #GP on CPL > 0 */
A
Avi Kivity 已提交
169

170
#define DstXacc     (DstAccLo | SrcAccHi | SrcWrite)
A
Avi Kivity 已提交
171

172 173 174 175 176 177 178 179
#define X2(x...) x, x
#define X3(x...) X2(x), x
#define X4(x...) X2(x), X2(x)
#define X5(x...) X4(x), x
#define X6(x...) X4(x), X2(x)
#define X7(x...) X4(x), X3(x)
#define X8(x...) X4(x), X4(x)
#define X16(x...) X8(x), X8(x)
180

181 182 183 184 185 186
#define NR_FASTOP (ilog2(sizeof(ulong)) + 1)
#define FASTOP_SIZE 8

/*
 * fastop functions have a special calling convention:
 *
187 188
 * dst:    rax        (in/out)
 * src:    rdx        (in/out)
189 190
 * src2:   rcx        (in)
 * flags:  rflags     (in/out)
191
 * ex:     rsi        (in:fastop pointer, out:zero if exception)
192 193 194 195 196 197 198 199 200 201 202
 *
 * Moreover, they are all exactly FASTOP_SIZE bytes long, so functions for
 * different operand sizes can be reached by calculation, rather than a jump
 * table (which would be bigger than the code).
 *
 * fastop functions are declared as taking a never-defined fastop parameter,
 * so they can't be called from C directly.
 */

struct fastop;

203
struct opcode {
204 205
	u64 flags : 56;
	u64 intercept : 8;
206
	union {
207
		int (*execute)(struct x86_emulate_ctxt *ctxt);
208 209 210
		const struct opcode *group;
		const struct group_dual *gdual;
		const struct gprefix *gprefix;
211
		const struct escape *esc;
212
		void (*fastop)(struct fastop *fake);
213
	} u;
214
	int (*check_perm)(struct x86_emulate_ctxt *ctxt);
215 216 217 218 219
};

struct group_dual {
	struct opcode mod012[8];
	struct opcode mod3[8];
220 221
};

222 223 224 225 226 227 228
struct gprefix {
	struct opcode pfx_no;
	struct opcode pfx_66;
	struct opcode pfx_f2;
	struct opcode pfx_f3;
};

229 230 231 232 233
struct escape {
	struct opcode op[8];
	struct opcode high[64];
};

A
Avi Kivity 已提交
234
/* EFLAGS bit definitions. */
235 236 237 238
#define EFLG_ID (1<<21)
#define EFLG_VIP (1<<20)
#define EFLG_VIF (1<<19)
#define EFLG_AC (1<<18)
239 240
#define EFLG_VM (1<<17)
#define EFLG_RF (1<<16)
241 242
#define EFLG_IOPL (3<<12)
#define EFLG_NT (1<<14)
A
Avi Kivity 已提交
243 244
#define EFLG_OF (1<<11)
#define EFLG_DF (1<<10)
245
#define EFLG_IF (1<<9)
246
#define EFLG_TF (1<<8)
A
Avi Kivity 已提交
247 248 249 250 251 252
#define EFLG_SF (1<<7)
#define EFLG_ZF (1<<6)
#define EFLG_AF (1<<4)
#define EFLG_PF (1<<2)
#define EFLG_CF (1<<0)

253 254 255
#define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
#define EFLG_RESERVED_ONE_MASK 2

256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291
static ulong reg_read(struct x86_emulate_ctxt *ctxt, unsigned nr)
{
	if (!(ctxt->regs_valid & (1 << nr))) {
		ctxt->regs_valid |= 1 << nr;
		ctxt->_regs[nr] = ctxt->ops->read_gpr(ctxt, nr);
	}
	return ctxt->_regs[nr];
}

static ulong *reg_write(struct x86_emulate_ctxt *ctxt, unsigned nr)
{
	ctxt->regs_valid |= 1 << nr;
	ctxt->regs_dirty |= 1 << nr;
	return &ctxt->_regs[nr];
}

static ulong *reg_rmw(struct x86_emulate_ctxt *ctxt, unsigned nr)
{
	reg_read(ctxt, nr);
	return reg_write(ctxt, nr);
}

static void writeback_registers(struct x86_emulate_ctxt *ctxt)
{
	unsigned reg;

	for_each_set_bit(reg, (ulong *)&ctxt->regs_dirty, 16)
		ctxt->ops->write_gpr(ctxt, reg, ctxt->_regs[reg]);
}

static void invalidate_registers(struct x86_emulate_ctxt *ctxt)
{
	ctxt->regs_dirty = 0;
	ctxt->regs_valid = 0;
}

A
Avi Kivity 已提交
292 293 294 295 296 297
/*
 * These EFLAGS bits are restored from saved value during emulation, and
 * any changes are written back to the saved value after emulation.
 */
#define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)

298 299 300 301 302 303
#ifdef CONFIG_X86_64
#define ON64(x) x
#else
#define ON64(x)
#endif

304 305
static int fastop(struct x86_emulate_ctxt *ctxt, void (*fop)(struct fastop *));

306 307 308 309 310 311 312 313 314 315 316 317 318
#define FOP_ALIGN ".align " __stringify(FASTOP_SIZE) " \n\t"
#define FOP_RET   "ret \n\t"

#define FOP_START(op) \
	extern void em_##op(struct fastop *fake); \
	asm(".pushsection .text, \"ax\" \n\t" \
	    ".global em_" #op " \n\t" \
            FOP_ALIGN \
	    "em_" #op ": \n\t"

#define FOP_END \
	    ".popsection")

319 320
#define FOPNOP() FOP_ALIGN FOP_RET

321
#define FOP1E(op,  dst) \
322 323 324 325
	FOP_ALIGN "10: " #op " %" #dst " \n\t" FOP_RET

#define FOP1EEX(op,  dst) \
	FOP1E(op, dst) _ASM_EXTABLE(10b, kvm_fastop_exception)
326 327 328 329 330 331 332 333 334

#define FASTOP1(op) \
	FOP_START(op) \
	FOP1E(op##b, al) \
	FOP1E(op##w, ax) \
	FOP1E(op##l, eax) \
	ON64(FOP1E(op##q, rax))	\
	FOP_END

335 336 337 338 339 340 341 342 343
/* 1-operand, using src2 (for MUL/DIV r/m) */
#define FASTOP1SRC2(op, name) \
	FOP_START(name) \
	FOP1E(op, cl) \
	FOP1E(op, cx) \
	FOP1E(op, ecx) \
	ON64(FOP1E(op, rcx)) \
	FOP_END

344 345 346 347 348 349 350 351 352
/* 1-operand, using src2 (for MUL/DIV r/m), with exceptions */
#define FASTOP1SRC2EX(op, name) \
	FOP_START(name) \
	FOP1EEX(op, cl) \
	FOP1EEX(op, cx) \
	FOP1EEX(op, ecx) \
	ON64(FOP1EEX(op, rcx)) \
	FOP_END

353 354 355 356 357
#define FOP2E(op,  dst, src)	   \
	FOP_ALIGN #op " %" #src ", %" #dst " \n\t" FOP_RET

#define FASTOP2(op) \
	FOP_START(op) \
358 359 360 361
	FOP2E(op##b, al, dl) \
	FOP2E(op##w, ax, dx) \
	FOP2E(op##l, eax, edx) \
	ON64(FOP2E(op##q, rax, rdx)) \
362 363
	FOP_END

364 365 366 367
/* 2 operand, word only */
#define FASTOP2W(op) \
	FOP_START(op) \
	FOPNOP() \
368 369 370
	FOP2E(op##w, ax, dx) \
	FOP2E(op##l, eax, edx) \
	ON64(FOP2E(op##q, rax, rdx)) \
371 372
	FOP_END

373 374 375 376 377 378 379 380 381
/* 2 operand, src is CL */
#define FASTOP2CL(op) \
	FOP_START(op) \
	FOP2E(op##b, al, cl) \
	FOP2E(op##w, ax, cl) \
	FOP2E(op##l, eax, cl) \
	ON64(FOP2E(op##q, rax, cl)) \
	FOP_END

382 383 384 385 386 387 388
#define FOP3E(op,  dst, src, src2) \
	FOP_ALIGN #op " %" #src2 ", %" #src ", %" #dst " \n\t" FOP_RET

/* 3-operand, word-only, src2=cl */
#define FASTOP3WCL(op) \
	FOP_START(op) \
	FOPNOP() \
389 390 391
	FOP3E(op##w, ax, dx, cl) \
	FOP3E(op##l, eax, edx, cl) \
	ON64(FOP3E(op##q, rax, rdx, cl)) \
392 393
	FOP_END

394 395 396
/* Special case for SETcc - 1 instruction per cc */
#define FOP_SETCC(op) ".align 4; " #op " %al; ret \n\t"

397 398 399
asm(".global kvm_fastop_exception \n"
    "kvm_fastop_exception: xor %esi, %esi; ret");

400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418
FOP_START(setcc)
FOP_SETCC(seto)
FOP_SETCC(setno)
FOP_SETCC(setc)
FOP_SETCC(setnc)
FOP_SETCC(setz)
FOP_SETCC(setnz)
FOP_SETCC(setbe)
FOP_SETCC(setnbe)
FOP_SETCC(sets)
FOP_SETCC(setns)
FOP_SETCC(setp)
FOP_SETCC(setnp)
FOP_SETCC(setl)
FOP_SETCC(setnl)
FOP_SETCC(setle)
FOP_SETCC(setnle)
FOP_END;

P
Paolo Bonzini 已提交
419 420 421
FOP_START(salc) "pushf; sbb %al, %al; popf \n\t" FOP_RET
FOP_END;

422 423 424 425 426 427
static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
				    enum x86_intercept intercept,
				    enum x86_intercept_stage stage)
{
	struct x86_instruction_info info = {
		.intercept  = intercept,
428 429 430 431 432
		.rep_prefix = ctxt->rep_prefix,
		.modrm_mod  = ctxt->modrm_mod,
		.modrm_reg  = ctxt->modrm_reg,
		.modrm_rm   = ctxt->modrm_rm,
		.src_val    = ctxt->src.val64,
433
		.dst_val    = ctxt->dst.val64,
434 435 436
		.src_bytes  = ctxt->src.bytes,
		.dst_bytes  = ctxt->dst.bytes,
		.ad_bytes   = ctxt->ad_bytes,
437 438 439
		.next_rip   = ctxt->eip,
	};

440
	return ctxt->ops->intercept(ctxt, &info, stage);
441 442
}

A
Avi Kivity 已提交
443 444 445 446 447
static void assign_masked(ulong *dest, ulong src, ulong mask)
{
	*dest = (*dest & ~mask) | (src & mask);
}

448
static inline unsigned long ad_mask(struct x86_emulate_ctxt *ctxt)
449
{
450
	return (1UL << (ctxt->ad_bytes << 3)) - 1;
451 452
}

A
Avi Kivity 已提交
453 454 455 456 457 458 459 460 461 462 463
static ulong stack_mask(struct x86_emulate_ctxt *ctxt)
{
	u16 sel;
	struct desc_struct ss;

	if (ctxt->mode == X86EMUL_MODE_PROT64)
		return ~0UL;
	ctxt->ops->get_segment(ctxt, &sel, &ss, NULL, VCPU_SREG_SS);
	return ~0U >> ((ss.d ^ 1) * 16);  /* d=0: 0xffff; d=1: 0xffffffff */
}

A
Avi Kivity 已提交
464 465 466 467 468
static int stack_size(struct x86_emulate_ctxt *ctxt)
{
	return (__fls(stack_mask(ctxt)) + 1) >> 3;
}

A
Avi Kivity 已提交
469
/* Access/update address held in a register, based on addressing mode. */
470
static inline unsigned long
471
address_mask(struct x86_emulate_ctxt *ctxt, unsigned long reg)
472
{
473
	if (ctxt->ad_bytes == sizeof(unsigned long))
474 475
		return reg;
	else
476
		return reg & ad_mask(ctxt);
477 478 479
}

static inline unsigned long
480
register_address(struct x86_emulate_ctxt *ctxt, unsigned long reg)
481
{
482
	return address_mask(ctxt, reg);
483 484
}

485 486 487 488 489
static void masked_increment(ulong *reg, ulong mask, int inc)
{
	assign_masked(reg, *reg + inc, mask);
}

490
static inline void
491
register_address_increment(struct x86_emulate_ctxt *ctxt, unsigned long *reg, int inc)
492
{
493 494
	ulong mask;

495
	if (ctxt->ad_bytes == sizeof(unsigned long))
496
		mask = ~0UL;
497
	else
498 499 500 501 502 503
		mask = ad_mask(ctxt);
	masked_increment(reg, mask, inc);
}

static void rsp_increment(struct x86_emulate_ctxt *ctxt, int inc)
{
504
	masked_increment(reg_rmw(ctxt, VCPU_REGS_RSP), stack_mask(ctxt), inc);
505
}
A
Avi Kivity 已提交
506

507 508 509 510 511 512 513
static u32 desc_limit_scaled(struct desc_struct *desc)
{
	u32 limit = get_desc_limit(desc);

	return desc->g ? (limit << 12) | 0xfff : limit;
}

514
static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
515 516 517 518
{
	if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
		return 0;

519
	return ctxt->ops->get_cached_segment_base(ctxt, seg);
520 521
}

522 523
static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
			     u32 error, bool valid)
524
{
525
	WARN_ON(vec > 0x1f);
526 527 528
	ctxt->exception.vector = vec;
	ctxt->exception.error_code = error;
	ctxt->exception.error_code_valid = valid;
529
	return X86EMUL_PROPAGATE_FAULT;
530 531
}

532 533 534 535 536
static int emulate_db(struct x86_emulate_ctxt *ctxt)
{
	return emulate_exception(ctxt, DB_VECTOR, 0, false);
}

537
static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
538
{
539
	return emulate_exception(ctxt, GP_VECTOR, err, true);
540 541
}

542 543 544 545 546
static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
{
	return emulate_exception(ctxt, SS_VECTOR, err, true);
}

547
static int emulate_ud(struct x86_emulate_ctxt *ctxt)
548
{
549
	return emulate_exception(ctxt, UD_VECTOR, 0, false);
550 551
}

552
static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
553
{
554
	return emulate_exception(ctxt, TS_VECTOR, err, true);
555 556
}

557 558
static int emulate_de(struct x86_emulate_ctxt *ctxt)
{
559
	return emulate_exception(ctxt, DE_VECTOR, 0, false);
560 561
}

A
Avi Kivity 已提交
562 563 564 565 566
static int emulate_nm(struct x86_emulate_ctxt *ctxt)
{
	return emulate_exception(ctxt, NM_VECTOR, 0, false);
}

567 568
static inline int assign_eip_far(struct x86_emulate_ctxt *ctxt, ulong dst,
			       int cs_l)
569 570 571 572 573 574 575 576 577
{
	switch (ctxt->op_bytes) {
	case 2:
		ctxt->_eip = (u16)dst;
		break;
	case 4:
		ctxt->_eip = (u32)dst;
		break;
	case 8:
578 579 580
		if ((cs_l && is_noncanonical_address(dst)) ||
		    (!cs_l && (dst & ~(u32)-1)))
			return emulate_gp(ctxt, 0);
581 582 583 584 585
		ctxt->_eip = dst;
		break;
	default:
		WARN(1, "unsupported eip assignment size\n");
	}
586 587 588 589 590 591
	return X86EMUL_CONTINUE;
}

static inline int assign_eip_near(struct x86_emulate_ctxt *ctxt, ulong dst)
{
	return assign_eip_far(ctxt, dst, ctxt->mode == X86EMUL_MODE_PROT64);
592 593
}

594
static inline int jmp_rel(struct x86_emulate_ctxt *ctxt, int rel)
595
{
596
	return assign_eip_near(ctxt, ctxt->_eip + rel);
597 598
}

599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618
static u16 get_segment_selector(struct x86_emulate_ctxt *ctxt, unsigned seg)
{
	u16 selector;
	struct desc_struct desc;

	ctxt->ops->get_segment(ctxt, &selector, &desc, NULL, seg);
	return selector;
}

static void set_segment_selector(struct x86_emulate_ctxt *ctxt, u16 selector,
				 unsigned seg)
{
	u16 dummy;
	u32 base3;
	struct desc_struct desc;

	ctxt->ops->get_segment(ctxt, &dummy, &desc, &base3, seg);
	ctxt->ops->set_segment(ctxt, selector, &desc, base3, seg);
}

619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641
/*
 * x86 defines three classes of vector instructions: explicitly
 * aligned, explicitly unaligned, and the rest, which change behaviour
 * depending on whether they're AVX encoded or not.
 *
 * Also included is CMPXCHG16B which is not a vector instruction, yet it is
 * subject to the same check.
 */
static bool insn_aligned(struct x86_emulate_ctxt *ctxt, unsigned size)
{
	if (likely(size < 16))
		return false;

	if (ctxt->d & Aligned)
		return true;
	else if (ctxt->d & Unaligned)
		return false;
	else if (ctxt->d & Avx)
		return false;
	else
		return true;
}

642
static int __linearize(struct x86_emulate_ctxt *ctxt,
643
		     struct segmented_address addr,
644
		     unsigned size, bool write, bool fetch,
645 646
		     ulong *linear)
{
647 648
	struct desc_struct desc;
	bool usable;
649
	ulong la;
650
	u32 lim;
651
	u16 sel;
652
	unsigned cpl;
653

654
	la = seg_base(ctxt, addr.seg) + addr.ea;
655 656 657 658 659 660
	switch (ctxt->mode) {
	case X86EMUL_MODE_PROT64:
		if (((signed long)la << 16) >> 16 != la)
			return emulate_gp(ctxt, 0);
		break;
	default:
661 662
		usable = ctxt->ops->get_segment(ctxt, &sel, &desc, NULL,
						addr.seg);
663 664
		if (!usable)
			goto bad;
665 666 667
		/* code segment in protected mode or read-only data segment */
		if ((((ctxt->mode != X86EMUL_MODE_REAL) && (desc.type & 8))
					|| !(desc.type & 2)) && write)
668 669
			goto bad;
		/* unreadable code segment */
670
		if (!fetch && (desc.type & 8) && !(desc.type & 2))
671 672
			goto bad;
		lim = desc_limit_scaled(&desc);
673 674 675 676 677 678
		if ((ctxt->mode == X86EMUL_MODE_REAL) && !fetch &&
		    (ctxt->d & NoBigReal)) {
			/* la is between zero and 0xffff */
			if (la > 0xffff || (u32)(la + size - 1) > 0xffff)
				goto bad;
		} else if ((desc.type & 8) || !(desc.type & 4)) {
679 680 681 682
			/* expand-up segment */
			if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
				goto bad;
		} else {
G
Guo Chao 已提交
683
			/* expand-down segment */
684 685 686 687 688 689
			if (addr.ea <= lim || (u32)(addr.ea + size - 1) <= lim)
				goto bad;
			lim = desc.d ? 0xffffffff : 0xffff;
			if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
				goto bad;
		}
690
		cpl = ctxt->ops->cpl(ctxt);
691 692 693 694 695 696 697 698 699 700 701 702 703 704 705
		if (!(desc.type & 8)) {
			/* data segment */
			if (cpl > desc.dpl)
				goto bad;
		} else if ((desc.type & 8) && !(desc.type & 4)) {
			/* nonconforming code segment */
			if (cpl != desc.dpl)
				goto bad;
		} else if ((desc.type & 8) && (desc.type & 4)) {
			/* conforming code segment */
			if (cpl < desc.dpl)
				goto bad;
		}
		break;
	}
706
	if (fetch ? ctxt->mode != X86EMUL_MODE_PROT64 : ctxt->ad_bytes != 8)
707
		la &= (u32)-1;
708 709
	if (insn_aligned(ctxt, size) && ((la & (size - 1)) != 0))
		return emulate_gp(ctxt, 0);
710 711
	*linear = la;
	return X86EMUL_CONTINUE;
712 713
bad:
	if (addr.seg == VCPU_SREG_SS)
714
		return emulate_ss(ctxt, sel);
715
	else
716
		return emulate_gp(ctxt, sel);
717 718
}

719 720 721 722 723 724 725 726 727
static int linearize(struct x86_emulate_ctxt *ctxt,
		     struct segmented_address addr,
		     unsigned size, bool write,
		     ulong *linear)
{
	return __linearize(ctxt, addr, size, write, false, linear);
}


728 729 730 731 732
static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
			      struct segmented_address addr,
			      void *data,
			      unsigned size)
{
733 734 735
	int rc;
	ulong linear;

736
	rc = linearize(ctxt, addr, size, false, &linear);
737 738
	if (rc != X86EMUL_CONTINUE)
		return rc;
739
	return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception);
740 741
}

742
/*
743
 * Prefetch the remaining bytes of the instruction without crossing page
744 745
 * boundary if they are not in fetch_cache yet.
 */
746
static int __do_insn_fetch_bytes(struct x86_emulate_ctxt *ctxt, int op_size)
747 748
{
	int rc;
749
	unsigned size;
750
	unsigned long linear;
751
	int cur_size = ctxt->fetch.end - ctxt->fetch.data;
752
	struct segmented_address addr = { .seg = VCPU_SREG_CS,
753 754
					   .ea = ctxt->eip + cur_size };

755 756 757 758 759 760
	size = 15UL ^ cur_size;
	rc = __linearize(ctxt, addr, size, false, true, &linear);
	if (unlikely(rc != X86EMUL_CONTINUE))
		return rc;

	size = min_t(unsigned, size, PAGE_SIZE - offset_in_page(linear));
761 762 763 764 765 766 767 768

	/*
	 * One instruction can only straddle two pages,
	 * and one has been loaded at the beginning of
	 * x86_decode_insn.  So, if not enough bytes
	 * still, we must have hit the 15-byte boundary.
	 */
	if (unlikely(size < op_size))
769
		return X86EMUL_UNHANDLEABLE;
770
	rc = ctxt->ops->fetch(ctxt, linear, ctxt->fetch.end,
771 772 773
			      size, &ctxt->exception);
	if (unlikely(rc != X86EMUL_CONTINUE))
		return rc;
774
	ctxt->fetch.end += size;
775
	return X86EMUL_CONTINUE;
776 777
}

778 779
static __always_inline int do_insn_fetch_bytes(struct x86_emulate_ctxt *ctxt,
					       unsigned size)
780
{
781
	if (unlikely(ctxt->fetch.end - ctxt->fetch.ptr < size))
782 783 784
		return __do_insn_fetch_bytes(ctxt, size);
	else
		return X86EMUL_CONTINUE;
785 786
}

787
/* Fetch next part of the instruction being emulated. */
788
#define insn_fetch(_type, _ctxt)					\
789 790 791
({	_type _x;							\
									\
	rc = do_insn_fetch_bytes(_ctxt, sizeof(_type));			\
792 793
	if (rc != X86EMUL_CONTINUE)					\
		goto done;						\
794
	ctxt->_eip += sizeof(_type);					\
795 796
	_x = *(_type __aligned(1) *) ctxt->fetch.ptr;			\
	ctxt->fetch.ptr += sizeof(_type);				\
797
	_x;								\
798 799
})

800
#define insn_fetch_arr(_arr, _size, _ctxt)				\
801 802
({									\
	rc = do_insn_fetch_bytes(_ctxt, _size);				\
803 804
	if (rc != X86EMUL_CONTINUE)					\
		goto done;						\
805
	ctxt->_eip += (_size);						\
806 807
	memcpy(_arr, ctxt->fetch.ptr, _size);				\
	ctxt->fetch.ptr += (_size);					\
808 809
})

810 811 812 813 814
/*
 * Given the 'reg' portion of a ModRM byte, and a register block, return a
 * pointer into the block that addresses the relevant register.
 * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
 */
815
static void *decode_register(struct x86_emulate_ctxt *ctxt, u8 modrm_reg,
816
			     int byteop)
A
Avi Kivity 已提交
817 818
{
	void *p;
819
	int highbyte_regs = (ctxt->rex_prefix == 0) && byteop;
A
Avi Kivity 已提交
820 821

	if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
822 823 824
		p = (unsigned char *)reg_rmw(ctxt, modrm_reg & 3) + 1;
	else
		p = reg_rmw(ctxt, modrm_reg);
A
Avi Kivity 已提交
825 826 827 828
	return p;
}

static int read_descriptor(struct x86_emulate_ctxt *ctxt,
829
			   struct segmented_address addr,
A
Avi Kivity 已提交
830 831 832 833 834 835 836
			   u16 *size, unsigned long *address, int op_bytes)
{
	int rc;

	if (op_bytes == 2)
		op_bytes = 3;
	*address = 0;
837
	rc = segmented_read_std(ctxt, addr, size, 2);
838
	if (rc != X86EMUL_CONTINUE)
A
Avi Kivity 已提交
839
		return rc;
840
	addr.ea += 2;
841
	rc = segmented_read_std(ctxt, addr, address, op_bytes);
A
Avi Kivity 已提交
842 843 844
	return rc;
}

845 846 847 848 849 850 851 852 853 854
FASTOP2(add);
FASTOP2(or);
FASTOP2(adc);
FASTOP2(sbb);
FASTOP2(and);
FASTOP2(sub);
FASTOP2(xor);
FASTOP2(cmp);
FASTOP2(test);

855 856
FASTOP1SRC2(mul, mul_ex);
FASTOP1SRC2(imul, imul_ex);
857 858
FASTOP1SRC2EX(div, div_ex);
FASTOP1SRC2EX(idiv, idiv_ex);
859

860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884
FASTOP3WCL(shld);
FASTOP3WCL(shrd);

FASTOP2W(imul);

FASTOP1(not);
FASTOP1(neg);
FASTOP1(inc);
FASTOP1(dec);

FASTOP2CL(rol);
FASTOP2CL(ror);
FASTOP2CL(rcl);
FASTOP2CL(rcr);
FASTOP2CL(shl);
FASTOP2CL(shr);
FASTOP2CL(sar);

FASTOP2W(bsf);
FASTOP2W(bsr);
FASTOP2W(bt);
FASTOP2W(bts);
FASTOP2W(btr);
FASTOP2W(btc);

885 886
FASTOP2(xadd);

887
static u8 test_cc(unsigned int condition, unsigned long flags)
888
{
889 890
	u8 rc;
	void (*fop)(void) = (void *)em_setcc + 4 * (condition & 0xf);
891

892
	flags = (flags & EFLAGS_MASK) | X86_EFLAGS_IF;
893
	asm("push %[flags]; popf; call *%[fastop]"
894 895
	    : "=a"(rc) : [fastop]"r"(fop), [flags]"r"(flags));
	return rc;
896 897
}

898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915
static void fetch_register_operand(struct operand *op)
{
	switch (op->bytes) {
	case 1:
		op->val = *(u8 *)op->addr.reg;
		break;
	case 2:
		op->val = *(u16 *)op->addr.reg;
		break;
	case 4:
		op->val = *(u32 *)op->addr.reg;
		break;
	case 8:
		op->val = *(u64 *)op->addr.reg;
		break;
	}
}

A
Avi Kivity 已提交
916 917 918 919
static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
920 921 922 923 924 925 926 927
	case 0: asm("movdqa %%xmm0, %0" : "=m"(*data)); break;
	case 1: asm("movdqa %%xmm1, %0" : "=m"(*data)); break;
	case 2: asm("movdqa %%xmm2, %0" : "=m"(*data)); break;
	case 3: asm("movdqa %%xmm3, %0" : "=m"(*data)); break;
	case 4: asm("movdqa %%xmm4, %0" : "=m"(*data)); break;
	case 5: asm("movdqa %%xmm5, %0" : "=m"(*data)); break;
	case 6: asm("movdqa %%xmm6, %0" : "=m"(*data)); break;
	case 7: asm("movdqa %%xmm7, %0" : "=m"(*data)); break;
A
Avi Kivity 已提交
928
#ifdef CONFIG_X86_64
929 930 931 932 933 934 935 936
	case 8: asm("movdqa %%xmm8, %0" : "=m"(*data)); break;
	case 9: asm("movdqa %%xmm9, %0" : "=m"(*data)); break;
	case 10: asm("movdqa %%xmm10, %0" : "=m"(*data)); break;
	case 11: asm("movdqa %%xmm11, %0" : "=m"(*data)); break;
	case 12: asm("movdqa %%xmm12, %0" : "=m"(*data)); break;
	case 13: asm("movdqa %%xmm13, %0" : "=m"(*data)); break;
	case 14: asm("movdqa %%xmm14, %0" : "=m"(*data)); break;
	case 15: asm("movdqa %%xmm15, %0" : "=m"(*data)); break;
A
Avi Kivity 已提交
937 938 939 940 941 942 943 944 945 946 947
#endif
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
			  int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
948 949 950 951 952 953 954 955
	case 0: asm("movdqa %0, %%xmm0" : : "m"(*data)); break;
	case 1: asm("movdqa %0, %%xmm1" : : "m"(*data)); break;
	case 2: asm("movdqa %0, %%xmm2" : : "m"(*data)); break;
	case 3: asm("movdqa %0, %%xmm3" : : "m"(*data)); break;
	case 4: asm("movdqa %0, %%xmm4" : : "m"(*data)); break;
	case 5: asm("movdqa %0, %%xmm5" : : "m"(*data)); break;
	case 6: asm("movdqa %0, %%xmm6" : : "m"(*data)); break;
	case 7: asm("movdqa %0, %%xmm7" : : "m"(*data)); break;
A
Avi Kivity 已提交
956
#ifdef CONFIG_X86_64
957 958 959 960 961 962 963 964
	case 8: asm("movdqa %0, %%xmm8" : : "m"(*data)); break;
	case 9: asm("movdqa %0, %%xmm9" : : "m"(*data)); break;
	case 10: asm("movdqa %0, %%xmm10" : : "m"(*data)); break;
	case 11: asm("movdqa %0, %%xmm11" : : "m"(*data)); break;
	case 12: asm("movdqa %0, %%xmm12" : : "m"(*data)); break;
	case 13: asm("movdqa %0, %%xmm13" : : "m"(*data)); break;
	case 14: asm("movdqa %0, %%xmm14" : : "m"(*data)); break;
	case 15: asm("movdqa %0, %%xmm15" : : "m"(*data)); break;
A
Avi Kivity 已提交
965 966 967 968 969 970
#endif
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

A
Avi Kivity 已提交
971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004
static void read_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
	case 0: asm("movq %%mm0, %0" : "=m"(*data)); break;
	case 1: asm("movq %%mm1, %0" : "=m"(*data)); break;
	case 2: asm("movq %%mm2, %0" : "=m"(*data)); break;
	case 3: asm("movq %%mm3, %0" : "=m"(*data)); break;
	case 4: asm("movq %%mm4, %0" : "=m"(*data)); break;
	case 5: asm("movq %%mm5, %0" : "=m"(*data)); break;
	case 6: asm("movq %%mm6, %0" : "=m"(*data)); break;
	case 7: asm("movq %%mm7, %0" : "=m"(*data)); break;
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

static void write_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
	case 0: asm("movq %0, %%mm0" : : "m"(*data)); break;
	case 1: asm("movq %0, %%mm1" : : "m"(*data)); break;
	case 2: asm("movq %0, %%mm2" : : "m"(*data)); break;
	case 3: asm("movq %0, %%mm3" : : "m"(*data)); break;
	case 4: asm("movq %0, %%mm4" : : "m"(*data)); break;
	case 5: asm("movq %0, %%mm5" : : "m"(*data)); break;
	case 6: asm("movq %0, %%mm6" : : "m"(*data)); break;
	case 7: asm("movq %0, %%mm7" : : "m"(*data)); break;
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051
static int em_fninit(struct x86_emulate_ctxt *ctxt)
{
	if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
		return emulate_nm(ctxt);

	ctxt->ops->get_fpu(ctxt);
	asm volatile("fninit");
	ctxt->ops->put_fpu(ctxt);
	return X86EMUL_CONTINUE;
}

static int em_fnstcw(struct x86_emulate_ctxt *ctxt)
{
	u16 fcw;

	if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
		return emulate_nm(ctxt);

	ctxt->ops->get_fpu(ctxt);
	asm volatile("fnstcw %0": "+m"(fcw));
	ctxt->ops->put_fpu(ctxt);

	/* force 2 byte destination */
	ctxt->dst.bytes = 2;
	ctxt->dst.val = fcw;

	return X86EMUL_CONTINUE;
}

static int em_fnstsw(struct x86_emulate_ctxt *ctxt)
{
	u16 fsw;

	if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
		return emulate_nm(ctxt);

	ctxt->ops->get_fpu(ctxt);
	asm volatile("fnstsw %0": "+m"(fsw));
	ctxt->ops->put_fpu(ctxt);

	/* force 2 byte destination */
	ctxt->dst.bytes = 2;
	ctxt->dst.val = fsw;

	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
1052
static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
1053
				    struct operand *op)
1054
{
1055
	unsigned reg = ctxt->modrm_reg;
1056

1057 1058
	if (!(ctxt->d & ModRM))
		reg = (ctxt->b & 7) | ((ctxt->rex_prefix & 1) << 3);
A
Avi Kivity 已提交
1059

1060
	if (ctxt->d & Sse) {
A
Avi Kivity 已提交
1061 1062 1063 1064 1065 1066
		op->type = OP_XMM;
		op->bytes = 16;
		op->addr.xmm = reg;
		read_sse_reg(ctxt, &op->vec_val, reg);
		return;
	}
A
Avi Kivity 已提交
1067 1068 1069 1070 1071 1072 1073
	if (ctxt->d & Mmx) {
		reg &= 7;
		op->type = OP_MM;
		op->bytes = 8;
		op->addr.mm = reg;
		return;
	}
A
Avi Kivity 已提交
1074

1075
	op->type = OP_REG;
1076 1077 1078
	op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
	op->addr.reg = decode_register(ctxt, reg, ctxt->d & ByteOp);

1079
	fetch_register_operand(op);
1080 1081 1082
	op->orig_val = op->val;
}

1083 1084 1085 1086 1087 1088
static void adjust_modrm_seg(struct x86_emulate_ctxt *ctxt, int base_reg)
{
	if (base_reg == VCPU_REGS_RSP || base_reg == VCPU_REGS_RBP)
		ctxt->modrm_seg = VCPU_SREG_SS;
}

1089
static int decode_modrm(struct x86_emulate_ctxt *ctxt,
1090
			struct operand *op)
1091 1092
{
	u8 sib;
B
Bandan Das 已提交
1093
	int index_reg, base_reg, scale;
1094
	int rc = X86EMUL_CONTINUE;
1095
	ulong modrm_ea = 0;
1096

B
Bandan Das 已提交
1097 1098 1099
	ctxt->modrm_reg = ((ctxt->rex_prefix << 1) & 8); /* REX.R */
	index_reg = (ctxt->rex_prefix << 2) & 8; /* REX.X */
	base_reg = (ctxt->rex_prefix << 3) & 8; /* REX.B */
1100

B
Bandan Das 已提交
1101
	ctxt->modrm_mod = (ctxt->modrm & 0xc0) >> 6;
1102
	ctxt->modrm_reg |= (ctxt->modrm & 0x38) >> 3;
B
Bandan Das 已提交
1103
	ctxt->modrm_rm = base_reg | (ctxt->modrm & 0x07);
1104
	ctxt->modrm_seg = VCPU_SREG_DS;
1105

1106
	if (ctxt->modrm_mod == 3 || (ctxt->d & NoMod)) {
1107
		op->type = OP_REG;
1108
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
1109
		op->addr.reg = decode_register(ctxt, ctxt->modrm_rm,
1110
				ctxt->d & ByteOp);
1111
		if (ctxt->d & Sse) {
A
Avi Kivity 已提交
1112 1113
			op->type = OP_XMM;
			op->bytes = 16;
1114 1115
			op->addr.xmm = ctxt->modrm_rm;
			read_sse_reg(ctxt, &op->vec_val, ctxt->modrm_rm);
A
Avi Kivity 已提交
1116 1117
			return rc;
		}
A
Avi Kivity 已提交
1118 1119 1120
		if (ctxt->d & Mmx) {
			op->type = OP_MM;
			op->bytes = 8;
1121
			op->addr.mm = ctxt->modrm_rm & 7;
A
Avi Kivity 已提交
1122 1123
			return rc;
		}
1124
		fetch_register_operand(op);
1125 1126 1127
		return rc;
	}

1128 1129
	op->type = OP_MEM;

1130
	if (ctxt->ad_bytes == 2) {
1131 1132 1133 1134
		unsigned bx = reg_read(ctxt, VCPU_REGS_RBX);
		unsigned bp = reg_read(ctxt, VCPU_REGS_RBP);
		unsigned si = reg_read(ctxt, VCPU_REGS_RSI);
		unsigned di = reg_read(ctxt, VCPU_REGS_RDI);
1135 1136

		/* 16-bit ModR/M decode. */
1137
		switch (ctxt->modrm_mod) {
1138
		case 0:
1139
			if (ctxt->modrm_rm == 6)
1140
				modrm_ea += insn_fetch(u16, ctxt);
1141 1142
			break;
		case 1:
1143
			modrm_ea += insn_fetch(s8, ctxt);
1144 1145
			break;
		case 2:
1146
			modrm_ea += insn_fetch(u16, ctxt);
1147 1148
			break;
		}
1149
		switch (ctxt->modrm_rm) {
1150
		case 0:
1151
			modrm_ea += bx + si;
1152 1153
			break;
		case 1:
1154
			modrm_ea += bx + di;
1155 1156
			break;
		case 2:
1157
			modrm_ea += bp + si;
1158 1159
			break;
		case 3:
1160
			modrm_ea += bp + di;
1161 1162
			break;
		case 4:
1163
			modrm_ea += si;
1164 1165
			break;
		case 5:
1166
			modrm_ea += di;
1167 1168
			break;
		case 6:
1169
			if (ctxt->modrm_mod != 0)
1170
				modrm_ea += bp;
1171 1172
			break;
		case 7:
1173
			modrm_ea += bx;
1174 1175
			break;
		}
1176 1177 1178
		if (ctxt->modrm_rm == 2 || ctxt->modrm_rm == 3 ||
		    (ctxt->modrm_rm == 6 && ctxt->modrm_mod != 0))
			ctxt->modrm_seg = VCPU_SREG_SS;
1179
		modrm_ea = (u16)modrm_ea;
1180 1181
	} else {
		/* 32/64-bit ModR/M decode. */
1182
		if ((ctxt->modrm_rm & 7) == 4) {
1183
			sib = insn_fetch(u8, ctxt);
1184 1185 1186 1187
			index_reg |= (sib >> 3) & 7;
			base_reg |= sib & 7;
			scale = sib >> 6;

1188
			if ((base_reg & 7) == 5 && ctxt->modrm_mod == 0)
1189
				modrm_ea += insn_fetch(s32, ctxt);
1190
			else {
1191
				modrm_ea += reg_read(ctxt, base_reg);
1192 1193
				adjust_modrm_seg(ctxt, base_reg);
			}
1194
			if (index_reg != 4)
1195
				modrm_ea += reg_read(ctxt, index_reg) << scale;
1196
		} else if ((ctxt->modrm_rm & 7) == 5 && ctxt->modrm_mod == 0) {
1197
			if (ctxt->mode == X86EMUL_MODE_PROT64)
1198
				ctxt->rip_relative = 1;
1199 1200
		} else {
			base_reg = ctxt->modrm_rm;
1201
			modrm_ea += reg_read(ctxt, base_reg);
1202 1203
			adjust_modrm_seg(ctxt, base_reg);
		}
1204
		switch (ctxt->modrm_mod) {
1205
		case 0:
1206
			if (ctxt->modrm_rm == 5)
1207
				modrm_ea += insn_fetch(s32, ctxt);
1208 1209
			break;
		case 1:
1210
			modrm_ea += insn_fetch(s8, ctxt);
1211 1212
			break;
		case 2:
1213
			modrm_ea += insn_fetch(s32, ctxt);
1214 1215 1216
			break;
		}
	}
1217
	op->addr.mem.ea = modrm_ea;
1218 1219 1220
	if (ctxt->ad_bytes != 8)
		ctxt->memop.addr.mem.ea = (u32)ctxt->memop.addr.mem.ea;

1221 1222 1223 1224 1225
done:
	return rc;
}

static int decode_abs(struct x86_emulate_ctxt *ctxt,
1226
		      struct operand *op)
1227
{
1228
	int rc = X86EMUL_CONTINUE;
1229

1230
	op->type = OP_MEM;
1231
	switch (ctxt->ad_bytes) {
1232
	case 2:
1233
		op->addr.mem.ea = insn_fetch(u16, ctxt);
1234 1235
		break;
	case 4:
1236
		op->addr.mem.ea = insn_fetch(u32, ctxt);
1237 1238
		break;
	case 8:
1239
		op->addr.mem.ea = insn_fetch(u64, ctxt);
1240 1241 1242 1243 1244 1245
		break;
	}
done:
	return rc;
}

1246
static void fetch_bit_operand(struct x86_emulate_ctxt *ctxt)
1247
{
1248
	long sv = 0, mask;
1249

1250
	if (ctxt->dst.type == OP_MEM && ctxt->src.type == OP_REG) {
1251
		mask = ~((long)ctxt->dst.bytes * 8 - 1);
1252

1253 1254 1255 1256
		if (ctxt->src.bytes == 2)
			sv = (s16)ctxt->src.val & (s16)mask;
		else if (ctxt->src.bytes == 4)
			sv = (s32)ctxt->src.val & (s32)mask;
1257 1258
		else
			sv = (s64)ctxt->src.val & (s64)mask;
1259

1260
		ctxt->dst.addr.mem.ea += (sv >> 3);
1261
	}
1262 1263

	/* only subword offset */
1264
	ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
1265 1266
}

1267 1268
static int read_emulated(struct x86_emulate_ctxt *ctxt,
			 unsigned long addr, void *dest, unsigned size)
A
Avi Kivity 已提交
1269
{
1270
	int rc;
1271
	struct read_cache *mc = &ctxt->mem_read;
A
Avi Kivity 已提交
1272

1273 1274
	if (mc->pos < mc->end)
		goto read_cached;
A
Avi Kivity 已提交
1275

1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287
	WARN_ON((mc->end + size) >= sizeof(mc->data));

	rc = ctxt->ops->read_emulated(ctxt, addr, mc->data + mc->end, size,
				      &ctxt->exception);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	mc->end += size;

read_cached:
	memcpy(dest, mc->data + mc->pos, size);
	mc->pos += size;
1288 1289
	return X86EMUL_CONTINUE;
}
A
Avi Kivity 已提交
1290

1291 1292 1293 1294 1295
static int segmented_read(struct x86_emulate_ctxt *ctxt,
			  struct segmented_address addr,
			  void *data,
			  unsigned size)
{
1296 1297 1298
	int rc;
	ulong linear;

1299
	rc = linearize(ctxt, addr, size, false, &linear);
1300 1301
	if (rc != X86EMUL_CONTINUE)
		return rc;
1302
	return read_emulated(ctxt, linear, data, size);
1303 1304 1305 1306 1307 1308 1309
}

static int segmented_write(struct x86_emulate_ctxt *ctxt,
			   struct segmented_address addr,
			   const void *data,
			   unsigned size)
{
1310 1311 1312
	int rc;
	ulong linear;

1313
	rc = linearize(ctxt, addr, size, true, &linear);
1314 1315
	if (rc != X86EMUL_CONTINUE)
		return rc;
1316 1317
	return ctxt->ops->write_emulated(ctxt, linear, data, size,
					 &ctxt->exception);
1318 1319 1320 1321 1322 1323 1324
}

static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
			     struct segmented_address addr,
			     const void *orig_data, const void *data,
			     unsigned size)
{
1325 1326 1327
	int rc;
	ulong linear;

1328
	rc = linearize(ctxt, addr, size, true, &linear);
1329 1330
	if (rc != X86EMUL_CONTINUE)
		return rc;
1331 1332
	return ctxt->ops->cmpxchg_emulated(ctxt, linear, orig_data, data,
					   size, &ctxt->exception);
1333 1334
}

1335 1336 1337 1338
static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
			   unsigned int size, unsigned short port,
			   void *dest)
{
1339
	struct read_cache *rc = &ctxt->io_read;
1340

1341 1342
	if (rc->pos == rc->end) { /* refill pio read ahead */
		unsigned int in_page, n;
1343
		unsigned int count = ctxt->rep_prefix ?
1344
			address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) : 1;
1345
		in_page = (ctxt->eflags & EFLG_DF) ?
1346 1347
			offset_in_page(reg_read(ctxt, VCPU_REGS_RDI)) :
			PAGE_SIZE - offset_in_page(reg_read(ctxt, VCPU_REGS_RDI));
1348
		n = min3(in_page, (unsigned int)sizeof(rc->data) / size, count);
1349 1350 1351
		if (n == 0)
			n = 1;
		rc->pos = rc->end = 0;
1352
		if (!ctxt->ops->pio_in_emulated(ctxt, size, port, rc->data, n))
1353 1354
			return 0;
		rc->end = n * size;
A
Avi Kivity 已提交
1355 1356
	}

1357 1358
	if (ctxt->rep_prefix && (ctxt->d & String) &&
	    !(ctxt->eflags & EFLG_DF)) {
1359 1360 1361 1362 1363 1364 1365 1366
		ctxt->dst.data = rc->data + rc->pos;
		ctxt->dst.type = OP_MEM_STR;
		ctxt->dst.count = (rc->end - rc->pos) / size;
		rc->pos = rc->end;
	} else {
		memcpy(dest, rc->data + rc->pos, size);
		rc->pos += size;
	}
1367 1368
	return 1;
}
A
Avi Kivity 已提交
1369

1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385
static int read_interrupt_descriptor(struct x86_emulate_ctxt *ctxt,
				     u16 index, struct desc_struct *desc)
{
	struct desc_ptr dt;
	ulong addr;

	ctxt->ops->get_idt(ctxt, &dt);

	if (dt.size < index * 8 + 7)
		return emulate_gp(ctxt, index << 3 | 0x2);

	addr = dt.address + index * 8;
	return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
				   &ctxt->exception);
}

1386 1387 1388
static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
				     u16 selector, struct desc_ptr *dt)
{
1389
	const struct x86_emulate_ops *ops = ctxt->ops;
1390
	u32 base3 = 0;
1391

1392 1393
	if (selector & 1 << 2) {
		struct desc_struct desc;
1394 1395
		u16 sel;

1396
		memset (dt, 0, sizeof *dt);
1397 1398
		if (!ops->get_segment(ctxt, &sel, &desc, &base3,
				      VCPU_SREG_LDTR))
1399
			return;
1400

1401
		dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
1402
		dt->address = get_desc_base(&desc) | ((u64)base3 << 32);
1403
	} else
1404
		ops->get_gdt(ctxt, dt);
1405
}
1406

1407 1408
/* allowed just for 8 bytes segments */
static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1409 1410
				   u16 selector, struct desc_struct *desc,
				   ulong *desc_addr_p)
1411 1412 1413 1414
{
	struct desc_ptr dt;
	u16 index = selector >> 3;
	ulong addr;
1415

1416
	get_descriptor_table_ptr(ctxt, selector, &dt);
1417

1418 1419
	if (dt.size < index * 8 + 7)
		return emulate_gp(ctxt, selector & 0xfffc);
1420

1421
	*desc_addr_p = addr = dt.address + index * 8;
1422 1423
	return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
				   &ctxt->exception);
1424
}
1425

1426 1427 1428 1429 1430 1431 1432
/* allowed just for 8 bytes segments */
static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
				    u16 selector, struct desc_struct *desc)
{
	struct desc_ptr dt;
	u16 index = selector >> 3;
	ulong addr;
A
Avi Kivity 已提交
1433

1434
	get_descriptor_table_ptr(ctxt, selector, &dt);
1435

1436 1437
	if (dt.size < index * 8 + 7)
		return emulate_gp(ctxt, selector & 0xfffc);
A
Avi Kivity 已提交
1438

1439
	addr = dt.address + index * 8;
1440 1441
	return ctxt->ops->write_std(ctxt, addr, desc, sizeof *desc,
				    &ctxt->exception);
1442
}
1443

1444
/* Does not support long mode */
1445
static int __load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1446 1447 1448
				     u16 selector, int seg, u8 cpl,
				     bool in_task_switch,
				     struct desc_struct *desc)
1449
{
1450
	struct desc_struct seg_desc, old_desc;
1451
	u8 dpl, rpl;
1452 1453 1454
	unsigned err_vec = GP_VECTOR;
	u32 err_code = 0;
	bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
1455
	ulong desc_addr;
1456
	int ret;
1457
	u16 dummy;
1458
	u32 base3 = 0;
1459

1460
	memset(&seg_desc, 0, sizeof seg_desc);
1461

1462 1463 1464
	if (ctxt->mode == X86EMUL_MODE_REAL) {
		/* set real mode segment descriptor (keep limit etc. for
		 * unreal mode) */
1465
		ctxt->ops->get_segment(ctxt, &dummy, &seg_desc, NULL, seg);
1466 1467
		set_desc_base(&seg_desc, selector << 4);
		goto load;
1468 1469 1470 1471 1472 1473 1474 1475 1476
	} else if (seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86) {
		/* VM86 needs a clean new segment descriptor */
		set_desc_base(&seg_desc, selector << 4);
		set_desc_limit(&seg_desc, 0xffff);
		seg_desc.type = 3;
		seg_desc.p = 1;
		seg_desc.s = 1;
		seg_desc.dpl = 3;
		goto load;
1477 1478
	}

1479 1480 1481 1482 1483 1484 1485
	rpl = selector & 3;

	/* NULL selector is not valid for TR, CS and SS (except for long mode) */
	if ((seg == VCPU_SREG_CS
	     || (seg == VCPU_SREG_SS
		 && (ctxt->mode != X86EMUL_MODE_PROT64 || rpl != cpl))
	     || seg == VCPU_SREG_TR)
1486 1487 1488 1489 1490 1491 1492 1493 1494 1495
	    && null_selector)
		goto exception;

	/* TR should be in GDT only */
	if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
		goto exception;

	if (null_selector) /* for NULL selector skip all following checks */
		goto load;

1496
	ret = read_segment_descriptor(ctxt, selector, &seg_desc, &desc_addr);
1497 1498 1499 1500
	if (ret != X86EMUL_CONTINUE)
		return ret;

	err_code = selector & 0xfffc;
1501
	err_vec = in_task_switch ? TS_VECTOR : GP_VECTOR;
1502

G
Guo Chao 已提交
1503
	/* can't load system descriptor into segment selector */
1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521
	if (seg <= VCPU_SREG_GS && !seg_desc.s)
		goto exception;

	if (!seg_desc.p) {
		err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
		goto exception;
	}

	dpl = seg_desc.dpl;

	switch (seg) {
	case VCPU_SREG_SS:
		/*
		 * segment is not a writable data segment or segment
		 * selector's RPL != CPL or segment selector's RPL != CPL
		 */
		if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
			goto exception;
A
Avi Kivity 已提交
1522
		break;
1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535
	case VCPU_SREG_CS:
		if (!(seg_desc.type & 8))
			goto exception;

		if (seg_desc.type & 4) {
			/* conforming */
			if (dpl > cpl)
				goto exception;
		} else {
			/* nonconforming */
			if (rpl > cpl || dpl != cpl)
				goto exception;
		}
1536 1537 1538 1539 1540 1541 1542 1543 1544
		/* in long-mode d/b must be clear if l is set */
		if (seg_desc.d && seg_desc.l) {
			u64 efer = 0;

			ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
			if (efer & EFER_LMA)
				goto exception;
		}

1545 1546
		/* CS(RPL) <- CPL */
		selector = (selector & 0xfffc) | cpl;
A
Avi Kivity 已提交
1547
		break;
1548 1549 1550
	case VCPU_SREG_TR:
		if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
			goto exception;
1551 1552 1553 1554 1555 1556
		old_desc = seg_desc;
		seg_desc.type |= 2; /* busy */
		ret = ctxt->ops->cmpxchg_emulated(ctxt, desc_addr, &old_desc, &seg_desc,
						  sizeof(seg_desc), &ctxt->exception);
		if (ret != X86EMUL_CONTINUE)
			return ret;
1557 1558 1559 1560 1561 1562
		break;
	case VCPU_SREG_LDTR:
		if (seg_desc.s || seg_desc.type != 2)
			goto exception;
		break;
	default: /*  DS, ES, FS, or GS */
1563
		/*
1564 1565 1566
		 * segment is not a data or readable code segment or
		 * ((segment is a data or nonconforming code segment)
		 * and (both RPL and CPL > DPL))
1567
		 */
1568 1569 1570 1571
		if ((seg_desc.type & 0xa) == 0x8 ||
		    (((seg_desc.type & 0xc) != 0xc) &&
		     (rpl > dpl && cpl > dpl)))
			goto exception;
A
Avi Kivity 已提交
1572
		break;
1573 1574 1575 1576 1577
	}

	if (seg_desc.s) {
		/* mark segment as accessed */
		seg_desc.type |= 1;
1578
		ret = write_segment_descriptor(ctxt, selector, &seg_desc);
1579 1580
		if (ret != X86EMUL_CONTINUE)
			return ret;
1581 1582 1583 1584 1585
	} else if (ctxt->mode == X86EMUL_MODE_PROT64) {
		ret = ctxt->ops->read_std(ctxt, desc_addr+8, &base3,
				sizeof(base3), &ctxt->exception);
		if (ret != X86EMUL_CONTINUE)
			return ret;
1586 1587
	}
load:
1588
	ctxt->ops->set_segment(ctxt, selector, &seg_desc, base3, seg);
1589 1590
	if (desc)
		*desc = seg_desc;
1591 1592
	return X86EMUL_CONTINUE;
exception:
1593
	return emulate_exception(ctxt, err_vec, err_code, true);
1594 1595
}

1596 1597 1598 1599
static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
				   u16 selector, int seg)
{
	u8 cpl = ctxt->ops->cpl(ctxt);
1600
	return __load_segment_descriptor(ctxt, selector, seg, cpl, false, NULL);
1601 1602
}

1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621
static void write_register_operand(struct operand *op)
{
	/* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
	switch (op->bytes) {
	case 1:
		*(u8 *)op->addr.reg = (u8)op->val;
		break;
	case 2:
		*(u16 *)op->addr.reg = (u16)op->val;
		break;
	case 4:
		*op->addr.reg = (u32)op->val;
		break;	/* 64b: zero-extend */
	case 8:
		*op->addr.reg = op->val;
		break;
	}
}

1622
static int writeback(struct x86_emulate_ctxt *ctxt, struct operand *op)
1623
{
1624
	switch (op->type) {
1625
	case OP_REG:
1626
		write_register_operand(op);
A
Avi Kivity 已提交
1627
		break;
1628
	case OP_MEM:
1629
		if (ctxt->lock_prefix)
P
Paolo Bonzini 已提交
1630 1631 1632 1633 1634 1635 1636
			return segmented_cmpxchg(ctxt,
						 op->addr.mem,
						 &op->orig_val,
						 &op->val,
						 op->bytes);
		else
			return segmented_write(ctxt,
1637 1638 1639
					       op->addr.mem,
					       &op->val,
					       op->bytes);
1640
		break;
1641
	case OP_MEM_STR:
P
Paolo Bonzini 已提交
1642 1643 1644 1645
		return segmented_write(ctxt,
				       op->addr.mem,
				       op->data,
				       op->bytes * op->count);
1646
		break;
A
Avi Kivity 已提交
1647
	case OP_XMM:
1648
		write_sse_reg(ctxt, &op->vec_val, op->addr.xmm);
A
Avi Kivity 已提交
1649
		break;
A
Avi Kivity 已提交
1650
	case OP_MM:
1651
		write_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
A
Avi Kivity 已提交
1652
		break;
1653 1654
	case OP_NONE:
		/* no writeback */
1655
		break;
1656
	default:
1657
		break;
A
Avi Kivity 已提交
1658
	}
1659 1660
	return X86EMUL_CONTINUE;
}
A
Avi Kivity 已提交
1661

1662
static int push(struct x86_emulate_ctxt *ctxt, void *data, int bytes)
1663
{
1664
	struct segmented_address addr;
1665

1666
	rsp_increment(ctxt, -bytes);
1667
	addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
1668 1669
	addr.seg = VCPU_SREG_SS;

1670 1671 1672 1673 1674
	return segmented_write(ctxt, addr, data, bytes);
}

static int em_push(struct x86_emulate_ctxt *ctxt)
{
1675
	/* Disable writeback. */
1676
	ctxt->dst.type = OP_NONE;
1677
	return push(ctxt, &ctxt->src.val, ctxt->op_bytes);
1678
}
1679

1680 1681 1682 1683
static int emulate_pop(struct x86_emulate_ctxt *ctxt,
		       void *dest, int len)
{
	int rc;
1684
	struct segmented_address addr;
1685

1686
	addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
1687
	addr.seg = VCPU_SREG_SS;
1688
	rc = segmented_read(ctxt, addr, dest, len);
1689 1690 1691
	if (rc != X86EMUL_CONTINUE)
		return rc;

1692
	rsp_increment(ctxt, len);
1693
	return rc;
1694 1695
}

1696 1697
static int em_pop(struct x86_emulate_ctxt *ctxt)
{
1698
	return emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
1699 1700
}

1701
static int emulate_popf(struct x86_emulate_ctxt *ctxt,
1702
			void *dest, int len)
1703 1704
{
	int rc;
1705 1706
	unsigned long val, change_mask;
	int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
1707
	int cpl = ctxt->ops->cpl(ctxt);
1708

1709
	rc = emulate_pop(ctxt, &val, len);
1710 1711
	if (rc != X86EMUL_CONTINUE)
		return rc;
1712

1713
	change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
1714
		| EFLG_TF | EFLG_DF | EFLG_NT | EFLG_AC | EFLG_ID;
1715

1716 1717 1718 1719 1720 1721 1722 1723 1724 1725
	switch(ctxt->mode) {
	case X86EMUL_MODE_PROT64:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT16:
		if (cpl == 0)
			change_mask |= EFLG_IOPL;
		if (cpl <= iopl)
			change_mask |= EFLG_IF;
		break;
	case X86EMUL_MODE_VM86:
1726 1727
		if (iopl < 3)
			return emulate_gp(ctxt, 0);
1728 1729 1730 1731 1732
		change_mask |= EFLG_IF;
		break;
	default: /* real mode */
		change_mask |= (EFLG_IOPL | EFLG_IF);
		break;
1733
	}
1734 1735 1736 1737 1738

	*(unsigned long *)dest =
		(ctxt->eflags & ~change_mask) | (val & change_mask);

	return rc;
1739 1740
}

1741 1742
static int em_popf(struct x86_emulate_ctxt *ctxt)
{
1743 1744 1745 1746
	ctxt->dst.type = OP_REG;
	ctxt->dst.addr.reg = &ctxt->eflags;
	ctxt->dst.bytes = ctxt->op_bytes;
	return emulate_popf(ctxt, &ctxt->dst.val, ctxt->op_bytes);
1747 1748
}

A
Avi Kivity 已提交
1749 1750 1751 1752 1753
static int em_enter(struct x86_emulate_ctxt *ctxt)
{
	int rc;
	unsigned frame_size = ctxt->src.val;
	unsigned nesting_level = ctxt->src2.val & 31;
1754
	ulong rbp;
A
Avi Kivity 已提交
1755 1756 1757 1758

	if (nesting_level)
		return X86EMUL_UNHANDLEABLE;

1759 1760
	rbp = reg_read(ctxt, VCPU_REGS_RBP);
	rc = push(ctxt, &rbp, stack_size(ctxt));
A
Avi Kivity 已提交
1761 1762
	if (rc != X86EMUL_CONTINUE)
		return rc;
1763
	assign_masked(reg_rmw(ctxt, VCPU_REGS_RBP), reg_read(ctxt, VCPU_REGS_RSP),
A
Avi Kivity 已提交
1764
		      stack_mask(ctxt));
1765 1766
	assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP),
		      reg_read(ctxt, VCPU_REGS_RSP) - frame_size,
A
Avi Kivity 已提交
1767 1768 1769 1770
		      stack_mask(ctxt));
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
1771 1772
static int em_leave(struct x86_emulate_ctxt *ctxt)
{
1773
	assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP), reg_read(ctxt, VCPU_REGS_RBP),
A
Avi Kivity 已提交
1774
		      stack_mask(ctxt));
1775
	return emulate_pop(ctxt, reg_rmw(ctxt, VCPU_REGS_RBP), ctxt->op_bytes);
A
Avi Kivity 已提交
1776 1777
}

1778
static int em_push_sreg(struct x86_emulate_ctxt *ctxt)
1779
{
1780 1781
	int seg = ctxt->src2.val;

1782
	ctxt->src.val = get_segment_selector(ctxt, seg);
1783

1784
	return em_push(ctxt);
1785 1786
}

1787
static int em_pop_sreg(struct x86_emulate_ctxt *ctxt)
1788
{
1789
	int seg = ctxt->src2.val;
1790 1791
	unsigned long selector;
	int rc;
1792

1793
	rc = emulate_pop(ctxt, &selector, ctxt->op_bytes);
1794 1795 1796
	if (rc != X86EMUL_CONTINUE)
		return rc;

1797 1798 1799
	if (ctxt->modrm_reg == VCPU_SREG_SS)
		ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;

1800
	rc = load_segment_descriptor(ctxt, (u16)selector, seg);
1801
	return rc;
1802 1803
}

1804
static int em_pusha(struct x86_emulate_ctxt *ctxt)
1805
{
1806
	unsigned long old_esp = reg_read(ctxt, VCPU_REGS_RSP);
1807 1808
	int rc = X86EMUL_CONTINUE;
	int reg = VCPU_REGS_RAX;
1809

1810 1811
	while (reg <= VCPU_REGS_RDI) {
		(reg == VCPU_REGS_RSP) ?
1812
		(ctxt->src.val = old_esp) : (ctxt->src.val = reg_read(ctxt, reg));
1813

1814
		rc = em_push(ctxt);
1815 1816
		if (rc != X86EMUL_CONTINUE)
			return rc;
1817

1818
		++reg;
1819 1820
	}

1821
	return rc;
1822 1823
}

1824 1825
static int em_pushf(struct x86_emulate_ctxt *ctxt)
{
1826
	ctxt->src.val =  (unsigned long)ctxt->eflags;
1827 1828 1829
	return em_push(ctxt);
}

1830
static int em_popa(struct x86_emulate_ctxt *ctxt)
1831
{
1832 1833
	int rc = X86EMUL_CONTINUE;
	int reg = VCPU_REGS_RDI;
1834

1835 1836
	while (reg >= VCPU_REGS_RAX) {
		if (reg == VCPU_REGS_RSP) {
1837
			rsp_increment(ctxt, ctxt->op_bytes);
1838 1839
			--reg;
		}
1840

1841
		rc = emulate_pop(ctxt, reg_rmw(ctxt, reg), ctxt->op_bytes);
1842 1843 1844
		if (rc != X86EMUL_CONTINUE)
			break;
		--reg;
1845
	}
1846
	return rc;
1847 1848
}

1849
static int __emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
1850
{
1851
	const struct x86_emulate_ops *ops = ctxt->ops;
1852
	int rc;
1853 1854 1855 1856 1857 1858
	struct desc_ptr dt;
	gva_t cs_addr;
	gva_t eip_addr;
	u16 cs, eip;

	/* TODO: Add limit checks */
1859
	ctxt->src.val = ctxt->eflags;
1860
	rc = em_push(ctxt);
1861 1862
	if (rc != X86EMUL_CONTINUE)
		return rc;
1863 1864 1865

	ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);

1866
	ctxt->src.val = get_segment_selector(ctxt, VCPU_SREG_CS);
1867
	rc = em_push(ctxt);
1868 1869
	if (rc != X86EMUL_CONTINUE)
		return rc;
1870

1871
	ctxt->src.val = ctxt->_eip;
1872
	rc = em_push(ctxt);
1873 1874 1875
	if (rc != X86EMUL_CONTINUE)
		return rc;

1876
	ops->get_idt(ctxt, &dt);
1877 1878 1879 1880

	eip_addr = dt.address + (irq << 2);
	cs_addr = dt.address + (irq << 2) + 2;

1881
	rc = ops->read_std(ctxt, cs_addr, &cs, 2, &ctxt->exception);
1882 1883 1884
	if (rc != X86EMUL_CONTINUE)
		return rc;

1885
	rc = ops->read_std(ctxt, eip_addr, &eip, 2, &ctxt->exception);
1886 1887 1888
	if (rc != X86EMUL_CONTINUE)
		return rc;

1889
	rc = load_segment_descriptor(ctxt, cs, VCPU_SREG_CS);
1890 1891 1892
	if (rc != X86EMUL_CONTINUE)
		return rc;

1893
	ctxt->_eip = eip;
1894 1895 1896 1897

	return rc;
}

1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908
int emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
{
	int rc;

	invalidate_registers(ctxt);
	rc = __emulate_int_real(ctxt, irq);
	if (rc == X86EMUL_CONTINUE)
		writeback_registers(ctxt);
	return rc;
}

1909
static int emulate_int(struct x86_emulate_ctxt *ctxt, int irq)
1910 1911 1912
{
	switch(ctxt->mode) {
	case X86EMUL_MODE_REAL:
1913
		return __emulate_int_real(ctxt, irq);
1914 1915 1916 1917 1918 1919 1920 1921 1922 1923
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT64:
	default:
		/* Protected mode interrupts unimplemented yet */
		return X86EMUL_UNHANDLEABLE;
	}
}

1924
static int emulate_iret_real(struct x86_emulate_ctxt *ctxt)
1925
{
1926 1927 1928 1929 1930 1931 1932 1933
	int rc = X86EMUL_CONTINUE;
	unsigned long temp_eip = 0;
	unsigned long temp_eflags = 0;
	unsigned long cs = 0;
	unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
			     EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
			     EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
	unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
1934

1935
	/* TODO: Add stack limit check */
1936

1937
	rc = emulate_pop(ctxt, &temp_eip, ctxt->op_bytes);
1938

1939 1940
	if (rc != X86EMUL_CONTINUE)
		return rc;
1941

1942 1943
	if (temp_eip & ~0xffff)
		return emulate_gp(ctxt, 0);
1944

1945
	rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
1946

1947 1948
	if (rc != X86EMUL_CONTINUE)
		return rc;
1949

1950
	rc = emulate_pop(ctxt, &temp_eflags, ctxt->op_bytes);
1951

1952 1953
	if (rc != X86EMUL_CONTINUE)
		return rc;
1954

1955
	rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
1956

1957 1958
	if (rc != X86EMUL_CONTINUE)
		return rc;
1959

1960
	ctxt->_eip = temp_eip;
1961 1962


1963
	if (ctxt->op_bytes == 4)
1964
		ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
1965
	else if (ctxt->op_bytes == 2) {
1966 1967
		ctxt->eflags &= ~0xffff;
		ctxt->eflags |= temp_eflags;
1968
	}
1969 1970 1971 1972 1973

	ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
	ctxt->eflags |= EFLG_RESERVED_ONE_MASK;

	return rc;
1974 1975
}

1976
static int em_iret(struct x86_emulate_ctxt *ctxt)
1977
{
1978 1979
	switch(ctxt->mode) {
	case X86EMUL_MODE_REAL:
1980
		return emulate_iret_real(ctxt);
1981 1982 1983 1984
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT64:
1985
	default:
1986 1987
		/* iret from protected mode unimplemented yet */
		return X86EMUL_UNHANDLEABLE;
1988 1989 1990
	}
}

1991 1992 1993
static int em_jmp_far(struct x86_emulate_ctxt *ctxt)
{
	int rc;
1994 1995 1996 1997 1998 1999 2000 2001 2002
	unsigned short sel, old_sel;
	struct desc_struct old_desc, new_desc;
	const struct x86_emulate_ops *ops = ctxt->ops;
	u8 cpl = ctxt->ops->cpl(ctxt);

	/* Assignment of RIP may only fail in 64-bit mode */
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		ops->get_segment(ctxt, &old_sel, &old_desc, NULL,
				 VCPU_SREG_CS);
2003

2004
	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
2005

2006 2007
	rc = __load_segment_descriptor(ctxt, sel, VCPU_SREG_CS, cpl, false,
				       &new_desc);
2008 2009 2010
	if (rc != X86EMUL_CONTINUE)
		return rc;

2011 2012 2013 2014 2015 2016 2017 2018
	rc = assign_eip_far(ctxt, ctxt->src.val, new_desc.l);
	if (rc != X86EMUL_CONTINUE) {
		WARN_ON(!ctxt->mode != X86EMUL_MODE_PROT64);
		/* assigning eip failed; restore the old cs */
		ops->set_segment(ctxt, old_sel, &old_desc, 0, VCPU_SREG_CS);
		return rc;
	}
	return rc;
2019 2020
}

2021
static int em_grp45(struct x86_emulate_ctxt *ctxt)
2022
{
2023
	int rc = X86EMUL_CONTINUE;
2024

2025
	switch (ctxt->modrm_reg) {
2026 2027
	case 2: /* call near abs */ {
		long int old_eip;
2028
		old_eip = ctxt->_eip;
2029 2030 2031
		rc = assign_eip_near(ctxt, ctxt->src.val);
		if (rc != X86EMUL_CONTINUE)
			break;
2032
		ctxt->src.val = old_eip;
2033
		rc = em_push(ctxt);
2034 2035
		break;
	}
2036
	case 4: /* jmp abs */
2037
		rc = assign_eip_near(ctxt, ctxt->src.val);
2038
		break;
2039 2040 2041
	case 5: /* jmp far */
		rc = em_jmp_far(ctxt);
		break;
2042
	case 6:	/* push */
2043
		rc = em_push(ctxt);
2044 2045
		break;
	}
2046
	return rc;
2047 2048
}

2049
static int em_cmpxchg8b(struct x86_emulate_ctxt *ctxt)
2050
{
2051
	u64 old = ctxt->dst.orig_val64;
2052

2053 2054 2055
	if (ctxt->dst.bytes == 16)
		return X86EMUL_UNHANDLEABLE;

2056 2057 2058 2059
	if (((u32) (old >> 0) != (u32) reg_read(ctxt, VCPU_REGS_RAX)) ||
	    ((u32) (old >> 32) != (u32) reg_read(ctxt, VCPU_REGS_RDX))) {
		*reg_write(ctxt, VCPU_REGS_RAX) = (u32) (old >> 0);
		*reg_write(ctxt, VCPU_REGS_RDX) = (u32) (old >> 32);
2060
		ctxt->eflags &= ~EFLG_ZF;
2061
	} else {
2062 2063
		ctxt->dst.val64 = ((u64)reg_read(ctxt, VCPU_REGS_RCX) << 32) |
			(u32) reg_read(ctxt, VCPU_REGS_RBX);
2064

2065
		ctxt->eflags |= EFLG_ZF;
2066
	}
2067
	return X86EMUL_CONTINUE;
2068 2069
}

2070 2071
static int em_ret(struct x86_emulate_ctxt *ctxt)
{
2072 2073 2074 2075 2076 2077 2078 2079
	int rc;
	unsigned long eip;

	rc = emulate_pop(ctxt, &eip, ctxt->op_bytes);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	return assign_eip_near(ctxt, eip);
2080 2081
}

2082
static int em_ret_far(struct x86_emulate_ctxt *ctxt)
2083 2084
{
	int rc;
2085 2086
	unsigned long eip, cs;
	u16 old_cs;
2087
	int cpl = ctxt->ops->cpl(ctxt);
2088 2089 2090 2091 2092 2093
	struct desc_struct old_desc, new_desc;
	const struct x86_emulate_ops *ops = ctxt->ops;

	if (ctxt->mode == X86EMUL_MODE_PROT64)
		ops->get_segment(ctxt, &old_cs, &old_desc, NULL,
				 VCPU_SREG_CS);
2094

2095
	rc = emulate_pop(ctxt, &eip, ctxt->op_bytes);
2096
	if (rc != X86EMUL_CONTINUE)
2097
		return rc;
2098
	rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
2099
	if (rc != X86EMUL_CONTINUE)
2100
		return rc;
2101 2102 2103
	/* Outer-privilege level return is not implemented */
	if (ctxt->mode >= X86EMUL_MODE_PROT16 && (cs & 3) > cpl)
		return X86EMUL_UNHANDLEABLE;
2104 2105 2106 2107 2108 2109 2110 2111 2112
	rc = __load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS, 0, false,
				       &new_desc);
	if (rc != X86EMUL_CONTINUE)
		return rc;
	rc = assign_eip_far(ctxt, eip, new_desc.l);
	if (rc != X86EMUL_CONTINUE) {
		WARN_ON(!ctxt->mode != X86EMUL_MODE_PROT64);
		ops->set_segment(ctxt, old_cs, &old_desc, 0, VCPU_SREG_CS);
	}
2113 2114 2115
	return rc;
}

2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126
static int em_ret_far_imm(struct x86_emulate_ctxt *ctxt)
{
        int rc;

        rc = em_ret_far(ctxt);
        if (rc != X86EMUL_CONTINUE)
                return rc;
        rsp_increment(ctxt, ctxt->src.val);
        return X86EMUL_CONTINUE;
}

2127 2128 2129
static int em_cmpxchg(struct x86_emulate_ctxt *ctxt)
{
	/* Save real source value, then compare EAX against destination. */
2130 2131
	ctxt->dst.orig_val = ctxt->dst.val;
	ctxt->dst.val = reg_read(ctxt, VCPU_REGS_RAX);
2132
	ctxt->src.orig_val = ctxt->src.val;
2133
	ctxt->src.val = ctxt->dst.orig_val;
2134
	fastop(ctxt, em_cmp);
2135 2136 2137 2138 2139 2140 2141

	if (ctxt->eflags & EFLG_ZF) {
		/* Success: write back to memory. */
		ctxt->dst.val = ctxt->src.orig_val;
	} else {
		/* Failure: write the value we saw to EAX. */
		ctxt->dst.type = OP_REG;
2142
		ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
2143
		ctxt->dst.val = ctxt->dst.orig_val;
2144 2145 2146 2147
	}
	return X86EMUL_CONTINUE;
}

2148
static int em_lseg(struct x86_emulate_ctxt *ctxt)
2149
{
2150
	int seg = ctxt->src2.val;
2151 2152 2153
	unsigned short sel;
	int rc;

2154
	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
2155

2156
	rc = load_segment_descriptor(ctxt, sel, seg);
2157 2158 2159
	if (rc != X86EMUL_CONTINUE)
		return rc;

2160
	ctxt->dst.val = ctxt->src.val;
2161 2162 2163
	return rc;
}

2164
static void
2165
setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
2166
			struct desc_struct *cs, struct desc_struct *ss)
2167 2168
{
	cs->l = 0;		/* will be adjusted later */
2169
	set_desc_base(cs, 0);	/* flat segment */
2170
	cs->g = 1;		/* 4kb granularity */
2171
	set_desc_limit(cs, 0xfffff);	/* 4GB limit */
2172 2173 2174
	cs->type = 0x0b;	/* Read, Execute, Accessed */
	cs->s = 1;
	cs->dpl = 0;		/* will be adjusted later */
2175 2176
	cs->p = 1;
	cs->d = 1;
2177
	cs->avl = 0;
2178

2179 2180
	set_desc_base(ss, 0);	/* flat segment */
	set_desc_limit(ss, 0xfffff);	/* 4GB limit */
2181 2182 2183
	ss->g = 1;		/* 4kb granularity */
	ss->s = 1;
	ss->type = 0x03;	/* Read/Write, Accessed */
2184
	ss->d = 1;		/* 32bit stack segment */
2185
	ss->dpl = 0;
2186
	ss->p = 1;
2187 2188
	ss->l = 0;
	ss->avl = 0;
2189 2190
}

2191 2192 2193 2194 2195
static bool vendor_intel(struct x86_emulate_ctxt *ctxt)
{
	u32 eax, ebx, ecx, edx;

	eax = ecx = 0;
2196 2197
	ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
	return ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx
2198 2199 2200 2201
		&& ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx
		&& edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx;
}

2202 2203
static bool em_syscall_is_enabled(struct x86_emulate_ctxt *ctxt)
{
2204
	const struct x86_emulate_ops *ops = ctxt->ops;
2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215
	u32 eax, ebx, ecx, edx;

	/*
	 * syscall should always be enabled in longmode - so only become
	 * vendor specific (cpuid) if other modes are active...
	 */
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		return true;

	eax = 0x00000000;
	ecx = 0x00000000;
2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240
	ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
	/*
	 * Intel ("GenuineIntel")
	 * remark: Intel CPUs only support "syscall" in 64bit
	 * longmode. Also an 64bit guest with a
	 * 32bit compat-app running will #UD !! While this
	 * behaviour can be fixed (by emulating) into AMD
	 * response - CPUs of AMD can't behave like Intel.
	 */
	if (ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx &&
	    ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx &&
	    edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx)
		return false;

	/* AMD ("AuthenticAMD") */
	if (ebx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ebx &&
	    ecx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ecx &&
	    edx == X86EMUL_CPUID_VENDOR_AuthenticAMD_edx)
		return true;

	/* AMD ("AMDisbetter!") */
	if (ebx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ebx &&
	    ecx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ecx &&
	    edx == X86EMUL_CPUID_VENDOR_AMDisbetterI_edx)
		return true;
2241 2242 2243 2244 2245

	/* default: (not Intel, not AMD), apply Intel's stricter rules... */
	return false;
}

2246
static int em_syscall(struct x86_emulate_ctxt *ctxt)
2247
{
2248
	const struct x86_emulate_ops *ops = ctxt->ops;
2249
	struct desc_struct cs, ss;
2250
	u64 msr_data;
2251
	u16 cs_sel, ss_sel;
2252
	u64 efer = 0;
2253 2254

	/* syscall is not available in real mode */
2255
	if (ctxt->mode == X86EMUL_MODE_REAL ||
2256 2257
	    ctxt->mode == X86EMUL_MODE_VM86)
		return emulate_ud(ctxt);
2258

2259 2260 2261
	if (!(em_syscall_is_enabled(ctxt)))
		return emulate_ud(ctxt);

2262
	ops->get_msr(ctxt, MSR_EFER, &efer);
2263
	setup_syscalls_segments(ctxt, &cs, &ss);
2264

2265 2266 2267
	if (!(efer & EFER_SCE))
		return emulate_ud(ctxt);

2268
	ops->get_msr(ctxt, MSR_STAR, &msr_data);
2269
	msr_data >>= 32;
2270 2271
	cs_sel = (u16)(msr_data & 0xfffc);
	ss_sel = (u16)(msr_data + 8);
2272

2273
	if (efer & EFER_LMA) {
2274
		cs.d = 0;
2275 2276
		cs.l = 1;
	}
2277 2278
	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2279

2280
	*reg_write(ctxt, VCPU_REGS_RCX) = ctxt->_eip;
2281
	if (efer & EFER_LMA) {
2282
#ifdef CONFIG_X86_64
2283
		*reg_write(ctxt, VCPU_REGS_R11) = ctxt->eflags;
2284

2285
		ops->get_msr(ctxt,
2286 2287
			     ctxt->mode == X86EMUL_MODE_PROT64 ?
			     MSR_LSTAR : MSR_CSTAR, &msr_data);
2288
		ctxt->_eip = msr_data;
2289

2290
		ops->get_msr(ctxt, MSR_SYSCALL_MASK, &msr_data);
2291
		ctxt->eflags &= ~msr_data;
2292 2293 2294
#endif
	} else {
		/* legacy mode */
2295
		ops->get_msr(ctxt, MSR_STAR, &msr_data);
2296
		ctxt->_eip = (u32)msr_data;
2297

2298
		ctxt->eflags &= ~(EFLG_VM | EFLG_IF);
2299 2300
	}

2301
	return X86EMUL_CONTINUE;
2302 2303
}

2304
static int em_sysenter(struct x86_emulate_ctxt *ctxt)
2305
{
2306
	const struct x86_emulate_ops *ops = ctxt->ops;
2307
	struct desc_struct cs, ss;
2308
	u64 msr_data;
2309
	u16 cs_sel, ss_sel;
2310
	u64 efer = 0;
2311

2312
	ops->get_msr(ctxt, MSR_EFER, &efer);
2313
	/* inject #GP if in real mode */
2314 2315
	if (ctxt->mode == X86EMUL_MODE_REAL)
		return emulate_gp(ctxt, 0);
2316

2317 2318 2319 2320 2321 2322 2323 2324
	/*
	 * Not recognized on AMD in compat mode (but is recognized in legacy
	 * mode).
	 */
	if ((ctxt->mode == X86EMUL_MODE_PROT32) && (efer & EFER_LMA)
	    && !vendor_intel(ctxt))
		return emulate_ud(ctxt);

2325 2326 2327
	/* XXX sysenter/sysexit have not been tested in 64bit mode.
	* Therefore, we inject an #UD.
	*/
2328 2329
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		return emulate_ud(ctxt);
2330

2331
	setup_syscalls_segments(ctxt, &cs, &ss);
2332

2333
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
2334 2335
	switch (ctxt->mode) {
	case X86EMUL_MODE_PROT32:
2336 2337
		if ((msr_data & 0xfffc) == 0x0)
			return emulate_gp(ctxt, 0);
2338 2339
		break;
	case X86EMUL_MODE_PROT64:
2340 2341
		if (msr_data == 0x0)
			return emulate_gp(ctxt, 0);
2342
		break;
2343 2344
	default:
		break;
2345 2346
	}

2347
	ctxt->eflags &= ~(EFLG_VM | EFLG_IF);
2348 2349 2350 2351
	cs_sel = (u16)msr_data;
	cs_sel &= ~SELECTOR_RPL_MASK;
	ss_sel = cs_sel + 8;
	ss_sel &= ~SELECTOR_RPL_MASK;
2352
	if (ctxt->mode == X86EMUL_MODE_PROT64 || (efer & EFER_LMA)) {
2353
		cs.d = 0;
2354 2355 2356
		cs.l = 1;
	}

2357 2358
	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2359

2360
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_EIP, &msr_data);
2361
	ctxt->_eip = msr_data;
2362

2363
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_ESP, &msr_data);
2364
	*reg_write(ctxt, VCPU_REGS_RSP) = msr_data;
2365

2366
	return X86EMUL_CONTINUE;
2367 2368
}

2369
static int em_sysexit(struct x86_emulate_ctxt *ctxt)
2370
{
2371
	const struct x86_emulate_ops *ops = ctxt->ops;
2372
	struct desc_struct cs, ss;
2373
	u64 msr_data, rcx, rdx;
2374
	int usermode;
X
Xiao Guangrong 已提交
2375
	u16 cs_sel = 0, ss_sel = 0;
2376

2377 2378
	/* inject #GP if in real mode or Virtual 8086 mode */
	if (ctxt->mode == X86EMUL_MODE_REAL ||
2379 2380
	    ctxt->mode == X86EMUL_MODE_VM86)
		return emulate_gp(ctxt, 0);
2381

2382
	setup_syscalls_segments(ctxt, &cs, &ss);
2383

2384
	if ((ctxt->rex_prefix & 0x8) != 0x0)
2385 2386 2387 2388
		usermode = X86EMUL_MODE_PROT64;
	else
		usermode = X86EMUL_MODE_PROT32;

2389 2390 2391
	rcx = reg_read(ctxt, VCPU_REGS_RCX);
	rdx = reg_read(ctxt, VCPU_REGS_RDX);

2392 2393
	cs.dpl = 3;
	ss.dpl = 3;
2394
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
2395 2396
	switch (usermode) {
	case X86EMUL_MODE_PROT32:
2397
		cs_sel = (u16)(msr_data + 16);
2398 2399
		if ((msr_data & 0xfffc) == 0x0)
			return emulate_gp(ctxt, 0);
2400
		ss_sel = (u16)(msr_data + 24);
2401 2402
		break;
	case X86EMUL_MODE_PROT64:
2403
		cs_sel = (u16)(msr_data + 32);
2404 2405
		if (msr_data == 0x0)
			return emulate_gp(ctxt, 0);
2406 2407
		ss_sel = cs_sel + 8;
		cs.d = 0;
2408
		cs.l = 1;
2409 2410 2411
		if (is_noncanonical_address(rcx) ||
		    is_noncanonical_address(rdx))
			return emulate_gp(ctxt, 0);
2412 2413
		break;
	}
2414 2415
	cs_sel |= SELECTOR_RPL_MASK;
	ss_sel |= SELECTOR_RPL_MASK;
2416

2417 2418
	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2419

2420 2421
	ctxt->_eip = rdx;
	*reg_write(ctxt, VCPU_REGS_RSP) = rcx;
2422

2423
	return X86EMUL_CONTINUE;
2424 2425
}

2426
static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt)
2427 2428 2429 2430 2431 2432 2433
{
	int iopl;
	if (ctxt->mode == X86EMUL_MODE_REAL)
		return false;
	if (ctxt->mode == X86EMUL_MODE_VM86)
		return true;
	iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
2434
	return ctxt->ops->cpl(ctxt) > iopl;
2435 2436 2437 2438 2439
}

static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
					    u16 port, u16 len)
{
2440
	const struct x86_emulate_ops *ops = ctxt->ops;
2441
	struct desc_struct tr_seg;
2442
	u32 base3;
2443
	int r;
2444
	u16 tr, io_bitmap_ptr, perm, bit_idx = port & 0x7;
2445
	unsigned mask = (1 << len) - 1;
2446
	unsigned long base;
2447

2448
	ops->get_segment(ctxt, &tr, &tr_seg, &base3, VCPU_SREG_TR);
2449
	if (!tr_seg.p)
2450
		return false;
2451
	if (desc_limit_scaled(&tr_seg) < 103)
2452
		return false;
2453 2454 2455 2456
	base = get_desc_base(&tr_seg);
#ifdef CONFIG_X86_64
	base |= ((u64)base3) << 32;
#endif
2457
	r = ops->read_std(ctxt, base + 102, &io_bitmap_ptr, 2, NULL);
2458 2459
	if (r != X86EMUL_CONTINUE)
		return false;
2460
	if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
2461
		return false;
2462
	r = ops->read_std(ctxt, base + io_bitmap_ptr + port/8, &perm, 2, NULL);
2463 2464 2465 2466 2467 2468 2469 2470 2471 2472
	if (r != X86EMUL_CONTINUE)
		return false;
	if ((perm >> bit_idx) & mask)
		return false;
	return true;
}

static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
				 u16 port, u16 len)
{
2473 2474 2475
	if (ctxt->perm_ok)
		return true;

2476 2477
	if (emulator_bad_iopl(ctxt))
		if (!emulator_io_port_access_allowed(ctxt, port, len))
2478
			return false;
2479 2480 2481

	ctxt->perm_ok = true;

2482 2483 2484
	return true;
}

2485 2486 2487
static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
				struct tss_segment_16 *tss)
{
2488
	tss->ip = ctxt->_eip;
2489
	tss->flag = ctxt->eflags;
2490 2491 2492 2493 2494 2495 2496 2497
	tss->ax = reg_read(ctxt, VCPU_REGS_RAX);
	tss->cx = reg_read(ctxt, VCPU_REGS_RCX);
	tss->dx = reg_read(ctxt, VCPU_REGS_RDX);
	tss->bx = reg_read(ctxt, VCPU_REGS_RBX);
	tss->sp = reg_read(ctxt, VCPU_REGS_RSP);
	tss->bp = reg_read(ctxt, VCPU_REGS_RBP);
	tss->si = reg_read(ctxt, VCPU_REGS_RSI);
	tss->di = reg_read(ctxt, VCPU_REGS_RDI);
2498

2499 2500 2501 2502 2503
	tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
	tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
	tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
	tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
	tss->ldt = get_segment_selector(ctxt, VCPU_SREG_LDTR);
2504 2505 2506 2507 2508 2509
}

static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
				 struct tss_segment_16 *tss)
{
	int ret;
2510
	u8 cpl;
2511

2512
	ctxt->_eip = tss->ip;
2513
	ctxt->eflags = tss->flag | 2;
2514 2515 2516 2517 2518 2519 2520 2521
	*reg_write(ctxt, VCPU_REGS_RAX) = tss->ax;
	*reg_write(ctxt, VCPU_REGS_RCX) = tss->cx;
	*reg_write(ctxt, VCPU_REGS_RDX) = tss->dx;
	*reg_write(ctxt, VCPU_REGS_RBX) = tss->bx;
	*reg_write(ctxt, VCPU_REGS_RSP) = tss->sp;
	*reg_write(ctxt, VCPU_REGS_RBP) = tss->bp;
	*reg_write(ctxt, VCPU_REGS_RSI) = tss->si;
	*reg_write(ctxt, VCPU_REGS_RDI) = tss->di;
2522 2523 2524 2525 2526

	/*
	 * SDM says that segment selectors are loaded before segment
	 * descriptors
	 */
2527 2528 2529 2530 2531
	set_segment_selector(ctxt, tss->ldt, VCPU_SREG_LDTR);
	set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
	set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
	set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
	set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
2532

2533 2534
	cpl = tss->cs & 3;

2535
	/*
G
Guo Chao 已提交
2536
	 * Now load segment descriptors. If fault happens at this stage
2537 2538
	 * it is handled in a context of new task
	 */
2539 2540
	ret = __load_segment_descriptor(ctxt, tss->ldt, VCPU_SREG_LDTR, cpl,
					true, NULL);
2541 2542
	if (ret != X86EMUL_CONTINUE)
		return ret;
2543 2544
	ret = __load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES, cpl,
					true, NULL);
2545 2546
	if (ret != X86EMUL_CONTINUE)
		return ret;
2547 2548
	ret = __load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS, cpl,
					true, NULL);
2549 2550
	if (ret != X86EMUL_CONTINUE)
		return ret;
2551 2552
	ret = __load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS, cpl,
					true, NULL);
2553 2554
	if (ret != X86EMUL_CONTINUE)
		return ret;
2555 2556
	ret = __load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS, cpl,
					true, NULL);
2557 2558 2559 2560 2561 2562 2563 2564 2565 2566
	if (ret != X86EMUL_CONTINUE)
		return ret;

	return X86EMUL_CONTINUE;
}

static int task_switch_16(struct x86_emulate_ctxt *ctxt,
			  u16 tss_selector, u16 old_tss_sel,
			  ulong old_tss_base, struct desc_struct *new_desc)
{
2567
	const struct x86_emulate_ops *ops = ctxt->ops;
2568 2569
	struct tss_segment_16 tss_seg;
	int ret;
2570
	u32 new_tss_base = get_desc_base(new_desc);
2571

2572
	ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2573
			    &ctxt->exception);
2574
	if (ret != X86EMUL_CONTINUE)
2575 2576 2577
		/* FIXME: need to provide precise fault address */
		return ret;

2578
	save_state_to_tss16(ctxt, &tss_seg);
2579

2580
	ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2581
			     &ctxt->exception);
2582
	if (ret != X86EMUL_CONTINUE)
2583 2584 2585
		/* FIXME: need to provide precise fault address */
		return ret;

2586
	ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
2587
			    &ctxt->exception);
2588
	if (ret != X86EMUL_CONTINUE)
2589 2590 2591 2592 2593 2594
		/* FIXME: need to provide precise fault address */
		return ret;

	if (old_tss_sel != 0xffff) {
		tss_seg.prev_task_link = old_tss_sel;

2595
		ret = ops->write_std(ctxt, new_tss_base,
2596 2597
				     &tss_seg.prev_task_link,
				     sizeof tss_seg.prev_task_link,
2598
				     &ctxt->exception);
2599
		if (ret != X86EMUL_CONTINUE)
2600 2601 2602 2603
			/* FIXME: need to provide precise fault address */
			return ret;
	}

2604
	return load_state_from_tss16(ctxt, &tss_seg);
2605 2606 2607 2608 2609
}

static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
				struct tss_segment_32 *tss)
{
2610
	/* CR3 and ldt selector are not saved intentionally */
2611
	tss->eip = ctxt->_eip;
2612
	tss->eflags = ctxt->eflags;
2613 2614 2615 2616 2617 2618 2619 2620
	tss->eax = reg_read(ctxt, VCPU_REGS_RAX);
	tss->ecx = reg_read(ctxt, VCPU_REGS_RCX);
	tss->edx = reg_read(ctxt, VCPU_REGS_RDX);
	tss->ebx = reg_read(ctxt, VCPU_REGS_RBX);
	tss->esp = reg_read(ctxt, VCPU_REGS_RSP);
	tss->ebp = reg_read(ctxt, VCPU_REGS_RBP);
	tss->esi = reg_read(ctxt, VCPU_REGS_RSI);
	tss->edi = reg_read(ctxt, VCPU_REGS_RDI);
2621

2622 2623 2624 2625 2626 2627
	tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
	tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
	tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
	tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
	tss->fs = get_segment_selector(ctxt, VCPU_SREG_FS);
	tss->gs = get_segment_selector(ctxt, VCPU_SREG_GS);
2628 2629 2630 2631 2632 2633
}

static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
				 struct tss_segment_32 *tss)
{
	int ret;
2634
	u8 cpl;
2635

2636
	if (ctxt->ops->set_cr(ctxt, 3, tss->cr3))
2637
		return emulate_gp(ctxt, 0);
2638
	ctxt->_eip = tss->eip;
2639
	ctxt->eflags = tss->eflags | 2;
2640 2641

	/* General purpose registers */
2642 2643 2644 2645 2646 2647 2648 2649
	*reg_write(ctxt, VCPU_REGS_RAX) = tss->eax;
	*reg_write(ctxt, VCPU_REGS_RCX) = tss->ecx;
	*reg_write(ctxt, VCPU_REGS_RDX) = tss->edx;
	*reg_write(ctxt, VCPU_REGS_RBX) = tss->ebx;
	*reg_write(ctxt, VCPU_REGS_RSP) = tss->esp;
	*reg_write(ctxt, VCPU_REGS_RBP) = tss->ebp;
	*reg_write(ctxt, VCPU_REGS_RSI) = tss->esi;
	*reg_write(ctxt, VCPU_REGS_RDI) = tss->edi;
2650 2651 2652

	/*
	 * SDM says that segment selectors are loaded before segment
2653 2654
	 * descriptors.  This is important because CPL checks will
	 * use CS.RPL.
2655
	 */
2656 2657 2658 2659 2660 2661 2662
	set_segment_selector(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
	set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
	set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
	set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
	set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
	set_segment_selector(ctxt, tss->fs, VCPU_SREG_FS);
	set_segment_selector(ctxt, tss->gs, VCPU_SREG_GS);
2663

2664 2665 2666 2667 2668
	/*
	 * If we're switching between Protected Mode and VM86, we need to make
	 * sure to update the mode before loading the segment descriptors so
	 * that the selectors are interpreted correctly.
	 */
2669
	if (ctxt->eflags & X86_EFLAGS_VM) {
2670
		ctxt->mode = X86EMUL_MODE_VM86;
2671 2672
		cpl = 3;
	} else {
2673
		ctxt->mode = X86EMUL_MODE_PROT32;
2674 2675
		cpl = tss->cs & 3;
	}
2676

2677 2678 2679 2680
	/*
	 * Now load segment descriptors. If fault happenes at this stage
	 * it is handled in a context of new task
	 */
2681 2682
	ret = __load_segment_descriptor(ctxt, tss->ldt_selector, VCPU_SREG_LDTR,
					cpl, true, NULL);
2683 2684
	if (ret != X86EMUL_CONTINUE)
		return ret;
2685 2686
	ret = __load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES, cpl,
					true, NULL);
2687 2688
	if (ret != X86EMUL_CONTINUE)
		return ret;
2689 2690
	ret = __load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS, cpl,
					true, NULL);
2691 2692
	if (ret != X86EMUL_CONTINUE)
		return ret;
2693 2694
	ret = __load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS, cpl,
					true, NULL);
2695 2696
	if (ret != X86EMUL_CONTINUE)
		return ret;
2697 2698
	ret = __load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS, cpl,
					true, NULL);
2699 2700
	if (ret != X86EMUL_CONTINUE)
		return ret;
2701 2702
	ret = __load_segment_descriptor(ctxt, tss->fs, VCPU_SREG_FS, cpl,
					true, NULL);
2703 2704
	if (ret != X86EMUL_CONTINUE)
		return ret;
2705 2706
	ret = __load_segment_descriptor(ctxt, tss->gs, VCPU_SREG_GS, cpl,
					true, NULL);
2707 2708 2709 2710 2711 2712 2713 2714 2715 2716
	if (ret != X86EMUL_CONTINUE)
		return ret;

	return X86EMUL_CONTINUE;
}

static int task_switch_32(struct x86_emulate_ctxt *ctxt,
			  u16 tss_selector, u16 old_tss_sel,
			  ulong old_tss_base, struct desc_struct *new_desc)
{
2717
	const struct x86_emulate_ops *ops = ctxt->ops;
2718 2719
	struct tss_segment_32 tss_seg;
	int ret;
2720
	u32 new_tss_base = get_desc_base(new_desc);
2721 2722
	u32 eip_offset = offsetof(struct tss_segment_32, eip);
	u32 ldt_sel_offset = offsetof(struct tss_segment_32, ldt_selector);
2723

2724
	ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2725
			    &ctxt->exception);
2726
	if (ret != X86EMUL_CONTINUE)
2727 2728 2729
		/* FIXME: need to provide precise fault address */
		return ret;

2730
	save_state_to_tss32(ctxt, &tss_seg);
2731

2732 2733 2734
	/* Only GP registers and segment selectors are saved */
	ret = ops->write_std(ctxt, old_tss_base + eip_offset, &tss_seg.eip,
			     ldt_sel_offset - eip_offset, &ctxt->exception);
2735
	if (ret != X86EMUL_CONTINUE)
2736 2737 2738
		/* FIXME: need to provide precise fault address */
		return ret;

2739
	ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
2740
			    &ctxt->exception);
2741
	if (ret != X86EMUL_CONTINUE)
2742 2743 2744 2745 2746 2747
		/* FIXME: need to provide precise fault address */
		return ret;

	if (old_tss_sel != 0xffff) {
		tss_seg.prev_task_link = old_tss_sel;

2748
		ret = ops->write_std(ctxt, new_tss_base,
2749 2750
				     &tss_seg.prev_task_link,
				     sizeof tss_seg.prev_task_link,
2751
				     &ctxt->exception);
2752
		if (ret != X86EMUL_CONTINUE)
2753 2754 2755 2756
			/* FIXME: need to provide precise fault address */
			return ret;
	}

2757
	return load_state_from_tss32(ctxt, &tss_seg);
2758 2759 2760
}

static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
2761
				   u16 tss_selector, int idt_index, int reason,
2762
				   bool has_error_code, u32 error_code)
2763
{
2764
	const struct x86_emulate_ops *ops = ctxt->ops;
2765 2766
	struct desc_struct curr_tss_desc, next_tss_desc;
	int ret;
2767
	u16 old_tss_sel = get_segment_selector(ctxt, VCPU_SREG_TR);
2768
	ulong old_tss_base =
2769
		ops->get_cached_segment_base(ctxt, VCPU_SREG_TR);
2770
	u32 desc_limit;
2771
	ulong desc_addr;
2772 2773 2774

	/* FIXME: old_tss_base == ~0 ? */

2775
	ret = read_segment_descriptor(ctxt, tss_selector, &next_tss_desc, &desc_addr);
2776 2777
	if (ret != X86EMUL_CONTINUE)
		return ret;
2778
	ret = read_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc, &desc_addr);
2779 2780 2781 2782 2783
	if (ret != X86EMUL_CONTINUE)
		return ret;

	/* FIXME: check that next_tss_desc is tss */

2784 2785 2786 2787 2788
	/*
	 * Check privileges. The three cases are task switch caused by...
	 *
	 * 1. jmp/call/int to task gate: Check against DPL of the task gate
	 * 2. Exception/IRQ/iret: No check is performed
G
Guo Chao 已提交
2789
	 * 3. jmp/call to TSS: Check against DPL of the TSS
2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809
	 */
	if (reason == TASK_SWITCH_GATE) {
		if (idt_index != -1) {
			/* Software interrupts */
			struct desc_struct task_gate_desc;
			int dpl;

			ret = read_interrupt_descriptor(ctxt, idt_index,
							&task_gate_desc);
			if (ret != X86EMUL_CONTINUE)
				return ret;

			dpl = task_gate_desc.dpl;
			if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
				return emulate_gp(ctxt, (idt_index << 3) | 0x2);
		}
	} else if (reason != TASK_SWITCH_IRET) {
		int dpl = next_tss_desc.dpl;
		if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
			return emulate_gp(ctxt, tss_selector);
2810 2811
	}

2812

2813 2814 2815 2816
	desc_limit = desc_limit_scaled(&next_tss_desc);
	if (!next_tss_desc.p ||
	    ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
	     desc_limit < 0x2b)) {
2817
		return emulate_ts(ctxt, tss_selector & 0xfffc);
2818 2819 2820 2821
	}

	if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
		curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
2822
		write_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
2823 2824 2825 2826 2827 2828
	}

	if (reason == TASK_SWITCH_IRET)
		ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;

	/* set back link to prev task only if NT bit is set in eflags
G
Guo Chao 已提交
2829
	   note that old_tss_sel is not used after this point */
2830 2831 2832 2833
	if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
		old_tss_sel = 0xffff;

	if (next_tss_desc.type & 8)
2834
		ret = task_switch_32(ctxt, tss_selector, old_tss_sel,
2835 2836
				     old_tss_base, &next_tss_desc);
	else
2837
		ret = task_switch_16(ctxt, tss_selector, old_tss_sel,
2838
				     old_tss_base, &next_tss_desc);
2839 2840
	if (ret != X86EMUL_CONTINUE)
		return ret;
2841 2842 2843 2844 2845 2846

	if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
		ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;

	if (reason != TASK_SWITCH_IRET) {
		next_tss_desc.type |= (1 << 1); /* set busy flag */
2847
		write_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
2848 2849
	}

2850
	ops->set_cr(ctxt, 0,  ops->get_cr(ctxt, 0) | X86_CR0_TS);
2851
	ops->set_segment(ctxt, tss_selector, &next_tss_desc, 0, VCPU_SREG_TR);
2852

2853
	if (has_error_code) {
2854 2855 2856
		ctxt->op_bytes = ctxt->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
		ctxt->lock_prefix = 0;
		ctxt->src.val = (unsigned long) error_code;
2857
		ret = em_push(ctxt);
2858 2859
	}

2860 2861 2862 2863
	return ret;
}

int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
2864
			 u16 tss_selector, int idt_index, int reason,
2865
			 bool has_error_code, u32 error_code)
2866 2867 2868
{
	int rc;

2869
	invalidate_registers(ctxt);
2870 2871
	ctxt->_eip = ctxt->eip;
	ctxt->dst.type = OP_NONE;
2872

2873
	rc = emulator_do_task_switch(ctxt, tss_selector, idt_index, reason,
2874
				     has_error_code, error_code);
2875

2876
	if (rc == X86EMUL_CONTINUE) {
2877
		ctxt->eip = ctxt->_eip;
2878 2879
		writeback_registers(ctxt);
	}
2880

2881
	return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
2882 2883
}

2884 2885
static void string_addr_inc(struct x86_emulate_ctxt *ctxt, int reg,
		struct operand *op)
2886
{
2887
	int df = (ctxt->eflags & EFLG_DF) ? -op->count : op->count;
2888

2889 2890
	register_address_increment(ctxt, reg_rmw(ctxt, reg), df * op->bytes);
	op->addr.mem.ea = register_address(ctxt, reg_read(ctxt, reg));
2891 2892
}

2893 2894 2895 2896 2897 2898
static int em_das(struct x86_emulate_ctxt *ctxt)
{
	u8 al, old_al;
	bool af, cf, old_cf;

	cf = ctxt->eflags & X86_EFLAGS_CF;
2899
	al = ctxt->dst.val;
2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916

	old_al = al;
	old_cf = cf;
	cf = false;
	af = ctxt->eflags & X86_EFLAGS_AF;
	if ((al & 0x0f) > 9 || af) {
		al -= 6;
		cf = old_cf | (al >= 250);
		af = true;
	} else {
		af = false;
	}
	if (old_al > 0x99 || old_cf) {
		al -= 0x60;
		cf = true;
	}

2917
	ctxt->dst.val = al;
2918
	/* Set PF, ZF, SF */
2919 2920 2921
	ctxt->src.type = OP_IMM;
	ctxt->src.val = 0;
	ctxt->src.bytes = 1;
2922
	fastop(ctxt, em_or);
2923 2924 2925 2926 2927 2928 2929 2930
	ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
	if (cf)
		ctxt->eflags |= X86_EFLAGS_CF;
	if (af)
		ctxt->eflags |= X86_EFLAGS_AF;
	return X86EMUL_CONTINUE;
}

P
Paolo Bonzini 已提交
2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952
static int em_aam(struct x86_emulate_ctxt *ctxt)
{
	u8 al, ah;

	if (ctxt->src.val == 0)
		return emulate_de(ctxt);

	al = ctxt->dst.val & 0xff;
	ah = al / ctxt->src.val;
	al %= ctxt->src.val;

	ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al | (ah << 8);

	/* Set PF, ZF, SF */
	ctxt->src.type = OP_IMM;
	ctxt->src.val = 0;
	ctxt->src.bytes = 1;
	fastop(ctxt, em_or);

	return X86EMUL_CONTINUE;
}

2953 2954 2955 2956 2957 2958 2959 2960 2961
static int em_aad(struct x86_emulate_ctxt *ctxt)
{
	u8 al = ctxt->dst.val & 0xff;
	u8 ah = (ctxt->dst.val >> 8) & 0xff;

	al = (al + (ah * ctxt->src.val)) & 0xff;

	ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al;

2962 2963 2964 2965 2966
	/* Set PF, ZF, SF */
	ctxt->src.type = OP_IMM;
	ctxt->src.val = 0;
	ctxt->src.bytes = 1;
	fastop(ctxt, em_or);
2967 2968 2969 2970

	return X86EMUL_CONTINUE;
}

2971 2972
static int em_call(struct x86_emulate_ctxt *ctxt)
{
2973
	int rc;
2974 2975 2976
	long rel = ctxt->src.val;

	ctxt->src.val = (unsigned long)ctxt->_eip;
2977 2978 2979
	rc = jmp_rel(ctxt, rel);
	if (rc != X86EMUL_CONTINUE)
		return rc;
2980 2981 2982
	return em_push(ctxt);
}

2983 2984 2985 2986 2987
static int em_call_far(struct x86_emulate_ctxt *ctxt)
{
	u16 sel, old_cs;
	ulong old_eip;
	int rc;
2988 2989 2990
	struct desc_struct old_desc, new_desc;
	const struct x86_emulate_ops *ops = ctxt->ops;
	int cpl = ctxt->ops->cpl(ctxt);
2991

2992
	old_eip = ctxt->_eip;
2993
	ops->get_segment(ctxt, &old_cs, &old_desc, NULL, VCPU_SREG_CS);
2994

2995
	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
2996 2997 2998
	rc = __load_segment_descriptor(ctxt, sel, VCPU_SREG_CS, cpl, false,
				       &new_desc);
	if (rc != X86EMUL_CONTINUE)
2999 3000
		return X86EMUL_CONTINUE;

3001 3002 3003
	rc = assign_eip_far(ctxt, ctxt->src.val, new_desc.l);
	if (rc != X86EMUL_CONTINUE)
		goto fail;
3004

3005
	ctxt->src.val = old_cs;
3006
	rc = em_push(ctxt);
3007
	if (rc != X86EMUL_CONTINUE)
3008
		goto fail;
3009

3010
	ctxt->src.val = old_eip;
3011 3012 3013 3014 3015 3016 3017 3018 3019 3020
	rc = em_push(ctxt);
	/* If we failed, we tainted the memory, but the very least we should
	   restore cs */
	if (rc != X86EMUL_CONTINUE)
		goto fail;
	return rc;
fail:
	ops->set_segment(ctxt, old_cs, &old_desc, 0, VCPU_SREG_CS);
	return rc;

3021 3022
}

3023 3024 3025
static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
{
	int rc;
3026
	unsigned long eip;
3027

3028 3029 3030 3031
	rc = emulate_pop(ctxt, &eip, ctxt->op_bytes);
	if (rc != X86EMUL_CONTINUE)
		return rc;
	rc = assign_eip_near(ctxt, eip);
3032 3033
	if (rc != X86EMUL_CONTINUE)
		return rc;
3034
	rsp_increment(ctxt, ctxt->src.val);
3035 3036 3037
	return X86EMUL_CONTINUE;
}

3038 3039 3040
static int em_xchg(struct x86_emulate_ctxt *ctxt)
{
	/* Write back the register source. */
3041 3042
	ctxt->src.val = ctxt->dst.val;
	write_register_operand(&ctxt->src);
3043 3044

	/* Write back the memory destination with implicit LOCK prefix. */
3045 3046
	ctxt->dst.val = ctxt->src.orig_val;
	ctxt->lock_prefix = 1;
3047 3048 3049
	return X86EMUL_CONTINUE;
}

3050 3051
static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
{
3052
	ctxt->dst.val = ctxt->src2.val;
3053
	return fastop(ctxt, em_imul);
3054 3055
}

3056 3057
static int em_cwd(struct x86_emulate_ctxt *ctxt)
{
3058 3059
	ctxt->dst.type = OP_REG;
	ctxt->dst.bytes = ctxt->src.bytes;
3060
	ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
3061
	ctxt->dst.val = ~((ctxt->src.val >> (ctxt->src.bytes * 8 - 1)) - 1);
3062 3063 3064 3065

	return X86EMUL_CONTINUE;
}

3066 3067 3068 3069
static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
{
	u64 tsc = 0;

3070
	ctxt->ops->get_msr(ctxt, MSR_IA32_TSC, &tsc);
3071 3072
	*reg_write(ctxt, VCPU_REGS_RAX) = (u32)tsc;
	*reg_write(ctxt, VCPU_REGS_RDX) = tsc >> 32;
3073 3074 3075
	return X86EMUL_CONTINUE;
}

3076 3077 3078 3079
static int em_rdpmc(struct x86_emulate_ctxt *ctxt)
{
	u64 pmc;

3080
	if (ctxt->ops->read_pmc(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &pmc))
3081
		return emulate_gp(ctxt, 0);
3082 3083
	*reg_write(ctxt, VCPU_REGS_RAX) = (u32)pmc;
	*reg_write(ctxt, VCPU_REGS_RDX) = pmc >> 32;
3084 3085 3086
	return X86EMUL_CONTINUE;
}

3087 3088
static int em_mov(struct x86_emulate_ctxt *ctxt)
{
3089
	memcpy(ctxt->dst.valptr, ctxt->src.valptr, sizeof(ctxt->src.valptr));
3090 3091 3092
	return X86EMUL_CONTINUE;
}

B
Borislav Petkov 已提交
3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127
#define FFL(x) bit(X86_FEATURE_##x)

static int em_movbe(struct x86_emulate_ctxt *ctxt)
{
	u32 ebx, ecx, edx, eax = 1;
	u16 tmp;

	/*
	 * Check MOVBE is set in the guest-visible CPUID leaf.
	 */
	ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
	if (!(ecx & FFL(MOVBE)))
		return emulate_ud(ctxt);

	switch (ctxt->op_bytes) {
	case 2:
		/*
		 * From MOVBE definition: "...When the operand size is 16 bits,
		 * the upper word of the destination register remains unchanged
		 * ..."
		 *
		 * Both casting ->valptr and ->val to u16 breaks strict aliasing
		 * rules so we have to do the operation almost per hand.
		 */
		tmp = (u16)ctxt->src.val;
		ctxt->dst.val &= ~0xffffUL;
		ctxt->dst.val |= (unsigned long)swab16(tmp);
		break;
	case 4:
		ctxt->dst.val = swab32((u32)ctxt->src.val);
		break;
	case 8:
		ctxt->dst.val = swab64(ctxt->src.val);
		break;
	default:
3128
		BUG();
B
Borislav Petkov 已提交
3129 3130 3131 3132
	}
	return X86EMUL_CONTINUE;
}

3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160
static int em_cr_write(struct x86_emulate_ctxt *ctxt)
{
	if (ctxt->ops->set_cr(ctxt, ctxt->modrm_reg, ctxt->src.val))
		return emulate_gp(ctxt, 0);

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

static int em_dr_write(struct x86_emulate_ctxt *ctxt)
{
	unsigned long val;

	if (ctxt->mode == X86EMUL_MODE_PROT64)
		val = ctxt->src.val & ~0ULL;
	else
		val = ctxt->src.val & ~0U;

	/* #UD condition is already handled. */
	if (ctxt->ops->set_dr(ctxt, ctxt->modrm_reg, val) < 0)
		return emulate_gp(ctxt, 0);

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

3161 3162 3163 3164
static int em_wrmsr(struct x86_emulate_ctxt *ctxt)
{
	u64 msr_data;

3165 3166 3167
	msr_data = (u32)reg_read(ctxt, VCPU_REGS_RAX)
		| ((u64)reg_read(ctxt, VCPU_REGS_RDX) << 32);
	if (ctxt->ops->set_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), msr_data))
3168 3169 3170 3171 3172 3173 3174 3175 3176
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

static int em_rdmsr(struct x86_emulate_ctxt *ctxt)
{
	u64 msr_data;

3177
	if (ctxt->ops->get_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &msr_data))
3178 3179
		return emulate_gp(ctxt, 0);

3180 3181
	*reg_write(ctxt, VCPU_REGS_RAX) = (u32)msr_data;
	*reg_write(ctxt, VCPU_REGS_RDX) = msr_data >> 32;
3182 3183 3184
	return X86EMUL_CONTINUE;
}

3185 3186
static int em_mov_rm_sreg(struct x86_emulate_ctxt *ctxt)
{
3187
	if (ctxt->modrm_reg > VCPU_SREG_GS)
3188 3189
		return emulate_ud(ctxt);

3190
	ctxt->dst.val = get_segment_selector(ctxt, ctxt->modrm_reg);
3191 3192 3193 3194 3195
	return X86EMUL_CONTINUE;
}

static int em_mov_sreg_rm(struct x86_emulate_ctxt *ctxt)
{
3196
	u16 sel = ctxt->src.val;
3197

3198
	if (ctxt->modrm_reg == VCPU_SREG_CS || ctxt->modrm_reg > VCPU_SREG_GS)
3199 3200
		return emulate_ud(ctxt);

3201
	if (ctxt->modrm_reg == VCPU_SREG_SS)
3202 3203 3204
		ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;

	/* Disable writeback. */
3205 3206
	ctxt->dst.type = OP_NONE;
	return load_segment_descriptor(ctxt, sel, ctxt->modrm_reg);
3207 3208
}

A
Avi Kivity 已提交
3209 3210 3211 3212 3213 3214 3215 3216 3217
static int em_lldt(struct x86_emulate_ctxt *ctxt)
{
	u16 sel = ctxt->src.val;

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return load_segment_descriptor(ctxt, sel, VCPU_SREG_LDTR);
}

A
Avi Kivity 已提交
3218 3219 3220 3221 3222 3223 3224 3225 3226
static int em_ltr(struct x86_emulate_ctxt *ctxt)
{
	u16 sel = ctxt->src.val;

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return load_segment_descriptor(ctxt, sel, VCPU_SREG_TR);
}

3227 3228
static int em_invlpg(struct x86_emulate_ctxt *ctxt)
{
3229 3230 3231
	int rc;
	ulong linear;

3232
	rc = linearize(ctxt, ctxt->src.addr.mem, 1, false, &linear);
3233
	if (rc == X86EMUL_CONTINUE)
3234
		ctxt->ops->invlpg(ctxt, linear);
3235
	/* Disable writeback. */
3236
	ctxt->dst.type = OP_NONE;
3237 3238 3239
	return X86EMUL_CONTINUE;
}

3240 3241 3242 3243 3244 3245 3246 3247 3248 3249
static int em_clts(struct x86_emulate_ctxt *ctxt)
{
	ulong cr0;

	cr0 = ctxt->ops->get_cr(ctxt, 0);
	cr0 &= ~X86_CR0_TS;
	ctxt->ops->set_cr(ctxt, 0, cr0);
	return X86EMUL_CONTINUE;
}

3250 3251
static int em_vmcall(struct x86_emulate_ctxt *ctxt)
{
3252
	int rc = ctxt->ops->fix_hypercall(ctxt);
3253 3254 3255 3256 3257

	if (rc != X86EMUL_CONTINUE)
		return rc;

	/* Let the processor re-execute the fixed hypercall */
3258
	ctxt->_eip = ctxt->eip;
3259
	/* Disable writeback. */
3260
	ctxt->dst.type = OP_NONE;
3261 3262 3263
	return X86EMUL_CONTINUE;
}

3264 3265 3266 3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279 3280 3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291 3292
static int emulate_store_desc_ptr(struct x86_emulate_ctxt *ctxt,
				  void (*get)(struct x86_emulate_ctxt *ctxt,
					      struct desc_ptr *ptr))
{
	struct desc_ptr desc_ptr;

	if (ctxt->mode == X86EMUL_MODE_PROT64)
		ctxt->op_bytes = 8;
	get(ctxt, &desc_ptr);
	if (ctxt->op_bytes == 2) {
		ctxt->op_bytes = 4;
		desc_ptr.address &= 0x00ffffff;
	}
	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return segmented_write(ctxt, ctxt->dst.addr.mem,
			       &desc_ptr, 2 + ctxt->op_bytes);
}

static int em_sgdt(struct x86_emulate_ctxt *ctxt)
{
	return emulate_store_desc_ptr(ctxt, ctxt->ops->get_gdt);
}

static int em_sidt(struct x86_emulate_ctxt *ctxt)
{
	return emulate_store_desc_ptr(ctxt, ctxt->ops->get_idt);
}

3293 3294 3295 3296 3297
static int em_lgdt(struct x86_emulate_ctxt *ctxt)
{
	struct desc_ptr desc_ptr;
	int rc;

3298 3299
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		ctxt->op_bytes = 8;
3300
	rc = read_descriptor(ctxt, ctxt->src.addr.mem,
3301
			     &desc_ptr.size, &desc_ptr.address,
3302
			     ctxt->op_bytes);
3303 3304 3305 3306
	if (rc != X86EMUL_CONTINUE)
		return rc;
	ctxt->ops->set_gdt(ctxt, &desc_ptr);
	/* Disable writeback. */
3307
	ctxt->dst.type = OP_NONE;
3308 3309 3310
	return X86EMUL_CONTINUE;
}

3311
static int em_vmmcall(struct x86_emulate_ctxt *ctxt)
3312 3313 3314
{
	int rc;

3315 3316
	rc = ctxt->ops->fix_hypercall(ctxt);

3317
	/* Disable writeback. */
3318
	ctxt->dst.type = OP_NONE;
3319 3320 3321 3322 3323 3324 3325 3326
	return rc;
}

static int em_lidt(struct x86_emulate_ctxt *ctxt)
{
	struct desc_ptr desc_ptr;
	int rc;

3327 3328
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		ctxt->op_bytes = 8;
3329
	rc = read_descriptor(ctxt, ctxt->src.addr.mem,
3330
			     &desc_ptr.size, &desc_ptr.address,
3331
			     ctxt->op_bytes);
3332 3333 3334 3335
	if (rc != X86EMUL_CONTINUE)
		return rc;
	ctxt->ops->set_idt(ctxt, &desc_ptr);
	/* Disable writeback. */
3336
	ctxt->dst.type = OP_NONE;
3337 3338 3339 3340 3341
	return X86EMUL_CONTINUE;
}

static int em_smsw(struct x86_emulate_ctxt *ctxt)
{
3342 3343
	if (ctxt->dst.type == OP_MEM)
		ctxt->dst.bytes = 2;
3344
	ctxt->dst.val = ctxt->ops->get_cr(ctxt, 0);
3345 3346 3347 3348 3349 3350
	return X86EMUL_CONTINUE;
}

static int em_lmsw(struct x86_emulate_ctxt *ctxt)
{
	ctxt->ops->set_cr(ctxt, 0, (ctxt->ops->get_cr(ctxt, 0) & ~0x0eul)
3351 3352
			  | (ctxt->src.val & 0x0f));
	ctxt->dst.type = OP_NONE;
3353 3354 3355
	return X86EMUL_CONTINUE;
}

3356 3357
static int em_loop(struct x86_emulate_ctxt *ctxt)
{
3358 3359
	int rc = X86EMUL_CONTINUE;

3360 3361
	register_address_increment(ctxt, reg_rmw(ctxt, VCPU_REGS_RCX), -1);
	if ((address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) != 0) &&
3362
	    (ctxt->b == 0xe2 || test_cc(ctxt->b ^ 0x5, ctxt->eflags)))
3363
		rc = jmp_rel(ctxt, ctxt->src.val);
3364

3365
	return rc;
3366 3367 3368 3369
}

static int em_jcxz(struct x86_emulate_ctxt *ctxt)
{
3370 3371
	int rc = X86EMUL_CONTINUE;

3372
	if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0)
3373
		rc = jmp_rel(ctxt, ctxt->src.val);
3374

3375
	return rc;
3376 3377
}

3378 3379 3380 3381 3382 3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395
static int em_in(struct x86_emulate_ctxt *ctxt)
{
	if (!pio_in_emulated(ctxt, ctxt->dst.bytes, ctxt->src.val,
			     &ctxt->dst.val))
		return X86EMUL_IO_NEEDED;

	return X86EMUL_CONTINUE;
}

static int em_out(struct x86_emulate_ctxt *ctxt)
{
	ctxt->ops->pio_out_emulated(ctxt, ctxt->src.bytes, ctxt->dst.val,
				    &ctxt->src.val, 1);
	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414
static int em_cli(struct x86_emulate_ctxt *ctxt)
{
	if (emulator_bad_iopl(ctxt))
		return emulate_gp(ctxt, 0);

	ctxt->eflags &= ~X86_EFLAGS_IF;
	return X86EMUL_CONTINUE;
}

static int em_sti(struct x86_emulate_ctxt *ctxt)
{
	if (emulator_bad_iopl(ctxt))
		return emulate_gp(ctxt, 0);

	ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
	ctxt->eflags |= X86_EFLAGS_IF;
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
3415 3416 3417 3418
static int em_cpuid(struct x86_emulate_ctxt *ctxt)
{
	u32 eax, ebx, ecx, edx;

3419 3420
	eax = reg_read(ctxt, VCPU_REGS_RAX);
	ecx = reg_read(ctxt, VCPU_REGS_RCX);
A
Avi Kivity 已提交
3421
	ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
3422 3423 3424 3425
	*reg_write(ctxt, VCPU_REGS_RAX) = eax;
	*reg_write(ctxt, VCPU_REGS_RBX) = ebx;
	*reg_write(ctxt, VCPU_REGS_RCX) = ecx;
	*reg_write(ctxt, VCPU_REGS_RDX) = edx;
A
Avi Kivity 已提交
3426 3427 3428
	return X86EMUL_CONTINUE;
}

P
Paolo Bonzini 已提交
3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440
static int em_sahf(struct x86_emulate_ctxt *ctxt)
{
	u32 flags;

	flags = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF;
	flags &= *reg_rmw(ctxt, VCPU_REGS_RAX) >> 8;

	ctxt->eflags &= ~0xffUL;
	ctxt->eflags |= flags | X86_EFLAGS_FIXED;
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
3441 3442
static int em_lahf(struct x86_emulate_ctxt *ctxt)
{
3443 3444
	*reg_rmw(ctxt, VCPU_REGS_RAX) &= ~0xff00UL;
	*reg_rmw(ctxt, VCPU_REGS_RAX) |= (ctxt->eflags & 0xff) << 8;
A
Avi Kivity 已提交
3445 3446 3447
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460 3461 3462
static int em_bswap(struct x86_emulate_ctxt *ctxt)
{
	switch (ctxt->op_bytes) {
#ifdef CONFIG_X86_64
	case 8:
		asm("bswap %0" : "+r"(ctxt->dst.val));
		break;
#endif
	default:
		asm("bswap %0" : "+r"(*(u32 *)&ctxt->dst.val));
		break;
	}
	return X86EMUL_CONTINUE;
}

3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476
static bool valid_cr(int nr)
{
	switch (nr) {
	case 0:
	case 2 ... 4:
	case 8:
		return true;
	default:
		return false;
	}
}

static int check_cr_read(struct x86_emulate_ctxt *ctxt)
{
3477
	if (!valid_cr(ctxt->modrm_reg))
3478 3479 3480 3481 3482 3483 3484
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

static int check_cr_write(struct x86_emulate_ctxt *ctxt)
{
3485 3486
	u64 new_val = ctxt->src.val64;
	int cr = ctxt->modrm_reg;
3487
	u64 efer = 0;
3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504

	static u64 cr_reserved_bits[] = {
		0xffffffff00000000ULL,
		0, 0, 0, /* CR3 checked later */
		CR4_RESERVED_BITS,
		0, 0, 0,
		CR8_RESERVED_BITS,
	};

	if (!valid_cr(cr))
		return emulate_ud(ctxt);

	if (new_val & cr_reserved_bits[cr])
		return emulate_gp(ctxt, 0);

	switch (cr) {
	case 0: {
3505
		u64 cr4;
3506 3507 3508 3509
		if (((new_val & X86_CR0_PG) && !(new_val & X86_CR0_PE)) ||
		    ((new_val & X86_CR0_NW) && !(new_val & X86_CR0_CD)))
			return emulate_gp(ctxt, 0);

3510 3511
		cr4 = ctxt->ops->get_cr(ctxt, 4);
		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
3512 3513 3514 3515 3516 3517 3518 3519 3520 3521

		if ((new_val & X86_CR0_PG) && (efer & EFER_LME) &&
		    !(cr4 & X86_CR4_PAE))
			return emulate_gp(ctxt, 0);

		break;
		}
	case 3: {
		u64 rsvd = 0;

3522 3523
		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
		if (efer & EFER_LMA)
3524 3525 3526 3527 3528 3529 3530 3531
			rsvd = CR3_L_MODE_RESERVED_BITS;

		if (new_val & rsvd)
			return emulate_gp(ctxt, 0);

		break;
		}
	case 4: {
3532
		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543

		if ((efer & EFER_LMA) && !(new_val & X86_CR4_PAE))
			return emulate_gp(ctxt, 0);

		break;
		}
	}

	return X86EMUL_CONTINUE;
}

3544 3545 3546 3547
static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
{
	unsigned long dr7;

3548
	ctxt->ops->get_dr(ctxt, 7, &dr7);
3549 3550 3551 3552 3553 3554 3555

	/* Check if DR7.Global_Enable is set */
	return dr7 & (1 << 13);
}

static int check_dr_read(struct x86_emulate_ctxt *ctxt)
{
3556
	int dr = ctxt->modrm_reg;
3557 3558 3559 3560 3561
	u64 cr4;

	if (dr > 7)
		return emulate_ud(ctxt);

3562
	cr4 = ctxt->ops->get_cr(ctxt, 4);
3563 3564 3565 3566 3567 3568 3569 3570 3571 3572 3573
	if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
		return emulate_ud(ctxt);

	if (check_dr7_gd(ctxt))
		return emulate_db(ctxt);

	return X86EMUL_CONTINUE;
}

static int check_dr_write(struct x86_emulate_ctxt *ctxt)
{
3574 3575
	u64 new_val = ctxt->src.val64;
	int dr = ctxt->modrm_reg;
3576 3577 3578 3579 3580 3581 3582

	if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
		return emulate_gp(ctxt, 0);

	return check_dr_read(ctxt);
}

3583 3584 3585 3586
static int check_svme(struct x86_emulate_ctxt *ctxt)
{
	u64 efer;

3587
	ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
3588 3589 3590 3591 3592 3593 3594 3595 3596

	if (!(efer & EFER_SVME))
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
{
3597
	u64 rax = reg_read(ctxt, VCPU_REGS_RAX);
3598 3599

	/* Valid physical address? */
3600
	if (rax & 0xffff000000000000ULL)
3601 3602 3603 3604 3605
		return emulate_gp(ctxt, 0);

	return check_svme(ctxt);
}

3606 3607
static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
{
3608
	u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
3609

3610
	if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt))
3611 3612 3613 3614 3615
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

3616 3617
static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
{
3618
	u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
3619
	u64 rcx = reg_read(ctxt, VCPU_REGS_RCX);
3620

3621
	if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt)) ||
3622
	    ctxt->ops->check_pmc(ctxt, rcx))
3623 3624 3625 3626 3627
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

3628 3629
static int check_perm_in(struct x86_emulate_ctxt *ctxt)
{
3630 3631
	ctxt->dst.bytes = min(ctxt->dst.bytes, 4u);
	if (!emulator_io_permited(ctxt, ctxt->src.val, ctxt->dst.bytes))
3632 3633 3634 3635 3636 3637 3638
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

static int check_perm_out(struct x86_emulate_ctxt *ctxt)
{
3639 3640
	ctxt->src.bytes = min(ctxt->src.bytes, 4u);
	if (!emulator_io_permited(ctxt, ctxt->dst.val, ctxt->src.bytes))
3641 3642 3643 3644 3645
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

3646
#define D(_y) { .flags = (_y) }
3647 3648 3649
#define DI(_y, _i) { .flags = (_y)|Intercept, .intercept = x86_intercept_##_i }
#define DIP(_y, _i, _p) { .flags = (_y)|Intercept|CheckPerm, \
		      .intercept = x86_intercept_##_i, .check_perm = (_p) }
3650
#define N    D(NotImpl)
3651
#define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
3652 3653
#define G(_f, _g) { .flags = ((_f) | Group | ModRM), .u.group = (_g) }
#define GD(_f, _g) { .flags = ((_f) | GroupDual | ModRM), .u.gdual = (_g) }
3654
#define E(_f, _e) { .flags = ((_f) | Escape | ModRM), .u.esc = (_e) }
3655
#define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
3656
#define F(_f, _e) { .flags = (_f) | Fastop, .u.fastop = (_e) }
3657
#define II(_f, _e, _i) \
3658
	{ .flags = (_f)|Intercept, .u.execute = (_e), .intercept = x86_intercept_##_i }
3659
#define IIP(_f, _e, _i, _p) \
3660 3661
	{ .flags = (_f)|Intercept|CheckPerm, .u.execute = (_e), \
	  .intercept = x86_intercept_##_i, .check_perm = (_p) }
3662
#define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
3663

3664
#define D2bv(_f)      D((_f) | ByteOp), D(_f)
3665
#define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
3666
#define I2bv(_f, _e)  I((_f) | ByteOp, _e), I(_f, _e)
3667
#define F2bv(_f, _e)  F((_f) | ByteOp, _e), F(_f, _e)
3668 3669
#define I2bvIP(_f, _e, _i, _p) \
	IIP((_f) | ByteOp, _e, _i, _p), IIP(_f, _e, _i, _p)
3670

3671 3672 3673
#define F6ALU(_f, _e) F2bv((_f) | DstMem | SrcReg | ModRM, _e),		\
		F2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock, _e),	\
		F2bv(((_f) & ~Lock) | DstAcc | SrcImm, _e)
3674

3675 3676 3677 3678 3679 3680
static const struct opcode group7_rm0[] = {
	N,
	I(SrcNone | Priv | EmulateOnUD,	em_vmcall),
	N, N, N, N, N, N,
};

3681
static const struct opcode group7_rm1[] = {
3682 3683
	DI(SrcNone | Priv, monitor),
	DI(SrcNone | Priv, mwait),
3684 3685 3686
	N, N, N, N, N, N,
};

3687
static const struct opcode group7_rm3[] = {
3688
	DIP(SrcNone | Prot | Priv,		vmrun,		check_svme_pa),
3689
	II(SrcNone  | Prot | EmulateOnUD,	em_vmmcall,	vmmcall),
3690 3691 3692 3693 3694 3695
	DIP(SrcNone | Prot | Priv,		vmload,		check_svme_pa),
	DIP(SrcNone | Prot | Priv,		vmsave,		check_svme_pa),
	DIP(SrcNone | Prot | Priv,		stgi,		check_svme),
	DIP(SrcNone | Prot | Priv,		clgi,		check_svme),
	DIP(SrcNone | Prot | Priv,		skinit,		check_svme),
	DIP(SrcNone | Prot | Priv,		invlpga,	check_svme),
3696
};
3697

3698
static const struct opcode group7_rm7[] = {
3699
	N,
3700
	DIP(SrcNone, rdtscp, check_rdtsc),
3701 3702
	N, N, N, N, N, N,
};
3703

3704
static const struct opcode group1[] = {
3705 3706 3707 3708 3709 3710 3711 3712
	F(Lock, em_add),
	F(Lock | PageTable, em_or),
	F(Lock, em_adc),
	F(Lock, em_sbb),
	F(Lock | PageTable, em_and),
	F(Lock, em_sub),
	F(Lock, em_xor),
	F(NoWrite, em_cmp),
3713 3714
};

3715
static const struct opcode group1A[] = {
3716
	I(DstMem | SrcNone | Mov | Stack, em_pop), N, N, N, N, N, N, N,
3717 3718
};

3719 3720 3721 3722 3723 3724 3725 3726 3727 3728 3729
static const struct opcode group2[] = {
	F(DstMem | ModRM, em_rol),
	F(DstMem | ModRM, em_ror),
	F(DstMem | ModRM, em_rcl),
	F(DstMem | ModRM, em_rcr),
	F(DstMem | ModRM, em_shl),
	F(DstMem | ModRM, em_shr),
	F(DstMem | ModRM, em_shl),
	F(DstMem | ModRM, em_sar),
};

3730
static const struct opcode group3[] = {
3731 3732
	F(DstMem | SrcImm | NoWrite, em_test),
	F(DstMem | SrcImm | NoWrite, em_test),
3733 3734
	F(DstMem | SrcNone | Lock, em_not),
	F(DstMem | SrcNone | Lock, em_neg),
3735 3736
	F(DstXacc | Src2Mem, em_mul_ex),
	F(DstXacc | Src2Mem, em_imul_ex),
3737 3738
	F(DstXacc | Src2Mem, em_div_ex),
	F(DstXacc | Src2Mem, em_idiv_ex),
3739 3740
};

3741
static const struct opcode group4[] = {
3742 3743
	F(ByteOp | DstMem | SrcNone | Lock, em_inc),
	F(ByteOp | DstMem | SrcNone | Lock, em_dec),
3744 3745 3746
	N, N, N, N, N, N,
};

3747
static const struct opcode group5[] = {
3748 3749
	F(DstMem | SrcNone | Lock,		em_inc),
	F(DstMem | SrcNone | Lock,		em_dec),
3750 3751 3752 3753
	I(SrcMem | Stack,			em_grp45),
	I(SrcMemFAddr | ImplicitOps | Stack,	em_call_far),
	I(SrcMem | Stack,			em_grp45),
	I(SrcMemFAddr | ImplicitOps,		em_grp45),
3754
	I(SrcMem | Stack,			em_grp45), D(Undefined),
3755 3756
};

3757
static const struct opcode group6[] = {
3758 3759
	DI(Prot,	sldt),
	DI(Prot,	str),
A
Avi Kivity 已提交
3760
	II(Prot | Priv | SrcMem16, em_lldt, lldt),
A
Avi Kivity 已提交
3761
	II(Prot | Priv | SrcMem16, em_ltr, ltr),
3762 3763 3764
	N, N, N, N,
};

3765
static const struct group_dual group7 = { {
3766 3767
	II(Mov | DstMem,			em_sgdt, sgdt),
	II(Mov | DstMem,			em_sidt, sidt),
3768 3769 3770 3771 3772
	II(SrcMem | Priv,			em_lgdt, lgdt),
	II(SrcMem | Priv,			em_lidt, lidt),
	II(SrcNone | DstMem | Mov,		em_smsw, smsw), N,
	II(SrcMem16 | Mov | Priv,		em_lmsw, lmsw),
	II(SrcMem | ByteOp | Priv | NoAccess,	em_invlpg, invlpg),
3773
}, {
3774
	EXT(0, group7_rm0),
3775
	EXT(0, group7_rm1),
3776
	N, EXT(0, group7_rm3),
3777 3778 3779
	II(SrcNone | DstMem | Mov,		em_smsw, smsw), N,
	II(SrcMem16 | Mov | Priv,		em_lmsw, lmsw),
	EXT(0, group7_rm7),
3780 3781
} };

3782
static const struct opcode group8[] = {
3783
	N, N, N, N,
3784 3785 3786 3787
	F(DstMem | SrcImmByte | NoWrite,		em_bt),
	F(DstMem | SrcImmByte | Lock | PageTable,	em_bts),
	F(DstMem | SrcImmByte | Lock,			em_btr),
	F(DstMem | SrcImmByte | Lock | PageTable,	em_btc),
3788 3789
};

3790
static const struct group_dual group9 = { {
3791
	N, I(DstMem64 | Lock | PageTable, em_cmpxchg8b), N, N, N, N, N, N,
3792 3793 3794 3795
}, {
	N, N, N, N, N, N, N, N,
} };

3796
static const struct opcode group11[] = {
3797
	I(DstMem | SrcImm | Mov | PageTable, em_mov),
3798
	X7(D(Undefined)),
3799 3800
};

3801
static const struct gprefix pfx_0f_6f_0f_7f = {
3802
	I(Mmx, em_mov), I(Sse | Aligned, em_mov), N, I(Sse | Unaligned, em_mov),
3803 3804
};

3805 3806
static const struct gprefix pfx_0f_2b = {
	I(0, em_mov), I(0, em_mov), N, N,
3807 3808
};

3809
static const struct gprefix pfx_0f_28_0f_29 = {
3810
	I(Aligned, em_mov), I(Aligned, em_mov), N, N,
3811 3812
};

3813 3814 3815 3816
static const struct gprefix pfx_0f_e7 = {
	N, I(Sse, em_mov), N, N,
};

3817 3818 3819 3820 3821 3822 3823 3824 3825 3826 3827 3828 3829 3830 3831 3832 3833 3834 3835 3836 3837 3838 3839 3840 3841 3842 3843 3844 3845 3846 3847 3848 3849 3850 3851 3852 3853 3854 3855 3856 3857 3858 3859 3860 3861 3862 3863 3864 3865 3866 3867 3868 3869 3870 3871 3872 3873 3874 3875 3876 3877 3878 3879
static const struct escape escape_d9 = { {
	N, N, N, N, N, N, N, I(DstMem, em_fnstcw),
}, {
	/* 0xC0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xC8 - 0xCF */
	N, N, N, N, N, N, N, N,
	/* 0xD0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xD8 - 0xDF */
	N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xE7 */
	N, N, N, N, N, N, N, N,
	/* 0xE8 - 0xEF */
	N, N, N, N, N, N, N, N,
	/* 0xF0 - 0xF7 */
	N, N, N, N, N, N, N, N,
	/* 0xF8 - 0xFF */
	N, N, N, N, N, N, N, N,
} };

static const struct escape escape_db = { {
	N, N, N, N, N, N, N, N,
}, {
	/* 0xC0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xC8 - 0xCF */
	N, N, N, N, N, N, N, N,
	/* 0xD0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xD8 - 0xDF */
	N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xE7 */
	N, N, N, I(ImplicitOps, em_fninit), N, N, N, N,
	/* 0xE8 - 0xEF */
	N, N, N, N, N, N, N, N,
	/* 0xF0 - 0xF7 */
	N, N, N, N, N, N, N, N,
	/* 0xF8 - 0xFF */
	N, N, N, N, N, N, N, N,
} };

static const struct escape escape_dd = { {
	N, N, N, N, N, N, N, I(DstMem, em_fnstsw),
}, {
	/* 0xC0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xC8 - 0xCF */
	N, N, N, N, N, N, N, N,
	/* 0xD0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xD8 - 0xDF */
	N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xE7 */
	N, N, N, N, N, N, N, N,
	/* 0xE8 - 0xEF */
	N, N, N, N, N, N, N, N,
	/* 0xF0 - 0xF7 */
	N, N, N, N, N, N, N, N,
	/* 0xF8 - 0xFF */
	N, N, N, N, N, N, N, N,
} };

3880
static const struct opcode opcode_table[256] = {
3881
	/* 0x00 - 0x07 */
3882
	F6ALU(Lock, em_add),
3883 3884
	I(ImplicitOps | Stack | No64 | Src2ES, em_push_sreg),
	I(ImplicitOps | Stack | No64 | Src2ES, em_pop_sreg),
3885
	/* 0x08 - 0x0F */
3886
	F6ALU(Lock | PageTable, em_or),
3887 3888
	I(ImplicitOps | Stack | No64 | Src2CS, em_push_sreg),
	N,
3889
	/* 0x10 - 0x17 */
3890
	F6ALU(Lock, em_adc),
3891 3892
	I(ImplicitOps | Stack | No64 | Src2SS, em_push_sreg),
	I(ImplicitOps | Stack | No64 | Src2SS, em_pop_sreg),
3893
	/* 0x18 - 0x1F */
3894
	F6ALU(Lock, em_sbb),
3895 3896
	I(ImplicitOps | Stack | No64 | Src2DS, em_push_sreg),
	I(ImplicitOps | Stack | No64 | Src2DS, em_pop_sreg),
3897
	/* 0x20 - 0x27 */
3898
	F6ALU(Lock | PageTable, em_and), N, N,
3899
	/* 0x28 - 0x2F */
3900
	F6ALU(Lock, em_sub), N, I(ByteOp | DstAcc | No64, em_das),
3901
	/* 0x30 - 0x37 */
3902
	F6ALU(Lock, em_xor), N, N,
3903
	/* 0x38 - 0x3F */
3904
	F6ALU(NoWrite, em_cmp), N, N,
3905
	/* 0x40 - 0x4F */
3906
	X8(F(DstReg, em_inc)), X8(F(DstReg, em_dec)),
3907
	/* 0x50 - 0x57 */
3908
	X8(I(SrcReg | Stack, em_push)),
3909
	/* 0x58 - 0x5F */
3910
	X8(I(DstReg | Stack, em_pop)),
3911
	/* 0x60 - 0x67 */
3912 3913
	I(ImplicitOps | Stack | No64, em_pusha),
	I(ImplicitOps | Stack | No64, em_popa),
3914 3915 3916
	N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
	N, N, N, N,
	/* 0x68 - 0x6F */
3917 3918
	I(SrcImm | Mov | Stack, em_push),
	I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
3919 3920
	I(SrcImmByte | Mov | Stack, em_push),
	I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
3921
	I2bvIP(DstDI | SrcDX | Mov | String | Unaligned, em_in, ins, check_perm_in), /* insb, insw/insd */
3922
	I2bvIP(SrcSI | DstDX | String, em_out, outs, check_perm_out), /* outsb, outsw/outsd */
3923 3924 3925
	/* 0x70 - 0x7F */
	X16(D(SrcImmByte)),
	/* 0x80 - 0x87 */
3926 3927 3928 3929
	G(ByteOp | DstMem | SrcImm, group1),
	G(DstMem | SrcImm, group1),
	G(ByteOp | DstMem | SrcImm | No64, group1),
	G(DstMem | SrcImmByte, group1),
3930
	F2bv(DstMem | SrcReg | ModRM | NoWrite, em_test),
3931
	I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_xchg),
3932
	/* 0x88 - 0x8F */
3933
	I2bv(DstMem | SrcReg | ModRM | Mov | PageTable, em_mov),
3934
	I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
3935
	I(DstMem | SrcNone | ModRM | Mov | PageTable, em_mov_rm_sreg),
3936 3937 3938
	D(ModRM | SrcMem | NoAccess | DstReg),
	I(ImplicitOps | SrcMem16 | ModRM, em_mov_sreg_rm),
	G(0, group1A),
3939
	/* 0x90 - 0x97 */
3940
	DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
3941
	/* 0x98 - 0x9F */
3942
	D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
3943
	I(SrcImmFAddr | No64, em_call_far), N,
3944
	II(ImplicitOps | Stack, em_pushf, pushf),
P
Paolo Bonzini 已提交
3945 3946
	II(ImplicitOps | Stack, em_popf, popf),
	I(ImplicitOps, em_sahf), I(ImplicitOps, em_lahf),
3947
	/* 0xA0 - 0xA7 */
3948
	I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
3949
	I2bv(DstMem | SrcAcc | Mov | MemAbs | PageTable, em_mov),
3950
	I2bv(SrcSI | DstDI | Mov | String, em_mov),
3951
	F2bv(SrcSI | DstDI | String | NoWrite, em_cmp),
3952
	/* 0xA8 - 0xAF */
3953
	F2bv(DstAcc | SrcImm | NoWrite, em_test),
3954 3955
	I2bv(SrcAcc | DstDI | Mov | String, em_mov),
	I2bv(SrcSI | DstAcc | Mov | String, em_mov),
3956
	F2bv(SrcAcc | DstDI | String | NoWrite, em_cmp),
3957
	/* 0xB0 - 0xB7 */
3958
	X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
3959
	/* 0xB8 - 0xBF */
3960
	X8(I(DstReg | SrcImm64 | Mov, em_mov)),
3961
	/* 0xC0 - 0xC7 */
3962
	G(ByteOp | Src2ImmByte, group2), G(Src2ImmByte, group2),
3963
	I(ImplicitOps | Stack | SrcImmU16, em_ret_near_imm),
3964
	I(ImplicitOps | Stack, em_ret),
3965 3966
	I(DstReg | SrcMemFAddr | ModRM | No64 | Src2ES, em_lseg),
	I(DstReg | SrcMemFAddr | ModRM | No64 | Src2DS, em_lseg),
3967
	G(ByteOp, group11), G(0, group11),
3968
	/* 0xC8 - 0xCF */
A
Avi Kivity 已提交
3969
	I(Stack | SrcImmU16 | Src2ImmByte, em_enter), I(Stack, em_leave),
3970 3971
	I(ImplicitOps | Stack | SrcImmU16, em_ret_far_imm),
	I(ImplicitOps | Stack, em_ret_far),
3972
	D(ImplicitOps), DI(SrcImmByte, intn),
3973
	D(ImplicitOps | No64), II(ImplicitOps, em_iret, iret),
3974
	/* 0xD0 - 0xD7 */
3975 3976
	G(Src2One | ByteOp, group2), G(Src2One, group2),
	G(Src2CL | ByteOp, group2), G(Src2CL, group2),
P
Paolo Bonzini 已提交
3977
	I(DstAcc | SrcImmUByte | No64, em_aam),
P
Paolo Bonzini 已提交
3978 3979
	I(DstAcc | SrcImmUByte | No64, em_aad),
	F(DstAcc | ByteOp | No64, em_salc),
P
Paolo Bonzini 已提交
3980
	I(DstAcc | SrcXLat | ByteOp, em_mov),
3981
	/* 0xD8 - 0xDF */
3982
	N, E(0, &escape_d9), N, E(0, &escape_db), N, E(0, &escape_dd), N, N,
3983
	/* 0xE0 - 0xE7 */
3984 3985
	X3(I(SrcImmByte, em_loop)),
	I(SrcImmByte, em_jcxz),
3986 3987
	I2bvIP(SrcImmUByte | DstAcc, em_in,  in,  check_perm_in),
	I2bvIP(SrcAcc | DstImmUByte, em_out, out, check_perm_out),
3988
	/* 0xE8 - 0xEF */
3989
	I(SrcImm | Stack, em_call), D(SrcImm | ImplicitOps),
3990
	I(SrcImmFAddr | No64, em_jmp_far), D(SrcImmByte | ImplicitOps),
3991 3992
	I2bvIP(SrcDX | DstAcc, em_in,  in,  check_perm_in),
	I2bvIP(SrcAcc | DstDX, em_out, out, check_perm_out),
3993
	/* 0xF0 - 0xF7 */
3994
	N, DI(ImplicitOps, icebp), N, N,
3995 3996
	DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
	G(ByteOp, group3), G(0, group3),
3997
	/* 0xF8 - 0xFF */
3998 3999
	D(ImplicitOps), D(ImplicitOps),
	I(ImplicitOps, em_cli), I(ImplicitOps, em_sti),
4000 4001 4002
	D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
};

4003
static const struct opcode twobyte_table[256] = {
4004
	/* 0x00 - 0x0F */
4005
	G(0, group6), GD(0, &group7), N, N,
4006
	N, I(ImplicitOps | EmulateOnUD, em_syscall),
4007
	II(ImplicitOps | Priv, em_clts, clts), N,
4008
	DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
4009 4010
	N, D(ImplicitOps | ModRM), N, N,
	/* 0x10 - 0x1F */
P
Paolo Bonzini 已提交
4011 4012
	N, N, N, N, N, N, N, N,
	D(ImplicitOps | ModRM), N, N, N, N, N, N, D(ImplicitOps | ModRM),
4013
	/* 0x20 - 0x2F */
4014 4015 4016 4017 4018 4019
	DIP(ModRM | DstMem | Priv | Op3264 | NoMod, cr_read, check_cr_read),
	DIP(ModRM | DstMem | Priv | Op3264 | NoMod, dr_read, check_dr_read),
	IIP(ModRM | SrcMem | Priv | Op3264 | NoMod, em_cr_write, cr_write,
						check_cr_write),
	IIP(ModRM | SrcMem | Priv | Op3264 | NoMod, em_dr_write, dr_write,
						check_dr_write),
4020
	N, N, N, N,
4021 4022
	GP(ModRM | DstReg | SrcMem | Mov | Sse, &pfx_0f_28_0f_29),
	GP(ModRM | DstMem | SrcReg | Mov | Sse, &pfx_0f_28_0f_29),
4023
	N, GP(ModRM | DstMem | SrcReg | Mov | Sse, &pfx_0f_2b),
4024
	N, N, N, N,
4025
	/* 0x30 - 0x3F */
4026
	II(ImplicitOps | Priv, em_wrmsr, wrmsr),
4027
	IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
4028
	II(ImplicitOps | Priv, em_rdmsr, rdmsr),
4029
	IIP(ImplicitOps, em_rdpmc, rdpmc, check_rdpmc),
4030 4031
	I(ImplicitOps | EmulateOnUD, em_sysenter),
	I(ImplicitOps | Priv | EmulateOnUD, em_sysexit),
4032
	N, N,
4033 4034
	N, N, N, N, N, N, N, N,
	/* 0x40 - 0x4F */
4035
	X16(D(DstReg | SrcMem | ModRM)),
4036 4037 4038
	/* 0x50 - 0x5F */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0x60 - 0x6F */
4039 4040 4041 4042
	N, N, N, N,
	N, N, N, N,
	N, N, N, N,
	N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
4043
	/* 0x70 - 0x7F */
4044 4045 4046 4047
	N, N, N, N,
	N, N, N, N,
	N, N, N, N,
	N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
4048 4049 4050
	/* 0x80 - 0x8F */
	X16(D(SrcImm)),
	/* 0x90 - 0x9F */
4051
	X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
4052
	/* 0xA0 - 0xA7 */
4053
	I(Stack | Src2FS, em_push_sreg), I(Stack | Src2FS, em_pop_sreg),
4054 4055
	II(ImplicitOps, em_cpuid, cpuid),
	F(DstMem | SrcReg | ModRM | BitOp | NoWrite, em_bt),
4056 4057
	F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shld),
	F(DstMem | SrcReg | Src2CL | ModRM, em_shld), N, N,
4058
	/* 0xA8 - 0xAF */
4059
	I(Stack | Src2GS, em_push_sreg), I(Stack | Src2GS, em_pop_sreg),
4060
	DI(ImplicitOps, rsm),
4061
	F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_bts),
4062 4063
	F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shrd),
	F(DstMem | SrcReg | Src2CL | ModRM, em_shrd),
4064
	D(ModRM), F(DstReg | SrcMem | ModRM, em_imul),
4065
	/* 0xB0 - 0xB7 */
4066
	I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_cmpxchg),
4067
	I(DstReg | SrcMemFAddr | ModRM | Src2SS, em_lseg),
4068
	F(DstMem | SrcReg | ModRM | BitOp | Lock, em_btr),
4069 4070
	I(DstReg | SrcMemFAddr | ModRM | Src2FS, em_lseg),
	I(DstReg | SrcMemFAddr | ModRM | Src2GS, em_lseg),
4071
	D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
4072 4073
	/* 0xB8 - 0xBF */
	N, N,
4074
	G(BitOp, group8),
4075 4076
	F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_btc),
	F(DstReg | SrcMem | ModRM, em_bsf), F(DstReg | SrcMem | ModRM, em_bsr),
4077
	D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
A
Avi Kivity 已提交
4078
	/* 0xC0 - 0xC7 */
4079
	F2bv(DstMem | SrcReg | ModRM | SrcWrite | Lock, em_xadd),
4080
	N, D(DstMem | SrcReg | ModRM | Mov),
4081
	N, N, N, GD(0, &group9),
A
Avi Kivity 已提交
4082 4083
	/* 0xC8 - 0xCF */
	X8(I(DstReg, em_bswap)),
4084 4085 4086
	/* 0xD0 - 0xDF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xEF */
4087 4088
	N, N, N, N, N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_e7),
	N, N, N, N, N, N, N, N,
4089 4090 4091 4092
	/* 0xF0 - 0xFF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
};

4093
static const struct gprefix three_byte_0f_38_f0 = {
B
Borislav Petkov 已提交
4094
	I(DstReg | SrcMem | Mov, em_movbe), N, N, N
4095 4096 4097
};

static const struct gprefix three_byte_0f_38_f1 = {
B
Borislav Petkov 已提交
4098
	I(DstMem | SrcReg | Mov, em_movbe), N, N, N
4099 4100 4101 4102 4103 4104 4105 4106 4107
};

/*
 * Insns below are selected by the prefix which indexed by the third opcode
 * byte.
 */
static const struct opcode opcode_map_0f_38[256] = {
	/* 0x00 - 0x7f */
	X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N),
B
Borislav Petkov 已提交
4108 4109 4110 4111 4112 4113 4114
	/* 0x80 - 0xef */
	X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N),
	/* 0xf0 - 0xf1 */
	GP(EmulateOnUD | ModRM | Prefix, &three_byte_0f_38_f0),
	GP(EmulateOnUD | ModRM | Prefix, &three_byte_0f_38_f1),
	/* 0xf2 - 0xff */
	N, N, X4(N), X8(N)
4115 4116
};

4117 4118 4119 4120 4121
#undef D
#undef N
#undef G
#undef GD
#undef I
4122
#undef GP
4123
#undef EXT
4124

4125
#undef D2bv
4126
#undef D2bvIP
4127
#undef I2bv
4128
#undef I2bvIP
4129
#undef I6ALU
4130

4131
static unsigned imm_size(struct x86_emulate_ctxt *ctxt)
4132 4133 4134
{
	unsigned size;

4135
	size = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4136 4137 4138 4139 4140 4141 4142 4143 4144 4145 4146 4147
	if (size == 8)
		size = 4;
	return size;
}

static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
		      unsigned size, bool sign_extension)
{
	int rc = X86EMUL_CONTINUE;

	op->type = OP_IMM;
	op->bytes = size;
4148
	op->addr.mem.ea = ctxt->_eip;
4149 4150 4151
	/* NB. Immediates are sign-extended as necessary. */
	switch (op->bytes) {
	case 1:
4152
		op->val = insn_fetch(s8, ctxt);
4153 4154
		break;
	case 2:
4155
		op->val = insn_fetch(s16, ctxt);
4156 4157
		break;
	case 4:
4158
		op->val = insn_fetch(s32, ctxt);
4159
		break;
4160 4161 4162
	case 8:
		op->val = insn_fetch(s64, ctxt);
		break;
4163 4164 4165 4166 4167 4168 4169 4170 4171 4172 4173 4174 4175 4176 4177 4178 4179 4180
	}
	if (!sign_extension) {
		switch (op->bytes) {
		case 1:
			op->val &= 0xff;
			break;
		case 2:
			op->val &= 0xffff;
			break;
		case 4:
			op->val &= 0xffffffff;
			break;
		}
	}
done:
	return rc;
}

4181 4182 4183 4184 4185 4186 4187
static int decode_operand(struct x86_emulate_ctxt *ctxt, struct operand *op,
			  unsigned d)
{
	int rc = X86EMUL_CONTINUE;

	switch (d) {
	case OpReg:
4188
		decode_register_operand(ctxt, op);
4189 4190
		break;
	case OpImmUByte:
4191
		rc = decode_imm(ctxt, op, 1, false);
4192 4193
		break;
	case OpMem:
4194
		ctxt->memop.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4195 4196 4197
	mem_common:
		*op = ctxt->memop;
		ctxt->memopp = op;
4198
		if (ctxt->d & BitOp)
4199 4200 4201
			fetch_bit_operand(ctxt);
		op->orig_val = op->val;
		break;
4202
	case OpMem64:
4203
		ctxt->memop.bytes = (ctxt->op_bytes == 8) ? 16 : 8;
4204
		goto mem_common;
4205 4206 4207
	case OpAcc:
		op->type = OP_REG;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4208
		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
4209 4210 4211
		fetch_register_operand(op);
		op->orig_val = op->val;
		break;
4212 4213 4214 4215 4216 4217 4218 4219 4220 4221 4222 4223 4224 4225 4226 4227 4228 4229
	case OpAccLo:
		op->type = OP_REG;
		op->bytes = (ctxt->d & ByteOp) ? 2 : ctxt->op_bytes;
		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
		fetch_register_operand(op);
		op->orig_val = op->val;
		break;
	case OpAccHi:
		if (ctxt->d & ByteOp) {
			op->type = OP_NONE;
			break;
		}
		op->type = OP_REG;
		op->bytes = ctxt->op_bytes;
		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
		fetch_register_operand(op);
		op->orig_val = op->val;
		break;
4230 4231 4232 4233
	case OpDI:
		op->type = OP_MEM;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
		op->addr.mem.ea =
4234
			register_address(ctxt, reg_read(ctxt, VCPU_REGS_RDI));
4235 4236
		op->addr.mem.seg = VCPU_SREG_ES;
		op->val = 0;
4237
		op->count = 1;
4238 4239 4240 4241
		break;
	case OpDX:
		op->type = OP_REG;
		op->bytes = 2;
4242
		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
4243 4244
		fetch_register_operand(op);
		break;
4245 4246
	case OpCL:
		op->bytes = 1;
4247
		op->val = reg_read(ctxt, VCPU_REGS_RCX) & 0xff;
4248 4249 4250 4251 4252 4253 4254 4255 4256 4257 4258
		break;
	case OpImmByte:
		rc = decode_imm(ctxt, op, 1, true);
		break;
	case OpOne:
		op->bytes = 1;
		op->val = 1;
		break;
	case OpImm:
		rc = decode_imm(ctxt, op, imm_size(ctxt), true);
		break;
4259 4260 4261
	case OpImm64:
		rc = decode_imm(ctxt, op, ctxt->op_bytes, true);
		break;
4262 4263
	case OpMem8:
		ctxt->memop.bytes = 1;
4264
		if (ctxt->memop.type == OP_REG) {
4265 4266
			ctxt->memop.addr.reg = decode_register(ctxt,
					ctxt->modrm_rm, true);
4267 4268
			fetch_register_operand(&ctxt->memop);
		}
4269
		goto mem_common;
4270 4271 4272 4273 4274 4275 4276 4277 4278 4279 4280 4281 4282 4283 4284 4285
	case OpMem16:
		ctxt->memop.bytes = 2;
		goto mem_common;
	case OpMem32:
		ctxt->memop.bytes = 4;
		goto mem_common;
	case OpImmU16:
		rc = decode_imm(ctxt, op, 2, false);
		break;
	case OpImmU:
		rc = decode_imm(ctxt, op, imm_size(ctxt), false);
		break;
	case OpSI:
		op->type = OP_MEM;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
		op->addr.mem.ea =
4286
			register_address(ctxt, reg_read(ctxt, VCPU_REGS_RSI));
B
Bandan Das 已提交
4287
		op->addr.mem.seg = ctxt->seg_override;
4288
		op->val = 0;
4289
		op->count = 1;
4290
		break;
P
Paolo Bonzini 已提交
4291 4292 4293 4294 4295 4296 4297
	case OpXLat:
		op->type = OP_MEM;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
		op->addr.mem.ea =
			register_address(ctxt,
				reg_read(ctxt, VCPU_REGS_RBX) +
				(reg_read(ctxt, VCPU_REGS_RAX) & 0xff));
B
Bandan Das 已提交
4298
		op->addr.mem.seg = ctxt->seg_override;
P
Paolo Bonzini 已提交
4299 4300
		op->val = 0;
		break;
4301 4302 4303 4304 4305 4306 4307 4308 4309
	case OpImmFAddr:
		op->type = OP_IMM;
		op->addr.mem.ea = ctxt->_eip;
		op->bytes = ctxt->op_bytes + 2;
		insn_fetch_arr(op->valptr, op->bytes, ctxt);
		break;
	case OpMemFAddr:
		ctxt->memop.bytes = ctxt->op_bytes + 2;
		goto mem_common;
4310 4311 4312 4313 4314 4315 4316 4317 4318 4319 4320 4321 4322 4323 4324 4325 4326 4327
	case OpES:
		op->val = VCPU_SREG_ES;
		break;
	case OpCS:
		op->val = VCPU_SREG_CS;
		break;
	case OpSS:
		op->val = VCPU_SREG_SS;
		break;
	case OpDS:
		op->val = VCPU_SREG_DS;
		break;
	case OpFS:
		op->val = VCPU_SREG_FS;
		break;
	case OpGS:
		op->val = VCPU_SREG_GS;
		break;
4328 4329 4330 4331 4332 4333 4334 4335 4336 4337 4338
	case OpImplicit:
		/* Special instructions do their own operand decoding. */
	default:
		op->type = OP_NONE; /* Disable writeback. */
		break;
	}

done:
	return rc;
}

4339
int x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
4340 4341 4342
{
	int rc = X86EMUL_CONTINUE;
	int mode = ctxt->mode;
4343
	int def_op_bytes, def_ad_bytes, goffset, simd_prefix;
4344
	bool op_prefix = false;
B
Bandan Das 已提交
4345
	bool has_seg_override = false;
4346
	struct opcode opcode;
4347

4348 4349
	ctxt->memop.type = OP_NONE;
	ctxt->memopp = NULL;
4350
	ctxt->_eip = ctxt->eip;
4351 4352
	ctxt->fetch.ptr = ctxt->fetch.data;
	ctxt->fetch.end = ctxt->fetch.data + insn_len;
B
Borislav Petkov 已提交
4353
	ctxt->opcode_len = 1;
4354
	if (insn_len > 0)
4355
		memcpy(ctxt->fetch.data, insn, insn_len);
4356
	else {
4357
		rc = __do_insn_fetch_bytes(ctxt, 1);
4358 4359 4360
		if (rc != X86EMUL_CONTINUE)
			return rc;
	}
4361 4362 4363 4364 4365 4366 4367 4368 4369 4370 4371 4372 4373 4374 4375 4376 4377

	switch (mode) {
	case X86EMUL_MODE_REAL:
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
		def_op_bytes = def_ad_bytes = 2;
		break;
	case X86EMUL_MODE_PROT32:
		def_op_bytes = def_ad_bytes = 4;
		break;
#ifdef CONFIG_X86_64
	case X86EMUL_MODE_PROT64:
		def_op_bytes = 4;
		def_ad_bytes = 8;
		break;
#endif
	default:
4378
		return EMULATION_FAILED;
4379 4380
	}

4381 4382
	ctxt->op_bytes = def_op_bytes;
	ctxt->ad_bytes = def_ad_bytes;
4383 4384 4385

	/* Legacy prefixes. */
	for (;;) {
4386
		switch (ctxt->b = insn_fetch(u8, ctxt)) {
4387
		case 0x66:	/* operand-size override */
4388
			op_prefix = true;
4389
			/* switch between 2/4 bytes */
4390
			ctxt->op_bytes = def_op_bytes ^ 6;
4391 4392 4393 4394
			break;
		case 0x67:	/* address-size override */
			if (mode == X86EMUL_MODE_PROT64)
				/* switch between 4/8 bytes */
4395
				ctxt->ad_bytes = def_ad_bytes ^ 12;
4396 4397
			else
				/* switch between 2/4 bytes */
4398
				ctxt->ad_bytes = def_ad_bytes ^ 6;
4399 4400 4401 4402 4403
			break;
		case 0x26:	/* ES override */
		case 0x2e:	/* CS override */
		case 0x36:	/* SS override */
		case 0x3e:	/* DS override */
B
Bandan Das 已提交
4404 4405
			has_seg_override = true;
			ctxt->seg_override = (ctxt->b >> 3) & 3;
4406 4407 4408
			break;
		case 0x64:	/* FS override */
		case 0x65:	/* GS override */
B
Bandan Das 已提交
4409 4410
			has_seg_override = true;
			ctxt->seg_override = ctxt->b & 7;
4411 4412 4413 4414
			break;
		case 0x40 ... 0x4f: /* REX */
			if (mode != X86EMUL_MODE_PROT64)
				goto done_prefixes;
4415
			ctxt->rex_prefix = ctxt->b;
4416 4417
			continue;
		case 0xf0:	/* LOCK */
4418
			ctxt->lock_prefix = 1;
4419 4420 4421
			break;
		case 0xf2:	/* REPNE/REPNZ */
		case 0xf3:	/* REP/REPE/REPZ */
4422
			ctxt->rep_prefix = ctxt->b;
4423 4424 4425 4426 4427 4428 4429
			break;
		default:
			goto done_prefixes;
		}

		/* Any legacy prefix after a REX prefix nullifies its effect. */

4430
		ctxt->rex_prefix = 0;
4431 4432 4433 4434 4435
	}

done_prefixes:

	/* REX prefix. */
4436 4437
	if (ctxt->rex_prefix & 8)
		ctxt->op_bytes = 8;	/* REX.W */
4438 4439

	/* Opcode byte(s). */
4440
	opcode = opcode_table[ctxt->b];
4441
	/* Two-byte opcode? */
4442
	if (ctxt->b == 0x0f) {
B
Borislav Petkov 已提交
4443
		ctxt->opcode_len = 2;
4444
		ctxt->b = insn_fetch(u8, ctxt);
4445
		opcode = twobyte_table[ctxt->b];
4446 4447 4448 4449 4450 4451 4452

		/* 0F_38 opcode map */
		if (ctxt->b == 0x38) {
			ctxt->opcode_len = 3;
			ctxt->b = insn_fetch(u8, ctxt);
			opcode = opcode_map_0f_38[ctxt->b];
		}
4453
	}
4454
	ctxt->d = opcode.flags;
4455

4456 4457 4458
	if (ctxt->d & ModRM)
		ctxt->modrm = insn_fetch(u8, ctxt);

4459 4460 4461 4462 4463 4464 4465
	/* vex-prefix instructions are not implemented */
	if (ctxt->opcode_len == 1 && (ctxt->b == 0xc5 || ctxt->b == 0xc4) &&
	    (mode == X86EMUL_MODE_PROT64 ||
	    (mode >= X86EMUL_MODE_PROT16 && (ctxt->modrm & 0x80)))) {
		ctxt->d = NotImpl;
	}

4466 4467
	while (ctxt->d & GroupMask) {
		switch (ctxt->d & GroupMask) {
4468
		case Group:
4469
			goffset = (ctxt->modrm >> 3) & 7;
4470 4471 4472
			opcode = opcode.u.group[goffset];
			break;
		case GroupDual:
4473 4474
			goffset = (ctxt->modrm >> 3) & 7;
			if ((ctxt->modrm >> 6) == 3)
4475 4476 4477 4478 4479
				opcode = opcode.u.gdual->mod3[goffset];
			else
				opcode = opcode.u.gdual->mod012[goffset];
			break;
		case RMExt:
4480
			goffset = ctxt->modrm & 7;
4481
			opcode = opcode.u.group[goffset];
4482 4483
			break;
		case Prefix:
4484
			if (ctxt->rep_prefix && op_prefix)
4485
				return EMULATION_FAILED;
4486
			simd_prefix = op_prefix ? 0x66 : ctxt->rep_prefix;
4487 4488 4489 4490 4491 4492 4493
			switch (simd_prefix) {
			case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
			case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
			case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
			case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
			}
			break;
4494 4495 4496 4497 4498 4499
		case Escape:
			if (ctxt->modrm > 0xbf)
				opcode = opcode.u.esc->high[ctxt->modrm - 0xc0];
			else
				opcode = opcode.u.esc->op[(ctxt->modrm >> 3) & 7];
			break;
4500
		default:
4501
			return EMULATION_FAILED;
4502
		}
4503

4504
		ctxt->d &= ~(u64)GroupMask;
4505
		ctxt->d |= opcode.flags;
4506 4507
	}

4508 4509 4510 4511
	/* Unrecognised? */
	if (ctxt->d == 0)
		return EMULATION_FAILED;

4512
	ctxt->execute = opcode.u.execute;
4513

4514 4515 4516
	if (unlikely(ctxt->ud) && likely(!(ctxt->d & EmulateOnUD)))
		return EMULATION_FAILED;

4517
	if (unlikely(ctxt->d &
4518
		     (NotImpl|Stack|Op3264|Sse|Mmx|Intercept|CheckPerm))) {
4519 4520 4521 4522 4523 4524
		/*
		 * These are copied unconditionally here, and checked unconditionally
		 * in x86_emulate_insn.
		 */
		ctxt->check_perm = opcode.check_perm;
		ctxt->intercept = opcode.intercept;
4525

4526 4527
		if (ctxt->d & NotImpl)
			return EMULATION_FAILED;
4528

4529
		if (mode == X86EMUL_MODE_PROT64 && (ctxt->d & Stack))
4530
			ctxt->op_bytes = 8;
4531

4532 4533 4534 4535 4536 4537 4538 4539 4540 4541 4542 4543
		if (ctxt->d & Op3264) {
			if (mode == X86EMUL_MODE_PROT64)
				ctxt->op_bytes = 8;
			else
				ctxt->op_bytes = 4;
		}

		if (ctxt->d & Sse)
			ctxt->op_bytes = 16;
		else if (ctxt->d & Mmx)
			ctxt->op_bytes = 8;
	}
A
Avi Kivity 已提交
4544

4545
	/* ModRM and SIB bytes. */
4546
	if (ctxt->d & ModRM) {
4547
		rc = decode_modrm(ctxt, &ctxt->memop);
B
Bandan Das 已提交
4548 4549 4550 4551
		if (!has_seg_override) {
			has_seg_override = true;
			ctxt->seg_override = ctxt->modrm_seg;
		}
4552
	} else if (ctxt->d & MemAbs)
4553
		rc = decode_abs(ctxt, &ctxt->memop);
4554 4555 4556
	if (rc != X86EMUL_CONTINUE)
		goto done;

B
Bandan Das 已提交
4557 4558
	if (!has_seg_override)
		ctxt->seg_override = VCPU_SREG_DS;
4559

B
Bandan Das 已提交
4560
	ctxt->memop.addr.mem.seg = ctxt->seg_override;
4561 4562 4563 4564 4565

	/*
	 * Decode and fetch the source operand: register, memory
	 * or immediate.
	 */
4566
	rc = decode_operand(ctxt, &ctxt->src, (ctxt->d >> SrcShift) & OpMask);
4567 4568 4569
	if (rc != X86EMUL_CONTINUE)
		goto done;

4570 4571 4572 4573
	/*
	 * Decode and fetch the second source operand: register, memory
	 * or immediate.
	 */
4574
	rc = decode_operand(ctxt, &ctxt->src2, (ctxt->d >> Src2Shift) & OpMask);
4575 4576 4577
	if (rc != X86EMUL_CONTINUE)
		goto done;

4578
	/* Decode and fetch the destination operand: register or memory. */
4579
	rc = decode_operand(ctxt, &ctxt->dst, (ctxt->d >> DstShift) & OpMask);
4580 4581

done:
4582
	if (ctxt->rip_relative)
4583
		ctxt->memopp->addr.mem.ea += ctxt->_eip;
4584

4585
	return (rc != X86EMUL_CONTINUE) ? EMULATION_FAILED : EMULATION_OK;
4586 4587
}

4588 4589 4590 4591 4592
bool x86_page_table_writing_insn(struct x86_emulate_ctxt *ctxt)
{
	return ctxt->d & PageTable;
}

4593 4594 4595 4596 4597 4598 4599 4600 4601
static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
{
	/* The second termination condition only applies for REPE
	 * and REPNE. Test if the repeat string operation prefix is
	 * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
	 * corresponding termination condition according to:
	 * 	- if REPE/REPZ and ZF = 0 then done
	 * 	- if REPNE/REPNZ and ZF = 1 then done
	 */
4602 4603 4604
	if (((ctxt->b == 0xa6) || (ctxt->b == 0xa7) ||
	     (ctxt->b == 0xae) || (ctxt->b == 0xaf))
	    && (((ctxt->rep_prefix == REPE_PREFIX) &&
4605
		 ((ctxt->eflags & EFLG_ZF) == 0))
4606
		|| ((ctxt->rep_prefix == REPNE_PREFIX) &&
4607 4608 4609 4610 4611 4612
		    ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
		return true;

	return false;
}

A
Avi Kivity 已提交
4613 4614 4615 4616 4617 4618 4619 4620 4621 4622 4623 4624 4625
static int flush_pending_x87_faults(struct x86_emulate_ctxt *ctxt)
{
	bool fault = false;

	ctxt->ops->get_fpu(ctxt);
	asm volatile("1: fwait \n\t"
		     "2: \n\t"
		     ".pushsection .fixup,\"ax\" \n\t"
		     "3: \n\t"
		     "movb $1, %[fault] \n\t"
		     "jmp 2b \n\t"
		     ".popsection \n\t"
		     _ASM_EXTABLE(1b, 3b)
4626
		     : [fault]"+qm"(fault));
A
Avi Kivity 已提交
4627 4628 4629 4630 4631 4632 4633 4634 4635 4636 4637 4638 4639 4640 4641
	ctxt->ops->put_fpu(ctxt);

	if (unlikely(fault))
		return emulate_exception(ctxt, MF_VECTOR, 0, false);

	return X86EMUL_CONTINUE;
}

static void fetch_possible_mmx_operand(struct x86_emulate_ctxt *ctxt,
				       struct operand *op)
{
	if (op->type == OP_MM)
		read_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
}

4642 4643 4644
static int fastop(struct x86_emulate_ctxt *ctxt, void (*fop)(struct fastop *))
{
	ulong flags = (ctxt->eflags & EFLAGS_MASK) | X86_EFLAGS_IF;
4645 4646
	if (!(ctxt->d & ByteOp))
		fop += __ffs(ctxt->dst.bytes) * FASTOP_SIZE;
4647
	asm("push %[flags]; popf; call *%[fastop]; pushf; pop %[flags]\n"
4648 4649 4650
	    : "+a"(ctxt->dst.val), "+d"(ctxt->src.val), [flags]"+D"(flags),
	      [fastop]"+S"(fop)
	    : "c"(ctxt->src2.val));
4651
	ctxt->eflags = (ctxt->eflags & ~EFLAGS_MASK) | (flags & EFLAGS_MASK);
4652 4653
	if (!fop) /* exception is returned in fop variable */
		return emulate_de(ctxt);
4654 4655
	return X86EMUL_CONTINUE;
}
4656

4657 4658
void init_decode_cache(struct x86_emulate_ctxt *ctxt)
{
B
Bandan Das 已提交
4659 4660
	memset(&ctxt->rip_relative, 0,
	       (void *)&ctxt->modrm - (void *)&ctxt->rip_relative);
4661 4662 4663 4664 4665 4666

	ctxt->io_read.pos = 0;
	ctxt->io_read.end = 0;
	ctxt->mem_read.end = 0;
}

4667
int x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
4668
{
4669
	const struct x86_emulate_ops *ops = ctxt->ops;
4670
	int rc = X86EMUL_CONTINUE;
4671
	int saved_dst_type = ctxt->dst.type;
4672

4673
	ctxt->mem_read.pos = 0;
4674

4675 4676
	/* LOCK prefix is allowed only with some instructions */
	if (ctxt->lock_prefix && (!(ctxt->d & Lock) || ctxt->dst.type != OP_MEM)) {
4677
		rc = emulate_ud(ctxt);
4678 4679 4680
		goto done;
	}

4681
	if ((ctxt->d & SrcMask) == SrcMemFAddr && ctxt->src.type != OP_MEM) {
4682
		rc = emulate_ud(ctxt);
4683 4684 4685
		goto done;
	}

4686 4687 4688 4689 4690 4691 4692
	if (unlikely(ctxt->d &
		     (No64|Undefined|Sse|Mmx|Intercept|CheckPerm|Priv|Prot|String))) {
		if ((ctxt->mode == X86EMUL_MODE_PROT64 && (ctxt->d & No64)) ||
				(ctxt->d & Undefined)) {
			rc = emulate_ud(ctxt);
			goto done;
		}
A
Avi Kivity 已提交
4693

4694 4695 4696
		if (((ctxt->d & (Sse|Mmx)) && ((ops->get_cr(ctxt, 0) & X86_CR0_EM)))
		    || ((ctxt->d & Sse) && !(ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR))) {
			rc = emulate_ud(ctxt);
A
Avi Kivity 已提交
4697
			goto done;
4698
		}
A
Avi Kivity 已提交
4699

4700 4701
		if ((ctxt->d & (Sse|Mmx)) && (ops->get_cr(ctxt, 0) & X86_CR0_TS)) {
			rc = emulate_nm(ctxt);
4702
			goto done;
4703
		}
4704

4705 4706 4707 4708 4709 4710 4711 4712 4713 4714 4715 4716 4717
		if (ctxt->d & Mmx) {
			rc = flush_pending_x87_faults(ctxt);
			if (rc != X86EMUL_CONTINUE)
				goto done;
			/*
			 * Now that we know the fpu is exception safe, we can fetch
			 * operands from it.
			 */
			fetch_possible_mmx_operand(ctxt, &ctxt->src);
			fetch_possible_mmx_operand(ctxt, &ctxt->src2);
			if (!(ctxt->d & Mov))
				fetch_possible_mmx_operand(ctxt, &ctxt->dst);
		}
4718

4719
		if (unlikely(ctxt->guest_mode) && (ctxt->d & Intercept)) {
4720 4721 4722 4723 4724
			rc = emulator_check_intercept(ctxt, ctxt->intercept,
						      X86_ICPT_PRE_EXCEPT);
			if (rc != X86EMUL_CONTINUE)
				goto done;
		}
4725

4726 4727
		/* Privileged instruction can be executed only in CPL=0 */
		if ((ctxt->d & Priv) && ops->cpl(ctxt)) {
4728 4729 4730 4731
			if (ctxt->d & PrivUD)
				rc = emulate_ud(ctxt);
			else
				rc = emulate_gp(ctxt, 0);
4732
			goto done;
4733
		}
4734

4735 4736 4737
		/* Instruction can only be executed in protected mode */
		if ((ctxt->d & Prot) && ctxt->mode < X86EMUL_MODE_PROT16) {
			rc = emulate_ud(ctxt);
4738
			goto done;
4739
		}
4740

4741
		/* Do instruction specific permission checks */
4742
		if (ctxt->d & CheckPerm) {
4743 4744 4745 4746 4747
			rc = ctxt->check_perm(ctxt);
			if (rc != X86EMUL_CONTINUE)
				goto done;
		}

4748
		if (unlikely(ctxt->guest_mode) && (ctxt->d & Intercept)) {
4749 4750 4751 4752 4753 4754 4755 4756 4757 4758
			rc = emulator_check_intercept(ctxt, ctxt->intercept,
						      X86_ICPT_POST_EXCEPT);
			if (rc != X86EMUL_CONTINUE)
				goto done;
		}

		if (ctxt->rep_prefix && (ctxt->d & String)) {
			/* All REP prefixes have the same first termination condition */
			if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0) {
				ctxt->eip = ctxt->_eip;
4759
				ctxt->eflags &= ~EFLG_RF;
4760 4761
				goto done;
			}
4762 4763 4764
		}
	}

4765 4766 4767
	if ((ctxt->src.type == OP_MEM) && !(ctxt->d & NoAccess)) {
		rc = segmented_read(ctxt, ctxt->src.addr.mem,
				    ctxt->src.valptr, ctxt->src.bytes);
4768
		if (rc != X86EMUL_CONTINUE)
4769
			goto done;
4770
		ctxt->src.orig_val64 = ctxt->src.val64;
4771 4772
	}

4773 4774 4775
	if (ctxt->src2.type == OP_MEM) {
		rc = segmented_read(ctxt, ctxt->src2.addr.mem,
				    &ctxt->src2.val, ctxt->src2.bytes);
4776 4777 4778 4779
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4780
	if ((ctxt->d & DstMask) == ImplicitOps)
4781 4782 4783
		goto special_insn;


4784
	if ((ctxt->dst.type == OP_MEM) && !(ctxt->d & Mov)) {
4785
		/* optimisation - avoid slow emulated read if Mov */
4786 4787
		rc = segmented_read(ctxt, ctxt->dst.addr.mem,
				   &ctxt->dst.val, ctxt->dst.bytes);
4788 4789
		if (rc != X86EMUL_CONTINUE)
			goto done;
4790
	}
4791
	ctxt->dst.orig_val = ctxt->dst.val;
4792

4793 4794
special_insn:

4795
	if (unlikely(ctxt->guest_mode) && (ctxt->d & Intercept)) {
4796
		rc = emulator_check_intercept(ctxt, ctxt->intercept,
4797
					      X86_ICPT_POST_MEMACCESS);
4798 4799 4800 4801
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4802 4803 4804 4805
	if (ctxt->rep_prefix && (ctxt->d & String))
		ctxt->eflags |= EFLG_RF;
	else
		ctxt->eflags &= ~EFLG_RF;
4806

4807
	if (ctxt->execute) {
4808 4809 4810 4811 4812 4813 4814
		if (ctxt->d & Fastop) {
			void (*fop)(struct fastop *) = (void *)ctxt->execute;
			rc = fastop(ctxt, fop);
			if (rc != X86EMUL_CONTINUE)
				goto done;
			goto writeback;
		}
4815
		rc = ctxt->execute(ctxt);
4816 4817 4818 4819 4820
		if (rc != X86EMUL_CONTINUE)
			goto done;
		goto writeback;
	}

B
Borislav Petkov 已提交
4821
	if (ctxt->opcode_len == 2)
A
Avi Kivity 已提交
4822
		goto twobyte_insn;
4823 4824
	else if (ctxt->opcode_len == 3)
		goto threebyte_insn;
A
Avi Kivity 已提交
4825

4826
	switch (ctxt->b) {
A
Avi Kivity 已提交
4827
	case 0x63:		/* movsxd */
4828
		if (ctxt->mode != X86EMUL_MODE_PROT64)
A
Avi Kivity 已提交
4829
			goto cannot_emulate;
4830
		ctxt->dst.val = (s32) ctxt->src.val;
A
Avi Kivity 已提交
4831
		break;
4832
	case 0x70 ... 0x7f: /* jcc (short) */
4833
		if (test_cc(ctxt->b, ctxt->eflags))
4834
			rc = jmp_rel(ctxt, ctxt->src.val);
4835
		break;
N
Nitin A Kamble 已提交
4836
	case 0x8d: /* lea r16/r32, m */
4837
		ctxt->dst.val = ctxt->src.addr.mem.ea;
N
Nitin A Kamble 已提交
4838
		break;
4839
	case 0x90 ... 0x97: /* nop / xchg reg, rax */
4840
		if (ctxt->dst.addr.reg == reg_rmw(ctxt, VCPU_REGS_RAX))
4841 4842 4843
			ctxt->dst.type = OP_NONE;
		else
			rc = em_xchg(ctxt);
4844
		break;
4845
	case 0x98: /* cbw/cwde/cdqe */
4846 4847 4848 4849
		switch (ctxt->op_bytes) {
		case 2: ctxt->dst.val = (s8)ctxt->dst.val; break;
		case 4: ctxt->dst.val = (s16)ctxt->dst.val; break;
		case 8: ctxt->dst.val = (s32)ctxt->dst.val; break;
4850 4851
		}
		break;
4852
	case 0xcc:		/* int3 */
4853 4854
		rc = emulate_int(ctxt, 3);
		break;
4855
	case 0xcd:		/* int n */
4856
		rc = emulate_int(ctxt, ctxt->src.val);
4857 4858
		break;
	case 0xce:		/* into */
4859 4860
		if (ctxt->eflags & EFLG_OF)
			rc = emulate_int(ctxt, 4);
4861
		break;
4862
	case 0xe9: /* jmp rel */
4863
	case 0xeb: /* jmp rel short */
4864
		rc = jmp_rel(ctxt, ctxt->src.val);
4865
		ctxt->dst.type = OP_NONE; /* Disable writeback. */
4866
		break;
4867
	case 0xf4:              /* hlt */
4868
		ctxt->ops->halt(ctxt);
4869
		break;
4870 4871 4872 4873 4874 4875 4876
	case 0xf5:	/* cmc */
		/* complement carry flag from eflags reg */
		ctxt->eflags ^= EFLG_CF;
		break;
	case 0xf8: /* clc */
		ctxt->eflags &= ~EFLG_CF;
		break;
4877 4878 4879
	case 0xf9: /* stc */
		ctxt->eflags |= EFLG_CF;
		break;
4880 4881 4882 4883 4884 4885
	case 0xfc: /* cld */
		ctxt->eflags &= ~EFLG_DF;
		break;
	case 0xfd: /* std */
		ctxt->eflags |= EFLG_DF;
		break;
4886 4887
	default:
		goto cannot_emulate;
A
Avi Kivity 已提交
4888
	}
4889

4890 4891 4892
	if (rc != X86EMUL_CONTINUE)
		goto done;

4893
writeback:
4894 4895 4896 4897 4898 4899
	if (ctxt->d & SrcWrite) {
		BUG_ON(ctxt->src.type == OP_MEM || ctxt->src.type == OP_MEM_STR);
		rc = writeback(ctxt, &ctxt->src);
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}
4900 4901 4902 4903 4904
	if (!(ctxt->d & NoWrite)) {
		rc = writeback(ctxt, &ctxt->dst);
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}
4905

4906 4907 4908 4909
	/*
	 * restore dst type in case the decoding will be reused
	 * (happens for string instruction )
	 */
4910
	ctxt->dst.type = saved_dst_type;
4911

4912
	if ((ctxt->d & SrcMask) == SrcSI)
4913
		string_addr_inc(ctxt, VCPU_REGS_RSI, &ctxt->src);
4914

4915
	if ((ctxt->d & DstMask) == DstDI)
4916
		string_addr_inc(ctxt, VCPU_REGS_RDI, &ctxt->dst);
4917

4918
	if (ctxt->rep_prefix && (ctxt->d & String)) {
4919
		unsigned int count;
4920
		struct read_cache *r = &ctxt->io_read;
4921 4922 4923 4924 4925 4926
		if ((ctxt->d & SrcMask) == SrcSI)
			count = ctxt->src.count;
		else
			count = ctxt->dst.count;
		register_address_increment(ctxt, reg_rmw(ctxt, VCPU_REGS_RCX),
				-count);
4927

4928 4929 4930 4931 4932
		if (!string_insn_completed(ctxt)) {
			/*
			 * Re-enter guest when pio read ahead buffer is empty
			 * or, if it is not used, after each 1024 iteration.
			 */
4933
			if ((r->end != 0 || reg_read(ctxt, VCPU_REGS_RCX) & 0x3ff) &&
4934 4935 4936 4937 4938 4939
			    (r->end == 0 || r->end != r->pos)) {
				/*
				 * Reset read cache. Usually happens before
				 * decode, but since instruction is restarted
				 * we have to do it here.
				 */
4940
				ctxt->mem_read.end = 0;
4941
				writeback_registers(ctxt);
4942 4943 4944
				return EMULATION_RESTART;
			}
			goto done; /* skip rip writeback */
4945
		}
4946
		ctxt->eflags &= ~EFLG_RF;
4947
	}
4948

4949
	ctxt->eip = ctxt->_eip;
4950 4951

done:
4952 4953
	if (rc == X86EMUL_PROPAGATE_FAULT) {
		WARN_ON(ctxt->exception.vector > 0x1f);
4954
		ctxt->have_exception = true;
4955
	}
4956 4957 4958
	if (rc == X86EMUL_INTERCEPTED)
		return EMULATION_INTERCEPTED;

4959 4960 4961
	if (rc == X86EMUL_CONTINUE)
		writeback_registers(ctxt);

4962
	return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
A
Avi Kivity 已提交
4963 4964

twobyte_insn:
4965
	switch (ctxt->b) {
4966
	case 0x09:		/* wbinvd */
4967
		(ctxt->ops->wbinvd)(ctxt);
4968 4969
		break;
	case 0x08:		/* invd */
4970 4971
	case 0x0d:		/* GrpP (prefetch) */
	case 0x18:		/* Grp16 (prefetch/nop) */
P
Paolo Bonzini 已提交
4972
	case 0x1f:		/* nop */
4973 4974
		break;
	case 0x20: /* mov cr, reg */
4975
		ctxt->dst.val = ops->get_cr(ctxt, ctxt->modrm_reg);
4976
		break;
A
Avi Kivity 已提交
4977
	case 0x21: /* mov from dr to reg */
4978
		ops->get_dr(ctxt, ctxt->modrm_reg, &ctxt->dst.val);
A
Avi Kivity 已提交
4979 4980
		break;
	case 0x40 ... 0x4f:	/* cmov */
4981 4982 4983 4984
		if (test_cc(ctxt->b, ctxt->eflags))
			ctxt->dst.val = ctxt->src.val;
		else if (ctxt->mode != X86EMUL_MODE_PROT64 ||
			 ctxt->op_bytes != 4)
4985
			ctxt->dst.type = OP_NONE; /* no writeback */
A
Avi Kivity 已提交
4986
		break;
4987
	case 0x80 ... 0x8f: /* jnz rel, etc*/
4988
		if (test_cc(ctxt->b, ctxt->eflags))
4989
			rc = jmp_rel(ctxt, ctxt->src.val);
4990
		break;
4991
	case 0x90 ... 0x9f:     /* setcc r/m8 */
4992
		ctxt->dst.val = test_cc(ctxt->b, ctxt->eflags);
4993
		break;
4994 4995
	case 0xae:              /* clflush */
		break;
A
Avi Kivity 已提交
4996
	case 0xb6 ... 0xb7:	/* movzx */
4997
		ctxt->dst.bytes = ctxt->op_bytes;
4998
		ctxt->dst.val = (ctxt->src.bytes == 1) ? (u8) ctxt->src.val
4999
						       : (u16) ctxt->src.val;
A
Avi Kivity 已提交
5000 5001
		break;
	case 0xbe ... 0xbf:	/* movsx */
5002
		ctxt->dst.bytes = ctxt->op_bytes;
5003
		ctxt->dst.val = (ctxt->src.bytes == 1) ? (s8) ctxt->src.val :
5004
							(s16) ctxt->src.val;
A
Avi Kivity 已提交
5005
		break;
5006
	case 0xc3:		/* movnti */
5007
		ctxt->dst.bytes = ctxt->op_bytes;
5008 5009
		ctxt->dst.val = (ctxt->op_bytes == 8) ? (u64) ctxt->src.val :
							(u32) ctxt->src.val;
5010
		break;
5011 5012
	default:
		goto cannot_emulate;
A
Avi Kivity 已提交
5013
	}
5014

5015 5016
threebyte_insn:

5017 5018 5019
	if (rc != X86EMUL_CONTINUE)
		goto done;

A
Avi Kivity 已提交
5020 5021 5022
	goto writeback;

cannot_emulate:
5023
	return EMULATION_FAILED;
A
Avi Kivity 已提交
5024
}
5025 5026 5027 5028 5029 5030 5031 5032 5033 5034

void emulator_invalidate_register_cache(struct x86_emulate_ctxt *ctxt)
{
	invalidate_registers(ctxt);
}

void emulator_writeback_register_cache(struct x86_emulate_ctxt *ctxt)
{
	writeback_registers(ctxt);
}