emulate.c 126.8 KB
Newer Older
A
Avi Kivity 已提交
1
/******************************************************************************
2
 * emulate.c
A
Avi Kivity 已提交
3 4 5 6 7 8
 *
 * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
 *
 * Copyright (c) 2005 Keir Fraser
 *
 * Linux coding style, mod r/m decoder, segment base fixes, real-mode
9
 * privileged instructions:
A
Avi Kivity 已提交
10 11
 *
 * Copyright (C) 2006 Qumranet
N
Nicolas Kaiser 已提交
12
 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
A
Avi Kivity 已提交
13 14 15 16 17 18 19 20 21 22
 *
 *   Avi Kivity <avi@qumranet.com>
 *   Yaniv Kamay <yaniv@qumranet.com>
 *
 * This work is licensed under the terms of the GNU GPL, version 2.  See
 * the COPYING file in the top-level directory.
 *
 * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
 */

23
#include <linux/kvm_host.h>
24
#include "kvm_cache_regs.h"
A
Avi Kivity 已提交
25
#include <linux/module.h>
26
#include <asm/kvm_emulate.h>
27
#include <linux/stringify.h>
A
Avi Kivity 已提交
28

29
#include "x86.h"
30
#include "tss.h"
31

32 33 34
/*
 * Operand types
 */
35 36 37 38 39 40 41 42 43
#define OpNone             0ull
#define OpImplicit         1ull  /* No generic decode */
#define OpReg              2ull  /* Register */
#define OpMem              3ull  /* Memory */
#define OpAcc              4ull  /* Accumulator: AL/AX/EAX/RAX */
#define OpDI               5ull  /* ES:DI/EDI/RDI */
#define OpMem64            6ull  /* Memory, 64-bit */
#define OpImmUByte         7ull  /* Zero-extended 8-bit immediate */
#define OpDX               8ull  /* DX register */
44 45 46
#define OpCL               9ull  /* CL register (for shifts) */
#define OpImmByte         10ull  /* 8-bit sign extended immediate */
#define OpOne             11ull  /* Implied 1 */
47
#define OpImm             12ull  /* Sign extended up to 32-bit immediate */
48 49 50 51 52 53 54
#define OpMem16           13ull  /* Memory operand (16-bit). */
#define OpMem32           14ull  /* Memory operand (32-bit). */
#define OpImmU            15ull  /* Immediate operand, zero extended */
#define OpSI              16ull  /* SI/ESI/RSI */
#define OpImmFAddr        17ull  /* Immediate far address */
#define OpMemFAddr        18ull  /* Far address in memory */
#define OpImmU16          19ull  /* Immediate operand, 16 bits, zero extended */
55 56 57 58 59 60
#define OpES              20ull  /* ES */
#define OpCS              21ull  /* CS */
#define OpSS              22ull  /* SS */
#define OpDS              23ull  /* DS */
#define OpFS              24ull  /* FS */
#define OpGS              25ull  /* GS */
61
#define OpMem8            26ull  /* 8-bit zero extended memory operand */
62
#define OpImm64           27ull  /* Sign extended 16/32/64-bit immediate */
P
Paolo Bonzini 已提交
63
#define OpXLat            28ull  /* memory at BX/EBX/RBX + zero-extended AL */
64 65
#define OpAccLo           29ull  /* Low part of extended acc (AX/AX/EAX/RAX) */
#define OpAccHi           30ull  /* High part of extended acc (-/DX/EDX/RDX) */
66 67

#define OpBits             5  /* Width of operand field */
68
#define OpMask             ((1ull << OpBits) - 1)
69

A
Avi Kivity 已提交
70 71 72 73 74 75 76 77 78 79
/*
 * Opcode effective-address decode tables.
 * Note that we only emulate instructions that have at least one memory
 * operand (excluding implicit stack references). We assume that stack
 * references and instruction fetches will never occur in special memory
 * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
 * not be handled.
 */

/* Operand sizes: 8-bit operands or specified/overridden size. */
80
#define ByteOp      (1<<0)	/* 8-bit operands. */
A
Avi Kivity 已提交
81
/* Destination operand type. */
82 83 84 85 86 87 88 89 90
#define DstShift    1
#define ImplicitOps (OpImplicit << DstShift)
#define DstReg      (OpReg << DstShift)
#define DstMem      (OpMem << DstShift)
#define DstAcc      (OpAcc << DstShift)
#define DstDI       (OpDI << DstShift)
#define DstMem64    (OpMem64 << DstShift)
#define DstImmUByte (OpImmUByte << DstShift)
#define DstDX       (OpDX << DstShift)
91
#define DstAccLo    (OpAccLo << DstShift)
92
#define DstMask     (OpMask << DstShift)
A
Avi Kivity 已提交
93
/* Source operand type. */
94 95 96 97 98 99 100 101 102 103 104 105
#define SrcShift    6
#define SrcNone     (OpNone << SrcShift)
#define SrcReg      (OpReg << SrcShift)
#define SrcMem      (OpMem << SrcShift)
#define SrcMem16    (OpMem16 << SrcShift)
#define SrcMem32    (OpMem32 << SrcShift)
#define SrcImm      (OpImm << SrcShift)
#define SrcImmByte  (OpImmByte << SrcShift)
#define SrcOne      (OpOne << SrcShift)
#define SrcImmUByte (OpImmUByte << SrcShift)
#define SrcImmU     (OpImmU << SrcShift)
#define SrcSI       (OpSI << SrcShift)
P
Paolo Bonzini 已提交
106
#define SrcXLat     (OpXLat << SrcShift)
107 108 109 110
#define SrcImmFAddr (OpImmFAddr << SrcShift)
#define SrcMemFAddr (OpMemFAddr << SrcShift)
#define SrcAcc      (OpAcc << SrcShift)
#define SrcImmU16   (OpImmU16 << SrcShift)
111
#define SrcImm64    (OpImm64 << SrcShift)
112
#define SrcDX       (OpDX << SrcShift)
113
#define SrcMem8     (OpMem8 << SrcShift)
114
#define SrcAccHi    (OpAccHi << SrcShift)
115
#define SrcMask     (OpMask << SrcShift)
116 117 118 119 120 121 122 123 124
#define BitOp       (1<<11)
#define MemAbs      (1<<12)      /* Memory operand is absolute displacement */
#define String      (1<<13)     /* String instruction (rep capable) */
#define Stack       (1<<14)     /* Stack instruction (push/pop) */
#define GroupMask   (7<<15)     /* Opcode uses one of the group mechanisms */
#define Group       (1<<15)     /* Bits 3:5 of modrm byte extend opcode */
#define GroupDual   (2<<15)     /* Alternate decoding of mod == 3 */
#define Prefix      (3<<15)     /* Instruction varies with 66/f2/f3 prefix */
#define RMExt       (4<<15)     /* Opcode extension in ModRM r/m if mod == 3 */
125
#define Escape      (5<<15)     /* Escape to coprocessor instruction */
126
#define Sse         (1<<18)     /* SSE Vector instruction */
127 128 129 130
/* Generic ModRM decode. */
#define ModRM       (1<<19)
/* Destination is only written; never read. */
#define Mov         (1<<20)
131
/* Misc flags */
132
#define Prot        (1<<21) /* instruction generates #UD if not in prot-mode */
133
#define VendorSpecific (1<<22) /* Vendor specific instruction */
134
#define NoAccess    (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
135
#define Op3264      (1<<24) /* Operand is 64b in long mode, 32b otherwise */
136
#define Undefined   (1<<25) /* No Such Instruction */
137
#define Lock        (1<<26) /* lock prefix is allowed for the instruction */
138
#define Priv        (1<<27) /* instruction generates #GP if current CPL != 0 */
139
#define No64	    (1<<28)
140
#define PageTable   (1 << 29)   /* instruction used to write page table */
141
#define NotImpl     (1 << 30)   /* instruction is not implemented */
142
/* Source 2 operand type */
143
#define Src2Shift   (31)
144
#define Src2None    (OpNone << Src2Shift)
145
#define Src2Mem     (OpMem << Src2Shift)
146 147 148 149
#define Src2CL      (OpCL << Src2Shift)
#define Src2ImmByte (OpImmByte << Src2Shift)
#define Src2One     (OpOne << Src2Shift)
#define Src2Imm     (OpImm << Src2Shift)
150 151 152 153 154 155
#define Src2ES      (OpES << Src2Shift)
#define Src2CS      (OpCS << Src2Shift)
#define Src2SS      (OpSS << Src2Shift)
#define Src2DS      (OpDS << Src2Shift)
#define Src2FS      (OpFS << Src2Shift)
#define Src2GS      (OpGS << Src2Shift)
156
#define Src2Mask    (OpMask << Src2Shift)
A
Avi Kivity 已提交
157
#define Mmx         ((u64)1 << 40)  /* MMX Vector instruction */
158 159 160
#define Aligned     ((u64)1 << 41)  /* Explicitly aligned (e.g. MOVDQA) */
#define Unaligned   ((u64)1 << 42)  /* Explicitly unaligned (e.g. MOVDQU) */
#define Avx         ((u64)1 << 43)  /* Advanced Vector Extensions */
161
#define Fastop      ((u64)1 << 44)  /* Use opcode::u.fastop */
162
#define NoWrite     ((u64)1 << 45)  /* No writeback */
163
#define SrcWrite    ((u64)1 << 46)  /* Write back src operand */
A
Avi Kivity 已提交
164

165 166
#define DstXacc     (DstAccLo | SrcAccHi | SrcWrite)

167 168 169 170 171 172 173 174
#define X2(x...) x, x
#define X3(x...) X2(x), x
#define X4(x...) X2(x), X2(x)
#define X5(x...) X4(x), x
#define X6(x...) X4(x), X2(x)
#define X7(x...) X4(x), X3(x)
#define X8(x...) X4(x), X4(x)
#define X16(x...) X8(x), X8(x)
175

176 177 178 179 180 181
#define NR_FASTOP (ilog2(sizeof(ulong)) + 1)
#define FASTOP_SIZE 8

/*
 * fastop functions have a special calling convention:
 *
182 183
 * dst:    rax        (in/out)
 * src:    rdx        (in/out)
184 185 186 187 188 189 190 191 192 193 194 195 196
 * src2:   rcx        (in)
 * flags:  rflags     (in/out)
 *
 * Moreover, they are all exactly FASTOP_SIZE bytes long, so functions for
 * different operand sizes can be reached by calculation, rather than a jump
 * table (which would be bigger than the code).
 *
 * fastop functions are declared as taking a never-defined fastop parameter,
 * so they can't be called from C directly.
 */

struct fastop;

197
struct opcode {
198 199
	u64 flags : 56;
	u64 intercept : 8;
200
	union {
201
		int (*execute)(struct x86_emulate_ctxt *ctxt);
202 203 204
		const struct opcode *group;
		const struct group_dual *gdual;
		const struct gprefix *gprefix;
205
		const struct escape *esc;
206
		void (*fastop)(struct fastop *fake);
207
	} u;
208
	int (*check_perm)(struct x86_emulate_ctxt *ctxt);
209 210 211 212 213
};

struct group_dual {
	struct opcode mod012[8];
	struct opcode mod3[8];
214 215
};

216 217 218 219 220 221 222
struct gprefix {
	struct opcode pfx_no;
	struct opcode pfx_66;
	struct opcode pfx_f2;
	struct opcode pfx_f3;
};

223 224 225 226 227
struct escape {
	struct opcode op[8];
	struct opcode high[64];
};

A
Avi Kivity 已提交
228
/* EFLAGS bit definitions. */
229 230 231 232
#define EFLG_ID (1<<21)
#define EFLG_VIP (1<<20)
#define EFLG_VIF (1<<19)
#define EFLG_AC (1<<18)
233 234
#define EFLG_VM (1<<17)
#define EFLG_RF (1<<16)
235 236
#define EFLG_IOPL (3<<12)
#define EFLG_NT (1<<14)
A
Avi Kivity 已提交
237 238
#define EFLG_OF (1<<11)
#define EFLG_DF (1<<10)
239
#define EFLG_IF (1<<9)
240
#define EFLG_TF (1<<8)
A
Avi Kivity 已提交
241 242 243 244 245 246
#define EFLG_SF (1<<7)
#define EFLG_ZF (1<<6)
#define EFLG_AF (1<<4)
#define EFLG_PF (1<<2)
#define EFLG_CF (1<<0)

247 248 249
#define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
#define EFLG_RESERVED_ONE_MASK 2

250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285
static ulong reg_read(struct x86_emulate_ctxt *ctxt, unsigned nr)
{
	if (!(ctxt->regs_valid & (1 << nr))) {
		ctxt->regs_valid |= 1 << nr;
		ctxt->_regs[nr] = ctxt->ops->read_gpr(ctxt, nr);
	}
	return ctxt->_regs[nr];
}

static ulong *reg_write(struct x86_emulate_ctxt *ctxt, unsigned nr)
{
	ctxt->regs_valid |= 1 << nr;
	ctxt->regs_dirty |= 1 << nr;
	return &ctxt->_regs[nr];
}

static ulong *reg_rmw(struct x86_emulate_ctxt *ctxt, unsigned nr)
{
	reg_read(ctxt, nr);
	return reg_write(ctxt, nr);
}

static void writeback_registers(struct x86_emulate_ctxt *ctxt)
{
	unsigned reg;

	for_each_set_bit(reg, (ulong *)&ctxt->regs_dirty, 16)
		ctxt->ops->write_gpr(ctxt, reg, ctxt->_regs[reg]);
}

static void invalidate_registers(struct x86_emulate_ctxt *ctxt)
{
	ctxt->regs_dirty = 0;
	ctxt->regs_valid = 0;
}

A
Avi Kivity 已提交
286 287 288 289 290 291 292
/*
 * Instruction emulation:
 * Most instructions are emulated directly via a fragment of inline assembly
 * code. This allows us to save/restore EFLAGS and thus very easily pick up
 * any modified flags.
 */

293
#if defined(CONFIG_X86_64)
A
Avi Kivity 已提交
294 295 296 297 298 299 300 301 302 303 304 305 306 307
#define _LO32 "k"		/* force 32-bit operand */
#define _STK  "%%rsp"		/* stack pointer */
#elif defined(__i386__)
#define _LO32 ""		/* force 32-bit operand */
#define _STK  "%%esp"		/* stack pointer */
#endif

/*
 * These EFLAGS bits are restored from saved value during emulation, and
 * any changes are written back to the saved value after emulation.
 */
#define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)

/* Before executing instruction: restore necessary bits in EFLAGS. */
308 309 310 311 312 313 314 315 316 317 318 319 320 321 322
#define _PRE_EFLAGS(_sav, _msk, _tmp)					\
	/* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
	"movl %"_sav",%"_LO32 _tmp"; "                                  \
	"push %"_tmp"; "                                                \
	"push %"_tmp"; "                                                \
	"movl %"_msk",%"_LO32 _tmp"; "                                  \
	"andl %"_LO32 _tmp",("_STK"); "                                 \
	"pushf; "                                                       \
	"notl %"_LO32 _tmp"; "                                          \
	"andl %"_LO32 _tmp",("_STK"); "                                 \
	"andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); "	\
	"pop  %"_tmp"; "                                                \
	"orl  %"_LO32 _tmp",("_STK"); "                                 \
	"popf; "                                                        \
	"pop  %"_sav"; "
A
Avi Kivity 已提交
323 324 325 326 327 328 329 330 331

/* After executing instruction: write-back necessary bits in EFLAGS. */
#define _POST_EFLAGS(_sav, _msk, _tmp) \
	/* _sav |= EFLAGS & _msk; */		\
	"pushf; "				\
	"pop  %"_tmp"; "			\
	"andl %"_msk",%"_LO32 _tmp"; "		\
	"orl  %"_LO32 _tmp",%"_sav"; "

332 333 334 335 336 337
#ifdef CONFIG_X86_64
#define ON64(x) x
#else
#define ON64(x)
#endif

338
#define ____emulate_2op(ctxt, _op, _x, _y, _suffix, _dsttype)	\
339 340 341 342 343
	do {								\
		__asm__ __volatile__ (					\
			_PRE_EFLAGS("0", "4", "2")			\
			_op _suffix " %"_x"3,%1; "			\
			_POST_EFLAGS("0", "4", "2")			\
344 345
			: "=m" ((ctxt)->eflags),			\
			  "+q" (*(_dsttype*)&(ctxt)->dst.val),		\
346
			  "=&r" (_tmp)					\
347
			: _y ((ctxt)->src.val), "i" (EFLAGS_MASK));	\
348
	} while (0)
349 350


A
Avi Kivity 已提交
351
/* Raw emulation: instruction has two explicit operands. */
352
#define __emulate_2op_nobyte(ctxt,_op,_wx,_wy,_lx,_ly,_qx,_qy)		\
353 354 355
	do {								\
		unsigned long _tmp;					\
									\
356
		switch ((ctxt)->dst.bytes) {				\
357
		case 2:							\
358
			____emulate_2op(ctxt,_op,_wx,_wy,"w",u16);	\
359 360
			break;						\
		case 4:							\
361
			____emulate_2op(ctxt,_op,_lx,_ly,"l",u32);	\
362 363
			break;						\
		case 8:							\
364
			ON64(____emulate_2op(ctxt,_op,_qx,_qy,"q",u64)); \
365 366
			break;						\
		}							\
A
Avi Kivity 已提交
367 368
	} while (0)

369
#define __emulate_2op(ctxt,_op,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy)		     \
A
Avi Kivity 已提交
370
	do {								     \
371
		unsigned long _tmp;					     \
372
		switch ((ctxt)->dst.bytes) {				     \
A
Avi Kivity 已提交
373
		case 1:							     \
374
			____emulate_2op(ctxt,_op,_bx,_by,"b",u8);	     \
A
Avi Kivity 已提交
375 376
			break;						     \
		default:						     \
377
			__emulate_2op_nobyte(ctxt, _op,			     \
A
Avi Kivity 已提交
378 379 380 381 382 383
					     _wx, _wy, _lx, _ly, _qx, _qy);  \
			break;						     \
		}							     \
	} while (0)

/* Source operand is byte-sized and may be restricted to just %cl. */
384 385
#define emulate_2op_SrcB(ctxt, _op)					\
	__emulate_2op(ctxt, _op, "b", "c", "b", "c", "b", "c", "b", "c")
A
Avi Kivity 已提交
386 387

/* Source operand is byte, word, long or quad sized. */
388 389
#define emulate_2op_SrcV(ctxt, _op)					\
	__emulate_2op(ctxt, _op, "b", "q", "w", "r", _LO32, "r", "", "r")
A
Avi Kivity 已提交
390 391

/* Source operand is word, long or quad sized. */
392 393
#define emulate_2op_SrcV_nobyte(ctxt, _op)				\
	__emulate_2op_nobyte(ctxt, _op, "w", "r", _LO32, "r", "", "r")
A
Avi Kivity 已提交
394

395
/* Instruction has three operands and one operand is stored in ECX register */
396
#define __emulate_2op_cl(ctxt, _op, _suffix, _type)		\
397 398
	do {								\
		unsigned long _tmp;					\
399 400 401
		_type _clv  = (ctxt)->src2.val;				\
		_type _srcv = (ctxt)->src.val;				\
		_type _dstv = (ctxt)->dst.val;				\
402 403 404 405 406
									\
		__asm__ __volatile__ (					\
			_PRE_EFLAGS("0", "5", "2")			\
			_op _suffix " %4,%1 \n"				\
			_POST_EFLAGS("0", "5", "2")			\
407
			: "=m" ((ctxt)->eflags), "+r" (_dstv), "=&r" (_tmp) \
408 409 410
			: "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK)	\
			);						\
									\
411 412 413
		(ctxt)->src2.val  = (unsigned long) _clv;		\
		(ctxt)->src2.val = (unsigned long) _srcv;		\
		(ctxt)->dst.val = (unsigned long) _dstv;		\
414 415
	} while (0)

416
#define emulate_2op_cl(ctxt, _op)					\
417
	do {								\
418
		switch ((ctxt)->dst.bytes) {				\
419
		case 2:							\
420
			__emulate_2op_cl(ctxt, _op, "w", u16);		\
421 422
			break;						\
		case 4:							\
423
			__emulate_2op_cl(ctxt, _op, "l", u32);		\
424 425
			break;						\
		case 8:							\
426
			ON64(__emulate_2op_cl(ctxt, _op, "q", ulong));	\
427 428
			break;						\
		}							\
429 430
	} while (0)

431
#define __emulate_1op(ctxt, _op, _suffix)				\
A
Avi Kivity 已提交
432 433 434
	do {								\
		unsigned long _tmp;					\
									\
435 436 437 438
		__asm__ __volatile__ (					\
			_PRE_EFLAGS("0", "3", "2")			\
			_op _suffix " %1; "				\
			_POST_EFLAGS("0", "3", "2")			\
439
			: "=m" ((ctxt)->eflags), "+m" ((ctxt)->dst.val), \
440 441 442 443 444
			  "=&r" (_tmp)					\
			: "i" (EFLAGS_MASK));				\
	} while (0)

/* Instruction has only one explicit operand (no source operand). */
445
#define emulate_1op(ctxt, _op)						\
446
	do {								\
447 448 449 450 451
		switch ((ctxt)->dst.bytes) {				\
		case 1:	__emulate_1op(ctxt, _op, "b"); break;		\
		case 2:	__emulate_1op(ctxt, _op, "w"); break;		\
		case 4:	__emulate_1op(ctxt, _op, "l"); break;		\
		case 8:	ON64(__emulate_1op(ctxt, _op, "q")); break;	\
A
Avi Kivity 已提交
452 453 454
		}							\
	} while (0)

455 456
static int fastop(struct x86_emulate_ctxt *ctxt, void (*fop)(struct fastop *));

457 458 459 460 461 462 463 464 465 466 467 468 469
#define FOP_ALIGN ".align " __stringify(FASTOP_SIZE) " \n\t"
#define FOP_RET   "ret \n\t"

#define FOP_START(op) \
	extern void em_##op(struct fastop *fake); \
	asm(".pushsection .text, \"ax\" \n\t" \
	    ".global em_" #op " \n\t" \
            FOP_ALIGN \
	    "em_" #op ": \n\t"

#define FOP_END \
	    ".popsection")

470 471
#define FOPNOP() FOP_ALIGN FOP_RET

472 473 474 475 476 477 478 479 480 481 482
#define FOP1E(op,  dst) \
	FOP_ALIGN #op " %" #dst " \n\t" FOP_RET

#define FASTOP1(op) \
	FOP_START(op) \
	FOP1E(op##b, al) \
	FOP1E(op##w, ax) \
	FOP1E(op##l, eax) \
	ON64(FOP1E(op##q, rax))	\
	FOP_END

483 484 485 486 487 488 489 490 491
/* 1-operand, using src2 (for MUL/DIV r/m) */
#define FASTOP1SRC2(op, name) \
	FOP_START(name) \
	FOP1E(op, cl) \
	FOP1E(op, cx) \
	FOP1E(op, ecx) \
	ON64(FOP1E(op, rcx)) \
	FOP_END

492 493 494 495 496
#define FOP2E(op,  dst, src)	   \
	FOP_ALIGN #op " %" #src ", %" #dst " \n\t" FOP_RET

#define FASTOP2(op) \
	FOP_START(op) \
497 498 499 500
	FOP2E(op##b, al, dl) \
	FOP2E(op##w, ax, dx) \
	FOP2E(op##l, eax, edx) \
	ON64(FOP2E(op##q, rax, rdx)) \
501 502
	FOP_END

503 504 505 506
/* 2 operand, word only */
#define FASTOP2W(op) \
	FOP_START(op) \
	FOPNOP() \
507 508 509
	FOP2E(op##w, ax, dx) \
	FOP2E(op##l, eax, edx) \
	ON64(FOP2E(op##q, rax, rdx)) \
510 511
	FOP_END

512 513 514 515 516 517 518 519 520
/* 2 operand, src is CL */
#define FASTOP2CL(op) \
	FOP_START(op) \
	FOP2E(op##b, al, cl) \
	FOP2E(op##w, ax, cl) \
	FOP2E(op##l, eax, cl) \
	ON64(FOP2E(op##q, rax, cl)) \
	FOP_END

521 522 523 524 525 526 527
#define FOP3E(op,  dst, src, src2) \
	FOP_ALIGN #op " %" #src2 ", %" #src ", %" #dst " \n\t" FOP_RET

/* 3-operand, word-only, src2=cl */
#define FASTOP3WCL(op) \
	FOP_START(op) \
	FOPNOP() \
528 529 530
	FOP3E(op##w, ax, dx, cl) \
	FOP3E(op##l, eax, edx, cl) \
	ON64(FOP3E(op##q, rax, rdx, cl)) \
531 532
	FOP_END

533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554
/* Special case for SETcc - 1 instruction per cc */
#define FOP_SETCC(op) ".align 4; " #op " %al; ret \n\t"

FOP_START(setcc)
FOP_SETCC(seto)
FOP_SETCC(setno)
FOP_SETCC(setc)
FOP_SETCC(setnc)
FOP_SETCC(setz)
FOP_SETCC(setnz)
FOP_SETCC(setbe)
FOP_SETCC(setnbe)
FOP_SETCC(sets)
FOP_SETCC(setns)
FOP_SETCC(setp)
FOP_SETCC(setnp)
FOP_SETCC(setl)
FOP_SETCC(setnl)
FOP_SETCC(setle)
FOP_SETCC(setnle)
FOP_END;

P
Paolo Bonzini 已提交
555 556 557
FOP_START(salc) "pushf; sbb %al, %al; popf \n\t" FOP_RET
FOP_END;

558
#define __emulate_1op_rax_rdx(ctxt, _op, _suffix, _ex)			\
559 560
	do {								\
		unsigned long _tmp;					\
561 562
		ulong *rax = &ctxt->dst.val;				\
		ulong *rdx = &ctxt->src.val;				\
563 564 565 566 567 568 569 570 571 572 573 574
									\
		__asm__ __volatile__ (					\
			_PRE_EFLAGS("0", "5", "1")			\
			"1: \n\t"					\
			_op _suffix " %6; "				\
			"2: \n\t"					\
			_POST_EFLAGS("0", "5", "1")			\
			".pushsection .fixup,\"ax\" \n\t"		\
			"3: movb $1, %4 \n\t"				\
			"jmp 2b \n\t"					\
			".popsection \n\t"				\
			_ASM_EXTABLE(1b, 3b)				\
575 576
			: "=m" ((ctxt)->eflags), "=&r" (_tmp),		\
			  "+a" (*rax), "+d" (*rdx), "+qm"(_ex)		\
577
			: "i" (EFLAGS_MASK), "m" ((ctxt)->src2.val));	\
578 579
	} while (0)

580
/* instruction has only one source operand, destination is implicit (e.g. mul, div, imul, idiv) */
581
#define emulate_1op_rax_rdx(ctxt, _op, _ex)	\
582
	do {								\
583
		switch((ctxt)->src.bytes) {				\
584
		case 1:							\
585
			__emulate_1op_rax_rdx(ctxt, _op, "b", _ex);	\
586 587
			break;						\
		case 2:							\
588
			__emulate_1op_rax_rdx(ctxt, _op, "w", _ex);	\
589 590
			break;						\
		case 4:							\
591
			__emulate_1op_rax_rdx(ctxt, _op, "l", _ex);	\
592 593
			break;						\
		case 8: ON64(						\
594
			__emulate_1op_rax_rdx(ctxt, _op, "q", _ex));	\
595 596 597 598
			break;						\
		}							\
	} while (0)

599 600 601 602 603 604
static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
				    enum x86_intercept intercept,
				    enum x86_intercept_stage stage)
{
	struct x86_instruction_info info = {
		.intercept  = intercept,
605 606 607 608 609 610 611 612
		.rep_prefix = ctxt->rep_prefix,
		.modrm_mod  = ctxt->modrm_mod,
		.modrm_reg  = ctxt->modrm_reg,
		.modrm_rm   = ctxt->modrm_rm,
		.src_val    = ctxt->src.val64,
		.src_bytes  = ctxt->src.bytes,
		.dst_bytes  = ctxt->dst.bytes,
		.ad_bytes   = ctxt->ad_bytes,
613 614 615
		.next_rip   = ctxt->eip,
	};

616
	return ctxt->ops->intercept(ctxt, &info, stage);
617 618
}

A
Avi Kivity 已提交
619 620 621 622 623
static void assign_masked(ulong *dest, ulong src, ulong mask)
{
	*dest = (*dest & ~mask) | (src & mask);
}

624
static inline unsigned long ad_mask(struct x86_emulate_ctxt *ctxt)
625
{
626
	return (1UL << (ctxt->ad_bytes << 3)) - 1;
627 628
}

A
Avi Kivity 已提交
629 630 631 632 633 634 635 636 637 638 639
static ulong stack_mask(struct x86_emulate_ctxt *ctxt)
{
	u16 sel;
	struct desc_struct ss;

	if (ctxt->mode == X86EMUL_MODE_PROT64)
		return ~0UL;
	ctxt->ops->get_segment(ctxt, &sel, &ss, NULL, VCPU_SREG_SS);
	return ~0U >> ((ss.d ^ 1) * 16);  /* d=0: 0xffff; d=1: 0xffffffff */
}

A
Avi Kivity 已提交
640 641 642 643 644
static int stack_size(struct x86_emulate_ctxt *ctxt)
{
	return (__fls(stack_mask(ctxt)) + 1) >> 3;
}

A
Avi Kivity 已提交
645
/* Access/update address held in a register, based on addressing mode. */
646
static inline unsigned long
647
address_mask(struct x86_emulate_ctxt *ctxt, unsigned long reg)
648
{
649
	if (ctxt->ad_bytes == sizeof(unsigned long))
650 651
		return reg;
	else
652
		return reg & ad_mask(ctxt);
653 654 655
}

static inline unsigned long
656
register_address(struct x86_emulate_ctxt *ctxt, unsigned long reg)
657
{
658
	return address_mask(ctxt, reg);
659 660
}

661 662 663 664 665
static void masked_increment(ulong *reg, ulong mask, int inc)
{
	assign_masked(reg, *reg + inc, mask);
}

666
static inline void
667
register_address_increment(struct x86_emulate_ctxt *ctxt, unsigned long *reg, int inc)
668
{
669 670
	ulong mask;

671
	if (ctxt->ad_bytes == sizeof(unsigned long))
672
		mask = ~0UL;
673
	else
674 675 676 677 678 679
		mask = ad_mask(ctxt);
	masked_increment(reg, mask, inc);
}

static void rsp_increment(struct x86_emulate_ctxt *ctxt, int inc)
{
680
	masked_increment(reg_rmw(ctxt, VCPU_REGS_RSP), stack_mask(ctxt), inc);
681
}
A
Avi Kivity 已提交
682

683
static inline void jmp_rel(struct x86_emulate_ctxt *ctxt, int rel)
684
{
685
	register_address_increment(ctxt, &ctxt->_eip, rel);
686
}
687

688 689 690 691 692 693 694
static u32 desc_limit_scaled(struct desc_struct *desc)
{
	u32 limit = get_desc_limit(desc);

	return desc->g ? (limit << 12) | 0xfff : limit;
}

695
static void set_seg_override(struct x86_emulate_ctxt *ctxt, int seg)
696
{
697 698
	ctxt->has_seg_override = true;
	ctxt->seg_override = seg;
699 700
}

701
static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
702 703 704 705
{
	if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
		return 0;

706
	return ctxt->ops->get_cached_segment_base(ctxt, seg);
707 708
}

709
static unsigned seg_override(struct x86_emulate_ctxt *ctxt)
710
{
711
	if (!ctxt->has_seg_override)
712 713
		return 0;

714
	return ctxt->seg_override;
715 716
}

717 718
static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
			     u32 error, bool valid)
719
{
720 721 722
	ctxt->exception.vector = vec;
	ctxt->exception.error_code = error;
	ctxt->exception.error_code_valid = valid;
723
	return X86EMUL_PROPAGATE_FAULT;
724 725
}

726 727 728 729 730
static int emulate_db(struct x86_emulate_ctxt *ctxt)
{
	return emulate_exception(ctxt, DB_VECTOR, 0, false);
}

731
static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
732
{
733
	return emulate_exception(ctxt, GP_VECTOR, err, true);
734 735
}

736 737 738 739 740
static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
{
	return emulate_exception(ctxt, SS_VECTOR, err, true);
}

741
static int emulate_ud(struct x86_emulate_ctxt *ctxt)
742
{
743
	return emulate_exception(ctxt, UD_VECTOR, 0, false);
744 745
}

746
static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
747
{
748
	return emulate_exception(ctxt, TS_VECTOR, err, true);
749 750
}

751 752
static int emulate_de(struct x86_emulate_ctxt *ctxt)
{
753
	return emulate_exception(ctxt, DE_VECTOR, 0, false);
754 755
}

A
Avi Kivity 已提交
756 757 758 759 760
static int emulate_nm(struct x86_emulate_ctxt *ctxt)
{
	return emulate_exception(ctxt, NM_VECTOR, 0, false);
}

761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780
static u16 get_segment_selector(struct x86_emulate_ctxt *ctxt, unsigned seg)
{
	u16 selector;
	struct desc_struct desc;

	ctxt->ops->get_segment(ctxt, &selector, &desc, NULL, seg);
	return selector;
}

static void set_segment_selector(struct x86_emulate_ctxt *ctxt, u16 selector,
				 unsigned seg)
{
	u16 dummy;
	u32 base3;
	struct desc_struct desc;

	ctxt->ops->get_segment(ctxt, &dummy, &desc, &base3, seg);
	ctxt->ops->set_segment(ctxt, selector, &desc, base3, seg);
}

781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803
/*
 * x86 defines three classes of vector instructions: explicitly
 * aligned, explicitly unaligned, and the rest, which change behaviour
 * depending on whether they're AVX encoded or not.
 *
 * Also included is CMPXCHG16B which is not a vector instruction, yet it is
 * subject to the same check.
 */
static bool insn_aligned(struct x86_emulate_ctxt *ctxt, unsigned size)
{
	if (likely(size < 16))
		return false;

	if (ctxt->d & Aligned)
		return true;
	else if (ctxt->d & Unaligned)
		return false;
	else if (ctxt->d & Avx)
		return false;
	else
		return true;
}

804
static int __linearize(struct x86_emulate_ctxt *ctxt,
805
		     struct segmented_address addr,
806
		     unsigned size, bool write, bool fetch,
807 808
		     ulong *linear)
{
809 810
	struct desc_struct desc;
	bool usable;
811
	ulong la;
812
	u32 lim;
813
	u16 sel;
814
	unsigned cpl;
815

816
	la = seg_base(ctxt, addr.seg) + addr.ea;
817 818 819 820 821 822
	switch (ctxt->mode) {
	case X86EMUL_MODE_PROT64:
		if (((signed long)la << 16) >> 16 != la)
			return emulate_gp(ctxt, 0);
		break;
	default:
823 824
		usable = ctxt->ops->get_segment(ctxt, &sel, &desc, NULL,
						addr.seg);
825 826
		if (!usable)
			goto bad;
827 828 829
		/* code segment in protected mode or read-only data segment */
		if ((((ctxt->mode != X86EMUL_MODE_REAL) && (desc.type & 8))
					|| !(desc.type & 2)) && write)
830 831
			goto bad;
		/* unreadable code segment */
832
		if (!fetch && (desc.type & 8) && !(desc.type & 2))
833 834 835 836 837 838 839
			goto bad;
		lim = desc_limit_scaled(&desc);
		if ((desc.type & 8) || !(desc.type & 4)) {
			/* expand-up segment */
			if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
				goto bad;
		} else {
G
Guo Chao 已提交
840
			/* expand-down segment */
841 842 843 844 845 846
			if (addr.ea <= lim || (u32)(addr.ea + size - 1) <= lim)
				goto bad;
			lim = desc.d ? 0xffffffff : 0xffff;
			if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
				goto bad;
		}
847
		cpl = ctxt->ops->cpl(ctxt);
848 849 850 851 852 853 854 855 856 857 858 859 860 861 862
		if (!(desc.type & 8)) {
			/* data segment */
			if (cpl > desc.dpl)
				goto bad;
		} else if ((desc.type & 8) && !(desc.type & 4)) {
			/* nonconforming code segment */
			if (cpl != desc.dpl)
				goto bad;
		} else if ((desc.type & 8) && (desc.type & 4)) {
			/* conforming code segment */
			if (cpl < desc.dpl)
				goto bad;
		}
		break;
	}
863
	if (fetch ? ctxt->mode != X86EMUL_MODE_PROT64 : ctxt->ad_bytes != 8)
864
		la &= (u32)-1;
865 866
	if (insn_aligned(ctxt, size) && ((la & (size - 1)) != 0))
		return emulate_gp(ctxt, 0);
867 868
	*linear = la;
	return X86EMUL_CONTINUE;
869 870
bad:
	if (addr.seg == VCPU_SREG_SS)
871
		return emulate_ss(ctxt, sel);
872
	else
873
		return emulate_gp(ctxt, sel);
874 875
}

876 877 878 879 880 881 882 883 884
static int linearize(struct x86_emulate_ctxt *ctxt,
		     struct segmented_address addr,
		     unsigned size, bool write,
		     ulong *linear)
{
	return __linearize(ctxt, addr, size, write, false, linear);
}


885 886 887 888 889
static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
			      struct segmented_address addr,
			      void *data,
			      unsigned size)
{
890 891 892
	int rc;
	ulong linear;

893
	rc = linearize(ctxt, addr, size, false, &linear);
894 895
	if (rc != X86EMUL_CONTINUE)
		return rc;
896
	return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception);
897 898
}

899 900 901 902 903 904 905 906
/*
 * Fetch the next byte of the instruction being emulated which is pointed to
 * by ctxt->_eip, then increment ctxt->_eip.
 *
 * Also prefetch the remaining bytes of the instruction without crossing page
 * boundary if they are not in fetch_cache yet.
 */
static int do_insn_fetch_byte(struct x86_emulate_ctxt *ctxt, u8 *dest)
907
{
908
	struct fetch_cache *fc = &ctxt->fetch;
909
	int rc;
910
	int size, cur_size;
911

912
	if (ctxt->_eip == fc->end) {
913
		unsigned long linear;
914 915
		struct segmented_address addr = { .seg = VCPU_SREG_CS,
						  .ea  = ctxt->_eip };
916
		cur_size = fc->end - fc->start;
917 918
		size = min(15UL - cur_size,
			   PAGE_SIZE - offset_in_page(ctxt->_eip));
919
		rc = __linearize(ctxt, addr, size, false, true, &linear);
920
		if (unlikely(rc != X86EMUL_CONTINUE))
921
			return rc;
922 923
		rc = ctxt->ops->fetch(ctxt, linear, fc->data + cur_size,
				      size, &ctxt->exception);
924
		if (unlikely(rc != X86EMUL_CONTINUE))
925
			return rc;
926
		fc->end += size;
927
	}
928 929
	*dest = fc->data[ctxt->_eip - fc->start];
	ctxt->_eip++;
930
	return X86EMUL_CONTINUE;
931 932 933
}

static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
934
			 void *dest, unsigned size)
935
{
936
	int rc;
937

938
	/* x86 instructions are limited to 15 bytes. */
939
	if (unlikely(ctxt->_eip + size - ctxt->eip > 15))
940
		return X86EMUL_UNHANDLEABLE;
941
	while (size--) {
942
		rc = do_insn_fetch_byte(ctxt, dest++);
943
		if (rc != X86EMUL_CONTINUE)
944 945
			return rc;
	}
946
	return X86EMUL_CONTINUE;
947 948
}

949
/* Fetch next part of the instruction being emulated. */
950
#define insn_fetch(_type, _ctxt)					\
951
({	unsigned long _x;						\
952
	rc = do_insn_fetch(_ctxt, &_x, sizeof(_type));			\
953 954 955 956 957
	if (rc != X86EMUL_CONTINUE)					\
		goto done;						\
	(_type)_x;							\
})

958 959
#define insn_fetch_arr(_arr, _size, _ctxt)				\
({	rc = do_insn_fetch(_ctxt, _arr, (_size));			\
960 961 962 963
	if (rc != X86EMUL_CONTINUE)					\
		goto done;						\
})

964 965 966 967 968
/*
 * Given the 'reg' portion of a ModRM byte, and a register block, return a
 * pointer into the block that addresses the relevant register.
 * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
 */
969
static void *decode_register(struct x86_emulate_ctxt *ctxt, u8 modrm_reg,
970
			     int highbyte_regs)
A
Avi Kivity 已提交
971 972 973 974
{
	void *p;

	if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
975 976 977
		p = (unsigned char *)reg_rmw(ctxt, modrm_reg & 3) + 1;
	else
		p = reg_rmw(ctxt, modrm_reg);
A
Avi Kivity 已提交
978 979 980 981
	return p;
}

static int read_descriptor(struct x86_emulate_ctxt *ctxt,
982
			   struct segmented_address addr,
A
Avi Kivity 已提交
983 984 985 986 987 988 989
			   u16 *size, unsigned long *address, int op_bytes)
{
	int rc;

	if (op_bytes == 2)
		op_bytes = 3;
	*address = 0;
990
	rc = segmented_read_std(ctxt, addr, size, 2);
991
	if (rc != X86EMUL_CONTINUE)
A
Avi Kivity 已提交
992
		return rc;
993
	addr.ea += 2;
994
	rc = segmented_read_std(ctxt, addr, address, op_bytes);
A
Avi Kivity 已提交
995 996 997
	return rc;
}

998 999 1000 1001 1002 1003 1004 1005 1006 1007
FASTOP2(add);
FASTOP2(or);
FASTOP2(adc);
FASTOP2(sbb);
FASTOP2(and);
FASTOP2(sub);
FASTOP2(xor);
FASTOP2(cmp);
FASTOP2(test);

1008 1009 1010
FASTOP1SRC2(mul, mul_ex);
FASTOP1SRC2(imul, imul_ex);

1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035
FASTOP3WCL(shld);
FASTOP3WCL(shrd);

FASTOP2W(imul);

FASTOP1(not);
FASTOP1(neg);
FASTOP1(inc);
FASTOP1(dec);

FASTOP2CL(rol);
FASTOP2CL(ror);
FASTOP2CL(rcl);
FASTOP2CL(rcr);
FASTOP2CL(shl);
FASTOP2CL(shr);
FASTOP2CL(sar);

FASTOP2W(bsf);
FASTOP2W(bsr);
FASTOP2W(bt);
FASTOP2W(bts);
FASTOP2W(btr);
FASTOP2W(btc);

1036
static u8 test_cc(unsigned int condition, unsigned long flags)
1037
{
1038 1039
	u8 rc;
	void (*fop)(void) = (void *)em_setcc + 4 * (condition & 0xf);
1040

1041
	flags = (flags & EFLAGS_MASK) | X86_EFLAGS_IF;
1042
	asm("push %[flags]; popf; call *%[fastop]"
1043 1044
	    : "=a"(rc) : [fastop]"r"(fop), [flags]"r"(flags));
	return rc;
1045 1046
}

1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064
static void fetch_register_operand(struct operand *op)
{
	switch (op->bytes) {
	case 1:
		op->val = *(u8 *)op->addr.reg;
		break;
	case 2:
		op->val = *(u16 *)op->addr.reg;
		break;
	case 4:
		op->val = *(u32 *)op->addr.reg;
		break;
	case 8:
		op->val = *(u64 *)op->addr.reg;
		break;
	}
}

A
Avi Kivity 已提交
1065 1066 1067 1068
static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
1069 1070 1071 1072 1073 1074 1075 1076
	case 0: asm("movdqa %%xmm0, %0" : "=m"(*data)); break;
	case 1: asm("movdqa %%xmm1, %0" : "=m"(*data)); break;
	case 2: asm("movdqa %%xmm2, %0" : "=m"(*data)); break;
	case 3: asm("movdqa %%xmm3, %0" : "=m"(*data)); break;
	case 4: asm("movdqa %%xmm4, %0" : "=m"(*data)); break;
	case 5: asm("movdqa %%xmm5, %0" : "=m"(*data)); break;
	case 6: asm("movdqa %%xmm6, %0" : "=m"(*data)); break;
	case 7: asm("movdqa %%xmm7, %0" : "=m"(*data)); break;
A
Avi Kivity 已提交
1077
#ifdef CONFIG_X86_64
1078 1079 1080 1081 1082 1083 1084 1085
	case 8: asm("movdqa %%xmm8, %0" : "=m"(*data)); break;
	case 9: asm("movdqa %%xmm9, %0" : "=m"(*data)); break;
	case 10: asm("movdqa %%xmm10, %0" : "=m"(*data)); break;
	case 11: asm("movdqa %%xmm11, %0" : "=m"(*data)); break;
	case 12: asm("movdqa %%xmm12, %0" : "=m"(*data)); break;
	case 13: asm("movdqa %%xmm13, %0" : "=m"(*data)); break;
	case 14: asm("movdqa %%xmm14, %0" : "=m"(*data)); break;
	case 15: asm("movdqa %%xmm15, %0" : "=m"(*data)); break;
A
Avi Kivity 已提交
1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096
#endif
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
			  int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
1097 1098 1099 1100 1101 1102 1103 1104
	case 0: asm("movdqa %0, %%xmm0" : : "m"(*data)); break;
	case 1: asm("movdqa %0, %%xmm1" : : "m"(*data)); break;
	case 2: asm("movdqa %0, %%xmm2" : : "m"(*data)); break;
	case 3: asm("movdqa %0, %%xmm3" : : "m"(*data)); break;
	case 4: asm("movdqa %0, %%xmm4" : : "m"(*data)); break;
	case 5: asm("movdqa %0, %%xmm5" : : "m"(*data)); break;
	case 6: asm("movdqa %0, %%xmm6" : : "m"(*data)); break;
	case 7: asm("movdqa %0, %%xmm7" : : "m"(*data)); break;
A
Avi Kivity 已提交
1105
#ifdef CONFIG_X86_64
1106 1107 1108 1109 1110 1111 1112 1113
	case 8: asm("movdqa %0, %%xmm8" : : "m"(*data)); break;
	case 9: asm("movdqa %0, %%xmm9" : : "m"(*data)); break;
	case 10: asm("movdqa %0, %%xmm10" : : "m"(*data)); break;
	case 11: asm("movdqa %0, %%xmm11" : : "m"(*data)); break;
	case 12: asm("movdqa %0, %%xmm12" : : "m"(*data)); break;
	case 13: asm("movdqa %0, %%xmm13" : : "m"(*data)); break;
	case 14: asm("movdqa %0, %%xmm14" : : "m"(*data)); break;
	case 15: asm("movdqa %0, %%xmm15" : : "m"(*data)); break;
A
Avi Kivity 已提交
1114 1115 1116 1117 1118 1119
#endif
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

A
Avi Kivity 已提交
1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153
static void read_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
	case 0: asm("movq %%mm0, %0" : "=m"(*data)); break;
	case 1: asm("movq %%mm1, %0" : "=m"(*data)); break;
	case 2: asm("movq %%mm2, %0" : "=m"(*data)); break;
	case 3: asm("movq %%mm3, %0" : "=m"(*data)); break;
	case 4: asm("movq %%mm4, %0" : "=m"(*data)); break;
	case 5: asm("movq %%mm5, %0" : "=m"(*data)); break;
	case 6: asm("movq %%mm6, %0" : "=m"(*data)); break;
	case 7: asm("movq %%mm7, %0" : "=m"(*data)); break;
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

static void write_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
	case 0: asm("movq %0, %%mm0" : : "m"(*data)); break;
	case 1: asm("movq %0, %%mm1" : : "m"(*data)); break;
	case 2: asm("movq %0, %%mm2" : : "m"(*data)); break;
	case 3: asm("movq %0, %%mm3" : : "m"(*data)); break;
	case 4: asm("movq %0, %%mm4" : : "m"(*data)); break;
	case 5: asm("movq %0, %%mm5" : : "m"(*data)); break;
	case 6: asm("movq %0, %%mm6" : : "m"(*data)); break;
	case 7: asm("movq %0, %%mm7" : : "m"(*data)); break;
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200
static int em_fninit(struct x86_emulate_ctxt *ctxt)
{
	if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
		return emulate_nm(ctxt);

	ctxt->ops->get_fpu(ctxt);
	asm volatile("fninit");
	ctxt->ops->put_fpu(ctxt);
	return X86EMUL_CONTINUE;
}

static int em_fnstcw(struct x86_emulate_ctxt *ctxt)
{
	u16 fcw;

	if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
		return emulate_nm(ctxt);

	ctxt->ops->get_fpu(ctxt);
	asm volatile("fnstcw %0": "+m"(fcw));
	ctxt->ops->put_fpu(ctxt);

	/* force 2 byte destination */
	ctxt->dst.bytes = 2;
	ctxt->dst.val = fcw;

	return X86EMUL_CONTINUE;
}

static int em_fnstsw(struct x86_emulate_ctxt *ctxt)
{
	u16 fsw;

	if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
		return emulate_nm(ctxt);

	ctxt->ops->get_fpu(ctxt);
	asm volatile("fnstsw %0": "+m"(fsw));
	ctxt->ops->put_fpu(ctxt);

	/* force 2 byte destination */
	ctxt->dst.bytes = 2;
	ctxt->dst.val = fsw;

	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
1201
static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
1202
				    struct operand *op)
1203
{
1204 1205
	unsigned reg = ctxt->modrm_reg;
	int highbyte_regs = ctxt->rex_prefix == 0;
1206

1207 1208
	if (!(ctxt->d & ModRM))
		reg = (ctxt->b & 7) | ((ctxt->rex_prefix & 1) << 3);
A
Avi Kivity 已提交
1209

1210
	if (ctxt->d & Sse) {
A
Avi Kivity 已提交
1211 1212 1213 1214 1215 1216
		op->type = OP_XMM;
		op->bytes = 16;
		op->addr.xmm = reg;
		read_sse_reg(ctxt, &op->vec_val, reg);
		return;
	}
A
Avi Kivity 已提交
1217 1218 1219 1220 1221 1222 1223
	if (ctxt->d & Mmx) {
		reg &= 7;
		op->type = OP_MM;
		op->bytes = 8;
		op->addr.mm = reg;
		return;
	}
A
Avi Kivity 已提交
1224

1225
	op->type = OP_REG;
1226
	if (ctxt->d & ByteOp) {
1227
		op->addr.reg = decode_register(ctxt, reg, highbyte_regs);
1228 1229
		op->bytes = 1;
	} else {
1230
		op->addr.reg = decode_register(ctxt, reg, 0);
1231
		op->bytes = ctxt->op_bytes;
1232
	}
1233
	fetch_register_operand(op);
1234 1235 1236
	op->orig_val = op->val;
}

1237 1238 1239 1240 1241 1242
static void adjust_modrm_seg(struct x86_emulate_ctxt *ctxt, int base_reg)
{
	if (base_reg == VCPU_REGS_RSP || base_reg == VCPU_REGS_RBP)
		ctxt->modrm_seg = VCPU_SREG_SS;
}

1243
static int decode_modrm(struct x86_emulate_ctxt *ctxt,
1244
			struct operand *op)
1245 1246
{
	u8 sib;
1247
	int index_reg = 0, base_reg = 0, scale;
1248
	int rc = X86EMUL_CONTINUE;
1249
	ulong modrm_ea = 0;
1250

1251 1252 1253 1254
	if (ctxt->rex_prefix) {
		ctxt->modrm_reg = (ctxt->rex_prefix & 4) << 1;	/* REX.R */
		index_reg = (ctxt->rex_prefix & 2) << 2; /* REX.X */
		ctxt->modrm_rm = base_reg = (ctxt->rex_prefix & 1) << 3; /* REG.B */
1255 1256
	}

1257 1258 1259 1260
	ctxt->modrm_mod |= (ctxt->modrm & 0xc0) >> 6;
	ctxt->modrm_reg |= (ctxt->modrm & 0x38) >> 3;
	ctxt->modrm_rm |= (ctxt->modrm & 0x07);
	ctxt->modrm_seg = VCPU_SREG_DS;
1261

1262
	if (ctxt->modrm_mod == 3) {
1263
		op->type = OP_REG;
1264
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
1265
		op->addr.reg = decode_register(ctxt, ctxt->modrm_rm, ctxt->d & ByteOp);
1266
		if (ctxt->d & Sse) {
A
Avi Kivity 已提交
1267 1268
			op->type = OP_XMM;
			op->bytes = 16;
1269 1270
			op->addr.xmm = ctxt->modrm_rm;
			read_sse_reg(ctxt, &op->vec_val, ctxt->modrm_rm);
A
Avi Kivity 已提交
1271 1272
			return rc;
		}
A
Avi Kivity 已提交
1273 1274 1275 1276 1277 1278
		if (ctxt->d & Mmx) {
			op->type = OP_MM;
			op->bytes = 8;
			op->addr.xmm = ctxt->modrm_rm & 7;
			return rc;
		}
1279
		fetch_register_operand(op);
1280 1281 1282
		return rc;
	}

1283 1284
	op->type = OP_MEM;

1285
	if (ctxt->ad_bytes == 2) {
1286 1287 1288 1289
		unsigned bx = reg_read(ctxt, VCPU_REGS_RBX);
		unsigned bp = reg_read(ctxt, VCPU_REGS_RBP);
		unsigned si = reg_read(ctxt, VCPU_REGS_RSI);
		unsigned di = reg_read(ctxt, VCPU_REGS_RDI);
1290 1291

		/* 16-bit ModR/M decode. */
1292
		switch (ctxt->modrm_mod) {
1293
		case 0:
1294
			if (ctxt->modrm_rm == 6)
1295
				modrm_ea += insn_fetch(u16, ctxt);
1296 1297
			break;
		case 1:
1298
			modrm_ea += insn_fetch(s8, ctxt);
1299 1300
			break;
		case 2:
1301
			modrm_ea += insn_fetch(u16, ctxt);
1302 1303
			break;
		}
1304
		switch (ctxt->modrm_rm) {
1305
		case 0:
1306
			modrm_ea += bx + si;
1307 1308
			break;
		case 1:
1309
			modrm_ea += bx + di;
1310 1311
			break;
		case 2:
1312
			modrm_ea += bp + si;
1313 1314
			break;
		case 3:
1315
			modrm_ea += bp + di;
1316 1317
			break;
		case 4:
1318
			modrm_ea += si;
1319 1320
			break;
		case 5:
1321
			modrm_ea += di;
1322 1323
			break;
		case 6:
1324
			if (ctxt->modrm_mod != 0)
1325
				modrm_ea += bp;
1326 1327
			break;
		case 7:
1328
			modrm_ea += bx;
1329 1330
			break;
		}
1331 1332 1333
		if (ctxt->modrm_rm == 2 || ctxt->modrm_rm == 3 ||
		    (ctxt->modrm_rm == 6 && ctxt->modrm_mod != 0))
			ctxt->modrm_seg = VCPU_SREG_SS;
1334
		modrm_ea = (u16)modrm_ea;
1335 1336
	} else {
		/* 32/64-bit ModR/M decode. */
1337
		if ((ctxt->modrm_rm & 7) == 4) {
1338
			sib = insn_fetch(u8, ctxt);
1339 1340 1341 1342
			index_reg |= (sib >> 3) & 7;
			base_reg |= sib & 7;
			scale = sib >> 6;

1343
			if ((base_reg & 7) == 5 && ctxt->modrm_mod == 0)
1344
				modrm_ea += insn_fetch(s32, ctxt);
1345
			else {
1346
				modrm_ea += reg_read(ctxt, base_reg);
1347 1348
				adjust_modrm_seg(ctxt, base_reg);
			}
1349
			if (index_reg != 4)
1350
				modrm_ea += reg_read(ctxt, index_reg) << scale;
1351
		} else if ((ctxt->modrm_rm & 7) == 5 && ctxt->modrm_mod == 0) {
1352
			if (ctxt->mode == X86EMUL_MODE_PROT64)
1353
				ctxt->rip_relative = 1;
1354 1355
		} else {
			base_reg = ctxt->modrm_rm;
1356
			modrm_ea += reg_read(ctxt, base_reg);
1357 1358
			adjust_modrm_seg(ctxt, base_reg);
		}
1359
		switch (ctxt->modrm_mod) {
1360
		case 0:
1361
			if (ctxt->modrm_rm == 5)
1362
				modrm_ea += insn_fetch(s32, ctxt);
1363 1364
			break;
		case 1:
1365
			modrm_ea += insn_fetch(s8, ctxt);
1366 1367
			break;
		case 2:
1368
			modrm_ea += insn_fetch(s32, ctxt);
1369 1370 1371
			break;
		}
	}
1372
	op->addr.mem.ea = modrm_ea;
1373 1374 1375 1376 1377
done:
	return rc;
}

static int decode_abs(struct x86_emulate_ctxt *ctxt,
1378
		      struct operand *op)
1379
{
1380
	int rc = X86EMUL_CONTINUE;
1381

1382
	op->type = OP_MEM;
1383
	switch (ctxt->ad_bytes) {
1384
	case 2:
1385
		op->addr.mem.ea = insn_fetch(u16, ctxt);
1386 1387
		break;
	case 4:
1388
		op->addr.mem.ea = insn_fetch(u32, ctxt);
1389 1390
		break;
	case 8:
1391
		op->addr.mem.ea = insn_fetch(u64, ctxt);
1392 1393 1394 1395 1396 1397
		break;
	}
done:
	return rc;
}

1398
static void fetch_bit_operand(struct x86_emulate_ctxt *ctxt)
1399
{
1400
	long sv = 0, mask;
1401

1402 1403
	if (ctxt->dst.type == OP_MEM && ctxt->src.type == OP_REG) {
		mask = ~(ctxt->dst.bytes * 8 - 1);
1404

1405 1406 1407 1408
		if (ctxt->src.bytes == 2)
			sv = (s16)ctxt->src.val & (s16)mask;
		else if (ctxt->src.bytes == 4)
			sv = (s32)ctxt->src.val & (s32)mask;
1409

1410
		ctxt->dst.addr.mem.ea += (sv >> 3);
1411
	}
1412 1413

	/* only subword offset */
1414
	ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
1415 1416
}

1417 1418
static int read_emulated(struct x86_emulate_ctxt *ctxt,
			 unsigned long addr, void *dest, unsigned size)
A
Avi Kivity 已提交
1419
{
1420
	int rc;
1421
	struct read_cache *mc = &ctxt->mem_read;
A
Avi Kivity 已提交
1422

1423 1424
	if (mc->pos < mc->end)
		goto read_cached;
A
Avi Kivity 已提交
1425

1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437
	WARN_ON((mc->end + size) >= sizeof(mc->data));

	rc = ctxt->ops->read_emulated(ctxt, addr, mc->data + mc->end, size,
				      &ctxt->exception);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	mc->end += size;

read_cached:
	memcpy(dest, mc->data + mc->pos, size);
	mc->pos += size;
1438 1439
	return X86EMUL_CONTINUE;
}
A
Avi Kivity 已提交
1440

1441 1442 1443 1444 1445
static int segmented_read(struct x86_emulate_ctxt *ctxt,
			  struct segmented_address addr,
			  void *data,
			  unsigned size)
{
1446 1447 1448
	int rc;
	ulong linear;

1449
	rc = linearize(ctxt, addr, size, false, &linear);
1450 1451
	if (rc != X86EMUL_CONTINUE)
		return rc;
1452
	return read_emulated(ctxt, linear, data, size);
1453 1454 1455 1456 1457 1458 1459
}

static int segmented_write(struct x86_emulate_ctxt *ctxt,
			   struct segmented_address addr,
			   const void *data,
			   unsigned size)
{
1460 1461 1462
	int rc;
	ulong linear;

1463
	rc = linearize(ctxt, addr, size, true, &linear);
1464 1465
	if (rc != X86EMUL_CONTINUE)
		return rc;
1466 1467
	return ctxt->ops->write_emulated(ctxt, linear, data, size,
					 &ctxt->exception);
1468 1469 1470 1471 1472 1473 1474
}

static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
			     struct segmented_address addr,
			     const void *orig_data, const void *data,
			     unsigned size)
{
1475 1476 1477
	int rc;
	ulong linear;

1478
	rc = linearize(ctxt, addr, size, true, &linear);
1479 1480
	if (rc != X86EMUL_CONTINUE)
		return rc;
1481 1482
	return ctxt->ops->cmpxchg_emulated(ctxt, linear, orig_data, data,
					   size, &ctxt->exception);
1483 1484
}

1485 1486 1487 1488
static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
			   unsigned int size, unsigned short port,
			   void *dest)
{
1489
	struct read_cache *rc = &ctxt->io_read;
1490

1491 1492
	if (rc->pos == rc->end) { /* refill pio read ahead */
		unsigned int in_page, n;
1493
		unsigned int count = ctxt->rep_prefix ?
1494
			address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) : 1;
1495
		in_page = (ctxt->eflags & EFLG_DF) ?
1496 1497
			offset_in_page(reg_read(ctxt, VCPU_REGS_RDI)) :
			PAGE_SIZE - offset_in_page(reg_read(ctxt, VCPU_REGS_RDI));
1498 1499 1500 1501 1502
		n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
			count);
		if (n == 0)
			n = 1;
		rc->pos = rc->end = 0;
1503
		if (!ctxt->ops->pio_in_emulated(ctxt, size, port, rc->data, n))
1504 1505
			return 0;
		rc->end = n * size;
A
Avi Kivity 已提交
1506 1507
	}

1508 1509 1510 1511 1512 1513 1514 1515 1516
	if (ctxt->rep_prefix && !(ctxt->eflags & EFLG_DF)) {
		ctxt->dst.data = rc->data + rc->pos;
		ctxt->dst.type = OP_MEM_STR;
		ctxt->dst.count = (rc->end - rc->pos) / size;
		rc->pos = rc->end;
	} else {
		memcpy(dest, rc->data + rc->pos, size);
		rc->pos += size;
	}
1517 1518
	return 1;
}
A
Avi Kivity 已提交
1519

1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535
static int read_interrupt_descriptor(struct x86_emulate_ctxt *ctxt,
				     u16 index, struct desc_struct *desc)
{
	struct desc_ptr dt;
	ulong addr;

	ctxt->ops->get_idt(ctxt, &dt);

	if (dt.size < index * 8 + 7)
		return emulate_gp(ctxt, index << 3 | 0x2);

	addr = dt.address + index * 8;
	return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
				   &ctxt->exception);
}

1536 1537 1538
static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
				     u16 selector, struct desc_ptr *dt)
{
1539
	const struct x86_emulate_ops *ops = ctxt->ops;
1540

1541 1542
	if (selector & 1 << 2) {
		struct desc_struct desc;
1543 1544
		u16 sel;

1545
		memset (dt, 0, sizeof *dt);
1546
		if (!ops->get_segment(ctxt, &sel, &desc, NULL, VCPU_SREG_LDTR))
1547
			return;
1548

1549 1550 1551
		dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
		dt->address = get_desc_base(&desc);
	} else
1552
		ops->get_gdt(ctxt, dt);
1553
}
1554

1555 1556
/* allowed just for 8 bytes segments */
static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1557 1558
				   u16 selector, struct desc_struct *desc,
				   ulong *desc_addr_p)
1559 1560 1561 1562
{
	struct desc_ptr dt;
	u16 index = selector >> 3;
	ulong addr;
1563

1564
	get_descriptor_table_ptr(ctxt, selector, &dt);
1565

1566 1567
	if (dt.size < index * 8 + 7)
		return emulate_gp(ctxt, selector & 0xfffc);
1568

1569
	*desc_addr_p = addr = dt.address + index * 8;
1570 1571
	return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
				   &ctxt->exception);
1572
}
1573

1574 1575 1576 1577 1578 1579 1580
/* allowed just for 8 bytes segments */
static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
				    u16 selector, struct desc_struct *desc)
{
	struct desc_ptr dt;
	u16 index = selector >> 3;
	ulong addr;
A
Avi Kivity 已提交
1581

1582
	get_descriptor_table_ptr(ctxt, selector, &dt);
1583

1584 1585
	if (dt.size < index * 8 + 7)
		return emulate_gp(ctxt, selector & 0xfffc);
A
Avi Kivity 已提交
1586

1587
	addr = dt.address + index * 8;
1588 1589
	return ctxt->ops->write_std(ctxt, addr, desc, sizeof *desc,
				    &ctxt->exception);
1590
}
1591

1592
/* Does not support long mode */
1593 1594 1595
static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
				   u16 selector, int seg)
{
1596
	struct desc_struct seg_desc, old_desc;
1597 1598 1599 1600
	u8 dpl, rpl, cpl;
	unsigned err_vec = GP_VECTOR;
	u32 err_code = 0;
	bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
1601
	ulong desc_addr;
1602
	int ret;
1603
	u16 dummy;
1604

1605
	memset(&seg_desc, 0, sizeof seg_desc);
1606

1607 1608 1609
	if (ctxt->mode == X86EMUL_MODE_REAL) {
		/* set real mode segment descriptor (keep limit etc. for
		 * unreal mode) */
1610
		ctxt->ops->get_segment(ctxt, &dummy, &seg_desc, NULL, seg);
1611 1612
		set_desc_base(&seg_desc, selector << 4);
		goto load;
1613 1614 1615 1616 1617 1618 1619 1620 1621
	} else if (seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86) {
		/* VM86 needs a clean new segment descriptor */
		set_desc_base(&seg_desc, selector << 4);
		set_desc_limit(&seg_desc, 0xffff);
		seg_desc.type = 3;
		seg_desc.p = 1;
		seg_desc.s = 1;
		seg_desc.dpl = 3;
		goto load;
1622 1623
	}

1624 1625 1626 1627 1628 1629 1630 1631
	rpl = selector & 3;
	cpl = ctxt->ops->cpl(ctxt);

	/* NULL selector is not valid for TR, CS and SS (except for long mode) */
	if ((seg == VCPU_SREG_CS
	     || (seg == VCPU_SREG_SS
		 && (ctxt->mode != X86EMUL_MODE_PROT64 || rpl != cpl))
	     || seg == VCPU_SREG_TR)
1632 1633 1634 1635 1636 1637 1638 1639 1640 1641
	    && null_selector)
		goto exception;

	/* TR should be in GDT only */
	if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
		goto exception;

	if (null_selector) /* for NULL selector skip all following checks */
		goto load;

1642
	ret = read_segment_descriptor(ctxt, selector, &seg_desc, &desc_addr);
1643 1644 1645 1646 1647 1648
	if (ret != X86EMUL_CONTINUE)
		return ret;

	err_code = selector & 0xfffc;
	err_vec = GP_VECTOR;

G
Guo Chao 已提交
1649
	/* can't load system descriptor into segment selector */
1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667
	if (seg <= VCPU_SREG_GS && !seg_desc.s)
		goto exception;

	if (!seg_desc.p) {
		err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
		goto exception;
	}

	dpl = seg_desc.dpl;

	switch (seg) {
	case VCPU_SREG_SS:
		/*
		 * segment is not a writable data segment or segment
		 * selector's RPL != CPL or segment selector's RPL != CPL
		 */
		if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
			goto exception;
A
Avi Kivity 已提交
1668
		break;
1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683
	case VCPU_SREG_CS:
		if (!(seg_desc.type & 8))
			goto exception;

		if (seg_desc.type & 4) {
			/* conforming */
			if (dpl > cpl)
				goto exception;
		} else {
			/* nonconforming */
			if (rpl > cpl || dpl != cpl)
				goto exception;
		}
		/* CS(RPL) <- CPL */
		selector = (selector & 0xfffc) | cpl;
A
Avi Kivity 已提交
1684
		break;
1685 1686 1687
	case VCPU_SREG_TR:
		if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
			goto exception;
1688 1689 1690 1691 1692 1693
		old_desc = seg_desc;
		seg_desc.type |= 2; /* busy */
		ret = ctxt->ops->cmpxchg_emulated(ctxt, desc_addr, &old_desc, &seg_desc,
						  sizeof(seg_desc), &ctxt->exception);
		if (ret != X86EMUL_CONTINUE)
			return ret;
1694 1695 1696 1697 1698 1699
		break;
	case VCPU_SREG_LDTR:
		if (seg_desc.s || seg_desc.type != 2)
			goto exception;
		break;
	default: /*  DS, ES, FS, or GS */
1700
		/*
1701 1702 1703
		 * segment is not a data or readable code segment or
		 * ((segment is a data or nonconforming code segment)
		 * and (both RPL and CPL > DPL))
1704
		 */
1705 1706 1707 1708
		if ((seg_desc.type & 0xa) == 0x8 ||
		    (((seg_desc.type & 0xc) != 0xc) &&
		     (rpl > dpl && cpl > dpl)))
			goto exception;
A
Avi Kivity 已提交
1709
		break;
1710 1711 1712 1713 1714
	}

	if (seg_desc.s) {
		/* mark segment as accessed */
		seg_desc.type |= 1;
1715
		ret = write_segment_descriptor(ctxt, selector, &seg_desc);
1716 1717 1718 1719
		if (ret != X86EMUL_CONTINUE)
			return ret;
	}
load:
1720
	ctxt->ops->set_segment(ctxt, selector, &seg_desc, 0, seg);
1721 1722 1723 1724 1725 1726
	return X86EMUL_CONTINUE;
exception:
	emulate_exception(ctxt, err_vec, err_code, true);
	return X86EMUL_PROPAGATE_FAULT;
}

1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745
static void write_register_operand(struct operand *op)
{
	/* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
	switch (op->bytes) {
	case 1:
		*(u8 *)op->addr.reg = (u8)op->val;
		break;
	case 2:
		*(u16 *)op->addr.reg = (u16)op->val;
		break;
	case 4:
		*op->addr.reg = (u32)op->val;
		break;	/* 64b: zero-extend */
	case 8:
		*op->addr.reg = op->val;
		break;
	}
}

1746
static int writeback(struct x86_emulate_ctxt *ctxt, struct operand *op)
1747 1748 1749
{
	int rc;

1750
	switch (op->type) {
1751
	case OP_REG:
1752
		write_register_operand(op);
A
Avi Kivity 已提交
1753
		break;
1754
	case OP_MEM:
1755
		if (ctxt->lock_prefix)
1756
			rc = segmented_cmpxchg(ctxt,
1757 1758 1759 1760
					       op->addr.mem,
					       &op->orig_val,
					       &op->val,
					       op->bytes);
1761
		else
1762
			rc = segmented_write(ctxt,
1763 1764 1765
					     op->addr.mem,
					     &op->val,
					     op->bytes);
1766 1767
		if (rc != X86EMUL_CONTINUE)
			return rc;
1768
		break;
1769 1770
	case OP_MEM_STR:
		rc = segmented_write(ctxt,
1771 1772 1773
				op->addr.mem,
				op->data,
				op->bytes * op->count);
1774 1775 1776
		if (rc != X86EMUL_CONTINUE)
			return rc;
		break;
A
Avi Kivity 已提交
1777
	case OP_XMM:
1778
		write_sse_reg(ctxt, &op->vec_val, op->addr.xmm);
A
Avi Kivity 已提交
1779
		break;
A
Avi Kivity 已提交
1780
	case OP_MM:
1781
		write_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
A
Avi Kivity 已提交
1782
		break;
1783 1784
	case OP_NONE:
		/* no writeback */
1785
		break;
1786
	default:
1787
		break;
A
Avi Kivity 已提交
1788
	}
1789 1790
	return X86EMUL_CONTINUE;
}
A
Avi Kivity 已提交
1791

1792
static int push(struct x86_emulate_ctxt *ctxt, void *data, int bytes)
1793
{
1794
	struct segmented_address addr;
1795

1796
	rsp_increment(ctxt, -bytes);
1797
	addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
1798 1799
	addr.seg = VCPU_SREG_SS;

1800 1801 1802 1803 1804
	return segmented_write(ctxt, addr, data, bytes);
}

static int em_push(struct x86_emulate_ctxt *ctxt)
{
1805
	/* Disable writeback. */
1806
	ctxt->dst.type = OP_NONE;
1807
	return push(ctxt, &ctxt->src.val, ctxt->op_bytes);
1808
}
1809

1810 1811 1812 1813
static int emulate_pop(struct x86_emulate_ctxt *ctxt,
		       void *dest, int len)
{
	int rc;
1814
	struct segmented_address addr;
1815

1816
	addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
1817
	addr.seg = VCPU_SREG_SS;
1818
	rc = segmented_read(ctxt, addr, dest, len);
1819 1820 1821
	if (rc != X86EMUL_CONTINUE)
		return rc;

1822
	rsp_increment(ctxt, len);
1823
	return rc;
1824 1825
}

1826 1827
static int em_pop(struct x86_emulate_ctxt *ctxt)
{
1828
	return emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
1829 1830
}

1831
static int emulate_popf(struct x86_emulate_ctxt *ctxt,
1832
			void *dest, int len)
1833 1834
{
	int rc;
1835 1836
	unsigned long val, change_mask;
	int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
1837
	int cpl = ctxt->ops->cpl(ctxt);
1838

1839
	rc = emulate_pop(ctxt, &val, len);
1840 1841
	if (rc != X86EMUL_CONTINUE)
		return rc;
1842

1843 1844
	change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
		| EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
1845

1846 1847 1848 1849 1850 1851 1852 1853 1854 1855
	switch(ctxt->mode) {
	case X86EMUL_MODE_PROT64:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT16:
		if (cpl == 0)
			change_mask |= EFLG_IOPL;
		if (cpl <= iopl)
			change_mask |= EFLG_IF;
		break;
	case X86EMUL_MODE_VM86:
1856 1857
		if (iopl < 3)
			return emulate_gp(ctxt, 0);
1858 1859 1860 1861 1862
		change_mask |= EFLG_IF;
		break;
	default: /* real mode */
		change_mask |= (EFLG_IOPL | EFLG_IF);
		break;
1863
	}
1864 1865 1866 1867 1868

	*(unsigned long *)dest =
		(ctxt->eflags & ~change_mask) | (val & change_mask);

	return rc;
1869 1870
}

1871 1872
static int em_popf(struct x86_emulate_ctxt *ctxt)
{
1873 1874 1875 1876
	ctxt->dst.type = OP_REG;
	ctxt->dst.addr.reg = &ctxt->eflags;
	ctxt->dst.bytes = ctxt->op_bytes;
	return emulate_popf(ctxt, &ctxt->dst.val, ctxt->op_bytes);
1877 1878
}

A
Avi Kivity 已提交
1879 1880 1881 1882 1883
static int em_enter(struct x86_emulate_ctxt *ctxt)
{
	int rc;
	unsigned frame_size = ctxt->src.val;
	unsigned nesting_level = ctxt->src2.val & 31;
1884
	ulong rbp;
A
Avi Kivity 已提交
1885 1886 1887 1888

	if (nesting_level)
		return X86EMUL_UNHANDLEABLE;

1889 1890
	rbp = reg_read(ctxt, VCPU_REGS_RBP);
	rc = push(ctxt, &rbp, stack_size(ctxt));
A
Avi Kivity 已提交
1891 1892
	if (rc != X86EMUL_CONTINUE)
		return rc;
1893
	assign_masked(reg_rmw(ctxt, VCPU_REGS_RBP), reg_read(ctxt, VCPU_REGS_RSP),
A
Avi Kivity 已提交
1894
		      stack_mask(ctxt));
1895 1896
	assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP),
		      reg_read(ctxt, VCPU_REGS_RSP) - frame_size,
A
Avi Kivity 已提交
1897 1898 1899 1900
		      stack_mask(ctxt));
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
1901 1902
static int em_leave(struct x86_emulate_ctxt *ctxt)
{
1903
	assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP), reg_read(ctxt, VCPU_REGS_RBP),
A
Avi Kivity 已提交
1904
		      stack_mask(ctxt));
1905
	return emulate_pop(ctxt, reg_rmw(ctxt, VCPU_REGS_RBP), ctxt->op_bytes);
A
Avi Kivity 已提交
1906 1907
}

1908
static int em_push_sreg(struct x86_emulate_ctxt *ctxt)
1909
{
1910 1911
	int seg = ctxt->src2.val;

1912
	ctxt->src.val = get_segment_selector(ctxt, seg);
1913

1914
	return em_push(ctxt);
1915 1916
}

1917
static int em_pop_sreg(struct x86_emulate_ctxt *ctxt)
1918
{
1919
	int seg = ctxt->src2.val;
1920 1921
	unsigned long selector;
	int rc;
1922

1923
	rc = emulate_pop(ctxt, &selector, ctxt->op_bytes);
1924 1925 1926
	if (rc != X86EMUL_CONTINUE)
		return rc;

1927
	rc = load_segment_descriptor(ctxt, (u16)selector, seg);
1928
	return rc;
1929 1930
}

1931
static int em_pusha(struct x86_emulate_ctxt *ctxt)
1932
{
1933
	unsigned long old_esp = reg_read(ctxt, VCPU_REGS_RSP);
1934 1935
	int rc = X86EMUL_CONTINUE;
	int reg = VCPU_REGS_RAX;
1936

1937 1938
	while (reg <= VCPU_REGS_RDI) {
		(reg == VCPU_REGS_RSP) ?
1939
		(ctxt->src.val = old_esp) : (ctxt->src.val = reg_read(ctxt, reg));
1940

1941
		rc = em_push(ctxt);
1942 1943
		if (rc != X86EMUL_CONTINUE)
			return rc;
1944

1945
		++reg;
1946 1947
	}

1948
	return rc;
1949 1950
}

1951 1952
static int em_pushf(struct x86_emulate_ctxt *ctxt)
{
1953
	ctxt->src.val =  (unsigned long)ctxt->eflags;
1954 1955 1956
	return em_push(ctxt);
}

1957
static int em_popa(struct x86_emulate_ctxt *ctxt)
1958
{
1959 1960
	int rc = X86EMUL_CONTINUE;
	int reg = VCPU_REGS_RDI;
1961

1962 1963
	while (reg >= VCPU_REGS_RAX) {
		if (reg == VCPU_REGS_RSP) {
1964
			rsp_increment(ctxt, ctxt->op_bytes);
1965 1966
			--reg;
		}
1967

1968
		rc = emulate_pop(ctxt, reg_rmw(ctxt, reg), ctxt->op_bytes);
1969 1970 1971
		if (rc != X86EMUL_CONTINUE)
			break;
		--reg;
1972
	}
1973
	return rc;
1974 1975
}

1976
static int __emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
1977
{
1978
	const struct x86_emulate_ops *ops = ctxt->ops;
1979
	int rc;
1980 1981 1982 1983 1984 1985
	struct desc_ptr dt;
	gva_t cs_addr;
	gva_t eip_addr;
	u16 cs, eip;

	/* TODO: Add limit checks */
1986
	ctxt->src.val = ctxt->eflags;
1987
	rc = em_push(ctxt);
1988 1989
	if (rc != X86EMUL_CONTINUE)
		return rc;
1990 1991 1992

	ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);

1993
	ctxt->src.val = get_segment_selector(ctxt, VCPU_SREG_CS);
1994
	rc = em_push(ctxt);
1995 1996
	if (rc != X86EMUL_CONTINUE)
		return rc;
1997

1998
	ctxt->src.val = ctxt->_eip;
1999
	rc = em_push(ctxt);
2000 2001 2002
	if (rc != X86EMUL_CONTINUE)
		return rc;

2003
	ops->get_idt(ctxt, &dt);
2004 2005 2006 2007

	eip_addr = dt.address + (irq << 2);
	cs_addr = dt.address + (irq << 2) + 2;

2008
	rc = ops->read_std(ctxt, cs_addr, &cs, 2, &ctxt->exception);
2009 2010 2011
	if (rc != X86EMUL_CONTINUE)
		return rc;

2012
	rc = ops->read_std(ctxt, eip_addr, &eip, 2, &ctxt->exception);
2013 2014 2015
	if (rc != X86EMUL_CONTINUE)
		return rc;

2016
	rc = load_segment_descriptor(ctxt, cs, VCPU_SREG_CS);
2017 2018 2019
	if (rc != X86EMUL_CONTINUE)
		return rc;

2020
	ctxt->_eip = eip;
2021 2022 2023 2024

	return rc;
}

2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035
int emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
{
	int rc;

	invalidate_registers(ctxt);
	rc = __emulate_int_real(ctxt, irq);
	if (rc == X86EMUL_CONTINUE)
		writeback_registers(ctxt);
	return rc;
}

2036
static int emulate_int(struct x86_emulate_ctxt *ctxt, int irq)
2037 2038 2039
{
	switch(ctxt->mode) {
	case X86EMUL_MODE_REAL:
2040
		return __emulate_int_real(ctxt, irq);
2041 2042 2043 2044 2045 2046 2047 2048 2049 2050
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT64:
	default:
		/* Protected mode interrupts unimplemented yet */
		return X86EMUL_UNHANDLEABLE;
	}
}

2051
static int emulate_iret_real(struct x86_emulate_ctxt *ctxt)
2052
{
2053 2054 2055 2056 2057 2058 2059 2060
	int rc = X86EMUL_CONTINUE;
	unsigned long temp_eip = 0;
	unsigned long temp_eflags = 0;
	unsigned long cs = 0;
	unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
			     EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
			     EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
	unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
2061

2062
	/* TODO: Add stack limit check */
2063

2064
	rc = emulate_pop(ctxt, &temp_eip, ctxt->op_bytes);
2065

2066 2067
	if (rc != X86EMUL_CONTINUE)
		return rc;
2068

2069 2070
	if (temp_eip & ~0xffff)
		return emulate_gp(ctxt, 0);
2071

2072
	rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
2073

2074 2075
	if (rc != X86EMUL_CONTINUE)
		return rc;
2076

2077
	rc = emulate_pop(ctxt, &temp_eflags, ctxt->op_bytes);
2078

2079 2080
	if (rc != X86EMUL_CONTINUE)
		return rc;
2081

2082
	rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
2083

2084 2085
	if (rc != X86EMUL_CONTINUE)
		return rc;
2086

2087
	ctxt->_eip = temp_eip;
2088 2089


2090
	if (ctxt->op_bytes == 4)
2091
		ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
2092
	else if (ctxt->op_bytes == 2) {
2093 2094
		ctxt->eflags &= ~0xffff;
		ctxt->eflags |= temp_eflags;
2095
	}
2096 2097 2098 2099 2100

	ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
	ctxt->eflags |= EFLG_RESERVED_ONE_MASK;

	return rc;
2101 2102
}

2103
static int em_iret(struct x86_emulate_ctxt *ctxt)
2104
{
2105 2106
	switch(ctxt->mode) {
	case X86EMUL_MODE_REAL:
2107
		return emulate_iret_real(ctxt);
2108 2109 2110 2111
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT64:
2112
	default:
2113 2114
		/* iret from protected mode unimplemented yet */
		return X86EMUL_UNHANDLEABLE;
2115 2116 2117
	}
}

2118 2119 2120 2121 2122
static int em_jmp_far(struct x86_emulate_ctxt *ctxt)
{
	int rc;
	unsigned short sel;

2123
	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
2124

2125
	rc = load_segment_descriptor(ctxt, sel, VCPU_SREG_CS);
2126 2127 2128
	if (rc != X86EMUL_CONTINUE)
		return rc;

2129 2130
	ctxt->_eip = 0;
	memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
2131 2132 2133
	return X86EMUL_CONTINUE;
}

2134
static int em_div_ex(struct x86_emulate_ctxt *ctxt)
2135
{
2136
	u8 de = 0;
2137

2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148
	emulate_1op_rax_rdx(ctxt, "div", de);
	if (de)
		return emulate_de(ctxt);
	return X86EMUL_CONTINUE;
}

static int em_idiv_ex(struct x86_emulate_ctxt *ctxt)
{
	u8 de = 0;

	emulate_1op_rax_rdx(ctxt, "idiv", de);
2149 2150
	if (de)
		return emulate_de(ctxt);
2151
	return X86EMUL_CONTINUE;
2152 2153
}

2154
static int em_grp45(struct x86_emulate_ctxt *ctxt)
2155
{
2156
	int rc = X86EMUL_CONTINUE;
2157

2158
	switch (ctxt->modrm_reg) {
2159 2160
	case 2: /* call near abs */ {
		long int old_eip;
2161 2162 2163
		old_eip = ctxt->_eip;
		ctxt->_eip = ctxt->src.val;
		ctxt->src.val = old_eip;
2164
		rc = em_push(ctxt);
2165 2166
		break;
	}
2167
	case 4: /* jmp abs */
2168
		ctxt->_eip = ctxt->src.val;
2169
		break;
2170 2171 2172
	case 5: /* jmp far */
		rc = em_jmp_far(ctxt);
		break;
2173
	case 6:	/* push */
2174
		rc = em_push(ctxt);
2175 2176
		break;
	}
2177
	return rc;
2178 2179
}

2180
static int em_cmpxchg8b(struct x86_emulate_ctxt *ctxt)
2181
{
2182
	u64 old = ctxt->dst.orig_val64;
2183

2184 2185 2186 2187
	if (((u32) (old >> 0) != (u32) reg_read(ctxt, VCPU_REGS_RAX)) ||
	    ((u32) (old >> 32) != (u32) reg_read(ctxt, VCPU_REGS_RDX))) {
		*reg_write(ctxt, VCPU_REGS_RAX) = (u32) (old >> 0);
		*reg_write(ctxt, VCPU_REGS_RDX) = (u32) (old >> 32);
2188
		ctxt->eflags &= ~EFLG_ZF;
2189
	} else {
2190 2191
		ctxt->dst.val64 = ((u64)reg_read(ctxt, VCPU_REGS_RCX) << 32) |
			(u32) reg_read(ctxt, VCPU_REGS_RBX);
2192

2193
		ctxt->eflags |= EFLG_ZF;
2194
	}
2195
	return X86EMUL_CONTINUE;
2196 2197
}

2198 2199
static int em_ret(struct x86_emulate_ctxt *ctxt)
{
2200 2201 2202
	ctxt->dst.type = OP_REG;
	ctxt->dst.addr.reg = &ctxt->_eip;
	ctxt->dst.bytes = ctxt->op_bytes;
2203 2204 2205
	return em_pop(ctxt);
}

2206
static int em_ret_far(struct x86_emulate_ctxt *ctxt)
2207 2208 2209 2210
{
	int rc;
	unsigned long cs;

2211
	rc = emulate_pop(ctxt, &ctxt->_eip, ctxt->op_bytes);
2212
	if (rc != X86EMUL_CONTINUE)
2213
		return rc;
2214 2215 2216
	if (ctxt->op_bytes == 4)
		ctxt->_eip = (u32)ctxt->_eip;
	rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
2217
	if (rc != X86EMUL_CONTINUE)
2218
		return rc;
2219
	rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
2220 2221 2222
	return rc;
}

2223 2224 2225 2226
static int em_cmpxchg(struct x86_emulate_ctxt *ctxt)
{
	/* Save real source value, then compare EAX against destination. */
	ctxt->src.orig_val = ctxt->src.val;
2227
	ctxt->src.val = reg_read(ctxt, VCPU_REGS_RAX);
2228
	fastop(ctxt, em_cmp);
2229 2230 2231 2232 2233 2234 2235

	if (ctxt->eflags & EFLG_ZF) {
		/* Success: write back to memory. */
		ctxt->dst.val = ctxt->src.orig_val;
	} else {
		/* Failure: write the value we saw to EAX. */
		ctxt->dst.type = OP_REG;
2236
		ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
2237 2238 2239 2240
	}
	return X86EMUL_CONTINUE;
}

2241
static int em_lseg(struct x86_emulate_ctxt *ctxt)
2242
{
2243
	int seg = ctxt->src2.val;
2244 2245 2246
	unsigned short sel;
	int rc;

2247
	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
2248

2249
	rc = load_segment_descriptor(ctxt, sel, seg);
2250 2251 2252
	if (rc != X86EMUL_CONTINUE)
		return rc;

2253
	ctxt->dst.val = ctxt->src.val;
2254 2255 2256
	return rc;
}

2257
static void
2258
setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
2259
			struct desc_struct *cs, struct desc_struct *ss)
2260 2261
{
	cs->l = 0;		/* will be adjusted later */
2262
	set_desc_base(cs, 0);	/* flat segment */
2263
	cs->g = 1;		/* 4kb granularity */
2264
	set_desc_limit(cs, 0xfffff);	/* 4GB limit */
2265 2266 2267
	cs->type = 0x0b;	/* Read, Execute, Accessed */
	cs->s = 1;
	cs->dpl = 0;		/* will be adjusted later */
2268 2269
	cs->p = 1;
	cs->d = 1;
2270
	cs->avl = 0;
2271

2272 2273
	set_desc_base(ss, 0);	/* flat segment */
	set_desc_limit(ss, 0xfffff);	/* 4GB limit */
2274 2275 2276
	ss->g = 1;		/* 4kb granularity */
	ss->s = 1;
	ss->type = 0x03;	/* Read/Write, Accessed */
2277
	ss->d = 1;		/* 32bit stack segment */
2278
	ss->dpl = 0;
2279
	ss->p = 1;
2280 2281
	ss->l = 0;
	ss->avl = 0;
2282 2283
}

2284 2285 2286 2287 2288
static bool vendor_intel(struct x86_emulate_ctxt *ctxt)
{
	u32 eax, ebx, ecx, edx;

	eax = ecx = 0;
2289 2290
	ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
	return ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx
2291 2292 2293 2294
		&& ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx
		&& edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx;
}

2295 2296
static bool em_syscall_is_enabled(struct x86_emulate_ctxt *ctxt)
{
2297
	const struct x86_emulate_ops *ops = ctxt->ops;
2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308
	u32 eax, ebx, ecx, edx;

	/*
	 * syscall should always be enabled in longmode - so only become
	 * vendor specific (cpuid) if other modes are active...
	 */
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		return true;

	eax = 0x00000000;
	ecx = 0x00000000;
2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333
	ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
	/*
	 * Intel ("GenuineIntel")
	 * remark: Intel CPUs only support "syscall" in 64bit
	 * longmode. Also an 64bit guest with a
	 * 32bit compat-app running will #UD !! While this
	 * behaviour can be fixed (by emulating) into AMD
	 * response - CPUs of AMD can't behave like Intel.
	 */
	if (ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx &&
	    ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx &&
	    edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx)
		return false;

	/* AMD ("AuthenticAMD") */
	if (ebx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ebx &&
	    ecx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ecx &&
	    edx == X86EMUL_CPUID_VENDOR_AuthenticAMD_edx)
		return true;

	/* AMD ("AMDisbetter!") */
	if (ebx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ebx &&
	    ecx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ecx &&
	    edx == X86EMUL_CPUID_VENDOR_AMDisbetterI_edx)
		return true;
2334 2335 2336 2337 2338

	/* default: (not Intel, not AMD), apply Intel's stricter rules... */
	return false;
}

2339
static int em_syscall(struct x86_emulate_ctxt *ctxt)
2340
{
2341
	const struct x86_emulate_ops *ops = ctxt->ops;
2342
	struct desc_struct cs, ss;
2343
	u64 msr_data;
2344
	u16 cs_sel, ss_sel;
2345
	u64 efer = 0;
2346 2347

	/* syscall is not available in real mode */
2348
	if (ctxt->mode == X86EMUL_MODE_REAL ||
2349 2350
	    ctxt->mode == X86EMUL_MODE_VM86)
		return emulate_ud(ctxt);
2351

2352 2353 2354
	if (!(em_syscall_is_enabled(ctxt)))
		return emulate_ud(ctxt);

2355
	ops->get_msr(ctxt, MSR_EFER, &efer);
2356
	setup_syscalls_segments(ctxt, &cs, &ss);
2357

2358 2359 2360
	if (!(efer & EFER_SCE))
		return emulate_ud(ctxt);

2361
	ops->get_msr(ctxt, MSR_STAR, &msr_data);
2362
	msr_data >>= 32;
2363 2364
	cs_sel = (u16)(msr_data & 0xfffc);
	ss_sel = (u16)(msr_data + 8);
2365

2366
	if (efer & EFER_LMA) {
2367
		cs.d = 0;
2368 2369
		cs.l = 1;
	}
2370 2371
	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2372

2373
	*reg_write(ctxt, VCPU_REGS_RCX) = ctxt->_eip;
2374
	if (efer & EFER_LMA) {
2375
#ifdef CONFIG_X86_64
2376
		*reg_write(ctxt, VCPU_REGS_R11) = ctxt->eflags & ~EFLG_RF;
2377

2378
		ops->get_msr(ctxt,
2379 2380
			     ctxt->mode == X86EMUL_MODE_PROT64 ?
			     MSR_LSTAR : MSR_CSTAR, &msr_data);
2381
		ctxt->_eip = msr_data;
2382

2383
		ops->get_msr(ctxt, MSR_SYSCALL_MASK, &msr_data);
2384 2385 2386 2387
		ctxt->eflags &= ~(msr_data | EFLG_RF);
#endif
	} else {
		/* legacy mode */
2388
		ops->get_msr(ctxt, MSR_STAR, &msr_data);
2389
		ctxt->_eip = (u32)msr_data;
2390 2391 2392 2393

		ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
	}

2394
	return X86EMUL_CONTINUE;
2395 2396
}

2397
static int em_sysenter(struct x86_emulate_ctxt *ctxt)
2398
{
2399
	const struct x86_emulate_ops *ops = ctxt->ops;
2400
	struct desc_struct cs, ss;
2401
	u64 msr_data;
2402
	u16 cs_sel, ss_sel;
2403
	u64 efer = 0;
2404

2405
	ops->get_msr(ctxt, MSR_EFER, &efer);
2406
	/* inject #GP if in real mode */
2407 2408
	if (ctxt->mode == X86EMUL_MODE_REAL)
		return emulate_gp(ctxt, 0);
2409

2410 2411 2412 2413 2414 2415 2416 2417
	/*
	 * Not recognized on AMD in compat mode (but is recognized in legacy
	 * mode).
	 */
	if ((ctxt->mode == X86EMUL_MODE_PROT32) && (efer & EFER_LMA)
	    && !vendor_intel(ctxt))
		return emulate_ud(ctxt);

2418 2419 2420
	/* XXX sysenter/sysexit have not been tested in 64bit mode.
	* Therefore, we inject an #UD.
	*/
2421 2422
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		return emulate_ud(ctxt);
2423

2424
	setup_syscalls_segments(ctxt, &cs, &ss);
2425

2426
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
2427 2428
	switch (ctxt->mode) {
	case X86EMUL_MODE_PROT32:
2429 2430
		if ((msr_data & 0xfffc) == 0x0)
			return emulate_gp(ctxt, 0);
2431 2432
		break;
	case X86EMUL_MODE_PROT64:
2433 2434
		if (msr_data == 0x0)
			return emulate_gp(ctxt, 0);
2435
		break;
2436 2437
	default:
		break;
2438 2439 2440
	}

	ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
2441 2442 2443 2444
	cs_sel = (u16)msr_data;
	cs_sel &= ~SELECTOR_RPL_MASK;
	ss_sel = cs_sel + 8;
	ss_sel &= ~SELECTOR_RPL_MASK;
2445
	if (ctxt->mode == X86EMUL_MODE_PROT64 || (efer & EFER_LMA)) {
2446
		cs.d = 0;
2447 2448 2449
		cs.l = 1;
	}

2450 2451
	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2452

2453
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_EIP, &msr_data);
2454
	ctxt->_eip = msr_data;
2455

2456
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_ESP, &msr_data);
2457
	*reg_write(ctxt, VCPU_REGS_RSP) = msr_data;
2458

2459
	return X86EMUL_CONTINUE;
2460 2461
}

2462
static int em_sysexit(struct x86_emulate_ctxt *ctxt)
2463
{
2464
	const struct x86_emulate_ops *ops = ctxt->ops;
2465
	struct desc_struct cs, ss;
2466 2467
	u64 msr_data;
	int usermode;
X
Xiao Guangrong 已提交
2468
	u16 cs_sel = 0, ss_sel = 0;
2469

2470 2471
	/* inject #GP if in real mode or Virtual 8086 mode */
	if (ctxt->mode == X86EMUL_MODE_REAL ||
2472 2473
	    ctxt->mode == X86EMUL_MODE_VM86)
		return emulate_gp(ctxt, 0);
2474

2475
	setup_syscalls_segments(ctxt, &cs, &ss);
2476

2477
	if ((ctxt->rex_prefix & 0x8) != 0x0)
2478 2479 2480 2481 2482 2483
		usermode = X86EMUL_MODE_PROT64;
	else
		usermode = X86EMUL_MODE_PROT32;

	cs.dpl = 3;
	ss.dpl = 3;
2484
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
2485 2486
	switch (usermode) {
	case X86EMUL_MODE_PROT32:
2487
		cs_sel = (u16)(msr_data + 16);
2488 2489
		if ((msr_data & 0xfffc) == 0x0)
			return emulate_gp(ctxt, 0);
2490
		ss_sel = (u16)(msr_data + 24);
2491 2492
		break;
	case X86EMUL_MODE_PROT64:
2493
		cs_sel = (u16)(msr_data + 32);
2494 2495
		if (msr_data == 0x0)
			return emulate_gp(ctxt, 0);
2496 2497
		ss_sel = cs_sel + 8;
		cs.d = 0;
2498 2499 2500
		cs.l = 1;
		break;
	}
2501 2502
	cs_sel |= SELECTOR_RPL_MASK;
	ss_sel |= SELECTOR_RPL_MASK;
2503

2504 2505
	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2506

2507 2508
	ctxt->_eip = reg_read(ctxt, VCPU_REGS_RDX);
	*reg_write(ctxt, VCPU_REGS_RSP) = reg_read(ctxt, VCPU_REGS_RCX);
2509

2510
	return X86EMUL_CONTINUE;
2511 2512
}

2513
static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt)
2514 2515 2516 2517 2518 2519 2520
{
	int iopl;
	if (ctxt->mode == X86EMUL_MODE_REAL)
		return false;
	if (ctxt->mode == X86EMUL_MODE_VM86)
		return true;
	iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
2521
	return ctxt->ops->cpl(ctxt) > iopl;
2522 2523 2524 2525 2526
}

static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
					    u16 port, u16 len)
{
2527
	const struct x86_emulate_ops *ops = ctxt->ops;
2528
	struct desc_struct tr_seg;
2529
	u32 base3;
2530
	int r;
2531
	u16 tr, io_bitmap_ptr, perm, bit_idx = port & 0x7;
2532
	unsigned mask = (1 << len) - 1;
2533
	unsigned long base;
2534

2535
	ops->get_segment(ctxt, &tr, &tr_seg, &base3, VCPU_SREG_TR);
2536
	if (!tr_seg.p)
2537
		return false;
2538
	if (desc_limit_scaled(&tr_seg) < 103)
2539
		return false;
2540 2541 2542 2543
	base = get_desc_base(&tr_seg);
#ifdef CONFIG_X86_64
	base |= ((u64)base3) << 32;
#endif
2544
	r = ops->read_std(ctxt, base + 102, &io_bitmap_ptr, 2, NULL);
2545 2546
	if (r != X86EMUL_CONTINUE)
		return false;
2547
	if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
2548
		return false;
2549
	r = ops->read_std(ctxt, base + io_bitmap_ptr + port/8, &perm, 2, NULL);
2550 2551 2552 2553 2554 2555 2556 2557 2558 2559
	if (r != X86EMUL_CONTINUE)
		return false;
	if ((perm >> bit_idx) & mask)
		return false;
	return true;
}

static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
				 u16 port, u16 len)
{
2560 2561 2562
	if (ctxt->perm_ok)
		return true;

2563 2564
	if (emulator_bad_iopl(ctxt))
		if (!emulator_io_port_access_allowed(ctxt, port, len))
2565
			return false;
2566 2567 2568

	ctxt->perm_ok = true;

2569 2570 2571
	return true;
}

2572 2573 2574
static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
				struct tss_segment_16 *tss)
{
2575
	tss->ip = ctxt->_eip;
2576
	tss->flag = ctxt->eflags;
2577 2578 2579 2580 2581 2582 2583 2584
	tss->ax = reg_read(ctxt, VCPU_REGS_RAX);
	tss->cx = reg_read(ctxt, VCPU_REGS_RCX);
	tss->dx = reg_read(ctxt, VCPU_REGS_RDX);
	tss->bx = reg_read(ctxt, VCPU_REGS_RBX);
	tss->sp = reg_read(ctxt, VCPU_REGS_RSP);
	tss->bp = reg_read(ctxt, VCPU_REGS_RBP);
	tss->si = reg_read(ctxt, VCPU_REGS_RSI);
	tss->di = reg_read(ctxt, VCPU_REGS_RDI);
2585

2586 2587 2588 2589 2590
	tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
	tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
	tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
	tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
	tss->ldt = get_segment_selector(ctxt, VCPU_SREG_LDTR);
2591 2592 2593 2594 2595 2596 2597
}

static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
				 struct tss_segment_16 *tss)
{
	int ret;

2598
	ctxt->_eip = tss->ip;
2599
	ctxt->eflags = tss->flag | 2;
2600 2601 2602 2603 2604 2605 2606 2607
	*reg_write(ctxt, VCPU_REGS_RAX) = tss->ax;
	*reg_write(ctxt, VCPU_REGS_RCX) = tss->cx;
	*reg_write(ctxt, VCPU_REGS_RDX) = tss->dx;
	*reg_write(ctxt, VCPU_REGS_RBX) = tss->bx;
	*reg_write(ctxt, VCPU_REGS_RSP) = tss->sp;
	*reg_write(ctxt, VCPU_REGS_RBP) = tss->bp;
	*reg_write(ctxt, VCPU_REGS_RSI) = tss->si;
	*reg_write(ctxt, VCPU_REGS_RDI) = tss->di;
2608 2609 2610 2611 2612

	/*
	 * SDM says that segment selectors are loaded before segment
	 * descriptors
	 */
2613 2614 2615 2616 2617
	set_segment_selector(ctxt, tss->ldt, VCPU_SREG_LDTR);
	set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
	set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
	set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
	set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
2618 2619

	/*
G
Guo Chao 已提交
2620
	 * Now load segment descriptors. If fault happens at this stage
2621 2622
	 * it is handled in a context of new task
	 */
2623
	ret = load_segment_descriptor(ctxt, tss->ldt, VCPU_SREG_LDTR);
2624 2625
	if (ret != X86EMUL_CONTINUE)
		return ret;
2626
	ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
2627 2628
	if (ret != X86EMUL_CONTINUE)
		return ret;
2629
	ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
2630 2631
	if (ret != X86EMUL_CONTINUE)
		return ret;
2632
	ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
2633 2634
	if (ret != X86EMUL_CONTINUE)
		return ret;
2635
	ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
2636 2637 2638 2639 2640 2641 2642 2643 2644 2645
	if (ret != X86EMUL_CONTINUE)
		return ret;

	return X86EMUL_CONTINUE;
}

static int task_switch_16(struct x86_emulate_ctxt *ctxt,
			  u16 tss_selector, u16 old_tss_sel,
			  ulong old_tss_base, struct desc_struct *new_desc)
{
2646
	const struct x86_emulate_ops *ops = ctxt->ops;
2647 2648
	struct tss_segment_16 tss_seg;
	int ret;
2649
	u32 new_tss_base = get_desc_base(new_desc);
2650

2651
	ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2652
			    &ctxt->exception);
2653
	if (ret != X86EMUL_CONTINUE)
2654 2655 2656
		/* FIXME: need to provide precise fault address */
		return ret;

2657
	save_state_to_tss16(ctxt, &tss_seg);
2658

2659
	ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2660
			     &ctxt->exception);
2661
	if (ret != X86EMUL_CONTINUE)
2662 2663 2664
		/* FIXME: need to provide precise fault address */
		return ret;

2665
	ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
2666
			    &ctxt->exception);
2667
	if (ret != X86EMUL_CONTINUE)
2668 2669 2670 2671 2672 2673
		/* FIXME: need to provide precise fault address */
		return ret;

	if (old_tss_sel != 0xffff) {
		tss_seg.prev_task_link = old_tss_sel;

2674
		ret = ops->write_std(ctxt, new_tss_base,
2675 2676
				     &tss_seg.prev_task_link,
				     sizeof tss_seg.prev_task_link,
2677
				     &ctxt->exception);
2678
		if (ret != X86EMUL_CONTINUE)
2679 2680 2681 2682
			/* FIXME: need to provide precise fault address */
			return ret;
	}

2683
	return load_state_from_tss16(ctxt, &tss_seg);
2684 2685 2686 2687 2688
}

static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
				struct tss_segment_32 *tss)
{
2689
	tss->cr3 = ctxt->ops->get_cr(ctxt, 3);
2690
	tss->eip = ctxt->_eip;
2691
	tss->eflags = ctxt->eflags;
2692 2693 2694 2695 2696 2697 2698 2699
	tss->eax = reg_read(ctxt, VCPU_REGS_RAX);
	tss->ecx = reg_read(ctxt, VCPU_REGS_RCX);
	tss->edx = reg_read(ctxt, VCPU_REGS_RDX);
	tss->ebx = reg_read(ctxt, VCPU_REGS_RBX);
	tss->esp = reg_read(ctxt, VCPU_REGS_RSP);
	tss->ebp = reg_read(ctxt, VCPU_REGS_RBP);
	tss->esi = reg_read(ctxt, VCPU_REGS_RSI);
	tss->edi = reg_read(ctxt, VCPU_REGS_RDI);
2700

2701 2702 2703 2704 2705 2706 2707
	tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
	tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
	tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
	tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
	tss->fs = get_segment_selector(ctxt, VCPU_SREG_FS);
	tss->gs = get_segment_selector(ctxt, VCPU_SREG_GS);
	tss->ldt_selector = get_segment_selector(ctxt, VCPU_SREG_LDTR);
2708 2709 2710 2711 2712 2713 2714
}

static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
				 struct tss_segment_32 *tss)
{
	int ret;

2715
	if (ctxt->ops->set_cr(ctxt, 3, tss->cr3))
2716
		return emulate_gp(ctxt, 0);
2717
	ctxt->_eip = tss->eip;
2718
	ctxt->eflags = tss->eflags | 2;
2719 2720

	/* General purpose registers */
2721 2722 2723 2724 2725 2726 2727 2728
	*reg_write(ctxt, VCPU_REGS_RAX) = tss->eax;
	*reg_write(ctxt, VCPU_REGS_RCX) = tss->ecx;
	*reg_write(ctxt, VCPU_REGS_RDX) = tss->edx;
	*reg_write(ctxt, VCPU_REGS_RBX) = tss->ebx;
	*reg_write(ctxt, VCPU_REGS_RSP) = tss->esp;
	*reg_write(ctxt, VCPU_REGS_RBP) = tss->ebp;
	*reg_write(ctxt, VCPU_REGS_RSI) = tss->esi;
	*reg_write(ctxt, VCPU_REGS_RDI) = tss->edi;
2729 2730 2731 2732 2733

	/*
	 * SDM says that segment selectors are loaded before segment
	 * descriptors
	 */
2734 2735 2736 2737 2738 2739 2740
	set_segment_selector(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
	set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
	set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
	set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
	set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
	set_segment_selector(ctxt, tss->fs, VCPU_SREG_FS);
	set_segment_selector(ctxt, tss->gs, VCPU_SREG_GS);
2741

2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759
	/*
	 * If we're switching between Protected Mode and VM86, we need to make
	 * sure to update the mode before loading the segment descriptors so
	 * that the selectors are interpreted correctly.
	 *
	 * Need to get rflags to the vcpu struct immediately because it
	 * influences the CPL which is checked at least when loading the segment
	 * descriptors and when pushing an error code to the new kernel stack.
	 *
	 * TODO Introduce a separate ctxt->ops->set_cpl callback
	 */
	if (ctxt->eflags & X86_EFLAGS_VM)
		ctxt->mode = X86EMUL_MODE_VM86;
	else
		ctxt->mode = X86EMUL_MODE_PROT32;

	ctxt->ops->set_rflags(ctxt, ctxt->eflags);

2760 2761 2762 2763
	/*
	 * Now load segment descriptors. If fault happenes at this stage
	 * it is handled in a context of new task
	 */
2764
	ret = load_segment_descriptor(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
2765 2766
	if (ret != X86EMUL_CONTINUE)
		return ret;
2767
	ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
2768 2769
	if (ret != X86EMUL_CONTINUE)
		return ret;
2770
	ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
2771 2772
	if (ret != X86EMUL_CONTINUE)
		return ret;
2773
	ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
2774 2775
	if (ret != X86EMUL_CONTINUE)
		return ret;
2776
	ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
2777 2778
	if (ret != X86EMUL_CONTINUE)
		return ret;
2779
	ret = load_segment_descriptor(ctxt, tss->fs, VCPU_SREG_FS);
2780 2781
	if (ret != X86EMUL_CONTINUE)
		return ret;
2782
	ret = load_segment_descriptor(ctxt, tss->gs, VCPU_SREG_GS);
2783 2784 2785 2786 2787 2788 2789 2790 2791 2792
	if (ret != X86EMUL_CONTINUE)
		return ret;

	return X86EMUL_CONTINUE;
}

static int task_switch_32(struct x86_emulate_ctxt *ctxt,
			  u16 tss_selector, u16 old_tss_sel,
			  ulong old_tss_base, struct desc_struct *new_desc)
{
2793
	const struct x86_emulate_ops *ops = ctxt->ops;
2794 2795
	struct tss_segment_32 tss_seg;
	int ret;
2796
	u32 new_tss_base = get_desc_base(new_desc);
2797

2798
	ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2799
			    &ctxt->exception);
2800
	if (ret != X86EMUL_CONTINUE)
2801 2802 2803
		/* FIXME: need to provide precise fault address */
		return ret;

2804
	save_state_to_tss32(ctxt, &tss_seg);
2805

2806
	ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2807
			     &ctxt->exception);
2808
	if (ret != X86EMUL_CONTINUE)
2809 2810 2811
		/* FIXME: need to provide precise fault address */
		return ret;

2812
	ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
2813
			    &ctxt->exception);
2814
	if (ret != X86EMUL_CONTINUE)
2815 2816 2817 2818 2819 2820
		/* FIXME: need to provide precise fault address */
		return ret;

	if (old_tss_sel != 0xffff) {
		tss_seg.prev_task_link = old_tss_sel;

2821
		ret = ops->write_std(ctxt, new_tss_base,
2822 2823
				     &tss_seg.prev_task_link,
				     sizeof tss_seg.prev_task_link,
2824
				     &ctxt->exception);
2825
		if (ret != X86EMUL_CONTINUE)
2826 2827 2828 2829
			/* FIXME: need to provide precise fault address */
			return ret;
	}

2830
	return load_state_from_tss32(ctxt, &tss_seg);
2831 2832 2833
}

static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
2834
				   u16 tss_selector, int idt_index, int reason,
2835
				   bool has_error_code, u32 error_code)
2836
{
2837
	const struct x86_emulate_ops *ops = ctxt->ops;
2838 2839
	struct desc_struct curr_tss_desc, next_tss_desc;
	int ret;
2840
	u16 old_tss_sel = get_segment_selector(ctxt, VCPU_SREG_TR);
2841
	ulong old_tss_base =
2842
		ops->get_cached_segment_base(ctxt, VCPU_SREG_TR);
2843
	u32 desc_limit;
2844
	ulong desc_addr;
2845 2846 2847

	/* FIXME: old_tss_base == ~0 ? */

2848
	ret = read_segment_descriptor(ctxt, tss_selector, &next_tss_desc, &desc_addr);
2849 2850
	if (ret != X86EMUL_CONTINUE)
		return ret;
2851
	ret = read_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc, &desc_addr);
2852 2853 2854 2855 2856
	if (ret != X86EMUL_CONTINUE)
		return ret;

	/* FIXME: check that next_tss_desc is tss */

2857 2858 2859 2860 2861
	/*
	 * Check privileges. The three cases are task switch caused by...
	 *
	 * 1. jmp/call/int to task gate: Check against DPL of the task gate
	 * 2. Exception/IRQ/iret: No check is performed
G
Guo Chao 已提交
2862
	 * 3. jmp/call to TSS: Check against DPL of the TSS
2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882
	 */
	if (reason == TASK_SWITCH_GATE) {
		if (idt_index != -1) {
			/* Software interrupts */
			struct desc_struct task_gate_desc;
			int dpl;

			ret = read_interrupt_descriptor(ctxt, idt_index,
							&task_gate_desc);
			if (ret != X86EMUL_CONTINUE)
				return ret;

			dpl = task_gate_desc.dpl;
			if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
				return emulate_gp(ctxt, (idt_index << 3) | 0x2);
		}
	} else if (reason != TASK_SWITCH_IRET) {
		int dpl = next_tss_desc.dpl;
		if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
			return emulate_gp(ctxt, tss_selector);
2883 2884
	}

2885

2886 2887 2888 2889
	desc_limit = desc_limit_scaled(&next_tss_desc);
	if (!next_tss_desc.p ||
	    ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
	     desc_limit < 0x2b)) {
2890
		emulate_ts(ctxt, tss_selector & 0xfffc);
2891 2892 2893 2894 2895
		return X86EMUL_PROPAGATE_FAULT;
	}

	if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
		curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
2896
		write_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
2897 2898 2899 2900 2901 2902
	}

	if (reason == TASK_SWITCH_IRET)
		ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;

	/* set back link to prev task only if NT bit is set in eflags
G
Guo Chao 已提交
2903
	   note that old_tss_sel is not used after this point */
2904 2905 2906 2907
	if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
		old_tss_sel = 0xffff;

	if (next_tss_desc.type & 8)
2908
		ret = task_switch_32(ctxt, tss_selector, old_tss_sel,
2909 2910
				     old_tss_base, &next_tss_desc);
	else
2911
		ret = task_switch_16(ctxt, tss_selector, old_tss_sel,
2912
				     old_tss_base, &next_tss_desc);
2913 2914
	if (ret != X86EMUL_CONTINUE)
		return ret;
2915 2916 2917 2918 2919 2920

	if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
		ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;

	if (reason != TASK_SWITCH_IRET) {
		next_tss_desc.type |= (1 << 1); /* set busy flag */
2921
		write_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
2922 2923
	}

2924
	ops->set_cr(ctxt, 0,  ops->get_cr(ctxt, 0) | X86_CR0_TS);
2925
	ops->set_segment(ctxt, tss_selector, &next_tss_desc, 0, VCPU_SREG_TR);
2926

2927
	if (has_error_code) {
2928 2929 2930
		ctxt->op_bytes = ctxt->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
		ctxt->lock_prefix = 0;
		ctxt->src.val = (unsigned long) error_code;
2931
		ret = em_push(ctxt);
2932 2933
	}

2934 2935 2936 2937
	return ret;
}

int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
2938
			 u16 tss_selector, int idt_index, int reason,
2939
			 bool has_error_code, u32 error_code)
2940 2941 2942
{
	int rc;

2943
	invalidate_registers(ctxt);
2944 2945
	ctxt->_eip = ctxt->eip;
	ctxt->dst.type = OP_NONE;
2946

2947
	rc = emulator_do_task_switch(ctxt, tss_selector, idt_index, reason,
2948
				     has_error_code, error_code);
2949

2950
	if (rc == X86EMUL_CONTINUE) {
2951
		ctxt->eip = ctxt->_eip;
2952 2953
		writeback_registers(ctxt);
	}
2954

2955
	return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
2956 2957
}

2958 2959
static void string_addr_inc(struct x86_emulate_ctxt *ctxt, int reg,
		struct operand *op)
2960
{
2961
	int df = (ctxt->eflags & EFLG_DF) ? -op->count : op->count;
2962

2963 2964
	register_address_increment(ctxt, reg_rmw(ctxt, reg), df * op->bytes);
	op->addr.mem.ea = register_address(ctxt, reg_read(ctxt, reg));
2965 2966
}

2967 2968 2969 2970 2971 2972
static int em_das(struct x86_emulate_ctxt *ctxt)
{
	u8 al, old_al;
	bool af, cf, old_cf;

	cf = ctxt->eflags & X86_EFLAGS_CF;
2973
	al = ctxt->dst.val;
2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990

	old_al = al;
	old_cf = cf;
	cf = false;
	af = ctxt->eflags & X86_EFLAGS_AF;
	if ((al & 0x0f) > 9 || af) {
		al -= 6;
		cf = old_cf | (al >= 250);
		af = true;
	} else {
		af = false;
	}
	if (old_al > 0x99 || old_cf) {
		al -= 0x60;
		cf = true;
	}

2991
	ctxt->dst.val = al;
2992
	/* Set PF, ZF, SF */
2993 2994 2995
	ctxt->src.type = OP_IMM;
	ctxt->src.val = 0;
	ctxt->src.bytes = 1;
2996
	fastop(ctxt, em_or);
2997 2998 2999 3000 3001 3002 3003 3004
	ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
	if (cf)
		ctxt->eflags |= X86_EFLAGS_CF;
	if (af)
		ctxt->eflags |= X86_EFLAGS_AF;
	return X86EMUL_CONTINUE;
}

P
Paolo Bonzini 已提交
3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026
static int em_aam(struct x86_emulate_ctxt *ctxt)
{
	u8 al, ah;

	if (ctxt->src.val == 0)
		return emulate_de(ctxt);

	al = ctxt->dst.val & 0xff;
	ah = al / ctxt->src.val;
	al %= ctxt->src.val;

	ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al | (ah << 8);

	/* Set PF, ZF, SF */
	ctxt->src.type = OP_IMM;
	ctxt->src.val = 0;
	ctxt->src.bytes = 1;
	fastop(ctxt, em_or);

	return X86EMUL_CONTINUE;
}

3027 3028 3029 3030 3031 3032 3033 3034 3035
static int em_aad(struct x86_emulate_ctxt *ctxt)
{
	u8 al = ctxt->dst.val & 0xff;
	u8 ah = (ctxt->dst.val >> 8) & 0xff;

	al = (al + (ah * ctxt->src.val)) & 0xff;

	ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al;

3036 3037 3038 3039 3040
	/* Set PF, ZF, SF */
	ctxt->src.type = OP_IMM;
	ctxt->src.val = 0;
	ctxt->src.bytes = 1;
	fastop(ctxt, em_or);
3041 3042 3043 3044

	return X86EMUL_CONTINUE;
}

3045 3046 3047 3048 3049 3050 3051 3052 3053
static int em_call(struct x86_emulate_ctxt *ctxt)
{
	long rel = ctxt->src.val;

	ctxt->src.val = (unsigned long)ctxt->_eip;
	jmp_rel(ctxt, rel);
	return em_push(ctxt);
}

3054 3055 3056 3057 3058 3059
static int em_call_far(struct x86_emulate_ctxt *ctxt)
{
	u16 sel, old_cs;
	ulong old_eip;
	int rc;

3060
	old_cs = get_segment_selector(ctxt, VCPU_SREG_CS);
3061
	old_eip = ctxt->_eip;
3062

3063
	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
3064
	if (load_segment_descriptor(ctxt, sel, VCPU_SREG_CS))
3065 3066
		return X86EMUL_CONTINUE;

3067 3068
	ctxt->_eip = 0;
	memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
3069

3070
	ctxt->src.val = old_cs;
3071
	rc = em_push(ctxt);
3072 3073 3074
	if (rc != X86EMUL_CONTINUE)
		return rc;

3075
	ctxt->src.val = old_eip;
3076
	return em_push(ctxt);
3077 3078
}

3079 3080 3081 3082
static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
{
	int rc;

3083 3084 3085 3086
	ctxt->dst.type = OP_REG;
	ctxt->dst.addr.reg = &ctxt->_eip;
	ctxt->dst.bytes = ctxt->op_bytes;
	rc = emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
3087 3088
	if (rc != X86EMUL_CONTINUE)
		return rc;
3089
	rsp_increment(ctxt, ctxt->src.val);
3090 3091 3092
	return X86EMUL_CONTINUE;
}

3093 3094 3095
static int em_xchg(struct x86_emulate_ctxt *ctxt)
{
	/* Write back the register source. */
3096 3097
	ctxt->src.val = ctxt->dst.val;
	write_register_operand(&ctxt->src);
3098 3099

	/* Write back the memory destination with implicit LOCK prefix. */
3100 3101
	ctxt->dst.val = ctxt->src.orig_val;
	ctxt->lock_prefix = 1;
3102 3103 3104
	return X86EMUL_CONTINUE;
}

3105 3106
static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
{
3107
	ctxt->dst.val = ctxt->src2.val;
3108
	return fastop(ctxt, em_imul);
3109 3110
}

3111 3112
static int em_cwd(struct x86_emulate_ctxt *ctxt)
{
3113 3114
	ctxt->dst.type = OP_REG;
	ctxt->dst.bytes = ctxt->src.bytes;
3115
	ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
3116
	ctxt->dst.val = ~((ctxt->src.val >> (ctxt->src.bytes * 8 - 1)) - 1);
3117 3118 3119 3120

	return X86EMUL_CONTINUE;
}

3121 3122 3123 3124
static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
{
	u64 tsc = 0;

3125
	ctxt->ops->get_msr(ctxt, MSR_IA32_TSC, &tsc);
3126 3127
	*reg_write(ctxt, VCPU_REGS_RAX) = (u32)tsc;
	*reg_write(ctxt, VCPU_REGS_RDX) = tsc >> 32;
3128 3129 3130
	return X86EMUL_CONTINUE;
}

3131 3132 3133 3134
static int em_rdpmc(struct x86_emulate_ctxt *ctxt)
{
	u64 pmc;

3135
	if (ctxt->ops->read_pmc(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &pmc))
3136
		return emulate_gp(ctxt, 0);
3137 3138
	*reg_write(ctxt, VCPU_REGS_RAX) = (u32)pmc;
	*reg_write(ctxt, VCPU_REGS_RDX) = pmc >> 32;
3139 3140 3141
	return X86EMUL_CONTINUE;
}

3142 3143
static int em_mov(struct x86_emulate_ctxt *ctxt)
{
S
Stefan Hajnoczi 已提交
3144
	memcpy(ctxt->dst.valptr, ctxt->src.valptr, ctxt->op_bytes);
3145 3146 3147
	return X86EMUL_CONTINUE;
}

3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175
static int em_cr_write(struct x86_emulate_ctxt *ctxt)
{
	if (ctxt->ops->set_cr(ctxt, ctxt->modrm_reg, ctxt->src.val))
		return emulate_gp(ctxt, 0);

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

static int em_dr_write(struct x86_emulate_ctxt *ctxt)
{
	unsigned long val;

	if (ctxt->mode == X86EMUL_MODE_PROT64)
		val = ctxt->src.val & ~0ULL;
	else
		val = ctxt->src.val & ~0U;

	/* #UD condition is already handled. */
	if (ctxt->ops->set_dr(ctxt, ctxt->modrm_reg, val) < 0)
		return emulate_gp(ctxt, 0);

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

3176 3177 3178 3179
static int em_wrmsr(struct x86_emulate_ctxt *ctxt)
{
	u64 msr_data;

3180 3181 3182
	msr_data = (u32)reg_read(ctxt, VCPU_REGS_RAX)
		| ((u64)reg_read(ctxt, VCPU_REGS_RDX) << 32);
	if (ctxt->ops->set_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), msr_data))
3183 3184 3185 3186 3187 3188 3189 3190 3191
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

static int em_rdmsr(struct x86_emulate_ctxt *ctxt)
{
	u64 msr_data;

3192
	if (ctxt->ops->get_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &msr_data))
3193 3194
		return emulate_gp(ctxt, 0);

3195 3196
	*reg_write(ctxt, VCPU_REGS_RAX) = (u32)msr_data;
	*reg_write(ctxt, VCPU_REGS_RDX) = msr_data >> 32;
3197 3198 3199
	return X86EMUL_CONTINUE;
}

3200 3201
static int em_mov_rm_sreg(struct x86_emulate_ctxt *ctxt)
{
3202
	if (ctxt->modrm_reg > VCPU_SREG_GS)
3203 3204
		return emulate_ud(ctxt);

3205
	ctxt->dst.val = get_segment_selector(ctxt, ctxt->modrm_reg);
3206 3207 3208 3209 3210
	return X86EMUL_CONTINUE;
}

static int em_mov_sreg_rm(struct x86_emulate_ctxt *ctxt)
{
3211
	u16 sel = ctxt->src.val;
3212

3213
	if (ctxt->modrm_reg == VCPU_SREG_CS || ctxt->modrm_reg > VCPU_SREG_GS)
3214 3215
		return emulate_ud(ctxt);

3216
	if (ctxt->modrm_reg == VCPU_SREG_SS)
3217 3218 3219
		ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;

	/* Disable writeback. */
3220 3221
	ctxt->dst.type = OP_NONE;
	return load_segment_descriptor(ctxt, sel, ctxt->modrm_reg);
3222 3223
}

A
Avi Kivity 已提交
3224 3225 3226 3227 3228 3229 3230 3231 3232
static int em_lldt(struct x86_emulate_ctxt *ctxt)
{
	u16 sel = ctxt->src.val;

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return load_segment_descriptor(ctxt, sel, VCPU_SREG_LDTR);
}

A
Avi Kivity 已提交
3233 3234 3235 3236 3237 3238 3239 3240 3241
static int em_ltr(struct x86_emulate_ctxt *ctxt)
{
	u16 sel = ctxt->src.val;

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return load_segment_descriptor(ctxt, sel, VCPU_SREG_TR);
}

3242 3243
static int em_invlpg(struct x86_emulate_ctxt *ctxt)
{
3244 3245 3246
	int rc;
	ulong linear;

3247
	rc = linearize(ctxt, ctxt->src.addr.mem, 1, false, &linear);
3248
	if (rc == X86EMUL_CONTINUE)
3249
		ctxt->ops->invlpg(ctxt, linear);
3250
	/* Disable writeback. */
3251
	ctxt->dst.type = OP_NONE;
3252 3253 3254
	return X86EMUL_CONTINUE;
}

3255 3256 3257 3258 3259 3260 3261 3262 3263 3264
static int em_clts(struct x86_emulate_ctxt *ctxt)
{
	ulong cr0;

	cr0 = ctxt->ops->get_cr(ctxt, 0);
	cr0 &= ~X86_CR0_TS;
	ctxt->ops->set_cr(ctxt, 0, cr0);
	return X86EMUL_CONTINUE;
}

3265 3266 3267 3268
static int em_vmcall(struct x86_emulate_ctxt *ctxt)
{
	int rc;

3269
	if (ctxt->modrm_mod != 3 || ctxt->modrm_rm != 1)
3270 3271 3272 3273 3274 3275 3276
		return X86EMUL_UNHANDLEABLE;

	rc = ctxt->ops->fix_hypercall(ctxt);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	/* Let the processor re-execute the fixed hypercall */
3277
	ctxt->_eip = ctxt->eip;
3278
	/* Disable writeback. */
3279
	ctxt->dst.type = OP_NONE;
3280 3281 3282
	return X86EMUL_CONTINUE;
}

3283 3284 3285 3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311
static int emulate_store_desc_ptr(struct x86_emulate_ctxt *ctxt,
				  void (*get)(struct x86_emulate_ctxt *ctxt,
					      struct desc_ptr *ptr))
{
	struct desc_ptr desc_ptr;

	if (ctxt->mode == X86EMUL_MODE_PROT64)
		ctxt->op_bytes = 8;
	get(ctxt, &desc_ptr);
	if (ctxt->op_bytes == 2) {
		ctxt->op_bytes = 4;
		desc_ptr.address &= 0x00ffffff;
	}
	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return segmented_write(ctxt, ctxt->dst.addr.mem,
			       &desc_ptr, 2 + ctxt->op_bytes);
}

static int em_sgdt(struct x86_emulate_ctxt *ctxt)
{
	return emulate_store_desc_ptr(ctxt, ctxt->ops->get_gdt);
}

static int em_sidt(struct x86_emulate_ctxt *ctxt)
{
	return emulate_store_desc_ptr(ctxt, ctxt->ops->get_idt);
}

3312 3313 3314 3315 3316
static int em_lgdt(struct x86_emulate_ctxt *ctxt)
{
	struct desc_ptr desc_ptr;
	int rc;

3317 3318
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		ctxt->op_bytes = 8;
3319
	rc = read_descriptor(ctxt, ctxt->src.addr.mem,
3320
			     &desc_ptr.size, &desc_ptr.address,
3321
			     ctxt->op_bytes);
3322 3323 3324 3325
	if (rc != X86EMUL_CONTINUE)
		return rc;
	ctxt->ops->set_gdt(ctxt, &desc_ptr);
	/* Disable writeback. */
3326
	ctxt->dst.type = OP_NONE;
3327 3328 3329
	return X86EMUL_CONTINUE;
}

3330
static int em_vmmcall(struct x86_emulate_ctxt *ctxt)
3331 3332 3333
{
	int rc;

3334 3335
	rc = ctxt->ops->fix_hypercall(ctxt);

3336
	/* Disable writeback. */
3337
	ctxt->dst.type = OP_NONE;
3338 3339 3340 3341 3342 3343 3344 3345
	return rc;
}

static int em_lidt(struct x86_emulate_ctxt *ctxt)
{
	struct desc_ptr desc_ptr;
	int rc;

3346 3347
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		ctxt->op_bytes = 8;
3348
	rc = read_descriptor(ctxt, ctxt->src.addr.mem,
3349
			     &desc_ptr.size, &desc_ptr.address,
3350
			     ctxt->op_bytes);
3351 3352 3353 3354
	if (rc != X86EMUL_CONTINUE)
		return rc;
	ctxt->ops->set_idt(ctxt, &desc_ptr);
	/* Disable writeback. */
3355
	ctxt->dst.type = OP_NONE;
3356 3357 3358 3359 3360
	return X86EMUL_CONTINUE;
}

static int em_smsw(struct x86_emulate_ctxt *ctxt)
{
3361 3362
	ctxt->dst.bytes = 2;
	ctxt->dst.val = ctxt->ops->get_cr(ctxt, 0);
3363 3364 3365 3366 3367 3368
	return X86EMUL_CONTINUE;
}

static int em_lmsw(struct x86_emulate_ctxt *ctxt)
{
	ctxt->ops->set_cr(ctxt, 0, (ctxt->ops->get_cr(ctxt, 0) & ~0x0eul)
3369 3370
			  | (ctxt->src.val & 0x0f));
	ctxt->dst.type = OP_NONE;
3371 3372 3373
	return X86EMUL_CONTINUE;
}

3374 3375
static int em_loop(struct x86_emulate_ctxt *ctxt)
{
3376 3377
	register_address_increment(ctxt, reg_rmw(ctxt, VCPU_REGS_RCX), -1);
	if ((address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) != 0) &&
3378 3379
	    (ctxt->b == 0xe2 || test_cc(ctxt->b ^ 0x5, ctxt->eflags)))
		jmp_rel(ctxt, ctxt->src.val);
3380 3381 3382 3383 3384 3385

	return X86EMUL_CONTINUE;
}

static int em_jcxz(struct x86_emulate_ctxt *ctxt)
{
3386
	if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0)
3387
		jmp_rel(ctxt, ctxt->src.val);
3388 3389 3390 3391

	return X86EMUL_CONTINUE;
}

3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409
static int em_in(struct x86_emulate_ctxt *ctxt)
{
	if (!pio_in_emulated(ctxt, ctxt->dst.bytes, ctxt->src.val,
			     &ctxt->dst.val))
		return X86EMUL_IO_NEEDED;

	return X86EMUL_CONTINUE;
}

static int em_out(struct x86_emulate_ctxt *ctxt)
{
	ctxt->ops->pio_out_emulated(ctxt, ctxt->src.bytes, ctxt->dst.val,
				    &ctxt->src.val, 1);
	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428
static int em_cli(struct x86_emulate_ctxt *ctxt)
{
	if (emulator_bad_iopl(ctxt))
		return emulate_gp(ctxt, 0);

	ctxt->eflags &= ~X86_EFLAGS_IF;
	return X86EMUL_CONTINUE;
}

static int em_sti(struct x86_emulate_ctxt *ctxt)
{
	if (emulator_bad_iopl(ctxt))
		return emulate_gp(ctxt, 0);

	ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
	ctxt->eflags |= X86_EFLAGS_IF;
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
3429 3430 3431 3432
static int em_cpuid(struct x86_emulate_ctxt *ctxt)
{
	u32 eax, ebx, ecx, edx;

3433 3434
	eax = reg_read(ctxt, VCPU_REGS_RAX);
	ecx = reg_read(ctxt, VCPU_REGS_RCX);
A
Avi Kivity 已提交
3435
	ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
3436 3437 3438 3439
	*reg_write(ctxt, VCPU_REGS_RAX) = eax;
	*reg_write(ctxt, VCPU_REGS_RBX) = ebx;
	*reg_write(ctxt, VCPU_REGS_RCX) = ecx;
	*reg_write(ctxt, VCPU_REGS_RDX) = edx;
A
Avi Kivity 已提交
3440 3441 3442
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
3443 3444
static int em_lahf(struct x86_emulate_ctxt *ctxt)
{
3445 3446
	*reg_rmw(ctxt, VCPU_REGS_RAX) &= ~0xff00UL;
	*reg_rmw(ctxt, VCPU_REGS_RAX) |= (ctxt->eflags & 0xff) << 8;
A
Avi Kivity 已提交
3447 3448 3449
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460 3461 3462 3463 3464
static int em_bswap(struct x86_emulate_ctxt *ctxt)
{
	switch (ctxt->op_bytes) {
#ifdef CONFIG_X86_64
	case 8:
		asm("bswap %0" : "+r"(ctxt->dst.val));
		break;
#endif
	default:
		asm("bswap %0" : "+r"(*(u32 *)&ctxt->dst.val));
		break;
	}
	return X86EMUL_CONTINUE;
}

3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478
static bool valid_cr(int nr)
{
	switch (nr) {
	case 0:
	case 2 ... 4:
	case 8:
		return true;
	default:
		return false;
	}
}

static int check_cr_read(struct x86_emulate_ctxt *ctxt)
{
3479
	if (!valid_cr(ctxt->modrm_reg))
3480 3481 3482 3483 3484 3485 3486
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

static int check_cr_write(struct x86_emulate_ctxt *ctxt)
{
3487 3488
	u64 new_val = ctxt->src.val64;
	int cr = ctxt->modrm_reg;
3489
	u64 efer = 0;
3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505 3506

	static u64 cr_reserved_bits[] = {
		0xffffffff00000000ULL,
		0, 0, 0, /* CR3 checked later */
		CR4_RESERVED_BITS,
		0, 0, 0,
		CR8_RESERVED_BITS,
	};

	if (!valid_cr(cr))
		return emulate_ud(ctxt);

	if (new_val & cr_reserved_bits[cr])
		return emulate_gp(ctxt, 0);

	switch (cr) {
	case 0: {
3507
		u64 cr4;
3508 3509 3510 3511
		if (((new_val & X86_CR0_PG) && !(new_val & X86_CR0_PE)) ||
		    ((new_val & X86_CR0_NW) && !(new_val & X86_CR0_CD)))
			return emulate_gp(ctxt, 0);

3512 3513
		cr4 = ctxt->ops->get_cr(ctxt, 4);
		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
3514 3515 3516 3517 3518 3519 3520 3521 3522 3523

		if ((new_val & X86_CR0_PG) && (efer & EFER_LME) &&
		    !(cr4 & X86_CR4_PAE))
			return emulate_gp(ctxt, 0);

		break;
		}
	case 3: {
		u64 rsvd = 0;

3524 3525
		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
		if (efer & EFER_LMA)
3526
			rsvd = CR3_L_MODE_RESERVED_BITS;
3527
		else if (ctxt->ops->get_cr(ctxt, 4) & X86_CR4_PAE)
3528
			rsvd = CR3_PAE_RESERVED_BITS;
3529
		else if (ctxt->ops->get_cr(ctxt, 0) & X86_CR0_PG)
3530 3531 3532 3533 3534 3535 3536 3537
			rsvd = CR3_NONPAE_RESERVED_BITS;

		if (new_val & rsvd)
			return emulate_gp(ctxt, 0);

		break;
		}
	case 4: {
3538
		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
3539 3540 3541 3542 3543 3544 3545 3546 3547 3548 3549

		if ((efer & EFER_LMA) && !(new_val & X86_CR4_PAE))
			return emulate_gp(ctxt, 0);

		break;
		}
	}

	return X86EMUL_CONTINUE;
}

3550 3551 3552 3553
static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
{
	unsigned long dr7;

3554
	ctxt->ops->get_dr(ctxt, 7, &dr7);
3555 3556 3557 3558 3559 3560 3561

	/* Check if DR7.Global_Enable is set */
	return dr7 & (1 << 13);
}

static int check_dr_read(struct x86_emulate_ctxt *ctxt)
{
3562
	int dr = ctxt->modrm_reg;
3563 3564 3565 3566 3567
	u64 cr4;

	if (dr > 7)
		return emulate_ud(ctxt);

3568
	cr4 = ctxt->ops->get_cr(ctxt, 4);
3569 3570 3571 3572 3573 3574 3575 3576 3577 3578 3579
	if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
		return emulate_ud(ctxt);

	if (check_dr7_gd(ctxt))
		return emulate_db(ctxt);

	return X86EMUL_CONTINUE;
}

static int check_dr_write(struct x86_emulate_ctxt *ctxt)
{
3580 3581
	u64 new_val = ctxt->src.val64;
	int dr = ctxt->modrm_reg;
3582 3583 3584 3585 3586 3587 3588

	if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
		return emulate_gp(ctxt, 0);

	return check_dr_read(ctxt);
}

3589 3590 3591 3592
static int check_svme(struct x86_emulate_ctxt *ctxt)
{
	u64 efer;

3593
	ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
3594 3595 3596 3597 3598 3599 3600 3601 3602

	if (!(efer & EFER_SVME))
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
{
3603
	u64 rax = reg_read(ctxt, VCPU_REGS_RAX);
3604 3605

	/* Valid physical address? */
3606
	if (rax & 0xffff000000000000ULL)
3607 3608 3609 3610 3611
		return emulate_gp(ctxt, 0);

	return check_svme(ctxt);
}

3612 3613
static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
{
3614
	u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
3615

3616
	if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt))
3617 3618 3619 3620 3621
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

3622 3623
static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
{
3624
	u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
3625
	u64 rcx = reg_read(ctxt, VCPU_REGS_RCX);
3626

3627
	if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt)) ||
3628 3629 3630 3631 3632 3633
	    (rcx > 3))
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

3634 3635
static int check_perm_in(struct x86_emulate_ctxt *ctxt)
{
3636 3637
	ctxt->dst.bytes = min(ctxt->dst.bytes, 4u);
	if (!emulator_io_permited(ctxt, ctxt->src.val, ctxt->dst.bytes))
3638 3639 3640 3641 3642 3643 3644
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

static int check_perm_out(struct x86_emulate_ctxt *ctxt)
{
3645 3646
	ctxt->src.bytes = min(ctxt->src.bytes, 4u);
	if (!emulator_io_permited(ctxt, ctxt->dst.val, ctxt->src.bytes))
3647 3648 3649 3650 3651
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

3652
#define D(_y) { .flags = (_y) }
3653
#define DI(_y, _i) { .flags = (_y), .intercept = x86_intercept_##_i }
3654 3655
#define DIP(_y, _i, _p) { .flags = (_y), .intercept = x86_intercept_##_i, \
		      .check_perm = (_p) }
3656
#define N    D(NotImpl)
3657
#define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
3658 3659
#define G(_f, _g) { .flags = ((_f) | Group | ModRM), .u.group = (_g) }
#define GD(_f, _g) { .flags = ((_f) | GroupDual | ModRM), .u.gdual = (_g) }
3660
#define E(_f, _e) { .flags = ((_f) | Escape | ModRM), .u.esc = (_e) }
3661
#define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
3662
#define F(_f, _e) { .flags = (_f) | Fastop, .u.fastop = (_e) }
3663 3664
#define II(_f, _e, _i) \
	{ .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i }
3665 3666 3667
#define IIP(_f, _e, _i, _p) \
	{ .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i, \
	  .check_perm = (_p) }
3668
#define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
3669

3670
#define D2bv(_f)      D((_f) | ByteOp), D(_f)
3671
#define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
3672
#define I2bv(_f, _e)  I((_f) | ByteOp, _e), I(_f, _e)
3673
#define F2bv(_f, _e)  F((_f) | ByteOp, _e), F(_f, _e)
3674 3675
#define I2bvIP(_f, _e, _i, _p) \
	IIP((_f) | ByteOp, _e, _i, _p), IIP(_f, _e, _i, _p)
3676

3677 3678 3679
#define F6ALU(_f, _e) F2bv((_f) | DstMem | SrcReg | ModRM, _e),		\
		F2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock, _e),	\
		F2bv(((_f) & ~Lock) | DstAcc | SrcImm, _e)
3680

3681
static const struct opcode group7_rm1[] = {
3682 3683
	DI(SrcNone | Priv, monitor),
	DI(SrcNone | Priv, mwait),
3684 3685 3686
	N, N, N, N, N, N,
};

3687
static const struct opcode group7_rm3[] = {
3688 3689 3690 3691 3692 3693 3694 3695
	DIP(SrcNone | Prot | Priv,		vmrun,		check_svme_pa),
	II(SrcNone  | Prot | VendorSpecific,	em_vmmcall,	vmmcall),
	DIP(SrcNone | Prot | Priv,		vmload,		check_svme_pa),
	DIP(SrcNone | Prot | Priv,		vmsave,		check_svme_pa),
	DIP(SrcNone | Prot | Priv,		stgi,		check_svme),
	DIP(SrcNone | Prot | Priv,		clgi,		check_svme),
	DIP(SrcNone | Prot | Priv,		skinit,		check_svme),
	DIP(SrcNone | Prot | Priv,		invlpga,	check_svme),
3696
};
3697

3698
static const struct opcode group7_rm7[] = {
3699
	N,
3700
	DIP(SrcNone, rdtscp, check_rdtsc),
3701 3702
	N, N, N, N, N, N,
};
3703

3704
static const struct opcode group1[] = {
3705 3706 3707 3708 3709 3710 3711 3712
	F(Lock, em_add),
	F(Lock | PageTable, em_or),
	F(Lock, em_adc),
	F(Lock, em_sbb),
	F(Lock | PageTable, em_and),
	F(Lock, em_sub),
	F(Lock, em_xor),
	F(NoWrite, em_cmp),
3713 3714
};

3715
static const struct opcode group1A[] = {
3716
	I(DstMem | SrcNone | Mov | Stack, em_pop), N, N, N, N, N, N, N,
3717 3718
};

3719 3720 3721 3722 3723 3724 3725 3726 3727 3728 3729
static const struct opcode group2[] = {
	F(DstMem | ModRM, em_rol),
	F(DstMem | ModRM, em_ror),
	F(DstMem | ModRM, em_rcl),
	F(DstMem | ModRM, em_rcr),
	F(DstMem | ModRM, em_shl),
	F(DstMem | ModRM, em_shr),
	F(DstMem | ModRM, em_shl),
	F(DstMem | ModRM, em_sar),
};

3730
static const struct opcode group3[] = {
3731 3732
	F(DstMem | SrcImm | NoWrite, em_test),
	F(DstMem | SrcImm | NoWrite, em_test),
3733 3734
	F(DstMem | SrcNone | Lock, em_not),
	F(DstMem | SrcNone | Lock, em_neg),
3735 3736
	F(DstXacc | Src2Mem, em_mul_ex),
	F(DstXacc | Src2Mem, em_imul_ex),
3737 3738
	I(DstXacc | Src2Mem, em_div_ex),
	I(DstXacc | Src2Mem, em_idiv_ex),
3739 3740
};

3741
static const struct opcode group4[] = {
3742 3743
	F(ByteOp | DstMem | SrcNone | Lock, em_inc),
	F(ByteOp | DstMem | SrcNone | Lock, em_dec),
3744 3745 3746
	N, N, N, N, N, N,
};

3747
static const struct opcode group5[] = {
3748 3749
	F(DstMem | SrcNone | Lock,		em_inc),
	F(DstMem | SrcNone | Lock,		em_dec),
3750 3751 3752 3753
	I(SrcMem | Stack,			em_grp45),
	I(SrcMemFAddr | ImplicitOps | Stack,	em_call_far),
	I(SrcMem | Stack,			em_grp45),
	I(SrcMemFAddr | ImplicitOps,		em_grp45),
3754
	I(SrcMem | Stack,			em_grp45), D(Undefined),
3755 3756
};

3757
static const struct opcode group6[] = {
3758 3759
	DI(Prot,	sldt),
	DI(Prot,	str),
A
Avi Kivity 已提交
3760
	II(Prot | Priv | SrcMem16, em_lldt, lldt),
A
Avi Kivity 已提交
3761
	II(Prot | Priv | SrcMem16, em_ltr, ltr),
3762 3763 3764
	N, N, N, N,
};

3765
static const struct group_dual group7 = { {
3766 3767
	II(Mov | DstMem | Priv,			em_sgdt, sgdt),
	II(Mov | DstMem | Priv,			em_sidt, sidt),
3768 3769 3770 3771 3772
	II(SrcMem | Priv,			em_lgdt, lgdt),
	II(SrcMem | Priv,			em_lidt, lidt),
	II(SrcNone | DstMem | Mov,		em_smsw, smsw), N,
	II(SrcMem16 | Mov | Priv,		em_lmsw, lmsw),
	II(SrcMem | ByteOp | Priv | NoAccess,	em_invlpg, invlpg),
3773
}, {
3774
	I(SrcNone | Priv | VendorSpecific,	em_vmcall),
3775
	EXT(0, group7_rm1),
3776
	N, EXT(0, group7_rm3),
3777 3778 3779
	II(SrcNone | DstMem | Mov,		em_smsw, smsw), N,
	II(SrcMem16 | Mov | Priv,		em_lmsw, lmsw),
	EXT(0, group7_rm7),
3780 3781
} };

3782
static const struct opcode group8[] = {
3783
	N, N, N, N,
3784 3785 3786 3787
	F(DstMem | SrcImmByte | NoWrite,		em_bt),
	F(DstMem | SrcImmByte | Lock | PageTable,	em_bts),
	F(DstMem | SrcImmByte | Lock,			em_btr),
	F(DstMem | SrcImmByte | Lock | PageTable,	em_btc),
3788 3789
};

3790
static const struct group_dual group9 = { {
3791
	N, I(DstMem64 | Lock | PageTable, em_cmpxchg8b), N, N, N, N, N, N,
3792 3793 3794 3795
}, {
	N, N, N, N, N, N, N, N,
} };

3796
static const struct opcode group11[] = {
3797
	I(DstMem | SrcImm | Mov | PageTable, em_mov),
3798
	X7(D(Undefined)),
3799 3800
};

3801
static const struct gprefix pfx_0f_6f_0f_7f = {
3802
	I(Mmx, em_mov), I(Sse | Aligned, em_mov), N, I(Sse | Unaligned, em_mov),
3803 3804
};

3805
static const struct gprefix pfx_vmovntpx = {
3806 3807 3808
	I(0, em_mov), N, N, N,
};

3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823 3824 3825 3826 3827 3828 3829 3830 3831 3832 3833 3834 3835 3836 3837 3838 3839 3840 3841 3842 3843 3844 3845 3846 3847 3848 3849 3850 3851 3852 3853 3854 3855 3856 3857 3858 3859 3860 3861 3862 3863 3864 3865 3866 3867 3868 3869 3870 3871
static const struct escape escape_d9 = { {
	N, N, N, N, N, N, N, I(DstMem, em_fnstcw),
}, {
	/* 0xC0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xC8 - 0xCF */
	N, N, N, N, N, N, N, N,
	/* 0xD0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xD8 - 0xDF */
	N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xE7 */
	N, N, N, N, N, N, N, N,
	/* 0xE8 - 0xEF */
	N, N, N, N, N, N, N, N,
	/* 0xF0 - 0xF7 */
	N, N, N, N, N, N, N, N,
	/* 0xF8 - 0xFF */
	N, N, N, N, N, N, N, N,
} };

static const struct escape escape_db = { {
	N, N, N, N, N, N, N, N,
}, {
	/* 0xC0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xC8 - 0xCF */
	N, N, N, N, N, N, N, N,
	/* 0xD0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xD8 - 0xDF */
	N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xE7 */
	N, N, N, I(ImplicitOps, em_fninit), N, N, N, N,
	/* 0xE8 - 0xEF */
	N, N, N, N, N, N, N, N,
	/* 0xF0 - 0xF7 */
	N, N, N, N, N, N, N, N,
	/* 0xF8 - 0xFF */
	N, N, N, N, N, N, N, N,
} };

static const struct escape escape_dd = { {
	N, N, N, N, N, N, N, I(DstMem, em_fnstsw),
}, {
	/* 0xC0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xC8 - 0xCF */
	N, N, N, N, N, N, N, N,
	/* 0xD0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xD8 - 0xDF */
	N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xE7 */
	N, N, N, N, N, N, N, N,
	/* 0xE8 - 0xEF */
	N, N, N, N, N, N, N, N,
	/* 0xF0 - 0xF7 */
	N, N, N, N, N, N, N, N,
	/* 0xF8 - 0xFF */
	N, N, N, N, N, N, N, N,
} };

3872
static const struct opcode opcode_table[256] = {
3873
	/* 0x00 - 0x07 */
3874
	F6ALU(Lock, em_add),
3875 3876
	I(ImplicitOps | Stack | No64 | Src2ES, em_push_sreg),
	I(ImplicitOps | Stack | No64 | Src2ES, em_pop_sreg),
3877
	/* 0x08 - 0x0F */
3878
	F6ALU(Lock | PageTable, em_or),
3879 3880
	I(ImplicitOps | Stack | No64 | Src2CS, em_push_sreg),
	N,
3881
	/* 0x10 - 0x17 */
3882
	F6ALU(Lock, em_adc),
3883 3884
	I(ImplicitOps | Stack | No64 | Src2SS, em_push_sreg),
	I(ImplicitOps | Stack | No64 | Src2SS, em_pop_sreg),
3885
	/* 0x18 - 0x1F */
3886
	F6ALU(Lock, em_sbb),
3887 3888
	I(ImplicitOps | Stack | No64 | Src2DS, em_push_sreg),
	I(ImplicitOps | Stack | No64 | Src2DS, em_pop_sreg),
3889
	/* 0x20 - 0x27 */
3890
	F6ALU(Lock | PageTable, em_and), N, N,
3891
	/* 0x28 - 0x2F */
3892
	F6ALU(Lock, em_sub), N, I(ByteOp | DstAcc | No64, em_das),
3893
	/* 0x30 - 0x37 */
3894
	F6ALU(Lock, em_xor), N, N,
3895
	/* 0x38 - 0x3F */
3896
	F6ALU(NoWrite, em_cmp), N, N,
3897
	/* 0x40 - 0x4F */
3898
	X8(F(DstReg, em_inc)), X8(F(DstReg, em_dec)),
3899
	/* 0x50 - 0x57 */
3900
	X8(I(SrcReg | Stack, em_push)),
3901
	/* 0x58 - 0x5F */
3902
	X8(I(DstReg | Stack, em_pop)),
3903
	/* 0x60 - 0x67 */
3904 3905
	I(ImplicitOps | Stack | No64, em_pusha),
	I(ImplicitOps | Stack | No64, em_popa),
3906 3907 3908
	N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
	N, N, N, N,
	/* 0x68 - 0x6F */
3909 3910
	I(SrcImm | Mov | Stack, em_push),
	I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
3911 3912
	I(SrcImmByte | Mov | Stack, em_push),
	I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
3913
	I2bvIP(DstDI | SrcDX | Mov | String | Unaligned, em_in, ins, check_perm_in), /* insb, insw/insd */
3914
	I2bvIP(SrcSI | DstDX | String, em_out, outs, check_perm_out), /* outsb, outsw/outsd */
3915 3916 3917
	/* 0x70 - 0x7F */
	X16(D(SrcImmByte)),
	/* 0x80 - 0x87 */
3918 3919 3920 3921
	G(ByteOp | DstMem | SrcImm, group1),
	G(DstMem | SrcImm, group1),
	G(ByteOp | DstMem | SrcImm | No64, group1),
	G(DstMem | SrcImmByte, group1),
3922
	F2bv(DstMem | SrcReg | ModRM | NoWrite, em_test),
3923
	I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_xchg),
3924
	/* 0x88 - 0x8F */
3925
	I2bv(DstMem | SrcReg | ModRM | Mov | PageTable, em_mov),
3926
	I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
3927
	I(DstMem | SrcNone | ModRM | Mov | PageTable, em_mov_rm_sreg),
3928 3929 3930
	D(ModRM | SrcMem | NoAccess | DstReg),
	I(ImplicitOps | SrcMem16 | ModRM, em_mov_sreg_rm),
	G(0, group1A),
3931
	/* 0x90 - 0x97 */
3932
	DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
3933
	/* 0x98 - 0x9F */
3934
	D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
3935
	I(SrcImmFAddr | No64, em_call_far), N,
3936
	II(ImplicitOps | Stack, em_pushf, pushf),
A
Avi Kivity 已提交
3937
	II(ImplicitOps | Stack, em_popf, popf), N, I(ImplicitOps, em_lahf),
3938
	/* 0xA0 - 0xA7 */
3939
	I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
3940
	I2bv(DstMem | SrcAcc | Mov | MemAbs | PageTable, em_mov),
3941
	I2bv(SrcSI | DstDI | Mov | String, em_mov),
3942
	F2bv(SrcSI | DstDI | String | NoWrite, em_cmp),
3943
	/* 0xA8 - 0xAF */
3944
	F2bv(DstAcc | SrcImm | NoWrite, em_test),
3945 3946
	I2bv(SrcAcc | DstDI | Mov | String, em_mov),
	I2bv(SrcSI | DstAcc | Mov | String, em_mov),
3947
	F2bv(SrcAcc | DstDI | String | NoWrite, em_cmp),
3948
	/* 0xB0 - 0xB7 */
3949
	X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
3950
	/* 0xB8 - 0xBF */
3951
	X8(I(DstReg | SrcImm64 | Mov, em_mov)),
3952
	/* 0xC0 - 0xC7 */
3953
	G(ByteOp | Src2ImmByte, group2), G(Src2ImmByte, group2),
3954
	I(ImplicitOps | Stack | SrcImmU16, em_ret_near_imm),
3955
	I(ImplicitOps | Stack, em_ret),
3956 3957
	I(DstReg | SrcMemFAddr | ModRM | No64 | Src2ES, em_lseg),
	I(DstReg | SrcMemFAddr | ModRM | No64 | Src2DS, em_lseg),
3958
	G(ByteOp, group11), G(0, group11),
3959
	/* 0xC8 - 0xCF */
A
Avi Kivity 已提交
3960 3961
	I(Stack | SrcImmU16 | Src2ImmByte, em_enter), I(Stack, em_leave),
	N, I(ImplicitOps | Stack, em_ret_far),
3962
	D(ImplicitOps), DI(SrcImmByte, intn),
3963
	D(ImplicitOps | No64), II(ImplicitOps, em_iret, iret),
3964
	/* 0xD0 - 0xD7 */
3965 3966
	G(Src2One | ByteOp, group2), G(Src2One, group2),
	G(Src2CL | ByteOp, group2), G(Src2CL, group2),
P
Paolo Bonzini 已提交
3967
	I(DstAcc | SrcImmUByte | No64, em_aam),
P
Paolo Bonzini 已提交
3968 3969
	I(DstAcc | SrcImmUByte | No64, em_aad),
	F(DstAcc | ByteOp | No64, em_salc),
P
Paolo Bonzini 已提交
3970
	I(DstAcc | SrcXLat | ByteOp, em_mov),
3971
	/* 0xD8 - 0xDF */
3972
	N, E(0, &escape_d9), N, E(0, &escape_db), N, E(0, &escape_dd), N, N,
3973
	/* 0xE0 - 0xE7 */
3974 3975
	X3(I(SrcImmByte, em_loop)),
	I(SrcImmByte, em_jcxz),
3976 3977
	I2bvIP(SrcImmUByte | DstAcc, em_in,  in,  check_perm_in),
	I2bvIP(SrcAcc | DstImmUByte, em_out, out, check_perm_out),
3978
	/* 0xE8 - 0xEF */
3979
	I(SrcImm | Stack, em_call), D(SrcImm | ImplicitOps),
3980
	I(SrcImmFAddr | No64, em_jmp_far), D(SrcImmByte | ImplicitOps),
3981 3982
	I2bvIP(SrcDX | DstAcc, em_in,  in,  check_perm_in),
	I2bvIP(SrcAcc | DstDX, em_out, out, check_perm_out),
3983
	/* 0xF0 - 0xF7 */
3984
	N, DI(ImplicitOps, icebp), N, N,
3985 3986
	DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
	G(ByteOp, group3), G(0, group3),
3987
	/* 0xF8 - 0xFF */
3988 3989
	D(ImplicitOps), D(ImplicitOps),
	I(ImplicitOps, em_cli), I(ImplicitOps, em_sti),
3990 3991 3992
	D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
};

3993
static const struct opcode twobyte_table[256] = {
3994
	/* 0x00 - 0x0F */
3995
	G(0, group6), GD(0, &group7), N, N,
3996 3997
	N, I(ImplicitOps | VendorSpecific, em_syscall),
	II(ImplicitOps | Priv, em_clts, clts), N,
3998
	DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
3999 4000 4001 4002
	N, D(ImplicitOps | ModRM), N, N,
	/* 0x10 - 0x1F */
	N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
	/* 0x20 - 0x2F */
4003
	DIP(ModRM | DstMem | Priv | Op3264, cr_read, check_cr_read),
4004
	DIP(ModRM | DstMem | Priv | Op3264, dr_read, check_dr_read),
4005 4006
	IIP(ModRM | SrcMem | Priv | Op3264, em_cr_write, cr_write, check_cr_write),
	IIP(ModRM | SrcMem | Priv | Op3264, em_dr_write, dr_write, check_dr_write),
4007
	N, N, N, N,
4008 4009
	N, N, N, GP(ModRM | DstMem | SrcReg | Sse | Mov | Aligned, &pfx_vmovntpx),
	N, N, N, N,
4010
	/* 0x30 - 0x3F */
4011
	II(ImplicitOps | Priv, em_wrmsr, wrmsr),
4012
	IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
4013
	II(ImplicitOps | Priv, em_rdmsr, rdmsr),
4014
	IIP(ImplicitOps, em_rdpmc, rdpmc, check_rdpmc),
4015 4016
	I(ImplicitOps | VendorSpecific, em_sysenter),
	I(ImplicitOps | Priv | VendorSpecific, em_sysexit),
4017
	N, N,
4018 4019 4020 4021 4022 4023
	N, N, N, N, N, N, N, N,
	/* 0x40 - 0x4F */
	X16(D(DstReg | SrcMem | ModRM | Mov)),
	/* 0x50 - 0x5F */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0x60 - 0x6F */
4024 4025 4026 4027
	N, N, N, N,
	N, N, N, N,
	N, N, N, N,
	N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
4028
	/* 0x70 - 0x7F */
4029 4030 4031 4032
	N, N, N, N,
	N, N, N, N,
	N, N, N, N,
	N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
4033 4034 4035
	/* 0x80 - 0x8F */
	X16(D(SrcImm)),
	/* 0x90 - 0x9F */
4036
	X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
4037
	/* 0xA0 - 0xA7 */
4038
	I(Stack | Src2FS, em_push_sreg), I(Stack | Src2FS, em_pop_sreg),
4039 4040
	II(ImplicitOps, em_cpuid, cpuid),
	F(DstMem | SrcReg | ModRM | BitOp | NoWrite, em_bt),
4041 4042
	F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shld),
	F(DstMem | SrcReg | Src2CL | ModRM, em_shld), N, N,
4043
	/* 0xA8 - 0xAF */
4044
	I(Stack | Src2GS, em_push_sreg), I(Stack | Src2GS, em_pop_sreg),
4045
	DI(ImplicitOps, rsm),
4046
	F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_bts),
4047 4048
	F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shrd),
	F(DstMem | SrcReg | Src2CL | ModRM, em_shrd),
4049
	D(ModRM), F(DstReg | SrcMem | ModRM, em_imul),
4050
	/* 0xB0 - 0xB7 */
4051
	I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_cmpxchg),
4052
	I(DstReg | SrcMemFAddr | ModRM | Src2SS, em_lseg),
4053
	F(DstMem | SrcReg | ModRM | BitOp | Lock, em_btr),
4054 4055
	I(DstReg | SrcMemFAddr | ModRM | Src2FS, em_lseg),
	I(DstReg | SrcMemFAddr | ModRM | Src2GS, em_lseg),
4056
	D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
4057 4058
	/* 0xB8 - 0xBF */
	N, N,
4059
	G(BitOp, group8),
4060 4061
	F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_btc),
	F(DstReg | SrcMem | ModRM, em_bsf), F(DstReg | SrcMem | ModRM, em_bsr),
4062
	D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
A
Avi Kivity 已提交
4063
	/* 0xC0 - 0xC7 */
4064
	D2bv(DstMem | SrcReg | ModRM | Lock),
4065
	N, D(DstMem | SrcReg | ModRM | Mov),
4066
	N, N, N, GD(0, &group9),
A
Avi Kivity 已提交
4067 4068
	/* 0xC8 - 0xCF */
	X8(I(DstReg, em_bswap)),
4069 4070 4071 4072 4073 4074 4075 4076 4077 4078 4079 4080 4081
	/* 0xD0 - 0xDF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xEF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0xF0 - 0xFF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
};

#undef D
#undef N
#undef G
#undef GD
#undef I
4082
#undef GP
4083
#undef EXT
4084

4085
#undef D2bv
4086
#undef D2bvIP
4087
#undef I2bv
4088
#undef I2bvIP
4089
#undef I6ALU
4090

4091
static unsigned imm_size(struct x86_emulate_ctxt *ctxt)
4092 4093 4094
{
	unsigned size;

4095
	size = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107
	if (size == 8)
		size = 4;
	return size;
}

static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
		      unsigned size, bool sign_extension)
{
	int rc = X86EMUL_CONTINUE;

	op->type = OP_IMM;
	op->bytes = size;
4108
	op->addr.mem.ea = ctxt->_eip;
4109 4110 4111
	/* NB. Immediates are sign-extended as necessary. */
	switch (op->bytes) {
	case 1:
4112
		op->val = insn_fetch(s8, ctxt);
4113 4114
		break;
	case 2:
4115
		op->val = insn_fetch(s16, ctxt);
4116 4117
		break;
	case 4:
4118
		op->val = insn_fetch(s32, ctxt);
4119
		break;
4120 4121 4122
	case 8:
		op->val = insn_fetch(s64, ctxt);
		break;
4123 4124 4125 4126 4127 4128 4129 4130 4131 4132 4133 4134 4135 4136 4137 4138 4139 4140
	}
	if (!sign_extension) {
		switch (op->bytes) {
		case 1:
			op->val &= 0xff;
			break;
		case 2:
			op->val &= 0xffff;
			break;
		case 4:
			op->val &= 0xffffffff;
			break;
		}
	}
done:
	return rc;
}

4141 4142 4143 4144 4145 4146 4147
static int decode_operand(struct x86_emulate_ctxt *ctxt, struct operand *op,
			  unsigned d)
{
	int rc = X86EMUL_CONTINUE;

	switch (d) {
	case OpReg:
4148
		decode_register_operand(ctxt, op);
4149 4150
		break;
	case OpImmUByte:
4151
		rc = decode_imm(ctxt, op, 1, false);
4152 4153
		break;
	case OpMem:
4154
		ctxt->memop.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4155 4156 4157 4158
	mem_common:
		*op = ctxt->memop;
		ctxt->memopp = op;
		if ((ctxt->d & BitOp) && op == &ctxt->dst)
4159 4160 4161
			fetch_bit_operand(ctxt);
		op->orig_val = op->val;
		break;
4162 4163 4164
	case OpMem64:
		ctxt->memop.bytes = 8;
		goto mem_common;
4165 4166 4167
	case OpAcc:
		op->type = OP_REG;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4168
		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
4169 4170 4171
		fetch_register_operand(op);
		op->orig_val = op->val;
		break;
4172 4173 4174 4175 4176 4177 4178 4179 4180 4181 4182 4183 4184 4185 4186 4187 4188 4189
	case OpAccLo:
		op->type = OP_REG;
		op->bytes = (ctxt->d & ByteOp) ? 2 : ctxt->op_bytes;
		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
		fetch_register_operand(op);
		op->orig_val = op->val;
		break;
	case OpAccHi:
		if (ctxt->d & ByteOp) {
			op->type = OP_NONE;
			break;
		}
		op->type = OP_REG;
		op->bytes = ctxt->op_bytes;
		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
		fetch_register_operand(op);
		op->orig_val = op->val;
		break;
4190 4191 4192 4193
	case OpDI:
		op->type = OP_MEM;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
		op->addr.mem.ea =
4194
			register_address(ctxt, reg_read(ctxt, VCPU_REGS_RDI));
4195 4196
		op->addr.mem.seg = VCPU_SREG_ES;
		op->val = 0;
4197
		op->count = 1;
4198 4199 4200 4201
		break;
	case OpDX:
		op->type = OP_REG;
		op->bytes = 2;
4202
		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
4203 4204
		fetch_register_operand(op);
		break;
4205 4206
	case OpCL:
		op->bytes = 1;
4207
		op->val = reg_read(ctxt, VCPU_REGS_RCX) & 0xff;
4208 4209 4210 4211 4212 4213 4214 4215 4216 4217 4218
		break;
	case OpImmByte:
		rc = decode_imm(ctxt, op, 1, true);
		break;
	case OpOne:
		op->bytes = 1;
		op->val = 1;
		break;
	case OpImm:
		rc = decode_imm(ctxt, op, imm_size(ctxt), true);
		break;
4219 4220 4221
	case OpImm64:
		rc = decode_imm(ctxt, op, ctxt->op_bytes, true);
		break;
4222 4223
	case OpMem8:
		ctxt->memop.bytes = 1;
4224 4225 4226 4227
		if (ctxt->memop.type == OP_REG) {
			ctxt->memop.addr.reg = decode_register(ctxt, ctxt->modrm_rm, 1);
			fetch_register_operand(&ctxt->memop);
		}
4228
		goto mem_common;
4229 4230 4231 4232 4233 4234 4235 4236 4237 4238 4239 4240 4241 4242 4243 4244
	case OpMem16:
		ctxt->memop.bytes = 2;
		goto mem_common;
	case OpMem32:
		ctxt->memop.bytes = 4;
		goto mem_common;
	case OpImmU16:
		rc = decode_imm(ctxt, op, 2, false);
		break;
	case OpImmU:
		rc = decode_imm(ctxt, op, imm_size(ctxt), false);
		break;
	case OpSI:
		op->type = OP_MEM;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
		op->addr.mem.ea =
4245
			register_address(ctxt, reg_read(ctxt, VCPU_REGS_RSI));
4246 4247
		op->addr.mem.seg = seg_override(ctxt);
		op->val = 0;
4248
		op->count = 1;
4249
		break;
P
Paolo Bonzini 已提交
4250 4251 4252 4253 4254 4255 4256 4257 4258 4259
	case OpXLat:
		op->type = OP_MEM;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
		op->addr.mem.ea =
			register_address(ctxt,
				reg_read(ctxt, VCPU_REGS_RBX) +
				(reg_read(ctxt, VCPU_REGS_RAX) & 0xff));
		op->addr.mem.seg = seg_override(ctxt);
		op->val = 0;
		break;
4260 4261 4262 4263 4264 4265 4266 4267 4268
	case OpImmFAddr:
		op->type = OP_IMM;
		op->addr.mem.ea = ctxt->_eip;
		op->bytes = ctxt->op_bytes + 2;
		insn_fetch_arr(op->valptr, op->bytes, ctxt);
		break;
	case OpMemFAddr:
		ctxt->memop.bytes = ctxt->op_bytes + 2;
		goto mem_common;
4269 4270 4271 4272 4273 4274 4275 4276 4277 4278 4279 4280 4281 4282 4283 4284 4285 4286
	case OpES:
		op->val = VCPU_SREG_ES;
		break;
	case OpCS:
		op->val = VCPU_SREG_CS;
		break;
	case OpSS:
		op->val = VCPU_SREG_SS;
		break;
	case OpDS:
		op->val = VCPU_SREG_DS;
		break;
	case OpFS:
		op->val = VCPU_SREG_FS;
		break;
	case OpGS:
		op->val = VCPU_SREG_GS;
		break;
4287 4288 4289 4290 4291 4292 4293 4294 4295 4296 4297
	case OpImplicit:
		/* Special instructions do their own operand decoding. */
	default:
		op->type = OP_NONE; /* Disable writeback. */
		break;
	}

done:
	return rc;
}

4298
int x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
4299 4300 4301
{
	int rc = X86EMUL_CONTINUE;
	int mode = ctxt->mode;
4302
	int def_op_bytes, def_ad_bytes, goffset, simd_prefix;
4303
	bool op_prefix = false;
4304
	struct opcode opcode;
4305

4306 4307
	ctxt->memop.type = OP_NONE;
	ctxt->memopp = NULL;
4308 4309 4310
	ctxt->_eip = ctxt->eip;
	ctxt->fetch.start = ctxt->_eip;
	ctxt->fetch.end = ctxt->fetch.start + insn_len;
4311
	if (insn_len > 0)
4312
		memcpy(ctxt->fetch.data, insn, insn_len);
4313 4314 4315 4316 4317 4318 4319 4320 4321 4322 4323 4324 4325 4326 4327 4328 4329

	switch (mode) {
	case X86EMUL_MODE_REAL:
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
		def_op_bytes = def_ad_bytes = 2;
		break;
	case X86EMUL_MODE_PROT32:
		def_op_bytes = def_ad_bytes = 4;
		break;
#ifdef CONFIG_X86_64
	case X86EMUL_MODE_PROT64:
		def_op_bytes = 4;
		def_ad_bytes = 8;
		break;
#endif
	default:
4330
		return EMULATION_FAILED;
4331 4332
	}

4333 4334
	ctxt->op_bytes = def_op_bytes;
	ctxt->ad_bytes = def_ad_bytes;
4335 4336 4337

	/* Legacy prefixes. */
	for (;;) {
4338
		switch (ctxt->b = insn_fetch(u8, ctxt)) {
4339
		case 0x66:	/* operand-size override */
4340
			op_prefix = true;
4341
			/* switch between 2/4 bytes */
4342
			ctxt->op_bytes = def_op_bytes ^ 6;
4343 4344 4345 4346
			break;
		case 0x67:	/* address-size override */
			if (mode == X86EMUL_MODE_PROT64)
				/* switch between 4/8 bytes */
4347
				ctxt->ad_bytes = def_ad_bytes ^ 12;
4348 4349
			else
				/* switch between 2/4 bytes */
4350
				ctxt->ad_bytes = def_ad_bytes ^ 6;
4351 4352 4353 4354 4355
			break;
		case 0x26:	/* ES override */
		case 0x2e:	/* CS override */
		case 0x36:	/* SS override */
		case 0x3e:	/* DS override */
4356
			set_seg_override(ctxt, (ctxt->b >> 3) & 3);
4357 4358 4359
			break;
		case 0x64:	/* FS override */
		case 0x65:	/* GS override */
4360
			set_seg_override(ctxt, ctxt->b & 7);
4361 4362 4363 4364
			break;
		case 0x40 ... 0x4f: /* REX */
			if (mode != X86EMUL_MODE_PROT64)
				goto done_prefixes;
4365
			ctxt->rex_prefix = ctxt->b;
4366 4367
			continue;
		case 0xf0:	/* LOCK */
4368
			ctxt->lock_prefix = 1;
4369 4370 4371
			break;
		case 0xf2:	/* REPNE/REPNZ */
		case 0xf3:	/* REP/REPE/REPZ */
4372
			ctxt->rep_prefix = ctxt->b;
4373 4374 4375 4376 4377 4378 4379
			break;
		default:
			goto done_prefixes;
		}

		/* Any legacy prefix after a REX prefix nullifies its effect. */

4380
		ctxt->rex_prefix = 0;
4381 4382 4383 4384 4385
	}

done_prefixes:

	/* REX prefix. */
4386 4387
	if (ctxt->rex_prefix & 8)
		ctxt->op_bytes = 8;	/* REX.W */
4388 4389

	/* Opcode byte(s). */
4390
	opcode = opcode_table[ctxt->b];
4391
	/* Two-byte opcode? */
4392 4393
	if (ctxt->b == 0x0f) {
		ctxt->twobyte = 1;
4394
		ctxt->b = insn_fetch(u8, ctxt);
4395
		opcode = twobyte_table[ctxt->b];
4396
	}
4397
	ctxt->d = opcode.flags;
4398

4399 4400 4401
	if (ctxt->d & ModRM)
		ctxt->modrm = insn_fetch(u8, ctxt);

4402 4403
	while (ctxt->d & GroupMask) {
		switch (ctxt->d & GroupMask) {
4404
		case Group:
4405
			goffset = (ctxt->modrm >> 3) & 7;
4406 4407 4408
			opcode = opcode.u.group[goffset];
			break;
		case GroupDual:
4409 4410
			goffset = (ctxt->modrm >> 3) & 7;
			if ((ctxt->modrm >> 6) == 3)
4411 4412 4413 4414 4415
				opcode = opcode.u.gdual->mod3[goffset];
			else
				opcode = opcode.u.gdual->mod012[goffset];
			break;
		case RMExt:
4416
			goffset = ctxt->modrm & 7;
4417
			opcode = opcode.u.group[goffset];
4418 4419
			break;
		case Prefix:
4420
			if (ctxt->rep_prefix && op_prefix)
4421
				return EMULATION_FAILED;
4422
			simd_prefix = op_prefix ? 0x66 : ctxt->rep_prefix;
4423 4424 4425 4426 4427 4428 4429
			switch (simd_prefix) {
			case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
			case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
			case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
			case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
			}
			break;
4430 4431 4432 4433 4434 4435
		case Escape:
			if (ctxt->modrm > 0xbf)
				opcode = opcode.u.esc->high[ctxt->modrm - 0xc0];
			else
				opcode = opcode.u.esc->op[(ctxt->modrm >> 3) & 7];
			break;
4436
		default:
4437
			return EMULATION_FAILED;
4438
		}
4439

4440
		ctxt->d &= ~(u64)GroupMask;
4441
		ctxt->d |= opcode.flags;
4442 4443
	}

4444 4445 4446
	ctxt->execute = opcode.u.execute;
	ctxt->check_perm = opcode.check_perm;
	ctxt->intercept = opcode.intercept;
4447 4448

	/* Unrecognised? */
4449
	if (ctxt->d == 0 || (ctxt->d & NotImpl))
4450
		return EMULATION_FAILED;
4451

4452
	if (!(ctxt->d & VendorSpecific) && ctxt->only_vendor_specific_insn)
4453
		return EMULATION_FAILED;
4454

4455 4456
	if (mode == X86EMUL_MODE_PROT64 && (ctxt->d & Stack))
		ctxt->op_bytes = 8;
4457

4458
	if (ctxt->d & Op3264) {
4459
		if (mode == X86EMUL_MODE_PROT64)
4460
			ctxt->op_bytes = 8;
4461
		else
4462
			ctxt->op_bytes = 4;
4463 4464
	}

4465 4466
	if (ctxt->d & Sse)
		ctxt->op_bytes = 16;
A
Avi Kivity 已提交
4467 4468
	else if (ctxt->d & Mmx)
		ctxt->op_bytes = 8;
A
Avi Kivity 已提交
4469

4470
	/* ModRM and SIB bytes. */
4471
	if (ctxt->d & ModRM) {
4472
		rc = decode_modrm(ctxt, &ctxt->memop);
4473 4474 4475
		if (!ctxt->has_seg_override)
			set_seg_override(ctxt, ctxt->modrm_seg);
	} else if (ctxt->d & MemAbs)
4476
		rc = decode_abs(ctxt, &ctxt->memop);
4477 4478 4479
	if (rc != X86EMUL_CONTINUE)
		goto done;

4480 4481
	if (!ctxt->has_seg_override)
		set_seg_override(ctxt, VCPU_SREG_DS);
4482

4483
	ctxt->memop.addr.mem.seg = seg_override(ctxt);
4484

4485 4486
	if (ctxt->memop.type == OP_MEM && ctxt->ad_bytes != 8)
		ctxt->memop.addr.mem.ea = (u32)ctxt->memop.addr.mem.ea;
4487 4488 4489 4490 4491

	/*
	 * Decode and fetch the source operand: register, memory
	 * or immediate.
	 */
4492
	rc = decode_operand(ctxt, &ctxt->src, (ctxt->d >> SrcShift) & OpMask);
4493 4494 4495
	if (rc != X86EMUL_CONTINUE)
		goto done;

4496 4497 4498 4499
	/*
	 * Decode and fetch the second source operand: register, memory
	 * or immediate.
	 */
4500
	rc = decode_operand(ctxt, &ctxt->src2, (ctxt->d >> Src2Shift) & OpMask);
4501 4502 4503
	if (rc != X86EMUL_CONTINUE)
		goto done;

4504
	/* Decode and fetch the destination operand: register or memory. */
4505
	rc = decode_operand(ctxt, &ctxt->dst, (ctxt->d >> DstShift) & OpMask);
4506 4507

done:
4508 4509
	if (ctxt->memopp && ctxt->memopp->type == OP_MEM && ctxt->rip_relative)
		ctxt->memopp->addr.mem.ea += ctxt->_eip;
4510

4511
	return (rc != X86EMUL_CONTINUE) ? EMULATION_FAILED : EMULATION_OK;
4512 4513
}

4514 4515 4516 4517 4518
bool x86_page_table_writing_insn(struct x86_emulate_ctxt *ctxt)
{
	return ctxt->d & PageTable;
}

4519 4520 4521 4522 4523 4524 4525 4526 4527
static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
{
	/* The second termination condition only applies for REPE
	 * and REPNE. Test if the repeat string operation prefix is
	 * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
	 * corresponding termination condition according to:
	 * 	- if REPE/REPZ and ZF = 0 then done
	 * 	- if REPNE/REPNZ and ZF = 1 then done
	 */
4528 4529 4530
	if (((ctxt->b == 0xa6) || (ctxt->b == 0xa7) ||
	     (ctxt->b == 0xae) || (ctxt->b == 0xaf))
	    && (((ctxt->rep_prefix == REPE_PREFIX) &&
4531
		 ((ctxt->eflags & EFLG_ZF) == 0))
4532
		|| ((ctxt->rep_prefix == REPNE_PREFIX) &&
4533 4534 4535 4536 4537 4538
		    ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
		return true;

	return false;
}

A
Avi Kivity 已提交
4539 4540 4541 4542 4543 4544 4545 4546 4547 4548 4549 4550 4551
static int flush_pending_x87_faults(struct x86_emulate_ctxt *ctxt)
{
	bool fault = false;

	ctxt->ops->get_fpu(ctxt);
	asm volatile("1: fwait \n\t"
		     "2: \n\t"
		     ".pushsection .fixup,\"ax\" \n\t"
		     "3: \n\t"
		     "movb $1, %[fault] \n\t"
		     "jmp 2b \n\t"
		     ".popsection \n\t"
		     _ASM_EXTABLE(1b, 3b)
4552
		     : [fault]"+qm"(fault));
A
Avi Kivity 已提交
4553 4554 4555 4556 4557 4558 4559 4560 4561 4562 4563 4564 4565 4566 4567
	ctxt->ops->put_fpu(ctxt);

	if (unlikely(fault))
		return emulate_exception(ctxt, MF_VECTOR, 0, false);

	return X86EMUL_CONTINUE;
}

static void fetch_possible_mmx_operand(struct x86_emulate_ctxt *ctxt,
				       struct operand *op)
{
	if (op->type == OP_MM)
		read_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
}

4568 4569 4570
static int fastop(struct x86_emulate_ctxt *ctxt, void (*fop)(struct fastop *))
{
	ulong flags = (ctxt->eflags & EFLAGS_MASK) | X86_EFLAGS_IF;
4571 4572
	if (!(ctxt->d & ByteOp))
		fop += __ffs(ctxt->dst.bytes) * FASTOP_SIZE;
4573
	asm("push %[flags]; popf; call *%[fastop]; pushf; pop %[flags]\n"
4574
	    : "+a"(ctxt->dst.val), "+d"(ctxt->src.val), [flags]"+D"(flags)
4575 4576 4577 4578
	: "c"(ctxt->src2.val), [fastop]"S"(fop));
	ctxt->eflags = (ctxt->eflags & ~EFLAGS_MASK) | (flags & EFLAGS_MASK);
	return X86EMUL_CONTINUE;
}
4579

4580
int x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
4581
{
4582
	const struct x86_emulate_ops *ops = ctxt->ops;
4583
	int rc = X86EMUL_CONTINUE;
4584
	int saved_dst_type = ctxt->dst.type;
4585

4586
	ctxt->mem_read.pos = 0;
4587

4588 4589
	if ((ctxt->mode == X86EMUL_MODE_PROT64 && (ctxt->d & No64)) ||
			(ctxt->d & Undefined)) {
4590
		rc = emulate_ud(ctxt);
4591 4592 4593
		goto done;
	}

4594
	/* LOCK prefix is allowed only with some instructions */
4595
	if (ctxt->lock_prefix && (!(ctxt->d & Lock) || ctxt->dst.type != OP_MEM)) {
4596
		rc = emulate_ud(ctxt);
4597 4598 4599
		goto done;
	}

4600
	if ((ctxt->d & SrcMask) == SrcMemFAddr && ctxt->src.type != OP_MEM) {
4601
		rc = emulate_ud(ctxt);
4602 4603 4604
		goto done;
	}

A
Avi Kivity 已提交
4605 4606
	if (((ctxt->d & (Sse|Mmx)) && ((ops->get_cr(ctxt, 0) & X86_CR0_EM)))
	    || ((ctxt->d & Sse) && !(ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR))) {
A
Avi Kivity 已提交
4607 4608 4609 4610
		rc = emulate_ud(ctxt);
		goto done;
	}

A
Avi Kivity 已提交
4611
	if ((ctxt->d & (Sse|Mmx)) && (ops->get_cr(ctxt, 0) & X86_CR0_TS)) {
A
Avi Kivity 已提交
4612 4613 4614 4615
		rc = emulate_nm(ctxt);
		goto done;
	}

A
Avi Kivity 已提交
4616 4617 4618 4619 4620 4621 4622 4623 4624 4625 4626 4627 4628 4629
	if (ctxt->d & Mmx) {
		rc = flush_pending_x87_faults(ctxt);
		if (rc != X86EMUL_CONTINUE)
			goto done;
		/*
		 * Now that we know the fpu is exception safe, we can fetch
		 * operands from it.
		 */
		fetch_possible_mmx_operand(ctxt, &ctxt->src);
		fetch_possible_mmx_operand(ctxt, &ctxt->src2);
		if (!(ctxt->d & Mov))
			fetch_possible_mmx_operand(ctxt, &ctxt->dst);
	}

4630 4631
	if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
		rc = emulator_check_intercept(ctxt, ctxt->intercept,
4632
					      X86_ICPT_PRE_EXCEPT);
4633 4634 4635 4636
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4637
	/* Privileged instruction can be executed only in CPL=0 */
4638
	if ((ctxt->d & Priv) && ops->cpl(ctxt)) {
4639
		rc = emulate_gp(ctxt, 0);
4640 4641 4642
		goto done;
	}

4643
	/* Instruction can only be executed in protected mode */
4644
	if ((ctxt->d & Prot) && ctxt->mode < X86EMUL_MODE_PROT16) {
4645 4646 4647 4648
		rc = emulate_ud(ctxt);
		goto done;
	}

4649
	/* Do instruction specific permission checks */
4650 4651
	if (ctxt->check_perm) {
		rc = ctxt->check_perm(ctxt);
4652 4653 4654 4655
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4656 4657
	if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
		rc = emulator_check_intercept(ctxt, ctxt->intercept,
4658
					      X86_ICPT_POST_EXCEPT);
4659 4660 4661 4662
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4663
	if (ctxt->rep_prefix && (ctxt->d & String)) {
4664
		/* All REP prefixes have the same first termination condition */
4665
		if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0) {
4666
			ctxt->eip = ctxt->_eip;
4667 4668 4669 4670
			goto done;
		}
	}

4671 4672 4673
	if ((ctxt->src.type == OP_MEM) && !(ctxt->d & NoAccess)) {
		rc = segmented_read(ctxt, ctxt->src.addr.mem,
				    ctxt->src.valptr, ctxt->src.bytes);
4674
		if (rc != X86EMUL_CONTINUE)
4675
			goto done;
4676
		ctxt->src.orig_val64 = ctxt->src.val64;
4677 4678
	}

4679 4680 4681
	if (ctxt->src2.type == OP_MEM) {
		rc = segmented_read(ctxt, ctxt->src2.addr.mem,
				    &ctxt->src2.val, ctxt->src2.bytes);
4682 4683 4684 4685
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4686
	if ((ctxt->d & DstMask) == ImplicitOps)
4687 4688 4689
		goto special_insn;


4690
	if ((ctxt->dst.type == OP_MEM) && !(ctxt->d & Mov)) {
4691
		/* optimisation - avoid slow emulated read if Mov */
4692 4693
		rc = segmented_read(ctxt, ctxt->dst.addr.mem,
				   &ctxt->dst.val, ctxt->dst.bytes);
4694 4695
		if (rc != X86EMUL_CONTINUE)
			goto done;
4696
	}
4697
	ctxt->dst.orig_val = ctxt->dst.val;
4698

4699 4700
special_insn:

4701 4702
	if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
		rc = emulator_check_intercept(ctxt, ctxt->intercept,
4703
					      X86_ICPT_POST_MEMACCESS);
4704 4705 4706 4707
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4708
	if (ctxt->execute) {
4709 4710 4711 4712 4713 4714 4715
		if (ctxt->d & Fastop) {
			void (*fop)(struct fastop *) = (void *)ctxt->execute;
			rc = fastop(ctxt, fop);
			if (rc != X86EMUL_CONTINUE)
				goto done;
			goto writeback;
		}
4716
		rc = ctxt->execute(ctxt);
4717 4718 4719 4720 4721
		if (rc != X86EMUL_CONTINUE)
			goto done;
		goto writeback;
	}

4722
	if (ctxt->twobyte)
A
Avi Kivity 已提交
4723 4724
		goto twobyte_insn;

4725
	switch (ctxt->b) {
A
Avi Kivity 已提交
4726
	case 0x63:		/* movsxd */
4727
		if (ctxt->mode != X86EMUL_MODE_PROT64)
A
Avi Kivity 已提交
4728
			goto cannot_emulate;
4729
		ctxt->dst.val = (s32) ctxt->src.val;
A
Avi Kivity 已提交
4730
		break;
4731
	case 0x70 ... 0x7f: /* jcc (short) */
4732 4733
		if (test_cc(ctxt->b, ctxt->eflags))
			jmp_rel(ctxt, ctxt->src.val);
4734
		break;
N
Nitin A Kamble 已提交
4735
	case 0x8d: /* lea r16/r32, m */
4736
		ctxt->dst.val = ctxt->src.addr.mem.ea;
N
Nitin A Kamble 已提交
4737
		break;
4738
	case 0x90 ... 0x97: /* nop / xchg reg, rax */
4739
		if (ctxt->dst.addr.reg == reg_rmw(ctxt, VCPU_REGS_RAX))
4740
			break;
4741 4742
		rc = em_xchg(ctxt);
		break;
4743
	case 0x98: /* cbw/cwde/cdqe */
4744 4745 4746 4747
		switch (ctxt->op_bytes) {
		case 2: ctxt->dst.val = (s8)ctxt->dst.val; break;
		case 4: ctxt->dst.val = (s16)ctxt->dst.val; break;
		case 8: ctxt->dst.val = (s32)ctxt->dst.val; break;
4748 4749
		}
		break;
4750
	case 0xcc:		/* int3 */
4751 4752
		rc = emulate_int(ctxt, 3);
		break;
4753
	case 0xcd:		/* int n */
4754
		rc = emulate_int(ctxt, ctxt->src.val);
4755 4756
		break;
	case 0xce:		/* into */
4757 4758
		if (ctxt->eflags & EFLG_OF)
			rc = emulate_int(ctxt, 4);
4759
		break;
4760
	case 0xe9: /* jmp rel */
4761
	case 0xeb: /* jmp rel short */
4762 4763
		jmp_rel(ctxt, ctxt->src.val);
		ctxt->dst.type = OP_NONE; /* Disable writeback. */
4764
		break;
4765
	case 0xf4:              /* hlt */
4766
		ctxt->ops->halt(ctxt);
4767
		break;
4768 4769 4770 4771 4772 4773 4774
	case 0xf5:	/* cmc */
		/* complement carry flag from eflags reg */
		ctxt->eflags ^= EFLG_CF;
		break;
	case 0xf8: /* clc */
		ctxt->eflags &= ~EFLG_CF;
		break;
4775 4776 4777
	case 0xf9: /* stc */
		ctxt->eflags |= EFLG_CF;
		break;
4778 4779 4780 4781 4782 4783
	case 0xfc: /* cld */
		ctxt->eflags &= ~EFLG_DF;
		break;
	case 0xfd: /* std */
		ctxt->eflags |= EFLG_DF;
		break;
4784 4785
	default:
		goto cannot_emulate;
A
Avi Kivity 已提交
4786
	}
4787

4788 4789 4790
	if (rc != X86EMUL_CONTINUE)
		goto done;

4791
writeback:
4792 4793 4794 4795 4796 4797 4798 4799 4800 4801 4802
	if (!(ctxt->d & NoWrite)) {
		rc = writeback(ctxt, &ctxt->dst);
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}
	if (ctxt->d & SrcWrite) {
		BUG_ON(ctxt->src.type == OP_MEM || ctxt->src.type == OP_MEM_STR);
		rc = writeback(ctxt, &ctxt->src);
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}
4803

4804 4805 4806 4807
	/*
	 * restore dst type in case the decoding will be reused
	 * (happens for string instruction )
	 */
4808
	ctxt->dst.type = saved_dst_type;
4809

4810
	if ((ctxt->d & SrcMask) == SrcSI)
4811
		string_addr_inc(ctxt, VCPU_REGS_RSI, &ctxt->src);
4812

4813
	if ((ctxt->d & DstMask) == DstDI)
4814
		string_addr_inc(ctxt, VCPU_REGS_RDI, &ctxt->dst);
4815

4816
	if (ctxt->rep_prefix && (ctxt->d & String)) {
4817
		unsigned int count;
4818
		struct read_cache *r = &ctxt->io_read;
4819 4820 4821 4822 4823 4824
		if ((ctxt->d & SrcMask) == SrcSI)
			count = ctxt->src.count;
		else
			count = ctxt->dst.count;
		register_address_increment(ctxt, reg_rmw(ctxt, VCPU_REGS_RCX),
				-count);
4825

4826 4827 4828 4829 4830
		if (!string_insn_completed(ctxt)) {
			/*
			 * Re-enter guest when pio read ahead buffer is empty
			 * or, if it is not used, after each 1024 iteration.
			 */
4831
			if ((r->end != 0 || reg_read(ctxt, VCPU_REGS_RCX) & 0x3ff) &&
4832 4833 4834 4835 4836 4837
			    (r->end == 0 || r->end != r->pos)) {
				/*
				 * Reset read cache. Usually happens before
				 * decode, but since instruction is restarted
				 * we have to do it here.
				 */
4838
				ctxt->mem_read.end = 0;
4839
				writeback_registers(ctxt);
4840 4841 4842
				return EMULATION_RESTART;
			}
			goto done; /* skip rip writeback */
4843
		}
4844
	}
4845

4846
	ctxt->eip = ctxt->_eip;
4847 4848

done:
4849 4850
	if (rc == X86EMUL_PROPAGATE_FAULT)
		ctxt->have_exception = true;
4851 4852 4853
	if (rc == X86EMUL_INTERCEPTED)
		return EMULATION_INTERCEPTED;

4854 4855 4856
	if (rc == X86EMUL_CONTINUE)
		writeback_registers(ctxt);

4857
	return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
A
Avi Kivity 已提交
4858 4859

twobyte_insn:
4860
	switch (ctxt->b) {
4861
	case 0x09:		/* wbinvd */
4862
		(ctxt->ops->wbinvd)(ctxt);
4863 4864
		break;
	case 0x08:		/* invd */
4865 4866 4867 4868
	case 0x0d:		/* GrpP (prefetch) */
	case 0x18:		/* Grp16 (prefetch/nop) */
		break;
	case 0x20: /* mov cr, reg */
4869
		ctxt->dst.val = ops->get_cr(ctxt, ctxt->modrm_reg);
4870
		break;
A
Avi Kivity 已提交
4871
	case 0x21: /* mov from dr to reg */
4872
		ops->get_dr(ctxt, ctxt->modrm_reg, &ctxt->dst.val);
A
Avi Kivity 已提交
4873 4874
		break;
	case 0x40 ... 0x4f:	/* cmov */
4875 4876 4877
		ctxt->dst.val = ctxt->dst.orig_val = ctxt->src.val;
		if (!test_cc(ctxt->b, ctxt->eflags))
			ctxt->dst.type = OP_NONE; /* no writeback */
A
Avi Kivity 已提交
4878
		break;
4879
	case 0x80 ... 0x8f: /* jnz rel, etc*/
4880 4881
		if (test_cc(ctxt->b, ctxt->eflags))
			jmp_rel(ctxt, ctxt->src.val);
4882
		break;
4883
	case 0x90 ... 0x9f:     /* setcc r/m8 */
4884
		ctxt->dst.val = test_cc(ctxt->b, ctxt->eflags);
4885
		break;
4886 4887
	case 0xae:              /* clflush */
		break;
A
Avi Kivity 已提交
4888
	case 0xb6 ... 0xb7:	/* movzx */
4889
		ctxt->dst.bytes = ctxt->op_bytes;
4890
		ctxt->dst.val = (ctxt->src.bytes == 1) ? (u8) ctxt->src.val
4891
						       : (u16) ctxt->src.val;
A
Avi Kivity 已提交
4892 4893
		break;
	case 0xbe ... 0xbf:	/* movsx */
4894
		ctxt->dst.bytes = ctxt->op_bytes;
4895
		ctxt->dst.val = (ctxt->src.bytes == 1) ? (s8) ctxt->src.val :
4896
							(s16) ctxt->src.val;
A
Avi Kivity 已提交
4897
		break;
4898
	case 0xc0 ... 0xc1:	/* xadd */
4899
		fastop(ctxt, em_add);
4900
		/* Write back the register source. */
4901 4902
		ctxt->src.val = ctxt->dst.orig_val;
		write_register_operand(&ctxt->src);
4903
		break;
4904
	case 0xc3:		/* movnti */
4905 4906 4907
		ctxt->dst.bytes = ctxt->op_bytes;
		ctxt->dst.val = (ctxt->op_bytes == 4) ? (u32) ctxt->src.val :
							(u64) ctxt->src.val;
4908
		break;
4909 4910
	default:
		goto cannot_emulate;
A
Avi Kivity 已提交
4911
	}
4912 4913 4914 4915

	if (rc != X86EMUL_CONTINUE)
		goto done;

A
Avi Kivity 已提交
4916 4917 4918
	goto writeback;

cannot_emulate:
4919
	return EMULATION_FAILED;
A
Avi Kivity 已提交
4920
}
4921 4922 4923 4924 4925 4926 4927 4928 4929 4930

void emulator_invalidate_register_cache(struct x86_emulate_ctxt *ctxt)
{
	invalidate_registers(ctxt);
}

void emulator_writeback_register_cache(struct x86_emulate_ctxt *ctxt)
{
	writeback_registers(ctxt);
}