emulate.c 124.9 KB
Newer Older
A
Avi Kivity 已提交
1
/******************************************************************************
2
 * emulate.c
A
Avi Kivity 已提交
3 4 5 6 7 8
 *
 * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
 *
 * Copyright (c) 2005 Keir Fraser
 *
 * Linux coding style, mod r/m decoder, segment base fixes, real-mode
9
 * privileged instructions:
A
Avi Kivity 已提交
10 11
 *
 * Copyright (C) 2006 Qumranet
N
Nicolas Kaiser 已提交
12
 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
A
Avi Kivity 已提交
13 14 15 16 17 18 19 20 21 22
 *
 *   Avi Kivity <avi@qumranet.com>
 *   Yaniv Kamay <yaniv@qumranet.com>
 *
 * This work is licensed under the terms of the GNU GPL, version 2.  See
 * the COPYING file in the top-level directory.
 *
 * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
 */

23
#include <linux/kvm_host.h>
24
#include "kvm_cache_regs.h"
A
Avi Kivity 已提交
25
#include <linux/module.h>
26
#include <asm/kvm_emulate.h>
27
#include <linux/stringify.h>
A
Avi Kivity 已提交
28

29
#include "x86.h"
30
#include "tss.h"
31

32 33 34
/*
 * Operand types
 */
35 36 37 38 39 40 41 42 43
#define OpNone             0ull
#define OpImplicit         1ull  /* No generic decode */
#define OpReg              2ull  /* Register */
#define OpMem              3ull  /* Memory */
#define OpAcc              4ull  /* Accumulator: AL/AX/EAX/RAX */
#define OpDI               5ull  /* ES:DI/EDI/RDI */
#define OpMem64            6ull  /* Memory, 64-bit */
#define OpImmUByte         7ull  /* Zero-extended 8-bit immediate */
#define OpDX               8ull  /* DX register */
44 45 46
#define OpCL               9ull  /* CL register (for shifts) */
#define OpImmByte         10ull  /* 8-bit sign extended immediate */
#define OpOne             11ull  /* Implied 1 */
47
#define OpImm             12ull  /* Sign extended up to 32-bit immediate */
48 49 50 51 52 53 54
#define OpMem16           13ull  /* Memory operand (16-bit). */
#define OpMem32           14ull  /* Memory operand (32-bit). */
#define OpImmU            15ull  /* Immediate operand, zero extended */
#define OpSI              16ull  /* SI/ESI/RSI */
#define OpImmFAddr        17ull  /* Immediate far address */
#define OpMemFAddr        18ull  /* Far address in memory */
#define OpImmU16          19ull  /* Immediate operand, 16 bits, zero extended */
55 56 57 58 59 60
#define OpES              20ull  /* ES */
#define OpCS              21ull  /* CS */
#define OpSS              22ull  /* SS */
#define OpDS              23ull  /* DS */
#define OpFS              24ull  /* FS */
#define OpGS              25ull  /* GS */
61
#define OpMem8            26ull  /* 8-bit zero extended memory operand */
62
#define OpImm64           27ull  /* Sign extended 16/32/64-bit immediate */
63 64

#define OpBits             5  /* Width of operand field */
65
#define OpMask             ((1ull << OpBits) - 1)
66

A
Avi Kivity 已提交
67 68 69 70 71 72 73 74 75 76
/*
 * Opcode effective-address decode tables.
 * Note that we only emulate instructions that have at least one memory
 * operand (excluding implicit stack references). We assume that stack
 * references and instruction fetches will never occur in special memory
 * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
 * not be handled.
 */

/* Operand sizes: 8-bit operands or specified/overridden size. */
77
#define ByteOp      (1<<0)	/* 8-bit operands. */
A
Avi Kivity 已提交
78
/* Destination operand type. */
79 80 81 82 83 84 85 86 87 88
#define DstShift    1
#define ImplicitOps (OpImplicit << DstShift)
#define DstReg      (OpReg << DstShift)
#define DstMem      (OpMem << DstShift)
#define DstAcc      (OpAcc << DstShift)
#define DstDI       (OpDI << DstShift)
#define DstMem64    (OpMem64 << DstShift)
#define DstImmUByte (OpImmUByte << DstShift)
#define DstDX       (OpDX << DstShift)
#define DstMask     (OpMask << DstShift)
A
Avi Kivity 已提交
89
/* Source operand type. */
90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105
#define SrcShift    6
#define SrcNone     (OpNone << SrcShift)
#define SrcReg      (OpReg << SrcShift)
#define SrcMem      (OpMem << SrcShift)
#define SrcMem16    (OpMem16 << SrcShift)
#define SrcMem32    (OpMem32 << SrcShift)
#define SrcImm      (OpImm << SrcShift)
#define SrcImmByte  (OpImmByte << SrcShift)
#define SrcOne      (OpOne << SrcShift)
#define SrcImmUByte (OpImmUByte << SrcShift)
#define SrcImmU     (OpImmU << SrcShift)
#define SrcSI       (OpSI << SrcShift)
#define SrcImmFAddr (OpImmFAddr << SrcShift)
#define SrcMemFAddr (OpMemFAddr << SrcShift)
#define SrcAcc      (OpAcc << SrcShift)
#define SrcImmU16   (OpImmU16 << SrcShift)
106
#define SrcImm64    (OpImm64 << SrcShift)
107
#define SrcDX       (OpDX << SrcShift)
108
#define SrcMem8     (OpMem8 << SrcShift)
109
#define SrcMask     (OpMask << SrcShift)
110 111 112 113 114 115 116 117 118
#define BitOp       (1<<11)
#define MemAbs      (1<<12)      /* Memory operand is absolute displacement */
#define String      (1<<13)     /* String instruction (rep capable) */
#define Stack       (1<<14)     /* Stack instruction (push/pop) */
#define GroupMask   (7<<15)     /* Opcode uses one of the group mechanisms */
#define Group       (1<<15)     /* Bits 3:5 of modrm byte extend opcode */
#define GroupDual   (2<<15)     /* Alternate decoding of mod == 3 */
#define Prefix      (3<<15)     /* Instruction varies with 66/f2/f3 prefix */
#define RMExt       (4<<15)     /* Opcode extension in ModRM r/m if mod == 3 */
119
#define Escape      (5<<15)     /* Escape to coprocessor instruction */
120
#define Sse         (1<<18)     /* SSE Vector instruction */
121 122 123 124
/* Generic ModRM decode. */
#define ModRM       (1<<19)
/* Destination is only written; never read. */
#define Mov         (1<<20)
125
/* Misc flags */
126
#define Prot        (1<<21) /* instruction generates #UD if not in prot-mode */
127
#define VendorSpecific (1<<22) /* Vendor specific instruction */
128
#define NoAccess    (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
129
#define Op3264      (1<<24) /* Operand is 64b in long mode, 32b otherwise */
130
#define Undefined   (1<<25) /* No Such Instruction */
131
#define Lock        (1<<26) /* lock prefix is allowed for the instruction */
132
#define Priv        (1<<27) /* instruction generates #GP if current CPL != 0 */
133
#define No64	    (1<<28)
134
#define PageTable   (1 << 29)   /* instruction used to write page table */
135
#define NotImpl     (1 << 30)   /* instruction is not implemented */
136
/* Source 2 operand type */
137
#define Src2Shift   (31)
138 139 140 141 142
#define Src2None    (OpNone << Src2Shift)
#define Src2CL      (OpCL << Src2Shift)
#define Src2ImmByte (OpImmByte << Src2Shift)
#define Src2One     (OpOne << Src2Shift)
#define Src2Imm     (OpImm << Src2Shift)
143 144 145 146 147 148
#define Src2ES      (OpES << Src2Shift)
#define Src2CS      (OpCS << Src2Shift)
#define Src2SS      (OpSS << Src2Shift)
#define Src2DS      (OpDS << Src2Shift)
#define Src2FS      (OpFS << Src2Shift)
#define Src2GS      (OpGS << Src2Shift)
149
#define Src2Mask    (OpMask << Src2Shift)
A
Avi Kivity 已提交
150
#define Mmx         ((u64)1 << 40)  /* MMX Vector instruction */
151 152 153
#define Aligned     ((u64)1 << 41)  /* Explicitly aligned (e.g. MOVDQA) */
#define Unaligned   ((u64)1 << 42)  /* Explicitly unaligned (e.g. MOVDQU) */
#define Avx         ((u64)1 << 43)  /* Advanced Vector Extensions */
154
#define Fastop      ((u64)1 << 44)  /* Use opcode::u.fastop */
155
#define NoWrite     ((u64)1 << 45)  /* No writeback */
A
Avi Kivity 已提交
156

157 158 159 160 161 162 163 164
#define X2(x...) x, x
#define X3(x...) X2(x), x
#define X4(x...) X2(x), X2(x)
#define X5(x...) X4(x), x
#define X6(x...) X4(x), X2(x)
#define X7(x...) X4(x), X3(x)
#define X8(x...) X4(x), X4(x)
#define X16(x...) X8(x), X8(x)
165

166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186
#define NR_FASTOP (ilog2(sizeof(ulong)) + 1)
#define FASTOP_SIZE 8

/*
 * fastop functions have a special calling convention:
 *
 * dst:    [rdx]:rax  (in/out)
 * src:    rbx        (in/out)
 * src2:   rcx        (in)
 * flags:  rflags     (in/out)
 *
 * Moreover, they are all exactly FASTOP_SIZE bytes long, so functions for
 * different operand sizes can be reached by calculation, rather than a jump
 * table (which would be bigger than the code).
 *
 * fastop functions are declared as taking a never-defined fastop parameter,
 * so they can't be called from C directly.
 */

struct fastop;

187
struct opcode {
188 189
	u64 flags : 56;
	u64 intercept : 8;
190
	union {
191
		int (*execute)(struct x86_emulate_ctxt *ctxt);
192 193 194
		const struct opcode *group;
		const struct group_dual *gdual;
		const struct gprefix *gprefix;
195
		const struct escape *esc;
196
		void (*fastop)(struct fastop *fake);
197
	} u;
198
	int (*check_perm)(struct x86_emulate_ctxt *ctxt);
199 200 201 202 203
};

struct group_dual {
	struct opcode mod012[8];
	struct opcode mod3[8];
204 205
};

206 207 208 209 210 211 212
struct gprefix {
	struct opcode pfx_no;
	struct opcode pfx_66;
	struct opcode pfx_f2;
	struct opcode pfx_f3;
};

213 214 215 216 217
struct escape {
	struct opcode op[8];
	struct opcode high[64];
};

A
Avi Kivity 已提交
218
/* EFLAGS bit definitions. */
219 220 221 222
#define EFLG_ID (1<<21)
#define EFLG_VIP (1<<20)
#define EFLG_VIF (1<<19)
#define EFLG_AC (1<<18)
223 224
#define EFLG_VM (1<<17)
#define EFLG_RF (1<<16)
225 226
#define EFLG_IOPL (3<<12)
#define EFLG_NT (1<<14)
A
Avi Kivity 已提交
227 228
#define EFLG_OF (1<<11)
#define EFLG_DF (1<<10)
229
#define EFLG_IF (1<<9)
230
#define EFLG_TF (1<<8)
A
Avi Kivity 已提交
231 232 233 234 235 236
#define EFLG_SF (1<<7)
#define EFLG_ZF (1<<6)
#define EFLG_AF (1<<4)
#define EFLG_PF (1<<2)
#define EFLG_CF (1<<0)

237 238 239
#define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
#define EFLG_RESERVED_ONE_MASK 2

240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275
static ulong reg_read(struct x86_emulate_ctxt *ctxt, unsigned nr)
{
	if (!(ctxt->regs_valid & (1 << nr))) {
		ctxt->regs_valid |= 1 << nr;
		ctxt->_regs[nr] = ctxt->ops->read_gpr(ctxt, nr);
	}
	return ctxt->_regs[nr];
}

static ulong *reg_write(struct x86_emulate_ctxt *ctxt, unsigned nr)
{
	ctxt->regs_valid |= 1 << nr;
	ctxt->regs_dirty |= 1 << nr;
	return &ctxt->_regs[nr];
}

static ulong *reg_rmw(struct x86_emulate_ctxt *ctxt, unsigned nr)
{
	reg_read(ctxt, nr);
	return reg_write(ctxt, nr);
}

static void writeback_registers(struct x86_emulate_ctxt *ctxt)
{
	unsigned reg;

	for_each_set_bit(reg, (ulong *)&ctxt->regs_dirty, 16)
		ctxt->ops->write_gpr(ctxt, reg, ctxt->_regs[reg]);
}

static void invalidate_registers(struct x86_emulate_ctxt *ctxt)
{
	ctxt->regs_dirty = 0;
	ctxt->regs_valid = 0;
}

A
Avi Kivity 已提交
276 277 278 279 280 281 282
/*
 * Instruction emulation:
 * Most instructions are emulated directly via a fragment of inline assembly
 * code. This allows us to save/restore EFLAGS and thus very easily pick up
 * any modified flags.
 */

283
#if defined(CONFIG_X86_64)
A
Avi Kivity 已提交
284 285 286 287 288 289 290 291 292 293 294 295 296 297
#define _LO32 "k"		/* force 32-bit operand */
#define _STK  "%%rsp"		/* stack pointer */
#elif defined(__i386__)
#define _LO32 ""		/* force 32-bit operand */
#define _STK  "%%esp"		/* stack pointer */
#endif

/*
 * These EFLAGS bits are restored from saved value during emulation, and
 * any changes are written back to the saved value after emulation.
 */
#define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)

/* Before executing instruction: restore necessary bits in EFLAGS. */
298 299 300 301 302 303 304 305 306 307 308 309 310 311 312
#define _PRE_EFLAGS(_sav, _msk, _tmp)					\
	/* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
	"movl %"_sav",%"_LO32 _tmp"; "                                  \
	"push %"_tmp"; "                                                \
	"push %"_tmp"; "                                                \
	"movl %"_msk",%"_LO32 _tmp"; "                                  \
	"andl %"_LO32 _tmp",("_STK"); "                                 \
	"pushf; "                                                       \
	"notl %"_LO32 _tmp"; "                                          \
	"andl %"_LO32 _tmp",("_STK"); "                                 \
	"andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); "	\
	"pop  %"_tmp"; "                                                \
	"orl  %"_LO32 _tmp",("_STK"); "                                 \
	"popf; "                                                        \
	"pop  %"_sav"; "
A
Avi Kivity 已提交
313 314 315 316 317 318 319 320 321

/* After executing instruction: write-back necessary bits in EFLAGS. */
#define _POST_EFLAGS(_sav, _msk, _tmp) \
	/* _sav |= EFLAGS & _msk; */		\
	"pushf; "				\
	"pop  %"_tmp"; "			\
	"andl %"_msk",%"_LO32 _tmp"; "		\
	"orl  %"_LO32 _tmp",%"_sav"; "

322 323 324 325 326 327
#ifdef CONFIG_X86_64
#define ON64(x) x
#else
#define ON64(x)
#endif

328
#define ____emulate_2op(ctxt, _op, _x, _y, _suffix, _dsttype)	\
329 330 331 332 333
	do {								\
		__asm__ __volatile__ (					\
			_PRE_EFLAGS("0", "4", "2")			\
			_op _suffix " %"_x"3,%1; "			\
			_POST_EFLAGS("0", "4", "2")			\
334 335
			: "=m" ((ctxt)->eflags),			\
			  "+q" (*(_dsttype*)&(ctxt)->dst.val),		\
336
			  "=&r" (_tmp)					\
337
			: _y ((ctxt)->src.val), "i" (EFLAGS_MASK));	\
338
	} while (0)
339 340


A
Avi Kivity 已提交
341
/* Raw emulation: instruction has two explicit operands. */
342
#define __emulate_2op_nobyte(ctxt,_op,_wx,_wy,_lx,_ly,_qx,_qy)		\
343 344 345
	do {								\
		unsigned long _tmp;					\
									\
346
		switch ((ctxt)->dst.bytes) {				\
347
		case 2:							\
348
			____emulate_2op(ctxt,_op,_wx,_wy,"w",u16);	\
349 350
			break;						\
		case 4:							\
351
			____emulate_2op(ctxt,_op,_lx,_ly,"l",u32);	\
352 353
			break;						\
		case 8:							\
354
			ON64(____emulate_2op(ctxt,_op,_qx,_qy,"q",u64)); \
355 356
			break;						\
		}							\
A
Avi Kivity 已提交
357 358
	} while (0)

359
#define __emulate_2op(ctxt,_op,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy)		     \
A
Avi Kivity 已提交
360
	do {								     \
361
		unsigned long _tmp;					     \
362
		switch ((ctxt)->dst.bytes) {				     \
A
Avi Kivity 已提交
363
		case 1:							     \
364
			____emulate_2op(ctxt,_op,_bx,_by,"b",u8);	     \
A
Avi Kivity 已提交
365 366
			break;						     \
		default:						     \
367
			__emulate_2op_nobyte(ctxt, _op,			     \
A
Avi Kivity 已提交
368 369 370 371 372 373
					     _wx, _wy, _lx, _ly, _qx, _qy);  \
			break;						     \
		}							     \
	} while (0)

/* Source operand is byte-sized and may be restricted to just %cl. */
374 375
#define emulate_2op_SrcB(ctxt, _op)					\
	__emulate_2op(ctxt, _op, "b", "c", "b", "c", "b", "c", "b", "c")
A
Avi Kivity 已提交
376 377

/* Source operand is byte, word, long or quad sized. */
378 379
#define emulate_2op_SrcV(ctxt, _op)					\
	__emulate_2op(ctxt, _op, "b", "q", "w", "r", _LO32, "r", "", "r")
A
Avi Kivity 已提交
380 381

/* Source operand is word, long or quad sized. */
382 383
#define emulate_2op_SrcV_nobyte(ctxt, _op)				\
	__emulate_2op_nobyte(ctxt, _op, "w", "r", _LO32, "r", "", "r")
A
Avi Kivity 已提交
384

385
/* Instruction has three operands and one operand is stored in ECX register */
386
#define __emulate_2op_cl(ctxt, _op, _suffix, _type)		\
387 388
	do {								\
		unsigned long _tmp;					\
389 390 391
		_type _clv  = (ctxt)->src2.val;				\
		_type _srcv = (ctxt)->src.val;				\
		_type _dstv = (ctxt)->dst.val;				\
392 393 394 395 396
									\
		__asm__ __volatile__ (					\
			_PRE_EFLAGS("0", "5", "2")			\
			_op _suffix " %4,%1 \n"				\
			_POST_EFLAGS("0", "5", "2")			\
397
			: "=m" ((ctxt)->eflags), "+r" (_dstv), "=&r" (_tmp) \
398 399 400
			: "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK)	\
			);						\
									\
401 402 403
		(ctxt)->src2.val  = (unsigned long) _clv;		\
		(ctxt)->src2.val = (unsigned long) _srcv;		\
		(ctxt)->dst.val = (unsigned long) _dstv;		\
404 405
	} while (0)

406
#define emulate_2op_cl(ctxt, _op)					\
407
	do {								\
408
		switch ((ctxt)->dst.bytes) {				\
409
		case 2:							\
410
			__emulate_2op_cl(ctxt, _op, "w", u16);		\
411 412
			break;						\
		case 4:							\
413
			__emulate_2op_cl(ctxt, _op, "l", u32);		\
414 415
			break;						\
		case 8:							\
416
			ON64(__emulate_2op_cl(ctxt, _op, "q", ulong));	\
417 418
			break;						\
		}							\
419 420
	} while (0)

421
#define __emulate_1op(ctxt, _op, _suffix)				\
A
Avi Kivity 已提交
422 423 424
	do {								\
		unsigned long _tmp;					\
									\
425 426 427 428
		__asm__ __volatile__ (					\
			_PRE_EFLAGS("0", "3", "2")			\
			_op _suffix " %1; "				\
			_POST_EFLAGS("0", "3", "2")			\
429
			: "=m" ((ctxt)->eflags), "+m" ((ctxt)->dst.val), \
430 431 432 433 434
			  "=&r" (_tmp)					\
			: "i" (EFLAGS_MASK));				\
	} while (0)

/* Instruction has only one explicit operand (no source operand). */
435
#define emulate_1op(ctxt, _op)						\
436
	do {								\
437 438 439 440 441
		switch ((ctxt)->dst.bytes) {				\
		case 1:	__emulate_1op(ctxt, _op, "b"); break;		\
		case 2:	__emulate_1op(ctxt, _op, "w"); break;		\
		case 4:	__emulate_1op(ctxt, _op, "l"); break;		\
		case 8:	ON64(__emulate_1op(ctxt, _op, "q")); break;	\
A
Avi Kivity 已提交
442 443 444
		}							\
	} while (0)

445 446
static int fastop(struct x86_emulate_ctxt *ctxt, void (*fop)(struct fastop *));

447 448 449 450 451 452 453 454 455 456 457 458 459
#define FOP_ALIGN ".align " __stringify(FASTOP_SIZE) " \n\t"
#define FOP_RET   "ret \n\t"

#define FOP_START(op) \
	extern void em_##op(struct fastop *fake); \
	asm(".pushsection .text, \"ax\" \n\t" \
	    ".global em_" #op " \n\t" \
            FOP_ALIGN \
	    "em_" #op ": \n\t"

#define FOP_END \
	    ".popsection")

460 461
#define FOPNOP() FOP_ALIGN FOP_RET

462 463 464 465 466 467 468 469 470 471 472
#define FOP1E(op,  dst) \
	FOP_ALIGN #op " %" #dst " \n\t" FOP_RET

#define FASTOP1(op) \
	FOP_START(op) \
	FOP1E(op##b, al) \
	FOP1E(op##w, ax) \
	FOP1E(op##l, eax) \
	ON64(FOP1E(op##q, rax))	\
	FOP_END

473 474 475 476 477 478 479 480 481 482 483
#define FOP2E(op,  dst, src)	   \
	FOP_ALIGN #op " %" #src ", %" #dst " \n\t" FOP_RET

#define FASTOP2(op) \
	FOP_START(op) \
	FOP2E(op##b, al, bl) \
	FOP2E(op##w, ax, bx) \
	FOP2E(op##l, eax, ebx) \
	ON64(FOP2E(op##q, rax, rbx)) \
	FOP_END

484 485 486 487 488 489 490 491 492
/* 2 operand, word only */
#define FASTOP2W(op) \
	FOP_START(op) \
	FOPNOP() \
	FOP2E(op##w, ax, bx) \
	FOP2E(op##l, eax, ebx) \
	ON64(FOP2E(op##q, rax, rbx)) \
	FOP_END

493 494 495 496 497 498 499 500 501
/* 2 operand, src is CL */
#define FASTOP2CL(op) \
	FOP_START(op) \
	FOP2E(op##b, al, cl) \
	FOP2E(op##w, ax, cl) \
	FOP2E(op##l, eax, cl) \
	ON64(FOP2E(op##q, rax, cl)) \
	FOP_END

502 503 504 505 506 507 508 509 510 511 512 513
#define FOP3E(op,  dst, src, src2) \
	FOP_ALIGN #op " %" #src2 ", %" #src ", %" #dst " \n\t" FOP_RET

/* 3-operand, word-only, src2=cl */
#define FASTOP3WCL(op) \
	FOP_START(op) \
	FOPNOP() \
	FOP3E(op##w, ax, bx, cl) \
	FOP3E(op##l, eax, ebx, cl) \
	ON64(FOP3E(op##q, rax, rbx, cl)) \
	FOP_END

514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535
/* Special case for SETcc - 1 instruction per cc */
#define FOP_SETCC(op) ".align 4; " #op " %al; ret \n\t"

FOP_START(setcc)
FOP_SETCC(seto)
FOP_SETCC(setno)
FOP_SETCC(setc)
FOP_SETCC(setnc)
FOP_SETCC(setz)
FOP_SETCC(setnz)
FOP_SETCC(setbe)
FOP_SETCC(setnbe)
FOP_SETCC(sets)
FOP_SETCC(setns)
FOP_SETCC(setp)
FOP_SETCC(setnp)
FOP_SETCC(setl)
FOP_SETCC(setnl)
FOP_SETCC(setle)
FOP_SETCC(setnle)
FOP_END;

536
#define __emulate_1op_rax_rdx(ctxt, _op, _suffix, _ex)			\
537 538
	do {								\
		unsigned long _tmp;					\
539 540
		ulong *rax = reg_rmw((ctxt), VCPU_REGS_RAX);		\
		ulong *rdx = reg_rmw((ctxt), VCPU_REGS_RDX);		\
541 542 543 544 545 546 547 548 549 550 551 552
									\
		__asm__ __volatile__ (					\
			_PRE_EFLAGS("0", "5", "1")			\
			"1: \n\t"					\
			_op _suffix " %6; "				\
			"2: \n\t"					\
			_POST_EFLAGS("0", "5", "1")			\
			".pushsection .fixup,\"ax\" \n\t"		\
			"3: movb $1, %4 \n\t"				\
			"jmp 2b \n\t"					\
			".popsection \n\t"				\
			_ASM_EXTABLE(1b, 3b)				\
553 554
			: "=m" ((ctxt)->eflags), "=&r" (_tmp),		\
			  "+a" (*rax), "+d" (*rdx), "+qm"(_ex)		\
555
			: "i" (EFLAGS_MASK), "m" ((ctxt)->src.val));	\
556 557
	} while (0)

558
/* instruction has only one source operand, destination is implicit (e.g. mul, div, imul, idiv) */
559
#define emulate_1op_rax_rdx(ctxt, _op, _ex)	\
560
	do {								\
561
		switch((ctxt)->src.bytes) {				\
562
		case 1:							\
563
			__emulate_1op_rax_rdx(ctxt, _op, "b", _ex);	\
564 565
			break;						\
		case 2:							\
566
			__emulate_1op_rax_rdx(ctxt, _op, "w", _ex);	\
567 568
			break;						\
		case 4:							\
569
			__emulate_1op_rax_rdx(ctxt, _op, "l", _ex);	\
570 571
			break;						\
		case 8: ON64(						\
572
			__emulate_1op_rax_rdx(ctxt, _op, "q", _ex));	\
573 574 575 576
			break;						\
		}							\
	} while (0)

577 578 579 580 581 582
static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
				    enum x86_intercept intercept,
				    enum x86_intercept_stage stage)
{
	struct x86_instruction_info info = {
		.intercept  = intercept,
583 584 585 586 587 588 589 590
		.rep_prefix = ctxt->rep_prefix,
		.modrm_mod  = ctxt->modrm_mod,
		.modrm_reg  = ctxt->modrm_reg,
		.modrm_rm   = ctxt->modrm_rm,
		.src_val    = ctxt->src.val64,
		.src_bytes  = ctxt->src.bytes,
		.dst_bytes  = ctxt->dst.bytes,
		.ad_bytes   = ctxt->ad_bytes,
591 592 593
		.next_rip   = ctxt->eip,
	};

594
	return ctxt->ops->intercept(ctxt, &info, stage);
595 596
}

A
Avi Kivity 已提交
597 598 599 600 601
static void assign_masked(ulong *dest, ulong src, ulong mask)
{
	*dest = (*dest & ~mask) | (src & mask);
}

602
static inline unsigned long ad_mask(struct x86_emulate_ctxt *ctxt)
603
{
604
	return (1UL << (ctxt->ad_bytes << 3)) - 1;
605 606
}

A
Avi Kivity 已提交
607 608 609 610 611 612 613 614 615 616 617
static ulong stack_mask(struct x86_emulate_ctxt *ctxt)
{
	u16 sel;
	struct desc_struct ss;

	if (ctxt->mode == X86EMUL_MODE_PROT64)
		return ~0UL;
	ctxt->ops->get_segment(ctxt, &sel, &ss, NULL, VCPU_SREG_SS);
	return ~0U >> ((ss.d ^ 1) * 16);  /* d=0: 0xffff; d=1: 0xffffffff */
}

A
Avi Kivity 已提交
618 619 620 621 622
static int stack_size(struct x86_emulate_ctxt *ctxt)
{
	return (__fls(stack_mask(ctxt)) + 1) >> 3;
}

A
Avi Kivity 已提交
623
/* Access/update address held in a register, based on addressing mode. */
624
static inline unsigned long
625
address_mask(struct x86_emulate_ctxt *ctxt, unsigned long reg)
626
{
627
	if (ctxt->ad_bytes == sizeof(unsigned long))
628 629
		return reg;
	else
630
		return reg & ad_mask(ctxt);
631 632 633
}

static inline unsigned long
634
register_address(struct x86_emulate_ctxt *ctxt, unsigned long reg)
635
{
636
	return address_mask(ctxt, reg);
637 638
}

639 640 641 642 643
static void masked_increment(ulong *reg, ulong mask, int inc)
{
	assign_masked(reg, *reg + inc, mask);
}

644
static inline void
645
register_address_increment(struct x86_emulate_ctxt *ctxt, unsigned long *reg, int inc)
646
{
647 648
	ulong mask;

649
	if (ctxt->ad_bytes == sizeof(unsigned long))
650
		mask = ~0UL;
651
	else
652 653 654 655 656 657
		mask = ad_mask(ctxt);
	masked_increment(reg, mask, inc);
}

static void rsp_increment(struct x86_emulate_ctxt *ctxt, int inc)
{
658
	masked_increment(reg_rmw(ctxt, VCPU_REGS_RSP), stack_mask(ctxt), inc);
659
}
A
Avi Kivity 已提交
660

661
static inline void jmp_rel(struct x86_emulate_ctxt *ctxt, int rel)
662
{
663
	register_address_increment(ctxt, &ctxt->_eip, rel);
664
}
665

666 667 668 669 670 671 672
static u32 desc_limit_scaled(struct desc_struct *desc)
{
	u32 limit = get_desc_limit(desc);

	return desc->g ? (limit << 12) | 0xfff : limit;
}

673
static void set_seg_override(struct x86_emulate_ctxt *ctxt, int seg)
674
{
675 676
	ctxt->has_seg_override = true;
	ctxt->seg_override = seg;
677 678
}

679
static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
680 681 682 683
{
	if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
		return 0;

684
	return ctxt->ops->get_cached_segment_base(ctxt, seg);
685 686
}

687
static unsigned seg_override(struct x86_emulate_ctxt *ctxt)
688
{
689
	if (!ctxt->has_seg_override)
690 691
		return 0;

692
	return ctxt->seg_override;
693 694
}

695 696
static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
			     u32 error, bool valid)
697
{
698 699 700
	ctxt->exception.vector = vec;
	ctxt->exception.error_code = error;
	ctxt->exception.error_code_valid = valid;
701
	return X86EMUL_PROPAGATE_FAULT;
702 703
}

704 705 706 707 708
static int emulate_db(struct x86_emulate_ctxt *ctxt)
{
	return emulate_exception(ctxt, DB_VECTOR, 0, false);
}

709
static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
710
{
711
	return emulate_exception(ctxt, GP_VECTOR, err, true);
712 713
}

714 715 716 717 718
static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
{
	return emulate_exception(ctxt, SS_VECTOR, err, true);
}

719
static int emulate_ud(struct x86_emulate_ctxt *ctxt)
720
{
721
	return emulate_exception(ctxt, UD_VECTOR, 0, false);
722 723
}

724
static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
725
{
726
	return emulate_exception(ctxt, TS_VECTOR, err, true);
727 728
}

729 730
static int emulate_de(struct x86_emulate_ctxt *ctxt)
{
731
	return emulate_exception(ctxt, DE_VECTOR, 0, false);
732 733
}

A
Avi Kivity 已提交
734 735 736 737 738
static int emulate_nm(struct x86_emulate_ctxt *ctxt)
{
	return emulate_exception(ctxt, NM_VECTOR, 0, false);
}

739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758
static u16 get_segment_selector(struct x86_emulate_ctxt *ctxt, unsigned seg)
{
	u16 selector;
	struct desc_struct desc;

	ctxt->ops->get_segment(ctxt, &selector, &desc, NULL, seg);
	return selector;
}

static void set_segment_selector(struct x86_emulate_ctxt *ctxt, u16 selector,
				 unsigned seg)
{
	u16 dummy;
	u32 base3;
	struct desc_struct desc;

	ctxt->ops->get_segment(ctxt, &dummy, &desc, &base3, seg);
	ctxt->ops->set_segment(ctxt, selector, &desc, base3, seg);
}

759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781
/*
 * x86 defines three classes of vector instructions: explicitly
 * aligned, explicitly unaligned, and the rest, which change behaviour
 * depending on whether they're AVX encoded or not.
 *
 * Also included is CMPXCHG16B which is not a vector instruction, yet it is
 * subject to the same check.
 */
static bool insn_aligned(struct x86_emulate_ctxt *ctxt, unsigned size)
{
	if (likely(size < 16))
		return false;

	if (ctxt->d & Aligned)
		return true;
	else if (ctxt->d & Unaligned)
		return false;
	else if (ctxt->d & Avx)
		return false;
	else
		return true;
}

782
static int __linearize(struct x86_emulate_ctxt *ctxt,
783
		     struct segmented_address addr,
784
		     unsigned size, bool write, bool fetch,
785 786
		     ulong *linear)
{
787 788
	struct desc_struct desc;
	bool usable;
789
	ulong la;
790
	u32 lim;
791
	u16 sel;
792
	unsigned cpl;
793

794
	la = seg_base(ctxt, addr.seg) + addr.ea;
795 796 797 798 799 800
	switch (ctxt->mode) {
	case X86EMUL_MODE_PROT64:
		if (((signed long)la << 16) >> 16 != la)
			return emulate_gp(ctxt, 0);
		break;
	default:
801 802
		usable = ctxt->ops->get_segment(ctxt, &sel, &desc, NULL,
						addr.seg);
803 804
		if (!usable)
			goto bad;
805 806 807
		/* code segment in protected mode or read-only data segment */
		if ((((ctxt->mode != X86EMUL_MODE_REAL) && (desc.type & 8))
					|| !(desc.type & 2)) && write)
808 809
			goto bad;
		/* unreadable code segment */
810
		if (!fetch && (desc.type & 8) && !(desc.type & 2))
811 812 813 814 815 816 817
			goto bad;
		lim = desc_limit_scaled(&desc);
		if ((desc.type & 8) || !(desc.type & 4)) {
			/* expand-up segment */
			if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
				goto bad;
		} else {
G
Guo Chao 已提交
818
			/* expand-down segment */
819 820 821 822 823 824
			if (addr.ea <= lim || (u32)(addr.ea + size - 1) <= lim)
				goto bad;
			lim = desc.d ? 0xffffffff : 0xffff;
			if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
				goto bad;
		}
825
		cpl = ctxt->ops->cpl(ctxt);
826 827 828 829 830 831 832 833 834 835 836 837 838 839 840
		if (!(desc.type & 8)) {
			/* data segment */
			if (cpl > desc.dpl)
				goto bad;
		} else if ((desc.type & 8) && !(desc.type & 4)) {
			/* nonconforming code segment */
			if (cpl != desc.dpl)
				goto bad;
		} else if ((desc.type & 8) && (desc.type & 4)) {
			/* conforming code segment */
			if (cpl < desc.dpl)
				goto bad;
		}
		break;
	}
841
	if (fetch ? ctxt->mode != X86EMUL_MODE_PROT64 : ctxt->ad_bytes != 8)
842
		la &= (u32)-1;
843 844
	if (insn_aligned(ctxt, size) && ((la & (size - 1)) != 0))
		return emulate_gp(ctxt, 0);
845 846
	*linear = la;
	return X86EMUL_CONTINUE;
847 848
bad:
	if (addr.seg == VCPU_SREG_SS)
849
		return emulate_ss(ctxt, sel);
850
	else
851
		return emulate_gp(ctxt, sel);
852 853
}

854 855 856 857 858 859 860 861 862
static int linearize(struct x86_emulate_ctxt *ctxt,
		     struct segmented_address addr,
		     unsigned size, bool write,
		     ulong *linear)
{
	return __linearize(ctxt, addr, size, write, false, linear);
}


863 864 865 866 867
static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
			      struct segmented_address addr,
			      void *data,
			      unsigned size)
{
868 869 870
	int rc;
	ulong linear;

871
	rc = linearize(ctxt, addr, size, false, &linear);
872 873
	if (rc != X86EMUL_CONTINUE)
		return rc;
874
	return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception);
875 876
}

877 878 879 880 881 882 883 884
/*
 * Fetch the next byte of the instruction being emulated which is pointed to
 * by ctxt->_eip, then increment ctxt->_eip.
 *
 * Also prefetch the remaining bytes of the instruction without crossing page
 * boundary if they are not in fetch_cache yet.
 */
static int do_insn_fetch_byte(struct x86_emulate_ctxt *ctxt, u8 *dest)
885
{
886
	struct fetch_cache *fc = &ctxt->fetch;
887
	int rc;
888
	int size, cur_size;
889

890
	if (ctxt->_eip == fc->end) {
891
		unsigned long linear;
892 893
		struct segmented_address addr = { .seg = VCPU_SREG_CS,
						  .ea  = ctxt->_eip };
894
		cur_size = fc->end - fc->start;
895 896
		size = min(15UL - cur_size,
			   PAGE_SIZE - offset_in_page(ctxt->_eip));
897
		rc = __linearize(ctxt, addr, size, false, true, &linear);
898
		if (unlikely(rc != X86EMUL_CONTINUE))
899
			return rc;
900 901
		rc = ctxt->ops->fetch(ctxt, linear, fc->data + cur_size,
				      size, &ctxt->exception);
902
		if (unlikely(rc != X86EMUL_CONTINUE))
903
			return rc;
904
		fc->end += size;
905
	}
906 907
	*dest = fc->data[ctxt->_eip - fc->start];
	ctxt->_eip++;
908
	return X86EMUL_CONTINUE;
909 910 911
}

static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
912
			 void *dest, unsigned size)
913
{
914
	int rc;
915

916
	/* x86 instructions are limited to 15 bytes. */
917
	if (unlikely(ctxt->_eip + size - ctxt->eip > 15))
918
		return X86EMUL_UNHANDLEABLE;
919
	while (size--) {
920
		rc = do_insn_fetch_byte(ctxt, dest++);
921
		if (rc != X86EMUL_CONTINUE)
922 923
			return rc;
	}
924
	return X86EMUL_CONTINUE;
925 926
}

927
/* Fetch next part of the instruction being emulated. */
928
#define insn_fetch(_type, _ctxt)					\
929
({	unsigned long _x;						\
930
	rc = do_insn_fetch(_ctxt, &_x, sizeof(_type));			\
931 932 933 934 935
	if (rc != X86EMUL_CONTINUE)					\
		goto done;						\
	(_type)_x;							\
})

936 937
#define insn_fetch_arr(_arr, _size, _ctxt)				\
({	rc = do_insn_fetch(_ctxt, _arr, (_size));			\
938 939 940 941
	if (rc != X86EMUL_CONTINUE)					\
		goto done;						\
})

942 943 944 945 946
/*
 * Given the 'reg' portion of a ModRM byte, and a register block, return a
 * pointer into the block that addresses the relevant register.
 * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
 */
947
static void *decode_register(struct x86_emulate_ctxt *ctxt, u8 modrm_reg,
948
			     int highbyte_regs)
A
Avi Kivity 已提交
949 950 951 952
{
	void *p;

	if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
953 954 955
		p = (unsigned char *)reg_rmw(ctxt, modrm_reg & 3) + 1;
	else
		p = reg_rmw(ctxt, modrm_reg);
A
Avi Kivity 已提交
956 957 958 959
	return p;
}

static int read_descriptor(struct x86_emulate_ctxt *ctxt,
960
			   struct segmented_address addr,
A
Avi Kivity 已提交
961 962 963 964 965 966 967
			   u16 *size, unsigned long *address, int op_bytes)
{
	int rc;

	if (op_bytes == 2)
		op_bytes = 3;
	*address = 0;
968
	rc = segmented_read_std(ctxt, addr, size, 2);
969
	if (rc != X86EMUL_CONTINUE)
A
Avi Kivity 已提交
970
		return rc;
971
	addr.ea += 2;
972
	rc = segmented_read_std(ctxt, addr, address, op_bytes);
A
Avi Kivity 已提交
973 974 975
	return rc;
}

976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010
FASTOP2(add);
FASTOP2(or);
FASTOP2(adc);
FASTOP2(sbb);
FASTOP2(and);
FASTOP2(sub);
FASTOP2(xor);
FASTOP2(cmp);
FASTOP2(test);

FASTOP3WCL(shld);
FASTOP3WCL(shrd);

FASTOP2W(imul);

FASTOP1(not);
FASTOP1(neg);
FASTOP1(inc);
FASTOP1(dec);

FASTOP2CL(rol);
FASTOP2CL(ror);
FASTOP2CL(rcl);
FASTOP2CL(rcr);
FASTOP2CL(shl);
FASTOP2CL(shr);
FASTOP2CL(sar);

FASTOP2W(bsf);
FASTOP2W(bsr);
FASTOP2W(bt);
FASTOP2W(bts);
FASTOP2W(btr);
FASTOP2W(btc);

1011
static u8 test_cc(unsigned int condition, unsigned long flags)
1012
{
1013 1014
	u8 rc;
	void (*fop)(void) = (void *)em_setcc + 4 * (condition & 0xf);
1015

1016
	flags = (flags & EFLAGS_MASK) | X86_EFLAGS_IF;
1017
	asm("push %[flags]; popf; call *%[fastop]"
1018 1019
	    : "=a"(rc) : [fastop]"r"(fop), [flags]"r"(flags));
	return rc;
1020 1021
}

1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039
static void fetch_register_operand(struct operand *op)
{
	switch (op->bytes) {
	case 1:
		op->val = *(u8 *)op->addr.reg;
		break;
	case 2:
		op->val = *(u16 *)op->addr.reg;
		break;
	case 4:
		op->val = *(u32 *)op->addr.reg;
		break;
	case 8:
		op->val = *(u64 *)op->addr.reg;
		break;
	}
}

A
Avi Kivity 已提交
1040 1041 1042 1043
static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
1044 1045 1046 1047 1048 1049 1050 1051
	case 0: asm("movdqa %%xmm0, %0" : "=m"(*data)); break;
	case 1: asm("movdqa %%xmm1, %0" : "=m"(*data)); break;
	case 2: asm("movdqa %%xmm2, %0" : "=m"(*data)); break;
	case 3: asm("movdqa %%xmm3, %0" : "=m"(*data)); break;
	case 4: asm("movdqa %%xmm4, %0" : "=m"(*data)); break;
	case 5: asm("movdqa %%xmm5, %0" : "=m"(*data)); break;
	case 6: asm("movdqa %%xmm6, %0" : "=m"(*data)); break;
	case 7: asm("movdqa %%xmm7, %0" : "=m"(*data)); break;
A
Avi Kivity 已提交
1052
#ifdef CONFIG_X86_64
1053 1054 1055 1056 1057 1058 1059 1060
	case 8: asm("movdqa %%xmm8, %0" : "=m"(*data)); break;
	case 9: asm("movdqa %%xmm9, %0" : "=m"(*data)); break;
	case 10: asm("movdqa %%xmm10, %0" : "=m"(*data)); break;
	case 11: asm("movdqa %%xmm11, %0" : "=m"(*data)); break;
	case 12: asm("movdqa %%xmm12, %0" : "=m"(*data)); break;
	case 13: asm("movdqa %%xmm13, %0" : "=m"(*data)); break;
	case 14: asm("movdqa %%xmm14, %0" : "=m"(*data)); break;
	case 15: asm("movdqa %%xmm15, %0" : "=m"(*data)); break;
A
Avi Kivity 已提交
1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071
#endif
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
			  int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
1072 1073 1074 1075 1076 1077 1078 1079
	case 0: asm("movdqa %0, %%xmm0" : : "m"(*data)); break;
	case 1: asm("movdqa %0, %%xmm1" : : "m"(*data)); break;
	case 2: asm("movdqa %0, %%xmm2" : : "m"(*data)); break;
	case 3: asm("movdqa %0, %%xmm3" : : "m"(*data)); break;
	case 4: asm("movdqa %0, %%xmm4" : : "m"(*data)); break;
	case 5: asm("movdqa %0, %%xmm5" : : "m"(*data)); break;
	case 6: asm("movdqa %0, %%xmm6" : : "m"(*data)); break;
	case 7: asm("movdqa %0, %%xmm7" : : "m"(*data)); break;
A
Avi Kivity 已提交
1080
#ifdef CONFIG_X86_64
1081 1082 1083 1084 1085 1086 1087 1088
	case 8: asm("movdqa %0, %%xmm8" : : "m"(*data)); break;
	case 9: asm("movdqa %0, %%xmm9" : : "m"(*data)); break;
	case 10: asm("movdqa %0, %%xmm10" : : "m"(*data)); break;
	case 11: asm("movdqa %0, %%xmm11" : : "m"(*data)); break;
	case 12: asm("movdqa %0, %%xmm12" : : "m"(*data)); break;
	case 13: asm("movdqa %0, %%xmm13" : : "m"(*data)); break;
	case 14: asm("movdqa %0, %%xmm14" : : "m"(*data)); break;
	case 15: asm("movdqa %0, %%xmm15" : : "m"(*data)); break;
A
Avi Kivity 已提交
1089 1090 1091 1092 1093 1094
#endif
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

A
Avi Kivity 已提交
1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128
static void read_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
	case 0: asm("movq %%mm0, %0" : "=m"(*data)); break;
	case 1: asm("movq %%mm1, %0" : "=m"(*data)); break;
	case 2: asm("movq %%mm2, %0" : "=m"(*data)); break;
	case 3: asm("movq %%mm3, %0" : "=m"(*data)); break;
	case 4: asm("movq %%mm4, %0" : "=m"(*data)); break;
	case 5: asm("movq %%mm5, %0" : "=m"(*data)); break;
	case 6: asm("movq %%mm6, %0" : "=m"(*data)); break;
	case 7: asm("movq %%mm7, %0" : "=m"(*data)); break;
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

static void write_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
	case 0: asm("movq %0, %%mm0" : : "m"(*data)); break;
	case 1: asm("movq %0, %%mm1" : : "m"(*data)); break;
	case 2: asm("movq %0, %%mm2" : : "m"(*data)); break;
	case 3: asm("movq %0, %%mm3" : : "m"(*data)); break;
	case 4: asm("movq %0, %%mm4" : : "m"(*data)); break;
	case 5: asm("movq %0, %%mm5" : : "m"(*data)); break;
	case 6: asm("movq %0, %%mm6" : : "m"(*data)); break;
	case 7: asm("movq %0, %%mm7" : : "m"(*data)); break;
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175
static int em_fninit(struct x86_emulate_ctxt *ctxt)
{
	if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
		return emulate_nm(ctxt);

	ctxt->ops->get_fpu(ctxt);
	asm volatile("fninit");
	ctxt->ops->put_fpu(ctxt);
	return X86EMUL_CONTINUE;
}

static int em_fnstcw(struct x86_emulate_ctxt *ctxt)
{
	u16 fcw;

	if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
		return emulate_nm(ctxt);

	ctxt->ops->get_fpu(ctxt);
	asm volatile("fnstcw %0": "+m"(fcw));
	ctxt->ops->put_fpu(ctxt);

	/* force 2 byte destination */
	ctxt->dst.bytes = 2;
	ctxt->dst.val = fcw;

	return X86EMUL_CONTINUE;
}

static int em_fnstsw(struct x86_emulate_ctxt *ctxt)
{
	u16 fsw;

	if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
		return emulate_nm(ctxt);

	ctxt->ops->get_fpu(ctxt);
	asm volatile("fnstsw %0": "+m"(fsw));
	ctxt->ops->put_fpu(ctxt);

	/* force 2 byte destination */
	ctxt->dst.bytes = 2;
	ctxt->dst.val = fsw;

	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
1176
static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
1177
				    struct operand *op)
1178
{
1179 1180
	unsigned reg = ctxt->modrm_reg;
	int highbyte_regs = ctxt->rex_prefix == 0;
1181

1182 1183
	if (!(ctxt->d & ModRM))
		reg = (ctxt->b & 7) | ((ctxt->rex_prefix & 1) << 3);
A
Avi Kivity 已提交
1184

1185
	if (ctxt->d & Sse) {
A
Avi Kivity 已提交
1186 1187 1188 1189 1190 1191
		op->type = OP_XMM;
		op->bytes = 16;
		op->addr.xmm = reg;
		read_sse_reg(ctxt, &op->vec_val, reg);
		return;
	}
A
Avi Kivity 已提交
1192 1193 1194 1195 1196 1197 1198
	if (ctxt->d & Mmx) {
		reg &= 7;
		op->type = OP_MM;
		op->bytes = 8;
		op->addr.mm = reg;
		return;
	}
A
Avi Kivity 已提交
1199

1200
	op->type = OP_REG;
1201
	if (ctxt->d & ByteOp) {
1202
		op->addr.reg = decode_register(ctxt, reg, highbyte_regs);
1203 1204
		op->bytes = 1;
	} else {
1205
		op->addr.reg = decode_register(ctxt, reg, 0);
1206
		op->bytes = ctxt->op_bytes;
1207
	}
1208
	fetch_register_operand(op);
1209 1210 1211
	op->orig_val = op->val;
}

1212 1213 1214 1215 1216 1217
static void adjust_modrm_seg(struct x86_emulate_ctxt *ctxt, int base_reg)
{
	if (base_reg == VCPU_REGS_RSP || base_reg == VCPU_REGS_RBP)
		ctxt->modrm_seg = VCPU_SREG_SS;
}

1218
static int decode_modrm(struct x86_emulate_ctxt *ctxt,
1219
			struct operand *op)
1220 1221
{
	u8 sib;
1222
	int index_reg = 0, base_reg = 0, scale;
1223
	int rc = X86EMUL_CONTINUE;
1224
	ulong modrm_ea = 0;
1225

1226 1227 1228 1229
	if (ctxt->rex_prefix) {
		ctxt->modrm_reg = (ctxt->rex_prefix & 4) << 1;	/* REX.R */
		index_reg = (ctxt->rex_prefix & 2) << 2; /* REX.X */
		ctxt->modrm_rm = base_reg = (ctxt->rex_prefix & 1) << 3; /* REG.B */
1230 1231
	}

1232 1233 1234 1235
	ctxt->modrm_mod |= (ctxt->modrm & 0xc0) >> 6;
	ctxt->modrm_reg |= (ctxt->modrm & 0x38) >> 3;
	ctxt->modrm_rm |= (ctxt->modrm & 0x07);
	ctxt->modrm_seg = VCPU_SREG_DS;
1236

1237
	if (ctxt->modrm_mod == 3) {
1238
		op->type = OP_REG;
1239
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
1240
		op->addr.reg = decode_register(ctxt, ctxt->modrm_rm, ctxt->d & ByteOp);
1241
		if (ctxt->d & Sse) {
A
Avi Kivity 已提交
1242 1243
			op->type = OP_XMM;
			op->bytes = 16;
1244 1245
			op->addr.xmm = ctxt->modrm_rm;
			read_sse_reg(ctxt, &op->vec_val, ctxt->modrm_rm);
A
Avi Kivity 已提交
1246 1247
			return rc;
		}
A
Avi Kivity 已提交
1248 1249 1250 1251 1252 1253
		if (ctxt->d & Mmx) {
			op->type = OP_MM;
			op->bytes = 8;
			op->addr.xmm = ctxt->modrm_rm & 7;
			return rc;
		}
1254
		fetch_register_operand(op);
1255 1256 1257
		return rc;
	}

1258 1259
	op->type = OP_MEM;

1260
	if (ctxt->ad_bytes == 2) {
1261 1262 1263 1264
		unsigned bx = reg_read(ctxt, VCPU_REGS_RBX);
		unsigned bp = reg_read(ctxt, VCPU_REGS_RBP);
		unsigned si = reg_read(ctxt, VCPU_REGS_RSI);
		unsigned di = reg_read(ctxt, VCPU_REGS_RDI);
1265 1266

		/* 16-bit ModR/M decode. */
1267
		switch (ctxt->modrm_mod) {
1268
		case 0:
1269
			if (ctxt->modrm_rm == 6)
1270
				modrm_ea += insn_fetch(u16, ctxt);
1271 1272
			break;
		case 1:
1273
			modrm_ea += insn_fetch(s8, ctxt);
1274 1275
			break;
		case 2:
1276
			modrm_ea += insn_fetch(u16, ctxt);
1277 1278
			break;
		}
1279
		switch (ctxt->modrm_rm) {
1280
		case 0:
1281
			modrm_ea += bx + si;
1282 1283
			break;
		case 1:
1284
			modrm_ea += bx + di;
1285 1286
			break;
		case 2:
1287
			modrm_ea += bp + si;
1288 1289
			break;
		case 3:
1290
			modrm_ea += bp + di;
1291 1292
			break;
		case 4:
1293
			modrm_ea += si;
1294 1295
			break;
		case 5:
1296
			modrm_ea += di;
1297 1298
			break;
		case 6:
1299
			if (ctxt->modrm_mod != 0)
1300
				modrm_ea += bp;
1301 1302
			break;
		case 7:
1303
			modrm_ea += bx;
1304 1305
			break;
		}
1306 1307 1308
		if (ctxt->modrm_rm == 2 || ctxt->modrm_rm == 3 ||
		    (ctxt->modrm_rm == 6 && ctxt->modrm_mod != 0))
			ctxt->modrm_seg = VCPU_SREG_SS;
1309
		modrm_ea = (u16)modrm_ea;
1310 1311
	} else {
		/* 32/64-bit ModR/M decode. */
1312
		if ((ctxt->modrm_rm & 7) == 4) {
1313
			sib = insn_fetch(u8, ctxt);
1314 1315 1316 1317
			index_reg |= (sib >> 3) & 7;
			base_reg |= sib & 7;
			scale = sib >> 6;

1318
			if ((base_reg & 7) == 5 && ctxt->modrm_mod == 0)
1319
				modrm_ea += insn_fetch(s32, ctxt);
1320
			else {
1321
				modrm_ea += reg_read(ctxt, base_reg);
1322 1323
				adjust_modrm_seg(ctxt, base_reg);
			}
1324
			if (index_reg != 4)
1325
				modrm_ea += reg_read(ctxt, index_reg) << scale;
1326
		} else if ((ctxt->modrm_rm & 7) == 5 && ctxt->modrm_mod == 0) {
1327
			if (ctxt->mode == X86EMUL_MODE_PROT64)
1328
				ctxt->rip_relative = 1;
1329 1330
		} else {
			base_reg = ctxt->modrm_rm;
1331
			modrm_ea += reg_read(ctxt, base_reg);
1332 1333
			adjust_modrm_seg(ctxt, base_reg);
		}
1334
		switch (ctxt->modrm_mod) {
1335
		case 0:
1336
			if (ctxt->modrm_rm == 5)
1337
				modrm_ea += insn_fetch(s32, ctxt);
1338 1339
			break;
		case 1:
1340
			modrm_ea += insn_fetch(s8, ctxt);
1341 1342
			break;
		case 2:
1343
			modrm_ea += insn_fetch(s32, ctxt);
1344 1345 1346
			break;
		}
	}
1347
	op->addr.mem.ea = modrm_ea;
1348 1349 1350 1351 1352
done:
	return rc;
}

static int decode_abs(struct x86_emulate_ctxt *ctxt,
1353
		      struct operand *op)
1354
{
1355
	int rc = X86EMUL_CONTINUE;
1356

1357
	op->type = OP_MEM;
1358
	switch (ctxt->ad_bytes) {
1359
	case 2:
1360
		op->addr.mem.ea = insn_fetch(u16, ctxt);
1361 1362
		break;
	case 4:
1363
		op->addr.mem.ea = insn_fetch(u32, ctxt);
1364 1365
		break;
	case 8:
1366
		op->addr.mem.ea = insn_fetch(u64, ctxt);
1367 1368 1369 1370 1371 1372
		break;
	}
done:
	return rc;
}

1373
static void fetch_bit_operand(struct x86_emulate_ctxt *ctxt)
1374
{
1375
	long sv = 0, mask;
1376

1377 1378
	if (ctxt->dst.type == OP_MEM && ctxt->src.type == OP_REG) {
		mask = ~(ctxt->dst.bytes * 8 - 1);
1379

1380 1381 1382 1383
		if (ctxt->src.bytes == 2)
			sv = (s16)ctxt->src.val & (s16)mask;
		else if (ctxt->src.bytes == 4)
			sv = (s32)ctxt->src.val & (s32)mask;
1384

1385
		ctxt->dst.addr.mem.ea += (sv >> 3);
1386
	}
1387 1388

	/* only subword offset */
1389
	ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
1390 1391
}

1392 1393
static int read_emulated(struct x86_emulate_ctxt *ctxt,
			 unsigned long addr, void *dest, unsigned size)
A
Avi Kivity 已提交
1394
{
1395
	int rc;
1396
	struct read_cache *mc = &ctxt->mem_read;
A
Avi Kivity 已提交
1397

1398 1399
	if (mc->pos < mc->end)
		goto read_cached;
A
Avi Kivity 已提交
1400

1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412
	WARN_ON((mc->end + size) >= sizeof(mc->data));

	rc = ctxt->ops->read_emulated(ctxt, addr, mc->data + mc->end, size,
				      &ctxt->exception);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	mc->end += size;

read_cached:
	memcpy(dest, mc->data + mc->pos, size);
	mc->pos += size;
1413 1414
	return X86EMUL_CONTINUE;
}
A
Avi Kivity 已提交
1415

1416 1417 1418 1419 1420
static int segmented_read(struct x86_emulate_ctxt *ctxt,
			  struct segmented_address addr,
			  void *data,
			  unsigned size)
{
1421 1422 1423
	int rc;
	ulong linear;

1424
	rc = linearize(ctxt, addr, size, false, &linear);
1425 1426
	if (rc != X86EMUL_CONTINUE)
		return rc;
1427
	return read_emulated(ctxt, linear, data, size);
1428 1429 1430 1431 1432 1433 1434
}

static int segmented_write(struct x86_emulate_ctxt *ctxt,
			   struct segmented_address addr,
			   const void *data,
			   unsigned size)
{
1435 1436 1437
	int rc;
	ulong linear;

1438
	rc = linearize(ctxt, addr, size, true, &linear);
1439 1440
	if (rc != X86EMUL_CONTINUE)
		return rc;
1441 1442
	return ctxt->ops->write_emulated(ctxt, linear, data, size,
					 &ctxt->exception);
1443 1444 1445 1446 1447 1448 1449
}

static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
			     struct segmented_address addr,
			     const void *orig_data, const void *data,
			     unsigned size)
{
1450 1451 1452
	int rc;
	ulong linear;

1453
	rc = linearize(ctxt, addr, size, true, &linear);
1454 1455
	if (rc != X86EMUL_CONTINUE)
		return rc;
1456 1457
	return ctxt->ops->cmpxchg_emulated(ctxt, linear, orig_data, data,
					   size, &ctxt->exception);
1458 1459
}

1460 1461 1462 1463
static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
			   unsigned int size, unsigned short port,
			   void *dest)
{
1464
	struct read_cache *rc = &ctxt->io_read;
1465

1466 1467
	if (rc->pos == rc->end) { /* refill pio read ahead */
		unsigned int in_page, n;
1468
		unsigned int count = ctxt->rep_prefix ?
1469
			address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) : 1;
1470
		in_page = (ctxt->eflags & EFLG_DF) ?
1471 1472
			offset_in_page(reg_read(ctxt, VCPU_REGS_RDI)) :
			PAGE_SIZE - offset_in_page(reg_read(ctxt, VCPU_REGS_RDI));
1473 1474 1475 1476 1477
		n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
			count);
		if (n == 0)
			n = 1;
		rc->pos = rc->end = 0;
1478
		if (!ctxt->ops->pio_in_emulated(ctxt, size, port, rc->data, n))
1479 1480
			return 0;
		rc->end = n * size;
A
Avi Kivity 已提交
1481 1482
	}

1483 1484 1485 1486 1487 1488 1489 1490 1491
	if (ctxt->rep_prefix && !(ctxt->eflags & EFLG_DF)) {
		ctxt->dst.data = rc->data + rc->pos;
		ctxt->dst.type = OP_MEM_STR;
		ctxt->dst.count = (rc->end - rc->pos) / size;
		rc->pos = rc->end;
	} else {
		memcpy(dest, rc->data + rc->pos, size);
		rc->pos += size;
	}
1492 1493
	return 1;
}
A
Avi Kivity 已提交
1494

1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510
static int read_interrupt_descriptor(struct x86_emulate_ctxt *ctxt,
				     u16 index, struct desc_struct *desc)
{
	struct desc_ptr dt;
	ulong addr;

	ctxt->ops->get_idt(ctxt, &dt);

	if (dt.size < index * 8 + 7)
		return emulate_gp(ctxt, index << 3 | 0x2);

	addr = dt.address + index * 8;
	return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
				   &ctxt->exception);
}

1511 1512 1513
static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
				     u16 selector, struct desc_ptr *dt)
{
1514
	const struct x86_emulate_ops *ops = ctxt->ops;
1515

1516 1517
	if (selector & 1 << 2) {
		struct desc_struct desc;
1518 1519
		u16 sel;

1520
		memset (dt, 0, sizeof *dt);
1521
		if (!ops->get_segment(ctxt, &sel, &desc, NULL, VCPU_SREG_LDTR))
1522
			return;
1523

1524 1525 1526
		dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
		dt->address = get_desc_base(&desc);
	} else
1527
		ops->get_gdt(ctxt, dt);
1528
}
1529

1530 1531
/* allowed just for 8 bytes segments */
static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1532 1533
				   u16 selector, struct desc_struct *desc,
				   ulong *desc_addr_p)
1534 1535 1536 1537
{
	struct desc_ptr dt;
	u16 index = selector >> 3;
	ulong addr;
1538

1539
	get_descriptor_table_ptr(ctxt, selector, &dt);
1540

1541 1542
	if (dt.size < index * 8 + 7)
		return emulate_gp(ctxt, selector & 0xfffc);
1543

1544
	*desc_addr_p = addr = dt.address + index * 8;
1545 1546
	return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
				   &ctxt->exception);
1547
}
1548

1549 1550 1551 1552 1553 1554 1555
/* allowed just for 8 bytes segments */
static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
				    u16 selector, struct desc_struct *desc)
{
	struct desc_ptr dt;
	u16 index = selector >> 3;
	ulong addr;
A
Avi Kivity 已提交
1556

1557
	get_descriptor_table_ptr(ctxt, selector, &dt);
1558

1559 1560
	if (dt.size < index * 8 + 7)
		return emulate_gp(ctxt, selector & 0xfffc);
A
Avi Kivity 已提交
1561

1562
	addr = dt.address + index * 8;
1563 1564
	return ctxt->ops->write_std(ctxt, addr, desc, sizeof *desc,
				    &ctxt->exception);
1565
}
1566

1567
/* Does not support long mode */
1568 1569 1570
static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
				   u16 selector, int seg)
{
1571
	struct desc_struct seg_desc, old_desc;
1572 1573 1574 1575
	u8 dpl, rpl, cpl;
	unsigned err_vec = GP_VECTOR;
	u32 err_code = 0;
	bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
1576
	ulong desc_addr;
1577
	int ret;
1578
	u16 dummy;
1579

1580
	memset(&seg_desc, 0, sizeof seg_desc);
1581

1582 1583 1584
	if (ctxt->mode == X86EMUL_MODE_REAL) {
		/* set real mode segment descriptor (keep limit etc. for
		 * unreal mode) */
1585
		ctxt->ops->get_segment(ctxt, &dummy, &seg_desc, NULL, seg);
1586 1587
		set_desc_base(&seg_desc, selector << 4);
		goto load;
1588 1589 1590 1591 1592 1593 1594 1595 1596
	} else if (seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86) {
		/* VM86 needs a clean new segment descriptor */
		set_desc_base(&seg_desc, selector << 4);
		set_desc_limit(&seg_desc, 0xffff);
		seg_desc.type = 3;
		seg_desc.p = 1;
		seg_desc.s = 1;
		seg_desc.dpl = 3;
		goto load;
1597 1598
	}

1599 1600 1601 1602 1603 1604 1605 1606
	rpl = selector & 3;
	cpl = ctxt->ops->cpl(ctxt);

	/* NULL selector is not valid for TR, CS and SS (except for long mode) */
	if ((seg == VCPU_SREG_CS
	     || (seg == VCPU_SREG_SS
		 && (ctxt->mode != X86EMUL_MODE_PROT64 || rpl != cpl))
	     || seg == VCPU_SREG_TR)
1607 1608 1609 1610 1611 1612 1613 1614 1615 1616
	    && null_selector)
		goto exception;

	/* TR should be in GDT only */
	if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
		goto exception;

	if (null_selector) /* for NULL selector skip all following checks */
		goto load;

1617
	ret = read_segment_descriptor(ctxt, selector, &seg_desc, &desc_addr);
1618 1619 1620 1621 1622 1623
	if (ret != X86EMUL_CONTINUE)
		return ret;

	err_code = selector & 0xfffc;
	err_vec = GP_VECTOR;

G
Guo Chao 已提交
1624
	/* can't load system descriptor into segment selector */
1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642
	if (seg <= VCPU_SREG_GS && !seg_desc.s)
		goto exception;

	if (!seg_desc.p) {
		err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
		goto exception;
	}

	dpl = seg_desc.dpl;

	switch (seg) {
	case VCPU_SREG_SS:
		/*
		 * segment is not a writable data segment or segment
		 * selector's RPL != CPL or segment selector's RPL != CPL
		 */
		if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
			goto exception;
A
Avi Kivity 已提交
1643
		break;
1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658
	case VCPU_SREG_CS:
		if (!(seg_desc.type & 8))
			goto exception;

		if (seg_desc.type & 4) {
			/* conforming */
			if (dpl > cpl)
				goto exception;
		} else {
			/* nonconforming */
			if (rpl > cpl || dpl != cpl)
				goto exception;
		}
		/* CS(RPL) <- CPL */
		selector = (selector & 0xfffc) | cpl;
A
Avi Kivity 已提交
1659
		break;
1660 1661 1662
	case VCPU_SREG_TR:
		if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
			goto exception;
1663 1664 1665 1666 1667 1668
		old_desc = seg_desc;
		seg_desc.type |= 2; /* busy */
		ret = ctxt->ops->cmpxchg_emulated(ctxt, desc_addr, &old_desc, &seg_desc,
						  sizeof(seg_desc), &ctxt->exception);
		if (ret != X86EMUL_CONTINUE)
			return ret;
1669 1670 1671 1672 1673 1674
		break;
	case VCPU_SREG_LDTR:
		if (seg_desc.s || seg_desc.type != 2)
			goto exception;
		break;
	default: /*  DS, ES, FS, or GS */
1675
		/*
1676 1677 1678
		 * segment is not a data or readable code segment or
		 * ((segment is a data or nonconforming code segment)
		 * and (both RPL and CPL > DPL))
1679
		 */
1680 1681 1682 1683
		if ((seg_desc.type & 0xa) == 0x8 ||
		    (((seg_desc.type & 0xc) != 0xc) &&
		     (rpl > dpl && cpl > dpl)))
			goto exception;
A
Avi Kivity 已提交
1684
		break;
1685 1686 1687 1688 1689
	}

	if (seg_desc.s) {
		/* mark segment as accessed */
		seg_desc.type |= 1;
1690
		ret = write_segment_descriptor(ctxt, selector, &seg_desc);
1691 1692 1693 1694
		if (ret != X86EMUL_CONTINUE)
			return ret;
	}
load:
1695
	ctxt->ops->set_segment(ctxt, selector, &seg_desc, 0, seg);
1696 1697 1698 1699 1700 1701
	return X86EMUL_CONTINUE;
exception:
	emulate_exception(ctxt, err_vec, err_code, true);
	return X86EMUL_PROPAGATE_FAULT;
}

1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720
static void write_register_operand(struct operand *op)
{
	/* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
	switch (op->bytes) {
	case 1:
		*(u8 *)op->addr.reg = (u8)op->val;
		break;
	case 2:
		*(u16 *)op->addr.reg = (u16)op->val;
		break;
	case 4:
		*op->addr.reg = (u32)op->val;
		break;	/* 64b: zero-extend */
	case 8:
		*op->addr.reg = op->val;
		break;
	}
}

1721
static int writeback(struct x86_emulate_ctxt *ctxt)
1722 1723 1724
{
	int rc;

1725 1726 1727
	if (ctxt->d & NoWrite)
		return X86EMUL_CONTINUE;

1728
	switch (ctxt->dst.type) {
1729
	case OP_REG:
1730
		write_register_operand(&ctxt->dst);
A
Avi Kivity 已提交
1731
		break;
1732
	case OP_MEM:
1733
		if (ctxt->lock_prefix)
1734
			rc = segmented_cmpxchg(ctxt,
1735 1736 1737 1738
					       ctxt->dst.addr.mem,
					       &ctxt->dst.orig_val,
					       &ctxt->dst.val,
					       ctxt->dst.bytes);
1739
		else
1740
			rc = segmented_write(ctxt,
1741 1742 1743
					     ctxt->dst.addr.mem,
					     &ctxt->dst.val,
					     ctxt->dst.bytes);
1744 1745
		if (rc != X86EMUL_CONTINUE)
			return rc;
1746
		break;
1747 1748 1749 1750 1751 1752 1753 1754
	case OP_MEM_STR:
		rc = segmented_write(ctxt,
				ctxt->dst.addr.mem,
				ctxt->dst.data,
				ctxt->dst.bytes * ctxt->dst.count);
		if (rc != X86EMUL_CONTINUE)
			return rc;
		break;
A
Avi Kivity 已提交
1755
	case OP_XMM:
1756
		write_sse_reg(ctxt, &ctxt->dst.vec_val, ctxt->dst.addr.xmm);
A
Avi Kivity 已提交
1757
		break;
A
Avi Kivity 已提交
1758 1759 1760
	case OP_MM:
		write_mmx_reg(ctxt, &ctxt->dst.mm_val, ctxt->dst.addr.mm);
		break;
1761 1762
	case OP_NONE:
		/* no writeback */
1763
		break;
1764
	default:
1765
		break;
A
Avi Kivity 已提交
1766
	}
1767 1768
	return X86EMUL_CONTINUE;
}
A
Avi Kivity 已提交
1769

1770
static int push(struct x86_emulate_ctxt *ctxt, void *data, int bytes)
1771
{
1772
	struct segmented_address addr;
1773

1774
	rsp_increment(ctxt, -bytes);
1775
	addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
1776 1777
	addr.seg = VCPU_SREG_SS;

1778 1779 1780 1781 1782
	return segmented_write(ctxt, addr, data, bytes);
}

static int em_push(struct x86_emulate_ctxt *ctxt)
{
1783
	/* Disable writeback. */
1784
	ctxt->dst.type = OP_NONE;
1785
	return push(ctxt, &ctxt->src.val, ctxt->op_bytes);
1786
}
1787

1788 1789 1790 1791
static int emulate_pop(struct x86_emulate_ctxt *ctxt,
		       void *dest, int len)
{
	int rc;
1792
	struct segmented_address addr;
1793

1794
	addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
1795
	addr.seg = VCPU_SREG_SS;
1796
	rc = segmented_read(ctxt, addr, dest, len);
1797 1798 1799
	if (rc != X86EMUL_CONTINUE)
		return rc;

1800
	rsp_increment(ctxt, len);
1801
	return rc;
1802 1803
}

1804 1805
static int em_pop(struct x86_emulate_ctxt *ctxt)
{
1806
	return emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
1807 1808
}

1809
static int emulate_popf(struct x86_emulate_ctxt *ctxt,
1810
			void *dest, int len)
1811 1812
{
	int rc;
1813 1814
	unsigned long val, change_mask;
	int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
1815
	int cpl = ctxt->ops->cpl(ctxt);
1816

1817
	rc = emulate_pop(ctxt, &val, len);
1818 1819
	if (rc != X86EMUL_CONTINUE)
		return rc;
1820

1821 1822
	change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
		| EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
1823

1824 1825 1826 1827 1828 1829 1830 1831 1832 1833
	switch(ctxt->mode) {
	case X86EMUL_MODE_PROT64:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT16:
		if (cpl == 0)
			change_mask |= EFLG_IOPL;
		if (cpl <= iopl)
			change_mask |= EFLG_IF;
		break;
	case X86EMUL_MODE_VM86:
1834 1835
		if (iopl < 3)
			return emulate_gp(ctxt, 0);
1836 1837 1838 1839 1840
		change_mask |= EFLG_IF;
		break;
	default: /* real mode */
		change_mask |= (EFLG_IOPL | EFLG_IF);
		break;
1841
	}
1842 1843 1844 1845 1846

	*(unsigned long *)dest =
		(ctxt->eflags & ~change_mask) | (val & change_mask);

	return rc;
1847 1848
}

1849 1850
static int em_popf(struct x86_emulate_ctxt *ctxt)
{
1851 1852 1853 1854
	ctxt->dst.type = OP_REG;
	ctxt->dst.addr.reg = &ctxt->eflags;
	ctxt->dst.bytes = ctxt->op_bytes;
	return emulate_popf(ctxt, &ctxt->dst.val, ctxt->op_bytes);
1855 1856
}

A
Avi Kivity 已提交
1857 1858 1859 1860 1861
static int em_enter(struct x86_emulate_ctxt *ctxt)
{
	int rc;
	unsigned frame_size = ctxt->src.val;
	unsigned nesting_level = ctxt->src2.val & 31;
1862
	ulong rbp;
A
Avi Kivity 已提交
1863 1864 1865 1866

	if (nesting_level)
		return X86EMUL_UNHANDLEABLE;

1867 1868
	rbp = reg_read(ctxt, VCPU_REGS_RBP);
	rc = push(ctxt, &rbp, stack_size(ctxt));
A
Avi Kivity 已提交
1869 1870
	if (rc != X86EMUL_CONTINUE)
		return rc;
1871
	assign_masked(reg_rmw(ctxt, VCPU_REGS_RBP), reg_read(ctxt, VCPU_REGS_RSP),
A
Avi Kivity 已提交
1872
		      stack_mask(ctxt));
1873 1874
	assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP),
		      reg_read(ctxt, VCPU_REGS_RSP) - frame_size,
A
Avi Kivity 已提交
1875 1876 1877 1878
		      stack_mask(ctxt));
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
1879 1880
static int em_leave(struct x86_emulate_ctxt *ctxt)
{
1881
	assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP), reg_read(ctxt, VCPU_REGS_RBP),
A
Avi Kivity 已提交
1882
		      stack_mask(ctxt));
1883
	return emulate_pop(ctxt, reg_rmw(ctxt, VCPU_REGS_RBP), ctxt->op_bytes);
A
Avi Kivity 已提交
1884 1885
}

1886
static int em_push_sreg(struct x86_emulate_ctxt *ctxt)
1887
{
1888 1889
	int seg = ctxt->src2.val;

1890
	ctxt->src.val = get_segment_selector(ctxt, seg);
1891

1892
	return em_push(ctxt);
1893 1894
}

1895
static int em_pop_sreg(struct x86_emulate_ctxt *ctxt)
1896
{
1897
	int seg = ctxt->src2.val;
1898 1899
	unsigned long selector;
	int rc;
1900

1901
	rc = emulate_pop(ctxt, &selector, ctxt->op_bytes);
1902 1903 1904
	if (rc != X86EMUL_CONTINUE)
		return rc;

1905
	rc = load_segment_descriptor(ctxt, (u16)selector, seg);
1906
	return rc;
1907 1908
}

1909
static int em_pusha(struct x86_emulate_ctxt *ctxt)
1910
{
1911
	unsigned long old_esp = reg_read(ctxt, VCPU_REGS_RSP);
1912 1913
	int rc = X86EMUL_CONTINUE;
	int reg = VCPU_REGS_RAX;
1914

1915 1916
	while (reg <= VCPU_REGS_RDI) {
		(reg == VCPU_REGS_RSP) ?
1917
		(ctxt->src.val = old_esp) : (ctxt->src.val = reg_read(ctxt, reg));
1918

1919
		rc = em_push(ctxt);
1920 1921
		if (rc != X86EMUL_CONTINUE)
			return rc;
1922

1923
		++reg;
1924 1925
	}

1926
	return rc;
1927 1928
}

1929 1930
static int em_pushf(struct x86_emulate_ctxt *ctxt)
{
1931
	ctxt->src.val =  (unsigned long)ctxt->eflags;
1932 1933 1934
	return em_push(ctxt);
}

1935
static int em_popa(struct x86_emulate_ctxt *ctxt)
1936
{
1937 1938
	int rc = X86EMUL_CONTINUE;
	int reg = VCPU_REGS_RDI;
1939

1940 1941
	while (reg >= VCPU_REGS_RAX) {
		if (reg == VCPU_REGS_RSP) {
1942
			rsp_increment(ctxt, ctxt->op_bytes);
1943 1944
			--reg;
		}
1945

1946
		rc = emulate_pop(ctxt, reg_rmw(ctxt, reg), ctxt->op_bytes);
1947 1948 1949
		if (rc != X86EMUL_CONTINUE)
			break;
		--reg;
1950
	}
1951
	return rc;
1952 1953
}

1954
static int __emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
1955
{
1956
	const struct x86_emulate_ops *ops = ctxt->ops;
1957
	int rc;
1958 1959 1960 1961 1962 1963
	struct desc_ptr dt;
	gva_t cs_addr;
	gva_t eip_addr;
	u16 cs, eip;

	/* TODO: Add limit checks */
1964
	ctxt->src.val = ctxt->eflags;
1965
	rc = em_push(ctxt);
1966 1967
	if (rc != X86EMUL_CONTINUE)
		return rc;
1968 1969 1970

	ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);

1971
	ctxt->src.val = get_segment_selector(ctxt, VCPU_SREG_CS);
1972
	rc = em_push(ctxt);
1973 1974
	if (rc != X86EMUL_CONTINUE)
		return rc;
1975

1976
	ctxt->src.val = ctxt->_eip;
1977
	rc = em_push(ctxt);
1978 1979 1980
	if (rc != X86EMUL_CONTINUE)
		return rc;

1981
	ops->get_idt(ctxt, &dt);
1982 1983 1984 1985

	eip_addr = dt.address + (irq << 2);
	cs_addr = dt.address + (irq << 2) + 2;

1986
	rc = ops->read_std(ctxt, cs_addr, &cs, 2, &ctxt->exception);
1987 1988 1989
	if (rc != X86EMUL_CONTINUE)
		return rc;

1990
	rc = ops->read_std(ctxt, eip_addr, &eip, 2, &ctxt->exception);
1991 1992 1993
	if (rc != X86EMUL_CONTINUE)
		return rc;

1994
	rc = load_segment_descriptor(ctxt, cs, VCPU_SREG_CS);
1995 1996 1997
	if (rc != X86EMUL_CONTINUE)
		return rc;

1998
	ctxt->_eip = eip;
1999 2000 2001 2002

	return rc;
}

2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013
int emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
{
	int rc;

	invalidate_registers(ctxt);
	rc = __emulate_int_real(ctxt, irq);
	if (rc == X86EMUL_CONTINUE)
		writeback_registers(ctxt);
	return rc;
}

2014
static int emulate_int(struct x86_emulate_ctxt *ctxt, int irq)
2015 2016 2017
{
	switch(ctxt->mode) {
	case X86EMUL_MODE_REAL:
2018
		return __emulate_int_real(ctxt, irq);
2019 2020 2021 2022 2023 2024 2025 2026 2027 2028
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT64:
	default:
		/* Protected mode interrupts unimplemented yet */
		return X86EMUL_UNHANDLEABLE;
	}
}

2029
static int emulate_iret_real(struct x86_emulate_ctxt *ctxt)
2030
{
2031 2032 2033 2034 2035 2036 2037 2038
	int rc = X86EMUL_CONTINUE;
	unsigned long temp_eip = 0;
	unsigned long temp_eflags = 0;
	unsigned long cs = 0;
	unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
			     EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
			     EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
	unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
2039

2040
	/* TODO: Add stack limit check */
2041

2042
	rc = emulate_pop(ctxt, &temp_eip, ctxt->op_bytes);
2043

2044 2045
	if (rc != X86EMUL_CONTINUE)
		return rc;
2046

2047 2048
	if (temp_eip & ~0xffff)
		return emulate_gp(ctxt, 0);
2049

2050
	rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
2051

2052 2053
	if (rc != X86EMUL_CONTINUE)
		return rc;
2054

2055
	rc = emulate_pop(ctxt, &temp_eflags, ctxt->op_bytes);
2056

2057 2058
	if (rc != X86EMUL_CONTINUE)
		return rc;
2059

2060
	rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
2061

2062 2063
	if (rc != X86EMUL_CONTINUE)
		return rc;
2064

2065
	ctxt->_eip = temp_eip;
2066 2067


2068
	if (ctxt->op_bytes == 4)
2069
		ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
2070
	else if (ctxt->op_bytes == 2) {
2071 2072
		ctxt->eflags &= ~0xffff;
		ctxt->eflags |= temp_eflags;
2073
	}
2074 2075 2076 2077 2078

	ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
	ctxt->eflags |= EFLG_RESERVED_ONE_MASK;

	return rc;
2079 2080
}

2081
static int em_iret(struct x86_emulate_ctxt *ctxt)
2082
{
2083 2084
	switch(ctxt->mode) {
	case X86EMUL_MODE_REAL:
2085
		return emulate_iret_real(ctxt);
2086 2087 2088 2089
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT64:
2090
	default:
2091 2092
		/* iret from protected mode unimplemented yet */
		return X86EMUL_UNHANDLEABLE;
2093 2094 2095
	}
}

2096 2097 2098 2099 2100
static int em_jmp_far(struct x86_emulate_ctxt *ctxt)
{
	int rc;
	unsigned short sel;

2101
	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
2102

2103
	rc = load_segment_descriptor(ctxt, sel, VCPU_SREG_CS);
2104 2105 2106
	if (rc != X86EMUL_CONTINUE)
		return rc;

2107 2108
	ctxt->_eip = 0;
	memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
2109 2110 2111
	return X86EMUL_CONTINUE;
}

2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128
static int em_mul_ex(struct x86_emulate_ctxt *ctxt)
{
	u8 ex = 0;

	emulate_1op_rax_rdx(ctxt, "mul", ex);
	return X86EMUL_CONTINUE;
}

static int em_imul_ex(struct x86_emulate_ctxt *ctxt)
{
	u8 ex = 0;

	emulate_1op_rax_rdx(ctxt, "imul", ex);
	return X86EMUL_CONTINUE;
}

static int em_div_ex(struct x86_emulate_ctxt *ctxt)
2129
{
2130
	u8 de = 0;
2131

2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142
	emulate_1op_rax_rdx(ctxt, "div", de);
	if (de)
		return emulate_de(ctxt);
	return X86EMUL_CONTINUE;
}

static int em_idiv_ex(struct x86_emulate_ctxt *ctxt)
{
	u8 de = 0;

	emulate_1op_rax_rdx(ctxt, "idiv", de);
2143 2144
	if (de)
		return emulate_de(ctxt);
2145
	return X86EMUL_CONTINUE;
2146 2147
}

2148
static int em_grp45(struct x86_emulate_ctxt *ctxt)
2149
{
2150
	int rc = X86EMUL_CONTINUE;
2151

2152
	switch (ctxt->modrm_reg) {
2153 2154
	case 2: /* call near abs */ {
		long int old_eip;
2155 2156 2157
		old_eip = ctxt->_eip;
		ctxt->_eip = ctxt->src.val;
		ctxt->src.val = old_eip;
2158
		rc = em_push(ctxt);
2159 2160
		break;
	}
2161
	case 4: /* jmp abs */
2162
		ctxt->_eip = ctxt->src.val;
2163
		break;
2164 2165 2166
	case 5: /* jmp far */
		rc = em_jmp_far(ctxt);
		break;
2167
	case 6:	/* push */
2168
		rc = em_push(ctxt);
2169 2170
		break;
	}
2171
	return rc;
2172 2173
}

2174
static int em_cmpxchg8b(struct x86_emulate_ctxt *ctxt)
2175
{
2176
	u64 old = ctxt->dst.orig_val64;
2177

2178 2179 2180 2181
	if (((u32) (old >> 0) != (u32) reg_read(ctxt, VCPU_REGS_RAX)) ||
	    ((u32) (old >> 32) != (u32) reg_read(ctxt, VCPU_REGS_RDX))) {
		*reg_write(ctxt, VCPU_REGS_RAX) = (u32) (old >> 0);
		*reg_write(ctxt, VCPU_REGS_RDX) = (u32) (old >> 32);
2182
		ctxt->eflags &= ~EFLG_ZF;
2183
	} else {
2184 2185
		ctxt->dst.val64 = ((u64)reg_read(ctxt, VCPU_REGS_RCX) << 32) |
			(u32) reg_read(ctxt, VCPU_REGS_RBX);
2186

2187
		ctxt->eflags |= EFLG_ZF;
2188
	}
2189
	return X86EMUL_CONTINUE;
2190 2191
}

2192 2193
static int em_ret(struct x86_emulate_ctxt *ctxt)
{
2194 2195 2196
	ctxt->dst.type = OP_REG;
	ctxt->dst.addr.reg = &ctxt->_eip;
	ctxt->dst.bytes = ctxt->op_bytes;
2197 2198 2199
	return em_pop(ctxt);
}

2200
static int em_ret_far(struct x86_emulate_ctxt *ctxt)
2201 2202 2203 2204
{
	int rc;
	unsigned long cs;

2205
	rc = emulate_pop(ctxt, &ctxt->_eip, ctxt->op_bytes);
2206
	if (rc != X86EMUL_CONTINUE)
2207
		return rc;
2208 2209 2210
	if (ctxt->op_bytes == 4)
		ctxt->_eip = (u32)ctxt->_eip;
	rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
2211
	if (rc != X86EMUL_CONTINUE)
2212
		return rc;
2213
	rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
2214 2215 2216
	return rc;
}

2217 2218 2219 2220
static int em_cmpxchg(struct x86_emulate_ctxt *ctxt)
{
	/* Save real source value, then compare EAX against destination. */
	ctxt->src.orig_val = ctxt->src.val;
2221
	ctxt->src.val = reg_read(ctxt, VCPU_REGS_RAX);
2222
	fastop(ctxt, em_cmp);
2223 2224 2225 2226 2227 2228 2229

	if (ctxt->eflags & EFLG_ZF) {
		/* Success: write back to memory. */
		ctxt->dst.val = ctxt->src.orig_val;
	} else {
		/* Failure: write the value we saw to EAX. */
		ctxt->dst.type = OP_REG;
2230
		ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
2231 2232 2233 2234
	}
	return X86EMUL_CONTINUE;
}

2235
static int em_lseg(struct x86_emulate_ctxt *ctxt)
2236
{
2237
	int seg = ctxt->src2.val;
2238 2239 2240
	unsigned short sel;
	int rc;

2241
	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
2242

2243
	rc = load_segment_descriptor(ctxt, sel, seg);
2244 2245 2246
	if (rc != X86EMUL_CONTINUE)
		return rc;

2247
	ctxt->dst.val = ctxt->src.val;
2248 2249 2250
	return rc;
}

2251
static void
2252
setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
2253
			struct desc_struct *cs, struct desc_struct *ss)
2254 2255
{
	cs->l = 0;		/* will be adjusted later */
2256
	set_desc_base(cs, 0);	/* flat segment */
2257
	cs->g = 1;		/* 4kb granularity */
2258
	set_desc_limit(cs, 0xfffff);	/* 4GB limit */
2259 2260 2261
	cs->type = 0x0b;	/* Read, Execute, Accessed */
	cs->s = 1;
	cs->dpl = 0;		/* will be adjusted later */
2262 2263
	cs->p = 1;
	cs->d = 1;
2264
	cs->avl = 0;
2265

2266 2267
	set_desc_base(ss, 0);	/* flat segment */
	set_desc_limit(ss, 0xfffff);	/* 4GB limit */
2268 2269 2270
	ss->g = 1;		/* 4kb granularity */
	ss->s = 1;
	ss->type = 0x03;	/* Read/Write, Accessed */
2271
	ss->d = 1;		/* 32bit stack segment */
2272
	ss->dpl = 0;
2273
	ss->p = 1;
2274 2275
	ss->l = 0;
	ss->avl = 0;
2276 2277
}

2278 2279 2280 2281 2282
static bool vendor_intel(struct x86_emulate_ctxt *ctxt)
{
	u32 eax, ebx, ecx, edx;

	eax = ecx = 0;
2283 2284
	ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
	return ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx
2285 2286 2287 2288
		&& ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx
		&& edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx;
}

2289 2290
static bool em_syscall_is_enabled(struct x86_emulate_ctxt *ctxt)
{
2291
	const struct x86_emulate_ops *ops = ctxt->ops;
2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302
	u32 eax, ebx, ecx, edx;

	/*
	 * syscall should always be enabled in longmode - so only become
	 * vendor specific (cpuid) if other modes are active...
	 */
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		return true;

	eax = 0x00000000;
	ecx = 0x00000000;
2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327
	ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
	/*
	 * Intel ("GenuineIntel")
	 * remark: Intel CPUs only support "syscall" in 64bit
	 * longmode. Also an 64bit guest with a
	 * 32bit compat-app running will #UD !! While this
	 * behaviour can be fixed (by emulating) into AMD
	 * response - CPUs of AMD can't behave like Intel.
	 */
	if (ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx &&
	    ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx &&
	    edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx)
		return false;

	/* AMD ("AuthenticAMD") */
	if (ebx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ebx &&
	    ecx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ecx &&
	    edx == X86EMUL_CPUID_VENDOR_AuthenticAMD_edx)
		return true;

	/* AMD ("AMDisbetter!") */
	if (ebx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ebx &&
	    ecx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ecx &&
	    edx == X86EMUL_CPUID_VENDOR_AMDisbetterI_edx)
		return true;
2328 2329 2330 2331 2332

	/* default: (not Intel, not AMD), apply Intel's stricter rules... */
	return false;
}

2333
static int em_syscall(struct x86_emulate_ctxt *ctxt)
2334
{
2335
	const struct x86_emulate_ops *ops = ctxt->ops;
2336
	struct desc_struct cs, ss;
2337
	u64 msr_data;
2338
	u16 cs_sel, ss_sel;
2339
	u64 efer = 0;
2340 2341

	/* syscall is not available in real mode */
2342
	if (ctxt->mode == X86EMUL_MODE_REAL ||
2343 2344
	    ctxt->mode == X86EMUL_MODE_VM86)
		return emulate_ud(ctxt);
2345

2346 2347 2348
	if (!(em_syscall_is_enabled(ctxt)))
		return emulate_ud(ctxt);

2349
	ops->get_msr(ctxt, MSR_EFER, &efer);
2350
	setup_syscalls_segments(ctxt, &cs, &ss);
2351

2352 2353 2354
	if (!(efer & EFER_SCE))
		return emulate_ud(ctxt);

2355
	ops->get_msr(ctxt, MSR_STAR, &msr_data);
2356
	msr_data >>= 32;
2357 2358
	cs_sel = (u16)(msr_data & 0xfffc);
	ss_sel = (u16)(msr_data + 8);
2359

2360
	if (efer & EFER_LMA) {
2361
		cs.d = 0;
2362 2363
		cs.l = 1;
	}
2364 2365
	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2366

2367
	*reg_write(ctxt, VCPU_REGS_RCX) = ctxt->_eip;
2368
	if (efer & EFER_LMA) {
2369
#ifdef CONFIG_X86_64
2370
		*reg_write(ctxt, VCPU_REGS_R11) = ctxt->eflags & ~EFLG_RF;
2371

2372
		ops->get_msr(ctxt,
2373 2374
			     ctxt->mode == X86EMUL_MODE_PROT64 ?
			     MSR_LSTAR : MSR_CSTAR, &msr_data);
2375
		ctxt->_eip = msr_data;
2376

2377
		ops->get_msr(ctxt, MSR_SYSCALL_MASK, &msr_data);
2378 2379 2380 2381
		ctxt->eflags &= ~(msr_data | EFLG_RF);
#endif
	} else {
		/* legacy mode */
2382
		ops->get_msr(ctxt, MSR_STAR, &msr_data);
2383
		ctxt->_eip = (u32)msr_data;
2384 2385 2386 2387

		ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
	}

2388
	return X86EMUL_CONTINUE;
2389 2390
}

2391
static int em_sysenter(struct x86_emulate_ctxt *ctxt)
2392
{
2393
	const struct x86_emulate_ops *ops = ctxt->ops;
2394
	struct desc_struct cs, ss;
2395
	u64 msr_data;
2396
	u16 cs_sel, ss_sel;
2397
	u64 efer = 0;
2398

2399
	ops->get_msr(ctxt, MSR_EFER, &efer);
2400
	/* inject #GP if in real mode */
2401 2402
	if (ctxt->mode == X86EMUL_MODE_REAL)
		return emulate_gp(ctxt, 0);
2403

2404 2405 2406 2407 2408 2409 2410 2411
	/*
	 * Not recognized on AMD in compat mode (but is recognized in legacy
	 * mode).
	 */
	if ((ctxt->mode == X86EMUL_MODE_PROT32) && (efer & EFER_LMA)
	    && !vendor_intel(ctxt))
		return emulate_ud(ctxt);

2412 2413 2414
	/* XXX sysenter/sysexit have not been tested in 64bit mode.
	* Therefore, we inject an #UD.
	*/
2415 2416
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		return emulate_ud(ctxt);
2417

2418
	setup_syscalls_segments(ctxt, &cs, &ss);
2419

2420
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
2421 2422
	switch (ctxt->mode) {
	case X86EMUL_MODE_PROT32:
2423 2424
		if ((msr_data & 0xfffc) == 0x0)
			return emulate_gp(ctxt, 0);
2425 2426
		break;
	case X86EMUL_MODE_PROT64:
2427 2428
		if (msr_data == 0x0)
			return emulate_gp(ctxt, 0);
2429
		break;
2430 2431
	default:
		break;
2432 2433 2434
	}

	ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
2435 2436 2437 2438
	cs_sel = (u16)msr_data;
	cs_sel &= ~SELECTOR_RPL_MASK;
	ss_sel = cs_sel + 8;
	ss_sel &= ~SELECTOR_RPL_MASK;
2439
	if (ctxt->mode == X86EMUL_MODE_PROT64 || (efer & EFER_LMA)) {
2440
		cs.d = 0;
2441 2442 2443
		cs.l = 1;
	}

2444 2445
	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2446

2447
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_EIP, &msr_data);
2448
	ctxt->_eip = msr_data;
2449

2450
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_ESP, &msr_data);
2451
	*reg_write(ctxt, VCPU_REGS_RSP) = msr_data;
2452

2453
	return X86EMUL_CONTINUE;
2454 2455
}

2456
static int em_sysexit(struct x86_emulate_ctxt *ctxt)
2457
{
2458
	const struct x86_emulate_ops *ops = ctxt->ops;
2459
	struct desc_struct cs, ss;
2460 2461
	u64 msr_data;
	int usermode;
X
Xiao Guangrong 已提交
2462
	u16 cs_sel = 0, ss_sel = 0;
2463

2464 2465
	/* inject #GP if in real mode or Virtual 8086 mode */
	if (ctxt->mode == X86EMUL_MODE_REAL ||
2466 2467
	    ctxt->mode == X86EMUL_MODE_VM86)
		return emulate_gp(ctxt, 0);
2468

2469
	setup_syscalls_segments(ctxt, &cs, &ss);
2470

2471
	if ((ctxt->rex_prefix & 0x8) != 0x0)
2472 2473 2474 2475 2476 2477
		usermode = X86EMUL_MODE_PROT64;
	else
		usermode = X86EMUL_MODE_PROT32;

	cs.dpl = 3;
	ss.dpl = 3;
2478
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
2479 2480
	switch (usermode) {
	case X86EMUL_MODE_PROT32:
2481
		cs_sel = (u16)(msr_data + 16);
2482 2483
		if ((msr_data & 0xfffc) == 0x0)
			return emulate_gp(ctxt, 0);
2484
		ss_sel = (u16)(msr_data + 24);
2485 2486
		break;
	case X86EMUL_MODE_PROT64:
2487
		cs_sel = (u16)(msr_data + 32);
2488 2489
		if (msr_data == 0x0)
			return emulate_gp(ctxt, 0);
2490 2491
		ss_sel = cs_sel + 8;
		cs.d = 0;
2492 2493 2494
		cs.l = 1;
		break;
	}
2495 2496
	cs_sel |= SELECTOR_RPL_MASK;
	ss_sel |= SELECTOR_RPL_MASK;
2497

2498 2499
	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2500

2501 2502
	ctxt->_eip = reg_read(ctxt, VCPU_REGS_RDX);
	*reg_write(ctxt, VCPU_REGS_RSP) = reg_read(ctxt, VCPU_REGS_RCX);
2503

2504
	return X86EMUL_CONTINUE;
2505 2506
}

2507
static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt)
2508 2509 2510 2511 2512 2513 2514
{
	int iopl;
	if (ctxt->mode == X86EMUL_MODE_REAL)
		return false;
	if (ctxt->mode == X86EMUL_MODE_VM86)
		return true;
	iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
2515
	return ctxt->ops->cpl(ctxt) > iopl;
2516 2517 2518 2519 2520
}

static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
					    u16 port, u16 len)
{
2521
	const struct x86_emulate_ops *ops = ctxt->ops;
2522
	struct desc_struct tr_seg;
2523
	u32 base3;
2524
	int r;
2525
	u16 tr, io_bitmap_ptr, perm, bit_idx = port & 0x7;
2526
	unsigned mask = (1 << len) - 1;
2527
	unsigned long base;
2528

2529
	ops->get_segment(ctxt, &tr, &tr_seg, &base3, VCPU_SREG_TR);
2530
	if (!tr_seg.p)
2531
		return false;
2532
	if (desc_limit_scaled(&tr_seg) < 103)
2533
		return false;
2534 2535 2536 2537
	base = get_desc_base(&tr_seg);
#ifdef CONFIG_X86_64
	base |= ((u64)base3) << 32;
#endif
2538
	r = ops->read_std(ctxt, base + 102, &io_bitmap_ptr, 2, NULL);
2539 2540
	if (r != X86EMUL_CONTINUE)
		return false;
2541
	if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
2542
		return false;
2543
	r = ops->read_std(ctxt, base + io_bitmap_ptr + port/8, &perm, 2, NULL);
2544 2545 2546 2547 2548 2549 2550 2551 2552 2553
	if (r != X86EMUL_CONTINUE)
		return false;
	if ((perm >> bit_idx) & mask)
		return false;
	return true;
}

static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
				 u16 port, u16 len)
{
2554 2555 2556
	if (ctxt->perm_ok)
		return true;

2557 2558
	if (emulator_bad_iopl(ctxt))
		if (!emulator_io_port_access_allowed(ctxt, port, len))
2559
			return false;
2560 2561 2562

	ctxt->perm_ok = true;

2563 2564 2565
	return true;
}

2566 2567 2568
static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
				struct tss_segment_16 *tss)
{
2569
	tss->ip = ctxt->_eip;
2570
	tss->flag = ctxt->eflags;
2571 2572 2573 2574 2575 2576 2577 2578
	tss->ax = reg_read(ctxt, VCPU_REGS_RAX);
	tss->cx = reg_read(ctxt, VCPU_REGS_RCX);
	tss->dx = reg_read(ctxt, VCPU_REGS_RDX);
	tss->bx = reg_read(ctxt, VCPU_REGS_RBX);
	tss->sp = reg_read(ctxt, VCPU_REGS_RSP);
	tss->bp = reg_read(ctxt, VCPU_REGS_RBP);
	tss->si = reg_read(ctxt, VCPU_REGS_RSI);
	tss->di = reg_read(ctxt, VCPU_REGS_RDI);
2579

2580 2581 2582 2583 2584
	tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
	tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
	tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
	tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
	tss->ldt = get_segment_selector(ctxt, VCPU_SREG_LDTR);
2585 2586 2587 2588 2589 2590 2591
}

static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
				 struct tss_segment_16 *tss)
{
	int ret;

2592
	ctxt->_eip = tss->ip;
2593
	ctxt->eflags = tss->flag | 2;
2594 2595 2596 2597 2598 2599 2600 2601
	*reg_write(ctxt, VCPU_REGS_RAX) = tss->ax;
	*reg_write(ctxt, VCPU_REGS_RCX) = tss->cx;
	*reg_write(ctxt, VCPU_REGS_RDX) = tss->dx;
	*reg_write(ctxt, VCPU_REGS_RBX) = tss->bx;
	*reg_write(ctxt, VCPU_REGS_RSP) = tss->sp;
	*reg_write(ctxt, VCPU_REGS_RBP) = tss->bp;
	*reg_write(ctxt, VCPU_REGS_RSI) = tss->si;
	*reg_write(ctxt, VCPU_REGS_RDI) = tss->di;
2602 2603 2604 2605 2606

	/*
	 * SDM says that segment selectors are loaded before segment
	 * descriptors
	 */
2607 2608 2609 2610 2611
	set_segment_selector(ctxt, tss->ldt, VCPU_SREG_LDTR);
	set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
	set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
	set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
	set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
2612 2613

	/*
G
Guo Chao 已提交
2614
	 * Now load segment descriptors. If fault happens at this stage
2615 2616
	 * it is handled in a context of new task
	 */
2617
	ret = load_segment_descriptor(ctxt, tss->ldt, VCPU_SREG_LDTR);
2618 2619
	if (ret != X86EMUL_CONTINUE)
		return ret;
2620
	ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
2621 2622
	if (ret != X86EMUL_CONTINUE)
		return ret;
2623
	ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
2624 2625
	if (ret != X86EMUL_CONTINUE)
		return ret;
2626
	ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
2627 2628
	if (ret != X86EMUL_CONTINUE)
		return ret;
2629
	ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
2630 2631 2632 2633 2634 2635 2636 2637 2638 2639
	if (ret != X86EMUL_CONTINUE)
		return ret;

	return X86EMUL_CONTINUE;
}

static int task_switch_16(struct x86_emulate_ctxt *ctxt,
			  u16 tss_selector, u16 old_tss_sel,
			  ulong old_tss_base, struct desc_struct *new_desc)
{
2640
	const struct x86_emulate_ops *ops = ctxt->ops;
2641 2642
	struct tss_segment_16 tss_seg;
	int ret;
2643
	u32 new_tss_base = get_desc_base(new_desc);
2644

2645
	ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2646
			    &ctxt->exception);
2647
	if (ret != X86EMUL_CONTINUE)
2648 2649 2650
		/* FIXME: need to provide precise fault address */
		return ret;

2651
	save_state_to_tss16(ctxt, &tss_seg);
2652

2653
	ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2654
			     &ctxt->exception);
2655
	if (ret != X86EMUL_CONTINUE)
2656 2657 2658
		/* FIXME: need to provide precise fault address */
		return ret;

2659
	ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
2660
			    &ctxt->exception);
2661
	if (ret != X86EMUL_CONTINUE)
2662 2663 2664 2665 2666 2667
		/* FIXME: need to provide precise fault address */
		return ret;

	if (old_tss_sel != 0xffff) {
		tss_seg.prev_task_link = old_tss_sel;

2668
		ret = ops->write_std(ctxt, new_tss_base,
2669 2670
				     &tss_seg.prev_task_link,
				     sizeof tss_seg.prev_task_link,
2671
				     &ctxt->exception);
2672
		if (ret != X86EMUL_CONTINUE)
2673 2674 2675 2676
			/* FIXME: need to provide precise fault address */
			return ret;
	}

2677
	return load_state_from_tss16(ctxt, &tss_seg);
2678 2679 2680 2681 2682
}

static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
				struct tss_segment_32 *tss)
{
2683
	tss->cr3 = ctxt->ops->get_cr(ctxt, 3);
2684
	tss->eip = ctxt->_eip;
2685
	tss->eflags = ctxt->eflags;
2686 2687 2688 2689 2690 2691 2692 2693
	tss->eax = reg_read(ctxt, VCPU_REGS_RAX);
	tss->ecx = reg_read(ctxt, VCPU_REGS_RCX);
	tss->edx = reg_read(ctxt, VCPU_REGS_RDX);
	tss->ebx = reg_read(ctxt, VCPU_REGS_RBX);
	tss->esp = reg_read(ctxt, VCPU_REGS_RSP);
	tss->ebp = reg_read(ctxt, VCPU_REGS_RBP);
	tss->esi = reg_read(ctxt, VCPU_REGS_RSI);
	tss->edi = reg_read(ctxt, VCPU_REGS_RDI);
2694

2695 2696 2697 2698 2699 2700 2701
	tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
	tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
	tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
	tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
	tss->fs = get_segment_selector(ctxt, VCPU_SREG_FS);
	tss->gs = get_segment_selector(ctxt, VCPU_SREG_GS);
	tss->ldt_selector = get_segment_selector(ctxt, VCPU_SREG_LDTR);
2702 2703 2704 2705 2706 2707 2708
}

static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
				 struct tss_segment_32 *tss)
{
	int ret;

2709
	if (ctxt->ops->set_cr(ctxt, 3, tss->cr3))
2710
		return emulate_gp(ctxt, 0);
2711
	ctxt->_eip = tss->eip;
2712
	ctxt->eflags = tss->eflags | 2;
2713 2714

	/* General purpose registers */
2715 2716 2717 2718 2719 2720 2721 2722
	*reg_write(ctxt, VCPU_REGS_RAX) = tss->eax;
	*reg_write(ctxt, VCPU_REGS_RCX) = tss->ecx;
	*reg_write(ctxt, VCPU_REGS_RDX) = tss->edx;
	*reg_write(ctxt, VCPU_REGS_RBX) = tss->ebx;
	*reg_write(ctxt, VCPU_REGS_RSP) = tss->esp;
	*reg_write(ctxt, VCPU_REGS_RBP) = tss->ebp;
	*reg_write(ctxt, VCPU_REGS_RSI) = tss->esi;
	*reg_write(ctxt, VCPU_REGS_RDI) = tss->edi;
2723 2724 2725 2726 2727

	/*
	 * SDM says that segment selectors are loaded before segment
	 * descriptors
	 */
2728 2729 2730 2731 2732 2733 2734
	set_segment_selector(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
	set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
	set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
	set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
	set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
	set_segment_selector(ctxt, tss->fs, VCPU_SREG_FS);
	set_segment_selector(ctxt, tss->gs, VCPU_SREG_GS);
2735

2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753
	/*
	 * If we're switching between Protected Mode and VM86, we need to make
	 * sure to update the mode before loading the segment descriptors so
	 * that the selectors are interpreted correctly.
	 *
	 * Need to get rflags to the vcpu struct immediately because it
	 * influences the CPL which is checked at least when loading the segment
	 * descriptors and when pushing an error code to the new kernel stack.
	 *
	 * TODO Introduce a separate ctxt->ops->set_cpl callback
	 */
	if (ctxt->eflags & X86_EFLAGS_VM)
		ctxt->mode = X86EMUL_MODE_VM86;
	else
		ctxt->mode = X86EMUL_MODE_PROT32;

	ctxt->ops->set_rflags(ctxt, ctxt->eflags);

2754 2755 2756 2757
	/*
	 * Now load segment descriptors. If fault happenes at this stage
	 * it is handled in a context of new task
	 */
2758
	ret = load_segment_descriptor(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
2759 2760
	if (ret != X86EMUL_CONTINUE)
		return ret;
2761
	ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
2762 2763
	if (ret != X86EMUL_CONTINUE)
		return ret;
2764
	ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
2765 2766
	if (ret != X86EMUL_CONTINUE)
		return ret;
2767
	ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
2768 2769
	if (ret != X86EMUL_CONTINUE)
		return ret;
2770
	ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
2771 2772
	if (ret != X86EMUL_CONTINUE)
		return ret;
2773
	ret = load_segment_descriptor(ctxt, tss->fs, VCPU_SREG_FS);
2774 2775
	if (ret != X86EMUL_CONTINUE)
		return ret;
2776
	ret = load_segment_descriptor(ctxt, tss->gs, VCPU_SREG_GS);
2777 2778 2779 2780 2781 2782 2783 2784 2785 2786
	if (ret != X86EMUL_CONTINUE)
		return ret;

	return X86EMUL_CONTINUE;
}

static int task_switch_32(struct x86_emulate_ctxt *ctxt,
			  u16 tss_selector, u16 old_tss_sel,
			  ulong old_tss_base, struct desc_struct *new_desc)
{
2787
	const struct x86_emulate_ops *ops = ctxt->ops;
2788 2789
	struct tss_segment_32 tss_seg;
	int ret;
2790
	u32 new_tss_base = get_desc_base(new_desc);
2791

2792
	ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2793
			    &ctxt->exception);
2794
	if (ret != X86EMUL_CONTINUE)
2795 2796 2797
		/* FIXME: need to provide precise fault address */
		return ret;

2798
	save_state_to_tss32(ctxt, &tss_seg);
2799

2800
	ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2801
			     &ctxt->exception);
2802
	if (ret != X86EMUL_CONTINUE)
2803 2804 2805
		/* FIXME: need to provide precise fault address */
		return ret;

2806
	ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
2807
			    &ctxt->exception);
2808
	if (ret != X86EMUL_CONTINUE)
2809 2810 2811 2812 2813 2814
		/* FIXME: need to provide precise fault address */
		return ret;

	if (old_tss_sel != 0xffff) {
		tss_seg.prev_task_link = old_tss_sel;

2815
		ret = ops->write_std(ctxt, new_tss_base,
2816 2817
				     &tss_seg.prev_task_link,
				     sizeof tss_seg.prev_task_link,
2818
				     &ctxt->exception);
2819
		if (ret != X86EMUL_CONTINUE)
2820 2821 2822 2823
			/* FIXME: need to provide precise fault address */
			return ret;
	}

2824
	return load_state_from_tss32(ctxt, &tss_seg);
2825 2826 2827
}

static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
2828
				   u16 tss_selector, int idt_index, int reason,
2829
				   bool has_error_code, u32 error_code)
2830
{
2831
	const struct x86_emulate_ops *ops = ctxt->ops;
2832 2833
	struct desc_struct curr_tss_desc, next_tss_desc;
	int ret;
2834
	u16 old_tss_sel = get_segment_selector(ctxt, VCPU_SREG_TR);
2835
	ulong old_tss_base =
2836
		ops->get_cached_segment_base(ctxt, VCPU_SREG_TR);
2837
	u32 desc_limit;
2838
	ulong desc_addr;
2839 2840 2841

	/* FIXME: old_tss_base == ~0 ? */

2842
	ret = read_segment_descriptor(ctxt, tss_selector, &next_tss_desc, &desc_addr);
2843 2844
	if (ret != X86EMUL_CONTINUE)
		return ret;
2845
	ret = read_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc, &desc_addr);
2846 2847 2848 2849 2850
	if (ret != X86EMUL_CONTINUE)
		return ret;

	/* FIXME: check that next_tss_desc is tss */

2851 2852 2853 2854 2855
	/*
	 * Check privileges. The three cases are task switch caused by...
	 *
	 * 1. jmp/call/int to task gate: Check against DPL of the task gate
	 * 2. Exception/IRQ/iret: No check is performed
G
Guo Chao 已提交
2856
	 * 3. jmp/call to TSS: Check against DPL of the TSS
2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876
	 */
	if (reason == TASK_SWITCH_GATE) {
		if (idt_index != -1) {
			/* Software interrupts */
			struct desc_struct task_gate_desc;
			int dpl;

			ret = read_interrupt_descriptor(ctxt, idt_index,
							&task_gate_desc);
			if (ret != X86EMUL_CONTINUE)
				return ret;

			dpl = task_gate_desc.dpl;
			if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
				return emulate_gp(ctxt, (idt_index << 3) | 0x2);
		}
	} else if (reason != TASK_SWITCH_IRET) {
		int dpl = next_tss_desc.dpl;
		if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
			return emulate_gp(ctxt, tss_selector);
2877 2878
	}

2879

2880 2881 2882 2883
	desc_limit = desc_limit_scaled(&next_tss_desc);
	if (!next_tss_desc.p ||
	    ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
	     desc_limit < 0x2b)) {
2884
		emulate_ts(ctxt, tss_selector & 0xfffc);
2885 2886 2887 2888 2889
		return X86EMUL_PROPAGATE_FAULT;
	}

	if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
		curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
2890
		write_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
2891 2892 2893 2894 2895 2896
	}

	if (reason == TASK_SWITCH_IRET)
		ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;

	/* set back link to prev task only if NT bit is set in eflags
G
Guo Chao 已提交
2897
	   note that old_tss_sel is not used after this point */
2898 2899 2900 2901
	if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
		old_tss_sel = 0xffff;

	if (next_tss_desc.type & 8)
2902
		ret = task_switch_32(ctxt, tss_selector, old_tss_sel,
2903 2904
				     old_tss_base, &next_tss_desc);
	else
2905
		ret = task_switch_16(ctxt, tss_selector, old_tss_sel,
2906
				     old_tss_base, &next_tss_desc);
2907 2908
	if (ret != X86EMUL_CONTINUE)
		return ret;
2909 2910 2911 2912 2913 2914

	if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
		ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;

	if (reason != TASK_SWITCH_IRET) {
		next_tss_desc.type |= (1 << 1); /* set busy flag */
2915
		write_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
2916 2917
	}

2918
	ops->set_cr(ctxt, 0,  ops->get_cr(ctxt, 0) | X86_CR0_TS);
2919
	ops->set_segment(ctxt, tss_selector, &next_tss_desc, 0, VCPU_SREG_TR);
2920

2921
	if (has_error_code) {
2922 2923 2924
		ctxt->op_bytes = ctxt->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
		ctxt->lock_prefix = 0;
		ctxt->src.val = (unsigned long) error_code;
2925
		ret = em_push(ctxt);
2926 2927
	}

2928 2929 2930 2931
	return ret;
}

int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
2932
			 u16 tss_selector, int idt_index, int reason,
2933
			 bool has_error_code, u32 error_code)
2934 2935 2936
{
	int rc;

2937
	invalidate_registers(ctxt);
2938 2939
	ctxt->_eip = ctxt->eip;
	ctxt->dst.type = OP_NONE;
2940

2941
	rc = emulator_do_task_switch(ctxt, tss_selector, idt_index, reason,
2942
				     has_error_code, error_code);
2943

2944
	if (rc == X86EMUL_CONTINUE) {
2945
		ctxt->eip = ctxt->_eip;
2946 2947
		writeback_registers(ctxt);
	}
2948

2949
	return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
2950 2951
}

2952 2953
static void string_addr_inc(struct x86_emulate_ctxt *ctxt, int reg,
		struct operand *op)
2954
{
2955
	int df = (ctxt->eflags & EFLG_DF) ? -op->count : op->count;
2956

2957 2958
	register_address_increment(ctxt, reg_rmw(ctxt, reg), df * op->bytes);
	op->addr.mem.ea = register_address(ctxt, reg_read(ctxt, reg));
2959 2960
}

2961 2962 2963 2964 2965 2966
static int em_das(struct x86_emulate_ctxt *ctxt)
{
	u8 al, old_al;
	bool af, cf, old_cf;

	cf = ctxt->eflags & X86_EFLAGS_CF;
2967
	al = ctxt->dst.val;
2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984

	old_al = al;
	old_cf = cf;
	cf = false;
	af = ctxt->eflags & X86_EFLAGS_AF;
	if ((al & 0x0f) > 9 || af) {
		al -= 6;
		cf = old_cf | (al >= 250);
		af = true;
	} else {
		af = false;
	}
	if (old_al > 0x99 || old_cf) {
		al -= 0x60;
		cf = true;
	}

2985
	ctxt->dst.val = al;
2986
	/* Set PF, ZF, SF */
2987 2988 2989
	ctxt->src.type = OP_IMM;
	ctxt->src.val = 0;
	ctxt->src.bytes = 1;
2990
	fastop(ctxt, em_or);
2991 2992 2993 2994 2995 2996 2997 2998
	ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
	if (cf)
		ctxt->eflags |= X86_EFLAGS_CF;
	if (af)
		ctxt->eflags |= X86_EFLAGS_AF;
	return X86EMUL_CONTINUE;
}

2999 3000 3001 3002 3003 3004 3005 3006 3007
static int em_aad(struct x86_emulate_ctxt *ctxt)
{
	u8 al = ctxt->dst.val & 0xff;
	u8 ah = (ctxt->dst.val >> 8) & 0xff;

	al = (al + (ah * ctxt->src.val)) & 0xff;

	ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al;

3008 3009 3010 3011 3012
	/* Set PF, ZF, SF */
	ctxt->src.type = OP_IMM;
	ctxt->src.val = 0;
	ctxt->src.bytes = 1;
	fastop(ctxt, em_or);
3013 3014 3015 3016

	return X86EMUL_CONTINUE;
}

3017 3018 3019 3020 3021 3022 3023 3024 3025
static int em_call(struct x86_emulate_ctxt *ctxt)
{
	long rel = ctxt->src.val;

	ctxt->src.val = (unsigned long)ctxt->_eip;
	jmp_rel(ctxt, rel);
	return em_push(ctxt);
}

3026 3027 3028 3029 3030 3031
static int em_call_far(struct x86_emulate_ctxt *ctxt)
{
	u16 sel, old_cs;
	ulong old_eip;
	int rc;

3032
	old_cs = get_segment_selector(ctxt, VCPU_SREG_CS);
3033
	old_eip = ctxt->_eip;
3034

3035
	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
3036
	if (load_segment_descriptor(ctxt, sel, VCPU_SREG_CS))
3037 3038
		return X86EMUL_CONTINUE;

3039 3040
	ctxt->_eip = 0;
	memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
3041

3042
	ctxt->src.val = old_cs;
3043
	rc = em_push(ctxt);
3044 3045 3046
	if (rc != X86EMUL_CONTINUE)
		return rc;

3047
	ctxt->src.val = old_eip;
3048
	return em_push(ctxt);
3049 3050
}

3051 3052 3053 3054
static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
{
	int rc;

3055 3056 3057 3058
	ctxt->dst.type = OP_REG;
	ctxt->dst.addr.reg = &ctxt->_eip;
	ctxt->dst.bytes = ctxt->op_bytes;
	rc = emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
3059 3060
	if (rc != X86EMUL_CONTINUE)
		return rc;
3061
	rsp_increment(ctxt, ctxt->src.val);
3062 3063 3064
	return X86EMUL_CONTINUE;
}

3065 3066 3067
static int em_xchg(struct x86_emulate_ctxt *ctxt)
{
	/* Write back the register source. */
3068 3069
	ctxt->src.val = ctxt->dst.val;
	write_register_operand(&ctxt->src);
3070 3071

	/* Write back the memory destination with implicit LOCK prefix. */
3072 3073
	ctxt->dst.val = ctxt->src.orig_val;
	ctxt->lock_prefix = 1;
3074 3075 3076
	return X86EMUL_CONTINUE;
}

3077 3078
static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
{
3079
	ctxt->dst.val = ctxt->src2.val;
3080
	return fastop(ctxt, em_imul);
3081 3082
}

3083 3084
static int em_cwd(struct x86_emulate_ctxt *ctxt)
{
3085 3086
	ctxt->dst.type = OP_REG;
	ctxt->dst.bytes = ctxt->src.bytes;
3087
	ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
3088
	ctxt->dst.val = ~((ctxt->src.val >> (ctxt->src.bytes * 8 - 1)) - 1);
3089 3090 3091 3092

	return X86EMUL_CONTINUE;
}

3093 3094 3095 3096
static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
{
	u64 tsc = 0;

3097
	ctxt->ops->get_msr(ctxt, MSR_IA32_TSC, &tsc);
3098 3099
	*reg_write(ctxt, VCPU_REGS_RAX) = (u32)tsc;
	*reg_write(ctxt, VCPU_REGS_RDX) = tsc >> 32;
3100 3101 3102
	return X86EMUL_CONTINUE;
}

3103 3104 3105 3106
static int em_rdpmc(struct x86_emulate_ctxt *ctxt)
{
	u64 pmc;

3107
	if (ctxt->ops->read_pmc(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &pmc))
3108
		return emulate_gp(ctxt, 0);
3109 3110
	*reg_write(ctxt, VCPU_REGS_RAX) = (u32)pmc;
	*reg_write(ctxt, VCPU_REGS_RDX) = pmc >> 32;
3111 3112 3113
	return X86EMUL_CONTINUE;
}

3114 3115
static int em_mov(struct x86_emulate_ctxt *ctxt)
{
S
Stefan Hajnoczi 已提交
3116
	memcpy(ctxt->dst.valptr, ctxt->src.valptr, ctxt->op_bytes);
3117 3118 3119
	return X86EMUL_CONTINUE;
}

3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147
static int em_cr_write(struct x86_emulate_ctxt *ctxt)
{
	if (ctxt->ops->set_cr(ctxt, ctxt->modrm_reg, ctxt->src.val))
		return emulate_gp(ctxt, 0);

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

static int em_dr_write(struct x86_emulate_ctxt *ctxt)
{
	unsigned long val;

	if (ctxt->mode == X86EMUL_MODE_PROT64)
		val = ctxt->src.val & ~0ULL;
	else
		val = ctxt->src.val & ~0U;

	/* #UD condition is already handled. */
	if (ctxt->ops->set_dr(ctxt, ctxt->modrm_reg, val) < 0)
		return emulate_gp(ctxt, 0);

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

3148 3149 3150 3151
static int em_wrmsr(struct x86_emulate_ctxt *ctxt)
{
	u64 msr_data;

3152 3153 3154
	msr_data = (u32)reg_read(ctxt, VCPU_REGS_RAX)
		| ((u64)reg_read(ctxt, VCPU_REGS_RDX) << 32);
	if (ctxt->ops->set_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), msr_data))
3155 3156 3157 3158 3159 3160 3161 3162 3163
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

static int em_rdmsr(struct x86_emulate_ctxt *ctxt)
{
	u64 msr_data;

3164
	if (ctxt->ops->get_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &msr_data))
3165 3166
		return emulate_gp(ctxt, 0);

3167 3168
	*reg_write(ctxt, VCPU_REGS_RAX) = (u32)msr_data;
	*reg_write(ctxt, VCPU_REGS_RDX) = msr_data >> 32;
3169 3170 3171
	return X86EMUL_CONTINUE;
}

3172 3173
static int em_mov_rm_sreg(struct x86_emulate_ctxt *ctxt)
{
3174
	if (ctxt->modrm_reg > VCPU_SREG_GS)
3175 3176
		return emulate_ud(ctxt);

3177
	ctxt->dst.val = get_segment_selector(ctxt, ctxt->modrm_reg);
3178 3179 3180 3181 3182
	return X86EMUL_CONTINUE;
}

static int em_mov_sreg_rm(struct x86_emulate_ctxt *ctxt)
{
3183
	u16 sel = ctxt->src.val;
3184

3185
	if (ctxt->modrm_reg == VCPU_SREG_CS || ctxt->modrm_reg > VCPU_SREG_GS)
3186 3187
		return emulate_ud(ctxt);

3188
	if (ctxt->modrm_reg == VCPU_SREG_SS)
3189 3190 3191
		ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;

	/* Disable writeback. */
3192 3193
	ctxt->dst.type = OP_NONE;
	return load_segment_descriptor(ctxt, sel, ctxt->modrm_reg);
3194 3195
}

A
Avi Kivity 已提交
3196 3197 3198 3199 3200 3201 3202 3203 3204
static int em_lldt(struct x86_emulate_ctxt *ctxt)
{
	u16 sel = ctxt->src.val;

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return load_segment_descriptor(ctxt, sel, VCPU_SREG_LDTR);
}

A
Avi Kivity 已提交
3205 3206 3207 3208 3209 3210 3211 3212 3213
static int em_ltr(struct x86_emulate_ctxt *ctxt)
{
	u16 sel = ctxt->src.val;

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return load_segment_descriptor(ctxt, sel, VCPU_SREG_TR);
}

3214 3215
static int em_invlpg(struct x86_emulate_ctxt *ctxt)
{
3216 3217 3218
	int rc;
	ulong linear;

3219
	rc = linearize(ctxt, ctxt->src.addr.mem, 1, false, &linear);
3220
	if (rc == X86EMUL_CONTINUE)
3221
		ctxt->ops->invlpg(ctxt, linear);
3222
	/* Disable writeback. */
3223
	ctxt->dst.type = OP_NONE;
3224 3225 3226
	return X86EMUL_CONTINUE;
}

3227 3228 3229 3230 3231 3232 3233 3234 3235 3236
static int em_clts(struct x86_emulate_ctxt *ctxt)
{
	ulong cr0;

	cr0 = ctxt->ops->get_cr(ctxt, 0);
	cr0 &= ~X86_CR0_TS;
	ctxt->ops->set_cr(ctxt, 0, cr0);
	return X86EMUL_CONTINUE;
}

3237 3238 3239 3240
static int em_vmcall(struct x86_emulate_ctxt *ctxt)
{
	int rc;

3241
	if (ctxt->modrm_mod != 3 || ctxt->modrm_rm != 1)
3242 3243 3244 3245 3246 3247 3248
		return X86EMUL_UNHANDLEABLE;

	rc = ctxt->ops->fix_hypercall(ctxt);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	/* Let the processor re-execute the fixed hypercall */
3249
	ctxt->_eip = ctxt->eip;
3250
	/* Disable writeback. */
3251
	ctxt->dst.type = OP_NONE;
3252 3253 3254
	return X86EMUL_CONTINUE;
}

3255 3256 3257 3258 3259 3260 3261 3262 3263 3264 3265 3266 3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279 3280 3281 3282 3283
static int emulate_store_desc_ptr(struct x86_emulate_ctxt *ctxt,
				  void (*get)(struct x86_emulate_ctxt *ctxt,
					      struct desc_ptr *ptr))
{
	struct desc_ptr desc_ptr;

	if (ctxt->mode == X86EMUL_MODE_PROT64)
		ctxt->op_bytes = 8;
	get(ctxt, &desc_ptr);
	if (ctxt->op_bytes == 2) {
		ctxt->op_bytes = 4;
		desc_ptr.address &= 0x00ffffff;
	}
	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return segmented_write(ctxt, ctxt->dst.addr.mem,
			       &desc_ptr, 2 + ctxt->op_bytes);
}

static int em_sgdt(struct x86_emulate_ctxt *ctxt)
{
	return emulate_store_desc_ptr(ctxt, ctxt->ops->get_gdt);
}

static int em_sidt(struct x86_emulate_ctxt *ctxt)
{
	return emulate_store_desc_ptr(ctxt, ctxt->ops->get_idt);
}

3284 3285 3286 3287 3288
static int em_lgdt(struct x86_emulate_ctxt *ctxt)
{
	struct desc_ptr desc_ptr;
	int rc;

3289 3290
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		ctxt->op_bytes = 8;
3291
	rc = read_descriptor(ctxt, ctxt->src.addr.mem,
3292
			     &desc_ptr.size, &desc_ptr.address,
3293
			     ctxt->op_bytes);
3294 3295 3296 3297
	if (rc != X86EMUL_CONTINUE)
		return rc;
	ctxt->ops->set_gdt(ctxt, &desc_ptr);
	/* Disable writeback. */
3298
	ctxt->dst.type = OP_NONE;
3299 3300 3301
	return X86EMUL_CONTINUE;
}

3302
static int em_vmmcall(struct x86_emulate_ctxt *ctxt)
3303 3304 3305
{
	int rc;

3306 3307
	rc = ctxt->ops->fix_hypercall(ctxt);

3308
	/* Disable writeback. */
3309
	ctxt->dst.type = OP_NONE;
3310 3311 3312 3313 3314 3315 3316 3317
	return rc;
}

static int em_lidt(struct x86_emulate_ctxt *ctxt)
{
	struct desc_ptr desc_ptr;
	int rc;

3318 3319
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		ctxt->op_bytes = 8;
3320
	rc = read_descriptor(ctxt, ctxt->src.addr.mem,
3321
			     &desc_ptr.size, &desc_ptr.address,
3322
			     ctxt->op_bytes);
3323 3324 3325 3326
	if (rc != X86EMUL_CONTINUE)
		return rc;
	ctxt->ops->set_idt(ctxt, &desc_ptr);
	/* Disable writeback. */
3327
	ctxt->dst.type = OP_NONE;
3328 3329 3330 3331 3332
	return X86EMUL_CONTINUE;
}

static int em_smsw(struct x86_emulate_ctxt *ctxt)
{
3333 3334
	ctxt->dst.bytes = 2;
	ctxt->dst.val = ctxt->ops->get_cr(ctxt, 0);
3335 3336 3337 3338 3339 3340
	return X86EMUL_CONTINUE;
}

static int em_lmsw(struct x86_emulate_ctxt *ctxt)
{
	ctxt->ops->set_cr(ctxt, 0, (ctxt->ops->get_cr(ctxt, 0) & ~0x0eul)
3341 3342
			  | (ctxt->src.val & 0x0f));
	ctxt->dst.type = OP_NONE;
3343 3344 3345
	return X86EMUL_CONTINUE;
}

3346 3347
static int em_loop(struct x86_emulate_ctxt *ctxt)
{
3348 3349
	register_address_increment(ctxt, reg_rmw(ctxt, VCPU_REGS_RCX), -1);
	if ((address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) != 0) &&
3350 3351
	    (ctxt->b == 0xe2 || test_cc(ctxt->b ^ 0x5, ctxt->eflags)))
		jmp_rel(ctxt, ctxt->src.val);
3352 3353 3354 3355 3356 3357

	return X86EMUL_CONTINUE;
}

static int em_jcxz(struct x86_emulate_ctxt *ctxt)
{
3358
	if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0)
3359
		jmp_rel(ctxt, ctxt->src.val);
3360 3361 3362 3363

	return X86EMUL_CONTINUE;
}

3364 3365 3366 3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381
static int em_in(struct x86_emulate_ctxt *ctxt)
{
	if (!pio_in_emulated(ctxt, ctxt->dst.bytes, ctxt->src.val,
			     &ctxt->dst.val))
		return X86EMUL_IO_NEEDED;

	return X86EMUL_CONTINUE;
}

static int em_out(struct x86_emulate_ctxt *ctxt)
{
	ctxt->ops->pio_out_emulated(ctxt, ctxt->src.bytes, ctxt->dst.val,
				    &ctxt->src.val, 1);
	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

3382 3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400
static int em_cli(struct x86_emulate_ctxt *ctxt)
{
	if (emulator_bad_iopl(ctxt))
		return emulate_gp(ctxt, 0);

	ctxt->eflags &= ~X86_EFLAGS_IF;
	return X86EMUL_CONTINUE;
}

static int em_sti(struct x86_emulate_ctxt *ctxt)
{
	if (emulator_bad_iopl(ctxt))
		return emulate_gp(ctxt, 0);

	ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
	ctxt->eflags |= X86_EFLAGS_IF;
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
3401 3402 3403 3404
static int em_cpuid(struct x86_emulate_ctxt *ctxt)
{
	u32 eax, ebx, ecx, edx;

3405 3406
	eax = reg_read(ctxt, VCPU_REGS_RAX);
	ecx = reg_read(ctxt, VCPU_REGS_RCX);
A
Avi Kivity 已提交
3407
	ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
3408 3409 3410 3411
	*reg_write(ctxt, VCPU_REGS_RAX) = eax;
	*reg_write(ctxt, VCPU_REGS_RBX) = ebx;
	*reg_write(ctxt, VCPU_REGS_RCX) = ecx;
	*reg_write(ctxt, VCPU_REGS_RDX) = edx;
A
Avi Kivity 已提交
3412 3413 3414
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
3415 3416
static int em_lahf(struct x86_emulate_ctxt *ctxt)
{
3417 3418
	*reg_rmw(ctxt, VCPU_REGS_RAX) &= ~0xff00UL;
	*reg_rmw(ctxt, VCPU_REGS_RAX) |= (ctxt->eflags & 0xff) << 8;
A
Avi Kivity 已提交
3419 3420 3421
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436
static int em_bswap(struct x86_emulate_ctxt *ctxt)
{
	switch (ctxt->op_bytes) {
#ifdef CONFIG_X86_64
	case 8:
		asm("bswap %0" : "+r"(ctxt->dst.val));
		break;
#endif
	default:
		asm("bswap %0" : "+r"(*(u32 *)&ctxt->dst.val));
		break;
	}
	return X86EMUL_CONTINUE;
}

3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450
static bool valid_cr(int nr)
{
	switch (nr) {
	case 0:
	case 2 ... 4:
	case 8:
		return true;
	default:
		return false;
	}
}

static int check_cr_read(struct x86_emulate_ctxt *ctxt)
{
3451
	if (!valid_cr(ctxt->modrm_reg))
3452 3453 3454 3455 3456 3457 3458
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

static int check_cr_write(struct x86_emulate_ctxt *ctxt)
{
3459 3460
	u64 new_val = ctxt->src.val64;
	int cr = ctxt->modrm_reg;
3461
	u64 efer = 0;
3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478

	static u64 cr_reserved_bits[] = {
		0xffffffff00000000ULL,
		0, 0, 0, /* CR3 checked later */
		CR4_RESERVED_BITS,
		0, 0, 0,
		CR8_RESERVED_BITS,
	};

	if (!valid_cr(cr))
		return emulate_ud(ctxt);

	if (new_val & cr_reserved_bits[cr])
		return emulate_gp(ctxt, 0);

	switch (cr) {
	case 0: {
3479
		u64 cr4;
3480 3481 3482 3483
		if (((new_val & X86_CR0_PG) && !(new_val & X86_CR0_PE)) ||
		    ((new_val & X86_CR0_NW) && !(new_val & X86_CR0_CD)))
			return emulate_gp(ctxt, 0);

3484 3485
		cr4 = ctxt->ops->get_cr(ctxt, 4);
		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
3486 3487 3488 3489 3490 3491 3492 3493 3494 3495

		if ((new_val & X86_CR0_PG) && (efer & EFER_LME) &&
		    !(cr4 & X86_CR4_PAE))
			return emulate_gp(ctxt, 0);

		break;
		}
	case 3: {
		u64 rsvd = 0;

3496 3497
		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
		if (efer & EFER_LMA)
3498
			rsvd = CR3_L_MODE_RESERVED_BITS;
3499
		else if (ctxt->ops->get_cr(ctxt, 4) & X86_CR4_PAE)
3500
			rsvd = CR3_PAE_RESERVED_BITS;
3501
		else if (ctxt->ops->get_cr(ctxt, 0) & X86_CR0_PG)
3502 3503 3504 3505 3506 3507 3508 3509
			rsvd = CR3_NONPAE_RESERVED_BITS;

		if (new_val & rsvd)
			return emulate_gp(ctxt, 0);

		break;
		}
	case 4: {
3510
		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
3511 3512 3513 3514 3515 3516 3517 3518 3519 3520 3521

		if ((efer & EFER_LMA) && !(new_val & X86_CR4_PAE))
			return emulate_gp(ctxt, 0);

		break;
		}
	}

	return X86EMUL_CONTINUE;
}

3522 3523 3524 3525
static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
{
	unsigned long dr7;

3526
	ctxt->ops->get_dr(ctxt, 7, &dr7);
3527 3528 3529 3530 3531 3532 3533

	/* Check if DR7.Global_Enable is set */
	return dr7 & (1 << 13);
}

static int check_dr_read(struct x86_emulate_ctxt *ctxt)
{
3534
	int dr = ctxt->modrm_reg;
3535 3536 3537 3538 3539
	u64 cr4;

	if (dr > 7)
		return emulate_ud(ctxt);

3540
	cr4 = ctxt->ops->get_cr(ctxt, 4);
3541 3542 3543 3544 3545 3546 3547 3548 3549 3550 3551
	if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
		return emulate_ud(ctxt);

	if (check_dr7_gd(ctxt))
		return emulate_db(ctxt);

	return X86EMUL_CONTINUE;
}

static int check_dr_write(struct x86_emulate_ctxt *ctxt)
{
3552 3553
	u64 new_val = ctxt->src.val64;
	int dr = ctxt->modrm_reg;
3554 3555 3556 3557 3558 3559 3560

	if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
		return emulate_gp(ctxt, 0);

	return check_dr_read(ctxt);
}

3561 3562 3563 3564
static int check_svme(struct x86_emulate_ctxt *ctxt)
{
	u64 efer;

3565
	ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
3566 3567 3568 3569 3570 3571 3572 3573 3574

	if (!(efer & EFER_SVME))
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
{
3575
	u64 rax = reg_read(ctxt, VCPU_REGS_RAX);
3576 3577

	/* Valid physical address? */
3578
	if (rax & 0xffff000000000000ULL)
3579 3580 3581 3582 3583
		return emulate_gp(ctxt, 0);

	return check_svme(ctxt);
}

3584 3585
static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
{
3586
	u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
3587

3588
	if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt))
3589 3590 3591 3592 3593
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

3594 3595
static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
{
3596
	u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
3597
	u64 rcx = reg_read(ctxt, VCPU_REGS_RCX);
3598

3599
	if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt)) ||
3600 3601 3602 3603 3604 3605
	    (rcx > 3))
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

3606 3607
static int check_perm_in(struct x86_emulate_ctxt *ctxt)
{
3608 3609
	ctxt->dst.bytes = min(ctxt->dst.bytes, 4u);
	if (!emulator_io_permited(ctxt, ctxt->src.val, ctxt->dst.bytes))
3610 3611 3612 3613 3614 3615 3616
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

static int check_perm_out(struct x86_emulate_ctxt *ctxt)
{
3617 3618
	ctxt->src.bytes = min(ctxt->src.bytes, 4u);
	if (!emulator_io_permited(ctxt, ctxt->dst.val, ctxt->src.bytes))
3619 3620 3621 3622 3623
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

3624
#define D(_y) { .flags = (_y) }
3625
#define DI(_y, _i) { .flags = (_y), .intercept = x86_intercept_##_i }
3626 3627
#define DIP(_y, _i, _p) { .flags = (_y), .intercept = x86_intercept_##_i, \
		      .check_perm = (_p) }
3628
#define N    D(NotImpl)
3629
#define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
3630 3631
#define G(_f, _g) { .flags = ((_f) | Group | ModRM), .u.group = (_g) }
#define GD(_f, _g) { .flags = ((_f) | GroupDual | ModRM), .u.gdual = (_g) }
3632
#define E(_f, _e) { .flags = ((_f) | Escape | ModRM), .u.esc = (_e) }
3633
#define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
3634
#define F(_f, _e) { .flags = (_f) | Fastop, .u.fastop = (_e) }
3635 3636
#define II(_f, _e, _i) \
	{ .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i }
3637 3638 3639
#define IIP(_f, _e, _i, _p) \
	{ .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i, \
	  .check_perm = (_p) }
3640
#define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
3641

3642
#define D2bv(_f)      D((_f) | ByteOp), D(_f)
3643
#define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
3644
#define I2bv(_f, _e)  I((_f) | ByteOp, _e), I(_f, _e)
3645
#define F2bv(_f, _e)  F((_f) | ByteOp, _e), F(_f, _e)
3646 3647
#define I2bvIP(_f, _e, _i, _p) \
	IIP((_f) | ByteOp, _e, _i, _p), IIP(_f, _e, _i, _p)
3648

3649 3650 3651
#define F6ALU(_f, _e) F2bv((_f) | DstMem | SrcReg | ModRM, _e),		\
		F2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock, _e),	\
		F2bv(((_f) & ~Lock) | DstAcc | SrcImm, _e)
3652

3653
static const struct opcode group7_rm1[] = {
3654 3655
	DI(SrcNone | Priv, monitor),
	DI(SrcNone | Priv, mwait),
3656 3657 3658
	N, N, N, N, N, N,
};

3659
static const struct opcode group7_rm3[] = {
3660 3661 3662 3663 3664 3665 3666 3667
	DIP(SrcNone | Prot | Priv,		vmrun,		check_svme_pa),
	II(SrcNone  | Prot | VendorSpecific,	em_vmmcall,	vmmcall),
	DIP(SrcNone | Prot | Priv,		vmload,		check_svme_pa),
	DIP(SrcNone | Prot | Priv,		vmsave,		check_svme_pa),
	DIP(SrcNone | Prot | Priv,		stgi,		check_svme),
	DIP(SrcNone | Prot | Priv,		clgi,		check_svme),
	DIP(SrcNone | Prot | Priv,		skinit,		check_svme),
	DIP(SrcNone | Prot | Priv,		invlpga,	check_svme),
3668
};
3669

3670
static const struct opcode group7_rm7[] = {
3671
	N,
3672
	DIP(SrcNone, rdtscp, check_rdtsc),
3673 3674
	N, N, N, N, N, N,
};
3675

3676
static const struct opcode group1[] = {
3677 3678 3679 3680 3681 3682 3683 3684
	F(Lock, em_add),
	F(Lock | PageTable, em_or),
	F(Lock, em_adc),
	F(Lock, em_sbb),
	F(Lock | PageTable, em_and),
	F(Lock, em_sub),
	F(Lock, em_xor),
	F(NoWrite, em_cmp),
3685 3686
};

3687
static const struct opcode group1A[] = {
3688
	I(DstMem | SrcNone | Mov | Stack, em_pop), N, N, N, N, N, N, N,
3689 3690
};

3691 3692 3693 3694 3695 3696 3697 3698 3699 3700 3701
static const struct opcode group2[] = {
	F(DstMem | ModRM, em_rol),
	F(DstMem | ModRM, em_ror),
	F(DstMem | ModRM, em_rcl),
	F(DstMem | ModRM, em_rcr),
	F(DstMem | ModRM, em_shl),
	F(DstMem | ModRM, em_shr),
	F(DstMem | ModRM, em_shl),
	F(DstMem | ModRM, em_sar),
};

3702
static const struct opcode group3[] = {
3703 3704
	F(DstMem | SrcImm | NoWrite, em_test),
	F(DstMem | SrcImm | NoWrite, em_test),
3705 3706
	F(DstMem | SrcNone | Lock, em_not),
	F(DstMem | SrcNone | Lock, em_neg),
3707 3708 3709 3710
	I(SrcMem, em_mul_ex),
	I(SrcMem, em_imul_ex),
	I(SrcMem, em_div_ex),
	I(SrcMem, em_idiv_ex),
3711 3712
};

3713
static const struct opcode group4[] = {
3714 3715
	F(ByteOp | DstMem | SrcNone | Lock, em_inc),
	F(ByteOp | DstMem | SrcNone | Lock, em_dec),
3716 3717 3718
	N, N, N, N, N, N,
};

3719
static const struct opcode group5[] = {
3720 3721
	F(DstMem | SrcNone | Lock,		em_inc),
	F(DstMem | SrcNone | Lock,		em_dec),
3722 3723 3724 3725
	I(SrcMem | Stack,			em_grp45),
	I(SrcMemFAddr | ImplicitOps | Stack,	em_call_far),
	I(SrcMem | Stack,			em_grp45),
	I(SrcMemFAddr | ImplicitOps,		em_grp45),
3726
	I(SrcMem | Stack,			em_grp45), D(Undefined),
3727 3728
};

3729
static const struct opcode group6[] = {
3730 3731
	DI(Prot,	sldt),
	DI(Prot,	str),
A
Avi Kivity 已提交
3732
	II(Prot | Priv | SrcMem16, em_lldt, lldt),
A
Avi Kivity 已提交
3733
	II(Prot | Priv | SrcMem16, em_ltr, ltr),
3734 3735 3736
	N, N, N, N,
};

3737
static const struct group_dual group7 = { {
3738 3739
	II(Mov | DstMem | Priv,			em_sgdt, sgdt),
	II(Mov | DstMem | Priv,			em_sidt, sidt),
3740 3741 3742 3743 3744
	II(SrcMem | Priv,			em_lgdt, lgdt),
	II(SrcMem | Priv,			em_lidt, lidt),
	II(SrcNone | DstMem | Mov,		em_smsw, smsw), N,
	II(SrcMem16 | Mov | Priv,		em_lmsw, lmsw),
	II(SrcMem | ByteOp | Priv | NoAccess,	em_invlpg, invlpg),
3745
}, {
3746
	I(SrcNone | Priv | VendorSpecific,	em_vmcall),
3747
	EXT(0, group7_rm1),
3748
	N, EXT(0, group7_rm3),
3749 3750 3751
	II(SrcNone | DstMem | Mov,		em_smsw, smsw), N,
	II(SrcMem16 | Mov | Priv,		em_lmsw, lmsw),
	EXT(0, group7_rm7),
3752 3753
} };

3754
static const struct opcode group8[] = {
3755
	N, N, N, N,
3756 3757 3758 3759
	F(DstMem | SrcImmByte | NoWrite,		em_bt),
	F(DstMem | SrcImmByte | Lock | PageTable,	em_bts),
	F(DstMem | SrcImmByte | Lock,			em_btr),
	F(DstMem | SrcImmByte | Lock | PageTable,	em_btc),
3760 3761
};

3762
static const struct group_dual group9 = { {
3763
	N, I(DstMem64 | Lock | PageTable, em_cmpxchg8b), N, N, N, N, N, N,
3764 3765 3766 3767
}, {
	N, N, N, N, N, N, N, N,
} };

3768
static const struct opcode group11[] = {
3769
	I(DstMem | SrcImm | Mov | PageTable, em_mov),
3770
	X7(D(Undefined)),
3771 3772
};

3773
static const struct gprefix pfx_0f_6f_0f_7f = {
3774
	I(Mmx, em_mov), I(Sse | Aligned, em_mov), N, I(Sse | Unaligned, em_mov),
3775 3776
};

3777
static const struct gprefix pfx_vmovntpx = {
3778 3779 3780
	I(0, em_mov), N, N, N,
};

3781 3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799 3800 3801 3802 3803 3804 3805 3806 3807 3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823 3824 3825 3826 3827 3828 3829 3830 3831 3832 3833 3834 3835 3836 3837 3838 3839 3840 3841 3842 3843
static const struct escape escape_d9 = { {
	N, N, N, N, N, N, N, I(DstMem, em_fnstcw),
}, {
	/* 0xC0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xC8 - 0xCF */
	N, N, N, N, N, N, N, N,
	/* 0xD0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xD8 - 0xDF */
	N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xE7 */
	N, N, N, N, N, N, N, N,
	/* 0xE8 - 0xEF */
	N, N, N, N, N, N, N, N,
	/* 0xF0 - 0xF7 */
	N, N, N, N, N, N, N, N,
	/* 0xF8 - 0xFF */
	N, N, N, N, N, N, N, N,
} };

static const struct escape escape_db = { {
	N, N, N, N, N, N, N, N,
}, {
	/* 0xC0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xC8 - 0xCF */
	N, N, N, N, N, N, N, N,
	/* 0xD0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xD8 - 0xDF */
	N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xE7 */
	N, N, N, I(ImplicitOps, em_fninit), N, N, N, N,
	/* 0xE8 - 0xEF */
	N, N, N, N, N, N, N, N,
	/* 0xF0 - 0xF7 */
	N, N, N, N, N, N, N, N,
	/* 0xF8 - 0xFF */
	N, N, N, N, N, N, N, N,
} };

static const struct escape escape_dd = { {
	N, N, N, N, N, N, N, I(DstMem, em_fnstsw),
}, {
	/* 0xC0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xC8 - 0xCF */
	N, N, N, N, N, N, N, N,
	/* 0xD0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xD8 - 0xDF */
	N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xE7 */
	N, N, N, N, N, N, N, N,
	/* 0xE8 - 0xEF */
	N, N, N, N, N, N, N, N,
	/* 0xF0 - 0xF7 */
	N, N, N, N, N, N, N, N,
	/* 0xF8 - 0xFF */
	N, N, N, N, N, N, N, N,
} };

3844
static const struct opcode opcode_table[256] = {
3845
	/* 0x00 - 0x07 */
3846
	F6ALU(Lock, em_add),
3847 3848
	I(ImplicitOps | Stack | No64 | Src2ES, em_push_sreg),
	I(ImplicitOps | Stack | No64 | Src2ES, em_pop_sreg),
3849
	/* 0x08 - 0x0F */
3850
	F6ALU(Lock | PageTable, em_or),
3851 3852
	I(ImplicitOps | Stack | No64 | Src2CS, em_push_sreg),
	N,
3853
	/* 0x10 - 0x17 */
3854
	F6ALU(Lock, em_adc),
3855 3856
	I(ImplicitOps | Stack | No64 | Src2SS, em_push_sreg),
	I(ImplicitOps | Stack | No64 | Src2SS, em_pop_sreg),
3857
	/* 0x18 - 0x1F */
3858
	F6ALU(Lock, em_sbb),
3859 3860
	I(ImplicitOps | Stack | No64 | Src2DS, em_push_sreg),
	I(ImplicitOps | Stack | No64 | Src2DS, em_pop_sreg),
3861
	/* 0x20 - 0x27 */
3862
	F6ALU(Lock | PageTable, em_and), N, N,
3863
	/* 0x28 - 0x2F */
3864
	F6ALU(Lock, em_sub), N, I(ByteOp | DstAcc | No64, em_das),
3865
	/* 0x30 - 0x37 */
3866
	F6ALU(Lock, em_xor), N, N,
3867
	/* 0x38 - 0x3F */
3868
	F6ALU(NoWrite, em_cmp), N, N,
3869
	/* 0x40 - 0x4F */
3870
	X8(F(DstReg, em_inc)), X8(F(DstReg, em_dec)),
3871
	/* 0x50 - 0x57 */
3872
	X8(I(SrcReg | Stack, em_push)),
3873
	/* 0x58 - 0x5F */
3874
	X8(I(DstReg | Stack, em_pop)),
3875
	/* 0x60 - 0x67 */
3876 3877
	I(ImplicitOps | Stack | No64, em_pusha),
	I(ImplicitOps | Stack | No64, em_popa),
3878 3879 3880
	N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
	N, N, N, N,
	/* 0x68 - 0x6F */
3881 3882
	I(SrcImm | Mov | Stack, em_push),
	I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
3883 3884
	I(SrcImmByte | Mov | Stack, em_push),
	I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
3885
	I2bvIP(DstDI | SrcDX | Mov | String | Unaligned, em_in, ins, check_perm_in), /* insb, insw/insd */
3886
	I2bvIP(SrcSI | DstDX | String, em_out, outs, check_perm_out), /* outsb, outsw/outsd */
3887 3888 3889
	/* 0x70 - 0x7F */
	X16(D(SrcImmByte)),
	/* 0x80 - 0x87 */
3890 3891 3892 3893
	G(ByteOp | DstMem | SrcImm, group1),
	G(DstMem | SrcImm, group1),
	G(ByteOp | DstMem | SrcImm | No64, group1),
	G(DstMem | SrcImmByte, group1),
3894
	F2bv(DstMem | SrcReg | ModRM | NoWrite, em_test),
3895
	I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_xchg),
3896
	/* 0x88 - 0x8F */
3897
	I2bv(DstMem | SrcReg | ModRM | Mov | PageTable, em_mov),
3898
	I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
3899
	I(DstMem | SrcNone | ModRM | Mov | PageTable, em_mov_rm_sreg),
3900 3901 3902
	D(ModRM | SrcMem | NoAccess | DstReg),
	I(ImplicitOps | SrcMem16 | ModRM, em_mov_sreg_rm),
	G(0, group1A),
3903
	/* 0x90 - 0x97 */
3904
	DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
3905
	/* 0x98 - 0x9F */
3906
	D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
3907
	I(SrcImmFAddr | No64, em_call_far), N,
3908
	II(ImplicitOps | Stack, em_pushf, pushf),
A
Avi Kivity 已提交
3909
	II(ImplicitOps | Stack, em_popf, popf), N, I(ImplicitOps, em_lahf),
3910
	/* 0xA0 - 0xA7 */
3911
	I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
3912
	I2bv(DstMem | SrcAcc | Mov | MemAbs | PageTable, em_mov),
3913
	I2bv(SrcSI | DstDI | Mov | String, em_mov),
3914
	F2bv(SrcSI | DstDI | String | NoWrite, em_cmp),
3915
	/* 0xA8 - 0xAF */
3916
	F2bv(DstAcc | SrcImm | NoWrite, em_test),
3917 3918
	I2bv(SrcAcc | DstDI | Mov | String, em_mov),
	I2bv(SrcSI | DstAcc | Mov | String, em_mov),
3919
	F2bv(SrcAcc | DstDI | String | NoWrite, em_cmp),
3920
	/* 0xB0 - 0xB7 */
3921
	X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
3922
	/* 0xB8 - 0xBF */
3923
	X8(I(DstReg | SrcImm64 | Mov, em_mov)),
3924
	/* 0xC0 - 0xC7 */
3925
	G(ByteOp | Src2ImmByte, group2), G(Src2ImmByte, group2),
3926
	I(ImplicitOps | Stack | SrcImmU16, em_ret_near_imm),
3927
	I(ImplicitOps | Stack, em_ret),
3928 3929
	I(DstReg | SrcMemFAddr | ModRM | No64 | Src2ES, em_lseg),
	I(DstReg | SrcMemFAddr | ModRM | No64 | Src2DS, em_lseg),
3930
	G(ByteOp, group11), G(0, group11),
3931
	/* 0xC8 - 0xCF */
A
Avi Kivity 已提交
3932 3933
	I(Stack | SrcImmU16 | Src2ImmByte, em_enter), I(Stack, em_leave),
	N, I(ImplicitOps | Stack, em_ret_far),
3934
	D(ImplicitOps), DI(SrcImmByte, intn),
3935
	D(ImplicitOps | No64), II(ImplicitOps, em_iret, iret),
3936
	/* 0xD0 - 0xD7 */
3937 3938
	G(Src2One | ByteOp, group2), G(Src2One, group2),
	G(Src2CL | ByteOp, group2), G(Src2CL, group2),
3939
	N, I(DstAcc | SrcImmByte | No64, em_aad), N, N,
3940
	/* 0xD8 - 0xDF */
3941
	N, E(0, &escape_d9), N, E(0, &escape_db), N, E(0, &escape_dd), N, N,
3942
	/* 0xE0 - 0xE7 */
3943 3944
	X3(I(SrcImmByte, em_loop)),
	I(SrcImmByte, em_jcxz),
3945 3946
	I2bvIP(SrcImmUByte | DstAcc, em_in,  in,  check_perm_in),
	I2bvIP(SrcAcc | DstImmUByte, em_out, out, check_perm_out),
3947
	/* 0xE8 - 0xEF */
3948
	I(SrcImm | Stack, em_call), D(SrcImm | ImplicitOps),
3949
	I(SrcImmFAddr | No64, em_jmp_far), D(SrcImmByte | ImplicitOps),
3950 3951
	I2bvIP(SrcDX | DstAcc, em_in,  in,  check_perm_in),
	I2bvIP(SrcAcc | DstDX, em_out, out, check_perm_out),
3952
	/* 0xF0 - 0xF7 */
3953
	N, DI(ImplicitOps, icebp), N, N,
3954 3955
	DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
	G(ByteOp, group3), G(0, group3),
3956
	/* 0xF8 - 0xFF */
3957 3958
	D(ImplicitOps), D(ImplicitOps),
	I(ImplicitOps, em_cli), I(ImplicitOps, em_sti),
3959 3960 3961
	D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
};

3962
static const struct opcode twobyte_table[256] = {
3963
	/* 0x00 - 0x0F */
3964
	G(0, group6), GD(0, &group7), N, N,
3965 3966
	N, I(ImplicitOps | VendorSpecific, em_syscall),
	II(ImplicitOps | Priv, em_clts, clts), N,
3967
	DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
3968 3969 3970 3971
	N, D(ImplicitOps | ModRM), N, N,
	/* 0x10 - 0x1F */
	N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
	/* 0x20 - 0x2F */
3972
	DIP(ModRM | DstMem | Priv | Op3264, cr_read, check_cr_read),
3973
	DIP(ModRM | DstMem | Priv | Op3264, dr_read, check_dr_read),
3974 3975
	IIP(ModRM | SrcMem | Priv | Op3264, em_cr_write, cr_write, check_cr_write),
	IIP(ModRM | SrcMem | Priv | Op3264, em_dr_write, dr_write, check_dr_write),
3976
	N, N, N, N,
3977 3978
	N, N, N, GP(ModRM | DstMem | SrcReg | Sse | Mov | Aligned, &pfx_vmovntpx),
	N, N, N, N,
3979
	/* 0x30 - 0x3F */
3980
	II(ImplicitOps | Priv, em_wrmsr, wrmsr),
3981
	IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
3982
	II(ImplicitOps | Priv, em_rdmsr, rdmsr),
3983
	IIP(ImplicitOps, em_rdpmc, rdpmc, check_rdpmc),
3984 3985
	I(ImplicitOps | VendorSpecific, em_sysenter),
	I(ImplicitOps | Priv | VendorSpecific, em_sysexit),
3986
	N, N,
3987 3988 3989 3990 3991 3992
	N, N, N, N, N, N, N, N,
	/* 0x40 - 0x4F */
	X16(D(DstReg | SrcMem | ModRM | Mov)),
	/* 0x50 - 0x5F */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0x60 - 0x6F */
3993 3994 3995 3996
	N, N, N, N,
	N, N, N, N,
	N, N, N, N,
	N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
3997
	/* 0x70 - 0x7F */
3998 3999 4000 4001
	N, N, N, N,
	N, N, N, N,
	N, N, N, N,
	N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
4002 4003 4004
	/* 0x80 - 0x8F */
	X16(D(SrcImm)),
	/* 0x90 - 0x9F */
4005
	X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
4006
	/* 0xA0 - 0xA7 */
4007
	I(Stack | Src2FS, em_push_sreg), I(Stack | Src2FS, em_pop_sreg),
4008 4009
	II(ImplicitOps, em_cpuid, cpuid),
	F(DstMem | SrcReg | ModRM | BitOp | NoWrite, em_bt),
4010 4011
	F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shld),
	F(DstMem | SrcReg | Src2CL | ModRM, em_shld), N, N,
4012
	/* 0xA8 - 0xAF */
4013
	I(Stack | Src2GS, em_push_sreg), I(Stack | Src2GS, em_pop_sreg),
4014
	DI(ImplicitOps, rsm),
4015
	F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_bts),
4016 4017
	F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shrd),
	F(DstMem | SrcReg | Src2CL | ModRM, em_shrd),
4018
	D(ModRM), F(DstReg | SrcMem | ModRM, em_imul),
4019
	/* 0xB0 - 0xB7 */
4020
	I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_cmpxchg),
4021
	I(DstReg | SrcMemFAddr | ModRM | Src2SS, em_lseg),
4022
	F(DstMem | SrcReg | ModRM | BitOp | Lock, em_btr),
4023 4024
	I(DstReg | SrcMemFAddr | ModRM | Src2FS, em_lseg),
	I(DstReg | SrcMemFAddr | ModRM | Src2GS, em_lseg),
4025
	D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
4026 4027
	/* 0xB8 - 0xBF */
	N, N,
4028
	G(BitOp, group8),
4029 4030
	F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_btc),
	F(DstReg | SrcMem | ModRM, em_bsf), F(DstReg | SrcMem | ModRM, em_bsr),
4031
	D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
A
Avi Kivity 已提交
4032
	/* 0xC0 - 0xC7 */
4033
	D2bv(DstMem | SrcReg | ModRM | Lock),
4034
	N, D(DstMem | SrcReg | ModRM | Mov),
4035
	N, N, N, GD(0, &group9),
A
Avi Kivity 已提交
4036 4037
	/* 0xC8 - 0xCF */
	X8(I(DstReg, em_bswap)),
4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048 4049 4050
	/* 0xD0 - 0xDF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xEF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0xF0 - 0xFF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
};

#undef D
#undef N
#undef G
#undef GD
#undef I
4051
#undef GP
4052
#undef EXT
4053

4054
#undef D2bv
4055
#undef D2bvIP
4056
#undef I2bv
4057
#undef I2bvIP
4058
#undef I6ALU
4059

4060
static unsigned imm_size(struct x86_emulate_ctxt *ctxt)
4061 4062 4063
{
	unsigned size;

4064
	size = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4065 4066 4067 4068 4069 4070 4071 4072 4073 4074 4075 4076
	if (size == 8)
		size = 4;
	return size;
}

static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
		      unsigned size, bool sign_extension)
{
	int rc = X86EMUL_CONTINUE;

	op->type = OP_IMM;
	op->bytes = size;
4077
	op->addr.mem.ea = ctxt->_eip;
4078 4079 4080
	/* NB. Immediates are sign-extended as necessary. */
	switch (op->bytes) {
	case 1:
4081
		op->val = insn_fetch(s8, ctxt);
4082 4083
		break;
	case 2:
4084
		op->val = insn_fetch(s16, ctxt);
4085 4086
		break;
	case 4:
4087
		op->val = insn_fetch(s32, ctxt);
4088
		break;
4089 4090 4091
	case 8:
		op->val = insn_fetch(s64, ctxt);
		break;
4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109
	}
	if (!sign_extension) {
		switch (op->bytes) {
		case 1:
			op->val &= 0xff;
			break;
		case 2:
			op->val &= 0xffff;
			break;
		case 4:
			op->val &= 0xffffffff;
			break;
		}
	}
done:
	return rc;
}

4110 4111 4112 4113 4114 4115 4116
static int decode_operand(struct x86_emulate_ctxt *ctxt, struct operand *op,
			  unsigned d)
{
	int rc = X86EMUL_CONTINUE;

	switch (d) {
	case OpReg:
4117
		decode_register_operand(ctxt, op);
4118 4119
		break;
	case OpImmUByte:
4120
		rc = decode_imm(ctxt, op, 1, false);
4121 4122
		break;
	case OpMem:
4123
		ctxt->memop.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4124 4125 4126 4127
	mem_common:
		*op = ctxt->memop;
		ctxt->memopp = op;
		if ((ctxt->d & BitOp) && op == &ctxt->dst)
4128 4129 4130
			fetch_bit_operand(ctxt);
		op->orig_val = op->val;
		break;
4131 4132 4133
	case OpMem64:
		ctxt->memop.bytes = 8;
		goto mem_common;
4134 4135 4136
	case OpAcc:
		op->type = OP_REG;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4137
		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
4138 4139 4140 4141 4142 4143 4144
		fetch_register_operand(op);
		op->orig_val = op->val;
		break;
	case OpDI:
		op->type = OP_MEM;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
		op->addr.mem.ea =
4145
			register_address(ctxt, reg_read(ctxt, VCPU_REGS_RDI));
4146 4147
		op->addr.mem.seg = VCPU_SREG_ES;
		op->val = 0;
4148
		op->count = 1;
4149 4150 4151 4152
		break;
	case OpDX:
		op->type = OP_REG;
		op->bytes = 2;
4153
		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
4154 4155
		fetch_register_operand(op);
		break;
4156 4157
	case OpCL:
		op->bytes = 1;
4158
		op->val = reg_read(ctxt, VCPU_REGS_RCX) & 0xff;
4159 4160 4161 4162 4163 4164 4165 4166 4167 4168 4169
		break;
	case OpImmByte:
		rc = decode_imm(ctxt, op, 1, true);
		break;
	case OpOne:
		op->bytes = 1;
		op->val = 1;
		break;
	case OpImm:
		rc = decode_imm(ctxt, op, imm_size(ctxt), true);
		break;
4170 4171 4172
	case OpImm64:
		rc = decode_imm(ctxt, op, ctxt->op_bytes, true);
		break;
4173 4174
	case OpMem8:
		ctxt->memop.bytes = 1;
4175 4176 4177 4178
		if (ctxt->memop.type == OP_REG) {
			ctxt->memop.addr.reg = decode_register(ctxt, ctxt->modrm_rm, 1);
			fetch_register_operand(&ctxt->memop);
		}
4179
		goto mem_common;
4180 4181 4182 4183 4184 4185 4186 4187 4188 4189 4190 4191 4192 4193 4194 4195
	case OpMem16:
		ctxt->memop.bytes = 2;
		goto mem_common;
	case OpMem32:
		ctxt->memop.bytes = 4;
		goto mem_common;
	case OpImmU16:
		rc = decode_imm(ctxt, op, 2, false);
		break;
	case OpImmU:
		rc = decode_imm(ctxt, op, imm_size(ctxt), false);
		break;
	case OpSI:
		op->type = OP_MEM;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
		op->addr.mem.ea =
4196
			register_address(ctxt, reg_read(ctxt, VCPU_REGS_RSI));
4197 4198
		op->addr.mem.seg = seg_override(ctxt);
		op->val = 0;
4199
		op->count = 1;
4200 4201 4202 4203 4204 4205 4206 4207 4208 4209
		break;
	case OpImmFAddr:
		op->type = OP_IMM;
		op->addr.mem.ea = ctxt->_eip;
		op->bytes = ctxt->op_bytes + 2;
		insn_fetch_arr(op->valptr, op->bytes, ctxt);
		break;
	case OpMemFAddr:
		ctxt->memop.bytes = ctxt->op_bytes + 2;
		goto mem_common;
4210 4211 4212 4213 4214 4215 4216 4217 4218 4219 4220 4221 4222 4223 4224 4225 4226 4227
	case OpES:
		op->val = VCPU_SREG_ES;
		break;
	case OpCS:
		op->val = VCPU_SREG_CS;
		break;
	case OpSS:
		op->val = VCPU_SREG_SS;
		break;
	case OpDS:
		op->val = VCPU_SREG_DS;
		break;
	case OpFS:
		op->val = VCPU_SREG_FS;
		break;
	case OpGS:
		op->val = VCPU_SREG_GS;
		break;
4228 4229 4230 4231 4232 4233 4234 4235 4236 4237 4238
	case OpImplicit:
		/* Special instructions do their own operand decoding. */
	default:
		op->type = OP_NONE; /* Disable writeback. */
		break;
	}

done:
	return rc;
}

4239
int x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
4240 4241 4242
{
	int rc = X86EMUL_CONTINUE;
	int mode = ctxt->mode;
4243
	int def_op_bytes, def_ad_bytes, goffset, simd_prefix;
4244
	bool op_prefix = false;
4245
	struct opcode opcode;
4246

4247 4248
	ctxt->memop.type = OP_NONE;
	ctxt->memopp = NULL;
4249 4250 4251
	ctxt->_eip = ctxt->eip;
	ctxt->fetch.start = ctxt->_eip;
	ctxt->fetch.end = ctxt->fetch.start + insn_len;
4252
	if (insn_len > 0)
4253
		memcpy(ctxt->fetch.data, insn, insn_len);
4254 4255 4256 4257 4258 4259 4260 4261 4262 4263 4264 4265 4266 4267 4268 4269 4270

	switch (mode) {
	case X86EMUL_MODE_REAL:
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
		def_op_bytes = def_ad_bytes = 2;
		break;
	case X86EMUL_MODE_PROT32:
		def_op_bytes = def_ad_bytes = 4;
		break;
#ifdef CONFIG_X86_64
	case X86EMUL_MODE_PROT64:
		def_op_bytes = 4;
		def_ad_bytes = 8;
		break;
#endif
	default:
4271
		return EMULATION_FAILED;
4272 4273
	}

4274 4275
	ctxt->op_bytes = def_op_bytes;
	ctxt->ad_bytes = def_ad_bytes;
4276 4277 4278

	/* Legacy prefixes. */
	for (;;) {
4279
		switch (ctxt->b = insn_fetch(u8, ctxt)) {
4280
		case 0x66:	/* operand-size override */
4281
			op_prefix = true;
4282
			/* switch between 2/4 bytes */
4283
			ctxt->op_bytes = def_op_bytes ^ 6;
4284 4285 4286 4287
			break;
		case 0x67:	/* address-size override */
			if (mode == X86EMUL_MODE_PROT64)
				/* switch between 4/8 bytes */
4288
				ctxt->ad_bytes = def_ad_bytes ^ 12;
4289 4290
			else
				/* switch between 2/4 bytes */
4291
				ctxt->ad_bytes = def_ad_bytes ^ 6;
4292 4293 4294 4295 4296
			break;
		case 0x26:	/* ES override */
		case 0x2e:	/* CS override */
		case 0x36:	/* SS override */
		case 0x3e:	/* DS override */
4297
			set_seg_override(ctxt, (ctxt->b >> 3) & 3);
4298 4299 4300
			break;
		case 0x64:	/* FS override */
		case 0x65:	/* GS override */
4301
			set_seg_override(ctxt, ctxt->b & 7);
4302 4303 4304 4305
			break;
		case 0x40 ... 0x4f: /* REX */
			if (mode != X86EMUL_MODE_PROT64)
				goto done_prefixes;
4306
			ctxt->rex_prefix = ctxt->b;
4307 4308
			continue;
		case 0xf0:	/* LOCK */
4309
			ctxt->lock_prefix = 1;
4310 4311 4312
			break;
		case 0xf2:	/* REPNE/REPNZ */
		case 0xf3:	/* REP/REPE/REPZ */
4313
			ctxt->rep_prefix = ctxt->b;
4314 4315 4316 4317 4318 4319 4320
			break;
		default:
			goto done_prefixes;
		}

		/* Any legacy prefix after a REX prefix nullifies its effect. */

4321
		ctxt->rex_prefix = 0;
4322 4323 4324 4325 4326
	}

done_prefixes:

	/* REX prefix. */
4327 4328
	if (ctxt->rex_prefix & 8)
		ctxt->op_bytes = 8;	/* REX.W */
4329 4330

	/* Opcode byte(s). */
4331
	opcode = opcode_table[ctxt->b];
4332
	/* Two-byte opcode? */
4333 4334
	if (ctxt->b == 0x0f) {
		ctxt->twobyte = 1;
4335
		ctxt->b = insn_fetch(u8, ctxt);
4336
		opcode = twobyte_table[ctxt->b];
4337
	}
4338
	ctxt->d = opcode.flags;
4339

4340 4341 4342
	if (ctxt->d & ModRM)
		ctxt->modrm = insn_fetch(u8, ctxt);

4343 4344
	while (ctxt->d & GroupMask) {
		switch (ctxt->d & GroupMask) {
4345
		case Group:
4346
			goffset = (ctxt->modrm >> 3) & 7;
4347 4348 4349
			opcode = opcode.u.group[goffset];
			break;
		case GroupDual:
4350 4351
			goffset = (ctxt->modrm >> 3) & 7;
			if ((ctxt->modrm >> 6) == 3)
4352 4353 4354 4355 4356
				opcode = opcode.u.gdual->mod3[goffset];
			else
				opcode = opcode.u.gdual->mod012[goffset];
			break;
		case RMExt:
4357
			goffset = ctxt->modrm & 7;
4358
			opcode = opcode.u.group[goffset];
4359 4360
			break;
		case Prefix:
4361
			if (ctxt->rep_prefix && op_prefix)
4362
				return EMULATION_FAILED;
4363
			simd_prefix = op_prefix ? 0x66 : ctxt->rep_prefix;
4364 4365 4366 4367 4368 4369 4370
			switch (simd_prefix) {
			case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
			case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
			case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
			case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
			}
			break;
4371 4372 4373 4374 4375 4376
		case Escape:
			if (ctxt->modrm > 0xbf)
				opcode = opcode.u.esc->high[ctxt->modrm - 0xc0];
			else
				opcode = opcode.u.esc->op[(ctxt->modrm >> 3) & 7];
			break;
4377
		default:
4378
			return EMULATION_FAILED;
4379
		}
4380

4381
		ctxt->d &= ~(u64)GroupMask;
4382
		ctxt->d |= opcode.flags;
4383 4384
	}

4385 4386 4387
	ctxt->execute = opcode.u.execute;
	ctxt->check_perm = opcode.check_perm;
	ctxt->intercept = opcode.intercept;
4388 4389

	/* Unrecognised? */
4390
	if (ctxt->d == 0 || (ctxt->d & NotImpl))
4391
		return EMULATION_FAILED;
4392

4393
	if (!(ctxt->d & VendorSpecific) && ctxt->only_vendor_specific_insn)
4394
		return EMULATION_FAILED;
4395

4396 4397
	if (mode == X86EMUL_MODE_PROT64 && (ctxt->d & Stack))
		ctxt->op_bytes = 8;
4398

4399
	if (ctxt->d & Op3264) {
4400
		if (mode == X86EMUL_MODE_PROT64)
4401
			ctxt->op_bytes = 8;
4402
		else
4403
			ctxt->op_bytes = 4;
4404 4405
	}

4406 4407
	if (ctxt->d & Sse)
		ctxt->op_bytes = 16;
A
Avi Kivity 已提交
4408 4409
	else if (ctxt->d & Mmx)
		ctxt->op_bytes = 8;
A
Avi Kivity 已提交
4410

4411
	/* ModRM and SIB bytes. */
4412
	if (ctxt->d & ModRM) {
4413
		rc = decode_modrm(ctxt, &ctxt->memop);
4414 4415 4416
		if (!ctxt->has_seg_override)
			set_seg_override(ctxt, ctxt->modrm_seg);
	} else if (ctxt->d & MemAbs)
4417
		rc = decode_abs(ctxt, &ctxt->memop);
4418 4419 4420
	if (rc != X86EMUL_CONTINUE)
		goto done;

4421 4422
	if (!ctxt->has_seg_override)
		set_seg_override(ctxt, VCPU_SREG_DS);
4423

4424
	ctxt->memop.addr.mem.seg = seg_override(ctxt);
4425

4426 4427
	if (ctxt->memop.type == OP_MEM && ctxt->ad_bytes != 8)
		ctxt->memop.addr.mem.ea = (u32)ctxt->memop.addr.mem.ea;
4428 4429 4430 4431 4432

	/*
	 * Decode and fetch the source operand: register, memory
	 * or immediate.
	 */
4433
	rc = decode_operand(ctxt, &ctxt->src, (ctxt->d >> SrcShift) & OpMask);
4434 4435 4436
	if (rc != X86EMUL_CONTINUE)
		goto done;

4437 4438 4439 4440
	/*
	 * Decode and fetch the second source operand: register, memory
	 * or immediate.
	 */
4441
	rc = decode_operand(ctxt, &ctxt->src2, (ctxt->d >> Src2Shift) & OpMask);
4442 4443 4444
	if (rc != X86EMUL_CONTINUE)
		goto done;

4445
	/* Decode and fetch the destination operand: register or memory. */
4446
	rc = decode_operand(ctxt, &ctxt->dst, (ctxt->d >> DstShift) & OpMask);
4447 4448

done:
4449 4450
	if (ctxt->memopp && ctxt->memopp->type == OP_MEM && ctxt->rip_relative)
		ctxt->memopp->addr.mem.ea += ctxt->_eip;
4451

4452
	return (rc != X86EMUL_CONTINUE) ? EMULATION_FAILED : EMULATION_OK;
4453 4454
}

4455 4456 4457 4458 4459
bool x86_page_table_writing_insn(struct x86_emulate_ctxt *ctxt)
{
	return ctxt->d & PageTable;
}

4460 4461 4462 4463 4464 4465 4466 4467 4468
static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
{
	/* The second termination condition only applies for REPE
	 * and REPNE. Test if the repeat string operation prefix is
	 * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
	 * corresponding termination condition according to:
	 * 	- if REPE/REPZ and ZF = 0 then done
	 * 	- if REPNE/REPNZ and ZF = 1 then done
	 */
4469 4470 4471
	if (((ctxt->b == 0xa6) || (ctxt->b == 0xa7) ||
	     (ctxt->b == 0xae) || (ctxt->b == 0xaf))
	    && (((ctxt->rep_prefix == REPE_PREFIX) &&
4472
		 ((ctxt->eflags & EFLG_ZF) == 0))
4473
		|| ((ctxt->rep_prefix == REPNE_PREFIX) &&
4474 4475 4476 4477 4478 4479
		    ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
		return true;

	return false;
}

A
Avi Kivity 已提交
4480 4481 4482 4483 4484 4485 4486 4487 4488 4489 4490 4491 4492
static int flush_pending_x87_faults(struct x86_emulate_ctxt *ctxt)
{
	bool fault = false;

	ctxt->ops->get_fpu(ctxt);
	asm volatile("1: fwait \n\t"
		     "2: \n\t"
		     ".pushsection .fixup,\"ax\" \n\t"
		     "3: \n\t"
		     "movb $1, %[fault] \n\t"
		     "jmp 2b \n\t"
		     ".popsection \n\t"
		     _ASM_EXTABLE(1b, 3b)
4493
		     : [fault]"+qm"(fault));
A
Avi Kivity 已提交
4494 4495 4496 4497 4498 4499 4500 4501 4502 4503 4504 4505 4506 4507 4508
	ctxt->ops->put_fpu(ctxt);

	if (unlikely(fault))
		return emulate_exception(ctxt, MF_VECTOR, 0, false);

	return X86EMUL_CONTINUE;
}

static void fetch_possible_mmx_operand(struct x86_emulate_ctxt *ctxt,
				       struct operand *op)
{
	if (op->type == OP_MM)
		read_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
}

4509 4510 4511 4512 4513 4514 4515 4516 4517 4518
static int fastop(struct x86_emulate_ctxt *ctxt, void (*fop)(struct fastop *))
{
	ulong flags = (ctxt->eflags & EFLAGS_MASK) | X86_EFLAGS_IF;
	fop += __ffs(ctxt->dst.bytes) * FASTOP_SIZE;
	asm("push %[flags]; popf; call *%[fastop]; pushf; pop %[flags]\n"
	    : "+a"(ctxt->dst.val), "+b"(ctxt->src.val), [flags]"+D"(flags)
	: "c"(ctxt->src2.val), [fastop]"S"(fop));
	ctxt->eflags = (ctxt->eflags & ~EFLAGS_MASK) | (flags & EFLAGS_MASK);
	return X86EMUL_CONTINUE;
}
4519

4520
int x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
4521
{
4522
	const struct x86_emulate_ops *ops = ctxt->ops;
4523
	int rc = X86EMUL_CONTINUE;
4524
	int saved_dst_type = ctxt->dst.type;
4525

4526
	ctxt->mem_read.pos = 0;
4527

4528 4529
	if ((ctxt->mode == X86EMUL_MODE_PROT64 && (ctxt->d & No64)) ||
			(ctxt->d & Undefined)) {
4530
		rc = emulate_ud(ctxt);
4531 4532 4533
		goto done;
	}

4534
	/* LOCK prefix is allowed only with some instructions */
4535
	if (ctxt->lock_prefix && (!(ctxt->d & Lock) || ctxt->dst.type != OP_MEM)) {
4536
		rc = emulate_ud(ctxt);
4537 4538 4539
		goto done;
	}

4540
	if ((ctxt->d & SrcMask) == SrcMemFAddr && ctxt->src.type != OP_MEM) {
4541
		rc = emulate_ud(ctxt);
4542 4543 4544
		goto done;
	}

A
Avi Kivity 已提交
4545 4546
	if (((ctxt->d & (Sse|Mmx)) && ((ops->get_cr(ctxt, 0) & X86_CR0_EM)))
	    || ((ctxt->d & Sse) && !(ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR))) {
A
Avi Kivity 已提交
4547 4548 4549 4550
		rc = emulate_ud(ctxt);
		goto done;
	}

A
Avi Kivity 已提交
4551
	if ((ctxt->d & (Sse|Mmx)) && (ops->get_cr(ctxt, 0) & X86_CR0_TS)) {
A
Avi Kivity 已提交
4552 4553 4554 4555
		rc = emulate_nm(ctxt);
		goto done;
	}

A
Avi Kivity 已提交
4556 4557 4558 4559 4560 4561 4562 4563 4564 4565 4566 4567 4568 4569
	if (ctxt->d & Mmx) {
		rc = flush_pending_x87_faults(ctxt);
		if (rc != X86EMUL_CONTINUE)
			goto done;
		/*
		 * Now that we know the fpu is exception safe, we can fetch
		 * operands from it.
		 */
		fetch_possible_mmx_operand(ctxt, &ctxt->src);
		fetch_possible_mmx_operand(ctxt, &ctxt->src2);
		if (!(ctxt->d & Mov))
			fetch_possible_mmx_operand(ctxt, &ctxt->dst);
	}

4570 4571
	if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
		rc = emulator_check_intercept(ctxt, ctxt->intercept,
4572
					      X86_ICPT_PRE_EXCEPT);
4573 4574 4575 4576
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4577
	/* Privileged instruction can be executed only in CPL=0 */
4578
	if ((ctxt->d & Priv) && ops->cpl(ctxt)) {
4579
		rc = emulate_gp(ctxt, 0);
4580 4581 4582
		goto done;
	}

4583
	/* Instruction can only be executed in protected mode */
4584
	if ((ctxt->d & Prot) && ctxt->mode < X86EMUL_MODE_PROT16) {
4585 4586 4587 4588
		rc = emulate_ud(ctxt);
		goto done;
	}

4589
	/* Do instruction specific permission checks */
4590 4591
	if (ctxt->check_perm) {
		rc = ctxt->check_perm(ctxt);
4592 4593 4594 4595
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4596 4597
	if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
		rc = emulator_check_intercept(ctxt, ctxt->intercept,
4598
					      X86_ICPT_POST_EXCEPT);
4599 4600 4601 4602
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4603
	if (ctxt->rep_prefix && (ctxt->d & String)) {
4604
		/* All REP prefixes have the same first termination condition */
4605
		if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0) {
4606
			ctxt->eip = ctxt->_eip;
4607 4608 4609 4610
			goto done;
		}
	}

4611 4612 4613
	if ((ctxt->src.type == OP_MEM) && !(ctxt->d & NoAccess)) {
		rc = segmented_read(ctxt, ctxt->src.addr.mem,
				    ctxt->src.valptr, ctxt->src.bytes);
4614
		if (rc != X86EMUL_CONTINUE)
4615
			goto done;
4616
		ctxt->src.orig_val64 = ctxt->src.val64;
4617 4618
	}

4619 4620 4621
	if (ctxt->src2.type == OP_MEM) {
		rc = segmented_read(ctxt, ctxt->src2.addr.mem,
				    &ctxt->src2.val, ctxt->src2.bytes);
4622 4623 4624 4625
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4626
	if ((ctxt->d & DstMask) == ImplicitOps)
4627 4628 4629
		goto special_insn;


4630
	if ((ctxt->dst.type == OP_MEM) && !(ctxt->d & Mov)) {
4631
		/* optimisation - avoid slow emulated read if Mov */
4632 4633
		rc = segmented_read(ctxt, ctxt->dst.addr.mem,
				   &ctxt->dst.val, ctxt->dst.bytes);
4634 4635
		if (rc != X86EMUL_CONTINUE)
			goto done;
4636
	}
4637
	ctxt->dst.orig_val = ctxt->dst.val;
4638

4639 4640
special_insn:

4641 4642
	if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
		rc = emulator_check_intercept(ctxt, ctxt->intercept,
4643
					      X86_ICPT_POST_MEMACCESS);
4644 4645 4646 4647
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4648
	if (ctxt->execute) {
4649 4650 4651 4652 4653 4654 4655
		if (ctxt->d & Fastop) {
			void (*fop)(struct fastop *) = (void *)ctxt->execute;
			rc = fastop(ctxt, fop);
			if (rc != X86EMUL_CONTINUE)
				goto done;
			goto writeback;
		}
4656
		rc = ctxt->execute(ctxt);
4657 4658 4659 4660 4661
		if (rc != X86EMUL_CONTINUE)
			goto done;
		goto writeback;
	}

4662
	if (ctxt->twobyte)
A
Avi Kivity 已提交
4663 4664
		goto twobyte_insn;

4665
	switch (ctxt->b) {
A
Avi Kivity 已提交
4666
	case 0x63:		/* movsxd */
4667
		if (ctxt->mode != X86EMUL_MODE_PROT64)
A
Avi Kivity 已提交
4668
			goto cannot_emulate;
4669
		ctxt->dst.val = (s32) ctxt->src.val;
A
Avi Kivity 已提交
4670
		break;
4671
	case 0x70 ... 0x7f: /* jcc (short) */
4672 4673
		if (test_cc(ctxt->b, ctxt->eflags))
			jmp_rel(ctxt, ctxt->src.val);
4674
		break;
N
Nitin A Kamble 已提交
4675
	case 0x8d: /* lea r16/r32, m */
4676
		ctxt->dst.val = ctxt->src.addr.mem.ea;
N
Nitin A Kamble 已提交
4677
		break;
4678
	case 0x90 ... 0x97: /* nop / xchg reg, rax */
4679
		if (ctxt->dst.addr.reg == reg_rmw(ctxt, VCPU_REGS_RAX))
4680
			break;
4681 4682
		rc = em_xchg(ctxt);
		break;
4683
	case 0x98: /* cbw/cwde/cdqe */
4684 4685 4686 4687
		switch (ctxt->op_bytes) {
		case 2: ctxt->dst.val = (s8)ctxt->dst.val; break;
		case 4: ctxt->dst.val = (s16)ctxt->dst.val; break;
		case 8: ctxt->dst.val = (s32)ctxt->dst.val; break;
4688 4689
		}
		break;
4690
	case 0xcc:		/* int3 */
4691 4692
		rc = emulate_int(ctxt, 3);
		break;
4693
	case 0xcd:		/* int n */
4694
		rc = emulate_int(ctxt, ctxt->src.val);
4695 4696
		break;
	case 0xce:		/* into */
4697 4698
		if (ctxt->eflags & EFLG_OF)
			rc = emulate_int(ctxt, 4);
4699
		break;
4700
	case 0xe9: /* jmp rel */
4701
	case 0xeb: /* jmp rel short */
4702 4703
		jmp_rel(ctxt, ctxt->src.val);
		ctxt->dst.type = OP_NONE; /* Disable writeback. */
4704
		break;
4705
	case 0xf4:              /* hlt */
4706
		ctxt->ops->halt(ctxt);
4707
		break;
4708 4709 4710 4711 4712 4713 4714
	case 0xf5:	/* cmc */
		/* complement carry flag from eflags reg */
		ctxt->eflags ^= EFLG_CF;
		break;
	case 0xf8: /* clc */
		ctxt->eflags &= ~EFLG_CF;
		break;
4715 4716 4717
	case 0xf9: /* stc */
		ctxt->eflags |= EFLG_CF;
		break;
4718 4719 4720 4721 4722 4723
	case 0xfc: /* cld */
		ctxt->eflags &= ~EFLG_DF;
		break;
	case 0xfd: /* std */
		ctxt->eflags |= EFLG_DF;
		break;
4724 4725
	default:
		goto cannot_emulate;
A
Avi Kivity 已提交
4726
	}
4727

4728 4729 4730
	if (rc != X86EMUL_CONTINUE)
		goto done;

4731
writeback:
4732
	rc = writeback(ctxt);
4733
	if (rc != X86EMUL_CONTINUE)
4734 4735
		goto done;

4736 4737 4738 4739
	/*
	 * restore dst type in case the decoding will be reused
	 * (happens for string instruction )
	 */
4740
	ctxt->dst.type = saved_dst_type;
4741

4742
	if ((ctxt->d & SrcMask) == SrcSI)
4743
		string_addr_inc(ctxt, VCPU_REGS_RSI, &ctxt->src);
4744

4745
	if ((ctxt->d & DstMask) == DstDI)
4746
		string_addr_inc(ctxt, VCPU_REGS_RDI, &ctxt->dst);
4747

4748
	if (ctxt->rep_prefix && (ctxt->d & String)) {
4749
		unsigned int count;
4750
		struct read_cache *r = &ctxt->io_read;
4751 4752 4753 4754 4755 4756
		if ((ctxt->d & SrcMask) == SrcSI)
			count = ctxt->src.count;
		else
			count = ctxt->dst.count;
		register_address_increment(ctxt, reg_rmw(ctxt, VCPU_REGS_RCX),
				-count);
4757

4758 4759 4760 4761 4762
		if (!string_insn_completed(ctxt)) {
			/*
			 * Re-enter guest when pio read ahead buffer is empty
			 * or, if it is not used, after each 1024 iteration.
			 */
4763
			if ((r->end != 0 || reg_read(ctxt, VCPU_REGS_RCX) & 0x3ff) &&
4764 4765 4766 4767 4768 4769
			    (r->end == 0 || r->end != r->pos)) {
				/*
				 * Reset read cache. Usually happens before
				 * decode, but since instruction is restarted
				 * we have to do it here.
				 */
4770
				ctxt->mem_read.end = 0;
4771
				writeback_registers(ctxt);
4772 4773 4774
				return EMULATION_RESTART;
			}
			goto done; /* skip rip writeback */
4775
		}
4776
	}
4777

4778
	ctxt->eip = ctxt->_eip;
4779 4780

done:
4781 4782
	if (rc == X86EMUL_PROPAGATE_FAULT)
		ctxt->have_exception = true;
4783 4784 4785
	if (rc == X86EMUL_INTERCEPTED)
		return EMULATION_INTERCEPTED;

4786 4787 4788
	if (rc == X86EMUL_CONTINUE)
		writeback_registers(ctxt);

4789
	return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
A
Avi Kivity 已提交
4790 4791

twobyte_insn:
4792
	switch (ctxt->b) {
4793
	case 0x09:		/* wbinvd */
4794
		(ctxt->ops->wbinvd)(ctxt);
4795 4796
		break;
	case 0x08:		/* invd */
4797 4798 4799 4800
	case 0x0d:		/* GrpP (prefetch) */
	case 0x18:		/* Grp16 (prefetch/nop) */
		break;
	case 0x20: /* mov cr, reg */
4801
		ctxt->dst.val = ops->get_cr(ctxt, ctxt->modrm_reg);
4802
		break;
A
Avi Kivity 已提交
4803
	case 0x21: /* mov from dr to reg */
4804
		ops->get_dr(ctxt, ctxt->modrm_reg, &ctxt->dst.val);
A
Avi Kivity 已提交
4805 4806
		break;
	case 0x40 ... 0x4f:	/* cmov */
4807 4808 4809
		ctxt->dst.val = ctxt->dst.orig_val = ctxt->src.val;
		if (!test_cc(ctxt->b, ctxt->eflags))
			ctxt->dst.type = OP_NONE; /* no writeback */
A
Avi Kivity 已提交
4810
		break;
4811
	case 0x80 ... 0x8f: /* jnz rel, etc*/
4812 4813
		if (test_cc(ctxt->b, ctxt->eflags))
			jmp_rel(ctxt, ctxt->src.val);
4814
		break;
4815
	case 0x90 ... 0x9f:     /* setcc r/m8 */
4816
		ctxt->dst.val = test_cc(ctxt->b, ctxt->eflags);
4817
		break;
4818 4819
	case 0xae:              /* clflush */
		break;
A
Avi Kivity 已提交
4820
	case 0xb6 ... 0xb7:	/* movzx */
4821
		ctxt->dst.bytes = ctxt->op_bytes;
4822
		ctxt->dst.val = (ctxt->src.bytes == 1) ? (u8) ctxt->src.val
4823
						       : (u16) ctxt->src.val;
A
Avi Kivity 已提交
4824 4825
		break;
	case 0xbe ... 0xbf:	/* movsx */
4826
		ctxt->dst.bytes = ctxt->op_bytes;
4827
		ctxt->dst.val = (ctxt->src.bytes == 1) ? (s8) ctxt->src.val :
4828
							(s16) ctxt->src.val;
A
Avi Kivity 已提交
4829
		break;
4830
	case 0xc0 ... 0xc1:	/* xadd */
4831
		fastop(ctxt, em_add);
4832
		/* Write back the register source. */
4833 4834
		ctxt->src.val = ctxt->dst.orig_val;
		write_register_operand(&ctxt->src);
4835
		break;
4836
	case 0xc3:		/* movnti */
4837 4838 4839
		ctxt->dst.bytes = ctxt->op_bytes;
		ctxt->dst.val = (ctxt->op_bytes == 4) ? (u32) ctxt->src.val :
							(u64) ctxt->src.val;
4840
		break;
4841 4842
	default:
		goto cannot_emulate;
A
Avi Kivity 已提交
4843
	}
4844 4845 4846 4847

	if (rc != X86EMUL_CONTINUE)
		goto done;

A
Avi Kivity 已提交
4848 4849 4850
	goto writeback;

cannot_emulate:
4851
	return EMULATION_FAILED;
A
Avi Kivity 已提交
4852
}
4853 4854 4855 4856 4857 4858 4859 4860 4861 4862

void emulator_invalidate_register_cache(struct x86_emulate_ctxt *ctxt)
{
	invalidate_registers(ctxt);
}

void emulator_writeback_register_cache(struct x86_emulate_ctxt *ctxt)
{
	writeback_registers(ctxt);
}