cpu-probe.c 28.6 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4
/*
 * Processor capabilities determination functions.
 *
 * Copyright (C) xxxx  the Anonymous
5
 * Copyright (C) 1994 - 2006 Ralf Baechle
6
 * Copyright (C) 2003, 2004  Maciej W. Rozycki
R
Ralf Baechle 已提交
7
 * Copyright (C) 2001, 2004, 2011, 2012	 MIPS Technologies, Inc.
L
Linus Torvalds 已提交
8 9 10 11 12 13 14 15 16
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License
 * as published by the Free Software Foundation; either version
 * 2 of the License, or (at your option) any later version.
 */
#include <linux/init.h>
#include <linux/kernel.h>
#include <linux/ptrace.h>
17
#include <linux/smp.h>
L
Linus Torvalds 已提交
18
#include <linux/stddef.h>
19
#include <linux/export.h>
L
Linus Torvalds 已提交
20

21
#include <asm/bugs.h>
L
Linus Torvalds 已提交
22
#include <asm/cpu.h>
23
#include <asm/cpu-type.h>
L
Linus Torvalds 已提交
24 25
#include <asm/fpu.h>
#include <asm/mipsregs.h>
26
#include <asm/watch.h>
27
#include <asm/elf.h>
28
#include <asm/spram.h>
29 30
#include <asm/uaccess.h>

31
static int mips_fpu_disabled;
32 33 34 35 36 37 38 39 40 41 42

static int __init fpu_disable(char *s)
{
	cpu_data[0].options &= ~MIPS_CPU_FPU;
	mips_fpu_disabled = 1;

	return 1;
}

__setup("nofpu", fpu_disable);

43
int mips_dsp_disabled;
44 45 46

static int __init dsp_disable(char *s)
{
47
	cpu_data[0].ases &= ~(MIPS_ASE_DSP | MIPS_ASE_DSP2P);
48 49 50 51 52 53 54
	mips_dsp_disabled = 1;

	return 1;
}

__setup("nodsp", dsp_disable);

M
Marc St-Jean 已提交
55 56 57 58
static inline void check_errata(void)
{
	struct cpuinfo_mips *c = &current_cpu_data;

59
	switch (current_cpu_type()) {
M
Marc St-Jean 已提交
60 61 62 63 64 65 66 67 68 69 70 71 72 73
	case CPU_34K:
		/*
		 * Erratum "RPS May Cause Incorrect Instruction Execution"
		 * This code only handles VPE0, any SMP/SMTC/RTOS code
		 * making use of VPE1 will be responsable for that VPE.
		 */
		if ((c->processor_id & PRID_REV_MASK) <= PRID_REV_34K_V1_0_2)
			write_c0_config7(read_c0_config7() | MIPS_CONF7_RPS);
		break;
	default:
		break;
	}
}

L
Linus Torvalds 已提交
74 75
void __init check_bugs32(void)
{
M
Marc St-Jean 已提交
76
	check_errata();
L
Linus Torvalds 已提交
77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100
}

/*
 * Probe whether cpu has config register by trying to play with
 * alternate cache bit and see whether it matters.
 * It's used by cpu_probe to distinguish between R3000A and R3081.
 */
static inline int cpu_has_confreg(void)
{
#ifdef CONFIG_CPU_R3000
	extern unsigned long r3k_cache_size(unsigned long);
	unsigned long size1, size2;
	unsigned long cfg = read_c0_conf();

	size1 = r3k_cache_size(ST0_ISC);
	write_c0_conf(cfg ^ R30XX_CONF_AC);
	size2 = r3k_cache_size(ST0_ISC);
	write_c0_conf(cfg);
	return size1 != size2;
#else
	return 0;
#endif
}

101 102 103 104 105 106
static inline void set_elf_platform(int cpu, const char *plat)
{
	if (cpu == 0)
		__elf_platform = plat;
}

L
Linus Torvalds 已提交
107 108 109 110 111 112 113 114
/*
 * Get the FPU Implementation/Revision.
 */
static inline unsigned long cpu_get_fpu_id(void)
{
	unsigned long tmp, fpu_id;

	tmp = read_c0_status();
115
	__enable_fpu(FPU_AS_IS);
L
Linus Torvalds 已提交
116 117 118 119 120 121 122 123 124 125
	fpu_id = read_32bit_cp1_register(CP1_REVISION);
	write_c0_status(tmp);
	return fpu_id;
}

/*
 * Check the CPU has an FPU the official way.
 */
static inline int __cpu_has_fpu(void)
{
126
	return ((cpu_get_fpu_id() & FPIR_IMP_MASK) != FPIR_IMP_NONE);
L
Linus Torvalds 已提交
127 128
}

129 130 131
static inline void cpu_probe_vmbits(struct cpuinfo_mips *c)
{
#ifdef __NEED_VMBITS_PROBE
132
	write_c0_entryhi(0x3fffffffffffe000ULL);
133
	back_to_back_c0_hazard();
134
	c->vmbits = fls64(read_c0_entryhi() & 0x3fffffffffffe000ULL);
135 136 137
#endif
}

138
static void set_isa(struct cpuinfo_mips *c, unsigned int isa)
139 140 141 142 143 144 145 146 147 148 149
{
	switch (isa) {
	case MIPS_CPU_ISA_M64R2:
		c->isa_level |= MIPS_CPU_ISA_M32R2 | MIPS_CPU_ISA_M64R2;
	case MIPS_CPU_ISA_M64R1:
		c->isa_level |= MIPS_CPU_ISA_M32R1 | MIPS_CPU_ISA_M64R1;
	case MIPS_CPU_ISA_V:
		c->isa_level |= MIPS_CPU_ISA_V;
	case MIPS_CPU_ISA_IV:
		c->isa_level |= MIPS_CPU_ISA_IV;
	case MIPS_CPU_ISA_III:
150
		c->isa_level |= MIPS_CPU_ISA_II | MIPS_CPU_ISA_III;
151 152 153 154 155 156 157 158 159 160 161 162
		break;

	case MIPS_CPU_ISA_M32R2:
		c->isa_level |= MIPS_CPU_ISA_M32R2;
	case MIPS_CPU_ISA_M32R1:
		c->isa_level |= MIPS_CPU_ISA_M32R1;
	case MIPS_CPU_ISA_II:
		c->isa_level |= MIPS_CPU_ISA_II;
		break;
	}
}

163
static char unknown_isa[] = KERN_ERR \
164 165
	"Unsupported ISA type, c0.config0: %d.";

L
Leonid Yegoshin 已提交
166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184
static void set_ftlb_enable(struct cpuinfo_mips *c, int enable)
{
	unsigned int config6;
	/*
	 * Config6 is implementation dependent and it's currently only
	 * used by proAptiv
	 */
	if (c->cputype == CPU_PROAPTIV) {
		config6 = read_c0_config6();
		if (enable)
			/* Enable FTLB */
			write_c0_config6(config6 | MIPS_CONF6_FTLBEN);
		else
			/* Disable FTLB */
			write_c0_config6(config6 &  ~MIPS_CONF6_FTLBEN);
		back_to_back_c0_hazard();
	}
}

185 186 187 188 189 190 191
static inline unsigned int decode_config0(struct cpuinfo_mips *c)
{
	unsigned int config0;
	int isa;

	config0 = read_c0_config();

L
Leonid Yegoshin 已提交
192 193 194 195 196
	/*
	 * Look for Standard TLB or Dual VTLB and FTLB
	 */
	if ((((config0 & MIPS_CONF_MT) >> 7) == 1) ||
	    (((config0 & MIPS_CONF_MT) >> 7) == 4))
197
		c->options |= MIPS_CPU_TLB;
L
Leonid Yegoshin 已提交
198

199 200 201 202 203
	isa = (config0 & MIPS_CONF_AT) >> 13;
	switch (isa) {
	case 0:
		switch ((config0 & MIPS_CONF_AR) >> 10) {
		case 0:
204
			set_isa(c, MIPS_CPU_ISA_M32R1);
205 206
			break;
		case 1:
207
			set_isa(c, MIPS_CPU_ISA_M32R2);
208 209 210 211 212 213 214 215
			break;
		default:
			goto unknown;
		}
		break;
	case 2:
		switch ((config0 & MIPS_CONF_AR) >> 10) {
		case 0:
216
			set_isa(c, MIPS_CPU_ISA_M64R1);
217 218
			break;
		case 1:
219
			set_isa(c, MIPS_CPU_ISA_M64R2);
220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252
			break;
		default:
			goto unknown;
		}
		break;
	default:
		goto unknown;
	}

	return config0 & MIPS_CONF_M;

unknown:
	panic(unknown_isa, config0);
}

static inline unsigned int decode_config1(struct cpuinfo_mips *c)
{
	unsigned int config1;

	config1 = read_c0_config1();

	if (config1 & MIPS_CONF1_MD)
		c->ases |= MIPS_ASE_MDMX;
	if (config1 & MIPS_CONF1_WR)
		c->options |= MIPS_CPU_WATCH;
	if (config1 & MIPS_CONF1_CA)
		c->ases |= MIPS_ASE_MIPS16;
	if (config1 & MIPS_CONF1_EP)
		c->options |= MIPS_CPU_EJTAG;
	if (config1 & MIPS_CONF1_FP) {
		c->options |= MIPS_CPU_FPU;
		c->options |= MIPS_CPU_32FPR;
	}
L
Leonid Yegoshin 已提交
253
	if (cpu_has_tlb) {
254
		c->tlbsize = ((config1 & MIPS_CONF1_TLBS) >> 25) + 1;
L
Leonid Yegoshin 已提交
255 256 257
		c->tlbsizevtlb = c->tlbsize;
		c->tlbsizeftlbsets = 0;
	}
258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279

	return config1 & MIPS_CONF_M;
}

static inline unsigned int decode_config2(struct cpuinfo_mips *c)
{
	unsigned int config2;

	config2 = read_c0_config2();

	if (config2 & MIPS_CONF2_SL)
		c->scache.flags &= ~MIPS_CACHE_NOT_PRESENT;

	return config2 & MIPS_CONF_M;
}

static inline unsigned int decode_config3(struct cpuinfo_mips *c)
{
	unsigned int config3;

	config3 = read_c0_config3();

280
	if (config3 & MIPS_CONF3_SM) {
281
		c->ases |= MIPS_ASE_SMARTMIPS;
282 283 284 285
		c->options |= MIPS_CPU_RIXI;
	}
	if (config3 & MIPS_CONF3_RXI)
		c->options |= MIPS_CPU_RIXI;
286 287
	if (config3 & MIPS_CONF3_DSP)
		c->ases |= MIPS_ASE_DSP;
288 289
	if (config3 & MIPS_CONF3_DSP2P)
		c->ases |= MIPS_ASE_DSP2P;
290 291 292 293 294 295 296 297
	if (config3 & MIPS_CONF3_VINT)
		c->options |= MIPS_CPU_VINT;
	if (config3 & MIPS_CONF3_VEIC)
		c->options |= MIPS_CPU_VEIC;
	if (config3 & MIPS_CONF3_MT)
		c->ases |= MIPS_ASE_MIPSMT;
	if (config3 & MIPS_CONF3_ULRI)
		c->options |= MIPS_CPU_ULRI;
298 299
	if (config3 & MIPS_CONF3_ISA)
		c->options |= MIPS_CPU_MICROMIPS;
300 301
	if (config3 & MIPS_CONF3_VZ)
		c->ases |= MIPS_ASE_VZ;
302 303
	if (config3 & MIPS_CONF3_SC)
		c->options |= MIPS_CPU_SEGMENTS;
304 305 306 307 308 309 310

	return config3 & MIPS_CONF_M;
}

static inline unsigned int decode_config4(struct cpuinfo_mips *c)
{
	unsigned int config4;
L
Leonid Yegoshin 已提交
311 312 313
	unsigned int newcf4;
	unsigned int mmuextdef;
	unsigned int ftlb_page = MIPS_CONF4_FTLBPAGESIZE;
314 315 316

	config4 = read_c0_config4();

317 318 319
	if (cpu_has_tlb) {
		if (((config4 & MIPS_CONF4_IE) >> 29) == 2)
			c->options |= MIPS_CPU_TLBINV;
L
Leonid Yegoshin 已提交
320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354
		mmuextdef = config4 & MIPS_CONF4_MMUEXTDEF;
		switch (mmuextdef) {
		case MIPS_CONF4_MMUEXTDEF_MMUSIZEEXT:
			c->tlbsize += (config4 & MIPS_CONF4_MMUSIZEEXT) * 0x40;
			c->tlbsizevtlb = c->tlbsize;
			break;
		case MIPS_CONF4_MMUEXTDEF_VTLBSIZEEXT:
			c->tlbsizevtlb +=
				((config4 & MIPS_CONF4_VTLBSIZEEXT) >>
				  MIPS_CONF4_VTLBSIZEEXT_SHIFT) * 0x40;
			c->tlbsize = c->tlbsizevtlb;
			ftlb_page = MIPS_CONF4_VFTLBPAGESIZE;
			/* fall through */
		case MIPS_CONF4_MMUEXTDEF_FTLBSIZEEXT:
			newcf4 = (config4 & ~ftlb_page) |
				(page_size_ftlb(mmuextdef) <<
				 MIPS_CONF4_FTLBPAGESIZE_SHIFT);
			write_c0_config4(newcf4);
			back_to_back_c0_hazard();
			config4 = read_c0_config4();
			if (config4 != newcf4) {
				pr_err("PAGE_SIZE 0x%lx is not supported by FTLB (config4=0x%x)\n",
				       PAGE_SIZE, config4);
				/* Switch FTLB off */
				set_ftlb_enable(c, 0);
				break;
			}
			c->tlbsizeftlbsets = 1 <<
				((config4 & MIPS_CONF4_FTLBSETS) >>
				 MIPS_CONF4_FTLBSETS_SHIFT);
			c->tlbsizeftlbways = ((config4 & MIPS_CONF4_FTLBWAYS) >>
					      MIPS_CONF4_FTLBWAYS_SHIFT) + 2;
			c->tlbsize += c->tlbsizeftlbways * c->tlbsizeftlbsets;
			break;
		}
355 356
	}

357 358 359 360 361
	c->kscratch_mask = (config4 >> 16) & 0xff;

	return config4 & MIPS_CONF_M;
}

362 363 364 365 366 367 368 369 370 371 372
static inline unsigned int decode_config5(struct cpuinfo_mips *c)
{
	unsigned int config5;

	config5 = read_c0_config5();
	config5 &= ~MIPS_CONF5_UFR;
	write_c0_config5(config5);

	return config5 & MIPS_CONF_M;
}

373
static void decode_configs(struct cpuinfo_mips *c)
374 375 376 377 378 379 380 381 382
{
	int ok;

	/* MIPS32 or MIPS64 compliant CPU.  */
	c->options = MIPS_CPU_4KEX | MIPS_CPU_4K_CACHE | MIPS_CPU_COUNTER |
		     MIPS_CPU_DIVEC | MIPS_CPU_LLSC | MIPS_CPU_MCHECK;

	c->scache.flags = MIPS_CACHE_NOT_PRESENT;

L
Leonid Yegoshin 已提交
383 384 385
	/* Enable FTLB if present */
	set_ftlb_enable(c, 1);

386
	ok = decode_config0(c);			/* Read Config registers.  */
R
Ralf Baechle 已提交
387
	BUG_ON(!ok);				/* Arch spec violation!	 */
388 389 390 391 392 393 394 395
	if (ok)
		ok = decode_config1(c);
	if (ok)
		ok = decode_config2(c);
	if (ok)
		ok = decode_config3(c);
	if (ok)
		ok = decode_config4(c);
396 397
	if (ok)
		ok = decode_config5(c);
398 399 400

	mips_probe_watch_registers(c);

401
#ifndef CONFIG_MIPS_CPS
402 403
	if (cpu_has_mips_r2)
		c->core = read_c0_ebase() & 0x3ff;
404
#endif
405 406
}

R
Ralf Baechle 已提交
407
#define R4K_OPTS (MIPS_CPU_TLB | MIPS_CPU_4KEX | MIPS_CPU_4K_CACHE \
L
Linus Torvalds 已提交
408 409
		| MIPS_CPU_COUNTER)

410
static inline void cpu_probe_legacy(struct cpuinfo_mips *c, unsigned int cpu)
L
Linus Torvalds 已提交
411
{
412
	switch (c->processor_id & PRID_IMP_MASK) {
L
Linus Torvalds 已提交
413 414
	case PRID_IMP_R2000:
		c->cputype = CPU_R2000;
415
		__cpu_name[cpu] = "R2000";
R
Ralf Baechle 已提交
416
		c->options = MIPS_CPU_TLB | MIPS_CPU_3K_CACHE |
S
Steven J. Hill 已提交
417
			     MIPS_CPU_NOFPUEX;
L
Linus Torvalds 已提交
418 419 420 421 422
		if (__cpu_has_fpu())
			c->options |= MIPS_CPU_FPU;
		c->tlbsize = 64;
		break;
	case PRID_IMP_R3000:
423
		if ((c->processor_id & PRID_REV_MASK) == PRID_REV_R3000A) {
424
			if (cpu_has_confreg()) {
L
Linus Torvalds 已提交
425
				c->cputype = CPU_R3081E;
426 427
				__cpu_name[cpu] = "R3081";
			} else {
L
Linus Torvalds 已提交
428
				c->cputype = CPU_R3000A;
429 430 431
				__cpu_name[cpu] = "R3000A";
			}
		} else {
L
Linus Torvalds 已提交
432
			c->cputype = CPU_R3000;
433 434
			__cpu_name[cpu] = "R3000";
		}
R
Ralf Baechle 已提交
435
		c->options = MIPS_CPU_TLB | MIPS_CPU_3K_CACHE |
S
Steven J. Hill 已提交
436
			     MIPS_CPU_NOFPUEX;
L
Linus Torvalds 已提交
437 438 439 440 441 442
		if (__cpu_has_fpu())
			c->options |= MIPS_CPU_FPU;
		c->tlbsize = 64;
		break;
	case PRID_IMP_R4000:
		if (read_c0_config() & CONF_SC) {
443 444
			if ((c->processor_id & PRID_REV_MASK) >=
			    PRID_REV_R4400) {
L
Linus Torvalds 已提交
445
				c->cputype = CPU_R4400PC;
446 447
				__cpu_name[cpu] = "R4400PC";
			} else {
L
Linus Torvalds 已提交
448
				c->cputype = CPU_R4000PC;
449 450
				__cpu_name[cpu] = "R4000PC";
			}
L
Linus Torvalds 已提交
451
		} else {
452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471
			int cca = read_c0_config() & CONF_CM_CMASK;
			int mc;

			/*
			 * SC and MC versions can't be reliably told apart,
			 * but only the latter support coherent caching
			 * modes so assume the firmware has set the KSEG0
			 * coherency attribute reasonably (if uncached, we
			 * assume SC).
			 */
			switch (cca) {
			case CONF_CM_CACHABLE_CE:
			case CONF_CM_CACHABLE_COW:
			case CONF_CM_CACHABLE_CUW:
				mc = 1;
				break;
			default:
				mc = 0;
				break;
			}
472 473
			if ((c->processor_id & PRID_REV_MASK) >=
			    PRID_REV_R4400) {
474 475
				c->cputype = mc ? CPU_R4400MC : CPU_R4400SC;
				__cpu_name[cpu] = mc ? "R4400MC" : "R4400SC";
476
			} else {
477 478
				c->cputype = mc ? CPU_R4000MC : CPU_R4000SC;
				__cpu_name[cpu] = mc ? "R4000MC" : "R4000SC";
479
			}
L
Linus Torvalds 已提交
480 481
		}

482
		set_isa(c, MIPS_CPU_ISA_III);
L
Linus Torvalds 已提交
483
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
484 485
			     MIPS_CPU_WATCH | MIPS_CPU_VCE |
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
486 487 488
		c->tlbsize = 48;
		break;
	case PRID_IMP_VR41XX:
489 490 491
		set_isa(c, MIPS_CPU_ISA_III);
		c->options = R4K_OPTS;
		c->tlbsize = 32;
L
Linus Torvalds 已提交
492 493 494
		switch (c->processor_id & 0xf0) {
		case PRID_REV_VR4111:
			c->cputype = CPU_VR4111;
495
			__cpu_name[cpu] = "NEC VR4111";
L
Linus Torvalds 已提交
496 497 498
			break;
		case PRID_REV_VR4121:
			c->cputype = CPU_VR4121;
499
			__cpu_name[cpu] = "NEC VR4121";
L
Linus Torvalds 已提交
500 501
			break;
		case PRID_REV_VR4122:
502
			if ((c->processor_id & 0xf) < 0x3) {
L
Linus Torvalds 已提交
503
				c->cputype = CPU_VR4122;
504 505
				__cpu_name[cpu] = "NEC VR4122";
			} else {
L
Linus Torvalds 已提交
506
				c->cputype = CPU_VR4181A;
507 508
				__cpu_name[cpu] = "NEC VR4181A";
			}
L
Linus Torvalds 已提交
509 510
			break;
		case PRID_REV_VR4130:
511
			if ((c->processor_id & 0xf) < 0x4) {
L
Linus Torvalds 已提交
512
				c->cputype = CPU_VR4131;
513 514
				__cpu_name[cpu] = "NEC VR4131";
			} else {
L
Linus Torvalds 已提交
515
				c->cputype = CPU_VR4133;
516
				c->options |= MIPS_CPU_LLSC;
517 518
				__cpu_name[cpu] = "NEC VR4133";
			}
L
Linus Torvalds 已提交
519 520 521 522
			break;
		default:
			printk(KERN_INFO "Unexpected CPU of NEC VR4100 series\n");
			c->cputype = CPU_VR41XX;
523
			__cpu_name[cpu] = "NEC Vr41xx";
L
Linus Torvalds 已提交
524 525 526 527 528
			break;
		}
		break;
	case PRID_IMP_R4300:
		c->cputype = CPU_R4300;
529
		__cpu_name[cpu] = "R4300";
530
		set_isa(c, MIPS_CPU_ISA_III);
L
Linus Torvalds 已提交
531
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
532
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
533 534 535 536
		c->tlbsize = 32;
		break;
	case PRID_IMP_R4600:
		c->cputype = CPU_R4600;
537
		__cpu_name[cpu] = "R4600";
538
		set_isa(c, MIPS_CPU_ISA_III);
T
Thiemo Seufer 已提交
539 540
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
541 542 543
		c->tlbsize = 48;
		break;
	#if 0
S
Steven J. Hill 已提交
544
	case PRID_IMP_R4650:
L
Linus Torvalds 已提交
545 546 547 548 549 550
		/*
		 * This processor doesn't have an MMU, so it's not
		 * "real easy" to run Linux on it. It is left purely
		 * for documentation.  Commented out because it shares
		 * it's c0_prid id number with the TX3900.
		 */
551
		c->cputype = CPU_R4650;
552
		__cpu_name[cpu] = "R4650";
553
		set_isa(c, MIPS_CPU_ISA_III);
L
Linus Torvalds 已提交
554
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_LLSC;
S
Steven J. Hill 已提交
555
		c->tlbsize = 48;
L
Linus Torvalds 已提交
556 557 558
		break;
	#endif
	case PRID_IMP_TX39:
R
Ralf Baechle 已提交
559
		c->options = MIPS_CPU_TLB | MIPS_CPU_TX39_CACHE;
L
Linus Torvalds 已提交
560 561 562

		if ((c->processor_id & 0xf0) == (PRID_REV_TX3927 & 0xf0)) {
			c->cputype = CPU_TX3927;
563
			__cpu_name[cpu] = "TX3927";
L
Linus Torvalds 已提交
564 565
			c->tlbsize = 64;
		} else {
566
			switch (c->processor_id & PRID_REV_MASK) {
L
Linus Torvalds 已提交
567 568
			case PRID_REV_TX3912:
				c->cputype = CPU_TX3912;
569
				__cpu_name[cpu] = "TX3912";
L
Linus Torvalds 已提交
570 571 572 573
				c->tlbsize = 32;
				break;
			case PRID_REV_TX3922:
				c->cputype = CPU_TX3922;
574
				__cpu_name[cpu] = "TX3922";
L
Linus Torvalds 已提交
575 576 577 578 579 580 581
				c->tlbsize = 64;
				break;
			}
		}
		break;
	case PRID_IMP_R4700:
		c->cputype = CPU_R4700;
582
		__cpu_name[cpu] = "R4700";
583
		set_isa(c, MIPS_CPU_ISA_III);
L
Linus Torvalds 已提交
584
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
585
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
586 587 588 589
		c->tlbsize = 48;
		break;
	case PRID_IMP_TX49:
		c->cputype = CPU_TX49XX;
590
		__cpu_name[cpu] = "R49XX";
591
		set_isa(c, MIPS_CPU_ISA_III);
L
Linus Torvalds 已提交
592 593 594 595 596 597 598
		c->options = R4K_OPTS | MIPS_CPU_LLSC;
		if (!(c->processor_id & 0x08))
			c->options |= MIPS_CPU_FPU | MIPS_CPU_32FPR;
		c->tlbsize = 48;
		break;
	case PRID_IMP_R5000:
		c->cputype = CPU_R5000;
599
		__cpu_name[cpu] = "R5000";
600
		set_isa(c, MIPS_CPU_ISA_IV);
L
Linus Torvalds 已提交
601
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
602
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
603 604 605 606
		c->tlbsize = 48;
		break;
	case PRID_IMP_R5432:
		c->cputype = CPU_R5432;
607
		__cpu_name[cpu] = "R5432";
608
		set_isa(c, MIPS_CPU_ISA_IV);
L
Linus Torvalds 已提交
609
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
610
			     MIPS_CPU_WATCH | MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
611 612 613 614
		c->tlbsize = 48;
		break;
	case PRID_IMP_R5500:
		c->cputype = CPU_R5500;
615
		__cpu_name[cpu] = "R5500";
616
		set_isa(c, MIPS_CPU_ISA_IV);
L
Linus Torvalds 已提交
617
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
618
			     MIPS_CPU_WATCH | MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
619 620 621 622
		c->tlbsize = 48;
		break;
	case PRID_IMP_NEVADA:
		c->cputype = CPU_NEVADA;
623
		__cpu_name[cpu] = "Nevada";
624
		set_isa(c, MIPS_CPU_ISA_IV);
L
Linus Torvalds 已提交
625
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
626
			     MIPS_CPU_DIVEC | MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
627 628 629 630
		c->tlbsize = 48;
		break;
	case PRID_IMP_R6000:
		c->cputype = CPU_R6000;
631
		__cpu_name[cpu] = "R6000";
632
		set_isa(c, MIPS_CPU_ISA_II);
L
Linus Torvalds 已提交
633
		c->options = MIPS_CPU_TLB | MIPS_CPU_FPU |
S
Steven J. Hill 已提交
634
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
635 636 637 638
		c->tlbsize = 32;
		break;
	case PRID_IMP_R6000A:
		c->cputype = CPU_R6000A;
639
		__cpu_name[cpu] = "R6000A";
640
		set_isa(c, MIPS_CPU_ISA_II);
L
Linus Torvalds 已提交
641
		c->options = MIPS_CPU_TLB | MIPS_CPU_FPU |
S
Steven J. Hill 已提交
642
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
643 644 645 646
		c->tlbsize = 32;
		break;
	case PRID_IMP_RM7000:
		c->cputype = CPU_RM7000;
647
		__cpu_name[cpu] = "RM7000";
648
		set_isa(c, MIPS_CPU_ISA_IV);
L
Linus Torvalds 已提交
649
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
650
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
651
		/*
R
Ralf Baechle 已提交
652
		 * Undocumented RM7000:	 Bit 29 in the info register of
L
Linus Torvalds 已提交
653 654 655
		 * the RM7000 v2.0 indicates if the TLB has 48 or 64
		 * entries.
		 *
R
Ralf Baechle 已提交
656 657
		 * 29	   1 =>	   64 entry JTLB
		 *	   0 =>	   48 entry JTLB
L
Linus Torvalds 已提交
658 659 660 661 662
		 */
		c->tlbsize = (read_c0_info() & (1 << 29)) ? 64 : 48;
		break;
	case PRID_IMP_RM9000:
		c->cputype = CPU_RM9000;
663
		__cpu_name[cpu] = "RM9000";
664
		set_isa(c, MIPS_CPU_ISA_IV);
L
Linus Torvalds 已提交
665
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
666
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
667 668 669 670
		/*
		 * Bit 29 in the info register of the RM9000
		 * indicates if the TLB has 48 or 64 entries.
		 *
R
Ralf Baechle 已提交
671 672
		 * 29	   1 =>	   64 entry JTLB
		 *	   0 =>	   48 entry JTLB
L
Linus Torvalds 已提交
673 674 675 676 677
		 */
		c->tlbsize = (read_c0_info() & (1 << 29)) ? 64 : 48;
		break;
	case PRID_IMP_R8000:
		c->cputype = CPU_R8000;
678
		__cpu_name[cpu] = "RM8000";
679
		set_isa(c, MIPS_CPU_ISA_IV);
L
Linus Torvalds 已提交
680
		c->options = MIPS_CPU_TLB | MIPS_CPU_4KEX |
S
Steven J. Hill 已提交
681 682
			     MIPS_CPU_FPU | MIPS_CPU_32FPR |
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
683 684 685 686
		c->tlbsize = 384;      /* has weird TLB: 3-way x 128 */
		break;
	case PRID_IMP_R10000:
		c->cputype = CPU_R10000;
687
		__cpu_name[cpu] = "R10000";
688
		set_isa(c, MIPS_CPU_ISA_IV);
689
		c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
S
Steven J. Hill 已提交
690
			     MIPS_CPU_FPU | MIPS_CPU_32FPR |
L
Linus Torvalds 已提交
691
			     MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
S
Steven J. Hill 已提交
692
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
693 694 695 696
		c->tlbsize = 64;
		break;
	case PRID_IMP_R12000:
		c->cputype = CPU_R12000;
697
		__cpu_name[cpu] = "R12000";
698
		set_isa(c, MIPS_CPU_ISA_IV);
699
		c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
S
Steven J. Hill 已提交
700
			     MIPS_CPU_FPU | MIPS_CPU_32FPR |
L
Linus Torvalds 已提交
701
			     MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
S
Steven J. Hill 已提交
702
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
703 704
		c->tlbsize = 64;
		break;
K
Kumba 已提交
705 706
	case PRID_IMP_R14000:
		c->cputype = CPU_R14000;
707
		__cpu_name[cpu] = "R14000";
708
		set_isa(c, MIPS_CPU_ISA_IV);
K
Kumba 已提交
709
		c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
S
Steven J. Hill 已提交
710
			     MIPS_CPU_FPU | MIPS_CPU_32FPR |
K
Kumba 已提交
711
			     MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
S
Steven J. Hill 已提交
712
			     MIPS_CPU_LLSC;
K
Kumba 已提交
713 714
		c->tlbsize = 64;
		break;
715 716
	case PRID_IMP_LOONGSON2:
		c->cputype = CPU_LOONGSON2;
717
		__cpu_name[cpu] = "ICT Loongson-2";
718 719 720 721 722 723 724 725 726 727

		switch (c->processor_id & PRID_REV_MASK) {
		case PRID_REV_LOONGSON2E:
			set_elf_platform(cpu, "loongson2e");
			break;
		case PRID_REV_LOONGSON2F:
			set_elf_platform(cpu, "loongson2f");
			break;
		}

728
		set_isa(c, MIPS_CPU_ISA_III);
729 730 731 732 733
		c->options = R4K_OPTS |
			     MIPS_CPU_FPU | MIPS_CPU_LLSC |
			     MIPS_CPU_32FPR;
		c->tlbsize = 64;
		break;
734 735
	case PRID_IMP_LOONGSON1:
		decode_configs(c);
736

737
		c->cputype = CPU_LOONGSON1;
L
Linus Torvalds 已提交
738

739 740 741
		switch (c->processor_id & PRID_REV_MASK) {
		case PRID_REV_LOONGSON1B:
			__cpu_name[cpu] = "Loongson 1B";
742 743
			break;
		}
744

745
		break;
L
Linus Torvalds 已提交
746 747 748
	}
}

749
static inline void cpu_probe_mips(struct cpuinfo_mips *c, unsigned int cpu)
L
Linus Torvalds 已提交
750
{
751
	switch (c->processor_id & PRID_IMP_MASK) {
L
Linus Torvalds 已提交
752 753
	case PRID_IMP_4KC:
		c->cputype = CPU_4KC;
754
		__cpu_name[cpu] = "MIPS 4Kc";
L
Linus Torvalds 已提交
755 756
		break;
	case PRID_IMP_4KEC:
757 758
	case PRID_IMP_4KECR2:
		c->cputype = CPU_4KEC;
759
		__cpu_name[cpu] = "MIPS 4KEc";
760
		break;
L
Linus Torvalds 已提交
761
	case PRID_IMP_4KSC:
R
Ralf Baechle 已提交
762
	case PRID_IMP_4KSD:
L
Linus Torvalds 已提交
763
		c->cputype = CPU_4KSC;
764
		__cpu_name[cpu] = "MIPS 4KSc";
L
Linus Torvalds 已提交
765 766 767
		break;
	case PRID_IMP_5KC:
		c->cputype = CPU_5KC;
768
		__cpu_name[cpu] = "MIPS 5Kc";
L
Linus Torvalds 已提交
769
		break;
L
Leonid Yegoshin 已提交
770 771 772 773
	case PRID_IMP_5KE:
		c->cputype = CPU_5KE;
		__cpu_name[cpu] = "MIPS 5KE";
		break;
L
Linus Torvalds 已提交
774 775
	case PRID_IMP_20KC:
		c->cputype = CPU_20KC;
776
		__cpu_name[cpu] = "MIPS 20Kc";
L
Linus Torvalds 已提交
777 778 779
		break;
	case PRID_IMP_24K:
		c->cputype = CPU_24K;
780
		__cpu_name[cpu] = "MIPS 24Kc";
L
Linus Torvalds 已提交
781
		break;
782 783 784 785
	case PRID_IMP_24KE:
		c->cputype = CPU_24K;
		__cpu_name[cpu] = "MIPS 24KEc";
		break;
L
Linus Torvalds 已提交
786 787
	case PRID_IMP_25KF:
		c->cputype = CPU_25KF;
788
		__cpu_name[cpu] = "MIPS 25Kc";
L
Linus Torvalds 已提交
789
		break;
R
Ralf Baechle 已提交
790 791
	case PRID_IMP_34K:
		c->cputype = CPU_34K;
792
		__cpu_name[cpu] = "MIPS 34Kc";
R
Ralf Baechle 已提交
793
		break;
794 795
	case PRID_IMP_74K:
		c->cputype = CPU_74K;
796
		__cpu_name[cpu] = "MIPS 74Kc";
797
		break;
798 799 800 801
	case PRID_IMP_M14KC:
		c->cputype = CPU_M14KC;
		__cpu_name[cpu] = "MIPS M14Kc";
		break;
802 803 804 805
	case PRID_IMP_M14KEC:
		c->cputype = CPU_M14KEC;
		__cpu_name[cpu] = "MIPS M14KEc";
		break;
806 807
	case PRID_IMP_1004K:
		c->cputype = CPU_1004K;
808
		__cpu_name[cpu] = "MIPS 1004Kc";
809
		break;
810
	case PRID_IMP_1074K:
811
		c->cputype = CPU_1074K;
812 813
		__cpu_name[cpu] = "MIPS 1074Kc";
		break;
814 815 816 817 818 819 820 821
	case PRID_IMP_INTERAPTIV_UP:
		c->cputype = CPU_INTERAPTIV;
		__cpu_name[cpu] = "MIPS interAptiv";
		break;
	case PRID_IMP_INTERAPTIV_MP:
		c->cputype = CPU_INTERAPTIV;
		__cpu_name[cpu] = "MIPS interAptiv (multi)";
		break;
822 823 824 825 826 827 828 829
	case PRID_IMP_PROAPTIV_UP:
		c->cputype = CPU_PROAPTIV;
		__cpu_name[cpu] = "MIPS proAptiv";
		break;
	case PRID_IMP_PROAPTIV_MP:
		c->cputype = CPU_PROAPTIV;
		__cpu_name[cpu] = "MIPS proAptiv (multi)";
		break;
L
Linus Torvalds 已提交
830
	}
C
Chris Dearman 已提交
831

L
Leonid Yegoshin 已提交
832 833
	decode_configs(c);

C
Chris Dearman 已提交
834
	spram_config();
L
Linus Torvalds 已提交
835 836
}

837
static inline void cpu_probe_alchemy(struct cpuinfo_mips *c, unsigned int cpu)
L
Linus Torvalds 已提交
838
{
839
	decode_configs(c);
840
	switch (c->processor_id & PRID_IMP_MASK) {
L
Linus Torvalds 已提交
841 842
	case PRID_IMP_AU1_REV1:
	case PRID_IMP_AU1_REV2:
843
		c->cputype = CPU_ALCHEMY;
L
Linus Torvalds 已提交
844 845
		switch ((c->processor_id >> 24) & 0xff) {
		case 0:
846
			__cpu_name[cpu] = "Au1000";
L
Linus Torvalds 已提交
847 848
			break;
		case 1:
849
			__cpu_name[cpu] = "Au1500";
L
Linus Torvalds 已提交
850 851
			break;
		case 2:
852
			__cpu_name[cpu] = "Au1100";
L
Linus Torvalds 已提交
853 854
			break;
		case 3:
855
			__cpu_name[cpu] = "Au1550";
L
Linus Torvalds 已提交
856
			break;
P
Pete Popov 已提交
857
		case 4:
858
			__cpu_name[cpu] = "Au1200";
859
			if ((c->processor_id & PRID_REV_MASK) == 2)
860
				__cpu_name[cpu] = "Au1250";
861 862
			break;
		case 5:
863
			__cpu_name[cpu] = "Au1210";
P
Pete Popov 已提交
864
			break;
L
Linus Torvalds 已提交
865
		default:
866
			__cpu_name[cpu] = "Au1xxx";
L
Linus Torvalds 已提交
867 868 869 870 871 872
			break;
		}
		break;
	}
}

873
static inline void cpu_probe_sibyte(struct cpuinfo_mips *c, unsigned int cpu)
L
Linus Torvalds 已提交
874
{
875
	decode_configs(c);
R
Ralf Baechle 已提交
876

877
	switch (c->processor_id & PRID_IMP_MASK) {
L
Linus Torvalds 已提交
878 879
	case PRID_IMP_SB1:
		c->cputype = CPU_SB1;
880
		__cpu_name[cpu] = "SiByte SB1";
L
Linus Torvalds 已提交
881
		/* FPU in pass1 is known to have issues. */
882
		if ((c->processor_id & PRID_REV_MASK) < 0x02)
883
			c->options &= ~(MIPS_CPU_FPU | MIPS_CPU_32FPR);
L
Linus Torvalds 已提交
884
		break;
A
Andrew Isaacson 已提交
885 886
	case PRID_IMP_SB1A:
		c->cputype = CPU_SB1A;
887
		__cpu_name[cpu] = "SiByte SB1A";
A
Andrew Isaacson 已提交
888
		break;
L
Linus Torvalds 已提交
889 890 891
	}
}

892
static inline void cpu_probe_sandcraft(struct cpuinfo_mips *c, unsigned int cpu)
L
Linus Torvalds 已提交
893
{
894
	decode_configs(c);
895
	switch (c->processor_id & PRID_IMP_MASK) {
L
Linus Torvalds 已提交
896 897
	case PRID_IMP_SR71000:
		c->cputype = CPU_SR71000;
898
		__cpu_name[cpu] = "Sandcraft SR71000";
L
Linus Torvalds 已提交
899 900 901 902 903 904
		c->scache.ways = 8;
		c->tlbsize = 64;
		break;
	}
}

905
static inline void cpu_probe_nxp(struct cpuinfo_mips *c, unsigned int cpu)
906 907
{
	decode_configs(c);
908
	switch (c->processor_id & PRID_IMP_MASK) {
909 910
	case PRID_IMP_PR4450:
		c->cputype = CPU_PR4450;
911
		__cpu_name[cpu] = "Philips PR4450";
912
		set_isa(c, MIPS_CPU_ISA_M32R1);
913 914 915 916
		break;
	}
}

917
static inline void cpu_probe_broadcom(struct cpuinfo_mips *c, unsigned int cpu)
918 919
{
	decode_configs(c);
920
	switch (c->processor_id & PRID_IMP_MASK) {
921 922
	case PRID_IMP_BMIPS32_REV4:
	case PRID_IMP_BMIPS32_REV8:
923 924
		c->cputype = CPU_BMIPS32;
		__cpu_name[cpu] = "Broadcom BMIPS32";
925
		set_elf_platform(cpu, "bmips32");
926 927 928 929 930 931
		break;
	case PRID_IMP_BMIPS3300:
	case PRID_IMP_BMIPS3300_ALT:
	case PRID_IMP_BMIPS3300_BUG:
		c->cputype = CPU_BMIPS3300;
		__cpu_name[cpu] = "Broadcom BMIPS3300";
932
		set_elf_platform(cpu, "bmips3300");
933 934
		break;
	case PRID_IMP_BMIPS43XX: {
935
		int rev = c->processor_id & PRID_REV_MASK;
936 937 938 939 940

		if (rev >= PRID_REV_BMIPS4380_LO &&
				rev <= PRID_REV_BMIPS4380_HI) {
			c->cputype = CPU_BMIPS4380;
			__cpu_name[cpu] = "Broadcom BMIPS4380";
941
			set_elf_platform(cpu, "bmips4380");
942 943 944
		} else {
			c->cputype = CPU_BMIPS4350;
			__cpu_name[cpu] = "Broadcom BMIPS4350";
945
			set_elf_platform(cpu, "bmips4350");
946
		}
947
		break;
948 949 950 951
	}
	case PRID_IMP_BMIPS5000:
		c->cputype = CPU_BMIPS5000;
		__cpu_name[cpu] = "Broadcom BMIPS5000";
952
		set_elf_platform(cpu, "bmips5000");
953
		c->options |= MIPS_CPU_ULRI;
954
		break;
955 956 957
	}
}

958 959 960
static inline void cpu_probe_cavium(struct cpuinfo_mips *c, unsigned int cpu)
{
	decode_configs(c);
961
	switch (c->processor_id & PRID_IMP_MASK) {
962 963 964
	case PRID_IMP_CAVIUM_CN38XX:
	case PRID_IMP_CAVIUM_CN31XX:
	case PRID_IMP_CAVIUM_CN30XX:
965 966 967
		c->cputype = CPU_CAVIUM_OCTEON;
		__cpu_name[cpu] = "Cavium Octeon";
		goto platform;
968 969 970 971
	case PRID_IMP_CAVIUM_CN58XX:
	case PRID_IMP_CAVIUM_CN56XX:
	case PRID_IMP_CAVIUM_CN50XX:
	case PRID_IMP_CAVIUM_CN52XX:
972 973 974
		c->cputype = CPU_CAVIUM_OCTEON_PLUS;
		__cpu_name[cpu] = "Cavium Octeon+";
platform:
975
		set_elf_platform(cpu, "octeon");
976
		break;
977
	case PRID_IMP_CAVIUM_CN61XX:
978
	case PRID_IMP_CAVIUM_CN63XX:
979 980
	case PRID_IMP_CAVIUM_CN66XX:
	case PRID_IMP_CAVIUM_CN68XX:
981
	case PRID_IMP_CAVIUM_CNF71XX:
982 983
		c->cputype = CPU_CAVIUM_OCTEON2;
		__cpu_name[cpu] = "Cavium Octeon II";
984
		set_elf_platform(cpu, "octeon2");
985
		break;
986 987 988 989 990 991
	case PRID_IMP_CAVIUM_CN70XX:
	case PRID_IMP_CAVIUM_CN78XX:
		c->cputype = CPU_CAVIUM_OCTEON3;
		__cpu_name[cpu] = "Cavium Octeon III";
		set_elf_platform(cpu, "octeon3");
		break;
992 993 994 995 996 997 998
	default:
		printk(KERN_INFO "Unknown Octeon chip!\n");
		c->cputype = CPU_UNKNOWN;
		break;
	}
}

999 1000 1001 1002 1003
static inline void cpu_probe_ingenic(struct cpuinfo_mips *c, unsigned int cpu)
{
	decode_configs(c);
	/* JZRISC does not implement the CP0 counter. */
	c->options &= ~MIPS_CPU_COUNTER;
1004
	switch (c->processor_id & PRID_IMP_MASK) {
1005 1006 1007 1008 1009 1010 1011 1012 1013 1014
	case PRID_IMP_JZRISC:
		c->cputype = CPU_JZRISC;
		__cpu_name[cpu] = "Ingenic JZRISC";
		break;
	default:
		panic("Unknown Ingenic Processor ID!");
		break;
	}
}

1015 1016 1017 1018
static inline void cpu_probe_netlogic(struct cpuinfo_mips *c, int cpu)
{
	decode_configs(c);

1019
	if ((c->processor_id & PRID_IMP_MASK) == PRID_IMP_NETLOGIC_AU13XX) {
M
Manuel Lauss 已提交
1020 1021 1022 1023 1024 1025
		c->cputype = CPU_ALCHEMY;
		__cpu_name[cpu] = "Au1300";
		/* following stuff is not for Alchemy */
		return;
	}

R
Ralf Baechle 已提交
1026 1027
	c->options = (MIPS_CPU_TLB	 |
			MIPS_CPU_4KEX	 |
1028
			MIPS_CPU_COUNTER |
R
Ralf Baechle 已提交
1029 1030 1031
			MIPS_CPU_DIVEC	 |
			MIPS_CPU_WATCH	 |
			MIPS_CPU_EJTAG	 |
1032 1033
			MIPS_CPU_LLSC);

1034
	switch (c->processor_id & PRID_IMP_MASK) {
1035
	case PRID_IMP_NETLOGIC_XLP2XX:
1036
	case PRID_IMP_NETLOGIC_XLP9XX:
1037 1038 1039 1040
		c->cputype = CPU_XLP;
		__cpu_name[cpu] = "Broadcom XLPII";
		break;

1041 1042
	case PRID_IMP_NETLOGIC_XLP8XX:
	case PRID_IMP_NETLOGIC_XLP3XX:
J
Jayachandran C 已提交
1043 1044 1045 1046
		c->cputype = CPU_XLP;
		__cpu_name[cpu] = "Netlogic XLP";
		break;

1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076
	case PRID_IMP_NETLOGIC_XLR732:
	case PRID_IMP_NETLOGIC_XLR716:
	case PRID_IMP_NETLOGIC_XLR532:
	case PRID_IMP_NETLOGIC_XLR308:
	case PRID_IMP_NETLOGIC_XLR532C:
	case PRID_IMP_NETLOGIC_XLR516C:
	case PRID_IMP_NETLOGIC_XLR508C:
	case PRID_IMP_NETLOGIC_XLR308C:
		c->cputype = CPU_XLR;
		__cpu_name[cpu] = "Netlogic XLR";
		break;

	case PRID_IMP_NETLOGIC_XLS608:
	case PRID_IMP_NETLOGIC_XLS408:
	case PRID_IMP_NETLOGIC_XLS404:
	case PRID_IMP_NETLOGIC_XLS208:
	case PRID_IMP_NETLOGIC_XLS204:
	case PRID_IMP_NETLOGIC_XLS108:
	case PRID_IMP_NETLOGIC_XLS104:
	case PRID_IMP_NETLOGIC_XLS616B:
	case PRID_IMP_NETLOGIC_XLS608B:
	case PRID_IMP_NETLOGIC_XLS416B:
	case PRID_IMP_NETLOGIC_XLS412B:
	case PRID_IMP_NETLOGIC_XLS408B:
	case PRID_IMP_NETLOGIC_XLS404B:
		c->cputype = CPU_XLR;
		__cpu_name[cpu] = "Netlogic XLS";
		break;

	default:
J
Jayachandran C 已提交
1077
		pr_info("Unknown Netlogic chip id [%02x]!\n",
1078 1079 1080 1081 1082
		       c->processor_id);
		c->cputype = CPU_XLR;
		break;
	}

J
Jayachandran C 已提交
1083
	if (c->cputype == CPU_XLP) {
1084
		set_isa(c, MIPS_CPU_ISA_M64R2);
J
Jayachandran C 已提交
1085 1086 1087 1088
		c->options |= (MIPS_CPU_FPU | MIPS_CPU_ULRI | MIPS_CPU_MCHECK);
		/* This will be updated again after all threads are woken up */
		c->tlbsize = ((read_c0_config6() >> 16) & 0xffff) + 1;
	} else {
1089
		set_isa(c, MIPS_CPU_ISA_M64R1);
J
Jayachandran C 已提交
1090 1091
		c->tlbsize = ((read_c0_config1() >> 25) & 0x3f) + 1;
	}
1092
	c->kscratch_mask = 0xf;
1093 1094
}

1095 1096 1097 1098 1099 1100
#ifdef CONFIG_64BIT
/* For use by uaccess.h */
u64 __ua_limit;
EXPORT_SYMBOL(__ua_limit);
#endif

1101
const char *__cpu_name[NR_CPUS];
1102
const char *__elf_platform;
1103

1104
void cpu_probe(void)
L
Linus Torvalds 已提交
1105 1106
{
	struct cpuinfo_mips *c = &current_cpu_data;
1107
	unsigned int cpu = smp_processor_id();
L
Linus Torvalds 已提交
1108

R
Ralf Baechle 已提交
1109
	c->processor_id = PRID_IMP_UNKNOWN;
L
Linus Torvalds 已提交
1110 1111 1112 1113
	c->fpu_id	= FPIR_IMP_NONE;
	c->cputype	= CPU_UNKNOWN;

	c->processor_id = read_c0_prid();
1114
	switch (c->processor_id & PRID_COMP_MASK) {
L
Linus Torvalds 已提交
1115
	case PRID_COMP_LEGACY:
1116
		cpu_probe_legacy(c, cpu);
L
Linus Torvalds 已提交
1117 1118
		break;
	case PRID_COMP_MIPS:
1119
		cpu_probe_mips(c, cpu);
L
Linus Torvalds 已提交
1120 1121
		break;
	case PRID_COMP_ALCHEMY:
1122
		cpu_probe_alchemy(c, cpu);
L
Linus Torvalds 已提交
1123 1124
		break;
	case PRID_COMP_SIBYTE:
1125
		cpu_probe_sibyte(c, cpu);
L
Linus Torvalds 已提交
1126
		break;
1127
	case PRID_COMP_BROADCOM:
1128
		cpu_probe_broadcom(c, cpu);
1129
		break;
L
Linus Torvalds 已提交
1130
	case PRID_COMP_SANDCRAFT:
1131
		cpu_probe_sandcraft(c, cpu);
L
Linus Torvalds 已提交
1132
		break;
1133
	case PRID_COMP_NXP:
1134
		cpu_probe_nxp(c, cpu);
1135
		break;
1136 1137 1138
	case PRID_COMP_CAVIUM:
		cpu_probe_cavium(c, cpu);
		break;
1139 1140 1141
	case PRID_COMP_INGENIC:
		cpu_probe_ingenic(c, cpu);
		break;
1142 1143 1144
	case PRID_COMP_NETLOGIC:
		cpu_probe_netlogic(c, cpu);
		break;
L
Linus Torvalds 已提交
1145
	}
1146

1147 1148 1149
	BUG_ON(!__cpu_name[cpu]);
	BUG_ON(c->cputype == CPU_UNKNOWN);

1150 1151 1152 1153 1154 1155 1156
	/*
	 * Platform code can force the cpu type to optimize code
	 * generation. In that case be sure the cpu type is correctly
	 * manually setup otherwise it could trigger some nasty bugs.
	 */
	BUG_ON(current_cpu_type() != c->cputype);

1157 1158 1159 1160
	if (mips_fpu_disabled)
		c->options &= ~MIPS_CPU_FPU;

	if (mips_dsp_disabled)
1161
		c->ases &= ~(MIPS_ASE_DSP | MIPS_ASE_DSP2P);
1162

1163
	if (c->options & MIPS_CPU_FPU) {
L
Linus Torvalds 已提交
1164
		c->fpu_id = cpu_get_fpu_id();
1165

1166 1167
		if (c->isa_level & (MIPS_CPU_ISA_M32R1 | MIPS_CPU_ISA_M32R2 |
				    MIPS_CPU_ISA_M64R1 | MIPS_CPU_ISA_M64R2)) {
1168 1169 1170 1171
			if (c->fpu_id & MIPS_FPIR_3D)
				c->ases |= MIPS_ASE_MIPS3D;
		}
	}
1172

1173
	if (cpu_has_mips_r2) {
R
Ralf Baechle 已提交
1174
		c->srsets = ((read_c0_srsctl() >> 26) & 0x0f) + 1;
1175 1176 1177
		/* R2 has Performance Counter Interrupt indicator */
		c->options |= MIPS_CPU_PCI;
	}
R
Ralf Baechle 已提交
1178 1179
	else
		c->srsets = 1;
1180 1181

	cpu_probe_vmbits(c);
1182 1183 1184 1185 1186

#ifdef CONFIG_64BIT
	if (cpu == 0)
		__ua_limit = ~((1ull << cpu_vmbits) - 1);
#endif
L
Linus Torvalds 已提交
1187 1188
}

1189
void cpu_report(void)
L
Linus Torvalds 已提交
1190 1191 1192
{
	struct cpuinfo_mips *c = &current_cpu_data;

1193 1194
	pr_info("CPU%d revision is: %08x (%s)\n",
		smp_processor_id(), c->processor_id, cpu_name_string());
L
Linus Torvalds 已提交
1195
	if (c->options & MIPS_CPU_FPU)
1196
		printk(KERN_INFO "FPU revision is: %08x\n", c->fpu_id);
L
Linus Torvalds 已提交
1197
}