cpu-probe.c 26.3 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4
/*
 * Processor capabilities determination functions.
 *
 * Copyright (C) xxxx  the Anonymous
5
 * Copyright (C) 1994 - 2006 Ralf Baechle
6
 * Copyright (C) 2003, 2004  Maciej W. Rozycki
R
Ralf Baechle 已提交
7
 * Copyright (C) 2001, 2004, 2011, 2012	 MIPS Technologies, Inc.
L
Linus Torvalds 已提交
8 9 10 11 12 13 14 15 16
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License
 * as published by the Free Software Foundation; either version
 * 2 of the License, or (at your option) any later version.
 */
#include <linux/init.h>
#include <linux/kernel.h>
#include <linux/ptrace.h>
17
#include <linux/smp.h>
L
Linus Torvalds 已提交
18
#include <linux/stddef.h>
19
#include <linux/export.h>
L
Linus Torvalds 已提交
20

21
#include <asm/bugs.h>
L
Linus Torvalds 已提交
22
#include <asm/cpu.h>
23
#include <asm/cpu-type.h>
L
Linus Torvalds 已提交
24 25
#include <asm/fpu.h>
#include <asm/mipsregs.h>
26
#include <asm/watch.h>
27
#include <asm/elf.h>
28
#include <asm/spram.h>
29 30
#include <asm/uaccess.h>

31
static int mips_fpu_disabled;
32 33 34 35 36 37 38 39 40 41 42

static int __init fpu_disable(char *s)
{
	cpu_data[0].options &= ~MIPS_CPU_FPU;
	mips_fpu_disabled = 1;

	return 1;
}

__setup("nofpu", fpu_disable);

43
int mips_dsp_disabled;
44 45 46

static int __init dsp_disable(char *s)
{
47
	cpu_data[0].ases &= ~(MIPS_ASE_DSP | MIPS_ASE_DSP2P);
48 49 50 51 52 53 54
	mips_dsp_disabled = 1;

	return 1;
}

__setup("nodsp", dsp_disable);

M
Marc St-Jean 已提交
55 56 57 58
static inline void check_errata(void)
{
	struct cpuinfo_mips *c = &current_cpu_data;

59
	switch (current_cpu_type()) {
M
Marc St-Jean 已提交
60 61 62 63 64 65 66 67 68 69 70 71 72 73
	case CPU_34K:
		/*
		 * Erratum "RPS May Cause Incorrect Instruction Execution"
		 * This code only handles VPE0, any SMP/SMTC/RTOS code
		 * making use of VPE1 will be responsable for that VPE.
		 */
		if ((c->processor_id & PRID_REV_MASK) <= PRID_REV_34K_V1_0_2)
			write_c0_config7(read_c0_config7() | MIPS_CONF7_RPS);
		break;
	default:
		break;
	}
}

L
Linus Torvalds 已提交
74 75
void __init check_bugs32(void)
{
M
Marc St-Jean 已提交
76
	check_errata();
L
Linus Torvalds 已提交
77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100
}

/*
 * Probe whether cpu has config register by trying to play with
 * alternate cache bit and see whether it matters.
 * It's used by cpu_probe to distinguish between R3000A and R3081.
 */
static inline int cpu_has_confreg(void)
{
#ifdef CONFIG_CPU_R3000
	extern unsigned long r3k_cache_size(unsigned long);
	unsigned long size1, size2;
	unsigned long cfg = read_c0_conf();

	size1 = r3k_cache_size(ST0_ISC);
	write_c0_conf(cfg ^ R30XX_CONF_AC);
	size2 = r3k_cache_size(ST0_ISC);
	write_c0_conf(cfg);
	return size1 != size2;
#else
	return 0;
#endif
}

101 102 103 104 105 106
static inline void set_elf_platform(int cpu, const char *plat)
{
	if (cpu == 0)
		__elf_platform = plat;
}

L
Linus Torvalds 已提交
107 108 109 110 111 112 113 114
/*
 * Get the FPU Implementation/Revision.
 */
static inline unsigned long cpu_get_fpu_id(void)
{
	unsigned long tmp, fpu_id;

	tmp = read_c0_status();
115
	__enable_fpu(FPU_AS_IS);
L
Linus Torvalds 已提交
116 117 118 119 120 121 122 123 124 125
	fpu_id = read_32bit_cp1_register(CP1_REVISION);
	write_c0_status(tmp);
	return fpu_id;
}

/*
 * Check the CPU has an FPU the official way.
 */
static inline int __cpu_has_fpu(void)
{
126
	return ((cpu_get_fpu_id() & FPIR_IMP_MASK) != FPIR_IMP_NONE);
L
Linus Torvalds 已提交
127 128
}

129 130 131
static inline void cpu_probe_vmbits(struct cpuinfo_mips *c)
{
#ifdef __NEED_VMBITS_PROBE
132
	write_c0_entryhi(0x3fffffffffffe000ULL);
133
	back_to_back_c0_hazard();
134
	c->vmbits = fls64(read_c0_entryhi() & 0x3fffffffffffe000ULL);
135 136 137
#endif
}

138
static void set_isa(struct cpuinfo_mips *c, unsigned int isa)
139 140 141 142 143 144 145 146 147 148 149
{
	switch (isa) {
	case MIPS_CPU_ISA_M64R2:
		c->isa_level |= MIPS_CPU_ISA_M32R2 | MIPS_CPU_ISA_M64R2;
	case MIPS_CPU_ISA_M64R1:
		c->isa_level |= MIPS_CPU_ISA_M32R1 | MIPS_CPU_ISA_M64R1;
	case MIPS_CPU_ISA_V:
		c->isa_level |= MIPS_CPU_ISA_V;
	case MIPS_CPU_ISA_IV:
		c->isa_level |= MIPS_CPU_ISA_IV;
	case MIPS_CPU_ISA_III:
150
		c->isa_level |= MIPS_CPU_ISA_II | MIPS_CPU_ISA_III;
151 152 153 154 155 156 157 158 159 160 161 162
		break;

	case MIPS_CPU_ISA_M32R2:
		c->isa_level |= MIPS_CPU_ISA_M32R2;
	case MIPS_CPU_ISA_M32R1:
		c->isa_level |= MIPS_CPU_ISA_M32R1;
	case MIPS_CPU_ISA_II:
		c->isa_level |= MIPS_CPU_ISA_II;
		break;
	}
}

163
static char unknown_isa[] = KERN_ERR \
164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179
	"Unsupported ISA type, c0.config0: %d.";

static inline unsigned int decode_config0(struct cpuinfo_mips *c)
{
	unsigned int config0;
	int isa;

	config0 = read_c0_config();

	if (((config0 & MIPS_CONF_MT) >> 7) == 1)
		c->options |= MIPS_CPU_TLB;
	isa = (config0 & MIPS_CONF_AT) >> 13;
	switch (isa) {
	case 0:
		switch ((config0 & MIPS_CONF_AR) >> 10) {
		case 0:
180
			set_isa(c, MIPS_CPU_ISA_M32R1);
181 182
			break;
		case 1:
183
			set_isa(c, MIPS_CPU_ISA_M32R2);
184 185 186 187 188 189 190 191
			break;
		default:
			goto unknown;
		}
		break;
	case 2:
		switch ((config0 & MIPS_CONF_AR) >> 10) {
		case 0:
192
			set_isa(c, MIPS_CPU_ISA_M64R1);
193 194
			break;
		case 1:
195
			set_isa(c, MIPS_CPU_ISA_M64R2);
196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252
			break;
		default:
			goto unknown;
		}
		break;
	default:
		goto unknown;
	}

	return config0 & MIPS_CONF_M;

unknown:
	panic(unknown_isa, config0);
}

static inline unsigned int decode_config1(struct cpuinfo_mips *c)
{
	unsigned int config1;

	config1 = read_c0_config1();

	if (config1 & MIPS_CONF1_MD)
		c->ases |= MIPS_ASE_MDMX;
	if (config1 & MIPS_CONF1_WR)
		c->options |= MIPS_CPU_WATCH;
	if (config1 & MIPS_CONF1_CA)
		c->ases |= MIPS_ASE_MIPS16;
	if (config1 & MIPS_CONF1_EP)
		c->options |= MIPS_CPU_EJTAG;
	if (config1 & MIPS_CONF1_FP) {
		c->options |= MIPS_CPU_FPU;
		c->options |= MIPS_CPU_32FPR;
	}
	if (cpu_has_tlb)
		c->tlbsize = ((config1 & MIPS_CONF1_TLBS) >> 25) + 1;

	return config1 & MIPS_CONF_M;
}

static inline unsigned int decode_config2(struct cpuinfo_mips *c)
{
	unsigned int config2;

	config2 = read_c0_config2();

	if (config2 & MIPS_CONF2_SL)
		c->scache.flags &= ~MIPS_CACHE_NOT_PRESENT;

	return config2 & MIPS_CONF_M;
}

static inline unsigned int decode_config3(struct cpuinfo_mips *c)
{
	unsigned int config3;

	config3 = read_c0_config3();

253
	if (config3 & MIPS_CONF3_SM) {
254
		c->ases |= MIPS_ASE_SMARTMIPS;
255 256 257 258
		c->options |= MIPS_CPU_RIXI;
	}
	if (config3 & MIPS_CONF3_RXI)
		c->options |= MIPS_CPU_RIXI;
259 260
	if (config3 & MIPS_CONF3_DSP)
		c->ases |= MIPS_ASE_DSP;
261 262
	if (config3 & MIPS_CONF3_DSP2P)
		c->ases |= MIPS_ASE_DSP2P;
263 264 265 266 267 268 269 270
	if (config3 & MIPS_CONF3_VINT)
		c->options |= MIPS_CPU_VINT;
	if (config3 & MIPS_CONF3_VEIC)
		c->options |= MIPS_CPU_VEIC;
	if (config3 & MIPS_CONF3_MT)
		c->ases |= MIPS_ASE_MIPSMT;
	if (config3 & MIPS_CONF3_ULRI)
		c->options |= MIPS_CPU_ULRI;
271 272
	if (config3 & MIPS_CONF3_ISA)
		c->options |= MIPS_CPU_MICROMIPS;
273 274
	if (config3 & MIPS_CONF3_VZ)
		c->ases |= MIPS_ASE_VZ;
275 276
	if (config3 & MIPS_CONF3_SC)
		c->options |= MIPS_CPU_SEGMENTS;
277 278 279 280 281 282 283 284 285 286 287 288 289 290

	return config3 & MIPS_CONF_M;
}

static inline unsigned int decode_config4(struct cpuinfo_mips *c)
{
	unsigned int config4;

	config4 = read_c0_config4();

	if ((config4 & MIPS_CONF4_MMUEXTDEF) == MIPS_CONF4_MMUEXTDEF_MMUSIZEEXT
	    && cpu_has_tlb)
		c->tlbsize += (config4 & MIPS_CONF4_MMUSIZEEXT) * 0x40;

291 292 293 294 295
	if (cpu_has_tlb) {
		if (((config4 & MIPS_CONF4_IE) >> 29) == 2)
			c->options |= MIPS_CPU_TLBINV;
	}

296 297 298 299 300
	c->kscratch_mask = (config4 >> 16) & 0xff;

	return config4 & MIPS_CONF_M;
}

301 302 303 304 305 306 307 308 309 310 311
static inline unsigned int decode_config5(struct cpuinfo_mips *c)
{
	unsigned int config5;

	config5 = read_c0_config5();
	config5 &= ~MIPS_CONF5_UFR;
	write_c0_config5(config5);

	return config5 & MIPS_CONF_M;
}

312
static void decode_configs(struct cpuinfo_mips *c)
313 314 315 316 317 318 319 320 321 322
{
	int ok;

	/* MIPS32 or MIPS64 compliant CPU.  */
	c->options = MIPS_CPU_4KEX | MIPS_CPU_4K_CACHE | MIPS_CPU_COUNTER |
		     MIPS_CPU_DIVEC | MIPS_CPU_LLSC | MIPS_CPU_MCHECK;

	c->scache.flags = MIPS_CACHE_NOT_PRESENT;

	ok = decode_config0(c);			/* Read Config registers.  */
R
Ralf Baechle 已提交
323
	BUG_ON(!ok);				/* Arch spec violation!	 */
324 325 326 327 328 329 330 331
	if (ok)
		ok = decode_config1(c);
	if (ok)
		ok = decode_config2(c);
	if (ok)
		ok = decode_config3(c);
	if (ok)
		ok = decode_config4(c);
332 333
	if (ok)
		ok = decode_config5(c);
334 335 336 337 338 339 340

	mips_probe_watch_registers(c);

	if (cpu_has_mips_r2)
		c->core = read_c0_ebase() & 0x3ff;
}

R
Ralf Baechle 已提交
341
#define R4K_OPTS (MIPS_CPU_TLB | MIPS_CPU_4KEX | MIPS_CPU_4K_CACHE \
L
Linus Torvalds 已提交
342 343
		| MIPS_CPU_COUNTER)

344
static inline void cpu_probe_legacy(struct cpuinfo_mips *c, unsigned int cpu)
L
Linus Torvalds 已提交
345
{
346
	switch (c->processor_id & PRID_IMP_MASK) {
L
Linus Torvalds 已提交
347 348
	case PRID_IMP_R2000:
		c->cputype = CPU_R2000;
349
		__cpu_name[cpu] = "R2000";
R
Ralf Baechle 已提交
350
		c->options = MIPS_CPU_TLB | MIPS_CPU_3K_CACHE |
S
Steven J. Hill 已提交
351
			     MIPS_CPU_NOFPUEX;
L
Linus Torvalds 已提交
352 353 354 355 356
		if (__cpu_has_fpu())
			c->options |= MIPS_CPU_FPU;
		c->tlbsize = 64;
		break;
	case PRID_IMP_R3000:
357
		if ((c->processor_id & PRID_REV_MASK) == PRID_REV_R3000A) {
358
			if (cpu_has_confreg()) {
L
Linus Torvalds 已提交
359
				c->cputype = CPU_R3081E;
360 361
				__cpu_name[cpu] = "R3081";
			} else {
L
Linus Torvalds 已提交
362
				c->cputype = CPU_R3000A;
363 364 365
				__cpu_name[cpu] = "R3000A";
			}
		} else {
L
Linus Torvalds 已提交
366
			c->cputype = CPU_R3000;
367 368
			__cpu_name[cpu] = "R3000";
		}
R
Ralf Baechle 已提交
369
		c->options = MIPS_CPU_TLB | MIPS_CPU_3K_CACHE |
S
Steven J. Hill 已提交
370
			     MIPS_CPU_NOFPUEX;
L
Linus Torvalds 已提交
371 372 373 374 375 376
		if (__cpu_has_fpu())
			c->options |= MIPS_CPU_FPU;
		c->tlbsize = 64;
		break;
	case PRID_IMP_R4000:
		if (read_c0_config() & CONF_SC) {
377 378
			if ((c->processor_id & PRID_REV_MASK) >=
			    PRID_REV_R4400) {
L
Linus Torvalds 已提交
379
				c->cputype = CPU_R4400PC;
380 381
				__cpu_name[cpu] = "R4400PC";
			} else {
L
Linus Torvalds 已提交
382
				c->cputype = CPU_R4000PC;
383 384
				__cpu_name[cpu] = "R4000PC";
			}
L
Linus Torvalds 已提交
385
		} else {
386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405
			int cca = read_c0_config() & CONF_CM_CMASK;
			int mc;

			/*
			 * SC and MC versions can't be reliably told apart,
			 * but only the latter support coherent caching
			 * modes so assume the firmware has set the KSEG0
			 * coherency attribute reasonably (if uncached, we
			 * assume SC).
			 */
			switch (cca) {
			case CONF_CM_CACHABLE_CE:
			case CONF_CM_CACHABLE_COW:
			case CONF_CM_CACHABLE_CUW:
				mc = 1;
				break;
			default:
				mc = 0;
				break;
			}
406 407
			if ((c->processor_id & PRID_REV_MASK) >=
			    PRID_REV_R4400) {
408 409
				c->cputype = mc ? CPU_R4400MC : CPU_R4400SC;
				__cpu_name[cpu] = mc ? "R4400MC" : "R4400SC";
410
			} else {
411 412
				c->cputype = mc ? CPU_R4000MC : CPU_R4000SC;
				__cpu_name[cpu] = mc ? "R4000MC" : "R4000SC";
413
			}
L
Linus Torvalds 已提交
414 415
		}

416
		set_isa(c, MIPS_CPU_ISA_III);
L
Linus Torvalds 已提交
417
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
418 419
			     MIPS_CPU_WATCH | MIPS_CPU_VCE |
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
420 421 422
		c->tlbsize = 48;
		break;
	case PRID_IMP_VR41XX:
423 424 425
		set_isa(c, MIPS_CPU_ISA_III);
		c->options = R4K_OPTS;
		c->tlbsize = 32;
L
Linus Torvalds 已提交
426 427 428
		switch (c->processor_id & 0xf0) {
		case PRID_REV_VR4111:
			c->cputype = CPU_VR4111;
429
			__cpu_name[cpu] = "NEC VR4111";
L
Linus Torvalds 已提交
430 431 432
			break;
		case PRID_REV_VR4121:
			c->cputype = CPU_VR4121;
433
			__cpu_name[cpu] = "NEC VR4121";
L
Linus Torvalds 已提交
434 435
			break;
		case PRID_REV_VR4122:
436
			if ((c->processor_id & 0xf) < 0x3) {
L
Linus Torvalds 已提交
437
				c->cputype = CPU_VR4122;
438 439
				__cpu_name[cpu] = "NEC VR4122";
			} else {
L
Linus Torvalds 已提交
440
				c->cputype = CPU_VR4181A;
441 442
				__cpu_name[cpu] = "NEC VR4181A";
			}
L
Linus Torvalds 已提交
443 444
			break;
		case PRID_REV_VR4130:
445
			if ((c->processor_id & 0xf) < 0x4) {
L
Linus Torvalds 已提交
446
				c->cputype = CPU_VR4131;
447 448
				__cpu_name[cpu] = "NEC VR4131";
			} else {
L
Linus Torvalds 已提交
449
				c->cputype = CPU_VR4133;
450
				c->options |= MIPS_CPU_LLSC;
451 452
				__cpu_name[cpu] = "NEC VR4133";
			}
L
Linus Torvalds 已提交
453 454 455 456
			break;
		default:
			printk(KERN_INFO "Unexpected CPU of NEC VR4100 series\n");
			c->cputype = CPU_VR41XX;
457
			__cpu_name[cpu] = "NEC Vr41xx";
L
Linus Torvalds 已提交
458 459 460 461 462
			break;
		}
		break;
	case PRID_IMP_R4300:
		c->cputype = CPU_R4300;
463
		__cpu_name[cpu] = "R4300";
464
		set_isa(c, MIPS_CPU_ISA_III);
L
Linus Torvalds 已提交
465
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
466
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
467 468 469 470
		c->tlbsize = 32;
		break;
	case PRID_IMP_R4600:
		c->cputype = CPU_R4600;
471
		__cpu_name[cpu] = "R4600";
472
		set_isa(c, MIPS_CPU_ISA_III);
T
Thiemo Seufer 已提交
473 474
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
475 476 477
		c->tlbsize = 48;
		break;
	#if 0
S
Steven J. Hill 已提交
478
	case PRID_IMP_R4650:
L
Linus Torvalds 已提交
479 480 481 482 483 484
		/*
		 * This processor doesn't have an MMU, so it's not
		 * "real easy" to run Linux on it. It is left purely
		 * for documentation.  Commented out because it shares
		 * it's c0_prid id number with the TX3900.
		 */
485
		c->cputype = CPU_R4650;
486
		__cpu_name[cpu] = "R4650";
487
		set_isa(c, MIPS_CPU_ISA_III);
L
Linus Torvalds 已提交
488
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_LLSC;
S
Steven J. Hill 已提交
489
		c->tlbsize = 48;
L
Linus Torvalds 已提交
490 491 492
		break;
	#endif
	case PRID_IMP_TX39:
R
Ralf Baechle 已提交
493
		c->options = MIPS_CPU_TLB | MIPS_CPU_TX39_CACHE;
L
Linus Torvalds 已提交
494 495 496

		if ((c->processor_id & 0xf0) == (PRID_REV_TX3927 & 0xf0)) {
			c->cputype = CPU_TX3927;
497
			__cpu_name[cpu] = "TX3927";
L
Linus Torvalds 已提交
498 499
			c->tlbsize = 64;
		} else {
500
			switch (c->processor_id & PRID_REV_MASK) {
L
Linus Torvalds 已提交
501 502
			case PRID_REV_TX3912:
				c->cputype = CPU_TX3912;
503
				__cpu_name[cpu] = "TX3912";
L
Linus Torvalds 已提交
504 505 506 507
				c->tlbsize = 32;
				break;
			case PRID_REV_TX3922:
				c->cputype = CPU_TX3922;
508
				__cpu_name[cpu] = "TX3922";
L
Linus Torvalds 已提交
509 510 511 512 513 514 515
				c->tlbsize = 64;
				break;
			}
		}
		break;
	case PRID_IMP_R4700:
		c->cputype = CPU_R4700;
516
		__cpu_name[cpu] = "R4700";
517
		set_isa(c, MIPS_CPU_ISA_III);
L
Linus Torvalds 已提交
518
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
519
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
520 521 522 523
		c->tlbsize = 48;
		break;
	case PRID_IMP_TX49:
		c->cputype = CPU_TX49XX;
524
		__cpu_name[cpu] = "R49XX";
525
		set_isa(c, MIPS_CPU_ISA_III);
L
Linus Torvalds 已提交
526 527 528 529 530 531 532
		c->options = R4K_OPTS | MIPS_CPU_LLSC;
		if (!(c->processor_id & 0x08))
			c->options |= MIPS_CPU_FPU | MIPS_CPU_32FPR;
		c->tlbsize = 48;
		break;
	case PRID_IMP_R5000:
		c->cputype = CPU_R5000;
533
		__cpu_name[cpu] = "R5000";
534
		set_isa(c, MIPS_CPU_ISA_IV);
L
Linus Torvalds 已提交
535
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
536
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
537 538 539 540
		c->tlbsize = 48;
		break;
	case PRID_IMP_R5432:
		c->cputype = CPU_R5432;
541
		__cpu_name[cpu] = "R5432";
542
		set_isa(c, MIPS_CPU_ISA_IV);
L
Linus Torvalds 已提交
543
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
544
			     MIPS_CPU_WATCH | MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
545 546 547 548
		c->tlbsize = 48;
		break;
	case PRID_IMP_R5500:
		c->cputype = CPU_R5500;
549
		__cpu_name[cpu] = "R5500";
550
		set_isa(c, MIPS_CPU_ISA_IV);
L
Linus Torvalds 已提交
551
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
552
			     MIPS_CPU_WATCH | MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
553 554 555 556
		c->tlbsize = 48;
		break;
	case PRID_IMP_NEVADA:
		c->cputype = CPU_NEVADA;
557
		__cpu_name[cpu] = "Nevada";
558
		set_isa(c, MIPS_CPU_ISA_IV);
L
Linus Torvalds 已提交
559
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
560
			     MIPS_CPU_DIVEC | MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
561 562 563 564
		c->tlbsize = 48;
		break;
	case PRID_IMP_R6000:
		c->cputype = CPU_R6000;
565
		__cpu_name[cpu] = "R6000";
566
		set_isa(c, MIPS_CPU_ISA_II);
L
Linus Torvalds 已提交
567
		c->options = MIPS_CPU_TLB | MIPS_CPU_FPU |
S
Steven J. Hill 已提交
568
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
569 570 571 572
		c->tlbsize = 32;
		break;
	case PRID_IMP_R6000A:
		c->cputype = CPU_R6000A;
573
		__cpu_name[cpu] = "R6000A";
574
		set_isa(c, MIPS_CPU_ISA_II);
L
Linus Torvalds 已提交
575
		c->options = MIPS_CPU_TLB | MIPS_CPU_FPU |
S
Steven J. Hill 已提交
576
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
577 578 579 580
		c->tlbsize = 32;
		break;
	case PRID_IMP_RM7000:
		c->cputype = CPU_RM7000;
581
		__cpu_name[cpu] = "RM7000";
582
		set_isa(c, MIPS_CPU_ISA_IV);
L
Linus Torvalds 已提交
583
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
584
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
585
		/*
R
Ralf Baechle 已提交
586
		 * Undocumented RM7000:	 Bit 29 in the info register of
L
Linus Torvalds 已提交
587 588 589
		 * the RM7000 v2.0 indicates if the TLB has 48 or 64
		 * entries.
		 *
R
Ralf Baechle 已提交
590 591
		 * 29	   1 =>	   64 entry JTLB
		 *	   0 =>	   48 entry JTLB
L
Linus Torvalds 已提交
592 593 594 595 596
		 */
		c->tlbsize = (read_c0_info() & (1 << 29)) ? 64 : 48;
		break;
	case PRID_IMP_RM9000:
		c->cputype = CPU_RM9000;
597
		__cpu_name[cpu] = "RM9000";
598
		set_isa(c, MIPS_CPU_ISA_IV);
L
Linus Torvalds 已提交
599
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
600
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
601 602 603 604
		/*
		 * Bit 29 in the info register of the RM9000
		 * indicates if the TLB has 48 or 64 entries.
		 *
R
Ralf Baechle 已提交
605 606
		 * 29	   1 =>	   64 entry JTLB
		 *	   0 =>	   48 entry JTLB
L
Linus Torvalds 已提交
607 608 609 610 611
		 */
		c->tlbsize = (read_c0_info() & (1 << 29)) ? 64 : 48;
		break;
	case PRID_IMP_R8000:
		c->cputype = CPU_R8000;
612
		__cpu_name[cpu] = "RM8000";
613
		set_isa(c, MIPS_CPU_ISA_IV);
L
Linus Torvalds 已提交
614
		c->options = MIPS_CPU_TLB | MIPS_CPU_4KEX |
S
Steven J. Hill 已提交
615 616
			     MIPS_CPU_FPU | MIPS_CPU_32FPR |
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
617 618 619 620
		c->tlbsize = 384;      /* has weird TLB: 3-way x 128 */
		break;
	case PRID_IMP_R10000:
		c->cputype = CPU_R10000;
621
		__cpu_name[cpu] = "R10000";
622
		set_isa(c, MIPS_CPU_ISA_IV);
623
		c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
S
Steven J. Hill 已提交
624
			     MIPS_CPU_FPU | MIPS_CPU_32FPR |
L
Linus Torvalds 已提交
625
			     MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
S
Steven J. Hill 已提交
626
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
627 628 629 630
		c->tlbsize = 64;
		break;
	case PRID_IMP_R12000:
		c->cputype = CPU_R12000;
631
		__cpu_name[cpu] = "R12000";
632
		set_isa(c, MIPS_CPU_ISA_IV);
633
		c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
S
Steven J. Hill 已提交
634
			     MIPS_CPU_FPU | MIPS_CPU_32FPR |
L
Linus Torvalds 已提交
635
			     MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
S
Steven J. Hill 已提交
636
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
637 638
		c->tlbsize = 64;
		break;
K
Kumba 已提交
639 640
	case PRID_IMP_R14000:
		c->cputype = CPU_R14000;
641
		__cpu_name[cpu] = "R14000";
642
		set_isa(c, MIPS_CPU_ISA_IV);
K
Kumba 已提交
643
		c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
S
Steven J. Hill 已提交
644
			     MIPS_CPU_FPU | MIPS_CPU_32FPR |
K
Kumba 已提交
645
			     MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
S
Steven J. Hill 已提交
646
			     MIPS_CPU_LLSC;
K
Kumba 已提交
647 648
		c->tlbsize = 64;
		break;
649 650
	case PRID_IMP_LOONGSON2:
		c->cputype = CPU_LOONGSON2;
651
		__cpu_name[cpu] = "ICT Loongson-2";
652 653 654 655 656 657 658 659 660 661

		switch (c->processor_id & PRID_REV_MASK) {
		case PRID_REV_LOONGSON2E:
			set_elf_platform(cpu, "loongson2e");
			break;
		case PRID_REV_LOONGSON2F:
			set_elf_platform(cpu, "loongson2f");
			break;
		}

662
		set_isa(c, MIPS_CPU_ISA_III);
663 664 665 666 667
		c->options = R4K_OPTS |
			     MIPS_CPU_FPU | MIPS_CPU_LLSC |
			     MIPS_CPU_32FPR;
		c->tlbsize = 64;
		break;
668 669
	case PRID_IMP_LOONGSON1:
		decode_configs(c);
670

671
		c->cputype = CPU_LOONGSON1;
L
Linus Torvalds 已提交
672

673 674 675
		switch (c->processor_id & PRID_REV_MASK) {
		case PRID_REV_LOONGSON1B:
			__cpu_name[cpu] = "Loongson 1B";
676 677
			break;
		}
678

679
		break;
L
Linus Torvalds 已提交
680 681 682
	}
}

683
static inline void cpu_probe_mips(struct cpuinfo_mips *c, unsigned int cpu)
L
Linus Torvalds 已提交
684
{
685
	decode_configs(c);
686
	switch (c->processor_id & PRID_IMP_MASK) {
L
Linus Torvalds 已提交
687 688
	case PRID_IMP_4KC:
		c->cputype = CPU_4KC;
689
		__cpu_name[cpu] = "MIPS 4Kc";
L
Linus Torvalds 已提交
690 691
		break;
	case PRID_IMP_4KEC:
692 693
	case PRID_IMP_4KECR2:
		c->cputype = CPU_4KEC;
694
		__cpu_name[cpu] = "MIPS 4KEc";
695
		break;
L
Linus Torvalds 已提交
696
	case PRID_IMP_4KSC:
R
Ralf Baechle 已提交
697
	case PRID_IMP_4KSD:
L
Linus Torvalds 已提交
698
		c->cputype = CPU_4KSC;
699
		__cpu_name[cpu] = "MIPS 4KSc";
L
Linus Torvalds 已提交
700 701 702
		break;
	case PRID_IMP_5KC:
		c->cputype = CPU_5KC;
703
		__cpu_name[cpu] = "MIPS 5Kc";
L
Linus Torvalds 已提交
704
		break;
L
Leonid Yegoshin 已提交
705 706 707 708
	case PRID_IMP_5KE:
		c->cputype = CPU_5KE;
		__cpu_name[cpu] = "MIPS 5KE";
		break;
L
Linus Torvalds 已提交
709 710
	case PRID_IMP_20KC:
		c->cputype = CPU_20KC;
711
		__cpu_name[cpu] = "MIPS 20Kc";
L
Linus Torvalds 已提交
712 713 714
		break;
	case PRID_IMP_24K:
		c->cputype = CPU_24K;
715
		__cpu_name[cpu] = "MIPS 24Kc";
L
Linus Torvalds 已提交
716
		break;
717 718 719 720
	case PRID_IMP_24KE:
		c->cputype = CPU_24K;
		__cpu_name[cpu] = "MIPS 24KEc";
		break;
L
Linus Torvalds 已提交
721 722
	case PRID_IMP_25KF:
		c->cputype = CPU_25KF;
723
		__cpu_name[cpu] = "MIPS 25Kc";
L
Linus Torvalds 已提交
724
		break;
R
Ralf Baechle 已提交
725 726
	case PRID_IMP_34K:
		c->cputype = CPU_34K;
727
		__cpu_name[cpu] = "MIPS 34Kc";
R
Ralf Baechle 已提交
728
		break;
729 730
	case PRID_IMP_74K:
		c->cputype = CPU_74K;
731
		__cpu_name[cpu] = "MIPS 74Kc";
732
		break;
733 734 735 736
	case PRID_IMP_M14KC:
		c->cputype = CPU_M14KC;
		__cpu_name[cpu] = "MIPS M14Kc";
		break;
737 738 739 740
	case PRID_IMP_M14KEC:
		c->cputype = CPU_M14KEC;
		__cpu_name[cpu] = "MIPS M14KEc";
		break;
741 742
	case PRID_IMP_1004K:
		c->cputype = CPU_1004K;
743
		__cpu_name[cpu] = "MIPS 1004Kc";
744
		break;
745 746 747 748
	case PRID_IMP_1074K:
		c->cputype = CPU_74K;
		__cpu_name[cpu] = "MIPS 1074Kc";
		break;
L
Linus Torvalds 已提交
749
	}
C
Chris Dearman 已提交
750 751

	spram_config();
L
Linus Torvalds 已提交
752 753
}

754
static inline void cpu_probe_alchemy(struct cpuinfo_mips *c, unsigned int cpu)
L
Linus Torvalds 已提交
755
{
756
	decode_configs(c);
757
	switch (c->processor_id & PRID_IMP_MASK) {
L
Linus Torvalds 已提交
758 759
	case PRID_IMP_AU1_REV1:
	case PRID_IMP_AU1_REV2:
760
		c->cputype = CPU_ALCHEMY;
L
Linus Torvalds 已提交
761 762
		switch ((c->processor_id >> 24) & 0xff) {
		case 0:
763
			__cpu_name[cpu] = "Au1000";
L
Linus Torvalds 已提交
764 765
			break;
		case 1:
766
			__cpu_name[cpu] = "Au1500";
L
Linus Torvalds 已提交
767 768
			break;
		case 2:
769
			__cpu_name[cpu] = "Au1100";
L
Linus Torvalds 已提交
770 771
			break;
		case 3:
772
			__cpu_name[cpu] = "Au1550";
L
Linus Torvalds 已提交
773
			break;
P
Pete Popov 已提交
774
		case 4:
775
			__cpu_name[cpu] = "Au1200";
776
			if ((c->processor_id & PRID_REV_MASK) == 2)
777
				__cpu_name[cpu] = "Au1250";
778 779
			break;
		case 5:
780
			__cpu_name[cpu] = "Au1210";
P
Pete Popov 已提交
781
			break;
L
Linus Torvalds 已提交
782
		default:
783
			__cpu_name[cpu] = "Au1xxx";
L
Linus Torvalds 已提交
784 785 786 787 788 789
			break;
		}
		break;
	}
}

790
static inline void cpu_probe_sibyte(struct cpuinfo_mips *c, unsigned int cpu)
L
Linus Torvalds 已提交
791
{
792
	decode_configs(c);
R
Ralf Baechle 已提交
793

794
	switch (c->processor_id & PRID_IMP_MASK) {
L
Linus Torvalds 已提交
795 796
	case PRID_IMP_SB1:
		c->cputype = CPU_SB1;
797
		__cpu_name[cpu] = "SiByte SB1";
L
Linus Torvalds 已提交
798
		/* FPU in pass1 is known to have issues. */
799
		if ((c->processor_id & PRID_REV_MASK) < 0x02)
800
			c->options &= ~(MIPS_CPU_FPU | MIPS_CPU_32FPR);
L
Linus Torvalds 已提交
801
		break;
A
Andrew Isaacson 已提交
802 803
	case PRID_IMP_SB1A:
		c->cputype = CPU_SB1A;
804
		__cpu_name[cpu] = "SiByte SB1A";
A
Andrew Isaacson 已提交
805
		break;
L
Linus Torvalds 已提交
806 807 808
	}
}

809
static inline void cpu_probe_sandcraft(struct cpuinfo_mips *c, unsigned int cpu)
L
Linus Torvalds 已提交
810
{
811
	decode_configs(c);
812
	switch (c->processor_id & PRID_IMP_MASK) {
L
Linus Torvalds 已提交
813 814
	case PRID_IMP_SR71000:
		c->cputype = CPU_SR71000;
815
		__cpu_name[cpu] = "Sandcraft SR71000";
L
Linus Torvalds 已提交
816 817 818 819 820 821
		c->scache.ways = 8;
		c->tlbsize = 64;
		break;
	}
}

822
static inline void cpu_probe_nxp(struct cpuinfo_mips *c, unsigned int cpu)
823 824
{
	decode_configs(c);
825
	switch (c->processor_id & PRID_IMP_MASK) {
826 827
	case PRID_IMP_PR4450:
		c->cputype = CPU_PR4450;
828
		__cpu_name[cpu] = "Philips PR4450";
829
		set_isa(c, MIPS_CPU_ISA_M32R1);
830 831 832 833
		break;
	}
}

834
static inline void cpu_probe_broadcom(struct cpuinfo_mips *c, unsigned int cpu)
835 836
{
	decode_configs(c);
837
	switch (c->processor_id & PRID_IMP_MASK) {
838 839
	case PRID_IMP_BMIPS32_REV4:
	case PRID_IMP_BMIPS32_REV8:
840 841
		c->cputype = CPU_BMIPS32;
		__cpu_name[cpu] = "Broadcom BMIPS32";
842
		set_elf_platform(cpu, "bmips32");
843 844 845 846 847 848
		break;
	case PRID_IMP_BMIPS3300:
	case PRID_IMP_BMIPS3300_ALT:
	case PRID_IMP_BMIPS3300_BUG:
		c->cputype = CPU_BMIPS3300;
		__cpu_name[cpu] = "Broadcom BMIPS3300";
849
		set_elf_platform(cpu, "bmips3300");
850 851
		break;
	case PRID_IMP_BMIPS43XX: {
852
		int rev = c->processor_id & PRID_REV_MASK;
853 854 855 856 857

		if (rev >= PRID_REV_BMIPS4380_LO &&
				rev <= PRID_REV_BMIPS4380_HI) {
			c->cputype = CPU_BMIPS4380;
			__cpu_name[cpu] = "Broadcom BMIPS4380";
858
			set_elf_platform(cpu, "bmips4380");
859 860 861
		} else {
			c->cputype = CPU_BMIPS4350;
			__cpu_name[cpu] = "Broadcom BMIPS4350";
862
			set_elf_platform(cpu, "bmips4350");
863
		}
864
		break;
865 866 867 868
	}
	case PRID_IMP_BMIPS5000:
		c->cputype = CPU_BMIPS5000;
		__cpu_name[cpu] = "Broadcom BMIPS5000";
869
		set_elf_platform(cpu, "bmips5000");
870
		c->options |= MIPS_CPU_ULRI;
871
		break;
872 873 874
	}
}

875 876 877
static inline void cpu_probe_cavium(struct cpuinfo_mips *c, unsigned int cpu)
{
	decode_configs(c);
878
	switch (c->processor_id & PRID_IMP_MASK) {
879 880 881
	case PRID_IMP_CAVIUM_CN38XX:
	case PRID_IMP_CAVIUM_CN31XX:
	case PRID_IMP_CAVIUM_CN30XX:
882 883 884
		c->cputype = CPU_CAVIUM_OCTEON;
		__cpu_name[cpu] = "Cavium Octeon";
		goto platform;
885 886 887 888
	case PRID_IMP_CAVIUM_CN58XX:
	case PRID_IMP_CAVIUM_CN56XX:
	case PRID_IMP_CAVIUM_CN50XX:
	case PRID_IMP_CAVIUM_CN52XX:
889 890 891
		c->cputype = CPU_CAVIUM_OCTEON_PLUS;
		__cpu_name[cpu] = "Cavium Octeon+";
platform:
892
		set_elf_platform(cpu, "octeon");
893
		break;
894
	case PRID_IMP_CAVIUM_CN61XX:
895
	case PRID_IMP_CAVIUM_CN63XX:
896 897
	case PRID_IMP_CAVIUM_CN66XX:
	case PRID_IMP_CAVIUM_CN68XX:
898
	case PRID_IMP_CAVIUM_CNF71XX:
899 900
		c->cputype = CPU_CAVIUM_OCTEON2;
		__cpu_name[cpu] = "Cavium Octeon II";
901
		set_elf_platform(cpu, "octeon2");
902
		break;
903 904 905 906 907 908
	case PRID_IMP_CAVIUM_CN70XX:
	case PRID_IMP_CAVIUM_CN78XX:
		c->cputype = CPU_CAVIUM_OCTEON3;
		__cpu_name[cpu] = "Cavium Octeon III";
		set_elf_platform(cpu, "octeon3");
		break;
909 910 911 912 913 914 915
	default:
		printk(KERN_INFO "Unknown Octeon chip!\n");
		c->cputype = CPU_UNKNOWN;
		break;
	}
}

916 917 918 919 920
static inline void cpu_probe_ingenic(struct cpuinfo_mips *c, unsigned int cpu)
{
	decode_configs(c);
	/* JZRISC does not implement the CP0 counter. */
	c->options &= ~MIPS_CPU_COUNTER;
921
	switch (c->processor_id & PRID_IMP_MASK) {
922 923 924 925 926 927 928 929 930 931
	case PRID_IMP_JZRISC:
		c->cputype = CPU_JZRISC;
		__cpu_name[cpu] = "Ingenic JZRISC";
		break;
	default:
		panic("Unknown Ingenic Processor ID!");
		break;
	}
}

932 933 934 935
static inline void cpu_probe_netlogic(struct cpuinfo_mips *c, int cpu)
{
	decode_configs(c);

936
	if ((c->processor_id & PRID_IMP_MASK) == PRID_IMP_NETLOGIC_AU13XX) {
M
Manuel Lauss 已提交
937 938 939 940 941 942
		c->cputype = CPU_ALCHEMY;
		__cpu_name[cpu] = "Au1300";
		/* following stuff is not for Alchemy */
		return;
	}

R
Ralf Baechle 已提交
943 944
	c->options = (MIPS_CPU_TLB	 |
			MIPS_CPU_4KEX	 |
945
			MIPS_CPU_COUNTER |
R
Ralf Baechle 已提交
946 947 948
			MIPS_CPU_DIVEC	 |
			MIPS_CPU_WATCH	 |
			MIPS_CPU_EJTAG	 |
949 950
			MIPS_CPU_LLSC);

951
	switch (c->processor_id & PRID_IMP_MASK) {
952 953 954 955 956
	case PRID_IMP_NETLOGIC_XLP2XX:
		c->cputype = CPU_XLP;
		__cpu_name[cpu] = "Broadcom XLPII";
		break;

957 958
	case PRID_IMP_NETLOGIC_XLP8XX:
	case PRID_IMP_NETLOGIC_XLP3XX:
J
Jayachandran C 已提交
959 960 961 962
		c->cputype = CPU_XLP;
		__cpu_name[cpu] = "Netlogic XLP";
		break;

963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992
	case PRID_IMP_NETLOGIC_XLR732:
	case PRID_IMP_NETLOGIC_XLR716:
	case PRID_IMP_NETLOGIC_XLR532:
	case PRID_IMP_NETLOGIC_XLR308:
	case PRID_IMP_NETLOGIC_XLR532C:
	case PRID_IMP_NETLOGIC_XLR516C:
	case PRID_IMP_NETLOGIC_XLR508C:
	case PRID_IMP_NETLOGIC_XLR308C:
		c->cputype = CPU_XLR;
		__cpu_name[cpu] = "Netlogic XLR";
		break;

	case PRID_IMP_NETLOGIC_XLS608:
	case PRID_IMP_NETLOGIC_XLS408:
	case PRID_IMP_NETLOGIC_XLS404:
	case PRID_IMP_NETLOGIC_XLS208:
	case PRID_IMP_NETLOGIC_XLS204:
	case PRID_IMP_NETLOGIC_XLS108:
	case PRID_IMP_NETLOGIC_XLS104:
	case PRID_IMP_NETLOGIC_XLS616B:
	case PRID_IMP_NETLOGIC_XLS608B:
	case PRID_IMP_NETLOGIC_XLS416B:
	case PRID_IMP_NETLOGIC_XLS412B:
	case PRID_IMP_NETLOGIC_XLS408B:
	case PRID_IMP_NETLOGIC_XLS404B:
		c->cputype = CPU_XLR;
		__cpu_name[cpu] = "Netlogic XLS";
		break;

	default:
J
Jayachandran C 已提交
993
		pr_info("Unknown Netlogic chip id [%02x]!\n",
994 995 996 997 998
		       c->processor_id);
		c->cputype = CPU_XLR;
		break;
	}

J
Jayachandran C 已提交
999
	if (c->cputype == CPU_XLP) {
1000
		set_isa(c, MIPS_CPU_ISA_M64R2);
J
Jayachandran C 已提交
1001 1002 1003 1004
		c->options |= (MIPS_CPU_FPU | MIPS_CPU_ULRI | MIPS_CPU_MCHECK);
		/* This will be updated again after all threads are woken up */
		c->tlbsize = ((read_c0_config6() >> 16) & 0xffff) + 1;
	} else {
1005
		set_isa(c, MIPS_CPU_ISA_M64R1);
J
Jayachandran C 已提交
1006 1007
		c->tlbsize = ((read_c0_config1() >> 25) & 0x3f) + 1;
	}
1008
	c->kscratch_mask = 0xf;
1009 1010
}

1011 1012 1013 1014 1015 1016
#ifdef CONFIG_64BIT
/* For use by uaccess.h */
u64 __ua_limit;
EXPORT_SYMBOL(__ua_limit);
#endif

1017
const char *__cpu_name[NR_CPUS];
1018
const char *__elf_platform;
1019

1020
void cpu_probe(void)
L
Linus Torvalds 已提交
1021 1022
{
	struct cpuinfo_mips *c = &current_cpu_data;
1023
	unsigned int cpu = smp_processor_id();
L
Linus Torvalds 已提交
1024

R
Ralf Baechle 已提交
1025
	c->processor_id = PRID_IMP_UNKNOWN;
L
Linus Torvalds 已提交
1026 1027 1028 1029
	c->fpu_id	= FPIR_IMP_NONE;
	c->cputype	= CPU_UNKNOWN;

	c->processor_id = read_c0_prid();
1030
	switch (c->processor_id & PRID_COMP_MASK) {
L
Linus Torvalds 已提交
1031
	case PRID_COMP_LEGACY:
1032
		cpu_probe_legacy(c, cpu);
L
Linus Torvalds 已提交
1033 1034
		break;
	case PRID_COMP_MIPS:
1035
		cpu_probe_mips(c, cpu);
L
Linus Torvalds 已提交
1036 1037
		break;
	case PRID_COMP_ALCHEMY:
1038
		cpu_probe_alchemy(c, cpu);
L
Linus Torvalds 已提交
1039 1040
		break;
	case PRID_COMP_SIBYTE:
1041
		cpu_probe_sibyte(c, cpu);
L
Linus Torvalds 已提交
1042
		break;
1043
	case PRID_COMP_BROADCOM:
1044
		cpu_probe_broadcom(c, cpu);
1045
		break;
L
Linus Torvalds 已提交
1046
	case PRID_COMP_SANDCRAFT:
1047
		cpu_probe_sandcraft(c, cpu);
L
Linus Torvalds 已提交
1048
		break;
1049
	case PRID_COMP_NXP:
1050
		cpu_probe_nxp(c, cpu);
1051
		break;
1052 1053 1054
	case PRID_COMP_CAVIUM:
		cpu_probe_cavium(c, cpu);
		break;
1055 1056 1057
	case PRID_COMP_INGENIC:
		cpu_probe_ingenic(c, cpu);
		break;
1058 1059 1060
	case PRID_COMP_NETLOGIC:
		cpu_probe_netlogic(c, cpu);
		break;
L
Linus Torvalds 已提交
1061
	}
1062

1063 1064 1065
	BUG_ON(!__cpu_name[cpu]);
	BUG_ON(c->cputype == CPU_UNKNOWN);

1066 1067 1068 1069 1070 1071 1072
	/*
	 * Platform code can force the cpu type to optimize code
	 * generation. In that case be sure the cpu type is correctly
	 * manually setup otherwise it could trigger some nasty bugs.
	 */
	BUG_ON(current_cpu_type() != c->cputype);

1073 1074 1075 1076
	if (mips_fpu_disabled)
		c->options &= ~MIPS_CPU_FPU;

	if (mips_dsp_disabled)
1077
		c->ases &= ~(MIPS_ASE_DSP | MIPS_ASE_DSP2P);
1078

1079
	if (c->options & MIPS_CPU_FPU) {
L
Linus Torvalds 已提交
1080
		c->fpu_id = cpu_get_fpu_id();
1081

1082 1083
		if (c->isa_level & (MIPS_CPU_ISA_M32R1 | MIPS_CPU_ISA_M32R2 |
				    MIPS_CPU_ISA_M64R1 | MIPS_CPU_ISA_M64R2)) {
1084 1085 1086 1087
			if (c->fpu_id & MIPS_FPIR_3D)
				c->ases |= MIPS_ASE_MIPS3D;
		}
	}
1088

1089
	if (cpu_has_mips_r2) {
R
Ralf Baechle 已提交
1090
		c->srsets = ((read_c0_srsctl() >> 26) & 0x0f) + 1;
1091 1092 1093
		/* R2 has Performance Counter Interrupt indicator */
		c->options |= MIPS_CPU_PCI;
	}
R
Ralf Baechle 已提交
1094 1095
	else
		c->srsets = 1;
1096 1097

	cpu_probe_vmbits(c);
1098 1099 1100 1101 1102

#ifdef CONFIG_64BIT
	if (cpu == 0)
		__ua_limit = ~((1ull << cpu_vmbits) - 1);
#endif
L
Linus Torvalds 已提交
1103 1104
}

1105
void cpu_report(void)
L
Linus Torvalds 已提交
1106 1107 1108
{
	struct cpuinfo_mips *c = &current_cpu_data;

1109 1110
	pr_info("CPU%d revision is: %08x (%s)\n",
		smp_processor_id(), c->processor_id, cpu_name_string());
L
Linus Torvalds 已提交
1111
	if (c->options & MIPS_CPU_FPU)
1112
		printk(KERN_INFO "FPU revision is: %08x\n", c->fpu_id);
L
Linus Torvalds 已提交
1113
}