cpu-probe.c 27.6 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4
/*
 * Processor capabilities determination functions.
 *
 * Copyright (C) xxxx  the Anonymous
5
 * Copyright (C) 1994 - 2006 Ralf Baechle
6 7
 * Copyright (C) 2003, 2004  Maciej W. Rozycki
 * Copyright (C) 2001, 2004  MIPS Inc.
L
Linus Torvalds 已提交
8 9 10 11 12 13 14 15 16
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License
 * as published by the Free Software Foundation; either version
 * 2 of the License, or (at your option) any later version.
 */
#include <linux/init.h>
#include <linux/kernel.h>
#include <linux/ptrace.h>
17
#include <linux/smp.h>
L
Linus Torvalds 已提交
18
#include <linux/stddef.h>
19
#include <linux/export.h>
L
Linus Torvalds 已提交
20

21
#include <asm/bugs.h>
L
Linus Torvalds 已提交
22 23 24
#include <asm/cpu.h>
#include <asm/fpu.h>
#include <asm/mipsregs.h>
25
#include <asm/watch.h>
26
#include <asm/elf.h>
27
#include <asm/spram.h>
28 29
#include <asm/uaccess.h>

L
Linus Torvalds 已提交
30 31 32 33 34 35 36
/*
 * Not all of the MIPS CPUs have the "wait" instruction available. Moreover,
 * the implementation of the "wait" feature differs between CPU families. This
 * points to the function that implements CPU specific wait.
 * The wait instruction stops the pipeline and reduces the power consumption of
 * the CPU very much.
 */
37
void (*cpu_wait)(void);
38
EXPORT_SYMBOL(cpu_wait);
L
Linus Torvalds 已提交
39 40 41 42 43 44 45 46 47

static void r3081_wait(void)
{
	unsigned long cfg = read_c0_conf();
	write_c0_conf(cfg | R30XX_CONF_HALT);
}

static void r39xx_wait(void)
{
48 49 50 51
	local_irq_disable();
	if (!need_resched())
		write_c0_conf(read_c0_conf() | TX39_CONF_HALT);
	local_irq_enable();
L
Linus Torvalds 已提交
52 53
}

54
extern void r4k_wait(void);
55 56 57 58 59 60 61 62

/*
 * This variant is preferable as it allows testing need_resched and going to
 * sleep depending on the outcome atomically.  Unfortunately the "It is
 * implementation-dependent whether the pipeline restarts when a non-enabled
 * interrupt is requested" restriction in the MIPS32/MIPS64 architecture makes
 * using this version a gamble.
 */
63
void r4k_wait_irqoff(void)
64 65 66
{
	local_irq_disable();
	if (!need_resched())
67 68
		__asm__("	.set	push		\n"
			"	.set	mips3		\n"
69
			"	wait			\n"
70
			"	.set	pop		\n");
71
	local_irq_enable();
72 73
	__asm__(" 	.globl __pastwait	\n"
		"__pastwait:			\n");
L
Linus Torvalds 已提交
74 75
}

76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96
/*
 * The RM7000 variant has to handle erratum 38.  The workaround is to not
 * have any pending stores when the WAIT instruction is executed.
 */
static void rm7k_wait_irqoff(void)
{
	local_irq_disable();
	if (!need_resched())
		__asm__(
		"	.set	push					\n"
		"	.set	mips3					\n"
		"	.set	noat					\n"
		"	mfc0	$1, $12					\n"
		"	sync						\n"
		"	mtc0	$1, $12		# stalls until W stage	\n"
		"	wait						\n"
		"	mtc0	$1, $12		# stalls until W stage	\n"
		"	.set	pop					\n");
	local_irq_enable();
}

97 98 99 100 101
/*
 * The Au1xxx wait is available only if using 32khz counter or
 * external timer source, but specifically not CP0 Counter.
 * alchemy/common/time.c may override cpu_wait!
 */
102
static void au1k_wait(void)
L
Linus Torvalds 已提交
103
{
104 105 106 107 108 109 110 111 112 113 114
	__asm__("	.set	mips3			\n"
		"	cache	0x14, 0(%0)		\n"
		"	cache	0x14, 32(%0)		\n"
		"	sync				\n"
		"	nop				\n"
		"	wait				\n"
		"	nop				\n"
		"	nop				\n"
		"	nop				\n"
		"	nop				\n"
		"	.set	mips0			\n"
R
Ralf Baechle 已提交
115
		: : "r" (au1k_wait));
L
Linus Torvalds 已提交
116 117
}

118
static int __initdata nowait;
119

120
static int __init wait_disable(char *s)
121 122 123 124 125 126 127 128
{
	nowait = 1;

	return 1;
}

__setup("nowait", wait_disable);

129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152
static int __cpuinitdata mips_fpu_disabled;

static int __init fpu_disable(char *s)
{
	cpu_data[0].options &= ~MIPS_CPU_FPU;
	mips_fpu_disabled = 1;

	return 1;
}

__setup("nofpu", fpu_disable);

int __cpuinitdata mips_dsp_disabled;

static int __init dsp_disable(char *s)
{
	cpu_data[0].ases &= ~MIPS_ASE_DSP;
	mips_dsp_disabled = 1;

	return 1;
}

__setup("nodsp", dsp_disable);

153
void __init check_wait(void)
L
Linus Torvalds 已提交
154 155 156
{
	struct cpuinfo_mips *c = &current_cpu_data;

157
	if (nowait) {
158
		printk("Wait instruction disabled.\n");
159 160 161
		return;
	}

L
Linus Torvalds 已提交
162 163 164 165 166 167 168 169 170 171 172 173 174 175 176
	switch (c->cputype) {
	case CPU_R3081:
	case CPU_R3081E:
		cpu_wait = r3081_wait;
		break;
	case CPU_TX3927:
		cpu_wait = r39xx_wait;
		break;
	case CPU_R4200:
/*	case CPU_R4300: */
	case CPU_R4600:
	case CPU_R4640:
	case CPU_R4650:
	case CPU_R4700:
	case CPU_R5000:
177
	case CPU_R5500:
L
Linus Torvalds 已提交
178 179 180 181 182 183
	case CPU_NEVADA:
	case CPU_4KC:
	case CPU_4KEC:
	case CPU_4KSC:
	case CPU_5KC:
	case CPU_25KF:
184
	case CPU_PR4450:
185 186 187 188
	case CPU_BMIPS3300:
	case CPU_BMIPS4350:
	case CPU_BMIPS4380:
	case CPU_BMIPS5000:
189
	case CPU_CAVIUM_OCTEON:
190
	case CPU_CAVIUM_OCTEON_PLUS:
191
	case CPU_CAVIUM_OCTEON2:
192
	case CPU_JZRISC:
193
	case CPU_XLR:
J
Jayachandran C 已提交
194
	case CPU_XLP:
195 196 197
		cpu_wait = r4k_wait;
		break;

198 199 200 201
	case CPU_RM7000:
		cpu_wait = rm7k_wait_irqoff;
		break;

202
	case CPU_24K:
R
Ralf Baechle 已提交
203
	case CPU_34K:
204
	case CPU_1004K:
205 206 207 208 209
		cpu_wait = r4k_wait;
		if (read_c0_config7() & MIPS_CONF7_WII)
			cpu_wait = r4k_wait_irqoff;
		break;

210
	case CPU_74K:
L
Linus Torvalds 已提交
211
		cpu_wait = r4k_wait;
212 213
		if ((c->processor_id & 0xff) >= PRID_REV_ENCODE_332(2, 1, 0))
			cpu_wait = r4k_wait_irqoff;
L
Linus Torvalds 已提交
214
		break;
215

216 217 218
	case CPU_TX49XX:
		cpu_wait = r4k_wait_irqoff;
		break;
219
	case CPU_ALCHEMY:
220
		cpu_wait = au1k_wait;
L
Linus Torvalds 已提交
221
		break;
222 223 224 225 226 227 228 229 230
	case CPU_20KC:
		/*
		 * WAIT on Rev1.0 has E1, E2, E3 and E16.
		 * WAIT on Rev2.0 and Rev3.0 has E16.
		 * Rev3.1 WAIT is nop, why bother
		 */
		if ((c->processor_id & 0xff) <= 0x64)
			break;

231 232 233 234 235 236 237 238
		/*
		 * Another rev is incremeting c0_count at a reduced clock
		 * rate while in WAIT mode.  So we basically have the choice
		 * between using the cp0 timer as clocksource or avoiding
		 * the WAIT instruction.  Until more details are known,
		 * disable the use of WAIT for 20Kc entirely.
		   cpu_wait = r4k_wait;
		 */
239
		break;
240
	case CPU_RM9000:
241
		if ((c->processor_id & 0x00ff) >= 0x40)
242 243
			cpu_wait = r4k_wait;
		break;
L
Linus Torvalds 已提交
244 245 246 247 248
	default:
		break;
	}
}

M
Marc St-Jean 已提交
249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267
static inline void check_errata(void)
{
	struct cpuinfo_mips *c = &current_cpu_data;

	switch (c->cputype) {
	case CPU_34K:
		/*
		 * Erratum "RPS May Cause Incorrect Instruction Execution"
		 * This code only handles VPE0, any SMP/SMTC/RTOS code
		 * making use of VPE1 will be responsable for that VPE.
		 */
		if ((c->processor_id & PRID_REV_MASK) <= PRID_REV_34K_V1_0_2)
			write_c0_config7(read_c0_config7() | MIPS_CONF7_RPS);
		break;
	default:
		break;
	}
}

L
Linus Torvalds 已提交
268 269
void __init check_bugs32(void)
{
M
Marc St-Jean 已提交
270
	check_errata();
L
Linus Torvalds 已提交
271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294
}

/*
 * Probe whether cpu has config register by trying to play with
 * alternate cache bit and see whether it matters.
 * It's used by cpu_probe to distinguish between R3000A and R3081.
 */
static inline int cpu_has_confreg(void)
{
#ifdef CONFIG_CPU_R3000
	extern unsigned long r3k_cache_size(unsigned long);
	unsigned long size1, size2;
	unsigned long cfg = read_c0_conf();

	size1 = r3k_cache_size(ST0_ISC);
	write_c0_conf(cfg ^ R30XX_CONF_AC);
	size2 = r3k_cache_size(ST0_ISC);
	write_c0_conf(cfg);
	return size1 != size2;
#else
	return 0;
#endif
}

295 296 297 298 299 300
static inline void set_elf_platform(int cpu, const char *plat)
{
	if (cpu == 0)
		__elf_platform = plat;
}

L
Linus Torvalds 已提交
301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322
/*
 * Get the FPU Implementation/Revision.
 */
static inline unsigned long cpu_get_fpu_id(void)
{
	unsigned long tmp, fpu_id;

	tmp = read_c0_status();
	__enable_fpu();
	fpu_id = read_32bit_cp1_register(CP1_REVISION);
	write_c0_status(tmp);
	return fpu_id;
}

/*
 * Check the CPU has an FPU the official way.
 */
static inline int __cpu_has_fpu(void)
{
	return ((cpu_get_fpu_id() & 0xff00) != FPIR_IMP_NONE);
}

323 324 325
static inline void cpu_probe_vmbits(struct cpuinfo_mips *c)
{
#ifdef __NEED_VMBITS_PROBE
326
	write_c0_entryhi(0x3fffffffffffe000ULL);
327
	back_to_back_c0_hazard();
328
	c->vmbits = fls64(read_c0_entryhi() & 0x3fffffffffffe000ULL);
329 330 331
#endif
}

R
Ralf Baechle 已提交
332
#define R4K_OPTS (MIPS_CPU_TLB | MIPS_CPU_4KEX | MIPS_CPU_4K_CACHE \
L
Linus Torvalds 已提交
333 334
		| MIPS_CPU_COUNTER)

335
static inline void cpu_probe_legacy(struct cpuinfo_mips *c, unsigned int cpu)
L
Linus Torvalds 已提交
336 337 338 339
{
	switch (c->processor_id & 0xff00) {
	case PRID_IMP_R2000:
		c->cputype = CPU_R2000;
340
		__cpu_name[cpu] = "R2000";
L
Linus Torvalds 已提交
341
		c->isa_level = MIPS_CPU_ISA_I;
R
Ralf Baechle 已提交
342
		c->options = MIPS_CPU_TLB | MIPS_CPU_3K_CACHE |
S
Steven J. Hill 已提交
343
			     MIPS_CPU_NOFPUEX;
L
Linus Torvalds 已提交
344 345 346 347 348
		if (__cpu_has_fpu())
			c->options |= MIPS_CPU_FPU;
		c->tlbsize = 64;
		break;
	case PRID_IMP_R3000:
349 350
		if ((c->processor_id & 0xff) == PRID_REV_R3000A) {
			if (cpu_has_confreg()) {
L
Linus Torvalds 已提交
351
				c->cputype = CPU_R3081E;
352 353
				__cpu_name[cpu] = "R3081";
			} else {
L
Linus Torvalds 已提交
354
				c->cputype = CPU_R3000A;
355 356 357 358
				__cpu_name[cpu] = "R3000A";
			}
			break;
		} else {
L
Linus Torvalds 已提交
359
			c->cputype = CPU_R3000;
360 361
			__cpu_name[cpu] = "R3000";
		}
L
Linus Torvalds 已提交
362
		c->isa_level = MIPS_CPU_ISA_I;
R
Ralf Baechle 已提交
363
		c->options = MIPS_CPU_TLB | MIPS_CPU_3K_CACHE |
S
Steven J. Hill 已提交
364
			     MIPS_CPU_NOFPUEX;
L
Linus Torvalds 已提交
365 366 367 368 369 370
		if (__cpu_has_fpu())
			c->options |= MIPS_CPU_FPU;
		c->tlbsize = 64;
		break;
	case PRID_IMP_R4000:
		if (read_c0_config() & CONF_SC) {
371
			if ((c->processor_id & 0xff) >= PRID_REV_R4400) {
L
Linus Torvalds 已提交
372
				c->cputype = CPU_R4400PC;
373 374
				__cpu_name[cpu] = "R4400PC";
			} else {
L
Linus Torvalds 已提交
375
				c->cputype = CPU_R4000PC;
376 377
				__cpu_name[cpu] = "R4000PC";
			}
L
Linus Torvalds 已提交
378
		} else {
379
			if ((c->processor_id & 0xff) >= PRID_REV_R4400) {
L
Linus Torvalds 已提交
380
				c->cputype = CPU_R4400SC;
381 382
				__cpu_name[cpu] = "R4400SC";
			} else {
L
Linus Torvalds 已提交
383
				c->cputype = CPU_R4000SC;
384 385
				__cpu_name[cpu] = "R4000SC";
			}
L
Linus Torvalds 已提交
386 387 388 389
		}

		c->isa_level = MIPS_CPU_ISA_III;
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
390 391
			     MIPS_CPU_WATCH | MIPS_CPU_VCE |
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
392 393 394 395 396 397
		c->tlbsize = 48;
		break;
	case PRID_IMP_VR41XX:
		switch (c->processor_id & 0xf0) {
		case PRID_REV_VR4111:
			c->cputype = CPU_VR4111;
398
			__cpu_name[cpu] = "NEC VR4111";
L
Linus Torvalds 已提交
399 400 401
			break;
		case PRID_REV_VR4121:
			c->cputype = CPU_VR4121;
402
			__cpu_name[cpu] = "NEC VR4121";
L
Linus Torvalds 已提交
403 404
			break;
		case PRID_REV_VR4122:
405
			if ((c->processor_id & 0xf) < 0x3) {
L
Linus Torvalds 已提交
406
				c->cputype = CPU_VR4122;
407 408
				__cpu_name[cpu] = "NEC VR4122";
			} else {
L
Linus Torvalds 已提交
409
				c->cputype = CPU_VR4181A;
410 411
				__cpu_name[cpu] = "NEC VR4181A";
			}
L
Linus Torvalds 已提交
412 413
			break;
		case PRID_REV_VR4130:
414
			if ((c->processor_id & 0xf) < 0x4) {
L
Linus Torvalds 已提交
415
				c->cputype = CPU_VR4131;
416 417
				__cpu_name[cpu] = "NEC VR4131";
			} else {
L
Linus Torvalds 已提交
418
				c->cputype = CPU_VR4133;
419 420
				__cpu_name[cpu] = "NEC VR4133";
			}
L
Linus Torvalds 已提交
421 422 423 424
			break;
		default:
			printk(KERN_INFO "Unexpected CPU of NEC VR4100 series\n");
			c->cputype = CPU_VR41XX;
425
			__cpu_name[cpu] = "NEC Vr41xx";
L
Linus Torvalds 已提交
426 427 428 429 430 431 432 433
			break;
		}
		c->isa_level = MIPS_CPU_ISA_III;
		c->options = R4K_OPTS;
		c->tlbsize = 32;
		break;
	case PRID_IMP_R4300:
		c->cputype = CPU_R4300;
434
		__cpu_name[cpu] = "R4300";
L
Linus Torvalds 已提交
435 436
		c->isa_level = MIPS_CPU_ISA_III;
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
437
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
438 439 440 441
		c->tlbsize = 32;
		break;
	case PRID_IMP_R4600:
		c->cputype = CPU_R4600;
442
		__cpu_name[cpu] = "R4600";
L
Linus Torvalds 已提交
443
		c->isa_level = MIPS_CPU_ISA_III;
T
Thiemo Seufer 已提交
444 445
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
446 447 448
		c->tlbsize = 48;
		break;
	#if 0
S
Steven J. Hill 已提交
449
	case PRID_IMP_R4650:
L
Linus Torvalds 已提交
450 451 452 453 454 455
		/*
		 * This processor doesn't have an MMU, so it's not
		 * "real easy" to run Linux on it. It is left purely
		 * for documentation.  Commented out because it shares
		 * it's c0_prid id number with the TX3900.
		 */
456
		c->cputype = CPU_R4650;
457
		__cpu_name[cpu] = "R4650";
S
Steven J. Hill 已提交
458
		c->isa_level = MIPS_CPU_ISA_III;
L
Linus Torvalds 已提交
459
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_LLSC;
S
Steven J. Hill 已提交
460
		c->tlbsize = 48;
L
Linus Torvalds 已提交
461 462 463 464
		break;
	#endif
	case PRID_IMP_TX39:
		c->isa_level = MIPS_CPU_ISA_I;
R
Ralf Baechle 已提交
465
		c->options = MIPS_CPU_TLB | MIPS_CPU_TX39_CACHE;
L
Linus Torvalds 已提交
466 467 468

		if ((c->processor_id & 0xf0) == (PRID_REV_TX3927 & 0xf0)) {
			c->cputype = CPU_TX3927;
469
			__cpu_name[cpu] = "TX3927";
L
Linus Torvalds 已提交
470 471 472 473 474
			c->tlbsize = 64;
		} else {
			switch (c->processor_id & 0xff) {
			case PRID_REV_TX3912:
				c->cputype = CPU_TX3912;
475
				__cpu_name[cpu] = "TX3912";
L
Linus Torvalds 已提交
476 477 478 479
				c->tlbsize = 32;
				break;
			case PRID_REV_TX3922:
				c->cputype = CPU_TX3922;
480
				__cpu_name[cpu] = "TX3922";
L
Linus Torvalds 已提交
481 482 483 484 485 486 487
				c->tlbsize = 64;
				break;
			}
		}
		break;
	case PRID_IMP_R4700:
		c->cputype = CPU_R4700;
488
		__cpu_name[cpu] = "R4700";
L
Linus Torvalds 已提交
489 490
		c->isa_level = MIPS_CPU_ISA_III;
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
491
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
492 493 494 495
		c->tlbsize = 48;
		break;
	case PRID_IMP_TX49:
		c->cputype = CPU_TX49XX;
496
		__cpu_name[cpu] = "R49XX";
L
Linus Torvalds 已提交
497 498 499 500 501 502 503 504
		c->isa_level = MIPS_CPU_ISA_III;
		c->options = R4K_OPTS | MIPS_CPU_LLSC;
		if (!(c->processor_id & 0x08))
			c->options |= MIPS_CPU_FPU | MIPS_CPU_32FPR;
		c->tlbsize = 48;
		break;
	case PRID_IMP_R5000:
		c->cputype = CPU_R5000;
505
		__cpu_name[cpu] = "R5000";
L
Linus Torvalds 已提交
506 507
		c->isa_level = MIPS_CPU_ISA_IV;
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
508
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
509 510 511 512
		c->tlbsize = 48;
		break;
	case PRID_IMP_R5432:
		c->cputype = CPU_R5432;
513
		__cpu_name[cpu] = "R5432";
L
Linus Torvalds 已提交
514 515
		c->isa_level = MIPS_CPU_ISA_IV;
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
516
			     MIPS_CPU_WATCH | MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
517 518 519 520
		c->tlbsize = 48;
		break;
	case PRID_IMP_R5500:
		c->cputype = CPU_R5500;
521
		__cpu_name[cpu] = "R5500";
L
Linus Torvalds 已提交
522 523
		c->isa_level = MIPS_CPU_ISA_IV;
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
524
			     MIPS_CPU_WATCH | MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
525 526 527 528
		c->tlbsize = 48;
		break;
	case PRID_IMP_NEVADA:
		c->cputype = CPU_NEVADA;
529
		__cpu_name[cpu] = "Nevada";
L
Linus Torvalds 已提交
530 531
		c->isa_level = MIPS_CPU_ISA_IV;
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
532
			     MIPS_CPU_DIVEC | MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
533 534 535 536
		c->tlbsize = 48;
		break;
	case PRID_IMP_R6000:
		c->cputype = CPU_R6000;
537
		__cpu_name[cpu] = "R6000";
L
Linus Torvalds 已提交
538 539
		c->isa_level = MIPS_CPU_ISA_II;
		c->options = MIPS_CPU_TLB | MIPS_CPU_FPU |
S
Steven J. Hill 已提交
540
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
541 542 543 544
		c->tlbsize = 32;
		break;
	case PRID_IMP_R6000A:
		c->cputype = CPU_R6000A;
545
		__cpu_name[cpu] = "R6000A";
L
Linus Torvalds 已提交
546 547
		c->isa_level = MIPS_CPU_ISA_II;
		c->options = MIPS_CPU_TLB | MIPS_CPU_FPU |
S
Steven J. Hill 已提交
548
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
549 550 551 552
		c->tlbsize = 32;
		break;
	case PRID_IMP_RM7000:
		c->cputype = CPU_RM7000;
553
		__cpu_name[cpu] = "RM7000";
L
Linus Torvalds 已提交
554 555
		c->isa_level = MIPS_CPU_ISA_IV;
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
556
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
557 558 559 560 561 562 563 564 565 566 567 568
		/*
		 * Undocumented RM7000:  Bit 29 in the info register of
		 * the RM7000 v2.0 indicates if the TLB has 48 or 64
		 * entries.
		 *
		 * 29      1 =>    64 entry JTLB
		 *         0 =>    48 entry JTLB
		 */
		c->tlbsize = (read_c0_info() & (1 << 29)) ? 64 : 48;
		break;
	case PRID_IMP_RM9000:
		c->cputype = CPU_RM9000;
569
		__cpu_name[cpu] = "RM9000";
L
Linus Torvalds 已提交
570 571
		c->isa_level = MIPS_CPU_ISA_IV;
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
572
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
573 574 575 576 577 578 579 580 581 582 583
		/*
		 * Bit 29 in the info register of the RM9000
		 * indicates if the TLB has 48 or 64 entries.
		 *
		 * 29      1 =>    64 entry JTLB
		 *         0 =>    48 entry JTLB
		 */
		c->tlbsize = (read_c0_info() & (1 << 29)) ? 64 : 48;
		break;
	case PRID_IMP_R8000:
		c->cputype = CPU_R8000;
584
		__cpu_name[cpu] = "RM8000";
L
Linus Torvalds 已提交
585 586
		c->isa_level = MIPS_CPU_ISA_IV;
		c->options = MIPS_CPU_TLB | MIPS_CPU_4KEX |
S
Steven J. Hill 已提交
587 588
			     MIPS_CPU_FPU | MIPS_CPU_32FPR |
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
589 590 591 592
		c->tlbsize = 384;      /* has weird TLB: 3-way x 128 */
		break;
	case PRID_IMP_R10000:
		c->cputype = CPU_R10000;
593
		__cpu_name[cpu] = "R10000";
L
Linus Torvalds 已提交
594
		c->isa_level = MIPS_CPU_ISA_IV;
595
		c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
S
Steven J. Hill 已提交
596
			     MIPS_CPU_FPU | MIPS_CPU_32FPR |
L
Linus Torvalds 已提交
597
			     MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
S
Steven J. Hill 已提交
598
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
599 600 601 602
		c->tlbsize = 64;
		break;
	case PRID_IMP_R12000:
		c->cputype = CPU_R12000;
603
		__cpu_name[cpu] = "R12000";
L
Linus Torvalds 已提交
604
		c->isa_level = MIPS_CPU_ISA_IV;
605
		c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
S
Steven J. Hill 已提交
606
			     MIPS_CPU_FPU | MIPS_CPU_32FPR |
L
Linus Torvalds 已提交
607
			     MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
S
Steven J. Hill 已提交
608
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
609 610
		c->tlbsize = 64;
		break;
K
Kumba 已提交
611 612
	case PRID_IMP_R14000:
		c->cputype = CPU_R14000;
613
		__cpu_name[cpu] = "R14000";
K
Kumba 已提交
614 615
		c->isa_level = MIPS_CPU_ISA_IV;
		c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
S
Steven J. Hill 已提交
616
			     MIPS_CPU_FPU | MIPS_CPU_32FPR |
K
Kumba 已提交
617
			     MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
S
Steven J. Hill 已提交
618
			     MIPS_CPU_LLSC;
K
Kumba 已提交
619 620
		c->tlbsize = 64;
		break;
621 622
	case PRID_IMP_LOONGSON2:
		c->cputype = CPU_LOONGSON2;
623
		__cpu_name[cpu] = "ICT Loongson-2";
624 625 626 627 628 629 630 631 632 633

		switch (c->processor_id & PRID_REV_MASK) {
		case PRID_REV_LOONGSON2E:
			set_elf_platform(cpu, "loongson2e");
			break;
		case PRID_REV_LOONGSON2F:
			set_elf_platform(cpu, "loongson2f");
			break;
		}

634 635 636 637 638 639
		c->isa_level = MIPS_CPU_ISA_III;
		c->options = R4K_OPTS |
			     MIPS_CPU_FPU | MIPS_CPU_LLSC |
			     MIPS_CPU_32FPR;
		c->tlbsize = 64;
		break;
L
Linus Torvalds 已提交
640 641 642
	}
}

643
static char unknown_isa[] __cpuinitdata = KERN_ERR \
644 645
	"Unsupported ISA type, c0.config0: %d.";

646
static inline unsigned int decode_config0(struct cpuinfo_mips *c)
L
Linus Torvalds 已提交
647
{
648 649
	unsigned int config0;
	int isa;
L
Linus Torvalds 已提交
650

651 652 653
	config0 = read_c0_config();

	if (((config0 & MIPS_CONF_MT) >> 7) == 1)
R
Ralf Baechle 已提交
654
		c->options |= MIPS_CPU_TLB;
655 656 657
	isa = (config0 & MIPS_CONF_AT) >> 13;
	switch (isa) {
	case 0:
658
		switch ((config0 & MIPS_CONF_AR) >> 10) {
659 660 661 662 663 664 665 666 667
		case 0:
			c->isa_level = MIPS_CPU_ISA_M32R1;
			break;
		case 1:
			c->isa_level = MIPS_CPU_ISA_M32R2;
			break;
		default:
			goto unknown;
		}
668 669
		break;
	case 2:
670
		switch ((config0 & MIPS_CONF_AR) >> 10) {
671 672 673 674 675 676 677 678 679
		case 0:
			c->isa_level = MIPS_CPU_ISA_M64R1;
			break;
		case 1:
			c->isa_level = MIPS_CPU_ISA_M64R2;
			break;
		default:
			goto unknown;
		}
680 681
		break;
	default:
682
		goto unknown;
683 684 685
	}

	return config0 & MIPS_CONF_M;
686 687 688

unknown:
	panic(unknown_isa, config0);
689 690 691 692 693
}

static inline unsigned int decode_config1(struct cpuinfo_mips *c)
{
	unsigned int config1;
L
Linus Torvalds 已提交
694 695

	config1 = read_c0_config1();
696 697 698 699

	if (config1 & MIPS_CONF1_MD)
		c->ases |= MIPS_ASE_MDMX;
	if (config1 & MIPS_CONF1_WR)
L
Linus Torvalds 已提交
700
		c->options |= MIPS_CPU_WATCH;
701 702 703
	if (config1 & MIPS_CONF1_CA)
		c->ases |= MIPS_ASE_MIPS16;
	if (config1 & MIPS_CONF1_EP)
L
Linus Torvalds 已提交
704
		c->options |= MIPS_CPU_EJTAG;
705
	if (config1 & MIPS_CONF1_FP) {
L
Linus Torvalds 已提交
706 707 708
		c->options |= MIPS_CPU_FPU;
		c->options |= MIPS_CPU_32FPR;
	}
709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734
	if (cpu_has_tlb)
		c->tlbsize = ((config1 & MIPS_CONF1_TLBS) >> 25) + 1;

	return config1 & MIPS_CONF_M;
}

static inline unsigned int decode_config2(struct cpuinfo_mips *c)
{
	unsigned int config2;

	config2 = read_c0_config2();

	if (config2 & MIPS_CONF2_SL)
		c->scache.flags &= ~MIPS_CACHE_NOT_PRESENT;

	return config2 & MIPS_CONF_M;
}

static inline unsigned int decode_config3(struct cpuinfo_mips *c)
{
	unsigned int config3;

	config3 = read_c0_config3();

	if (config3 & MIPS_CONF3_SM)
		c->ases |= MIPS_ASE_SMARTMIPS;
735 736
	if (config3 & MIPS_CONF3_DSP)
		c->ases |= MIPS_ASE_DSP;
737 738 739 740 741
	if (config3 & MIPS_CONF3_VINT)
		c->options |= MIPS_CPU_VINT;
	if (config3 & MIPS_CONF3_VEIC)
		c->options |= MIPS_CPU_VEIC;
	if (config3 & MIPS_CONF3_MT)
S
Steven J. Hill 已提交
742
		c->ases |= MIPS_ASE_MIPSMT;
743 744
	if (config3 & MIPS_CONF3_ULRI)
		c->options |= MIPS_CPU_ULRI;
745 746 747 748

	return config3 & MIPS_CONF_M;
}

749 750 751 752 753 754 755 756 757 758
static inline unsigned int decode_config4(struct cpuinfo_mips *c)
{
	unsigned int config4;

	config4 = read_c0_config4();

	if ((config4 & MIPS_CONF4_MMUEXTDEF) == MIPS_CONF4_MMUEXTDEF_MMUSIZEEXT
	    && cpu_has_tlb)
		c->tlbsize += (config4 & MIPS_CONF4_MMUSIZEEXT) * 0x40;

759 760
	c->kscratch_mask = (config4 >> 16) & 0xff;

761 762 763
	return config4 & MIPS_CONF_M;
}

764
static void __cpuinit decode_configs(struct cpuinfo_mips *c)
765
{
766 767
	int ok;

768
	/* MIPS32 or MIPS64 compliant CPU.  */
R
Ralf Baechle 已提交
769
	c->options = MIPS_CPU_4KEX | MIPS_CPU_4K_CACHE | MIPS_CPU_COUNTER |
S
Steven J. Hill 已提交
770
		     MIPS_CPU_DIVEC | MIPS_CPU_LLSC | MIPS_CPU_MCHECK;
771

L
Linus Torvalds 已提交
772 773
	c->scache.flags = MIPS_CACHE_NOT_PRESENT;

774 775 776 777 778 779 780 781
	ok = decode_config0(c);			/* Read Config registers.  */
	BUG_ON(!ok);				/* Arch spec violation!  */
	if (ok)
		ok = decode_config1(c);
	if (ok)
		ok = decode_config2(c);
	if (ok)
		ok = decode_config3(c);
782 783
	if (ok)
		ok = decode_config4(c);
784 785

	mips_probe_watch_registers(c);
786 787 788

	if (cpu_has_mips_r2)
		c->core = read_c0_ebase() & 0x3ff;
L
Linus Torvalds 已提交
789 790
}

791
static inline void cpu_probe_mips(struct cpuinfo_mips *c, unsigned int cpu)
L
Linus Torvalds 已提交
792
{
793
	decode_configs(c);
L
Linus Torvalds 已提交
794 795 796
	switch (c->processor_id & 0xff00) {
	case PRID_IMP_4KC:
		c->cputype = CPU_4KC;
797
		__cpu_name[cpu] = "MIPS 4Kc";
L
Linus Torvalds 已提交
798 799
		break;
	case PRID_IMP_4KEC:
800 801
	case PRID_IMP_4KECR2:
		c->cputype = CPU_4KEC;
802
		__cpu_name[cpu] = "MIPS 4KEc";
803
		break;
L
Linus Torvalds 已提交
804
	case PRID_IMP_4KSC:
R
Ralf Baechle 已提交
805
	case PRID_IMP_4KSD:
L
Linus Torvalds 已提交
806
		c->cputype = CPU_4KSC;
807
		__cpu_name[cpu] = "MIPS 4KSc";
L
Linus Torvalds 已提交
808 809 810
		break;
	case PRID_IMP_5KC:
		c->cputype = CPU_5KC;
811
		__cpu_name[cpu] = "MIPS 5Kc";
L
Linus Torvalds 已提交
812 813 814
		break;
	case PRID_IMP_20KC:
		c->cputype = CPU_20KC;
815
		__cpu_name[cpu] = "MIPS 20Kc";
L
Linus Torvalds 已提交
816 817
		break;
	case PRID_IMP_24K:
818
	case PRID_IMP_24KE:
L
Linus Torvalds 已提交
819
		c->cputype = CPU_24K;
820
		__cpu_name[cpu] = "MIPS 24Kc";
L
Linus Torvalds 已提交
821 822 823
		break;
	case PRID_IMP_25KF:
		c->cputype = CPU_25KF;
824
		__cpu_name[cpu] = "MIPS 25Kc";
L
Linus Torvalds 已提交
825
		break;
R
Ralf Baechle 已提交
826 827
	case PRID_IMP_34K:
		c->cputype = CPU_34K;
828
		__cpu_name[cpu] = "MIPS 34Kc";
R
Ralf Baechle 已提交
829
		break;
830 831
	case PRID_IMP_74K:
		c->cputype = CPU_74K;
832
		__cpu_name[cpu] = "MIPS 74Kc";
833
		break;
834 835
	case PRID_IMP_1004K:
		c->cputype = CPU_1004K;
836
		__cpu_name[cpu] = "MIPS 1004Kc";
837
		break;
L
Linus Torvalds 已提交
838
	}
C
Chris Dearman 已提交
839 840

	spram_config();
L
Linus Torvalds 已提交
841 842
}

843
static inline void cpu_probe_alchemy(struct cpuinfo_mips *c, unsigned int cpu)
L
Linus Torvalds 已提交
844
{
845
	decode_configs(c);
L
Linus Torvalds 已提交
846 847 848
	switch (c->processor_id & 0xff00) {
	case PRID_IMP_AU1_REV1:
	case PRID_IMP_AU1_REV2:
849
		c->cputype = CPU_ALCHEMY;
L
Linus Torvalds 已提交
850 851
		switch ((c->processor_id >> 24) & 0xff) {
		case 0:
852
			__cpu_name[cpu] = "Au1000";
L
Linus Torvalds 已提交
853 854
			break;
		case 1:
855
			__cpu_name[cpu] = "Au1500";
L
Linus Torvalds 已提交
856 857
			break;
		case 2:
858
			__cpu_name[cpu] = "Au1100";
L
Linus Torvalds 已提交
859 860
			break;
		case 3:
861
			__cpu_name[cpu] = "Au1550";
L
Linus Torvalds 已提交
862
			break;
P
Pete Popov 已提交
863
		case 4:
864
			__cpu_name[cpu] = "Au1200";
865
			if ((c->processor_id & 0xff) == 2)
866
				__cpu_name[cpu] = "Au1250";
867 868
			break;
		case 5:
869
			__cpu_name[cpu] = "Au1210";
P
Pete Popov 已提交
870
			break;
L
Linus Torvalds 已提交
871
		default:
872
			__cpu_name[cpu] = "Au1xxx";
L
Linus Torvalds 已提交
873 874 875 876 877 878
			break;
		}
		break;
	}
}

879
static inline void cpu_probe_sibyte(struct cpuinfo_mips *c, unsigned int cpu)
L
Linus Torvalds 已提交
880
{
881
	decode_configs(c);
R
Ralf Baechle 已提交
882

L
Linus Torvalds 已提交
883 884 885
	switch (c->processor_id & 0xff00) {
	case PRID_IMP_SB1:
		c->cputype = CPU_SB1;
886
		__cpu_name[cpu] = "SiByte SB1";
L
Linus Torvalds 已提交
887
		/* FPU in pass1 is known to have issues. */
888
		if ((c->processor_id & 0xff) < 0x02)
889
			c->options &= ~(MIPS_CPU_FPU | MIPS_CPU_32FPR);
L
Linus Torvalds 已提交
890
		break;
A
Andrew Isaacson 已提交
891 892
	case PRID_IMP_SB1A:
		c->cputype = CPU_SB1A;
893
		__cpu_name[cpu] = "SiByte SB1A";
A
Andrew Isaacson 已提交
894
		break;
L
Linus Torvalds 已提交
895 896 897
	}
}

898
static inline void cpu_probe_sandcraft(struct cpuinfo_mips *c, unsigned int cpu)
L
Linus Torvalds 已提交
899
{
900
	decode_configs(c);
L
Linus Torvalds 已提交
901 902 903
	switch (c->processor_id & 0xff00) {
	case PRID_IMP_SR71000:
		c->cputype = CPU_SR71000;
904
		__cpu_name[cpu] = "Sandcraft SR71000";
L
Linus Torvalds 已提交
905 906 907 908 909 910
		c->scache.ways = 8;
		c->tlbsize = 64;
		break;
	}
}

911
static inline void cpu_probe_nxp(struct cpuinfo_mips *c, unsigned int cpu)
912 913 914 915 916
{
	decode_configs(c);
	switch (c->processor_id & 0xff00) {
	case PRID_IMP_PR4450:
		c->cputype = CPU_PR4450;
917
		__cpu_name[cpu] = "Philips PR4450";
918
		c->isa_level = MIPS_CPU_ISA_M32R1;
919 920 921 922
		break;
	}
}

923
static inline void cpu_probe_broadcom(struct cpuinfo_mips *c, unsigned int cpu)
924 925 926
{
	decode_configs(c);
	switch (c->processor_id & 0xff00) {
927 928
	case PRID_IMP_BMIPS32_REV4:
	case PRID_IMP_BMIPS32_REV8:
929 930
		c->cputype = CPU_BMIPS32;
		__cpu_name[cpu] = "Broadcom BMIPS32";
931
		set_elf_platform(cpu, "bmips32");
932 933 934 935 936 937
		break;
	case PRID_IMP_BMIPS3300:
	case PRID_IMP_BMIPS3300_ALT:
	case PRID_IMP_BMIPS3300_BUG:
		c->cputype = CPU_BMIPS3300;
		__cpu_name[cpu] = "Broadcom BMIPS3300";
938
		set_elf_platform(cpu, "bmips3300");
939 940 941 942 943 944 945 946
		break;
	case PRID_IMP_BMIPS43XX: {
		int rev = c->processor_id & 0xff;

		if (rev >= PRID_REV_BMIPS4380_LO &&
				rev <= PRID_REV_BMIPS4380_HI) {
			c->cputype = CPU_BMIPS4380;
			__cpu_name[cpu] = "Broadcom BMIPS4380";
947
			set_elf_platform(cpu, "bmips4380");
948 949 950
		} else {
			c->cputype = CPU_BMIPS4350;
			__cpu_name[cpu] = "Broadcom BMIPS4350";
951
			set_elf_platform(cpu, "bmips4350");
952
		}
953
		break;
954 955 956 957
	}
	case PRID_IMP_BMIPS5000:
		c->cputype = CPU_BMIPS5000;
		__cpu_name[cpu] = "Broadcom BMIPS5000";
958
		set_elf_platform(cpu, "bmips5000");
959
		c->options |= MIPS_CPU_ULRI;
960
		break;
961 962 963
	}
}

964 965 966 967 968 969 970
static inline void cpu_probe_cavium(struct cpuinfo_mips *c, unsigned int cpu)
{
	decode_configs(c);
	switch (c->processor_id & 0xff00) {
	case PRID_IMP_CAVIUM_CN38XX:
	case PRID_IMP_CAVIUM_CN31XX:
	case PRID_IMP_CAVIUM_CN30XX:
971 972 973
		c->cputype = CPU_CAVIUM_OCTEON;
		__cpu_name[cpu] = "Cavium Octeon";
		goto platform;
974 975 976 977
	case PRID_IMP_CAVIUM_CN58XX:
	case PRID_IMP_CAVIUM_CN56XX:
	case PRID_IMP_CAVIUM_CN50XX:
	case PRID_IMP_CAVIUM_CN52XX:
978 979 980
		c->cputype = CPU_CAVIUM_OCTEON_PLUS;
		__cpu_name[cpu] = "Cavium Octeon+";
platform:
981
		set_elf_platform(cpu, "octeon");
982
		break;
983
	case PRID_IMP_CAVIUM_CN61XX:
984
	case PRID_IMP_CAVIUM_CN63XX:
985 986
	case PRID_IMP_CAVIUM_CN66XX:
	case PRID_IMP_CAVIUM_CN68XX:
987 988
		c->cputype = CPU_CAVIUM_OCTEON2;
		__cpu_name[cpu] = "Cavium Octeon II";
989
		set_elf_platform(cpu, "octeon2");
990
		break;
991 992 993 994 995 996 997
	default:
		printk(KERN_INFO "Unknown Octeon chip!\n");
		c->cputype = CPU_UNKNOWN;
		break;
	}
}

998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013
static inline void cpu_probe_ingenic(struct cpuinfo_mips *c, unsigned int cpu)
{
	decode_configs(c);
	/* JZRISC does not implement the CP0 counter. */
	c->options &= ~MIPS_CPU_COUNTER;
	switch (c->processor_id & 0xff00) {
	case PRID_IMP_JZRISC:
		c->cputype = CPU_JZRISC;
		__cpu_name[cpu] = "Ingenic JZRISC";
		break;
	default:
		panic("Unknown Ingenic Processor ID!");
		break;
	}
}

1014 1015 1016 1017
static inline void cpu_probe_netlogic(struct cpuinfo_mips *c, int cpu)
{
	decode_configs(c);

M
Manuel Lauss 已提交
1018 1019 1020 1021 1022 1023 1024
	if ((c->processor_id & 0xff00) == PRID_IMP_NETLOGIC_AU13XX) {
		c->cputype = CPU_ALCHEMY;
		__cpu_name[cpu] = "Au1300";
		/* following stuff is not for Alchemy */
		return;
	}

1025 1026 1027 1028 1029 1030 1031 1032 1033
	c->options = (MIPS_CPU_TLB       |
			MIPS_CPU_4KEX    |
			MIPS_CPU_COUNTER |
			MIPS_CPU_DIVEC   |
			MIPS_CPU_WATCH   |
			MIPS_CPU_EJTAG   |
			MIPS_CPU_LLSC);

	switch (c->processor_id & 0xff00) {
1034 1035
	case PRID_IMP_NETLOGIC_XLP8XX:
	case PRID_IMP_NETLOGIC_XLP3XX:
J
Jayachandran C 已提交
1036 1037 1038 1039
		c->cputype = CPU_XLP;
		__cpu_name[cpu] = "Netlogic XLP";
		break;

1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069
	case PRID_IMP_NETLOGIC_XLR732:
	case PRID_IMP_NETLOGIC_XLR716:
	case PRID_IMP_NETLOGIC_XLR532:
	case PRID_IMP_NETLOGIC_XLR308:
	case PRID_IMP_NETLOGIC_XLR532C:
	case PRID_IMP_NETLOGIC_XLR516C:
	case PRID_IMP_NETLOGIC_XLR508C:
	case PRID_IMP_NETLOGIC_XLR308C:
		c->cputype = CPU_XLR;
		__cpu_name[cpu] = "Netlogic XLR";
		break;

	case PRID_IMP_NETLOGIC_XLS608:
	case PRID_IMP_NETLOGIC_XLS408:
	case PRID_IMP_NETLOGIC_XLS404:
	case PRID_IMP_NETLOGIC_XLS208:
	case PRID_IMP_NETLOGIC_XLS204:
	case PRID_IMP_NETLOGIC_XLS108:
	case PRID_IMP_NETLOGIC_XLS104:
	case PRID_IMP_NETLOGIC_XLS616B:
	case PRID_IMP_NETLOGIC_XLS608B:
	case PRID_IMP_NETLOGIC_XLS416B:
	case PRID_IMP_NETLOGIC_XLS412B:
	case PRID_IMP_NETLOGIC_XLS408B:
	case PRID_IMP_NETLOGIC_XLS404B:
		c->cputype = CPU_XLR;
		__cpu_name[cpu] = "Netlogic XLS";
		break;

	default:
J
Jayachandran C 已提交
1070
		pr_info("Unknown Netlogic chip id [%02x]!\n",
1071 1072 1073 1074 1075
		       c->processor_id);
		c->cputype = CPU_XLR;
		break;
	}

J
Jayachandran C 已提交
1076 1077 1078 1079 1080 1081 1082 1083 1084
	if (c->cputype == CPU_XLP) {
		c->isa_level = MIPS_CPU_ISA_M64R2;
		c->options |= (MIPS_CPU_FPU | MIPS_CPU_ULRI | MIPS_CPU_MCHECK);
		/* This will be updated again after all threads are woken up */
		c->tlbsize = ((read_c0_config6() >> 16) & 0xffff) + 1;
	} else {
		c->isa_level = MIPS_CPU_ISA_M64R1;
		c->tlbsize = ((read_c0_config1() >> 25) & 0x3f) + 1;
	}
1085 1086
}

1087 1088 1089 1090 1091 1092
#ifdef CONFIG_64BIT
/* For use by uaccess.h */
u64 __ua_limit;
EXPORT_SYMBOL(__ua_limit);
#endif

1093
const char *__cpu_name[NR_CPUS];
1094
const char *__elf_platform;
1095

1096
__cpuinit void cpu_probe(void)
L
Linus Torvalds 已提交
1097 1098
{
	struct cpuinfo_mips *c = &current_cpu_data;
1099
	unsigned int cpu = smp_processor_id();
L
Linus Torvalds 已提交
1100 1101 1102 1103 1104 1105 1106 1107

	c->processor_id	= PRID_IMP_UNKNOWN;
	c->fpu_id	= FPIR_IMP_NONE;
	c->cputype	= CPU_UNKNOWN;

	c->processor_id = read_c0_prid();
	switch (c->processor_id & 0xff0000) {
	case PRID_COMP_LEGACY:
1108
		cpu_probe_legacy(c, cpu);
L
Linus Torvalds 已提交
1109 1110
		break;
	case PRID_COMP_MIPS:
1111
		cpu_probe_mips(c, cpu);
L
Linus Torvalds 已提交
1112 1113
		break;
	case PRID_COMP_ALCHEMY:
1114
		cpu_probe_alchemy(c, cpu);
L
Linus Torvalds 已提交
1115 1116
		break;
	case PRID_COMP_SIBYTE:
1117
		cpu_probe_sibyte(c, cpu);
L
Linus Torvalds 已提交
1118
		break;
1119
	case PRID_COMP_BROADCOM:
1120
		cpu_probe_broadcom(c, cpu);
1121
		break;
L
Linus Torvalds 已提交
1122
	case PRID_COMP_SANDCRAFT:
1123
		cpu_probe_sandcraft(c, cpu);
L
Linus Torvalds 已提交
1124
		break;
1125
	case PRID_COMP_NXP:
1126
		cpu_probe_nxp(c, cpu);
1127
		break;
1128 1129 1130
	case PRID_COMP_CAVIUM:
		cpu_probe_cavium(c, cpu);
		break;
1131 1132 1133
	case PRID_COMP_INGENIC:
		cpu_probe_ingenic(c, cpu);
		break;
1134 1135 1136
	case PRID_COMP_NETLOGIC:
		cpu_probe_netlogic(c, cpu);
		break;
L
Linus Torvalds 已提交
1137
	}
1138

1139 1140 1141
	BUG_ON(!__cpu_name[cpu]);
	BUG_ON(c->cputype == CPU_UNKNOWN);

1142 1143 1144 1145 1146 1147 1148
	/*
	 * Platform code can force the cpu type to optimize code
	 * generation. In that case be sure the cpu type is correctly
	 * manually setup otherwise it could trigger some nasty bugs.
	 */
	BUG_ON(current_cpu_type() != c->cputype);

1149 1150 1151 1152 1153 1154
	if (mips_fpu_disabled)
		c->options &= ~MIPS_CPU_FPU;

	if (mips_dsp_disabled)
		c->ases &= ~MIPS_ASE_DSP;

1155
	if (c->options & MIPS_CPU_FPU) {
L
Linus Torvalds 已提交
1156
		c->fpu_id = cpu_get_fpu_id();
1157

1158
		if (c->isa_level == MIPS_CPU_ISA_M32R1 ||
1159 1160 1161
		    c->isa_level == MIPS_CPU_ISA_M32R2 ||
		    c->isa_level == MIPS_CPU_ISA_M64R1 ||
		    c->isa_level == MIPS_CPU_ISA_M64R2) {
1162 1163 1164 1165
			if (c->fpu_id & MIPS_FPIR_3D)
				c->ases |= MIPS_ASE_MIPS3D;
		}
	}
1166

R
Ralf Baechle 已提交
1167 1168 1169 1170
	if (cpu_has_mips_r2)
		c->srsets = ((read_c0_srsctl() >> 26) & 0x0f) + 1;
	else
		c->srsets = 1;
1171 1172

	cpu_probe_vmbits(c);
1173 1174 1175 1176 1177

#ifdef CONFIG_64BIT
	if (cpu == 0)
		__ua_limit = ~((1ull << cpu_vmbits) - 1);
#endif
L
Linus Torvalds 已提交
1178 1179
}

1180
__cpuinit void cpu_report(void)
L
Linus Torvalds 已提交
1181 1182 1183
{
	struct cpuinfo_mips *c = &current_cpu_data;

1184 1185
	printk(KERN_INFO "CPU revision is: %08x (%s)\n",
	       c->processor_id, cpu_name_string());
L
Linus Torvalds 已提交
1186
	if (c->options & MIPS_CPU_FPU)
1187
		printk(KERN_INFO "FPU revision is: %08x\n", c->fpu_id);
L
Linus Torvalds 已提交
1188
}