cpu-probe.c 27.2 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4
/*
 * Processor capabilities determination functions.
 *
 * Copyright (C) xxxx  the Anonymous
5
 * Copyright (C) 1994 - 2006 Ralf Baechle
6 7
 * Copyright (C) 2003, 2004  Maciej W. Rozycki
 * Copyright (C) 2001, 2004  MIPS Inc.
L
Linus Torvalds 已提交
8 9 10 11 12 13 14 15 16
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License
 * as published by the Free Software Foundation; either version
 * 2 of the License, or (at your option) any later version.
 */
#include <linux/init.h>
#include <linux/kernel.h>
#include <linux/ptrace.h>
17
#include <linux/smp.h>
L
Linus Torvalds 已提交
18
#include <linux/stddef.h>
19
#include <linux/export.h>
L
Linus Torvalds 已提交
20

21
#include <asm/bugs.h>
L
Linus Torvalds 已提交
22 23 24 25
#include <asm/cpu.h>
#include <asm/fpu.h>
#include <asm/mipsregs.h>
#include <asm/system.h>
26
#include <asm/watch.h>
27
#include <asm/elf.h>
28
#include <asm/spram.h>
29 30
#include <asm/uaccess.h>

L
Linus Torvalds 已提交
31 32 33 34 35 36 37
/*
 * Not all of the MIPS CPUs have the "wait" instruction available. Moreover,
 * the implementation of the "wait" feature differs between CPU families. This
 * points to the function that implements CPU specific wait.
 * The wait instruction stops the pipeline and reduces the power consumption of
 * the CPU very much.
 */
38
void (*cpu_wait)(void);
39
EXPORT_SYMBOL(cpu_wait);
L
Linus Torvalds 已提交
40 41 42 43 44 45 46 47 48

static void r3081_wait(void)
{
	unsigned long cfg = read_c0_conf();
	write_c0_conf(cfg | R30XX_CONF_HALT);
}

static void r39xx_wait(void)
{
49 50 51 52
	local_irq_disable();
	if (!need_resched())
		write_c0_conf(read_c0_conf() | TX39_CONF_HALT);
	local_irq_enable();
L
Linus Torvalds 已提交
53 54
}

55
extern void r4k_wait(void);
56 57 58 59 60 61 62 63

/*
 * This variant is preferable as it allows testing need_resched and going to
 * sleep depending on the outcome atomically.  Unfortunately the "It is
 * implementation-dependent whether the pipeline restarts when a non-enabled
 * interrupt is requested" restriction in the MIPS32/MIPS64 architecture makes
 * using this version a gamble.
 */
64
void r4k_wait_irqoff(void)
65 66 67
{
	local_irq_disable();
	if (!need_resched())
68 69
		__asm__("	.set	push		\n"
			"	.set	mips3		\n"
70
			"	wait			\n"
71
			"	.set	pop		\n");
72
	local_irq_enable();
73 74
	__asm__(" 	.globl __pastwait	\n"
		"__pastwait:			\n");
L
Linus Torvalds 已提交
75 76
}

77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97
/*
 * The RM7000 variant has to handle erratum 38.  The workaround is to not
 * have any pending stores when the WAIT instruction is executed.
 */
static void rm7k_wait_irqoff(void)
{
	local_irq_disable();
	if (!need_resched())
		__asm__(
		"	.set	push					\n"
		"	.set	mips3					\n"
		"	.set	noat					\n"
		"	mfc0	$1, $12					\n"
		"	sync						\n"
		"	mtc0	$1, $12		# stalls until W stage	\n"
		"	wait						\n"
		"	mtc0	$1, $12		# stalls until W stage	\n"
		"	.set	pop					\n");
	local_irq_enable();
}

98 99 100 101 102
/*
 * The Au1xxx wait is available only if using 32khz counter or
 * external timer source, but specifically not CP0 Counter.
 * alchemy/common/time.c may override cpu_wait!
 */
103
static void au1k_wait(void)
L
Linus Torvalds 已提交
104
{
105 106 107 108 109 110 111 112 113 114 115
	__asm__("	.set	mips3			\n"
		"	cache	0x14, 0(%0)		\n"
		"	cache	0x14, 32(%0)		\n"
		"	sync				\n"
		"	nop				\n"
		"	wait				\n"
		"	nop				\n"
		"	nop				\n"
		"	nop				\n"
		"	nop				\n"
		"	.set	mips0			\n"
R
Ralf Baechle 已提交
116
		: : "r" (au1k_wait));
L
Linus Torvalds 已提交
117 118
}

119
static int __initdata nowait;
120

121
static int __init wait_disable(char *s)
122 123 124 125 126 127 128 129
{
	nowait = 1;

	return 1;
}

__setup("nowait", wait_disable);

130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153
static int __cpuinitdata mips_fpu_disabled;

static int __init fpu_disable(char *s)
{
	cpu_data[0].options &= ~MIPS_CPU_FPU;
	mips_fpu_disabled = 1;

	return 1;
}

__setup("nofpu", fpu_disable);

int __cpuinitdata mips_dsp_disabled;

static int __init dsp_disable(char *s)
{
	cpu_data[0].ases &= ~MIPS_ASE_DSP;
	mips_dsp_disabled = 1;

	return 1;
}

__setup("nodsp", dsp_disable);

154
void __init check_wait(void)
L
Linus Torvalds 已提交
155 156 157
{
	struct cpuinfo_mips *c = &current_cpu_data;

158
	if (nowait) {
159
		printk("Wait instruction disabled.\n");
160 161 162
		return;
	}

L
Linus Torvalds 已提交
163 164 165 166 167 168 169 170 171 172 173 174 175 176 177
	switch (c->cputype) {
	case CPU_R3081:
	case CPU_R3081E:
		cpu_wait = r3081_wait;
		break;
	case CPU_TX3927:
		cpu_wait = r39xx_wait;
		break;
	case CPU_R4200:
/*	case CPU_R4300: */
	case CPU_R4600:
	case CPU_R4640:
	case CPU_R4650:
	case CPU_R4700:
	case CPU_R5000:
178
	case CPU_R5500:
L
Linus Torvalds 已提交
179 180 181 182 183 184
	case CPU_NEVADA:
	case CPU_4KC:
	case CPU_4KEC:
	case CPU_4KSC:
	case CPU_5KC:
	case CPU_25KF:
185
	case CPU_PR4450:
186 187 188 189
	case CPU_BMIPS3300:
	case CPU_BMIPS4350:
	case CPU_BMIPS4380:
	case CPU_BMIPS5000:
190
	case CPU_CAVIUM_OCTEON:
191
	case CPU_CAVIUM_OCTEON_PLUS:
192
	case CPU_CAVIUM_OCTEON2:
193
	case CPU_JZRISC:
194 195 196
		cpu_wait = r4k_wait;
		break;

197 198 199 200
	case CPU_RM7000:
		cpu_wait = rm7k_wait_irqoff;
		break;

201
	case CPU_24K:
R
Ralf Baechle 已提交
202
	case CPU_34K:
203
	case CPU_1004K:
204 205 206 207 208
		cpu_wait = r4k_wait;
		if (read_c0_config7() & MIPS_CONF7_WII)
			cpu_wait = r4k_wait_irqoff;
		break;

209
	case CPU_74K:
L
Linus Torvalds 已提交
210
		cpu_wait = r4k_wait;
211 212
		if ((c->processor_id & 0xff) >= PRID_REV_ENCODE_332(2, 1, 0))
			cpu_wait = r4k_wait_irqoff;
L
Linus Torvalds 已提交
213
		break;
214

215 216 217
	case CPU_TX49XX:
		cpu_wait = r4k_wait_irqoff;
		break;
218
	case CPU_ALCHEMY:
219
		cpu_wait = au1k_wait;
L
Linus Torvalds 已提交
220
		break;
221 222 223 224 225 226 227 228 229
	case CPU_20KC:
		/*
		 * WAIT on Rev1.0 has E1, E2, E3 and E16.
		 * WAIT on Rev2.0 and Rev3.0 has E16.
		 * Rev3.1 WAIT is nop, why bother
		 */
		if ((c->processor_id & 0xff) <= 0x64)
			break;

230 231 232 233 234 235 236 237
		/*
		 * Another rev is incremeting c0_count at a reduced clock
		 * rate while in WAIT mode.  So we basically have the choice
		 * between using the cp0 timer as clocksource or avoiding
		 * the WAIT instruction.  Until more details are known,
		 * disable the use of WAIT for 20Kc entirely.
		   cpu_wait = r4k_wait;
		 */
238
		break;
239
	case CPU_RM9000:
240
		if ((c->processor_id & 0x00ff) >= 0x40)
241 242
			cpu_wait = r4k_wait;
		break;
L
Linus Torvalds 已提交
243 244 245 246 247
	default:
		break;
	}
}

M
Marc St-Jean 已提交
248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266
static inline void check_errata(void)
{
	struct cpuinfo_mips *c = &current_cpu_data;

	switch (c->cputype) {
	case CPU_34K:
		/*
		 * Erratum "RPS May Cause Incorrect Instruction Execution"
		 * This code only handles VPE0, any SMP/SMTC/RTOS code
		 * making use of VPE1 will be responsable for that VPE.
		 */
		if ((c->processor_id & PRID_REV_MASK) <= PRID_REV_34K_V1_0_2)
			write_c0_config7(read_c0_config7() | MIPS_CONF7_RPS);
		break;
	default:
		break;
	}
}

L
Linus Torvalds 已提交
267 268
void __init check_bugs32(void)
{
M
Marc St-Jean 已提交
269
	check_errata();
L
Linus Torvalds 已提交
270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293
}

/*
 * Probe whether cpu has config register by trying to play with
 * alternate cache bit and see whether it matters.
 * It's used by cpu_probe to distinguish between R3000A and R3081.
 */
static inline int cpu_has_confreg(void)
{
#ifdef CONFIG_CPU_R3000
	extern unsigned long r3k_cache_size(unsigned long);
	unsigned long size1, size2;
	unsigned long cfg = read_c0_conf();

	size1 = r3k_cache_size(ST0_ISC);
	write_c0_conf(cfg ^ R30XX_CONF_AC);
	size2 = r3k_cache_size(ST0_ISC);
	write_c0_conf(cfg);
	return size1 != size2;
#else
	return 0;
#endif
}

294 295 296 297 298 299
static inline void set_elf_platform(int cpu, const char *plat)
{
	if (cpu == 0)
		__elf_platform = plat;
}

L
Linus Torvalds 已提交
300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321
/*
 * Get the FPU Implementation/Revision.
 */
static inline unsigned long cpu_get_fpu_id(void)
{
	unsigned long tmp, fpu_id;

	tmp = read_c0_status();
	__enable_fpu();
	fpu_id = read_32bit_cp1_register(CP1_REVISION);
	write_c0_status(tmp);
	return fpu_id;
}

/*
 * Check the CPU has an FPU the official way.
 */
static inline int __cpu_has_fpu(void)
{
	return ((cpu_get_fpu_id() & 0xff00) != FPIR_IMP_NONE);
}

322 323 324
static inline void cpu_probe_vmbits(struct cpuinfo_mips *c)
{
#ifdef __NEED_VMBITS_PROBE
325
	write_c0_entryhi(0x3fffffffffffe000ULL);
326
	back_to_back_c0_hazard();
327
	c->vmbits = fls64(read_c0_entryhi() & 0x3fffffffffffe000ULL);
328 329 330
#endif
}

R
Ralf Baechle 已提交
331
#define R4K_OPTS (MIPS_CPU_TLB | MIPS_CPU_4KEX | MIPS_CPU_4K_CACHE \
L
Linus Torvalds 已提交
332 333
		| MIPS_CPU_COUNTER)

334
static inline void cpu_probe_legacy(struct cpuinfo_mips *c, unsigned int cpu)
L
Linus Torvalds 已提交
335 336 337 338
{
	switch (c->processor_id & 0xff00) {
	case PRID_IMP_R2000:
		c->cputype = CPU_R2000;
339
		__cpu_name[cpu] = "R2000";
L
Linus Torvalds 已提交
340
		c->isa_level = MIPS_CPU_ISA_I;
R
Ralf Baechle 已提交
341 342
		c->options = MIPS_CPU_TLB | MIPS_CPU_3K_CACHE |
		             MIPS_CPU_NOFPUEX;
L
Linus Torvalds 已提交
343 344 345 346 347
		if (__cpu_has_fpu())
			c->options |= MIPS_CPU_FPU;
		c->tlbsize = 64;
		break;
	case PRID_IMP_R3000:
348 349
		if ((c->processor_id & 0xff) == PRID_REV_R3000A) {
			if (cpu_has_confreg()) {
L
Linus Torvalds 已提交
350
				c->cputype = CPU_R3081E;
351 352
				__cpu_name[cpu] = "R3081";
			} else {
L
Linus Torvalds 已提交
353
				c->cputype = CPU_R3000A;
354 355 356 357
				__cpu_name[cpu] = "R3000A";
			}
			break;
		} else {
L
Linus Torvalds 已提交
358
			c->cputype = CPU_R3000;
359 360
			__cpu_name[cpu] = "R3000";
		}
L
Linus Torvalds 已提交
361
		c->isa_level = MIPS_CPU_ISA_I;
R
Ralf Baechle 已提交
362 363
		c->options = MIPS_CPU_TLB | MIPS_CPU_3K_CACHE |
		             MIPS_CPU_NOFPUEX;
L
Linus Torvalds 已提交
364 365 366 367 368 369
		if (__cpu_has_fpu())
			c->options |= MIPS_CPU_FPU;
		c->tlbsize = 64;
		break;
	case PRID_IMP_R4000:
		if (read_c0_config() & CONF_SC) {
370
			if ((c->processor_id & 0xff) >= PRID_REV_R4400) {
L
Linus Torvalds 已提交
371
				c->cputype = CPU_R4400PC;
372 373
				__cpu_name[cpu] = "R4400PC";
			} else {
L
Linus Torvalds 已提交
374
				c->cputype = CPU_R4000PC;
375 376
				__cpu_name[cpu] = "R4000PC";
			}
L
Linus Torvalds 已提交
377
		} else {
378
			if ((c->processor_id & 0xff) >= PRID_REV_R4400) {
L
Linus Torvalds 已提交
379
				c->cputype = CPU_R4400SC;
380 381
				__cpu_name[cpu] = "R4400SC";
			} else {
L
Linus Torvalds 已提交
382
				c->cputype = CPU_R4000SC;
383 384
				__cpu_name[cpu] = "R4000SC";
			}
L
Linus Torvalds 已提交
385 386 387 388 389 390 391 392 393 394 395 396
		}

		c->isa_level = MIPS_CPU_ISA_III;
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
		             MIPS_CPU_WATCH | MIPS_CPU_VCE |
		             MIPS_CPU_LLSC;
		c->tlbsize = 48;
		break;
	case PRID_IMP_VR41XX:
		switch (c->processor_id & 0xf0) {
		case PRID_REV_VR4111:
			c->cputype = CPU_VR4111;
397
			__cpu_name[cpu] = "NEC VR4111";
L
Linus Torvalds 已提交
398 399 400
			break;
		case PRID_REV_VR4121:
			c->cputype = CPU_VR4121;
401
			__cpu_name[cpu] = "NEC VR4121";
L
Linus Torvalds 已提交
402 403
			break;
		case PRID_REV_VR4122:
404
			if ((c->processor_id & 0xf) < 0x3) {
L
Linus Torvalds 已提交
405
				c->cputype = CPU_VR4122;
406 407
				__cpu_name[cpu] = "NEC VR4122";
			} else {
L
Linus Torvalds 已提交
408
				c->cputype = CPU_VR4181A;
409 410
				__cpu_name[cpu] = "NEC VR4181A";
			}
L
Linus Torvalds 已提交
411 412
			break;
		case PRID_REV_VR4130:
413
			if ((c->processor_id & 0xf) < 0x4) {
L
Linus Torvalds 已提交
414
				c->cputype = CPU_VR4131;
415 416
				__cpu_name[cpu] = "NEC VR4131";
			} else {
L
Linus Torvalds 已提交
417
				c->cputype = CPU_VR4133;
418 419
				__cpu_name[cpu] = "NEC VR4133";
			}
L
Linus Torvalds 已提交
420 421 422 423
			break;
		default:
			printk(KERN_INFO "Unexpected CPU of NEC VR4100 series\n");
			c->cputype = CPU_VR41XX;
424
			__cpu_name[cpu] = "NEC Vr41xx";
L
Linus Torvalds 已提交
425 426 427 428 429 430 431 432
			break;
		}
		c->isa_level = MIPS_CPU_ISA_III;
		c->options = R4K_OPTS;
		c->tlbsize = 32;
		break;
	case PRID_IMP_R4300:
		c->cputype = CPU_R4300;
433
		__cpu_name[cpu] = "R4300";
L
Linus Torvalds 已提交
434 435 436 437 438 439 440
		c->isa_level = MIPS_CPU_ISA_III;
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
		             MIPS_CPU_LLSC;
		c->tlbsize = 32;
		break;
	case PRID_IMP_R4600:
		c->cputype = CPU_R4600;
441
		__cpu_name[cpu] = "R4600";
L
Linus Torvalds 已提交
442
		c->isa_level = MIPS_CPU_ISA_III;
T
Thiemo Seufer 已提交
443 444
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
445 446 447 448 449 450 451 452 453 454
		c->tlbsize = 48;
		break;
	#if 0
 	case PRID_IMP_R4650:
		/*
		 * This processor doesn't have an MMU, so it's not
		 * "real easy" to run Linux on it. It is left purely
		 * for documentation.  Commented out because it shares
		 * it's c0_prid id number with the TX3900.
		 */
455
		c->cputype = CPU_R4650;
456
		__cpu_name[cpu] = "R4650";
L
Linus Torvalds 已提交
457 458 459 460 461 462 463
	 	c->isa_level = MIPS_CPU_ISA_III;
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_LLSC;
	        c->tlbsize = 48;
		break;
	#endif
	case PRID_IMP_TX39:
		c->isa_level = MIPS_CPU_ISA_I;
R
Ralf Baechle 已提交
464
		c->options = MIPS_CPU_TLB | MIPS_CPU_TX39_CACHE;
L
Linus Torvalds 已提交
465 466 467

		if ((c->processor_id & 0xf0) == (PRID_REV_TX3927 & 0xf0)) {
			c->cputype = CPU_TX3927;
468
			__cpu_name[cpu] = "TX3927";
L
Linus Torvalds 已提交
469 470 471 472 473
			c->tlbsize = 64;
		} else {
			switch (c->processor_id & 0xff) {
			case PRID_REV_TX3912:
				c->cputype = CPU_TX3912;
474
				__cpu_name[cpu] = "TX3912";
L
Linus Torvalds 已提交
475 476 477 478
				c->tlbsize = 32;
				break;
			case PRID_REV_TX3922:
				c->cputype = CPU_TX3922;
479
				__cpu_name[cpu] = "TX3922";
L
Linus Torvalds 已提交
480 481 482 483 484 485 486
				c->tlbsize = 64;
				break;
			}
		}
		break;
	case PRID_IMP_R4700:
		c->cputype = CPU_R4700;
487
		__cpu_name[cpu] = "R4700";
L
Linus Torvalds 已提交
488 489 490 491 492 493 494
		c->isa_level = MIPS_CPU_ISA_III;
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
		             MIPS_CPU_LLSC;
		c->tlbsize = 48;
		break;
	case PRID_IMP_TX49:
		c->cputype = CPU_TX49XX;
495
		__cpu_name[cpu] = "R49XX";
L
Linus Torvalds 已提交
496 497 498 499 500 501 502 503
		c->isa_level = MIPS_CPU_ISA_III;
		c->options = R4K_OPTS | MIPS_CPU_LLSC;
		if (!(c->processor_id & 0x08))
			c->options |= MIPS_CPU_FPU | MIPS_CPU_32FPR;
		c->tlbsize = 48;
		break;
	case PRID_IMP_R5000:
		c->cputype = CPU_R5000;
504
		__cpu_name[cpu] = "R5000";
L
Linus Torvalds 已提交
505 506 507 508 509 510 511
		c->isa_level = MIPS_CPU_ISA_IV;
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
		             MIPS_CPU_LLSC;
		c->tlbsize = 48;
		break;
	case PRID_IMP_R5432:
		c->cputype = CPU_R5432;
512
		__cpu_name[cpu] = "R5432";
L
Linus Torvalds 已提交
513 514 515 516 517 518 519
		c->isa_level = MIPS_CPU_ISA_IV;
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
		             MIPS_CPU_WATCH | MIPS_CPU_LLSC;
		c->tlbsize = 48;
		break;
	case PRID_IMP_R5500:
		c->cputype = CPU_R5500;
520
		__cpu_name[cpu] = "R5500";
L
Linus Torvalds 已提交
521 522 523 524 525 526 527
		c->isa_level = MIPS_CPU_ISA_IV;
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
		             MIPS_CPU_WATCH | MIPS_CPU_LLSC;
		c->tlbsize = 48;
		break;
	case PRID_IMP_NEVADA:
		c->cputype = CPU_NEVADA;
528
		__cpu_name[cpu] = "Nevada";
L
Linus Torvalds 已提交
529 530 531 532 533 534 535
		c->isa_level = MIPS_CPU_ISA_IV;
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
		             MIPS_CPU_DIVEC | MIPS_CPU_LLSC;
		c->tlbsize = 48;
		break;
	case PRID_IMP_R6000:
		c->cputype = CPU_R6000;
536
		__cpu_name[cpu] = "R6000";
L
Linus Torvalds 已提交
537 538 539 540 541 542 543
		c->isa_level = MIPS_CPU_ISA_II;
		c->options = MIPS_CPU_TLB | MIPS_CPU_FPU |
		             MIPS_CPU_LLSC;
		c->tlbsize = 32;
		break;
	case PRID_IMP_R6000A:
		c->cputype = CPU_R6000A;
544
		__cpu_name[cpu] = "R6000A";
L
Linus Torvalds 已提交
545 546 547 548 549 550 551
		c->isa_level = MIPS_CPU_ISA_II;
		c->options = MIPS_CPU_TLB | MIPS_CPU_FPU |
		             MIPS_CPU_LLSC;
		c->tlbsize = 32;
		break;
	case PRID_IMP_RM7000:
		c->cputype = CPU_RM7000;
552
		__cpu_name[cpu] = "RM7000";
L
Linus Torvalds 已提交
553 554 555 556 557 558 559 560 561 562 563 564 565 566 567
		c->isa_level = MIPS_CPU_ISA_IV;
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
		             MIPS_CPU_LLSC;
		/*
		 * Undocumented RM7000:  Bit 29 in the info register of
		 * the RM7000 v2.0 indicates if the TLB has 48 or 64
		 * entries.
		 *
		 * 29      1 =>    64 entry JTLB
		 *         0 =>    48 entry JTLB
		 */
		c->tlbsize = (read_c0_info() & (1 << 29)) ? 64 : 48;
		break;
	case PRID_IMP_RM9000:
		c->cputype = CPU_RM9000;
568
		__cpu_name[cpu] = "RM9000";
L
Linus Torvalds 已提交
569 570 571 572 573 574 575 576 577 578 579 580 581 582
		c->isa_level = MIPS_CPU_ISA_IV;
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
		             MIPS_CPU_LLSC;
		/*
		 * Bit 29 in the info register of the RM9000
		 * indicates if the TLB has 48 or 64 entries.
		 *
		 * 29      1 =>    64 entry JTLB
		 *         0 =>    48 entry JTLB
		 */
		c->tlbsize = (read_c0_info() & (1 << 29)) ? 64 : 48;
		break;
	case PRID_IMP_R8000:
		c->cputype = CPU_R8000;
583
		__cpu_name[cpu] = "RM8000";
L
Linus Torvalds 已提交
584 585 586 587 588 589 590 591
		c->isa_level = MIPS_CPU_ISA_IV;
		c->options = MIPS_CPU_TLB | MIPS_CPU_4KEX |
		             MIPS_CPU_FPU | MIPS_CPU_32FPR |
		             MIPS_CPU_LLSC;
		c->tlbsize = 384;      /* has weird TLB: 3-way x 128 */
		break;
	case PRID_IMP_R10000:
		c->cputype = CPU_R10000;
592
		__cpu_name[cpu] = "R10000";
L
Linus Torvalds 已提交
593
		c->isa_level = MIPS_CPU_ISA_IV;
594
		c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
L
Linus Torvalds 已提交
595 596 597 598 599 600 601
		             MIPS_CPU_FPU | MIPS_CPU_32FPR |
			     MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
		             MIPS_CPU_LLSC;
		c->tlbsize = 64;
		break;
	case PRID_IMP_R12000:
		c->cputype = CPU_R12000;
602
		__cpu_name[cpu] = "R12000";
L
Linus Torvalds 已提交
603
		c->isa_level = MIPS_CPU_ISA_IV;
604
		c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
L
Linus Torvalds 已提交
605 606 607 608 609
		             MIPS_CPU_FPU | MIPS_CPU_32FPR |
			     MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
		             MIPS_CPU_LLSC;
		c->tlbsize = 64;
		break;
K
Kumba 已提交
610 611
	case PRID_IMP_R14000:
		c->cputype = CPU_R14000;
612
		__cpu_name[cpu] = "R14000";
K
Kumba 已提交
613 614 615 616 617 618 619
		c->isa_level = MIPS_CPU_ISA_IV;
		c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
		             MIPS_CPU_FPU | MIPS_CPU_32FPR |
			     MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
		             MIPS_CPU_LLSC;
		c->tlbsize = 64;
		break;
620 621
	case PRID_IMP_LOONGSON2:
		c->cputype = CPU_LOONGSON2;
622
		__cpu_name[cpu] = "ICT Loongson-2";
623 624 625 626 627 628 629 630 631 632

		switch (c->processor_id & PRID_REV_MASK) {
		case PRID_REV_LOONGSON2E:
			set_elf_platform(cpu, "loongson2e");
			break;
		case PRID_REV_LOONGSON2F:
			set_elf_platform(cpu, "loongson2f");
			break;
		}

633 634 635 636 637 638
		c->isa_level = MIPS_CPU_ISA_III;
		c->options = R4K_OPTS |
			     MIPS_CPU_FPU | MIPS_CPU_LLSC |
			     MIPS_CPU_32FPR;
		c->tlbsize = 64;
		break;
L
Linus Torvalds 已提交
639 640 641
	}
}

642
static char unknown_isa[] __cpuinitdata = KERN_ERR \
643 644
	"Unsupported ISA type, c0.config0: %d.";

645
static inline unsigned int decode_config0(struct cpuinfo_mips *c)
L
Linus Torvalds 已提交
646
{
647 648
	unsigned int config0;
	int isa;
L
Linus Torvalds 已提交
649

650 651 652
	config0 = read_c0_config();

	if (((config0 & MIPS_CONF_MT) >> 7) == 1)
R
Ralf Baechle 已提交
653
		c->options |= MIPS_CPU_TLB;
654 655 656
	isa = (config0 & MIPS_CONF_AT) >> 13;
	switch (isa) {
	case 0:
657
		switch ((config0 & MIPS_CONF_AR) >> 10) {
658 659 660 661 662 663 664 665 666
		case 0:
			c->isa_level = MIPS_CPU_ISA_M32R1;
			break;
		case 1:
			c->isa_level = MIPS_CPU_ISA_M32R2;
			break;
		default:
			goto unknown;
		}
667 668
		break;
	case 2:
669
		switch ((config0 & MIPS_CONF_AR) >> 10) {
670 671 672 673 674 675 676 677 678
		case 0:
			c->isa_level = MIPS_CPU_ISA_M64R1;
			break;
		case 1:
			c->isa_level = MIPS_CPU_ISA_M64R2;
			break;
		default:
			goto unknown;
		}
679 680
		break;
	default:
681
		goto unknown;
682 683 684
	}

	return config0 & MIPS_CONF_M;
685 686 687

unknown:
	panic(unknown_isa, config0);
688 689 690 691 692
}

static inline unsigned int decode_config1(struct cpuinfo_mips *c)
{
	unsigned int config1;
L
Linus Torvalds 已提交
693 694

	config1 = read_c0_config1();
695 696 697 698

	if (config1 & MIPS_CONF1_MD)
		c->ases |= MIPS_ASE_MDMX;
	if (config1 & MIPS_CONF1_WR)
L
Linus Torvalds 已提交
699
		c->options |= MIPS_CPU_WATCH;
700 701 702
	if (config1 & MIPS_CONF1_CA)
		c->ases |= MIPS_ASE_MIPS16;
	if (config1 & MIPS_CONF1_EP)
L
Linus Torvalds 已提交
703
		c->options |= MIPS_CPU_EJTAG;
704
	if (config1 & MIPS_CONF1_FP) {
L
Linus Torvalds 已提交
705 706 707
		c->options |= MIPS_CPU_FPU;
		c->options |= MIPS_CPU_32FPR;
	}
708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733
	if (cpu_has_tlb)
		c->tlbsize = ((config1 & MIPS_CONF1_TLBS) >> 25) + 1;

	return config1 & MIPS_CONF_M;
}

static inline unsigned int decode_config2(struct cpuinfo_mips *c)
{
	unsigned int config2;

	config2 = read_c0_config2();

	if (config2 & MIPS_CONF2_SL)
		c->scache.flags &= ~MIPS_CACHE_NOT_PRESENT;

	return config2 & MIPS_CONF_M;
}

static inline unsigned int decode_config3(struct cpuinfo_mips *c)
{
	unsigned int config3;

	config3 = read_c0_config3();

	if (config3 & MIPS_CONF3_SM)
		c->ases |= MIPS_ASE_SMARTMIPS;
734 735
	if (config3 & MIPS_CONF3_DSP)
		c->ases |= MIPS_ASE_DSP;
736 737 738 739 740
	if (config3 & MIPS_CONF3_VINT)
		c->options |= MIPS_CPU_VINT;
	if (config3 & MIPS_CONF3_VEIC)
		c->options |= MIPS_CPU_VEIC;
	if (config3 & MIPS_CONF3_MT)
R
Ralf Baechle 已提交
741
	        c->ases |= MIPS_ASE_MIPSMT;
742 743
	if (config3 & MIPS_CONF3_ULRI)
		c->options |= MIPS_CPU_ULRI;
744 745 746 747

	return config3 & MIPS_CONF_M;
}

748 749 750 751 752 753 754 755 756 757
static inline unsigned int decode_config4(struct cpuinfo_mips *c)
{
	unsigned int config4;

	config4 = read_c0_config4();

	if ((config4 & MIPS_CONF4_MMUEXTDEF) == MIPS_CONF4_MMUEXTDEF_MMUSIZEEXT
	    && cpu_has_tlb)
		c->tlbsize += (config4 & MIPS_CONF4_MMUSIZEEXT) * 0x40;

758 759
	c->kscratch_mask = (config4 >> 16) & 0xff;

760 761 762
	return config4 & MIPS_CONF_M;
}

763
static void __cpuinit decode_configs(struct cpuinfo_mips *c)
764
{
765 766
	int ok;

767
	/* MIPS32 or MIPS64 compliant CPU.  */
R
Ralf Baechle 已提交
768 769
	c->options = MIPS_CPU_4KEX | MIPS_CPU_4K_CACHE | MIPS_CPU_COUNTER |
	             MIPS_CPU_DIVEC | MIPS_CPU_LLSC | MIPS_CPU_MCHECK;
770

L
Linus Torvalds 已提交
771 772
	c->scache.flags = MIPS_CACHE_NOT_PRESENT;

773 774 775 776 777 778 779 780
	ok = decode_config0(c);			/* Read Config registers.  */
	BUG_ON(!ok);				/* Arch spec violation!  */
	if (ok)
		ok = decode_config1(c);
	if (ok)
		ok = decode_config2(c);
	if (ok)
		ok = decode_config3(c);
781 782
	if (ok)
		ok = decode_config4(c);
783 784

	mips_probe_watch_registers(c);
785 786 787

	if (cpu_has_mips_r2)
		c->core = read_c0_ebase() & 0x3ff;
L
Linus Torvalds 已提交
788 789
}

790
static inline void cpu_probe_mips(struct cpuinfo_mips *c, unsigned int cpu)
L
Linus Torvalds 已提交
791
{
792
	decode_configs(c);
L
Linus Torvalds 已提交
793 794 795
	switch (c->processor_id & 0xff00) {
	case PRID_IMP_4KC:
		c->cputype = CPU_4KC;
796
		__cpu_name[cpu] = "MIPS 4Kc";
L
Linus Torvalds 已提交
797 798
		break;
	case PRID_IMP_4KEC:
799 800
	case PRID_IMP_4KECR2:
		c->cputype = CPU_4KEC;
801
		__cpu_name[cpu] = "MIPS 4KEc";
802
		break;
L
Linus Torvalds 已提交
803
	case PRID_IMP_4KSC:
R
Ralf Baechle 已提交
804
	case PRID_IMP_4KSD:
L
Linus Torvalds 已提交
805
		c->cputype = CPU_4KSC;
806
		__cpu_name[cpu] = "MIPS 4KSc";
L
Linus Torvalds 已提交
807 808 809
		break;
	case PRID_IMP_5KC:
		c->cputype = CPU_5KC;
810
		__cpu_name[cpu] = "MIPS 5Kc";
L
Linus Torvalds 已提交
811 812 813
		break;
	case PRID_IMP_20KC:
		c->cputype = CPU_20KC;
814
		__cpu_name[cpu] = "MIPS 20Kc";
L
Linus Torvalds 已提交
815 816
		break;
	case PRID_IMP_24K:
817
	case PRID_IMP_24KE:
L
Linus Torvalds 已提交
818
		c->cputype = CPU_24K;
819
		__cpu_name[cpu] = "MIPS 24Kc";
L
Linus Torvalds 已提交
820 821 822
		break;
	case PRID_IMP_25KF:
		c->cputype = CPU_25KF;
823
		__cpu_name[cpu] = "MIPS 25Kc";
L
Linus Torvalds 已提交
824
		break;
R
Ralf Baechle 已提交
825 826
	case PRID_IMP_34K:
		c->cputype = CPU_34K;
827
		__cpu_name[cpu] = "MIPS 34Kc";
R
Ralf Baechle 已提交
828
		break;
829 830
	case PRID_IMP_74K:
		c->cputype = CPU_74K;
831
		__cpu_name[cpu] = "MIPS 74Kc";
832
		break;
833 834
	case PRID_IMP_1004K:
		c->cputype = CPU_1004K;
835
		__cpu_name[cpu] = "MIPS 1004Kc";
836
		break;
L
Linus Torvalds 已提交
837
	}
C
Chris Dearman 已提交
838 839

	spram_config();
L
Linus Torvalds 已提交
840 841
}

842
static inline void cpu_probe_alchemy(struct cpuinfo_mips *c, unsigned int cpu)
L
Linus Torvalds 已提交
843
{
844
	decode_configs(c);
L
Linus Torvalds 已提交
845 846 847
	switch (c->processor_id & 0xff00) {
	case PRID_IMP_AU1_REV1:
	case PRID_IMP_AU1_REV2:
848
		c->cputype = CPU_ALCHEMY;
L
Linus Torvalds 已提交
849 850
		switch ((c->processor_id >> 24) & 0xff) {
		case 0:
851
			__cpu_name[cpu] = "Au1000";
L
Linus Torvalds 已提交
852 853
			break;
		case 1:
854
			__cpu_name[cpu] = "Au1500";
L
Linus Torvalds 已提交
855 856
			break;
		case 2:
857
			__cpu_name[cpu] = "Au1100";
L
Linus Torvalds 已提交
858 859
			break;
		case 3:
860
			__cpu_name[cpu] = "Au1550";
L
Linus Torvalds 已提交
861
			break;
P
Pete Popov 已提交
862
		case 4:
863
			__cpu_name[cpu] = "Au1200";
864
			if ((c->processor_id & 0xff) == 2)
865
				__cpu_name[cpu] = "Au1250";
866 867
			break;
		case 5:
868
			__cpu_name[cpu] = "Au1210";
P
Pete Popov 已提交
869
			break;
L
Linus Torvalds 已提交
870
		default:
871
			__cpu_name[cpu] = "Au1xxx";
L
Linus Torvalds 已提交
872 873 874 875 876 877
			break;
		}
		break;
	}
}

878
static inline void cpu_probe_sibyte(struct cpuinfo_mips *c, unsigned int cpu)
L
Linus Torvalds 已提交
879
{
880
	decode_configs(c);
R
Ralf Baechle 已提交
881

L
Linus Torvalds 已提交
882 883 884
	switch (c->processor_id & 0xff00) {
	case PRID_IMP_SB1:
		c->cputype = CPU_SB1;
885
		__cpu_name[cpu] = "SiByte SB1";
L
Linus Torvalds 已提交
886
		/* FPU in pass1 is known to have issues. */
887
		if ((c->processor_id & 0xff) < 0x02)
888
			c->options &= ~(MIPS_CPU_FPU | MIPS_CPU_32FPR);
L
Linus Torvalds 已提交
889
		break;
A
Andrew Isaacson 已提交
890 891
	case PRID_IMP_SB1A:
		c->cputype = CPU_SB1A;
892
		__cpu_name[cpu] = "SiByte SB1A";
A
Andrew Isaacson 已提交
893
		break;
L
Linus Torvalds 已提交
894 895 896
	}
}

897
static inline void cpu_probe_sandcraft(struct cpuinfo_mips *c, unsigned int cpu)
L
Linus Torvalds 已提交
898
{
899
	decode_configs(c);
L
Linus Torvalds 已提交
900 901 902
	switch (c->processor_id & 0xff00) {
	case PRID_IMP_SR71000:
		c->cputype = CPU_SR71000;
903
		__cpu_name[cpu] = "Sandcraft SR71000";
L
Linus Torvalds 已提交
904 905 906 907 908 909
		c->scache.ways = 8;
		c->tlbsize = 64;
		break;
	}
}

910
static inline void cpu_probe_nxp(struct cpuinfo_mips *c, unsigned int cpu)
911 912 913 914 915
{
	decode_configs(c);
	switch (c->processor_id & 0xff00) {
	case PRID_IMP_PR4450:
		c->cputype = CPU_PR4450;
916
		__cpu_name[cpu] = "Philips PR4450";
917
		c->isa_level = MIPS_CPU_ISA_M32R1;
918 919 920 921
		break;
	}
}

922
static inline void cpu_probe_broadcom(struct cpuinfo_mips *c, unsigned int cpu)
923 924 925
{
	decode_configs(c);
	switch (c->processor_id & 0xff00) {
926 927
	case PRID_IMP_BMIPS32_REV4:
	case PRID_IMP_BMIPS32_REV8:
928 929
		c->cputype = CPU_BMIPS32;
		__cpu_name[cpu] = "Broadcom BMIPS32";
930
		set_elf_platform(cpu, "bmips32");
931 932 933 934 935 936
		break;
	case PRID_IMP_BMIPS3300:
	case PRID_IMP_BMIPS3300_ALT:
	case PRID_IMP_BMIPS3300_BUG:
		c->cputype = CPU_BMIPS3300;
		__cpu_name[cpu] = "Broadcom BMIPS3300";
937
		set_elf_platform(cpu, "bmips3300");
938 939 940 941 942 943 944 945
		break;
	case PRID_IMP_BMIPS43XX: {
		int rev = c->processor_id & 0xff;

		if (rev >= PRID_REV_BMIPS4380_LO &&
				rev <= PRID_REV_BMIPS4380_HI) {
			c->cputype = CPU_BMIPS4380;
			__cpu_name[cpu] = "Broadcom BMIPS4380";
946
			set_elf_platform(cpu, "bmips4380");
947 948 949
		} else {
			c->cputype = CPU_BMIPS4350;
			__cpu_name[cpu] = "Broadcom BMIPS4350";
950
			set_elf_platform(cpu, "bmips4350");
951
		}
952
		break;
953 954 955 956
	}
	case PRID_IMP_BMIPS5000:
		c->cputype = CPU_BMIPS5000;
		__cpu_name[cpu] = "Broadcom BMIPS5000";
957
		set_elf_platform(cpu, "bmips5000");
958
		c->options |= MIPS_CPU_ULRI;
959
		break;
960 961 962
	}
}

963 964 965 966 967 968 969
static inline void cpu_probe_cavium(struct cpuinfo_mips *c, unsigned int cpu)
{
	decode_configs(c);
	switch (c->processor_id & 0xff00) {
	case PRID_IMP_CAVIUM_CN38XX:
	case PRID_IMP_CAVIUM_CN31XX:
	case PRID_IMP_CAVIUM_CN30XX:
970 971 972
		c->cputype = CPU_CAVIUM_OCTEON;
		__cpu_name[cpu] = "Cavium Octeon";
		goto platform;
973 974 975 976
	case PRID_IMP_CAVIUM_CN58XX:
	case PRID_IMP_CAVIUM_CN56XX:
	case PRID_IMP_CAVIUM_CN50XX:
	case PRID_IMP_CAVIUM_CN52XX:
977 978 979
		c->cputype = CPU_CAVIUM_OCTEON_PLUS;
		__cpu_name[cpu] = "Cavium Octeon+";
platform:
980
		set_elf_platform(cpu, "octeon");
981
		break;
982
	case PRID_IMP_CAVIUM_CN61XX:
983
	case PRID_IMP_CAVIUM_CN63XX:
984 985
	case PRID_IMP_CAVIUM_CN66XX:
	case PRID_IMP_CAVIUM_CN68XX:
986 987
		c->cputype = CPU_CAVIUM_OCTEON2;
		__cpu_name[cpu] = "Cavium Octeon II";
988
		set_elf_platform(cpu, "octeon2");
989
		break;
990 991 992 993 994 995 996
	default:
		printk(KERN_INFO "Unknown Octeon chip!\n");
		c->cputype = CPU_UNKNOWN;
		break;
	}
}

997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012
static inline void cpu_probe_ingenic(struct cpuinfo_mips *c, unsigned int cpu)
{
	decode_configs(c);
	/* JZRISC does not implement the CP0 counter. */
	c->options &= ~MIPS_CPU_COUNTER;
	switch (c->processor_id & 0xff00) {
	case PRID_IMP_JZRISC:
		c->cputype = CPU_JZRISC;
		__cpu_name[cpu] = "Ingenic JZRISC";
		break;
	default:
		panic("Unknown Ingenic Processor ID!");
		break;
	}
}

1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065
static inline void cpu_probe_netlogic(struct cpuinfo_mips *c, int cpu)
{
	decode_configs(c);

	c->options = (MIPS_CPU_TLB       |
			MIPS_CPU_4KEX    |
			MIPS_CPU_COUNTER |
			MIPS_CPU_DIVEC   |
			MIPS_CPU_WATCH   |
			MIPS_CPU_EJTAG   |
			MIPS_CPU_LLSC);

	switch (c->processor_id & 0xff00) {
	case PRID_IMP_NETLOGIC_XLR732:
	case PRID_IMP_NETLOGIC_XLR716:
	case PRID_IMP_NETLOGIC_XLR532:
	case PRID_IMP_NETLOGIC_XLR308:
	case PRID_IMP_NETLOGIC_XLR532C:
	case PRID_IMP_NETLOGIC_XLR516C:
	case PRID_IMP_NETLOGIC_XLR508C:
	case PRID_IMP_NETLOGIC_XLR308C:
		c->cputype = CPU_XLR;
		__cpu_name[cpu] = "Netlogic XLR";
		break;

	case PRID_IMP_NETLOGIC_XLS608:
	case PRID_IMP_NETLOGIC_XLS408:
	case PRID_IMP_NETLOGIC_XLS404:
	case PRID_IMP_NETLOGIC_XLS208:
	case PRID_IMP_NETLOGIC_XLS204:
	case PRID_IMP_NETLOGIC_XLS108:
	case PRID_IMP_NETLOGIC_XLS104:
	case PRID_IMP_NETLOGIC_XLS616B:
	case PRID_IMP_NETLOGIC_XLS608B:
	case PRID_IMP_NETLOGIC_XLS416B:
	case PRID_IMP_NETLOGIC_XLS412B:
	case PRID_IMP_NETLOGIC_XLS408B:
	case PRID_IMP_NETLOGIC_XLS404B:
		c->cputype = CPU_XLR;
		__cpu_name[cpu] = "Netlogic XLS";
		break;

	default:
		printk(KERN_INFO "Unknown Netlogic chip id [%02x]!\n",
		       c->processor_id);
		c->cputype = CPU_XLR;
		break;
	}

	c->isa_level = MIPS_CPU_ISA_M64R1;
	c->tlbsize = ((read_c0_config1() >> 25) & 0x3f) + 1;
}

1066 1067 1068 1069 1070 1071
#ifdef CONFIG_64BIT
/* For use by uaccess.h */
u64 __ua_limit;
EXPORT_SYMBOL(__ua_limit);
#endif

1072
const char *__cpu_name[NR_CPUS];
1073
const char *__elf_platform;
1074

1075
__cpuinit void cpu_probe(void)
L
Linus Torvalds 已提交
1076 1077
{
	struct cpuinfo_mips *c = &current_cpu_data;
1078
	unsigned int cpu = smp_processor_id();
L
Linus Torvalds 已提交
1079 1080 1081 1082 1083 1084 1085 1086

	c->processor_id	= PRID_IMP_UNKNOWN;
	c->fpu_id	= FPIR_IMP_NONE;
	c->cputype	= CPU_UNKNOWN;

	c->processor_id = read_c0_prid();
	switch (c->processor_id & 0xff0000) {
	case PRID_COMP_LEGACY:
1087
		cpu_probe_legacy(c, cpu);
L
Linus Torvalds 已提交
1088 1089
		break;
	case PRID_COMP_MIPS:
1090
		cpu_probe_mips(c, cpu);
L
Linus Torvalds 已提交
1091 1092
		break;
	case PRID_COMP_ALCHEMY:
1093
		cpu_probe_alchemy(c, cpu);
L
Linus Torvalds 已提交
1094 1095
		break;
	case PRID_COMP_SIBYTE:
1096
		cpu_probe_sibyte(c, cpu);
L
Linus Torvalds 已提交
1097
		break;
1098
	case PRID_COMP_BROADCOM:
1099
		cpu_probe_broadcom(c, cpu);
1100
		break;
L
Linus Torvalds 已提交
1101
	case PRID_COMP_SANDCRAFT:
1102
		cpu_probe_sandcraft(c, cpu);
L
Linus Torvalds 已提交
1103
		break;
1104
	case PRID_COMP_NXP:
1105
		cpu_probe_nxp(c, cpu);
1106
		break;
1107 1108 1109
	case PRID_COMP_CAVIUM:
		cpu_probe_cavium(c, cpu);
		break;
1110 1111 1112
	case PRID_COMP_INGENIC:
		cpu_probe_ingenic(c, cpu);
		break;
1113 1114 1115
	case PRID_COMP_NETLOGIC:
		cpu_probe_netlogic(c, cpu);
		break;
L
Linus Torvalds 已提交
1116
	}
1117

1118 1119 1120
	BUG_ON(!__cpu_name[cpu]);
	BUG_ON(c->cputype == CPU_UNKNOWN);

1121 1122 1123 1124 1125 1126 1127
	/*
	 * Platform code can force the cpu type to optimize code
	 * generation. In that case be sure the cpu type is correctly
	 * manually setup otherwise it could trigger some nasty bugs.
	 */
	BUG_ON(current_cpu_type() != c->cputype);

1128 1129 1130 1131 1132 1133
	if (mips_fpu_disabled)
		c->options &= ~MIPS_CPU_FPU;

	if (mips_dsp_disabled)
		c->ases &= ~MIPS_ASE_DSP;

1134
	if (c->options & MIPS_CPU_FPU) {
L
Linus Torvalds 已提交
1135
		c->fpu_id = cpu_get_fpu_id();
1136

1137
		if (c->isa_level == MIPS_CPU_ISA_M32R1 ||
1138 1139 1140
		    c->isa_level == MIPS_CPU_ISA_M32R2 ||
		    c->isa_level == MIPS_CPU_ISA_M64R1 ||
		    c->isa_level == MIPS_CPU_ISA_M64R2) {
1141 1142 1143 1144
			if (c->fpu_id & MIPS_FPIR_3D)
				c->ases |= MIPS_ASE_MIPS3D;
		}
	}
1145

R
Ralf Baechle 已提交
1146 1147 1148 1149
	if (cpu_has_mips_r2)
		c->srsets = ((read_c0_srsctl() >> 26) & 0x0f) + 1;
	else
		c->srsets = 1;
1150 1151

	cpu_probe_vmbits(c);
1152 1153 1154 1155 1156

#ifdef CONFIG_64BIT
	if (cpu == 0)
		__ua_limit = ~((1ull << cpu_vmbits) - 1);
#endif
L
Linus Torvalds 已提交
1157 1158
}

1159
__cpuinit void cpu_report(void)
L
Linus Torvalds 已提交
1160 1161 1162
{
	struct cpuinfo_mips *c = &current_cpu_data;

1163 1164
	printk(KERN_INFO "CPU revision is: %08x (%s)\n",
	       c->processor_id, cpu_name_string());
L
Linus Torvalds 已提交
1165
	if (c->options & MIPS_CPU_FPU)
1166
		printk(KERN_INFO "FPU revision is: %08x\n", c->fpu_id);
L
Linus Torvalds 已提交
1167
}