cpu-probe.c 26.2 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4
/*
 * Processor capabilities determination functions.
 *
 * Copyright (C) xxxx  the Anonymous
5
 * Copyright (C) 1994 - 2006 Ralf Baechle
6
 * Copyright (C) 2003, 2004  Maciej W. Rozycki
R
Ralf Baechle 已提交
7
 * Copyright (C) 2001, 2004, 2011, 2012	 MIPS Technologies, Inc.
L
Linus Torvalds 已提交
8 9 10 11 12 13 14 15 16
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License
 * as published by the Free Software Foundation; either version
 * 2 of the License, or (at your option) any later version.
 */
#include <linux/init.h>
#include <linux/kernel.h>
#include <linux/ptrace.h>
17
#include <linux/smp.h>
L
Linus Torvalds 已提交
18
#include <linux/stddef.h>
19
#include <linux/export.h>
L
Linus Torvalds 已提交
20

21
#include <asm/bugs.h>
L
Linus Torvalds 已提交
22
#include <asm/cpu.h>
23
#include <asm/cpu-type.h>
L
Linus Torvalds 已提交
24 25
#include <asm/fpu.h>
#include <asm/mipsregs.h>
26
#include <asm/watch.h>
27
#include <asm/elf.h>
28
#include <asm/spram.h>
29 30
#include <asm/uaccess.h>

31
static int mips_fpu_disabled;
32 33 34 35 36 37 38 39 40 41 42

static int __init fpu_disable(char *s)
{
	cpu_data[0].options &= ~MIPS_CPU_FPU;
	mips_fpu_disabled = 1;

	return 1;
}

__setup("nofpu", fpu_disable);

43
int mips_dsp_disabled;
44 45 46

static int __init dsp_disable(char *s)
{
47
	cpu_data[0].ases &= ~(MIPS_ASE_DSP | MIPS_ASE_DSP2P);
48 49 50 51 52 53 54
	mips_dsp_disabled = 1;

	return 1;
}

__setup("nodsp", dsp_disable);

M
Marc St-Jean 已提交
55 56 57 58
static inline void check_errata(void)
{
	struct cpuinfo_mips *c = &current_cpu_data;

59
	switch (current_cpu_type()) {
M
Marc St-Jean 已提交
60 61 62 63 64 65 66 67 68 69 70 71 72 73
	case CPU_34K:
		/*
		 * Erratum "RPS May Cause Incorrect Instruction Execution"
		 * This code only handles VPE0, any SMP/SMTC/RTOS code
		 * making use of VPE1 will be responsable for that VPE.
		 */
		if ((c->processor_id & PRID_REV_MASK) <= PRID_REV_34K_V1_0_2)
			write_c0_config7(read_c0_config7() | MIPS_CONF7_RPS);
		break;
	default:
		break;
	}
}

L
Linus Torvalds 已提交
74 75
void __init check_bugs32(void)
{
M
Marc St-Jean 已提交
76
	check_errata();
L
Linus Torvalds 已提交
77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100
}

/*
 * Probe whether cpu has config register by trying to play with
 * alternate cache bit and see whether it matters.
 * It's used by cpu_probe to distinguish between R3000A and R3081.
 */
static inline int cpu_has_confreg(void)
{
#ifdef CONFIG_CPU_R3000
	extern unsigned long r3k_cache_size(unsigned long);
	unsigned long size1, size2;
	unsigned long cfg = read_c0_conf();

	size1 = r3k_cache_size(ST0_ISC);
	write_c0_conf(cfg ^ R30XX_CONF_AC);
	size2 = r3k_cache_size(ST0_ISC);
	write_c0_conf(cfg);
	return size1 != size2;
#else
	return 0;
#endif
}

101 102 103 104 105 106
static inline void set_elf_platform(int cpu, const char *plat)
{
	if (cpu == 0)
		__elf_platform = plat;
}

L
Linus Torvalds 已提交
107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125
/*
 * Get the FPU Implementation/Revision.
 */
static inline unsigned long cpu_get_fpu_id(void)
{
	unsigned long tmp, fpu_id;

	tmp = read_c0_status();
	__enable_fpu();
	fpu_id = read_32bit_cp1_register(CP1_REVISION);
	write_c0_status(tmp);
	return fpu_id;
}

/*
 * Check the CPU has an FPU the official way.
 */
static inline int __cpu_has_fpu(void)
{
126
	return ((cpu_get_fpu_id() & FPIR_IMP_MASK) != FPIR_IMP_NONE);
L
Linus Torvalds 已提交
127 128
}

129 130 131
static inline void cpu_probe_vmbits(struct cpuinfo_mips *c)
{
#ifdef __NEED_VMBITS_PROBE
132
	write_c0_entryhi(0x3fffffffffffe000ULL);
133
	back_to_back_c0_hazard();
134
	c->vmbits = fls64(read_c0_entryhi() & 0x3fffffffffffe000ULL);
135 136 137
#endif
}

138
static void set_isa(struct cpuinfo_mips *c, unsigned int isa)
139 140 141 142 143 144 145 146 147 148 149
{
	switch (isa) {
	case MIPS_CPU_ISA_M64R2:
		c->isa_level |= MIPS_CPU_ISA_M32R2 | MIPS_CPU_ISA_M64R2;
	case MIPS_CPU_ISA_M64R1:
		c->isa_level |= MIPS_CPU_ISA_M32R1 | MIPS_CPU_ISA_M64R1;
	case MIPS_CPU_ISA_V:
		c->isa_level |= MIPS_CPU_ISA_V;
	case MIPS_CPU_ISA_IV:
		c->isa_level |= MIPS_CPU_ISA_IV;
	case MIPS_CPU_ISA_III:
150
		c->isa_level |= MIPS_CPU_ISA_II | MIPS_CPU_ISA_III;
151 152 153 154 155 156 157 158 159 160 161 162
		break;

	case MIPS_CPU_ISA_M32R2:
		c->isa_level |= MIPS_CPU_ISA_M32R2;
	case MIPS_CPU_ISA_M32R1:
		c->isa_level |= MIPS_CPU_ISA_M32R1;
	case MIPS_CPU_ISA_II:
		c->isa_level |= MIPS_CPU_ISA_II;
		break;
	}
}

163
static char unknown_isa[] = KERN_ERR \
164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179
	"Unsupported ISA type, c0.config0: %d.";

static inline unsigned int decode_config0(struct cpuinfo_mips *c)
{
	unsigned int config0;
	int isa;

	config0 = read_c0_config();

	if (((config0 & MIPS_CONF_MT) >> 7) == 1)
		c->options |= MIPS_CPU_TLB;
	isa = (config0 & MIPS_CONF_AT) >> 13;
	switch (isa) {
	case 0:
		switch ((config0 & MIPS_CONF_AR) >> 10) {
		case 0:
180
			set_isa(c, MIPS_CPU_ISA_M32R1);
181 182
			break;
		case 1:
183
			set_isa(c, MIPS_CPU_ISA_M32R2);
184 185 186 187 188 189 190 191
			break;
		default:
			goto unknown;
		}
		break;
	case 2:
		switch ((config0 & MIPS_CONF_AR) >> 10) {
		case 0:
192
			set_isa(c, MIPS_CPU_ISA_M64R1);
193 194
			break;
		case 1:
195
			set_isa(c, MIPS_CPU_ISA_M64R2);
196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252
			break;
		default:
			goto unknown;
		}
		break;
	default:
		goto unknown;
	}

	return config0 & MIPS_CONF_M;

unknown:
	panic(unknown_isa, config0);
}

static inline unsigned int decode_config1(struct cpuinfo_mips *c)
{
	unsigned int config1;

	config1 = read_c0_config1();

	if (config1 & MIPS_CONF1_MD)
		c->ases |= MIPS_ASE_MDMX;
	if (config1 & MIPS_CONF1_WR)
		c->options |= MIPS_CPU_WATCH;
	if (config1 & MIPS_CONF1_CA)
		c->ases |= MIPS_ASE_MIPS16;
	if (config1 & MIPS_CONF1_EP)
		c->options |= MIPS_CPU_EJTAG;
	if (config1 & MIPS_CONF1_FP) {
		c->options |= MIPS_CPU_FPU;
		c->options |= MIPS_CPU_32FPR;
	}
	if (cpu_has_tlb)
		c->tlbsize = ((config1 & MIPS_CONF1_TLBS) >> 25) + 1;

	return config1 & MIPS_CONF_M;
}

static inline unsigned int decode_config2(struct cpuinfo_mips *c)
{
	unsigned int config2;

	config2 = read_c0_config2();

	if (config2 & MIPS_CONF2_SL)
		c->scache.flags &= ~MIPS_CACHE_NOT_PRESENT;

	return config2 & MIPS_CONF_M;
}

static inline unsigned int decode_config3(struct cpuinfo_mips *c)
{
	unsigned int config3;

	config3 = read_c0_config3();

253
	if (config3 & MIPS_CONF3_SM) {
254
		c->ases |= MIPS_ASE_SMARTMIPS;
255 256 257 258
		c->options |= MIPS_CPU_RIXI;
	}
	if (config3 & MIPS_CONF3_RXI)
		c->options |= MIPS_CPU_RIXI;
259 260
	if (config3 & MIPS_CONF3_DSP)
		c->ases |= MIPS_ASE_DSP;
261 262
	if (config3 & MIPS_CONF3_DSP2P)
		c->ases |= MIPS_ASE_DSP2P;
263 264 265 266 267 268 269 270
	if (config3 & MIPS_CONF3_VINT)
		c->options |= MIPS_CPU_VINT;
	if (config3 & MIPS_CONF3_VEIC)
		c->options |= MIPS_CPU_VEIC;
	if (config3 & MIPS_CONF3_MT)
		c->ases |= MIPS_ASE_MIPSMT;
	if (config3 & MIPS_CONF3_ULRI)
		c->options |= MIPS_CPU_ULRI;
271 272
	if (config3 & MIPS_CONF3_ISA)
		c->options |= MIPS_CPU_MICROMIPS;
273 274
	if (config3 & MIPS_CONF3_VZ)
		c->ases |= MIPS_ASE_VZ;
275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293

	return config3 & MIPS_CONF_M;
}

static inline unsigned int decode_config4(struct cpuinfo_mips *c)
{
	unsigned int config4;

	config4 = read_c0_config4();

	if ((config4 & MIPS_CONF4_MMUEXTDEF) == MIPS_CONF4_MMUEXTDEF_MMUSIZEEXT
	    && cpu_has_tlb)
		c->tlbsize += (config4 & MIPS_CONF4_MMUSIZEEXT) * 0x40;

	c->kscratch_mask = (config4 >> 16) & 0xff;

	return config4 & MIPS_CONF_M;
}

294 295 296 297 298 299 300 301 302 303 304
static inline unsigned int decode_config5(struct cpuinfo_mips *c)
{
	unsigned int config5;

	config5 = read_c0_config5();
	config5 &= ~MIPS_CONF5_UFR;
	write_c0_config5(config5);

	return config5 & MIPS_CONF_M;
}

305
static void decode_configs(struct cpuinfo_mips *c)
306 307 308 309 310 311 312 313 314 315
{
	int ok;

	/* MIPS32 or MIPS64 compliant CPU.  */
	c->options = MIPS_CPU_4KEX | MIPS_CPU_4K_CACHE | MIPS_CPU_COUNTER |
		     MIPS_CPU_DIVEC | MIPS_CPU_LLSC | MIPS_CPU_MCHECK;

	c->scache.flags = MIPS_CACHE_NOT_PRESENT;

	ok = decode_config0(c);			/* Read Config registers.  */
R
Ralf Baechle 已提交
316
	BUG_ON(!ok);				/* Arch spec violation!	 */
317 318 319 320 321 322 323 324
	if (ok)
		ok = decode_config1(c);
	if (ok)
		ok = decode_config2(c);
	if (ok)
		ok = decode_config3(c);
	if (ok)
		ok = decode_config4(c);
325 326
	if (ok)
		ok = decode_config5(c);
327 328 329 330 331 332 333

	mips_probe_watch_registers(c);

	if (cpu_has_mips_r2)
		c->core = read_c0_ebase() & 0x3ff;
}

R
Ralf Baechle 已提交
334
#define R4K_OPTS (MIPS_CPU_TLB | MIPS_CPU_4KEX | MIPS_CPU_4K_CACHE \
L
Linus Torvalds 已提交
335 336
		| MIPS_CPU_COUNTER)

337
static inline void cpu_probe_legacy(struct cpuinfo_mips *c, unsigned int cpu)
L
Linus Torvalds 已提交
338
{
339
	switch (c->processor_id & PRID_IMP_MASK) {
L
Linus Torvalds 已提交
340 341
	case PRID_IMP_R2000:
		c->cputype = CPU_R2000;
342
		__cpu_name[cpu] = "R2000";
R
Ralf Baechle 已提交
343
		c->options = MIPS_CPU_TLB | MIPS_CPU_3K_CACHE |
S
Steven J. Hill 已提交
344
			     MIPS_CPU_NOFPUEX;
L
Linus Torvalds 已提交
345 346 347 348 349
		if (__cpu_has_fpu())
			c->options |= MIPS_CPU_FPU;
		c->tlbsize = 64;
		break;
	case PRID_IMP_R3000:
350
		if ((c->processor_id & PRID_REV_MASK) == PRID_REV_R3000A) {
351
			if (cpu_has_confreg()) {
L
Linus Torvalds 已提交
352
				c->cputype = CPU_R3081E;
353 354
				__cpu_name[cpu] = "R3081";
			} else {
L
Linus Torvalds 已提交
355
				c->cputype = CPU_R3000A;
356 357 358
				__cpu_name[cpu] = "R3000A";
			}
		} else {
L
Linus Torvalds 已提交
359
			c->cputype = CPU_R3000;
360 361
			__cpu_name[cpu] = "R3000";
		}
R
Ralf Baechle 已提交
362
		c->options = MIPS_CPU_TLB | MIPS_CPU_3K_CACHE |
S
Steven J. Hill 已提交
363
			     MIPS_CPU_NOFPUEX;
L
Linus Torvalds 已提交
364 365 366 367 368 369
		if (__cpu_has_fpu())
			c->options |= MIPS_CPU_FPU;
		c->tlbsize = 64;
		break;
	case PRID_IMP_R4000:
		if (read_c0_config() & CONF_SC) {
370 371
			if ((c->processor_id & PRID_REV_MASK) >=
			    PRID_REV_R4400) {
L
Linus Torvalds 已提交
372
				c->cputype = CPU_R4400PC;
373 374
				__cpu_name[cpu] = "R4400PC";
			} else {
L
Linus Torvalds 已提交
375
				c->cputype = CPU_R4000PC;
376 377
				__cpu_name[cpu] = "R4000PC";
			}
L
Linus Torvalds 已提交
378
		} else {
379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398
			int cca = read_c0_config() & CONF_CM_CMASK;
			int mc;

			/*
			 * SC and MC versions can't be reliably told apart,
			 * but only the latter support coherent caching
			 * modes so assume the firmware has set the KSEG0
			 * coherency attribute reasonably (if uncached, we
			 * assume SC).
			 */
			switch (cca) {
			case CONF_CM_CACHABLE_CE:
			case CONF_CM_CACHABLE_COW:
			case CONF_CM_CACHABLE_CUW:
				mc = 1;
				break;
			default:
				mc = 0;
				break;
			}
399 400
			if ((c->processor_id & PRID_REV_MASK) >=
			    PRID_REV_R4400) {
401 402
				c->cputype = mc ? CPU_R4400MC : CPU_R4400SC;
				__cpu_name[cpu] = mc ? "R4400MC" : "R4400SC";
403
			} else {
404 405
				c->cputype = mc ? CPU_R4000MC : CPU_R4000SC;
				__cpu_name[cpu] = mc ? "R4000MC" : "R4000SC";
406
			}
L
Linus Torvalds 已提交
407 408
		}

409
		set_isa(c, MIPS_CPU_ISA_III);
L
Linus Torvalds 已提交
410
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
411 412
			     MIPS_CPU_WATCH | MIPS_CPU_VCE |
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
413 414 415
		c->tlbsize = 48;
		break;
	case PRID_IMP_VR41XX:
416 417 418
		set_isa(c, MIPS_CPU_ISA_III);
		c->options = R4K_OPTS;
		c->tlbsize = 32;
L
Linus Torvalds 已提交
419 420 421
		switch (c->processor_id & 0xf0) {
		case PRID_REV_VR4111:
			c->cputype = CPU_VR4111;
422
			__cpu_name[cpu] = "NEC VR4111";
L
Linus Torvalds 已提交
423 424 425
			break;
		case PRID_REV_VR4121:
			c->cputype = CPU_VR4121;
426
			__cpu_name[cpu] = "NEC VR4121";
L
Linus Torvalds 已提交
427 428
			break;
		case PRID_REV_VR4122:
429
			if ((c->processor_id & 0xf) < 0x3) {
L
Linus Torvalds 已提交
430
				c->cputype = CPU_VR4122;
431 432
				__cpu_name[cpu] = "NEC VR4122";
			} else {
L
Linus Torvalds 已提交
433
				c->cputype = CPU_VR4181A;
434 435
				__cpu_name[cpu] = "NEC VR4181A";
			}
L
Linus Torvalds 已提交
436 437
			break;
		case PRID_REV_VR4130:
438
			if ((c->processor_id & 0xf) < 0x4) {
L
Linus Torvalds 已提交
439
				c->cputype = CPU_VR4131;
440 441
				__cpu_name[cpu] = "NEC VR4131";
			} else {
L
Linus Torvalds 已提交
442
				c->cputype = CPU_VR4133;
443
				c->options |= MIPS_CPU_LLSC;
444 445
				__cpu_name[cpu] = "NEC VR4133";
			}
L
Linus Torvalds 已提交
446 447 448 449
			break;
		default:
			printk(KERN_INFO "Unexpected CPU of NEC VR4100 series\n");
			c->cputype = CPU_VR41XX;
450
			__cpu_name[cpu] = "NEC Vr41xx";
L
Linus Torvalds 已提交
451 452 453 454 455
			break;
		}
		break;
	case PRID_IMP_R4300:
		c->cputype = CPU_R4300;
456
		__cpu_name[cpu] = "R4300";
457
		set_isa(c, MIPS_CPU_ISA_III);
L
Linus Torvalds 已提交
458
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
459
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
460 461 462 463
		c->tlbsize = 32;
		break;
	case PRID_IMP_R4600:
		c->cputype = CPU_R4600;
464
		__cpu_name[cpu] = "R4600";
465
		set_isa(c, MIPS_CPU_ISA_III);
T
Thiemo Seufer 已提交
466 467
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
468 469 470
		c->tlbsize = 48;
		break;
	#if 0
S
Steven J. Hill 已提交
471
	case PRID_IMP_R4650:
L
Linus Torvalds 已提交
472 473 474 475 476 477
		/*
		 * This processor doesn't have an MMU, so it's not
		 * "real easy" to run Linux on it. It is left purely
		 * for documentation.  Commented out because it shares
		 * it's c0_prid id number with the TX3900.
		 */
478
		c->cputype = CPU_R4650;
479
		__cpu_name[cpu] = "R4650";
480
		set_isa(c, MIPS_CPU_ISA_III);
L
Linus Torvalds 已提交
481
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_LLSC;
S
Steven J. Hill 已提交
482
		c->tlbsize = 48;
L
Linus Torvalds 已提交
483 484 485
		break;
	#endif
	case PRID_IMP_TX39:
R
Ralf Baechle 已提交
486
		c->options = MIPS_CPU_TLB | MIPS_CPU_TX39_CACHE;
L
Linus Torvalds 已提交
487 488 489

		if ((c->processor_id & 0xf0) == (PRID_REV_TX3927 & 0xf0)) {
			c->cputype = CPU_TX3927;
490
			__cpu_name[cpu] = "TX3927";
L
Linus Torvalds 已提交
491 492
			c->tlbsize = 64;
		} else {
493
			switch (c->processor_id & PRID_REV_MASK) {
L
Linus Torvalds 已提交
494 495
			case PRID_REV_TX3912:
				c->cputype = CPU_TX3912;
496
				__cpu_name[cpu] = "TX3912";
L
Linus Torvalds 已提交
497 498 499 500
				c->tlbsize = 32;
				break;
			case PRID_REV_TX3922:
				c->cputype = CPU_TX3922;
501
				__cpu_name[cpu] = "TX3922";
L
Linus Torvalds 已提交
502 503 504 505 506 507 508
				c->tlbsize = 64;
				break;
			}
		}
		break;
	case PRID_IMP_R4700:
		c->cputype = CPU_R4700;
509
		__cpu_name[cpu] = "R4700";
510
		set_isa(c, MIPS_CPU_ISA_III);
L
Linus Torvalds 已提交
511
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
512
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
513 514 515 516
		c->tlbsize = 48;
		break;
	case PRID_IMP_TX49:
		c->cputype = CPU_TX49XX;
517
		__cpu_name[cpu] = "R49XX";
518
		set_isa(c, MIPS_CPU_ISA_III);
L
Linus Torvalds 已提交
519 520 521 522 523 524 525
		c->options = R4K_OPTS | MIPS_CPU_LLSC;
		if (!(c->processor_id & 0x08))
			c->options |= MIPS_CPU_FPU | MIPS_CPU_32FPR;
		c->tlbsize = 48;
		break;
	case PRID_IMP_R5000:
		c->cputype = CPU_R5000;
526
		__cpu_name[cpu] = "R5000";
527
		set_isa(c, MIPS_CPU_ISA_IV);
L
Linus Torvalds 已提交
528
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
529
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
530 531 532 533
		c->tlbsize = 48;
		break;
	case PRID_IMP_R5432:
		c->cputype = CPU_R5432;
534
		__cpu_name[cpu] = "R5432";
535
		set_isa(c, MIPS_CPU_ISA_IV);
L
Linus Torvalds 已提交
536
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
537
			     MIPS_CPU_WATCH | MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
538 539 540 541
		c->tlbsize = 48;
		break;
	case PRID_IMP_R5500:
		c->cputype = CPU_R5500;
542
		__cpu_name[cpu] = "R5500";
543
		set_isa(c, MIPS_CPU_ISA_IV);
L
Linus Torvalds 已提交
544
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
545
			     MIPS_CPU_WATCH | MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
546 547 548 549
		c->tlbsize = 48;
		break;
	case PRID_IMP_NEVADA:
		c->cputype = CPU_NEVADA;
550
		__cpu_name[cpu] = "Nevada";
551
		set_isa(c, MIPS_CPU_ISA_IV);
L
Linus Torvalds 已提交
552
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
553
			     MIPS_CPU_DIVEC | MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
554 555 556 557
		c->tlbsize = 48;
		break;
	case PRID_IMP_R6000:
		c->cputype = CPU_R6000;
558
		__cpu_name[cpu] = "R6000";
559
		set_isa(c, MIPS_CPU_ISA_II);
L
Linus Torvalds 已提交
560
		c->options = MIPS_CPU_TLB | MIPS_CPU_FPU |
S
Steven J. Hill 已提交
561
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
562 563 564 565
		c->tlbsize = 32;
		break;
	case PRID_IMP_R6000A:
		c->cputype = CPU_R6000A;
566
		__cpu_name[cpu] = "R6000A";
567
		set_isa(c, MIPS_CPU_ISA_II);
L
Linus Torvalds 已提交
568
		c->options = MIPS_CPU_TLB | MIPS_CPU_FPU |
S
Steven J. Hill 已提交
569
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
570 571 572 573
		c->tlbsize = 32;
		break;
	case PRID_IMP_RM7000:
		c->cputype = CPU_RM7000;
574
		__cpu_name[cpu] = "RM7000";
575
		set_isa(c, MIPS_CPU_ISA_IV);
L
Linus Torvalds 已提交
576
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
577
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
578
		/*
R
Ralf Baechle 已提交
579
		 * Undocumented RM7000:	 Bit 29 in the info register of
L
Linus Torvalds 已提交
580 581 582
		 * the RM7000 v2.0 indicates if the TLB has 48 or 64
		 * entries.
		 *
R
Ralf Baechle 已提交
583 584
		 * 29	   1 =>	   64 entry JTLB
		 *	   0 =>	   48 entry JTLB
L
Linus Torvalds 已提交
585 586 587 588 589
		 */
		c->tlbsize = (read_c0_info() & (1 << 29)) ? 64 : 48;
		break;
	case PRID_IMP_RM9000:
		c->cputype = CPU_RM9000;
590
		__cpu_name[cpu] = "RM9000";
591
		set_isa(c, MIPS_CPU_ISA_IV);
L
Linus Torvalds 已提交
592
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
593
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
594 595 596 597
		/*
		 * Bit 29 in the info register of the RM9000
		 * indicates if the TLB has 48 or 64 entries.
		 *
R
Ralf Baechle 已提交
598 599
		 * 29	   1 =>	   64 entry JTLB
		 *	   0 =>	   48 entry JTLB
L
Linus Torvalds 已提交
600 601 602 603 604
		 */
		c->tlbsize = (read_c0_info() & (1 << 29)) ? 64 : 48;
		break;
	case PRID_IMP_R8000:
		c->cputype = CPU_R8000;
605
		__cpu_name[cpu] = "RM8000";
606
		set_isa(c, MIPS_CPU_ISA_IV);
L
Linus Torvalds 已提交
607
		c->options = MIPS_CPU_TLB | MIPS_CPU_4KEX |
S
Steven J. Hill 已提交
608 609
			     MIPS_CPU_FPU | MIPS_CPU_32FPR |
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
610 611 612 613
		c->tlbsize = 384;      /* has weird TLB: 3-way x 128 */
		break;
	case PRID_IMP_R10000:
		c->cputype = CPU_R10000;
614
		__cpu_name[cpu] = "R10000";
615
		set_isa(c, MIPS_CPU_ISA_IV);
616
		c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
S
Steven J. Hill 已提交
617
			     MIPS_CPU_FPU | MIPS_CPU_32FPR |
L
Linus Torvalds 已提交
618
			     MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
S
Steven J. Hill 已提交
619
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
620 621 622 623
		c->tlbsize = 64;
		break;
	case PRID_IMP_R12000:
		c->cputype = CPU_R12000;
624
		__cpu_name[cpu] = "R12000";
625
		set_isa(c, MIPS_CPU_ISA_IV);
626
		c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
S
Steven J. Hill 已提交
627
			     MIPS_CPU_FPU | MIPS_CPU_32FPR |
L
Linus Torvalds 已提交
628
			     MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
S
Steven J. Hill 已提交
629
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
630 631
		c->tlbsize = 64;
		break;
K
Kumba 已提交
632 633
	case PRID_IMP_R14000:
		c->cputype = CPU_R14000;
634
		__cpu_name[cpu] = "R14000";
635
		set_isa(c, MIPS_CPU_ISA_IV);
K
Kumba 已提交
636
		c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
S
Steven J. Hill 已提交
637
			     MIPS_CPU_FPU | MIPS_CPU_32FPR |
K
Kumba 已提交
638
			     MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
S
Steven J. Hill 已提交
639
			     MIPS_CPU_LLSC;
K
Kumba 已提交
640 641
		c->tlbsize = 64;
		break;
642 643
	case PRID_IMP_LOONGSON2:
		c->cputype = CPU_LOONGSON2;
644
		__cpu_name[cpu] = "ICT Loongson-2";
645 646 647 648 649 650 651 652 653 654

		switch (c->processor_id & PRID_REV_MASK) {
		case PRID_REV_LOONGSON2E:
			set_elf_platform(cpu, "loongson2e");
			break;
		case PRID_REV_LOONGSON2F:
			set_elf_platform(cpu, "loongson2f");
			break;
		}

655
		set_isa(c, MIPS_CPU_ISA_III);
656 657 658 659 660
		c->options = R4K_OPTS |
			     MIPS_CPU_FPU | MIPS_CPU_LLSC |
			     MIPS_CPU_32FPR;
		c->tlbsize = 64;
		break;
661 662
	case PRID_IMP_LOONGSON1:
		decode_configs(c);
663

664
		c->cputype = CPU_LOONGSON1;
L
Linus Torvalds 已提交
665

666 667 668
		switch (c->processor_id & PRID_REV_MASK) {
		case PRID_REV_LOONGSON1B:
			__cpu_name[cpu] = "Loongson 1B";
669 670
			break;
		}
671

672
		break;
L
Linus Torvalds 已提交
673 674 675
	}
}

676
static inline void cpu_probe_mips(struct cpuinfo_mips *c, unsigned int cpu)
L
Linus Torvalds 已提交
677
{
678
	decode_configs(c);
679
	switch (c->processor_id & PRID_IMP_MASK) {
L
Linus Torvalds 已提交
680 681
	case PRID_IMP_4KC:
		c->cputype = CPU_4KC;
682
		__cpu_name[cpu] = "MIPS 4Kc";
L
Linus Torvalds 已提交
683 684
		break;
	case PRID_IMP_4KEC:
685 686
	case PRID_IMP_4KECR2:
		c->cputype = CPU_4KEC;
687
		__cpu_name[cpu] = "MIPS 4KEc";
688
		break;
L
Linus Torvalds 已提交
689
	case PRID_IMP_4KSC:
R
Ralf Baechle 已提交
690
	case PRID_IMP_4KSD:
L
Linus Torvalds 已提交
691
		c->cputype = CPU_4KSC;
692
		__cpu_name[cpu] = "MIPS 4KSc";
L
Linus Torvalds 已提交
693 694 695
		break;
	case PRID_IMP_5KC:
		c->cputype = CPU_5KC;
696
		__cpu_name[cpu] = "MIPS 5Kc";
L
Linus Torvalds 已提交
697
		break;
L
Leonid Yegoshin 已提交
698 699 700 701
	case PRID_IMP_5KE:
		c->cputype = CPU_5KE;
		__cpu_name[cpu] = "MIPS 5KE";
		break;
L
Linus Torvalds 已提交
702 703
	case PRID_IMP_20KC:
		c->cputype = CPU_20KC;
704
		__cpu_name[cpu] = "MIPS 20Kc";
L
Linus Torvalds 已提交
705 706 707
		break;
	case PRID_IMP_24K:
		c->cputype = CPU_24K;
708
		__cpu_name[cpu] = "MIPS 24Kc";
L
Linus Torvalds 已提交
709
		break;
710 711 712 713
	case PRID_IMP_24KE:
		c->cputype = CPU_24K;
		__cpu_name[cpu] = "MIPS 24KEc";
		break;
L
Linus Torvalds 已提交
714 715
	case PRID_IMP_25KF:
		c->cputype = CPU_25KF;
716
		__cpu_name[cpu] = "MIPS 25Kc";
L
Linus Torvalds 已提交
717
		break;
R
Ralf Baechle 已提交
718 719
	case PRID_IMP_34K:
		c->cputype = CPU_34K;
720
		__cpu_name[cpu] = "MIPS 34Kc";
R
Ralf Baechle 已提交
721
		break;
722 723
	case PRID_IMP_74K:
		c->cputype = CPU_74K;
724
		__cpu_name[cpu] = "MIPS 74Kc";
725
		break;
726 727 728 729
	case PRID_IMP_M14KC:
		c->cputype = CPU_M14KC;
		__cpu_name[cpu] = "MIPS M14Kc";
		break;
730 731 732 733
	case PRID_IMP_M14KEC:
		c->cputype = CPU_M14KEC;
		__cpu_name[cpu] = "MIPS M14KEc";
		break;
734 735
	case PRID_IMP_1004K:
		c->cputype = CPU_1004K;
736
		__cpu_name[cpu] = "MIPS 1004Kc";
737
		break;
738 739 740 741
	case PRID_IMP_1074K:
		c->cputype = CPU_74K;
		__cpu_name[cpu] = "MIPS 1074Kc";
		break;
L
Linus Torvalds 已提交
742
	}
C
Chris Dearman 已提交
743 744

	spram_config();
L
Linus Torvalds 已提交
745 746
}

747
static inline void cpu_probe_alchemy(struct cpuinfo_mips *c, unsigned int cpu)
L
Linus Torvalds 已提交
748
{
749
	decode_configs(c);
750
	switch (c->processor_id & PRID_IMP_MASK) {
L
Linus Torvalds 已提交
751 752
	case PRID_IMP_AU1_REV1:
	case PRID_IMP_AU1_REV2:
753
		c->cputype = CPU_ALCHEMY;
L
Linus Torvalds 已提交
754 755
		switch ((c->processor_id >> 24) & 0xff) {
		case 0:
756
			__cpu_name[cpu] = "Au1000";
L
Linus Torvalds 已提交
757 758
			break;
		case 1:
759
			__cpu_name[cpu] = "Au1500";
L
Linus Torvalds 已提交
760 761
			break;
		case 2:
762
			__cpu_name[cpu] = "Au1100";
L
Linus Torvalds 已提交
763 764
			break;
		case 3:
765
			__cpu_name[cpu] = "Au1550";
L
Linus Torvalds 已提交
766
			break;
P
Pete Popov 已提交
767
		case 4:
768
			__cpu_name[cpu] = "Au1200";
769
			if ((c->processor_id & PRID_REV_MASK) == 2)
770
				__cpu_name[cpu] = "Au1250";
771 772
			break;
		case 5:
773
			__cpu_name[cpu] = "Au1210";
P
Pete Popov 已提交
774
			break;
L
Linus Torvalds 已提交
775
		default:
776
			__cpu_name[cpu] = "Au1xxx";
L
Linus Torvalds 已提交
777 778 779 780 781 782
			break;
		}
		break;
	}
}

783
static inline void cpu_probe_sibyte(struct cpuinfo_mips *c, unsigned int cpu)
L
Linus Torvalds 已提交
784
{
785
	decode_configs(c);
R
Ralf Baechle 已提交
786

787
	switch (c->processor_id & PRID_IMP_MASK) {
L
Linus Torvalds 已提交
788 789
	case PRID_IMP_SB1:
		c->cputype = CPU_SB1;
790
		__cpu_name[cpu] = "SiByte SB1";
L
Linus Torvalds 已提交
791
		/* FPU in pass1 is known to have issues. */
792
		if ((c->processor_id & PRID_REV_MASK) < 0x02)
793
			c->options &= ~(MIPS_CPU_FPU | MIPS_CPU_32FPR);
L
Linus Torvalds 已提交
794
		break;
A
Andrew Isaacson 已提交
795 796
	case PRID_IMP_SB1A:
		c->cputype = CPU_SB1A;
797
		__cpu_name[cpu] = "SiByte SB1A";
A
Andrew Isaacson 已提交
798
		break;
L
Linus Torvalds 已提交
799 800 801
	}
}

802
static inline void cpu_probe_sandcraft(struct cpuinfo_mips *c, unsigned int cpu)
L
Linus Torvalds 已提交
803
{
804
	decode_configs(c);
805
	switch (c->processor_id & PRID_IMP_MASK) {
L
Linus Torvalds 已提交
806 807
	case PRID_IMP_SR71000:
		c->cputype = CPU_SR71000;
808
		__cpu_name[cpu] = "Sandcraft SR71000";
L
Linus Torvalds 已提交
809 810 811 812 813 814
		c->scache.ways = 8;
		c->tlbsize = 64;
		break;
	}
}

815
static inline void cpu_probe_nxp(struct cpuinfo_mips *c, unsigned int cpu)
816 817
{
	decode_configs(c);
818
	switch (c->processor_id & PRID_IMP_MASK) {
819 820
	case PRID_IMP_PR4450:
		c->cputype = CPU_PR4450;
821
		__cpu_name[cpu] = "Philips PR4450";
822
		set_isa(c, MIPS_CPU_ISA_M32R1);
823 824 825 826
		break;
	}
}

827
static inline void cpu_probe_broadcom(struct cpuinfo_mips *c, unsigned int cpu)
828 829
{
	decode_configs(c);
830
	switch (c->processor_id & PRID_IMP_MASK) {
831 832
	case PRID_IMP_BMIPS32_REV4:
	case PRID_IMP_BMIPS32_REV8:
833 834
		c->cputype = CPU_BMIPS32;
		__cpu_name[cpu] = "Broadcom BMIPS32";
835
		set_elf_platform(cpu, "bmips32");
836 837 838 839 840 841
		break;
	case PRID_IMP_BMIPS3300:
	case PRID_IMP_BMIPS3300_ALT:
	case PRID_IMP_BMIPS3300_BUG:
		c->cputype = CPU_BMIPS3300;
		__cpu_name[cpu] = "Broadcom BMIPS3300";
842
		set_elf_platform(cpu, "bmips3300");
843 844
		break;
	case PRID_IMP_BMIPS43XX: {
845
		int rev = c->processor_id & PRID_REV_MASK;
846 847 848 849 850

		if (rev >= PRID_REV_BMIPS4380_LO &&
				rev <= PRID_REV_BMIPS4380_HI) {
			c->cputype = CPU_BMIPS4380;
			__cpu_name[cpu] = "Broadcom BMIPS4380";
851
			set_elf_platform(cpu, "bmips4380");
852 853 854
		} else {
			c->cputype = CPU_BMIPS4350;
			__cpu_name[cpu] = "Broadcom BMIPS4350";
855
			set_elf_platform(cpu, "bmips4350");
856
		}
857
		break;
858 859 860 861
	}
	case PRID_IMP_BMIPS5000:
		c->cputype = CPU_BMIPS5000;
		__cpu_name[cpu] = "Broadcom BMIPS5000";
862
		set_elf_platform(cpu, "bmips5000");
863
		c->options |= MIPS_CPU_ULRI;
864
		break;
865 866 867
	}
}

868 869 870
static inline void cpu_probe_cavium(struct cpuinfo_mips *c, unsigned int cpu)
{
	decode_configs(c);
871
	switch (c->processor_id & PRID_IMP_MASK) {
872 873 874
	case PRID_IMP_CAVIUM_CN38XX:
	case PRID_IMP_CAVIUM_CN31XX:
	case PRID_IMP_CAVIUM_CN30XX:
875 876 877
		c->cputype = CPU_CAVIUM_OCTEON;
		__cpu_name[cpu] = "Cavium Octeon";
		goto platform;
878 879 880 881
	case PRID_IMP_CAVIUM_CN58XX:
	case PRID_IMP_CAVIUM_CN56XX:
	case PRID_IMP_CAVIUM_CN50XX:
	case PRID_IMP_CAVIUM_CN52XX:
882 883 884
		c->cputype = CPU_CAVIUM_OCTEON_PLUS;
		__cpu_name[cpu] = "Cavium Octeon+";
platform:
885
		set_elf_platform(cpu, "octeon");
886
		break;
887
	case PRID_IMP_CAVIUM_CN61XX:
888
	case PRID_IMP_CAVIUM_CN63XX:
889 890
	case PRID_IMP_CAVIUM_CN66XX:
	case PRID_IMP_CAVIUM_CN68XX:
891
	case PRID_IMP_CAVIUM_CNF71XX:
892 893
		c->cputype = CPU_CAVIUM_OCTEON2;
		__cpu_name[cpu] = "Cavium Octeon II";
894
		set_elf_platform(cpu, "octeon2");
895
		break;
896 897 898 899 900 901
	case PRID_IMP_CAVIUM_CN70XX:
	case PRID_IMP_CAVIUM_CN78XX:
		c->cputype = CPU_CAVIUM_OCTEON3;
		__cpu_name[cpu] = "Cavium Octeon III";
		set_elf_platform(cpu, "octeon3");
		break;
902 903 904 905 906 907 908
	default:
		printk(KERN_INFO "Unknown Octeon chip!\n");
		c->cputype = CPU_UNKNOWN;
		break;
	}
}

909 910 911 912 913
static inline void cpu_probe_ingenic(struct cpuinfo_mips *c, unsigned int cpu)
{
	decode_configs(c);
	/* JZRISC does not implement the CP0 counter. */
	c->options &= ~MIPS_CPU_COUNTER;
914
	switch (c->processor_id & PRID_IMP_MASK) {
915 916 917 918 919 920 921 922 923 924
	case PRID_IMP_JZRISC:
		c->cputype = CPU_JZRISC;
		__cpu_name[cpu] = "Ingenic JZRISC";
		break;
	default:
		panic("Unknown Ingenic Processor ID!");
		break;
	}
}

925 926 927 928
static inline void cpu_probe_netlogic(struct cpuinfo_mips *c, int cpu)
{
	decode_configs(c);

929
	if ((c->processor_id & PRID_IMP_MASK) == PRID_IMP_NETLOGIC_AU13XX) {
M
Manuel Lauss 已提交
930 931 932 933 934 935
		c->cputype = CPU_ALCHEMY;
		__cpu_name[cpu] = "Au1300";
		/* following stuff is not for Alchemy */
		return;
	}

R
Ralf Baechle 已提交
936 937
	c->options = (MIPS_CPU_TLB	 |
			MIPS_CPU_4KEX	 |
938
			MIPS_CPU_COUNTER |
R
Ralf Baechle 已提交
939 940 941
			MIPS_CPU_DIVEC	 |
			MIPS_CPU_WATCH	 |
			MIPS_CPU_EJTAG	 |
942 943
			MIPS_CPU_LLSC);

944
	switch (c->processor_id & PRID_IMP_MASK) {
945 946 947 948 949
	case PRID_IMP_NETLOGIC_XLP2XX:
		c->cputype = CPU_XLP;
		__cpu_name[cpu] = "Broadcom XLPII";
		break;

950 951
	case PRID_IMP_NETLOGIC_XLP8XX:
	case PRID_IMP_NETLOGIC_XLP3XX:
J
Jayachandran C 已提交
952 953 954 955
		c->cputype = CPU_XLP;
		__cpu_name[cpu] = "Netlogic XLP";
		break;

956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985
	case PRID_IMP_NETLOGIC_XLR732:
	case PRID_IMP_NETLOGIC_XLR716:
	case PRID_IMP_NETLOGIC_XLR532:
	case PRID_IMP_NETLOGIC_XLR308:
	case PRID_IMP_NETLOGIC_XLR532C:
	case PRID_IMP_NETLOGIC_XLR516C:
	case PRID_IMP_NETLOGIC_XLR508C:
	case PRID_IMP_NETLOGIC_XLR308C:
		c->cputype = CPU_XLR;
		__cpu_name[cpu] = "Netlogic XLR";
		break;

	case PRID_IMP_NETLOGIC_XLS608:
	case PRID_IMP_NETLOGIC_XLS408:
	case PRID_IMP_NETLOGIC_XLS404:
	case PRID_IMP_NETLOGIC_XLS208:
	case PRID_IMP_NETLOGIC_XLS204:
	case PRID_IMP_NETLOGIC_XLS108:
	case PRID_IMP_NETLOGIC_XLS104:
	case PRID_IMP_NETLOGIC_XLS616B:
	case PRID_IMP_NETLOGIC_XLS608B:
	case PRID_IMP_NETLOGIC_XLS416B:
	case PRID_IMP_NETLOGIC_XLS412B:
	case PRID_IMP_NETLOGIC_XLS408B:
	case PRID_IMP_NETLOGIC_XLS404B:
		c->cputype = CPU_XLR;
		__cpu_name[cpu] = "Netlogic XLS";
		break;

	default:
J
Jayachandran C 已提交
986
		pr_info("Unknown Netlogic chip id [%02x]!\n",
987 988 989 990 991
		       c->processor_id);
		c->cputype = CPU_XLR;
		break;
	}

J
Jayachandran C 已提交
992
	if (c->cputype == CPU_XLP) {
993
		set_isa(c, MIPS_CPU_ISA_M64R2);
J
Jayachandran C 已提交
994 995 996 997
		c->options |= (MIPS_CPU_FPU | MIPS_CPU_ULRI | MIPS_CPU_MCHECK);
		/* This will be updated again after all threads are woken up */
		c->tlbsize = ((read_c0_config6() >> 16) & 0xffff) + 1;
	} else {
998
		set_isa(c, MIPS_CPU_ISA_M64R1);
J
Jayachandran C 已提交
999 1000
		c->tlbsize = ((read_c0_config1() >> 25) & 0x3f) + 1;
	}
1001
	c->kscratch_mask = 0xf;
1002 1003
}

1004 1005 1006 1007 1008 1009
#ifdef CONFIG_64BIT
/* For use by uaccess.h */
u64 __ua_limit;
EXPORT_SYMBOL(__ua_limit);
#endif

1010
const char *__cpu_name[NR_CPUS];
1011
const char *__elf_platform;
1012

1013
void cpu_probe(void)
L
Linus Torvalds 已提交
1014 1015
{
	struct cpuinfo_mips *c = &current_cpu_data;
1016
	unsigned int cpu = smp_processor_id();
L
Linus Torvalds 已提交
1017

R
Ralf Baechle 已提交
1018
	c->processor_id = PRID_IMP_UNKNOWN;
L
Linus Torvalds 已提交
1019 1020 1021 1022
	c->fpu_id	= FPIR_IMP_NONE;
	c->cputype	= CPU_UNKNOWN;

	c->processor_id = read_c0_prid();
1023
	switch (c->processor_id & PRID_COMP_MASK) {
L
Linus Torvalds 已提交
1024
	case PRID_COMP_LEGACY:
1025
		cpu_probe_legacy(c, cpu);
L
Linus Torvalds 已提交
1026 1027
		break;
	case PRID_COMP_MIPS:
1028
		cpu_probe_mips(c, cpu);
L
Linus Torvalds 已提交
1029 1030
		break;
	case PRID_COMP_ALCHEMY:
1031
		cpu_probe_alchemy(c, cpu);
L
Linus Torvalds 已提交
1032 1033
		break;
	case PRID_COMP_SIBYTE:
1034
		cpu_probe_sibyte(c, cpu);
L
Linus Torvalds 已提交
1035
		break;
1036
	case PRID_COMP_BROADCOM:
1037
		cpu_probe_broadcom(c, cpu);
1038
		break;
L
Linus Torvalds 已提交
1039
	case PRID_COMP_SANDCRAFT:
1040
		cpu_probe_sandcraft(c, cpu);
L
Linus Torvalds 已提交
1041
		break;
1042
	case PRID_COMP_NXP:
1043
		cpu_probe_nxp(c, cpu);
1044
		break;
1045 1046 1047
	case PRID_COMP_CAVIUM:
		cpu_probe_cavium(c, cpu);
		break;
1048 1049 1050
	case PRID_COMP_INGENIC:
		cpu_probe_ingenic(c, cpu);
		break;
1051 1052 1053
	case PRID_COMP_NETLOGIC:
		cpu_probe_netlogic(c, cpu);
		break;
L
Linus Torvalds 已提交
1054
	}
1055

1056 1057 1058
	BUG_ON(!__cpu_name[cpu]);
	BUG_ON(c->cputype == CPU_UNKNOWN);

1059 1060 1061 1062 1063 1064 1065
	/*
	 * Platform code can force the cpu type to optimize code
	 * generation. In that case be sure the cpu type is correctly
	 * manually setup otherwise it could trigger some nasty bugs.
	 */
	BUG_ON(current_cpu_type() != c->cputype);

1066 1067 1068 1069
	if (mips_fpu_disabled)
		c->options &= ~MIPS_CPU_FPU;

	if (mips_dsp_disabled)
1070
		c->ases &= ~(MIPS_ASE_DSP | MIPS_ASE_DSP2P);
1071

1072
	if (c->options & MIPS_CPU_FPU) {
L
Linus Torvalds 已提交
1073
		c->fpu_id = cpu_get_fpu_id();
1074

1075 1076
		if (c->isa_level & (MIPS_CPU_ISA_M32R1 | MIPS_CPU_ISA_M32R2 |
				    MIPS_CPU_ISA_M64R1 | MIPS_CPU_ISA_M64R2)) {
1077 1078 1079 1080
			if (c->fpu_id & MIPS_FPIR_3D)
				c->ases |= MIPS_ASE_MIPS3D;
		}
	}
1081

1082
	if (cpu_has_mips_r2) {
R
Ralf Baechle 已提交
1083
		c->srsets = ((read_c0_srsctl() >> 26) & 0x0f) + 1;
1084 1085 1086
		/* R2 has Performance Counter Interrupt indicator */
		c->options |= MIPS_CPU_PCI;
	}
R
Ralf Baechle 已提交
1087 1088
	else
		c->srsets = 1;
1089 1090

	cpu_probe_vmbits(c);
1091 1092 1093 1094 1095

#ifdef CONFIG_64BIT
	if (cpu == 0)
		__ua_limit = ~((1ull << cpu_vmbits) - 1);
#endif
L
Linus Torvalds 已提交
1096 1097
}

1098
void cpu_report(void)
L
Linus Torvalds 已提交
1099 1100 1101
{
	struct cpuinfo_mips *c = &current_cpu_data;

1102 1103
	printk(KERN_INFO "CPU revision is: %08x (%s)\n",
	       c->processor_id, cpu_name_string());
L
Linus Torvalds 已提交
1104
	if (c->options & MIPS_CPU_FPU)
1105
		printk(KERN_INFO "FPU revision is: %08x\n", c->fpu_id);
L
Linus Torvalds 已提交
1106
}