hw.c 71.6 KB
Newer Older
1
/*
2
 * Copyright (c) 2008-2011 Atheros Communications Inc.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17
 *
 * Permission to use, copy, modify, and/or distribute this software for any
 * purpose with or without fee is hereby granted, provided that the above
 * copyright notice and this permission notice appear in all copies.
 *
 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 */

#include <linux/io.h>
18
#include <linux/slab.h>
19 20
#include <asm/unaligned.h>

21
#include "hw.h"
22
#include "hw-ops.h"
23
#include "rc.h"
24
#include "ar9003_mac.h"
25

26
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
27

28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44
MODULE_AUTHOR("Atheros Communications");
MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
MODULE_LICENSE("Dual BSD/GPL");

static int __init ath9k_init(void)
{
	return 0;
}
module_init(ath9k_init);

static void __exit ath9k_exit(void)
{
	return;
}
module_exit(ath9k_exit);

45 46 47 48 49 50 51 52 53 54 55 56
/* Private hardware callbacks */

static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
{
	ath9k_hw_private_ops(ah)->init_cal_settings(ah);
}

static void ath9k_hw_init_mode_regs(struct ath_hw *ah)
{
	ath9k_hw_private_ops(ah)->init_mode_regs(ah);
}

57 58 59 60 61 62
static u32 ath9k_hw_compute_pll_control(struct ath_hw *ah,
					struct ath9k_channel *chan)
{
	return ath9k_hw_private_ops(ah)->compute_pll_control(ah, chan);
}

63 64 65 66 67 68 69 70
static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
{
	if (!ath9k_hw_private_ops(ah)->init_mode_gain_regs)
		return;

	ath9k_hw_private_ops(ah)->init_mode_gain_regs(ah);
}

71 72 73 74 75 76 77 78 79
static void ath9k_hw_ani_cache_ini_regs(struct ath_hw *ah)
{
	/* You will not have this callback if using the old ANI */
	if (!ath9k_hw_private_ops(ah)->ani_cache_ini_regs)
		return;

	ath9k_hw_private_ops(ah)->ani_cache_ini_regs(ah);
}

S
Sujith 已提交
80 81 82
/********************/
/* Helper Functions */
/********************/
83

84
static void ath9k_hw_set_clockrate(struct ath_hw *ah)
S
Sujith 已提交
85
{
86
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
87 88
	struct ath_common *common = ath9k_hw_common(ah);
	unsigned int clockrate;
89

90 91 92 93
	/* AR9287 v1.3+ uses async FIFO and runs the MAC at 117 MHz */
	if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah))
		clockrate = 117;
	else if (!ah->curchan) /* should really check for CCK instead */
94 95 96 97 98
		clockrate = ATH9K_CLOCK_RATE_CCK;
	else if (conf->channel->band == IEEE80211_BAND_2GHZ)
		clockrate = ATH9K_CLOCK_RATE_2GHZ_OFDM;
	else if (ah->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)
		clockrate = ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM;
99
	else
100 101 102 103 104
		clockrate = ATH9K_CLOCK_RATE_5GHZ_OFDM;

	if (conf_is_ht40(conf))
		clockrate *= 2;

105 106 107 108 109 110 111
	if (ah->curchan) {
		if (IS_CHAN_HALF_RATE(ah->curchan))
			clockrate /= 2;
		if (IS_CHAN_QUARTER_RATE(ah->curchan))
			clockrate /= 4;
	}

112
	common->clockrate = clockrate;
S
Sujith 已提交
113 114
}

115
static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
S
Sujith 已提交
116
{
117
	struct ath_common *common = ath9k_hw_common(ah);
118

119
	return usecs * common->clockrate;
S
Sujith 已提交
120
}
121

S
Sujith 已提交
122
bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
123 124 125
{
	int i;

S
Sujith 已提交
126 127 128
	BUG_ON(timeout < AH_TIME_QUANTUM);

	for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
129 130 131 132 133
		if ((REG_READ(ah, reg) & mask) == val)
			return true;

		udelay(AH_TIME_QUANTUM);
	}
S
Sujith 已提交
134

J
Joe Perches 已提交
135 136 137
	ath_dbg(ath9k_hw_common(ah), ATH_DBG_ANY,
		"timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
		timeout, reg, REG_READ(ah, reg), mask, val);
138

S
Sujith 已提交
139
	return false;
140
}
141
EXPORT_SYMBOL(ath9k_hw_wait);
142

143 144 145 146 147 148 149 150 151 152 153 154 155 156
void ath9k_hw_write_array(struct ath_hw *ah, struct ar5416IniArray *array,
			  int column, unsigned int *writecnt)
{
	int r;

	ENABLE_REGWRITE_BUFFER(ah);
	for (r = 0; r < array->ia_rows; r++) {
		REG_WRITE(ah, INI_RA(array, r, 0),
			  INI_RA(array, r, column));
		DO_DELAY(*writecnt);
	}
	REGWRITE_BUFFER_FLUSH(ah);
}

157 158 159 160 161 162 163 164 165 166 167 168
u32 ath9k_hw_reverse_bits(u32 val, u32 n)
{
	u32 retval;
	int i;

	for (i = 0, retval = 0; i < n; i++) {
		retval = (retval << 1) | (val & 1);
		val >>= 1;
	}
	return retval;
}

169
u16 ath9k_hw_computetxtime(struct ath_hw *ah,
170
			   u8 phy, int kbps,
S
Sujith 已提交
171 172
			   u32 frameLen, u16 rateix,
			   bool shortPreamble)
173
{
S
Sujith 已提交
174
	u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
175

S
Sujith 已提交
176 177
	if (kbps == 0)
		return 0;
178

179
	switch (phy) {
S
Sujith 已提交
180
	case WLAN_RC_PHY_CCK:
S
Sujith 已提交
181
		phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
182
		if (shortPreamble)
S
Sujith 已提交
183 184 185 186
			phyTime >>= 1;
		numBits = frameLen << 3;
		txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
		break;
S
Sujith 已提交
187
	case WLAN_RC_PHY_OFDM:
188
		if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
S
Sujith 已提交
189 190 191 192 193 194
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_QUARTER
				+ OFDM_PREAMBLE_TIME_QUARTER
				+ (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
195 196
		} else if (ah->curchan &&
			   IS_CHAN_HALF_RATE(ah->curchan)) {
S
Sujith 已提交
197 198 199 200 201 202 203 204 205 206 207 208 209 210 211
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_HALF +
				OFDM_PREAMBLE_TIME_HALF
				+ (numSymbols * OFDM_SYMBOL_TIME_HALF);
		} else {
			bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
				+ (numSymbols * OFDM_SYMBOL_TIME);
		}
		break;
	default:
212 213
		ath_err(ath9k_hw_common(ah),
			"Unknown phy %u (rate ix %u)\n", phy, rateix);
S
Sujith 已提交
214 215 216
		txTime = 0;
		break;
	}
217

S
Sujith 已提交
218 219
	return txTime;
}
220
EXPORT_SYMBOL(ath9k_hw_computetxtime);
221

222
void ath9k_hw_get_channel_centers(struct ath_hw *ah,
S
Sujith 已提交
223 224
				  struct ath9k_channel *chan,
				  struct chan_centers *centers)
225
{
S
Sujith 已提交
226
	int8_t extoff;
227

S
Sujith 已提交
228 229 230 231
	if (!IS_CHAN_HT40(chan)) {
		centers->ctl_center = centers->ext_center =
			centers->synth_center = chan->channel;
		return;
232 233
	}

S
Sujith 已提交
234 235 236 237 238 239 240 241 242 243
	if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
	    (chan->chanmode == CHANNEL_G_HT40PLUS)) {
		centers->synth_center =
			chan->channel + HT40_CHANNEL_CENTER_SHIFT;
		extoff = 1;
	} else {
		centers->synth_center =
			chan->channel - HT40_CHANNEL_CENTER_SHIFT;
		extoff = -1;
	}
244

S
Sujith 已提交
245 246
	centers->ctl_center =
		centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
247
	/* 25 MHz spacing is supported by hw but not on upper layers */
S
Sujith 已提交
248
	centers->ext_center =
249
		centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
250 251
}

S
Sujith 已提交
252 253 254 255
/******************/
/* Chip Revisions */
/******************/

256
static void ath9k_hw_read_revisions(struct ath_hw *ah)
257
{
S
Sujith 已提交
258
	u32 val;
259

260 261 262 263
	switch (ah->hw_version.devid) {
	case AR5416_AR9100_DEVID:
		ah->hw_version.macVersion = AR_SREV_VERSION_9100;
		break;
264 265 266 267 268 269 270 271 272
	case AR9300_DEVID_AR9330:
		ah->hw_version.macVersion = AR_SREV_VERSION_9330;
		if (ah->get_mac_revision) {
			ah->hw_version.macRev = ah->get_mac_revision();
		} else {
			val = REG_READ(ah, AR_SREV);
			ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
		}
		return;
273 274 275 276 277 278 279
	case AR9300_DEVID_AR9340:
		ah->hw_version.macVersion = AR_SREV_VERSION_9340;
		val = REG_READ(ah, AR_SREV);
		ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
		return;
	}

S
Sujith 已提交
280
	val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
281

S
Sujith 已提交
282 283
	if (val == 0xFF) {
		val = REG_READ(ah, AR_SREV);
284 285 286
		ah->hw_version.macVersion =
			(val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
		ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
287
		ah->is_pciexpress = (val & AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
S
Sujith 已提交
288 289
	} else {
		if (!AR_SREV_9100(ah))
290
			ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
291

292
		ah->hw_version.macRev = val & AR_SREV_REVISION;
293

294
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
295
			ah->is_pciexpress = true;
S
Sujith 已提交
296
	}
297 298
}

S
Sujith 已提交
299 300 301 302
/************************************/
/* HW Attach, Detach, Init Routines */
/************************************/

303
static void ath9k_hw_disablepcie(struct ath_hw *ah)
304
{
305
	if (!AR_SREV_5416(ah))
S
Sujith 已提交
306
		return;
307

S
Sujith 已提交
308 309 310 311 312 313 314 315 316
	REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
	REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
317

S
Sujith 已提交
318
	REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
319 320
}

321 322 323 324 325 326 327 328
static void ath9k_hw_aspm_init(struct ath_hw *ah)
{
	struct ath_common *common = ath9k_hw_common(ah);

	if (common->bus_ops->aspm_init)
		common->bus_ops->aspm_init(common);
}

329
/* This should work for all families including legacy */
330
static bool ath9k_hw_chip_test(struct ath_hw *ah)
331
{
332
	struct ath_common *common = ath9k_hw_common(ah);
333
	u32 regAddr[2] = { AR_STA_ID0 };
S
Sujith 已提交
334
	u32 regHold[2];
J
Joe Perches 已提交
335 336 337
	static const u32 patternData[4] = {
		0x55555555, 0xaaaaaaaa, 0x66666666, 0x99999999
	};
338
	int i, j, loop_max;
339

340 341 342 343 344 345 346
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
		loop_max = 2;
		regAddr[1] = AR_PHY_BASE + (8 << 2);
	} else
		loop_max = 1;

	for (i = 0; i < loop_max; i++) {
S
Sujith 已提交
347 348
		u32 addr = regAddr[i];
		u32 wrData, rdData;
349

S
Sujith 已提交
350 351 352 353 354 355
		regHold[i] = REG_READ(ah, addr);
		for (j = 0; j < 0x100; j++) {
			wrData = (j << 16) | j;
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (rdData != wrData) {
356 357 358
				ath_err(common,
					"address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
					addr, wrData, rdData);
S
Sujith 已提交
359 360 361 362 363 364 365 366
				return false;
			}
		}
		for (j = 0; j < 4; j++) {
			wrData = patternData[j];
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (wrData != rdData) {
367 368 369
				ath_err(common,
					"address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
					addr, wrData, rdData);
S
Sujith 已提交
370 371
				return false;
			}
372
		}
S
Sujith 已提交
373
		REG_WRITE(ah, regAddr[i], regHold[i]);
374
	}
S
Sujith 已提交
375
	udelay(100);
376

377 378 379
	return true;
}

380
static void ath9k_hw_init_config(struct ath_hw *ah)
S
Sujith 已提交
381 382
{
	int i;
383

384 385 386 387 388 389 390 391
	ah->config.dma_beacon_response_time = 2;
	ah->config.sw_beacon_response_time = 10;
	ah->config.additional_swba_backoff = 0;
	ah->config.ack_6mb = 0x0;
	ah->config.cwm_ignore_extcca = 0;
	ah->config.pcie_clock_req = 0;
	ah->config.pcie_waen = 0;
	ah->config.analog_shiftreg = 1;
392
	ah->config.enable_ani = true;
393

S
Sujith 已提交
394
	for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
395 396
		ah->config.spurchans[i][0] = AR_NO_SPUR;
		ah->config.spurchans[i][1] = AR_NO_SPUR;
397 398
	}

399 400 401
	/* PAPRD needs some more work to be enabled */
	ah->config.paprd_disable = 1;

S
Sujith 已提交
402
	ah->config.rx_intr_mitigation = true;
403
	ah->config.pcieSerDesWrite = true;
404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421

	/*
	 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
	 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
	 * This means we use it for all AR5416 devices, and the few
	 * minor PCI AR9280 devices out there.
	 *
	 * Serialization is required because these devices do not handle
	 * well the case of two concurrent reads/writes due to the latency
	 * involved. During one read/write another read/write can be issued
	 * on another CPU while the previous read/write may still be working
	 * on our hardware, if we hit this case the hardware poops in a loop.
	 * We prevent this by serializing reads and writes.
	 *
	 * This issue is not present on PCI-Express devices or pre-AR5416
	 * devices (legacy, 802.11abg).
	 */
	if (num_possible_cpus() > 1)
422
		ah->config.serialize_regmode = SER_REG_MODE_AUTO;
423 424
}

425
static void ath9k_hw_init_defaults(struct ath_hw *ah)
426
{
427 428 429 430 431 432
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);

	regulatory->country_code = CTRY_DEFAULT;
	regulatory->power_limit = MAX_RATE_POWER;
	regulatory->tp_scale = ATH9K_TP_SCALE_MAX;

433 434
	ah->hw_version.magic = AR5416_MAGIC;
	ah->hw_version.subvendorid = 0;
435

436
	ah->atim_window = 0;
437 438 439
	ah->sta_id1_defaults =
		AR_STA_ID1_CRPT_MIC_ENABLE |
		AR_STA_ID1_MCAST_KSRCH;
440 441
	if (AR_SREV_9100(ah))
		ah->sta_id1_defaults |= AR_STA_ID1_AR9100_BA_FIX;
442
	ah->enable_32kHz_clock = DONT_USE_32KHZ;
443
	ah->slottime = ATH9K_SLOT_TIME_9;
444
	ah->globaltxtimeout = (u32) -1;
445
	ah->power_mode = ATH9K_PM_UNDEFINED;
446 447
}

448
static int ath9k_hw_init_macaddr(struct ath_hw *ah)
449
{
450
	struct ath_common *common = ath9k_hw_common(ah);
451 452 453
	u32 sum;
	int i;
	u16 eeval;
J
Joe Perches 已提交
454
	static const u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW };
455 456 457

	sum = 0;
	for (i = 0; i < 3; i++) {
458
		eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]);
459
		sum += eeval;
460 461
		common->macaddr[2 * i] = eeval >> 8;
		common->macaddr[2 * i + 1] = eeval & 0xff;
462
	}
S
Sujith 已提交
463
	if (sum == 0 || sum == 0xffff * 3)
464 465 466 467 468
		return -EADDRNOTAVAIL;

	return 0;
}

469
static int ath9k_hw_post_init(struct ath_hw *ah)
470
{
S
Sujith Manoharan 已提交
471
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
472
	int ecode;
473

S
Sujith Manoharan 已提交
474
	if (common->bus_ops->ath_bus_type != ATH_USB) {
S
Sujith 已提交
475 476 477
		if (!ath9k_hw_chip_test(ah))
			return -ENODEV;
	}
478

479 480 481 482 483
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
		ecode = ar9002_hw_rf_claim(ah);
		if (ecode != 0)
			return ecode;
	}
484

485
	ecode = ath9k_hw_eeprom_init(ah);
S
Sujith 已提交
486 487
	if (ecode != 0)
		return ecode;
488

J
Joe Perches 已提交
489 490 491 492
	ath_dbg(ath9k_hw_common(ah), ATH_DBG_CONFIG,
		"Eeprom VER: %d, REV: %d\n",
		ah->eep_ops->get_eeprom_ver(ah),
		ah->eep_ops->get_eeprom_rev(ah));
493

494 495
	ecode = ath9k_hw_rf_alloc_ext_banks(ah);
	if (ecode) {
496 497
		ath_err(ath9k_hw_common(ah),
			"Failed allocating banks for external radio\n");
498
		ath9k_hw_rf_free_ext_banks(ah);
499
		return ecode;
500
	}
501

502
	if (!AR_SREV_9100(ah) && !AR_SREV_9340(ah)) {
S
Sujith 已提交
503
		ath9k_hw_ani_setup(ah);
504
		ath9k_hw_ani_init(ah);
505 506 507 508 509
	}

	return 0;
}

510
static void ath9k_hw_attach_ops(struct ath_hw *ah)
511
{
512 513 514 515
	if (AR_SREV_9300_20_OR_LATER(ah))
		ar9003_hw_attach_ops(ah);
	else
		ar9002_hw_attach_ops(ah);
516 517
}

518 519
/* Called for all hardware families */
static int __ath9k_hw_init(struct ath_hw *ah)
520
{
521
	struct ath_common *common = ath9k_hw_common(ah);
522
	int r = 0;
523

524 525
	ath9k_hw_read_revisions(ah);

526 527 528 529 530 531 532 533 534
	/*
	 * Read back AR_WA into a permanent copy and set bits 14 and 17.
	 * We need to do this to avoid RMW of this register. We cannot
	 * read the reg when chip is asleep.
	 */
	ah->WARegVal = REG_READ(ah, AR_WA);
	ah->WARegVal |= (AR_WA_D3_L1_DISABLE |
			 AR_WA_ASPM_TIMER_BASED_DISABLE);

535
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
536
		ath_err(common, "Couldn't reset chip\n");
537
		return -EIO;
538 539
	}

540 541 542
	ath9k_hw_init_defaults(ah);
	ath9k_hw_init_config(ah);

543
	ath9k_hw_attach_ops(ah);
544

545
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
546
		ath_err(common, "Couldn't wakeup chip\n");
547
		return -EIO;
548 549 550 551
	}

	if (ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
552 553
		    ((AR_SREV_9160(ah) || AR_SREV_9280(ah)) &&
		     !ah->is_pciexpress)) {
554 555 556 557 558 559 560 561
			ah->config.serialize_regmode =
				SER_REG_MODE_ON;
		} else {
			ah->config.serialize_regmode =
				SER_REG_MODE_OFF;
		}
	}

J
Joe Perches 已提交
562
	ath_dbg(common, ATH_DBG_RESET, "serialize_regmode is %d\n",
563 564
		ah->config.serialize_regmode);

565 566 567 568 569
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
	else
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;

570 571 572 573 574 575 576 577 578 579
	switch (ah->hw_version.macVersion) {
	case AR_SREV_VERSION_5416_PCI:
	case AR_SREV_VERSION_5416_PCIE:
	case AR_SREV_VERSION_9160:
	case AR_SREV_VERSION_9100:
	case AR_SREV_VERSION_9280:
	case AR_SREV_VERSION_9285:
	case AR_SREV_VERSION_9287:
	case AR_SREV_VERSION_9271:
	case AR_SREV_VERSION_9300:
580
	case AR_SREV_VERSION_9330:
581
	case AR_SREV_VERSION_9485:
582
	case AR_SREV_VERSION_9340:
583 584
		break;
	default:
585 586 587
		ath_err(common,
			"Mac Chip Rev 0x%02x.%x is not supported by this driver\n",
			ah->hw_version.macVersion, ah->hw_version.macRev);
588
		return -EOPNOTSUPP;
589 590
	}

591 592
	if (AR_SREV_9271(ah) || AR_SREV_9100(ah) || AR_SREV_9340(ah) ||
	    AR_SREV_9330(ah))
593 594
		ah->is_pciexpress = false;

595 596 597 598
	ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
	ath9k_hw_init_cal_settings(ah);

	ah->ani_function = ATH9K_ANI_ALL;
599
	if (AR_SREV_9280_20_OR_LATER(ah) && !AR_SREV_9300_20_OR_LATER(ah))
600
		ah->ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;
601 602
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ah->ani_function &= ~ATH9K_ANI_MRC_CCK;
603 604 605

	ath9k_hw_init_mode_regs(ah);

606
	if (!ah->is_pciexpress)
607 608
		ath9k_hw_disablepcie(ah);

609 610
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ar9002_hw_cck_chan14_spread(ah);
S
Sujith 已提交
611

612
	r = ath9k_hw_post_init(ah);
613
	if (r)
614
		return r;
615 616

	ath9k_hw_init_mode_gain_regs(ah);
617 618 619 620
	r = ath9k_hw_fill_cap_info(ah);
	if (r)
		return r;

621 622 623
	if (ah->is_pciexpress)
		ath9k_hw_aspm_init(ah);

624 625
	r = ath9k_hw_init_macaddr(ah);
	if (r) {
626
		ath_err(common, "Failed to initialize MAC address\n");
627
		return r;
628 629
	}

630
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
631
		ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
S
Sujith 已提交
632
	else
633
		ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
634

635 636 637 638
	if (AR_SREV_9330(ah))
		ah->bb_watchdog_timeout_ms = 85;
	else
		ah->bb_watchdog_timeout_ms = 25;
639

640 641
	common->state = ATH_HW_INITIALIZED;

642
	return 0;
643 644
}

645
int ath9k_hw_init(struct ath_hw *ah)
646
{
647 648
	int ret;
	struct ath_common *common = ath9k_hw_common(ah);
649

650 651 652 653 654 655 656 657 658
	/* These are all the AR5008/AR9001/AR9002 hardware family of chipsets */
	switch (ah->hw_version.devid) {
	case AR5416_DEVID_PCI:
	case AR5416_DEVID_PCIE:
	case AR5416_AR9100_DEVID:
	case AR9160_DEVID_PCI:
	case AR9280_DEVID_PCI:
	case AR9280_DEVID_PCIE:
	case AR9285_DEVID_PCIE:
659 660
	case AR9287_DEVID_PCI:
	case AR9287_DEVID_PCIE:
661
	case AR2427_DEVID_PCIE:
662
	case AR9300_DEVID_PCIE:
663
	case AR9300_DEVID_AR9485_PCIE:
G
Gabor Juhos 已提交
664
	case AR9300_DEVID_AR9330:
665
	case AR9300_DEVID_AR9340:
L
Luis R. Rodriguez 已提交
666
	case AR9300_DEVID_AR9580:
667 668 669 670
		break;
	default:
		if (common->bus_ops->ath_bus_type == ATH_USB)
			break;
671 672
		ath_err(common, "Hardware device ID 0x%04x not supported\n",
			ah->hw_version.devid);
673 674
		return -EOPNOTSUPP;
	}
675

676 677
	ret = __ath9k_hw_init(ah);
	if (ret) {
678 679 680
		ath_err(common,
			"Unable to initialize hardware; initialization status: %d\n",
			ret);
681 682
		return ret;
	}
683

684
	return 0;
685
}
686
EXPORT_SYMBOL(ath9k_hw_init);
687

688
static void ath9k_hw_init_qos(struct ath_hw *ah)
689
{
S
Sujith 已提交
690 691
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
692 693
	REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
	REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
694

S
Sujith 已提交
695 696 697 698 699 700 701 702 703 704
	REG_WRITE(ah, AR_QOS_NO_ACK,
		  SM(2, AR_QOS_NO_ACK_TWO_BIT) |
		  SM(5, AR_QOS_NO_ACK_BIT_OFF) |
		  SM(0, AR_QOS_NO_ACK_BYTE_OFF));

	REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
	REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
S
Sujith 已提交
705 706

	REGWRITE_BUFFER_FLUSH(ah);
707 708
}

709
u32 ar9003_get_pll_sqsum_dvc(struct ath_hw *ah)
710
{
711 712 713
	REG_CLR_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
	udelay(100);
	REG_SET_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
714

715 716
	while ((REG_READ(ah, PLL4) & PLL4_MEAS_DONE) == 0)
		udelay(100);
717

718
	return (REG_READ(ah, PLL3) & SQSUM_DVC_MASK) >> 3;
719 720 721
}
EXPORT_SYMBOL(ar9003_get_pll_sqsum_dvc);

722
static void ath9k_hw_init_pll(struct ath_hw *ah,
S
Sujith 已提交
723
			      struct ath9k_channel *chan)
724
{
725 726
	u32 pll;

727 728
	if (AR_SREV_9485(ah)) {

729 730 731 732 733 734 735
		/* program BB PLL ki and kd value, ki=0x4, kd=0x40 */
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_BB_DPLL2_PLL_PWD, 0x1);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_DPLL2_KD, 0x40);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_DPLL2_KI, 0x4);
736

737 738 739 740 741 742
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
			      AR_CH0_BB_DPLL1_REFDIV, 0x5);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
			      AR_CH0_BB_DPLL1_NINI, 0x58);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
			      AR_CH0_BB_DPLL1_NFRAC, 0x0);
743 744

		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
745 746 747
			      AR_CH0_BB_DPLL2_OUTDIV, 0x1);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_BB_DPLL2_LOCAL_PLL, 0x1);
748
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
749
			      AR_CH0_BB_DPLL2_EN_NEGTRIG, 0x1);
750

751
		/* program BB PLL phase_shift to 0x6 */
752
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
753 754 755 756
			      AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x6);

		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_BB_DPLL2_PLL_PWD, 0x0);
757
		udelay(1000);
758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790
	} else if (AR_SREV_9330(ah)) {
		u32 ddr_dpll2, pll_control2, kd;

		if (ah->is_clk_25mhz) {
			ddr_dpll2 = 0x18e82f01;
			pll_control2 = 0xe04a3d;
			kd = 0x1d;
		} else {
			ddr_dpll2 = 0x19e82f01;
			pll_control2 = 0x886666;
			kd = 0x3d;
		}

		/* program DDR PLL ki and kd value */
		REG_WRITE(ah, AR_CH0_DDR_DPLL2, ddr_dpll2);

		/* program DDR PLL phase_shift */
		REG_RMW_FIELD(ah, AR_CH0_DDR_DPLL3,
			      AR_CH0_DPLL3_PHASE_SHIFT, 0x1);

		REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c);
		udelay(1000);

		/* program refdiv, nint, frac to RTC register */
		REG_WRITE(ah, AR_RTC_PLL_CONTROL2, pll_control2);

		/* program BB PLL kd and ki value */
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KD, kd);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KI, 0x06);

		/* program BB PLL phase_shift */
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
			      AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x1);
791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825
	} else if (AR_SREV_9340(ah)) {
		u32 regval, pll2_divint, pll2_divfrac, refdiv;

		REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c);
		udelay(1000);

		REG_SET_BIT(ah, AR_PHY_PLL_MODE, 0x1 << 16);
		udelay(100);

		if (ah->is_clk_25mhz) {
			pll2_divint = 0x54;
			pll2_divfrac = 0x1eb85;
			refdiv = 3;
		} else {
			pll2_divint = 88;
			pll2_divfrac = 0;
			refdiv = 5;
		}

		regval = REG_READ(ah, AR_PHY_PLL_MODE);
		regval |= (0x1 << 16);
		REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
		udelay(100);

		REG_WRITE(ah, AR_PHY_PLL_CONTROL, (refdiv << 27) |
			  (pll2_divint << 18) | pll2_divfrac);
		udelay(100);

		regval = REG_READ(ah, AR_PHY_PLL_MODE);
		regval = (regval & 0x80071fff) | (0x1 << 30) | (0x1 << 13) |
			 (0x4 << 26) | (0x18 << 19);
		REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
		REG_WRITE(ah, AR_PHY_PLL_MODE,
			  REG_READ(ah, AR_PHY_PLL_MODE) & 0xfffeffff);
		udelay(1000);
826
	}
827 828

	pll = ath9k_hw_compute_pll_control(ah, chan);
829

830
	REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
831

832
	if (AR_SREV_9485(ah) || AR_SREV_9340(ah) || AR_SREV_9330(ah))
833 834
		udelay(1000);

835 836
	/* Switch the core clock for ar9271 to 117Mhz */
	if (AR_SREV_9271(ah)) {
837 838
		udelay(500);
		REG_WRITE(ah, 0x50040, 0x304);
839 840
	}

S
Sujith 已提交
841 842 843
	udelay(RTC_PLL_SETTLE_DELAY);

	REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
844 845 846 847 848 849 850 851 852 853 854 855 856

	if (AR_SREV_9340(ah)) {
		if (ah->is_clk_25mhz) {
			REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x17c << 1);
			REG_WRITE(ah, AR_SLP32_MODE, 0x0010f3d7);
			REG_WRITE(ah,  AR_SLP32_INC, 0x0001e7ae);
		} else {
			REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x261 << 1);
			REG_WRITE(ah, AR_SLP32_MODE, 0x0010f400);
			REG_WRITE(ah,  AR_SLP32_INC, 0x0001e800);
		}
		udelay(100);
	}
857 858
}

859
static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
860
					  enum nl80211_iftype opmode)
861
{
862
	u32 sync_default = AR_INTR_SYNC_DEFAULT;
863
	u32 imr_reg = AR_IMR_TXERR |
S
Sujith 已提交
864 865 866 867
		AR_IMR_TXURN |
		AR_IMR_RXERR |
		AR_IMR_RXORN |
		AR_IMR_BCNMISC;
868

869 870 871
	if (AR_SREV_9340(ah))
		sync_default &= ~AR_INTR_SYNC_HOST1_FATAL;

872 873 874 875 876 877
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		imr_reg |= AR_IMR_RXOK_HP;
		if (ah->config.rx_intr_mitigation)
			imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
		else
			imr_reg |= AR_IMR_RXOK_LP;
878

879 880 881 882 883 884
	} else {
		if (ah->config.rx_intr_mitigation)
			imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
		else
			imr_reg |= AR_IMR_RXOK;
	}
885

886 887 888 889
	if (ah->config.tx_intr_mitigation)
		imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR;
	else
		imr_reg |= AR_IMR_TXOK;
890

891
	if (opmode == NL80211_IFTYPE_AP)
892
		imr_reg |= AR_IMR_MIB;
893

S
Sujith 已提交
894 895
	ENABLE_REGWRITE_BUFFER(ah);

896
	REG_WRITE(ah, AR_IMR, imr_reg);
897 898
	ah->imrs2_reg |= AR_IMR_S2_GTT;
	REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
899

S
Sujith 已提交
900 901
	if (!AR_SREV_9100(ah)) {
		REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
902
		REG_WRITE(ah, AR_INTR_SYNC_ENABLE, sync_default);
S
Sujith 已提交
903 904
		REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
	}
905

S
Sujith 已提交
906 907
	REGWRITE_BUFFER_FLUSH(ah);

908 909 910 911 912 913
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0);
		REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0);
		REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0);
		REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0);
	}
914 915
}

916 917 918 919 920 921 922
static void ath9k_hw_set_sifs_time(struct ath_hw *ah, u32 us)
{
	u32 val = ath9k_hw_mac_to_clks(ah, us - 2);
	val = min(val, (u32) 0xFFFF);
	REG_WRITE(ah, AR_D_GBL_IFS_SIFS, val);
}

923
static void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
924
{
925 926 927
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) 0xFFFF);
	REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
928 929
}

930
static void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
931
{
932 933 934 935 936 937 938 939 940 941
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
}

static void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
{
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
942
}
S
Sujith 已提交
943

944
static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
945 946
{
	if (tu > 0xFFFF) {
J
Joe Perches 已提交
947 948
		ath_dbg(ath9k_hw_common(ah), ATH_DBG_XMIT,
			"bad global tx timeout %u\n", tu);
949
		ah->globaltxtimeout = (u32) -1;
950 951 952
		return false;
	} else {
		REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
953
		ah->globaltxtimeout = tu;
954 955 956 957
		return true;
	}
}

958
void ath9k_hw_init_global_settings(struct ath_hw *ah)
959
{
960 961 962
	struct ath_common *common = ath9k_hw_common(ah);
	struct ieee80211_conf *conf = &common->hw->conf;
	const struct ath9k_channel *chan = ah->curchan;
963
	int acktimeout, ctstimeout;
964
	int slottime;
965
	int sifstime;
966 967
	int rx_lat = 0, tx_lat = 0, eifs = 0;
	u32 reg;
968

J
Joe Perches 已提交
969 970
	ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET, "ah->misc_mode 0x%x\n",
		ah->misc_mode);
971

972 973 974
	if (!chan)
		return;

975
	if (ah->misc_mode != 0)
976
		REG_SET_BIT(ah, AR_PCU_MISC, ah->misc_mode);
977

978 979 980 981
	if (IS_CHAN_A_FAST_CLOCK(ah, chan))
		rx_lat = 41;
	else
		rx_lat = 37;
982 983 984 985 986 987 988 989 990 991 992 993 994
	tx_lat = 54;

	if (IS_CHAN_HALF_RATE(chan)) {
		eifs = 175;
		rx_lat *= 2;
		tx_lat *= 2;
		if (IS_CHAN_A_FAST_CLOCK(ah, chan))
		    tx_lat += 11;

		slottime = 13;
		sifstime = 32;
	} else if (IS_CHAN_QUARTER_RATE(chan)) {
		eifs = 340;
995
		rx_lat = (rx_lat * 4) - 1;
996 997 998 999 1000 1001 1002
		tx_lat *= 4;
		if (IS_CHAN_A_FAST_CLOCK(ah, chan))
		    tx_lat += 22;

		slottime = 21;
		sifstime = 64;
	} else {
1003 1004 1005 1006 1007 1008 1009 1010
		if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
			eifs = AR_D_GBL_IFS_EIFS_ASYNC_FIFO;
			reg = AR_USEC_ASYNC_FIFO;
		} else {
			eifs = REG_READ(ah, AR_D_GBL_IFS_EIFS)/
				common->clockrate;
			reg = REG_READ(ah, AR_USEC);
		}
1011 1012 1013 1014 1015 1016 1017 1018 1019
		rx_lat = MS(reg, AR_USEC_RX_LAT);
		tx_lat = MS(reg, AR_USEC_TX_LAT);

		slottime = ah->slottime;
		if (IS_CHAN_5GHZ(chan))
			sifstime = 16;
		else
			sifstime = 10;
	}
1020

1021
	/* As defined by IEEE 802.11-2007 17.3.8.6 */
1022
	acktimeout = slottime + sifstime + 3 * ah->coverage_class;
1023
	ctstimeout = acktimeout;
1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034

	/*
	 * Workaround for early ACK timeouts, add an offset to match the
	 * initval's 64us ack timeout value.
	 * This was initially only meant to work around an issue with delayed
	 * BA frames in some implementations, but it has been found to fix ACK
	 * timeout issues in other cases as well.
	 */
	if (conf->channel && conf->channel->band == IEEE80211_BAND_2GHZ)
		acktimeout += 64 - sifstime - ah->slottime;

1035 1036
	ath9k_hw_set_sifs_time(ah, sifstime);
	ath9k_hw_setslottime(ah, slottime);
1037
	ath9k_hw_set_ack_timeout(ah, acktimeout);
1038
	ath9k_hw_set_cts_timeout(ah, ctstimeout);
1039 1040
	if (ah->globaltxtimeout != (u32) -1)
		ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
1041 1042 1043 1044 1045 1046 1047 1048

	REG_WRITE(ah, AR_D_GBL_IFS_EIFS, ath9k_hw_mac_to_clks(ah, eifs));
	REG_RMW(ah, AR_USEC,
		(common->clockrate - 1) |
		SM(rx_lat, AR_USEC_RX_LAT) |
		SM(tx_lat, AR_USEC_TX_LAT),
		AR_USEC_TX_LAT | AR_USEC_RX_LAT | AR_USEC_USEC);

S
Sujith 已提交
1049
}
1050
EXPORT_SYMBOL(ath9k_hw_init_global_settings);
S
Sujith 已提交
1051

S
Sujith 已提交
1052
void ath9k_hw_deinit(struct ath_hw *ah)
S
Sujith 已提交
1053
{
1054 1055
	struct ath_common *common = ath9k_hw_common(ah);

S
Sujith 已提交
1056
	if (common->state < ATH_HW_INITIALIZED)
1057 1058
		goto free_hw;

1059
	ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
1060 1061

free_hw:
1062
	ath9k_hw_rf_free_ext_banks(ah);
S
Sujith 已提交
1063
}
S
Sujith 已提交
1064
EXPORT_SYMBOL(ath9k_hw_deinit);
S
Sujith 已提交
1065 1066 1067 1068 1069

/*******/
/* INI */
/*******/

1070
u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083
{
	u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);

	if (IS_CHAN_B(chan))
		ctl |= CTL_11B;
	else if (IS_CHAN_G(chan))
		ctl |= CTL_11G;
	else
		ctl |= CTL_11A;

	return ctl;
}

S
Sujith 已提交
1084 1085 1086 1087
/****************************************/
/* Reset and Channel Switching Routines */
/****************************************/

1088
static inline void ath9k_hw_set_dma(struct ath_hw *ah)
S
Sujith 已提交
1089
{
1090
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
1091

S
Sujith 已提交
1092 1093
	ENABLE_REGWRITE_BUFFER(ah);

1094 1095 1096
	/*
	 * set AHB_MODE not to do cacheline prefetches
	*/
1097 1098
	if (!AR_SREV_9300_20_OR_LATER(ah))
		REG_SET_BIT(ah, AR_AHB_MODE, AR_AHB_PREFETCH_RD_EN);
S
Sujith 已提交
1099

1100 1101 1102
	/*
	 * let mac dma reads be in 128 byte chunks
	 */
1103
	REG_RMW(ah, AR_TXCFG, AR_TXCFG_DMASZ_128B, AR_TXCFG_DMASZ_MASK);
S
Sujith 已提交
1104

S
Sujith 已提交
1105 1106
	REGWRITE_BUFFER_FLUSH(ah);

1107 1108 1109 1110 1111
	/*
	 * Restore TX Trigger Level to its pre-reset value.
	 * The initial value depends on whether aggregation is enabled, and is
	 * adjusted whenever underruns are detected.
	 */
1112 1113
	if (!AR_SREV_9300_20_OR_LATER(ah))
		REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
S
Sujith 已提交
1114

S
Sujith 已提交
1115
	ENABLE_REGWRITE_BUFFER(ah);
S
Sujith 已提交
1116

1117 1118 1119
	/*
	 * let mac dma writes be in 128 byte chunks
	 */
1120
	REG_RMW(ah, AR_RXCFG, AR_RXCFG_DMASZ_128B, AR_RXCFG_DMASZ_MASK);
S
Sujith 已提交
1121

1122 1123 1124
	/*
	 * Setup receive FIFO threshold to hold off TX activities
	 */
S
Sujith 已提交
1125 1126
	REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);

1127 1128 1129 1130 1131 1132 1133 1134
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1);
		REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1);

		ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
			ah->caps.rx_status_len);
	}

1135 1136 1137 1138
	/*
	 * reduce the number of usable entries in PCU TXBUF to avoid
	 * wrap around issues.
	 */
S
Sujith 已提交
1139
	if (AR_SREV_9285(ah)) {
1140 1141 1142 1143
		/* For AR9285 the number of Fifos are reduced to half.
		 * So set the usable tx buf size also to half to
		 * avoid data/delimiter underruns
		 */
S
Sujith 已提交
1144 1145
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
1146
	} else if (!AR_SREV_9271(ah)) {
S
Sujith 已提交
1147 1148 1149
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_PCU_TXBUF_CTRL_USABLE_SIZE);
	}
1150

S
Sujith 已提交
1151 1152
	REGWRITE_BUFFER_FLUSH(ah);

1153 1154
	if (AR_SREV_9300_20_OR_LATER(ah))
		ath9k_hw_reset_txstatus_ring(ah);
S
Sujith 已提交
1155 1156
}

1157
static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
S
Sujith 已提交
1158
{
1159 1160
	u32 mask = AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC;
	u32 set = AR_STA_ID1_KSRCH_MODE;
S
Sujith 已提交
1161 1162

	switch (opmode) {
1163
	case NL80211_IFTYPE_ADHOC:
1164
	case NL80211_IFTYPE_MESH_POINT:
1165
		set |= AR_STA_ID1_ADHOC;
S
Sujith 已提交
1166
		REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1167
		break;
1168 1169 1170
	case NL80211_IFTYPE_AP:
		set |= AR_STA_ID1_STA_AP;
		/* fall through */
1171
	case NL80211_IFTYPE_STATION:
1172
		REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1173
		break;
1174
	default:
1175 1176
		if (!ah->is_monitoring)
			set = 0;
1177
		break;
S
Sujith 已提交
1178
	}
1179
	REG_RMW(ah, AR_STA_ID1, set, mask);
S
Sujith 已提交
1180 1181
}

1182 1183
void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
				   u32 *coef_mantissa, u32 *coef_exponent)
S
Sujith 已提交
1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198
{
	u32 coef_exp, coef_man;

	for (coef_exp = 31; coef_exp > 0; coef_exp--)
		if ((coef_scaled >> coef_exp) & 0x1)
			break;

	coef_exp = 14 - (coef_exp - COEF_SCALE_S);

	coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));

	*coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
	*coef_exponent = coef_exp - 16;
}

1199
static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
S
Sujith 已提交
1200 1201 1202 1203
{
	u32 rst_flags;
	u32 tmpReg;

1204
	if (AR_SREV_9100(ah)) {
1205 1206
		REG_RMW_FIELD(ah, AR_RTC_DERIVED_CLK,
			      AR_RTC_DERIVED_CLK_PERIOD, 1);
1207 1208 1209
		(void)REG_READ(ah, AR_RTC_DERIVED_CLK);
	}

S
Sujith 已提交
1210 1211
	ENABLE_REGWRITE_BUFFER(ah);

1212 1213 1214 1215 1216
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

	if (AR_SREV_9100(ah)) {
		rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
			AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
	} else {
		tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
		if (tmpReg &
		    (AR_INTR_SYNC_LOCAL_TIMEOUT |
		     AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
1228
			u32 val;
S
Sujith 已提交
1229
			REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
1230 1231 1232 1233 1234 1235 1236

			val = AR_RC_HOSTIF;
			if (!AR_SREV_9300_20_OR_LATER(ah))
				val |= AR_RC_AHB;
			REG_WRITE(ah, AR_RC, val);

		} else if (!AR_SREV_9300_20_OR_LATER(ah))
S
Sujith 已提交
1237 1238 1239 1240 1241 1242 1243
			REG_WRITE(ah, AR_RC, AR_RC_AHB);

		rst_flags = AR_RTC_RC_MAC_WARM;
		if (type == ATH9K_RESET_COLD)
			rst_flags |= AR_RTC_RC_MAC_COLD;
	}

1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278
	if (AR_SREV_9330(ah)) {
		int npend = 0;
		int i;

		/* AR9330 WAR:
		 * call external reset function to reset WMAC if:
		 * - doing a cold reset
		 * - we have pending frames in the TX queues
		 */

		for (i = 0; i < AR_NUM_QCU; i++) {
			npend = ath9k_hw_numtxpending(ah, i);
			if (npend)
				break;
		}

		if (ah->external_reset &&
		    (npend || type == ATH9K_RESET_COLD)) {
			int reset_err = 0;

			ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
				"reset MAC via external reset\n");

			reset_err = ah->external_reset();
			if (reset_err) {
				ath_err(ath9k_hw_common(ah),
					"External reset failed, err=%d\n",
					reset_err);
				return false;
			}

			REG_WRITE(ah, AR_RTC_RESET, 1);
		}
	}

1279
	REG_WRITE(ah, AR_RTC_RC, rst_flags);
S
Sujith 已提交
1280 1281 1282

	REGWRITE_BUFFER_FLUSH(ah);

S
Sujith 已提交
1283 1284
	udelay(50);

1285
	REG_WRITE(ah, AR_RTC_RC, 0);
S
Sujith 已提交
1286
	if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
J
Joe Perches 已提交
1287 1288
		ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
			"RTC stuck in MAC reset\n");
S
Sujith 已提交
1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300
		return false;
	}

	if (!AR_SREV_9100(ah))
		REG_WRITE(ah, AR_RC, 0);

	if (AR_SREV_9100(ah))
		udelay(50);

	return true;
}

1301
static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
S
Sujith 已提交
1302
{
S
Sujith 已提交
1303 1304
	ENABLE_REGWRITE_BUFFER(ah);

1305 1306 1307 1308 1309
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1310 1311 1312
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

1313
	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
1314 1315
		REG_WRITE(ah, AR_RC, AR_RC_AHB);

1316
	REG_WRITE(ah, AR_RTC_RESET, 0);
1317

S
Sujith 已提交
1318 1319
	REGWRITE_BUFFER_FLUSH(ah);

1320 1321 1322 1323
	if (!AR_SREV_9300_20_OR_LATER(ah))
		udelay(2);

	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
1324 1325
		REG_WRITE(ah, AR_RC, 0);

1326
	REG_WRITE(ah, AR_RTC_RESET, 1);
S
Sujith 已提交
1327 1328 1329 1330

	if (!ath9k_hw_wait(ah,
			   AR_RTC_STATUS,
			   AR_RTC_STATUS_M,
S
Sujith 已提交
1331 1332
			   AR_RTC_STATUS_ON,
			   AH_WAIT_TIMEOUT)) {
J
Joe Perches 已提交
1333 1334
		ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
			"RTC not waking up\n");
S
Sujith 已提交
1335
		return false;
1336 1337
	}

S
Sujith 已提交
1338 1339 1340
	return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
}

1341
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
S
Sujith 已提交
1342
{
1343 1344 1345 1346 1347
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359
	REG_WRITE(ah, AR_RTC_FORCE_WAKE,
		  AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);

	switch (type) {
	case ATH9K_RESET_POWER_ON:
		return ath9k_hw_set_reset_power_on(ah);
	case ATH9K_RESET_WARM:
	case ATH9K_RESET_COLD:
		return ath9k_hw_set_reset(ah, type);
	default:
		return false;
	}
1360 1361
}

1362
static bool ath9k_hw_chip_reset(struct ath_hw *ah,
S
Sujith 已提交
1363
				struct ath9k_channel *chan)
1364
{
1365
	if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)) {
1366 1367 1368
		if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON))
			return false;
	} else if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
S
Sujith 已提交
1369
		return false;
1370

1371
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
1372
		return false;
1373

1374
	ah->chip_fullsleep = false;
S
Sujith 已提交
1375 1376
	ath9k_hw_init_pll(ah, chan);
	ath9k_hw_set_rfmode(ah, chan);
1377

S
Sujith 已提交
1378
	return true;
1379 1380
}

1381
static bool ath9k_hw_channel_change(struct ath_hw *ah,
L
Luis R. Rodriguez 已提交
1382
				    struct ath9k_channel *chan)
1383
{
1384
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
1385
	struct ath_common *common = ath9k_hw_common(ah);
1386
	struct ieee80211_channel *channel = chan->chan;
1387
	u32 qnum;
1388
	int r;
1389 1390 1391

	for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
		if (ath9k_hw_numtxpending(ah, qnum)) {
J
Joe Perches 已提交
1392 1393
			ath_dbg(common, ATH_DBG_QUEUE,
				"Transmit frames pending on queue %d\n", qnum);
1394 1395 1396 1397
			return false;
		}
	}

1398
	if (!ath9k_hw_rfbus_req(ah)) {
1399
		ath_err(common, "Could not kill baseband RX\n");
1400 1401 1402
		return false;
	}

1403
	ath9k_hw_set_channel_regs(ah, chan);
1404

1405
	r = ath9k_hw_rf_set_freq(ah, chan);
1406
	if (r) {
1407
		ath_err(common, "Failed to set channel\n");
1408
		return false;
1409
	}
1410
	ath9k_hw_set_clockrate(ah);
1411

1412
	ah->eep_ops->set_txpower(ah, chan,
1413
			     ath9k_regd_get_ctl(regulatory, chan),
S
Sujith 已提交
1414 1415 1416
			     channel->max_antenna_gain * 2,
			     channel->max_power * 2,
			     min((u32) MAX_RATE_POWER,
1417
			     (u32) regulatory->power_limit), false);
1418

1419
	ath9k_hw_rfbus_done(ah);
1420

S
Sujith 已提交
1421 1422 1423
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

1424
	ath9k_hw_spur_mitigate_freq(ah, chan);
S
Sujith 已提交
1425 1426 1427 1428

	return true;
}

1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442
static void ath9k_hw_apply_gpio_override(struct ath_hw *ah)
{
	u32 gpio_mask = ah->gpio_mask;
	int i;

	for (i = 0; gpio_mask; i++, gpio_mask >>= 1) {
		if (!(gpio_mask & 1))
			continue;

		ath9k_hw_cfg_output(ah, i, AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
		ath9k_hw_set_gpio(ah, i, !!(ah->gpio_val & BIT(i)));
	}
}

1443
bool ath9k_hw_check_alive(struct ath_hw *ah)
J
Johannes Berg 已提交
1444
{
1445 1446 1447
	int count = 50;
	u32 reg;

1448
	if (AR_SREV_9285_12_OR_LATER(ah))
1449 1450 1451 1452
		return true;

	do {
		reg = REG_READ(ah, AR_OBS_BUS_1);
J
Johannes Berg 已提交
1453

1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465
		if ((reg & 0x7E7FFFEF) == 0x00702400)
			continue;

		switch (reg & 0x7E000B00) {
		case 0x1E000000:
		case 0x52000B00:
		case 0x18000B00:
			continue;
		default:
			return true;
		}
	} while (count-- > 0);
J
Johannes Berg 已提交
1466

1467
	return false;
J
Johannes Berg 已提交
1468
}
1469
EXPORT_SYMBOL(ath9k_hw_check_alive);
J
Johannes Berg 已提交
1470

1471
int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
1472
		   struct ath9k_hw_cal_data *caldata, bool bChannelChange)
1473
{
1474
	struct ath_common *common = ath9k_hw_common(ah);
1475
	u32 saveLedState;
1476
	struct ath9k_channel *curchan = ah->curchan;
1477 1478
	u32 saveDefAntenna;
	u32 macStaId1;
S
Sujith 已提交
1479
	u64 tsf = 0;
1480
	int i, r;
1481

1482 1483
	ah->txchainmask = common->tx_chainmask;
	ah->rxchainmask = common->rx_chainmask;
1484

1485
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
1486
		return -EIO;
1487

1488
	if (curchan && !ah->chip_fullsleep)
1489 1490
		ath9k_hw_getnf(ah, curchan);

1491 1492 1493 1494 1495 1496 1497 1498 1499
	ah->caldata = caldata;
	if (caldata &&
	    (chan->channel != caldata->channel ||
	     (chan->channelFlags & ~CHANNEL_CW_INT) !=
	     (caldata->channelFlags & ~CHANNEL_CW_INT))) {
		/* Operating channel changed, reset channel calibration data */
		memset(caldata, 0, sizeof(*caldata));
		ath9k_init_nfcal_hist_buffer(ah, chan);
	}
1500
	ah->noise = ath9k_hw_getchan_noise(ah, chan);
1501

1502
	if (bChannelChange &&
1503 1504 1505
	    (ah->chip_fullsleep != true) &&
	    (ah->curchan != NULL) &&
	    (chan->channel != ah->curchan->channel) &&
1506
	    ((chan->channelFlags & CHANNEL_ALL) ==
1507
	     (ah->curchan->channelFlags & CHANNEL_ALL)) &&
1508
	    (!AR_SREV_9280(ah) || AR_DEVID_7010(ah))) {
1509

L
Luis R. Rodriguez 已提交
1510
		if (ath9k_hw_channel_change(ah, chan)) {
1511
			ath9k_hw_loadnf(ah, ah->curchan);
1512
			ath9k_hw_start_nfcal(ah, true);
1513 1514
			if (AR_SREV_9271(ah))
				ar9002_hw_load_ani_reg(ah, chan);
1515
			return 0;
1516 1517 1518 1519 1520 1521 1522 1523 1524
		}
	}

	saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
	if (saveDefAntenna == 0)
		saveDefAntenna = 1;

	macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;

S
Sujith 已提交
1525
	/* For chips on which RTC reset is done, save TSF before it gets cleared */
1526 1527
	if (AR_SREV_9100(ah) ||
	    (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)))
S
Sujith 已提交
1528 1529
		tsf = ath9k_hw_gettsf64(ah);

1530 1531 1532 1533 1534 1535
	saveLedState = REG_READ(ah, AR_CFG_LED) &
		(AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
		 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);

	ath9k_hw_mark_phy_inactive(ah);

1536 1537
	ah->paprd_table_write_done = false;

1538
	/* Only required on the first reset */
1539 1540 1541 1542 1543 1544 1545
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_RADIO_RF_RST);
		udelay(50);
	}

1546
	if (!ath9k_hw_chip_reset(ah, chan)) {
1547
		ath_err(common, "Chip reset failed\n");
1548
		return -EINVAL;
1549 1550
	}

1551
	/* Only required on the first reset */
1552 1553 1554 1555 1556 1557 1558 1559
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		ah->htc_reset_init = false;
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_GATE_MAC_CTL);
		udelay(50);
	}

S
Sujith 已提交
1560
	/* Restore TSF */
1561
	if (tsf)
S
Sujith 已提交
1562 1563
		ath9k_hw_settsf64(ah, tsf);

1564
	if (AR_SREV_9280_20_OR_LATER(ah))
1565
		REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
1566

S
Sujith 已提交
1567 1568 1569
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ar9002_hw_enable_async_fifo(ah);

L
Luis R. Rodriguez 已提交
1570
	r = ath9k_hw_process_ini(ah, chan);
1571 1572
	if (r)
		return r;
1573

1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584
	/*
	 * Some AR91xx SoC devices frequently fail to accept TSF writes
	 * right after the chip reset. When that happens, write a new
	 * value after the initvals have been applied, with an offset
	 * based on measured time difference
	 */
	if (AR_SREV_9100(ah) && (ath9k_hw_gettsf64(ah) < tsf)) {
		tsf += 1500;
		ath9k_hw_settsf64(ah, tsf);
	}

1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601
	/* Setup MFP options for CCMP */
	if (AR_SREV_9280_20_OR_LATER(ah)) {
		/* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
		 * frames when constructing CCMP AAD. */
		REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
			      0xc7ff);
		ah->sw_mgmt_crypto = false;
	} else if (AR_SREV_9160_10_OR_LATER(ah)) {
		/* Disable hardware crypto for management frames */
		REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
		ah->sw_mgmt_crypto = true;
	} else
		ah->sw_mgmt_crypto = true;

1602 1603 1604
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

1605
	ath9k_hw_spur_mitigate_freq(ah, chan);
1606
	ah->eep_ops->set_board_values(ah, chan);
1607

S
Sujith 已提交
1608 1609
	ENABLE_REGWRITE_BUFFER(ah);

1610 1611
	REG_WRITE(ah, AR_STA_ID0, get_unaligned_le32(common->macaddr));
	REG_WRITE(ah, AR_STA_ID1, get_unaligned_le16(common->macaddr + 4)
1612 1613
		  | macStaId1
		  | AR_STA_ID1_RTS_USE_DEF
1614
		  | (ah->config.
1615
		     ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
1616
		  | ah->sta_id1_defaults);
1617
	ath_hw_setbssidmask(common);
1618
	REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
1619
	ath9k_hw_write_associd(ah);
1620 1621 1622
	REG_WRITE(ah, AR_ISR, ~0);
	REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);

S
Sujith 已提交
1623 1624
	REGWRITE_BUFFER_FLUSH(ah);

1625 1626
	ath9k_hw_set_operating_mode(ah, ah->opmode);

1627
	r = ath9k_hw_rf_set_freq(ah, chan);
1628 1629
	if (r)
		return r;
1630

1631 1632
	ath9k_hw_set_clockrate(ah);

S
Sujith 已提交
1633 1634
	ENABLE_REGWRITE_BUFFER(ah);

1635 1636 1637
	for (i = 0; i < AR_NUM_DCU; i++)
		REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);

S
Sujith 已提交
1638 1639
	REGWRITE_BUFFER_FLUSH(ah);

1640
	ah->intr_txqs = 0;
1641
	for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
1642 1643
		ath9k_hw_resettxqueue(ah, i);

1644
	ath9k_hw_init_interrupt_masks(ah, ah->opmode);
1645
	ath9k_hw_ani_cache_ini_regs(ah);
1646 1647
	ath9k_hw_init_qos(ah);

1648
	if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
1649
		ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
J
Johannes Berg 已提交
1650

1651
	ath9k_hw_init_global_settings(ah);
1652

1653 1654 1655 1656 1657 1658 1659
	if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
		REG_SET_BIT(ah, AR_MAC_PCU_LOGIC_ANALYZER,
			    AR_MAC_PCU_LOGIC_ANALYZER_DISBUG20768);
		REG_RMW_FIELD(ah, AR_AHB_MODE, AR_AHB_CUSTOM_BURST_EN,
			      AR_AHB_CUSTOM_BURST_ASYNC_FIFO_VAL);
		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_ENABLE_AGGWEP);
1660 1661
	}

1662
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PRESERVE_SEQNUM);
1663 1664 1665 1666 1667

	ath9k_hw_set_dma(ah);

	REG_WRITE(ah, AR_OBS, 8);

S
Sujith 已提交
1668
	if (ah->config.rx_intr_mitigation) {
1669 1670 1671 1672
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
	}

1673 1674 1675 1676 1677
	if (ah->config.tx_intr_mitigation) {
		REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300);
		REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750);
	}

1678 1679
	ath9k_hw_init_bb(ah, chan);

1680
	if (!ath9k_hw_init_cal(ah, chan))
1681
		return -EIO;
1682

S
Sujith 已提交
1683
	ENABLE_REGWRITE_BUFFER(ah);
1684

1685
	ath9k_hw_restore_chainmask(ah);
1686 1687
	REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);

S
Sujith 已提交
1688 1689
	REGWRITE_BUFFER_FLUSH(ah);

1690 1691 1692
	/*
	 * For big endian systems turn on swapping for descriptors
	 */
1693 1694 1695 1696
	if (AR_SREV_9100(ah)) {
		u32 mask;
		mask = REG_READ(ah, AR_CFG);
		if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
J
Joe Perches 已提交
1697
			ath_dbg(common, ATH_DBG_RESET,
S
Sujith 已提交
1698
				"CFG Byte Swap Set 0x%x\n", mask);
1699 1700 1701 1702
		} else {
			mask =
				INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
			REG_WRITE(ah, AR_CFG, mask);
J
Joe Perches 已提交
1703
			ath_dbg(common, ATH_DBG_RESET,
S
Sujith 已提交
1704
				"Setting CFG 0x%x\n", REG_READ(ah, AR_CFG));
1705 1706
		}
	} else {
1707 1708 1709 1710 1711 1712 1713
		if (common->bus_ops->ath_bus_type == ATH_USB) {
			/* Configure AR9271 target WLAN */
			if (AR_SREV_9271(ah))
				REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
			else
				REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
		}
1714
#ifdef __BIG_ENDIAN
1715
		else if (AR_SREV_9330(ah) || AR_SREV_9340(ah))
1716 1717
			REG_RMW(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB, 0);
		else
1718
			REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1719 1720 1721
#endif
	}

1722
	if (ah->btcoex_hw.enabled)
1723 1724
		ath9k_hw_btcoex_enable(ah);

1725
	if (AR_SREV_9300_20_OR_LATER(ah)) {
1726
		ar9003_hw_bb_watchdog_config(ah);
1727

1728 1729 1730
		ar9003_hw_disable_phy_restart(ah);
	}

1731 1732
	ath9k_hw_apply_gpio_override(ah);

1733
	return 0;
1734
}
1735
EXPORT_SYMBOL(ath9k_hw_reset);
1736

S
Sujith 已提交
1737 1738 1739 1740
/******************************/
/* Power Management (Chipset) */
/******************************/

1741 1742 1743 1744
/*
 * Notify Power Mgt is disabled in self-generated frames.
 * If requested, force chip to sleep.
 */
1745
static void ath9k_set_power_sleep(struct ath_hw *ah, int setChip)
1746
{
S
Sujith 已提交
1747 1748
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
	if (setChip) {
1749 1750 1751 1752
		/*
		 * Clear the RTC force wake bit to allow the
		 * mac to go to sleep.
		 */
S
Sujith 已提交
1753 1754
		REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
1755
		if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
S
Sujith 已提交
1756
			REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
1757

1758
		/* Shutdown chip. Active low */
1759
		if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah))
S
Sujith 已提交
1760 1761
			REG_CLR_BIT(ah, (AR_RTC_RESET),
				    AR_RTC_RESET_EN);
S
Sujith 已提交
1762
	}
1763 1764 1765 1766 1767

	/* Clear Bit 14 of AR_WA after putting chip into Full Sleep mode. */
	if (AR_SREV_9300_20_OR_LATER(ah))
		REG_WRITE(ah, AR_WA,
			  ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
1768 1769
}

1770 1771 1772 1773 1774
/*
 * Notify Power Management is enabled in self-generating
 * frames. If request, set power mode of chip to
 * auto/normal.  Duration in units of 128us (1/8 TU).
 */
1775
static void ath9k_set_power_network_sleep(struct ath_hw *ah, int setChip)
1776
{
S
Sujith 已提交
1777 1778
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
	if (setChip) {
1779
		struct ath9k_hw_capabilities *pCap = &ah->caps;
1780

S
Sujith 已提交
1781
		if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
1782
			/* Set WakeOnInterrupt bit; clear ForceWake bit */
S
Sujith 已提交
1783 1784 1785
			REG_WRITE(ah, AR_RTC_FORCE_WAKE,
				  AR_RTC_FORCE_WAKE_ON_INT);
		} else {
1786 1787 1788 1789
			/*
			 * Clear the RTC force wake bit to allow the
			 * mac to go to sleep.
			 */
S
Sujith 已提交
1790 1791
			REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
				    AR_RTC_FORCE_WAKE_EN);
1792 1793
		}
	}
1794 1795 1796 1797

	/* Clear Bit 14 of AR_WA after putting chip into Net Sleep mode. */
	if (AR_SREV_9300_20_OR_LATER(ah))
		REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
1798 1799
}

1800
static bool ath9k_hw_set_power_awake(struct ath_hw *ah, int setChip)
1801
{
S
Sujith 已提交
1802 1803
	u32 val;
	int i;
1804

1805 1806 1807 1808 1809 1810
	/* Set Bits 14 and 17 of AR_WA before powering on the chip. */
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1811 1812 1813 1814 1815 1816 1817
	if (setChip) {
		if ((REG_READ(ah, AR_RTC_STATUS) &
		     AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
			if (ath9k_hw_set_reset_reg(ah,
					   ATH9K_RESET_POWER_ON) != true) {
				return false;
			}
1818 1819
			if (!AR_SREV_9300_20_OR_LATER(ah))
				ath9k_hw_init_pll(ah, NULL);
S
Sujith 已提交
1820 1821 1822 1823
		}
		if (AR_SREV_9100(ah))
			REG_SET_BIT(ah, AR_RTC_RESET,
				    AR_RTC_RESET_EN);
1824

S
Sujith 已提交
1825 1826 1827
		REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
		udelay(50);
1828

S
Sujith 已提交
1829 1830 1831 1832 1833 1834 1835
		for (i = POWER_UP_TIME / 50; i > 0; i--) {
			val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
			if (val == AR_RTC_STATUS_ON)
				break;
			udelay(50);
			REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
				    AR_RTC_FORCE_WAKE_EN);
1836
		}
S
Sujith 已提交
1837
		if (i == 0) {
1838 1839 1840
			ath_err(ath9k_hw_common(ah),
				"Failed to wakeup in %uus\n",
				POWER_UP_TIME / 20);
S
Sujith 已提交
1841
			return false;
1842 1843 1844
		}
	}

S
Sujith 已提交
1845
	REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
1846

S
Sujith 已提交
1847
	return true;
1848 1849
}

1850
bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
1851
{
1852
	struct ath_common *common = ath9k_hw_common(ah);
1853
	int status = true, setChip = true;
S
Sujith 已提交
1854 1855 1856 1857 1858 1859 1860
	static const char *modes[] = {
		"AWAKE",
		"FULL-SLEEP",
		"NETWORK SLEEP",
		"UNDEFINED"
	};

1861 1862 1863
	if (ah->power_mode == mode)
		return status;

J
Joe Perches 已提交
1864 1865
	ath_dbg(common, ATH_DBG_RESET, "%s -> %s\n",
		modes[ah->power_mode], modes[mode]);
S
Sujith 已提交
1866 1867 1868 1869 1870 1871 1872

	switch (mode) {
	case ATH9K_PM_AWAKE:
		status = ath9k_hw_set_power_awake(ah, setChip);
		break;
	case ATH9K_PM_FULL_SLEEP:
		ath9k_set_power_sleep(ah, setChip);
1873
		ah->chip_fullsleep = true;
S
Sujith 已提交
1874 1875 1876 1877
		break;
	case ATH9K_PM_NETWORK_SLEEP:
		ath9k_set_power_network_sleep(ah, setChip);
		break;
1878
	default:
1879
		ath_err(common, "Unknown power mode %u\n", mode);
1880 1881
		return false;
	}
1882
	ah->power_mode = mode;
S
Sujith 已提交
1883

1884 1885 1886 1887 1888
	/*
	 * XXX: If this warning never comes up after a while then
	 * simply keep the ATH_DBG_WARN_ON_ONCE() but make
	 * ath9k_hw_setpower() return type void.
	 */
1889 1890 1891

	if (!(ah->ah_flags & AH_UNPLUGGED))
		ATH_DBG_WARN_ON_ONCE(!status);
1892

S
Sujith 已提交
1893
	return status;
1894
}
1895
EXPORT_SYMBOL(ath9k_hw_setpower);
1896

S
Sujith 已提交
1897 1898 1899 1900
/*******************/
/* Beacon Handling */
/*******************/

1901
void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
1902 1903 1904
{
	int flags = 0;

S
Sujith 已提交
1905 1906
	ENABLE_REGWRITE_BUFFER(ah);

1907
	switch (ah->opmode) {
1908
	case NL80211_IFTYPE_ADHOC:
1909
	case NL80211_IFTYPE_MESH_POINT:
1910 1911
		REG_SET_BIT(ah, AR_TXCFG,
			    AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
1912 1913
		REG_WRITE(ah, AR_NEXT_NDP_TIMER, next_beacon +
			  TU_TO_USEC(ah->atim_window ? ah->atim_window : 1));
1914
		flags |= AR_NDP_TIMER_EN;
1915
	case NL80211_IFTYPE_AP:
1916 1917 1918 1919 1920
		REG_WRITE(ah, AR_NEXT_TBTT_TIMER, next_beacon);
		REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, next_beacon -
			  TU_TO_USEC(ah->config.dma_beacon_response_time));
		REG_WRITE(ah, AR_NEXT_SWBA, next_beacon -
			  TU_TO_USEC(ah->config.sw_beacon_response_time));
1921 1922 1923
		flags |=
			AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
		break;
1924
	default:
J
Joe Perches 已提交
1925 1926 1927
		ath_dbg(ath9k_hw_common(ah), ATH_DBG_BEACON,
			"%s: unsupported opmode: %d\n",
			__func__, ah->opmode);
1928 1929
		return;
		break;
1930 1931
	}

1932 1933 1934 1935
	REG_WRITE(ah, AR_BEACON_PERIOD, beacon_period);
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD, beacon_period);
	REG_WRITE(ah, AR_SWBA_PERIOD, beacon_period);
	REG_WRITE(ah, AR_NDP_PERIOD, beacon_period);
1936

S
Sujith 已提交
1937 1938
	REGWRITE_BUFFER_FLUSH(ah);

1939 1940
	REG_SET_BIT(ah, AR_TIMER_MODE, flags);
}
1941
EXPORT_SYMBOL(ath9k_hw_beaconinit);
1942

1943
void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
S
Sujith 已提交
1944
				    const struct ath9k_beacon_state *bs)
1945 1946
{
	u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
1947
	struct ath9k_hw_capabilities *pCap = &ah->caps;
1948
	struct ath_common *common = ath9k_hw_common(ah);
1949

S
Sujith 已提交
1950 1951
	ENABLE_REGWRITE_BUFFER(ah);

1952 1953 1954
	REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));

	REG_WRITE(ah, AR_BEACON_PERIOD,
1955
		  TU_TO_USEC(bs->bs_intval));
1956
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
1957
		  TU_TO_USEC(bs->bs_intval));
1958

S
Sujith 已提交
1959 1960
	REGWRITE_BUFFER_FLUSH(ah);

1961 1962 1963
	REG_RMW_FIELD(ah, AR_RSSI_THR,
		      AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);

1964
	beaconintval = bs->bs_intval;
1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977

	if (bs->bs_sleepduration > beaconintval)
		beaconintval = bs->bs_sleepduration;

	dtimperiod = bs->bs_dtimperiod;
	if (bs->bs_sleepduration > dtimperiod)
		dtimperiod = bs->bs_sleepduration;

	if (beaconintval == dtimperiod)
		nextTbtt = bs->bs_nextdtim;
	else
		nextTbtt = bs->bs_nexttbtt;

J
Joe Perches 已提交
1978 1979 1980 1981
	ath_dbg(common, ATH_DBG_BEACON, "next DTIM %d\n", bs->bs_nextdtim);
	ath_dbg(common, ATH_DBG_BEACON, "next beacon %d\n", nextTbtt);
	ath_dbg(common, ATH_DBG_BEACON, "beacon period %d\n", beaconintval);
	ath_dbg(common, ATH_DBG_BEACON, "DTIM period %d\n", dtimperiod);
1982

S
Sujith 已提交
1983 1984
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
1985 1986 1987
	REG_WRITE(ah, AR_NEXT_DTIM,
		  TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
	REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
1988

S
Sujith 已提交
1989 1990 1991
	REG_WRITE(ah, AR_SLEEP1,
		  SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
		  | AR_SLEEP1_ASSUME_DTIM);
1992

S
Sujith 已提交
1993 1994 1995 1996
	if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
		beacontimeout = (BEACON_TIMEOUT_VAL << 3);
	else
		beacontimeout = MIN_BEACON_TIMEOUT_VAL;
1997

S
Sujith 已提交
1998 1999
	REG_WRITE(ah, AR_SLEEP2,
		  SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
2000

S
Sujith 已提交
2001 2002
	REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
	REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
2003

S
Sujith 已提交
2004 2005
	REGWRITE_BUFFER_FLUSH(ah);

S
Sujith 已提交
2006 2007 2008
	REG_SET_BIT(ah, AR_TIMER_MODE,
		    AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
		    AR_DTIM_TIMER_EN);
2009

2010 2011
	/* TSF Out of Range Threshold */
	REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
2012
}
2013
EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
2014

S
Sujith 已提交
2015 2016 2017 2018
/*******************/
/* HW Capabilities */
/*******************/

2019 2020 2021 2022 2023 2024 2025 2026 2027
static u8 fixup_chainmask(u8 chip_chainmask, u8 eeprom_chainmask)
{
	eeprom_chainmask &= chip_chainmask;
	if (eeprom_chainmask)
		return eeprom_chainmask;
	else
		return chip_chainmask;
}

2028
int ath9k_hw_fill_cap_info(struct ath_hw *ah)
2029
{
2030
	struct ath9k_hw_capabilities *pCap = &ah->caps;
2031
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
2032
	struct ath_common *common = ath9k_hw_common(ah);
2033
	struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
2034
	unsigned int chip_chainmask;
2035

2036
	u16 eeval;
2037
	u8 ant_div_ctl1, tx_chainmask, rx_chainmask;
2038

S
Sujith 已提交
2039
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
2040
	regulatory->current_rd = eeval;
2041

S
Sujith 已提交
2042
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_1);
2043
	if (AR_SREV_9285_12_OR_LATER(ah))
2044
		eeval |= AR9285_RDEXT_DEFAULT;
2045
	regulatory->current_rd_ext = eeval;
2046

2047
	if (ah->opmode != NL80211_IFTYPE_AP &&
2048
	    ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
2049 2050 2051 2052 2053
		if (regulatory->current_rd == 0x64 ||
		    regulatory->current_rd == 0x65)
			regulatory->current_rd += 5;
		else if (regulatory->current_rd == 0x41)
			regulatory->current_rd = 0x43;
J
Joe Perches 已提交
2054 2055
		ath_dbg(common, ATH_DBG_REGULATORY,
			"regdomain mapped to 0x%x\n", regulatory->current_rd);
S
Sujith 已提交
2056
	}
2057

S
Sujith 已提交
2058
	eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
2059
	if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
2060 2061
		ath_err(common,
			"no band has been marked as supported in EEPROM\n");
2062 2063 2064
		return -EINVAL;
	}

2065 2066
	if (eeval & AR5416_OPFLAGS_11A)
		pCap->hw_caps |= ATH9K_HW_CAP_5GHZ;
2067

2068 2069
	if (eeval & AR5416_OPFLAGS_11G)
		pCap->hw_caps |= ATH9K_HW_CAP_2GHZ;
S
Sujith 已提交
2070

2071 2072 2073 2074 2075 2076 2077 2078 2079
	if (AR_SREV_9485(ah) || AR_SREV_9285(ah) || AR_SREV_9330(ah))
		chip_chainmask = 1;
	else if (!AR_SREV_9280_20_OR_LATER(ah))
		chip_chainmask = 7;
	else if (!AR_SREV_9300_20_OR_LATER(ah) || AR_SREV_9340(ah))
		chip_chainmask = 3;
	else
		chip_chainmask = 7;

S
Sujith 已提交
2080
	pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
2081 2082 2083 2084
	/*
	 * For AR9271 we will temporarilly uses the rx chainmax as read from
	 * the EEPROM.
	 */
2085
	if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
2086 2087 2088
	    !(eeval & AR5416_OPFLAGS_11A) &&
	    !(AR_SREV_9271(ah)))
		/* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
2089
		pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
2090 2091
	else if (AR_SREV_9100(ah))
		pCap->rx_chainmask = 0x7;
2092
	else
2093
		/* Use rx_chainmask from EEPROM. */
2094
		pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
2095

2096 2097 2098
	pCap->tx_chainmask = fixup_chainmask(chip_chainmask, pCap->tx_chainmask);
	pCap->rx_chainmask = fixup_chainmask(chip_chainmask, pCap->rx_chainmask);

2099
	ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
2100

2101 2102 2103 2104
	/* enable key search for every frame in an aggregate */
	if (AR_SREV_9300_20_OR_LATER(ah))
		ah->misc_mode |= AR_PCU_ALWAYS_PERFORM_KEYSEARCH;

2105 2106
	common->crypt_caps |= ATH_CRYPT_CAP_CIPHER_AESCCM;

2107
	if (ah->hw_version.devid != AR2427_DEVID_PCIE)
S
Sujith 已提交
2108 2109 2110
		pCap->hw_caps |= ATH9K_HW_CAP_HT;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
2111

2112 2113
	if (AR_SREV_9271(ah))
		pCap->num_gpio_pins = AR9271_NUM_GPIO;
S
Sujith 已提交
2114 2115
	else if (AR_DEVID_7010(ah))
		pCap->num_gpio_pins = AR7010_NUM_GPIO;
2116
	else if (AR_SREV_9285_12_OR_LATER(ah))
2117
		pCap->num_gpio_pins = AR9285_NUM_GPIO;
2118
	else if (AR_SREV_9280_20_OR_LATER(ah))
S
Sujith 已提交
2119 2120 2121
		pCap->num_gpio_pins = AR928X_NUM_GPIO;
	else
		pCap->num_gpio_pins = AR_NUM_GPIO;
2122

S
Sujith 已提交
2123 2124 2125 2126 2127
	if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah)) {
		pCap->hw_caps |= ATH9K_HW_CAP_CST;
		pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
	} else {
		pCap->rts_aggr_limit = (8 * 1024);
2128 2129
	}

2130
#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
2131 2132 2133 2134 2135 2136
	ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
	if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
		ah->rfkill_gpio =
			MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
		ah->rfkill_polarity =
			MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
S
Sujith 已提交
2137 2138

		pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
2139
	}
S
Sujith 已提交
2140
#endif
2141
	if (AR_SREV_9271(ah) || AR_SREV_9300_20_OR_LATER(ah))
2142 2143 2144
		pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
2145

2146
	if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
S
Sujith 已提交
2147 2148 2149
		pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
	else
		pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
2150

2151 2152
	if (common->btcoex_enabled) {
		if (AR_SREV_9300_20_OR_LATER(ah)) {
2153
			btcoex_hw->scheme = ATH_BTCOEX_CFG_3WIRE;
2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167
			btcoex_hw->btactive_gpio = ATH_BTACTIVE_GPIO_9300;
			btcoex_hw->wlanactive_gpio = ATH_WLANACTIVE_GPIO_9300;
			btcoex_hw->btpriority_gpio = ATH_BTPRIORITY_GPIO_9300;
		} else if (AR_SREV_9280_20_OR_LATER(ah)) {
			btcoex_hw->btactive_gpio = ATH_BTACTIVE_GPIO_9280;
			btcoex_hw->wlanactive_gpio = ATH_WLANACTIVE_GPIO_9280;

			if (AR_SREV_9285(ah)) {
				btcoex_hw->scheme = ATH_BTCOEX_CFG_3WIRE;
				btcoex_hw->btpriority_gpio =
						ATH_BTPRIORITY_GPIO_9285;
			} else {
				btcoex_hw->scheme = ATH_BTCOEX_CFG_2WIRE;
			}
2168
		}
2169
	} else {
2170
		btcoex_hw->scheme = ATH_BTCOEX_CFG_NONE;
2171
	}
2172

2173
	if (AR_SREV_9300_20_OR_LATER(ah)) {
2174
		pCap->hw_caps |= ATH9K_HW_CAP_EDMA | ATH9K_HW_CAP_FASTCLOCK;
2175
		if (!AR_SREV_9330(ah) && !AR_SREV_9485(ah))
2176 2177
			pCap->hw_caps |= ATH9K_HW_CAP_LDPC;

2178 2179 2180
		pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
		pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
		pCap->rx_status_len = sizeof(struct ar9003_rxs);
2181
		pCap->tx_desc_len = sizeof(struct ar9003_txc);
2182
		pCap->txs_len = sizeof(struct ar9003_txs);
2183 2184
		if (!ah->config.paprd_disable &&
		    ah->eep_ops->get_eeprom(ah, EEP_PAPRD))
2185
			pCap->hw_caps |= ATH9K_HW_CAP_PAPRD;
2186 2187
	} else {
		pCap->tx_desc_len = sizeof(struct ath_desc);
2188
		if (AR_SREV_9280_20(ah))
2189
			pCap->hw_caps |= ATH9K_HW_CAP_FASTCLOCK;
2190
	}
2191

2192 2193 2194
	if (AR_SREV_9300_20_OR_LATER(ah))
		pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED;

2195 2196 2197
	if (AR_SREV_9300_20_OR_LATER(ah))
		ah->ent_mode = REG_READ(ah, AR_ENT_OTP);

2198
	if (AR_SREV_9287_11_OR_LATER(ah) || AR_SREV_9271(ah))
2199 2200
		pCap->hw_caps |= ATH9K_HW_CAP_SGI_20;

2201 2202 2203 2204 2205 2206 2207
	if (AR_SREV_9285(ah))
		if (ah->eep_ops->get_eeprom(ah, EEP_MODAL_VER) >= 3) {
			ant_div_ctl1 =
				ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
			if ((ant_div_ctl1 & 0x1) && ((ant_div_ctl1 >> 3) & 0x1))
				pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
		}
2208 2209 2210 2211 2212 2213
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		if (ah->eep_ops->get_eeprom(ah, EEP_CHAIN_MASK_REDUCE))
			pCap->hw_caps |= ATH9K_HW_CAP_APM;
	}


2214
	if (AR_SREV_9330(ah) || AR_SREV_9485(ah)) {
2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229
		ant_div_ctl1 = ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
		/*
		 * enable the diversity-combining algorithm only when
		 * both enable_lna_div and enable_fast_div are set
		 *		Table for Diversity
		 * ant_div_alt_lnaconf		bit 0-1
		 * ant_div_main_lnaconf		bit 2-3
		 * ant_div_alt_gaintb		bit 4
		 * ant_div_main_gaintb		bit 5
		 * enable_ant_div_lnadiv	bit 6
		 * enable_ant_fast_div		bit 7
		 */
		if ((ant_div_ctl1 >> 0x6) == 0x3)
			pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
	}
2230

2231 2232 2233 2234 2235
	if (AR_SREV_9485_10(ah)) {
		pCap->pcie_lcr_extsync_en = true;
		pCap->pcie_lcr_offset = 0x80;
	}

2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247
	tx_chainmask = pCap->tx_chainmask;
	rx_chainmask = pCap->rx_chainmask;
	while (tx_chainmask || rx_chainmask) {
		if (tx_chainmask & BIT(0))
			pCap->max_txchains++;
		if (rx_chainmask & BIT(0))
			pCap->max_rxchains++;

		tx_chainmask >>= 1;
		rx_chainmask >>= 1;
	}

2248
	return 0;
2249 2250
}

S
Sujith 已提交
2251 2252 2253
/****************************/
/* GPIO / RFKILL / Antennae */
/****************************/
2254

2255
static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
S
Sujith 已提交
2256 2257 2258 2259
					 u32 gpio, u32 type)
{
	int addr;
	u32 gpio_shift, tmp;
2260

S
Sujith 已提交
2261 2262 2263 2264 2265 2266
	if (gpio > 11)
		addr = AR_GPIO_OUTPUT_MUX3;
	else if (gpio > 5)
		addr = AR_GPIO_OUTPUT_MUX2;
	else
		addr = AR_GPIO_OUTPUT_MUX1;
2267

S
Sujith 已提交
2268
	gpio_shift = (gpio % 6) * 5;
2269

S
Sujith 已提交
2270 2271 2272 2273
	if (AR_SREV_9280_20_OR_LATER(ah)
	    || (addr != AR_GPIO_OUTPUT_MUX1)) {
		REG_RMW(ah, addr, (type << gpio_shift),
			(0x1f << gpio_shift));
2274
	} else {
S
Sujith 已提交
2275 2276 2277 2278 2279
		tmp = REG_READ(ah, addr);
		tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
		tmp &= ~(0x1f << gpio_shift);
		tmp |= (type << gpio_shift);
		REG_WRITE(ah, addr, tmp);
2280 2281 2282
	}
}

2283
void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
2284
{
S
Sujith 已提交
2285
	u32 gpio_shift;
2286

2287
	BUG_ON(gpio >= ah->caps.num_gpio_pins);
2288

S
Sujith 已提交
2289 2290 2291 2292 2293 2294 2295
	if (AR_DEVID_7010(ah)) {
		gpio_shift = gpio;
		REG_RMW(ah, AR7010_GPIO_OE,
			(AR7010_GPIO_OE_AS_INPUT << gpio_shift),
			(AR7010_GPIO_OE_MASK << gpio_shift));
		return;
	}
2296

S
Sujith 已提交
2297
	gpio_shift = gpio << 1;
S
Sujith 已提交
2298 2299 2300 2301
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
2302
}
2303
EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
2304

2305
u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
2306
{
2307 2308 2309
#define MS_REG_READ(x, y) \
	(MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))

2310
	if (gpio >= ah->caps.num_gpio_pins)
S
Sujith 已提交
2311
		return 0xffffffff;
2312

S
Sujith 已提交
2313 2314 2315 2316 2317
	if (AR_DEVID_7010(ah)) {
		u32 val;
		val = REG_READ(ah, AR7010_GPIO_IN);
		return (MS(val, AR7010_GPIO_IN_VAL) & AR_GPIO_BIT(gpio)) == 0;
	} else if (AR_SREV_9300_20_OR_LATER(ah))
2318 2319
		return (MS(REG_READ(ah, AR_GPIO_IN), AR9300_GPIO_IN_VAL) &
			AR_GPIO_BIT(gpio)) != 0;
2320
	else if (AR_SREV_9271(ah))
2321
		return MS_REG_READ(AR9271, gpio) != 0;
2322
	else if (AR_SREV_9287_11_OR_LATER(ah))
2323
		return MS_REG_READ(AR9287, gpio) != 0;
2324
	else if (AR_SREV_9285_12_OR_LATER(ah))
2325
		return MS_REG_READ(AR9285, gpio) != 0;
2326
	else if (AR_SREV_9280_20_OR_LATER(ah))
2327 2328 2329
		return MS_REG_READ(AR928X, gpio) != 0;
	else
		return MS_REG_READ(AR, gpio) != 0;
2330
}
2331
EXPORT_SYMBOL(ath9k_hw_gpio_get);
2332

2333
void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
S
Sujith 已提交
2334
			 u32 ah_signal_type)
2335
{
S
Sujith 已提交
2336
	u32 gpio_shift;
2337

S
Sujith 已提交
2338 2339 2340 2341 2342 2343 2344
	if (AR_DEVID_7010(ah)) {
		gpio_shift = gpio;
		REG_RMW(ah, AR7010_GPIO_OE,
			(AR7010_GPIO_OE_AS_OUTPUT << gpio_shift),
			(AR7010_GPIO_OE_MASK << gpio_shift));
		return;
	}
2345

S
Sujith 已提交
2346
	ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
S
Sujith 已提交
2347 2348 2349 2350 2351
	gpio_shift = 2 * gpio;
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
2352
}
2353
EXPORT_SYMBOL(ath9k_hw_cfg_output);
2354

2355
void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
2356
{
S
Sujith 已提交
2357 2358 2359 2360 2361 2362 2363
	if (AR_DEVID_7010(ah)) {
		val = val ? 0 : 1;
		REG_RMW(ah, AR7010_GPIO_OUT, ((val&1) << gpio),
			AR_GPIO_BIT(gpio));
		return;
	}

2364 2365 2366
	if (AR_SREV_9271(ah))
		val = ~val;

S
Sujith 已提交
2367 2368
	REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
		AR_GPIO_BIT(gpio));
2369
}
2370
EXPORT_SYMBOL(ath9k_hw_set_gpio);
2371

2372
u32 ath9k_hw_getdefantenna(struct ath_hw *ah)
2373
{
S
Sujith 已提交
2374
	return REG_READ(ah, AR_DEF_ANTENNA) & 0x7;
2375
}
2376
EXPORT_SYMBOL(ath9k_hw_getdefantenna);
2377

2378
void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
2379
{
S
Sujith 已提交
2380
	REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
2381
}
2382
EXPORT_SYMBOL(ath9k_hw_setantenna);
2383

S
Sujith 已提交
2384 2385 2386 2387
/*********************/
/* General Operation */
/*********************/

2388
u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
2389
{
S
Sujith 已提交
2390 2391
	u32 bits = REG_READ(ah, AR_RX_FILTER);
	u32 phybits = REG_READ(ah, AR_PHY_ERR);
2392

S
Sujith 已提交
2393 2394 2395 2396
	if (phybits & AR_PHY_ERR_RADAR)
		bits |= ATH9K_RX_FILTER_PHYRADAR;
	if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
		bits |= ATH9K_RX_FILTER_PHYERR;
S
Sujith 已提交
2397

S
Sujith 已提交
2398
	return bits;
2399
}
2400
EXPORT_SYMBOL(ath9k_hw_getrxfilter);
2401

2402
void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
2403
{
S
Sujith 已提交
2404
	u32 phybits;
2405

S
Sujith 已提交
2406 2407
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
2408 2409
	REG_WRITE(ah, AR_RX_FILTER, bits);

S
Sujith 已提交
2410 2411 2412 2413 2414 2415
	phybits = 0;
	if (bits & ATH9K_RX_FILTER_PHYRADAR)
		phybits |= AR_PHY_ERR_RADAR;
	if (bits & ATH9K_RX_FILTER_PHYERR)
		phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
	REG_WRITE(ah, AR_PHY_ERR, phybits);
2416

S
Sujith 已提交
2417
	if (phybits)
2418
		REG_SET_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
S
Sujith 已提交
2419
	else
2420
		REG_CLR_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
S
Sujith 已提交
2421 2422

	REGWRITE_BUFFER_FLUSH(ah);
S
Sujith 已提交
2423
}
2424
EXPORT_SYMBOL(ath9k_hw_setrxfilter);
2425

2426
bool ath9k_hw_phy_disable(struct ath_hw *ah)
S
Sujith 已提交
2427
{
2428 2429 2430 2431 2432
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
		return false;

	ath9k_hw_init_pll(ah, NULL);
	return true;
S
Sujith 已提交
2433
}
2434
EXPORT_SYMBOL(ath9k_hw_phy_disable);
2435

2436
bool ath9k_hw_disable(struct ath_hw *ah)
S
Sujith 已提交
2437
{
2438
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
2439
		return false;
2440

2441 2442 2443 2444 2445
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
		return false;

	ath9k_hw_init_pll(ah, NULL);
	return true;
2446
}
2447
EXPORT_SYMBOL(ath9k_hw_disable);
2448

2449
void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test)
2450
{
2451
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
2452
	struct ath9k_channel *chan = ah->curchan;
2453
	struct ieee80211_channel *channel = chan->chan;
2454
	int reg_pwr = min_t(int, MAX_RATE_POWER, limit);
2455 2456 2457 2458
	int chan_pwr = channel->max_power * 2;

	if (test)
		reg_pwr = chan_pwr = MAX_RATE_POWER;
2459

2460
	regulatory->power_limit = reg_pwr;
2461

2462
	ah->eep_ops->set_txpower(ah, chan,
2463
				 ath9k_regd_get_ctl(regulatory, chan),
2464
				 channel->max_antenna_gain * 2,
2465
				 chan_pwr, reg_pwr, test);
2466
}
2467
EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
2468

2469
void ath9k_hw_setopmode(struct ath_hw *ah)
2470
{
2471
	ath9k_hw_set_operating_mode(ah, ah->opmode);
2472
}
2473
EXPORT_SYMBOL(ath9k_hw_setopmode);
2474

2475
void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
2476
{
S
Sujith 已提交
2477 2478
	REG_WRITE(ah, AR_MCAST_FIL0, filter0);
	REG_WRITE(ah, AR_MCAST_FIL1, filter1);
2479
}
2480
EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
2481

2482
void ath9k_hw_write_associd(struct ath_hw *ah)
2483
{
2484 2485 2486 2487 2488
	struct ath_common *common = ath9k_hw_common(ah);

	REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
	REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
		  ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
2489
}
2490
EXPORT_SYMBOL(ath9k_hw_write_associd);
2491

2492 2493
#define ATH9K_MAX_TSF_READ 10

2494
u64 ath9k_hw_gettsf64(struct ath_hw *ah)
2495
{
2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506
	u32 tsf_lower, tsf_upper1, tsf_upper2;
	int i;

	tsf_upper1 = REG_READ(ah, AR_TSF_U32);
	for (i = 0; i < ATH9K_MAX_TSF_READ; i++) {
		tsf_lower = REG_READ(ah, AR_TSF_L32);
		tsf_upper2 = REG_READ(ah, AR_TSF_U32);
		if (tsf_upper2 == tsf_upper1)
			break;
		tsf_upper1 = tsf_upper2;
	}
2507

2508
	WARN_ON( i == ATH9K_MAX_TSF_READ );
2509

2510
	return (((u64)tsf_upper1 << 32) | tsf_lower);
S
Sujith 已提交
2511
}
2512
EXPORT_SYMBOL(ath9k_hw_gettsf64);
2513

2514
void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
2515 2516
{
	REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
A
Alina Friedrichsen 已提交
2517
	REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
2518
}
2519
EXPORT_SYMBOL(ath9k_hw_settsf64);
2520

2521
void ath9k_hw_reset_tsf(struct ath_hw *ah)
S
Sujith 已提交
2522
{
2523 2524
	if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
			   AH_TSF_WRITE_TIMEOUT))
J
Joe Perches 已提交
2525 2526
		ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
			"AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
2527

S
Sujith 已提交
2528 2529
	REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
}
2530
EXPORT_SYMBOL(ath9k_hw_reset_tsf);
2531

S
Sujith 已提交
2532
void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting)
S
Sujith 已提交
2533 2534
{
	if (setting)
2535
		ah->misc_mode |= AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
2536
	else
2537
		ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
2538
}
2539
EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
2540

L
Luis R. Rodriguez 已提交
2541
void ath9k_hw_set11nmac2040(struct ath_hw *ah)
S
Sujith 已提交
2542
{
L
Luis R. Rodriguez 已提交
2543
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
S
Sujith 已提交
2544 2545
	u32 macmode;

L
Luis R. Rodriguez 已提交
2546
	if (conf_is_ht40(conf) && !ah->config.cwm_ignore_extcca)
S
Sujith 已提交
2547 2548 2549
		macmode = AR_2040_JOINED_RX_CLEAR;
	else
		macmode = 0;
2550

S
Sujith 已提交
2551
	REG_WRITE(ah, AR_2040_MODE, macmode);
2552
}
2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598

/* HW Generic timers configuration */

static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
{
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
	{AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
				AR_NDP2_TIMER_MODE, 0x0002},
	{AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
				AR_NDP2_TIMER_MODE, 0x0004},
	{AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
				AR_NDP2_TIMER_MODE, 0x0008},
	{AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
				AR_NDP2_TIMER_MODE, 0x0010},
	{AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
				AR_NDP2_TIMER_MODE, 0x0020},
	{AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
				AR_NDP2_TIMER_MODE, 0x0040},
	{AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
				AR_NDP2_TIMER_MODE, 0x0080}
};

/* HW generic timer primitives */

/* compute and clear index of rightmost 1 */
static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask)
{
	u32 b;

	b = *mask;
	b &= (0-b);
	*mask &= ~b;
	b *= debruijn32;
	b >>= 27;

	return timer_table->gen_timer_index[b];
}

2599
u32 ath9k_hw_gettsf32(struct ath_hw *ah)
2600 2601 2602
{
	return REG_READ(ah, AR_TSF_L32);
}
2603
EXPORT_SYMBOL(ath9k_hw_gettsf32);
2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616

struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
					  void (*trigger)(void *),
					  void (*overflow)(void *),
					  void *arg,
					  u8 timer_index)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;

	timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);

	if (timer == NULL) {
2617 2618 2619
		ath_err(ath9k_hw_common(ah),
			"Failed to allocate memory for hw timer[%d]\n",
			timer_index);
2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631
		return NULL;
	}

	/* allocate a hardware generic timer slot */
	timer_table->timers[timer_index] = timer;
	timer->index = timer_index;
	timer->trigger = trigger;
	timer->overflow = overflow;
	timer->arg = arg;

	return timer;
}
2632
EXPORT_SYMBOL(ath_gen_timer_alloc);
2633

2634 2635
void ath9k_hw_gen_timer_start(struct ath_hw *ah,
			      struct ath_gen_timer *timer,
2636
			      u32 trig_timeout,
2637
			      u32 timer_period)
2638 2639
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2640
	u32 tsf, timer_next;
2641 2642 2643 2644 2645 2646 2647

	BUG_ON(!timer_period);

	set_bit(timer->index, &timer_table->timer_mask.timer_bits);

	tsf = ath9k_hw_gettsf32(ah);

2648 2649
	timer_next = tsf + trig_timeout;

J
Joe Perches 已提交
2650 2651 2652
	ath_dbg(ath9k_hw_common(ah), ATH_DBG_HWTIMER,
		"current tsf %x period %x timer_next %x\n",
		tsf, timer_period, timer_next);
2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668

	/*
	 * Program generic timer registers
	 */
	REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
		 timer_next);
	REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
		  timer_period);
	REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
		    gen_tmr_configuration[timer->index].mode_mask);

	/* Enable both trigger and thresh interrupt masks */
	REG_SET_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
}
2669
EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
2670

2671
void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	if ((timer->index < AR_FIRST_NDP_TIMER) ||
		(timer->index >= ATH_MAX_GEN_TIMER)) {
		return;
	}

	/* Clear generic timer enable bits. */
	REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
			gen_tmr_configuration[timer->index].mode_mask);

	/* Disable both trigger and thresh interrupt masks */
	REG_CLR_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));

	clear_bit(timer->index, &timer_table->timer_mask.timer_bits);
}
2691
EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
2692 2693 2694 2695 2696 2697 2698 2699 2700

void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	/* free the hardware generic timer slot */
	timer_table->timers[timer->index] = NULL;
	kfree(timer);
}
2701
EXPORT_SYMBOL(ath_gen_timer_free);
2702 2703 2704 2705 2706 2707 2708 2709

/*
 * Generic Timer Interrupts handling
 */
void ath_gen_timer_isr(struct ath_hw *ah)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;
2710
	struct ath_common *common = ath9k_hw_common(ah);
2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724
	u32 trigger_mask, thresh_mask, index;

	/* get hardware generic timer interrupt status */
	trigger_mask = ah->intr_gen_timer_trigger;
	thresh_mask = ah->intr_gen_timer_thresh;
	trigger_mask &= timer_table->timer_mask.val;
	thresh_mask &= timer_table->timer_mask.val;

	trigger_mask &= ~thresh_mask;

	while (thresh_mask) {
		index = rightmost_index(timer_table, &thresh_mask);
		timer = timer_table->timers[index];
		BUG_ON(!timer);
J
Joe Perches 已提交
2725 2726
		ath_dbg(common, ATH_DBG_HWTIMER,
			"TSF overflow for Gen timer %d\n", index);
2727 2728 2729 2730 2731 2732 2733
		timer->overflow(timer->arg);
	}

	while (trigger_mask) {
		index = rightmost_index(timer_table, &trigger_mask);
		timer = timer_table->timers[index];
		BUG_ON(!timer);
J
Joe Perches 已提交
2734 2735
		ath_dbg(common, ATH_DBG_HWTIMER,
			"Gen timer[%d] trigger\n", index);
2736 2737 2738
		timer->trigger(timer->arg);
	}
}
2739
EXPORT_SYMBOL(ath_gen_timer_isr);
2740

2741 2742 2743 2744 2745 2746 2747 2748 2749 2750
/********/
/* HTC  */
/********/

void ath9k_hw_htc_resetinit(struct ath_hw *ah)
{
	ah->htc_reset_init = true;
}
EXPORT_SYMBOL(ath9k_hw_htc_resetinit);

2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762
static struct {
	u32 version;
	const char * name;
} ath_mac_bb_names[] = {
	/* Devices with external radios */
	{ AR_SREV_VERSION_5416_PCI,	"5416" },
	{ AR_SREV_VERSION_5416_PCIE,	"5418" },
	{ AR_SREV_VERSION_9100,		"9100" },
	{ AR_SREV_VERSION_9160,		"9160" },
	/* Single-chip solutions */
	{ AR_SREV_VERSION_9280,		"9280" },
	{ AR_SREV_VERSION_9285,		"9285" },
2763 2764
	{ AR_SREV_VERSION_9287,         "9287" },
	{ AR_SREV_VERSION_9271,         "9271" },
2765
	{ AR_SREV_VERSION_9300,         "9300" },
2766
	{ AR_SREV_VERSION_9330,         "9330" },
2767
	{ AR_SREV_VERSION_9340,		"9340" },
2768
	{ AR_SREV_VERSION_9485,         "9485" },
2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785
};

/* For devices with external radios */
static struct {
	u16 version;
	const char * name;
} ath_rf_names[] = {
	{ 0,				"5133" },
	{ AR_RAD5133_SREV_MAJOR,	"5133" },
	{ AR_RAD5122_SREV_MAJOR,	"5122" },
	{ AR_RAD2133_SREV_MAJOR,	"2133" },
	{ AR_RAD2122_SREV_MAJOR,	"2122" }
};

/*
 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
 */
2786
static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
		if (ath_mac_bb_names[i].version == mac_bb_version) {
			return ath_mac_bb_names[i].name;
		}
	}

	return "????";
}

/*
 * Return the RF name. "????" is returned if the RF is unknown.
 * Used for devices with external radios.
 */
2803
static const char *ath9k_hw_rf_name(u16 rf_version)
2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
		if (ath_rf_names[i].version == rf_version) {
			return ath_rf_names[i].name;
		}
	}

	return "????";
}
2815 2816 2817 2818 2819 2820

void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
{
	int used;

	/* chipsets >= AR9280 are single-chip */
2821
	if (AR_SREV_9280_20_OR_LATER(ah)) {
2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839
		used = snprintf(hw_name, len,
			       "Atheros AR%s Rev:%x",
			       ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
			       ah->hw_version.macRev);
	}
	else {
		used = snprintf(hw_name, len,
			       "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
			       ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
			       ah->hw_version.macRev,
			       ath9k_hw_rf_name((ah->hw_version.analog5GhzRev &
						AR_RADIO_SREV_MAJOR)),
			       ah->hw_version.phyRev);
	}

	hw_name[used] = '\0';
}
EXPORT_SYMBOL(ath9k_hw_name);