hw.c 114.3 KB
Newer Older
1
/*
2
 * Copyright (c) 2008-2009 Atheros Communications Inc.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19
 *
 * Permission to use, copy, modify, and/or distribute this software for any
 * purpose with or without fee is hereby granted, provided that the above
 * copyright notice and this permission notice appear in all copies.
 *
 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 */

#include <linux/io.h>
#include <asm/unaligned.h>

S
Sujith 已提交
20
#include "ath9k.h"
21 22
#include "initvals.h"

23 24 25 26
static int btcoex_enable;
module_param(btcoex_enable, bool, 0);
MODULE_PARM_DESC(btcoex_enable, "Enable Bluetooth coexistence support");

27 28 29
#define ATH9K_CLOCK_RATE_CCK		22
#define ATH9K_CLOCK_RATE_5GHZ_OFDM	40
#define ATH9K_CLOCK_RATE_2GHZ_OFDM	44
30

31 32
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
static void ath9k_hw_set_regs(struct ath_hw *ah, struct ath9k_channel *chan,
S
Sujith 已提交
33
			      enum ath9k_ht_macmode macmode);
34
static u32 ath9k_hw_ini_fixup(struct ath_hw *ah,
35
			      struct ar5416_eeprom_def *pEepData,
S
Sujith 已提交
36
			      u32 reg, u32 value);
37 38
static void ath9k_hw_9280_spur_mitigate(struct ath_hw *ah, struct ath9k_channel *chan);
static void ath9k_hw_spur_mitigate(struct ath_hw *ah, struct ath9k_channel *chan);
39

S
Sujith 已提交
40 41 42
/********************/
/* Helper Functions */
/********************/
43

44
static u32 ath9k_hw_mac_usec(struct ath_hw *ah, u32 clks)
S
Sujith 已提交
45
{
46
	struct ieee80211_conf *conf = &ah->ah_sc->hw->conf;
47

48
	if (!ah->curchan) /* should really check for CCK instead */
49 50 51
		return clks / ATH9K_CLOCK_RATE_CCK;
	if (conf->channel->band == IEEE80211_BAND_2GHZ)
		return clks / ATH9K_CLOCK_RATE_2GHZ_OFDM;
52

53
	return clks / ATH9K_CLOCK_RATE_5GHZ_OFDM;
S
Sujith 已提交
54
}
55

56
static u32 ath9k_hw_mac_to_usec(struct ath_hw *ah, u32 clks)
S
Sujith 已提交
57
{
58
	struct ieee80211_conf *conf = &ah->ah_sc->hw->conf;
59

60
	if (conf_is_ht40(conf))
S
Sujith 已提交
61 62 63 64
		return ath9k_hw_mac_usec(ah, clks) / 2;
	else
		return ath9k_hw_mac_usec(ah, clks);
}
65

66
static u32 ath9k_hw_mac_clks(struct ath_hw *ah, u32 usecs)
S
Sujith 已提交
67
{
68
	struct ieee80211_conf *conf = &ah->ah_sc->hw->conf;
69

70
	if (!ah->curchan) /* should really check for CCK instead */
71 72 73 74
		return usecs *ATH9K_CLOCK_RATE_CCK;
	if (conf->channel->band == IEEE80211_BAND_2GHZ)
		return usecs *ATH9K_CLOCK_RATE_2GHZ_OFDM;
	return usecs *ATH9K_CLOCK_RATE_5GHZ_OFDM;
S
Sujith 已提交
75 76
}

77
static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
S
Sujith 已提交
78
{
79
	struct ieee80211_conf *conf = &ah->ah_sc->hw->conf;
80

81
	if (conf_is_ht40(conf))
S
Sujith 已提交
82 83 84 85
		return ath9k_hw_mac_clks(ah, usecs) * 2;
	else
		return ath9k_hw_mac_clks(ah, usecs);
}
86

87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118
/*
 * Read and write, they both share the same lock. We do this to serialize
 * reads and writes on Atheros 802.11n PCI devices only. This is required
 * as the FIFO on these devices can only accept sanely 2 requests. After
 * that the device goes bananas. Serializing the reads/writes prevents this
 * from happening.
 */

void ath9k_iowrite32(struct ath_hw *ah, u32 reg_offset, u32 val)
{
	if (ah->config.serialize_regmode == SER_REG_MODE_ON) {
		unsigned long flags;
		spin_lock_irqsave(&ah->ah_sc->sc_serial_rw, flags);
		iowrite32(val, ah->ah_sc->mem + reg_offset);
		spin_unlock_irqrestore(&ah->ah_sc->sc_serial_rw, flags);
	} else
		iowrite32(val, ah->ah_sc->mem + reg_offset);
}

unsigned int ath9k_ioread32(struct ath_hw *ah, u32 reg_offset)
{
	u32 val;
	if (ah->config.serialize_regmode == SER_REG_MODE_ON) {
		unsigned long flags;
		spin_lock_irqsave(&ah->ah_sc->sc_serial_rw, flags);
		val = ioread32(ah->ah_sc->mem + reg_offset);
		spin_unlock_irqrestore(&ah->ah_sc->sc_serial_rw, flags);
	} else
		val = ioread32(ah->ah_sc->mem + reg_offset);
	return val;
}

S
Sujith 已提交
119
bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
120 121 122
{
	int i;

S
Sujith 已提交
123 124 125
	BUG_ON(timeout < AH_TIME_QUANTUM);

	for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
126 127 128 129 130
		if ((REG_READ(ah, reg) & mask) == val)
			return true;

		udelay(AH_TIME_QUANTUM);
	}
S
Sujith 已提交
131

S
Sujith 已提交
132
	DPRINTF(ah->ah_sc, ATH_DBG_ANY,
S
Sujith 已提交
133 134
		"timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
		timeout, reg, REG_READ(ah, reg), mask, val);
135

S
Sujith 已提交
136
	return false;
137 138 139 140 141 142 143 144 145 146 147 148 149 150
}

u32 ath9k_hw_reverse_bits(u32 val, u32 n)
{
	u32 retval;
	int i;

	for (i = 0, retval = 0; i < n; i++) {
		retval = (retval << 1) | (val & 1);
		val >>= 1;
	}
	return retval;
}

151
bool ath9k_get_channel_edges(struct ath_hw *ah,
S
Sujith 已提交
152 153
			     u16 flags, u16 *low,
			     u16 *high)
154
{
155
	struct ath9k_hw_capabilities *pCap = &ah->caps;
156

S
Sujith 已提交
157 158 159 160
	if (flags & CHANNEL_5GHZ) {
		*low = pCap->low_5ghz_chan;
		*high = pCap->high_5ghz_chan;
		return true;
161
	}
S
Sujith 已提交
162 163 164 165 166 167
	if ((flags & CHANNEL_2GHZ)) {
		*low = pCap->low_2ghz_chan;
		*high = pCap->high_2ghz_chan;
		return true;
	}
	return false;
168 169
}

170
u16 ath9k_hw_computetxtime(struct ath_hw *ah,
171
			   const struct ath_rate_table *rates,
S
Sujith 已提交
172 173
			   u32 frameLen, u16 rateix,
			   bool shortPreamble)
174
{
S
Sujith 已提交
175 176
	u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
	u32 kbps;
177

S
Sujith 已提交
178
	kbps = rates->info[rateix].ratekbps;
179

S
Sujith 已提交
180 181
	if (kbps == 0)
		return 0;
182

S
Sujith 已提交
183
	switch (rates->info[rateix].phy) {
S
Sujith 已提交
184
	case WLAN_RC_PHY_CCK:
S
Sujith 已提交
185
		phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
S
Sujith 已提交
186
		if (shortPreamble && rates->info[rateix].short_preamble)
S
Sujith 已提交
187 188 189 190
			phyTime >>= 1;
		numBits = frameLen << 3;
		txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
		break;
S
Sujith 已提交
191
	case WLAN_RC_PHY_OFDM:
192
		if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
S
Sujith 已提交
193 194 195 196 197 198
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_QUARTER
				+ OFDM_PREAMBLE_TIME_QUARTER
				+ (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
199 200
		} else if (ah->curchan &&
			   IS_CHAN_HALF_RATE(ah->curchan)) {
S
Sujith 已提交
201 202 203 204 205 206 207 208 209 210 211 212 213 214 215
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_HALF +
				OFDM_PREAMBLE_TIME_HALF
				+ (numSymbols * OFDM_SYMBOL_TIME_HALF);
		} else {
			bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
				+ (numSymbols * OFDM_SYMBOL_TIME);
		}
		break;
	default:
S
Sujith 已提交
216
		DPRINTF(ah->ah_sc, ATH_DBG_FATAL,
S
Sujith 已提交
217
			"Unknown phy %u (rate ix %u)\n",
S
Sujith 已提交
218 219 220 221
			rates->info[rateix].phy, rateix);
		txTime = 0;
		break;
	}
222

S
Sujith 已提交
223 224
	return txTime;
}
225

226
void ath9k_hw_get_channel_centers(struct ath_hw *ah,
S
Sujith 已提交
227 228
				  struct ath9k_channel *chan,
				  struct chan_centers *centers)
229
{
S
Sujith 已提交
230
	int8_t extoff;
231

S
Sujith 已提交
232 233 234 235
	if (!IS_CHAN_HT40(chan)) {
		centers->ctl_center = centers->ext_center =
			centers->synth_center = chan->channel;
		return;
236 237
	}

S
Sujith 已提交
238 239 240 241 242 243 244 245 246 247
	if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
	    (chan->chanmode == CHANNEL_G_HT40PLUS)) {
		centers->synth_center =
			chan->channel + HT40_CHANNEL_CENTER_SHIFT;
		extoff = 1;
	} else {
		centers->synth_center =
			chan->channel - HT40_CHANNEL_CENTER_SHIFT;
		extoff = -1;
	}
248

S
Sujith 已提交
249 250 251 252
	centers->ctl_center =
		centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
	centers->ext_center =
		centers->synth_center + (extoff *
253
			 ((ah->extprotspacing == ATH9K_HT_EXTPROTSPACING_20) ?
S
Sujith 已提交
254
			  HT40_CHANNEL_CENTER_SHIFT : 15));
255 256
}

S
Sujith 已提交
257 258 259 260
/******************/
/* Chip Revisions */
/******************/

261
static void ath9k_hw_read_revisions(struct ath_hw *ah)
262
{
S
Sujith 已提交
263
	u32 val;
264

S
Sujith 已提交
265
	val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
266

S
Sujith 已提交
267 268
	if (val == 0xFF) {
		val = REG_READ(ah, AR_SREV);
269 270 271
		ah->hw_version.macVersion =
			(val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
		ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
272
		ah->is_pciexpress = (val & AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
S
Sujith 已提交
273 274
	} else {
		if (!AR_SREV_9100(ah))
275
			ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
276

277
		ah->hw_version.macRev = val & AR_SREV_REVISION;
278

279
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
280
			ah->is_pciexpress = true;
S
Sujith 已提交
281
	}
282 283
}

284
static int ath9k_hw_get_radiorev(struct ath_hw *ah)
285
{
S
Sujith 已提交
286 287
	u32 val;
	int i;
288

S
Sujith 已提交
289
	REG_WRITE(ah, AR_PHY(0x36), 0x00007058);
290

S
Sujith 已提交
291 292 293 294
	for (i = 0; i < 8; i++)
		REG_WRITE(ah, AR_PHY(0x20), 0x00010000);
	val = (REG_READ(ah, AR_PHY(256)) >> 24) & 0xff;
	val = ((val & 0xf0) >> 4) | ((val & 0x0f) << 4);
295

S
Sujith 已提交
296
	return ath9k_hw_reverse_bits(val, 8);
297 298
}

S
Sujith 已提交
299 300 301 302
/************************************/
/* HW Attach, Detach, Init Routines */
/************************************/

303
static void ath9k_hw_disablepcie(struct ath_hw *ah)
304
{
305
	if (AR_SREV_9100(ah))
S
Sujith 已提交
306
		return;
307

S
Sujith 已提交
308 309 310 311 312 313 314 315 316
	REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
	REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
317

S
Sujith 已提交
318
	REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
319 320
}

321
static bool ath9k_hw_chip_test(struct ath_hw *ah)
322
{
S
Sujith 已提交
323 324 325 326 327 328 329
	u32 regAddr[2] = { AR_STA_ID0, AR_PHY_BASE + (8 << 2) };
	u32 regHold[2];
	u32 patternData[4] = { 0x55555555,
			       0xaaaaaaaa,
			       0x66666666,
			       0x99999999 };
	int i, j;
330

S
Sujith 已提交
331 332 333
	for (i = 0; i < 2; i++) {
		u32 addr = regAddr[i];
		u32 wrData, rdData;
334

S
Sujith 已提交
335 336 337 338 339 340
		regHold[i] = REG_READ(ah, addr);
		for (j = 0; j < 0x100; j++) {
			wrData = (j << 16) | j;
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (rdData != wrData) {
S
Sujith 已提交
341
				DPRINTF(ah->ah_sc, ATH_DBG_FATAL,
S
Sujith 已提交
342
					"address test failed "
S
Sujith 已提交
343
					"addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
S
Sujith 已提交
344
					addr, wrData, rdData);
S
Sujith 已提交
345 346 347 348 349 350 351 352
				return false;
			}
		}
		for (j = 0; j < 4; j++) {
			wrData = patternData[j];
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (wrData != rdData) {
S
Sujith 已提交
353
				DPRINTF(ah->ah_sc, ATH_DBG_FATAL,
S
Sujith 已提交
354
					"address test failed "
S
Sujith 已提交
355
					"addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
S
Sujith 已提交
356
					addr, wrData, rdData);
S
Sujith 已提交
357 358
				return false;
			}
359
		}
S
Sujith 已提交
360
		REG_WRITE(ah, regAddr[i], regHold[i]);
361
	}
S
Sujith 已提交
362
	udelay(100);
363

364 365 366
	return true;
}

S
Sujith 已提交
367
static const char *ath9k_hw_devname(u16 devid)
368
{
S
Sujith 已提交
369 370 371
	switch (devid) {
	case AR5416_DEVID_PCI:
		return "Atheros 5416";
372 373
	case AR5416_DEVID_PCIE:
		return "Atheros 5418";
S
Sujith 已提交
374 375
	case AR9160_DEVID_PCI:
		return "Atheros 9160";
G
Gabor Juhos 已提交
376 377
	case AR5416_AR9100_DEVID:
		return "Atheros 9100";
S
Sujith 已提交
378 379 380
	case AR9280_DEVID_PCI:
	case AR9280_DEVID_PCIE:
		return "Atheros 9280";
381 382
	case AR9285_DEVID_PCIE:
		return "Atheros 9285";
383 384 385
	case AR5416_DEVID_AR9287_PCI:
	case AR5416_DEVID_AR9287_PCIE:
		return "Atheros 9287";
386 387
	}

S
Sujith 已提交
388 389
	return NULL;
}
390

391
static void ath9k_hw_init_config(struct ath_hw *ah)
S
Sujith 已提交
392 393
{
	int i;
394

395 396 397 398 399 400 401 402 403 404 405 406 407 408 409
	ah->config.dma_beacon_response_time = 2;
	ah->config.sw_beacon_response_time = 10;
	ah->config.additional_swba_backoff = 0;
	ah->config.ack_6mb = 0x0;
	ah->config.cwm_ignore_extcca = 0;
	ah->config.pcie_powersave_enable = 0;
	ah->config.pcie_clock_req = 0;
	ah->config.pcie_waen = 0;
	ah->config.analog_shiftreg = 1;
	ah->config.ht_enable = 1;
	ah->config.ofdm_trig_low = 200;
	ah->config.ofdm_trig_high = 500;
	ah->config.cck_trig_high = 200;
	ah->config.cck_trig_low = 100;
	ah->config.enable_ani = 1;
S
Sujith 已提交
410
	ah->config.diversity_control = ATH9K_ANT_VARIABLE;
411
	ah->config.antenna_switch_swap = 0;
412

S
Sujith 已提交
413
	for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
414 415
		ah->config.spurchans[i][0] = AR_NO_SPUR;
		ah->config.spurchans[i][1] = AR_NO_SPUR;
416 417
	}

418
	ah->config.intr_mitigation = true;
419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436

	/*
	 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
	 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
	 * This means we use it for all AR5416 devices, and the few
	 * minor PCI AR9280 devices out there.
	 *
	 * Serialization is required because these devices do not handle
	 * well the case of two concurrent reads/writes due to the latency
	 * involved. During one read/write another read/write can be issued
	 * on another CPU while the previous read/write may still be working
	 * on our hardware, if we hit this case the hardware poops in a loop.
	 * We prevent this by serializing reads and writes.
	 *
	 * This issue is not present on PCI-Express devices or pre-AR5416
	 * devices (legacy, 802.11abg).
	 */
	if (num_possible_cpus() > 1)
437
		ah->config.serialize_regmode = SER_REG_MODE_AUTO;
438 439
}

440
static void ath9k_hw_init_defaults(struct ath_hw *ah)
441
{
442 443 444 445 446 447
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);

	regulatory->country_code = CTRY_DEFAULT;
	regulatory->power_limit = MAX_RATE_POWER;
	regulatory->tp_scale = ATH9K_TP_SCALE_MAX;

448 449
	ah->hw_version.magic = AR5416_MAGIC;
	ah->hw_version.subvendorid = 0;
450 451

	ah->ah_flags = 0;
452
	if (ah->hw_version.devid == AR5416_AR9100_DEVID)
453
		ah->hw_version.macVersion = AR_SREV_VERSION_9100;
454 455 456
	if (!AR_SREV_9100(ah))
		ah->ah_flags = AH_USE_EEPROM;

457 458 459 460 461 462 463 464 465 466
	ah->atim_window = 0;
	ah->sta_id1_defaults = AR_STA_ID1_CRPT_MIC_ENABLE;
	ah->beacon_interval = 100;
	ah->enable_32kHz_clock = DONT_USE_32KHZ;
	ah->slottime = (u32) -1;
	ah->acktimeout = (u32) -1;
	ah->ctstimeout = (u32) -1;
	ah->globaltxtimeout = (u32) -1;

	ah->gbeacon_rate = 0;
467

468
	ah->power_mode = ATH9K_PM_UNDEFINED;
469 470
}

471
static int ath9k_hw_rfattach(struct ath_hw *ah)
472
{
S
Sujith 已提交
473 474
	bool rfStatus = false;
	int ecode = 0;
475

S
Sujith 已提交
476 477
	rfStatus = ath9k_hw_init_rf(ah, &ecode);
	if (!rfStatus) {
S
Sujith 已提交
478 479
		DPRINTF(ah->ah_sc, ATH_DBG_FATAL,
			"RF setup failed, status: %u\n", ecode);
S
Sujith 已提交
480 481
		return ecode;
	}
482

S
Sujith 已提交
483
	return 0;
484 485
}

486
static int ath9k_hw_rf_claim(struct ath_hw *ah)
487
{
S
Sujith 已提交
488 489 490 491 492 493 494 495 496 497 498 499 500 501
	u32 val;

	REG_WRITE(ah, AR_PHY(0), 0x00000007);

	val = ath9k_hw_get_radiorev(ah);
	switch (val & AR_RADIO_SREV_MAJOR) {
	case 0:
		val = AR_RAD5133_SREV_MAJOR;
		break;
	case AR_RAD5133_SREV_MAJOR:
	case AR_RAD5122_SREV_MAJOR:
	case AR_RAD2133_SREV_MAJOR:
	case AR_RAD2122_SREV_MAJOR:
		break;
502
	default:
S
Sujith 已提交
503 504 505
		DPRINTF(ah->ah_sc, ATH_DBG_FATAL,
			"Radio Chip Rev 0x%02X not supported\n",
			val & AR_RADIO_SREV_MAJOR);
S
Sujith 已提交
506
		return -EOPNOTSUPP;
507 508
	}

509
	ah->hw_version.analog5GhzRev = val;
510

S
Sujith 已提交
511
	return 0;
512 513
}

514
static int ath9k_hw_init_macaddr(struct ath_hw *ah)
515 516 517 518 519 520 521
{
	u32 sum;
	int i;
	u16 eeval;

	sum = 0;
	for (i = 0; i < 3; i++) {
S
Sujith 已提交
522
		eeval = ah->eep_ops->get_eeprom(ah, AR_EEPROM_MAC(i));
523
		sum += eeval;
S
Sujith 已提交
524 525
		ah->macaddr[2 * i] = eeval >> 8;
		ah->macaddr[2 * i + 1] = eeval & 0xff;
526
	}
S
Sujith 已提交
527
	if (sum == 0 || sum == 0xffff * 3)
528 529 530 531 532
		return -EADDRNOTAVAIL;

	return 0;
}

533
static void ath9k_hw_init_rxgain_ini(struct ath_hw *ah)
534 535 536
{
	u32 rxgain_type;

S
Sujith 已提交
537 538
	if (ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) >= AR5416_EEP_MINOR_VER_17) {
		rxgain_type = ah->eep_ops->get_eeprom(ah, EEP_RXGAIN_TYPE);
539 540

		if (rxgain_type == AR5416_EEP_RXGAIN_13DB_BACKOFF)
541
			INIT_INI_ARRAY(&ah->iniModesRxGain,
542 543 544
			ar9280Modes_backoff_13db_rxgain_9280_2,
			ARRAY_SIZE(ar9280Modes_backoff_13db_rxgain_9280_2), 6);
		else if (rxgain_type == AR5416_EEP_RXGAIN_23DB_BACKOFF)
545
			INIT_INI_ARRAY(&ah->iniModesRxGain,
546 547 548
			ar9280Modes_backoff_23db_rxgain_9280_2,
			ARRAY_SIZE(ar9280Modes_backoff_23db_rxgain_9280_2), 6);
		else
549
			INIT_INI_ARRAY(&ah->iniModesRxGain,
550 551
			ar9280Modes_original_rxgain_9280_2,
			ARRAY_SIZE(ar9280Modes_original_rxgain_9280_2), 6);
552
	} else {
553
		INIT_INI_ARRAY(&ah->iniModesRxGain,
554 555
			ar9280Modes_original_rxgain_9280_2,
			ARRAY_SIZE(ar9280Modes_original_rxgain_9280_2), 6);
556
	}
557 558
}

559
static void ath9k_hw_init_txgain_ini(struct ath_hw *ah)
560 561 562
{
	u32 txgain_type;

S
Sujith 已提交
563 564
	if (ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) >= AR5416_EEP_MINOR_VER_19) {
		txgain_type = ah->eep_ops->get_eeprom(ah, EEP_TXGAIN_TYPE);
565 566

		if (txgain_type == AR5416_EEP_TXGAIN_HIGH_POWER)
567
			INIT_INI_ARRAY(&ah->iniModesTxGain,
568 569 570
			ar9280Modes_high_power_tx_gain_9280_2,
			ARRAY_SIZE(ar9280Modes_high_power_tx_gain_9280_2), 6);
		else
571
			INIT_INI_ARRAY(&ah->iniModesTxGain,
572 573
			ar9280Modes_original_tx_gain_9280_2,
			ARRAY_SIZE(ar9280Modes_original_tx_gain_9280_2), 6);
574
	} else {
575
		INIT_INI_ARRAY(&ah->iniModesTxGain,
576 577
		ar9280Modes_original_tx_gain_9280_2,
		ARRAY_SIZE(ar9280Modes_original_tx_gain_9280_2), 6);
578
	}
579 580
}

581
static int ath9k_hw_post_init(struct ath_hw *ah)
582
{
S
Sujith 已提交
583
	int ecode;
584

S
Sujith 已提交
585
	if (!ath9k_hw_chip_test(ah))
S
Sujith 已提交
586
		return -ENODEV;
587

S
Sujith 已提交
588 589
	ecode = ath9k_hw_rf_claim(ah);
	if (ecode != 0)
590 591
		return ecode;

592
	ecode = ath9k_hw_eeprom_init(ah);
S
Sujith 已提交
593 594
	if (ecode != 0)
		return ecode;
595 596 597 598

	DPRINTF(ah->ah_sc, ATH_DBG_CONFIG, "Eeprom VER: %d, REV: %d\n",
		ah->eep_ops->get_eeprom_ver(ah), ah->eep_ops->get_eeprom_rev(ah));

S
Sujith 已提交
599 600 601
	ecode = ath9k_hw_rfattach(ah);
	if (ecode != 0)
		return ecode;
602

S
Sujith 已提交
603 604
	if (!AR_SREV_9100(ah)) {
		ath9k_hw_ani_setup(ah);
605
		ath9k_hw_ani_init(ah);
606 607 608 609 610
	}

	return 0;
}

611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629
static bool ath9k_hw_devid_supported(u16 devid)
{
	switch (devid) {
	case AR5416_DEVID_PCI:
	case AR5416_DEVID_PCIE:
	case AR5416_AR9100_DEVID:
	case AR9160_DEVID_PCI:
	case AR9280_DEVID_PCI:
	case AR9280_DEVID_PCIE:
	case AR9285_DEVID_PCIE:
	case AR5416_DEVID_AR9287_PCI:
	case AR5416_DEVID_AR9287_PCIE:
		return true;
	default:
		break;
	}
	return false;
}

630 631 632 633 634 635 636 637 638 639 640
static bool ath9k_hw_macversion_supported(u32 macversion)
{
	switch (macversion) {
	case AR_SREV_VERSION_5416_PCI:
	case AR_SREV_VERSION_5416_PCIE:
	case AR_SREV_VERSION_9160:
	case AR_SREV_VERSION_9100:
	case AR_SREV_VERSION_9280:
	case AR_SREV_VERSION_9285:
	case AR_SREV_VERSION_9287:
		return true;
641 642
	/* Not yet */
	case AR_SREV_VERSION_9271:
643 644 645 646 647 648
	default:
		break;
	}
	return false;
}

649
static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
650
{
S
Sujith 已提交
651 652
	if (AR_SREV_9160_10_OR_LATER(ah)) {
		if (AR_SREV_9280_10_OR_LATER(ah)) {
653 654
			ah->iq_caldata.calData = &iq_cal_single_sample;
			ah->adcgain_caldata.calData =
S
Sujith 已提交
655
				&adc_gain_cal_single_sample;
656
			ah->adcdc_caldata.calData =
S
Sujith 已提交
657
				&adc_dc_cal_single_sample;
658
			ah->adcdc_calinitdata.calData =
S
Sujith 已提交
659 660
				&adc_init_dc_cal;
		} else {
661 662
			ah->iq_caldata.calData = &iq_cal_multi_sample;
			ah->adcgain_caldata.calData =
S
Sujith 已提交
663
				&adc_gain_cal_multi_sample;
664
			ah->adcdc_caldata.calData =
S
Sujith 已提交
665
				&adc_dc_cal_multi_sample;
666
			ah->adcdc_calinitdata.calData =
S
Sujith 已提交
667 668
				&adc_init_dc_cal;
		}
669
		ah->supp_cals = ADC_GAIN_CAL | ADC_DC_CAL | IQ_MISMATCH_CAL;
S
Sujith 已提交
670
	}
671
}
672

673 674
static void ath9k_hw_init_mode_regs(struct ath_hw *ah)
{
675 676 677 678 679 680 681 682
	if (AR_SREV_9271(ah)) {
		INIT_INI_ARRAY(&ah->iniModes, ar9271Modes_9271_1_0,
			       ARRAY_SIZE(ar9271Modes_9271_1_0), 6);
		INIT_INI_ARRAY(&ah->iniCommon, ar9271Common_9271_1_0,
			       ARRAY_SIZE(ar9271Common_9271_1_0), 2);
		return;
	}

683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712
	if (AR_SREV_9287_11_OR_LATER(ah)) {
		INIT_INI_ARRAY(&ah->iniModes, ar9287Modes_9287_1_1,
				ARRAY_SIZE(ar9287Modes_9287_1_1), 6);
		INIT_INI_ARRAY(&ah->iniCommon, ar9287Common_9287_1_1,
				ARRAY_SIZE(ar9287Common_9287_1_1), 2);
		if (ah->config.pcie_clock_req)
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
			ar9287PciePhy_clkreq_off_L1_9287_1_1,
			ARRAY_SIZE(ar9287PciePhy_clkreq_off_L1_9287_1_1), 2);
		else
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
			ar9287PciePhy_clkreq_always_on_L1_9287_1_1,
			ARRAY_SIZE(ar9287PciePhy_clkreq_always_on_L1_9287_1_1),
					2);
	} else if (AR_SREV_9287_10_OR_LATER(ah)) {
		INIT_INI_ARRAY(&ah->iniModes, ar9287Modes_9287_1_0,
				ARRAY_SIZE(ar9287Modes_9287_1_0), 6);
		INIT_INI_ARRAY(&ah->iniCommon, ar9287Common_9287_1_0,
				ARRAY_SIZE(ar9287Common_9287_1_0), 2);

		if (ah->config.pcie_clock_req)
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
			ar9287PciePhy_clkreq_off_L1_9287_1_0,
			ARRAY_SIZE(ar9287PciePhy_clkreq_off_L1_9287_1_0), 2);
		else
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
			ar9287PciePhy_clkreq_always_on_L1_9287_1_0,
			ARRAY_SIZE(ar9287PciePhy_clkreq_always_on_L1_9287_1_0),
				  2);
	} else if (AR_SREV_9285_12_OR_LATER(ah)) {
713

714

715
		INIT_INI_ARRAY(&ah->iniModes, ar9285Modes_9285_1_2,
716
			       ARRAY_SIZE(ar9285Modes_9285_1_2), 6);
717
		INIT_INI_ARRAY(&ah->iniCommon, ar9285Common_9285_1_2,
718 719
			       ARRAY_SIZE(ar9285Common_9285_1_2), 2);

720 721
		if (ah->config.pcie_clock_req) {
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
722 723 724
			ar9285PciePhy_clkreq_off_L1_9285_1_2,
			ARRAY_SIZE(ar9285PciePhy_clkreq_off_L1_9285_1_2), 2);
		} else {
725
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
726 727 728 729 730
			ar9285PciePhy_clkreq_always_on_L1_9285_1_2,
			ARRAY_SIZE(ar9285PciePhy_clkreq_always_on_L1_9285_1_2),
				  2);
		}
	} else if (AR_SREV_9285_10_OR_LATER(ah)) {
731
		INIT_INI_ARRAY(&ah->iniModes, ar9285Modes_9285,
732
			       ARRAY_SIZE(ar9285Modes_9285), 6);
733
		INIT_INI_ARRAY(&ah->iniCommon, ar9285Common_9285,
734 735
			       ARRAY_SIZE(ar9285Common_9285), 2);

736 737
		if (ah->config.pcie_clock_req) {
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
738 739 740
			ar9285PciePhy_clkreq_off_L1_9285,
			ARRAY_SIZE(ar9285PciePhy_clkreq_off_L1_9285), 2);
		} else {
741
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
742 743 744 745
			ar9285PciePhy_clkreq_always_on_L1_9285,
			ARRAY_SIZE(ar9285PciePhy_clkreq_always_on_L1_9285), 2);
		}
	} else if (AR_SREV_9280_20_OR_LATER(ah)) {
746
		INIT_INI_ARRAY(&ah->iniModes, ar9280Modes_9280_2,
S
Sujith 已提交
747
			       ARRAY_SIZE(ar9280Modes_9280_2), 6);
748
		INIT_INI_ARRAY(&ah->iniCommon, ar9280Common_9280_2,
S
Sujith 已提交
749
			       ARRAY_SIZE(ar9280Common_9280_2), 2);
750

751 752
		if (ah->config.pcie_clock_req) {
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
S
Sujith 已提交
753 754 755
			       ar9280PciePhy_clkreq_off_L1_9280,
			       ARRAY_SIZE(ar9280PciePhy_clkreq_off_L1_9280),2);
		} else {
756
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
S
Sujith 已提交
757 758 759
			       ar9280PciePhy_clkreq_always_on_L1_9280,
			       ARRAY_SIZE(ar9280PciePhy_clkreq_always_on_L1_9280), 2);
		}
760
		INIT_INI_ARRAY(&ah->iniModesAdditional,
S
Sujith 已提交
761 762 763
			       ar9280Modes_fast_clock_9280_2,
			       ARRAY_SIZE(ar9280Modes_fast_clock_9280_2), 3);
	} else if (AR_SREV_9280_10_OR_LATER(ah)) {
764
		INIT_INI_ARRAY(&ah->iniModes, ar9280Modes_9280,
S
Sujith 已提交
765
			       ARRAY_SIZE(ar9280Modes_9280), 6);
766
		INIT_INI_ARRAY(&ah->iniCommon, ar9280Common_9280,
S
Sujith 已提交
767 768
			       ARRAY_SIZE(ar9280Common_9280), 2);
	} else if (AR_SREV_9160_10_OR_LATER(ah)) {
769
		INIT_INI_ARRAY(&ah->iniModes, ar5416Modes_9160,
S
Sujith 已提交
770
			       ARRAY_SIZE(ar5416Modes_9160), 6);
771
		INIT_INI_ARRAY(&ah->iniCommon, ar5416Common_9160,
S
Sujith 已提交
772
			       ARRAY_SIZE(ar5416Common_9160), 2);
773
		INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0_9160,
S
Sujith 已提交
774
			       ARRAY_SIZE(ar5416Bank0_9160), 2);
775
		INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain_9160,
S
Sujith 已提交
776
			       ARRAY_SIZE(ar5416BB_RfGain_9160), 3);
777
		INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1_9160,
S
Sujith 已提交
778
			       ARRAY_SIZE(ar5416Bank1_9160), 2);
779
		INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2_9160,
S
Sujith 已提交
780
			       ARRAY_SIZE(ar5416Bank2_9160), 2);
781
		INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3_9160,
S
Sujith 已提交
782
			       ARRAY_SIZE(ar5416Bank3_9160), 3);
783
		INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6_9160,
S
Sujith 已提交
784
			       ARRAY_SIZE(ar5416Bank6_9160), 3);
785
		INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC_9160,
S
Sujith 已提交
786
			       ARRAY_SIZE(ar5416Bank6TPC_9160), 3);
787
		INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7_9160,
S
Sujith 已提交
788 789
			       ARRAY_SIZE(ar5416Bank7_9160), 2);
		if (AR_SREV_9160_11(ah)) {
790
			INIT_INI_ARRAY(&ah->iniAddac,
S
Sujith 已提交
791 792 793
				       ar5416Addac_91601_1,
				       ARRAY_SIZE(ar5416Addac_91601_1), 2);
		} else {
794
			INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac_9160,
S
Sujith 已提交
795 796 797
				       ARRAY_SIZE(ar5416Addac_9160), 2);
		}
	} else if (AR_SREV_9100_OR_LATER(ah)) {
798
		INIT_INI_ARRAY(&ah->iniModes, ar5416Modes_9100,
S
Sujith 已提交
799
			       ARRAY_SIZE(ar5416Modes_9100), 6);
800
		INIT_INI_ARRAY(&ah->iniCommon, ar5416Common_9100,
S
Sujith 已提交
801
			       ARRAY_SIZE(ar5416Common_9100), 2);
802
		INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0_9100,
S
Sujith 已提交
803
			       ARRAY_SIZE(ar5416Bank0_9100), 2);
804
		INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain_9100,
S
Sujith 已提交
805
			       ARRAY_SIZE(ar5416BB_RfGain_9100), 3);
806
		INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1_9100,
S
Sujith 已提交
807
			       ARRAY_SIZE(ar5416Bank1_9100), 2);
808
		INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2_9100,
S
Sujith 已提交
809
			       ARRAY_SIZE(ar5416Bank2_9100), 2);
810
		INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3_9100,
S
Sujith 已提交
811
			       ARRAY_SIZE(ar5416Bank3_9100), 3);
812
		INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6_9100,
S
Sujith 已提交
813
			       ARRAY_SIZE(ar5416Bank6_9100), 3);
814
		INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC_9100,
S
Sujith 已提交
815
			       ARRAY_SIZE(ar5416Bank6TPC_9100), 3);
816
		INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7_9100,
S
Sujith 已提交
817
			       ARRAY_SIZE(ar5416Bank7_9100), 2);
818
		INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac_9100,
S
Sujith 已提交
819 820
			       ARRAY_SIZE(ar5416Addac_9100), 2);
	} else {
821
		INIT_INI_ARRAY(&ah->iniModes, ar5416Modes,
S
Sujith 已提交
822
			       ARRAY_SIZE(ar5416Modes), 6);
823
		INIT_INI_ARRAY(&ah->iniCommon, ar5416Common,
S
Sujith 已提交
824
			       ARRAY_SIZE(ar5416Common), 2);
825
		INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0,
S
Sujith 已提交
826
			       ARRAY_SIZE(ar5416Bank0), 2);
827
		INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain,
S
Sujith 已提交
828
			       ARRAY_SIZE(ar5416BB_RfGain), 3);
829
		INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1,
S
Sujith 已提交
830
			       ARRAY_SIZE(ar5416Bank1), 2);
831
		INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2,
S
Sujith 已提交
832
			       ARRAY_SIZE(ar5416Bank2), 2);
833
		INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3,
S
Sujith 已提交
834
			       ARRAY_SIZE(ar5416Bank3), 3);
835
		INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6,
S
Sujith 已提交
836
			       ARRAY_SIZE(ar5416Bank6), 3);
837
		INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC,
S
Sujith 已提交
838
			       ARRAY_SIZE(ar5416Bank6TPC), 3);
839
		INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7,
S
Sujith 已提交
840
			       ARRAY_SIZE(ar5416Bank7), 2);
841
		INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac,
S
Sujith 已提交
842
			       ARRAY_SIZE(ar5416Addac), 2);
843
	}
844
}
845

846 847
static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
{
848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869
	if (AR_SREV_9287_11(ah))
		INIT_INI_ARRAY(&ah->iniModesRxGain,
		ar9287Modes_rx_gain_9287_1_1,
		ARRAY_SIZE(ar9287Modes_rx_gain_9287_1_1), 6);
	else if (AR_SREV_9287_10(ah))
		INIT_INI_ARRAY(&ah->iniModesRxGain,
		ar9287Modes_rx_gain_9287_1_0,
		ARRAY_SIZE(ar9287Modes_rx_gain_9287_1_0), 6);
	else if (AR_SREV_9280_20(ah))
		ath9k_hw_init_rxgain_ini(ah);

	if (AR_SREV_9287_11(ah)) {
		INIT_INI_ARRAY(&ah->iniModesTxGain,
		ar9287Modes_tx_gain_9287_1_1,
		ARRAY_SIZE(ar9287Modes_tx_gain_9287_1_1), 6);
	} else if (AR_SREV_9287_10(ah)) {
		INIT_INI_ARRAY(&ah->iniModesTxGain,
		ar9287Modes_tx_gain_9287_1_0,
		ARRAY_SIZE(ar9287Modes_tx_gain_9287_1_0), 6);
	} else if (AR_SREV_9280_20(ah)) {
		ath9k_hw_init_txgain_ini(ah);
	} else if (AR_SREV_9285_12_OR_LATER(ah)) {
870 871 872 873 874 875 876 877 878 879 880 881 882 883
		u32 txgain_type = ah->eep_ops->get_eeprom(ah, EEP_TXGAIN_TYPE);

		/* txgain table */
		if (txgain_type == AR5416_EEP_TXGAIN_HIGH_POWER) {
			INIT_INI_ARRAY(&ah->iniModesTxGain,
			ar9285Modes_high_power_tx_gain_9285_1_2,
			ARRAY_SIZE(ar9285Modes_high_power_tx_gain_9285_1_2), 6);
		} else {
			INIT_INI_ARRAY(&ah->iniModesTxGain,
			ar9285Modes_original_tx_gain_9285_1_2,
			ARRAY_SIZE(ar9285Modes_original_tx_gain_9285_1_2), 6);
		}

	}
884
}
885

886 887 888
static void ath9k_hw_init_11a_eeprom_fix(struct ath_hw *ah)
{
	u32 i, j;
S
Sujith 已提交
889 890 891 892 893

	if ((ah->hw_version.devid == AR9280_DEVID_PCI) &&
	    test_bit(ATH9K_MODE_11A, ah->caps.wireless_modes)) {

		/* EEPROM Fixup */
894 895
		for (i = 0; i < ah->iniModes.ia_rows; i++) {
			u32 reg = INI_RA(&ah->iniModes, i, 0);
896

897 898
			for (j = 1; j < ah->iniModes.ia_columns; j++) {
				u32 val = INI_RA(&ah->iniModes, i, j);
899

900
				INI_RA(&ah->iniModes, i, j) =
901
					ath9k_hw_ini_fixup(ah,
902
							   &ah->eeprom.def,
S
Sujith 已提交
903 904
							   reg, val);
			}
905
		}
S
Sujith 已提交
906
	}
907 908
}

909
int ath9k_hw_init(struct ath_hw *ah)
910
{
911
	int r = 0;
912

913 914
	if (!ath9k_hw_devid_supported(ah->hw_version.devid))
		return -EOPNOTSUPP;
915 916 917 918 919 920

	ath9k_hw_init_defaults(ah);
	ath9k_hw_init_config(ah);

	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
		DPRINTF(ah->ah_sc, ATH_DBG_FATAL, "Couldn't reset chip\n");
921
		return -EIO;
922 923 924 925
	}

	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
		DPRINTF(ah->ah_sc, ATH_DBG_FATAL, "Couldn't wakeup chip\n");
926
		return -EIO;
927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947
	}

	if (ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
		    (AR_SREV_9280(ah) && !ah->is_pciexpress)) {
			ah->config.serialize_regmode =
				SER_REG_MODE_ON;
		} else {
			ah->config.serialize_regmode =
				SER_REG_MODE_OFF;
		}
	}

	DPRINTF(ah->ah_sc, ATH_DBG_RESET, "serialize_regmode is %d\n",
		ah->config.serialize_regmode);

	if (!ath9k_hw_macversion_supported(ah->hw_version.macVersion)) {
		DPRINTF(ah->ah_sc, ATH_DBG_FATAL,
			"Mac Chip Rev 0x%02x.%x is not supported by "
			"this driver\n", ah->hw_version.macVersion,
			ah->hw_version.macRev);
948
		return -EOPNOTSUPP;
949 950 951 952 953 954 955
	}

	if (AR_SREV_9100(ah)) {
		ah->iq_caldata.calData = &iq_cal_multi_sample;
		ah->supp_cals = IQ_MISMATCH_CAL;
		ah->is_pciexpress = false;
	}
956 957 958 959

	if (AR_SREV_9271(ah))
		ah->is_pciexpress = false;

960 961 962 963 964 965 966 967 968 969 970 971 972 973 974
	ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);

	ath9k_hw_init_cal_settings(ah);

	ah->ani_function = ATH9K_ANI_ALL;
	if (AR_SREV_9280_10_OR_LATER(ah))
		ah->ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;

	ath9k_hw_init_mode_regs(ah);

	if (ah->is_pciexpress)
		ath9k_hw_configpcipowersave(ah, 0);
	else
		ath9k_hw_disablepcie(ah);

975
	r = ath9k_hw_post_init(ah);
976
	if (r)
977
		return r;
978 979 980 981

	ath9k_hw_init_mode_gain_regs(ah);
	ath9k_hw_fill_cap_info(ah);
	ath9k_hw_init_11a_eeprom_fix(ah);
982

983 984
	r = ath9k_hw_init_macaddr(ah);
	if (r) {
985
		DPRINTF(ah->ah_sc, ATH_DBG_FATAL,
S
Sujith 已提交
986
			"Failed to initialize MAC address\n");
987
		return r;
988 989
	}

990
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
991
		ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
S
Sujith 已提交
992
	else
993
		ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
994

S
Sujith 已提交
995
	ath9k_init_nfcal_hist_buffer(ah);
996

997
	return 0;
998 999
}

1000
static void ath9k_hw_init_bb(struct ath_hw *ah,
S
Sujith 已提交
1001
			     struct ath9k_channel *chan)
1002
{
S
Sujith 已提交
1003
	u32 synthDelay;
1004

S
Sujith 已提交
1005
	synthDelay = REG_READ(ah, AR_PHY_RX_DELAY) & AR_PHY_RX_DELAY_DELAY;
1006
	if (IS_CHAN_B(chan))
S
Sujith 已提交
1007 1008 1009
		synthDelay = (4 * synthDelay) / 22;
	else
		synthDelay /= 10;
1010

S
Sujith 已提交
1011
	REG_WRITE(ah, AR_PHY_ACTIVE, AR_PHY_ACTIVE_EN);
1012

S
Sujith 已提交
1013
	udelay(synthDelay + BASE_ACTIVATE_DELAY);
1014 1015
}

1016
static void ath9k_hw_init_qos(struct ath_hw *ah)
1017
{
S
Sujith 已提交
1018 1019
	REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
	REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
1020

S
Sujith 已提交
1021 1022 1023 1024 1025 1026 1027 1028 1029 1030
	REG_WRITE(ah, AR_QOS_NO_ACK,
		  SM(2, AR_QOS_NO_ACK_TWO_BIT) |
		  SM(5, AR_QOS_NO_ACK_BIT_OFF) |
		  SM(0, AR_QOS_NO_ACK_BYTE_OFF));

	REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
	REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
1031 1032
}

1033
static void ath9k_hw_init_pll(struct ath_hw *ah,
S
Sujith 已提交
1034
			      struct ath9k_channel *chan)
1035
{
S
Sujith 已提交
1036
	u32 pll;
1037

S
Sujith 已提交
1038 1039 1040
	if (AR_SREV_9100(ah)) {
		if (chan && IS_CHAN_5GHZ(chan))
			pll = 0x1450;
1041
		else
S
Sujith 已提交
1042 1043 1044 1045
			pll = 0x1458;
	} else {
		if (AR_SREV_9280_10_OR_LATER(ah)) {
			pll = SM(0x5, AR_RTC_9160_PLL_REFDIV);
1046

S
Sujith 已提交
1047 1048 1049 1050
			if (chan && IS_CHAN_HALF_RATE(chan))
				pll |= SM(0x1, AR_RTC_9160_PLL_CLKSEL);
			else if (chan && IS_CHAN_QUARTER_RATE(chan))
				pll |= SM(0x2, AR_RTC_9160_PLL_CLKSEL);
1051

S
Sujith 已提交
1052 1053
			if (chan && IS_CHAN_5GHZ(chan)) {
				pll |= SM(0x28, AR_RTC_9160_PLL_DIV);
1054 1055


S
Sujith 已提交
1056 1057 1058 1059 1060 1061 1062 1063 1064 1065
				if (AR_SREV_9280_20(ah)) {
					if (((chan->channel % 20) == 0)
					    || ((chan->channel % 10) == 0))
						pll = 0x2850;
					else
						pll = 0x142c;
				}
			} else {
				pll |= SM(0x2c, AR_RTC_9160_PLL_DIV);
			}
1066

S
Sujith 已提交
1067
		} else if (AR_SREV_9160_10_OR_LATER(ah)) {
1068

S
Sujith 已提交
1069
			pll = SM(0x5, AR_RTC_9160_PLL_REFDIV);
1070

S
Sujith 已提交
1071 1072 1073 1074
			if (chan && IS_CHAN_HALF_RATE(chan))
				pll |= SM(0x1, AR_RTC_9160_PLL_CLKSEL);
			else if (chan && IS_CHAN_QUARTER_RATE(chan))
				pll |= SM(0x2, AR_RTC_9160_PLL_CLKSEL);
1075

S
Sujith 已提交
1076 1077 1078 1079 1080 1081
			if (chan && IS_CHAN_5GHZ(chan))
				pll |= SM(0x50, AR_RTC_9160_PLL_DIV);
			else
				pll |= SM(0x58, AR_RTC_9160_PLL_DIV);
		} else {
			pll = AR_RTC_PLL_REFDIV_5 | AR_RTC_PLL_DIV2;
1082

S
Sujith 已提交
1083 1084 1085 1086
			if (chan && IS_CHAN_HALF_RATE(chan))
				pll |= SM(0x1, AR_RTC_PLL_CLKSEL);
			else if (chan && IS_CHAN_QUARTER_RATE(chan))
				pll |= SM(0x2, AR_RTC_PLL_CLKSEL);
1087

S
Sujith 已提交
1088 1089 1090 1091 1092 1093
			if (chan && IS_CHAN_5GHZ(chan))
				pll |= SM(0xa, AR_RTC_PLL_DIV);
			else
				pll |= SM(0xb, AR_RTC_PLL_DIV);
		}
	}
1094
	REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
1095

S
Sujith 已提交
1096 1097 1098
	udelay(RTC_PLL_SETTLE_DELAY);

	REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
1099 1100
}

1101
static void ath9k_hw_init_chain_masks(struct ath_hw *ah)
1102 1103 1104
{
	int rx_chainmask, tx_chainmask;

1105 1106
	rx_chainmask = ah->rxchainmask;
	tx_chainmask = ah->txchainmask;
1107 1108 1109 1110 1111 1112

	switch (rx_chainmask) {
	case 0x5:
		REG_SET_BIT(ah, AR_PHY_ANALOG_SWAP,
			    AR_PHY_SWAP_ALT_CHAIN);
	case 0x3:
1113
		if (((ah)->hw_version.macVersion <= AR_SREV_VERSION_9160)) {
1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137
			REG_WRITE(ah, AR_PHY_RX_CHAINMASK, 0x7);
			REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, 0x7);
			break;
		}
	case 0x1:
	case 0x2:
	case 0x7:
		REG_WRITE(ah, AR_PHY_RX_CHAINMASK, rx_chainmask);
		REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, rx_chainmask);
		break;
	default:
		break;
	}

	REG_WRITE(ah, AR_SELFGEN_MASK, tx_chainmask);
	if (tx_chainmask == 0x5) {
		REG_SET_BIT(ah, AR_PHY_ANALOG_SWAP,
			    AR_PHY_SWAP_ALT_CHAIN);
	}
	if (AR_SREV_9100(ah))
		REG_WRITE(ah, AR_PHY_ANALOG_SWAP,
			  REG_READ(ah, AR_PHY_ANALOG_SWAP) | 0x00000001);
}

1138
static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
1139
					  enum nl80211_iftype opmode)
1140
{
1141
	ah->mask_reg = AR_IMR_TXERR |
S
Sujith 已提交
1142 1143 1144 1145
		AR_IMR_TXURN |
		AR_IMR_RXERR |
		AR_IMR_RXORN |
		AR_IMR_BCNMISC;
1146

1147
	if (ah->config.intr_mitigation)
1148
		ah->mask_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
1149
	else
1150
		ah->mask_reg |= AR_IMR_RXOK;
1151

1152
	ah->mask_reg |= AR_IMR_TXOK;
1153

1154
	if (opmode == NL80211_IFTYPE_AP)
1155
		ah->mask_reg |= AR_IMR_MIB;
1156

1157
	REG_WRITE(ah, AR_IMR, ah->mask_reg);
S
Sujith 已提交
1158
	REG_WRITE(ah, AR_IMR_S2, REG_READ(ah, AR_IMR_S2) | AR_IMR_S2_GTT);
1159

S
Sujith 已提交
1160 1161 1162 1163 1164
	if (!AR_SREV_9100(ah)) {
		REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
		REG_WRITE(ah, AR_INTR_SYNC_ENABLE, AR_INTR_SYNC_DEFAULT);
		REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
	}
1165 1166
}

1167
static bool ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
1168 1169
{
	if (us > ath9k_hw_mac_to_usec(ah, MS(0xffffffff, AR_TIME_OUT_ACK))) {
S
Sujith 已提交
1170
		DPRINTF(ah->ah_sc, ATH_DBG_RESET, "bad ack timeout %u\n", us);
1171
		ah->acktimeout = (u32) -1;
1172 1173 1174 1175
		return false;
	} else {
		REG_RMW_FIELD(ah, AR_TIME_OUT,
			      AR_TIME_OUT_ACK, ath9k_hw_mac_to_clks(ah, us));
1176
		ah->acktimeout = us;
1177 1178 1179 1180
		return true;
	}
}

1181
static bool ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
1182 1183
{
	if (us > ath9k_hw_mac_to_usec(ah, MS(0xffffffff, AR_TIME_OUT_CTS))) {
S
Sujith 已提交
1184
		DPRINTF(ah->ah_sc, ATH_DBG_RESET, "bad cts timeout %u\n", us);
1185
		ah->ctstimeout = (u32) -1;
1186 1187 1188 1189
		return false;
	} else {
		REG_RMW_FIELD(ah, AR_TIME_OUT,
			      AR_TIME_OUT_CTS, ath9k_hw_mac_to_clks(ah, us));
1190
		ah->ctstimeout = us;
1191 1192 1193
		return true;
	}
}
S
Sujith 已提交
1194

1195
static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
1196 1197 1198
{
	if (tu > 0xFFFF) {
		DPRINTF(ah->ah_sc, ATH_DBG_XMIT,
S
Sujith 已提交
1199
			"bad global tx timeout %u\n", tu);
1200
		ah->globaltxtimeout = (u32) -1;
1201 1202 1203
		return false;
	} else {
		REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
1204
		ah->globaltxtimeout = tu;
1205 1206 1207 1208
		return true;
	}
}

1209
static void ath9k_hw_init_user_settings(struct ath_hw *ah)
1210
{
1211 1212
	DPRINTF(ah->ah_sc, ATH_DBG_RESET, "ah->misc_mode 0x%x\n",
		ah->misc_mode);
1213

1214
	if (ah->misc_mode != 0)
S
Sujith 已提交
1215
		REG_WRITE(ah, AR_PCU_MISC,
1216 1217 1218 1219 1220 1221 1222 1223 1224
			  REG_READ(ah, AR_PCU_MISC) | ah->misc_mode);
	if (ah->slottime != (u32) -1)
		ath9k_hw_setslottime(ah, ah->slottime);
	if (ah->acktimeout != (u32) -1)
		ath9k_hw_set_ack_timeout(ah, ah->acktimeout);
	if (ah->ctstimeout != (u32) -1)
		ath9k_hw_set_cts_timeout(ah, ah->ctstimeout);
	if (ah->globaltxtimeout != (u32) -1)
		ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
S
Sujith 已提交
1225 1226 1227 1228 1229 1230 1231 1232
}

const char *ath9k_hw_probe(u16 vendorid, u16 devid)
{
	return vendorid == ATHEROS_VENDOR_ID ?
		ath9k_hw_devname(devid) : NULL;
}

1233
void ath9k_hw_detach(struct ath_hw *ah)
S
Sujith 已提交
1234 1235
{
	if (!AR_SREV_9100(ah))
1236
		ath9k_hw_ani_disable(ah);
S
Sujith 已提交
1237

1238
	ath9k_hw_rf_free(ah);
S
Sujith 已提交
1239 1240
	ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
	kfree(ah);
1241
	ah = NULL;
S
Sujith 已提交
1242 1243 1244 1245 1246 1247
}

/*******/
/* INI */
/*******/

1248
static void ath9k_hw_override_ini(struct ath_hw *ah,
S
Sujith 已提交
1249 1250
				  struct ath9k_channel *chan)
{
1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271
	u32 val;

	if (AR_SREV_9271(ah)) {
		/*
		 * Enable spectral scan to solution for issues with stuck
		 * beacons on AR9271 1.0. The beacon stuck issue is not seeon on
		 * AR9271 1.1
		 */
		if (AR_SREV_9271_10(ah)) {
			val = REG_READ(ah, AR_PHY_SPECTRAL_SCAN) | AR_PHY_SPECTRAL_SCAN_ENABLE;
			REG_WRITE(ah, AR_PHY_SPECTRAL_SCAN, val);
		}
		else if (AR_SREV_9271_11(ah))
			/*
			 * change AR_PHY_RF_CTL3 setting to fix MAC issue
			 * present on AR9271 1.1
			 */
			REG_WRITE(ah, AR_PHY_RF_CTL3, 0x3a020001);
		return;
	}

1272 1273 1274 1275 1276 1277 1278 1279
	/*
	 * Set the RX_ABORT and RX_DIS and clear if off only after
	 * RXE is set for MAC. This prevents frames with corrupted
	 * descriptor status.
	 */
	REG_SET_BIT(ah, AR_DIAG_SW, (AR_DIAG_RX_DIS | AR_DIAG_RX_ABORT));


1280
	if (!AR_SREV_5416_20_OR_LATER(ah) ||
S
Sujith 已提交
1281 1282
	    AR_SREV_9280_10_OR_LATER(ah))
		return;
1283 1284 1285 1286
	/*
	 * Disable BB clock gating
	 * Necessary to avoid issues on AR5416 2.0
	 */
S
Sujith 已提交
1287
	REG_WRITE(ah, 0x9800 + (651 << 2), 0x11);
1288 1289
}

1290
static u32 ath9k_hw_def_ini_fixup(struct ath_hw *ah,
1291
			      struct ar5416_eeprom_def *pEepData,
S
Sujith 已提交
1292
			      u32 reg, u32 value)
1293
{
S
Sujith 已提交
1294
	struct base_eep_header *pBase = &(pEepData->baseEepHeader);
1295

1296
	switch (ah->hw_version.devid) {
S
Sujith 已提交
1297 1298
	case AR9280_DEVID_PCI:
		if (reg == 0x7894) {
S
Sujith 已提交
1299
			DPRINTF(ah->ah_sc, ATH_DBG_EEPROM,
S
Sujith 已提交
1300 1301 1302 1303
				"ini VAL: %x  EEPROM: %x\n", value,
				(pBase->version & 0xff));

			if ((pBase->version & 0xff) > 0x0a) {
S
Sujith 已提交
1304
				DPRINTF(ah->ah_sc, ATH_DBG_EEPROM,
S
Sujith 已提交
1305 1306 1307 1308 1309 1310
					"PWDCLKIND: %d\n",
					pBase->pwdclkind);
				value &= ~AR_AN_TOP2_PWDCLKIND;
				value |= AR_AN_TOP2_PWDCLKIND &
					(pBase->pwdclkind << AR_AN_TOP2_PWDCLKIND_S);
			} else {
S
Sujith 已提交
1311
				DPRINTF(ah->ah_sc, ATH_DBG_EEPROM,
S
Sujith 已提交
1312 1313 1314
					"PWDCLKIND Earlier Rev\n");
			}

S
Sujith 已提交
1315
			DPRINTF(ah->ah_sc, ATH_DBG_EEPROM,
S
Sujith 已提交
1316 1317 1318 1319 1320 1321
				"final ini VAL: %x\n", value);
		}
		break;
	}

	return value;
1322 1323
}

1324
static u32 ath9k_hw_ini_fixup(struct ath_hw *ah,
1325 1326 1327
			      struct ar5416_eeprom_def *pEepData,
			      u32 reg, u32 value)
{
1328
	if (ah->eep_map == EEP_MAP_4KBITS)
1329 1330 1331 1332 1333
		return value;
	else
		return ath9k_hw_def_ini_fixup(ah, pEepData, reg, value);
}

1334 1335 1336 1337
static void ath9k_olc_init(struct ath_hw *ah)
{
	u32 i;

1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352
	if (OLC_FOR_AR9287_10_LATER) {
		REG_SET_BIT(ah, AR_PHY_TX_PWRCTRL9,
				AR_PHY_TX_PWRCTRL9_RES_DC_REMOVAL);
		ath9k_hw_analog_shift_rmw(ah, AR9287_AN_TXPC0,
				AR9287_AN_TXPC0_TXPCMODE,
				AR9287_AN_TXPC0_TXPCMODE_S,
				AR9287_AN_TXPC0_TXPCMODE_TEMPSENSE);
		udelay(100);
	} else {
		for (i = 0; i < AR9280_TX_GAIN_TABLE_SIZE; i++)
			ah->originalGain[i] =
				MS(REG_READ(ah, AR_PHY_TX_GAIN_TBL1 + i * 4),
						AR_PHY_TX_GAIN);
		ah->PDADCdelta = 0;
	}
1353 1354
}

1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369
static u32 ath9k_regd_get_ctl(struct ath_regulatory *reg,
			      struct ath9k_channel *chan)
{
	u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);

	if (IS_CHAN_B(chan))
		ctl |= CTL_11B;
	else if (IS_CHAN_G(chan))
		ctl |= CTL_11G;
	else
		ctl |= CTL_11A;

	return ctl;
}

1370
static int ath9k_hw_process_ini(struct ath_hw *ah,
S
Sujith 已提交
1371 1372
				struct ath9k_channel *chan,
				enum ath9k_ht_macmode macmode)
1373
{
1374
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
1375
	int i, regWrites = 0;
1376
	struct ieee80211_channel *channel = chan->chan;
1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407
	u32 modesIndex, freqIndex;

	switch (chan->chanmode) {
	case CHANNEL_A:
	case CHANNEL_A_HT20:
		modesIndex = 1;
		freqIndex = 1;
		break;
	case CHANNEL_A_HT40PLUS:
	case CHANNEL_A_HT40MINUS:
		modesIndex = 2;
		freqIndex = 1;
		break;
	case CHANNEL_G:
	case CHANNEL_G_HT20:
	case CHANNEL_B:
		modesIndex = 4;
		freqIndex = 2;
		break;
	case CHANNEL_G_HT40PLUS:
	case CHANNEL_G_HT40MINUS:
		modesIndex = 3;
		freqIndex = 2;
		break;

	default:
		return -EINVAL;
	}

	REG_WRITE(ah, AR_PHY(0), 0x00000007);
	REG_WRITE(ah, AR_PHY_ADC_SERIAL_CTL, AR_PHY_SEL_EXTERNAL_RADIO);
S
Sujith 已提交
1408
	ah->eep_ops->set_addac(ah, chan);
1409

1410
	if (AR_SREV_5416_22_OR_LATER(ah)) {
1411
		REG_WRITE_ARRAY(&ah->iniAddac, 1, regWrites);
1412 1413 1414
	} else {
		struct ar5416IniArray temp;
		u32 addacSize =
1415 1416
			sizeof(u32) * ah->iniAddac.ia_rows *
			ah->iniAddac.ia_columns;
1417

1418 1419
		memcpy(ah->addac5416_21,
		       ah->iniAddac.ia_array, addacSize);
1420

1421
		(ah->addac5416_21)[31 * ah->iniAddac.ia_columns + 1] = 0;
1422

1423 1424 1425
		temp.ia_array = ah->addac5416_21;
		temp.ia_columns = ah->iniAddac.ia_columns;
		temp.ia_rows = ah->iniAddac.ia_rows;
1426 1427
		REG_WRITE_ARRAY(&temp, 1, regWrites);
	}
S
Sujith 已提交
1428

1429 1430
	REG_WRITE(ah, AR_PHY_ADC_SERIAL_CTL, AR_PHY_SEL_INTERNAL_ADDAC);

1431 1432 1433
	for (i = 0; i < ah->iniModes.ia_rows; i++) {
		u32 reg = INI_RA(&ah->iniModes, i, 0);
		u32 val = INI_RA(&ah->iniModes, i, modesIndex);
1434 1435 1436 1437

		REG_WRITE(ah, reg, val);

		if (reg >= 0x7800 && reg < 0x78a0
1438
		    && ah->config.analog_shiftreg) {
1439 1440 1441 1442 1443 1444
			udelay(100);
		}

		DO_DELAY(regWrites);
	}

1445
	if (AR_SREV_9280(ah) || AR_SREV_9287_10_OR_LATER(ah))
1446
		REG_WRITE_ARRAY(&ah->iniModesRxGain, modesIndex, regWrites);
1447

1448 1449
	if (AR_SREV_9280(ah) || AR_SREV_9285_12_OR_LATER(ah) ||
	    AR_SREV_9287_10_OR_LATER(ah))
1450
		REG_WRITE_ARRAY(&ah->iniModesTxGain, modesIndex, regWrites);
1451

1452 1453 1454
	for (i = 0; i < ah->iniCommon.ia_rows; i++) {
		u32 reg = INI_RA(&ah->iniCommon, i, 0);
		u32 val = INI_RA(&ah->iniCommon, i, 1);
1455 1456 1457 1458

		REG_WRITE(ah, reg, val);

		if (reg >= 0x7800 && reg < 0x78a0
1459
		    && ah->config.analog_shiftreg) {
1460 1461 1462 1463 1464 1465 1466 1467 1468
			udelay(100);
		}

		DO_DELAY(regWrites);
	}

	ath9k_hw_write_regs(ah, modesIndex, freqIndex, regWrites);

	if (AR_SREV_9280_20(ah) && IS_CHAN_A_5MHZ_SPACED(chan)) {
1469
		REG_WRITE_ARRAY(&ah->iniModesAdditional, modesIndex,
1470 1471 1472 1473 1474 1475 1476
				regWrites);
	}

	ath9k_hw_override_ini(ah, chan);
	ath9k_hw_set_regs(ah, chan, macmode);
	ath9k_hw_init_chain_masks(ah);

1477 1478 1479
	if (OLC_FOR_AR9280_20_LATER)
		ath9k_olc_init(ah);

1480
	ah->eep_ops->set_txpower(ah, chan,
1481
				 ath9k_regd_get_ctl(regulatory, chan),
1482 1483 1484
				 channel->max_antenna_gain * 2,
				 channel->max_power * 2,
				 min((u32) MAX_RATE_POWER,
1485
				 (u32) regulatory->power_limit));
1486 1487

	if (!ath9k_hw_set_rf_regs(ah, chan, freqIndex)) {
S
Sujith 已提交
1488
		DPRINTF(ah->ah_sc, ATH_DBG_FATAL,
S
Sujith 已提交
1489
			"ar5416SetRfRegs failed\n");
1490 1491 1492 1493 1494 1495
		return -EIO;
	}

	return 0;
}

S
Sujith 已提交
1496 1497 1498 1499
/****************************************/
/* Reset and Channel Switching Routines */
/****************************************/

1500
static void ath9k_hw_set_rfmode(struct ath_hw *ah, struct ath9k_channel *chan)
1501
{
S
Sujith 已提交
1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519
	u32 rfMode = 0;

	if (chan == NULL)
		return;

	rfMode |= (IS_CHAN_B(chan) || IS_CHAN_G(chan))
		? AR_PHY_MODE_DYNAMIC : AR_PHY_MODE_OFDM;

	if (!AR_SREV_9280_10_OR_LATER(ah))
		rfMode |= (IS_CHAN_5GHZ(chan)) ?
			AR_PHY_MODE_RF5GHZ : AR_PHY_MODE_RF2GHZ;

	if (AR_SREV_9280_20(ah) && IS_CHAN_A_5MHZ_SPACED(chan))
		rfMode |= (AR_PHY_MODE_DYNAMIC | AR_PHY_MODE_DYN_CCK_DISABLE);

	REG_WRITE(ah, AR_PHY_MODE, rfMode);
}

1520
static void ath9k_hw_mark_phy_inactive(struct ath_hw *ah)
S
Sujith 已提交
1521 1522 1523 1524
{
	REG_WRITE(ah, AR_PHY_ACTIVE, AR_PHY_ACTIVE_DIS);
}

1525
static inline void ath9k_hw_set_dma(struct ath_hw *ah)
S
Sujith 已提交
1526 1527 1528
{
	u32 regval;

1529 1530 1531
	/*
	 * set AHB_MODE not to do cacheline prefetches
	*/
S
Sujith 已提交
1532 1533 1534
	regval = REG_READ(ah, AR_AHB_MODE);
	REG_WRITE(ah, AR_AHB_MODE, regval | AR_AHB_PREFETCH_RD_EN);

1535 1536 1537
	/*
	 * let mac dma reads be in 128 byte chunks
	 */
S
Sujith 已提交
1538 1539 1540
	regval = REG_READ(ah, AR_TXCFG) & ~AR_TXCFG_DMASZ_MASK;
	REG_WRITE(ah, AR_TXCFG, regval | AR_TXCFG_DMASZ_128B);

1541 1542 1543 1544 1545
	/*
	 * Restore TX Trigger Level to its pre-reset value.
	 * The initial value depends on whether aggregation is enabled, and is
	 * adjusted whenever underruns are detected.
	 */
1546
	REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
S
Sujith 已提交
1547

1548 1549 1550
	/*
	 * let mac dma writes be in 128 byte chunks
	 */
S
Sujith 已提交
1551 1552 1553
	regval = REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_DMASZ_MASK;
	REG_WRITE(ah, AR_RXCFG, regval | AR_RXCFG_DMASZ_128B);

1554 1555 1556
	/*
	 * Setup receive FIFO threshold to hold off TX activities
	 */
S
Sujith 已提交
1557 1558
	REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);

1559 1560 1561 1562
	/*
	 * reduce the number of usable entries in PCU TXBUF to avoid
	 * wrap around issues.
	 */
S
Sujith 已提交
1563
	if (AR_SREV_9285(ah)) {
1564 1565 1566 1567
		/* For AR9285 the number of Fifos are reduced to half.
		 * So set the usable tx buf size also to half to
		 * avoid data/delimiter underruns
		 */
S
Sujith 已提交
1568 1569
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
1570
	} else if (!AR_SREV_9271(ah)) {
S
Sujith 已提交
1571 1572 1573 1574 1575
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_PCU_TXBUF_CTRL_USABLE_SIZE);
	}
}

1576
static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
S
Sujith 已提交
1577 1578 1579 1580 1581 1582
{
	u32 val;

	val = REG_READ(ah, AR_STA_ID1);
	val &= ~(AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC);
	switch (opmode) {
1583
	case NL80211_IFTYPE_AP:
S
Sujith 已提交
1584 1585 1586
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_STA_AP
			  | AR_STA_ID1_KSRCH_MODE);
		REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1587
		break;
1588
	case NL80211_IFTYPE_ADHOC:
1589
	case NL80211_IFTYPE_MESH_POINT:
S
Sujith 已提交
1590 1591 1592
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_ADHOC
			  | AR_STA_ID1_KSRCH_MODE);
		REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1593
		break;
1594 1595
	case NL80211_IFTYPE_STATION:
	case NL80211_IFTYPE_MONITOR:
S
Sujith 已提交
1596
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_KSRCH_MODE);
1597
		break;
S
Sujith 已提交
1598 1599 1600
	}
}

1601
static inline void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah,
S
Sujith 已提交
1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619
						 u32 coef_scaled,
						 u32 *coef_mantissa,
						 u32 *coef_exponent)
{
	u32 coef_exp, coef_man;

	for (coef_exp = 31; coef_exp > 0; coef_exp--)
		if ((coef_scaled >> coef_exp) & 0x1)
			break;

	coef_exp = 14 - (coef_exp - COEF_SCALE_S);

	coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));

	*coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
	*coef_exponent = coef_exp - 16;
}

1620
static void ath9k_hw_set_delta_slope(struct ath_hw *ah,
S
Sujith 已提交
1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653
				     struct ath9k_channel *chan)
{
	u32 coef_scaled, ds_coef_exp, ds_coef_man;
	u32 clockMhzScaled = 0x64000000;
	struct chan_centers centers;

	if (IS_CHAN_HALF_RATE(chan))
		clockMhzScaled = clockMhzScaled >> 1;
	else if (IS_CHAN_QUARTER_RATE(chan))
		clockMhzScaled = clockMhzScaled >> 2;

	ath9k_hw_get_channel_centers(ah, chan, &centers);
	coef_scaled = clockMhzScaled / centers.synth_center;

	ath9k_hw_get_delta_slope_vals(ah, coef_scaled, &ds_coef_man,
				      &ds_coef_exp);

	REG_RMW_FIELD(ah, AR_PHY_TIMING3,
		      AR_PHY_TIMING3_DSC_MAN, ds_coef_man);
	REG_RMW_FIELD(ah, AR_PHY_TIMING3,
		      AR_PHY_TIMING3_DSC_EXP, ds_coef_exp);

	coef_scaled = (9 * coef_scaled) / 10;

	ath9k_hw_get_delta_slope_vals(ah, coef_scaled, &ds_coef_man,
				      &ds_coef_exp);

	REG_RMW_FIELD(ah, AR_PHY_HALFGI,
		      AR_PHY_HALFGI_DSC_MAN, ds_coef_man);
	REG_RMW_FIELD(ah, AR_PHY_HALFGI,
		      AR_PHY_HALFGI_DSC_EXP, ds_coef_exp);
}

1654
static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
S
Sujith 已提交
1655 1656 1657 1658
{
	u32 rst_flags;
	u32 tmpReg;

1659 1660 1661 1662 1663 1664 1665 1666
	if (AR_SREV_9100(ah)) {
		u32 val = REG_READ(ah, AR_RTC_DERIVED_CLK);
		val &= ~AR_RTC_DERIVED_CLK_PERIOD;
		val |= SM(1, AR_RTC_DERIVED_CLK_PERIOD);
		REG_WRITE(ah, AR_RTC_DERIVED_CLK, val);
		(void)REG_READ(ah, AR_RTC_DERIVED_CLK);
	}

S
Sujith 已提交
1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

	if (AR_SREV_9100(ah)) {
		rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
			AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
	} else {
		tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
		if (tmpReg &
		    (AR_INTR_SYNC_LOCAL_TIMEOUT |
		     AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
			REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
			REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
		} else {
			REG_WRITE(ah, AR_RC, AR_RC_AHB);
		}

		rst_flags = AR_RTC_RC_MAC_WARM;
		if (type == ATH9K_RESET_COLD)
			rst_flags |= AR_RTC_RC_MAC_COLD;
	}

1689
	REG_WRITE(ah, AR_RTC_RC, rst_flags);
S
Sujith 已提交
1690 1691
	udelay(50);

1692
	REG_WRITE(ah, AR_RTC_RC, 0);
S
Sujith 已提交
1693
	if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
S
Sujith 已提交
1694
		DPRINTF(ah->ah_sc, ATH_DBG_RESET,
S
Sujith 已提交
1695
			"RTC stuck in MAC reset\n");
S
Sujith 已提交
1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709
		return false;
	}

	if (!AR_SREV_9100(ah))
		REG_WRITE(ah, AR_RC, 0);

	ath9k_hw_init_pll(ah, NULL);

	if (AR_SREV_9100(ah))
		udelay(50);

	return true;
}

1710
static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
S
Sujith 已提交
1711 1712 1713 1714
{
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

1715
	REG_WRITE(ah, AR_RTC_RESET, 0);
1716
	udelay(2);
1717
	REG_WRITE(ah, AR_RTC_RESET, 1);
S
Sujith 已提交
1718 1719 1720 1721

	if (!ath9k_hw_wait(ah,
			   AR_RTC_STATUS,
			   AR_RTC_STATUS_M,
S
Sujith 已提交
1722 1723
			   AR_RTC_STATUS_ON,
			   AH_WAIT_TIMEOUT)) {
S
Sujith 已提交
1724
		DPRINTF(ah->ah_sc, ATH_DBG_RESET, "RTC not waking up\n");
S
Sujith 已提交
1725
		return false;
1726 1727
	}

S
Sujith 已提交
1728 1729 1730 1731 1732
	ath9k_hw_read_revisions(ah);

	return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
}

1733
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
S
Sujith 已提交
1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746
{
	REG_WRITE(ah, AR_RTC_FORCE_WAKE,
		  AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);

	switch (type) {
	case ATH9K_RESET_POWER_ON:
		return ath9k_hw_set_reset_power_on(ah);
	case ATH9K_RESET_WARM:
	case ATH9K_RESET_COLD:
		return ath9k_hw_set_reset(ah, type);
	default:
		return false;
	}
1747 1748
}

1749
static void ath9k_hw_set_regs(struct ath_hw *ah, struct ath9k_channel *chan,
S
Sujith 已提交
1750
			      enum ath9k_ht_macmode macmode)
1751
{
S
Sujith 已提交
1752
	u32 phymode;
1753
	u32 enableDacFifo = 0;
1754

1755 1756 1757 1758
	if (AR_SREV_9285_10_OR_LATER(ah))
		enableDacFifo = (REG_READ(ah, AR_PHY_TURBO) &
					 AR_PHY_FC_ENABLE_DAC_FIFO);

S
Sujith 已提交
1759
	phymode = AR_PHY_FC_HT_EN | AR_PHY_FC_SHORT_GI_40
1760
		| AR_PHY_FC_SINGLE_HT_LTF1 | AR_PHY_FC_WALSH | enableDacFifo;
S
Sujith 已提交
1761 1762 1763

	if (IS_CHAN_HT40(chan)) {
		phymode |= AR_PHY_FC_DYN2040_EN;
1764

S
Sujith 已提交
1765 1766 1767
		if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
		    (chan->chanmode == CHANNEL_G_HT40PLUS))
			phymode |= AR_PHY_FC_DYN2040_PRI_CH;
1768

1769
		if (ah->extprotspacing == ATH9K_HT_EXTPROTSPACING_25)
S
Sujith 已提交
1770
			phymode |= AR_PHY_FC_DYN2040_EXT_CH;
1771
	}
S
Sujith 已提交
1772 1773 1774
	REG_WRITE(ah, AR_PHY_TURBO, phymode);

	ath9k_hw_set11nmac2040(ah, macmode);
1775

S
Sujith 已提交
1776 1777
	REG_WRITE(ah, AR_GTXTO, 25 << AR_GTXTO_TIMEOUT_LIMIT_S);
	REG_WRITE(ah, AR_CST, 0xF << AR_CST_TIMEOUT_LIMIT_S);
1778 1779
}

1780
static bool ath9k_hw_chip_reset(struct ath_hw *ah,
S
Sujith 已提交
1781
				struct ath9k_channel *chan)
1782
{
1783 1784 1785 1786
	if (OLC_FOR_AR9280_20_LATER) {
		if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON))
			return false;
	} else if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
S
Sujith 已提交
1787
		return false;
1788

S
Sujith 已提交
1789 1790
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
		return false;
1791

1792
	ah->chip_fullsleep = false;
S
Sujith 已提交
1793 1794
	ath9k_hw_init_pll(ah, chan);
	ath9k_hw_set_rfmode(ah, chan);
1795

S
Sujith 已提交
1796
	return true;
1797 1798
}

1799
static bool ath9k_hw_channel_change(struct ath_hw *ah,
S
Sujith 已提交
1800 1801
				    struct ath9k_channel *chan,
				    enum ath9k_ht_macmode macmode)
1802
{
1803
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
1804
	struct ieee80211_channel *channel = chan->chan;
1805 1806 1807 1808 1809
	u32 synthDelay, qnum;

	for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
		if (ath9k_hw_numtxpending(ah, qnum)) {
			DPRINTF(ah->ah_sc, ATH_DBG_QUEUE,
S
Sujith 已提交
1810
				"Transmit frames pending on queue %d\n", qnum);
1811 1812 1813 1814 1815 1816
			return false;
		}
	}

	REG_WRITE(ah, AR_PHY_RFBUS_REQ, AR_PHY_RFBUS_REQ_EN);
	if (!ath9k_hw_wait(ah, AR_PHY_RFBUS_GRANT, AR_PHY_RFBUS_GRANT_EN,
S
Sujith 已提交
1817
			   AR_PHY_RFBUS_GRANT_EN, AH_WAIT_TIMEOUT)) {
S
Sujith 已提交
1818
		DPRINTF(ah->ah_sc, ATH_DBG_FATAL,
S
Sujith 已提交
1819
			"Could not kill baseband RX\n");
1820 1821 1822 1823 1824 1825
		return false;
	}

	ath9k_hw_set_regs(ah, chan, macmode);

	if (AR_SREV_9280_10_OR_LATER(ah)) {
1826
		ath9k_hw_ar9280_set_channel(ah, chan);
1827 1828
	} else {
		if (!(ath9k_hw_set_channel(ah, chan))) {
S
Sujith 已提交
1829 1830
			DPRINTF(ah->ah_sc, ATH_DBG_FATAL,
				"Failed to set channel\n");
1831 1832 1833 1834
			return false;
		}
	}

1835
	ah->eep_ops->set_txpower(ah, chan,
1836
			     ath9k_regd_get_ctl(regulatory, chan),
S
Sujith 已提交
1837 1838 1839
			     channel->max_antenna_gain * 2,
			     channel->max_power * 2,
			     min((u32) MAX_RATE_POWER,
1840
			     (u32) regulatory->power_limit));
1841 1842

	synthDelay = REG_READ(ah, AR_PHY_RX_DELAY) & AR_PHY_RX_DELAY_DELAY;
1843
	if (IS_CHAN_B(chan))
1844 1845 1846 1847 1848 1849 1850 1851
		synthDelay = (4 * synthDelay) / 22;
	else
		synthDelay /= 10;

	udelay(synthDelay + BASE_ACTIVATE_DELAY);

	REG_WRITE(ah, AR_PHY_RFBUS_REQ, 0);

S
Sujith 已提交
1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

	if (AR_SREV_9280_10_OR_LATER(ah))
		ath9k_hw_9280_spur_mitigate(ah, chan);
	else
		ath9k_hw_spur_mitigate(ah, chan);

	if (!chan->oneTimeCalsDone)
		chan->oneTimeCalsDone = true;

	return true;
}

1866
static void ath9k_hw_9280_spur_mitigate(struct ath_hw *ah, struct ath9k_channel *chan)
S
Sujith 已提交
1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899
{
	int bb_spur = AR_NO_SPUR;
	int freq;
	int bin, cur_bin;
	int bb_spur_off, spur_subchannel_sd;
	int spur_freq_sd;
	int spur_delta_phase;
	int denominator;
	int upper, lower, cur_vit_mask;
	int tmp, newVal;
	int i;
	int pilot_mask_reg[4] = { AR_PHY_TIMING7, AR_PHY_TIMING8,
			  AR_PHY_PILOT_MASK_01_30, AR_PHY_PILOT_MASK_31_60
	};
	int chan_mask_reg[4] = { AR_PHY_TIMING9, AR_PHY_TIMING10,
			 AR_PHY_CHANNEL_MASK_01_30, AR_PHY_CHANNEL_MASK_31_60
	};
	int inc[4] = { 0, 100, 0, 0 };
	struct chan_centers centers;

	int8_t mask_m[123];
	int8_t mask_p[123];
	int8_t mask_amt;
	int tmp_mask;
	int cur_bb_spur;
	bool is2GHz = IS_CHAN_2GHZ(chan);

	memset(&mask_m, 0, sizeof(int8_t) * 123);
	memset(&mask_p, 0, sizeof(int8_t) * 123);

	ath9k_hw_get_channel_centers(ah, chan, &centers);
	freq = centers.synth_center;

1900
	ah->config.spurmode = SPUR_ENABLE_EEPROM;
S
Sujith 已提交
1901
	for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
S
Sujith 已提交
1902
		cur_bb_spur = ah->eep_ops->get_spur_channel(ah, i, is2GHz);
S
Sujith 已提交
1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012

		if (is2GHz)
			cur_bb_spur = (cur_bb_spur / 10) + AR_BASE_FREQ_2GHZ;
		else
			cur_bb_spur = (cur_bb_spur / 10) + AR_BASE_FREQ_5GHZ;

		if (AR_NO_SPUR == cur_bb_spur)
			break;
		cur_bb_spur = cur_bb_spur - freq;

		if (IS_CHAN_HT40(chan)) {
			if ((cur_bb_spur > -AR_SPUR_FEEQ_BOUND_HT40) &&
			    (cur_bb_spur < AR_SPUR_FEEQ_BOUND_HT40)) {
				bb_spur = cur_bb_spur;
				break;
			}
		} else if ((cur_bb_spur > -AR_SPUR_FEEQ_BOUND_HT20) &&
			   (cur_bb_spur < AR_SPUR_FEEQ_BOUND_HT20)) {
			bb_spur = cur_bb_spur;
			break;
		}
	}

	if (AR_NO_SPUR == bb_spur) {
		REG_CLR_BIT(ah, AR_PHY_FORCE_CLKEN_CCK,
			    AR_PHY_FORCE_CLKEN_CCK_MRC_MUX);
		return;
	} else {
		REG_CLR_BIT(ah, AR_PHY_FORCE_CLKEN_CCK,
			    AR_PHY_FORCE_CLKEN_CCK_MRC_MUX);
	}

	bin = bb_spur * 320;

	tmp = REG_READ(ah, AR_PHY_TIMING_CTRL4(0));

	newVal = tmp | (AR_PHY_TIMING_CTRL4_ENABLE_SPUR_RSSI |
			AR_PHY_TIMING_CTRL4_ENABLE_SPUR_FILTER |
			AR_PHY_TIMING_CTRL4_ENABLE_CHAN_MASK |
			AR_PHY_TIMING_CTRL4_ENABLE_PILOT_MASK);
	REG_WRITE(ah, AR_PHY_TIMING_CTRL4(0), newVal);

	newVal = (AR_PHY_SPUR_REG_MASK_RATE_CNTL |
		  AR_PHY_SPUR_REG_ENABLE_MASK_PPM |
		  AR_PHY_SPUR_REG_MASK_RATE_SELECT |
		  AR_PHY_SPUR_REG_ENABLE_VIT_SPUR_RSSI |
		  SM(SPUR_RSSI_THRESH, AR_PHY_SPUR_REG_SPUR_RSSI_THRESH));
	REG_WRITE(ah, AR_PHY_SPUR_REG, newVal);

	if (IS_CHAN_HT40(chan)) {
		if (bb_spur < 0) {
			spur_subchannel_sd = 1;
			bb_spur_off = bb_spur + 10;
		} else {
			spur_subchannel_sd = 0;
			bb_spur_off = bb_spur - 10;
		}
	} else {
		spur_subchannel_sd = 0;
		bb_spur_off = bb_spur;
	}

	if (IS_CHAN_HT40(chan))
		spur_delta_phase =
			((bb_spur * 262144) /
			 10) & AR_PHY_TIMING11_SPUR_DELTA_PHASE;
	else
		spur_delta_phase =
			((bb_spur * 524288) /
			 10) & AR_PHY_TIMING11_SPUR_DELTA_PHASE;

	denominator = IS_CHAN_2GHZ(chan) ? 44 : 40;
	spur_freq_sd = ((bb_spur_off * 2048) / denominator) & 0x3ff;

	newVal = (AR_PHY_TIMING11_USE_SPUR_IN_AGC |
		  SM(spur_freq_sd, AR_PHY_TIMING11_SPUR_FREQ_SD) |
		  SM(spur_delta_phase, AR_PHY_TIMING11_SPUR_DELTA_PHASE));
	REG_WRITE(ah, AR_PHY_TIMING11, newVal);

	newVal = spur_subchannel_sd << AR_PHY_SFCORR_SPUR_SUBCHNL_SD_S;
	REG_WRITE(ah, AR_PHY_SFCORR_EXT, newVal);

	cur_bin = -6000;
	upper = bin + 100;
	lower = bin - 100;

	for (i = 0; i < 4; i++) {
		int pilot_mask = 0;
		int chan_mask = 0;
		int bp = 0;
		for (bp = 0; bp < 30; bp++) {
			if ((cur_bin > lower) && (cur_bin < upper)) {
				pilot_mask = pilot_mask | 0x1 << bp;
				chan_mask = chan_mask | 0x1 << bp;
			}
			cur_bin += 100;
		}
		cur_bin += inc[i];
		REG_WRITE(ah, pilot_mask_reg[i], pilot_mask);
		REG_WRITE(ah, chan_mask_reg[i], chan_mask);
	}

	cur_vit_mask = 6100;
	upper = bin + 120;
	lower = bin - 120;

	for (i = 0; i < 123; i++) {
		if ((cur_vit_mask > lower) && (cur_vit_mask < upper)) {

			/* workaround for gcc bug #37014 */
L
Luis R. Rodriguez 已提交
2013
			volatile int tmp_v = abs(cur_vit_mask - bin);
S
Sujith 已提交
2014

L
Luis R. Rodriguez 已提交
2015
			if (tmp_v < 75)
S
Sujith 已提交
2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080
				mask_amt = 1;
			else
				mask_amt = 0;
			if (cur_vit_mask < 0)
				mask_m[abs(cur_vit_mask / 100)] = mask_amt;
			else
				mask_p[cur_vit_mask / 100] = mask_amt;
		}
		cur_vit_mask -= 100;
	}

	tmp_mask = (mask_m[46] << 30) | (mask_m[47] << 28)
		| (mask_m[48] << 26) | (mask_m[49] << 24)
		| (mask_m[50] << 22) | (mask_m[51] << 20)
		| (mask_m[52] << 18) | (mask_m[53] << 16)
		| (mask_m[54] << 14) | (mask_m[55] << 12)
		| (mask_m[56] << 10) | (mask_m[57] << 8)
		| (mask_m[58] << 6) | (mask_m[59] << 4)
		| (mask_m[60] << 2) | (mask_m[61] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK_1, tmp_mask);
	REG_WRITE(ah, AR_PHY_VIT_MASK2_M_46_61, tmp_mask);

	tmp_mask = (mask_m[31] << 28)
		| (mask_m[32] << 26) | (mask_m[33] << 24)
		| (mask_m[34] << 22) | (mask_m[35] << 20)
		| (mask_m[36] << 18) | (mask_m[37] << 16)
		| (mask_m[48] << 14) | (mask_m[39] << 12)
		| (mask_m[40] << 10) | (mask_m[41] << 8)
		| (mask_m[42] << 6) | (mask_m[43] << 4)
		| (mask_m[44] << 2) | (mask_m[45] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK_2, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_M_31_45, tmp_mask);

	tmp_mask = (mask_m[16] << 30) | (mask_m[16] << 28)
		| (mask_m[18] << 26) | (mask_m[18] << 24)
		| (mask_m[20] << 22) | (mask_m[20] << 20)
		| (mask_m[22] << 18) | (mask_m[22] << 16)
		| (mask_m[24] << 14) | (mask_m[24] << 12)
		| (mask_m[25] << 10) | (mask_m[26] << 8)
		| (mask_m[27] << 6) | (mask_m[28] << 4)
		| (mask_m[29] << 2) | (mask_m[30] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK_3, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_M_16_30, tmp_mask);

	tmp_mask = (mask_m[0] << 30) | (mask_m[1] << 28)
		| (mask_m[2] << 26) | (mask_m[3] << 24)
		| (mask_m[4] << 22) | (mask_m[5] << 20)
		| (mask_m[6] << 18) | (mask_m[7] << 16)
		| (mask_m[8] << 14) | (mask_m[9] << 12)
		| (mask_m[10] << 10) | (mask_m[11] << 8)
		| (mask_m[12] << 6) | (mask_m[13] << 4)
		| (mask_m[14] << 2) | (mask_m[15] << 0);
	REG_WRITE(ah, AR_PHY_MASK_CTL, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_M_00_15, tmp_mask);

	tmp_mask = (mask_p[15] << 28)
		| (mask_p[14] << 26) | (mask_p[13] << 24)
		| (mask_p[12] << 22) | (mask_p[11] << 20)
		| (mask_p[10] << 18) | (mask_p[9] << 16)
		| (mask_p[8] << 14) | (mask_p[7] << 12)
		| (mask_p[6] << 10) | (mask_p[5] << 8)
		| (mask_p[4] << 6) | (mask_p[3] << 4)
		| (mask_p[2] << 2) | (mask_p[1] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK2_1, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_P_15_01, tmp_mask);
2081

S
Sujith 已提交
2082 2083 2084 2085 2086 2087 2088 2089 2090 2091
	tmp_mask = (mask_p[30] << 28)
		| (mask_p[29] << 26) | (mask_p[28] << 24)
		| (mask_p[27] << 22) | (mask_p[26] << 20)
		| (mask_p[25] << 18) | (mask_p[24] << 16)
		| (mask_p[23] << 14) | (mask_p[22] << 12)
		| (mask_p[21] << 10) | (mask_p[20] << 8)
		| (mask_p[19] << 6) | (mask_p[18] << 4)
		| (mask_p[17] << 2) | (mask_p[16] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK2_2, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_P_30_16, tmp_mask);
2092

S
Sujith 已提交
2093 2094 2095 2096 2097 2098 2099 2100 2101 2102
	tmp_mask = (mask_p[45] << 28)
		| (mask_p[44] << 26) | (mask_p[43] << 24)
		| (mask_p[42] << 22) | (mask_p[41] << 20)
		| (mask_p[40] << 18) | (mask_p[39] << 16)
		| (mask_p[38] << 14) | (mask_p[37] << 12)
		| (mask_p[36] << 10) | (mask_p[35] << 8)
		| (mask_p[34] << 6) | (mask_p[33] << 4)
		| (mask_p[32] << 2) | (mask_p[31] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK2_3, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_P_45_31, tmp_mask);
2103

S
Sujith 已提交
2104 2105 2106 2107 2108 2109 2110 2111 2112 2113
	tmp_mask = (mask_p[61] << 30) | (mask_p[60] << 28)
		| (mask_p[59] << 26) | (mask_p[58] << 24)
		| (mask_p[57] << 22) | (mask_p[56] << 20)
		| (mask_p[55] << 18) | (mask_p[54] << 16)
		| (mask_p[53] << 14) | (mask_p[52] << 12)
		| (mask_p[51] << 10) | (mask_p[50] << 8)
		| (mask_p[49] << 6) | (mask_p[48] << 4)
		| (mask_p[47] << 2) | (mask_p[46] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK2_4, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_P_61_45, tmp_mask);
2114 2115
}

2116
static void ath9k_hw_spur_mitigate(struct ath_hw *ah, struct ath9k_channel *chan)
2117
{
S
Sujith 已提交
2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132
	int bb_spur = AR_NO_SPUR;
	int bin, cur_bin;
	int spur_freq_sd;
	int spur_delta_phase;
	int denominator;
	int upper, lower, cur_vit_mask;
	int tmp, new;
	int i;
	int pilot_mask_reg[4] = { AR_PHY_TIMING7, AR_PHY_TIMING8,
			  AR_PHY_PILOT_MASK_01_30, AR_PHY_PILOT_MASK_31_60
	};
	int chan_mask_reg[4] = { AR_PHY_TIMING9, AR_PHY_TIMING10,
			 AR_PHY_CHANNEL_MASK_01_30, AR_PHY_CHANNEL_MASK_31_60
	};
	int inc[4] = { 0, 100, 0, 0 };
2133

S
Sujith 已提交
2134 2135 2136 2137 2138 2139
	int8_t mask_m[123];
	int8_t mask_p[123];
	int8_t mask_amt;
	int tmp_mask;
	int cur_bb_spur;
	bool is2GHz = IS_CHAN_2GHZ(chan);
2140

S
Sujith 已提交
2141 2142
	memset(&mask_m, 0, sizeof(int8_t) * 123);
	memset(&mask_p, 0, sizeof(int8_t) * 123);
2143

S
Sujith 已提交
2144
	for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
S
Sujith 已提交
2145
		cur_bb_spur = ah->eep_ops->get_spur_channel(ah, i, is2GHz);
S
Sujith 已提交
2146 2147 2148 2149 2150 2151 2152 2153
		if (AR_NO_SPUR == cur_bb_spur)
			break;
		cur_bb_spur = cur_bb_spur - (chan->channel * 10);
		if ((cur_bb_spur > -95) && (cur_bb_spur < 95)) {
			bb_spur = cur_bb_spur;
			break;
		}
	}
2154

S
Sujith 已提交
2155 2156
	if (AR_NO_SPUR == bb_spur)
		return;
2157

S
Sujith 已提交
2158
	bin = bb_spur * 32;
2159

S
Sujith 已提交
2160 2161 2162 2163 2164
	tmp = REG_READ(ah, AR_PHY_TIMING_CTRL4(0));
	new = tmp | (AR_PHY_TIMING_CTRL4_ENABLE_SPUR_RSSI |
		     AR_PHY_TIMING_CTRL4_ENABLE_SPUR_FILTER |
		     AR_PHY_TIMING_CTRL4_ENABLE_CHAN_MASK |
		     AR_PHY_TIMING_CTRL4_ENABLE_PILOT_MASK);
2165

S
Sujith 已提交
2166
	REG_WRITE(ah, AR_PHY_TIMING_CTRL4(0), new);
2167

S
Sujith 已提交
2168 2169 2170 2171 2172 2173
	new = (AR_PHY_SPUR_REG_MASK_RATE_CNTL |
	       AR_PHY_SPUR_REG_ENABLE_MASK_PPM |
	       AR_PHY_SPUR_REG_MASK_RATE_SELECT |
	       AR_PHY_SPUR_REG_ENABLE_VIT_SPUR_RSSI |
	       SM(SPUR_RSSI_THRESH, AR_PHY_SPUR_REG_SPUR_RSSI_THRESH));
	REG_WRITE(ah, AR_PHY_SPUR_REG, new);
2174

S
Sujith 已提交
2175 2176
	spur_delta_phase = ((bb_spur * 524288) / 100) &
		AR_PHY_TIMING11_SPUR_DELTA_PHASE;
2177

S
Sujith 已提交
2178 2179
	denominator = IS_CHAN_2GHZ(chan) ? 440 : 400;
	spur_freq_sd = ((bb_spur * 2048) / denominator) & 0x3ff;
2180

S
Sujith 已提交
2181 2182 2183 2184
	new = (AR_PHY_TIMING11_USE_SPUR_IN_AGC |
	       SM(spur_freq_sd, AR_PHY_TIMING11_SPUR_FREQ_SD) |
	       SM(spur_delta_phase, AR_PHY_TIMING11_SPUR_DELTA_PHASE));
	REG_WRITE(ah, AR_PHY_TIMING11, new);
2185

S
Sujith 已提交
2186 2187 2188
	cur_bin = -6000;
	upper = bin + 100;
	lower = bin - 100;
2189

S
Sujith 已提交
2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203
	for (i = 0; i < 4; i++) {
		int pilot_mask = 0;
		int chan_mask = 0;
		int bp = 0;
		for (bp = 0; bp < 30; bp++) {
			if ((cur_bin > lower) && (cur_bin < upper)) {
				pilot_mask = pilot_mask | 0x1 << bp;
				chan_mask = chan_mask | 0x1 << bp;
			}
			cur_bin += 100;
		}
		cur_bin += inc[i];
		REG_WRITE(ah, pilot_mask_reg[i], pilot_mask);
		REG_WRITE(ah, chan_mask_reg[i], chan_mask);
2204 2205
	}

S
Sujith 已提交
2206 2207 2208
	cur_vit_mask = 6100;
	upper = bin + 120;
	lower = bin - 120;
2209

S
Sujith 已提交
2210 2211
	for (i = 0; i < 123; i++) {
		if ((cur_vit_mask > lower) && (cur_vit_mask < upper)) {
2212

S
Sujith 已提交
2213
			/* workaround for gcc bug #37014 */
L
Luis R. Rodriguez 已提交
2214
			volatile int tmp_v = abs(cur_vit_mask - bin);
2215

L
Luis R. Rodriguez 已提交
2216
			if (tmp_v < 75)
S
Sujith 已提交
2217 2218 2219 2220 2221 2222 2223 2224 2225
				mask_amt = 1;
			else
				mask_amt = 0;
			if (cur_vit_mask < 0)
				mask_m[abs(cur_vit_mask / 100)] = mask_amt;
			else
				mask_p[cur_vit_mask / 100] = mask_amt;
		}
		cur_vit_mask -= 100;
2226 2227
	}

S
Sujith 已提交
2228 2229 2230 2231 2232 2233 2234 2235 2236 2237
	tmp_mask = (mask_m[46] << 30) | (mask_m[47] << 28)
		| (mask_m[48] << 26) | (mask_m[49] << 24)
		| (mask_m[50] << 22) | (mask_m[51] << 20)
		| (mask_m[52] << 18) | (mask_m[53] << 16)
		| (mask_m[54] << 14) | (mask_m[55] << 12)
		| (mask_m[56] << 10) | (mask_m[57] << 8)
		| (mask_m[58] << 6) | (mask_m[59] << 4)
		| (mask_m[60] << 2) | (mask_m[61] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK_1, tmp_mask);
	REG_WRITE(ah, AR_PHY_VIT_MASK2_M_46_61, tmp_mask);
2238

S
Sujith 已提交
2239 2240 2241 2242 2243 2244 2245 2246 2247 2248
	tmp_mask = (mask_m[31] << 28)
		| (mask_m[32] << 26) | (mask_m[33] << 24)
		| (mask_m[34] << 22) | (mask_m[35] << 20)
		| (mask_m[36] << 18) | (mask_m[37] << 16)
		| (mask_m[48] << 14) | (mask_m[39] << 12)
		| (mask_m[40] << 10) | (mask_m[41] << 8)
		| (mask_m[42] << 6) | (mask_m[43] << 4)
		| (mask_m[44] << 2) | (mask_m[45] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK_2, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_M_31_45, tmp_mask);
2249

S
Sujith 已提交
2250 2251 2252 2253 2254 2255 2256 2257 2258 2259
	tmp_mask = (mask_m[16] << 30) | (mask_m[16] << 28)
		| (mask_m[18] << 26) | (mask_m[18] << 24)
		| (mask_m[20] << 22) | (mask_m[20] << 20)
		| (mask_m[22] << 18) | (mask_m[22] << 16)
		| (mask_m[24] << 14) | (mask_m[24] << 12)
		| (mask_m[25] << 10) | (mask_m[26] << 8)
		| (mask_m[27] << 6) | (mask_m[28] << 4)
		| (mask_m[29] << 2) | (mask_m[30] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK_3, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_M_16_30, tmp_mask);
2260

S
Sujith 已提交
2261 2262 2263 2264 2265 2266 2267 2268 2269 2270
	tmp_mask = (mask_m[0] << 30) | (mask_m[1] << 28)
		| (mask_m[2] << 26) | (mask_m[3] << 24)
		| (mask_m[4] << 22) | (mask_m[5] << 20)
		| (mask_m[6] << 18) | (mask_m[7] << 16)
		| (mask_m[8] << 14) | (mask_m[9] << 12)
		| (mask_m[10] << 10) | (mask_m[11] << 8)
		| (mask_m[12] << 6) | (mask_m[13] << 4)
		| (mask_m[14] << 2) | (mask_m[15] << 0);
	REG_WRITE(ah, AR_PHY_MASK_CTL, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_M_00_15, tmp_mask);
2271

S
Sujith 已提交
2272 2273 2274 2275 2276 2277 2278 2279 2280 2281
	tmp_mask = (mask_p[15] << 28)
		| (mask_p[14] << 26) | (mask_p[13] << 24)
		| (mask_p[12] << 22) | (mask_p[11] << 20)
		| (mask_p[10] << 18) | (mask_p[9] << 16)
		| (mask_p[8] << 14) | (mask_p[7] << 12)
		| (mask_p[6] << 10) | (mask_p[5] << 8)
		| (mask_p[4] << 6) | (mask_p[3] << 4)
		| (mask_p[2] << 2) | (mask_p[1] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK2_1, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_P_15_01, tmp_mask);
2282

S
Sujith 已提交
2283 2284 2285 2286 2287 2288 2289 2290 2291 2292
	tmp_mask = (mask_p[30] << 28)
		| (mask_p[29] << 26) | (mask_p[28] << 24)
		| (mask_p[27] << 22) | (mask_p[26] << 20)
		| (mask_p[25] << 18) | (mask_p[24] << 16)
		| (mask_p[23] << 14) | (mask_p[22] << 12)
		| (mask_p[21] << 10) | (mask_p[20] << 8)
		| (mask_p[19] << 6) | (mask_p[18] << 4)
		| (mask_p[17] << 2) | (mask_p[16] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK2_2, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_P_30_16, tmp_mask);
2293

S
Sujith 已提交
2294 2295 2296 2297 2298 2299 2300 2301 2302 2303
	tmp_mask = (mask_p[45] << 28)
		| (mask_p[44] << 26) | (mask_p[43] << 24)
		| (mask_p[42] << 22) | (mask_p[41] << 20)
		| (mask_p[40] << 18) | (mask_p[39] << 16)
		| (mask_p[38] << 14) | (mask_p[37] << 12)
		| (mask_p[36] << 10) | (mask_p[35] << 8)
		| (mask_p[34] << 6) | (mask_p[33] << 4)
		| (mask_p[32] << 2) | (mask_p[31] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK2_3, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_P_45_31, tmp_mask);
2304

S
Sujith 已提交
2305 2306 2307 2308 2309 2310 2311 2312 2313 2314
	tmp_mask = (mask_p[61] << 30) | (mask_p[60] << 28)
		| (mask_p[59] << 26) | (mask_p[58] << 24)
		| (mask_p[57] << 22) | (mask_p[56] << 20)
		| (mask_p[55] << 18) | (mask_p[54] << 16)
		| (mask_p[53] << 14) | (mask_p[52] << 12)
		| (mask_p[51] << 10) | (mask_p[50] << 8)
		| (mask_p[49] << 6) | (mask_p[48] << 4)
		| (mask_p[47] << 2) | (mask_p[46] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK2_4, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_P_61_45, tmp_mask);
2315 2316
}

J
Johannes Berg 已提交
2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328
static void ath9k_enable_rfkill(struct ath_hw *ah)
{
	REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL,
		    AR_GPIO_INPUT_EN_VAL_RFSILENT_BB);

	REG_CLR_BIT(ah, AR_GPIO_INPUT_MUX2,
		    AR_GPIO_INPUT_MUX2_RFSILENT);

	ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
	REG_SET_BIT(ah, AR_PHY_TEST, RFSILENT_BB);
}

2329
int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
2330
		    bool bChannelChange)
2331 2332
{
	u32 saveLedState;
2333
	struct ath_softc *sc = ah->ah_sc;
2334
	struct ath9k_channel *curchan = ah->curchan;
2335 2336
	u32 saveDefAntenna;
	u32 macStaId1;
2337
	int i, rx_chainmask, r;
2338

2339 2340 2341
	ah->extprotspacing = sc->ht_extprotspacing;
	ah->txchainmask = sc->tx_chainmask;
	ah->rxchainmask = sc->rx_chainmask;
2342

2343 2344
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
		return -EIO;
2345 2346 2347 2348 2349

	if (curchan)
		ath9k_hw_getnf(ah, curchan);

	if (bChannelChange &&
2350 2351 2352
	    (ah->chip_fullsleep != true) &&
	    (ah->curchan != NULL) &&
	    (chan->channel != ah->curchan->channel) &&
2353
	    ((chan->channelFlags & CHANNEL_ALL) ==
2354
	     (ah->curchan->channelFlags & CHANNEL_ALL)) &&
2355
	    (!AR_SREV_9280(ah) || (!IS_CHAN_A_5MHZ_SPACED(chan) &&
2356
				   !IS_CHAN_A_5MHZ_SPACED(ah->curchan)))) {
2357

2358
		if (ath9k_hw_channel_change(ah, chan, sc->tx_chan_width)) {
2359
			ath9k_hw_loadnf(ah, ah->curchan);
2360
			ath9k_hw_start_nfcal(ah);
2361
			return 0;
2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376
		}
	}

	saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
	if (saveDefAntenna == 0)
		saveDefAntenna = 1;

	macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;

	saveLedState = REG_READ(ah, AR_CFG_LED) &
		(AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
		 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);

	ath9k_hw_mark_phy_inactive(ah);

2377 2378 2379 2380 2381 2382 2383
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_RADIO_RF_RST);
		udelay(50);
	}

2384
	if (!ath9k_hw_chip_reset(ah, chan)) {
S
Sujith 已提交
2385
		DPRINTF(ah->ah_sc, ATH_DBG_FATAL, "Chip reset failed\n");
2386
		return -EINVAL;
2387 2388
	}

2389 2390 2391 2392 2393 2394 2395 2396
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		ah->htc_reset_init = false;
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_GATE_MAC_CTL);
		udelay(50);
	}

2397 2398
	if (AR_SREV_9280_10_OR_LATER(ah))
		REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
2399

2400
	if (AR_SREV_9287_12_OR_LATER(ah)) {
2401 2402 2403 2404 2405 2406 2407 2408 2409
		/* Enable ASYNC FIFO */
		REG_SET_BIT(ah, AR_MAC_PCU_ASYNC_FIFO_REG3,
				AR_MAC_PCU_ASYNC_FIFO_REG3_DATAPATH_SEL);
		REG_SET_BIT(ah, AR_PHY_MODE, AR_PHY_MODE_ASYNCFIFO);
		REG_CLR_BIT(ah, AR_MAC_PCU_ASYNC_FIFO_REG3,
				AR_MAC_PCU_ASYNC_FIFO_REG3_SOFT_RESET);
		REG_SET_BIT(ah, AR_MAC_PCU_ASYNC_FIFO_REG3,
				AR_MAC_PCU_ASYNC_FIFO_REG3_SOFT_RESET);
	}
2410 2411 2412
	r = ath9k_hw_process_ini(ah, chan, sc->tx_chan_width);
	if (r)
		return r;
2413

2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430
	/* Setup MFP options for CCMP */
	if (AR_SREV_9280_20_OR_LATER(ah)) {
		/* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
		 * frames when constructing CCMP AAD. */
		REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
			      0xc7ff);
		ah->sw_mgmt_crypto = false;
	} else if (AR_SREV_9160_10_OR_LATER(ah)) {
		/* Disable hardware crypto for management frames */
		REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
		ah->sw_mgmt_crypto = true;
	} else
		ah->sw_mgmt_crypto = true;

2431 2432 2433 2434 2435 2436 2437 2438
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

	if (AR_SREV_9280_10_OR_LATER(ah))
		ath9k_hw_9280_spur_mitigate(ah, chan);
	else
		ath9k_hw_spur_mitigate(ah, chan);

2439
	ah->eep_ops->set_board_values(ah, chan);
2440 2441 2442

	ath9k_hw_decrease_chain_power(ah, chan);

S
Sujith 已提交
2443 2444
	REG_WRITE(ah, AR_STA_ID0, get_unaligned_le32(ah->macaddr));
	REG_WRITE(ah, AR_STA_ID1, get_unaligned_le16(ah->macaddr + 4)
2445 2446
		  | macStaId1
		  | AR_STA_ID1_RTS_USE_DEF
2447
		  | (ah->config.
2448
		     ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
2449 2450
		  | ah->sta_id1_defaults);
	ath9k_hw_set_operating_mode(ah, ah->opmode);
2451

S
Sujith 已提交
2452 2453
	REG_WRITE(ah, AR_BSSMSKL, get_unaligned_le32(sc->bssidmask));
	REG_WRITE(ah, AR_BSSMSKU, get_unaligned_le16(sc->bssidmask + 4));
2454 2455 2456

	REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);

S
Sujith 已提交
2457 2458 2459
	REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(sc->curbssid));
	REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(sc->curbssid + 4) |
		  ((sc->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
2460 2461 2462 2463 2464

	REG_WRITE(ah, AR_ISR, ~0);

	REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);

2465 2466 2467
	if (AR_SREV_9280_10_OR_LATER(ah))
		ath9k_hw_ar9280_set_channel(ah, chan);
	else
2468 2469
		if (!(ath9k_hw_set_channel(ah, chan)))
			return -EIO;
2470 2471 2472 2473

	for (i = 0; i < AR_NUM_DCU; i++)
		REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);

2474 2475
	ah->intr_txqs = 0;
	for (i = 0; i < ah->caps.total_queues; i++)
2476 2477
		ath9k_hw_resettxqueue(ah, i);

2478
	ath9k_hw_init_interrupt_masks(ah, ah->opmode);
2479 2480
	ath9k_hw_init_qos(ah);

2481
	if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
2482
		ath9k_enable_rfkill(ah);
J
Johannes Berg 已提交
2483

2484 2485
	ath9k_hw_init_user_settings(ah);

2486
	if (AR_SREV_9287_12_OR_LATER(ah)) {
2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501
		REG_WRITE(ah, AR_D_GBL_IFS_SIFS,
			  AR_D_GBL_IFS_SIFS_ASYNC_FIFO_DUR);
		REG_WRITE(ah, AR_D_GBL_IFS_SLOT,
			  AR_D_GBL_IFS_SLOT_ASYNC_FIFO_DUR);
		REG_WRITE(ah, AR_D_GBL_IFS_EIFS,
			  AR_D_GBL_IFS_EIFS_ASYNC_FIFO_DUR);

		REG_WRITE(ah, AR_TIME_OUT, AR_TIME_OUT_ACK_CTS_ASYNC_FIFO_DUR);
		REG_WRITE(ah, AR_USEC, AR_USEC_ASYNC_FIFO_DUR);

		REG_SET_BIT(ah, AR_MAC_PCU_LOGIC_ANALYZER,
			    AR_MAC_PCU_LOGIC_ANALYZER_DISBUG20768);
		REG_RMW_FIELD(ah, AR_AHB_MODE, AR_AHB_CUSTOM_BURST_EN,
			      AR_AHB_CUSTOM_BURST_ASYNC_FIFO_VAL);
	}
2502
	if (AR_SREV_9287_12_OR_LATER(ah)) {
2503 2504 2505 2506
		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
				AR_PCU_MISC_MODE2_ENABLE_AGGWEP);
	}

2507 2508 2509 2510 2511 2512 2513
	REG_WRITE(ah, AR_STA_ID1,
		  REG_READ(ah, AR_STA_ID1) | AR_STA_ID1_PRESERVE_SEQNUM);

	ath9k_hw_set_dma(ah);

	REG_WRITE(ah, AR_OBS, 8);

2514
	if (ah->config.intr_mitigation) {
2515 2516 2517 2518 2519 2520
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
	}

	ath9k_hw_init_bb(ah, chan);

2521
	if (!ath9k_hw_init_cal(ah, chan))
2522
		return -EIO;
2523

2524
	rx_chainmask = ah->rxchainmask;
2525 2526 2527 2528 2529 2530 2531
	if ((rx_chainmask == 0x5) || (rx_chainmask == 0x3)) {
		REG_WRITE(ah, AR_PHY_RX_CHAINMASK, rx_chainmask);
		REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, rx_chainmask);
	}

	REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);

2532 2533 2534
	/*
	 * For big endian systems turn on swapping for descriptors
	 */
2535 2536 2537 2538 2539
	if (AR_SREV_9100(ah)) {
		u32 mask;
		mask = REG_READ(ah, AR_CFG);
		if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
			DPRINTF(ah->ah_sc, ATH_DBG_RESET,
S
Sujith 已提交
2540
				"CFG Byte Swap Set 0x%x\n", mask);
2541 2542 2543 2544 2545
		} else {
			mask =
				INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
			REG_WRITE(ah, AR_CFG, mask);
			DPRINTF(ah->ah_sc, ATH_DBG_RESET,
S
Sujith 已提交
2546
				"Setting CFG 0x%x\n", REG_READ(ah, AR_CFG));
2547 2548
		}
	} else {
2549 2550 2551
		/* Configure AR9271 target WLAN */
                if (AR_SREV_9271(ah))
			REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
2552
#ifdef __BIG_ENDIAN
2553 2554
                else
			REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
2555 2556 2557
#endif
	}

2558 2559 2560
	if (ah->ah_sc->sc_flags & SC_OP_BTCOEX_ENABLED)
		ath9k_hw_btcoex_enable(ah);

2561
	return 0;
2562 2563
}

S
Sujith 已提交
2564 2565 2566
/************************/
/* Key Cache Management */
/************************/
2567

2568
bool ath9k_hw_keyreset(struct ath_hw *ah, u16 entry)
2569
{
S
Sujith 已提交
2570
	u32 keyType;
2571

2572
	if (entry >= ah->caps.keycache_size) {
S
Sujith 已提交
2573 2574
		DPRINTF(ah->ah_sc, ATH_DBG_FATAL,
			"keychache entry %u out of range\n", entry);
2575 2576 2577
		return false;
	}

S
Sujith 已提交
2578
	keyType = REG_READ(ah, AR_KEYTABLE_TYPE(entry));
2579

S
Sujith 已提交
2580 2581 2582 2583 2584 2585 2586 2587
	REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), AR_KEYTABLE_TYPE_CLR);
	REG_WRITE(ah, AR_KEYTABLE_MAC0(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_MAC1(entry), 0);
2588

S
Sujith 已提交
2589 2590
	if (keyType == AR_KEYTABLE_TYPE_TKIP && ATH9K_IS_MIC_ENABLED(ah)) {
		u16 micentry = entry + 64;
2591

S
Sujith 已提交
2592 2593 2594 2595
		REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), 0);
2596 2597 2598 2599 2600 2601

	}

	return true;
}

2602
bool ath9k_hw_keysetmac(struct ath_hw *ah, u16 entry, const u8 *mac)
2603
{
S
Sujith 已提交
2604
	u32 macHi, macLo;
2605

2606
	if (entry >= ah->caps.keycache_size) {
S
Sujith 已提交
2607 2608
		DPRINTF(ah->ah_sc, ATH_DBG_FATAL,
			"keychache entry %u out of range\n", entry);
S
Sujith 已提交
2609
		return false;
2610 2611
	}

S
Sujith 已提交
2612 2613 2614 2615 2616 2617 2618 2619 2620
	if (mac != NULL) {
		macHi = (mac[5] << 8) | mac[4];
		macLo = (mac[3] << 24) |
			(mac[2] << 16) |
			(mac[1] << 8) |
			mac[0];
		macLo >>= 1;
		macLo |= (macHi & 1) << 31;
		macHi >>= 1;
2621
	} else {
S
Sujith 已提交
2622
		macLo = macHi = 0;
2623
	}
S
Sujith 已提交
2624 2625
	REG_WRITE(ah, AR_KEYTABLE_MAC0(entry), macLo);
	REG_WRITE(ah, AR_KEYTABLE_MAC1(entry), macHi | AR_KEYTABLE_VALID);
2626

S
Sujith 已提交
2627
	return true;
2628 2629
}

2630
bool ath9k_hw_set_keycache_entry(struct ath_hw *ah, u16 entry,
S
Sujith 已提交
2631
				 const struct ath9k_keyval *k,
J
Jouni Malinen 已提交
2632
				 const u8 *mac)
2633
{
2634
	const struct ath9k_hw_capabilities *pCap = &ah->caps;
S
Sujith 已提交
2635 2636
	u32 key0, key1, key2, key3, key4;
	u32 keyType;
2637

S
Sujith 已提交
2638
	if (entry >= pCap->keycache_size) {
S
Sujith 已提交
2639 2640
		DPRINTF(ah->ah_sc, ATH_DBG_FATAL,
			"keycache entry %u out of range\n", entry);
S
Sujith 已提交
2641
		return false;
2642 2643
	}

S
Sujith 已提交
2644 2645 2646 2647 2648 2649
	switch (k->kv_type) {
	case ATH9K_CIPHER_AES_OCB:
		keyType = AR_KEYTABLE_TYPE_AES;
		break;
	case ATH9K_CIPHER_AES_CCM:
		if (!(pCap->hw_caps & ATH9K_HW_CAP_CIPHER_AESCCM)) {
S
Sujith 已提交
2650
			DPRINTF(ah->ah_sc, ATH_DBG_ANY,
S
Sujith 已提交
2651
				"AES-CCM not supported by mac rev 0x%x\n",
2652
				ah->hw_version.macRev);
S
Sujith 已提交
2653 2654 2655 2656 2657 2658 2659 2660
			return false;
		}
		keyType = AR_KEYTABLE_TYPE_CCM;
		break;
	case ATH9K_CIPHER_TKIP:
		keyType = AR_KEYTABLE_TYPE_TKIP;
		if (ATH9K_IS_MIC_ENABLED(ah)
		    && entry + 64 >= pCap->keycache_size) {
S
Sujith 已提交
2661
			DPRINTF(ah->ah_sc, ATH_DBG_ANY,
S
Sujith 已提交
2662
				"entry %u inappropriate for TKIP\n", entry);
S
Sujith 已提交
2663 2664 2665 2666
			return false;
		}
		break;
	case ATH9K_CIPHER_WEP:
2667
		if (k->kv_len < WLAN_KEY_LEN_WEP40) {
S
Sujith 已提交
2668
			DPRINTF(ah->ah_sc, ATH_DBG_ANY,
S
Sujith 已提交
2669
				"WEP key length %u too small\n", k->kv_len);
S
Sujith 已提交
2670 2671
			return false;
		}
2672
		if (k->kv_len <= WLAN_KEY_LEN_WEP40)
S
Sujith 已提交
2673
			keyType = AR_KEYTABLE_TYPE_40;
2674
		else if (k->kv_len <= WLAN_KEY_LEN_WEP104)
S
Sujith 已提交
2675 2676 2677 2678 2679 2680 2681 2682
			keyType = AR_KEYTABLE_TYPE_104;
		else
			keyType = AR_KEYTABLE_TYPE_128;
		break;
	case ATH9K_CIPHER_CLR:
		keyType = AR_KEYTABLE_TYPE_CLR;
		break;
	default:
S
Sujith 已提交
2683
		DPRINTF(ah->ah_sc, ATH_DBG_FATAL,
S
Sujith 已提交
2684
			"cipher %u not supported\n", k->kv_type);
S
Sujith 已提交
2685
		return false;
2686 2687
	}

J
Jouni Malinen 已提交
2688 2689 2690 2691 2692
	key0 = get_unaligned_le32(k->kv_val + 0);
	key1 = get_unaligned_le16(k->kv_val + 4);
	key2 = get_unaligned_le32(k->kv_val + 6);
	key3 = get_unaligned_le16(k->kv_val + 10);
	key4 = get_unaligned_le32(k->kv_val + 12);
2693
	if (k->kv_len <= WLAN_KEY_LEN_WEP104)
S
Sujith 已提交
2694
		key4 &= 0xff;
2695

2696 2697 2698 2699 2700 2701 2702
	/*
	 * Note: Key cache registers access special memory area that requires
	 * two 32-bit writes to actually update the values in the internal
	 * memory. Consequently, the exact order and pairs used here must be
	 * maintained.
	 */

S
Sujith 已提交
2703 2704
	if (keyType == AR_KEYTABLE_TYPE_TKIP && ATH9K_IS_MIC_ENABLED(ah)) {
		u16 micentry = entry + 64;
2705

2706 2707 2708 2709 2710 2711
		/*
		 * Write inverted key[47:0] first to avoid Michael MIC errors
		 * on frames that could be sent or received at the same time.
		 * The correct key will be written in the end once everything
		 * else is ready.
		 */
S
Sujith 已提交
2712 2713
		REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), ~key0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), ~key1);
2714 2715

		/* Write key[95:48] */
S
Sujith 已提交
2716 2717
		REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), key2);
		REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), key3);
2718 2719

		/* Write key[127:96] and key type */
S
Sujith 已提交
2720 2721
		REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), key4);
		REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), keyType);
2722 2723

		/* Write MAC address for the entry */
S
Sujith 已提交
2724
		(void) ath9k_hw_keysetmac(ah, entry, mac);
2725

2726
		if (ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA) {
2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738
			/*
			 * TKIP uses two key cache entries:
			 * Michael MIC TX/RX keys in the same key cache entry
			 * (idx = main index + 64):
			 * key0 [31:0] = RX key [31:0]
			 * key1 [15:0] = TX key [31:16]
			 * key1 [31:16] = reserved
			 * key2 [31:0] = RX key [63:32]
			 * key3 [15:0] = TX key [15:0]
			 * key3 [31:16] = reserved
			 * key4 [31:0] = TX key [63:32]
			 */
S
Sujith 已提交
2739
			u32 mic0, mic1, mic2, mic3, mic4;
2740

S
Sujith 已提交
2741 2742 2743 2744 2745
			mic0 = get_unaligned_le32(k->kv_mic + 0);
			mic2 = get_unaligned_le32(k->kv_mic + 4);
			mic1 = get_unaligned_le16(k->kv_txmic + 2) & 0xffff;
			mic3 = get_unaligned_le16(k->kv_txmic + 0) & 0xffff;
			mic4 = get_unaligned_le32(k->kv_txmic + 4);
2746 2747

			/* Write RX[31:0] and TX[31:16] */
S
Sujith 已提交
2748 2749
			REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), mic0);
			REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), mic1);
2750 2751

			/* Write RX[63:32] and TX[15:0] */
S
Sujith 已提交
2752 2753
			REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), mic2);
			REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), mic3);
2754 2755

			/* Write TX[63:32] and keyType(reserved) */
S
Sujith 已提交
2756 2757 2758
			REG_WRITE(ah, AR_KEYTABLE_KEY4(micentry), mic4);
			REG_WRITE(ah, AR_KEYTABLE_TYPE(micentry),
				  AR_KEYTABLE_TYPE_CLR);
2759

S
Sujith 已提交
2760
		} else {
2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776
			/*
			 * TKIP uses four key cache entries (two for group
			 * keys):
			 * Michael MIC TX/RX keys are in different key cache
			 * entries (idx = main index + 64 for TX and
			 * main index + 32 + 96 for RX):
			 * key0 [31:0] = TX/RX MIC key [31:0]
			 * key1 [31:0] = reserved
			 * key2 [31:0] = TX/RX MIC key [63:32]
			 * key3 [31:0] = reserved
			 * key4 [31:0] = reserved
			 *
			 * Upper layer code will call this function separately
			 * for TX and RX keys when these registers offsets are
			 * used.
			 */
S
Sujith 已提交
2777
			u32 mic0, mic2;
2778

S
Sujith 已提交
2779 2780
			mic0 = get_unaligned_le32(k->kv_mic + 0);
			mic2 = get_unaligned_le32(k->kv_mic + 4);
2781 2782

			/* Write MIC key[31:0] */
S
Sujith 已提交
2783 2784
			REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), mic0);
			REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), 0);
2785 2786

			/* Write MIC key[63:32] */
S
Sujith 已提交
2787 2788
			REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), mic2);
			REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), 0);
2789 2790

			/* Write TX[63:32] and keyType(reserved) */
S
Sujith 已提交
2791 2792 2793 2794
			REG_WRITE(ah, AR_KEYTABLE_KEY4(micentry), 0);
			REG_WRITE(ah, AR_KEYTABLE_TYPE(micentry),
				  AR_KEYTABLE_TYPE_CLR);
		}
2795 2796

		/* MAC address registers are reserved for the MIC entry */
S
Sujith 已提交
2797 2798
		REG_WRITE(ah, AR_KEYTABLE_MAC0(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_MAC1(micentry), 0);
2799 2800 2801 2802 2803 2804

		/*
		 * Write the correct (un-inverted) key[47:0] last to enable
		 * TKIP now that all other registers are set with correct
		 * values.
		 */
S
Sujith 已提交
2805 2806 2807
		REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), key0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), key1);
	} else {
2808
		/* Write key[47:0] */
S
Sujith 已提交
2809 2810
		REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), key0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), key1);
2811 2812

		/* Write key[95:48] */
S
Sujith 已提交
2813 2814
		REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), key2);
		REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), key3);
2815 2816

		/* Write key[127:96] and key type */
S
Sujith 已提交
2817 2818
		REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), key4);
		REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), keyType);
2819

2820
		/* Write MAC address for the entry */
S
Sujith 已提交
2821 2822
		(void) ath9k_hw_keysetmac(ah, entry, mac);
	}
2823 2824 2825 2826

	return true;
}

2827
bool ath9k_hw_keyisvalid(struct ath_hw *ah, u16 entry)
2828
{
2829
	if (entry < ah->caps.keycache_size) {
S
Sujith 已提交
2830 2831 2832 2833 2834
		u32 val = REG_READ(ah, AR_KEYTABLE_MAC1(entry));
		if (val & AR_KEYTABLE_VALID)
			return true;
	}
	return false;
2835 2836
}

S
Sujith 已提交
2837 2838 2839 2840
/******************************/
/* Power Management (Chipset) */
/******************************/

2841
static void ath9k_set_power_sleep(struct ath_hw *ah, int setChip)
2842
{
S
Sujith 已提交
2843 2844 2845 2846 2847 2848
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
	if (setChip) {
		REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
		if (!AR_SREV_9100(ah))
			REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
2849

2850
		REG_CLR_BIT(ah, (AR_RTC_RESET),
S
Sujith 已提交
2851 2852
			    AR_RTC_RESET_EN);
	}
2853 2854
}

2855
static void ath9k_set_power_network_sleep(struct ath_hw *ah, int setChip)
2856
{
S
Sujith 已提交
2857 2858
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
	if (setChip) {
2859
		struct ath9k_hw_capabilities *pCap = &ah->caps;
2860

S
Sujith 已提交
2861 2862 2863 2864 2865 2866
		if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
			REG_WRITE(ah, AR_RTC_FORCE_WAKE,
				  AR_RTC_FORCE_WAKE_ON_INT);
		} else {
			REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
				    AR_RTC_FORCE_WAKE_EN);
2867 2868 2869 2870
		}
	}
}

2871
static bool ath9k_hw_set_power_awake(struct ath_hw *ah, int setChip)
2872
{
S
Sujith 已提交
2873 2874
	u32 val;
	int i;
2875

S
Sujith 已提交
2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886
	if (setChip) {
		if ((REG_READ(ah, AR_RTC_STATUS) &
		     AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
			if (ath9k_hw_set_reset_reg(ah,
					   ATH9K_RESET_POWER_ON) != true) {
				return false;
			}
		}
		if (AR_SREV_9100(ah))
			REG_SET_BIT(ah, AR_RTC_RESET,
				    AR_RTC_RESET_EN);
2887

S
Sujith 已提交
2888 2889 2890
		REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
		udelay(50);
2891

S
Sujith 已提交
2892 2893 2894 2895 2896 2897 2898
		for (i = POWER_UP_TIME / 50; i > 0; i--) {
			val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
			if (val == AR_RTC_STATUS_ON)
				break;
			udelay(50);
			REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
				    AR_RTC_FORCE_WAKE_EN);
2899
		}
S
Sujith 已提交
2900
		if (i == 0) {
S
Sujith 已提交
2901
			DPRINTF(ah->ah_sc, ATH_DBG_FATAL,
S
Sujith 已提交
2902
				"Failed to wakeup in %uus\n", POWER_UP_TIME / 20);
S
Sujith 已提交
2903
			return false;
2904 2905 2906
		}
	}

S
Sujith 已提交
2907
	REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2908

S
Sujith 已提交
2909
	return true;
2910 2911
}

2912 2913
static bool ath9k_hw_setpower_nolock(struct ath_hw *ah,
				     enum ath9k_power_mode mode)
2914
{
2915
	int status = true, setChip = true;
S
Sujith 已提交
2916 2917 2918 2919 2920 2921 2922
	static const char *modes[] = {
		"AWAKE",
		"FULL-SLEEP",
		"NETWORK SLEEP",
		"UNDEFINED"
	};

2923 2924 2925
	if (ah->power_mode == mode)
		return status;

S
Sujith 已提交
2926 2927
	DPRINTF(ah->ah_sc, ATH_DBG_RESET, "%s -> %s\n",
		modes[ah->power_mode], modes[mode]);
S
Sujith 已提交
2928 2929 2930 2931 2932 2933 2934

	switch (mode) {
	case ATH9K_PM_AWAKE:
		status = ath9k_hw_set_power_awake(ah, setChip);
		break;
	case ATH9K_PM_FULL_SLEEP:
		ath9k_set_power_sleep(ah, setChip);
2935
		ah->chip_fullsleep = true;
S
Sujith 已提交
2936 2937 2938 2939
		break;
	case ATH9K_PM_NETWORK_SLEEP:
		ath9k_set_power_network_sleep(ah, setChip);
		break;
2940
	default:
S
Sujith 已提交
2941
		DPRINTF(ah->ah_sc, ATH_DBG_FATAL,
S
Sujith 已提交
2942
			"Unknown power mode %u\n", mode);
2943 2944
		return false;
	}
2945
	ah->power_mode = mode;
S
Sujith 已提交
2946 2947

	return status;
2948 2949
}

2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961
bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
{
	unsigned long flags;
	bool ret;

	spin_lock_irqsave(&ah->ah_sc->sc_pm_lock, flags);
	ret = ath9k_hw_setpower_nolock(ah, mode);
	spin_unlock_irqrestore(&ah->ah_sc->sc_pm_lock, flags);

	return ret;
}

2962 2963
void ath9k_ps_wakeup(struct ath_softc *sc)
{
2964 2965 2966 2967 2968 2969
	unsigned long flags;

	spin_lock_irqsave(&sc->sc_pm_lock, flags);
	if (++sc->ps_usecount != 1)
		goto unlock;

2970
	ath9k_hw_setpower_nolock(sc->sc_ah, ATH9K_PM_AWAKE);
2971 2972 2973

 unlock:
	spin_unlock_irqrestore(&sc->sc_pm_lock, flags);
2974 2975 2976 2977
}

void ath9k_ps_restore(struct ath_softc *sc)
{
2978 2979 2980 2981 2982 2983
	unsigned long flags;

	spin_lock_irqsave(&sc->sc_pm_lock, flags);
	if (--sc->ps_usecount != 0)
		goto unlock;

2984 2985 2986 2987 2988 2989
	if (sc->ps_enabled &&
	    !(sc->sc_flags & (SC_OP_WAIT_FOR_BEACON |
			      SC_OP_WAIT_FOR_CAB |
			      SC_OP_WAIT_FOR_PSPOLL_DATA |
			      SC_OP_WAIT_FOR_TX_ACK)))
		ath9k_hw_setpower_nolock(sc->sc_ah, ATH9K_PM_NETWORK_SLEEP);
2990 2991 2992

 unlock:
	spin_unlock_irqrestore(&sc->sc_pm_lock, flags);
2993 2994
}

2995 2996 2997 2998 2999 3000 3001 3002 3003
/*
 * Helper for ASPM support.
 *
 * Disable PLL when in L0s as well as receiver clock when in L1.
 * This power saving option must be enabled through the SerDes.
 *
 * Programming the SerDes must go through the same 288 bit serial shift
 * register as the other analog registers.  Hence the 9 writes.
 */
3004
void ath9k_hw_configpcipowersave(struct ath_hw *ah, int restore)
3005
{
S
Sujith 已提交
3006
	u8 i;
3007

3008
	if (ah->is_pciexpress != true)
S
Sujith 已提交
3009
		return;
3010

3011
	/* Do not touch SerDes registers */
3012
	if (ah->config.pcie_powersave_enable == 2)
S
Sujith 已提交
3013 3014
		return;

3015
	/* Nothing to do on restore for 11N */
S
Sujith 已提交
3016 3017 3018 3019
	if (restore)
		return;

	if (AR_SREV_9280_20_OR_LATER(ah)) {
3020 3021 3022
		/*
		 * AR9280 2.0 or later chips use SerDes values from the
		 * initvals.h initialized depending on chipset during
3023
		 * ath9k_hw_init()
3024
		 */
3025 3026 3027
		for (i = 0; i < ah->iniPcieSerdes.ia_rows; i++) {
			REG_WRITE(ah, INI_RA(&ah->iniPcieSerdes, i, 0),
				  INI_RA(&ah->iniPcieSerdes, i, 1));
3028
		}
S
Sujith 已提交
3029
	} else if (AR_SREV_9280(ah) &&
3030
		   (ah->hw_version.macRev == AR_SREV_REVISION_9280_10)) {
S
Sujith 已提交
3031 3032 3033
		REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fd00);
		REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);

3034
		/* RX shut off when elecidle is asserted */
S
Sujith 已提交
3035 3036 3037 3038
		REG_WRITE(ah, AR_PCIE_SERDES, 0xa8000019);
		REG_WRITE(ah, AR_PCIE_SERDES, 0x13160820);
		REG_WRITE(ah, AR_PCIE_SERDES, 0xe5980560);

3039
		/* Shut off CLKREQ active in L1 */
3040
		if (ah->config.pcie_clock_req)
S
Sujith 已提交
3041 3042 3043 3044 3045 3046 3047 3048
			REG_WRITE(ah, AR_PCIE_SERDES, 0x401deffc);
		else
			REG_WRITE(ah, AR_PCIE_SERDES, 0x401deffd);

		REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
		REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
		REG_WRITE(ah, AR_PCIE_SERDES, 0x00043007);

3049
		/* Load the new settings */
S
Sujith 已提交
3050 3051 3052 3053 3054
		REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);

	} else {
		REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
		REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
3055 3056

		/* RX shut off when elecidle is asserted */
S
Sujith 已提交
3057 3058 3059
		REG_WRITE(ah, AR_PCIE_SERDES, 0x28000039);
		REG_WRITE(ah, AR_PCIE_SERDES, 0x53160824);
		REG_WRITE(ah, AR_PCIE_SERDES, 0xe5980579);
3060 3061 3062 3063 3064

		/*
		 * Ignore ah->ah_config.pcie_clock_req setting for
		 * pre-AR9280 11n
		 */
S
Sujith 已提交
3065
		REG_WRITE(ah, AR_PCIE_SERDES, 0x001defff);
3066

S
Sujith 已提交
3067 3068 3069
		REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
		REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
		REG_WRITE(ah, AR_PCIE_SERDES, 0x000e3007);
3070 3071

		/* Load the new settings */
S
Sujith 已提交
3072
		REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
3073 3074
	}

3075 3076
	udelay(1000);

3077
	/* set bit 19 to allow forcing of pcie core into L1 state */
S
Sujith 已提交
3078 3079
	REG_SET_BIT(ah, AR_PCIE_PM_CTRL, AR_PCIE_PM_CTRL_ENA);

3080
	/* Several PCIe massages to ensure proper behaviour */
3081 3082
	if (ah->config.pcie_waen) {
		REG_WRITE(ah, AR_WA, ah->config.pcie_waen);
S
Sujith 已提交
3083
	} else {
3084
		if (AR_SREV_9285(ah) || AR_SREV_9271(ah) || AR_SREV_9287(ah))
3085
			REG_WRITE(ah, AR_WA, AR9285_WA_DEFAULT);
3086 3087 3088 3089
		/*
		 * On AR9280 chips bit 22 of 0x4004 needs to be set to
		 * otherwise card may disappear.
		 */
3090 3091
		else if (AR_SREV_9280(ah))
			REG_WRITE(ah, AR_WA, AR9280_WA_DEFAULT);
S
Sujith 已提交
3092
		else
3093
			REG_WRITE(ah, AR_WA, AR_WA_DEFAULT);
S
Sujith 已提交
3094
	}
3095 3096
}

S
Sujith 已提交
3097 3098 3099 3100
/**********************/
/* Interrupt Handling */
/**********************/

3101
bool ath9k_hw_intrpend(struct ath_hw *ah)
3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116 3117 3118 3119
{
	u32 host_isr;

	if (AR_SREV_9100(ah))
		return true;

	host_isr = REG_READ(ah, AR_INTR_ASYNC_CAUSE);
	if ((host_isr & AR_INTR_MAC_IRQ) && (host_isr != AR_INTR_SPURIOUS))
		return true;

	host_isr = REG_READ(ah, AR_INTR_SYNC_CAUSE);
	if ((host_isr & AR_INTR_SYNC_DEFAULT)
	    && (host_isr != AR_INTR_SPURIOUS))
		return true;

	return false;
}

3120
bool ath9k_hw_getisr(struct ath_hw *ah, enum ath9k_int *masked)
3121 3122 3123
{
	u32 isr = 0;
	u32 mask2 = 0;
3124
	struct ath9k_hw_capabilities *pCap = &ah->caps;
3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135
	u32 sync_cause = 0;
	bool fatal_int = false;

	if (!AR_SREV_9100(ah)) {
		if (REG_READ(ah, AR_INTR_ASYNC_CAUSE) & AR_INTR_MAC_IRQ) {
			if ((REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M)
			    == AR_RTC_STATUS_ON) {
				isr = REG_READ(ah, AR_ISR);
			}
		}

S
Sujith 已提交
3136 3137
		sync_cause = REG_READ(ah, AR_INTR_SYNC_CAUSE) &
			AR_INTR_SYNC_DEFAULT;
3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163

		*masked = 0;

		if (!isr && !sync_cause)
			return false;
	} else {
		*masked = 0;
		isr = REG_READ(ah, AR_ISR);
	}

	if (isr) {
		if (isr & AR_ISR_BCNMISC) {
			u32 isr2;
			isr2 = REG_READ(ah, AR_ISR_S2);
			if (isr2 & AR_ISR_S2_TIM)
				mask2 |= ATH9K_INT_TIM;
			if (isr2 & AR_ISR_S2_DTIM)
				mask2 |= ATH9K_INT_DTIM;
			if (isr2 & AR_ISR_S2_DTIMSYNC)
				mask2 |= ATH9K_INT_DTIMSYNC;
			if (isr2 & (AR_ISR_S2_CABEND))
				mask2 |= ATH9K_INT_CABEND;
			if (isr2 & AR_ISR_S2_GTT)
				mask2 |= ATH9K_INT_GTT;
			if (isr2 & AR_ISR_S2_CST)
				mask2 |= ATH9K_INT_CST;
3164 3165
			if (isr2 & AR_ISR_S2_TSFOOR)
				mask2 |= ATH9K_INT_TSFOOR;
3166 3167 3168 3169 3170 3171 3172 3173 3174 3175
		}

		isr = REG_READ(ah, AR_ISR_RAC);
		if (isr == 0xffffffff) {
			*masked = 0;
			return false;
		}

		*masked = isr & ATH9K_INT_COMMON;

3176
		if (ah->config.intr_mitigation) {
3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190
			if (isr & (AR_ISR_RXMINTR | AR_ISR_RXINTM))
				*masked |= ATH9K_INT_RX;
		}

		if (isr & (AR_ISR_RXOK | AR_ISR_RXERR))
			*masked |= ATH9K_INT_RX;
		if (isr &
		    (AR_ISR_TXOK | AR_ISR_TXDESC | AR_ISR_TXERR |
		     AR_ISR_TXEOL)) {
			u32 s0_s, s1_s;

			*masked |= ATH9K_INT_TX;

			s0_s = REG_READ(ah, AR_ISR_S0_S);
3191 3192
			ah->intr_txqs |= MS(s0_s, AR_ISR_S0_QCU_TXOK);
			ah->intr_txqs |= MS(s0_s, AR_ISR_S0_QCU_TXDESC);
3193 3194

			s1_s = REG_READ(ah, AR_ISR_S1_S);
3195 3196
			ah->intr_txqs |= MS(s1_s, AR_ISR_S1_QCU_TXERR);
			ah->intr_txqs |= MS(s1_s, AR_ISR_S1_QCU_TXEOL);
3197 3198 3199 3200
		}

		if (isr & AR_ISR_RXORN) {
			DPRINTF(ah->ah_sc, ATH_DBG_INTERRUPT,
S
Sujith 已提交
3201
				"receive FIFO overrun interrupt\n");
3202 3203 3204
		}

		if (!AR_SREV_9100(ah)) {
3205
			if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
3206 3207 3208 3209 3210 3211 3212 3213
				u32 isr5 = REG_READ(ah, AR_ISR_S5_S);
				if (isr5 & AR_ISR_S5_TIM_TIMER)
					*masked |= ATH9K_INT_TIM_TIMER;
			}
		}

		*masked |= mask2;
	}
S
Sujith 已提交
3214

3215 3216
	if (AR_SREV_9100(ah))
		return true;
S
Sujith 已提交
3217

3218 3219 3220 3221 3222 3223 3224 3225 3226 3227 3228 3229 3230 3231 3232 3233 3234
	if (isr & AR_ISR_GENTMR) {
		u32 s5_s;

		s5_s = REG_READ(ah, AR_ISR_S5_S);
		if (isr & AR_ISR_GENTMR) {
			ah->intr_gen_timer_trigger =
				MS(s5_s, AR_ISR_S5_GENTIMER_TRIG);

			ah->intr_gen_timer_thresh =
				MS(s5_s, AR_ISR_S5_GENTIMER_THRESH);

			if (ah->intr_gen_timer_trigger)
				*masked |= ATH9K_INT_GENTIMER;

		}
	}

3235 3236 3237 3238 3239 3240 3241 3242 3243
	if (sync_cause) {
		fatal_int =
			(sync_cause &
			 (AR_INTR_SYNC_HOST1_FATAL | AR_INTR_SYNC_HOST1_PERR))
			? true : false;

		if (fatal_int) {
			if (sync_cause & AR_INTR_SYNC_HOST1_FATAL) {
				DPRINTF(ah->ah_sc, ATH_DBG_ANY,
S
Sujith 已提交
3244
					"received PCI FATAL interrupt\n");
3245 3246 3247
			}
			if (sync_cause & AR_INTR_SYNC_HOST1_PERR) {
				DPRINTF(ah->ah_sc, ATH_DBG_ANY,
S
Sujith 已提交
3248
					"received PCI PERR interrupt\n");
3249
			}
3250
			*masked |= ATH9K_INT_FATAL;
3251 3252 3253
		}
		if (sync_cause & AR_INTR_SYNC_RADM_CPL_TIMEOUT) {
			DPRINTF(ah->ah_sc, ATH_DBG_INTERRUPT,
S
Sujith 已提交
3254
				"AR_INTR_SYNC_RADM_CPL_TIMEOUT\n");
3255 3256 3257 3258 3259 3260
			REG_WRITE(ah, AR_RC, AR_RC_HOSTIF);
			REG_WRITE(ah, AR_RC, 0);
			*masked |= ATH9K_INT_FATAL;
		}
		if (sync_cause & AR_INTR_SYNC_LOCAL_TIMEOUT) {
			DPRINTF(ah->ah_sc, ATH_DBG_INTERRUPT,
S
Sujith 已提交
3261
				"AR_INTR_SYNC_LOCAL_TIMEOUT\n");
3262 3263 3264 3265 3266
		}

		REG_WRITE(ah, AR_INTR_SYNC_CAUSE_CLR, sync_cause);
		(void) REG_READ(ah, AR_INTR_SYNC_CAUSE_CLR);
	}
S
Sujith 已提交
3267

3268 3269 3270
	return true;
}

3271
enum ath9k_int ath9k_hw_set_interrupts(struct ath_hw *ah, enum ath9k_int ints)
3272
{
3273
	u32 omask = ah->mask_reg;
3274
	u32 mask, mask2;
3275
	struct ath9k_hw_capabilities *pCap = &ah->caps;
3276

S
Sujith 已提交
3277
	DPRINTF(ah->ah_sc, ATH_DBG_INTERRUPT, "0x%x => 0x%x\n", omask, ints);
3278 3279

	if (omask & ATH9K_INT_GLOBAL) {
S
Sujith 已提交
3280
		DPRINTF(ah->ah_sc, ATH_DBG_INTERRUPT, "disable IER\n");
3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291 3292 3293 3294 3295
		REG_WRITE(ah, AR_IER, AR_IER_DISABLE);
		(void) REG_READ(ah, AR_IER);
		if (!AR_SREV_9100(ah)) {
			REG_WRITE(ah, AR_INTR_ASYNC_ENABLE, 0);
			(void) REG_READ(ah, AR_INTR_ASYNC_ENABLE);

			REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
			(void) REG_READ(ah, AR_INTR_SYNC_ENABLE);
		}
	}

	mask = ints & ATH9K_INT_COMMON;
	mask2 = 0;

	if (ints & ATH9K_INT_TX) {
3296
		if (ah->txok_interrupt_mask)
3297
			mask |= AR_IMR_TXOK;
3298
		if (ah->txdesc_interrupt_mask)
3299
			mask |= AR_IMR_TXDESC;
3300
		if (ah->txerr_interrupt_mask)
3301
			mask |= AR_IMR_TXERR;
3302
		if (ah->txeol_interrupt_mask)
3303 3304 3305 3306
			mask |= AR_IMR_TXEOL;
	}
	if (ints & ATH9K_INT_RX) {
		mask |= AR_IMR_RXERR;
3307
		if (ah->config.intr_mitigation)
3308 3309 3310
			mask |= AR_IMR_RXMINTR | AR_IMR_RXINTM;
		else
			mask |= AR_IMR_RXOK | AR_IMR_RXDESC;
3311
		if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP))
3312 3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323
			mask |= AR_IMR_GENTMR;
	}

	if (ints & (ATH9K_INT_BMISC)) {
		mask |= AR_IMR_BCNMISC;
		if (ints & ATH9K_INT_TIM)
			mask2 |= AR_IMR_S2_TIM;
		if (ints & ATH9K_INT_DTIM)
			mask2 |= AR_IMR_S2_DTIM;
		if (ints & ATH9K_INT_DTIMSYNC)
			mask2 |= AR_IMR_S2_DTIMSYNC;
		if (ints & ATH9K_INT_CABEND)
3324 3325 3326
			mask2 |= AR_IMR_S2_CABEND;
		if (ints & ATH9K_INT_TSFOOR)
			mask2 |= AR_IMR_S2_TSFOOR;
3327 3328 3329 3330 3331 3332 3333 3334 3335 3336
	}

	if (ints & (ATH9K_INT_GTT | ATH9K_INT_CST)) {
		mask |= AR_IMR_BCNMISC;
		if (ints & ATH9K_INT_GTT)
			mask2 |= AR_IMR_S2_GTT;
		if (ints & ATH9K_INT_CST)
			mask2 |= AR_IMR_S2_CST;
	}

S
Sujith 已提交
3337
	DPRINTF(ah->ah_sc, ATH_DBG_INTERRUPT, "new IMR 0x%x\n", mask);
3338 3339 3340 3341 3342 3343 3344 3345 3346
	REG_WRITE(ah, AR_IMR, mask);
	mask = REG_READ(ah, AR_IMR_S2) & ~(AR_IMR_S2_TIM |
					   AR_IMR_S2_DTIM |
					   AR_IMR_S2_DTIMSYNC |
					   AR_IMR_S2_CABEND |
					   AR_IMR_S2_CABTO |
					   AR_IMR_S2_TSFOOR |
					   AR_IMR_S2_GTT | AR_IMR_S2_CST);
	REG_WRITE(ah, AR_IMR_S2, mask | mask2);
3347
	ah->mask_reg = ints;
3348

3349
	if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
3350 3351 3352 3353 3354 3355 3356
		if (ints & ATH9K_INT_TIM_TIMER)
			REG_SET_BIT(ah, AR_IMR_S5, AR_IMR_S5_TIM_TIMER);
		else
			REG_CLR_BIT(ah, AR_IMR_S5, AR_IMR_S5_TIM_TIMER);
	}

	if (ints & ATH9K_INT_GLOBAL) {
S
Sujith 已提交
3357
		DPRINTF(ah->ah_sc, ATH_DBG_INTERRUPT, "enable IER\n");
3358 3359 3360 3361 3362 3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373 3374 3375 3376
		REG_WRITE(ah, AR_IER, AR_IER_ENABLE);
		if (!AR_SREV_9100(ah)) {
			REG_WRITE(ah, AR_INTR_ASYNC_ENABLE,
				  AR_INTR_MAC_IRQ);
			REG_WRITE(ah, AR_INTR_ASYNC_MASK, AR_INTR_MAC_IRQ);


			REG_WRITE(ah, AR_INTR_SYNC_ENABLE,
				  AR_INTR_SYNC_DEFAULT);
			REG_WRITE(ah, AR_INTR_SYNC_MASK,
				  AR_INTR_SYNC_DEFAULT);
		}
		DPRINTF(ah->ah_sc, ATH_DBG_INTERRUPT, "AR_IMR 0x%x IER 0x%x\n",
			 REG_READ(ah, AR_IMR), REG_READ(ah, AR_IER));
	}

	return omask;
}

S
Sujith 已提交
3377 3378 3379 3380
/*******************/
/* Beacon Handling */
/*******************/

3381
void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
3382 3383 3384
{
	int flags = 0;

3385
	ah->beacon_interval = beacon_period;
3386

3387
	switch (ah->opmode) {
3388 3389
	case NL80211_IFTYPE_STATION:
	case NL80211_IFTYPE_MONITOR:
3390 3391 3392 3393 3394
		REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
		REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, 0xffff);
		REG_WRITE(ah, AR_NEXT_SWBA, 0x7ffff);
		flags |= AR_TBTT_TIMER_EN;
		break;
3395
	case NL80211_IFTYPE_ADHOC:
3396
	case NL80211_IFTYPE_MESH_POINT:
3397 3398 3399 3400
		REG_SET_BIT(ah, AR_TXCFG,
			    AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
		REG_WRITE(ah, AR_NEXT_NDP_TIMER,
			  TU_TO_USEC(next_beacon +
3401 3402
				     (ah->atim_window ? ah->
				      atim_window : 1)));
3403
		flags |= AR_NDP_TIMER_EN;
3404
	case NL80211_IFTYPE_AP:
3405 3406 3407
		REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
		REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT,
			  TU_TO_USEC(next_beacon -
3408
				     ah->config.
3409
				     dma_beacon_response_time));
3410 3411
		REG_WRITE(ah, AR_NEXT_SWBA,
			  TU_TO_USEC(next_beacon -
3412
				     ah->config.
3413
				     sw_beacon_response_time));
3414 3415 3416
		flags |=
			AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
		break;
3417 3418 3419
	default:
		DPRINTF(ah->ah_sc, ATH_DBG_BEACON,
			"%s: unsupported opmode: %d\n",
3420
			__func__, ah->opmode);
3421 3422
		return;
		break;
3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438
	}

	REG_WRITE(ah, AR_BEACON_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_SWBA_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_NDP_PERIOD, TU_TO_USEC(beacon_period));

	beacon_period &= ~ATH9K_BEACON_ENA;
	if (beacon_period & ATH9K_BEACON_RESET_TSF) {
		beacon_period &= ~ATH9K_BEACON_RESET_TSF;
		ath9k_hw_reset_tsf(ah);
	}

	REG_SET_BIT(ah, AR_TIMER_MODE, flags);
}

3439
void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
S
Sujith 已提交
3440
				    const struct ath9k_beacon_state *bs)
3441 3442
{
	u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
3443
	struct ath9k_hw_capabilities *pCap = &ah->caps;
3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460 3461 3462 3463 3464 3465 3466 3467 3468

	REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));

	REG_WRITE(ah, AR_BEACON_PERIOD,
		  TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
		  TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));

	REG_RMW_FIELD(ah, AR_RSSI_THR,
		      AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);

	beaconintval = bs->bs_intval & ATH9K_BEACON_PERIOD;

	if (bs->bs_sleepduration > beaconintval)
		beaconintval = bs->bs_sleepduration;

	dtimperiod = bs->bs_dtimperiod;
	if (bs->bs_sleepduration > dtimperiod)
		dtimperiod = bs->bs_sleepduration;

	if (beaconintval == dtimperiod)
		nextTbtt = bs->bs_nextdtim;
	else
		nextTbtt = bs->bs_nexttbtt;

S
Sujith 已提交
3469 3470 3471 3472
	DPRINTF(ah->ah_sc, ATH_DBG_BEACON, "next DTIM %d\n", bs->bs_nextdtim);
	DPRINTF(ah->ah_sc, ATH_DBG_BEACON, "next beacon %d\n", nextTbtt);
	DPRINTF(ah->ah_sc, ATH_DBG_BEACON, "beacon period %d\n", beaconintval);
	DPRINTF(ah->ah_sc, ATH_DBG_BEACON, "DTIM period %d\n", dtimperiod);
3473

S
Sujith 已提交
3474 3475 3476
	REG_WRITE(ah, AR_NEXT_DTIM,
		  TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
	REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
3477

S
Sujith 已提交
3478 3479 3480
	REG_WRITE(ah, AR_SLEEP1,
		  SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
		  | AR_SLEEP1_ASSUME_DTIM);
3481

S
Sujith 已提交
3482 3483 3484 3485
	if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
		beacontimeout = (BEACON_TIMEOUT_VAL << 3);
	else
		beacontimeout = MIN_BEACON_TIMEOUT_VAL;
3486

S
Sujith 已提交
3487 3488
	REG_WRITE(ah, AR_SLEEP2,
		  SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
3489

S
Sujith 已提交
3490 3491
	REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
	REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
3492

S
Sujith 已提交
3493 3494 3495
	REG_SET_BIT(ah, AR_TIMER_MODE,
		    AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
		    AR_DTIM_TIMER_EN);
3496

3497 3498
	/* TSF Out of Range Threshold */
	REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
3499 3500
}

S
Sujith 已提交
3501 3502 3503 3504
/*******************/
/* HW Capabilities */
/*******************/

3505
void ath9k_hw_fill_cap_info(struct ath_hw *ah)
3506
{
3507
	struct ath9k_hw_capabilities *pCap = &ah->caps;
3508
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
3509
	struct ath_btcoex_info *btcoex_info = &ah->ah_sc->btcoex_info;
3510

S
Sujith 已提交
3511
	u16 capField = 0, eeval;
3512

S
Sujith 已提交
3513
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
3514
	regulatory->current_rd = eeval;
3515

S
Sujith 已提交
3516
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_1);
3517 3518
	if (AR_SREV_9285_10_OR_LATER(ah))
		eeval |= AR9285_RDEXT_DEFAULT;
3519
	regulatory->current_rd_ext = eeval;
3520

S
Sujith 已提交
3521
	capField = ah->eep_ops->get_eeprom(ah, EEP_OP_CAP);
S
Sujith 已提交
3522

3523
	if (ah->opmode != NL80211_IFTYPE_AP &&
3524
	    ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
3525 3526 3527 3528 3529
		if (regulatory->current_rd == 0x64 ||
		    regulatory->current_rd == 0x65)
			regulatory->current_rd += 5;
		else if (regulatory->current_rd == 0x41)
			regulatory->current_rd = 0x43;
S
Sujith 已提交
3530
		DPRINTF(ah->ah_sc, ATH_DBG_REGULATORY,
3531
			"regdomain mapped to 0x%x\n", regulatory->current_rd);
S
Sujith 已提交
3532
	}
3533

S
Sujith 已提交
3534
	eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
S
Sujith 已提交
3535
	bitmap_zero(pCap->wireless_modes, ATH9K_MODE_MAX);
3536

S
Sujith 已提交
3537 3538
	if (eeval & AR5416_OPFLAGS_11A) {
		set_bit(ATH9K_MODE_11A, pCap->wireless_modes);
3539
		if (ah->config.ht_enable) {
S
Sujith 已提交
3540 3541 3542 3543 3544 3545 3546 3547 3548
			if (!(eeval & AR5416_OPFLAGS_N_5G_HT20))
				set_bit(ATH9K_MODE_11NA_HT20,
					pCap->wireless_modes);
			if (!(eeval & AR5416_OPFLAGS_N_5G_HT40)) {
				set_bit(ATH9K_MODE_11NA_HT40PLUS,
					pCap->wireless_modes);
				set_bit(ATH9K_MODE_11NA_HT40MINUS,
					pCap->wireless_modes);
			}
3549 3550 3551
		}
	}

S
Sujith 已提交
3552 3553
	if (eeval & AR5416_OPFLAGS_11G) {
		set_bit(ATH9K_MODE_11G, pCap->wireless_modes);
3554
		if (ah->config.ht_enable) {
S
Sujith 已提交
3555 3556 3557 3558 3559 3560 3561 3562 3563 3564
			if (!(eeval & AR5416_OPFLAGS_N_2G_HT20))
				set_bit(ATH9K_MODE_11NG_HT20,
					pCap->wireless_modes);
			if (!(eeval & AR5416_OPFLAGS_N_2G_HT40)) {
				set_bit(ATH9K_MODE_11NG_HT40PLUS,
					pCap->wireless_modes);
				set_bit(ATH9K_MODE_11NG_HT40MINUS,
					pCap->wireless_modes);
			}
		}
3565
	}
S
Sujith 已提交
3566

S
Sujith 已提交
3567
	pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
3568 3569 3570 3571
	/*
	 * For AR9271 we will temporarilly uses the rx chainmax as read from
	 * the EEPROM.
	 */
3572
	if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
3573 3574 3575
	    !(eeval & AR5416_OPFLAGS_11A) &&
	    !(AR_SREV_9271(ah)))
		/* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
3576 3577
		pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
	else
3578
		/* Use rx_chainmask from EEPROM. */
3579
		pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
3580

3581
	if (!(AR_SREV_9280(ah) && (ah->hw_version.macRev == 0)))
3582
		ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
3583

S
Sujith 已提交
3584 3585
	pCap->low_2ghz_chan = 2312;
	pCap->high_2ghz_chan = 2732;
3586

S
Sujith 已提交
3587 3588
	pCap->low_5ghz_chan = 4920;
	pCap->high_5ghz_chan = 6100;
3589

S
Sujith 已提交
3590 3591 3592
	pCap->hw_caps &= ~ATH9K_HW_CAP_CIPHER_CKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_CIPHER_TKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_CIPHER_AESCCM;
3593

S
Sujith 已提交
3594 3595 3596
	pCap->hw_caps &= ~ATH9K_HW_CAP_MIC_CKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_MIC_TKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_MIC_AESCCM;
3597

3598
	if (ah->config.ht_enable)
S
Sujith 已提交
3599 3600 3601
		pCap->hw_caps |= ATH9K_HW_CAP_HT;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
3602

S
Sujith 已提交
3603 3604 3605 3606
	pCap->hw_caps |= ATH9K_HW_CAP_GTT;
	pCap->hw_caps |= ATH9K_HW_CAP_VEOL;
	pCap->hw_caps |= ATH9K_HW_CAP_BSSIDMASK;
	pCap->hw_caps &= ~ATH9K_HW_CAP_MCAST_KEYSEARCH;
3607

S
Sujith 已提交
3608 3609 3610 3611 3612
	if (capField & AR_EEPROM_EEPCAP_MAXQCU)
		pCap->total_queues =
			MS(capField, AR_EEPROM_EEPCAP_MAXQCU);
	else
		pCap->total_queues = ATH9K_NUM_TX_QUEUES;
3613

S
Sujith 已提交
3614 3615 3616 3617 3618
	if (capField & AR_EEPROM_EEPCAP_KC_ENTRIES)
		pCap->keycache_size =
			1 << MS(capField, AR_EEPROM_EEPCAP_KC_ENTRIES);
	else
		pCap->keycache_size = AR_KEYTABLE_SIZE;
3619

S
Sujith 已提交
3620 3621
	pCap->hw_caps |= ATH9K_HW_CAP_FASTCC;
	pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD;
3622

3623 3624 3625
	if (AR_SREV_9285_10_OR_LATER(ah))
		pCap->num_gpio_pins = AR9285_NUM_GPIO;
	else if (AR_SREV_9280_10_OR_LATER(ah))
S
Sujith 已提交
3626 3627 3628
		pCap->num_gpio_pins = AR928X_NUM_GPIO;
	else
		pCap->num_gpio_pins = AR_NUM_GPIO;
3629

S
Sujith 已提交
3630 3631 3632 3633 3634
	if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah)) {
		pCap->hw_caps |= ATH9K_HW_CAP_CST;
		pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
	} else {
		pCap->rts_aggr_limit = (8 * 1024);
3635 3636
	}

S
Sujith 已提交
3637 3638
	pCap->hw_caps |= ATH9K_HW_CAP_ENHANCEDPM;

3639
#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
3640 3641 3642 3643 3644 3645
	ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
	if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
		ah->rfkill_gpio =
			MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
		ah->rfkill_polarity =
			MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
S
Sujith 已提交
3646 3647

		pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
3648
	}
S
Sujith 已提交
3649
#endif
3650

3651 3652 3653 3654
	if ((ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI) ||
	    (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE) ||
	    (ah->hw_version.macVersion == AR_SREV_VERSION_9160) ||
	    (ah->hw_version.macVersion == AR_SREV_VERSION_9100) ||
3655 3656
	    (ah->hw_version.macVersion == AR_SREV_VERSION_9280) ||
	    (ah->hw_version.macVersion == AR_SREV_VERSION_9285))
S
Sujith 已提交
3657
		pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
3658
	else
S
Sujith 已提交
3659
		pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
3660

3661
	if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
S
Sujith 已提交
3662 3663 3664
		pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
	else
		pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
3665

3666
	if (regulatory->current_rd_ext & (1 << REG_EXT_JAPAN_MIDBAND)) {
S
Sujith 已提交
3667 3668 3669 3670 3671
		pCap->reg_cap =
			AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
			AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN |
			AR_EEPROM_EEREGCAP_EN_KK_U2 |
			AR_EEPROM_EEREGCAP_EN_KK_MIDBAND;
3672
	} else {
S
Sujith 已提交
3673 3674 3675
		pCap->reg_cap =
			AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
			AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN;
3676 3677
	}

S
Sujith 已提交
3678 3679 3680
	pCap->reg_cap |= AR_EEPROM_EEREGCAP_EN_FCC_MIDBAND;

	pCap->num_antcfg_5ghz =
S
Sujith 已提交
3681
		ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_5GHZ);
S
Sujith 已提交
3682
	pCap->num_antcfg_2ghz =
S
Sujith 已提交
3683
		ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_2GHZ);
3684

3685
	if (AR_SREV_9280_10_OR_LATER(ah) && btcoex_enable) {
3686 3687 3688 3689 3690 3691 3692 3693 3694
		btcoex_info->btactive_gpio = ATH_BTACTIVE_GPIO;
		btcoex_info->wlanactive_gpio = ATH_WLANACTIVE_GPIO;

		if (AR_SREV_9285(ah))
			btcoex_info->btcoex_scheme = ATH_BTCOEX_CFG_3WIRE;
		else
			btcoex_info->btcoex_scheme = ATH_BTCOEX_CFG_2WIRE;
	} else {
		btcoex_info->btcoex_scheme = ATH_BTCOEX_CFG_NONE;
3695
	}
3696 3697
}

3698
bool ath9k_hw_getcapability(struct ath_hw *ah, enum ath9k_capability_type type,
S
Sujith 已提交
3699
			    u32 capability, u32 *result)
3700
{
3701
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
S
Sujith 已提交
3702 3703 3704 3705 3706 3707 3708 3709 3710 3711 3712 3713 3714 3715 3716 3717 3718 3719
	switch (type) {
	case ATH9K_CAP_CIPHER:
		switch (capability) {
		case ATH9K_CIPHER_AES_CCM:
		case ATH9K_CIPHER_AES_OCB:
		case ATH9K_CIPHER_TKIP:
		case ATH9K_CIPHER_WEP:
		case ATH9K_CIPHER_MIC:
		case ATH9K_CIPHER_CLR:
			return true;
		default:
			return false;
		}
	case ATH9K_CAP_TKIP_MIC:
		switch (capability) {
		case 0:
			return true;
		case 1:
3720
			return (ah->sta_id1_defaults &
S
Sujith 已提交
3721 3722 3723 3724
				AR_STA_ID1_CRPT_MIC_ENABLE) ? true :
			false;
		}
	case ATH9K_CAP_TKIP_SPLIT:
3725
		return (ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA) ?
S
Sujith 已提交
3726 3727 3728 3729 3730 3731 3732 3733 3734 3735 3736 3737 3738
			false : true;
	case ATH9K_CAP_DIVERSITY:
		return (REG_READ(ah, AR_PHY_CCK_DETECT) &
			AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV) ?
			true : false;
	case ATH9K_CAP_MCAST_KEYSRCH:
		switch (capability) {
		case 0:
			return true;
		case 1:
			if (REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_ADHOC) {
				return false;
			} else {
3739
				return (ah->sta_id1_defaults &
S
Sujith 已提交
3740 3741 3742 3743 3744 3745 3746 3747 3748 3749
					AR_STA_ID1_MCAST_KSRCH) ? true :
					false;
			}
		}
		return false;
	case ATH9K_CAP_TXPOW:
		switch (capability) {
		case 0:
			return 0;
		case 1:
3750
			*result = regulatory->power_limit;
S
Sujith 已提交
3751 3752
			return 0;
		case 2:
3753
			*result = regulatory->max_power_level;
S
Sujith 已提交
3754 3755
			return 0;
		case 3:
3756
			*result = regulatory->tp_scale;
S
Sujith 已提交
3757 3758 3759
			return 0;
		}
		return false;
3760 3761 3762 3763
	case ATH9K_CAP_DS:
		return (AR_SREV_9280_20_OR_LATER(ah) &&
			(ah->eep_ops->get_eeprom(ah, EEP_RC_CHAIN_MASK) == 1))
			? false : true;
S
Sujith 已提交
3764 3765
	default:
		return false;
3766 3767 3768
	}
}

3769
bool ath9k_hw_setcapability(struct ath_hw *ah, enum ath9k_capability_type type,
S
Sujith 已提交
3770
			    u32 capability, u32 setting, int *status)
3771
{
S
Sujith 已提交
3772
	u32 v;
3773

S
Sujith 已提交
3774 3775 3776
	switch (type) {
	case ATH9K_CAP_TKIP_MIC:
		if (setting)
3777
			ah->sta_id1_defaults |=
S
Sujith 已提交
3778 3779
				AR_STA_ID1_CRPT_MIC_ENABLE;
		else
3780
			ah->sta_id1_defaults &=
S
Sujith 已提交
3781 3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792
				~AR_STA_ID1_CRPT_MIC_ENABLE;
		return true;
	case ATH9K_CAP_DIVERSITY:
		v = REG_READ(ah, AR_PHY_CCK_DETECT);
		if (setting)
			v |= AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV;
		else
			v &= ~AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV;
		REG_WRITE(ah, AR_PHY_CCK_DETECT, v);
		return true;
	case ATH9K_CAP_MCAST_KEYSRCH:
		if (setting)
3793
			ah->sta_id1_defaults |= AR_STA_ID1_MCAST_KSRCH;
S
Sujith 已提交
3794
		else
3795
			ah->sta_id1_defaults &= ~AR_STA_ID1_MCAST_KSRCH;
S
Sujith 已提交
3796 3797 3798
		return true;
	default:
		return false;
3799 3800 3801
	}
}

S
Sujith 已提交
3802 3803 3804
/****************************/
/* GPIO / RFKILL / Antennae */
/****************************/
3805

3806
static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
S
Sujith 已提交
3807 3808 3809 3810
					 u32 gpio, u32 type)
{
	int addr;
	u32 gpio_shift, tmp;
3811

S
Sujith 已提交
3812 3813 3814 3815 3816 3817
	if (gpio > 11)
		addr = AR_GPIO_OUTPUT_MUX3;
	else if (gpio > 5)
		addr = AR_GPIO_OUTPUT_MUX2;
	else
		addr = AR_GPIO_OUTPUT_MUX1;
3818

S
Sujith 已提交
3819
	gpio_shift = (gpio % 6) * 5;
3820

S
Sujith 已提交
3821 3822 3823 3824
	if (AR_SREV_9280_20_OR_LATER(ah)
	    || (addr != AR_GPIO_OUTPUT_MUX1)) {
		REG_RMW(ah, addr, (type << gpio_shift),
			(0x1f << gpio_shift));
3825
	} else {
S
Sujith 已提交
3826 3827 3828 3829 3830
		tmp = REG_READ(ah, addr);
		tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
		tmp &= ~(0x1f << gpio_shift);
		tmp |= (type << gpio_shift);
		REG_WRITE(ah, addr, tmp);
3831 3832 3833
	}
}

3834
void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
3835
{
S
Sujith 已提交
3836
	u32 gpio_shift;
3837

3838
	ASSERT(gpio < ah->caps.num_gpio_pins);
3839

S
Sujith 已提交
3840
	gpio_shift = gpio << 1;
3841

S
Sujith 已提交
3842 3843 3844 3845
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
3846 3847
}

3848
u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
3849
{
3850 3851 3852
#define MS_REG_READ(x, y) \
	(MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))

3853
	if (gpio >= ah->caps.num_gpio_pins)
S
Sujith 已提交
3854
		return 0xffffffff;
3855

3856 3857 3858
	if (AR_SREV_9287_10_OR_LATER(ah))
		return MS_REG_READ(AR9287, gpio) != 0;
	else if (AR_SREV_9285_10_OR_LATER(ah))
3859 3860 3861 3862 3863
		return MS_REG_READ(AR9285, gpio) != 0;
	else if (AR_SREV_9280_10_OR_LATER(ah))
		return MS_REG_READ(AR928X, gpio) != 0;
	else
		return MS_REG_READ(AR, gpio) != 0;
3864 3865
}

3866
void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
S
Sujith 已提交
3867
			 u32 ah_signal_type)
3868
{
S
Sujith 已提交
3869
	u32 gpio_shift;
3870

S
Sujith 已提交
3871
	ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
3872

S
Sujith 已提交
3873
	gpio_shift = 2 * gpio;
3874

S
Sujith 已提交
3875 3876 3877 3878
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
3879 3880
}

3881
void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
3882
{
S
Sujith 已提交
3883 3884
	REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
		AR_GPIO_BIT(gpio));
3885 3886
}

3887
u32 ath9k_hw_getdefantenna(struct ath_hw *ah)
3888
{
S
Sujith 已提交
3889
	return REG_READ(ah, AR_DEF_ANTENNA) & 0x7;
3890 3891
}

3892
void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
3893
{
S
Sujith 已提交
3894
	REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
3895 3896
}

3897
bool ath9k_hw_setantennaswitch(struct ath_hw *ah,
S
Sujith 已提交
3898 3899 3900 3901 3902
			       enum ath9k_ant_setting settings,
			       struct ath9k_channel *chan,
			       u8 *tx_chainmask,
			       u8 *rx_chainmask,
			       u8 *antenna_cfgd)
3903
{
S
Sujith 已提交
3904
	static u8 tx_chainmask_cfg, rx_chainmask_cfg;
3905

S
Sujith 已提交
3906 3907
	if (AR_SREV_9280(ah)) {
		if (!tx_chainmask_cfg) {
3908

S
Sujith 已提交
3909 3910 3911
			tx_chainmask_cfg = *tx_chainmask;
			rx_chainmask_cfg = *rx_chainmask;
		}
3912

S
Sujith 已提交
3913 3914 3915 3916 3917 3918 3919
		switch (settings) {
		case ATH9K_ANT_FIXED_A:
			*tx_chainmask = ATH9K_ANTENNA0_CHAINMASK;
			*rx_chainmask = ATH9K_ANTENNA0_CHAINMASK;
			*antenna_cfgd = true;
			break;
		case ATH9K_ANT_FIXED_B:
3920
			if (ah->caps.tx_chainmask >
S
Sujith 已提交
3921 3922 3923 3924 3925 3926 3927 3928 3929 3930 3931 3932 3933 3934 3935
			    ATH9K_ANTENNA1_CHAINMASK) {
				*tx_chainmask = ATH9K_ANTENNA1_CHAINMASK;
			}
			*rx_chainmask = ATH9K_ANTENNA1_CHAINMASK;
			*antenna_cfgd = true;
			break;
		case ATH9K_ANT_VARIABLE:
			*tx_chainmask = tx_chainmask_cfg;
			*rx_chainmask = rx_chainmask_cfg;
			*antenna_cfgd = true;
			break;
		default:
			break;
		}
	} else {
S
Sujith 已提交
3936
		ah->config.diversity_control = settings;
3937 3938
	}

S
Sujith 已提交
3939
	return true;
3940 3941
}

S
Sujith 已提交
3942 3943 3944 3945
/*********************/
/* General Operation */
/*********************/

3946
u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
3947
{
S
Sujith 已提交
3948 3949
	u32 bits = REG_READ(ah, AR_RX_FILTER);
	u32 phybits = REG_READ(ah, AR_PHY_ERR);
3950

S
Sujith 已提交
3951 3952 3953 3954
	if (phybits & AR_PHY_ERR_RADAR)
		bits |= ATH9K_RX_FILTER_PHYRADAR;
	if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
		bits |= ATH9K_RX_FILTER_PHYERR;
S
Sujith 已提交
3955

S
Sujith 已提交
3956
	return bits;
3957 3958
}

3959
void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
3960
{
S
Sujith 已提交
3961
	u32 phybits;
3962

S
Sujith 已提交
3963 3964 3965 3966 3967 3968 3969
	REG_WRITE(ah, AR_RX_FILTER, (bits & 0xffff) | AR_RX_COMPR_BAR);
	phybits = 0;
	if (bits & ATH9K_RX_FILTER_PHYRADAR)
		phybits |= AR_PHY_ERR_RADAR;
	if (bits & ATH9K_RX_FILTER_PHYERR)
		phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
	REG_WRITE(ah, AR_PHY_ERR, phybits);
3970

S
Sujith 已提交
3971 3972 3973 3974 3975 3976 3977
	if (phybits)
		REG_WRITE(ah, AR_RXCFG,
			  REG_READ(ah, AR_RXCFG) | AR_RXCFG_ZLFDMA);
	else
		REG_WRITE(ah, AR_RXCFG,
			  REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_ZLFDMA);
}
3978

3979
bool ath9k_hw_phy_disable(struct ath_hw *ah)
S
Sujith 已提交
3980 3981 3982
{
	return ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM);
}
3983

3984
bool ath9k_hw_disable(struct ath_hw *ah)
S
Sujith 已提交
3985 3986 3987
{
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
		return false;
3988

S
Sujith 已提交
3989
	return ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD);
3990 3991
}

3992
void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit)
3993
{
3994
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
3995
	struct ath9k_channel *chan = ah->curchan;
3996
	struct ieee80211_channel *channel = chan->chan;
3997

3998
	regulatory->power_limit = min(limit, (u32) MAX_RATE_POWER);
3999

4000
	ah->eep_ops->set_txpower(ah, chan,
4001
				 ath9k_regd_get_ctl(regulatory, chan),
4002 4003 4004
				 channel->max_antenna_gain * 2,
				 channel->max_power * 2,
				 min((u32) MAX_RATE_POWER,
4005
				 (u32) regulatory->power_limit));
4006 4007
}

4008
void ath9k_hw_setmac(struct ath_hw *ah, const u8 *mac)
4009
{
S
Sujith 已提交
4010
	memcpy(ah->macaddr, mac, ETH_ALEN);
4011 4012
}

4013
void ath9k_hw_setopmode(struct ath_hw *ah)
4014
{
4015
	ath9k_hw_set_operating_mode(ah, ah->opmode);
4016 4017
}

4018
void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
4019
{
S
Sujith 已提交
4020 4021
	REG_WRITE(ah, AR_MCAST_FIL0, filter0);
	REG_WRITE(ah, AR_MCAST_FIL1, filter1);
4022 4023
}

S
Sujith 已提交
4024
void ath9k_hw_setbssidmask(struct ath_softc *sc)
4025
{
S
Sujith 已提交
4026 4027
	REG_WRITE(sc->sc_ah, AR_BSSMSKL, get_unaligned_le32(sc->bssidmask));
	REG_WRITE(sc->sc_ah, AR_BSSMSKU, get_unaligned_le16(sc->bssidmask + 4));
4028 4029
}

S
Sujith 已提交
4030
void ath9k_hw_write_associd(struct ath_softc *sc)
4031
{
S
Sujith 已提交
4032 4033 4034
	REG_WRITE(sc->sc_ah, AR_BSS_ID0, get_unaligned_le32(sc->curbssid));
	REG_WRITE(sc->sc_ah, AR_BSS_ID1, get_unaligned_le16(sc->curbssid + 4) |
		  ((sc->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
4035 4036
}

4037
u64 ath9k_hw_gettsf64(struct ath_hw *ah)
4038
{
S
Sujith 已提交
4039
	u64 tsf;
4040

S
Sujith 已提交
4041 4042
	tsf = REG_READ(ah, AR_TSF_U32);
	tsf = (tsf << 32) | REG_READ(ah, AR_TSF_L32);
4043

S
Sujith 已提交
4044 4045
	return tsf;
}
4046

4047
void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
4048 4049
{
	REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
A
Alina Friedrichsen 已提交
4050
	REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
4051 4052
}

4053
void ath9k_hw_reset_tsf(struct ath_hw *ah)
S
Sujith 已提交
4054
{
4055
	ath9k_ps_wakeup(ah->ah_sc);
4056 4057 4058 4059 4060
	if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
			   AH_TSF_WRITE_TIMEOUT))
		DPRINTF(ah->ah_sc, ATH_DBG_RESET,
			"AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");

S
Sujith 已提交
4061
	REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
4062
	ath9k_ps_restore(ah->ah_sc);
S
Sujith 已提交
4063
}
4064

S
Sujith 已提交
4065
void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting)
S
Sujith 已提交
4066 4067
{
	if (setting)
4068
		ah->misc_mode |= AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
4069
	else
4070
		ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
4071
}
4072

4073
bool ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
S
Sujith 已提交
4074 4075
{
	if (us < ATH9K_SLOT_TIME_9 || us > ath9k_hw_mac_to_usec(ah, 0xffff)) {
S
Sujith 已提交
4076
		DPRINTF(ah->ah_sc, ATH_DBG_RESET, "bad slot time %u\n", us);
4077
		ah->slottime = (u32) -1;
S
Sujith 已提交
4078 4079 4080
		return false;
	} else {
		REG_WRITE(ah, AR_D_GBL_IFS_SLOT, ath9k_hw_mac_to_clks(ah, us));
4081
		ah->slottime = us;
S
Sujith 已提交
4082
		return true;
4083
	}
S
Sujith 已提交
4084 4085
}

4086
void ath9k_hw_set11nmac2040(struct ath_hw *ah, enum ath9k_ht_macmode mode)
S
Sujith 已提交
4087 4088 4089 4090
{
	u32 macmode;

	if (mode == ATH9K_HT_MACMODE_2040 &&
4091
	    !ah->config.cwm_ignore_extcca)
S
Sujith 已提交
4092 4093 4094
		macmode = AR_2040_JOINED_RX_CLEAR;
	else
		macmode = 0;
4095

S
Sujith 已提交
4096
	REG_WRITE(ah, AR_2040_MODE, macmode);
4097
}
4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109 4110 4111 4112 4113 4114 4115 4116 4117 4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130 4131 4132 4133 4134 4135 4136 4137 4138 4139 4140 4141 4142 4143

/* HW Generic timers configuration */

static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
{
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
	{AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
				AR_NDP2_TIMER_MODE, 0x0002},
	{AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
				AR_NDP2_TIMER_MODE, 0x0004},
	{AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
				AR_NDP2_TIMER_MODE, 0x0008},
	{AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
				AR_NDP2_TIMER_MODE, 0x0010},
	{AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
				AR_NDP2_TIMER_MODE, 0x0020},
	{AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
				AR_NDP2_TIMER_MODE, 0x0040},
	{AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
				AR_NDP2_TIMER_MODE, 0x0080}
};

/* HW generic timer primitives */

/* compute and clear index of rightmost 1 */
static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask)
{
	u32 b;

	b = *mask;
	b &= (0-b);
	*mask &= ~b;
	b *= debruijn32;
	b >>= 27;

	return timer_table->gen_timer_index[b];
}

4144
u32 ath9k_hw_gettsf32(struct ath_hw *ah)
4145 4146 4147 4148 4149 4150 4151 4152 4153 4154 4155 4156 4157 4158 4159 4160 4161 4162 4163 4164 4165 4166 4167 4168 4169 4170 4171 4172 4173 4174 4175 4176 4177 4178 4179 4180 4181 4182 4183 4184 4185 4186 4187 4188 4189 4190 4191 4192 4193 4194 4195 4196 4197 4198 4199 4200 4201 4202 4203 4204 4205 4206 4207 4208 4209 4210 4211 4212 4213 4214 4215 4216 4217 4218 4219 4220 4221 4222 4223 4224 4225 4226 4227 4228 4229 4230 4231 4232 4233 4234 4235 4236 4237 4238 4239 4240 4241 4242 4243 4244 4245 4246 4247 4248 4249 4250 4251 4252 4253 4254 4255 4256 4257 4258 4259 4260 4261 4262 4263 4264 4265 4266 4267 4268 4269 4270 4271 4272 4273 4274 4275 4276 4277 4278 4279 4280 4281 4282 4283 4284 4285 4286 4287 4288 4289 4290 4291 4292
{
	return REG_READ(ah, AR_TSF_L32);
}

struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
					  void (*trigger)(void *),
					  void (*overflow)(void *),
					  void *arg,
					  u8 timer_index)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;

	timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);

	if (timer == NULL) {
		printk(KERN_DEBUG "Failed to allocate memory"
		       "for hw timer[%d]\n", timer_index);
		return NULL;
	}

	/* allocate a hardware generic timer slot */
	timer_table->timers[timer_index] = timer;
	timer->index = timer_index;
	timer->trigger = trigger;
	timer->overflow = overflow;
	timer->arg = arg;

	return timer;
}

void ath_gen_timer_start(struct ath_hw *ah,
			 struct ath_gen_timer *timer,
			 u32 timer_next, u32 timer_period)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	u32 tsf;

	BUG_ON(!timer_period);

	set_bit(timer->index, &timer_table->timer_mask.timer_bits);

	tsf = ath9k_hw_gettsf32(ah);

	DPRINTF(ah->ah_sc, ATH_DBG_HWTIMER, "curent tsf %x period %x"
		"timer_next %x\n", tsf, timer_period, timer_next);

	/*
	 * Pull timer_next forward if the current TSF already passed it
	 * because of software latency
	 */
	if (timer_next < tsf)
		timer_next = tsf + timer_period;

	/*
	 * Program generic timer registers
	 */
	REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
		 timer_next);
	REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
		  timer_period);
	REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
		    gen_tmr_configuration[timer->index].mode_mask);

	/* Enable both trigger and thresh interrupt masks */
	REG_SET_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));

	if ((ah->ah_sc->imask & ATH9K_INT_GENTIMER) == 0) {
		ath9k_hw_set_interrupts(ah, 0);
		ah->ah_sc->imask |= ATH9K_INT_GENTIMER;
		ath9k_hw_set_interrupts(ah, ah->ah_sc->imask);
	}
}

void ath_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	if ((timer->index < AR_FIRST_NDP_TIMER) ||
		(timer->index >= ATH_MAX_GEN_TIMER)) {
		return;
	}

	/* Clear generic timer enable bits. */
	REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
			gen_tmr_configuration[timer->index].mode_mask);

	/* Disable both trigger and thresh interrupt masks */
	REG_CLR_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));

	clear_bit(timer->index, &timer_table->timer_mask.timer_bits);

	/* if no timer is enabled, turn off interrupt mask */
	if (timer_table->timer_mask.val == 0) {
		ath9k_hw_set_interrupts(ah, 0);
		ah->ah_sc->imask &= ~ATH9K_INT_GENTIMER;
		ath9k_hw_set_interrupts(ah, ah->ah_sc->imask);
	}
}

void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	/* free the hardware generic timer slot */
	timer_table->timers[timer->index] = NULL;
	kfree(timer);
}

/*
 * Generic Timer Interrupts handling
 */
void ath_gen_timer_isr(struct ath_hw *ah)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;
	u32 trigger_mask, thresh_mask, index;

	/* get hardware generic timer interrupt status */
	trigger_mask = ah->intr_gen_timer_trigger;
	thresh_mask = ah->intr_gen_timer_thresh;
	trigger_mask &= timer_table->timer_mask.val;
	thresh_mask &= timer_table->timer_mask.val;

	trigger_mask &= ~thresh_mask;

	while (thresh_mask) {
		index = rightmost_index(timer_table, &thresh_mask);
		timer = timer_table->timers[index];
		BUG_ON(!timer);
		DPRINTF(ah->ah_sc, ATH_DBG_HWTIMER,
			"TSF overflow for Gen timer %d\n", index);
		timer->overflow(timer->arg);
	}

	while (trigger_mask) {
		index = rightmost_index(timer_table, &trigger_mask);
		timer = timer_table->timers[index];
		BUG_ON(!timer);
		DPRINTF(ah->ah_sc, ATH_DBG_HWTIMER,
			"Gen timer[%d] trigger\n", index);
		timer->trigger(timer->arg);
	}
}