“d9a1f48648edbe99fa432626ce6964a1b58f7281”上不存在“drivers/net/wireless/ath/ath9k/hw.c”
hw.c 66.5 KB
Newer Older
1
/*
2
 * Copyright (c) 2008-2010 Atheros Communications Inc.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17
 *
 * Permission to use, copy, modify, and/or distribute this software for any
 * purpose with or without fee is hereby granted, provided that the above
 * copyright notice and this permission notice appear in all copies.
 *
 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 */

#include <linux/io.h>
18
#include <linux/slab.h>
19 20
#include <asm/unaligned.h>

21
#include "hw.h"
22
#include "hw-ops.h"
23
#include "rc.h"
24
#include "ar9003_mac.h"
25

26
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
27

28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44
MODULE_AUTHOR("Atheros Communications");
MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
MODULE_LICENSE("Dual BSD/GPL");

static int __init ath9k_init(void)
{
	return 0;
}
module_init(ath9k_init);

static void __exit ath9k_exit(void)
{
	return;
}
module_exit(ath9k_exit);

45 46 47 48 49 50 51 52 53 54 55 56
/* Private hardware callbacks */

static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
{
	ath9k_hw_private_ops(ah)->init_cal_settings(ah);
}

static void ath9k_hw_init_mode_regs(struct ath_hw *ah)
{
	ath9k_hw_private_ops(ah)->init_mode_regs(ah);
}

57 58 59 60 61 62
static u32 ath9k_hw_compute_pll_control(struct ath_hw *ah,
					struct ath9k_channel *chan)
{
	return ath9k_hw_private_ops(ah)->compute_pll_control(ah, chan);
}

63 64 65 66 67 68 69 70
static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
{
	if (!ath9k_hw_private_ops(ah)->init_mode_gain_regs)
		return;

	ath9k_hw_private_ops(ah)->init_mode_gain_regs(ah);
}

71 72 73 74 75 76 77 78 79
static void ath9k_hw_ani_cache_ini_regs(struct ath_hw *ah)
{
	/* You will not have this callback if using the old ANI */
	if (!ath9k_hw_private_ops(ah)->ani_cache_ini_regs)
		return;

	ath9k_hw_private_ops(ah)->ani_cache_ini_regs(ah);
}

S
Sujith 已提交
80 81 82
/********************/
/* Helper Functions */
/********************/
83

84
static void ath9k_hw_set_clockrate(struct ath_hw *ah)
S
Sujith 已提交
85
{
86
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
87 88
	struct ath_common *common = ath9k_hw_common(ah);
	unsigned int clockrate;
89

90
	if (!ah->curchan) /* should really check for CCK instead */
91 92 93 94 95
		clockrate = ATH9K_CLOCK_RATE_CCK;
	else if (conf->channel->band == IEEE80211_BAND_2GHZ)
		clockrate = ATH9K_CLOCK_RATE_2GHZ_OFDM;
	else if (ah->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)
		clockrate = ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM;
96
	else
97 98 99 100 101 102
		clockrate = ATH9K_CLOCK_RATE_5GHZ_OFDM;

	if (conf_is_ht40(conf))
		clockrate *= 2;

	common->clockrate = clockrate;
S
Sujith 已提交
103 104
}

105
static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
S
Sujith 已提交
106
{
107
	struct ath_common *common = ath9k_hw_common(ah);
108

109
	return usecs * common->clockrate;
S
Sujith 已提交
110
}
111

S
Sujith 已提交
112
bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
113 114 115
{
	int i;

S
Sujith 已提交
116 117 118
	BUG_ON(timeout < AH_TIME_QUANTUM);

	for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
119 120 121 122 123
		if ((REG_READ(ah, reg) & mask) == val)
			return true;

		udelay(AH_TIME_QUANTUM);
	}
S
Sujith 已提交
124

J
Joe Perches 已提交
125 126 127
	ath_dbg(ath9k_hw_common(ah), ATH_DBG_ANY,
		"timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
		timeout, reg, REG_READ(ah, reg), mask, val);
128

S
Sujith 已提交
129
	return false;
130
}
131
EXPORT_SYMBOL(ath9k_hw_wait);
132 133 134 135 136 137 138 139 140 141 142 143 144

u32 ath9k_hw_reverse_bits(u32 val, u32 n)
{
	u32 retval;
	int i;

	for (i = 0, retval = 0; i < n; i++) {
		retval = (retval << 1) | (val & 1);
		val >>= 1;
	}
	return retval;
}

145
bool ath9k_get_channel_edges(struct ath_hw *ah,
S
Sujith 已提交
146 147
			     u16 flags, u16 *low,
			     u16 *high)
148
{
149
	struct ath9k_hw_capabilities *pCap = &ah->caps;
150

S
Sujith 已提交
151 152 153 154
	if (flags & CHANNEL_5GHZ) {
		*low = pCap->low_5ghz_chan;
		*high = pCap->high_5ghz_chan;
		return true;
155
	}
S
Sujith 已提交
156 157 158 159 160 161
	if ((flags & CHANNEL_2GHZ)) {
		*low = pCap->low_2ghz_chan;
		*high = pCap->high_2ghz_chan;
		return true;
	}
	return false;
162 163
}

164
u16 ath9k_hw_computetxtime(struct ath_hw *ah,
165
			   u8 phy, int kbps,
S
Sujith 已提交
166 167
			   u32 frameLen, u16 rateix,
			   bool shortPreamble)
168
{
S
Sujith 已提交
169
	u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
170

S
Sujith 已提交
171 172
	if (kbps == 0)
		return 0;
173

174
	switch (phy) {
S
Sujith 已提交
175
	case WLAN_RC_PHY_CCK:
S
Sujith 已提交
176
		phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
177
		if (shortPreamble)
S
Sujith 已提交
178 179 180 181
			phyTime >>= 1;
		numBits = frameLen << 3;
		txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
		break;
S
Sujith 已提交
182
	case WLAN_RC_PHY_OFDM:
183
		if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
S
Sujith 已提交
184 185 186 187 188 189
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_QUARTER
				+ OFDM_PREAMBLE_TIME_QUARTER
				+ (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
190 191
		} else if (ah->curchan &&
			   IS_CHAN_HALF_RATE(ah->curchan)) {
S
Sujith 已提交
192 193 194 195 196 197 198 199 200 201 202 203 204 205 206
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_HALF +
				OFDM_PREAMBLE_TIME_HALF
				+ (numSymbols * OFDM_SYMBOL_TIME_HALF);
		} else {
			bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
				+ (numSymbols * OFDM_SYMBOL_TIME);
		}
		break;
	default:
207 208
		ath_err(ath9k_hw_common(ah),
			"Unknown phy %u (rate ix %u)\n", phy, rateix);
S
Sujith 已提交
209 210 211
		txTime = 0;
		break;
	}
212

S
Sujith 已提交
213 214
	return txTime;
}
215
EXPORT_SYMBOL(ath9k_hw_computetxtime);
216

217
void ath9k_hw_get_channel_centers(struct ath_hw *ah,
S
Sujith 已提交
218 219
				  struct ath9k_channel *chan,
				  struct chan_centers *centers)
220
{
S
Sujith 已提交
221
	int8_t extoff;
222

S
Sujith 已提交
223 224 225 226
	if (!IS_CHAN_HT40(chan)) {
		centers->ctl_center = centers->ext_center =
			centers->synth_center = chan->channel;
		return;
227 228
	}

S
Sujith 已提交
229 230 231 232 233 234 235 236 237 238
	if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
	    (chan->chanmode == CHANNEL_G_HT40PLUS)) {
		centers->synth_center =
			chan->channel + HT40_CHANNEL_CENTER_SHIFT;
		extoff = 1;
	} else {
		centers->synth_center =
			chan->channel - HT40_CHANNEL_CENTER_SHIFT;
		extoff = -1;
	}
239

S
Sujith 已提交
240 241
	centers->ctl_center =
		centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
242
	/* 25 MHz spacing is supported by hw but not on upper layers */
S
Sujith 已提交
243
	centers->ext_center =
244
		centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
245 246
}

S
Sujith 已提交
247 248 249 250
/******************/
/* Chip Revisions */
/******************/

251
static void ath9k_hw_read_revisions(struct ath_hw *ah)
252
{
S
Sujith 已提交
253
	u32 val;
254

S
Sujith 已提交
255
	val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
256

S
Sujith 已提交
257 258
	if (val == 0xFF) {
		val = REG_READ(ah, AR_SREV);
259 260 261
		ah->hw_version.macVersion =
			(val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
		ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
262
		ah->is_pciexpress = (val & AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
S
Sujith 已提交
263 264
	} else {
		if (!AR_SREV_9100(ah))
265
			ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
266

267
		ah->hw_version.macRev = val & AR_SREV_REVISION;
268

269
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
270
			ah->is_pciexpress = true;
S
Sujith 已提交
271
	}
272 273
}

S
Sujith 已提交
274 275 276 277
/************************************/
/* HW Attach, Detach, Init Routines */
/************************************/

278
static void ath9k_hw_disablepcie(struct ath_hw *ah)
279
{
280
	if (!AR_SREV_5416(ah))
S
Sujith 已提交
281
		return;
282

S
Sujith 已提交
283 284 285 286 287 288 289 290 291
	REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
	REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
292

S
Sujith 已提交
293
	REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
294 295
}

296
/* This should work for all families including legacy */
297
static bool ath9k_hw_chip_test(struct ath_hw *ah)
298
{
299
	struct ath_common *common = ath9k_hw_common(ah);
300
	u32 regAddr[2] = { AR_STA_ID0 };
S
Sujith 已提交
301
	u32 regHold[2];
J
Joe Perches 已提交
302 303 304
	static const u32 patternData[4] = {
		0x55555555, 0xaaaaaaaa, 0x66666666, 0x99999999
	};
305
	int i, j, loop_max;
306

307 308 309 310 311 312 313
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
		loop_max = 2;
		regAddr[1] = AR_PHY_BASE + (8 << 2);
	} else
		loop_max = 1;

	for (i = 0; i < loop_max; i++) {
S
Sujith 已提交
314 315
		u32 addr = regAddr[i];
		u32 wrData, rdData;
316

S
Sujith 已提交
317 318 319 320 321 322
		regHold[i] = REG_READ(ah, addr);
		for (j = 0; j < 0x100; j++) {
			wrData = (j << 16) | j;
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (rdData != wrData) {
323 324 325
				ath_err(common,
					"address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
					addr, wrData, rdData);
S
Sujith 已提交
326 327 328 329 330 331 332 333
				return false;
			}
		}
		for (j = 0; j < 4; j++) {
			wrData = patternData[j];
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (wrData != rdData) {
334 335 336
				ath_err(common,
					"address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
					addr, wrData, rdData);
S
Sujith 已提交
337 338
				return false;
			}
339
		}
S
Sujith 已提交
340
		REG_WRITE(ah, regAddr[i], regHold[i]);
341
	}
S
Sujith 已提交
342
	udelay(100);
343

344 345 346
	return true;
}

347
static void ath9k_hw_init_config(struct ath_hw *ah)
S
Sujith 已提交
348 349
{
	int i;
350

351 352 353 354 355 356 357 358 359
	ah->config.dma_beacon_response_time = 2;
	ah->config.sw_beacon_response_time = 10;
	ah->config.additional_swba_backoff = 0;
	ah->config.ack_6mb = 0x0;
	ah->config.cwm_ignore_extcca = 0;
	ah->config.pcie_powersave_enable = 0;
	ah->config.pcie_clock_req = 0;
	ah->config.pcie_waen = 0;
	ah->config.analog_shiftreg = 1;
360
	ah->config.enable_ani = true;
361

S
Sujith 已提交
362
	for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
363 364
		ah->config.spurchans[i][0] = AR_NO_SPUR;
		ah->config.spurchans[i][1] = AR_NO_SPUR;
365 366
	}

367 368 369 370 371
	if (ah->hw_version.devid != AR2427_DEVID_PCIE)
		ah->config.ht_enable = 1;
	else
		ah->config.ht_enable = 0;

372 373 374
	/* PAPRD needs some more work to be enabled */
	ah->config.paprd_disable = 1;

S
Sujith 已提交
375
	ah->config.rx_intr_mitigation = true;
376
	ah->config.pcieSerDesWrite = true;
377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394

	/*
	 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
	 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
	 * This means we use it for all AR5416 devices, and the few
	 * minor PCI AR9280 devices out there.
	 *
	 * Serialization is required because these devices do not handle
	 * well the case of two concurrent reads/writes due to the latency
	 * involved. During one read/write another read/write can be issued
	 * on another CPU while the previous read/write may still be working
	 * on our hardware, if we hit this case the hardware poops in a loop.
	 * We prevent this by serializing reads and writes.
	 *
	 * This issue is not present on PCI-Express devices or pre-AR5416
	 * devices (legacy, 802.11abg).
	 */
	if (num_possible_cpus() > 1)
395
		ah->config.serialize_regmode = SER_REG_MODE_AUTO;
396 397
}

398
static void ath9k_hw_init_defaults(struct ath_hw *ah)
399
{
400 401 402 403 404 405
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);

	regulatory->country_code = CTRY_DEFAULT;
	regulatory->power_limit = MAX_RATE_POWER;
	regulatory->tp_scale = ATH9K_TP_SCALE_MAX;

406 407
	ah->hw_version.magic = AR5416_MAGIC;
	ah->hw_version.subvendorid = 0;
408

409
	ah->atim_window = 0;
410 411 412
	ah->sta_id1_defaults =
		AR_STA_ID1_CRPT_MIC_ENABLE |
		AR_STA_ID1_MCAST_KSRCH;
413
	ah->enable_32kHz_clock = DONT_USE_32KHZ;
F
Felix Fietkau 已提交
414
	ah->slottime = 20;
415
	ah->globaltxtimeout = (u32) -1;
416
	ah->power_mode = ATH9K_PM_UNDEFINED;
417 418
}

419
static int ath9k_hw_init_macaddr(struct ath_hw *ah)
420
{
421
	struct ath_common *common = ath9k_hw_common(ah);
422 423 424
	u32 sum;
	int i;
	u16 eeval;
J
Joe Perches 已提交
425
	static const u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW };
426 427 428

	sum = 0;
	for (i = 0; i < 3; i++) {
429
		eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]);
430
		sum += eeval;
431 432
		common->macaddr[2 * i] = eeval >> 8;
		common->macaddr[2 * i + 1] = eeval & 0xff;
433
	}
S
Sujith 已提交
434
	if (sum == 0 || sum == 0xffff * 3)
435 436 437 438 439
		return -EADDRNOTAVAIL;

	return 0;
}

440
static int ath9k_hw_post_init(struct ath_hw *ah)
441
{
S
Sujith Manoharan 已提交
442
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
443
	int ecode;
444

S
Sujith Manoharan 已提交
445
	if (common->bus_ops->ath_bus_type != ATH_USB) {
S
Sujith 已提交
446 447 448
		if (!ath9k_hw_chip_test(ah))
			return -ENODEV;
	}
449

450 451 452 453 454
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
		ecode = ar9002_hw_rf_claim(ah);
		if (ecode != 0)
			return ecode;
	}
455

456
	ecode = ath9k_hw_eeprom_init(ah);
S
Sujith 已提交
457 458
	if (ecode != 0)
		return ecode;
459

J
Joe Perches 已提交
460 461 462 463
	ath_dbg(ath9k_hw_common(ah), ATH_DBG_CONFIG,
		"Eeprom VER: %d, REV: %d\n",
		ah->eep_ops->get_eeprom_ver(ah),
		ah->eep_ops->get_eeprom_rev(ah));
464

465 466
	ecode = ath9k_hw_rf_alloc_ext_banks(ah);
	if (ecode) {
467 468
		ath_err(ath9k_hw_common(ah),
			"Failed allocating banks for external radio\n");
469
		ath9k_hw_rf_free_ext_banks(ah);
470
		return ecode;
471
	}
472

S
Sujith 已提交
473 474
	if (!AR_SREV_9100(ah)) {
		ath9k_hw_ani_setup(ah);
475
		ath9k_hw_ani_init(ah);
476 477 478 479 480
	}

	return 0;
}

481
static void ath9k_hw_attach_ops(struct ath_hw *ah)
482
{
483 484 485 486
	if (AR_SREV_9300_20_OR_LATER(ah))
		ar9003_hw_attach_ops(ah);
	else
		ar9002_hw_attach_ops(ah);
487 488
}

489 490
/* Called for all hardware families */
static int __ath9k_hw_init(struct ath_hw *ah)
491
{
492
	struct ath_common *common = ath9k_hw_common(ah);
493
	int r = 0;
494

495 496
	if (ah->hw_version.devid == AR5416_AR9100_DEVID)
		ah->hw_version.macVersion = AR_SREV_VERSION_9100;
497

498 499
	ath9k_hw_read_revisions(ah);

500 501 502 503 504 505 506 507 508
	/*
	 * Read back AR_WA into a permanent copy and set bits 14 and 17.
	 * We need to do this to avoid RMW of this register. We cannot
	 * read the reg when chip is asleep.
	 */
	ah->WARegVal = REG_READ(ah, AR_WA);
	ah->WARegVal |= (AR_WA_D3_L1_DISABLE |
			 AR_WA_ASPM_TIMER_BASED_DISABLE);

509
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
510
		ath_err(common, "Couldn't reset chip\n");
511
		return -EIO;
512 513
	}

514 515 516
	ath9k_hw_init_defaults(ah);
	ath9k_hw_init_config(ah);

517
	ath9k_hw_attach_ops(ah);
518

519
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
520
		ath_err(common, "Couldn't wakeup chip\n");
521
		return -EIO;
522 523 524 525
	}

	if (ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
526 527
		    ((AR_SREV_9160(ah) || AR_SREV_9280(ah)) &&
		     !ah->is_pciexpress)) {
528 529 530 531 532 533 534 535
			ah->config.serialize_regmode =
				SER_REG_MODE_ON;
		} else {
			ah->config.serialize_regmode =
				SER_REG_MODE_OFF;
		}
	}

J
Joe Perches 已提交
536
	ath_dbg(common, ATH_DBG_RESET, "serialize_regmode is %d\n",
537 538
		ah->config.serialize_regmode);

539 540 541 542 543
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
	else
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;

544 545 546 547 548 549 550 551 552 553 554 555 556
	switch (ah->hw_version.macVersion) {
	case AR_SREV_VERSION_5416_PCI:
	case AR_SREV_VERSION_5416_PCIE:
	case AR_SREV_VERSION_9160:
	case AR_SREV_VERSION_9100:
	case AR_SREV_VERSION_9280:
	case AR_SREV_VERSION_9285:
	case AR_SREV_VERSION_9287:
	case AR_SREV_VERSION_9271:
	case AR_SREV_VERSION_9300:
	case AR_SREV_VERSION_9485:
		break;
	default:
557 558 559
		ath_err(common,
			"Mac Chip Rev 0x%02x.%x is not supported by this driver\n",
			ah->hw_version.macVersion, ah->hw_version.macRev);
560
		return -EOPNOTSUPP;
561 562
	}

563
	if (AR_SREV_9271(ah) || AR_SREV_9100(ah))
564 565
		ah->is_pciexpress = false;

566 567 568 569
	ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
	ath9k_hw_init_cal_settings(ah);

	ah->ani_function = ATH9K_ANI_ALL;
570
	if (AR_SREV_9280_20_OR_LATER(ah) && !AR_SREV_9300_20_OR_LATER(ah))
571
		ah->ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;
572 573
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ah->ani_function &= ~ATH9K_ANI_MRC_CCK;
574 575 576

	ath9k_hw_init_mode_regs(ah);

577

578
	if (ah->is_pciexpress)
V
Vivek Natarajan 已提交
579
		ath9k_hw_configpcipowersave(ah, 0, 0);
580 581 582
	else
		ath9k_hw_disablepcie(ah);

583 584
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ar9002_hw_cck_chan14_spread(ah);
S
Sujith 已提交
585

586
	r = ath9k_hw_post_init(ah);
587
	if (r)
588
		return r;
589 590

	ath9k_hw_init_mode_gain_regs(ah);
591 592 593 594
	r = ath9k_hw_fill_cap_info(ah);
	if (r)
		return r;

595 596
	r = ath9k_hw_init_macaddr(ah);
	if (r) {
597
		ath_err(common, "Failed to initialize MAC address\n");
598
		return r;
599 600
	}

601
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
602
		ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
S
Sujith 已提交
603
	else
604
		ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
605

606
	ah->bb_watchdog_timeout_ms = 25;
607

608 609
	common->state = ATH_HW_INITIALIZED;

610
	return 0;
611 612
}

613
int ath9k_hw_init(struct ath_hw *ah)
614
{
615 616
	int ret;
	struct ath_common *common = ath9k_hw_common(ah);
617

618 619 620 621 622 623 624 625 626
	/* These are all the AR5008/AR9001/AR9002 hardware family of chipsets */
	switch (ah->hw_version.devid) {
	case AR5416_DEVID_PCI:
	case AR5416_DEVID_PCIE:
	case AR5416_AR9100_DEVID:
	case AR9160_DEVID_PCI:
	case AR9280_DEVID_PCI:
	case AR9280_DEVID_PCIE:
	case AR9285_DEVID_PCIE:
627 628
	case AR9287_DEVID_PCI:
	case AR9287_DEVID_PCIE:
629
	case AR2427_DEVID_PCIE:
630
	case AR9300_DEVID_PCIE:
631
	case AR9300_DEVID_AR9485_PCIE:
632 633 634 635
		break;
	default:
		if (common->bus_ops->ath_bus_type == ATH_USB)
			break;
636 637
		ath_err(common, "Hardware device ID 0x%04x not supported\n",
			ah->hw_version.devid);
638 639
		return -EOPNOTSUPP;
	}
640

641 642
	ret = __ath9k_hw_init(ah);
	if (ret) {
643 644 645
		ath_err(common,
			"Unable to initialize hardware; initialization status: %d\n",
			ret);
646 647
		return ret;
	}
648

649
	return 0;
650
}
651
EXPORT_SYMBOL(ath9k_hw_init);
652

653
static void ath9k_hw_init_qos(struct ath_hw *ah)
654
{
S
Sujith 已提交
655 656
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
657 658
	REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
	REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
659

S
Sujith 已提交
660 661 662 663 664 665 666 667 668 669
	REG_WRITE(ah, AR_QOS_NO_ACK,
		  SM(2, AR_QOS_NO_ACK_TWO_BIT) |
		  SM(5, AR_QOS_NO_ACK_BIT_OFF) |
		  SM(0, AR_QOS_NO_ACK_BYTE_OFF));

	REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
	REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
S
Sujith 已提交
670 671

	REGWRITE_BUFFER_FLUSH(ah);
672 673
}

674 675 676 677 678 679 680 681 682 683 684 685 686
unsigned long ar9003_get_pll_sqsum_dvc(struct ath_hw *ah)
{
		REG_WRITE(ah, PLL3, (REG_READ(ah, PLL3) & ~(PLL3_DO_MEAS_MASK)));
		udelay(100);
		REG_WRITE(ah, PLL3, (REG_READ(ah, PLL3) | PLL3_DO_MEAS_MASK));

		while ((REG_READ(ah, PLL4) & PLL4_MEAS_DONE) == 0)
			udelay(100);

		return (REG_READ(ah, PLL3) & SQSUM_DVC_MASK) >> 3;
}
EXPORT_SYMBOL(ar9003_get_pll_sqsum_dvc);

687 688 689 690
#define DPLL2_KD_VAL            0x3D
#define DPLL2_KI_VAL            0x06
#define DPLL3_PHASE_SHIFT_VAL   0x1

691
static void ath9k_hw_init_pll(struct ath_hw *ah,
S
Sujith 已提交
692
			      struct ath9k_channel *chan)
693
{
694 695
	u32 pll;

696
	if (AR_SREV_9485(ah)) {
697
		REG_WRITE(ah, AR_RTC_PLL_CONTROL2, 0x886666);
698 699 700 701 702 703
		REG_WRITE(ah, AR_CH0_DDR_DPLL2, 0x19e82f01);

		REG_RMW_FIELD(ah, AR_CH0_DDR_DPLL3,
			      AR_CH0_DPLL3_PHASE_SHIFT, DPLL3_PHASE_SHIFT_VAL);

		REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c);
704
		udelay(1000);
705 706 707 708 709 710 711 712 713 714 715

		REG_WRITE(ah, AR_RTC_PLL_CONTROL2, 0x886666);

		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_DPLL2_KD, DPLL2_KD_VAL);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_DPLL2_KI, DPLL2_KI_VAL);

		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
			      AR_CH0_DPLL3_PHASE_SHIFT, DPLL3_PHASE_SHIFT_VAL);
		REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x142c);
716
		udelay(1000);
717
	}
718 719

	pll = ath9k_hw_compute_pll_control(ah, chan);
720

721
	REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
722

723 724
	/* Switch the core clock for ar9271 to 117Mhz */
	if (AR_SREV_9271(ah)) {
725 726
		udelay(500);
		REG_WRITE(ah, 0x50040, 0x304);
727 728
	}

S
Sujith 已提交
729 730 731
	udelay(RTC_PLL_SETTLE_DELAY);

	REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
732 733
}

734
static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
735
					  enum nl80211_iftype opmode)
736
{
737
	u32 imr_reg = AR_IMR_TXERR |
S
Sujith 已提交
738 739 740 741
		AR_IMR_TXURN |
		AR_IMR_RXERR |
		AR_IMR_RXORN |
		AR_IMR_BCNMISC;
742

743 744 745 746 747 748
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		imr_reg |= AR_IMR_RXOK_HP;
		if (ah->config.rx_intr_mitigation)
			imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
		else
			imr_reg |= AR_IMR_RXOK_LP;
749

750 751 752 753 754 755
	} else {
		if (ah->config.rx_intr_mitigation)
			imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
		else
			imr_reg |= AR_IMR_RXOK;
	}
756

757 758 759 760
	if (ah->config.tx_intr_mitigation)
		imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR;
	else
		imr_reg |= AR_IMR_TXOK;
761

762
	if (opmode == NL80211_IFTYPE_AP)
763
		imr_reg |= AR_IMR_MIB;
764

S
Sujith 已提交
765 766
	ENABLE_REGWRITE_BUFFER(ah);

767
	REG_WRITE(ah, AR_IMR, imr_reg);
768 769
	ah->imrs2_reg |= AR_IMR_S2_GTT;
	REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
770

S
Sujith 已提交
771 772 773 774 775
	if (!AR_SREV_9100(ah)) {
		REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
		REG_WRITE(ah, AR_INTR_SYNC_ENABLE, AR_INTR_SYNC_DEFAULT);
		REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
	}
776

S
Sujith 已提交
777 778
	REGWRITE_BUFFER_FLUSH(ah);

779 780 781 782 783 784
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0);
		REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0);
		REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0);
		REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0);
	}
785 786
}

787
static void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
788
{
789 790 791
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) 0xFFFF);
	REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
792 793
}

794
static void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
795
{
796 797 798 799 800 801 802 803 804 805
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
}

static void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
{
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
806
}
S
Sujith 已提交
807

808
static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
809 810
{
	if (tu > 0xFFFF) {
J
Joe Perches 已提交
811 812
		ath_dbg(ath9k_hw_common(ah), ATH_DBG_XMIT,
			"bad global tx timeout %u\n", tu);
813
		ah->globaltxtimeout = (u32) -1;
814 815 816
		return false;
	} else {
		REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
817
		ah->globaltxtimeout = tu;
818 819 820 821
		return true;
	}
}

822
void ath9k_hw_init_global_settings(struct ath_hw *ah)
823
{
824 825
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
	int acktimeout;
826
	int slottime;
827 828
	int sifstime;

J
Joe Perches 已提交
829 830
	ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET, "ah->misc_mode 0x%x\n",
		ah->misc_mode);
831

832
	if (ah->misc_mode != 0)
S
Sujith 已提交
833
		REG_WRITE(ah, AR_PCU_MISC,
834
			  REG_READ(ah, AR_PCU_MISC) | ah->misc_mode);
835 836 837 838 839 840

	if (conf->channel && conf->channel->band == IEEE80211_BAND_5GHZ)
		sifstime = 16;
	else
		sifstime = 10;

841 842 843
	/* As defined by IEEE 802.11-2007 17.3.8.6 */
	slottime = ah->slottime + 3 * ah->coverage_class;
	acktimeout = slottime + sifstime;
844 845 846 847 848 849 850 851 852 853 854

	/*
	 * Workaround for early ACK timeouts, add an offset to match the
	 * initval's 64us ack timeout value.
	 * This was initially only meant to work around an issue with delayed
	 * BA frames in some implementations, but it has been found to fix ACK
	 * timeout issues in other cases as well.
	 */
	if (conf->channel && conf->channel->band == IEEE80211_BAND_2GHZ)
		acktimeout += 64 - sifstime - ah->slottime;

855
	ath9k_hw_setslottime(ah, ah->slottime);
856 857
	ath9k_hw_set_ack_timeout(ah, acktimeout);
	ath9k_hw_set_cts_timeout(ah, acktimeout);
858 859
	if (ah->globaltxtimeout != (u32) -1)
		ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
S
Sujith 已提交
860
}
861
EXPORT_SYMBOL(ath9k_hw_init_global_settings);
S
Sujith 已提交
862

S
Sujith 已提交
863
void ath9k_hw_deinit(struct ath_hw *ah)
S
Sujith 已提交
864
{
865 866
	struct ath_common *common = ath9k_hw_common(ah);

S
Sujith 已提交
867
	if (common->state < ATH_HW_INITIALIZED)
868 869
		goto free_hw;

870
	ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
871 872

free_hw:
873
	ath9k_hw_rf_free_ext_banks(ah);
S
Sujith 已提交
874
}
S
Sujith 已提交
875
EXPORT_SYMBOL(ath9k_hw_deinit);
S
Sujith 已提交
876 877 878 879 880

/*******/
/* INI */
/*******/

881
u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
882 883 884 885 886 887 888 889 890 891 892 893 894
{
	u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);

	if (IS_CHAN_B(chan))
		ctl |= CTL_11B;
	else if (IS_CHAN_G(chan))
		ctl |= CTL_11G;
	else
		ctl |= CTL_11A;

	return ctl;
}

S
Sujith 已提交
895 896 897 898
/****************************************/
/* Reset and Channel Switching Routines */
/****************************************/

899
static inline void ath9k_hw_set_dma(struct ath_hw *ah)
S
Sujith 已提交
900
{
901
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
902 903
	u32 regval;

S
Sujith 已提交
904 905
	ENABLE_REGWRITE_BUFFER(ah);

906 907 908
	/*
	 * set AHB_MODE not to do cacheline prefetches
	*/
909 910 911 912
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
		regval = REG_READ(ah, AR_AHB_MODE);
		REG_WRITE(ah, AR_AHB_MODE, regval | AR_AHB_PREFETCH_RD_EN);
	}
S
Sujith 已提交
913

914 915 916
	/*
	 * let mac dma reads be in 128 byte chunks
	 */
S
Sujith 已提交
917 918 919
	regval = REG_READ(ah, AR_TXCFG) & ~AR_TXCFG_DMASZ_MASK;
	REG_WRITE(ah, AR_TXCFG, regval | AR_TXCFG_DMASZ_128B);

S
Sujith 已提交
920 921
	REGWRITE_BUFFER_FLUSH(ah);

922 923 924 925 926
	/*
	 * Restore TX Trigger Level to its pre-reset value.
	 * The initial value depends on whether aggregation is enabled, and is
	 * adjusted whenever underruns are detected.
	 */
927 928
	if (!AR_SREV_9300_20_OR_LATER(ah))
		REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
S
Sujith 已提交
929

S
Sujith 已提交
930
	ENABLE_REGWRITE_BUFFER(ah);
S
Sujith 已提交
931

932 933 934
	/*
	 * let mac dma writes be in 128 byte chunks
	 */
S
Sujith 已提交
935 936 937
	regval = REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_DMASZ_MASK;
	REG_WRITE(ah, AR_RXCFG, regval | AR_RXCFG_DMASZ_128B);

938 939 940
	/*
	 * Setup receive FIFO threshold to hold off TX activities
	 */
S
Sujith 已提交
941 942
	REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);

943 944 945 946 947 948 949 950
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1);
		REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1);

		ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
			ah->caps.rx_status_len);
	}

951 952 953 954
	/*
	 * reduce the number of usable entries in PCU TXBUF to avoid
	 * wrap around issues.
	 */
S
Sujith 已提交
955
	if (AR_SREV_9285(ah)) {
956 957 958 959
		/* For AR9285 the number of Fifos are reduced to half.
		 * So set the usable tx buf size also to half to
		 * avoid data/delimiter underruns
		 */
S
Sujith 已提交
960 961
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
962
	} else if (!AR_SREV_9271(ah)) {
S
Sujith 已提交
963 964 965
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_PCU_TXBUF_CTRL_USABLE_SIZE);
	}
966

S
Sujith 已提交
967 968
	REGWRITE_BUFFER_FLUSH(ah);

969 970
	if (AR_SREV_9300_20_OR_LATER(ah))
		ath9k_hw_reset_txstatus_ring(ah);
S
Sujith 已提交
971 972
}

973
static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
S
Sujith 已提交
974 975 976 977 978 979
{
	u32 val;

	val = REG_READ(ah, AR_STA_ID1);
	val &= ~(AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC);
	switch (opmode) {
980
	case NL80211_IFTYPE_AP:
S
Sujith 已提交
981 982 983
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_STA_AP
			  | AR_STA_ID1_KSRCH_MODE);
		REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
984
		break;
985
	case NL80211_IFTYPE_ADHOC:
986
	case NL80211_IFTYPE_MESH_POINT:
S
Sujith 已提交
987 988 989
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_ADHOC
			  | AR_STA_ID1_KSRCH_MODE);
		REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
990
		break;
991
	case NL80211_IFTYPE_STATION:
S
Sujith 已提交
992
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_KSRCH_MODE);
993
		break;
994 995 996 997
	default:
		if (ah->is_monitoring)
			REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_KSRCH_MODE);
		break;
S
Sujith 已提交
998 999 1000
	}
}

1001 1002
void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
				   u32 *coef_mantissa, u32 *coef_exponent)
S
Sujith 已提交
1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017
{
	u32 coef_exp, coef_man;

	for (coef_exp = 31; coef_exp > 0; coef_exp--)
		if ((coef_scaled >> coef_exp) & 0x1)
			break;

	coef_exp = 14 - (coef_exp - COEF_SCALE_S);

	coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));

	*coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
	*coef_exponent = coef_exp - 16;
}

1018
static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
S
Sujith 已提交
1019 1020 1021 1022
{
	u32 rst_flags;
	u32 tmpReg;

1023 1024 1025 1026 1027 1028 1029 1030
	if (AR_SREV_9100(ah)) {
		u32 val = REG_READ(ah, AR_RTC_DERIVED_CLK);
		val &= ~AR_RTC_DERIVED_CLK_PERIOD;
		val |= SM(1, AR_RTC_DERIVED_CLK_PERIOD);
		REG_WRITE(ah, AR_RTC_DERIVED_CLK, val);
		(void)REG_READ(ah, AR_RTC_DERIVED_CLK);
	}

S
Sujith 已提交
1031 1032
	ENABLE_REGWRITE_BUFFER(ah);

1033 1034 1035 1036 1037
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

	if (AR_SREV_9100(ah)) {
		rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
			AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
	} else {
		tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
		if (tmpReg &
		    (AR_INTR_SYNC_LOCAL_TIMEOUT |
		     AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
1049
			u32 val;
S
Sujith 已提交
1050
			REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
1051 1052 1053 1054 1055 1056 1057

			val = AR_RC_HOSTIF;
			if (!AR_SREV_9300_20_OR_LATER(ah))
				val |= AR_RC_AHB;
			REG_WRITE(ah, AR_RC, val);

		} else if (!AR_SREV_9300_20_OR_LATER(ah))
S
Sujith 已提交
1058 1059 1060 1061 1062 1063 1064
			REG_WRITE(ah, AR_RC, AR_RC_AHB);

		rst_flags = AR_RTC_RC_MAC_WARM;
		if (type == ATH9K_RESET_COLD)
			rst_flags |= AR_RTC_RC_MAC_COLD;
	}

1065
	REG_WRITE(ah, AR_RTC_RC, rst_flags);
S
Sujith 已提交
1066 1067 1068

	REGWRITE_BUFFER_FLUSH(ah);

S
Sujith 已提交
1069 1070
	udelay(50);

1071
	REG_WRITE(ah, AR_RTC_RC, 0);
S
Sujith 已提交
1072
	if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
J
Joe Perches 已提交
1073 1074
		ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
			"RTC stuck in MAC reset\n");
S
Sujith 已提交
1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086
		return false;
	}

	if (!AR_SREV_9100(ah))
		REG_WRITE(ah, AR_RC, 0);

	if (AR_SREV_9100(ah))
		udelay(50);

	return true;
}

1087
static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
S
Sujith 已提交
1088
{
S
Sujith 已提交
1089 1090
	ENABLE_REGWRITE_BUFFER(ah);

1091 1092 1093 1094 1095
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1096 1097 1098
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

1099
	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
1100 1101
		REG_WRITE(ah, AR_RC, AR_RC_AHB);

1102
	REG_WRITE(ah, AR_RTC_RESET, 0);
1103

S
Sujith 已提交
1104 1105
	REGWRITE_BUFFER_FLUSH(ah);

1106 1107 1108 1109
	if (!AR_SREV_9300_20_OR_LATER(ah))
		udelay(2);

	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
1110 1111
		REG_WRITE(ah, AR_RC, 0);

1112
	REG_WRITE(ah, AR_RTC_RESET, 1);
S
Sujith 已提交
1113 1114 1115 1116

	if (!ath9k_hw_wait(ah,
			   AR_RTC_STATUS,
			   AR_RTC_STATUS_M,
S
Sujith 已提交
1117 1118
			   AR_RTC_STATUS_ON,
			   AH_WAIT_TIMEOUT)) {
J
Joe Perches 已提交
1119 1120
		ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
			"RTC not waking up\n");
S
Sujith 已提交
1121
		return false;
1122 1123
	}

S
Sujith 已提交
1124 1125 1126
	return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
}

1127
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
S
Sujith 已提交
1128
{
1129 1130 1131 1132 1133
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145
	REG_WRITE(ah, AR_RTC_FORCE_WAKE,
		  AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);

	switch (type) {
	case ATH9K_RESET_POWER_ON:
		return ath9k_hw_set_reset_power_on(ah);
	case ATH9K_RESET_WARM:
	case ATH9K_RESET_COLD:
		return ath9k_hw_set_reset(ah, type);
	default:
		return false;
	}
1146 1147
}

1148
static bool ath9k_hw_chip_reset(struct ath_hw *ah,
S
Sujith 已提交
1149
				struct ath9k_channel *chan)
1150
{
1151
	if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)) {
1152 1153 1154
		if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON))
			return false;
	} else if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
S
Sujith 已提交
1155
		return false;
1156

1157
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
1158
		return false;
1159

1160
	ah->chip_fullsleep = false;
S
Sujith 已提交
1161 1162
	ath9k_hw_init_pll(ah, chan);
	ath9k_hw_set_rfmode(ah, chan);
1163

S
Sujith 已提交
1164
	return true;
1165 1166
}

1167
static bool ath9k_hw_channel_change(struct ath_hw *ah,
L
Luis R. Rodriguez 已提交
1168
				    struct ath9k_channel *chan)
1169
{
1170
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
1171
	struct ath_common *common = ath9k_hw_common(ah);
1172
	struct ieee80211_channel *channel = chan->chan;
1173
	u32 qnum;
1174
	int r;
1175 1176 1177

	for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
		if (ath9k_hw_numtxpending(ah, qnum)) {
J
Joe Perches 已提交
1178 1179
			ath_dbg(common, ATH_DBG_QUEUE,
				"Transmit frames pending on queue %d\n", qnum);
1180 1181 1182 1183
			return false;
		}
	}

1184
	if (!ath9k_hw_rfbus_req(ah)) {
1185
		ath_err(common, "Could not kill baseband RX\n");
1186 1187 1188
		return false;
	}

1189
	ath9k_hw_set_channel_regs(ah, chan);
1190

1191
	r = ath9k_hw_rf_set_freq(ah, chan);
1192
	if (r) {
1193
		ath_err(common, "Failed to set channel\n");
1194
		return false;
1195
	}
1196
	ath9k_hw_set_clockrate(ah);
1197

1198
	ah->eep_ops->set_txpower(ah, chan,
1199
			     ath9k_regd_get_ctl(regulatory, chan),
S
Sujith 已提交
1200 1201 1202
			     channel->max_antenna_gain * 2,
			     channel->max_power * 2,
			     min((u32) MAX_RATE_POWER,
1203
			     (u32) regulatory->power_limit), false);
1204

1205
	ath9k_hw_rfbus_done(ah);
1206

S
Sujith 已提交
1207 1208 1209
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

1210
	ath9k_hw_spur_mitigate_freq(ah, chan);
S
Sujith 已提交
1211 1212 1213 1214

	return true;
}

1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228
static void ath9k_hw_apply_gpio_override(struct ath_hw *ah)
{
	u32 gpio_mask = ah->gpio_mask;
	int i;

	for (i = 0; gpio_mask; i++, gpio_mask >>= 1) {
		if (!(gpio_mask & 1))
			continue;

		ath9k_hw_cfg_output(ah, i, AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
		ath9k_hw_set_gpio(ah, i, !!(ah->gpio_val & BIT(i)));
	}
}

1229
bool ath9k_hw_check_alive(struct ath_hw *ah)
J
Johannes Berg 已提交
1230
{
1231 1232 1233
	int count = 50;
	u32 reg;

1234
	if (AR_SREV_9285_12_OR_LATER(ah))
1235 1236 1237 1238
		return true;

	do {
		reg = REG_READ(ah, AR_OBS_BUS_1);
J
Johannes Berg 已提交
1239

1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251
		if ((reg & 0x7E7FFFEF) == 0x00702400)
			continue;

		switch (reg & 0x7E000B00) {
		case 0x1E000000:
		case 0x52000B00:
		case 0x18000B00:
			continue;
		default:
			return true;
		}
	} while (count-- > 0);
J
Johannes Berg 已提交
1252

1253
	return false;
J
Johannes Berg 已提交
1254
}
1255
EXPORT_SYMBOL(ath9k_hw_check_alive);
J
Johannes Berg 已提交
1256

1257
int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
1258
		   struct ath9k_hw_cal_data *caldata, bool bChannelChange)
1259
{
1260
	struct ath_common *common = ath9k_hw_common(ah);
1261
	u32 saveLedState;
1262
	struct ath9k_channel *curchan = ah->curchan;
1263 1264
	u32 saveDefAntenna;
	u32 macStaId1;
S
Sujith 已提交
1265
	u64 tsf = 0;
1266
	int i, r;
1267

1268 1269
	ah->txchainmask = common->tx_chainmask;
	ah->rxchainmask = common->rx_chainmask;
1270

1271
	if ((common->bus_ops->ath_bus_type != ATH_USB) && !ah->chip_fullsleep) {
1272
		ath9k_hw_abortpcurecv(ah);
1273
		if (!ath9k_hw_stopdmarecv(ah)) {
J
Joe Perches 已提交
1274
			ath_dbg(common, ATH_DBG_XMIT,
1275
				"Failed to stop receive dma\n");
1276 1277
			bChannelChange = false;
		}
1278 1279
	}

1280
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
1281
		return -EIO;
1282

1283
	if (curchan && !ah->chip_fullsleep)
1284 1285
		ath9k_hw_getnf(ah, curchan);

1286 1287 1288 1289 1290 1291 1292 1293 1294 1295
	ah->caldata = caldata;
	if (caldata &&
	    (chan->channel != caldata->channel ||
	     (chan->channelFlags & ~CHANNEL_CW_INT) !=
	     (caldata->channelFlags & ~CHANNEL_CW_INT))) {
		/* Operating channel changed, reset channel calibration data */
		memset(caldata, 0, sizeof(*caldata));
		ath9k_init_nfcal_hist_buffer(ah, chan);
	}

1296
	if (bChannelChange &&
1297 1298 1299
	    (ah->chip_fullsleep != true) &&
	    (ah->curchan != NULL) &&
	    (chan->channel != ah->curchan->channel) &&
1300
	    ((chan->channelFlags & CHANNEL_ALL) ==
1301
	     (ah->curchan->channelFlags & CHANNEL_ALL)) &&
1302
	    (!AR_SREV_9280(ah) || AR_DEVID_7010(ah))) {
1303

L
Luis R. Rodriguez 已提交
1304
		if (ath9k_hw_channel_change(ah, chan)) {
1305
			ath9k_hw_loadnf(ah, ah->curchan);
1306
			ath9k_hw_start_nfcal(ah, true);
1307 1308
			if (AR_SREV_9271(ah))
				ar9002_hw_load_ani_reg(ah, chan);
1309
			return 0;
1310 1311 1312 1313 1314 1315 1316 1317 1318
		}
	}

	saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
	if (saveDefAntenna == 0)
		saveDefAntenna = 1;

	macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;

S
Sujith 已提交
1319
	/* For chips on which RTC reset is done, save TSF before it gets cleared */
1320 1321
	if (AR_SREV_9100(ah) ||
	    (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)))
S
Sujith 已提交
1322 1323
		tsf = ath9k_hw_gettsf64(ah);

1324 1325 1326 1327 1328 1329
	saveLedState = REG_READ(ah, AR_CFG_LED) &
		(AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
		 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);

	ath9k_hw_mark_phy_inactive(ah);

1330 1331
	ah->paprd_table_write_done = false;

1332
	/* Only required on the first reset */
1333 1334 1335 1336 1337 1338 1339
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_RADIO_RF_RST);
		udelay(50);
	}

1340
	if (!ath9k_hw_chip_reset(ah, chan)) {
1341
		ath_err(common, "Chip reset failed\n");
1342
		return -EINVAL;
1343 1344
	}

1345
	/* Only required on the first reset */
1346 1347 1348 1349 1350 1351 1352 1353
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		ah->htc_reset_init = false;
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_GATE_MAC_CTL);
		udelay(50);
	}

S
Sujith 已提交
1354
	/* Restore TSF */
1355
	if (tsf)
S
Sujith 已提交
1356 1357
		ath9k_hw_settsf64(ah, tsf);

1358
	if (AR_SREV_9280_20_OR_LATER(ah))
1359
		REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
1360

S
Sujith 已提交
1361 1362 1363
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ar9002_hw_enable_async_fifo(ah);

L
Luis R. Rodriguez 已提交
1364
	r = ath9k_hw_process_ini(ah, chan);
1365 1366
	if (r)
		return r;
1367

1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378
	/*
	 * Some AR91xx SoC devices frequently fail to accept TSF writes
	 * right after the chip reset. When that happens, write a new
	 * value after the initvals have been applied, with an offset
	 * based on measured time difference
	 */
	if (AR_SREV_9100(ah) && (ath9k_hw_gettsf64(ah) < tsf)) {
		tsf += 1500;
		ath9k_hw_settsf64(ah, tsf);
	}

1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395
	/* Setup MFP options for CCMP */
	if (AR_SREV_9280_20_OR_LATER(ah)) {
		/* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
		 * frames when constructing CCMP AAD. */
		REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
			      0xc7ff);
		ah->sw_mgmt_crypto = false;
	} else if (AR_SREV_9160_10_OR_LATER(ah)) {
		/* Disable hardware crypto for management frames */
		REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
		ah->sw_mgmt_crypto = true;
	} else
		ah->sw_mgmt_crypto = true;

1396 1397 1398
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

1399
	ath9k_hw_spur_mitigate_freq(ah, chan);
1400
	ah->eep_ops->set_board_values(ah, chan);
1401

S
Sujith 已提交
1402 1403
	ENABLE_REGWRITE_BUFFER(ah);

1404 1405
	REG_WRITE(ah, AR_STA_ID0, get_unaligned_le32(common->macaddr));
	REG_WRITE(ah, AR_STA_ID1, get_unaligned_le16(common->macaddr + 4)
1406 1407
		  | macStaId1
		  | AR_STA_ID1_RTS_USE_DEF
1408
		  | (ah->config.
1409
		     ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
1410
		  | ah->sta_id1_defaults);
1411
	ath_hw_setbssidmask(common);
1412
	REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
1413
	ath9k_hw_write_associd(ah);
1414 1415 1416
	REG_WRITE(ah, AR_ISR, ~0);
	REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);

S
Sujith 已提交
1417 1418
	REGWRITE_BUFFER_FLUSH(ah);

1419 1420
	ath9k_hw_set_operating_mode(ah, ah->opmode);

1421
	r = ath9k_hw_rf_set_freq(ah, chan);
1422 1423
	if (r)
		return r;
1424

1425 1426
	ath9k_hw_set_clockrate(ah);

S
Sujith 已提交
1427 1428
	ENABLE_REGWRITE_BUFFER(ah);

1429 1430 1431
	for (i = 0; i < AR_NUM_DCU; i++)
		REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);

S
Sujith 已提交
1432 1433
	REGWRITE_BUFFER_FLUSH(ah);

1434 1435
	ah->intr_txqs = 0;
	for (i = 0; i < ah->caps.total_queues; i++)
1436 1437
		ath9k_hw_resettxqueue(ah, i);

1438
	ath9k_hw_init_interrupt_masks(ah, ah->opmode);
1439
	ath9k_hw_ani_cache_ini_regs(ah);
1440 1441
	ath9k_hw_init_qos(ah);

1442
	if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
1443
		ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
J
Johannes Berg 已提交
1444

1445
	ath9k_hw_init_global_settings(ah);
1446

1447
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
S
Sujith 已提交
1448
		ar9002_hw_update_async_fifo(ah);
1449
		ar9002_hw_enable_wep_aggregation(ah);
1450 1451
	}

1452 1453 1454 1455 1456 1457 1458
	REG_WRITE(ah, AR_STA_ID1,
		  REG_READ(ah, AR_STA_ID1) | AR_STA_ID1_PRESERVE_SEQNUM);

	ath9k_hw_set_dma(ah);

	REG_WRITE(ah, AR_OBS, 8);

S
Sujith 已提交
1459
	if (ah->config.rx_intr_mitigation) {
1460 1461 1462 1463
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
	}

1464 1465 1466 1467 1468
	if (ah->config.tx_intr_mitigation) {
		REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300);
		REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750);
	}

1469 1470
	ath9k_hw_init_bb(ah, chan);

1471
	if (!ath9k_hw_init_cal(ah, chan))
1472
		return -EIO;
1473

S
Sujith 已提交
1474
	ENABLE_REGWRITE_BUFFER(ah);
1475

1476
	ath9k_hw_restore_chainmask(ah);
1477 1478
	REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);

S
Sujith 已提交
1479 1480
	REGWRITE_BUFFER_FLUSH(ah);

1481 1482 1483
	/*
	 * For big endian systems turn on swapping for descriptors
	 */
1484 1485 1486 1487
	if (AR_SREV_9100(ah)) {
		u32 mask;
		mask = REG_READ(ah, AR_CFG);
		if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
J
Joe Perches 已提交
1488
			ath_dbg(common, ATH_DBG_RESET,
S
Sujith 已提交
1489
				"CFG Byte Swap Set 0x%x\n", mask);
1490 1491 1492 1493
		} else {
			mask =
				INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
			REG_WRITE(ah, AR_CFG, mask);
J
Joe Perches 已提交
1494
			ath_dbg(common, ATH_DBG_RESET,
S
Sujith 已提交
1495
				"Setting CFG 0x%x\n", REG_READ(ah, AR_CFG));
1496 1497
		}
	} else {
1498 1499 1500 1501 1502 1503 1504
		if (common->bus_ops->ath_bus_type == ATH_USB) {
			/* Configure AR9271 target WLAN */
			if (AR_SREV_9271(ah))
				REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
			else
				REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
		}
1505
#ifdef __BIG_ENDIAN
1506 1507
                else
			REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1508 1509 1510
#endif
	}

1511
	if (ah->btcoex_hw.enabled)
1512 1513
		ath9k_hw_btcoex_enable(ah);

1514
	if (AR_SREV_9300_20_OR_LATER(ah))
1515
		ar9003_hw_bb_watchdog_config(ah);
1516

1517 1518
	ath9k_hw_apply_gpio_override(ah);

1519
	return 0;
1520
}
1521
EXPORT_SYMBOL(ath9k_hw_reset);
1522

S
Sujith 已提交
1523 1524 1525 1526
/******************************/
/* Power Management (Chipset) */
/******************************/

1527 1528 1529 1530
/*
 * Notify Power Mgt is disabled in self-generated frames.
 * If requested, force chip to sleep.
 */
1531
static void ath9k_set_power_sleep(struct ath_hw *ah, int setChip)
1532
{
S
Sujith 已提交
1533 1534
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
	if (setChip) {
1535 1536 1537 1538
		/*
		 * Clear the RTC force wake bit to allow the
		 * mac to go to sleep.
		 */
S
Sujith 已提交
1539 1540
		REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
1541
		if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
S
Sujith 已提交
1542
			REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
1543

1544
		/* Shutdown chip. Active low */
1545
		if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah))
S
Sujith 已提交
1546 1547
			REG_CLR_BIT(ah, (AR_RTC_RESET),
				    AR_RTC_RESET_EN);
S
Sujith 已提交
1548
	}
1549 1550 1551 1552 1553

	/* Clear Bit 14 of AR_WA after putting chip into Full Sleep mode. */
	if (AR_SREV_9300_20_OR_LATER(ah))
		REG_WRITE(ah, AR_WA,
			  ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
1554 1555
}

1556 1557 1558 1559 1560
/*
 * Notify Power Management is enabled in self-generating
 * frames. If request, set power mode of chip to
 * auto/normal.  Duration in units of 128us (1/8 TU).
 */
1561
static void ath9k_set_power_network_sleep(struct ath_hw *ah, int setChip)
1562
{
S
Sujith 已提交
1563 1564
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
	if (setChip) {
1565
		struct ath9k_hw_capabilities *pCap = &ah->caps;
1566

S
Sujith 已提交
1567
		if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
1568
			/* Set WakeOnInterrupt bit; clear ForceWake bit */
S
Sujith 已提交
1569 1570 1571
			REG_WRITE(ah, AR_RTC_FORCE_WAKE,
				  AR_RTC_FORCE_WAKE_ON_INT);
		} else {
1572 1573 1574 1575
			/*
			 * Clear the RTC force wake bit to allow the
			 * mac to go to sleep.
			 */
S
Sujith 已提交
1576 1577
			REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
				    AR_RTC_FORCE_WAKE_EN);
1578 1579
		}
	}
1580 1581 1582 1583

	/* Clear Bit 14 of AR_WA after putting chip into Net Sleep mode. */
	if (AR_SREV_9300_20_OR_LATER(ah))
		REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
1584 1585
}

1586
static bool ath9k_hw_set_power_awake(struct ath_hw *ah, int setChip)
1587
{
S
Sujith 已提交
1588 1589
	u32 val;
	int i;
1590

1591 1592 1593 1594 1595 1596
	/* Set Bits 14 and 17 of AR_WA before powering on the chip. */
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1597 1598 1599 1600 1601 1602 1603
	if (setChip) {
		if ((REG_READ(ah, AR_RTC_STATUS) &
		     AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
			if (ath9k_hw_set_reset_reg(ah,
					   ATH9K_RESET_POWER_ON) != true) {
				return false;
			}
1604 1605
			if (!AR_SREV_9300_20_OR_LATER(ah))
				ath9k_hw_init_pll(ah, NULL);
S
Sujith 已提交
1606 1607 1608 1609
		}
		if (AR_SREV_9100(ah))
			REG_SET_BIT(ah, AR_RTC_RESET,
				    AR_RTC_RESET_EN);
1610

S
Sujith 已提交
1611 1612 1613
		REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
		udelay(50);
1614

S
Sujith 已提交
1615 1616 1617 1618 1619 1620 1621
		for (i = POWER_UP_TIME / 50; i > 0; i--) {
			val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
			if (val == AR_RTC_STATUS_ON)
				break;
			udelay(50);
			REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
				    AR_RTC_FORCE_WAKE_EN);
1622
		}
S
Sujith 已提交
1623
		if (i == 0) {
1624 1625 1626
			ath_err(ath9k_hw_common(ah),
				"Failed to wakeup in %uus\n",
				POWER_UP_TIME / 20);
S
Sujith 已提交
1627
			return false;
1628 1629 1630
		}
	}

S
Sujith 已提交
1631
	REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
1632

S
Sujith 已提交
1633
	return true;
1634 1635
}

1636
bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
1637
{
1638
	struct ath_common *common = ath9k_hw_common(ah);
1639
	int status = true, setChip = true;
S
Sujith 已提交
1640 1641 1642 1643 1644 1645 1646
	static const char *modes[] = {
		"AWAKE",
		"FULL-SLEEP",
		"NETWORK SLEEP",
		"UNDEFINED"
	};

1647 1648 1649
	if (ah->power_mode == mode)
		return status;

J
Joe Perches 已提交
1650 1651
	ath_dbg(common, ATH_DBG_RESET, "%s -> %s\n",
		modes[ah->power_mode], modes[mode]);
S
Sujith 已提交
1652 1653 1654 1655 1656 1657 1658

	switch (mode) {
	case ATH9K_PM_AWAKE:
		status = ath9k_hw_set_power_awake(ah, setChip);
		break;
	case ATH9K_PM_FULL_SLEEP:
		ath9k_set_power_sleep(ah, setChip);
1659
		ah->chip_fullsleep = true;
S
Sujith 已提交
1660 1661 1662 1663
		break;
	case ATH9K_PM_NETWORK_SLEEP:
		ath9k_set_power_network_sleep(ah, setChip);
		break;
1664
	default:
1665
		ath_err(common, "Unknown power mode %u\n", mode);
1666 1667
		return false;
	}
1668
	ah->power_mode = mode;
S
Sujith 已提交
1669

1670 1671 1672 1673 1674
	/*
	 * XXX: If this warning never comes up after a while then
	 * simply keep the ATH_DBG_WARN_ON_ONCE() but make
	 * ath9k_hw_setpower() return type void.
	 */
1675 1676 1677

	if (!(ah->ah_flags & AH_UNPLUGGED))
		ATH_DBG_WARN_ON_ONCE(!status);
1678

S
Sujith 已提交
1679
	return status;
1680
}
1681
EXPORT_SYMBOL(ath9k_hw_setpower);
1682

S
Sujith 已提交
1683 1684 1685 1686
/*******************/
/* Beacon Handling */
/*******************/

1687
void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
1688 1689 1690
{
	int flags = 0;

S
Sujith 已提交
1691 1692
	ENABLE_REGWRITE_BUFFER(ah);

1693
	switch (ah->opmode) {
1694
	case NL80211_IFTYPE_ADHOC:
1695
	case NL80211_IFTYPE_MESH_POINT:
1696 1697 1698 1699
		REG_SET_BIT(ah, AR_TXCFG,
			    AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
		REG_WRITE(ah, AR_NEXT_NDP_TIMER,
			  TU_TO_USEC(next_beacon +
1700 1701
				     (ah->atim_window ? ah->
				      atim_window : 1)));
1702
		flags |= AR_NDP_TIMER_EN;
1703
	case NL80211_IFTYPE_AP:
1704 1705 1706
		REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
		REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT,
			  TU_TO_USEC(next_beacon -
1707
				     ah->config.
1708
				     dma_beacon_response_time));
1709 1710
		REG_WRITE(ah, AR_NEXT_SWBA,
			  TU_TO_USEC(next_beacon -
1711
				     ah->config.
1712
				     sw_beacon_response_time));
1713 1714 1715
		flags |=
			AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
		break;
1716
	default:
J
Joe Perches 已提交
1717 1718 1719
		ath_dbg(ath9k_hw_common(ah), ATH_DBG_BEACON,
			"%s: unsupported opmode: %d\n",
			__func__, ah->opmode);
1720 1721
		return;
		break;
1722 1723 1724 1725 1726 1727 1728
	}

	REG_WRITE(ah, AR_BEACON_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_SWBA_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_NDP_PERIOD, TU_TO_USEC(beacon_period));

S
Sujith 已提交
1729 1730
	REGWRITE_BUFFER_FLUSH(ah);

1731 1732 1733 1734 1735 1736 1737
	beacon_period &= ~ATH9K_BEACON_ENA;
	if (beacon_period & ATH9K_BEACON_RESET_TSF) {
		ath9k_hw_reset_tsf(ah);
	}

	REG_SET_BIT(ah, AR_TIMER_MODE, flags);
}
1738
EXPORT_SYMBOL(ath9k_hw_beaconinit);
1739

1740
void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
S
Sujith 已提交
1741
				    const struct ath9k_beacon_state *bs)
1742 1743
{
	u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
1744
	struct ath9k_hw_capabilities *pCap = &ah->caps;
1745
	struct ath_common *common = ath9k_hw_common(ah);
1746

S
Sujith 已提交
1747 1748
	ENABLE_REGWRITE_BUFFER(ah);

1749 1750 1751 1752 1753 1754 1755
	REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));

	REG_WRITE(ah, AR_BEACON_PERIOD,
		  TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
		  TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));

S
Sujith 已提交
1756 1757
	REGWRITE_BUFFER_FLUSH(ah);

1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774
	REG_RMW_FIELD(ah, AR_RSSI_THR,
		      AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);

	beaconintval = bs->bs_intval & ATH9K_BEACON_PERIOD;

	if (bs->bs_sleepduration > beaconintval)
		beaconintval = bs->bs_sleepduration;

	dtimperiod = bs->bs_dtimperiod;
	if (bs->bs_sleepduration > dtimperiod)
		dtimperiod = bs->bs_sleepduration;

	if (beaconintval == dtimperiod)
		nextTbtt = bs->bs_nextdtim;
	else
		nextTbtt = bs->bs_nexttbtt;

J
Joe Perches 已提交
1775 1776 1777 1778
	ath_dbg(common, ATH_DBG_BEACON, "next DTIM %d\n", bs->bs_nextdtim);
	ath_dbg(common, ATH_DBG_BEACON, "next beacon %d\n", nextTbtt);
	ath_dbg(common, ATH_DBG_BEACON, "beacon period %d\n", beaconintval);
	ath_dbg(common, ATH_DBG_BEACON, "DTIM period %d\n", dtimperiod);
1779

S
Sujith 已提交
1780 1781
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
1782 1783 1784
	REG_WRITE(ah, AR_NEXT_DTIM,
		  TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
	REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
1785

S
Sujith 已提交
1786 1787 1788
	REG_WRITE(ah, AR_SLEEP1,
		  SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
		  | AR_SLEEP1_ASSUME_DTIM);
1789

S
Sujith 已提交
1790 1791 1792 1793
	if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
		beacontimeout = (BEACON_TIMEOUT_VAL << 3);
	else
		beacontimeout = MIN_BEACON_TIMEOUT_VAL;
1794

S
Sujith 已提交
1795 1796
	REG_WRITE(ah, AR_SLEEP2,
		  SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
1797

S
Sujith 已提交
1798 1799
	REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
	REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
1800

S
Sujith 已提交
1801 1802
	REGWRITE_BUFFER_FLUSH(ah);

S
Sujith 已提交
1803 1804 1805
	REG_SET_BIT(ah, AR_TIMER_MODE,
		    AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
		    AR_DTIM_TIMER_EN);
1806

1807 1808
	/* TSF Out of Range Threshold */
	REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
1809
}
1810
EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
1811

S
Sujith 已提交
1812 1813 1814 1815
/*******************/
/* HW Capabilities */
/*******************/

1816
int ath9k_hw_fill_cap_info(struct ath_hw *ah)
1817
{
1818
	struct ath9k_hw_capabilities *pCap = &ah->caps;
1819
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
1820
	struct ath_common *common = ath9k_hw_common(ah);
1821
	struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
1822

S
Sujith 已提交
1823
	u16 capField = 0, eeval;
1824
	u8 ant_div_ctl1, tx_chainmask, rx_chainmask;
1825

S
Sujith 已提交
1826
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
1827
	regulatory->current_rd = eeval;
1828

S
Sujith 已提交
1829
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_1);
1830
	if (AR_SREV_9285_12_OR_LATER(ah))
1831
		eeval |= AR9285_RDEXT_DEFAULT;
1832
	regulatory->current_rd_ext = eeval;
1833

S
Sujith 已提交
1834
	capField = ah->eep_ops->get_eeprom(ah, EEP_OP_CAP);
S
Sujith 已提交
1835

1836
	if (ah->opmode != NL80211_IFTYPE_AP &&
1837
	    ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
1838 1839 1840 1841 1842
		if (regulatory->current_rd == 0x64 ||
		    regulatory->current_rd == 0x65)
			regulatory->current_rd += 5;
		else if (regulatory->current_rd == 0x41)
			regulatory->current_rd = 0x43;
J
Joe Perches 已提交
1843 1844
		ath_dbg(common, ATH_DBG_REGULATORY,
			"regdomain mapped to 0x%x\n", regulatory->current_rd);
S
Sujith 已提交
1845
	}
1846

S
Sujith 已提交
1847
	eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
1848
	if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
1849 1850
		ath_err(common,
			"no band has been marked as supported in EEPROM\n");
1851 1852 1853
		return -EINVAL;
	}

1854 1855
	if (eeval & AR5416_OPFLAGS_11A)
		pCap->hw_caps |= ATH9K_HW_CAP_5GHZ;
1856

1857 1858
	if (eeval & AR5416_OPFLAGS_11G)
		pCap->hw_caps |= ATH9K_HW_CAP_2GHZ;
S
Sujith 已提交
1859

S
Sujith 已提交
1860
	pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
1861 1862 1863 1864
	/*
	 * For AR9271 we will temporarilly uses the rx chainmax as read from
	 * the EEPROM.
	 */
1865
	if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
1866 1867 1868
	    !(eeval & AR5416_OPFLAGS_11A) &&
	    !(AR_SREV_9271(ah)))
		/* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
1869 1870
		pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
	else
1871
		/* Use rx_chainmask from EEPROM. */
1872
		pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
1873

1874
	ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
1875

1876 1877 1878 1879
	/* enable key search for every frame in an aggregate */
	if (AR_SREV_9300_20_OR_LATER(ah))
		ah->misc_mode |= AR_PCU_ALWAYS_PERFORM_KEYSEARCH;

S
Sujith 已提交
1880 1881
	pCap->low_2ghz_chan = 2312;
	pCap->high_2ghz_chan = 2732;
1882

S
Sujith 已提交
1883 1884
	pCap->low_5ghz_chan = 4920;
	pCap->high_5ghz_chan = 6100;
1885

1886 1887
	common->crypt_caps |= ATH_CRYPT_CAP_CIPHER_AESCCM;

1888
	if (ah->config.ht_enable)
S
Sujith 已提交
1889 1890 1891
		pCap->hw_caps |= ATH9K_HW_CAP_HT;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
1892

S
Sujith 已提交
1893 1894 1895 1896 1897
	if (capField & AR_EEPROM_EEPCAP_MAXQCU)
		pCap->total_queues =
			MS(capField, AR_EEPROM_EEPCAP_MAXQCU);
	else
		pCap->total_queues = ATH9K_NUM_TX_QUEUES;
1898

S
Sujith 已提交
1899 1900 1901 1902 1903
	if (capField & AR_EEPROM_EEPCAP_KC_ENTRIES)
		pCap->keycache_size =
			1 << MS(capField, AR_EEPROM_EEPCAP_KC_ENTRIES);
	else
		pCap->keycache_size = AR_KEYTABLE_SIZE;
1904

1905 1906 1907 1908
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
		pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD >> 1;
	else
		pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD;
1909

1910 1911
	if (AR_SREV_9271(ah))
		pCap->num_gpio_pins = AR9271_NUM_GPIO;
S
Sujith 已提交
1912 1913
	else if (AR_DEVID_7010(ah))
		pCap->num_gpio_pins = AR7010_NUM_GPIO;
1914
	else if (AR_SREV_9285_12_OR_LATER(ah))
1915
		pCap->num_gpio_pins = AR9285_NUM_GPIO;
1916
	else if (AR_SREV_9280_20_OR_LATER(ah))
S
Sujith 已提交
1917 1918 1919
		pCap->num_gpio_pins = AR928X_NUM_GPIO;
	else
		pCap->num_gpio_pins = AR_NUM_GPIO;
1920

S
Sujith 已提交
1921 1922 1923 1924 1925
	if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah)) {
		pCap->hw_caps |= ATH9K_HW_CAP_CST;
		pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
	} else {
		pCap->rts_aggr_limit = (8 * 1024);
1926 1927
	}

S
Sujith 已提交
1928 1929
	pCap->hw_caps |= ATH9K_HW_CAP_ENHANCEDPM;

1930
#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
1931 1932 1933 1934 1935 1936
	ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
	if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
		ah->rfkill_gpio =
			MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
		ah->rfkill_polarity =
			MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
S
Sujith 已提交
1937 1938

		pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
1939
	}
S
Sujith 已提交
1940
#endif
1941
	if (AR_SREV_9271(ah) || AR_SREV_9300_20_OR_LATER(ah))
1942 1943 1944
		pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
1945

1946
	if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
S
Sujith 已提交
1947 1948 1949
		pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
	else
		pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
1950

1951
	if (regulatory->current_rd_ext & (1 << REG_EXT_JAPAN_MIDBAND)) {
S
Sujith 已提交
1952 1953 1954 1955 1956
		pCap->reg_cap =
			AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
			AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN |
			AR_EEPROM_EEREGCAP_EN_KK_U2 |
			AR_EEPROM_EEREGCAP_EN_KK_MIDBAND;
1957
	} else {
S
Sujith 已提交
1958 1959 1960
		pCap->reg_cap =
			AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
			AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN;
1961 1962
	}

1963 1964 1965 1966
	/* Advertise midband for AR5416 with FCC midband set in eeprom */
	if (regulatory->current_rd_ext & (1 << REG_EXT_FCC_MIDBAND) &&
	    AR_SREV_5416(ah))
		pCap->reg_cap |= AR_EEPROM_EEREGCAP_EN_FCC_MIDBAND;
S
Sujith 已提交
1967

1968
	if (AR_SREV_9280_20_OR_LATER(ah) && common->btcoex_enabled) {
1969 1970
		btcoex_hw->btactive_gpio = ATH_BTACTIVE_GPIO;
		btcoex_hw->wlanactive_gpio = ATH_WLANACTIVE_GPIO;
1971

1972
		if (AR_SREV_9285(ah)) {
1973 1974
			btcoex_hw->scheme = ATH_BTCOEX_CFG_3WIRE;
			btcoex_hw->btpriority_gpio = ATH_BTPRIORITY_GPIO;
1975
		} else {
1976
			btcoex_hw->scheme = ATH_BTCOEX_CFG_2WIRE;
1977
		}
1978
	} else {
1979
		btcoex_hw->scheme = ATH_BTCOEX_CFG_NONE;
1980
	}
1981

1982
	if (AR_SREV_9300_20_OR_LATER(ah)) {
1983 1984 1985 1986
		pCap->hw_caps |= ATH9K_HW_CAP_EDMA | ATH9K_HW_CAP_FASTCLOCK;
		if (!AR_SREV_9485(ah))
			pCap->hw_caps |= ATH9K_HW_CAP_LDPC;

1987 1988 1989
		pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
		pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
		pCap->rx_status_len = sizeof(struct ar9003_rxs);
1990
		pCap->tx_desc_len = sizeof(struct ar9003_txc);
1991
		pCap->txs_len = sizeof(struct ar9003_txs);
1992 1993
		if (!ah->config.paprd_disable &&
		    ah->eep_ops->get_eeprom(ah, EEP_PAPRD))
1994
			pCap->hw_caps |= ATH9K_HW_CAP_PAPRD;
1995 1996
	} else {
		pCap->tx_desc_len = sizeof(struct ath_desc);
1997 1998 1999 2000 2001
		if (AR_SREV_9280_20(ah) &&
		    ((ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) <=
		      AR5416_EEP_MINOR_VER_16) ||
		     ah->eep_ops->get_eeprom(ah, EEP_FSTCLK_5G)))
			pCap->hw_caps |= ATH9K_HW_CAP_FASTCLOCK;
2002
	}
2003

2004 2005 2006
	if (AR_SREV_9300_20_OR_LATER(ah))
		pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED;

2007 2008 2009
	if (AR_SREV_9300_20_OR_LATER(ah))
		ah->ent_mode = REG_READ(ah, AR_ENT_OTP);

2010
	if (AR_SREV_9287_11_OR_LATER(ah) || AR_SREV_9271(ah))
2011 2012
		pCap->hw_caps |= ATH9K_HW_CAP_SGI_20;

2013 2014 2015 2016 2017 2018 2019
	if (AR_SREV_9285(ah))
		if (ah->eep_ops->get_eeprom(ah, EEP_MODAL_VER) >= 3) {
			ant_div_ctl1 =
				ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
			if ((ant_div_ctl1 & 0x1) && ((ant_div_ctl1 >> 3) & 0x1))
				pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
		}
2020 2021 2022 2023 2024 2025
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		if (ah->eep_ops->get_eeprom(ah, EEP_CHAIN_MASK_REDUCE))
			pCap->hw_caps |= ATH9K_HW_CAP_APM;
	}


2026

2027 2028 2029 2030 2031
	if (AR_SREV_9485_10(ah)) {
		pCap->pcie_lcr_extsync_en = true;
		pCap->pcie_lcr_offset = 0x80;
	}

2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043
	tx_chainmask = pCap->tx_chainmask;
	rx_chainmask = pCap->rx_chainmask;
	while (tx_chainmask || rx_chainmask) {
		if (tx_chainmask & BIT(0))
			pCap->max_txchains++;
		if (rx_chainmask & BIT(0))
			pCap->max_rxchains++;

		tx_chainmask >>= 1;
		rx_chainmask >>= 1;
	}

2044
	return 0;
2045 2046
}

S
Sujith 已提交
2047 2048 2049
/****************************/
/* GPIO / RFKILL / Antennae */
/****************************/
2050

2051
static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
S
Sujith 已提交
2052 2053 2054 2055
					 u32 gpio, u32 type)
{
	int addr;
	u32 gpio_shift, tmp;
2056

S
Sujith 已提交
2057 2058 2059 2060 2061 2062
	if (gpio > 11)
		addr = AR_GPIO_OUTPUT_MUX3;
	else if (gpio > 5)
		addr = AR_GPIO_OUTPUT_MUX2;
	else
		addr = AR_GPIO_OUTPUT_MUX1;
2063

S
Sujith 已提交
2064
	gpio_shift = (gpio % 6) * 5;
2065

S
Sujith 已提交
2066 2067 2068 2069
	if (AR_SREV_9280_20_OR_LATER(ah)
	    || (addr != AR_GPIO_OUTPUT_MUX1)) {
		REG_RMW(ah, addr, (type << gpio_shift),
			(0x1f << gpio_shift));
2070
	} else {
S
Sujith 已提交
2071 2072 2073 2074 2075
		tmp = REG_READ(ah, addr);
		tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
		tmp &= ~(0x1f << gpio_shift);
		tmp |= (type << gpio_shift);
		REG_WRITE(ah, addr, tmp);
2076 2077 2078
	}
}

2079
void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
2080
{
S
Sujith 已提交
2081
	u32 gpio_shift;
2082

2083
	BUG_ON(gpio >= ah->caps.num_gpio_pins);
2084

S
Sujith 已提交
2085 2086 2087 2088 2089 2090 2091
	if (AR_DEVID_7010(ah)) {
		gpio_shift = gpio;
		REG_RMW(ah, AR7010_GPIO_OE,
			(AR7010_GPIO_OE_AS_INPUT << gpio_shift),
			(AR7010_GPIO_OE_MASK << gpio_shift));
		return;
	}
2092

S
Sujith 已提交
2093
	gpio_shift = gpio << 1;
S
Sujith 已提交
2094 2095 2096 2097
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
2098
}
2099
EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
2100

2101
u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
2102
{
2103 2104 2105
#define MS_REG_READ(x, y) \
	(MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))

2106
	if (gpio >= ah->caps.num_gpio_pins)
S
Sujith 已提交
2107
		return 0xffffffff;
2108

S
Sujith 已提交
2109 2110 2111 2112 2113
	if (AR_DEVID_7010(ah)) {
		u32 val;
		val = REG_READ(ah, AR7010_GPIO_IN);
		return (MS(val, AR7010_GPIO_IN_VAL) & AR_GPIO_BIT(gpio)) == 0;
	} else if (AR_SREV_9300_20_OR_LATER(ah))
2114 2115
		return (MS(REG_READ(ah, AR_GPIO_IN), AR9300_GPIO_IN_VAL) &
			AR_GPIO_BIT(gpio)) != 0;
2116
	else if (AR_SREV_9271(ah))
2117
		return MS_REG_READ(AR9271, gpio) != 0;
2118
	else if (AR_SREV_9287_11_OR_LATER(ah))
2119
		return MS_REG_READ(AR9287, gpio) != 0;
2120
	else if (AR_SREV_9285_12_OR_LATER(ah))
2121
		return MS_REG_READ(AR9285, gpio) != 0;
2122
	else if (AR_SREV_9280_20_OR_LATER(ah))
2123 2124 2125
		return MS_REG_READ(AR928X, gpio) != 0;
	else
		return MS_REG_READ(AR, gpio) != 0;
2126
}
2127
EXPORT_SYMBOL(ath9k_hw_gpio_get);
2128

2129
void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
S
Sujith 已提交
2130
			 u32 ah_signal_type)
2131
{
S
Sujith 已提交
2132
	u32 gpio_shift;
2133

S
Sujith 已提交
2134 2135 2136 2137 2138 2139 2140
	if (AR_DEVID_7010(ah)) {
		gpio_shift = gpio;
		REG_RMW(ah, AR7010_GPIO_OE,
			(AR7010_GPIO_OE_AS_OUTPUT << gpio_shift),
			(AR7010_GPIO_OE_MASK << gpio_shift));
		return;
	}
2141

S
Sujith 已提交
2142
	ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
S
Sujith 已提交
2143 2144 2145 2146 2147
	gpio_shift = 2 * gpio;
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
2148
}
2149
EXPORT_SYMBOL(ath9k_hw_cfg_output);
2150

2151
void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
2152
{
S
Sujith 已提交
2153 2154 2155 2156 2157 2158 2159
	if (AR_DEVID_7010(ah)) {
		val = val ? 0 : 1;
		REG_RMW(ah, AR7010_GPIO_OUT, ((val&1) << gpio),
			AR_GPIO_BIT(gpio));
		return;
	}

2160 2161 2162
	if (AR_SREV_9271(ah))
		val = ~val;

S
Sujith 已提交
2163 2164
	REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
		AR_GPIO_BIT(gpio));
2165
}
2166
EXPORT_SYMBOL(ath9k_hw_set_gpio);
2167

2168
u32 ath9k_hw_getdefantenna(struct ath_hw *ah)
2169
{
S
Sujith 已提交
2170
	return REG_READ(ah, AR_DEF_ANTENNA) & 0x7;
2171
}
2172
EXPORT_SYMBOL(ath9k_hw_getdefantenna);
2173

2174
void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
2175
{
S
Sujith 已提交
2176
	REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
2177
}
2178
EXPORT_SYMBOL(ath9k_hw_setantenna);
2179

S
Sujith 已提交
2180 2181 2182 2183
/*********************/
/* General Operation */
/*********************/

2184
u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
2185
{
S
Sujith 已提交
2186 2187
	u32 bits = REG_READ(ah, AR_RX_FILTER);
	u32 phybits = REG_READ(ah, AR_PHY_ERR);
2188

S
Sujith 已提交
2189 2190 2191 2192
	if (phybits & AR_PHY_ERR_RADAR)
		bits |= ATH9K_RX_FILTER_PHYRADAR;
	if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
		bits |= ATH9K_RX_FILTER_PHYERR;
S
Sujith 已提交
2193

S
Sujith 已提交
2194
	return bits;
2195
}
2196
EXPORT_SYMBOL(ath9k_hw_getrxfilter);
2197

2198
void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
2199
{
S
Sujith 已提交
2200
	u32 phybits;
2201

S
Sujith 已提交
2202 2203
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
2204 2205
	REG_WRITE(ah, AR_RX_FILTER, bits);

S
Sujith 已提交
2206 2207 2208 2209 2210 2211
	phybits = 0;
	if (bits & ATH9K_RX_FILTER_PHYRADAR)
		phybits |= AR_PHY_ERR_RADAR;
	if (bits & ATH9K_RX_FILTER_PHYERR)
		phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
	REG_WRITE(ah, AR_PHY_ERR, phybits);
2212

S
Sujith 已提交
2213 2214 2215 2216 2217 2218
	if (phybits)
		REG_WRITE(ah, AR_RXCFG,
			  REG_READ(ah, AR_RXCFG) | AR_RXCFG_ZLFDMA);
	else
		REG_WRITE(ah, AR_RXCFG,
			  REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_ZLFDMA);
S
Sujith 已提交
2219 2220

	REGWRITE_BUFFER_FLUSH(ah);
S
Sujith 已提交
2221
}
2222
EXPORT_SYMBOL(ath9k_hw_setrxfilter);
2223

2224
bool ath9k_hw_phy_disable(struct ath_hw *ah)
S
Sujith 已提交
2225
{
2226 2227 2228 2229 2230
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
		return false;

	ath9k_hw_init_pll(ah, NULL);
	return true;
S
Sujith 已提交
2231
}
2232
EXPORT_SYMBOL(ath9k_hw_phy_disable);
2233

2234
bool ath9k_hw_disable(struct ath_hw *ah)
S
Sujith 已提交
2235
{
2236
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
2237
		return false;
2238

2239 2240 2241 2242 2243
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
		return false;

	ath9k_hw_init_pll(ah, NULL);
	return true;
2244
}
2245
EXPORT_SYMBOL(ath9k_hw_disable);
2246

2247
void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test)
2248
{
2249
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
2250
	struct ath9k_channel *chan = ah->curchan;
2251
	struct ieee80211_channel *channel = chan->chan;
2252

2253
	regulatory->power_limit = min(limit, (u32) MAX_RATE_POWER);
2254

2255
	ah->eep_ops->set_txpower(ah, chan,
2256
				 ath9k_regd_get_ctl(regulatory, chan),
2257 2258 2259
				 channel->max_antenna_gain * 2,
				 channel->max_power * 2,
				 min((u32) MAX_RATE_POWER,
2260
				 (u32) regulatory->power_limit), test);
2261
}
2262
EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
2263

2264
void ath9k_hw_setopmode(struct ath_hw *ah)
2265
{
2266
	ath9k_hw_set_operating_mode(ah, ah->opmode);
2267
}
2268
EXPORT_SYMBOL(ath9k_hw_setopmode);
2269

2270
void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
2271
{
S
Sujith 已提交
2272 2273
	REG_WRITE(ah, AR_MCAST_FIL0, filter0);
	REG_WRITE(ah, AR_MCAST_FIL1, filter1);
2274
}
2275
EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
2276

2277
void ath9k_hw_write_associd(struct ath_hw *ah)
2278
{
2279 2280 2281 2282 2283
	struct ath_common *common = ath9k_hw_common(ah);

	REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
	REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
		  ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
2284
}
2285
EXPORT_SYMBOL(ath9k_hw_write_associd);
2286

2287 2288
#define ATH9K_MAX_TSF_READ 10

2289
u64 ath9k_hw_gettsf64(struct ath_hw *ah)
2290
{
2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301
	u32 tsf_lower, tsf_upper1, tsf_upper2;
	int i;

	tsf_upper1 = REG_READ(ah, AR_TSF_U32);
	for (i = 0; i < ATH9K_MAX_TSF_READ; i++) {
		tsf_lower = REG_READ(ah, AR_TSF_L32);
		tsf_upper2 = REG_READ(ah, AR_TSF_U32);
		if (tsf_upper2 == tsf_upper1)
			break;
		tsf_upper1 = tsf_upper2;
	}
2302

2303
	WARN_ON( i == ATH9K_MAX_TSF_READ );
2304

2305
	return (((u64)tsf_upper1 << 32) | tsf_lower);
S
Sujith 已提交
2306
}
2307
EXPORT_SYMBOL(ath9k_hw_gettsf64);
2308

2309
void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
2310 2311
{
	REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
A
Alina Friedrichsen 已提交
2312
	REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
2313
}
2314
EXPORT_SYMBOL(ath9k_hw_settsf64);
2315

2316
void ath9k_hw_reset_tsf(struct ath_hw *ah)
S
Sujith 已提交
2317
{
2318 2319
	if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
			   AH_TSF_WRITE_TIMEOUT))
J
Joe Perches 已提交
2320 2321
		ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
			"AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
2322

S
Sujith 已提交
2323 2324
	REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
}
2325
EXPORT_SYMBOL(ath9k_hw_reset_tsf);
2326

S
Sujith 已提交
2327
void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting)
S
Sujith 已提交
2328 2329
{
	if (setting)
2330
		ah->misc_mode |= AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
2331
	else
2332
		ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
2333
}
2334
EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
2335

L
Luis R. Rodriguez 已提交
2336
void ath9k_hw_set11nmac2040(struct ath_hw *ah)
S
Sujith 已提交
2337
{
L
Luis R. Rodriguez 已提交
2338
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
S
Sujith 已提交
2339 2340
	u32 macmode;

L
Luis R. Rodriguez 已提交
2341
	if (conf_is_ht40(conf) && !ah->config.cwm_ignore_extcca)
S
Sujith 已提交
2342 2343 2344
		macmode = AR_2040_JOINED_RX_CLEAR;
	else
		macmode = 0;
2345

S
Sujith 已提交
2346
	REG_WRITE(ah, AR_2040_MODE, macmode);
2347
}
2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393

/* HW Generic timers configuration */

static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
{
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
	{AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
				AR_NDP2_TIMER_MODE, 0x0002},
	{AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
				AR_NDP2_TIMER_MODE, 0x0004},
	{AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
				AR_NDP2_TIMER_MODE, 0x0008},
	{AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
				AR_NDP2_TIMER_MODE, 0x0010},
	{AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
				AR_NDP2_TIMER_MODE, 0x0020},
	{AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
				AR_NDP2_TIMER_MODE, 0x0040},
	{AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
				AR_NDP2_TIMER_MODE, 0x0080}
};

/* HW generic timer primitives */

/* compute and clear index of rightmost 1 */
static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask)
{
	u32 b;

	b = *mask;
	b &= (0-b);
	*mask &= ~b;
	b *= debruijn32;
	b >>= 27;

	return timer_table->gen_timer_index[b];
}

2394
static u32 ath9k_hw_gettsf32(struct ath_hw *ah)
2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410
{
	return REG_READ(ah, AR_TSF_L32);
}

struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
					  void (*trigger)(void *),
					  void (*overflow)(void *),
					  void *arg,
					  u8 timer_index)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;

	timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);

	if (timer == NULL) {
2411 2412 2413
		ath_err(ath9k_hw_common(ah),
			"Failed to allocate memory for hw timer[%d]\n",
			timer_index);
2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425
		return NULL;
	}

	/* allocate a hardware generic timer slot */
	timer_table->timers[timer_index] = timer;
	timer->index = timer_index;
	timer->trigger = trigger;
	timer->overflow = overflow;
	timer->arg = arg;

	return timer;
}
2426
EXPORT_SYMBOL(ath_gen_timer_alloc);
2427

2428 2429 2430 2431
void ath9k_hw_gen_timer_start(struct ath_hw *ah,
			      struct ath_gen_timer *timer,
			      u32 timer_next,
			      u32 timer_period)
2432 2433 2434 2435 2436 2437 2438 2439 2440 2441
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	u32 tsf;

	BUG_ON(!timer_period);

	set_bit(timer->index, &timer_table->timer_mask.timer_bits);

	tsf = ath9k_hw_gettsf32(ah);

J
Joe Perches 已提交
2442 2443 2444
	ath_dbg(ath9k_hw_common(ah), ATH_DBG_HWTIMER,
		"current tsf %x period %x timer_next %x\n",
		tsf, timer_period, timer_next);
2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467

	/*
	 * Pull timer_next forward if the current TSF already passed it
	 * because of software latency
	 */
	if (timer_next < tsf)
		timer_next = tsf + timer_period;

	/*
	 * Program generic timer registers
	 */
	REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
		 timer_next);
	REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
		  timer_period);
	REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
		    gen_tmr_configuration[timer->index].mode_mask);

	/* Enable both trigger and thresh interrupt masks */
	REG_SET_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
}
2468
EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
2469

2470
void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	if ((timer->index < AR_FIRST_NDP_TIMER) ||
		(timer->index >= ATH_MAX_GEN_TIMER)) {
		return;
	}

	/* Clear generic timer enable bits. */
	REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
			gen_tmr_configuration[timer->index].mode_mask);

	/* Disable both trigger and thresh interrupt masks */
	REG_CLR_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));

	clear_bit(timer->index, &timer_table->timer_mask.timer_bits);
}
2490
EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
2491 2492 2493 2494 2495 2496 2497 2498 2499

void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	/* free the hardware generic timer slot */
	timer_table->timers[timer->index] = NULL;
	kfree(timer);
}
2500
EXPORT_SYMBOL(ath_gen_timer_free);
2501 2502 2503 2504 2505 2506 2507 2508

/*
 * Generic Timer Interrupts handling
 */
void ath_gen_timer_isr(struct ath_hw *ah)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;
2509
	struct ath_common *common = ath9k_hw_common(ah);
2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523
	u32 trigger_mask, thresh_mask, index;

	/* get hardware generic timer interrupt status */
	trigger_mask = ah->intr_gen_timer_trigger;
	thresh_mask = ah->intr_gen_timer_thresh;
	trigger_mask &= timer_table->timer_mask.val;
	thresh_mask &= timer_table->timer_mask.val;

	trigger_mask &= ~thresh_mask;

	while (thresh_mask) {
		index = rightmost_index(timer_table, &thresh_mask);
		timer = timer_table->timers[index];
		BUG_ON(!timer);
J
Joe Perches 已提交
2524 2525
		ath_dbg(common, ATH_DBG_HWTIMER,
			"TSF overflow for Gen timer %d\n", index);
2526 2527 2528 2529 2530 2531 2532
		timer->overflow(timer->arg);
	}

	while (trigger_mask) {
		index = rightmost_index(timer_table, &trigger_mask);
		timer = timer_table->timers[index];
		BUG_ON(!timer);
J
Joe Perches 已提交
2533 2534
		ath_dbg(common, ATH_DBG_HWTIMER,
			"Gen timer[%d] trigger\n", index);
2535 2536 2537
		timer->trigger(timer->arg);
	}
}
2538
EXPORT_SYMBOL(ath_gen_timer_isr);
2539

2540 2541 2542 2543 2544 2545 2546 2547 2548 2549
/********/
/* HTC  */
/********/

void ath9k_hw_htc_resetinit(struct ath_hw *ah)
{
	ah->htc_reset_init = true;
}
EXPORT_SYMBOL(ath9k_hw_htc_resetinit);

2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561
static struct {
	u32 version;
	const char * name;
} ath_mac_bb_names[] = {
	/* Devices with external radios */
	{ AR_SREV_VERSION_5416_PCI,	"5416" },
	{ AR_SREV_VERSION_5416_PCIE,	"5418" },
	{ AR_SREV_VERSION_9100,		"9100" },
	{ AR_SREV_VERSION_9160,		"9160" },
	/* Single-chip solutions */
	{ AR_SREV_VERSION_9280,		"9280" },
	{ AR_SREV_VERSION_9285,		"9285" },
2562 2563
	{ AR_SREV_VERSION_9287,         "9287" },
	{ AR_SREV_VERSION_9271,         "9271" },
2564
	{ AR_SREV_VERSION_9300,         "9300" },
2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581
};

/* For devices with external radios */
static struct {
	u16 version;
	const char * name;
} ath_rf_names[] = {
	{ 0,				"5133" },
	{ AR_RAD5133_SREV_MAJOR,	"5133" },
	{ AR_RAD5122_SREV_MAJOR,	"5122" },
	{ AR_RAD2133_SREV_MAJOR,	"2133" },
	{ AR_RAD2122_SREV_MAJOR,	"2122" }
};

/*
 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
 */
2582
static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
		if (ath_mac_bb_names[i].version == mac_bb_version) {
			return ath_mac_bb_names[i].name;
		}
	}

	return "????";
}

/*
 * Return the RF name. "????" is returned if the RF is unknown.
 * Used for devices with external radios.
 */
2599
static const char *ath9k_hw_rf_name(u16 rf_version)
2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
		if (ath_rf_names[i].version == rf_version) {
			return ath_rf_names[i].name;
		}
	}

	return "????";
}
2611 2612 2613 2614 2615 2616

void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
{
	int used;

	/* chipsets >= AR9280 are single-chip */
2617
	if (AR_SREV_9280_20_OR_LATER(ah)) {
2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635
		used = snprintf(hw_name, len,
			       "Atheros AR%s Rev:%x",
			       ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
			       ah->hw_version.macRev);
	}
	else {
		used = snprintf(hw_name, len,
			       "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
			       ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
			       ah->hw_version.macRev,
			       ath9k_hw_rf_name((ah->hw_version.analog5GhzRev &
						AR_RADIO_SREV_MAJOR)),
			       ah->hw_version.phyRev);
	}

	hw_name[used] = '\0';
}
EXPORT_SYMBOL(ath9k_hw_name);