hw.c 64.9 KB
Newer Older
1
/*
2
 * Copyright (c) 2008-2010 Atheros Communications Inc.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17
 *
 * Permission to use, copy, modify, and/or distribute this software for any
 * purpose with or without fee is hereby granted, provided that the above
 * copyright notice and this permission notice appear in all copies.
 *
 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 */

#include <linux/io.h>
18
#include <linux/slab.h>
19 20
#include <asm/unaligned.h>

21
#include "hw.h"
22
#include "hw-ops.h"
23
#include "rc.h"
24
#include "ar9003_mac.h"
25

26
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
27

28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44
MODULE_AUTHOR("Atheros Communications");
MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
MODULE_LICENSE("Dual BSD/GPL");

static int __init ath9k_init(void)
{
	return 0;
}
module_init(ath9k_init);

static void __exit ath9k_exit(void)
{
	return;
}
module_exit(ath9k_exit);

45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63
/* Private hardware callbacks */

static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
{
	ath9k_hw_private_ops(ah)->init_cal_settings(ah);
}

static void ath9k_hw_init_mode_regs(struct ath_hw *ah)
{
	ath9k_hw_private_ops(ah)->init_mode_regs(ah);
}

static bool ath9k_hw_macversion_supported(struct ath_hw *ah)
{
	struct ath_hw_private_ops *priv_ops = ath9k_hw_private_ops(ah);

	return priv_ops->macversion_supported(ah->hw_version.macVersion);
}

64 65 66 67 68 69
static u32 ath9k_hw_compute_pll_control(struct ath_hw *ah,
					struct ath9k_channel *chan)
{
	return ath9k_hw_private_ops(ah)->compute_pll_control(ah, chan);
}

70 71 72 73 74 75 76 77
static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
{
	if (!ath9k_hw_private_ops(ah)->init_mode_gain_regs)
		return;

	ath9k_hw_private_ops(ah)->init_mode_gain_regs(ah);
}

78 79 80 81 82 83 84 85 86
static void ath9k_hw_ani_cache_ini_regs(struct ath_hw *ah)
{
	/* You will not have this callback if using the old ANI */
	if (!ath9k_hw_private_ops(ah)->ani_cache_ini_regs)
		return;

	ath9k_hw_private_ops(ah)->ani_cache_ini_regs(ah);
}

S
Sujith 已提交
87 88 89
/********************/
/* Helper Functions */
/********************/
90

91
static void ath9k_hw_set_clockrate(struct ath_hw *ah)
S
Sujith 已提交
92
{
93
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
94 95
	struct ath_common *common = ath9k_hw_common(ah);
	unsigned int clockrate;
96

97
	if (!ah->curchan) /* should really check for CCK instead */
98 99 100 101 102
		clockrate = ATH9K_CLOCK_RATE_CCK;
	else if (conf->channel->band == IEEE80211_BAND_2GHZ)
		clockrate = ATH9K_CLOCK_RATE_2GHZ_OFDM;
	else if (ah->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)
		clockrate = ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM;
103
	else
104 105 106 107 108 109
		clockrate = ATH9K_CLOCK_RATE_5GHZ_OFDM;

	if (conf_is_ht40(conf))
		clockrate *= 2;

	common->clockrate = clockrate;
S
Sujith 已提交
110 111
}

112
static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
S
Sujith 已提交
113
{
114
	struct ath_common *common = ath9k_hw_common(ah);
115

116
	return usecs * common->clockrate;
S
Sujith 已提交
117
}
118

S
Sujith 已提交
119
bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
120 121 122
{
	int i;

S
Sujith 已提交
123 124 125
	BUG_ON(timeout < AH_TIME_QUANTUM);

	for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
126 127 128 129 130
		if ((REG_READ(ah, reg) & mask) == val)
			return true;

		udelay(AH_TIME_QUANTUM);
	}
S
Sujith 已提交
131

132 133 134
	ath_print(ath9k_hw_common(ah), ATH_DBG_ANY,
		  "timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
		  timeout, reg, REG_READ(ah, reg), mask, val);
135

S
Sujith 已提交
136
	return false;
137
}
138
EXPORT_SYMBOL(ath9k_hw_wait);
139 140 141 142 143 144 145 146 147 148 149 150 151

u32 ath9k_hw_reverse_bits(u32 val, u32 n)
{
	u32 retval;
	int i;

	for (i = 0, retval = 0; i < n; i++) {
		retval = (retval << 1) | (val & 1);
		val >>= 1;
	}
	return retval;
}

152
bool ath9k_get_channel_edges(struct ath_hw *ah,
S
Sujith 已提交
153 154
			     u16 flags, u16 *low,
			     u16 *high)
155
{
156
	struct ath9k_hw_capabilities *pCap = &ah->caps;
157

S
Sujith 已提交
158 159 160 161
	if (flags & CHANNEL_5GHZ) {
		*low = pCap->low_5ghz_chan;
		*high = pCap->high_5ghz_chan;
		return true;
162
	}
S
Sujith 已提交
163 164 165 166 167 168
	if ((flags & CHANNEL_2GHZ)) {
		*low = pCap->low_2ghz_chan;
		*high = pCap->high_2ghz_chan;
		return true;
	}
	return false;
169 170
}

171
u16 ath9k_hw_computetxtime(struct ath_hw *ah,
172
			   u8 phy, int kbps,
S
Sujith 已提交
173 174
			   u32 frameLen, u16 rateix,
			   bool shortPreamble)
175
{
S
Sujith 已提交
176
	u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
177

S
Sujith 已提交
178 179
	if (kbps == 0)
		return 0;
180

181
	switch (phy) {
S
Sujith 已提交
182
	case WLAN_RC_PHY_CCK:
S
Sujith 已提交
183
		phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
184
		if (shortPreamble)
S
Sujith 已提交
185 186 187 188
			phyTime >>= 1;
		numBits = frameLen << 3;
		txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
		break;
S
Sujith 已提交
189
	case WLAN_RC_PHY_OFDM:
190
		if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
S
Sujith 已提交
191 192 193 194 195 196
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_QUARTER
				+ OFDM_PREAMBLE_TIME_QUARTER
				+ (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
197 198
		} else if (ah->curchan &&
			   IS_CHAN_HALF_RATE(ah->curchan)) {
S
Sujith 已提交
199 200 201 202 203 204 205 206 207 208 209 210 211 212 213
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_HALF +
				OFDM_PREAMBLE_TIME_HALF
				+ (numSymbols * OFDM_SYMBOL_TIME_HALF);
		} else {
			bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
				+ (numSymbols * OFDM_SYMBOL_TIME);
		}
		break;
	default:
214
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
215
			  "Unknown phy %u (rate ix %u)\n", phy, rateix);
S
Sujith 已提交
216 217 218
		txTime = 0;
		break;
	}
219

S
Sujith 已提交
220 221
	return txTime;
}
222
EXPORT_SYMBOL(ath9k_hw_computetxtime);
223

224
void ath9k_hw_get_channel_centers(struct ath_hw *ah,
S
Sujith 已提交
225 226
				  struct ath9k_channel *chan,
				  struct chan_centers *centers)
227
{
S
Sujith 已提交
228
	int8_t extoff;
229

S
Sujith 已提交
230 231 232 233
	if (!IS_CHAN_HT40(chan)) {
		centers->ctl_center = centers->ext_center =
			centers->synth_center = chan->channel;
		return;
234 235
	}

S
Sujith 已提交
236 237 238 239 240 241 242 243 244 245
	if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
	    (chan->chanmode == CHANNEL_G_HT40PLUS)) {
		centers->synth_center =
			chan->channel + HT40_CHANNEL_CENTER_SHIFT;
		extoff = 1;
	} else {
		centers->synth_center =
			chan->channel - HT40_CHANNEL_CENTER_SHIFT;
		extoff = -1;
	}
246

S
Sujith 已提交
247 248
	centers->ctl_center =
		centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
249
	/* 25 MHz spacing is supported by hw but not on upper layers */
S
Sujith 已提交
250
	centers->ext_center =
251
		centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
252 253
}

S
Sujith 已提交
254 255 256 257
/******************/
/* Chip Revisions */
/******************/

258
static void ath9k_hw_read_revisions(struct ath_hw *ah)
259
{
S
Sujith 已提交
260
	u32 val;
261

S
Sujith 已提交
262
	val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
263

S
Sujith 已提交
264 265
	if (val == 0xFF) {
		val = REG_READ(ah, AR_SREV);
266 267 268
		ah->hw_version.macVersion =
			(val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
		ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
269
		ah->is_pciexpress = (val & AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
S
Sujith 已提交
270 271
	} else {
		if (!AR_SREV_9100(ah))
272
			ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
273

274
		ah->hw_version.macRev = val & AR_SREV_REVISION;
275

276
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
277
			ah->is_pciexpress = true;
S
Sujith 已提交
278
	}
279 280
}

S
Sujith 已提交
281 282 283 284
/************************************/
/* HW Attach, Detach, Init Routines */
/************************************/

285
static void ath9k_hw_disablepcie(struct ath_hw *ah)
286
{
287
	if (AR_SREV_9100(ah))
S
Sujith 已提交
288
		return;
289

S
Sujith 已提交
290 291
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
292 293 294 295 296 297 298 299 300
	REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
	REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
301

S
Sujith 已提交
302
	REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
S
Sujith 已提交
303 304

	REGWRITE_BUFFER_FLUSH(ah);
305 306
}

307
/* This should work for all families including legacy */
308
static bool ath9k_hw_chip_test(struct ath_hw *ah)
309
{
310
	struct ath_common *common = ath9k_hw_common(ah);
311
	u32 regAddr[2] = { AR_STA_ID0 };
S
Sujith 已提交
312 313 314 315 316
	u32 regHold[2];
	u32 patternData[4] = { 0x55555555,
			       0xaaaaaaaa,
			       0x66666666,
			       0x99999999 };
317
	int i, j, loop_max;
318

319 320 321 322 323 324 325
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
		loop_max = 2;
		regAddr[1] = AR_PHY_BASE + (8 << 2);
	} else
		loop_max = 1;

	for (i = 0; i < loop_max; i++) {
S
Sujith 已提交
326 327
		u32 addr = regAddr[i];
		u32 wrData, rdData;
328

S
Sujith 已提交
329 330 331 332 333 334
		regHold[i] = REG_READ(ah, addr);
		for (j = 0; j < 0x100; j++) {
			wrData = (j << 16) | j;
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (rdData != wrData) {
335 336 337 338 339
				ath_print(common, ATH_DBG_FATAL,
					  "address test failed "
					  "addr: 0x%08x - wr:0x%08x != "
					  "rd:0x%08x\n",
					  addr, wrData, rdData);
S
Sujith 已提交
340 341 342 343 344 345 346 347
				return false;
			}
		}
		for (j = 0; j < 4; j++) {
			wrData = patternData[j];
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (wrData != rdData) {
348 349 350 351 352
				ath_print(common, ATH_DBG_FATAL,
					  "address test failed "
					  "addr: 0x%08x - wr:0x%08x != "
					  "rd:0x%08x\n",
					  addr, wrData, rdData);
S
Sujith 已提交
353 354
				return false;
			}
355
		}
S
Sujith 已提交
356
		REG_WRITE(ah, regAddr[i], regHold[i]);
357
	}
S
Sujith 已提交
358
	udelay(100);
359

360 361 362
	return true;
}

363
static void ath9k_hw_init_config(struct ath_hw *ah)
S
Sujith 已提交
364 365
{
	int i;
366

367 368 369 370 371 372 373 374 375
	ah->config.dma_beacon_response_time = 2;
	ah->config.sw_beacon_response_time = 10;
	ah->config.additional_swba_backoff = 0;
	ah->config.ack_6mb = 0x0;
	ah->config.cwm_ignore_extcca = 0;
	ah->config.pcie_powersave_enable = 0;
	ah->config.pcie_clock_req = 0;
	ah->config.pcie_waen = 0;
	ah->config.analog_shiftreg = 1;
376
	ah->config.enable_ani = true;
377

S
Sujith 已提交
378
	for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
379 380
		ah->config.spurchans[i][0] = AR_NO_SPUR;
		ah->config.spurchans[i][1] = AR_NO_SPUR;
381 382
	}

383 384 385 386 387
	if (ah->hw_version.devid != AR2427_DEVID_PCIE)
		ah->config.ht_enable = 1;
	else
		ah->config.ht_enable = 0;

S
Sujith 已提交
388
	ah->config.rx_intr_mitigation = true;
389
	ah->config.pcieSerDesWrite = true;
390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407

	/*
	 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
	 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
	 * This means we use it for all AR5416 devices, and the few
	 * minor PCI AR9280 devices out there.
	 *
	 * Serialization is required because these devices do not handle
	 * well the case of two concurrent reads/writes due to the latency
	 * involved. During one read/write another read/write can be issued
	 * on another CPU while the previous read/write may still be working
	 * on our hardware, if we hit this case the hardware poops in a loop.
	 * We prevent this by serializing reads and writes.
	 *
	 * This issue is not present on PCI-Express devices or pre-AR5416
	 * devices (legacy, 802.11abg).
	 */
	if (num_possible_cpus() > 1)
408
		ah->config.serialize_regmode = SER_REG_MODE_AUTO;
409 410
}

411
static void ath9k_hw_init_defaults(struct ath_hw *ah)
412
{
413 414 415 416 417 418
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);

	regulatory->country_code = CTRY_DEFAULT;
	regulatory->power_limit = MAX_RATE_POWER;
	regulatory->tp_scale = ATH9K_TP_SCALE_MAX;

419 420
	ah->hw_version.magic = AR5416_MAGIC;
	ah->hw_version.subvendorid = 0;
421 422 423 424 425

	ah->ah_flags = 0;
	if (!AR_SREV_9100(ah))
		ah->ah_flags = AH_USE_EEPROM;

426
	ah->atim_window = 0;
427 428 429
	ah->sta_id1_defaults =
		AR_STA_ID1_CRPT_MIC_ENABLE |
		AR_STA_ID1_MCAST_KSRCH;
430 431 432 433
	ah->beacon_interval = 100;
	ah->enable_32kHz_clock = DONT_USE_32KHZ;
	ah->slottime = (u32) -1;
	ah->globaltxtimeout = (u32) -1;
434
	ah->power_mode = ATH9K_PM_UNDEFINED;
435 436
}

437
static int ath9k_hw_init_macaddr(struct ath_hw *ah)
438
{
439
	struct ath_common *common = ath9k_hw_common(ah);
440 441 442
	u32 sum;
	int i;
	u16 eeval;
443
	u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW };
444 445 446

	sum = 0;
	for (i = 0; i < 3; i++) {
447
		eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]);
448
		sum += eeval;
449 450
		common->macaddr[2 * i] = eeval >> 8;
		common->macaddr[2 * i + 1] = eeval & 0xff;
451
	}
S
Sujith 已提交
452
	if (sum == 0 || sum == 0xffff * 3)
453 454 455 456 457
		return -EADDRNOTAVAIL;

	return 0;
}

458
static int ath9k_hw_post_init(struct ath_hw *ah)
459
{
S
Sujith 已提交
460
	int ecode;
461

S
Sujith 已提交
462 463 464 465
	if (!AR_SREV_9271(ah)) {
		if (!ath9k_hw_chip_test(ah))
			return -ENODEV;
	}
466

467 468 469 470 471
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
		ecode = ar9002_hw_rf_claim(ah);
		if (ecode != 0)
			return ecode;
	}
472

473
	ecode = ath9k_hw_eeprom_init(ah);
S
Sujith 已提交
474 475
	if (ecode != 0)
		return ecode;
476

477 478 479 480
	ath_print(ath9k_hw_common(ah), ATH_DBG_CONFIG,
		  "Eeprom VER: %d, REV: %d\n",
		  ah->eep_ops->get_eeprom_ver(ah),
		  ah->eep_ops->get_eeprom_rev(ah));
481

482 483 484 485 486
	ecode = ath9k_hw_rf_alloc_ext_banks(ah);
	if (ecode) {
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "Failed allocating banks for "
			  "external radio\n");
487
		ath9k_hw_rf_free_ext_banks(ah);
488
		return ecode;
489
	}
490

S
Sujith 已提交
491 492
	if (!AR_SREV_9100(ah)) {
		ath9k_hw_ani_setup(ah);
493
		ath9k_hw_ani_init(ah);
494 495 496 497 498
	}

	return 0;
}

499
static void ath9k_hw_attach_ops(struct ath_hw *ah)
500
{
501 502 503 504
	if (AR_SREV_9300_20_OR_LATER(ah))
		ar9003_hw_attach_ops(ah);
	else
		ar9002_hw_attach_ops(ah);
505 506
}

507 508
/* Called for all hardware families */
static int __ath9k_hw_init(struct ath_hw *ah)
509
{
510
	struct ath_common *common = ath9k_hw_common(ah);
511
	int r = 0;
512

513 514
	if (ah->hw_version.devid == AR5416_AR9100_DEVID)
		ah->hw_version.macVersion = AR_SREV_VERSION_9100;
515 516

	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
517 518
		ath_print(common, ATH_DBG_FATAL,
			  "Couldn't reset chip\n");
519
		return -EIO;
520 521
	}

522 523 524
	ath9k_hw_init_defaults(ah);
	ath9k_hw_init_config(ah);

525
	ath9k_hw_attach_ops(ah);
526

527
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
528
		ath_print(common, ATH_DBG_FATAL, "Couldn't wakeup chip\n");
529
		return -EIO;
530 531 532 533
	}

	if (ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
534 535
		    ((AR_SREV_9160(ah) || AR_SREV_9280(ah)) &&
		     !ah->is_pciexpress)) {
536 537 538 539 540 541 542 543
			ah->config.serialize_regmode =
				SER_REG_MODE_ON;
		} else {
			ah->config.serialize_regmode =
				SER_REG_MODE_OFF;
		}
	}

544
	ath_print(common, ATH_DBG_RESET, "serialize_regmode is %d\n",
545 546
		ah->config.serialize_regmode);

547 548 549 550 551
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
	else
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;

552
	if (!ath9k_hw_macversion_supported(ah)) {
553 554 555 556
		ath_print(common, ATH_DBG_FATAL,
			  "Mac Chip Rev 0x%02x.%x is not supported by "
			  "this driver\n", ah->hw_version.macVersion,
			  ah->hw_version.macRev);
557
		return -EOPNOTSUPP;
558 559
	}

560
	if (AR_SREV_9271(ah) || AR_SREV_9100(ah))
561 562
		ah->is_pciexpress = false;

563 564 565 566
	ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
	ath9k_hw_init_cal_settings(ah);

	ah->ani_function = ATH9K_ANI_ALL;
567
	if (AR_SREV_9280_20_OR_LATER(ah) && !AR_SREV_9300_20_OR_LATER(ah))
568
		ah->ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;
569 570
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ah->ani_function &= ~ATH9K_ANI_MRC_CCK;
571 572 573

	ath9k_hw_init_mode_regs(ah);

574 575 576 577 578 579 580 581 582
	/*
	 * Read back AR_WA into a permanent copy and set bits 14 and 17.
	 * We need to do this to avoid RMW of this register. We cannot
	 * read the reg when chip is asleep.
	 */
	ah->WARegVal = REG_READ(ah, AR_WA);
	ah->WARegVal |= (AR_WA_D3_L1_DISABLE |
			 AR_WA_ASPM_TIMER_BASED_DISABLE);

583
	if (ah->is_pciexpress)
V
Vivek Natarajan 已提交
584
		ath9k_hw_configpcipowersave(ah, 0, 0);
585 586 587
	else
		ath9k_hw_disablepcie(ah);

588 589
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ar9002_hw_cck_chan14_spread(ah);
S
Sujith 已提交
590

591
	r = ath9k_hw_post_init(ah);
592
	if (r)
593
		return r;
594 595

	ath9k_hw_init_mode_gain_regs(ah);
596 597 598 599
	r = ath9k_hw_fill_cap_info(ah);
	if (r)
		return r;

600 601
	r = ath9k_hw_init_macaddr(ah);
	if (r) {
602 603
		ath_print(common, ATH_DBG_FATAL,
			  "Failed to initialize MAC address\n");
604
		return r;
605 606
	}

607
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
608
		ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
S
Sujith 已提交
609
	else
610
		ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
611

612
	ah->bb_watchdog_timeout_ms = 25;
613

614 615
	common->state = ATH_HW_INITIALIZED;

616
	return 0;
617 618
}

619
int ath9k_hw_init(struct ath_hw *ah)
620
{
621 622
	int ret;
	struct ath_common *common = ath9k_hw_common(ah);
623

624 625 626 627 628 629 630 631 632
	/* These are all the AR5008/AR9001/AR9002 hardware family of chipsets */
	switch (ah->hw_version.devid) {
	case AR5416_DEVID_PCI:
	case AR5416_DEVID_PCIE:
	case AR5416_AR9100_DEVID:
	case AR9160_DEVID_PCI:
	case AR9280_DEVID_PCI:
	case AR9280_DEVID_PCIE:
	case AR9285_DEVID_PCIE:
633 634
	case AR9287_DEVID_PCI:
	case AR9287_DEVID_PCIE:
635
	case AR2427_DEVID_PCIE:
636
	case AR9300_DEVID_PCIE:
637 638 639 640 641 642 643 644 645
		break;
	default:
		if (common->bus_ops->ath_bus_type == ATH_USB)
			break;
		ath_print(common, ATH_DBG_FATAL,
			  "Hardware device ID 0x%04x not supported\n",
			  ah->hw_version.devid);
		return -EOPNOTSUPP;
	}
646

647 648 649 650 651 652 653
	ret = __ath9k_hw_init(ah);
	if (ret) {
		ath_print(common, ATH_DBG_FATAL,
			  "Unable to initialize hardware; "
			  "initialization status: %d\n", ret);
		return ret;
	}
654

655
	return 0;
656
}
657
EXPORT_SYMBOL(ath9k_hw_init);
658

659
static void ath9k_hw_init_qos(struct ath_hw *ah)
660
{
S
Sujith 已提交
661 662
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
663 664
	REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
	REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
665

S
Sujith 已提交
666 667 668 669 670 671 672 673 674 675
	REG_WRITE(ah, AR_QOS_NO_ACK,
		  SM(2, AR_QOS_NO_ACK_TWO_BIT) |
		  SM(5, AR_QOS_NO_ACK_BIT_OFF) |
		  SM(0, AR_QOS_NO_ACK_BYTE_OFF));

	REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
	REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
S
Sujith 已提交
676 677

	REGWRITE_BUFFER_FLUSH(ah);
678 679
}

680
static void ath9k_hw_init_pll(struct ath_hw *ah,
S
Sujith 已提交
681
			      struct ath9k_channel *chan)
682
{
683
	u32 pll = ath9k_hw_compute_pll_control(ah, chan);
684

685
	REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
686

687 688
	/* Switch the core clock for ar9271 to 117Mhz */
	if (AR_SREV_9271(ah)) {
689 690
		udelay(500);
		REG_WRITE(ah, 0x50040, 0x304);
691 692
	}

S
Sujith 已提交
693 694 695
	udelay(RTC_PLL_SETTLE_DELAY);

	REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
696 697
}

698
static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
699
					  enum nl80211_iftype opmode)
700
{
701
	u32 imr_reg = AR_IMR_TXERR |
S
Sujith 已提交
702 703 704 705
		AR_IMR_TXURN |
		AR_IMR_RXERR |
		AR_IMR_RXORN |
		AR_IMR_BCNMISC;
706

707 708 709 710 711 712
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		imr_reg |= AR_IMR_RXOK_HP;
		if (ah->config.rx_intr_mitigation)
			imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
		else
			imr_reg |= AR_IMR_RXOK_LP;
713

714 715 716 717 718 719
	} else {
		if (ah->config.rx_intr_mitigation)
			imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
		else
			imr_reg |= AR_IMR_RXOK;
	}
720

721 722 723 724
	if (ah->config.tx_intr_mitigation)
		imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR;
	else
		imr_reg |= AR_IMR_TXOK;
725

726
	if (opmode == NL80211_IFTYPE_AP)
727
		imr_reg |= AR_IMR_MIB;
728

S
Sujith 已提交
729 730
	ENABLE_REGWRITE_BUFFER(ah);

731
	REG_WRITE(ah, AR_IMR, imr_reg);
732 733
	ah->imrs2_reg |= AR_IMR_S2_GTT;
	REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
734

S
Sujith 已提交
735 736 737 738 739
	if (!AR_SREV_9100(ah)) {
		REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
		REG_WRITE(ah, AR_INTR_SYNC_ENABLE, AR_INTR_SYNC_DEFAULT);
		REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
	}
740

S
Sujith 已提交
741 742
	REGWRITE_BUFFER_FLUSH(ah);

743 744 745 746 747 748
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0);
		REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0);
		REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0);
		REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0);
	}
749 750
}

751
static void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
752
{
753 754 755
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) 0xFFFF);
	REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
756 757
}

758
static void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
759
{
760 761 762 763 764 765 766 767 768 769
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
}

static void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
{
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
770
}
S
Sujith 已提交
771

772
static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
773 774
{
	if (tu > 0xFFFF) {
775 776
		ath_print(ath9k_hw_common(ah), ATH_DBG_XMIT,
			  "bad global tx timeout %u\n", tu);
777
		ah->globaltxtimeout = (u32) -1;
778 779 780
		return false;
	} else {
		REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
781
		ah->globaltxtimeout = tu;
782 783 784 785
		return true;
	}
}

786
void ath9k_hw_init_global_settings(struct ath_hw *ah)
787
{
788 789
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
	int acktimeout;
790
	int slottime;
791 792
	int sifstime;

793 794
	ath_print(ath9k_hw_common(ah), ATH_DBG_RESET, "ah->misc_mode 0x%x\n",
		  ah->misc_mode);
795

796
	if (ah->misc_mode != 0)
S
Sujith 已提交
797
		REG_WRITE(ah, AR_PCU_MISC,
798
			  REG_READ(ah, AR_PCU_MISC) | ah->misc_mode);
799 800 801 802 803 804

	if (conf->channel && conf->channel->band == IEEE80211_BAND_5GHZ)
		sifstime = 16;
	else
		sifstime = 10;

805 806 807
	/* As defined by IEEE 802.11-2007 17.3.8.6 */
	slottime = ah->slottime + 3 * ah->coverage_class;
	acktimeout = slottime + sifstime;
808 809 810 811 812 813 814 815 816 817 818

	/*
	 * Workaround for early ACK timeouts, add an offset to match the
	 * initval's 64us ack timeout value.
	 * This was initially only meant to work around an issue with delayed
	 * BA frames in some implementations, but it has been found to fix ACK
	 * timeout issues in other cases as well.
	 */
	if (conf->channel && conf->channel->band == IEEE80211_BAND_2GHZ)
		acktimeout += 64 - sifstime - ah->slottime;

819
	ath9k_hw_setslottime(ah, slottime);
820 821
	ath9k_hw_set_ack_timeout(ah, acktimeout);
	ath9k_hw_set_cts_timeout(ah, acktimeout);
822 823
	if (ah->globaltxtimeout != (u32) -1)
		ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
S
Sujith 已提交
824
}
825
EXPORT_SYMBOL(ath9k_hw_init_global_settings);
S
Sujith 已提交
826

S
Sujith 已提交
827
void ath9k_hw_deinit(struct ath_hw *ah)
S
Sujith 已提交
828
{
829 830
	struct ath_common *common = ath9k_hw_common(ah);

S
Sujith 已提交
831
	if (common->state < ATH_HW_INITIALIZED)
832 833
		goto free_hw;

834
	ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
835 836

free_hw:
837
	ath9k_hw_rf_free_ext_banks(ah);
S
Sujith 已提交
838
}
S
Sujith 已提交
839
EXPORT_SYMBOL(ath9k_hw_deinit);
S
Sujith 已提交
840 841 842 843 844

/*******/
/* INI */
/*******/

845
u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
846 847 848 849 850 851 852 853 854 855 856 857 858
{
	u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);

	if (IS_CHAN_B(chan))
		ctl |= CTL_11B;
	else if (IS_CHAN_G(chan))
		ctl |= CTL_11G;
	else
		ctl |= CTL_11A;

	return ctl;
}

S
Sujith 已提交
859 860 861 862
/****************************************/
/* Reset and Channel Switching Routines */
/****************************************/

863
static inline void ath9k_hw_set_dma(struct ath_hw *ah)
S
Sujith 已提交
864
{
865
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
866 867
	u32 regval;

S
Sujith 已提交
868 869
	ENABLE_REGWRITE_BUFFER(ah);

870 871 872
	/*
	 * set AHB_MODE not to do cacheline prefetches
	*/
873 874 875 876
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
		regval = REG_READ(ah, AR_AHB_MODE);
		REG_WRITE(ah, AR_AHB_MODE, regval | AR_AHB_PREFETCH_RD_EN);
	}
S
Sujith 已提交
877

878 879 880
	/*
	 * let mac dma reads be in 128 byte chunks
	 */
S
Sujith 已提交
881 882 883
	regval = REG_READ(ah, AR_TXCFG) & ~AR_TXCFG_DMASZ_MASK;
	REG_WRITE(ah, AR_TXCFG, regval | AR_TXCFG_DMASZ_128B);

S
Sujith 已提交
884 885
	REGWRITE_BUFFER_FLUSH(ah);

886 887 888 889 890
	/*
	 * Restore TX Trigger Level to its pre-reset value.
	 * The initial value depends on whether aggregation is enabled, and is
	 * adjusted whenever underruns are detected.
	 */
891 892
	if (!AR_SREV_9300_20_OR_LATER(ah))
		REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
S
Sujith 已提交
893

S
Sujith 已提交
894
	ENABLE_REGWRITE_BUFFER(ah);
S
Sujith 已提交
895

896 897 898
	/*
	 * let mac dma writes be in 128 byte chunks
	 */
S
Sujith 已提交
899 900 901
	regval = REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_DMASZ_MASK;
	REG_WRITE(ah, AR_RXCFG, regval | AR_RXCFG_DMASZ_128B);

902 903 904
	/*
	 * Setup receive FIFO threshold to hold off TX activities
	 */
S
Sujith 已提交
905 906
	REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);

907 908 909 910 911 912 913 914
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1);
		REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1);

		ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
			ah->caps.rx_status_len);
	}

915 916 917 918
	/*
	 * reduce the number of usable entries in PCU TXBUF to avoid
	 * wrap around issues.
	 */
S
Sujith 已提交
919
	if (AR_SREV_9285(ah)) {
920 921 922 923
		/* For AR9285 the number of Fifos are reduced to half.
		 * So set the usable tx buf size also to half to
		 * avoid data/delimiter underruns
		 */
S
Sujith 已提交
924 925
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
926
	} else if (!AR_SREV_9271(ah)) {
S
Sujith 已提交
927 928 929
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_PCU_TXBUF_CTRL_USABLE_SIZE);
	}
930

S
Sujith 已提交
931 932
	REGWRITE_BUFFER_FLUSH(ah);

933 934
	if (AR_SREV_9300_20_OR_LATER(ah))
		ath9k_hw_reset_txstatus_ring(ah);
S
Sujith 已提交
935 936
}

937
static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
S
Sujith 已提交
938 939 940 941 942 943
{
	u32 val;

	val = REG_READ(ah, AR_STA_ID1);
	val &= ~(AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC);
	switch (opmode) {
944
	case NL80211_IFTYPE_AP:
S
Sujith 已提交
945 946 947
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_STA_AP
			  | AR_STA_ID1_KSRCH_MODE);
		REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
948
		break;
949
	case NL80211_IFTYPE_ADHOC:
950
	case NL80211_IFTYPE_MESH_POINT:
S
Sujith 已提交
951 952 953
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_ADHOC
			  | AR_STA_ID1_KSRCH_MODE);
		REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
954
		break;
955
	case NL80211_IFTYPE_STATION:
S
Sujith 已提交
956
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_KSRCH_MODE);
957
		break;
958 959 960 961
	default:
		if (ah->is_monitoring)
			REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_KSRCH_MODE);
		break;
S
Sujith 已提交
962 963 964
	}
}

965 966
void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
				   u32 *coef_mantissa, u32 *coef_exponent)
S
Sujith 已提交
967 968 969 970 971 972 973 974 975 976 977 978 979 980 981
{
	u32 coef_exp, coef_man;

	for (coef_exp = 31; coef_exp > 0; coef_exp--)
		if ((coef_scaled >> coef_exp) & 0x1)
			break;

	coef_exp = 14 - (coef_exp - COEF_SCALE_S);

	coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));

	*coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
	*coef_exponent = coef_exp - 16;
}

982
static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
S
Sujith 已提交
983 984 985 986
{
	u32 rst_flags;
	u32 tmpReg;

987 988 989 990 991 992 993 994
	if (AR_SREV_9100(ah)) {
		u32 val = REG_READ(ah, AR_RTC_DERIVED_CLK);
		val &= ~AR_RTC_DERIVED_CLK_PERIOD;
		val |= SM(1, AR_RTC_DERIVED_CLK_PERIOD);
		REG_WRITE(ah, AR_RTC_DERIVED_CLK, val);
		(void)REG_READ(ah, AR_RTC_DERIVED_CLK);
	}

S
Sujith 已提交
995 996
	ENABLE_REGWRITE_BUFFER(ah);

997 998 999 1000 1001
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

	if (AR_SREV_9100(ah)) {
		rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
			AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
	} else {
		tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
		if (tmpReg &
		    (AR_INTR_SYNC_LOCAL_TIMEOUT |
		     AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
1013
			u32 val;
S
Sujith 已提交
1014
			REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
1015 1016 1017 1018 1019 1020 1021

			val = AR_RC_HOSTIF;
			if (!AR_SREV_9300_20_OR_LATER(ah))
				val |= AR_RC_AHB;
			REG_WRITE(ah, AR_RC, val);

		} else if (!AR_SREV_9300_20_OR_LATER(ah))
S
Sujith 已提交
1022 1023 1024 1025 1026 1027 1028
			REG_WRITE(ah, AR_RC, AR_RC_AHB);

		rst_flags = AR_RTC_RC_MAC_WARM;
		if (type == ATH9K_RESET_COLD)
			rst_flags |= AR_RTC_RC_MAC_COLD;
	}

1029
	REG_WRITE(ah, AR_RTC_RC, rst_flags);
S
Sujith 已提交
1030 1031 1032

	REGWRITE_BUFFER_FLUSH(ah);

S
Sujith 已提交
1033 1034
	udelay(50);

1035
	REG_WRITE(ah, AR_RTC_RC, 0);
S
Sujith 已提交
1036
	if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
1037 1038
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "RTC stuck in MAC reset\n");
S
Sujith 已提交
1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050
		return false;
	}

	if (!AR_SREV_9100(ah))
		REG_WRITE(ah, AR_RC, 0);

	if (AR_SREV_9100(ah))
		udelay(50);

	return true;
}

1051
static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
S
Sujith 已提交
1052
{
S
Sujith 已提交
1053 1054
	ENABLE_REGWRITE_BUFFER(ah);

1055 1056 1057 1058 1059
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1060 1061 1062
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

1063
	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
1064 1065
		REG_WRITE(ah, AR_RC, AR_RC_AHB);

1066
	REG_WRITE(ah, AR_RTC_RESET, 0);
1067
	udelay(2);
1068

S
Sujith 已提交
1069 1070
	REGWRITE_BUFFER_FLUSH(ah);

1071 1072 1073 1074
	if (!AR_SREV_9300_20_OR_LATER(ah))
		udelay(2);

	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
1075 1076
		REG_WRITE(ah, AR_RC, 0);

1077
	REG_WRITE(ah, AR_RTC_RESET, 1);
S
Sujith 已提交
1078 1079 1080 1081

	if (!ath9k_hw_wait(ah,
			   AR_RTC_STATUS,
			   AR_RTC_STATUS_M,
S
Sujith 已提交
1082 1083
			   AR_RTC_STATUS_ON,
			   AH_WAIT_TIMEOUT)) {
1084 1085
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "RTC not waking up\n");
S
Sujith 已提交
1086
		return false;
1087 1088
	}

S
Sujith 已提交
1089 1090 1091 1092 1093
	ath9k_hw_read_revisions(ah);

	return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
}

1094
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
S
Sujith 已提交
1095
{
1096 1097 1098 1099 1100
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112
	REG_WRITE(ah, AR_RTC_FORCE_WAKE,
		  AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);

	switch (type) {
	case ATH9K_RESET_POWER_ON:
		return ath9k_hw_set_reset_power_on(ah);
	case ATH9K_RESET_WARM:
	case ATH9K_RESET_COLD:
		return ath9k_hw_set_reset(ah, type);
	default:
		return false;
	}
1113 1114
}

1115
static bool ath9k_hw_chip_reset(struct ath_hw *ah,
S
Sujith 已提交
1116
				struct ath9k_channel *chan)
1117
{
1118
	if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)) {
1119 1120 1121
		if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON))
			return false;
	} else if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
S
Sujith 已提交
1122
		return false;
1123

1124
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
1125
		return false;
1126

1127
	ah->chip_fullsleep = false;
S
Sujith 已提交
1128 1129
	ath9k_hw_init_pll(ah, chan);
	ath9k_hw_set_rfmode(ah, chan);
1130

S
Sujith 已提交
1131
	return true;
1132 1133
}

1134
static bool ath9k_hw_channel_change(struct ath_hw *ah,
L
Luis R. Rodriguez 已提交
1135
				    struct ath9k_channel *chan)
1136
{
1137
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
1138
	struct ath_common *common = ath9k_hw_common(ah);
1139
	struct ieee80211_channel *channel = chan->chan;
1140
	u32 qnum;
1141
	int r;
1142 1143 1144

	for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
		if (ath9k_hw_numtxpending(ah, qnum)) {
1145 1146 1147
			ath_print(common, ATH_DBG_QUEUE,
				  "Transmit frames pending on "
				  "queue %d\n", qnum);
1148 1149 1150 1151
			return false;
		}
	}

1152
	if (!ath9k_hw_rfbus_req(ah)) {
1153 1154
		ath_print(common, ATH_DBG_FATAL,
			  "Could not kill baseband RX\n");
1155 1156 1157
		return false;
	}

1158
	ath9k_hw_set_channel_regs(ah, chan);
1159

1160
	r = ath9k_hw_rf_set_freq(ah, chan);
1161 1162 1163 1164
	if (r) {
		ath_print(common, ATH_DBG_FATAL,
			  "Failed to set channel\n");
		return false;
1165
	}
1166
	ath9k_hw_set_clockrate(ah);
1167

1168
	ah->eep_ops->set_txpower(ah, chan,
1169
			     ath9k_regd_get_ctl(regulatory, chan),
S
Sujith 已提交
1170 1171 1172
			     channel->max_antenna_gain * 2,
			     channel->max_power * 2,
			     min((u32) MAX_RATE_POWER,
1173
			     (u32) regulatory->power_limit));
1174

1175
	ath9k_hw_rfbus_done(ah);
1176

S
Sujith 已提交
1177 1178 1179
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

1180
	ath9k_hw_spur_mitigate_freq(ah, chan);
S
Sujith 已提交
1181 1182 1183 1184

	return true;
}

1185
bool ath9k_hw_check_alive(struct ath_hw *ah)
J
Johannes Berg 已提交
1186
{
1187 1188 1189
	int count = 50;
	u32 reg;

1190
	if (AR_SREV_9285_12_OR_LATER(ah))
1191 1192 1193 1194
		return true;

	do {
		reg = REG_READ(ah, AR_OBS_BUS_1);
J
Johannes Berg 已提交
1195

1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207
		if ((reg & 0x7E7FFFEF) == 0x00702400)
			continue;

		switch (reg & 0x7E000B00) {
		case 0x1E000000:
		case 0x52000B00:
		case 0x18000B00:
			continue;
		default:
			return true;
		}
	} while (count-- > 0);
J
Johannes Berg 已提交
1208

1209
	return false;
J
Johannes Berg 已提交
1210
}
1211
EXPORT_SYMBOL(ath9k_hw_check_alive);
J
Johannes Berg 已提交
1212

1213
int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
1214
		   struct ath9k_hw_cal_data *caldata, bool bChannelChange)
1215
{
1216
	struct ath_common *common = ath9k_hw_common(ah);
1217
	u32 saveLedState;
1218
	struct ath9k_channel *curchan = ah->curchan;
1219 1220
	u32 saveDefAntenna;
	u32 macStaId1;
S
Sujith 已提交
1221
	u64 tsf = 0;
1222
	int i, r;
1223

1224 1225
	ah->txchainmask = common->tx_chainmask;
	ah->rxchainmask = common->rx_chainmask;
1226

1227 1228
	if (!ah->chip_fullsleep) {
		ath9k_hw_abortpcurecv(ah);
1229
		if (!ath9k_hw_stopdmarecv(ah)) {
1230 1231
			ath_print(common, ATH_DBG_XMIT,
				"Failed to stop receive dma\n");
1232 1233
			bChannelChange = false;
		}
1234 1235
	}

1236
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
1237
		return -EIO;
1238

1239
	if (curchan && !ah->chip_fullsleep)
1240 1241
		ath9k_hw_getnf(ah, curchan);

1242 1243 1244 1245 1246 1247 1248 1249 1250 1251
	ah->caldata = caldata;
	if (caldata &&
	    (chan->channel != caldata->channel ||
	     (chan->channelFlags & ~CHANNEL_CW_INT) !=
	     (caldata->channelFlags & ~CHANNEL_CW_INT))) {
		/* Operating channel changed, reset channel calibration data */
		memset(caldata, 0, sizeof(*caldata));
		ath9k_init_nfcal_hist_buffer(ah, chan);
	}

1252
	if (bChannelChange &&
1253 1254 1255
	    (ah->chip_fullsleep != true) &&
	    (ah->curchan != NULL) &&
	    (chan->channel != ah->curchan->channel) &&
1256
	    ((chan->channelFlags & CHANNEL_ALL) ==
1257
	     (ah->curchan->channelFlags & CHANNEL_ALL)) &&
1258
	    (!AR_SREV_9280(ah) || AR_DEVID_7010(ah))) {
1259

L
Luis R. Rodriguez 已提交
1260
		if (ath9k_hw_channel_change(ah, chan)) {
1261
			ath9k_hw_loadnf(ah, ah->curchan);
1262
			ath9k_hw_start_nfcal(ah, true);
1263 1264
			if (AR_SREV_9271(ah))
				ar9002_hw_load_ani_reg(ah, chan);
1265
			return 0;
1266 1267 1268 1269 1270 1271 1272 1273 1274
		}
	}

	saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
	if (saveDefAntenna == 0)
		saveDefAntenna = 1;

	macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;

S
Sujith 已提交
1275
	/* For chips on which RTC reset is done, save TSF before it gets cleared */
1276 1277
	if (AR_SREV_9100(ah) ||
	    (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)))
S
Sujith 已提交
1278 1279
		tsf = ath9k_hw_gettsf64(ah);

1280 1281 1282 1283 1284 1285
	saveLedState = REG_READ(ah, AR_CFG_LED) &
		(AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
		 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);

	ath9k_hw_mark_phy_inactive(ah);

1286
	/* Only required on the first reset */
1287 1288 1289 1290 1291 1292 1293
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_RADIO_RF_RST);
		udelay(50);
	}

1294
	if (!ath9k_hw_chip_reset(ah, chan)) {
1295
		ath_print(common, ATH_DBG_FATAL, "Chip reset failed\n");
1296
		return -EINVAL;
1297 1298
	}

1299
	/* Only required on the first reset */
1300 1301 1302 1303 1304 1305 1306 1307
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		ah->htc_reset_init = false;
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_GATE_MAC_CTL);
		udelay(50);
	}

S
Sujith 已提交
1308
	/* Restore TSF */
1309
	if (tsf)
S
Sujith 已提交
1310 1311
		ath9k_hw_settsf64(ah, tsf);

1312
	if (AR_SREV_9280_20_OR_LATER(ah))
1313
		REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
1314

S
Sujith 已提交
1315 1316 1317
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ar9002_hw_enable_async_fifo(ah);

L
Luis R. Rodriguez 已提交
1318
	r = ath9k_hw_process_ini(ah, chan);
1319 1320
	if (r)
		return r;
1321

1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332
	/*
	 * Some AR91xx SoC devices frequently fail to accept TSF writes
	 * right after the chip reset. When that happens, write a new
	 * value after the initvals have been applied, with an offset
	 * based on measured time difference
	 */
	if (AR_SREV_9100(ah) && (ath9k_hw_gettsf64(ah) < tsf)) {
		tsf += 1500;
		ath9k_hw_settsf64(ah, tsf);
	}

1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349
	/* Setup MFP options for CCMP */
	if (AR_SREV_9280_20_OR_LATER(ah)) {
		/* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
		 * frames when constructing CCMP AAD. */
		REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
			      0xc7ff);
		ah->sw_mgmt_crypto = false;
	} else if (AR_SREV_9160_10_OR_LATER(ah)) {
		/* Disable hardware crypto for management frames */
		REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
		ah->sw_mgmt_crypto = true;
	} else
		ah->sw_mgmt_crypto = true;

1350 1351 1352
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

1353
	ath9k_hw_spur_mitigate_freq(ah, chan);
1354
	ah->eep_ops->set_board_values(ah, chan);
1355

1356 1357
	ath9k_hw_set_operating_mode(ah, ah->opmode);

S
Sujith 已提交
1358 1359
	ENABLE_REGWRITE_BUFFER(ah);

1360 1361
	REG_WRITE(ah, AR_STA_ID0, get_unaligned_le32(common->macaddr));
	REG_WRITE(ah, AR_STA_ID1, get_unaligned_le16(common->macaddr + 4)
1362 1363
		  | macStaId1
		  | AR_STA_ID1_RTS_USE_DEF
1364
		  | (ah->config.
1365
		     ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
1366
		  | ah->sta_id1_defaults);
1367
	ath_hw_setbssidmask(common);
1368
	REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
1369
	ath9k_hw_write_associd(ah);
1370 1371 1372
	REG_WRITE(ah, AR_ISR, ~0);
	REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);

S
Sujith 已提交
1373 1374
	REGWRITE_BUFFER_FLUSH(ah);

1375
	r = ath9k_hw_rf_set_freq(ah, chan);
1376 1377
	if (r)
		return r;
1378

1379 1380
	ath9k_hw_set_clockrate(ah);

S
Sujith 已提交
1381 1382
	ENABLE_REGWRITE_BUFFER(ah);

1383 1384 1385
	for (i = 0; i < AR_NUM_DCU; i++)
		REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);

S
Sujith 已提交
1386 1387
	REGWRITE_BUFFER_FLUSH(ah);

1388 1389
	ah->intr_txqs = 0;
	for (i = 0; i < ah->caps.total_queues; i++)
1390 1391
		ath9k_hw_resettxqueue(ah, i);

1392
	ath9k_hw_init_interrupt_masks(ah, ah->opmode);
1393
	ath9k_hw_ani_cache_ini_regs(ah);
1394 1395
	ath9k_hw_init_qos(ah);

1396
	if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
1397
		ath9k_enable_rfkill(ah);
J
Johannes Berg 已提交
1398

1399
	ath9k_hw_init_global_settings(ah);
1400

1401
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
S
Sujith 已提交
1402
		ar9002_hw_update_async_fifo(ah);
1403
		ar9002_hw_enable_wep_aggregation(ah);
1404 1405
	}

1406 1407 1408 1409 1410 1411 1412
	REG_WRITE(ah, AR_STA_ID1,
		  REG_READ(ah, AR_STA_ID1) | AR_STA_ID1_PRESERVE_SEQNUM);

	ath9k_hw_set_dma(ah);

	REG_WRITE(ah, AR_OBS, 8);

S
Sujith 已提交
1413
	if (ah->config.rx_intr_mitigation) {
1414 1415 1416 1417
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
	}

1418 1419 1420 1421 1422
	if (ah->config.tx_intr_mitigation) {
		REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300);
		REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750);
	}

1423 1424
	ath9k_hw_init_bb(ah, chan);

1425
	if (!ath9k_hw_init_cal(ah, chan))
1426
		return -EIO;
1427

S
Sujith 已提交
1428
	ENABLE_REGWRITE_BUFFER(ah);
1429

1430
	ath9k_hw_restore_chainmask(ah);
1431 1432
	REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);

S
Sujith 已提交
1433 1434
	REGWRITE_BUFFER_FLUSH(ah);

1435 1436 1437
	/*
	 * For big endian systems turn on swapping for descriptors
	 */
1438 1439 1440 1441
	if (AR_SREV_9100(ah)) {
		u32 mask;
		mask = REG_READ(ah, AR_CFG);
		if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
1442
			ath_print(common, ATH_DBG_RESET,
S
Sujith 已提交
1443
				"CFG Byte Swap Set 0x%x\n", mask);
1444 1445 1446 1447
		} else {
			mask =
				INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
			REG_WRITE(ah, AR_CFG, mask);
1448
			ath_print(common, ATH_DBG_RESET,
S
Sujith 已提交
1449
				"Setting CFG 0x%x\n", REG_READ(ah, AR_CFG));
1450 1451
		}
	} else {
1452 1453 1454 1455 1456 1457 1458
		if (common->bus_ops->ath_bus_type == ATH_USB) {
			/* Configure AR9271 target WLAN */
			if (AR_SREV_9271(ah))
				REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
			else
				REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
		}
1459
#ifdef __BIG_ENDIAN
1460 1461
                else
			REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1462 1463 1464
#endif
	}

1465
	if (ah->btcoex_hw.enabled)
1466 1467
		ath9k_hw_btcoex_enable(ah);

1468
	if (AR_SREV_9300_20_OR_LATER(ah))
1469
		ar9003_hw_bb_watchdog_config(ah);
1470

1471
	return 0;
1472
}
1473
EXPORT_SYMBOL(ath9k_hw_reset);
1474

S
Sujith 已提交
1475 1476 1477 1478
/******************************/
/* Power Management (Chipset) */
/******************************/

1479 1480 1481 1482
/*
 * Notify Power Mgt is disabled in self-generated frames.
 * If requested, force chip to sleep.
 */
1483
static void ath9k_set_power_sleep(struct ath_hw *ah, int setChip)
1484
{
S
Sujith 已提交
1485 1486
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
	if (setChip) {
1487 1488 1489 1490
		/*
		 * Clear the RTC force wake bit to allow the
		 * mac to go to sleep.
		 */
S
Sujith 已提交
1491 1492
		REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
1493
		if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
S
Sujith 已提交
1494
			REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
1495

1496
		/* Shutdown chip. Active low */
1497
		if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah))
S
Sujith 已提交
1498 1499
			REG_CLR_BIT(ah, (AR_RTC_RESET),
				    AR_RTC_RESET_EN);
S
Sujith 已提交
1500
	}
1501 1502 1503 1504 1505

	/* Clear Bit 14 of AR_WA after putting chip into Full Sleep mode. */
	if (AR_SREV_9300_20_OR_LATER(ah))
		REG_WRITE(ah, AR_WA,
			  ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
1506 1507
}

1508 1509 1510 1511 1512
/*
 * Notify Power Management is enabled in self-generating
 * frames. If request, set power mode of chip to
 * auto/normal.  Duration in units of 128us (1/8 TU).
 */
1513
static void ath9k_set_power_network_sleep(struct ath_hw *ah, int setChip)
1514
{
S
Sujith 已提交
1515 1516
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
	if (setChip) {
1517
		struct ath9k_hw_capabilities *pCap = &ah->caps;
1518

S
Sujith 已提交
1519
		if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
1520
			/* Set WakeOnInterrupt bit; clear ForceWake bit */
S
Sujith 已提交
1521 1522 1523
			REG_WRITE(ah, AR_RTC_FORCE_WAKE,
				  AR_RTC_FORCE_WAKE_ON_INT);
		} else {
1524 1525 1526 1527
			/*
			 * Clear the RTC force wake bit to allow the
			 * mac to go to sleep.
			 */
S
Sujith 已提交
1528 1529
			REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
				    AR_RTC_FORCE_WAKE_EN);
1530 1531
		}
	}
1532 1533 1534 1535

	/* Clear Bit 14 of AR_WA after putting chip into Net Sleep mode. */
	if (AR_SREV_9300_20_OR_LATER(ah))
		REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
1536 1537
}

1538
static bool ath9k_hw_set_power_awake(struct ath_hw *ah, int setChip)
1539
{
S
Sujith 已提交
1540 1541
	u32 val;
	int i;
1542

1543 1544 1545 1546 1547 1548
	/* Set Bits 14 and 17 of AR_WA before powering on the chip. */
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1549 1550 1551 1552 1553 1554 1555
	if (setChip) {
		if ((REG_READ(ah, AR_RTC_STATUS) &
		     AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
			if (ath9k_hw_set_reset_reg(ah,
					   ATH9K_RESET_POWER_ON) != true) {
				return false;
			}
1556 1557
			if (!AR_SREV_9300_20_OR_LATER(ah))
				ath9k_hw_init_pll(ah, NULL);
S
Sujith 已提交
1558 1559 1560 1561
		}
		if (AR_SREV_9100(ah))
			REG_SET_BIT(ah, AR_RTC_RESET,
				    AR_RTC_RESET_EN);
1562

S
Sujith 已提交
1563 1564 1565
		REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
		udelay(50);
1566

S
Sujith 已提交
1567 1568 1569 1570 1571 1572 1573
		for (i = POWER_UP_TIME / 50; i > 0; i--) {
			val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
			if (val == AR_RTC_STATUS_ON)
				break;
			udelay(50);
			REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
				    AR_RTC_FORCE_WAKE_EN);
1574
		}
S
Sujith 已提交
1575
		if (i == 0) {
1576 1577 1578
			ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
				  "Failed to wakeup in %uus\n",
				  POWER_UP_TIME / 20);
S
Sujith 已提交
1579
			return false;
1580 1581 1582
		}
	}

S
Sujith 已提交
1583
	REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
1584

S
Sujith 已提交
1585
	return true;
1586 1587
}

1588
bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
1589
{
1590
	struct ath_common *common = ath9k_hw_common(ah);
1591
	int status = true, setChip = true;
S
Sujith 已提交
1592 1593 1594 1595 1596 1597 1598
	static const char *modes[] = {
		"AWAKE",
		"FULL-SLEEP",
		"NETWORK SLEEP",
		"UNDEFINED"
	};

1599 1600 1601
	if (ah->power_mode == mode)
		return status;

1602 1603
	ath_print(common, ATH_DBG_RESET, "%s -> %s\n",
		  modes[ah->power_mode], modes[mode]);
S
Sujith 已提交
1604 1605 1606 1607 1608 1609 1610

	switch (mode) {
	case ATH9K_PM_AWAKE:
		status = ath9k_hw_set_power_awake(ah, setChip);
		break;
	case ATH9K_PM_FULL_SLEEP:
		ath9k_set_power_sleep(ah, setChip);
1611
		ah->chip_fullsleep = true;
S
Sujith 已提交
1612 1613 1614 1615
		break;
	case ATH9K_PM_NETWORK_SLEEP:
		ath9k_set_power_network_sleep(ah, setChip);
		break;
1616
	default:
1617 1618
		ath_print(common, ATH_DBG_FATAL,
			  "Unknown power mode %u\n", mode);
1619 1620
		return false;
	}
1621
	ah->power_mode = mode;
S
Sujith 已提交
1622 1623

	return status;
1624
}
1625
EXPORT_SYMBOL(ath9k_hw_setpower);
1626

S
Sujith 已提交
1627 1628 1629 1630
/*******************/
/* Beacon Handling */
/*******************/

1631
void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
1632 1633 1634
{
	int flags = 0;

1635
	ah->beacon_interval = beacon_period;
1636

S
Sujith 已提交
1637 1638
	ENABLE_REGWRITE_BUFFER(ah);

1639
	switch (ah->opmode) {
1640
	case NL80211_IFTYPE_STATION:
1641 1642 1643 1644 1645
		REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
		REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, 0xffff);
		REG_WRITE(ah, AR_NEXT_SWBA, 0x7ffff);
		flags |= AR_TBTT_TIMER_EN;
		break;
1646
	case NL80211_IFTYPE_ADHOC:
1647
	case NL80211_IFTYPE_MESH_POINT:
1648 1649 1650 1651
		REG_SET_BIT(ah, AR_TXCFG,
			    AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
		REG_WRITE(ah, AR_NEXT_NDP_TIMER,
			  TU_TO_USEC(next_beacon +
1652 1653
				     (ah->atim_window ? ah->
				      atim_window : 1)));
1654
		flags |= AR_NDP_TIMER_EN;
1655
	case NL80211_IFTYPE_AP:
1656 1657 1658
		REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
		REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT,
			  TU_TO_USEC(next_beacon -
1659
				     ah->config.
1660
				     dma_beacon_response_time));
1661 1662
		REG_WRITE(ah, AR_NEXT_SWBA,
			  TU_TO_USEC(next_beacon -
1663
				     ah->config.
1664
				     sw_beacon_response_time));
1665 1666 1667
		flags |=
			AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
		break;
1668
	default:
1669 1670 1671 1672 1673 1674 1675 1676
		if (ah->is_monitoring) {
			REG_WRITE(ah, AR_NEXT_TBTT_TIMER,
					TU_TO_USEC(next_beacon));
			REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, 0xffff);
			REG_WRITE(ah, AR_NEXT_SWBA, 0x7ffff);
			flags |= AR_TBTT_TIMER_EN;
			break;
		}
1677 1678 1679
		ath_print(ath9k_hw_common(ah), ATH_DBG_BEACON,
			  "%s: unsupported opmode: %d\n",
			  __func__, ah->opmode);
1680 1681
		return;
		break;
1682 1683 1684 1685 1686 1687 1688
	}

	REG_WRITE(ah, AR_BEACON_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_SWBA_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_NDP_PERIOD, TU_TO_USEC(beacon_period));

S
Sujith 已提交
1689 1690
	REGWRITE_BUFFER_FLUSH(ah);

1691 1692 1693 1694 1695 1696 1697
	beacon_period &= ~ATH9K_BEACON_ENA;
	if (beacon_period & ATH9K_BEACON_RESET_TSF) {
		ath9k_hw_reset_tsf(ah);
	}

	REG_SET_BIT(ah, AR_TIMER_MODE, flags);
}
1698
EXPORT_SYMBOL(ath9k_hw_beaconinit);
1699

1700
void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
S
Sujith 已提交
1701
				    const struct ath9k_beacon_state *bs)
1702 1703
{
	u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
1704
	struct ath9k_hw_capabilities *pCap = &ah->caps;
1705
	struct ath_common *common = ath9k_hw_common(ah);
1706

S
Sujith 已提交
1707 1708
	ENABLE_REGWRITE_BUFFER(ah);

1709 1710 1711 1712 1713 1714 1715
	REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));

	REG_WRITE(ah, AR_BEACON_PERIOD,
		  TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
		  TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));

S
Sujith 已提交
1716 1717
	REGWRITE_BUFFER_FLUSH(ah);

1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734
	REG_RMW_FIELD(ah, AR_RSSI_THR,
		      AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);

	beaconintval = bs->bs_intval & ATH9K_BEACON_PERIOD;

	if (bs->bs_sleepduration > beaconintval)
		beaconintval = bs->bs_sleepduration;

	dtimperiod = bs->bs_dtimperiod;
	if (bs->bs_sleepduration > dtimperiod)
		dtimperiod = bs->bs_sleepduration;

	if (beaconintval == dtimperiod)
		nextTbtt = bs->bs_nextdtim;
	else
		nextTbtt = bs->bs_nexttbtt;

1735 1736 1737 1738
	ath_print(common, ATH_DBG_BEACON, "next DTIM %d\n", bs->bs_nextdtim);
	ath_print(common, ATH_DBG_BEACON, "next beacon %d\n", nextTbtt);
	ath_print(common, ATH_DBG_BEACON, "beacon period %d\n", beaconintval);
	ath_print(common, ATH_DBG_BEACON, "DTIM period %d\n", dtimperiod);
1739

S
Sujith 已提交
1740 1741
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
1742 1743 1744
	REG_WRITE(ah, AR_NEXT_DTIM,
		  TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
	REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
1745

S
Sujith 已提交
1746 1747 1748
	REG_WRITE(ah, AR_SLEEP1,
		  SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
		  | AR_SLEEP1_ASSUME_DTIM);
1749

S
Sujith 已提交
1750 1751 1752 1753
	if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
		beacontimeout = (BEACON_TIMEOUT_VAL << 3);
	else
		beacontimeout = MIN_BEACON_TIMEOUT_VAL;
1754

S
Sujith 已提交
1755 1756
	REG_WRITE(ah, AR_SLEEP2,
		  SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
1757

S
Sujith 已提交
1758 1759
	REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
	REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
1760

S
Sujith 已提交
1761 1762
	REGWRITE_BUFFER_FLUSH(ah);

S
Sujith 已提交
1763 1764 1765
	REG_SET_BIT(ah, AR_TIMER_MODE,
		    AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
		    AR_DTIM_TIMER_EN);
1766

1767 1768
	/* TSF Out of Range Threshold */
	REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
1769
}
1770
EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
1771

S
Sujith 已提交
1772 1773 1774 1775
/*******************/
/* HW Capabilities */
/*******************/

1776
int ath9k_hw_fill_cap_info(struct ath_hw *ah)
1777
{
1778
	struct ath9k_hw_capabilities *pCap = &ah->caps;
1779
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
1780
	struct ath_common *common = ath9k_hw_common(ah);
1781
	struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
1782

S
Sujith 已提交
1783
	u16 capField = 0, eeval;
1784
	u8 ant_div_ctl1;
1785

S
Sujith 已提交
1786
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
1787
	regulatory->current_rd = eeval;
1788

S
Sujith 已提交
1789
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_1);
1790
	if (AR_SREV_9285_12_OR_LATER(ah))
1791
		eeval |= AR9285_RDEXT_DEFAULT;
1792
	regulatory->current_rd_ext = eeval;
1793

S
Sujith 已提交
1794
	capField = ah->eep_ops->get_eeprom(ah, EEP_OP_CAP);
S
Sujith 已提交
1795

1796
	if (ah->opmode != NL80211_IFTYPE_AP &&
1797
	    ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
1798 1799 1800 1801 1802
		if (regulatory->current_rd == 0x64 ||
		    regulatory->current_rd == 0x65)
			regulatory->current_rd += 5;
		else if (regulatory->current_rd == 0x41)
			regulatory->current_rd = 0x43;
1803 1804
		ath_print(common, ATH_DBG_REGULATORY,
			  "regdomain mapped to 0x%x\n", regulatory->current_rd);
S
Sujith 已提交
1805
	}
1806

S
Sujith 已提交
1807
	eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
1808 1809 1810 1811 1812 1813
	if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
		ath_print(common, ATH_DBG_FATAL,
			  "no band has been marked as supported in EEPROM.\n");
		return -EINVAL;
	}

1814 1815
	if (eeval & AR5416_OPFLAGS_11A)
		pCap->hw_caps |= ATH9K_HW_CAP_5GHZ;
1816

1817 1818
	if (eeval & AR5416_OPFLAGS_11G)
		pCap->hw_caps |= ATH9K_HW_CAP_2GHZ;
S
Sujith 已提交
1819

S
Sujith 已提交
1820
	pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
1821 1822 1823 1824
	/*
	 * For AR9271 we will temporarilly uses the rx chainmax as read from
	 * the EEPROM.
	 */
1825
	if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
1826 1827 1828
	    !(eeval & AR5416_OPFLAGS_11A) &&
	    !(AR_SREV_9271(ah)))
		/* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
1829 1830
		pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
	else
1831
		/* Use rx_chainmask from EEPROM. */
1832
		pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
1833

1834
	ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
1835

S
Sujith 已提交
1836 1837
	pCap->low_2ghz_chan = 2312;
	pCap->high_2ghz_chan = 2732;
1838

S
Sujith 已提交
1839 1840
	pCap->low_5ghz_chan = 4920;
	pCap->high_5ghz_chan = 6100;
1841

1842 1843
	common->crypt_caps |= ATH_CRYPT_CAP_CIPHER_AESCCM;

1844
	if (ah->config.ht_enable)
S
Sujith 已提交
1845 1846 1847
		pCap->hw_caps |= ATH9K_HW_CAP_HT;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
1848

S
Sujith 已提交
1849 1850 1851 1852 1853
	if (capField & AR_EEPROM_EEPCAP_MAXQCU)
		pCap->total_queues =
			MS(capField, AR_EEPROM_EEPCAP_MAXQCU);
	else
		pCap->total_queues = ATH9K_NUM_TX_QUEUES;
1854

S
Sujith 已提交
1855 1856 1857 1858 1859
	if (capField & AR_EEPROM_EEPCAP_KC_ENTRIES)
		pCap->keycache_size =
			1 << MS(capField, AR_EEPROM_EEPCAP_KC_ENTRIES);
	else
		pCap->keycache_size = AR_KEYTABLE_SIZE;
1860

1861 1862 1863 1864
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
		pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD >> 1;
	else
		pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD;
1865

1866 1867
	if (AR_SREV_9271(ah))
		pCap->num_gpio_pins = AR9271_NUM_GPIO;
S
Sujith 已提交
1868 1869
	else if (AR_DEVID_7010(ah))
		pCap->num_gpio_pins = AR7010_NUM_GPIO;
1870
	else if (AR_SREV_9285_12_OR_LATER(ah))
1871
		pCap->num_gpio_pins = AR9285_NUM_GPIO;
1872
	else if (AR_SREV_9280_20_OR_LATER(ah))
S
Sujith 已提交
1873 1874 1875
		pCap->num_gpio_pins = AR928X_NUM_GPIO;
	else
		pCap->num_gpio_pins = AR_NUM_GPIO;
1876

S
Sujith 已提交
1877 1878 1879 1880 1881
	if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah)) {
		pCap->hw_caps |= ATH9K_HW_CAP_CST;
		pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
	} else {
		pCap->rts_aggr_limit = (8 * 1024);
1882 1883
	}

S
Sujith 已提交
1884 1885
	pCap->hw_caps |= ATH9K_HW_CAP_ENHANCEDPM;

1886
#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
1887 1888 1889 1890 1891 1892
	ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
	if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
		ah->rfkill_gpio =
			MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
		ah->rfkill_polarity =
			MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
S
Sujith 已提交
1893 1894

		pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
1895
	}
S
Sujith 已提交
1896
#endif
1897
	if (AR_SREV_9271(ah) || AR_SREV_9300_20_OR_LATER(ah))
1898 1899 1900
		pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
1901

1902
	if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
S
Sujith 已提交
1903 1904 1905
		pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
	else
		pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
1906

1907
	if (regulatory->current_rd_ext & (1 << REG_EXT_JAPAN_MIDBAND)) {
S
Sujith 已提交
1908 1909 1910 1911 1912
		pCap->reg_cap =
			AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
			AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN |
			AR_EEPROM_EEREGCAP_EN_KK_U2 |
			AR_EEPROM_EEREGCAP_EN_KK_MIDBAND;
1913
	} else {
S
Sujith 已提交
1914 1915 1916
		pCap->reg_cap =
			AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
			AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN;
1917 1918
	}

1919 1920 1921 1922
	/* Advertise midband for AR5416 with FCC midband set in eeprom */
	if (regulatory->current_rd_ext & (1 << REG_EXT_FCC_MIDBAND) &&
	    AR_SREV_5416(ah))
		pCap->reg_cap |= AR_EEPROM_EEREGCAP_EN_FCC_MIDBAND;
S
Sujith 已提交
1923 1924

	pCap->num_antcfg_5ghz =
S
Sujith 已提交
1925
		ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_5GHZ);
S
Sujith 已提交
1926
	pCap->num_antcfg_2ghz =
S
Sujith 已提交
1927
		ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_2GHZ);
1928

1929
	if (AR_SREV_9280_20_OR_LATER(ah) &&
1930
	    ath9k_hw_btcoex_supported(ah)) {
1931 1932
		btcoex_hw->btactive_gpio = ATH_BTACTIVE_GPIO;
		btcoex_hw->wlanactive_gpio = ATH_WLANACTIVE_GPIO;
1933

1934
		if (AR_SREV_9285(ah)) {
1935 1936
			btcoex_hw->scheme = ATH_BTCOEX_CFG_3WIRE;
			btcoex_hw->btpriority_gpio = ATH_BTPRIORITY_GPIO;
1937
		} else {
1938
			btcoex_hw->scheme = ATH_BTCOEX_CFG_2WIRE;
1939
		}
1940
	} else {
1941
		btcoex_hw->scheme = ATH_BTCOEX_CFG_NONE;
1942
	}
1943

1944
	if (AR_SREV_9300_20_OR_LATER(ah)) {
1945 1946
		pCap->hw_caps |= ATH9K_HW_CAP_EDMA | ATH9K_HW_CAP_LDPC |
				 ATH9K_HW_CAP_FASTCLOCK;
1947 1948 1949
		pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
		pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
		pCap->rx_status_len = sizeof(struct ar9003_rxs);
1950
		pCap->tx_desc_len = sizeof(struct ar9003_txc);
1951
		pCap->txs_len = sizeof(struct ar9003_txs);
1952 1953
		if (ah->eep_ops->get_eeprom(ah, EEP_PAPRD))
			pCap->hw_caps |= ATH9K_HW_CAP_PAPRD;
1954 1955
	} else {
		pCap->tx_desc_len = sizeof(struct ath_desc);
1956 1957 1958 1959 1960
		if (AR_SREV_9280_20(ah) &&
		    ((ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) <=
		      AR5416_EEP_MINOR_VER_16) ||
		     ah->eep_ops->get_eeprom(ah, EEP_FSTCLK_5G)))
			pCap->hw_caps |= ATH9K_HW_CAP_FASTCLOCK;
1961
	}
1962

1963 1964 1965
	if (AR_SREV_9300_20_OR_LATER(ah))
		pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED;

1966
	if (AR_SREV_9287_11_OR_LATER(ah) || AR_SREV_9271(ah))
1967 1968
		pCap->hw_caps |= ATH9K_HW_CAP_SGI_20;

1969 1970 1971 1972 1973 1974 1975 1976
	if (AR_SREV_9285(ah))
		if (ah->eep_ops->get_eeprom(ah, EEP_MODAL_VER) >= 3) {
			ant_div_ctl1 =
				ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
			if ((ant_div_ctl1 & 0x1) && ((ant_div_ctl1 >> 3) & 0x1))
				pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
		}

1977
	return 0;
1978 1979
}

S
Sujith 已提交
1980 1981 1982
/****************************/
/* GPIO / RFKILL / Antennae */
/****************************/
1983

1984
static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
S
Sujith 已提交
1985 1986 1987 1988
					 u32 gpio, u32 type)
{
	int addr;
	u32 gpio_shift, tmp;
1989

S
Sujith 已提交
1990 1991 1992 1993 1994 1995
	if (gpio > 11)
		addr = AR_GPIO_OUTPUT_MUX3;
	else if (gpio > 5)
		addr = AR_GPIO_OUTPUT_MUX2;
	else
		addr = AR_GPIO_OUTPUT_MUX1;
1996

S
Sujith 已提交
1997
	gpio_shift = (gpio % 6) * 5;
1998

S
Sujith 已提交
1999 2000 2001 2002
	if (AR_SREV_9280_20_OR_LATER(ah)
	    || (addr != AR_GPIO_OUTPUT_MUX1)) {
		REG_RMW(ah, addr, (type << gpio_shift),
			(0x1f << gpio_shift));
2003
	} else {
S
Sujith 已提交
2004 2005 2006 2007 2008
		tmp = REG_READ(ah, addr);
		tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
		tmp &= ~(0x1f << gpio_shift);
		tmp |= (type << gpio_shift);
		REG_WRITE(ah, addr, tmp);
2009 2010 2011
	}
}

2012
void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
2013
{
S
Sujith 已提交
2014
	u32 gpio_shift;
2015

2016
	BUG_ON(gpio >= ah->caps.num_gpio_pins);
2017

S
Sujith 已提交
2018 2019 2020 2021 2022 2023 2024
	if (AR_DEVID_7010(ah)) {
		gpio_shift = gpio;
		REG_RMW(ah, AR7010_GPIO_OE,
			(AR7010_GPIO_OE_AS_INPUT << gpio_shift),
			(AR7010_GPIO_OE_MASK << gpio_shift));
		return;
	}
2025

S
Sujith 已提交
2026
	gpio_shift = gpio << 1;
S
Sujith 已提交
2027 2028 2029 2030
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
2031
}
2032
EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
2033

2034
u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
2035
{
2036 2037 2038
#define MS_REG_READ(x, y) \
	(MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))

2039
	if (gpio >= ah->caps.num_gpio_pins)
S
Sujith 已提交
2040
		return 0xffffffff;
2041

S
Sujith 已提交
2042 2043 2044 2045 2046
	if (AR_DEVID_7010(ah)) {
		u32 val;
		val = REG_READ(ah, AR7010_GPIO_IN);
		return (MS(val, AR7010_GPIO_IN_VAL) & AR_GPIO_BIT(gpio)) == 0;
	} else if (AR_SREV_9300_20_OR_LATER(ah))
2047 2048
		return MS_REG_READ(AR9300, gpio) != 0;
	else if (AR_SREV_9271(ah))
2049
		return MS_REG_READ(AR9271, gpio) != 0;
2050
	else if (AR_SREV_9287_11_OR_LATER(ah))
2051
		return MS_REG_READ(AR9287, gpio) != 0;
2052
	else if (AR_SREV_9285_12_OR_LATER(ah))
2053
		return MS_REG_READ(AR9285, gpio) != 0;
2054
	else if (AR_SREV_9280_20_OR_LATER(ah))
2055 2056 2057
		return MS_REG_READ(AR928X, gpio) != 0;
	else
		return MS_REG_READ(AR, gpio) != 0;
2058
}
2059
EXPORT_SYMBOL(ath9k_hw_gpio_get);
2060

2061
void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
S
Sujith 已提交
2062
			 u32 ah_signal_type)
2063
{
S
Sujith 已提交
2064
	u32 gpio_shift;
2065

S
Sujith 已提交
2066 2067 2068 2069 2070 2071 2072
	if (AR_DEVID_7010(ah)) {
		gpio_shift = gpio;
		REG_RMW(ah, AR7010_GPIO_OE,
			(AR7010_GPIO_OE_AS_OUTPUT << gpio_shift),
			(AR7010_GPIO_OE_MASK << gpio_shift));
		return;
	}
2073

S
Sujith 已提交
2074
	ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
S
Sujith 已提交
2075 2076 2077 2078 2079
	gpio_shift = 2 * gpio;
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
2080
}
2081
EXPORT_SYMBOL(ath9k_hw_cfg_output);
2082

2083
void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
2084
{
S
Sujith 已提交
2085 2086 2087 2088 2089 2090 2091
	if (AR_DEVID_7010(ah)) {
		val = val ? 0 : 1;
		REG_RMW(ah, AR7010_GPIO_OUT, ((val&1) << gpio),
			AR_GPIO_BIT(gpio));
		return;
	}

2092 2093 2094
	if (AR_SREV_9271(ah))
		val = ~val;

S
Sujith 已提交
2095 2096
	REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
		AR_GPIO_BIT(gpio));
2097
}
2098
EXPORT_SYMBOL(ath9k_hw_set_gpio);
2099

2100
u32 ath9k_hw_getdefantenna(struct ath_hw *ah)
2101
{
S
Sujith 已提交
2102
	return REG_READ(ah, AR_DEF_ANTENNA) & 0x7;
2103
}
2104
EXPORT_SYMBOL(ath9k_hw_getdefantenna);
2105

2106
void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
2107
{
S
Sujith 已提交
2108
	REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
2109
}
2110
EXPORT_SYMBOL(ath9k_hw_setantenna);
2111

S
Sujith 已提交
2112 2113 2114 2115
/*********************/
/* General Operation */
/*********************/

2116
u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
2117
{
S
Sujith 已提交
2118 2119
	u32 bits = REG_READ(ah, AR_RX_FILTER);
	u32 phybits = REG_READ(ah, AR_PHY_ERR);
2120

S
Sujith 已提交
2121 2122 2123 2124
	if (phybits & AR_PHY_ERR_RADAR)
		bits |= ATH9K_RX_FILTER_PHYRADAR;
	if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
		bits |= ATH9K_RX_FILTER_PHYERR;
S
Sujith 已提交
2125

S
Sujith 已提交
2126
	return bits;
2127
}
2128
EXPORT_SYMBOL(ath9k_hw_getrxfilter);
2129

2130
void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
2131
{
S
Sujith 已提交
2132
	u32 phybits;
2133

S
Sujith 已提交
2134 2135
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
2136 2137
	REG_WRITE(ah, AR_RX_FILTER, bits);

S
Sujith 已提交
2138 2139 2140 2141 2142 2143
	phybits = 0;
	if (bits & ATH9K_RX_FILTER_PHYRADAR)
		phybits |= AR_PHY_ERR_RADAR;
	if (bits & ATH9K_RX_FILTER_PHYERR)
		phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
	REG_WRITE(ah, AR_PHY_ERR, phybits);
2144

S
Sujith 已提交
2145 2146 2147 2148 2149 2150
	if (phybits)
		REG_WRITE(ah, AR_RXCFG,
			  REG_READ(ah, AR_RXCFG) | AR_RXCFG_ZLFDMA);
	else
		REG_WRITE(ah, AR_RXCFG,
			  REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_ZLFDMA);
S
Sujith 已提交
2151 2152

	REGWRITE_BUFFER_FLUSH(ah);
S
Sujith 已提交
2153
}
2154
EXPORT_SYMBOL(ath9k_hw_setrxfilter);
2155

2156
bool ath9k_hw_phy_disable(struct ath_hw *ah)
S
Sujith 已提交
2157
{
2158 2159 2160 2161 2162
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
		return false;

	ath9k_hw_init_pll(ah, NULL);
	return true;
S
Sujith 已提交
2163
}
2164
EXPORT_SYMBOL(ath9k_hw_phy_disable);
2165

2166
bool ath9k_hw_disable(struct ath_hw *ah)
S
Sujith 已提交
2167
{
2168
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
2169
		return false;
2170

2171 2172 2173 2174 2175
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
		return false;

	ath9k_hw_init_pll(ah, NULL);
	return true;
2176
}
2177
EXPORT_SYMBOL(ath9k_hw_disable);
2178

2179
void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit)
2180
{
2181
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
2182
	struct ath9k_channel *chan = ah->curchan;
2183
	struct ieee80211_channel *channel = chan->chan;
2184

2185
	regulatory->power_limit = min(limit, (u32) MAX_RATE_POWER);
2186

2187
	ah->eep_ops->set_txpower(ah, chan,
2188
				 ath9k_regd_get_ctl(regulatory, chan),
2189 2190 2191
				 channel->max_antenna_gain * 2,
				 channel->max_power * 2,
				 min((u32) MAX_RATE_POWER,
2192
				 (u32) regulatory->power_limit));
2193
}
2194
EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
2195

2196
void ath9k_hw_setopmode(struct ath_hw *ah)
2197
{
2198
	ath9k_hw_set_operating_mode(ah, ah->opmode);
2199
}
2200
EXPORT_SYMBOL(ath9k_hw_setopmode);
2201

2202
void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
2203
{
S
Sujith 已提交
2204 2205
	REG_WRITE(ah, AR_MCAST_FIL0, filter0);
	REG_WRITE(ah, AR_MCAST_FIL1, filter1);
2206
}
2207
EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
2208

2209
void ath9k_hw_write_associd(struct ath_hw *ah)
2210
{
2211 2212 2213 2214 2215
	struct ath_common *common = ath9k_hw_common(ah);

	REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
	REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
		  ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
2216
}
2217
EXPORT_SYMBOL(ath9k_hw_write_associd);
2218

2219 2220
#define ATH9K_MAX_TSF_READ 10

2221
u64 ath9k_hw_gettsf64(struct ath_hw *ah)
2222
{
2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233
	u32 tsf_lower, tsf_upper1, tsf_upper2;
	int i;

	tsf_upper1 = REG_READ(ah, AR_TSF_U32);
	for (i = 0; i < ATH9K_MAX_TSF_READ; i++) {
		tsf_lower = REG_READ(ah, AR_TSF_L32);
		tsf_upper2 = REG_READ(ah, AR_TSF_U32);
		if (tsf_upper2 == tsf_upper1)
			break;
		tsf_upper1 = tsf_upper2;
	}
2234

2235
	WARN_ON( i == ATH9K_MAX_TSF_READ );
2236

2237
	return (((u64)tsf_upper1 << 32) | tsf_lower);
S
Sujith 已提交
2238
}
2239
EXPORT_SYMBOL(ath9k_hw_gettsf64);
2240

2241
void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
2242 2243
{
	REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
A
Alina Friedrichsen 已提交
2244
	REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
2245
}
2246
EXPORT_SYMBOL(ath9k_hw_settsf64);
2247

2248
void ath9k_hw_reset_tsf(struct ath_hw *ah)
S
Sujith 已提交
2249
{
2250 2251
	if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
			   AH_TSF_WRITE_TIMEOUT))
2252 2253
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
2254

S
Sujith 已提交
2255 2256
	REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
}
2257
EXPORT_SYMBOL(ath9k_hw_reset_tsf);
2258

S
Sujith 已提交
2259
void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting)
S
Sujith 已提交
2260 2261
{
	if (setting)
2262
		ah->misc_mode |= AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
2263
	else
2264
		ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
2265
}
2266
EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
2267

L
Luis R. Rodriguez 已提交
2268
void ath9k_hw_set11nmac2040(struct ath_hw *ah)
S
Sujith 已提交
2269
{
L
Luis R. Rodriguez 已提交
2270
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
S
Sujith 已提交
2271 2272
	u32 macmode;

L
Luis R. Rodriguez 已提交
2273
	if (conf_is_ht40(conf) && !ah->config.cwm_ignore_extcca)
S
Sujith 已提交
2274 2275 2276
		macmode = AR_2040_JOINED_RX_CLEAR;
	else
		macmode = 0;
2277

S
Sujith 已提交
2278
	REG_WRITE(ah, AR_2040_MODE, macmode);
2279
}
2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325

/* HW Generic timers configuration */

static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
{
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
	{AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
				AR_NDP2_TIMER_MODE, 0x0002},
	{AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
				AR_NDP2_TIMER_MODE, 0x0004},
	{AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
				AR_NDP2_TIMER_MODE, 0x0008},
	{AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
				AR_NDP2_TIMER_MODE, 0x0010},
	{AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
				AR_NDP2_TIMER_MODE, 0x0020},
	{AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
				AR_NDP2_TIMER_MODE, 0x0040},
	{AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
				AR_NDP2_TIMER_MODE, 0x0080}
};

/* HW generic timer primitives */

/* compute and clear index of rightmost 1 */
static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask)
{
	u32 b;

	b = *mask;
	b &= (0-b);
	*mask &= ~b;
	b *= debruijn32;
	b >>= 27;

	return timer_table->gen_timer_index[b];
}

2326
u32 ath9k_hw_gettsf32(struct ath_hw *ah)
2327 2328 2329
{
	return REG_READ(ah, AR_TSF_L32);
}
2330
EXPORT_SYMBOL(ath9k_hw_gettsf32);
2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343

struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
					  void (*trigger)(void *),
					  void (*overflow)(void *),
					  void *arg,
					  u8 timer_index)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;

	timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);

	if (timer == NULL) {
2344 2345 2346
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "Failed to allocate memory"
			  "for hw timer[%d]\n", timer_index);
2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358
		return NULL;
	}

	/* allocate a hardware generic timer slot */
	timer_table->timers[timer_index] = timer;
	timer->index = timer_index;
	timer->trigger = trigger;
	timer->overflow = overflow;
	timer->arg = arg;

	return timer;
}
2359
EXPORT_SYMBOL(ath_gen_timer_alloc);
2360

2361 2362 2363 2364
void ath9k_hw_gen_timer_start(struct ath_hw *ah,
			      struct ath_gen_timer *timer,
			      u32 timer_next,
			      u32 timer_period)
2365 2366 2367 2368 2369 2370 2371 2372 2373 2374
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	u32 tsf;

	BUG_ON(!timer_period);

	set_bit(timer->index, &timer_table->timer_mask.timer_bits);

	tsf = ath9k_hw_gettsf32(ah);

2375 2376 2377
	ath_print(ath9k_hw_common(ah), ATH_DBG_HWTIMER,
		  "curent tsf %x period %x"
		  "timer_next %x\n", tsf, timer_period, timer_next);
2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400

	/*
	 * Pull timer_next forward if the current TSF already passed it
	 * because of software latency
	 */
	if (timer_next < tsf)
		timer_next = tsf + timer_period;

	/*
	 * Program generic timer registers
	 */
	REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
		 timer_next);
	REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
		  timer_period);
	REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
		    gen_tmr_configuration[timer->index].mode_mask);

	/* Enable both trigger and thresh interrupt masks */
	REG_SET_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
}
2401
EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
2402

2403
void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	if ((timer->index < AR_FIRST_NDP_TIMER) ||
		(timer->index >= ATH_MAX_GEN_TIMER)) {
		return;
	}

	/* Clear generic timer enable bits. */
	REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
			gen_tmr_configuration[timer->index].mode_mask);

	/* Disable both trigger and thresh interrupt masks */
	REG_CLR_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));

	clear_bit(timer->index, &timer_table->timer_mask.timer_bits);
}
2423
EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
2424 2425 2426 2427 2428 2429 2430 2431 2432

void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	/* free the hardware generic timer slot */
	timer_table->timers[timer->index] = NULL;
	kfree(timer);
}
2433
EXPORT_SYMBOL(ath_gen_timer_free);
2434 2435 2436 2437 2438 2439 2440 2441

/*
 * Generic Timer Interrupts handling
 */
void ath_gen_timer_isr(struct ath_hw *ah)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;
2442
	struct ath_common *common = ath9k_hw_common(ah);
2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456
	u32 trigger_mask, thresh_mask, index;

	/* get hardware generic timer interrupt status */
	trigger_mask = ah->intr_gen_timer_trigger;
	thresh_mask = ah->intr_gen_timer_thresh;
	trigger_mask &= timer_table->timer_mask.val;
	thresh_mask &= timer_table->timer_mask.val;

	trigger_mask &= ~thresh_mask;

	while (thresh_mask) {
		index = rightmost_index(timer_table, &thresh_mask);
		timer = timer_table->timers[index];
		BUG_ON(!timer);
2457 2458
		ath_print(common, ATH_DBG_HWTIMER,
			  "TSF overflow for Gen timer %d\n", index);
2459 2460 2461 2462 2463 2464 2465
		timer->overflow(timer->arg);
	}

	while (trigger_mask) {
		index = rightmost_index(timer_table, &trigger_mask);
		timer = timer_table->timers[index];
		BUG_ON(!timer);
2466 2467
		ath_print(common, ATH_DBG_HWTIMER,
			  "Gen timer[%d] trigger\n", index);
2468 2469 2470
		timer->trigger(timer->arg);
	}
}
2471
EXPORT_SYMBOL(ath_gen_timer_isr);
2472

2473 2474 2475 2476 2477 2478 2479 2480 2481 2482
/********/
/* HTC  */
/********/

void ath9k_hw_htc_resetinit(struct ath_hw *ah)
{
	ah->htc_reset_init = true;
}
EXPORT_SYMBOL(ath9k_hw_htc_resetinit);

2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494
static struct {
	u32 version;
	const char * name;
} ath_mac_bb_names[] = {
	/* Devices with external radios */
	{ AR_SREV_VERSION_5416_PCI,	"5416" },
	{ AR_SREV_VERSION_5416_PCIE,	"5418" },
	{ AR_SREV_VERSION_9100,		"9100" },
	{ AR_SREV_VERSION_9160,		"9160" },
	/* Single-chip solutions */
	{ AR_SREV_VERSION_9280,		"9280" },
	{ AR_SREV_VERSION_9285,		"9285" },
2495 2496
	{ AR_SREV_VERSION_9287,         "9287" },
	{ AR_SREV_VERSION_9271,         "9271" },
2497
	{ AR_SREV_VERSION_9300,         "9300" },
2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514
};

/* For devices with external radios */
static struct {
	u16 version;
	const char * name;
} ath_rf_names[] = {
	{ 0,				"5133" },
	{ AR_RAD5133_SREV_MAJOR,	"5133" },
	{ AR_RAD5122_SREV_MAJOR,	"5122" },
	{ AR_RAD2133_SREV_MAJOR,	"2133" },
	{ AR_RAD2122_SREV_MAJOR,	"2122" }
};

/*
 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
 */
2515
static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
		if (ath_mac_bb_names[i].version == mac_bb_version) {
			return ath_mac_bb_names[i].name;
		}
	}

	return "????";
}

/*
 * Return the RF name. "????" is returned if the RF is unknown.
 * Used for devices with external radios.
 */
2532
static const char *ath9k_hw_rf_name(u16 rf_version)
2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
		if (ath_rf_names[i].version == rf_version) {
			return ath_rf_names[i].name;
		}
	}

	return "????";
}
2544 2545 2546 2547 2548 2549

void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
{
	int used;

	/* chipsets >= AR9280 are single-chip */
2550
	if (AR_SREV_9280_20_OR_LATER(ah)) {
2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568
		used = snprintf(hw_name, len,
			       "Atheros AR%s Rev:%x",
			       ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
			       ah->hw_version.macRev);
	}
	else {
		used = snprintf(hw_name, len,
			       "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
			       ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
			       ah->hw_version.macRev,
			       ath9k_hw_rf_name((ah->hw_version.analog5GhzRev &
						AR_RADIO_SREV_MAJOR)),
			       ah->hw_version.phyRev);
	}

	hw_name[used] = '\0';
}
EXPORT_SYMBOL(ath9k_hw_name);