hw.c 74.4 KB
Newer Older
1
/*
2
 * Copyright (c) 2008-2010 Atheros Communications Inc.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17
 *
 * Permission to use, copy, modify, and/or distribute this software for any
 * purpose with or without fee is hereby granted, provided that the above
 * copyright notice and this permission notice appear in all copies.
 *
 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 */

#include <linux/io.h>
18
#include <linux/slab.h>
19 20
#include <asm/unaligned.h>

21
#include "hw.h"
22
#include "hw-ops.h"
23
#include "rc.h"
24
#include "ar9003_mac.h"
25

26 27 28
#define ATH9K_CLOCK_RATE_CCK		22
#define ATH9K_CLOCK_RATE_5GHZ_OFDM	40
#define ATH9K_CLOCK_RATE_2GHZ_OFDM	44
29
#define ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM 44
30

31
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
32

33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49
MODULE_AUTHOR("Atheros Communications");
MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
MODULE_LICENSE("Dual BSD/GPL");

static int __init ath9k_init(void)
{
	return 0;
}
module_init(ath9k_init);

static void __exit ath9k_exit(void)
{
	return;
}
module_exit(ath9k_exit);

50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68
/* Private hardware callbacks */

static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
{
	ath9k_hw_private_ops(ah)->init_cal_settings(ah);
}

static void ath9k_hw_init_mode_regs(struct ath_hw *ah)
{
	ath9k_hw_private_ops(ah)->init_mode_regs(ah);
}

static bool ath9k_hw_macversion_supported(struct ath_hw *ah)
{
	struct ath_hw_private_ops *priv_ops = ath9k_hw_private_ops(ah);

	return priv_ops->macversion_supported(ah->hw_version.macVersion);
}

69 70 71 72 73 74
static u32 ath9k_hw_compute_pll_control(struct ath_hw *ah,
					struct ath9k_channel *chan)
{
	return ath9k_hw_private_ops(ah)->compute_pll_control(ah, chan);
}

75 76 77 78 79 80 81 82
static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
{
	if (!ath9k_hw_private_ops(ah)->init_mode_gain_regs)
		return;

	ath9k_hw_private_ops(ah)->init_mode_gain_regs(ah);
}

S
Sujith 已提交
83 84 85
/********************/
/* Helper Functions */
/********************/
86

87
static u32 ath9k_hw_mac_clks(struct ath_hw *ah, u32 usecs)
S
Sujith 已提交
88
{
89
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
90

91
	if (!ah->curchan) /* should really check for CCK instead */
92 93 94
		return usecs *ATH9K_CLOCK_RATE_CCK;
	if (conf->channel->band == IEEE80211_BAND_2GHZ)
		return usecs *ATH9K_CLOCK_RATE_2GHZ_OFDM;
95 96 97 98 99

	if (ah->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)
		return usecs * ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM;
	else
		return usecs * ATH9K_CLOCK_RATE_5GHZ_OFDM;
S
Sujith 已提交
100 101
}

102
static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
S
Sujith 已提交
103
{
104
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
105

106
	if (conf_is_ht40(conf))
S
Sujith 已提交
107 108 109 110
		return ath9k_hw_mac_clks(ah, usecs) * 2;
	else
		return ath9k_hw_mac_clks(ah, usecs);
}
111

S
Sujith 已提交
112
bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
113 114 115
{
	int i;

S
Sujith 已提交
116 117 118
	BUG_ON(timeout < AH_TIME_QUANTUM);

	for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
119 120 121 122 123
		if ((REG_READ(ah, reg) & mask) == val)
			return true;

		udelay(AH_TIME_QUANTUM);
	}
S
Sujith 已提交
124

125 126 127
	ath_print(ath9k_hw_common(ah), ATH_DBG_ANY,
		  "timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
		  timeout, reg, REG_READ(ah, reg), mask, val);
128

S
Sujith 已提交
129
	return false;
130
}
131
EXPORT_SYMBOL(ath9k_hw_wait);
132 133 134 135 136 137 138 139 140 141 142 143 144

u32 ath9k_hw_reverse_bits(u32 val, u32 n)
{
	u32 retval;
	int i;

	for (i = 0, retval = 0; i < n; i++) {
		retval = (retval << 1) | (val & 1);
		val >>= 1;
	}
	return retval;
}

145
bool ath9k_get_channel_edges(struct ath_hw *ah,
S
Sujith 已提交
146 147
			     u16 flags, u16 *low,
			     u16 *high)
148
{
149
	struct ath9k_hw_capabilities *pCap = &ah->caps;
150

S
Sujith 已提交
151 152 153 154
	if (flags & CHANNEL_5GHZ) {
		*low = pCap->low_5ghz_chan;
		*high = pCap->high_5ghz_chan;
		return true;
155
	}
S
Sujith 已提交
156 157 158 159 160 161
	if ((flags & CHANNEL_2GHZ)) {
		*low = pCap->low_2ghz_chan;
		*high = pCap->high_2ghz_chan;
		return true;
	}
	return false;
162 163
}

164
u16 ath9k_hw_computetxtime(struct ath_hw *ah,
165
			   u8 phy, int kbps,
S
Sujith 已提交
166 167
			   u32 frameLen, u16 rateix,
			   bool shortPreamble)
168
{
S
Sujith 已提交
169
	u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
170

S
Sujith 已提交
171 172
	if (kbps == 0)
		return 0;
173

174
	switch (phy) {
S
Sujith 已提交
175
	case WLAN_RC_PHY_CCK:
S
Sujith 已提交
176
		phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
177
		if (shortPreamble)
S
Sujith 已提交
178 179 180 181
			phyTime >>= 1;
		numBits = frameLen << 3;
		txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
		break;
S
Sujith 已提交
182
	case WLAN_RC_PHY_OFDM:
183
		if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
S
Sujith 已提交
184 185 186 187 188 189
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_QUARTER
				+ OFDM_PREAMBLE_TIME_QUARTER
				+ (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
190 191
		} else if (ah->curchan &&
			   IS_CHAN_HALF_RATE(ah->curchan)) {
S
Sujith 已提交
192 193 194 195 196 197 198 199 200 201 202 203 204 205 206
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_HALF +
				OFDM_PREAMBLE_TIME_HALF
				+ (numSymbols * OFDM_SYMBOL_TIME_HALF);
		} else {
			bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
				+ (numSymbols * OFDM_SYMBOL_TIME);
		}
		break;
	default:
207
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
208
			  "Unknown phy %u (rate ix %u)\n", phy, rateix);
S
Sujith 已提交
209 210 211
		txTime = 0;
		break;
	}
212

S
Sujith 已提交
213 214
	return txTime;
}
215
EXPORT_SYMBOL(ath9k_hw_computetxtime);
216

217
void ath9k_hw_get_channel_centers(struct ath_hw *ah,
S
Sujith 已提交
218 219
				  struct ath9k_channel *chan,
				  struct chan_centers *centers)
220
{
S
Sujith 已提交
221
	int8_t extoff;
222

S
Sujith 已提交
223 224 225 226
	if (!IS_CHAN_HT40(chan)) {
		centers->ctl_center = centers->ext_center =
			centers->synth_center = chan->channel;
		return;
227 228
	}

S
Sujith 已提交
229 230 231 232 233 234 235 236 237 238
	if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
	    (chan->chanmode == CHANNEL_G_HT40PLUS)) {
		centers->synth_center =
			chan->channel + HT40_CHANNEL_CENTER_SHIFT;
		extoff = 1;
	} else {
		centers->synth_center =
			chan->channel - HT40_CHANNEL_CENTER_SHIFT;
		extoff = -1;
	}
239

S
Sujith 已提交
240 241
	centers->ctl_center =
		centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
242
	/* 25 MHz spacing is supported by hw but not on upper layers */
S
Sujith 已提交
243
	centers->ext_center =
244
		centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
245 246
}

S
Sujith 已提交
247 248 249 250
/******************/
/* Chip Revisions */
/******************/

251
static void ath9k_hw_read_revisions(struct ath_hw *ah)
252
{
S
Sujith 已提交
253
	u32 val;
254

S
Sujith 已提交
255
	val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
256

S
Sujith 已提交
257 258
	if (val == 0xFF) {
		val = REG_READ(ah, AR_SREV);
259 260 261
		ah->hw_version.macVersion =
			(val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
		ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
262
		ah->is_pciexpress = (val & AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
S
Sujith 已提交
263 264
	} else {
		if (!AR_SREV_9100(ah))
265
			ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
266

267
		ah->hw_version.macRev = val & AR_SREV_REVISION;
268

269
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
270
			ah->is_pciexpress = true;
S
Sujith 已提交
271
	}
272 273
}

S
Sujith 已提交
274 275 276 277
/************************************/
/* HW Attach, Detach, Init Routines */
/************************************/

278
static void ath9k_hw_disablepcie(struct ath_hw *ah)
279
{
280
	if (AR_SREV_9100(ah))
S
Sujith 已提交
281
		return;
282

S
Sujith 已提交
283 284
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
285 286 287 288 289 290 291 292 293
	REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
	REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
294

S
Sujith 已提交
295
	REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
S
Sujith 已提交
296 297 298

	REGWRITE_BUFFER_FLUSH(ah);
	DISABLE_REGWRITE_BUFFER(ah);
299 300
}

301
/* This should work for all families including legacy */
302
static bool ath9k_hw_chip_test(struct ath_hw *ah)
303
{
304
	struct ath_common *common = ath9k_hw_common(ah);
305
	u32 regAddr[2] = { AR_STA_ID0 };
S
Sujith 已提交
306 307 308 309 310
	u32 regHold[2];
	u32 patternData[4] = { 0x55555555,
			       0xaaaaaaaa,
			       0x66666666,
			       0x99999999 };
311
	int i, j, loop_max;
312

313 314 315 316 317 318 319
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
		loop_max = 2;
		regAddr[1] = AR_PHY_BASE + (8 << 2);
	} else
		loop_max = 1;

	for (i = 0; i < loop_max; i++) {
S
Sujith 已提交
320 321
		u32 addr = regAddr[i];
		u32 wrData, rdData;
322

S
Sujith 已提交
323 324 325 326 327 328
		regHold[i] = REG_READ(ah, addr);
		for (j = 0; j < 0x100; j++) {
			wrData = (j << 16) | j;
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (rdData != wrData) {
329 330 331 332 333
				ath_print(common, ATH_DBG_FATAL,
					  "address test failed "
					  "addr: 0x%08x - wr:0x%08x != "
					  "rd:0x%08x\n",
					  addr, wrData, rdData);
S
Sujith 已提交
334 335 336 337 338 339 340 341
				return false;
			}
		}
		for (j = 0; j < 4; j++) {
			wrData = patternData[j];
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (wrData != rdData) {
342 343 344 345 346
				ath_print(common, ATH_DBG_FATAL,
					  "address test failed "
					  "addr: 0x%08x - wr:0x%08x != "
					  "rd:0x%08x\n",
					  addr, wrData, rdData);
S
Sujith 已提交
347 348
				return false;
			}
349
		}
S
Sujith 已提交
350
		REG_WRITE(ah, regAddr[i], regHold[i]);
351
	}
S
Sujith 已提交
352
	udelay(100);
353

354 355 356
	return true;
}

357
static void ath9k_hw_init_config(struct ath_hw *ah)
S
Sujith 已提交
358 359
{
	int i;
360

361 362 363 364 365 366 367 368 369 370 371 372 373
	ah->config.dma_beacon_response_time = 2;
	ah->config.sw_beacon_response_time = 10;
	ah->config.additional_swba_backoff = 0;
	ah->config.ack_6mb = 0x0;
	ah->config.cwm_ignore_extcca = 0;
	ah->config.pcie_powersave_enable = 0;
	ah->config.pcie_clock_req = 0;
	ah->config.pcie_waen = 0;
	ah->config.analog_shiftreg = 1;
	ah->config.ofdm_trig_low = 200;
	ah->config.ofdm_trig_high = 500;
	ah->config.cck_trig_high = 200;
	ah->config.cck_trig_low = 100;
374 375 376 377 378 379 380

	/*
	 * For now ANI is disabled for AR9003, it is still
	 * being tested.
	 */
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ah->config.enable_ani = 1;
381

S
Sujith 已提交
382
	for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
383 384
		ah->config.spurchans[i][0] = AR_NO_SPUR;
		ah->config.spurchans[i][1] = AR_NO_SPUR;
385 386
	}

387 388 389 390 391
	if (ah->hw_version.devid != AR2427_DEVID_PCIE)
		ah->config.ht_enable = 1;
	else
		ah->config.ht_enable = 0;

S
Sujith 已提交
392
	ah->config.rx_intr_mitigation = true;
393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410

	/*
	 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
	 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
	 * This means we use it for all AR5416 devices, and the few
	 * minor PCI AR9280 devices out there.
	 *
	 * Serialization is required because these devices do not handle
	 * well the case of two concurrent reads/writes due to the latency
	 * involved. During one read/write another read/write can be issued
	 * on another CPU while the previous read/write may still be working
	 * on our hardware, if we hit this case the hardware poops in a loop.
	 * We prevent this by serializing reads and writes.
	 *
	 * This issue is not present on PCI-Express devices or pre-AR5416
	 * devices (legacy, 802.11abg).
	 */
	if (num_possible_cpus() > 1)
411
		ah->config.serialize_regmode = SER_REG_MODE_AUTO;
412 413
}

414
static void ath9k_hw_init_defaults(struct ath_hw *ah)
415
{
416 417 418 419 420 421
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);

	regulatory->country_code = CTRY_DEFAULT;
	regulatory->power_limit = MAX_RATE_POWER;
	regulatory->tp_scale = ATH9K_TP_SCALE_MAX;

422 423
	ah->hw_version.magic = AR5416_MAGIC;
	ah->hw_version.subvendorid = 0;
424 425 426 427 428

	ah->ah_flags = 0;
	if (!AR_SREV_9100(ah))
		ah->ah_flags = AH_USE_EEPROM;

429 430 431 432 433 434
	ah->atim_window = 0;
	ah->sta_id1_defaults = AR_STA_ID1_CRPT_MIC_ENABLE;
	ah->beacon_interval = 100;
	ah->enable_32kHz_clock = DONT_USE_32KHZ;
	ah->slottime = (u32) -1;
	ah->globaltxtimeout = (u32) -1;
435
	ah->power_mode = ATH9K_PM_UNDEFINED;
436 437
}

438
static int ath9k_hw_init_macaddr(struct ath_hw *ah)
439
{
440
	struct ath_common *common = ath9k_hw_common(ah);
441 442 443
	u32 sum;
	int i;
	u16 eeval;
444
	u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW };
445 446 447

	sum = 0;
	for (i = 0; i < 3; i++) {
448
		eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]);
449
		sum += eeval;
450 451
		common->macaddr[2 * i] = eeval >> 8;
		common->macaddr[2 * i + 1] = eeval & 0xff;
452
	}
S
Sujith 已提交
453
	if (sum == 0 || sum == 0xffff * 3)
454 455 456 457 458
		return -EADDRNOTAVAIL;

	return 0;
}

459
static int ath9k_hw_post_init(struct ath_hw *ah)
460
{
S
Sujith 已提交
461
	int ecode;
462

S
Sujith 已提交
463 464 465 466
	if (!AR_SREV_9271(ah)) {
		if (!ath9k_hw_chip_test(ah))
			return -ENODEV;
	}
467

468 469 470 471 472
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
		ecode = ar9002_hw_rf_claim(ah);
		if (ecode != 0)
			return ecode;
	}
473

474
	ecode = ath9k_hw_eeprom_init(ah);
S
Sujith 已提交
475 476
	if (ecode != 0)
		return ecode;
477

478 479 480 481
	ath_print(ath9k_hw_common(ah), ATH_DBG_CONFIG,
		  "Eeprom VER: %d, REV: %d\n",
		  ah->eep_ops->get_eeprom_ver(ah),
		  ah->eep_ops->get_eeprom_rev(ah));
482

483 484 485 486 487 488
	ecode = ath9k_hw_rf_alloc_ext_banks(ah);
	if (ecode) {
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "Failed allocating banks for "
			  "external radio\n");
		return ecode;
489
	}
490

S
Sujith 已提交
491 492
	if (!AR_SREV_9100(ah)) {
		ath9k_hw_ani_setup(ah);
493
		ath9k_hw_ani_init(ah);
494 495 496 497 498
	}

	return 0;
}

499
static void ath9k_hw_attach_ops(struct ath_hw *ah)
500
{
501 502 503 504
	if (AR_SREV_9300_20_OR_LATER(ah))
		ar9003_hw_attach_ops(ah);
	else
		ar9002_hw_attach_ops(ah);
505 506
}

507 508
/* Called for all hardware families */
static int __ath9k_hw_init(struct ath_hw *ah)
509
{
510
	struct ath_common *common = ath9k_hw_common(ah);
511
	int r = 0;
512

513 514
	if (ah->hw_version.devid == AR5416_AR9100_DEVID)
		ah->hw_version.macVersion = AR_SREV_VERSION_9100;
515 516

	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
517 518
		ath_print(common, ATH_DBG_FATAL,
			  "Couldn't reset chip\n");
519
		return -EIO;
520 521
	}

522 523 524
	ath9k_hw_init_defaults(ah);
	ath9k_hw_init_config(ah);

525
	ath9k_hw_attach_ops(ah);
526

527
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
528
		ath_print(common, ATH_DBG_FATAL, "Couldn't wakeup chip\n");
529
		return -EIO;
530 531 532 533 534 535 536 537 538 539 540 541 542
	}

	if (ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
		    (AR_SREV_9280(ah) && !ah->is_pciexpress)) {
			ah->config.serialize_regmode =
				SER_REG_MODE_ON;
		} else {
			ah->config.serialize_regmode =
				SER_REG_MODE_OFF;
		}
	}

543
	ath_print(common, ATH_DBG_RESET, "serialize_regmode is %d\n",
544 545
		ah->config.serialize_regmode);

546 547 548 549 550
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
	else
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;

551
	if (!ath9k_hw_macversion_supported(ah)) {
552 553 554 555
		ath_print(common, ATH_DBG_FATAL,
			  "Mac Chip Rev 0x%02x.%x is not supported by "
			  "this driver\n", ah->hw_version.macVersion,
			  ah->hw_version.macRev);
556
		return -EOPNOTSUPP;
557 558
	}

559
	if (AR_SREV_9271(ah) || AR_SREV_9100(ah))
560 561
		ah->is_pciexpress = false;

562 563 564 565
	ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
	ath9k_hw_init_cal_settings(ah);

	ah->ani_function = ATH9K_ANI_ALL;
566
	if (AR_SREV_9280_10_OR_LATER(ah) && !AR_SREV_9300_20_OR_LATER(ah))
567 568 569 570
		ah->ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;

	ath9k_hw_init_mode_regs(ah);

571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590
	/*
	 * Configire PCIE after Ini init. SERDES values now come from ini file
	 * This enables PCIe low power mode.
	 */
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		u32 regval;
		unsigned int i;

		/* Set Bits 16 and 17 in the AR_WA register. */
		regval = REG_READ(ah, AR_WA);
		regval |= 0x00030000;
		REG_WRITE(ah, AR_WA, regval);

		for (i = 0; i < ah->iniPcieSerdesLowPower.ia_rows; i++) {
			REG_WRITE(ah,
				  INI_RA(&ah->iniPcieSerdesLowPower, i, 0),
				  INI_RA(&ah->iniPcieSerdesLowPower, i, 1));
		}
	}

591
	if (ah->is_pciexpress)
V
Vivek Natarajan 已提交
592
		ath9k_hw_configpcipowersave(ah, 0, 0);
593 594 595
	else
		ath9k_hw_disablepcie(ah);

596 597
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ar9002_hw_cck_chan14_spread(ah);
S
Sujith 已提交
598

599
	r = ath9k_hw_post_init(ah);
600
	if (r)
601
		return r;
602 603

	ath9k_hw_init_mode_gain_regs(ah);
604 605 606 607
	r = ath9k_hw_fill_cap_info(ah);
	if (r)
		return r;

608 609
	r = ath9k_hw_init_macaddr(ah);
	if (r) {
610 611
		ath_print(common, ATH_DBG_FATAL,
			  "Failed to initialize MAC address\n");
612
		return r;
613 614
	}

615
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
616
		ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
S
Sujith 已提交
617
	else
618
		ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
619

620 621 622
	if (AR_SREV_9300_20_OR_LATER(ah))
		ar9003_hw_set_nf_limits(ah);

S
Sujith 已提交
623
	ath9k_init_nfcal_hist_buffer(ah);
624
	ah->bb_watchdog_timeout_ms = 25;
625

626 627
	common->state = ATH_HW_INITIALIZED;

628
	return 0;
629 630
}

631
int ath9k_hw_init(struct ath_hw *ah)
632
{
633 634
	int ret;
	struct ath_common *common = ath9k_hw_common(ah);
635

636 637 638 639 640 641 642 643 644
	/* These are all the AR5008/AR9001/AR9002 hardware family of chipsets */
	switch (ah->hw_version.devid) {
	case AR5416_DEVID_PCI:
	case AR5416_DEVID_PCIE:
	case AR5416_AR9100_DEVID:
	case AR9160_DEVID_PCI:
	case AR9280_DEVID_PCI:
	case AR9280_DEVID_PCIE:
	case AR9285_DEVID_PCIE:
645 646
	case AR9287_DEVID_PCI:
	case AR9287_DEVID_PCIE:
647
	case AR2427_DEVID_PCIE:
648
	case AR9300_DEVID_PCIE:
649 650 651 652 653 654 655 656 657
		break;
	default:
		if (common->bus_ops->ath_bus_type == ATH_USB)
			break;
		ath_print(common, ATH_DBG_FATAL,
			  "Hardware device ID 0x%04x not supported\n",
			  ah->hw_version.devid);
		return -EOPNOTSUPP;
	}
658

659 660 661 662 663 664 665
	ret = __ath9k_hw_init(ah);
	if (ret) {
		ath_print(common, ATH_DBG_FATAL,
			  "Unable to initialize hardware; "
			  "initialization status: %d\n", ret);
		return ret;
	}
666

667
	return 0;
668
}
669
EXPORT_SYMBOL(ath9k_hw_init);
670

671
static void ath9k_hw_init_qos(struct ath_hw *ah)
672
{
S
Sujith 已提交
673 674
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
675 676
	REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
	REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
677

S
Sujith 已提交
678 679 680 681 682 683 684 685 686 687
	REG_WRITE(ah, AR_QOS_NO_ACK,
		  SM(2, AR_QOS_NO_ACK_TWO_BIT) |
		  SM(5, AR_QOS_NO_ACK_BIT_OFF) |
		  SM(0, AR_QOS_NO_ACK_BYTE_OFF));

	REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
	REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
S
Sujith 已提交
688 689 690

	REGWRITE_BUFFER_FLUSH(ah);
	DISABLE_REGWRITE_BUFFER(ah);
691 692
}

693
static void ath9k_hw_init_pll(struct ath_hw *ah,
S
Sujith 已提交
694
			      struct ath9k_channel *chan)
695
{
696
	u32 pll = ath9k_hw_compute_pll_control(ah, chan);
697

698
	REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
699

700 701
	/* Switch the core clock for ar9271 to 117Mhz */
	if (AR_SREV_9271(ah)) {
702 703
		udelay(500);
		REG_WRITE(ah, 0x50040, 0x304);
704 705
	}

S
Sujith 已提交
706 707 708
	udelay(RTC_PLL_SETTLE_DELAY);

	REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
709 710
}

711
static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
712
					  enum nl80211_iftype opmode)
713
{
714
	u32 imr_reg = AR_IMR_TXERR |
S
Sujith 已提交
715 716 717 718
		AR_IMR_TXURN |
		AR_IMR_RXERR |
		AR_IMR_RXORN |
		AR_IMR_BCNMISC;
719

720 721 722 723 724 725
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		imr_reg |= AR_IMR_RXOK_HP;
		if (ah->config.rx_intr_mitigation)
			imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
		else
			imr_reg |= AR_IMR_RXOK_LP;
726

727 728 729 730 731 732
	} else {
		if (ah->config.rx_intr_mitigation)
			imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
		else
			imr_reg |= AR_IMR_RXOK;
	}
733

734 735 736 737
	if (ah->config.tx_intr_mitigation)
		imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR;
	else
		imr_reg |= AR_IMR_TXOK;
738

739
	if (opmode == NL80211_IFTYPE_AP)
740
		imr_reg |= AR_IMR_MIB;
741

S
Sujith 已提交
742 743
	ENABLE_REGWRITE_BUFFER(ah);

744
	REG_WRITE(ah, AR_IMR, imr_reg);
745 746
	ah->imrs2_reg |= AR_IMR_S2_GTT;
	REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
747

S
Sujith 已提交
748 749 750 751 752
	if (!AR_SREV_9100(ah)) {
		REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
		REG_WRITE(ah, AR_INTR_SYNC_ENABLE, AR_INTR_SYNC_DEFAULT);
		REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
	}
753

S
Sujith 已提交
754 755 756
	REGWRITE_BUFFER_FLUSH(ah);
	DISABLE_REGWRITE_BUFFER(ah);

757 758 759 760 761 762
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0);
		REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0);
		REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0);
		REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0);
	}
763 764
}

765
static void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
766
{
767 768 769
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) 0xFFFF);
	REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
770 771
}

772
static void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
773
{
774 775 776 777 778 779 780 781 782 783
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
}

static void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
{
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
784
}
S
Sujith 已提交
785

786
static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
787 788
{
	if (tu > 0xFFFF) {
789 790
		ath_print(ath9k_hw_common(ah), ATH_DBG_XMIT,
			  "bad global tx timeout %u\n", tu);
791
		ah->globaltxtimeout = (u32) -1;
792 793 794
		return false;
	} else {
		REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
795
		ah->globaltxtimeout = tu;
796 797 798 799
		return true;
	}
}

800
void ath9k_hw_init_global_settings(struct ath_hw *ah)
801
{
802 803
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
	int acktimeout;
804
	int slottime;
805 806
	int sifstime;

807 808
	ath_print(ath9k_hw_common(ah), ATH_DBG_RESET, "ah->misc_mode 0x%x\n",
		  ah->misc_mode);
809

810
	if (ah->misc_mode != 0)
S
Sujith 已提交
811
		REG_WRITE(ah, AR_PCU_MISC,
812
			  REG_READ(ah, AR_PCU_MISC) | ah->misc_mode);
813 814 815 816 817 818

	if (conf->channel && conf->channel->band == IEEE80211_BAND_5GHZ)
		sifstime = 16;
	else
		sifstime = 10;

819 820 821
	/* As defined by IEEE 802.11-2007 17.3.8.6 */
	slottime = ah->slottime + 3 * ah->coverage_class;
	acktimeout = slottime + sifstime;
822 823 824 825 826 827 828 829 830 831 832

	/*
	 * Workaround for early ACK timeouts, add an offset to match the
	 * initval's 64us ack timeout value.
	 * This was initially only meant to work around an issue with delayed
	 * BA frames in some implementations, but it has been found to fix ACK
	 * timeout issues in other cases as well.
	 */
	if (conf->channel && conf->channel->band == IEEE80211_BAND_2GHZ)
		acktimeout += 64 - sifstime - ah->slottime;

833
	ath9k_hw_setslottime(ah, slottime);
834 835
	ath9k_hw_set_ack_timeout(ah, acktimeout);
	ath9k_hw_set_cts_timeout(ah, acktimeout);
836 837
	if (ah->globaltxtimeout != (u32) -1)
		ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
S
Sujith 已提交
838
}
839
EXPORT_SYMBOL(ath9k_hw_init_global_settings);
S
Sujith 已提交
840

S
Sujith 已提交
841
void ath9k_hw_deinit(struct ath_hw *ah)
S
Sujith 已提交
842
{
843 844
	struct ath_common *common = ath9k_hw_common(ah);

S
Sujith 已提交
845
	if (common->state < ATH_HW_INITIALIZED)
846 847
		goto free_hw;

848
	ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
849 850

free_hw:
851
	ath9k_hw_rf_free_ext_banks(ah);
S
Sujith 已提交
852
}
S
Sujith 已提交
853
EXPORT_SYMBOL(ath9k_hw_deinit);
S
Sujith 已提交
854 855 856 857 858

/*******/
/* INI */
/*******/

859
u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
860 861 862 863 864 865 866 867 868 869 870 871 872
{
	u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);

	if (IS_CHAN_B(chan))
		ctl |= CTL_11B;
	else if (IS_CHAN_G(chan))
		ctl |= CTL_11G;
	else
		ctl |= CTL_11A;

	return ctl;
}

S
Sujith 已提交
873 874 875 876
/****************************************/
/* Reset and Channel Switching Routines */
/****************************************/

877
static inline void ath9k_hw_set_dma(struct ath_hw *ah)
S
Sujith 已提交
878
{
879
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
880 881
	u32 regval;

S
Sujith 已提交
882 883
	ENABLE_REGWRITE_BUFFER(ah);

884 885 886
	/*
	 * set AHB_MODE not to do cacheline prefetches
	*/
887 888 889 890
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
		regval = REG_READ(ah, AR_AHB_MODE);
		REG_WRITE(ah, AR_AHB_MODE, regval | AR_AHB_PREFETCH_RD_EN);
	}
S
Sujith 已提交
891

892 893 894
	/*
	 * let mac dma reads be in 128 byte chunks
	 */
S
Sujith 已提交
895 896 897
	regval = REG_READ(ah, AR_TXCFG) & ~AR_TXCFG_DMASZ_MASK;
	REG_WRITE(ah, AR_TXCFG, regval | AR_TXCFG_DMASZ_128B);

S
Sujith 已提交
898 899 900
	REGWRITE_BUFFER_FLUSH(ah);
	DISABLE_REGWRITE_BUFFER(ah);

901 902 903 904 905
	/*
	 * Restore TX Trigger Level to its pre-reset value.
	 * The initial value depends on whether aggregation is enabled, and is
	 * adjusted whenever underruns are detected.
	 */
906 907
	if (!AR_SREV_9300_20_OR_LATER(ah))
		REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
S
Sujith 已提交
908

S
Sujith 已提交
909
	ENABLE_REGWRITE_BUFFER(ah);
S
Sujith 已提交
910

911 912 913
	/*
	 * let mac dma writes be in 128 byte chunks
	 */
S
Sujith 已提交
914 915 916
	regval = REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_DMASZ_MASK;
	REG_WRITE(ah, AR_RXCFG, regval | AR_RXCFG_DMASZ_128B);

917 918 919
	/*
	 * Setup receive FIFO threshold to hold off TX activities
	 */
S
Sujith 已提交
920 921
	REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);

922 923 924 925 926 927 928 929
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1);
		REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1);

		ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
			ah->caps.rx_status_len);
	}

930 931 932 933
	/*
	 * reduce the number of usable entries in PCU TXBUF to avoid
	 * wrap around issues.
	 */
S
Sujith 已提交
934
	if (AR_SREV_9285(ah)) {
935 936 937 938
		/* For AR9285 the number of Fifos are reduced to half.
		 * So set the usable tx buf size also to half to
		 * avoid data/delimiter underruns
		 */
S
Sujith 已提交
939 940
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
941
	} else if (!AR_SREV_9271(ah)) {
S
Sujith 已提交
942 943 944
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_PCU_TXBUF_CTRL_USABLE_SIZE);
	}
945

S
Sujith 已提交
946 947 948
	REGWRITE_BUFFER_FLUSH(ah);
	DISABLE_REGWRITE_BUFFER(ah);

949 950
	if (AR_SREV_9300_20_OR_LATER(ah))
		ath9k_hw_reset_txstatus_ring(ah);
S
Sujith 已提交
951 952
}

953
static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
S
Sujith 已提交
954 955 956 957 958 959
{
	u32 val;

	val = REG_READ(ah, AR_STA_ID1);
	val &= ~(AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC);
	switch (opmode) {
960
	case NL80211_IFTYPE_AP:
S
Sujith 已提交
961 962 963
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_STA_AP
			  | AR_STA_ID1_KSRCH_MODE);
		REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
964
		break;
965
	case NL80211_IFTYPE_ADHOC:
966
	case NL80211_IFTYPE_MESH_POINT:
S
Sujith 已提交
967 968 969
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_ADHOC
			  | AR_STA_ID1_KSRCH_MODE);
		REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
970
		break;
971 972
	case NL80211_IFTYPE_STATION:
	case NL80211_IFTYPE_MONITOR:
S
Sujith 已提交
973
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_KSRCH_MODE);
974
		break;
S
Sujith 已提交
975 976 977
	}
}

978 979
void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
				   u32 *coef_mantissa, u32 *coef_exponent)
S
Sujith 已提交
980 981 982 983 984 985 986 987 988 989 990 991 992 993 994
{
	u32 coef_exp, coef_man;

	for (coef_exp = 31; coef_exp > 0; coef_exp--)
		if ((coef_scaled >> coef_exp) & 0x1)
			break;

	coef_exp = 14 - (coef_exp - COEF_SCALE_S);

	coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));

	*coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
	*coef_exponent = coef_exp - 16;
}

995
static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
S
Sujith 已提交
996 997 998 999
{
	u32 rst_flags;
	u32 tmpReg;

1000 1001 1002 1003 1004 1005 1006 1007
	if (AR_SREV_9100(ah)) {
		u32 val = REG_READ(ah, AR_RTC_DERIVED_CLK);
		val &= ~AR_RTC_DERIVED_CLK_PERIOD;
		val |= SM(1, AR_RTC_DERIVED_CLK_PERIOD);
		REG_WRITE(ah, AR_RTC_DERIVED_CLK, val);
		(void)REG_READ(ah, AR_RTC_DERIVED_CLK);
	}

S
Sujith 已提交
1008 1009
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

	if (AR_SREV_9100(ah)) {
		rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
			AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
	} else {
		tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
		if (tmpReg &
		    (AR_INTR_SYNC_LOCAL_TIMEOUT |
		     AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
1021
			u32 val;
S
Sujith 已提交
1022
			REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
1023 1024 1025 1026 1027 1028 1029

			val = AR_RC_HOSTIF;
			if (!AR_SREV_9300_20_OR_LATER(ah))
				val |= AR_RC_AHB;
			REG_WRITE(ah, AR_RC, val);

		} else if (!AR_SREV_9300_20_OR_LATER(ah))
S
Sujith 已提交
1030 1031 1032 1033 1034 1035 1036
			REG_WRITE(ah, AR_RC, AR_RC_AHB);

		rst_flags = AR_RTC_RC_MAC_WARM;
		if (type == ATH9K_RESET_COLD)
			rst_flags |= AR_RTC_RC_MAC_COLD;
	}

1037
	REG_WRITE(ah, AR_RTC_RC, rst_flags);
S
Sujith 已提交
1038 1039 1040 1041

	REGWRITE_BUFFER_FLUSH(ah);
	DISABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
1042 1043
	udelay(50);

1044
	REG_WRITE(ah, AR_RTC_RC, 0);
S
Sujith 已提交
1045
	if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
1046 1047
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "RTC stuck in MAC reset\n");
S
Sujith 已提交
1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059
		return false;
	}

	if (!AR_SREV_9100(ah))
		REG_WRITE(ah, AR_RC, 0);

	if (AR_SREV_9100(ah))
		udelay(50);

	return true;
}

1060
static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
S
Sujith 已提交
1061
{
S
Sujith 已提交
1062 1063
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
1064 1065 1066
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

1067
	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
1068 1069
		REG_WRITE(ah, AR_RC, AR_RC_AHB);

1070
	REG_WRITE(ah, AR_RTC_RESET, 0);
1071

S
Sujith 已提交
1072 1073 1074
	REGWRITE_BUFFER_FLUSH(ah);
	DISABLE_REGWRITE_BUFFER(ah);

1075 1076 1077 1078
	if (!AR_SREV_9300_20_OR_LATER(ah))
		udelay(2);

	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
1079 1080
		REG_WRITE(ah, AR_RC, 0);

1081
	REG_WRITE(ah, AR_RTC_RESET, 1);
S
Sujith 已提交
1082 1083 1084 1085

	if (!ath9k_hw_wait(ah,
			   AR_RTC_STATUS,
			   AR_RTC_STATUS_M,
S
Sujith 已提交
1086 1087
			   AR_RTC_STATUS_ON,
			   AH_WAIT_TIMEOUT)) {
1088 1089
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "RTC not waking up\n");
S
Sujith 已提交
1090
		return false;
1091 1092
	}

S
Sujith 已提交
1093 1094 1095 1096 1097
	ath9k_hw_read_revisions(ah);

	return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
}

1098
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
S
Sujith 已提交
1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111
{
	REG_WRITE(ah, AR_RTC_FORCE_WAKE,
		  AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);

	switch (type) {
	case ATH9K_RESET_POWER_ON:
		return ath9k_hw_set_reset_power_on(ah);
	case ATH9K_RESET_WARM:
	case ATH9K_RESET_COLD:
		return ath9k_hw_set_reset(ah, type);
	default:
		return false;
	}
1112 1113
}

1114
static bool ath9k_hw_chip_reset(struct ath_hw *ah,
S
Sujith 已提交
1115
				struct ath9k_channel *chan)
1116
{
1117
	if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)) {
1118 1119 1120
		if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON))
			return false;
	} else if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
S
Sujith 已提交
1121
		return false;
1122

1123
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
1124
		return false;
1125

1126
	ah->chip_fullsleep = false;
S
Sujith 已提交
1127 1128
	ath9k_hw_init_pll(ah, chan);
	ath9k_hw_set_rfmode(ah, chan);
1129

S
Sujith 已提交
1130
	return true;
1131 1132
}

1133
static bool ath9k_hw_channel_change(struct ath_hw *ah,
L
Luis R. Rodriguez 已提交
1134
				    struct ath9k_channel *chan)
1135
{
1136
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
1137
	struct ath_common *common = ath9k_hw_common(ah);
1138
	struct ieee80211_channel *channel = chan->chan;
1139
	u32 qnum;
1140
	int r;
1141 1142 1143

	for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
		if (ath9k_hw_numtxpending(ah, qnum)) {
1144 1145 1146
			ath_print(common, ATH_DBG_QUEUE,
				  "Transmit frames pending on "
				  "queue %d\n", qnum);
1147 1148 1149 1150
			return false;
		}
	}

1151
	if (!ath9k_hw_rfbus_req(ah)) {
1152 1153
		ath_print(common, ATH_DBG_FATAL,
			  "Could not kill baseband RX\n");
1154 1155 1156
		return false;
	}

1157
	ath9k_hw_set_channel_regs(ah, chan);
1158

1159
	r = ath9k_hw_rf_set_freq(ah, chan);
1160 1161 1162 1163
	if (r) {
		ath_print(common, ATH_DBG_FATAL,
			  "Failed to set channel\n");
		return false;
1164 1165
	}

1166
	ah->eep_ops->set_txpower(ah, chan,
1167
			     ath9k_regd_get_ctl(regulatory, chan),
S
Sujith 已提交
1168 1169 1170
			     channel->max_antenna_gain * 2,
			     channel->max_power * 2,
			     min((u32) MAX_RATE_POWER,
1171
			     (u32) regulatory->power_limit));
1172

1173
	ath9k_hw_rfbus_done(ah);
1174

S
Sujith 已提交
1175 1176 1177
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

1178
	ath9k_hw_spur_mitigate_freq(ah, chan);
S
Sujith 已提交
1179 1180 1181 1182 1183 1184 1185

	if (!chan->oneTimeCalsDone)
		chan->oneTimeCalsDone = true;

	return true;
}

1186
bool ath9k_hw_check_alive(struct ath_hw *ah)
J
Johannes Berg 已提交
1187
{
1188 1189 1190 1191 1192 1193 1194 1195
	int count = 50;
	u32 reg;

	if (AR_SREV_9285_10_OR_LATER(ah))
		return true;

	do {
		reg = REG_READ(ah, AR_OBS_BUS_1);
J
Johannes Berg 已提交
1196

1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208
		if ((reg & 0x7E7FFFEF) == 0x00702400)
			continue;

		switch (reg & 0x7E000B00) {
		case 0x1E000000:
		case 0x52000B00:
		case 0x18000B00:
			continue;
		default:
			return true;
		}
	} while (count-- > 0);
J
Johannes Berg 已提交
1209

1210
	return false;
J
Johannes Berg 已提交
1211
}
1212
EXPORT_SYMBOL(ath9k_hw_check_alive);
J
Johannes Berg 已提交
1213

1214
int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
1215
		    bool bChannelChange)
1216
{
1217
	struct ath_common *common = ath9k_hw_common(ah);
1218
	u32 saveLedState;
1219
	struct ath9k_channel *curchan = ah->curchan;
1220 1221
	u32 saveDefAntenna;
	u32 macStaId1;
S
Sujith 已提交
1222
	u64 tsf = 0;
1223
	int i, r;
1224

1225 1226
	ah->txchainmask = common->tx_chainmask;
	ah->rxchainmask = common->rx_chainmask;
1227

1228 1229 1230 1231 1232 1233 1234
	if (!ah->chip_fullsleep) {
		ath9k_hw_abortpcurecv(ah);
		if (!ath9k_hw_stopdmarecv(ah))
			ath_print(common, ATH_DBG_XMIT,
				"Failed to stop receive dma\n");
	}

1235
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
1236
		return -EIO;
1237

1238
	if (curchan && !ah->chip_fullsleep)
1239 1240 1241
		ath9k_hw_getnf(ah, curchan);

	if (bChannelChange &&
1242 1243 1244
	    (ah->chip_fullsleep != true) &&
	    (ah->curchan != NULL) &&
	    (chan->channel != ah->curchan->channel) &&
1245
	    ((chan->channelFlags & CHANNEL_ALL) ==
1246
	     (ah->curchan->channelFlags & CHANNEL_ALL)) &&
1247
	    !AR_SREV_9280(ah)) {
1248

L
Luis R. Rodriguez 已提交
1249
		if (ath9k_hw_channel_change(ah, chan)) {
1250
			ath9k_hw_loadnf(ah, ah->curchan);
1251
			ath9k_hw_start_nfcal(ah);
1252
			return 0;
1253 1254 1255 1256 1257 1258 1259 1260 1261
		}
	}

	saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
	if (saveDefAntenna == 0)
		saveDefAntenna = 1;

	macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;

S
Sujith 已提交
1262 1263 1264 1265
	/* For chips on which RTC reset is done, save TSF before it gets cleared */
	if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
		tsf = ath9k_hw_gettsf64(ah);

1266 1267 1268 1269 1270 1271
	saveLedState = REG_READ(ah, AR_CFG_LED) &
		(AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
		 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);

	ath9k_hw_mark_phy_inactive(ah);

1272
	/* Only required on the first reset */
1273 1274 1275 1276 1277 1278 1279
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_RADIO_RF_RST);
		udelay(50);
	}

1280
	if (!ath9k_hw_chip_reset(ah, chan)) {
1281
		ath_print(common, ATH_DBG_FATAL, "Chip reset failed\n");
1282
		return -EINVAL;
1283 1284
	}

1285
	/* Only required on the first reset */
1286 1287 1288 1289 1290 1291 1292 1293
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		ah->htc_reset_init = false;
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_GATE_MAC_CTL);
		udelay(50);
	}

S
Sujith 已提交
1294 1295 1296 1297
	/* Restore TSF */
	if (tsf && AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
		ath9k_hw_settsf64(ah, tsf);

1298 1299
	if (AR_SREV_9280_10_OR_LATER(ah))
		REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
1300

S
Sujith 已提交
1301 1302 1303
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ar9002_hw_enable_async_fifo(ah);

L
Luis R. Rodriguez 已提交
1304
	r = ath9k_hw_process_ini(ah, chan);
1305 1306
	if (r)
		return r;
1307

1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324
	/* Setup MFP options for CCMP */
	if (AR_SREV_9280_20_OR_LATER(ah)) {
		/* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
		 * frames when constructing CCMP AAD. */
		REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
			      0xc7ff);
		ah->sw_mgmt_crypto = false;
	} else if (AR_SREV_9160_10_OR_LATER(ah)) {
		/* Disable hardware crypto for management frames */
		REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
		ah->sw_mgmt_crypto = true;
	} else
		ah->sw_mgmt_crypto = true;

1325 1326 1327
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

1328
	ath9k_hw_spur_mitigate_freq(ah, chan);
1329
	ah->eep_ops->set_board_values(ah, chan);
1330

1331 1332
	ath9k_hw_set_operating_mode(ah, ah->opmode);

S
Sujith 已提交
1333 1334
	ENABLE_REGWRITE_BUFFER(ah);

1335 1336
	REG_WRITE(ah, AR_STA_ID0, get_unaligned_le32(common->macaddr));
	REG_WRITE(ah, AR_STA_ID1, get_unaligned_le16(common->macaddr + 4)
1337 1338
		  | macStaId1
		  | AR_STA_ID1_RTS_USE_DEF
1339
		  | (ah->config.
1340
		     ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
1341
		  | ah->sta_id1_defaults);
1342
	ath_hw_setbssidmask(common);
1343
	REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
1344
	ath9k_hw_write_associd(ah);
1345 1346 1347
	REG_WRITE(ah, AR_ISR, ~0);
	REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);

S
Sujith 已提交
1348 1349 1350
	REGWRITE_BUFFER_FLUSH(ah);
	DISABLE_REGWRITE_BUFFER(ah);

1351
	r = ath9k_hw_rf_set_freq(ah, chan);
1352 1353
	if (r)
		return r;
1354

S
Sujith 已提交
1355 1356
	ENABLE_REGWRITE_BUFFER(ah);

1357 1358 1359
	for (i = 0; i < AR_NUM_DCU; i++)
		REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);

S
Sujith 已提交
1360 1361 1362
	REGWRITE_BUFFER_FLUSH(ah);
	DISABLE_REGWRITE_BUFFER(ah);

1363 1364
	ah->intr_txqs = 0;
	for (i = 0; i < ah->caps.total_queues; i++)
1365 1366
		ath9k_hw_resettxqueue(ah, i);

1367
	ath9k_hw_init_interrupt_masks(ah, ah->opmode);
1368 1369
	ath9k_hw_init_qos(ah);

1370
	if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
1371
		ath9k_enable_rfkill(ah);
J
Johannes Berg 已提交
1372

1373
	ath9k_hw_init_global_settings(ah);
1374

1375
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
S
Sujith 已提交
1376
		ar9002_hw_update_async_fifo(ah);
1377
		ar9002_hw_enable_wep_aggregation(ah);
1378 1379
	}

1380 1381 1382 1383 1384 1385 1386
	REG_WRITE(ah, AR_STA_ID1,
		  REG_READ(ah, AR_STA_ID1) | AR_STA_ID1_PRESERVE_SEQNUM);

	ath9k_hw_set_dma(ah);

	REG_WRITE(ah, AR_OBS, 8);

S
Sujith 已提交
1387
	if (ah->config.rx_intr_mitigation) {
1388 1389 1390 1391
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
	}

1392 1393 1394 1395 1396
	if (ah->config.tx_intr_mitigation) {
		REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300);
		REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750);
	}

1397 1398
	ath9k_hw_init_bb(ah, chan);

1399
	if (!ath9k_hw_init_cal(ah, chan))
1400
		return -EIO;
1401

S
Sujith 已提交
1402
	ENABLE_REGWRITE_BUFFER(ah);
1403

1404
	ath9k_hw_restore_chainmask(ah);
1405 1406
	REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);

S
Sujith 已提交
1407 1408 1409
	REGWRITE_BUFFER_FLUSH(ah);
	DISABLE_REGWRITE_BUFFER(ah);

1410 1411 1412
	/*
	 * For big endian systems turn on swapping for descriptors
	 */
1413 1414 1415 1416
	if (AR_SREV_9100(ah)) {
		u32 mask;
		mask = REG_READ(ah, AR_CFG);
		if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
1417
			ath_print(common, ATH_DBG_RESET,
S
Sujith 已提交
1418
				"CFG Byte Swap Set 0x%x\n", mask);
1419 1420 1421 1422
		} else {
			mask =
				INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
			REG_WRITE(ah, AR_CFG, mask);
1423
			ath_print(common, ATH_DBG_RESET,
S
Sujith 已提交
1424
				"Setting CFG 0x%x\n", REG_READ(ah, AR_CFG));
1425 1426
		}
	} else {
1427 1428 1429
		/* Configure AR9271 target WLAN */
                if (AR_SREV_9271(ah))
			REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
1430
#ifdef __BIG_ENDIAN
1431 1432
                else
			REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1433 1434 1435
#endif
	}

1436
	if (ah->btcoex_hw.enabled)
1437 1438
		ath9k_hw_btcoex_enable(ah);

1439 1440 1441
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		ath9k_hw_loadnf(ah, curchan);
		ath9k_hw_start_nfcal(ah);
1442
		ar9003_hw_bb_watchdog_config(ah);
1443 1444
	}

1445
	return 0;
1446
}
1447
EXPORT_SYMBOL(ath9k_hw_reset);
1448

S
Sujith 已提交
1449 1450 1451
/************************/
/* Key Cache Management */
/************************/
1452

1453
bool ath9k_hw_keyreset(struct ath_hw *ah, u16 entry)
1454
{
S
Sujith 已提交
1455
	u32 keyType;
1456

1457
	if (entry >= ah->caps.keycache_size) {
1458 1459
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "keychache entry %u out of range\n", entry);
1460 1461 1462
		return false;
	}

S
Sujith 已提交
1463
	keyType = REG_READ(ah, AR_KEYTABLE_TYPE(entry));
1464

S
Sujith 已提交
1465 1466 1467 1468 1469 1470 1471 1472
	REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), AR_KEYTABLE_TYPE_CLR);
	REG_WRITE(ah, AR_KEYTABLE_MAC0(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_MAC1(entry), 0);
1473

S
Sujith 已提交
1474 1475
	if (keyType == AR_KEYTABLE_TYPE_TKIP && ATH9K_IS_MIC_ENABLED(ah)) {
		u16 micentry = entry + 64;
1476

S
Sujith 已提交
1477 1478 1479 1480
		REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), 0);
1481 1482 1483 1484 1485

	}

	return true;
}
1486
EXPORT_SYMBOL(ath9k_hw_keyreset);
1487

1488
bool ath9k_hw_keysetmac(struct ath_hw *ah, u16 entry, const u8 *mac)
1489
{
S
Sujith 已提交
1490
	u32 macHi, macLo;
1491
	u32 unicast_flag = AR_KEYTABLE_VALID;
1492

1493
	if (entry >= ah->caps.keycache_size) {
1494 1495
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "keychache entry %u out of range\n", entry);
S
Sujith 已提交
1496
		return false;
1497 1498
	}

S
Sujith 已提交
1499
	if (mac != NULL) {
1500 1501 1502 1503 1504 1505 1506 1507 1508 1509
		/*
		 * AR_KEYTABLE_VALID indicates that the address is a unicast
		 * address, which must match the transmitter address for
		 * decrypting frames.
		 * Not setting this bit allows the hardware to use the key
		 * for multicast frame decryption.
		 */
		if (mac[0] & 0x01)
			unicast_flag = 0;

S
Sujith 已提交
1510 1511 1512 1513 1514 1515 1516 1517
		macHi = (mac[5] << 8) | mac[4];
		macLo = (mac[3] << 24) |
			(mac[2] << 16) |
			(mac[1] << 8) |
			mac[0];
		macLo >>= 1;
		macLo |= (macHi & 1) << 31;
		macHi >>= 1;
1518
	} else {
S
Sujith 已提交
1519
		macLo = macHi = 0;
1520
	}
S
Sujith 已提交
1521
	REG_WRITE(ah, AR_KEYTABLE_MAC0(entry), macLo);
1522
	REG_WRITE(ah, AR_KEYTABLE_MAC1(entry), macHi | unicast_flag);
1523

S
Sujith 已提交
1524
	return true;
1525
}
1526
EXPORT_SYMBOL(ath9k_hw_keysetmac);
1527

1528
bool ath9k_hw_set_keycache_entry(struct ath_hw *ah, u16 entry,
S
Sujith 已提交
1529
				 const struct ath9k_keyval *k,
J
Jouni Malinen 已提交
1530
				 const u8 *mac)
1531
{
1532
	const struct ath9k_hw_capabilities *pCap = &ah->caps;
1533
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
1534 1535
	u32 key0, key1, key2, key3, key4;
	u32 keyType;
1536

S
Sujith 已提交
1537
	if (entry >= pCap->keycache_size) {
1538 1539
		ath_print(common, ATH_DBG_FATAL,
			  "keycache entry %u out of range\n", entry);
S
Sujith 已提交
1540
		return false;
1541 1542
	}

S
Sujith 已提交
1543 1544 1545 1546 1547 1548
	switch (k->kv_type) {
	case ATH9K_CIPHER_AES_OCB:
		keyType = AR_KEYTABLE_TYPE_AES;
		break;
	case ATH9K_CIPHER_AES_CCM:
		if (!(pCap->hw_caps & ATH9K_HW_CAP_CIPHER_AESCCM)) {
1549 1550 1551
			ath_print(common, ATH_DBG_ANY,
				  "AES-CCM not supported by mac rev 0x%x\n",
				  ah->hw_version.macRev);
S
Sujith 已提交
1552 1553 1554 1555 1556 1557 1558 1559
			return false;
		}
		keyType = AR_KEYTABLE_TYPE_CCM;
		break;
	case ATH9K_CIPHER_TKIP:
		keyType = AR_KEYTABLE_TYPE_TKIP;
		if (ATH9K_IS_MIC_ENABLED(ah)
		    && entry + 64 >= pCap->keycache_size) {
1560 1561
			ath_print(common, ATH_DBG_ANY,
				  "entry %u inappropriate for TKIP\n", entry);
S
Sujith 已提交
1562 1563 1564 1565
			return false;
		}
		break;
	case ATH9K_CIPHER_WEP:
1566
		if (k->kv_len < WLAN_KEY_LEN_WEP40) {
1567 1568
			ath_print(common, ATH_DBG_ANY,
				  "WEP key length %u too small\n", k->kv_len);
S
Sujith 已提交
1569 1570
			return false;
		}
1571
		if (k->kv_len <= WLAN_KEY_LEN_WEP40)
S
Sujith 已提交
1572
			keyType = AR_KEYTABLE_TYPE_40;
1573
		else if (k->kv_len <= WLAN_KEY_LEN_WEP104)
S
Sujith 已提交
1574 1575 1576 1577 1578 1579 1580 1581
			keyType = AR_KEYTABLE_TYPE_104;
		else
			keyType = AR_KEYTABLE_TYPE_128;
		break;
	case ATH9K_CIPHER_CLR:
		keyType = AR_KEYTABLE_TYPE_CLR;
		break;
	default:
1582 1583
		ath_print(common, ATH_DBG_FATAL,
			  "cipher %u not supported\n", k->kv_type);
S
Sujith 已提交
1584
		return false;
1585 1586
	}

J
Jouni Malinen 已提交
1587 1588 1589 1590 1591
	key0 = get_unaligned_le32(k->kv_val + 0);
	key1 = get_unaligned_le16(k->kv_val + 4);
	key2 = get_unaligned_le32(k->kv_val + 6);
	key3 = get_unaligned_le16(k->kv_val + 10);
	key4 = get_unaligned_le32(k->kv_val + 12);
1592
	if (k->kv_len <= WLAN_KEY_LEN_WEP104)
S
Sujith 已提交
1593
		key4 &= 0xff;
1594

1595 1596 1597 1598 1599 1600 1601
	/*
	 * Note: Key cache registers access special memory area that requires
	 * two 32-bit writes to actually update the values in the internal
	 * memory. Consequently, the exact order and pairs used here must be
	 * maintained.
	 */

S
Sujith 已提交
1602 1603
	if (keyType == AR_KEYTABLE_TYPE_TKIP && ATH9K_IS_MIC_ENABLED(ah)) {
		u16 micentry = entry + 64;
1604

1605 1606 1607 1608 1609 1610
		/*
		 * Write inverted key[47:0] first to avoid Michael MIC errors
		 * on frames that could be sent or received at the same time.
		 * The correct key will be written in the end once everything
		 * else is ready.
		 */
S
Sujith 已提交
1611 1612
		REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), ~key0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), ~key1);
1613 1614

		/* Write key[95:48] */
S
Sujith 已提交
1615 1616
		REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), key2);
		REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), key3);
1617 1618

		/* Write key[127:96] and key type */
S
Sujith 已提交
1619 1620
		REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), key4);
		REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), keyType);
1621 1622

		/* Write MAC address for the entry */
S
Sujith 已提交
1623
		(void) ath9k_hw_keysetmac(ah, entry, mac);
1624

1625
		if (ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA) {
1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637
			/*
			 * TKIP uses two key cache entries:
			 * Michael MIC TX/RX keys in the same key cache entry
			 * (idx = main index + 64):
			 * key0 [31:0] = RX key [31:0]
			 * key1 [15:0] = TX key [31:16]
			 * key1 [31:16] = reserved
			 * key2 [31:0] = RX key [63:32]
			 * key3 [15:0] = TX key [15:0]
			 * key3 [31:16] = reserved
			 * key4 [31:0] = TX key [63:32]
			 */
S
Sujith 已提交
1638
			u32 mic0, mic1, mic2, mic3, mic4;
1639

S
Sujith 已提交
1640 1641 1642 1643 1644
			mic0 = get_unaligned_le32(k->kv_mic + 0);
			mic2 = get_unaligned_le32(k->kv_mic + 4);
			mic1 = get_unaligned_le16(k->kv_txmic + 2) & 0xffff;
			mic3 = get_unaligned_le16(k->kv_txmic + 0) & 0xffff;
			mic4 = get_unaligned_le32(k->kv_txmic + 4);
1645 1646

			/* Write RX[31:0] and TX[31:16] */
S
Sujith 已提交
1647 1648
			REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), mic0);
			REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), mic1);
1649 1650

			/* Write RX[63:32] and TX[15:0] */
S
Sujith 已提交
1651 1652
			REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), mic2);
			REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), mic3);
1653 1654

			/* Write TX[63:32] and keyType(reserved) */
S
Sujith 已提交
1655 1656 1657
			REG_WRITE(ah, AR_KEYTABLE_KEY4(micentry), mic4);
			REG_WRITE(ah, AR_KEYTABLE_TYPE(micentry),
				  AR_KEYTABLE_TYPE_CLR);
1658

S
Sujith 已提交
1659
		} else {
1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675
			/*
			 * TKIP uses four key cache entries (two for group
			 * keys):
			 * Michael MIC TX/RX keys are in different key cache
			 * entries (idx = main index + 64 for TX and
			 * main index + 32 + 96 for RX):
			 * key0 [31:0] = TX/RX MIC key [31:0]
			 * key1 [31:0] = reserved
			 * key2 [31:0] = TX/RX MIC key [63:32]
			 * key3 [31:0] = reserved
			 * key4 [31:0] = reserved
			 *
			 * Upper layer code will call this function separately
			 * for TX and RX keys when these registers offsets are
			 * used.
			 */
S
Sujith 已提交
1676
			u32 mic0, mic2;
1677

S
Sujith 已提交
1678 1679
			mic0 = get_unaligned_le32(k->kv_mic + 0);
			mic2 = get_unaligned_le32(k->kv_mic + 4);
1680 1681

			/* Write MIC key[31:0] */
S
Sujith 已提交
1682 1683
			REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), mic0);
			REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), 0);
1684 1685

			/* Write MIC key[63:32] */
S
Sujith 已提交
1686 1687
			REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), mic2);
			REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), 0);
1688 1689

			/* Write TX[63:32] and keyType(reserved) */
S
Sujith 已提交
1690 1691 1692 1693
			REG_WRITE(ah, AR_KEYTABLE_KEY4(micentry), 0);
			REG_WRITE(ah, AR_KEYTABLE_TYPE(micentry),
				  AR_KEYTABLE_TYPE_CLR);
		}
1694 1695

		/* MAC address registers are reserved for the MIC entry */
S
Sujith 已提交
1696 1697
		REG_WRITE(ah, AR_KEYTABLE_MAC0(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_MAC1(micentry), 0);
1698 1699 1700 1701 1702 1703

		/*
		 * Write the correct (un-inverted) key[47:0] last to enable
		 * TKIP now that all other registers are set with correct
		 * values.
		 */
S
Sujith 已提交
1704 1705 1706
		REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), key0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), key1);
	} else {
1707
		/* Write key[47:0] */
S
Sujith 已提交
1708 1709
		REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), key0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), key1);
1710 1711

		/* Write key[95:48] */
S
Sujith 已提交
1712 1713
		REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), key2);
		REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), key3);
1714 1715

		/* Write key[127:96] and key type */
S
Sujith 已提交
1716 1717
		REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), key4);
		REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), keyType);
1718

1719
		/* Write MAC address for the entry */
S
Sujith 已提交
1720 1721
		(void) ath9k_hw_keysetmac(ah, entry, mac);
	}
1722 1723 1724

	return true;
}
1725
EXPORT_SYMBOL(ath9k_hw_set_keycache_entry);
1726

1727
bool ath9k_hw_keyisvalid(struct ath_hw *ah, u16 entry)
1728
{
1729
	if (entry < ah->caps.keycache_size) {
S
Sujith 已提交
1730 1731 1732 1733 1734
		u32 val = REG_READ(ah, AR_KEYTABLE_MAC1(entry));
		if (val & AR_KEYTABLE_VALID)
			return true;
	}
	return false;
1735
}
1736
EXPORT_SYMBOL(ath9k_hw_keyisvalid);
1737

S
Sujith 已提交
1738 1739 1740 1741
/******************************/
/* Power Management (Chipset) */
/******************************/

1742 1743 1744 1745
/*
 * Notify Power Mgt is disabled in self-generated frames.
 * If requested, force chip to sleep.
 */
1746
static void ath9k_set_power_sleep(struct ath_hw *ah, int setChip)
1747
{
S
Sujith 已提交
1748 1749
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
	if (setChip) {
1750 1751 1752 1753
		/*
		 * Clear the RTC force wake bit to allow the
		 * mac to go to sleep.
		 */
S
Sujith 已提交
1754 1755
		REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
1756
		if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
S
Sujith 已提交
1757
			REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
1758

1759
		/* Shutdown chip. Active low */
1760
		if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah))
S
Sujith 已提交
1761 1762
			REG_CLR_BIT(ah, (AR_RTC_RESET),
				    AR_RTC_RESET_EN);
S
Sujith 已提交
1763
	}
1764 1765
}

1766 1767 1768 1769 1770
/*
 * Notify Power Management is enabled in self-generating
 * frames. If request, set power mode of chip to
 * auto/normal.  Duration in units of 128us (1/8 TU).
 */
1771
static void ath9k_set_power_network_sleep(struct ath_hw *ah, int setChip)
1772
{
S
Sujith 已提交
1773 1774
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
	if (setChip) {
1775
		struct ath9k_hw_capabilities *pCap = &ah->caps;
1776

S
Sujith 已提交
1777
		if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
1778
			/* Set WakeOnInterrupt bit; clear ForceWake bit */
S
Sujith 已提交
1779 1780 1781
			REG_WRITE(ah, AR_RTC_FORCE_WAKE,
				  AR_RTC_FORCE_WAKE_ON_INT);
		} else {
1782 1783 1784 1785
			/*
			 * Clear the RTC force wake bit to allow the
			 * mac to go to sleep.
			 */
S
Sujith 已提交
1786 1787
			REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
				    AR_RTC_FORCE_WAKE_EN);
1788 1789 1790 1791
		}
	}
}

1792
static bool ath9k_hw_set_power_awake(struct ath_hw *ah, int setChip)
1793
{
S
Sujith 已提交
1794 1795
	u32 val;
	int i;
1796

S
Sujith 已提交
1797 1798 1799 1800 1801 1802 1803
	if (setChip) {
		if ((REG_READ(ah, AR_RTC_STATUS) &
		     AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
			if (ath9k_hw_set_reset_reg(ah,
					   ATH9K_RESET_POWER_ON) != true) {
				return false;
			}
1804 1805
			if (!AR_SREV_9300_20_OR_LATER(ah))
				ath9k_hw_init_pll(ah, NULL);
S
Sujith 已提交
1806 1807 1808 1809
		}
		if (AR_SREV_9100(ah))
			REG_SET_BIT(ah, AR_RTC_RESET,
				    AR_RTC_RESET_EN);
1810

S
Sujith 已提交
1811 1812 1813
		REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
		udelay(50);
1814

S
Sujith 已提交
1815 1816 1817 1818 1819 1820 1821
		for (i = POWER_UP_TIME / 50; i > 0; i--) {
			val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
			if (val == AR_RTC_STATUS_ON)
				break;
			udelay(50);
			REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
				    AR_RTC_FORCE_WAKE_EN);
1822
		}
S
Sujith 已提交
1823
		if (i == 0) {
1824 1825 1826
			ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
				  "Failed to wakeup in %uus\n",
				  POWER_UP_TIME / 20);
S
Sujith 已提交
1827
			return false;
1828 1829 1830
		}
	}

S
Sujith 已提交
1831
	REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
1832

S
Sujith 已提交
1833
	return true;
1834 1835
}

1836
bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
1837
{
1838
	struct ath_common *common = ath9k_hw_common(ah);
1839
	int status = true, setChip = true;
S
Sujith 已提交
1840 1841 1842 1843 1844 1845 1846
	static const char *modes[] = {
		"AWAKE",
		"FULL-SLEEP",
		"NETWORK SLEEP",
		"UNDEFINED"
	};

1847 1848 1849
	if (ah->power_mode == mode)
		return status;

1850 1851
	ath_print(common, ATH_DBG_RESET, "%s -> %s\n",
		  modes[ah->power_mode], modes[mode]);
S
Sujith 已提交
1852 1853 1854 1855 1856 1857 1858

	switch (mode) {
	case ATH9K_PM_AWAKE:
		status = ath9k_hw_set_power_awake(ah, setChip);
		break;
	case ATH9K_PM_FULL_SLEEP:
		ath9k_set_power_sleep(ah, setChip);
1859
		ah->chip_fullsleep = true;
S
Sujith 已提交
1860 1861 1862 1863
		break;
	case ATH9K_PM_NETWORK_SLEEP:
		ath9k_set_power_network_sleep(ah, setChip);
		break;
1864
	default:
1865 1866
		ath_print(common, ATH_DBG_FATAL,
			  "Unknown power mode %u\n", mode);
1867 1868
		return false;
	}
1869
	ah->power_mode = mode;
S
Sujith 已提交
1870 1871

	return status;
1872
}
1873
EXPORT_SYMBOL(ath9k_hw_setpower);
1874

S
Sujith 已提交
1875 1876 1877 1878
/*******************/
/* Beacon Handling */
/*******************/

1879
void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
1880 1881 1882
{
	int flags = 0;

1883
	ah->beacon_interval = beacon_period;
1884

S
Sujith 已提交
1885 1886
	ENABLE_REGWRITE_BUFFER(ah);

1887
	switch (ah->opmode) {
1888 1889
	case NL80211_IFTYPE_STATION:
	case NL80211_IFTYPE_MONITOR:
1890 1891 1892 1893 1894
		REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
		REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, 0xffff);
		REG_WRITE(ah, AR_NEXT_SWBA, 0x7ffff);
		flags |= AR_TBTT_TIMER_EN;
		break;
1895
	case NL80211_IFTYPE_ADHOC:
1896
	case NL80211_IFTYPE_MESH_POINT:
1897 1898 1899 1900
		REG_SET_BIT(ah, AR_TXCFG,
			    AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
		REG_WRITE(ah, AR_NEXT_NDP_TIMER,
			  TU_TO_USEC(next_beacon +
1901 1902
				     (ah->atim_window ? ah->
				      atim_window : 1)));
1903
		flags |= AR_NDP_TIMER_EN;
1904
	case NL80211_IFTYPE_AP:
1905 1906 1907
		REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
		REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT,
			  TU_TO_USEC(next_beacon -
1908
				     ah->config.
1909
				     dma_beacon_response_time));
1910 1911
		REG_WRITE(ah, AR_NEXT_SWBA,
			  TU_TO_USEC(next_beacon -
1912
				     ah->config.
1913
				     sw_beacon_response_time));
1914 1915 1916
		flags |=
			AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
		break;
1917
	default:
1918 1919 1920
		ath_print(ath9k_hw_common(ah), ATH_DBG_BEACON,
			  "%s: unsupported opmode: %d\n",
			  __func__, ah->opmode);
1921 1922
		return;
		break;
1923 1924 1925 1926 1927 1928 1929
	}

	REG_WRITE(ah, AR_BEACON_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_SWBA_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_NDP_PERIOD, TU_TO_USEC(beacon_period));

S
Sujith 已提交
1930 1931 1932
	REGWRITE_BUFFER_FLUSH(ah);
	DISABLE_REGWRITE_BUFFER(ah);

1933 1934 1935 1936 1937 1938 1939
	beacon_period &= ~ATH9K_BEACON_ENA;
	if (beacon_period & ATH9K_BEACON_RESET_TSF) {
		ath9k_hw_reset_tsf(ah);
	}

	REG_SET_BIT(ah, AR_TIMER_MODE, flags);
}
1940
EXPORT_SYMBOL(ath9k_hw_beaconinit);
1941

1942
void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
S
Sujith 已提交
1943
				    const struct ath9k_beacon_state *bs)
1944 1945
{
	u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
1946
	struct ath9k_hw_capabilities *pCap = &ah->caps;
1947
	struct ath_common *common = ath9k_hw_common(ah);
1948

S
Sujith 已提交
1949 1950
	ENABLE_REGWRITE_BUFFER(ah);

1951 1952 1953 1954 1955 1956 1957
	REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));

	REG_WRITE(ah, AR_BEACON_PERIOD,
		  TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
		  TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));

S
Sujith 已提交
1958 1959 1960
	REGWRITE_BUFFER_FLUSH(ah);
	DISABLE_REGWRITE_BUFFER(ah);

1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977
	REG_RMW_FIELD(ah, AR_RSSI_THR,
		      AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);

	beaconintval = bs->bs_intval & ATH9K_BEACON_PERIOD;

	if (bs->bs_sleepduration > beaconintval)
		beaconintval = bs->bs_sleepduration;

	dtimperiod = bs->bs_dtimperiod;
	if (bs->bs_sleepduration > dtimperiod)
		dtimperiod = bs->bs_sleepduration;

	if (beaconintval == dtimperiod)
		nextTbtt = bs->bs_nextdtim;
	else
		nextTbtt = bs->bs_nexttbtt;

1978 1979 1980 1981
	ath_print(common, ATH_DBG_BEACON, "next DTIM %d\n", bs->bs_nextdtim);
	ath_print(common, ATH_DBG_BEACON, "next beacon %d\n", nextTbtt);
	ath_print(common, ATH_DBG_BEACON, "beacon period %d\n", beaconintval);
	ath_print(common, ATH_DBG_BEACON, "DTIM period %d\n", dtimperiod);
1982

S
Sujith 已提交
1983 1984
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
1985 1986 1987
	REG_WRITE(ah, AR_NEXT_DTIM,
		  TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
	REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
1988

S
Sujith 已提交
1989 1990 1991
	REG_WRITE(ah, AR_SLEEP1,
		  SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
		  | AR_SLEEP1_ASSUME_DTIM);
1992

S
Sujith 已提交
1993 1994 1995 1996
	if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
		beacontimeout = (BEACON_TIMEOUT_VAL << 3);
	else
		beacontimeout = MIN_BEACON_TIMEOUT_VAL;
1997

S
Sujith 已提交
1998 1999
	REG_WRITE(ah, AR_SLEEP2,
		  SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
2000

S
Sujith 已提交
2001 2002
	REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
	REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
2003

S
Sujith 已提交
2004 2005 2006
	REGWRITE_BUFFER_FLUSH(ah);
	DISABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
2007 2008 2009
	REG_SET_BIT(ah, AR_TIMER_MODE,
		    AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
		    AR_DTIM_TIMER_EN);
2010

2011 2012
	/* TSF Out of Range Threshold */
	REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
2013
}
2014
EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
2015

S
Sujith 已提交
2016 2017 2018 2019
/*******************/
/* HW Capabilities */
/*******************/

2020
int ath9k_hw_fill_cap_info(struct ath_hw *ah)
2021
{
2022
	struct ath9k_hw_capabilities *pCap = &ah->caps;
2023
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
2024
	struct ath_common *common = ath9k_hw_common(ah);
2025
	struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
2026

S
Sujith 已提交
2027
	u16 capField = 0, eeval;
2028

S
Sujith 已提交
2029
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
2030
	regulatory->current_rd = eeval;
2031

S
Sujith 已提交
2032
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_1);
2033 2034
	if (AR_SREV_9285_10_OR_LATER(ah))
		eeval |= AR9285_RDEXT_DEFAULT;
2035
	regulatory->current_rd_ext = eeval;
2036

S
Sujith 已提交
2037
	capField = ah->eep_ops->get_eeprom(ah, EEP_OP_CAP);
S
Sujith 已提交
2038

2039
	if (ah->opmode != NL80211_IFTYPE_AP &&
2040
	    ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
2041 2042 2043 2044 2045
		if (regulatory->current_rd == 0x64 ||
		    regulatory->current_rd == 0x65)
			regulatory->current_rd += 5;
		else if (regulatory->current_rd == 0x41)
			regulatory->current_rd = 0x43;
2046 2047
		ath_print(common, ATH_DBG_REGULATORY,
			  "regdomain mapped to 0x%x\n", regulatory->current_rd);
S
Sujith 已提交
2048
	}
2049

S
Sujith 已提交
2050
	eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
2051 2052 2053 2054 2055 2056
	if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
		ath_print(common, ATH_DBG_FATAL,
			  "no band has been marked as supported in EEPROM.\n");
		return -EINVAL;
	}

S
Sujith 已提交
2057
	bitmap_zero(pCap->wireless_modes, ATH9K_MODE_MAX);
2058

S
Sujith 已提交
2059 2060
	if (eeval & AR5416_OPFLAGS_11A) {
		set_bit(ATH9K_MODE_11A, pCap->wireless_modes);
2061
		if (ah->config.ht_enable) {
S
Sujith 已提交
2062 2063 2064 2065 2066 2067 2068 2069 2070
			if (!(eeval & AR5416_OPFLAGS_N_5G_HT20))
				set_bit(ATH9K_MODE_11NA_HT20,
					pCap->wireless_modes);
			if (!(eeval & AR5416_OPFLAGS_N_5G_HT40)) {
				set_bit(ATH9K_MODE_11NA_HT40PLUS,
					pCap->wireless_modes);
				set_bit(ATH9K_MODE_11NA_HT40MINUS,
					pCap->wireless_modes);
			}
2071 2072 2073
		}
	}

S
Sujith 已提交
2074 2075
	if (eeval & AR5416_OPFLAGS_11G) {
		set_bit(ATH9K_MODE_11G, pCap->wireless_modes);
2076
		if (ah->config.ht_enable) {
S
Sujith 已提交
2077 2078 2079 2080 2081 2082 2083 2084 2085 2086
			if (!(eeval & AR5416_OPFLAGS_N_2G_HT20))
				set_bit(ATH9K_MODE_11NG_HT20,
					pCap->wireless_modes);
			if (!(eeval & AR5416_OPFLAGS_N_2G_HT40)) {
				set_bit(ATH9K_MODE_11NG_HT40PLUS,
					pCap->wireless_modes);
				set_bit(ATH9K_MODE_11NG_HT40MINUS,
					pCap->wireless_modes);
			}
		}
2087
	}
S
Sujith 已提交
2088

S
Sujith 已提交
2089
	pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
2090 2091 2092 2093
	/*
	 * For AR9271 we will temporarilly uses the rx chainmax as read from
	 * the EEPROM.
	 */
2094
	if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
2095 2096 2097
	    !(eeval & AR5416_OPFLAGS_11A) &&
	    !(AR_SREV_9271(ah)))
		/* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
2098 2099
		pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
	else
2100
		/* Use rx_chainmask from EEPROM. */
2101
		pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
2102

2103
	if (!(AR_SREV_9280(ah) && (ah->hw_version.macRev == 0)))
2104
		ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
2105

S
Sujith 已提交
2106 2107
	pCap->low_2ghz_chan = 2312;
	pCap->high_2ghz_chan = 2732;
2108

S
Sujith 已提交
2109 2110
	pCap->low_5ghz_chan = 4920;
	pCap->high_5ghz_chan = 6100;
2111

S
Sujith 已提交
2112 2113 2114
	pCap->hw_caps &= ~ATH9K_HW_CAP_CIPHER_CKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_CIPHER_TKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_CIPHER_AESCCM;
2115

S
Sujith 已提交
2116 2117 2118
	pCap->hw_caps &= ~ATH9K_HW_CAP_MIC_CKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_MIC_TKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_MIC_AESCCM;
2119

2120
	if (ah->config.ht_enable)
S
Sujith 已提交
2121 2122 2123
		pCap->hw_caps |= ATH9K_HW_CAP_HT;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
2124

S
Sujith 已提交
2125 2126 2127 2128
	pCap->hw_caps |= ATH9K_HW_CAP_GTT;
	pCap->hw_caps |= ATH9K_HW_CAP_VEOL;
	pCap->hw_caps |= ATH9K_HW_CAP_BSSIDMASK;
	pCap->hw_caps &= ~ATH9K_HW_CAP_MCAST_KEYSEARCH;
2129

S
Sujith 已提交
2130 2131 2132 2133 2134
	if (capField & AR_EEPROM_EEPCAP_MAXQCU)
		pCap->total_queues =
			MS(capField, AR_EEPROM_EEPCAP_MAXQCU);
	else
		pCap->total_queues = ATH9K_NUM_TX_QUEUES;
2135

S
Sujith 已提交
2136 2137 2138 2139 2140
	if (capField & AR_EEPROM_EEPCAP_KC_ENTRIES)
		pCap->keycache_size =
			1 << MS(capField, AR_EEPROM_EEPCAP_KC_ENTRIES);
	else
		pCap->keycache_size = AR_KEYTABLE_SIZE;
2141

S
Sujith 已提交
2142
	pCap->hw_caps |= ATH9K_HW_CAP_FASTCC;
2143 2144 2145 2146 2147

	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
		pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD >> 1;
	else
		pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD;
2148

2149 2150 2151
	if (AR_SREV_9271(ah))
		pCap->num_gpio_pins = AR9271_NUM_GPIO;
	else if (AR_SREV_9285_10_OR_LATER(ah))
2152 2153
		pCap->num_gpio_pins = AR9285_NUM_GPIO;
	else if (AR_SREV_9280_10_OR_LATER(ah))
S
Sujith 已提交
2154 2155 2156
		pCap->num_gpio_pins = AR928X_NUM_GPIO;
	else
		pCap->num_gpio_pins = AR_NUM_GPIO;
2157

S
Sujith 已提交
2158 2159 2160 2161 2162
	if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah)) {
		pCap->hw_caps |= ATH9K_HW_CAP_CST;
		pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
	} else {
		pCap->rts_aggr_limit = (8 * 1024);
2163 2164
	}

S
Sujith 已提交
2165 2166
	pCap->hw_caps |= ATH9K_HW_CAP_ENHANCEDPM;

2167
#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
2168 2169 2170 2171 2172 2173
	ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
	if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
		ah->rfkill_gpio =
			MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
		ah->rfkill_polarity =
			MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
S
Sujith 已提交
2174 2175

		pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
2176
	}
S
Sujith 已提交
2177
#endif
2178
	if (AR_SREV_9271(ah) || AR_SREV_9300_20_OR_LATER(ah))
2179 2180 2181
		pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
2182

2183
	if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
S
Sujith 已提交
2184 2185 2186
		pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
	else
		pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
2187

2188
	if (regulatory->current_rd_ext & (1 << REG_EXT_JAPAN_MIDBAND)) {
S
Sujith 已提交
2189 2190 2191 2192 2193
		pCap->reg_cap =
			AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
			AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN |
			AR_EEPROM_EEREGCAP_EN_KK_U2 |
			AR_EEPROM_EEREGCAP_EN_KK_MIDBAND;
2194
	} else {
S
Sujith 已提交
2195 2196 2197
		pCap->reg_cap =
			AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
			AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN;
2198 2199
	}

2200 2201 2202 2203
	/* Advertise midband for AR5416 with FCC midband set in eeprom */
	if (regulatory->current_rd_ext & (1 << REG_EXT_FCC_MIDBAND) &&
	    AR_SREV_5416(ah))
		pCap->reg_cap |= AR_EEPROM_EEREGCAP_EN_FCC_MIDBAND;
S
Sujith 已提交
2204 2205

	pCap->num_antcfg_5ghz =
S
Sujith 已提交
2206
		ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_5GHZ);
S
Sujith 已提交
2207
	pCap->num_antcfg_2ghz =
S
Sujith 已提交
2208
		ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_2GHZ);
2209

2210
	if (AR_SREV_9280_10_OR_LATER(ah) &&
2211
	    ath9k_hw_btcoex_supported(ah)) {
2212 2213
		btcoex_hw->btactive_gpio = ATH_BTACTIVE_GPIO;
		btcoex_hw->wlanactive_gpio = ATH_WLANACTIVE_GPIO;
2214

2215
		if (AR_SREV_9285(ah)) {
2216 2217
			btcoex_hw->scheme = ATH_BTCOEX_CFG_3WIRE;
			btcoex_hw->btpriority_gpio = ATH_BTPRIORITY_GPIO;
2218
		} else {
2219
			btcoex_hw->scheme = ATH_BTCOEX_CFG_2WIRE;
2220
		}
2221
	} else {
2222
		btcoex_hw->scheme = ATH_BTCOEX_CFG_NONE;
2223
	}
2224

2225
	if (AR_SREV_9300_20_OR_LATER(ah)) {
2226 2227
		pCap->hw_caps |= ATH9K_HW_CAP_EDMA | ATH9K_HW_CAP_LDPC |
				 ATH9K_HW_CAP_FASTCLOCK;
2228 2229 2230
		pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
		pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
		pCap->rx_status_len = sizeof(struct ar9003_rxs);
2231
		pCap->tx_desc_len = sizeof(struct ar9003_txc);
2232
		pCap->txs_len = sizeof(struct ar9003_txs);
2233 2234
	} else {
		pCap->tx_desc_len = sizeof(struct ath_desc);
2235 2236 2237 2238 2239
		if (AR_SREV_9280_20(ah) &&
		    ((ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) <=
		      AR5416_EEP_MINOR_VER_16) ||
		     ah->eep_ops->get_eeprom(ah, EEP_FSTCLK_5G)))
			pCap->hw_caps |= ATH9K_HW_CAP_FASTCLOCK;
2240
	}
2241

2242 2243 2244
	if (AR_SREV_9300_20_OR_LATER(ah))
		pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED;

2245
	if (AR_SREV_9287_10_OR_LATER(ah) || AR_SREV_9271(ah))
2246 2247
		pCap->hw_caps |= ATH9K_HW_CAP_SGI_20;

2248
	return 0;
2249 2250
}

2251
bool ath9k_hw_getcapability(struct ath_hw *ah, enum ath9k_capability_type type,
S
Sujith 已提交
2252
			    u32 capability, u32 *result)
2253
{
2254
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
S
Sujith 已提交
2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272
	switch (type) {
	case ATH9K_CAP_CIPHER:
		switch (capability) {
		case ATH9K_CIPHER_AES_CCM:
		case ATH9K_CIPHER_AES_OCB:
		case ATH9K_CIPHER_TKIP:
		case ATH9K_CIPHER_WEP:
		case ATH9K_CIPHER_MIC:
		case ATH9K_CIPHER_CLR:
			return true;
		default:
			return false;
		}
	case ATH9K_CAP_TKIP_MIC:
		switch (capability) {
		case 0:
			return true;
		case 1:
2273
			return (ah->sta_id1_defaults &
S
Sujith 已提交
2274 2275 2276 2277
				AR_STA_ID1_CRPT_MIC_ENABLE) ? true :
			false;
		}
	case ATH9K_CAP_TKIP_SPLIT:
2278
		return (ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA) ?
S
Sujith 已提交
2279 2280 2281 2282 2283 2284 2285 2286 2287
			false : true;
	case ATH9K_CAP_MCAST_KEYSRCH:
		switch (capability) {
		case 0:
			return true;
		case 1:
			if (REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_ADHOC) {
				return false;
			} else {
2288
				return (ah->sta_id1_defaults &
S
Sujith 已提交
2289 2290 2291 2292 2293 2294 2295 2296 2297 2298
					AR_STA_ID1_MCAST_KSRCH) ? true :
					false;
			}
		}
		return false;
	case ATH9K_CAP_TXPOW:
		switch (capability) {
		case 0:
			return 0;
		case 1:
2299
			*result = regulatory->power_limit;
S
Sujith 已提交
2300 2301
			return 0;
		case 2:
2302
			*result = regulatory->max_power_level;
S
Sujith 已提交
2303 2304
			return 0;
		case 3:
2305
			*result = regulatory->tp_scale;
S
Sujith 已提交
2306 2307 2308
			return 0;
		}
		return false;
2309 2310 2311 2312
	case ATH9K_CAP_DS:
		return (AR_SREV_9280_20_OR_LATER(ah) &&
			(ah->eep_ops->get_eeprom(ah, EEP_RC_CHAIN_MASK) == 1))
			? false : true;
S
Sujith 已提交
2313 2314
	default:
		return false;
2315 2316
	}
}
2317
EXPORT_SYMBOL(ath9k_hw_getcapability);
2318

2319
bool ath9k_hw_setcapability(struct ath_hw *ah, enum ath9k_capability_type type,
S
Sujith 已提交
2320
			    u32 capability, u32 setting, int *status)
2321
{
S
Sujith 已提交
2322 2323 2324
	switch (type) {
	case ATH9K_CAP_TKIP_MIC:
		if (setting)
2325
			ah->sta_id1_defaults |=
S
Sujith 已提交
2326 2327
				AR_STA_ID1_CRPT_MIC_ENABLE;
		else
2328
			ah->sta_id1_defaults &=
S
Sujith 已提交
2329 2330 2331 2332
				~AR_STA_ID1_CRPT_MIC_ENABLE;
		return true;
	case ATH9K_CAP_MCAST_KEYSRCH:
		if (setting)
2333
			ah->sta_id1_defaults |= AR_STA_ID1_MCAST_KSRCH;
S
Sujith 已提交
2334
		else
2335
			ah->sta_id1_defaults &= ~AR_STA_ID1_MCAST_KSRCH;
S
Sujith 已提交
2336 2337 2338
		return true;
	default:
		return false;
2339 2340
	}
}
2341
EXPORT_SYMBOL(ath9k_hw_setcapability);
2342

S
Sujith 已提交
2343 2344 2345
/****************************/
/* GPIO / RFKILL / Antennae */
/****************************/
2346

2347
static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
S
Sujith 已提交
2348 2349 2350 2351
					 u32 gpio, u32 type)
{
	int addr;
	u32 gpio_shift, tmp;
2352

S
Sujith 已提交
2353 2354 2355 2356 2357 2358
	if (gpio > 11)
		addr = AR_GPIO_OUTPUT_MUX3;
	else if (gpio > 5)
		addr = AR_GPIO_OUTPUT_MUX2;
	else
		addr = AR_GPIO_OUTPUT_MUX1;
2359

S
Sujith 已提交
2360
	gpio_shift = (gpio % 6) * 5;
2361

S
Sujith 已提交
2362 2363 2364 2365
	if (AR_SREV_9280_20_OR_LATER(ah)
	    || (addr != AR_GPIO_OUTPUT_MUX1)) {
		REG_RMW(ah, addr, (type << gpio_shift),
			(0x1f << gpio_shift));
2366
	} else {
S
Sujith 已提交
2367 2368 2369 2370 2371
		tmp = REG_READ(ah, addr);
		tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
		tmp &= ~(0x1f << gpio_shift);
		tmp |= (type << gpio_shift);
		REG_WRITE(ah, addr, tmp);
2372 2373 2374
	}
}

2375
void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
2376
{
S
Sujith 已提交
2377
	u32 gpio_shift;
2378

2379
	BUG_ON(gpio >= ah->caps.num_gpio_pins);
2380

S
Sujith 已提交
2381
	gpio_shift = gpio << 1;
2382

S
Sujith 已提交
2383 2384 2385 2386
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
2387
}
2388
EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
2389

2390
u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
2391
{
2392 2393 2394
#define MS_REG_READ(x, y) \
	(MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))

2395
	if (gpio >= ah->caps.num_gpio_pins)
S
Sujith 已提交
2396
		return 0xffffffff;
2397

2398 2399 2400
	if (AR_SREV_9300_20_OR_LATER(ah))
		return MS_REG_READ(AR9300, gpio) != 0;
	else if (AR_SREV_9271(ah))
2401 2402
		return MS_REG_READ(AR9271, gpio) != 0;
	else if (AR_SREV_9287_10_OR_LATER(ah))
2403 2404
		return MS_REG_READ(AR9287, gpio) != 0;
	else if (AR_SREV_9285_10_OR_LATER(ah))
2405 2406 2407 2408 2409
		return MS_REG_READ(AR9285, gpio) != 0;
	else if (AR_SREV_9280_10_OR_LATER(ah))
		return MS_REG_READ(AR928X, gpio) != 0;
	else
		return MS_REG_READ(AR, gpio) != 0;
2410
}
2411
EXPORT_SYMBOL(ath9k_hw_gpio_get);
2412

2413
void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
S
Sujith 已提交
2414
			 u32 ah_signal_type)
2415
{
S
Sujith 已提交
2416
	u32 gpio_shift;
2417

S
Sujith 已提交
2418
	ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
2419

S
Sujith 已提交
2420
	gpio_shift = 2 * gpio;
2421

S
Sujith 已提交
2422 2423 2424 2425
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
2426
}
2427
EXPORT_SYMBOL(ath9k_hw_cfg_output);
2428

2429
void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
2430
{
2431 2432 2433
	if (AR_SREV_9271(ah))
		val = ~val;

S
Sujith 已提交
2434 2435
	REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
		AR_GPIO_BIT(gpio));
2436
}
2437
EXPORT_SYMBOL(ath9k_hw_set_gpio);
2438

2439
u32 ath9k_hw_getdefantenna(struct ath_hw *ah)
2440
{
S
Sujith 已提交
2441
	return REG_READ(ah, AR_DEF_ANTENNA) & 0x7;
2442
}
2443
EXPORT_SYMBOL(ath9k_hw_getdefantenna);
2444

2445
void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
2446
{
S
Sujith 已提交
2447
	REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
2448
}
2449
EXPORT_SYMBOL(ath9k_hw_setantenna);
2450

S
Sujith 已提交
2451 2452 2453 2454
/*********************/
/* General Operation */
/*********************/

2455
u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
2456
{
S
Sujith 已提交
2457 2458
	u32 bits = REG_READ(ah, AR_RX_FILTER);
	u32 phybits = REG_READ(ah, AR_PHY_ERR);
2459

S
Sujith 已提交
2460 2461 2462 2463
	if (phybits & AR_PHY_ERR_RADAR)
		bits |= ATH9K_RX_FILTER_PHYRADAR;
	if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
		bits |= ATH9K_RX_FILTER_PHYERR;
S
Sujith 已提交
2464

S
Sujith 已提交
2465
	return bits;
2466
}
2467
EXPORT_SYMBOL(ath9k_hw_getrxfilter);
2468

2469
void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
2470
{
S
Sujith 已提交
2471
	u32 phybits;
2472

S
Sujith 已提交
2473 2474
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
2475 2476
	REG_WRITE(ah, AR_RX_FILTER, bits);

S
Sujith 已提交
2477 2478 2479 2480 2481 2482
	phybits = 0;
	if (bits & ATH9K_RX_FILTER_PHYRADAR)
		phybits |= AR_PHY_ERR_RADAR;
	if (bits & ATH9K_RX_FILTER_PHYERR)
		phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
	REG_WRITE(ah, AR_PHY_ERR, phybits);
2483

S
Sujith 已提交
2484 2485 2486 2487 2488 2489
	if (phybits)
		REG_WRITE(ah, AR_RXCFG,
			  REG_READ(ah, AR_RXCFG) | AR_RXCFG_ZLFDMA);
	else
		REG_WRITE(ah, AR_RXCFG,
			  REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_ZLFDMA);
S
Sujith 已提交
2490 2491 2492

	REGWRITE_BUFFER_FLUSH(ah);
	DISABLE_REGWRITE_BUFFER(ah);
S
Sujith 已提交
2493
}
2494
EXPORT_SYMBOL(ath9k_hw_setrxfilter);
2495

2496
bool ath9k_hw_phy_disable(struct ath_hw *ah)
S
Sujith 已提交
2497
{
2498 2499 2500 2501 2502
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
		return false;

	ath9k_hw_init_pll(ah, NULL);
	return true;
S
Sujith 已提交
2503
}
2504
EXPORT_SYMBOL(ath9k_hw_phy_disable);
2505

2506
bool ath9k_hw_disable(struct ath_hw *ah)
S
Sujith 已提交
2507
{
2508
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
2509
		return false;
2510

2511 2512 2513 2514 2515
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
		return false;

	ath9k_hw_init_pll(ah, NULL);
	return true;
2516
}
2517
EXPORT_SYMBOL(ath9k_hw_disable);
2518

2519
void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit)
2520
{
2521
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
2522
	struct ath9k_channel *chan = ah->curchan;
2523
	struct ieee80211_channel *channel = chan->chan;
2524

2525
	regulatory->power_limit = min(limit, (u32) MAX_RATE_POWER);
2526

2527
	ah->eep_ops->set_txpower(ah, chan,
2528
				 ath9k_regd_get_ctl(regulatory, chan),
2529 2530 2531
				 channel->max_antenna_gain * 2,
				 channel->max_power * 2,
				 min((u32) MAX_RATE_POWER,
2532
				 (u32) regulatory->power_limit));
2533
}
2534
EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
2535

2536
void ath9k_hw_setmac(struct ath_hw *ah, const u8 *mac)
2537
{
2538
	memcpy(ath9k_hw_common(ah)->macaddr, mac, ETH_ALEN);
2539
}
2540
EXPORT_SYMBOL(ath9k_hw_setmac);
2541

2542
void ath9k_hw_setopmode(struct ath_hw *ah)
2543
{
2544
	ath9k_hw_set_operating_mode(ah, ah->opmode);
2545
}
2546
EXPORT_SYMBOL(ath9k_hw_setopmode);
2547

2548
void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
2549
{
S
Sujith 已提交
2550 2551
	REG_WRITE(ah, AR_MCAST_FIL0, filter0);
	REG_WRITE(ah, AR_MCAST_FIL1, filter1);
2552
}
2553
EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
2554

2555
void ath9k_hw_write_associd(struct ath_hw *ah)
2556
{
2557 2558 2559 2560 2561
	struct ath_common *common = ath9k_hw_common(ah);

	REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
	REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
		  ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
2562
}
2563
EXPORT_SYMBOL(ath9k_hw_write_associd);
2564

2565 2566
#define ATH9K_MAX_TSF_READ 10

2567
u64 ath9k_hw_gettsf64(struct ath_hw *ah)
2568
{
2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579
	u32 tsf_lower, tsf_upper1, tsf_upper2;
	int i;

	tsf_upper1 = REG_READ(ah, AR_TSF_U32);
	for (i = 0; i < ATH9K_MAX_TSF_READ; i++) {
		tsf_lower = REG_READ(ah, AR_TSF_L32);
		tsf_upper2 = REG_READ(ah, AR_TSF_U32);
		if (tsf_upper2 == tsf_upper1)
			break;
		tsf_upper1 = tsf_upper2;
	}
2580

2581
	WARN_ON( i == ATH9K_MAX_TSF_READ );
2582

2583
	return (((u64)tsf_upper1 << 32) | tsf_lower);
S
Sujith 已提交
2584
}
2585
EXPORT_SYMBOL(ath9k_hw_gettsf64);
2586

2587
void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
2588 2589
{
	REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
A
Alina Friedrichsen 已提交
2590
	REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
2591
}
2592
EXPORT_SYMBOL(ath9k_hw_settsf64);
2593

2594
void ath9k_hw_reset_tsf(struct ath_hw *ah)
S
Sujith 已提交
2595
{
2596 2597
	if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
			   AH_TSF_WRITE_TIMEOUT))
2598 2599
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
2600

S
Sujith 已提交
2601 2602
	REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
}
2603
EXPORT_SYMBOL(ath9k_hw_reset_tsf);
2604

S
Sujith 已提交
2605
void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting)
S
Sujith 已提交
2606 2607
{
	if (setting)
2608
		ah->misc_mode |= AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
2609
	else
2610
		ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
2611
}
2612
EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
2613

2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628
/*
 *  Extend 15-bit time stamp from rx descriptor to
 *  a full 64-bit TSF using the current h/w TSF.
*/
u64 ath9k_hw_extend_tsf(struct ath_hw *ah, u32 rstamp)
{
	u64 tsf;

	tsf = ath9k_hw_gettsf64(ah);
	if ((tsf & 0x7fff) < rstamp)
		tsf -= 0x8000;
	return (tsf & ~0x7fff) | rstamp;
}
EXPORT_SYMBOL(ath9k_hw_extend_tsf);

L
Luis R. Rodriguez 已提交
2629
void ath9k_hw_set11nmac2040(struct ath_hw *ah)
S
Sujith 已提交
2630
{
L
Luis R. Rodriguez 已提交
2631
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
S
Sujith 已提交
2632 2633
	u32 macmode;

L
Luis R. Rodriguez 已提交
2634
	if (conf_is_ht40(conf) && !ah->config.cwm_ignore_extcca)
S
Sujith 已提交
2635 2636 2637
		macmode = AR_2040_JOINED_RX_CLEAR;
	else
		macmode = 0;
2638

S
Sujith 已提交
2639
	REG_WRITE(ah, AR_2040_MODE, macmode);
2640
}
2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686

/* HW Generic timers configuration */

static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
{
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
	{AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
				AR_NDP2_TIMER_MODE, 0x0002},
	{AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
				AR_NDP2_TIMER_MODE, 0x0004},
	{AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
				AR_NDP2_TIMER_MODE, 0x0008},
	{AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
				AR_NDP2_TIMER_MODE, 0x0010},
	{AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
				AR_NDP2_TIMER_MODE, 0x0020},
	{AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
				AR_NDP2_TIMER_MODE, 0x0040},
	{AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
				AR_NDP2_TIMER_MODE, 0x0080}
};

/* HW generic timer primitives */

/* compute and clear index of rightmost 1 */
static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask)
{
	u32 b;

	b = *mask;
	b &= (0-b);
	*mask &= ~b;
	b *= debruijn32;
	b >>= 27;

	return timer_table->gen_timer_index[b];
}

2687
u32 ath9k_hw_gettsf32(struct ath_hw *ah)
2688 2689 2690
{
	return REG_READ(ah, AR_TSF_L32);
}
2691
EXPORT_SYMBOL(ath9k_hw_gettsf32);
2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704

struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
					  void (*trigger)(void *),
					  void (*overflow)(void *),
					  void *arg,
					  u8 timer_index)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;

	timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);

	if (timer == NULL) {
2705 2706 2707
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "Failed to allocate memory"
			  "for hw timer[%d]\n", timer_index);
2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719
		return NULL;
	}

	/* allocate a hardware generic timer slot */
	timer_table->timers[timer_index] = timer;
	timer->index = timer_index;
	timer->trigger = trigger;
	timer->overflow = overflow;
	timer->arg = arg;

	return timer;
}
2720
EXPORT_SYMBOL(ath_gen_timer_alloc);
2721

2722 2723 2724 2725
void ath9k_hw_gen_timer_start(struct ath_hw *ah,
			      struct ath_gen_timer *timer,
			      u32 timer_next,
			      u32 timer_period)
2726 2727 2728 2729 2730 2731 2732 2733 2734 2735
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	u32 tsf;

	BUG_ON(!timer_period);

	set_bit(timer->index, &timer_table->timer_mask.timer_bits);

	tsf = ath9k_hw_gettsf32(ah);

2736 2737 2738
	ath_print(ath9k_hw_common(ah), ATH_DBG_HWTIMER,
		  "curent tsf %x period %x"
		  "timer_next %x\n", tsf, timer_period, timer_next);
2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761

	/*
	 * Pull timer_next forward if the current TSF already passed it
	 * because of software latency
	 */
	if (timer_next < tsf)
		timer_next = tsf + timer_period;

	/*
	 * Program generic timer registers
	 */
	REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
		 timer_next);
	REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
		  timer_period);
	REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
		    gen_tmr_configuration[timer->index].mode_mask);

	/* Enable both trigger and thresh interrupt masks */
	REG_SET_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
}
2762
EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
2763

2764
void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	if ((timer->index < AR_FIRST_NDP_TIMER) ||
		(timer->index >= ATH_MAX_GEN_TIMER)) {
		return;
	}

	/* Clear generic timer enable bits. */
	REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
			gen_tmr_configuration[timer->index].mode_mask);

	/* Disable both trigger and thresh interrupt masks */
	REG_CLR_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));

	clear_bit(timer->index, &timer_table->timer_mask.timer_bits);
}
2784
EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
2785 2786 2787 2788 2789 2790 2791 2792 2793

void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	/* free the hardware generic timer slot */
	timer_table->timers[timer->index] = NULL;
	kfree(timer);
}
2794
EXPORT_SYMBOL(ath_gen_timer_free);
2795 2796 2797 2798 2799 2800 2801 2802

/*
 * Generic Timer Interrupts handling
 */
void ath_gen_timer_isr(struct ath_hw *ah)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;
2803
	struct ath_common *common = ath9k_hw_common(ah);
2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817
	u32 trigger_mask, thresh_mask, index;

	/* get hardware generic timer interrupt status */
	trigger_mask = ah->intr_gen_timer_trigger;
	thresh_mask = ah->intr_gen_timer_thresh;
	trigger_mask &= timer_table->timer_mask.val;
	thresh_mask &= timer_table->timer_mask.val;

	trigger_mask &= ~thresh_mask;

	while (thresh_mask) {
		index = rightmost_index(timer_table, &thresh_mask);
		timer = timer_table->timers[index];
		BUG_ON(!timer);
2818 2819
		ath_print(common, ATH_DBG_HWTIMER,
			  "TSF overflow for Gen timer %d\n", index);
2820 2821 2822 2823 2824 2825 2826
		timer->overflow(timer->arg);
	}

	while (trigger_mask) {
		index = rightmost_index(timer_table, &trigger_mask);
		timer = timer_table->timers[index];
		BUG_ON(!timer);
2827 2828
		ath_print(common, ATH_DBG_HWTIMER,
			  "Gen timer[%d] trigger\n", index);
2829 2830 2831
		timer->trigger(timer->arg);
	}
}
2832
EXPORT_SYMBOL(ath_gen_timer_isr);
2833

2834 2835 2836 2837 2838 2839 2840 2841 2842 2843
/********/
/* HTC  */
/********/

void ath9k_hw_htc_resetinit(struct ath_hw *ah)
{
	ah->htc_reset_init = true;
}
EXPORT_SYMBOL(ath9k_hw_htc_resetinit);

2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855
static struct {
	u32 version;
	const char * name;
} ath_mac_bb_names[] = {
	/* Devices with external radios */
	{ AR_SREV_VERSION_5416_PCI,	"5416" },
	{ AR_SREV_VERSION_5416_PCIE,	"5418" },
	{ AR_SREV_VERSION_9100,		"9100" },
	{ AR_SREV_VERSION_9160,		"9160" },
	/* Single-chip solutions */
	{ AR_SREV_VERSION_9280,		"9280" },
	{ AR_SREV_VERSION_9285,		"9285" },
2856 2857
	{ AR_SREV_VERSION_9287,         "9287" },
	{ AR_SREV_VERSION_9271,         "9271" },
2858
	{ AR_SREV_VERSION_9300,         "9300" },
2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875
};

/* For devices with external radios */
static struct {
	u16 version;
	const char * name;
} ath_rf_names[] = {
	{ 0,				"5133" },
	{ AR_RAD5133_SREV_MAJOR,	"5133" },
	{ AR_RAD5122_SREV_MAJOR,	"5122" },
	{ AR_RAD2133_SREV_MAJOR,	"2133" },
	{ AR_RAD2122_SREV_MAJOR,	"2122" }
};

/*
 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
 */
2876
static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
		if (ath_mac_bb_names[i].version == mac_bb_version) {
			return ath_mac_bb_names[i].name;
		}
	}

	return "????";
}

/*
 * Return the RF name. "????" is returned if the RF is unknown.
 * Used for devices with external radios.
 */
2893
static const char *ath9k_hw_rf_name(u16 rf_version)
2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
		if (ath_rf_names[i].version == rf_version) {
			return ath_rf_names[i].name;
		}
	}

	return "????";
}
2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929

void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
{
	int used;

	/* chipsets >= AR9280 are single-chip */
	if (AR_SREV_9280_10_OR_LATER(ah)) {
		used = snprintf(hw_name, len,
			       "Atheros AR%s Rev:%x",
			       ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
			       ah->hw_version.macRev);
	}
	else {
		used = snprintf(hw_name, len,
			       "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
			       ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
			       ah->hw_version.macRev,
			       ath9k_hw_rf_name((ah->hw_version.analog5GhzRev &
						AR_RADIO_SREV_MAJOR)),
			       ah->hw_version.phyRev);
	}

	hw_name[used] = '\0';
}
EXPORT_SYMBOL(ath9k_hw_name);