cpu-probe.c 37.9 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4
/*
 * Processor capabilities determination functions.
 *
 * Copyright (C) xxxx  the Anonymous
5
 * Copyright (C) 1994 - 2006 Ralf Baechle
6
 * Copyright (C) 2003, 2004  Maciej W. Rozycki
R
Ralf Baechle 已提交
7
 * Copyright (C) 2001, 2004, 2011, 2012	 MIPS Technologies, Inc.
L
Linus Torvalds 已提交
8 9 10 11 12 13 14 15 16
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License
 * as published by the Free Software Foundation; either version
 * 2 of the License, or (at your option) any later version.
 */
#include <linux/init.h>
#include <linux/kernel.h>
#include <linux/ptrace.h>
17
#include <linux/smp.h>
L
Linus Torvalds 已提交
18
#include <linux/stddef.h>
19
#include <linux/export.h>
L
Linus Torvalds 已提交
20

21
#include <asm/bugs.h>
L
Linus Torvalds 已提交
22
#include <asm/cpu.h>
23
#include <asm/cpu-features.h>
24
#include <asm/cpu-type.h>
L
Linus Torvalds 已提交
25 26
#include <asm/fpu.h>
#include <asm/mipsregs.h>
27
#include <asm/mipsmtregs.h>
P
Paul Burton 已提交
28
#include <asm/msa.h>
29
#include <asm/watch.h>
30
#include <asm/elf.h>
31
#include <asm/pgtable-bits.h>
32
#include <asm/spram.h>
33 34
#include <asm/uaccess.h>

35 36 37
/* Hardware capabilities */
unsigned int elf_hwcap __read_mostly;

38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72
/*
 * Get the FPU Implementation/Revision.
 */
static inline unsigned long cpu_get_fpu_id(void)
{
	unsigned long tmp, fpu_id;

	tmp = read_c0_status();
	__enable_fpu(FPU_AS_IS);
	fpu_id = read_32bit_cp1_register(CP1_REVISION);
	write_c0_status(tmp);
	return fpu_id;
}

/*
 * Check if the CPU has an external FPU.
 */
static inline int __cpu_has_fpu(void)
{
	return (cpu_get_fpu_id() & FPIR_IMP_MASK) != FPIR_IMP_NONE;
}

static inline unsigned long cpu_get_msa_id(void)
{
	unsigned long status, msa_id;

	status = read_c0_status();
	__enable_fpu(FPU_64BIT);
	enable_msa();
	msa_id = read_msa_ir();
	disable_msa();
	write_c0_status(status);
	return msa_id;
}

73 74 75 76 77 78 79
/*
 * Determine the FCSR mask for FPU hardware.
 */
static inline void cpu_set_fpu_fcsr_mask(struct cpuinfo_mips *c)
{
	unsigned long sr, mask, fcsr, fcsr0, fcsr1;

80
	fcsr = c->fpu_csr31;
81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100
	mask = FPU_CSR_ALL_X | FPU_CSR_ALL_E | FPU_CSR_ALL_S | FPU_CSR_RM;

	sr = read_c0_status();
	__enable_fpu(FPU_AS_IS);

	fcsr0 = fcsr & mask;
	write_32bit_cp1_register(CP1_STATUS, fcsr0);
	fcsr0 = read_32bit_cp1_register(CP1_STATUS);

	fcsr1 = fcsr | ~mask;
	write_32bit_cp1_register(CP1_STATUS, fcsr1);
	fcsr1 = read_32bit_cp1_register(CP1_STATUS);

	write_32bit_cp1_register(CP1_STATUS, fcsr);

	write_c0_status(sr);

	c->fpu_msk31 = ~(fcsr0 ^ fcsr1) & ~mask;
}

101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118
/*
 * Set the FIR feature flags for the FPU emulator.
 */
static void cpu_set_nofpu_id(struct cpuinfo_mips *c)
{
	u32 value;

	value = 0;
	if (c->isa_level & (MIPS_CPU_ISA_M32R1 | MIPS_CPU_ISA_M64R1 |
			    MIPS_CPU_ISA_M32R2 | MIPS_CPU_ISA_M64R2 |
			    MIPS_CPU_ISA_M32R6 | MIPS_CPU_ISA_M64R6))
		value |= MIPS_FPIR_D | MIPS_FPIR_S;
	if (c->isa_level & (MIPS_CPU_ISA_M32R2 | MIPS_CPU_ISA_M64R2 |
			    MIPS_CPU_ISA_M32R6 | MIPS_CPU_ISA_M64R6))
		value |= MIPS_FPIR_F64 | MIPS_FPIR_L | MIPS_FPIR_W;
	c->fpu_id = value;
}

119 120 121
/* Determined FPU emulator mask to use for the boot CPU with "nofpu".  */
static unsigned int mips_nofpu_msk31;

122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152
/*
 * Set options for FPU hardware.
 */
static void cpu_set_fpu_opts(struct cpuinfo_mips *c)
{
	c->fpu_id = cpu_get_fpu_id();
	mips_nofpu_msk31 = c->fpu_msk31;

	if (c->isa_level & (MIPS_CPU_ISA_M32R1 | MIPS_CPU_ISA_M64R1 |
			    MIPS_CPU_ISA_M32R2 | MIPS_CPU_ISA_M64R2 |
			    MIPS_CPU_ISA_M32R6 | MIPS_CPU_ISA_M64R6)) {
		if (c->fpu_id & MIPS_FPIR_3D)
			c->ases |= MIPS_ASE_MIPS3D;
		if (c->fpu_id & MIPS_FPIR_FREP)
			c->options |= MIPS_CPU_FRE;
	}

	cpu_set_fpu_fcsr_mask(c);
}

/*
 * Set options for the FPU emulator.
 */
static void cpu_set_nofpu_opts(struct cpuinfo_mips *c)
{
	c->options &= ~MIPS_CPU_FPU;
	c->fpu_msk31 = mips_nofpu_msk31;

	cpu_set_nofpu_id(c);
}

153
static int mips_fpu_disabled;
154 155 156

static int __init fpu_disable(char *s)
{
157
	cpu_set_nofpu_opts(&boot_cpu_data);
158 159 160 161 162 163 164
	mips_fpu_disabled = 1;

	return 1;
}

__setup("nofpu", fpu_disable);

165
int mips_dsp_disabled;
166 167 168

static int __init dsp_disable(char *s)
{
169
	cpu_data[0].ases &= ~(MIPS_ASE_DSP | MIPS_ASE_DSP2P);
170 171 172 173 174 175 176
	mips_dsp_disabled = 1;

	return 1;
}

__setup("nodsp", dsp_disable);

177 178 179 180 181 182 183 184 185 186 187 188 189 190
static int mips_htw_disabled;

static int __init htw_disable(char *s)
{
	mips_htw_disabled = 1;
	cpu_data[0].options &= ~MIPS_CPU_HTW;
	write_c0_pwctl(read_c0_pwctl() &
		       ~(1 << MIPS_PWCTL_PWEN_SHIFT));

	return 1;
}

__setup("nohtw", htw_disable);

191 192 193
static int mips_ftlb_disabled;
static int mips_has_ftlb_configured;

194
static int set_ftlb_enable(struct cpuinfo_mips *c, int enable);
195 196 197 198 199 200 201 202 203 204 205 206 207

static int __init ftlb_disable(char *s)
{
	unsigned int config4, mmuextdef;

	/*
	 * If the core hasn't done any FTLB configuration, there is nothing
	 * for us to do here.
	 */
	if (!mips_has_ftlb_configured)
		return 1;

	/* Disable it in the boot cpu */
208 209 210 211
	if (set_ftlb_enable(&cpu_data[0], 0)) {
		pr_warn("Can't turn FTLB off\n");
		return 1;
	}
212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250

	back_to_back_c0_hazard();

	config4 = read_c0_config4();

	/* Check that FTLB has been disabled */
	mmuextdef = config4 & MIPS_CONF4_MMUEXTDEF;
	/* MMUSIZEEXT == VTLB ON, FTLB OFF */
	if (mmuextdef == MIPS_CONF4_MMUEXTDEF_FTLBSIZEEXT) {
		/* This should never happen */
		pr_warn("FTLB could not be disabled!\n");
		return 1;
	}

	mips_ftlb_disabled = 1;
	mips_has_ftlb_configured = 0;

	/*
	 * noftlb is mainly used for debug purposes so print
	 * an informative message instead of using pr_debug()
	 */
	pr_info("FTLB has been disabled\n");

	/*
	 * Some of these bits are duplicated in the decode_config4.
	 * MIPS_CONF4_MMUEXTDEF_MMUSIZEEXT is the only possible case
	 * once FTLB has been disabled so undo what decode_config4 did.
	 */
	cpu_data[0].tlbsize -= cpu_data[0].tlbsizeftlbways *
			       cpu_data[0].tlbsizeftlbsets;
	cpu_data[0].tlbsizeftlbsets = 0;
	cpu_data[0].tlbsizeftlbways = 0;

	return 1;
}

__setup("noftlb", ftlb_disable);


M
Marc St-Jean 已提交
251 252 253 254
static inline void check_errata(void)
{
	struct cpuinfo_mips *c = &current_cpu_data;

255
	switch (current_cpu_type()) {
M
Marc St-Jean 已提交
256 257 258
	case CPU_34K:
		/*
		 * Erratum "RPS May Cause Incorrect Instruction Execution"
R
Ralf Baechle 已提交
259
		 * This code only handles VPE0, any SMP/RTOS code
M
Marc St-Jean 已提交
260 261 262 263 264 265 266 267 268 269
		 * making use of VPE1 will be responsable for that VPE.
		 */
		if ((c->processor_id & PRID_REV_MASK) <= PRID_REV_34K_V1_0_2)
			write_c0_config7(read_c0_config7() | MIPS_CONF7_RPS);
		break;
	default:
		break;
	}
}

L
Linus Torvalds 已提交
270 271
void __init check_bugs32(void)
{
M
Marc St-Jean 已提交
272
	check_errata();
L
Linus Torvalds 已提交
273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296
}

/*
 * Probe whether cpu has config register by trying to play with
 * alternate cache bit and see whether it matters.
 * It's used by cpu_probe to distinguish between R3000A and R3081.
 */
static inline int cpu_has_confreg(void)
{
#ifdef CONFIG_CPU_R3000
	extern unsigned long r3k_cache_size(unsigned long);
	unsigned long size1, size2;
	unsigned long cfg = read_c0_conf();

	size1 = r3k_cache_size(ST0_ISC);
	write_c0_conf(cfg ^ R30XX_CONF_AC);
	size2 = r3k_cache_size(ST0_ISC);
	write_c0_conf(cfg);
	return size1 != size2;
#else
	return 0;
#endif
}

297 298 299 300 301 302
static inline void set_elf_platform(int cpu, const char *plat)
{
	if (cpu == 0)
		__elf_platform = plat;
}

303 304 305
static inline void cpu_probe_vmbits(struct cpuinfo_mips *c)
{
#ifdef __NEED_VMBITS_PROBE
306
	write_c0_entryhi(0x3fffffffffffe000ULL);
307
	back_to_back_c0_hazard();
308
	c->vmbits = fls64(read_c0_entryhi() & 0x3fffffffffffe000ULL);
309 310 311
#endif
}

312
static void set_isa(struct cpuinfo_mips *c, unsigned int isa)
313 314 315 316 317 318 319 320 321 322 323
{
	switch (isa) {
	case MIPS_CPU_ISA_M64R2:
		c->isa_level |= MIPS_CPU_ISA_M32R2 | MIPS_CPU_ISA_M64R2;
	case MIPS_CPU_ISA_M64R1:
		c->isa_level |= MIPS_CPU_ISA_M32R1 | MIPS_CPU_ISA_M64R1;
	case MIPS_CPU_ISA_V:
		c->isa_level |= MIPS_CPU_ISA_V;
	case MIPS_CPU_ISA_IV:
		c->isa_level |= MIPS_CPU_ISA_IV;
	case MIPS_CPU_ISA_III:
324
		c->isa_level |= MIPS_CPU_ISA_II | MIPS_CPU_ISA_III;
325 326
		break;

327 328 329 330 331 332 333
	/* R6 incompatible with everything else */
	case MIPS_CPU_ISA_M64R6:
		c->isa_level |= MIPS_CPU_ISA_M32R6 | MIPS_CPU_ISA_M64R6;
	case MIPS_CPU_ISA_M32R6:
		c->isa_level |= MIPS_CPU_ISA_M32R6;
		/* Break here so we don't add incompatible ISAs */
		break;
334 335 336 337 338 339 340 341 342 343
	case MIPS_CPU_ISA_M32R2:
		c->isa_level |= MIPS_CPU_ISA_M32R2;
	case MIPS_CPU_ISA_M32R1:
		c->isa_level |= MIPS_CPU_ISA_M32R1;
	case MIPS_CPU_ISA_II:
		c->isa_level |= MIPS_CPU_ISA_II;
		break;
	}
}

344
static char unknown_isa[] = KERN_ERR \
345 346
	"Unsupported ISA type, c0.config0: %d.";

347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372
static unsigned int calculate_ftlb_probability(struct cpuinfo_mips *c)
{

	unsigned int probability = c->tlbsize / c->tlbsizevtlb;

	/*
	 * 0 = All TLBWR instructions go to FTLB
	 * 1 = 15:1: For every 16 TBLWR instructions, 15 go to the
	 * FTLB and 1 goes to the VTLB.
	 * 2 = 7:1: As above with 7:1 ratio.
	 * 3 = 3:1: As above with 3:1 ratio.
	 *
	 * Use the linear midpoint as the probability threshold.
	 */
	if (probability >= 12)
		return 1;
	else if (probability >= 6)
		return 2;
	else
		/*
		 * So FTLB is less than 4 times bigger than VTLB.
		 * A 3:1 ratio can still be useful though.
		 */
		return 3;
}

373
static int set_ftlb_enable(struct cpuinfo_mips *c, int enable)
L
Leonid Yegoshin 已提交
374
{
375
	unsigned int config;
376 377 378 379 380 381

	/* It's implementation dependent how the FTLB can be enabled */
	switch (c->cputype) {
	case CPU_PROAPTIV:
	case CPU_P5600:
		/* proAptiv & related cores use Config6 to enable the FTLB */
382
		config = read_c0_config6();
383
		/* Clear the old probability value */
384
		config &= ~(3 << MIPS_CONF6_FTLBP_SHIFT);
L
Leonid Yegoshin 已提交
385 386
		if (enable)
			/* Enable FTLB */
387
			write_c0_config6(config |
388 389 390
					 (calculate_ftlb_probability(c)
					  << MIPS_CONF6_FTLBP_SHIFT)
					 | MIPS_CONF6_FTLBEN);
L
Leonid Yegoshin 已提交
391 392
		else
			/* Disable FTLB */
393 394 395 396 397 398 399 400 401
			write_c0_config6(config &  ~MIPS_CONF6_FTLBEN);
		break;
	case CPU_I6400:
		/* I6400 & related cores use Config7 to configure FTLB */
		config = read_c0_config7();
		/* Clear the old probability value */
		config &= ~(3 << MIPS_CONF7_FTLBP_SHIFT);
		write_c0_config7(config | (calculate_ftlb_probability(c)
					   << MIPS_CONF7_FTLBP_SHIFT));
402
		break;
403 404
	default:
		return 1;
L
Leonid Yegoshin 已提交
405
	}
406 407

	return 0;
L
Leonid Yegoshin 已提交
408 409
}

410 411 412
static inline unsigned int decode_config0(struct cpuinfo_mips *c)
{
	unsigned int config0;
413
	int isa, mt;
414 415 416

	config0 = read_c0_config();

L
Leonid Yegoshin 已提交
417 418 419
	/*
	 * Look for Standard TLB or Dual VTLB and FTLB
	 */
420 421
	mt = config0 & MIPS_CONF_MT;
	if (mt == MIPS_CONF_MT_TLB)
422
		c->options |= MIPS_CPU_TLB;
423 424
	else if (mt == MIPS_CONF_MT_FTLB)
		c->options |= MIPS_CPU_TLB | MIPS_CPU_FTLB;
L
Leonid Yegoshin 已提交
425

426 427 428 429 430
	isa = (config0 & MIPS_CONF_AT) >> 13;
	switch (isa) {
	case 0:
		switch ((config0 & MIPS_CONF_AR) >> 10) {
		case 0:
431
			set_isa(c, MIPS_CPU_ISA_M32R1);
432 433
			break;
		case 1:
434
			set_isa(c, MIPS_CPU_ISA_M32R2);
435
			break;
436 437 438
		case 2:
			set_isa(c, MIPS_CPU_ISA_M32R6);
			break;
439 440 441 442 443 444 445
		default:
			goto unknown;
		}
		break;
	case 2:
		switch ((config0 & MIPS_CONF_AR) >> 10) {
		case 0:
446
			set_isa(c, MIPS_CPU_ISA_M64R1);
447 448
			break;
		case 1:
449
			set_isa(c, MIPS_CPU_ISA_M64R2);
450
			break;
451 452 453
		case 2:
			set_isa(c, MIPS_CPU_ISA_M64R6);
			break;
454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485
		default:
			goto unknown;
		}
		break;
	default:
		goto unknown;
	}

	return config0 & MIPS_CONF_M;

unknown:
	panic(unknown_isa, config0);
}

static inline unsigned int decode_config1(struct cpuinfo_mips *c)
{
	unsigned int config1;

	config1 = read_c0_config1();

	if (config1 & MIPS_CONF1_MD)
		c->ases |= MIPS_ASE_MDMX;
	if (config1 & MIPS_CONF1_WR)
		c->options |= MIPS_CPU_WATCH;
	if (config1 & MIPS_CONF1_CA)
		c->ases |= MIPS_ASE_MIPS16;
	if (config1 & MIPS_CONF1_EP)
		c->options |= MIPS_CPU_EJTAG;
	if (config1 & MIPS_CONF1_FP) {
		c->options |= MIPS_CPU_FPU;
		c->options |= MIPS_CPU_32FPR;
	}
L
Leonid Yegoshin 已提交
486
	if (cpu_has_tlb) {
487
		c->tlbsize = ((config1 & MIPS_CONF1_TLBS) >> 25) + 1;
L
Leonid Yegoshin 已提交
488 489 490
		c->tlbsizevtlb = c->tlbsize;
		c->tlbsizeftlbsets = 0;
	}
491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512

	return config1 & MIPS_CONF_M;
}

static inline unsigned int decode_config2(struct cpuinfo_mips *c)
{
	unsigned int config2;

	config2 = read_c0_config2();

	if (config2 & MIPS_CONF2_SL)
		c->scache.flags &= ~MIPS_CACHE_NOT_PRESENT;

	return config2 & MIPS_CONF_M;
}

static inline unsigned int decode_config3(struct cpuinfo_mips *c)
{
	unsigned int config3;

	config3 = read_c0_config3();

513
	if (config3 & MIPS_CONF3_SM) {
514
		c->ases |= MIPS_ASE_SMARTMIPS;
515 516 517 518
		c->options |= MIPS_CPU_RIXI;
	}
	if (config3 & MIPS_CONF3_RXI)
		c->options |= MIPS_CPU_RIXI;
519 520
	if (config3 & MIPS_CONF3_DSP)
		c->ases |= MIPS_ASE_DSP;
521 522
	if (config3 & MIPS_CONF3_DSP2P)
		c->ases |= MIPS_ASE_DSP2P;
523 524 525 526 527 528 529 530
	if (config3 & MIPS_CONF3_VINT)
		c->options |= MIPS_CPU_VINT;
	if (config3 & MIPS_CONF3_VEIC)
		c->options |= MIPS_CPU_VEIC;
	if (config3 & MIPS_CONF3_MT)
		c->ases |= MIPS_ASE_MIPSMT;
	if (config3 & MIPS_CONF3_ULRI)
		c->options |= MIPS_CPU_ULRI;
531 532
	if (config3 & MIPS_CONF3_ISA)
		c->options |= MIPS_CPU_MICROMIPS;
533 534
	if (config3 & MIPS_CONF3_VZ)
		c->ases |= MIPS_ASE_VZ;
535 536
	if (config3 & MIPS_CONF3_SC)
		c->options |= MIPS_CPU_SEGMENTS;
P
Paul Burton 已提交
537 538
	if (config3 & MIPS_CONF3_MSA)
		c->ases |= MIPS_ASE_MSA;
539
	/* Only tested on 32-bit cores */
540 541
	if ((config3 & MIPS_CONF3_PW) && config_enabled(CONFIG_32BIT)) {
		c->htw_seq = 0;
542
		c->options |= MIPS_CPU_HTW;
543
	}
544 545
	if (config3 & MIPS_CONF3_CDMM)
		c->options |= MIPS_CPU_CDMM;
546 547
	if (config3 & MIPS_CONF3_SP)
		c->options |= MIPS_CPU_SP;
548 549 550 551 552 553 554

	return config3 & MIPS_CONF_M;
}

static inline unsigned int decode_config4(struct cpuinfo_mips *c)
{
	unsigned int config4;
L
Leonid Yegoshin 已提交
555 556 557
	unsigned int newcf4;
	unsigned int mmuextdef;
	unsigned int ftlb_page = MIPS_CONF4_FTLBPAGESIZE;
558 559 560

	config4 = read_c0_config4();

561 562 563
	if (cpu_has_tlb) {
		if (((config4 & MIPS_CONF4_IE) >> 29) == 2)
			c->options |= MIPS_CPU_TLBINV;
564 565 566 567 568 569 570 571 572 573
		/*
		 * This is a bit ugly. R6 has dropped that field from
		 * config4 and the only valid configuration is VTLB+FTLB so
		 * set a good value for mmuextdef for that case.
		 */
		if (cpu_has_mips_r6)
			mmuextdef = MIPS_CONF4_MMUEXTDEF_VTLBSIZEEXT;
		else
			mmuextdef = config4 & MIPS_CONF4_MMUEXTDEF;

L
Leonid Yegoshin 已提交
574 575 576 577 578 579 580 581 582 583 584 585 586
		switch (mmuextdef) {
		case MIPS_CONF4_MMUEXTDEF_MMUSIZEEXT:
			c->tlbsize += (config4 & MIPS_CONF4_MMUSIZEEXT) * 0x40;
			c->tlbsizevtlb = c->tlbsize;
			break;
		case MIPS_CONF4_MMUEXTDEF_VTLBSIZEEXT:
			c->tlbsizevtlb +=
				((config4 & MIPS_CONF4_VTLBSIZEEXT) >>
				  MIPS_CONF4_VTLBSIZEEXT_SHIFT) * 0x40;
			c->tlbsize = c->tlbsizevtlb;
			ftlb_page = MIPS_CONF4_VFTLBPAGESIZE;
			/* fall through */
		case MIPS_CONF4_MMUEXTDEF_FTLBSIZEEXT:
587 588
			if (mips_ftlb_disabled)
				break;
L
Leonid Yegoshin 已提交
589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607
			newcf4 = (config4 & ~ftlb_page) |
				(page_size_ftlb(mmuextdef) <<
				 MIPS_CONF4_FTLBPAGESIZE_SHIFT);
			write_c0_config4(newcf4);
			back_to_back_c0_hazard();
			config4 = read_c0_config4();
			if (config4 != newcf4) {
				pr_err("PAGE_SIZE 0x%lx is not supported by FTLB (config4=0x%x)\n",
				       PAGE_SIZE, config4);
				/* Switch FTLB off */
				set_ftlb_enable(c, 0);
				break;
			}
			c->tlbsizeftlbsets = 1 <<
				((config4 & MIPS_CONF4_FTLBSETS) >>
				 MIPS_CONF4_FTLBSETS_SHIFT);
			c->tlbsizeftlbways = ((config4 & MIPS_CONF4_FTLBWAYS) >>
					      MIPS_CONF4_FTLBWAYS_SHIFT) + 2;
			c->tlbsize += c->tlbsizeftlbways * c->tlbsizeftlbsets;
608
			mips_has_ftlb_configured = 1;
L
Leonid Yegoshin 已提交
609 610
			break;
		}
611 612
	}

613 614 615 616 617
	c->kscratch_mask = (config4 >> 16) & 0xff;

	return config4 & MIPS_CONF_M;
}

618 619 620 621 622
static inline unsigned int decode_config5(struct cpuinfo_mips *c)
{
	unsigned int config5;

	config5 = read_c0_config5();
623
	config5 &= ~(MIPS_CONF5_UFR | MIPS_CONF5_UFE);
624 625
	write_c0_config5(config5);

626 627
	if (config5 & MIPS_CONF5_EVA)
		c->options |= MIPS_CPU_EVA;
P
Paul Burton 已提交
628 629
	if (config5 & MIPS_CONF5_MRP)
		c->options |= MIPS_CPU_MAAR;
630 631
	if (config5 & MIPS_CONF5_LLB)
		c->options |= MIPS_CPU_RW_LLB;
S
Steven J. Hill 已提交
632 633 634 635
#ifdef CONFIG_XPA
	if (config5 & MIPS_CONF5_MVH)
		c->options |= MIPS_CPU_XPA;
#endif
636

637 638 639
	return config5 & MIPS_CONF_M;
}

640
static void decode_configs(struct cpuinfo_mips *c)
641 642 643 644 645 646 647 648 649
{
	int ok;

	/* MIPS32 or MIPS64 compliant CPU.  */
	c->options = MIPS_CPU_4KEX | MIPS_CPU_4K_CACHE | MIPS_CPU_COUNTER |
		     MIPS_CPU_DIVEC | MIPS_CPU_LLSC | MIPS_CPU_MCHECK;

	c->scache.flags = MIPS_CACHE_NOT_PRESENT;

650 651
	/* Enable FTLB if present and not disabled */
	set_ftlb_enable(c, !mips_ftlb_disabled);
L
Leonid Yegoshin 已提交
652

653
	ok = decode_config0(c);			/* Read Config registers.  */
R
Ralf Baechle 已提交
654
	BUG_ON(!ok);				/* Arch spec violation!	 */
655 656 657 658 659 660 661 662
	if (ok)
		ok = decode_config1(c);
	if (ok)
		ok = decode_config2(c);
	if (ok)
		ok = decode_config3(c);
	if (ok)
		ok = decode_config4(c);
663 664
	if (ok)
		ok = decode_config5(c);
665 666 667

	mips_probe_watch_registers(c);

668 669
	if (cpu_has_rixi) {
		/* Enable the RIXI exceptions */
670
		set_c0_pagegrain(PG_IEC);
671 672 673 674 675 676
		back_to_back_c0_hazard();
		/* Verify the IEC bit is set */
		if (read_c0_pagegrain() & PG_IEC)
			c->options |= MIPS_CPU_RIXIEX;
	}

677
#ifndef CONFIG_MIPS_CPS
678
	if (cpu_has_mips_r2_r6) {
679
		c->core = get_ebase_cpunum();
680 681 682
		if (cpu_has_mipsmt)
			c->core >>= fls(core_nvpes()) - 1;
	}
683
#endif
684 685
}

R
Ralf Baechle 已提交
686
#define R4K_OPTS (MIPS_CPU_TLB | MIPS_CPU_4KEX | MIPS_CPU_4K_CACHE \
L
Linus Torvalds 已提交
687 688
		| MIPS_CPU_COUNTER)

689
static inline void cpu_probe_legacy(struct cpuinfo_mips *c, unsigned int cpu)
L
Linus Torvalds 已提交
690
{
691
	switch (c->processor_id & PRID_IMP_MASK) {
L
Linus Torvalds 已提交
692 693
	case PRID_IMP_R2000:
		c->cputype = CPU_R2000;
694
		__cpu_name[cpu] = "R2000";
695
		c->fpu_msk31 |= FPU_CSR_CONDX | FPU_CSR_FS;
R
Ralf Baechle 已提交
696
		c->options = MIPS_CPU_TLB | MIPS_CPU_3K_CACHE |
S
Steven J. Hill 已提交
697
			     MIPS_CPU_NOFPUEX;
L
Linus Torvalds 已提交
698 699 700 701 702
		if (__cpu_has_fpu())
			c->options |= MIPS_CPU_FPU;
		c->tlbsize = 64;
		break;
	case PRID_IMP_R3000:
703
		if ((c->processor_id & PRID_REV_MASK) == PRID_REV_R3000A) {
704
			if (cpu_has_confreg()) {
L
Linus Torvalds 已提交
705
				c->cputype = CPU_R3081E;
706 707
				__cpu_name[cpu] = "R3081";
			} else {
L
Linus Torvalds 已提交
708
				c->cputype = CPU_R3000A;
709 710 711
				__cpu_name[cpu] = "R3000A";
			}
		} else {
L
Linus Torvalds 已提交
712
			c->cputype = CPU_R3000;
713 714
			__cpu_name[cpu] = "R3000";
		}
715
		c->fpu_msk31 |= FPU_CSR_CONDX | FPU_CSR_FS;
R
Ralf Baechle 已提交
716
		c->options = MIPS_CPU_TLB | MIPS_CPU_3K_CACHE |
S
Steven J. Hill 已提交
717
			     MIPS_CPU_NOFPUEX;
L
Linus Torvalds 已提交
718 719 720 721 722 723
		if (__cpu_has_fpu())
			c->options |= MIPS_CPU_FPU;
		c->tlbsize = 64;
		break;
	case PRID_IMP_R4000:
		if (read_c0_config() & CONF_SC) {
724 725
			if ((c->processor_id & PRID_REV_MASK) >=
			    PRID_REV_R4400) {
L
Linus Torvalds 已提交
726
				c->cputype = CPU_R4400PC;
727 728
				__cpu_name[cpu] = "R4400PC";
			} else {
L
Linus Torvalds 已提交
729
				c->cputype = CPU_R4000PC;
730 731
				__cpu_name[cpu] = "R4000PC";
			}
L
Linus Torvalds 已提交
732
		} else {
733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752
			int cca = read_c0_config() & CONF_CM_CMASK;
			int mc;

			/*
			 * SC and MC versions can't be reliably told apart,
			 * but only the latter support coherent caching
			 * modes so assume the firmware has set the KSEG0
			 * coherency attribute reasonably (if uncached, we
			 * assume SC).
			 */
			switch (cca) {
			case CONF_CM_CACHABLE_CE:
			case CONF_CM_CACHABLE_COW:
			case CONF_CM_CACHABLE_CUW:
				mc = 1;
				break;
			default:
				mc = 0;
				break;
			}
753 754
			if ((c->processor_id & PRID_REV_MASK) >=
			    PRID_REV_R4400) {
755 756
				c->cputype = mc ? CPU_R4400MC : CPU_R4400SC;
				__cpu_name[cpu] = mc ? "R4400MC" : "R4400SC";
757
			} else {
758 759
				c->cputype = mc ? CPU_R4000MC : CPU_R4000SC;
				__cpu_name[cpu] = mc ? "R4000MC" : "R4000SC";
760
			}
L
Linus Torvalds 已提交
761 762
		}

763
		set_isa(c, MIPS_CPU_ISA_III);
764
		c->fpu_msk31 |= FPU_CSR_CONDX;
L
Linus Torvalds 已提交
765
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
766 767
			     MIPS_CPU_WATCH | MIPS_CPU_VCE |
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
768 769 770
		c->tlbsize = 48;
		break;
	case PRID_IMP_VR41XX:
771
		set_isa(c, MIPS_CPU_ISA_III);
772
		c->fpu_msk31 |= FPU_CSR_CONDX;
773 774
		c->options = R4K_OPTS;
		c->tlbsize = 32;
L
Linus Torvalds 已提交
775 776 777
		switch (c->processor_id & 0xf0) {
		case PRID_REV_VR4111:
			c->cputype = CPU_VR4111;
778
			__cpu_name[cpu] = "NEC VR4111";
L
Linus Torvalds 已提交
779 780 781
			break;
		case PRID_REV_VR4121:
			c->cputype = CPU_VR4121;
782
			__cpu_name[cpu] = "NEC VR4121";
L
Linus Torvalds 已提交
783 784
			break;
		case PRID_REV_VR4122:
785
			if ((c->processor_id & 0xf) < 0x3) {
L
Linus Torvalds 已提交
786
				c->cputype = CPU_VR4122;
787 788
				__cpu_name[cpu] = "NEC VR4122";
			} else {
L
Linus Torvalds 已提交
789
				c->cputype = CPU_VR4181A;
790 791
				__cpu_name[cpu] = "NEC VR4181A";
			}
L
Linus Torvalds 已提交
792 793
			break;
		case PRID_REV_VR4130:
794
			if ((c->processor_id & 0xf) < 0x4) {
L
Linus Torvalds 已提交
795
				c->cputype = CPU_VR4131;
796 797
				__cpu_name[cpu] = "NEC VR4131";
			} else {
L
Linus Torvalds 已提交
798
				c->cputype = CPU_VR4133;
799
				c->options |= MIPS_CPU_LLSC;
800 801
				__cpu_name[cpu] = "NEC VR4133";
			}
L
Linus Torvalds 已提交
802 803 804 805
			break;
		default:
			printk(KERN_INFO "Unexpected CPU of NEC VR4100 series\n");
			c->cputype = CPU_VR41XX;
806
			__cpu_name[cpu] = "NEC Vr41xx";
L
Linus Torvalds 已提交
807 808 809 810 811
			break;
		}
		break;
	case PRID_IMP_R4300:
		c->cputype = CPU_R4300;
812
		__cpu_name[cpu] = "R4300";
813
		set_isa(c, MIPS_CPU_ISA_III);
814
		c->fpu_msk31 |= FPU_CSR_CONDX;
L
Linus Torvalds 已提交
815
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
816
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
817 818 819 820
		c->tlbsize = 32;
		break;
	case PRID_IMP_R4600:
		c->cputype = CPU_R4600;
821
		__cpu_name[cpu] = "R4600";
822
		set_isa(c, MIPS_CPU_ISA_III);
823
		c->fpu_msk31 |= FPU_CSR_CONDX;
T
Thiemo Seufer 已提交
824 825
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
826 827 828
		c->tlbsize = 48;
		break;
	#if 0
S
Steven J. Hill 已提交
829
	case PRID_IMP_R4650:
L
Linus Torvalds 已提交
830 831 832 833 834 835
		/*
		 * This processor doesn't have an MMU, so it's not
		 * "real easy" to run Linux on it. It is left purely
		 * for documentation.  Commented out because it shares
		 * it's c0_prid id number with the TX3900.
		 */
836
		c->cputype = CPU_R4650;
837
		__cpu_name[cpu] = "R4650";
838
		set_isa(c, MIPS_CPU_ISA_III);
839
		c->fpu_msk31 |= FPU_CSR_CONDX;
L
Linus Torvalds 已提交
840
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_LLSC;
S
Steven J. Hill 已提交
841
		c->tlbsize = 48;
L
Linus Torvalds 已提交
842 843 844
		break;
	#endif
	case PRID_IMP_TX39:
845
		c->fpu_msk31 |= FPU_CSR_CONDX | FPU_CSR_FS;
R
Ralf Baechle 已提交
846
		c->options = MIPS_CPU_TLB | MIPS_CPU_TX39_CACHE;
L
Linus Torvalds 已提交
847 848 849

		if ((c->processor_id & 0xf0) == (PRID_REV_TX3927 & 0xf0)) {
			c->cputype = CPU_TX3927;
850
			__cpu_name[cpu] = "TX3927";
L
Linus Torvalds 已提交
851 852
			c->tlbsize = 64;
		} else {
853
			switch (c->processor_id & PRID_REV_MASK) {
L
Linus Torvalds 已提交
854 855
			case PRID_REV_TX3912:
				c->cputype = CPU_TX3912;
856
				__cpu_name[cpu] = "TX3912";
L
Linus Torvalds 已提交
857 858 859 860
				c->tlbsize = 32;
				break;
			case PRID_REV_TX3922:
				c->cputype = CPU_TX3922;
861
				__cpu_name[cpu] = "TX3922";
L
Linus Torvalds 已提交
862 863 864 865 866 867 868
				c->tlbsize = 64;
				break;
			}
		}
		break;
	case PRID_IMP_R4700:
		c->cputype = CPU_R4700;
869
		__cpu_name[cpu] = "R4700";
870
		set_isa(c, MIPS_CPU_ISA_III);
871
		c->fpu_msk31 |= FPU_CSR_CONDX;
L
Linus Torvalds 已提交
872
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
873
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
874 875 876 877
		c->tlbsize = 48;
		break;
	case PRID_IMP_TX49:
		c->cputype = CPU_TX49XX;
878
		__cpu_name[cpu] = "R49XX";
879
		set_isa(c, MIPS_CPU_ISA_III);
880
		c->fpu_msk31 |= FPU_CSR_CONDX;
L
Linus Torvalds 已提交
881 882 883 884 885 886 887
		c->options = R4K_OPTS | MIPS_CPU_LLSC;
		if (!(c->processor_id & 0x08))
			c->options |= MIPS_CPU_FPU | MIPS_CPU_32FPR;
		c->tlbsize = 48;
		break;
	case PRID_IMP_R5000:
		c->cputype = CPU_R5000;
888
		__cpu_name[cpu] = "R5000";
889
		set_isa(c, MIPS_CPU_ISA_IV);
L
Linus Torvalds 已提交
890
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
891
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
892 893 894 895
		c->tlbsize = 48;
		break;
	case PRID_IMP_R5432:
		c->cputype = CPU_R5432;
896
		__cpu_name[cpu] = "R5432";
897
		set_isa(c, MIPS_CPU_ISA_IV);
L
Linus Torvalds 已提交
898
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
899
			     MIPS_CPU_WATCH | MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
900 901 902 903
		c->tlbsize = 48;
		break;
	case PRID_IMP_R5500:
		c->cputype = CPU_R5500;
904
		__cpu_name[cpu] = "R5500";
905
		set_isa(c, MIPS_CPU_ISA_IV);
L
Linus Torvalds 已提交
906
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
907
			     MIPS_CPU_WATCH | MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
908 909 910 911
		c->tlbsize = 48;
		break;
	case PRID_IMP_NEVADA:
		c->cputype = CPU_NEVADA;
912
		__cpu_name[cpu] = "Nevada";
913
		set_isa(c, MIPS_CPU_ISA_IV);
L
Linus Torvalds 已提交
914
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
915
			     MIPS_CPU_DIVEC | MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
916 917 918 919
		c->tlbsize = 48;
		break;
	case PRID_IMP_R6000:
		c->cputype = CPU_R6000;
920
		__cpu_name[cpu] = "R6000";
921
		set_isa(c, MIPS_CPU_ISA_II);
922
		c->fpu_msk31 |= FPU_CSR_CONDX | FPU_CSR_FS;
L
Linus Torvalds 已提交
923
		c->options = MIPS_CPU_TLB | MIPS_CPU_FPU |
S
Steven J. Hill 已提交
924
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
925 926 927 928
		c->tlbsize = 32;
		break;
	case PRID_IMP_R6000A:
		c->cputype = CPU_R6000A;
929
		__cpu_name[cpu] = "R6000A";
930
		set_isa(c, MIPS_CPU_ISA_II);
931
		c->fpu_msk31 |= FPU_CSR_CONDX | FPU_CSR_FS;
L
Linus Torvalds 已提交
932
		c->options = MIPS_CPU_TLB | MIPS_CPU_FPU |
S
Steven J. Hill 已提交
933
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
934 935 936 937
		c->tlbsize = 32;
		break;
	case PRID_IMP_RM7000:
		c->cputype = CPU_RM7000;
938
		__cpu_name[cpu] = "RM7000";
939
		set_isa(c, MIPS_CPU_ISA_IV);
L
Linus Torvalds 已提交
940
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
941
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
942
		/*
R
Ralf Baechle 已提交
943
		 * Undocumented RM7000:	 Bit 29 in the info register of
L
Linus Torvalds 已提交
944 945 946
		 * the RM7000 v2.0 indicates if the TLB has 48 or 64
		 * entries.
		 *
R
Ralf Baechle 已提交
947 948
		 * 29	   1 =>	   64 entry JTLB
		 *	   0 =>	   48 entry JTLB
L
Linus Torvalds 已提交
949 950 951 952 953
		 */
		c->tlbsize = (read_c0_info() & (1 << 29)) ? 64 : 48;
		break;
	case PRID_IMP_R8000:
		c->cputype = CPU_R8000;
954
		__cpu_name[cpu] = "RM8000";
955
		set_isa(c, MIPS_CPU_ISA_IV);
L
Linus Torvalds 已提交
956
		c->options = MIPS_CPU_TLB | MIPS_CPU_4KEX |
S
Steven J. Hill 已提交
957 958
			     MIPS_CPU_FPU | MIPS_CPU_32FPR |
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
959 960 961 962
		c->tlbsize = 384;      /* has weird TLB: 3-way x 128 */
		break;
	case PRID_IMP_R10000:
		c->cputype = CPU_R10000;
963
		__cpu_name[cpu] = "R10000";
964
		set_isa(c, MIPS_CPU_ISA_IV);
965
		c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
S
Steven J. Hill 已提交
966
			     MIPS_CPU_FPU | MIPS_CPU_32FPR |
L
Linus Torvalds 已提交
967
			     MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
S
Steven J. Hill 已提交
968
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
969 970 971 972
		c->tlbsize = 64;
		break;
	case PRID_IMP_R12000:
		c->cputype = CPU_R12000;
973
		__cpu_name[cpu] = "R12000";
974
		set_isa(c, MIPS_CPU_ISA_IV);
975
		c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
S
Steven J. Hill 已提交
976
			     MIPS_CPU_FPU | MIPS_CPU_32FPR |
L
Linus Torvalds 已提交
977
			     MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
978
			     MIPS_CPU_LLSC | MIPS_CPU_BP_GHIST;
L
Linus Torvalds 已提交
979 980
		c->tlbsize = 64;
		break;
K
Kumba 已提交
981
	case PRID_IMP_R14000:
J
Joshua Kinard 已提交
982 983 984 985 986 987 988
		if (((c->processor_id >> 4) & 0x0f) > 2) {
			c->cputype = CPU_R16000;
			__cpu_name[cpu] = "R16000";
		} else {
			c->cputype = CPU_R14000;
			__cpu_name[cpu] = "R14000";
		}
989
		set_isa(c, MIPS_CPU_ISA_IV);
K
Kumba 已提交
990
		c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
S
Steven J. Hill 已提交
991
			     MIPS_CPU_FPU | MIPS_CPU_32FPR |
K
Kumba 已提交
992
			     MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
993
			     MIPS_CPU_LLSC | MIPS_CPU_BP_GHIST;
K
Kumba 已提交
994 995
		c->tlbsize = 64;
		break;
996
	case PRID_IMP_LOONGSON_64:  /* Loongson-2/3 */
997 998
		switch (c->processor_id & PRID_REV_MASK) {
		case PRID_REV_LOONGSON2E:
999 1000
			c->cputype = CPU_LOONGSON2;
			__cpu_name[cpu] = "ICT Loongson-2";
1001
			set_elf_platform(cpu, "loongson2e");
1002
			set_isa(c, MIPS_CPU_ISA_III);
1003
			c->fpu_msk31 |= FPU_CSR_CONDX;
1004 1005
			break;
		case PRID_REV_LOONGSON2F:
1006 1007
			c->cputype = CPU_LOONGSON2;
			__cpu_name[cpu] = "ICT Loongson-2";
1008
			set_elf_platform(cpu, "loongson2f");
1009
			set_isa(c, MIPS_CPU_ISA_III);
1010
			c->fpu_msk31 |= FPU_CSR_CONDX;
1011
			break;
1012 1013 1014 1015
		case PRID_REV_LOONGSON3A:
			c->cputype = CPU_LOONGSON3;
			__cpu_name[cpu] = "ICT Loongson-3";
			set_elf_platform(cpu, "loongson3a");
1016
			set_isa(c, MIPS_CPU_ISA_M64R1);
1017
			break;
H
Huacai Chen 已提交
1018 1019 1020 1021 1022
		case PRID_REV_LOONGSON3B_R1:
		case PRID_REV_LOONGSON3B_R2:
			c->cputype = CPU_LOONGSON3;
			__cpu_name[cpu] = "ICT Loongson-3";
			set_elf_platform(cpu, "loongson3b");
1023
			set_isa(c, MIPS_CPU_ISA_M64R1);
H
Huacai Chen 已提交
1024
			break;
1025 1026
		}

1027 1028 1029 1030
		c->options = R4K_OPTS |
			     MIPS_CPU_FPU | MIPS_CPU_LLSC |
			     MIPS_CPU_32FPR;
		c->tlbsize = 64;
1031
		c->writecombine = _CACHE_UNCACHED_ACCELERATED;
1032
		break;
1033
	case PRID_IMP_LOONGSON_32:  /* Loongson-1 */
1034
		decode_configs(c);
1035

1036
		c->cputype = CPU_LOONGSON1;
L
Linus Torvalds 已提交
1037

1038 1039 1040
		switch (c->processor_id & PRID_REV_MASK) {
		case PRID_REV_LOONGSON1B:
			__cpu_name[cpu] = "Loongson 1B";
1041 1042
			break;
		}
1043

1044
		break;
L
Linus Torvalds 已提交
1045 1046 1047
	}
}

1048
static inline void cpu_probe_mips(struct cpuinfo_mips *c, unsigned int cpu)
L
Linus Torvalds 已提交
1049
{
1050
	c->writecombine = _CACHE_UNCACHED_ACCELERATED;
1051
	switch (c->processor_id & PRID_IMP_MASK) {
1052 1053 1054 1055 1056
	case PRID_IMP_QEMU_GENERIC:
		c->writecombine = _CACHE_UNCACHED;
		c->cputype = CPU_QEMU_GENERIC;
		__cpu_name[cpu] = "MIPS GENERIC QEMU";
		break;
L
Linus Torvalds 已提交
1057 1058
	case PRID_IMP_4KC:
		c->cputype = CPU_4KC;
1059
		c->writecombine = _CACHE_UNCACHED;
1060
		__cpu_name[cpu] = "MIPS 4Kc";
L
Linus Torvalds 已提交
1061 1062
		break;
	case PRID_IMP_4KEC:
1063 1064
	case PRID_IMP_4KECR2:
		c->cputype = CPU_4KEC;
1065
		c->writecombine = _CACHE_UNCACHED;
1066
		__cpu_name[cpu] = "MIPS 4KEc";
1067
		break;
L
Linus Torvalds 已提交
1068
	case PRID_IMP_4KSC:
R
Ralf Baechle 已提交
1069
	case PRID_IMP_4KSD:
L
Linus Torvalds 已提交
1070
		c->cputype = CPU_4KSC;
1071
		c->writecombine = _CACHE_UNCACHED;
1072
		__cpu_name[cpu] = "MIPS 4KSc";
L
Linus Torvalds 已提交
1073 1074 1075
		break;
	case PRID_IMP_5KC:
		c->cputype = CPU_5KC;
1076
		c->writecombine = _CACHE_UNCACHED;
1077
		__cpu_name[cpu] = "MIPS 5Kc";
L
Linus Torvalds 已提交
1078
		break;
L
Leonid Yegoshin 已提交
1079 1080
	case PRID_IMP_5KE:
		c->cputype = CPU_5KE;
1081
		c->writecombine = _CACHE_UNCACHED;
L
Leonid Yegoshin 已提交
1082 1083
		__cpu_name[cpu] = "MIPS 5KE";
		break;
L
Linus Torvalds 已提交
1084 1085
	case PRID_IMP_20KC:
		c->cputype = CPU_20KC;
1086
		c->writecombine = _CACHE_UNCACHED;
1087
		__cpu_name[cpu] = "MIPS 20Kc";
L
Linus Torvalds 已提交
1088 1089 1090
		break;
	case PRID_IMP_24K:
		c->cputype = CPU_24K;
1091
		c->writecombine = _CACHE_UNCACHED;
1092
		__cpu_name[cpu] = "MIPS 24Kc";
L
Linus Torvalds 已提交
1093
		break;
1094 1095
	case PRID_IMP_24KE:
		c->cputype = CPU_24K;
1096
		c->writecombine = _CACHE_UNCACHED;
1097 1098
		__cpu_name[cpu] = "MIPS 24KEc";
		break;
L
Linus Torvalds 已提交
1099 1100
	case PRID_IMP_25KF:
		c->cputype = CPU_25KF;
1101
		c->writecombine = _CACHE_UNCACHED;
1102
		__cpu_name[cpu] = "MIPS 25Kc";
L
Linus Torvalds 已提交
1103
		break;
R
Ralf Baechle 已提交
1104 1105
	case PRID_IMP_34K:
		c->cputype = CPU_34K;
1106
		c->writecombine = _CACHE_UNCACHED;
1107
		__cpu_name[cpu] = "MIPS 34Kc";
R
Ralf Baechle 已提交
1108
		break;
1109 1110
	case PRID_IMP_74K:
		c->cputype = CPU_74K;
1111
		c->writecombine = _CACHE_UNCACHED;
1112
		__cpu_name[cpu] = "MIPS 74Kc";
1113
		break;
1114 1115
	case PRID_IMP_M14KC:
		c->cputype = CPU_M14KC;
1116
		c->writecombine = _CACHE_UNCACHED;
1117 1118
		__cpu_name[cpu] = "MIPS M14Kc";
		break;
1119 1120
	case PRID_IMP_M14KEC:
		c->cputype = CPU_M14KEC;
1121
		c->writecombine = _CACHE_UNCACHED;
1122 1123
		__cpu_name[cpu] = "MIPS M14KEc";
		break;
1124 1125
	case PRID_IMP_1004K:
		c->cputype = CPU_1004K;
1126
		c->writecombine = _CACHE_UNCACHED;
1127
		__cpu_name[cpu] = "MIPS 1004Kc";
1128
		break;
1129
	case PRID_IMP_1074K:
1130
		c->cputype = CPU_1074K;
1131
		c->writecombine = _CACHE_UNCACHED;
1132 1133
		__cpu_name[cpu] = "MIPS 1074Kc";
		break;
1134 1135 1136 1137 1138 1139 1140 1141
	case PRID_IMP_INTERAPTIV_UP:
		c->cputype = CPU_INTERAPTIV;
		__cpu_name[cpu] = "MIPS interAptiv";
		break;
	case PRID_IMP_INTERAPTIV_MP:
		c->cputype = CPU_INTERAPTIV;
		__cpu_name[cpu] = "MIPS interAptiv (multi)";
		break;
1142 1143 1144 1145 1146 1147 1148 1149
	case PRID_IMP_PROAPTIV_UP:
		c->cputype = CPU_PROAPTIV;
		__cpu_name[cpu] = "MIPS proAptiv";
		break;
	case PRID_IMP_PROAPTIV_MP:
		c->cputype = CPU_PROAPTIV;
		__cpu_name[cpu] = "MIPS proAptiv (multi)";
		break;
J
James Hogan 已提交
1150 1151 1152 1153
	case PRID_IMP_P5600:
		c->cputype = CPU_P5600;
		__cpu_name[cpu] = "MIPS P5600";
		break;
1154 1155 1156 1157
	case PRID_IMP_I6400:
		c->cputype = CPU_I6400;
		__cpu_name[cpu] = "MIPS I6400";
		break;
1158 1159 1160 1161
	case PRID_IMP_M5150:
		c->cputype = CPU_M5150;
		__cpu_name[cpu] = "MIPS M5150";
		break;
L
Linus Torvalds 已提交
1162
	}
C
Chris Dearman 已提交
1163

L
Leonid Yegoshin 已提交
1164 1165
	decode_configs(c);

C
Chris Dearman 已提交
1166
	spram_config();
L
Linus Torvalds 已提交
1167 1168
}

1169
static inline void cpu_probe_alchemy(struct cpuinfo_mips *c, unsigned int cpu)
L
Linus Torvalds 已提交
1170
{
1171
	decode_configs(c);
1172
	switch (c->processor_id & PRID_IMP_MASK) {
L
Linus Torvalds 已提交
1173 1174
	case PRID_IMP_AU1_REV1:
	case PRID_IMP_AU1_REV2:
1175
		c->cputype = CPU_ALCHEMY;
L
Linus Torvalds 已提交
1176 1177
		switch ((c->processor_id >> 24) & 0xff) {
		case 0:
1178
			__cpu_name[cpu] = "Au1000";
L
Linus Torvalds 已提交
1179 1180
			break;
		case 1:
1181
			__cpu_name[cpu] = "Au1500";
L
Linus Torvalds 已提交
1182 1183
			break;
		case 2:
1184
			__cpu_name[cpu] = "Au1100";
L
Linus Torvalds 已提交
1185 1186
			break;
		case 3:
1187
			__cpu_name[cpu] = "Au1550";
L
Linus Torvalds 已提交
1188
			break;
P
Pete Popov 已提交
1189
		case 4:
1190
			__cpu_name[cpu] = "Au1200";
1191
			if ((c->processor_id & PRID_REV_MASK) == 2)
1192
				__cpu_name[cpu] = "Au1250";
1193 1194
			break;
		case 5:
1195
			__cpu_name[cpu] = "Au1210";
P
Pete Popov 已提交
1196
			break;
L
Linus Torvalds 已提交
1197
		default:
1198
			__cpu_name[cpu] = "Au1xxx";
L
Linus Torvalds 已提交
1199 1200 1201 1202 1203 1204
			break;
		}
		break;
	}
}

1205
static inline void cpu_probe_sibyte(struct cpuinfo_mips *c, unsigned int cpu)
L
Linus Torvalds 已提交
1206
{
1207
	decode_configs(c);
R
Ralf Baechle 已提交
1208

1209
	c->writecombine = _CACHE_UNCACHED_ACCELERATED;
1210
	switch (c->processor_id & PRID_IMP_MASK) {
L
Linus Torvalds 已提交
1211 1212
	case PRID_IMP_SB1:
		c->cputype = CPU_SB1;
1213
		__cpu_name[cpu] = "SiByte SB1";
L
Linus Torvalds 已提交
1214
		/* FPU in pass1 is known to have issues. */
1215
		if ((c->processor_id & PRID_REV_MASK) < 0x02)
1216
			c->options &= ~(MIPS_CPU_FPU | MIPS_CPU_32FPR);
L
Linus Torvalds 已提交
1217
		break;
A
Andrew Isaacson 已提交
1218 1219
	case PRID_IMP_SB1A:
		c->cputype = CPU_SB1A;
1220
		__cpu_name[cpu] = "SiByte SB1A";
A
Andrew Isaacson 已提交
1221
		break;
L
Linus Torvalds 已提交
1222 1223 1224
	}
}

1225
static inline void cpu_probe_sandcraft(struct cpuinfo_mips *c, unsigned int cpu)
L
Linus Torvalds 已提交
1226
{
1227
	decode_configs(c);
1228
	switch (c->processor_id & PRID_IMP_MASK) {
L
Linus Torvalds 已提交
1229 1230
	case PRID_IMP_SR71000:
		c->cputype = CPU_SR71000;
1231
		__cpu_name[cpu] = "Sandcraft SR71000";
L
Linus Torvalds 已提交
1232 1233 1234 1235 1236 1237
		c->scache.ways = 8;
		c->tlbsize = 64;
		break;
	}
}

1238
static inline void cpu_probe_nxp(struct cpuinfo_mips *c, unsigned int cpu)
1239 1240
{
	decode_configs(c);
1241
	switch (c->processor_id & PRID_IMP_MASK) {
1242 1243
	case PRID_IMP_PR4450:
		c->cputype = CPU_PR4450;
1244
		__cpu_name[cpu] = "Philips PR4450";
1245
		set_isa(c, MIPS_CPU_ISA_M32R1);
1246 1247 1248 1249
		break;
	}
}

1250
static inline void cpu_probe_broadcom(struct cpuinfo_mips *c, unsigned int cpu)
1251 1252
{
	decode_configs(c);
1253
	switch (c->processor_id & PRID_IMP_MASK) {
1254 1255
	case PRID_IMP_BMIPS32_REV4:
	case PRID_IMP_BMIPS32_REV8:
1256 1257
		c->cputype = CPU_BMIPS32;
		__cpu_name[cpu] = "Broadcom BMIPS32";
1258
		set_elf_platform(cpu, "bmips32");
1259 1260 1261 1262 1263 1264
		break;
	case PRID_IMP_BMIPS3300:
	case PRID_IMP_BMIPS3300_ALT:
	case PRID_IMP_BMIPS3300_BUG:
		c->cputype = CPU_BMIPS3300;
		__cpu_name[cpu] = "Broadcom BMIPS3300";
1265
		set_elf_platform(cpu, "bmips3300");
1266 1267
		break;
	case PRID_IMP_BMIPS43XX: {
1268
		int rev = c->processor_id & PRID_REV_MASK;
1269 1270 1271 1272 1273

		if (rev >= PRID_REV_BMIPS4380_LO &&
				rev <= PRID_REV_BMIPS4380_HI) {
			c->cputype = CPU_BMIPS4380;
			__cpu_name[cpu] = "Broadcom BMIPS4380";
1274
			set_elf_platform(cpu, "bmips4380");
1275 1276 1277
		} else {
			c->cputype = CPU_BMIPS4350;
			__cpu_name[cpu] = "Broadcom BMIPS4350";
1278
			set_elf_platform(cpu, "bmips4350");
1279
		}
1280
		break;
1281 1282
	}
	case PRID_IMP_BMIPS5000:
1283
	case PRID_IMP_BMIPS5200:
1284 1285
		c->cputype = CPU_BMIPS5000;
		__cpu_name[cpu] = "Broadcom BMIPS5000";
1286
		set_elf_platform(cpu, "bmips5000");
1287
		c->options |= MIPS_CPU_ULRI;
1288
		break;
1289 1290 1291
	}
}

1292 1293 1294
static inline void cpu_probe_cavium(struct cpuinfo_mips *c, unsigned int cpu)
{
	decode_configs(c);
1295
	switch (c->processor_id & PRID_IMP_MASK) {
1296 1297 1298
	case PRID_IMP_CAVIUM_CN38XX:
	case PRID_IMP_CAVIUM_CN31XX:
	case PRID_IMP_CAVIUM_CN30XX:
1299 1300 1301
		c->cputype = CPU_CAVIUM_OCTEON;
		__cpu_name[cpu] = "Cavium Octeon";
		goto platform;
1302 1303 1304 1305
	case PRID_IMP_CAVIUM_CN58XX:
	case PRID_IMP_CAVIUM_CN56XX:
	case PRID_IMP_CAVIUM_CN50XX:
	case PRID_IMP_CAVIUM_CN52XX:
1306 1307 1308
		c->cputype = CPU_CAVIUM_OCTEON_PLUS;
		__cpu_name[cpu] = "Cavium Octeon+";
platform:
1309
		set_elf_platform(cpu, "octeon");
1310
		break;
1311
	case PRID_IMP_CAVIUM_CN61XX:
1312
	case PRID_IMP_CAVIUM_CN63XX:
1313 1314
	case PRID_IMP_CAVIUM_CN66XX:
	case PRID_IMP_CAVIUM_CN68XX:
1315
	case PRID_IMP_CAVIUM_CNF71XX:
1316 1317
		c->cputype = CPU_CAVIUM_OCTEON2;
		__cpu_name[cpu] = "Cavium Octeon II";
1318
		set_elf_platform(cpu, "octeon2");
1319
		break;
1320 1321 1322 1323 1324 1325
	case PRID_IMP_CAVIUM_CN70XX:
	case PRID_IMP_CAVIUM_CN78XX:
		c->cputype = CPU_CAVIUM_OCTEON3;
		__cpu_name[cpu] = "Cavium Octeon III";
		set_elf_platform(cpu, "octeon3");
		break;
1326 1327 1328 1329 1330 1331 1332
	default:
		printk(KERN_INFO "Unknown Octeon chip!\n");
		c->cputype = CPU_UNKNOWN;
		break;
	}
}

1333 1334 1335 1336 1337
static inline void cpu_probe_ingenic(struct cpuinfo_mips *c, unsigned int cpu)
{
	decode_configs(c);
	/* JZRISC does not implement the CP0 counter. */
	c->options &= ~MIPS_CPU_COUNTER;
1338
	BUG_ON(!__builtin_constant_p(cpu_has_counter) || cpu_has_counter);
1339
	switch (c->processor_id & PRID_IMP_MASK) {
1340 1341
	case PRID_IMP_JZRISC:
		c->cputype = CPU_JZRISC;
1342
		c->writecombine = _CACHE_UNCACHED_ACCELERATED;
1343 1344 1345 1346 1347 1348 1349 1350
		__cpu_name[cpu] = "Ingenic JZRISC";
		break;
	default:
		panic("Unknown Ingenic Processor ID!");
		break;
	}
}

1351 1352 1353 1354
static inline void cpu_probe_netlogic(struct cpuinfo_mips *c, int cpu)
{
	decode_configs(c);

1355
	if ((c->processor_id & PRID_IMP_MASK) == PRID_IMP_NETLOGIC_AU13XX) {
M
Manuel Lauss 已提交
1356 1357 1358 1359 1360 1361
		c->cputype = CPU_ALCHEMY;
		__cpu_name[cpu] = "Au1300";
		/* following stuff is not for Alchemy */
		return;
	}

R
Ralf Baechle 已提交
1362 1363
	c->options = (MIPS_CPU_TLB	 |
			MIPS_CPU_4KEX	 |
1364
			MIPS_CPU_COUNTER |
R
Ralf Baechle 已提交
1365 1366 1367
			MIPS_CPU_DIVEC	 |
			MIPS_CPU_WATCH	 |
			MIPS_CPU_EJTAG	 |
1368 1369
			MIPS_CPU_LLSC);

1370
	switch (c->processor_id & PRID_IMP_MASK) {
1371
	case PRID_IMP_NETLOGIC_XLP2XX:
1372
	case PRID_IMP_NETLOGIC_XLP9XX:
1373
	case PRID_IMP_NETLOGIC_XLP5XX:
1374 1375 1376 1377
		c->cputype = CPU_XLP;
		__cpu_name[cpu] = "Broadcom XLPII";
		break;

1378 1379
	case PRID_IMP_NETLOGIC_XLP8XX:
	case PRID_IMP_NETLOGIC_XLP3XX:
J
Jayachandran C 已提交
1380 1381 1382 1383
		c->cputype = CPU_XLP;
		__cpu_name[cpu] = "Netlogic XLP";
		break;

1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413
	case PRID_IMP_NETLOGIC_XLR732:
	case PRID_IMP_NETLOGIC_XLR716:
	case PRID_IMP_NETLOGIC_XLR532:
	case PRID_IMP_NETLOGIC_XLR308:
	case PRID_IMP_NETLOGIC_XLR532C:
	case PRID_IMP_NETLOGIC_XLR516C:
	case PRID_IMP_NETLOGIC_XLR508C:
	case PRID_IMP_NETLOGIC_XLR308C:
		c->cputype = CPU_XLR;
		__cpu_name[cpu] = "Netlogic XLR";
		break;

	case PRID_IMP_NETLOGIC_XLS608:
	case PRID_IMP_NETLOGIC_XLS408:
	case PRID_IMP_NETLOGIC_XLS404:
	case PRID_IMP_NETLOGIC_XLS208:
	case PRID_IMP_NETLOGIC_XLS204:
	case PRID_IMP_NETLOGIC_XLS108:
	case PRID_IMP_NETLOGIC_XLS104:
	case PRID_IMP_NETLOGIC_XLS616B:
	case PRID_IMP_NETLOGIC_XLS608B:
	case PRID_IMP_NETLOGIC_XLS416B:
	case PRID_IMP_NETLOGIC_XLS412B:
	case PRID_IMP_NETLOGIC_XLS408B:
	case PRID_IMP_NETLOGIC_XLS404B:
		c->cputype = CPU_XLR;
		__cpu_name[cpu] = "Netlogic XLS";
		break;

	default:
J
Jayachandran C 已提交
1414
		pr_info("Unknown Netlogic chip id [%02x]!\n",
1415 1416 1417 1418 1419
		       c->processor_id);
		c->cputype = CPU_XLR;
		break;
	}

J
Jayachandran C 已提交
1420
	if (c->cputype == CPU_XLP) {
1421
		set_isa(c, MIPS_CPU_ISA_M64R2);
J
Jayachandran C 已提交
1422 1423 1424 1425
		c->options |= (MIPS_CPU_FPU | MIPS_CPU_ULRI | MIPS_CPU_MCHECK);
		/* This will be updated again after all threads are woken up */
		c->tlbsize = ((read_c0_config6() >> 16) & 0xffff) + 1;
	} else {
1426
		set_isa(c, MIPS_CPU_ISA_M64R1);
J
Jayachandran C 已提交
1427 1428
		c->tlbsize = ((read_c0_config1() >> 25) & 0x3f) + 1;
	}
1429
	c->kscratch_mask = 0xf;
1430 1431
}

1432 1433 1434 1435 1436 1437
#ifdef CONFIG_64BIT
/* For use by uaccess.h */
u64 __ua_limit;
EXPORT_SYMBOL(__ua_limit);
#endif

1438
const char *__cpu_name[NR_CPUS];
1439
const char *__elf_platform;
1440

1441
void cpu_probe(void)
L
Linus Torvalds 已提交
1442 1443
{
	struct cpuinfo_mips *c = &current_cpu_data;
1444
	unsigned int cpu = smp_processor_id();
L
Linus Torvalds 已提交
1445

R
Ralf Baechle 已提交
1446
	c->processor_id = PRID_IMP_UNKNOWN;
L
Linus Torvalds 已提交
1447 1448
	c->fpu_id	= FPIR_IMP_NONE;
	c->cputype	= CPU_UNKNOWN;
1449
	c->writecombine = _CACHE_UNCACHED;
L
Linus Torvalds 已提交
1450

1451 1452 1453
	c->fpu_csr31	= FPU_CSR_RN;
	c->fpu_msk31	= FPU_CSR_RSVD | FPU_CSR_ABS2008 | FPU_CSR_NAN2008;

L
Linus Torvalds 已提交
1454
	c->processor_id = read_c0_prid();
1455
	switch (c->processor_id & PRID_COMP_MASK) {
L
Linus Torvalds 已提交
1456
	case PRID_COMP_LEGACY:
1457
		cpu_probe_legacy(c, cpu);
L
Linus Torvalds 已提交
1458 1459
		break;
	case PRID_COMP_MIPS:
1460
		cpu_probe_mips(c, cpu);
L
Linus Torvalds 已提交
1461 1462
		break;
	case PRID_COMP_ALCHEMY:
1463
		cpu_probe_alchemy(c, cpu);
L
Linus Torvalds 已提交
1464 1465
		break;
	case PRID_COMP_SIBYTE:
1466
		cpu_probe_sibyte(c, cpu);
L
Linus Torvalds 已提交
1467
		break;
1468
	case PRID_COMP_BROADCOM:
1469
		cpu_probe_broadcom(c, cpu);
1470
		break;
L
Linus Torvalds 已提交
1471
	case PRID_COMP_SANDCRAFT:
1472
		cpu_probe_sandcraft(c, cpu);
L
Linus Torvalds 已提交
1473
		break;
1474
	case PRID_COMP_NXP:
1475
		cpu_probe_nxp(c, cpu);
1476
		break;
1477 1478 1479
	case PRID_COMP_CAVIUM:
		cpu_probe_cavium(c, cpu);
		break;
1480 1481 1482
	case PRID_COMP_INGENIC_D0:
	case PRID_COMP_INGENIC_D1:
	case PRID_COMP_INGENIC_E1:
1483 1484
		cpu_probe_ingenic(c, cpu);
		break;
1485 1486 1487
	case PRID_COMP_NETLOGIC:
		cpu_probe_netlogic(c, cpu);
		break;
L
Linus Torvalds 已提交
1488
	}
1489

1490 1491 1492
	BUG_ON(!__cpu_name[cpu]);
	BUG_ON(c->cputype == CPU_UNKNOWN);

1493 1494 1495 1496 1497 1498 1499
	/*
	 * Platform code can force the cpu type to optimize code
	 * generation. In that case be sure the cpu type is correctly
	 * manually setup otherwise it could trigger some nasty bugs.
	 */
	BUG_ON(current_cpu_type() != c->cputype);

1500 1501 1502 1503
	if (mips_fpu_disabled)
		c->options &= ~MIPS_CPU_FPU;

	if (mips_dsp_disabled)
1504
		c->ases &= ~(MIPS_ASE_DSP | MIPS_ASE_DSP2P);
1505

1506 1507 1508 1509 1510 1511
	if (mips_htw_disabled) {
		c->options &= ~MIPS_CPU_HTW;
		write_c0_pwctl(read_c0_pwctl() &
			       ~(1 << MIPS_PWCTL_PWEN_SHIFT));
	}

1512 1513 1514 1515
	if (c->options & MIPS_CPU_FPU)
		cpu_set_fpu_opts(c);
	else
		cpu_set_nofpu_opts(c);
1516

1517 1518 1519 1520
	if (cpu_has_bp_ghist)
		write_c0_r10k_diag(read_c0_r10k_diag() |
				   R10K_DIAG_E_GHIST);

1521
	if (cpu_has_mips_r2_r6) {
R
Ralf Baechle 已提交
1522
		c->srsets = ((read_c0_srsctl() >> 26) & 0x0f) + 1;
1523 1524 1525
		/* R2 has Performance Counter Interrupt indicator */
		c->options |= MIPS_CPU_PCI;
	}
R
Ralf Baechle 已提交
1526 1527
	else
		c->srsets = 1;
1528

1529 1530 1531
	if (cpu_has_mips_r6)
		elf_hwcap |= HWCAP_MIPS_R6;

1532
	if (cpu_has_msa) {
P
Paul Burton 已提交
1533
		c->msa_id = cpu_get_msa_id();
1534 1535
		WARN(c->msa_id & MSA_IR_WRPF,
		     "Vector register partitioning unimplemented!");
1536
		elf_hwcap |= HWCAP_MIPS_MSA;
1537
	}
P
Paul Burton 已提交
1538

1539
	cpu_probe_vmbits(c);
1540 1541 1542 1543 1544

#ifdef CONFIG_64BIT
	if (cpu == 0)
		__ua_limit = ~((1ull << cpu_vmbits) - 1);
#endif
L
Linus Torvalds 已提交
1545 1546
}

1547
void cpu_report(void)
L
Linus Torvalds 已提交
1548 1549 1550
{
	struct cpuinfo_mips *c = &current_cpu_data;

1551 1552
	pr_info("CPU%d revision is: %08x (%s)\n",
		smp_processor_id(), c->processor_id, cpu_name_string());
L
Linus Torvalds 已提交
1553
	if (c->options & MIPS_CPU_FPU)
1554
		printk(KERN_INFO "FPU revision is: %08x\n", c->fpu_id);
P
Paul Burton 已提交
1555 1556
	if (cpu_has_msa)
		pr_info("MSA revision is: %08x\n", c->msa_id);
L
Linus Torvalds 已提交
1557
}