cpu-probe.c 25.6 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4
/*
 * Processor capabilities determination functions.
 *
 * Copyright (C) xxxx  the Anonymous
5
 * Copyright (C) 1994 - 2006 Ralf Baechle
6
 * Copyright (C) 2003, 2004  Maciej W. Rozycki
R
Ralf Baechle 已提交
7
 * Copyright (C) 2001, 2004, 2011, 2012	 MIPS Technologies, Inc.
L
Linus Torvalds 已提交
8 9 10 11 12 13 14 15 16
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License
 * as published by the Free Software Foundation; either version
 * 2 of the License, or (at your option) any later version.
 */
#include <linux/init.h>
#include <linux/kernel.h>
#include <linux/ptrace.h>
17
#include <linux/smp.h>
L
Linus Torvalds 已提交
18
#include <linux/stddef.h>
19
#include <linux/export.h>
L
Linus Torvalds 已提交
20

21
#include <asm/bugs.h>
L
Linus Torvalds 已提交
22
#include <asm/cpu.h>
23
#include <asm/cpu-type.h>
L
Linus Torvalds 已提交
24 25
#include <asm/fpu.h>
#include <asm/mipsregs.h>
26
#include <asm/watch.h>
27
#include <asm/elf.h>
28
#include <asm/spram.h>
29 30
#include <asm/uaccess.h>

31
static int mips_fpu_disabled;
32 33 34 35 36 37 38 39 40 41 42

static int __init fpu_disable(char *s)
{
	cpu_data[0].options &= ~MIPS_CPU_FPU;
	mips_fpu_disabled = 1;

	return 1;
}

__setup("nofpu", fpu_disable);

43
int mips_dsp_disabled;
44 45 46

static int __init dsp_disable(char *s)
{
47
	cpu_data[0].ases &= ~(MIPS_ASE_DSP | MIPS_ASE_DSP2P);
48 49 50 51 52 53 54
	mips_dsp_disabled = 1;

	return 1;
}

__setup("nodsp", dsp_disable);

M
Marc St-Jean 已提交
55 56 57 58
static inline void check_errata(void)
{
	struct cpuinfo_mips *c = &current_cpu_data;

59
	switch (current_cpu_type()) {
M
Marc St-Jean 已提交
60 61 62 63 64 65 66 67 68 69 70 71 72 73
	case CPU_34K:
		/*
		 * Erratum "RPS May Cause Incorrect Instruction Execution"
		 * This code only handles VPE0, any SMP/SMTC/RTOS code
		 * making use of VPE1 will be responsable for that VPE.
		 */
		if ((c->processor_id & PRID_REV_MASK) <= PRID_REV_34K_V1_0_2)
			write_c0_config7(read_c0_config7() | MIPS_CONF7_RPS);
		break;
	default:
		break;
	}
}

L
Linus Torvalds 已提交
74 75
void __init check_bugs32(void)
{
M
Marc St-Jean 已提交
76
	check_errata();
L
Linus Torvalds 已提交
77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100
}

/*
 * Probe whether cpu has config register by trying to play with
 * alternate cache bit and see whether it matters.
 * It's used by cpu_probe to distinguish between R3000A and R3081.
 */
static inline int cpu_has_confreg(void)
{
#ifdef CONFIG_CPU_R3000
	extern unsigned long r3k_cache_size(unsigned long);
	unsigned long size1, size2;
	unsigned long cfg = read_c0_conf();

	size1 = r3k_cache_size(ST0_ISC);
	write_c0_conf(cfg ^ R30XX_CONF_AC);
	size2 = r3k_cache_size(ST0_ISC);
	write_c0_conf(cfg);
	return size1 != size2;
#else
	return 0;
#endif
}

101 102 103 104 105 106
static inline void set_elf_platform(int cpu, const char *plat)
{
	if (cpu == 0)
		__elf_platform = plat;
}

L
Linus Torvalds 已提交
107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125
/*
 * Get the FPU Implementation/Revision.
 */
static inline unsigned long cpu_get_fpu_id(void)
{
	unsigned long tmp, fpu_id;

	tmp = read_c0_status();
	__enable_fpu();
	fpu_id = read_32bit_cp1_register(CP1_REVISION);
	write_c0_status(tmp);
	return fpu_id;
}

/*
 * Check the CPU has an FPU the official way.
 */
static inline int __cpu_has_fpu(void)
{
126
	return ((cpu_get_fpu_id() & FPIR_IMP_MASK) != FPIR_IMP_NONE);
L
Linus Torvalds 已提交
127 128
}

129 130 131
static inline void cpu_probe_vmbits(struct cpuinfo_mips *c)
{
#ifdef __NEED_VMBITS_PROBE
132
	write_c0_entryhi(0x3fffffffffffe000ULL);
133
	back_to_back_c0_hazard();
134
	c->vmbits = fls64(read_c0_entryhi() & 0x3fffffffffffe000ULL);
135 136 137
#endif
}

138
static void set_isa(struct cpuinfo_mips *c, unsigned int isa)
139 140 141 142 143 144 145 146 147 148 149
{
	switch (isa) {
	case MIPS_CPU_ISA_M64R2:
		c->isa_level |= MIPS_CPU_ISA_M32R2 | MIPS_CPU_ISA_M64R2;
	case MIPS_CPU_ISA_M64R1:
		c->isa_level |= MIPS_CPU_ISA_M32R1 | MIPS_CPU_ISA_M64R1;
	case MIPS_CPU_ISA_V:
		c->isa_level |= MIPS_CPU_ISA_V;
	case MIPS_CPU_ISA_IV:
		c->isa_level |= MIPS_CPU_ISA_IV;
	case MIPS_CPU_ISA_III:
150
		c->isa_level |= MIPS_CPU_ISA_II | MIPS_CPU_ISA_III;
151 152 153 154 155 156 157 158 159 160 161 162
		break;

	case MIPS_CPU_ISA_M32R2:
		c->isa_level |= MIPS_CPU_ISA_M32R2;
	case MIPS_CPU_ISA_M32R1:
		c->isa_level |= MIPS_CPU_ISA_M32R1;
	case MIPS_CPU_ISA_II:
		c->isa_level |= MIPS_CPU_ISA_II;
		break;
	}
}

163
static char unknown_isa[] = KERN_ERR \
164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179
	"Unsupported ISA type, c0.config0: %d.";

static inline unsigned int decode_config0(struct cpuinfo_mips *c)
{
	unsigned int config0;
	int isa;

	config0 = read_c0_config();

	if (((config0 & MIPS_CONF_MT) >> 7) == 1)
		c->options |= MIPS_CPU_TLB;
	isa = (config0 & MIPS_CONF_AT) >> 13;
	switch (isa) {
	case 0:
		switch ((config0 & MIPS_CONF_AR) >> 10) {
		case 0:
180
			set_isa(c, MIPS_CPU_ISA_M32R1);
181 182
			break;
		case 1:
183
			set_isa(c, MIPS_CPU_ISA_M32R2);
184 185 186 187 188 189 190 191
			break;
		default:
			goto unknown;
		}
		break;
	case 2:
		switch ((config0 & MIPS_CONF_AR) >> 10) {
		case 0:
192
			set_isa(c, MIPS_CPU_ISA_M64R1);
193 194
			break;
		case 1:
195
			set_isa(c, MIPS_CPU_ISA_M64R2);
196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252
			break;
		default:
			goto unknown;
		}
		break;
	default:
		goto unknown;
	}

	return config0 & MIPS_CONF_M;

unknown:
	panic(unknown_isa, config0);
}

static inline unsigned int decode_config1(struct cpuinfo_mips *c)
{
	unsigned int config1;

	config1 = read_c0_config1();

	if (config1 & MIPS_CONF1_MD)
		c->ases |= MIPS_ASE_MDMX;
	if (config1 & MIPS_CONF1_WR)
		c->options |= MIPS_CPU_WATCH;
	if (config1 & MIPS_CONF1_CA)
		c->ases |= MIPS_ASE_MIPS16;
	if (config1 & MIPS_CONF1_EP)
		c->options |= MIPS_CPU_EJTAG;
	if (config1 & MIPS_CONF1_FP) {
		c->options |= MIPS_CPU_FPU;
		c->options |= MIPS_CPU_32FPR;
	}
	if (cpu_has_tlb)
		c->tlbsize = ((config1 & MIPS_CONF1_TLBS) >> 25) + 1;

	return config1 & MIPS_CONF_M;
}

static inline unsigned int decode_config2(struct cpuinfo_mips *c)
{
	unsigned int config2;

	config2 = read_c0_config2();

	if (config2 & MIPS_CONF2_SL)
		c->scache.flags &= ~MIPS_CACHE_NOT_PRESENT;

	return config2 & MIPS_CONF_M;
}

static inline unsigned int decode_config3(struct cpuinfo_mips *c)
{
	unsigned int config3;

	config3 = read_c0_config3();

253
	if (config3 & MIPS_CONF3_SM) {
254
		c->ases |= MIPS_ASE_SMARTMIPS;
255 256 257 258
		c->options |= MIPS_CPU_RIXI;
	}
	if (config3 & MIPS_CONF3_RXI)
		c->options |= MIPS_CPU_RIXI;
259 260
	if (config3 & MIPS_CONF3_DSP)
		c->ases |= MIPS_ASE_DSP;
261 262
	if (config3 & MIPS_CONF3_DSP2P)
		c->ases |= MIPS_ASE_DSP2P;
263 264 265 266 267 268 269 270
	if (config3 & MIPS_CONF3_VINT)
		c->options |= MIPS_CPU_VINT;
	if (config3 & MIPS_CONF3_VEIC)
		c->options |= MIPS_CPU_VEIC;
	if (config3 & MIPS_CONF3_MT)
		c->ases |= MIPS_ASE_MIPSMT;
	if (config3 & MIPS_CONF3_ULRI)
		c->options |= MIPS_CPU_ULRI;
271 272
	if (config3 & MIPS_CONF3_ISA)
		c->options |= MIPS_CPU_MICROMIPS;
273 274
	if (config3 & MIPS_CONF3_VZ)
		c->ases |= MIPS_ASE_VZ;
275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293

	return config3 & MIPS_CONF_M;
}

static inline unsigned int decode_config4(struct cpuinfo_mips *c)
{
	unsigned int config4;

	config4 = read_c0_config4();

	if ((config4 & MIPS_CONF4_MMUEXTDEF) == MIPS_CONF4_MMUEXTDEF_MMUSIZEEXT
	    && cpu_has_tlb)
		c->tlbsize += (config4 & MIPS_CONF4_MMUSIZEEXT) * 0x40;

	c->kscratch_mask = (config4 >> 16) & 0xff;

	return config4 & MIPS_CONF_M;
}

294 295 296 297 298 299 300 301 302 303 304
static inline unsigned int decode_config5(struct cpuinfo_mips *c)
{
	unsigned int config5;

	config5 = read_c0_config5();
	config5 &= ~MIPS_CONF5_UFR;
	write_c0_config5(config5);

	return config5 & MIPS_CONF_M;
}

305
static void decode_configs(struct cpuinfo_mips *c)
306 307 308 309 310 311 312 313 314 315
{
	int ok;

	/* MIPS32 or MIPS64 compliant CPU.  */
	c->options = MIPS_CPU_4KEX | MIPS_CPU_4K_CACHE | MIPS_CPU_COUNTER |
		     MIPS_CPU_DIVEC | MIPS_CPU_LLSC | MIPS_CPU_MCHECK;

	c->scache.flags = MIPS_CACHE_NOT_PRESENT;

	ok = decode_config0(c);			/* Read Config registers.  */
R
Ralf Baechle 已提交
316
	BUG_ON(!ok);				/* Arch spec violation!	 */
317 318 319 320 321 322 323 324
	if (ok)
		ok = decode_config1(c);
	if (ok)
		ok = decode_config2(c);
	if (ok)
		ok = decode_config3(c);
	if (ok)
		ok = decode_config4(c);
325 326
	if (ok)
		ok = decode_config5(c);
327 328 329 330 331 332 333

	mips_probe_watch_registers(c);

	if (cpu_has_mips_r2)
		c->core = read_c0_ebase() & 0x3ff;
}

R
Ralf Baechle 已提交
334
#define R4K_OPTS (MIPS_CPU_TLB | MIPS_CPU_4KEX | MIPS_CPU_4K_CACHE \
L
Linus Torvalds 已提交
335 336
		| MIPS_CPU_COUNTER)

337
static inline void cpu_probe_legacy(struct cpuinfo_mips *c, unsigned int cpu)
L
Linus Torvalds 已提交
338
{
339
	switch (c->processor_id & PRID_IMP_MASK) {
L
Linus Torvalds 已提交
340 341
	case PRID_IMP_R2000:
		c->cputype = CPU_R2000;
342
		__cpu_name[cpu] = "R2000";
R
Ralf Baechle 已提交
343
		c->options = MIPS_CPU_TLB | MIPS_CPU_3K_CACHE |
S
Steven J. Hill 已提交
344
			     MIPS_CPU_NOFPUEX;
L
Linus Torvalds 已提交
345 346 347 348 349
		if (__cpu_has_fpu())
			c->options |= MIPS_CPU_FPU;
		c->tlbsize = 64;
		break;
	case PRID_IMP_R3000:
350
		if ((c->processor_id & PRID_REV_MASK) == PRID_REV_R3000A) {
351
			if (cpu_has_confreg()) {
L
Linus Torvalds 已提交
352
				c->cputype = CPU_R3081E;
353 354
				__cpu_name[cpu] = "R3081";
			} else {
L
Linus Torvalds 已提交
355
				c->cputype = CPU_R3000A;
356 357 358
				__cpu_name[cpu] = "R3000A";
			}
		} else {
L
Linus Torvalds 已提交
359
			c->cputype = CPU_R3000;
360 361
			__cpu_name[cpu] = "R3000";
		}
R
Ralf Baechle 已提交
362
		c->options = MIPS_CPU_TLB | MIPS_CPU_3K_CACHE |
S
Steven J. Hill 已提交
363
			     MIPS_CPU_NOFPUEX;
L
Linus Torvalds 已提交
364 365 366 367 368 369
		if (__cpu_has_fpu())
			c->options |= MIPS_CPU_FPU;
		c->tlbsize = 64;
		break;
	case PRID_IMP_R4000:
		if (read_c0_config() & CONF_SC) {
370 371
			if ((c->processor_id & PRID_REV_MASK) >=
			    PRID_REV_R4400) {
L
Linus Torvalds 已提交
372
				c->cputype = CPU_R4400PC;
373 374
				__cpu_name[cpu] = "R4400PC";
			} else {
L
Linus Torvalds 已提交
375
				c->cputype = CPU_R4000PC;
376 377
				__cpu_name[cpu] = "R4000PC";
			}
L
Linus Torvalds 已提交
378
		} else {
379 380
			if ((c->processor_id & PRID_REV_MASK) >=
			    PRID_REV_R4400) {
L
Linus Torvalds 已提交
381
				c->cputype = CPU_R4400SC;
382 383
				__cpu_name[cpu] = "R4400SC";
			} else {
L
Linus Torvalds 已提交
384
				c->cputype = CPU_R4000SC;
385 386
				__cpu_name[cpu] = "R4000SC";
			}
L
Linus Torvalds 已提交
387 388
		}

389
		set_isa(c, MIPS_CPU_ISA_III);
L
Linus Torvalds 已提交
390
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
391 392
			     MIPS_CPU_WATCH | MIPS_CPU_VCE |
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
393 394 395
		c->tlbsize = 48;
		break;
	case PRID_IMP_VR41XX:
396 397 398
		set_isa(c, MIPS_CPU_ISA_III);
		c->options = R4K_OPTS;
		c->tlbsize = 32;
L
Linus Torvalds 已提交
399 400 401
		switch (c->processor_id & 0xf0) {
		case PRID_REV_VR4111:
			c->cputype = CPU_VR4111;
402
			__cpu_name[cpu] = "NEC VR4111";
L
Linus Torvalds 已提交
403 404 405
			break;
		case PRID_REV_VR4121:
			c->cputype = CPU_VR4121;
406
			__cpu_name[cpu] = "NEC VR4121";
L
Linus Torvalds 已提交
407 408
			break;
		case PRID_REV_VR4122:
409
			if ((c->processor_id & 0xf) < 0x3) {
L
Linus Torvalds 已提交
410
				c->cputype = CPU_VR4122;
411 412
				__cpu_name[cpu] = "NEC VR4122";
			} else {
L
Linus Torvalds 已提交
413
				c->cputype = CPU_VR4181A;
414 415
				__cpu_name[cpu] = "NEC VR4181A";
			}
L
Linus Torvalds 已提交
416 417
			break;
		case PRID_REV_VR4130:
418
			if ((c->processor_id & 0xf) < 0x4) {
L
Linus Torvalds 已提交
419
				c->cputype = CPU_VR4131;
420 421
				__cpu_name[cpu] = "NEC VR4131";
			} else {
L
Linus Torvalds 已提交
422
				c->cputype = CPU_VR4133;
423
				c->options |= MIPS_CPU_LLSC;
424 425
				__cpu_name[cpu] = "NEC VR4133";
			}
L
Linus Torvalds 已提交
426 427 428 429
			break;
		default:
			printk(KERN_INFO "Unexpected CPU of NEC VR4100 series\n");
			c->cputype = CPU_VR41XX;
430
			__cpu_name[cpu] = "NEC Vr41xx";
L
Linus Torvalds 已提交
431 432 433 434 435
			break;
		}
		break;
	case PRID_IMP_R4300:
		c->cputype = CPU_R4300;
436
		__cpu_name[cpu] = "R4300";
437
		set_isa(c, MIPS_CPU_ISA_III);
L
Linus Torvalds 已提交
438
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
439
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
440 441 442 443
		c->tlbsize = 32;
		break;
	case PRID_IMP_R4600:
		c->cputype = CPU_R4600;
444
		__cpu_name[cpu] = "R4600";
445
		set_isa(c, MIPS_CPU_ISA_III);
T
Thiemo Seufer 已提交
446 447
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
448 449 450
		c->tlbsize = 48;
		break;
	#if 0
S
Steven J. Hill 已提交
451
	case PRID_IMP_R4650:
L
Linus Torvalds 已提交
452 453 454 455 456 457
		/*
		 * This processor doesn't have an MMU, so it's not
		 * "real easy" to run Linux on it. It is left purely
		 * for documentation.  Commented out because it shares
		 * it's c0_prid id number with the TX3900.
		 */
458
		c->cputype = CPU_R4650;
459
		__cpu_name[cpu] = "R4650";
460
		set_isa(c, MIPS_CPU_ISA_III);
L
Linus Torvalds 已提交
461
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_LLSC;
S
Steven J. Hill 已提交
462
		c->tlbsize = 48;
L
Linus Torvalds 已提交
463 464 465
		break;
	#endif
	case PRID_IMP_TX39:
R
Ralf Baechle 已提交
466
		c->options = MIPS_CPU_TLB | MIPS_CPU_TX39_CACHE;
L
Linus Torvalds 已提交
467 468 469

		if ((c->processor_id & 0xf0) == (PRID_REV_TX3927 & 0xf0)) {
			c->cputype = CPU_TX3927;
470
			__cpu_name[cpu] = "TX3927";
L
Linus Torvalds 已提交
471 472
			c->tlbsize = 64;
		} else {
473
			switch (c->processor_id & PRID_REV_MASK) {
L
Linus Torvalds 已提交
474 475
			case PRID_REV_TX3912:
				c->cputype = CPU_TX3912;
476
				__cpu_name[cpu] = "TX3912";
L
Linus Torvalds 已提交
477 478 479 480
				c->tlbsize = 32;
				break;
			case PRID_REV_TX3922:
				c->cputype = CPU_TX3922;
481
				__cpu_name[cpu] = "TX3922";
L
Linus Torvalds 已提交
482 483 484 485 486 487 488
				c->tlbsize = 64;
				break;
			}
		}
		break;
	case PRID_IMP_R4700:
		c->cputype = CPU_R4700;
489
		__cpu_name[cpu] = "R4700";
490
		set_isa(c, MIPS_CPU_ISA_III);
L
Linus Torvalds 已提交
491
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
492
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
493 494 495 496
		c->tlbsize = 48;
		break;
	case PRID_IMP_TX49:
		c->cputype = CPU_TX49XX;
497
		__cpu_name[cpu] = "R49XX";
498
		set_isa(c, MIPS_CPU_ISA_III);
L
Linus Torvalds 已提交
499 500 501 502 503 504 505
		c->options = R4K_OPTS | MIPS_CPU_LLSC;
		if (!(c->processor_id & 0x08))
			c->options |= MIPS_CPU_FPU | MIPS_CPU_32FPR;
		c->tlbsize = 48;
		break;
	case PRID_IMP_R5000:
		c->cputype = CPU_R5000;
506
		__cpu_name[cpu] = "R5000";
507
		set_isa(c, MIPS_CPU_ISA_IV);
L
Linus Torvalds 已提交
508
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
509
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
510 511 512 513
		c->tlbsize = 48;
		break;
	case PRID_IMP_R5432:
		c->cputype = CPU_R5432;
514
		__cpu_name[cpu] = "R5432";
515
		set_isa(c, MIPS_CPU_ISA_IV);
L
Linus Torvalds 已提交
516
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
517
			     MIPS_CPU_WATCH | MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
518 519 520 521
		c->tlbsize = 48;
		break;
	case PRID_IMP_R5500:
		c->cputype = CPU_R5500;
522
		__cpu_name[cpu] = "R5500";
523
		set_isa(c, MIPS_CPU_ISA_IV);
L
Linus Torvalds 已提交
524
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
525
			     MIPS_CPU_WATCH | MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
526 527 528 529
		c->tlbsize = 48;
		break;
	case PRID_IMP_NEVADA:
		c->cputype = CPU_NEVADA;
530
		__cpu_name[cpu] = "Nevada";
531
		set_isa(c, MIPS_CPU_ISA_IV);
L
Linus Torvalds 已提交
532
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
533
			     MIPS_CPU_DIVEC | MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
534 535 536 537
		c->tlbsize = 48;
		break;
	case PRID_IMP_R6000:
		c->cputype = CPU_R6000;
538
		__cpu_name[cpu] = "R6000";
539
		set_isa(c, MIPS_CPU_ISA_II);
L
Linus Torvalds 已提交
540
		c->options = MIPS_CPU_TLB | MIPS_CPU_FPU |
S
Steven J. Hill 已提交
541
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
542 543 544 545
		c->tlbsize = 32;
		break;
	case PRID_IMP_R6000A:
		c->cputype = CPU_R6000A;
546
		__cpu_name[cpu] = "R6000A";
547
		set_isa(c, MIPS_CPU_ISA_II);
L
Linus Torvalds 已提交
548
		c->options = MIPS_CPU_TLB | MIPS_CPU_FPU |
S
Steven J. Hill 已提交
549
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
550 551 552 553
		c->tlbsize = 32;
		break;
	case PRID_IMP_RM7000:
		c->cputype = CPU_RM7000;
554
		__cpu_name[cpu] = "RM7000";
555
		set_isa(c, MIPS_CPU_ISA_IV);
L
Linus Torvalds 已提交
556
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
557
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
558
		/*
R
Ralf Baechle 已提交
559
		 * Undocumented RM7000:	 Bit 29 in the info register of
L
Linus Torvalds 已提交
560 561 562
		 * the RM7000 v2.0 indicates if the TLB has 48 or 64
		 * entries.
		 *
R
Ralf Baechle 已提交
563 564
		 * 29	   1 =>	   64 entry JTLB
		 *	   0 =>	   48 entry JTLB
L
Linus Torvalds 已提交
565 566 567 568 569
		 */
		c->tlbsize = (read_c0_info() & (1 << 29)) ? 64 : 48;
		break;
	case PRID_IMP_RM9000:
		c->cputype = CPU_RM9000;
570
		__cpu_name[cpu] = "RM9000";
571
		set_isa(c, MIPS_CPU_ISA_IV);
L
Linus Torvalds 已提交
572
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
573
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
574 575 576 577
		/*
		 * Bit 29 in the info register of the RM9000
		 * indicates if the TLB has 48 or 64 entries.
		 *
R
Ralf Baechle 已提交
578 579
		 * 29	   1 =>	   64 entry JTLB
		 *	   0 =>	   48 entry JTLB
L
Linus Torvalds 已提交
580 581 582 583 584
		 */
		c->tlbsize = (read_c0_info() & (1 << 29)) ? 64 : 48;
		break;
	case PRID_IMP_R8000:
		c->cputype = CPU_R8000;
585
		__cpu_name[cpu] = "RM8000";
586
		set_isa(c, MIPS_CPU_ISA_IV);
L
Linus Torvalds 已提交
587
		c->options = MIPS_CPU_TLB | MIPS_CPU_4KEX |
S
Steven J. Hill 已提交
588 589
			     MIPS_CPU_FPU | MIPS_CPU_32FPR |
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
590 591 592 593
		c->tlbsize = 384;      /* has weird TLB: 3-way x 128 */
		break;
	case PRID_IMP_R10000:
		c->cputype = CPU_R10000;
594
		__cpu_name[cpu] = "R10000";
595
		set_isa(c, MIPS_CPU_ISA_IV);
596
		c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
S
Steven J. Hill 已提交
597
			     MIPS_CPU_FPU | MIPS_CPU_32FPR |
L
Linus Torvalds 已提交
598
			     MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
S
Steven J. Hill 已提交
599
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
600 601 602 603
		c->tlbsize = 64;
		break;
	case PRID_IMP_R12000:
		c->cputype = CPU_R12000;
604
		__cpu_name[cpu] = "R12000";
605
		set_isa(c, MIPS_CPU_ISA_IV);
606
		c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
S
Steven J. Hill 已提交
607
			     MIPS_CPU_FPU | MIPS_CPU_32FPR |
L
Linus Torvalds 已提交
608
			     MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
S
Steven J. Hill 已提交
609
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
610 611
		c->tlbsize = 64;
		break;
K
Kumba 已提交
612 613
	case PRID_IMP_R14000:
		c->cputype = CPU_R14000;
614
		__cpu_name[cpu] = "R14000";
615
		set_isa(c, MIPS_CPU_ISA_IV);
K
Kumba 已提交
616
		c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
S
Steven J. Hill 已提交
617
			     MIPS_CPU_FPU | MIPS_CPU_32FPR |
K
Kumba 已提交
618
			     MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
S
Steven J. Hill 已提交
619
			     MIPS_CPU_LLSC;
K
Kumba 已提交
620 621
		c->tlbsize = 64;
		break;
622 623
	case PRID_IMP_LOONGSON2:
		c->cputype = CPU_LOONGSON2;
624
		__cpu_name[cpu] = "ICT Loongson-2";
625 626 627 628 629 630 631 632 633 634

		switch (c->processor_id & PRID_REV_MASK) {
		case PRID_REV_LOONGSON2E:
			set_elf_platform(cpu, "loongson2e");
			break;
		case PRID_REV_LOONGSON2F:
			set_elf_platform(cpu, "loongson2f");
			break;
		}

635
		set_isa(c, MIPS_CPU_ISA_III);
636 637 638 639 640
		c->options = R4K_OPTS |
			     MIPS_CPU_FPU | MIPS_CPU_LLSC |
			     MIPS_CPU_32FPR;
		c->tlbsize = 64;
		break;
641 642
	case PRID_IMP_LOONGSON1:
		decode_configs(c);
643

644
		c->cputype = CPU_LOONGSON1;
L
Linus Torvalds 已提交
645

646 647 648
		switch (c->processor_id & PRID_REV_MASK) {
		case PRID_REV_LOONGSON1B:
			__cpu_name[cpu] = "Loongson 1B";
649 650
			break;
		}
651

652
		break;
L
Linus Torvalds 已提交
653 654 655
	}
}

656
static inline void cpu_probe_mips(struct cpuinfo_mips *c, unsigned int cpu)
L
Linus Torvalds 已提交
657
{
658
	decode_configs(c);
659
	switch (c->processor_id & PRID_IMP_MASK) {
L
Linus Torvalds 已提交
660 661
	case PRID_IMP_4KC:
		c->cputype = CPU_4KC;
662
		__cpu_name[cpu] = "MIPS 4Kc";
L
Linus Torvalds 已提交
663 664
		break;
	case PRID_IMP_4KEC:
665 666
	case PRID_IMP_4KECR2:
		c->cputype = CPU_4KEC;
667
		__cpu_name[cpu] = "MIPS 4KEc";
668
		break;
L
Linus Torvalds 已提交
669
	case PRID_IMP_4KSC:
R
Ralf Baechle 已提交
670
	case PRID_IMP_4KSD:
L
Linus Torvalds 已提交
671
		c->cputype = CPU_4KSC;
672
		__cpu_name[cpu] = "MIPS 4KSc";
L
Linus Torvalds 已提交
673 674 675
		break;
	case PRID_IMP_5KC:
		c->cputype = CPU_5KC;
676
		__cpu_name[cpu] = "MIPS 5Kc";
L
Linus Torvalds 已提交
677
		break;
L
Leonid Yegoshin 已提交
678 679 680 681
	case PRID_IMP_5KE:
		c->cputype = CPU_5KE;
		__cpu_name[cpu] = "MIPS 5KE";
		break;
L
Linus Torvalds 已提交
682 683
	case PRID_IMP_20KC:
		c->cputype = CPU_20KC;
684
		__cpu_name[cpu] = "MIPS 20Kc";
L
Linus Torvalds 已提交
685 686 687
		break;
	case PRID_IMP_24K:
		c->cputype = CPU_24K;
688
		__cpu_name[cpu] = "MIPS 24Kc";
L
Linus Torvalds 已提交
689
		break;
690 691 692 693
	case PRID_IMP_24KE:
		c->cputype = CPU_24K;
		__cpu_name[cpu] = "MIPS 24KEc";
		break;
L
Linus Torvalds 已提交
694 695
	case PRID_IMP_25KF:
		c->cputype = CPU_25KF;
696
		__cpu_name[cpu] = "MIPS 25Kc";
L
Linus Torvalds 已提交
697
		break;
R
Ralf Baechle 已提交
698 699
	case PRID_IMP_34K:
		c->cputype = CPU_34K;
700
		__cpu_name[cpu] = "MIPS 34Kc";
R
Ralf Baechle 已提交
701
		break;
702 703
	case PRID_IMP_74K:
		c->cputype = CPU_74K;
704
		__cpu_name[cpu] = "MIPS 74Kc";
705
		break;
706 707 708 709
	case PRID_IMP_M14KC:
		c->cputype = CPU_M14KC;
		__cpu_name[cpu] = "MIPS M14Kc";
		break;
710 711 712 713
	case PRID_IMP_M14KEC:
		c->cputype = CPU_M14KEC;
		__cpu_name[cpu] = "MIPS M14KEc";
		break;
714 715
	case PRID_IMP_1004K:
		c->cputype = CPU_1004K;
716
		__cpu_name[cpu] = "MIPS 1004Kc";
717
		break;
718 719 720 721
	case PRID_IMP_1074K:
		c->cputype = CPU_74K;
		__cpu_name[cpu] = "MIPS 1074Kc";
		break;
L
Linus Torvalds 已提交
722
	}
C
Chris Dearman 已提交
723 724

	spram_config();
L
Linus Torvalds 已提交
725 726
}

727
static inline void cpu_probe_alchemy(struct cpuinfo_mips *c, unsigned int cpu)
L
Linus Torvalds 已提交
728
{
729
	decode_configs(c);
730
	switch (c->processor_id & PRID_IMP_MASK) {
L
Linus Torvalds 已提交
731 732
	case PRID_IMP_AU1_REV1:
	case PRID_IMP_AU1_REV2:
733
		c->cputype = CPU_ALCHEMY;
L
Linus Torvalds 已提交
734 735
		switch ((c->processor_id >> 24) & 0xff) {
		case 0:
736
			__cpu_name[cpu] = "Au1000";
L
Linus Torvalds 已提交
737 738
			break;
		case 1:
739
			__cpu_name[cpu] = "Au1500";
L
Linus Torvalds 已提交
740 741
			break;
		case 2:
742
			__cpu_name[cpu] = "Au1100";
L
Linus Torvalds 已提交
743 744
			break;
		case 3:
745
			__cpu_name[cpu] = "Au1550";
L
Linus Torvalds 已提交
746
			break;
P
Pete Popov 已提交
747
		case 4:
748
			__cpu_name[cpu] = "Au1200";
749
			if ((c->processor_id & PRID_REV_MASK) == 2)
750
				__cpu_name[cpu] = "Au1250";
751 752
			break;
		case 5:
753
			__cpu_name[cpu] = "Au1210";
P
Pete Popov 已提交
754
			break;
L
Linus Torvalds 已提交
755
		default:
756
			__cpu_name[cpu] = "Au1xxx";
L
Linus Torvalds 已提交
757 758 759 760 761 762
			break;
		}
		break;
	}
}

763
static inline void cpu_probe_sibyte(struct cpuinfo_mips *c, unsigned int cpu)
L
Linus Torvalds 已提交
764
{
765
	decode_configs(c);
R
Ralf Baechle 已提交
766

767
	switch (c->processor_id & PRID_IMP_MASK) {
L
Linus Torvalds 已提交
768 769
	case PRID_IMP_SB1:
		c->cputype = CPU_SB1;
770
		__cpu_name[cpu] = "SiByte SB1";
L
Linus Torvalds 已提交
771
		/* FPU in pass1 is known to have issues. */
772
		if ((c->processor_id & PRID_REV_MASK) < 0x02)
773
			c->options &= ~(MIPS_CPU_FPU | MIPS_CPU_32FPR);
L
Linus Torvalds 已提交
774
		break;
A
Andrew Isaacson 已提交
775 776
	case PRID_IMP_SB1A:
		c->cputype = CPU_SB1A;
777
		__cpu_name[cpu] = "SiByte SB1A";
A
Andrew Isaacson 已提交
778
		break;
L
Linus Torvalds 已提交
779 780 781
	}
}

782
static inline void cpu_probe_sandcraft(struct cpuinfo_mips *c, unsigned int cpu)
L
Linus Torvalds 已提交
783
{
784
	decode_configs(c);
785
	switch (c->processor_id & PRID_IMP_MASK) {
L
Linus Torvalds 已提交
786 787
	case PRID_IMP_SR71000:
		c->cputype = CPU_SR71000;
788
		__cpu_name[cpu] = "Sandcraft SR71000";
L
Linus Torvalds 已提交
789 790 791 792 793 794
		c->scache.ways = 8;
		c->tlbsize = 64;
		break;
	}
}

795
static inline void cpu_probe_nxp(struct cpuinfo_mips *c, unsigned int cpu)
796 797
{
	decode_configs(c);
798
	switch (c->processor_id & PRID_IMP_MASK) {
799 800
	case PRID_IMP_PR4450:
		c->cputype = CPU_PR4450;
801
		__cpu_name[cpu] = "Philips PR4450";
802
		set_isa(c, MIPS_CPU_ISA_M32R1);
803 804 805 806
		break;
	}
}

807
static inline void cpu_probe_broadcom(struct cpuinfo_mips *c, unsigned int cpu)
808 809
{
	decode_configs(c);
810
	switch (c->processor_id & PRID_IMP_MASK) {
811 812
	case PRID_IMP_BMIPS32_REV4:
	case PRID_IMP_BMIPS32_REV8:
813 814
		c->cputype = CPU_BMIPS32;
		__cpu_name[cpu] = "Broadcom BMIPS32";
815
		set_elf_platform(cpu, "bmips32");
816 817 818 819 820 821
		break;
	case PRID_IMP_BMIPS3300:
	case PRID_IMP_BMIPS3300_ALT:
	case PRID_IMP_BMIPS3300_BUG:
		c->cputype = CPU_BMIPS3300;
		__cpu_name[cpu] = "Broadcom BMIPS3300";
822
		set_elf_platform(cpu, "bmips3300");
823 824
		break;
	case PRID_IMP_BMIPS43XX: {
825
		int rev = c->processor_id & PRID_REV_MASK;
826 827 828 829 830

		if (rev >= PRID_REV_BMIPS4380_LO &&
				rev <= PRID_REV_BMIPS4380_HI) {
			c->cputype = CPU_BMIPS4380;
			__cpu_name[cpu] = "Broadcom BMIPS4380";
831
			set_elf_platform(cpu, "bmips4380");
832 833 834
		} else {
			c->cputype = CPU_BMIPS4350;
			__cpu_name[cpu] = "Broadcom BMIPS4350";
835
			set_elf_platform(cpu, "bmips4350");
836
		}
837
		break;
838 839 840 841
	}
	case PRID_IMP_BMIPS5000:
		c->cputype = CPU_BMIPS5000;
		__cpu_name[cpu] = "Broadcom BMIPS5000";
842
		set_elf_platform(cpu, "bmips5000");
843
		c->options |= MIPS_CPU_ULRI;
844
		break;
845 846 847
	}
}

848 849 850
static inline void cpu_probe_cavium(struct cpuinfo_mips *c, unsigned int cpu)
{
	decode_configs(c);
851
	switch (c->processor_id & PRID_IMP_MASK) {
852 853 854
	case PRID_IMP_CAVIUM_CN38XX:
	case PRID_IMP_CAVIUM_CN31XX:
	case PRID_IMP_CAVIUM_CN30XX:
855 856 857
		c->cputype = CPU_CAVIUM_OCTEON;
		__cpu_name[cpu] = "Cavium Octeon";
		goto platform;
858 859 860 861
	case PRID_IMP_CAVIUM_CN58XX:
	case PRID_IMP_CAVIUM_CN56XX:
	case PRID_IMP_CAVIUM_CN50XX:
	case PRID_IMP_CAVIUM_CN52XX:
862 863 864
		c->cputype = CPU_CAVIUM_OCTEON_PLUS;
		__cpu_name[cpu] = "Cavium Octeon+";
platform:
865
		set_elf_platform(cpu, "octeon");
866
		break;
867
	case PRID_IMP_CAVIUM_CN61XX:
868
	case PRID_IMP_CAVIUM_CN63XX:
869 870
	case PRID_IMP_CAVIUM_CN66XX:
	case PRID_IMP_CAVIUM_CN68XX:
871
	case PRID_IMP_CAVIUM_CNF71XX:
872 873
		c->cputype = CPU_CAVIUM_OCTEON2;
		__cpu_name[cpu] = "Cavium Octeon II";
874
		set_elf_platform(cpu, "octeon2");
875
		break;
876 877 878 879 880 881
	case PRID_IMP_CAVIUM_CN70XX:
	case PRID_IMP_CAVIUM_CN78XX:
		c->cputype = CPU_CAVIUM_OCTEON3;
		__cpu_name[cpu] = "Cavium Octeon III";
		set_elf_platform(cpu, "octeon3");
		break;
882 883 884 885 886 887 888
	default:
		printk(KERN_INFO "Unknown Octeon chip!\n");
		c->cputype = CPU_UNKNOWN;
		break;
	}
}

889 890 891 892 893
static inline void cpu_probe_ingenic(struct cpuinfo_mips *c, unsigned int cpu)
{
	decode_configs(c);
	/* JZRISC does not implement the CP0 counter. */
	c->options &= ~MIPS_CPU_COUNTER;
894
	switch (c->processor_id & PRID_IMP_MASK) {
895 896 897 898 899 900 901 902 903 904
	case PRID_IMP_JZRISC:
		c->cputype = CPU_JZRISC;
		__cpu_name[cpu] = "Ingenic JZRISC";
		break;
	default:
		panic("Unknown Ingenic Processor ID!");
		break;
	}
}

905 906 907 908
static inline void cpu_probe_netlogic(struct cpuinfo_mips *c, int cpu)
{
	decode_configs(c);

909
	if ((c->processor_id & PRID_IMP_MASK) == PRID_IMP_NETLOGIC_AU13XX) {
M
Manuel Lauss 已提交
910 911 912 913 914 915
		c->cputype = CPU_ALCHEMY;
		__cpu_name[cpu] = "Au1300";
		/* following stuff is not for Alchemy */
		return;
	}

R
Ralf Baechle 已提交
916 917
	c->options = (MIPS_CPU_TLB	 |
			MIPS_CPU_4KEX	 |
918
			MIPS_CPU_COUNTER |
R
Ralf Baechle 已提交
919 920 921
			MIPS_CPU_DIVEC	 |
			MIPS_CPU_WATCH	 |
			MIPS_CPU_EJTAG	 |
922 923
			MIPS_CPU_LLSC);

924
	switch (c->processor_id & PRID_IMP_MASK) {
925 926 927 928 929
	case PRID_IMP_NETLOGIC_XLP2XX:
		c->cputype = CPU_XLP;
		__cpu_name[cpu] = "Broadcom XLPII";
		break;

930 931
	case PRID_IMP_NETLOGIC_XLP8XX:
	case PRID_IMP_NETLOGIC_XLP3XX:
J
Jayachandran C 已提交
932 933 934 935
		c->cputype = CPU_XLP;
		__cpu_name[cpu] = "Netlogic XLP";
		break;

936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965
	case PRID_IMP_NETLOGIC_XLR732:
	case PRID_IMP_NETLOGIC_XLR716:
	case PRID_IMP_NETLOGIC_XLR532:
	case PRID_IMP_NETLOGIC_XLR308:
	case PRID_IMP_NETLOGIC_XLR532C:
	case PRID_IMP_NETLOGIC_XLR516C:
	case PRID_IMP_NETLOGIC_XLR508C:
	case PRID_IMP_NETLOGIC_XLR308C:
		c->cputype = CPU_XLR;
		__cpu_name[cpu] = "Netlogic XLR";
		break;

	case PRID_IMP_NETLOGIC_XLS608:
	case PRID_IMP_NETLOGIC_XLS408:
	case PRID_IMP_NETLOGIC_XLS404:
	case PRID_IMP_NETLOGIC_XLS208:
	case PRID_IMP_NETLOGIC_XLS204:
	case PRID_IMP_NETLOGIC_XLS108:
	case PRID_IMP_NETLOGIC_XLS104:
	case PRID_IMP_NETLOGIC_XLS616B:
	case PRID_IMP_NETLOGIC_XLS608B:
	case PRID_IMP_NETLOGIC_XLS416B:
	case PRID_IMP_NETLOGIC_XLS412B:
	case PRID_IMP_NETLOGIC_XLS408B:
	case PRID_IMP_NETLOGIC_XLS404B:
		c->cputype = CPU_XLR;
		__cpu_name[cpu] = "Netlogic XLS";
		break;

	default:
J
Jayachandran C 已提交
966
		pr_info("Unknown Netlogic chip id [%02x]!\n",
967 968 969 970 971
		       c->processor_id);
		c->cputype = CPU_XLR;
		break;
	}

J
Jayachandran C 已提交
972
	if (c->cputype == CPU_XLP) {
973
		set_isa(c, MIPS_CPU_ISA_M64R2);
J
Jayachandran C 已提交
974 975 976 977
		c->options |= (MIPS_CPU_FPU | MIPS_CPU_ULRI | MIPS_CPU_MCHECK);
		/* This will be updated again after all threads are woken up */
		c->tlbsize = ((read_c0_config6() >> 16) & 0xffff) + 1;
	} else {
978
		set_isa(c, MIPS_CPU_ISA_M64R1);
J
Jayachandran C 已提交
979 980
		c->tlbsize = ((read_c0_config1() >> 25) & 0x3f) + 1;
	}
981
	c->kscratch_mask = 0xf;
982 983
}

984 985 986 987 988 989
#ifdef CONFIG_64BIT
/* For use by uaccess.h */
u64 __ua_limit;
EXPORT_SYMBOL(__ua_limit);
#endif

990
const char *__cpu_name[NR_CPUS];
991
const char *__elf_platform;
992

993
void cpu_probe(void)
L
Linus Torvalds 已提交
994 995
{
	struct cpuinfo_mips *c = &current_cpu_data;
996
	unsigned int cpu = smp_processor_id();
L
Linus Torvalds 已提交
997

R
Ralf Baechle 已提交
998
	c->processor_id = PRID_IMP_UNKNOWN;
L
Linus Torvalds 已提交
999 1000 1001 1002
	c->fpu_id	= FPIR_IMP_NONE;
	c->cputype	= CPU_UNKNOWN;

	c->processor_id = read_c0_prid();
1003
	switch (c->processor_id & PRID_COMP_MASK) {
L
Linus Torvalds 已提交
1004
	case PRID_COMP_LEGACY:
1005
		cpu_probe_legacy(c, cpu);
L
Linus Torvalds 已提交
1006 1007
		break;
	case PRID_COMP_MIPS:
1008
		cpu_probe_mips(c, cpu);
L
Linus Torvalds 已提交
1009 1010
		break;
	case PRID_COMP_ALCHEMY:
1011
		cpu_probe_alchemy(c, cpu);
L
Linus Torvalds 已提交
1012 1013
		break;
	case PRID_COMP_SIBYTE:
1014
		cpu_probe_sibyte(c, cpu);
L
Linus Torvalds 已提交
1015
		break;
1016
	case PRID_COMP_BROADCOM:
1017
		cpu_probe_broadcom(c, cpu);
1018
		break;
L
Linus Torvalds 已提交
1019
	case PRID_COMP_SANDCRAFT:
1020
		cpu_probe_sandcraft(c, cpu);
L
Linus Torvalds 已提交
1021
		break;
1022
	case PRID_COMP_NXP:
1023
		cpu_probe_nxp(c, cpu);
1024
		break;
1025 1026 1027
	case PRID_COMP_CAVIUM:
		cpu_probe_cavium(c, cpu);
		break;
1028 1029 1030
	case PRID_COMP_INGENIC:
		cpu_probe_ingenic(c, cpu);
		break;
1031 1032 1033
	case PRID_COMP_NETLOGIC:
		cpu_probe_netlogic(c, cpu);
		break;
L
Linus Torvalds 已提交
1034
	}
1035

1036 1037 1038
	BUG_ON(!__cpu_name[cpu]);
	BUG_ON(c->cputype == CPU_UNKNOWN);

1039 1040 1041 1042 1043 1044 1045
	/*
	 * Platform code can force the cpu type to optimize code
	 * generation. In that case be sure the cpu type is correctly
	 * manually setup otherwise it could trigger some nasty bugs.
	 */
	BUG_ON(current_cpu_type() != c->cputype);

1046 1047 1048 1049
	if (mips_fpu_disabled)
		c->options &= ~MIPS_CPU_FPU;

	if (mips_dsp_disabled)
1050
		c->ases &= ~(MIPS_ASE_DSP | MIPS_ASE_DSP2P);
1051

1052
	if (c->options & MIPS_CPU_FPU) {
L
Linus Torvalds 已提交
1053
		c->fpu_id = cpu_get_fpu_id();
1054

1055 1056
		if (c->isa_level & (MIPS_CPU_ISA_M32R1 | MIPS_CPU_ISA_M32R2 |
				    MIPS_CPU_ISA_M64R1 | MIPS_CPU_ISA_M64R2)) {
1057 1058 1059 1060
			if (c->fpu_id & MIPS_FPIR_3D)
				c->ases |= MIPS_ASE_MIPS3D;
		}
	}
1061

1062
	if (cpu_has_mips_r2) {
R
Ralf Baechle 已提交
1063
		c->srsets = ((read_c0_srsctl() >> 26) & 0x0f) + 1;
1064 1065 1066
		/* R2 has Performance Counter Interrupt indicator */
		c->options |= MIPS_CPU_PCI;
	}
R
Ralf Baechle 已提交
1067 1068
	else
		c->srsets = 1;
1069 1070

	cpu_probe_vmbits(c);
1071 1072 1073 1074 1075

#ifdef CONFIG_64BIT
	if (cpu == 0)
		__ua_limit = ~((1ull << cpu_vmbits) - 1);
#endif
L
Linus Torvalds 已提交
1076 1077
}

1078
void cpu_report(void)
L
Linus Torvalds 已提交
1079 1080 1081
{
	struct cpuinfo_mips *c = &current_cpu_data;

1082 1083
	printk(KERN_INFO "CPU revision is: %08x (%s)\n",
	       c->processor_id, cpu_name_string());
L
Linus Torvalds 已提交
1084
	if (c->options & MIPS_CPU_FPU)
1085
		printk(KERN_INFO "FPU revision is: %08x\n", c->fpu_id);
L
Linus Torvalds 已提交
1086
}