cpu-probe.c 37.1 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4
/*
 * Processor capabilities determination functions.
 *
 * Copyright (C) xxxx  the Anonymous
5
 * Copyright (C) 1994 - 2006 Ralf Baechle
6
 * Copyright (C) 2003, 2004  Maciej W. Rozycki
R
Ralf Baechle 已提交
7
 * Copyright (C) 2001, 2004, 2011, 2012	 MIPS Technologies, Inc.
L
Linus Torvalds 已提交
8 9 10 11 12 13 14 15 16
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License
 * as published by the Free Software Foundation; either version
 * 2 of the License, or (at your option) any later version.
 */
#include <linux/init.h>
#include <linux/kernel.h>
#include <linux/ptrace.h>
17
#include <linux/smp.h>
L
Linus Torvalds 已提交
18
#include <linux/stddef.h>
19
#include <linux/export.h>
L
Linus Torvalds 已提交
20

21
#include <asm/bugs.h>
L
Linus Torvalds 已提交
22
#include <asm/cpu.h>
23
#include <asm/cpu-features.h>
24
#include <asm/cpu-type.h>
L
Linus Torvalds 已提交
25 26
#include <asm/fpu.h>
#include <asm/mipsregs.h>
27
#include <asm/mipsmtregs.h>
P
Paul Burton 已提交
28
#include <asm/msa.h>
29
#include <asm/watch.h>
30
#include <asm/elf.h>
31
#include <asm/pgtable-bits.h>
32
#include <asm/spram.h>
33 34
#include <asm/uaccess.h>

35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69
/*
 * Get the FPU Implementation/Revision.
 */
static inline unsigned long cpu_get_fpu_id(void)
{
	unsigned long tmp, fpu_id;

	tmp = read_c0_status();
	__enable_fpu(FPU_AS_IS);
	fpu_id = read_32bit_cp1_register(CP1_REVISION);
	write_c0_status(tmp);
	return fpu_id;
}

/*
 * Check if the CPU has an external FPU.
 */
static inline int __cpu_has_fpu(void)
{
	return (cpu_get_fpu_id() & FPIR_IMP_MASK) != FPIR_IMP_NONE;
}

static inline unsigned long cpu_get_msa_id(void)
{
	unsigned long status, msa_id;

	status = read_c0_status();
	__enable_fpu(FPU_64BIT);
	enable_msa();
	msa_id = read_msa_ir();
	disable_msa();
	write_c0_status(status);
	return msa_id;
}

70 71 72 73 74 75 76
/*
 * Determine the FCSR mask for FPU hardware.
 */
static inline void cpu_set_fpu_fcsr_mask(struct cpuinfo_mips *c)
{
	unsigned long sr, mask, fcsr, fcsr0, fcsr1;

77
	fcsr = c->fpu_csr31;
78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97
	mask = FPU_CSR_ALL_X | FPU_CSR_ALL_E | FPU_CSR_ALL_S | FPU_CSR_RM;

	sr = read_c0_status();
	__enable_fpu(FPU_AS_IS);

	fcsr0 = fcsr & mask;
	write_32bit_cp1_register(CP1_STATUS, fcsr0);
	fcsr0 = read_32bit_cp1_register(CP1_STATUS);

	fcsr1 = fcsr | ~mask;
	write_32bit_cp1_register(CP1_STATUS, fcsr1);
	fcsr1 = read_32bit_cp1_register(CP1_STATUS);

	write_32bit_cp1_register(CP1_STATUS, fcsr);

	write_c0_status(sr);

	c->fpu_msk31 = ~(fcsr0 ^ fcsr1) & ~mask;
}

98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115
/*
 * Set the FIR feature flags for the FPU emulator.
 */
static void cpu_set_nofpu_id(struct cpuinfo_mips *c)
{
	u32 value;

	value = 0;
	if (c->isa_level & (MIPS_CPU_ISA_M32R1 | MIPS_CPU_ISA_M64R1 |
			    MIPS_CPU_ISA_M32R2 | MIPS_CPU_ISA_M64R2 |
			    MIPS_CPU_ISA_M32R6 | MIPS_CPU_ISA_M64R6))
		value |= MIPS_FPIR_D | MIPS_FPIR_S;
	if (c->isa_level & (MIPS_CPU_ISA_M32R2 | MIPS_CPU_ISA_M64R2 |
			    MIPS_CPU_ISA_M32R6 | MIPS_CPU_ISA_M64R6))
		value |= MIPS_FPIR_F64 | MIPS_FPIR_L | MIPS_FPIR_W;
	c->fpu_id = value;
}

116 117 118
/* Determined FPU emulator mask to use for the boot CPU with "nofpu".  */
static unsigned int mips_nofpu_msk31;

119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149
/*
 * Set options for FPU hardware.
 */
static void cpu_set_fpu_opts(struct cpuinfo_mips *c)
{
	c->fpu_id = cpu_get_fpu_id();
	mips_nofpu_msk31 = c->fpu_msk31;

	if (c->isa_level & (MIPS_CPU_ISA_M32R1 | MIPS_CPU_ISA_M64R1 |
			    MIPS_CPU_ISA_M32R2 | MIPS_CPU_ISA_M64R2 |
			    MIPS_CPU_ISA_M32R6 | MIPS_CPU_ISA_M64R6)) {
		if (c->fpu_id & MIPS_FPIR_3D)
			c->ases |= MIPS_ASE_MIPS3D;
		if (c->fpu_id & MIPS_FPIR_FREP)
			c->options |= MIPS_CPU_FRE;
	}

	cpu_set_fpu_fcsr_mask(c);
}

/*
 * Set options for the FPU emulator.
 */
static void cpu_set_nofpu_opts(struct cpuinfo_mips *c)
{
	c->options &= ~MIPS_CPU_FPU;
	c->fpu_msk31 = mips_nofpu_msk31;

	cpu_set_nofpu_id(c);
}

150
static int mips_fpu_disabled;
151 152 153

static int __init fpu_disable(char *s)
{
154
	cpu_set_nofpu_opts(&boot_cpu_data);
155 156 157 158 159 160 161
	mips_fpu_disabled = 1;

	return 1;
}

__setup("nofpu", fpu_disable);

162
int mips_dsp_disabled;
163 164 165

static int __init dsp_disable(char *s)
{
166
	cpu_data[0].ases &= ~(MIPS_ASE_DSP | MIPS_ASE_DSP2P);
167 168 169 170 171 172 173
	mips_dsp_disabled = 1;

	return 1;
}

__setup("nodsp", dsp_disable);

174 175 176 177 178 179 180 181 182 183 184 185 186 187
static int mips_htw_disabled;

static int __init htw_disable(char *s)
{
	mips_htw_disabled = 1;
	cpu_data[0].options &= ~MIPS_CPU_HTW;
	write_c0_pwctl(read_c0_pwctl() &
		       ~(1 << MIPS_PWCTL_PWEN_SHIFT));

	return 1;
}

__setup("nohtw", htw_disable);

188 189 190
static int mips_ftlb_disabled;
static int mips_has_ftlb_configured;

191
static int set_ftlb_enable(struct cpuinfo_mips *c, int enable);
192 193 194 195 196 197 198 199 200 201 202 203 204

static int __init ftlb_disable(char *s)
{
	unsigned int config4, mmuextdef;

	/*
	 * If the core hasn't done any FTLB configuration, there is nothing
	 * for us to do here.
	 */
	if (!mips_has_ftlb_configured)
		return 1;

	/* Disable it in the boot cpu */
205 206 207 208
	if (set_ftlb_enable(&cpu_data[0], 0)) {
		pr_warn("Can't turn FTLB off\n");
		return 1;
	}
209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247

	back_to_back_c0_hazard();

	config4 = read_c0_config4();

	/* Check that FTLB has been disabled */
	mmuextdef = config4 & MIPS_CONF4_MMUEXTDEF;
	/* MMUSIZEEXT == VTLB ON, FTLB OFF */
	if (mmuextdef == MIPS_CONF4_MMUEXTDEF_FTLBSIZEEXT) {
		/* This should never happen */
		pr_warn("FTLB could not be disabled!\n");
		return 1;
	}

	mips_ftlb_disabled = 1;
	mips_has_ftlb_configured = 0;

	/*
	 * noftlb is mainly used for debug purposes so print
	 * an informative message instead of using pr_debug()
	 */
	pr_info("FTLB has been disabled\n");

	/*
	 * Some of these bits are duplicated in the decode_config4.
	 * MIPS_CONF4_MMUEXTDEF_MMUSIZEEXT is the only possible case
	 * once FTLB has been disabled so undo what decode_config4 did.
	 */
	cpu_data[0].tlbsize -= cpu_data[0].tlbsizeftlbways *
			       cpu_data[0].tlbsizeftlbsets;
	cpu_data[0].tlbsizeftlbsets = 0;
	cpu_data[0].tlbsizeftlbways = 0;

	return 1;
}

__setup("noftlb", ftlb_disable);


M
Marc St-Jean 已提交
248 249 250 251
static inline void check_errata(void)
{
	struct cpuinfo_mips *c = &current_cpu_data;

252
	switch (current_cpu_type()) {
M
Marc St-Jean 已提交
253 254 255
	case CPU_34K:
		/*
		 * Erratum "RPS May Cause Incorrect Instruction Execution"
R
Ralf Baechle 已提交
256
		 * This code only handles VPE0, any SMP/RTOS code
M
Marc St-Jean 已提交
257 258 259 260 261 262 263 264 265 266
		 * making use of VPE1 will be responsable for that VPE.
		 */
		if ((c->processor_id & PRID_REV_MASK) <= PRID_REV_34K_V1_0_2)
			write_c0_config7(read_c0_config7() | MIPS_CONF7_RPS);
		break;
	default:
		break;
	}
}

L
Linus Torvalds 已提交
267 268
void __init check_bugs32(void)
{
M
Marc St-Jean 已提交
269
	check_errata();
L
Linus Torvalds 已提交
270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293
}

/*
 * Probe whether cpu has config register by trying to play with
 * alternate cache bit and see whether it matters.
 * It's used by cpu_probe to distinguish between R3000A and R3081.
 */
static inline int cpu_has_confreg(void)
{
#ifdef CONFIG_CPU_R3000
	extern unsigned long r3k_cache_size(unsigned long);
	unsigned long size1, size2;
	unsigned long cfg = read_c0_conf();

	size1 = r3k_cache_size(ST0_ISC);
	write_c0_conf(cfg ^ R30XX_CONF_AC);
	size2 = r3k_cache_size(ST0_ISC);
	write_c0_conf(cfg);
	return size1 != size2;
#else
	return 0;
#endif
}

294 295 296 297 298 299
static inline void set_elf_platform(int cpu, const char *plat)
{
	if (cpu == 0)
		__elf_platform = plat;
}

300 301 302
static inline void cpu_probe_vmbits(struct cpuinfo_mips *c)
{
#ifdef __NEED_VMBITS_PROBE
303
	write_c0_entryhi(0x3fffffffffffe000ULL);
304
	back_to_back_c0_hazard();
305
	c->vmbits = fls64(read_c0_entryhi() & 0x3fffffffffffe000ULL);
306 307 308
#endif
}

309
static void set_isa(struct cpuinfo_mips *c, unsigned int isa)
310 311 312 313 314 315 316 317 318 319 320
{
	switch (isa) {
	case MIPS_CPU_ISA_M64R2:
		c->isa_level |= MIPS_CPU_ISA_M32R2 | MIPS_CPU_ISA_M64R2;
	case MIPS_CPU_ISA_M64R1:
		c->isa_level |= MIPS_CPU_ISA_M32R1 | MIPS_CPU_ISA_M64R1;
	case MIPS_CPU_ISA_V:
		c->isa_level |= MIPS_CPU_ISA_V;
	case MIPS_CPU_ISA_IV:
		c->isa_level |= MIPS_CPU_ISA_IV;
	case MIPS_CPU_ISA_III:
321
		c->isa_level |= MIPS_CPU_ISA_II | MIPS_CPU_ISA_III;
322 323
		break;

324 325 326 327 328 329 330
	/* R6 incompatible with everything else */
	case MIPS_CPU_ISA_M64R6:
		c->isa_level |= MIPS_CPU_ISA_M32R6 | MIPS_CPU_ISA_M64R6;
	case MIPS_CPU_ISA_M32R6:
		c->isa_level |= MIPS_CPU_ISA_M32R6;
		/* Break here so we don't add incompatible ISAs */
		break;
331 332 333 334 335 336 337 338 339 340
	case MIPS_CPU_ISA_M32R2:
		c->isa_level |= MIPS_CPU_ISA_M32R2;
	case MIPS_CPU_ISA_M32R1:
		c->isa_level |= MIPS_CPU_ISA_M32R1;
	case MIPS_CPU_ISA_II:
		c->isa_level |= MIPS_CPU_ISA_II;
		break;
	}
}

341
static char unknown_isa[] = KERN_ERR \
342 343
	"Unsupported ISA type, c0.config0: %d.";

344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369
static unsigned int calculate_ftlb_probability(struct cpuinfo_mips *c)
{

	unsigned int probability = c->tlbsize / c->tlbsizevtlb;

	/*
	 * 0 = All TLBWR instructions go to FTLB
	 * 1 = 15:1: For every 16 TBLWR instructions, 15 go to the
	 * FTLB and 1 goes to the VTLB.
	 * 2 = 7:1: As above with 7:1 ratio.
	 * 3 = 3:1: As above with 3:1 ratio.
	 *
	 * Use the linear midpoint as the probability threshold.
	 */
	if (probability >= 12)
		return 1;
	else if (probability >= 6)
		return 2;
	else
		/*
		 * So FTLB is less than 4 times bigger than VTLB.
		 * A 3:1 ratio can still be useful though.
		 */
		return 3;
}

370
static int set_ftlb_enable(struct cpuinfo_mips *c, int enable)
L
Leonid Yegoshin 已提交
371 372
{
	unsigned int config6;
373 374 375 376 377 378

	/* It's implementation dependent how the FTLB can be enabled */
	switch (c->cputype) {
	case CPU_PROAPTIV:
	case CPU_P5600:
		/* proAptiv & related cores use Config6 to enable the FTLB */
L
Leonid Yegoshin 已提交
379
		config6 = read_c0_config6();
380 381
		/* Clear the old probability value */
		config6 &= ~(3 << MIPS_CONF6_FTLBP_SHIFT);
L
Leonid Yegoshin 已提交
382 383
		if (enable)
			/* Enable FTLB */
384 385 386 387
			write_c0_config6(config6 |
					 (calculate_ftlb_probability(c)
					  << MIPS_CONF6_FTLBP_SHIFT)
					 | MIPS_CONF6_FTLBEN);
L
Leonid Yegoshin 已提交
388 389 390
		else
			/* Disable FTLB */
			write_c0_config6(config6 &  ~MIPS_CONF6_FTLBEN);
391
		break;
392 393
	default:
		return 1;
L
Leonid Yegoshin 已提交
394
	}
395 396

	return 0;
L
Leonid Yegoshin 已提交
397 398
}

399 400 401 402 403 404 405
static inline unsigned int decode_config0(struct cpuinfo_mips *c)
{
	unsigned int config0;
	int isa;

	config0 = read_c0_config();

L
Leonid Yegoshin 已提交
406 407 408 409 410
	/*
	 * Look for Standard TLB or Dual VTLB and FTLB
	 */
	if ((((config0 & MIPS_CONF_MT) >> 7) == 1) ||
	    (((config0 & MIPS_CONF_MT) >> 7) == 4))
411
		c->options |= MIPS_CPU_TLB;
L
Leonid Yegoshin 已提交
412

413 414 415 416 417
	isa = (config0 & MIPS_CONF_AT) >> 13;
	switch (isa) {
	case 0:
		switch ((config0 & MIPS_CONF_AR) >> 10) {
		case 0:
418
			set_isa(c, MIPS_CPU_ISA_M32R1);
419 420
			break;
		case 1:
421
			set_isa(c, MIPS_CPU_ISA_M32R2);
422
			break;
423 424 425
		case 2:
			set_isa(c, MIPS_CPU_ISA_M32R6);
			break;
426 427 428 429 430 431 432
		default:
			goto unknown;
		}
		break;
	case 2:
		switch ((config0 & MIPS_CONF_AR) >> 10) {
		case 0:
433
			set_isa(c, MIPS_CPU_ISA_M64R1);
434 435
			break;
		case 1:
436
			set_isa(c, MIPS_CPU_ISA_M64R2);
437
			break;
438 439 440
		case 2:
			set_isa(c, MIPS_CPU_ISA_M64R6);
			break;
441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472
		default:
			goto unknown;
		}
		break;
	default:
		goto unknown;
	}

	return config0 & MIPS_CONF_M;

unknown:
	panic(unknown_isa, config0);
}

static inline unsigned int decode_config1(struct cpuinfo_mips *c)
{
	unsigned int config1;

	config1 = read_c0_config1();

	if (config1 & MIPS_CONF1_MD)
		c->ases |= MIPS_ASE_MDMX;
	if (config1 & MIPS_CONF1_WR)
		c->options |= MIPS_CPU_WATCH;
	if (config1 & MIPS_CONF1_CA)
		c->ases |= MIPS_ASE_MIPS16;
	if (config1 & MIPS_CONF1_EP)
		c->options |= MIPS_CPU_EJTAG;
	if (config1 & MIPS_CONF1_FP) {
		c->options |= MIPS_CPU_FPU;
		c->options |= MIPS_CPU_32FPR;
	}
L
Leonid Yegoshin 已提交
473
	if (cpu_has_tlb) {
474
		c->tlbsize = ((config1 & MIPS_CONF1_TLBS) >> 25) + 1;
L
Leonid Yegoshin 已提交
475 476 477
		c->tlbsizevtlb = c->tlbsize;
		c->tlbsizeftlbsets = 0;
	}
478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499

	return config1 & MIPS_CONF_M;
}

static inline unsigned int decode_config2(struct cpuinfo_mips *c)
{
	unsigned int config2;

	config2 = read_c0_config2();

	if (config2 & MIPS_CONF2_SL)
		c->scache.flags &= ~MIPS_CACHE_NOT_PRESENT;

	return config2 & MIPS_CONF_M;
}

static inline unsigned int decode_config3(struct cpuinfo_mips *c)
{
	unsigned int config3;

	config3 = read_c0_config3();

500
	if (config3 & MIPS_CONF3_SM) {
501
		c->ases |= MIPS_ASE_SMARTMIPS;
502 503 504 505
		c->options |= MIPS_CPU_RIXI;
	}
	if (config3 & MIPS_CONF3_RXI)
		c->options |= MIPS_CPU_RIXI;
506 507
	if (config3 & MIPS_CONF3_DSP)
		c->ases |= MIPS_ASE_DSP;
508 509
	if (config3 & MIPS_CONF3_DSP2P)
		c->ases |= MIPS_ASE_DSP2P;
510 511 512 513 514 515 516 517
	if (config3 & MIPS_CONF3_VINT)
		c->options |= MIPS_CPU_VINT;
	if (config3 & MIPS_CONF3_VEIC)
		c->options |= MIPS_CPU_VEIC;
	if (config3 & MIPS_CONF3_MT)
		c->ases |= MIPS_ASE_MIPSMT;
	if (config3 & MIPS_CONF3_ULRI)
		c->options |= MIPS_CPU_ULRI;
518 519
	if (config3 & MIPS_CONF3_ISA)
		c->options |= MIPS_CPU_MICROMIPS;
520 521
	if (config3 & MIPS_CONF3_VZ)
		c->ases |= MIPS_ASE_VZ;
522 523
	if (config3 & MIPS_CONF3_SC)
		c->options |= MIPS_CPU_SEGMENTS;
P
Paul Burton 已提交
524 525
	if (config3 & MIPS_CONF3_MSA)
		c->ases |= MIPS_ASE_MSA;
526
	/* Only tested on 32-bit cores */
527 528
	if ((config3 & MIPS_CONF3_PW) && config_enabled(CONFIG_32BIT)) {
		c->htw_seq = 0;
529
		c->options |= MIPS_CPU_HTW;
530
	}
531 532
	if (config3 & MIPS_CONF3_CDMM)
		c->options |= MIPS_CPU_CDMM;
533 534 535 536 537 538 539

	return config3 & MIPS_CONF_M;
}

static inline unsigned int decode_config4(struct cpuinfo_mips *c)
{
	unsigned int config4;
L
Leonid Yegoshin 已提交
540 541 542
	unsigned int newcf4;
	unsigned int mmuextdef;
	unsigned int ftlb_page = MIPS_CONF4_FTLBPAGESIZE;
543 544 545

	config4 = read_c0_config4();

546 547 548
	if (cpu_has_tlb) {
		if (((config4 & MIPS_CONF4_IE) >> 29) == 2)
			c->options |= MIPS_CPU_TLBINV;
L
Leonid Yegoshin 已提交
549 550 551 552 553 554 555 556 557 558 559 560 561 562
		mmuextdef = config4 & MIPS_CONF4_MMUEXTDEF;
		switch (mmuextdef) {
		case MIPS_CONF4_MMUEXTDEF_MMUSIZEEXT:
			c->tlbsize += (config4 & MIPS_CONF4_MMUSIZEEXT) * 0x40;
			c->tlbsizevtlb = c->tlbsize;
			break;
		case MIPS_CONF4_MMUEXTDEF_VTLBSIZEEXT:
			c->tlbsizevtlb +=
				((config4 & MIPS_CONF4_VTLBSIZEEXT) >>
				  MIPS_CONF4_VTLBSIZEEXT_SHIFT) * 0x40;
			c->tlbsize = c->tlbsizevtlb;
			ftlb_page = MIPS_CONF4_VFTLBPAGESIZE;
			/* fall through */
		case MIPS_CONF4_MMUEXTDEF_FTLBSIZEEXT:
563 564
			if (mips_ftlb_disabled)
				break;
L
Leonid Yegoshin 已提交
565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583
			newcf4 = (config4 & ~ftlb_page) |
				(page_size_ftlb(mmuextdef) <<
				 MIPS_CONF4_FTLBPAGESIZE_SHIFT);
			write_c0_config4(newcf4);
			back_to_back_c0_hazard();
			config4 = read_c0_config4();
			if (config4 != newcf4) {
				pr_err("PAGE_SIZE 0x%lx is not supported by FTLB (config4=0x%x)\n",
				       PAGE_SIZE, config4);
				/* Switch FTLB off */
				set_ftlb_enable(c, 0);
				break;
			}
			c->tlbsizeftlbsets = 1 <<
				((config4 & MIPS_CONF4_FTLBSETS) >>
				 MIPS_CONF4_FTLBSETS_SHIFT);
			c->tlbsizeftlbways = ((config4 & MIPS_CONF4_FTLBWAYS) >>
					      MIPS_CONF4_FTLBWAYS_SHIFT) + 2;
			c->tlbsize += c->tlbsizeftlbways * c->tlbsizeftlbsets;
584
			mips_has_ftlb_configured = 1;
L
Leonid Yegoshin 已提交
585 586
			break;
		}
587 588
	}

589 590 591 592 593
	c->kscratch_mask = (config4 >> 16) & 0xff;

	return config4 & MIPS_CONF_M;
}

594 595 596 597 598
static inline unsigned int decode_config5(struct cpuinfo_mips *c)
{
	unsigned int config5;

	config5 = read_c0_config5();
599
	config5 &= ~(MIPS_CONF5_UFR | MIPS_CONF5_UFE);
600 601
	write_c0_config5(config5);

602 603
	if (config5 & MIPS_CONF5_EVA)
		c->options |= MIPS_CPU_EVA;
P
Paul Burton 已提交
604 605
	if (config5 & MIPS_CONF5_MRP)
		c->options |= MIPS_CPU_MAAR;
606 607
	if (config5 & MIPS_CONF5_LLB)
		c->options |= MIPS_CPU_RW_LLB;
S
Steven J. Hill 已提交
608 609 610 611
#ifdef CONFIG_XPA
	if (config5 & MIPS_CONF5_MVH)
		c->options |= MIPS_CPU_XPA;
#endif
612

613 614 615
	return config5 & MIPS_CONF_M;
}

616
static void decode_configs(struct cpuinfo_mips *c)
617 618 619 620 621 622 623 624 625
{
	int ok;

	/* MIPS32 or MIPS64 compliant CPU.  */
	c->options = MIPS_CPU_4KEX | MIPS_CPU_4K_CACHE | MIPS_CPU_COUNTER |
		     MIPS_CPU_DIVEC | MIPS_CPU_LLSC | MIPS_CPU_MCHECK;

	c->scache.flags = MIPS_CACHE_NOT_PRESENT;

626 627
	/* Enable FTLB if present and not disabled */
	set_ftlb_enable(c, !mips_ftlb_disabled);
L
Leonid Yegoshin 已提交
628

629
	ok = decode_config0(c);			/* Read Config registers.  */
R
Ralf Baechle 已提交
630
	BUG_ON(!ok);				/* Arch spec violation!	 */
631 632 633 634 635 636 637 638
	if (ok)
		ok = decode_config1(c);
	if (ok)
		ok = decode_config2(c);
	if (ok)
		ok = decode_config3(c);
	if (ok)
		ok = decode_config4(c);
639 640
	if (ok)
		ok = decode_config5(c);
641 642 643

	mips_probe_watch_registers(c);

644 645
	if (cpu_has_rixi) {
		/* Enable the RIXI exceptions */
646
		set_c0_pagegrain(PG_IEC);
647 648 649 650 651 652
		back_to_back_c0_hazard();
		/* Verify the IEC bit is set */
		if (read_c0_pagegrain() & PG_IEC)
			c->options |= MIPS_CPU_RIXIEX;
	}

653
#ifndef CONFIG_MIPS_CPS
654
	if (cpu_has_mips_r2_r6) {
655
		c->core = get_ebase_cpunum();
656 657 658
		if (cpu_has_mipsmt)
			c->core >>= fls(core_nvpes()) - 1;
	}
659
#endif
660 661
}

R
Ralf Baechle 已提交
662
#define R4K_OPTS (MIPS_CPU_TLB | MIPS_CPU_4KEX | MIPS_CPU_4K_CACHE \
L
Linus Torvalds 已提交
663 664
		| MIPS_CPU_COUNTER)

665
static inline void cpu_probe_legacy(struct cpuinfo_mips *c, unsigned int cpu)
L
Linus Torvalds 已提交
666
{
667
	switch (c->processor_id & PRID_IMP_MASK) {
L
Linus Torvalds 已提交
668 669
	case PRID_IMP_R2000:
		c->cputype = CPU_R2000;
670
		__cpu_name[cpu] = "R2000";
671
		c->fpu_msk31 |= FPU_CSR_CONDX | FPU_CSR_FS;
R
Ralf Baechle 已提交
672
		c->options = MIPS_CPU_TLB | MIPS_CPU_3K_CACHE |
S
Steven J. Hill 已提交
673
			     MIPS_CPU_NOFPUEX;
L
Linus Torvalds 已提交
674 675 676 677 678
		if (__cpu_has_fpu())
			c->options |= MIPS_CPU_FPU;
		c->tlbsize = 64;
		break;
	case PRID_IMP_R3000:
679
		if ((c->processor_id & PRID_REV_MASK) == PRID_REV_R3000A) {
680
			if (cpu_has_confreg()) {
L
Linus Torvalds 已提交
681
				c->cputype = CPU_R3081E;
682 683
				__cpu_name[cpu] = "R3081";
			} else {
L
Linus Torvalds 已提交
684
				c->cputype = CPU_R3000A;
685 686 687
				__cpu_name[cpu] = "R3000A";
			}
		} else {
L
Linus Torvalds 已提交
688
			c->cputype = CPU_R3000;
689 690
			__cpu_name[cpu] = "R3000";
		}
691
		c->fpu_msk31 |= FPU_CSR_CONDX | FPU_CSR_FS;
R
Ralf Baechle 已提交
692
		c->options = MIPS_CPU_TLB | MIPS_CPU_3K_CACHE |
S
Steven J. Hill 已提交
693
			     MIPS_CPU_NOFPUEX;
L
Linus Torvalds 已提交
694 695 696 697 698 699
		if (__cpu_has_fpu())
			c->options |= MIPS_CPU_FPU;
		c->tlbsize = 64;
		break;
	case PRID_IMP_R4000:
		if (read_c0_config() & CONF_SC) {
700 701
			if ((c->processor_id & PRID_REV_MASK) >=
			    PRID_REV_R4400) {
L
Linus Torvalds 已提交
702
				c->cputype = CPU_R4400PC;
703 704
				__cpu_name[cpu] = "R4400PC";
			} else {
L
Linus Torvalds 已提交
705
				c->cputype = CPU_R4000PC;
706 707
				__cpu_name[cpu] = "R4000PC";
			}
L
Linus Torvalds 已提交
708
		} else {
709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728
			int cca = read_c0_config() & CONF_CM_CMASK;
			int mc;

			/*
			 * SC and MC versions can't be reliably told apart,
			 * but only the latter support coherent caching
			 * modes so assume the firmware has set the KSEG0
			 * coherency attribute reasonably (if uncached, we
			 * assume SC).
			 */
			switch (cca) {
			case CONF_CM_CACHABLE_CE:
			case CONF_CM_CACHABLE_COW:
			case CONF_CM_CACHABLE_CUW:
				mc = 1;
				break;
			default:
				mc = 0;
				break;
			}
729 730
			if ((c->processor_id & PRID_REV_MASK) >=
			    PRID_REV_R4400) {
731 732
				c->cputype = mc ? CPU_R4400MC : CPU_R4400SC;
				__cpu_name[cpu] = mc ? "R4400MC" : "R4400SC";
733
			} else {
734 735
				c->cputype = mc ? CPU_R4000MC : CPU_R4000SC;
				__cpu_name[cpu] = mc ? "R4000MC" : "R4000SC";
736
			}
L
Linus Torvalds 已提交
737 738
		}

739
		set_isa(c, MIPS_CPU_ISA_III);
740
		c->fpu_msk31 |= FPU_CSR_CONDX;
L
Linus Torvalds 已提交
741
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
742 743
			     MIPS_CPU_WATCH | MIPS_CPU_VCE |
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
744 745 746
		c->tlbsize = 48;
		break;
	case PRID_IMP_VR41XX:
747
		set_isa(c, MIPS_CPU_ISA_III);
748
		c->fpu_msk31 |= FPU_CSR_CONDX;
749 750
		c->options = R4K_OPTS;
		c->tlbsize = 32;
L
Linus Torvalds 已提交
751 752 753
		switch (c->processor_id & 0xf0) {
		case PRID_REV_VR4111:
			c->cputype = CPU_VR4111;
754
			__cpu_name[cpu] = "NEC VR4111";
L
Linus Torvalds 已提交
755 756 757
			break;
		case PRID_REV_VR4121:
			c->cputype = CPU_VR4121;
758
			__cpu_name[cpu] = "NEC VR4121";
L
Linus Torvalds 已提交
759 760
			break;
		case PRID_REV_VR4122:
761
			if ((c->processor_id & 0xf) < 0x3) {
L
Linus Torvalds 已提交
762
				c->cputype = CPU_VR4122;
763 764
				__cpu_name[cpu] = "NEC VR4122";
			} else {
L
Linus Torvalds 已提交
765
				c->cputype = CPU_VR4181A;
766 767
				__cpu_name[cpu] = "NEC VR4181A";
			}
L
Linus Torvalds 已提交
768 769
			break;
		case PRID_REV_VR4130:
770
			if ((c->processor_id & 0xf) < 0x4) {
L
Linus Torvalds 已提交
771
				c->cputype = CPU_VR4131;
772 773
				__cpu_name[cpu] = "NEC VR4131";
			} else {
L
Linus Torvalds 已提交
774
				c->cputype = CPU_VR4133;
775
				c->options |= MIPS_CPU_LLSC;
776 777
				__cpu_name[cpu] = "NEC VR4133";
			}
L
Linus Torvalds 已提交
778 779 780 781
			break;
		default:
			printk(KERN_INFO "Unexpected CPU of NEC VR4100 series\n");
			c->cputype = CPU_VR41XX;
782
			__cpu_name[cpu] = "NEC Vr41xx";
L
Linus Torvalds 已提交
783 784 785 786 787
			break;
		}
		break;
	case PRID_IMP_R4300:
		c->cputype = CPU_R4300;
788
		__cpu_name[cpu] = "R4300";
789
		set_isa(c, MIPS_CPU_ISA_III);
790
		c->fpu_msk31 |= FPU_CSR_CONDX;
L
Linus Torvalds 已提交
791
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
792
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
793 794 795 796
		c->tlbsize = 32;
		break;
	case PRID_IMP_R4600:
		c->cputype = CPU_R4600;
797
		__cpu_name[cpu] = "R4600";
798
		set_isa(c, MIPS_CPU_ISA_III);
799
		c->fpu_msk31 |= FPU_CSR_CONDX;
T
Thiemo Seufer 已提交
800 801
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
802 803 804
		c->tlbsize = 48;
		break;
	#if 0
S
Steven J. Hill 已提交
805
	case PRID_IMP_R4650:
L
Linus Torvalds 已提交
806 807 808 809 810 811
		/*
		 * This processor doesn't have an MMU, so it's not
		 * "real easy" to run Linux on it. It is left purely
		 * for documentation.  Commented out because it shares
		 * it's c0_prid id number with the TX3900.
		 */
812
		c->cputype = CPU_R4650;
813
		__cpu_name[cpu] = "R4650";
814
		set_isa(c, MIPS_CPU_ISA_III);
815
		c->fpu_msk31 |= FPU_CSR_CONDX;
L
Linus Torvalds 已提交
816
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_LLSC;
S
Steven J. Hill 已提交
817
		c->tlbsize = 48;
L
Linus Torvalds 已提交
818 819 820
		break;
	#endif
	case PRID_IMP_TX39:
821
		c->fpu_msk31 |= FPU_CSR_CONDX | FPU_CSR_FS;
R
Ralf Baechle 已提交
822
		c->options = MIPS_CPU_TLB | MIPS_CPU_TX39_CACHE;
L
Linus Torvalds 已提交
823 824 825

		if ((c->processor_id & 0xf0) == (PRID_REV_TX3927 & 0xf0)) {
			c->cputype = CPU_TX3927;
826
			__cpu_name[cpu] = "TX3927";
L
Linus Torvalds 已提交
827 828
			c->tlbsize = 64;
		} else {
829
			switch (c->processor_id & PRID_REV_MASK) {
L
Linus Torvalds 已提交
830 831
			case PRID_REV_TX3912:
				c->cputype = CPU_TX3912;
832
				__cpu_name[cpu] = "TX3912";
L
Linus Torvalds 已提交
833 834 835 836
				c->tlbsize = 32;
				break;
			case PRID_REV_TX3922:
				c->cputype = CPU_TX3922;
837
				__cpu_name[cpu] = "TX3922";
L
Linus Torvalds 已提交
838 839 840 841 842 843 844
				c->tlbsize = 64;
				break;
			}
		}
		break;
	case PRID_IMP_R4700:
		c->cputype = CPU_R4700;
845
		__cpu_name[cpu] = "R4700";
846
		set_isa(c, MIPS_CPU_ISA_III);
847
		c->fpu_msk31 |= FPU_CSR_CONDX;
L
Linus Torvalds 已提交
848
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
849
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
850 851 852 853
		c->tlbsize = 48;
		break;
	case PRID_IMP_TX49:
		c->cputype = CPU_TX49XX;
854
		__cpu_name[cpu] = "R49XX";
855
		set_isa(c, MIPS_CPU_ISA_III);
856
		c->fpu_msk31 |= FPU_CSR_CONDX;
L
Linus Torvalds 已提交
857 858 859 860 861 862 863
		c->options = R4K_OPTS | MIPS_CPU_LLSC;
		if (!(c->processor_id & 0x08))
			c->options |= MIPS_CPU_FPU | MIPS_CPU_32FPR;
		c->tlbsize = 48;
		break;
	case PRID_IMP_R5000:
		c->cputype = CPU_R5000;
864
		__cpu_name[cpu] = "R5000";
865
		set_isa(c, MIPS_CPU_ISA_IV);
L
Linus Torvalds 已提交
866
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
867
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
868 869 870 871
		c->tlbsize = 48;
		break;
	case PRID_IMP_R5432:
		c->cputype = CPU_R5432;
872
		__cpu_name[cpu] = "R5432";
873
		set_isa(c, MIPS_CPU_ISA_IV);
L
Linus Torvalds 已提交
874
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
875
			     MIPS_CPU_WATCH | MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
876 877 878 879
		c->tlbsize = 48;
		break;
	case PRID_IMP_R5500:
		c->cputype = CPU_R5500;
880
		__cpu_name[cpu] = "R5500";
881
		set_isa(c, MIPS_CPU_ISA_IV);
L
Linus Torvalds 已提交
882
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
883
			     MIPS_CPU_WATCH | MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
884 885 886 887
		c->tlbsize = 48;
		break;
	case PRID_IMP_NEVADA:
		c->cputype = CPU_NEVADA;
888
		__cpu_name[cpu] = "Nevada";
889
		set_isa(c, MIPS_CPU_ISA_IV);
L
Linus Torvalds 已提交
890
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
891
			     MIPS_CPU_DIVEC | MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
892 893 894 895
		c->tlbsize = 48;
		break;
	case PRID_IMP_R6000:
		c->cputype = CPU_R6000;
896
		__cpu_name[cpu] = "R6000";
897
		set_isa(c, MIPS_CPU_ISA_II);
898
		c->fpu_msk31 |= FPU_CSR_CONDX | FPU_CSR_FS;
L
Linus Torvalds 已提交
899
		c->options = MIPS_CPU_TLB | MIPS_CPU_FPU |
S
Steven J. Hill 已提交
900
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
901 902 903 904
		c->tlbsize = 32;
		break;
	case PRID_IMP_R6000A:
		c->cputype = CPU_R6000A;
905
		__cpu_name[cpu] = "R6000A";
906
		set_isa(c, MIPS_CPU_ISA_II);
907
		c->fpu_msk31 |= FPU_CSR_CONDX | FPU_CSR_FS;
L
Linus Torvalds 已提交
908
		c->options = MIPS_CPU_TLB | MIPS_CPU_FPU |
S
Steven J. Hill 已提交
909
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
910 911 912 913
		c->tlbsize = 32;
		break;
	case PRID_IMP_RM7000:
		c->cputype = CPU_RM7000;
914
		__cpu_name[cpu] = "RM7000";
915
		set_isa(c, MIPS_CPU_ISA_IV);
L
Linus Torvalds 已提交
916
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
917
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
918
		/*
R
Ralf Baechle 已提交
919
		 * Undocumented RM7000:	 Bit 29 in the info register of
L
Linus Torvalds 已提交
920 921 922
		 * the RM7000 v2.0 indicates if the TLB has 48 or 64
		 * entries.
		 *
R
Ralf Baechle 已提交
923 924
		 * 29	   1 =>	   64 entry JTLB
		 *	   0 =>	   48 entry JTLB
L
Linus Torvalds 已提交
925 926 927 928 929
		 */
		c->tlbsize = (read_c0_info() & (1 << 29)) ? 64 : 48;
		break;
	case PRID_IMP_R8000:
		c->cputype = CPU_R8000;
930
		__cpu_name[cpu] = "RM8000";
931
		set_isa(c, MIPS_CPU_ISA_IV);
L
Linus Torvalds 已提交
932
		c->options = MIPS_CPU_TLB | MIPS_CPU_4KEX |
S
Steven J. Hill 已提交
933 934
			     MIPS_CPU_FPU | MIPS_CPU_32FPR |
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
935 936 937 938
		c->tlbsize = 384;      /* has weird TLB: 3-way x 128 */
		break;
	case PRID_IMP_R10000:
		c->cputype = CPU_R10000;
939
		__cpu_name[cpu] = "R10000";
940
		set_isa(c, MIPS_CPU_ISA_IV);
941
		c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
S
Steven J. Hill 已提交
942
			     MIPS_CPU_FPU | MIPS_CPU_32FPR |
L
Linus Torvalds 已提交
943
			     MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
S
Steven J. Hill 已提交
944
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
945 946 947 948
		c->tlbsize = 64;
		break;
	case PRID_IMP_R12000:
		c->cputype = CPU_R12000;
949
		__cpu_name[cpu] = "R12000";
950
		set_isa(c, MIPS_CPU_ISA_IV);
951
		c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
S
Steven J. Hill 已提交
952
			     MIPS_CPU_FPU | MIPS_CPU_32FPR |
L
Linus Torvalds 已提交
953
			     MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
954
			     MIPS_CPU_LLSC | MIPS_CPU_BP_GHIST;
L
Linus Torvalds 已提交
955 956
		c->tlbsize = 64;
		break;
K
Kumba 已提交
957
	case PRID_IMP_R14000:
J
Joshua Kinard 已提交
958 959 960 961 962 963 964
		if (((c->processor_id >> 4) & 0x0f) > 2) {
			c->cputype = CPU_R16000;
			__cpu_name[cpu] = "R16000";
		} else {
			c->cputype = CPU_R14000;
			__cpu_name[cpu] = "R14000";
		}
965
		set_isa(c, MIPS_CPU_ISA_IV);
K
Kumba 已提交
966
		c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
S
Steven J. Hill 已提交
967
			     MIPS_CPU_FPU | MIPS_CPU_32FPR |
K
Kumba 已提交
968
			     MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
969
			     MIPS_CPU_LLSC | MIPS_CPU_BP_GHIST;
K
Kumba 已提交
970 971
		c->tlbsize = 64;
		break;
972
	case PRID_IMP_LOONGSON_64:  /* Loongson-2/3 */
973 974
		switch (c->processor_id & PRID_REV_MASK) {
		case PRID_REV_LOONGSON2E:
975 976
			c->cputype = CPU_LOONGSON2;
			__cpu_name[cpu] = "ICT Loongson-2";
977
			set_elf_platform(cpu, "loongson2e");
978
			set_isa(c, MIPS_CPU_ISA_III);
979
			c->fpu_msk31 |= FPU_CSR_CONDX;
980 981
			break;
		case PRID_REV_LOONGSON2F:
982 983
			c->cputype = CPU_LOONGSON2;
			__cpu_name[cpu] = "ICT Loongson-2";
984
			set_elf_platform(cpu, "loongson2f");
985
			set_isa(c, MIPS_CPU_ISA_III);
986
			c->fpu_msk31 |= FPU_CSR_CONDX;
987
			break;
988 989 990 991
		case PRID_REV_LOONGSON3A:
			c->cputype = CPU_LOONGSON3;
			__cpu_name[cpu] = "ICT Loongson-3";
			set_elf_platform(cpu, "loongson3a");
992
			set_isa(c, MIPS_CPU_ISA_M64R1);
993
			break;
H
Huacai Chen 已提交
994 995 996 997 998
		case PRID_REV_LOONGSON3B_R1:
		case PRID_REV_LOONGSON3B_R2:
			c->cputype = CPU_LOONGSON3;
			__cpu_name[cpu] = "ICT Loongson-3";
			set_elf_platform(cpu, "loongson3b");
999
			set_isa(c, MIPS_CPU_ISA_M64R1);
H
Huacai Chen 已提交
1000
			break;
1001 1002
		}

1003 1004 1005 1006
		c->options = R4K_OPTS |
			     MIPS_CPU_FPU | MIPS_CPU_LLSC |
			     MIPS_CPU_32FPR;
		c->tlbsize = 64;
1007
		c->writecombine = _CACHE_UNCACHED_ACCELERATED;
1008
		break;
1009
	case PRID_IMP_LOONGSON_32:  /* Loongson-1 */
1010
		decode_configs(c);
1011

1012
		c->cputype = CPU_LOONGSON1;
L
Linus Torvalds 已提交
1013

1014 1015 1016
		switch (c->processor_id & PRID_REV_MASK) {
		case PRID_REV_LOONGSON1B:
			__cpu_name[cpu] = "Loongson 1B";
1017 1018
			break;
		}
1019

1020
		break;
L
Linus Torvalds 已提交
1021 1022 1023
	}
}

1024
static inline void cpu_probe_mips(struct cpuinfo_mips *c, unsigned int cpu)
L
Linus Torvalds 已提交
1025
{
1026
	c->writecombine = _CACHE_UNCACHED_ACCELERATED;
1027
	switch (c->processor_id & PRID_IMP_MASK) {
1028 1029 1030 1031 1032
	case PRID_IMP_QEMU_GENERIC:
		c->writecombine = _CACHE_UNCACHED;
		c->cputype = CPU_QEMU_GENERIC;
		__cpu_name[cpu] = "MIPS GENERIC QEMU";
		break;
L
Linus Torvalds 已提交
1033 1034
	case PRID_IMP_4KC:
		c->cputype = CPU_4KC;
1035
		c->writecombine = _CACHE_UNCACHED;
1036
		__cpu_name[cpu] = "MIPS 4Kc";
L
Linus Torvalds 已提交
1037 1038
		break;
	case PRID_IMP_4KEC:
1039 1040
	case PRID_IMP_4KECR2:
		c->cputype = CPU_4KEC;
1041
		c->writecombine = _CACHE_UNCACHED;
1042
		__cpu_name[cpu] = "MIPS 4KEc";
1043
		break;
L
Linus Torvalds 已提交
1044
	case PRID_IMP_4KSC:
R
Ralf Baechle 已提交
1045
	case PRID_IMP_4KSD:
L
Linus Torvalds 已提交
1046
		c->cputype = CPU_4KSC;
1047
		c->writecombine = _CACHE_UNCACHED;
1048
		__cpu_name[cpu] = "MIPS 4KSc";
L
Linus Torvalds 已提交
1049 1050 1051
		break;
	case PRID_IMP_5KC:
		c->cputype = CPU_5KC;
1052
		c->writecombine = _CACHE_UNCACHED;
1053
		__cpu_name[cpu] = "MIPS 5Kc";
L
Linus Torvalds 已提交
1054
		break;
L
Leonid Yegoshin 已提交
1055 1056
	case PRID_IMP_5KE:
		c->cputype = CPU_5KE;
1057
		c->writecombine = _CACHE_UNCACHED;
L
Leonid Yegoshin 已提交
1058 1059
		__cpu_name[cpu] = "MIPS 5KE";
		break;
L
Linus Torvalds 已提交
1060 1061
	case PRID_IMP_20KC:
		c->cputype = CPU_20KC;
1062
		c->writecombine = _CACHE_UNCACHED;
1063
		__cpu_name[cpu] = "MIPS 20Kc";
L
Linus Torvalds 已提交
1064 1065 1066
		break;
	case PRID_IMP_24K:
		c->cputype = CPU_24K;
1067
		c->writecombine = _CACHE_UNCACHED;
1068
		__cpu_name[cpu] = "MIPS 24Kc";
L
Linus Torvalds 已提交
1069
		break;
1070 1071
	case PRID_IMP_24KE:
		c->cputype = CPU_24K;
1072
		c->writecombine = _CACHE_UNCACHED;
1073 1074
		__cpu_name[cpu] = "MIPS 24KEc";
		break;
L
Linus Torvalds 已提交
1075 1076
	case PRID_IMP_25KF:
		c->cputype = CPU_25KF;
1077
		c->writecombine = _CACHE_UNCACHED;
1078
		__cpu_name[cpu] = "MIPS 25Kc";
L
Linus Torvalds 已提交
1079
		break;
R
Ralf Baechle 已提交
1080 1081
	case PRID_IMP_34K:
		c->cputype = CPU_34K;
1082
		c->writecombine = _CACHE_UNCACHED;
1083
		__cpu_name[cpu] = "MIPS 34Kc";
R
Ralf Baechle 已提交
1084
		break;
1085 1086
	case PRID_IMP_74K:
		c->cputype = CPU_74K;
1087
		c->writecombine = _CACHE_UNCACHED;
1088
		__cpu_name[cpu] = "MIPS 74Kc";
1089
		break;
1090 1091
	case PRID_IMP_M14KC:
		c->cputype = CPU_M14KC;
1092
		c->writecombine = _CACHE_UNCACHED;
1093 1094
		__cpu_name[cpu] = "MIPS M14Kc";
		break;
1095 1096
	case PRID_IMP_M14KEC:
		c->cputype = CPU_M14KEC;
1097
		c->writecombine = _CACHE_UNCACHED;
1098 1099
		__cpu_name[cpu] = "MIPS M14KEc";
		break;
1100 1101
	case PRID_IMP_1004K:
		c->cputype = CPU_1004K;
1102
		c->writecombine = _CACHE_UNCACHED;
1103
		__cpu_name[cpu] = "MIPS 1004Kc";
1104
		break;
1105
	case PRID_IMP_1074K:
1106
		c->cputype = CPU_1074K;
1107
		c->writecombine = _CACHE_UNCACHED;
1108 1109
		__cpu_name[cpu] = "MIPS 1074Kc";
		break;
1110 1111 1112 1113 1114 1115 1116 1117
	case PRID_IMP_INTERAPTIV_UP:
		c->cputype = CPU_INTERAPTIV;
		__cpu_name[cpu] = "MIPS interAptiv";
		break;
	case PRID_IMP_INTERAPTIV_MP:
		c->cputype = CPU_INTERAPTIV;
		__cpu_name[cpu] = "MIPS interAptiv (multi)";
		break;
1118 1119 1120 1121 1122 1123 1124 1125
	case PRID_IMP_PROAPTIV_UP:
		c->cputype = CPU_PROAPTIV;
		__cpu_name[cpu] = "MIPS proAptiv";
		break;
	case PRID_IMP_PROAPTIV_MP:
		c->cputype = CPU_PROAPTIV;
		__cpu_name[cpu] = "MIPS proAptiv (multi)";
		break;
J
James Hogan 已提交
1126 1127 1128 1129
	case PRID_IMP_P5600:
		c->cputype = CPU_P5600;
		__cpu_name[cpu] = "MIPS P5600";
		break;
1130 1131 1132 1133
	case PRID_IMP_I6400:
		c->cputype = CPU_I6400;
		__cpu_name[cpu] = "MIPS I6400";
		break;
1134 1135 1136 1137
	case PRID_IMP_M5150:
		c->cputype = CPU_M5150;
		__cpu_name[cpu] = "MIPS M5150";
		break;
L
Linus Torvalds 已提交
1138
	}
C
Chris Dearman 已提交
1139

L
Leonid Yegoshin 已提交
1140 1141
	decode_configs(c);

C
Chris Dearman 已提交
1142
	spram_config();
L
Linus Torvalds 已提交
1143 1144
}

1145
static inline void cpu_probe_alchemy(struct cpuinfo_mips *c, unsigned int cpu)
L
Linus Torvalds 已提交
1146
{
1147
	decode_configs(c);
1148
	switch (c->processor_id & PRID_IMP_MASK) {
L
Linus Torvalds 已提交
1149 1150
	case PRID_IMP_AU1_REV1:
	case PRID_IMP_AU1_REV2:
1151
		c->cputype = CPU_ALCHEMY;
L
Linus Torvalds 已提交
1152 1153
		switch ((c->processor_id >> 24) & 0xff) {
		case 0:
1154
			__cpu_name[cpu] = "Au1000";
L
Linus Torvalds 已提交
1155 1156
			break;
		case 1:
1157
			__cpu_name[cpu] = "Au1500";
L
Linus Torvalds 已提交
1158 1159
			break;
		case 2:
1160
			__cpu_name[cpu] = "Au1100";
L
Linus Torvalds 已提交
1161 1162
			break;
		case 3:
1163
			__cpu_name[cpu] = "Au1550";
L
Linus Torvalds 已提交
1164
			break;
P
Pete Popov 已提交
1165
		case 4:
1166
			__cpu_name[cpu] = "Au1200";
1167
			if ((c->processor_id & PRID_REV_MASK) == 2)
1168
				__cpu_name[cpu] = "Au1250";
1169 1170
			break;
		case 5:
1171
			__cpu_name[cpu] = "Au1210";
P
Pete Popov 已提交
1172
			break;
L
Linus Torvalds 已提交
1173
		default:
1174
			__cpu_name[cpu] = "Au1xxx";
L
Linus Torvalds 已提交
1175 1176 1177 1178 1179 1180
			break;
		}
		break;
	}
}

1181
static inline void cpu_probe_sibyte(struct cpuinfo_mips *c, unsigned int cpu)
L
Linus Torvalds 已提交
1182
{
1183
	decode_configs(c);
R
Ralf Baechle 已提交
1184

1185
	c->writecombine = _CACHE_UNCACHED_ACCELERATED;
1186
	switch (c->processor_id & PRID_IMP_MASK) {
L
Linus Torvalds 已提交
1187 1188
	case PRID_IMP_SB1:
		c->cputype = CPU_SB1;
1189
		__cpu_name[cpu] = "SiByte SB1";
L
Linus Torvalds 已提交
1190
		/* FPU in pass1 is known to have issues. */
1191
		if ((c->processor_id & PRID_REV_MASK) < 0x02)
1192
			c->options &= ~(MIPS_CPU_FPU | MIPS_CPU_32FPR);
L
Linus Torvalds 已提交
1193
		break;
A
Andrew Isaacson 已提交
1194 1195
	case PRID_IMP_SB1A:
		c->cputype = CPU_SB1A;
1196
		__cpu_name[cpu] = "SiByte SB1A";
A
Andrew Isaacson 已提交
1197
		break;
L
Linus Torvalds 已提交
1198 1199 1200
	}
}

1201
static inline void cpu_probe_sandcraft(struct cpuinfo_mips *c, unsigned int cpu)
L
Linus Torvalds 已提交
1202
{
1203
	decode_configs(c);
1204
	switch (c->processor_id & PRID_IMP_MASK) {
L
Linus Torvalds 已提交
1205 1206
	case PRID_IMP_SR71000:
		c->cputype = CPU_SR71000;
1207
		__cpu_name[cpu] = "Sandcraft SR71000";
L
Linus Torvalds 已提交
1208 1209 1210 1211 1212 1213
		c->scache.ways = 8;
		c->tlbsize = 64;
		break;
	}
}

1214
static inline void cpu_probe_nxp(struct cpuinfo_mips *c, unsigned int cpu)
1215 1216
{
	decode_configs(c);
1217
	switch (c->processor_id & PRID_IMP_MASK) {
1218 1219
	case PRID_IMP_PR4450:
		c->cputype = CPU_PR4450;
1220
		__cpu_name[cpu] = "Philips PR4450";
1221
		set_isa(c, MIPS_CPU_ISA_M32R1);
1222 1223 1224 1225
		break;
	}
}

1226
static inline void cpu_probe_broadcom(struct cpuinfo_mips *c, unsigned int cpu)
1227 1228
{
	decode_configs(c);
1229
	switch (c->processor_id & PRID_IMP_MASK) {
1230 1231
	case PRID_IMP_BMIPS32_REV4:
	case PRID_IMP_BMIPS32_REV8:
1232 1233
		c->cputype = CPU_BMIPS32;
		__cpu_name[cpu] = "Broadcom BMIPS32";
1234
		set_elf_platform(cpu, "bmips32");
1235 1236 1237 1238 1239 1240
		break;
	case PRID_IMP_BMIPS3300:
	case PRID_IMP_BMIPS3300_ALT:
	case PRID_IMP_BMIPS3300_BUG:
		c->cputype = CPU_BMIPS3300;
		__cpu_name[cpu] = "Broadcom BMIPS3300";
1241
		set_elf_platform(cpu, "bmips3300");
1242 1243
		break;
	case PRID_IMP_BMIPS43XX: {
1244
		int rev = c->processor_id & PRID_REV_MASK;
1245 1246 1247 1248 1249

		if (rev >= PRID_REV_BMIPS4380_LO &&
				rev <= PRID_REV_BMIPS4380_HI) {
			c->cputype = CPU_BMIPS4380;
			__cpu_name[cpu] = "Broadcom BMIPS4380";
1250
			set_elf_platform(cpu, "bmips4380");
1251 1252 1253
		} else {
			c->cputype = CPU_BMIPS4350;
			__cpu_name[cpu] = "Broadcom BMIPS4350";
1254
			set_elf_platform(cpu, "bmips4350");
1255
		}
1256
		break;
1257 1258
	}
	case PRID_IMP_BMIPS5000:
1259
	case PRID_IMP_BMIPS5200:
1260 1261
		c->cputype = CPU_BMIPS5000;
		__cpu_name[cpu] = "Broadcom BMIPS5000";
1262
		set_elf_platform(cpu, "bmips5000");
1263
		c->options |= MIPS_CPU_ULRI;
1264
		break;
1265 1266 1267
	}
}

1268 1269 1270
static inline void cpu_probe_cavium(struct cpuinfo_mips *c, unsigned int cpu)
{
	decode_configs(c);
1271
	switch (c->processor_id & PRID_IMP_MASK) {
1272 1273 1274
	case PRID_IMP_CAVIUM_CN38XX:
	case PRID_IMP_CAVIUM_CN31XX:
	case PRID_IMP_CAVIUM_CN30XX:
1275 1276 1277
		c->cputype = CPU_CAVIUM_OCTEON;
		__cpu_name[cpu] = "Cavium Octeon";
		goto platform;
1278 1279 1280 1281
	case PRID_IMP_CAVIUM_CN58XX:
	case PRID_IMP_CAVIUM_CN56XX:
	case PRID_IMP_CAVIUM_CN50XX:
	case PRID_IMP_CAVIUM_CN52XX:
1282 1283 1284
		c->cputype = CPU_CAVIUM_OCTEON_PLUS;
		__cpu_name[cpu] = "Cavium Octeon+";
platform:
1285
		set_elf_platform(cpu, "octeon");
1286
		break;
1287
	case PRID_IMP_CAVIUM_CN61XX:
1288
	case PRID_IMP_CAVIUM_CN63XX:
1289 1290
	case PRID_IMP_CAVIUM_CN66XX:
	case PRID_IMP_CAVIUM_CN68XX:
1291
	case PRID_IMP_CAVIUM_CNF71XX:
1292 1293
		c->cputype = CPU_CAVIUM_OCTEON2;
		__cpu_name[cpu] = "Cavium Octeon II";
1294
		set_elf_platform(cpu, "octeon2");
1295
		break;
1296 1297 1298 1299 1300 1301
	case PRID_IMP_CAVIUM_CN70XX:
	case PRID_IMP_CAVIUM_CN78XX:
		c->cputype = CPU_CAVIUM_OCTEON3;
		__cpu_name[cpu] = "Cavium Octeon III";
		set_elf_platform(cpu, "octeon3");
		break;
1302 1303 1304 1305 1306 1307 1308
	default:
		printk(KERN_INFO "Unknown Octeon chip!\n");
		c->cputype = CPU_UNKNOWN;
		break;
	}
}

1309 1310 1311 1312 1313
static inline void cpu_probe_ingenic(struct cpuinfo_mips *c, unsigned int cpu)
{
	decode_configs(c);
	/* JZRISC does not implement the CP0 counter. */
	c->options &= ~MIPS_CPU_COUNTER;
1314
	BUG_ON(!__builtin_constant_p(cpu_has_counter) || cpu_has_counter);
1315
	switch (c->processor_id & PRID_IMP_MASK) {
1316 1317
	case PRID_IMP_JZRISC:
		c->cputype = CPU_JZRISC;
1318
		c->writecombine = _CACHE_UNCACHED_ACCELERATED;
1319 1320 1321 1322 1323 1324 1325 1326
		__cpu_name[cpu] = "Ingenic JZRISC";
		break;
	default:
		panic("Unknown Ingenic Processor ID!");
		break;
	}
}

1327 1328 1329 1330
static inline void cpu_probe_netlogic(struct cpuinfo_mips *c, int cpu)
{
	decode_configs(c);

1331
	if ((c->processor_id & PRID_IMP_MASK) == PRID_IMP_NETLOGIC_AU13XX) {
M
Manuel Lauss 已提交
1332 1333 1334 1335 1336 1337
		c->cputype = CPU_ALCHEMY;
		__cpu_name[cpu] = "Au1300";
		/* following stuff is not for Alchemy */
		return;
	}

R
Ralf Baechle 已提交
1338 1339
	c->options = (MIPS_CPU_TLB	 |
			MIPS_CPU_4KEX	 |
1340
			MIPS_CPU_COUNTER |
R
Ralf Baechle 已提交
1341 1342 1343
			MIPS_CPU_DIVEC	 |
			MIPS_CPU_WATCH	 |
			MIPS_CPU_EJTAG	 |
1344 1345
			MIPS_CPU_LLSC);

1346
	switch (c->processor_id & PRID_IMP_MASK) {
1347
	case PRID_IMP_NETLOGIC_XLP2XX:
1348
	case PRID_IMP_NETLOGIC_XLP9XX:
1349
	case PRID_IMP_NETLOGIC_XLP5XX:
1350 1351 1352 1353
		c->cputype = CPU_XLP;
		__cpu_name[cpu] = "Broadcom XLPII";
		break;

1354 1355
	case PRID_IMP_NETLOGIC_XLP8XX:
	case PRID_IMP_NETLOGIC_XLP3XX:
J
Jayachandran C 已提交
1356 1357 1358 1359
		c->cputype = CPU_XLP;
		__cpu_name[cpu] = "Netlogic XLP";
		break;

1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389
	case PRID_IMP_NETLOGIC_XLR732:
	case PRID_IMP_NETLOGIC_XLR716:
	case PRID_IMP_NETLOGIC_XLR532:
	case PRID_IMP_NETLOGIC_XLR308:
	case PRID_IMP_NETLOGIC_XLR532C:
	case PRID_IMP_NETLOGIC_XLR516C:
	case PRID_IMP_NETLOGIC_XLR508C:
	case PRID_IMP_NETLOGIC_XLR308C:
		c->cputype = CPU_XLR;
		__cpu_name[cpu] = "Netlogic XLR";
		break;

	case PRID_IMP_NETLOGIC_XLS608:
	case PRID_IMP_NETLOGIC_XLS408:
	case PRID_IMP_NETLOGIC_XLS404:
	case PRID_IMP_NETLOGIC_XLS208:
	case PRID_IMP_NETLOGIC_XLS204:
	case PRID_IMP_NETLOGIC_XLS108:
	case PRID_IMP_NETLOGIC_XLS104:
	case PRID_IMP_NETLOGIC_XLS616B:
	case PRID_IMP_NETLOGIC_XLS608B:
	case PRID_IMP_NETLOGIC_XLS416B:
	case PRID_IMP_NETLOGIC_XLS412B:
	case PRID_IMP_NETLOGIC_XLS408B:
	case PRID_IMP_NETLOGIC_XLS404B:
		c->cputype = CPU_XLR;
		__cpu_name[cpu] = "Netlogic XLS";
		break;

	default:
J
Jayachandran C 已提交
1390
		pr_info("Unknown Netlogic chip id [%02x]!\n",
1391 1392 1393 1394 1395
		       c->processor_id);
		c->cputype = CPU_XLR;
		break;
	}

J
Jayachandran C 已提交
1396
	if (c->cputype == CPU_XLP) {
1397
		set_isa(c, MIPS_CPU_ISA_M64R2);
J
Jayachandran C 已提交
1398 1399 1400 1401
		c->options |= (MIPS_CPU_FPU | MIPS_CPU_ULRI | MIPS_CPU_MCHECK);
		/* This will be updated again after all threads are woken up */
		c->tlbsize = ((read_c0_config6() >> 16) & 0xffff) + 1;
	} else {
1402
		set_isa(c, MIPS_CPU_ISA_M64R1);
J
Jayachandran C 已提交
1403 1404
		c->tlbsize = ((read_c0_config1() >> 25) & 0x3f) + 1;
	}
1405
	c->kscratch_mask = 0xf;
1406 1407
}

1408 1409 1410 1411 1412 1413
#ifdef CONFIG_64BIT
/* For use by uaccess.h */
u64 __ua_limit;
EXPORT_SYMBOL(__ua_limit);
#endif

1414
const char *__cpu_name[NR_CPUS];
1415
const char *__elf_platform;
1416

1417
void cpu_probe(void)
L
Linus Torvalds 已提交
1418 1419
{
	struct cpuinfo_mips *c = &current_cpu_data;
1420
	unsigned int cpu = smp_processor_id();
L
Linus Torvalds 已提交
1421

R
Ralf Baechle 已提交
1422
	c->processor_id = PRID_IMP_UNKNOWN;
L
Linus Torvalds 已提交
1423 1424
	c->fpu_id	= FPIR_IMP_NONE;
	c->cputype	= CPU_UNKNOWN;
1425
	c->writecombine = _CACHE_UNCACHED;
L
Linus Torvalds 已提交
1426

1427 1428 1429
	c->fpu_csr31	= FPU_CSR_RN;
	c->fpu_msk31	= FPU_CSR_RSVD | FPU_CSR_ABS2008 | FPU_CSR_NAN2008;

L
Linus Torvalds 已提交
1430
	c->processor_id = read_c0_prid();
1431
	switch (c->processor_id & PRID_COMP_MASK) {
L
Linus Torvalds 已提交
1432
	case PRID_COMP_LEGACY:
1433
		cpu_probe_legacy(c, cpu);
L
Linus Torvalds 已提交
1434 1435
		break;
	case PRID_COMP_MIPS:
1436
		cpu_probe_mips(c, cpu);
L
Linus Torvalds 已提交
1437 1438
		break;
	case PRID_COMP_ALCHEMY:
1439
		cpu_probe_alchemy(c, cpu);
L
Linus Torvalds 已提交
1440 1441
		break;
	case PRID_COMP_SIBYTE:
1442
		cpu_probe_sibyte(c, cpu);
L
Linus Torvalds 已提交
1443
		break;
1444
	case PRID_COMP_BROADCOM:
1445
		cpu_probe_broadcom(c, cpu);
1446
		break;
L
Linus Torvalds 已提交
1447
	case PRID_COMP_SANDCRAFT:
1448
		cpu_probe_sandcraft(c, cpu);
L
Linus Torvalds 已提交
1449
		break;
1450
	case PRID_COMP_NXP:
1451
		cpu_probe_nxp(c, cpu);
1452
		break;
1453 1454 1455
	case PRID_COMP_CAVIUM:
		cpu_probe_cavium(c, cpu);
		break;
1456 1457 1458
	case PRID_COMP_INGENIC_D0:
	case PRID_COMP_INGENIC_D1:
	case PRID_COMP_INGENIC_E1:
1459 1460
		cpu_probe_ingenic(c, cpu);
		break;
1461 1462 1463
	case PRID_COMP_NETLOGIC:
		cpu_probe_netlogic(c, cpu);
		break;
L
Linus Torvalds 已提交
1464
	}
1465

1466 1467 1468
	BUG_ON(!__cpu_name[cpu]);
	BUG_ON(c->cputype == CPU_UNKNOWN);

1469 1470 1471 1472 1473 1474 1475
	/*
	 * Platform code can force the cpu type to optimize code
	 * generation. In that case be sure the cpu type is correctly
	 * manually setup otherwise it could trigger some nasty bugs.
	 */
	BUG_ON(current_cpu_type() != c->cputype);

1476 1477 1478 1479
	if (mips_fpu_disabled)
		c->options &= ~MIPS_CPU_FPU;

	if (mips_dsp_disabled)
1480
		c->ases &= ~(MIPS_ASE_DSP | MIPS_ASE_DSP2P);
1481

1482 1483 1484 1485 1486 1487
	if (mips_htw_disabled) {
		c->options &= ~MIPS_CPU_HTW;
		write_c0_pwctl(read_c0_pwctl() &
			       ~(1 << MIPS_PWCTL_PWEN_SHIFT));
	}

1488 1489 1490 1491
	if (c->options & MIPS_CPU_FPU)
		cpu_set_fpu_opts(c);
	else
		cpu_set_nofpu_opts(c);
1492

1493 1494 1495 1496
	if (cpu_has_bp_ghist)
		write_c0_r10k_diag(read_c0_r10k_diag() |
				   R10K_DIAG_E_GHIST);

1497
	if (cpu_has_mips_r2_r6) {
R
Ralf Baechle 已提交
1498
		c->srsets = ((read_c0_srsctl() >> 26) & 0x0f) + 1;
1499 1500 1501
		/* R2 has Performance Counter Interrupt indicator */
		c->options |= MIPS_CPU_PCI;
	}
R
Ralf Baechle 已提交
1502 1503
	else
		c->srsets = 1;
1504

1505
	if (cpu_has_msa) {
P
Paul Burton 已提交
1506
		c->msa_id = cpu_get_msa_id();
1507 1508 1509
		WARN(c->msa_id & MSA_IR_WRPF,
		     "Vector register partitioning unimplemented!");
	}
P
Paul Burton 已提交
1510

1511
	cpu_probe_vmbits(c);
1512 1513 1514 1515 1516

#ifdef CONFIG_64BIT
	if (cpu == 0)
		__ua_limit = ~((1ull << cpu_vmbits) - 1);
#endif
L
Linus Torvalds 已提交
1517 1518
}

1519
void cpu_report(void)
L
Linus Torvalds 已提交
1520 1521 1522
{
	struct cpuinfo_mips *c = &current_cpu_data;

1523 1524
	pr_info("CPU%d revision is: %08x (%s)\n",
		smp_processor_id(), c->processor_id, cpu_name_string());
L
Linus Torvalds 已提交
1525
	if (c->options & MIPS_CPU_FPU)
1526
		printk(KERN_INFO "FPU revision is: %08x\n", c->fpu_id);
P
Paul Burton 已提交
1527 1528
	if (cpu_has_msa)
		pr_info("MSA revision is: %08x\n", c->msa_id);
L
Linus Torvalds 已提交
1529
}