cpu-probe.c 36.5 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4
/*
 * Processor capabilities determination functions.
 *
 * Copyright (C) xxxx  the Anonymous
5
 * Copyright (C) 1994 - 2006 Ralf Baechle
6
 * Copyright (C) 2003, 2004  Maciej W. Rozycki
R
Ralf Baechle 已提交
7
 * Copyright (C) 2001, 2004, 2011, 2012	 MIPS Technologies, Inc.
L
Linus Torvalds 已提交
8 9 10 11 12 13 14 15 16
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License
 * as published by the Free Software Foundation; either version
 * 2 of the License, or (at your option) any later version.
 */
#include <linux/init.h>
#include <linux/kernel.h>
#include <linux/ptrace.h>
17
#include <linux/smp.h>
L
Linus Torvalds 已提交
18
#include <linux/stddef.h>
19
#include <linux/export.h>
L
Linus Torvalds 已提交
20

21
#include <asm/bugs.h>
L
Linus Torvalds 已提交
22
#include <asm/cpu.h>
23
#include <asm/cpu-features.h>
24
#include <asm/cpu-type.h>
L
Linus Torvalds 已提交
25 26
#include <asm/fpu.h>
#include <asm/mipsregs.h>
27
#include <asm/mipsmtregs.h>
P
Paul Burton 已提交
28
#include <asm/msa.h>
29
#include <asm/watch.h>
30
#include <asm/elf.h>
31
#include <asm/pgtable-bits.h>
32
#include <asm/spram.h>
33 34
#include <asm/uaccess.h>

35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63
/*
 * Determine the FCSR mask for FPU hardware.
 */
static inline void cpu_set_fpu_fcsr_mask(struct cpuinfo_mips *c)
{
	unsigned long sr, mask, fcsr, fcsr0, fcsr1;

	mask = FPU_CSR_ALL_X | FPU_CSR_ALL_E | FPU_CSR_ALL_S | FPU_CSR_RM;

	sr = read_c0_status();
	__enable_fpu(FPU_AS_IS);

	fcsr = read_32bit_cp1_register(CP1_STATUS);

	fcsr0 = fcsr & mask;
	write_32bit_cp1_register(CP1_STATUS, fcsr0);
	fcsr0 = read_32bit_cp1_register(CP1_STATUS);

	fcsr1 = fcsr | ~mask;
	write_32bit_cp1_register(CP1_STATUS, fcsr1);
	fcsr1 = read_32bit_cp1_register(CP1_STATUS);

	write_32bit_cp1_register(CP1_STATUS, fcsr);

	write_c0_status(sr);

	c->fpu_msk31 = ~(fcsr0 ^ fcsr1) & ~mask;
}

64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81
/*
 * Set the FIR feature flags for the FPU emulator.
 */
static void cpu_set_nofpu_id(struct cpuinfo_mips *c)
{
	u32 value;

	value = 0;
	if (c->isa_level & (MIPS_CPU_ISA_M32R1 | MIPS_CPU_ISA_M64R1 |
			    MIPS_CPU_ISA_M32R2 | MIPS_CPU_ISA_M64R2 |
			    MIPS_CPU_ISA_M32R6 | MIPS_CPU_ISA_M64R6))
		value |= MIPS_FPIR_D | MIPS_FPIR_S;
	if (c->isa_level & (MIPS_CPU_ISA_M32R2 | MIPS_CPU_ISA_M64R2 |
			    MIPS_CPU_ISA_M32R6 | MIPS_CPU_ISA_M64R6))
		value |= MIPS_FPIR_F64 | MIPS_FPIR_L | MIPS_FPIR_W;
	c->fpu_id = value;
}

82 83 84
/* Determined FPU emulator mask to use for the boot CPU with "nofpu".  */
static unsigned int mips_nofpu_msk31;

85
static int mips_fpu_disabled;
86 87 88

static int __init fpu_disable(char *s)
{
89
	boot_cpu_data.options &= ~MIPS_CPU_FPU;
90
	boot_cpu_data.fpu_msk31 = mips_nofpu_msk31;
91
	cpu_set_nofpu_id(&boot_cpu_data);
92 93 94 95 96 97 98
	mips_fpu_disabled = 1;

	return 1;
}

__setup("nofpu", fpu_disable);

99
int mips_dsp_disabled;
100 101 102

static int __init dsp_disable(char *s)
{
103
	cpu_data[0].ases &= ~(MIPS_ASE_DSP | MIPS_ASE_DSP2P);
104 105 106 107 108 109 110
	mips_dsp_disabled = 1;

	return 1;
}

__setup("nodsp", dsp_disable);

111 112 113 114 115 116 117 118 119 120 121 122 123 124
static int mips_htw_disabled;

static int __init htw_disable(char *s)
{
	mips_htw_disabled = 1;
	cpu_data[0].options &= ~MIPS_CPU_HTW;
	write_c0_pwctl(read_c0_pwctl() &
		       ~(1 << MIPS_PWCTL_PWEN_SHIFT));

	return 1;
}

__setup("nohtw", htw_disable);

125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181
static int mips_ftlb_disabled;
static int mips_has_ftlb_configured;

static void set_ftlb_enable(struct cpuinfo_mips *c, int enable);

static int __init ftlb_disable(char *s)
{
	unsigned int config4, mmuextdef;

	/*
	 * If the core hasn't done any FTLB configuration, there is nothing
	 * for us to do here.
	 */
	if (!mips_has_ftlb_configured)
		return 1;

	/* Disable it in the boot cpu */
	set_ftlb_enable(&cpu_data[0], 0);

	back_to_back_c0_hazard();

	config4 = read_c0_config4();

	/* Check that FTLB has been disabled */
	mmuextdef = config4 & MIPS_CONF4_MMUEXTDEF;
	/* MMUSIZEEXT == VTLB ON, FTLB OFF */
	if (mmuextdef == MIPS_CONF4_MMUEXTDEF_FTLBSIZEEXT) {
		/* This should never happen */
		pr_warn("FTLB could not be disabled!\n");
		return 1;
	}

	mips_ftlb_disabled = 1;
	mips_has_ftlb_configured = 0;

	/*
	 * noftlb is mainly used for debug purposes so print
	 * an informative message instead of using pr_debug()
	 */
	pr_info("FTLB has been disabled\n");

	/*
	 * Some of these bits are duplicated in the decode_config4.
	 * MIPS_CONF4_MMUEXTDEF_MMUSIZEEXT is the only possible case
	 * once FTLB has been disabled so undo what decode_config4 did.
	 */
	cpu_data[0].tlbsize -= cpu_data[0].tlbsizeftlbways *
			       cpu_data[0].tlbsizeftlbsets;
	cpu_data[0].tlbsizeftlbsets = 0;
	cpu_data[0].tlbsizeftlbways = 0;

	return 1;
}

__setup("noftlb", ftlb_disable);


M
Marc St-Jean 已提交
182 183 184 185
static inline void check_errata(void)
{
	struct cpuinfo_mips *c = &current_cpu_data;

186
	switch (current_cpu_type()) {
M
Marc St-Jean 已提交
187 188 189
	case CPU_34K:
		/*
		 * Erratum "RPS May Cause Incorrect Instruction Execution"
R
Ralf Baechle 已提交
190
		 * This code only handles VPE0, any SMP/RTOS code
M
Marc St-Jean 已提交
191 192 193 194 195 196 197 198 199 200
		 * making use of VPE1 will be responsable for that VPE.
		 */
		if ((c->processor_id & PRID_REV_MASK) <= PRID_REV_34K_V1_0_2)
			write_c0_config7(read_c0_config7() | MIPS_CONF7_RPS);
		break;
	default:
		break;
	}
}

L
Linus Torvalds 已提交
201 202
void __init check_bugs32(void)
{
M
Marc St-Jean 已提交
203
	check_errata();
L
Linus Torvalds 已提交
204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227
}

/*
 * Probe whether cpu has config register by trying to play with
 * alternate cache bit and see whether it matters.
 * It's used by cpu_probe to distinguish between R3000A and R3081.
 */
static inline int cpu_has_confreg(void)
{
#ifdef CONFIG_CPU_R3000
	extern unsigned long r3k_cache_size(unsigned long);
	unsigned long size1, size2;
	unsigned long cfg = read_c0_conf();

	size1 = r3k_cache_size(ST0_ISC);
	write_c0_conf(cfg ^ R30XX_CONF_AC);
	size2 = r3k_cache_size(ST0_ISC);
	write_c0_conf(cfg);
	return size1 != size2;
#else
	return 0;
#endif
}

228 229 230 231 232 233
static inline void set_elf_platform(int cpu, const char *plat)
{
	if (cpu == 0)
		__elf_platform = plat;
}

L
Linus Torvalds 已提交
234 235 236 237 238 239 240 241
/*
 * Get the FPU Implementation/Revision.
 */
static inline unsigned long cpu_get_fpu_id(void)
{
	unsigned long tmp, fpu_id;

	tmp = read_c0_status();
242
	__enable_fpu(FPU_AS_IS);
L
Linus Torvalds 已提交
243 244 245 246 247 248
	fpu_id = read_32bit_cp1_register(CP1_REVISION);
	write_c0_status(tmp);
	return fpu_id;
}

/*
249
 * Check if the CPU has an external FPU.
L
Linus Torvalds 已提交
250 251 252
 */
static inline int __cpu_has_fpu(void)
{
R
Ralf Baechle 已提交
253
	return (cpu_get_fpu_id() & FPIR_IMP_MASK) != FPIR_IMP_NONE;
L
Linus Torvalds 已提交
254 255
}

P
Paul Burton 已提交
256 257
static inline unsigned long cpu_get_msa_id(void)
{
258
	unsigned long status, msa_id;
P
Paul Burton 已提交
259 260 261 262 263

	status = read_c0_status();
	__enable_fpu(FPU_64BIT);
	enable_msa();
	msa_id = read_msa_ir();
264
	disable_msa();
P
Paul Burton 已提交
265 266 267 268
	write_c0_status(status);
	return msa_id;
}

269 270 271
static inline void cpu_probe_vmbits(struct cpuinfo_mips *c)
{
#ifdef __NEED_VMBITS_PROBE
272
	write_c0_entryhi(0x3fffffffffffe000ULL);
273
	back_to_back_c0_hazard();
274
	c->vmbits = fls64(read_c0_entryhi() & 0x3fffffffffffe000ULL);
275 276 277
#endif
}

278
static void set_isa(struct cpuinfo_mips *c, unsigned int isa)
279 280 281 282 283 284 285 286 287 288 289
{
	switch (isa) {
	case MIPS_CPU_ISA_M64R2:
		c->isa_level |= MIPS_CPU_ISA_M32R2 | MIPS_CPU_ISA_M64R2;
	case MIPS_CPU_ISA_M64R1:
		c->isa_level |= MIPS_CPU_ISA_M32R1 | MIPS_CPU_ISA_M64R1;
	case MIPS_CPU_ISA_V:
		c->isa_level |= MIPS_CPU_ISA_V;
	case MIPS_CPU_ISA_IV:
		c->isa_level |= MIPS_CPU_ISA_IV;
	case MIPS_CPU_ISA_III:
290
		c->isa_level |= MIPS_CPU_ISA_II | MIPS_CPU_ISA_III;
291 292
		break;

293 294 295 296 297 298 299
	/* R6 incompatible with everything else */
	case MIPS_CPU_ISA_M64R6:
		c->isa_level |= MIPS_CPU_ISA_M32R6 | MIPS_CPU_ISA_M64R6;
	case MIPS_CPU_ISA_M32R6:
		c->isa_level |= MIPS_CPU_ISA_M32R6;
		/* Break here so we don't add incompatible ISAs */
		break;
300 301 302 303 304 305 306 307 308 309
	case MIPS_CPU_ISA_M32R2:
		c->isa_level |= MIPS_CPU_ISA_M32R2;
	case MIPS_CPU_ISA_M32R1:
		c->isa_level |= MIPS_CPU_ISA_M32R1;
	case MIPS_CPU_ISA_II:
		c->isa_level |= MIPS_CPU_ISA_II;
		break;
	}
}

310
static char unknown_isa[] = KERN_ERR \
311 312
	"Unsupported ISA type, c0.config0: %d.";

313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338
static unsigned int calculate_ftlb_probability(struct cpuinfo_mips *c)
{

	unsigned int probability = c->tlbsize / c->tlbsizevtlb;

	/*
	 * 0 = All TLBWR instructions go to FTLB
	 * 1 = 15:1: For every 16 TBLWR instructions, 15 go to the
	 * FTLB and 1 goes to the VTLB.
	 * 2 = 7:1: As above with 7:1 ratio.
	 * 3 = 3:1: As above with 3:1 ratio.
	 *
	 * Use the linear midpoint as the probability threshold.
	 */
	if (probability >= 12)
		return 1;
	else if (probability >= 6)
		return 2;
	else
		/*
		 * So FTLB is less than 4 times bigger than VTLB.
		 * A 3:1 ratio can still be useful though.
		 */
		return 3;
}

L
Leonid Yegoshin 已提交
339 340 341
static void set_ftlb_enable(struct cpuinfo_mips *c, int enable)
{
	unsigned int config6;
342 343 344 345 346 347

	/* It's implementation dependent how the FTLB can be enabled */
	switch (c->cputype) {
	case CPU_PROAPTIV:
	case CPU_P5600:
		/* proAptiv & related cores use Config6 to enable the FTLB */
L
Leonid Yegoshin 已提交
348
		config6 = read_c0_config6();
349 350
		/* Clear the old probability value */
		config6 &= ~(3 << MIPS_CONF6_FTLBP_SHIFT);
L
Leonid Yegoshin 已提交
351 352
		if (enable)
			/* Enable FTLB */
353 354 355 356
			write_c0_config6(config6 |
					 (calculate_ftlb_probability(c)
					  << MIPS_CONF6_FTLBP_SHIFT)
					 | MIPS_CONF6_FTLBEN);
L
Leonid Yegoshin 已提交
357 358 359 360
		else
			/* Disable FTLB */
			write_c0_config6(config6 &  ~MIPS_CONF6_FTLBEN);
		back_to_back_c0_hazard();
361
		break;
L
Leonid Yegoshin 已提交
362 363 364
	}
}

365 366 367 368 369 370 371
static inline unsigned int decode_config0(struct cpuinfo_mips *c)
{
	unsigned int config0;
	int isa;

	config0 = read_c0_config();

L
Leonid Yegoshin 已提交
372 373 374 375 376
	/*
	 * Look for Standard TLB or Dual VTLB and FTLB
	 */
	if ((((config0 & MIPS_CONF_MT) >> 7) == 1) ||
	    (((config0 & MIPS_CONF_MT) >> 7) == 4))
377
		c->options |= MIPS_CPU_TLB;
L
Leonid Yegoshin 已提交
378

379 380 381 382 383
	isa = (config0 & MIPS_CONF_AT) >> 13;
	switch (isa) {
	case 0:
		switch ((config0 & MIPS_CONF_AR) >> 10) {
		case 0:
384
			set_isa(c, MIPS_CPU_ISA_M32R1);
385 386
			break;
		case 1:
387
			set_isa(c, MIPS_CPU_ISA_M32R2);
388
			break;
389 390 391
		case 2:
			set_isa(c, MIPS_CPU_ISA_M32R6);
			break;
392 393 394 395 396 397 398
		default:
			goto unknown;
		}
		break;
	case 2:
		switch ((config0 & MIPS_CONF_AR) >> 10) {
		case 0:
399
			set_isa(c, MIPS_CPU_ISA_M64R1);
400 401
			break;
		case 1:
402
			set_isa(c, MIPS_CPU_ISA_M64R2);
403
			break;
404 405 406
		case 2:
			set_isa(c, MIPS_CPU_ISA_M64R6);
			break;
407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438
		default:
			goto unknown;
		}
		break;
	default:
		goto unknown;
	}

	return config0 & MIPS_CONF_M;

unknown:
	panic(unknown_isa, config0);
}

static inline unsigned int decode_config1(struct cpuinfo_mips *c)
{
	unsigned int config1;

	config1 = read_c0_config1();

	if (config1 & MIPS_CONF1_MD)
		c->ases |= MIPS_ASE_MDMX;
	if (config1 & MIPS_CONF1_WR)
		c->options |= MIPS_CPU_WATCH;
	if (config1 & MIPS_CONF1_CA)
		c->ases |= MIPS_ASE_MIPS16;
	if (config1 & MIPS_CONF1_EP)
		c->options |= MIPS_CPU_EJTAG;
	if (config1 & MIPS_CONF1_FP) {
		c->options |= MIPS_CPU_FPU;
		c->options |= MIPS_CPU_32FPR;
	}
L
Leonid Yegoshin 已提交
439
	if (cpu_has_tlb) {
440
		c->tlbsize = ((config1 & MIPS_CONF1_TLBS) >> 25) + 1;
L
Leonid Yegoshin 已提交
441 442 443
		c->tlbsizevtlb = c->tlbsize;
		c->tlbsizeftlbsets = 0;
	}
444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465

	return config1 & MIPS_CONF_M;
}

static inline unsigned int decode_config2(struct cpuinfo_mips *c)
{
	unsigned int config2;

	config2 = read_c0_config2();

	if (config2 & MIPS_CONF2_SL)
		c->scache.flags &= ~MIPS_CACHE_NOT_PRESENT;

	return config2 & MIPS_CONF_M;
}

static inline unsigned int decode_config3(struct cpuinfo_mips *c)
{
	unsigned int config3;

	config3 = read_c0_config3();

466
	if (config3 & MIPS_CONF3_SM) {
467
		c->ases |= MIPS_ASE_SMARTMIPS;
468 469 470 471
		c->options |= MIPS_CPU_RIXI;
	}
	if (config3 & MIPS_CONF3_RXI)
		c->options |= MIPS_CPU_RIXI;
472 473
	if (config3 & MIPS_CONF3_DSP)
		c->ases |= MIPS_ASE_DSP;
474 475
	if (config3 & MIPS_CONF3_DSP2P)
		c->ases |= MIPS_ASE_DSP2P;
476 477 478 479 480 481 482 483
	if (config3 & MIPS_CONF3_VINT)
		c->options |= MIPS_CPU_VINT;
	if (config3 & MIPS_CONF3_VEIC)
		c->options |= MIPS_CPU_VEIC;
	if (config3 & MIPS_CONF3_MT)
		c->ases |= MIPS_ASE_MIPSMT;
	if (config3 & MIPS_CONF3_ULRI)
		c->options |= MIPS_CPU_ULRI;
484 485
	if (config3 & MIPS_CONF3_ISA)
		c->options |= MIPS_CPU_MICROMIPS;
486 487
	if (config3 & MIPS_CONF3_VZ)
		c->ases |= MIPS_ASE_VZ;
488 489
	if (config3 & MIPS_CONF3_SC)
		c->options |= MIPS_CPU_SEGMENTS;
P
Paul Burton 已提交
490 491
	if (config3 & MIPS_CONF3_MSA)
		c->ases |= MIPS_ASE_MSA;
492
	/* Only tested on 32-bit cores */
493 494
	if ((config3 & MIPS_CONF3_PW) && config_enabled(CONFIG_32BIT)) {
		c->htw_seq = 0;
495
		c->options |= MIPS_CPU_HTW;
496
	}
497 498
	if (config3 & MIPS_CONF3_CDMM)
		c->options |= MIPS_CPU_CDMM;
499 500 501 502 503 504 505

	return config3 & MIPS_CONF_M;
}

static inline unsigned int decode_config4(struct cpuinfo_mips *c)
{
	unsigned int config4;
L
Leonid Yegoshin 已提交
506 507 508
	unsigned int newcf4;
	unsigned int mmuextdef;
	unsigned int ftlb_page = MIPS_CONF4_FTLBPAGESIZE;
509 510 511

	config4 = read_c0_config4();

512 513 514
	if (cpu_has_tlb) {
		if (((config4 & MIPS_CONF4_IE) >> 29) == 2)
			c->options |= MIPS_CPU_TLBINV;
L
Leonid Yegoshin 已提交
515 516 517 518 519 520 521 522 523 524 525 526 527 528
		mmuextdef = config4 & MIPS_CONF4_MMUEXTDEF;
		switch (mmuextdef) {
		case MIPS_CONF4_MMUEXTDEF_MMUSIZEEXT:
			c->tlbsize += (config4 & MIPS_CONF4_MMUSIZEEXT) * 0x40;
			c->tlbsizevtlb = c->tlbsize;
			break;
		case MIPS_CONF4_MMUEXTDEF_VTLBSIZEEXT:
			c->tlbsizevtlb +=
				((config4 & MIPS_CONF4_VTLBSIZEEXT) >>
				  MIPS_CONF4_VTLBSIZEEXT_SHIFT) * 0x40;
			c->tlbsize = c->tlbsizevtlb;
			ftlb_page = MIPS_CONF4_VFTLBPAGESIZE;
			/* fall through */
		case MIPS_CONF4_MMUEXTDEF_FTLBSIZEEXT:
529 530
			if (mips_ftlb_disabled)
				break;
L
Leonid Yegoshin 已提交
531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549
			newcf4 = (config4 & ~ftlb_page) |
				(page_size_ftlb(mmuextdef) <<
				 MIPS_CONF4_FTLBPAGESIZE_SHIFT);
			write_c0_config4(newcf4);
			back_to_back_c0_hazard();
			config4 = read_c0_config4();
			if (config4 != newcf4) {
				pr_err("PAGE_SIZE 0x%lx is not supported by FTLB (config4=0x%x)\n",
				       PAGE_SIZE, config4);
				/* Switch FTLB off */
				set_ftlb_enable(c, 0);
				break;
			}
			c->tlbsizeftlbsets = 1 <<
				((config4 & MIPS_CONF4_FTLBSETS) >>
				 MIPS_CONF4_FTLBSETS_SHIFT);
			c->tlbsizeftlbways = ((config4 & MIPS_CONF4_FTLBWAYS) >>
					      MIPS_CONF4_FTLBWAYS_SHIFT) + 2;
			c->tlbsize += c->tlbsizeftlbways * c->tlbsizeftlbsets;
550
			mips_has_ftlb_configured = 1;
L
Leonid Yegoshin 已提交
551 552
			break;
		}
553 554
	}

555 556 557 558 559
	c->kscratch_mask = (config4 >> 16) & 0xff;

	return config4 & MIPS_CONF_M;
}

560 561 562 563 564
static inline unsigned int decode_config5(struct cpuinfo_mips *c)
{
	unsigned int config5;

	config5 = read_c0_config5();
565
	config5 &= ~(MIPS_CONF5_UFR | MIPS_CONF5_UFE);
566 567
	write_c0_config5(config5);

568 569
	if (config5 & MIPS_CONF5_EVA)
		c->options |= MIPS_CPU_EVA;
P
Paul Burton 已提交
570 571
	if (config5 & MIPS_CONF5_MRP)
		c->options |= MIPS_CPU_MAAR;
572 573
	if (config5 & MIPS_CONF5_LLB)
		c->options |= MIPS_CPU_RW_LLB;
574

575 576 577
	return config5 & MIPS_CONF_M;
}

578
static void decode_configs(struct cpuinfo_mips *c)
579 580 581 582 583 584 585 586 587
{
	int ok;

	/* MIPS32 or MIPS64 compliant CPU.  */
	c->options = MIPS_CPU_4KEX | MIPS_CPU_4K_CACHE | MIPS_CPU_COUNTER |
		     MIPS_CPU_DIVEC | MIPS_CPU_LLSC | MIPS_CPU_MCHECK;

	c->scache.flags = MIPS_CACHE_NOT_PRESENT;

588 589
	/* Enable FTLB if present and not disabled */
	set_ftlb_enable(c, !mips_ftlb_disabled);
L
Leonid Yegoshin 已提交
590

591
	ok = decode_config0(c);			/* Read Config registers.  */
R
Ralf Baechle 已提交
592
	BUG_ON(!ok);				/* Arch spec violation!	 */
593 594 595 596 597 598 599 600
	if (ok)
		ok = decode_config1(c);
	if (ok)
		ok = decode_config2(c);
	if (ok)
		ok = decode_config3(c);
	if (ok)
		ok = decode_config4(c);
601 602
	if (ok)
		ok = decode_config5(c);
603 604 605

	mips_probe_watch_registers(c);

606 607
	if (cpu_has_rixi) {
		/* Enable the RIXI exceptions */
608
		set_c0_pagegrain(PG_IEC);
609 610 611 612 613 614
		back_to_back_c0_hazard();
		/* Verify the IEC bit is set */
		if (read_c0_pagegrain() & PG_IEC)
			c->options |= MIPS_CPU_RIXIEX;
	}

615
#ifndef CONFIG_MIPS_CPS
616
	if (cpu_has_mips_r2_r6) {
617
		c->core = get_ebase_cpunum();
618 619 620
		if (cpu_has_mipsmt)
			c->core >>= fls(core_nvpes()) - 1;
	}
621
#endif
622 623
}

R
Ralf Baechle 已提交
624
#define R4K_OPTS (MIPS_CPU_TLB | MIPS_CPU_4KEX | MIPS_CPU_4K_CACHE \
L
Linus Torvalds 已提交
625 626
		| MIPS_CPU_COUNTER)

627
static inline void cpu_probe_legacy(struct cpuinfo_mips *c, unsigned int cpu)
L
Linus Torvalds 已提交
628
{
629
	switch (c->processor_id & PRID_IMP_MASK) {
L
Linus Torvalds 已提交
630 631
	case PRID_IMP_R2000:
		c->cputype = CPU_R2000;
632
		__cpu_name[cpu] = "R2000";
633
		c->fpu_msk31 |= FPU_CSR_CONDX | FPU_CSR_FS;
R
Ralf Baechle 已提交
634
		c->options = MIPS_CPU_TLB | MIPS_CPU_3K_CACHE |
S
Steven J. Hill 已提交
635
			     MIPS_CPU_NOFPUEX;
L
Linus Torvalds 已提交
636 637 638 639 640
		if (__cpu_has_fpu())
			c->options |= MIPS_CPU_FPU;
		c->tlbsize = 64;
		break;
	case PRID_IMP_R3000:
641
		if ((c->processor_id & PRID_REV_MASK) == PRID_REV_R3000A) {
642
			if (cpu_has_confreg()) {
L
Linus Torvalds 已提交
643
				c->cputype = CPU_R3081E;
644 645
				__cpu_name[cpu] = "R3081";
			} else {
L
Linus Torvalds 已提交
646
				c->cputype = CPU_R3000A;
647 648 649
				__cpu_name[cpu] = "R3000A";
			}
		} else {
L
Linus Torvalds 已提交
650
			c->cputype = CPU_R3000;
651 652
			__cpu_name[cpu] = "R3000";
		}
653
		c->fpu_msk31 |= FPU_CSR_CONDX | FPU_CSR_FS;
R
Ralf Baechle 已提交
654
		c->options = MIPS_CPU_TLB | MIPS_CPU_3K_CACHE |
S
Steven J. Hill 已提交
655
			     MIPS_CPU_NOFPUEX;
L
Linus Torvalds 已提交
656 657 658 659 660 661
		if (__cpu_has_fpu())
			c->options |= MIPS_CPU_FPU;
		c->tlbsize = 64;
		break;
	case PRID_IMP_R4000:
		if (read_c0_config() & CONF_SC) {
662 663
			if ((c->processor_id & PRID_REV_MASK) >=
			    PRID_REV_R4400) {
L
Linus Torvalds 已提交
664
				c->cputype = CPU_R4400PC;
665 666
				__cpu_name[cpu] = "R4400PC";
			} else {
L
Linus Torvalds 已提交
667
				c->cputype = CPU_R4000PC;
668 669
				__cpu_name[cpu] = "R4000PC";
			}
L
Linus Torvalds 已提交
670
		} else {
671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690
			int cca = read_c0_config() & CONF_CM_CMASK;
			int mc;

			/*
			 * SC and MC versions can't be reliably told apart,
			 * but only the latter support coherent caching
			 * modes so assume the firmware has set the KSEG0
			 * coherency attribute reasonably (if uncached, we
			 * assume SC).
			 */
			switch (cca) {
			case CONF_CM_CACHABLE_CE:
			case CONF_CM_CACHABLE_COW:
			case CONF_CM_CACHABLE_CUW:
				mc = 1;
				break;
			default:
				mc = 0;
				break;
			}
691 692
			if ((c->processor_id & PRID_REV_MASK) >=
			    PRID_REV_R4400) {
693 694
				c->cputype = mc ? CPU_R4400MC : CPU_R4400SC;
				__cpu_name[cpu] = mc ? "R4400MC" : "R4400SC";
695
			} else {
696 697
				c->cputype = mc ? CPU_R4000MC : CPU_R4000SC;
				__cpu_name[cpu] = mc ? "R4000MC" : "R4000SC";
698
			}
L
Linus Torvalds 已提交
699 700
		}

701
		set_isa(c, MIPS_CPU_ISA_III);
702
		c->fpu_msk31 |= FPU_CSR_CONDX;
L
Linus Torvalds 已提交
703
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
704 705
			     MIPS_CPU_WATCH | MIPS_CPU_VCE |
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
706 707 708
		c->tlbsize = 48;
		break;
	case PRID_IMP_VR41XX:
709
		set_isa(c, MIPS_CPU_ISA_III);
710
		c->fpu_msk31 |= FPU_CSR_CONDX;
711 712
		c->options = R4K_OPTS;
		c->tlbsize = 32;
L
Linus Torvalds 已提交
713 714 715
		switch (c->processor_id & 0xf0) {
		case PRID_REV_VR4111:
			c->cputype = CPU_VR4111;
716
			__cpu_name[cpu] = "NEC VR4111";
L
Linus Torvalds 已提交
717 718 719
			break;
		case PRID_REV_VR4121:
			c->cputype = CPU_VR4121;
720
			__cpu_name[cpu] = "NEC VR4121";
L
Linus Torvalds 已提交
721 722
			break;
		case PRID_REV_VR4122:
723
			if ((c->processor_id & 0xf) < 0x3) {
L
Linus Torvalds 已提交
724
				c->cputype = CPU_VR4122;
725 726
				__cpu_name[cpu] = "NEC VR4122";
			} else {
L
Linus Torvalds 已提交
727
				c->cputype = CPU_VR4181A;
728 729
				__cpu_name[cpu] = "NEC VR4181A";
			}
L
Linus Torvalds 已提交
730 731
			break;
		case PRID_REV_VR4130:
732
			if ((c->processor_id & 0xf) < 0x4) {
L
Linus Torvalds 已提交
733
				c->cputype = CPU_VR4131;
734 735
				__cpu_name[cpu] = "NEC VR4131";
			} else {
L
Linus Torvalds 已提交
736
				c->cputype = CPU_VR4133;
737
				c->options |= MIPS_CPU_LLSC;
738 739
				__cpu_name[cpu] = "NEC VR4133";
			}
L
Linus Torvalds 已提交
740 741 742 743
			break;
		default:
			printk(KERN_INFO "Unexpected CPU of NEC VR4100 series\n");
			c->cputype = CPU_VR41XX;
744
			__cpu_name[cpu] = "NEC Vr41xx";
L
Linus Torvalds 已提交
745 746 747 748 749
			break;
		}
		break;
	case PRID_IMP_R4300:
		c->cputype = CPU_R4300;
750
		__cpu_name[cpu] = "R4300";
751
		set_isa(c, MIPS_CPU_ISA_III);
752
		c->fpu_msk31 |= FPU_CSR_CONDX;
L
Linus Torvalds 已提交
753
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
754
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
755 756 757 758
		c->tlbsize = 32;
		break;
	case PRID_IMP_R4600:
		c->cputype = CPU_R4600;
759
		__cpu_name[cpu] = "R4600";
760
		set_isa(c, MIPS_CPU_ISA_III);
761
		c->fpu_msk31 |= FPU_CSR_CONDX;
T
Thiemo Seufer 已提交
762 763
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
764 765 766
		c->tlbsize = 48;
		break;
	#if 0
S
Steven J. Hill 已提交
767
	case PRID_IMP_R4650:
L
Linus Torvalds 已提交
768 769 770 771 772 773
		/*
		 * This processor doesn't have an MMU, so it's not
		 * "real easy" to run Linux on it. It is left purely
		 * for documentation.  Commented out because it shares
		 * it's c0_prid id number with the TX3900.
		 */
774
		c->cputype = CPU_R4650;
775
		__cpu_name[cpu] = "R4650";
776
		set_isa(c, MIPS_CPU_ISA_III);
777
		c->fpu_msk31 |= FPU_CSR_CONDX;
L
Linus Torvalds 已提交
778
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_LLSC;
S
Steven J. Hill 已提交
779
		c->tlbsize = 48;
L
Linus Torvalds 已提交
780 781 782
		break;
	#endif
	case PRID_IMP_TX39:
783
		c->fpu_msk31 |= FPU_CSR_CONDX | FPU_CSR_FS;
R
Ralf Baechle 已提交
784
		c->options = MIPS_CPU_TLB | MIPS_CPU_TX39_CACHE;
L
Linus Torvalds 已提交
785 786 787

		if ((c->processor_id & 0xf0) == (PRID_REV_TX3927 & 0xf0)) {
			c->cputype = CPU_TX3927;
788
			__cpu_name[cpu] = "TX3927";
L
Linus Torvalds 已提交
789 790
			c->tlbsize = 64;
		} else {
791
			switch (c->processor_id & PRID_REV_MASK) {
L
Linus Torvalds 已提交
792 793
			case PRID_REV_TX3912:
				c->cputype = CPU_TX3912;
794
				__cpu_name[cpu] = "TX3912";
L
Linus Torvalds 已提交
795 796 797 798
				c->tlbsize = 32;
				break;
			case PRID_REV_TX3922:
				c->cputype = CPU_TX3922;
799
				__cpu_name[cpu] = "TX3922";
L
Linus Torvalds 已提交
800 801 802 803 804 805 806
				c->tlbsize = 64;
				break;
			}
		}
		break;
	case PRID_IMP_R4700:
		c->cputype = CPU_R4700;
807
		__cpu_name[cpu] = "R4700";
808
		set_isa(c, MIPS_CPU_ISA_III);
809
		c->fpu_msk31 |= FPU_CSR_CONDX;
L
Linus Torvalds 已提交
810
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
811
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
812 813 814 815
		c->tlbsize = 48;
		break;
	case PRID_IMP_TX49:
		c->cputype = CPU_TX49XX;
816
		__cpu_name[cpu] = "R49XX";
817
		set_isa(c, MIPS_CPU_ISA_III);
818
		c->fpu_msk31 |= FPU_CSR_CONDX;
L
Linus Torvalds 已提交
819 820 821 822 823 824 825
		c->options = R4K_OPTS | MIPS_CPU_LLSC;
		if (!(c->processor_id & 0x08))
			c->options |= MIPS_CPU_FPU | MIPS_CPU_32FPR;
		c->tlbsize = 48;
		break;
	case PRID_IMP_R5000:
		c->cputype = CPU_R5000;
826
		__cpu_name[cpu] = "R5000";
827
		set_isa(c, MIPS_CPU_ISA_IV);
L
Linus Torvalds 已提交
828
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
829
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
830 831 832 833
		c->tlbsize = 48;
		break;
	case PRID_IMP_R5432:
		c->cputype = CPU_R5432;
834
		__cpu_name[cpu] = "R5432";
835
		set_isa(c, MIPS_CPU_ISA_IV);
L
Linus Torvalds 已提交
836
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
837
			     MIPS_CPU_WATCH | MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
838 839 840 841
		c->tlbsize = 48;
		break;
	case PRID_IMP_R5500:
		c->cputype = CPU_R5500;
842
		__cpu_name[cpu] = "R5500";
843
		set_isa(c, MIPS_CPU_ISA_IV);
L
Linus Torvalds 已提交
844
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
845
			     MIPS_CPU_WATCH | MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
846 847 848 849
		c->tlbsize = 48;
		break;
	case PRID_IMP_NEVADA:
		c->cputype = CPU_NEVADA;
850
		__cpu_name[cpu] = "Nevada";
851
		set_isa(c, MIPS_CPU_ISA_IV);
L
Linus Torvalds 已提交
852
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
853
			     MIPS_CPU_DIVEC | MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
854 855 856 857
		c->tlbsize = 48;
		break;
	case PRID_IMP_R6000:
		c->cputype = CPU_R6000;
858
		__cpu_name[cpu] = "R6000";
859
		set_isa(c, MIPS_CPU_ISA_II);
860
		c->fpu_msk31 |= FPU_CSR_CONDX | FPU_CSR_FS;
L
Linus Torvalds 已提交
861
		c->options = MIPS_CPU_TLB | MIPS_CPU_FPU |
S
Steven J. Hill 已提交
862
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
863 864 865 866
		c->tlbsize = 32;
		break;
	case PRID_IMP_R6000A:
		c->cputype = CPU_R6000A;
867
		__cpu_name[cpu] = "R6000A";
868
		set_isa(c, MIPS_CPU_ISA_II);
869
		c->fpu_msk31 |= FPU_CSR_CONDX | FPU_CSR_FS;
L
Linus Torvalds 已提交
870
		c->options = MIPS_CPU_TLB | MIPS_CPU_FPU |
S
Steven J. Hill 已提交
871
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
872 873 874 875
		c->tlbsize = 32;
		break;
	case PRID_IMP_RM7000:
		c->cputype = CPU_RM7000;
876
		__cpu_name[cpu] = "RM7000";
877
		set_isa(c, MIPS_CPU_ISA_IV);
L
Linus Torvalds 已提交
878
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
879
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
880
		/*
R
Ralf Baechle 已提交
881
		 * Undocumented RM7000:	 Bit 29 in the info register of
L
Linus Torvalds 已提交
882 883 884
		 * the RM7000 v2.0 indicates if the TLB has 48 or 64
		 * entries.
		 *
R
Ralf Baechle 已提交
885 886
		 * 29	   1 =>	   64 entry JTLB
		 *	   0 =>	   48 entry JTLB
L
Linus Torvalds 已提交
887 888 889 890 891
		 */
		c->tlbsize = (read_c0_info() & (1 << 29)) ? 64 : 48;
		break;
	case PRID_IMP_R8000:
		c->cputype = CPU_R8000;
892
		__cpu_name[cpu] = "RM8000";
893
		set_isa(c, MIPS_CPU_ISA_IV);
L
Linus Torvalds 已提交
894
		c->options = MIPS_CPU_TLB | MIPS_CPU_4KEX |
S
Steven J. Hill 已提交
895 896
			     MIPS_CPU_FPU | MIPS_CPU_32FPR |
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
897 898 899 900
		c->tlbsize = 384;      /* has weird TLB: 3-way x 128 */
		break;
	case PRID_IMP_R10000:
		c->cputype = CPU_R10000;
901
		__cpu_name[cpu] = "R10000";
902
		set_isa(c, MIPS_CPU_ISA_IV);
903
		c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
S
Steven J. Hill 已提交
904
			     MIPS_CPU_FPU | MIPS_CPU_32FPR |
L
Linus Torvalds 已提交
905
			     MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
S
Steven J. Hill 已提交
906
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
907 908 909 910
		c->tlbsize = 64;
		break;
	case PRID_IMP_R12000:
		c->cputype = CPU_R12000;
911
		__cpu_name[cpu] = "R12000";
912
		set_isa(c, MIPS_CPU_ISA_IV);
913
		c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
S
Steven J. Hill 已提交
914
			     MIPS_CPU_FPU | MIPS_CPU_32FPR |
L
Linus Torvalds 已提交
915
			     MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
S
Steven J. Hill 已提交
916
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
917 918
		c->tlbsize = 64;
		break;
K
Kumba 已提交
919
	case PRID_IMP_R14000:
J
Joshua Kinard 已提交
920 921 922 923 924 925 926
		if (((c->processor_id >> 4) & 0x0f) > 2) {
			c->cputype = CPU_R16000;
			__cpu_name[cpu] = "R16000";
		} else {
			c->cputype = CPU_R14000;
			__cpu_name[cpu] = "R14000";
		}
927
		set_isa(c, MIPS_CPU_ISA_IV);
K
Kumba 已提交
928
		c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
S
Steven J. Hill 已提交
929
			     MIPS_CPU_FPU | MIPS_CPU_32FPR |
K
Kumba 已提交
930
			     MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
S
Steven J. Hill 已提交
931
			     MIPS_CPU_LLSC;
K
Kumba 已提交
932 933
		c->tlbsize = 64;
		break;
934
	case PRID_IMP_LOONGSON_64:  /* Loongson-2/3 */
935 936
		switch (c->processor_id & PRID_REV_MASK) {
		case PRID_REV_LOONGSON2E:
937 938
			c->cputype = CPU_LOONGSON2;
			__cpu_name[cpu] = "ICT Loongson-2";
939
			set_elf_platform(cpu, "loongson2e");
940
			set_isa(c, MIPS_CPU_ISA_III);
941
			c->fpu_msk31 |= FPU_CSR_CONDX;
942 943
			break;
		case PRID_REV_LOONGSON2F:
944 945
			c->cputype = CPU_LOONGSON2;
			__cpu_name[cpu] = "ICT Loongson-2";
946
			set_elf_platform(cpu, "loongson2f");
947
			set_isa(c, MIPS_CPU_ISA_III);
948
			c->fpu_msk31 |= FPU_CSR_CONDX;
949
			break;
950 951 952 953
		case PRID_REV_LOONGSON3A:
			c->cputype = CPU_LOONGSON3;
			__cpu_name[cpu] = "ICT Loongson-3";
			set_elf_platform(cpu, "loongson3a");
954
			set_isa(c, MIPS_CPU_ISA_M64R1);
955
			break;
H
Huacai Chen 已提交
956 957 958 959 960
		case PRID_REV_LOONGSON3B_R1:
		case PRID_REV_LOONGSON3B_R2:
			c->cputype = CPU_LOONGSON3;
			__cpu_name[cpu] = "ICT Loongson-3";
			set_elf_platform(cpu, "loongson3b");
961
			set_isa(c, MIPS_CPU_ISA_M64R1);
H
Huacai Chen 已提交
962
			break;
963 964
		}

965 966 967 968
		c->options = R4K_OPTS |
			     MIPS_CPU_FPU | MIPS_CPU_LLSC |
			     MIPS_CPU_32FPR;
		c->tlbsize = 64;
969
		c->writecombine = _CACHE_UNCACHED_ACCELERATED;
970
		break;
971
	case PRID_IMP_LOONGSON_32:  /* Loongson-1 */
972
		decode_configs(c);
973

974
		c->cputype = CPU_LOONGSON1;
L
Linus Torvalds 已提交
975

976 977 978
		switch (c->processor_id & PRID_REV_MASK) {
		case PRID_REV_LOONGSON1B:
			__cpu_name[cpu] = "Loongson 1B";
979 980
			break;
		}
981

982
		break;
L
Linus Torvalds 已提交
983 984 985
	}
}

986
static inline void cpu_probe_mips(struct cpuinfo_mips *c, unsigned int cpu)
L
Linus Torvalds 已提交
987
{
988
	c->writecombine = _CACHE_UNCACHED_ACCELERATED;
989
	switch (c->processor_id & PRID_IMP_MASK) {
990 991 992 993 994
	case PRID_IMP_QEMU_GENERIC:
		c->writecombine = _CACHE_UNCACHED;
		c->cputype = CPU_QEMU_GENERIC;
		__cpu_name[cpu] = "MIPS GENERIC QEMU";
		break;
L
Linus Torvalds 已提交
995 996
	case PRID_IMP_4KC:
		c->cputype = CPU_4KC;
997
		c->writecombine = _CACHE_UNCACHED;
998
		__cpu_name[cpu] = "MIPS 4Kc";
L
Linus Torvalds 已提交
999 1000
		break;
	case PRID_IMP_4KEC:
1001 1002
	case PRID_IMP_4KECR2:
		c->cputype = CPU_4KEC;
1003
		c->writecombine = _CACHE_UNCACHED;
1004
		__cpu_name[cpu] = "MIPS 4KEc";
1005
		break;
L
Linus Torvalds 已提交
1006
	case PRID_IMP_4KSC:
R
Ralf Baechle 已提交
1007
	case PRID_IMP_4KSD:
L
Linus Torvalds 已提交
1008
		c->cputype = CPU_4KSC;
1009
		c->writecombine = _CACHE_UNCACHED;
1010
		__cpu_name[cpu] = "MIPS 4KSc";
L
Linus Torvalds 已提交
1011 1012 1013
		break;
	case PRID_IMP_5KC:
		c->cputype = CPU_5KC;
1014
		c->writecombine = _CACHE_UNCACHED;
1015
		__cpu_name[cpu] = "MIPS 5Kc";
L
Linus Torvalds 已提交
1016
		break;
L
Leonid Yegoshin 已提交
1017 1018
	case PRID_IMP_5KE:
		c->cputype = CPU_5KE;
1019
		c->writecombine = _CACHE_UNCACHED;
L
Leonid Yegoshin 已提交
1020 1021
		__cpu_name[cpu] = "MIPS 5KE";
		break;
L
Linus Torvalds 已提交
1022 1023
	case PRID_IMP_20KC:
		c->cputype = CPU_20KC;
1024
		c->writecombine = _CACHE_UNCACHED;
1025
		__cpu_name[cpu] = "MIPS 20Kc";
L
Linus Torvalds 已提交
1026 1027 1028
		break;
	case PRID_IMP_24K:
		c->cputype = CPU_24K;
1029
		c->writecombine = _CACHE_UNCACHED;
1030
		__cpu_name[cpu] = "MIPS 24Kc";
L
Linus Torvalds 已提交
1031
		break;
1032 1033
	case PRID_IMP_24KE:
		c->cputype = CPU_24K;
1034
		c->writecombine = _CACHE_UNCACHED;
1035 1036
		__cpu_name[cpu] = "MIPS 24KEc";
		break;
L
Linus Torvalds 已提交
1037 1038
	case PRID_IMP_25KF:
		c->cputype = CPU_25KF;
1039
		c->writecombine = _CACHE_UNCACHED;
1040
		__cpu_name[cpu] = "MIPS 25Kc";
L
Linus Torvalds 已提交
1041
		break;
R
Ralf Baechle 已提交
1042 1043
	case PRID_IMP_34K:
		c->cputype = CPU_34K;
1044
		c->writecombine = _CACHE_UNCACHED;
1045
		__cpu_name[cpu] = "MIPS 34Kc";
R
Ralf Baechle 已提交
1046
		break;
1047 1048
	case PRID_IMP_74K:
		c->cputype = CPU_74K;
1049
		c->writecombine = _CACHE_UNCACHED;
1050
		__cpu_name[cpu] = "MIPS 74Kc";
1051
		break;
1052 1053
	case PRID_IMP_M14KC:
		c->cputype = CPU_M14KC;
1054
		c->writecombine = _CACHE_UNCACHED;
1055 1056
		__cpu_name[cpu] = "MIPS M14Kc";
		break;
1057 1058
	case PRID_IMP_M14KEC:
		c->cputype = CPU_M14KEC;
1059
		c->writecombine = _CACHE_UNCACHED;
1060 1061
		__cpu_name[cpu] = "MIPS M14KEc";
		break;
1062 1063
	case PRID_IMP_1004K:
		c->cputype = CPU_1004K;
1064
		c->writecombine = _CACHE_UNCACHED;
1065
		__cpu_name[cpu] = "MIPS 1004Kc";
1066
		break;
1067
	case PRID_IMP_1074K:
1068
		c->cputype = CPU_1074K;
1069
		c->writecombine = _CACHE_UNCACHED;
1070 1071
		__cpu_name[cpu] = "MIPS 1074Kc";
		break;
1072 1073 1074 1075 1076 1077 1078 1079
	case PRID_IMP_INTERAPTIV_UP:
		c->cputype = CPU_INTERAPTIV;
		__cpu_name[cpu] = "MIPS interAptiv";
		break;
	case PRID_IMP_INTERAPTIV_MP:
		c->cputype = CPU_INTERAPTIV;
		__cpu_name[cpu] = "MIPS interAptiv (multi)";
		break;
1080 1081 1082 1083 1084 1085 1086 1087
	case PRID_IMP_PROAPTIV_UP:
		c->cputype = CPU_PROAPTIV;
		__cpu_name[cpu] = "MIPS proAptiv";
		break;
	case PRID_IMP_PROAPTIV_MP:
		c->cputype = CPU_PROAPTIV;
		__cpu_name[cpu] = "MIPS proAptiv (multi)";
		break;
J
James Hogan 已提交
1088 1089 1090 1091
	case PRID_IMP_P5600:
		c->cputype = CPU_P5600;
		__cpu_name[cpu] = "MIPS P5600";
		break;
1092 1093 1094 1095
	case PRID_IMP_M5150:
		c->cputype = CPU_M5150;
		__cpu_name[cpu] = "MIPS M5150";
		break;
L
Linus Torvalds 已提交
1096
	}
C
Chris Dearman 已提交
1097

L
Leonid Yegoshin 已提交
1098 1099
	decode_configs(c);

C
Chris Dearman 已提交
1100
	spram_config();
L
Linus Torvalds 已提交
1101 1102
}

1103
static inline void cpu_probe_alchemy(struct cpuinfo_mips *c, unsigned int cpu)
L
Linus Torvalds 已提交
1104
{
1105
	decode_configs(c);
1106
	switch (c->processor_id & PRID_IMP_MASK) {
L
Linus Torvalds 已提交
1107 1108
	case PRID_IMP_AU1_REV1:
	case PRID_IMP_AU1_REV2:
1109
		c->cputype = CPU_ALCHEMY;
L
Linus Torvalds 已提交
1110 1111
		switch ((c->processor_id >> 24) & 0xff) {
		case 0:
1112
			__cpu_name[cpu] = "Au1000";
L
Linus Torvalds 已提交
1113 1114
			break;
		case 1:
1115
			__cpu_name[cpu] = "Au1500";
L
Linus Torvalds 已提交
1116 1117
			break;
		case 2:
1118
			__cpu_name[cpu] = "Au1100";
L
Linus Torvalds 已提交
1119 1120
			break;
		case 3:
1121
			__cpu_name[cpu] = "Au1550";
L
Linus Torvalds 已提交
1122
			break;
P
Pete Popov 已提交
1123
		case 4:
1124
			__cpu_name[cpu] = "Au1200";
1125
			if ((c->processor_id & PRID_REV_MASK) == 2)
1126
				__cpu_name[cpu] = "Au1250";
1127 1128
			break;
		case 5:
1129
			__cpu_name[cpu] = "Au1210";
P
Pete Popov 已提交
1130
			break;
L
Linus Torvalds 已提交
1131
		default:
1132
			__cpu_name[cpu] = "Au1xxx";
L
Linus Torvalds 已提交
1133 1134 1135 1136 1137 1138
			break;
		}
		break;
	}
}

1139
static inline void cpu_probe_sibyte(struct cpuinfo_mips *c, unsigned int cpu)
L
Linus Torvalds 已提交
1140
{
1141
	decode_configs(c);
R
Ralf Baechle 已提交
1142

1143
	c->writecombine = _CACHE_UNCACHED_ACCELERATED;
1144
	switch (c->processor_id & PRID_IMP_MASK) {
L
Linus Torvalds 已提交
1145 1146
	case PRID_IMP_SB1:
		c->cputype = CPU_SB1;
1147
		__cpu_name[cpu] = "SiByte SB1";
L
Linus Torvalds 已提交
1148
		/* FPU in pass1 is known to have issues. */
1149
		if ((c->processor_id & PRID_REV_MASK) < 0x02)
1150
			c->options &= ~(MIPS_CPU_FPU | MIPS_CPU_32FPR);
L
Linus Torvalds 已提交
1151
		break;
A
Andrew Isaacson 已提交
1152 1153
	case PRID_IMP_SB1A:
		c->cputype = CPU_SB1A;
1154
		__cpu_name[cpu] = "SiByte SB1A";
A
Andrew Isaacson 已提交
1155
		break;
L
Linus Torvalds 已提交
1156 1157 1158
	}
}

1159
static inline void cpu_probe_sandcraft(struct cpuinfo_mips *c, unsigned int cpu)
L
Linus Torvalds 已提交
1160
{
1161
	decode_configs(c);
1162
	switch (c->processor_id & PRID_IMP_MASK) {
L
Linus Torvalds 已提交
1163 1164
	case PRID_IMP_SR71000:
		c->cputype = CPU_SR71000;
1165
		__cpu_name[cpu] = "Sandcraft SR71000";
L
Linus Torvalds 已提交
1166 1167 1168 1169 1170 1171
		c->scache.ways = 8;
		c->tlbsize = 64;
		break;
	}
}

1172
static inline void cpu_probe_nxp(struct cpuinfo_mips *c, unsigned int cpu)
1173 1174
{
	decode_configs(c);
1175
	switch (c->processor_id & PRID_IMP_MASK) {
1176 1177
	case PRID_IMP_PR4450:
		c->cputype = CPU_PR4450;
1178
		__cpu_name[cpu] = "Philips PR4450";
1179
		set_isa(c, MIPS_CPU_ISA_M32R1);
1180 1181 1182 1183
		break;
	}
}

1184
static inline void cpu_probe_broadcom(struct cpuinfo_mips *c, unsigned int cpu)
1185 1186
{
	decode_configs(c);
1187
	switch (c->processor_id & PRID_IMP_MASK) {
1188 1189
	case PRID_IMP_BMIPS32_REV4:
	case PRID_IMP_BMIPS32_REV8:
1190 1191
		c->cputype = CPU_BMIPS32;
		__cpu_name[cpu] = "Broadcom BMIPS32";
1192
		set_elf_platform(cpu, "bmips32");
1193 1194 1195 1196 1197 1198
		break;
	case PRID_IMP_BMIPS3300:
	case PRID_IMP_BMIPS3300_ALT:
	case PRID_IMP_BMIPS3300_BUG:
		c->cputype = CPU_BMIPS3300;
		__cpu_name[cpu] = "Broadcom BMIPS3300";
1199
		set_elf_platform(cpu, "bmips3300");
1200 1201
		break;
	case PRID_IMP_BMIPS43XX: {
1202
		int rev = c->processor_id & PRID_REV_MASK;
1203 1204 1205 1206 1207

		if (rev >= PRID_REV_BMIPS4380_LO &&
				rev <= PRID_REV_BMIPS4380_HI) {
			c->cputype = CPU_BMIPS4380;
			__cpu_name[cpu] = "Broadcom BMIPS4380";
1208
			set_elf_platform(cpu, "bmips4380");
1209 1210 1211
		} else {
			c->cputype = CPU_BMIPS4350;
			__cpu_name[cpu] = "Broadcom BMIPS4350";
1212
			set_elf_platform(cpu, "bmips4350");
1213
		}
1214
		break;
1215 1216
	}
	case PRID_IMP_BMIPS5000:
1217
	case PRID_IMP_BMIPS5200:
1218 1219
		c->cputype = CPU_BMIPS5000;
		__cpu_name[cpu] = "Broadcom BMIPS5000";
1220
		set_elf_platform(cpu, "bmips5000");
1221
		c->options |= MIPS_CPU_ULRI;
1222
		break;
1223 1224 1225
	}
}

1226 1227 1228
static inline void cpu_probe_cavium(struct cpuinfo_mips *c, unsigned int cpu)
{
	decode_configs(c);
1229
	switch (c->processor_id & PRID_IMP_MASK) {
1230 1231 1232
	case PRID_IMP_CAVIUM_CN38XX:
	case PRID_IMP_CAVIUM_CN31XX:
	case PRID_IMP_CAVIUM_CN30XX:
1233 1234 1235
		c->cputype = CPU_CAVIUM_OCTEON;
		__cpu_name[cpu] = "Cavium Octeon";
		goto platform;
1236 1237 1238 1239
	case PRID_IMP_CAVIUM_CN58XX:
	case PRID_IMP_CAVIUM_CN56XX:
	case PRID_IMP_CAVIUM_CN50XX:
	case PRID_IMP_CAVIUM_CN52XX:
1240 1241 1242
		c->cputype = CPU_CAVIUM_OCTEON_PLUS;
		__cpu_name[cpu] = "Cavium Octeon+";
platform:
1243
		set_elf_platform(cpu, "octeon");
1244
		break;
1245
	case PRID_IMP_CAVIUM_CN61XX:
1246
	case PRID_IMP_CAVIUM_CN63XX:
1247 1248
	case PRID_IMP_CAVIUM_CN66XX:
	case PRID_IMP_CAVIUM_CN68XX:
1249
	case PRID_IMP_CAVIUM_CNF71XX:
1250 1251
		c->cputype = CPU_CAVIUM_OCTEON2;
		__cpu_name[cpu] = "Cavium Octeon II";
1252
		set_elf_platform(cpu, "octeon2");
1253
		break;
1254 1255 1256 1257 1258 1259
	case PRID_IMP_CAVIUM_CN70XX:
	case PRID_IMP_CAVIUM_CN78XX:
		c->cputype = CPU_CAVIUM_OCTEON3;
		__cpu_name[cpu] = "Cavium Octeon III";
		set_elf_platform(cpu, "octeon3");
		break;
1260 1261 1262 1263 1264 1265 1266
	default:
		printk(KERN_INFO "Unknown Octeon chip!\n");
		c->cputype = CPU_UNKNOWN;
		break;
	}
}

1267 1268 1269 1270 1271
static inline void cpu_probe_ingenic(struct cpuinfo_mips *c, unsigned int cpu)
{
	decode_configs(c);
	/* JZRISC does not implement the CP0 counter. */
	c->options &= ~MIPS_CPU_COUNTER;
1272
	BUG_ON(!__builtin_constant_p(cpu_has_counter) || cpu_has_counter);
1273
	switch (c->processor_id & PRID_IMP_MASK) {
1274 1275
	case PRID_IMP_JZRISC:
		c->cputype = CPU_JZRISC;
1276
		c->writecombine = _CACHE_UNCACHED_ACCELERATED;
1277 1278 1279 1280 1281 1282 1283 1284
		__cpu_name[cpu] = "Ingenic JZRISC";
		break;
	default:
		panic("Unknown Ingenic Processor ID!");
		break;
	}
}

1285 1286 1287 1288
static inline void cpu_probe_netlogic(struct cpuinfo_mips *c, int cpu)
{
	decode_configs(c);

1289
	if ((c->processor_id & PRID_IMP_MASK) == PRID_IMP_NETLOGIC_AU13XX) {
M
Manuel Lauss 已提交
1290 1291 1292 1293 1294 1295
		c->cputype = CPU_ALCHEMY;
		__cpu_name[cpu] = "Au1300";
		/* following stuff is not for Alchemy */
		return;
	}

R
Ralf Baechle 已提交
1296 1297
	c->options = (MIPS_CPU_TLB	 |
			MIPS_CPU_4KEX	 |
1298
			MIPS_CPU_COUNTER |
R
Ralf Baechle 已提交
1299 1300 1301
			MIPS_CPU_DIVEC	 |
			MIPS_CPU_WATCH	 |
			MIPS_CPU_EJTAG	 |
1302 1303
			MIPS_CPU_LLSC);

1304
	switch (c->processor_id & PRID_IMP_MASK) {
1305
	case PRID_IMP_NETLOGIC_XLP2XX:
1306
	case PRID_IMP_NETLOGIC_XLP9XX:
1307
	case PRID_IMP_NETLOGIC_XLP5XX:
1308 1309 1310 1311
		c->cputype = CPU_XLP;
		__cpu_name[cpu] = "Broadcom XLPII";
		break;

1312 1313
	case PRID_IMP_NETLOGIC_XLP8XX:
	case PRID_IMP_NETLOGIC_XLP3XX:
J
Jayachandran C 已提交
1314 1315 1316 1317
		c->cputype = CPU_XLP;
		__cpu_name[cpu] = "Netlogic XLP";
		break;

1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347
	case PRID_IMP_NETLOGIC_XLR732:
	case PRID_IMP_NETLOGIC_XLR716:
	case PRID_IMP_NETLOGIC_XLR532:
	case PRID_IMP_NETLOGIC_XLR308:
	case PRID_IMP_NETLOGIC_XLR532C:
	case PRID_IMP_NETLOGIC_XLR516C:
	case PRID_IMP_NETLOGIC_XLR508C:
	case PRID_IMP_NETLOGIC_XLR308C:
		c->cputype = CPU_XLR;
		__cpu_name[cpu] = "Netlogic XLR";
		break;

	case PRID_IMP_NETLOGIC_XLS608:
	case PRID_IMP_NETLOGIC_XLS408:
	case PRID_IMP_NETLOGIC_XLS404:
	case PRID_IMP_NETLOGIC_XLS208:
	case PRID_IMP_NETLOGIC_XLS204:
	case PRID_IMP_NETLOGIC_XLS108:
	case PRID_IMP_NETLOGIC_XLS104:
	case PRID_IMP_NETLOGIC_XLS616B:
	case PRID_IMP_NETLOGIC_XLS608B:
	case PRID_IMP_NETLOGIC_XLS416B:
	case PRID_IMP_NETLOGIC_XLS412B:
	case PRID_IMP_NETLOGIC_XLS408B:
	case PRID_IMP_NETLOGIC_XLS404B:
		c->cputype = CPU_XLR;
		__cpu_name[cpu] = "Netlogic XLS";
		break;

	default:
J
Jayachandran C 已提交
1348
		pr_info("Unknown Netlogic chip id [%02x]!\n",
1349 1350 1351 1352 1353
		       c->processor_id);
		c->cputype = CPU_XLR;
		break;
	}

J
Jayachandran C 已提交
1354
	if (c->cputype == CPU_XLP) {
1355
		set_isa(c, MIPS_CPU_ISA_M64R2);
J
Jayachandran C 已提交
1356 1357 1358 1359
		c->options |= (MIPS_CPU_FPU | MIPS_CPU_ULRI | MIPS_CPU_MCHECK);
		/* This will be updated again after all threads are woken up */
		c->tlbsize = ((read_c0_config6() >> 16) & 0xffff) + 1;
	} else {
1360
		set_isa(c, MIPS_CPU_ISA_M64R1);
J
Jayachandran C 已提交
1361 1362
		c->tlbsize = ((read_c0_config1() >> 25) & 0x3f) + 1;
	}
1363
	c->kscratch_mask = 0xf;
1364 1365
}

1366 1367 1368 1369 1370 1371
#ifdef CONFIG_64BIT
/* For use by uaccess.h */
u64 __ua_limit;
EXPORT_SYMBOL(__ua_limit);
#endif

1372
const char *__cpu_name[NR_CPUS];
1373
const char *__elf_platform;
1374

1375
void cpu_probe(void)
L
Linus Torvalds 已提交
1376 1377
{
	struct cpuinfo_mips *c = &current_cpu_data;
1378
	unsigned int cpu = smp_processor_id();
L
Linus Torvalds 已提交
1379

R
Ralf Baechle 已提交
1380
	c->processor_id = PRID_IMP_UNKNOWN;
L
Linus Torvalds 已提交
1381 1382
	c->fpu_id	= FPIR_IMP_NONE;
	c->cputype	= CPU_UNKNOWN;
1383
	c->writecombine = _CACHE_UNCACHED;
L
Linus Torvalds 已提交
1384

1385 1386 1387
	c->fpu_csr31	= FPU_CSR_RN;
	c->fpu_msk31	= FPU_CSR_RSVD | FPU_CSR_ABS2008 | FPU_CSR_NAN2008;

L
Linus Torvalds 已提交
1388
	c->processor_id = read_c0_prid();
1389
	switch (c->processor_id & PRID_COMP_MASK) {
L
Linus Torvalds 已提交
1390
	case PRID_COMP_LEGACY:
1391
		cpu_probe_legacy(c, cpu);
L
Linus Torvalds 已提交
1392 1393
		break;
	case PRID_COMP_MIPS:
1394
		cpu_probe_mips(c, cpu);
L
Linus Torvalds 已提交
1395 1396
		break;
	case PRID_COMP_ALCHEMY:
1397
		cpu_probe_alchemy(c, cpu);
L
Linus Torvalds 已提交
1398 1399
		break;
	case PRID_COMP_SIBYTE:
1400
		cpu_probe_sibyte(c, cpu);
L
Linus Torvalds 已提交
1401
		break;
1402
	case PRID_COMP_BROADCOM:
1403
		cpu_probe_broadcom(c, cpu);
1404
		break;
L
Linus Torvalds 已提交
1405
	case PRID_COMP_SANDCRAFT:
1406
		cpu_probe_sandcraft(c, cpu);
L
Linus Torvalds 已提交
1407
		break;
1408
	case PRID_COMP_NXP:
1409
		cpu_probe_nxp(c, cpu);
1410
		break;
1411 1412 1413
	case PRID_COMP_CAVIUM:
		cpu_probe_cavium(c, cpu);
		break;
1414 1415 1416
	case PRID_COMP_INGENIC:
		cpu_probe_ingenic(c, cpu);
		break;
1417 1418 1419
	case PRID_COMP_NETLOGIC:
		cpu_probe_netlogic(c, cpu);
		break;
L
Linus Torvalds 已提交
1420
	}
1421

1422 1423 1424
	BUG_ON(!__cpu_name[cpu]);
	BUG_ON(c->cputype == CPU_UNKNOWN);

1425 1426 1427 1428 1429 1430 1431
	/*
	 * Platform code can force the cpu type to optimize code
	 * generation. In that case be sure the cpu type is correctly
	 * manually setup otherwise it could trigger some nasty bugs.
	 */
	BUG_ON(current_cpu_type() != c->cputype);

1432 1433 1434 1435
	if (mips_fpu_disabled)
		c->options &= ~MIPS_CPU_FPU;

	if (mips_dsp_disabled)
1436
		c->ases &= ~(MIPS_ASE_DSP | MIPS_ASE_DSP2P);
1437

1438 1439 1440 1441 1442 1443
	if (mips_htw_disabled) {
		c->options &= ~MIPS_CPU_HTW;
		write_c0_pwctl(read_c0_pwctl() &
			       ~(1 << MIPS_PWCTL_PWEN_SHIFT));
	}

1444
	if (c->options & MIPS_CPU_FPU) {
L
Linus Torvalds 已提交
1445
		c->fpu_id = cpu_get_fpu_id();
1446
		mips_nofpu_msk31 = c->fpu_msk31;
1447

1448 1449 1450
		if (c->isa_level & (MIPS_CPU_ISA_M32R1 | MIPS_CPU_ISA_M64R1 |
				    MIPS_CPU_ISA_M32R2 | MIPS_CPU_ISA_M64R2 |
				    MIPS_CPU_ISA_M32R6 | MIPS_CPU_ISA_M64R6)) {
1451 1452
			if (c->fpu_id & MIPS_FPIR_3D)
				c->ases |= MIPS_ASE_MIPS3D;
1453 1454
			if (c->fpu_id & MIPS_FPIR_FREP)
				c->options |= MIPS_CPU_FRE;
1455
		}
1456 1457

		cpu_set_fpu_fcsr_mask(c);
1458 1459
	} else
		cpu_set_nofpu_id(c);
1460

1461
	if (cpu_has_mips_r2_r6) {
R
Ralf Baechle 已提交
1462
		c->srsets = ((read_c0_srsctl() >> 26) & 0x0f) + 1;
1463 1464 1465
		/* R2 has Performance Counter Interrupt indicator */
		c->options |= MIPS_CPU_PCI;
	}
R
Ralf Baechle 已提交
1466 1467
	else
		c->srsets = 1;
1468

1469
	if (cpu_has_msa) {
P
Paul Burton 已提交
1470
		c->msa_id = cpu_get_msa_id();
1471 1472 1473
		WARN(c->msa_id & MSA_IR_WRPF,
		     "Vector register partitioning unimplemented!");
	}
P
Paul Burton 已提交
1474

1475
	cpu_probe_vmbits(c);
1476 1477 1478 1479 1480

#ifdef CONFIG_64BIT
	if (cpu == 0)
		__ua_limit = ~((1ull << cpu_vmbits) - 1);
#endif
L
Linus Torvalds 已提交
1481 1482
}

1483
void cpu_report(void)
L
Linus Torvalds 已提交
1484 1485 1486
{
	struct cpuinfo_mips *c = &current_cpu_data;

1487 1488
	pr_info("CPU%d revision is: %08x (%s)\n",
		smp_processor_id(), c->processor_id, cpu_name_string());
L
Linus Torvalds 已提交
1489
	if (c->options & MIPS_CPU_FPU)
1490
		printk(KERN_INFO "FPU revision is: %08x\n", c->fpu_id);
P
Paul Burton 已提交
1491 1492
	if (cpu_has_msa)
		pr_info("MSA revision is: %08x\n", c->msa_id);
L
Linus Torvalds 已提交
1493
}