cpu-probe.c 29.6 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4
/*
 * Processor capabilities determination functions.
 *
 * Copyright (C) xxxx  the Anonymous
5
 * Copyright (C) 1994 - 2006 Ralf Baechle
6
 * Copyright (C) 2003, 2004  Maciej W. Rozycki
R
Ralf Baechle 已提交
7
 * Copyright (C) 2001, 2004, 2011, 2012	 MIPS Technologies, Inc.
L
Linus Torvalds 已提交
8 9 10 11 12 13 14 15 16
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License
 * as published by the Free Software Foundation; either version
 * 2 of the License, or (at your option) any later version.
 */
#include <linux/init.h>
#include <linux/kernel.h>
#include <linux/ptrace.h>
17
#include <linux/smp.h>
L
Linus Torvalds 已提交
18
#include <linux/stddef.h>
19
#include <linux/export.h>
L
Linus Torvalds 已提交
20

21
#include <asm/bugs.h>
L
Linus Torvalds 已提交
22
#include <asm/cpu.h>
23
#include <asm/cpu-type.h>
L
Linus Torvalds 已提交
24 25
#include <asm/fpu.h>
#include <asm/mipsregs.h>
26
#include <asm/mipsmtregs.h>
P
Paul Burton 已提交
27
#include <asm/msa.h>
28
#include <asm/watch.h>
29
#include <asm/elf.h>
30
#include <asm/spram.h>
31 32
#include <asm/uaccess.h>

33
static int mips_fpu_disabled;
34 35 36 37 38 39 40 41 42 43 44

static int __init fpu_disable(char *s)
{
	cpu_data[0].options &= ~MIPS_CPU_FPU;
	mips_fpu_disabled = 1;

	return 1;
}

__setup("nofpu", fpu_disable);

45
int mips_dsp_disabled;
46 47 48

static int __init dsp_disable(char *s)
{
49
	cpu_data[0].ases &= ~(MIPS_ASE_DSP | MIPS_ASE_DSP2P);
50 51 52 53 54 55 56
	mips_dsp_disabled = 1;

	return 1;
}

__setup("nodsp", dsp_disable);

M
Marc St-Jean 已提交
57 58 59 60
static inline void check_errata(void)
{
	struct cpuinfo_mips *c = &current_cpu_data;

61
	switch (current_cpu_type()) {
M
Marc St-Jean 已提交
62 63 64
	case CPU_34K:
		/*
		 * Erratum "RPS May Cause Incorrect Instruction Execution"
R
Ralf Baechle 已提交
65
		 * This code only handles VPE0, any SMP/RTOS code
M
Marc St-Jean 已提交
66 67 68 69 70 71 72 73 74 75
		 * making use of VPE1 will be responsable for that VPE.
		 */
		if ((c->processor_id & PRID_REV_MASK) <= PRID_REV_34K_V1_0_2)
			write_c0_config7(read_c0_config7() | MIPS_CONF7_RPS);
		break;
	default:
		break;
	}
}

L
Linus Torvalds 已提交
76 77
void __init check_bugs32(void)
{
M
Marc St-Jean 已提交
78
	check_errata();
L
Linus Torvalds 已提交
79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102
}

/*
 * Probe whether cpu has config register by trying to play with
 * alternate cache bit and see whether it matters.
 * It's used by cpu_probe to distinguish between R3000A and R3081.
 */
static inline int cpu_has_confreg(void)
{
#ifdef CONFIG_CPU_R3000
	extern unsigned long r3k_cache_size(unsigned long);
	unsigned long size1, size2;
	unsigned long cfg = read_c0_conf();

	size1 = r3k_cache_size(ST0_ISC);
	write_c0_conf(cfg ^ R30XX_CONF_AC);
	size2 = r3k_cache_size(ST0_ISC);
	write_c0_conf(cfg);
	return size1 != size2;
#else
	return 0;
#endif
}

103 104 105 106 107 108
static inline void set_elf_platform(int cpu, const char *plat)
{
	if (cpu == 0)
		__elf_platform = plat;
}

L
Linus Torvalds 已提交
109 110 111 112 113 114 115 116
/*
 * Get the FPU Implementation/Revision.
 */
static inline unsigned long cpu_get_fpu_id(void)
{
	unsigned long tmp, fpu_id;

	tmp = read_c0_status();
117
	__enable_fpu(FPU_AS_IS);
L
Linus Torvalds 已提交
118 119 120 121 122 123 124 125 126 127
	fpu_id = read_32bit_cp1_register(CP1_REVISION);
	write_c0_status(tmp);
	return fpu_id;
}

/*
 * Check the CPU has an FPU the official way.
 */
static inline int __cpu_has_fpu(void)
{
128
	return ((cpu_get_fpu_id() & FPIR_IMP_MASK) != FPIR_IMP_NONE);
L
Linus Torvalds 已提交
129 130
}

P
Paul Burton 已提交
131 132 133 134 135 136 137 138 139 140 141 142 143 144
static inline unsigned long cpu_get_msa_id(void)
{
	unsigned long status, conf5, msa_id;

	status = read_c0_status();
	__enable_fpu(FPU_64BIT);
	conf5 = read_c0_config5();
	enable_msa();
	msa_id = read_msa_ir();
	write_c0_config5(conf5);
	write_c0_status(status);
	return msa_id;
}

145 146 147
static inline void cpu_probe_vmbits(struct cpuinfo_mips *c)
{
#ifdef __NEED_VMBITS_PROBE
148
	write_c0_entryhi(0x3fffffffffffe000ULL);
149
	back_to_back_c0_hazard();
150
	c->vmbits = fls64(read_c0_entryhi() & 0x3fffffffffffe000ULL);
151 152 153
#endif
}

154
static void set_isa(struct cpuinfo_mips *c, unsigned int isa)
155 156 157 158 159 160 161 162 163 164 165
{
	switch (isa) {
	case MIPS_CPU_ISA_M64R2:
		c->isa_level |= MIPS_CPU_ISA_M32R2 | MIPS_CPU_ISA_M64R2;
	case MIPS_CPU_ISA_M64R1:
		c->isa_level |= MIPS_CPU_ISA_M32R1 | MIPS_CPU_ISA_M64R1;
	case MIPS_CPU_ISA_V:
		c->isa_level |= MIPS_CPU_ISA_V;
	case MIPS_CPU_ISA_IV:
		c->isa_level |= MIPS_CPU_ISA_IV;
	case MIPS_CPU_ISA_III:
166
		c->isa_level |= MIPS_CPU_ISA_II | MIPS_CPU_ISA_III;
167 168 169 170 171 172 173 174 175 176 177 178
		break;

	case MIPS_CPU_ISA_M32R2:
		c->isa_level |= MIPS_CPU_ISA_M32R2;
	case MIPS_CPU_ISA_M32R1:
		c->isa_level |= MIPS_CPU_ISA_M32R1;
	case MIPS_CPU_ISA_II:
		c->isa_level |= MIPS_CPU_ISA_II;
		break;
	}
}

179
static char unknown_isa[] = KERN_ERR \
180 181
	"Unsupported ISA type, c0.config0: %d.";

L
Leonid Yegoshin 已提交
182 183 184
static void set_ftlb_enable(struct cpuinfo_mips *c, int enable)
{
	unsigned int config6;
185 186 187 188 189 190

	/* It's implementation dependent how the FTLB can be enabled */
	switch (c->cputype) {
	case CPU_PROAPTIV:
	case CPU_P5600:
		/* proAptiv & related cores use Config6 to enable the FTLB */
L
Leonid Yegoshin 已提交
191 192 193 194 195 196 197 198
		config6 = read_c0_config6();
		if (enable)
			/* Enable FTLB */
			write_c0_config6(config6 | MIPS_CONF6_FTLBEN);
		else
			/* Disable FTLB */
			write_c0_config6(config6 &  ~MIPS_CONF6_FTLBEN);
		back_to_back_c0_hazard();
199
		break;
L
Leonid Yegoshin 已提交
200 201 202
	}
}

203 204 205 206 207 208 209
static inline unsigned int decode_config0(struct cpuinfo_mips *c)
{
	unsigned int config0;
	int isa;

	config0 = read_c0_config();

L
Leonid Yegoshin 已提交
210 211 212 213 214
	/*
	 * Look for Standard TLB or Dual VTLB and FTLB
	 */
	if ((((config0 & MIPS_CONF_MT) >> 7) == 1) ||
	    (((config0 & MIPS_CONF_MT) >> 7) == 4))
215
		c->options |= MIPS_CPU_TLB;
L
Leonid Yegoshin 已提交
216

217 218 219 220 221
	isa = (config0 & MIPS_CONF_AT) >> 13;
	switch (isa) {
	case 0:
		switch ((config0 & MIPS_CONF_AR) >> 10) {
		case 0:
222
			set_isa(c, MIPS_CPU_ISA_M32R1);
223 224
			break;
		case 1:
225
			set_isa(c, MIPS_CPU_ISA_M32R2);
226 227 228 229 230 231 232 233
			break;
		default:
			goto unknown;
		}
		break;
	case 2:
		switch ((config0 & MIPS_CONF_AR) >> 10) {
		case 0:
234
			set_isa(c, MIPS_CPU_ISA_M64R1);
235 236
			break;
		case 1:
237
			set_isa(c, MIPS_CPU_ISA_M64R2);
238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270
			break;
		default:
			goto unknown;
		}
		break;
	default:
		goto unknown;
	}

	return config0 & MIPS_CONF_M;

unknown:
	panic(unknown_isa, config0);
}

static inline unsigned int decode_config1(struct cpuinfo_mips *c)
{
	unsigned int config1;

	config1 = read_c0_config1();

	if (config1 & MIPS_CONF1_MD)
		c->ases |= MIPS_ASE_MDMX;
	if (config1 & MIPS_CONF1_WR)
		c->options |= MIPS_CPU_WATCH;
	if (config1 & MIPS_CONF1_CA)
		c->ases |= MIPS_ASE_MIPS16;
	if (config1 & MIPS_CONF1_EP)
		c->options |= MIPS_CPU_EJTAG;
	if (config1 & MIPS_CONF1_FP) {
		c->options |= MIPS_CPU_FPU;
		c->options |= MIPS_CPU_32FPR;
	}
L
Leonid Yegoshin 已提交
271
	if (cpu_has_tlb) {
272
		c->tlbsize = ((config1 & MIPS_CONF1_TLBS) >> 25) + 1;
L
Leonid Yegoshin 已提交
273 274 275
		c->tlbsizevtlb = c->tlbsize;
		c->tlbsizeftlbsets = 0;
	}
276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297

	return config1 & MIPS_CONF_M;
}

static inline unsigned int decode_config2(struct cpuinfo_mips *c)
{
	unsigned int config2;

	config2 = read_c0_config2();

	if (config2 & MIPS_CONF2_SL)
		c->scache.flags &= ~MIPS_CACHE_NOT_PRESENT;

	return config2 & MIPS_CONF_M;
}

static inline unsigned int decode_config3(struct cpuinfo_mips *c)
{
	unsigned int config3;

	config3 = read_c0_config3();

298
	if (config3 & MIPS_CONF3_SM) {
299
		c->ases |= MIPS_ASE_SMARTMIPS;
300 301 302 303
		c->options |= MIPS_CPU_RIXI;
	}
	if (config3 & MIPS_CONF3_RXI)
		c->options |= MIPS_CPU_RIXI;
304 305
	if (config3 & MIPS_CONF3_DSP)
		c->ases |= MIPS_ASE_DSP;
306 307
	if (config3 & MIPS_CONF3_DSP2P)
		c->ases |= MIPS_ASE_DSP2P;
308 309 310 311 312 313 314 315
	if (config3 & MIPS_CONF3_VINT)
		c->options |= MIPS_CPU_VINT;
	if (config3 & MIPS_CONF3_VEIC)
		c->options |= MIPS_CPU_VEIC;
	if (config3 & MIPS_CONF3_MT)
		c->ases |= MIPS_ASE_MIPSMT;
	if (config3 & MIPS_CONF3_ULRI)
		c->options |= MIPS_CPU_ULRI;
316 317
	if (config3 & MIPS_CONF3_ISA)
		c->options |= MIPS_CPU_MICROMIPS;
318 319
	if (config3 & MIPS_CONF3_VZ)
		c->ases |= MIPS_ASE_VZ;
320 321
	if (config3 & MIPS_CONF3_SC)
		c->options |= MIPS_CPU_SEGMENTS;
P
Paul Burton 已提交
322 323
	if (config3 & MIPS_CONF3_MSA)
		c->ases |= MIPS_ASE_MSA;
324 325 326 327 328 329 330

	return config3 & MIPS_CONF_M;
}

static inline unsigned int decode_config4(struct cpuinfo_mips *c)
{
	unsigned int config4;
L
Leonid Yegoshin 已提交
331 332 333
	unsigned int newcf4;
	unsigned int mmuextdef;
	unsigned int ftlb_page = MIPS_CONF4_FTLBPAGESIZE;
334 335 336

	config4 = read_c0_config4();

337 338 339
	if (cpu_has_tlb) {
		if (((config4 & MIPS_CONF4_IE) >> 29) == 2)
			c->options |= MIPS_CPU_TLBINV;
L
Leonid Yegoshin 已提交
340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374
		mmuextdef = config4 & MIPS_CONF4_MMUEXTDEF;
		switch (mmuextdef) {
		case MIPS_CONF4_MMUEXTDEF_MMUSIZEEXT:
			c->tlbsize += (config4 & MIPS_CONF4_MMUSIZEEXT) * 0x40;
			c->tlbsizevtlb = c->tlbsize;
			break;
		case MIPS_CONF4_MMUEXTDEF_VTLBSIZEEXT:
			c->tlbsizevtlb +=
				((config4 & MIPS_CONF4_VTLBSIZEEXT) >>
				  MIPS_CONF4_VTLBSIZEEXT_SHIFT) * 0x40;
			c->tlbsize = c->tlbsizevtlb;
			ftlb_page = MIPS_CONF4_VFTLBPAGESIZE;
			/* fall through */
		case MIPS_CONF4_MMUEXTDEF_FTLBSIZEEXT:
			newcf4 = (config4 & ~ftlb_page) |
				(page_size_ftlb(mmuextdef) <<
				 MIPS_CONF4_FTLBPAGESIZE_SHIFT);
			write_c0_config4(newcf4);
			back_to_back_c0_hazard();
			config4 = read_c0_config4();
			if (config4 != newcf4) {
				pr_err("PAGE_SIZE 0x%lx is not supported by FTLB (config4=0x%x)\n",
				       PAGE_SIZE, config4);
				/* Switch FTLB off */
				set_ftlb_enable(c, 0);
				break;
			}
			c->tlbsizeftlbsets = 1 <<
				((config4 & MIPS_CONF4_FTLBSETS) >>
				 MIPS_CONF4_FTLBSETS_SHIFT);
			c->tlbsizeftlbways = ((config4 & MIPS_CONF4_FTLBWAYS) >>
					      MIPS_CONF4_FTLBWAYS_SHIFT) + 2;
			c->tlbsize += c->tlbsizeftlbways * c->tlbsizeftlbsets;
			break;
		}
375 376
	}

377 378 379 380 381
	c->kscratch_mask = (config4 >> 16) & 0xff;

	return config4 & MIPS_CONF_M;
}

382 383 384 385 386 387 388 389
static inline unsigned int decode_config5(struct cpuinfo_mips *c)
{
	unsigned int config5;

	config5 = read_c0_config5();
	config5 &= ~MIPS_CONF5_UFR;
	write_c0_config5(config5);

390 391 392
	if (config5 & MIPS_CONF5_EVA)
		c->options |= MIPS_CPU_EVA;

393 394 395
	return config5 & MIPS_CONF_M;
}

396
static void decode_configs(struct cpuinfo_mips *c)
397 398 399 400 401 402 403 404 405
{
	int ok;

	/* MIPS32 or MIPS64 compliant CPU.  */
	c->options = MIPS_CPU_4KEX | MIPS_CPU_4K_CACHE | MIPS_CPU_COUNTER |
		     MIPS_CPU_DIVEC | MIPS_CPU_LLSC | MIPS_CPU_MCHECK;

	c->scache.flags = MIPS_CACHE_NOT_PRESENT;

L
Leonid Yegoshin 已提交
406 407 408
	/* Enable FTLB if present */
	set_ftlb_enable(c, 1);

409
	ok = decode_config0(c);			/* Read Config registers.  */
R
Ralf Baechle 已提交
410
	BUG_ON(!ok);				/* Arch spec violation!	 */
411 412 413 414 415 416 417 418
	if (ok)
		ok = decode_config1(c);
	if (ok)
		ok = decode_config2(c);
	if (ok)
		ok = decode_config3(c);
	if (ok)
		ok = decode_config4(c);
419 420
	if (ok)
		ok = decode_config5(c);
421 422 423

	mips_probe_watch_registers(c);

424
#ifndef CONFIG_MIPS_CPS
425
	if (cpu_has_mips_r2) {
426
		c->core = get_ebase_cpunum();
427 428 429
		if (cpu_has_mipsmt)
			c->core >>= fls(core_nvpes()) - 1;
	}
430
#endif
431 432
}

R
Ralf Baechle 已提交
433
#define R4K_OPTS (MIPS_CPU_TLB | MIPS_CPU_4KEX | MIPS_CPU_4K_CACHE \
L
Linus Torvalds 已提交
434 435
		| MIPS_CPU_COUNTER)

436
static inline void cpu_probe_legacy(struct cpuinfo_mips *c, unsigned int cpu)
L
Linus Torvalds 已提交
437
{
438
	switch (c->processor_id & PRID_IMP_MASK) {
L
Linus Torvalds 已提交
439 440
	case PRID_IMP_R2000:
		c->cputype = CPU_R2000;
441
		__cpu_name[cpu] = "R2000";
R
Ralf Baechle 已提交
442
		c->options = MIPS_CPU_TLB | MIPS_CPU_3K_CACHE |
S
Steven J. Hill 已提交
443
			     MIPS_CPU_NOFPUEX;
L
Linus Torvalds 已提交
444 445 446 447 448
		if (__cpu_has_fpu())
			c->options |= MIPS_CPU_FPU;
		c->tlbsize = 64;
		break;
	case PRID_IMP_R3000:
449
		if ((c->processor_id & PRID_REV_MASK) == PRID_REV_R3000A) {
450
			if (cpu_has_confreg()) {
L
Linus Torvalds 已提交
451
				c->cputype = CPU_R3081E;
452 453
				__cpu_name[cpu] = "R3081";
			} else {
L
Linus Torvalds 已提交
454
				c->cputype = CPU_R3000A;
455 456 457
				__cpu_name[cpu] = "R3000A";
			}
		} else {
L
Linus Torvalds 已提交
458
			c->cputype = CPU_R3000;
459 460
			__cpu_name[cpu] = "R3000";
		}
R
Ralf Baechle 已提交
461
		c->options = MIPS_CPU_TLB | MIPS_CPU_3K_CACHE |
S
Steven J. Hill 已提交
462
			     MIPS_CPU_NOFPUEX;
L
Linus Torvalds 已提交
463 464 465 466 467 468
		if (__cpu_has_fpu())
			c->options |= MIPS_CPU_FPU;
		c->tlbsize = 64;
		break;
	case PRID_IMP_R4000:
		if (read_c0_config() & CONF_SC) {
469 470
			if ((c->processor_id & PRID_REV_MASK) >=
			    PRID_REV_R4400) {
L
Linus Torvalds 已提交
471
				c->cputype = CPU_R4400PC;
472 473
				__cpu_name[cpu] = "R4400PC";
			} else {
L
Linus Torvalds 已提交
474
				c->cputype = CPU_R4000PC;
475 476
				__cpu_name[cpu] = "R4000PC";
			}
L
Linus Torvalds 已提交
477
		} else {
478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497
			int cca = read_c0_config() & CONF_CM_CMASK;
			int mc;

			/*
			 * SC and MC versions can't be reliably told apart,
			 * but only the latter support coherent caching
			 * modes so assume the firmware has set the KSEG0
			 * coherency attribute reasonably (if uncached, we
			 * assume SC).
			 */
			switch (cca) {
			case CONF_CM_CACHABLE_CE:
			case CONF_CM_CACHABLE_COW:
			case CONF_CM_CACHABLE_CUW:
				mc = 1;
				break;
			default:
				mc = 0;
				break;
			}
498 499
			if ((c->processor_id & PRID_REV_MASK) >=
			    PRID_REV_R4400) {
500 501
				c->cputype = mc ? CPU_R4400MC : CPU_R4400SC;
				__cpu_name[cpu] = mc ? "R4400MC" : "R4400SC";
502
			} else {
503 504
				c->cputype = mc ? CPU_R4000MC : CPU_R4000SC;
				__cpu_name[cpu] = mc ? "R4000MC" : "R4000SC";
505
			}
L
Linus Torvalds 已提交
506 507
		}

508
		set_isa(c, MIPS_CPU_ISA_III);
L
Linus Torvalds 已提交
509
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
510 511
			     MIPS_CPU_WATCH | MIPS_CPU_VCE |
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
512 513 514
		c->tlbsize = 48;
		break;
	case PRID_IMP_VR41XX:
515 516 517
		set_isa(c, MIPS_CPU_ISA_III);
		c->options = R4K_OPTS;
		c->tlbsize = 32;
L
Linus Torvalds 已提交
518 519 520
		switch (c->processor_id & 0xf0) {
		case PRID_REV_VR4111:
			c->cputype = CPU_VR4111;
521
			__cpu_name[cpu] = "NEC VR4111";
L
Linus Torvalds 已提交
522 523 524
			break;
		case PRID_REV_VR4121:
			c->cputype = CPU_VR4121;
525
			__cpu_name[cpu] = "NEC VR4121";
L
Linus Torvalds 已提交
526 527
			break;
		case PRID_REV_VR4122:
528
			if ((c->processor_id & 0xf) < 0x3) {
L
Linus Torvalds 已提交
529
				c->cputype = CPU_VR4122;
530 531
				__cpu_name[cpu] = "NEC VR4122";
			} else {
L
Linus Torvalds 已提交
532
				c->cputype = CPU_VR4181A;
533 534
				__cpu_name[cpu] = "NEC VR4181A";
			}
L
Linus Torvalds 已提交
535 536
			break;
		case PRID_REV_VR4130:
537
			if ((c->processor_id & 0xf) < 0x4) {
L
Linus Torvalds 已提交
538
				c->cputype = CPU_VR4131;
539 540
				__cpu_name[cpu] = "NEC VR4131";
			} else {
L
Linus Torvalds 已提交
541
				c->cputype = CPU_VR4133;
542
				c->options |= MIPS_CPU_LLSC;
543 544
				__cpu_name[cpu] = "NEC VR4133";
			}
L
Linus Torvalds 已提交
545 546 547 548
			break;
		default:
			printk(KERN_INFO "Unexpected CPU of NEC VR4100 series\n");
			c->cputype = CPU_VR41XX;
549
			__cpu_name[cpu] = "NEC Vr41xx";
L
Linus Torvalds 已提交
550 551 552 553 554
			break;
		}
		break;
	case PRID_IMP_R4300:
		c->cputype = CPU_R4300;
555
		__cpu_name[cpu] = "R4300";
556
		set_isa(c, MIPS_CPU_ISA_III);
L
Linus Torvalds 已提交
557
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
558
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
559 560 561 562
		c->tlbsize = 32;
		break;
	case PRID_IMP_R4600:
		c->cputype = CPU_R4600;
563
		__cpu_name[cpu] = "R4600";
564
		set_isa(c, MIPS_CPU_ISA_III);
T
Thiemo Seufer 已提交
565 566
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
567 568 569
		c->tlbsize = 48;
		break;
	#if 0
S
Steven J. Hill 已提交
570
	case PRID_IMP_R4650:
L
Linus Torvalds 已提交
571 572 573 574 575 576
		/*
		 * This processor doesn't have an MMU, so it's not
		 * "real easy" to run Linux on it. It is left purely
		 * for documentation.  Commented out because it shares
		 * it's c0_prid id number with the TX3900.
		 */
577
		c->cputype = CPU_R4650;
578
		__cpu_name[cpu] = "R4650";
579
		set_isa(c, MIPS_CPU_ISA_III);
L
Linus Torvalds 已提交
580
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_LLSC;
S
Steven J. Hill 已提交
581
		c->tlbsize = 48;
L
Linus Torvalds 已提交
582 583 584
		break;
	#endif
	case PRID_IMP_TX39:
R
Ralf Baechle 已提交
585
		c->options = MIPS_CPU_TLB | MIPS_CPU_TX39_CACHE;
L
Linus Torvalds 已提交
586 587 588

		if ((c->processor_id & 0xf0) == (PRID_REV_TX3927 & 0xf0)) {
			c->cputype = CPU_TX3927;
589
			__cpu_name[cpu] = "TX3927";
L
Linus Torvalds 已提交
590 591
			c->tlbsize = 64;
		} else {
592
			switch (c->processor_id & PRID_REV_MASK) {
L
Linus Torvalds 已提交
593 594
			case PRID_REV_TX3912:
				c->cputype = CPU_TX3912;
595
				__cpu_name[cpu] = "TX3912";
L
Linus Torvalds 已提交
596 597 598 599
				c->tlbsize = 32;
				break;
			case PRID_REV_TX3922:
				c->cputype = CPU_TX3922;
600
				__cpu_name[cpu] = "TX3922";
L
Linus Torvalds 已提交
601 602 603 604 605 606 607
				c->tlbsize = 64;
				break;
			}
		}
		break;
	case PRID_IMP_R4700:
		c->cputype = CPU_R4700;
608
		__cpu_name[cpu] = "R4700";
609
		set_isa(c, MIPS_CPU_ISA_III);
L
Linus Torvalds 已提交
610
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
611
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
612 613 614 615
		c->tlbsize = 48;
		break;
	case PRID_IMP_TX49:
		c->cputype = CPU_TX49XX;
616
		__cpu_name[cpu] = "R49XX";
617
		set_isa(c, MIPS_CPU_ISA_III);
L
Linus Torvalds 已提交
618 619 620 621 622 623 624
		c->options = R4K_OPTS | MIPS_CPU_LLSC;
		if (!(c->processor_id & 0x08))
			c->options |= MIPS_CPU_FPU | MIPS_CPU_32FPR;
		c->tlbsize = 48;
		break;
	case PRID_IMP_R5000:
		c->cputype = CPU_R5000;
625
		__cpu_name[cpu] = "R5000";
626
		set_isa(c, MIPS_CPU_ISA_IV);
L
Linus Torvalds 已提交
627
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
628
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
629 630 631 632
		c->tlbsize = 48;
		break;
	case PRID_IMP_R5432:
		c->cputype = CPU_R5432;
633
		__cpu_name[cpu] = "R5432";
634
		set_isa(c, MIPS_CPU_ISA_IV);
L
Linus Torvalds 已提交
635
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
636
			     MIPS_CPU_WATCH | MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
637 638 639 640
		c->tlbsize = 48;
		break;
	case PRID_IMP_R5500:
		c->cputype = CPU_R5500;
641
		__cpu_name[cpu] = "R5500";
642
		set_isa(c, MIPS_CPU_ISA_IV);
L
Linus Torvalds 已提交
643
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
644
			     MIPS_CPU_WATCH | MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
645 646 647 648
		c->tlbsize = 48;
		break;
	case PRID_IMP_NEVADA:
		c->cputype = CPU_NEVADA;
649
		__cpu_name[cpu] = "Nevada";
650
		set_isa(c, MIPS_CPU_ISA_IV);
L
Linus Torvalds 已提交
651
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
652
			     MIPS_CPU_DIVEC | MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
653 654 655 656
		c->tlbsize = 48;
		break;
	case PRID_IMP_R6000:
		c->cputype = CPU_R6000;
657
		__cpu_name[cpu] = "R6000";
658
		set_isa(c, MIPS_CPU_ISA_II);
L
Linus Torvalds 已提交
659
		c->options = MIPS_CPU_TLB | MIPS_CPU_FPU |
S
Steven J. Hill 已提交
660
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
661 662 663 664
		c->tlbsize = 32;
		break;
	case PRID_IMP_R6000A:
		c->cputype = CPU_R6000A;
665
		__cpu_name[cpu] = "R6000A";
666
		set_isa(c, MIPS_CPU_ISA_II);
L
Linus Torvalds 已提交
667
		c->options = MIPS_CPU_TLB | MIPS_CPU_FPU |
S
Steven J. Hill 已提交
668
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
669 670 671 672
		c->tlbsize = 32;
		break;
	case PRID_IMP_RM7000:
		c->cputype = CPU_RM7000;
673
		__cpu_name[cpu] = "RM7000";
674
		set_isa(c, MIPS_CPU_ISA_IV);
L
Linus Torvalds 已提交
675
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
676
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
677
		/*
R
Ralf Baechle 已提交
678
		 * Undocumented RM7000:	 Bit 29 in the info register of
L
Linus Torvalds 已提交
679 680 681
		 * the RM7000 v2.0 indicates if the TLB has 48 or 64
		 * entries.
		 *
R
Ralf Baechle 已提交
682 683
		 * 29	   1 =>	   64 entry JTLB
		 *	   0 =>	   48 entry JTLB
L
Linus Torvalds 已提交
684 685 686 687 688
		 */
		c->tlbsize = (read_c0_info() & (1 << 29)) ? 64 : 48;
		break;
	case PRID_IMP_R8000:
		c->cputype = CPU_R8000;
689
		__cpu_name[cpu] = "RM8000";
690
		set_isa(c, MIPS_CPU_ISA_IV);
L
Linus Torvalds 已提交
691
		c->options = MIPS_CPU_TLB | MIPS_CPU_4KEX |
S
Steven J. Hill 已提交
692 693
			     MIPS_CPU_FPU | MIPS_CPU_32FPR |
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
694 695 696 697
		c->tlbsize = 384;      /* has weird TLB: 3-way x 128 */
		break;
	case PRID_IMP_R10000:
		c->cputype = CPU_R10000;
698
		__cpu_name[cpu] = "R10000";
699
		set_isa(c, MIPS_CPU_ISA_IV);
700
		c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
S
Steven J. Hill 已提交
701
			     MIPS_CPU_FPU | MIPS_CPU_32FPR |
L
Linus Torvalds 已提交
702
			     MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
S
Steven J. Hill 已提交
703
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
704 705 706 707
		c->tlbsize = 64;
		break;
	case PRID_IMP_R12000:
		c->cputype = CPU_R12000;
708
		__cpu_name[cpu] = "R12000";
709
		set_isa(c, MIPS_CPU_ISA_IV);
710
		c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
S
Steven J. Hill 已提交
711
			     MIPS_CPU_FPU | MIPS_CPU_32FPR |
L
Linus Torvalds 已提交
712
			     MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
S
Steven J. Hill 已提交
713
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
714 715
		c->tlbsize = 64;
		break;
K
Kumba 已提交
716 717
	case PRID_IMP_R14000:
		c->cputype = CPU_R14000;
718
		__cpu_name[cpu] = "R14000";
719
		set_isa(c, MIPS_CPU_ISA_IV);
K
Kumba 已提交
720
		c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
S
Steven J. Hill 已提交
721
			     MIPS_CPU_FPU | MIPS_CPU_32FPR |
K
Kumba 已提交
722
			     MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
S
Steven J. Hill 已提交
723
			     MIPS_CPU_LLSC;
K
Kumba 已提交
724 725
		c->tlbsize = 64;
		break;
726
	case PRID_IMP_LOONGSON_64:  /* Loongson-2/3 */
727 728
		switch (c->processor_id & PRID_REV_MASK) {
		case PRID_REV_LOONGSON2E:
729 730
			c->cputype = CPU_LOONGSON2;
			__cpu_name[cpu] = "ICT Loongson-2";
731 732 733
			set_elf_platform(cpu, "loongson2e");
			break;
		case PRID_REV_LOONGSON2F:
734 735
			c->cputype = CPU_LOONGSON2;
			__cpu_name[cpu] = "ICT Loongson-2";
736 737
			set_elf_platform(cpu, "loongson2f");
			break;
738 739 740 741 742
		case PRID_REV_LOONGSON3A:
			c->cputype = CPU_LOONGSON3;
			__cpu_name[cpu] = "ICT Loongson-3";
			set_elf_platform(cpu, "loongson3a");
			break;
H
Huacai Chen 已提交
743 744 745 746 747 748
		case PRID_REV_LOONGSON3B_R1:
		case PRID_REV_LOONGSON3B_R2:
			c->cputype = CPU_LOONGSON3;
			__cpu_name[cpu] = "ICT Loongson-3";
			set_elf_platform(cpu, "loongson3b");
			break;
749 750
		}

751
		set_isa(c, MIPS_CPU_ISA_III);
752 753 754 755 756
		c->options = R4K_OPTS |
			     MIPS_CPU_FPU | MIPS_CPU_LLSC |
			     MIPS_CPU_32FPR;
		c->tlbsize = 64;
		break;
757
	case PRID_IMP_LOONGSON_32:  /* Loongson-1 */
758
		decode_configs(c);
759

760
		c->cputype = CPU_LOONGSON1;
L
Linus Torvalds 已提交
761

762 763 764
		switch (c->processor_id & PRID_REV_MASK) {
		case PRID_REV_LOONGSON1B:
			__cpu_name[cpu] = "Loongson 1B";
765 766
			break;
		}
767

768
		break;
L
Linus Torvalds 已提交
769 770 771
	}
}

772
static inline void cpu_probe_mips(struct cpuinfo_mips *c, unsigned int cpu)
L
Linus Torvalds 已提交
773
{
774
	switch (c->processor_id & PRID_IMP_MASK) {
L
Linus Torvalds 已提交
775 776
	case PRID_IMP_4KC:
		c->cputype = CPU_4KC;
777
		__cpu_name[cpu] = "MIPS 4Kc";
L
Linus Torvalds 已提交
778 779
		break;
	case PRID_IMP_4KEC:
780 781
	case PRID_IMP_4KECR2:
		c->cputype = CPU_4KEC;
782
		__cpu_name[cpu] = "MIPS 4KEc";
783
		break;
L
Linus Torvalds 已提交
784
	case PRID_IMP_4KSC:
R
Ralf Baechle 已提交
785
	case PRID_IMP_4KSD:
L
Linus Torvalds 已提交
786
		c->cputype = CPU_4KSC;
787
		__cpu_name[cpu] = "MIPS 4KSc";
L
Linus Torvalds 已提交
788 789 790
		break;
	case PRID_IMP_5KC:
		c->cputype = CPU_5KC;
791
		__cpu_name[cpu] = "MIPS 5Kc";
L
Linus Torvalds 已提交
792
		break;
L
Leonid Yegoshin 已提交
793 794 795 796
	case PRID_IMP_5KE:
		c->cputype = CPU_5KE;
		__cpu_name[cpu] = "MIPS 5KE";
		break;
L
Linus Torvalds 已提交
797 798
	case PRID_IMP_20KC:
		c->cputype = CPU_20KC;
799
		__cpu_name[cpu] = "MIPS 20Kc";
L
Linus Torvalds 已提交
800 801 802
		break;
	case PRID_IMP_24K:
		c->cputype = CPU_24K;
803
		__cpu_name[cpu] = "MIPS 24Kc";
L
Linus Torvalds 已提交
804
		break;
805 806 807 808
	case PRID_IMP_24KE:
		c->cputype = CPU_24K;
		__cpu_name[cpu] = "MIPS 24KEc";
		break;
L
Linus Torvalds 已提交
809 810
	case PRID_IMP_25KF:
		c->cputype = CPU_25KF;
811
		__cpu_name[cpu] = "MIPS 25Kc";
L
Linus Torvalds 已提交
812
		break;
R
Ralf Baechle 已提交
813 814
	case PRID_IMP_34K:
		c->cputype = CPU_34K;
815
		__cpu_name[cpu] = "MIPS 34Kc";
R
Ralf Baechle 已提交
816
		break;
817 818
	case PRID_IMP_74K:
		c->cputype = CPU_74K;
819
		__cpu_name[cpu] = "MIPS 74Kc";
820
		break;
821 822 823 824
	case PRID_IMP_M14KC:
		c->cputype = CPU_M14KC;
		__cpu_name[cpu] = "MIPS M14Kc";
		break;
825 826 827 828
	case PRID_IMP_M14KEC:
		c->cputype = CPU_M14KEC;
		__cpu_name[cpu] = "MIPS M14KEc";
		break;
829 830
	case PRID_IMP_1004K:
		c->cputype = CPU_1004K;
831
		__cpu_name[cpu] = "MIPS 1004Kc";
832
		break;
833
	case PRID_IMP_1074K:
834
		c->cputype = CPU_1074K;
835 836
		__cpu_name[cpu] = "MIPS 1074Kc";
		break;
837 838 839 840 841 842 843 844
	case PRID_IMP_INTERAPTIV_UP:
		c->cputype = CPU_INTERAPTIV;
		__cpu_name[cpu] = "MIPS interAptiv";
		break;
	case PRID_IMP_INTERAPTIV_MP:
		c->cputype = CPU_INTERAPTIV;
		__cpu_name[cpu] = "MIPS interAptiv (multi)";
		break;
845 846 847 848 849 850 851 852
	case PRID_IMP_PROAPTIV_UP:
		c->cputype = CPU_PROAPTIV;
		__cpu_name[cpu] = "MIPS proAptiv";
		break;
	case PRID_IMP_PROAPTIV_MP:
		c->cputype = CPU_PROAPTIV;
		__cpu_name[cpu] = "MIPS proAptiv (multi)";
		break;
J
James Hogan 已提交
853 854 855 856
	case PRID_IMP_P5600:
		c->cputype = CPU_P5600;
		__cpu_name[cpu] = "MIPS P5600";
		break;
857 858 859 860
	case PRID_IMP_M5150:
		c->cputype = CPU_M5150;
		__cpu_name[cpu] = "MIPS M5150";
		break;
L
Linus Torvalds 已提交
861
	}
C
Chris Dearman 已提交
862

L
Leonid Yegoshin 已提交
863 864
	decode_configs(c);

C
Chris Dearman 已提交
865
	spram_config();
L
Linus Torvalds 已提交
866 867
}

868
static inline void cpu_probe_alchemy(struct cpuinfo_mips *c, unsigned int cpu)
L
Linus Torvalds 已提交
869
{
870
	decode_configs(c);
871
	switch (c->processor_id & PRID_IMP_MASK) {
L
Linus Torvalds 已提交
872 873
	case PRID_IMP_AU1_REV1:
	case PRID_IMP_AU1_REV2:
874
		c->cputype = CPU_ALCHEMY;
L
Linus Torvalds 已提交
875 876
		switch ((c->processor_id >> 24) & 0xff) {
		case 0:
877
			__cpu_name[cpu] = "Au1000";
L
Linus Torvalds 已提交
878 879
			break;
		case 1:
880
			__cpu_name[cpu] = "Au1500";
L
Linus Torvalds 已提交
881 882
			break;
		case 2:
883
			__cpu_name[cpu] = "Au1100";
L
Linus Torvalds 已提交
884 885
			break;
		case 3:
886
			__cpu_name[cpu] = "Au1550";
L
Linus Torvalds 已提交
887
			break;
P
Pete Popov 已提交
888
		case 4:
889
			__cpu_name[cpu] = "Au1200";
890
			if ((c->processor_id & PRID_REV_MASK) == 2)
891
				__cpu_name[cpu] = "Au1250";
892 893
			break;
		case 5:
894
			__cpu_name[cpu] = "Au1210";
P
Pete Popov 已提交
895
			break;
L
Linus Torvalds 已提交
896
		default:
897
			__cpu_name[cpu] = "Au1xxx";
L
Linus Torvalds 已提交
898 899 900 901 902 903
			break;
		}
		break;
	}
}

904
static inline void cpu_probe_sibyte(struct cpuinfo_mips *c, unsigned int cpu)
L
Linus Torvalds 已提交
905
{
906
	decode_configs(c);
R
Ralf Baechle 已提交
907

908
	switch (c->processor_id & PRID_IMP_MASK) {
L
Linus Torvalds 已提交
909 910
	case PRID_IMP_SB1:
		c->cputype = CPU_SB1;
911
		__cpu_name[cpu] = "SiByte SB1";
L
Linus Torvalds 已提交
912
		/* FPU in pass1 is known to have issues. */
913
		if ((c->processor_id & PRID_REV_MASK) < 0x02)
914
			c->options &= ~(MIPS_CPU_FPU | MIPS_CPU_32FPR);
L
Linus Torvalds 已提交
915
		break;
A
Andrew Isaacson 已提交
916 917
	case PRID_IMP_SB1A:
		c->cputype = CPU_SB1A;
918
		__cpu_name[cpu] = "SiByte SB1A";
A
Andrew Isaacson 已提交
919
		break;
L
Linus Torvalds 已提交
920 921 922
	}
}

923
static inline void cpu_probe_sandcraft(struct cpuinfo_mips *c, unsigned int cpu)
L
Linus Torvalds 已提交
924
{
925
	decode_configs(c);
926
	switch (c->processor_id & PRID_IMP_MASK) {
L
Linus Torvalds 已提交
927 928
	case PRID_IMP_SR71000:
		c->cputype = CPU_SR71000;
929
		__cpu_name[cpu] = "Sandcraft SR71000";
L
Linus Torvalds 已提交
930 931 932 933 934 935
		c->scache.ways = 8;
		c->tlbsize = 64;
		break;
	}
}

936
static inline void cpu_probe_nxp(struct cpuinfo_mips *c, unsigned int cpu)
937 938
{
	decode_configs(c);
939
	switch (c->processor_id & PRID_IMP_MASK) {
940 941
	case PRID_IMP_PR4450:
		c->cputype = CPU_PR4450;
942
		__cpu_name[cpu] = "Philips PR4450";
943
		set_isa(c, MIPS_CPU_ISA_M32R1);
944 945 946 947
		break;
	}
}

948
static inline void cpu_probe_broadcom(struct cpuinfo_mips *c, unsigned int cpu)
949 950
{
	decode_configs(c);
951
	switch (c->processor_id & PRID_IMP_MASK) {
952 953
	case PRID_IMP_BMIPS32_REV4:
	case PRID_IMP_BMIPS32_REV8:
954 955
		c->cputype = CPU_BMIPS32;
		__cpu_name[cpu] = "Broadcom BMIPS32";
956
		set_elf_platform(cpu, "bmips32");
957 958 959 960 961 962
		break;
	case PRID_IMP_BMIPS3300:
	case PRID_IMP_BMIPS3300_ALT:
	case PRID_IMP_BMIPS3300_BUG:
		c->cputype = CPU_BMIPS3300;
		__cpu_name[cpu] = "Broadcom BMIPS3300";
963
		set_elf_platform(cpu, "bmips3300");
964 965
		break;
	case PRID_IMP_BMIPS43XX: {
966
		int rev = c->processor_id & PRID_REV_MASK;
967 968 969 970 971

		if (rev >= PRID_REV_BMIPS4380_LO &&
				rev <= PRID_REV_BMIPS4380_HI) {
			c->cputype = CPU_BMIPS4380;
			__cpu_name[cpu] = "Broadcom BMIPS4380";
972
			set_elf_platform(cpu, "bmips4380");
973 974 975
		} else {
			c->cputype = CPU_BMIPS4350;
			__cpu_name[cpu] = "Broadcom BMIPS4350";
976
			set_elf_platform(cpu, "bmips4350");
977
		}
978
		break;
979 980 981 982
	}
	case PRID_IMP_BMIPS5000:
		c->cputype = CPU_BMIPS5000;
		__cpu_name[cpu] = "Broadcom BMIPS5000";
983
		set_elf_platform(cpu, "bmips5000");
984
		c->options |= MIPS_CPU_ULRI;
985
		break;
986 987 988
	}
}

989 990 991
static inline void cpu_probe_cavium(struct cpuinfo_mips *c, unsigned int cpu)
{
	decode_configs(c);
992
	switch (c->processor_id & PRID_IMP_MASK) {
993 994 995
	case PRID_IMP_CAVIUM_CN38XX:
	case PRID_IMP_CAVIUM_CN31XX:
	case PRID_IMP_CAVIUM_CN30XX:
996 997 998
		c->cputype = CPU_CAVIUM_OCTEON;
		__cpu_name[cpu] = "Cavium Octeon";
		goto platform;
999 1000 1001 1002
	case PRID_IMP_CAVIUM_CN58XX:
	case PRID_IMP_CAVIUM_CN56XX:
	case PRID_IMP_CAVIUM_CN50XX:
	case PRID_IMP_CAVIUM_CN52XX:
1003 1004 1005
		c->cputype = CPU_CAVIUM_OCTEON_PLUS;
		__cpu_name[cpu] = "Cavium Octeon+";
platform:
1006
		set_elf_platform(cpu, "octeon");
1007
		break;
1008
	case PRID_IMP_CAVIUM_CN61XX:
1009
	case PRID_IMP_CAVIUM_CN63XX:
1010 1011
	case PRID_IMP_CAVIUM_CN66XX:
	case PRID_IMP_CAVIUM_CN68XX:
1012
	case PRID_IMP_CAVIUM_CNF71XX:
1013 1014
		c->cputype = CPU_CAVIUM_OCTEON2;
		__cpu_name[cpu] = "Cavium Octeon II";
1015
		set_elf_platform(cpu, "octeon2");
1016
		break;
1017 1018 1019 1020 1021 1022
	case PRID_IMP_CAVIUM_CN70XX:
	case PRID_IMP_CAVIUM_CN78XX:
		c->cputype = CPU_CAVIUM_OCTEON3;
		__cpu_name[cpu] = "Cavium Octeon III";
		set_elf_platform(cpu, "octeon3");
		break;
1023 1024 1025 1026 1027 1028 1029
	default:
		printk(KERN_INFO "Unknown Octeon chip!\n");
		c->cputype = CPU_UNKNOWN;
		break;
	}
}

1030 1031 1032 1033 1034
static inline void cpu_probe_ingenic(struct cpuinfo_mips *c, unsigned int cpu)
{
	decode_configs(c);
	/* JZRISC does not implement the CP0 counter. */
	c->options &= ~MIPS_CPU_COUNTER;
1035
	BUG_ON(!__builtin_constant_p(cpu_has_counter) || cpu_has_counter);
1036
	switch (c->processor_id & PRID_IMP_MASK) {
1037 1038 1039 1040 1041 1042 1043 1044 1045 1046
	case PRID_IMP_JZRISC:
		c->cputype = CPU_JZRISC;
		__cpu_name[cpu] = "Ingenic JZRISC";
		break;
	default:
		panic("Unknown Ingenic Processor ID!");
		break;
	}
}

1047 1048 1049 1050
static inline void cpu_probe_netlogic(struct cpuinfo_mips *c, int cpu)
{
	decode_configs(c);

1051
	if ((c->processor_id & PRID_IMP_MASK) == PRID_IMP_NETLOGIC_AU13XX) {
M
Manuel Lauss 已提交
1052 1053 1054 1055 1056 1057
		c->cputype = CPU_ALCHEMY;
		__cpu_name[cpu] = "Au1300";
		/* following stuff is not for Alchemy */
		return;
	}

R
Ralf Baechle 已提交
1058 1059
	c->options = (MIPS_CPU_TLB	 |
			MIPS_CPU_4KEX	 |
1060
			MIPS_CPU_COUNTER |
R
Ralf Baechle 已提交
1061 1062 1063
			MIPS_CPU_DIVEC	 |
			MIPS_CPU_WATCH	 |
			MIPS_CPU_EJTAG	 |
1064 1065
			MIPS_CPU_LLSC);

1066
	switch (c->processor_id & PRID_IMP_MASK) {
1067
	case PRID_IMP_NETLOGIC_XLP2XX:
1068
	case PRID_IMP_NETLOGIC_XLP9XX:
1069
	case PRID_IMP_NETLOGIC_XLP5XX:
1070 1071 1072 1073
		c->cputype = CPU_XLP;
		__cpu_name[cpu] = "Broadcom XLPII";
		break;

1074 1075
	case PRID_IMP_NETLOGIC_XLP8XX:
	case PRID_IMP_NETLOGIC_XLP3XX:
J
Jayachandran C 已提交
1076 1077 1078 1079
		c->cputype = CPU_XLP;
		__cpu_name[cpu] = "Netlogic XLP";
		break;

1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109
	case PRID_IMP_NETLOGIC_XLR732:
	case PRID_IMP_NETLOGIC_XLR716:
	case PRID_IMP_NETLOGIC_XLR532:
	case PRID_IMP_NETLOGIC_XLR308:
	case PRID_IMP_NETLOGIC_XLR532C:
	case PRID_IMP_NETLOGIC_XLR516C:
	case PRID_IMP_NETLOGIC_XLR508C:
	case PRID_IMP_NETLOGIC_XLR308C:
		c->cputype = CPU_XLR;
		__cpu_name[cpu] = "Netlogic XLR";
		break;

	case PRID_IMP_NETLOGIC_XLS608:
	case PRID_IMP_NETLOGIC_XLS408:
	case PRID_IMP_NETLOGIC_XLS404:
	case PRID_IMP_NETLOGIC_XLS208:
	case PRID_IMP_NETLOGIC_XLS204:
	case PRID_IMP_NETLOGIC_XLS108:
	case PRID_IMP_NETLOGIC_XLS104:
	case PRID_IMP_NETLOGIC_XLS616B:
	case PRID_IMP_NETLOGIC_XLS608B:
	case PRID_IMP_NETLOGIC_XLS416B:
	case PRID_IMP_NETLOGIC_XLS412B:
	case PRID_IMP_NETLOGIC_XLS408B:
	case PRID_IMP_NETLOGIC_XLS404B:
		c->cputype = CPU_XLR;
		__cpu_name[cpu] = "Netlogic XLS";
		break;

	default:
J
Jayachandran C 已提交
1110
		pr_info("Unknown Netlogic chip id [%02x]!\n",
1111 1112 1113 1114 1115
		       c->processor_id);
		c->cputype = CPU_XLR;
		break;
	}

J
Jayachandran C 已提交
1116
	if (c->cputype == CPU_XLP) {
1117
		set_isa(c, MIPS_CPU_ISA_M64R2);
J
Jayachandran C 已提交
1118 1119 1120 1121
		c->options |= (MIPS_CPU_FPU | MIPS_CPU_ULRI | MIPS_CPU_MCHECK);
		/* This will be updated again after all threads are woken up */
		c->tlbsize = ((read_c0_config6() >> 16) & 0xffff) + 1;
	} else {
1122
		set_isa(c, MIPS_CPU_ISA_M64R1);
J
Jayachandran C 已提交
1123 1124
		c->tlbsize = ((read_c0_config1() >> 25) & 0x3f) + 1;
	}
1125
	c->kscratch_mask = 0xf;
1126 1127
}

1128 1129 1130 1131 1132 1133
#ifdef CONFIG_64BIT
/* For use by uaccess.h */
u64 __ua_limit;
EXPORT_SYMBOL(__ua_limit);
#endif

1134
const char *__cpu_name[NR_CPUS];
1135
const char *__elf_platform;
1136

1137
void cpu_probe(void)
L
Linus Torvalds 已提交
1138 1139
{
	struct cpuinfo_mips *c = &current_cpu_data;
1140
	unsigned int cpu = smp_processor_id();
L
Linus Torvalds 已提交
1141

R
Ralf Baechle 已提交
1142
	c->processor_id = PRID_IMP_UNKNOWN;
L
Linus Torvalds 已提交
1143 1144 1145 1146
	c->fpu_id	= FPIR_IMP_NONE;
	c->cputype	= CPU_UNKNOWN;

	c->processor_id = read_c0_prid();
1147
	switch (c->processor_id & PRID_COMP_MASK) {
L
Linus Torvalds 已提交
1148
	case PRID_COMP_LEGACY:
1149
		cpu_probe_legacy(c, cpu);
L
Linus Torvalds 已提交
1150 1151
		break;
	case PRID_COMP_MIPS:
1152
		cpu_probe_mips(c, cpu);
L
Linus Torvalds 已提交
1153 1154
		break;
	case PRID_COMP_ALCHEMY:
1155
		cpu_probe_alchemy(c, cpu);
L
Linus Torvalds 已提交
1156 1157
		break;
	case PRID_COMP_SIBYTE:
1158
		cpu_probe_sibyte(c, cpu);
L
Linus Torvalds 已提交
1159
		break;
1160
	case PRID_COMP_BROADCOM:
1161
		cpu_probe_broadcom(c, cpu);
1162
		break;
L
Linus Torvalds 已提交
1163
	case PRID_COMP_SANDCRAFT:
1164
		cpu_probe_sandcraft(c, cpu);
L
Linus Torvalds 已提交
1165
		break;
1166
	case PRID_COMP_NXP:
1167
		cpu_probe_nxp(c, cpu);
1168
		break;
1169 1170 1171
	case PRID_COMP_CAVIUM:
		cpu_probe_cavium(c, cpu);
		break;
1172 1173 1174
	case PRID_COMP_INGENIC:
		cpu_probe_ingenic(c, cpu);
		break;
1175 1176 1177
	case PRID_COMP_NETLOGIC:
		cpu_probe_netlogic(c, cpu);
		break;
L
Linus Torvalds 已提交
1178
	}
1179

1180 1181 1182
	BUG_ON(!__cpu_name[cpu]);
	BUG_ON(c->cputype == CPU_UNKNOWN);

1183 1184 1185 1186 1187 1188 1189
	/*
	 * Platform code can force the cpu type to optimize code
	 * generation. In that case be sure the cpu type is correctly
	 * manually setup otherwise it could trigger some nasty bugs.
	 */
	BUG_ON(current_cpu_type() != c->cputype);

1190 1191 1192 1193
	if (mips_fpu_disabled)
		c->options &= ~MIPS_CPU_FPU;

	if (mips_dsp_disabled)
1194
		c->ases &= ~(MIPS_ASE_DSP | MIPS_ASE_DSP2P);
1195

1196
	if (c->options & MIPS_CPU_FPU) {
L
Linus Torvalds 已提交
1197
		c->fpu_id = cpu_get_fpu_id();
1198

1199 1200
		if (c->isa_level & (MIPS_CPU_ISA_M32R1 | MIPS_CPU_ISA_M32R2 |
				    MIPS_CPU_ISA_M64R1 | MIPS_CPU_ISA_M64R2)) {
1201 1202 1203 1204
			if (c->fpu_id & MIPS_FPIR_3D)
				c->ases |= MIPS_ASE_MIPS3D;
		}
	}
1205

1206
	if (cpu_has_mips_r2) {
R
Ralf Baechle 已提交
1207
		c->srsets = ((read_c0_srsctl() >> 26) & 0x0f) + 1;
1208 1209 1210
		/* R2 has Performance Counter Interrupt indicator */
		c->options |= MIPS_CPU_PCI;
	}
R
Ralf Baechle 已提交
1211 1212
	else
		c->srsets = 1;
1213

1214
	if (cpu_has_msa) {
P
Paul Burton 已提交
1215
		c->msa_id = cpu_get_msa_id();
1216 1217 1218
		WARN(c->msa_id & MSA_IR_WRPF,
		     "Vector register partitioning unimplemented!");
	}
P
Paul Burton 已提交
1219

1220
	cpu_probe_vmbits(c);
1221 1222 1223 1224 1225

#ifdef CONFIG_64BIT
	if (cpu == 0)
		__ua_limit = ~((1ull << cpu_vmbits) - 1);
#endif
L
Linus Torvalds 已提交
1226 1227
}

1228
void cpu_report(void)
L
Linus Torvalds 已提交
1229 1230 1231
{
	struct cpuinfo_mips *c = &current_cpu_data;

1232 1233
	pr_info("CPU%d revision is: %08x (%s)\n",
		smp_processor_id(), c->processor_id, cpu_name_string());
L
Linus Torvalds 已提交
1234
	if (c->options & MIPS_CPU_FPU)
1235
		printk(KERN_INFO "FPU revision is: %08x\n", c->fpu_id);
P
Paul Burton 已提交
1236 1237
	if (cpu_has_msa)
		pr_info("MSA revision is: %08x\n", c->msa_id);
L
Linus Torvalds 已提交
1238
}