cpu-probe.c 23.0 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4
/*
 * Processor capabilities determination functions.
 *
 * Copyright (C) xxxx  the Anonymous
5
 * Copyright (C) 1994 - 2006 Ralf Baechle
6 7
 * Copyright (C) 2003, 2004  Maciej W. Rozycki
 * Copyright (C) 2001, 2004  MIPS Inc.
L
Linus Torvalds 已提交
8 9 10 11 12 13 14 15 16
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License
 * as published by the Free Software Foundation; either version
 * 2 of the License, or (at your option) any later version.
 */
#include <linux/init.h>
#include <linux/kernel.h>
#include <linux/ptrace.h>
17
#include <linux/smp.h>
L
Linus Torvalds 已提交
18
#include <linux/stddef.h>
19
#include <linux/module.h>
L
Linus Torvalds 已提交
20

21
#include <asm/bugs.h>
L
Linus Torvalds 已提交
22 23 24 25
#include <asm/cpu.h>
#include <asm/fpu.h>
#include <asm/mipsregs.h>
#include <asm/system.h>
26
#include <asm/watch.h>
27
#include <asm/spram.h>
L
Linus Torvalds 已提交
28 29 30 31 32 33 34
/*
 * Not all of the MIPS CPUs have the "wait" instruction available. Moreover,
 * the implementation of the "wait" feature differs between CPU families. This
 * points to the function that implements CPU specific wait.
 * The wait instruction stops the pipeline and reduces the power consumption of
 * the CPU very much.
 */
35
void (*cpu_wait)(void);
36
EXPORT_SYMBOL(cpu_wait);
L
Linus Torvalds 已提交
37 38 39 40 41 42 43 44 45

static void r3081_wait(void)
{
	unsigned long cfg = read_c0_conf();
	write_c0_conf(cfg | R30XX_CONF_HALT);
}

static void r39xx_wait(void)
{
46 47 48 49
	local_irq_disable();
	if (!need_resched())
		write_c0_conf(read_c0_conf() | TX39_CONF_HALT);
	local_irq_enable();
L
Linus Torvalds 已提交
50 51
}

52
extern void r4k_wait(void);
53 54 55 56 57 58 59 60

/*
 * This variant is preferable as it allows testing need_resched and going to
 * sleep depending on the outcome atomically.  Unfortunately the "It is
 * implementation-dependent whether the pipeline restarts when a non-enabled
 * interrupt is requested" restriction in the MIPS32/MIPS64 architecture makes
 * using this version a gamble.
 */
61
void r4k_wait_irqoff(void)
62 63 64
{
	local_irq_disable();
	if (!need_resched())
65 66
		__asm__("	.set	push		\n"
			"	.set	mips3		\n"
67
			"	wait			\n"
68
			"	.set	pop		\n");
69
	local_irq_enable();
70 71 72
	__asm__(" 	.globl __pastwait	\n"
		"__pastwait:			\n");
	return;
L
Linus Torvalds 已提交
73 74
}

75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95
/*
 * The RM7000 variant has to handle erratum 38.  The workaround is to not
 * have any pending stores when the WAIT instruction is executed.
 */
static void rm7k_wait_irqoff(void)
{
	local_irq_disable();
	if (!need_resched())
		__asm__(
		"	.set	push					\n"
		"	.set	mips3					\n"
		"	.set	noat					\n"
		"	mfc0	$1, $12					\n"
		"	sync						\n"
		"	mtc0	$1, $12		# stalls until W stage	\n"
		"	wait						\n"
		"	mtc0	$1, $12		# stalls until W stage	\n"
		"	.set	pop					\n");
	local_irq_enable();
}

96 97 98 99 100
/*
 * The Au1xxx wait is available only if using 32khz counter or
 * external timer source, but specifically not CP0 Counter.
 * alchemy/common/time.c may override cpu_wait!
 */
101
static void au1k_wait(void)
L
Linus Torvalds 已提交
102
{
103 104 105 106 107 108 109 110 111 112 113
	__asm__("	.set	mips3			\n"
		"	cache	0x14, 0(%0)		\n"
		"	cache	0x14, 32(%0)		\n"
		"	sync				\n"
		"	nop				\n"
		"	wait				\n"
		"	nop				\n"
		"	nop				\n"
		"	nop				\n"
		"	nop				\n"
		"	.set	mips0			\n"
R
Ralf Baechle 已提交
114
		: : "r" (au1k_wait));
L
Linus Torvalds 已提交
115 116
}

117
static int __initdata nowait;
118

119
static int __init wait_disable(char *s)
120 121 122 123 124 125 126 127
{
	nowait = 1;

	return 1;
}

__setup("nowait", wait_disable);

128
void __init check_wait(void)
L
Linus Torvalds 已提交
129 130 131
{
	struct cpuinfo_mips *c = &current_cpu_data;

132
	if (nowait) {
133
		printk("Wait instruction disabled.\n");
134 135 136
		return;
	}

L
Linus Torvalds 已提交
137 138 139 140 141 142 143 144 145 146 147 148 149 150 151
	switch (c->cputype) {
	case CPU_R3081:
	case CPU_R3081E:
		cpu_wait = r3081_wait;
		break;
	case CPU_TX3927:
		cpu_wait = r39xx_wait;
		break;
	case CPU_R4200:
/*	case CPU_R4300: */
	case CPU_R4600:
	case CPU_R4640:
	case CPU_R4650:
	case CPU_R4700:
	case CPU_R5000:
152
	case CPU_R5500:
L
Linus Torvalds 已提交
153 154 155 156 157 158
	case CPU_NEVADA:
	case CPU_4KC:
	case CPU_4KEC:
	case CPU_4KSC:
	case CPU_5KC:
	case CPU_25KF:
159
	case CPU_PR4450:
160
	case CPU_BCM3302:
161 162 163
	case CPU_BCM6338:
	case CPU_BCM6348:
	case CPU_BCM6358:
164
	case CPU_CAVIUM_OCTEON:
165 166 167
		cpu_wait = r4k_wait;
		break;

168 169 170 171
	case CPU_RM7000:
		cpu_wait = rm7k_wait_irqoff;
		break;

172
	case CPU_24K:
R
Ralf Baechle 已提交
173
	case CPU_34K:
174
	case CPU_1004K:
175 176 177 178 179
		cpu_wait = r4k_wait;
		if (read_c0_config7() & MIPS_CONF7_WII)
			cpu_wait = r4k_wait_irqoff;
		break;

180
	case CPU_74K:
L
Linus Torvalds 已提交
181
		cpu_wait = r4k_wait;
182 183
		if ((c->processor_id & 0xff) >= PRID_REV_ENCODE_332(2, 1, 0))
			cpu_wait = r4k_wait_irqoff;
L
Linus Torvalds 已提交
184
		break;
185

186 187 188
	case CPU_TX49XX:
		cpu_wait = r4k_wait_irqoff;
		break;
189
	case CPU_ALCHEMY:
190
		cpu_wait = au1k_wait;
L
Linus Torvalds 已提交
191
		break;
192 193 194 195 196 197 198 199 200
	case CPU_20KC:
		/*
		 * WAIT on Rev1.0 has E1, E2, E3 and E16.
		 * WAIT on Rev2.0 and Rev3.0 has E16.
		 * Rev3.1 WAIT is nop, why bother
		 */
		if ((c->processor_id & 0xff) <= 0x64)
			break;

201 202 203 204 205 206 207 208
		/*
		 * Another rev is incremeting c0_count at a reduced clock
		 * rate while in WAIT mode.  So we basically have the choice
		 * between using the cp0 timer as clocksource or avoiding
		 * the WAIT instruction.  Until more details are known,
		 * disable the use of WAIT for 20Kc entirely.
		   cpu_wait = r4k_wait;
		 */
209
		break;
210
	case CPU_RM9000:
211
		if ((c->processor_id & 0x00ff) >= 0x40)
212 213
			cpu_wait = r4k_wait;
		break;
L
Linus Torvalds 已提交
214 215 216 217 218
	default:
		break;
	}
}

M
Marc St-Jean 已提交
219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237
static inline void check_errata(void)
{
	struct cpuinfo_mips *c = &current_cpu_data;

	switch (c->cputype) {
	case CPU_34K:
		/*
		 * Erratum "RPS May Cause Incorrect Instruction Execution"
		 * This code only handles VPE0, any SMP/SMTC/RTOS code
		 * making use of VPE1 will be responsable for that VPE.
		 */
		if ((c->processor_id & PRID_REV_MASK) <= PRID_REV_34K_V1_0_2)
			write_c0_config7(read_c0_config7() | MIPS_CONF7_RPS);
		break;
	default:
		break;
	}
}

L
Linus Torvalds 已提交
238 239
void __init check_bugs32(void)
{
M
Marc St-Jean 已提交
240
	check_errata();
L
Linus Torvalds 已提交
241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286
}

/*
 * Probe whether cpu has config register by trying to play with
 * alternate cache bit and see whether it matters.
 * It's used by cpu_probe to distinguish between R3000A and R3081.
 */
static inline int cpu_has_confreg(void)
{
#ifdef CONFIG_CPU_R3000
	extern unsigned long r3k_cache_size(unsigned long);
	unsigned long size1, size2;
	unsigned long cfg = read_c0_conf();

	size1 = r3k_cache_size(ST0_ISC);
	write_c0_conf(cfg ^ R30XX_CONF_AC);
	size2 = r3k_cache_size(ST0_ISC);
	write_c0_conf(cfg);
	return size1 != size2;
#else
	return 0;
#endif
}

/*
 * Get the FPU Implementation/Revision.
 */
static inline unsigned long cpu_get_fpu_id(void)
{
	unsigned long tmp, fpu_id;

	tmp = read_c0_status();
	__enable_fpu();
	fpu_id = read_32bit_cp1_register(CP1_REVISION);
	write_c0_status(tmp);
	return fpu_id;
}

/*
 * Check the CPU has an FPU the official way.
 */
static inline int __cpu_has_fpu(void)
{
	return ((cpu_get_fpu_id() & 0xff00) != FPIR_IMP_NONE);
}

R
Ralf Baechle 已提交
287
#define R4K_OPTS (MIPS_CPU_TLB | MIPS_CPU_4KEX | MIPS_CPU_4K_CACHE \
L
Linus Torvalds 已提交
288 289
		| MIPS_CPU_COUNTER)

290
static inline void cpu_probe_legacy(struct cpuinfo_mips *c, unsigned int cpu)
L
Linus Torvalds 已提交
291 292 293 294
{
	switch (c->processor_id & 0xff00) {
	case PRID_IMP_R2000:
		c->cputype = CPU_R2000;
295
		__cpu_name[cpu] = "R2000";
L
Linus Torvalds 已提交
296
		c->isa_level = MIPS_CPU_ISA_I;
R
Ralf Baechle 已提交
297 298
		c->options = MIPS_CPU_TLB | MIPS_CPU_3K_CACHE |
		             MIPS_CPU_NOFPUEX;
L
Linus Torvalds 已提交
299 300 301 302 303
		if (__cpu_has_fpu())
			c->options |= MIPS_CPU_FPU;
		c->tlbsize = 64;
		break;
	case PRID_IMP_R3000:
304 305
		if ((c->processor_id & 0xff) == PRID_REV_R3000A) {
			if (cpu_has_confreg()) {
L
Linus Torvalds 已提交
306
				c->cputype = CPU_R3081E;
307 308
				__cpu_name[cpu] = "R3081";
			} else {
L
Linus Torvalds 已提交
309
				c->cputype = CPU_R3000A;
310 311 312 313
				__cpu_name[cpu] = "R3000A";
			}
			break;
		} else {
L
Linus Torvalds 已提交
314
			c->cputype = CPU_R3000;
315 316
			__cpu_name[cpu] = "R3000";
		}
L
Linus Torvalds 已提交
317
		c->isa_level = MIPS_CPU_ISA_I;
R
Ralf Baechle 已提交
318 319
		c->options = MIPS_CPU_TLB | MIPS_CPU_3K_CACHE |
		             MIPS_CPU_NOFPUEX;
L
Linus Torvalds 已提交
320 321 322 323 324 325
		if (__cpu_has_fpu())
			c->options |= MIPS_CPU_FPU;
		c->tlbsize = 64;
		break;
	case PRID_IMP_R4000:
		if (read_c0_config() & CONF_SC) {
326
			if ((c->processor_id & 0xff) >= PRID_REV_R4400) {
L
Linus Torvalds 已提交
327
				c->cputype = CPU_R4400PC;
328 329
				__cpu_name[cpu] = "R4400PC";
			} else {
L
Linus Torvalds 已提交
330
				c->cputype = CPU_R4000PC;
331 332
				__cpu_name[cpu] = "R4000PC";
			}
L
Linus Torvalds 已提交
333
		} else {
334
			if ((c->processor_id & 0xff) >= PRID_REV_R4400) {
L
Linus Torvalds 已提交
335
				c->cputype = CPU_R4400SC;
336 337
				__cpu_name[cpu] = "R4400SC";
			} else {
L
Linus Torvalds 已提交
338
				c->cputype = CPU_R4000SC;
339 340
				__cpu_name[cpu] = "R4000SC";
			}
L
Linus Torvalds 已提交
341 342 343 344 345 346 347 348 349 350 351 352
		}

		c->isa_level = MIPS_CPU_ISA_III;
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
		             MIPS_CPU_WATCH | MIPS_CPU_VCE |
		             MIPS_CPU_LLSC;
		c->tlbsize = 48;
		break;
	case PRID_IMP_VR41XX:
		switch (c->processor_id & 0xf0) {
		case PRID_REV_VR4111:
			c->cputype = CPU_VR4111;
353
			__cpu_name[cpu] = "NEC VR4111";
L
Linus Torvalds 已提交
354 355 356
			break;
		case PRID_REV_VR4121:
			c->cputype = CPU_VR4121;
357
			__cpu_name[cpu] = "NEC VR4121";
L
Linus Torvalds 已提交
358 359
			break;
		case PRID_REV_VR4122:
360
			if ((c->processor_id & 0xf) < 0x3) {
L
Linus Torvalds 已提交
361
				c->cputype = CPU_VR4122;
362 363
				__cpu_name[cpu] = "NEC VR4122";
			} else {
L
Linus Torvalds 已提交
364
				c->cputype = CPU_VR4181A;
365 366
				__cpu_name[cpu] = "NEC VR4181A";
			}
L
Linus Torvalds 已提交
367 368
			break;
		case PRID_REV_VR4130:
369
			if ((c->processor_id & 0xf) < 0x4) {
L
Linus Torvalds 已提交
370
				c->cputype = CPU_VR4131;
371 372
				__cpu_name[cpu] = "NEC VR4131";
			} else {
L
Linus Torvalds 已提交
373
				c->cputype = CPU_VR4133;
374 375
				__cpu_name[cpu] = "NEC VR4133";
			}
L
Linus Torvalds 已提交
376 377 378 379
			break;
		default:
			printk(KERN_INFO "Unexpected CPU of NEC VR4100 series\n");
			c->cputype = CPU_VR41XX;
380
			__cpu_name[cpu] = "NEC Vr41xx";
L
Linus Torvalds 已提交
381 382 383 384 385 386 387 388
			break;
		}
		c->isa_level = MIPS_CPU_ISA_III;
		c->options = R4K_OPTS;
		c->tlbsize = 32;
		break;
	case PRID_IMP_R4300:
		c->cputype = CPU_R4300;
389
		__cpu_name[cpu] = "R4300";
L
Linus Torvalds 已提交
390 391 392 393 394 395 396
		c->isa_level = MIPS_CPU_ISA_III;
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
		             MIPS_CPU_LLSC;
		c->tlbsize = 32;
		break;
	case PRID_IMP_R4600:
		c->cputype = CPU_R4600;
397
		__cpu_name[cpu] = "R4600";
L
Linus Torvalds 已提交
398
		c->isa_level = MIPS_CPU_ISA_III;
T
Thiemo Seufer 已提交
399 400
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
401 402 403 404 405 406 407 408 409 410
		c->tlbsize = 48;
		break;
	#if 0
 	case PRID_IMP_R4650:
		/*
		 * This processor doesn't have an MMU, so it's not
		 * "real easy" to run Linux on it. It is left purely
		 * for documentation.  Commented out because it shares
		 * it's c0_prid id number with the TX3900.
		 */
411
		c->cputype = CPU_R4650;
412
		__cpu_name[cpu] = "R4650";
L
Linus Torvalds 已提交
413 414 415 416 417 418 419
	 	c->isa_level = MIPS_CPU_ISA_III;
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_LLSC;
	        c->tlbsize = 48;
		break;
	#endif
	case PRID_IMP_TX39:
		c->isa_level = MIPS_CPU_ISA_I;
R
Ralf Baechle 已提交
420
		c->options = MIPS_CPU_TLB | MIPS_CPU_TX39_CACHE;
L
Linus Torvalds 已提交
421 422 423

		if ((c->processor_id & 0xf0) == (PRID_REV_TX3927 & 0xf0)) {
			c->cputype = CPU_TX3927;
424
			__cpu_name[cpu] = "TX3927";
L
Linus Torvalds 已提交
425 426 427 428 429
			c->tlbsize = 64;
		} else {
			switch (c->processor_id & 0xff) {
			case PRID_REV_TX3912:
				c->cputype = CPU_TX3912;
430
				__cpu_name[cpu] = "TX3912";
L
Linus Torvalds 已提交
431 432 433 434
				c->tlbsize = 32;
				break;
			case PRID_REV_TX3922:
				c->cputype = CPU_TX3922;
435
				__cpu_name[cpu] = "TX3922";
L
Linus Torvalds 已提交
436 437 438 439 440 441 442
				c->tlbsize = 64;
				break;
			}
		}
		break;
	case PRID_IMP_R4700:
		c->cputype = CPU_R4700;
443
		__cpu_name[cpu] = "R4700";
L
Linus Torvalds 已提交
444 445 446 447 448 449 450
		c->isa_level = MIPS_CPU_ISA_III;
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
		             MIPS_CPU_LLSC;
		c->tlbsize = 48;
		break;
	case PRID_IMP_TX49:
		c->cputype = CPU_TX49XX;
451
		__cpu_name[cpu] = "R49XX";
L
Linus Torvalds 已提交
452 453 454 455 456 457 458 459
		c->isa_level = MIPS_CPU_ISA_III;
		c->options = R4K_OPTS | MIPS_CPU_LLSC;
		if (!(c->processor_id & 0x08))
			c->options |= MIPS_CPU_FPU | MIPS_CPU_32FPR;
		c->tlbsize = 48;
		break;
	case PRID_IMP_R5000:
		c->cputype = CPU_R5000;
460
		__cpu_name[cpu] = "R5000";
L
Linus Torvalds 已提交
461 462 463 464 465 466 467
		c->isa_level = MIPS_CPU_ISA_IV;
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
		             MIPS_CPU_LLSC;
		c->tlbsize = 48;
		break;
	case PRID_IMP_R5432:
		c->cputype = CPU_R5432;
468
		__cpu_name[cpu] = "R5432";
L
Linus Torvalds 已提交
469 470 471 472 473 474 475
		c->isa_level = MIPS_CPU_ISA_IV;
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
		             MIPS_CPU_WATCH | MIPS_CPU_LLSC;
		c->tlbsize = 48;
		break;
	case PRID_IMP_R5500:
		c->cputype = CPU_R5500;
476
		__cpu_name[cpu] = "R5500";
L
Linus Torvalds 已提交
477 478 479 480 481 482 483
		c->isa_level = MIPS_CPU_ISA_IV;
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
		             MIPS_CPU_WATCH | MIPS_CPU_LLSC;
		c->tlbsize = 48;
		break;
	case PRID_IMP_NEVADA:
		c->cputype = CPU_NEVADA;
484
		__cpu_name[cpu] = "Nevada";
L
Linus Torvalds 已提交
485 486 487 488 489 490 491
		c->isa_level = MIPS_CPU_ISA_IV;
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
		             MIPS_CPU_DIVEC | MIPS_CPU_LLSC;
		c->tlbsize = 48;
		break;
	case PRID_IMP_R6000:
		c->cputype = CPU_R6000;
492
		__cpu_name[cpu] = "R6000";
L
Linus Torvalds 已提交
493 494 495 496 497 498 499
		c->isa_level = MIPS_CPU_ISA_II;
		c->options = MIPS_CPU_TLB | MIPS_CPU_FPU |
		             MIPS_CPU_LLSC;
		c->tlbsize = 32;
		break;
	case PRID_IMP_R6000A:
		c->cputype = CPU_R6000A;
500
		__cpu_name[cpu] = "R6000A";
L
Linus Torvalds 已提交
501 502 503 504 505 506 507
		c->isa_level = MIPS_CPU_ISA_II;
		c->options = MIPS_CPU_TLB | MIPS_CPU_FPU |
		             MIPS_CPU_LLSC;
		c->tlbsize = 32;
		break;
	case PRID_IMP_RM7000:
		c->cputype = CPU_RM7000;
508
		__cpu_name[cpu] = "RM7000";
L
Linus Torvalds 已提交
509 510 511 512 513 514 515 516 517 518 519 520 521 522 523
		c->isa_level = MIPS_CPU_ISA_IV;
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
		             MIPS_CPU_LLSC;
		/*
		 * Undocumented RM7000:  Bit 29 in the info register of
		 * the RM7000 v2.0 indicates if the TLB has 48 or 64
		 * entries.
		 *
		 * 29      1 =>    64 entry JTLB
		 *         0 =>    48 entry JTLB
		 */
		c->tlbsize = (read_c0_info() & (1 << 29)) ? 64 : 48;
		break;
	case PRID_IMP_RM9000:
		c->cputype = CPU_RM9000;
524
		__cpu_name[cpu] = "RM9000";
L
Linus Torvalds 已提交
525 526 527 528 529 530 531 532 533 534 535 536 537 538
		c->isa_level = MIPS_CPU_ISA_IV;
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
		             MIPS_CPU_LLSC;
		/*
		 * Bit 29 in the info register of the RM9000
		 * indicates if the TLB has 48 or 64 entries.
		 *
		 * 29      1 =>    64 entry JTLB
		 *         0 =>    48 entry JTLB
		 */
		c->tlbsize = (read_c0_info() & (1 << 29)) ? 64 : 48;
		break;
	case PRID_IMP_R8000:
		c->cputype = CPU_R8000;
539
		__cpu_name[cpu] = "RM8000";
L
Linus Torvalds 已提交
540 541 542 543 544 545 546 547
		c->isa_level = MIPS_CPU_ISA_IV;
		c->options = MIPS_CPU_TLB | MIPS_CPU_4KEX |
		             MIPS_CPU_FPU | MIPS_CPU_32FPR |
		             MIPS_CPU_LLSC;
		c->tlbsize = 384;      /* has weird TLB: 3-way x 128 */
		break;
	case PRID_IMP_R10000:
		c->cputype = CPU_R10000;
548
		__cpu_name[cpu] = "R10000";
L
Linus Torvalds 已提交
549
		c->isa_level = MIPS_CPU_ISA_IV;
550
		c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
L
Linus Torvalds 已提交
551 552 553 554 555 556 557
		             MIPS_CPU_FPU | MIPS_CPU_32FPR |
			     MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
		             MIPS_CPU_LLSC;
		c->tlbsize = 64;
		break;
	case PRID_IMP_R12000:
		c->cputype = CPU_R12000;
558
		__cpu_name[cpu] = "R12000";
L
Linus Torvalds 已提交
559
		c->isa_level = MIPS_CPU_ISA_IV;
560
		c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
L
Linus Torvalds 已提交
561 562 563 564 565
		             MIPS_CPU_FPU | MIPS_CPU_32FPR |
			     MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
		             MIPS_CPU_LLSC;
		c->tlbsize = 64;
		break;
K
Kumba 已提交
566 567
	case PRID_IMP_R14000:
		c->cputype = CPU_R14000;
568
		__cpu_name[cpu] = "R14000";
K
Kumba 已提交
569 570 571 572 573 574 575
		c->isa_level = MIPS_CPU_ISA_IV;
		c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
		             MIPS_CPU_FPU | MIPS_CPU_32FPR |
			     MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
		             MIPS_CPU_LLSC;
		c->tlbsize = 64;
		break;
576 577
	case PRID_IMP_LOONGSON2:
		c->cputype = CPU_LOONGSON2;
578
		__cpu_name[cpu] = "ICT Loongson-2";
579 580 581 582 583 584
		c->isa_level = MIPS_CPU_ISA_III;
		c->options = R4K_OPTS |
			     MIPS_CPU_FPU | MIPS_CPU_LLSC |
			     MIPS_CPU_32FPR;
		c->tlbsize = 64;
		break;
L
Linus Torvalds 已提交
585 586 587
	}
}

588
static char unknown_isa[] __cpuinitdata = KERN_ERR \
589 590
	"Unsupported ISA type, c0.config0: %d.";

591
static inline unsigned int decode_config0(struct cpuinfo_mips *c)
L
Linus Torvalds 已提交
592
{
593 594
	unsigned int config0;
	int isa;
L
Linus Torvalds 已提交
595

596 597 598
	config0 = read_c0_config();

	if (((config0 & MIPS_CONF_MT) >> 7) == 1)
R
Ralf Baechle 已提交
599
		c->options |= MIPS_CPU_TLB;
600 601 602
	isa = (config0 & MIPS_CONF_AT) >> 13;
	switch (isa) {
	case 0:
603
		switch ((config0 & MIPS_CONF_AR) >> 10) {
604 605 606 607 608 609 610 611 612
		case 0:
			c->isa_level = MIPS_CPU_ISA_M32R1;
			break;
		case 1:
			c->isa_level = MIPS_CPU_ISA_M32R2;
			break;
		default:
			goto unknown;
		}
613 614
		break;
	case 2:
615
		switch ((config0 & MIPS_CONF_AR) >> 10) {
616 617 618 619 620 621 622 623 624
		case 0:
			c->isa_level = MIPS_CPU_ISA_M64R1;
			break;
		case 1:
			c->isa_level = MIPS_CPU_ISA_M64R2;
			break;
		default:
			goto unknown;
		}
625 626
		break;
	default:
627
		goto unknown;
628 629 630
	}

	return config0 & MIPS_CONF_M;
631 632 633

unknown:
	panic(unknown_isa, config0);
634 635 636 637 638
}

static inline unsigned int decode_config1(struct cpuinfo_mips *c)
{
	unsigned int config1;
L
Linus Torvalds 已提交
639 640

	config1 = read_c0_config1();
641 642 643 644

	if (config1 & MIPS_CONF1_MD)
		c->ases |= MIPS_ASE_MDMX;
	if (config1 & MIPS_CONF1_WR)
L
Linus Torvalds 已提交
645
		c->options |= MIPS_CPU_WATCH;
646 647 648
	if (config1 & MIPS_CONF1_CA)
		c->ases |= MIPS_ASE_MIPS16;
	if (config1 & MIPS_CONF1_EP)
L
Linus Torvalds 已提交
649
		c->options |= MIPS_CPU_EJTAG;
650
	if (config1 & MIPS_CONF1_FP) {
L
Linus Torvalds 已提交
651 652 653
		c->options |= MIPS_CPU_FPU;
		c->options |= MIPS_CPU_32FPR;
	}
654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679
	if (cpu_has_tlb)
		c->tlbsize = ((config1 & MIPS_CONF1_TLBS) >> 25) + 1;

	return config1 & MIPS_CONF_M;
}

static inline unsigned int decode_config2(struct cpuinfo_mips *c)
{
	unsigned int config2;

	config2 = read_c0_config2();

	if (config2 & MIPS_CONF2_SL)
		c->scache.flags &= ~MIPS_CACHE_NOT_PRESENT;

	return config2 & MIPS_CONF_M;
}

static inline unsigned int decode_config3(struct cpuinfo_mips *c)
{
	unsigned int config3;

	config3 = read_c0_config3();

	if (config3 & MIPS_CONF3_SM)
		c->ases |= MIPS_ASE_SMARTMIPS;
680 681
	if (config3 & MIPS_CONF3_DSP)
		c->ases |= MIPS_ASE_DSP;
682 683 684 685 686
	if (config3 & MIPS_CONF3_VINT)
		c->options |= MIPS_CPU_VINT;
	if (config3 & MIPS_CONF3_VEIC)
		c->options |= MIPS_CPU_VEIC;
	if (config3 & MIPS_CONF3_MT)
R
Ralf Baechle 已提交
687
	        c->ases |= MIPS_ASE_MIPSMT;
688 689
	if (config3 & MIPS_CONF3_ULRI)
		c->options |= MIPS_CPU_ULRI;
690 691 692 693

	return config3 & MIPS_CONF_M;
}

694
static void __cpuinit decode_configs(struct cpuinfo_mips *c)
695
{
696 697
	int ok;

698
	/* MIPS32 or MIPS64 compliant CPU.  */
R
Ralf Baechle 已提交
699 700
	c->options = MIPS_CPU_4KEX | MIPS_CPU_4K_CACHE | MIPS_CPU_COUNTER |
	             MIPS_CPU_DIVEC | MIPS_CPU_LLSC | MIPS_CPU_MCHECK;
701

L
Linus Torvalds 已提交
702 703
	c->scache.flags = MIPS_CACHE_NOT_PRESENT;

704 705 706 707 708 709 710 711 712 713
	ok = decode_config0(c);			/* Read Config registers.  */
	BUG_ON(!ok);				/* Arch spec violation!  */
	if (ok)
		ok = decode_config1(c);
	if (ok)
		ok = decode_config2(c);
	if (ok)
		ok = decode_config3(c);

	mips_probe_watch_registers(c);
L
Linus Torvalds 已提交
714 715
}

716
static inline void cpu_probe_mips(struct cpuinfo_mips *c, unsigned int cpu)
L
Linus Torvalds 已提交
717
{
718
	decode_configs(c);
L
Linus Torvalds 已提交
719 720 721
	switch (c->processor_id & 0xff00) {
	case PRID_IMP_4KC:
		c->cputype = CPU_4KC;
722
		__cpu_name[cpu] = "MIPS 4Kc";
L
Linus Torvalds 已提交
723 724 725
		break;
	case PRID_IMP_4KEC:
		c->cputype = CPU_4KEC;
726
		__cpu_name[cpu] = "MIPS 4KEc";
L
Linus Torvalds 已提交
727
		break;
728 729
	case PRID_IMP_4KECR2:
		c->cputype = CPU_4KEC;
730
		__cpu_name[cpu] = "MIPS 4KEc";
731
		break;
L
Linus Torvalds 已提交
732
	case PRID_IMP_4KSC:
R
Ralf Baechle 已提交
733
	case PRID_IMP_4KSD:
L
Linus Torvalds 已提交
734
		c->cputype = CPU_4KSC;
735
		__cpu_name[cpu] = "MIPS 4KSc";
L
Linus Torvalds 已提交
736 737 738
		break;
	case PRID_IMP_5KC:
		c->cputype = CPU_5KC;
739
		__cpu_name[cpu] = "MIPS 5Kc";
L
Linus Torvalds 已提交
740 741 742
		break;
	case PRID_IMP_20KC:
		c->cputype = CPU_20KC;
743
		__cpu_name[cpu] = "MIPS 20Kc";
L
Linus Torvalds 已提交
744 745
		break;
	case PRID_IMP_24K:
746
	case PRID_IMP_24KE:
L
Linus Torvalds 已提交
747
		c->cputype = CPU_24K;
748
		__cpu_name[cpu] = "MIPS 24Kc";
L
Linus Torvalds 已提交
749 750 751
		break;
	case PRID_IMP_25KF:
		c->cputype = CPU_25KF;
752
		__cpu_name[cpu] = "MIPS 25Kc";
L
Linus Torvalds 已提交
753
		break;
R
Ralf Baechle 已提交
754 755
	case PRID_IMP_34K:
		c->cputype = CPU_34K;
756
		__cpu_name[cpu] = "MIPS 34Kc";
R
Ralf Baechle 已提交
757
		break;
758 759
	case PRID_IMP_74K:
		c->cputype = CPU_74K;
760
		__cpu_name[cpu] = "MIPS 74Kc";
761
		break;
762 763
	case PRID_IMP_1004K:
		c->cputype = CPU_1004K;
764
		__cpu_name[cpu] = "MIPS 1004Kc";
765
		break;
L
Linus Torvalds 已提交
766
	}
C
Chris Dearman 已提交
767 768

	spram_config();
L
Linus Torvalds 已提交
769 770
}

771
static inline void cpu_probe_alchemy(struct cpuinfo_mips *c, unsigned int cpu)
L
Linus Torvalds 已提交
772
{
773
	decode_configs(c);
L
Linus Torvalds 已提交
774 775 776
	switch (c->processor_id & 0xff00) {
	case PRID_IMP_AU1_REV1:
	case PRID_IMP_AU1_REV2:
777
		c->cputype = CPU_ALCHEMY;
L
Linus Torvalds 已提交
778 779
		switch ((c->processor_id >> 24) & 0xff) {
		case 0:
780
			__cpu_name[cpu] = "Au1000";
L
Linus Torvalds 已提交
781 782
			break;
		case 1:
783
			__cpu_name[cpu] = "Au1500";
L
Linus Torvalds 已提交
784 785
			break;
		case 2:
786
			__cpu_name[cpu] = "Au1100";
L
Linus Torvalds 已提交
787 788
			break;
		case 3:
789
			__cpu_name[cpu] = "Au1550";
L
Linus Torvalds 已提交
790
			break;
P
Pete Popov 已提交
791
		case 4:
792
			__cpu_name[cpu] = "Au1200";
793
			if ((c->processor_id & 0xff) == 2)
794
				__cpu_name[cpu] = "Au1250";
795 796
			break;
		case 5:
797
			__cpu_name[cpu] = "Au1210";
P
Pete Popov 已提交
798
			break;
L
Linus Torvalds 已提交
799
		default:
800
			__cpu_name[cpu] = "Au1xxx";
L
Linus Torvalds 已提交
801 802 803 804 805 806
			break;
		}
		break;
	}
}

807
static inline void cpu_probe_sibyte(struct cpuinfo_mips *c, unsigned int cpu)
L
Linus Torvalds 已提交
808
{
809
	decode_configs(c);
R
Ralf Baechle 已提交
810

L
Linus Torvalds 已提交
811 812 813
	switch (c->processor_id & 0xff00) {
	case PRID_IMP_SB1:
		c->cputype = CPU_SB1;
814
		__cpu_name[cpu] = "SiByte SB1";
L
Linus Torvalds 已提交
815
		/* FPU in pass1 is known to have issues. */
816
		if ((c->processor_id & 0xff) < 0x02)
817
			c->options &= ~(MIPS_CPU_FPU | MIPS_CPU_32FPR);
L
Linus Torvalds 已提交
818
		break;
A
Andrew Isaacson 已提交
819 820
	case PRID_IMP_SB1A:
		c->cputype = CPU_SB1A;
821
		__cpu_name[cpu] = "SiByte SB1A";
A
Andrew Isaacson 已提交
822
		break;
L
Linus Torvalds 已提交
823 824 825
	}
}

826
static inline void cpu_probe_sandcraft(struct cpuinfo_mips *c, unsigned int cpu)
L
Linus Torvalds 已提交
827
{
828
	decode_configs(c);
L
Linus Torvalds 已提交
829 830 831
	switch (c->processor_id & 0xff00) {
	case PRID_IMP_SR71000:
		c->cputype = CPU_SR71000;
832
		__cpu_name[cpu] = "Sandcraft SR71000";
L
Linus Torvalds 已提交
833 834 835 836 837 838
		c->scache.ways = 8;
		c->tlbsize = 64;
		break;
	}
}

839
static inline void cpu_probe_nxp(struct cpuinfo_mips *c, unsigned int cpu)
840 841 842 843 844
{
	decode_configs(c);
	switch (c->processor_id & 0xff00) {
	case PRID_IMP_PR4450:
		c->cputype = CPU_PR4450;
845
		__cpu_name[cpu] = "Philips PR4450";
846
		c->isa_level = MIPS_CPU_ISA_M32R1;
847 848 849 850
		break;
	}
}

851
static inline void cpu_probe_broadcom(struct cpuinfo_mips *c, unsigned int cpu)
852 853 854 855
{
	decode_configs(c);
	switch (c->processor_id & 0xff00) {
	case PRID_IMP_BCM3302:
856
	 /* same as PRID_IMP_BCM6338 */
857
		c->cputype = CPU_BCM3302;
858
		__cpu_name[cpu] = "Broadcom BCM3302";
859 860 861
		break;
	case PRID_IMP_BCM4710:
		c->cputype = CPU_BCM4710;
862
		__cpu_name[cpu] = "Broadcom BCM4710";
863
		break;
864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882
	case PRID_IMP_BCM6345:
		c->cputype = CPU_BCM6345;
		__cpu_name[cpu] = "Broadcom BCM6345";
		break;
	case PRID_IMP_BCM6348:
		c->cputype = CPU_BCM6348;
		__cpu_name[cpu] = "Broadcom BCM6348";
		break;
	case PRID_IMP_BCM4350:
		switch (c->processor_id & 0xf0) {
		case PRID_REV_BCM6358:
			c->cputype = CPU_BCM6358;
			__cpu_name[cpu] = "Broadcom BCM6358";
			break;
		default:
			c->cputype = CPU_UNKNOWN;
			break;
		}
		break;
883 884 885
	}
}

886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906
static inline void cpu_probe_cavium(struct cpuinfo_mips *c, unsigned int cpu)
{
	decode_configs(c);
	switch (c->processor_id & 0xff00) {
	case PRID_IMP_CAVIUM_CN38XX:
	case PRID_IMP_CAVIUM_CN31XX:
	case PRID_IMP_CAVIUM_CN30XX:
	case PRID_IMP_CAVIUM_CN58XX:
	case PRID_IMP_CAVIUM_CN56XX:
	case PRID_IMP_CAVIUM_CN50XX:
	case PRID_IMP_CAVIUM_CN52XX:
		c->cputype = CPU_CAVIUM_OCTEON;
		__cpu_name[cpu] = "Cavium Octeon";
		break;
	default:
		printk(KERN_INFO "Unknown Octeon chip!\n");
		c->cputype = CPU_UNKNOWN;
		break;
	}
}

907 908
const char *__cpu_name[NR_CPUS];

909
__cpuinit void cpu_probe(void)
L
Linus Torvalds 已提交
910 911
{
	struct cpuinfo_mips *c = &current_cpu_data;
912
	unsigned int cpu = smp_processor_id();
L
Linus Torvalds 已提交
913 914 915 916 917 918 919 920

	c->processor_id	= PRID_IMP_UNKNOWN;
	c->fpu_id	= FPIR_IMP_NONE;
	c->cputype	= CPU_UNKNOWN;

	c->processor_id = read_c0_prid();
	switch (c->processor_id & 0xff0000) {
	case PRID_COMP_LEGACY:
921
		cpu_probe_legacy(c, cpu);
L
Linus Torvalds 已提交
922 923
		break;
	case PRID_COMP_MIPS:
924
		cpu_probe_mips(c, cpu);
L
Linus Torvalds 已提交
925 926
		break;
	case PRID_COMP_ALCHEMY:
927
		cpu_probe_alchemy(c, cpu);
L
Linus Torvalds 已提交
928 929
		break;
	case PRID_COMP_SIBYTE:
930
		cpu_probe_sibyte(c, cpu);
L
Linus Torvalds 已提交
931
		break;
932
	case PRID_COMP_BROADCOM:
933
		cpu_probe_broadcom(c, cpu);
934
		break;
L
Linus Torvalds 已提交
935
	case PRID_COMP_SANDCRAFT:
936
		cpu_probe_sandcraft(c, cpu);
L
Linus Torvalds 已提交
937
		break;
938
	case PRID_COMP_NXP:
939
		cpu_probe_nxp(c, cpu);
940
		break;
941 942 943
	case PRID_COMP_CAVIUM:
		cpu_probe_cavium(c, cpu);
		break;
L
Linus Torvalds 已提交
944
	}
945

946 947 948
	BUG_ON(!__cpu_name[cpu]);
	BUG_ON(c->cputype == CPU_UNKNOWN);

949 950 951 952 953 954 955
	/*
	 * Platform code can force the cpu type to optimize code
	 * generation. In that case be sure the cpu type is correctly
	 * manually setup otherwise it could trigger some nasty bugs.
	 */
	BUG_ON(current_cpu_type() != c->cputype);

956
	if (c->options & MIPS_CPU_FPU) {
L
Linus Torvalds 已提交
957
		c->fpu_id = cpu_get_fpu_id();
958

959
		if (c->isa_level == MIPS_CPU_ISA_M32R1 ||
960 961 962
		    c->isa_level == MIPS_CPU_ISA_M32R2 ||
		    c->isa_level == MIPS_CPU_ISA_M64R1 ||
		    c->isa_level == MIPS_CPU_ISA_M64R2) {
963 964 965 966
			if (c->fpu_id & MIPS_FPIR_3D)
				c->ases |= MIPS_ASE_MIPS3D;
		}
	}
967

R
Ralf Baechle 已提交
968 969 970 971
	if (cpu_has_mips_r2)
		c->srsets = ((read_c0_srsctl() >> 26) & 0x0f) + 1;
	else
		c->srsets = 1;
L
Linus Torvalds 已提交
972 973
}

974
__cpuinit void cpu_report(void)
L
Linus Torvalds 已提交
975 976 977
{
	struct cpuinfo_mips *c = &current_cpu_data;

978 979
	printk(KERN_INFO "CPU revision is: %08x (%s)\n",
	       c->processor_id, cpu_name_string());
L
Linus Torvalds 已提交
980
	if (c->options & MIPS_CPU_FPU)
981
		printk(KERN_INFO "FPU revision is: %08x\n", c->fpu_id);
L
Linus Torvalds 已提交
982
}