gianfar.c 97.1 KB
Newer Older
J
Jan Ceuleers 已提交
1
/* drivers/net/ethernet/freescale/gianfar.c
L
Linus Torvalds 已提交
2 3
 *
 * Gianfar Ethernet Driver
4 5
 * This driver is designed for the non-CPM ethernet controllers
 * on the 85xx and 83xx family of integrated processors
L
Linus Torvalds 已提交
6 7 8
 * Based on 8260_io/fcc_enet.c
 *
 * Author: Andy Fleming
9
 * Maintainer: Kumar Gala
10
 * Modifier: Sandeep Gopalpet <sandeep.kumar@freescale.com>
L
Linus Torvalds 已提交
11
 *
12
 * Copyright 2002-2009, 2011-2013 Freescale Semiconductor, Inc.
13
 * Copyright 2007 MontaVista Software, Inc.
L
Linus Torvalds 已提交
14 15 16 17 18 19 20 21 22 23 24 25 26
 *
 * This program is free software; you can redistribute  it and/or modify it
 * under  the terms of  the GNU General  Public License as published by the
 * Free Software Foundation;  either version 2 of the  License, or (at your
 * option) any later version.
 *
 *  Gianfar:  AKA Lambda Draconis, "Dragon"
 *  RA 11 31 24.2
 *  Dec +69 19 52
 *  V 3.84
 *  B-V +1.62
 *
 *  Theory of operation
27
 *
28 29
 *  The driver is initialized through of_device. Configuration information
 *  is therefore conveyed through an OF-style device tree.
L
Linus Torvalds 已提交
30 31 32
 *
 *  The Gianfar Ethernet Controller uses a ring of buffer
 *  descriptors.  The beginning is indicated by a register
33 34
 *  pointing to the physical address of the start of the ring.
 *  The end is determined by a "wrap" bit being set in the
L
Linus Torvalds 已提交
35 36 37
 *  last descriptor of the ring.
 *
 *  When a packet is received, the RXF bit in the
38
 *  IEVENT register is set, triggering an interrupt when the
L
Linus Torvalds 已提交
39 40 41
 *  corresponding bit in the IMASK register is also set (if
 *  interrupt coalescing is active, then the interrupt may not
 *  happen immediately, but will wait until either a set number
42
 *  of frames or amount of time have passed).  In NAPI, the
L
Linus Torvalds 已提交
43
 *  interrupt handler will signal there is work to be done, and
44
 *  exit. This method will start at the last known empty
45
 *  descriptor, and process every subsequent descriptor until there
L
Linus Torvalds 已提交
46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63
 *  are none left with data (NAPI will stop after a set number of
 *  packets to give time to other tasks, but will eventually
 *  process all the packets).  The data arrives inside a
 *  pre-allocated skb, and so after the skb is passed up to the
 *  stack, a new skb must be allocated, and the address field in
 *  the buffer descriptor must be updated to indicate this new
 *  skb.
 *
 *  When the kernel requests that a packet be transmitted, the
 *  driver starts where it left off last time, and points the
 *  descriptor at the buffer which was passed in.  The driver
 *  then informs the DMA engine that there are packets ready to
 *  be transmitted.  Once the controller is finished transmitting
 *  the packet, an interrupt may be triggered (under the same
 *  conditions as for reception, but depending on the TXF bit).
 *  The driver then cleans up the buffer.
 */

64 65 66
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
#define DEBUG

L
Linus Torvalds 已提交
67 68 69
#include <linux/kernel.h>
#include <linux/string.h>
#include <linux/errno.h>
70
#include <linux/unistd.h>
L
Linus Torvalds 已提交
71 72 73 74 75 76
#include <linux/slab.h>
#include <linux/interrupt.h>
#include <linux/delay.h>
#include <linux/netdevice.h>
#include <linux/etherdevice.h>
#include <linux/skbuff.h>
77
#include <linux/if_vlan.h>
L
Linus Torvalds 已提交
78 79
#include <linux/spinlock.h>
#include <linux/mm.h>
80 81
#include <linux/of_address.h>
#include <linux/of_irq.h>
82
#include <linux/of_mdio.h>
83
#include <linux/of_platform.h>
84 85 86
#include <linux/ip.h>
#include <linux/tcp.h>
#include <linux/udp.h>
K
Kumar Gala 已提交
87
#include <linux/in.h>
88
#include <linux/net_tstamp.h>
L
Linus Torvalds 已提交
89 90

#include <asm/io.h>
91
#ifdef CONFIG_PPC
92
#include <asm/reg.h>
93
#include <asm/mpc85xx.h>
94
#endif
L
Linus Torvalds 已提交
95 96 97 98 99
#include <asm/irq.h>
#include <asm/uaccess.h>
#include <linux/module.h>
#include <linux/dma-mapping.h>
#include <linux/crc32.h>
100 101
#include <linux/mii.h>
#include <linux/phy.h>
102 103
#include <linux/phy_fixed.h>
#include <linux/of.h>
104
#include <linux/of_net.h>
105 106
#include <linux/of_address.h>
#include <linux/of_irq.h>
L
Linus Torvalds 已提交
107 108 109

#include "gianfar.h"

A
Abhimanyu 已提交
110
#define TX_TIMEOUT      (5*HZ)
L
Linus Torvalds 已提交
111

112
const char gfar_driver_version[] = "2.0";
L
Linus Torvalds 已提交
113 114 115

static int gfar_enet_open(struct net_device *dev);
static int gfar_start_xmit(struct sk_buff *skb, struct net_device *dev);
116
static void gfar_reset_task(struct work_struct *work);
L
Linus Torvalds 已提交
117 118
static void gfar_timeout(struct net_device *dev);
static int gfar_close(struct net_device *dev);
119 120
static void gfar_alloc_rx_buffs(struct gfar_priv_rx_q *rx_queue,
				int alloc_cnt);
L
Linus Torvalds 已提交
121 122
static int gfar_set_mac_address(struct net_device *dev);
static int gfar_change_mtu(struct net_device *dev, int new_mtu);
123 124 125
static irqreturn_t gfar_error(int irq, void *dev_id);
static irqreturn_t gfar_transmit(int irq, void *dev_id);
static irqreturn_t gfar_interrupt(int irq, void *dev_id);
L
Linus Torvalds 已提交
126
static void adjust_link(struct net_device *dev);
127
static noinline void gfar_update_link_state(struct gfar_private *priv);
L
Linus Torvalds 已提交
128
static int init_phy(struct net_device *dev);
129
static int gfar_probe(struct platform_device *ofdev);
130
static int gfar_remove(struct platform_device *ofdev);
131
static void free_skb_resources(struct gfar_private *priv);
L
Linus Torvalds 已提交
132 133
static void gfar_set_multi(struct net_device *dev);
static void gfar_set_hash_for_addr(struct net_device *dev, u8 *addr);
K
Kapil Juneja 已提交
134
static void gfar_configure_serdes(struct net_device *dev);
135 136 137 138
static int gfar_poll_rx(struct napi_struct *napi, int budget);
static int gfar_poll_tx(struct napi_struct *napi, int budget);
static int gfar_poll_rx_sq(struct napi_struct *napi, int budget);
static int gfar_poll_tx_sq(struct napi_struct *napi, int budget);
139 140 141
#ifdef CONFIG_NET_POLL_CONTROLLER
static void gfar_netpoll(struct net_device *dev);
#endif
142
int gfar_clean_rx_ring(struct gfar_priv_rx_q *rx_queue, int rx_work_limit);
C
Claudiu Manoil 已提交
143
static void gfar_clean_tx_ring(struct gfar_priv_tx_q *tx_queue);
144
static void gfar_process_frame(struct net_device *ndev, struct sk_buff *skb);
145
static void gfar_halt_nodisable(struct gfar_private *priv);
146
static void gfar_clear_exact_match(struct net_device *dev);
J
Joe Perches 已提交
147 148
static void gfar_set_mac_for_addr(struct net_device *dev, int num,
				  const u8 *addr);
149
static int gfar_ioctl(struct net_device *dev, struct ifreq *rq, int cmd);
L
Linus Torvalds 已提交
150 151 152 153 154

MODULE_AUTHOR("Freescale Semiconductor, Inc");
MODULE_DESCRIPTION("Gianfar Ethernet Driver");
MODULE_LICENSE("GPL");

155
static void gfar_init_rxbdp(struct gfar_priv_rx_q *rx_queue, struct rxbd8 *bdp,
156 157 158 159
			    dma_addr_t buf)
{
	u32 lstatus;

160
	bdp->bufPtr = cpu_to_be32(buf);
161 162

	lstatus = BD_LFLAG(RXBD_EMPTY | RXBD_INTERRUPT);
163
	if (bdp == rx_queue->rx_bd_base + rx_queue->rx_ring_size - 1)
164 165
		lstatus |= BD_LFLAG(RXBD_WRAP);

166
	gfar_wmb();
167

168
	bdp->lstatus = cpu_to_be32(lstatus);
169 170
}

171
static void gfar_init_bds(struct net_device *ndev)
172
{
173
	struct gfar_private *priv = netdev_priv(ndev);
174
	struct gfar __iomem *regs = priv->gfargrp[0].regs;
175 176
	struct gfar_priv_tx_q *tx_queue = NULL;
	struct gfar_priv_rx_q *rx_queue = NULL;
177
	struct txbd8 *txbdp;
178
	u32 __iomem *rfbptr;
179
	int i, j;
180

181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196
	for (i = 0; i < priv->num_tx_queues; i++) {
		tx_queue = priv->tx_queue[i];
		/* Initialize some variables in our dev structure */
		tx_queue->num_txbdfree = tx_queue->tx_ring_size;
		tx_queue->dirty_tx = tx_queue->tx_bd_base;
		tx_queue->cur_tx = tx_queue->tx_bd_base;
		tx_queue->skb_curtx = 0;
		tx_queue->skb_dirtytx = 0;

		/* Initialize Transmit Descriptor Ring */
		txbdp = tx_queue->tx_bd_base;
		for (j = 0; j < tx_queue->tx_ring_size; j++) {
			txbdp->lstatus = 0;
			txbdp->bufPtr = 0;
			txbdp++;
		}
197

198 199
		/* Set the last descriptor in the ring to indicate wrap */
		txbdp--;
200 201
		txbdp->status = cpu_to_be16(be16_to_cpu(txbdp->status) |
					    TXBD_WRAP);
202 203
	}

204
	rfbptr = &regs->rfbptr0;
205 206
	for (i = 0; i < priv->num_rx_queues; i++) {
		rx_queue = priv->rx_queue[i];
207

208 209
		rx_queue->next_to_clean = 0;
		rx_queue->next_to_use = 0;
210
		rx_queue->next_to_alloc = 0;
211

212 213 214 215
		/* make sure next_to_clean != next_to_use after this
		 * by leaving at least 1 unused descriptor
		 */
		gfar_alloc_rx_buffs(rx_queue, gfar_rxbd_unused(rx_queue));
216

217 218
		rx_queue->rfbptr = rfbptr;
		rfbptr += 2;
219 220 221 222 223
	}
}

static int gfar_alloc_skb_resources(struct net_device *ndev)
{
224
	void *vaddr;
225
	dma_addr_t addr;
226
	int i, j;
227
	struct gfar_private *priv = netdev_priv(ndev);
228
	struct device *dev = priv->dev;
229 230 231
	struct gfar_priv_tx_q *tx_queue = NULL;
	struct gfar_priv_rx_q *rx_queue = NULL;

232 233 234 235 236 237 238
	priv->total_tx_ring_size = 0;
	for (i = 0; i < priv->num_tx_queues; i++)
		priv->total_tx_ring_size += priv->tx_queue[i]->tx_ring_size;

	priv->total_rx_ring_size = 0;
	for (i = 0; i < priv->num_rx_queues; i++)
		priv->total_rx_ring_size += priv->rx_queue[i]->rx_ring_size;
239 240

	/* Allocate memory for the buffer descriptors */
241
	vaddr = dma_alloc_coherent(dev,
242 243 244 245 246 247
				   (priv->total_tx_ring_size *
				    sizeof(struct txbd8)) +
				   (priv->total_rx_ring_size *
				    sizeof(struct rxbd8)),
				   &addr, GFP_KERNEL);
	if (!vaddr)
248 249
		return -ENOMEM;

250 251
	for (i = 0; i < priv->num_tx_queues; i++) {
		tx_queue = priv->tx_queue[i];
252
		tx_queue->tx_bd_base = vaddr;
253 254 255
		tx_queue->tx_bd_dma_base = addr;
		tx_queue->dev = ndev;
		/* enet DMA only understands physical addresses */
256 257
		addr  += sizeof(struct txbd8) * tx_queue->tx_ring_size;
		vaddr += sizeof(struct txbd8) * tx_queue->tx_ring_size;
258
	}
259 260

	/* Start the rx descriptor ring where the tx ring leaves off */
261 262
	for (i = 0; i < priv->num_rx_queues; i++) {
		rx_queue = priv->rx_queue[i];
263
		rx_queue->rx_bd_base = vaddr;
264
		rx_queue->rx_bd_dma_base = addr;
265
		rx_queue->ndev = ndev;
266
		rx_queue->dev = dev;
267 268
		addr  += sizeof(struct rxbd8) * rx_queue->rx_ring_size;
		vaddr += sizeof(struct rxbd8) * rx_queue->rx_ring_size;
269
	}
270 271

	/* Setup the skbuff rings */
272 273
	for (i = 0; i < priv->num_tx_queues; i++) {
		tx_queue = priv->tx_queue[i];
274 275 276 277 278
		tx_queue->tx_skbuff =
			kmalloc_array(tx_queue->tx_ring_size,
				      sizeof(*tx_queue->tx_skbuff),
				      GFP_KERNEL);
		if (!tx_queue->tx_skbuff)
279
			goto cleanup;
280

281 282
		for (j = 0; j < tx_queue->tx_ring_size; j++)
			tx_queue->tx_skbuff[j] = NULL;
283
	}
284

285 286
	for (i = 0; i < priv->num_rx_queues; i++) {
		rx_queue = priv->rx_queue[i];
287 288 289 290
		rx_queue->rx_buff = kcalloc(rx_queue->rx_ring_size,
					    sizeof(*rx_queue->rx_buff),
					    GFP_KERNEL);
		if (!rx_queue->rx_buff)
291 292
			goto cleanup;
	}
293

294
	gfar_init_bds(ndev);
295 296 297 298 299 300 301 302

	return 0;

cleanup:
	free_skb_resources(priv);
	return -ENOMEM;
}

303 304
static void gfar_init_tx_rx_base(struct gfar_private *priv)
{
305
	struct gfar __iomem *regs = priv->gfargrp[0].regs;
306
	u32 __iomem *baddr;
307 308 309
	int i;

	baddr = &regs->tbase0;
310
	for (i = 0; i < priv->num_tx_queues; i++) {
311
		gfar_write(baddr, priv->tx_queue[i]->tx_bd_dma_base);
312
		baddr += 2;
313 314 315
	}

	baddr = &regs->rbase0;
316
	for (i = 0; i < priv->num_rx_queues; i++) {
317
		gfar_write(baddr, priv->rx_queue[i]->rx_bd_dma_base);
318
		baddr += 2;
319 320 321
	}
}

322 323 324 325 326 327 328 329 330 331 332 333 334 335
static void gfar_init_rqprm(struct gfar_private *priv)
{
	struct gfar __iomem *regs = priv->gfargrp[0].regs;
	u32 __iomem *baddr;
	int i;

	baddr = &regs->rqprm0;
	for (i = 0; i < priv->num_rx_queues; i++) {
		gfar_write(baddr, priv->rx_queue[i]->rx_ring_size |
			   (DEFAULT_RX_LFC_THR << FBTHR_SHIFT));
		baddr++;
	}
}

336
static void gfar_rx_offload_en(struct gfar_private *priv)
337
{
338 339 340
	/* set this when rx hw offload (TOE) functions are being used */
	priv->uses_rxfcb = 0;

341 342 343
	if (priv->ndev->features & (NETIF_F_RXCSUM | NETIF_F_HW_VLAN_CTAG_RX))
		priv->uses_rxfcb = 1;

344
	if (priv->hwts_rx_en || priv->rx_filer_enable)
345 346 347 348 349 350 351 352
		priv->uses_rxfcb = 1;
}

static void gfar_mac_rx_config(struct gfar_private *priv)
{
	struct gfar __iomem *regs = priv->gfargrp[0].regs;
	u32 rctrl = 0;

S
Sandeep Gopalpet 已提交
353
	if (priv->rx_filer_enable) {
354
		rctrl |= RCTRL_FILREN | RCTRL_PRSDEP_INIT;
S
Sandeep Gopalpet 已提交
355
		/* Program the RIR0 reg with the required distribution */
356 357 358 359
		if (priv->poll_mode == GFAR_SQ_POLLING)
			gfar_write(&regs->rir0, DEFAULT_2RXQ_RIR0);
		else /* GFAR_MQ_POLLING */
			gfar_write(&regs->rir0, DEFAULT_8RXQ_RIR0);
S
Sandeep Gopalpet 已提交
360
	}
361

362
	/* Restore PROMISC mode */
363
	if (priv->ndev->flags & IFF_PROMISC)
364 365
		rctrl |= RCTRL_PROM;

366
	if (priv->ndev->features & NETIF_F_RXCSUM)
367 368
		rctrl |= RCTRL_CHECKSUMMING;

369 370
	if (priv->extended_hash)
		rctrl |= RCTRL_EXTHASH | RCTRL_EMEN;
371 372 373 374 375 376

	if (priv->padding) {
		rctrl &= ~RCTRL_PAL_MASK;
		rctrl |= RCTRL_PADDING(priv->padding);
	}

377
	/* Enable HW time stamping if requested from user space */
378
	if (priv->hwts_rx_en)
379 380
		rctrl |= RCTRL_PRSDEP_INIT | RCTRL_TS_ENABLE;

381
	if (priv->ndev->features & NETIF_F_HW_VLAN_CTAG_RX)
382
		rctrl |= RCTRL_VLEX | RCTRL_PRSDEP_INIT;
383

384 385 386 387 388 389 390
	/* Clear the LFC bit */
	gfar_write(&regs->rctrl, rctrl);
	/* Init flow control threshold values */
	gfar_init_rqprm(priv);
	gfar_write(&regs->ptv, DEFAULT_LFC_PTVVAL);
	rctrl |= RCTRL_LFC;

391 392
	/* Init rctrl based on our settings */
	gfar_write(&regs->rctrl, rctrl);
393
}
394

395 396 397 398 399 400
static void gfar_mac_tx_config(struct gfar_private *priv)
{
	struct gfar __iomem *regs = priv->gfargrp[0].regs;
	u32 tctrl = 0;

	if (priv->ndev->features & NETIF_F_IP_CSUM)
401 402
		tctrl |= TCTRL_INIT_CSUM;

403 404 405 406 407 408 409
	if (priv->prio_sched_en)
		tctrl |= TCTRL_TXSCHED_PRIO;
	else {
		tctrl |= TCTRL_TXSCHED_WRRS;
		gfar_write(&regs->tr03wt, DEFAULT_WRRS_WEIGHT);
		gfar_write(&regs->tr47wt, DEFAULT_WRRS_WEIGHT);
	}
410

411 412 413
	if (priv->ndev->features & NETIF_F_HW_VLAN_CTAG_TX)
		tctrl |= TCTRL_VLINS;

414 415 416
	gfar_write(&regs->tctrl, tctrl);
}

417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457
static void gfar_configure_coalescing(struct gfar_private *priv,
			       unsigned long tx_mask, unsigned long rx_mask)
{
	struct gfar __iomem *regs = priv->gfargrp[0].regs;
	u32 __iomem *baddr;

	if (priv->mode == MQ_MG_MODE) {
		int i = 0;

		baddr = &regs->txic0;
		for_each_set_bit(i, &tx_mask, priv->num_tx_queues) {
			gfar_write(baddr + i, 0);
			if (likely(priv->tx_queue[i]->txcoalescing))
				gfar_write(baddr + i, priv->tx_queue[i]->txic);
		}

		baddr = &regs->rxic0;
		for_each_set_bit(i, &rx_mask, priv->num_rx_queues) {
			gfar_write(baddr + i, 0);
			if (likely(priv->rx_queue[i]->rxcoalescing))
				gfar_write(baddr + i, priv->rx_queue[i]->rxic);
		}
	} else {
		/* Backward compatible case -- even if we enable
		 * multiple queues, there's only single reg to program
		 */
		gfar_write(&regs->txic, 0);
		if (likely(priv->tx_queue[0]->txcoalescing))
			gfar_write(&regs->txic, priv->tx_queue[0]->txic);

		gfar_write(&regs->rxic, 0);
		if (unlikely(priv->rx_queue[0]->rxcoalescing))
			gfar_write(&regs->rxic, priv->rx_queue[0]->rxic);
	}
}

void gfar_configure_coalescing_all(struct gfar_private *priv)
{
	gfar_configure_coalescing(priv, 0xFF, 0xFF);
}

S
Sandeep Gopalpet 已提交
458 459 460 461 462
static struct net_device_stats *gfar_get_stats(struct net_device *dev)
{
	struct gfar_private *priv = netdev_priv(dev);
	unsigned long rx_packets = 0, rx_bytes = 0, rx_dropped = 0;
	unsigned long tx_packets = 0, tx_bytes = 0;
463
	int i;
S
Sandeep Gopalpet 已提交
464 465 466

	for (i = 0; i < priv->num_rx_queues; i++) {
		rx_packets += priv->rx_queue[i]->stats.rx_packets;
467
		rx_bytes   += priv->rx_queue[i]->stats.rx_bytes;
S
Sandeep Gopalpet 已提交
468 469 470 471
		rx_dropped += priv->rx_queue[i]->stats.rx_dropped;
	}

	dev->stats.rx_packets = rx_packets;
472
	dev->stats.rx_bytes   = rx_bytes;
S
Sandeep Gopalpet 已提交
473 474 475
	dev->stats.rx_dropped = rx_dropped;

	for (i = 0; i < priv->num_tx_queues; i++) {
E
Eric Dumazet 已提交
476 477
		tx_bytes += priv->tx_queue[i]->stats.tx_bytes;
		tx_packets += priv->tx_queue[i]->stats.tx_packets;
S
Sandeep Gopalpet 已提交
478 479
	}

480
	dev->stats.tx_bytes   = tx_bytes;
S
Sandeep Gopalpet 已提交
481 482 483 484 485
	dev->stats.tx_packets = tx_packets;

	return &dev->stats;
}

486 487 488 489 490 491 492 493 494
static int gfar_set_mac_addr(struct net_device *dev, void *p)
{
	eth_mac_addr(dev, p);

	gfar_set_mac_for_addr(dev, 0, dev->dev_addr);

	return 0;
}

495 496 497 498 499
static const struct net_device_ops gfar_netdev_ops = {
	.ndo_open = gfar_enet_open,
	.ndo_start_xmit = gfar_start_xmit,
	.ndo_stop = gfar_close,
	.ndo_change_mtu = gfar_change_mtu,
500
	.ndo_set_features = gfar_set_features,
501
	.ndo_set_rx_mode = gfar_set_multi,
502 503
	.ndo_tx_timeout = gfar_timeout,
	.ndo_do_ioctl = gfar_ioctl,
S
Sandeep Gopalpet 已提交
504
	.ndo_get_stats = gfar_get_stats,
505
	.ndo_set_mac_address = gfar_set_mac_addr,
506
	.ndo_validate_addr = eth_validate_addr,
507 508 509 510 511
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller = gfar_netpoll,
#endif
};

512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534
static void gfar_ints_disable(struct gfar_private *priv)
{
	int i;
	for (i = 0; i < priv->num_grps; i++) {
		struct gfar __iomem *regs = priv->gfargrp[i].regs;
		/* Clear IEVENT */
		gfar_write(&regs->ievent, IEVENT_INIT_CLEAR);

		/* Initialize IMASK */
		gfar_write(&regs->imask, IMASK_INIT_CLEAR);
	}
}

static void gfar_ints_enable(struct gfar_private *priv)
{
	int i;
	for (i = 0; i < priv->num_grps; i++) {
		struct gfar __iomem *regs = priv->gfargrp[i].regs;
		/* Unmask the interrupts we look for */
		gfar_write(&regs->imask, IMASK_DEFAULT);
	}
}

535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563
static int gfar_alloc_tx_queues(struct gfar_private *priv)
{
	int i;

	for (i = 0; i < priv->num_tx_queues; i++) {
		priv->tx_queue[i] = kzalloc(sizeof(struct gfar_priv_tx_q),
					    GFP_KERNEL);
		if (!priv->tx_queue[i])
			return -ENOMEM;

		priv->tx_queue[i]->tx_skbuff = NULL;
		priv->tx_queue[i]->qindex = i;
		priv->tx_queue[i]->dev = priv->ndev;
		spin_lock_init(&(priv->tx_queue[i]->txlock));
	}
	return 0;
}

static int gfar_alloc_rx_queues(struct gfar_private *priv)
{
	int i;

	for (i = 0; i < priv->num_rx_queues; i++) {
		priv->rx_queue[i] = kzalloc(sizeof(struct gfar_priv_rx_q),
					    GFP_KERNEL);
		if (!priv->rx_queue[i])
			return -ENOMEM;

		priv->rx_queue[i]->qindex = i;
564
		priv->rx_queue[i]->ndev = priv->ndev;
565 566 567 568 569
	}
	return 0;
}

static void gfar_free_tx_queues(struct gfar_private *priv)
570
{
571
	int i;
572 573 574 575 576

	for (i = 0; i < priv->num_tx_queues; i++)
		kfree(priv->tx_queue[i]);
}

577
static void gfar_free_rx_queues(struct gfar_private *priv)
578
{
579
	int i;
580 581 582 583 584

	for (i = 0; i < priv->num_rx_queues; i++)
		kfree(priv->rx_queue[i]);
}

585 586
static void unmap_group_regs(struct gfar_private *priv)
{
587
	int i;
588 589 590 591 592 593

	for (i = 0; i < MAXGROUPS; i++)
		if (priv->gfargrp[i].regs)
			iounmap(priv->gfargrp[i].regs);
}

594 595 596 597 598 599 600 601 602 603 604 605 606
static void free_gfar_dev(struct gfar_private *priv)
{
	int i, j;

	for (i = 0; i < priv->num_grps; i++)
		for (j = 0; j < GFAR_NUM_IRQS; j++) {
			kfree(priv->gfargrp[i].irqinfo[j]);
			priv->gfargrp[i].irqinfo[j] = NULL;
		}

	free_netdev(priv->ndev);
}

607 608
static void disable_napi(struct gfar_private *priv)
{
609
	int i;
610

611 612 613 614
	for (i = 0; i < priv->num_grps; i++) {
		napi_disable(&priv->gfargrp[i].napi_rx);
		napi_disable(&priv->gfargrp[i].napi_tx);
	}
615 616 617 618
}

static void enable_napi(struct gfar_private *priv)
{
619
	int i;
620

621 622 623 624
	for (i = 0; i < priv->num_grps; i++) {
		napi_enable(&priv->gfargrp[i].napi_rx);
		napi_enable(&priv->gfargrp[i].napi_tx);
	}
625 626 627
}

static int gfar_parse_group(struct device_node *np,
628
			    struct gfar_private *priv, const char *model)
629
{
630
	struct gfar_priv_grp *grp = &priv->gfargrp[priv->num_grps];
631 632
	int i;

633 634 635 636
	for (i = 0; i < GFAR_NUM_IRQS; i++) {
		grp->irqinfo[i] = kzalloc(sizeof(struct gfar_irqinfo),
					  GFP_KERNEL);
		if (!grp->irqinfo[i])
637 638
			return -ENOMEM;
	}
639

640 641
	grp->regs = of_iomap(np, 0);
	if (!grp->regs)
642 643
		return -ENOMEM;

644
	gfar_irq(grp, TX)->irq = irq_of_parse_and_map(np, 0);
645 646 647

	/* If we aren't the FEC we have multiple interrupts */
	if (model && strcasecmp(model, "FEC")) {
648 649
		gfar_irq(grp, RX)->irq = irq_of_parse_and_map(np, 1);
		gfar_irq(grp, ER)->irq = irq_of_parse_and_map(np, 2);
650 651 652
		if (!gfar_irq(grp, TX)->irq ||
		    !gfar_irq(grp, RX)->irq ||
		    !gfar_irq(grp, ER)->irq)
653 654 655
			return -EINVAL;
	}

656 657
	grp->priv = priv;
	spin_lock_init(&grp->grplock);
658
	if (priv->mode == MQ_MG_MODE) {
659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675
		u32 rxq_mask, txq_mask;
		int ret;

		grp->rx_bit_map = (DEFAULT_MAPPING >> priv->num_grps);
		grp->tx_bit_map = (DEFAULT_MAPPING >> priv->num_grps);

		ret = of_property_read_u32(np, "fsl,rx-bit-map", &rxq_mask);
		if (!ret) {
			grp->rx_bit_map = rxq_mask ?
			rxq_mask : (DEFAULT_MAPPING >> priv->num_grps);
		}

		ret = of_property_read_u32(np, "fsl,tx-bit-map", &txq_mask);
		if (!ret) {
			grp->tx_bit_map = txq_mask ?
			txq_mask : (DEFAULT_MAPPING >> priv->num_grps);
		}
676 677 678 679 680 681

		if (priv->poll_mode == GFAR_SQ_POLLING) {
			/* One Q per interrupt group: Q0 to G0, Q1 to G1 */
			grp->rx_bit_map = (DEFAULT_MAPPING >> priv->num_grps);
			grp->tx_bit_map = (DEFAULT_MAPPING >> priv->num_grps);
		}
682
	} else {
683 684
		grp->rx_bit_map = 0xFF;
		grp->tx_bit_map = 0xFF;
685
	}
686 687 688 689 690 691 692 693 694 695 696

	/* bit_map's MSB is q0 (from q0 to q7) but, for_each_set_bit parses
	 * right to left, so we need to revert the 8 bits to get the q index
	 */
	grp->rx_bit_map = bitrev8(grp->rx_bit_map);
	grp->tx_bit_map = bitrev8(grp->tx_bit_map);

	/* Calculate RSTAT, TSTAT, RQUEUE and TQUEUE values,
	 * also assign queues to groups
	 */
	for_each_set_bit(i, &grp->rx_bit_map, priv->num_rx_queues) {
697 698
		if (!grp->rx_queue)
			grp->rx_queue = priv->rx_queue[i];
699 700 701 702 703 704 705
		grp->num_rx_queues++;
		grp->rstat |= (RSTAT_CLEAR_RHALT >> i);
		priv->rqueue |= ((RQUEUE_EN0 | RQUEUE_EX0) >> i);
		priv->rx_queue[i]->grp = grp;
	}

	for_each_set_bit(i, &grp->tx_bit_map, priv->num_tx_queues) {
706 707
		if (!grp->tx_queue)
			grp->tx_queue = priv->tx_queue[i];
708 709 710 711 712 713
		grp->num_tx_queues++;
		grp->tstat |= (TSTAT_CLEAR_THALT >> i);
		priv->tqueue |= (TQUEUE_EN0 >> i);
		priv->tx_queue[i]->grp = grp;
	}

714 715 716 717 718
	priv->num_grps++;

	return 0;
}

719 720 721 722 723 724 725 726 727 728 729 730
static int gfar_of_group_count(struct device_node *np)
{
	struct device_node *child;
	int num = 0;

	for_each_available_child_of_node(np, child)
		if (!of_node_cmp(child->name, "queue-group"))
			num++;

	return num;
}

731
static int gfar_of_init(struct platform_device *ofdev, struct net_device **pdev)
732 733 734 735
{
	const char *model;
	const char *ctype;
	const void *mac_addr;
736 737 738
	int err = 0, i;
	struct net_device *dev = NULL;
	struct gfar_private *priv = NULL;
739
	struct device_node *np = ofdev->dev.of_node;
740
	struct device_node *child = NULL;
741 742 743
	struct property *stash;
	u32 stash_len = 0;
	u32 stash_idx = 0;
744
	unsigned int num_tx_qs, num_rx_qs;
745
	unsigned short mode, poll_mode;
746

747
	if (!np)
748 749
		return -ENODEV;

750 751 752 753 754 755 756 757 758
	if (of_device_is_compatible(np, "fsl,etsec2")) {
		mode = MQ_MG_MODE;
		poll_mode = GFAR_SQ_POLLING;
	} else {
		mode = SQ_SG_MODE;
		poll_mode = GFAR_SQ_POLLING;
	}

	if (mode == SQ_SG_MODE) {
759 760 761
		num_tx_qs = 1;
		num_rx_qs = 1;
	} else { /* MQ_MG_MODE */
762
		/* get the actual number of supported groups */
763
		unsigned int num_grps = gfar_of_group_count(np);
764 765 766 767 768 769 770 771

		if (num_grps == 0 || num_grps > MAXGROUPS) {
			dev_err(&ofdev->dev, "Invalid # of int groups(%d)\n",
				num_grps);
			pr_err("Cannot do alloc_etherdev, aborting\n");
			return -EINVAL;
		}

772
		if (poll_mode == GFAR_SQ_POLLING) {
773 774
			num_tx_qs = num_grps; /* one txq per int group */
			num_rx_qs = num_grps; /* one rxq per int group */
775
		} else { /* GFAR_MQ_POLLING */
776 777 778 779 780 781 782 783 784 785 786
			u32 tx_queues, rx_queues;
			int ret;

			/* parse the num of HW tx and rx queues */
			ret = of_property_read_u32(np, "fsl,num_tx_queues",
						   &tx_queues);
			num_tx_qs = ret ? 1 : tx_queues;

			ret = of_property_read_u32(np, "fsl,num_rx_queues",
						   &rx_queues);
			num_rx_qs = ret ? 1 : rx_queues;
787 788
		}
	}
789 790

	if (num_tx_qs > MAX_TX_QS) {
791 792 793
		pr_err("num_tx_qs(=%d) greater than MAX_TX_QS(=%d)\n",
		       num_tx_qs, MAX_TX_QS);
		pr_err("Cannot do alloc_etherdev, aborting\n");
794 795 796 797
		return -EINVAL;
	}

	if (num_rx_qs > MAX_RX_QS) {
798 799 800
		pr_err("num_rx_qs(=%d) greater than MAX_RX_QS(=%d)\n",
		       num_rx_qs, MAX_RX_QS);
		pr_err("Cannot do alloc_etherdev, aborting\n");
801 802 803 804 805 806 807 808 809 810 811
		return -EINVAL;
	}

	*pdev = alloc_etherdev_mq(sizeof(*priv), num_tx_qs);
	dev = *pdev;
	if (NULL == dev)
		return -ENOMEM;

	priv = netdev_priv(dev);
	priv->ndev = dev;

812 813 814
	priv->mode = mode;
	priv->poll_mode = poll_mode;

815
	priv->num_tx_queues = num_tx_qs;
816
	netif_set_real_num_rx_queues(dev, num_rx_qs);
817
	priv->num_rx_queues = num_rx_qs;
818 819 820 821 822 823 824 825

	err = gfar_alloc_tx_queues(priv);
	if (err)
		goto tx_alloc_failed;

	err = gfar_alloc_rx_queues(priv);
	if (err)
		goto rx_alloc_failed;
826

827 828 829 830 831 832
	err = of_property_read_string(np, "model", &model);
	if (err) {
		pr_err("Device model property missing, aborting\n");
		goto rx_alloc_failed;
	}

J
Jan Ceuleers 已提交
833
	/* Init Rx queue filer rule set linked list */
S
Sebastian Poehn 已提交
834 835 836 837
	INIT_LIST_HEAD(&priv->rx_list.list);
	priv->rx_list.count = 0;
	mutex_init(&priv->rx_queue_access);

838 839
	for (i = 0; i < MAXGROUPS; i++)
		priv->gfargrp[i].regs = NULL;
840

841
	/* Parse and initialize group specific information */
842
	if (priv->mode == MQ_MG_MODE) {
843 844 845 846
		for_each_available_child_of_node(np, child) {
			if (of_node_cmp(child->name, "queue-group"))
				continue;

847 848 849
			err = gfar_parse_group(child, priv, model);
			if (err)
				goto err_grp_init;
850
		}
851
	} else { /* SQ_SG_MODE */
852
		err = gfar_parse_group(np, priv, model);
853
		if (err)
854
			goto err_grp_init;
855 856
	}

857
	stash = of_find_property(np, "bd-stash", NULL);
A
Andy Fleming 已提交
858

859
	if (stash) {
A
Andy Fleming 已提交
860 861 862 863
		priv->device_flags |= FSL_GIANFAR_DEV_HAS_BD_STASHING;
		priv->bd_stash_en = 1;
	}

864
	err = of_property_read_u32(np, "rx-stash-len", &stash_len);
A
Andy Fleming 已提交
865

866 867
	if (err == 0)
		priv->rx_stash_size = stash_len;
A
Andy Fleming 已提交
868

869
	err = of_property_read_u32(np, "rx-stash-idx", &stash_idx);
A
Andy Fleming 已提交
870

871 872
	if (err == 0)
		priv->rx_stash_index = stash_idx;
A
Andy Fleming 已提交
873 874 875 876

	if (stash_len || stash_idx)
		priv->device_flags |= FSL_GIANFAR_DEV_HAS_BUF_STASHING;

877
	mac_addr = of_get_mac_address(np);
878

879
	if (mac_addr)
880
		memcpy(dev->dev_addr, mac_addr, ETH_ALEN);
881 882

	if (model && !strcasecmp(model, "TSEC"))
883
		priv->device_flags |= FSL_GIANFAR_DEV_HAS_GIGABIT |
884 885 886 887
				     FSL_GIANFAR_DEV_HAS_COALESCE |
				     FSL_GIANFAR_DEV_HAS_RMON |
				     FSL_GIANFAR_DEV_HAS_MULTI_INTR;

888
	if (model && !strcasecmp(model, "eTSEC"))
889
		priv->device_flags |= FSL_GIANFAR_DEV_HAS_GIGABIT |
890 891 892 893 894 895 896 897
				     FSL_GIANFAR_DEV_HAS_COALESCE |
				     FSL_GIANFAR_DEV_HAS_RMON |
				     FSL_GIANFAR_DEV_HAS_MULTI_INTR |
				     FSL_GIANFAR_DEV_HAS_CSUM |
				     FSL_GIANFAR_DEV_HAS_VLAN |
				     FSL_GIANFAR_DEV_HAS_MAGIC_PACKET |
				     FSL_GIANFAR_DEV_HAS_EXTENDED_HASH |
				     FSL_GIANFAR_DEV_HAS_TIMER;
898

899
	err = of_property_read_string(np, "phy-connection-type", &ctype);
900 901

	/* We only care about rgmii-id.  The rest are autodetected */
902
	if (err == 0 && !strcmp(ctype, "rgmii-id"))
903 904 905 906
		priv->interface = PHY_INTERFACE_MODE_RGMII_ID;
	else
		priv->interface = PHY_INTERFACE_MODE_MII;

907
	if (of_find_property(np, "fsl,magic-packet", NULL))
908 909
		priv->device_flags |= FSL_GIANFAR_DEV_HAS_MAGIC_PACKET;

910 911 912
	if (of_get_property(np, "fsl,wake-on-filer", NULL))
		priv->device_flags |= FSL_GIANFAR_DEV_HAS_WAKE_ON_FILER;

913
	priv->phy_node = of_parse_phandle(np, "phy-handle", 0);
914

915 916 917
	/* In the case of a fixed PHY, the DT node associated
	 * to the PHY is the Ethernet MAC DT node.
	 */
918
	if (!priv->phy_node && of_phy_is_fixed_link(np)) {
919 920 921 922
		err = of_phy_register_fixed_link(np);
		if (err)
			goto err_grp_init;

923
		priv->phy_node = of_node_get(np);
924 925
	}

926
	/* Find the TBI PHY.  If it's not there, we don't support SGMII */
927
	priv->tbi_node = of_parse_phandle(np, "tbi-handle", 0);
928 929 930

	return 0;

931 932
err_grp_init:
	unmap_group_regs(priv);
933 934 935 936
rx_alloc_failed:
	gfar_free_rx_queues(priv);
tx_alloc_failed:
	gfar_free_tx_queues(priv);
937
	free_gfar_dev(priv);
938 939 940
	return err;
}

941
static int gfar_hwtstamp_set(struct net_device *netdev, struct ifreq *ifr)
942 943 944 945 946 947 948 949 950 951 952
{
	struct hwtstamp_config config;
	struct gfar_private *priv = netdev_priv(netdev);

	if (copy_from_user(&config, ifr->ifr_data, sizeof(config)))
		return -EFAULT;

	/* reserved for future extensions */
	if (config.flags)
		return -EINVAL;

953 954 955 956 957 958 959 960 961 962
	switch (config.tx_type) {
	case HWTSTAMP_TX_OFF:
		priv->hwts_tx_en = 0;
		break;
	case HWTSTAMP_TX_ON:
		if (!(priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER))
			return -ERANGE;
		priv->hwts_tx_en = 1;
		break;
	default:
963
		return -ERANGE;
964
	}
965 966 967

	switch (config.rx_filter) {
	case HWTSTAMP_FILTER_NONE:
968 969
		if (priv->hwts_rx_en) {
			priv->hwts_rx_en = 0;
970
			reset_gfar(netdev);
971
		}
972 973 974 975
		break;
	default:
		if (!(priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER))
			return -ERANGE;
976 977
		if (!priv->hwts_rx_en) {
			priv->hwts_rx_en = 1;
978
			reset_gfar(netdev);
979
		}
980 981 982 983 984 985 986 987
		config.rx_filter = HWTSTAMP_FILTER_ALL;
		break;
	}

	return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ?
		-EFAULT : 0;
}

988 989 990 991 992 993 994 995 996 997 998 999 1000 1001
static int gfar_hwtstamp_get(struct net_device *netdev, struct ifreq *ifr)
{
	struct hwtstamp_config config;
	struct gfar_private *priv = netdev_priv(netdev);

	config.flags = 0;
	config.tx_type = priv->hwts_tx_en ? HWTSTAMP_TX_ON : HWTSTAMP_TX_OFF;
	config.rx_filter = (priv->hwts_rx_en ?
			    HWTSTAMP_FILTER_ALL : HWTSTAMP_FILTER_NONE);

	return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ?
		-EFAULT : 0;
}

1002 1003 1004 1005 1006 1007 1008
static int gfar_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
{
	struct gfar_private *priv = netdev_priv(dev);

	if (!netif_running(dev))
		return -EINVAL;

1009
	if (cmd == SIOCSHWTSTAMP)
1010 1011 1012
		return gfar_hwtstamp_set(dev, rq);
	if (cmd == SIOCGHWTSTAMP)
		return gfar_hwtstamp_get(dev, rq);
1013

1014 1015 1016
	if (!priv->phydev)
		return -ENODEV;

1017
	return phy_mii_ioctl(priv->phydev, rq, cmd);
1018 1019
}

1020 1021
static u32 cluster_entry_per_class(struct gfar_private *priv, u32 rqfar,
				   u32 class)
1022 1023 1024 1025 1026 1027
{
	u32 rqfpr = FPR_FILER_MASK;
	u32 rqfcr = 0x0;

	rqfar--;
	rqfcr = RQFCR_CLE | RQFCR_PID_MASK | RQFCR_CMP_EXACT;
W
Wu Jiajun-B06378 已提交
1028 1029
	priv->ftp_rqfpr[rqfar] = rqfpr;
	priv->ftp_rqfcr[rqfar] = rqfcr;
1030 1031 1032 1033
	gfar_write_filer(priv, rqfar, rqfcr, rqfpr);

	rqfar--;
	rqfcr = RQFCR_CMP_NOMATCH;
W
Wu Jiajun-B06378 已提交
1034 1035
	priv->ftp_rqfpr[rqfar] = rqfpr;
	priv->ftp_rqfcr[rqfar] = rqfcr;
1036 1037 1038 1039 1040
	gfar_write_filer(priv, rqfar, rqfcr, rqfpr);

	rqfar--;
	rqfcr = RQFCR_CMP_EXACT | RQFCR_PID_PARSE | RQFCR_CLE | RQFCR_AND;
	rqfpr = class;
W
Wu Jiajun-B06378 已提交
1041 1042
	priv->ftp_rqfcr[rqfar] = rqfcr;
	priv->ftp_rqfpr[rqfar] = rqfpr;
1043 1044 1045 1046 1047
	gfar_write_filer(priv, rqfar, rqfcr, rqfpr);

	rqfar--;
	rqfcr = RQFCR_CMP_EXACT | RQFCR_PID_MASK | RQFCR_AND;
	rqfpr = class;
W
Wu Jiajun-B06378 已提交
1048 1049
	priv->ftp_rqfcr[rqfar] = rqfcr;
	priv->ftp_rqfpr[rqfar] = rqfpr;
1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063
	gfar_write_filer(priv, rqfar, rqfcr, rqfpr);

	return rqfar;
}

static void gfar_init_filer_table(struct gfar_private *priv)
{
	int i = 0x0;
	u32 rqfar = MAX_FILER_IDX;
	u32 rqfcr = 0x0;
	u32 rqfpr = FPR_FILER_MASK;

	/* Default rule */
	rqfcr = RQFCR_CMP_MATCH;
W
Wu Jiajun-B06378 已提交
1064 1065
	priv->ftp_rqfcr[rqfar] = rqfcr;
	priv->ftp_rqfpr[rqfar] = rqfpr;
1066 1067 1068 1069 1070 1071 1072 1073 1074
	gfar_write_filer(priv, rqfar, rqfcr, rqfpr);

	rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV6);
	rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV6 | RQFPR_UDP);
	rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV6 | RQFPR_TCP);
	rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV4);
	rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV4 | RQFPR_UDP);
	rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV4 | RQFPR_TCP);

U
Uwe Kleine-König 已提交
1075
	/* cur_filer_idx indicated the first non-masked rule */
1076 1077 1078 1079 1080
	priv->cur_filer_idx = rqfar;

	/* Rest are masked rules */
	rqfcr = RQFCR_CMP_NOMATCH;
	for (i = 0; i < rqfar; i++) {
W
Wu Jiajun-B06378 已提交
1081 1082
		priv->ftp_rqfcr[i] = rqfcr;
		priv->ftp_rqfpr[i] = rqfpr;
1083 1084 1085 1086
		gfar_write_filer(priv, i, rqfcr, rqfpr);
	}
}

1087
#ifdef CONFIG_PPC
1088
static void __gfar_detect_errata_83xx(struct gfar_private *priv)
1089 1090 1091 1092 1093 1094 1095 1096
{
	unsigned int pvr = mfspr(SPRN_PVR);
	unsigned int svr = mfspr(SPRN_SVR);
	unsigned int mod = (svr >> 16) & 0xfff6; /* w/o E suffix */
	unsigned int rev = svr & 0xffff;

	/* MPC8313 Rev 2.0 and higher; All MPC837x */
	if ((pvr == 0x80850010 && mod == 0x80b0 && rev >= 0x0020) ||
1097
	    (pvr == 0x80861010 && (mod & 0xfff9) == 0x80c0))
1098 1099
		priv->errata |= GFAR_ERRATA_74;

1100 1101
	/* MPC8313 and MPC837x all rev */
	if ((pvr == 0x80850010 && mod == 0x80b0) ||
1102
	    (pvr == 0x80861010 && (mod & 0xfff9) == 0x80c0))
1103 1104
		priv->errata |= GFAR_ERRATA_76;

1105 1106 1107 1108 1109 1110 1111 1112 1113 1114
	/* MPC8313 Rev < 2.0 */
	if (pvr == 0x80850010 && mod == 0x80b0 && rev < 0x0020)
		priv->errata |= GFAR_ERRATA_12;
}

static void __gfar_detect_errata_85xx(struct gfar_private *priv)
{
	unsigned int svr = mfspr(SPRN_SVR);

	if ((SVR_SOC_VER(svr) == SVR_8548) && (SVR_REV(svr) == 0x20))
1115
		priv->errata |= GFAR_ERRATA_12;
1116 1117 1118
	if (((SVR_SOC_VER(svr) == SVR_P2020) && (SVR_REV(svr) < 0x20)) ||
	    ((SVR_SOC_VER(svr) == SVR_P2010) && (SVR_REV(svr) < 0x20)))
		priv->errata |= GFAR_ERRATA_76; /* aka eTSEC 20 */
1119
}
1120
#endif
1121 1122 1123 1124 1125 1126 1127 1128

static void gfar_detect_errata(struct gfar_private *priv)
{
	struct device *dev = &priv->ofdev->dev;

	/* no plans to fix */
	priv->errata |= GFAR_ERRATA_A002;

1129
#ifdef CONFIG_PPC
1130 1131 1132 1133
	if (pvr_version_is(PVR_VER_E500V1) || pvr_version_is(PVR_VER_E500V2))
		__gfar_detect_errata_85xx(priv);
	else /* non-mpc85xx parts, i.e. e300 core based */
		__gfar_detect_errata_83xx(priv);
1134
#endif
1135

1136 1137 1138 1139 1140
	if (priv->errata)
		dev_info(dev, "enabled errata workarounds, flags: 0x%x\n",
			 priv->errata);
}

1141
void gfar_mac_reset(struct gfar_private *priv)
1142 1143
{
	struct gfar __iomem *regs = priv->gfargrp[0].regs;
1144
	u32 tempval;
1145 1146 1147 1148 1149

	/* Reset MAC layer */
	gfar_write(&regs->maccfg1, MACCFG1_SOFT_RESET);

	/* We need to delay at least 3 TX clocks */
1150
	udelay(3);
1151 1152 1153 1154 1155 1156

	/* the soft reset bit is not self-resetting, so we need to
	 * clear it before resuming normal operation
	 */
	gfar_write(&regs->maccfg1, 0);

1157 1158
	udelay(3);

1159
	gfar_rx_offload_en(priv);
1160 1161

	/* Initialize the max receive frame/buffer lengths */
1162 1163
	gfar_write(&regs->maxfrm, GFAR_JUMBO_FRAME_SIZE);
	gfar_write(&regs->mrblr, GFAR_RXB_SIZE);
1164 1165 1166 1167

	/* Initialize the Minimum Frame Length Register */
	gfar_write(&regs->minflr, MINFLR_INIT_SETTINGS);

1168 1169
	/* Initialize MACCFG2. */
	tempval = MACCFG2_INIT_SETTINGS;
1170

1171 1172 1173
	/* eTSEC74 erratum: Rx frames of length MAXFRM or MAXFRM-1
	 * are marked as truncated.  Avoid this by MACCFG2[Huge Frame]=1,
	 * and by checking RxBD[LG] and discarding larger than MAXFRM.
1174
	 */
1175
	if (gfar_has_errata(priv, GFAR_ERRATA_74))
1176
		tempval |= MACCFG2_HUGEFRAME | MACCFG2_LENGTHCHECK;
1177

1178 1179
	gfar_write(&regs->maccfg2, tempval);

1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237
	/* Clear mac addr hash registers */
	gfar_write(&regs->igaddr0, 0);
	gfar_write(&regs->igaddr1, 0);
	gfar_write(&regs->igaddr2, 0);
	gfar_write(&regs->igaddr3, 0);
	gfar_write(&regs->igaddr4, 0);
	gfar_write(&regs->igaddr5, 0);
	gfar_write(&regs->igaddr6, 0);
	gfar_write(&regs->igaddr7, 0);

	gfar_write(&regs->gaddr0, 0);
	gfar_write(&regs->gaddr1, 0);
	gfar_write(&regs->gaddr2, 0);
	gfar_write(&regs->gaddr3, 0);
	gfar_write(&regs->gaddr4, 0);
	gfar_write(&regs->gaddr5, 0);
	gfar_write(&regs->gaddr6, 0);
	gfar_write(&regs->gaddr7, 0);

	if (priv->extended_hash)
		gfar_clear_exact_match(priv->ndev);

	gfar_mac_rx_config(priv);

	gfar_mac_tx_config(priv);

	gfar_set_mac_address(priv->ndev);

	gfar_set_multi(priv->ndev);

	/* clear ievent and imask before configuring coalescing */
	gfar_ints_disable(priv);

	/* Configure the coalescing support */
	gfar_configure_coalescing_all(priv);
}

static void gfar_hw_init(struct gfar_private *priv)
{
	struct gfar __iomem *regs = priv->gfargrp[0].regs;
	u32 attrs;

	/* Stop the DMA engine now, in case it was running before
	 * (The firmware could have used it, and left it running).
	 */
	gfar_halt(priv);

	gfar_mac_reset(priv);

	/* Zero out the rmon mib registers if it has them */
	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_RMON) {
		memset_io(&(regs->rmon), 0, sizeof(struct rmon_mib));

		/* Mask off the CAM interrupts */
		gfar_write(&regs->rmon.cam1, 0xffffffff);
		gfar_write(&regs->rmon.cam2, 0xffffffff);
	}

1238 1239 1240
	/* Initialize ECNTRL */
	gfar_write(&regs->ecntrl, ECNTRL_INIT_SETTINGS);

1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264
	/* Set the extraction length and index */
	attrs = ATTRELI_EL(priv->rx_stash_size) |
		ATTRELI_EI(priv->rx_stash_index);

	gfar_write(&regs->attreli, attrs);

	/* Start with defaults, and add stashing
	 * depending on driver parameters
	 */
	attrs = ATTR_INIT_SETTINGS;

	if (priv->bd_stash_en)
		attrs |= ATTR_BDSTASH;

	if (priv->rx_stash_size != 0)
		attrs |= ATTR_BUFSTASH;

	gfar_write(&regs->attr, attrs);

	/* FIFO configs */
	gfar_write(&regs->fifo_tx_thr, DEFAULT_FIFO_TX_THR);
	gfar_write(&regs->fifo_tx_starve, DEFAULT_FIFO_TX_STARVE);
	gfar_write(&regs->fifo_tx_starve_shutoff, DEFAULT_FIFO_TX_STARVE_OFF);

1265 1266 1267 1268 1269
	/* Program the interrupt steering regs, only for MG devices */
	if (priv->num_grps > 1)
		gfar_write_isrg(priv);
}

1270
static void gfar_init_addr_hash_table(struct gfar_private *priv)
1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309
{
	struct gfar __iomem *regs = priv->gfargrp[0].regs;

	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_EXTENDED_HASH) {
		priv->extended_hash = 1;
		priv->hash_width = 9;

		priv->hash_regs[0] = &regs->igaddr0;
		priv->hash_regs[1] = &regs->igaddr1;
		priv->hash_regs[2] = &regs->igaddr2;
		priv->hash_regs[3] = &regs->igaddr3;
		priv->hash_regs[4] = &regs->igaddr4;
		priv->hash_regs[5] = &regs->igaddr5;
		priv->hash_regs[6] = &regs->igaddr6;
		priv->hash_regs[7] = &regs->igaddr7;
		priv->hash_regs[8] = &regs->gaddr0;
		priv->hash_regs[9] = &regs->gaddr1;
		priv->hash_regs[10] = &regs->gaddr2;
		priv->hash_regs[11] = &regs->gaddr3;
		priv->hash_regs[12] = &regs->gaddr4;
		priv->hash_regs[13] = &regs->gaddr5;
		priv->hash_regs[14] = &regs->gaddr6;
		priv->hash_regs[15] = &regs->gaddr7;

	} else {
		priv->extended_hash = 0;
		priv->hash_width = 8;

		priv->hash_regs[0] = &regs->gaddr0;
		priv->hash_regs[1] = &regs->gaddr1;
		priv->hash_regs[2] = &regs->gaddr2;
		priv->hash_regs[3] = &regs->gaddr3;
		priv->hash_regs[4] = &regs->gaddr4;
		priv->hash_regs[5] = &regs->gaddr5;
		priv->hash_regs[6] = &regs->gaddr6;
		priv->hash_regs[7] = &regs->gaddr7;
	}
}

1310
/* Set up the ethernet device structure, private data,
J
Jan Ceuleers 已提交
1311 1312
 * and anything else we need before we start
 */
1313
static int gfar_probe(struct platform_device *ofdev)
L
Linus Torvalds 已提交
1314 1315 1316
{
	struct net_device *dev = NULL;
	struct gfar_private *priv = NULL;
1317
	int err = 0, i;
L
Linus Torvalds 已提交
1318

1319
	err = gfar_of_init(ofdev, &dev);
L
Linus Torvalds 已提交
1320

1321 1322
	if (err)
		return err;
L
Linus Torvalds 已提交
1323 1324

	priv = netdev_priv(dev);
1325 1326
	priv->ndev = dev;
	priv->ofdev = ofdev;
1327
	priv->dev = &ofdev->dev;
1328
	SET_NETDEV_DEV(dev, &ofdev->dev);
L
Linus Torvalds 已提交
1329

1330
	INIT_WORK(&priv->reset_task, gfar_reset_task);
L
Linus Torvalds 已提交
1331

1332
	platform_set_drvdata(ofdev, priv);
L
Linus Torvalds 已提交
1333

1334 1335
	gfar_detect_errata(priv);

L
Linus Torvalds 已提交
1336
	/* Set the dev->base_addr to the gfar reg region */
1337
	dev->base_addr = (unsigned long) priv->gfargrp[0].regs;
L
Linus Torvalds 已提交
1338 1339 1340 1341

	/* Fill in the dev structure */
	dev->watchdog_timeo = TX_TIMEOUT;
	dev->mtu = 1500;
1342
	dev->netdev_ops = &gfar_netdev_ops;
1343 1344
	dev->ethtool_ops = &gfar_ethtool_ops;

1345
	/* Register for napi ...We are registering NAPI for each grp */
1346 1347 1348 1349 1350 1351 1352
	for (i = 0; i < priv->num_grps; i++) {
		if (priv->poll_mode == GFAR_SQ_POLLING) {
			netif_napi_add(dev, &priv->gfargrp[i].napi_rx,
				       gfar_poll_rx_sq, GFAR_DEV_WEIGHT);
			netif_napi_add(dev, &priv->gfargrp[i].napi_tx,
				       gfar_poll_tx_sq, 2);
		} else {
1353 1354 1355 1356 1357 1358
			netif_napi_add(dev, &priv->gfargrp[i].napi_rx,
				       gfar_poll_rx, GFAR_DEV_WEIGHT);
			netif_napi_add(dev, &priv->gfargrp[i].napi_tx,
				       gfar_poll_tx, 2);
		}
	}
1359

1360
	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_CSUM) {
1361
		dev->hw_features = NETIF_F_IP_CSUM | NETIF_F_SG |
1362
				   NETIF_F_RXCSUM;
1363
		dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG |
1364
				 NETIF_F_RXCSUM | NETIF_F_HIGHDMA;
1365
	}
1366

J
Jiri Pirko 已提交
1367
	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_VLAN) {
1368 1369 1370
		dev->hw_features |= NETIF_F_HW_VLAN_CTAG_TX |
				    NETIF_F_HW_VLAN_CTAG_RX;
		dev->features |= NETIF_F_HW_VLAN_CTAG_RX;
J
Jiri Pirko 已提交
1371
	}
1372

1373 1374
	dev->priv_flags |= IFF_LIVE_ADDR_CHANGE;

1375
	gfar_init_addr_hash_table(priv);
1376

1377 1378 1379
	/* Insert receive time stamps into padding alignment bytes */
	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER)
		priv->padding = 8;
1380

1381
	if (dev->features & NETIF_F_IP_CSUM ||
1382
	    priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER)
1383
		dev->needed_headroom = GMAC_FCB_LEN;
L
Linus Torvalds 已提交
1384

1385
	/* Initializing some of the rx/tx queue level parameters */
1386 1387 1388 1389 1390 1391
	for (i = 0; i < priv->num_tx_queues; i++) {
		priv->tx_queue[i]->tx_ring_size = DEFAULT_TX_RING_SIZE;
		priv->tx_queue[i]->num_txbdfree = DEFAULT_TX_RING_SIZE;
		priv->tx_queue[i]->txcoalescing = DEFAULT_TX_COALESCE;
		priv->tx_queue[i]->txic = DEFAULT_TXIC;
	}
1392

1393 1394 1395 1396 1397
	for (i = 0; i < priv->num_rx_queues; i++) {
		priv->rx_queue[i]->rx_ring_size = DEFAULT_RX_RING_SIZE;
		priv->rx_queue[i]->rxcoalescing = DEFAULT_RX_COALESCE;
		priv->rx_queue[i]->rxic = DEFAULT_RXIC;
	}
L
Linus Torvalds 已提交
1398

J
Jan Ceuleers 已提交
1399
	/* always enable rx filer */
S
Sebastian Poehn 已提交
1400
	priv->rx_filer_enable = 1;
1401 1402
	/* Enable most messages by default */
	priv->msg_enable = (NETIF_MSG_IFUP << 1 ) - 1;
1403 1404 1405
	/* use pritority h/w tx queue scheduling for single queue devices */
	if (priv->num_tx_queues == 1)
		priv->prio_sched_en = 1;
1406

1407 1408
	set_bit(GFAR_DOWN, &priv->state);

1409
	gfar_hw_init(priv);
1410

1411 1412 1413
	/* Carrier starts down, phylib will bring it up */
	netif_carrier_off(dev);

L
Linus Torvalds 已提交
1414 1415 1416
	err = register_netdev(dev);

	if (err) {
1417
		pr_err("%s: Cannot register net device, aborting\n", dev->name);
L
Linus Torvalds 已提交
1418 1419 1420
		goto register_fail;
	}

1421 1422 1423 1424 1425 1426 1427 1428
	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MAGIC_PACKET)
		priv->wol_supported |= GFAR_WOL_MAGIC;

	if ((priv->device_flags & FSL_GIANFAR_DEV_HAS_WAKE_ON_FILER) &&
	    priv->rx_filer_enable)
		priv->wol_supported |= GFAR_WOL_FILER_UCAST;

	device_set_wakeup_capable(&ofdev->dev, priv->wol_supported);
1429

1430
	/* fill out IRQ number and name fields */
1431
	for (i = 0; i < priv->num_grps; i++) {
1432
		struct gfar_priv_grp *grp = &priv->gfargrp[i];
1433
		if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
1434
			sprintf(gfar_irq(grp, TX)->name, "%s%s%c%s",
1435
				dev->name, "_g", '0' + i, "_tx");
1436
			sprintf(gfar_irq(grp, RX)->name, "%s%s%c%s",
1437
				dev->name, "_g", '0' + i, "_rx");
1438
			sprintf(gfar_irq(grp, ER)->name, "%s%s%c%s",
1439
				dev->name, "_g", '0' + i, "_er");
1440
		} else
1441
			strcpy(gfar_irq(grp, TX)->name, dev->name);
1442
	}
1443

1444 1445 1446
	/* Initialize the filer table */
	gfar_init_filer_table(priv);

L
Linus Torvalds 已提交
1447
	/* Print out the device info */
1448
	netdev_info(dev, "mac: %pM\n", dev->dev_addr);
L
Linus Torvalds 已提交
1449

J
Jan Ceuleers 已提交
1450 1451 1452
	/* Even more device info helps when determining which kernel
	 * provided which set of benchmarks.
	 */
1453
	netdev_info(dev, "Running with NAPI enabled\n");
1454
	for (i = 0; i < priv->num_rx_queues; i++)
1455 1456
		netdev_info(dev, "RX BD ring size for Q[%d]: %d\n",
			    i, priv->rx_queue[i]->rx_ring_size);
1457
	for (i = 0; i < priv->num_tx_queues; i++)
1458 1459
		netdev_info(dev, "TX BD ring size for Q[%d]: %d\n",
			    i, priv->tx_queue[i]->tx_ring_size);
L
Linus Torvalds 已提交
1460 1461 1462 1463

	return 0;

register_fail:
1464
	unmap_group_regs(priv);
1465 1466
	gfar_free_rx_queues(priv);
	gfar_free_tx_queues(priv);
1467 1468
	of_node_put(priv->phy_node);
	of_node_put(priv->tbi_node);
1469
	free_gfar_dev(priv);
1470
	return err;
L
Linus Torvalds 已提交
1471 1472
}

1473
static int gfar_remove(struct platform_device *ofdev)
L
Linus Torvalds 已提交
1474
{
1475
	struct gfar_private *priv = platform_get_drvdata(ofdev);
L
Linus Torvalds 已提交
1476

1477 1478
	of_node_put(priv->phy_node);
	of_node_put(priv->tbi_node);
1479

D
David S. Miller 已提交
1480
	unregister_netdev(priv->ndev);
1481
	unmap_group_regs(priv);
1482 1483
	gfar_free_rx_queues(priv);
	gfar_free_tx_queues(priv);
1484
	free_gfar_dev(priv);
L
Linus Torvalds 已提交
1485 1486 1487 1488

	return 0;
}

1489
#ifdef CONFIG_PM
1490

1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599
static void __gfar_filer_disable(struct gfar_private *priv)
{
	struct gfar __iomem *regs = priv->gfargrp[0].regs;
	u32 temp;

	temp = gfar_read(&regs->rctrl);
	temp &= ~(RCTRL_FILREN | RCTRL_PRSDEP_INIT);
	gfar_write(&regs->rctrl, temp);
}

static void __gfar_filer_enable(struct gfar_private *priv)
{
	struct gfar __iomem *regs = priv->gfargrp[0].regs;
	u32 temp;

	temp = gfar_read(&regs->rctrl);
	temp |= RCTRL_FILREN | RCTRL_PRSDEP_INIT;
	gfar_write(&regs->rctrl, temp);
}

/* Filer rules implementing wol capabilities */
static void gfar_filer_config_wol(struct gfar_private *priv)
{
	unsigned int i;
	u32 rqfcr;

	__gfar_filer_disable(priv);

	/* clear the filer table, reject any packet by default */
	rqfcr = RQFCR_RJE | RQFCR_CMP_MATCH;
	for (i = 0; i <= MAX_FILER_IDX; i++)
		gfar_write_filer(priv, i, rqfcr, 0);

	i = 0;
	if (priv->wol_opts & GFAR_WOL_FILER_UCAST) {
		/* unicast packet, accept it */
		struct net_device *ndev = priv->ndev;
		/* get the default rx queue index */
		u8 qindex = (u8)priv->gfargrp[0].rx_queue->qindex;
		u32 dest_mac_addr = (ndev->dev_addr[0] << 16) |
				    (ndev->dev_addr[1] << 8) |
				     ndev->dev_addr[2];

		rqfcr = (qindex << 10) | RQFCR_AND |
			RQFCR_CMP_EXACT | RQFCR_PID_DAH;

		gfar_write_filer(priv, i++, rqfcr, dest_mac_addr);

		dest_mac_addr = (ndev->dev_addr[3] << 16) |
				(ndev->dev_addr[4] << 8) |
				 ndev->dev_addr[5];
		rqfcr = (qindex << 10) | RQFCR_GPI |
			RQFCR_CMP_EXACT | RQFCR_PID_DAL;
		gfar_write_filer(priv, i++, rqfcr, dest_mac_addr);
	}

	__gfar_filer_enable(priv);
}

static void gfar_filer_restore_table(struct gfar_private *priv)
{
	u32 rqfcr, rqfpr;
	unsigned int i;

	__gfar_filer_disable(priv);

	for (i = 0; i <= MAX_FILER_IDX; i++) {
		rqfcr = priv->ftp_rqfcr[i];
		rqfpr = priv->ftp_rqfpr[i];
		gfar_write_filer(priv, i, rqfcr, rqfpr);
	}

	__gfar_filer_enable(priv);
}

/* gfar_start() for Rx only and with the FGPI filer interrupt enabled */
static void gfar_start_wol_filer(struct gfar_private *priv)
{
	struct gfar __iomem *regs = priv->gfargrp[0].regs;
	u32 tempval;
	int i = 0;

	/* Enable Rx hw queues */
	gfar_write(&regs->rqueue, priv->rqueue);

	/* Initialize DMACTRL to have WWR and WOP */
	tempval = gfar_read(&regs->dmactrl);
	tempval |= DMACTRL_INIT_SETTINGS;
	gfar_write(&regs->dmactrl, tempval);

	/* Make sure we aren't stopped */
	tempval = gfar_read(&regs->dmactrl);
	tempval &= ~DMACTRL_GRS;
	gfar_write(&regs->dmactrl, tempval);

	for (i = 0; i < priv->num_grps; i++) {
		regs = priv->gfargrp[i].regs;
		/* Clear RHLT, so that the DMA starts polling now */
		gfar_write(&regs->rstat, priv->gfargrp[i].rstat);
		/* enable the Filer General Purpose Interrupt */
		gfar_write(&regs->imask, IMASK_FGPI);
	}

	/* Enable Rx DMA */
	tempval = gfar_read(&regs->maccfg1);
	tempval |= MACCFG1_RX_EN;
	gfar_write(&regs->maccfg1, tempval);
}

1600
static int gfar_suspend(struct device *dev)
1601
{
1602 1603
	struct gfar_private *priv = dev_get_drvdata(dev);
	struct net_device *ndev = priv->ndev;
1604
	struct gfar __iomem *regs = priv->gfargrp[0].regs;
1605
	u32 tempval;
1606
	u16 wol = priv->wol_opts;
1607

1608 1609 1610 1611 1612
	if (!netif_running(ndev))
		return 0;

	disable_napi(priv);
	netif_tx_lock(ndev);
1613
	netif_device_detach(ndev);
1614
	netif_tx_unlock(ndev);
1615

1616
	gfar_halt(priv);
1617

1618
	if (wol & GFAR_WOL_MAGIC) {
1619 1620
		/* Enable interrupt on Magic Packet */
		gfar_write(&regs->imask, IMASK_MAG);
1621

1622 1623 1624 1625
		/* Enable Magic Packet mode */
		tempval = gfar_read(&regs->maccfg2);
		tempval |= MACCFG2_MPEN;
		gfar_write(&regs->maccfg2, tempval);
1626

1627
		/* re-enable the Rx block */
1628
		tempval = gfar_read(&regs->maccfg1);
1629
		tempval |= MACCFG1_RX_EN;
1630
		gfar_write(&regs->maccfg1, tempval);
1631

1632 1633 1634 1635
	} else if (wol & GFAR_WOL_FILER_UCAST) {
		gfar_filer_config_wol(priv);
		gfar_start_wol_filer(priv);

1636 1637
	} else {
		phy_stop(priv->phydev);
1638 1639 1640 1641 1642
	}

	return 0;
}

1643
static int gfar_resume(struct device *dev)
1644
{
1645 1646
	struct gfar_private *priv = dev_get_drvdata(dev);
	struct net_device *ndev = priv->ndev;
1647
	struct gfar __iomem *regs = priv->gfargrp[0].regs;
1648
	u32 tempval;
1649
	u16 wol = priv->wol_opts;
1650

1651
	if (!netif_running(ndev))
1652 1653
		return 0;

1654
	if (wol & GFAR_WOL_MAGIC) {
1655 1656 1657 1658
		/* Disable Magic Packet mode */
		tempval = gfar_read(&regs->maccfg2);
		tempval &= ~MACCFG2_MPEN;
		gfar_write(&regs->maccfg2, tempval);
1659 1660 1661 1662 1663 1664

	} else if (wol & GFAR_WOL_FILER_UCAST) {
		/* need to stop rx only, tx is already down */
		gfar_halt(priv);
		gfar_filer_restore_table(priv);

1665
	} else {
1666
		phy_start(priv->phydev);
1667
	}
1668

1669
	gfar_start(priv);
1670

1671
	netif_device_attach(ndev);
1672
	enable_napi(priv);
1673 1674 1675 1676 1677 1678 1679 1680 1681

	return 0;
}

static int gfar_restore(struct device *dev)
{
	struct gfar_private *priv = dev_get_drvdata(dev);
	struct net_device *ndev = priv->ndev;

1682 1683 1684
	if (!netif_running(ndev)) {
		netif_device_attach(ndev);

1685
		return 0;
1686
	}
1687

1688
	gfar_init_bds(ndev);
1689

1690 1691 1692 1693
	gfar_mac_reset(priv);

	gfar_init_tx_rx_base(priv);

1694
	gfar_start(priv);
1695 1696 1697 1698 1699 1700 1701

	priv->oldlink = 0;
	priv->oldspeed = 0;
	priv->oldduplex = -1;

	if (priv->phydev)
		phy_start(priv->phydev);
1702

1703
	netif_device_attach(ndev);
1704
	enable_napi(priv);
1705 1706 1707

	return 0;
}
1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718

static struct dev_pm_ops gfar_pm_ops = {
	.suspend = gfar_suspend,
	.resume = gfar_resume,
	.freeze = gfar_suspend,
	.thaw = gfar_resume,
	.restore = gfar_restore,
};

#define GFAR_PM_OPS (&gfar_pm_ops)

1719
#else
1720 1721 1722

#define GFAR_PM_OPS NULL

1723
#endif
L
Linus Torvalds 已提交
1724

1725 1726 1727 1728 1729 1730
/* Reads the controller's registers to determine what interface
 * connects it to the PHY.
 */
static phy_interface_t gfar_get_interface(struct net_device *dev)
{
	struct gfar_private *priv = netdev_priv(dev);
1731
	struct gfar __iomem *regs = priv->gfargrp[0].regs;
1732 1733 1734
	u32 ecntrl;

	ecntrl = gfar_read(&regs->ecntrl);
1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746

	if (ecntrl & ECNTRL_SGMII_MODE)
		return PHY_INTERFACE_MODE_SGMII;

	if (ecntrl & ECNTRL_TBI_MODE) {
		if (ecntrl & ECNTRL_REDUCED_MODE)
			return PHY_INTERFACE_MODE_RTBI;
		else
			return PHY_INTERFACE_MODE_TBI;
	}

	if (ecntrl & ECNTRL_REDUCED_MODE) {
1747
		if (ecntrl & ECNTRL_REDUCED_MII_MODE) {
1748
			return PHY_INTERFACE_MODE_RMII;
1749
		}
A
Andy Fleming 已提交
1750
		else {
1751
			phy_interface_t interface = priv->interface;
A
Andy Fleming 已提交
1752

J
Jan Ceuleers 已提交
1753
			/* This isn't autodetected right now, so it must
A
Andy Fleming 已提交
1754 1755 1756 1757 1758
			 * be set by the device tree or platform code.
			 */
			if (interface == PHY_INTERFACE_MODE_RGMII_ID)
				return PHY_INTERFACE_MODE_RGMII_ID;

1759
			return PHY_INTERFACE_MODE_RGMII;
A
Andy Fleming 已提交
1760
		}
1761 1762
	}

1763
	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_GIGABIT)
1764 1765 1766 1767 1768 1769
		return PHY_INTERFACE_MODE_GMII;

	return PHY_INTERFACE_MODE_MII;
}


1770 1771
/* Initializes driver's PHY state, and attaches to the PHY.
 * Returns 0 on success.
L
Linus Torvalds 已提交
1772 1773 1774 1775
 */
static int init_phy(struct net_device *dev)
{
	struct gfar_private *priv = netdev_priv(dev);
1776
	uint gigabit_support =
1777
		priv->device_flags & FSL_GIANFAR_DEV_HAS_GIGABIT ?
1778
		GFAR_SUPPORTED_GBIT : 0;
1779
	phy_interface_t interface;
L
Linus Torvalds 已提交
1780 1781 1782 1783 1784

	priv->oldlink = 0;
	priv->oldspeed = 0;
	priv->oldduplex = -1;

1785 1786
	interface = gfar_get_interface(dev);

1787 1788 1789 1790 1791
	priv->phydev = of_phy_connect(dev, priv->phy_node, &adjust_link, 0,
				      interface);
	if (!priv->phydev) {
		dev_err(&dev->dev, "could not attach to PHY\n");
		return -ENODEV;
1792
	}
L
Linus Torvalds 已提交
1793

K
Kapil Juneja 已提交
1794 1795 1796
	if (interface == PHY_INTERFACE_MODE_SGMII)
		gfar_configure_serdes(dev);

1797
	/* Remove any features not supported by the controller */
1798 1799
	priv->phydev->supported &= (GFAR_SUPPORTED | gigabit_support);
	priv->phydev->advertising = priv->phydev->supported;
L
Linus Torvalds 已提交
1800

1801 1802 1803
	/* Add support for flow control, but don't advertise it by default */
	priv->phydev->supported |= (SUPPORTED_Pause | SUPPORTED_Asym_Pause);

L
Linus Torvalds 已提交
1804 1805 1806
	return 0;
}

J
Jan Ceuleers 已提交
1807
/* Initialize TBI PHY interface for communicating with the
1808 1809 1810 1811 1812 1813 1814
 * SERDES lynx PHY on the chip.  We communicate with this PHY
 * through the MDIO bus on each controller, treating it as a
 * "normal" PHY at the address found in the TBIPA register.  We assume
 * that the TBIPA register is valid.  Either the MDIO bus code will set
 * it to a value that doesn't conflict with other PHYs on the bus, or the
 * value doesn't matter, as there are no other PHYs on the bus.
 */
K
Kapil Juneja 已提交
1815 1816 1817
static void gfar_configure_serdes(struct net_device *dev)
{
	struct gfar_private *priv = netdev_priv(dev);
1818 1819 1820 1821 1822 1823 1824
	struct phy_device *tbiphy;

	if (!priv->tbi_node) {
		dev_warn(&dev->dev, "error: SGMII mode requires that the "
				    "device tree specify a tbi-handle\n");
		return;
	}
1825

1826 1827 1828
	tbiphy = of_phy_find_device(priv->tbi_node);
	if (!tbiphy) {
		dev_err(&dev->dev, "error: Could not get TBI device\n");
1829 1830
		return;
	}
K
Kapil Juneja 已提交
1831

J
Jan Ceuleers 已提交
1832
	/* If the link is already up, we must already be ok, and don't need to
1833 1834 1835 1836
	 * configure and reset the TBI<->SerDes link.  Maybe U-Boot configured
	 * everything for us?  Resetting it takes the link down and requires
	 * several seconds for it to come back.
	 */
R
Russell King 已提交
1837 1838
	if (phy_read(tbiphy, MII_BMSR) & BMSR_LSTATUS) {
		put_device(&tbiphy->dev);
1839
		return;
R
Russell King 已提交
1840
	}
K
Kapil Juneja 已提交
1841

1842
	/* Single clk mode, mii mode off(for serdes communication) */
1843
	phy_write(tbiphy, MII_TBICON, TBICON_CLK_SELECT);
K
Kapil Juneja 已提交
1844

1845
	phy_write(tbiphy, MII_ADVERTISE,
1846 1847
		  ADVERTISE_1000XFULL | ADVERTISE_1000XPAUSE |
		  ADVERTISE_1000XPSE_ASYM);
K
Kapil Juneja 已提交
1848

1849 1850 1851
	phy_write(tbiphy, MII_BMCR,
		  BMCR_ANENABLE | BMCR_ANRESTART | BMCR_FULLDPLX |
		  BMCR_SPEED1000);
1852 1853

	put_device(&tbiphy->dev);
K
Kapil Juneja 已提交
1854 1855
}

1856 1857 1858 1859
static int __gfar_is_rx_idle(struct gfar_private *priv)
{
	u32 res;

J
Jan Ceuleers 已提交
1860
	/* Normaly TSEC should not hang on GRS commands, so we should
1861 1862
	 * actually wait for IEVENT_GRSC flag.
	 */
1863
	if (!gfar_has_errata(priv, GFAR_ERRATA_A002))
1864 1865
		return 0;

J
Jan Ceuleers 已提交
1866
	/* Read the eTSEC register at offset 0xD1C. If bits 7-14 are
1867 1868 1869 1870 1871 1872 1873 1874 1875 1876
	 * the same as bits 23-30, the eTSEC Rx is assumed to be idle
	 * and the Rx can be safely reset.
	 */
	res = gfar_read((void __iomem *)priv->gfargrp[0].regs + 0xd1c);
	res &= 0x7f807f80;
	if ((res & 0xffff) == (res >> 16))
		return 1;

	return 0;
}
1877 1878

/* Halt the receive and transmit queues */
1879
static void gfar_halt_nodisable(struct gfar_private *priv)
L
Linus Torvalds 已提交
1880
{
1881
	struct gfar __iomem *regs = priv->gfargrp[0].regs;
L
Linus Torvalds 已提交
1882
	u32 tempval;
1883 1884
	unsigned int timeout;
	int stopped;
L
Linus Torvalds 已提交
1885

1886
	gfar_ints_disable(priv);
L
Linus Torvalds 已提交
1887

1888 1889 1890
	if (gfar_is_dma_stopped(priv))
		return;

L
Linus Torvalds 已提交
1891
	/* Stop the DMA, and wait for it to stop */
1892
	tempval = gfar_read(&regs->dmactrl);
1893 1894 1895 1896 1897 1898 1899 1900
	tempval |= (DMACTRL_GRS | DMACTRL_GTS);
	gfar_write(&regs->dmactrl, tempval);

retry:
	timeout = 1000;
	while (!(stopped = gfar_is_dma_stopped(priv)) && timeout) {
		cpu_relax();
		timeout--;
L
Linus Torvalds 已提交
1901
	}
1902 1903 1904 1905 1906 1907 1908

	if (!timeout)
		stopped = gfar_is_dma_stopped(priv);

	if (!stopped && !gfar_is_rx_dma_stopped(priv) &&
	    !__gfar_is_rx_idle(priv))
		goto retry;
1909 1910 1911
}

/* Halt the receive and transmit queues */
1912
void gfar_halt(struct gfar_private *priv)
1913
{
1914
	struct gfar __iomem *regs = priv->gfargrp[0].regs;
1915
	u32 tempval;
L
Linus Torvalds 已提交
1916

1917 1918 1919
	/* Dissable the Rx/Tx hw queues */
	gfar_write(&regs->rqueue, 0);
	gfar_write(&regs->tqueue, 0);
1920

1921 1922 1923 1924 1925
	mdelay(10);

	gfar_halt_nodisable(priv);

	/* Disable Rx/Tx DMA */
L
Linus Torvalds 已提交
1926 1927 1928
	tempval = gfar_read(&regs->maccfg1);
	tempval &= ~(MACCFG1_RX_EN | MACCFG1_TX_EN);
	gfar_write(&regs->maccfg1, tempval);
1929 1930 1931 1932 1933 1934
}

void stop_gfar(struct net_device *dev)
{
	struct gfar_private *priv = netdev_priv(dev);

1935
	netif_tx_stop_all_queues(dev);
1936

1937
	smp_mb__before_atomic();
1938
	set_bit(GFAR_DOWN, &priv->state);
1939
	smp_mb__after_atomic();
1940

1941
	disable_napi(priv);
1942

1943
	/* disable ints and gracefully shut down Rx/Tx DMA */
1944
	gfar_halt(priv);
L
Linus Torvalds 已提交
1945

1946
	phy_stop(priv->phydev);
L
Linus Torvalds 已提交
1947 1948 1949 1950

	free_skb_resources(priv);
}

1951
static void free_skb_tx_queue(struct gfar_priv_tx_q *tx_queue)
L
Linus Torvalds 已提交
1952 1953
{
	struct txbd8 *txbdp;
1954
	struct gfar_private *priv = netdev_priv(tx_queue->dev);
D
Dai Haruki 已提交
1955
	int i, j;
L
Linus Torvalds 已提交
1956

1957
	txbdp = tx_queue->tx_bd_base;
L
Linus Torvalds 已提交
1958

1959 1960
	for (i = 0; i < tx_queue->tx_ring_size; i++) {
		if (!tx_queue->tx_skbuff[i])
D
Dai Haruki 已提交
1961
			continue;
L
Linus Torvalds 已提交
1962

1963 1964
		dma_unmap_single(priv->dev, be32_to_cpu(txbdp->bufPtr),
				 be16_to_cpu(txbdp->length), DMA_TO_DEVICE);
D
Dai Haruki 已提交
1965
		txbdp->lstatus = 0;
1966
		for (j = 0; j < skb_shinfo(tx_queue->tx_skbuff[i])->nr_frags;
1967
		     j++) {
D
Dai Haruki 已提交
1968
			txbdp++;
1969 1970 1971
			dma_unmap_page(priv->dev, be32_to_cpu(txbdp->bufPtr),
				       be16_to_cpu(txbdp->length),
				       DMA_TO_DEVICE);
L
Linus Torvalds 已提交
1972
		}
1973
		txbdp++;
1974 1975
		dev_kfree_skb_any(tx_queue->tx_skbuff[i]);
		tx_queue->tx_skbuff[i] = NULL;
L
Linus Torvalds 已提交
1976
	}
1977
	kfree(tx_queue->tx_skbuff);
1978
	tx_queue->tx_skbuff = NULL;
1979
}
L
Linus Torvalds 已提交
1980

1981 1982 1983
static void free_skb_rx_queue(struct gfar_priv_rx_q *rx_queue)
{
	int i;
L
Linus Torvalds 已提交
1984

1985 1986 1987 1988
	struct rxbd8 *rxbdp = rx_queue->rx_bd_base;

	if (rx_queue->skb)
		dev_kfree_skb(rx_queue->skb);
L
Linus Torvalds 已提交
1989

1990
	for (i = 0; i < rx_queue->rx_ring_size; i++) {
1991 1992
		struct	gfar_rx_buff *rxb = &rx_queue->rx_buff[i];

1993 1994 1995
		rxbdp->lstatus = 0;
		rxbdp->bufPtr = 0;
		rxbdp++;
1996 1997 1998 1999 2000 2001 2002 2003 2004

		if (!rxb->page)
			continue;

		dma_unmap_single(rx_queue->dev, rxb->dma,
				 PAGE_SIZE, DMA_FROM_DEVICE);
		__free_page(rxb->page);

		rxb->page = NULL;
L
Linus Torvalds 已提交
2005
	}
2006 2007 2008

	kfree(rx_queue->rx_buff);
	rx_queue->rx_buff = NULL;
2009
}
2010

2011
/* If there are any tx skbs or rx skbs still around, free them.
J
Jan Ceuleers 已提交
2012 2013
 * Then free tx_skbuff and rx_skbuff
 */
2014 2015 2016 2017 2018 2019 2020 2021
static void free_skb_resources(struct gfar_private *priv)
{
	struct gfar_priv_tx_q *tx_queue = NULL;
	struct gfar_priv_rx_q *rx_queue = NULL;
	int i;

	/* Go through all the buffer descriptors and free their data buffers */
	for (i = 0; i < priv->num_tx_queues; i++) {
2022
		struct netdev_queue *txq;
2023

2024
		tx_queue = priv->tx_queue[i];
2025
		txq = netdev_get_tx_queue(tx_queue->dev, tx_queue->qindex);
2026
		if (tx_queue->tx_skbuff)
2027
			free_skb_tx_queue(tx_queue);
2028
		netdev_tx_reset_queue(txq);
2029 2030 2031 2032
	}

	for (i = 0; i < priv->num_rx_queues; i++) {
		rx_queue = priv->rx_queue[i];
2033
		if (rx_queue->rx_buff)
2034 2035 2036
			free_skb_rx_queue(rx_queue);
	}

2037
	dma_free_coherent(priv->dev,
2038 2039 2040 2041
			  sizeof(struct txbd8) * priv->total_tx_ring_size +
			  sizeof(struct rxbd8) * priv->total_rx_ring_size,
			  priv->tx_queue[0]->tx_bd_base,
			  priv->tx_queue[0]->tx_bd_dma_base);
L
Linus Torvalds 已提交
2042 2043
}

2044
void gfar_start(struct gfar_private *priv)
2045
{
2046
	struct gfar __iomem *regs = priv->gfargrp[0].regs;
2047
	u32 tempval;
2048
	int i = 0;
2049

2050 2051 2052
	/* Enable Rx/Tx hw queues */
	gfar_write(&regs->rqueue, priv->rqueue);
	gfar_write(&regs->tqueue, priv->tqueue);
2053 2054

	/* Initialize DMACTRL to have WWR and WOP */
2055
	tempval = gfar_read(&regs->dmactrl);
2056
	tempval |= DMACTRL_INIT_SETTINGS;
2057
	gfar_write(&regs->dmactrl, tempval);
2058 2059

	/* Make sure we aren't stopped */
2060
	tempval = gfar_read(&regs->dmactrl);
2061
	tempval &= ~(DMACTRL_GRS | DMACTRL_GTS);
2062
	gfar_write(&regs->dmactrl, tempval);
2063

2064 2065 2066 2067 2068 2069
	for (i = 0; i < priv->num_grps; i++) {
		regs = priv->gfargrp[i].regs;
		/* Clear THLT/RHLT, so that the DMA starts polling now */
		gfar_write(&regs->tstat, priv->gfargrp[i].tstat);
		gfar_write(&regs->rstat, priv->gfargrp[i].rstat);
	}
2070

2071 2072 2073 2074 2075
	/* Enable Rx/Tx DMA */
	tempval = gfar_read(&regs->maccfg1);
	tempval |= (MACCFG1_RX_EN | MACCFG1_TX_EN);
	gfar_write(&regs->maccfg1, tempval);

2076 2077
	gfar_ints_enable(priv);

2078
	priv->ndev->trans_start = jiffies; /* prevent tx timeout */
2079 2080
}

2081 2082 2083 2084 2085 2086 2087
static void free_grp_irqs(struct gfar_priv_grp *grp)
{
	free_irq(gfar_irq(grp, TX)->irq, grp);
	free_irq(gfar_irq(grp, RX)->irq, grp);
	free_irq(gfar_irq(grp, ER)->irq, grp);
}

2088 2089 2090 2091 2092
static int register_grp_irqs(struct gfar_priv_grp *grp)
{
	struct gfar_private *priv = grp->priv;
	struct net_device *dev = priv->ndev;
	int err;
L
Linus Torvalds 已提交
2093 2094

	/* If the device has multiple interrupts, register for
J
Jan Ceuleers 已提交
2095 2096
	 * them.  Otherwise, only register for the one
	 */
2097
	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
2098
		/* Install our interrupt handlers for Error,
J
Jan Ceuleers 已提交
2099 2100
		 * Transmit, and Receive
		 */
2101
		err = request_irq(gfar_irq(grp, ER)->irq, gfar_error, 0,
2102 2103
				  gfar_irq(grp, ER)->name, grp);
		if (err < 0) {
2104
			netif_err(priv, intr, dev, "Can't get IRQ %d\n",
2105
				  gfar_irq(grp, ER)->irq);
2106

2107
			goto err_irq_fail;
L
Linus Torvalds 已提交
2108
		}
2109 2110
		enable_irq_wake(gfar_irq(grp, ER)->irq);

2111 2112 2113
		err = request_irq(gfar_irq(grp, TX)->irq, gfar_transmit, 0,
				  gfar_irq(grp, TX)->name, grp);
		if (err < 0) {
2114
			netif_err(priv, intr, dev, "Can't get IRQ %d\n",
2115
				  gfar_irq(grp, TX)->irq);
L
Linus Torvalds 已提交
2116 2117
			goto tx_irq_fail;
		}
2118 2119 2120
		err = request_irq(gfar_irq(grp, RX)->irq, gfar_receive, 0,
				  gfar_irq(grp, RX)->name, grp);
		if (err < 0) {
2121
			netif_err(priv, intr, dev, "Can't get IRQ %d\n",
2122
				  gfar_irq(grp, RX)->irq);
L
Linus Torvalds 已提交
2123 2124
			goto rx_irq_fail;
		}
2125 2126
		enable_irq_wake(gfar_irq(grp, RX)->irq);

L
Linus Torvalds 已提交
2127
	} else {
2128
		err = request_irq(gfar_irq(grp, TX)->irq, gfar_interrupt, 0,
2129 2130
				  gfar_irq(grp, TX)->name, grp);
		if (err < 0) {
2131
			netif_err(priv, intr, dev, "Can't get IRQ %d\n",
2132
				  gfar_irq(grp, TX)->irq);
L
Linus Torvalds 已提交
2133 2134
			goto err_irq_fail;
		}
2135
		enable_irq_wake(gfar_irq(grp, TX)->irq);
L
Linus Torvalds 已提交
2136 2137
	}

2138 2139 2140
	return 0;

rx_irq_fail:
2141
	free_irq(gfar_irq(grp, TX)->irq, grp);
2142
tx_irq_fail:
2143
	free_irq(gfar_irq(grp, ER)->irq, grp);
2144 2145 2146 2147 2148
err_irq_fail:
	return err;

}

2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179
static void gfar_free_irq(struct gfar_private *priv)
{
	int i;

	/* Free the IRQs */
	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
		for (i = 0; i < priv->num_grps; i++)
			free_grp_irqs(&priv->gfargrp[i]);
	} else {
		for (i = 0; i < priv->num_grps; i++)
			free_irq(gfar_irq(&priv->gfargrp[i], TX)->irq,
				 &priv->gfargrp[i]);
	}
}

static int gfar_request_irq(struct gfar_private *priv)
{
	int err, i, j;

	for (i = 0; i < priv->num_grps; i++) {
		err = register_grp_irqs(&priv->gfargrp[i]);
		if (err) {
			for (j = 0; j < i; j++)
				free_grp_irqs(&priv->gfargrp[j]);
			return err;
		}
	}

	return 0;
}

2180 2181 2182 2183
/* Bring the controller up and running */
int startup_gfar(struct net_device *ndev)
{
	struct gfar_private *priv = netdev_priv(ndev);
2184
	int err;
2185

2186
	gfar_mac_reset(priv);
2187 2188 2189 2190 2191

	err = gfar_alloc_skb_resources(ndev);
	if (err)
		return err;

2192
	gfar_init_tx_rx_base(priv);
2193

2194
	smp_mb__before_atomic();
2195
	clear_bit(GFAR_DOWN, &priv->state);
2196
	smp_mb__after_atomic();
2197 2198

	/* Start Rx/Tx DMA and enable the interrupts */
2199
	gfar_start(priv);
L
Linus Torvalds 已提交
2200

2201 2202 2203 2204 2205
	/* force link state update after mac reset */
	priv->oldlink = 0;
	priv->oldspeed = 0;
	priv->oldduplex = -1;

2206 2207
	phy_start(priv->phydev);

2208 2209 2210 2211
	enable_napi(priv);

	netif_tx_wake_all_queues(ndev);

L
Linus Torvalds 已提交
2212 2213 2214
	return 0;
}

J
Jan Ceuleers 已提交
2215 2216 2217
/* Called when something needs to use the ethernet device
 * Returns 0 for success.
 */
L
Linus Torvalds 已提交
2218 2219
static int gfar_enet_open(struct net_device *dev)
{
2220
	struct gfar_private *priv = netdev_priv(dev);
L
Linus Torvalds 已提交
2221 2222 2223
	int err;

	err = init_phy(dev);
2224
	if (err)
L
Linus Torvalds 已提交
2225 2226
		return err;

2227 2228 2229 2230
	err = gfar_request_irq(priv);
	if (err)
		return err;

L
Linus Torvalds 已提交
2231
	err = startup_gfar(dev);
2232
	if (err)
2233
		return err;
L
Linus Torvalds 已提交
2234 2235 2236 2237

	return err;
}

2238
static inline struct txfcb *gfar_add_fcb(struct sk_buff *skb)
2239
{
2240
	struct txfcb *fcb = (struct txfcb *)skb_push(skb, GMAC_FCB_LEN);
2241 2242

	memset(fcb, 0, GMAC_FCB_LEN);
2243 2244 2245 2246

	return fcb;
}

2247
static inline void gfar_tx_checksum(struct sk_buff *skb, struct txfcb *fcb,
2248
				    int fcb_length)
2249 2250 2251 2252 2253
{
	/* If we're here, it's a IP packet with a TCP or UDP
	 * payload.  We set it to checksum, using a pseudo-header
	 * we provide
	 */
2254
	u8 flags = TXFCB_DEFAULT;
2255

J
Jan Ceuleers 已提交
2256 2257 2258
	/* Tell the controller what the protocol is
	 * And provide the already calculated phcs
	 */
2259
	if (ip_hdr(skb)->protocol == IPPROTO_UDP) {
2260
		flags |= TXFCB_UDP;
2261
		fcb->phcs = (__force __be16)(udp_hdr(skb)->check);
2262
	} else
2263
		fcb->phcs = (__force __be16)(tcp_hdr(skb)->check);
2264 2265 2266 2267

	/* l3os is the distance between the start of the
	 * frame (skb->data) and the start of the IP hdr.
	 * l4os is the distance between the start of the
J
Jan Ceuleers 已提交
2268 2269
	 * l3 hdr and the l4 hdr
	 */
2270
	fcb->l3os = (u8)(skb_network_offset(skb) - fcb_length);
2271
	fcb->l4os = skb_network_header_len(skb);
2272

2273
	fcb->flags = flags;
2274 2275
}

2276
void inline gfar_tx_vlan(struct sk_buff *skb, struct txfcb *fcb)
2277
{
2278
	fcb->flags |= TXFCB_VLN;
2279
	fcb->vlctl = cpu_to_be16(skb_vlan_tag_get(skb));
2280 2281
}

D
Dai Haruki 已提交
2282
static inline struct txbd8 *skip_txbd(struct txbd8 *bdp, int stride,
2283
				      struct txbd8 *base, int ring_size)
D
Dai Haruki 已提交
2284 2285 2286 2287 2288 2289 2290
{
	struct txbd8 *new_bd = bdp + stride;

	return (new_bd >= (base + ring_size)) ? (new_bd - ring_size) : new_bd;
}

static inline struct txbd8 *next_txbd(struct txbd8 *bdp, struct txbd8 *base,
2291
				      int ring_size)
D
Dai Haruki 已提交
2292 2293 2294 2295
{
	return skip_txbd(bdp, 1, base, ring_size);
}

2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313
/* eTSEC12: csum generation not supported for some fcb offsets */
static inline bool gfar_csum_errata_12(struct gfar_private *priv,
				       unsigned long fcb_addr)
{
	return (gfar_has_errata(priv, GFAR_ERRATA_12) &&
	       (fcb_addr % 0x20) > 0x18);
}

/* eTSEC76: csum generation for frames larger than 2500 may
 * cause excess delays before start of transmission
 */
static inline bool gfar_csum_errata_76(struct gfar_private *priv,
				       unsigned int len)
{
	return (gfar_has_errata(priv, GFAR_ERRATA_76) &&
	       (len > 2500));
}

J
Jan Ceuleers 已提交
2314 2315 2316
/* This is called by the kernel when a frame is ready for transmission.
 * It is pointed to by the dev->hard_start_xmit function pointer
 */
L
Linus Torvalds 已提交
2317 2318 2319
static int gfar_start_xmit(struct sk_buff *skb, struct net_device *dev)
{
	struct gfar_private *priv = netdev_priv(dev);
2320
	struct gfar_priv_tx_q *tx_queue = NULL;
2321
	struct netdev_queue *txq;
2322
	struct gfar __iomem *regs = NULL;
2323
	struct txfcb *fcb = NULL;
2324
	struct txbd8 *txbdp, *txbdp_start, *base, *txbdp_tstamp = NULL;
2325
	u32 lstatus;
2326 2327
	int i, rq = 0;
	int do_tstamp, do_csum, do_vlan;
D
Dai Haruki 已提交
2328
	u32 bufaddr;
2329
	unsigned int nr_frags, nr_txbds, bytes_sent, fcb_len = 0;
2330 2331 2332 2333

	rq = skb->queue_mapping;
	tx_queue = priv->tx_queue[rq];
	txq = netdev_get_tx_queue(dev, rq);
2334
	base = tx_queue->tx_bd_base;
2335
	regs = tx_queue->grp->regs;
2336

2337
	do_csum = (CHECKSUM_PARTIAL == skb->ip_summed);
2338
	do_vlan = skb_vlan_tag_present(skb);
2339 2340 2341 2342 2343 2344
	do_tstamp = (skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
		    priv->hwts_tx_en;

	if (do_csum || do_vlan)
		fcb_len = GMAC_FCB_LEN;

2345
	/* check if time stamp should be generated */
2346 2347
	if (unlikely(do_tstamp))
		fcb_len = GMAC_FCB_LEN + GMAC_TXPAL_LEN;
D
Dai Haruki 已提交
2348

2349
	/* make space for additional header when fcb is needed */
2350
	if (fcb_len && unlikely(skb_headroom(skb) < fcb_len)) {
2351 2352
		struct sk_buff *skb_new;

2353
		skb_new = skb_realloc_headroom(skb, fcb_len);
2354 2355
		if (!skb_new) {
			dev->stats.tx_errors++;
2356
			dev_kfree_skb_any(skb);
2357 2358
			return NETDEV_TX_OK;
		}
2359

2360 2361
		if (skb->sk)
			skb_set_owner_w(skb_new, skb->sk);
2362
		dev_consume_skb_any(skb);
2363 2364 2365
		skb = skb_new;
	}

D
Dai Haruki 已提交
2366 2367 2368
	/* total number of fragments in the SKB */
	nr_frags = skb_shinfo(skb)->nr_frags;

2369 2370 2371 2372 2373 2374
	/* calculate the required number of TxBDs for this skb */
	if (unlikely(do_tstamp))
		nr_txbds = nr_frags + 2;
	else
		nr_txbds = nr_frags + 1;

D
Dai Haruki 已提交
2375
	/* check if there is space to queue this packet */
2376
	if (nr_txbds > tx_queue->num_txbdfree) {
D
Dai Haruki 已提交
2377
		/* no space, stop the queue */
2378
		netif_tx_stop_queue(txq);
D
Dai Haruki 已提交
2379 2380 2381
		dev->stats.tx_fifo_errors++;
		return NETDEV_TX_BUSY;
	}
L
Linus Torvalds 已提交
2382 2383

	/* Update transmit stats */
2384 2385 2386 2387
	bytes_sent = skb->len;
	tx_queue->stats.tx_bytes += bytes_sent;
	/* keep Tx bytes on wire for BQL accounting */
	GFAR_CB(skb)->bytes_sent = bytes_sent;
E
Eric Dumazet 已提交
2388
	tx_queue->stats.tx_packets++;
L
Linus Torvalds 已提交
2389

2390
	txbdp = txbdp_start = tx_queue->cur_tx;
2391
	lstatus = be32_to_cpu(txbdp->lstatus);
2392 2393 2394 2395

	/* Time stamp insertion requires one additional TxBD */
	if (unlikely(do_tstamp))
		txbdp_tstamp = txbdp = next_txbd(txbdp, base,
2396
						 tx_queue->tx_ring_size);
L
Linus Torvalds 已提交
2397

D
Dai Haruki 已提交
2398
	if (nr_frags == 0) {
2399 2400 2401 2402 2403 2404
		if (unlikely(do_tstamp)) {
			u32 lstatus_ts = be32_to_cpu(txbdp_tstamp->lstatus);

			lstatus_ts |= BD_LFLAG(TXBD_LAST | TXBD_INTERRUPT);
			txbdp_tstamp->lstatus = cpu_to_be32(lstatus_ts);
		} else {
2405
			lstatus |= BD_LFLAG(TXBD_LAST | TXBD_INTERRUPT);
2406
		}
D
Dai Haruki 已提交
2407 2408 2409
	} else {
		/* Place the fragment addresses and lengths into the TxBDs */
		for (i = 0; i < nr_frags; i++) {
2410
			unsigned int frag_len;
D
Dai Haruki 已提交
2411
			/* Point at the next BD, wrapping as needed */
2412
			txbdp = next_txbd(txbdp, base, tx_queue->tx_ring_size);
D
Dai Haruki 已提交
2413

2414
			frag_len = skb_shinfo(skb)->frags[i].size;
D
Dai Haruki 已提交
2415

2416
			lstatus = be32_to_cpu(txbdp->lstatus) | frag_len |
2417
				  BD_LFLAG(TXBD_READY);
D
Dai Haruki 已提交
2418 2419 2420 2421

			/* Handle the last BD specially */
			if (i == nr_frags - 1)
				lstatus |= BD_LFLAG(TXBD_LAST | TXBD_INTERRUPT);
L
Linus Torvalds 已提交
2422

2423
			bufaddr = skb_frag_dma_map(priv->dev,
2424 2425
						   &skb_shinfo(skb)->frags[i],
						   0,
2426
						   frag_len,
2427
						   DMA_TO_DEVICE);
2428 2429
			if (unlikely(dma_mapping_error(priv->dev, bufaddr)))
				goto dma_map_err;
D
Dai Haruki 已提交
2430 2431

			/* set the TxBD length and buffer pointer */
2432 2433
			txbdp->bufPtr = cpu_to_be32(bufaddr);
			txbdp->lstatus = cpu_to_be32(lstatus);
D
Dai Haruki 已提交
2434 2435
		}

2436
		lstatus = be32_to_cpu(txbdp_start->lstatus);
D
Dai Haruki 已提交
2437
	}
L
Linus Torvalds 已提交
2438

2439 2440 2441 2442 2443 2444
	/* Add TxPAL between FCB and frame if required */
	if (unlikely(do_tstamp)) {
		skb_push(skb, GMAC_TXPAL_LEN);
		memset(skb->data, 0, GMAC_TXPAL_LEN);
	}

2445 2446
	/* Add TxFCB if required */
	if (fcb_len) {
2447
		fcb = gfar_add_fcb(skb);
2448
		lstatus |= BD_LFLAG(TXBD_TOE);
2449 2450 2451 2452 2453
	}

	/* Set up checksumming */
	if (do_csum) {
		gfar_tx_checksum(skb, fcb, fcb_len);
2454 2455 2456

		if (unlikely(gfar_csum_errata_12(priv, (unsigned long)fcb)) ||
		    unlikely(gfar_csum_errata_76(priv, skb->len))) {
2457 2458
			__skb_pull(skb, GMAC_FCB_LEN);
			skb_checksum_help(skb);
2459 2460 2461 2462 2463 2464 2465 2466
			if (do_vlan || do_tstamp) {
				/* put back a new fcb for vlan/tstamp TOE */
				fcb = gfar_add_fcb(skb);
			} else {
				/* Tx TOE not used */
				lstatus &= ~(BD_LFLAG(TXBD_TOE));
				fcb = NULL;
			}
2467
		}
2468 2469
	}

2470
	if (do_vlan)
2471
		gfar_tx_vlan(skb, fcb);
2472

2473 2474
	/* Setup tx hardware time stamping if requested */
	if (unlikely(do_tstamp)) {
2475
		skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
2476 2477 2478
		fcb->ptp = 1;
	}

2479 2480 2481 2482 2483
	bufaddr = dma_map_single(priv->dev, skb->data, skb_headlen(skb),
				 DMA_TO_DEVICE);
	if (unlikely(dma_mapping_error(priv->dev, bufaddr)))
		goto dma_map_err;

2484
	txbdp_start->bufPtr = cpu_to_be32(bufaddr);
L
Linus Torvalds 已提交
2485

J
Jan Ceuleers 已提交
2486
	/* If time stamping is requested one additional TxBD must be set up. The
2487 2488 2489 2490 2491
	 * first TxBD points to the FCB and must have a data length of
	 * GMAC_FCB_LEN. The second TxBD points to the actual frame data with
	 * the full frame length.
	 */
	if (unlikely(do_tstamp)) {
2492 2493 2494 2495 2496 2497 2498 2499 2500
		u32 lstatus_ts = be32_to_cpu(txbdp_tstamp->lstatus);

		bufaddr = be32_to_cpu(txbdp_start->bufPtr);
		bufaddr += fcb_len;
		lstatus_ts |= BD_LFLAG(TXBD_READY) |
			      (skb_headlen(skb) - fcb_len);

		txbdp_tstamp->bufPtr = cpu_to_be32(bufaddr);
		txbdp_tstamp->lstatus = cpu_to_be32(lstatus_ts);
2501 2502 2503 2504
		lstatus |= BD_LFLAG(TXBD_CRC | TXBD_READY) | GMAC_FCB_LEN;
	} else {
		lstatus |= BD_LFLAG(TXBD_CRC | TXBD_READY) | skb_headlen(skb);
	}
L
Linus Torvalds 已提交
2505

2506
	netdev_tx_sent_queue(txq, bytes_sent);
2507

2508
	gfar_wmb();
2509

2510
	txbdp_start->lstatus = cpu_to_be32(lstatus);
D
Dai Haruki 已提交
2511

2512
	gfar_wmb(); /* force lstatus write before tx_skbuff */
2513 2514 2515

	tx_queue->tx_skbuff[tx_queue->skb_curtx] = skb;

D
Dai Haruki 已提交
2516
	/* Update the current skb pointer to the next entry we will use
J
Jan Ceuleers 已提交
2517 2518
	 * (wrapping if necessary)
	 */
2519
	tx_queue->skb_curtx = (tx_queue->skb_curtx + 1) &
2520
			      TX_RING_MOD_MASK(tx_queue->tx_ring_size);
D
Dai Haruki 已提交
2521

2522
	tx_queue->cur_tx = next_txbd(txbdp, base, tx_queue->tx_ring_size);
D
Dai Haruki 已提交
2523

2524 2525 2526 2527 2528 2529
	/* We can work in parallel with gfar_clean_tx_ring(), except
	 * when modifying num_txbdfree. Note that we didn't grab the lock
	 * when we were reading the num_txbdfree and checking for available
	 * space, that's because outside of this function it can only grow.
	 */
	spin_lock_bh(&tx_queue->txlock);
D
Dai Haruki 已提交
2530
	/* reduce TxBD free count */
2531
	tx_queue->num_txbdfree -= (nr_txbds);
2532
	spin_unlock_bh(&tx_queue->txlock);
L
Linus Torvalds 已提交
2533 2534

	/* If the next BD still needs to be cleaned up, then the bds
J
Jan Ceuleers 已提交
2535 2536
	 * are full.  We need to tell the kernel to stop sending us stuff.
	 */
2537
	if (!tx_queue->num_txbdfree) {
2538
		netif_tx_stop_queue(txq);
L
Linus Torvalds 已提交
2539

2540
		dev->stats.tx_fifo_errors++;
L
Linus Torvalds 已提交
2541 2542 2543
	}

	/* Tell the DMA to go go go */
2544
	gfar_write(&regs->tstat, TSTAT_CLEAR_THALT >> tx_queue->qindex);
L
Linus Torvalds 已提交
2545

2546
	return NETDEV_TX_OK;
2547 2548 2549 2550 2551 2552

dma_map_err:
	txbdp = next_txbd(txbdp_start, base, tx_queue->tx_ring_size);
	if (do_tstamp)
		txbdp = next_txbd(txbdp, base, tx_queue->tx_ring_size);
	for (i = 0; i < nr_frags; i++) {
2553
		lstatus = be32_to_cpu(txbdp->lstatus);
2554 2555 2556
		if (!(lstatus & BD_LFLAG(TXBD_READY)))
			break;

2557 2558 2559 2560
		lstatus &= ~BD_LFLAG(TXBD_READY);
		txbdp->lstatus = cpu_to_be32(lstatus);
		bufaddr = be32_to_cpu(txbdp->bufPtr);
		dma_unmap_page(priv->dev, bufaddr, be16_to_cpu(txbdp->length),
2561 2562 2563 2564 2565 2566
			       DMA_TO_DEVICE);
		txbdp = next_txbd(txbdp, base, tx_queue->tx_ring_size);
	}
	gfar_wmb();
	dev_kfree_skb_any(skb);
	return NETDEV_TX_OK;
L
Linus Torvalds 已提交
2567 2568 2569 2570 2571 2572
}

/* Stops the kernel queue, and halts the controller */
static int gfar_close(struct net_device *dev)
{
	struct gfar_private *priv = netdev_priv(dev);
2573

2574
	cancel_work_sync(&priv->reset_task);
L
Linus Torvalds 已提交
2575 2576
	stop_gfar(dev);

2577 2578 2579
	/* Disconnect from the PHY */
	phy_disconnect(priv->phydev);
	priv->phydev = NULL;
L
Linus Torvalds 已提交
2580

2581 2582
	gfar_free_irq(priv);

L
Linus Torvalds 已提交
2583 2584 2585 2586
	return 0;
}

/* Changes the mac address if the controller is not running. */
2587
static int gfar_set_mac_address(struct net_device *dev)
L
Linus Torvalds 已提交
2588
{
2589
	gfar_set_mac_for_addr(dev, 0, dev->dev_addr);
L
Linus Torvalds 已提交
2590 2591 2592 2593 2594 2595 2596

	return 0;
}

static int gfar_change_mtu(struct net_device *dev, int new_mtu)
{
	struct gfar_private *priv = netdev_priv(dev);
2597 2598
	int frame_size = new_mtu + ETH_HLEN;

2599
	if ((frame_size < 64) || (frame_size > GFAR_JUMBO_FRAME_SIZE)) {
2600
		netif_err(priv, drv, dev, "Invalid MTU setting\n");
L
Linus Torvalds 已提交
2601 2602 2603
		return -EINVAL;
	}

2604 2605 2606
	while (test_and_set_bit_lock(GFAR_RESETTING, &priv->state))
		cpu_relax();

2607
	if (dev->flags & IFF_UP)
L
Linus Torvalds 已提交
2608 2609 2610 2611
		stop_gfar(dev);

	dev->mtu = new_mtu;

2612
	if (dev->flags & IFF_UP)
L
Linus Torvalds 已提交
2613 2614
		startup_gfar(dev);

2615 2616
	clear_bit_unlock(GFAR_RESETTING, &priv->state);

L
Linus Torvalds 已提交
2617 2618 2619
	return 0;
}

2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632
void reset_gfar(struct net_device *ndev)
{
	struct gfar_private *priv = netdev_priv(ndev);

	while (test_and_set_bit_lock(GFAR_RESETTING, &priv->state))
		cpu_relax();

	stop_gfar(ndev);
	startup_gfar(ndev);

	clear_bit_unlock(GFAR_RESETTING, &priv->state);
}

2633
/* gfar_reset_task gets scheduled when a packet has not been
L
Linus Torvalds 已提交
2634 2635
 * transmitted after a set amount of time.
 * For now, assume that clearing out all the structures, and
2636 2637 2638
 * starting over will fix the problem.
 */
static void gfar_reset_task(struct work_struct *work)
L
Linus Torvalds 已提交
2639
{
2640
	struct gfar_private *priv = container_of(work, struct gfar_private,
2641
						 reset_task);
2642
	reset_gfar(priv->ndev);
L
Linus Torvalds 已提交
2643 2644
}

2645 2646 2647 2648 2649 2650 2651 2652
static void gfar_timeout(struct net_device *dev)
{
	struct gfar_private *priv = netdev_priv(dev);

	dev->stats.tx_errors++;
	schedule_work(&priv->reset_task);
}

L
Linus Torvalds 已提交
2653
/* Interrupt Handler for Transmit complete */
C
Claudiu Manoil 已提交
2654
static void gfar_clean_tx_ring(struct gfar_priv_tx_q *tx_queue)
L
Linus Torvalds 已提交
2655
{
2656
	struct net_device *dev = tx_queue->dev;
2657
	struct netdev_queue *txq;
D
Dai Haruki 已提交
2658
	struct gfar_private *priv = netdev_priv(dev);
2659
	struct txbd8 *bdp, *next = NULL;
D
Dai Haruki 已提交
2660
	struct txbd8 *lbdp = NULL;
2661
	struct txbd8 *base = tx_queue->tx_bd_base;
D
Dai Haruki 已提交
2662 2663
	struct sk_buff *skb;
	int skb_dirtytx;
2664
	int tx_ring_size = tx_queue->tx_ring_size;
2665
	int frags = 0, nr_txbds = 0;
D
Dai Haruki 已提交
2666
	int i;
D
Dai Haruki 已提交
2667
	int howmany = 0;
2668 2669
	int tqi = tx_queue->qindex;
	unsigned int bytes_sent = 0;
D
Dai Haruki 已提交
2670
	u32 lstatus;
2671
	size_t buflen;
L
Linus Torvalds 已提交
2672

2673
	txq = netdev_get_tx_queue(dev, tqi);
2674 2675
	bdp = tx_queue->dirty_tx;
	skb_dirtytx = tx_queue->skb_dirtytx;
L
Linus Torvalds 已提交
2676

2677
	while ((skb = tx_queue->tx_skbuff[skb_dirtytx])) {
A
Anton Vorontsov 已提交
2678

D
Dai Haruki 已提交
2679
		frags = skb_shinfo(skb)->nr_frags;
2680

J
Jan Ceuleers 已提交
2681
		/* When time stamping, one additional TxBD must be freed.
2682 2683
		 * Also, we need to dma_unmap_single() the TxPAL.
		 */
2684
		if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS))
2685 2686 2687 2688 2689
			nr_txbds = frags + 2;
		else
			nr_txbds = frags + 1;

		lbdp = skip_txbd(bdp, nr_txbds - 1, base, tx_ring_size);
L
Linus Torvalds 已提交
2690

2691
		lstatus = be32_to_cpu(lbdp->lstatus);
L
Linus Torvalds 已提交
2692

D
Dai Haruki 已提交
2693 2694
		/* Only clean completed frames */
		if ((lstatus & BD_LFLAG(TXBD_READY)) &&
2695
		    (lstatus & BD_LENGTH_MASK))
D
Dai Haruki 已提交
2696 2697
			break;

2698
		if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)) {
2699
			next = next_txbd(bdp, base, tx_ring_size);
2700 2701
			buflen = be16_to_cpu(next->length) +
				 GMAC_FCB_LEN + GMAC_TXPAL_LEN;
2702
		} else
2703
			buflen = be16_to_cpu(bdp->length);
2704

2705
		dma_unmap_single(priv->dev, be32_to_cpu(bdp->bufPtr),
2706
				 buflen, DMA_TO_DEVICE);
2707

2708
		if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)) {
2709
			struct skb_shared_hwtstamps shhwtstamps;
2710 2711
			u64 *ns = (u64 *)(((uintptr_t)skb->data + 0x10) &
					  ~0x7UL);
2712

2713 2714
			memset(&shhwtstamps, 0, sizeof(shhwtstamps));
			shhwtstamps.hwtstamp = ns_to_ktime(*ns);
2715
			skb_pull(skb, GMAC_FCB_LEN + GMAC_TXPAL_LEN);
2716
			skb_tstamp_tx(skb, &shhwtstamps);
2717
			gfar_clear_txbd_status(bdp);
2718 2719
			bdp = next;
		}
A
Andy Fleming 已提交
2720

2721
		gfar_clear_txbd_status(bdp);
D
Dai Haruki 已提交
2722
		bdp = next_txbd(bdp, base, tx_ring_size);
D
Dai Haruki 已提交
2723

D
Dai Haruki 已提交
2724
		for (i = 0; i < frags; i++) {
2725 2726 2727 2728
			dma_unmap_page(priv->dev, be32_to_cpu(bdp->bufPtr),
				       be16_to_cpu(bdp->length),
				       DMA_TO_DEVICE);
			gfar_clear_txbd_status(bdp);
D
Dai Haruki 已提交
2729 2730
			bdp = next_txbd(bdp, base, tx_ring_size);
		}
L
Linus Torvalds 已提交
2731

2732
		bytes_sent += GFAR_CB(skb)->bytes_sent;
2733

E
Eric Dumazet 已提交
2734
		dev_kfree_skb_any(skb);
2735

2736
		tx_queue->tx_skbuff[skb_dirtytx] = NULL;
D
Dai Haruki 已提交
2737

D
Dai Haruki 已提交
2738
		skb_dirtytx = (skb_dirtytx + 1) &
2739
			      TX_RING_MOD_MASK(tx_ring_size);
D
Dai Haruki 已提交
2740 2741

		howmany++;
2742
		spin_lock(&tx_queue->txlock);
2743
		tx_queue->num_txbdfree += nr_txbds;
2744
		spin_unlock(&tx_queue->txlock);
D
Dai Haruki 已提交
2745
	}
L
Linus Torvalds 已提交
2746

D
Dai Haruki 已提交
2747
	/* If we freed a buffer, we can restart transmission, if necessary */
2748 2749 2750 2751
	if (tx_queue->num_txbdfree &&
	    netif_tx_queue_stopped(txq) &&
	    !(test_bit(GFAR_DOWN, &priv->state)))
		netif_wake_subqueue(priv->ndev, tqi);
L
Linus Torvalds 已提交
2752

D
Dai Haruki 已提交
2753
	/* Update dirty indicators */
2754 2755
	tx_queue->skb_dirtytx = skb_dirtytx;
	tx_queue->dirty_tx = bdp;
L
Linus Torvalds 已提交
2756

2757
	netdev_tx_completed_queue(txq, howmany, bytes_sent);
D
Dai Haruki 已提交
2758 2759
}

2760
static bool gfar_new_page(struct gfar_priv_rx_q *rxq, struct gfar_rx_buff *rxb)
L
Linus Torvalds 已提交
2761
{
2762
	struct page *page;
2763
	dma_addr_t addr;
L
Linus Torvalds 已提交
2764

2765 2766 2767
	page = dev_alloc_page();
	if (unlikely(!page))
		return false;
L
Linus Torvalds 已提交
2768

2769 2770 2771
	addr = dma_map_page(rxq->dev, page, 0, PAGE_SIZE, DMA_FROM_DEVICE);
	if (unlikely(dma_mapping_error(rxq->dev, addr))) {
		__free_page(page);
2772

2773
		return false;
2774 2775
	}

2776 2777 2778 2779 2780
	rxb->dma = addr;
	rxb->page = page;
	rxb->page_offset = 0;

	return true;
L
Linus Torvalds 已提交
2781 2782
}

2783 2784
static void gfar_rx_alloc_err(struct gfar_priv_rx_q *rx_queue)
{
2785
	struct gfar_private *priv = netdev_priv(rx_queue->ndev);
2786 2787
	struct gfar_extra_stats *estats = &priv->extra_stats;

2788
	netdev_err(rx_queue->ndev, "Can't alloc RX buffers\n");
2789 2790 2791 2792 2793 2794
	atomic64_inc(&estats->rx_alloc_err);
}

static void gfar_alloc_rx_buffs(struct gfar_priv_rx_q *rx_queue,
				int alloc_cnt)
{
2795 2796
	struct rxbd8 *bdp;
	struct gfar_rx_buff *rxb;
2797 2798 2799 2800
	int i;

	i = rx_queue->next_to_use;
	bdp = &rx_queue->rx_bd_base[i];
2801
	rxb = &rx_queue->rx_buff[i];
2802 2803

	while (alloc_cnt--) {
2804 2805 2806
		/* try reuse page */
		if (unlikely(!rxb->page)) {
			if (unlikely(!gfar_new_page(rx_queue, rxb))) {
2807 2808 2809 2810 2811 2812
				gfar_rx_alloc_err(rx_queue);
				break;
			}
		}

		/* Setup the new RxBD */
2813 2814
		gfar_init_rxbdp(rx_queue, bdp,
				rxb->dma + rxb->page_offset + RXBUF_ALIGNMENT);
2815 2816

		/* Update to the next pointer */
2817 2818
		bdp++;
		rxb++;
2819

2820
		if (unlikely(++i == rx_queue->rx_ring_size)) {
2821
			i = 0;
2822 2823 2824
			bdp = rx_queue->rx_bd_base;
			rxb = rx_queue->rx_buff;
		}
2825 2826 2827
	}

	rx_queue->next_to_use = i;
2828
	rx_queue->next_to_alloc = i;
2829 2830
}

2831
static void count_errors(u32 lstatus, struct net_device *ndev)
L
Linus Torvalds 已提交
2832
{
2833 2834
	struct gfar_private *priv = netdev_priv(ndev);
	struct net_device_stats *stats = &ndev->stats;
L
Linus Torvalds 已提交
2835 2836
	struct gfar_extra_stats *estats = &priv->extra_stats;

J
Jan Ceuleers 已提交
2837
	/* If the packet was truncated, none of the other errors matter */
2838
	if (lstatus & BD_LFLAG(RXBD_TRUNCATED)) {
L
Linus Torvalds 已提交
2839 2840
		stats->rx_length_errors++;

2841
		atomic64_inc(&estats->rx_trunc);
L
Linus Torvalds 已提交
2842 2843 2844 2845

		return;
	}
	/* Count the errors, if there were any */
2846
	if (lstatus & BD_LFLAG(RXBD_LARGE | RXBD_SHORT)) {
L
Linus Torvalds 已提交
2847 2848
		stats->rx_length_errors++;

2849
		if (lstatus & BD_LFLAG(RXBD_LARGE))
2850
			atomic64_inc(&estats->rx_large);
L
Linus Torvalds 已提交
2851
		else
2852
			atomic64_inc(&estats->rx_short);
L
Linus Torvalds 已提交
2853
	}
2854
	if (lstatus & BD_LFLAG(RXBD_NONOCTET)) {
L
Linus Torvalds 已提交
2855
		stats->rx_frame_errors++;
2856
		atomic64_inc(&estats->rx_nonoctet);
L
Linus Torvalds 已提交
2857
	}
2858
	if (lstatus & BD_LFLAG(RXBD_CRCERR)) {
2859
		atomic64_inc(&estats->rx_crcerr);
L
Linus Torvalds 已提交
2860 2861
		stats->rx_crc_errors++;
	}
2862
	if (lstatus & BD_LFLAG(RXBD_OVERRUN)) {
2863
		atomic64_inc(&estats->rx_overrun);
2864
		stats->rx_over_errors++;
L
Linus Torvalds 已提交
2865 2866 2867
	}
}

2868
irqreturn_t gfar_receive(int irq, void *grp_id)
L
Linus Torvalds 已提交
2869
{
2870 2871
	struct gfar_priv_grp *grp = (struct gfar_priv_grp *)grp_id;
	unsigned long flags;
2872 2873 2874 2875 2876 2877 2878 2879
	u32 imask, ievent;

	ievent = gfar_read(&grp->regs->ievent);

	if (unlikely(ievent & IEVENT_FGPI)) {
		gfar_write(&grp->regs->ievent, IEVENT_FGPI);
		return IRQ_HANDLED;
	}
2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918

	if (likely(napi_schedule_prep(&grp->napi_rx))) {
		spin_lock_irqsave(&grp->grplock, flags);
		imask = gfar_read(&grp->regs->imask);
		imask &= IMASK_RX_DISABLED;
		gfar_write(&grp->regs->imask, imask);
		spin_unlock_irqrestore(&grp->grplock, flags);
		__napi_schedule(&grp->napi_rx);
	} else {
		/* Clear IEVENT, so interrupts aren't called again
		 * because of the packets that have already arrived.
		 */
		gfar_write(&grp->regs->ievent, IEVENT_RX_MASK);
	}

	return IRQ_HANDLED;
}

/* Interrupt Handler for Transmit complete */
static irqreturn_t gfar_transmit(int irq, void *grp_id)
{
	struct gfar_priv_grp *grp = (struct gfar_priv_grp *)grp_id;
	unsigned long flags;
	u32 imask;

	if (likely(napi_schedule_prep(&grp->napi_tx))) {
		spin_lock_irqsave(&grp->grplock, flags);
		imask = gfar_read(&grp->regs->imask);
		imask &= IMASK_TX_DISABLED;
		gfar_write(&grp->regs->imask, imask);
		spin_unlock_irqrestore(&grp->grplock, flags);
		__napi_schedule(&grp->napi_tx);
	} else {
		/* Clear IEVENT, so interrupts aren't called again
		 * because of the packets that have already arrived.
		 */
		gfar_write(&grp->regs->ievent, IEVENT_TX_MASK);
	}

L
Linus Torvalds 已提交
2919 2920 2921
	return IRQ_HANDLED;
}

2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008
static bool gfar_add_rx_frag(struct gfar_rx_buff *rxb, u32 lstatus,
			     struct sk_buff *skb, bool first)
{
	unsigned int size = lstatus & BD_LENGTH_MASK;
	struct page *page = rxb->page;

	/* Remove the FCS from the packet length */
	if (likely(lstatus & BD_LFLAG(RXBD_LAST)))
		size -= ETH_FCS_LEN;

	if (likely(first))
		skb_put(skb, size);
	else
		skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags, page,
				rxb->page_offset + RXBUF_ALIGNMENT,
				size, GFAR_RXB_TRUESIZE);

	/* try reuse page */
	if (unlikely(page_count(page) != 1))
		return false;

	/* change offset to the other half */
	rxb->page_offset ^= GFAR_RXB_TRUESIZE;

	atomic_inc(&page->_count);

	return true;
}

static void gfar_reuse_rx_page(struct gfar_priv_rx_q *rxq,
			       struct gfar_rx_buff *old_rxb)
{
	struct gfar_rx_buff *new_rxb;
	u16 nta = rxq->next_to_alloc;

	new_rxb = &rxq->rx_buff[nta];

	/* find next buf that can reuse a page */
	nta++;
	rxq->next_to_alloc = (nta < rxq->rx_ring_size) ? nta : 0;

	/* copy page reference */
	*new_rxb = *old_rxb;

	/* sync for use by the device */
	dma_sync_single_range_for_device(rxq->dev, old_rxb->dma,
					 old_rxb->page_offset,
					 GFAR_RXB_TRUESIZE, DMA_FROM_DEVICE);
}

static struct sk_buff *gfar_get_next_rxbuff(struct gfar_priv_rx_q *rx_queue,
					    u32 lstatus, struct sk_buff *skb)
{
	struct gfar_rx_buff *rxb = &rx_queue->rx_buff[rx_queue->next_to_clean];
	struct page *page = rxb->page;
	bool first = false;

	if (likely(!skb)) {
		void *buff_addr = page_address(page) + rxb->page_offset;

		skb = build_skb(buff_addr, GFAR_SKBFRAG_SIZE);
		if (unlikely(!skb)) {
			gfar_rx_alloc_err(rx_queue);
			return NULL;
		}
		skb_reserve(skb, RXBUF_ALIGNMENT);
		first = true;
	}

	dma_sync_single_range_for_cpu(rx_queue->dev, rxb->dma, rxb->page_offset,
				      GFAR_RXB_TRUESIZE, DMA_FROM_DEVICE);

	if (gfar_add_rx_frag(rxb, lstatus, skb, first)) {
		/* reuse the free half of the page */
		gfar_reuse_rx_page(rx_queue, rxb);
	} else {
		/* page cannot be reused, unmap it */
		dma_unmap_page(rx_queue->dev, rxb->dma,
			       PAGE_SIZE, DMA_FROM_DEVICE);
	}

	/* clear rxb content */
	rxb->page = NULL;

	return skb;
}

3009 3010 3011 3012
static inline void gfar_rx_checksum(struct sk_buff *skb, struct rxfcb *fcb)
{
	/* If valid headers were found, and valid sums
	 * were verified, then we tell the kernel that no
J
Jan Ceuleers 已提交
3013 3014
	 * checksumming is necessary.  Otherwise, it is [FIXME]
	 */
3015 3016
	if ((be16_to_cpu(fcb->flags) & RXFCB_CSUM_MASK) ==
	    (RXFCB_CIP | RXFCB_CTU))
3017 3018
		skb->ip_summed = CHECKSUM_UNNECESSARY;
	else
3019
		skb_checksum_none_assert(skb);
3020 3021
}

J
Jan Ceuleers 已提交
3022
/* gfar_process_frame() -- handle one incoming packet if skb isn't NULL. */
3023
static void gfar_process_frame(struct net_device *ndev, struct sk_buff *skb)
L
Linus Torvalds 已提交
3024
{
3025
	struct gfar_private *priv = netdev_priv(ndev);
3026
	struct rxfcb *fcb = NULL;
L
Linus Torvalds 已提交
3027

3028 3029
	/* fcb is at the beginning if exists */
	fcb = (struct rxfcb *)skb->data;
3030

J
Jan Ceuleers 已提交
3031 3032 3033
	/* Remove the FCB from the skb
	 * Remove the padded bytes, if there are any
	 */
3034
	if (priv->uses_rxfcb)
3035
		skb_pull(skb, GMAC_FCB_LEN);
3036

3037 3038 3039 3040
	/* Get receive timestamp from the skb */
	if (priv->hwts_rx_en) {
		struct skb_shared_hwtstamps *shhwtstamps = skb_hwtstamps(skb);
		u64 *ns = (u64 *) skb->data;
3041

3042 3043 3044 3045 3046 3047 3048
		memset(shhwtstamps, 0, sizeof(*shhwtstamps));
		shhwtstamps->hwtstamp = ns_to_ktime(*ns);
	}

	if (priv->padding)
		skb_pull(skb, priv->padding);

3049
	if (ndev->features & NETIF_F_RXCSUM)
3050
		gfar_rx_checksum(skb, fcb);
3051

3052
	/* Tell the skb what kind of packet this is */
3053
	skb->protocol = eth_type_trans(skb, ndev);
L
Linus Torvalds 已提交
3054

3055
	/* There's need to check for NETIF_F_HW_VLAN_CTAG_RX here.
3056 3057 3058
	 * Even if vlan rx accel is disabled, on some chips
	 * RXFCB_VLN is pseudo randomly set.
	 */
3059
	if (ndev->features & NETIF_F_HW_VLAN_CTAG_RX &&
3060 3061 3062
	    be16_to_cpu(fcb->flags) & RXFCB_VLN)
		__vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q),
				       be16_to_cpu(fcb->vlctl));
L
Linus Torvalds 已提交
3063 3064 3065
}

/* gfar_clean_rx_ring() -- Processes each frame in the rx ring
3066 3067
 * until the budget/quota has been reached. Returns the number
 * of frames handled
L
Linus Torvalds 已提交
3068
 */
3069
int gfar_clean_rx_ring(struct gfar_priv_rx_q *rx_queue, int rx_work_limit)
L
Linus Torvalds 已提交
3070
{
3071
	struct net_device *ndev = rx_queue->ndev;
3072 3073
	struct gfar_private *priv = netdev_priv(ndev);
	struct rxbd8 *bdp;
3074
	int i, howmany = 0;
3075
	struct sk_buff *skb = rx_queue->skb;
3076
	int cleaned_cnt = gfar_rxbd_unused(rx_queue);
3077
	unsigned int total_bytes = 0, total_pkts = 0;
L
Linus Torvalds 已提交
3078 3079

	/* Get the first full descriptor */
3080
	i = rx_queue->next_to_clean;
L
Linus Torvalds 已提交
3081

3082
	while (rx_work_limit--) {
3083
		u32 lstatus;
3084

3085 3086 3087 3088
		if (cleaned_cnt >= GFAR_RX_BUFF_ALLOC) {
			gfar_alloc_rx_buffs(rx_queue, cleaned_cnt);
			cleaned_cnt = 0;
		}
3089

3090
		bdp = &rx_queue->rx_bd_base[i];
3091 3092
		lstatus = be32_to_cpu(bdp->lstatus);
		if (lstatus & BD_LFLAG(RXBD_EMPTY))
3093
			break;
3094

3095 3096
		/* order rx buffer descriptor reads */
		rmb();
3097

3098
		/* fetch next to clean buffer from the ring */
3099 3100 3101
		skb = gfar_get_next_rxbuff(rx_queue, lstatus, skb);
		if (unlikely(!skb))
			break;
L
Linus Torvalds 已提交
3102

3103 3104
		cleaned_cnt++;
		howmany++;
A
Andy Fleming 已提交
3105

3106 3107 3108 3109 3110 3111 3112 3113
		if (unlikely(++i == rx_queue->rx_ring_size))
			i = 0;

		rx_queue->next_to_clean = i;

		/* fetch next buffer if not the last in frame */
		if (!(lstatus & BD_LFLAG(RXBD_LAST)))
			continue;
3114

3115
		if (unlikely(lstatus & BD_LFLAG(RXBD_ERR))) {
3116
			count_errors(lstatus, ndev);
3117

3118 3119
			/* discard faulty buffer */
			dev_kfree_skb(skb);
3120 3121 3122 3123
			skb = NULL;
			rx_queue->stats.rx_dropped++;
			continue;
		}
3124

3125 3126 3127
		/* Increment the number of packets */
		total_pkts++;
		total_bytes += skb->len;
3128

3129
		skb_record_rx_queue(skb, rx_queue->qindex);
L
Linus Torvalds 已提交
3130

3131
		gfar_process_frame(ndev, skb);
L
Linus Torvalds 已提交
3132

3133 3134 3135 3136
		/* Send the packet up the stack */
		napi_gro_receive(&rx_queue->grp->napi_rx, skb);

		skb = NULL;
3137
	}
L
Linus Torvalds 已提交
3138

3139 3140 3141 3142 3143
	/* Store incomplete frames for completion */
	rx_queue->skb = skb;

	rx_queue->stats.rx_packets += total_pkts;
	rx_queue->stats.rx_bytes += total_bytes;
3144

3145 3146
	if (cleaned_cnt)
		gfar_alloc_rx_buffs(rx_queue, cleaned_cnt);
L
Linus Torvalds 已提交
3147

3148 3149
	/* Update Last Free RxBD pointer for LFC */
	if (unlikely(priv->tx_actual_en)) {
3150 3151 3152
		u32 bdp_dma = gfar_rxbd_dma_lastfree(rx_queue);

		gfar_write(rx_queue->rfbptr, bdp_dma);
L
Linus Torvalds 已提交
3153 3154 3155 3156 3157
	}

	return howmany;
}

3158
static int gfar_poll_rx_sq(struct napi_struct *napi, int budget)
3159 3160
{
	struct gfar_priv_grp *gfargrp =
3161
		container_of(napi, struct gfar_priv_grp, napi_rx);
3162
	struct gfar __iomem *regs = gfargrp->regs;
3163
	struct gfar_priv_rx_q *rx_queue = gfargrp->rx_queue;
3164 3165 3166 3167 3168
	int work_done = 0;

	/* Clear IEVENT, so interrupts aren't called again
	 * because of the packets that have already arrived
	 */
3169
	gfar_write(&regs->ievent, IEVENT_RX_MASK);
3170 3171 3172 3173

	work_done = gfar_clean_rx_ring(rx_queue, budget);

	if (work_done < budget) {
3174
		u32 imask;
3175 3176 3177 3178
		napi_complete(napi);
		/* Clear the halt bit in RSTAT */
		gfar_write(&regs->rstat, gfargrp->rstat);

3179 3180 3181 3182 3183
		spin_lock_irq(&gfargrp->grplock);
		imask = gfar_read(&regs->imask);
		imask |= IMASK_RX_DEFAULT;
		gfar_write(&regs->imask, imask);
		spin_unlock_irq(&gfargrp->grplock);
3184 3185 3186 3187 3188
	}

	return work_done;
}

3189
static int gfar_poll_tx_sq(struct napi_struct *napi, int budget)
L
Linus Torvalds 已提交
3190
{
3191
	struct gfar_priv_grp *gfargrp =
3192 3193
		container_of(napi, struct gfar_priv_grp, napi_tx);
	struct gfar __iomem *regs = gfargrp->regs;
3194
	struct gfar_priv_tx_q *tx_queue = gfargrp->tx_queue;
3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213 3214 3215 3216 3217 3218 3219 3220
	u32 imask;

	/* Clear IEVENT, so interrupts aren't called again
	 * because of the packets that have already arrived
	 */
	gfar_write(&regs->ievent, IEVENT_TX_MASK);

	/* run Tx cleanup to completion */
	if (tx_queue->tx_skbuff[tx_queue->skb_dirtytx])
		gfar_clean_tx_ring(tx_queue);

	napi_complete(napi);

	spin_lock_irq(&gfargrp->grplock);
	imask = gfar_read(&regs->imask);
	imask |= IMASK_TX_DEFAULT;
	gfar_write(&regs->imask, imask);
	spin_unlock_irq(&gfargrp->grplock);

	return 0;
}

static int gfar_poll_rx(struct napi_struct *napi, int budget)
{
	struct gfar_priv_grp *gfargrp =
		container_of(napi, struct gfar_priv_grp, napi_rx);
3221
	struct gfar_private *priv = gfargrp->priv;
3222
	struct gfar __iomem *regs = gfargrp->regs;
3223
	struct gfar_priv_rx_q *rx_queue = NULL;
C
Claudiu Manoil 已提交
3224
	int work_done = 0, work_done_per_q = 0;
3225
	int i, budget_per_q = 0;
3226 3227
	unsigned long rstat_rxf;
	int num_act_queues;
3228

3229
	/* Clear IEVENT, so interrupts aren't called again
J
Jan Ceuleers 已提交
3230 3231
	 * because of the packets that have already arrived
	 */
3232
	gfar_write(&regs->ievent, IEVENT_RX_MASK);
3233

3234 3235 3236 3237 3238 3239
	rstat_rxf = gfar_read(&regs->rstat) & RSTAT_RXF_MASK;

	num_act_queues = bitmap_weight(&rstat_rxf, MAX_RX_QS);
	if (num_act_queues)
		budget_per_q = budget/num_act_queues;

3240 3241 3242 3243
	for_each_set_bit(i, &gfargrp->rx_bit_map, priv->num_rx_queues) {
		/* skip queue if not active */
		if (!(rstat_rxf & (RSTAT_CLEAR_RXF0 >> i)))
			continue;
L
Linus Torvalds 已提交
3244

3245 3246 3247 3248 3249 3250 3251 3252 3253 3254 3255 3256 3257 3258 3259 3260
		rx_queue = priv->rx_queue[i];
		work_done_per_q =
			gfar_clean_rx_ring(rx_queue, budget_per_q);
		work_done += work_done_per_q;

		/* finished processing this queue */
		if (work_done_per_q < budget_per_q) {
			/* clear active queue hw indication */
			gfar_write(&regs->rstat,
				   RSTAT_CLEAR_RXF0 >> i);
			num_act_queues--;

			if (!num_act_queues)
				break;
		}
	}
3261

3262 3263
	if (!num_act_queues) {
		u32 imask;
3264
		napi_complete(napi);
L
Linus Torvalds 已提交
3265

3266 3267
		/* Clear the halt bit in RSTAT */
		gfar_write(&regs->rstat, gfargrp->rstat);
L
Linus Torvalds 已提交
3268

3269 3270 3271 3272 3273
		spin_lock_irq(&gfargrp->grplock);
		imask = gfar_read(&regs->imask);
		imask |= IMASK_RX_DEFAULT;
		gfar_write(&regs->imask, imask);
		spin_unlock_irq(&gfargrp->grplock);
L
Linus Torvalds 已提交
3274 3275
	}

C
Claudiu Manoil 已提交
3276
	return work_done;
L
Linus Torvalds 已提交
3277 3278
}

3279 3280 3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317
static int gfar_poll_tx(struct napi_struct *napi, int budget)
{
	struct gfar_priv_grp *gfargrp =
		container_of(napi, struct gfar_priv_grp, napi_tx);
	struct gfar_private *priv = gfargrp->priv;
	struct gfar __iomem *regs = gfargrp->regs;
	struct gfar_priv_tx_q *tx_queue = NULL;
	int has_tx_work = 0;
	int i;

	/* Clear IEVENT, so interrupts aren't called again
	 * because of the packets that have already arrived
	 */
	gfar_write(&regs->ievent, IEVENT_TX_MASK);

	for_each_set_bit(i, &gfargrp->tx_bit_map, priv->num_tx_queues) {
		tx_queue = priv->tx_queue[i];
		/* run Tx cleanup to completion */
		if (tx_queue->tx_skbuff[tx_queue->skb_dirtytx]) {
			gfar_clean_tx_ring(tx_queue);
			has_tx_work = 1;
		}
	}

	if (!has_tx_work) {
		u32 imask;
		napi_complete(napi);

		spin_lock_irq(&gfargrp->grplock);
		imask = gfar_read(&regs->imask);
		imask |= IMASK_TX_DEFAULT;
		gfar_write(&regs->imask, imask);
		spin_unlock_irq(&gfargrp->grplock);
	}

	return 0;
}


3318
#ifdef CONFIG_NET_POLL_CONTROLLER
J
Jan Ceuleers 已提交
3319
/* Polling 'interrupt' - used by things like netconsole to send skbs
3320 3321 3322 3323 3324 3325
 * without having to re-enable interrupts. It's not called while
 * the interrupt routine is executing.
 */
static void gfar_netpoll(struct net_device *dev)
{
	struct gfar_private *priv = netdev_priv(dev);
3326
	int i;
3327 3328

	/* If the device has multiple interrupts, run tx/rx */
3329
	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
3330
		for (i = 0; i < priv->num_grps; i++) {
3331 3332 3333 3334 3335 3336 3337 3338 3339
			struct gfar_priv_grp *grp = &priv->gfargrp[i];

			disable_irq(gfar_irq(grp, TX)->irq);
			disable_irq(gfar_irq(grp, RX)->irq);
			disable_irq(gfar_irq(grp, ER)->irq);
			gfar_interrupt(gfar_irq(grp, TX)->irq, grp);
			enable_irq(gfar_irq(grp, ER)->irq);
			enable_irq(gfar_irq(grp, RX)->irq);
			enable_irq(gfar_irq(grp, TX)->irq);
3340
		}
3341
	} else {
3342
		for (i = 0; i < priv->num_grps; i++) {
3343 3344 3345 3346 3347
			struct gfar_priv_grp *grp = &priv->gfargrp[i];

			disable_irq(gfar_irq(grp, TX)->irq);
			gfar_interrupt(gfar_irq(grp, TX)->irq, grp);
			enable_irq(gfar_irq(grp, TX)->irq);
3348
		}
3349 3350 3351 3352
	}
}
#endif

L
Linus Torvalds 已提交
3353
/* The interrupt handler for devices with one interrupt */
3354
static irqreturn_t gfar_interrupt(int irq, void *grp_id)
L
Linus Torvalds 已提交
3355
{
3356
	struct gfar_priv_grp *gfargrp = grp_id;
L
Linus Torvalds 已提交
3357 3358

	/* Save ievent for future reference */
3359
	u32 events = gfar_read(&gfargrp->regs->ievent);
L
Linus Torvalds 已提交
3360 3361

	/* Check for reception */
3362
	if (events & IEVENT_RX_MASK)
3363
		gfar_receive(irq, grp_id);
L
Linus Torvalds 已提交
3364 3365

	/* Check for transmit completion */
3366
	if (events & IEVENT_TX_MASK)
3367
		gfar_transmit(irq, grp_id);
L
Linus Torvalds 已提交
3368

3369 3370
	/* Check for errors */
	if (events & IEVENT_ERR_MASK)
3371
		gfar_error(irq, grp_id);
L
Linus Torvalds 已提交
3372 3373 3374 3375 3376 3377

	return IRQ_HANDLED;
}

/* Called every time the controller might need to be made
 * aware of new link state.  The PHY code conveys this
3378
 * information through variables in the phydev structure, and this
L
Linus Torvalds 已提交
3379 3380 3381 3382 3383 3384
 * function converts those variables into the appropriate
 * register values, and can bring down the device if needed.
 */
static void adjust_link(struct net_device *dev)
{
	struct gfar_private *priv = netdev_priv(dev);
3385 3386
	struct phy_device *phydev = priv->phydev;

3387
	if (unlikely(phydev->link != priv->oldlink ||
3388 3389
		     (phydev->link && (phydev->duplex != priv->oldduplex ||
				       phydev->speed != priv->oldspeed))))
3390
		gfar_update_link_state(priv);
3391
}
L
Linus Torvalds 已提交
3392 3393 3394 3395

/* Update the hash table based on the current list of multicast
 * addresses we subscribe to.  Also, change the promiscuity of
 * the device based on the flags (this function is called
J
Jan Ceuleers 已提交
3396 3397
 * whenever dev->flags is changed
 */
L
Linus Torvalds 已提交
3398 3399
static void gfar_set_multi(struct net_device *dev)
{
3400
	struct netdev_hw_addr *ha;
L
Linus Torvalds 已提交
3401
	struct gfar_private *priv = netdev_priv(dev);
3402
	struct gfar __iomem *regs = priv->gfargrp[0].regs;
L
Linus Torvalds 已提交
3403 3404
	u32 tempval;

3405
	if (dev->flags & IFF_PROMISC) {
L
Linus Torvalds 已提交
3406 3407 3408 3409 3410 3411 3412 3413 3414 3415
		/* Set RCTRL to PROM */
		tempval = gfar_read(&regs->rctrl);
		tempval |= RCTRL_PROM;
		gfar_write(&regs->rctrl, tempval);
	} else {
		/* Set RCTRL to not PROM */
		tempval = gfar_read(&regs->rctrl);
		tempval &= ~(RCTRL_PROM);
		gfar_write(&regs->rctrl, tempval);
	}
3416

3417
	if (dev->flags & IFF_ALLMULTI) {
L
Linus Torvalds 已提交
3418
		/* Set the hash to rx all multicast frames */
3419 3420 3421 3422 3423 3424 3425 3426
		gfar_write(&regs->igaddr0, 0xffffffff);
		gfar_write(&regs->igaddr1, 0xffffffff);
		gfar_write(&regs->igaddr2, 0xffffffff);
		gfar_write(&regs->igaddr3, 0xffffffff);
		gfar_write(&regs->igaddr4, 0xffffffff);
		gfar_write(&regs->igaddr5, 0xffffffff);
		gfar_write(&regs->igaddr6, 0xffffffff);
		gfar_write(&regs->igaddr7, 0xffffffff);
L
Linus Torvalds 已提交
3427 3428 3429 3430 3431 3432 3433 3434 3435
		gfar_write(&regs->gaddr0, 0xffffffff);
		gfar_write(&regs->gaddr1, 0xffffffff);
		gfar_write(&regs->gaddr2, 0xffffffff);
		gfar_write(&regs->gaddr3, 0xffffffff);
		gfar_write(&regs->gaddr4, 0xffffffff);
		gfar_write(&regs->gaddr5, 0xffffffff);
		gfar_write(&regs->gaddr6, 0xffffffff);
		gfar_write(&regs->gaddr7, 0xffffffff);
	} else {
3436 3437 3438
		int em_num;
		int idx;

L
Linus Torvalds 已提交
3439
		/* zero out the hash */
3440 3441 3442 3443 3444 3445 3446 3447
		gfar_write(&regs->igaddr0, 0x0);
		gfar_write(&regs->igaddr1, 0x0);
		gfar_write(&regs->igaddr2, 0x0);
		gfar_write(&regs->igaddr3, 0x0);
		gfar_write(&regs->igaddr4, 0x0);
		gfar_write(&regs->igaddr5, 0x0);
		gfar_write(&regs->igaddr6, 0x0);
		gfar_write(&regs->igaddr7, 0x0);
L
Linus Torvalds 已提交
3448 3449 3450 3451 3452 3453 3454 3455 3456
		gfar_write(&regs->gaddr0, 0x0);
		gfar_write(&regs->gaddr1, 0x0);
		gfar_write(&regs->gaddr2, 0x0);
		gfar_write(&regs->gaddr3, 0x0);
		gfar_write(&regs->gaddr4, 0x0);
		gfar_write(&regs->gaddr5, 0x0);
		gfar_write(&regs->gaddr6, 0x0);
		gfar_write(&regs->gaddr7, 0x0);

3457 3458
		/* If we have extended hash tables, we need to
		 * clear the exact match registers to prepare for
J
Jan Ceuleers 已提交
3459 3460
		 * setting them
		 */
3461 3462 3463 3464 3465 3466 3467 3468 3469
		if (priv->extended_hash) {
			em_num = GFAR_EM_NUM + 1;
			gfar_clear_exact_match(dev);
			idx = 1;
		} else {
			idx = 0;
			em_num = 0;
		}

3470
		if (netdev_mc_empty(dev))
L
Linus Torvalds 已提交
3471 3472 3473
			return;

		/* Parse the list, and set the appropriate bits */
3474
		netdev_for_each_mc_addr(ha, dev) {
3475
			if (idx < em_num) {
3476
				gfar_set_mac_for_addr(dev, idx, ha->addr);
3477 3478
				idx++;
			} else
3479
				gfar_set_hash_for_addr(dev, ha->addr);
L
Linus Torvalds 已提交
3480 3481 3482 3483
		}
	}
}

3484 3485

/* Clears each of the exact match registers to zero, so they
J
Jan Ceuleers 已提交
3486 3487
 * don't interfere with normal reception
 */
3488 3489 3490
static void gfar_clear_exact_match(struct net_device *dev)
{
	int idx;
3491
	static const u8 zero_arr[ETH_ALEN] = {0, 0, 0, 0, 0, 0};
3492

3493
	for (idx = 1; idx < GFAR_EM_NUM + 1; idx++)
J
Joe Perches 已提交
3494
		gfar_set_mac_for_addr(dev, idx, zero_arr);
3495 3496
}

L
Linus Torvalds 已提交
3497 3498 3499 3500 3501 3502 3503 3504 3505 3506 3507 3508
/* Set the appropriate hash bit for the given addr */
/* The algorithm works like so:
 * 1) Take the Destination Address (ie the multicast address), and
 * do a CRC on it (little endian), and reverse the bits of the
 * result.
 * 2) Use the 8 most significant bits as a hash into a 256-entry
 * table.  The table is controlled through 8 32-bit registers:
 * gaddr0-7.  gaddr0's MSB is entry 0, and gaddr7's LSB is
 * gaddr7.  This means that the 3 most significant bits in the
 * hash index which gaddr register to use, and the 5 other bits
 * indicate which bit (assuming an IBM numbering scheme, which
 * for PowerPC (tm) is usually the case) in the register holds
J
Jan Ceuleers 已提交
3509 3510
 * the entry.
 */
L
Linus Torvalds 已提交
3511 3512 3513 3514
static void gfar_set_hash_for_addr(struct net_device *dev, u8 *addr)
{
	u32 tempval;
	struct gfar_private *priv = netdev_priv(dev);
3515
	u32 result = ether_crc(ETH_ALEN, addr);
3516 3517 3518
	int width = priv->hash_width;
	u8 whichbit = (result >> (32 - width)) & 0x1f;
	u8 whichreg = result >> (32 - width + 5);
L
Linus Torvalds 已提交
3519 3520
	u32 value = (1 << (31-whichbit));

3521
	tempval = gfar_read(priv->hash_regs[whichreg]);
L
Linus Torvalds 已提交
3522
	tempval |= value;
3523
	gfar_write(priv->hash_regs[whichreg], tempval);
L
Linus Torvalds 已提交
3524 3525
}

3526 3527 3528 3529

/* There are multiple MAC Address register pairs on some controllers
 * This function sets the numth pair to a given address
 */
J
Joe Perches 已提交
3530 3531
static void gfar_set_mac_for_addr(struct net_device *dev, int num,
				  const u8 *addr)
3532 3533
{
	struct gfar_private *priv = netdev_priv(dev);
3534
	struct gfar __iomem *regs = priv->gfargrp[0].regs;
3535
	u32 tempval;
3536
	u32 __iomem *macptr = &regs->macstnaddr1;
3537 3538 3539

	macptr += num*2;

3540 3541 3542
	/* For a station address of 0x12345678ABCD in transmission
	 * order (BE), MACnADDR1 is set to 0xCDAB7856 and
	 * MACnADDR2 is set to 0x34120000.
J
Jan Ceuleers 已提交
3543
	 */
3544 3545
	tempval = (addr[5] << 24) | (addr[4] << 16) |
		  (addr[3] << 8)  |  addr[2];
3546

3547
	gfar_write(macptr, tempval);
3548

3549
	tempval = (addr[1] << 24) | (addr[0] << 16);
3550 3551 3552 3553

	gfar_write(macptr+1, tempval);
}

L
Linus Torvalds 已提交
3554
/* GFAR error interrupt handler */
3555
static irqreturn_t gfar_error(int irq, void *grp_id)
L
Linus Torvalds 已提交
3556
{
3557 3558 3559 3560
	struct gfar_priv_grp *gfargrp = grp_id;
	struct gfar __iomem *regs = gfargrp->regs;
	struct gfar_private *priv= gfargrp->priv;
	struct net_device *dev = priv->ndev;
L
Linus Torvalds 已提交
3561 3562

	/* Save ievent for future reference */
3563
	u32 events = gfar_read(&regs->ievent);
L
Linus Torvalds 已提交
3564 3565

	/* Clear IEVENT */
3566
	gfar_write(&regs->ievent, events & IEVENT_ERR_MASK);
3567 3568

	/* Magic Packet is not an error. */
3569
	if ((priv->device_flags & FSL_GIANFAR_DEV_HAS_MAGIC_PACKET) &&
3570 3571
	    (events & IEVENT_MAG))
		events &= ~IEVENT_MAG;
L
Linus Torvalds 已提交
3572 3573

	/* Hmm... */
3574
	if (netif_msg_rx_err(priv) || netif_msg_tx_err(priv))
3575 3576
		netdev_dbg(dev,
			   "error interrupt (ievent=0x%08x imask=0x%08x)\n",
3577
			   events, gfar_read(&regs->imask));
L
Linus Torvalds 已提交
3578 3579 3580

	/* Update the error counters */
	if (events & IEVENT_TXE) {
3581
		dev->stats.tx_errors++;
L
Linus Torvalds 已提交
3582 3583

		if (events & IEVENT_LC)
3584
			dev->stats.tx_window_errors++;
L
Linus Torvalds 已提交
3585
		if (events & IEVENT_CRL)
3586
			dev->stats.tx_aborted_errors++;
L
Linus Torvalds 已提交
3587
		if (events & IEVENT_XFUN) {
3588 3589
			netif_dbg(priv, tx_err, dev,
				  "TX FIFO underrun, packet dropped\n");
3590
			dev->stats.tx_dropped++;
3591
			atomic64_inc(&priv->extra_stats.tx_underrun);
L
Linus Torvalds 已提交
3592

3593
			schedule_work(&priv->reset_task);
L
Linus Torvalds 已提交
3594
		}
3595
		netif_dbg(priv, tx_err, dev, "Transmit Error\n");
L
Linus Torvalds 已提交
3596 3597
	}
	if (events & IEVENT_BSY) {
3598
		dev->stats.rx_over_errors++;
3599
		atomic64_inc(&priv->extra_stats.rx_bsy);
L
Linus Torvalds 已提交
3600

3601 3602
		netif_dbg(priv, rx_err, dev, "busy error (rstat: %x)\n",
			  gfar_read(&regs->rstat));
L
Linus Torvalds 已提交
3603 3604
	}
	if (events & IEVENT_BABR) {
3605
		dev->stats.rx_errors++;
3606
		atomic64_inc(&priv->extra_stats.rx_babr);
L
Linus Torvalds 已提交
3607

3608
		netif_dbg(priv, rx_err, dev, "babbling RX error\n");
L
Linus Torvalds 已提交
3609 3610
	}
	if (events & IEVENT_EBERR) {
3611
		atomic64_inc(&priv->extra_stats.eberr);
3612
		netif_dbg(priv, rx_err, dev, "bus error\n");
L
Linus Torvalds 已提交
3613
	}
3614 3615
	if (events & IEVENT_RXC)
		netif_dbg(priv, rx_status, dev, "control frame\n");
L
Linus Torvalds 已提交
3616 3617

	if (events & IEVENT_BABT) {
3618
		atomic64_inc(&priv->extra_stats.tx_babt);
3619
		netif_dbg(priv, tx_err, dev, "babbling TX error\n");
L
Linus Torvalds 已提交
3620 3621 3622 3623
	}
	return IRQ_HANDLED;
}

3624 3625 3626 3627 3628 3629 3630 3631 3632 3633 3634 3635 3636 3637 3638 3639 3640 3641 3642 3643 3644 3645 3646
static u32 gfar_get_flowctrl_cfg(struct gfar_private *priv)
{
	struct phy_device *phydev = priv->phydev;
	u32 val = 0;

	if (!phydev->duplex)
		return val;

	if (!priv->pause_aneg_en) {
		if (priv->tx_pause_en)
			val |= MACCFG1_TX_FLOW;
		if (priv->rx_pause_en)
			val |= MACCFG1_RX_FLOW;
	} else {
		u16 lcl_adv, rmt_adv;
		u8 flowctrl;
		/* get link partner capabilities */
		rmt_adv = 0;
		if (phydev->pause)
			rmt_adv = LPA_PAUSE_CAP;
		if (phydev->asym_pause)
			rmt_adv |= LPA_PAUSE_ASYM;

3647 3648 3649 3650 3651
		lcl_adv = 0;
		if (phydev->advertising & ADVERTISED_Pause)
			lcl_adv |= ADVERTISE_PAUSE_CAP;
		if (phydev->advertising & ADVERTISED_Asym_Pause)
			lcl_adv |= ADVERTISE_PAUSE_ASYM;
3652 3653 3654 3655 3656 3657 3658 3659 3660 3661 3662 3663 3664 3665 3666

		flowctrl = mii_resolve_flowctrl_fdx(lcl_adv, rmt_adv);
		if (flowctrl & FLOW_CTRL_TX)
			val |= MACCFG1_TX_FLOW;
		if (flowctrl & FLOW_CTRL_RX)
			val |= MACCFG1_RX_FLOW;
	}

	return val;
}

static noinline void gfar_update_link_state(struct gfar_private *priv)
{
	struct gfar __iomem *regs = priv->gfargrp[0].regs;
	struct phy_device *phydev = priv->phydev;
3667 3668
	struct gfar_priv_rx_q *rx_queue = NULL;
	int i;
3669 3670 3671 3672 3673 3674 3675 3676

	if (unlikely(test_bit(GFAR_RESETTING, &priv->state)))
		return;

	if (phydev->link) {
		u32 tempval1 = gfar_read(&regs->maccfg1);
		u32 tempval = gfar_read(&regs->maccfg2);
		u32 ecntrl = gfar_read(&regs->ecntrl);
3677
		u32 tx_flow_oldval = (tempval & MACCFG1_TX_FLOW);
3678 3679 3680 3681 3682 3683 3684 3685 3686 3687 3688 3689 3690 3691 3692 3693 3694 3695 3696 3697 3698 3699 3700 3701 3702 3703 3704 3705 3706 3707 3708 3709 3710 3711 3712 3713 3714 3715 3716 3717 3718 3719 3720 3721

		if (phydev->duplex != priv->oldduplex) {
			if (!(phydev->duplex))
				tempval &= ~(MACCFG2_FULL_DUPLEX);
			else
				tempval |= MACCFG2_FULL_DUPLEX;

			priv->oldduplex = phydev->duplex;
		}

		if (phydev->speed != priv->oldspeed) {
			switch (phydev->speed) {
			case 1000:
				tempval =
				    ((tempval & ~(MACCFG2_IF)) | MACCFG2_GMII);

				ecntrl &= ~(ECNTRL_R100);
				break;
			case 100:
			case 10:
				tempval =
				    ((tempval & ~(MACCFG2_IF)) | MACCFG2_MII);

				/* Reduced mode distinguishes
				 * between 10 and 100
				 */
				if (phydev->speed == SPEED_100)
					ecntrl |= ECNTRL_R100;
				else
					ecntrl &= ~(ECNTRL_R100);
				break;
			default:
				netif_warn(priv, link, priv->ndev,
					   "Ack!  Speed (%d) is not 10/100/1000!\n",
					   phydev->speed);
				break;
			}

			priv->oldspeed = phydev->speed;
		}

		tempval1 &= ~(MACCFG1_TX_FLOW | MACCFG1_RX_FLOW);
		tempval1 |= gfar_get_flowctrl_cfg(priv);

3722 3723 3724
		/* Turn last free buffer recording on */
		if ((tempval1 & MACCFG1_TX_FLOW) && !tx_flow_oldval) {
			for (i = 0; i < priv->num_rx_queues; i++) {
3725 3726
				u32 bdp_dma;

3727
				rx_queue = priv->rx_queue[i];
3728 3729
				bdp_dma = gfar_rxbd_dma_lastfree(rx_queue);
				gfar_write(rx_queue->rfbptr, bdp_dma);
3730 3731 3732 3733 3734 3735 3736 3737
			}

			priv->tx_actual_en = 1;
		}

		if (unlikely(!(tempval1 & MACCFG1_TX_FLOW) && tx_flow_oldval))
			priv->tx_actual_en = 0;

3738 3739 3740 3741 3742 3743 3744 3745 3746 3747 3748 3749 3750 3751 3752 3753 3754
		gfar_write(&regs->maccfg1, tempval1);
		gfar_write(&regs->maccfg2, tempval);
		gfar_write(&regs->ecntrl, ecntrl);

		if (!priv->oldlink)
			priv->oldlink = 1;

	} else if (priv->oldlink) {
		priv->oldlink = 0;
		priv->oldspeed = 0;
		priv->oldduplex = -1;
	}

	if (netif_msg_link(priv))
		phy_print_status(phydev);
}

3755
static const struct of_device_id gfar_match[] =
3756 3757 3758 3759 3760
{
	{
		.type = "network",
		.compatible = "gianfar",
	},
3761 3762 3763
	{
		.compatible = "fsl,etsec2",
	},
3764 3765
	{},
};
3766
MODULE_DEVICE_TABLE(of, gfar_match);
3767

L
Linus Torvalds 已提交
3768
/* Structure for a device driver */
3769
static struct platform_driver gfar_driver = {
3770 3771 3772 3773 3774
	.driver = {
		.name = "fsl-gianfar",
		.pm = GFAR_PM_OPS,
		.of_match_table = gfar_match,
	},
L
Linus Torvalds 已提交
3775 3776 3777 3778
	.probe = gfar_probe,
	.remove = gfar_remove,
};

3779
module_platform_driver(gfar_driver);