gianfar.c 93.8 KB
Newer Older
J
Jan Ceuleers 已提交
1
/* drivers/net/ethernet/freescale/gianfar.c
L
Linus Torvalds 已提交
2 3
 *
 * Gianfar Ethernet Driver
4 5
 * This driver is designed for the non-CPM ethernet controllers
 * on the 85xx and 83xx family of integrated processors
L
Linus Torvalds 已提交
6 7 8
 * Based on 8260_io/fcc_enet.c
 *
 * Author: Andy Fleming
9
 * Maintainer: Kumar Gala
10
 * Modifier: Sandeep Gopalpet <sandeep.kumar@freescale.com>
L
Linus Torvalds 已提交
11
 *
12
 * Copyright 2002-2009, 2011-2013 Freescale Semiconductor, Inc.
13
 * Copyright 2007 MontaVista Software, Inc.
L
Linus Torvalds 已提交
14 15 16 17 18 19 20 21 22 23 24 25 26
 *
 * This program is free software; you can redistribute  it and/or modify it
 * under  the terms of  the GNU General  Public License as published by the
 * Free Software Foundation;  either version 2 of the  License, or (at your
 * option) any later version.
 *
 *  Gianfar:  AKA Lambda Draconis, "Dragon"
 *  RA 11 31 24.2
 *  Dec +69 19 52
 *  V 3.84
 *  B-V +1.62
 *
 *  Theory of operation
27
 *
28 29
 *  The driver is initialized through of_device. Configuration information
 *  is therefore conveyed through an OF-style device tree.
L
Linus Torvalds 已提交
30 31 32
 *
 *  The Gianfar Ethernet Controller uses a ring of buffer
 *  descriptors.  The beginning is indicated by a register
33 34
 *  pointing to the physical address of the start of the ring.
 *  The end is determined by a "wrap" bit being set in the
L
Linus Torvalds 已提交
35 36 37
 *  last descriptor of the ring.
 *
 *  When a packet is received, the RXF bit in the
38
 *  IEVENT register is set, triggering an interrupt when the
L
Linus Torvalds 已提交
39 40 41
 *  corresponding bit in the IMASK register is also set (if
 *  interrupt coalescing is active, then the interrupt may not
 *  happen immediately, but will wait until either a set number
42
 *  of frames or amount of time have passed).  In NAPI, the
L
Linus Torvalds 已提交
43
 *  interrupt handler will signal there is work to be done, and
44
 *  exit. This method will start at the last known empty
45
 *  descriptor, and process every subsequent descriptor until there
L
Linus Torvalds 已提交
46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63
 *  are none left with data (NAPI will stop after a set number of
 *  packets to give time to other tasks, but will eventually
 *  process all the packets).  The data arrives inside a
 *  pre-allocated skb, and so after the skb is passed up to the
 *  stack, a new skb must be allocated, and the address field in
 *  the buffer descriptor must be updated to indicate this new
 *  skb.
 *
 *  When the kernel requests that a packet be transmitted, the
 *  driver starts where it left off last time, and points the
 *  descriptor at the buffer which was passed in.  The driver
 *  then informs the DMA engine that there are packets ready to
 *  be transmitted.  Once the controller is finished transmitting
 *  the packet, an interrupt may be triggered (under the same
 *  conditions as for reception, but depending on the TXF bit).
 *  The driver then cleans up the buffer.
 */

64 65 66
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
#define DEBUG

L
Linus Torvalds 已提交
67 68 69
#include <linux/kernel.h>
#include <linux/string.h>
#include <linux/errno.h>
70
#include <linux/unistd.h>
L
Linus Torvalds 已提交
71 72 73 74 75 76
#include <linux/slab.h>
#include <linux/interrupt.h>
#include <linux/delay.h>
#include <linux/netdevice.h>
#include <linux/etherdevice.h>
#include <linux/skbuff.h>
77
#include <linux/if_vlan.h>
L
Linus Torvalds 已提交
78 79
#include <linux/spinlock.h>
#include <linux/mm.h>
80 81
#include <linux/of_address.h>
#include <linux/of_irq.h>
82
#include <linux/of_mdio.h>
83
#include <linux/of_platform.h>
84 85 86
#include <linux/ip.h>
#include <linux/tcp.h>
#include <linux/udp.h>
K
Kumar Gala 已提交
87
#include <linux/in.h>
88
#include <linux/net_tstamp.h>
L
Linus Torvalds 已提交
89 90

#include <asm/io.h>
91
#ifdef CONFIG_PPC
92
#include <asm/reg.h>
93
#include <asm/mpc85xx.h>
94
#endif
L
Linus Torvalds 已提交
95 96 97 98 99
#include <asm/irq.h>
#include <asm/uaccess.h>
#include <linux/module.h>
#include <linux/dma-mapping.h>
#include <linux/crc32.h>
100 101
#include <linux/mii.h>
#include <linux/phy.h>
102 103
#include <linux/phy_fixed.h>
#include <linux/of.h>
104
#include <linux/of_net.h>
105 106
#include <linux/of_address.h>
#include <linux/of_irq.h>
L
Linus Torvalds 已提交
107 108 109 110 111

#include "gianfar.h"

#define TX_TIMEOUT      (1*HZ)

112
const char gfar_driver_version[] = "2.0";
L
Linus Torvalds 已提交
113 114 115

static int gfar_enet_open(struct net_device *dev);
static int gfar_start_xmit(struct sk_buff *skb, struct net_device *dev);
116
static void gfar_reset_task(struct work_struct *work);
L
Linus Torvalds 已提交
117 118
static void gfar_timeout(struct net_device *dev);
static int gfar_close(struct net_device *dev);
119 120
static void gfar_alloc_rx_buffs(struct gfar_priv_rx_q *rx_queue,
				int alloc_cnt);
L
Linus Torvalds 已提交
121 122
static int gfar_set_mac_address(struct net_device *dev);
static int gfar_change_mtu(struct net_device *dev, int new_mtu);
123 124 125
static irqreturn_t gfar_error(int irq, void *dev_id);
static irqreturn_t gfar_transmit(int irq, void *dev_id);
static irqreturn_t gfar_interrupt(int irq, void *dev_id);
L
Linus Torvalds 已提交
126
static void adjust_link(struct net_device *dev);
127
static noinline void gfar_update_link_state(struct gfar_private *priv);
L
Linus Torvalds 已提交
128
static int init_phy(struct net_device *dev);
129
static int gfar_probe(struct platform_device *ofdev);
130
static int gfar_remove(struct platform_device *ofdev);
131
static void free_skb_resources(struct gfar_private *priv);
L
Linus Torvalds 已提交
132 133
static void gfar_set_multi(struct net_device *dev);
static void gfar_set_hash_for_addr(struct net_device *dev, u8 *addr);
K
Kapil Juneja 已提交
134
static void gfar_configure_serdes(struct net_device *dev);
135 136 137 138
static int gfar_poll_rx(struct napi_struct *napi, int budget);
static int gfar_poll_tx(struct napi_struct *napi, int budget);
static int gfar_poll_rx_sq(struct napi_struct *napi, int budget);
static int gfar_poll_tx_sq(struct napi_struct *napi, int budget);
139 140 141
#ifdef CONFIG_NET_POLL_CONTROLLER
static void gfar_netpoll(struct net_device *dev);
#endif
142
int gfar_clean_rx_ring(struct gfar_priv_rx_q *rx_queue, int rx_work_limit);
C
Claudiu Manoil 已提交
143
static void gfar_clean_tx_ring(struct gfar_priv_tx_q *tx_queue);
144
static void gfar_process_frame(struct net_device *ndev, struct sk_buff *skb);
145
static void gfar_halt_nodisable(struct gfar_private *priv);
146
static void gfar_clear_exact_match(struct net_device *dev);
J
Joe Perches 已提交
147 148
static void gfar_set_mac_for_addr(struct net_device *dev, int num,
				  const u8 *addr);
149
static int gfar_ioctl(struct net_device *dev, struct ifreq *rq, int cmd);
L
Linus Torvalds 已提交
150 151 152 153 154

MODULE_AUTHOR("Freescale Semiconductor, Inc");
MODULE_DESCRIPTION("Gianfar Ethernet Driver");
MODULE_LICENSE("GPL");

155
static void gfar_init_rxbdp(struct gfar_priv_rx_q *rx_queue, struct rxbd8 *bdp,
156 157 158 159
			    dma_addr_t buf)
{
	u32 lstatus;

160
	bdp->bufPtr = cpu_to_be32(buf);
161 162

	lstatus = BD_LFLAG(RXBD_EMPTY | RXBD_INTERRUPT);
163
	if (bdp == rx_queue->rx_bd_base + rx_queue->rx_ring_size - 1)
164 165
		lstatus |= BD_LFLAG(RXBD_WRAP);

166
	gfar_wmb();
167

168
	bdp->lstatus = cpu_to_be32(lstatus);
169 170
}

171
static void gfar_init_bds(struct net_device *ndev)
172
{
173
	struct gfar_private *priv = netdev_priv(ndev);
174
	struct gfar __iomem *regs = priv->gfargrp[0].regs;
175 176
	struct gfar_priv_tx_q *tx_queue = NULL;
	struct gfar_priv_rx_q *rx_queue = NULL;
177
	struct txbd8 *txbdp;
178
	u32 __iomem *rfbptr;
179
	int i, j;
180

181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196
	for (i = 0; i < priv->num_tx_queues; i++) {
		tx_queue = priv->tx_queue[i];
		/* Initialize some variables in our dev structure */
		tx_queue->num_txbdfree = tx_queue->tx_ring_size;
		tx_queue->dirty_tx = tx_queue->tx_bd_base;
		tx_queue->cur_tx = tx_queue->tx_bd_base;
		tx_queue->skb_curtx = 0;
		tx_queue->skb_dirtytx = 0;

		/* Initialize Transmit Descriptor Ring */
		txbdp = tx_queue->tx_bd_base;
		for (j = 0; j < tx_queue->tx_ring_size; j++) {
			txbdp->lstatus = 0;
			txbdp->bufPtr = 0;
			txbdp++;
		}
197

198 199
		/* Set the last descriptor in the ring to indicate wrap */
		txbdp--;
200 201
		txbdp->status = cpu_to_be16(be16_to_cpu(txbdp->status) |
					    TXBD_WRAP);
202 203
	}

204
	rfbptr = &regs->rfbptr0;
205 206
	for (i = 0; i < priv->num_rx_queues; i++) {
		rx_queue = priv->rx_queue[i];
207

208 209
		rx_queue->next_to_clean = 0;
		rx_queue->next_to_use = 0;
210
		rx_queue->next_to_alloc = 0;
211

212 213 214 215
		/* make sure next_to_clean != next_to_use after this
		 * by leaving at least 1 unused descriptor
		 */
		gfar_alloc_rx_buffs(rx_queue, gfar_rxbd_unused(rx_queue));
216

217 218
		rx_queue->rfbptr = rfbptr;
		rfbptr += 2;
219 220 221 222 223
	}
}

static int gfar_alloc_skb_resources(struct net_device *ndev)
{
224
	void *vaddr;
225
	dma_addr_t addr;
226
	int i, j;
227
	struct gfar_private *priv = netdev_priv(ndev);
228
	struct device *dev = priv->dev;
229 230 231
	struct gfar_priv_tx_q *tx_queue = NULL;
	struct gfar_priv_rx_q *rx_queue = NULL;

232 233 234 235 236 237 238
	priv->total_tx_ring_size = 0;
	for (i = 0; i < priv->num_tx_queues; i++)
		priv->total_tx_ring_size += priv->tx_queue[i]->tx_ring_size;

	priv->total_rx_ring_size = 0;
	for (i = 0; i < priv->num_rx_queues; i++)
		priv->total_rx_ring_size += priv->rx_queue[i]->rx_ring_size;
239 240

	/* Allocate memory for the buffer descriptors */
241
	vaddr = dma_alloc_coherent(dev,
242 243 244 245 246 247
				   (priv->total_tx_ring_size *
				    sizeof(struct txbd8)) +
				   (priv->total_rx_ring_size *
				    sizeof(struct rxbd8)),
				   &addr, GFP_KERNEL);
	if (!vaddr)
248 249
		return -ENOMEM;

250 251
	for (i = 0; i < priv->num_tx_queues; i++) {
		tx_queue = priv->tx_queue[i];
252
		tx_queue->tx_bd_base = vaddr;
253 254 255
		tx_queue->tx_bd_dma_base = addr;
		tx_queue->dev = ndev;
		/* enet DMA only understands physical addresses */
256 257
		addr  += sizeof(struct txbd8) * tx_queue->tx_ring_size;
		vaddr += sizeof(struct txbd8) * tx_queue->tx_ring_size;
258
	}
259 260

	/* Start the rx descriptor ring where the tx ring leaves off */
261 262
	for (i = 0; i < priv->num_rx_queues; i++) {
		rx_queue = priv->rx_queue[i];
263
		rx_queue->rx_bd_base = vaddr;
264
		rx_queue->rx_bd_dma_base = addr;
265
		rx_queue->ndev = ndev;
266
		rx_queue->dev = dev;
267 268
		addr  += sizeof(struct rxbd8) * rx_queue->rx_ring_size;
		vaddr += sizeof(struct rxbd8) * rx_queue->rx_ring_size;
269
	}
270 271

	/* Setup the skbuff rings */
272 273
	for (i = 0; i < priv->num_tx_queues; i++) {
		tx_queue = priv->tx_queue[i];
274 275 276 277 278
		tx_queue->tx_skbuff =
			kmalloc_array(tx_queue->tx_ring_size,
				      sizeof(*tx_queue->tx_skbuff),
				      GFP_KERNEL);
		if (!tx_queue->tx_skbuff)
279
			goto cleanup;
280

281 282
		for (j = 0; j < tx_queue->tx_ring_size; j++)
			tx_queue->tx_skbuff[j] = NULL;
283
	}
284

285 286
	for (i = 0; i < priv->num_rx_queues; i++) {
		rx_queue = priv->rx_queue[i];
287 288 289 290
		rx_queue->rx_buff = kcalloc(rx_queue->rx_ring_size,
					    sizeof(*rx_queue->rx_buff),
					    GFP_KERNEL);
		if (!rx_queue->rx_buff)
291 292
			goto cleanup;
	}
293

294
	gfar_init_bds(ndev);
295 296 297 298 299 300 301 302

	return 0;

cleanup:
	free_skb_resources(priv);
	return -ENOMEM;
}

303 304
static void gfar_init_tx_rx_base(struct gfar_private *priv)
{
305
	struct gfar __iomem *regs = priv->gfargrp[0].regs;
306
	u32 __iomem *baddr;
307 308 309
	int i;

	baddr = &regs->tbase0;
310
	for (i = 0; i < priv->num_tx_queues; i++) {
311
		gfar_write(baddr, priv->tx_queue[i]->tx_bd_dma_base);
312
		baddr += 2;
313 314 315
	}

	baddr = &regs->rbase0;
316
	for (i = 0; i < priv->num_rx_queues; i++) {
317
		gfar_write(baddr, priv->rx_queue[i]->rx_bd_dma_base);
318
		baddr += 2;
319 320 321
	}
}

322 323 324 325 326 327 328 329 330 331 332 333 334 335
static void gfar_init_rqprm(struct gfar_private *priv)
{
	struct gfar __iomem *regs = priv->gfargrp[0].regs;
	u32 __iomem *baddr;
	int i;

	baddr = &regs->rqprm0;
	for (i = 0; i < priv->num_rx_queues; i++) {
		gfar_write(baddr, priv->rx_queue[i]->rx_ring_size |
			   (DEFAULT_RX_LFC_THR << FBTHR_SHIFT));
		baddr++;
	}
}

336
static void gfar_rx_offload_en(struct gfar_private *priv)
337
{
338 339 340
	/* set this when rx hw offload (TOE) functions are being used */
	priv->uses_rxfcb = 0;

341 342 343
	if (priv->ndev->features & (NETIF_F_RXCSUM | NETIF_F_HW_VLAN_CTAG_RX))
		priv->uses_rxfcb = 1;

344
	if (priv->hwts_rx_en || priv->rx_filer_enable)
345 346 347 348 349 350 351 352
		priv->uses_rxfcb = 1;
}

static void gfar_mac_rx_config(struct gfar_private *priv)
{
	struct gfar __iomem *regs = priv->gfargrp[0].regs;
	u32 rctrl = 0;

S
Sandeep Gopalpet 已提交
353
	if (priv->rx_filer_enable) {
354
		rctrl |= RCTRL_FILREN | RCTRL_PRSDEP_INIT;
S
Sandeep Gopalpet 已提交
355
		/* Program the RIR0 reg with the required distribution */
356 357 358 359
		if (priv->poll_mode == GFAR_SQ_POLLING)
			gfar_write(&regs->rir0, DEFAULT_2RXQ_RIR0);
		else /* GFAR_MQ_POLLING */
			gfar_write(&regs->rir0, DEFAULT_8RXQ_RIR0);
S
Sandeep Gopalpet 已提交
360
	}
361

362
	/* Restore PROMISC mode */
363
	if (priv->ndev->flags & IFF_PROMISC)
364 365
		rctrl |= RCTRL_PROM;

366
	if (priv->ndev->features & NETIF_F_RXCSUM)
367 368
		rctrl |= RCTRL_CHECKSUMMING;

369 370
	if (priv->extended_hash)
		rctrl |= RCTRL_EXTHASH | RCTRL_EMEN;
371 372 373 374 375 376

	if (priv->padding) {
		rctrl &= ~RCTRL_PAL_MASK;
		rctrl |= RCTRL_PADDING(priv->padding);
	}

377
	/* Enable HW time stamping if requested from user space */
378
	if (priv->hwts_rx_en)
379 380
		rctrl |= RCTRL_PRSDEP_INIT | RCTRL_TS_ENABLE;

381
	if (priv->ndev->features & NETIF_F_HW_VLAN_CTAG_RX)
382
		rctrl |= RCTRL_VLEX | RCTRL_PRSDEP_INIT;
383

384 385 386 387 388 389 390
	/* Clear the LFC bit */
	gfar_write(&regs->rctrl, rctrl);
	/* Init flow control threshold values */
	gfar_init_rqprm(priv);
	gfar_write(&regs->ptv, DEFAULT_LFC_PTVVAL);
	rctrl |= RCTRL_LFC;

391 392
	/* Init rctrl based on our settings */
	gfar_write(&regs->rctrl, rctrl);
393
}
394

395 396 397 398 399 400
static void gfar_mac_tx_config(struct gfar_private *priv)
{
	struct gfar __iomem *regs = priv->gfargrp[0].regs;
	u32 tctrl = 0;

	if (priv->ndev->features & NETIF_F_IP_CSUM)
401 402
		tctrl |= TCTRL_INIT_CSUM;

403 404 405 406 407 408 409
	if (priv->prio_sched_en)
		tctrl |= TCTRL_TXSCHED_PRIO;
	else {
		tctrl |= TCTRL_TXSCHED_WRRS;
		gfar_write(&regs->tr03wt, DEFAULT_WRRS_WEIGHT);
		gfar_write(&regs->tr47wt, DEFAULT_WRRS_WEIGHT);
	}
410

411 412 413
	if (priv->ndev->features & NETIF_F_HW_VLAN_CTAG_TX)
		tctrl |= TCTRL_VLINS;

414 415 416
	gfar_write(&regs->tctrl, tctrl);
}

417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457
static void gfar_configure_coalescing(struct gfar_private *priv,
			       unsigned long tx_mask, unsigned long rx_mask)
{
	struct gfar __iomem *regs = priv->gfargrp[0].regs;
	u32 __iomem *baddr;

	if (priv->mode == MQ_MG_MODE) {
		int i = 0;

		baddr = &regs->txic0;
		for_each_set_bit(i, &tx_mask, priv->num_tx_queues) {
			gfar_write(baddr + i, 0);
			if (likely(priv->tx_queue[i]->txcoalescing))
				gfar_write(baddr + i, priv->tx_queue[i]->txic);
		}

		baddr = &regs->rxic0;
		for_each_set_bit(i, &rx_mask, priv->num_rx_queues) {
			gfar_write(baddr + i, 0);
			if (likely(priv->rx_queue[i]->rxcoalescing))
				gfar_write(baddr + i, priv->rx_queue[i]->rxic);
		}
	} else {
		/* Backward compatible case -- even if we enable
		 * multiple queues, there's only single reg to program
		 */
		gfar_write(&regs->txic, 0);
		if (likely(priv->tx_queue[0]->txcoalescing))
			gfar_write(&regs->txic, priv->tx_queue[0]->txic);

		gfar_write(&regs->rxic, 0);
		if (unlikely(priv->rx_queue[0]->rxcoalescing))
			gfar_write(&regs->rxic, priv->rx_queue[0]->rxic);
	}
}

void gfar_configure_coalescing_all(struct gfar_private *priv)
{
	gfar_configure_coalescing(priv, 0xFF, 0xFF);
}

S
Sandeep Gopalpet 已提交
458 459 460 461 462
static struct net_device_stats *gfar_get_stats(struct net_device *dev)
{
	struct gfar_private *priv = netdev_priv(dev);
	unsigned long rx_packets = 0, rx_bytes = 0, rx_dropped = 0;
	unsigned long tx_packets = 0, tx_bytes = 0;
463
	int i;
S
Sandeep Gopalpet 已提交
464 465 466

	for (i = 0; i < priv->num_rx_queues; i++) {
		rx_packets += priv->rx_queue[i]->stats.rx_packets;
467
		rx_bytes   += priv->rx_queue[i]->stats.rx_bytes;
S
Sandeep Gopalpet 已提交
468 469 470 471
		rx_dropped += priv->rx_queue[i]->stats.rx_dropped;
	}

	dev->stats.rx_packets = rx_packets;
472
	dev->stats.rx_bytes   = rx_bytes;
S
Sandeep Gopalpet 已提交
473 474 475
	dev->stats.rx_dropped = rx_dropped;

	for (i = 0; i < priv->num_tx_queues; i++) {
E
Eric Dumazet 已提交
476 477
		tx_bytes += priv->tx_queue[i]->stats.tx_bytes;
		tx_packets += priv->tx_queue[i]->stats.tx_packets;
S
Sandeep Gopalpet 已提交
478 479
	}

480
	dev->stats.tx_bytes   = tx_bytes;
S
Sandeep Gopalpet 已提交
481 482 483 484 485
	dev->stats.tx_packets = tx_packets;

	return &dev->stats;
}

486 487 488 489 490 491 492 493 494
static int gfar_set_mac_addr(struct net_device *dev, void *p)
{
	eth_mac_addr(dev, p);

	gfar_set_mac_for_addr(dev, 0, dev->dev_addr);

	return 0;
}

495 496 497 498 499
static const struct net_device_ops gfar_netdev_ops = {
	.ndo_open = gfar_enet_open,
	.ndo_start_xmit = gfar_start_xmit,
	.ndo_stop = gfar_close,
	.ndo_change_mtu = gfar_change_mtu,
500
	.ndo_set_features = gfar_set_features,
501
	.ndo_set_rx_mode = gfar_set_multi,
502 503
	.ndo_tx_timeout = gfar_timeout,
	.ndo_do_ioctl = gfar_ioctl,
S
Sandeep Gopalpet 已提交
504
	.ndo_get_stats = gfar_get_stats,
505
	.ndo_set_mac_address = gfar_set_mac_addr,
506
	.ndo_validate_addr = eth_validate_addr,
507 508 509 510 511
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller = gfar_netpoll,
#endif
};

512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534
static void gfar_ints_disable(struct gfar_private *priv)
{
	int i;
	for (i = 0; i < priv->num_grps; i++) {
		struct gfar __iomem *regs = priv->gfargrp[i].regs;
		/* Clear IEVENT */
		gfar_write(&regs->ievent, IEVENT_INIT_CLEAR);

		/* Initialize IMASK */
		gfar_write(&regs->imask, IMASK_INIT_CLEAR);
	}
}

static void gfar_ints_enable(struct gfar_private *priv)
{
	int i;
	for (i = 0; i < priv->num_grps; i++) {
		struct gfar __iomem *regs = priv->gfargrp[i].regs;
		/* Unmask the interrupts we look for */
		gfar_write(&regs->imask, IMASK_DEFAULT);
	}
}

535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563
static int gfar_alloc_tx_queues(struct gfar_private *priv)
{
	int i;

	for (i = 0; i < priv->num_tx_queues; i++) {
		priv->tx_queue[i] = kzalloc(sizeof(struct gfar_priv_tx_q),
					    GFP_KERNEL);
		if (!priv->tx_queue[i])
			return -ENOMEM;

		priv->tx_queue[i]->tx_skbuff = NULL;
		priv->tx_queue[i]->qindex = i;
		priv->tx_queue[i]->dev = priv->ndev;
		spin_lock_init(&(priv->tx_queue[i]->txlock));
	}
	return 0;
}

static int gfar_alloc_rx_queues(struct gfar_private *priv)
{
	int i;

	for (i = 0; i < priv->num_rx_queues; i++) {
		priv->rx_queue[i] = kzalloc(sizeof(struct gfar_priv_rx_q),
					    GFP_KERNEL);
		if (!priv->rx_queue[i])
			return -ENOMEM;

		priv->rx_queue[i]->qindex = i;
564
		priv->rx_queue[i]->ndev = priv->ndev;
565 566 567 568 569
	}
	return 0;
}

static void gfar_free_tx_queues(struct gfar_private *priv)
570
{
571
	int i;
572 573 574 575 576

	for (i = 0; i < priv->num_tx_queues; i++)
		kfree(priv->tx_queue[i]);
}

577
static void gfar_free_rx_queues(struct gfar_private *priv)
578
{
579
	int i;
580 581 582 583 584

	for (i = 0; i < priv->num_rx_queues; i++)
		kfree(priv->rx_queue[i]);
}

585 586
static void unmap_group_regs(struct gfar_private *priv)
{
587
	int i;
588 589 590 591 592 593

	for (i = 0; i < MAXGROUPS; i++)
		if (priv->gfargrp[i].regs)
			iounmap(priv->gfargrp[i].regs);
}

594 595 596 597 598 599 600 601 602 603 604 605 606
static void free_gfar_dev(struct gfar_private *priv)
{
	int i, j;

	for (i = 0; i < priv->num_grps; i++)
		for (j = 0; j < GFAR_NUM_IRQS; j++) {
			kfree(priv->gfargrp[i].irqinfo[j]);
			priv->gfargrp[i].irqinfo[j] = NULL;
		}

	free_netdev(priv->ndev);
}

607 608
static void disable_napi(struct gfar_private *priv)
{
609
	int i;
610

611 612 613 614
	for (i = 0; i < priv->num_grps; i++) {
		napi_disable(&priv->gfargrp[i].napi_rx);
		napi_disable(&priv->gfargrp[i].napi_tx);
	}
615 616 617 618
}

static void enable_napi(struct gfar_private *priv)
{
619
	int i;
620

621 622 623 624
	for (i = 0; i < priv->num_grps; i++) {
		napi_enable(&priv->gfargrp[i].napi_rx);
		napi_enable(&priv->gfargrp[i].napi_tx);
	}
625 626 627
}

static int gfar_parse_group(struct device_node *np,
628
			    struct gfar_private *priv, const char *model)
629
{
630
	struct gfar_priv_grp *grp = &priv->gfargrp[priv->num_grps];
631 632
	int i;

633 634 635 636
	for (i = 0; i < GFAR_NUM_IRQS; i++) {
		grp->irqinfo[i] = kzalloc(sizeof(struct gfar_irqinfo),
					  GFP_KERNEL);
		if (!grp->irqinfo[i])
637 638
			return -ENOMEM;
	}
639

640 641
	grp->regs = of_iomap(np, 0);
	if (!grp->regs)
642 643
		return -ENOMEM;

644
	gfar_irq(grp, TX)->irq = irq_of_parse_and_map(np, 0);
645 646 647

	/* If we aren't the FEC we have multiple interrupts */
	if (model && strcasecmp(model, "FEC")) {
648 649 650 651 652
		gfar_irq(grp, RX)->irq = irq_of_parse_and_map(np, 1);
		gfar_irq(grp, ER)->irq = irq_of_parse_and_map(np, 2);
		if (gfar_irq(grp, TX)->irq == NO_IRQ ||
		    gfar_irq(grp, RX)->irq == NO_IRQ ||
		    gfar_irq(grp, ER)->irq == NO_IRQ)
653 654 655
			return -EINVAL;
	}

656 657
	grp->priv = priv;
	spin_lock_init(&grp->grplock);
658
	if (priv->mode == MQ_MG_MODE) {
659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675
		u32 rxq_mask, txq_mask;
		int ret;

		grp->rx_bit_map = (DEFAULT_MAPPING >> priv->num_grps);
		grp->tx_bit_map = (DEFAULT_MAPPING >> priv->num_grps);

		ret = of_property_read_u32(np, "fsl,rx-bit-map", &rxq_mask);
		if (!ret) {
			grp->rx_bit_map = rxq_mask ?
			rxq_mask : (DEFAULT_MAPPING >> priv->num_grps);
		}

		ret = of_property_read_u32(np, "fsl,tx-bit-map", &txq_mask);
		if (!ret) {
			grp->tx_bit_map = txq_mask ?
			txq_mask : (DEFAULT_MAPPING >> priv->num_grps);
		}
676 677 678 679 680 681

		if (priv->poll_mode == GFAR_SQ_POLLING) {
			/* One Q per interrupt group: Q0 to G0, Q1 to G1 */
			grp->rx_bit_map = (DEFAULT_MAPPING >> priv->num_grps);
			grp->tx_bit_map = (DEFAULT_MAPPING >> priv->num_grps);
		}
682
	} else {
683 684
		grp->rx_bit_map = 0xFF;
		grp->tx_bit_map = 0xFF;
685
	}
686 687 688 689 690 691 692 693 694 695 696

	/* bit_map's MSB is q0 (from q0 to q7) but, for_each_set_bit parses
	 * right to left, so we need to revert the 8 bits to get the q index
	 */
	grp->rx_bit_map = bitrev8(grp->rx_bit_map);
	grp->tx_bit_map = bitrev8(grp->tx_bit_map);

	/* Calculate RSTAT, TSTAT, RQUEUE and TQUEUE values,
	 * also assign queues to groups
	 */
	for_each_set_bit(i, &grp->rx_bit_map, priv->num_rx_queues) {
697 698
		if (!grp->rx_queue)
			grp->rx_queue = priv->rx_queue[i];
699 700 701 702 703 704 705
		grp->num_rx_queues++;
		grp->rstat |= (RSTAT_CLEAR_RHALT >> i);
		priv->rqueue |= ((RQUEUE_EN0 | RQUEUE_EX0) >> i);
		priv->rx_queue[i]->grp = grp;
	}

	for_each_set_bit(i, &grp->tx_bit_map, priv->num_tx_queues) {
706 707
		if (!grp->tx_queue)
			grp->tx_queue = priv->tx_queue[i];
708 709 710 711 712 713
		grp->num_tx_queues++;
		grp->tstat |= (TSTAT_CLEAR_THALT >> i);
		priv->tqueue |= (TQUEUE_EN0 >> i);
		priv->tx_queue[i]->grp = grp;
	}

714 715 716 717 718
	priv->num_grps++;

	return 0;
}

719 720 721 722 723 724 725 726 727 728 729 730
static int gfar_of_group_count(struct device_node *np)
{
	struct device_node *child;
	int num = 0;

	for_each_available_child_of_node(np, child)
		if (!of_node_cmp(child->name, "queue-group"))
			num++;

	return num;
}

731
static int gfar_of_init(struct platform_device *ofdev, struct net_device **pdev)
732 733 734 735
{
	const char *model;
	const char *ctype;
	const void *mac_addr;
736 737 738
	int err = 0, i;
	struct net_device *dev = NULL;
	struct gfar_private *priv = NULL;
739
	struct device_node *np = ofdev->dev.of_node;
740
	struct device_node *child = NULL;
741 742 743
	struct property *stash;
	u32 stash_len = 0;
	u32 stash_idx = 0;
744
	unsigned int num_tx_qs, num_rx_qs;
745
	unsigned short mode, poll_mode;
746

747
	if (!np)
748 749
		return -ENODEV;

750 751 752 753 754 755 756 757 758
	if (of_device_is_compatible(np, "fsl,etsec2")) {
		mode = MQ_MG_MODE;
		poll_mode = GFAR_SQ_POLLING;
	} else {
		mode = SQ_SG_MODE;
		poll_mode = GFAR_SQ_POLLING;
	}

	if (mode == SQ_SG_MODE) {
759 760 761
		num_tx_qs = 1;
		num_rx_qs = 1;
	} else { /* MQ_MG_MODE */
762
		/* get the actual number of supported groups */
763
		unsigned int num_grps = gfar_of_group_count(np);
764 765 766 767 768 769 770 771

		if (num_grps == 0 || num_grps > MAXGROUPS) {
			dev_err(&ofdev->dev, "Invalid # of int groups(%d)\n",
				num_grps);
			pr_err("Cannot do alloc_etherdev, aborting\n");
			return -EINVAL;
		}

772
		if (poll_mode == GFAR_SQ_POLLING) {
773 774
			num_tx_qs = num_grps; /* one txq per int group */
			num_rx_qs = num_grps; /* one rxq per int group */
775
		} else { /* GFAR_MQ_POLLING */
776 777 778 779 780 781 782 783 784 785 786
			u32 tx_queues, rx_queues;
			int ret;

			/* parse the num of HW tx and rx queues */
			ret = of_property_read_u32(np, "fsl,num_tx_queues",
						   &tx_queues);
			num_tx_qs = ret ? 1 : tx_queues;

			ret = of_property_read_u32(np, "fsl,num_rx_queues",
						   &rx_queues);
			num_rx_qs = ret ? 1 : rx_queues;
787 788
		}
	}
789 790

	if (num_tx_qs > MAX_TX_QS) {
791 792 793
		pr_err("num_tx_qs(=%d) greater than MAX_TX_QS(=%d)\n",
		       num_tx_qs, MAX_TX_QS);
		pr_err("Cannot do alloc_etherdev, aborting\n");
794 795 796 797
		return -EINVAL;
	}

	if (num_rx_qs > MAX_RX_QS) {
798 799 800
		pr_err("num_rx_qs(=%d) greater than MAX_RX_QS(=%d)\n",
		       num_rx_qs, MAX_RX_QS);
		pr_err("Cannot do alloc_etherdev, aborting\n");
801 802 803 804 805 806 807 808 809 810 811
		return -EINVAL;
	}

	*pdev = alloc_etherdev_mq(sizeof(*priv), num_tx_qs);
	dev = *pdev;
	if (NULL == dev)
		return -ENOMEM;

	priv = netdev_priv(dev);
	priv->ndev = dev;

812 813 814
	priv->mode = mode;
	priv->poll_mode = poll_mode;

815
	priv->num_tx_queues = num_tx_qs;
816
	netif_set_real_num_rx_queues(dev, num_rx_qs);
817
	priv->num_rx_queues = num_rx_qs;
818 819 820 821 822 823 824 825

	err = gfar_alloc_tx_queues(priv);
	if (err)
		goto tx_alloc_failed;

	err = gfar_alloc_rx_queues(priv);
	if (err)
		goto rx_alloc_failed;
826

827 828 829 830 831 832
	err = of_property_read_string(np, "model", &model);
	if (err) {
		pr_err("Device model property missing, aborting\n");
		goto rx_alloc_failed;
	}

J
Jan Ceuleers 已提交
833
	/* Init Rx queue filer rule set linked list */
S
Sebastian Poehn 已提交
834 835 836 837
	INIT_LIST_HEAD(&priv->rx_list.list);
	priv->rx_list.count = 0;
	mutex_init(&priv->rx_queue_access);

838 839
	for (i = 0; i < MAXGROUPS; i++)
		priv->gfargrp[i].regs = NULL;
840

841
	/* Parse and initialize group specific information */
842
	if (priv->mode == MQ_MG_MODE) {
843 844 845 846
		for_each_available_child_of_node(np, child) {
			if (of_node_cmp(child->name, "queue-group"))
				continue;

847 848 849
			err = gfar_parse_group(child, priv, model);
			if (err)
				goto err_grp_init;
850
		}
851
	} else { /* SQ_SG_MODE */
852
		err = gfar_parse_group(np, priv, model);
853
		if (err)
854
			goto err_grp_init;
855 856
	}

857
	stash = of_find_property(np, "bd-stash", NULL);
A
Andy Fleming 已提交
858

859
	if (stash) {
A
Andy Fleming 已提交
860 861 862 863
		priv->device_flags |= FSL_GIANFAR_DEV_HAS_BD_STASHING;
		priv->bd_stash_en = 1;
	}

864
	err = of_property_read_u32(np, "rx-stash-len", &stash_len);
A
Andy Fleming 已提交
865

866 867
	if (err == 0)
		priv->rx_stash_size = stash_len;
A
Andy Fleming 已提交
868

869
	err = of_property_read_u32(np, "rx-stash-idx", &stash_idx);
A
Andy Fleming 已提交
870

871 872
	if (err == 0)
		priv->rx_stash_index = stash_idx;
A
Andy Fleming 已提交
873 874 875 876

	if (stash_len || stash_idx)
		priv->device_flags |= FSL_GIANFAR_DEV_HAS_BUF_STASHING;

877
	mac_addr = of_get_mac_address(np);
878

879
	if (mac_addr)
880
		memcpy(dev->dev_addr, mac_addr, ETH_ALEN);
881 882

	if (model && !strcasecmp(model, "TSEC"))
883
		priv->device_flags |= FSL_GIANFAR_DEV_HAS_GIGABIT |
884 885 886 887
				     FSL_GIANFAR_DEV_HAS_COALESCE |
				     FSL_GIANFAR_DEV_HAS_RMON |
				     FSL_GIANFAR_DEV_HAS_MULTI_INTR;

888
	if (model && !strcasecmp(model, "eTSEC"))
889
		priv->device_flags |= FSL_GIANFAR_DEV_HAS_GIGABIT |
890 891 892 893 894 895 896 897
				     FSL_GIANFAR_DEV_HAS_COALESCE |
				     FSL_GIANFAR_DEV_HAS_RMON |
				     FSL_GIANFAR_DEV_HAS_MULTI_INTR |
				     FSL_GIANFAR_DEV_HAS_CSUM |
				     FSL_GIANFAR_DEV_HAS_VLAN |
				     FSL_GIANFAR_DEV_HAS_MAGIC_PACKET |
				     FSL_GIANFAR_DEV_HAS_EXTENDED_HASH |
				     FSL_GIANFAR_DEV_HAS_TIMER;
898

899
	err = of_property_read_string(np, "phy-connection-type", &ctype);
900 901

	/* We only care about rgmii-id.  The rest are autodetected */
902
	if (err == 0 && !strcmp(ctype, "rgmii-id"))
903 904 905 906
		priv->interface = PHY_INTERFACE_MODE_RGMII_ID;
	else
		priv->interface = PHY_INTERFACE_MODE_MII;

907
	if (of_find_property(np, "fsl,magic-packet", NULL))
908 909
		priv->device_flags |= FSL_GIANFAR_DEV_HAS_MAGIC_PACKET;

910
	priv->phy_node = of_parse_phandle(np, "phy-handle", 0);
911

912 913 914
	/* In the case of a fixed PHY, the DT node associated
	 * to the PHY is the Ethernet MAC DT node.
	 */
915
	if (!priv->phy_node && of_phy_is_fixed_link(np)) {
916 917 918 919
		err = of_phy_register_fixed_link(np);
		if (err)
			goto err_grp_init;

920
		priv->phy_node = of_node_get(np);
921 922
	}

923
	/* Find the TBI PHY.  If it's not there, we don't support SGMII */
924
	priv->tbi_node = of_parse_phandle(np, "tbi-handle", 0);
925 926 927

	return 0;

928 929
err_grp_init:
	unmap_group_regs(priv);
930 931 932 933
rx_alloc_failed:
	gfar_free_rx_queues(priv);
tx_alloc_failed:
	gfar_free_tx_queues(priv);
934
	free_gfar_dev(priv);
935 936 937
	return err;
}

938
static int gfar_hwtstamp_set(struct net_device *netdev, struct ifreq *ifr)
939 940 941 942 943 944 945 946 947 948 949
{
	struct hwtstamp_config config;
	struct gfar_private *priv = netdev_priv(netdev);

	if (copy_from_user(&config, ifr->ifr_data, sizeof(config)))
		return -EFAULT;

	/* reserved for future extensions */
	if (config.flags)
		return -EINVAL;

950 951 952 953 954 955 956 957 958 959
	switch (config.tx_type) {
	case HWTSTAMP_TX_OFF:
		priv->hwts_tx_en = 0;
		break;
	case HWTSTAMP_TX_ON:
		if (!(priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER))
			return -ERANGE;
		priv->hwts_tx_en = 1;
		break;
	default:
960
		return -ERANGE;
961
	}
962 963 964

	switch (config.rx_filter) {
	case HWTSTAMP_FILTER_NONE:
965 966
		if (priv->hwts_rx_en) {
			priv->hwts_rx_en = 0;
967
			reset_gfar(netdev);
968
		}
969 970 971 972
		break;
	default:
		if (!(priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER))
			return -ERANGE;
973 974
		if (!priv->hwts_rx_en) {
			priv->hwts_rx_en = 1;
975
			reset_gfar(netdev);
976
		}
977 978 979 980 981 982 983 984
		config.rx_filter = HWTSTAMP_FILTER_ALL;
		break;
	}

	return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ?
		-EFAULT : 0;
}

985 986 987 988 989 990 991 992 993 994 995 996 997 998
static int gfar_hwtstamp_get(struct net_device *netdev, struct ifreq *ifr)
{
	struct hwtstamp_config config;
	struct gfar_private *priv = netdev_priv(netdev);

	config.flags = 0;
	config.tx_type = priv->hwts_tx_en ? HWTSTAMP_TX_ON : HWTSTAMP_TX_OFF;
	config.rx_filter = (priv->hwts_rx_en ?
			    HWTSTAMP_FILTER_ALL : HWTSTAMP_FILTER_NONE);

	return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ?
		-EFAULT : 0;
}

999 1000 1001 1002 1003 1004 1005
static int gfar_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
{
	struct gfar_private *priv = netdev_priv(dev);

	if (!netif_running(dev))
		return -EINVAL;

1006
	if (cmd == SIOCSHWTSTAMP)
1007 1008 1009
		return gfar_hwtstamp_set(dev, rq);
	if (cmd == SIOCGHWTSTAMP)
		return gfar_hwtstamp_get(dev, rq);
1010

1011 1012 1013
	if (!priv->phydev)
		return -ENODEV;

1014
	return phy_mii_ioctl(priv->phydev, rq, cmd);
1015 1016
}

1017 1018
static u32 cluster_entry_per_class(struct gfar_private *priv, u32 rqfar,
				   u32 class)
1019 1020 1021 1022 1023 1024
{
	u32 rqfpr = FPR_FILER_MASK;
	u32 rqfcr = 0x0;

	rqfar--;
	rqfcr = RQFCR_CLE | RQFCR_PID_MASK | RQFCR_CMP_EXACT;
W
Wu Jiajun-B06378 已提交
1025 1026
	priv->ftp_rqfpr[rqfar] = rqfpr;
	priv->ftp_rqfcr[rqfar] = rqfcr;
1027 1028 1029 1030
	gfar_write_filer(priv, rqfar, rqfcr, rqfpr);

	rqfar--;
	rqfcr = RQFCR_CMP_NOMATCH;
W
Wu Jiajun-B06378 已提交
1031 1032
	priv->ftp_rqfpr[rqfar] = rqfpr;
	priv->ftp_rqfcr[rqfar] = rqfcr;
1033 1034 1035 1036 1037
	gfar_write_filer(priv, rqfar, rqfcr, rqfpr);

	rqfar--;
	rqfcr = RQFCR_CMP_EXACT | RQFCR_PID_PARSE | RQFCR_CLE | RQFCR_AND;
	rqfpr = class;
W
Wu Jiajun-B06378 已提交
1038 1039
	priv->ftp_rqfcr[rqfar] = rqfcr;
	priv->ftp_rqfpr[rqfar] = rqfpr;
1040 1041 1042 1043 1044
	gfar_write_filer(priv, rqfar, rqfcr, rqfpr);

	rqfar--;
	rqfcr = RQFCR_CMP_EXACT | RQFCR_PID_MASK | RQFCR_AND;
	rqfpr = class;
W
Wu Jiajun-B06378 已提交
1045 1046
	priv->ftp_rqfcr[rqfar] = rqfcr;
	priv->ftp_rqfpr[rqfar] = rqfpr;
1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060
	gfar_write_filer(priv, rqfar, rqfcr, rqfpr);

	return rqfar;
}

static void gfar_init_filer_table(struct gfar_private *priv)
{
	int i = 0x0;
	u32 rqfar = MAX_FILER_IDX;
	u32 rqfcr = 0x0;
	u32 rqfpr = FPR_FILER_MASK;

	/* Default rule */
	rqfcr = RQFCR_CMP_MATCH;
W
Wu Jiajun-B06378 已提交
1061 1062
	priv->ftp_rqfcr[rqfar] = rqfcr;
	priv->ftp_rqfpr[rqfar] = rqfpr;
1063 1064 1065 1066 1067 1068 1069 1070 1071
	gfar_write_filer(priv, rqfar, rqfcr, rqfpr);

	rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV6);
	rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV6 | RQFPR_UDP);
	rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV6 | RQFPR_TCP);
	rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV4);
	rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV4 | RQFPR_UDP);
	rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV4 | RQFPR_TCP);

U
Uwe Kleine-König 已提交
1072
	/* cur_filer_idx indicated the first non-masked rule */
1073 1074 1075 1076 1077
	priv->cur_filer_idx = rqfar;

	/* Rest are masked rules */
	rqfcr = RQFCR_CMP_NOMATCH;
	for (i = 0; i < rqfar; i++) {
W
Wu Jiajun-B06378 已提交
1078 1079
		priv->ftp_rqfcr[i] = rqfcr;
		priv->ftp_rqfpr[i] = rqfpr;
1080 1081 1082 1083
		gfar_write_filer(priv, i, rqfcr, rqfpr);
	}
}

1084
#ifdef CONFIG_PPC
1085
static void __gfar_detect_errata_83xx(struct gfar_private *priv)
1086 1087 1088 1089 1090 1091 1092 1093
{
	unsigned int pvr = mfspr(SPRN_PVR);
	unsigned int svr = mfspr(SPRN_SVR);
	unsigned int mod = (svr >> 16) & 0xfff6; /* w/o E suffix */
	unsigned int rev = svr & 0xffff;

	/* MPC8313 Rev 2.0 and higher; All MPC837x */
	if ((pvr == 0x80850010 && mod == 0x80b0 && rev >= 0x0020) ||
1094
	    (pvr == 0x80861010 && (mod & 0xfff9) == 0x80c0))
1095 1096
		priv->errata |= GFAR_ERRATA_74;

1097 1098
	/* MPC8313 and MPC837x all rev */
	if ((pvr == 0x80850010 && mod == 0x80b0) ||
1099
	    (pvr == 0x80861010 && (mod & 0xfff9) == 0x80c0))
1100 1101
		priv->errata |= GFAR_ERRATA_76;

1102 1103 1104 1105 1106 1107 1108 1109 1110 1111
	/* MPC8313 Rev < 2.0 */
	if (pvr == 0x80850010 && mod == 0x80b0 && rev < 0x0020)
		priv->errata |= GFAR_ERRATA_12;
}

static void __gfar_detect_errata_85xx(struct gfar_private *priv)
{
	unsigned int svr = mfspr(SPRN_SVR);

	if ((SVR_SOC_VER(svr) == SVR_8548) && (SVR_REV(svr) == 0x20))
1112
		priv->errata |= GFAR_ERRATA_12;
1113 1114 1115
	if (((SVR_SOC_VER(svr) == SVR_P2020) && (SVR_REV(svr) < 0x20)) ||
	    ((SVR_SOC_VER(svr) == SVR_P2010) && (SVR_REV(svr) < 0x20)))
		priv->errata |= GFAR_ERRATA_76; /* aka eTSEC 20 */
1116
}
1117
#endif
1118 1119 1120 1121 1122 1123 1124 1125

static void gfar_detect_errata(struct gfar_private *priv)
{
	struct device *dev = &priv->ofdev->dev;

	/* no plans to fix */
	priv->errata |= GFAR_ERRATA_A002;

1126
#ifdef CONFIG_PPC
1127 1128 1129 1130
	if (pvr_version_is(PVR_VER_E500V1) || pvr_version_is(PVR_VER_E500V2))
		__gfar_detect_errata_85xx(priv);
	else /* non-mpc85xx parts, i.e. e300 core based */
		__gfar_detect_errata_83xx(priv);
1131
#endif
1132

1133 1134 1135 1136 1137
	if (priv->errata)
		dev_info(dev, "enabled errata workarounds, flags: 0x%x\n",
			 priv->errata);
}

1138
void gfar_mac_reset(struct gfar_private *priv)
1139 1140
{
	struct gfar __iomem *regs = priv->gfargrp[0].regs;
1141
	u32 tempval;
1142 1143 1144 1145 1146

	/* Reset MAC layer */
	gfar_write(&regs->maccfg1, MACCFG1_SOFT_RESET);

	/* We need to delay at least 3 TX clocks */
1147
	udelay(3);
1148 1149 1150 1151 1152 1153

	/* the soft reset bit is not self-resetting, so we need to
	 * clear it before resuming normal operation
	 */
	gfar_write(&regs->maccfg1, 0);

1154 1155
	udelay(3);

1156
	gfar_rx_offload_en(priv);
1157 1158

	/* Initialize the max receive frame/buffer lengths */
1159 1160
	gfar_write(&regs->maxfrm, GFAR_JUMBO_FRAME_SIZE);
	gfar_write(&regs->mrblr, GFAR_RXB_SIZE);
1161 1162 1163 1164

	/* Initialize the Minimum Frame Length Register */
	gfar_write(&regs->minflr, MINFLR_INIT_SETTINGS);

1165 1166
	/* Initialize MACCFG2. */
	tempval = MACCFG2_INIT_SETTINGS;
1167

1168 1169 1170
	/* eTSEC74 erratum: Rx frames of length MAXFRM or MAXFRM-1
	 * are marked as truncated.  Avoid this by MACCFG2[Huge Frame]=1,
	 * and by checking RxBD[LG] and discarding larger than MAXFRM.
1171
	 */
1172
	if (gfar_has_errata(priv, GFAR_ERRATA_74))
1173
		tempval |= MACCFG2_HUGEFRAME | MACCFG2_LENGTHCHECK;
1174

1175 1176
	gfar_write(&regs->maccfg2, tempval);

1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234
	/* Clear mac addr hash registers */
	gfar_write(&regs->igaddr0, 0);
	gfar_write(&regs->igaddr1, 0);
	gfar_write(&regs->igaddr2, 0);
	gfar_write(&regs->igaddr3, 0);
	gfar_write(&regs->igaddr4, 0);
	gfar_write(&regs->igaddr5, 0);
	gfar_write(&regs->igaddr6, 0);
	gfar_write(&regs->igaddr7, 0);

	gfar_write(&regs->gaddr0, 0);
	gfar_write(&regs->gaddr1, 0);
	gfar_write(&regs->gaddr2, 0);
	gfar_write(&regs->gaddr3, 0);
	gfar_write(&regs->gaddr4, 0);
	gfar_write(&regs->gaddr5, 0);
	gfar_write(&regs->gaddr6, 0);
	gfar_write(&regs->gaddr7, 0);

	if (priv->extended_hash)
		gfar_clear_exact_match(priv->ndev);

	gfar_mac_rx_config(priv);

	gfar_mac_tx_config(priv);

	gfar_set_mac_address(priv->ndev);

	gfar_set_multi(priv->ndev);

	/* clear ievent and imask before configuring coalescing */
	gfar_ints_disable(priv);

	/* Configure the coalescing support */
	gfar_configure_coalescing_all(priv);
}

static void gfar_hw_init(struct gfar_private *priv)
{
	struct gfar __iomem *regs = priv->gfargrp[0].regs;
	u32 attrs;

	/* Stop the DMA engine now, in case it was running before
	 * (The firmware could have used it, and left it running).
	 */
	gfar_halt(priv);

	gfar_mac_reset(priv);

	/* Zero out the rmon mib registers if it has them */
	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_RMON) {
		memset_io(&(regs->rmon), 0, sizeof(struct rmon_mib));

		/* Mask off the CAM interrupts */
		gfar_write(&regs->rmon.cam1, 0xffffffff);
		gfar_write(&regs->rmon.cam2, 0xffffffff);
	}

1235 1236 1237
	/* Initialize ECNTRL */
	gfar_write(&regs->ecntrl, ECNTRL_INIT_SETTINGS);

1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261
	/* Set the extraction length and index */
	attrs = ATTRELI_EL(priv->rx_stash_size) |
		ATTRELI_EI(priv->rx_stash_index);

	gfar_write(&regs->attreli, attrs);

	/* Start with defaults, and add stashing
	 * depending on driver parameters
	 */
	attrs = ATTR_INIT_SETTINGS;

	if (priv->bd_stash_en)
		attrs |= ATTR_BDSTASH;

	if (priv->rx_stash_size != 0)
		attrs |= ATTR_BUFSTASH;

	gfar_write(&regs->attr, attrs);

	/* FIFO configs */
	gfar_write(&regs->fifo_tx_thr, DEFAULT_FIFO_TX_THR);
	gfar_write(&regs->fifo_tx_starve, DEFAULT_FIFO_TX_STARVE);
	gfar_write(&regs->fifo_tx_starve_shutoff, DEFAULT_FIFO_TX_STARVE_OFF);

1262 1263 1264 1265 1266
	/* Program the interrupt steering regs, only for MG devices */
	if (priv->num_grps > 1)
		gfar_write_isrg(priv);
}

1267
static void gfar_init_addr_hash_table(struct gfar_private *priv)
1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306
{
	struct gfar __iomem *regs = priv->gfargrp[0].regs;

	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_EXTENDED_HASH) {
		priv->extended_hash = 1;
		priv->hash_width = 9;

		priv->hash_regs[0] = &regs->igaddr0;
		priv->hash_regs[1] = &regs->igaddr1;
		priv->hash_regs[2] = &regs->igaddr2;
		priv->hash_regs[3] = &regs->igaddr3;
		priv->hash_regs[4] = &regs->igaddr4;
		priv->hash_regs[5] = &regs->igaddr5;
		priv->hash_regs[6] = &regs->igaddr6;
		priv->hash_regs[7] = &regs->igaddr7;
		priv->hash_regs[8] = &regs->gaddr0;
		priv->hash_regs[9] = &regs->gaddr1;
		priv->hash_regs[10] = &regs->gaddr2;
		priv->hash_regs[11] = &regs->gaddr3;
		priv->hash_regs[12] = &regs->gaddr4;
		priv->hash_regs[13] = &regs->gaddr5;
		priv->hash_regs[14] = &regs->gaddr6;
		priv->hash_regs[15] = &regs->gaddr7;

	} else {
		priv->extended_hash = 0;
		priv->hash_width = 8;

		priv->hash_regs[0] = &regs->gaddr0;
		priv->hash_regs[1] = &regs->gaddr1;
		priv->hash_regs[2] = &regs->gaddr2;
		priv->hash_regs[3] = &regs->gaddr3;
		priv->hash_regs[4] = &regs->gaddr4;
		priv->hash_regs[5] = &regs->gaddr5;
		priv->hash_regs[6] = &regs->gaddr6;
		priv->hash_regs[7] = &regs->gaddr7;
	}
}

1307
/* Set up the ethernet device structure, private data,
J
Jan Ceuleers 已提交
1308 1309
 * and anything else we need before we start
 */
1310
static int gfar_probe(struct platform_device *ofdev)
L
Linus Torvalds 已提交
1311 1312 1313
{
	struct net_device *dev = NULL;
	struct gfar_private *priv = NULL;
1314
	int err = 0, i;
L
Linus Torvalds 已提交
1315

1316
	err = gfar_of_init(ofdev, &dev);
L
Linus Torvalds 已提交
1317

1318 1319
	if (err)
		return err;
L
Linus Torvalds 已提交
1320 1321

	priv = netdev_priv(dev);
1322 1323
	priv->ndev = dev;
	priv->ofdev = ofdev;
1324
	priv->dev = &ofdev->dev;
1325
	SET_NETDEV_DEV(dev, &ofdev->dev);
L
Linus Torvalds 已提交
1326

1327
	INIT_WORK(&priv->reset_task, gfar_reset_task);
L
Linus Torvalds 已提交
1328

1329
	platform_set_drvdata(ofdev, priv);
L
Linus Torvalds 已提交
1330

1331 1332
	gfar_detect_errata(priv);

L
Linus Torvalds 已提交
1333
	/* Set the dev->base_addr to the gfar reg region */
1334
	dev->base_addr = (unsigned long) priv->gfargrp[0].regs;
L
Linus Torvalds 已提交
1335 1336 1337 1338

	/* Fill in the dev structure */
	dev->watchdog_timeo = TX_TIMEOUT;
	dev->mtu = 1500;
1339
	dev->netdev_ops = &gfar_netdev_ops;
1340 1341
	dev->ethtool_ops = &gfar_ethtool_ops;

1342
	/* Register for napi ...We are registering NAPI for each grp */
1343 1344 1345 1346 1347 1348 1349
	for (i = 0; i < priv->num_grps; i++) {
		if (priv->poll_mode == GFAR_SQ_POLLING) {
			netif_napi_add(dev, &priv->gfargrp[i].napi_rx,
				       gfar_poll_rx_sq, GFAR_DEV_WEIGHT);
			netif_napi_add(dev, &priv->gfargrp[i].napi_tx,
				       gfar_poll_tx_sq, 2);
		} else {
1350 1351 1352 1353 1354 1355
			netif_napi_add(dev, &priv->gfargrp[i].napi_rx,
				       gfar_poll_rx, GFAR_DEV_WEIGHT);
			netif_napi_add(dev, &priv->gfargrp[i].napi_tx,
				       gfar_poll_tx, 2);
		}
	}
1356

1357
	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_CSUM) {
1358
		dev->hw_features = NETIF_F_IP_CSUM | NETIF_F_SG |
1359
				   NETIF_F_RXCSUM;
1360
		dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG |
1361
				 NETIF_F_RXCSUM | NETIF_F_HIGHDMA;
1362
	}
1363

J
Jiri Pirko 已提交
1364
	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_VLAN) {
1365 1366 1367
		dev->hw_features |= NETIF_F_HW_VLAN_CTAG_TX |
				    NETIF_F_HW_VLAN_CTAG_RX;
		dev->features |= NETIF_F_HW_VLAN_CTAG_RX;
J
Jiri Pirko 已提交
1368
	}
1369

1370 1371
	dev->priv_flags |= IFF_LIVE_ADDR_CHANGE;

1372
	gfar_init_addr_hash_table(priv);
1373

1374 1375 1376
	/* Insert receive time stamps into padding alignment bytes */
	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER)
		priv->padding = 8;
1377

1378
	if (dev->features & NETIF_F_IP_CSUM ||
1379
	    priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER)
1380
		dev->needed_headroom = GMAC_FCB_LEN;
L
Linus Torvalds 已提交
1381

1382
	/* Initializing some of the rx/tx queue level parameters */
1383 1384 1385 1386 1387 1388
	for (i = 0; i < priv->num_tx_queues; i++) {
		priv->tx_queue[i]->tx_ring_size = DEFAULT_TX_RING_SIZE;
		priv->tx_queue[i]->num_txbdfree = DEFAULT_TX_RING_SIZE;
		priv->tx_queue[i]->txcoalescing = DEFAULT_TX_COALESCE;
		priv->tx_queue[i]->txic = DEFAULT_TXIC;
	}
1389

1390 1391 1392 1393 1394
	for (i = 0; i < priv->num_rx_queues; i++) {
		priv->rx_queue[i]->rx_ring_size = DEFAULT_RX_RING_SIZE;
		priv->rx_queue[i]->rxcoalescing = DEFAULT_RX_COALESCE;
		priv->rx_queue[i]->rxic = DEFAULT_RXIC;
	}
L
Linus Torvalds 已提交
1395

J
Jan Ceuleers 已提交
1396
	/* always enable rx filer */
S
Sebastian Poehn 已提交
1397
	priv->rx_filer_enable = 1;
1398 1399
	/* Enable most messages by default */
	priv->msg_enable = (NETIF_MSG_IFUP << 1 ) - 1;
1400 1401 1402
	/* use pritority h/w tx queue scheduling for single queue devices */
	if (priv->num_tx_queues == 1)
		priv->prio_sched_en = 1;
1403

1404 1405
	set_bit(GFAR_DOWN, &priv->state);

1406
	gfar_hw_init(priv);
1407

1408 1409 1410
	/* Carrier starts down, phylib will bring it up */
	netif_carrier_off(dev);

L
Linus Torvalds 已提交
1411 1412 1413
	err = register_netdev(dev);

	if (err) {
1414
		pr_err("%s: Cannot register net device, aborting\n", dev->name);
L
Linus Torvalds 已提交
1415 1416 1417
		goto register_fail;
	}

1418 1419
	device_set_wakeup_capable(&dev->dev, priv->device_flags &
				  FSL_GIANFAR_DEV_HAS_MAGIC_PACKET);
1420

1421
	/* fill out IRQ number and name fields */
1422
	for (i = 0; i < priv->num_grps; i++) {
1423
		struct gfar_priv_grp *grp = &priv->gfargrp[i];
1424
		if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
1425
			sprintf(gfar_irq(grp, TX)->name, "%s%s%c%s",
1426
				dev->name, "_g", '0' + i, "_tx");
1427
			sprintf(gfar_irq(grp, RX)->name, "%s%s%c%s",
1428
				dev->name, "_g", '0' + i, "_rx");
1429
			sprintf(gfar_irq(grp, ER)->name, "%s%s%c%s",
1430
				dev->name, "_g", '0' + i, "_er");
1431
		} else
1432
			strcpy(gfar_irq(grp, TX)->name, dev->name);
1433
	}
1434

1435 1436 1437
	/* Initialize the filer table */
	gfar_init_filer_table(priv);

L
Linus Torvalds 已提交
1438
	/* Print out the device info */
1439
	netdev_info(dev, "mac: %pM\n", dev->dev_addr);
L
Linus Torvalds 已提交
1440

J
Jan Ceuleers 已提交
1441 1442 1443
	/* Even more device info helps when determining which kernel
	 * provided which set of benchmarks.
	 */
1444
	netdev_info(dev, "Running with NAPI enabled\n");
1445
	for (i = 0; i < priv->num_rx_queues; i++)
1446 1447
		netdev_info(dev, "RX BD ring size for Q[%d]: %d\n",
			    i, priv->rx_queue[i]->rx_ring_size);
1448
	for (i = 0; i < priv->num_tx_queues; i++)
1449 1450
		netdev_info(dev, "TX BD ring size for Q[%d]: %d\n",
			    i, priv->tx_queue[i]->tx_ring_size);
L
Linus Torvalds 已提交
1451 1452 1453 1454

	return 0;

register_fail:
1455
	unmap_group_regs(priv);
1456 1457
	gfar_free_rx_queues(priv);
	gfar_free_tx_queues(priv);
1458 1459
	of_node_put(priv->phy_node);
	of_node_put(priv->tbi_node);
1460
	free_gfar_dev(priv);
1461
	return err;
L
Linus Torvalds 已提交
1462 1463
}

1464
static int gfar_remove(struct platform_device *ofdev)
L
Linus Torvalds 已提交
1465
{
1466
	struct gfar_private *priv = platform_get_drvdata(ofdev);
L
Linus Torvalds 已提交
1467

1468 1469
	of_node_put(priv->phy_node);
	of_node_put(priv->tbi_node);
1470

D
David S. Miller 已提交
1471
	unregister_netdev(priv->ndev);
1472
	unmap_group_regs(priv);
1473 1474
	gfar_free_rx_queues(priv);
	gfar_free_tx_queues(priv);
1475
	free_gfar_dev(priv);
L
Linus Torvalds 已提交
1476 1477 1478 1479

	return 0;
}

1480
#ifdef CONFIG_PM
1481 1482

static int gfar_suspend(struct device *dev)
1483
{
1484 1485
	struct gfar_private *priv = dev_get_drvdata(dev);
	struct net_device *ndev = priv->ndev;
1486
	struct gfar __iomem *regs = priv->gfargrp[0].regs;
1487 1488
	u32 tempval;
	int magic_packet = priv->wol_en &&
1489 1490
			   (priv->device_flags &
			    FSL_GIANFAR_DEV_HAS_MAGIC_PACKET);
1491

1492 1493 1494 1495 1496
	if (!netif_running(ndev))
		return 0;

	disable_napi(priv);
	netif_tx_lock(ndev);
1497
	netif_device_detach(ndev);
1498
	netif_tx_unlock(ndev);
1499

1500
	gfar_halt(priv);
1501

1502 1503 1504
	if (magic_packet) {
		/* Enable interrupt on Magic Packet */
		gfar_write(&regs->imask, IMASK_MAG);
1505

1506 1507 1508 1509
		/* Enable Magic Packet mode */
		tempval = gfar_read(&regs->maccfg2);
		tempval |= MACCFG2_MPEN;
		gfar_write(&regs->maccfg2, tempval);
1510

1511
		/* re-enable the Rx block */
1512
		tempval = gfar_read(&regs->maccfg1);
1513
		tempval |= MACCFG1_RX_EN;
1514
		gfar_write(&regs->maccfg1, tempval);
1515

1516 1517
	} else {
		phy_stop(priv->phydev);
1518 1519 1520 1521 1522
	}

	return 0;
}

1523
static int gfar_resume(struct device *dev)
1524
{
1525 1526
	struct gfar_private *priv = dev_get_drvdata(dev);
	struct net_device *ndev = priv->ndev;
1527
	struct gfar __iomem *regs = priv->gfargrp[0].regs;
1528 1529
	u32 tempval;
	int magic_packet = priv->wol_en &&
1530 1531
			   (priv->device_flags &
			    FSL_GIANFAR_DEV_HAS_MAGIC_PACKET);
1532

1533
	if (!netif_running(ndev))
1534 1535
		return 0;

1536 1537 1538 1539 1540 1541
	if (magic_packet) {
		/* Disable Magic Packet mode */
		tempval = gfar_read(&regs->maccfg2);
		tempval &= ~MACCFG2_MPEN;
		gfar_write(&regs->maccfg2, tempval);
	} else {
1542
		phy_start(priv->phydev);
1543
	}
1544

1545
	gfar_start(priv);
1546

1547
	netif_device_attach(ndev);
1548
	enable_napi(priv);
1549 1550 1551 1552 1553 1554 1555 1556 1557

	return 0;
}

static int gfar_restore(struct device *dev)
{
	struct gfar_private *priv = dev_get_drvdata(dev);
	struct net_device *ndev = priv->ndev;

1558 1559 1560
	if (!netif_running(ndev)) {
		netif_device_attach(ndev);

1561
		return 0;
1562
	}
1563

1564
	gfar_init_bds(ndev);
1565

1566 1567 1568 1569
	gfar_mac_reset(priv);

	gfar_init_tx_rx_base(priv);

1570
	gfar_start(priv);
1571 1572 1573 1574 1575 1576 1577

	priv->oldlink = 0;
	priv->oldspeed = 0;
	priv->oldduplex = -1;

	if (priv->phydev)
		phy_start(priv->phydev);
1578

1579
	netif_device_attach(ndev);
1580
	enable_napi(priv);
1581 1582 1583

	return 0;
}
1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594

static struct dev_pm_ops gfar_pm_ops = {
	.suspend = gfar_suspend,
	.resume = gfar_resume,
	.freeze = gfar_suspend,
	.thaw = gfar_resume,
	.restore = gfar_restore,
};

#define GFAR_PM_OPS (&gfar_pm_ops)

1595
#else
1596 1597 1598

#define GFAR_PM_OPS NULL

1599
#endif
L
Linus Torvalds 已提交
1600

1601 1602 1603 1604 1605 1606
/* Reads the controller's registers to determine what interface
 * connects it to the PHY.
 */
static phy_interface_t gfar_get_interface(struct net_device *dev)
{
	struct gfar_private *priv = netdev_priv(dev);
1607
	struct gfar __iomem *regs = priv->gfargrp[0].regs;
1608 1609 1610
	u32 ecntrl;

	ecntrl = gfar_read(&regs->ecntrl);
1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622

	if (ecntrl & ECNTRL_SGMII_MODE)
		return PHY_INTERFACE_MODE_SGMII;

	if (ecntrl & ECNTRL_TBI_MODE) {
		if (ecntrl & ECNTRL_REDUCED_MODE)
			return PHY_INTERFACE_MODE_RTBI;
		else
			return PHY_INTERFACE_MODE_TBI;
	}

	if (ecntrl & ECNTRL_REDUCED_MODE) {
1623
		if (ecntrl & ECNTRL_REDUCED_MII_MODE) {
1624
			return PHY_INTERFACE_MODE_RMII;
1625
		}
A
Andy Fleming 已提交
1626
		else {
1627
			phy_interface_t interface = priv->interface;
A
Andy Fleming 已提交
1628

J
Jan Ceuleers 已提交
1629
			/* This isn't autodetected right now, so it must
A
Andy Fleming 已提交
1630 1631 1632 1633 1634
			 * be set by the device tree or platform code.
			 */
			if (interface == PHY_INTERFACE_MODE_RGMII_ID)
				return PHY_INTERFACE_MODE_RGMII_ID;

1635
			return PHY_INTERFACE_MODE_RGMII;
A
Andy Fleming 已提交
1636
		}
1637 1638
	}

1639
	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_GIGABIT)
1640 1641 1642 1643 1644 1645
		return PHY_INTERFACE_MODE_GMII;

	return PHY_INTERFACE_MODE_MII;
}


1646 1647
/* Initializes driver's PHY state, and attaches to the PHY.
 * Returns 0 on success.
L
Linus Torvalds 已提交
1648 1649 1650 1651
 */
static int init_phy(struct net_device *dev)
{
	struct gfar_private *priv = netdev_priv(dev);
1652
	uint gigabit_support =
1653
		priv->device_flags & FSL_GIANFAR_DEV_HAS_GIGABIT ?
1654
		GFAR_SUPPORTED_GBIT : 0;
1655
	phy_interface_t interface;
L
Linus Torvalds 已提交
1656 1657 1658 1659 1660

	priv->oldlink = 0;
	priv->oldspeed = 0;
	priv->oldduplex = -1;

1661 1662
	interface = gfar_get_interface(dev);

1663 1664 1665 1666 1667
	priv->phydev = of_phy_connect(dev, priv->phy_node, &adjust_link, 0,
				      interface);
	if (!priv->phydev) {
		dev_err(&dev->dev, "could not attach to PHY\n");
		return -ENODEV;
1668
	}
L
Linus Torvalds 已提交
1669

K
Kapil Juneja 已提交
1670 1671 1672
	if (interface == PHY_INTERFACE_MODE_SGMII)
		gfar_configure_serdes(dev);

1673
	/* Remove any features not supported by the controller */
1674 1675
	priv->phydev->supported &= (GFAR_SUPPORTED | gigabit_support);
	priv->phydev->advertising = priv->phydev->supported;
L
Linus Torvalds 已提交
1676

1677 1678 1679
	/* Add support for flow control, but don't advertise it by default */
	priv->phydev->supported |= (SUPPORTED_Pause | SUPPORTED_Asym_Pause);

L
Linus Torvalds 已提交
1680 1681 1682
	return 0;
}

J
Jan Ceuleers 已提交
1683
/* Initialize TBI PHY interface for communicating with the
1684 1685 1686 1687 1688 1689 1690
 * SERDES lynx PHY on the chip.  We communicate with this PHY
 * through the MDIO bus on each controller, treating it as a
 * "normal" PHY at the address found in the TBIPA register.  We assume
 * that the TBIPA register is valid.  Either the MDIO bus code will set
 * it to a value that doesn't conflict with other PHYs on the bus, or the
 * value doesn't matter, as there are no other PHYs on the bus.
 */
K
Kapil Juneja 已提交
1691 1692 1693
static void gfar_configure_serdes(struct net_device *dev)
{
	struct gfar_private *priv = netdev_priv(dev);
1694 1695 1696 1697 1698 1699 1700
	struct phy_device *tbiphy;

	if (!priv->tbi_node) {
		dev_warn(&dev->dev, "error: SGMII mode requires that the "
				    "device tree specify a tbi-handle\n");
		return;
	}
1701

1702 1703 1704
	tbiphy = of_phy_find_device(priv->tbi_node);
	if (!tbiphy) {
		dev_err(&dev->dev, "error: Could not get TBI device\n");
1705 1706
		return;
	}
K
Kapil Juneja 已提交
1707

J
Jan Ceuleers 已提交
1708
	/* If the link is already up, we must already be ok, and don't need to
1709 1710 1711 1712
	 * configure and reset the TBI<->SerDes link.  Maybe U-Boot configured
	 * everything for us?  Resetting it takes the link down and requires
	 * several seconds for it to come back.
	 */
R
Russell King 已提交
1713 1714
	if (phy_read(tbiphy, MII_BMSR) & BMSR_LSTATUS) {
		put_device(&tbiphy->dev);
1715
		return;
R
Russell King 已提交
1716
	}
K
Kapil Juneja 已提交
1717

1718
	/* Single clk mode, mii mode off(for serdes communication) */
1719
	phy_write(tbiphy, MII_TBICON, TBICON_CLK_SELECT);
K
Kapil Juneja 已提交
1720

1721
	phy_write(tbiphy, MII_ADVERTISE,
1722 1723
		  ADVERTISE_1000XFULL | ADVERTISE_1000XPAUSE |
		  ADVERTISE_1000XPSE_ASYM);
K
Kapil Juneja 已提交
1724

1725 1726 1727
	phy_write(tbiphy, MII_BMCR,
		  BMCR_ANENABLE | BMCR_ANRESTART | BMCR_FULLDPLX |
		  BMCR_SPEED1000);
1728 1729

	put_device(&tbiphy->dev);
K
Kapil Juneja 已提交
1730 1731
}

1732 1733 1734 1735
static int __gfar_is_rx_idle(struct gfar_private *priv)
{
	u32 res;

J
Jan Ceuleers 已提交
1736
	/* Normaly TSEC should not hang on GRS commands, so we should
1737 1738
	 * actually wait for IEVENT_GRSC flag.
	 */
1739
	if (!gfar_has_errata(priv, GFAR_ERRATA_A002))
1740 1741
		return 0;

J
Jan Ceuleers 已提交
1742
	/* Read the eTSEC register at offset 0xD1C. If bits 7-14 are
1743 1744 1745 1746 1747 1748 1749 1750 1751 1752
	 * the same as bits 23-30, the eTSEC Rx is assumed to be idle
	 * and the Rx can be safely reset.
	 */
	res = gfar_read((void __iomem *)priv->gfargrp[0].regs + 0xd1c);
	res &= 0x7f807f80;
	if ((res & 0xffff) == (res >> 16))
		return 1;

	return 0;
}
1753 1754

/* Halt the receive and transmit queues */
1755
static void gfar_halt_nodisable(struct gfar_private *priv)
L
Linus Torvalds 已提交
1756
{
1757
	struct gfar __iomem *regs = priv->gfargrp[0].regs;
L
Linus Torvalds 已提交
1758
	u32 tempval;
1759 1760
	unsigned int timeout;
	int stopped;
L
Linus Torvalds 已提交
1761

1762
	gfar_ints_disable(priv);
L
Linus Torvalds 已提交
1763

1764 1765 1766
	if (gfar_is_dma_stopped(priv))
		return;

L
Linus Torvalds 已提交
1767
	/* Stop the DMA, and wait for it to stop */
1768
	tempval = gfar_read(&regs->dmactrl);
1769 1770 1771 1772 1773 1774 1775 1776
	tempval |= (DMACTRL_GRS | DMACTRL_GTS);
	gfar_write(&regs->dmactrl, tempval);

retry:
	timeout = 1000;
	while (!(stopped = gfar_is_dma_stopped(priv)) && timeout) {
		cpu_relax();
		timeout--;
L
Linus Torvalds 已提交
1777
	}
1778 1779 1780 1781 1782 1783 1784

	if (!timeout)
		stopped = gfar_is_dma_stopped(priv);

	if (!stopped && !gfar_is_rx_dma_stopped(priv) &&
	    !__gfar_is_rx_idle(priv))
		goto retry;
1785 1786 1787
}

/* Halt the receive and transmit queues */
1788
void gfar_halt(struct gfar_private *priv)
1789
{
1790
	struct gfar __iomem *regs = priv->gfargrp[0].regs;
1791
	u32 tempval;
L
Linus Torvalds 已提交
1792

1793 1794 1795
	/* Dissable the Rx/Tx hw queues */
	gfar_write(&regs->rqueue, 0);
	gfar_write(&regs->tqueue, 0);
1796

1797 1798 1799 1800 1801
	mdelay(10);

	gfar_halt_nodisable(priv);

	/* Disable Rx/Tx DMA */
L
Linus Torvalds 已提交
1802 1803 1804
	tempval = gfar_read(&regs->maccfg1);
	tempval &= ~(MACCFG1_RX_EN | MACCFG1_TX_EN);
	gfar_write(&regs->maccfg1, tempval);
1805 1806 1807 1808 1809 1810
}

void stop_gfar(struct net_device *dev)
{
	struct gfar_private *priv = netdev_priv(dev);

1811
	netif_tx_stop_all_queues(dev);
1812

1813
	smp_mb__before_atomic();
1814
	set_bit(GFAR_DOWN, &priv->state);
1815
	smp_mb__after_atomic();
1816

1817
	disable_napi(priv);
1818

1819
	/* disable ints and gracefully shut down Rx/Tx DMA */
1820
	gfar_halt(priv);
L
Linus Torvalds 已提交
1821

1822
	phy_stop(priv->phydev);
L
Linus Torvalds 已提交
1823 1824 1825 1826

	free_skb_resources(priv);
}

1827
static void free_skb_tx_queue(struct gfar_priv_tx_q *tx_queue)
L
Linus Torvalds 已提交
1828 1829
{
	struct txbd8 *txbdp;
1830
	struct gfar_private *priv = netdev_priv(tx_queue->dev);
D
Dai Haruki 已提交
1831
	int i, j;
L
Linus Torvalds 已提交
1832

1833
	txbdp = tx_queue->tx_bd_base;
L
Linus Torvalds 已提交
1834

1835 1836
	for (i = 0; i < tx_queue->tx_ring_size; i++) {
		if (!tx_queue->tx_skbuff[i])
D
Dai Haruki 已提交
1837
			continue;
L
Linus Torvalds 已提交
1838

1839 1840
		dma_unmap_single(priv->dev, be32_to_cpu(txbdp->bufPtr),
				 be16_to_cpu(txbdp->length), DMA_TO_DEVICE);
D
Dai Haruki 已提交
1841
		txbdp->lstatus = 0;
1842
		for (j = 0; j < skb_shinfo(tx_queue->tx_skbuff[i])->nr_frags;
1843
		     j++) {
D
Dai Haruki 已提交
1844
			txbdp++;
1845 1846 1847
			dma_unmap_page(priv->dev, be32_to_cpu(txbdp->bufPtr),
				       be16_to_cpu(txbdp->length),
				       DMA_TO_DEVICE);
L
Linus Torvalds 已提交
1848
		}
1849
		txbdp++;
1850 1851
		dev_kfree_skb_any(tx_queue->tx_skbuff[i]);
		tx_queue->tx_skbuff[i] = NULL;
L
Linus Torvalds 已提交
1852
	}
1853
	kfree(tx_queue->tx_skbuff);
1854
	tx_queue->tx_skbuff = NULL;
1855
}
L
Linus Torvalds 已提交
1856

1857 1858 1859
static void free_skb_rx_queue(struct gfar_priv_rx_q *rx_queue)
{
	int i;
L
Linus Torvalds 已提交
1860

1861 1862 1863 1864
	struct rxbd8 *rxbdp = rx_queue->rx_bd_base;

	if (rx_queue->skb)
		dev_kfree_skb(rx_queue->skb);
L
Linus Torvalds 已提交
1865

1866
	for (i = 0; i < rx_queue->rx_ring_size; i++) {
1867 1868
		struct	gfar_rx_buff *rxb = &rx_queue->rx_buff[i];

1869 1870 1871
		rxbdp->lstatus = 0;
		rxbdp->bufPtr = 0;
		rxbdp++;
1872 1873 1874 1875 1876 1877 1878 1879 1880

		if (!rxb->page)
			continue;

		dma_unmap_single(rx_queue->dev, rxb->dma,
				 PAGE_SIZE, DMA_FROM_DEVICE);
		__free_page(rxb->page);

		rxb->page = NULL;
L
Linus Torvalds 已提交
1881
	}
1882 1883 1884

	kfree(rx_queue->rx_buff);
	rx_queue->rx_buff = NULL;
1885
}
1886

1887
/* If there are any tx skbs or rx skbs still around, free them.
J
Jan Ceuleers 已提交
1888 1889
 * Then free tx_skbuff and rx_skbuff
 */
1890 1891 1892 1893 1894 1895 1896 1897
static void free_skb_resources(struct gfar_private *priv)
{
	struct gfar_priv_tx_q *tx_queue = NULL;
	struct gfar_priv_rx_q *rx_queue = NULL;
	int i;

	/* Go through all the buffer descriptors and free their data buffers */
	for (i = 0; i < priv->num_tx_queues; i++) {
1898
		struct netdev_queue *txq;
1899

1900
		tx_queue = priv->tx_queue[i];
1901
		txq = netdev_get_tx_queue(tx_queue->dev, tx_queue->qindex);
1902
		if (tx_queue->tx_skbuff)
1903
			free_skb_tx_queue(tx_queue);
1904
		netdev_tx_reset_queue(txq);
1905 1906 1907 1908
	}

	for (i = 0; i < priv->num_rx_queues; i++) {
		rx_queue = priv->rx_queue[i];
1909
		if (rx_queue->rx_buff)
1910 1911 1912
			free_skb_rx_queue(rx_queue);
	}

1913
	dma_free_coherent(priv->dev,
1914 1915 1916 1917
			  sizeof(struct txbd8) * priv->total_tx_ring_size +
			  sizeof(struct rxbd8) * priv->total_rx_ring_size,
			  priv->tx_queue[0]->tx_bd_base,
			  priv->tx_queue[0]->tx_bd_dma_base);
L
Linus Torvalds 已提交
1918 1919
}

1920
void gfar_start(struct gfar_private *priv)
1921
{
1922
	struct gfar __iomem *regs = priv->gfargrp[0].regs;
1923
	u32 tempval;
1924
	int i = 0;
1925

1926 1927 1928
	/* Enable Rx/Tx hw queues */
	gfar_write(&regs->rqueue, priv->rqueue);
	gfar_write(&regs->tqueue, priv->tqueue);
1929 1930

	/* Initialize DMACTRL to have WWR and WOP */
1931
	tempval = gfar_read(&regs->dmactrl);
1932
	tempval |= DMACTRL_INIT_SETTINGS;
1933
	gfar_write(&regs->dmactrl, tempval);
1934 1935

	/* Make sure we aren't stopped */
1936
	tempval = gfar_read(&regs->dmactrl);
1937
	tempval &= ~(DMACTRL_GRS | DMACTRL_GTS);
1938
	gfar_write(&regs->dmactrl, tempval);
1939

1940 1941 1942 1943 1944 1945
	for (i = 0; i < priv->num_grps; i++) {
		regs = priv->gfargrp[i].regs;
		/* Clear THLT/RHLT, so that the DMA starts polling now */
		gfar_write(&regs->tstat, priv->gfargrp[i].tstat);
		gfar_write(&regs->rstat, priv->gfargrp[i].rstat);
	}
1946

1947 1948 1949 1950 1951
	/* Enable Rx/Tx DMA */
	tempval = gfar_read(&regs->maccfg1);
	tempval |= (MACCFG1_RX_EN | MACCFG1_TX_EN);
	gfar_write(&regs->maccfg1, tempval);

1952 1953
	gfar_ints_enable(priv);

1954
	priv->ndev->trans_start = jiffies; /* prevent tx timeout */
1955 1956
}

1957 1958 1959 1960 1961 1962 1963
static void free_grp_irqs(struct gfar_priv_grp *grp)
{
	free_irq(gfar_irq(grp, TX)->irq, grp);
	free_irq(gfar_irq(grp, RX)->irq, grp);
	free_irq(gfar_irq(grp, ER)->irq, grp);
}

1964 1965 1966 1967 1968
static int register_grp_irqs(struct gfar_priv_grp *grp)
{
	struct gfar_private *priv = grp->priv;
	struct net_device *dev = priv->ndev;
	int err;
L
Linus Torvalds 已提交
1969 1970

	/* If the device has multiple interrupts, register for
J
Jan Ceuleers 已提交
1971 1972
	 * them.  Otherwise, only register for the one
	 */
1973
	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
1974
		/* Install our interrupt handlers for Error,
J
Jan Ceuleers 已提交
1975 1976
		 * Transmit, and Receive
		 */
1977
		err = request_irq(gfar_irq(grp, ER)->irq, gfar_error, 0,
1978 1979
				  gfar_irq(grp, ER)->name, grp);
		if (err < 0) {
1980
			netif_err(priv, intr, dev, "Can't get IRQ %d\n",
1981
				  gfar_irq(grp, ER)->irq);
1982

1983
			goto err_irq_fail;
L
Linus Torvalds 已提交
1984
		}
1985 1986
		enable_irq_wake(gfar_irq(grp, ER)->irq);

1987 1988 1989
		err = request_irq(gfar_irq(grp, TX)->irq, gfar_transmit, 0,
				  gfar_irq(grp, TX)->name, grp);
		if (err < 0) {
1990
			netif_err(priv, intr, dev, "Can't get IRQ %d\n",
1991
				  gfar_irq(grp, TX)->irq);
L
Linus Torvalds 已提交
1992 1993
			goto tx_irq_fail;
		}
1994 1995 1996
		err = request_irq(gfar_irq(grp, RX)->irq, gfar_receive, 0,
				  gfar_irq(grp, RX)->name, grp);
		if (err < 0) {
1997
			netif_err(priv, intr, dev, "Can't get IRQ %d\n",
1998
				  gfar_irq(grp, RX)->irq);
L
Linus Torvalds 已提交
1999 2000 2001
			goto rx_irq_fail;
		}
	} else {
2002
		err = request_irq(gfar_irq(grp, TX)->irq, gfar_interrupt, 0,
2003 2004
				  gfar_irq(grp, TX)->name, grp);
		if (err < 0) {
2005
			netif_err(priv, intr, dev, "Can't get IRQ %d\n",
2006
				  gfar_irq(grp, TX)->irq);
L
Linus Torvalds 已提交
2007 2008
			goto err_irq_fail;
		}
2009
		enable_irq_wake(gfar_irq(grp, TX)->irq);
L
Linus Torvalds 已提交
2010 2011
	}

2012 2013 2014
	return 0;

rx_irq_fail:
2015
	free_irq(gfar_irq(grp, TX)->irq, grp);
2016
tx_irq_fail:
2017
	free_irq(gfar_irq(grp, ER)->irq, grp);
2018 2019 2020 2021 2022
err_irq_fail:
	return err;

}

2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053
static void gfar_free_irq(struct gfar_private *priv)
{
	int i;

	/* Free the IRQs */
	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
		for (i = 0; i < priv->num_grps; i++)
			free_grp_irqs(&priv->gfargrp[i]);
	} else {
		for (i = 0; i < priv->num_grps; i++)
			free_irq(gfar_irq(&priv->gfargrp[i], TX)->irq,
				 &priv->gfargrp[i]);
	}
}

static int gfar_request_irq(struct gfar_private *priv)
{
	int err, i, j;

	for (i = 0; i < priv->num_grps; i++) {
		err = register_grp_irqs(&priv->gfargrp[i]);
		if (err) {
			for (j = 0; j < i; j++)
				free_grp_irqs(&priv->gfargrp[j]);
			return err;
		}
	}

	return 0;
}

2054 2055 2056 2057
/* Bring the controller up and running */
int startup_gfar(struct net_device *ndev)
{
	struct gfar_private *priv = netdev_priv(ndev);
2058
	int err;
2059

2060
	gfar_mac_reset(priv);
2061 2062 2063 2064 2065

	err = gfar_alloc_skb_resources(ndev);
	if (err)
		return err;

2066
	gfar_init_tx_rx_base(priv);
2067

2068
	smp_mb__before_atomic();
2069
	clear_bit(GFAR_DOWN, &priv->state);
2070
	smp_mb__after_atomic();
2071 2072

	/* Start Rx/Tx DMA and enable the interrupts */
2073
	gfar_start(priv);
L
Linus Torvalds 已提交
2074

2075 2076 2077 2078 2079
	/* force link state update after mac reset */
	priv->oldlink = 0;
	priv->oldspeed = 0;
	priv->oldduplex = -1;

2080 2081
	phy_start(priv->phydev);

2082 2083 2084 2085
	enable_napi(priv);

	netif_tx_wake_all_queues(ndev);

L
Linus Torvalds 已提交
2086 2087 2088
	return 0;
}

J
Jan Ceuleers 已提交
2089 2090 2091
/* Called when something needs to use the ethernet device
 * Returns 0 for success.
 */
L
Linus Torvalds 已提交
2092 2093
static int gfar_enet_open(struct net_device *dev)
{
2094
	struct gfar_private *priv = netdev_priv(dev);
L
Linus Torvalds 已提交
2095 2096 2097
	int err;

	err = init_phy(dev);
2098
	if (err)
L
Linus Torvalds 已提交
2099 2100
		return err;

2101 2102 2103 2104
	err = gfar_request_irq(priv);
	if (err)
		return err;

L
Linus Torvalds 已提交
2105
	err = startup_gfar(dev);
2106
	if (err)
2107
		return err;
L
Linus Torvalds 已提交
2108 2109 2110 2111

	return err;
}

2112
static inline struct txfcb *gfar_add_fcb(struct sk_buff *skb)
2113
{
2114
	struct txfcb *fcb = (struct txfcb *)skb_push(skb, GMAC_FCB_LEN);
2115 2116

	memset(fcb, 0, GMAC_FCB_LEN);
2117 2118 2119 2120

	return fcb;
}

2121
static inline void gfar_tx_checksum(struct sk_buff *skb, struct txfcb *fcb,
2122
				    int fcb_length)
2123 2124 2125 2126 2127
{
	/* If we're here, it's a IP packet with a TCP or UDP
	 * payload.  We set it to checksum, using a pseudo-header
	 * we provide
	 */
2128
	u8 flags = TXFCB_DEFAULT;
2129

J
Jan Ceuleers 已提交
2130 2131 2132
	/* Tell the controller what the protocol is
	 * And provide the already calculated phcs
	 */
2133
	if (ip_hdr(skb)->protocol == IPPROTO_UDP) {
2134
		flags |= TXFCB_UDP;
2135
		fcb->phcs = (__force __be16)(udp_hdr(skb)->check);
2136
	} else
2137
		fcb->phcs = (__force __be16)(tcp_hdr(skb)->check);
2138 2139 2140 2141

	/* l3os is the distance between the start of the
	 * frame (skb->data) and the start of the IP hdr.
	 * l4os is the distance between the start of the
J
Jan Ceuleers 已提交
2142 2143
	 * l3 hdr and the l4 hdr
	 */
2144
	fcb->l3os = (u8)(skb_network_offset(skb) - fcb_length);
2145
	fcb->l4os = skb_network_header_len(skb);
2146

2147
	fcb->flags = flags;
2148 2149
}

2150
void inline gfar_tx_vlan(struct sk_buff *skb, struct txfcb *fcb)
2151
{
2152
	fcb->flags |= TXFCB_VLN;
2153
	fcb->vlctl = cpu_to_be16(skb_vlan_tag_get(skb));
2154 2155
}

D
Dai Haruki 已提交
2156
static inline struct txbd8 *skip_txbd(struct txbd8 *bdp, int stride,
2157
				      struct txbd8 *base, int ring_size)
D
Dai Haruki 已提交
2158 2159 2160 2161 2162 2163 2164
{
	struct txbd8 *new_bd = bdp + stride;

	return (new_bd >= (base + ring_size)) ? (new_bd - ring_size) : new_bd;
}

static inline struct txbd8 *next_txbd(struct txbd8 *bdp, struct txbd8 *base,
2165
				      int ring_size)
D
Dai Haruki 已提交
2166 2167 2168 2169
{
	return skip_txbd(bdp, 1, base, ring_size);
}

2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187
/* eTSEC12: csum generation not supported for some fcb offsets */
static inline bool gfar_csum_errata_12(struct gfar_private *priv,
				       unsigned long fcb_addr)
{
	return (gfar_has_errata(priv, GFAR_ERRATA_12) &&
	       (fcb_addr % 0x20) > 0x18);
}

/* eTSEC76: csum generation for frames larger than 2500 may
 * cause excess delays before start of transmission
 */
static inline bool gfar_csum_errata_76(struct gfar_private *priv,
				       unsigned int len)
{
	return (gfar_has_errata(priv, GFAR_ERRATA_76) &&
	       (len > 2500));
}

J
Jan Ceuleers 已提交
2188 2189 2190
/* This is called by the kernel when a frame is ready for transmission.
 * It is pointed to by the dev->hard_start_xmit function pointer
 */
L
Linus Torvalds 已提交
2191 2192 2193
static int gfar_start_xmit(struct sk_buff *skb, struct net_device *dev)
{
	struct gfar_private *priv = netdev_priv(dev);
2194
	struct gfar_priv_tx_q *tx_queue = NULL;
2195
	struct netdev_queue *txq;
2196
	struct gfar __iomem *regs = NULL;
2197
	struct txfcb *fcb = NULL;
2198
	struct txbd8 *txbdp, *txbdp_start, *base, *txbdp_tstamp = NULL;
2199
	u32 lstatus;
2200 2201
	int i, rq = 0;
	int do_tstamp, do_csum, do_vlan;
D
Dai Haruki 已提交
2202
	u32 bufaddr;
2203
	unsigned int nr_frags, nr_txbds, bytes_sent, fcb_len = 0;
2204 2205 2206 2207

	rq = skb->queue_mapping;
	tx_queue = priv->tx_queue[rq];
	txq = netdev_get_tx_queue(dev, rq);
2208
	base = tx_queue->tx_bd_base;
2209
	regs = tx_queue->grp->regs;
2210

2211
	do_csum = (CHECKSUM_PARTIAL == skb->ip_summed);
2212
	do_vlan = skb_vlan_tag_present(skb);
2213 2214 2215 2216 2217 2218
	do_tstamp = (skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
		    priv->hwts_tx_en;

	if (do_csum || do_vlan)
		fcb_len = GMAC_FCB_LEN;

2219
	/* check if time stamp should be generated */
2220 2221
	if (unlikely(do_tstamp))
		fcb_len = GMAC_FCB_LEN + GMAC_TXPAL_LEN;
D
Dai Haruki 已提交
2222

2223
	/* make space for additional header when fcb is needed */
2224
	if (fcb_len && unlikely(skb_headroom(skb) < fcb_len)) {
2225 2226
		struct sk_buff *skb_new;

2227
		skb_new = skb_realloc_headroom(skb, fcb_len);
2228 2229
		if (!skb_new) {
			dev->stats.tx_errors++;
2230
			dev_kfree_skb_any(skb);
2231 2232
			return NETDEV_TX_OK;
		}
2233

2234 2235
		if (skb->sk)
			skb_set_owner_w(skb_new, skb->sk);
2236
		dev_consume_skb_any(skb);
2237 2238 2239
		skb = skb_new;
	}

D
Dai Haruki 已提交
2240 2241 2242
	/* total number of fragments in the SKB */
	nr_frags = skb_shinfo(skb)->nr_frags;

2243 2244 2245 2246 2247 2248
	/* calculate the required number of TxBDs for this skb */
	if (unlikely(do_tstamp))
		nr_txbds = nr_frags + 2;
	else
		nr_txbds = nr_frags + 1;

D
Dai Haruki 已提交
2249
	/* check if there is space to queue this packet */
2250
	if (nr_txbds > tx_queue->num_txbdfree) {
D
Dai Haruki 已提交
2251
		/* no space, stop the queue */
2252
		netif_tx_stop_queue(txq);
D
Dai Haruki 已提交
2253 2254 2255
		dev->stats.tx_fifo_errors++;
		return NETDEV_TX_BUSY;
	}
L
Linus Torvalds 已提交
2256 2257

	/* Update transmit stats */
2258 2259 2260 2261
	bytes_sent = skb->len;
	tx_queue->stats.tx_bytes += bytes_sent;
	/* keep Tx bytes on wire for BQL accounting */
	GFAR_CB(skb)->bytes_sent = bytes_sent;
E
Eric Dumazet 已提交
2262
	tx_queue->stats.tx_packets++;
L
Linus Torvalds 已提交
2263

2264
	txbdp = txbdp_start = tx_queue->cur_tx;
2265
	lstatus = be32_to_cpu(txbdp->lstatus);
2266 2267 2268 2269

	/* Time stamp insertion requires one additional TxBD */
	if (unlikely(do_tstamp))
		txbdp_tstamp = txbdp = next_txbd(txbdp, base,
2270
						 tx_queue->tx_ring_size);
L
Linus Torvalds 已提交
2271

D
Dai Haruki 已提交
2272
	if (nr_frags == 0) {
2273 2274 2275 2276 2277 2278
		if (unlikely(do_tstamp)) {
			u32 lstatus_ts = be32_to_cpu(txbdp_tstamp->lstatus);

			lstatus_ts |= BD_LFLAG(TXBD_LAST | TXBD_INTERRUPT);
			txbdp_tstamp->lstatus = cpu_to_be32(lstatus_ts);
		} else {
2279
			lstatus |= BD_LFLAG(TXBD_LAST | TXBD_INTERRUPT);
2280
		}
D
Dai Haruki 已提交
2281 2282 2283
	} else {
		/* Place the fragment addresses and lengths into the TxBDs */
		for (i = 0; i < nr_frags; i++) {
2284
			unsigned int frag_len;
D
Dai Haruki 已提交
2285
			/* Point at the next BD, wrapping as needed */
2286
			txbdp = next_txbd(txbdp, base, tx_queue->tx_ring_size);
D
Dai Haruki 已提交
2287

2288
			frag_len = skb_shinfo(skb)->frags[i].size;
D
Dai Haruki 已提交
2289

2290
			lstatus = be32_to_cpu(txbdp->lstatus) | frag_len |
2291
				  BD_LFLAG(TXBD_READY);
D
Dai Haruki 已提交
2292 2293 2294 2295

			/* Handle the last BD specially */
			if (i == nr_frags - 1)
				lstatus |= BD_LFLAG(TXBD_LAST | TXBD_INTERRUPT);
L
Linus Torvalds 已提交
2296

2297
			bufaddr = skb_frag_dma_map(priv->dev,
2298 2299
						   &skb_shinfo(skb)->frags[i],
						   0,
2300
						   frag_len,
2301
						   DMA_TO_DEVICE);
2302 2303
			if (unlikely(dma_mapping_error(priv->dev, bufaddr)))
				goto dma_map_err;
D
Dai Haruki 已提交
2304 2305

			/* set the TxBD length and buffer pointer */
2306 2307
			txbdp->bufPtr = cpu_to_be32(bufaddr);
			txbdp->lstatus = cpu_to_be32(lstatus);
D
Dai Haruki 已提交
2308 2309
		}

2310
		lstatus = be32_to_cpu(txbdp_start->lstatus);
D
Dai Haruki 已提交
2311
	}
L
Linus Torvalds 已提交
2312

2313 2314 2315 2316 2317 2318
	/* Add TxPAL between FCB and frame if required */
	if (unlikely(do_tstamp)) {
		skb_push(skb, GMAC_TXPAL_LEN);
		memset(skb->data, 0, GMAC_TXPAL_LEN);
	}

2319 2320
	/* Add TxFCB if required */
	if (fcb_len) {
2321
		fcb = gfar_add_fcb(skb);
2322
		lstatus |= BD_LFLAG(TXBD_TOE);
2323 2324 2325 2326 2327
	}

	/* Set up checksumming */
	if (do_csum) {
		gfar_tx_checksum(skb, fcb, fcb_len);
2328 2329 2330

		if (unlikely(gfar_csum_errata_12(priv, (unsigned long)fcb)) ||
		    unlikely(gfar_csum_errata_76(priv, skb->len))) {
2331 2332
			__skb_pull(skb, GMAC_FCB_LEN);
			skb_checksum_help(skb);
2333 2334 2335 2336 2337 2338 2339 2340
			if (do_vlan || do_tstamp) {
				/* put back a new fcb for vlan/tstamp TOE */
				fcb = gfar_add_fcb(skb);
			} else {
				/* Tx TOE not used */
				lstatus &= ~(BD_LFLAG(TXBD_TOE));
				fcb = NULL;
			}
2341
		}
2342 2343
	}

2344
	if (do_vlan)
2345
		gfar_tx_vlan(skb, fcb);
2346

2347 2348
	/* Setup tx hardware time stamping if requested */
	if (unlikely(do_tstamp)) {
2349
		skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
2350 2351 2352
		fcb->ptp = 1;
	}

2353 2354 2355 2356 2357
	bufaddr = dma_map_single(priv->dev, skb->data, skb_headlen(skb),
				 DMA_TO_DEVICE);
	if (unlikely(dma_mapping_error(priv->dev, bufaddr)))
		goto dma_map_err;

2358
	txbdp_start->bufPtr = cpu_to_be32(bufaddr);
L
Linus Torvalds 已提交
2359

J
Jan Ceuleers 已提交
2360
	/* If time stamping is requested one additional TxBD must be set up. The
2361 2362 2363 2364 2365
	 * first TxBD points to the FCB and must have a data length of
	 * GMAC_FCB_LEN. The second TxBD points to the actual frame data with
	 * the full frame length.
	 */
	if (unlikely(do_tstamp)) {
2366 2367 2368 2369 2370 2371 2372 2373 2374
		u32 lstatus_ts = be32_to_cpu(txbdp_tstamp->lstatus);

		bufaddr = be32_to_cpu(txbdp_start->bufPtr);
		bufaddr += fcb_len;
		lstatus_ts |= BD_LFLAG(TXBD_READY) |
			      (skb_headlen(skb) - fcb_len);

		txbdp_tstamp->bufPtr = cpu_to_be32(bufaddr);
		txbdp_tstamp->lstatus = cpu_to_be32(lstatus_ts);
2375 2376 2377 2378
		lstatus |= BD_LFLAG(TXBD_CRC | TXBD_READY) | GMAC_FCB_LEN;
	} else {
		lstatus |= BD_LFLAG(TXBD_CRC | TXBD_READY) | skb_headlen(skb);
	}
L
Linus Torvalds 已提交
2379

2380
	netdev_tx_sent_queue(txq, bytes_sent);
2381

2382
	gfar_wmb();
2383

2384
	txbdp_start->lstatus = cpu_to_be32(lstatus);
D
Dai Haruki 已提交
2385

2386
	gfar_wmb(); /* force lstatus write before tx_skbuff */
2387 2388 2389

	tx_queue->tx_skbuff[tx_queue->skb_curtx] = skb;

D
Dai Haruki 已提交
2390
	/* Update the current skb pointer to the next entry we will use
J
Jan Ceuleers 已提交
2391 2392
	 * (wrapping if necessary)
	 */
2393
	tx_queue->skb_curtx = (tx_queue->skb_curtx + 1) &
2394
			      TX_RING_MOD_MASK(tx_queue->tx_ring_size);
D
Dai Haruki 已提交
2395

2396
	tx_queue->cur_tx = next_txbd(txbdp, base, tx_queue->tx_ring_size);
D
Dai Haruki 已提交
2397

2398 2399 2400 2401 2402 2403
	/* We can work in parallel with gfar_clean_tx_ring(), except
	 * when modifying num_txbdfree. Note that we didn't grab the lock
	 * when we were reading the num_txbdfree and checking for available
	 * space, that's because outside of this function it can only grow.
	 */
	spin_lock_bh(&tx_queue->txlock);
D
Dai Haruki 已提交
2404
	/* reduce TxBD free count */
2405
	tx_queue->num_txbdfree -= (nr_txbds);
2406
	spin_unlock_bh(&tx_queue->txlock);
L
Linus Torvalds 已提交
2407 2408

	/* If the next BD still needs to be cleaned up, then the bds
J
Jan Ceuleers 已提交
2409 2410
	 * are full.  We need to tell the kernel to stop sending us stuff.
	 */
2411
	if (!tx_queue->num_txbdfree) {
2412
		netif_tx_stop_queue(txq);
L
Linus Torvalds 已提交
2413

2414
		dev->stats.tx_fifo_errors++;
L
Linus Torvalds 已提交
2415 2416 2417
	}

	/* Tell the DMA to go go go */
2418
	gfar_write(&regs->tstat, TSTAT_CLEAR_THALT >> tx_queue->qindex);
L
Linus Torvalds 已提交
2419

2420
	return NETDEV_TX_OK;
2421 2422 2423 2424 2425 2426

dma_map_err:
	txbdp = next_txbd(txbdp_start, base, tx_queue->tx_ring_size);
	if (do_tstamp)
		txbdp = next_txbd(txbdp, base, tx_queue->tx_ring_size);
	for (i = 0; i < nr_frags; i++) {
2427
		lstatus = be32_to_cpu(txbdp->lstatus);
2428 2429 2430
		if (!(lstatus & BD_LFLAG(TXBD_READY)))
			break;

2431 2432 2433 2434
		lstatus &= ~BD_LFLAG(TXBD_READY);
		txbdp->lstatus = cpu_to_be32(lstatus);
		bufaddr = be32_to_cpu(txbdp->bufPtr);
		dma_unmap_page(priv->dev, bufaddr, be16_to_cpu(txbdp->length),
2435 2436 2437 2438 2439 2440
			       DMA_TO_DEVICE);
		txbdp = next_txbd(txbdp, base, tx_queue->tx_ring_size);
	}
	gfar_wmb();
	dev_kfree_skb_any(skb);
	return NETDEV_TX_OK;
L
Linus Torvalds 已提交
2441 2442 2443 2444 2445 2446
}

/* Stops the kernel queue, and halts the controller */
static int gfar_close(struct net_device *dev)
{
	struct gfar_private *priv = netdev_priv(dev);
2447

2448
	cancel_work_sync(&priv->reset_task);
L
Linus Torvalds 已提交
2449 2450
	stop_gfar(dev);

2451 2452 2453
	/* Disconnect from the PHY */
	phy_disconnect(priv->phydev);
	priv->phydev = NULL;
L
Linus Torvalds 已提交
2454

2455 2456
	gfar_free_irq(priv);

L
Linus Torvalds 已提交
2457 2458 2459 2460
	return 0;
}

/* Changes the mac address if the controller is not running. */
2461
static int gfar_set_mac_address(struct net_device *dev)
L
Linus Torvalds 已提交
2462
{
2463
	gfar_set_mac_for_addr(dev, 0, dev->dev_addr);
L
Linus Torvalds 已提交
2464 2465 2466 2467 2468 2469 2470

	return 0;
}

static int gfar_change_mtu(struct net_device *dev, int new_mtu)
{
	struct gfar_private *priv = netdev_priv(dev);
2471 2472
	int frame_size = new_mtu + ETH_HLEN;

2473
	if ((frame_size < 64) || (frame_size > GFAR_JUMBO_FRAME_SIZE)) {
2474
		netif_err(priv, drv, dev, "Invalid MTU setting\n");
L
Linus Torvalds 已提交
2475 2476 2477
		return -EINVAL;
	}

2478 2479 2480
	while (test_and_set_bit_lock(GFAR_RESETTING, &priv->state))
		cpu_relax();

2481
	if (dev->flags & IFF_UP)
L
Linus Torvalds 已提交
2482 2483 2484 2485
		stop_gfar(dev);

	dev->mtu = new_mtu;

2486
	if (dev->flags & IFF_UP)
L
Linus Torvalds 已提交
2487 2488
		startup_gfar(dev);

2489 2490
	clear_bit_unlock(GFAR_RESETTING, &priv->state);

L
Linus Torvalds 已提交
2491 2492 2493
	return 0;
}

2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506
void reset_gfar(struct net_device *ndev)
{
	struct gfar_private *priv = netdev_priv(ndev);

	while (test_and_set_bit_lock(GFAR_RESETTING, &priv->state))
		cpu_relax();

	stop_gfar(ndev);
	startup_gfar(ndev);

	clear_bit_unlock(GFAR_RESETTING, &priv->state);
}

2507
/* gfar_reset_task gets scheduled when a packet has not been
L
Linus Torvalds 已提交
2508 2509
 * transmitted after a set amount of time.
 * For now, assume that clearing out all the structures, and
2510 2511 2512
 * starting over will fix the problem.
 */
static void gfar_reset_task(struct work_struct *work)
L
Linus Torvalds 已提交
2513
{
2514
	struct gfar_private *priv = container_of(work, struct gfar_private,
2515
						 reset_task);
2516
	reset_gfar(priv->ndev);
L
Linus Torvalds 已提交
2517 2518
}

2519 2520 2521 2522 2523 2524 2525 2526
static void gfar_timeout(struct net_device *dev)
{
	struct gfar_private *priv = netdev_priv(dev);

	dev->stats.tx_errors++;
	schedule_work(&priv->reset_task);
}

L
Linus Torvalds 已提交
2527
/* Interrupt Handler for Transmit complete */
C
Claudiu Manoil 已提交
2528
static void gfar_clean_tx_ring(struct gfar_priv_tx_q *tx_queue)
L
Linus Torvalds 已提交
2529
{
2530
	struct net_device *dev = tx_queue->dev;
2531
	struct netdev_queue *txq;
D
Dai Haruki 已提交
2532
	struct gfar_private *priv = netdev_priv(dev);
2533
	struct txbd8 *bdp, *next = NULL;
D
Dai Haruki 已提交
2534
	struct txbd8 *lbdp = NULL;
2535
	struct txbd8 *base = tx_queue->tx_bd_base;
D
Dai Haruki 已提交
2536 2537
	struct sk_buff *skb;
	int skb_dirtytx;
2538
	int tx_ring_size = tx_queue->tx_ring_size;
2539
	int frags = 0, nr_txbds = 0;
D
Dai Haruki 已提交
2540
	int i;
D
Dai Haruki 已提交
2541
	int howmany = 0;
2542 2543
	int tqi = tx_queue->qindex;
	unsigned int bytes_sent = 0;
D
Dai Haruki 已提交
2544
	u32 lstatus;
2545
	size_t buflen;
L
Linus Torvalds 已提交
2546

2547
	txq = netdev_get_tx_queue(dev, tqi);
2548 2549
	bdp = tx_queue->dirty_tx;
	skb_dirtytx = tx_queue->skb_dirtytx;
L
Linus Torvalds 已提交
2550

2551
	while ((skb = tx_queue->tx_skbuff[skb_dirtytx])) {
A
Anton Vorontsov 已提交
2552

D
Dai Haruki 已提交
2553
		frags = skb_shinfo(skb)->nr_frags;
2554

J
Jan Ceuleers 已提交
2555
		/* When time stamping, one additional TxBD must be freed.
2556 2557
		 * Also, we need to dma_unmap_single() the TxPAL.
		 */
2558
		if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS))
2559 2560 2561 2562 2563
			nr_txbds = frags + 2;
		else
			nr_txbds = frags + 1;

		lbdp = skip_txbd(bdp, nr_txbds - 1, base, tx_ring_size);
L
Linus Torvalds 已提交
2564

2565
		lstatus = be32_to_cpu(lbdp->lstatus);
L
Linus Torvalds 已提交
2566

D
Dai Haruki 已提交
2567 2568
		/* Only clean completed frames */
		if ((lstatus & BD_LFLAG(TXBD_READY)) &&
2569
		    (lstatus & BD_LENGTH_MASK))
D
Dai Haruki 已提交
2570 2571
			break;

2572
		if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)) {
2573
			next = next_txbd(bdp, base, tx_ring_size);
2574 2575
			buflen = be16_to_cpu(next->length) +
				 GMAC_FCB_LEN + GMAC_TXPAL_LEN;
2576
		} else
2577
			buflen = be16_to_cpu(bdp->length);
2578

2579
		dma_unmap_single(priv->dev, be32_to_cpu(bdp->bufPtr),
2580
				 buflen, DMA_TO_DEVICE);
2581

2582
		if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)) {
2583
			struct skb_shared_hwtstamps shhwtstamps;
2584 2585
			u64 *ns = (u64 *)(((uintptr_t)skb->data + 0x10) &
					  ~0x7UL);
2586

2587 2588
			memset(&shhwtstamps, 0, sizeof(shhwtstamps));
			shhwtstamps.hwtstamp = ns_to_ktime(*ns);
2589
			skb_pull(skb, GMAC_FCB_LEN + GMAC_TXPAL_LEN);
2590
			skb_tstamp_tx(skb, &shhwtstamps);
2591
			gfar_clear_txbd_status(bdp);
2592 2593
			bdp = next;
		}
A
Andy Fleming 已提交
2594

2595
		gfar_clear_txbd_status(bdp);
D
Dai Haruki 已提交
2596
		bdp = next_txbd(bdp, base, tx_ring_size);
D
Dai Haruki 已提交
2597

D
Dai Haruki 已提交
2598
		for (i = 0; i < frags; i++) {
2599 2600 2601 2602
			dma_unmap_page(priv->dev, be32_to_cpu(bdp->bufPtr),
				       be16_to_cpu(bdp->length),
				       DMA_TO_DEVICE);
			gfar_clear_txbd_status(bdp);
D
Dai Haruki 已提交
2603 2604
			bdp = next_txbd(bdp, base, tx_ring_size);
		}
L
Linus Torvalds 已提交
2605

2606
		bytes_sent += GFAR_CB(skb)->bytes_sent;
2607

E
Eric Dumazet 已提交
2608
		dev_kfree_skb_any(skb);
2609

2610
		tx_queue->tx_skbuff[skb_dirtytx] = NULL;
D
Dai Haruki 已提交
2611

D
Dai Haruki 已提交
2612
		skb_dirtytx = (skb_dirtytx + 1) &
2613
			      TX_RING_MOD_MASK(tx_ring_size);
D
Dai Haruki 已提交
2614 2615

		howmany++;
2616
		spin_lock(&tx_queue->txlock);
2617
		tx_queue->num_txbdfree += nr_txbds;
2618
		spin_unlock(&tx_queue->txlock);
D
Dai Haruki 已提交
2619
	}
L
Linus Torvalds 已提交
2620

D
Dai Haruki 已提交
2621
	/* If we freed a buffer, we can restart transmission, if necessary */
2622 2623 2624 2625
	if (tx_queue->num_txbdfree &&
	    netif_tx_queue_stopped(txq) &&
	    !(test_bit(GFAR_DOWN, &priv->state)))
		netif_wake_subqueue(priv->ndev, tqi);
L
Linus Torvalds 已提交
2626

D
Dai Haruki 已提交
2627
	/* Update dirty indicators */
2628 2629
	tx_queue->skb_dirtytx = skb_dirtytx;
	tx_queue->dirty_tx = bdp;
L
Linus Torvalds 已提交
2630

2631
	netdev_tx_completed_queue(txq, howmany, bytes_sent);
D
Dai Haruki 已提交
2632 2633
}

2634
static bool gfar_new_page(struct gfar_priv_rx_q *rxq, struct gfar_rx_buff *rxb)
L
Linus Torvalds 已提交
2635
{
2636
	struct page *page;
2637
	dma_addr_t addr;
L
Linus Torvalds 已提交
2638

2639 2640 2641
	page = dev_alloc_page();
	if (unlikely(!page))
		return false;
L
Linus Torvalds 已提交
2642

2643 2644 2645
	addr = dma_map_page(rxq->dev, page, 0, PAGE_SIZE, DMA_FROM_DEVICE);
	if (unlikely(dma_mapping_error(rxq->dev, addr))) {
		__free_page(page);
2646

2647
		return false;
2648 2649
	}

2650 2651 2652 2653 2654
	rxb->dma = addr;
	rxb->page = page;
	rxb->page_offset = 0;

	return true;
L
Linus Torvalds 已提交
2655 2656
}

2657 2658
static void gfar_rx_alloc_err(struct gfar_priv_rx_q *rx_queue)
{
2659
	struct gfar_private *priv = netdev_priv(rx_queue->ndev);
2660 2661
	struct gfar_extra_stats *estats = &priv->extra_stats;

2662
	netdev_err(rx_queue->ndev, "Can't alloc RX buffers\n");
2663 2664 2665 2666 2667 2668
	atomic64_inc(&estats->rx_alloc_err);
}

static void gfar_alloc_rx_buffs(struct gfar_priv_rx_q *rx_queue,
				int alloc_cnt)
{
2669 2670
	struct rxbd8 *bdp;
	struct gfar_rx_buff *rxb;
2671 2672 2673 2674
	int i;

	i = rx_queue->next_to_use;
	bdp = &rx_queue->rx_bd_base[i];
2675
	rxb = &rx_queue->rx_buff[i];
2676 2677

	while (alloc_cnt--) {
2678 2679 2680
		/* try reuse page */
		if (unlikely(!rxb->page)) {
			if (unlikely(!gfar_new_page(rx_queue, rxb))) {
2681 2682 2683 2684 2685 2686
				gfar_rx_alloc_err(rx_queue);
				break;
			}
		}

		/* Setup the new RxBD */
2687 2688
		gfar_init_rxbdp(rx_queue, bdp,
				rxb->dma + rxb->page_offset + RXBUF_ALIGNMENT);
2689 2690

		/* Update to the next pointer */
2691 2692
		bdp++;
		rxb++;
2693

2694
		if (unlikely(++i == rx_queue->rx_ring_size)) {
2695
			i = 0;
2696 2697 2698
			bdp = rx_queue->rx_bd_base;
			rxb = rx_queue->rx_buff;
		}
2699 2700 2701
	}

	rx_queue->next_to_use = i;
2702
	rx_queue->next_to_alloc = i;
2703 2704
}

2705
static void count_errors(u32 lstatus, struct net_device *ndev)
L
Linus Torvalds 已提交
2706
{
2707 2708
	struct gfar_private *priv = netdev_priv(ndev);
	struct net_device_stats *stats = &ndev->stats;
L
Linus Torvalds 已提交
2709 2710
	struct gfar_extra_stats *estats = &priv->extra_stats;

J
Jan Ceuleers 已提交
2711
	/* If the packet was truncated, none of the other errors matter */
2712
	if (lstatus & BD_LFLAG(RXBD_TRUNCATED)) {
L
Linus Torvalds 已提交
2713 2714
		stats->rx_length_errors++;

2715
		atomic64_inc(&estats->rx_trunc);
L
Linus Torvalds 已提交
2716 2717 2718 2719

		return;
	}
	/* Count the errors, if there were any */
2720
	if (lstatus & BD_LFLAG(RXBD_LARGE | RXBD_SHORT)) {
L
Linus Torvalds 已提交
2721 2722
		stats->rx_length_errors++;

2723
		if (lstatus & BD_LFLAG(RXBD_LARGE))
2724
			atomic64_inc(&estats->rx_large);
L
Linus Torvalds 已提交
2725
		else
2726
			atomic64_inc(&estats->rx_short);
L
Linus Torvalds 已提交
2727
	}
2728
	if (lstatus & BD_LFLAG(RXBD_NONOCTET)) {
L
Linus Torvalds 已提交
2729
		stats->rx_frame_errors++;
2730
		atomic64_inc(&estats->rx_nonoctet);
L
Linus Torvalds 已提交
2731
	}
2732
	if (lstatus & BD_LFLAG(RXBD_CRCERR)) {
2733
		atomic64_inc(&estats->rx_crcerr);
L
Linus Torvalds 已提交
2734 2735
		stats->rx_crc_errors++;
	}
2736
	if (lstatus & BD_LFLAG(RXBD_OVERRUN)) {
2737
		atomic64_inc(&estats->rx_overrun);
2738
		stats->rx_over_errors++;
L
Linus Torvalds 已提交
2739 2740 2741
	}
}

2742
irqreturn_t gfar_receive(int irq, void *grp_id)
L
Linus Torvalds 已提交
2743
{
2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785
	struct gfar_priv_grp *grp = (struct gfar_priv_grp *)grp_id;
	unsigned long flags;
	u32 imask;

	if (likely(napi_schedule_prep(&grp->napi_rx))) {
		spin_lock_irqsave(&grp->grplock, flags);
		imask = gfar_read(&grp->regs->imask);
		imask &= IMASK_RX_DISABLED;
		gfar_write(&grp->regs->imask, imask);
		spin_unlock_irqrestore(&grp->grplock, flags);
		__napi_schedule(&grp->napi_rx);
	} else {
		/* Clear IEVENT, so interrupts aren't called again
		 * because of the packets that have already arrived.
		 */
		gfar_write(&grp->regs->ievent, IEVENT_RX_MASK);
	}

	return IRQ_HANDLED;
}

/* Interrupt Handler for Transmit complete */
static irqreturn_t gfar_transmit(int irq, void *grp_id)
{
	struct gfar_priv_grp *grp = (struct gfar_priv_grp *)grp_id;
	unsigned long flags;
	u32 imask;

	if (likely(napi_schedule_prep(&grp->napi_tx))) {
		spin_lock_irqsave(&grp->grplock, flags);
		imask = gfar_read(&grp->regs->imask);
		imask &= IMASK_TX_DISABLED;
		gfar_write(&grp->regs->imask, imask);
		spin_unlock_irqrestore(&grp->grplock, flags);
		__napi_schedule(&grp->napi_tx);
	} else {
		/* Clear IEVENT, so interrupts aren't called again
		 * because of the packets that have already arrived.
		 */
		gfar_write(&grp->regs->ievent, IEVENT_TX_MASK);
	}

L
Linus Torvalds 已提交
2786 2787 2788
	return IRQ_HANDLED;
}

2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875
static bool gfar_add_rx_frag(struct gfar_rx_buff *rxb, u32 lstatus,
			     struct sk_buff *skb, bool first)
{
	unsigned int size = lstatus & BD_LENGTH_MASK;
	struct page *page = rxb->page;

	/* Remove the FCS from the packet length */
	if (likely(lstatus & BD_LFLAG(RXBD_LAST)))
		size -= ETH_FCS_LEN;

	if (likely(first))
		skb_put(skb, size);
	else
		skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags, page,
				rxb->page_offset + RXBUF_ALIGNMENT,
				size, GFAR_RXB_TRUESIZE);

	/* try reuse page */
	if (unlikely(page_count(page) != 1))
		return false;

	/* change offset to the other half */
	rxb->page_offset ^= GFAR_RXB_TRUESIZE;

	atomic_inc(&page->_count);

	return true;
}

static void gfar_reuse_rx_page(struct gfar_priv_rx_q *rxq,
			       struct gfar_rx_buff *old_rxb)
{
	struct gfar_rx_buff *new_rxb;
	u16 nta = rxq->next_to_alloc;

	new_rxb = &rxq->rx_buff[nta];

	/* find next buf that can reuse a page */
	nta++;
	rxq->next_to_alloc = (nta < rxq->rx_ring_size) ? nta : 0;

	/* copy page reference */
	*new_rxb = *old_rxb;

	/* sync for use by the device */
	dma_sync_single_range_for_device(rxq->dev, old_rxb->dma,
					 old_rxb->page_offset,
					 GFAR_RXB_TRUESIZE, DMA_FROM_DEVICE);
}

static struct sk_buff *gfar_get_next_rxbuff(struct gfar_priv_rx_q *rx_queue,
					    u32 lstatus, struct sk_buff *skb)
{
	struct gfar_rx_buff *rxb = &rx_queue->rx_buff[rx_queue->next_to_clean];
	struct page *page = rxb->page;
	bool first = false;

	if (likely(!skb)) {
		void *buff_addr = page_address(page) + rxb->page_offset;

		skb = build_skb(buff_addr, GFAR_SKBFRAG_SIZE);
		if (unlikely(!skb)) {
			gfar_rx_alloc_err(rx_queue);
			return NULL;
		}
		skb_reserve(skb, RXBUF_ALIGNMENT);
		first = true;
	}

	dma_sync_single_range_for_cpu(rx_queue->dev, rxb->dma, rxb->page_offset,
				      GFAR_RXB_TRUESIZE, DMA_FROM_DEVICE);

	if (gfar_add_rx_frag(rxb, lstatus, skb, first)) {
		/* reuse the free half of the page */
		gfar_reuse_rx_page(rx_queue, rxb);
	} else {
		/* page cannot be reused, unmap it */
		dma_unmap_page(rx_queue->dev, rxb->dma,
			       PAGE_SIZE, DMA_FROM_DEVICE);
	}

	/* clear rxb content */
	rxb->page = NULL;

	return skb;
}

2876 2877 2878 2879
static inline void gfar_rx_checksum(struct sk_buff *skb, struct rxfcb *fcb)
{
	/* If valid headers were found, and valid sums
	 * were verified, then we tell the kernel that no
J
Jan Ceuleers 已提交
2880 2881
	 * checksumming is necessary.  Otherwise, it is [FIXME]
	 */
2882 2883
	if ((be16_to_cpu(fcb->flags) & RXFCB_CSUM_MASK) ==
	    (RXFCB_CIP | RXFCB_CTU))
2884 2885
		skb->ip_summed = CHECKSUM_UNNECESSARY;
	else
2886
		skb_checksum_none_assert(skb);
2887 2888
}

J
Jan Ceuleers 已提交
2889
/* gfar_process_frame() -- handle one incoming packet if skb isn't NULL. */
2890
static void gfar_process_frame(struct net_device *ndev, struct sk_buff *skb)
L
Linus Torvalds 已提交
2891
{
2892
	struct gfar_private *priv = netdev_priv(ndev);
2893
	struct rxfcb *fcb = NULL;
L
Linus Torvalds 已提交
2894

2895 2896
	/* fcb is at the beginning if exists */
	fcb = (struct rxfcb *)skb->data;
2897

J
Jan Ceuleers 已提交
2898 2899 2900
	/* Remove the FCB from the skb
	 * Remove the padded bytes, if there are any
	 */
2901
	if (priv->uses_rxfcb)
2902
		skb_pull(skb, GMAC_FCB_LEN);
2903

2904 2905 2906 2907
	/* Get receive timestamp from the skb */
	if (priv->hwts_rx_en) {
		struct skb_shared_hwtstamps *shhwtstamps = skb_hwtstamps(skb);
		u64 *ns = (u64 *) skb->data;
2908

2909 2910 2911 2912 2913 2914 2915
		memset(shhwtstamps, 0, sizeof(*shhwtstamps));
		shhwtstamps->hwtstamp = ns_to_ktime(*ns);
	}

	if (priv->padding)
		skb_pull(skb, priv->padding);

2916
	if (ndev->features & NETIF_F_RXCSUM)
2917
		gfar_rx_checksum(skb, fcb);
2918

2919
	/* Tell the skb what kind of packet this is */
2920
	skb->protocol = eth_type_trans(skb, ndev);
L
Linus Torvalds 已提交
2921

2922
	/* There's need to check for NETIF_F_HW_VLAN_CTAG_RX here.
2923 2924 2925
	 * Even if vlan rx accel is disabled, on some chips
	 * RXFCB_VLN is pseudo randomly set.
	 */
2926
	if (ndev->features & NETIF_F_HW_VLAN_CTAG_RX &&
2927 2928 2929
	    be16_to_cpu(fcb->flags) & RXFCB_VLN)
		__vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q),
				       be16_to_cpu(fcb->vlctl));
L
Linus Torvalds 已提交
2930 2931 2932
}

/* gfar_clean_rx_ring() -- Processes each frame in the rx ring
2933 2934
 * until the budget/quota has been reached. Returns the number
 * of frames handled
L
Linus Torvalds 已提交
2935
 */
2936
int gfar_clean_rx_ring(struct gfar_priv_rx_q *rx_queue, int rx_work_limit)
L
Linus Torvalds 已提交
2937
{
2938
	struct net_device *ndev = rx_queue->ndev;
2939 2940
	struct gfar_private *priv = netdev_priv(ndev);
	struct rxbd8 *bdp;
2941
	int i, howmany = 0;
2942
	struct sk_buff *skb = rx_queue->skb;
2943
	int cleaned_cnt = gfar_rxbd_unused(rx_queue);
2944
	unsigned int total_bytes = 0, total_pkts = 0;
L
Linus Torvalds 已提交
2945 2946

	/* Get the first full descriptor */
2947
	i = rx_queue->next_to_clean;
L
Linus Torvalds 已提交
2948

2949
	while (rx_work_limit--) {
2950
		u32 lstatus;
2951

2952 2953 2954 2955
		if (cleaned_cnt >= GFAR_RX_BUFF_ALLOC) {
			gfar_alloc_rx_buffs(rx_queue, cleaned_cnt);
			cleaned_cnt = 0;
		}
2956

2957
		bdp = &rx_queue->rx_bd_base[i];
2958 2959
		lstatus = be32_to_cpu(bdp->lstatus);
		if (lstatus & BD_LFLAG(RXBD_EMPTY))
2960
			break;
2961

2962 2963
		/* order rx buffer descriptor reads */
		rmb();
2964

2965
		/* fetch next to clean buffer from the ring */
2966 2967 2968
		skb = gfar_get_next_rxbuff(rx_queue, lstatus, skb);
		if (unlikely(!skb))
			break;
L
Linus Torvalds 已提交
2969

2970 2971
		cleaned_cnt++;
		howmany++;
A
Andy Fleming 已提交
2972

2973 2974 2975 2976 2977 2978 2979 2980
		if (unlikely(++i == rx_queue->rx_ring_size))
			i = 0;

		rx_queue->next_to_clean = i;

		/* fetch next buffer if not the last in frame */
		if (!(lstatus & BD_LFLAG(RXBD_LAST)))
			continue;
2981

2982
		if (unlikely(lstatus & BD_LFLAG(RXBD_ERR))) {
2983
			count_errors(lstatus, ndev);
2984

2985 2986
			/* discard faulty buffer */
			dev_kfree_skb(skb);
2987 2988 2989 2990
			skb = NULL;
			rx_queue->stats.rx_dropped++;
			continue;
		}
2991

2992 2993 2994
		/* Increment the number of packets */
		total_pkts++;
		total_bytes += skb->len;
2995

2996
		skb_record_rx_queue(skb, rx_queue->qindex);
L
Linus Torvalds 已提交
2997

2998
		gfar_process_frame(ndev, skb);
L
Linus Torvalds 已提交
2999

3000 3001 3002 3003
		/* Send the packet up the stack */
		napi_gro_receive(&rx_queue->grp->napi_rx, skb);

		skb = NULL;
3004
	}
L
Linus Torvalds 已提交
3005

3006 3007 3008 3009 3010
	/* Store incomplete frames for completion */
	rx_queue->skb = skb;

	rx_queue->stats.rx_packets += total_pkts;
	rx_queue->stats.rx_bytes += total_bytes;
3011

3012 3013
	if (cleaned_cnt)
		gfar_alloc_rx_buffs(rx_queue, cleaned_cnt);
L
Linus Torvalds 已提交
3014

3015 3016
	/* Update Last Free RxBD pointer for LFC */
	if (unlikely(priv->tx_actual_en)) {
3017 3018 3019
		u32 bdp_dma = gfar_rxbd_dma_lastfree(rx_queue);

		gfar_write(rx_queue->rfbptr, bdp_dma);
L
Linus Torvalds 已提交
3020 3021 3022 3023 3024
	}

	return howmany;
}

3025
static int gfar_poll_rx_sq(struct napi_struct *napi, int budget)
3026 3027
{
	struct gfar_priv_grp *gfargrp =
3028
		container_of(napi, struct gfar_priv_grp, napi_rx);
3029
	struct gfar __iomem *regs = gfargrp->regs;
3030
	struct gfar_priv_rx_q *rx_queue = gfargrp->rx_queue;
3031 3032 3033 3034 3035
	int work_done = 0;

	/* Clear IEVENT, so interrupts aren't called again
	 * because of the packets that have already arrived
	 */
3036
	gfar_write(&regs->ievent, IEVENT_RX_MASK);
3037 3038 3039 3040

	work_done = gfar_clean_rx_ring(rx_queue, budget);

	if (work_done < budget) {
3041
		u32 imask;
3042 3043 3044 3045
		napi_complete(napi);
		/* Clear the halt bit in RSTAT */
		gfar_write(&regs->rstat, gfargrp->rstat);

3046 3047 3048 3049 3050
		spin_lock_irq(&gfargrp->grplock);
		imask = gfar_read(&regs->imask);
		imask |= IMASK_RX_DEFAULT;
		gfar_write(&regs->imask, imask);
		spin_unlock_irq(&gfargrp->grplock);
3051 3052 3053 3054 3055
	}

	return work_done;
}

3056
static int gfar_poll_tx_sq(struct napi_struct *napi, int budget)
L
Linus Torvalds 已提交
3057
{
3058
	struct gfar_priv_grp *gfargrp =
3059 3060
		container_of(napi, struct gfar_priv_grp, napi_tx);
	struct gfar __iomem *regs = gfargrp->regs;
3061
	struct gfar_priv_tx_q *tx_queue = gfargrp->tx_queue;
3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087
	u32 imask;

	/* Clear IEVENT, so interrupts aren't called again
	 * because of the packets that have already arrived
	 */
	gfar_write(&regs->ievent, IEVENT_TX_MASK);

	/* run Tx cleanup to completion */
	if (tx_queue->tx_skbuff[tx_queue->skb_dirtytx])
		gfar_clean_tx_ring(tx_queue);

	napi_complete(napi);

	spin_lock_irq(&gfargrp->grplock);
	imask = gfar_read(&regs->imask);
	imask |= IMASK_TX_DEFAULT;
	gfar_write(&regs->imask, imask);
	spin_unlock_irq(&gfargrp->grplock);

	return 0;
}

static int gfar_poll_rx(struct napi_struct *napi, int budget)
{
	struct gfar_priv_grp *gfargrp =
		container_of(napi, struct gfar_priv_grp, napi_rx);
3088
	struct gfar_private *priv = gfargrp->priv;
3089
	struct gfar __iomem *regs = gfargrp->regs;
3090
	struct gfar_priv_rx_q *rx_queue = NULL;
C
Claudiu Manoil 已提交
3091
	int work_done = 0, work_done_per_q = 0;
3092
	int i, budget_per_q = 0;
3093 3094
	unsigned long rstat_rxf;
	int num_act_queues;
3095

3096
	/* Clear IEVENT, so interrupts aren't called again
J
Jan Ceuleers 已提交
3097 3098
	 * because of the packets that have already arrived
	 */
3099
	gfar_write(&regs->ievent, IEVENT_RX_MASK);
3100

3101 3102 3103 3104 3105 3106
	rstat_rxf = gfar_read(&regs->rstat) & RSTAT_RXF_MASK;

	num_act_queues = bitmap_weight(&rstat_rxf, MAX_RX_QS);
	if (num_act_queues)
		budget_per_q = budget/num_act_queues;

3107 3108 3109 3110
	for_each_set_bit(i, &gfargrp->rx_bit_map, priv->num_rx_queues) {
		/* skip queue if not active */
		if (!(rstat_rxf & (RSTAT_CLEAR_RXF0 >> i)))
			continue;
L
Linus Torvalds 已提交
3111

3112 3113 3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127
		rx_queue = priv->rx_queue[i];
		work_done_per_q =
			gfar_clean_rx_ring(rx_queue, budget_per_q);
		work_done += work_done_per_q;

		/* finished processing this queue */
		if (work_done_per_q < budget_per_q) {
			/* clear active queue hw indication */
			gfar_write(&regs->rstat,
				   RSTAT_CLEAR_RXF0 >> i);
			num_act_queues--;

			if (!num_act_queues)
				break;
		}
	}
3128

3129 3130
	if (!num_act_queues) {
		u32 imask;
3131
		napi_complete(napi);
L
Linus Torvalds 已提交
3132

3133 3134
		/* Clear the halt bit in RSTAT */
		gfar_write(&regs->rstat, gfargrp->rstat);
L
Linus Torvalds 已提交
3135

3136 3137 3138 3139 3140
		spin_lock_irq(&gfargrp->grplock);
		imask = gfar_read(&regs->imask);
		imask |= IMASK_RX_DEFAULT;
		gfar_write(&regs->imask, imask);
		spin_unlock_irq(&gfargrp->grplock);
L
Linus Torvalds 已提交
3141 3142
	}

C
Claudiu Manoil 已提交
3143
	return work_done;
L
Linus Torvalds 已提交
3144 3145
}

3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184
static int gfar_poll_tx(struct napi_struct *napi, int budget)
{
	struct gfar_priv_grp *gfargrp =
		container_of(napi, struct gfar_priv_grp, napi_tx);
	struct gfar_private *priv = gfargrp->priv;
	struct gfar __iomem *regs = gfargrp->regs;
	struct gfar_priv_tx_q *tx_queue = NULL;
	int has_tx_work = 0;
	int i;

	/* Clear IEVENT, so interrupts aren't called again
	 * because of the packets that have already arrived
	 */
	gfar_write(&regs->ievent, IEVENT_TX_MASK);

	for_each_set_bit(i, &gfargrp->tx_bit_map, priv->num_tx_queues) {
		tx_queue = priv->tx_queue[i];
		/* run Tx cleanup to completion */
		if (tx_queue->tx_skbuff[tx_queue->skb_dirtytx]) {
			gfar_clean_tx_ring(tx_queue);
			has_tx_work = 1;
		}
	}

	if (!has_tx_work) {
		u32 imask;
		napi_complete(napi);

		spin_lock_irq(&gfargrp->grplock);
		imask = gfar_read(&regs->imask);
		imask |= IMASK_TX_DEFAULT;
		gfar_write(&regs->imask, imask);
		spin_unlock_irq(&gfargrp->grplock);
	}

	return 0;
}


3185
#ifdef CONFIG_NET_POLL_CONTROLLER
J
Jan Ceuleers 已提交
3186
/* Polling 'interrupt' - used by things like netconsole to send skbs
3187 3188 3189 3190 3191 3192
 * without having to re-enable interrupts. It's not called while
 * the interrupt routine is executing.
 */
static void gfar_netpoll(struct net_device *dev)
{
	struct gfar_private *priv = netdev_priv(dev);
3193
	int i;
3194 3195

	/* If the device has multiple interrupts, run tx/rx */
3196
	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
3197
		for (i = 0; i < priv->num_grps; i++) {
3198 3199 3200 3201 3202 3203 3204 3205 3206
			struct gfar_priv_grp *grp = &priv->gfargrp[i];

			disable_irq(gfar_irq(grp, TX)->irq);
			disable_irq(gfar_irq(grp, RX)->irq);
			disable_irq(gfar_irq(grp, ER)->irq);
			gfar_interrupt(gfar_irq(grp, TX)->irq, grp);
			enable_irq(gfar_irq(grp, ER)->irq);
			enable_irq(gfar_irq(grp, RX)->irq);
			enable_irq(gfar_irq(grp, TX)->irq);
3207
		}
3208
	} else {
3209
		for (i = 0; i < priv->num_grps; i++) {
3210 3211 3212 3213 3214
			struct gfar_priv_grp *grp = &priv->gfargrp[i];

			disable_irq(gfar_irq(grp, TX)->irq);
			gfar_interrupt(gfar_irq(grp, TX)->irq, grp);
			enable_irq(gfar_irq(grp, TX)->irq);
3215
		}
3216 3217 3218 3219
	}
}
#endif

L
Linus Torvalds 已提交
3220
/* The interrupt handler for devices with one interrupt */
3221
static irqreturn_t gfar_interrupt(int irq, void *grp_id)
L
Linus Torvalds 已提交
3222
{
3223
	struct gfar_priv_grp *gfargrp = grp_id;
L
Linus Torvalds 已提交
3224 3225

	/* Save ievent for future reference */
3226
	u32 events = gfar_read(&gfargrp->regs->ievent);
L
Linus Torvalds 已提交
3227 3228

	/* Check for reception */
3229
	if (events & IEVENT_RX_MASK)
3230
		gfar_receive(irq, grp_id);
L
Linus Torvalds 已提交
3231 3232

	/* Check for transmit completion */
3233
	if (events & IEVENT_TX_MASK)
3234
		gfar_transmit(irq, grp_id);
L
Linus Torvalds 已提交
3235

3236 3237
	/* Check for errors */
	if (events & IEVENT_ERR_MASK)
3238
		gfar_error(irq, grp_id);
L
Linus Torvalds 已提交
3239 3240 3241 3242 3243 3244

	return IRQ_HANDLED;
}

/* Called every time the controller might need to be made
 * aware of new link state.  The PHY code conveys this
3245
 * information through variables in the phydev structure, and this
L
Linus Torvalds 已提交
3246 3247 3248 3249 3250 3251
 * function converts those variables into the appropriate
 * register values, and can bring down the device if needed.
 */
static void adjust_link(struct net_device *dev)
{
	struct gfar_private *priv = netdev_priv(dev);
3252 3253
	struct phy_device *phydev = priv->phydev;

3254
	if (unlikely(phydev->link != priv->oldlink ||
3255 3256
		     (phydev->link && (phydev->duplex != priv->oldduplex ||
				       phydev->speed != priv->oldspeed))))
3257
		gfar_update_link_state(priv);
3258
}
L
Linus Torvalds 已提交
3259 3260 3261 3262

/* Update the hash table based on the current list of multicast
 * addresses we subscribe to.  Also, change the promiscuity of
 * the device based on the flags (this function is called
J
Jan Ceuleers 已提交
3263 3264
 * whenever dev->flags is changed
 */
L
Linus Torvalds 已提交
3265 3266
static void gfar_set_multi(struct net_device *dev)
{
3267
	struct netdev_hw_addr *ha;
L
Linus Torvalds 已提交
3268
	struct gfar_private *priv = netdev_priv(dev);
3269
	struct gfar __iomem *regs = priv->gfargrp[0].regs;
L
Linus Torvalds 已提交
3270 3271
	u32 tempval;

3272
	if (dev->flags & IFF_PROMISC) {
L
Linus Torvalds 已提交
3273 3274 3275 3276 3277 3278 3279 3280 3281 3282
		/* Set RCTRL to PROM */
		tempval = gfar_read(&regs->rctrl);
		tempval |= RCTRL_PROM;
		gfar_write(&regs->rctrl, tempval);
	} else {
		/* Set RCTRL to not PROM */
		tempval = gfar_read(&regs->rctrl);
		tempval &= ~(RCTRL_PROM);
		gfar_write(&regs->rctrl, tempval);
	}
3283

3284
	if (dev->flags & IFF_ALLMULTI) {
L
Linus Torvalds 已提交
3285
		/* Set the hash to rx all multicast frames */
3286 3287 3288 3289 3290 3291 3292 3293
		gfar_write(&regs->igaddr0, 0xffffffff);
		gfar_write(&regs->igaddr1, 0xffffffff);
		gfar_write(&regs->igaddr2, 0xffffffff);
		gfar_write(&regs->igaddr3, 0xffffffff);
		gfar_write(&regs->igaddr4, 0xffffffff);
		gfar_write(&regs->igaddr5, 0xffffffff);
		gfar_write(&regs->igaddr6, 0xffffffff);
		gfar_write(&regs->igaddr7, 0xffffffff);
L
Linus Torvalds 已提交
3294 3295 3296 3297 3298 3299 3300 3301 3302
		gfar_write(&regs->gaddr0, 0xffffffff);
		gfar_write(&regs->gaddr1, 0xffffffff);
		gfar_write(&regs->gaddr2, 0xffffffff);
		gfar_write(&regs->gaddr3, 0xffffffff);
		gfar_write(&regs->gaddr4, 0xffffffff);
		gfar_write(&regs->gaddr5, 0xffffffff);
		gfar_write(&regs->gaddr6, 0xffffffff);
		gfar_write(&regs->gaddr7, 0xffffffff);
	} else {
3303 3304 3305
		int em_num;
		int idx;

L
Linus Torvalds 已提交
3306
		/* zero out the hash */
3307 3308 3309 3310 3311 3312 3313 3314
		gfar_write(&regs->igaddr0, 0x0);
		gfar_write(&regs->igaddr1, 0x0);
		gfar_write(&regs->igaddr2, 0x0);
		gfar_write(&regs->igaddr3, 0x0);
		gfar_write(&regs->igaddr4, 0x0);
		gfar_write(&regs->igaddr5, 0x0);
		gfar_write(&regs->igaddr6, 0x0);
		gfar_write(&regs->igaddr7, 0x0);
L
Linus Torvalds 已提交
3315 3316 3317 3318 3319 3320 3321 3322 3323
		gfar_write(&regs->gaddr0, 0x0);
		gfar_write(&regs->gaddr1, 0x0);
		gfar_write(&regs->gaddr2, 0x0);
		gfar_write(&regs->gaddr3, 0x0);
		gfar_write(&regs->gaddr4, 0x0);
		gfar_write(&regs->gaddr5, 0x0);
		gfar_write(&regs->gaddr6, 0x0);
		gfar_write(&regs->gaddr7, 0x0);

3324 3325
		/* If we have extended hash tables, we need to
		 * clear the exact match registers to prepare for
J
Jan Ceuleers 已提交
3326 3327
		 * setting them
		 */
3328 3329 3330 3331 3332 3333 3334 3335 3336
		if (priv->extended_hash) {
			em_num = GFAR_EM_NUM + 1;
			gfar_clear_exact_match(dev);
			idx = 1;
		} else {
			idx = 0;
			em_num = 0;
		}

3337
		if (netdev_mc_empty(dev))
L
Linus Torvalds 已提交
3338 3339 3340
			return;

		/* Parse the list, and set the appropriate bits */
3341
		netdev_for_each_mc_addr(ha, dev) {
3342
			if (idx < em_num) {
3343
				gfar_set_mac_for_addr(dev, idx, ha->addr);
3344 3345
				idx++;
			} else
3346
				gfar_set_hash_for_addr(dev, ha->addr);
L
Linus Torvalds 已提交
3347 3348 3349 3350
		}
	}
}

3351 3352

/* Clears each of the exact match registers to zero, so they
J
Jan Ceuleers 已提交
3353 3354
 * don't interfere with normal reception
 */
3355 3356 3357
static void gfar_clear_exact_match(struct net_device *dev)
{
	int idx;
3358
	static const u8 zero_arr[ETH_ALEN] = {0, 0, 0, 0, 0, 0};
3359

3360
	for (idx = 1; idx < GFAR_EM_NUM + 1; idx++)
J
Joe Perches 已提交
3361
		gfar_set_mac_for_addr(dev, idx, zero_arr);
3362 3363
}

L
Linus Torvalds 已提交
3364 3365 3366 3367 3368 3369 3370 3371 3372 3373 3374 3375
/* Set the appropriate hash bit for the given addr */
/* The algorithm works like so:
 * 1) Take the Destination Address (ie the multicast address), and
 * do a CRC on it (little endian), and reverse the bits of the
 * result.
 * 2) Use the 8 most significant bits as a hash into a 256-entry
 * table.  The table is controlled through 8 32-bit registers:
 * gaddr0-7.  gaddr0's MSB is entry 0, and gaddr7's LSB is
 * gaddr7.  This means that the 3 most significant bits in the
 * hash index which gaddr register to use, and the 5 other bits
 * indicate which bit (assuming an IBM numbering scheme, which
 * for PowerPC (tm) is usually the case) in the register holds
J
Jan Ceuleers 已提交
3376 3377
 * the entry.
 */
L
Linus Torvalds 已提交
3378 3379 3380 3381
static void gfar_set_hash_for_addr(struct net_device *dev, u8 *addr)
{
	u32 tempval;
	struct gfar_private *priv = netdev_priv(dev);
3382
	u32 result = ether_crc(ETH_ALEN, addr);
3383 3384 3385
	int width = priv->hash_width;
	u8 whichbit = (result >> (32 - width)) & 0x1f;
	u8 whichreg = result >> (32 - width + 5);
L
Linus Torvalds 已提交
3386 3387
	u32 value = (1 << (31-whichbit));

3388
	tempval = gfar_read(priv->hash_regs[whichreg]);
L
Linus Torvalds 已提交
3389
	tempval |= value;
3390
	gfar_write(priv->hash_regs[whichreg], tempval);
L
Linus Torvalds 已提交
3391 3392
}

3393 3394 3395 3396

/* There are multiple MAC Address register pairs on some controllers
 * This function sets the numth pair to a given address
 */
J
Joe Perches 已提交
3397 3398
static void gfar_set_mac_for_addr(struct net_device *dev, int num,
				  const u8 *addr)
3399 3400
{
	struct gfar_private *priv = netdev_priv(dev);
3401
	struct gfar __iomem *regs = priv->gfargrp[0].regs;
3402
	u32 tempval;
3403
	u32 __iomem *macptr = &regs->macstnaddr1;
3404 3405 3406

	macptr += num*2;

3407 3408 3409
	/* For a station address of 0x12345678ABCD in transmission
	 * order (BE), MACnADDR1 is set to 0xCDAB7856 and
	 * MACnADDR2 is set to 0x34120000.
J
Jan Ceuleers 已提交
3410
	 */
3411 3412
	tempval = (addr[5] << 24) | (addr[4] << 16) |
		  (addr[3] << 8)  |  addr[2];
3413

3414
	gfar_write(macptr, tempval);
3415

3416
	tempval = (addr[1] << 24) | (addr[0] << 16);
3417 3418 3419 3420

	gfar_write(macptr+1, tempval);
}

L
Linus Torvalds 已提交
3421
/* GFAR error interrupt handler */
3422
static irqreturn_t gfar_error(int irq, void *grp_id)
L
Linus Torvalds 已提交
3423
{
3424 3425 3426 3427
	struct gfar_priv_grp *gfargrp = grp_id;
	struct gfar __iomem *regs = gfargrp->regs;
	struct gfar_private *priv= gfargrp->priv;
	struct net_device *dev = priv->ndev;
L
Linus Torvalds 已提交
3428 3429

	/* Save ievent for future reference */
3430
	u32 events = gfar_read(&regs->ievent);
L
Linus Torvalds 已提交
3431 3432

	/* Clear IEVENT */
3433
	gfar_write(&regs->ievent, events & IEVENT_ERR_MASK);
3434 3435

	/* Magic Packet is not an error. */
3436
	if ((priv->device_flags & FSL_GIANFAR_DEV_HAS_MAGIC_PACKET) &&
3437 3438
	    (events & IEVENT_MAG))
		events &= ~IEVENT_MAG;
L
Linus Torvalds 已提交
3439 3440

	/* Hmm... */
3441
	if (netif_msg_rx_err(priv) || netif_msg_tx_err(priv))
3442 3443
		netdev_dbg(dev,
			   "error interrupt (ievent=0x%08x imask=0x%08x)\n",
3444
			   events, gfar_read(&regs->imask));
L
Linus Torvalds 已提交
3445 3446 3447

	/* Update the error counters */
	if (events & IEVENT_TXE) {
3448
		dev->stats.tx_errors++;
L
Linus Torvalds 已提交
3449 3450

		if (events & IEVENT_LC)
3451
			dev->stats.tx_window_errors++;
L
Linus Torvalds 已提交
3452
		if (events & IEVENT_CRL)
3453
			dev->stats.tx_aborted_errors++;
L
Linus Torvalds 已提交
3454
		if (events & IEVENT_XFUN) {
3455 3456
			netif_dbg(priv, tx_err, dev,
				  "TX FIFO underrun, packet dropped\n");
3457
			dev->stats.tx_dropped++;
3458
			atomic64_inc(&priv->extra_stats.tx_underrun);
L
Linus Torvalds 已提交
3459

3460
			schedule_work(&priv->reset_task);
L
Linus Torvalds 已提交
3461
		}
3462
		netif_dbg(priv, tx_err, dev, "Transmit Error\n");
L
Linus Torvalds 已提交
3463 3464
	}
	if (events & IEVENT_BSY) {
3465
		dev->stats.rx_errors++;
3466
		atomic64_inc(&priv->extra_stats.rx_bsy);
L
Linus Torvalds 已提交
3467

3468
		gfar_receive(irq, grp_id);
L
Linus Torvalds 已提交
3469

3470 3471
		netif_dbg(priv, rx_err, dev, "busy error (rstat: %x)\n",
			  gfar_read(&regs->rstat));
L
Linus Torvalds 已提交
3472 3473
	}
	if (events & IEVENT_BABR) {
3474
		dev->stats.rx_errors++;
3475
		atomic64_inc(&priv->extra_stats.rx_babr);
L
Linus Torvalds 已提交
3476

3477
		netif_dbg(priv, rx_err, dev, "babbling RX error\n");
L
Linus Torvalds 已提交
3478 3479
	}
	if (events & IEVENT_EBERR) {
3480
		atomic64_inc(&priv->extra_stats.eberr);
3481
		netif_dbg(priv, rx_err, dev, "bus error\n");
L
Linus Torvalds 已提交
3482
	}
3483 3484
	if (events & IEVENT_RXC)
		netif_dbg(priv, rx_status, dev, "control frame\n");
L
Linus Torvalds 已提交
3485 3486

	if (events & IEVENT_BABT) {
3487
		atomic64_inc(&priv->extra_stats.tx_babt);
3488
		netif_dbg(priv, tx_err, dev, "babbling TX error\n");
L
Linus Torvalds 已提交
3489 3490 3491 3492
	}
	return IRQ_HANDLED;
}

3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505 3506 3507 3508 3509 3510 3511 3512 3513 3514 3515
static u32 gfar_get_flowctrl_cfg(struct gfar_private *priv)
{
	struct phy_device *phydev = priv->phydev;
	u32 val = 0;

	if (!phydev->duplex)
		return val;

	if (!priv->pause_aneg_en) {
		if (priv->tx_pause_en)
			val |= MACCFG1_TX_FLOW;
		if (priv->rx_pause_en)
			val |= MACCFG1_RX_FLOW;
	} else {
		u16 lcl_adv, rmt_adv;
		u8 flowctrl;
		/* get link partner capabilities */
		rmt_adv = 0;
		if (phydev->pause)
			rmt_adv = LPA_PAUSE_CAP;
		if (phydev->asym_pause)
			rmt_adv |= LPA_PAUSE_ASYM;

3516 3517 3518 3519 3520
		lcl_adv = 0;
		if (phydev->advertising & ADVERTISED_Pause)
			lcl_adv |= ADVERTISE_PAUSE_CAP;
		if (phydev->advertising & ADVERTISED_Asym_Pause)
			lcl_adv |= ADVERTISE_PAUSE_ASYM;
3521 3522 3523 3524 3525 3526 3527 3528 3529 3530 3531 3532 3533 3534 3535

		flowctrl = mii_resolve_flowctrl_fdx(lcl_adv, rmt_adv);
		if (flowctrl & FLOW_CTRL_TX)
			val |= MACCFG1_TX_FLOW;
		if (flowctrl & FLOW_CTRL_RX)
			val |= MACCFG1_RX_FLOW;
	}

	return val;
}

static noinline void gfar_update_link_state(struct gfar_private *priv)
{
	struct gfar __iomem *regs = priv->gfargrp[0].regs;
	struct phy_device *phydev = priv->phydev;
3536 3537
	struct gfar_priv_rx_q *rx_queue = NULL;
	int i;
3538 3539 3540 3541 3542 3543 3544 3545

	if (unlikely(test_bit(GFAR_RESETTING, &priv->state)))
		return;

	if (phydev->link) {
		u32 tempval1 = gfar_read(&regs->maccfg1);
		u32 tempval = gfar_read(&regs->maccfg2);
		u32 ecntrl = gfar_read(&regs->ecntrl);
3546
		u32 tx_flow_oldval = (tempval & MACCFG1_TX_FLOW);
3547 3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560 3561 3562 3563 3564 3565 3566 3567 3568 3569 3570 3571 3572 3573 3574 3575 3576 3577 3578 3579 3580 3581 3582 3583 3584 3585 3586 3587 3588 3589 3590

		if (phydev->duplex != priv->oldduplex) {
			if (!(phydev->duplex))
				tempval &= ~(MACCFG2_FULL_DUPLEX);
			else
				tempval |= MACCFG2_FULL_DUPLEX;

			priv->oldduplex = phydev->duplex;
		}

		if (phydev->speed != priv->oldspeed) {
			switch (phydev->speed) {
			case 1000:
				tempval =
				    ((tempval & ~(MACCFG2_IF)) | MACCFG2_GMII);

				ecntrl &= ~(ECNTRL_R100);
				break;
			case 100:
			case 10:
				tempval =
				    ((tempval & ~(MACCFG2_IF)) | MACCFG2_MII);

				/* Reduced mode distinguishes
				 * between 10 and 100
				 */
				if (phydev->speed == SPEED_100)
					ecntrl |= ECNTRL_R100;
				else
					ecntrl &= ~(ECNTRL_R100);
				break;
			default:
				netif_warn(priv, link, priv->ndev,
					   "Ack!  Speed (%d) is not 10/100/1000!\n",
					   phydev->speed);
				break;
			}

			priv->oldspeed = phydev->speed;
		}

		tempval1 &= ~(MACCFG1_TX_FLOW | MACCFG1_RX_FLOW);
		tempval1 |= gfar_get_flowctrl_cfg(priv);

3591 3592 3593
		/* Turn last free buffer recording on */
		if ((tempval1 & MACCFG1_TX_FLOW) && !tx_flow_oldval) {
			for (i = 0; i < priv->num_rx_queues; i++) {
3594 3595
				u32 bdp_dma;

3596
				rx_queue = priv->rx_queue[i];
3597 3598
				bdp_dma = gfar_rxbd_dma_lastfree(rx_queue);
				gfar_write(rx_queue->rfbptr, bdp_dma);
3599 3600 3601 3602 3603 3604 3605 3606
			}

			priv->tx_actual_en = 1;
		}

		if (unlikely(!(tempval1 & MACCFG1_TX_FLOW) && tx_flow_oldval))
			priv->tx_actual_en = 0;

3607 3608 3609 3610 3611 3612 3613 3614 3615 3616 3617 3618 3619 3620 3621 3622 3623
		gfar_write(&regs->maccfg1, tempval1);
		gfar_write(&regs->maccfg2, tempval);
		gfar_write(&regs->ecntrl, ecntrl);

		if (!priv->oldlink)
			priv->oldlink = 1;

	} else if (priv->oldlink) {
		priv->oldlink = 0;
		priv->oldspeed = 0;
		priv->oldduplex = -1;
	}

	if (netif_msg_link(priv))
		phy_print_status(phydev);
}

3624
static const struct of_device_id gfar_match[] =
3625 3626 3627 3628 3629
{
	{
		.type = "network",
		.compatible = "gianfar",
	},
3630 3631 3632
	{
		.compatible = "fsl,etsec2",
	},
3633 3634
	{},
};
3635
MODULE_DEVICE_TABLE(of, gfar_match);
3636

L
Linus Torvalds 已提交
3637
/* Structure for a device driver */
3638
static struct platform_driver gfar_driver = {
3639 3640 3641 3642 3643
	.driver = {
		.name = "fsl-gianfar",
		.pm = GFAR_PM_OPS,
		.of_match_table = gfar_match,
	},
L
Linus Torvalds 已提交
3644 3645 3646 3647
	.probe = gfar_probe,
	.remove = gfar_remove,
};

3648
module_platform_driver(gfar_driver);