gianfar.c 93.3 KB
Newer Older
J
Jan Ceuleers 已提交
1
/* drivers/net/ethernet/freescale/gianfar.c
L
Linus Torvalds 已提交
2 3
 *
 * Gianfar Ethernet Driver
4 5
 * This driver is designed for the non-CPM ethernet controllers
 * on the 85xx and 83xx family of integrated processors
L
Linus Torvalds 已提交
6 7 8
 * Based on 8260_io/fcc_enet.c
 *
 * Author: Andy Fleming
9
 * Maintainer: Kumar Gala
10
 * Modifier: Sandeep Gopalpet <sandeep.kumar@freescale.com>
L
Linus Torvalds 已提交
11
 *
12
 * Copyright 2002-2009, 2011-2013 Freescale Semiconductor, Inc.
13
 * Copyright 2007 MontaVista Software, Inc.
L
Linus Torvalds 已提交
14 15 16 17 18 19 20 21 22 23 24 25 26
 *
 * This program is free software; you can redistribute  it and/or modify it
 * under  the terms of  the GNU General  Public License as published by the
 * Free Software Foundation;  either version 2 of the  License, or (at your
 * option) any later version.
 *
 *  Gianfar:  AKA Lambda Draconis, "Dragon"
 *  RA 11 31 24.2
 *  Dec +69 19 52
 *  V 3.84
 *  B-V +1.62
 *
 *  Theory of operation
27
 *
28 29
 *  The driver is initialized through of_device. Configuration information
 *  is therefore conveyed through an OF-style device tree.
L
Linus Torvalds 已提交
30 31 32
 *
 *  The Gianfar Ethernet Controller uses a ring of buffer
 *  descriptors.  The beginning is indicated by a register
33 34
 *  pointing to the physical address of the start of the ring.
 *  The end is determined by a "wrap" bit being set in the
L
Linus Torvalds 已提交
35 36 37
 *  last descriptor of the ring.
 *
 *  When a packet is received, the RXF bit in the
38
 *  IEVENT register is set, triggering an interrupt when the
L
Linus Torvalds 已提交
39 40 41
 *  corresponding bit in the IMASK register is also set (if
 *  interrupt coalescing is active, then the interrupt may not
 *  happen immediately, but will wait until either a set number
42
 *  of frames or amount of time have passed).  In NAPI, the
L
Linus Torvalds 已提交
43
 *  interrupt handler will signal there is work to be done, and
44
 *  exit. This method will start at the last known empty
45
 *  descriptor, and process every subsequent descriptor until there
L
Linus Torvalds 已提交
46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63
 *  are none left with data (NAPI will stop after a set number of
 *  packets to give time to other tasks, but will eventually
 *  process all the packets).  The data arrives inside a
 *  pre-allocated skb, and so after the skb is passed up to the
 *  stack, a new skb must be allocated, and the address field in
 *  the buffer descriptor must be updated to indicate this new
 *  skb.
 *
 *  When the kernel requests that a packet be transmitted, the
 *  driver starts where it left off last time, and points the
 *  descriptor at the buffer which was passed in.  The driver
 *  then informs the DMA engine that there are packets ready to
 *  be transmitted.  Once the controller is finished transmitting
 *  the packet, an interrupt may be triggered (under the same
 *  conditions as for reception, but depending on the TXF bit).
 *  The driver then cleans up the buffer.
 */

64 65 66
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
#define DEBUG

L
Linus Torvalds 已提交
67 68 69
#include <linux/kernel.h>
#include <linux/string.h>
#include <linux/errno.h>
70
#include <linux/unistd.h>
L
Linus Torvalds 已提交
71 72 73 74 75 76
#include <linux/slab.h>
#include <linux/interrupt.h>
#include <linux/delay.h>
#include <linux/netdevice.h>
#include <linux/etherdevice.h>
#include <linux/skbuff.h>
77
#include <linux/if_vlan.h>
L
Linus Torvalds 已提交
78 79
#include <linux/spinlock.h>
#include <linux/mm.h>
80 81
#include <linux/of_address.h>
#include <linux/of_irq.h>
82
#include <linux/of_mdio.h>
83
#include <linux/of_platform.h>
84 85 86
#include <linux/ip.h>
#include <linux/tcp.h>
#include <linux/udp.h>
K
Kumar Gala 已提交
87
#include <linux/in.h>
88
#include <linux/net_tstamp.h>
L
Linus Torvalds 已提交
89 90

#include <asm/io.h>
91
#ifdef CONFIG_PPC
92
#include <asm/reg.h>
93
#include <asm/mpc85xx.h>
94
#endif
L
Linus Torvalds 已提交
95 96 97 98 99
#include <asm/irq.h>
#include <asm/uaccess.h>
#include <linux/module.h>
#include <linux/dma-mapping.h>
#include <linux/crc32.h>
100 101
#include <linux/mii.h>
#include <linux/phy.h>
102 103
#include <linux/phy_fixed.h>
#include <linux/of.h>
104
#include <linux/of_net.h>
105 106
#include <linux/of_address.h>
#include <linux/of_irq.h>
L
Linus Torvalds 已提交
107 108 109 110 111

#include "gianfar.h"

#define TX_TIMEOUT      (1*HZ)

112
const char gfar_driver_version[] = "1.3";
L
Linus Torvalds 已提交
113 114 115

static int gfar_enet_open(struct net_device *dev);
static int gfar_start_xmit(struct sk_buff *skb, struct net_device *dev);
116
static void gfar_reset_task(struct work_struct *work);
L
Linus Torvalds 已提交
117 118
static void gfar_timeout(struct net_device *dev);
static int gfar_close(struct net_device *dev);
119 120
static void gfar_alloc_rx_buffs(struct gfar_priv_rx_q *rx_queue,
				int alloc_cnt);
L
Linus Torvalds 已提交
121 122
static int gfar_set_mac_address(struct net_device *dev);
static int gfar_change_mtu(struct net_device *dev, int new_mtu);
123 124 125
static irqreturn_t gfar_error(int irq, void *dev_id);
static irqreturn_t gfar_transmit(int irq, void *dev_id);
static irqreturn_t gfar_interrupt(int irq, void *dev_id);
L
Linus Torvalds 已提交
126
static void adjust_link(struct net_device *dev);
127
static noinline void gfar_update_link_state(struct gfar_private *priv);
L
Linus Torvalds 已提交
128
static int init_phy(struct net_device *dev);
129
static int gfar_probe(struct platform_device *ofdev);
130
static int gfar_remove(struct platform_device *ofdev);
131
static void free_skb_resources(struct gfar_private *priv);
L
Linus Torvalds 已提交
132 133
static void gfar_set_multi(struct net_device *dev);
static void gfar_set_hash_for_addr(struct net_device *dev, u8 *addr);
K
Kapil Juneja 已提交
134
static void gfar_configure_serdes(struct net_device *dev);
135 136 137 138
static int gfar_poll_rx(struct napi_struct *napi, int budget);
static int gfar_poll_tx(struct napi_struct *napi, int budget);
static int gfar_poll_rx_sq(struct napi_struct *napi, int budget);
static int gfar_poll_tx_sq(struct napi_struct *napi, int budget);
139 140 141
#ifdef CONFIG_NET_POLL_CONTROLLER
static void gfar_netpoll(struct net_device *dev);
#endif
142
int gfar_clean_rx_ring(struct gfar_priv_rx_q *rx_queue, int rx_work_limit);
C
Claudiu Manoil 已提交
143
static void gfar_clean_tx_ring(struct gfar_priv_tx_q *tx_queue);
144
static void gfar_process_frame(struct net_device *ndev, struct sk_buff *skb);
145
static void gfar_halt_nodisable(struct gfar_private *priv);
146
static void gfar_clear_exact_match(struct net_device *dev);
J
Joe Perches 已提交
147 148
static void gfar_set_mac_for_addr(struct net_device *dev, int num,
				  const u8 *addr);
149
static int gfar_ioctl(struct net_device *dev, struct ifreq *rq, int cmd);
L
Linus Torvalds 已提交
150 151 152 153 154

MODULE_AUTHOR("Freescale Semiconductor, Inc");
MODULE_DESCRIPTION("Gianfar Ethernet Driver");
MODULE_LICENSE("GPL");

155
static void gfar_init_rxbdp(struct gfar_priv_rx_q *rx_queue, struct rxbd8 *bdp,
156 157 158 159
			    dma_addr_t buf)
{
	u32 lstatus;

160
	bdp->bufPtr = cpu_to_be32(buf);
161 162

	lstatus = BD_LFLAG(RXBD_EMPTY | RXBD_INTERRUPT);
163
	if (bdp == rx_queue->rx_bd_base + rx_queue->rx_ring_size - 1)
164 165
		lstatus |= BD_LFLAG(RXBD_WRAP);

166
	gfar_wmb();
167

168
	bdp->lstatus = cpu_to_be32(lstatus);
169 170
}

171
static void gfar_init_bds(struct net_device *ndev)
172
{
173
	struct gfar_private *priv = netdev_priv(ndev);
174
	struct gfar __iomem *regs = priv->gfargrp[0].regs;
175 176
	struct gfar_priv_tx_q *tx_queue = NULL;
	struct gfar_priv_rx_q *rx_queue = NULL;
177
	struct txbd8 *txbdp;
178
	u32 __iomem *rfbptr;
179
	int i, j;
180

181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196
	for (i = 0; i < priv->num_tx_queues; i++) {
		tx_queue = priv->tx_queue[i];
		/* Initialize some variables in our dev structure */
		tx_queue->num_txbdfree = tx_queue->tx_ring_size;
		tx_queue->dirty_tx = tx_queue->tx_bd_base;
		tx_queue->cur_tx = tx_queue->tx_bd_base;
		tx_queue->skb_curtx = 0;
		tx_queue->skb_dirtytx = 0;

		/* Initialize Transmit Descriptor Ring */
		txbdp = tx_queue->tx_bd_base;
		for (j = 0; j < tx_queue->tx_ring_size; j++) {
			txbdp->lstatus = 0;
			txbdp->bufPtr = 0;
			txbdp++;
		}
197

198 199
		/* Set the last descriptor in the ring to indicate wrap */
		txbdp--;
200 201
		txbdp->status = cpu_to_be16(be16_to_cpu(txbdp->status) |
					    TXBD_WRAP);
202 203
	}

204
	rfbptr = &regs->rfbptr0;
205 206
	for (i = 0; i < priv->num_rx_queues; i++) {
		rx_queue = priv->rx_queue[i];
207

208 209
		rx_queue->next_to_clean = 0;
		rx_queue->next_to_use = 0;
210

211 212 213 214
		/* make sure next_to_clean != next_to_use after this
		 * by leaving at least 1 unused descriptor
		 */
		gfar_alloc_rx_buffs(rx_queue, gfar_rxbd_unused(rx_queue));
215

216 217
		rx_queue->rfbptr = rfbptr;
		rfbptr += 2;
218 219 220 221 222
	}
}

static int gfar_alloc_skb_resources(struct net_device *ndev)
{
223
	void *vaddr;
224 225
	dma_addr_t addr;
	int i, j, k;
226
	struct gfar_private *priv = netdev_priv(ndev);
227
	struct device *dev = priv->dev;
228 229 230
	struct gfar_priv_tx_q *tx_queue = NULL;
	struct gfar_priv_rx_q *rx_queue = NULL;

231 232 233 234 235 236 237
	priv->total_tx_ring_size = 0;
	for (i = 0; i < priv->num_tx_queues; i++)
		priv->total_tx_ring_size += priv->tx_queue[i]->tx_ring_size;

	priv->total_rx_ring_size = 0;
	for (i = 0; i < priv->num_rx_queues; i++)
		priv->total_rx_ring_size += priv->rx_queue[i]->rx_ring_size;
238 239

	/* Allocate memory for the buffer descriptors */
240
	vaddr = dma_alloc_coherent(dev,
241 242 243 244 245 246
				   (priv->total_tx_ring_size *
				    sizeof(struct txbd8)) +
				   (priv->total_rx_ring_size *
				    sizeof(struct rxbd8)),
				   &addr, GFP_KERNEL);
	if (!vaddr)
247 248
		return -ENOMEM;

249 250
	for (i = 0; i < priv->num_tx_queues; i++) {
		tx_queue = priv->tx_queue[i];
251
		tx_queue->tx_bd_base = vaddr;
252 253 254
		tx_queue->tx_bd_dma_base = addr;
		tx_queue->dev = ndev;
		/* enet DMA only understands physical addresses */
255 256
		addr  += sizeof(struct txbd8) * tx_queue->tx_ring_size;
		vaddr += sizeof(struct txbd8) * tx_queue->tx_ring_size;
257
	}
258 259

	/* Start the rx descriptor ring where the tx ring leaves off */
260 261
	for (i = 0; i < priv->num_rx_queues; i++) {
		rx_queue = priv->rx_queue[i];
262
		rx_queue->rx_bd_base = vaddr;
263
		rx_queue->rx_bd_dma_base = addr;
264
		rx_queue->ndev = ndev;
265 266
		addr  += sizeof(struct rxbd8) * rx_queue->rx_ring_size;
		vaddr += sizeof(struct rxbd8) * rx_queue->rx_ring_size;
267
	}
268 269

	/* Setup the skbuff rings */
270 271
	for (i = 0; i < priv->num_tx_queues; i++) {
		tx_queue = priv->tx_queue[i];
272 273 274 275 276
		tx_queue->tx_skbuff =
			kmalloc_array(tx_queue->tx_ring_size,
				      sizeof(*tx_queue->tx_skbuff),
				      GFP_KERNEL);
		if (!tx_queue->tx_skbuff)
277
			goto cleanup;
278

279 280 281
		for (k = 0; k < tx_queue->tx_ring_size; k++)
			tx_queue->tx_skbuff[k] = NULL;
	}
282

283 284
	for (i = 0; i < priv->num_rx_queues; i++) {
		rx_queue = priv->rx_queue[i];
285 286 287 288 289
		rx_queue->rx_skbuff =
			kmalloc_array(rx_queue->rx_ring_size,
				      sizeof(*rx_queue->rx_skbuff),
				      GFP_KERNEL);
		if (!rx_queue->rx_skbuff)
290 291 292 293 294
			goto cleanup;

		for (j = 0; j < rx_queue->rx_ring_size; j++)
			rx_queue->rx_skbuff[j] = NULL;
	}
295

296
	gfar_init_bds(ndev);
297 298 299 300 301 302 303 304

	return 0;

cleanup:
	free_skb_resources(priv);
	return -ENOMEM;
}

305 306
static void gfar_init_tx_rx_base(struct gfar_private *priv)
{
307
	struct gfar __iomem *regs = priv->gfargrp[0].regs;
308
	u32 __iomem *baddr;
309 310 311
	int i;

	baddr = &regs->tbase0;
312
	for (i = 0; i < priv->num_tx_queues; i++) {
313
		gfar_write(baddr, priv->tx_queue[i]->tx_bd_dma_base);
314
		baddr += 2;
315 316 317
	}

	baddr = &regs->rbase0;
318
	for (i = 0; i < priv->num_rx_queues; i++) {
319
		gfar_write(baddr, priv->rx_queue[i]->rx_bd_dma_base);
320
		baddr += 2;
321 322 323
	}
}

324 325 326 327 328 329 330 331 332 333 334 335 336 337
static void gfar_init_rqprm(struct gfar_private *priv)
{
	struct gfar __iomem *regs = priv->gfargrp[0].regs;
	u32 __iomem *baddr;
	int i;

	baddr = &regs->rqprm0;
	for (i = 0; i < priv->num_rx_queues; i++) {
		gfar_write(baddr, priv->rx_queue[i]->rx_ring_size |
			   (DEFAULT_RX_LFC_THR << FBTHR_SHIFT));
		baddr++;
	}
}

338
static void gfar_rx_buff_size_config(struct gfar_private *priv)
339
{
340
	int frame_size = priv->ndev->mtu + ETH_HLEN + ETH_FCS_LEN;
341

342 343 344
	/* set this when rx hw offload (TOE) functions are being used */
	priv->uses_rxfcb = 0;

345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366
	if (priv->ndev->features & (NETIF_F_RXCSUM | NETIF_F_HW_VLAN_CTAG_RX))
		priv->uses_rxfcb = 1;

	if (priv->hwts_rx_en)
		priv->uses_rxfcb = 1;

	if (priv->uses_rxfcb)
		frame_size += GMAC_FCB_LEN;

	frame_size += priv->padding;

	frame_size = (frame_size & ~(INCREMENTAL_BUFFER_SIZE - 1)) +
		     INCREMENTAL_BUFFER_SIZE;

	priv->rx_buffer_size = frame_size;
}

static void gfar_mac_rx_config(struct gfar_private *priv)
{
	struct gfar __iomem *regs = priv->gfargrp[0].regs;
	u32 rctrl = 0;

S
Sandeep Gopalpet 已提交
367
	if (priv->rx_filer_enable) {
368
		rctrl |= RCTRL_FILREN;
S
Sandeep Gopalpet 已提交
369
		/* Program the RIR0 reg with the required distribution */
370 371 372 373
		if (priv->poll_mode == GFAR_SQ_POLLING)
			gfar_write(&regs->rir0, DEFAULT_2RXQ_RIR0);
		else /* GFAR_MQ_POLLING */
			gfar_write(&regs->rir0, DEFAULT_8RXQ_RIR0);
S
Sandeep Gopalpet 已提交
374
	}
375

376
	/* Restore PROMISC mode */
377
	if (priv->ndev->flags & IFF_PROMISC)
378 379
		rctrl |= RCTRL_PROM;

380
	if (priv->ndev->features & NETIF_F_RXCSUM)
381 382
		rctrl |= RCTRL_CHECKSUMMING;

383 384
	if (priv->extended_hash)
		rctrl |= RCTRL_EXTHASH | RCTRL_EMEN;
385 386 387 388 389 390

	if (priv->padding) {
		rctrl &= ~RCTRL_PAL_MASK;
		rctrl |= RCTRL_PADDING(priv->padding);
	}

391
	/* Enable HW time stamping if requested from user space */
392
	if (priv->hwts_rx_en)
393 394
		rctrl |= RCTRL_PRSDEP_INIT | RCTRL_TS_ENABLE;

395
	if (priv->ndev->features & NETIF_F_HW_VLAN_CTAG_RX)
396
		rctrl |= RCTRL_VLEX | RCTRL_PRSDEP_INIT;
397

398 399 400 401 402 403 404
	/* Clear the LFC bit */
	gfar_write(&regs->rctrl, rctrl);
	/* Init flow control threshold values */
	gfar_init_rqprm(priv);
	gfar_write(&regs->ptv, DEFAULT_LFC_PTVVAL);
	rctrl |= RCTRL_LFC;

405 406
	/* Init rctrl based on our settings */
	gfar_write(&regs->rctrl, rctrl);
407
}
408

409 410 411 412 413 414
static void gfar_mac_tx_config(struct gfar_private *priv)
{
	struct gfar __iomem *regs = priv->gfargrp[0].regs;
	u32 tctrl = 0;

	if (priv->ndev->features & NETIF_F_IP_CSUM)
415 416
		tctrl |= TCTRL_INIT_CSUM;

417 418 419 420 421 422 423
	if (priv->prio_sched_en)
		tctrl |= TCTRL_TXSCHED_PRIO;
	else {
		tctrl |= TCTRL_TXSCHED_WRRS;
		gfar_write(&regs->tr03wt, DEFAULT_WRRS_WEIGHT);
		gfar_write(&regs->tr47wt, DEFAULT_WRRS_WEIGHT);
	}
424

425 426 427
	if (priv->ndev->features & NETIF_F_HW_VLAN_CTAG_TX)
		tctrl |= TCTRL_VLINS;

428 429 430
	gfar_write(&regs->tctrl, tctrl);
}

431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471
static void gfar_configure_coalescing(struct gfar_private *priv,
			       unsigned long tx_mask, unsigned long rx_mask)
{
	struct gfar __iomem *regs = priv->gfargrp[0].regs;
	u32 __iomem *baddr;

	if (priv->mode == MQ_MG_MODE) {
		int i = 0;

		baddr = &regs->txic0;
		for_each_set_bit(i, &tx_mask, priv->num_tx_queues) {
			gfar_write(baddr + i, 0);
			if (likely(priv->tx_queue[i]->txcoalescing))
				gfar_write(baddr + i, priv->tx_queue[i]->txic);
		}

		baddr = &regs->rxic0;
		for_each_set_bit(i, &rx_mask, priv->num_rx_queues) {
			gfar_write(baddr + i, 0);
			if (likely(priv->rx_queue[i]->rxcoalescing))
				gfar_write(baddr + i, priv->rx_queue[i]->rxic);
		}
	} else {
		/* Backward compatible case -- even if we enable
		 * multiple queues, there's only single reg to program
		 */
		gfar_write(&regs->txic, 0);
		if (likely(priv->tx_queue[0]->txcoalescing))
			gfar_write(&regs->txic, priv->tx_queue[0]->txic);

		gfar_write(&regs->rxic, 0);
		if (unlikely(priv->rx_queue[0]->rxcoalescing))
			gfar_write(&regs->rxic, priv->rx_queue[0]->rxic);
	}
}

void gfar_configure_coalescing_all(struct gfar_private *priv)
{
	gfar_configure_coalescing(priv, 0xFF, 0xFF);
}

S
Sandeep Gopalpet 已提交
472 473 474 475 476
static struct net_device_stats *gfar_get_stats(struct net_device *dev)
{
	struct gfar_private *priv = netdev_priv(dev);
	unsigned long rx_packets = 0, rx_bytes = 0, rx_dropped = 0;
	unsigned long tx_packets = 0, tx_bytes = 0;
477
	int i;
S
Sandeep Gopalpet 已提交
478 479 480

	for (i = 0; i < priv->num_rx_queues; i++) {
		rx_packets += priv->rx_queue[i]->stats.rx_packets;
481
		rx_bytes   += priv->rx_queue[i]->stats.rx_bytes;
S
Sandeep Gopalpet 已提交
482 483 484 485
		rx_dropped += priv->rx_queue[i]->stats.rx_dropped;
	}

	dev->stats.rx_packets = rx_packets;
486
	dev->stats.rx_bytes   = rx_bytes;
S
Sandeep Gopalpet 已提交
487 488 489
	dev->stats.rx_dropped = rx_dropped;

	for (i = 0; i < priv->num_tx_queues; i++) {
E
Eric Dumazet 已提交
490 491
		tx_bytes += priv->tx_queue[i]->stats.tx_bytes;
		tx_packets += priv->tx_queue[i]->stats.tx_packets;
S
Sandeep Gopalpet 已提交
492 493
	}

494
	dev->stats.tx_bytes   = tx_bytes;
S
Sandeep Gopalpet 已提交
495 496 497 498 499
	dev->stats.tx_packets = tx_packets;

	return &dev->stats;
}

500 501 502 503 504 505 506 507 508
static int gfar_set_mac_addr(struct net_device *dev, void *p)
{
	eth_mac_addr(dev, p);

	gfar_set_mac_for_addr(dev, 0, dev->dev_addr);

	return 0;
}

509 510 511 512 513
static const struct net_device_ops gfar_netdev_ops = {
	.ndo_open = gfar_enet_open,
	.ndo_start_xmit = gfar_start_xmit,
	.ndo_stop = gfar_close,
	.ndo_change_mtu = gfar_change_mtu,
514
	.ndo_set_features = gfar_set_features,
515
	.ndo_set_rx_mode = gfar_set_multi,
516 517
	.ndo_tx_timeout = gfar_timeout,
	.ndo_do_ioctl = gfar_ioctl,
S
Sandeep Gopalpet 已提交
518
	.ndo_get_stats = gfar_get_stats,
519
	.ndo_set_mac_address = gfar_set_mac_addr,
520
	.ndo_validate_addr = eth_validate_addr,
521 522 523 524 525
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller = gfar_netpoll,
#endif
};

526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548
static void gfar_ints_disable(struct gfar_private *priv)
{
	int i;
	for (i = 0; i < priv->num_grps; i++) {
		struct gfar __iomem *regs = priv->gfargrp[i].regs;
		/* Clear IEVENT */
		gfar_write(&regs->ievent, IEVENT_INIT_CLEAR);

		/* Initialize IMASK */
		gfar_write(&regs->imask, IMASK_INIT_CLEAR);
	}
}

static void gfar_ints_enable(struct gfar_private *priv)
{
	int i;
	for (i = 0; i < priv->num_grps; i++) {
		struct gfar __iomem *regs = priv->gfargrp[i].regs;
		/* Unmask the interrupts we look for */
		gfar_write(&regs->imask, IMASK_DEFAULT);
	}
}

549
static void lock_tx_qs(struct gfar_private *priv)
550
{
551
	int i;
552 553 554 555 556

	for (i = 0; i < priv->num_tx_queues; i++)
		spin_lock(&priv->tx_queue[i]->txlock);
}

557
static void unlock_tx_qs(struct gfar_private *priv)
558
{
559
	int i;
560 561 562 563 564

	for (i = 0; i < priv->num_tx_queues; i++)
		spin_unlock(&priv->tx_queue[i]->txlock);
}

565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594
static int gfar_alloc_tx_queues(struct gfar_private *priv)
{
	int i;

	for (i = 0; i < priv->num_tx_queues; i++) {
		priv->tx_queue[i] = kzalloc(sizeof(struct gfar_priv_tx_q),
					    GFP_KERNEL);
		if (!priv->tx_queue[i])
			return -ENOMEM;

		priv->tx_queue[i]->tx_skbuff = NULL;
		priv->tx_queue[i]->qindex = i;
		priv->tx_queue[i]->dev = priv->ndev;
		spin_lock_init(&(priv->tx_queue[i]->txlock));
	}
	return 0;
}

static int gfar_alloc_rx_queues(struct gfar_private *priv)
{
	int i;

	for (i = 0; i < priv->num_rx_queues; i++) {
		priv->rx_queue[i] = kzalloc(sizeof(struct gfar_priv_rx_q),
					    GFP_KERNEL);
		if (!priv->rx_queue[i])
			return -ENOMEM;

		priv->rx_queue[i]->rx_skbuff = NULL;
		priv->rx_queue[i]->qindex = i;
595
		priv->rx_queue[i]->ndev = priv->ndev;
596 597 598 599 600
	}
	return 0;
}

static void gfar_free_tx_queues(struct gfar_private *priv)
601
{
602
	int i;
603 604 605 606 607

	for (i = 0; i < priv->num_tx_queues; i++)
		kfree(priv->tx_queue[i]);
}

608
static void gfar_free_rx_queues(struct gfar_private *priv)
609
{
610
	int i;
611 612 613 614 615

	for (i = 0; i < priv->num_rx_queues; i++)
		kfree(priv->rx_queue[i]);
}

616 617
static void unmap_group_regs(struct gfar_private *priv)
{
618
	int i;
619 620 621 622 623 624

	for (i = 0; i < MAXGROUPS; i++)
		if (priv->gfargrp[i].regs)
			iounmap(priv->gfargrp[i].regs);
}

625 626 627 628 629 630 631 632 633 634 635 636 637
static void free_gfar_dev(struct gfar_private *priv)
{
	int i, j;

	for (i = 0; i < priv->num_grps; i++)
		for (j = 0; j < GFAR_NUM_IRQS; j++) {
			kfree(priv->gfargrp[i].irqinfo[j]);
			priv->gfargrp[i].irqinfo[j] = NULL;
		}

	free_netdev(priv->ndev);
}

638 639
static void disable_napi(struct gfar_private *priv)
{
640
	int i;
641

642 643 644 645
	for (i = 0; i < priv->num_grps; i++) {
		napi_disable(&priv->gfargrp[i].napi_rx);
		napi_disable(&priv->gfargrp[i].napi_tx);
	}
646 647 648 649
}

static void enable_napi(struct gfar_private *priv)
{
650
	int i;
651

652 653 654 655
	for (i = 0; i < priv->num_grps; i++) {
		napi_enable(&priv->gfargrp[i].napi_rx);
		napi_enable(&priv->gfargrp[i].napi_tx);
	}
656 657 658
}

static int gfar_parse_group(struct device_node *np,
659
			    struct gfar_private *priv, const char *model)
660
{
661
	struct gfar_priv_grp *grp = &priv->gfargrp[priv->num_grps];
662 663
	int i;

664 665 666 667
	for (i = 0; i < GFAR_NUM_IRQS; i++) {
		grp->irqinfo[i] = kzalloc(sizeof(struct gfar_irqinfo),
					  GFP_KERNEL);
		if (!grp->irqinfo[i])
668 669
			return -ENOMEM;
	}
670

671 672
	grp->regs = of_iomap(np, 0);
	if (!grp->regs)
673 674
		return -ENOMEM;

675
	gfar_irq(grp, TX)->irq = irq_of_parse_and_map(np, 0);
676 677 678

	/* If we aren't the FEC we have multiple interrupts */
	if (model && strcasecmp(model, "FEC")) {
679 680 681 682 683
		gfar_irq(grp, RX)->irq = irq_of_parse_and_map(np, 1);
		gfar_irq(grp, ER)->irq = irq_of_parse_and_map(np, 2);
		if (gfar_irq(grp, TX)->irq == NO_IRQ ||
		    gfar_irq(grp, RX)->irq == NO_IRQ ||
		    gfar_irq(grp, ER)->irq == NO_IRQ)
684 685 686
			return -EINVAL;
	}

687 688
	grp->priv = priv;
	spin_lock_init(&grp->grplock);
689
	if (priv->mode == MQ_MG_MODE) {
690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706
		u32 rxq_mask, txq_mask;
		int ret;

		grp->rx_bit_map = (DEFAULT_MAPPING >> priv->num_grps);
		grp->tx_bit_map = (DEFAULT_MAPPING >> priv->num_grps);

		ret = of_property_read_u32(np, "fsl,rx-bit-map", &rxq_mask);
		if (!ret) {
			grp->rx_bit_map = rxq_mask ?
			rxq_mask : (DEFAULT_MAPPING >> priv->num_grps);
		}

		ret = of_property_read_u32(np, "fsl,tx-bit-map", &txq_mask);
		if (!ret) {
			grp->tx_bit_map = txq_mask ?
			txq_mask : (DEFAULT_MAPPING >> priv->num_grps);
		}
707 708 709 710 711 712

		if (priv->poll_mode == GFAR_SQ_POLLING) {
			/* One Q per interrupt group: Q0 to G0, Q1 to G1 */
			grp->rx_bit_map = (DEFAULT_MAPPING >> priv->num_grps);
			grp->tx_bit_map = (DEFAULT_MAPPING >> priv->num_grps);
		}
713
	} else {
714 715
		grp->rx_bit_map = 0xFF;
		grp->tx_bit_map = 0xFF;
716
	}
717 718 719 720 721 722 723 724 725 726 727

	/* bit_map's MSB is q0 (from q0 to q7) but, for_each_set_bit parses
	 * right to left, so we need to revert the 8 bits to get the q index
	 */
	grp->rx_bit_map = bitrev8(grp->rx_bit_map);
	grp->tx_bit_map = bitrev8(grp->tx_bit_map);

	/* Calculate RSTAT, TSTAT, RQUEUE and TQUEUE values,
	 * also assign queues to groups
	 */
	for_each_set_bit(i, &grp->rx_bit_map, priv->num_rx_queues) {
728 729
		if (!grp->rx_queue)
			grp->rx_queue = priv->rx_queue[i];
730 731 732 733 734 735 736
		grp->num_rx_queues++;
		grp->rstat |= (RSTAT_CLEAR_RHALT >> i);
		priv->rqueue |= ((RQUEUE_EN0 | RQUEUE_EX0) >> i);
		priv->rx_queue[i]->grp = grp;
	}

	for_each_set_bit(i, &grp->tx_bit_map, priv->num_tx_queues) {
737 738
		if (!grp->tx_queue)
			grp->tx_queue = priv->tx_queue[i];
739 740 741 742 743 744
		grp->num_tx_queues++;
		grp->tstat |= (TSTAT_CLEAR_THALT >> i);
		priv->tqueue |= (TQUEUE_EN0 >> i);
		priv->tx_queue[i]->grp = grp;
	}

745 746 747 748 749
	priv->num_grps++;

	return 0;
}

750 751 752 753 754 755 756 757 758 759 760 761
static int gfar_of_group_count(struct device_node *np)
{
	struct device_node *child;
	int num = 0;

	for_each_available_child_of_node(np, child)
		if (!of_node_cmp(child->name, "queue-group"))
			num++;

	return num;
}

762
static int gfar_of_init(struct platform_device *ofdev, struct net_device **pdev)
763 764 765 766
{
	const char *model;
	const char *ctype;
	const void *mac_addr;
767 768 769
	int err = 0, i;
	struct net_device *dev = NULL;
	struct gfar_private *priv = NULL;
770
	struct device_node *np = ofdev->dev.of_node;
771
	struct device_node *child = NULL;
772 773 774
	struct property *stash;
	u32 stash_len = 0;
	u32 stash_idx = 0;
775
	unsigned int num_tx_qs, num_rx_qs;
776
	unsigned short mode, poll_mode;
777

778
	if (!np)
779 780
		return -ENODEV;

781 782 783 784 785 786 787 788 789
	if (of_device_is_compatible(np, "fsl,etsec2")) {
		mode = MQ_MG_MODE;
		poll_mode = GFAR_SQ_POLLING;
	} else {
		mode = SQ_SG_MODE;
		poll_mode = GFAR_SQ_POLLING;
	}

	if (mode == SQ_SG_MODE) {
790 791 792
		num_tx_qs = 1;
		num_rx_qs = 1;
	} else { /* MQ_MG_MODE */
793
		/* get the actual number of supported groups */
794
		unsigned int num_grps = gfar_of_group_count(np);
795 796 797 798 799 800 801 802

		if (num_grps == 0 || num_grps > MAXGROUPS) {
			dev_err(&ofdev->dev, "Invalid # of int groups(%d)\n",
				num_grps);
			pr_err("Cannot do alloc_etherdev, aborting\n");
			return -EINVAL;
		}

803
		if (poll_mode == GFAR_SQ_POLLING) {
804 805
			num_tx_qs = num_grps; /* one txq per int group */
			num_rx_qs = num_grps; /* one rxq per int group */
806
		} else { /* GFAR_MQ_POLLING */
807 808 809 810 811 812 813 814 815 816 817
			u32 tx_queues, rx_queues;
			int ret;

			/* parse the num of HW tx and rx queues */
			ret = of_property_read_u32(np, "fsl,num_tx_queues",
						   &tx_queues);
			num_tx_qs = ret ? 1 : tx_queues;

			ret = of_property_read_u32(np, "fsl,num_rx_queues",
						   &rx_queues);
			num_rx_qs = ret ? 1 : rx_queues;
818 819
		}
	}
820 821

	if (num_tx_qs > MAX_TX_QS) {
822 823 824
		pr_err("num_tx_qs(=%d) greater than MAX_TX_QS(=%d)\n",
		       num_tx_qs, MAX_TX_QS);
		pr_err("Cannot do alloc_etherdev, aborting\n");
825 826 827 828
		return -EINVAL;
	}

	if (num_rx_qs > MAX_RX_QS) {
829 830 831
		pr_err("num_rx_qs(=%d) greater than MAX_RX_QS(=%d)\n",
		       num_rx_qs, MAX_RX_QS);
		pr_err("Cannot do alloc_etherdev, aborting\n");
832 833 834 835 836 837 838 839 840 841 842
		return -EINVAL;
	}

	*pdev = alloc_etherdev_mq(sizeof(*priv), num_tx_qs);
	dev = *pdev;
	if (NULL == dev)
		return -ENOMEM;

	priv = netdev_priv(dev);
	priv->ndev = dev;

843 844 845
	priv->mode = mode;
	priv->poll_mode = poll_mode;

846
	priv->num_tx_queues = num_tx_qs;
847
	netif_set_real_num_rx_queues(dev, num_rx_qs);
848
	priv->num_rx_queues = num_rx_qs;
849 850 851 852 853 854 855 856

	err = gfar_alloc_tx_queues(priv);
	if (err)
		goto tx_alloc_failed;

	err = gfar_alloc_rx_queues(priv);
	if (err)
		goto rx_alloc_failed;
857

858 859 860 861 862 863
	err = of_property_read_string(np, "model", &model);
	if (err) {
		pr_err("Device model property missing, aborting\n");
		goto rx_alloc_failed;
	}

J
Jan Ceuleers 已提交
864
	/* Init Rx queue filer rule set linked list */
S
Sebastian Poehn 已提交
865 866 867 868
	INIT_LIST_HEAD(&priv->rx_list.list);
	priv->rx_list.count = 0;
	mutex_init(&priv->rx_queue_access);

869 870
	for (i = 0; i < MAXGROUPS; i++)
		priv->gfargrp[i].regs = NULL;
871

872
	/* Parse and initialize group specific information */
873
	if (priv->mode == MQ_MG_MODE) {
874 875 876 877
		for_each_available_child_of_node(np, child) {
			if (of_node_cmp(child->name, "queue-group"))
				continue;

878 879 880
			err = gfar_parse_group(child, priv, model);
			if (err)
				goto err_grp_init;
881
		}
882
	} else { /* SQ_SG_MODE */
883
		err = gfar_parse_group(np, priv, model);
884
		if (err)
885
			goto err_grp_init;
886 887
	}

888
	stash = of_find_property(np, "bd-stash", NULL);
A
Andy Fleming 已提交
889

890
	if (stash) {
A
Andy Fleming 已提交
891 892 893 894
		priv->device_flags |= FSL_GIANFAR_DEV_HAS_BD_STASHING;
		priv->bd_stash_en = 1;
	}

895
	err = of_property_read_u32(np, "rx-stash-len", &stash_len);
A
Andy Fleming 已提交
896

897 898
	if (err == 0)
		priv->rx_stash_size = stash_len;
A
Andy Fleming 已提交
899

900
	err = of_property_read_u32(np, "rx-stash-idx", &stash_idx);
A
Andy Fleming 已提交
901

902 903
	if (err == 0)
		priv->rx_stash_index = stash_idx;
A
Andy Fleming 已提交
904 905 906 907

	if (stash_len || stash_idx)
		priv->device_flags |= FSL_GIANFAR_DEV_HAS_BUF_STASHING;

908
	mac_addr = of_get_mac_address(np);
909

910
	if (mac_addr)
911
		memcpy(dev->dev_addr, mac_addr, ETH_ALEN);
912 913

	if (model && !strcasecmp(model, "TSEC"))
914
		priv->device_flags |= FSL_GIANFAR_DEV_HAS_GIGABIT |
915 916 917 918
				     FSL_GIANFAR_DEV_HAS_COALESCE |
				     FSL_GIANFAR_DEV_HAS_RMON |
				     FSL_GIANFAR_DEV_HAS_MULTI_INTR;

919
	if (model && !strcasecmp(model, "eTSEC"))
920
		priv->device_flags |= FSL_GIANFAR_DEV_HAS_GIGABIT |
921 922 923 924 925 926 927 928
				     FSL_GIANFAR_DEV_HAS_COALESCE |
				     FSL_GIANFAR_DEV_HAS_RMON |
				     FSL_GIANFAR_DEV_HAS_MULTI_INTR |
				     FSL_GIANFAR_DEV_HAS_CSUM |
				     FSL_GIANFAR_DEV_HAS_VLAN |
				     FSL_GIANFAR_DEV_HAS_MAGIC_PACKET |
				     FSL_GIANFAR_DEV_HAS_EXTENDED_HASH |
				     FSL_GIANFAR_DEV_HAS_TIMER;
929

930
	err = of_property_read_string(np, "phy-connection-type", &ctype);
931 932

	/* We only care about rgmii-id.  The rest are autodetected */
933
	if (err == 0 && !strcmp(ctype, "rgmii-id"))
934 935 936 937
		priv->interface = PHY_INTERFACE_MODE_RGMII_ID;
	else
		priv->interface = PHY_INTERFACE_MODE_MII;

938
	if (of_find_property(np, "fsl,magic-packet", NULL))
939 940
		priv->device_flags |= FSL_GIANFAR_DEV_HAS_MAGIC_PACKET;

941
	priv->phy_node = of_parse_phandle(np, "phy-handle", 0);
942

943 944 945
	/* In the case of a fixed PHY, the DT node associated
	 * to the PHY is the Ethernet MAC DT node.
	 */
946
	if (!priv->phy_node && of_phy_is_fixed_link(np)) {
947 948 949 950
		err = of_phy_register_fixed_link(np);
		if (err)
			goto err_grp_init;

951
		priv->phy_node = of_node_get(np);
952 953
	}

954
	/* Find the TBI PHY.  If it's not there, we don't support SGMII */
955
	priv->tbi_node = of_parse_phandle(np, "tbi-handle", 0);
956 957 958

	return 0;

959 960
err_grp_init:
	unmap_group_regs(priv);
961 962 963 964
rx_alloc_failed:
	gfar_free_rx_queues(priv);
tx_alloc_failed:
	gfar_free_tx_queues(priv);
965
	free_gfar_dev(priv);
966 967 968
	return err;
}

969
static int gfar_hwtstamp_set(struct net_device *netdev, struct ifreq *ifr)
970 971 972 973 974 975 976 977 978 979 980
{
	struct hwtstamp_config config;
	struct gfar_private *priv = netdev_priv(netdev);

	if (copy_from_user(&config, ifr->ifr_data, sizeof(config)))
		return -EFAULT;

	/* reserved for future extensions */
	if (config.flags)
		return -EINVAL;

981 982 983 984 985 986 987 988 989 990
	switch (config.tx_type) {
	case HWTSTAMP_TX_OFF:
		priv->hwts_tx_en = 0;
		break;
	case HWTSTAMP_TX_ON:
		if (!(priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER))
			return -ERANGE;
		priv->hwts_tx_en = 1;
		break;
	default:
991
		return -ERANGE;
992
	}
993 994 995

	switch (config.rx_filter) {
	case HWTSTAMP_FILTER_NONE:
996 997
		if (priv->hwts_rx_en) {
			priv->hwts_rx_en = 0;
998
			reset_gfar(netdev);
999
		}
1000 1001 1002 1003
		break;
	default:
		if (!(priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER))
			return -ERANGE;
1004 1005
		if (!priv->hwts_rx_en) {
			priv->hwts_rx_en = 1;
1006
			reset_gfar(netdev);
1007
		}
1008 1009 1010 1011 1012 1013 1014 1015
		config.rx_filter = HWTSTAMP_FILTER_ALL;
		break;
	}

	return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ?
		-EFAULT : 0;
}

1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029
static int gfar_hwtstamp_get(struct net_device *netdev, struct ifreq *ifr)
{
	struct hwtstamp_config config;
	struct gfar_private *priv = netdev_priv(netdev);

	config.flags = 0;
	config.tx_type = priv->hwts_tx_en ? HWTSTAMP_TX_ON : HWTSTAMP_TX_OFF;
	config.rx_filter = (priv->hwts_rx_en ?
			    HWTSTAMP_FILTER_ALL : HWTSTAMP_FILTER_NONE);

	return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ?
		-EFAULT : 0;
}

1030 1031 1032 1033 1034 1035 1036
static int gfar_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
{
	struct gfar_private *priv = netdev_priv(dev);

	if (!netif_running(dev))
		return -EINVAL;

1037
	if (cmd == SIOCSHWTSTAMP)
1038 1039 1040
		return gfar_hwtstamp_set(dev, rq);
	if (cmd == SIOCGHWTSTAMP)
		return gfar_hwtstamp_get(dev, rq);
1041

1042 1043 1044
	if (!priv->phydev)
		return -ENODEV;

1045
	return phy_mii_ioctl(priv->phydev, rq, cmd);
1046 1047
}

1048 1049
static u32 cluster_entry_per_class(struct gfar_private *priv, u32 rqfar,
				   u32 class)
1050 1051 1052 1053 1054 1055
{
	u32 rqfpr = FPR_FILER_MASK;
	u32 rqfcr = 0x0;

	rqfar--;
	rqfcr = RQFCR_CLE | RQFCR_PID_MASK | RQFCR_CMP_EXACT;
W
Wu Jiajun-B06378 已提交
1056 1057
	priv->ftp_rqfpr[rqfar] = rqfpr;
	priv->ftp_rqfcr[rqfar] = rqfcr;
1058 1059 1060 1061
	gfar_write_filer(priv, rqfar, rqfcr, rqfpr);

	rqfar--;
	rqfcr = RQFCR_CMP_NOMATCH;
W
Wu Jiajun-B06378 已提交
1062 1063
	priv->ftp_rqfpr[rqfar] = rqfpr;
	priv->ftp_rqfcr[rqfar] = rqfcr;
1064 1065 1066 1067 1068
	gfar_write_filer(priv, rqfar, rqfcr, rqfpr);

	rqfar--;
	rqfcr = RQFCR_CMP_EXACT | RQFCR_PID_PARSE | RQFCR_CLE | RQFCR_AND;
	rqfpr = class;
W
Wu Jiajun-B06378 已提交
1069 1070
	priv->ftp_rqfcr[rqfar] = rqfcr;
	priv->ftp_rqfpr[rqfar] = rqfpr;
1071 1072 1073 1074 1075
	gfar_write_filer(priv, rqfar, rqfcr, rqfpr);

	rqfar--;
	rqfcr = RQFCR_CMP_EXACT | RQFCR_PID_MASK | RQFCR_AND;
	rqfpr = class;
W
Wu Jiajun-B06378 已提交
1076 1077
	priv->ftp_rqfcr[rqfar] = rqfcr;
	priv->ftp_rqfpr[rqfar] = rqfpr;
1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091
	gfar_write_filer(priv, rqfar, rqfcr, rqfpr);

	return rqfar;
}

static void gfar_init_filer_table(struct gfar_private *priv)
{
	int i = 0x0;
	u32 rqfar = MAX_FILER_IDX;
	u32 rqfcr = 0x0;
	u32 rqfpr = FPR_FILER_MASK;

	/* Default rule */
	rqfcr = RQFCR_CMP_MATCH;
W
Wu Jiajun-B06378 已提交
1092 1093
	priv->ftp_rqfcr[rqfar] = rqfcr;
	priv->ftp_rqfpr[rqfar] = rqfpr;
1094 1095 1096 1097 1098 1099 1100 1101 1102
	gfar_write_filer(priv, rqfar, rqfcr, rqfpr);

	rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV6);
	rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV6 | RQFPR_UDP);
	rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV6 | RQFPR_TCP);
	rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV4);
	rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV4 | RQFPR_UDP);
	rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV4 | RQFPR_TCP);

U
Uwe Kleine-König 已提交
1103
	/* cur_filer_idx indicated the first non-masked rule */
1104 1105 1106 1107 1108
	priv->cur_filer_idx = rqfar;

	/* Rest are masked rules */
	rqfcr = RQFCR_CMP_NOMATCH;
	for (i = 0; i < rqfar; i++) {
W
Wu Jiajun-B06378 已提交
1109 1110
		priv->ftp_rqfcr[i] = rqfcr;
		priv->ftp_rqfpr[i] = rqfpr;
1111 1112 1113 1114
		gfar_write_filer(priv, i, rqfcr, rqfpr);
	}
}

1115
#ifdef CONFIG_PPC
1116
static void __gfar_detect_errata_83xx(struct gfar_private *priv)
1117 1118 1119 1120 1121 1122 1123 1124
{
	unsigned int pvr = mfspr(SPRN_PVR);
	unsigned int svr = mfspr(SPRN_SVR);
	unsigned int mod = (svr >> 16) & 0xfff6; /* w/o E suffix */
	unsigned int rev = svr & 0xffff;

	/* MPC8313 Rev 2.0 and higher; All MPC837x */
	if ((pvr == 0x80850010 && mod == 0x80b0 && rev >= 0x0020) ||
1125
	    (pvr == 0x80861010 && (mod & 0xfff9) == 0x80c0))
1126 1127
		priv->errata |= GFAR_ERRATA_74;

1128 1129
	/* MPC8313 and MPC837x all rev */
	if ((pvr == 0x80850010 && mod == 0x80b0) ||
1130
	    (pvr == 0x80861010 && (mod & 0xfff9) == 0x80c0))
1131 1132
		priv->errata |= GFAR_ERRATA_76;

1133 1134 1135 1136 1137 1138 1139 1140 1141 1142
	/* MPC8313 Rev < 2.0 */
	if (pvr == 0x80850010 && mod == 0x80b0 && rev < 0x0020)
		priv->errata |= GFAR_ERRATA_12;
}

static void __gfar_detect_errata_85xx(struct gfar_private *priv)
{
	unsigned int svr = mfspr(SPRN_SVR);

	if ((SVR_SOC_VER(svr) == SVR_8548) && (SVR_REV(svr) == 0x20))
1143
		priv->errata |= GFAR_ERRATA_12;
1144 1145 1146
	if (((SVR_SOC_VER(svr) == SVR_P2020) && (SVR_REV(svr) < 0x20)) ||
	    ((SVR_SOC_VER(svr) == SVR_P2010) && (SVR_REV(svr) < 0x20)))
		priv->errata |= GFAR_ERRATA_76; /* aka eTSEC 20 */
1147
}
1148
#endif
1149 1150 1151 1152 1153 1154 1155 1156

static void gfar_detect_errata(struct gfar_private *priv)
{
	struct device *dev = &priv->ofdev->dev;

	/* no plans to fix */
	priv->errata |= GFAR_ERRATA_A002;

1157
#ifdef CONFIG_PPC
1158 1159 1160 1161
	if (pvr_version_is(PVR_VER_E500V1) || pvr_version_is(PVR_VER_E500V2))
		__gfar_detect_errata_85xx(priv);
	else /* non-mpc85xx parts, i.e. e300 core based */
		__gfar_detect_errata_83xx(priv);
1162
#endif
1163

1164 1165 1166 1167 1168
	if (priv->errata)
		dev_info(dev, "enabled errata workarounds, flags: 0x%x\n",
			 priv->errata);
}

1169
void gfar_mac_reset(struct gfar_private *priv)
1170 1171
{
	struct gfar __iomem *regs = priv->gfargrp[0].regs;
1172
	u32 tempval;
1173 1174 1175 1176 1177

	/* Reset MAC layer */
	gfar_write(&regs->maccfg1, MACCFG1_SOFT_RESET);

	/* We need to delay at least 3 TX clocks */
1178
	udelay(3);
1179 1180 1181 1182 1183 1184

	/* the soft reset bit is not self-resetting, so we need to
	 * clear it before resuming normal operation
	 */
	gfar_write(&regs->maccfg1, 0);

1185 1186
	udelay(3);

1187 1188 1189 1190 1191
	/* Compute rx_buff_size based on config flags */
	gfar_rx_buff_size_config(priv);

	/* Initialize the max receive frame/buffer lengths */
	gfar_write(&regs->maxfrm, priv->rx_buffer_size);
1192 1193 1194 1195 1196
	gfar_write(&regs->mrblr, priv->rx_buffer_size);

	/* Initialize the Minimum Frame Length Register */
	gfar_write(&regs->minflr, MINFLR_INIT_SETTINGS);

1197 1198
	/* Initialize MACCFG2. */
	tempval = MACCFG2_INIT_SETTINGS;
1199 1200 1201 1202 1203 1204 1205

	/* If the mtu is larger than the max size for standard
	 * ethernet frames (ie, a jumbo frame), then set maccfg2
	 * to allow huge frames, and to check the length
	 */
	if (priv->rx_buffer_size > DEFAULT_RX_BUFFER_SIZE ||
	    gfar_has_errata(priv, GFAR_ERRATA_74))
1206
		tempval |= MACCFG2_HUGEFRAME | MACCFG2_LENGTHCHECK;
1207

1208 1209
	gfar_write(&regs->maccfg2, tempval);

1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267
	/* Clear mac addr hash registers */
	gfar_write(&regs->igaddr0, 0);
	gfar_write(&regs->igaddr1, 0);
	gfar_write(&regs->igaddr2, 0);
	gfar_write(&regs->igaddr3, 0);
	gfar_write(&regs->igaddr4, 0);
	gfar_write(&regs->igaddr5, 0);
	gfar_write(&regs->igaddr6, 0);
	gfar_write(&regs->igaddr7, 0);

	gfar_write(&regs->gaddr0, 0);
	gfar_write(&regs->gaddr1, 0);
	gfar_write(&regs->gaddr2, 0);
	gfar_write(&regs->gaddr3, 0);
	gfar_write(&regs->gaddr4, 0);
	gfar_write(&regs->gaddr5, 0);
	gfar_write(&regs->gaddr6, 0);
	gfar_write(&regs->gaddr7, 0);

	if (priv->extended_hash)
		gfar_clear_exact_match(priv->ndev);

	gfar_mac_rx_config(priv);

	gfar_mac_tx_config(priv);

	gfar_set_mac_address(priv->ndev);

	gfar_set_multi(priv->ndev);

	/* clear ievent and imask before configuring coalescing */
	gfar_ints_disable(priv);

	/* Configure the coalescing support */
	gfar_configure_coalescing_all(priv);
}

static void gfar_hw_init(struct gfar_private *priv)
{
	struct gfar __iomem *regs = priv->gfargrp[0].regs;
	u32 attrs;

	/* Stop the DMA engine now, in case it was running before
	 * (The firmware could have used it, and left it running).
	 */
	gfar_halt(priv);

	gfar_mac_reset(priv);

	/* Zero out the rmon mib registers if it has them */
	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_RMON) {
		memset_io(&(regs->rmon), 0, sizeof(struct rmon_mib));

		/* Mask off the CAM interrupts */
		gfar_write(&regs->rmon.cam1, 0xffffffff);
		gfar_write(&regs->rmon.cam2, 0xffffffff);
	}

1268 1269 1270
	/* Initialize ECNTRL */
	gfar_write(&regs->ecntrl, ECNTRL_INIT_SETTINGS);

1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294
	/* Set the extraction length and index */
	attrs = ATTRELI_EL(priv->rx_stash_size) |
		ATTRELI_EI(priv->rx_stash_index);

	gfar_write(&regs->attreli, attrs);

	/* Start with defaults, and add stashing
	 * depending on driver parameters
	 */
	attrs = ATTR_INIT_SETTINGS;

	if (priv->bd_stash_en)
		attrs |= ATTR_BDSTASH;

	if (priv->rx_stash_size != 0)
		attrs |= ATTR_BUFSTASH;

	gfar_write(&regs->attr, attrs);

	/* FIFO configs */
	gfar_write(&regs->fifo_tx_thr, DEFAULT_FIFO_TX_THR);
	gfar_write(&regs->fifo_tx_starve, DEFAULT_FIFO_TX_STARVE);
	gfar_write(&regs->fifo_tx_starve_shutoff, DEFAULT_FIFO_TX_STARVE_OFF);

1295 1296 1297 1298 1299
	/* Program the interrupt steering regs, only for MG devices */
	if (priv->num_grps > 1)
		gfar_write_isrg(priv);
}

1300
static void gfar_init_addr_hash_table(struct gfar_private *priv)
1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339
{
	struct gfar __iomem *regs = priv->gfargrp[0].regs;

	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_EXTENDED_HASH) {
		priv->extended_hash = 1;
		priv->hash_width = 9;

		priv->hash_regs[0] = &regs->igaddr0;
		priv->hash_regs[1] = &regs->igaddr1;
		priv->hash_regs[2] = &regs->igaddr2;
		priv->hash_regs[3] = &regs->igaddr3;
		priv->hash_regs[4] = &regs->igaddr4;
		priv->hash_regs[5] = &regs->igaddr5;
		priv->hash_regs[6] = &regs->igaddr6;
		priv->hash_regs[7] = &regs->igaddr7;
		priv->hash_regs[8] = &regs->gaddr0;
		priv->hash_regs[9] = &regs->gaddr1;
		priv->hash_regs[10] = &regs->gaddr2;
		priv->hash_regs[11] = &regs->gaddr3;
		priv->hash_regs[12] = &regs->gaddr4;
		priv->hash_regs[13] = &regs->gaddr5;
		priv->hash_regs[14] = &regs->gaddr6;
		priv->hash_regs[15] = &regs->gaddr7;

	} else {
		priv->extended_hash = 0;
		priv->hash_width = 8;

		priv->hash_regs[0] = &regs->gaddr0;
		priv->hash_regs[1] = &regs->gaddr1;
		priv->hash_regs[2] = &regs->gaddr2;
		priv->hash_regs[3] = &regs->gaddr3;
		priv->hash_regs[4] = &regs->gaddr4;
		priv->hash_regs[5] = &regs->gaddr5;
		priv->hash_regs[6] = &regs->gaddr6;
		priv->hash_regs[7] = &regs->gaddr7;
	}
}

1340
/* Set up the ethernet device structure, private data,
J
Jan Ceuleers 已提交
1341 1342
 * and anything else we need before we start
 */
1343
static int gfar_probe(struct platform_device *ofdev)
L
Linus Torvalds 已提交
1344 1345 1346
{
	struct net_device *dev = NULL;
	struct gfar_private *priv = NULL;
1347
	int err = 0, i;
L
Linus Torvalds 已提交
1348

1349
	err = gfar_of_init(ofdev, &dev);
L
Linus Torvalds 已提交
1350

1351 1352
	if (err)
		return err;
L
Linus Torvalds 已提交
1353 1354

	priv = netdev_priv(dev);
1355 1356
	priv->ndev = dev;
	priv->ofdev = ofdev;
1357
	priv->dev = &ofdev->dev;
1358
	SET_NETDEV_DEV(dev, &ofdev->dev);
L
Linus Torvalds 已提交
1359

1360
	spin_lock_init(&priv->bflock);
1361
	INIT_WORK(&priv->reset_task, gfar_reset_task);
L
Linus Torvalds 已提交
1362

1363
	platform_set_drvdata(ofdev, priv);
L
Linus Torvalds 已提交
1364

1365 1366
	gfar_detect_errata(priv);

L
Linus Torvalds 已提交
1367
	/* Set the dev->base_addr to the gfar reg region */
1368
	dev->base_addr = (unsigned long) priv->gfargrp[0].regs;
L
Linus Torvalds 已提交
1369 1370 1371 1372

	/* Fill in the dev structure */
	dev->watchdog_timeo = TX_TIMEOUT;
	dev->mtu = 1500;
1373
	dev->netdev_ops = &gfar_netdev_ops;
1374 1375
	dev->ethtool_ops = &gfar_ethtool_ops;

1376
	/* Register for napi ...We are registering NAPI for each grp */
1377 1378 1379 1380 1381 1382 1383
	for (i = 0; i < priv->num_grps; i++) {
		if (priv->poll_mode == GFAR_SQ_POLLING) {
			netif_napi_add(dev, &priv->gfargrp[i].napi_rx,
				       gfar_poll_rx_sq, GFAR_DEV_WEIGHT);
			netif_napi_add(dev, &priv->gfargrp[i].napi_tx,
				       gfar_poll_tx_sq, 2);
		} else {
1384 1385 1386 1387 1388 1389
			netif_napi_add(dev, &priv->gfargrp[i].napi_rx,
				       gfar_poll_rx, GFAR_DEV_WEIGHT);
			netif_napi_add(dev, &priv->gfargrp[i].napi_tx,
				       gfar_poll_tx, 2);
		}
	}
1390

1391
	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_CSUM) {
1392
		dev->hw_features = NETIF_F_IP_CSUM | NETIF_F_SG |
1393
				   NETIF_F_RXCSUM;
1394
		dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG |
1395
				 NETIF_F_RXCSUM | NETIF_F_HIGHDMA;
1396
	}
1397

J
Jiri Pirko 已提交
1398
	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_VLAN) {
1399 1400 1401
		dev->hw_features |= NETIF_F_HW_VLAN_CTAG_TX |
				    NETIF_F_HW_VLAN_CTAG_RX;
		dev->features |= NETIF_F_HW_VLAN_CTAG_RX;
J
Jiri Pirko 已提交
1402
	}
1403

1404 1405
	dev->priv_flags |= IFF_LIVE_ADDR_CHANGE;

1406
	gfar_init_addr_hash_table(priv);
1407

1408 1409 1410
	/* Insert receive time stamps into padding alignment bytes */
	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER)
		priv->padding = 8;
1411

1412
	if (dev->features & NETIF_F_IP_CSUM ||
1413
	    priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER)
1414
		dev->needed_headroom = GMAC_FCB_LEN;
L
Linus Torvalds 已提交
1415 1416 1417

	priv->rx_buffer_size = DEFAULT_RX_BUFFER_SIZE;

1418
	/* Initializing some of the rx/tx queue level parameters */
1419 1420 1421 1422 1423 1424
	for (i = 0; i < priv->num_tx_queues; i++) {
		priv->tx_queue[i]->tx_ring_size = DEFAULT_TX_RING_SIZE;
		priv->tx_queue[i]->num_txbdfree = DEFAULT_TX_RING_SIZE;
		priv->tx_queue[i]->txcoalescing = DEFAULT_TX_COALESCE;
		priv->tx_queue[i]->txic = DEFAULT_TXIC;
	}
1425

1426 1427 1428 1429 1430
	for (i = 0; i < priv->num_rx_queues; i++) {
		priv->rx_queue[i]->rx_ring_size = DEFAULT_RX_RING_SIZE;
		priv->rx_queue[i]->rxcoalescing = DEFAULT_RX_COALESCE;
		priv->rx_queue[i]->rxic = DEFAULT_RXIC;
	}
L
Linus Torvalds 已提交
1431

J
Jan Ceuleers 已提交
1432
	/* always enable rx filer */
S
Sebastian Poehn 已提交
1433
	priv->rx_filer_enable = 1;
1434 1435
	/* Enable most messages by default */
	priv->msg_enable = (NETIF_MSG_IFUP << 1 ) - 1;
1436 1437 1438
	/* use pritority h/w tx queue scheduling for single queue devices */
	if (priv->num_tx_queues == 1)
		priv->prio_sched_en = 1;
1439

1440 1441
	set_bit(GFAR_DOWN, &priv->state);

1442
	gfar_hw_init(priv);
1443

1444 1445 1446
	/* Carrier starts down, phylib will bring it up */
	netif_carrier_off(dev);

L
Linus Torvalds 已提交
1447 1448 1449
	err = register_netdev(dev);

	if (err) {
1450
		pr_err("%s: Cannot register net device, aborting\n", dev->name);
L
Linus Torvalds 已提交
1451 1452 1453
		goto register_fail;
	}

1454
	device_init_wakeup(&dev->dev,
1455 1456
			   priv->device_flags &
			   FSL_GIANFAR_DEV_HAS_MAGIC_PACKET);
1457

1458
	/* fill out IRQ number and name fields */
1459
	for (i = 0; i < priv->num_grps; i++) {
1460
		struct gfar_priv_grp *grp = &priv->gfargrp[i];
1461
		if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
1462
			sprintf(gfar_irq(grp, TX)->name, "%s%s%c%s",
1463
				dev->name, "_g", '0' + i, "_tx");
1464
			sprintf(gfar_irq(grp, RX)->name, "%s%s%c%s",
1465
				dev->name, "_g", '0' + i, "_rx");
1466
			sprintf(gfar_irq(grp, ER)->name, "%s%s%c%s",
1467
				dev->name, "_g", '0' + i, "_er");
1468
		} else
1469
			strcpy(gfar_irq(grp, TX)->name, dev->name);
1470
	}
1471

1472 1473 1474
	/* Initialize the filer table */
	gfar_init_filer_table(priv);

L
Linus Torvalds 已提交
1475
	/* Print out the device info */
1476
	netdev_info(dev, "mac: %pM\n", dev->dev_addr);
L
Linus Torvalds 已提交
1477

J
Jan Ceuleers 已提交
1478 1479 1480
	/* Even more device info helps when determining which kernel
	 * provided which set of benchmarks.
	 */
1481
	netdev_info(dev, "Running with NAPI enabled\n");
1482
	for (i = 0; i < priv->num_rx_queues; i++)
1483 1484
		netdev_info(dev, "RX BD ring size for Q[%d]: %d\n",
			    i, priv->rx_queue[i]->rx_ring_size);
1485
	for (i = 0; i < priv->num_tx_queues; i++)
1486 1487
		netdev_info(dev, "TX BD ring size for Q[%d]: %d\n",
			    i, priv->tx_queue[i]->tx_ring_size);
L
Linus Torvalds 已提交
1488 1489 1490 1491

	return 0;

register_fail:
1492
	unmap_group_regs(priv);
1493 1494
	gfar_free_rx_queues(priv);
	gfar_free_tx_queues(priv);
1495 1496
	of_node_put(priv->phy_node);
	of_node_put(priv->tbi_node);
1497
	free_gfar_dev(priv);
1498
	return err;
L
Linus Torvalds 已提交
1499 1500
}

1501
static int gfar_remove(struct platform_device *ofdev)
L
Linus Torvalds 已提交
1502
{
1503
	struct gfar_private *priv = platform_get_drvdata(ofdev);
L
Linus Torvalds 已提交
1504

1505 1506
	of_node_put(priv->phy_node);
	of_node_put(priv->tbi_node);
1507

D
David S. Miller 已提交
1508
	unregister_netdev(priv->ndev);
1509
	unmap_group_regs(priv);
1510 1511
	gfar_free_rx_queues(priv);
	gfar_free_tx_queues(priv);
1512
	free_gfar_dev(priv);
L
Linus Torvalds 已提交
1513 1514 1515 1516

	return 0;
}

1517
#ifdef CONFIG_PM
1518 1519

static int gfar_suspend(struct device *dev)
1520
{
1521 1522
	struct gfar_private *priv = dev_get_drvdata(dev);
	struct net_device *ndev = priv->ndev;
1523
	struct gfar __iomem *regs = priv->gfargrp[0].regs;
1524 1525 1526 1527
	unsigned long flags;
	u32 tempval;

	int magic_packet = priv->wol_en &&
1528 1529
			   (priv->device_flags &
			    FSL_GIANFAR_DEV_HAS_MAGIC_PACKET);
1530

1531
	netif_device_detach(ndev);
1532

1533
	if (netif_running(ndev)) {
1534 1535 1536

		local_irq_save(flags);
		lock_tx_qs(priv);
1537

1538
		gfar_halt_nodisable(priv);
1539 1540

		/* Disable Tx, and Rx if wake-on-LAN is disabled. */
1541
		tempval = gfar_read(&regs->maccfg1);
1542 1543 1544 1545 1546 1547

		tempval &= ~MACCFG1_TX_EN;

		if (!magic_packet)
			tempval &= ~MACCFG1_RX_EN;

1548
		gfar_write(&regs->maccfg1, tempval);
1549

1550 1551
		unlock_tx_qs(priv);
		local_irq_restore(flags);
1552

1553
		disable_napi(priv);
1554 1555 1556

		if (magic_packet) {
			/* Enable interrupt on Magic Packet */
1557
			gfar_write(&regs->imask, IMASK_MAG);
1558 1559

			/* Enable Magic Packet mode */
1560
			tempval = gfar_read(&regs->maccfg2);
1561
			tempval |= MACCFG2_MPEN;
1562
			gfar_write(&regs->maccfg2, tempval);
1563 1564 1565 1566 1567 1568 1569 1570
		} else {
			phy_stop(priv->phydev);
		}
	}

	return 0;
}

1571
static int gfar_resume(struct device *dev)
1572
{
1573 1574
	struct gfar_private *priv = dev_get_drvdata(dev);
	struct net_device *ndev = priv->ndev;
1575
	struct gfar __iomem *regs = priv->gfargrp[0].regs;
1576 1577 1578
	unsigned long flags;
	u32 tempval;
	int magic_packet = priv->wol_en &&
1579 1580
			   (priv->device_flags &
			    FSL_GIANFAR_DEV_HAS_MAGIC_PACKET);
1581

1582 1583
	if (!netif_running(ndev)) {
		netif_device_attach(ndev);
1584 1585 1586 1587 1588 1589 1590 1591 1592
		return 0;
	}

	if (!magic_packet && priv->phydev)
		phy_start(priv->phydev);

	/* Disable Magic Packet mode, in case something
	 * else woke us up.
	 */
1593 1594
	local_irq_save(flags);
	lock_tx_qs(priv);
1595

1596
	tempval = gfar_read(&regs->maccfg2);
1597
	tempval &= ~MACCFG2_MPEN;
1598
	gfar_write(&regs->maccfg2, tempval);
1599

1600
	gfar_start(priv);
1601

1602 1603
	unlock_tx_qs(priv);
	local_irq_restore(flags);
1604

1605 1606
	netif_device_attach(ndev);

1607
	enable_napi(priv);
1608 1609 1610 1611 1612 1613 1614 1615 1616

	return 0;
}

static int gfar_restore(struct device *dev)
{
	struct gfar_private *priv = dev_get_drvdata(dev);
	struct net_device *ndev = priv->ndev;

1617 1618 1619
	if (!netif_running(ndev)) {
		netif_device_attach(ndev);

1620
		return 0;
1621
	}
1622

1623
	gfar_init_bds(ndev);
1624

1625 1626 1627 1628
	gfar_mac_reset(priv);

	gfar_init_tx_rx_base(priv);

1629
	gfar_start(priv);
1630 1631 1632 1633 1634 1635 1636

	priv->oldlink = 0;
	priv->oldspeed = 0;
	priv->oldduplex = -1;

	if (priv->phydev)
		phy_start(priv->phydev);
1637

1638
	netif_device_attach(ndev);
1639
	enable_napi(priv);
1640 1641 1642

	return 0;
}
1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653

static struct dev_pm_ops gfar_pm_ops = {
	.suspend = gfar_suspend,
	.resume = gfar_resume,
	.freeze = gfar_suspend,
	.thaw = gfar_resume,
	.restore = gfar_restore,
};

#define GFAR_PM_OPS (&gfar_pm_ops)

1654
#else
1655 1656 1657

#define GFAR_PM_OPS NULL

1658
#endif
L
Linus Torvalds 已提交
1659

1660 1661 1662 1663 1664 1665
/* Reads the controller's registers to determine what interface
 * connects it to the PHY.
 */
static phy_interface_t gfar_get_interface(struct net_device *dev)
{
	struct gfar_private *priv = netdev_priv(dev);
1666
	struct gfar __iomem *regs = priv->gfargrp[0].regs;
1667 1668 1669
	u32 ecntrl;

	ecntrl = gfar_read(&regs->ecntrl);
1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681

	if (ecntrl & ECNTRL_SGMII_MODE)
		return PHY_INTERFACE_MODE_SGMII;

	if (ecntrl & ECNTRL_TBI_MODE) {
		if (ecntrl & ECNTRL_REDUCED_MODE)
			return PHY_INTERFACE_MODE_RTBI;
		else
			return PHY_INTERFACE_MODE_TBI;
	}

	if (ecntrl & ECNTRL_REDUCED_MODE) {
1682
		if (ecntrl & ECNTRL_REDUCED_MII_MODE) {
1683
			return PHY_INTERFACE_MODE_RMII;
1684
		}
A
Andy Fleming 已提交
1685
		else {
1686
			phy_interface_t interface = priv->interface;
A
Andy Fleming 已提交
1687

J
Jan Ceuleers 已提交
1688
			/* This isn't autodetected right now, so it must
A
Andy Fleming 已提交
1689 1690 1691 1692 1693
			 * be set by the device tree or platform code.
			 */
			if (interface == PHY_INTERFACE_MODE_RGMII_ID)
				return PHY_INTERFACE_MODE_RGMII_ID;

1694
			return PHY_INTERFACE_MODE_RGMII;
A
Andy Fleming 已提交
1695
		}
1696 1697
	}

1698
	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_GIGABIT)
1699 1700 1701 1702 1703 1704
		return PHY_INTERFACE_MODE_GMII;

	return PHY_INTERFACE_MODE_MII;
}


1705 1706
/* Initializes driver's PHY state, and attaches to the PHY.
 * Returns 0 on success.
L
Linus Torvalds 已提交
1707 1708 1709 1710
 */
static int init_phy(struct net_device *dev)
{
	struct gfar_private *priv = netdev_priv(dev);
1711
	uint gigabit_support =
1712
		priv->device_flags & FSL_GIANFAR_DEV_HAS_GIGABIT ?
1713
		GFAR_SUPPORTED_GBIT : 0;
1714
	phy_interface_t interface;
L
Linus Torvalds 已提交
1715 1716 1717 1718 1719

	priv->oldlink = 0;
	priv->oldspeed = 0;
	priv->oldduplex = -1;

1720 1721
	interface = gfar_get_interface(dev);

1722 1723 1724 1725 1726
	priv->phydev = of_phy_connect(dev, priv->phy_node, &adjust_link, 0,
				      interface);
	if (!priv->phydev) {
		dev_err(&dev->dev, "could not attach to PHY\n");
		return -ENODEV;
1727
	}
L
Linus Torvalds 已提交
1728

K
Kapil Juneja 已提交
1729 1730 1731
	if (interface == PHY_INTERFACE_MODE_SGMII)
		gfar_configure_serdes(dev);

1732
	/* Remove any features not supported by the controller */
1733 1734
	priv->phydev->supported &= (GFAR_SUPPORTED | gigabit_support);
	priv->phydev->advertising = priv->phydev->supported;
L
Linus Torvalds 已提交
1735

1736 1737 1738
	/* Add support for flow control, but don't advertise it by default */
	priv->phydev->supported |= (SUPPORTED_Pause | SUPPORTED_Asym_Pause);

L
Linus Torvalds 已提交
1739 1740 1741
	return 0;
}

J
Jan Ceuleers 已提交
1742
/* Initialize TBI PHY interface for communicating with the
1743 1744 1745 1746 1747 1748 1749
 * SERDES lynx PHY on the chip.  We communicate with this PHY
 * through the MDIO bus on each controller, treating it as a
 * "normal" PHY at the address found in the TBIPA register.  We assume
 * that the TBIPA register is valid.  Either the MDIO bus code will set
 * it to a value that doesn't conflict with other PHYs on the bus, or the
 * value doesn't matter, as there are no other PHYs on the bus.
 */
K
Kapil Juneja 已提交
1750 1751 1752
static void gfar_configure_serdes(struct net_device *dev)
{
	struct gfar_private *priv = netdev_priv(dev);
1753 1754 1755 1756 1757 1758 1759
	struct phy_device *tbiphy;

	if (!priv->tbi_node) {
		dev_warn(&dev->dev, "error: SGMII mode requires that the "
				    "device tree specify a tbi-handle\n");
		return;
	}
1760

1761 1762 1763
	tbiphy = of_phy_find_device(priv->tbi_node);
	if (!tbiphy) {
		dev_err(&dev->dev, "error: Could not get TBI device\n");
1764 1765
		return;
	}
K
Kapil Juneja 已提交
1766

J
Jan Ceuleers 已提交
1767
	/* If the link is already up, we must already be ok, and don't need to
1768 1769 1770 1771
	 * configure and reset the TBI<->SerDes link.  Maybe U-Boot configured
	 * everything for us?  Resetting it takes the link down and requires
	 * several seconds for it to come back.
	 */
1772
	if (phy_read(tbiphy, MII_BMSR) & BMSR_LSTATUS)
1773
		return;
K
Kapil Juneja 已提交
1774

1775
	/* Single clk mode, mii mode off(for serdes communication) */
1776
	phy_write(tbiphy, MII_TBICON, TBICON_CLK_SELECT);
K
Kapil Juneja 已提交
1777

1778
	phy_write(tbiphy, MII_ADVERTISE,
1779 1780
		  ADVERTISE_1000XFULL | ADVERTISE_1000XPAUSE |
		  ADVERTISE_1000XPSE_ASYM);
K
Kapil Juneja 已提交
1781

1782 1783 1784
	phy_write(tbiphy, MII_BMCR,
		  BMCR_ANENABLE | BMCR_ANRESTART | BMCR_FULLDPLX |
		  BMCR_SPEED1000);
K
Kapil Juneja 已提交
1785 1786
}

1787 1788 1789 1790
static int __gfar_is_rx_idle(struct gfar_private *priv)
{
	u32 res;

J
Jan Ceuleers 已提交
1791
	/* Normaly TSEC should not hang on GRS commands, so we should
1792 1793
	 * actually wait for IEVENT_GRSC flag.
	 */
1794
	if (!gfar_has_errata(priv, GFAR_ERRATA_A002))
1795 1796
		return 0;

J
Jan Ceuleers 已提交
1797
	/* Read the eTSEC register at offset 0xD1C. If bits 7-14 are
1798 1799 1800 1801 1802 1803 1804 1805 1806 1807
	 * the same as bits 23-30, the eTSEC Rx is assumed to be idle
	 * and the Rx can be safely reset.
	 */
	res = gfar_read((void __iomem *)priv->gfargrp[0].regs + 0xd1c);
	res &= 0x7f807f80;
	if ((res & 0xffff) == (res >> 16))
		return 1;

	return 0;
}
1808 1809

/* Halt the receive and transmit queues */
1810
static void gfar_halt_nodisable(struct gfar_private *priv)
L
Linus Torvalds 已提交
1811
{
1812
	struct gfar __iomem *regs = priv->gfargrp[0].regs;
L
Linus Torvalds 已提交
1813
	u32 tempval;
1814 1815
	unsigned int timeout;
	int stopped;
L
Linus Torvalds 已提交
1816

1817
	gfar_ints_disable(priv);
L
Linus Torvalds 已提交
1818

1819 1820 1821
	if (gfar_is_dma_stopped(priv))
		return;

L
Linus Torvalds 已提交
1822
	/* Stop the DMA, and wait for it to stop */
1823
	tempval = gfar_read(&regs->dmactrl);
1824 1825 1826 1827 1828 1829 1830 1831
	tempval |= (DMACTRL_GRS | DMACTRL_GTS);
	gfar_write(&regs->dmactrl, tempval);

retry:
	timeout = 1000;
	while (!(stopped = gfar_is_dma_stopped(priv)) && timeout) {
		cpu_relax();
		timeout--;
L
Linus Torvalds 已提交
1832
	}
1833 1834 1835 1836 1837 1838 1839

	if (!timeout)
		stopped = gfar_is_dma_stopped(priv);

	if (!stopped && !gfar_is_rx_dma_stopped(priv) &&
	    !__gfar_is_rx_idle(priv))
		goto retry;
1840 1841 1842
}

/* Halt the receive and transmit queues */
1843
void gfar_halt(struct gfar_private *priv)
1844
{
1845
	struct gfar __iomem *regs = priv->gfargrp[0].regs;
1846
	u32 tempval;
L
Linus Torvalds 已提交
1847

1848 1849 1850
	/* Dissable the Rx/Tx hw queues */
	gfar_write(&regs->rqueue, 0);
	gfar_write(&regs->tqueue, 0);
1851

1852 1853 1854 1855 1856
	mdelay(10);

	gfar_halt_nodisable(priv);

	/* Disable Rx/Tx DMA */
L
Linus Torvalds 已提交
1857 1858 1859
	tempval = gfar_read(&regs->maccfg1);
	tempval &= ~(MACCFG1_RX_EN | MACCFG1_TX_EN);
	gfar_write(&regs->maccfg1, tempval);
1860 1861 1862 1863 1864 1865
}

void stop_gfar(struct net_device *dev)
{
	struct gfar_private *priv = netdev_priv(dev);

1866
	netif_tx_stop_all_queues(dev);
1867

1868
	smp_mb__before_atomic();
1869
	set_bit(GFAR_DOWN, &priv->state);
1870
	smp_mb__after_atomic();
1871

1872
	disable_napi(priv);
1873

1874
	/* disable ints and gracefully shut down Rx/Tx DMA */
1875
	gfar_halt(priv);
L
Linus Torvalds 已提交
1876

1877
	phy_stop(priv->phydev);
L
Linus Torvalds 已提交
1878 1879 1880 1881

	free_skb_resources(priv);
}

1882
static void free_skb_tx_queue(struct gfar_priv_tx_q *tx_queue)
L
Linus Torvalds 已提交
1883 1884
{
	struct txbd8 *txbdp;
1885
	struct gfar_private *priv = netdev_priv(tx_queue->dev);
D
Dai Haruki 已提交
1886
	int i, j;
L
Linus Torvalds 已提交
1887

1888
	txbdp = tx_queue->tx_bd_base;
L
Linus Torvalds 已提交
1889

1890 1891
	for (i = 0; i < tx_queue->tx_ring_size; i++) {
		if (!tx_queue->tx_skbuff[i])
D
Dai Haruki 已提交
1892
			continue;
L
Linus Torvalds 已提交
1893

1894 1895
		dma_unmap_single(priv->dev, be32_to_cpu(txbdp->bufPtr),
				 be16_to_cpu(txbdp->length), DMA_TO_DEVICE);
D
Dai Haruki 已提交
1896
		txbdp->lstatus = 0;
1897
		for (j = 0; j < skb_shinfo(tx_queue->tx_skbuff[i])->nr_frags;
1898
		     j++) {
D
Dai Haruki 已提交
1899
			txbdp++;
1900 1901 1902
			dma_unmap_page(priv->dev, be32_to_cpu(txbdp->bufPtr),
				       be16_to_cpu(txbdp->length),
				       DMA_TO_DEVICE);
L
Linus Torvalds 已提交
1903
		}
1904
		txbdp++;
1905 1906
		dev_kfree_skb_any(tx_queue->tx_skbuff[i]);
		tx_queue->tx_skbuff[i] = NULL;
L
Linus Torvalds 已提交
1907
	}
1908
	kfree(tx_queue->tx_skbuff);
1909
	tx_queue->tx_skbuff = NULL;
1910
}
L
Linus Torvalds 已提交
1911

1912 1913 1914
static void free_skb_rx_queue(struct gfar_priv_rx_q *rx_queue)
{
	struct rxbd8 *rxbdp;
1915
	struct gfar_private *priv = netdev_priv(rx_queue->ndev);
1916
	int i;
L
Linus Torvalds 已提交
1917

1918
	rxbdp = rx_queue->rx_bd_base;
L
Linus Torvalds 已提交
1919

1920 1921
	for (i = 0; i < rx_queue->rx_ring_size; i++) {
		if (rx_queue->rx_skbuff[i]) {
1922
			dma_unmap_single(priv->dev, be32_to_cpu(rxbdp->bufPtr),
1923
					 priv->rx_buffer_size,
1924
					 DMA_FROM_DEVICE);
1925 1926
			dev_kfree_skb_any(rx_queue->rx_skbuff[i]);
			rx_queue->rx_skbuff[i] = NULL;
L
Linus Torvalds 已提交
1927
		}
1928 1929 1930
		rxbdp->lstatus = 0;
		rxbdp->bufPtr = 0;
		rxbdp++;
L
Linus Torvalds 已提交
1931
	}
1932
	kfree(rx_queue->rx_skbuff);
1933
	rx_queue->rx_skbuff = NULL;
1934
}
1935

1936
/* If there are any tx skbs or rx skbs still around, free them.
J
Jan Ceuleers 已提交
1937 1938
 * Then free tx_skbuff and rx_skbuff
 */
1939 1940 1941 1942 1943 1944 1945 1946
static void free_skb_resources(struct gfar_private *priv)
{
	struct gfar_priv_tx_q *tx_queue = NULL;
	struct gfar_priv_rx_q *rx_queue = NULL;
	int i;

	/* Go through all the buffer descriptors and free their data buffers */
	for (i = 0; i < priv->num_tx_queues; i++) {
1947
		struct netdev_queue *txq;
1948

1949
		tx_queue = priv->tx_queue[i];
1950
		txq = netdev_get_tx_queue(tx_queue->dev, tx_queue->qindex);
1951
		if (tx_queue->tx_skbuff)
1952
			free_skb_tx_queue(tx_queue);
1953
		netdev_tx_reset_queue(txq);
1954 1955 1956 1957
	}

	for (i = 0; i < priv->num_rx_queues; i++) {
		rx_queue = priv->rx_queue[i];
1958
		if (rx_queue->rx_skbuff)
1959 1960 1961
			free_skb_rx_queue(rx_queue);
	}

1962
	dma_free_coherent(priv->dev,
1963 1964 1965 1966
			  sizeof(struct txbd8) * priv->total_tx_ring_size +
			  sizeof(struct rxbd8) * priv->total_rx_ring_size,
			  priv->tx_queue[0]->tx_bd_base,
			  priv->tx_queue[0]->tx_bd_dma_base);
L
Linus Torvalds 已提交
1967 1968
}

1969
void gfar_start(struct gfar_private *priv)
1970
{
1971
	struct gfar __iomem *regs = priv->gfargrp[0].regs;
1972
	u32 tempval;
1973
	int i = 0;
1974

1975 1976 1977
	/* Enable Rx/Tx hw queues */
	gfar_write(&regs->rqueue, priv->rqueue);
	gfar_write(&regs->tqueue, priv->tqueue);
1978 1979

	/* Initialize DMACTRL to have WWR and WOP */
1980
	tempval = gfar_read(&regs->dmactrl);
1981
	tempval |= DMACTRL_INIT_SETTINGS;
1982
	gfar_write(&regs->dmactrl, tempval);
1983 1984

	/* Make sure we aren't stopped */
1985
	tempval = gfar_read(&regs->dmactrl);
1986
	tempval &= ~(DMACTRL_GRS | DMACTRL_GTS);
1987
	gfar_write(&regs->dmactrl, tempval);
1988

1989 1990 1991 1992 1993 1994
	for (i = 0; i < priv->num_grps; i++) {
		regs = priv->gfargrp[i].regs;
		/* Clear THLT/RHLT, so that the DMA starts polling now */
		gfar_write(&regs->tstat, priv->gfargrp[i].tstat);
		gfar_write(&regs->rstat, priv->gfargrp[i].rstat);
	}
1995

1996 1997 1998 1999 2000
	/* Enable Rx/Tx DMA */
	tempval = gfar_read(&regs->maccfg1);
	tempval |= (MACCFG1_RX_EN | MACCFG1_TX_EN);
	gfar_write(&regs->maccfg1, tempval);

2001 2002
	gfar_ints_enable(priv);

2003
	priv->ndev->trans_start = jiffies; /* prevent tx timeout */
2004 2005
}

2006 2007 2008 2009 2010 2011 2012
static void free_grp_irqs(struct gfar_priv_grp *grp)
{
	free_irq(gfar_irq(grp, TX)->irq, grp);
	free_irq(gfar_irq(grp, RX)->irq, grp);
	free_irq(gfar_irq(grp, ER)->irq, grp);
}

2013 2014 2015 2016 2017
static int register_grp_irqs(struct gfar_priv_grp *grp)
{
	struct gfar_private *priv = grp->priv;
	struct net_device *dev = priv->ndev;
	int err;
L
Linus Torvalds 已提交
2018 2019

	/* If the device has multiple interrupts, register for
J
Jan Ceuleers 已提交
2020 2021
	 * them.  Otherwise, only register for the one
	 */
2022
	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
2023
		/* Install our interrupt handlers for Error,
J
Jan Ceuleers 已提交
2024 2025
		 * Transmit, and Receive
		 */
2026 2027 2028
		err = request_irq(gfar_irq(grp, ER)->irq, gfar_error, 0,
				  gfar_irq(grp, ER)->name, grp);
		if (err < 0) {
2029
			netif_err(priv, intr, dev, "Can't get IRQ %d\n",
2030
				  gfar_irq(grp, ER)->irq);
2031

2032
			goto err_irq_fail;
L
Linus Torvalds 已提交
2033
		}
2034 2035 2036
		err = request_irq(gfar_irq(grp, TX)->irq, gfar_transmit, 0,
				  gfar_irq(grp, TX)->name, grp);
		if (err < 0) {
2037
			netif_err(priv, intr, dev, "Can't get IRQ %d\n",
2038
				  gfar_irq(grp, TX)->irq);
L
Linus Torvalds 已提交
2039 2040
			goto tx_irq_fail;
		}
2041 2042 2043
		err = request_irq(gfar_irq(grp, RX)->irq, gfar_receive, 0,
				  gfar_irq(grp, RX)->name, grp);
		if (err < 0) {
2044
			netif_err(priv, intr, dev, "Can't get IRQ %d\n",
2045
				  gfar_irq(grp, RX)->irq);
L
Linus Torvalds 已提交
2046 2047 2048
			goto rx_irq_fail;
		}
	} else {
2049 2050 2051
		err = request_irq(gfar_irq(grp, TX)->irq, gfar_interrupt, 0,
				  gfar_irq(grp, TX)->name, grp);
		if (err < 0) {
2052
			netif_err(priv, intr, dev, "Can't get IRQ %d\n",
2053
				  gfar_irq(grp, TX)->irq);
L
Linus Torvalds 已提交
2054 2055 2056 2057
			goto err_irq_fail;
		}
	}

2058 2059 2060
	return 0;

rx_irq_fail:
2061
	free_irq(gfar_irq(grp, TX)->irq, grp);
2062
tx_irq_fail:
2063
	free_irq(gfar_irq(grp, ER)->irq, grp);
2064 2065 2066 2067 2068
err_irq_fail:
	return err;

}

2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099
static void gfar_free_irq(struct gfar_private *priv)
{
	int i;

	/* Free the IRQs */
	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
		for (i = 0; i < priv->num_grps; i++)
			free_grp_irqs(&priv->gfargrp[i]);
	} else {
		for (i = 0; i < priv->num_grps; i++)
			free_irq(gfar_irq(&priv->gfargrp[i], TX)->irq,
				 &priv->gfargrp[i]);
	}
}

static int gfar_request_irq(struct gfar_private *priv)
{
	int err, i, j;

	for (i = 0; i < priv->num_grps; i++) {
		err = register_grp_irqs(&priv->gfargrp[i]);
		if (err) {
			for (j = 0; j < i; j++)
				free_grp_irqs(&priv->gfargrp[j]);
			return err;
		}
	}

	return 0;
}

2100 2101 2102 2103
/* Bring the controller up and running */
int startup_gfar(struct net_device *ndev)
{
	struct gfar_private *priv = netdev_priv(ndev);
2104
	int err;
2105

2106
	gfar_mac_reset(priv);
2107 2108 2109 2110 2111

	err = gfar_alloc_skb_resources(ndev);
	if (err)
		return err;

2112
	gfar_init_tx_rx_base(priv);
2113

2114
	smp_mb__before_atomic();
2115
	clear_bit(GFAR_DOWN, &priv->state);
2116
	smp_mb__after_atomic();
2117 2118

	/* Start Rx/Tx DMA and enable the interrupts */
2119
	gfar_start(priv);
L
Linus Torvalds 已提交
2120

2121 2122
	phy_start(priv->phydev);

2123 2124 2125 2126
	enable_napi(priv);

	netif_tx_wake_all_queues(ndev);

L
Linus Torvalds 已提交
2127 2128 2129
	return 0;
}

J
Jan Ceuleers 已提交
2130 2131 2132
/* Called when something needs to use the ethernet device
 * Returns 0 for success.
 */
L
Linus Torvalds 已提交
2133 2134
static int gfar_enet_open(struct net_device *dev)
{
2135
	struct gfar_private *priv = netdev_priv(dev);
L
Linus Torvalds 已提交
2136 2137 2138
	int err;

	err = init_phy(dev);
2139
	if (err)
L
Linus Torvalds 已提交
2140 2141
		return err;

2142 2143 2144 2145
	err = gfar_request_irq(priv);
	if (err)
		return err;

L
Linus Torvalds 已提交
2146
	err = startup_gfar(dev);
2147
	if (err)
2148
		return err;
L
Linus Torvalds 已提交
2149

2150 2151
	device_set_wakeup_enable(&dev->dev, priv->wol_en);

L
Linus Torvalds 已提交
2152 2153 2154
	return err;
}

2155
static inline struct txfcb *gfar_add_fcb(struct sk_buff *skb)
2156
{
2157
	struct txfcb *fcb = (struct txfcb *)skb_push(skb, GMAC_FCB_LEN);
2158 2159

	memset(fcb, 0, GMAC_FCB_LEN);
2160 2161 2162 2163

	return fcb;
}

2164
static inline void gfar_tx_checksum(struct sk_buff *skb, struct txfcb *fcb,
2165
				    int fcb_length)
2166 2167 2168 2169 2170
{
	/* If we're here, it's a IP packet with a TCP or UDP
	 * payload.  We set it to checksum, using a pseudo-header
	 * we provide
	 */
2171
	u8 flags = TXFCB_DEFAULT;
2172

J
Jan Ceuleers 已提交
2173 2174 2175
	/* Tell the controller what the protocol is
	 * And provide the already calculated phcs
	 */
2176
	if (ip_hdr(skb)->protocol == IPPROTO_UDP) {
2177
		flags |= TXFCB_UDP;
2178
		fcb->phcs = (__force __be16)(udp_hdr(skb)->check);
2179
	} else
2180
		fcb->phcs = (__force __be16)(tcp_hdr(skb)->check);
2181 2182 2183 2184

	/* l3os is the distance between the start of the
	 * frame (skb->data) and the start of the IP hdr.
	 * l4os is the distance between the start of the
J
Jan Ceuleers 已提交
2185 2186
	 * l3 hdr and the l4 hdr
	 */
2187
	fcb->l3os = (u8)(skb_network_offset(skb) - fcb_length);
2188
	fcb->l4os = skb_network_header_len(skb);
2189

2190
	fcb->flags = flags;
2191 2192
}

2193
void inline gfar_tx_vlan(struct sk_buff *skb, struct txfcb *fcb)
2194
{
2195
	fcb->flags |= TXFCB_VLN;
2196
	fcb->vlctl = cpu_to_be16(skb_vlan_tag_get(skb));
2197 2198
}

D
Dai Haruki 已提交
2199
static inline struct txbd8 *skip_txbd(struct txbd8 *bdp, int stride,
2200
				      struct txbd8 *base, int ring_size)
D
Dai Haruki 已提交
2201 2202 2203 2204 2205 2206 2207
{
	struct txbd8 *new_bd = bdp + stride;

	return (new_bd >= (base + ring_size)) ? (new_bd - ring_size) : new_bd;
}

static inline struct txbd8 *next_txbd(struct txbd8 *bdp, struct txbd8 *base,
2208
				      int ring_size)
D
Dai Haruki 已提交
2209 2210 2211 2212
{
	return skip_txbd(bdp, 1, base, ring_size);
}

2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230
/* eTSEC12: csum generation not supported for some fcb offsets */
static inline bool gfar_csum_errata_12(struct gfar_private *priv,
				       unsigned long fcb_addr)
{
	return (gfar_has_errata(priv, GFAR_ERRATA_12) &&
	       (fcb_addr % 0x20) > 0x18);
}

/* eTSEC76: csum generation for frames larger than 2500 may
 * cause excess delays before start of transmission
 */
static inline bool gfar_csum_errata_76(struct gfar_private *priv,
				       unsigned int len)
{
	return (gfar_has_errata(priv, GFAR_ERRATA_76) &&
	       (len > 2500));
}

J
Jan Ceuleers 已提交
2231 2232 2233
/* This is called by the kernel when a frame is ready for transmission.
 * It is pointed to by the dev->hard_start_xmit function pointer
 */
L
Linus Torvalds 已提交
2234 2235 2236
static int gfar_start_xmit(struct sk_buff *skb, struct net_device *dev)
{
	struct gfar_private *priv = netdev_priv(dev);
2237
	struct gfar_priv_tx_q *tx_queue = NULL;
2238
	struct netdev_queue *txq;
2239
	struct gfar __iomem *regs = NULL;
2240
	struct txfcb *fcb = NULL;
2241
	struct txbd8 *txbdp, *txbdp_start, *base, *txbdp_tstamp = NULL;
2242
	u32 lstatus;
2243 2244
	int i, rq = 0;
	int do_tstamp, do_csum, do_vlan;
D
Dai Haruki 已提交
2245
	u32 bufaddr;
2246
	unsigned int nr_frags, nr_txbds, bytes_sent, fcb_len = 0;
2247 2248 2249 2250

	rq = skb->queue_mapping;
	tx_queue = priv->tx_queue[rq];
	txq = netdev_get_tx_queue(dev, rq);
2251
	base = tx_queue->tx_bd_base;
2252
	regs = tx_queue->grp->regs;
2253

2254
	do_csum = (CHECKSUM_PARTIAL == skb->ip_summed);
2255
	do_vlan = skb_vlan_tag_present(skb);
2256 2257 2258 2259 2260 2261
	do_tstamp = (skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
		    priv->hwts_tx_en;

	if (do_csum || do_vlan)
		fcb_len = GMAC_FCB_LEN;

2262
	/* check if time stamp should be generated */
2263 2264
	if (unlikely(do_tstamp))
		fcb_len = GMAC_FCB_LEN + GMAC_TXPAL_LEN;
D
Dai Haruki 已提交
2265

2266
	/* make space for additional header when fcb is needed */
2267
	if (fcb_len && unlikely(skb_headroom(skb) < fcb_len)) {
2268 2269
		struct sk_buff *skb_new;

2270
		skb_new = skb_realloc_headroom(skb, fcb_len);
2271 2272
		if (!skb_new) {
			dev->stats.tx_errors++;
2273
			dev_kfree_skb_any(skb);
2274 2275
			return NETDEV_TX_OK;
		}
2276

2277 2278
		if (skb->sk)
			skb_set_owner_w(skb_new, skb->sk);
2279
		dev_consume_skb_any(skb);
2280 2281 2282
		skb = skb_new;
	}

D
Dai Haruki 已提交
2283 2284 2285
	/* total number of fragments in the SKB */
	nr_frags = skb_shinfo(skb)->nr_frags;

2286 2287 2288 2289 2290 2291
	/* calculate the required number of TxBDs for this skb */
	if (unlikely(do_tstamp))
		nr_txbds = nr_frags + 2;
	else
		nr_txbds = nr_frags + 1;

D
Dai Haruki 已提交
2292
	/* check if there is space to queue this packet */
2293
	if (nr_txbds > tx_queue->num_txbdfree) {
D
Dai Haruki 已提交
2294
		/* no space, stop the queue */
2295
		netif_tx_stop_queue(txq);
D
Dai Haruki 已提交
2296 2297 2298
		dev->stats.tx_fifo_errors++;
		return NETDEV_TX_BUSY;
	}
L
Linus Torvalds 已提交
2299 2300

	/* Update transmit stats */
2301 2302 2303 2304
	bytes_sent = skb->len;
	tx_queue->stats.tx_bytes += bytes_sent;
	/* keep Tx bytes on wire for BQL accounting */
	GFAR_CB(skb)->bytes_sent = bytes_sent;
E
Eric Dumazet 已提交
2305
	tx_queue->stats.tx_packets++;
L
Linus Torvalds 已提交
2306

2307
	txbdp = txbdp_start = tx_queue->cur_tx;
2308
	lstatus = be32_to_cpu(txbdp->lstatus);
2309 2310 2311 2312

	/* Time stamp insertion requires one additional TxBD */
	if (unlikely(do_tstamp))
		txbdp_tstamp = txbdp = next_txbd(txbdp, base,
2313
						 tx_queue->tx_ring_size);
L
Linus Torvalds 已提交
2314

D
Dai Haruki 已提交
2315
	if (nr_frags == 0) {
2316 2317 2318 2319 2320 2321
		if (unlikely(do_tstamp)) {
			u32 lstatus_ts = be32_to_cpu(txbdp_tstamp->lstatus);

			lstatus_ts |= BD_LFLAG(TXBD_LAST | TXBD_INTERRUPT);
			txbdp_tstamp->lstatus = cpu_to_be32(lstatus_ts);
		} else {
2322
			lstatus |= BD_LFLAG(TXBD_LAST | TXBD_INTERRUPT);
2323
		}
D
Dai Haruki 已提交
2324 2325 2326
	} else {
		/* Place the fragment addresses and lengths into the TxBDs */
		for (i = 0; i < nr_frags; i++) {
2327
			unsigned int frag_len;
D
Dai Haruki 已提交
2328
			/* Point at the next BD, wrapping as needed */
2329
			txbdp = next_txbd(txbdp, base, tx_queue->tx_ring_size);
D
Dai Haruki 已提交
2330

2331
			frag_len = skb_shinfo(skb)->frags[i].size;
D
Dai Haruki 已提交
2332

2333
			lstatus = be32_to_cpu(txbdp->lstatus) | frag_len |
2334
				  BD_LFLAG(TXBD_READY);
D
Dai Haruki 已提交
2335 2336 2337 2338

			/* Handle the last BD specially */
			if (i == nr_frags - 1)
				lstatus |= BD_LFLAG(TXBD_LAST | TXBD_INTERRUPT);
L
Linus Torvalds 已提交
2339

2340
			bufaddr = skb_frag_dma_map(priv->dev,
2341 2342
						   &skb_shinfo(skb)->frags[i],
						   0,
2343
						   frag_len,
2344
						   DMA_TO_DEVICE);
2345 2346
			if (unlikely(dma_mapping_error(priv->dev, bufaddr)))
				goto dma_map_err;
D
Dai Haruki 已提交
2347 2348

			/* set the TxBD length and buffer pointer */
2349 2350
			txbdp->bufPtr = cpu_to_be32(bufaddr);
			txbdp->lstatus = cpu_to_be32(lstatus);
D
Dai Haruki 已提交
2351 2352
		}

2353
		lstatus = be32_to_cpu(txbdp_start->lstatus);
D
Dai Haruki 已提交
2354
	}
L
Linus Torvalds 已提交
2355

2356 2357 2358 2359 2360 2361
	/* Add TxPAL between FCB and frame if required */
	if (unlikely(do_tstamp)) {
		skb_push(skb, GMAC_TXPAL_LEN);
		memset(skb->data, 0, GMAC_TXPAL_LEN);
	}

2362 2363
	/* Add TxFCB if required */
	if (fcb_len) {
2364
		fcb = gfar_add_fcb(skb);
2365
		lstatus |= BD_LFLAG(TXBD_TOE);
2366 2367 2368 2369 2370
	}

	/* Set up checksumming */
	if (do_csum) {
		gfar_tx_checksum(skb, fcb, fcb_len);
2371 2372 2373

		if (unlikely(gfar_csum_errata_12(priv, (unsigned long)fcb)) ||
		    unlikely(gfar_csum_errata_76(priv, skb->len))) {
2374 2375
			__skb_pull(skb, GMAC_FCB_LEN);
			skb_checksum_help(skb);
2376 2377 2378 2379 2380 2381 2382 2383
			if (do_vlan || do_tstamp) {
				/* put back a new fcb for vlan/tstamp TOE */
				fcb = gfar_add_fcb(skb);
			} else {
				/* Tx TOE not used */
				lstatus &= ~(BD_LFLAG(TXBD_TOE));
				fcb = NULL;
			}
2384
		}
2385 2386
	}

2387
	if (do_vlan)
2388
		gfar_tx_vlan(skb, fcb);
2389

2390 2391
	/* Setup tx hardware time stamping if requested */
	if (unlikely(do_tstamp)) {
2392
		skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
2393 2394 2395
		fcb->ptp = 1;
	}

2396 2397 2398 2399 2400
	bufaddr = dma_map_single(priv->dev, skb->data, skb_headlen(skb),
				 DMA_TO_DEVICE);
	if (unlikely(dma_mapping_error(priv->dev, bufaddr)))
		goto dma_map_err;

2401
	txbdp_start->bufPtr = cpu_to_be32(bufaddr);
L
Linus Torvalds 已提交
2402

J
Jan Ceuleers 已提交
2403
	/* If time stamping is requested one additional TxBD must be set up. The
2404 2405 2406 2407 2408
	 * first TxBD points to the FCB and must have a data length of
	 * GMAC_FCB_LEN. The second TxBD points to the actual frame data with
	 * the full frame length.
	 */
	if (unlikely(do_tstamp)) {
2409 2410 2411 2412 2413 2414 2415 2416 2417
		u32 lstatus_ts = be32_to_cpu(txbdp_tstamp->lstatus);

		bufaddr = be32_to_cpu(txbdp_start->bufPtr);
		bufaddr += fcb_len;
		lstatus_ts |= BD_LFLAG(TXBD_READY) |
			      (skb_headlen(skb) - fcb_len);

		txbdp_tstamp->bufPtr = cpu_to_be32(bufaddr);
		txbdp_tstamp->lstatus = cpu_to_be32(lstatus_ts);
2418 2419 2420 2421
		lstatus |= BD_LFLAG(TXBD_CRC | TXBD_READY) | GMAC_FCB_LEN;
	} else {
		lstatus |= BD_LFLAG(TXBD_CRC | TXBD_READY) | skb_headlen(skb);
	}
L
Linus Torvalds 已提交
2422

2423
	netdev_tx_sent_queue(txq, bytes_sent);
2424

2425
	gfar_wmb();
2426

2427
	txbdp_start->lstatus = cpu_to_be32(lstatus);
D
Dai Haruki 已提交
2428

2429
	gfar_wmb(); /* force lstatus write before tx_skbuff */
2430 2431 2432

	tx_queue->tx_skbuff[tx_queue->skb_curtx] = skb;

D
Dai Haruki 已提交
2433
	/* Update the current skb pointer to the next entry we will use
J
Jan Ceuleers 已提交
2434 2435
	 * (wrapping if necessary)
	 */
2436
	tx_queue->skb_curtx = (tx_queue->skb_curtx + 1) &
2437
			      TX_RING_MOD_MASK(tx_queue->tx_ring_size);
D
Dai Haruki 已提交
2438

2439
	tx_queue->cur_tx = next_txbd(txbdp, base, tx_queue->tx_ring_size);
D
Dai Haruki 已提交
2440

2441 2442 2443 2444 2445 2446
	/* We can work in parallel with gfar_clean_tx_ring(), except
	 * when modifying num_txbdfree. Note that we didn't grab the lock
	 * when we were reading the num_txbdfree and checking for available
	 * space, that's because outside of this function it can only grow.
	 */
	spin_lock_bh(&tx_queue->txlock);
D
Dai Haruki 已提交
2447
	/* reduce TxBD free count */
2448
	tx_queue->num_txbdfree -= (nr_txbds);
2449
	spin_unlock_bh(&tx_queue->txlock);
L
Linus Torvalds 已提交
2450 2451

	/* If the next BD still needs to be cleaned up, then the bds
J
Jan Ceuleers 已提交
2452 2453
	 * are full.  We need to tell the kernel to stop sending us stuff.
	 */
2454
	if (!tx_queue->num_txbdfree) {
2455
		netif_tx_stop_queue(txq);
L
Linus Torvalds 已提交
2456

2457
		dev->stats.tx_fifo_errors++;
L
Linus Torvalds 已提交
2458 2459 2460
	}

	/* Tell the DMA to go go go */
2461
	gfar_write(&regs->tstat, TSTAT_CLEAR_THALT >> tx_queue->qindex);
L
Linus Torvalds 已提交
2462

2463
	return NETDEV_TX_OK;
2464 2465 2466 2467 2468 2469

dma_map_err:
	txbdp = next_txbd(txbdp_start, base, tx_queue->tx_ring_size);
	if (do_tstamp)
		txbdp = next_txbd(txbdp, base, tx_queue->tx_ring_size);
	for (i = 0; i < nr_frags; i++) {
2470
		lstatus = be32_to_cpu(txbdp->lstatus);
2471 2472 2473
		if (!(lstatus & BD_LFLAG(TXBD_READY)))
			break;

2474 2475 2476 2477
		lstatus &= ~BD_LFLAG(TXBD_READY);
		txbdp->lstatus = cpu_to_be32(lstatus);
		bufaddr = be32_to_cpu(txbdp->bufPtr);
		dma_unmap_page(priv->dev, bufaddr, be16_to_cpu(txbdp->length),
2478 2479 2480 2481 2482 2483
			       DMA_TO_DEVICE);
		txbdp = next_txbd(txbdp, base, tx_queue->tx_ring_size);
	}
	gfar_wmb();
	dev_kfree_skb_any(skb);
	return NETDEV_TX_OK;
L
Linus Torvalds 已提交
2484 2485 2486 2487 2488 2489
}

/* Stops the kernel queue, and halts the controller */
static int gfar_close(struct net_device *dev)
{
	struct gfar_private *priv = netdev_priv(dev);
2490

2491
	cancel_work_sync(&priv->reset_task);
L
Linus Torvalds 已提交
2492 2493
	stop_gfar(dev);

2494 2495 2496
	/* Disconnect from the PHY */
	phy_disconnect(priv->phydev);
	priv->phydev = NULL;
L
Linus Torvalds 已提交
2497

2498 2499
	gfar_free_irq(priv);

L
Linus Torvalds 已提交
2500 2501 2502 2503
	return 0;
}

/* Changes the mac address if the controller is not running. */
2504
static int gfar_set_mac_address(struct net_device *dev)
L
Linus Torvalds 已提交
2505
{
2506
	gfar_set_mac_for_addr(dev, 0, dev->dev_addr);
L
Linus Torvalds 已提交
2507 2508 2509 2510 2511 2512 2513

	return 0;
}

static int gfar_change_mtu(struct net_device *dev, int new_mtu)
{
	struct gfar_private *priv = netdev_priv(dev);
2514 2515
	int frame_size = new_mtu + ETH_HLEN;

L
Linus Torvalds 已提交
2516
	if ((frame_size < 64) || (frame_size > JUMBO_FRAME_SIZE)) {
2517
		netif_err(priv, drv, dev, "Invalid MTU setting\n");
L
Linus Torvalds 已提交
2518 2519 2520
		return -EINVAL;
	}

2521 2522 2523
	while (test_and_set_bit_lock(GFAR_RESETTING, &priv->state))
		cpu_relax();

2524
	if (dev->flags & IFF_UP)
L
Linus Torvalds 已提交
2525 2526 2527 2528
		stop_gfar(dev);

	dev->mtu = new_mtu;

2529
	if (dev->flags & IFF_UP)
L
Linus Torvalds 已提交
2530 2531
		startup_gfar(dev);

2532 2533
	clear_bit_unlock(GFAR_RESETTING, &priv->state);

L
Linus Torvalds 已提交
2534 2535 2536
	return 0;
}

2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549
void reset_gfar(struct net_device *ndev)
{
	struct gfar_private *priv = netdev_priv(ndev);

	while (test_and_set_bit_lock(GFAR_RESETTING, &priv->state))
		cpu_relax();

	stop_gfar(ndev);
	startup_gfar(ndev);

	clear_bit_unlock(GFAR_RESETTING, &priv->state);
}

2550
/* gfar_reset_task gets scheduled when a packet has not been
L
Linus Torvalds 已提交
2551 2552
 * transmitted after a set amount of time.
 * For now, assume that clearing out all the structures, and
2553 2554 2555
 * starting over will fix the problem.
 */
static void gfar_reset_task(struct work_struct *work)
L
Linus Torvalds 已提交
2556
{
2557
	struct gfar_private *priv = container_of(work, struct gfar_private,
2558
						 reset_task);
2559
	reset_gfar(priv->ndev);
L
Linus Torvalds 已提交
2560 2561
}

2562 2563 2564 2565 2566 2567 2568 2569
static void gfar_timeout(struct net_device *dev)
{
	struct gfar_private *priv = netdev_priv(dev);

	dev->stats.tx_errors++;
	schedule_work(&priv->reset_task);
}

E
Eran Liberty 已提交
2570 2571 2572 2573 2574 2575
static void gfar_align_skb(struct sk_buff *skb)
{
	/* We need the data buffer to be aligned properly.  We will reserve
	 * as many bytes as needed to align the data properly
	 */
	skb_reserve(skb, RXBUF_ALIGNMENT -
2576
		    (((unsigned long) skb->data) & (RXBUF_ALIGNMENT - 1)));
E
Eran Liberty 已提交
2577 2578
}

L
Linus Torvalds 已提交
2579
/* Interrupt Handler for Transmit complete */
C
Claudiu Manoil 已提交
2580
static void gfar_clean_tx_ring(struct gfar_priv_tx_q *tx_queue)
L
Linus Torvalds 已提交
2581
{
2582
	struct net_device *dev = tx_queue->dev;
2583
	struct netdev_queue *txq;
D
Dai Haruki 已提交
2584
	struct gfar_private *priv = netdev_priv(dev);
2585
	struct txbd8 *bdp, *next = NULL;
D
Dai Haruki 已提交
2586
	struct txbd8 *lbdp = NULL;
2587
	struct txbd8 *base = tx_queue->tx_bd_base;
D
Dai Haruki 已提交
2588 2589
	struct sk_buff *skb;
	int skb_dirtytx;
2590
	int tx_ring_size = tx_queue->tx_ring_size;
2591
	int frags = 0, nr_txbds = 0;
D
Dai Haruki 已提交
2592
	int i;
D
Dai Haruki 已提交
2593
	int howmany = 0;
2594 2595
	int tqi = tx_queue->qindex;
	unsigned int bytes_sent = 0;
D
Dai Haruki 已提交
2596
	u32 lstatus;
2597
	size_t buflen;
L
Linus Torvalds 已提交
2598

2599
	txq = netdev_get_tx_queue(dev, tqi);
2600 2601
	bdp = tx_queue->dirty_tx;
	skb_dirtytx = tx_queue->skb_dirtytx;
L
Linus Torvalds 已提交
2602

2603
	while ((skb = tx_queue->tx_skbuff[skb_dirtytx])) {
A
Anton Vorontsov 已提交
2604

D
Dai Haruki 已提交
2605
		frags = skb_shinfo(skb)->nr_frags;
2606

J
Jan Ceuleers 已提交
2607
		/* When time stamping, one additional TxBD must be freed.
2608 2609
		 * Also, we need to dma_unmap_single() the TxPAL.
		 */
2610
		if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS))
2611 2612 2613 2614 2615
			nr_txbds = frags + 2;
		else
			nr_txbds = frags + 1;

		lbdp = skip_txbd(bdp, nr_txbds - 1, base, tx_ring_size);
L
Linus Torvalds 已提交
2616

2617
		lstatus = be32_to_cpu(lbdp->lstatus);
L
Linus Torvalds 已提交
2618

D
Dai Haruki 已提交
2619 2620
		/* Only clean completed frames */
		if ((lstatus & BD_LFLAG(TXBD_READY)) &&
2621
		    (lstatus & BD_LENGTH_MASK))
D
Dai Haruki 已提交
2622 2623
			break;

2624
		if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)) {
2625
			next = next_txbd(bdp, base, tx_ring_size);
2626 2627
			buflen = be16_to_cpu(next->length) +
				 GMAC_FCB_LEN + GMAC_TXPAL_LEN;
2628
		} else
2629
			buflen = be16_to_cpu(bdp->length);
2630

2631
		dma_unmap_single(priv->dev, be32_to_cpu(bdp->bufPtr),
2632
				 buflen, DMA_TO_DEVICE);
2633

2634
		if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)) {
2635 2636
			struct skb_shared_hwtstamps shhwtstamps;
			u64 *ns = (u64*) (((u32)skb->data + 0x10) & ~0x7);
2637

2638 2639
			memset(&shhwtstamps, 0, sizeof(shhwtstamps));
			shhwtstamps.hwtstamp = ns_to_ktime(*ns);
2640
			skb_pull(skb, GMAC_FCB_LEN + GMAC_TXPAL_LEN);
2641
			skb_tstamp_tx(skb, &shhwtstamps);
2642
			gfar_clear_txbd_status(bdp);
2643 2644
			bdp = next;
		}
A
Andy Fleming 已提交
2645

2646
		gfar_clear_txbd_status(bdp);
D
Dai Haruki 已提交
2647
		bdp = next_txbd(bdp, base, tx_ring_size);
D
Dai Haruki 已提交
2648

D
Dai Haruki 已提交
2649
		for (i = 0; i < frags; i++) {
2650 2651 2652 2653
			dma_unmap_page(priv->dev, be32_to_cpu(bdp->bufPtr),
				       be16_to_cpu(bdp->length),
				       DMA_TO_DEVICE);
			gfar_clear_txbd_status(bdp);
D
Dai Haruki 已提交
2654 2655
			bdp = next_txbd(bdp, base, tx_ring_size);
		}
L
Linus Torvalds 已提交
2656

2657
		bytes_sent += GFAR_CB(skb)->bytes_sent;
2658

E
Eric Dumazet 已提交
2659
		dev_kfree_skb_any(skb);
2660

2661
		tx_queue->tx_skbuff[skb_dirtytx] = NULL;
D
Dai Haruki 已提交
2662

D
Dai Haruki 已提交
2663
		skb_dirtytx = (skb_dirtytx + 1) &
2664
			      TX_RING_MOD_MASK(tx_ring_size);
D
Dai Haruki 已提交
2665 2666

		howmany++;
2667
		spin_lock(&tx_queue->txlock);
2668
		tx_queue->num_txbdfree += nr_txbds;
2669
		spin_unlock(&tx_queue->txlock);
D
Dai Haruki 已提交
2670
	}
L
Linus Torvalds 已提交
2671

D
Dai Haruki 已提交
2672
	/* If we freed a buffer, we can restart transmission, if necessary */
2673 2674 2675 2676
	if (tx_queue->num_txbdfree &&
	    netif_tx_queue_stopped(txq) &&
	    !(test_bit(GFAR_DOWN, &priv->state)))
		netif_wake_subqueue(priv->ndev, tqi);
L
Linus Torvalds 已提交
2677

D
Dai Haruki 已提交
2678
	/* Update dirty indicators */
2679 2680
	tx_queue->skb_dirtytx = skb_dirtytx;
	tx_queue->dirty_tx = bdp;
L
Linus Torvalds 已提交
2681

2682
	netdev_tx_completed_queue(txq, howmany, bytes_sent);
D
Dai Haruki 已提交
2683 2684
}

2685 2686
static struct sk_buff *gfar_new_skb(struct net_device *ndev,
				    dma_addr_t *bufaddr)
L
Linus Torvalds 已提交
2687
{
2688
	struct gfar_private *priv = netdev_priv(ndev);
E
Eric Dumazet 已提交
2689
	struct sk_buff *skb;
2690
	dma_addr_t addr;
L
Linus Torvalds 已提交
2691

2692
	skb = netdev_alloc_skb(ndev, priv->rx_buffer_size + RXBUF_ALIGNMENT);
2693
	if (!skb)
L
Linus Torvalds 已提交
2694 2695
		return NULL;

E
Eran Liberty 已提交
2696
	gfar_align_skb(skb);
2697

2698 2699 2700 2701 2702 2703 2704 2705 2706
	addr = dma_map_single(priv->dev, skb->data,
			      priv->rx_buffer_size, DMA_FROM_DEVICE);
	if (unlikely(dma_mapping_error(priv->dev, addr))) {
		dev_kfree_skb_any(skb);
		return NULL;
	}

	*bufaddr = addr;
	return skb;
L
Linus Torvalds 已提交
2707 2708
}

2709 2710
static void gfar_rx_alloc_err(struct gfar_priv_rx_q *rx_queue)
{
2711
	struct gfar_private *priv = netdev_priv(rx_queue->ndev);
2712 2713
	struct gfar_extra_stats *estats = &priv->extra_stats;

2714
	netdev_err(rx_queue->ndev, "Can't alloc RX buffers\n");
2715 2716 2717 2718 2719 2720
	atomic64_inc(&estats->rx_alloc_err);
}

static void gfar_alloc_rx_buffs(struct gfar_priv_rx_q *rx_queue,
				int alloc_cnt)
{
2721
	struct net_device *ndev = rx_queue->ndev;
2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757
	struct rxbd8 *bdp, *base;
	dma_addr_t bufaddr;
	int i;

	i = rx_queue->next_to_use;
	base = rx_queue->rx_bd_base;
	bdp = &rx_queue->rx_bd_base[i];

	while (alloc_cnt--) {
		struct sk_buff *skb = rx_queue->rx_skbuff[i];

		if (likely(!skb)) {
			skb = gfar_new_skb(ndev, &bufaddr);
			if (unlikely(!skb)) {
				gfar_rx_alloc_err(rx_queue);
				break;
			}
		} else { /* restore from sleep state */
			bufaddr = be32_to_cpu(bdp->bufPtr);
		}

		rx_queue->rx_skbuff[i] = skb;

		/* Setup the new RxBD */
		gfar_init_rxbdp(rx_queue, bdp, bufaddr);

		/* Update to the next pointer */
		bdp = next_bd(bdp, base, rx_queue->rx_ring_size);

		if (unlikely(++i == rx_queue->rx_ring_size))
			i = 0;
	}

	rx_queue->next_to_use = i;
}

2758
static void count_errors(u32 lstatus, struct net_device *ndev)
L
Linus Torvalds 已提交
2759
{
2760 2761
	struct gfar_private *priv = netdev_priv(ndev);
	struct net_device_stats *stats = &ndev->stats;
L
Linus Torvalds 已提交
2762 2763
	struct gfar_extra_stats *estats = &priv->extra_stats;

J
Jan Ceuleers 已提交
2764
	/* If the packet was truncated, none of the other errors matter */
2765
	if (lstatus & BD_LFLAG(RXBD_TRUNCATED)) {
L
Linus Torvalds 已提交
2766 2767
		stats->rx_length_errors++;

2768
		atomic64_inc(&estats->rx_trunc);
L
Linus Torvalds 已提交
2769 2770 2771 2772

		return;
	}
	/* Count the errors, if there were any */
2773
	if (lstatus & BD_LFLAG(RXBD_LARGE | RXBD_SHORT)) {
L
Linus Torvalds 已提交
2774 2775
		stats->rx_length_errors++;

2776
		if (lstatus & BD_LFLAG(RXBD_LARGE))
2777
			atomic64_inc(&estats->rx_large);
L
Linus Torvalds 已提交
2778
		else
2779
			atomic64_inc(&estats->rx_short);
L
Linus Torvalds 已提交
2780
	}
2781
	if (lstatus & BD_LFLAG(RXBD_NONOCTET)) {
L
Linus Torvalds 已提交
2782
		stats->rx_frame_errors++;
2783
		atomic64_inc(&estats->rx_nonoctet);
L
Linus Torvalds 已提交
2784
	}
2785
	if (lstatus & BD_LFLAG(RXBD_CRCERR)) {
2786
		atomic64_inc(&estats->rx_crcerr);
L
Linus Torvalds 已提交
2787 2788
		stats->rx_crc_errors++;
	}
2789
	if (lstatus & BD_LFLAG(RXBD_OVERRUN)) {
2790
		atomic64_inc(&estats->rx_overrun);
2791
		stats->rx_over_errors++;
L
Linus Torvalds 已提交
2792 2793 2794
	}
}

2795
irqreturn_t gfar_receive(int irq, void *grp_id)
L
Linus Torvalds 已提交
2796
{
2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838
	struct gfar_priv_grp *grp = (struct gfar_priv_grp *)grp_id;
	unsigned long flags;
	u32 imask;

	if (likely(napi_schedule_prep(&grp->napi_rx))) {
		spin_lock_irqsave(&grp->grplock, flags);
		imask = gfar_read(&grp->regs->imask);
		imask &= IMASK_RX_DISABLED;
		gfar_write(&grp->regs->imask, imask);
		spin_unlock_irqrestore(&grp->grplock, flags);
		__napi_schedule(&grp->napi_rx);
	} else {
		/* Clear IEVENT, so interrupts aren't called again
		 * because of the packets that have already arrived.
		 */
		gfar_write(&grp->regs->ievent, IEVENT_RX_MASK);
	}

	return IRQ_HANDLED;
}

/* Interrupt Handler for Transmit complete */
static irqreturn_t gfar_transmit(int irq, void *grp_id)
{
	struct gfar_priv_grp *grp = (struct gfar_priv_grp *)grp_id;
	unsigned long flags;
	u32 imask;

	if (likely(napi_schedule_prep(&grp->napi_tx))) {
		spin_lock_irqsave(&grp->grplock, flags);
		imask = gfar_read(&grp->regs->imask);
		imask &= IMASK_TX_DISABLED;
		gfar_write(&grp->regs->imask, imask);
		spin_unlock_irqrestore(&grp->grplock, flags);
		__napi_schedule(&grp->napi_tx);
	} else {
		/* Clear IEVENT, so interrupts aren't called again
		 * because of the packets that have already arrived.
		 */
		gfar_write(&grp->regs->ievent, IEVENT_TX_MASK);
	}

L
Linus Torvalds 已提交
2839 2840 2841
	return IRQ_HANDLED;
}

2842 2843 2844 2845
static inline void gfar_rx_checksum(struct sk_buff *skb, struct rxfcb *fcb)
{
	/* If valid headers were found, and valid sums
	 * were verified, then we tell the kernel that no
J
Jan Ceuleers 已提交
2846 2847
	 * checksumming is necessary.  Otherwise, it is [FIXME]
	 */
2848 2849
	if ((be16_to_cpu(fcb->flags) & RXFCB_CSUM_MASK) ==
	    (RXFCB_CIP | RXFCB_CTU))
2850 2851
		skb->ip_summed = CHECKSUM_UNNECESSARY;
	else
2852
		skb_checksum_none_assert(skb);
2853 2854
}

J
Jan Ceuleers 已提交
2855
/* gfar_process_frame() -- handle one incoming packet if skb isn't NULL. */
2856
static void gfar_process_frame(struct net_device *ndev, struct sk_buff *skb)
L
Linus Torvalds 已提交
2857
{
2858
	struct gfar_private *priv = netdev_priv(ndev);
2859
	struct rxfcb *fcb = NULL;
L
Linus Torvalds 已提交
2860

2861 2862
	/* fcb is at the beginning if exists */
	fcb = (struct rxfcb *)skb->data;
2863

J
Jan Ceuleers 已提交
2864 2865 2866
	/* Remove the FCB from the skb
	 * Remove the padded bytes, if there are any
	 */
2867
	if (priv->uses_rxfcb)
2868
		skb_pull(skb, GMAC_FCB_LEN);
2869

2870 2871 2872 2873
	/* Get receive timestamp from the skb */
	if (priv->hwts_rx_en) {
		struct skb_shared_hwtstamps *shhwtstamps = skb_hwtstamps(skb);
		u64 *ns = (u64 *) skb->data;
2874

2875 2876 2877 2878 2879 2880 2881
		memset(shhwtstamps, 0, sizeof(*shhwtstamps));
		shhwtstamps->hwtstamp = ns_to_ktime(*ns);
	}

	if (priv->padding)
		skb_pull(skb, priv->padding);

2882
	if (ndev->features & NETIF_F_RXCSUM)
2883
		gfar_rx_checksum(skb, fcb);
2884

2885
	/* Tell the skb what kind of packet this is */
2886
	skb->protocol = eth_type_trans(skb, ndev);
L
Linus Torvalds 已提交
2887

2888
	/* There's need to check for NETIF_F_HW_VLAN_CTAG_RX here.
2889 2890 2891
	 * Even if vlan rx accel is disabled, on some chips
	 * RXFCB_VLN is pseudo randomly set.
	 */
2892
	if (ndev->features & NETIF_F_HW_VLAN_CTAG_RX &&
2893 2894 2895
	    be16_to_cpu(fcb->flags) & RXFCB_VLN)
		__vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q),
				       be16_to_cpu(fcb->vlctl));
L
Linus Torvalds 已提交
2896 2897 2898
}

/* gfar_clean_rx_ring() -- Processes each frame in the rx ring
2899 2900
 * until the budget/quota has been reached. Returns the number
 * of frames handled
L
Linus Torvalds 已提交
2901
 */
2902
int gfar_clean_rx_ring(struct gfar_priv_rx_q *rx_queue, int rx_work_limit)
L
Linus Torvalds 已提交
2903
{
2904
	struct net_device *ndev = rx_queue->ndev;
2905
	struct rxbd8 *bdp, *base;
L
Linus Torvalds 已提交
2906
	struct sk_buff *skb;
2907 2908
	int i, howmany = 0;
	int cleaned_cnt = gfar_rxbd_unused(rx_queue);
2909
	struct gfar_private *priv = netdev_priv(ndev);
L
Linus Torvalds 已提交
2910 2911

	/* Get the first full descriptor */
2912
	base = rx_queue->rx_bd_base;
2913
	i = rx_queue->next_to_clean;
L
Linus Torvalds 已提交
2914

2915
	while (rx_work_limit--) {
2916
		u32 lstatus;
2917

2918 2919 2920 2921
		if (cleaned_cnt >= GFAR_RX_BUFF_ALLOC) {
			gfar_alloc_rx_buffs(rx_queue, cleaned_cnt);
			cleaned_cnt = 0;
		}
2922

2923
		bdp = &rx_queue->rx_bd_base[i];
2924 2925
		lstatus = be32_to_cpu(bdp->lstatus);
		if (lstatus & BD_LFLAG(RXBD_EMPTY))
2926
			break;
2927

2928 2929
		/* order rx buffer descriptor reads */
		rmb();
2930

2931 2932
		/* fetch next to clean buffer from the ring */
		skb = rx_queue->rx_skbuff[i];
L
Linus Torvalds 已提交
2933

2934
		dma_unmap_single(priv->dev, be32_to_cpu(bdp->bufPtr),
2935
				 priv->rx_buffer_size, DMA_FROM_DEVICE);
A
Andy Fleming 已提交
2936

2937 2938 2939
		if (unlikely(!(lstatus & BD_LFLAG(RXBD_ERR)) &&
			     (lstatus & BD_LENGTH_MASK) > priv->rx_buffer_size))
			lstatus |= BD_LFLAG(RXBD_LARGE);
2940

2941 2942
		if (unlikely(!(lstatus & BD_LFLAG(RXBD_LAST)) ||
			     (lstatus & BD_LFLAG(RXBD_ERR)))) {
2943
			count_errors(lstatus, ndev);
2944

2945 2946 2947
			/* discard faulty buffer */
			dev_kfree_skb(skb);

2948
		} else {
L
Linus Torvalds 已提交
2949
			/* Increment the number of packets */
S
Sandeep Gopalpet 已提交
2950
			rx_queue->stats.rx_packets++;
L
Linus Torvalds 已提交
2951 2952
			howmany++;

2953
			if (likely(skb)) {
2954
				int pkt_len = (lstatus & BD_LENGTH_MASK) -
2955
					  ETH_FCS_LEN;
2956 2957
				/* Remove the FCS from the packet length */
				skb_put(skb, pkt_len);
S
Sandeep Gopalpet 已提交
2958
				rx_queue->stats.rx_bytes += pkt_len;
2959
				skb_record_rx_queue(skb, rx_queue->qindex);
2960 2961 2962 2963
				gfar_process_frame(ndev, skb);

				/* Send the packet up the stack */
				napi_gro_receive(&rx_queue->grp->napi_rx, skb);
2964 2965

			} else {
2966
				netif_warn(priv, rx_err, ndev, "Missing skb!\n");
S
Sandeep Gopalpet 已提交
2967
				rx_queue->stats.rx_dropped++;
2968
				atomic64_inc(&priv->extra_stats.rx_skbmissing);
2969
			}
L
Linus Torvalds 已提交
2970 2971 2972

		}

2973 2974 2975 2976 2977
		rx_queue->rx_skbuff[i] = NULL;
		cleaned_cnt++;
		if (unlikely(++i == rx_queue->rx_ring_size))
			i = 0;
	}
L
Linus Torvalds 已提交
2978

2979
	rx_queue->next_to_clean = i;
2980

2981 2982
	if (cleaned_cnt)
		gfar_alloc_rx_buffs(rx_queue, cleaned_cnt);
L
Linus Torvalds 已提交
2983

2984 2985 2986 2987
	/* Update Last Free RxBD pointer for LFC */
	if (unlikely(priv->tx_actual_en)) {
		bdp = gfar_rxbd_lastfree(rx_queue);
		gfar_write(rx_queue->rfbptr, (u32)bdp);
L
Linus Torvalds 已提交
2988 2989 2990 2991 2992
	}

	return howmany;
}

2993
static int gfar_poll_rx_sq(struct napi_struct *napi, int budget)
2994 2995
{
	struct gfar_priv_grp *gfargrp =
2996
		container_of(napi, struct gfar_priv_grp, napi_rx);
2997
	struct gfar __iomem *regs = gfargrp->regs;
2998
	struct gfar_priv_rx_q *rx_queue = gfargrp->rx_queue;
2999 3000 3001 3002 3003
	int work_done = 0;

	/* Clear IEVENT, so interrupts aren't called again
	 * because of the packets that have already arrived
	 */
3004
	gfar_write(&regs->ievent, IEVENT_RX_MASK);
3005 3006 3007 3008

	work_done = gfar_clean_rx_ring(rx_queue, budget);

	if (work_done < budget) {
3009
		u32 imask;
3010 3011 3012 3013
		napi_complete(napi);
		/* Clear the halt bit in RSTAT */
		gfar_write(&regs->rstat, gfargrp->rstat);

3014 3015 3016 3017 3018
		spin_lock_irq(&gfargrp->grplock);
		imask = gfar_read(&regs->imask);
		imask |= IMASK_RX_DEFAULT;
		gfar_write(&regs->imask, imask);
		spin_unlock_irq(&gfargrp->grplock);
3019 3020 3021 3022 3023
	}

	return work_done;
}

3024
static int gfar_poll_tx_sq(struct napi_struct *napi, int budget)
L
Linus Torvalds 已提交
3025
{
3026
	struct gfar_priv_grp *gfargrp =
3027 3028
		container_of(napi, struct gfar_priv_grp, napi_tx);
	struct gfar __iomem *regs = gfargrp->regs;
3029
	struct gfar_priv_tx_q *tx_queue = gfargrp->tx_queue;
3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055
	u32 imask;

	/* Clear IEVENT, so interrupts aren't called again
	 * because of the packets that have already arrived
	 */
	gfar_write(&regs->ievent, IEVENT_TX_MASK);

	/* run Tx cleanup to completion */
	if (tx_queue->tx_skbuff[tx_queue->skb_dirtytx])
		gfar_clean_tx_ring(tx_queue);

	napi_complete(napi);

	spin_lock_irq(&gfargrp->grplock);
	imask = gfar_read(&regs->imask);
	imask |= IMASK_TX_DEFAULT;
	gfar_write(&regs->imask, imask);
	spin_unlock_irq(&gfargrp->grplock);

	return 0;
}

static int gfar_poll_rx(struct napi_struct *napi, int budget)
{
	struct gfar_priv_grp *gfargrp =
		container_of(napi, struct gfar_priv_grp, napi_rx);
3056
	struct gfar_private *priv = gfargrp->priv;
3057
	struct gfar __iomem *regs = gfargrp->regs;
3058
	struct gfar_priv_rx_q *rx_queue = NULL;
C
Claudiu Manoil 已提交
3059
	int work_done = 0, work_done_per_q = 0;
3060
	int i, budget_per_q = 0;
3061 3062
	unsigned long rstat_rxf;
	int num_act_queues;
3063

3064
	/* Clear IEVENT, so interrupts aren't called again
J
Jan Ceuleers 已提交
3065 3066
	 * because of the packets that have already arrived
	 */
3067
	gfar_write(&regs->ievent, IEVENT_RX_MASK);
3068

3069 3070 3071 3072 3073 3074
	rstat_rxf = gfar_read(&regs->rstat) & RSTAT_RXF_MASK;

	num_act_queues = bitmap_weight(&rstat_rxf, MAX_RX_QS);
	if (num_act_queues)
		budget_per_q = budget/num_act_queues;

3075 3076 3077 3078
	for_each_set_bit(i, &gfargrp->rx_bit_map, priv->num_rx_queues) {
		/* skip queue if not active */
		if (!(rstat_rxf & (RSTAT_CLEAR_RXF0 >> i)))
			continue;
L
Linus Torvalds 已提交
3079

3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095
		rx_queue = priv->rx_queue[i];
		work_done_per_q =
			gfar_clean_rx_ring(rx_queue, budget_per_q);
		work_done += work_done_per_q;

		/* finished processing this queue */
		if (work_done_per_q < budget_per_q) {
			/* clear active queue hw indication */
			gfar_write(&regs->rstat,
				   RSTAT_CLEAR_RXF0 >> i);
			num_act_queues--;

			if (!num_act_queues)
				break;
		}
	}
3096

3097 3098
	if (!num_act_queues) {
		u32 imask;
3099
		napi_complete(napi);
L
Linus Torvalds 已提交
3100

3101 3102
		/* Clear the halt bit in RSTAT */
		gfar_write(&regs->rstat, gfargrp->rstat);
L
Linus Torvalds 已提交
3103

3104 3105 3106 3107 3108
		spin_lock_irq(&gfargrp->grplock);
		imask = gfar_read(&regs->imask);
		imask |= IMASK_RX_DEFAULT;
		gfar_write(&regs->imask, imask);
		spin_unlock_irq(&gfargrp->grplock);
L
Linus Torvalds 已提交
3109 3110
	}

C
Claudiu Manoil 已提交
3111
	return work_done;
L
Linus Torvalds 已提交
3112 3113
}

3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152
static int gfar_poll_tx(struct napi_struct *napi, int budget)
{
	struct gfar_priv_grp *gfargrp =
		container_of(napi, struct gfar_priv_grp, napi_tx);
	struct gfar_private *priv = gfargrp->priv;
	struct gfar __iomem *regs = gfargrp->regs;
	struct gfar_priv_tx_q *tx_queue = NULL;
	int has_tx_work = 0;
	int i;

	/* Clear IEVENT, so interrupts aren't called again
	 * because of the packets that have already arrived
	 */
	gfar_write(&regs->ievent, IEVENT_TX_MASK);

	for_each_set_bit(i, &gfargrp->tx_bit_map, priv->num_tx_queues) {
		tx_queue = priv->tx_queue[i];
		/* run Tx cleanup to completion */
		if (tx_queue->tx_skbuff[tx_queue->skb_dirtytx]) {
			gfar_clean_tx_ring(tx_queue);
			has_tx_work = 1;
		}
	}

	if (!has_tx_work) {
		u32 imask;
		napi_complete(napi);

		spin_lock_irq(&gfargrp->grplock);
		imask = gfar_read(&regs->imask);
		imask |= IMASK_TX_DEFAULT;
		gfar_write(&regs->imask, imask);
		spin_unlock_irq(&gfargrp->grplock);
	}

	return 0;
}


3153
#ifdef CONFIG_NET_POLL_CONTROLLER
J
Jan Ceuleers 已提交
3154
/* Polling 'interrupt' - used by things like netconsole to send skbs
3155 3156 3157 3158 3159 3160
 * without having to re-enable interrupts. It's not called while
 * the interrupt routine is executing.
 */
static void gfar_netpoll(struct net_device *dev)
{
	struct gfar_private *priv = netdev_priv(dev);
3161
	int i;
3162 3163

	/* If the device has multiple interrupts, run tx/rx */
3164
	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
3165
		for (i = 0; i < priv->num_grps; i++) {
3166 3167 3168 3169 3170 3171 3172 3173 3174
			struct gfar_priv_grp *grp = &priv->gfargrp[i];

			disable_irq(gfar_irq(grp, TX)->irq);
			disable_irq(gfar_irq(grp, RX)->irq);
			disable_irq(gfar_irq(grp, ER)->irq);
			gfar_interrupt(gfar_irq(grp, TX)->irq, grp);
			enable_irq(gfar_irq(grp, ER)->irq);
			enable_irq(gfar_irq(grp, RX)->irq);
			enable_irq(gfar_irq(grp, TX)->irq);
3175
		}
3176
	} else {
3177
		for (i = 0; i < priv->num_grps; i++) {
3178 3179 3180 3181 3182
			struct gfar_priv_grp *grp = &priv->gfargrp[i];

			disable_irq(gfar_irq(grp, TX)->irq);
			gfar_interrupt(gfar_irq(grp, TX)->irq, grp);
			enable_irq(gfar_irq(grp, TX)->irq);
3183
		}
3184 3185 3186 3187
	}
}
#endif

L
Linus Torvalds 已提交
3188
/* The interrupt handler for devices with one interrupt */
3189
static irqreturn_t gfar_interrupt(int irq, void *grp_id)
L
Linus Torvalds 已提交
3190
{
3191
	struct gfar_priv_grp *gfargrp = grp_id;
L
Linus Torvalds 已提交
3192 3193

	/* Save ievent for future reference */
3194
	u32 events = gfar_read(&gfargrp->regs->ievent);
L
Linus Torvalds 已提交
3195 3196

	/* Check for reception */
3197
	if (events & IEVENT_RX_MASK)
3198
		gfar_receive(irq, grp_id);
L
Linus Torvalds 已提交
3199 3200

	/* Check for transmit completion */
3201
	if (events & IEVENT_TX_MASK)
3202
		gfar_transmit(irq, grp_id);
L
Linus Torvalds 已提交
3203

3204 3205
	/* Check for errors */
	if (events & IEVENT_ERR_MASK)
3206
		gfar_error(irq, grp_id);
L
Linus Torvalds 已提交
3207 3208 3209 3210 3211 3212

	return IRQ_HANDLED;
}

/* Called every time the controller might need to be made
 * aware of new link state.  The PHY code conveys this
3213
 * information through variables in the phydev structure, and this
L
Linus Torvalds 已提交
3214 3215 3216 3217 3218 3219
 * function converts those variables into the appropriate
 * register values, and can bring down the device if needed.
 */
static void adjust_link(struct net_device *dev)
{
	struct gfar_private *priv = netdev_priv(dev);
3220 3221
	struct phy_device *phydev = priv->phydev;

3222
	if (unlikely(phydev->link != priv->oldlink ||
3223 3224
		     (phydev->link && (phydev->duplex != priv->oldduplex ||
				       phydev->speed != priv->oldspeed))))
3225
		gfar_update_link_state(priv);
3226
}
L
Linus Torvalds 已提交
3227 3228 3229 3230

/* Update the hash table based on the current list of multicast
 * addresses we subscribe to.  Also, change the promiscuity of
 * the device based on the flags (this function is called
J
Jan Ceuleers 已提交
3231 3232
 * whenever dev->flags is changed
 */
L
Linus Torvalds 已提交
3233 3234
static void gfar_set_multi(struct net_device *dev)
{
3235
	struct netdev_hw_addr *ha;
L
Linus Torvalds 已提交
3236
	struct gfar_private *priv = netdev_priv(dev);
3237
	struct gfar __iomem *regs = priv->gfargrp[0].regs;
L
Linus Torvalds 已提交
3238 3239
	u32 tempval;

3240
	if (dev->flags & IFF_PROMISC) {
L
Linus Torvalds 已提交
3241 3242 3243 3244 3245 3246 3247 3248 3249 3250
		/* Set RCTRL to PROM */
		tempval = gfar_read(&regs->rctrl);
		tempval |= RCTRL_PROM;
		gfar_write(&regs->rctrl, tempval);
	} else {
		/* Set RCTRL to not PROM */
		tempval = gfar_read(&regs->rctrl);
		tempval &= ~(RCTRL_PROM);
		gfar_write(&regs->rctrl, tempval);
	}
3251

3252
	if (dev->flags & IFF_ALLMULTI) {
L
Linus Torvalds 已提交
3253
		/* Set the hash to rx all multicast frames */
3254 3255 3256 3257 3258 3259 3260 3261
		gfar_write(&regs->igaddr0, 0xffffffff);
		gfar_write(&regs->igaddr1, 0xffffffff);
		gfar_write(&regs->igaddr2, 0xffffffff);
		gfar_write(&regs->igaddr3, 0xffffffff);
		gfar_write(&regs->igaddr4, 0xffffffff);
		gfar_write(&regs->igaddr5, 0xffffffff);
		gfar_write(&regs->igaddr6, 0xffffffff);
		gfar_write(&regs->igaddr7, 0xffffffff);
L
Linus Torvalds 已提交
3262 3263 3264 3265 3266 3267 3268 3269 3270
		gfar_write(&regs->gaddr0, 0xffffffff);
		gfar_write(&regs->gaddr1, 0xffffffff);
		gfar_write(&regs->gaddr2, 0xffffffff);
		gfar_write(&regs->gaddr3, 0xffffffff);
		gfar_write(&regs->gaddr4, 0xffffffff);
		gfar_write(&regs->gaddr5, 0xffffffff);
		gfar_write(&regs->gaddr6, 0xffffffff);
		gfar_write(&regs->gaddr7, 0xffffffff);
	} else {
3271 3272 3273
		int em_num;
		int idx;

L
Linus Torvalds 已提交
3274
		/* zero out the hash */
3275 3276 3277 3278 3279 3280 3281 3282
		gfar_write(&regs->igaddr0, 0x0);
		gfar_write(&regs->igaddr1, 0x0);
		gfar_write(&regs->igaddr2, 0x0);
		gfar_write(&regs->igaddr3, 0x0);
		gfar_write(&regs->igaddr4, 0x0);
		gfar_write(&regs->igaddr5, 0x0);
		gfar_write(&regs->igaddr6, 0x0);
		gfar_write(&regs->igaddr7, 0x0);
L
Linus Torvalds 已提交
3283 3284 3285 3286 3287 3288 3289 3290 3291
		gfar_write(&regs->gaddr0, 0x0);
		gfar_write(&regs->gaddr1, 0x0);
		gfar_write(&regs->gaddr2, 0x0);
		gfar_write(&regs->gaddr3, 0x0);
		gfar_write(&regs->gaddr4, 0x0);
		gfar_write(&regs->gaddr5, 0x0);
		gfar_write(&regs->gaddr6, 0x0);
		gfar_write(&regs->gaddr7, 0x0);

3292 3293
		/* If we have extended hash tables, we need to
		 * clear the exact match registers to prepare for
J
Jan Ceuleers 已提交
3294 3295
		 * setting them
		 */
3296 3297 3298 3299 3300 3301 3302 3303 3304
		if (priv->extended_hash) {
			em_num = GFAR_EM_NUM + 1;
			gfar_clear_exact_match(dev);
			idx = 1;
		} else {
			idx = 0;
			em_num = 0;
		}

3305
		if (netdev_mc_empty(dev))
L
Linus Torvalds 已提交
3306 3307 3308
			return;

		/* Parse the list, and set the appropriate bits */
3309
		netdev_for_each_mc_addr(ha, dev) {
3310
			if (idx < em_num) {
3311
				gfar_set_mac_for_addr(dev, idx, ha->addr);
3312 3313
				idx++;
			} else
3314
				gfar_set_hash_for_addr(dev, ha->addr);
L
Linus Torvalds 已提交
3315 3316 3317 3318
		}
	}
}

3319 3320

/* Clears each of the exact match registers to zero, so they
J
Jan Ceuleers 已提交
3321 3322
 * don't interfere with normal reception
 */
3323 3324 3325
static void gfar_clear_exact_match(struct net_device *dev)
{
	int idx;
3326
	static const u8 zero_arr[ETH_ALEN] = {0, 0, 0, 0, 0, 0};
3327

3328
	for (idx = 1; idx < GFAR_EM_NUM + 1; idx++)
J
Joe Perches 已提交
3329
		gfar_set_mac_for_addr(dev, idx, zero_arr);
3330 3331
}

L
Linus Torvalds 已提交
3332 3333 3334 3335 3336 3337 3338 3339 3340 3341 3342 3343
/* Set the appropriate hash bit for the given addr */
/* The algorithm works like so:
 * 1) Take the Destination Address (ie the multicast address), and
 * do a CRC on it (little endian), and reverse the bits of the
 * result.
 * 2) Use the 8 most significant bits as a hash into a 256-entry
 * table.  The table is controlled through 8 32-bit registers:
 * gaddr0-7.  gaddr0's MSB is entry 0, and gaddr7's LSB is
 * gaddr7.  This means that the 3 most significant bits in the
 * hash index which gaddr register to use, and the 5 other bits
 * indicate which bit (assuming an IBM numbering scheme, which
 * for PowerPC (tm) is usually the case) in the register holds
J
Jan Ceuleers 已提交
3344 3345
 * the entry.
 */
L
Linus Torvalds 已提交
3346 3347 3348 3349
static void gfar_set_hash_for_addr(struct net_device *dev, u8 *addr)
{
	u32 tempval;
	struct gfar_private *priv = netdev_priv(dev);
3350
	u32 result = ether_crc(ETH_ALEN, addr);
3351 3352 3353
	int width = priv->hash_width;
	u8 whichbit = (result >> (32 - width)) & 0x1f;
	u8 whichreg = result >> (32 - width + 5);
L
Linus Torvalds 已提交
3354 3355
	u32 value = (1 << (31-whichbit));

3356
	tempval = gfar_read(priv->hash_regs[whichreg]);
L
Linus Torvalds 已提交
3357
	tempval |= value;
3358
	gfar_write(priv->hash_regs[whichreg], tempval);
L
Linus Torvalds 已提交
3359 3360
}

3361 3362 3363 3364

/* There are multiple MAC Address register pairs on some controllers
 * This function sets the numth pair to a given address
 */
J
Joe Perches 已提交
3365 3366
static void gfar_set_mac_for_addr(struct net_device *dev, int num,
				  const u8 *addr)
3367 3368
{
	struct gfar_private *priv = netdev_priv(dev);
3369
	struct gfar __iomem *regs = priv->gfargrp[0].regs;
3370
	u32 tempval;
3371
	u32 __iomem *macptr = &regs->macstnaddr1;
3372 3373 3374

	macptr += num*2;

3375 3376 3377
	/* For a station address of 0x12345678ABCD in transmission
	 * order (BE), MACnADDR1 is set to 0xCDAB7856 and
	 * MACnADDR2 is set to 0x34120000.
J
Jan Ceuleers 已提交
3378
	 */
3379 3380
	tempval = (addr[5] << 24) | (addr[4] << 16) |
		  (addr[3] << 8)  |  addr[2];
3381

3382
	gfar_write(macptr, tempval);
3383

3384
	tempval = (addr[1] << 24) | (addr[0] << 16);
3385 3386 3387 3388

	gfar_write(macptr+1, tempval);
}

L
Linus Torvalds 已提交
3389
/* GFAR error interrupt handler */
3390
static irqreturn_t gfar_error(int irq, void *grp_id)
L
Linus Torvalds 已提交
3391
{
3392 3393 3394 3395
	struct gfar_priv_grp *gfargrp = grp_id;
	struct gfar __iomem *regs = gfargrp->regs;
	struct gfar_private *priv= gfargrp->priv;
	struct net_device *dev = priv->ndev;
L
Linus Torvalds 已提交
3396 3397

	/* Save ievent for future reference */
3398
	u32 events = gfar_read(&regs->ievent);
L
Linus Torvalds 已提交
3399 3400

	/* Clear IEVENT */
3401
	gfar_write(&regs->ievent, events & IEVENT_ERR_MASK);
3402 3403

	/* Magic Packet is not an error. */
3404
	if ((priv->device_flags & FSL_GIANFAR_DEV_HAS_MAGIC_PACKET) &&
3405 3406
	    (events & IEVENT_MAG))
		events &= ~IEVENT_MAG;
L
Linus Torvalds 已提交
3407 3408

	/* Hmm... */
3409
	if (netif_msg_rx_err(priv) || netif_msg_tx_err(priv))
3410 3411
		netdev_dbg(dev,
			   "error interrupt (ievent=0x%08x imask=0x%08x)\n",
3412
			   events, gfar_read(&regs->imask));
L
Linus Torvalds 已提交
3413 3414 3415

	/* Update the error counters */
	if (events & IEVENT_TXE) {
3416
		dev->stats.tx_errors++;
L
Linus Torvalds 已提交
3417 3418

		if (events & IEVENT_LC)
3419
			dev->stats.tx_window_errors++;
L
Linus Torvalds 已提交
3420
		if (events & IEVENT_CRL)
3421
			dev->stats.tx_aborted_errors++;
L
Linus Torvalds 已提交
3422
		if (events & IEVENT_XFUN) {
3423 3424
			netif_dbg(priv, tx_err, dev,
				  "TX FIFO underrun, packet dropped\n");
3425
			dev->stats.tx_dropped++;
3426
			atomic64_inc(&priv->extra_stats.tx_underrun);
L
Linus Torvalds 已提交
3427

3428
			schedule_work(&priv->reset_task);
L
Linus Torvalds 已提交
3429
		}
3430
		netif_dbg(priv, tx_err, dev, "Transmit Error\n");
L
Linus Torvalds 已提交
3431 3432
	}
	if (events & IEVENT_BSY) {
3433
		dev->stats.rx_errors++;
3434
		atomic64_inc(&priv->extra_stats.rx_bsy);
L
Linus Torvalds 已提交
3435

3436
		gfar_receive(irq, grp_id);
L
Linus Torvalds 已提交
3437

3438 3439
		netif_dbg(priv, rx_err, dev, "busy error (rstat: %x)\n",
			  gfar_read(&regs->rstat));
L
Linus Torvalds 已提交
3440 3441
	}
	if (events & IEVENT_BABR) {
3442
		dev->stats.rx_errors++;
3443
		atomic64_inc(&priv->extra_stats.rx_babr);
L
Linus Torvalds 已提交
3444

3445
		netif_dbg(priv, rx_err, dev, "babbling RX error\n");
L
Linus Torvalds 已提交
3446 3447
	}
	if (events & IEVENT_EBERR) {
3448
		atomic64_inc(&priv->extra_stats.eberr);
3449
		netif_dbg(priv, rx_err, dev, "bus error\n");
L
Linus Torvalds 已提交
3450
	}
3451 3452
	if (events & IEVENT_RXC)
		netif_dbg(priv, rx_status, dev, "control frame\n");
L
Linus Torvalds 已提交
3453 3454

	if (events & IEVENT_BABT) {
3455
		atomic64_inc(&priv->extra_stats.tx_babt);
3456
		netif_dbg(priv, tx_err, dev, "babbling TX error\n");
L
Linus Torvalds 已提交
3457 3458 3459 3460
	}
	return IRQ_HANDLED;
}

3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482 3483
static u32 gfar_get_flowctrl_cfg(struct gfar_private *priv)
{
	struct phy_device *phydev = priv->phydev;
	u32 val = 0;

	if (!phydev->duplex)
		return val;

	if (!priv->pause_aneg_en) {
		if (priv->tx_pause_en)
			val |= MACCFG1_TX_FLOW;
		if (priv->rx_pause_en)
			val |= MACCFG1_RX_FLOW;
	} else {
		u16 lcl_adv, rmt_adv;
		u8 flowctrl;
		/* get link partner capabilities */
		rmt_adv = 0;
		if (phydev->pause)
			rmt_adv = LPA_PAUSE_CAP;
		if (phydev->asym_pause)
			rmt_adv |= LPA_PAUSE_ASYM;

3484 3485 3486 3487 3488
		lcl_adv = 0;
		if (phydev->advertising & ADVERTISED_Pause)
			lcl_adv |= ADVERTISE_PAUSE_CAP;
		if (phydev->advertising & ADVERTISED_Asym_Pause)
			lcl_adv |= ADVERTISE_PAUSE_ASYM;
3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503

		flowctrl = mii_resolve_flowctrl_fdx(lcl_adv, rmt_adv);
		if (flowctrl & FLOW_CTRL_TX)
			val |= MACCFG1_TX_FLOW;
		if (flowctrl & FLOW_CTRL_RX)
			val |= MACCFG1_RX_FLOW;
	}

	return val;
}

static noinline void gfar_update_link_state(struct gfar_private *priv)
{
	struct gfar __iomem *regs = priv->gfargrp[0].regs;
	struct phy_device *phydev = priv->phydev;
3504 3505 3506
	struct gfar_priv_rx_q *rx_queue = NULL;
	int i;
	struct rxbd8 *bdp;
3507 3508 3509 3510 3511 3512 3513 3514

	if (unlikely(test_bit(GFAR_RESETTING, &priv->state)))
		return;

	if (phydev->link) {
		u32 tempval1 = gfar_read(&regs->maccfg1);
		u32 tempval = gfar_read(&regs->maccfg2);
		u32 ecntrl = gfar_read(&regs->ecntrl);
3515
		u32 tx_flow_oldval = (tempval & MACCFG1_TX_FLOW);
3516 3517 3518 3519 3520 3521 3522 3523 3524 3525 3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546 3547 3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559

		if (phydev->duplex != priv->oldduplex) {
			if (!(phydev->duplex))
				tempval &= ~(MACCFG2_FULL_DUPLEX);
			else
				tempval |= MACCFG2_FULL_DUPLEX;

			priv->oldduplex = phydev->duplex;
		}

		if (phydev->speed != priv->oldspeed) {
			switch (phydev->speed) {
			case 1000:
				tempval =
				    ((tempval & ~(MACCFG2_IF)) | MACCFG2_GMII);

				ecntrl &= ~(ECNTRL_R100);
				break;
			case 100:
			case 10:
				tempval =
				    ((tempval & ~(MACCFG2_IF)) | MACCFG2_MII);

				/* Reduced mode distinguishes
				 * between 10 and 100
				 */
				if (phydev->speed == SPEED_100)
					ecntrl |= ECNTRL_R100;
				else
					ecntrl &= ~(ECNTRL_R100);
				break;
			default:
				netif_warn(priv, link, priv->ndev,
					   "Ack!  Speed (%d) is not 10/100/1000!\n",
					   phydev->speed);
				break;
			}

			priv->oldspeed = phydev->speed;
		}

		tempval1 &= ~(MACCFG1_TX_FLOW | MACCFG1_RX_FLOW);
		tempval1 |= gfar_get_flowctrl_cfg(priv);

3560 3561 3562 3563
		/* Turn last free buffer recording on */
		if ((tempval1 & MACCFG1_TX_FLOW) && !tx_flow_oldval) {
			for (i = 0; i < priv->num_rx_queues; i++) {
				rx_queue = priv->rx_queue[i];
3564 3565
				bdp = gfar_rxbd_lastfree(rx_queue);
				gfar_write(rx_queue->rfbptr, (u32)bdp);
3566 3567 3568 3569 3570 3571 3572 3573
			}

			priv->tx_actual_en = 1;
		}

		if (unlikely(!(tempval1 & MACCFG1_TX_FLOW) && tx_flow_oldval))
			priv->tx_actual_en = 0;

3574 3575 3576 3577 3578 3579 3580 3581 3582 3583 3584 3585 3586 3587 3588 3589 3590
		gfar_write(&regs->maccfg1, tempval1);
		gfar_write(&regs->maccfg2, tempval);
		gfar_write(&regs->ecntrl, ecntrl);

		if (!priv->oldlink)
			priv->oldlink = 1;

	} else if (priv->oldlink) {
		priv->oldlink = 0;
		priv->oldspeed = 0;
		priv->oldduplex = -1;
	}

	if (netif_msg_link(priv))
		phy_print_status(phydev);
}

3591
static const struct of_device_id gfar_match[] =
3592 3593 3594 3595 3596
{
	{
		.type = "network",
		.compatible = "gianfar",
	},
3597 3598 3599
	{
		.compatible = "fsl,etsec2",
	},
3600 3601
	{},
};
3602
MODULE_DEVICE_TABLE(of, gfar_match);
3603

L
Linus Torvalds 已提交
3604
/* Structure for a device driver */
3605
static struct platform_driver gfar_driver = {
3606 3607 3608 3609 3610
	.driver = {
		.name = "fsl-gianfar",
		.pm = GFAR_PM_OPS,
		.of_match_table = gfar_match,
	},
L
Linus Torvalds 已提交
3611 3612 3613 3614
	.probe = gfar_probe,
	.remove = gfar_remove,
};

3615
module_platform_driver(gfar_driver);