gianfar.c 92.4 KB
Newer Older
J
Jan Ceuleers 已提交
1
/* drivers/net/ethernet/freescale/gianfar.c
L
Linus Torvalds 已提交
2 3
 *
 * Gianfar Ethernet Driver
4 5
 * This driver is designed for the non-CPM ethernet controllers
 * on the 85xx and 83xx family of integrated processors
L
Linus Torvalds 已提交
6 7 8
 * Based on 8260_io/fcc_enet.c
 *
 * Author: Andy Fleming
9
 * Maintainer: Kumar Gala
10
 * Modifier: Sandeep Gopalpet <sandeep.kumar@freescale.com>
L
Linus Torvalds 已提交
11
 *
12
 * Copyright 2002-2009, 2011-2013 Freescale Semiconductor, Inc.
13
 * Copyright 2007 MontaVista Software, Inc.
L
Linus Torvalds 已提交
14 15 16 17 18 19 20 21 22 23 24 25 26
 *
 * This program is free software; you can redistribute  it and/or modify it
 * under  the terms of  the GNU General  Public License as published by the
 * Free Software Foundation;  either version 2 of the  License, or (at your
 * option) any later version.
 *
 *  Gianfar:  AKA Lambda Draconis, "Dragon"
 *  RA 11 31 24.2
 *  Dec +69 19 52
 *  V 3.84
 *  B-V +1.62
 *
 *  Theory of operation
27
 *
28 29
 *  The driver is initialized through of_device. Configuration information
 *  is therefore conveyed through an OF-style device tree.
L
Linus Torvalds 已提交
30 31 32
 *
 *  The Gianfar Ethernet Controller uses a ring of buffer
 *  descriptors.  The beginning is indicated by a register
33 34
 *  pointing to the physical address of the start of the ring.
 *  The end is determined by a "wrap" bit being set in the
L
Linus Torvalds 已提交
35 36 37
 *  last descriptor of the ring.
 *
 *  When a packet is received, the RXF bit in the
38
 *  IEVENT register is set, triggering an interrupt when the
L
Linus Torvalds 已提交
39 40 41
 *  corresponding bit in the IMASK register is also set (if
 *  interrupt coalescing is active, then the interrupt may not
 *  happen immediately, but will wait until either a set number
42
 *  of frames or amount of time have passed).  In NAPI, the
L
Linus Torvalds 已提交
43
 *  interrupt handler will signal there is work to be done, and
44
 *  exit. This method will start at the last known empty
45
 *  descriptor, and process every subsequent descriptor until there
L
Linus Torvalds 已提交
46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63
 *  are none left with data (NAPI will stop after a set number of
 *  packets to give time to other tasks, but will eventually
 *  process all the packets).  The data arrives inside a
 *  pre-allocated skb, and so after the skb is passed up to the
 *  stack, a new skb must be allocated, and the address field in
 *  the buffer descriptor must be updated to indicate this new
 *  skb.
 *
 *  When the kernel requests that a packet be transmitted, the
 *  driver starts where it left off last time, and points the
 *  descriptor at the buffer which was passed in.  The driver
 *  then informs the DMA engine that there are packets ready to
 *  be transmitted.  Once the controller is finished transmitting
 *  the packet, an interrupt may be triggered (under the same
 *  conditions as for reception, but depending on the TXF bit).
 *  The driver then cleans up the buffer.
 */

64 65 66
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
#define DEBUG

L
Linus Torvalds 已提交
67 68 69
#include <linux/kernel.h>
#include <linux/string.h>
#include <linux/errno.h>
70
#include <linux/unistd.h>
L
Linus Torvalds 已提交
71 72 73 74 75 76
#include <linux/slab.h>
#include <linux/interrupt.h>
#include <linux/delay.h>
#include <linux/netdevice.h>
#include <linux/etherdevice.h>
#include <linux/skbuff.h>
77
#include <linux/if_vlan.h>
L
Linus Torvalds 已提交
78 79
#include <linux/spinlock.h>
#include <linux/mm.h>
80 81
#include <linux/of_address.h>
#include <linux/of_irq.h>
82
#include <linux/of_mdio.h>
83
#include <linux/of_platform.h>
84 85 86
#include <linux/ip.h>
#include <linux/tcp.h>
#include <linux/udp.h>
K
Kumar Gala 已提交
87
#include <linux/in.h>
88
#include <linux/net_tstamp.h>
L
Linus Torvalds 已提交
89 90

#include <asm/io.h>
91
#ifdef CONFIG_PPC
92
#include <asm/reg.h>
93
#include <asm/mpc85xx.h>
94
#endif
L
Linus Torvalds 已提交
95 96 97 98 99
#include <asm/irq.h>
#include <asm/uaccess.h>
#include <linux/module.h>
#include <linux/dma-mapping.h>
#include <linux/crc32.h>
100 101
#include <linux/mii.h>
#include <linux/phy.h>
102 103
#include <linux/phy_fixed.h>
#include <linux/of.h>
104
#include <linux/of_net.h>
105 106
#include <linux/of_address.h>
#include <linux/of_irq.h>
L
Linus Torvalds 已提交
107 108 109 110 111

#include "gianfar.h"

#define TX_TIMEOUT      (1*HZ)

112
const char gfar_driver_version[] = "1.3";
L
Linus Torvalds 已提交
113 114 115

static int gfar_enet_open(struct net_device *dev);
static int gfar_start_xmit(struct sk_buff *skb, struct net_device *dev);
116
static void gfar_reset_task(struct work_struct *work);
L
Linus Torvalds 已提交
117 118
static void gfar_timeout(struct net_device *dev);
static int gfar_close(struct net_device *dev);
119 120
static struct sk_buff *gfar_new_skb(struct net_device *dev,
				    dma_addr_t *bufaddr);
L
Linus Torvalds 已提交
121 122
static int gfar_set_mac_address(struct net_device *dev);
static int gfar_change_mtu(struct net_device *dev, int new_mtu);
123 124 125
static irqreturn_t gfar_error(int irq, void *dev_id);
static irqreturn_t gfar_transmit(int irq, void *dev_id);
static irqreturn_t gfar_interrupt(int irq, void *dev_id);
L
Linus Torvalds 已提交
126
static void adjust_link(struct net_device *dev);
127
static noinline void gfar_update_link_state(struct gfar_private *priv);
L
Linus Torvalds 已提交
128
static int init_phy(struct net_device *dev);
129
static int gfar_probe(struct platform_device *ofdev);
130
static int gfar_remove(struct platform_device *ofdev);
131
static void free_skb_resources(struct gfar_private *priv);
L
Linus Torvalds 已提交
132 133
static void gfar_set_multi(struct net_device *dev);
static void gfar_set_hash_for_addr(struct net_device *dev, u8 *addr);
K
Kapil Juneja 已提交
134
static void gfar_configure_serdes(struct net_device *dev);
135 136 137 138
static int gfar_poll_rx(struct napi_struct *napi, int budget);
static int gfar_poll_tx(struct napi_struct *napi, int budget);
static int gfar_poll_rx_sq(struct napi_struct *napi, int budget);
static int gfar_poll_tx_sq(struct napi_struct *napi, int budget);
139 140 141
#ifdef CONFIG_NET_POLL_CONTROLLER
static void gfar_netpoll(struct net_device *dev);
#endif
142
int gfar_clean_rx_ring(struct gfar_priv_rx_q *rx_queue, int rx_work_limit);
C
Claudiu Manoil 已提交
143
static void gfar_clean_tx_ring(struct gfar_priv_tx_q *tx_queue);
144 145
static void gfar_process_frame(struct net_device *dev, struct sk_buff *skb,
			       int amount_pull, struct napi_struct *napi);
146
static void gfar_halt_nodisable(struct gfar_private *priv);
147
static void gfar_clear_exact_match(struct net_device *dev);
J
Joe Perches 已提交
148 149
static void gfar_set_mac_for_addr(struct net_device *dev, int num,
				  const u8 *addr);
150
static int gfar_ioctl(struct net_device *dev, struct ifreq *rq, int cmd);
L
Linus Torvalds 已提交
151 152 153 154 155

MODULE_AUTHOR("Freescale Semiconductor, Inc");
MODULE_DESCRIPTION("Gianfar Ethernet Driver");
MODULE_LICENSE("GPL");

156
static void gfar_init_rxbdp(struct gfar_priv_rx_q *rx_queue, struct rxbd8 *bdp,
157 158 159 160 161 162 163
			    dma_addr_t buf)
{
	u32 lstatus;

	bdp->bufPtr = buf;

	lstatus = BD_LFLAG(RXBD_EMPTY | RXBD_INTERRUPT);
164
	if (bdp == rx_queue->rx_bd_base + rx_queue->rx_ring_size - 1)
165 166
		lstatus |= BD_LFLAG(RXBD_WRAP);

167
	gfar_wmb();
168 169 170 171

	bdp->lstatus = lstatus;
}

172
static int gfar_init_bds(struct net_device *ndev)
173
{
174
	struct gfar_private *priv = netdev_priv(ndev);
175
	struct gfar __iomem *regs = priv->gfargrp[0].regs;
176 177
	struct gfar_priv_tx_q *tx_queue = NULL;
	struct gfar_priv_rx_q *rx_queue = NULL;
178 179
	struct txbd8 *txbdp;
	struct rxbd8 *rxbdp;
180
	u32 __iomem *rfbptr;
181
	int i, j;
182
	dma_addr_t bufaddr;
183

184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199
	for (i = 0; i < priv->num_tx_queues; i++) {
		tx_queue = priv->tx_queue[i];
		/* Initialize some variables in our dev structure */
		tx_queue->num_txbdfree = tx_queue->tx_ring_size;
		tx_queue->dirty_tx = tx_queue->tx_bd_base;
		tx_queue->cur_tx = tx_queue->tx_bd_base;
		tx_queue->skb_curtx = 0;
		tx_queue->skb_dirtytx = 0;

		/* Initialize Transmit Descriptor Ring */
		txbdp = tx_queue->tx_bd_base;
		for (j = 0; j < tx_queue->tx_ring_size; j++) {
			txbdp->lstatus = 0;
			txbdp->bufPtr = 0;
			txbdp++;
		}
200

201 202 203
		/* Set the last descriptor in the ring to indicate wrap */
		txbdp--;
		txbdp->status |= TXBD_WRAP;
204 205
	}

206
	rfbptr = &regs->rfbptr0;
207 208 209 210 211
	for (i = 0; i < priv->num_rx_queues; i++) {
		rx_queue = priv->rx_queue[i];
		rx_queue->cur_rx = rx_queue->rx_bd_base;
		rx_queue->skb_currx = 0;
		rxbdp = rx_queue->rx_bd_base;
212

213 214
		for (j = 0; j < rx_queue->rx_ring_size; j++) {
			struct sk_buff *skb = rx_queue->rx_skbuff[j];
215

216
			if (skb) {
217
				bufaddr = rxbdp->bufPtr;
218
			} else {
219
				skb = gfar_new_skb(ndev, &bufaddr);
220
				if (!skb) {
221
					netdev_err(ndev, "Can't allocate RX buffers\n");
222
					return -ENOMEM;
223 224
				}
				rx_queue->rx_skbuff[j] = skb;
225 226
			}

227
			gfar_init_rxbdp(rx_queue, rxbdp, bufaddr);
228
			rxbdp++;
229 230
		}

231 232
		rx_queue->rfbptr = rfbptr;
		rfbptr += 2;
233 234 235 236 237 238 239
	}

	return 0;
}

static int gfar_alloc_skb_resources(struct net_device *ndev)
{
240
	void *vaddr;
241 242
	dma_addr_t addr;
	int i, j, k;
243
	struct gfar_private *priv = netdev_priv(ndev);
244
	struct device *dev = priv->dev;
245 246 247
	struct gfar_priv_tx_q *tx_queue = NULL;
	struct gfar_priv_rx_q *rx_queue = NULL;

248 249 250 251 252 253 254
	priv->total_tx_ring_size = 0;
	for (i = 0; i < priv->num_tx_queues; i++)
		priv->total_tx_ring_size += priv->tx_queue[i]->tx_ring_size;

	priv->total_rx_ring_size = 0;
	for (i = 0; i < priv->num_rx_queues; i++)
		priv->total_rx_ring_size += priv->rx_queue[i]->rx_ring_size;
255 256

	/* Allocate memory for the buffer descriptors */
257
	vaddr = dma_alloc_coherent(dev,
258 259 260 261 262 263
				   (priv->total_tx_ring_size *
				    sizeof(struct txbd8)) +
				   (priv->total_rx_ring_size *
				    sizeof(struct rxbd8)),
				   &addr, GFP_KERNEL);
	if (!vaddr)
264 265
		return -ENOMEM;

266 267
	for (i = 0; i < priv->num_tx_queues; i++) {
		tx_queue = priv->tx_queue[i];
268
		tx_queue->tx_bd_base = vaddr;
269 270 271
		tx_queue->tx_bd_dma_base = addr;
		tx_queue->dev = ndev;
		/* enet DMA only understands physical addresses */
272 273
		addr  += sizeof(struct txbd8) * tx_queue->tx_ring_size;
		vaddr += sizeof(struct txbd8) * tx_queue->tx_ring_size;
274
	}
275 276

	/* Start the rx descriptor ring where the tx ring leaves off */
277 278
	for (i = 0; i < priv->num_rx_queues; i++) {
		rx_queue = priv->rx_queue[i];
279
		rx_queue->rx_bd_base = vaddr;
280 281
		rx_queue->rx_bd_dma_base = addr;
		rx_queue->dev = ndev;
282 283
		addr  += sizeof(struct rxbd8) * rx_queue->rx_ring_size;
		vaddr += sizeof(struct rxbd8) * rx_queue->rx_ring_size;
284
	}
285 286

	/* Setup the skbuff rings */
287 288
	for (i = 0; i < priv->num_tx_queues; i++) {
		tx_queue = priv->tx_queue[i];
289 290 291 292 293
		tx_queue->tx_skbuff =
			kmalloc_array(tx_queue->tx_ring_size,
				      sizeof(*tx_queue->tx_skbuff),
				      GFP_KERNEL);
		if (!tx_queue->tx_skbuff)
294
			goto cleanup;
295

296 297 298
		for (k = 0; k < tx_queue->tx_ring_size; k++)
			tx_queue->tx_skbuff[k] = NULL;
	}
299

300 301
	for (i = 0; i < priv->num_rx_queues; i++) {
		rx_queue = priv->rx_queue[i];
302 303 304 305 306
		rx_queue->rx_skbuff =
			kmalloc_array(rx_queue->rx_ring_size,
				      sizeof(*rx_queue->rx_skbuff),
				      GFP_KERNEL);
		if (!rx_queue->rx_skbuff)
307 308 309 310 311
			goto cleanup;

		for (j = 0; j < rx_queue->rx_ring_size; j++)
			rx_queue->rx_skbuff[j] = NULL;
	}
312

313 314
	if (gfar_init_bds(ndev))
		goto cleanup;
315 316 317 318 319 320 321 322

	return 0;

cleanup:
	free_skb_resources(priv);
	return -ENOMEM;
}

323 324
static void gfar_init_tx_rx_base(struct gfar_private *priv)
{
325
	struct gfar __iomem *regs = priv->gfargrp[0].regs;
326
	u32 __iomem *baddr;
327 328 329
	int i;

	baddr = &regs->tbase0;
330
	for (i = 0; i < priv->num_tx_queues; i++) {
331
		gfar_write(baddr, priv->tx_queue[i]->tx_bd_dma_base);
332
		baddr += 2;
333 334 335
	}

	baddr = &regs->rbase0;
336
	for (i = 0; i < priv->num_rx_queues; i++) {
337
		gfar_write(baddr, priv->rx_queue[i]->rx_bd_dma_base);
338
		baddr += 2;
339 340 341
	}
}

342 343 344 345 346 347 348 349 350 351 352 353 354 355
static void gfar_init_rqprm(struct gfar_private *priv)
{
	struct gfar __iomem *regs = priv->gfargrp[0].regs;
	u32 __iomem *baddr;
	int i;

	baddr = &regs->rqprm0;
	for (i = 0; i < priv->num_rx_queues; i++) {
		gfar_write(baddr, priv->rx_queue[i]->rx_ring_size |
			   (DEFAULT_RX_LFC_THR << FBTHR_SHIFT));
		baddr++;
	}
}

356
static void gfar_rx_buff_size_config(struct gfar_private *priv)
357
{
358
	int frame_size = priv->ndev->mtu + ETH_HLEN + ETH_FCS_LEN;
359

360 361 362
	/* set this when rx hw offload (TOE) functions are being used */
	priv->uses_rxfcb = 0;

363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384
	if (priv->ndev->features & (NETIF_F_RXCSUM | NETIF_F_HW_VLAN_CTAG_RX))
		priv->uses_rxfcb = 1;

	if (priv->hwts_rx_en)
		priv->uses_rxfcb = 1;

	if (priv->uses_rxfcb)
		frame_size += GMAC_FCB_LEN;

	frame_size += priv->padding;

	frame_size = (frame_size & ~(INCREMENTAL_BUFFER_SIZE - 1)) +
		     INCREMENTAL_BUFFER_SIZE;

	priv->rx_buffer_size = frame_size;
}

static void gfar_mac_rx_config(struct gfar_private *priv)
{
	struct gfar __iomem *regs = priv->gfargrp[0].regs;
	u32 rctrl = 0;

S
Sandeep Gopalpet 已提交
385
	if (priv->rx_filer_enable) {
386
		rctrl |= RCTRL_FILREN;
S
Sandeep Gopalpet 已提交
387
		/* Program the RIR0 reg with the required distribution */
388 389 390 391
		if (priv->poll_mode == GFAR_SQ_POLLING)
			gfar_write(&regs->rir0, DEFAULT_2RXQ_RIR0);
		else /* GFAR_MQ_POLLING */
			gfar_write(&regs->rir0, DEFAULT_8RXQ_RIR0);
S
Sandeep Gopalpet 已提交
392
	}
393

394
	/* Restore PROMISC mode */
395
	if (priv->ndev->flags & IFF_PROMISC)
396 397
		rctrl |= RCTRL_PROM;

398
	if (priv->ndev->features & NETIF_F_RXCSUM)
399 400
		rctrl |= RCTRL_CHECKSUMMING;

401 402
	if (priv->extended_hash)
		rctrl |= RCTRL_EXTHASH | RCTRL_EMEN;
403 404 405 406 407 408

	if (priv->padding) {
		rctrl &= ~RCTRL_PAL_MASK;
		rctrl |= RCTRL_PADDING(priv->padding);
	}

409
	/* Enable HW time stamping if requested from user space */
410
	if (priv->hwts_rx_en)
411 412
		rctrl |= RCTRL_PRSDEP_INIT | RCTRL_TS_ENABLE;

413
	if (priv->ndev->features & NETIF_F_HW_VLAN_CTAG_RX)
414
		rctrl |= RCTRL_VLEX | RCTRL_PRSDEP_INIT;
415

416 417 418 419 420 421 422
	/* Clear the LFC bit */
	gfar_write(&regs->rctrl, rctrl);
	/* Init flow control threshold values */
	gfar_init_rqprm(priv);
	gfar_write(&regs->ptv, DEFAULT_LFC_PTVVAL);
	rctrl |= RCTRL_LFC;

423 424
	/* Init rctrl based on our settings */
	gfar_write(&regs->rctrl, rctrl);
425
}
426

427 428 429 430 431 432
static void gfar_mac_tx_config(struct gfar_private *priv)
{
	struct gfar __iomem *regs = priv->gfargrp[0].regs;
	u32 tctrl = 0;

	if (priv->ndev->features & NETIF_F_IP_CSUM)
433 434
		tctrl |= TCTRL_INIT_CSUM;

435 436 437 438 439 440 441
	if (priv->prio_sched_en)
		tctrl |= TCTRL_TXSCHED_PRIO;
	else {
		tctrl |= TCTRL_TXSCHED_WRRS;
		gfar_write(&regs->tr03wt, DEFAULT_WRRS_WEIGHT);
		gfar_write(&regs->tr47wt, DEFAULT_WRRS_WEIGHT);
	}
442

443 444 445
	if (priv->ndev->features & NETIF_F_HW_VLAN_CTAG_TX)
		tctrl |= TCTRL_VLINS;

446 447 448
	gfar_write(&regs->tctrl, tctrl);
}

449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489
static void gfar_configure_coalescing(struct gfar_private *priv,
			       unsigned long tx_mask, unsigned long rx_mask)
{
	struct gfar __iomem *regs = priv->gfargrp[0].regs;
	u32 __iomem *baddr;

	if (priv->mode == MQ_MG_MODE) {
		int i = 0;

		baddr = &regs->txic0;
		for_each_set_bit(i, &tx_mask, priv->num_tx_queues) {
			gfar_write(baddr + i, 0);
			if (likely(priv->tx_queue[i]->txcoalescing))
				gfar_write(baddr + i, priv->tx_queue[i]->txic);
		}

		baddr = &regs->rxic0;
		for_each_set_bit(i, &rx_mask, priv->num_rx_queues) {
			gfar_write(baddr + i, 0);
			if (likely(priv->rx_queue[i]->rxcoalescing))
				gfar_write(baddr + i, priv->rx_queue[i]->rxic);
		}
	} else {
		/* Backward compatible case -- even if we enable
		 * multiple queues, there's only single reg to program
		 */
		gfar_write(&regs->txic, 0);
		if (likely(priv->tx_queue[0]->txcoalescing))
			gfar_write(&regs->txic, priv->tx_queue[0]->txic);

		gfar_write(&regs->rxic, 0);
		if (unlikely(priv->rx_queue[0]->rxcoalescing))
			gfar_write(&regs->rxic, priv->rx_queue[0]->rxic);
	}
}

void gfar_configure_coalescing_all(struct gfar_private *priv)
{
	gfar_configure_coalescing(priv, 0xFF, 0xFF);
}

S
Sandeep Gopalpet 已提交
490 491 492 493 494
static struct net_device_stats *gfar_get_stats(struct net_device *dev)
{
	struct gfar_private *priv = netdev_priv(dev);
	unsigned long rx_packets = 0, rx_bytes = 0, rx_dropped = 0;
	unsigned long tx_packets = 0, tx_bytes = 0;
495
	int i;
S
Sandeep Gopalpet 已提交
496 497 498

	for (i = 0; i < priv->num_rx_queues; i++) {
		rx_packets += priv->rx_queue[i]->stats.rx_packets;
499
		rx_bytes   += priv->rx_queue[i]->stats.rx_bytes;
S
Sandeep Gopalpet 已提交
500 501 502 503
		rx_dropped += priv->rx_queue[i]->stats.rx_dropped;
	}

	dev->stats.rx_packets = rx_packets;
504
	dev->stats.rx_bytes   = rx_bytes;
S
Sandeep Gopalpet 已提交
505 506 507
	dev->stats.rx_dropped = rx_dropped;

	for (i = 0; i < priv->num_tx_queues; i++) {
E
Eric Dumazet 已提交
508 509
		tx_bytes += priv->tx_queue[i]->stats.tx_bytes;
		tx_packets += priv->tx_queue[i]->stats.tx_packets;
S
Sandeep Gopalpet 已提交
510 511
	}

512
	dev->stats.tx_bytes   = tx_bytes;
S
Sandeep Gopalpet 已提交
513 514 515 516 517
	dev->stats.tx_packets = tx_packets;

	return &dev->stats;
}

518 519 520 521 522
static const struct net_device_ops gfar_netdev_ops = {
	.ndo_open = gfar_enet_open,
	.ndo_start_xmit = gfar_start_xmit,
	.ndo_stop = gfar_close,
	.ndo_change_mtu = gfar_change_mtu,
523
	.ndo_set_features = gfar_set_features,
524
	.ndo_set_rx_mode = gfar_set_multi,
525 526
	.ndo_tx_timeout = gfar_timeout,
	.ndo_do_ioctl = gfar_ioctl,
S
Sandeep Gopalpet 已提交
527
	.ndo_get_stats = gfar_get_stats,
528 529
	.ndo_set_mac_address = eth_mac_addr,
	.ndo_validate_addr = eth_validate_addr,
530 531 532 533 534
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller = gfar_netpoll,
#endif
};

535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557
static void gfar_ints_disable(struct gfar_private *priv)
{
	int i;
	for (i = 0; i < priv->num_grps; i++) {
		struct gfar __iomem *regs = priv->gfargrp[i].regs;
		/* Clear IEVENT */
		gfar_write(&regs->ievent, IEVENT_INIT_CLEAR);

		/* Initialize IMASK */
		gfar_write(&regs->imask, IMASK_INIT_CLEAR);
	}
}

static void gfar_ints_enable(struct gfar_private *priv)
{
	int i;
	for (i = 0; i < priv->num_grps; i++) {
		struct gfar __iomem *regs = priv->gfargrp[i].regs;
		/* Unmask the interrupts we look for */
		gfar_write(&regs->imask, IMASK_DEFAULT);
	}
}

558
static void lock_tx_qs(struct gfar_private *priv)
559
{
560
	int i;
561 562 563 564 565

	for (i = 0; i < priv->num_tx_queues; i++)
		spin_lock(&priv->tx_queue[i]->txlock);
}

566
static void unlock_tx_qs(struct gfar_private *priv)
567
{
568
	int i;
569 570 571 572 573

	for (i = 0; i < priv->num_tx_queues; i++)
		spin_unlock(&priv->tx_queue[i]->txlock);
}

574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609
static int gfar_alloc_tx_queues(struct gfar_private *priv)
{
	int i;

	for (i = 0; i < priv->num_tx_queues; i++) {
		priv->tx_queue[i] = kzalloc(sizeof(struct gfar_priv_tx_q),
					    GFP_KERNEL);
		if (!priv->tx_queue[i])
			return -ENOMEM;

		priv->tx_queue[i]->tx_skbuff = NULL;
		priv->tx_queue[i]->qindex = i;
		priv->tx_queue[i]->dev = priv->ndev;
		spin_lock_init(&(priv->tx_queue[i]->txlock));
	}
	return 0;
}

static int gfar_alloc_rx_queues(struct gfar_private *priv)
{
	int i;

	for (i = 0; i < priv->num_rx_queues; i++) {
		priv->rx_queue[i] = kzalloc(sizeof(struct gfar_priv_rx_q),
					    GFP_KERNEL);
		if (!priv->rx_queue[i])
			return -ENOMEM;

		priv->rx_queue[i]->rx_skbuff = NULL;
		priv->rx_queue[i]->qindex = i;
		priv->rx_queue[i]->dev = priv->ndev;
	}
	return 0;
}

static void gfar_free_tx_queues(struct gfar_private *priv)
610
{
611
	int i;
612 613 614 615 616

	for (i = 0; i < priv->num_tx_queues; i++)
		kfree(priv->tx_queue[i]);
}

617
static void gfar_free_rx_queues(struct gfar_private *priv)
618
{
619
	int i;
620 621 622 623 624

	for (i = 0; i < priv->num_rx_queues; i++)
		kfree(priv->rx_queue[i]);
}

625 626
static void unmap_group_regs(struct gfar_private *priv)
{
627
	int i;
628 629 630 631 632 633

	for (i = 0; i < MAXGROUPS; i++)
		if (priv->gfargrp[i].regs)
			iounmap(priv->gfargrp[i].regs);
}

634 635 636 637 638 639 640 641 642 643 644 645 646
static void free_gfar_dev(struct gfar_private *priv)
{
	int i, j;

	for (i = 0; i < priv->num_grps; i++)
		for (j = 0; j < GFAR_NUM_IRQS; j++) {
			kfree(priv->gfargrp[i].irqinfo[j]);
			priv->gfargrp[i].irqinfo[j] = NULL;
		}

	free_netdev(priv->ndev);
}

647 648
static void disable_napi(struct gfar_private *priv)
{
649
	int i;
650

651 652 653 654
	for (i = 0; i < priv->num_grps; i++) {
		napi_disable(&priv->gfargrp[i].napi_rx);
		napi_disable(&priv->gfargrp[i].napi_tx);
	}
655 656 657 658
}

static void enable_napi(struct gfar_private *priv)
{
659
	int i;
660

661 662 663 664
	for (i = 0; i < priv->num_grps; i++) {
		napi_enable(&priv->gfargrp[i].napi_rx);
		napi_enable(&priv->gfargrp[i].napi_tx);
	}
665 666 667
}

static int gfar_parse_group(struct device_node *np,
668
			    struct gfar_private *priv, const char *model)
669
{
670
	struct gfar_priv_grp *grp = &priv->gfargrp[priv->num_grps];
671 672
	int i;

673 674 675 676
	for (i = 0; i < GFAR_NUM_IRQS; i++) {
		grp->irqinfo[i] = kzalloc(sizeof(struct gfar_irqinfo),
					  GFP_KERNEL);
		if (!grp->irqinfo[i])
677 678
			return -ENOMEM;
	}
679

680 681
	grp->regs = of_iomap(np, 0);
	if (!grp->regs)
682 683
		return -ENOMEM;

684
	gfar_irq(grp, TX)->irq = irq_of_parse_and_map(np, 0);
685 686 687

	/* If we aren't the FEC we have multiple interrupts */
	if (model && strcasecmp(model, "FEC")) {
688 689 690 691 692
		gfar_irq(grp, RX)->irq = irq_of_parse_and_map(np, 1);
		gfar_irq(grp, ER)->irq = irq_of_parse_and_map(np, 2);
		if (gfar_irq(grp, TX)->irq == NO_IRQ ||
		    gfar_irq(grp, RX)->irq == NO_IRQ ||
		    gfar_irq(grp, ER)->irq == NO_IRQ)
693 694 695
			return -EINVAL;
	}

696 697
	grp->priv = priv;
	spin_lock_init(&grp->grplock);
698
	if (priv->mode == MQ_MG_MODE) {
699 700 701 702 703 704 705 706 707 708 709 710 711 712
		u32 *rxq_mask, *txq_mask;
		rxq_mask = (u32 *)of_get_property(np, "fsl,rx-bit-map", NULL);
		txq_mask = (u32 *)of_get_property(np, "fsl,tx-bit-map", NULL);

		if (priv->poll_mode == GFAR_SQ_POLLING) {
			/* One Q per interrupt group: Q0 to G0, Q1 to G1 */
			grp->rx_bit_map = (DEFAULT_MAPPING >> priv->num_grps);
			grp->tx_bit_map = (DEFAULT_MAPPING >> priv->num_grps);
		} else { /* GFAR_MQ_POLLING */
			grp->rx_bit_map = rxq_mask ?
			*rxq_mask : (DEFAULT_MAPPING >> priv->num_grps);
			grp->tx_bit_map = txq_mask ?
			*txq_mask : (DEFAULT_MAPPING >> priv->num_grps);
		}
713
	} else {
714 715
		grp->rx_bit_map = 0xFF;
		grp->tx_bit_map = 0xFF;
716
	}
717 718 719 720 721 722 723 724 725 726 727

	/* bit_map's MSB is q0 (from q0 to q7) but, for_each_set_bit parses
	 * right to left, so we need to revert the 8 bits to get the q index
	 */
	grp->rx_bit_map = bitrev8(grp->rx_bit_map);
	grp->tx_bit_map = bitrev8(grp->tx_bit_map);

	/* Calculate RSTAT, TSTAT, RQUEUE and TQUEUE values,
	 * also assign queues to groups
	 */
	for_each_set_bit(i, &grp->rx_bit_map, priv->num_rx_queues) {
728 729
		if (!grp->rx_queue)
			grp->rx_queue = priv->rx_queue[i];
730 731 732 733 734 735 736
		grp->num_rx_queues++;
		grp->rstat |= (RSTAT_CLEAR_RHALT >> i);
		priv->rqueue |= ((RQUEUE_EN0 | RQUEUE_EX0) >> i);
		priv->rx_queue[i]->grp = grp;
	}

	for_each_set_bit(i, &grp->tx_bit_map, priv->num_tx_queues) {
737 738
		if (!grp->tx_queue)
			grp->tx_queue = priv->tx_queue[i];
739 740 741 742 743 744
		grp->num_tx_queues++;
		grp->tstat |= (TSTAT_CLEAR_THALT >> i);
		priv->tqueue |= (TQUEUE_EN0 >> i);
		priv->tx_queue[i]->grp = grp;
	}

745 746 747 748 749
	priv->num_grps++;

	return 0;
}

750
static int gfar_of_init(struct platform_device *ofdev, struct net_device **pdev)
751 752 753 754
{
	const char *model;
	const char *ctype;
	const void *mac_addr;
755 756 757
	int err = 0, i;
	struct net_device *dev = NULL;
	struct gfar_private *priv = NULL;
758
	struct device_node *np = ofdev->dev.of_node;
759
	struct device_node *child = NULL;
A
Andy Fleming 已提交
760 761 762
	const u32 *stash;
	const u32 *stash_len;
	const u32 *stash_idx;
763 764
	unsigned int num_tx_qs, num_rx_qs;
	u32 *tx_queues, *rx_queues;
765
	unsigned short mode, poll_mode;
766 767 768 769

	if (!np || !of_device_is_available(np))
		return -ENODEV;

770 771 772 773 774 775 776 777
	if (of_device_is_compatible(np, "fsl,etsec2")) {
		mode = MQ_MG_MODE;
		poll_mode = GFAR_SQ_POLLING;
	} else {
		mode = SQ_SG_MODE;
		poll_mode = GFAR_SQ_POLLING;
	}

778
	/* parse the num of HW tx and rx queues */
779
	tx_queues = (u32 *)of_get_property(np, "fsl,num_tx_queues", NULL);
780 781
	rx_queues = (u32 *)of_get_property(np, "fsl,num_rx_queues", NULL);

782
	if (mode == SQ_SG_MODE) {
783 784 785
		num_tx_qs = 1;
		num_rx_qs = 1;
	} else { /* MQ_MG_MODE */
786 787 788 789 790 791 792 793 794 795
		/* get the actual number of supported groups */
		unsigned int num_grps = of_get_available_child_count(np);

		if (num_grps == 0 || num_grps > MAXGROUPS) {
			dev_err(&ofdev->dev, "Invalid # of int groups(%d)\n",
				num_grps);
			pr_err("Cannot do alloc_etherdev, aborting\n");
			return -EINVAL;
		}

796
		if (poll_mode == GFAR_SQ_POLLING) {
797 798
			num_tx_qs = num_grps; /* one txq per int group */
			num_rx_qs = num_grps; /* one rxq per int group */
799 800 801 802 803
		} else { /* GFAR_MQ_POLLING */
			num_tx_qs = tx_queues ? *tx_queues : 1;
			num_rx_qs = rx_queues ? *rx_queues : 1;
		}
	}
804 805

	if (num_tx_qs > MAX_TX_QS) {
806 807 808
		pr_err("num_tx_qs(=%d) greater than MAX_TX_QS(=%d)\n",
		       num_tx_qs, MAX_TX_QS);
		pr_err("Cannot do alloc_etherdev, aborting\n");
809 810 811 812
		return -EINVAL;
	}

	if (num_rx_qs > MAX_RX_QS) {
813 814 815
		pr_err("num_rx_qs(=%d) greater than MAX_RX_QS(=%d)\n",
		       num_rx_qs, MAX_RX_QS);
		pr_err("Cannot do alloc_etherdev, aborting\n");
816 817 818 819 820 821 822 823 824 825 826
		return -EINVAL;
	}

	*pdev = alloc_etherdev_mq(sizeof(*priv), num_tx_qs);
	dev = *pdev;
	if (NULL == dev)
		return -ENOMEM;

	priv = netdev_priv(dev);
	priv->ndev = dev;

827 828 829
	priv->mode = mode;
	priv->poll_mode = poll_mode;

830
	priv->num_tx_queues = num_tx_qs;
831
	netif_set_real_num_rx_queues(dev, num_rx_qs);
832
	priv->num_rx_queues = num_rx_qs;
833 834 835 836 837 838 839 840

	err = gfar_alloc_tx_queues(priv);
	if (err)
		goto tx_alloc_failed;

	err = gfar_alloc_rx_queues(priv);
	if (err)
		goto rx_alloc_failed;
841

J
Jan Ceuleers 已提交
842
	/* Init Rx queue filer rule set linked list */
S
Sebastian Poehn 已提交
843 844 845 846
	INIT_LIST_HEAD(&priv->rx_list.list);
	priv->rx_list.count = 0;
	mutex_init(&priv->rx_queue_access);

847 848
	model = of_get_property(np, "model", NULL);

849 850
	for (i = 0; i < MAXGROUPS; i++)
		priv->gfargrp[i].regs = NULL;
851

852
	/* Parse and initialize group specific information */
853
	if (priv->mode == MQ_MG_MODE) {
854 855 856 857
		for_each_child_of_node(np, child) {
			err = gfar_parse_group(child, priv, model);
			if (err)
				goto err_grp_init;
858
		}
859
	} else { /* SQ_SG_MODE */
860
		err = gfar_parse_group(np, priv, model);
861
		if (err)
862
			goto err_grp_init;
863 864
	}

A
Andy Fleming 已提交
865 866
	stash = of_get_property(np, "bd-stash", NULL);

867
	if (stash) {
A
Andy Fleming 已提交
868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884
		priv->device_flags |= FSL_GIANFAR_DEV_HAS_BD_STASHING;
		priv->bd_stash_en = 1;
	}

	stash_len = of_get_property(np, "rx-stash-len", NULL);

	if (stash_len)
		priv->rx_stash_size = *stash_len;

	stash_idx = of_get_property(np, "rx-stash-idx", NULL);

	if (stash_idx)
		priv->rx_stash_index = *stash_idx;

	if (stash_len || stash_idx)
		priv->device_flags |= FSL_GIANFAR_DEV_HAS_BUF_STASHING;

885
	mac_addr = of_get_mac_address(np);
886

887
	if (mac_addr)
888
		memcpy(dev->dev_addr, mac_addr, ETH_ALEN);
889 890

	if (model && !strcasecmp(model, "TSEC"))
891
		priv->device_flags |= FSL_GIANFAR_DEV_HAS_GIGABIT |
892 893 894 895
				     FSL_GIANFAR_DEV_HAS_COALESCE |
				     FSL_GIANFAR_DEV_HAS_RMON |
				     FSL_GIANFAR_DEV_HAS_MULTI_INTR;

896
	if (model && !strcasecmp(model, "eTSEC"))
897
		priv->device_flags |= FSL_GIANFAR_DEV_HAS_GIGABIT |
898 899 900 901 902 903 904 905
				     FSL_GIANFAR_DEV_HAS_COALESCE |
				     FSL_GIANFAR_DEV_HAS_RMON |
				     FSL_GIANFAR_DEV_HAS_MULTI_INTR |
				     FSL_GIANFAR_DEV_HAS_CSUM |
				     FSL_GIANFAR_DEV_HAS_VLAN |
				     FSL_GIANFAR_DEV_HAS_MAGIC_PACKET |
				     FSL_GIANFAR_DEV_HAS_EXTENDED_HASH |
				     FSL_GIANFAR_DEV_HAS_TIMER;
906 907 908 909 910 911 912 913 914 915 916 917

	ctype = of_get_property(np, "phy-connection-type", NULL);

	/* We only care about rgmii-id.  The rest are autodetected */
	if (ctype && !strcmp(ctype, "rgmii-id"))
		priv->interface = PHY_INTERFACE_MODE_RGMII_ID;
	else
		priv->interface = PHY_INTERFACE_MODE_MII;

	if (of_get_property(np, "fsl,magic-packet", NULL))
		priv->device_flags |= FSL_GIANFAR_DEV_HAS_MAGIC_PACKET;

918
	priv->phy_node = of_parse_phandle(np, "phy-handle", 0);
919

920 921 922
	/* In the case of a fixed PHY, the DT node associated
	 * to the PHY is the Ethernet MAC DT node.
	 */
923
	if (!priv->phy_node && of_phy_is_fixed_link(np)) {
924 925 926 927
		err = of_phy_register_fixed_link(np);
		if (err)
			goto err_grp_init;

928
		priv->phy_node = of_node_get(np);
929 930
	}

931
	/* Find the TBI PHY.  If it's not there, we don't support SGMII */
932
	priv->tbi_node = of_parse_phandle(np, "tbi-handle", 0);
933 934 935

	return 0;

936 937
err_grp_init:
	unmap_group_regs(priv);
938 939 940 941
rx_alloc_failed:
	gfar_free_rx_queues(priv);
tx_alloc_failed:
	gfar_free_tx_queues(priv);
942
	free_gfar_dev(priv);
943 944 945
	return err;
}

946
static int gfar_hwtstamp_set(struct net_device *netdev, struct ifreq *ifr)
947 948 949 950 951 952 953 954 955 956 957
{
	struct hwtstamp_config config;
	struct gfar_private *priv = netdev_priv(netdev);

	if (copy_from_user(&config, ifr->ifr_data, sizeof(config)))
		return -EFAULT;

	/* reserved for future extensions */
	if (config.flags)
		return -EINVAL;

958 959 960 961 962 963 964 965 966 967
	switch (config.tx_type) {
	case HWTSTAMP_TX_OFF:
		priv->hwts_tx_en = 0;
		break;
	case HWTSTAMP_TX_ON:
		if (!(priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER))
			return -ERANGE;
		priv->hwts_tx_en = 1;
		break;
	default:
968
		return -ERANGE;
969
	}
970 971 972

	switch (config.rx_filter) {
	case HWTSTAMP_FILTER_NONE:
973 974
		if (priv->hwts_rx_en) {
			priv->hwts_rx_en = 0;
975
			reset_gfar(netdev);
976
		}
977 978 979 980
		break;
	default:
		if (!(priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER))
			return -ERANGE;
981 982
		if (!priv->hwts_rx_en) {
			priv->hwts_rx_en = 1;
983
			reset_gfar(netdev);
984
		}
985 986 987 988 989 990 991 992
		config.rx_filter = HWTSTAMP_FILTER_ALL;
		break;
	}

	return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ?
		-EFAULT : 0;
}

993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006
static int gfar_hwtstamp_get(struct net_device *netdev, struct ifreq *ifr)
{
	struct hwtstamp_config config;
	struct gfar_private *priv = netdev_priv(netdev);

	config.flags = 0;
	config.tx_type = priv->hwts_tx_en ? HWTSTAMP_TX_ON : HWTSTAMP_TX_OFF;
	config.rx_filter = (priv->hwts_rx_en ?
			    HWTSTAMP_FILTER_ALL : HWTSTAMP_FILTER_NONE);

	return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ?
		-EFAULT : 0;
}

1007 1008 1009 1010 1011 1012 1013
static int gfar_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
{
	struct gfar_private *priv = netdev_priv(dev);

	if (!netif_running(dev))
		return -EINVAL;

1014
	if (cmd == SIOCSHWTSTAMP)
1015 1016 1017
		return gfar_hwtstamp_set(dev, rq);
	if (cmd == SIOCGHWTSTAMP)
		return gfar_hwtstamp_get(dev, rq);
1018

1019 1020 1021
	if (!priv->phydev)
		return -ENODEV;

1022
	return phy_mii_ioctl(priv->phydev, rq, cmd);
1023 1024
}

1025 1026
static u32 cluster_entry_per_class(struct gfar_private *priv, u32 rqfar,
				   u32 class)
1027 1028 1029 1030 1031 1032
{
	u32 rqfpr = FPR_FILER_MASK;
	u32 rqfcr = 0x0;

	rqfar--;
	rqfcr = RQFCR_CLE | RQFCR_PID_MASK | RQFCR_CMP_EXACT;
W
Wu Jiajun-B06378 已提交
1033 1034
	priv->ftp_rqfpr[rqfar] = rqfpr;
	priv->ftp_rqfcr[rqfar] = rqfcr;
1035 1036 1037 1038
	gfar_write_filer(priv, rqfar, rqfcr, rqfpr);

	rqfar--;
	rqfcr = RQFCR_CMP_NOMATCH;
W
Wu Jiajun-B06378 已提交
1039 1040
	priv->ftp_rqfpr[rqfar] = rqfpr;
	priv->ftp_rqfcr[rqfar] = rqfcr;
1041 1042 1043 1044 1045
	gfar_write_filer(priv, rqfar, rqfcr, rqfpr);

	rqfar--;
	rqfcr = RQFCR_CMP_EXACT | RQFCR_PID_PARSE | RQFCR_CLE | RQFCR_AND;
	rqfpr = class;
W
Wu Jiajun-B06378 已提交
1046 1047
	priv->ftp_rqfcr[rqfar] = rqfcr;
	priv->ftp_rqfpr[rqfar] = rqfpr;
1048 1049 1050 1051 1052
	gfar_write_filer(priv, rqfar, rqfcr, rqfpr);

	rqfar--;
	rqfcr = RQFCR_CMP_EXACT | RQFCR_PID_MASK | RQFCR_AND;
	rqfpr = class;
W
Wu Jiajun-B06378 已提交
1053 1054
	priv->ftp_rqfcr[rqfar] = rqfcr;
	priv->ftp_rqfpr[rqfar] = rqfpr;
1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068
	gfar_write_filer(priv, rqfar, rqfcr, rqfpr);

	return rqfar;
}

static void gfar_init_filer_table(struct gfar_private *priv)
{
	int i = 0x0;
	u32 rqfar = MAX_FILER_IDX;
	u32 rqfcr = 0x0;
	u32 rqfpr = FPR_FILER_MASK;

	/* Default rule */
	rqfcr = RQFCR_CMP_MATCH;
W
Wu Jiajun-B06378 已提交
1069 1070
	priv->ftp_rqfcr[rqfar] = rqfcr;
	priv->ftp_rqfpr[rqfar] = rqfpr;
1071 1072 1073 1074 1075 1076 1077 1078 1079
	gfar_write_filer(priv, rqfar, rqfcr, rqfpr);

	rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV6);
	rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV6 | RQFPR_UDP);
	rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV6 | RQFPR_TCP);
	rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV4);
	rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV4 | RQFPR_UDP);
	rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV4 | RQFPR_TCP);

U
Uwe Kleine-König 已提交
1080
	/* cur_filer_idx indicated the first non-masked rule */
1081 1082 1083 1084 1085
	priv->cur_filer_idx = rqfar;

	/* Rest are masked rules */
	rqfcr = RQFCR_CMP_NOMATCH;
	for (i = 0; i < rqfar; i++) {
W
Wu Jiajun-B06378 已提交
1086 1087
		priv->ftp_rqfcr[i] = rqfcr;
		priv->ftp_rqfpr[i] = rqfpr;
1088 1089 1090 1091
		gfar_write_filer(priv, i, rqfcr, rqfpr);
	}
}

1092
#ifdef CONFIG_PPC
1093
static void __gfar_detect_errata_83xx(struct gfar_private *priv)
1094 1095 1096 1097 1098 1099 1100 1101
{
	unsigned int pvr = mfspr(SPRN_PVR);
	unsigned int svr = mfspr(SPRN_SVR);
	unsigned int mod = (svr >> 16) & 0xfff6; /* w/o E suffix */
	unsigned int rev = svr & 0xffff;

	/* MPC8313 Rev 2.0 and higher; All MPC837x */
	if ((pvr == 0x80850010 && mod == 0x80b0 && rev >= 0x0020) ||
1102
	    (pvr == 0x80861010 && (mod & 0xfff9) == 0x80c0))
1103 1104
		priv->errata |= GFAR_ERRATA_74;

1105 1106
	/* MPC8313 and MPC837x all rev */
	if ((pvr == 0x80850010 && mod == 0x80b0) ||
1107
	    (pvr == 0x80861010 && (mod & 0xfff9) == 0x80c0))
1108 1109
		priv->errata |= GFAR_ERRATA_76;

1110 1111 1112 1113 1114 1115 1116 1117 1118 1119
	/* MPC8313 Rev < 2.0 */
	if (pvr == 0x80850010 && mod == 0x80b0 && rev < 0x0020)
		priv->errata |= GFAR_ERRATA_12;
}

static void __gfar_detect_errata_85xx(struct gfar_private *priv)
{
	unsigned int svr = mfspr(SPRN_SVR);

	if ((SVR_SOC_VER(svr) == SVR_8548) && (SVR_REV(svr) == 0x20))
1120
		priv->errata |= GFAR_ERRATA_12;
1121 1122 1123
	if (((SVR_SOC_VER(svr) == SVR_P2020) && (SVR_REV(svr) < 0x20)) ||
	    ((SVR_SOC_VER(svr) == SVR_P2010) && (SVR_REV(svr) < 0x20)))
		priv->errata |= GFAR_ERRATA_76; /* aka eTSEC 20 */
1124
}
1125
#endif
1126 1127 1128 1129 1130 1131 1132 1133

static void gfar_detect_errata(struct gfar_private *priv)
{
	struct device *dev = &priv->ofdev->dev;

	/* no plans to fix */
	priv->errata |= GFAR_ERRATA_A002;

1134
#ifdef CONFIG_PPC
1135 1136 1137 1138
	if (pvr_version_is(PVR_VER_E500V1) || pvr_version_is(PVR_VER_E500V2))
		__gfar_detect_errata_85xx(priv);
	else /* non-mpc85xx parts, i.e. e300 core based */
		__gfar_detect_errata_83xx(priv);
1139
#endif
1140

1141 1142 1143 1144 1145
	if (priv->errata)
		dev_info(dev, "enabled errata workarounds, flags: 0x%x\n",
			 priv->errata);
}

1146
void gfar_mac_reset(struct gfar_private *priv)
1147 1148
{
	struct gfar __iomem *regs = priv->gfargrp[0].regs;
1149
	u32 tempval;
1150 1151 1152 1153 1154

	/* Reset MAC layer */
	gfar_write(&regs->maccfg1, MACCFG1_SOFT_RESET);

	/* We need to delay at least 3 TX clocks */
1155
	udelay(3);
1156 1157 1158 1159 1160 1161

	/* the soft reset bit is not self-resetting, so we need to
	 * clear it before resuming normal operation
	 */
	gfar_write(&regs->maccfg1, 0);

1162 1163
	udelay(3);

1164 1165 1166 1167 1168
	/* Compute rx_buff_size based on config flags */
	gfar_rx_buff_size_config(priv);

	/* Initialize the max receive frame/buffer lengths */
	gfar_write(&regs->maxfrm, priv->rx_buffer_size);
1169 1170 1171 1172 1173
	gfar_write(&regs->mrblr, priv->rx_buffer_size);

	/* Initialize the Minimum Frame Length Register */
	gfar_write(&regs->minflr, MINFLR_INIT_SETTINGS);

1174 1175
	/* Initialize MACCFG2. */
	tempval = MACCFG2_INIT_SETTINGS;
1176 1177 1178 1179 1180 1181 1182

	/* If the mtu is larger than the max size for standard
	 * ethernet frames (ie, a jumbo frame), then set maccfg2
	 * to allow huge frames, and to check the length
	 */
	if (priv->rx_buffer_size > DEFAULT_RX_BUFFER_SIZE ||
	    gfar_has_errata(priv, GFAR_ERRATA_74))
1183
		tempval |= MACCFG2_HUGEFRAME | MACCFG2_LENGTHCHECK;
1184

1185 1186
	gfar_write(&regs->maccfg2, tempval);

1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244
	/* Clear mac addr hash registers */
	gfar_write(&regs->igaddr0, 0);
	gfar_write(&regs->igaddr1, 0);
	gfar_write(&regs->igaddr2, 0);
	gfar_write(&regs->igaddr3, 0);
	gfar_write(&regs->igaddr4, 0);
	gfar_write(&regs->igaddr5, 0);
	gfar_write(&regs->igaddr6, 0);
	gfar_write(&regs->igaddr7, 0);

	gfar_write(&regs->gaddr0, 0);
	gfar_write(&regs->gaddr1, 0);
	gfar_write(&regs->gaddr2, 0);
	gfar_write(&regs->gaddr3, 0);
	gfar_write(&regs->gaddr4, 0);
	gfar_write(&regs->gaddr5, 0);
	gfar_write(&regs->gaddr6, 0);
	gfar_write(&regs->gaddr7, 0);

	if (priv->extended_hash)
		gfar_clear_exact_match(priv->ndev);

	gfar_mac_rx_config(priv);

	gfar_mac_tx_config(priv);

	gfar_set_mac_address(priv->ndev);

	gfar_set_multi(priv->ndev);

	/* clear ievent and imask before configuring coalescing */
	gfar_ints_disable(priv);

	/* Configure the coalescing support */
	gfar_configure_coalescing_all(priv);
}

static void gfar_hw_init(struct gfar_private *priv)
{
	struct gfar __iomem *regs = priv->gfargrp[0].regs;
	u32 attrs;

	/* Stop the DMA engine now, in case it was running before
	 * (The firmware could have used it, and left it running).
	 */
	gfar_halt(priv);

	gfar_mac_reset(priv);

	/* Zero out the rmon mib registers if it has them */
	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_RMON) {
		memset_io(&(regs->rmon), 0, sizeof(struct rmon_mib));

		/* Mask off the CAM interrupts */
		gfar_write(&regs->rmon.cam1, 0xffffffff);
		gfar_write(&regs->rmon.cam2, 0xffffffff);
	}

1245 1246 1247
	/* Initialize ECNTRL */
	gfar_write(&regs->ecntrl, ECNTRL_INIT_SETTINGS);

1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271
	/* Set the extraction length and index */
	attrs = ATTRELI_EL(priv->rx_stash_size) |
		ATTRELI_EI(priv->rx_stash_index);

	gfar_write(&regs->attreli, attrs);

	/* Start with defaults, and add stashing
	 * depending on driver parameters
	 */
	attrs = ATTR_INIT_SETTINGS;

	if (priv->bd_stash_en)
		attrs |= ATTR_BDSTASH;

	if (priv->rx_stash_size != 0)
		attrs |= ATTR_BUFSTASH;

	gfar_write(&regs->attr, attrs);

	/* FIFO configs */
	gfar_write(&regs->fifo_tx_thr, DEFAULT_FIFO_TX_THR);
	gfar_write(&regs->fifo_tx_starve, DEFAULT_FIFO_TX_STARVE);
	gfar_write(&regs->fifo_tx_starve_shutoff, DEFAULT_FIFO_TX_STARVE_OFF);

1272 1273 1274 1275 1276
	/* Program the interrupt steering regs, only for MG devices */
	if (priv->num_grps > 1)
		gfar_write_isrg(priv);
}

1277
static void gfar_init_addr_hash_table(struct gfar_private *priv)
1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316
{
	struct gfar __iomem *regs = priv->gfargrp[0].regs;

	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_EXTENDED_HASH) {
		priv->extended_hash = 1;
		priv->hash_width = 9;

		priv->hash_regs[0] = &regs->igaddr0;
		priv->hash_regs[1] = &regs->igaddr1;
		priv->hash_regs[2] = &regs->igaddr2;
		priv->hash_regs[3] = &regs->igaddr3;
		priv->hash_regs[4] = &regs->igaddr4;
		priv->hash_regs[5] = &regs->igaddr5;
		priv->hash_regs[6] = &regs->igaddr6;
		priv->hash_regs[7] = &regs->igaddr7;
		priv->hash_regs[8] = &regs->gaddr0;
		priv->hash_regs[9] = &regs->gaddr1;
		priv->hash_regs[10] = &regs->gaddr2;
		priv->hash_regs[11] = &regs->gaddr3;
		priv->hash_regs[12] = &regs->gaddr4;
		priv->hash_regs[13] = &regs->gaddr5;
		priv->hash_regs[14] = &regs->gaddr6;
		priv->hash_regs[15] = &regs->gaddr7;

	} else {
		priv->extended_hash = 0;
		priv->hash_width = 8;

		priv->hash_regs[0] = &regs->gaddr0;
		priv->hash_regs[1] = &regs->gaddr1;
		priv->hash_regs[2] = &regs->gaddr2;
		priv->hash_regs[3] = &regs->gaddr3;
		priv->hash_regs[4] = &regs->gaddr4;
		priv->hash_regs[5] = &regs->gaddr5;
		priv->hash_regs[6] = &regs->gaddr6;
		priv->hash_regs[7] = &regs->gaddr7;
	}
}

1317
/* Set up the ethernet device structure, private data,
J
Jan Ceuleers 已提交
1318 1319
 * and anything else we need before we start
 */
1320
static int gfar_probe(struct platform_device *ofdev)
L
Linus Torvalds 已提交
1321 1322 1323
{
	struct net_device *dev = NULL;
	struct gfar_private *priv = NULL;
1324
	int err = 0, i;
L
Linus Torvalds 已提交
1325

1326
	err = gfar_of_init(ofdev, &dev);
L
Linus Torvalds 已提交
1327

1328 1329
	if (err)
		return err;
L
Linus Torvalds 已提交
1330 1331

	priv = netdev_priv(dev);
1332 1333
	priv->ndev = dev;
	priv->ofdev = ofdev;
1334
	priv->dev = &ofdev->dev;
1335
	SET_NETDEV_DEV(dev, &ofdev->dev);
L
Linus Torvalds 已提交
1336

1337
	spin_lock_init(&priv->bflock);
1338
	INIT_WORK(&priv->reset_task, gfar_reset_task);
L
Linus Torvalds 已提交
1339

1340
	platform_set_drvdata(ofdev, priv);
L
Linus Torvalds 已提交
1341

1342 1343
	gfar_detect_errata(priv);

L
Linus Torvalds 已提交
1344
	/* Set the dev->base_addr to the gfar reg region */
1345
	dev->base_addr = (unsigned long) priv->gfargrp[0].regs;
L
Linus Torvalds 已提交
1346 1347 1348 1349

	/* Fill in the dev structure */
	dev->watchdog_timeo = TX_TIMEOUT;
	dev->mtu = 1500;
1350
	dev->netdev_ops = &gfar_netdev_ops;
1351 1352
	dev->ethtool_ops = &gfar_ethtool_ops;

1353
	/* Register for napi ...We are registering NAPI for each grp */
1354 1355 1356 1357 1358 1359 1360
	for (i = 0; i < priv->num_grps; i++) {
		if (priv->poll_mode == GFAR_SQ_POLLING) {
			netif_napi_add(dev, &priv->gfargrp[i].napi_rx,
				       gfar_poll_rx_sq, GFAR_DEV_WEIGHT);
			netif_napi_add(dev, &priv->gfargrp[i].napi_tx,
				       gfar_poll_tx_sq, 2);
		} else {
1361 1362 1363 1364 1365 1366
			netif_napi_add(dev, &priv->gfargrp[i].napi_rx,
				       gfar_poll_rx, GFAR_DEV_WEIGHT);
			netif_napi_add(dev, &priv->gfargrp[i].napi_tx,
				       gfar_poll_tx, 2);
		}
	}
1367

1368
	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_CSUM) {
1369
		dev->hw_features = NETIF_F_IP_CSUM | NETIF_F_SG |
1370
				   NETIF_F_RXCSUM;
1371
		dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG |
1372
				 NETIF_F_RXCSUM | NETIF_F_HIGHDMA;
1373
	}
1374

J
Jiri Pirko 已提交
1375
	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_VLAN) {
1376 1377 1378
		dev->hw_features |= NETIF_F_HW_VLAN_CTAG_TX |
				    NETIF_F_HW_VLAN_CTAG_RX;
		dev->features |= NETIF_F_HW_VLAN_CTAG_RX;
J
Jiri Pirko 已提交
1379
	}
1380

1381
	gfar_init_addr_hash_table(priv);
1382

1383 1384 1385
	/* Insert receive time stamps into padding alignment bytes */
	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER)
		priv->padding = 8;
1386

1387
	if (dev->features & NETIF_F_IP_CSUM ||
1388
	    priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER)
1389
		dev->needed_headroom = GMAC_FCB_LEN;
L
Linus Torvalds 已提交
1390 1391 1392

	priv->rx_buffer_size = DEFAULT_RX_BUFFER_SIZE;

1393
	/* Initializing some of the rx/tx queue level parameters */
1394 1395 1396 1397 1398 1399
	for (i = 0; i < priv->num_tx_queues; i++) {
		priv->tx_queue[i]->tx_ring_size = DEFAULT_TX_RING_SIZE;
		priv->tx_queue[i]->num_txbdfree = DEFAULT_TX_RING_SIZE;
		priv->tx_queue[i]->txcoalescing = DEFAULT_TX_COALESCE;
		priv->tx_queue[i]->txic = DEFAULT_TXIC;
	}
1400

1401 1402 1403 1404 1405
	for (i = 0; i < priv->num_rx_queues; i++) {
		priv->rx_queue[i]->rx_ring_size = DEFAULT_RX_RING_SIZE;
		priv->rx_queue[i]->rxcoalescing = DEFAULT_RX_COALESCE;
		priv->rx_queue[i]->rxic = DEFAULT_RXIC;
	}
L
Linus Torvalds 已提交
1406

J
Jan Ceuleers 已提交
1407
	/* always enable rx filer */
S
Sebastian Poehn 已提交
1408
	priv->rx_filer_enable = 1;
1409 1410
	/* Enable most messages by default */
	priv->msg_enable = (NETIF_MSG_IFUP << 1 ) - 1;
1411 1412 1413
	/* use pritority h/w tx queue scheduling for single queue devices */
	if (priv->num_tx_queues == 1)
		priv->prio_sched_en = 1;
1414

1415 1416
	set_bit(GFAR_DOWN, &priv->state);

1417
	gfar_hw_init(priv);
1418

1419 1420 1421
	/* Carrier starts down, phylib will bring it up */
	netif_carrier_off(dev);

L
Linus Torvalds 已提交
1422 1423 1424
	err = register_netdev(dev);

	if (err) {
1425
		pr_err("%s: Cannot register net device, aborting\n", dev->name);
L
Linus Torvalds 已提交
1426 1427 1428
		goto register_fail;
	}

1429
	device_init_wakeup(&dev->dev,
1430 1431
			   priv->device_flags &
			   FSL_GIANFAR_DEV_HAS_MAGIC_PACKET);
1432

1433
	/* fill out IRQ number and name fields */
1434
	for (i = 0; i < priv->num_grps; i++) {
1435
		struct gfar_priv_grp *grp = &priv->gfargrp[i];
1436
		if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
1437
			sprintf(gfar_irq(grp, TX)->name, "%s%s%c%s",
1438
				dev->name, "_g", '0' + i, "_tx");
1439
			sprintf(gfar_irq(grp, RX)->name, "%s%s%c%s",
1440
				dev->name, "_g", '0' + i, "_rx");
1441
			sprintf(gfar_irq(grp, ER)->name, "%s%s%c%s",
1442
				dev->name, "_g", '0' + i, "_er");
1443
		} else
1444
			strcpy(gfar_irq(grp, TX)->name, dev->name);
1445
	}
1446

1447 1448 1449
	/* Initialize the filer table */
	gfar_init_filer_table(priv);

L
Linus Torvalds 已提交
1450
	/* Print out the device info */
1451
	netdev_info(dev, "mac: %pM\n", dev->dev_addr);
L
Linus Torvalds 已提交
1452

J
Jan Ceuleers 已提交
1453 1454 1455
	/* Even more device info helps when determining which kernel
	 * provided which set of benchmarks.
	 */
1456
	netdev_info(dev, "Running with NAPI enabled\n");
1457
	for (i = 0; i < priv->num_rx_queues; i++)
1458 1459
		netdev_info(dev, "RX BD ring size for Q[%d]: %d\n",
			    i, priv->rx_queue[i]->rx_ring_size);
1460
	for (i = 0; i < priv->num_tx_queues; i++)
1461 1462
		netdev_info(dev, "TX BD ring size for Q[%d]: %d\n",
			    i, priv->tx_queue[i]->tx_ring_size);
L
Linus Torvalds 已提交
1463 1464 1465 1466

	return 0;

register_fail:
1467
	unmap_group_regs(priv);
1468 1469
	gfar_free_rx_queues(priv);
	gfar_free_tx_queues(priv);
1470 1471
	of_node_put(priv->phy_node);
	of_node_put(priv->tbi_node);
1472
	free_gfar_dev(priv);
1473
	return err;
L
Linus Torvalds 已提交
1474 1475
}

1476
static int gfar_remove(struct platform_device *ofdev)
L
Linus Torvalds 已提交
1477
{
1478
	struct gfar_private *priv = platform_get_drvdata(ofdev);
L
Linus Torvalds 已提交
1479

1480 1481
	of_node_put(priv->phy_node);
	of_node_put(priv->tbi_node);
1482

D
David S. Miller 已提交
1483
	unregister_netdev(priv->ndev);
1484
	unmap_group_regs(priv);
1485 1486
	gfar_free_rx_queues(priv);
	gfar_free_tx_queues(priv);
1487
	free_gfar_dev(priv);
L
Linus Torvalds 已提交
1488 1489 1490 1491

	return 0;
}

1492
#ifdef CONFIG_PM
1493 1494

static int gfar_suspend(struct device *dev)
1495
{
1496 1497
	struct gfar_private *priv = dev_get_drvdata(dev);
	struct net_device *ndev = priv->ndev;
1498
	struct gfar __iomem *regs = priv->gfargrp[0].regs;
1499 1500 1501 1502
	unsigned long flags;
	u32 tempval;

	int magic_packet = priv->wol_en &&
1503 1504
			   (priv->device_flags &
			    FSL_GIANFAR_DEV_HAS_MAGIC_PACKET);
1505

1506
	netif_device_detach(ndev);
1507

1508
	if (netif_running(ndev)) {
1509 1510 1511

		local_irq_save(flags);
		lock_tx_qs(priv);
1512

1513
		gfar_halt_nodisable(priv);
1514 1515

		/* Disable Tx, and Rx if wake-on-LAN is disabled. */
1516
		tempval = gfar_read(&regs->maccfg1);
1517 1518 1519 1520 1521 1522

		tempval &= ~MACCFG1_TX_EN;

		if (!magic_packet)
			tempval &= ~MACCFG1_RX_EN;

1523
		gfar_write(&regs->maccfg1, tempval);
1524

1525 1526
		unlock_tx_qs(priv);
		local_irq_restore(flags);
1527

1528
		disable_napi(priv);
1529 1530 1531

		if (magic_packet) {
			/* Enable interrupt on Magic Packet */
1532
			gfar_write(&regs->imask, IMASK_MAG);
1533 1534

			/* Enable Magic Packet mode */
1535
			tempval = gfar_read(&regs->maccfg2);
1536
			tempval |= MACCFG2_MPEN;
1537
			gfar_write(&regs->maccfg2, tempval);
1538 1539 1540 1541 1542 1543 1544 1545
		} else {
			phy_stop(priv->phydev);
		}
	}

	return 0;
}

1546
static int gfar_resume(struct device *dev)
1547
{
1548 1549
	struct gfar_private *priv = dev_get_drvdata(dev);
	struct net_device *ndev = priv->ndev;
1550
	struct gfar __iomem *regs = priv->gfargrp[0].regs;
1551 1552 1553
	unsigned long flags;
	u32 tempval;
	int magic_packet = priv->wol_en &&
1554 1555
			   (priv->device_flags &
			    FSL_GIANFAR_DEV_HAS_MAGIC_PACKET);
1556

1557 1558
	if (!netif_running(ndev)) {
		netif_device_attach(ndev);
1559 1560 1561 1562 1563 1564 1565 1566 1567
		return 0;
	}

	if (!magic_packet && priv->phydev)
		phy_start(priv->phydev);

	/* Disable Magic Packet mode, in case something
	 * else woke us up.
	 */
1568 1569
	local_irq_save(flags);
	lock_tx_qs(priv);
1570

1571
	tempval = gfar_read(&regs->maccfg2);
1572
	tempval &= ~MACCFG2_MPEN;
1573
	gfar_write(&regs->maccfg2, tempval);
1574

1575
	gfar_start(priv);
1576

1577 1578
	unlock_tx_qs(priv);
	local_irq_restore(flags);
1579

1580 1581
	netif_device_attach(ndev);

1582
	enable_napi(priv);
1583 1584 1585 1586 1587 1588 1589 1590 1591

	return 0;
}

static int gfar_restore(struct device *dev)
{
	struct gfar_private *priv = dev_get_drvdata(dev);
	struct net_device *ndev = priv->ndev;

1592 1593 1594
	if (!netif_running(ndev)) {
		netif_device_attach(ndev);

1595
		return 0;
1596
	}
1597

1598 1599 1600 1601 1602
	if (gfar_init_bds(ndev)) {
		free_skb_resources(priv);
		return -ENOMEM;
	}

1603 1604 1605 1606
	gfar_mac_reset(priv);

	gfar_init_tx_rx_base(priv);

1607
	gfar_start(priv);
1608 1609 1610 1611 1612 1613 1614

	priv->oldlink = 0;
	priv->oldspeed = 0;
	priv->oldduplex = -1;

	if (priv->phydev)
		phy_start(priv->phydev);
1615

1616
	netif_device_attach(ndev);
1617
	enable_napi(priv);
1618 1619 1620

	return 0;
}
1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631

static struct dev_pm_ops gfar_pm_ops = {
	.suspend = gfar_suspend,
	.resume = gfar_resume,
	.freeze = gfar_suspend,
	.thaw = gfar_resume,
	.restore = gfar_restore,
};

#define GFAR_PM_OPS (&gfar_pm_ops)

1632
#else
1633 1634 1635

#define GFAR_PM_OPS NULL

1636
#endif
L
Linus Torvalds 已提交
1637

1638 1639 1640 1641 1642 1643
/* Reads the controller's registers to determine what interface
 * connects it to the PHY.
 */
static phy_interface_t gfar_get_interface(struct net_device *dev)
{
	struct gfar_private *priv = netdev_priv(dev);
1644
	struct gfar __iomem *regs = priv->gfargrp[0].regs;
1645 1646 1647
	u32 ecntrl;

	ecntrl = gfar_read(&regs->ecntrl);
1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659

	if (ecntrl & ECNTRL_SGMII_MODE)
		return PHY_INTERFACE_MODE_SGMII;

	if (ecntrl & ECNTRL_TBI_MODE) {
		if (ecntrl & ECNTRL_REDUCED_MODE)
			return PHY_INTERFACE_MODE_RTBI;
		else
			return PHY_INTERFACE_MODE_TBI;
	}

	if (ecntrl & ECNTRL_REDUCED_MODE) {
1660
		if (ecntrl & ECNTRL_REDUCED_MII_MODE) {
1661
			return PHY_INTERFACE_MODE_RMII;
1662
		}
A
Andy Fleming 已提交
1663
		else {
1664
			phy_interface_t interface = priv->interface;
A
Andy Fleming 已提交
1665

J
Jan Ceuleers 已提交
1666
			/* This isn't autodetected right now, so it must
A
Andy Fleming 已提交
1667 1668 1669 1670 1671
			 * be set by the device tree or platform code.
			 */
			if (interface == PHY_INTERFACE_MODE_RGMII_ID)
				return PHY_INTERFACE_MODE_RGMII_ID;

1672
			return PHY_INTERFACE_MODE_RGMII;
A
Andy Fleming 已提交
1673
		}
1674 1675
	}

1676
	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_GIGABIT)
1677 1678 1679 1680 1681 1682
		return PHY_INTERFACE_MODE_GMII;

	return PHY_INTERFACE_MODE_MII;
}


1683 1684
/* Initializes driver's PHY state, and attaches to the PHY.
 * Returns 0 on success.
L
Linus Torvalds 已提交
1685 1686 1687 1688
 */
static int init_phy(struct net_device *dev)
{
	struct gfar_private *priv = netdev_priv(dev);
1689
	uint gigabit_support =
1690
		priv->device_flags & FSL_GIANFAR_DEV_HAS_GIGABIT ?
1691
		GFAR_SUPPORTED_GBIT : 0;
1692
	phy_interface_t interface;
L
Linus Torvalds 已提交
1693 1694 1695 1696 1697

	priv->oldlink = 0;
	priv->oldspeed = 0;
	priv->oldduplex = -1;

1698 1699
	interface = gfar_get_interface(dev);

1700 1701 1702 1703 1704
	priv->phydev = of_phy_connect(dev, priv->phy_node, &adjust_link, 0,
				      interface);
	if (!priv->phydev) {
		dev_err(&dev->dev, "could not attach to PHY\n");
		return -ENODEV;
1705
	}
L
Linus Torvalds 已提交
1706

K
Kapil Juneja 已提交
1707 1708 1709
	if (interface == PHY_INTERFACE_MODE_SGMII)
		gfar_configure_serdes(dev);

1710
	/* Remove any features not supported by the controller */
1711 1712
	priv->phydev->supported &= (GFAR_SUPPORTED | gigabit_support);
	priv->phydev->advertising = priv->phydev->supported;
L
Linus Torvalds 已提交
1713

1714 1715 1716
	/* Add support for flow control, but don't advertise it by default */
	priv->phydev->supported |= (SUPPORTED_Pause | SUPPORTED_Asym_Pause);

L
Linus Torvalds 已提交
1717 1718 1719
	return 0;
}

J
Jan Ceuleers 已提交
1720
/* Initialize TBI PHY interface for communicating with the
1721 1722 1723 1724 1725 1726 1727
 * SERDES lynx PHY on the chip.  We communicate with this PHY
 * through the MDIO bus on each controller, treating it as a
 * "normal" PHY at the address found in the TBIPA register.  We assume
 * that the TBIPA register is valid.  Either the MDIO bus code will set
 * it to a value that doesn't conflict with other PHYs on the bus, or the
 * value doesn't matter, as there are no other PHYs on the bus.
 */
K
Kapil Juneja 已提交
1728 1729 1730
static void gfar_configure_serdes(struct net_device *dev)
{
	struct gfar_private *priv = netdev_priv(dev);
1731 1732 1733 1734 1735 1736 1737
	struct phy_device *tbiphy;

	if (!priv->tbi_node) {
		dev_warn(&dev->dev, "error: SGMII mode requires that the "
				    "device tree specify a tbi-handle\n");
		return;
	}
1738

1739 1740 1741
	tbiphy = of_phy_find_device(priv->tbi_node);
	if (!tbiphy) {
		dev_err(&dev->dev, "error: Could not get TBI device\n");
1742 1743
		return;
	}
K
Kapil Juneja 已提交
1744

J
Jan Ceuleers 已提交
1745
	/* If the link is already up, we must already be ok, and don't need to
1746 1747 1748 1749
	 * configure and reset the TBI<->SerDes link.  Maybe U-Boot configured
	 * everything for us?  Resetting it takes the link down and requires
	 * several seconds for it to come back.
	 */
1750
	if (phy_read(tbiphy, MII_BMSR) & BMSR_LSTATUS)
1751
		return;
K
Kapil Juneja 已提交
1752

1753
	/* Single clk mode, mii mode off(for serdes communication) */
1754
	phy_write(tbiphy, MII_TBICON, TBICON_CLK_SELECT);
K
Kapil Juneja 已提交
1755

1756
	phy_write(tbiphy, MII_ADVERTISE,
1757 1758
		  ADVERTISE_1000XFULL | ADVERTISE_1000XPAUSE |
		  ADVERTISE_1000XPSE_ASYM);
K
Kapil Juneja 已提交
1759

1760 1761 1762
	phy_write(tbiphy, MII_BMCR,
		  BMCR_ANENABLE | BMCR_ANRESTART | BMCR_FULLDPLX |
		  BMCR_SPEED1000);
K
Kapil Juneja 已提交
1763 1764
}

1765 1766 1767 1768
static int __gfar_is_rx_idle(struct gfar_private *priv)
{
	u32 res;

J
Jan Ceuleers 已提交
1769
	/* Normaly TSEC should not hang on GRS commands, so we should
1770 1771
	 * actually wait for IEVENT_GRSC flag.
	 */
1772
	if (!gfar_has_errata(priv, GFAR_ERRATA_A002))
1773 1774
		return 0;

J
Jan Ceuleers 已提交
1775
	/* Read the eTSEC register at offset 0xD1C. If bits 7-14 are
1776 1777 1778 1779 1780 1781 1782 1783 1784 1785
	 * the same as bits 23-30, the eTSEC Rx is assumed to be idle
	 * and the Rx can be safely reset.
	 */
	res = gfar_read((void __iomem *)priv->gfargrp[0].regs + 0xd1c);
	res &= 0x7f807f80;
	if ((res & 0xffff) == (res >> 16))
		return 1;

	return 0;
}
1786 1787

/* Halt the receive and transmit queues */
1788
static void gfar_halt_nodisable(struct gfar_private *priv)
L
Linus Torvalds 已提交
1789
{
1790
	struct gfar __iomem *regs = priv->gfargrp[0].regs;
L
Linus Torvalds 已提交
1791
	u32 tempval;
1792 1793
	unsigned int timeout;
	int stopped;
L
Linus Torvalds 已提交
1794

1795
	gfar_ints_disable(priv);
L
Linus Torvalds 已提交
1796

1797 1798 1799
	if (gfar_is_dma_stopped(priv))
		return;

L
Linus Torvalds 已提交
1800
	/* Stop the DMA, and wait for it to stop */
1801
	tempval = gfar_read(&regs->dmactrl);
1802 1803 1804 1805 1806 1807 1808 1809
	tempval |= (DMACTRL_GRS | DMACTRL_GTS);
	gfar_write(&regs->dmactrl, tempval);

retry:
	timeout = 1000;
	while (!(stopped = gfar_is_dma_stopped(priv)) && timeout) {
		cpu_relax();
		timeout--;
L
Linus Torvalds 已提交
1810
	}
1811 1812 1813 1814 1815 1816 1817

	if (!timeout)
		stopped = gfar_is_dma_stopped(priv);

	if (!stopped && !gfar_is_rx_dma_stopped(priv) &&
	    !__gfar_is_rx_idle(priv))
		goto retry;
1818 1819 1820
}

/* Halt the receive and transmit queues */
1821
void gfar_halt(struct gfar_private *priv)
1822
{
1823
	struct gfar __iomem *regs = priv->gfargrp[0].regs;
1824
	u32 tempval;
L
Linus Torvalds 已提交
1825

1826 1827 1828
	/* Dissable the Rx/Tx hw queues */
	gfar_write(&regs->rqueue, 0);
	gfar_write(&regs->tqueue, 0);
1829

1830 1831 1832 1833 1834
	mdelay(10);

	gfar_halt_nodisable(priv);

	/* Disable Rx/Tx DMA */
L
Linus Torvalds 已提交
1835 1836 1837
	tempval = gfar_read(&regs->maccfg1);
	tempval &= ~(MACCFG1_RX_EN | MACCFG1_TX_EN);
	gfar_write(&regs->maccfg1, tempval);
1838 1839 1840 1841 1842 1843
}

void stop_gfar(struct net_device *dev)
{
	struct gfar_private *priv = netdev_priv(dev);

1844
	netif_tx_stop_all_queues(dev);
1845

1846
	smp_mb__before_atomic();
1847
	set_bit(GFAR_DOWN, &priv->state);
1848
	smp_mb__after_atomic();
1849

1850
	disable_napi(priv);
1851

1852
	/* disable ints and gracefully shut down Rx/Tx DMA */
1853
	gfar_halt(priv);
L
Linus Torvalds 已提交
1854

1855
	phy_stop(priv->phydev);
L
Linus Torvalds 已提交
1856 1857 1858 1859

	free_skb_resources(priv);
}

1860
static void free_skb_tx_queue(struct gfar_priv_tx_q *tx_queue)
L
Linus Torvalds 已提交
1861 1862
{
	struct txbd8 *txbdp;
1863
	struct gfar_private *priv = netdev_priv(tx_queue->dev);
D
Dai Haruki 已提交
1864
	int i, j;
L
Linus Torvalds 已提交
1865

1866
	txbdp = tx_queue->tx_bd_base;
L
Linus Torvalds 已提交
1867

1868 1869
	for (i = 0; i < tx_queue->tx_ring_size; i++) {
		if (!tx_queue->tx_skbuff[i])
D
Dai Haruki 已提交
1870
			continue;
L
Linus Torvalds 已提交
1871

1872
		dma_unmap_single(priv->dev, txbdp->bufPtr,
1873
				 txbdp->length, DMA_TO_DEVICE);
D
Dai Haruki 已提交
1874
		txbdp->lstatus = 0;
1875
		for (j = 0; j < skb_shinfo(tx_queue->tx_skbuff[i])->nr_frags;
1876
		     j++) {
D
Dai Haruki 已提交
1877
			txbdp++;
1878
			dma_unmap_page(priv->dev, txbdp->bufPtr,
1879
				       txbdp->length, DMA_TO_DEVICE);
L
Linus Torvalds 已提交
1880
		}
1881
		txbdp++;
1882 1883
		dev_kfree_skb_any(tx_queue->tx_skbuff[i]);
		tx_queue->tx_skbuff[i] = NULL;
L
Linus Torvalds 已提交
1884
	}
1885
	kfree(tx_queue->tx_skbuff);
1886
	tx_queue->tx_skbuff = NULL;
1887
}
L
Linus Torvalds 已提交
1888

1889 1890 1891 1892 1893
static void free_skb_rx_queue(struct gfar_priv_rx_q *rx_queue)
{
	struct rxbd8 *rxbdp;
	struct gfar_private *priv = netdev_priv(rx_queue->dev);
	int i;
L
Linus Torvalds 已提交
1894

1895
	rxbdp = rx_queue->rx_bd_base;
L
Linus Torvalds 已提交
1896

1897 1898
	for (i = 0; i < rx_queue->rx_ring_size; i++) {
		if (rx_queue->rx_skbuff[i]) {
1899 1900
			dma_unmap_single(priv->dev, rxbdp->bufPtr,
					 priv->rx_buffer_size,
1901
					 DMA_FROM_DEVICE);
1902 1903
			dev_kfree_skb_any(rx_queue->rx_skbuff[i]);
			rx_queue->rx_skbuff[i] = NULL;
L
Linus Torvalds 已提交
1904
		}
1905 1906 1907
		rxbdp->lstatus = 0;
		rxbdp->bufPtr = 0;
		rxbdp++;
L
Linus Torvalds 已提交
1908
	}
1909
	kfree(rx_queue->rx_skbuff);
1910
	rx_queue->rx_skbuff = NULL;
1911
}
1912

1913
/* If there are any tx skbs or rx skbs still around, free them.
J
Jan Ceuleers 已提交
1914 1915
 * Then free tx_skbuff and rx_skbuff
 */
1916 1917 1918 1919 1920 1921 1922 1923
static void free_skb_resources(struct gfar_private *priv)
{
	struct gfar_priv_tx_q *tx_queue = NULL;
	struct gfar_priv_rx_q *rx_queue = NULL;
	int i;

	/* Go through all the buffer descriptors and free their data buffers */
	for (i = 0; i < priv->num_tx_queues; i++) {
1924
		struct netdev_queue *txq;
1925

1926
		tx_queue = priv->tx_queue[i];
1927
		txq = netdev_get_tx_queue(tx_queue->dev, tx_queue->qindex);
1928
		if (tx_queue->tx_skbuff)
1929
			free_skb_tx_queue(tx_queue);
1930
		netdev_tx_reset_queue(txq);
1931 1932 1933 1934
	}

	for (i = 0; i < priv->num_rx_queues; i++) {
		rx_queue = priv->rx_queue[i];
1935
		if (rx_queue->rx_skbuff)
1936 1937 1938
			free_skb_rx_queue(rx_queue);
	}

1939
	dma_free_coherent(priv->dev,
1940 1941 1942 1943
			  sizeof(struct txbd8) * priv->total_tx_ring_size +
			  sizeof(struct rxbd8) * priv->total_rx_ring_size,
			  priv->tx_queue[0]->tx_bd_base,
			  priv->tx_queue[0]->tx_bd_dma_base);
L
Linus Torvalds 已提交
1944 1945
}

1946
void gfar_start(struct gfar_private *priv)
1947
{
1948
	struct gfar __iomem *regs = priv->gfargrp[0].regs;
1949
	u32 tempval;
1950
	int i = 0;
1951

1952 1953 1954
	/* Enable Rx/Tx hw queues */
	gfar_write(&regs->rqueue, priv->rqueue);
	gfar_write(&regs->tqueue, priv->tqueue);
1955 1956

	/* Initialize DMACTRL to have WWR and WOP */
1957
	tempval = gfar_read(&regs->dmactrl);
1958
	tempval |= DMACTRL_INIT_SETTINGS;
1959
	gfar_write(&regs->dmactrl, tempval);
1960 1961

	/* Make sure we aren't stopped */
1962
	tempval = gfar_read(&regs->dmactrl);
1963
	tempval &= ~(DMACTRL_GRS | DMACTRL_GTS);
1964
	gfar_write(&regs->dmactrl, tempval);
1965

1966 1967 1968 1969 1970 1971
	for (i = 0; i < priv->num_grps; i++) {
		regs = priv->gfargrp[i].regs;
		/* Clear THLT/RHLT, so that the DMA starts polling now */
		gfar_write(&regs->tstat, priv->gfargrp[i].tstat);
		gfar_write(&regs->rstat, priv->gfargrp[i].rstat);
	}
1972

1973 1974 1975 1976 1977
	/* Enable Rx/Tx DMA */
	tempval = gfar_read(&regs->maccfg1);
	tempval |= (MACCFG1_RX_EN | MACCFG1_TX_EN);
	gfar_write(&regs->maccfg1, tempval);

1978 1979
	gfar_ints_enable(priv);

1980
	priv->ndev->trans_start = jiffies; /* prevent tx timeout */
1981 1982
}

1983 1984 1985 1986 1987 1988 1989
static void free_grp_irqs(struct gfar_priv_grp *grp)
{
	free_irq(gfar_irq(grp, TX)->irq, grp);
	free_irq(gfar_irq(grp, RX)->irq, grp);
	free_irq(gfar_irq(grp, ER)->irq, grp);
}

1990 1991 1992 1993 1994
static int register_grp_irqs(struct gfar_priv_grp *grp)
{
	struct gfar_private *priv = grp->priv;
	struct net_device *dev = priv->ndev;
	int err;
L
Linus Torvalds 已提交
1995 1996

	/* If the device has multiple interrupts, register for
J
Jan Ceuleers 已提交
1997 1998
	 * them.  Otherwise, only register for the one
	 */
1999
	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
2000
		/* Install our interrupt handlers for Error,
J
Jan Ceuleers 已提交
2001 2002
		 * Transmit, and Receive
		 */
2003 2004 2005
		err = request_irq(gfar_irq(grp, ER)->irq, gfar_error, 0,
				  gfar_irq(grp, ER)->name, grp);
		if (err < 0) {
2006
			netif_err(priv, intr, dev, "Can't get IRQ %d\n",
2007
				  gfar_irq(grp, ER)->irq);
2008

2009
			goto err_irq_fail;
L
Linus Torvalds 已提交
2010
		}
2011 2012 2013
		err = request_irq(gfar_irq(grp, TX)->irq, gfar_transmit, 0,
				  gfar_irq(grp, TX)->name, grp);
		if (err < 0) {
2014
			netif_err(priv, intr, dev, "Can't get IRQ %d\n",
2015
				  gfar_irq(grp, TX)->irq);
L
Linus Torvalds 已提交
2016 2017
			goto tx_irq_fail;
		}
2018 2019 2020
		err = request_irq(gfar_irq(grp, RX)->irq, gfar_receive, 0,
				  gfar_irq(grp, RX)->name, grp);
		if (err < 0) {
2021
			netif_err(priv, intr, dev, "Can't get IRQ %d\n",
2022
				  gfar_irq(grp, RX)->irq);
L
Linus Torvalds 已提交
2023 2024 2025
			goto rx_irq_fail;
		}
	} else {
2026 2027 2028
		err = request_irq(gfar_irq(grp, TX)->irq, gfar_interrupt, 0,
				  gfar_irq(grp, TX)->name, grp);
		if (err < 0) {
2029
			netif_err(priv, intr, dev, "Can't get IRQ %d\n",
2030
				  gfar_irq(grp, TX)->irq);
L
Linus Torvalds 已提交
2031 2032 2033 2034
			goto err_irq_fail;
		}
	}

2035 2036 2037
	return 0;

rx_irq_fail:
2038
	free_irq(gfar_irq(grp, TX)->irq, grp);
2039
tx_irq_fail:
2040
	free_irq(gfar_irq(grp, ER)->irq, grp);
2041 2042 2043 2044 2045
err_irq_fail:
	return err;

}

2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076
static void gfar_free_irq(struct gfar_private *priv)
{
	int i;

	/* Free the IRQs */
	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
		for (i = 0; i < priv->num_grps; i++)
			free_grp_irqs(&priv->gfargrp[i]);
	} else {
		for (i = 0; i < priv->num_grps; i++)
			free_irq(gfar_irq(&priv->gfargrp[i], TX)->irq,
				 &priv->gfargrp[i]);
	}
}

static int gfar_request_irq(struct gfar_private *priv)
{
	int err, i, j;

	for (i = 0; i < priv->num_grps; i++) {
		err = register_grp_irqs(&priv->gfargrp[i]);
		if (err) {
			for (j = 0; j < i; j++)
				free_grp_irqs(&priv->gfargrp[j]);
			return err;
		}
	}

	return 0;
}

2077 2078 2079 2080
/* Bring the controller up and running */
int startup_gfar(struct net_device *ndev)
{
	struct gfar_private *priv = netdev_priv(ndev);
2081
	int err;
2082

2083
	gfar_mac_reset(priv);
2084 2085 2086 2087 2088

	err = gfar_alloc_skb_resources(ndev);
	if (err)
		return err;

2089
	gfar_init_tx_rx_base(priv);
2090

2091
	smp_mb__before_atomic();
2092
	clear_bit(GFAR_DOWN, &priv->state);
2093
	smp_mb__after_atomic();
2094 2095

	/* Start Rx/Tx DMA and enable the interrupts */
2096
	gfar_start(priv);
L
Linus Torvalds 已提交
2097

2098 2099
	phy_start(priv->phydev);

2100 2101 2102 2103
	enable_napi(priv);

	netif_tx_wake_all_queues(ndev);

L
Linus Torvalds 已提交
2104 2105 2106
	return 0;
}

J
Jan Ceuleers 已提交
2107 2108 2109
/* Called when something needs to use the ethernet device
 * Returns 0 for success.
 */
L
Linus Torvalds 已提交
2110 2111
static int gfar_enet_open(struct net_device *dev)
{
2112
	struct gfar_private *priv = netdev_priv(dev);
L
Linus Torvalds 已提交
2113 2114 2115
	int err;

	err = init_phy(dev);
2116
	if (err)
L
Linus Torvalds 已提交
2117 2118
		return err;

2119 2120 2121 2122
	err = gfar_request_irq(priv);
	if (err)
		return err;

L
Linus Torvalds 已提交
2123
	err = startup_gfar(dev);
2124
	if (err)
2125
		return err;
L
Linus Torvalds 已提交
2126

2127 2128
	device_set_wakeup_enable(&dev->dev, priv->wol_en);

L
Linus Torvalds 已提交
2129 2130 2131
	return err;
}

2132
static inline struct txfcb *gfar_add_fcb(struct sk_buff *skb)
2133
{
2134
	struct txfcb *fcb = (struct txfcb *)skb_push(skb, GMAC_FCB_LEN);
2135 2136

	memset(fcb, 0, GMAC_FCB_LEN);
2137 2138 2139 2140

	return fcb;
}

2141
static inline void gfar_tx_checksum(struct sk_buff *skb, struct txfcb *fcb,
2142
				    int fcb_length)
2143 2144 2145 2146 2147
{
	/* If we're here, it's a IP packet with a TCP or UDP
	 * payload.  We set it to checksum, using a pseudo-header
	 * we provide
	 */
2148
	u8 flags = TXFCB_DEFAULT;
2149

J
Jan Ceuleers 已提交
2150 2151 2152
	/* Tell the controller what the protocol is
	 * And provide the already calculated phcs
	 */
2153
	if (ip_hdr(skb)->protocol == IPPROTO_UDP) {
2154
		flags |= TXFCB_UDP;
2155
		fcb->phcs = udp_hdr(skb)->check;
2156
	} else
2157
		fcb->phcs = tcp_hdr(skb)->check;
2158 2159 2160 2161

	/* l3os is the distance between the start of the
	 * frame (skb->data) and the start of the IP hdr.
	 * l4os is the distance between the start of the
J
Jan Ceuleers 已提交
2162 2163
	 * l3 hdr and the l4 hdr
	 */
2164
	fcb->l3os = (u16)(skb_network_offset(skb) - fcb_length);
2165
	fcb->l4os = skb_network_header_len(skb);
2166

2167
	fcb->flags = flags;
2168 2169
}

2170
void inline gfar_tx_vlan(struct sk_buff *skb, struct txfcb *fcb)
2171
{
2172
	fcb->flags |= TXFCB_VLN;
2173 2174 2175
	fcb->vlctl = vlan_tx_tag_get(skb);
}

D
Dai Haruki 已提交
2176
static inline struct txbd8 *skip_txbd(struct txbd8 *bdp, int stride,
2177
				      struct txbd8 *base, int ring_size)
D
Dai Haruki 已提交
2178 2179 2180 2181 2182 2183 2184
{
	struct txbd8 *new_bd = bdp + stride;

	return (new_bd >= (base + ring_size)) ? (new_bd - ring_size) : new_bd;
}

static inline struct txbd8 *next_txbd(struct txbd8 *bdp, struct txbd8 *base,
2185
				      int ring_size)
D
Dai Haruki 已提交
2186 2187 2188 2189
{
	return skip_txbd(bdp, 1, base, ring_size);
}

2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207
/* eTSEC12: csum generation not supported for some fcb offsets */
static inline bool gfar_csum_errata_12(struct gfar_private *priv,
				       unsigned long fcb_addr)
{
	return (gfar_has_errata(priv, GFAR_ERRATA_12) &&
	       (fcb_addr % 0x20) > 0x18);
}

/* eTSEC76: csum generation for frames larger than 2500 may
 * cause excess delays before start of transmission
 */
static inline bool gfar_csum_errata_76(struct gfar_private *priv,
				       unsigned int len)
{
	return (gfar_has_errata(priv, GFAR_ERRATA_76) &&
	       (len > 2500));
}

J
Jan Ceuleers 已提交
2208 2209 2210
/* This is called by the kernel when a frame is ready for transmission.
 * It is pointed to by the dev->hard_start_xmit function pointer
 */
L
Linus Torvalds 已提交
2211 2212 2213
static int gfar_start_xmit(struct sk_buff *skb, struct net_device *dev)
{
	struct gfar_private *priv = netdev_priv(dev);
2214
	struct gfar_priv_tx_q *tx_queue = NULL;
2215
	struct netdev_queue *txq;
2216
	struct gfar __iomem *regs = NULL;
2217
	struct txfcb *fcb = NULL;
2218
	struct txbd8 *txbdp, *txbdp_start, *base, *txbdp_tstamp = NULL;
2219
	u32 lstatus;
2220 2221
	int i, rq = 0;
	int do_tstamp, do_csum, do_vlan;
D
Dai Haruki 已提交
2222
	u32 bufaddr;
A
Andy Fleming 已提交
2223
	unsigned long flags;
2224
	unsigned int nr_frags, nr_txbds, bytes_sent, fcb_len = 0;
2225 2226 2227 2228

	rq = skb->queue_mapping;
	tx_queue = priv->tx_queue[rq];
	txq = netdev_get_tx_queue(dev, rq);
2229
	base = tx_queue->tx_bd_base;
2230
	regs = tx_queue->grp->regs;
2231

2232 2233 2234 2235 2236 2237 2238 2239
	do_csum = (CHECKSUM_PARTIAL == skb->ip_summed);
	do_vlan = vlan_tx_tag_present(skb);
	do_tstamp = (skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
		    priv->hwts_tx_en;

	if (do_csum || do_vlan)
		fcb_len = GMAC_FCB_LEN;

2240
	/* check if time stamp should be generated */
2241 2242
	if (unlikely(do_tstamp))
		fcb_len = GMAC_FCB_LEN + GMAC_TXPAL_LEN;
D
Dai Haruki 已提交
2243

2244
	/* make space for additional header when fcb is needed */
2245
	if (fcb_len && unlikely(skb_headroom(skb) < fcb_len)) {
2246 2247
		struct sk_buff *skb_new;

2248
		skb_new = skb_realloc_headroom(skb, fcb_len);
2249 2250
		if (!skb_new) {
			dev->stats.tx_errors++;
2251
			dev_kfree_skb_any(skb);
2252 2253
			return NETDEV_TX_OK;
		}
2254

2255 2256
		if (skb->sk)
			skb_set_owner_w(skb_new, skb->sk);
2257
		dev_consume_skb_any(skb);
2258 2259 2260
		skb = skb_new;
	}

D
Dai Haruki 已提交
2261 2262 2263
	/* total number of fragments in the SKB */
	nr_frags = skb_shinfo(skb)->nr_frags;

2264 2265 2266 2267 2268 2269
	/* calculate the required number of TxBDs for this skb */
	if (unlikely(do_tstamp))
		nr_txbds = nr_frags + 2;
	else
		nr_txbds = nr_frags + 1;

D
Dai Haruki 已提交
2270
	/* check if there is space to queue this packet */
2271
	if (nr_txbds > tx_queue->num_txbdfree) {
D
Dai Haruki 已提交
2272
		/* no space, stop the queue */
2273
		netif_tx_stop_queue(txq);
D
Dai Haruki 已提交
2274 2275 2276
		dev->stats.tx_fifo_errors++;
		return NETDEV_TX_BUSY;
	}
L
Linus Torvalds 已提交
2277 2278

	/* Update transmit stats */
2279 2280 2281 2282
	bytes_sent = skb->len;
	tx_queue->stats.tx_bytes += bytes_sent;
	/* keep Tx bytes on wire for BQL accounting */
	GFAR_CB(skb)->bytes_sent = bytes_sent;
E
Eric Dumazet 已提交
2283
	tx_queue->stats.tx_packets++;
L
Linus Torvalds 已提交
2284

2285
	txbdp = txbdp_start = tx_queue->cur_tx;
2286 2287 2288 2289 2290
	lstatus = txbdp->lstatus;

	/* Time stamp insertion requires one additional TxBD */
	if (unlikely(do_tstamp))
		txbdp_tstamp = txbdp = next_txbd(txbdp, base,
2291
						 tx_queue->tx_ring_size);
L
Linus Torvalds 已提交
2292

D
Dai Haruki 已提交
2293
	if (nr_frags == 0) {
2294 2295
		if (unlikely(do_tstamp))
			txbdp_tstamp->lstatus |= BD_LFLAG(TXBD_LAST |
2296
							  TXBD_INTERRUPT);
2297 2298
		else
			lstatus |= BD_LFLAG(TXBD_LAST | TXBD_INTERRUPT);
D
Dai Haruki 已提交
2299 2300 2301
	} else {
		/* Place the fragment addresses and lengths into the TxBDs */
		for (i = 0; i < nr_frags; i++) {
2302
			unsigned int frag_len;
D
Dai Haruki 已提交
2303
			/* Point at the next BD, wrapping as needed */
2304
			txbdp = next_txbd(txbdp, base, tx_queue->tx_ring_size);
D
Dai Haruki 已提交
2305

2306
			frag_len = skb_shinfo(skb)->frags[i].size;
D
Dai Haruki 已提交
2307

2308
			lstatus = txbdp->lstatus | frag_len |
2309
				  BD_LFLAG(TXBD_READY);
D
Dai Haruki 已提交
2310 2311 2312 2313

			/* Handle the last BD specially */
			if (i == nr_frags - 1)
				lstatus |= BD_LFLAG(TXBD_LAST | TXBD_INTERRUPT);
L
Linus Torvalds 已提交
2314

2315
			bufaddr = skb_frag_dma_map(priv->dev,
2316 2317
						   &skb_shinfo(skb)->frags[i],
						   0,
2318
						   frag_len,
2319
						   DMA_TO_DEVICE);
2320 2321
			if (unlikely(dma_mapping_error(priv->dev, bufaddr)))
				goto dma_map_err;
D
Dai Haruki 已提交
2322 2323 2324 2325 2326 2327 2328 2329

			/* set the TxBD length and buffer pointer */
			txbdp->bufPtr = bufaddr;
			txbdp->lstatus = lstatus;
		}

		lstatus = txbdp_start->lstatus;
	}
L
Linus Torvalds 已提交
2330

2331 2332 2333 2334 2335 2336
	/* Add TxPAL between FCB and frame if required */
	if (unlikely(do_tstamp)) {
		skb_push(skb, GMAC_TXPAL_LEN);
		memset(skb->data, 0, GMAC_TXPAL_LEN);
	}

2337 2338
	/* Add TxFCB if required */
	if (fcb_len) {
2339
		fcb = gfar_add_fcb(skb);
2340
		lstatus |= BD_LFLAG(TXBD_TOE);
2341 2342 2343 2344 2345
	}

	/* Set up checksumming */
	if (do_csum) {
		gfar_tx_checksum(skb, fcb, fcb_len);
2346 2347 2348

		if (unlikely(gfar_csum_errata_12(priv, (unsigned long)fcb)) ||
		    unlikely(gfar_csum_errata_76(priv, skb->len))) {
2349 2350
			__skb_pull(skb, GMAC_FCB_LEN);
			skb_checksum_help(skb);
2351 2352 2353 2354 2355 2356 2357 2358
			if (do_vlan || do_tstamp) {
				/* put back a new fcb for vlan/tstamp TOE */
				fcb = gfar_add_fcb(skb);
			} else {
				/* Tx TOE not used */
				lstatus &= ~(BD_LFLAG(TXBD_TOE));
				fcb = NULL;
			}
2359
		}
2360 2361
	}

2362
	if (do_vlan)
2363
		gfar_tx_vlan(skb, fcb);
2364

2365 2366
	/* Setup tx hardware time stamping if requested */
	if (unlikely(do_tstamp)) {
2367
		skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
2368 2369 2370
		fcb->ptp = 1;
	}

2371 2372 2373 2374 2375 2376
	bufaddr = dma_map_single(priv->dev, skb->data, skb_headlen(skb),
				 DMA_TO_DEVICE);
	if (unlikely(dma_mapping_error(priv->dev, bufaddr)))
		goto dma_map_err;

	txbdp_start->bufPtr = bufaddr;
L
Linus Torvalds 已提交
2377

J
Jan Ceuleers 已提交
2378
	/* If time stamping is requested one additional TxBD must be set up. The
2379 2380 2381 2382 2383
	 * first TxBD points to the FCB and must have a data length of
	 * GMAC_FCB_LEN. The second TxBD points to the actual frame data with
	 * the full frame length.
	 */
	if (unlikely(do_tstamp)) {
2384
		txbdp_tstamp->bufPtr = txbdp_start->bufPtr + fcb_len;
2385
		txbdp_tstamp->lstatus |= BD_LFLAG(TXBD_READY) |
2386
					 (skb_headlen(skb) - fcb_len);
2387 2388 2389 2390
		lstatus |= BD_LFLAG(TXBD_CRC | TXBD_READY) | GMAC_FCB_LEN;
	} else {
		lstatus |= BD_LFLAG(TXBD_CRC | TXBD_READY) | skb_headlen(skb);
	}
L
Linus Torvalds 已提交
2391

2392
	netdev_tx_sent_queue(txq, bytes_sent);
2393

J
Jan Ceuleers 已提交
2394
	/* We can work in parallel with gfar_clean_tx_ring(), except
A
Anton Vorontsov 已提交
2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406
	 * when modifying num_txbdfree. Note that we didn't grab the lock
	 * when we were reading the num_txbdfree and checking for available
	 * space, that's because outside of this function it can only grow,
	 * and once we've got needed space, it cannot suddenly disappear.
	 *
	 * The lock also protects us from gfar_error(), which can modify
	 * regs->tstat and thus retrigger the transfers, which is why we
	 * also must grab the lock before setting ready bit for the first
	 * to be transmitted BD.
	 */
	spin_lock_irqsave(&tx_queue->txlock, flags);

2407
	gfar_wmb();
2408

D
Dai Haruki 已提交
2409 2410
	txbdp_start->lstatus = lstatus;

2411
	gfar_wmb(); /* force lstatus write before tx_skbuff */
2412 2413 2414

	tx_queue->tx_skbuff[tx_queue->skb_curtx] = skb;

D
Dai Haruki 已提交
2415
	/* Update the current skb pointer to the next entry we will use
J
Jan Ceuleers 已提交
2416 2417
	 * (wrapping if necessary)
	 */
2418
	tx_queue->skb_curtx = (tx_queue->skb_curtx + 1) &
2419
			      TX_RING_MOD_MASK(tx_queue->tx_ring_size);
D
Dai Haruki 已提交
2420

2421
	tx_queue->cur_tx = next_txbd(txbdp, base, tx_queue->tx_ring_size);
D
Dai Haruki 已提交
2422 2423

	/* reduce TxBD free count */
2424
	tx_queue->num_txbdfree -= (nr_txbds);
L
Linus Torvalds 已提交
2425 2426

	/* If the next BD still needs to be cleaned up, then the bds
J
Jan Ceuleers 已提交
2427 2428
	 * are full.  We need to tell the kernel to stop sending us stuff.
	 */
2429
	if (!tx_queue->num_txbdfree) {
2430
		netif_tx_stop_queue(txq);
L
Linus Torvalds 已提交
2431

2432
		dev->stats.tx_fifo_errors++;
L
Linus Torvalds 已提交
2433 2434 2435
	}

	/* Tell the DMA to go go go */
2436
	gfar_write(&regs->tstat, TSTAT_CLEAR_THALT >> tx_queue->qindex);
L
Linus Torvalds 已提交
2437 2438

	/* Unlock priv */
2439
	spin_unlock_irqrestore(&tx_queue->txlock, flags);
L
Linus Torvalds 已提交
2440

2441
	return NETDEV_TX_OK;
2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460

dma_map_err:
	txbdp = next_txbd(txbdp_start, base, tx_queue->tx_ring_size);
	if (do_tstamp)
		txbdp = next_txbd(txbdp, base, tx_queue->tx_ring_size);
	for (i = 0; i < nr_frags; i++) {
		lstatus = txbdp->lstatus;
		if (!(lstatus & BD_LFLAG(TXBD_READY)))
			break;

		txbdp->lstatus = lstatus & ~BD_LFLAG(TXBD_READY);
		bufaddr = txbdp->bufPtr;
		dma_unmap_page(priv->dev, bufaddr, txbdp->length,
			       DMA_TO_DEVICE);
		txbdp = next_txbd(txbdp, base, tx_queue->tx_ring_size);
	}
	gfar_wmb();
	dev_kfree_skb_any(skb);
	return NETDEV_TX_OK;
L
Linus Torvalds 已提交
2461 2462 2463 2464 2465 2466
}

/* Stops the kernel queue, and halts the controller */
static int gfar_close(struct net_device *dev)
{
	struct gfar_private *priv = netdev_priv(dev);
2467

2468
	cancel_work_sync(&priv->reset_task);
L
Linus Torvalds 已提交
2469 2470
	stop_gfar(dev);

2471 2472 2473
	/* Disconnect from the PHY */
	phy_disconnect(priv->phydev);
	priv->phydev = NULL;
L
Linus Torvalds 已提交
2474

2475 2476
	gfar_free_irq(priv);

L
Linus Torvalds 已提交
2477 2478 2479 2480
	return 0;
}

/* Changes the mac address if the controller is not running. */
2481
static int gfar_set_mac_address(struct net_device *dev)
L
Linus Torvalds 已提交
2482
{
2483
	gfar_set_mac_for_addr(dev, 0, dev->dev_addr);
L
Linus Torvalds 已提交
2484 2485 2486 2487 2488 2489 2490

	return 0;
}

static int gfar_change_mtu(struct net_device *dev, int new_mtu)
{
	struct gfar_private *priv = netdev_priv(dev);
2491 2492
	int frame_size = new_mtu + ETH_HLEN;

L
Linus Torvalds 已提交
2493
	if ((frame_size < 64) || (frame_size > JUMBO_FRAME_SIZE)) {
2494
		netif_err(priv, drv, dev, "Invalid MTU setting\n");
L
Linus Torvalds 已提交
2495 2496 2497
		return -EINVAL;
	}

2498 2499 2500
	while (test_and_set_bit_lock(GFAR_RESETTING, &priv->state))
		cpu_relax();

2501
	if (dev->flags & IFF_UP)
L
Linus Torvalds 已提交
2502 2503 2504 2505
		stop_gfar(dev);

	dev->mtu = new_mtu;

2506
	if (dev->flags & IFF_UP)
L
Linus Torvalds 已提交
2507 2508
		startup_gfar(dev);

2509 2510
	clear_bit_unlock(GFAR_RESETTING, &priv->state);

L
Linus Torvalds 已提交
2511 2512 2513
	return 0;
}

2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526
void reset_gfar(struct net_device *ndev)
{
	struct gfar_private *priv = netdev_priv(ndev);

	while (test_and_set_bit_lock(GFAR_RESETTING, &priv->state))
		cpu_relax();

	stop_gfar(ndev);
	startup_gfar(ndev);

	clear_bit_unlock(GFAR_RESETTING, &priv->state);
}

2527
/* gfar_reset_task gets scheduled when a packet has not been
L
Linus Torvalds 已提交
2528 2529
 * transmitted after a set amount of time.
 * For now, assume that clearing out all the structures, and
2530 2531 2532
 * starting over will fix the problem.
 */
static void gfar_reset_task(struct work_struct *work)
L
Linus Torvalds 已提交
2533
{
2534
	struct gfar_private *priv = container_of(work, struct gfar_private,
2535
						 reset_task);
2536
	reset_gfar(priv->ndev);
L
Linus Torvalds 已提交
2537 2538
}

2539 2540 2541 2542 2543 2544 2545 2546
static void gfar_timeout(struct net_device *dev)
{
	struct gfar_private *priv = netdev_priv(dev);

	dev->stats.tx_errors++;
	schedule_work(&priv->reset_task);
}

E
Eran Liberty 已提交
2547 2548 2549 2550 2551 2552
static void gfar_align_skb(struct sk_buff *skb)
{
	/* We need the data buffer to be aligned properly.  We will reserve
	 * as many bytes as needed to align the data properly
	 */
	skb_reserve(skb, RXBUF_ALIGNMENT -
2553
		    (((unsigned long) skb->data) & (RXBUF_ALIGNMENT - 1)));
E
Eran Liberty 已提交
2554 2555
}

L
Linus Torvalds 已提交
2556
/* Interrupt Handler for Transmit complete */
C
Claudiu Manoil 已提交
2557
static void gfar_clean_tx_ring(struct gfar_priv_tx_q *tx_queue)
L
Linus Torvalds 已提交
2558
{
2559
	struct net_device *dev = tx_queue->dev;
2560
	struct netdev_queue *txq;
D
Dai Haruki 已提交
2561
	struct gfar_private *priv = netdev_priv(dev);
2562
	struct txbd8 *bdp, *next = NULL;
D
Dai Haruki 已提交
2563
	struct txbd8 *lbdp = NULL;
2564
	struct txbd8 *base = tx_queue->tx_bd_base;
D
Dai Haruki 已提交
2565 2566
	struct sk_buff *skb;
	int skb_dirtytx;
2567
	int tx_ring_size = tx_queue->tx_ring_size;
2568
	int frags = 0, nr_txbds = 0;
D
Dai Haruki 已提交
2569
	int i;
D
Dai Haruki 已提交
2570
	int howmany = 0;
2571 2572
	int tqi = tx_queue->qindex;
	unsigned int bytes_sent = 0;
D
Dai Haruki 已提交
2573
	u32 lstatus;
2574
	size_t buflen;
L
Linus Torvalds 已提交
2575

2576
	txq = netdev_get_tx_queue(dev, tqi);
2577 2578
	bdp = tx_queue->dirty_tx;
	skb_dirtytx = tx_queue->skb_dirtytx;
L
Linus Torvalds 已提交
2579

2580
	while ((skb = tx_queue->tx_skbuff[skb_dirtytx])) {
A
Anton Vorontsov 已提交
2581 2582
		unsigned long flags;

D
Dai Haruki 已提交
2583
		frags = skb_shinfo(skb)->nr_frags;
2584

J
Jan Ceuleers 已提交
2585
		/* When time stamping, one additional TxBD must be freed.
2586 2587
		 * Also, we need to dma_unmap_single() the TxPAL.
		 */
2588
		if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS))
2589 2590 2591 2592 2593
			nr_txbds = frags + 2;
		else
			nr_txbds = frags + 1;

		lbdp = skip_txbd(bdp, nr_txbds - 1, base, tx_ring_size);
L
Linus Torvalds 已提交
2594

D
Dai Haruki 已提交
2595
		lstatus = lbdp->lstatus;
L
Linus Torvalds 已提交
2596

D
Dai Haruki 已提交
2597 2598
		/* Only clean completed frames */
		if ((lstatus & BD_LFLAG(TXBD_READY)) &&
2599
		    (lstatus & BD_LENGTH_MASK))
D
Dai Haruki 已提交
2600 2601
			break;

2602
		if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)) {
2603
			next = next_txbd(bdp, base, tx_ring_size);
2604
			buflen = next->length + GMAC_FCB_LEN + GMAC_TXPAL_LEN;
2605 2606 2607
		} else
			buflen = bdp->length;

2608
		dma_unmap_single(priv->dev, bdp->bufPtr,
2609
				 buflen, DMA_TO_DEVICE);
2610

2611
		if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)) {
2612 2613
			struct skb_shared_hwtstamps shhwtstamps;
			u64 *ns = (u64*) (((u32)skb->data + 0x10) & ~0x7);
2614

2615 2616
			memset(&shhwtstamps, 0, sizeof(shhwtstamps));
			shhwtstamps.hwtstamp = ns_to_ktime(*ns);
2617
			skb_pull(skb, GMAC_FCB_LEN + GMAC_TXPAL_LEN);
2618 2619 2620 2621
			skb_tstamp_tx(skb, &shhwtstamps);
			bdp->lstatus &= BD_LFLAG(TXBD_WRAP);
			bdp = next;
		}
A
Andy Fleming 已提交
2622

D
Dai Haruki 已提交
2623 2624
		bdp->lstatus &= BD_LFLAG(TXBD_WRAP);
		bdp = next_txbd(bdp, base, tx_ring_size);
D
Dai Haruki 已提交
2625

D
Dai Haruki 已提交
2626
		for (i = 0; i < frags; i++) {
2627
			dma_unmap_page(priv->dev, bdp->bufPtr,
2628
				       bdp->length, DMA_TO_DEVICE);
D
Dai Haruki 已提交
2629 2630 2631
			bdp->lstatus &= BD_LFLAG(TXBD_WRAP);
			bdp = next_txbd(bdp, base, tx_ring_size);
		}
L
Linus Torvalds 已提交
2632

2633
		bytes_sent += GFAR_CB(skb)->bytes_sent;
2634

E
Eric Dumazet 已提交
2635
		dev_kfree_skb_any(skb);
2636

2637
		tx_queue->tx_skbuff[skb_dirtytx] = NULL;
D
Dai Haruki 已提交
2638

D
Dai Haruki 已提交
2639
		skb_dirtytx = (skb_dirtytx + 1) &
2640
			      TX_RING_MOD_MASK(tx_ring_size);
D
Dai Haruki 已提交
2641 2642

		howmany++;
A
Anton Vorontsov 已提交
2643
		spin_lock_irqsave(&tx_queue->txlock, flags);
2644
		tx_queue->num_txbdfree += nr_txbds;
A
Anton Vorontsov 已提交
2645
		spin_unlock_irqrestore(&tx_queue->txlock, flags);
D
Dai Haruki 已提交
2646
	}
L
Linus Torvalds 已提交
2647

D
Dai Haruki 已提交
2648
	/* If we freed a buffer, we can restart transmission, if necessary */
2649 2650 2651 2652
	if (tx_queue->num_txbdfree &&
	    netif_tx_queue_stopped(txq) &&
	    !(test_bit(GFAR_DOWN, &priv->state)))
		netif_wake_subqueue(priv->ndev, tqi);
L
Linus Torvalds 已提交
2653

D
Dai Haruki 已提交
2654
	/* Update dirty indicators */
2655 2656
	tx_queue->skb_dirtytx = skb_dirtytx;
	tx_queue->dirty_tx = bdp;
L
Linus Torvalds 已提交
2657

2658
	netdev_tx_completed_queue(txq, howmany, bytes_sent);
D
Dai Haruki 已提交
2659 2660
}

2661
static struct sk_buff *gfar_alloc_skb(struct net_device *dev)
L
Linus Torvalds 已提交
2662 2663
{
	struct gfar_private *priv = netdev_priv(dev);
E
Eric Dumazet 已提交
2664
	struct sk_buff *skb;
L
Linus Torvalds 已提交
2665

E
Eran Liberty 已提交
2666
	skb = netdev_alloc_skb(dev, priv->rx_buffer_size + RXBUF_ALIGNMENT);
2667
	if (!skb)
L
Linus Torvalds 已提交
2668 2669
		return NULL;

E
Eran Liberty 已提交
2670
	gfar_align_skb(skb);
2671

E
Eran Liberty 已提交
2672 2673 2674
	return skb;
}

2675
static struct sk_buff *gfar_new_skb(struct net_device *dev, dma_addr_t *bufaddr)
E
Eran Liberty 已提交
2676
{
2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693
	struct gfar_private *priv = netdev_priv(dev);
	struct sk_buff *skb;
	dma_addr_t addr;

	skb = gfar_alloc_skb(dev);
	if (!skb)
		return NULL;

	addr = dma_map_single(priv->dev, skb->data,
			      priv->rx_buffer_size, DMA_FROM_DEVICE);
	if (unlikely(dma_mapping_error(priv->dev, addr))) {
		dev_kfree_skb_any(skb);
		return NULL;
	}

	*bufaddr = addr;
	return skb;
L
Linus Torvalds 已提交
2694 2695
}

2696
static inline void count_errors(unsigned short status, struct net_device *dev)
L
Linus Torvalds 已提交
2697
{
2698
	struct gfar_private *priv = netdev_priv(dev);
2699
	struct net_device_stats *stats = &dev->stats;
L
Linus Torvalds 已提交
2700 2701
	struct gfar_extra_stats *estats = &priv->extra_stats;

J
Jan Ceuleers 已提交
2702
	/* If the packet was truncated, none of the other errors matter */
L
Linus Torvalds 已提交
2703 2704 2705
	if (status & RXBD_TRUNCATED) {
		stats->rx_length_errors++;

2706
		atomic64_inc(&estats->rx_trunc);
L
Linus Torvalds 已提交
2707 2708 2709 2710 2711 2712 2713 2714

		return;
	}
	/* Count the errors, if there were any */
	if (status & (RXBD_LARGE | RXBD_SHORT)) {
		stats->rx_length_errors++;

		if (status & RXBD_LARGE)
2715
			atomic64_inc(&estats->rx_large);
L
Linus Torvalds 已提交
2716
		else
2717
			atomic64_inc(&estats->rx_short);
L
Linus Torvalds 已提交
2718 2719 2720
	}
	if (status & RXBD_NONOCTET) {
		stats->rx_frame_errors++;
2721
		atomic64_inc(&estats->rx_nonoctet);
L
Linus Torvalds 已提交
2722 2723
	}
	if (status & RXBD_CRCERR) {
2724
		atomic64_inc(&estats->rx_crcerr);
L
Linus Torvalds 已提交
2725 2726 2727
		stats->rx_crc_errors++;
	}
	if (status & RXBD_OVERRUN) {
2728
		atomic64_inc(&estats->rx_overrun);
L
Linus Torvalds 已提交
2729 2730 2731 2732
		stats->rx_crc_errors++;
	}
}

2733
irqreturn_t gfar_receive(int irq, void *grp_id)
L
Linus Torvalds 已提交
2734
{
2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776
	struct gfar_priv_grp *grp = (struct gfar_priv_grp *)grp_id;
	unsigned long flags;
	u32 imask;

	if (likely(napi_schedule_prep(&grp->napi_rx))) {
		spin_lock_irqsave(&grp->grplock, flags);
		imask = gfar_read(&grp->regs->imask);
		imask &= IMASK_RX_DISABLED;
		gfar_write(&grp->regs->imask, imask);
		spin_unlock_irqrestore(&grp->grplock, flags);
		__napi_schedule(&grp->napi_rx);
	} else {
		/* Clear IEVENT, so interrupts aren't called again
		 * because of the packets that have already arrived.
		 */
		gfar_write(&grp->regs->ievent, IEVENT_RX_MASK);
	}

	return IRQ_HANDLED;
}

/* Interrupt Handler for Transmit complete */
static irqreturn_t gfar_transmit(int irq, void *grp_id)
{
	struct gfar_priv_grp *grp = (struct gfar_priv_grp *)grp_id;
	unsigned long flags;
	u32 imask;

	if (likely(napi_schedule_prep(&grp->napi_tx))) {
		spin_lock_irqsave(&grp->grplock, flags);
		imask = gfar_read(&grp->regs->imask);
		imask &= IMASK_TX_DISABLED;
		gfar_write(&grp->regs->imask, imask);
		spin_unlock_irqrestore(&grp->grplock, flags);
		__napi_schedule(&grp->napi_tx);
	} else {
		/* Clear IEVENT, so interrupts aren't called again
		 * because of the packets that have already arrived.
		 */
		gfar_write(&grp->regs->ievent, IEVENT_TX_MASK);
	}

L
Linus Torvalds 已提交
2777 2778 2779
	return IRQ_HANDLED;
}

2780 2781 2782 2783
static inline void gfar_rx_checksum(struct sk_buff *skb, struct rxfcb *fcb)
{
	/* If valid headers were found, and valid sums
	 * were verified, then we tell the kernel that no
J
Jan Ceuleers 已提交
2784 2785
	 * checksumming is necessary.  Otherwise, it is [FIXME]
	 */
2786
	if ((fcb->flags & RXFCB_CSUM_MASK) == (RXFCB_CIP | RXFCB_CTU))
2787 2788
		skb->ip_summed = CHECKSUM_UNNECESSARY;
	else
2789
		skb_checksum_none_assert(skb);
2790 2791 2792
}


J
Jan Ceuleers 已提交
2793
/* gfar_process_frame() -- handle one incoming packet if skb isn't NULL. */
2794 2795
static void gfar_process_frame(struct net_device *dev, struct sk_buff *skb,
			       int amount_pull, struct napi_struct *napi)
L
Linus Torvalds 已提交
2796 2797
{
	struct gfar_private *priv = netdev_priv(dev);
2798
	struct rxfcb *fcb = NULL;
L
Linus Torvalds 已提交
2799

2800 2801
	/* fcb is at the beginning if exists */
	fcb = (struct rxfcb *)skb->data;
2802

J
Jan Ceuleers 已提交
2803 2804 2805
	/* Remove the FCB from the skb
	 * Remove the padded bytes, if there are any
	 */
2806 2807
	if (amount_pull) {
		skb_record_rx_queue(skb, fcb->rq);
2808
		skb_pull(skb, amount_pull);
2809
	}
2810

2811 2812 2813 2814
	/* Get receive timestamp from the skb */
	if (priv->hwts_rx_en) {
		struct skb_shared_hwtstamps *shhwtstamps = skb_hwtstamps(skb);
		u64 *ns = (u64 *) skb->data;
2815

2816 2817 2818 2819 2820 2821 2822
		memset(shhwtstamps, 0, sizeof(*shhwtstamps));
		shhwtstamps->hwtstamp = ns_to_ktime(*ns);
	}

	if (priv->padding)
		skb_pull(skb, priv->padding);

2823
	if (dev->features & NETIF_F_RXCSUM)
2824
		gfar_rx_checksum(skb, fcb);
2825

2826 2827
	/* Tell the skb what kind of packet this is */
	skb->protocol = eth_type_trans(skb, dev);
L
Linus Torvalds 已提交
2828

2829
	/* There's need to check for NETIF_F_HW_VLAN_CTAG_RX here.
2830 2831 2832
	 * Even if vlan rx accel is disabled, on some chips
	 * RXFCB_VLN is pseudo randomly set.
	 */
2833
	if (dev->features & NETIF_F_HW_VLAN_CTAG_RX &&
2834
	    fcb->flags & RXFCB_VLN)
2835
		__vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), fcb->vlctl);
J
Jiri Pirko 已提交
2836

2837
	/* Send the packet up the stack */
2838
	napi_gro_receive(napi, skb);
2839

L
Linus Torvalds 已提交
2840 2841 2842
}

/* gfar_clean_rx_ring() -- Processes each frame in the rx ring
2843 2844
 * until the budget/quota has been reached. Returns the number
 * of frames handled
L
Linus Torvalds 已提交
2845
 */
2846
int gfar_clean_rx_ring(struct gfar_priv_rx_q *rx_queue, int rx_work_limit)
L
Linus Torvalds 已提交
2847
{
2848
	struct net_device *dev = rx_queue->dev;
2849
	struct rxbd8 *bdp, *base;
L
Linus Torvalds 已提交
2850
	struct sk_buff *skb;
2851 2852
	int pkt_len;
	int amount_pull;
L
Linus Torvalds 已提交
2853 2854 2855 2856
	int howmany = 0;
	struct gfar_private *priv = netdev_priv(dev);

	/* Get the first full descriptor */
2857 2858
	bdp = rx_queue->cur_rx;
	base = rx_queue->rx_bd_base;
L
Linus Torvalds 已提交
2859

2860
	amount_pull = priv->uses_rxfcb ? GMAC_FCB_LEN : 0;
2861

L
Linus Torvalds 已提交
2862
	while (!((bdp->status & RXBD_EMPTY) || (--rx_work_limit < 0))) {
2863
		struct sk_buff *newskb;
2864
		dma_addr_t bufaddr;
2865

2866
		rmb();
2867 2868

		/* Add another skb for the future */
2869
		newskb = gfar_new_skb(dev, &bufaddr);
2870

2871
		skb = rx_queue->rx_skbuff[rx_queue->skb_currx];
L
Linus Torvalds 已提交
2872

2873
		dma_unmap_single(priv->dev, bdp->bufPtr,
2874
				 priv->rx_buffer_size, DMA_FROM_DEVICE);
A
Andy Fleming 已提交
2875

2876
		if (unlikely(!(bdp->status & RXBD_ERR) &&
2877
			     bdp->length > priv->rx_buffer_size))
2878 2879
			bdp->status = RXBD_LARGE;

2880 2881
		/* We drop the frame if we failed to allocate a new buffer */
		if (unlikely(!newskb || !(bdp->status & RXBD_LAST) ||
2882
			     bdp->status & RXBD_ERR)) {
2883 2884
			count_errors(bdp->status, dev);

2885
			if (unlikely(!newskb)) {
2886
				newskb = skb;
2887 2888
				bufaddr = bdp->bufPtr;
			} else if (skb)
E
Eric Dumazet 已提交
2889
				dev_kfree_skb(skb);
2890
		} else {
L
Linus Torvalds 已提交
2891
			/* Increment the number of packets */
S
Sandeep Gopalpet 已提交
2892
			rx_queue->stats.rx_packets++;
L
Linus Torvalds 已提交
2893 2894
			howmany++;

2895 2896 2897 2898
			if (likely(skb)) {
				pkt_len = bdp->length - ETH_FCS_LEN;
				/* Remove the FCS from the packet length */
				skb_put(skb, pkt_len);
S
Sandeep Gopalpet 已提交
2899
				rx_queue->stats.rx_bytes += pkt_len;
2900
				skb_record_rx_queue(skb, rx_queue->qindex);
W
Wu Jiajun-B06378 已提交
2901
				gfar_process_frame(dev, skb, amount_pull,
2902
						   &rx_queue->grp->napi_rx);
2903 2904

			} else {
2905
				netif_warn(priv, rx_err, dev, "Missing skb!\n");
S
Sandeep Gopalpet 已提交
2906
				rx_queue->stats.rx_dropped++;
2907
				atomic64_inc(&priv->extra_stats.rx_skbmissing);
2908
			}
L
Linus Torvalds 已提交
2909 2910 2911

		}

2912
		rx_queue->rx_skbuff[rx_queue->skb_currx] = newskb;
L
Linus Torvalds 已提交
2913

2914
		/* Setup the new bdp */
2915
		gfar_init_rxbdp(rx_queue, bdp, bufaddr);
L
Linus Torvalds 已提交
2916

2917 2918 2919 2920
		/* Update Last Free RxBD pointer for LFC */
		if (unlikely(rx_queue->rfbptr && priv->tx_actual_en))
			gfar_write(rx_queue->rfbptr, (u32)bdp);

L
Linus Torvalds 已提交
2921
		/* Update to the next pointer */
2922
		bdp = next_bd(bdp, base, rx_queue->rx_ring_size);
L
Linus Torvalds 已提交
2923 2924

		/* update to point at the next skb */
2925 2926
		rx_queue->skb_currx = (rx_queue->skb_currx + 1) &
				      RX_RING_MOD_MASK(rx_queue->rx_ring_size);
L
Linus Torvalds 已提交
2927 2928 2929
	}

	/* Update the current rxbd pointer to be the next one */
2930
	rx_queue->cur_rx = bdp;
L
Linus Torvalds 已提交
2931 2932 2933 2934

	return howmany;
}

2935
static int gfar_poll_rx_sq(struct napi_struct *napi, int budget)
2936 2937
{
	struct gfar_priv_grp *gfargrp =
2938
		container_of(napi, struct gfar_priv_grp, napi_rx);
2939
	struct gfar __iomem *regs = gfargrp->regs;
2940
	struct gfar_priv_rx_q *rx_queue = gfargrp->rx_queue;
2941 2942 2943 2944 2945
	int work_done = 0;

	/* Clear IEVENT, so interrupts aren't called again
	 * because of the packets that have already arrived
	 */
2946
	gfar_write(&regs->ievent, IEVENT_RX_MASK);
2947 2948 2949 2950

	work_done = gfar_clean_rx_ring(rx_queue, budget);

	if (work_done < budget) {
2951
		u32 imask;
2952 2953 2954 2955
		napi_complete(napi);
		/* Clear the halt bit in RSTAT */
		gfar_write(&regs->rstat, gfargrp->rstat);

2956 2957 2958 2959 2960
		spin_lock_irq(&gfargrp->grplock);
		imask = gfar_read(&regs->imask);
		imask |= IMASK_RX_DEFAULT;
		gfar_write(&regs->imask, imask);
		spin_unlock_irq(&gfargrp->grplock);
2961 2962 2963 2964 2965
	}

	return work_done;
}

2966
static int gfar_poll_tx_sq(struct napi_struct *napi, int budget)
L
Linus Torvalds 已提交
2967
{
2968
	struct gfar_priv_grp *gfargrp =
2969 2970
		container_of(napi, struct gfar_priv_grp, napi_tx);
	struct gfar __iomem *regs = gfargrp->regs;
2971
	struct gfar_priv_tx_q *tx_queue = gfargrp->tx_queue;
2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997
	u32 imask;

	/* Clear IEVENT, so interrupts aren't called again
	 * because of the packets that have already arrived
	 */
	gfar_write(&regs->ievent, IEVENT_TX_MASK);

	/* run Tx cleanup to completion */
	if (tx_queue->tx_skbuff[tx_queue->skb_dirtytx])
		gfar_clean_tx_ring(tx_queue);

	napi_complete(napi);

	spin_lock_irq(&gfargrp->grplock);
	imask = gfar_read(&regs->imask);
	imask |= IMASK_TX_DEFAULT;
	gfar_write(&regs->imask, imask);
	spin_unlock_irq(&gfargrp->grplock);

	return 0;
}

static int gfar_poll_rx(struct napi_struct *napi, int budget)
{
	struct gfar_priv_grp *gfargrp =
		container_of(napi, struct gfar_priv_grp, napi_rx);
2998
	struct gfar_private *priv = gfargrp->priv;
2999
	struct gfar __iomem *regs = gfargrp->regs;
3000
	struct gfar_priv_rx_q *rx_queue = NULL;
C
Claudiu Manoil 已提交
3001
	int work_done = 0, work_done_per_q = 0;
3002
	int i, budget_per_q = 0;
3003 3004
	unsigned long rstat_rxf;
	int num_act_queues;
3005

3006
	/* Clear IEVENT, so interrupts aren't called again
J
Jan Ceuleers 已提交
3007 3008
	 * because of the packets that have already arrived
	 */
3009
	gfar_write(&regs->ievent, IEVENT_RX_MASK);
3010

3011 3012 3013 3014 3015 3016
	rstat_rxf = gfar_read(&regs->rstat) & RSTAT_RXF_MASK;

	num_act_queues = bitmap_weight(&rstat_rxf, MAX_RX_QS);
	if (num_act_queues)
		budget_per_q = budget/num_act_queues;

3017 3018 3019 3020
	for_each_set_bit(i, &gfargrp->rx_bit_map, priv->num_rx_queues) {
		/* skip queue if not active */
		if (!(rstat_rxf & (RSTAT_CLEAR_RXF0 >> i)))
			continue;
L
Linus Torvalds 已提交
3021

3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037
		rx_queue = priv->rx_queue[i];
		work_done_per_q =
			gfar_clean_rx_ring(rx_queue, budget_per_q);
		work_done += work_done_per_q;

		/* finished processing this queue */
		if (work_done_per_q < budget_per_q) {
			/* clear active queue hw indication */
			gfar_write(&regs->rstat,
				   RSTAT_CLEAR_RXF0 >> i);
			num_act_queues--;

			if (!num_act_queues)
				break;
		}
	}
3038

3039 3040
	if (!num_act_queues) {
		u32 imask;
3041
		napi_complete(napi);
L
Linus Torvalds 已提交
3042

3043 3044
		/* Clear the halt bit in RSTAT */
		gfar_write(&regs->rstat, gfargrp->rstat);
L
Linus Torvalds 已提交
3045

3046 3047 3048 3049 3050
		spin_lock_irq(&gfargrp->grplock);
		imask = gfar_read(&regs->imask);
		imask |= IMASK_RX_DEFAULT;
		gfar_write(&regs->imask, imask);
		spin_unlock_irq(&gfargrp->grplock);
L
Linus Torvalds 已提交
3051 3052
	}

C
Claudiu Manoil 已提交
3053
	return work_done;
L
Linus Torvalds 已提交
3054 3055
}

3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094
static int gfar_poll_tx(struct napi_struct *napi, int budget)
{
	struct gfar_priv_grp *gfargrp =
		container_of(napi, struct gfar_priv_grp, napi_tx);
	struct gfar_private *priv = gfargrp->priv;
	struct gfar __iomem *regs = gfargrp->regs;
	struct gfar_priv_tx_q *tx_queue = NULL;
	int has_tx_work = 0;
	int i;

	/* Clear IEVENT, so interrupts aren't called again
	 * because of the packets that have already arrived
	 */
	gfar_write(&regs->ievent, IEVENT_TX_MASK);

	for_each_set_bit(i, &gfargrp->tx_bit_map, priv->num_tx_queues) {
		tx_queue = priv->tx_queue[i];
		/* run Tx cleanup to completion */
		if (tx_queue->tx_skbuff[tx_queue->skb_dirtytx]) {
			gfar_clean_tx_ring(tx_queue);
			has_tx_work = 1;
		}
	}

	if (!has_tx_work) {
		u32 imask;
		napi_complete(napi);

		spin_lock_irq(&gfargrp->grplock);
		imask = gfar_read(&regs->imask);
		imask |= IMASK_TX_DEFAULT;
		gfar_write(&regs->imask, imask);
		spin_unlock_irq(&gfargrp->grplock);
	}

	return 0;
}


3095
#ifdef CONFIG_NET_POLL_CONTROLLER
J
Jan Ceuleers 已提交
3096
/* Polling 'interrupt' - used by things like netconsole to send skbs
3097 3098 3099 3100 3101 3102
 * without having to re-enable interrupts. It's not called while
 * the interrupt routine is executing.
 */
static void gfar_netpoll(struct net_device *dev)
{
	struct gfar_private *priv = netdev_priv(dev);
3103
	int i;
3104 3105

	/* If the device has multiple interrupts, run tx/rx */
3106
	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
3107
		for (i = 0; i < priv->num_grps; i++) {
3108 3109 3110 3111 3112 3113 3114 3115 3116
			struct gfar_priv_grp *grp = &priv->gfargrp[i];

			disable_irq(gfar_irq(grp, TX)->irq);
			disable_irq(gfar_irq(grp, RX)->irq);
			disable_irq(gfar_irq(grp, ER)->irq);
			gfar_interrupt(gfar_irq(grp, TX)->irq, grp);
			enable_irq(gfar_irq(grp, ER)->irq);
			enable_irq(gfar_irq(grp, RX)->irq);
			enable_irq(gfar_irq(grp, TX)->irq);
3117
		}
3118
	} else {
3119
		for (i = 0; i < priv->num_grps; i++) {
3120 3121 3122 3123 3124
			struct gfar_priv_grp *grp = &priv->gfargrp[i];

			disable_irq(gfar_irq(grp, TX)->irq);
			gfar_interrupt(gfar_irq(grp, TX)->irq, grp);
			enable_irq(gfar_irq(grp, TX)->irq);
3125
		}
3126 3127 3128 3129
	}
}
#endif

L
Linus Torvalds 已提交
3130
/* The interrupt handler for devices with one interrupt */
3131
static irqreturn_t gfar_interrupt(int irq, void *grp_id)
L
Linus Torvalds 已提交
3132
{
3133
	struct gfar_priv_grp *gfargrp = grp_id;
L
Linus Torvalds 已提交
3134 3135

	/* Save ievent for future reference */
3136
	u32 events = gfar_read(&gfargrp->regs->ievent);
L
Linus Torvalds 已提交
3137 3138

	/* Check for reception */
3139
	if (events & IEVENT_RX_MASK)
3140
		gfar_receive(irq, grp_id);
L
Linus Torvalds 已提交
3141 3142

	/* Check for transmit completion */
3143
	if (events & IEVENT_TX_MASK)
3144
		gfar_transmit(irq, grp_id);
L
Linus Torvalds 已提交
3145

3146 3147
	/* Check for errors */
	if (events & IEVENT_ERR_MASK)
3148
		gfar_error(irq, grp_id);
L
Linus Torvalds 已提交
3149 3150 3151 3152 3153 3154

	return IRQ_HANDLED;
}

/* Called every time the controller might need to be made
 * aware of new link state.  The PHY code conveys this
3155
 * information through variables in the phydev structure, and this
L
Linus Torvalds 已提交
3156 3157 3158 3159 3160 3161
 * function converts those variables into the appropriate
 * register values, and can bring down the device if needed.
 */
static void adjust_link(struct net_device *dev)
{
	struct gfar_private *priv = netdev_priv(dev);
3162 3163
	struct phy_device *phydev = priv->phydev;

3164 3165 3166 3167
	if (unlikely(phydev->link != priv->oldlink ||
		     phydev->duplex != priv->oldduplex ||
		     phydev->speed != priv->oldspeed))
		gfar_update_link_state(priv);
3168
}
L
Linus Torvalds 已提交
3169 3170 3171 3172

/* Update the hash table based on the current list of multicast
 * addresses we subscribe to.  Also, change the promiscuity of
 * the device based on the flags (this function is called
J
Jan Ceuleers 已提交
3173 3174
 * whenever dev->flags is changed
 */
L
Linus Torvalds 已提交
3175 3176
static void gfar_set_multi(struct net_device *dev)
{
3177
	struct netdev_hw_addr *ha;
L
Linus Torvalds 已提交
3178
	struct gfar_private *priv = netdev_priv(dev);
3179
	struct gfar __iomem *regs = priv->gfargrp[0].regs;
L
Linus Torvalds 已提交
3180 3181
	u32 tempval;

3182
	if (dev->flags & IFF_PROMISC) {
L
Linus Torvalds 已提交
3183 3184 3185 3186 3187 3188 3189 3190 3191 3192
		/* Set RCTRL to PROM */
		tempval = gfar_read(&regs->rctrl);
		tempval |= RCTRL_PROM;
		gfar_write(&regs->rctrl, tempval);
	} else {
		/* Set RCTRL to not PROM */
		tempval = gfar_read(&regs->rctrl);
		tempval &= ~(RCTRL_PROM);
		gfar_write(&regs->rctrl, tempval);
	}
3193

3194
	if (dev->flags & IFF_ALLMULTI) {
L
Linus Torvalds 已提交
3195
		/* Set the hash to rx all multicast frames */
3196 3197 3198 3199 3200 3201 3202 3203
		gfar_write(&regs->igaddr0, 0xffffffff);
		gfar_write(&regs->igaddr1, 0xffffffff);
		gfar_write(&regs->igaddr2, 0xffffffff);
		gfar_write(&regs->igaddr3, 0xffffffff);
		gfar_write(&regs->igaddr4, 0xffffffff);
		gfar_write(&regs->igaddr5, 0xffffffff);
		gfar_write(&regs->igaddr6, 0xffffffff);
		gfar_write(&regs->igaddr7, 0xffffffff);
L
Linus Torvalds 已提交
3204 3205 3206 3207 3208 3209 3210 3211 3212
		gfar_write(&regs->gaddr0, 0xffffffff);
		gfar_write(&regs->gaddr1, 0xffffffff);
		gfar_write(&regs->gaddr2, 0xffffffff);
		gfar_write(&regs->gaddr3, 0xffffffff);
		gfar_write(&regs->gaddr4, 0xffffffff);
		gfar_write(&regs->gaddr5, 0xffffffff);
		gfar_write(&regs->gaddr6, 0xffffffff);
		gfar_write(&regs->gaddr7, 0xffffffff);
	} else {
3213 3214 3215
		int em_num;
		int idx;

L
Linus Torvalds 已提交
3216
		/* zero out the hash */
3217 3218 3219 3220 3221 3222 3223 3224
		gfar_write(&regs->igaddr0, 0x0);
		gfar_write(&regs->igaddr1, 0x0);
		gfar_write(&regs->igaddr2, 0x0);
		gfar_write(&regs->igaddr3, 0x0);
		gfar_write(&regs->igaddr4, 0x0);
		gfar_write(&regs->igaddr5, 0x0);
		gfar_write(&regs->igaddr6, 0x0);
		gfar_write(&regs->igaddr7, 0x0);
L
Linus Torvalds 已提交
3225 3226 3227 3228 3229 3230 3231 3232 3233
		gfar_write(&regs->gaddr0, 0x0);
		gfar_write(&regs->gaddr1, 0x0);
		gfar_write(&regs->gaddr2, 0x0);
		gfar_write(&regs->gaddr3, 0x0);
		gfar_write(&regs->gaddr4, 0x0);
		gfar_write(&regs->gaddr5, 0x0);
		gfar_write(&regs->gaddr6, 0x0);
		gfar_write(&regs->gaddr7, 0x0);

3234 3235
		/* If we have extended hash tables, we need to
		 * clear the exact match registers to prepare for
J
Jan Ceuleers 已提交
3236 3237
		 * setting them
		 */
3238 3239 3240 3241 3242 3243 3244 3245 3246
		if (priv->extended_hash) {
			em_num = GFAR_EM_NUM + 1;
			gfar_clear_exact_match(dev);
			idx = 1;
		} else {
			idx = 0;
			em_num = 0;
		}

3247
		if (netdev_mc_empty(dev))
L
Linus Torvalds 已提交
3248 3249 3250
			return;

		/* Parse the list, and set the appropriate bits */
3251
		netdev_for_each_mc_addr(ha, dev) {
3252
			if (idx < em_num) {
3253
				gfar_set_mac_for_addr(dev, idx, ha->addr);
3254 3255
				idx++;
			} else
3256
				gfar_set_hash_for_addr(dev, ha->addr);
L
Linus Torvalds 已提交
3257 3258 3259 3260
		}
	}
}

3261 3262

/* Clears each of the exact match registers to zero, so they
J
Jan Ceuleers 已提交
3263 3264
 * don't interfere with normal reception
 */
3265 3266 3267
static void gfar_clear_exact_match(struct net_device *dev)
{
	int idx;
3268
	static const u8 zero_arr[ETH_ALEN] = {0, 0, 0, 0, 0, 0};
3269

3270
	for (idx = 1; idx < GFAR_EM_NUM + 1; idx++)
J
Joe Perches 已提交
3271
		gfar_set_mac_for_addr(dev, idx, zero_arr);
3272 3273
}

L
Linus Torvalds 已提交
3274 3275 3276 3277 3278 3279 3280 3281 3282 3283 3284 3285
/* Set the appropriate hash bit for the given addr */
/* The algorithm works like so:
 * 1) Take the Destination Address (ie the multicast address), and
 * do a CRC on it (little endian), and reverse the bits of the
 * result.
 * 2) Use the 8 most significant bits as a hash into a 256-entry
 * table.  The table is controlled through 8 32-bit registers:
 * gaddr0-7.  gaddr0's MSB is entry 0, and gaddr7's LSB is
 * gaddr7.  This means that the 3 most significant bits in the
 * hash index which gaddr register to use, and the 5 other bits
 * indicate which bit (assuming an IBM numbering scheme, which
 * for PowerPC (tm) is usually the case) in the register holds
J
Jan Ceuleers 已提交
3286 3287
 * the entry.
 */
L
Linus Torvalds 已提交
3288 3289 3290 3291
static void gfar_set_hash_for_addr(struct net_device *dev, u8 *addr)
{
	u32 tempval;
	struct gfar_private *priv = netdev_priv(dev);
3292
	u32 result = ether_crc(ETH_ALEN, addr);
3293 3294 3295
	int width = priv->hash_width;
	u8 whichbit = (result >> (32 - width)) & 0x1f;
	u8 whichreg = result >> (32 - width + 5);
L
Linus Torvalds 已提交
3296 3297
	u32 value = (1 << (31-whichbit));

3298
	tempval = gfar_read(priv->hash_regs[whichreg]);
L
Linus Torvalds 已提交
3299
	tempval |= value;
3300
	gfar_write(priv->hash_regs[whichreg], tempval);
L
Linus Torvalds 已提交
3301 3302
}

3303 3304 3305 3306

/* There are multiple MAC Address register pairs on some controllers
 * This function sets the numth pair to a given address
 */
J
Joe Perches 已提交
3307 3308
static void gfar_set_mac_for_addr(struct net_device *dev, int num,
				  const u8 *addr)
3309 3310
{
	struct gfar_private *priv = netdev_priv(dev);
3311
	struct gfar __iomem *regs = priv->gfargrp[0].regs;
3312
	u32 tempval;
3313
	u32 __iomem *macptr = &regs->macstnaddr1;
3314 3315 3316

	macptr += num*2;

3317 3318 3319
	/* For a station address of 0x12345678ABCD in transmission
	 * order (BE), MACnADDR1 is set to 0xCDAB7856 and
	 * MACnADDR2 is set to 0x34120000.
J
Jan Ceuleers 已提交
3320
	 */
3321 3322
	tempval = (addr[5] << 24) | (addr[4] << 16) |
		  (addr[3] << 8)  |  addr[2];
3323

3324
	gfar_write(macptr, tempval);
3325

3326
	tempval = (addr[1] << 24) | (addr[0] << 16);
3327 3328 3329 3330

	gfar_write(macptr+1, tempval);
}

L
Linus Torvalds 已提交
3331
/* GFAR error interrupt handler */
3332
static irqreturn_t gfar_error(int irq, void *grp_id)
L
Linus Torvalds 已提交
3333
{
3334 3335 3336 3337
	struct gfar_priv_grp *gfargrp = grp_id;
	struct gfar __iomem *regs = gfargrp->regs;
	struct gfar_private *priv= gfargrp->priv;
	struct net_device *dev = priv->ndev;
L
Linus Torvalds 已提交
3338 3339

	/* Save ievent for future reference */
3340
	u32 events = gfar_read(&regs->ievent);
L
Linus Torvalds 已提交
3341 3342

	/* Clear IEVENT */
3343
	gfar_write(&regs->ievent, events & IEVENT_ERR_MASK);
3344 3345

	/* Magic Packet is not an error. */
3346
	if ((priv->device_flags & FSL_GIANFAR_DEV_HAS_MAGIC_PACKET) &&
3347 3348
	    (events & IEVENT_MAG))
		events &= ~IEVENT_MAG;
L
Linus Torvalds 已提交
3349 3350

	/* Hmm... */
3351
	if (netif_msg_rx_err(priv) || netif_msg_tx_err(priv))
3352 3353
		netdev_dbg(dev,
			   "error interrupt (ievent=0x%08x imask=0x%08x)\n",
3354
			   events, gfar_read(&regs->imask));
L
Linus Torvalds 已提交
3355 3356 3357

	/* Update the error counters */
	if (events & IEVENT_TXE) {
3358
		dev->stats.tx_errors++;
L
Linus Torvalds 已提交
3359 3360

		if (events & IEVENT_LC)
3361
			dev->stats.tx_window_errors++;
L
Linus Torvalds 已提交
3362
		if (events & IEVENT_CRL)
3363
			dev->stats.tx_aborted_errors++;
L
Linus Torvalds 已提交
3364
		if (events & IEVENT_XFUN) {
3365 3366
			unsigned long flags;

3367 3368
			netif_dbg(priv, tx_err, dev,
				  "TX FIFO underrun, packet dropped\n");
3369
			dev->stats.tx_dropped++;
3370
			atomic64_inc(&priv->extra_stats.tx_underrun);
L
Linus Torvalds 已提交
3371

3372 3373 3374
			local_irq_save(flags);
			lock_tx_qs(priv);

L
Linus Torvalds 已提交
3375
			/* Reactivate the Tx Queues */
3376
			gfar_write(&regs->tstat, gfargrp->tstat);
3377 3378 3379

			unlock_tx_qs(priv);
			local_irq_restore(flags);
L
Linus Torvalds 已提交
3380
		}
3381
		netif_dbg(priv, tx_err, dev, "Transmit Error\n");
L
Linus Torvalds 已提交
3382 3383
	}
	if (events & IEVENT_BSY) {
3384
		dev->stats.rx_errors++;
3385
		atomic64_inc(&priv->extra_stats.rx_bsy);
L
Linus Torvalds 已提交
3386

3387
		gfar_receive(irq, grp_id);
L
Linus Torvalds 已提交
3388

3389 3390
		netif_dbg(priv, rx_err, dev, "busy error (rstat: %x)\n",
			  gfar_read(&regs->rstat));
L
Linus Torvalds 已提交
3391 3392
	}
	if (events & IEVENT_BABR) {
3393
		dev->stats.rx_errors++;
3394
		atomic64_inc(&priv->extra_stats.rx_babr);
L
Linus Torvalds 已提交
3395

3396
		netif_dbg(priv, rx_err, dev, "babbling RX error\n");
L
Linus Torvalds 已提交
3397 3398
	}
	if (events & IEVENT_EBERR) {
3399
		atomic64_inc(&priv->extra_stats.eberr);
3400
		netif_dbg(priv, rx_err, dev, "bus error\n");
L
Linus Torvalds 已提交
3401
	}
3402 3403
	if (events & IEVENT_RXC)
		netif_dbg(priv, rx_status, dev, "control frame\n");
L
Linus Torvalds 已提交
3404 3405

	if (events & IEVENT_BABT) {
3406
		atomic64_inc(&priv->extra_stats.tx_babt);
3407
		netif_dbg(priv, tx_err, dev, "babbling TX error\n");
L
Linus Torvalds 已提交
3408 3409 3410 3411
	}
	return IRQ_HANDLED;
}

3412 3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434
static u32 gfar_get_flowctrl_cfg(struct gfar_private *priv)
{
	struct phy_device *phydev = priv->phydev;
	u32 val = 0;

	if (!phydev->duplex)
		return val;

	if (!priv->pause_aneg_en) {
		if (priv->tx_pause_en)
			val |= MACCFG1_TX_FLOW;
		if (priv->rx_pause_en)
			val |= MACCFG1_RX_FLOW;
	} else {
		u16 lcl_adv, rmt_adv;
		u8 flowctrl;
		/* get link partner capabilities */
		rmt_adv = 0;
		if (phydev->pause)
			rmt_adv = LPA_PAUSE_CAP;
		if (phydev->asym_pause)
			rmt_adv |= LPA_PAUSE_ASYM;

3435 3436 3437 3438 3439
		lcl_adv = 0;
		if (phydev->advertising & ADVERTISED_Pause)
			lcl_adv |= ADVERTISE_PAUSE_CAP;
		if (phydev->advertising & ADVERTISED_Asym_Pause)
			lcl_adv |= ADVERTISE_PAUSE_ASYM;
3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454

		flowctrl = mii_resolve_flowctrl_fdx(lcl_adv, rmt_adv);
		if (flowctrl & FLOW_CTRL_TX)
			val |= MACCFG1_TX_FLOW;
		if (flowctrl & FLOW_CTRL_RX)
			val |= MACCFG1_RX_FLOW;
	}

	return val;
}

static noinline void gfar_update_link_state(struct gfar_private *priv)
{
	struct gfar __iomem *regs = priv->gfargrp[0].regs;
	struct phy_device *phydev = priv->phydev;
3455 3456 3457
	struct gfar_priv_rx_q *rx_queue = NULL;
	int i;
	struct rxbd8 *bdp;
3458 3459 3460 3461 3462 3463 3464 3465

	if (unlikely(test_bit(GFAR_RESETTING, &priv->state)))
		return;

	if (phydev->link) {
		u32 tempval1 = gfar_read(&regs->maccfg1);
		u32 tempval = gfar_read(&regs->maccfg2);
		u32 ecntrl = gfar_read(&regs->ecntrl);
3466
		u32 tx_flow_oldval = (tempval & MACCFG1_TX_FLOW);
3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505 3506 3507 3508 3509 3510

		if (phydev->duplex != priv->oldduplex) {
			if (!(phydev->duplex))
				tempval &= ~(MACCFG2_FULL_DUPLEX);
			else
				tempval |= MACCFG2_FULL_DUPLEX;

			priv->oldduplex = phydev->duplex;
		}

		if (phydev->speed != priv->oldspeed) {
			switch (phydev->speed) {
			case 1000:
				tempval =
				    ((tempval & ~(MACCFG2_IF)) | MACCFG2_GMII);

				ecntrl &= ~(ECNTRL_R100);
				break;
			case 100:
			case 10:
				tempval =
				    ((tempval & ~(MACCFG2_IF)) | MACCFG2_MII);

				/* Reduced mode distinguishes
				 * between 10 and 100
				 */
				if (phydev->speed == SPEED_100)
					ecntrl |= ECNTRL_R100;
				else
					ecntrl &= ~(ECNTRL_R100);
				break;
			default:
				netif_warn(priv, link, priv->ndev,
					   "Ack!  Speed (%d) is not 10/100/1000!\n",
					   phydev->speed);
				break;
			}

			priv->oldspeed = phydev->speed;
		}

		tempval1 &= ~(MACCFG1_TX_FLOW | MACCFG1_RX_FLOW);
		tempval1 |= gfar_get_flowctrl_cfg(priv);

3511 3512 3513 3514 3515 3516 3517 3518 3519 3520 3521 3522 3523 3524 3525 3526 3527 3528 3529 3530
		/* Turn last free buffer recording on */
		if ((tempval1 & MACCFG1_TX_FLOW) && !tx_flow_oldval) {
			for (i = 0; i < priv->num_rx_queues; i++) {
				rx_queue = priv->rx_queue[i];
				bdp = rx_queue->cur_rx;
				/* skip to previous bd */
				bdp = skip_bd(bdp, rx_queue->rx_ring_size - 1,
					      rx_queue->rx_bd_base,
					      rx_queue->rx_ring_size);

				if (rx_queue->rfbptr)
					gfar_write(rx_queue->rfbptr, (u32)bdp);
			}

			priv->tx_actual_en = 1;
		}

		if (unlikely(!(tempval1 & MACCFG1_TX_FLOW) && tx_flow_oldval))
			priv->tx_actual_en = 0;

3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546 3547
		gfar_write(&regs->maccfg1, tempval1);
		gfar_write(&regs->maccfg2, tempval);
		gfar_write(&regs->ecntrl, ecntrl);

		if (!priv->oldlink)
			priv->oldlink = 1;

	} else if (priv->oldlink) {
		priv->oldlink = 0;
		priv->oldspeed = 0;
		priv->oldduplex = -1;
	}

	if (netif_msg_link(priv))
		phy_print_status(phydev);
}

3548 3549 3550 3551 3552 3553
static struct of_device_id gfar_match[] =
{
	{
		.type = "network",
		.compatible = "gianfar",
	},
3554 3555 3556
	{
		.compatible = "fsl,etsec2",
	},
3557 3558
	{},
};
3559
MODULE_DEVICE_TABLE(of, gfar_match);
3560

L
Linus Torvalds 已提交
3561
/* Structure for a device driver */
3562
static struct platform_driver gfar_driver = {
3563 3564 3565 3566 3567
	.driver = {
		.name = "fsl-gianfar",
		.pm = GFAR_PM_OPS,
		.of_match_table = gfar_match,
	},
L
Linus Torvalds 已提交
3568 3569 3570 3571
	.probe = gfar_probe,
	.remove = gfar_remove,
};

3572
module_platform_driver(gfar_driver);