gianfar.c 93.8 KB
Newer Older
J
Jan Ceuleers 已提交
1
/* drivers/net/ethernet/freescale/gianfar.c
L
Linus Torvalds 已提交
2 3
 *
 * Gianfar Ethernet Driver
4 5
 * This driver is designed for the non-CPM ethernet controllers
 * on the 85xx and 83xx family of integrated processors
L
Linus Torvalds 已提交
6 7 8
 * Based on 8260_io/fcc_enet.c
 *
 * Author: Andy Fleming
9
 * Maintainer: Kumar Gala
10
 * Modifier: Sandeep Gopalpet <sandeep.kumar@freescale.com>
L
Linus Torvalds 已提交
11
 *
12
 * Copyright 2002-2009, 2011-2013 Freescale Semiconductor, Inc.
13
 * Copyright 2007 MontaVista Software, Inc.
L
Linus Torvalds 已提交
14 15 16 17 18 19 20 21 22 23 24 25 26
 *
 * This program is free software; you can redistribute  it and/or modify it
 * under  the terms of  the GNU General  Public License as published by the
 * Free Software Foundation;  either version 2 of the  License, or (at your
 * option) any later version.
 *
 *  Gianfar:  AKA Lambda Draconis, "Dragon"
 *  RA 11 31 24.2
 *  Dec +69 19 52
 *  V 3.84
 *  B-V +1.62
 *
 *  Theory of operation
27
 *
28 29
 *  The driver is initialized through of_device. Configuration information
 *  is therefore conveyed through an OF-style device tree.
L
Linus Torvalds 已提交
30 31 32
 *
 *  The Gianfar Ethernet Controller uses a ring of buffer
 *  descriptors.  The beginning is indicated by a register
33 34
 *  pointing to the physical address of the start of the ring.
 *  The end is determined by a "wrap" bit being set in the
L
Linus Torvalds 已提交
35 36 37
 *  last descriptor of the ring.
 *
 *  When a packet is received, the RXF bit in the
38
 *  IEVENT register is set, triggering an interrupt when the
L
Linus Torvalds 已提交
39 40 41
 *  corresponding bit in the IMASK register is also set (if
 *  interrupt coalescing is active, then the interrupt may not
 *  happen immediately, but will wait until either a set number
42
 *  of frames or amount of time have passed).  In NAPI, the
L
Linus Torvalds 已提交
43
 *  interrupt handler will signal there is work to be done, and
44
 *  exit. This method will start at the last known empty
45
 *  descriptor, and process every subsequent descriptor until there
L
Linus Torvalds 已提交
46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63
 *  are none left with data (NAPI will stop after a set number of
 *  packets to give time to other tasks, but will eventually
 *  process all the packets).  The data arrives inside a
 *  pre-allocated skb, and so after the skb is passed up to the
 *  stack, a new skb must be allocated, and the address field in
 *  the buffer descriptor must be updated to indicate this new
 *  skb.
 *
 *  When the kernel requests that a packet be transmitted, the
 *  driver starts where it left off last time, and points the
 *  descriptor at the buffer which was passed in.  The driver
 *  then informs the DMA engine that there are packets ready to
 *  be transmitted.  Once the controller is finished transmitting
 *  the packet, an interrupt may be triggered (under the same
 *  conditions as for reception, but depending on the TXF bit).
 *  The driver then cleans up the buffer.
 */

64 65 66
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
#define DEBUG

L
Linus Torvalds 已提交
67 68 69
#include <linux/kernel.h>
#include <linux/string.h>
#include <linux/errno.h>
70
#include <linux/unistd.h>
L
Linus Torvalds 已提交
71 72 73 74 75 76
#include <linux/slab.h>
#include <linux/interrupt.h>
#include <linux/delay.h>
#include <linux/netdevice.h>
#include <linux/etherdevice.h>
#include <linux/skbuff.h>
77
#include <linux/if_vlan.h>
L
Linus Torvalds 已提交
78 79
#include <linux/spinlock.h>
#include <linux/mm.h>
80 81
#include <linux/of_address.h>
#include <linux/of_irq.h>
82
#include <linux/of_mdio.h>
83
#include <linux/of_platform.h>
84 85 86
#include <linux/ip.h>
#include <linux/tcp.h>
#include <linux/udp.h>
K
Kumar Gala 已提交
87
#include <linux/in.h>
88
#include <linux/net_tstamp.h>
L
Linus Torvalds 已提交
89 90

#include <asm/io.h>
91
#ifdef CONFIG_PPC
92
#include <asm/reg.h>
93
#include <asm/mpc85xx.h>
94
#endif
L
Linus Torvalds 已提交
95 96 97 98 99
#include <asm/irq.h>
#include <asm/uaccess.h>
#include <linux/module.h>
#include <linux/dma-mapping.h>
#include <linux/crc32.h>
100 101
#include <linux/mii.h>
#include <linux/phy.h>
102 103
#include <linux/phy_fixed.h>
#include <linux/of.h>
104
#include <linux/of_net.h>
105 106
#include <linux/of_address.h>
#include <linux/of_irq.h>
L
Linus Torvalds 已提交
107 108 109 110 111

#include "gianfar.h"

#define TX_TIMEOUT      (1*HZ)

112
const char gfar_driver_version[] = "1.3";
L
Linus Torvalds 已提交
113 114 115

static int gfar_enet_open(struct net_device *dev);
static int gfar_start_xmit(struct sk_buff *skb, struct net_device *dev);
116
static void gfar_reset_task(struct work_struct *work);
L
Linus Torvalds 已提交
117 118
static void gfar_timeout(struct net_device *dev);
static int gfar_close(struct net_device *dev);
119 120
static struct sk_buff *gfar_new_skb(struct net_device *dev,
				    dma_addr_t *bufaddr);
L
Linus Torvalds 已提交
121 122
static int gfar_set_mac_address(struct net_device *dev);
static int gfar_change_mtu(struct net_device *dev, int new_mtu);
123 124 125
static irqreturn_t gfar_error(int irq, void *dev_id);
static irqreturn_t gfar_transmit(int irq, void *dev_id);
static irqreturn_t gfar_interrupt(int irq, void *dev_id);
L
Linus Torvalds 已提交
126
static void adjust_link(struct net_device *dev);
127
static noinline void gfar_update_link_state(struct gfar_private *priv);
L
Linus Torvalds 已提交
128
static int init_phy(struct net_device *dev);
129
static int gfar_probe(struct platform_device *ofdev);
130
static int gfar_remove(struct platform_device *ofdev);
131
static void free_skb_resources(struct gfar_private *priv);
L
Linus Torvalds 已提交
132 133
static void gfar_set_multi(struct net_device *dev);
static void gfar_set_hash_for_addr(struct net_device *dev, u8 *addr);
K
Kapil Juneja 已提交
134
static void gfar_configure_serdes(struct net_device *dev);
135 136 137 138
static int gfar_poll_rx(struct napi_struct *napi, int budget);
static int gfar_poll_tx(struct napi_struct *napi, int budget);
static int gfar_poll_rx_sq(struct napi_struct *napi, int budget);
static int gfar_poll_tx_sq(struct napi_struct *napi, int budget);
139 140 141
#ifdef CONFIG_NET_POLL_CONTROLLER
static void gfar_netpoll(struct net_device *dev);
#endif
142
int gfar_clean_rx_ring(struct gfar_priv_rx_q *rx_queue, int rx_work_limit);
C
Claudiu Manoil 已提交
143
static void gfar_clean_tx_ring(struct gfar_priv_tx_q *tx_queue);
144 145
static void gfar_process_frame(struct net_device *dev, struct sk_buff *skb,
			       int amount_pull, struct napi_struct *napi);
146
static void gfar_halt_nodisable(struct gfar_private *priv);
147
static void gfar_clear_exact_match(struct net_device *dev);
J
Joe Perches 已提交
148 149
static void gfar_set_mac_for_addr(struct net_device *dev, int num,
				  const u8 *addr);
150
static int gfar_ioctl(struct net_device *dev, struct ifreq *rq, int cmd);
L
Linus Torvalds 已提交
151 152 153 154 155

MODULE_AUTHOR("Freescale Semiconductor, Inc");
MODULE_DESCRIPTION("Gianfar Ethernet Driver");
MODULE_LICENSE("GPL");

156
static void gfar_init_rxbdp(struct gfar_priv_rx_q *rx_queue, struct rxbd8 *bdp,
157 158 159 160
			    dma_addr_t buf)
{
	u32 lstatus;

161
	bdp->bufPtr = cpu_to_be32(buf);
162 163

	lstatus = BD_LFLAG(RXBD_EMPTY | RXBD_INTERRUPT);
164
	if (bdp == rx_queue->rx_bd_base + rx_queue->rx_ring_size - 1)
165 166
		lstatus |= BD_LFLAG(RXBD_WRAP);

167
	gfar_wmb();
168

169
	bdp->lstatus = cpu_to_be32(lstatus);
170 171
}

172
static int gfar_init_bds(struct net_device *ndev)
173
{
174
	struct gfar_private *priv = netdev_priv(ndev);
175
	struct gfar __iomem *regs = priv->gfargrp[0].regs;
176 177
	struct gfar_priv_tx_q *tx_queue = NULL;
	struct gfar_priv_rx_q *rx_queue = NULL;
178 179
	struct txbd8 *txbdp;
	struct rxbd8 *rxbdp;
180
	u32 __iomem *rfbptr;
181
	int i, j;
182
	dma_addr_t bufaddr;
183

184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199
	for (i = 0; i < priv->num_tx_queues; i++) {
		tx_queue = priv->tx_queue[i];
		/* Initialize some variables in our dev structure */
		tx_queue->num_txbdfree = tx_queue->tx_ring_size;
		tx_queue->dirty_tx = tx_queue->tx_bd_base;
		tx_queue->cur_tx = tx_queue->tx_bd_base;
		tx_queue->skb_curtx = 0;
		tx_queue->skb_dirtytx = 0;

		/* Initialize Transmit Descriptor Ring */
		txbdp = tx_queue->tx_bd_base;
		for (j = 0; j < tx_queue->tx_ring_size; j++) {
			txbdp->lstatus = 0;
			txbdp->bufPtr = 0;
			txbdp++;
		}
200

201 202
		/* Set the last descriptor in the ring to indicate wrap */
		txbdp--;
203 204
		txbdp->status = cpu_to_be16(be16_to_cpu(txbdp->status) |
					    TXBD_WRAP);
205 206
	}

207
	rfbptr = &regs->rfbptr0;
208 209 210 211 212
	for (i = 0; i < priv->num_rx_queues; i++) {
		rx_queue = priv->rx_queue[i];
		rx_queue->cur_rx = rx_queue->rx_bd_base;
		rx_queue->skb_currx = 0;
		rxbdp = rx_queue->rx_bd_base;
213

214 215
		for (j = 0; j < rx_queue->rx_ring_size; j++) {
			struct sk_buff *skb = rx_queue->rx_skbuff[j];
216

217
			if (skb) {
218
				bufaddr = be32_to_cpu(rxbdp->bufPtr);
219
			} else {
220
				skb = gfar_new_skb(ndev, &bufaddr);
221
				if (!skb) {
222
					netdev_err(ndev, "Can't allocate RX buffers\n");
223
					return -ENOMEM;
224 225
				}
				rx_queue->rx_skbuff[j] = skb;
226 227
			}

228
			gfar_init_rxbdp(rx_queue, rxbdp, bufaddr);
229
			rxbdp++;
230 231
		}

232 233
		rx_queue->rfbptr = rfbptr;
		rfbptr += 2;
234 235 236 237 238 239 240
	}

	return 0;
}

static int gfar_alloc_skb_resources(struct net_device *ndev)
{
241
	void *vaddr;
242 243
	dma_addr_t addr;
	int i, j, k;
244
	struct gfar_private *priv = netdev_priv(ndev);
245
	struct device *dev = priv->dev;
246 247 248
	struct gfar_priv_tx_q *tx_queue = NULL;
	struct gfar_priv_rx_q *rx_queue = NULL;

249 250 251 252 253 254 255
	priv->total_tx_ring_size = 0;
	for (i = 0; i < priv->num_tx_queues; i++)
		priv->total_tx_ring_size += priv->tx_queue[i]->tx_ring_size;

	priv->total_rx_ring_size = 0;
	for (i = 0; i < priv->num_rx_queues; i++)
		priv->total_rx_ring_size += priv->rx_queue[i]->rx_ring_size;
256 257

	/* Allocate memory for the buffer descriptors */
258
	vaddr = dma_alloc_coherent(dev,
259 260 261 262 263 264
				   (priv->total_tx_ring_size *
				    sizeof(struct txbd8)) +
				   (priv->total_rx_ring_size *
				    sizeof(struct rxbd8)),
				   &addr, GFP_KERNEL);
	if (!vaddr)
265 266
		return -ENOMEM;

267 268
	for (i = 0; i < priv->num_tx_queues; i++) {
		tx_queue = priv->tx_queue[i];
269
		tx_queue->tx_bd_base = vaddr;
270 271 272
		tx_queue->tx_bd_dma_base = addr;
		tx_queue->dev = ndev;
		/* enet DMA only understands physical addresses */
273 274
		addr  += sizeof(struct txbd8) * tx_queue->tx_ring_size;
		vaddr += sizeof(struct txbd8) * tx_queue->tx_ring_size;
275
	}
276 277

	/* Start the rx descriptor ring where the tx ring leaves off */
278 279
	for (i = 0; i < priv->num_rx_queues; i++) {
		rx_queue = priv->rx_queue[i];
280
		rx_queue->rx_bd_base = vaddr;
281 282
		rx_queue->rx_bd_dma_base = addr;
		rx_queue->dev = ndev;
283 284
		addr  += sizeof(struct rxbd8) * rx_queue->rx_ring_size;
		vaddr += sizeof(struct rxbd8) * rx_queue->rx_ring_size;
285
	}
286 287

	/* Setup the skbuff rings */
288 289
	for (i = 0; i < priv->num_tx_queues; i++) {
		tx_queue = priv->tx_queue[i];
290 291 292 293 294
		tx_queue->tx_skbuff =
			kmalloc_array(tx_queue->tx_ring_size,
				      sizeof(*tx_queue->tx_skbuff),
				      GFP_KERNEL);
		if (!tx_queue->tx_skbuff)
295
			goto cleanup;
296

297 298 299
		for (k = 0; k < tx_queue->tx_ring_size; k++)
			tx_queue->tx_skbuff[k] = NULL;
	}
300

301 302
	for (i = 0; i < priv->num_rx_queues; i++) {
		rx_queue = priv->rx_queue[i];
303 304 305 306 307
		rx_queue->rx_skbuff =
			kmalloc_array(rx_queue->rx_ring_size,
				      sizeof(*rx_queue->rx_skbuff),
				      GFP_KERNEL);
		if (!rx_queue->rx_skbuff)
308 309 310 311 312
			goto cleanup;

		for (j = 0; j < rx_queue->rx_ring_size; j++)
			rx_queue->rx_skbuff[j] = NULL;
	}
313

314 315
	if (gfar_init_bds(ndev))
		goto cleanup;
316 317 318 319 320 321 322 323

	return 0;

cleanup:
	free_skb_resources(priv);
	return -ENOMEM;
}

324 325
static void gfar_init_tx_rx_base(struct gfar_private *priv)
{
326
	struct gfar __iomem *regs = priv->gfargrp[0].regs;
327
	u32 __iomem *baddr;
328 329 330
	int i;

	baddr = &regs->tbase0;
331
	for (i = 0; i < priv->num_tx_queues; i++) {
332
		gfar_write(baddr, priv->tx_queue[i]->tx_bd_dma_base);
333
		baddr += 2;
334 335 336
	}

	baddr = &regs->rbase0;
337
	for (i = 0; i < priv->num_rx_queues; i++) {
338
		gfar_write(baddr, priv->rx_queue[i]->rx_bd_dma_base);
339
		baddr += 2;
340 341 342
	}
}

343 344 345 346 347 348 349 350 351 352 353 354 355 356
static void gfar_init_rqprm(struct gfar_private *priv)
{
	struct gfar __iomem *regs = priv->gfargrp[0].regs;
	u32 __iomem *baddr;
	int i;

	baddr = &regs->rqprm0;
	for (i = 0; i < priv->num_rx_queues; i++) {
		gfar_write(baddr, priv->rx_queue[i]->rx_ring_size |
			   (DEFAULT_RX_LFC_THR << FBTHR_SHIFT));
		baddr++;
	}
}

357
static void gfar_rx_buff_size_config(struct gfar_private *priv)
358
{
359
	int frame_size = priv->ndev->mtu + ETH_HLEN + ETH_FCS_LEN;
360

361 362 363
	/* set this when rx hw offload (TOE) functions are being used */
	priv->uses_rxfcb = 0;

364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385
	if (priv->ndev->features & (NETIF_F_RXCSUM | NETIF_F_HW_VLAN_CTAG_RX))
		priv->uses_rxfcb = 1;

	if (priv->hwts_rx_en)
		priv->uses_rxfcb = 1;

	if (priv->uses_rxfcb)
		frame_size += GMAC_FCB_LEN;

	frame_size += priv->padding;

	frame_size = (frame_size & ~(INCREMENTAL_BUFFER_SIZE - 1)) +
		     INCREMENTAL_BUFFER_SIZE;

	priv->rx_buffer_size = frame_size;
}

static void gfar_mac_rx_config(struct gfar_private *priv)
{
	struct gfar __iomem *regs = priv->gfargrp[0].regs;
	u32 rctrl = 0;

S
Sandeep Gopalpet 已提交
386
	if (priv->rx_filer_enable) {
387
		rctrl |= RCTRL_FILREN;
S
Sandeep Gopalpet 已提交
388
		/* Program the RIR0 reg with the required distribution */
389 390 391 392
		if (priv->poll_mode == GFAR_SQ_POLLING)
			gfar_write(&regs->rir0, DEFAULT_2RXQ_RIR0);
		else /* GFAR_MQ_POLLING */
			gfar_write(&regs->rir0, DEFAULT_8RXQ_RIR0);
S
Sandeep Gopalpet 已提交
393
	}
394

395
	/* Restore PROMISC mode */
396
	if (priv->ndev->flags & IFF_PROMISC)
397 398
		rctrl |= RCTRL_PROM;

399
	if (priv->ndev->features & NETIF_F_RXCSUM)
400 401
		rctrl |= RCTRL_CHECKSUMMING;

402 403
	if (priv->extended_hash)
		rctrl |= RCTRL_EXTHASH | RCTRL_EMEN;
404 405 406 407 408 409

	if (priv->padding) {
		rctrl &= ~RCTRL_PAL_MASK;
		rctrl |= RCTRL_PADDING(priv->padding);
	}

410
	/* Enable HW time stamping if requested from user space */
411
	if (priv->hwts_rx_en)
412 413
		rctrl |= RCTRL_PRSDEP_INIT | RCTRL_TS_ENABLE;

414
	if (priv->ndev->features & NETIF_F_HW_VLAN_CTAG_RX)
415
		rctrl |= RCTRL_VLEX | RCTRL_PRSDEP_INIT;
416

417 418 419 420 421 422 423
	/* Clear the LFC bit */
	gfar_write(&regs->rctrl, rctrl);
	/* Init flow control threshold values */
	gfar_init_rqprm(priv);
	gfar_write(&regs->ptv, DEFAULT_LFC_PTVVAL);
	rctrl |= RCTRL_LFC;

424 425
	/* Init rctrl based on our settings */
	gfar_write(&regs->rctrl, rctrl);
426
}
427

428 429 430 431 432 433
static void gfar_mac_tx_config(struct gfar_private *priv)
{
	struct gfar __iomem *regs = priv->gfargrp[0].regs;
	u32 tctrl = 0;

	if (priv->ndev->features & NETIF_F_IP_CSUM)
434 435
		tctrl |= TCTRL_INIT_CSUM;

436 437 438 439 440 441 442
	if (priv->prio_sched_en)
		tctrl |= TCTRL_TXSCHED_PRIO;
	else {
		tctrl |= TCTRL_TXSCHED_WRRS;
		gfar_write(&regs->tr03wt, DEFAULT_WRRS_WEIGHT);
		gfar_write(&regs->tr47wt, DEFAULT_WRRS_WEIGHT);
	}
443

444 445 446
	if (priv->ndev->features & NETIF_F_HW_VLAN_CTAG_TX)
		tctrl |= TCTRL_VLINS;

447 448 449
	gfar_write(&regs->tctrl, tctrl);
}

450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490
static void gfar_configure_coalescing(struct gfar_private *priv,
			       unsigned long tx_mask, unsigned long rx_mask)
{
	struct gfar __iomem *regs = priv->gfargrp[0].regs;
	u32 __iomem *baddr;

	if (priv->mode == MQ_MG_MODE) {
		int i = 0;

		baddr = &regs->txic0;
		for_each_set_bit(i, &tx_mask, priv->num_tx_queues) {
			gfar_write(baddr + i, 0);
			if (likely(priv->tx_queue[i]->txcoalescing))
				gfar_write(baddr + i, priv->tx_queue[i]->txic);
		}

		baddr = &regs->rxic0;
		for_each_set_bit(i, &rx_mask, priv->num_rx_queues) {
			gfar_write(baddr + i, 0);
			if (likely(priv->rx_queue[i]->rxcoalescing))
				gfar_write(baddr + i, priv->rx_queue[i]->rxic);
		}
	} else {
		/* Backward compatible case -- even if we enable
		 * multiple queues, there's only single reg to program
		 */
		gfar_write(&regs->txic, 0);
		if (likely(priv->tx_queue[0]->txcoalescing))
			gfar_write(&regs->txic, priv->tx_queue[0]->txic);

		gfar_write(&regs->rxic, 0);
		if (unlikely(priv->rx_queue[0]->rxcoalescing))
			gfar_write(&regs->rxic, priv->rx_queue[0]->rxic);
	}
}

void gfar_configure_coalescing_all(struct gfar_private *priv)
{
	gfar_configure_coalescing(priv, 0xFF, 0xFF);
}

S
Sandeep Gopalpet 已提交
491 492 493 494 495
static struct net_device_stats *gfar_get_stats(struct net_device *dev)
{
	struct gfar_private *priv = netdev_priv(dev);
	unsigned long rx_packets = 0, rx_bytes = 0, rx_dropped = 0;
	unsigned long tx_packets = 0, tx_bytes = 0;
496
	int i;
S
Sandeep Gopalpet 已提交
497 498 499

	for (i = 0; i < priv->num_rx_queues; i++) {
		rx_packets += priv->rx_queue[i]->stats.rx_packets;
500
		rx_bytes   += priv->rx_queue[i]->stats.rx_bytes;
S
Sandeep Gopalpet 已提交
501 502 503 504
		rx_dropped += priv->rx_queue[i]->stats.rx_dropped;
	}

	dev->stats.rx_packets = rx_packets;
505
	dev->stats.rx_bytes   = rx_bytes;
S
Sandeep Gopalpet 已提交
506 507 508
	dev->stats.rx_dropped = rx_dropped;

	for (i = 0; i < priv->num_tx_queues; i++) {
E
Eric Dumazet 已提交
509 510
		tx_bytes += priv->tx_queue[i]->stats.tx_bytes;
		tx_packets += priv->tx_queue[i]->stats.tx_packets;
S
Sandeep Gopalpet 已提交
511 512
	}

513
	dev->stats.tx_bytes   = tx_bytes;
S
Sandeep Gopalpet 已提交
514 515 516 517 518
	dev->stats.tx_packets = tx_packets;

	return &dev->stats;
}

519 520 521 522 523
static const struct net_device_ops gfar_netdev_ops = {
	.ndo_open = gfar_enet_open,
	.ndo_start_xmit = gfar_start_xmit,
	.ndo_stop = gfar_close,
	.ndo_change_mtu = gfar_change_mtu,
524
	.ndo_set_features = gfar_set_features,
525
	.ndo_set_rx_mode = gfar_set_multi,
526 527
	.ndo_tx_timeout = gfar_timeout,
	.ndo_do_ioctl = gfar_ioctl,
S
Sandeep Gopalpet 已提交
528
	.ndo_get_stats = gfar_get_stats,
529 530
	.ndo_set_mac_address = eth_mac_addr,
	.ndo_validate_addr = eth_validate_addr,
531 532 533 534 535
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller = gfar_netpoll,
#endif
};

536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558
static void gfar_ints_disable(struct gfar_private *priv)
{
	int i;
	for (i = 0; i < priv->num_grps; i++) {
		struct gfar __iomem *regs = priv->gfargrp[i].regs;
		/* Clear IEVENT */
		gfar_write(&regs->ievent, IEVENT_INIT_CLEAR);

		/* Initialize IMASK */
		gfar_write(&regs->imask, IMASK_INIT_CLEAR);
	}
}

static void gfar_ints_enable(struct gfar_private *priv)
{
	int i;
	for (i = 0; i < priv->num_grps; i++) {
		struct gfar __iomem *regs = priv->gfargrp[i].regs;
		/* Unmask the interrupts we look for */
		gfar_write(&regs->imask, IMASK_DEFAULT);
	}
}

559
static void lock_tx_qs(struct gfar_private *priv)
560
{
561
	int i;
562 563 564 565 566

	for (i = 0; i < priv->num_tx_queues; i++)
		spin_lock(&priv->tx_queue[i]->txlock);
}

567
static void unlock_tx_qs(struct gfar_private *priv)
568
{
569
	int i;
570 571 572 573 574

	for (i = 0; i < priv->num_tx_queues; i++)
		spin_unlock(&priv->tx_queue[i]->txlock);
}

575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610
static int gfar_alloc_tx_queues(struct gfar_private *priv)
{
	int i;

	for (i = 0; i < priv->num_tx_queues; i++) {
		priv->tx_queue[i] = kzalloc(sizeof(struct gfar_priv_tx_q),
					    GFP_KERNEL);
		if (!priv->tx_queue[i])
			return -ENOMEM;

		priv->tx_queue[i]->tx_skbuff = NULL;
		priv->tx_queue[i]->qindex = i;
		priv->tx_queue[i]->dev = priv->ndev;
		spin_lock_init(&(priv->tx_queue[i]->txlock));
	}
	return 0;
}

static int gfar_alloc_rx_queues(struct gfar_private *priv)
{
	int i;

	for (i = 0; i < priv->num_rx_queues; i++) {
		priv->rx_queue[i] = kzalloc(sizeof(struct gfar_priv_rx_q),
					    GFP_KERNEL);
		if (!priv->rx_queue[i])
			return -ENOMEM;

		priv->rx_queue[i]->rx_skbuff = NULL;
		priv->rx_queue[i]->qindex = i;
		priv->rx_queue[i]->dev = priv->ndev;
	}
	return 0;
}

static void gfar_free_tx_queues(struct gfar_private *priv)
611
{
612
	int i;
613 614 615 616 617

	for (i = 0; i < priv->num_tx_queues; i++)
		kfree(priv->tx_queue[i]);
}

618
static void gfar_free_rx_queues(struct gfar_private *priv)
619
{
620
	int i;
621 622 623 624 625

	for (i = 0; i < priv->num_rx_queues; i++)
		kfree(priv->rx_queue[i]);
}

626 627
static void unmap_group_regs(struct gfar_private *priv)
{
628
	int i;
629 630 631 632 633 634

	for (i = 0; i < MAXGROUPS; i++)
		if (priv->gfargrp[i].regs)
			iounmap(priv->gfargrp[i].regs);
}

635 636 637 638 639 640 641 642 643 644 645 646 647
static void free_gfar_dev(struct gfar_private *priv)
{
	int i, j;

	for (i = 0; i < priv->num_grps; i++)
		for (j = 0; j < GFAR_NUM_IRQS; j++) {
			kfree(priv->gfargrp[i].irqinfo[j]);
			priv->gfargrp[i].irqinfo[j] = NULL;
		}

	free_netdev(priv->ndev);
}

648 649
static void disable_napi(struct gfar_private *priv)
{
650
	int i;
651

652 653 654 655
	for (i = 0; i < priv->num_grps; i++) {
		napi_disable(&priv->gfargrp[i].napi_rx);
		napi_disable(&priv->gfargrp[i].napi_tx);
	}
656 657 658 659
}

static void enable_napi(struct gfar_private *priv)
{
660
	int i;
661

662 663 664 665
	for (i = 0; i < priv->num_grps; i++) {
		napi_enable(&priv->gfargrp[i].napi_rx);
		napi_enable(&priv->gfargrp[i].napi_tx);
	}
666 667 668
}

static int gfar_parse_group(struct device_node *np,
669
			    struct gfar_private *priv, const char *model)
670
{
671
	struct gfar_priv_grp *grp = &priv->gfargrp[priv->num_grps];
672 673
	int i;

674 675 676 677
	for (i = 0; i < GFAR_NUM_IRQS; i++) {
		grp->irqinfo[i] = kzalloc(sizeof(struct gfar_irqinfo),
					  GFP_KERNEL);
		if (!grp->irqinfo[i])
678 679
			return -ENOMEM;
	}
680

681 682
	grp->regs = of_iomap(np, 0);
	if (!grp->regs)
683 684
		return -ENOMEM;

685
	gfar_irq(grp, TX)->irq = irq_of_parse_and_map(np, 0);
686 687 688

	/* If we aren't the FEC we have multiple interrupts */
	if (model && strcasecmp(model, "FEC")) {
689 690 691 692 693
		gfar_irq(grp, RX)->irq = irq_of_parse_and_map(np, 1);
		gfar_irq(grp, ER)->irq = irq_of_parse_and_map(np, 2);
		if (gfar_irq(grp, TX)->irq == NO_IRQ ||
		    gfar_irq(grp, RX)->irq == NO_IRQ ||
		    gfar_irq(grp, ER)->irq == NO_IRQ)
694 695 696
			return -EINVAL;
	}

697 698
	grp->priv = priv;
	spin_lock_init(&grp->grplock);
699
	if (priv->mode == MQ_MG_MODE) {
700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716
		u32 rxq_mask, txq_mask;
		int ret;

		grp->rx_bit_map = (DEFAULT_MAPPING >> priv->num_grps);
		grp->tx_bit_map = (DEFAULT_MAPPING >> priv->num_grps);

		ret = of_property_read_u32(np, "fsl,rx-bit-map", &rxq_mask);
		if (!ret) {
			grp->rx_bit_map = rxq_mask ?
			rxq_mask : (DEFAULT_MAPPING >> priv->num_grps);
		}

		ret = of_property_read_u32(np, "fsl,tx-bit-map", &txq_mask);
		if (!ret) {
			grp->tx_bit_map = txq_mask ?
			txq_mask : (DEFAULT_MAPPING >> priv->num_grps);
		}
717 718 719 720 721 722

		if (priv->poll_mode == GFAR_SQ_POLLING) {
			/* One Q per interrupt group: Q0 to G0, Q1 to G1 */
			grp->rx_bit_map = (DEFAULT_MAPPING >> priv->num_grps);
			grp->tx_bit_map = (DEFAULT_MAPPING >> priv->num_grps);
		}
723
	} else {
724 725
		grp->rx_bit_map = 0xFF;
		grp->tx_bit_map = 0xFF;
726
	}
727 728 729 730 731 732 733 734 735 736 737

	/* bit_map's MSB is q0 (from q0 to q7) but, for_each_set_bit parses
	 * right to left, so we need to revert the 8 bits to get the q index
	 */
	grp->rx_bit_map = bitrev8(grp->rx_bit_map);
	grp->tx_bit_map = bitrev8(grp->tx_bit_map);

	/* Calculate RSTAT, TSTAT, RQUEUE and TQUEUE values,
	 * also assign queues to groups
	 */
	for_each_set_bit(i, &grp->rx_bit_map, priv->num_rx_queues) {
738 739
		if (!grp->rx_queue)
			grp->rx_queue = priv->rx_queue[i];
740 741 742 743 744 745 746
		grp->num_rx_queues++;
		grp->rstat |= (RSTAT_CLEAR_RHALT >> i);
		priv->rqueue |= ((RQUEUE_EN0 | RQUEUE_EX0) >> i);
		priv->rx_queue[i]->grp = grp;
	}

	for_each_set_bit(i, &grp->tx_bit_map, priv->num_tx_queues) {
747 748
		if (!grp->tx_queue)
			grp->tx_queue = priv->tx_queue[i];
749 750 751 752 753 754
		grp->num_tx_queues++;
		grp->tstat |= (TSTAT_CLEAR_THALT >> i);
		priv->tqueue |= (TQUEUE_EN0 >> i);
		priv->tx_queue[i]->grp = grp;
	}

755 756 757 758 759
	priv->num_grps++;

	return 0;
}

760 761 762 763 764 765 766 767 768 769 770 771
static int gfar_of_group_count(struct device_node *np)
{
	struct device_node *child;
	int num = 0;

	for_each_available_child_of_node(np, child)
		if (!of_node_cmp(child->name, "queue-group"))
			num++;

	return num;
}

772
static int gfar_of_init(struct platform_device *ofdev, struct net_device **pdev)
773 774 775 776
{
	const char *model;
	const char *ctype;
	const void *mac_addr;
777 778 779
	int err = 0, i;
	struct net_device *dev = NULL;
	struct gfar_private *priv = NULL;
780
	struct device_node *np = ofdev->dev.of_node;
781
	struct device_node *child = NULL;
782 783 784
	struct property *stash;
	u32 stash_len = 0;
	u32 stash_idx = 0;
785
	unsigned int num_tx_qs, num_rx_qs;
786
	unsigned short mode, poll_mode;
787

788
	if (!np)
789 790
		return -ENODEV;

791 792 793 794 795 796 797 798 799
	if (of_device_is_compatible(np, "fsl,etsec2")) {
		mode = MQ_MG_MODE;
		poll_mode = GFAR_SQ_POLLING;
	} else {
		mode = SQ_SG_MODE;
		poll_mode = GFAR_SQ_POLLING;
	}

	if (mode == SQ_SG_MODE) {
800 801 802
		num_tx_qs = 1;
		num_rx_qs = 1;
	} else { /* MQ_MG_MODE */
803
		/* get the actual number of supported groups */
804
		unsigned int num_grps = gfar_of_group_count(np);
805 806 807 808 809 810 811 812

		if (num_grps == 0 || num_grps > MAXGROUPS) {
			dev_err(&ofdev->dev, "Invalid # of int groups(%d)\n",
				num_grps);
			pr_err("Cannot do alloc_etherdev, aborting\n");
			return -EINVAL;
		}

813
		if (poll_mode == GFAR_SQ_POLLING) {
814 815
			num_tx_qs = num_grps; /* one txq per int group */
			num_rx_qs = num_grps; /* one rxq per int group */
816
		} else { /* GFAR_MQ_POLLING */
817 818 819 820 821 822 823 824 825 826 827
			u32 tx_queues, rx_queues;
			int ret;

			/* parse the num of HW tx and rx queues */
			ret = of_property_read_u32(np, "fsl,num_tx_queues",
						   &tx_queues);
			num_tx_qs = ret ? 1 : tx_queues;

			ret = of_property_read_u32(np, "fsl,num_rx_queues",
						   &rx_queues);
			num_rx_qs = ret ? 1 : rx_queues;
828 829
		}
	}
830 831

	if (num_tx_qs > MAX_TX_QS) {
832 833 834
		pr_err("num_tx_qs(=%d) greater than MAX_TX_QS(=%d)\n",
		       num_tx_qs, MAX_TX_QS);
		pr_err("Cannot do alloc_etherdev, aborting\n");
835 836 837 838
		return -EINVAL;
	}

	if (num_rx_qs > MAX_RX_QS) {
839 840 841
		pr_err("num_rx_qs(=%d) greater than MAX_RX_QS(=%d)\n",
		       num_rx_qs, MAX_RX_QS);
		pr_err("Cannot do alloc_etherdev, aborting\n");
842 843 844 845 846 847 848 849 850 851 852
		return -EINVAL;
	}

	*pdev = alloc_etherdev_mq(sizeof(*priv), num_tx_qs);
	dev = *pdev;
	if (NULL == dev)
		return -ENOMEM;

	priv = netdev_priv(dev);
	priv->ndev = dev;

853 854 855
	priv->mode = mode;
	priv->poll_mode = poll_mode;

856
	priv->num_tx_queues = num_tx_qs;
857
	netif_set_real_num_rx_queues(dev, num_rx_qs);
858
	priv->num_rx_queues = num_rx_qs;
859 860 861 862 863 864 865 866

	err = gfar_alloc_tx_queues(priv);
	if (err)
		goto tx_alloc_failed;

	err = gfar_alloc_rx_queues(priv);
	if (err)
		goto rx_alloc_failed;
867

868 869 870 871 872 873
	err = of_property_read_string(np, "model", &model);
	if (err) {
		pr_err("Device model property missing, aborting\n");
		goto rx_alloc_failed;
	}

J
Jan Ceuleers 已提交
874
	/* Init Rx queue filer rule set linked list */
S
Sebastian Poehn 已提交
875 876 877 878
	INIT_LIST_HEAD(&priv->rx_list.list);
	priv->rx_list.count = 0;
	mutex_init(&priv->rx_queue_access);

879 880
	for (i = 0; i < MAXGROUPS; i++)
		priv->gfargrp[i].regs = NULL;
881

882
	/* Parse and initialize group specific information */
883
	if (priv->mode == MQ_MG_MODE) {
884 885 886 887
		for_each_available_child_of_node(np, child) {
			if (of_node_cmp(child->name, "queue-group"))
				continue;

888 889 890
			err = gfar_parse_group(child, priv, model);
			if (err)
				goto err_grp_init;
891
		}
892
	} else { /* SQ_SG_MODE */
893
		err = gfar_parse_group(np, priv, model);
894
		if (err)
895
			goto err_grp_init;
896 897
	}

898
	stash = of_find_property(np, "bd-stash", NULL);
A
Andy Fleming 已提交
899

900
	if (stash) {
A
Andy Fleming 已提交
901 902 903 904
		priv->device_flags |= FSL_GIANFAR_DEV_HAS_BD_STASHING;
		priv->bd_stash_en = 1;
	}

905
	err = of_property_read_u32(np, "rx-stash-len", &stash_len);
A
Andy Fleming 已提交
906

907 908
	if (err == 0)
		priv->rx_stash_size = stash_len;
A
Andy Fleming 已提交
909

910
	err = of_property_read_u32(np, "rx-stash-idx", &stash_idx);
A
Andy Fleming 已提交
911

912 913
	if (err == 0)
		priv->rx_stash_index = stash_idx;
A
Andy Fleming 已提交
914 915 916 917

	if (stash_len || stash_idx)
		priv->device_flags |= FSL_GIANFAR_DEV_HAS_BUF_STASHING;

918
	mac_addr = of_get_mac_address(np);
919

920
	if (mac_addr)
921
		memcpy(dev->dev_addr, mac_addr, ETH_ALEN);
922 923

	if (model && !strcasecmp(model, "TSEC"))
924
		priv->device_flags |= FSL_GIANFAR_DEV_HAS_GIGABIT |
925 926 927 928
				     FSL_GIANFAR_DEV_HAS_COALESCE |
				     FSL_GIANFAR_DEV_HAS_RMON |
				     FSL_GIANFAR_DEV_HAS_MULTI_INTR;

929
	if (model && !strcasecmp(model, "eTSEC"))
930
		priv->device_flags |= FSL_GIANFAR_DEV_HAS_GIGABIT |
931 932 933 934 935 936 937 938
				     FSL_GIANFAR_DEV_HAS_COALESCE |
				     FSL_GIANFAR_DEV_HAS_RMON |
				     FSL_GIANFAR_DEV_HAS_MULTI_INTR |
				     FSL_GIANFAR_DEV_HAS_CSUM |
				     FSL_GIANFAR_DEV_HAS_VLAN |
				     FSL_GIANFAR_DEV_HAS_MAGIC_PACKET |
				     FSL_GIANFAR_DEV_HAS_EXTENDED_HASH |
				     FSL_GIANFAR_DEV_HAS_TIMER;
939

940
	err = of_property_read_string(np, "phy-connection-type", &ctype);
941 942

	/* We only care about rgmii-id.  The rest are autodetected */
943
	if (err == 0 && !strcmp(ctype, "rgmii-id"))
944 945 946 947
		priv->interface = PHY_INTERFACE_MODE_RGMII_ID;
	else
		priv->interface = PHY_INTERFACE_MODE_MII;

948
	if (of_find_property(np, "fsl,magic-packet", NULL))
949 950
		priv->device_flags |= FSL_GIANFAR_DEV_HAS_MAGIC_PACKET;

951
	priv->phy_node = of_parse_phandle(np, "phy-handle", 0);
952

953 954 955
	/* In the case of a fixed PHY, the DT node associated
	 * to the PHY is the Ethernet MAC DT node.
	 */
956
	if (!priv->phy_node && of_phy_is_fixed_link(np)) {
957 958 959 960
		err = of_phy_register_fixed_link(np);
		if (err)
			goto err_grp_init;

961
		priv->phy_node = of_node_get(np);
962 963
	}

964
	/* Find the TBI PHY.  If it's not there, we don't support SGMII */
965
	priv->tbi_node = of_parse_phandle(np, "tbi-handle", 0);
966 967 968

	return 0;

969 970
err_grp_init:
	unmap_group_regs(priv);
971 972 973 974
rx_alloc_failed:
	gfar_free_rx_queues(priv);
tx_alloc_failed:
	gfar_free_tx_queues(priv);
975
	free_gfar_dev(priv);
976 977 978
	return err;
}

979
static int gfar_hwtstamp_set(struct net_device *netdev, struct ifreq *ifr)
980 981 982 983 984 985 986 987 988 989 990
{
	struct hwtstamp_config config;
	struct gfar_private *priv = netdev_priv(netdev);

	if (copy_from_user(&config, ifr->ifr_data, sizeof(config)))
		return -EFAULT;

	/* reserved for future extensions */
	if (config.flags)
		return -EINVAL;

991 992 993 994 995 996 997 998 999 1000
	switch (config.tx_type) {
	case HWTSTAMP_TX_OFF:
		priv->hwts_tx_en = 0;
		break;
	case HWTSTAMP_TX_ON:
		if (!(priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER))
			return -ERANGE;
		priv->hwts_tx_en = 1;
		break;
	default:
1001
		return -ERANGE;
1002
	}
1003 1004 1005

	switch (config.rx_filter) {
	case HWTSTAMP_FILTER_NONE:
1006 1007
		if (priv->hwts_rx_en) {
			priv->hwts_rx_en = 0;
1008
			reset_gfar(netdev);
1009
		}
1010 1011 1012 1013
		break;
	default:
		if (!(priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER))
			return -ERANGE;
1014 1015
		if (!priv->hwts_rx_en) {
			priv->hwts_rx_en = 1;
1016
			reset_gfar(netdev);
1017
		}
1018 1019 1020 1021 1022 1023 1024 1025
		config.rx_filter = HWTSTAMP_FILTER_ALL;
		break;
	}

	return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ?
		-EFAULT : 0;
}

1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039
static int gfar_hwtstamp_get(struct net_device *netdev, struct ifreq *ifr)
{
	struct hwtstamp_config config;
	struct gfar_private *priv = netdev_priv(netdev);

	config.flags = 0;
	config.tx_type = priv->hwts_tx_en ? HWTSTAMP_TX_ON : HWTSTAMP_TX_OFF;
	config.rx_filter = (priv->hwts_rx_en ?
			    HWTSTAMP_FILTER_ALL : HWTSTAMP_FILTER_NONE);

	return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ?
		-EFAULT : 0;
}

1040 1041 1042 1043 1044 1045 1046
static int gfar_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
{
	struct gfar_private *priv = netdev_priv(dev);

	if (!netif_running(dev))
		return -EINVAL;

1047
	if (cmd == SIOCSHWTSTAMP)
1048 1049 1050
		return gfar_hwtstamp_set(dev, rq);
	if (cmd == SIOCGHWTSTAMP)
		return gfar_hwtstamp_get(dev, rq);
1051

1052 1053 1054
	if (!priv->phydev)
		return -ENODEV;

1055
	return phy_mii_ioctl(priv->phydev, rq, cmd);
1056 1057
}

1058 1059
static u32 cluster_entry_per_class(struct gfar_private *priv, u32 rqfar,
				   u32 class)
1060 1061 1062 1063 1064 1065
{
	u32 rqfpr = FPR_FILER_MASK;
	u32 rqfcr = 0x0;

	rqfar--;
	rqfcr = RQFCR_CLE | RQFCR_PID_MASK | RQFCR_CMP_EXACT;
W
Wu Jiajun-B06378 已提交
1066 1067
	priv->ftp_rqfpr[rqfar] = rqfpr;
	priv->ftp_rqfcr[rqfar] = rqfcr;
1068 1069 1070 1071
	gfar_write_filer(priv, rqfar, rqfcr, rqfpr);

	rqfar--;
	rqfcr = RQFCR_CMP_NOMATCH;
W
Wu Jiajun-B06378 已提交
1072 1073
	priv->ftp_rqfpr[rqfar] = rqfpr;
	priv->ftp_rqfcr[rqfar] = rqfcr;
1074 1075 1076 1077 1078
	gfar_write_filer(priv, rqfar, rqfcr, rqfpr);

	rqfar--;
	rqfcr = RQFCR_CMP_EXACT | RQFCR_PID_PARSE | RQFCR_CLE | RQFCR_AND;
	rqfpr = class;
W
Wu Jiajun-B06378 已提交
1079 1080
	priv->ftp_rqfcr[rqfar] = rqfcr;
	priv->ftp_rqfpr[rqfar] = rqfpr;
1081 1082 1083 1084 1085
	gfar_write_filer(priv, rqfar, rqfcr, rqfpr);

	rqfar--;
	rqfcr = RQFCR_CMP_EXACT | RQFCR_PID_MASK | RQFCR_AND;
	rqfpr = class;
W
Wu Jiajun-B06378 已提交
1086 1087
	priv->ftp_rqfcr[rqfar] = rqfcr;
	priv->ftp_rqfpr[rqfar] = rqfpr;
1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101
	gfar_write_filer(priv, rqfar, rqfcr, rqfpr);

	return rqfar;
}

static void gfar_init_filer_table(struct gfar_private *priv)
{
	int i = 0x0;
	u32 rqfar = MAX_FILER_IDX;
	u32 rqfcr = 0x0;
	u32 rqfpr = FPR_FILER_MASK;

	/* Default rule */
	rqfcr = RQFCR_CMP_MATCH;
W
Wu Jiajun-B06378 已提交
1102 1103
	priv->ftp_rqfcr[rqfar] = rqfcr;
	priv->ftp_rqfpr[rqfar] = rqfpr;
1104 1105 1106 1107 1108 1109 1110 1111 1112
	gfar_write_filer(priv, rqfar, rqfcr, rqfpr);

	rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV6);
	rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV6 | RQFPR_UDP);
	rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV6 | RQFPR_TCP);
	rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV4);
	rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV4 | RQFPR_UDP);
	rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV4 | RQFPR_TCP);

U
Uwe Kleine-König 已提交
1113
	/* cur_filer_idx indicated the first non-masked rule */
1114 1115 1116 1117 1118
	priv->cur_filer_idx = rqfar;

	/* Rest are masked rules */
	rqfcr = RQFCR_CMP_NOMATCH;
	for (i = 0; i < rqfar; i++) {
W
Wu Jiajun-B06378 已提交
1119 1120
		priv->ftp_rqfcr[i] = rqfcr;
		priv->ftp_rqfpr[i] = rqfpr;
1121 1122 1123 1124
		gfar_write_filer(priv, i, rqfcr, rqfpr);
	}
}

1125
#ifdef CONFIG_PPC
1126
static void __gfar_detect_errata_83xx(struct gfar_private *priv)
1127 1128 1129 1130 1131 1132 1133 1134
{
	unsigned int pvr = mfspr(SPRN_PVR);
	unsigned int svr = mfspr(SPRN_SVR);
	unsigned int mod = (svr >> 16) & 0xfff6; /* w/o E suffix */
	unsigned int rev = svr & 0xffff;

	/* MPC8313 Rev 2.0 and higher; All MPC837x */
	if ((pvr == 0x80850010 && mod == 0x80b0 && rev >= 0x0020) ||
1135
	    (pvr == 0x80861010 && (mod & 0xfff9) == 0x80c0))
1136 1137
		priv->errata |= GFAR_ERRATA_74;

1138 1139
	/* MPC8313 and MPC837x all rev */
	if ((pvr == 0x80850010 && mod == 0x80b0) ||
1140
	    (pvr == 0x80861010 && (mod & 0xfff9) == 0x80c0))
1141 1142
		priv->errata |= GFAR_ERRATA_76;

1143 1144 1145 1146 1147 1148 1149 1150 1151 1152
	/* MPC8313 Rev < 2.0 */
	if (pvr == 0x80850010 && mod == 0x80b0 && rev < 0x0020)
		priv->errata |= GFAR_ERRATA_12;
}

static void __gfar_detect_errata_85xx(struct gfar_private *priv)
{
	unsigned int svr = mfspr(SPRN_SVR);

	if ((SVR_SOC_VER(svr) == SVR_8548) && (SVR_REV(svr) == 0x20))
1153
		priv->errata |= GFAR_ERRATA_12;
1154 1155 1156
	if (((SVR_SOC_VER(svr) == SVR_P2020) && (SVR_REV(svr) < 0x20)) ||
	    ((SVR_SOC_VER(svr) == SVR_P2010) && (SVR_REV(svr) < 0x20)))
		priv->errata |= GFAR_ERRATA_76; /* aka eTSEC 20 */
1157
}
1158
#endif
1159 1160 1161 1162 1163 1164 1165 1166

static void gfar_detect_errata(struct gfar_private *priv)
{
	struct device *dev = &priv->ofdev->dev;

	/* no plans to fix */
	priv->errata |= GFAR_ERRATA_A002;

1167
#ifdef CONFIG_PPC
1168 1169 1170 1171
	if (pvr_version_is(PVR_VER_E500V1) || pvr_version_is(PVR_VER_E500V2))
		__gfar_detect_errata_85xx(priv);
	else /* non-mpc85xx parts, i.e. e300 core based */
		__gfar_detect_errata_83xx(priv);
1172
#endif
1173

1174 1175 1176 1177 1178
	if (priv->errata)
		dev_info(dev, "enabled errata workarounds, flags: 0x%x\n",
			 priv->errata);
}

1179
void gfar_mac_reset(struct gfar_private *priv)
1180 1181
{
	struct gfar __iomem *regs = priv->gfargrp[0].regs;
1182
	u32 tempval;
1183 1184 1185 1186 1187

	/* Reset MAC layer */
	gfar_write(&regs->maccfg1, MACCFG1_SOFT_RESET);

	/* We need to delay at least 3 TX clocks */
1188
	udelay(3);
1189 1190 1191 1192 1193 1194

	/* the soft reset bit is not self-resetting, so we need to
	 * clear it before resuming normal operation
	 */
	gfar_write(&regs->maccfg1, 0);

1195 1196
	udelay(3);

1197 1198 1199 1200 1201
	/* Compute rx_buff_size based on config flags */
	gfar_rx_buff_size_config(priv);

	/* Initialize the max receive frame/buffer lengths */
	gfar_write(&regs->maxfrm, priv->rx_buffer_size);
1202 1203 1204 1205 1206
	gfar_write(&regs->mrblr, priv->rx_buffer_size);

	/* Initialize the Minimum Frame Length Register */
	gfar_write(&regs->minflr, MINFLR_INIT_SETTINGS);

1207 1208
	/* Initialize MACCFG2. */
	tempval = MACCFG2_INIT_SETTINGS;
1209 1210 1211 1212 1213 1214 1215

	/* If the mtu is larger than the max size for standard
	 * ethernet frames (ie, a jumbo frame), then set maccfg2
	 * to allow huge frames, and to check the length
	 */
	if (priv->rx_buffer_size > DEFAULT_RX_BUFFER_SIZE ||
	    gfar_has_errata(priv, GFAR_ERRATA_74))
1216
		tempval |= MACCFG2_HUGEFRAME | MACCFG2_LENGTHCHECK;
1217

1218 1219
	gfar_write(&regs->maccfg2, tempval);

1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277
	/* Clear mac addr hash registers */
	gfar_write(&regs->igaddr0, 0);
	gfar_write(&regs->igaddr1, 0);
	gfar_write(&regs->igaddr2, 0);
	gfar_write(&regs->igaddr3, 0);
	gfar_write(&regs->igaddr4, 0);
	gfar_write(&regs->igaddr5, 0);
	gfar_write(&regs->igaddr6, 0);
	gfar_write(&regs->igaddr7, 0);

	gfar_write(&regs->gaddr0, 0);
	gfar_write(&regs->gaddr1, 0);
	gfar_write(&regs->gaddr2, 0);
	gfar_write(&regs->gaddr3, 0);
	gfar_write(&regs->gaddr4, 0);
	gfar_write(&regs->gaddr5, 0);
	gfar_write(&regs->gaddr6, 0);
	gfar_write(&regs->gaddr7, 0);

	if (priv->extended_hash)
		gfar_clear_exact_match(priv->ndev);

	gfar_mac_rx_config(priv);

	gfar_mac_tx_config(priv);

	gfar_set_mac_address(priv->ndev);

	gfar_set_multi(priv->ndev);

	/* clear ievent and imask before configuring coalescing */
	gfar_ints_disable(priv);

	/* Configure the coalescing support */
	gfar_configure_coalescing_all(priv);
}

static void gfar_hw_init(struct gfar_private *priv)
{
	struct gfar __iomem *regs = priv->gfargrp[0].regs;
	u32 attrs;

	/* Stop the DMA engine now, in case it was running before
	 * (The firmware could have used it, and left it running).
	 */
	gfar_halt(priv);

	gfar_mac_reset(priv);

	/* Zero out the rmon mib registers if it has them */
	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_RMON) {
		memset_io(&(regs->rmon), 0, sizeof(struct rmon_mib));

		/* Mask off the CAM interrupts */
		gfar_write(&regs->rmon.cam1, 0xffffffff);
		gfar_write(&regs->rmon.cam2, 0xffffffff);
	}

1278 1279 1280
	/* Initialize ECNTRL */
	gfar_write(&regs->ecntrl, ECNTRL_INIT_SETTINGS);

1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304
	/* Set the extraction length and index */
	attrs = ATTRELI_EL(priv->rx_stash_size) |
		ATTRELI_EI(priv->rx_stash_index);

	gfar_write(&regs->attreli, attrs);

	/* Start with defaults, and add stashing
	 * depending on driver parameters
	 */
	attrs = ATTR_INIT_SETTINGS;

	if (priv->bd_stash_en)
		attrs |= ATTR_BDSTASH;

	if (priv->rx_stash_size != 0)
		attrs |= ATTR_BUFSTASH;

	gfar_write(&regs->attr, attrs);

	/* FIFO configs */
	gfar_write(&regs->fifo_tx_thr, DEFAULT_FIFO_TX_THR);
	gfar_write(&regs->fifo_tx_starve, DEFAULT_FIFO_TX_STARVE);
	gfar_write(&regs->fifo_tx_starve_shutoff, DEFAULT_FIFO_TX_STARVE_OFF);

1305 1306 1307 1308 1309
	/* Program the interrupt steering regs, only for MG devices */
	if (priv->num_grps > 1)
		gfar_write_isrg(priv);
}

1310
static void gfar_init_addr_hash_table(struct gfar_private *priv)
1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349
{
	struct gfar __iomem *regs = priv->gfargrp[0].regs;

	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_EXTENDED_HASH) {
		priv->extended_hash = 1;
		priv->hash_width = 9;

		priv->hash_regs[0] = &regs->igaddr0;
		priv->hash_regs[1] = &regs->igaddr1;
		priv->hash_regs[2] = &regs->igaddr2;
		priv->hash_regs[3] = &regs->igaddr3;
		priv->hash_regs[4] = &regs->igaddr4;
		priv->hash_regs[5] = &regs->igaddr5;
		priv->hash_regs[6] = &regs->igaddr6;
		priv->hash_regs[7] = &regs->igaddr7;
		priv->hash_regs[8] = &regs->gaddr0;
		priv->hash_regs[9] = &regs->gaddr1;
		priv->hash_regs[10] = &regs->gaddr2;
		priv->hash_regs[11] = &regs->gaddr3;
		priv->hash_regs[12] = &regs->gaddr4;
		priv->hash_regs[13] = &regs->gaddr5;
		priv->hash_regs[14] = &regs->gaddr6;
		priv->hash_regs[15] = &regs->gaddr7;

	} else {
		priv->extended_hash = 0;
		priv->hash_width = 8;

		priv->hash_regs[0] = &regs->gaddr0;
		priv->hash_regs[1] = &regs->gaddr1;
		priv->hash_regs[2] = &regs->gaddr2;
		priv->hash_regs[3] = &regs->gaddr3;
		priv->hash_regs[4] = &regs->gaddr4;
		priv->hash_regs[5] = &regs->gaddr5;
		priv->hash_regs[6] = &regs->gaddr6;
		priv->hash_regs[7] = &regs->gaddr7;
	}
}

1350
/* Set up the ethernet device structure, private data,
J
Jan Ceuleers 已提交
1351 1352
 * and anything else we need before we start
 */
1353
static int gfar_probe(struct platform_device *ofdev)
L
Linus Torvalds 已提交
1354 1355 1356
{
	struct net_device *dev = NULL;
	struct gfar_private *priv = NULL;
1357
	int err = 0, i;
L
Linus Torvalds 已提交
1358

1359
	err = gfar_of_init(ofdev, &dev);
L
Linus Torvalds 已提交
1360

1361 1362
	if (err)
		return err;
L
Linus Torvalds 已提交
1363 1364

	priv = netdev_priv(dev);
1365 1366
	priv->ndev = dev;
	priv->ofdev = ofdev;
1367
	priv->dev = &ofdev->dev;
1368
	SET_NETDEV_DEV(dev, &ofdev->dev);
L
Linus Torvalds 已提交
1369

1370
	spin_lock_init(&priv->bflock);
1371
	INIT_WORK(&priv->reset_task, gfar_reset_task);
L
Linus Torvalds 已提交
1372

1373
	platform_set_drvdata(ofdev, priv);
L
Linus Torvalds 已提交
1374

1375 1376
	gfar_detect_errata(priv);

L
Linus Torvalds 已提交
1377
	/* Set the dev->base_addr to the gfar reg region */
1378
	dev->base_addr = (unsigned long) priv->gfargrp[0].regs;
L
Linus Torvalds 已提交
1379 1380 1381 1382

	/* Fill in the dev structure */
	dev->watchdog_timeo = TX_TIMEOUT;
	dev->mtu = 1500;
1383
	dev->netdev_ops = &gfar_netdev_ops;
1384 1385
	dev->ethtool_ops = &gfar_ethtool_ops;

1386
	/* Register for napi ...We are registering NAPI for each grp */
1387 1388 1389 1390 1391 1392 1393
	for (i = 0; i < priv->num_grps; i++) {
		if (priv->poll_mode == GFAR_SQ_POLLING) {
			netif_napi_add(dev, &priv->gfargrp[i].napi_rx,
				       gfar_poll_rx_sq, GFAR_DEV_WEIGHT);
			netif_napi_add(dev, &priv->gfargrp[i].napi_tx,
				       gfar_poll_tx_sq, 2);
		} else {
1394 1395 1396 1397 1398 1399
			netif_napi_add(dev, &priv->gfargrp[i].napi_rx,
				       gfar_poll_rx, GFAR_DEV_WEIGHT);
			netif_napi_add(dev, &priv->gfargrp[i].napi_tx,
				       gfar_poll_tx, 2);
		}
	}
1400

1401
	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_CSUM) {
1402
		dev->hw_features = NETIF_F_IP_CSUM | NETIF_F_SG |
1403
				   NETIF_F_RXCSUM;
1404
		dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG |
1405
				 NETIF_F_RXCSUM | NETIF_F_HIGHDMA;
1406
	}
1407

J
Jiri Pirko 已提交
1408
	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_VLAN) {
1409 1410 1411
		dev->hw_features |= NETIF_F_HW_VLAN_CTAG_TX |
				    NETIF_F_HW_VLAN_CTAG_RX;
		dev->features |= NETIF_F_HW_VLAN_CTAG_RX;
J
Jiri Pirko 已提交
1412
	}
1413

1414
	gfar_init_addr_hash_table(priv);
1415

1416 1417 1418
	/* Insert receive time stamps into padding alignment bytes */
	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER)
		priv->padding = 8;
1419

1420
	if (dev->features & NETIF_F_IP_CSUM ||
1421
	    priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER)
1422
		dev->needed_headroom = GMAC_FCB_LEN;
L
Linus Torvalds 已提交
1423 1424 1425

	priv->rx_buffer_size = DEFAULT_RX_BUFFER_SIZE;

1426
	/* Initializing some of the rx/tx queue level parameters */
1427 1428 1429 1430 1431 1432
	for (i = 0; i < priv->num_tx_queues; i++) {
		priv->tx_queue[i]->tx_ring_size = DEFAULT_TX_RING_SIZE;
		priv->tx_queue[i]->num_txbdfree = DEFAULT_TX_RING_SIZE;
		priv->tx_queue[i]->txcoalescing = DEFAULT_TX_COALESCE;
		priv->tx_queue[i]->txic = DEFAULT_TXIC;
	}
1433

1434 1435 1436 1437 1438
	for (i = 0; i < priv->num_rx_queues; i++) {
		priv->rx_queue[i]->rx_ring_size = DEFAULT_RX_RING_SIZE;
		priv->rx_queue[i]->rxcoalescing = DEFAULT_RX_COALESCE;
		priv->rx_queue[i]->rxic = DEFAULT_RXIC;
	}
L
Linus Torvalds 已提交
1439

J
Jan Ceuleers 已提交
1440
	/* always enable rx filer */
S
Sebastian Poehn 已提交
1441
	priv->rx_filer_enable = 1;
1442 1443
	/* Enable most messages by default */
	priv->msg_enable = (NETIF_MSG_IFUP << 1 ) - 1;
1444 1445 1446
	/* use pritority h/w tx queue scheduling for single queue devices */
	if (priv->num_tx_queues == 1)
		priv->prio_sched_en = 1;
1447

1448 1449
	set_bit(GFAR_DOWN, &priv->state);

1450
	gfar_hw_init(priv);
1451

1452 1453 1454
	/* Carrier starts down, phylib will bring it up */
	netif_carrier_off(dev);

L
Linus Torvalds 已提交
1455 1456 1457
	err = register_netdev(dev);

	if (err) {
1458
		pr_err("%s: Cannot register net device, aborting\n", dev->name);
L
Linus Torvalds 已提交
1459 1460 1461
		goto register_fail;
	}

1462
	device_init_wakeup(&dev->dev,
1463 1464
			   priv->device_flags &
			   FSL_GIANFAR_DEV_HAS_MAGIC_PACKET);
1465

1466
	/* fill out IRQ number and name fields */
1467
	for (i = 0; i < priv->num_grps; i++) {
1468
		struct gfar_priv_grp *grp = &priv->gfargrp[i];
1469
		if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
1470
			sprintf(gfar_irq(grp, TX)->name, "%s%s%c%s",
1471
				dev->name, "_g", '0' + i, "_tx");
1472
			sprintf(gfar_irq(grp, RX)->name, "%s%s%c%s",
1473
				dev->name, "_g", '0' + i, "_rx");
1474
			sprintf(gfar_irq(grp, ER)->name, "%s%s%c%s",
1475
				dev->name, "_g", '0' + i, "_er");
1476
		} else
1477
			strcpy(gfar_irq(grp, TX)->name, dev->name);
1478
	}
1479

1480 1481 1482
	/* Initialize the filer table */
	gfar_init_filer_table(priv);

L
Linus Torvalds 已提交
1483
	/* Print out the device info */
1484
	netdev_info(dev, "mac: %pM\n", dev->dev_addr);
L
Linus Torvalds 已提交
1485

J
Jan Ceuleers 已提交
1486 1487 1488
	/* Even more device info helps when determining which kernel
	 * provided which set of benchmarks.
	 */
1489
	netdev_info(dev, "Running with NAPI enabled\n");
1490
	for (i = 0; i < priv->num_rx_queues; i++)
1491 1492
		netdev_info(dev, "RX BD ring size for Q[%d]: %d\n",
			    i, priv->rx_queue[i]->rx_ring_size);
1493
	for (i = 0; i < priv->num_tx_queues; i++)
1494 1495
		netdev_info(dev, "TX BD ring size for Q[%d]: %d\n",
			    i, priv->tx_queue[i]->tx_ring_size);
L
Linus Torvalds 已提交
1496 1497 1498 1499

	return 0;

register_fail:
1500
	unmap_group_regs(priv);
1501 1502
	gfar_free_rx_queues(priv);
	gfar_free_tx_queues(priv);
1503 1504
	of_node_put(priv->phy_node);
	of_node_put(priv->tbi_node);
1505
	free_gfar_dev(priv);
1506
	return err;
L
Linus Torvalds 已提交
1507 1508
}

1509
static int gfar_remove(struct platform_device *ofdev)
L
Linus Torvalds 已提交
1510
{
1511
	struct gfar_private *priv = platform_get_drvdata(ofdev);
L
Linus Torvalds 已提交
1512

1513 1514
	of_node_put(priv->phy_node);
	of_node_put(priv->tbi_node);
1515

D
David S. Miller 已提交
1516
	unregister_netdev(priv->ndev);
1517
	unmap_group_regs(priv);
1518 1519
	gfar_free_rx_queues(priv);
	gfar_free_tx_queues(priv);
1520
	free_gfar_dev(priv);
L
Linus Torvalds 已提交
1521 1522 1523 1524

	return 0;
}

1525
#ifdef CONFIG_PM
1526 1527

static int gfar_suspend(struct device *dev)
1528
{
1529 1530
	struct gfar_private *priv = dev_get_drvdata(dev);
	struct net_device *ndev = priv->ndev;
1531
	struct gfar __iomem *regs = priv->gfargrp[0].regs;
1532 1533 1534 1535
	unsigned long flags;
	u32 tempval;

	int magic_packet = priv->wol_en &&
1536 1537
			   (priv->device_flags &
			    FSL_GIANFAR_DEV_HAS_MAGIC_PACKET);
1538

1539
	netif_device_detach(ndev);
1540

1541
	if (netif_running(ndev)) {
1542 1543 1544

		local_irq_save(flags);
		lock_tx_qs(priv);
1545

1546
		gfar_halt_nodisable(priv);
1547 1548

		/* Disable Tx, and Rx if wake-on-LAN is disabled. */
1549
		tempval = gfar_read(&regs->maccfg1);
1550 1551 1552 1553 1554 1555

		tempval &= ~MACCFG1_TX_EN;

		if (!magic_packet)
			tempval &= ~MACCFG1_RX_EN;

1556
		gfar_write(&regs->maccfg1, tempval);
1557

1558 1559
		unlock_tx_qs(priv);
		local_irq_restore(flags);
1560

1561
		disable_napi(priv);
1562 1563 1564

		if (magic_packet) {
			/* Enable interrupt on Magic Packet */
1565
			gfar_write(&regs->imask, IMASK_MAG);
1566 1567

			/* Enable Magic Packet mode */
1568
			tempval = gfar_read(&regs->maccfg2);
1569
			tempval |= MACCFG2_MPEN;
1570
			gfar_write(&regs->maccfg2, tempval);
1571 1572 1573 1574 1575 1576 1577 1578
		} else {
			phy_stop(priv->phydev);
		}
	}

	return 0;
}

1579
static int gfar_resume(struct device *dev)
1580
{
1581 1582
	struct gfar_private *priv = dev_get_drvdata(dev);
	struct net_device *ndev = priv->ndev;
1583
	struct gfar __iomem *regs = priv->gfargrp[0].regs;
1584 1585 1586
	unsigned long flags;
	u32 tempval;
	int magic_packet = priv->wol_en &&
1587 1588
			   (priv->device_flags &
			    FSL_GIANFAR_DEV_HAS_MAGIC_PACKET);
1589

1590 1591
	if (!netif_running(ndev)) {
		netif_device_attach(ndev);
1592 1593 1594 1595 1596 1597 1598 1599 1600
		return 0;
	}

	if (!magic_packet && priv->phydev)
		phy_start(priv->phydev);

	/* Disable Magic Packet mode, in case something
	 * else woke us up.
	 */
1601 1602
	local_irq_save(flags);
	lock_tx_qs(priv);
1603

1604
	tempval = gfar_read(&regs->maccfg2);
1605
	tempval &= ~MACCFG2_MPEN;
1606
	gfar_write(&regs->maccfg2, tempval);
1607

1608
	gfar_start(priv);
1609

1610 1611
	unlock_tx_qs(priv);
	local_irq_restore(flags);
1612

1613 1614
	netif_device_attach(ndev);

1615
	enable_napi(priv);
1616 1617 1618 1619 1620 1621 1622 1623 1624

	return 0;
}

static int gfar_restore(struct device *dev)
{
	struct gfar_private *priv = dev_get_drvdata(dev);
	struct net_device *ndev = priv->ndev;

1625 1626 1627
	if (!netif_running(ndev)) {
		netif_device_attach(ndev);

1628
		return 0;
1629
	}
1630

1631 1632 1633 1634 1635
	if (gfar_init_bds(ndev)) {
		free_skb_resources(priv);
		return -ENOMEM;
	}

1636 1637 1638 1639
	gfar_mac_reset(priv);

	gfar_init_tx_rx_base(priv);

1640
	gfar_start(priv);
1641 1642 1643 1644 1645 1646 1647

	priv->oldlink = 0;
	priv->oldspeed = 0;
	priv->oldduplex = -1;

	if (priv->phydev)
		phy_start(priv->phydev);
1648

1649
	netif_device_attach(ndev);
1650
	enable_napi(priv);
1651 1652 1653

	return 0;
}
1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664

static struct dev_pm_ops gfar_pm_ops = {
	.suspend = gfar_suspend,
	.resume = gfar_resume,
	.freeze = gfar_suspend,
	.thaw = gfar_resume,
	.restore = gfar_restore,
};

#define GFAR_PM_OPS (&gfar_pm_ops)

1665
#else
1666 1667 1668

#define GFAR_PM_OPS NULL

1669
#endif
L
Linus Torvalds 已提交
1670

1671 1672 1673 1674 1675 1676
/* Reads the controller's registers to determine what interface
 * connects it to the PHY.
 */
static phy_interface_t gfar_get_interface(struct net_device *dev)
{
	struct gfar_private *priv = netdev_priv(dev);
1677
	struct gfar __iomem *regs = priv->gfargrp[0].regs;
1678 1679 1680
	u32 ecntrl;

	ecntrl = gfar_read(&regs->ecntrl);
1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692

	if (ecntrl & ECNTRL_SGMII_MODE)
		return PHY_INTERFACE_MODE_SGMII;

	if (ecntrl & ECNTRL_TBI_MODE) {
		if (ecntrl & ECNTRL_REDUCED_MODE)
			return PHY_INTERFACE_MODE_RTBI;
		else
			return PHY_INTERFACE_MODE_TBI;
	}

	if (ecntrl & ECNTRL_REDUCED_MODE) {
1693
		if (ecntrl & ECNTRL_REDUCED_MII_MODE) {
1694
			return PHY_INTERFACE_MODE_RMII;
1695
		}
A
Andy Fleming 已提交
1696
		else {
1697
			phy_interface_t interface = priv->interface;
A
Andy Fleming 已提交
1698

J
Jan Ceuleers 已提交
1699
			/* This isn't autodetected right now, so it must
A
Andy Fleming 已提交
1700 1701 1702 1703 1704
			 * be set by the device tree or platform code.
			 */
			if (interface == PHY_INTERFACE_MODE_RGMII_ID)
				return PHY_INTERFACE_MODE_RGMII_ID;

1705
			return PHY_INTERFACE_MODE_RGMII;
A
Andy Fleming 已提交
1706
		}
1707 1708
	}

1709
	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_GIGABIT)
1710 1711 1712 1713 1714 1715
		return PHY_INTERFACE_MODE_GMII;

	return PHY_INTERFACE_MODE_MII;
}


1716 1717
/* Initializes driver's PHY state, and attaches to the PHY.
 * Returns 0 on success.
L
Linus Torvalds 已提交
1718 1719 1720 1721
 */
static int init_phy(struct net_device *dev)
{
	struct gfar_private *priv = netdev_priv(dev);
1722
	uint gigabit_support =
1723
		priv->device_flags & FSL_GIANFAR_DEV_HAS_GIGABIT ?
1724
		GFAR_SUPPORTED_GBIT : 0;
1725
	phy_interface_t interface;
L
Linus Torvalds 已提交
1726 1727 1728 1729 1730

	priv->oldlink = 0;
	priv->oldspeed = 0;
	priv->oldduplex = -1;

1731 1732
	interface = gfar_get_interface(dev);

1733 1734 1735 1736 1737
	priv->phydev = of_phy_connect(dev, priv->phy_node, &adjust_link, 0,
				      interface);
	if (!priv->phydev) {
		dev_err(&dev->dev, "could not attach to PHY\n");
		return -ENODEV;
1738
	}
L
Linus Torvalds 已提交
1739

K
Kapil Juneja 已提交
1740 1741 1742
	if (interface == PHY_INTERFACE_MODE_SGMII)
		gfar_configure_serdes(dev);

1743
	/* Remove any features not supported by the controller */
1744 1745
	priv->phydev->supported &= (GFAR_SUPPORTED | gigabit_support);
	priv->phydev->advertising = priv->phydev->supported;
L
Linus Torvalds 已提交
1746

1747 1748 1749
	/* Add support for flow control, but don't advertise it by default */
	priv->phydev->supported |= (SUPPORTED_Pause | SUPPORTED_Asym_Pause);

L
Linus Torvalds 已提交
1750 1751 1752
	return 0;
}

J
Jan Ceuleers 已提交
1753
/* Initialize TBI PHY interface for communicating with the
1754 1755 1756 1757 1758 1759 1760
 * SERDES lynx PHY on the chip.  We communicate with this PHY
 * through the MDIO bus on each controller, treating it as a
 * "normal" PHY at the address found in the TBIPA register.  We assume
 * that the TBIPA register is valid.  Either the MDIO bus code will set
 * it to a value that doesn't conflict with other PHYs on the bus, or the
 * value doesn't matter, as there are no other PHYs on the bus.
 */
K
Kapil Juneja 已提交
1761 1762 1763
static void gfar_configure_serdes(struct net_device *dev)
{
	struct gfar_private *priv = netdev_priv(dev);
1764 1765 1766 1767 1768 1769 1770
	struct phy_device *tbiphy;

	if (!priv->tbi_node) {
		dev_warn(&dev->dev, "error: SGMII mode requires that the "
				    "device tree specify a tbi-handle\n");
		return;
	}
1771

1772 1773 1774
	tbiphy = of_phy_find_device(priv->tbi_node);
	if (!tbiphy) {
		dev_err(&dev->dev, "error: Could not get TBI device\n");
1775 1776
		return;
	}
K
Kapil Juneja 已提交
1777

J
Jan Ceuleers 已提交
1778
	/* If the link is already up, we must already be ok, and don't need to
1779 1780 1781 1782
	 * configure and reset the TBI<->SerDes link.  Maybe U-Boot configured
	 * everything for us?  Resetting it takes the link down and requires
	 * several seconds for it to come back.
	 */
1783
	if (phy_read(tbiphy, MII_BMSR) & BMSR_LSTATUS)
1784
		return;
K
Kapil Juneja 已提交
1785

1786
	/* Single clk mode, mii mode off(for serdes communication) */
1787
	phy_write(tbiphy, MII_TBICON, TBICON_CLK_SELECT);
K
Kapil Juneja 已提交
1788

1789
	phy_write(tbiphy, MII_ADVERTISE,
1790 1791
		  ADVERTISE_1000XFULL | ADVERTISE_1000XPAUSE |
		  ADVERTISE_1000XPSE_ASYM);
K
Kapil Juneja 已提交
1792

1793 1794 1795
	phy_write(tbiphy, MII_BMCR,
		  BMCR_ANENABLE | BMCR_ANRESTART | BMCR_FULLDPLX |
		  BMCR_SPEED1000);
K
Kapil Juneja 已提交
1796 1797
}

1798 1799 1800 1801
static int __gfar_is_rx_idle(struct gfar_private *priv)
{
	u32 res;

J
Jan Ceuleers 已提交
1802
	/* Normaly TSEC should not hang on GRS commands, so we should
1803 1804
	 * actually wait for IEVENT_GRSC flag.
	 */
1805
	if (!gfar_has_errata(priv, GFAR_ERRATA_A002))
1806 1807
		return 0;

J
Jan Ceuleers 已提交
1808
	/* Read the eTSEC register at offset 0xD1C. If bits 7-14 are
1809 1810 1811 1812 1813 1814 1815 1816 1817 1818
	 * the same as bits 23-30, the eTSEC Rx is assumed to be idle
	 * and the Rx can be safely reset.
	 */
	res = gfar_read((void __iomem *)priv->gfargrp[0].regs + 0xd1c);
	res &= 0x7f807f80;
	if ((res & 0xffff) == (res >> 16))
		return 1;

	return 0;
}
1819 1820

/* Halt the receive and transmit queues */
1821
static void gfar_halt_nodisable(struct gfar_private *priv)
L
Linus Torvalds 已提交
1822
{
1823
	struct gfar __iomem *regs = priv->gfargrp[0].regs;
L
Linus Torvalds 已提交
1824
	u32 tempval;
1825 1826
	unsigned int timeout;
	int stopped;
L
Linus Torvalds 已提交
1827

1828
	gfar_ints_disable(priv);
L
Linus Torvalds 已提交
1829

1830 1831 1832
	if (gfar_is_dma_stopped(priv))
		return;

L
Linus Torvalds 已提交
1833
	/* Stop the DMA, and wait for it to stop */
1834
	tempval = gfar_read(&regs->dmactrl);
1835 1836 1837 1838 1839 1840 1841 1842
	tempval |= (DMACTRL_GRS | DMACTRL_GTS);
	gfar_write(&regs->dmactrl, tempval);

retry:
	timeout = 1000;
	while (!(stopped = gfar_is_dma_stopped(priv)) && timeout) {
		cpu_relax();
		timeout--;
L
Linus Torvalds 已提交
1843
	}
1844 1845 1846 1847 1848 1849 1850

	if (!timeout)
		stopped = gfar_is_dma_stopped(priv);

	if (!stopped && !gfar_is_rx_dma_stopped(priv) &&
	    !__gfar_is_rx_idle(priv))
		goto retry;
1851 1852 1853
}

/* Halt the receive and transmit queues */
1854
void gfar_halt(struct gfar_private *priv)
1855
{
1856
	struct gfar __iomem *regs = priv->gfargrp[0].regs;
1857
	u32 tempval;
L
Linus Torvalds 已提交
1858

1859 1860 1861
	/* Dissable the Rx/Tx hw queues */
	gfar_write(&regs->rqueue, 0);
	gfar_write(&regs->tqueue, 0);
1862

1863 1864 1865 1866 1867
	mdelay(10);

	gfar_halt_nodisable(priv);

	/* Disable Rx/Tx DMA */
L
Linus Torvalds 已提交
1868 1869 1870
	tempval = gfar_read(&regs->maccfg1);
	tempval &= ~(MACCFG1_RX_EN | MACCFG1_TX_EN);
	gfar_write(&regs->maccfg1, tempval);
1871 1872 1873 1874 1875 1876
}

void stop_gfar(struct net_device *dev)
{
	struct gfar_private *priv = netdev_priv(dev);

1877
	netif_tx_stop_all_queues(dev);
1878

1879
	smp_mb__before_atomic();
1880
	set_bit(GFAR_DOWN, &priv->state);
1881
	smp_mb__after_atomic();
1882

1883
	disable_napi(priv);
1884

1885
	/* disable ints and gracefully shut down Rx/Tx DMA */
1886
	gfar_halt(priv);
L
Linus Torvalds 已提交
1887

1888
	phy_stop(priv->phydev);
L
Linus Torvalds 已提交
1889 1890 1891 1892

	free_skb_resources(priv);
}

1893
static void free_skb_tx_queue(struct gfar_priv_tx_q *tx_queue)
L
Linus Torvalds 已提交
1894 1895
{
	struct txbd8 *txbdp;
1896
	struct gfar_private *priv = netdev_priv(tx_queue->dev);
D
Dai Haruki 已提交
1897
	int i, j;
L
Linus Torvalds 已提交
1898

1899
	txbdp = tx_queue->tx_bd_base;
L
Linus Torvalds 已提交
1900

1901 1902
	for (i = 0; i < tx_queue->tx_ring_size; i++) {
		if (!tx_queue->tx_skbuff[i])
D
Dai Haruki 已提交
1903
			continue;
L
Linus Torvalds 已提交
1904

1905 1906
		dma_unmap_single(priv->dev, be32_to_cpu(txbdp->bufPtr),
				 be16_to_cpu(txbdp->length), DMA_TO_DEVICE);
D
Dai Haruki 已提交
1907
		txbdp->lstatus = 0;
1908
		for (j = 0; j < skb_shinfo(tx_queue->tx_skbuff[i])->nr_frags;
1909
		     j++) {
D
Dai Haruki 已提交
1910
			txbdp++;
1911 1912 1913
			dma_unmap_page(priv->dev, be32_to_cpu(txbdp->bufPtr),
				       be16_to_cpu(txbdp->length),
				       DMA_TO_DEVICE);
L
Linus Torvalds 已提交
1914
		}
1915
		txbdp++;
1916 1917
		dev_kfree_skb_any(tx_queue->tx_skbuff[i]);
		tx_queue->tx_skbuff[i] = NULL;
L
Linus Torvalds 已提交
1918
	}
1919
	kfree(tx_queue->tx_skbuff);
1920
	tx_queue->tx_skbuff = NULL;
1921
}
L
Linus Torvalds 已提交
1922

1923 1924 1925 1926 1927
static void free_skb_rx_queue(struct gfar_priv_rx_q *rx_queue)
{
	struct rxbd8 *rxbdp;
	struct gfar_private *priv = netdev_priv(rx_queue->dev);
	int i;
L
Linus Torvalds 已提交
1928

1929
	rxbdp = rx_queue->rx_bd_base;
L
Linus Torvalds 已提交
1930

1931 1932
	for (i = 0; i < rx_queue->rx_ring_size; i++) {
		if (rx_queue->rx_skbuff[i]) {
1933
			dma_unmap_single(priv->dev, be32_to_cpu(rxbdp->bufPtr),
1934
					 priv->rx_buffer_size,
1935
					 DMA_FROM_DEVICE);
1936 1937
			dev_kfree_skb_any(rx_queue->rx_skbuff[i]);
			rx_queue->rx_skbuff[i] = NULL;
L
Linus Torvalds 已提交
1938
		}
1939 1940 1941
		rxbdp->lstatus = 0;
		rxbdp->bufPtr = 0;
		rxbdp++;
L
Linus Torvalds 已提交
1942
	}
1943
	kfree(rx_queue->rx_skbuff);
1944
	rx_queue->rx_skbuff = NULL;
1945
}
1946

1947
/* If there are any tx skbs or rx skbs still around, free them.
J
Jan Ceuleers 已提交
1948 1949
 * Then free tx_skbuff and rx_skbuff
 */
1950 1951 1952 1953 1954 1955 1956 1957
static void free_skb_resources(struct gfar_private *priv)
{
	struct gfar_priv_tx_q *tx_queue = NULL;
	struct gfar_priv_rx_q *rx_queue = NULL;
	int i;

	/* Go through all the buffer descriptors and free their data buffers */
	for (i = 0; i < priv->num_tx_queues; i++) {
1958
		struct netdev_queue *txq;
1959

1960
		tx_queue = priv->tx_queue[i];
1961
		txq = netdev_get_tx_queue(tx_queue->dev, tx_queue->qindex);
1962
		if (tx_queue->tx_skbuff)
1963
			free_skb_tx_queue(tx_queue);
1964
		netdev_tx_reset_queue(txq);
1965 1966 1967 1968
	}

	for (i = 0; i < priv->num_rx_queues; i++) {
		rx_queue = priv->rx_queue[i];
1969
		if (rx_queue->rx_skbuff)
1970 1971 1972
			free_skb_rx_queue(rx_queue);
	}

1973
	dma_free_coherent(priv->dev,
1974 1975 1976 1977
			  sizeof(struct txbd8) * priv->total_tx_ring_size +
			  sizeof(struct rxbd8) * priv->total_rx_ring_size,
			  priv->tx_queue[0]->tx_bd_base,
			  priv->tx_queue[0]->tx_bd_dma_base);
L
Linus Torvalds 已提交
1978 1979
}

1980
void gfar_start(struct gfar_private *priv)
1981
{
1982
	struct gfar __iomem *regs = priv->gfargrp[0].regs;
1983
	u32 tempval;
1984
	int i = 0;
1985

1986 1987 1988
	/* Enable Rx/Tx hw queues */
	gfar_write(&regs->rqueue, priv->rqueue);
	gfar_write(&regs->tqueue, priv->tqueue);
1989 1990

	/* Initialize DMACTRL to have WWR and WOP */
1991
	tempval = gfar_read(&regs->dmactrl);
1992
	tempval |= DMACTRL_INIT_SETTINGS;
1993
	gfar_write(&regs->dmactrl, tempval);
1994 1995

	/* Make sure we aren't stopped */
1996
	tempval = gfar_read(&regs->dmactrl);
1997
	tempval &= ~(DMACTRL_GRS | DMACTRL_GTS);
1998
	gfar_write(&regs->dmactrl, tempval);
1999

2000 2001 2002 2003 2004 2005
	for (i = 0; i < priv->num_grps; i++) {
		regs = priv->gfargrp[i].regs;
		/* Clear THLT/RHLT, so that the DMA starts polling now */
		gfar_write(&regs->tstat, priv->gfargrp[i].tstat);
		gfar_write(&regs->rstat, priv->gfargrp[i].rstat);
	}
2006

2007 2008 2009 2010 2011
	/* Enable Rx/Tx DMA */
	tempval = gfar_read(&regs->maccfg1);
	tempval |= (MACCFG1_RX_EN | MACCFG1_TX_EN);
	gfar_write(&regs->maccfg1, tempval);

2012 2013
	gfar_ints_enable(priv);

2014
	priv->ndev->trans_start = jiffies; /* prevent tx timeout */
2015 2016
}

2017 2018 2019 2020 2021 2022 2023
static void free_grp_irqs(struct gfar_priv_grp *grp)
{
	free_irq(gfar_irq(grp, TX)->irq, grp);
	free_irq(gfar_irq(grp, RX)->irq, grp);
	free_irq(gfar_irq(grp, ER)->irq, grp);
}

2024 2025 2026 2027 2028
static int register_grp_irqs(struct gfar_priv_grp *grp)
{
	struct gfar_private *priv = grp->priv;
	struct net_device *dev = priv->ndev;
	int err;
L
Linus Torvalds 已提交
2029 2030

	/* If the device has multiple interrupts, register for
J
Jan Ceuleers 已提交
2031 2032
	 * them.  Otherwise, only register for the one
	 */
2033
	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
2034
		/* Install our interrupt handlers for Error,
J
Jan Ceuleers 已提交
2035 2036
		 * Transmit, and Receive
		 */
2037 2038 2039
		err = request_irq(gfar_irq(grp, ER)->irq, gfar_error, 0,
				  gfar_irq(grp, ER)->name, grp);
		if (err < 0) {
2040
			netif_err(priv, intr, dev, "Can't get IRQ %d\n",
2041
				  gfar_irq(grp, ER)->irq);
2042

2043
			goto err_irq_fail;
L
Linus Torvalds 已提交
2044
		}
2045 2046 2047
		err = request_irq(gfar_irq(grp, TX)->irq, gfar_transmit, 0,
				  gfar_irq(grp, TX)->name, grp);
		if (err < 0) {
2048
			netif_err(priv, intr, dev, "Can't get IRQ %d\n",
2049
				  gfar_irq(grp, TX)->irq);
L
Linus Torvalds 已提交
2050 2051
			goto tx_irq_fail;
		}
2052 2053 2054
		err = request_irq(gfar_irq(grp, RX)->irq, gfar_receive, 0,
				  gfar_irq(grp, RX)->name, grp);
		if (err < 0) {
2055
			netif_err(priv, intr, dev, "Can't get IRQ %d\n",
2056
				  gfar_irq(grp, RX)->irq);
L
Linus Torvalds 已提交
2057 2058 2059
			goto rx_irq_fail;
		}
	} else {
2060 2061 2062
		err = request_irq(gfar_irq(grp, TX)->irq, gfar_interrupt, 0,
				  gfar_irq(grp, TX)->name, grp);
		if (err < 0) {
2063
			netif_err(priv, intr, dev, "Can't get IRQ %d\n",
2064
				  gfar_irq(grp, TX)->irq);
L
Linus Torvalds 已提交
2065 2066 2067 2068
			goto err_irq_fail;
		}
	}

2069 2070 2071
	return 0;

rx_irq_fail:
2072
	free_irq(gfar_irq(grp, TX)->irq, grp);
2073
tx_irq_fail:
2074
	free_irq(gfar_irq(grp, ER)->irq, grp);
2075 2076 2077 2078 2079
err_irq_fail:
	return err;

}

2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110
static void gfar_free_irq(struct gfar_private *priv)
{
	int i;

	/* Free the IRQs */
	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
		for (i = 0; i < priv->num_grps; i++)
			free_grp_irqs(&priv->gfargrp[i]);
	} else {
		for (i = 0; i < priv->num_grps; i++)
			free_irq(gfar_irq(&priv->gfargrp[i], TX)->irq,
				 &priv->gfargrp[i]);
	}
}

static int gfar_request_irq(struct gfar_private *priv)
{
	int err, i, j;

	for (i = 0; i < priv->num_grps; i++) {
		err = register_grp_irqs(&priv->gfargrp[i]);
		if (err) {
			for (j = 0; j < i; j++)
				free_grp_irqs(&priv->gfargrp[j]);
			return err;
		}
	}

	return 0;
}

2111 2112 2113 2114
/* Bring the controller up and running */
int startup_gfar(struct net_device *ndev)
{
	struct gfar_private *priv = netdev_priv(ndev);
2115
	int err;
2116

2117
	gfar_mac_reset(priv);
2118 2119 2120 2121 2122

	err = gfar_alloc_skb_resources(ndev);
	if (err)
		return err;

2123
	gfar_init_tx_rx_base(priv);
2124

2125
	smp_mb__before_atomic();
2126
	clear_bit(GFAR_DOWN, &priv->state);
2127
	smp_mb__after_atomic();
2128 2129

	/* Start Rx/Tx DMA and enable the interrupts */
2130
	gfar_start(priv);
L
Linus Torvalds 已提交
2131

2132 2133
	phy_start(priv->phydev);

2134 2135 2136 2137
	enable_napi(priv);

	netif_tx_wake_all_queues(ndev);

L
Linus Torvalds 已提交
2138 2139 2140
	return 0;
}

J
Jan Ceuleers 已提交
2141 2142 2143
/* Called when something needs to use the ethernet device
 * Returns 0 for success.
 */
L
Linus Torvalds 已提交
2144 2145
static int gfar_enet_open(struct net_device *dev)
{
2146
	struct gfar_private *priv = netdev_priv(dev);
L
Linus Torvalds 已提交
2147 2148 2149
	int err;

	err = init_phy(dev);
2150
	if (err)
L
Linus Torvalds 已提交
2151 2152
		return err;

2153 2154 2155 2156
	err = gfar_request_irq(priv);
	if (err)
		return err;

L
Linus Torvalds 已提交
2157
	err = startup_gfar(dev);
2158
	if (err)
2159
		return err;
L
Linus Torvalds 已提交
2160

2161 2162
	device_set_wakeup_enable(&dev->dev, priv->wol_en);

L
Linus Torvalds 已提交
2163 2164 2165
	return err;
}

2166
static inline struct txfcb *gfar_add_fcb(struct sk_buff *skb)
2167
{
2168
	struct txfcb *fcb = (struct txfcb *)skb_push(skb, GMAC_FCB_LEN);
2169 2170

	memset(fcb, 0, GMAC_FCB_LEN);
2171 2172 2173 2174

	return fcb;
}

2175
static inline void gfar_tx_checksum(struct sk_buff *skb, struct txfcb *fcb,
2176
				    int fcb_length)
2177 2178 2179 2180 2181
{
	/* If we're here, it's a IP packet with a TCP or UDP
	 * payload.  We set it to checksum, using a pseudo-header
	 * we provide
	 */
2182
	u8 flags = TXFCB_DEFAULT;
2183

J
Jan Ceuleers 已提交
2184 2185 2186
	/* Tell the controller what the protocol is
	 * And provide the already calculated phcs
	 */
2187
	if (ip_hdr(skb)->protocol == IPPROTO_UDP) {
2188
		flags |= TXFCB_UDP;
2189
		fcb->phcs = (__force __be16)(udp_hdr(skb)->check);
2190
	} else
2191
		fcb->phcs = (__force __be16)(tcp_hdr(skb)->check);
2192 2193 2194 2195

	/* l3os is the distance between the start of the
	 * frame (skb->data) and the start of the IP hdr.
	 * l4os is the distance between the start of the
J
Jan Ceuleers 已提交
2196 2197
	 * l3 hdr and the l4 hdr
	 */
2198
	fcb->l3os = (u8)(skb_network_offset(skb) - fcb_length);
2199
	fcb->l4os = skb_network_header_len(skb);
2200

2201
	fcb->flags = flags;
2202 2203
}

2204
void inline gfar_tx_vlan(struct sk_buff *skb, struct txfcb *fcb)
2205
{
2206
	fcb->flags |= TXFCB_VLN;
2207
	fcb->vlctl = cpu_to_be16(skb_vlan_tag_get(skb));
2208 2209
}

D
Dai Haruki 已提交
2210
static inline struct txbd8 *skip_txbd(struct txbd8 *bdp, int stride,
2211
				      struct txbd8 *base, int ring_size)
D
Dai Haruki 已提交
2212 2213 2214 2215 2216 2217 2218
{
	struct txbd8 *new_bd = bdp + stride;

	return (new_bd >= (base + ring_size)) ? (new_bd - ring_size) : new_bd;
}

static inline struct txbd8 *next_txbd(struct txbd8 *bdp, struct txbd8 *base,
2219
				      int ring_size)
D
Dai Haruki 已提交
2220 2221 2222 2223
{
	return skip_txbd(bdp, 1, base, ring_size);
}

2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241
/* eTSEC12: csum generation not supported for some fcb offsets */
static inline bool gfar_csum_errata_12(struct gfar_private *priv,
				       unsigned long fcb_addr)
{
	return (gfar_has_errata(priv, GFAR_ERRATA_12) &&
	       (fcb_addr % 0x20) > 0x18);
}

/* eTSEC76: csum generation for frames larger than 2500 may
 * cause excess delays before start of transmission
 */
static inline bool gfar_csum_errata_76(struct gfar_private *priv,
				       unsigned int len)
{
	return (gfar_has_errata(priv, GFAR_ERRATA_76) &&
	       (len > 2500));
}

J
Jan Ceuleers 已提交
2242 2243 2244
/* This is called by the kernel when a frame is ready for transmission.
 * It is pointed to by the dev->hard_start_xmit function pointer
 */
L
Linus Torvalds 已提交
2245 2246 2247
static int gfar_start_xmit(struct sk_buff *skb, struct net_device *dev)
{
	struct gfar_private *priv = netdev_priv(dev);
2248
	struct gfar_priv_tx_q *tx_queue = NULL;
2249
	struct netdev_queue *txq;
2250
	struct gfar __iomem *regs = NULL;
2251
	struct txfcb *fcb = NULL;
2252
	struct txbd8 *txbdp, *txbdp_start, *base, *txbdp_tstamp = NULL;
2253
	u32 lstatus;
2254 2255
	int i, rq = 0;
	int do_tstamp, do_csum, do_vlan;
D
Dai Haruki 已提交
2256
	u32 bufaddr;
A
Andy Fleming 已提交
2257
	unsigned long flags;
2258
	unsigned int nr_frags, nr_txbds, bytes_sent, fcb_len = 0;
2259 2260 2261 2262

	rq = skb->queue_mapping;
	tx_queue = priv->tx_queue[rq];
	txq = netdev_get_tx_queue(dev, rq);
2263
	base = tx_queue->tx_bd_base;
2264
	regs = tx_queue->grp->regs;
2265

2266
	do_csum = (CHECKSUM_PARTIAL == skb->ip_summed);
2267
	do_vlan = skb_vlan_tag_present(skb);
2268 2269 2270 2271 2272 2273
	do_tstamp = (skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
		    priv->hwts_tx_en;

	if (do_csum || do_vlan)
		fcb_len = GMAC_FCB_LEN;

2274
	/* check if time stamp should be generated */
2275 2276
	if (unlikely(do_tstamp))
		fcb_len = GMAC_FCB_LEN + GMAC_TXPAL_LEN;
D
Dai Haruki 已提交
2277

2278
	/* make space for additional header when fcb is needed */
2279
	if (fcb_len && unlikely(skb_headroom(skb) < fcb_len)) {
2280 2281
		struct sk_buff *skb_new;

2282
		skb_new = skb_realloc_headroom(skb, fcb_len);
2283 2284
		if (!skb_new) {
			dev->stats.tx_errors++;
2285
			dev_kfree_skb_any(skb);
2286 2287
			return NETDEV_TX_OK;
		}
2288

2289 2290
		if (skb->sk)
			skb_set_owner_w(skb_new, skb->sk);
2291
		dev_consume_skb_any(skb);
2292 2293 2294
		skb = skb_new;
	}

D
Dai Haruki 已提交
2295 2296 2297
	/* total number of fragments in the SKB */
	nr_frags = skb_shinfo(skb)->nr_frags;

2298 2299 2300 2301 2302 2303
	/* calculate the required number of TxBDs for this skb */
	if (unlikely(do_tstamp))
		nr_txbds = nr_frags + 2;
	else
		nr_txbds = nr_frags + 1;

D
Dai Haruki 已提交
2304
	/* check if there is space to queue this packet */
2305
	if (nr_txbds > tx_queue->num_txbdfree) {
D
Dai Haruki 已提交
2306
		/* no space, stop the queue */
2307
		netif_tx_stop_queue(txq);
D
Dai Haruki 已提交
2308 2309 2310
		dev->stats.tx_fifo_errors++;
		return NETDEV_TX_BUSY;
	}
L
Linus Torvalds 已提交
2311 2312

	/* Update transmit stats */
2313 2314 2315 2316
	bytes_sent = skb->len;
	tx_queue->stats.tx_bytes += bytes_sent;
	/* keep Tx bytes on wire for BQL accounting */
	GFAR_CB(skb)->bytes_sent = bytes_sent;
E
Eric Dumazet 已提交
2317
	tx_queue->stats.tx_packets++;
L
Linus Torvalds 已提交
2318

2319
	txbdp = txbdp_start = tx_queue->cur_tx;
2320
	lstatus = be32_to_cpu(txbdp->lstatus);
2321 2322 2323 2324

	/* Time stamp insertion requires one additional TxBD */
	if (unlikely(do_tstamp))
		txbdp_tstamp = txbdp = next_txbd(txbdp, base,
2325
						 tx_queue->tx_ring_size);
L
Linus Torvalds 已提交
2326

D
Dai Haruki 已提交
2327
	if (nr_frags == 0) {
2328 2329 2330 2331 2332 2333
		if (unlikely(do_tstamp)) {
			u32 lstatus_ts = be32_to_cpu(txbdp_tstamp->lstatus);

			lstatus_ts |= BD_LFLAG(TXBD_LAST | TXBD_INTERRUPT);
			txbdp_tstamp->lstatus = cpu_to_be32(lstatus_ts);
		} else {
2334
			lstatus |= BD_LFLAG(TXBD_LAST | TXBD_INTERRUPT);
2335
		}
D
Dai Haruki 已提交
2336 2337 2338
	} else {
		/* Place the fragment addresses and lengths into the TxBDs */
		for (i = 0; i < nr_frags; i++) {
2339
			unsigned int frag_len;
D
Dai Haruki 已提交
2340
			/* Point at the next BD, wrapping as needed */
2341
			txbdp = next_txbd(txbdp, base, tx_queue->tx_ring_size);
D
Dai Haruki 已提交
2342

2343
			frag_len = skb_shinfo(skb)->frags[i].size;
D
Dai Haruki 已提交
2344

2345
			lstatus = be32_to_cpu(txbdp->lstatus) | frag_len |
2346
				  BD_LFLAG(TXBD_READY);
D
Dai Haruki 已提交
2347 2348 2349 2350

			/* Handle the last BD specially */
			if (i == nr_frags - 1)
				lstatus |= BD_LFLAG(TXBD_LAST | TXBD_INTERRUPT);
L
Linus Torvalds 已提交
2351

2352
			bufaddr = skb_frag_dma_map(priv->dev,
2353 2354
						   &skb_shinfo(skb)->frags[i],
						   0,
2355
						   frag_len,
2356
						   DMA_TO_DEVICE);
2357 2358
			if (unlikely(dma_mapping_error(priv->dev, bufaddr)))
				goto dma_map_err;
D
Dai Haruki 已提交
2359 2360

			/* set the TxBD length and buffer pointer */
2361 2362
			txbdp->bufPtr = cpu_to_be32(bufaddr);
			txbdp->lstatus = cpu_to_be32(lstatus);
D
Dai Haruki 已提交
2363 2364
		}

2365
		lstatus = be32_to_cpu(txbdp_start->lstatus);
D
Dai Haruki 已提交
2366
	}
L
Linus Torvalds 已提交
2367

2368 2369 2370 2371 2372 2373
	/* Add TxPAL between FCB and frame if required */
	if (unlikely(do_tstamp)) {
		skb_push(skb, GMAC_TXPAL_LEN);
		memset(skb->data, 0, GMAC_TXPAL_LEN);
	}

2374 2375
	/* Add TxFCB if required */
	if (fcb_len) {
2376
		fcb = gfar_add_fcb(skb);
2377
		lstatus |= BD_LFLAG(TXBD_TOE);
2378 2379 2380 2381 2382
	}

	/* Set up checksumming */
	if (do_csum) {
		gfar_tx_checksum(skb, fcb, fcb_len);
2383 2384 2385

		if (unlikely(gfar_csum_errata_12(priv, (unsigned long)fcb)) ||
		    unlikely(gfar_csum_errata_76(priv, skb->len))) {
2386 2387
			__skb_pull(skb, GMAC_FCB_LEN);
			skb_checksum_help(skb);
2388 2389 2390 2391 2392 2393 2394 2395
			if (do_vlan || do_tstamp) {
				/* put back a new fcb for vlan/tstamp TOE */
				fcb = gfar_add_fcb(skb);
			} else {
				/* Tx TOE not used */
				lstatus &= ~(BD_LFLAG(TXBD_TOE));
				fcb = NULL;
			}
2396
		}
2397 2398
	}

2399
	if (do_vlan)
2400
		gfar_tx_vlan(skb, fcb);
2401

2402 2403
	/* Setup tx hardware time stamping if requested */
	if (unlikely(do_tstamp)) {
2404
		skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
2405 2406 2407
		fcb->ptp = 1;
	}

2408 2409 2410 2411 2412
	bufaddr = dma_map_single(priv->dev, skb->data, skb_headlen(skb),
				 DMA_TO_DEVICE);
	if (unlikely(dma_mapping_error(priv->dev, bufaddr)))
		goto dma_map_err;

2413
	txbdp_start->bufPtr = cpu_to_be32(bufaddr);
L
Linus Torvalds 已提交
2414

J
Jan Ceuleers 已提交
2415
	/* If time stamping is requested one additional TxBD must be set up. The
2416 2417 2418 2419 2420
	 * first TxBD points to the FCB and must have a data length of
	 * GMAC_FCB_LEN. The second TxBD points to the actual frame data with
	 * the full frame length.
	 */
	if (unlikely(do_tstamp)) {
2421 2422 2423 2424 2425 2426 2427 2428 2429
		u32 lstatus_ts = be32_to_cpu(txbdp_tstamp->lstatus);

		bufaddr = be32_to_cpu(txbdp_start->bufPtr);
		bufaddr += fcb_len;
		lstatus_ts |= BD_LFLAG(TXBD_READY) |
			      (skb_headlen(skb) - fcb_len);

		txbdp_tstamp->bufPtr = cpu_to_be32(bufaddr);
		txbdp_tstamp->lstatus = cpu_to_be32(lstatus_ts);
2430 2431 2432 2433
		lstatus |= BD_LFLAG(TXBD_CRC | TXBD_READY) | GMAC_FCB_LEN;
	} else {
		lstatus |= BD_LFLAG(TXBD_CRC | TXBD_READY) | skb_headlen(skb);
	}
L
Linus Torvalds 已提交
2434

2435
	netdev_tx_sent_queue(txq, bytes_sent);
2436

J
Jan Ceuleers 已提交
2437
	/* We can work in parallel with gfar_clean_tx_ring(), except
A
Anton Vorontsov 已提交
2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449
	 * when modifying num_txbdfree. Note that we didn't grab the lock
	 * when we were reading the num_txbdfree and checking for available
	 * space, that's because outside of this function it can only grow,
	 * and once we've got needed space, it cannot suddenly disappear.
	 *
	 * The lock also protects us from gfar_error(), which can modify
	 * regs->tstat and thus retrigger the transfers, which is why we
	 * also must grab the lock before setting ready bit for the first
	 * to be transmitted BD.
	 */
	spin_lock_irqsave(&tx_queue->txlock, flags);

2450
	gfar_wmb();
2451

2452
	txbdp_start->lstatus = cpu_to_be32(lstatus);
D
Dai Haruki 已提交
2453

2454
	gfar_wmb(); /* force lstatus write before tx_skbuff */
2455 2456 2457

	tx_queue->tx_skbuff[tx_queue->skb_curtx] = skb;

D
Dai Haruki 已提交
2458
	/* Update the current skb pointer to the next entry we will use
J
Jan Ceuleers 已提交
2459 2460
	 * (wrapping if necessary)
	 */
2461
	tx_queue->skb_curtx = (tx_queue->skb_curtx + 1) &
2462
			      TX_RING_MOD_MASK(tx_queue->tx_ring_size);
D
Dai Haruki 已提交
2463

2464
	tx_queue->cur_tx = next_txbd(txbdp, base, tx_queue->tx_ring_size);
D
Dai Haruki 已提交
2465 2466

	/* reduce TxBD free count */
2467
	tx_queue->num_txbdfree -= (nr_txbds);
L
Linus Torvalds 已提交
2468 2469

	/* If the next BD still needs to be cleaned up, then the bds
J
Jan Ceuleers 已提交
2470 2471
	 * are full.  We need to tell the kernel to stop sending us stuff.
	 */
2472
	if (!tx_queue->num_txbdfree) {
2473
		netif_tx_stop_queue(txq);
L
Linus Torvalds 已提交
2474

2475
		dev->stats.tx_fifo_errors++;
L
Linus Torvalds 已提交
2476 2477 2478
	}

	/* Tell the DMA to go go go */
2479
	gfar_write(&regs->tstat, TSTAT_CLEAR_THALT >> tx_queue->qindex);
L
Linus Torvalds 已提交
2480 2481

	/* Unlock priv */
2482
	spin_unlock_irqrestore(&tx_queue->txlock, flags);
L
Linus Torvalds 已提交
2483

2484
	return NETDEV_TX_OK;
2485 2486 2487 2488 2489 2490

dma_map_err:
	txbdp = next_txbd(txbdp_start, base, tx_queue->tx_ring_size);
	if (do_tstamp)
		txbdp = next_txbd(txbdp, base, tx_queue->tx_ring_size);
	for (i = 0; i < nr_frags; i++) {
2491
		lstatus = be32_to_cpu(txbdp->lstatus);
2492 2493 2494
		if (!(lstatus & BD_LFLAG(TXBD_READY)))
			break;

2495 2496 2497 2498
		lstatus &= ~BD_LFLAG(TXBD_READY);
		txbdp->lstatus = cpu_to_be32(lstatus);
		bufaddr = be32_to_cpu(txbdp->bufPtr);
		dma_unmap_page(priv->dev, bufaddr, be16_to_cpu(txbdp->length),
2499 2500 2501 2502 2503 2504
			       DMA_TO_DEVICE);
		txbdp = next_txbd(txbdp, base, tx_queue->tx_ring_size);
	}
	gfar_wmb();
	dev_kfree_skb_any(skb);
	return NETDEV_TX_OK;
L
Linus Torvalds 已提交
2505 2506 2507 2508 2509 2510
}

/* Stops the kernel queue, and halts the controller */
static int gfar_close(struct net_device *dev)
{
	struct gfar_private *priv = netdev_priv(dev);
2511

2512
	cancel_work_sync(&priv->reset_task);
L
Linus Torvalds 已提交
2513 2514
	stop_gfar(dev);

2515 2516 2517
	/* Disconnect from the PHY */
	phy_disconnect(priv->phydev);
	priv->phydev = NULL;
L
Linus Torvalds 已提交
2518

2519 2520
	gfar_free_irq(priv);

L
Linus Torvalds 已提交
2521 2522 2523 2524
	return 0;
}

/* Changes the mac address if the controller is not running. */
2525
static int gfar_set_mac_address(struct net_device *dev)
L
Linus Torvalds 已提交
2526
{
2527
	gfar_set_mac_for_addr(dev, 0, dev->dev_addr);
L
Linus Torvalds 已提交
2528 2529 2530 2531 2532 2533 2534

	return 0;
}

static int gfar_change_mtu(struct net_device *dev, int new_mtu)
{
	struct gfar_private *priv = netdev_priv(dev);
2535 2536
	int frame_size = new_mtu + ETH_HLEN;

L
Linus Torvalds 已提交
2537
	if ((frame_size < 64) || (frame_size > JUMBO_FRAME_SIZE)) {
2538
		netif_err(priv, drv, dev, "Invalid MTU setting\n");
L
Linus Torvalds 已提交
2539 2540 2541
		return -EINVAL;
	}

2542 2543 2544
	while (test_and_set_bit_lock(GFAR_RESETTING, &priv->state))
		cpu_relax();

2545
	if (dev->flags & IFF_UP)
L
Linus Torvalds 已提交
2546 2547 2548 2549
		stop_gfar(dev);

	dev->mtu = new_mtu;

2550
	if (dev->flags & IFF_UP)
L
Linus Torvalds 已提交
2551 2552
		startup_gfar(dev);

2553 2554
	clear_bit_unlock(GFAR_RESETTING, &priv->state);

L
Linus Torvalds 已提交
2555 2556 2557
	return 0;
}

2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570
void reset_gfar(struct net_device *ndev)
{
	struct gfar_private *priv = netdev_priv(ndev);

	while (test_and_set_bit_lock(GFAR_RESETTING, &priv->state))
		cpu_relax();

	stop_gfar(ndev);
	startup_gfar(ndev);

	clear_bit_unlock(GFAR_RESETTING, &priv->state);
}

2571
/* gfar_reset_task gets scheduled when a packet has not been
L
Linus Torvalds 已提交
2572 2573
 * transmitted after a set amount of time.
 * For now, assume that clearing out all the structures, and
2574 2575 2576
 * starting over will fix the problem.
 */
static void gfar_reset_task(struct work_struct *work)
L
Linus Torvalds 已提交
2577
{
2578
	struct gfar_private *priv = container_of(work, struct gfar_private,
2579
						 reset_task);
2580
	reset_gfar(priv->ndev);
L
Linus Torvalds 已提交
2581 2582
}

2583 2584 2585 2586 2587 2588 2589 2590
static void gfar_timeout(struct net_device *dev)
{
	struct gfar_private *priv = netdev_priv(dev);

	dev->stats.tx_errors++;
	schedule_work(&priv->reset_task);
}

E
Eran Liberty 已提交
2591 2592 2593 2594 2595 2596
static void gfar_align_skb(struct sk_buff *skb)
{
	/* We need the data buffer to be aligned properly.  We will reserve
	 * as many bytes as needed to align the data properly
	 */
	skb_reserve(skb, RXBUF_ALIGNMENT -
2597
		    (((unsigned long) skb->data) & (RXBUF_ALIGNMENT - 1)));
E
Eran Liberty 已提交
2598 2599
}

L
Linus Torvalds 已提交
2600
/* Interrupt Handler for Transmit complete */
C
Claudiu Manoil 已提交
2601
static void gfar_clean_tx_ring(struct gfar_priv_tx_q *tx_queue)
L
Linus Torvalds 已提交
2602
{
2603
	struct net_device *dev = tx_queue->dev;
2604
	struct netdev_queue *txq;
D
Dai Haruki 已提交
2605
	struct gfar_private *priv = netdev_priv(dev);
2606
	struct txbd8 *bdp, *next = NULL;
D
Dai Haruki 已提交
2607
	struct txbd8 *lbdp = NULL;
2608
	struct txbd8 *base = tx_queue->tx_bd_base;
D
Dai Haruki 已提交
2609 2610
	struct sk_buff *skb;
	int skb_dirtytx;
2611
	int tx_ring_size = tx_queue->tx_ring_size;
2612
	int frags = 0, nr_txbds = 0;
D
Dai Haruki 已提交
2613
	int i;
D
Dai Haruki 已提交
2614
	int howmany = 0;
2615 2616
	int tqi = tx_queue->qindex;
	unsigned int bytes_sent = 0;
D
Dai Haruki 已提交
2617
	u32 lstatus;
2618
	size_t buflen;
L
Linus Torvalds 已提交
2619

2620
	txq = netdev_get_tx_queue(dev, tqi);
2621 2622
	bdp = tx_queue->dirty_tx;
	skb_dirtytx = tx_queue->skb_dirtytx;
L
Linus Torvalds 已提交
2623

2624
	while ((skb = tx_queue->tx_skbuff[skb_dirtytx])) {
A
Anton Vorontsov 已提交
2625 2626
		unsigned long flags;

D
Dai Haruki 已提交
2627
		frags = skb_shinfo(skb)->nr_frags;
2628

J
Jan Ceuleers 已提交
2629
		/* When time stamping, one additional TxBD must be freed.
2630 2631
		 * Also, we need to dma_unmap_single() the TxPAL.
		 */
2632
		if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS))
2633 2634 2635 2636 2637
			nr_txbds = frags + 2;
		else
			nr_txbds = frags + 1;

		lbdp = skip_txbd(bdp, nr_txbds - 1, base, tx_ring_size);
L
Linus Torvalds 已提交
2638

2639
		lstatus = be32_to_cpu(lbdp->lstatus);
L
Linus Torvalds 已提交
2640

D
Dai Haruki 已提交
2641 2642
		/* Only clean completed frames */
		if ((lstatus & BD_LFLAG(TXBD_READY)) &&
2643
		    (lstatus & BD_LENGTH_MASK))
D
Dai Haruki 已提交
2644 2645
			break;

2646
		if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)) {
2647
			next = next_txbd(bdp, base, tx_ring_size);
2648 2649
			buflen = be16_to_cpu(next->length) +
				 GMAC_FCB_LEN + GMAC_TXPAL_LEN;
2650
		} else
2651
			buflen = be16_to_cpu(bdp->length);
2652

2653
		dma_unmap_single(priv->dev, be32_to_cpu(bdp->bufPtr),
2654
				 buflen, DMA_TO_DEVICE);
2655

2656
		if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)) {
2657 2658
			struct skb_shared_hwtstamps shhwtstamps;
			u64 *ns = (u64*) (((u32)skb->data + 0x10) & ~0x7);
2659

2660 2661
			memset(&shhwtstamps, 0, sizeof(shhwtstamps));
			shhwtstamps.hwtstamp = ns_to_ktime(*ns);
2662
			skb_pull(skb, GMAC_FCB_LEN + GMAC_TXPAL_LEN);
2663
			skb_tstamp_tx(skb, &shhwtstamps);
2664
			gfar_clear_txbd_status(bdp);
2665 2666
			bdp = next;
		}
A
Andy Fleming 已提交
2667

2668
		gfar_clear_txbd_status(bdp);
D
Dai Haruki 已提交
2669
		bdp = next_txbd(bdp, base, tx_ring_size);
D
Dai Haruki 已提交
2670

D
Dai Haruki 已提交
2671
		for (i = 0; i < frags; i++) {
2672 2673 2674 2675
			dma_unmap_page(priv->dev, be32_to_cpu(bdp->bufPtr),
				       be16_to_cpu(bdp->length),
				       DMA_TO_DEVICE);
			gfar_clear_txbd_status(bdp);
D
Dai Haruki 已提交
2676 2677
			bdp = next_txbd(bdp, base, tx_ring_size);
		}
L
Linus Torvalds 已提交
2678

2679
		bytes_sent += GFAR_CB(skb)->bytes_sent;
2680

E
Eric Dumazet 已提交
2681
		dev_kfree_skb_any(skb);
2682

2683
		tx_queue->tx_skbuff[skb_dirtytx] = NULL;
D
Dai Haruki 已提交
2684

D
Dai Haruki 已提交
2685
		skb_dirtytx = (skb_dirtytx + 1) &
2686
			      TX_RING_MOD_MASK(tx_ring_size);
D
Dai Haruki 已提交
2687 2688

		howmany++;
A
Anton Vorontsov 已提交
2689
		spin_lock_irqsave(&tx_queue->txlock, flags);
2690
		tx_queue->num_txbdfree += nr_txbds;
A
Anton Vorontsov 已提交
2691
		spin_unlock_irqrestore(&tx_queue->txlock, flags);
D
Dai Haruki 已提交
2692
	}
L
Linus Torvalds 已提交
2693

D
Dai Haruki 已提交
2694
	/* If we freed a buffer, we can restart transmission, if necessary */
2695 2696 2697 2698
	if (tx_queue->num_txbdfree &&
	    netif_tx_queue_stopped(txq) &&
	    !(test_bit(GFAR_DOWN, &priv->state)))
		netif_wake_subqueue(priv->ndev, tqi);
L
Linus Torvalds 已提交
2699

D
Dai Haruki 已提交
2700
	/* Update dirty indicators */
2701 2702
	tx_queue->skb_dirtytx = skb_dirtytx;
	tx_queue->dirty_tx = bdp;
L
Linus Torvalds 已提交
2703

2704
	netdev_tx_completed_queue(txq, howmany, bytes_sent);
D
Dai Haruki 已提交
2705 2706
}

2707
static struct sk_buff *gfar_alloc_skb(struct net_device *dev)
L
Linus Torvalds 已提交
2708 2709
{
	struct gfar_private *priv = netdev_priv(dev);
E
Eric Dumazet 已提交
2710
	struct sk_buff *skb;
L
Linus Torvalds 已提交
2711

E
Eran Liberty 已提交
2712
	skb = netdev_alloc_skb(dev, priv->rx_buffer_size + RXBUF_ALIGNMENT);
2713
	if (!skb)
L
Linus Torvalds 已提交
2714 2715
		return NULL;

E
Eran Liberty 已提交
2716
	gfar_align_skb(skb);
2717

E
Eran Liberty 已提交
2718 2719 2720
	return skb;
}

2721
static struct sk_buff *gfar_new_skb(struct net_device *dev, dma_addr_t *bufaddr)
E
Eran Liberty 已提交
2722
{
2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739
	struct gfar_private *priv = netdev_priv(dev);
	struct sk_buff *skb;
	dma_addr_t addr;

	skb = gfar_alloc_skb(dev);
	if (!skb)
		return NULL;

	addr = dma_map_single(priv->dev, skb->data,
			      priv->rx_buffer_size, DMA_FROM_DEVICE);
	if (unlikely(dma_mapping_error(priv->dev, addr))) {
		dev_kfree_skb_any(skb);
		return NULL;
	}

	*bufaddr = addr;
	return skb;
L
Linus Torvalds 已提交
2740 2741
}

2742
static inline void count_errors(unsigned short status, struct net_device *dev)
L
Linus Torvalds 已提交
2743
{
2744
	struct gfar_private *priv = netdev_priv(dev);
2745
	struct net_device_stats *stats = &dev->stats;
L
Linus Torvalds 已提交
2746 2747
	struct gfar_extra_stats *estats = &priv->extra_stats;

J
Jan Ceuleers 已提交
2748
	/* If the packet was truncated, none of the other errors matter */
L
Linus Torvalds 已提交
2749 2750 2751
	if (status & RXBD_TRUNCATED) {
		stats->rx_length_errors++;

2752
		atomic64_inc(&estats->rx_trunc);
L
Linus Torvalds 已提交
2753 2754 2755 2756 2757 2758 2759 2760

		return;
	}
	/* Count the errors, if there were any */
	if (status & (RXBD_LARGE | RXBD_SHORT)) {
		stats->rx_length_errors++;

		if (status & RXBD_LARGE)
2761
			atomic64_inc(&estats->rx_large);
L
Linus Torvalds 已提交
2762
		else
2763
			atomic64_inc(&estats->rx_short);
L
Linus Torvalds 已提交
2764 2765 2766
	}
	if (status & RXBD_NONOCTET) {
		stats->rx_frame_errors++;
2767
		atomic64_inc(&estats->rx_nonoctet);
L
Linus Torvalds 已提交
2768 2769
	}
	if (status & RXBD_CRCERR) {
2770
		atomic64_inc(&estats->rx_crcerr);
L
Linus Torvalds 已提交
2771 2772 2773
		stats->rx_crc_errors++;
	}
	if (status & RXBD_OVERRUN) {
2774
		atomic64_inc(&estats->rx_overrun);
L
Linus Torvalds 已提交
2775 2776 2777 2778
		stats->rx_crc_errors++;
	}
}

2779
irqreturn_t gfar_receive(int irq, void *grp_id)
L
Linus Torvalds 已提交
2780
{
2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822
	struct gfar_priv_grp *grp = (struct gfar_priv_grp *)grp_id;
	unsigned long flags;
	u32 imask;

	if (likely(napi_schedule_prep(&grp->napi_rx))) {
		spin_lock_irqsave(&grp->grplock, flags);
		imask = gfar_read(&grp->regs->imask);
		imask &= IMASK_RX_DISABLED;
		gfar_write(&grp->regs->imask, imask);
		spin_unlock_irqrestore(&grp->grplock, flags);
		__napi_schedule(&grp->napi_rx);
	} else {
		/* Clear IEVENT, so interrupts aren't called again
		 * because of the packets that have already arrived.
		 */
		gfar_write(&grp->regs->ievent, IEVENT_RX_MASK);
	}

	return IRQ_HANDLED;
}

/* Interrupt Handler for Transmit complete */
static irqreturn_t gfar_transmit(int irq, void *grp_id)
{
	struct gfar_priv_grp *grp = (struct gfar_priv_grp *)grp_id;
	unsigned long flags;
	u32 imask;

	if (likely(napi_schedule_prep(&grp->napi_tx))) {
		spin_lock_irqsave(&grp->grplock, flags);
		imask = gfar_read(&grp->regs->imask);
		imask &= IMASK_TX_DISABLED;
		gfar_write(&grp->regs->imask, imask);
		spin_unlock_irqrestore(&grp->grplock, flags);
		__napi_schedule(&grp->napi_tx);
	} else {
		/* Clear IEVENT, so interrupts aren't called again
		 * because of the packets that have already arrived.
		 */
		gfar_write(&grp->regs->ievent, IEVENT_TX_MASK);
	}

L
Linus Torvalds 已提交
2823 2824 2825
	return IRQ_HANDLED;
}

2826 2827 2828 2829
static inline void gfar_rx_checksum(struct sk_buff *skb, struct rxfcb *fcb)
{
	/* If valid headers were found, and valid sums
	 * were verified, then we tell the kernel that no
J
Jan Ceuleers 已提交
2830 2831
	 * checksumming is necessary.  Otherwise, it is [FIXME]
	 */
2832 2833
	if ((be16_to_cpu(fcb->flags) & RXFCB_CSUM_MASK) ==
	    (RXFCB_CIP | RXFCB_CTU))
2834 2835
		skb->ip_summed = CHECKSUM_UNNECESSARY;
	else
2836
		skb_checksum_none_assert(skb);
2837 2838
}

J
Jan Ceuleers 已提交
2839
/* gfar_process_frame() -- handle one incoming packet if skb isn't NULL. */
2840 2841
static void gfar_process_frame(struct net_device *dev, struct sk_buff *skb,
			       int amount_pull, struct napi_struct *napi)
L
Linus Torvalds 已提交
2842 2843
{
	struct gfar_private *priv = netdev_priv(dev);
2844
	struct rxfcb *fcb = NULL;
L
Linus Torvalds 已提交
2845

2846 2847
	/* fcb is at the beginning if exists */
	fcb = (struct rxfcb *)skb->data;
2848

J
Jan Ceuleers 已提交
2849 2850 2851
	/* Remove the FCB from the skb
	 * Remove the padded bytes, if there are any
	 */
2852 2853
	if (amount_pull) {
		skb_record_rx_queue(skb, fcb->rq);
2854
		skb_pull(skb, amount_pull);
2855
	}
2856

2857 2858 2859 2860
	/* Get receive timestamp from the skb */
	if (priv->hwts_rx_en) {
		struct skb_shared_hwtstamps *shhwtstamps = skb_hwtstamps(skb);
		u64 *ns = (u64 *) skb->data;
2861

2862 2863 2864 2865 2866 2867 2868
		memset(shhwtstamps, 0, sizeof(*shhwtstamps));
		shhwtstamps->hwtstamp = ns_to_ktime(*ns);
	}

	if (priv->padding)
		skb_pull(skb, priv->padding);

2869
	if (dev->features & NETIF_F_RXCSUM)
2870
		gfar_rx_checksum(skb, fcb);
2871

2872 2873
	/* Tell the skb what kind of packet this is */
	skb->protocol = eth_type_trans(skb, dev);
L
Linus Torvalds 已提交
2874

2875
	/* There's need to check for NETIF_F_HW_VLAN_CTAG_RX here.
2876 2877 2878
	 * Even if vlan rx accel is disabled, on some chips
	 * RXFCB_VLN is pseudo randomly set.
	 */
2879
	if (dev->features & NETIF_F_HW_VLAN_CTAG_RX &&
2880 2881 2882
	    be16_to_cpu(fcb->flags) & RXFCB_VLN)
		__vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q),
				       be16_to_cpu(fcb->vlctl));
J
Jiri Pirko 已提交
2883

2884
	/* Send the packet up the stack */
2885
	napi_gro_receive(napi, skb);
2886

L
Linus Torvalds 已提交
2887 2888 2889
}

/* gfar_clean_rx_ring() -- Processes each frame in the rx ring
2890 2891
 * until the budget/quota has been reached. Returns the number
 * of frames handled
L
Linus Torvalds 已提交
2892
 */
2893
int gfar_clean_rx_ring(struct gfar_priv_rx_q *rx_queue, int rx_work_limit)
L
Linus Torvalds 已提交
2894
{
2895
	struct net_device *dev = rx_queue->dev;
2896
	struct rxbd8 *bdp, *base;
L
Linus Torvalds 已提交
2897
	struct sk_buff *skb;
2898 2899
	int pkt_len;
	int amount_pull;
L
Linus Torvalds 已提交
2900 2901 2902 2903
	int howmany = 0;
	struct gfar_private *priv = netdev_priv(dev);

	/* Get the first full descriptor */
2904 2905
	bdp = rx_queue->cur_rx;
	base = rx_queue->rx_bd_base;
L
Linus Torvalds 已提交
2906

2907
	amount_pull = priv->uses_rxfcb ? GMAC_FCB_LEN : 0;
2908

2909
	while (!(be16_to_cpu(bdp->status) & RXBD_EMPTY) && rx_work_limit--) {
2910
		struct sk_buff *newskb;
2911
		dma_addr_t bufaddr;
2912

2913
		rmb();
2914 2915

		/* Add another skb for the future */
2916
		newskb = gfar_new_skb(dev, &bufaddr);
2917

2918
		skb = rx_queue->rx_skbuff[rx_queue->skb_currx];
L
Linus Torvalds 已提交
2919

2920
		dma_unmap_single(priv->dev, be32_to_cpu(bdp->bufPtr),
2921
				 priv->rx_buffer_size, DMA_FROM_DEVICE);
A
Andy Fleming 已提交
2922

2923 2924 2925
		if (unlikely(!(be16_to_cpu(bdp->status) & RXBD_ERR) &&
			     be16_to_cpu(bdp->length) > priv->rx_buffer_size))
			bdp->status = cpu_to_be16(RXBD_LARGE);
2926

2927
		/* We drop the frame if we failed to allocate a new buffer */
2928 2929 2930 2931
		if (unlikely(!newskb ||
			     !(be16_to_cpu(bdp->status) & RXBD_LAST) ||
			     be16_to_cpu(bdp->status) & RXBD_ERR)) {
			count_errors(be16_to_cpu(bdp->status), dev);
2932

2933
			if (unlikely(!newskb)) {
2934
				newskb = skb;
2935
				bufaddr = be32_to_cpu(bdp->bufPtr);
2936
			} else if (skb)
E
Eric Dumazet 已提交
2937
				dev_kfree_skb(skb);
2938
		} else {
L
Linus Torvalds 已提交
2939
			/* Increment the number of packets */
S
Sandeep Gopalpet 已提交
2940
			rx_queue->stats.rx_packets++;
L
Linus Torvalds 已提交
2941 2942
			howmany++;

2943
			if (likely(skb)) {
2944 2945
				pkt_len = be16_to_cpu(bdp->length) -
					  ETH_FCS_LEN;
2946 2947
				/* Remove the FCS from the packet length */
				skb_put(skb, pkt_len);
S
Sandeep Gopalpet 已提交
2948
				rx_queue->stats.rx_bytes += pkt_len;
2949
				skb_record_rx_queue(skb, rx_queue->qindex);
W
Wu Jiajun-B06378 已提交
2950
				gfar_process_frame(dev, skb, amount_pull,
2951
						   &rx_queue->grp->napi_rx);
2952 2953

			} else {
2954
				netif_warn(priv, rx_err, dev, "Missing skb!\n");
S
Sandeep Gopalpet 已提交
2955
				rx_queue->stats.rx_dropped++;
2956
				atomic64_inc(&priv->extra_stats.rx_skbmissing);
2957
			}
L
Linus Torvalds 已提交
2958 2959 2960

		}

2961
		rx_queue->rx_skbuff[rx_queue->skb_currx] = newskb;
L
Linus Torvalds 已提交
2962

2963
		/* Setup the new bdp */
2964
		gfar_init_rxbdp(rx_queue, bdp, bufaddr);
L
Linus Torvalds 已提交
2965

2966 2967 2968 2969
		/* Update Last Free RxBD pointer for LFC */
		if (unlikely(rx_queue->rfbptr && priv->tx_actual_en))
			gfar_write(rx_queue->rfbptr, (u32)bdp);

L
Linus Torvalds 已提交
2970
		/* Update to the next pointer */
2971
		bdp = next_bd(bdp, base, rx_queue->rx_ring_size);
L
Linus Torvalds 已提交
2972 2973

		/* update to point at the next skb */
2974 2975
		rx_queue->skb_currx = (rx_queue->skb_currx + 1) &
				      RX_RING_MOD_MASK(rx_queue->rx_ring_size);
L
Linus Torvalds 已提交
2976 2977 2978
	}

	/* Update the current rxbd pointer to be the next one */
2979
	rx_queue->cur_rx = bdp;
L
Linus Torvalds 已提交
2980 2981 2982 2983

	return howmany;
}

2984
static int gfar_poll_rx_sq(struct napi_struct *napi, int budget)
2985 2986
{
	struct gfar_priv_grp *gfargrp =
2987
		container_of(napi, struct gfar_priv_grp, napi_rx);
2988
	struct gfar __iomem *regs = gfargrp->regs;
2989
	struct gfar_priv_rx_q *rx_queue = gfargrp->rx_queue;
2990 2991 2992 2993 2994
	int work_done = 0;

	/* Clear IEVENT, so interrupts aren't called again
	 * because of the packets that have already arrived
	 */
2995
	gfar_write(&regs->ievent, IEVENT_RX_MASK);
2996 2997 2998 2999

	work_done = gfar_clean_rx_ring(rx_queue, budget);

	if (work_done < budget) {
3000
		u32 imask;
3001 3002 3003 3004
		napi_complete(napi);
		/* Clear the halt bit in RSTAT */
		gfar_write(&regs->rstat, gfargrp->rstat);

3005 3006 3007 3008 3009
		spin_lock_irq(&gfargrp->grplock);
		imask = gfar_read(&regs->imask);
		imask |= IMASK_RX_DEFAULT;
		gfar_write(&regs->imask, imask);
		spin_unlock_irq(&gfargrp->grplock);
3010 3011 3012 3013 3014
	}

	return work_done;
}

3015
static int gfar_poll_tx_sq(struct napi_struct *napi, int budget)
L
Linus Torvalds 已提交
3016
{
3017
	struct gfar_priv_grp *gfargrp =
3018 3019
		container_of(napi, struct gfar_priv_grp, napi_tx);
	struct gfar __iomem *regs = gfargrp->regs;
3020
	struct gfar_priv_tx_q *tx_queue = gfargrp->tx_queue;
3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046
	u32 imask;

	/* Clear IEVENT, so interrupts aren't called again
	 * because of the packets that have already arrived
	 */
	gfar_write(&regs->ievent, IEVENT_TX_MASK);

	/* run Tx cleanup to completion */
	if (tx_queue->tx_skbuff[tx_queue->skb_dirtytx])
		gfar_clean_tx_ring(tx_queue);

	napi_complete(napi);

	spin_lock_irq(&gfargrp->grplock);
	imask = gfar_read(&regs->imask);
	imask |= IMASK_TX_DEFAULT;
	gfar_write(&regs->imask, imask);
	spin_unlock_irq(&gfargrp->grplock);

	return 0;
}

static int gfar_poll_rx(struct napi_struct *napi, int budget)
{
	struct gfar_priv_grp *gfargrp =
		container_of(napi, struct gfar_priv_grp, napi_rx);
3047
	struct gfar_private *priv = gfargrp->priv;
3048
	struct gfar __iomem *regs = gfargrp->regs;
3049
	struct gfar_priv_rx_q *rx_queue = NULL;
C
Claudiu Manoil 已提交
3050
	int work_done = 0, work_done_per_q = 0;
3051
	int i, budget_per_q = 0;
3052 3053
	unsigned long rstat_rxf;
	int num_act_queues;
3054

3055
	/* Clear IEVENT, so interrupts aren't called again
J
Jan Ceuleers 已提交
3056 3057
	 * because of the packets that have already arrived
	 */
3058
	gfar_write(&regs->ievent, IEVENT_RX_MASK);
3059

3060 3061 3062 3063 3064 3065
	rstat_rxf = gfar_read(&regs->rstat) & RSTAT_RXF_MASK;

	num_act_queues = bitmap_weight(&rstat_rxf, MAX_RX_QS);
	if (num_act_queues)
		budget_per_q = budget/num_act_queues;

3066 3067 3068 3069
	for_each_set_bit(i, &gfargrp->rx_bit_map, priv->num_rx_queues) {
		/* skip queue if not active */
		if (!(rstat_rxf & (RSTAT_CLEAR_RXF0 >> i)))
			continue;
L
Linus Torvalds 已提交
3070

3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086
		rx_queue = priv->rx_queue[i];
		work_done_per_q =
			gfar_clean_rx_ring(rx_queue, budget_per_q);
		work_done += work_done_per_q;

		/* finished processing this queue */
		if (work_done_per_q < budget_per_q) {
			/* clear active queue hw indication */
			gfar_write(&regs->rstat,
				   RSTAT_CLEAR_RXF0 >> i);
			num_act_queues--;

			if (!num_act_queues)
				break;
		}
	}
3087

3088 3089
	if (!num_act_queues) {
		u32 imask;
3090
		napi_complete(napi);
L
Linus Torvalds 已提交
3091

3092 3093
		/* Clear the halt bit in RSTAT */
		gfar_write(&regs->rstat, gfargrp->rstat);
L
Linus Torvalds 已提交
3094

3095 3096 3097 3098 3099
		spin_lock_irq(&gfargrp->grplock);
		imask = gfar_read(&regs->imask);
		imask |= IMASK_RX_DEFAULT;
		gfar_write(&regs->imask, imask);
		spin_unlock_irq(&gfargrp->grplock);
L
Linus Torvalds 已提交
3100 3101
	}

C
Claudiu Manoil 已提交
3102
	return work_done;
L
Linus Torvalds 已提交
3103 3104
}

3105 3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143
static int gfar_poll_tx(struct napi_struct *napi, int budget)
{
	struct gfar_priv_grp *gfargrp =
		container_of(napi, struct gfar_priv_grp, napi_tx);
	struct gfar_private *priv = gfargrp->priv;
	struct gfar __iomem *regs = gfargrp->regs;
	struct gfar_priv_tx_q *tx_queue = NULL;
	int has_tx_work = 0;
	int i;

	/* Clear IEVENT, so interrupts aren't called again
	 * because of the packets that have already arrived
	 */
	gfar_write(&regs->ievent, IEVENT_TX_MASK);

	for_each_set_bit(i, &gfargrp->tx_bit_map, priv->num_tx_queues) {
		tx_queue = priv->tx_queue[i];
		/* run Tx cleanup to completion */
		if (tx_queue->tx_skbuff[tx_queue->skb_dirtytx]) {
			gfar_clean_tx_ring(tx_queue);
			has_tx_work = 1;
		}
	}

	if (!has_tx_work) {
		u32 imask;
		napi_complete(napi);

		spin_lock_irq(&gfargrp->grplock);
		imask = gfar_read(&regs->imask);
		imask |= IMASK_TX_DEFAULT;
		gfar_write(&regs->imask, imask);
		spin_unlock_irq(&gfargrp->grplock);
	}

	return 0;
}


3144
#ifdef CONFIG_NET_POLL_CONTROLLER
J
Jan Ceuleers 已提交
3145
/* Polling 'interrupt' - used by things like netconsole to send skbs
3146 3147 3148 3149 3150 3151
 * without having to re-enable interrupts. It's not called while
 * the interrupt routine is executing.
 */
static void gfar_netpoll(struct net_device *dev)
{
	struct gfar_private *priv = netdev_priv(dev);
3152
	int i;
3153 3154

	/* If the device has multiple interrupts, run tx/rx */
3155
	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
3156
		for (i = 0; i < priv->num_grps; i++) {
3157 3158 3159 3160 3161 3162 3163 3164 3165
			struct gfar_priv_grp *grp = &priv->gfargrp[i];

			disable_irq(gfar_irq(grp, TX)->irq);
			disable_irq(gfar_irq(grp, RX)->irq);
			disable_irq(gfar_irq(grp, ER)->irq);
			gfar_interrupt(gfar_irq(grp, TX)->irq, grp);
			enable_irq(gfar_irq(grp, ER)->irq);
			enable_irq(gfar_irq(grp, RX)->irq);
			enable_irq(gfar_irq(grp, TX)->irq);
3166
		}
3167
	} else {
3168
		for (i = 0; i < priv->num_grps; i++) {
3169 3170 3171 3172 3173
			struct gfar_priv_grp *grp = &priv->gfargrp[i];

			disable_irq(gfar_irq(grp, TX)->irq);
			gfar_interrupt(gfar_irq(grp, TX)->irq, grp);
			enable_irq(gfar_irq(grp, TX)->irq);
3174
		}
3175 3176 3177 3178
	}
}
#endif

L
Linus Torvalds 已提交
3179
/* The interrupt handler for devices with one interrupt */
3180
static irqreturn_t gfar_interrupt(int irq, void *grp_id)
L
Linus Torvalds 已提交
3181
{
3182
	struct gfar_priv_grp *gfargrp = grp_id;
L
Linus Torvalds 已提交
3183 3184

	/* Save ievent for future reference */
3185
	u32 events = gfar_read(&gfargrp->regs->ievent);
L
Linus Torvalds 已提交
3186 3187

	/* Check for reception */
3188
	if (events & IEVENT_RX_MASK)
3189
		gfar_receive(irq, grp_id);
L
Linus Torvalds 已提交
3190 3191

	/* Check for transmit completion */
3192
	if (events & IEVENT_TX_MASK)
3193
		gfar_transmit(irq, grp_id);
L
Linus Torvalds 已提交
3194

3195 3196
	/* Check for errors */
	if (events & IEVENT_ERR_MASK)
3197
		gfar_error(irq, grp_id);
L
Linus Torvalds 已提交
3198 3199 3200 3201 3202 3203

	return IRQ_HANDLED;
}

/* Called every time the controller might need to be made
 * aware of new link state.  The PHY code conveys this
3204
 * information through variables in the phydev structure, and this
L
Linus Torvalds 已提交
3205 3206 3207 3208 3209 3210
 * function converts those variables into the appropriate
 * register values, and can bring down the device if needed.
 */
static void adjust_link(struct net_device *dev)
{
	struct gfar_private *priv = netdev_priv(dev);
3211 3212
	struct phy_device *phydev = priv->phydev;

3213
	if (unlikely(phydev->link != priv->oldlink ||
3214 3215
		     (phydev->link && (phydev->duplex != priv->oldduplex ||
				       phydev->speed != priv->oldspeed))))
3216
		gfar_update_link_state(priv);
3217
}
L
Linus Torvalds 已提交
3218 3219 3220 3221

/* Update the hash table based on the current list of multicast
 * addresses we subscribe to.  Also, change the promiscuity of
 * the device based on the flags (this function is called
J
Jan Ceuleers 已提交
3222 3223
 * whenever dev->flags is changed
 */
L
Linus Torvalds 已提交
3224 3225
static void gfar_set_multi(struct net_device *dev)
{
3226
	struct netdev_hw_addr *ha;
L
Linus Torvalds 已提交
3227
	struct gfar_private *priv = netdev_priv(dev);
3228
	struct gfar __iomem *regs = priv->gfargrp[0].regs;
L
Linus Torvalds 已提交
3229 3230
	u32 tempval;

3231
	if (dev->flags & IFF_PROMISC) {
L
Linus Torvalds 已提交
3232 3233 3234 3235 3236 3237 3238 3239 3240 3241
		/* Set RCTRL to PROM */
		tempval = gfar_read(&regs->rctrl);
		tempval |= RCTRL_PROM;
		gfar_write(&regs->rctrl, tempval);
	} else {
		/* Set RCTRL to not PROM */
		tempval = gfar_read(&regs->rctrl);
		tempval &= ~(RCTRL_PROM);
		gfar_write(&regs->rctrl, tempval);
	}
3242

3243
	if (dev->flags & IFF_ALLMULTI) {
L
Linus Torvalds 已提交
3244
		/* Set the hash to rx all multicast frames */
3245 3246 3247 3248 3249 3250 3251 3252
		gfar_write(&regs->igaddr0, 0xffffffff);
		gfar_write(&regs->igaddr1, 0xffffffff);
		gfar_write(&regs->igaddr2, 0xffffffff);
		gfar_write(&regs->igaddr3, 0xffffffff);
		gfar_write(&regs->igaddr4, 0xffffffff);
		gfar_write(&regs->igaddr5, 0xffffffff);
		gfar_write(&regs->igaddr6, 0xffffffff);
		gfar_write(&regs->igaddr7, 0xffffffff);
L
Linus Torvalds 已提交
3253 3254 3255 3256 3257 3258 3259 3260 3261
		gfar_write(&regs->gaddr0, 0xffffffff);
		gfar_write(&regs->gaddr1, 0xffffffff);
		gfar_write(&regs->gaddr2, 0xffffffff);
		gfar_write(&regs->gaddr3, 0xffffffff);
		gfar_write(&regs->gaddr4, 0xffffffff);
		gfar_write(&regs->gaddr5, 0xffffffff);
		gfar_write(&regs->gaddr6, 0xffffffff);
		gfar_write(&regs->gaddr7, 0xffffffff);
	} else {
3262 3263 3264
		int em_num;
		int idx;

L
Linus Torvalds 已提交
3265
		/* zero out the hash */
3266 3267 3268 3269 3270 3271 3272 3273
		gfar_write(&regs->igaddr0, 0x0);
		gfar_write(&regs->igaddr1, 0x0);
		gfar_write(&regs->igaddr2, 0x0);
		gfar_write(&regs->igaddr3, 0x0);
		gfar_write(&regs->igaddr4, 0x0);
		gfar_write(&regs->igaddr5, 0x0);
		gfar_write(&regs->igaddr6, 0x0);
		gfar_write(&regs->igaddr7, 0x0);
L
Linus Torvalds 已提交
3274 3275 3276 3277 3278 3279 3280 3281 3282
		gfar_write(&regs->gaddr0, 0x0);
		gfar_write(&regs->gaddr1, 0x0);
		gfar_write(&regs->gaddr2, 0x0);
		gfar_write(&regs->gaddr3, 0x0);
		gfar_write(&regs->gaddr4, 0x0);
		gfar_write(&regs->gaddr5, 0x0);
		gfar_write(&regs->gaddr6, 0x0);
		gfar_write(&regs->gaddr7, 0x0);

3283 3284
		/* If we have extended hash tables, we need to
		 * clear the exact match registers to prepare for
J
Jan Ceuleers 已提交
3285 3286
		 * setting them
		 */
3287 3288 3289 3290 3291 3292 3293 3294 3295
		if (priv->extended_hash) {
			em_num = GFAR_EM_NUM + 1;
			gfar_clear_exact_match(dev);
			idx = 1;
		} else {
			idx = 0;
			em_num = 0;
		}

3296
		if (netdev_mc_empty(dev))
L
Linus Torvalds 已提交
3297 3298 3299
			return;

		/* Parse the list, and set the appropriate bits */
3300
		netdev_for_each_mc_addr(ha, dev) {
3301
			if (idx < em_num) {
3302
				gfar_set_mac_for_addr(dev, idx, ha->addr);
3303 3304
				idx++;
			} else
3305
				gfar_set_hash_for_addr(dev, ha->addr);
L
Linus Torvalds 已提交
3306 3307 3308 3309
		}
	}
}

3310 3311

/* Clears each of the exact match registers to zero, so they
J
Jan Ceuleers 已提交
3312 3313
 * don't interfere with normal reception
 */
3314 3315 3316
static void gfar_clear_exact_match(struct net_device *dev)
{
	int idx;
3317
	static const u8 zero_arr[ETH_ALEN] = {0, 0, 0, 0, 0, 0};
3318

3319
	for (idx = 1; idx < GFAR_EM_NUM + 1; idx++)
J
Joe Perches 已提交
3320
		gfar_set_mac_for_addr(dev, idx, zero_arr);
3321 3322
}

L
Linus Torvalds 已提交
3323 3324 3325 3326 3327 3328 3329 3330 3331 3332 3333 3334
/* Set the appropriate hash bit for the given addr */
/* The algorithm works like so:
 * 1) Take the Destination Address (ie the multicast address), and
 * do a CRC on it (little endian), and reverse the bits of the
 * result.
 * 2) Use the 8 most significant bits as a hash into a 256-entry
 * table.  The table is controlled through 8 32-bit registers:
 * gaddr0-7.  gaddr0's MSB is entry 0, and gaddr7's LSB is
 * gaddr7.  This means that the 3 most significant bits in the
 * hash index which gaddr register to use, and the 5 other bits
 * indicate which bit (assuming an IBM numbering scheme, which
 * for PowerPC (tm) is usually the case) in the register holds
J
Jan Ceuleers 已提交
3335 3336
 * the entry.
 */
L
Linus Torvalds 已提交
3337 3338 3339 3340
static void gfar_set_hash_for_addr(struct net_device *dev, u8 *addr)
{
	u32 tempval;
	struct gfar_private *priv = netdev_priv(dev);
3341
	u32 result = ether_crc(ETH_ALEN, addr);
3342 3343 3344
	int width = priv->hash_width;
	u8 whichbit = (result >> (32 - width)) & 0x1f;
	u8 whichreg = result >> (32 - width + 5);
L
Linus Torvalds 已提交
3345 3346
	u32 value = (1 << (31-whichbit));

3347
	tempval = gfar_read(priv->hash_regs[whichreg]);
L
Linus Torvalds 已提交
3348
	tempval |= value;
3349
	gfar_write(priv->hash_regs[whichreg], tempval);
L
Linus Torvalds 已提交
3350 3351
}

3352 3353 3354 3355

/* There are multiple MAC Address register pairs on some controllers
 * This function sets the numth pair to a given address
 */
J
Joe Perches 已提交
3356 3357
static void gfar_set_mac_for_addr(struct net_device *dev, int num,
				  const u8 *addr)
3358 3359
{
	struct gfar_private *priv = netdev_priv(dev);
3360
	struct gfar __iomem *regs = priv->gfargrp[0].regs;
3361
	u32 tempval;
3362
	u32 __iomem *macptr = &regs->macstnaddr1;
3363 3364 3365

	macptr += num*2;

3366 3367 3368
	/* For a station address of 0x12345678ABCD in transmission
	 * order (BE), MACnADDR1 is set to 0xCDAB7856 and
	 * MACnADDR2 is set to 0x34120000.
J
Jan Ceuleers 已提交
3369
	 */
3370 3371
	tempval = (addr[5] << 24) | (addr[4] << 16) |
		  (addr[3] << 8)  |  addr[2];
3372

3373
	gfar_write(macptr, tempval);
3374

3375
	tempval = (addr[1] << 24) | (addr[0] << 16);
3376 3377 3378 3379

	gfar_write(macptr+1, tempval);
}

L
Linus Torvalds 已提交
3380
/* GFAR error interrupt handler */
3381
static irqreturn_t gfar_error(int irq, void *grp_id)
L
Linus Torvalds 已提交
3382
{
3383 3384 3385 3386
	struct gfar_priv_grp *gfargrp = grp_id;
	struct gfar __iomem *regs = gfargrp->regs;
	struct gfar_private *priv= gfargrp->priv;
	struct net_device *dev = priv->ndev;
L
Linus Torvalds 已提交
3387 3388

	/* Save ievent for future reference */
3389
	u32 events = gfar_read(&regs->ievent);
L
Linus Torvalds 已提交
3390 3391

	/* Clear IEVENT */
3392
	gfar_write(&regs->ievent, events & IEVENT_ERR_MASK);
3393 3394

	/* Magic Packet is not an error. */
3395
	if ((priv->device_flags & FSL_GIANFAR_DEV_HAS_MAGIC_PACKET) &&
3396 3397
	    (events & IEVENT_MAG))
		events &= ~IEVENT_MAG;
L
Linus Torvalds 已提交
3398 3399

	/* Hmm... */
3400
	if (netif_msg_rx_err(priv) || netif_msg_tx_err(priv))
3401 3402
		netdev_dbg(dev,
			   "error interrupt (ievent=0x%08x imask=0x%08x)\n",
3403
			   events, gfar_read(&regs->imask));
L
Linus Torvalds 已提交
3404 3405 3406

	/* Update the error counters */
	if (events & IEVENT_TXE) {
3407
		dev->stats.tx_errors++;
L
Linus Torvalds 已提交
3408 3409

		if (events & IEVENT_LC)
3410
			dev->stats.tx_window_errors++;
L
Linus Torvalds 已提交
3411
		if (events & IEVENT_CRL)
3412
			dev->stats.tx_aborted_errors++;
L
Linus Torvalds 已提交
3413
		if (events & IEVENT_XFUN) {
3414 3415
			unsigned long flags;

3416 3417
			netif_dbg(priv, tx_err, dev,
				  "TX FIFO underrun, packet dropped\n");
3418
			dev->stats.tx_dropped++;
3419
			atomic64_inc(&priv->extra_stats.tx_underrun);
L
Linus Torvalds 已提交
3420

3421 3422 3423
			local_irq_save(flags);
			lock_tx_qs(priv);

L
Linus Torvalds 已提交
3424
			/* Reactivate the Tx Queues */
3425
			gfar_write(&regs->tstat, gfargrp->tstat);
3426 3427 3428

			unlock_tx_qs(priv);
			local_irq_restore(flags);
L
Linus Torvalds 已提交
3429
		}
3430
		netif_dbg(priv, tx_err, dev, "Transmit Error\n");
L
Linus Torvalds 已提交
3431 3432
	}
	if (events & IEVENT_BSY) {
3433
		dev->stats.rx_errors++;
3434
		atomic64_inc(&priv->extra_stats.rx_bsy);
L
Linus Torvalds 已提交
3435

3436
		gfar_receive(irq, grp_id);
L
Linus Torvalds 已提交
3437

3438 3439
		netif_dbg(priv, rx_err, dev, "busy error (rstat: %x)\n",
			  gfar_read(&regs->rstat));
L
Linus Torvalds 已提交
3440 3441
	}
	if (events & IEVENT_BABR) {
3442
		dev->stats.rx_errors++;
3443
		atomic64_inc(&priv->extra_stats.rx_babr);
L
Linus Torvalds 已提交
3444

3445
		netif_dbg(priv, rx_err, dev, "babbling RX error\n");
L
Linus Torvalds 已提交
3446 3447
	}
	if (events & IEVENT_EBERR) {
3448
		atomic64_inc(&priv->extra_stats.eberr);
3449
		netif_dbg(priv, rx_err, dev, "bus error\n");
L
Linus Torvalds 已提交
3450
	}
3451 3452
	if (events & IEVENT_RXC)
		netif_dbg(priv, rx_status, dev, "control frame\n");
L
Linus Torvalds 已提交
3453 3454

	if (events & IEVENT_BABT) {
3455
		atomic64_inc(&priv->extra_stats.tx_babt);
3456
		netif_dbg(priv, tx_err, dev, "babbling TX error\n");
L
Linus Torvalds 已提交
3457 3458 3459 3460
	}
	return IRQ_HANDLED;
}

3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482 3483
static u32 gfar_get_flowctrl_cfg(struct gfar_private *priv)
{
	struct phy_device *phydev = priv->phydev;
	u32 val = 0;

	if (!phydev->duplex)
		return val;

	if (!priv->pause_aneg_en) {
		if (priv->tx_pause_en)
			val |= MACCFG1_TX_FLOW;
		if (priv->rx_pause_en)
			val |= MACCFG1_RX_FLOW;
	} else {
		u16 lcl_adv, rmt_adv;
		u8 flowctrl;
		/* get link partner capabilities */
		rmt_adv = 0;
		if (phydev->pause)
			rmt_adv = LPA_PAUSE_CAP;
		if (phydev->asym_pause)
			rmt_adv |= LPA_PAUSE_ASYM;

3484 3485 3486 3487 3488
		lcl_adv = 0;
		if (phydev->advertising & ADVERTISED_Pause)
			lcl_adv |= ADVERTISE_PAUSE_CAP;
		if (phydev->advertising & ADVERTISED_Asym_Pause)
			lcl_adv |= ADVERTISE_PAUSE_ASYM;
3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503

		flowctrl = mii_resolve_flowctrl_fdx(lcl_adv, rmt_adv);
		if (flowctrl & FLOW_CTRL_TX)
			val |= MACCFG1_TX_FLOW;
		if (flowctrl & FLOW_CTRL_RX)
			val |= MACCFG1_RX_FLOW;
	}

	return val;
}

static noinline void gfar_update_link_state(struct gfar_private *priv)
{
	struct gfar __iomem *regs = priv->gfargrp[0].regs;
	struct phy_device *phydev = priv->phydev;
3504 3505 3506
	struct gfar_priv_rx_q *rx_queue = NULL;
	int i;
	struct rxbd8 *bdp;
3507 3508 3509 3510 3511 3512 3513 3514

	if (unlikely(test_bit(GFAR_RESETTING, &priv->state)))
		return;

	if (phydev->link) {
		u32 tempval1 = gfar_read(&regs->maccfg1);
		u32 tempval = gfar_read(&regs->maccfg2);
		u32 ecntrl = gfar_read(&regs->ecntrl);
3515
		u32 tx_flow_oldval = (tempval & MACCFG1_TX_FLOW);
3516 3517 3518 3519 3520 3521 3522 3523 3524 3525 3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546 3547 3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559

		if (phydev->duplex != priv->oldduplex) {
			if (!(phydev->duplex))
				tempval &= ~(MACCFG2_FULL_DUPLEX);
			else
				tempval |= MACCFG2_FULL_DUPLEX;

			priv->oldduplex = phydev->duplex;
		}

		if (phydev->speed != priv->oldspeed) {
			switch (phydev->speed) {
			case 1000:
				tempval =
				    ((tempval & ~(MACCFG2_IF)) | MACCFG2_GMII);

				ecntrl &= ~(ECNTRL_R100);
				break;
			case 100:
			case 10:
				tempval =
				    ((tempval & ~(MACCFG2_IF)) | MACCFG2_MII);

				/* Reduced mode distinguishes
				 * between 10 and 100
				 */
				if (phydev->speed == SPEED_100)
					ecntrl |= ECNTRL_R100;
				else
					ecntrl &= ~(ECNTRL_R100);
				break;
			default:
				netif_warn(priv, link, priv->ndev,
					   "Ack!  Speed (%d) is not 10/100/1000!\n",
					   phydev->speed);
				break;
			}

			priv->oldspeed = phydev->speed;
		}

		tempval1 &= ~(MACCFG1_TX_FLOW | MACCFG1_RX_FLOW);
		tempval1 |= gfar_get_flowctrl_cfg(priv);

3560 3561 3562 3563 3564 3565 3566 3567 3568 3569 3570 3571 3572 3573 3574 3575 3576 3577 3578 3579
		/* Turn last free buffer recording on */
		if ((tempval1 & MACCFG1_TX_FLOW) && !tx_flow_oldval) {
			for (i = 0; i < priv->num_rx_queues; i++) {
				rx_queue = priv->rx_queue[i];
				bdp = rx_queue->cur_rx;
				/* skip to previous bd */
				bdp = skip_bd(bdp, rx_queue->rx_ring_size - 1,
					      rx_queue->rx_bd_base,
					      rx_queue->rx_ring_size);

				if (rx_queue->rfbptr)
					gfar_write(rx_queue->rfbptr, (u32)bdp);
			}

			priv->tx_actual_en = 1;
		}

		if (unlikely(!(tempval1 & MACCFG1_TX_FLOW) && tx_flow_oldval))
			priv->tx_actual_en = 0;

3580 3581 3582 3583 3584 3585 3586 3587 3588 3589 3590 3591 3592 3593 3594 3595 3596
		gfar_write(&regs->maccfg1, tempval1);
		gfar_write(&regs->maccfg2, tempval);
		gfar_write(&regs->ecntrl, ecntrl);

		if (!priv->oldlink)
			priv->oldlink = 1;

	} else if (priv->oldlink) {
		priv->oldlink = 0;
		priv->oldspeed = 0;
		priv->oldduplex = -1;
	}

	if (netif_msg_link(priv))
		phy_print_status(phydev);
}

3597 3598 3599 3600 3601 3602
static struct of_device_id gfar_match[] =
{
	{
		.type = "network",
		.compatible = "gianfar",
	},
3603 3604 3605
	{
		.compatible = "fsl,etsec2",
	},
3606 3607
	{},
};
3608
MODULE_DEVICE_TABLE(of, gfar_match);
3609

L
Linus Torvalds 已提交
3610
/* Structure for a device driver */
3611
static struct platform_driver gfar_driver = {
3612 3613 3614 3615 3616
	.driver = {
		.name = "fsl-gianfar",
		.pm = GFAR_PM_OPS,
		.of_match_table = gfar_match,
	},
L
Linus Torvalds 已提交
3617 3618 3619 3620
	.probe = gfar_probe,
	.remove = gfar_remove,
};

3621
module_platform_driver(gfar_driver);