mlx5_ifc.h 173.5 KB
Newer Older
1
/*
2
 * Copyright (c) 2013-2015, Mellanox Technologies, Ltd.  All rights reserved.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30
 *
 * This software is available to you under a choice of one of two
 * licenses.  You may choose to be licensed under the terms of the GNU
 * General Public License (GPL) Version 2, available from the file
 * COPYING in the main directory of this source tree, or the
 * OpenIB.org BSD license below:
 *
 *     Redistribution and use in source and binary forms, with or
 *     without modification, are permitted provided that the following
 *     conditions are met:
 *
 *      - Redistributions of source code must retain the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer.
 *
 *      - Redistributions in binary form must reproduce the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer in the documentation and/or other materials
 *        provided with the distribution.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
 * SOFTWARE.
31
*/
32 33 34
#ifndef MLX5_IFC_H
#define MLX5_IFC_H

35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68
enum {
	MLX5_EVENT_TYPE_CODING_COMPLETION_EVENTS                   = 0x0,
	MLX5_EVENT_TYPE_CODING_PATH_MIGRATED_SUCCEEDED             = 0x1,
	MLX5_EVENT_TYPE_CODING_COMMUNICATION_ESTABLISHED           = 0x2,
	MLX5_EVENT_TYPE_CODING_SEND_QUEUE_DRAINED                  = 0x3,
	MLX5_EVENT_TYPE_CODING_LAST_WQE_REACHED                    = 0x13,
	MLX5_EVENT_TYPE_CODING_SRQ_LIMIT                           = 0x14,
	MLX5_EVENT_TYPE_CODING_DCT_ALL_CONNECTIONS_CLOSED          = 0x1c,
	MLX5_EVENT_TYPE_CODING_DCT_ACCESS_KEY_VIOLATION            = 0x1d,
	MLX5_EVENT_TYPE_CODING_CQ_ERROR                            = 0x4,
	MLX5_EVENT_TYPE_CODING_LOCAL_WQ_CATASTROPHIC_ERROR         = 0x5,
	MLX5_EVENT_TYPE_CODING_PATH_MIGRATION_FAILED               = 0x7,
	MLX5_EVENT_TYPE_CODING_PAGE_FAULT_EVENT                    = 0xc,
	MLX5_EVENT_TYPE_CODING_INVALID_REQUEST_LOCAL_WQ_ERROR      = 0x10,
	MLX5_EVENT_TYPE_CODING_LOCAL_ACCESS_VIOLATION_WQ_ERROR     = 0x11,
	MLX5_EVENT_TYPE_CODING_LOCAL_SRQ_CATASTROPHIC_ERROR        = 0x12,
	MLX5_EVENT_TYPE_CODING_INTERNAL_ERROR                      = 0x8,
	MLX5_EVENT_TYPE_CODING_PORT_STATE_CHANGE                   = 0x9,
	MLX5_EVENT_TYPE_CODING_GPIO_EVENT                          = 0x15,
	MLX5_EVENT_TYPE_CODING_REMOTE_CONFIGURATION_PROTOCOL_EVENT = 0x19,
	MLX5_EVENT_TYPE_CODING_DOORBELL_BLUEFLAME_CONGESTION_EVENT = 0x1a,
	MLX5_EVENT_TYPE_CODING_STALL_VL_EVENT                      = 0x1b,
	MLX5_EVENT_TYPE_CODING_DROPPED_PACKET_LOGGED_EVENT         = 0x1f,
	MLX5_EVENT_TYPE_CODING_COMMAND_INTERFACE_COMPLETION        = 0xa,
	MLX5_EVENT_TYPE_CODING_PAGE_REQUEST                        = 0xb
};

enum {
	MLX5_MODIFY_TIR_BITMASK_LRO                   = 0x0,
	MLX5_MODIFY_TIR_BITMASK_INDIRECT_TABLE        = 0x1,
	MLX5_MODIFY_TIR_BITMASK_HASH                  = 0x2,
	MLX5_MODIFY_TIR_BITMASK_TUNNELED_OFFLOAD_EN   = 0x3
};

69 70 71 72 73
enum {
	MLX5_SET_HCA_CAP_OP_MOD_GENERAL_DEVICE        = 0x0,
	MLX5_SET_HCA_CAP_OP_MOD_ATOMIC                = 0x3,
};

74 75 76 77 78 79 80 81 82 83
enum {
	MLX5_CMD_OP_QUERY_HCA_CAP                 = 0x100,
	MLX5_CMD_OP_QUERY_ADAPTER                 = 0x101,
	MLX5_CMD_OP_INIT_HCA                      = 0x102,
	MLX5_CMD_OP_TEARDOWN_HCA                  = 0x103,
	MLX5_CMD_OP_ENABLE_HCA                    = 0x104,
	MLX5_CMD_OP_DISABLE_HCA                   = 0x105,
	MLX5_CMD_OP_QUERY_PAGES                   = 0x107,
	MLX5_CMD_OP_MANAGE_PAGES                  = 0x108,
	MLX5_CMD_OP_SET_HCA_CAP                   = 0x109,
84 85
	MLX5_CMD_OP_QUERY_ISSI                    = 0x10a,
	MLX5_CMD_OP_SET_ISSI                      = 0x10b,
86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108
	MLX5_CMD_OP_CREATE_MKEY                   = 0x200,
	MLX5_CMD_OP_QUERY_MKEY                    = 0x201,
	MLX5_CMD_OP_DESTROY_MKEY                  = 0x202,
	MLX5_CMD_OP_QUERY_SPECIAL_CONTEXTS        = 0x203,
	MLX5_CMD_OP_PAGE_FAULT_RESUME             = 0x204,
	MLX5_CMD_OP_CREATE_EQ                     = 0x301,
	MLX5_CMD_OP_DESTROY_EQ                    = 0x302,
	MLX5_CMD_OP_QUERY_EQ                      = 0x303,
	MLX5_CMD_OP_GEN_EQE                       = 0x304,
	MLX5_CMD_OP_CREATE_CQ                     = 0x400,
	MLX5_CMD_OP_DESTROY_CQ                    = 0x401,
	MLX5_CMD_OP_QUERY_CQ                      = 0x402,
	MLX5_CMD_OP_MODIFY_CQ                     = 0x403,
	MLX5_CMD_OP_CREATE_QP                     = 0x500,
	MLX5_CMD_OP_DESTROY_QP                    = 0x501,
	MLX5_CMD_OP_RST2INIT_QP                   = 0x502,
	MLX5_CMD_OP_INIT2RTR_QP                   = 0x503,
	MLX5_CMD_OP_RTR2RTS_QP                    = 0x504,
	MLX5_CMD_OP_RTS2RTS_QP                    = 0x505,
	MLX5_CMD_OP_SQERR2RTS_QP                  = 0x506,
	MLX5_CMD_OP_2ERR_QP                       = 0x507,
	MLX5_CMD_OP_2RST_QP                       = 0x50a,
	MLX5_CMD_OP_QUERY_QP                      = 0x50b,
109
	MLX5_CMD_OP_SQD_RTS_QP                    = 0x50c,
110 111 112 113 114 115 116
	MLX5_CMD_OP_INIT2INIT_QP                  = 0x50e,
	MLX5_CMD_OP_CREATE_PSV                    = 0x600,
	MLX5_CMD_OP_DESTROY_PSV                   = 0x601,
	MLX5_CMD_OP_CREATE_SRQ                    = 0x700,
	MLX5_CMD_OP_DESTROY_SRQ                   = 0x701,
	MLX5_CMD_OP_QUERY_SRQ                     = 0x702,
	MLX5_CMD_OP_ARM_RQ                        = 0x703,
117 118 119 120
	MLX5_CMD_OP_CREATE_XRC_SRQ                = 0x705,
	MLX5_CMD_OP_DESTROY_XRC_SRQ               = 0x706,
	MLX5_CMD_OP_QUERY_XRC_SRQ                 = 0x707,
	MLX5_CMD_OP_ARM_XRC_SRQ                   = 0x708,
121 122 123 124 125
	MLX5_CMD_OP_CREATE_DCT                    = 0x710,
	MLX5_CMD_OP_DESTROY_DCT                   = 0x711,
	MLX5_CMD_OP_DRAIN_DCT                     = 0x712,
	MLX5_CMD_OP_QUERY_DCT                     = 0x713,
	MLX5_CMD_OP_ARM_DCT_FOR_KEY_VIOLATION     = 0x714,
S
Saeed Mahameed 已提交
126 127 128 129
	MLX5_CMD_OP_CREATE_XRQ                    = 0x717,
	MLX5_CMD_OP_DESTROY_XRQ                   = 0x718,
	MLX5_CMD_OP_QUERY_XRQ                     = 0x719,
	MLX5_CMD_OP_ARM_XRQ                       = 0x71a,
130 131 132 133 134 135
	MLX5_CMD_OP_QUERY_VPORT_STATE             = 0x750,
	MLX5_CMD_OP_MODIFY_VPORT_STATE            = 0x751,
	MLX5_CMD_OP_QUERY_ESW_VPORT_CONTEXT       = 0x752,
	MLX5_CMD_OP_MODIFY_ESW_VPORT_CONTEXT      = 0x753,
	MLX5_CMD_OP_QUERY_NIC_VPORT_CONTEXT       = 0x754,
	MLX5_CMD_OP_MODIFY_NIC_VPORT_CONTEXT      = 0x755,
136
	MLX5_CMD_OP_QUERY_ROCE_ADDRESS            = 0x760,
137
	MLX5_CMD_OP_SET_ROCE_ADDRESS              = 0x761,
138 139 140 141
	MLX5_CMD_OP_QUERY_HCA_VPORT_CONTEXT       = 0x762,
	MLX5_CMD_OP_MODIFY_HCA_VPORT_CONTEXT      = 0x763,
	MLX5_CMD_OP_QUERY_HCA_VPORT_GID           = 0x764,
	MLX5_CMD_OP_QUERY_HCA_VPORT_PKEY          = 0x765,
142 143 144 145
	MLX5_CMD_OP_QUERY_VPORT_COUNTER           = 0x770,
	MLX5_CMD_OP_ALLOC_Q_COUNTER               = 0x771,
	MLX5_CMD_OP_DEALLOC_Q_COUNTER             = 0x772,
	MLX5_CMD_OP_QUERY_Q_COUNTER               = 0x773,
S
Saeed Mahameed 已提交
146 147
	MLX5_CMD_OP_SET_RATE_LIMIT                = 0x780,
	MLX5_CMD_OP_QUERY_RATE_LIMIT              = 0x781,
148 149 150 151 152 153 154
	MLX5_CMD_OP_ALLOC_PD                      = 0x800,
	MLX5_CMD_OP_DEALLOC_PD                    = 0x801,
	MLX5_CMD_OP_ALLOC_UAR                     = 0x802,
	MLX5_CMD_OP_DEALLOC_UAR                   = 0x803,
	MLX5_CMD_OP_CONFIG_INT_MODERATION         = 0x804,
	MLX5_CMD_OP_ACCESS_REG                    = 0x805,
	MLX5_CMD_OP_ATTACH_TO_MCG                 = 0x806,
155
	MLX5_CMD_OP_DETTACH_FROM_MCG              = 0x807,
156 157 158 159 160 161 162
	MLX5_CMD_OP_GET_DROPPED_PACKET_LOG        = 0x80a,
	MLX5_CMD_OP_MAD_IFC                       = 0x50d,
	MLX5_CMD_OP_QUERY_MAD_DEMUX               = 0x80b,
	MLX5_CMD_OP_SET_MAD_DEMUX                 = 0x80c,
	MLX5_CMD_OP_NOP                           = 0x80d,
	MLX5_CMD_OP_ALLOC_XRCD                    = 0x80e,
	MLX5_CMD_OP_DEALLOC_XRCD                  = 0x80f,
163 164 165 166 167 168 169 170 171 172 173 174
	MLX5_CMD_OP_ALLOC_TRANSPORT_DOMAIN        = 0x816,
	MLX5_CMD_OP_DEALLOC_TRANSPORT_DOMAIN      = 0x817,
	MLX5_CMD_OP_QUERY_CONG_STATUS             = 0x822,
	MLX5_CMD_OP_MODIFY_CONG_STATUS            = 0x823,
	MLX5_CMD_OP_QUERY_CONG_PARAMS             = 0x824,
	MLX5_CMD_OP_MODIFY_CONG_PARAMS            = 0x825,
	MLX5_CMD_OP_QUERY_CONG_STATISTICS         = 0x826,
	MLX5_CMD_OP_ADD_VXLAN_UDP_DPORT           = 0x827,
	MLX5_CMD_OP_DELETE_VXLAN_UDP_DPORT        = 0x828,
	MLX5_CMD_OP_SET_L2_TABLE_ENTRY            = 0x829,
	MLX5_CMD_OP_QUERY_L2_TABLE_ENTRY          = 0x82a,
	MLX5_CMD_OP_DELETE_L2_TABLE_ENTRY         = 0x82b,
T
Tariq Toukan 已提交
175 176
	MLX5_CMD_OP_SET_WOL_ROL                   = 0x830,
	MLX5_CMD_OP_QUERY_WOL_ROL                 = 0x831,
177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192
	MLX5_CMD_OP_CREATE_TIR                    = 0x900,
	MLX5_CMD_OP_MODIFY_TIR                    = 0x901,
	MLX5_CMD_OP_DESTROY_TIR                   = 0x902,
	MLX5_CMD_OP_QUERY_TIR                     = 0x903,
	MLX5_CMD_OP_CREATE_SQ                     = 0x904,
	MLX5_CMD_OP_MODIFY_SQ                     = 0x905,
	MLX5_CMD_OP_DESTROY_SQ                    = 0x906,
	MLX5_CMD_OP_QUERY_SQ                      = 0x907,
	MLX5_CMD_OP_CREATE_RQ                     = 0x908,
	MLX5_CMD_OP_MODIFY_RQ                     = 0x909,
	MLX5_CMD_OP_DESTROY_RQ                    = 0x90a,
	MLX5_CMD_OP_QUERY_RQ                      = 0x90b,
	MLX5_CMD_OP_CREATE_RMP                    = 0x90c,
	MLX5_CMD_OP_MODIFY_RMP                    = 0x90d,
	MLX5_CMD_OP_DESTROY_RMP                   = 0x90e,
	MLX5_CMD_OP_QUERY_RMP                     = 0x90f,
193 194 195 196 197 198 199 200
	MLX5_CMD_OP_CREATE_TIS                    = 0x912,
	MLX5_CMD_OP_MODIFY_TIS                    = 0x913,
	MLX5_CMD_OP_DESTROY_TIS                   = 0x914,
	MLX5_CMD_OP_QUERY_TIS                     = 0x915,
	MLX5_CMD_OP_CREATE_RQT                    = 0x916,
	MLX5_CMD_OP_MODIFY_RQT                    = 0x917,
	MLX5_CMD_OP_DESTROY_RQT                   = 0x918,
	MLX5_CMD_OP_QUERY_RQT                     = 0x919,
201
	MLX5_CMD_OP_SET_FLOW_TABLE_ROOT		  = 0x92f,
202 203 204 205 206 207 208 209
	MLX5_CMD_OP_CREATE_FLOW_TABLE             = 0x930,
	MLX5_CMD_OP_DESTROY_FLOW_TABLE            = 0x931,
	MLX5_CMD_OP_QUERY_FLOW_TABLE              = 0x932,
	MLX5_CMD_OP_CREATE_FLOW_GROUP             = 0x933,
	MLX5_CMD_OP_DESTROY_FLOW_GROUP            = 0x934,
	MLX5_CMD_OP_QUERY_FLOW_GROUP              = 0x935,
	MLX5_CMD_OP_SET_FLOW_TABLE_ENTRY          = 0x936,
	MLX5_CMD_OP_QUERY_FLOW_TABLE_ENTRY        = 0x937,
210
	MLX5_CMD_OP_DELETE_FLOW_TABLE_ENTRY       = 0x938,
211 212 213
	MLX5_CMD_OP_ALLOC_FLOW_COUNTER            = 0x939,
	MLX5_CMD_OP_DEALLOC_FLOW_COUNTER          = 0x93a,
	MLX5_CMD_OP_QUERY_FLOW_COUNTER            = 0x93b,
214 215
	MLX5_CMD_OP_MODIFY_FLOW_TABLE             = 0x93c,
	MLX5_CMD_OP_MAX
216 217 218 219 220 221
};

struct mlx5_ifc_flow_table_fields_supported_bits {
	u8         outer_dmac[0x1];
	u8         outer_smac[0x1];
	u8         outer_ether_type[0x1];
222
	u8         reserved_at_3[0x1];
223 224 225
	u8         outer_first_prio[0x1];
	u8         outer_first_cfi[0x1];
	u8         outer_first_vid[0x1];
226
	u8         reserved_at_7[0x1];
227 228 229
	u8         outer_second_prio[0x1];
	u8         outer_second_cfi[0x1];
	u8         outer_second_vid[0x1];
230
	u8         reserved_at_b[0x1];
231 232 233 234 235 236 237 238 239 240 241 242 243 244
	u8         outer_sip[0x1];
	u8         outer_dip[0x1];
	u8         outer_frag[0x1];
	u8         outer_ip_protocol[0x1];
	u8         outer_ip_ecn[0x1];
	u8         outer_ip_dscp[0x1];
	u8         outer_udp_sport[0x1];
	u8         outer_udp_dport[0x1];
	u8         outer_tcp_sport[0x1];
	u8         outer_tcp_dport[0x1];
	u8         outer_tcp_flags[0x1];
	u8         outer_gre_protocol[0x1];
	u8         outer_gre_key[0x1];
	u8         outer_vxlan_vni[0x1];
245
	u8         reserved_at_1a[0x5];
246 247 248 249 250
	u8         source_eswitch_port[0x1];

	u8         inner_dmac[0x1];
	u8         inner_smac[0x1];
	u8         inner_ether_type[0x1];
251
	u8         reserved_at_23[0x1];
252 253 254
	u8         inner_first_prio[0x1];
	u8         inner_first_cfi[0x1];
	u8         inner_first_vid[0x1];
255
	u8         reserved_at_27[0x1];
256 257 258
	u8         inner_second_prio[0x1];
	u8         inner_second_cfi[0x1];
	u8         inner_second_vid[0x1];
259
	u8         reserved_at_2b[0x1];
260 261 262 263 264 265 266 267 268 269 270
	u8         inner_sip[0x1];
	u8         inner_dip[0x1];
	u8         inner_frag[0x1];
	u8         inner_ip_protocol[0x1];
	u8         inner_ip_ecn[0x1];
	u8         inner_ip_dscp[0x1];
	u8         inner_udp_sport[0x1];
	u8         inner_udp_dport[0x1];
	u8         inner_tcp_sport[0x1];
	u8         inner_tcp_dport[0x1];
	u8         inner_tcp_flags[0x1];
271
	u8         reserved_at_37[0x9];
272

273
	u8         reserved_at_40[0x40];
274 275 276 277
};

struct mlx5_ifc_flow_table_prop_layout_bits {
	u8         ft_support[0x1];
278 279
	u8         reserved_at_1[0x1];
	u8         flow_counter[0x1];
280
	u8	   flow_modify_en[0x1];
281
	u8         modify_root[0x1];
282 283
	u8         identified_miss_table_mode[0x1];
	u8         flow_table_modify[0x1];
284
	u8         reserved_at_7[0x19];
285

286
	u8         reserved_at_20[0x2];
287
	u8         log_max_ft_size[0x6];
288
	u8         reserved_at_28[0x10];
289 290
	u8         max_ft_level[0x8];

291
	u8         reserved_at_40[0x20];
292

293
	u8         reserved_at_60[0x18];
294 295
	u8         log_max_ft_num[0x8];

296
	u8         reserved_at_80[0x18];
297 298
	u8         log_max_destination[0x8];

299
	u8         reserved_at_a0[0x18];
300 301
	u8         log_max_flow[0x8];

302
	u8         reserved_at_c0[0x40];
303 304 305 306 307 308 309 310 311 312 313

	struct mlx5_ifc_flow_table_fields_supported_bits ft_field_support;

	struct mlx5_ifc_flow_table_fields_supported_bits ft_field_bitmask_support;
};

struct mlx5_ifc_odp_per_transport_service_cap_bits {
	u8         send[0x1];
	u8         receive[0x1];
	u8         write[0x1];
	u8         read[0x1];
314
	u8         reserved_at_4[0x1];
315
	u8         srq_receive[0x1];
316
	u8         reserved_at_6[0x1a];
317 318
};

319
struct mlx5_ifc_ipv4_layout_bits {
320
	u8         reserved_at_0[0x60];
321 322 323 324 325 326 327 328 329 330 331

	u8         ipv4[0x20];
};

struct mlx5_ifc_ipv6_layout_bits {
	u8         ipv6[16][0x8];
};

union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits {
	struct mlx5_ifc_ipv6_layout_bits ipv6_layout;
	struct mlx5_ifc_ipv4_layout_bits ipv4_layout;
332
	u8         reserved_at_0[0x80];
333 334
};

335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351
struct mlx5_ifc_fte_match_set_lyr_2_4_bits {
	u8         smac_47_16[0x20];

	u8         smac_15_0[0x10];
	u8         ethertype[0x10];

	u8         dmac_47_16[0x20];

	u8         dmac_15_0[0x10];
	u8         first_prio[0x3];
	u8         first_cfi[0x1];
	u8         first_vid[0xc];

	u8         ip_protocol[0x8];
	u8         ip_dscp[0x6];
	u8         ip_ecn[0x2];
	u8         vlan_tag[0x1];
352
	u8         reserved_at_91[0x1];
353
	u8         frag[0x1];
354
	u8         reserved_at_93[0x4];
355 356 357 358 359
	u8         tcp_flags[0x9];

	u8         tcp_sport[0x10];
	u8         tcp_dport[0x10];

360
	u8         reserved_at_c0[0x20];
361 362 363 364

	u8         udp_sport[0x10];
	u8         udp_dport[0x10];

365
	union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits src_ipv4_src_ipv6;
366

367
	union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits dst_ipv4_dst_ipv6;
368 369 370
};

struct mlx5_ifc_fte_match_set_misc_bits {
S
Saeed Mahameed 已提交
371 372
	u8         reserved_at_0[0x8];
	u8         source_sqn[0x18];
373

374
	u8         reserved_at_20[0x10];
375 376 377 378 379 380 381 382 383 384 385
	u8         source_port[0x10];

	u8         outer_second_prio[0x3];
	u8         outer_second_cfi[0x1];
	u8         outer_second_vid[0xc];
	u8         inner_second_prio[0x3];
	u8         inner_second_cfi[0x1];
	u8         inner_second_vid[0xc];

	u8         outer_second_vlan_tag[0x1];
	u8         inner_second_vlan_tag[0x1];
386
	u8         reserved_at_62[0xe];
387 388 389 390 391 392
	u8         gre_protocol[0x10];

	u8         gre_key_h[0x18];
	u8         gre_key_l[0x8];

	u8         vxlan_vni[0x18];
393
	u8         reserved_at_b8[0x8];
394

395
	u8         reserved_at_c0[0x20];
396

397
	u8         reserved_at_e0[0xc];
398 399
	u8         outer_ipv6_flow_label[0x14];

400
	u8         reserved_at_100[0xc];
401 402
	u8         inner_ipv6_flow_label[0x14];

403
	u8         reserved_at_120[0xe0];
404 405 406 407 408 409
};

struct mlx5_ifc_cmd_pas_bits {
	u8         pa_h[0x20];

	u8         pa_l[0x14];
410
	u8         reserved_at_34[0xc];
411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434
};

struct mlx5_ifc_uint64_bits {
	u8         hi[0x20];

	u8         lo[0x20];
};

enum {
	MLX5_ADS_STAT_RATE_NO_LIMIT  = 0x0,
	MLX5_ADS_STAT_RATE_2_5GBPS   = 0x7,
	MLX5_ADS_STAT_RATE_10GBPS    = 0x8,
	MLX5_ADS_STAT_RATE_30GBPS    = 0x9,
	MLX5_ADS_STAT_RATE_5GBPS     = 0xa,
	MLX5_ADS_STAT_RATE_20GBPS    = 0xb,
	MLX5_ADS_STAT_RATE_40GBPS    = 0xc,
	MLX5_ADS_STAT_RATE_60GBPS    = 0xd,
	MLX5_ADS_STAT_RATE_80GBPS    = 0xe,
	MLX5_ADS_STAT_RATE_120GBPS   = 0xf,
};

struct mlx5_ifc_ads_bits {
	u8         fl[0x1];
	u8         free_ar[0x1];
435
	u8         reserved_at_2[0xe];
436 437
	u8         pkey_index[0x10];

438
	u8         reserved_at_20[0x8];
439 440 441 442 443
	u8         grh[0x1];
	u8         mlid[0x7];
	u8         rlid[0x10];

	u8         ack_timeout[0x5];
444
	u8         reserved_at_45[0x3];
445
	u8         src_addr_index[0x8];
446
	u8         reserved_at_50[0x4];
447 448 449
	u8         stat_rate[0x4];
	u8         hop_limit[0x8];

450
	u8         reserved_at_60[0x4];
451 452 453 454 455
	u8         tclass[0x8];
	u8         flow_label[0x14];

	u8         rgid_rip[16][0x8];

456
	u8         reserved_at_100[0x4];
457 458
	u8         f_dscp[0x1];
	u8         f_ecn[0x1];
459
	u8         reserved_at_106[0x1];
460 461 462 463 464 465 466 467 468 469 470 471 472 473 474
	u8         f_eth_prio[0x1];
	u8         ecn[0x2];
	u8         dscp[0x6];
	u8         udp_sport[0x10];

	u8         dei_cfi[0x1];
	u8         eth_prio[0x3];
	u8         sl[0x4];
	u8         port[0x8];
	u8         rmac_47_32[0x10];

	u8         rmac_31_0[0x20];
};

struct mlx5_ifc_flow_table_nic_cap_bits {
475 476
	u8         nic_rx_multi_path_tirs[0x1];
	u8         reserved_at_1[0x1ff];
477 478 479

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_receive;

480
	u8         reserved_at_400[0x200];
481 482 483 484 485

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_receive_sniffer;

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_transmit;

486
	u8         reserved_at_a00[0x200];
487 488 489

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_transmit_sniffer;

490
	u8         reserved_at_e00[0x7200];
491 492
};

493
struct mlx5_ifc_flow_table_eswitch_cap_bits {
494
	u8     reserved_at_0[0x200];
495 496 497 498 499 500 501

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_esw_fdb;

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_esw_acl_ingress;

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_esw_acl_egress;

502
	u8      reserved_at_800[0x7800];
503 504
};

505 506 507 508 509 510
struct mlx5_ifc_e_switch_cap_bits {
	u8         vport_svlan_strip[0x1];
	u8         vport_cvlan_strip[0x1];
	u8         vport_svlan_insert[0x1];
	u8         vport_cvlan_insert_if_not_exist[0x1];
	u8         vport_cvlan_insert_overwrite[0x1];
511 512 513
	u8         reserved_at_5[0x19];
	u8         nic_vport_node_guid_modify[0x1];
	u8         nic_vport_port_guid_modify[0x1];
514

515
	u8         reserved_at_20[0x7e0];
516 517
};

S
Saeed Mahameed 已提交
518 519 520 521 522 523 524 525 526 527 528
struct mlx5_ifc_qos_cap_bits {
	u8         packet_pacing[0x1];
	u8         reserved_0[0x1f];
	u8         reserved_1[0x20];
	u8         packet_pacing_max_rate[0x20];
	u8         packet_pacing_min_rate[0x20];
	u8         reserved_2[0x10];
	u8         packet_pacing_rate_table_size[0x10];
	u8         reserved_3[0x760];
};

529 530 531 532 533 534
struct mlx5_ifc_per_protocol_networking_offload_caps_bits {
	u8         csum_cap[0x1];
	u8         vlan_cap[0x1];
	u8         lro_cap[0x1];
	u8         lro_psh_flag[0x1];
	u8         lro_time_stamp[0x1];
535
	u8         reserved_at_5[0x3];
536
	u8         self_lb_en_modifiable[0x1];
537
	u8         reserved_at_9[0x2];
538
	u8         max_lso_cap[0x5];
539 540
	u8         reserved_at_10[0x2];
	u8	   wqe_inline_mode[0x2];
541
	u8         rss_ind_tbl_cap[0x4];
542 543 544
	u8         reg_umr_sq[0x1];
	u8         scatter_fcs[0x1];
	u8         reserved_at_1a[0x1];
545
	u8         tunnel_lso_const_out_ip_id[0x1];
546
	u8         reserved_at_1c[0x2];
547 548 549
	u8         tunnel_statless_gre[0x1];
	u8         tunnel_stateless_vxlan[0x1];

550
	u8         reserved_at_20[0x20];
551

552
	u8         reserved_at_40[0x10];
553 554
	u8         lro_min_mss_size[0x10];

555
	u8         reserved_at_60[0x120];
556 557 558

	u8         lro_timer_supported_periods[4][0x20];

559
	u8         reserved_at_200[0x600];
560 561 562 563
};

struct mlx5_ifc_roce_cap_bits {
	u8         roce_apm[0x1];
564
	u8         reserved_at_1[0x1f];
565

566
	u8         reserved_at_20[0x60];
567

568
	u8         reserved_at_80[0xc];
569
	u8         l3_type[0x4];
570
	u8         reserved_at_90[0x8];
571 572
	u8         roce_version[0x8];

573
	u8         reserved_at_a0[0x10];
574 575 576 577 578
	u8         r_roce_dest_udp_port[0x10];

	u8         r_roce_max_src_udp_port[0x10];
	u8         r_roce_min_src_udp_port[0x10];

579
	u8         reserved_at_e0[0x10];
580 581
	u8         roce_address_table_size[0x10];

582
	u8         reserved_at_100[0x700];
583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609
};

enum {
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_1_BYTE     = 0x0,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_2_BYTES    = 0x2,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_4_BYTES    = 0x4,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_8_BYTES    = 0x8,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_16_BYTES   = 0x10,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_32_BYTES   = 0x20,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_64_BYTES   = 0x40,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_128_BYTES  = 0x80,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_256_BYTES  = 0x100,
};

enum {
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_1_BYTE     = 0x1,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_2_BYTES    = 0x2,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_4_BYTES    = 0x4,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_8_BYTES    = 0x8,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_16_BYTES   = 0x10,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_32_BYTES   = 0x20,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_64_BYTES   = 0x40,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_128_BYTES  = 0x80,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_256_BYTES  = 0x100,
};

struct mlx5_ifc_atomic_caps_bits {
610
	u8         reserved_at_0[0x40];
611

612
	u8         atomic_req_8B_endianess_mode[0x2];
613
	u8         reserved_at_42[0x4];
614
	u8         supported_atomic_req_8B_endianess_mode_1[0x1];
615

616
	u8         reserved_at_47[0x19];
617

618
	u8         reserved_at_60[0x20];
619

620
	u8         reserved_at_80[0x10];
621
	u8         atomic_operations[0x10];
622

623
	u8         reserved_at_a0[0x10];
624 625
	u8         atomic_size_qp[0x10];

626
	u8         reserved_at_c0[0x10];
627 628
	u8         atomic_size_dc[0x10];

629
	u8         reserved_at_e0[0x720];
630 631 632
};

struct mlx5_ifc_odp_cap_bits {
633
	u8         reserved_at_0[0x40];
634 635

	u8         sig[0x1];
636
	u8         reserved_at_41[0x1f];
637

638
	u8         reserved_at_60[0x20];
639 640 641 642 643 644 645

	struct mlx5_ifc_odp_per_transport_service_cap_bits rc_odp_caps;

	struct mlx5_ifc_odp_per_transport_service_cap_bits uc_odp_caps;

	struct mlx5_ifc_odp_per_transport_service_cap_bits ud_odp_caps;

646
	u8         reserved_at_e0[0x720];
647 648
};

649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675
struct mlx5_ifc_calc_op {
	u8        reserved_at_0[0x10];
	u8        reserved_at_10[0x9];
	u8        op_swap_endianness[0x1];
	u8        op_min[0x1];
	u8        op_xor[0x1];
	u8        op_or[0x1];
	u8        op_and[0x1];
	u8        op_max[0x1];
	u8        op_add[0x1];
};

struct mlx5_ifc_vector_calc_cap_bits {
	u8         calc_matrix[0x1];
	u8         reserved_at_1[0x1f];
	u8         reserved_at_20[0x8];
	u8         max_vec_count[0x8];
	u8         reserved_at_30[0xd];
	u8         max_chunk_size[0x3];
	struct mlx5_ifc_calc_op calc0;
	struct mlx5_ifc_calc_op calc1;
	struct mlx5_ifc_calc_op calc2;
	struct mlx5_ifc_calc_op calc3;

	u8         reserved_at_e0[0x720];
};

676 677 678
enum {
	MLX5_WQ_TYPE_LINKED_LIST  = 0x0,
	MLX5_WQ_TYPE_CYCLIC       = 0x1,
679
	MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ = 0x2,
680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717
};

enum {
	MLX5_WQ_END_PAD_MODE_NONE   = 0x0,
	MLX5_WQ_END_PAD_MODE_ALIGN  = 0x1,
};

enum {
	MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_8_GID_ENTRIES    = 0x0,
	MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_16_GID_ENTRIES   = 0x1,
	MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_32_GID_ENTRIES   = 0x2,
	MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_64_GID_ENTRIES   = 0x3,
	MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_128_GID_ENTRIES  = 0x4,
};

enum {
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_128_ENTRIES  = 0x0,
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_256_ENTRIES  = 0x1,
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_512_ENTRIES  = 0x2,
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_1K_ENTRIES   = 0x3,
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_2K_ENTRIES   = 0x4,
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_4K_ENTRIES   = 0x5,
};

enum {
	MLX5_CMD_HCA_CAP_PORT_TYPE_IB        = 0x0,
	MLX5_CMD_HCA_CAP_PORT_TYPE_ETHERNET  = 0x1,
};

enum {
	MLX5_CMD_HCA_CAP_CMDIF_CHECKSUM_DISABLED       = 0x0,
	MLX5_CMD_HCA_CAP_CMDIF_CHECKSUM_INITIAL_STATE  = 0x1,
	MLX5_CMD_HCA_CAP_CMDIF_CHECKSUM_ENABLED        = 0x3,
};

enum {
	MLX5_CAP_PORT_TYPE_IB  = 0x0,
	MLX5_CAP_PORT_TYPE_ETH = 0x1,
718 719
};

720
struct mlx5_ifc_cmd_hca_cap_bits {
721
	u8         reserved_at_0[0x80];
722 723 724

	u8         log_max_srq_sz[0x8];
	u8         log_max_qp_sz[0x8];
725
	u8         reserved_at_90[0xb];
726 727
	u8         log_max_qp[0x5];

728
	u8         reserved_at_a0[0xb];
729
	u8         log_max_srq[0x5];
730
	u8         reserved_at_b0[0x10];
731

732
	u8         reserved_at_c0[0x8];
733
	u8         log_max_cq_sz[0x8];
734
	u8         reserved_at_d0[0xb];
735 736 737
	u8         log_max_cq[0x5];

	u8         log_max_eq_sz[0x8];
738
	u8         reserved_at_e8[0x2];
739
	u8         log_max_mkey[0x6];
740
	u8         reserved_at_f0[0xc];
741 742 743
	u8         log_max_eq[0x4];

	u8         max_indirection[0x8];
744
	u8         reserved_at_108[0x1];
745
	u8         log_max_mrw_sz[0x7];
746
	u8         reserved_at_110[0x2];
747
	u8         log_max_bsf_list_size[0x6];
748
	u8         reserved_at_118[0x2];
749 750
	u8         log_max_klm_list_size[0x6];

751
	u8         reserved_at_120[0xa];
752
	u8         log_max_ra_req_dc[0x6];
753
	u8         reserved_at_130[0xa];
754 755
	u8         log_max_ra_res_dc[0x6];

756
	u8         reserved_at_140[0xa];
757
	u8         log_max_ra_req_qp[0x6];
758
	u8         reserved_at_150[0xa];
759 760 761 762 763
	u8         log_max_ra_res_qp[0x6];

	u8         pad_cap[0x1];
	u8         cc_query_allowed[0x1];
	u8         cc_modify_allowed[0x1];
764
	u8         reserved_at_163[0xd];
765
	u8         gid_table_size[0x10];
766

767 768
	u8         out_of_seq_cnt[0x1];
	u8         vport_counters[0x1];
S
Saeed Mahameed 已提交
769 770
	u8         retransmission_q_counters[0x1];
	u8         reserved_at_183[0x3];
771 772 773
	u8         max_qp_cnt[0xa];
	u8         pkey_table_size[0x10];

774 775 776 777
	u8         vport_group_manager[0x1];
	u8         vhca_group_manager[0x1];
	u8         ib_virt[0x1];
	u8         eth_virt[0x1];
778
	u8         reserved_at_1a4[0x1];
779 780
	u8         ets[0x1];
	u8         nic_flow_table[0x1];
781
	u8         eswitch_flow_table[0x1];
782 783
	u8	   early_vf_enable[0x1];
	u8         reserved_at_1a9[0x2];
784
	u8         local_ca_ack_delay[0x5];
785 786 787 788 789
	u8         reserved_at_1af[0x2];
	u8         ports_check[0x1];
	u8         reserved_at_1b2[0x1];
	u8         disable_link_up[0x1];
	u8         beacon_led[0x1];
790
	u8         port_type[0x2];
791 792
	u8         num_ports[0x8];

793
	u8         reserved_at_1c0[0x3];
794
	u8         log_max_msg[0x5];
795
	u8         reserved_at_1c8[0x4];
796
	u8         max_tc[0x4];
S
Saeed Mahameed 已提交
797 798 799
	u8         reserved_at_1d0[0x1];
	u8         dcbx[0x1];
	u8         reserved_at_1d2[0x4];
T
Tariq Toukan 已提交
800 801
	u8         rol_s[0x1];
	u8         rol_g[0x1];
802
	u8         reserved_at_1d8[0x1];
T
Tariq Toukan 已提交
803 804 805 806 807 808 809
	u8         wol_s[0x1];
	u8         wol_g[0x1];
	u8         wol_a[0x1];
	u8         wol_b[0x1];
	u8         wol_m[0x1];
	u8         wol_u[0x1];
	u8         wol_p[0x1];
810 811

	u8         stat_rate_support[0x10];
812
	u8         reserved_at_1f0[0xc];
813
	u8         cqe_version[0x4];
814

815
	u8         compact_address_vector[0x1];
816 817
	u8         striding_rq[0x1];
	u8         reserved_at_201[0x2];
818
	u8         ipoib_basic_offloads[0x1];
819
	u8         reserved_at_205[0xa];
820
	u8         drain_sigerr[0x1];
821 822
	u8         cmdif_checksum[0x2];
	u8         sigerr_cqe[0x1];
823
	u8         reserved_at_213[0x1];
824 825
	u8         wq_signature[0x1];
	u8         sctr_data_cqe[0x1];
826
	u8         reserved_at_216[0x1];
827 828 829
	u8         sho[0x1];
	u8         tph[0x1];
	u8         rf[0x1];
830
	u8         dct[0x1];
S
Saeed Mahameed 已提交
831
	u8         qos[0x1];
832
	u8         eth_net_offloads[0x1];
833 834
	u8         roce[0x1];
	u8         atomic[0x1];
835
	u8         reserved_at_21f[0x1];
836 837 838 839

	u8         cq_oi[0x1];
	u8         cq_resize[0x1];
	u8         cq_moderation[0x1];
840
	u8         reserved_at_223[0x3];
841
	u8         cq_eq_remap[0x1];
842 843
	u8         pg[0x1];
	u8         block_lb_mc[0x1];
844
	u8         reserved_at_229[0x1];
845
	u8         scqe_break_moderation[0x1];
846
	u8         cq_period_start_from_cqe[0x1];
847
	u8         cd[0x1];
848
	u8         reserved_at_22d[0x1];
849
	u8         apm[0x1];
850
	u8         vector_calc[0x1];
851
	u8         umr_ptr_rlky[0x1];
852
	u8	   imaicl[0x1];
853
	u8         reserved_at_232[0x4];
854 855
	u8         qkv[0x1];
	u8         pkv[0x1];
856 857
	u8         set_deth_sqpn[0x1];
	u8         reserved_at_239[0x3];
858 859 860 861 862
	u8         xrc[0x1];
	u8         ud[0x1];
	u8         uc[0x1];
	u8         rc[0x1];

863
	u8         reserved_at_240[0xa];
864
	u8         uar_sz[0x6];
865
	u8         reserved_at_250[0x8];
866 867 868
	u8         log_pg_sz[0x8];

	u8         bf[0x1];
869
	u8         reserved_at_261[0x1];
870
	u8         pad_tx_eth_packet[0x1];
871
	u8         reserved_at_263[0x8];
872
	u8         log_bf_reg_size[0x5];
873
	u8         reserved_at_270[0x10];
874

875
	u8         reserved_at_280[0x10];
876 877
	u8         max_wqe_sz_sq[0x10];

878
	u8         reserved_at_2a0[0x10];
879 880
	u8         max_wqe_sz_rq[0x10];

881
	u8         reserved_at_2c0[0x10];
882 883
	u8         max_wqe_sz_sq_dc[0x10];

884
	u8         reserved_at_2e0[0x7];
885 886
	u8         max_qp_mcg[0x19];

887
	u8         reserved_at_300[0x18];
888 889
	u8         log_max_mcg[0x8];

890
	u8         reserved_at_320[0x3];
891
	u8         log_max_transport_domain[0x5];
892
	u8         reserved_at_328[0x3];
893
	u8         log_max_pd[0x5];
894
	u8         reserved_at_330[0xb];
895 896
	u8         log_max_xrcd[0x5];

897 898 899 900
	u8         reserved_at_340[0x8];
	u8         log_max_flow_counter_bulk[0x8];
	u8         max_flow_counter[0x10];

901

902
	u8         reserved_at_360[0x3];
903
	u8         log_max_rq[0x5];
904
	u8         reserved_at_368[0x3];
905
	u8         log_max_sq[0x5];
906
	u8         reserved_at_370[0x3];
907
	u8         log_max_tir[0x5];
908
	u8         reserved_at_378[0x3];
909 910
	u8         log_max_tis[0x5];

911
	u8         basic_cyclic_rcv_wqe[0x1];
912
	u8         reserved_at_381[0x2];
913
	u8         log_max_rmp[0x5];
914
	u8         reserved_at_388[0x3];
915
	u8         log_max_rqt[0x5];
916
	u8         reserved_at_390[0x3];
917
	u8         log_max_rqt_size[0x5];
918
	u8         reserved_at_398[0x3];
919 920
	u8         log_max_tis_per_sq[0x5];

921
	u8         reserved_at_3a0[0x3];
922
	u8         log_max_stride_sz_rq[0x5];
923
	u8         reserved_at_3a8[0x3];
924
	u8         log_min_stride_sz_rq[0x5];
925
	u8         reserved_at_3b0[0x3];
926
	u8         log_max_stride_sz_sq[0x5];
927
	u8         reserved_at_3b8[0x3];
928 929
	u8         log_min_stride_sz_sq[0x5];

930
	u8         reserved_at_3c0[0x1b];
931 932
	u8         log_max_wq_sz[0x5];

933
	u8         nic_vport_change_event[0x1];
934
	u8         reserved_at_3e1[0xa];
935
	u8         log_max_vlan_list[0x5];
936
	u8         reserved_at_3f0[0x3];
937
	u8         log_max_current_mc_list[0x5];
938
	u8         reserved_at_3f8[0x3];
939 940
	u8         log_max_current_uc_list[0x5];

941
	u8         reserved_at_400[0x80];
942

943
	u8         reserved_at_480[0x3];
944
	u8         log_max_l2_table[0x5];
945
	u8         reserved_at_488[0x8];
946 947
	u8         log_uar_page_sz[0x10];

948
	u8         reserved_at_4a0[0x20];
949
	u8         device_frequency_mhz[0x20];
950
	u8         device_frequency_khz[0x20];
951 952 953 954

	u8         reserved_at_500[0x80];

	u8         reserved_at_580[0x3f];
955
	u8         cqe_compression[0x1];
956

957 958
	u8         cqe_compression_timeout[0x10];
	u8         cqe_compression_max_num[0x10];
959

S
Saeed Mahameed 已提交
960 961 962 963 964 965 966 967 968
	u8         reserved_at_5e0[0x10];
	u8         tag_matching[0x1];
	u8         rndv_offload_rc[0x1];
	u8         rndv_offload_dc[0x1];
	u8         log_tag_matching_list_sz[0x5];
	u8         reserved_at_5e8[0x3];
	u8         log_max_xrq[0x5];

	u8         reserved_at_5f0[0x200];
969 970
};

971 972 973 974
enum mlx5_flow_destination_type {
	MLX5_FLOW_DESTINATION_TYPE_VPORT        = 0x0,
	MLX5_FLOW_DESTINATION_TYPE_FLOW_TABLE   = 0x1,
	MLX5_FLOW_DESTINATION_TYPE_TIR          = 0x2,
975 976

	MLX5_FLOW_DESTINATION_TYPE_COUNTER      = 0x100,
977
};
978

979 980 981
struct mlx5_ifc_dest_format_struct_bits {
	u8         destination_type[0x8];
	u8         destination_id[0x18];
982

983
	u8         reserved_at_20[0x20];
984 985
};

986
struct mlx5_ifc_flow_counter_list_bits {
987 988
	u8         clear[0x1];
	u8         num_of_counters[0xf];
989 990 991 992 993 994 995 996 997 998 999
	u8         flow_counter_id[0x10];

	u8         reserved_at_20[0x20];
};

union mlx5_ifc_dest_format_struct_flow_counter_list_auto_bits {
	struct mlx5_ifc_dest_format_struct_bits dest_format_struct;
	struct mlx5_ifc_flow_counter_list_bits flow_counter_list;
	u8         reserved_at_0[0x40];
};

1000 1001 1002 1003 1004 1005
struct mlx5_ifc_fte_match_param_bits {
	struct mlx5_ifc_fte_match_set_lyr_2_4_bits outer_headers;

	struct mlx5_ifc_fte_match_set_misc_bits misc_parameters;

	struct mlx5_ifc_fte_match_set_lyr_2_4_bits inner_headers;
1006

1007
	u8         reserved_at_600[0xa00];
1008 1009
};

1010 1011 1012 1013 1014 1015 1016
enum {
	MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_SRC_IP     = 0x0,
	MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_DST_IP     = 0x1,
	MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_L4_SPORT   = 0x2,
	MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_L4_DPORT   = 0x3,
	MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_IPSEC_SPI  = 0x4,
};
1017

1018 1019 1020 1021 1022
struct mlx5_ifc_rx_hash_field_select_bits {
	u8         l3_prot_type[0x1];
	u8         l4_prot_type[0x1];
	u8         selected_fields[0x1e];
};
1023

1024 1025 1026
enum {
	MLX5_WQ_WQ_TYPE_WQ_LINKED_LIST  = 0x0,
	MLX5_WQ_WQ_TYPE_WQ_CYCLIC       = 0x1,
1027 1028
};

1029 1030 1031 1032 1033 1034 1035 1036 1037 1038
enum {
	MLX5_WQ_END_PADDING_MODE_END_PAD_NONE   = 0x0,
	MLX5_WQ_END_PADDING_MODE_END_PAD_ALIGN  = 0x1,
};

struct mlx5_ifc_wq_bits {
	u8         wq_type[0x4];
	u8         wq_signature[0x1];
	u8         end_padding_mode[0x2];
	u8         cd_slave[0x1];
1039
	u8         reserved_at_8[0x18];
1040

1041 1042
	u8         hds_skip_first_sge[0x1];
	u8         log2_hds_buf_size[0x3];
1043
	u8         reserved_at_24[0x7];
1044 1045
	u8         page_offset[0x5];
	u8         lwm[0x10];
1046

1047
	u8         reserved_at_40[0x8];
1048 1049
	u8         pd[0x18];

1050
	u8         reserved_at_60[0x8];
1051 1052 1053 1054 1055 1056 1057 1058
	u8         uar_page[0x18];

	u8         dbr_addr[0x40];

	u8         hw_counter[0x20];

	u8         sw_counter[0x20];

1059
	u8         reserved_at_100[0xc];
1060
	u8         log_wq_stride[0x4];
1061
	u8         reserved_at_110[0x3];
1062
	u8         log_wq_pg_sz[0x5];
1063
	u8         reserved_at_118[0x3];
1064 1065
	u8         log_wq_sz[0x5];

1066 1067 1068 1069 1070 1071 1072
	u8         reserved_at_120[0x15];
	u8         log_wqe_num_of_strides[0x3];
	u8         two_byte_shift_en[0x1];
	u8         reserved_at_139[0x4];
	u8         log_wqe_stride_size[0x3];

	u8         reserved_at_140[0x4c0];
1073

1074
	struct mlx5_ifc_cmd_pas_bits pas[0];
1075 1076
};

1077
struct mlx5_ifc_rq_num_bits {
1078
	u8         reserved_at_0[0x8];
1079 1080
	u8         rq_num[0x18];
};
1081

1082
struct mlx5_ifc_mac_address_layout_bits {
1083
	u8         reserved_at_0[0x10];
1084
	u8         mac_addr_47_32[0x10];
1085

1086 1087 1088
	u8         mac_addr_31_0[0x20];
};

1089
struct mlx5_ifc_vlan_layout_bits {
1090
	u8         reserved_at_0[0x14];
1091 1092
	u8         vlan[0x0c];

1093
	u8         reserved_at_20[0x20];
1094 1095
};

1096
struct mlx5_ifc_cong_control_r_roce_ecn_np_bits {
1097
	u8         reserved_at_0[0xa0];
1098 1099 1100

	u8         min_time_between_cnps[0x20];

1101
	u8         reserved_at_c0[0x12];
1102
	u8         cnp_dscp[0x6];
1103
	u8         reserved_at_d8[0x5];
1104 1105
	u8         cnp_802p_prio[0x3];

1106
	u8         reserved_at_e0[0x720];
1107 1108 1109
};

struct mlx5_ifc_cong_control_r_roce_ecn_rp_bits {
1110
	u8         reserved_at_0[0x60];
1111

1112
	u8         reserved_at_60[0x4];
1113
	u8         clamp_tgt_rate[0x1];
1114
	u8         reserved_at_65[0x3];
1115
	u8         clamp_tgt_rate_after_time_inc[0x1];
1116
	u8         reserved_at_69[0x17];
1117

1118
	u8         reserved_at_80[0x20];
1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137

	u8         rpg_time_reset[0x20];

	u8         rpg_byte_reset[0x20];

	u8         rpg_threshold[0x20];

	u8         rpg_max_rate[0x20];

	u8         rpg_ai_rate[0x20];

	u8         rpg_hai_rate[0x20];

	u8         rpg_gd[0x20];

	u8         rpg_min_dec_fac[0x20];

	u8         rpg_min_rate[0x20];

1138
	u8         reserved_at_1c0[0xe0];
1139 1140 1141 1142 1143 1144 1145 1146 1147

	u8         rate_to_set_on_first_cnp[0x20];

	u8         dce_tcp_g[0x20];

	u8         dce_tcp_rtt[0x20];

	u8         rate_reduce_monitor_period[0x20];

1148
	u8         reserved_at_320[0x20];
1149 1150 1151

	u8         initial_alpha_value[0x20];

1152
	u8         reserved_at_360[0x4a0];
1153 1154 1155
};

struct mlx5_ifc_cong_control_802_1qau_rp_bits {
1156
	u8         reserved_at_0[0x80];
1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177

	u8         rppp_max_rps[0x20];

	u8         rpg_time_reset[0x20];

	u8         rpg_byte_reset[0x20];

	u8         rpg_threshold[0x20];

	u8         rpg_max_rate[0x20];

	u8         rpg_ai_rate[0x20];

	u8         rpg_hai_rate[0x20];

	u8         rpg_gd[0x20];

	u8         rpg_min_dec_fac[0x20];

	u8         rpg_min_rate[0x20];

1178
	u8         reserved_at_1c0[0x640];
1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327
};

enum {
	MLX5_RESIZE_FIELD_SELECT_RESIZE_FIELD_SELECT_LOG_CQ_SIZE    = 0x1,
	MLX5_RESIZE_FIELD_SELECT_RESIZE_FIELD_SELECT_PAGE_OFFSET    = 0x2,
	MLX5_RESIZE_FIELD_SELECT_RESIZE_FIELD_SELECT_LOG_PAGE_SIZE  = 0x4,
};

struct mlx5_ifc_resize_field_select_bits {
	u8         resize_field_select[0x20];
};

enum {
	MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_CQ_PERIOD     = 0x1,
	MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_CQ_MAX_COUNT  = 0x2,
	MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_OI            = 0x4,
	MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_C_EQN         = 0x8,
};

struct mlx5_ifc_modify_field_select_bits {
	u8         modify_field_select[0x20];
};

struct mlx5_ifc_field_select_r_roce_np_bits {
	u8         field_select_r_roce_np[0x20];
};

struct mlx5_ifc_field_select_r_roce_rp_bits {
	u8         field_select_r_roce_rp[0x20];
};

enum {
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPPP_MAX_RPS     = 0x4,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_TIME_RESET   = 0x8,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_BYTE_RESET   = 0x10,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_THRESHOLD    = 0x20,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_MAX_RATE     = 0x40,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_AI_RATE      = 0x80,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_HAI_RATE     = 0x100,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_GD           = 0x200,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_MIN_DEC_FAC  = 0x400,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_MIN_RATE     = 0x800,
};

struct mlx5_ifc_field_select_802_1qau_rp_bits {
	u8         field_select_8021qaurp[0x20];
};

struct mlx5_ifc_phys_layer_cntrs_bits {
	u8         time_since_last_clear_high[0x20];

	u8         time_since_last_clear_low[0x20];

	u8         symbol_errors_high[0x20];

	u8         symbol_errors_low[0x20];

	u8         sync_headers_errors_high[0x20];

	u8         sync_headers_errors_low[0x20];

	u8         edpl_bip_errors_lane0_high[0x20];

	u8         edpl_bip_errors_lane0_low[0x20];

	u8         edpl_bip_errors_lane1_high[0x20];

	u8         edpl_bip_errors_lane1_low[0x20];

	u8         edpl_bip_errors_lane2_high[0x20];

	u8         edpl_bip_errors_lane2_low[0x20];

	u8         edpl_bip_errors_lane3_high[0x20];

	u8         edpl_bip_errors_lane3_low[0x20];

	u8         fc_fec_corrected_blocks_lane0_high[0x20];

	u8         fc_fec_corrected_blocks_lane0_low[0x20];

	u8         fc_fec_corrected_blocks_lane1_high[0x20];

	u8         fc_fec_corrected_blocks_lane1_low[0x20];

	u8         fc_fec_corrected_blocks_lane2_high[0x20];

	u8         fc_fec_corrected_blocks_lane2_low[0x20];

	u8         fc_fec_corrected_blocks_lane3_high[0x20];

	u8         fc_fec_corrected_blocks_lane3_low[0x20];

	u8         fc_fec_uncorrectable_blocks_lane0_high[0x20];

	u8         fc_fec_uncorrectable_blocks_lane0_low[0x20];

	u8         fc_fec_uncorrectable_blocks_lane1_high[0x20];

	u8         fc_fec_uncorrectable_blocks_lane1_low[0x20];

	u8         fc_fec_uncorrectable_blocks_lane2_high[0x20];

	u8         fc_fec_uncorrectable_blocks_lane2_low[0x20];

	u8         fc_fec_uncorrectable_blocks_lane3_high[0x20];

	u8         fc_fec_uncorrectable_blocks_lane3_low[0x20];

	u8         rs_fec_corrected_blocks_high[0x20];

	u8         rs_fec_corrected_blocks_low[0x20];

	u8         rs_fec_uncorrectable_blocks_high[0x20];

	u8         rs_fec_uncorrectable_blocks_low[0x20];

	u8         rs_fec_no_errors_blocks_high[0x20];

	u8         rs_fec_no_errors_blocks_low[0x20];

	u8         rs_fec_single_error_blocks_high[0x20];

	u8         rs_fec_single_error_blocks_low[0x20];

	u8         rs_fec_corrected_symbols_total_high[0x20];

	u8         rs_fec_corrected_symbols_total_low[0x20];

	u8         rs_fec_corrected_symbols_lane0_high[0x20];

	u8         rs_fec_corrected_symbols_lane0_low[0x20];

	u8         rs_fec_corrected_symbols_lane1_high[0x20];

	u8         rs_fec_corrected_symbols_lane1_low[0x20];

	u8         rs_fec_corrected_symbols_lane2_high[0x20];

	u8         rs_fec_corrected_symbols_lane2_low[0x20];

	u8         rs_fec_corrected_symbols_lane3_high[0x20];

	u8         rs_fec_corrected_symbols_lane3_low[0x20];

	u8         link_down_events[0x20];

	u8         successful_recovery_events[0x20];

1328
	u8         reserved_at_640[0x180];
1329 1330
};

1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360
struct mlx5_ifc_ib_port_cntrs_grp_data_layout_bits {
	u8	   symbol_error_counter[0x10];

	u8         link_error_recovery_counter[0x8];

	u8         link_downed_counter[0x8];

	u8         port_rcv_errors[0x10];

	u8         port_rcv_remote_physical_errors[0x10];

	u8         port_rcv_switch_relay_errors[0x10];

	u8         port_xmit_discards[0x10];

	u8         port_xmit_constraint_errors[0x8];

	u8         port_rcv_constraint_errors[0x8];

	u8         reserved_at_70[0x8];

	u8         link_overrun_errors[0x8];

	u8	   reserved_at_80[0x10];

	u8         vl_15_dropped[0x10];

	u8	   reserved_at_a0[0xa0];
};

1361 1362 1363 1364 1365
struct mlx5_ifc_eth_per_traffic_grp_data_layout_bits {
	u8         transmit_queue_high[0x20];

	u8         transmit_queue_low[0x20];

1366
	u8         reserved_at_40[0x780];
1367 1368 1369 1370 1371 1372 1373
};

struct mlx5_ifc_eth_per_prio_grp_data_layout_bits {
	u8         rx_octets_high[0x20];

	u8         rx_octets_low[0x20];

1374
	u8         reserved_at_40[0xc0];
1375 1376 1377 1378 1379 1380 1381 1382 1383

	u8         rx_frames_high[0x20];

	u8         rx_frames_low[0x20];

	u8         tx_octets_high[0x20];

	u8         tx_octets_low[0x20];

1384
	u8         reserved_at_180[0xc0];
1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409

	u8         tx_frames_high[0x20];

	u8         tx_frames_low[0x20];

	u8         rx_pause_high[0x20];

	u8         rx_pause_low[0x20];

	u8         rx_pause_duration_high[0x20];

	u8         rx_pause_duration_low[0x20];

	u8         tx_pause_high[0x20];

	u8         tx_pause_low[0x20];

	u8         tx_pause_duration_high[0x20];

	u8         tx_pause_duration_low[0x20];

	u8         rx_pause_transition_high[0x20];

	u8         rx_pause_transition_low[0x20];

1410
	u8         reserved_at_3c0[0x400];
1411 1412 1413 1414 1415 1416 1417
};

struct mlx5_ifc_eth_extended_cntrs_grp_data_layout_bits {
	u8         port_transmit_wait_high[0x20];

	u8         port_transmit_wait_low[0x20];

1418
	u8         reserved_at_40[0x780];
1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485
};

struct mlx5_ifc_eth_3635_cntrs_grp_data_layout_bits {
	u8         dot3stats_alignment_errors_high[0x20];

	u8         dot3stats_alignment_errors_low[0x20];

	u8         dot3stats_fcs_errors_high[0x20];

	u8         dot3stats_fcs_errors_low[0x20];

	u8         dot3stats_single_collision_frames_high[0x20];

	u8         dot3stats_single_collision_frames_low[0x20];

	u8         dot3stats_multiple_collision_frames_high[0x20];

	u8         dot3stats_multiple_collision_frames_low[0x20];

	u8         dot3stats_sqe_test_errors_high[0x20];

	u8         dot3stats_sqe_test_errors_low[0x20];

	u8         dot3stats_deferred_transmissions_high[0x20];

	u8         dot3stats_deferred_transmissions_low[0x20];

	u8         dot3stats_late_collisions_high[0x20];

	u8         dot3stats_late_collisions_low[0x20];

	u8         dot3stats_excessive_collisions_high[0x20];

	u8         dot3stats_excessive_collisions_low[0x20];

	u8         dot3stats_internal_mac_transmit_errors_high[0x20];

	u8         dot3stats_internal_mac_transmit_errors_low[0x20];

	u8         dot3stats_carrier_sense_errors_high[0x20];

	u8         dot3stats_carrier_sense_errors_low[0x20];

	u8         dot3stats_frame_too_longs_high[0x20];

	u8         dot3stats_frame_too_longs_low[0x20];

	u8         dot3stats_internal_mac_receive_errors_high[0x20];

	u8         dot3stats_internal_mac_receive_errors_low[0x20];

	u8         dot3stats_symbol_errors_high[0x20];

	u8         dot3stats_symbol_errors_low[0x20];

	u8         dot3control_in_unknown_opcodes_high[0x20];

	u8         dot3control_in_unknown_opcodes_low[0x20];

	u8         dot3in_pause_frames_high[0x20];

	u8         dot3in_pause_frames_low[0x20];

	u8         dot3out_pause_frames_high[0x20];

	u8         dot3out_pause_frames_low[0x20];

1486
	u8         reserved_at_400[0x3c0];
1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573
};

struct mlx5_ifc_eth_2819_cntrs_grp_data_layout_bits {
	u8         ether_stats_drop_events_high[0x20];

	u8         ether_stats_drop_events_low[0x20];

	u8         ether_stats_octets_high[0x20];

	u8         ether_stats_octets_low[0x20];

	u8         ether_stats_pkts_high[0x20];

	u8         ether_stats_pkts_low[0x20];

	u8         ether_stats_broadcast_pkts_high[0x20];

	u8         ether_stats_broadcast_pkts_low[0x20];

	u8         ether_stats_multicast_pkts_high[0x20];

	u8         ether_stats_multicast_pkts_low[0x20];

	u8         ether_stats_crc_align_errors_high[0x20];

	u8         ether_stats_crc_align_errors_low[0x20];

	u8         ether_stats_undersize_pkts_high[0x20];

	u8         ether_stats_undersize_pkts_low[0x20];

	u8         ether_stats_oversize_pkts_high[0x20];

	u8         ether_stats_oversize_pkts_low[0x20];

	u8         ether_stats_fragments_high[0x20];

	u8         ether_stats_fragments_low[0x20];

	u8         ether_stats_jabbers_high[0x20];

	u8         ether_stats_jabbers_low[0x20];

	u8         ether_stats_collisions_high[0x20];

	u8         ether_stats_collisions_low[0x20];

	u8         ether_stats_pkts64octets_high[0x20];

	u8         ether_stats_pkts64octets_low[0x20];

	u8         ether_stats_pkts65to127octets_high[0x20];

	u8         ether_stats_pkts65to127octets_low[0x20];

	u8         ether_stats_pkts128to255octets_high[0x20];

	u8         ether_stats_pkts128to255octets_low[0x20];

	u8         ether_stats_pkts256to511octets_high[0x20];

	u8         ether_stats_pkts256to511octets_low[0x20];

	u8         ether_stats_pkts512to1023octets_high[0x20];

	u8         ether_stats_pkts512to1023octets_low[0x20];

	u8         ether_stats_pkts1024to1518octets_high[0x20];

	u8         ether_stats_pkts1024to1518octets_low[0x20];

	u8         ether_stats_pkts1519to2047octets_high[0x20];

	u8         ether_stats_pkts1519to2047octets_low[0x20];

	u8         ether_stats_pkts2048to4095octets_high[0x20];

	u8         ether_stats_pkts2048to4095octets_low[0x20];

	u8         ether_stats_pkts4096to8191octets_high[0x20];

	u8         ether_stats_pkts4096to8191octets_low[0x20];

	u8         ether_stats_pkts8192to10239octets_high[0x20];

	u8         ether_stats_pkts8192to10239octets_low[0x20];

1574
	u8         reserved_at_540[0x280];
1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629
};

struct mlx5_ifc_eth_2863_cntrs_grp_data_layout_bits {
	u8         if_in_octets_high[0x20];

	u8         if_in_octets_low[0x20];

	u8         if_in_ucast_pkts_high[0x20];

	u8         if_in_ucast_pkts_low[0x20];

	u8         if_in_discards_high[0x20];

	u8         if_in_discards_low[0x20];

	u8         if_in_errors_high[0x20];

	u8         if_in_errors_low[0x20];

	u8         if_in_unknown_protos_high[0x20];

	u8         if_in_unknown_protos_low[0x20];

	u8         if_out_octets_high[0x20];

	u8         if_out_octets_low[0x20];

	u8         if_out_ucast_pkts_high[0x20];

	u8         if_out_ucast_pkts_low[0x20];

	u8         if_out_discards_high[0x20];

	u8         if_out_discards_low[0x20];

	u8         if_out_errors_high[0x20];

	u8         if_out_errors_low[0x20];

	u8         if_in_multicast_pkts_high[0x20];

	u8         if_in_multicast_pkts_low[0x20];

	u8         if_in_broadcast_pkts_high[0x20];

	u8         if_in_broadcast_pkts_low[0x20];

	u8         if_out_multicast_pkts_high[0x20];

	u8         if_out_multicast_pkts_low[0x20];

	u8         if_out_broadcast_pkts_high[0x20];

	u8         if_out_broadcast_pkts_low[0x20];

1630
	u8         reserved_at_340[0x480];
1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709
};

struct mlx5_ifc_eth_802_3_cntrs_grp_data_layout_bits {
	u8         a_frames_transmitted_ok_high[0x20];

	u8         a_frames_transmitted_ok_low[0x20];

	u8         a_frames_received_ok_high[0x20];

	u8         a_frames_received_ok_low[0x20];

	u8         a_frame_check_sequence_errors_high[0x20];

	u8         a_frame_check_sequence_errors_low[0x20];

	u8         a_alignment_errors_high[0x20];

	u8         a_alignment_errors_low[0x20];

	u8         a_octets_transmitted_ok_high[0x20];

	u8         a_octets_transmitted_ok_low[0x20];

	u8         a_octets_received_ok_high[0x20];

	u8         a_octets_received_ok_low[0x20];

	u8         a_multicast_frames_xmitted_ok_high[0x20];

	u8         a_multicast_frames_xmitted_ok_low[0x20];

	u8         a_broadcast_frames_xmitted_ok_high[0x20];

	u8         a_broadcast_frames_xmitted_ok_low[0x20];

	u8         a_multicast_frames_received_ok_high[0x20];

	u8         a_multicast_frames_received_ok_low[0x20];

	u8         a_broadcast_frames_received_ok_high[0x20];

	u8         a_broadcast_frames_received_ok_low[0x20];

	u8         a_in_range_length_errors_high[0x20];

	u8         a_in_range_length_errors_low[0x20];

	u8         a_out_of_range_length_field_high[0x20];

	u8         a_out_of_range_length_field_low[0x20];

	u8         a_frame_too_long_errors_high[0x20];

	u8         a_frame_too_long_errors_low[0x20];

	u8         a_symbol_error_during_carrier_high[0x20];

	u8         a_symbol_error_during_carrier_low[0x20];

	u8         a_mac_control_frames_transmitted_high[0x20];

	u8         a_mac_control_frames_transmitted_low[0x20];

	u8         a_mac_control_frames_received_high[0x20];

	u8         a_mac_control_frames_received_low[0x20];

	u8         a_unsupported_opcodes_received_high[0x20];

	u8         a_unsupported_opcodes_received_low[0x20];

	u8         a_pause_mac_ctrl_frames_received_high[0x20];

	u8         a_pause_mac_ctrl_frames_received_low[0x20];

	u8         a_pause_mac_ctrl_frames_transmitted_high[0x20];

	u8         a_pause_mac_ctrl_frames_transmitted_low[0x20];

1710
	u8         reserved_at_4c0[0x300];
1711 1712 1713 1714 1715
};

struct mlx5_ifc_cmd_inter_comp_event_bits {
	u8         command_completion_vector[0x20];

1716
	u8         reserved_at_20[0xc0];
1717 1718 1719
};

struct mlx5_ifc_stall_vl_event_bits {
1720
	u8         reserved_at_0[0x18];
1721
	u8         port_num[0x1];
1722
	u8         reserved_at_19[0x3];
1723 1724
	u8         vl[0x4];

1725
	u8         reserved_at_20[0xa0];
1726 1727 1728 1729
};

struct mlx5_ifc_db_bf_congestion_event_bits {
	u8         event_subtype[0x8];
1730
	u8         reserved_at_8[0x8];
1731
	u8         congestion_level[0x8];
1732
	u8         reserved_at_18[0x8];
1733

1734
	u8         reserved_at_20[0xa0];
1735 1736 1737
};

struct mlx5_ifc_gpio_event_bits {
1738
	u8         reserved_at_0[0x60];
1739 1740 1741 1742 1743

	u8         gpio_event_hi[0x20];

	u8         gpio_event_lo[0x20];

1744
	u8         reserved_at_a0[0x40];
1745 1746 1747
};

struct mlx5_ifc_port_state_change_event_bits {
1748
	u8         reserved_at_0[0x40];
1749 1750

	u8         port_num[0x4];
1751
	u8         reserved_at_44[0x1c];
1752

1753
	u8         reserved_at_60[0x80];
1754 1755 1756
};

struct mlx5_ifc_dropped_packet_logged_bits {
1757
	u8         reserved_at_0[0xe0];
1758 1759 1760 1761 1762 1763 1764 1765
};

enum {
	MLX5_CQ_ERROR_SYNDROME_CQ_OVERRUN                 = 0x1,
	MLX5_CQ_ERROR_SYNDROME_CQ_ACCESS_VIOLATION_ERROR  = 0x2,
};

struct mlx5_ifc_cq_error_bits {
1766
	u8         reserved_at_0[0x8];
1767 1768
	u8         cqn[0x18];

1769
	u8         reserved_at_20[0x20];
1770

1771
	u8         reserved_at_40[0x18];
1772 1773
	u8         syndrome[0x8];

1774
	u8         reserved_at_60[0x80];
1775 1776 1777 1778 1779 1780 1781
};

struct mlx5_ifc_rdma_page_fault_event_bits {
	u8         bytes_committed[0x20];

	u8         r_key[0x20];

1782
	u8         reserved_at_40[0x10];
1783 1784 1785 1786 1787 1788
	u8         packet_len[0x10];

	u8         rdma_op_len[0x20];

	u8         rdma_va[0x40];

1789
	u8         reserved_at_c0[0x5];
1790 1791 1792 1793 1794 1795 1796 1797 1798
	u8         rdma[0x1];
	u8         write[0x1];
	u8         requestor[0x1];
	u8         qp_number[0x18];
};

struct mlx5_ifc_wqe_associated_page_fault_event_bits {
	u8         bytes_committed[0x20];

1799
	u8         reserved_at_20[0x10];
1800 1801
	u8         wqe_index[0x10];

1802
	u8         reserved_at_40[0x10];
1803 1804
	u8         len[0x10];

1805
	u8         reserved_at_60[0x60];
1806

1807
	u8         reserved_at_c0[0x5];
1808 1809 1810 1811 1812 1813 1814
	u8         rdma[0x1];
	u8         write_read[0x1];
	u8         requestor[0x1];
	u8         qpn[0x18];
};

struct mlx5_ifc_qp_events_bits {
1815
	u8         reserved_at_0[0xa0];
1816 1817

	u8         type[0x8];
1818
	u8         reserved_at_a8[0x18];
1819

1820
	u8         reserved_at_c0[0x8];
1821 1822 1823 1824
	u8         qpn_rqn_sqn[0x18];
};

struct mlx5_ifc_dct_events_bits {
1825
	u8         reserved_at_0[0xc0];
1826

1827
	u8         reserved_at_c0[0x8];
1828 1829 1830 1831
	u8         dct_number[0x18];
};

struct mlx5_ifc_comp_event_bits {
1832
	u8         reserved_at_0[0xc0];
1833

1834
	u8         reserved_at_c0[0x8];
1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906
	u8         cq_number[0x18];
};

enum {
	MLX5_QPC_STATE_RST        = 0x0,
	MLX5_QPC_STATE_INIT       = 0x1,
	MLX5_QPC_STATE_RTR        = 0x2,
	MLX5_QPC_STATE_RTS        = 0x3,
	MLX5_QPC_STATE_SQER       = 0x4,
	MLX5_QPC_STATE_ERR        = 0x6,
	MLX5_QPC_STATE_SQD        = 0x7,
	MLX5_QPC_STATE_SUSPENDED  = 0x9,
};

enum {
	MLX5_QPC_ST_RC            = 0x0,
	MLX5_QPC_ST_UC            = 0x1,
	MLX5_QPC_ST_UD            = 0x2,
	MLX5_QPC_ST_XRC           = 0x3,
	MLX5_QPC_ST_DCI           = 0x5,
	MLX5_QPC_ST_QP0           = 0x7,
	MLX5_QPC_ST_QP1           = 0x8,
	MLX5_QPC_ST_RAW_DATAGRAM  = 0x9,
	MLX5_QPC_ST_REG_UMR       = 0xc,
};

enum {
	MLX5_QPC_PM_STATE_ARMED     = 0x0,
	MLX5_QPC_PM_STATE_REARM     = 0x1,
	MLX5_QPC_PM_STATE_RESERVED  = 0x2,
	MLX5_QPC_PM_STATE_MIGRATED  = 0x3,
};

enum {
	MLX5_QPC_END_PADDING_MODE_SCATTER_AS_IS                = 0x0,
	MLX5_QPC_END_PADDING_MODE_PAD_TO_CACHE_LINE_ALIGNMENT  = 0x1,
};

enum {
	MLX5_QPC_MTU_256_BYTES        = 0x1,
	MLX5_QPC_MTU_512_BYTES        = 0x2,
	MLX5_QPC_MTU_1K_BYTES         = 0x3,
	MLX5_QPC_MTU_2K_BYTES         = 0x4,
	MLX5_QPC_MTU_4K_BYTES         = 0x5,
	MLX5_QPC_MTU_RAW_ETHERNET_QP  = 0x7,
};

enum {
	MLX5_QPC_ATOMIC_MODE_IB_SPEC     = 0x1,
	MLX5_QPC_ATOMIC_MODE_ONLY_8B     = 0x2,
	MLX5_QPC_ATOMIC_MODE_UP_TO_8B    = 0x3,
	MLX5_QPC_ATOMIC_MODE_UP_TO_16B   = 0x4,
	MLX5_QPC_ATOMIC_MODE_UP_TO_32B   = 0x5,
	MLX5_QPC_ATOMIC_MODE_UP_TO_64B   = 0x6,
	MLX5_QPC_ATOMIC_MODE_UP_TO_128B  = 0x7,
	MLX5_QPC_ATOMIC_MODE_UP_TO_256B  = 0x8,
};

enum {
	MLX5_QPC_CS_REQ_DISABLE    = 0x0,
	MLX5_QPC_CS_REQ_UP_TO_32B  = 0x11,
	MLX5_QPC_CS_REQ_UP_TO_64B  = 0x22,
};

enum {
	MLX5_QPC_CS_RES_DISABLE    = 0x0,
	MLX5_QPC_CS_RES_UP_TO_32B  = 0x1,
	MLX5_QPC_CS_RES_UP_TO_64B  = 0x2,
};

struct mlx5_ifc_qpc_bits {
	u8         state[0x4];
1907
	u8         reserved_at_4[0x4];
1908
	u8         st[0x8];
1909
	u8         reserved_at_10[0x3];
1910
	u8         pm_state[0x2];
1911
	u8         reserved_at_15[0x7];
1912
	u8         end_padding_mode[0x2];
1913
	u8         reserved_at_1e[0x2];
1914 1915 1916 1917 1918

	u8         wq_signature[0x1];
	u8         block_lb_mc[0x1];
	u8         atomic_like_write_en[0x1];
	u8         latency_sensitive[0x1];
1919
	u8         reserved_at_24[0x1];
1920
	u8         drain_sigerr[0x1];
1921
	u8         reserved_at_26[0x2];
1922 1923 1924 1925
	u8         pd[0x18];

	u8         mtu[0x3];
	u8         log_msg_max[0x5];
1926
	u8         reserved_at_48[0x1];
1927 1928 1929 1930
	u8         log_rq_size[0x4];
	u8         log_rq_stride[0x3];
	u8         no_sq[0x1];
	u8         log_sq_size[0x4];
1931
	u8         reserved_at_55[0x6];
1932
	u8         rlky[0x1];
1933
	u8         ulp_stateless_offload_mode[0x4];
1934 1935 1936 1937

	u8         counter_set_id[0x8];
	u8         uar_page[0x18];

1938
	u8         reserved_at_80[0x8];
1939 1940
	u8         user_index[0x18];

1941
	u8         reserved_at_a0[0x3];
1942 1943 1944 1945 1946 1947 1948 1949
	u8         log_page_size[0x5];
	u8         remote_qpn[0x18];

	struct mlx5_ifc_ads_bits primary_address_path;

	struct mlx5_ifc_ads_bits secondary_address_path;

	u8         log_ack_req_freq[0x4];
1950
	u8         reserved_at_384[0x4];
1951
	u8         log_sra_max[0x3];
1952
	u8         reserved_at_38b[0x2];
1953 1954
	u8         retry_count[0x3];
	u8         rnr_retry[0x3];
1955
	u8         reserved_at_393[0x1];
1956 1957 1958
	u8         fre[0x1];
	u8         cur_rnr_retry[0x3];
	u8         cur_retry_count[0x3];
1959
	u8         reserved_at_39b[0x5];
1960

1961
	u8         reserved_at_3a0[0x20];
1962

1963
	u8         reserved_at_3c0[0x8];
1964 1965
	u8         next_send_psn[0x18];

1966
	u8         reserved_at_3e0[0x8];
1967 1968
	u8         cqn_snd[0x18];

1969
	u8         reserved_at_400[0x40];
1970

1971
	u8         reserved_at_440[0x8];
1972 1973
	u8         last_acked_psn[0x18];

1974
	u8         reserved_at_460[0x8];
1975 1976
	u8         ssn[0x18];

1977
	u8         reserved_at_480[0x8];
1978
	u8         log_rra_max[0x3];
1979
	u8         reserved_at_48b[0x1];
1980 1981 1982 1983
	u8         atomic_mode[0x4];
	u8         rre[0x1];
	u8         rwe[0x1];
	u8         rae[0x1];
1984
	u8         reserved_at_493[0x1];
1985
	u8         page_offset[0x6];
1986
	u8         reserved_at_49a[0x3];
1987 1988 1989 1990
	u8         cd_slave_receive[0x1];
	u8         cd_slave_send[0x1];
	u8         cd_master[0x1];

1991
	u8         reserved_at_4a0[0x3];
1992 1993 1994
	u8         min_rnr_nak[0x5];
	u8         next_rcv_psn[0x18];

1995
	u8         reserved_at_4c0[0x8];
1996 1997
	u8         xrcd[0x18];

1998
	u8         reserved_at_4e0[0x8];
1999 2000 2001 2002 2003 2004
	u8         cqn_rcv[0x18];

	u8         dbr_addr[0x40];

	u8         q_key[0x20];

2005
	u8         reserved_at_560[0x5];
2006
	u8         rq_type[0x3];
S
Saeed Mahameed 已提交
2007
	u8         srqn_rmpn_xrqn[0x18];
2008

2009
	u8         reserved_at_580[0x8];
2010 2011 2012 2013 2014 2015 2016 2017 2018
	u8         rmsn[0x18];

	u8         hw_sq_wqebb_counter[0x10];
	u8         sw_sq_wqebb_counter[0x10];

	u8         hw_rq_counter[0x20];

	u8         sw_rq_counter[0x20];

2019
	u8         reserved_at_600[0x20];
2020

2021
	u8         reserved_at_620[0xf];
2022 2023 2024 2025 2026 2027
	u8         cgs[0x1];
	u8         cs_req[0x8];
	u8         cs_res[0x8];

	u8         dc_access_key[0x40];

2028
	u8         reserved_at_680[0xc0];
2029 2030 2031 2032 2033
};

struct mlx5_ifc_roce_addr_layout_bits {
	u8         source_l3_address[16][0x8];

2034
	u8         reserved_at_80[0x3];
2035 2036 2037 2038 2039 2040
	u8         vlan_valid[0x1];
	u8         vlan_id[0xc];
	u8         source_mac_47_32[0x10];

	u8         source_mac_31_0[0x20];

2041
	u8         reserved_at_c0[0x14];
2042 2043 2044
	u8         roce_l3_type[0x4];
	u8         roce_version[0x8];

2045
	u8         reserved_at_e0[0x20];
2046 2047 2048 2049 2050 2051 2052 2053 2054
};

union mlx5_ifc_hca_cap_union_bits {
	struct mlx5_ifc_cmd_hca_cap_bits cmd_hca_cap;
	struct mlx5_ifc_odp_cap_bits odp_cap;
	struct mlx5_ifc_atomic_caps_bits atomic_caps;
	struct mlx5_ifc_roce_cap_bits roce_cap;
	struct mlx5_ifc_per_protocol_networking_offload_caps_bits per_protocol_networking_offload_caps;
	struct mlx5_ifc_flow_table_nic_cap_bits flow_table_nic_cap;
2055
	struct mlx5_ifc_flow_table_eswitch_cap_bits flow_table_eswitch_cap;
2056
	struct mlx5_ifc_e_switch_cap_bits e_switch_cap;
2057
	struct mlx5_ifc_vector_calc_cap_bits vector_calc_cap;
S
Saeed Mahameed 已提交
2058
	struct mlx5_ifc_qos_cap_bits qos_cap;
2059
	u8         reserved_at_0[0x8000];
2060 2061 2062 2063 2064 2065
};

enum {
	MLX5_FLOW_CONTEXT_ACTION_ALLOW     = 0x1,
	MLX5_FLOW_CONTEXT_ACTION_DROP      = 0x2,
	MLX5_FLOW_CONTEXT_ACTION_FWD_DEST  = 0x4,
2066
	MLX5_FLOW_CONTEXT_ACTION_COUNT     = 0x8,
2067 2068 2069
};

struct mlx5_ifc_flow_context_bits {
2070
	u8         reserved_at_0[0x20];
2071 2072 2073

	u8         group_id[0x20];

2074
	u8         reserved_at_40[0x8];
2075 2076
	u8         flow_tag[0x18];

2077
	u8         reserved_at_60[0x10];
2078 2079
	u8         action[0x10];

2080
	u8         reserved_at_80[0x8];
2081 2082
	u8         destination_list_size[0x18];

2083 2084 2085 2086
	u8         reserved_at_a0[0x8];
	u8         flow_counter_list_size[0x18];

	u8         reserved_at_c0[0x140];
2087 2088 2089

	struct mlx5_ifc_fte_match_param_bits match_value;

2090
	u8         reserved_at_1200[0x600];
2091

2092
	union mlx5_ifc_dest_format_struct_flow_counter_list_auto_bits destination[0];
2093 2094 2095 2096 2097 2098 2099 2100 2101 2102
};

enum {
	MLX5_XRC_SRQC_STATE_GOOD   = 0x0,
	MLX5_XRC_SRQC_STATE_ERROR  = 0x1,
};

struct mlx5_ifc_xrc_srqc_bits {
	u8         state[0x4];
	u8         log_xrc_srq_size[0x4];
2103
	u8         reserved_at_8[0x18];
2104 2105 2106

	u8         wq_signature[0x1];
	u8         cont_srq[0x1];
2107
	u8         reserved_at_22[0x1];
2108 2109 2110 2111 2112 2113
	u8         rlky[0x1];
	u8         basic_cyclic_rcv_wqe[0x1];
	u8         log_rq_stride[0x3];
	u8         xrcd[0x18];

	u8         page_offset[0x6];
2114
	u8         reserved_at_46[0x2];
2115 2116
	u8         cqn[0x18];

2117
	u8         reserved_at_60[0x20];
2118 2119

	u8         user_index_equal_xrc_srqn[0x1];
2120
	u8         reserved_at_81[0x1];
2121 2122 2123
	u8         log_page_size[0x6];
	u8         user_index[0x18];

2124
	u8         reserved_at_a0[0x20];
2125

2126
	u8         reserved_at_c0[0x8];
2127 2128 2129 2130 2131
	u8         pd[0x18];

	u8         lwm[0x10];
	u8         wqe_cnt[0x10];

2132
	u8         reserved_at_100[0x40];
2133 2134 2135 2136

	u8         db_record_addr_h[0x20];

	u8         db_record_addr_l[0x1e];
2137
	u8         reserved_at_17e[0x2];
2138

2139
	u8         reserved_at_180[0x80];
2140 2141 2142 2143 2144 2145 2146 2147 2148
};

struct mlx5_ifc_traffic_counter_bits {
	u8         packets[0x40];

	u8         octets[0x40];
};

struct mlx5_ifc_tisc_bits {
2149
	u8         reserved_at_0[0xc];
2150
	u8         prio[0x4];
2151
	u8         reserved_at_10[0x10];
2152

2153
	u8         reserved_at_20[0x100];
2154

2155
	u8         reserved_at_120[0x8];
2156 2157
	u8         transport_domain[0x18];

2158
	u8         reserved_at_140[0x3c0];
2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171
};

enum {
	MLX5_TIRC_DISP_TYPE_DIRECT    = 0x0,
	MLX5_TIRC_DISP_TYPE_INDIRECT  = 0x1,
};

enum {
	MLX5_TIRC_LRO_ENABLE_MASK_IPV4_LRO  = 0x1,
	MLX5_TIRC_LRO_ENABLE_MASK_IPV6_LRO  = 0x2,
};

enum {
2172 2173 2174
	MLX5_RX_HASH_FN_NONE           = 0x0,
	MLX5_RX_HASH_FN_INVERTED_XOR8  = 0x1,
	MLX5_RX_HASH_FN_TOEPLITZ       = 0x2,
2175 2176 2177 2178 2179 2180 2181 2182
};

enum {
	MLX5_TIRC_SELF_LB_BLOCK_BLOCK_UNICAST_    = 0x1,
	MLX5_TIRC_SELF_LB_BLOCK_BLOCK_MULTICAST_  = 0x2,
};

struct mlx5_ifc_tirc_bits {
2183
	u8         reserved_at_0[0x20];
2184 2185

	u8         disp_type[0x4];
2186
	u8         reserved_at_24[0x1c];
2187

2188
	u8         reserved_at_40[0x40];
2189

2190
	u8         reserved_at_80[0x4];
2191 2192 2193 2194
	u8         lro_timeout_period_usecs[0x10];
	u8         lro_enable_mask[0x4];
	u8         lro_max_ip_payload_size[0x8];

2195
	u8         reserved_at_a0[0x40];
2196

2197
	u8         reserved_at_e0[0x8];
2198 2199 2200
	u8         inline_rqn[0x18];

	u8         rx_hash_symmetric[0x1];
2201
	u8         reserved_at_101[0x1];
2202
	u8         tunneled_offload_en[0x1];
2203
	u8         reserved_at_103[0x5];
2204 2205 2206
	u8         indirect_table[0x18];

	u8         rx_hash_fn[0x4];
2207
	u8         reserved_at_124[0x2];
2208 2209 2210 2211 2212 2213 2214 2215 2216
	u8         self_lb_block[0x2];
	u8         transport_domain[0x18];

	u8         rx_hash_toeplitz_key[10][0x20];

	struct mlx5_ifc_rx_hash_field_select_bits rx_hash_field_selector_outer;

	struct mlx5_ifc_rx_hash_field_select_bits rx_hash_field_selector_inner;

2217
	u8         reserved_at_2c0[0x4c0];
2218 2219 2220 2221 2222 2223 2224 2225 2226 2227
};

enum {
	MLX5_SRQC_STATE_GOOD   = 0x0,
	MLX5_SRQC_STATE_ERROR  = 0x1,
};

struct mlx5_ifc_srqc_bits {
	u8         state[0x4];
	u8         log_srq_size[0x4];
2228
	u8         reserved_at_8[0x18];
2229 2230 2231

	u8         wq_signature[0x1];
	u8         cont_srq[0x1];
2232
	u8         reserved_at_22[0x1];
2233
	u8         rlky[0x1];
2234
	u8         reserved_at_24[0x1];
2235 2236 2237 2238
	u8         log_rq_stride[0x3];
	u8         xrcd[0x18];

	u8         page_offset[0x6];
2239
	u8         reserved_at_46[0x2];
2240 2241
	u8         cqn[0x18];

2242
	u8         reserved_at_60[0x20];
2243

2244
	u8         reserved_at_80[0x2];
2245
	u8         log_page_size[0x6];
2246
	u8         reserved_at_88[0x18];
2247

2248
	u8         reserved_at_a0[0x20];
2249

2250
	u8         reserved_at_c0[0x8];
2251 2252 2253 2254 2255
	u8         pd[0x18];

	u8         lwm[0x10];
	u8         wqe_cnt[0x10];

2256
	u8         reserved_at_100[0x40];
2257

2258
	u8         dbr_addr[0x40];
2259

2260
	u8         reserved_at_180[0x80];
2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273
};

enum {
	MLX5_SQC_STATE_RST  = 0x0,
	MLX5_SQC_STATE_RDY  = 0x1,
	MLX5_SQC_STATE_ERR  = 0x3,
};

struct mlx5_ifc_sqc_bits {
	u8         rlky[0x1];
	u8         cd_master[0x1];
	u8         fre[0x1];
	u8         flush_in_error_en[0x1];
2274 2275
	u8         reserved_at_4[0x1];
	u8	   min_wqe_inline_mode[0x3];
2276
	u8         state[0x4];
2277 2278
	u8         reg_umr[0x1];
	u8         reserved_at_d[0x13];
2279

2280
	u8         reserved_at_20[0x8];
2281 2282
	u8         user_index[0x18];

2283
	u8         reserved_at_40[0x8];
2284 2285
	u8         cqn[0x18];

S
Saeed Mahameed 已提交
2286
	u8         reserved_at_60[0x90];
2287

S
Saeed Mahameed 已提交
2288
	u8         packet_pacing_rate_limit_index[0x10];
2289
	u8         tis_lst_sz[0x10];
2290
	u8         reserved_at_110[0x10];
2291

2292
	u8         reserved_at_120[0x40];
2293

2294
	u8         reserved_at_160[0x8];
2295 2296 2297 2298 2299 2300
	u8         tis_num_0[0x18];

	struct mlx5_ifc_wq_bits wq;
};

struct mlx5_ifc_rqtc_bits {
2301
	u8         reserved_at_0[0xa0];
2302

2303
	u8         reserved_at_a0[0x10];
2304 2305
	u8         rqt_max_size[0x10];

2306
	u8         reserved_at_c0[0x10];
2307 2308
	u8         rqt_actual_size[0x10];

2309
	u8         reserved_at_e0[0x6a0];
2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326

	struct mlx5_ifc_rq_num_bits rq_num[0];
};

enum {
	MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_INLINE  = 0x0,
	MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_RMP     = 0x1,
};

enum {
	MLX5_RQC_STATE_RST  = 0x0,
	MLX5_RQC_STATE_RDY  = 0x1,
	MLX5_RQC_STATE_ERR  = 0x3,
};

struct mlx5_ifc_rqc_bits {
	u8         rlky[0x1];
2327 2328
	u8         reserved_at_1[0x1];
	u8         scatter_fcs[0x1];
2329 2330 2331
	u8         vsd[0x1];
	u8         mem_rq_type[0x4];
	u8         state[0x4];
2332
	u8         reserved_at_c[0x1];
2333
	u8         flush_in_error_en[0x1];
2334
	u8         reserved_at_e[0x12];
2335

2336
	u8         reserved_at_20[0x8];
2337 2338
	u8         user_index[0x18];

2339
	u8         reserved_at_40[0x8];
2340 2341 2342
	u8         cqn[0x18];

	u8         counter_set_id[0x8];
2343
	u8         reserved_at_68[0x18];
2344

2345
	u8         reserved_at_80[0x8];
2346 2347
	u8         rmpn[0x18];

2348
	u8         reserved_at_a0[0xe0];
2349 2350 2351 2352 2353 2354 2355 2356 2357 2358

	struct mlx5_ifc_wq_bits wq;
};

enum {
	MLX5_RMPC_STATE_RDY  = 0x1,
	MLX5_RMPC_STATE_ERR  = 0x3,
};

struct mlx5_ifc_rmpc_bits {
2359
	u8         reserved_at_0[0x8];
2360
	u8         state[0x4];
2361
	u8         reserved_at_c[0x14];
2362 2363

	u8         basic_cyclic_rcv_wqe[0x1];
2364
	u8         reserved_at_21[0x1f];
2365

2366
	u8         reserved_at_40[0x140];
2367 2368 2369 2370 2371

	struct mlx5_ifc_wq_bits wq;
};

struct mlx5_ifc_nic_vport_context_bits {
2372 2373 2374
	u8         reserved_at_0[0x5];
	u8         min_wqe_inline_mode[0x3];
	u8         reserved_at_8[0x17];
2375 2376
	u8         roce_en[0x1];

2377
	u8         arm_change_event[0x1];
2378
	u8         reserved_at_21[0x1a];
2379 2380 2381 2382 2383
	u8         event_on_mtu[0x1];
	u8         event_on_promisc_change[0x1];
	u8         event_on_vlan_change[0x1];
	u8         event_on_mc_address_change[0x1];
	u8         event_on_uc_address_change[0x1];
2384

2385
	u8         reserved_at_40[0xf0];
2386 2387 2388

	u8         mtu[0x10];

2389 2390 2391 2392
	u8         system_image_guid[0x40];
	u8         port_guid[0x40];
	u8         node_guid[0x40];

2393
	u8         reserved_at_200[0x140];
2394
	u8         qkey_violation_counter[0x10];
2395
	u8         reserved_at_350[0x430];
2396 2397 2398 2399

	u8         promisc_uc[0x1];
	u8         promisc_mc[0x1];
	u8         promisc_all[0x1];
2400
	u8         reserved_at_783[0x2];
2401
	u8         allowed_list_type[0x3];
2402
	u8         reserved_at_788[0xc];
2403 2404 2405 2406
	u8         allowed_list_size[0xc];

	struct mlx5_ifc_mac_address_layout_bits permanent_address;

2407
	u8         reserved_at_7e0[0x20];
2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418

	u8         current_uc_mac_address[0][0x40];
};

enum {
	MLX5_MKC_ACCESS_MODE_PA    = 0x0,
	MLX5_MKC_ACCESS_MODE_MTT   = 0x1,
	MLX5_MKC_ACCESS_MODE_KLMS  = 0x2,
};

struct mlx5_ifc_mkc_bits {
2419
	u8         reserved_at_0[0x1];
2420
	u8         free[0x1];
2421
	u8         reserved_at_2[0xd];
2422 2423 2424 2425 2426 2427 2428 2429
	u8         small_fence_on_rdma_read_response[0x1];
	u8         umr_en[0x1];
	u8         a[0x1];
	u8         rw[0x1];
	u8         rr[0x1];
	u8         lw[0x1];
	u8         lr[0x1];
	u8         access_mode[0x2];
2430
	u8         reserved_at_18[0x8];
2431 2432 2433 2434

	u8         qpn[0x18];
	u8         mkey_7_0[0x8];

2435
	u8         reserved_at_40[0x20];
2436 2437 2438 2439

	u8         length64[0x1];
	u8         bsf_en[0x1];
	u8         sync_umr[0x1];
2440
	u8         reserved_at_63[0x2];
2441
	u8         expected_sigerr_count[0x1];
2442
	u8         reserved_at_66[0x1];
2443 2444 2445 2446 2447 2448 2449 2450 2451
	u8         en_rinval[0x1];
	u8         pd[0x18];

	u8         start_addr[0x40];

	u8         len[0x40];

	u8         bsf_octword_size[0x20];

2452
	u8         reserved_at_120[0x80];
2453 2454 2455

	u8         translations_octword_size[0x20];

2456
	u8         reserved_at_1c0[0x1b];
2457 2458
	u8         log_page_size[0x5];

2459
	u8         reserved_at_1e0[0x20];
2460 2461 2462
};

struct mlx5_ifc_pkey_bits {
2463
	u8         reserved_at_0[0x10];
2464 2465 2466 2467 2468 2469 2470 2471 2472 2473
	u8         pkey[0x10];
};

struct mlx5_ifc_array128_auto_bits {
	u8         array128_auto[16][0x8];
};

struct mlx5_ifc_hca_vport_context_bits {
	u8         field_select[0x20];

2474
	u8         reserved_at_20[0xe0];
2475 2476 2477 2478 2479

	u8         sm_virt_aware[0x1];
	u8         has_smi[0x1];
	u8         has_raw[0x1];
	u8         grh_required[0x1];
2480
	u8         reserved_at_104[0xc];
2481 2482 2483
	u8         port_physical_state[0x4];
	u8         vport_state_policy[0x4];
	u8         port_state[0x4];
2484 2485
	u8         vport_state[0x4];

2486
	u8         reserved_at_120[0x20];
2487 2488

	u8         system_image_guid[0x40];
2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501

	u8         port_guid[0x40];

	u8         node_guid[0x40];

	u8         cap_mask1[0x20];

	u8         cap_mask1_field_select[0x20];

	u8         cap_mask2[0x20];

	u8         cap_mask2_field_select[0x20];

2502
	u8         reserved_at_280[0x80];
2503 2504

	u8         lid[0x10];
2505
	u8         reserved_at_310[0x4];
2506 2507 2508 2509 2510 2511
	u8         init_type_reply[0x4];
	u8         lmc[0x3];
	u8         subnet_timeout[0x5];

	u8         sm_lid[0x10];
	u8         sm_sl[0x4];
2512
	u8         reserved_at_334[0xc];
2513 2514 2515 2516

	u8         qkey_violation_counter[0x10];
	u8         pkey_violation_counter[0x10];

2517
	u8         reserved_at_360[0xca0];
2518 2519
};

2520
struct mlx5_ifc_esw_vport_context_bits {
2521
	u8         reserved_at_0[0x3];
2522 2523 2524 2525
	u8         vport_svlan_strip[0x1];
	u8         vport_cvlan_strip[0x1];
	u8         vport_svlan_insert[0x1];
	u8         vport_cvlan_insert[0x2];
2526
	u8         reserved_at_8[0x18];
2527

2528
	u8         reserved_at_20[0x20];
2529 2530 2531 2532 2533 2534 2535 2536

	u8         svlan_cfi[0x1];
	u8         svlan_pcp[0x3];
	u8         svlan_id[0xc];
	u8         cvlan_cfi[0x1];
	u8         cvlan_pcp[0x3];
	u8         cvlan_id[0xc];

2537
	u8         reserved_at_60[0x7a0];
2538 2539
};

2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551
enum {
	MLX5_EQC_STATUS_OK                = 0x0,
	MLX5_EQC_STATUS_EQ_WRITE_FAILURE  = 0xa,
};

enum {
	MLX5_EQC_ST_ARMED  = 0x9,
	MLX5_EQC_ST_FIRED  = 0xa,
};

struct mlx5_ifc_eqc_bits {
	u8         status[0x4];
2552
	u8         reserved_at_4[0x9];
2553 2554
	u8         ec[0x1];
	u8         oi[0x1];
2555
	u8         reserved_at_f[0x5];
2556
	u8         st[0x4];
2557
	u8         reserved_at_18[0x8];
2558

2559
	u8         reserved_at_20[0x20];
2560

2561
	u8         reserved_at_40[0x14];
2562
	u8         page_offset[0x6];
2563
	u8         reserved_at_5a[0x6];
2564

2565
	u8         reserved_at_60[0x3];
2566 2567 2568
	u8         log_eq_size[0x5];
	u8         uar_page[0x18];

2569
	u8         reserved_at_80[0x20];
2570

2571
	u8         reserved_at_a0[0x18];
2572 2573
	u8         intr[0x8];

2574
	u8         reserved_at_c0[0x3];
2575
	u8         log_page_size[0x5];
2576
	u8         reserved_at_c8[0x18];
2577

2578
	u8         reserved_at_e0[0x60];
2579

2580
	u8         reserved_at_140[0x8];
2581 2582
	u8         consumer_counter[0x18];

2583
	u8         reserved_at_160[0x8];
2584 2585
	u8         producer_counter[0x18];

2586
	u8         reserved_at_180[0x80];
2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609
};

enum {
	MLX5_DCTC_STATE_ACTIVE    = 0x0,
	MLX5_DCTC_STATE_DRAINING  = 0x1,
	MLX5_DCTC_STATE_DRAINED   = 0x2,
};

enum {
	MLX5_DCTC_CS_RES_DISABLE    = 0x0,
	MLX5_DCTC_CS_RES_NA         = 0x1,
	MLX5_DCTC_CS_RES_UP_TO_64B  = 0x2,
};

enum {
	MLX5_DCTC_MTU_256_BYTES  = 0x1,
	MLX5_DCTC_MTU_512_BYTES  = 0x2,
	MLX5_DCTC_MTU_1K_BYTES   = 0x3,
	MLX5_DCTC_MTU_2K_BYTES   = 0x4,
	MLX5_DCTC_MTU_4K_BYTES   = 0x5,
};

struct mlx5_ifc_dctc_bits {
2610
	u8         reserved_at_0[0x4];
2611
	u8         state[0x4];
2612
	u8         reserved_at_8[0x18];
2613

2614
	u8         reserved_at_20[0x8];
2615 2616
	u8         user_index[0x18];

2617
	u8         reserved_at_40[0x8];
2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628
	u8         cqn[0x18];

	u8         counter_set_id[0x8];
	u8         atomic_mode[0x4];
	u8         rre[0x1];
	u8         rwe[0x1];
	u8         rae[0x1];
	u8         atomic_like_write_en[0x1];
	u8         latency_sensitive[0x1];
	u8         rlky[0x1];
	u8         free_ar[0x1];
2629
	u8         reserved_at_73[0xd];
2630

2631
	u8         reserved_at_80[0x8];
2632
	u8         cs_res[0x8];
2633
	u8         reserved_at_90[0x3];
2634
	u8         min_rnr_nak[0x5];
2635
	u8         reserved_at_98[0x8];
2636

2637
	u8         reserved_at_a0[0x8];
S
Saeed Mahameed 已提交
2638
	u8         srqn_xrqn[0x18];
2639

2640
	u8         reserved_at_c0[0x8];
2641 2642 2643
	u8         pd[0x18];

	u8         tclass[0x8];
2644
	u8         reserved_at_e8[0x4];
2645 2646 2647 2648
	u8         flow_label[0x14];

	u8         dc_access_key[0x40];

2649
	u8         reserved_at_140[0x5];
2650 2651 2652 2653
	u8         mtu[0x3];
	u8         port[0x8];
	u8         pkey_index[0x10];

2654
	u8         reserved_at_160[0x8];
2655
	u8         my_addr_index[0x8];
2656
	u8         reserved_at_170[0x8];
2657 2658 2659 2660
	u8         hop_limit[0x8];

	u8         dc_access_key_violation_count[0x20];

2661
	u8         reserved_at_1a0[0x14];
2662 2663 2664 2665 2666
	u8         dei_cfi[0x1];
	u8         eth_prio[0x3];
	u8         ecn[0x2];
	u8         dscp[0x6];

2667
	u8         reserved_at_1c0[0x40];
2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686
};

enum {
	MLX5_CQC_STATUS_OK             = 0x0,
	MLX5_CQC_STATUS_CQ_OVERFLOW    = 0x9,
	MLX5_CQC_STATUS_CQ_WRITE_FAIL  = 0xa,
};

enum {
	MLX5_CQC_CQE_SZ_64_BYTES   = 0x0,
	MLX5_CQC_CQE_SZ_128_BYTES  = 0x1,
};

enum {
	MLX5_CQC_ST_SOLICITED_NOTIFICATION_REQUEST_ARMED  = 0x6,
	MLX5_CQC_ST_NOTIFICATION_REQUEST_ARMED            = 0x9,
	MLX5_CQC_ST_FIRED                                 = 0xa,
};

2687 2688 2689
enum {
	MLX5_CQ_PERIOD_MODE_START_FROM_EQE = 0x0,
	MLX5_CQ_PERIOD_MODE_START_FROM_CQE = 0x1,
S
Saeed Mahameed 已提交
2690
	MLX5_CQ_PERIOD_NUM_MODES
2691 2692
};

2693 2694
struct mlx5_ifc_cqc_bits {
	u8         status[0x4];
2695
	u8         reserved_at_4[0x4];
2696 2697
	u8         cqe_sz[0x3];
	u8         cc[0x1];
2698
	u8         reserved_at_c[0x1];
2699 2700
	u8         scqe_break_moderation_en[0x1];
	u8         oi[0x1];
2701 2702
	u8         cq_period_mode[0x2];
	u8         cqe_comp_en[0x1];
2703 2704
	u8         mini_cqe_res_format[0x2];
	u8         st[0x4];
2705
	u8         reserved_at_18[0x8];
2706

2707
	u8         reserved_at_20[0x20];
2708

2709
	u8         reserved_at_40[0x14];
2710
	u8         page_offset[0x6];
2711
	u8         reserved_at_5a[0x6];
2712

2713
	u8         reserved_at_60[0x3];
2714 2715 2716
	u8         log_cq_size[0x5];
	u8         uar_page[0x18];

2717
	u8         reserved_at_80[0x4];
2718 2719 2720
	u8         cq_period[0xc];
	u8         cq_max_count[0x10];

2721
	u8         reserved_at_a0[0x18];
2722 2723
	u8         c_eqn[0x8];

2724
	u8         reserved_at_c0[0x3];
2725
	u8         log_page_size[0x5];
2726
	u8         reserved_at_c8[0x18];
2727

2728
	u8         reserved_at_e0[0x20];
2729

2730
	u8         reserved_at_100[0x8];
2731 2732
	u8         last_notified_index[0x18];

2733
	u8         reserved_at_120[0x8];
2734 2735
	u8         last_solicit_index[0x18];

2736
	u8         reserved_at_140[0x8];
2737 2738
	u8         consumer_counter[0x18];

2739
	u8         reserved_at_160[0x8];
2740 2741
	u8         producer_counter[0x18];

2742
	u8         reserved_at_180[0x40];
2743 2744 2745 2746 2747 2748 2749 2750

	u8         dbr_addr[0x40];
};

union mlx5_ifc_cong_control_roce_ecn_auto_bits {
	struct mlx5_ifc_cong_control_802_1qau_rp_bits cong_control_802_1qau_rp;
	struct mlx5_ifc_cong_control_r_roce_ecn_rp_bits cong_control_r_roce_ecn_rp;
	struct mlx5_ifc_cong_control_r_roce_ecn_np_bits cong_control_r_roce_ecn_np;
2751
	u8         reserved_at_0[0x800];
2752 2753 2754
};

struct mlx5_ifc_query_adapter_param_block_bits {
2755
	u8         reserved_at_0[0xc0];
2756

2757
	u8         reserved_at_c0[0x8];
2758 2759
	u8         ieee_vendor_id[0x18];

2760
	u8         reserved_at_e0[0x10];
2761 2762 2763 2764 2765 2766 2767
	u8         vsd_vendor_id[0x10];

	u8         vsd[208][0x8];

	u8         vsd_contd_psid[16][0x8];
};

S
Saeed Mahameed 已提交
2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815
enum {
	MLX5_XRQC_STATE_GOOD   = 0x0,
	MLX5_XRQC_STATE_ERROR  = 0x1,
};

enum {
	MLX5_XRQC_TOPOLOGY_NO_SPECIAL_TOPOLOGY = 0x0,
	MLX5_XRQC_TOPOLOGY_TAG_MATCHING        = 0x1,
};

enum {
	MLX5_XRQC_OFFLOAD_RNDV = 0x1,
};

struct mlx5_ifc_tag_matching_topology_context_bits {
	u8         log_matching_list_sz[0x4];
	u8         reserved_at_4[0xc];
	u8         append_next_index[0x10];

	u8         sw_phase_cnt[0x10];
	u8         hw_phase_cnt[0x10];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_xrqc_bits {
	u8         state[0x4];
	u8         rlkey[0x1];
	u8         reserved_at_5[0xf];
	u8         topology[0x4];
	u8         reserved_at_18[0x4];
	u8         offload[0x4];

	u8         reserved_at_20[0x8];
	u8         user_index[0x18];

	u8         reserved_at_40[0x8];
	u8         cqn[0x18];

	u8         reserved_at_60[0xa0];

	struct mlx5_ifc_tag_matching_topology_context_bits tag_matching_topology_context;

	u8         reserved_at_180[0x180];

	struct mlx5_ifc_wq_bits wq;
};

2816 2817 2818
union mlx5_ifc_modify_field_select_resize_field_select_auto_bits {
	struct mlx5_ifc_modify_field_select_bits modify_field_select;
	struct mlx5_ifc_resize_field_select_bits resize_field_select;
2819
	u8         reserved_at_0[0x20];
2820 2821 2822 2823 2824 2825
};

union mlx5_ifc_field_select_802_1_r_roce_auto_bits {
	struct mlx5_ifc_field_select_802_1qau_rp_bits field_select_802_1qau_rp;
	struct mlx5_ifc_field_select_r_roce_rp_bits field_select_r_roce_rp;
	struct mlx5_ifc_field_select_r_roce_np_bits field_select_r_roce_np;
2826
	u8         reserved_at_0[0x20];
2827 2828 2829 2830 2831 2832 2833 2834 2835 2836
};

union mlx5_ifc_eth_cntrs_grp_data_layout_auto_bits {
	struct mlx5_ifc_eth_802_3_cntrs_grp_data_layout_bits eth_802_3_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_2863_cntrs_grp_data_layout_bits eth_2863_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_2819_cntrs_grp_data_layout_bits eth_2819_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_3635_cntrs_grp_data_layout_bits eth_3635_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_extended_cntrs_grp_data_layout_bits eth_extended_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_per_prio_grp_data_layout_bits eth_per_prio_grp_data_layout;
	struct mlx5_ifc_eth_per_traffic_grp_data_layout_bits eth_per_traffic_grp_data_layout;
2837
	struct mlx5_ifc_ib_port_cntrs_grp_data_layout_bits ib_port_cntrs_grp_data_layout;
2838
	struct mlx5_ifc_phys_layer_cntrs_bits phys_layer_cntrs;
2839
	u8         reserved_at_0[0x7c0];
2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854
};

union mlx5_ifc_event_auto_bits {
	struct mlx5_ifc_comp_event_bits comp_event;
	struct mlx5_ifc_dct_events_bits dct_events;
	struct mlx5_ifc_qp_events_bits qp_events;
	struct mlx5_ifc_wqe_associated_page_fault_event_bits wqe_associated_page_fault_event;
	struct mlx5_ifc_rdma_page_fault_event_bits rdma_page_fault_event;
	struct mlx5_ifc_cq_error_bits cq_error;
	struct mlx5_ifc_dropped_packet_logged_bits dropped_packet_logged;
	struct mlx5_ifc_port_state_change_event_bits port_state_change_event;
	struct mlx5_ifc_gpio_event_bits gpio_event;
	struct mlx5_ifc_db_bf_congestion_event_bits db_bf_congestion_event;
	struct mlx5_ifc_stall_vl_event_bits stall_vl_event;
	struct mlx5_ifc_cmd_inter_comp_event_bits cmd_inter_comp_event;
2855
	u8         reserved_at_0[0xe0];
2856 2857 2858
};

struct mlx5_ifc_health_buffer_bits {
2859
	u8         reserved_at_0[0x100];
2860 2861 2862 2863 2864

	u8         assert_existptr[0x20];

	u8         assert_callra[0x20];

2865
	u8         reserved_at_140[0x40];
2866 2867 2868 2869 2870

	u8         fw_version[0x20];

	u8         hw_id[0x20];

2871
	u8         reserved_at_1c0[0x20];
2872 2873 2874 2875 2876 2877 2878 2879

	u8         irisc_index[0x8];
	u8         synd[0x8];
	u8         ext_synd[0x10];
};

struct mlx5_ifc_register_loopback_control_bits {
	u8         no_lb[0x1];
2880
	u8         reserved_at_1[0x7];
2881
	u8         port[0x8];
2882
	u8         reserved_at_10[0x10];
2883

2884
	u8         reserved_at_20[0x60];
2885 2886 2887 2888
};

struct mlx5_ifc_teardown_hca_out_bits {
	u8         status[0x8];
2889
	u8         reserved_at_8[0x18];
2890 2891 2892

	u8         syndrome[0x20];

2893
	u8         reserved_at_40[0x40];
2894 2895 2896 2897 2898 2899 2900 2901 2902
};

enum {
	MLX5_TEARDOWN_HCA_IN_PROFILE_GRACEFUL_CLOSE  = 0x0,
	MLX5_TEARDOWN_HCA_IN_PROFILE_PANIC_CLOSE     = 0x1,
};

struct mlx5_ifc_teardown_hca_in_bits {
	u8         opcode[0x10];
2903
	u8         reserved_at_10[0x10];
2904

2905
	u8         reserved_at_20[0x10];
2906 2907
	u8         op_mod[0x10];

2908
	u8         reserved_at_40[0x10];
2909 2910
	u8         profile[0x10];

2911
	u8         reserved_at_60[0x20];
2912 2913 2914 2915
};

struct mlx5_ifc_sqerr2rts_qp_out_bits {
	u8         status[0x8];
2916
	u8         reserved_at_8[0x18];
2917 2918 2919

	u8         syndrome[0x20];

2920
	u8         reserved_at_40[0x40];
2921 2922 2923 2924
};

struct mlx5_ifc_sqerr2rts_qp_in_bits {
	u8         opcode[0x10];
2925
	u8         reserved_at_10[0x10];
2926

2927
	u8         reserved_at_20[0x10];
2928 2929
	u8         op_mod[0x10];

2930
	u8         reserved_at_40[0x8];
2931 2932
	u8         qpn[0x18];

2933
	u8         reserved_at_60[0x20];
2934 2935 2936

	u8         opt_param_mask[0x20];

2937
	u8         reserved_at_a0[0x20];
2938 2939 2940

	struct mlx5_ifc_qpc_bits qpc;

2941
	u8         reserved_at_800[0x80];
2942 2943 2944 2945
};

struct mlx5_ifc_sqd2rts_qp_out_bits {
	u8         status[0x8];
2946
	u8         reserved_at_8[0x18];
2947 2948 2949

	u8         syndrome[0x20];

2950
	u8         reserved_at_40[0x40];
2951 2952 2953 2954
};

struct mlx5_ifc_sqd2rts_qp_in_bits {
	u8         opcode[0x10];
2955
	u8         reserved_at_10[0x10];
2956

2957
	u8         reserved_at_20[0x10];
2958 2959
	u8         op_mod[0x10];

2960
	u8         reserved_at_40[0x8];
2961 2962
	u8         qpn[0x18];

2963
	u8         reserved_at_60[0x20];
2964 2965 2966

	u8         opt_param_mask[0x20];

2967
	u8         reserved_at_a0[0x20];
2968 2969 2970

	struct mlx5_ifc_qpc_bits qpc;

2971
	u8         reserved_at_800[0x80];
2972 2973 2974 2975
};

struct mlx5_ifc_set_roce_address_out_bits {
	u8         status[0x8];
2976
	u8         reserved_at_8[0x18];
2977 2978 2979

	u8         syndrome[0x20];

2980
	u8         reserved_at_40[0x40];
2981 2982 2983 2984
};

struct mlx5_ifc_set_roce_address_in_bits {
	u8         opcode[0x10];
2985
	u8         reserved_at_10[0x10];
2986

2987
	u8         reserved_at_20[0x10];
2988 2989 2990
	u8         op_mod[0x10];

	u8         roce_address_index[0x10];
2991
	u8         reserved_at_50[0x10];
2992

2993
	u8         reserved_at_60[0x20];
2994 2995 2996 2997 2998 2999

	struct mlx5_ifc_roce_addr_layout_bits roce_address;
};

struct mlx5_ifc_set_mad_demux_out_bits {
	u8         status[0x8];
3000
	u8         reserved_at_8[0x18];
3001 3002 3003

	u8         syndrome[0x20];

3004
	u8         reserved_at_40[0x40];
3005 3006 3007 3008 3009 3010 3011 3012 3013
};

enum {
	MLX5_SET_MAD_DEMUX_IN_DEMUX_MODE_PASS_ALL   = 0x0,
	MLX5_SET_MAD_DEMUX_IN_DEMUX_MODE_SELECTIVE  = 0x2,
};

struct mlx5_ifc_set_mad_demux_in_bits {
	u8         opcode[0x10];
3014
	u8         reserved_at_10[0x10];
3015

3016
	u8         reserved_at_20[0x10];
3017 3018
	u8         op_mod[0x10];

3019
	u8         reserved_at_40[0x20];
3020

3021
	u8         reserved_at_60[0x6];
3022
	u8         demux_mode[0x2];
3023
	u8         reserved_at_68[0x18];
3024 3025 3026 3027
};

struct mlx5_ifc_set_l2_table_entry_out_bits {
	u8         status[0x8];
3028
	u8         reserved_at_8[0x18];
3029 3030 3031

	u8         syndrome[0x20];

3032
	u8         reserved_at_40[0x40];
3033 3034 3035 3036
};

struct mlx5_ifc_set_l2_table_entry_in_bits {
	u8         opcode[0x10];
3037
	u8         reserved_at_10[0x10];
3038

3039
	u8         reserved_at_20[0x10];
3040 3041
	u8         op_mod[0x10];

3042
	u8         reserved_at_40[0x60];
3043

3044
	u8         reserved_at_a0[0x8];
3045 3046
	u8         table_index[0x18];

3047
	u8         reserved_at_c0[0x20];
3048

3049
	u8         reserved_at_e0[0x13];
3050 3051 3052 3053 3054
	u8         vlan_valid[0x1];
	u8         vlan[0xc];

	struct mlx5_ifc_mac_address_layout_bits mac_address;

3055
	u8         reserved_at_140[0xc0];
3056 3057 3058 3059
};

struct mlx5_ifc_set_issi_out_bits {
	u8         status[0x8];
3060
	u8         reserved_at_8[0x18];
3061 3062 3063

	u8         syndrome[0x20];

3064
	u8         reserved_at_40[0x40];
3065 3066 3067 3068
};

struct mlx5_ifc_set_issi_in_bits {
	u8         opcode[0x10];
3069
	u8         reserved_at_10[0x10];
3070

3071
	u8         reserved_at_20[0x10];
3072 3073
	u8         op_mod[0x10];

3074
	u8         reserved_at_40[0x10];
3075 3076
	u8         current_issi[0x10];

3077
	u8         reserved_at_60[0x20];
3078 3079 3080 3081
};

struct mlx5_ifc_set_hca_cap_out_bits {
	u8         status[0x8];
3082
	u8         reserved_at_8[0x18];
3083 3084 3085

	u8         syndrome[0x20];

3086
	u8         reserved_at_40[0x40];
3087 3088 3089 3090
};

struct mlx5_ifc_set_hca_cap_in_bits {
	u8         opcode[0x10];
3091
	u8         reserved_at_10[0x10];
3092

3093
	u8         reserved_at_20[0x10];
3094 3095
	u8         op_mod[0x10];

3096
	u8         reserved_at_40[0x40];
3097 3098 3099 3100

	union mlx5_ifc_hca_cap_union_bits capability;
};

3101 3102 3103 3104 3105 3106 3107
enum {
	MLX5_SET_FTE_MODIFY_ENABLE_MASK_ACTION    = 0x0,
	MLX5_SET_FTE_MODIFY_ENABLE_MASK_FLOW_TAG  = 0x1,
	MLX5_SET_FTE_MODIFY_ENABLE_MASK_DESTINATION_LIST    = 0x2,
	MLX5_SET_FTE_MODIFY_ENABLE_MASK_FLOW_COUNTERS    = 0x3
};

3108 3109
struct mlx5_ifc_set_fte_out_bits {
	u8         status[0x8];
3110
	u8         reserved_at_8[0x18];
3111 3112 3113

	u8         syndrome[0x20];

3114
	u8         reserved_at_40[0x40];
3115 3116 3117 3118
};

struct mlx5_ifc_set_fte_in_bits {
	u8         opcode[0x10];
3119
	u8         reserved_at_10[0x10];
3120

3121
	u8         reserved_at_20[0x10];
3122 3123
	u8         op_mod[0x10];

3124 3125 3126 3127 3128
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
3129 3130

	u8         table_type[0x8];
3131
	u8         reserved_at_88[0x18];
3132

3133
	u8         reserved_at_a0[0x8];
3134 3135
	u8         table_id[0x18];

3136
	u8         reserved_at_c0[0x18];
3137 3138
	u8         modify_enable_mask[0x8];

3139
	u8         reserved_at_e0[0x20];
3140 3141 3142

	u8         flow_index[0x20];

3143
	u8         reserved_at_120[0xe0];
3144 3145 3146 3147 3148 3149

	struct mlx5_ifc_flow_context_bits flow_context;
};

struct mlx5_ifc_rts2rts_qp_out_bits {
	u8         status[0x8];
3150
	u8         reserved_at_8[0x18];
3151 3152 3153

	u8         syndrome[0x20];

3154
	u8         reserved_at_40[0x40];
3155 3156 3157 3158
};

struct mlx5_ifc_rts2rts_qp_in_bits {
	u8         opcode[0x10];
3159
	u8         reserved_at_10[0x10];
3160

3161
	u8         reserved_at_20[0x10];
3162 3163
	u8         op_mod[0x10];

3164
	u8         reserved_at_40[0x8];
3165 3166
	u8         qpn[0x18];

3167
	u8         reserved_at_60[0x20];
3168 3169 3170

	u8         opt_param_mask[0x20];

3171
	u8         reserved_at_a0[0x20];
3172 3173 3174

	struct mlx5_ifc_qpc_bits qpc;

3175
	u8         reserved_at_800[0x80];
3176 3177 3178 3179
};

struct mlx5_ifc_rtr2rts_qp_out_bits {
	u8         status[0x8];
3180
	u8         reserved_at_8[0x18];
3181 3182 3183

	u8         syndrome[0x20];

3184
	u8         reserved_at_40[0x40];
3185 3186 3187 3188
};

struct mlx5_ifc_rtr2rts_qp_in_bits {
	u8         opcode[0x10];
3189
	u8         reserved_at_10[0x10];
3190

3191
	u8         reserved_at_20[0x10];
3192 3193
	u8         op_mod[0x10];

3194
	u8         reserved_at_40[0x8];
3195 3196
	u8         qpn[0x18];

3197
	u8         reserved_at_60[0x20];
3198 3199 3200

	u8         opt_param_mask[0x20];

3201
	u8         reserved_at_a0[0x20];
3202 3203 3204

	struct mlx5_ifc_qpc_bits qpc;

3205
	u8         reserved_at_800[0x80];
3206 3207 3208 3209
};

struct mlx5_ifc_rst2init_qp_out_bits {
	u8         status[0x8];
3210
	u8         reserved_at_8[0x18];
3211 3212 3213

	u8         syndrome[0x20];

3214
	u8         reserved_at_40[0x40];
3215 3216 3217 3218
};

struct mlx5_ifc_rst2init_qp_in_bits {
	u8         opcode[0x10];
3219
	u8         reserved_at_10[0x10];
3220

3221
	u8         reserved_at_20[0x10];
3222 3223
	u8         op_mod[0x10];

3224
	u8         reserved_at_40[0x8];
3225 3226
	u8         qpn[0x18];

3227
	u8         reserved_at_60[0x20];
3228 3229 3230

	u8         opt_param_mask[0x20];

3231
	u8         reserved_at_a0[0x20];
3232 3233 3234

	struct mlx5_ifc_qpc_bits qpc;

3235
	u8         reserved_at_800[0x80];
3236 3237
};

S
Saeed Mahameed 已提交
3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250 3251 3252 3253 3254 3255 3256 3257 3258 3259 3260 3261
struct mlx5_ifc_query_xrq_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];

	struct mlx5_ifc_xrqc_bits xrq_context;
};

struct mlx5_ifc_query_xrq_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x8];
	u8         xrqn[0x18];

	u8         reserved_at_60[0x20];
};

3262 3263
struct mlx5_ifc_query_xrc_srq_out_bits {
	u8         status[0x8];
3264
	u8         reserved_at_8[0x18];
3265 3266 3267

	u8         syndrome[0x20];

3268
	u8         reserved_at_40[0x40];
3269 3270 3271

	struct mlx5_ifc_xrc_srqc_bits xrc_srq_context_entry;

3272
	u8         reserved_at_280[0x600];
3273 3274 3275 3276 3277 3278

	u8         pas[0][0x40];
};

struct mlx5_ifc_query_xrc_srq_in_bits {
	u8         opcode[0x10];
3279
	u8         reserved_at_10[0x10];
3280

3281
	u8         reserved_at_20[0x10];
3282 3283
	u8         op_mod[0x10];

3284
	u8         reserved_at_40[0x8];
3285 3286
	u8         xrc_srqn[0x18];

3287
	u8         reserved_at_60[0x20];
3288 3289 3290 3291 3292 3293 3294 3295 3296
};

enum {
	MLX5_QUERY_VPORT_STATE_OUT_STATE_DOWN  = 0x0,
	MLX5_QUERY_VPORT_STATE_OUT_STATE_UP    = 0x1,
};

struct mlx5_ifc_query_vport_state_out_bits {
	u8         status[0x8];
3297
	u8         reserved_at_8[0x18];
3298 3299 3300

	u8         syndrome[0x20];

3301
	u8         reserved_at_40[0x20];
3302

3303
	u8         reserved_at_60[0x18];
3304 3305 3306 3307 3308 3309
	u8         admin_state[0x4];
	u8         state[0x4];
};

enum {
	MLX5_QUERY_VPORT_STATE_IN_OP_MOD_VNIC_VPORT  = 0x0,
3310
	MLX5_QUERY_VPORT_STATE_IN_OP_MOD_ESW_VPORT   = 0x1,
3311 3312 3313 3314
};

struct mlx5_ifc_query_vport_state_in_bits {
	u8         opcode[0x10];
3315
	u8         reserved_at_10[0x10];
3316

3317
	u8         reserved_at_20[0x10];
3318 3319 3320
	u8         op_mod[0x10];

	u8         other_vport[0x1];
3321
	u8         reserved_at_41[0xf];
3322 3323
	u8         vport_number[0x10];

3324
	u8         reserved_at_60[0x20];
3325 3326 3327 3328
};

struct mlx5_ifc_query_vport_counter_out_bits {
	u8         status[0x8];
3329
	u8         reserved_at_8[0x18];
3330 3331 3332

	u8         syndrome[0x20];

3333
	u8         reserved_at_40[0x40];
3334 3335 3336 3337 3338 3339 3340 3341 3342 3343 3344 3345 3346 3347 3348 3349 3350 3351 3352 3353 3354 3355 3356 3357 3358

	struct mlx5_ifc_traffic_counter_bits received_errors;

	struct mlx5_ifc_traffic_counter_bits transmit_errors;

	struct mlx5_ifc_traffic_counter_bits received_ib_unicast;

	struct mlx5_ifc_traffic_counter_bits transmitted_ib_unicast;

	struct mlx5_ifc_traffic_counter_bits received_ib_multicast;

	struct mlx5_ifc_traffic_counter_bits transmitted_ib_multicast;

	struct mlx5_ifc_traffic_counter_bits received_eth_broadcast;

	struct mlx5_ifc_traffic_counter_bits transmitted_eth_broadcast;

	struct mlx5_ifc_traffic_counter_bits received_eth_unicast;

	struct mlx5_ifc_traffic_counter_bits transmitted_eth_unicast;

	struct mlx5_ifc_traffic_counter_bits received_eth_multicast;

	struct mlx5_ifc_traffic_counter_bits transmitted_eth_multicast;

3359
	u8         reserved_at_680[0xa00];
3360 3361 3362 3363 3364 3365 3366 3367
};

enum {
	MLX5_QUERY_VPORT_COUNTER_IN_OP_MOD_VPORT_COUNTERS  = 0x0,
};

struct mlx5_ifc_query_vport_counter_in_bits {
	u8         opcode[0x10];
3368
	u8         reserved_at_10[0x10];
3369

3370
	u8         reserved_at_20[0x10];
3371 3372 3373
	u8         op_mod[0x10];

	u8         other_vport[0x1];
3374 3375
	u8         reserved_at_41[0xb];
	u8	   port_num[0x4];
3376 3377
	u8         vport_number[0x10];

3378
	u8         reserved_at_60[0x60];
3379 3380

	u8         clear[0x1];
3381
	u8         reserved_at_c1[0x1f];
3382

3383
	u8         reserved_at_e0[0x20];
3384 3385 3386 3387
};

struct mlx5_ifc_query_tis_out_bits {
	u8         status[0x8];
3388
	u8         reserved_at_8[0x18];
3389 3390 3391

	u8         syndrome[0x20];

3392
	u8         reserved_at_40[0x40];
3393 3394 3395 3396 3397 3398

	struct mlx5_ifc_tisc_bits tis_context;
};

struct mlx5_ifc_query_tis_in_bits {
	u8         opcode[0x10];
3399
	u8         reserved_at_10[0x10];
3400

3401
	u8         reserved_at_20[0x10];
3402 3403
	u8         op_mod[0x10];

3404
	u8         reserved_at_40[0x8];
3405 3406
	u8         tisn[0x18];

3407
	u8         reserved_at_60[0x20];
3408 3409 3410 3411
};

struct mlx5_ifc_query_tir_out_bits {
	u8         status[0x8];
3412
	u8         reserved_at_8[0x18];
3413 3414 3415

	u8         syndrome[0x20];

3416
	u8         reserved_at_40[0xc0];
3417 3418 3419 3420 3421 3422

	struct mlx5_ifc_tirc_bits tir_context;
};

struct mlx5_ifc_query_tir_in_bits {
	u8         opcode[0x10];
3423
	u8         reserved_at_10[0x10];
3424

3425
	u8         reserved_at_20[0x10];
3426 3427
	u8         op_mod[0x10];

3428
	u8         reserved_at_40[0x8];
3429 3430
	u8         tirn[0x18];

3431
	u8         reserved_at_60[0x20];
3432 3433 3434 3435
};

struct mlx5_ifc_query_srq_out_bits {
	u8         status[0x8];
3436
	u8         reserved_at_8[0x18];
3437 3438 3439

	u8         syndrome[0x20];

3440
	u8         reserved_at_40[0x40];
3441 3442 3443

	struct mlx5_ifc_srqc_bits srq_context_entry;

3444
	u8         reserved_at_280[0x600];
3445 3446 3447 3448 3449 3450

	u8         pas[0][0x40];
};

struct mlx5_ifc_query_srq_in_bits {
	u8         opcode[0x10];
3451
	u8         reserved_at_10[0x10];
3452

3453
	u8         reserved_at_20[0x10];
3454 3455
	u8         op_mod[0x10];

3456
	u8         reserved_at_40[0x8];
3457 3458
	u8         srqn[0x18];

3459
	u8         reserved_at_60[0x20];
3460 3461 3462 3463
};

struct mlx5_ifc_query_sq_out_bits {
	u8         status[0x8];
3464
	u8         reserved_at_8[0x18];
3465 3466 3467

	u8         syndrome[0x20];

3468
	u8         reserved_at_40[0xc0];
3469 3470 3471 3472 3473 3474

	struct mlx5_ifc_sqc_bits sq_context;
};

struct mlx5_ifc_query_sq_in_bits {
	u8         opcode[0x10];
3475
	u8         reserved_at_10[0x10];
3476

3477
	u8         reserved_at_20[0x10];
3478 3479
	u8         op_mod[0x10];

3480
	u8         reserved_at_40[0x8];
3481 3482
	u8         sqn[0x18];

3483
	u8         reserved_at_60[0x20];
3484 3485 3486 3487
};

struct mlx5_ifc_query_special_contexts_out_bits {
	u8         status[0x8];
3488
	u8         reserved_at_8[0x18];
3489 3490 3491

	u8         syndrome[0x20];

3492
	u8         reserved_at_40[0x20];
3493 3494 3495 3496 3497 3498

	u8         resd_lkey[0x20];
};

struct mlx5_ifc_query_special_contexts_in_bits {
	u8         opcode[0x10];
3499
	u8         reserved_at_10[0x10];
3500

3501
	u8         reserved_at_20[0x10];
3502 3503
	u8         op_mod[0x10];

3504
	u8         reserved_at_40[0x40];
3505 3506 3507 3508
};

struct mlx5_ifc_query_rqt_out_bits {
	u8         status[0x8];
3509
	u8         reserved_at_8[0x18];
3510 3511 3512

	u8         syndrome[0x20];

3513
	u8         reserved_at_40[0xc0];
3514 3515 3516 3517 3518 3519

	struct mlx5_ifc_rqtc_bits rqt_context;
};

struct mlx5_ifc_query_rqt_in_bits {
	u8         opcode[0x10];
3520
	u8         reserved_at_10[0x10];
3521

3522
	u8         reserved_at_20[0x10];
3523 3524
	u8         op_mod[0x10];

3525
	u8         reserved_at_40[0x8];
3526 3527
	u8         rqtn[0x18];

3528
	u8         reserved_at_60[0x20];
3529 3530 3531 3532
};

struct mlx5_ifc_query_rq_out_bits {
	u8         status[0x8];
3533
	u8         reserved_at_8[0x18];
3534 3535 3536

	u8         syndrome[0x20];

3537
	u8         reserved_at_40[0xc0];
3538 3539 3540 3541 3542 3543

	struct mlx5_ifc_rqc_bits rq_context;
};

struct mlx5_ifc_query_rq_in_bits {
	u8         opcode[0x10];
3544
	u8         reserved_at_10[0x10];
3545

3546
	u8         reserved_at_20[0x10];
3547 3548
	u8         op_mod[0x10];

3549
	u8         reserved_at_40[0x8];
3550 3551
	u8         rqn[0x18];

3552
	u8         reserved_at_60[0x20];
3553 3554 3555 3556
};

struct mlx5_ifc_query_roce_address_out_bits {
	u8         status[0x8];
3557
	u8         reserved_at_8[0x18];
3558 3559 3560

	u8         syndrome[0x20];

3561
	u8         reserved_at_40[0x40];
3562 3563 3564 3565 3566 3567

	struct mlx5_ifc_roce_addr_layout_bits roce_address;
};

struct mlx5_ifc_query_roce_address_in_bits {
	u8         opcode[0x10];
3568
	u8         reserved_at_10[0x10];
3569

3570
	u8         reserved_at_20[0x10];
3571 3572 3573
	u8         op_mod[0x10];

	u8         roce_address_index[0x10];
3574
	u8         reserved_at_50[0x10];
3575

3576
	u8         reserved_at_60[0x20];
3577 3578 3579 3580
};

struct mlx5_ifc_query_rmp_out_bits {
	u8         status[0x8];
3581
	u8         reserved_at_8[0x18];
3582 3583 3584

	u8         syndrome[0x20];

3585
	u8         reserved_at_40[0xc0];
3586 3587 3588 3589 3590 3591

	struct mlx5_ifc_rmpc_bits rmp_context;
};

struct mlx5_ifc_query_rmp_in_bits {
	u8         opcode[0x10];
3592
	u8         reserved_at_10[0x10];
3593

3594
	u8         reserved_at_20[0x10];
3595 3596
	u8         op_mod[0x10];

3597
	u8         reserved_at_40[0x8];
3598 3599
	u8         rmpn[0x18];

3600
	u8         reserved_at_60[0x20];
3601 3602 3603 3604
};

struct mlx5_ifc_query_qp_out_bits {
	u8         status[0x8];
3605
	u8         reserved_at_8[0x18];
3606 3607 3608

	u8         syndrome[0x20];

3609
	u8         reserved_at_40[0x40];
3610 3611 3612

	u8         opt_param_mask[0x20];

3613
	u8         reserved_at_a0[0x20];
3614 3615 3616

	struct mlx5_ifc_qpc_bits qpc;

3617
	u8         reserved_at_800[0x80];
3618 3619 3620 3621 3622 3623

	u8         pas[0][0x40];
};

struct mlx5_ifc_query_qp_in_bits {
	u8         opcode[0x10];
3624
	u8         reserved_at_10[0x10];
3625

3626
	u8         reserved_at_20[0x10];
3627 3628
	u8         op_mod[0x10];

3629
	u8         reserved_at_40[0x8];
3630 3631
	u8         qpn[0x18];

3632
	u8         reserved_at_60[0x20];
3633 3634 3635 3636
};

struct mlx5_ifc_query_q_counter_out_bits {
	u8         status[0x8];
3637
	u8         reserved_at_8[0x18];
3638 3639 3640

	u8         syndrome[0x20];

3641
	u8         reserved_at_40[0x40];
3642 3643 3644

	u8         rx_write_requests[0x20];

3645
	u8         reserved_at_a0[0x20];
3646 3647 3648

	u8         rx_read_requests[0x20];

3649
	u8         reserved_at_e0[0x20];
3650 3651 3652

	u8         rx_atomic_requests[0x20];

3653
	u8         reserved_at_120[0x20];
3654 3655 3656

	u8         rx_dct_connect[0x20];

3657
	u8         reserved_at_160[0x20];
3658 3659 3660

	u8         out_of_buffer[0x20];

3661
	u8         reserved_at_1a0[0x20];
3662 3663 3664

	u8         out_of_sequence[0x20];

S
Saeed Mahameed 已提交
3665 3666 3667 3668 3669 3670 3671 3672 3673 3674 3675 3676 3677 3678 3679 3680 3681 3682 3683 3684 3685
	u8         reserved_at_1e0[0x20];

	u8         duplicate_request[0x20];

	u8         reserved_at_220[0x20];

	u8         rnr_nak_retry_err[0x20];

	u8         reserved_at_260[0x20];

	u8         packet_seq_err[0x20];

	u8         reserved_at_2a0[0x20];

	u8         implied_nak_seq_err[0x20];

	u8         reserved_at_2e0[0x20];

	u8         local_ack_timeout_err[0x20];

	u8         reserved_at_320[0x4e0];
3686 3687 3688 3689
};

struct mlx5_ifc_query_q_counter_in_bits {
	u8         opcode[0x10];
3690
	u8         reserved_at_10[0x10];
3691

3692
	u8         reserved_at_20[0x10];
3693 3694
	u8         op_mod[0x10];

3695
	u8         reserved_at_40[0x80];
3696 3697

	u8         clear[0x1];
3698
	u8         reserved_at_c1[0x1f];
3699

3700
	u8         reserved_at_e0[0x18];
3701 3702 3703 3704 3705
	u8         counter_set_id[0x8];
};

struct mlx5_ifc_query_pages_out_bits {
	u8         status[0x8];
3706
	u8         reserved_at_8[0x18];
3707 3708 3709

	u8         syndrome[0x20];

3710
	u8         reserved_at_40[0x10];
3711 3712 3713 3714 3715 3716 3717 3718 3719 3720 3721 3722 3723
	u8         function_id[0x10];

	u8         num_pages[0x20];
};

enum {
	MLX5_QUERY_PAGES_IN_OP_MOD_BOOT_PAGES     = 0x1,
	MLX5_QUERY_PAGES_IN_OP_MOD_INIT_PAGES     = 0x2,
	MLX5_QUERY_PAGES_IN_OP_MOD_REGULAR_PAGES  = 0x3,
};

struct mlx5_ifc_query_pages_in_bits {
	u8         opcode[0x10];
3724
	u8         reserved_at_10[0x10];
3725

3726
	u8         reserved_at_20[0x10];
3727 3728
	u8         op_mod[0x10];

3729
	u8         reserved_at_40[0x10];
3730 3731
	u8         function_id[0x10];

3732
	u8         reserved_at_60[0x20];
3733 3734 3735 3736
};

struct mlx5_ifc_query_nic_vport_context_out_bits {
	u8         status[0x8];
3737
	u8         reserved_at_8[0x18];
3738 3739 3740

	u8         syndrome[0x20];

3741
	u8         reserved_at_40[0x40];
3742 3743 3744 3745 3746 3747

	struct mlx5_ifc_nic_vport_context_bits nic_vport_context;
};

struct mlx5_ifc_query_nic_vport_context_in_bits {
	u8         opcode[0x10];
3748
	u8         reserved_at_10[0x10];
3749

3750
	u8         reserved_at_20[0x10];
3751 3752 3753
	u8         op_mod[0x10];

	u8         other_vport[0x1];
3754
	u8         reserved_at_41[0xf];
3755 3756
	u8         vport_number[0x10];

3757
	u8         reserved_at_60[0x5];
3758
	u8         allowed_list_type[0x3];
3759
	u8         reserved_at_68[0x18];
3760 3761 3762 3763
};

struct mlx5_ifc_query_mkey_out_bits {
	u8         status[0x8];
3764
	u8         reserved_at_8[0x18];
3765 3766 3767

	u8         syndrome[0x20];

3768
	u8         reserved_at_40[0x40];
3769 3770 3771

	struct mlx5_ifc_mkc_bits memory_key_mkey_entry;

3772
	u8         reserved_at_280[0x600];
3773 3774 3775 3776 3777 3778 3779 3780

	u8         bsf0_klm0_pas_mtt0_1[16][0x8];

	u8         bsf1_klm1_pas_mtt2_3[16][0x8];
};

struct mlx5_ifc_query_mkey_in_bits {
	u8         opcode[0x10];
3781
	u8         reserved_at_10[0x10];
3782

3783
	u8         reserved_at_20[0x10];
3784 3785
	u8         op_mod[0x10];

3786
	u8         reserved_at_40[0x8];
3787 3788 3789
	u8         mkey_index[0x18];

	u8         pg_access[0x1];
3790
	u8         reserved_at_61[0x1f];
3791 3792 3793 3794
};

struct mlx5_ifc_query_mad_demux_out_bits {
	u8         status[0x8];
3795
	u8         reserved_at_8[0x18];
3796 3797 3798

	u8         syndrome[0x20];

3799
	u8         reserved_at_40[0x40];
3800 3801 3802 3803 3804 3805

	u8         mad_dumux_parameters_block[0x20];
};

struct mlx5_ifc_query_mad_demux_in_bits {
	u8         opcode[0x10];
3806
	u8         reserved_at_10[0x10];
3807

3808
	u8         reserved_at_20[0x10];
3809 3810
	u8         op_mod[0x10];

3811
	u8         reserved_at_40[0x40];
3812 3813 3814 3815
};

struct mlx5_ifc_query_l2_table_entry_out_bits {
	u8         status[0x8];
3816
	u8         reserved_at_8[0x18];
3817 3818 3819

	u8         syndrome[0x20];

3820
	u8         reserved_at_40[0xa0];
3821

3822
	u8         reserved_at_e0[0x13];
3823 3824 3825 3826 3827
	u8         vlan_valid[0x1];
	u8         vlan[0xc];

	struct mlx5_ifc_mac_address_layout_bits mac_address;

3828
	u8         reserved_at_140[0xc0];
3829 3830 3831 3832
};

struct mlx5_ifc_query_l2_table_entry_in_bits {
	u8         opcode[0x10];
3833
	u8         reserved_at_10[0x10];
3834

3835
	u8         reserved_at_20[0x10];
3836 3837
	u8         op_mod[0x10];

3838
	u8         reserved_at_40[0x60];
3839

3840
	u8         reserved_at_a0[0x8];
3841 3842
	u8         table_index[0x18];

3843
	u8         reserved_at_c0[0x140];
3844 3845 3846 3847
};

struct mlx5_ifc_query_issi_out_bits {
	u8         status[0x8];
3848
	u8         reserved_at_8[0x18];
3849 3850 3851

	u8         syndrome[0x20];

3852
	u8         reserved_at_40[0x10];
3853 3854
	u8         current_issi[0x10];

3855
	u8         reserved_at_60[0xa0];
3856

3857
	u8         reserved_at_100[76][0x8];
3858 3859 3860 3861 3862
	u8         supported_issi_dw0[0x20];
};

struct mlx5_ifc_query_issi_in_bits {
	u8         opcode[0x10];
3863
	u8         reserved_at_10[0x10];
3864

3865
	u8         reserved_at_20[0x10];
3866 3867
	u8         op_mod[0x10];

3868
	u8         reserved_at_40[0x40];
3869 3870 3871 3872
};

struct mlx5_ifc_query_hca_vport_pkey_out_bits {
	u8         status[0x8];
3873
	u8         reserved_at_8[0x18];
3874 3875 3876

	u8         syndrome[0x20];

3877
	u8         reserved_at_40[0x40];
3878 3879 3880 3881 3882 3883

	struct mlx5_ifc_pkey_bits pkey[0];
};

struct mlx5_ifc_query_hca_vport_pkey_in_bits {
	u8         opcode[0x10];
3884
	u8         reserved_at_10[0x10];
3885

3886
	u8         reserved_at_20[0x10];
3887 3888 3889
	u8         op_mod[0x10];

	u8         other_vport[0x1];
3890
	u8         reserved_at_41[0xb];
3891
	u8         port_num[0x4];
3892 3893
	u8         vport_number[0x10];

3894
	u8         reserved_at_60[0x10];
3895 3896 3897
	u8         pkey_index[0x10];
};

3898 3899 3900 3901 3902 3903
enum {
	MLX5_HCA_VPORT_SEL_PORT_GUID	= 1 << 0,
	MLX5_HCA_VPORT_SEL_NODE_GUID	= 1 << 1,
	MLX5_HCA_VPORT_SEL_STATE_POLICY	= 1 << 2,
};

3904 3905
struct mlx5_ifc_query_hca_vport_gid_out_bits {
	u8         status[0x8];
3906
	u8         reserved_at_8[0x18];
3907 3908 3909

	u8         syndrome[0x20];

3910
	u8         reserved_at_40[0x20];
3911 3912

	u8         gids_num[0x10];
3913
	u8         reserved_at_70[0x10];
3914 3915 3916 3917 3918 3919

	struct mlx5_ifc_array128_auto_bits gid[0];
};

struct mlx5_ifc_query_hca_vport_gid_in_bits {
	u8         opcode[0x10];
3920
	u8         reserved_at_10[0x10];
3921

3922
	u8         reserved_at_20[0x10];
3923 3924 3925
	u8         op_mod[0x10];

	u8         other_vport[0x1];
3926
	u8         reserved_at_41[0xb];
3927
	u8         port_num[0x4];
3928 3929
	u8         vport_number[0x10];

3930
	u8         reserved_at_60[0x10];
3931 3932 3933 3934 3935
	u8         gid_index[0x10];
};

struct mlx5_ifc_query_hca_vport_context_out_bits {
	u8         status[0x8];
3936
	u8         reserved_at_8[0x18];
3937 3938 3939

	u8         syndrome[0x20];

3940
	u8         reserved_at_40[0x40];
3941 3942 3943 3944 3945 3946

	struct mlx5_ifc_hca_vport_context_bits hca_vport_context;
};

struct mlx5_ifc_query_hca_vport_context_in_bits {
	u8         opcode[0x10];
3947
	u8         reserved_at_10[0x10];
3948

3949
	u8         reserved_at_20[0x10];
3950 3951 3952
	u8         op_mod[0x10];

	u8         other_vport[0x1];
3953
	u8         reserved_at_41[0xb];
3954
	u8         port_num[0x4];
3955 3956
	u8         vport_number[0x10];

3957
	u8         reserved_at_60[0x20];
3958 3959 3960 3961
};

struct mlx5_ifc_query_hca_cap_out_bits {
	u8         status[0x8];
3962
	u8         reserved_at_8[0x18];
3963 3964 3965

	u8         syndrome[0x20];

3966
	u8         reserved_at_40[0x40];
3967 3968 3969 3970 3971 3972

	union mlx5_ifc_hca_cap_union_bits capability;
};

struct mlx5_ifc_query_hca_cap_in_bits {
	u8         opcode[0x10];
3973
	u8         reserved_at_10[0x10];
3974

3975
	u8         reserved_at_20[0x10];
3976 3977
	u8         op_mod[0x10];

3978
	u8         reserved_at_40[0x40];
3979 3980 3981 3982
};

struct mlx5_ifc_query_flow_table_out_bits {
	u8         status[0x8];
3983
	u8         reserved_at_8[0x18];
3984 3985 3986

	u8         syndrome[0x20];

3987
	u8         reserved_at_40[0x80];
3988

3989
	u8         reserved_at_c0[0x8];
3990
	u8         level[0x8];
3991
	u8         reserved_at_d0[0x8];
3992 3993
	u8         log_size[0x8];

3994
	u8         reserved_at_e0[0x120];
3995 3996 3997 3998
};

struct mlx5_ifc_query_flow_table_in_bits {
	u8         opcode[0x10];
3999
	u8         reserved_at_10[0x10];
4000

4001
	u8         reserved_at_20[0x10];
4002 4003
	u8         op_mod[0x10];

4004
	u8         reserved_at_40[0x40];
4005 4006

	u8         table_type[0x8];
4007
	u8         reserved_at_88[0x18];
4008

4009
	u8         reserved_at_a0[0x8];
4010 4011
	u8         table_id[0x18];

4012
	u8         reserved_at_c0[0x140];
4013 4014 4015 4016
};

struct mlx5_ifc_query_fte_out_bits {
	u8         status[0x8];
4017
	u8         reserved_at_8[0x18];
4018 4019 4020

	u8         syndrome[0x20];

4021
	u8         reserved_at_40[0x1c0];
4022 4023 4024 4025 4026 4027

	struct mlx5_ifc_flow_context_bits flow_context;
};

struct mlx5_ifc_query_fte_in_bits {
	u8         opcode[0x10];
4028
	u8         reserved_at_10[0x10];
4029

4030
	u8         reserved_at_20[0x10];
4031 4032
	u8         op_mod[0x10];

4033
	u8         reserved_at_40[0x40];
4034 4035

	u8         table_type[0x8];
4036
	u8         reserved_at_88[0x18];
4037

4038
	u8         reserved_at_a0[0x8];
4039 4040
	u8         table_id[0x18];

4041
	u8         reserved_at_c0[0x40];
4042 4043 4044

	u8         flow_index[0x20];

4045
	u8         reserved_at_120[0xe0];
4046 4047 4048 4049 4050 4051 4052 4053 4054 4055
};

enum {
	MLX5_QUERY_FLOW_GROUP_OUT_MATCH_CRITERIA_ENABLE_OUTER_HEADERS    = 0x0,
	MLX5_QUERY_FLOW_GROUP_OUT_MATCH_CRITERIA_ENABLE_MISC_PARAMETERS  = 0x1,
	MLX5_QUERY_FLOW_GROUP_OUT_MATCH_CRITERIA_ENABLE_INNER_HEADERS    = 0x2,
};

struct mlx5_ifc_query_flow_group_out_bits {
	u8         status[0x8];
4056
	u8         reserved_at_8[0x18];
4057 4058 4059

	u8         syndrome[0x20];

4060
	u8         reserved_at_40[0xa0];
4061 4062 4063

	u8         start_flow_index[0x20];

4064
	u8         reserved_at_100[0x20];
4065 4066 4067

	u8         end_flow_index[0x20];

4068
	u8         reserved_at_140[0xa0];
4069

4070
	u8         reserved_at_1e0[0x18];
4071 4072 4073 4074
	u8         match_criteria_enable[0x8];

	struct mlx5_ifc_fte_match_param_bits match_criteria;

4075
	u8         reserved_at_1200[0xe00];
4076 4077 4078 4079
};

struct mlx5_ifc_query_flow_group_in_bits {
	u8         opcode[0x10];
4080
	u8         reserved_at_10[0x10];
4081

4082
	u8         reserved_at_20[0x10];
4083 4084
	u8         op_mod[0x10];

4085
	u8         reserved_at_40[0x40];
4086 4087

	u8         table_type[0x8];
4088
	u8         reserved_at_88[0x18];
4089

4090
	u8         reserved_at_a0[0x8];
4091 4092 4093 4094
	u8         table_id[0x18];

	u8         group_id[0x20];

4095
	u8         reserved_at_e0[0x120];
4096 4097
};

4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109 4110 4111 4112 4113 4114 4115 4116 4117 4118 4119 4120 4121 4122 4123 4124 4125
struct mlx5_ifc_query_flow_counter_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];

	struct mlx5_ifc_traffic_counter_bits flow_statistics[0];
};

struct mlx5_ifc_query_flow_counter_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x80];

	u8         clear[0x1];
	u8         reserved_at_c1[0xf];
	u8         num_of_counters[0x10];

	u8         reserved_at_e0[0x10];
	u8         flow_counter_id[0x10];
};

4126 4127
struct mlx5_ifc_query_esw_vport_context_out_bits {
	u8         status[0x8];
4128
	u8         reserved_at_8[0x18];
4129 4130 4131

	u8         syndrome[0x20];

4132
	u8         reserved_at_40[0x40];
4133 4134 4135 4136 4137 4138

	struct mlx5_ifc_esw_vport_context_bits esw_vport_context;
};

struct mlx5_ifc_query_esw_vport_context_in_bits {
	u8         opcode[0x10];
4139
	u8         reserved_at_10[0x10];
4140

4141
	u8         reserved_at_20[0x10];
4142 4143 4144
	u8         op_mod[0x10];

	u8         other_vport[0x1];
4145
	u8         reserved_at_41[0xf];
4146 4147
	u8         vport_number[0x10];

4148
	u8         reserved_at_60[0x20];
4149 4150 4151 4152
};

struct mlx5_ifc_modify_esw_vport_context_out_bits {
	u8         status[0x8];
4153
	u8         reserved_at_8[0x18];
4154 4155 4156

	u8         syndrome[0x20];

4157
	u8         reserved_at_40[0x40];
4158 4159 4160
};

struct mlx5_ifc_esw_vport_context_fields_select_bits {
4161
	u8         reserved_at_0[0x1c];
4162 4163 4164 4165 4166 4167 4168 4169
	u8         vport_cvlan_insert[0x1];
	u8         vport_svlan_insert[0x1];
	u8         vport_cvlan_strip[0x1];
	u8         vport_svlan_strip[0x1];
};

struct mlx5_ifc_modify_esw_vport_context_in_bits {
	u8         opcode[0x10];
4170
	u8         reserved_at_10[0x10];
4171

4172
	u8         reserved_at_20[0x10];
4173 4174 4175
	u8         op_mod[0x10];

	u8         other_vport[0x1];
4176
	u8         reserved_at_41[0xf];
4177 4178 4179 4180 4181 4182 4183
	u8         vport_number[0x10];

	struct mlx5_ifc_esw_vport_context_fields_select_bits field_select;

	struct mlx5_ifc_esw_vport_context_bits esw_vport_context;
};

4184 4185
struct mlx5_ifc_query_eq_out_bits {
	u8         status[0x8];
4186
	u8         reserved_at_8[0x18];
4187 4188 4189

	u8         syndrome[0x20];

4190
	u8         reserved_at_40[0x40];
4191 4192 4193

	struct mlx5_ifc_eqc_bits eq_context_entry;

4194
	u8         reserved_at_280[0x40];
4195 4196 4197

	u8         event_bitmask[0x40];

4198
	u8         reserved_at_300[0x580];
4199 4200 4201 4202 4203 4204

	u8         pas[0][0x40];
};

struct mlx5_ifc_query_eq_in_bits {
	u8         opcode[0x10];
4205
	u8         reserved_at_10[0x10];
4206

4207
	u8         reserved_at_20[0x10];
4208 4209
	u8         op_mod[0x10];

4210
	u8         reserved_at_40[0x18];
4211 4212
	u8         eq_number[0x8];

4213
	u8         reserved_at_60[0x20];
4214 4215 4216 4217
};

struct mlx5_ifc_query_dct_out_bits {
	u8         status[0x8];
4218
	u8         reserved_at_8[0x18];
4219 4220 4221

	u8         syndrome[0x20];

4222
	u8         reserved_at_40[0x40];
4223 4224 4225

	struct mlx5_ifc_dctc_bits dct_context_entry;

4226
	u8         reserved_at_280[0x180];
4227 4228 4229 4230
};

struct mlx5_ifc_query_dct_in_bits {
	u8         opcode[0x10];
4231
	u8         reserved_at_10[0x10];
4232

4233
	u8         reserved_at_20[0x10];
4234 4235
	u8         op_mod[0x10];

4236
	u8         reserved_at_40[0x8];
4237 4238
	u8         dctn[0x18];

4239
	u8         reserved_at_60[0x20];
4240 4241 4242 4243
};

struct mlx5_ifc_query_cq_out_bits {
	u8         status[0x8];
4244
	u8         reserved_at_8[0x18];
4245 4246 4247

	u8         syndrome[0x20];

4248
	u8         reserved_at_40[0x40];
4249 4250 4251

	struct mlx5_ifc_cqc_bits cq_context;

4252
	u8         reserved_at_280[0x600];
4253 4254 4255 4256 4257 4258

	u8         pas[0][0x40];
};

struct mlx5_ifc_query_cq_in_bits {
	u8         opcode[0x10];
4259
	u8         reserved_at_10[0x10];
4260

4261
	u8         reserved_at_20[0x10];
4262 4263
	u8         op_mod[0x10];

4264
	u8         reserved_at_40[0x8];
4265 4266
	u8         cqn[0x18];

4267
	u8         reserved_at_60[0x20];
4268 4269 4270 4271
};

struct mlx5_ifc_query_cong_status_out_bits {
	u8         status[0x8];
4272
	u8         reserved_at_8[0x18];
4273 4274 4275

	u8         syndrome[0x20];

4276
	u8         reserved_at_40[0x20];
4277 4278 4279

	u8         enable[0x1];
	u8         tag_enable[0x1];
4280
	u8         reserved_at_62[0x1e];
4281 4282 4283 4284
};

struct mlx5_ifc_query_cong_status_in_bits {
	u8         opcode[0x10];
4285
	u8         reserved_at_10[0x10];
4286

4287
	u8         reserved_at_20[0x10];
4288 4289
	u8         op_mod[0x10];

4290
	u8         reserved_at_40[0x18];
4291 4292 4293
	u8         priority[0x4];
	u8         cong_protocol[0x4];

4294
	u8         reserved_at_60[0x20];
4295 4296 4297 4298
};

struct mlx5_ifc_query_cong_statistics_out_bits {
	u8         status[0x8];
4299
	u8         reserved_at_8[0x18];
4300 4301 4302

	u8         syndrome[0x20];

4303
	u8         reserved_at_40[0x40];
4304 4305 4306 4307 4308 4309 4310 4311 4312 4313 4314 4315 4316

	u8         cur_flows[0x20];

	u8         sum_flows[0x20];

	u8         cnp_ignored_high[0x20];

	u8         cnp_ignored_low[0x20];

	u8         cnp_handled_high[0x20];

	u8         cnp_handled_low[0x20];

4317
	u8         reserved_at_140[0x100];
4318 4319 4320 4321 4322 4323 4324 4325 4326 4327 4328 4329 4330 4331 4332

	u8         time_stamp_high[0x20];

	u8         time_stamp_low[0x20];

	u8         accumulators_period[0x20];

	u8         ecn_marked_roce_packets_high[0x20];

	u8         ecn_marked_roce_packets_low[0x20];

	u8         cnps_sent_high[0x20];

	u8         cnps_sent_low[0x20];

4333
	u8         reserved_at_320[0x560];
4334 4335 4336 4337
};

struct mlx5_ifc_query_cong_statistics_in_bits {
	u8         opcode[0x10];
4338
	u8         reserved_at_10[0x10];
4339

4340
	u8         reserved_at_20[0x10];
4341 4342 4343
	u8         op_mod[0x10];

	u8         clear[0x1];
4344
	u8         reserved_at_41[0x1f];
4345

4346
	u8         reserved_at_60[0x20];
4347 4348 4349 4350
};

struct mlx5_ifc_query_cong_params_out_bits {
	u8         status[0x8];
4351
	u8         reserved_at_8[0x18];
4352 4353 4354

	u8         syndrome[0x20];

4355
	u8         reserved_at_40[0x40];
4356 4357 4358 4359 4360 4361

	union mlx5_ifc_cong_control_roce_ecn_auto_bits congestion_parameters;
};

struct mlx5_ifc_query_cong_params_in_bits {
	u8         opcode[0x10];
4362
	u8         reserved_at_10[0x10];
4363

4364
	u8         reserved_at_20[0x10];
4365 4366
	u8         op_mod[0x10];

4367
	u8         reserved_at_40[0x1c];
4368 4369
	u8         cong_protocol[0x4];

4370
	u8         reserved_at_60[0x20];
4371 4372 4373 4374
};

struct mlx5_ifc_query_adapter_out_bits {
	u8         status[0x8];
4375
	u8         reserved_at_8[0x18];
4376 4377 4378

	u8         syndrome[0x20];

4379
	u8         reserved_at_40[0x40];
4380 4381 4382 4383 4384 4385

	struct mlx5_ifc_query_adapter_param_block_bits query_adapter_struct;
};

struct mlx5_ifc_query_adapter_in_bits {
	u8         opcode[0x10];
4386
	u8         reserved_at_10[0x10];
4387

4388
	u8         reserved_at_20[0x10];
4389 4390
	u8         op_mod[0x10];

4391
	u8         reserved_at_40[0x40];
4392 4393 4394 4395
};

struct mlx5_ifc_qp_2rst_out_bits {
	u8         status[0x8];
4396
	u8         reserved_at_8[0x18];
4397 4398 4399

	u8         syndrome[0x20];

4400
	u8         reserved_at_40[0x40];
4401 4402 4403 4404
};

struct mlx5_ifc_qp_2rst_in_bits {
	u8         opcode[0x10];
4405
	u8         reserved_at_10[0x10];
4406

4407
	u8         reserved_at_20[0x10];
4408 4409
	u8         op_mod[0x10];

4410
	u8         reserved_at_40[0x8];
4411 4412
	u8         qpn[0x18];

4413
	u8         reserved_at_60[0x20];
4414 4415 4416 4417
};

struct mlx5_ifc_qp_2err_out_bits {
	u8         status[0x8];
4418
	u8         reserved_at_8[0x18];
4419 4420 4421

	u8         syndrome[0x20];

4422
	u8         reserved_at_40[0x40];
4423 4424 4425 4426
};

struct mlx5_ifc_qp_2err_in_bits {
	u8         opcode[0x10];
4427
	u8         reserved_at_10[0x10];
4428

4429
	u8         reserved_at_20[0x10];
4430 4431
	u8         op_mod[0x10];

4432
	u8         reserved_at_40[0x8];
4433 4434
	u8         qpn[0x18];

4435
	u8         reserved_at_60[0x20];
4436 4437 4438 4439
};

struct mlx5_ifc_page_fault_resume_out_bits {
	u8         status[0x8];
4440
	u8         reserved_at_8[0x18];
4441 4442 4443

	u8         syndrome[0x20];

4444
	u8         reserved_at_40[0x40];
4445 4446 4447 4448
};

struct mlx5_ifc_page_fault_resume_in_bits {
	u8         opcode[0x10];
4449
	u8         reserved_at_10[0x10];
4450

4451
	u8         reserved_at_20[0x10];
4452 4453 4454
	u8         op_mod[0x10];

	u8         error[0x1];
4455
	u8         reserved_at_41[0x4];
4456 4457 4458 4459 4460
	u8         rdma[0x1];
	u8         read_write[0x1];
	u8         req_res[0x1];
	u8         qpn[0x18];

4461
	u8         reserved_at_60[0x20];
4462 4463 4464 4465
};

struct mlx5_ifc_nop_out_bits {
	u8         status[0x8];
4466
	u8         reserved_at_8[0x18];
4467 4468 4469

	u8         syndrome[0x20];

4470
	u8         reserved_at_40[0x40];
4471 4472 4473 4474
};

struct mlx5_ifc_nop_in_bits {
	u8         opcode[0x10];
4475
	u8         reserved_at_10[0x10];
4476

4477
	u8         reserved_at_20[0x10];
4478 4479
	u8         op_mod[0x10];

4480
	u8         reserved_at_40[0x40];
4481 4482 4483 4484
};

struct mlx5_ifc_modify_vport_state_out_bits {
	u8         status[0x8];
4485
	u8         reserved_at_8[0x18];
4486 4487 4488

	u8         syndrome[0x20];

4489
	u8         reserved_at_40[0x40];
4490 4491 4492 4493
};

struct mlx5_ifc_modify_vport_state_in_bits {
	u8         opcode[0x10];
4494
	u8         reserved_at_10[0x10];
4495

4496
	u8         reserved_at_20[0x10];
4497 4498 4499
	u8         op_mod[0x10];

	u8         other_vport[0x1];
4500
	u8         reserved_at_41[0xf];
4501 4502
	u8         vport_number[0x10];

4503
	u8         reserved_at_60[0x18];
4504
	u8         admin_state[0x4];
4505
	u8         reserved_at_7c[0x4];
4506 4507 4508 4509
};

struct mlx5_ifc_modify_tis_out_bits {
	u8         status[0x8];
4510
	u8         reserved_at_8[0x18];
4511 4512 4513

	u8         syndrome[0x20];

4514
	u8         reserved_at_40[0x40];
4515 4516
};

4517
struct mlx5_ifc_modify_tis_bitmask_bits {
4518
	u8         reserved_at_0[0x20];
4519

4520
	u8         reserved_at_20[0x1f];
4521 4522 4523
	u8         prio[0x1];
};

4524 4525
struct mlx5_ifc_modify_tis_in_bits {
	u8         opcode[0x10];
4526
	u8         reserved_at_10[0x10];
4527

4528
	u8         reserved_at_20[0x10];
4529 4530
	u8         op_mod[0x10];

4531
	u8         reserved_at_40[0x8];
4532 4533
	u8         tisn[0x18];

4534
	u8         reserved_at_60[0x20];
4535

4536
	struct mlx5_ifc_modify_tis_bitmask_bits bitmask;
4537

4538
	u8         reserved_at_c0[0x40];
4539 4540 4541 4542

	struct mlx5_ifc_tisc_bits ctx;
};

4543
struct mlx5_ifc_modify_tir_bitmask_bits {
4544
	u8	   reserved_at_0[0x20];
4545

4546
	u8         reserved_at_20[0x1b];
4547
	u8         self_lb_en[0x1];
4548 4549 4550
	u8         reserved_at_3c[0x1];
	u8         hash[0x1];
	u8         reserved_at_3e[0x1];
4551 4552 4553
	u8         lro[0x1];
};

4554 4555
struct mlx5_ifc_modify_tir_out_bits {
	u8         status[0x8];
4556
	u8         reserved_at_8[0x18];
4557 4558 4559

	u8         syndrome[0x20];

4560
	u8         reserved_at_40[0x40];
4561 4562 4563 4564
};

struct mlx5_ifc_modify_tir_in_bits {
	u8         opcode[0x10];
4565
	u8         reserved_at_10[0x10];
4566

4567
	u8         reserved_at_20[0x10];
4568 4569
	u8         op_mod[0x10];

4570
	u8         reserved_at_40[0x8];
4571 4572
	u8         tirn[0x18];

4573
	u8         reserved_at_60[0x20];
4574

4575
	struct mlx5_ifc_modify_tir_bitmask_bits bitmask;
4576

4577
	u8         reserved_at_c0[0x40];
4578 4579 4580 4581 4582 4583

	struct mlx5_ifc_tirc_bits ctx;
};

struct mlx5_ifc_modify_sq_out_bits {
	u8         status[0x8];
4584
	u8         reserved_at_8[0x18];
4585 4586 4587

	u8         syndrome[0x20];

4588
	u8         reserved_at_40[0x40];
4589 4590 4591 4592
};

struct mlx5_ifc_modify_sq_in_bits {
	u8         opcode[0x10];
4593
	u8         reserved_at_10[0x10];
4594

4595
	u8         reserved_at_20[0x10];
4596 4597 4598
	u8         op_mod[0x10];

	u8         sq_state[0x4];
4599
	u8         reserved_at_44[0x4];
4600 4601
	u8         sqn[0x18];

4602
	u8         reserved_at_60[0x20];
4603 4604 4605

	u8         modify_bitmask[0x40];

4606
	u8         reserved_at_c0[0x40];
4607 4608 4609 4610 4611 4612

	struct mlx5_ifc_sqc_bits ctx;
};

struct mlx5_ifc_modify_rqt_out_bits {
	u8         status[0x8];
4613
	u8         reserved_at_8[0x18];
4614 4615 4616

	u8         syndrome[0x20];

4617
	u8         reserved_at_40[0x40];
4618 4619
};

4620
struct mlx5_ifc_rqt_bitmask_bits {
4621
	u8	   reserved_at_0[0x20];
4622

4623
	u8         reserved_at_20[0x1f];
4624 4625 4626
	u8         rqn_list[0x1];
};

4627 4628
struct mlx5_ifc_modify_rqt_in_bits {
	u8         opcode[0x10];
4629
	u8         reserved_at_10[0x10];
4630

4631
	u8         reserved_at_20[0x10];
4632 4633
	u8         op_mod[0x10];

4634
	u8         reserved_at_40[0x8];
4635 4636
	u8         rqtn[0x18];

4637
	u8         reserved_at_60[0x20];
4638

4639
	struct mlx5_ifc_rqt_bitmask_bits bitmask;
4640

4641
	u8         reserved_at_c0[0x40];
4642 4643 4644 4645 4646 4647

	struct mlx5_ifc_rqtc_bits ctx;
};

struct mlx5_ifc_modify_rq_out_bits {
	u8         status[0x8];
4648
	u8         reserved_at_8[0x18];
4649 4650 4651

	u8         syndrome[0x20];

4652
	u8         reserved_at_40[0x40];
4653 4654 4655 4656
};

struct mlx5_ifc_modify_rq_in_bits {
	u8         opcode[0x10];
4657
	u8         reserved_at_10[0x10];
4658

4659
	u8         reserved_at_20[0x10];
4660 4661 4662
	u8         op_mod[0x10];

	u8         rq_state[0x4];
4663
	u8         reserved_at_44[0x4];
4664 4665
	u8         rqn[0x18];

4666
	u8         reserved_at_60[0x20];
4667 4668 4669

	u8         modify_bitmask[0x40];

4670
	u8         reserved_at_c0[0x40];
4671 4672 4673 4674 4675 4676

	struct mlx5_ifc_rqc_bits ctx;
};

struct mlx5_ifc_modify_rmp_out_bits {
	u8         status[0x8];
4677
	u8         reserved_at_8[0x18];
4678 4679 4680

	u8         syndrome[0x20];

4681
	u8         reserved_at_40[0x40];
4682 4683
};

4684
struct mlx5_ifc_rmp_bitmask_bits {
4685
	u8	   reserved_at_0[0x20];
4686

4687
	u8         reserved_at_20[0x1f];
4688 4689 4690
	u8         lwm[0x1];
};

4691 4692
struct mlx5_ifc_modify_rmp_in_bits {
	u8         opcode[0x10];
4693
	u8         reserved_at_10[0x10];
4694

4695
	u8         reserved_at_20[0x10];
4696 4697 4698
	u8         op_mod[0x10];

	u8         rmp_state[0x4];
4699
	u8         reserved_at_44[0x4];
4700 4701
	u8         rmpn[0x18];

4702
	u8         reserved_at_60[0x20];
4703

4704
	struct mlx5_ifc_rmp_bitmask_bits bitmask;
4705

4706
	u8         reserved_at_c0[0x40];
4707 4708 4709 4710 4711 4712

	struct mlx5_ifc_rmpc_bits ctx;
};

struct mlx5_ifc_modify_nic_vport_context_out_bits {
	u8         status[0x8];
4713
	u8         reserved_at_8[0x18];
4714 4715 4716

	u8         syndrome[0x20];

4717
	u8         reserved_at_40[0x40];
4718 4719 4720
};

struct mlx5_ifc_modify_nic_vport_field_select_bits {
4721 4722 4723 4724
	u8         reserved_at_0[0x16];
	u8         node_guid[0x1];
	u8         port_guid[0x1];
	u8         reserved_at_18[0x1];
4725 4726 4727
	u8         mtu[0x1];
	u8         change_event[0x1];
	u8         promisc[0x1];
4728 4729 4730
	u8         permanent_address[0x1];
	u8         addresses_list[0x1];
	u8         roce_en[0x1];
4731
	u8         reserved_at_1f[0x1];
4732 4733 4734 4735
};

struct mlx5_ifc_modify_nic_vport_context_in_bits {
	u8         opcode[0x10];
4736
	u8         reserved_at_10[0x10];
4737

4738
	u8         reserved_at_20[0x10];
4739 4740 4741
	u8         op_mod[0x10];

	u8         other_vport[0x1];
4742
	u8         reserved_at_41[0xf];
4743 4744 4745 4746
	u8         vport_number[0x10];

	struct mlx5_ifc_modify_nic_vport_field_select_bits field_select;

4747
	u8         reserved_at_80[0x780];
4748 4749 4750 4751 4752 4753

	struct mlx5_ifc_nic_vport_context_bits nic_vport_context;
};

struct mlx5_ifc_modify_hca_vport_context_out_bits {
	u8         status[0x8];
4754
	u8         reserved_at_8[0x18];
4755 4756 4757

	u8         syndrome[0x20];

4758
	u8         reserved_at_40[0x40];
4759 4760 4761 4762
};

struct mlx5_ifc_modify_hca_vport_context_in_bits {
	u8         opcode[0x10];
4763
	u8         reserved_at_10[0x10];
4764

4765
	u8         reserved_at_20[0x10];
4766 4767 4768
	u8         op_mod[0x10];

	u8         other_vport[0x1];
4769
	u8         reserved_at_41[0xb];
4770
	u8         port_num[0x4];
4771 4772
	u8         vport_number[0x10];

4773
	u8         reserved_at_60[0x20];
4774 4775 4776 4777 4778 4779

	struct mlx5_ifc_hca_vport_context_bits hca_vport_context;
};

struct mlx5_ifc_modify_cq_out_bits {
	u8         status[0x8];
4780
	u8         reserved_at_8[0x18];
4781 4782 4783

	u8         syndrome[0x20];

4784
	u8         reserved_at_40[0x40];
4785 4786 4787 4788 4789 4790 4791 4792 4793
};

enum {
	MLX5_MODIFY_CQ_IN_OP_MOD_MODIFY_CQ  = 0x0,
	MLX5_MODIFY_CQ_IN_OP_MOD_RESIZE_CQ  = 0x1,
};

struct mlx5_ifc_modify_cq_in_bits {
	u8         opcode[0x10];
4794
	u8         reserved_at_10[0x10];
4795

4796
	u8         reserved_at_20[0x10];
4797 4798
	u8         op_mod[0x10];

4799
	u8         reserved_at_40[0x8];
4800 4801 4802 4803 4804 4805
	u8         cqn[0x18];

	union mlx5_ifc_modify_field_select_resize_field_select_auto_bits modify_field_select_resize_field_select;

	struct mlx5_ifc_cqc_bits cq_context;

4806
	u8         reserved_at_280[0x600];
4807 4808 4809 4810 4811 4812

	u8         pas[0][0x40];
};

struct mlx5_ifc_modify_cong_status_out_bits {
	u8         status[0x8];
4813
	u8         reserved_at_8[0x18];
4814 4815 4816

	u8         syndrome[0x20];

4817
	u8         reserved_at_40[0x40];
4818 4819 4820 4821
};

struct mlx5_ifc_modify_cong_status_in_bits {
	u8         opcode[0x10];
4822
	u8         reserved_at_10[0x10];
4823

4824
	u8         reserved_at_20[0x10];
4825 4826
	u8         op_mod[0x10];

4827
	u8         reserved_at_40[0x18];
4828 4829 4830 4831 4832
	u8         priority[0x4];
	u8         cong_protocol[0x4];

	u8         enable[0x1];
	u8         tag_enable[0x1];
4833
	u8         reserved_at_62[0x1e];
4834 4835 4836 4837
};

struct mlx5_ifc_modify_cong_params_out_bits {
	u8         status[0x8];
4838
	u8         reserved_at_8[0x18];
4839 4840 4841

	u8         syndrome[0x20];

4842
	u8         reserved_at_40[0x40];
4843 4844 4845 4846
};

struct mlx5_ifc_modify_cong_params_in_bits {
	u8         opcode[0x10];
4847
	u8         reserved_at_10[0x10];
4848

4849
	u8         reserved_at_20[0x10];
4850 4851
	u8         op_mod[0x10];

4852
	u8         reserved_at_40[0x1c];
4853 4854 4855 4856
	u8         cong_protocol[0x4];

	union mlx5_ifc_field_select_802_1_r_roce_auto_bits field_select;

4857
	u8         reserved_at_80[0x80];
4858 4859 4860 4861 4862 4863

	union mlx5_ifc_cong_control_roce_ecn_auto_bits congestion_parameters;
};

struct mlx5_ifc_manage_pages_out_bits {
	u8         status[0x8];
4864
	u8         reserved_at_8[0x18];
4865 4866 4867 4868 4869

	u8         syndrome[0x20];

	u8         output_num_entries[0x20];

4870
	u8         reserved_at_60[0x20];
4871 4872 4873 4874 4875 4876 4877 4878 4879 4880 4881 4882

	u8         pas[0][0x40];
};

enum {
	MLX5_MANAGE_PAGES_IN_OP_MOD_ALLOCATION_FAIL     = 0x0,
	MLX5_MANAGE_PAGES_IN_OP_MOD_ALLOCATION_SUCCESS  = 0x1,
	MLX5_MANAGE_PAGES_IN_OP_MOD_HCA_RETURN_PAGES    = 0x2,
};

struct mlx5_ifc_manage_pages_in_bits {
	u8         opcode[0x10];
4883
	u8         reserved_at_10[0x10];
4884

4885
	u8         reserved_at_20[0x10];
4886 4887
	u8         op_mod[0x10];

4888
	u8         reserved_at_40[0x10];
4889 4890 4891 4892 4893 4894 4895 4896 4897
	u8         function_id[0x10];

	u8         input_num_entries[0x20];

	u8         pas[0][0x40];
};

struct mlx5_ifc_mad_ifc_out_bits {
	u8         status[0x8];
4898
	u8         reserved_at_8[0x18];
4899 4900 4901

	u8         syndrome[0x20];

4902
	u8         reserved_at_40[0x40];
4903 4904 4905 4906 4907 4908

	u8         response_mad_packet[256][0x8];
};

struct mlx5_ifc_mad_ifc_in_bits {
	u8         opcode[0x10];
4909
	u8         reserved_at_10[0x10];
4910

4911
	u8         reserved_at_20[0x10];
4912 4913 4914
	u8         op_mod[0x10];

	u8         remote_lid[0x10];
4915
	u8         reserved_at_50[0x8];
4916 4917
	u8         port[0x8];

4918
	u8         reserved_at_60[0x20];
4919 4920 4921 4922 4923 4924

	u8         mad[256][0x8];
};

struct mlx5_ifc_init_hca_out_bits {
	u8         status[0x8];
4925
	u8         reserved_at_8[0x18];
4926 4927 4928

	u8         syndrome[0x20];

4929
	u8         reserved_at_40[0x40];
4930 4931 4932 4933
};

struct mlx5_ifc_init_hca_in_bits {
	u8         opcode[0x10];
4934
	u8         reserved_at_10[0x10];
4935

4936
	u8         reserved_at_20[0x10];
4937 4938
	u8         op_mod[0x10];

4939
	u8         reserved_at_40[0x40];
4940 4941 4942 4943
};

struct mlx5_ifc_init2rtr_qp_out_bits {
	u8         status[0x8];
4944
	u8         reserved_at_8[0x18];
4945 4946 4947

	u8         syndrome[0x20];

4948
	u8         reserved_at_40[0x40];
4949 4950 4951 4952
};

struct mlx5_ifc_init2rtr_qp_in_bits {
	u8         opcode[0x10];
4953
	u8         reserved_at_10[0x10];
4954

4955
	u8         reserved_at_20[0x10];
4956 4957
	u8         op_mod[0x10];

4958
	u8         reserved_at_40[0x8];
4959 4960
	u8         qpn[0x18];

4961
	u8         reserved_at_60[0x20];
4962 4963 4964

	u8         opt_param_mask[0x20];

4965
	u8         reserved_at_a0[0x20];
4966 4967 4968

	struct mlx5_ifc_qpc_bits qpc;

4969
	u8         reserved_at_800[0x80];
4970 4971 4972 4973
};

struct mlx5_ifc_init2init_qp_out_bits {
	u8         status[0x8];
4974
	u8         reserved_at_8[0x18];
4975 4976 4977

	u8         syndrome[0x20];

4978
	u8         reserved_at_40[0x40];
4979 4980 4981 4982
};

struct mlx5_ifc_init2init_qp_in_bits {
	u8         opcode[0x10];
4983
	u8         reserved_at_10[0x10];
4984

4985
	u8         reserved_at_20[0x10];
4986 4987
	u8         op_mod[0x10];

4988
	u8         reserved_at_40[0x8];
4989 4990
	u8         qpn[0x18];

4991
	u8         reserved_at_60[0x20];
4992 4993 4994

	u8         opt_param_mask[0x20];

4995
	u8         reserved_at_a0[0x20];
4996 4997 4998

	struct mlx5_ifc_qpc_bits qpc;

4999
	u8         reserved_at_800[0x80];
5000 5001 5002 5003
};

struct mlx5_ifc_get_dropped_packet_log_out_bits {
	u8         status[0x8];
5004
	u8         reserved_at_8[0x18];
5005 5006 5007

	u8         syndrome[0x20];

5008
	u8         reserved_at_40[0x40];
5009 5010 5011 5012 5013 5014 5015 5016

	u8         packet_headers_log[128][0x8];

	u8         packet_syndrome[64][0x8];
};

struct mlx5_ifc_get_dropped_packet_log_in_bits {
	u8         opcode[0x10];
5017
	u8         reserved_at_10[0x10];
5018

5019
	u8         reserved_at_20[0x10];
5020 5021
	u8         op_mod[0x10];

5022
	u8         reserved_at_40[0x40];
5023 5024 5025 5026
};

struct mlx5_ifc_gen_eqe_in_bits {
	u8         opcode[0x10];
5027
	u8         reserved_at_10[0x10];
5028

5029
	u8         reserved_at_20[0x10];
5030 5031
	u8         op_mod[0x10];

5032
	u8         reserved_at_40[0x18];
5033 5034
	u8         eq_number[0x8];

5035
	u8         reserved_at_60[0x20];
5036 5037 5038 5039 5040 5041

	u8         eqe[64][0x8];
};

struct mlx5_ifc_gen_eq_out_bits {
	u8         status[0x8];
5042
	u8         reserved_at_8[0x18];
5043 5044 5045

	u8         syndrome[0x20];

5046
	u8         reserved_at_40[0x40];
5047 5048 5049 5050
};

struct mlx5_ifc_enable_hca_out_bits {
	u8         status[0x8];
5051
	u8         reserved_at_8[0x18];
5052 5053 5054

	u8         syndrome[0x20];

5055
	u8         reserved_at_40[0x20];
5056 5057 5058 5059
};

struct mlx5_ifc_enable_hca_in_bits {
	u8         opcode[0x10];
5060
	u8         reserved_at_10[0x10];
5061

5062
	u8         reserved_at_20[0x10];
5063 5064
	u8         op_mod[0x10];

5065
	u8         reserved_at_40[0x10];
5066 5067
	u8         function_id[0x10];

5068
	u8         reserved_at_60[0x20];
5069 5070 5071 5072
};

struct mlx5_ifc_drain_dct_out_bits {
	u8         status[0x8];
5073
	u8         reserved_at_8[0x18];
5074 5075 5076

	u8         syndrome[0x20];

5077
	u8         reserved_at_40[0x40];
5078 5079 5080 5081
};

struct mlx5_ifc_drain_dct_in_bits {
	u8         opcode[0x10];
5082
	u8         reserved_at_10[0x10];
5083

5084
	u8         reserved_at_20[0x10];
5085 5086
	u8         op_mod[0x10];

5087
	u8         reserved_at_40[0x8];
5088 5089
	u8         dctn[0x18];

5090
	u8         reserved_at_60[0x20];
5091 5092 5093 5094
};

struct mlx5_ifc_disable_hca_out_bits {
	u8         status[0x8];
5095
	u8         reserved_at_8[0x18];
5096 5097 5098

	u8         syndrome[0x20];

5099
	u8         reserved_at_40[0x20];
5100 5101 5102 5103
};

struct mlx5_ifc_disable_hca_in_bits {
	u8         opcode[0x10];
5104
	u8         reserved_at_10[0x10];
5105

5106
	u8         reserved_at_20[0x10];
5107 5108
	u8         op_mod[0x10];

5109
	u8         reserved_at_40[0x10];
5110 5111
	u8         function_id[0x10];

5112
	u8         reserved_at_60[0x20];
5113 5114 5115 5116
};

struct mlx5_ifc_detach_from_mcg_out_bits {
	u8         status[0x8];
5117
	u8         reserved_at_8[0x18];
5118 5119 5120

	u8         syndrome[0x20];

5121
	u8         reserved_at_40[0x40];
5122 5123 5124 5125
};

struct mlx5_ifc_detach_from_mcg_in_bits {
	u8         opcode[0x10];
5126
	u8         reserved_at_10[0x10];
5127

5128
	u8         reserved_at_20[0x10];
5129 5130
	u8         op_mod[0x10];

5131
	u8         reserved_at_40[0x8];
5132 5133
	u8         qpn[0x18];

5134
	u8         reserved_at_60[0x20];
5135 5136 5137 5138

	u8         multicast_gid[16][0x8];
};

S
Saeed Mahameed 已提交
5139 5140 5141 5142 5143 5144 5145 5146 5147 5148 5149 5150 5151 5152 5153 5154 5155 5156 5157 5158 5159 5160
struct mlx5_ifc_destroy_xrq_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_destroy_xrq_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x8];
	u8         xrqn[0x18];

	u8         reserved_at_60[0x20];
};

5161 5162
struct mlx5_ifc_destroy_xrc_srq_out_bits {
	u8         status[0x8];
5163
	u8         reserved_at_8[0x18];
5164 5165 5166

	u8         syndrome[0x20];

5167
	u8         reserved_at_40[0x40];
5168 5169 5170 5171
};

struct mlx5_ifc_destroy_xrc_srq_in_bits {
	u8         opcode[0x10];
5172
	u8         reserved_at_10[0x10];
5173

5174
	u8         reserved_at_20[0x10];
5175 5176
	u8         op_mod[0x10];

5177
	u8         reserved_at_40[0x8];
5178 5179
	u8         xrc_srqn[0x18];

5180
	u8         reserved_at_60[0x20];
5181 5182 5183 5184
};

struct mlx5_ifc_destroy_tis_out_bits {
	u8         status[0x8];
5185
	u8         reserved_at_8[0x18];
5186 5187 5188

	u8         syndrome[0x20];

5189
	u8         reserved_at_40[0x40];
5190 5191 5192 5193
};

struct mlx5_ifc_destroy_tis_in_bits {
	u8         opcode[0x10];
5194
	u8         reserved_at_10[0x10];
5195

5196
	u8         reserved_at_20[0x10];
5197 5198
	u8         op_mod[0x10];

5199
	u8         reserved_at_40[0x8];
5200 5201
	u8         tisn[0x18];

5202
	u8         reserved_at_60[0x20];
5203 5204 5205 5206
};

struct mlx5_ifc_destroy_tir_out_bits {
	u8         status[0x8];
5207
	u8         reserved_at_8[0x18];
5208 5209 5210

	u8         syndrome[0x20];

5211
	u8         reserved_at_40[0x40];
5212 5213 5214 5215
};

struct mlx5_ifc_destroy_tir_in_bits {
	u8         opcode[0x10];
5216
	u8         reserved_at_10[0x10];
5217

5218
	u8         reserved_at_20[0x10];
5219 5220
	u8         op_mod[0x10];

5221
	u8         reserved_at_40[0x8];
5222 5223
	u8         tirn[0x18];

5224
	u8         reserved_at_60[0x20];
5225 5226 5227 5228
};

struct mlx5_ifc_destroy_srq_out_bits {
	u8         status[0x8];
5229
	u8         reserved_at_8[0x18];
5230 5231 5232

	u8         syndrome[0x20];

5233
	u8         reserved_at_40[0x40];
5234 5235 5236 5237
};

struct mlx5_ifc_destroy_srq_in_bits {
	u8         opcode[0x10];
5238
	u8         reserved_at_10[0x10];
5239

5240
	u8         reserved_at_20[0x10];
5241 5242
	u8         op_mod[0x10];

5243
	u8         reserved_at_40[0x8];
5244 5245
	u8         srqn[0x18];

5246
	u8         reserved_at_60[0x20];
5247 5248 5249 5250
};

struct mlx5_ifc_destroy_sq_out_bits {
	u8         status[0x8];
5251
	u8         reserved_at_8[0x18];
5252 5253 5254

	u8         syndrome[0x20];

5255
	u8         reserved_at_40[0x40];
5256 5257 5258 5259
};

struct mlx5_ifc_destroy_sq_in_bits {
	u8         opcode[0x10];
5260
	u8         reserved_at_10[0x10];
5261

5262
	u8         reserved_at_20[0x10];
5263 5264
	u8         op_mod[0x10];

5265
	u8         reserved_at_40[0x8];
5266 5267
	u8         sqn[0x18];

5268
	u8         reserved_at_60[0x20];
5269 5270 5271 5272
};

struct mlx5_ifc_destroy_rqt_out_bits {
	u8         status[0x8];
5273
	u8         reserved_at_8[0x18];
5274 5275 5276

	u8         syndrome[0x20];

5277
	u8         reserved_at_40[0x40];
5278 5279 5280 5281
};

struct mlx5_ifc_destroy_rqt_in_bits {
	u8         opcode[0x10];
5282
	u8         reserved_at_10[0x10];
5283

5284
	u8         reserved_at_20[0x10];
5285 5286
	u8         op_mod[0x10];

5287
	u8         reserved_at_40[0x8];
5288 5289
	u8         rqtn[0x18];

5290
	u8         reserved_at_60[0x20];
5291 5292 5293 5294
};

struct mlx5_ifc_destroy_rq_out_bits {
	u8         status[0x8];
5295
	u8         reserved_at_8[0x18];
5296 5297 5298

	u8         syndrome[0x20];

5299
	u8         reserved_at_40[0x40];
5300 5301 5302 5303
};

struct mlx5_ifc_destroy_rq_in_bits {
	u8         opcode[0x10];
5304
	u8         reserved_at_10[0x10];
5305

5306
	u8         reserved_at_20[0x10];
5307 5308
	u8         op_mod[0x10];

5309
	u8         reserved_at_40[0x8];
5310 5311
	u8         rqn[0x18];

5312
	u8         reserved_at_60[0x20];
5313 5314 5315 5316
};

struct mlx5_ifc_destroy_rmp_out_bits {
	u8         status[0x8];
5317
	u8         reserved_at_8[0x18];
5318 5319 5320

	u8         syndrome[0x20];

5321
	u8         reserved_at_40[0x40];
5322 5323 5324 5325
};

struct mlx5_ifc_destroy_rmp_in_bits {
	u8         opcode[0x10];
5326
	u8         reserved_at_10[0x10];
5327

5328
	u8         reserved_at_20[0x10];
5329 5330
	u8         op_mod[0x10];

5331
	u8         reserved_at_40[0x8];
5332 5333
	u8         rmpn[0x18];

5334
	u8         reserved_at_60[0x20];
5335 5336 5337 5338
};

struct mlx5_ifc_destroy_qp_out_bits {
	u8         status[0x8];
5339
	u8         reserved_at_8[0x18];
5340 5341 5342

	u8         syndrome[0x20];

5343
	u8         reserved_at_40[0x40];
5344 5345 5346 5347
};

struct mlx5_ifc_destroy_qp_in_bits {
	u8         opcode[0x10];
5348
	u8         reserved_at_10[0x10];
5349

5350
	u8         reserved_at_20[0x10];
5351 5352
	u8         op_mod[0x10];

5353
	u8         reserved_at_40[0x8];
5354 5355
	u8         qpn[0x18];

5356
	u8         reserved_at_60[0x20];
5357 5358 5359 5360
};

struct mlx5_ifc_destroy_psv_out_bits {
	u8         status[0x8];
5361
	u8         reserved_at_8[0x18];
5362 5363 5364

	u8         syndrome[0x20];

5365
	u8         reserved_at_40[0x40];
5366 5367 5368 5369
};

struct mlx5_ifc_destroy_psv_in_bits {
	u8         opcode[0x10];
5370
	u8         reserved_at_10[0x10];
5371

5372
	u8         reserved_at_20[0x10];
5373 5374
	u8         op_mod[0x10];

5375
	u8         reserved_at_40[0x8];
5376 5377
	u8         psvn[0x18];

5378
	u8         reserved_at_60[0x20];
5379 5380 5381 5382
};

struct mlx5_ifc_destroy_mkey_out_bits {
	u8         status[0x8];
5383
	u8         reserved_at_8[0x18];
5384 5385 5386

	u8         syndrome[0x20];

5387
	u8         reserved_at_40[0x40];
5388 5389 5390 5391
};

struct mlx5_ifc_destroy_mkey_in_bits {
	u8         opcode[0x10];
5392
	u8         reserved_at_10[0x10];
5393

5394
	u8         reserved_at_20[0x10];
5395 5396
	u8         op_mod[0x10];

5397
	u8         reserved_at_40[0x8];
5398 5399
	u8         mkey_index[0x18];

5400
	u8         reserved_at_60[0x20];
5401 5402 5403 5404
};

struct mlx5_ifc_destroy_flow_table_out_bits {
	u8         status[0x8];
5405
	u8         reserved_at_8[0x18];
5406 5407 5408

	u8         syndrome[0x20];

5409
	u8         reserved_at_40[0x40];
5410 5411 5412 5413
};

struct mlx5_ifc_destroy_flow_table_in_bits {
	u8         opcode[0x10];
5414
	u8         reserved_at_10[0x10];
5415

5416
	u8         reserved_at_20[0x10];
5417 5418
	u8         op_mod[0x10];

5419 5420 5421 5422 5423
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
5424 5425

	u8         table_type[0x8];
5426
	u8         reserved_at_88[0x18];
5427

5428
	u8         reserved_at_a0[0x8];
5429 5430
	u8         table_id[0x18];

5431
	u8         reserved_at_c0[0x140];
5432 5433 5434 5435
};

struct mlx5_ifc_destroy_flow_group_out_bits {
	u8         status[0x8];
5436
	u8         reserved_at_8[0x18];
5437 5438 5439

	u8         syndrome[0x20];

5440
	u8         reserved_at_40[0x40];
5441 5442 5443 5444
};

struct mlx5_ifc_destroy_flow_group_in_bits {
	u8         opcode[0x10];
5445
	u8         reserved_at_10[0x10];
5446

5447
	u8         reserved_at_20[0x10];
5448 5449
	u8         op_mod[0x10];

5450 5451 5452 5453 5454
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
5455 5456

	u8         table_type[0x8];
5457
	u8         reserved_at_88[0x18];
5458

5459
	u8         reserved_at_a0[0x8];
5460 5461 5462 5463
	u8         table_id[0x18];

	u8         group_id[0x20];

5464
	u8         reserved_at_e0[0x120];
5465 5466 5467 5468
};

struct mlx5_ifc_destroy_eq_out_bits {
	u8         status[0x8];
5469
	u8         reserved_at_8[0x18];
5470 5471 5472

	u8         syndrome[0x20];

5473
	u8         reserved_at_40[0x40];
5474 5475 5476 5477
};

struct mlx5_ifc_destroy_eq_in_bits {
	u8         opcode[0x10];
5478
	u8         reserved_at_10[0x10];
5479

5480
	u8         reserved_at_20[0x10];
5481 5482
	u8         op_mod[0x10];

5483
	u8         reserved_at_40[0x18];
5484 5485
	u8         eq_number[0x8];

5486
	u8         reserved_at_60[0x20];
5487 5488 5489 5490
};

struct mlx5_ifc_destroy_dct_out_bits {
	u8         status[0x8];
5491
	u8         reserved_at_8[0x18];
5492 5493 5494

	u8         syndrome[0x20];

5495
	u8         reserved_at_40[0x40];
5496 5497 5498 5499
};

struct mlx5_ifc_destroy_dct_in_bits {
	u8         opcode[0x10];
5500
	u8         reserved_at_10[0x10];
5501

5502
	u8         reserved_at_20[0x10];
5503 5504
	u8         op_mod[0x10];

5505
	u8         reserved_at_40[0x8];
5506 5507
	u8         dctn[0x18];

5508
	u8         reserved_at_60[0x20];
5509 5510 5511 5512
};

struct mlx5_ifc_destroy_cq_out_bits {
	u8         status[0x8];
5513
	u8         reserved_at_8[0x18];
5514 5515 5516

	u8         syndrome[0x20];

5517
	u8         reserved_at_40[0x40];
5518 5519 5520 5521
};

struct mlx5_ifc_destroy_cq_in_bits {
	u8         opcode[0x10];
5522
	u8         reserved_at_10[0x10];
5523

5524
	u8         reserved_at_20[0x10];
5525 5526
	u8         op_mod[0x10];

5527
	u8         reserved_at_40[0x8];
5528 5529
	u8         cqn[0x18];

5530
	u8         reserved_at_60[0x20];
5531 5532 5533 5534
};

struct mlx5_ifc_delete_vxlan_udp_dport_out_bits {
	u8         status[0x8];
5535
	u8         reserved_at_8[0x18];
5536 5537 5538

	u8         syndrome[0x20];

5539
	u8         reserved_at_40[0x40];
5540 5541 5542 5543
};

struct mlx5_ifc_delete_vxlan_udp_dport_in_bits {
	u8         opcode[0x10];
5544
	u8         reserved_at_10[0x10];
5545

5546
	u8         reserved_at_20[0x10];
5547 5548
	u8         op_mod[0x10];

5549
	u8         reserved_at_40[0x20];
5550

5551
	u8         reserved_at_60[0x10];
5552 5553 5554 5555 5556
	u8         vxlan_udp_port[0x10];
};

struct mlx5_ifc_delete_l2_table_entry_out_bits {
	u8         status[0x8];
5557
	u8         reserved_at_8[0x18];
5558 5559 5560

	u8         syndrome[0x20];

5561
	u8         reserved_at_40[0x40];
5562 5563 5564 5565
};

struct mlx5_ifc_delete_l2_table_entry_in_bits {
	u8         opcode[0x10];
5566
	u8         reserved_at_10[0x10];
5567

5568
	u8         reserved_at_20[0x10];
5569 5570
	u8         op_mod[0x10];

5571
	u8         reserved_at_40[0x60];
5572

5573
	u8         reserved_at_a0[0x8];
5574 5575
	u8         table_index[0x18];

5576
	u8         reserved_at_c0[0x140];
5577 5578 5579 5580
};

struct mlx5_ifc_delete_fte_out_bits {
	u8         status[0x8];
5581
	u8         reserved_at_8[0x18];
5582 5583 5584

	u8         syndrome[0x20];

5585
	u8         reserved_at_40[0x40];
5586 5587 5588 5589
};

struct mlx5_ifc_delete_fte_in_bits {
	u8         opcode[0x10];
5590
	u8         reserved_at_10[0x10];
5591

5592
	u8         reserved_at_20[0x10];
5593 5594
	u8         op_mod[0x10];

5595 5596 5597 5598 5599
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
5600 5601

	u8         table_type[0x8];
5602
	u8         reserved_at_88[0x18];
5603

5604
	u8         reserved_at_a0[0x8];
5605 5606
	u8         table_id[0x18];

5607
	u8         reserved_at_c0[0x40];
5608 5609 5610

	u8         flow_index[0x20];

5611
	u8         reserved_at_120[0xe0];
5612 5613 5614 5615
};

struct mlx5_ifc_dealloc_xrcd_out_bits {
	u8         status[0x8];
5616
	u8         reserved_at_8[0x18];
5617 5618 5619

	u8         syndrome[0x20];

5620
	u8         reserved_at_40[0x40];
5621 5622 5623 5624
};

struct mlx5_ifc_dealloc_xrcd_in_bits {
	u8         opcode[0x10];
5625
	u8         reserved_at_10[0x10];
5626

5627
	u8         reserved_at_20[0x10];
5628 5629
	u8         op_mod[0x10];

5630
	u8         reserved_at_40[0x8];
5631 5632
	u8         xrcd[0x18];

5633
	u8         reserved_at_60[0x20];
5634 5635 5636 5637
};

struct mlx5_ifc_dealloc_uar_out_bits {
	u8         status[0x8];
5638
	u8         reserved_at_8[0x18];
5639 5640 5641

	u8         syndrome[0x20];

5642
	u8         reserved_at_40[0x40];
5643 5644 5645 5646
};

struct mlx5_ifc_dealloc_uar_in_bits {
	u8         opcode[0x10];
5647
	u8         reserved_at_10[0x10];
5648

5649
	u8         reserved_at_20[0x10];
5650 5651
	u8         op_mod[0x10];

5652
	u8         reserved_at_40[0x8];
5653 5654
	u8         uar[0x18];

5655
	u8         reserved_at_60[0x20];
5656 5657 5658 5659
};

struct mlx5_ifc_dealloc_transport_domain_out_bits {
	u8         status[0x8];
5660
	u8         reserved_at_8[0x18];
5661 5662 5663

	u8         syndrome[0x20];

5664
	u8         reserved_at_40[0x40];
5665 5666 5667 5668
};

struct mlx5_ifc_dealloc_transport_domain_in_bits {
	u8         opcode[0x10];
5669
	u8         reserved_at_10[0x10];
5670

5671
	u8         reserved_at_20[0x10];
5672 5673
	u8         op_mod[0x10];

5674
	u8         reserved_at_40[0x8];
5675 5676
	u8         transport_domain[0x18];

5677
	u8         reserved_at_60[0x20];
5678 5679 5680 5681
};

struct mlx5_ifc_dealloc_q_counter_out_bits {
	u8         status[0x8];
5682
	u8         reserved_at_8[0x18];
5683 5684 5685

	u8         syndrome[0x20];

5686
	u8         reserved_at_40[0x40];
5687 5688 5689 5690
};

struct mlx5_ifc_dealloc_q_counter_in_bits {
	u8         opcode[0x10];
5691
	u8         reserved_at_10[0x10];
5692

5693
	u8         reserved_at_20[0x10];
5694 5695
	u8         op_mod[0x10];

5696
	u8         reserved_at_40[0x18];
5697 5698
	u8         counter_set_id[0x8];

5699
	u8         reserved_at_60[0x20];
5700 5701 5702 5703
};

struct mlx5_ifc_dealloc_pd_out_bits {
	u8         status[0x8];
5704
	u8         reserved_at_8[0x18];
5705 5706 5707

	u8         syndrome[0x20];

5708
	u8         reserved_at_40[0x40];
5709 5710 5711 5712
};

struct mlx5_ifc_dealloc_pd_in_bits {
	u8         opcode[0x10];
5713
	u8         reserved_at_10[0x10];
5714

5715
	u8         reserved_at_20[0x10];
5716 5717
	u8         op_mod[0x10];

5718
	u8         reserved_at_40[0x8];
5719 5720
	u8         pd[0x18];

5721
	u8         reserved_at_60[0x20];
5722 5723
};

5724 5725 5726 5727 5728 5729 5730 5731 5732 5733 5734 5735 5736 5737 5738 5739 5740 5741 5742 5743 5744 5745
struct mlx5_ifc_dealloc_flow_counter_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_dealloc_flow_counter_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x10];
	u8         flow_counter_id[0x10];

	u8         reserved_at_60[0x20];
};

S
Saeed Mahameed 已提交
5746 5747 5748 5749 5750 5751 5752 5753 5754 5755 5756 5757 5758 5759 5760 5761 5762 5763 5764 5765 5766 5767 5768 5769
struct mlx5_ifc_create_xrq_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x8];
	u8         xrqn[0x18];

	u8         reserved_at_60[0x20];
};

struct mlx5_ifc_create_xrq_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x40];

	struct mlx5_ifc_xrqc_bits xrq_context;
};

5770 5771
struct mlx5_ifc_create_xrc_srq_out_bits {
	u8         status[0x8];
5772
	u8         reserved_at_8[0x18];
5773 5774 5775

	u8         syndrome[0x20];

5776
	u8         reserved_at_40[0x8];
5777 5778
	u8         xrc_srqn[0x18];

5779
	u8         reserved_at_60[0x20];
5780 5781 5782 5783
};

struct mlx5_ifc_create_xrc_srq_in_bits {
	u8         opcode[0x10];
5784
	u8         reserved_at_10[0x10];
5785

5786
	u8         reserved_at_20[0x10];
5787 5788
	u8         op_mod[0x10];

5789
	u8         reserved_at_40[0x40];
5790 5791 5792

	struct mlx5_ifc_xrc_srqc_bits xrc_srq_context_entry;

5793
	u8         reserved_at_280[0x600];
5794 5795 5796 5797 5798 5799

	u8         pas[0][0x40];
};

struct mlx5_ifc_create_tis_out_bits {
	u8         status[0x8];
5800
	u8         reserved_at_8[0x18];
5801 5802 5803

	u8         syndrome[0x20];

5804
	u8         reserved_at_40[0x8];
5805 5806
	u8         tisn[0x18];

5807
	u8         reserved_at_60[0x20];
5808 5809 5810 5811
};

struct mlx5_ifc_create_tis_in_bits {
	u8         opcode[0x10];
5812
	u8         reserved_at_10[0x10];
5813

5814
	u8         reserved_at_20[0x10];
5815 5816
	u8         op_mod[0x10];

5817
	u8         reserved_at_40[0xc0];
5818 5819 5820 5821 5822 5823

	struct mlx5_ifc_tisc_bits ctx;
};

struct mlx5_ifc_create_tir_out_bits {
	u8         status[0x8];
5824
	u8         reserved_at_8[0x18];
5825 5826 5827

	u8         syndrome[0x20];

5828
	u8         reserved_at_40[0x8];
5829 5830
	u8         tirn[0x18];

5831
	u8         reserved_at_60[0x20];
5832 5833 5834 5835
};

struct mlx5_ifc_create_tir_in_bits {
	u8         opcode[0x10];
5836
	u8         reserved_at_10[0x10];
5837

5838
	u8         reserved_at_20[0x10];
5839 5840
	u8         op_mod[0x10];

5841
	u8         reserved_at_40[0xc0];
5842 5843 5844 5845 5846 5847

	struct mlx5_ifc_tirc_bits ctx;
};

struct mlx5_ifc_create_srq_out_bits {
	u8         status[0x8];
5848
	u8         reserved_at_8[0x18];
5849 5850 5851

	u8         syndrome[0x20];

5852
	u8         reserved_at_40[0x8];
5853 5854
	u8         srqn[0x18];

5855
	u8         reserved_at_60[0x20];
5856 5857 5858 5859
};

struct mlx5_ifc_create_srq_in_bits {
	u8         opcode[0x10];
5860
	u8         reserved_at_10[0x10];
5861

5862
	u8         reserved_at_20[0x10];
5863 5864
	u8         op_mod[0x10];

5865
	u8         reserved_at_40[0x40];
5866 5867 5868

	struct mlx5_ifc_srqc_bits srq_context_entry;

5869
	u8         reserved_at_280[0x600];
5870 5871 5872 5873 5874 5875

	u8         pas[0][0x40];
};

struct mlx5_ifc_create_sq_out_bits {
	u8         status[0x8];
5876
	u8         reserved_at_8[0x18];
5877 5878 5879

	u8         syndrome[0x20];

5880
	u8         reserved_at_40[0x8];
5881 5882
	u8         sqn[0x18];

5883
	u8         reserved_at_60[0x20];
5884 5885 5886 5887
};

struct mlx5_ifc_create_sq_in_bits {
	u8         opcode[0x10];
5888
	u8         reserved_at_10[0x10];
5889

5890
	u8         reserved_at_20[0x10];
5891 5892
	u8         op_mod[0x10];

5893
	u8         reserved_at_40[0xc0];
5894 5895 5896 5897 5898 5899

	struct mlx5_ifc_sqc_bits ctx;
};

struct mlx5_ifc_create_rqt_out_bits {
	u8         status[0x8];
5900
	u8         reserved_at_8[0x18];
5901 5902 5903

	u8         syndrome[0x20];

5904
	u8         reserved_at_40[0x8];
5905 5906
	u8         rqtn[0x18];

5907
	u8         reserved_at_60[0x20];
5908 5909 5910 5911
};

struct mlx5_ifc_create_rqt_in_bits {
	u8         opcode[0x10];
5912
	u8         reserved_at_10[0x10];
5913

5914
	u8         reserved_at_20[0x10];
5915 5916
	u8         op_mod[0x10];

5917
	u8         reserved_at_40[0xc0];
5918 5919 5920 5921 5922 5923

	struct mlx5_ifc_rqtc_bits rqt_context;
};

struct mlx5_ifc_create_rq_out_bits {
	u8         status[0x8];
5924
	u8         reserved_at_8[0x18];
5925 5926 5927

	u8         syndrome[0x20];

5928
	u8         reserved_at_40[0x8];
5929 5930
	u8         rqn[0x18];

5931
	u8         reserved_at_60[0x20];
5932 5933 5934 5935
};

struct mlx5_ifc_create_rq_in_bits {
	u8         opcode[0x10];
5936
	u8         reserved_at_10[0x10];
5937

5938
	u8         reserved_at_20[0x10];
5939 5940
	u8         op_mod[0x10];

5941
	u8         reserved_at_40[0xc0];
5942 5943 5944 5945 5946 5947

	struct mlx5_ifc_rqc_bits ctx;
};

struct mlx5_ifc_create_rmp_out_bits {
	u8         status[0x8];
5948
	u8         reserved_at_8[0x18];
5949 5950 5951

	u8         syndrome[0x20];

5952
	u8         reserved_at_40[0x8];
5953 5954
	u8         rmpn[0x18];

5955
	u8         reserved_at_60[0x20];
5956 5957 5958 5959
};

struct mlx5_ifc_create_rmp_in_bits {
	u8         opcode[0x10];
5960
	u8         reserved_at_10[0x10];
5961

5962
	u8         reserved_at_20[0x10];
5963 5964
	u8         op_mod[0x10];

5965
	u8         reserved_at_40[0xc0];
5966 5967 5968 5969 5970 5971

	struct mlx5_ifc_rmpc_bits ctx;
};

struct mlx5_ifc_create_qp_out_bits {
	u8         status[0x8];
5972
	u8         reserved_at_8[0x18];
5973 5974 5975

	u8         syndrome[0x20];

5976
	u8         reserved_at_40[0x8];
5977 5978
	u8         qpn[0x18];

5979
	u8         reserved_at_60[0x20];
5980 5981 5982 5983
};

struct mlx5_ifc_create_qp_in_bits {
	u8         opcode[0x10];
5984
	u8         reserved_at_10[0x10];
5985

5986
	u8         reserved_at_20[0x10];
5987 5988
	u8         op_mod[0x10];

5989
	u8         reserved_at_40[0x40];
5990 5991 5992

	u8         opt_param_mask[0x20];

5993
	u8         reserved_at_a0[0x20];
5994 5995 5996

	struct mlx5_ifc_qpc_bits qpc;

5997
	u8         reserved_at_800[0x80];
5998 5999 6000 6001 6002 6003

	u8         pas[0][0x40];
};

struct mlx5_ifc_create_psv_out_bits {
	u8         status[0x8];
6004
	u8         reserved_at_8[0x18];
6005 6006 6007

	u8         syndrome[0x20];

6008
	u8         reserved_at_40[0x40];
6009

6010
	u8         reserved_at_80[0x8];
6011 6012
	u8         psv0_index[0x18];

6013
	u8         reserved_at_a0[0x8];
6014 6015
	u8         psv1_index[0x18];

6016
	u8         reserved_at_c0[0x8];
6017 6018
	u8         psv2_index[0x18];

6019
	u8         reserved_at_e0[0x8];
6020 6021 6022 6023 6024
	u8         psv3_index[0x18];
};

struct mlx5_ifc_create_psv_in_bits {
	u8         opcode[0x10];
6025
	u8         reserved_at_10[0x10];
6026

6027
	u8         reserved_at_20[0x10];
6028 6029 6030
	u8         op_mod[0x10];

	u8         num_psv[0x4];
6031
	u8         reserved_at_44[0x4];
6032 6033
	u8         pd[0x18];

6034
	u8         reserved_at_60[0x20];
6035 6036 6037 6038
};

struct mlx5_ifc_create_mkey_out_bits {
	u8         status[0x8];
6039
	u8         reserved_at_8[0x18];
6040 6041 6042

	u8         syndrome[0x20];

6043
	u8         reserved_at_40[0x8];
6044 6045
	u8         mkey_index[0x18];

6046
	u8         reserved_at_60[0x20];
6047 6048 6049 6050
};

struct mlx5_ifc_create_mkey_in_bits {
	u8         opcode[0x10];
6051
	u8         reserved_at_10[0x10];
6052

6053
	u8         reserved_at_20[0x10];
6054 6055
	u8         op_mod[0x10];

6056
	u8         reserved_at_40[0x20];
6057 6058

	u8         pg_access[0x1];
6059
	u8         reserved_at_61[0x1f];
6060 6061 6062

	struct mlx5_ifc_mkc_bits memory_key_mkey_entry;

6063
	u8         reserved_at_280[0x80];
6064 6065 6066

	u8         translations_octword_actual_size[0x20];

6067
	u8         reserved_at_320[0x560];
6068 6069 6070 6071 6072 6073

	u8         klm_pas_mtt[0][0x20];
};

struct mlx5_ifc_create_flow_table_out_bits {
	u8         status[0x8];
6074
	u8         reserved_at_8[0x18];
6075 6076 6077

	u8         syndrome[0x20];

6078
	u8         reserved_at_40[0x8];
6079 6080
	u8         table_id[0x18];

6081
	u8         reserved_at_60[0x20];
6082 6083 6084 6085
};

struct mlx5_ifc_create_flow_table_in_bits {
	u8         opcode[0x10];
6086
	u8         reserved_at_10[0x10];
6087

6088
	u8         reserved_at_20[0x10];
6089 6090
	u8         op_mod[0x10];

6091 6092 6093 6094 6095
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
6096 6097

	u8         table_type[0x8];
6098
	u8         reserved_at_88[0x18];
6099

6100
	u8         reserved_at_a0[0x20];
6101

6102
	u8         reserved_at_c0[0x4];
6103
	u8         table_miss_mode[0x4];
6104
	u8         level[0x8];
6105
	u8         reserved_at_d0[0x8];
6106 6107
	u8         log_size[0x8];

6108
	u8         reserved_at_e0[0x8];
6109 6110
	u8         table_miss_id[0x18];

6111
	u8         reserved_at_100[0x100];
6112 6113 6114 6115
};

struct mlx5_ifc_create_flow_group_out_bits {
	u8         status[0x8];
6116
	u8         reserved_at_8[0x18];
6117 6118 6119

	u8         syndrome[0x20];

6120
	u8         reserved_at_40[0x8];
6121 6122
	u8         group_id[0x18];

6123
	u8         reserved_at_60[0x20];
6124 6125 6126 6127 6128 6129 6130 6131 6132 6133
};

enum {
	MLX5_CREATE_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_OUTER_HEADERS    = 0x0,
	MLX5_CREATE_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_MISC_PARAMETERS  = 0x1,
	MLX5_CREATE_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_INNER_HEADERS    = 0x2,
};

struct mlx5_ifc_create_flow_group_in_bits {
	u8         opcode[0x10];
6134
	u8         reserved_at_10[0x10];
6135

6136
	u8         reserved_at_20[0x10];
6137 6138
	u8         op_mod[0x10];

6139 6140 6141 6142 6143
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
6144 6145

	u8         table_type[0x8];
6146
	u8         reserved_at_88[0x18];
6147

6148
	u8         reserved_at_a0[0x8];
6149 6150
	u8         table_id[0x18];

6151
	u8         reserved_at_c0[0x20];
6152 6153 6154

	u8         start_flow_index[0x20];

6155
	u8         reserved_at_100[0x20];
6156 6157 6158

	u8         end_flow_index[0x20];

6159
	u8         reserved_at_140[0xa0];
6160

6161
	u8         reserved_at_1e0[0x18];
6162 6163 6164 6165
	u8         match_criteria_enable[0x8];

	struct mlx5_ifc_fte_match_param_bits match_criteria;

6166
	u8         reserved_at_1200[0xe00];
6167 6168 6169 6170
};

struct mlx5_ifc_create_eq_out_bits {
	u8         status[0x8];
6171
	u8         reserved_at_8[0x18];
6172 6173 6174

	u8         syndrome[0x20];

6175
	u8         reserved_at_40[0x18];
6176 6177
	u8         eq_number[0x8];

6178
	u8         reserved_at_60[0x20];
6179 6180 6181 6182
};

struct mlx5_ifc_create_eq_in_bits {
	u8         opcode[0x10];
6183
	u8         reserved_at_10[0x10];
6184

6185
	u8         reserved_at_20[0x10];
6186 6187
	u8         op_mod[0x10];

6188
	u8         reserved_at_40[0x40];
6189 6190 6191

	struct mlx5_ifc_eqc_bits eq_context_entry;

6192
	u8         reserved_at_280[0x40];
6193 6194 6195

	u8         event_bitmask[0x40];

6196
	u8         reserved_at_300[0x580];
6197 6198 6199 6200 6201 6202

	u8         pas[0][0x40];
};

struct mlx5_ifc_create_dct_out_bits {
	u8         status[0x8];
6203
	u8         reserved_at_8[0x18];
6204 6205 6206

	u8         syndrome[0x20];

6207
	u8         reserved_at_40[0x8];
6208 6209
	u8         dctn[0x18];

6210
	u8         reserved_at_60[0x20];
6211 6212 6213 6214
};

struct mlx5_ifc_create_dct_in_bits {
	u8         opcode[0x10];
6215
	u8         reserved_at_10[0x10];
6216

6217
	u8         reserved_at_20[0x10];
6218 6219
	u8         op_mod[0x10];

6220
	u8         reserved_at_40[0x40];
6221 6222 6223

	struct mlx5_ifc_dctc_bits dct_context_entry;

6224
	u8         reserved_at_280[0x180];
6225 6226 6227 6228
};

struct mlx5_ifc_create_cq_out_bits {
	u8         status[0x8];
6229
	u8         reserved_at_8[0x18];
6230 6231 6232

	u8         syndrome[0x20];

6233
	u8         reserved_at_40[0x8];
6234 6235
	u8         cqn[0x18];

6236
	u8         reserved_at_60[0x20];
6237 6238 6239 6240
};

struct mlx5_ifc_create_cq_in_bits {
	u8         opcode[0x10];
6241
	u8         reserved_at_10[0x10];
6242

6243
	u8         reserved_at_20[0x10];
6244 6245
	u8         op_mod[0x10];

6246
	u8         reserved_at_40[0x40];
6247 6248 6249

	struct mlx5_ifc_cqc_bits cq_context;

6250
	u8         reserved_at_280[0x600];
6251 6252 6253 6254 6255 6256

	u8         pas[0][0x40];
};

struct mlx5_ifc_config_int_moderation_out_bits {
	u8         status[0x8];
6257
	u8         reserved_at_8[0x18];
6258 6259 6260

	u8         syndrome[0x20];

6261
	u8         reserved_at_40[0x4];
6262 6263 6264
	u8         min_delay[0xc];
	u8         int_vector[0x10];

6265
	u8         reserved_at_60[0x20];
6266 6267 6268 6269 6270 6271 6272 6273 6274
};

enum {
	MLX5_CONFIG_INT_MODERATION_IN_OP_MOD_WRITE  = 0x0,
	MLX5_CONFIG_INT_MODERATION_IN_OP_MOD_READ   = 0x1,
};

struct mlx5_ifc_config_int_moderation_in_bits {
	u8         opcode[0x10];
6275
	u8         reserved_at_10[0x10];
6276

6277
	u8         reserved_at_20[0x10];
6278 6279
	u8         op_mod[0x10];

6280
	u8         reserved_at_40[0x4];
6281 6282 6283
	u8         min_delay[0xc];
	u8         int_vector[0x10];

6284
	u8         reserved_at_60[0x20];
6285 6286 6287 6288
};

struct mlx5_ifc_attach_to_mcg_out_bits {
	u8         status[0x8];
6289
	u8         reserved_at_8[0x18];
6290 6291 6292

	u8         syndrome[0x20];

6293
	u8         reserved_at_40[0x40];
6294 6295 6296 6297
};

struct mlx5_ifc_attach_to_mcg_in_bits {
	u8         opcode[0x10];
6298
	u8         reserved_at_10[0x10];
6299

6300
	u8         reserved_at_20[0x10];
6301 6302
	u8         op_mod[0x10];

6303
	u8         reserved_at_40[0x8];
6304 6305
	u8         qpn[0x18];

6306
	u8         reserved_at_60[0x20];
6307 6308 6309 6310

	u8         multicast_gid[16][0x8];
};

S
Saeed Mahameed 已提交
6311 6312 6313 6314 6315 6316 6317 6318 6319 6320 6321 6322 6323 6324 6325 6326 6327 6328 6329 6330 6331 6332 6333
struct mlx5_ifc_arm_xrq_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_arm_xrq_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x8];
	u8         xrqn[0x18];

	u8         reserved_at_60[0x10];
	u8         lwm[0x10];
};

6334 6335
struct mlx5_ifc_arm_xrc_srq_out_bits {
	u8         status[0x8];
6336
	u8         reserved_at_8[0x18];
6337 6338 6339

	u8         syndrome[0x20];

6340
	u8         reserved_at_40[0x40];
6341 6342 6343 6344 6345 6346 6347 6348
};

enum {
	MLX5_ARM_XRC_SRQ_IN_OP_MOD_XRC_SRQ  = 0x1,
};

struct mlx5_ifc_arm_xrc_srq_in_bits {
	u8         opcode[0x10];
6349
	u8         reserved_at_10[0x10];
6350

6351
	u8         reserved_at_20[0x10];
6352 6353
	u8         op_mod[0x10];

6354
	u8         reserved_at_40[0x8];
6355 6356
	u8         xrc_srqn[0x18];

6357
	u8         reserved_at_60[0x10];
6358 6359 6360 6361 6362
	u8         lwm[0x10];
};

struct mlx5_ifc_arm_rq_out_bits {
	u8         status[0x8];
6363
	u8         reserved_at_8[0x18];
6364 6365 6366

	u8         syndrome[0x20];

6367
	u8         reserved_at_40[0x40];
6368 6369 6370
};

enum {
S
Saeed Mahameed 已提交
6371 6372
	MLX5_ARM_RQ_IN_OP_MOD_SRQ = 0x1,
	MLX5_ARM_RQ_IN_OP_MOD_XRQ = 0x2,
6373 6374 6375 6376
};

struct mlx5_ifc_arm_rq_in_bits {
	u8         opcode[0x10];
6377
	u8         reserved_at_10[0x10];
6378

6379
	u8         reserved_at_20[0x10];
6380 6381
	u8         op_mod[0x10];

6382
	u8         reserved_at_40[0x8];
6383 6384
	u8         srq_number[0x18];

6385
	u8         reserved_at_60[0x10];
6386 6387 6388 6389 6390
	u8         lwm[0x10];
};

struct mlx5_ifc_arm_dct_out_bits {
	u8         status[0x8];
6391
	u8         reserved_at_8[0x18];
6392 6393 6394

	u8         syndrome[0x20];

6395
	u8         reserved_at_40[0x40];
6396 6397 6398 6399
};

struct mlx5_ifc_arm_dct_in_bits {
	u8         opcode[0x10];
6400
	u8         reserved_at_10[0x10];
6401

6402
	u8         reserved_at_20[0x10];
6403 6404
	u8         op_mod[0x10];

6405
	u8         reserved_at_40[0x8];
6406 6407
	u8         dct_number[0x18];

6408
	u8         reserved_at_60[0x20];
6409 6410 6411 6412
};

struct mlx5_ifc_alloc_xrcd_out_bits {
	u8         status[0x8];
6413
	u8         reserved_at_8[0x18];
6414 6415 6416

	u8         syndrome[0x20];

6417
	u8         reserved_at_40[0x8];
6418 6419
	u8         xrcd[0x18];

6420
	u8         reserved_at_60[0x20];
6421 6422 6423 6424
};

struct mlx5_ifc_alloc_xrcd_in_bits {
	u8         opcode[0x10];
6425
	u8         reserved_at_10[0x10];
6426

6427
	u8         reserved_at_20[0x10];
6428 6429
	u8         op_mod[0x10];

6430
	u8         reserved_at_40[0x40];
6431 6432 6433 6434
};

struct mlx5_ifc_alloc_uar_out_bits {
	u8         status[0x8];
6435
	u8         reserved_at_8[0x18];
6436 6437 6438

	u8         syndrome[0x20];

6439
	u8         reserved_at_40[0x8];
6440 6441
	u8         uar[0x18];

6442
	u8         reserved_at_60[0x20];
6443 6444 6445 6446
};

struct mlx5_ifc_alloc_uar_in_bits {
	u8         opcode[0x10];
6447
	u8         reserved_at_10[0x10];
6448

6449
	u8         reserved_at_20[0x10];
6450 6451
	u8         op_mod[0x10];

6452
	u8         reserved_at_40[0x40];
6453 6454 6455 6456
};

struct mlx5_ifc_alloc_transport_domain_out_bits {
	u8         status[0x8];
6457
	u8         reserved_at_8[0x18];
6458 6459 6460

	u8         syndrome[0x20];

6461
	u8         reserved_at_40[0x8];
6462 6463
	u8         transport_domain[0x18];

6464
	u8         reserved_at_60[0x20];
6465 6466 6467 6468
};

struct mlx5_ifc_alloc_transport_domain_in_bits {
	u8         opcode[0x10];
6469
	u8         reserved_at_10[0x10];
6470

6471
	u8         reserved_at_20[0x10];
6472 6473
	u8         op_mod[0x10];

6474
	u8         reserved_at_40[0x40];
6475 6476 6477 6478
};

struct mlx5_ifc_alloc_q_counter_out_bits {
	u8         status[0x8];
6479
	u8         reserved_at_8[0x18];
6480 6481 6482

	u8         syndrome[0x20];

6483
	u8         reserved_at_40[0x18];
6484 6485
	u8         counter_set_id[0x8];

6486
	u8         reserved_at_60[0x20];
6487 6488 6489 6490
};

struct mlx5_ifc_alloc_q_counter_in_bits {
	u8         opcode[0x10];
6491
	u8         reserved_at_10[0x10];
6492

6493
	u8         reserved_at_20[0x10];
6494 6495
	u8         op_mod[0x10];

6496
	u8         reserved_at_40[0x40];
6497 6498 6499 6500
};

struct mlx5_ifc_alloc_pd_out_bits {
	u8         status[0x8];
6501
	u8         reserved_at_8[0x18];
6502 6503 6504

	u8         syndrome[0x20];

6505
	u8         reserved_at_40[0x8];
6506 6507
	u8         pd[0x18];

6508
	u8         reserved_at_60[0x20];
6509 6510 6511
};

struct mlx5_ifc_alloc_pd_in_bits {
6512 6513 6514 6515 6516 6517 6518 6519 6520 6521 6522 6523 6524 6525 6526 6527 6528 6529 6530 6531 6532 6533
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_alloc_flow_counter_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x10];
	u8         flow_counter_id[0x10];

	u8         reserved_at_60[0x20];
};

struct mlx5_ifc_alloc_flow_counter_in_bits {
6534
	u8         opcode[0x10];
6535
	u8         reserved_at_10[0x10];
6536

6537
	u8         reserved_at_20[0x10];
6538 6539
	u8         op_mod[0x10];

6540
	u8         reserved_at_40[0x40];
6541 6542 6543 6544
};

struct mlx5_ifc_add_vxlan_udp_dport_out_bits {
	u8         status[0x8];
6545
	u8         reserved_at_8[0x18];
6546 6547 6548

	u8         syndrome[0x20];

6549
	u8         reserved_at_40[0x40];
6550 6551 6552 6553
};

struct mlx5_ifc_add_vxlan_udp_dport_in_bits {
	u8         opcode[0x10];
6554
	u8         reserved_at_10[0x10];
6555

6556
	u8         reserved_at_20[0x10];
6557 6558
	u8         op_mod[0x10];

6559
	u8         reserved_at_40[0x20];
6560

6561
	u8         reserved_at_60[0x10];
6562 6563 6564
	u8         vxlan_udp_port[0x10];
};

S
Saeed Mahameed 已提交
6565 6566 6567 6568 6569 6570 6571 6572 6573 6574 6575 6576 6577 6578 6579 6580 6581 6582 6583 6584 6585 6586 6587 6588
struct mlx5_ifc_set_rate_limit_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_set_rate_limit_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x10];
	u8         rate_limit_index[0x10];

	u8         reserved_at_60[0x20];

	u8         rate_limit[0x20];
};

6589 6590
struct mlx5_ifc_access_register_out_bits {
	u8         status[0x8];
6591
	u8         reserved_at_8[0x18];
6592 6593 6594

	u8         syndrome[0x20];

6595
	u8         reserved_at_40[0x40];
6596 6597 6598 6599 6600 6601 6602 6603 6604 6605 6606

	u8         register_data[0][0x20];
};

enum {
	MLX5_ACCESS_REGISTER_IN_OP_MOD_WRITE  = 0x0,
	MLX5_ACCESS_REGISTER_IN_OP_MOD_READ   = 0x1,
};

struct mlx5_ifc_access_register_in_bits {
	u8         opcode[0x10];
6607
	u8         reserved_at_10[0x10];
6608

6609
	u8         reserved_at_20[0x10];
6610 6611
	u8         op_mod[0x10];

6612
	u8         reserved_at_40[0x10];
6613 6614 6615 6616 6617 6618 6619 6620 6621 6622 6623 6624
	u8         register_id[0x10];

	u8         argument[0x20];

	u8         register_data[0][0x20];
};

struct mlx5_ifc_sltp_reg_bits {
	u8         status[0x4];
	u8         version[0x4];
	u8         local_port[0x8];
	u8         pnat[0x2];
6625
	u8         reserved_at_12[0x2];
6626
	u8         lane[0x4];
6627
	u8         reserved_at_18[0x8];
6628

6629
	u8         reserved_at_20[0x20];
6630

6631
	u8         reserved_at_40[0x7];
6632 6633 6634 6635 6636
	u8         polarity[0x1];
	u8         ob_tap0[0x8];
	u8         ob_tap1[0x8];
	u8         ob_tap2[0x8];

6637
	u8         reserved_at_60[0xc];
6638 6639 6640 6641
	u8         ob_preemp_mode[0x4];
	u8         ob_reg[0x8];
	u8         ob_bias[0x8];

6642
	u8         reserved_at_80[0x20];
6643 6644 6645 6646 6647 6648 6649
};

struct mlx5_ifc_slrg_reg_bits {
	u8         status[0x4];
	u8         version[0x4];
	u8         local_port[0x8];
	u8         pnat[0x2];
6650
	u8         reserved_at_12[0x2];
6651
	u8         lane[0x4];
6652
	u8         reserved_at_18[0x8];
6653 6654

	u8         time_to_link_up[0x10];
6655
	u8         reserved_at_30[0xc];
6656 6657 6658 6659 6660
	u8         grade_lane_speed[0x4];

	u8         grade_version[0x8];
	u8         grade[0x18];

6661
	u8         reserved_at_60[0x4];
6662 6663 6664 6665 6666 6667
	u8         height_grade_type[0x4];
	u8         height_grade[0x18];

	u8         height_dz[0x10];
	u8         height_dv[0x10];

6668
	u8         reserved_at_a0[0x10];
6669 6670
	u8         height_sigma[0x10];

6671
	u8         reserved_at_c0[0x20];
6672

6673
	u8         reserved_at_e0[0x4];
6674 6675 6676
	u8         phase_grade_type[0x4];
	u8         phase_grade[0x18];

6677
	u8         reserved_at_100[0x8];
6678
	u8         phase_eo_pos[0x8];
6679
	u8         reserved_at_110[0x8];
6680 6681 6682 6683 6684 6685 6686
	u8         phase_eo_neg[0x8];

	u8         ffe_set_tested[0x10];
	u8         test_errors_per_lane[0x10];
};

struct mlx5_ifc_pvlc_reg_bits {
6687
	u8         reserved_at_0[0x8];
6688
	u8         local_port[0x8];
6689
	u8         reserved_at_10[0x10];
6690

6691
	u8         reserved_at_20[0x1c];
6692 6693
	u8         vl_hw_cap[0x4];

6694
	u8         reserved_at_40[0x1c];
6695 6696
	u8         vl_admin[0x4];

6697
	u8         reserved_at_60[0x1c];
6698 6699 6700 6701 6702 6703
	u8         vl_operational[0x4];
};

struct mlx5_ifc_pude_reg_bits {
	u8         swid[0x8];
	u8         local_port[0x8];
6704
	u8         reserved_at_10[0x4];
6705
	u8         admin_status[0x4];
6706
	u8         reserved_at_18[0x4];
6707 6708
	u8         oper_status[0x4];

6709
	u8         reserved_at_20[0x60];
6710 6711 6712
};

struct mlx5_ifc_ptys_reg_bits {
6713
	u8         reserved_at_0[0x1];
S
Saeed Mahameed 已提交
6714
	u8         an_disable_admin[0x1];
6715 6716
	u8         an_disable_cap[0x1];
	u8         reserved_at_3[0x5];
6717
	u8         local_port[0x8];
6718
	u8         reserved_at_10[0xd];
6719 6720
	u8         proto_mask[0x3];

S
Saeed Mahameed 已提交
6721 6722
	u8         an_status[0x4];
	u8         reserved_at_24[0x3c];
6723 6724 6725 6726 6727 6728

	u8         eth_proto_capability[0x20];

	u8         ib_link_width_capability[0x10];
	u8         ib_proto_capability[0x10];

6729
	u8         reserved_at_a0[0x20];
6730 6731 6732 6733 6734 6735

	u8         eth_proto_admin[0x20];

	u8         ib_link_width_admin[0x10];
	u8         ib_proto_admin[0x10];

6736
	u8         reserved_at_100[0x20];
6737 6738 6739 6740 6741 6742

	u8         eth_proto_oper[0x20];

	u8         ib_link_width_oper[0x10];
	u8         ib_proto_oper[0x10];

6743
	u8         reserved_at_160[0x20];
6744 6745 6746

	u8         eth_proto_lp_advertise[0x20];

6747
	u8         reserved_at_1a0[0x60];
6748 6749
};

6750 6751 6752 6753 6754 6755 6756 6757 6758 6759 6760
struct mlx5_ifc_mlcr_reg_bits {
	u8         reserved_at_0[0x8];
	u8         local_port[0x8];
	u8         reserved_at_10[0x20];

	u8         beacon_duration[0x10];
	u8         reserved_at_40[0x10];

	u8         beacon_remain[0x10];
};

6761
struct mlx5_ifc_ptas_reg_bits {
6762
	u8         reserved_at_0[0x20];
6763 6764

	u8         algorithm_options[0x10];
6765
	u8         reserved_at_30[0x4];
6766 6767 6768 6769 6770 6771 6772 6773 6774 6775 6776 6777 6778 6779 6780 6781 6782 6783 6784 6785 6786 6787 6788 6789 6790
	u8         repetitions_mode[0x4];
	u8         num_of_repetitions[0x8];

	u8         grade_version[0x8];
	u8         height_grade_type[0x4];
	u8         phase_grade_type[0x4];
	u8         height_grade_weight[0x8];
	u8         phase_grade_weight[0x8];

	u8         gisim_measure_bits[0x10];
	u8         adaptive_tap_measure_bits[0x10];

	u8         ber_bath_high_error_threshold[0x10];
	u8         ber_bath_mid_error_threshold[0x10];

	u8         ber_bath_low_error_threshold[0x10];
	u8         one_ratio_high_threshold[0x10];

	u8         one_ratio_high_mid_threshold[0x10];
	u8         one_ratio_low_mid_threshold[0x10];

	u8         one_ratio_low_threshold[0x10];
	u8         ndeo_error_threshold[0x10];

	u8         mixer_offset_step_size[0x10];
6791
	u8         reserved_at_110[0x8];
6792 6793 6794 6795 6796
	u8         mix90_phase_for_voltage_bath[0x8];

	u8         mixer_offset_start[0x10];
	u8         mixer_offset_end[0x10];

6797
	u8         reserved_at_140[0x15];
6798 6799 6800 6801 6802 6803 6804
	u8         ber_test_time[0xb];
};

struct mlx5_ifc_pspa_reg_bits {
	u8         swid[0x8];
	u8         local_port[0x8];
	u8         sub_port[0x8];
6805
	u8         reserved_at_18[0x8];
6806

6807
	u8         reserved_at_20[0x20];
6808 6809 6810
};

struct mlx5_ifc_pqdr_reg_bits {
6811
	u8         reserved_at_0[0x8];
6812
	u8         local_port[0x8];
6813
	u8         reserved_at_10[0x5];
6814
	u8         prio[0x3];
6815
	u8         reserved_at_18[0x6];
6816 6817
	u8         mode[0x2];

6818
	u8         reserved_at_20[0x20];
6819

6820
	u8         reserved_at_40[0x10];
6821 6822
	u8         min_threshold[0x10];

6823
	u8         reserved_at_60[0x10];
6824 6825
	u8         max_threshold[0x10];

6826
	u8         reserved_at_80[0x10];
6827 6828
	u8         mark_probability_denominator[0x10];

6829
	u8         reserved_at_a0[0x60];
6830 6831 6832
};

struct mlx5_ifc_ppsc_reg_bits {
6833
	u8         reserved_at_0[0x8];
6834
	u8         local_port[0x8];
6835
	u8         reserved_at_10[0x10];
6836

6837
	u8         reserved_at_20[0x60];
6838

6839
	u8         reserved_at_80[0x1c];
6840 6841
	u8         wrps_admin[0x4];

6842
	u8         reserved_at_a0[0x1c];
6843 6844
	u8         wrps_status[0x4];

6845
	u8         reserved_at_c0[0x8];
6846
	u8         up_threshold[0x8];
6847
	u8         reserved_at_d0[0x8];
6848 6849
	u8         down_threshold[0x8];

6850
	u8         reserved_at_e0[0x20];
6851

6852
	u8         reserved_at_100[0x1c];
6853 6854
	u8         srps_admin[0x4];

6855
	u8         reserved_at_120[0x1c];
6856 6857
	u8         srps_status[0x4];

6858
	u8         reserved_at_140[0x40];
6859 6860 6861
};

struct mlx5_ifc_pplr_reg_bits {
6862
	u8         reserved_at_0[0x8];
6863
	u8         local_port[0x8];
6864
	u8         reserved_at_10[0x10];
6865

6866
	u8         reserved_at_20[0x8];
6867
	u8         lb_cap[0x8];
6868
	u8         reserved_at_30[0x8];
6869 6870 6871 6872
	u8         lb_en[0x8];
};

struct mlx5_ifc_pplm_reg_bits {
6873
	u8         reserved_at_0[0x8];
6874
	u8         local_port[0x8];
6875
	u8         reserved_at_10[0x10];
6876

6877
	u8         reserved_at_20[0x20];
6878 6879 6880 6881

	u8         port_profile_mode[0x8];
	u8         static_port_profile[0x8];
	u8         active_port_profile[0x8];
6882
	u8         reserved_at_58[0x8];
6883 6884 6885 6886

	u8         retransmission_active[0x8];
	u8         fec_mode_active[0x18];

6887
	u8         reserved_at_80[0x20];
6888 6889 6890 6891 6892 6893
};

struct mlx5_ifc_ppcnt_reg_bits {
	u8         swid[0x8];
	u8         local_port[0x8];
	u8         pnat[0x2];
6894
	u8         reserved_at_12[0x8];
6895 6896 6897
	u8         grp[0x6];

	u8         clr[0x1];
6898
	u8         reserved_at_21[0x1c];
6899 6900 6901 6902 6903 6904
	u8         prio_tc[0x3];

	union mlx5_ifc_eth_cntrs_grp_data_layout_auto_bits counter_set;
};

struct mlx5_ifc_ppad_reg_bits {
6905
	u8         reserved_at_0[0x3];
6906
	u8         single_mac[0x1];
6907
	u8         reserved_at_4[0x4];
6908 6909 6910 6911 6912
	u8         local_port[0x8];
	u8         mac_47_32[0x10];

	u8         mac_31_0[0x20];

6913
	u8         reserved_at_40[0x40];
6914 6915 6916
};

struct mlx5_ifc_pmtu_reg_bits {
6917
	u8         reserved_at_0[0x8];
6918
	u8         local_port[0x8];
6919
	u8         reserved_at_10[0x10];
6920 6921

	u8         max_mtu[0x10];
6922
	u8         reserved_at_30[0x10];
6923 6924

	u8         admin_mtu[0x10];
6925
	u8         reserved_at_50[0x10];
6926 6927

	u8         oper_mtu[0x10];
6928
	u8         reserved_at_70[0x10];
6929 6930 6931
};

struct mlx5_ifc_pmpr_reg_bits {
6932
	u8         reserved_at_0[0x8];
6933
	u8         module[0x8];
6934
	u8         reserved_at_10[0x10];
6935

6936
	u8         reserved_at_20[0x18];
6937 6938
	u8         attenuation_5g[0x8];

6939
	u8         reserved_at_40[0x18];
6940 6941
	u8         attenuation_7g[0x8];

6942
	u8         reserved_at_60[0x18];
6943 6944 6945 6946
	u8         attenuation_12g[0x8];
};

struct mlx5_ifc_pmpe_reg_bits {
6947
	u8         reserved_at_0[0x8];
6948
	u8         module[0x8];
6949
	u8         reserved_at_10[0xc];
6950 6951
	u8         module_status[0x4];

6952
	u8         reserved_at_20[0x60];
6953 6954 6955 6956 6957 6958 6959
};

struct mlx5_ifc_pmpc_reg_bits {
	u8         module_state_updated[32][0x8];
};

struct mlx5_ifc_pmlpn_reg_bits {
6960
	u8         reserved_at_0[0x4];
6961 6962
	u8         mlpn_status[0x4];
	u8         local_port[0x8];
6963
	u8         reserved_at_10[0x10];
6964 6965

	u8         e[0x1];
6966
	u8         reserved_at_21[0x1f];
6967 6968 6969 6970
};

struct mlx5_ifc_pmlp_reg_bits {
	u8         rxtx[0x1];
6971
	u8         reserved_at_1[0x7];
6972
	u8         local_port[0x8];
6973
	u8         reserved_at_10[0x8];
6974 6975 6976 6977 6978 6979 6980 6981 6982 6983
	u8         width[0x8];

	u8         lane0_module_mapping[0x20];

	u8         lane1_module_mapping[0x20];

	u8         lane2_module_mapping[0x20];

	u8         lane3_module_mapping[0x20];

6984
	u8         reserved_at_a0[0x160];
6985 6986 6987
};

struct mlx5_ifc_pmaos_reg_bits {
6988
	u8         reserved_at_0[0x8];
6989
	u8         module[0x8];
6990
	u8         reserved_at_10[0x4];
6991
	u8         admin_status[0x4];
6992
	u8         reserved_at_18[0x4];
6993 6994 6995 6996
	u8         oper_status[0x4];

	u8         ase[0x1];
	u8         ee[0x1];
6997
	u8         reserved_at_22[0x1c];
6998 6999
	u8         e[0x2];

7000
	u8         reserved_at_40[0x40];
7001 7002 7003
};

struct mlx5_ifc_plpc_reg_bits {
7004
	u8         reserved_at_0[0x4];
7005
	u8         profile_id[0xc];
7006
	u8         reserved_at_10[0x4];
7007
	u8         proto_mask[0x4];
7008
	u8         reserved_at_18[0x8];
7009

7010
	u8         reserved_at_20[0x10];
7011 7012
	u8         lane_speed[0x10];

7013
	u8         reserved_at_40[0x17];
7014 7015 7016 7017 7018 7019 7020 7021 7022 7023 7024 7025
	u8         lpbf[0x1];
	u8         fec_mode_policy[0x8];

	u8         retransmission_capability[0x8];
	u8         fec_mode_capability[0x18];

	u8         retransmission_support_admin[0x8];
	u8         fec_mode_support_admin[0x18];

	u8         retransmission_request_admin[0x8];
	u8         fec_mode_request_admin[0x18];

7026
	u8         reserved_at_c0[0x80];
7027 7028 7029
};

struct mlx5_ifc_plib_reg_bits {
7030
	u8         reserved_at_0[0x8];
7031
	u8         local_port[0x8];
7032
	u8         reserved_at_10[0x8];
7033 7034
	u8         ib_port[0x8];

7035
	u8         reserved_at_20[0x60];
7036 7037 7038
};

struct mlx5_ifc_plbf_reg_bits {
7039
	u8         reserved_at_0[0x8];
7040
	u8         local_port[0x8];
7041
	u8         reserved_at_10[0xd];
7042 7043
	u8         lbf_mode[0x3];

7044
	u8         reserved_at_20[0x20];
7045 7046 7047
};

struct mlx5_ifc_pipg_reg_bits {
7048
	u8         reserved_at_0[0x8];
7049
	u8         local_port[0x8];
7050
	u8         reserved_at_10[0x10];
7051 7052

	u8         dic[0x1];
7053
	u8         reserved_at_21[0x19];
7054
	u8         ipg[0x4];
7055
	u8         reserved_at_3e[0x2];
7056 7057 7058
};

struct mlx5_ifc_pifr_reg_bits {
7059
	u8         reserved_at_0[0x8];
7060
	u8         local_port[0x8];
7061
	u8         reserved_at_10[0x10];
7062

7063
	u8         reserved_at_20[0xe0];
7064 7065 7066 7067 7068 7069 7070

	u8         port_filter[8][0x20];

	u8         port_filter_update_en[8][0x20];
};

struct mlx5_ifc_pfcc_reg_bits {
7071
	u8         reserved_at_0[0x8];
7072
	u8         local_port[0x8];
7073
	u8         reserved_at_10[0x10];
7074 7075

	u8         ppan[0x4];
7076
	u8         reserved_at_24[0x4];
7077
	u8         prio_mask_tx[0x8];
7078
	u8         reserved_at_30[0x8];
7079 7080 7081 7082
	u8         prio_mask_rx[0x8];

	u8         pptx[0x1];
	u8         aptx[0x1];
7083
	u8         reserved_at_42[0x6];
7084
	u8         pfctx[0x8];
7085
	u8         reserved_at_50[0x10];
7086 7087 7088

	u8         pprx[0x1];
	u8         aprx[0x1];
7089
	u8         reserved_at_62[0x6];
7090
	u8         pfcrx[0x8];
7091
	u8         reserved_at_70[0x10];
7092

7093
	u8         reserved_at_80[0x80];
7094 7095 7096 7097
};

struct mlx5_ifc_pelc_reg_bits {
	u8         op[0x4];
7098
	u8         reserved_at_4[0x4];
7099
	u8         local_port[0x8];
7100
	u8         reserved_at_10[0x10];
7101 7102 7103 7104 7105 7106 7107 7108 7109 7110 7111 7112 7113 7114

	u8         op_admin[0x8];
	u8         op_capability[0x8];
	u8         op_request[0x8];
	u8         op_active[0x8];

	u8         admin[0x40];

	u8         capability[0x40];

	u8         request[0x40];

	u8         active[0x40];

7115
	u8         reserved_at_140[0x80];
7116 7117 7118
};

struct mlx5_ifc_peir_reg_bits {
7119
	u8         reserved_at_0[0x8];
7120
	u8         local_port[0x8];
7121
	u8         reserved_at_10[0x10];
7122

7123
	u8         reserved_at_20[0xc];
7124
	u8         error_count[0x4];
7125
	u8         reserved_at_30[0x10];
7126

7127
	u8         reserved_at_40[0xc];
7128
	u8         lane[0x4];
7129
	u8         reserved_at_50[0x8];
7130 7131 7132 7133
	u8         error_type[0x8];
};

struct mlx5_ifc_pcap_reg_bits {
7134
	u8         reserved_at_0[0x8];
7135
	u8         local_port[0x8];
7136
	u8         reserved_at_10[0x10];
7137 7138 7139 7140 7141 7142 7143

	u8         port_capability_mask[4][0x20];
};

struct mlx5_ifc_paos_reg_bits {
	u8         swid[0x8];
	u8         local_port[0x8];
7144
	u8         reserved_at_10[0x4];
7145
	u8         admin_status[0x4];
7146
	u8         reserved_at_18[0x4];
7147 7148 7149 7150
	u8         oper_status[0x4];

	u8         ase[0x1];
	u8         ee[0x1];
7151
	u8         reserved_at_22[0x1c];
7152 7153
	u8         e[0x2];

7154
	u8         reserved_at_40[0x40];
7155 7156 7157
};

struct mlx5_ifc_pamp_reg_bits {
7158
	u8         reserved_at_0[0x8];
7159
	u8         opamp_group[0x8];
7160
	u8         reserved_at_10[0xc];
7161 7162 7163
	u8         opamp_group_type[0x4];

	u8         start_index[0x10];
7164
	u8         reserved_at_30[0x4];
7165 7166 7167 7168 7169
	u8         num_of_indices[0xc];

	u8         index_data[18][0x10];
};

7170 7171 7172 7173 7174 7175 7176 7177 7178 7179
struct mlx5_ifc_pcmr_reg_bits {
	u8         reserved_at_0[0x8];
	u8         local_port[0x8];
	u8         reserved_at_10[0x2e];
	u8         fcs_cap[0x1];
	u8         reserved_at_3f[0x1f];
	u8         fcs_chk[0x1];
	u8         reserved_at_5f[0x1];
};

7180
struct mlx5_ifc_lane_2_module_mapping_bits {
7181
	u8         reserved_at_0[0x6];
7182
	u8         rx_lane[0x2];
7183
	u8         reserved_at_8[0x6];
7184
	u8         tx_lane[0x2];
7185
	u8         reserved_at_10[0x8];
7186 7187 7188 7189
	u8         module[0x8];
};

struct mlx5_ifc_bufferx_reg_bits {
7190
	u8         reserved_at_0[0x6];
7191 7192
	u8         lossy[0x1];
	u8         epsb[0x1];
7193
	u8         reserved_at_8[0xc];
7194 7195 7196 7197 7198 7199 7200 7201 7202 7203 7204
	u8         size[0xc];

	u8         xoff_threshold[0x10];
	u8         xon_threshold[0x10];
};

struct mlx5_ifc_set_node_in_bits {
	u8         node_description[64][0x8];
};

struct mlx5_ifc_register_power_settings_bits {
7205
	u8         reserved_at_0[0x18];
7206 7207
	u8         power_settings_level[0x8];

7208
	u8         reserved_at_20[0x60];
7209 7210 7211 7212
};

struct mlx5_ifc_register_host_endianness_bits {
	u8         he[0x1];
7213
	u8         reserved_at_1[0x1f];
7214

7215
	u8         reserved_at_20[0x60];
7216 7217 7218
};

struct mlx5_ifc_umr_pointer_desc_argument_bits {
7219
	u8         reserved_at_0[0x20];
7220 7221 7222 7223 7224 7225 7226 7227 7228 7229 7230 7231

	u8         mkey[0x20];

	u8         addressh_63_32[0x20];

	u8         addressl_31_0[0x20];
};

struct mlx5_ifc_ud_adrs_vector_bits {
	u8         dc_key[0x40];

	u8         ext[0x1];
7232
	u8         reserved_at_41[0x7];
7233 7234 7235 7236 7237 7238 7239 7240
	u8         destination_qp_dct[0x18];

	u8         static_rate[0x4];
	u8         sl_eth_prio[0x4];
	u8         fl[0x1];
	u8         mlid[0x7];
	u8         rlid_udp_sport[0x10];

7241
	u8         reserved_at_80[0x20];
7242 7243 7244 7245 7246 7247 7248

	u8         rmac_47_16[0x20];

	u8         rmac_15_0[0x10];
	u8         tclass[0x8];
	u8         hop_limit[0x8];

7249
	u8         reserved_at_e0[0x1];
7250
	u8         grh[0x1];
7251
	u8         reserved_at_e2[0x2];
7252 7253 7254 7255 7256 7257 7258
	u8         src_addr_index[0x8];
	u8         flow_label[0x14];

	u8         rgid_rip[16][0x8];
};

struct mlx5_ifc_pages_req_event_bits {
7259
	u8         reserved_at_0[0x10];
7260 7261 7262 7263
	u8         function_id[0x10];

	u8         num_pages[0x20];

7264
	u8         reserved_at_40[0xa0];
7265 7266 7267
};

struct mlx5_ifc_eqe_bits {
7268
	u8         reserved_at_0[0x8];
7269
	u8         event_type[0x8];
7270
	u8         reserved_at_10[0x8];
7271 7272
	u8         event_sub_type[0x8];

7273
	u8         reserved_at_20[0xe0];
7274 7275 7276

	union mlx5_ifc_event_auto_bits event_data;

7277
	u8         reserved_at_1e0[0x10];
7278
	u8         signature[0x8];
7279
	u8         reserved_at_1f8[0x7];
7280 7281 7282 7283 7284 7285 7286 7287 7288
	u8         owner[0x1];
};

enum {
	MLX5_CMD_QUEUE_ENTRY_TYPE_PCIE_CMD_IF_TRANSPORT  = 0x7,
};

struct mlx5_ifc_cmd_queue_entry_bits {
	u8         type[0x8];
7289
	u8         reserved_at_8[0x18];
7290 7291 7292 7293 7294 7295

	u8         input_length[0x20];

	u8         input_mailbox_pointer_63_32[0x20];

	u8         input_mailbox_pointer_31_9[0x17];
7296
	u8         reserved_at_77[0x9];
7297 7298 7299 7300 7301 7302 7303 7304

	u8         command_input_inline_data[16][0x8];

	u8         command_output_inline_data[16][0x8];

	u8         output_mailbox_pointer_63_32[0x20];

	u8         output_mailbox_pointer_31_9[0x17];
7305
	u8         reserved_at_1b7[0x9];
7306 7307 7308 7309 7310

	u8         output_length[0x20];

	u8         token[0x8];
	u8         signature[0x8];
7311
	u8         reserved_at_1f0[0x8];
7312 7313 7314 7315 7316 7317
	u8         status[0x7];
	u8         ownership[0x1];
};

struct mlx5_ifc_cmd_out_bits {
	u8         status[0x8];
7318
	u8         reserved_at_8[0x18];
7319 7320 7321 7322 7323 7324 7325 7326

	u8         syndrome[0x20];

	u8         command_output[0x20];
};

struct mlx5_ifc_cmd_in_bits {
	u8         opcode[0x10];
7327
	u8         reserved_at_10[0x10];
7328

7329
	u8         reserved_at_20[0x10];
7330 7331 7332 7333 7334 7335 7336 7337
	u8         op_mod[0x10];

	u8         command[0][0x20];
};

struct mlx5_ifc_cmd_if_box_bits {
	u8         mailbox_data[512][0x8];

7338
	u8         reserved_at_1000[0x180];
7339 7340 7341 7342

	u8         next_pointer_63_32[0x20];

	u8         next_pointer_31_10[0x16];
7343
	u8         reserved_at_11b6[0xa];
7344 7345 7346

	u8         block_number[0x20];

7347
	u8         reserved_at_11e0[0x8];
7348 7349 7350 7351 7352 7353 7354 7355 7356
	u8         token[0x8];
	u8         ctrl_signature[0x8];
	u8         signature[0x8];
};

struct mlx5_ifc_mtt_bits {
	u8         ptag_63_32[0x20];

	u8         ptag_31_8[0x18];
7357
	u8         reserved_at_38[0x6];
7358 7359 7360 7361
	u8         wr_en[0x1];
	u8         rd_en[0x1];
};

T
Tariq Toukan 已提交
7362 7363 7364 7365 7366 7367 7368 7369 7370 7371 7372 7373 7374 7375 7376 7377 7378 7379 7380 7381 7382 7383 7384 7385 7386 7387 7388 7389 7390 7391 7392 7393 7394 7395 7396 7397 7398 7399 7400 7401 7402 7403 7404 7405 7406 7407 7408 7409
struct mlx5_ifc_query_wol_rol_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x10];
	u8         rol_mode[0x8];
	u8         wol_mode[0x8];

	u8         reserved_at_60[0x20];
};

struct mlx5_ifc_query_wol_rol_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_set_wol_rol_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_set_wol_rol_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         rol_mode_valid[0x1];
	u8         wol_mode_valid[0x1];
	u8         reserved_at_42[0xe];
	u8         rol_mode[0x8];
	u8         wol_mode[0x8];

	u8         reserved_at_60[0x20];
};

7410 7411 7412 7413 7414 7415 7416 7417 7418 7419 7420 7421 7422 7423 7424 7425 7426 7427 7428 7429 7430 7431 7432 7433 7434 7435 7436 7437 7438 7439 7440 7441 7442
enum {
	MLX5_INITIAL_SEG_NIC_INTERFACE_FULL_DRIVER  = 0x0,
	MLX5_INITIAL_SEG_NIC_INTERFACE_DISABLED     = 0x1,
	MLX5_INITIAL_SEG_NIC_INTERFACE_NO_DRAM_NIC  = 0x2,
};

enum {
	MLX5_INITIAL_SEG_NIC_INTERFACE_SUPPORTED_FULL_DRIVER  = 0x0,
	MLX5_INITIAL_SEG_NIC_INTERFACE_SUPPORTED_DISABLED     = 0x1,
	MLX5_INITIAL_SEG_NIC_INTERFACE_SUPPORTED_NO_DRAM_NIC  = 0x2,
};

enum {
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_FW_INTERNAL_ERR              = 0x1,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_DEAD_IRISC                   = 0x7,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_HW_FATAL_ERR                 = 0x8,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_FW_CRC_ERR                   = 0x9,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_ICM_FETCH_PCI_ERR            = 0xa,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_ICM_PAGE_ERR                 = 0xb,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_ASYNCHRONOUS_EQ_BUF_OVERRUN  = 0xc,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_EQ_IN_ERR                    = 0xd,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_EQ_INV                       = 0xe,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_FFSER_ERR                    = 0xf,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_HIGH_TEMP_ERR                = 0x10,
};

struct mlx5_ifc_initial_seg_bits {
	u8         fw_rev_minor[0x10];
	u8         fw_rev_major[0x10];

	u8         cmd_interface_rev[0x10];
	u8         fw_rev_subminor[0x10];

7443
	u8         reserved_at_40[0x40];
7444 7445 7446 7447

	u8         cmdq_phy_addr_63_32[0x20];

	u8         cmdq_phy_addr_31_12[0x14];
7448
	u8         reserved_at_b4[0x2];
7449 7450 7451 7452 7453 7454
	u8         nic_interface[0x2];
	u8         log_cmdq_size[0x4];
	u8         log_cmdq_stride[0x4];

	u8         command_doorbell_vector[0x20];

7455
	u8         reserved_at_e0[0xf00];
7456 7457

	u8         initializing[0x1];
7458
	u8         reserved_at_fe1[0x4];
7459
	u8         nic_interface_supported[0x3];
7460
	u8         reserved_at_fe8[0x18];
7461 7462 7463 7464 7465

	struct mlx5_ifc_health_buffer_bits health_buffer;

	u8         no_dram_nic_offset[0x20];

7466
	u8         reserved_at_1220[0x6e40];
7467

7468
	u8         reserved_at_8060[0x1f];
7469 7470 7471 7472 7473
	u8         clear_int[0x1];

	u8         health_syndrome[0x8];
	u8         health_counter[0x18];

7474
	u8         reserved_at_80a0[0x17fc0];
7475 7476 7477 7478 7479 7480 7481 7482 7483 7484 7485 7486 7487 7488 7489 7490 7491 7492
};

union mlx5_ifc_ports_control_registers_document_bits {
	struct mlx5_ifc_bufferx_reg_bits bufferx_reg;
	struct mlx5_ifc_eth_2819_cntrs_grp_data_layout_bits eth_2819_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_2863_cntrs_grp_data_layout_bits eth_2863_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_3635_cntrs_grp_data_layout_bits eth_3635_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_802_3_cntrs_grp_data_layout_bits eth_802_3_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_extended_cntrs_grp_data_layout_bits eth_extended_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_per_prio_grp_data_layout_bits eth_per_prio_grp_data_layout;
	struct mlx5_ifc_eth_per_traffic_grp_data_layout_bits eth_per_traffic_grp_data_layout;
	struct mlx5_ifc_lane_2_module_mapping_bits lane_2_module_mapping;
	struct mlx5_ifc_pamp_reg_bits pamp_reg;
	struct mlx5_ifc_paos_reg_bits paos_reg;
	struct mlx5_ifc_pcap_reg_bits pcap_reg;
	struct mlx5_ifc_peir_reg_bits peir_reg;
	struct mlx5_ifc_pelc_reg_bits pelc_reg;
	struct mlx5_ifc_pfcc_reg_bits pfcc_reg;
7493
	struct mlx5_ifc_ib_port_cntrs_grp_data_layout_bits ib_port_cntrs_grp_data_layout;
7494 7495 7496 7497 7498 7499 7500 7501 7502 7503 7504 7505 7506 7507 7508 7509 7510 7511 7512 7513 7514 7515
	struct mlx5_ifc_phys_layer_cntrs_bits phys_layer_cntrs;
	struct mlx5_ifc_pifr_reg_bits pifr_reg;
	struct mlx5_ifc_pipg_reg_bits pipg_reg;
	struct mlx5_ifc_plbf_reg_bits plbf_reg;
	struct mlx5_ifc_plib_reg_bits plib_reg;
	struct mlx5_ifc_plpc_reg_bits plpc_reg;
	struct mlx5_ifc_pmaos_reg_bits pmaos_reg;
	struct mlx5_ifc_pmlp_reg_bits pmlp_reg;
	struct mlx5_ifc_pmlpn_reg_bits pmlpn_reg;
	struct mlx5_ifc_pmpc_reg_bits pmpc_reg;
	struct mlx5_ifc_pmpe_reg_bits pmpe_reg;
	struct mlx5_ifc_pmpr_reg_bits pmpr_reg;
	struct mlx5_ifc_pmtu_reg_bits pmtu_reg;
	struct mlx5_ifc_ppad_reg_bits ppad_reg;
	struct mlx5_ifc_ppcnt_reg_bits ppcnt_reg;
	struct mlx5_ifc_pplm_reg_bits pplm_reg;
	struct mlx5_ifc_pplr_reg_bits pplr_reg;
	struct mlx5_ifc_ppsc_reg_bits ppsc_reg;
	struct mlx5_ifc_pqdr_reg_bits pqdr_reg;
	struct mlx5_ifc_pspa_reg_bits pspa_reg;
	struct mlx5_ifc_ptas_reg_bits ptas_reg;
	struct mlx5_ifc_ptys_reg_bits ptys_reg;
7516
	struct mlx5_ifc_mlcr_reg_bits mlcr_reg;
7517 7518 7519 7520
	struct mlx5_ifc_pude_reg_bits pude_reg;
	struct mlx5_ifc_pvlc_reg_bits pvlc_reg;
	struct mlx5_ifc_slrg_reg_bits slrg_reg;
	struct mlx5_ifc_sltp_reg_bits sltp_reg;
7521
	u8         reserved_at_0[0x60e0];
7522 7523 7524 7525
};

union mlx5_ifc_debug_enhancements_document_bits {
	struct mlx5_ifc_health_buffer_bits health_buffer;
7526
	u8         reserved_at_0[0x200];
7527 7528 7529 7530
};

union mlx5_ifc_uplink_pci_interface_document_bits {
	struct mlx5_ifc_initial_seg_bits initial_seg;
7531
	u8         reserved_at_0[0x20060];
7532 7533
};

7534 7535
struct mlx5_ifc_set_flow_table_root_out_bits {
	u8         status[0x8];
7536
	u8         reserved_at_8[0x18];
7537 7538 7539

	u8         syndrome[0x20];

7540
	u8         reserved_at_40[0x40];
7541 7542 7543 7544
};

struct mlx5_ifc_set_flow_table_root_in_bits {
	u8         opcode[0x10];
7545
	u8         reserved_at_10[0x10];
7546

7547
	u8         reserved_at_20[0x10];
7548 7549
	u8         op_mod[0x10];

7550 7551 7552 7553 7554
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
7555 7556

	u8         table_type[0x8];
7557
	u8         reserved_at_88[0x18];
7558

7559
	u8         reserved_at_a0[0x8];
7560 7561
	u8         table_id[0x18];

7562
	u8         reserved_at_c0[0x140];
7563 7564
};

7565 7566 7567 7568 7569 7570
enum {
	MLX5_MODIFY_FLOW_TABLE_MISS_TABLE_ID = 0x1,
};

struct mlx5_ifc_modify_flow_table_out_bits {
	u8         status[0x8];
7571
	u8         reserved_at_8[0x18];
7572 7573 7574

	u8         syndrome[0x20];

7575
	u8         reserved_at_40[0x40];
7576 7577 7578 7579
};

struct mlx5_ifc_modify_flow_table_in_bits {
	u8         opcode[0x10];
7580
	u8         reserved_at_10[0x10];
7581

7582
	u8         reserved_at_20[0x10];
7583 7584
	u8         op_mod[0x10];

7585 7586 7587
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];
7588

7589
	u8         reserved_at_60[0x10];
7590 7591 7592
	u8         modify_field_select[0x10];

	u8         table_type[0x8];
7593
	u8         reserved_at_88[0x18];
7594

7595
	u8         reserved_at_a0[0x8];
7596 7597
	u8         table_id[0x18];

7598
	u8         reserved_at_c0[0x4];
7599
	u8         table_miss_mode[0x4];
7600
	u8         reserved_at_c8[0x18];
7601

7602
	u8         reserved_at_e0[0x8];
7603 7604
	u8         table_miss_id[0x18];

7605
	u8         reserved_at_100[0x100];
7606 7607
};

7608 7609 7610 7611 7612 7613 7614 7615 7616 7617 7618 7619 7620 7621 7622 7623 7624 7625 7626 7627 7628 7629 7630 7631 7632 7633 7634 7635 7636 7637 7638 7639 7640 7641 7642 7643 7644 7645 7646 7647 7648 7649 7650 7651 7652
struct mlx5_ifc_ets_tcn_config_reg_bits {
	u8         g[0x1];
	u8         b[0x1];
	u8         r[0x1];
	u8         reserved_at_3[0x9];
	u8         group[0x4];
	u8         reserved_at_10[0x9];
	u8         bw_allocation[0x7];

	u8         reserved_at_20[0xc];
	u8         max_bw_units[0x4];
	u8         reserved_at_30[0x8];
	u8         max_bw_value[0x8];
};

struct mlx5_ifc_ets_global_config_reg_bits {
	u8         reserved_at_0[0x2];
	u8         r[0x1];
	u8         reserved_at_3[0x1d];

	u8         reserved_at_20[0xc];
	u8         max_bw_units[0x4];
	u8         reserved_at_30[0x8];
	u8         max_bw_value[0x8];
};

struct mlx5_ifc_qetc_reg_bits {
	u8                                         reserved_at_0[0x8];
	u8                                         port_number[0x8];
	u8                                         reserved_at_10[0x30];

	struct mlx5_ifc_ets_tcn_config_reg_bits    tc_configuration[0x8];
	struct mlx5_ifc_ets_global_config_reg_bits global_configuration;
};

struct mlx5_ifc_qtct_reg_bits {
	u8         reserved_at_0[0x8];
	u8         port_number[0x8];
	u8         reserved_at_10[0xd];
	u8         prio[0x3];

	u8         reserved_at_20[0x1d];
	u8         tclass[0x3];
};

7653 7654 7655 7656 7657 7658 7659 7660 7661 7662 7663 7664 7665 7666 7667 7668 7669 7670 7671 7672 7673 7674 7675 7676 7677 7678 7679 7680 7681 7682
struct mlx5_ifc_mcia_reg_bits {
	u8         l[0x1];
	u8         reserved_at_1[0x7];
	u8         module[0x8];
	u8         reserved_at_10[0x8];
	u8         status[0x8];

	u8         i2c_device_address[0x8];
	u8         page_number[0x8];
	u8         device_address[0x10];

	u8         reserved_at_40[0x10];
	u8         size[0x10];

	u8         reserved_at_60[0x20];

	u8         dword_0[0x20];
	u8         dword_1[0x20];
	u8         dword_2[0x20];
	u8         dword_3[0x20];
	u8         dword_4[0x20];
	u8         dword_5[0x20];
	u8         dword_6[0x20];
	u8         dword_7[0x20];
	u8         dword_8[0x20];
	u8         dword_9[0x20];
	u8         dword_10[0x20];
	u8         dword_11[0x20];
};

S
Saeed Mahameed 已提交
7683 7684 7685 7686 7687 7688 7689 7690 7691 7692 7693 7694 7695 7696 7697 7698 7699 7700 7701 7702 7703 7704 7705 7706 7707 7708 7709 7710 7711 7712
struct mlx5_ifc_dcbx_param_bits {
	u8         dcbx_cee_cap[0x1];
	u8         dcbx_ieee_cap[0x1];
	u8         dcbx_standby_cap[0x1];
	u8         reserved_at_0[0x5];
	u8         port_number[0x8];
	u8         reserved_at_10[0xa];
	u8         max_application_table_size[6];
	u8         reserved_at_20[0x15];
	u8         version_oper[0x3];
	u8         reserved_at_38[5];
	u8         version_admin[0x3];
	u8         willing_admin[0x1];
	u8         reserved_at_41[0x3];
	u8         pfc_cap_oper[0x4];
	u8         reserved_at_48[0x4];
	u8         pfc_cap_admin[0x4];
	u8         reserved_at_50[0x4];
	u8         num_of_tc_oper[0x4];
	u8         reserved_at_58[0x4];
	u8         num_of_tc_admin[0x4];
	u8         remote_willing[0x1];
	u8         reserved_at_61[3];
	u8         remote_pfc_cap[4];
	u8         reserved_at_68[0x14];
	u8         remote_num_of_tc[0x4];
	u8         reserved_at_80[0x18];
	u8         error[0x8];
	u8         reserved_at_a0[0x160];
};
7713
#endif /* MLX5_IFC_H */