mlx5_ifc.h 167.3 KB
Newer Older
1
/*
2
 * Copyright (c) 2013-2015, Mellanox Technologies, Ltd.  All rights reserved.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30
 *
 * This software is available to you under a choice of one of two
 * licenses.  You may choose to be licensed under the terms of the GNU
 * General Public License (GPL) Version 2, available from the file
 * COPYING in the main directory of this source tree, or the
 * OpenIB.org BSD license below:
 *
 *     Redistribution and use in source and binary forms, with or
 *     without modification, are permitted provided that the following
 *     conditions are met:
 *
 *      - Redistributions of source code must retain the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer.
 *
 *      - Redistributions in binary form must reproduce the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer in the documentation and/or other materials
 *        provided with the distribution.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
 * SOFTWARE.
31
*/
32 33 34
#ifndef MLX5_IFC_H
#define MLX5_IFC_H

35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68
enum {
	MLX5_EVENT_TYPE_CODING_COMPLETION_EVENTS                   = 0x0,
	MLX5_EVENT_TYPE_CODING_PATH_MIGRATED_SUCCEEDED             = 0x1,
	MLX5_EVENT_TYPE_CODING_COMMUNICATION_ESTABLISHED           = 0x2,
	MLX5_EVENT_TYPE_CODING_SEND_QUEUE_DRAINED                  = 0x3,
	MLX5_EVENT_TYPE_CODING_LAST_WQE_REACHED                    = 0x13,
	MLX5_EVENT_TYPE_CODING_SRQ_LIMIT                           = 0x14,
	MLX5_EVENT_TYPE_CODING_DCT_ALL_CONNECTIONS_CLOSED          = 0x1c,
	MLX5_EVENT_TYPE_CODING_DCT_ACCESS_KEY_VIOLATION            = 0x1d,
	MLX5_EVENT_TYPE_CODING_CQ_ERROR                            = 0x4,
	MLX5_EVENT_TYPE_CODING_LOCAL_WQ_CATASTROPHIC_ERROR         = 0x5,
	MLX5_EVENT_TYPE_CODING_PATH_MIGRATION_FAILED               = 0x7,
	MLX5_EVENT_TYPE_CODING_PAGE_FAULT_EVENT                    = 0xc,
	MLX5_EVENT_TYPE_CODING_INVALID_REQUEST_LOCAL_WQ_ERROR      = 0x10,
	MLX5_EVENT_TYPE_CODING_LOCAL_ACCESS_VIOLATION_WQ_ERROR     = 0x11,
	MLX5_EVENT_TYPE_CODING_LOCAL_SRQ_CATASTROPHIC_ERROR        = 0x12,
	MLX5_EVENT_TYPE_CODING_INTERNAL_ERROR                      = 0x8,
	MLX5_EVENT_TYPE_CODING_PORT_STATE_CHANGE                   = 0x9,
	MLX5_EVENT_TYPE_CODING_GPIO_EVENT                          = 0x15,
	MLX5_EVENT_TYPE_CODING_REMOTE_CONFIGURATION_PROTOCOL_EVENT = 0x19,
	MLX5_EVENT_TYPE_CODING_DOORBELL_BLUEFLAME_CONGESTION_EVENT = 0x1a,
	MLX5_EVENT_TYPE_CODING_STALL_VL_EVENT                      = 0x1b,
	MLX5_EVENT_TYPE_CODING_DROPPED_PACKET_LOGGED_EVENT         = 0x1f,
	MLX5_EVENT_TYPE_CODING_COMMAND_INTERFACE_COMPLETION        = 0xa,
	MLX5_EVENT_TYPE_CODING_PAGE_REQUEST                        = 0xb
};

enum {
	MLX5_MODIFY_TIR_BITMASK_LRO                   = 0x0,
	MLX5_MODIFY_TIR_BITMASK_INDIRECT_TABLE        = 0x1,
	MLX5_MODIFY_TIR_BITMASK_HASH                  = 0x2,
	MLX5_MODIFY_TIR_BITMASK_TUNNELED_OFFLOAD_EN   = 0x3
};

69 70 71 72 73
enum {
	MLX5_SET_HCA_CAP_OP_MOD_GENERAL_DEVICE        = 0x0,
	MLX5_SET_HCA_CAP_OP_MOD_ATOMIC                = 0x3,
};

74 75 76 77 78 79 80 81 82 83
enum {
	MLX5_CMD_OP_QUERY_HCA_CAP                 = 0x100,
	MLX5_CMD_OP_QUERY_ADAPTER                 = 0x101,
	MLX5_CMD_OP_INIT_HCA                      = 0x102,
	MLX5_CMD_OP_TEARDOWN_HCA                  = 0x103,
	MLX5_CMD_OP_ENABLE_HCA                    = 0x104,
	MLX5_CMD_OP_DISABLE_HCA                   = 0x105,
	MLX5_CMD_OP_QUERY_PAGES                   = 0x107,
	MLX5_CMD_OP_MANAGE_PAGES                  = 0x108,
	MLX5_CMD_OP_SET_HCA_CAP                   = 0x109,
84 85
	MLX5_CMD_OP_QUERY_ISSI                    = 0x10a,
	MLX5_CMD_OP_SET_ISSI                      = 0x10b,
86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108
	MLX5_CMD_OP_CREATE_MKEY                   = 0x200,
	MLX5_CMD_OP_QUERY_MKEY                    = 0x201,
	MLX5_CMD_OP_DESTROY_MKEY                  = 0x202,
	MLX5_CMD_OP_QUERY_SPECIAL_CONTEXTS        = 0x203,
	MLX5_CMD_OP_PAGE_FAULT_RESUME             = 0x204,
	MLX5_CMD_OP_CREATE_EQ                     = 0x301,
	MLX5_CMD_OP_DESTROY_EQ                    = 0x302,
	MLX5_CMD_OP_QUERY_EQ                      = 0x303,
	MLX5_CMD_OP_GEN_EQE                       = 0x304,
	MLX5_CMD_OP_CREATE_CQ                     = 0x400,
	MLX5_CMD_OP_DESTROY_CQ                    = 0x401,
	MLX5_CMD_OP_QUERY_CQ                      = 0x402,
	MLX5_CMD_OP_MODIFY_CQ                     = 0x403,
	MLX5_CMD_OP_CREATE_QP                     = 0x500,
	MLX5_CMD_OP_DESTROY_QP                    = 0x501,
	MLX5_CMD_OP_RST2INIT_QP                   = 0x502,
	MLX5_CMD_OP_INIT2RTR_QP                   = 0x503,
	MLX5_CMD_OP_RTR2RTS_QP                    = 0x504,
	MLX5_CMD_OP_RTS2RTS_QP                    = 0x505,
	MLX5_CMD_OP_SQERR2RTS_QP                  = 0x506,
	MLX5_CMD_OP_2ERR_QP                       = 0x507,
	MLX5_CMD_OP_2RST_QP                       = 0x50a,
	MLX5_CMD_OP_QUERY_QP                      = 0x50b,
109
	MLX5_CMD_OP_SQD_RTS_QP                    = 0x50c,
110 111 112 113 114 115 116
	MLX5_CMD_OP_INIT2INIT_QP                  = 0x50e,
	MLX5_CMD_OP_CREATE_PSV                    = 0x600,
	MLX5_CMD_OP_DESTROY_PSV                   = 0x601,
	MLX5_CMD_OP_CREATE_SRQ                    = 0x700,
	MLX5_CMD_OP_DESTROY_SRQ                   = 0x701,
	MLX5_CMD_OP_QUERY_SRQ                     = 0x702,
	MLX5_CMD_OP_ARM_RQ                        = 0x703,
117 118 119 120
	MLX5_CMD_OP_CREATE_XRC_SRQ                = 0x705,
	MLX5_CMD_OP_DESTROY_XRC_SRQ               = 0x706,
	MLX5_CMD_OP_QUERY_XRC_SRQ                 = 0x707,
	MLX5_CMD_OP_ARM_XRC_SRQ                   = 0x708,
121 122 123 124 125 126 127 128 129 130 131
	MLX5_CMD_OP_CREATE_DCT                    = 0x710,
	MLX5_CMD_OP_DESTROY_DCT                   = 0x711,
	MLX5_CMD_OP_DRAIN_DCT                     = 0x712,
	MLX5_CMD_OP_QUERY_DCT                     = 0x713,
	MLX5_CMD_OP_ARM_DCT_FOR_KEY_VIOLATION     = 0x714,
	MLX5_CMD_OP_QUERY_VPORT_STATE             = 0x750,
	MLX5_CMD_OP_MODIFY_VPORT_STATE            = 0x751,
	MLX5_CMD_OP_QUERY_ESW_VPORT_CONTEXT       = 0x752,
	MLX5_CMD_OP_MODIFY_ESW_VPORT_CONTEXT      = 0x753,
	MLX5_CMD_OP_QUERY_NIC_VPORT_CONTEXT       = 0x754,
	MLX5_CMD_OP_MODIFY_NIC_VPORT_CONTEXT      = 0x755,
132
	MLX5_CMD_OP_QUERY_ROCE_ADDRESS            = 0x760,
133
	MLX5_CMD_OP_SET_ROCE_ADDRESS              = 0x761,
134 135 136 137
	MLX5_CMD_OP_QUERY_HCA_VPORT_CONTEXT       = 0x762,
	MLX5_CMD_OP_MODIFY_HCA_VPORT_CONTEXT      = 0x763,
	MLX5_CMD_OP_QUERY_HCA_VPORT_GID           = 0x764,
	MLX5_CMD_OP_QUERY_HCA_VPORT_PKEY          = 0x765,
138 139 140 141 142 143 144 145 146 147 148
	MLX5_CMD_OP_QUERY_VPORT_COUNTER           = 0x770,
	MLX5_CMD_OP_ALLOC_Q_COUNTER               = 0x771,
	MLX5_CMD_OP_DEALLOC_Q_COUNTER             = 0x772,
	MLX5_CMD_OP_QUERY_Q_COUNTER               = 0x773,
	MLX5_CMD_OP_ALLOC_PD                      = 0x800,
	MLX5_CMD_OP_DEALLOC_PD                    = 0x801,
	MLX5_CMD_OP_ALLOC_UAR                     = 0x802,
	MLX5_CMD_OP_DEALLOC_UAR                   = 0x803,
	MLX5_CMD_OP_CONFIG_INT_MODERATION         = 0x804,
	MLX5_CMD_OP_ACCESS_REG                    = 0x805,
	MLX5_CMD_OP_ATTACH_TO_MCG                 = 0x806,
149
	MLX5_CMD_OP_DETTACH_FROM_MCG              = 0x807,
150 151 152 153 154 155 156
	MLX5_CMD_OP_GET_DROPPED_PACKET_LOG        = 0x80a,
	MLX5_CMD_OP_MAD_IFC                       = 0x50d,
	MLX5_CMD_OP_QUERY_MAD_DEMUX               = 0x80b,
	MLX5_CMD_OP_SET_MAD_DEMUX                 = 0x80c,
	MLX5_CMD_OP_NOP                           = 0x80d,
	MLX5_CMD_OP_ALLOC_XRCD                    = 0x80e,
	MLX5_CMD_OP_DEALLOC_XRCD                  = 0x80f,
157 158 159 160 161 162 163 164 165 166 167 168
	MLX5_CMD_OP_ALLOC_TRANSPORT_DOMAIN        = 0x816,
	MLX5_CMD_OP_DEALLOC_TRANSPORT_DOMAIN      = 0x817,
	MLX5_CMD_OP_QUERY_CONG_STATUS             = 0x822,
	MLX5_CMD_OP_MODIFY_CONG_STATUS            = 0x823,
	MLX5_CMD_OP_QUERY_CONG_PARAMS             = 0x824,
	MLX5_CMD_OP_MODIFY_CONG_PARAMS            = 0x825,
	MLX5_CMD_OP_QUERY_CONG_STATISTICS         = 0x826,
	MLX5_CMD_OP_ADD_VXLAN_UDP_DPORT           = 0x827,
	MLX5_CMD_OP_DELETE_VXLAN_UDP_DPORT        = 0x828,
	MLX5_CMD_OP_SET_L2_TABLE_ENTRY            = 0x829,
	MLX5_CMD_OP_QUERY_L2_TABLE_ENTRY          = 0x82a,
	MLX5_CMD_OP_DELETE_L2_TABLE_ENTRY         = 0x82b,
T
Tariq Toukan 已提交
169 170
	MLX5_CMD_OP_SET_WOL_ROL                   = 0x830,
	MLX5_CMD_OP_QUERY_WOL_ROL                 = 0x831,
171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186
	MLX5_CMD_OP_CREATE_TIR                    = 0x900,
	MLX5_CMD_OP_MODIFY_TIR                    = 0x901,
	MLX5_CMD_OP_DESTROY_TIR                   = 0x902,
	MLX5_CMD_OP_QUERY_TIR                     = 0x903,
	MLX5_CMD_OP_CREATE_SQ                     = 0x904,
	MLX5_CMD_OP_MODIFY_SQ                     = 0x905,
	MLX5_CMD_OP_DESTROY_SQ                    = 0x906,
	MLX5_CMD_OP_QUERY_SQ                      = 0x907,
	MLX5_CMD_OP_CREATE_RQ                     = 0x908,
	MLX5_CMD_OP_MODIFY_RQ                     = 0x909,
	MLX5_CMD_OP_DESTROY_RQ                    = 0x90a,
	MLX5_CMD_OP_QUERY_RQ                      = 0x90b,
	MLX5_CMD_OP_CREATE_RMP                    = 0x90c,
	MLX5_CMD_OP_MODIFY_RMP                    = 0x90d,
	MLX5_CMD_OP_DESTROY_RMP                   = 0x90e,
	MLX5_CMD_OP_QUERY_RMP                     = 0x90f,
187 188 189 190 191 192 193 194
	MLX5_CMD_OP_CREATE_TIS                    = 0x912,
	MLX5_CMD_OP_MODIFY_TIS                    = 0x913,
	MLX5_CMD_OP_DESTROY_TIS                   = 0x914,
	MLX5_CMD_OP_QUERY_TIS                     = 0x915,
	MLX5_CMD_OP_CREATE_RQT                    = 0x916,
	MLX5_CMD_OP_MODIFY_RQT                    = 0x917,
	MLX5_CMD_OP_DESTROY_RQT                   = 0x918,
	MLX5_CMD_OP_QUERY_RQT                     = 0x919,
195
	MLX5_CMD_OP_SET_FLOW_TABLE_ROOT		  = 0x92f,
196 197 198 199 200 201 202 203
	MLX5_CMD_OP_CREATE_FLOW_TABLE             = 0x930,
	MLX5_CMD_OP_DESTROY_FLOW_TABLE            = 0x931,
	MLX5_CMD_OP_QUERY_FLOW_TABLE              = 0x932,
	MLX5_CMD_OP_CREATE_FLOW_GROUP             = 0x933,
	MLX5_CMD_OP_DESTROY_FLOW_GROUP            = 0x934,
	MLX5_CMD_OP_QUERY_FLOW_GROUP              = 0x935,
	MLX5_CMD_OP_SET_FLOW_TABLE_ENTRY          = 0x936,
	MLX5_CMD_OP_QUERY_FLOW_TABLE_ENTRY        = 0x937,
204
	MLX5_CMD_OP_DELETE_FLOW_TABLE_ENTRY       = 0x938,
205 206 207
	MLX5_CMD_OP_ALLOC_FLOW_COUNTER            = 0x939,
	MLX5_CMD_OP_DEALLOC_FLOW_COUNTER          = 0x93a,
	MLX5_CMD_OP_QUERY_FLOW_COUNTER            = 0x93b,
208
	MLX5_CMD_OP_MODIFY_FLOW_TABLE             = 0x93c
209 210 211 212 213 214
};

struct mlx5_ifc_flow_table_fields_supported_bits {
	u8         outer_dmac[0x1];
	u8         outer_smac[0x1];
	u8         outer_ether_type[0x1];
215
	u8         reserved_at_3[0x1];
216 217 218
	u8         outer_first_prio[0x1];
	u8         outer_first_cfi[0x1];
	u8         outer_first_vid[0x1];
219
	u8         reserved_at_7[0x1];
220 221 222
	u8         outer_second_prio[0x1];
	u8         outer_second_cfi[0x1];
	u8         outer_second_vid[0x1];
223
	u8         reserved_at_b[0x1];
224 225 226 227 228 229 230 231 232 233 234 235 236 237
	u8         outer_sip[0x1];
	u8         outer_dip[0x1];
	u8         outer_frag[0x1];
	u8         outer_ip_protocol[0x1];
	u8         outer_ip_ecn[0x1];
	u8         outer_ip_dscp[0x1];
	u8         outer_udp_sport[0x1];
	u8         outer_udp_dport[0x1];
	u8         outer_tcp_sport[0x1];
	u8         outer_tcp_dport[0x1];
	u8         outer_tcp_flags[0x1];
	u8         outer_gre_protocol[0x1];
	u8         outer_gre_key[0x1];
	u8         outer_vxlan_vni[0x1];
238
	u8         reserved_at_1a[0x5];
239 240 241 242 243
	u8         source_eswitch_port[0x1];

	u8         inner_dmac[0x1];
	u8         inner_smac[0x1];
	u8         inner_ether_type[0x1];
244
	u8         reserved_at_23[0x1];
245 246 247
	u8         inner_first_prio[0x1];
	u8         inner_first_cfi[0x1];
	u8         inner_first_vid[0x1];
248
	u8         reserved_at_27[0x1];
249 250 251
	u8         inner_second_prio[0x1];
	u8         inner_second_cfi[0x1];
	u8         inner_second_vid[0x1];
252
	u8         reserved_at_2b[0x1];
253 254 255 256 257 258 259 260 261 262 263
	u8         inner_sip[0x1];
	u8         inner_dip[0x1];
	u8         inner_frag[0x1];
	u8         inner_ip_protocol[0x1];
	u8         inner_ip_ecn[0x1];
	u8         inner_ip_dscp[0x1];
	u8         inner_udp_sport[0x1];
	u8         inner_udp_dport[0x1];
	u8         inner_tcp_sport[0x1];
	u8         inner_tcp_dport[0x1];
	u8         inner_tcp_flags[0x1];
264
	u8         reserved_at_37[0x9];
265

266
	u8         reserved_at_40[0x40];
267 268 269 270
};

struct mlx5_ifc_flow_table_prop_layout_bits {
	u8         ft_support[0x1];
271 272
	u8         reserved_at_1[0x1];
	u8         flow_counter[0x1];
273
	u8	   flow_modify_en[0x1];
274
	u8         modify_root[0x1];
275 276
	u8         identified_miss_table_mode[0x1];
	u8         flow_table_modify[0x1];
277
	u8         reserved_at_7[0x19];
278

279
	u8         reserved_at_20[0x2];
280
	u8         log_max_ft_size[0x6];
281
	u8         reserved_at_28[0x10];
282 283
	u8         max_ft_level[0x8];

284
	u8         reserved_at_40[0x20];
285

286
	u8         reserved_at_60[0x18];
287 288
	u8         log_max_ft_num[0x8];

289
	u8         reserved_at_80[0x18];
290 291
	u8         log_max_destination[0x8];

292
	u8         reserved_at_a0[0x18];
293 294
	u8         log_max_flow[0x8];

295
	u8         reserved_at_c0[0x40];
296 297 298 299 300 301 302 303 304 305 306

	struct mlx5_ifc_flow_table_fields_supported_bits ft_field_support;

	struct mlx5_ifc_flow_table_fields_supported_bits ft_field_bitmask_support;
};

struct mlx5_ifc_odp_per_transport_service_cap_bits {
	u8         send[0x1];
	u8         receive[0x1];
	u8         write[0x1];
	u8         read[0x1];
307
	u8         reserved_at_4[0x1];
308
	u8         srq_receive[0x1];
309
	u8         reserved_at_6[0x1a];
310 311
};

312
struct mlx5_ifc_ipv4_layout_bits {
313
	u8         reserved_at_0[0x60];
314 315 316 317 318 319 320 321 322 323 324

	u8         ipv4[0x20];
};

struct mlx5_ifc_ipv6_layout_bits {
	u8         ipv6[16][0x8];
};

union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits {
	struct mlx5_ifc_ipv6_layout_bits ipv6_layout;
	struct mlx5_ifc_ipv4_layout_bits ipv4_layout;
325
	u8         reserved_at_0[0x80];
326 327
};

328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344
struct mlx5_ifc_fte_match_set_lyr_2_4_bits {
	u8         smac_47_16[0x20];

	u8         smac_15_0[0x10];
	u8         ethertype[0x10];

	u8         dmac_47_16[0x20];

	u8         dmac_15_0[0x10];
	u8         first_prio[0x3];
	u8         first_cfi[0x1];
	u8         first_vid[0xc];

	u8         ip_protocol[0x8];
	u8         ip_dscp[0x6];
	u8         ip_ecn[0x2];
	u8         vlan_tag[0x1];
345
	u8         reserved_at_91[0x1];
346
	u8         frag[0x1];
347
	u8         reserved_at_93[0x4];
348 349 350 351 352
	u8         tcp_flags[0x9];

	u8         tcp_sport[0x10];
	u8         tcp_dport[0x10];

353
	u8         reserved_at_c0[0x20];
354 355 356 357

	u8         udp_sport[0x10];
	u8         udp_dport[0x10];

358
	union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits src_ipv4_src_ipv6;
359

360
	union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits dst_ipv4_dst_ipv6;
361 362 363
};

struct mlx5_ifc_fte_match_set_misc_bits {
364
	u8         reserved_at_0[0x20];
365

366
	u8         reserved_at_20[0x10];
367 368 369 370 371 372 373 374 375 376 377
	u8         source_port[0x10];

	u8         outer_second_prio[0x3];
	u8         outer_second_cfi[0x1];
	u8         outer_second_vid[0xc];
	u8         inner_second_prio[0x3];
	u8         inner_second_cfi[0x1];
	u8         inner_second_vid[0xc];

	u8         outer_second_vlan_tag[0x1];
	u8         inner_second_vlan_tag[0x1];
378
	u8         reserved_at_62[0xe];
379 380 381 382 383 384
	u8         gre_protocol[0x10];

	u8         gre_key_h[0x18];
	u8         gre_key_l[0x8];

	u8         vxlan_vni[0x18];
385
	u8         reserved_at_b8[0x8];
386

387
	u8         reserved_at_c0[0x20];
388

389
	u8         reserved_at_e0[0xc];
390 391
	u8         outer_ipv6_flow_label[0x14];

392
	u8         reserved_at_100[0xc];
393 394
	u8         inner_ipv6_flow_label[0x14];

395
	u8         reserved_at_120[0xe0];
396 397 398 399 400 401
};

struct mlx5_ifc_cmd_pas_bits {
	u8         pa_h[0x20];

	u8         pa_l[0x14];
402
	u8         reserved_at_34[0xc];
403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426
};

struct mlx5_ifc_uint64_bits {
	u8         hi[0x20];

	u8         lo[0x20];
};

enum {
	MLX5_ADS_STAT_RATE_NO_LIMIT  = 0x0,
	MLX5_ADS_STAT_RATE_2_5GBPS   = 0x7,
	MLX5_ADS_STAT_RATE_10GBPS    = 0x8,
	MLX5_ADS_STAT_RATE_30GBPS    = 0x9,
	MLX5_ADS_STAT_RATE_5GBPS     = 0xa,
	MLX5_ADS_STAT_RATE_20GBPS    = 0xb,
	MLX5_ADS_STAT_RATE_40GBPS    = 0xc,
	MLX5_ADS_STAT_RATE_60GBPS    = 0xd,
	MLX5_ADS_STAT_RATE_80GBPS    = 0xe,
	MLX5_ADS_STAT_RATE_120GBPS   = 0xf,
};

struct mlx5_ifc_ads_bits {
	u8         fl[0x1];
	u8         free_ar[0x1];
427
	u8         reserved_at_2[0xe];
428 429
	u8         pkey_index[0x10];

430
	u8         reserved_at_20[0x8];
431 432 433 434 435
	u8         grh[0x1];
	u8         mlid[0x7];
	u8         rlid[0x10];

	u8         ack_timeout[0x5];
436
	u8         reserved_at_45[0x3];
437
	u8         src_addr_index[0x8];
438
	u8         reserved_at_50[0x4];
439 440 441
	u8         stat_rate[0x4];
	u8         hop_limit[0x8];

442
	u8         reserved_at_60[0x4];
443 444 445 446 447
	u8         tclass[0x8];
	u8         flow_label[0x14];

	u8         rgid_rip[16][0x8];

448
	u8         reserved_at_100[0x4];
449 450
	u8         f_dscp[0x1];
	u8         f_ecn[0x1];
451
	u8         reserved_at_106[0x1];
452 453 454 455 456 457 458 459 460 461 462 463 464 465 466
	u8         f_eth_prio[0x1];
	u8         ecn[0x2];
	u8         dscp[0x6];
	u8         udp_sport[0x10];

	u8         dei_cfi[0x1];
	u8         eth_prio[0x3];
	u8         sl[0x4];
	u8         port[0x8];
	u8         rmac_47_32[0x10];

	u8         rmac_31_0[0x20];
};

struct mlx5_ifc_flow_table_nic_cap_bits {
467 468
	u8         nic_rx_multi_path_tirs[0x1];
	u8         reserved_at_1[0x1ff];
469 470 471

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_receive;

472
	u8         reserved_at_400[0x200];
473 474 475 476 477

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_receive_sniffer;

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_transmit;

478
	u8         reserved_at_a00[0x200];
479 480 481

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_transmit_sniffer;

482
	u8         reserved_at_e00[0x7200];
483 484
};

485
struct mlx5_ifc_flow_table_eswitch_cap_bits {
486
	u8     reserved_at_0[0x200];
487 488 489 490 491 492 493

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_esw_fdb;

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_esw_acl_ingress;

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_esw_acl_egress;

494
	u8      reserved_at_800[0x7800];
495 496
};

497 498 499 500 501 502
struct mlx5_ifc_e_switch_cap_bits {
	u8         vport_svlan_strip[0x1];
	u8         vport_cvlan_strip[0x1];
	u8         vport_svlan_insert[0x1];
	u8         vport_cvlan_insert_if_not_exist[0x1];
	u8         vport_cvlan_insert_overwrite[0x1];
503
	u8         reserved_at_5[0x1b];
504

505
	u8         reserved_at_20[0x7e0];
506 507
};

508 509 510 511 512 513
struct mlx5_ifc_per_protocol_networking_offload_caps_bits {
	u8         csum_cap[0x1];
	u8         vlan_cap[0x1];
	u8         lro_cap[0x1];
	u8         lro_psh_flag[0x1];
	u8         lro_time_stamp[0x1];
514
	u8         reserved_at_5[0x3];
515
	u8         self_lb_en_modifiable[0x1];
516
	u8         reserved_at_9[0x2];
517
	u8         max_lso_cap[0x5];
518
	u8         reserved_at_10[0x4];
519
	u8         rss_ind_tbl_cap[0x4];
520 521 522
	u8         reg_umr_sq[0x1];
	u8         scatter_fcs[0x1];
	u8         reserved_at_1a[0x1];
523
	u8         tunnel_lso_const_out_ip_id[0x1];
524
	u8         reserved_at_1c[0x2];
525 526 527
	u8         tunnel_statless_gre[0x1];
	u8         tunnel_stateless_vxlan[0x1];

528
	u8         reserved_at_20[0x20];
529

530
	u8         reserved_at_40[0x10];
531 532
	u8         lro_min_mss_size[0x10];

533
	u8         reserved_at_60[0x120];
534 535 536

	u8         lro_timer_supported_periods[4][0x20];

537
	u8         reserved_at_200[0x600];
538 539 540 541
};

struct mlx5_ifc_roce_cap_bits {
	u8         roce_apm[0x1];
542
	u8         reserved_at_1[0x1f];
543

544
	u8         reserved_at_20[0x60];
545

546
	u8         reserved_at_80[0xc];
547
	u8         l3_type[0x4];
548
	u8         reserved_at_90[0x8];
549 550
	u8         roce_version[0x8];

551
	u8         reserved_at_a0[0x10];
552 553 554 555 556
	u8         r_roce_dest_udp_port[0x10];

	u8         r_roce_max_src_udp_port[0x10];
	u8         r_roce_min_src_udp_port[0x10];

557
	u8         reserved_at_e0[0x10];
558 559
	u8         roce_address_table_size[0x10];

560
	u8         reserved_at_100[0x700];
561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587
};

enum {
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_1_BYTE     = 0x0,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_2_BYTES    = 0x2,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_4_BYTES    = 0x4,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_8_BYTES    = 0x8,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_16_BYTES   = 0x10,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_32_BYTES   = 0x20,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_64_BYTES   = 0x40,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_128_BYTES  = 0x80,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_256_BYTES  = 0x100,
};

enum {
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_1_BYTE     = 0x1,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_2_BYTES    = 0x2,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_4_BYTES    = 0x4,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_8_BYTES    = 0x8,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_16_BYTES   = 0x10,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_32_BYTES   = 0x20,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_64_BYTES   = 0x40,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_128_BYTES  = 0x80,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_256_BYTES  = 0x100,
};

struct mlx5_ifc_atomic_caps_bits {
588
	u8         reserved_at_0[0x40];
589

590
	u8         atomic_req_8B_endianess_mode[0x2];
591
	u8         reserved_at_42[0x4];
592
	u8         supported_atomic_req_8B_endianess_mode_1[0x1];
593

594
	u8         reserved_at_47[0x19];
595

596
	u8         reserved_at_60[0x20];
597

598
	u8         reserved_at_80[0x10];
599
	u8         atomic_operations[0x10];
600

601
	u8         reserved_at_a0[0x10];
602 603
	u8         atomic_size_qp[0x10];

604
	u8         reserved_at_c0[0x10];
605 606
	u8         atomic_size_dc[0x10];

607
	u8         reserved_at_e0[0x720];
608 609 610
};

struct mlx5_ifc_odp_cap_bits {
611
	u8         reserved_at_0[0x40];
612 613

	u8         sig[0x1];
614
	u8         reserved_at_41[0x1f];
615

616
	u8         reserved_at_60[0x20];
617 618 619 620 621 622 623

	struct mlx5_ifc_odp_per_transport_service_cap_bits rc_odp_caps;

	struct mlx5_ifc_odp_per_transport_service_cap_bits uc_odp_caps;

	struct mlx5_ifc_odp_per_transport_service_cap_bits ud_odp_caps;

624
	u8         reserved_at_e0[0x720];
625 626
};

627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653
struct mlx5_ifc_calc_op {
	u8        reserved_at_0[0x10];
	u8        reserved_at_10[0x9];
	u8        op_swap_endianness[0x1];
	u8        op_min[0x1];
	u8        op_xor[0x1];
	u8        op_or[0x1];
	u8        op_and[0x1];
	u8        op_max[0x1];
	u8        op_add[0x1];
};

struct mlx5_ifc_vector_calc_cap_bits {
	u8         calc_matrix[0x1];
	u8         reserved_at_1[0x1f];
	u8         reserved_at_20[0x8];
	u8         max_vec_count[0x8];
	u8         reserved_at_30[0xd];
	u8         max_chunk_size[0x3];
	struct mlx5_ifc_calc_op calc0;
	struct mlx5_ifc_calc_op calc1;
	struct mlx5_ifc_calc_op calc2;
	struct mlx5_ifc_calc_op calc3;

	u8         reserved_at_e0[0x720];
};

654 655 656
enum {
	MLX5_WQ_TYPE_LINKED_LIST  = 0x0,
	MLX5_WQ_TYPE_CYCLIC       = 0x1,
657
	MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ = 0x2,
658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695
};

enum {
	MLX5_WQ_END_PAD_MODE_NONE   = 0x0,
	MLX5_WQ_END_PAD_MODE_ALIGN  = 0x1,
};

enum {
	MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_8_GID_ENTRIES    = 0x0,
	MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_16_GID_ENTRIES   = 0x1,
	MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_32_GID_ENTRIES   = 0x2,
	MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_64_GID_ENTRIES   = 0x3,
	MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_128_GID_ENTRIES  = 0x4,
};

enum {
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_128_ENTRIES  = 0x0,
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_256_ENTRIES  = 0x1,
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_512_ENTRIES  = 0x2,
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_1K_ENTRIES   = 0x3,
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_2K_ENTRIES   = 0x4,
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_4K_ENTRIES   = 0x5,
};

enum {
	MLX5_CMD_HCA_CAP_PORT_TYPE_IB        = 0x0,
	MLX5_CMD_HCA_CAP_PORT_TYPE_ETHERNET  = 0x1,
};

enum {
	MLX5_CMD_HCA_CAP_CMDIF_CHECKSUM_DISABLED       = 0x0,
	MLX5_CMD_HCA_CAP_CMDIF_CHECKSUM_INITIAL_STATE  = 0x1,
	MLX5_CMD_HCA_CAP_CMDIF_CHECKSUM_ENABLED        = 0x3,
};

enum {
	MLX5_CAP_PORT_TYPE_IB  = 0x0,
	MLX5_CAP_PORT_TYPE_ETH = 0x1,
696 697
};

698
struct mlx5_ifc_cmd_hca_cap_bits {
699
	u8         reserved_at_0[0x80];
700 701 702

	u8         log_max_srq_sz[0x8];
	u8         log_max_qp_sz[0x8];
703
	u8         reserved_at_90[0xb];
704 705
	u8         log_max_qp[0x5];

706
	u8         reserved_at_a0[0xb];
707
	u8         log_max_srq[0x5];
708
	u8         reserved_at_b0[0x10];
709

710
	u8         reserved_at_c0[0x8];
711
	u8         log_max_cq_sz[0x8];
712
	u8         reserved_at_d0[0xb];
713 714 715
	u8         log_max_cq[0x5];

	u8         log_max_eq_sz[0x8];
716
	u8         reserved_at_e8[0x2];
717
	u8         log_max_mkey[0x6];
718
	u8         reserved_at_f0[0xc];
719 720 721
	u8         log_max_eq[0x4];

	u8         max_indirection[0x8];
722
	u8         reserved_at_108[0x1];
723
	u8         log_max_mrw_sz[0x7];
724
	u8         reserved_at_110[0x2];
725
	u8         log_max_bsf_list_size[0x6];
726
	u8         reserved_at_118[0x2];
727 728
	u8         log_max_klm_list_size[0x6];

729
	u8         reserved_at_120[0xa];
730
	u8         log_max_ra_req_dc[0x6];
731
	u8         reserved_at_130[0xa];
732 733
	u8         log_max_ra_res_dc[0x6];

734
	u8         reserved_at_140[0xa];
735
	u8         log_max_ra_req_qp[0x6];
736
	u8         reserved_at_150[0xa];
737 738 739 740 741
	u8         log_max_ra_res_qp[0x6];

	u8         pad_cap[0x1];
	u8         cc_query_allowed[0x1];
	u8         cc_modify_allowed[0x1];
742
	u8         reserved_at_163[0xd];
743
	u8         gid_table_size[0x10];
744

745 746
	u8         out_of_seq_cnt[0x1];
	u8         vport_counters[0x1];
747
	u8         reserved_at_182[0x4];
748 749 750
	u8         max_qp_cnt[0xa];
	u8         pkey_table_size[0x10];

751 752 753 754
	u8         vport_group_manager[0x1];
	u8         vhca_group_manager[0x1];
	u8         ib_virt[0x1];
	u8         eth_virt[0x1];
755
	u8         reserved_at_1a4[0x1];
756 757
	u8         ets[0x1];
	u8         nic_flow_table[0x1];
758
	u8         eswitch_flow_table[0x1];
759 760
	u8	   early_vf_enable[0x1];
	u8         reserved_at_1a9[0x2];
761
	u8         local_ca_ack_delay[0x5];
762 763 764 765 766
	u8         reserved_at_1af[0x2];
	u8         ports_check[0x1];
	u8         reserved_at_1b2[0x1];
	u8         disable_link_up[0x1];
	u8         beacon_led[0x1];
767
	u8         port_type[0x2];
768 769
	u8         num_ports[0x8];

770
	u8         reserved_at_1c0[0x3];
771
	u8         log_max_msg[0x5];
772
	u8         reserved_at_1c8[0x4];
773
	u8         max_tc[0x4];
774
	u8         reserved_at_1d0[0x6];
T
Tariq Toukan 已提交
775 776
	u8         rol_s[0x1];
	u8         rol_g[0x1];
777
	u8         reserved_at_1d8[0x1];
T
Tariq Toukan 已提交
778 779 780 781 782 783 784
	u8         wol_s[0x1];
	u8         wol_g[0x1];
	u8         wol_a[0x1];
	u8         wol_b[0x1];
	u8         wol_m[0x1];
	u8         wol_u[0x1];
	u8         wol_p[0x1];
785 786

	u8         stat_rate_support[0x10];
787
	u8         reserved_at_1f0[0xc];
788
	u8         cqe_version[0x4];
789

790
	u8         compact_address_vector[0x1];
791 792
	u8         striding_rq[0x1];
	u8         reserved_at_201[0x2];
793
	u8         ipoib_basic_offloads[0x1];
794
	u8         reserved_at_205[0xa];
795
	u8         drain_sigerr[0x1];
796 797
	u8         cmdif_checksum[0x2];
	u8         sigerr_cqe[0x1];
798
	u8         reserved_at_213[0x1];
799 800
	u8         wq_signature[0x1];
	u8         sctr_data_cqe[0x1];
801
	u8         reserved_at_216[0x1];
802 803 804
	u8         sho[0x1];
	u8         tph[0x1];
	u8         rf[0x1];
805
	u8         dct[0x1];
806
	u8         reserved_at_21b[0x1];
807
	u8         eth_net_offloads[0x1];
808 809
	u8         roce[0x1];
	u8         atomic[0x1];
810
	u8         reserved_at_21f[0x1];
811 812 813 814

	u8         cq_oi[0x1];
	u8         cq_resize[0x1];
	u8         cq_moderation[0x1];
815
	u8         reserved_at_223[0x3];
816
	u8         cq_eq_remap[0x1];
817 818
	u8         pg[0x1];
	u8         block_lb_mc[0x1];
819
	u8         reserved_at_229[0x1];
820
	u8         scqe_break_moderation[0x1];
821
	u8         cq_period_start_from_cqe[0x1];
822
	u8         cd[0x1];
823
	u8         reserved_at_22d[0x1];
824
	u8         apm[0x1];
825
	u8         vector_calc[0x1];
826
	u8         umr_ptr_rlky[0x1];
827
	u8	   imaicl[0x1];
828
	u8         reserved_at_232[0x4];
829 830
	u8         qkv[0x1];
	u8         pkv[0x1];
831 832
	u8         set_deth_sqpn[0x1];
	u8         reserved_at_239[0x3];
833 834 835 836 837
	u8         xrc[0x1];
	u8         ud[0x1];
	u8         uc[0x1];
	u8         rc[0x1];

838
	u8         reserved_at_240[0xa];
839
	u8         uar_sz[0x6];
840
	u8         reserved_at_250[0x8];
841 842 843
	u8         log_pg_sz[0x8];

	u8         bf[0x1];
844
	u8         reserved_at_261[0x1];
845
	u8         pad_tx_eth_packet[0x1];
846
	u8         reserved_at_263[0x8];
847
	u8         log_bf_reg_size[0x5];
848
	u8         reserved_at_270[0x10];
849

850
	u8         reserved_at_280[0x10];
851 852
	u8         max_wqe_sz_sq[0x10];

853
	u8         reserved_at_2a0[0x10];
854 855
	u8         max_wqe_sz_rq[0x10];

856
	u8         reserved_at_2c0[0x10];
857 858
	u8         max_wqe_sz_sq_dc[0x10];

859
	u8         reserved_at_2e0[0x7];
860 861
	u8         max_qp_mcg[0x19];

862
	u8         reserved_at_300[0x18];
863 864
	u8         log_max_mcg[0x8];

865
	u8         reserved_at_320[0x3];
866
	u8         log_max_transport_domain[0x5];
867
	u8         reserved_at_328[0x3];
868
	u8         log_max_pd[0x5];
869
	u8         reserved_at_330[0xb];
870 871
	u8         log_max_xrcd[0x5];

872
	u8         reserved_at_340[0x20];
873

874
	u8         reserved_at_360[0x3];
875
	u8         log_max_rq[0x5];
876
	u8         reserved_at_368[0x3];
877
	u8         log_max_sq[0x5];
878
	u8         reserved_at_370[0x3];
879
	u8         log_max_tir[0x5];
880
	u8         reserved_at_378[0x3];
881 882
	u8         log_max_tis[0x5];

883
	u8         basic_cyclic_rcv_wqe[0x1];
884
	u8         reserved_at_381[0x2];
885
	u8         log_max_rmp[0x5];
886
	u8         reserved_at_388[0x3];
887
	u8         log_max_rqt[0x5];
888
	u8         reserved_at_390[0x3];
889
	u8         log_max_rqt_size[0x5];
890
	u8         reserved_at_398[0x3];
891 892
	u8         log_max_tis_per_sq[0x5];

893
	u8         reserved_at_3a0[0x3];
894
	u8         log_max_stride_sz_rq[0x5];
895
	u8         reserved_at_3a8[0x3];
896
	u8         log_min_stride_sz_rq[0x5];
897
	u8         reserved_at_3b0[0x3];
898
	u8         log_max_stride_sz_sq[0x5];
899
	u8         reserved_at_3b8[0x3];
900 901
	u8         log_min_stride_sz_sq[0x5];

902
	u8         reserved_at_3c0[0x1b];
903 904
	u8         log_max_wq_sz[0x5];

905
	u8         nic_vport_change_event[0x1];
906
	u8         reserved_at_3e1[0xa];
907
	u8         log_max_vlan_list[0x5];
908
	u8         reserved_at_3f0[0x3];
909
	u8         log_max_current_mc_list[0x5];
910
	u8         reserved_at_3f8[0x3];
911 912
	u8         log_max_current_uc_list[0x5];

913
	u8         reserved_at_400[0x80];
914

915
	u8         reserved_at_480[0x3];
916
	u8         log_max_l2_table[0x5];
917
	u8         reserved_at_488[0x8];
918 919
	u8         log_uar_page_sz[0x10];

920
	u8         reserved_at_4a0[0x20];
921
	u8         device_frequency_mhz[0x20];
922
	u8         device_frequency_khz[0x20];
923 924 925 926

	u8         reserved_at_500[0x80];

	u8         reserved_at_580[0x3f];
927
	u8         cqe_compression[0x1];
928

929 930
	u8         cqe_compression_timeout[0x10];
	u8         cqe_compression_max_num[0x10];
931

932
	u8         reserved_at_5e0[0x220];
933 934
};

935 936 937 938
enum mlx5_flow_destination_type {
	MLX5_FLOW_DESTINATION_TYPE_VPORT        = 0x0,
	MLX5_FLOW_DESTINATION_TYPE_FLOW_TABLE   = 0x1,
	MLX5_FLOW_DESTINATION_TYPE_TIR          = 0x2,
939
};
940

941 942 943
struct mlx5_ifc_dest_format_struct_bits {
	u8         destination_type[0x8];
	u8         destination_id[0x18];
944

945
	u8         reserved_at_20[0x20];
946 947
};

948 949 950 951 952 953 954 955 956 957 958 959 960
struct mlx5_ifc_flow_counter_list_bits {
	u8         reserved_at_0[0x10];
	u8         flow_counter_id[0x10];

	u8         reserved_at_20[0x20];
};

union mlx5_ifc_dest_format_struct_flow_counter_list_auto_bits {
	struct mlx5_ifc_dest_format_struct_bits dest_format_struct;
	struct mlx5_ifc_flow_counter_list_bits flow_counter_list;
	u8         reserved_at_0[0x40];
};

961 962 963 964 965 966
struct mlx5_ifc_fte_match_param_bits {
	struct mlx5_ifc_fte_match_set_lyr_2_4_bits outer_headers;

	struct mlx5_ifc_fte_match_set_misc_bits misc_parameters;

	struct mlx5_ifc_fte_match_set_lyr_2_4_bits inner_headers;
967

968
	u8         reserved_at_600[0xa00];
969 970
};

971 972 973 974 975 976 977
enum {
	MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_SRC_IP     = 0x0,
	MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_DST_IP     = 0x1,
	MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_L4_SPORT   = 0x2,
	MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_L4_DPORT   = 0x3,
	MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_IPSEC_SPI  = 0x4,
};
978

979 980 981 982 983
struct mlx5_ifc_rx_hash_field_select_bits {
	u8         l3_prot_type[0x1];
	u8         l4_prot_type[0x1];
	u8         selected_fields[0x1e];
};
984

985 986 987
enum {
	MLX5_WQ_WQ_TYPE_WQ_LINKED_LIST  = 0x0,
	MLX5_WQ_WQ_TYPE_WQ_CYCLIC       = 0x1,
988 989
};

990 991 992 993 994 995 996 997 998 999
enum {
	MLX5_WQ_END_PADDING_MODE_END_PAD_NONE   = 0x0,
	MLX5_WQ_END_PADDING_MODE_END_PAD_ALIGN  = 0x1,
};

struct mlx5_ifc_wq_bits {
	u8         wq_type[0x4];
	u8         wq_signature[0x1];
	u8         end_padding_mode[0x2];
	u8         cd_slave[0x1];
1000
	u8         reserved_at_8[0x18];
1001

1002 1003
	u8         hds_skip_first_sge[0x1];
	u8         log2_hds_buf_size[0x3];
1004
	u8         reserved_at_24[0x7];
1005 1006
	u8         page_offset[0x5];
	u8         lwm[0x10];
1007

1008
	u8         reserved_at_40[0x8];
1009 1010
	u8         pd[0x18];

1011
	u8         reserved_at_60[0x8];
1012 1013 1014 1015 1016 1017 1018 1019
	u8         uar_page[0x18];

	u8         dbr_addr[0x40];

	u8         hw_counter[0x20];

	u8         sw_counter[0x20];

1020
	u8         reserved_at_100[0xc];
1021
	u8         log_wq_stride[0x4];
1022
	u8         reserved_at_110[0x3];
1023
	u8         log_wq_pg_sz[0x5];
1024
	u8         reserved_at_118[0x3];
1025 1026
	u8         log_wq_sz[0x5];

1027 1028 1029 1030 1031 1032 1033
	u8         reserved_at_120[0x15];
	u8         log_wqe_num_of_strides[0x3];
	u8         two_byte_shift_en[0x1];
	u8         reserved_at_139[0x4];
	u8         log_wqe_stride_size[0x3];

	u8         reserved_at_140[0x4c0];
1034

1035
	struct mlx5_ifc_cmd_pas_bits pas[0];
1036 1037
};

1038
struct mlx5_ifc_rq_num_bits {
1039
	u8         reserved_at_0[0x8];
1040 1041
	u8         rq_num[0x18];
};
1042

1043
struct mlx5_ifc_mac_address_layout_bits {
1044
	u8         reserved_at_0[0x10];
1045
	u8         mac_addr_47_32[0x10];
1046

1047 1048 1049
	u8         mac_addr_31_0[0x20];
};

1050
struct mlx5_ifc_vlan_layout_bits {
1051
	u8         reserved_at_0[0x14];
1052 1053
	u8         vlan[0x0c];

1054
	u8         reserved_at_20[0x20];
1055 1056
};

1057
struct mlx5_ifc_cong_control_r_roce_ecn_np_bits {
1058
	u8         reserved_at_0[0xa0];
1059 1060 1061

	u8         min_time_between_cnps[0x20];

1062
	u8         reserved_at_c0[0x12];
1063
	u8         cnp_dscp[0x6];
1064
	u8         reserved_at_d8[0x5];
1065 1066
	u8         cnp_802p_prio[0x3];

1067
	u8         reserved_at_e0[0x720];
1068 1069 1070
};

struct mlx5_ifc_cong_control_r_roce_ecn_rp_bits {
1071
	u8         reserved_at_0[0x60];
1072

1073
	u8         reserved_at_60[0x4];
1074
	u8         clamp_tgt_rate[0x1];
1075
	u8         reserved_at_65[0x3];
1076
	u8         clamp_tgt_rate_after_time_inc[0x1];
1077
	u8         reserved_at_69[0x17];
1078

1079
	u8         reserved_at_80[0x20];
1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098

	u8         rpg_time_reset[0x20];

	u8         rpg_byte_reset[0x20];

	u8         rpg_threshold[0x20];

	u8         rpg_max_rate[0x20];

	u8         rpg_ai_rate[0x20];

	u8         rpg_hai_rate[0x20];

	u8         rpg_gd[0x20];

	u8         rpg_min_dec_fac[0x20];

	u8         rpg_min_rate[0x20];

1099
	u8         reserved_at_1c0[0xe0];
1100 1101 1102 1103 1104 1105 1106 1107 1108

	u8         rate_to_set_on_first_cnp[0x20];

	u8         dce_tcp_g[0x20];

	u8         dce_tcp_rtt[0x20];

	u8         rate_reduce_monitor_period[0x20];

1109
	u8         reserved_at_320[0x20];
1110 1111 1112

	u8         initial_alpha_value[0x20];

1113
	u8         reserved_at_360[0x4a0];
1114 1115 1116
};

struct mlx5_ifc_cong_control_802_1qau_rp_bits {
1117
	u8         reserved_at_0[0x80];
1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138

	u8         rppp_max_rps[0x20];

	u8         rpg_time_reset[0x20];

	u8         rpg_byte_reset[0x20];

	u8         rpg_threshold[0x20];

	u8         rpg_max_rate[0x20];

	u8         rpg_ai_rate[0x20];

	u8         rpg_hai_rate[0x20];

	u8         rpg_gd[0x20];

	u8         rpg_min_dec_fac[0x20];

	u8         rpg_min_rate[0x20];

1139
	u8         reserved_at_1c0[0x640];
1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288
};

enum {
	MLX5_RESIZE_FIELD_SELECT_RESIZE_FIELD_SELECT_LOG_CQ_SIZE    = 0x1,
	MLX5_RESIZE_FIELD_SELECT_RESIZE_FIELD_SELECT_PAGE_OFFSET    = 0x2,
	MLX5_RESIZE_FIELD_SELECT_RESIZE_FIELD_SELECT_LOG_PAGE_SIZE  = 0x4,
};

struct mlx5_ifc_resize_field_select_bits {
	u8         resize_field_select[0x20];
};

enum {
	MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_CQ_PERIOD     = 0x1,
	MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_CQ_MAX_COUNT  = 0x2,
	MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_OI            = 0x4,
	MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_C_EQN         = 0x8,
};

struct mlx5_ifc_modify_field_select_bits {
	u8         modify_field_select[0x20];
};

struct mlx5_ifc_field_select_r_roce_np_bits {
	u8         field_select_r_roce_np[0x20];
};

struct mlx5_ifc_field_select_r_roce_rp_bits {
	u8         field_select_r_roce_rp[0x20];
};

enum {
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPPP_MAX_RPS     = 0x4,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_TIME_RESET   = 0x8,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_BYTE_RESET   = 0x10,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_THRESHOLD    = 0x20,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_MAX_RATE     = 0x40,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_AI_RATE      = 0x80,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_HAI_RATE     = 0x100,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_GD           = 0x200,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_MIN_DEC_FAC  = 0x400,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_MIN_RATE     = 0x800,
};

struct mlx5_ifc_field_select_802_1qau_rp_bits {
	u8         field_select_8021qaurp[0x20];
};

struct mlx5_ifc_phys_layer_cntrs_bits {
	u8         time_since_last_clear_high[0x20];

	u8         time_since_last_clear_low[0x20];

	u8         symbol_errors_high[0x20];

	u8         symbol_errors_low[0x20];

	u8         sync_headers_errors_high[0x20];

	u8         sync_headers_errors_low[0x20];

	u8         edpl_bip_errors_lane0_high[0x20];

	u8         edpl_bip_errors_lane0_low[0x20];

	u8         edpl_bip_errors_lane1_high[0x20];

	u8         edpl_bip_errors_lane1_low[0x20];

	u8         edpl_bip_errors_lane2_high[0x20];

	u8         edpl_bip_errors_lane2_low[0x20];

	u8         edpl_bip_errors_lane3_high[0x20];

	u8         edpl_bip_errors_lane3_low[0x20];

	u8         fc_fec_corrected_blocks_lane0_high[0x20];

	u8         fc_fec_corrected_blocks_lane0_low[0x20];

	u8         fc_fec_corrected_blocks_lane1_high[0x20];

	u8         fc_fec_corrected_blocks_lane1_low[0x20];

	u8         fc_fec_corrected_blocks_lane2_high[0x20];

	u8         fc_fec_corrected_blocks_lane2_low[0x20];

	u8         fc_fec_corrected_blocks_lane3_high[0x20];

	u8         fc_fec_corrected_blocks_lane3_low[0x20];

	u8         fc_fec_uncorrectable_blocks_lane0_high[0x20];

	u8         fc_fec_uncorrectable_blocks_lane0_low[0x20];

	u8         fc_fec_uncorrectable_blocks_lane1_high[0x20];

	u8         fc_fec_uncorrectable_blocks_lane1_low[0x20];

	u8         fc_fec_uncorrectable_blocks_lane2_high[0x20];

	u8         fc_fec_uncorrectable_blocks_lane2_low[0x20];

	u8         fc_fec_uncorrectable_blocks_lane3_high[0x20];

	u8         fc_fec_uncorrectable_blocks_lane3_low[0x20];

	u8         rs_fec_corrected_blocks_high[0x20];

	u8         rs_fec_corrected_blocks_low[0x20];

	u8         rs_fec_uncorrectable_blocks_high[0x20];

	u8         rs_fec_uncorrectable_blocks_low[0x20];

	u8         rs_fec_no_errors_blocks_high[0x20];

	u8         rs_fec_no_errors_blocks_low[0x20];

	u8         rs_fec_single_error_blocks_high[0x20];

	u8         rs_fec_single_error_blocks_low[0x20];

	u8         rs_fec_corrected_symbols_total_high[0x20];

	u8         rs_fec_corrected_symbols_total_low[0x20];

	u8         rs_fec_corrected_symbols_lane0_high[0x20];

	u8         rs_fec_corrected_symbols_lane0_low[0x20];

	u8         rs_fec_corrected_symbols_lane1_high[0x20];

	u8         rs_fec_corrected_symbols_lane1_low[0x20];

	u8         rs_fec_corrected_symbols_lane2_high[0x20];

	u8         rs_fec_corrected_symbols_lane2_low[0x20];

	u8         rs_fec_corrected_symbols_lane3_high[0x20];

	u8         rs_fec_corrected_symbols_lane3_low[0x20];

	u8         link_down_events[0x20];

	u8         successful_recovery_events[0x20];

1289
	u8         reserved_at_640[0x180];
1290 1291
};

1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321
struct mlx5_ifc_ib_port_cntrs_grp_data_layout_bits {
	u8	   symbol_error_counter[0x10];

	u8         link_error_recovery_counter[0x8];

	u8         link_downed_counter[0x8];

	u8         port_rcv_errors[0x10];

	u8         port_rcv_remote_physical_errors[0x10];

	u8         port_rcv_switch_relay_errors[0x10];

	u8         port_xmit_discards[0x10];

	u8         port_xmit_constraint_errors[0x8];

	u8         port_rcv_constraint_errors[0x8];

	u8         reserved_at_70[0x8];

	u8         link_overrun_errors[0x8];

	u8	   reserved_at_80[0x10];

	u8         vl_15_dropped[0x10];

	u8	   reserved_at_a0[0xa0];
};

1322 1323 1324 1325 1326
struct mlx5_ifc_eth_per_traffic_grp_data_layout_bits {
	u8         transmit_queue_high[0x20];

	u8         transmit_queue_low[0x20];

1327
	u8         reserved_at_40[0x780];
1328 1329 1330 1331 1332 1333 1334
};

struct mlx5_ifc_eth_per_prio_grp_data_layout_bits {
	u8         rx_octets_high[0x20];

	u8         rx_octets_low[0x20];

1335
	u8         reserved_at_40[0xc0];
1336 1337 1338 1339 1340 1341 1342 1343 1344

	u8         rx_frames_high[0x20];

	u8         rx_frames_low[0x20];

	u8         tx_octets_high[0x20];

	u8         tx_octets_low[0x20];

1345
	u8         reserved_at_180[0xc0];
1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370

	u8         tx_frames_high[0x20];

	u8         tx_frames_low[0x20];

	u8         rx_pause_high[0x20];

	u8         rx_pause_low[0x20];

	u8         rx_pause_duration_high[0x20];

	u8         rx_pause_duration_low[0x20];

	u8         tx_pause_high[0x20];

	u8         tx_pause_low[0x20];

	u8         tx_pause_duration_high[0x20];

	u8         tx_pause_duration_low[0x20];

	u8         rx_pause_transition_high[0x20];

	u8         rx_pause_transition_low[0x20];

1371
	u8         reserved_at_3c0[0x400];
1372 1373 1374 1375 1376 1377 1378
};

struct mlx5_ifc_eth_extended_cntrs_grp_data_layout_bits {
	u8         port_transmit_wait_high[0x20];

	u8         port_transmit_wait_low[0x20];

1379
	u8         reserved_at_40[0x780];
1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446
};

struct mlx5_ifc_eth_3635_cntrs_grp_data_layout_bits {
	u8         dot3stats_alignment_errors_high[0x20];

	u8         dot3stats_alignment_errors_low[0x20];

	u8         dot3stats_fcs_errors_high[0x20];

	u8         dot3stats_fcs_errors_low[0x20];

	u8         dot3stats_single_collision_frames_high[0x20];

	u8         dot3stats_single_collision_frames_low[0x20];

	u8         dot3stats_multiple_collision_frames_high[0x20];

	u8         dot3stats_multiple_collision_frames_low[0x20];

	u8         dot3stats_sqe_test_errors_high[0x20];

	u8         dot3stats_sqe_test_errors_low[0x20];

	u8         dot3stats_deferred_transmissions_high[0x20];

	u8         dot3stats_deferred_transmissions_low[0x20];

	u8         dot3stats_late_collisions_high[0x20];

	u8         dot3stats_late_collisions_low[0x20];

	u8         dot3stats_excessive_collisions_high[0x20];

	u8         dot3stats_excessive_collisions_low[0x20];

	u8         dot3stats_internal_mac_transmit_errors_high[0x20];

	u8         dot3stats_internal_mac_transmit_errors_low[0x20];

	u8         dot3stats_carrier_sense_errors_high[0x20];

	u8         dot3stats_carrier_sense_errors_low[0x20];

	u8         dot3stats_frame_too_longs_high[0x20];

	u8         dot3stats_frame_too_longs_low[0x20];

	u8         dot3stats_internal_mac_receive_errors_high[0x20];

	u8         dot3stats_internal_mac_receive_errors_low[0x20];

	u8         dot3stats_symbol_errors_high[0x20];

	u8         dot3stats_symbol_errors_low[0x20];

	u8         dot3control_in_unknown_opcodes_high[0x20];

	u8         dot3control_in_unknown_opcodes_low[0x20];

	u8         dot3in_pause_frames_high[0x20];

	u8         dot3in_pause_frames_low[0x20];

	u8         dot3out_pause_frames_high[0x20];

	u8         dot3out_pause_frames_low[0x20];

1447
	u8         reserved_at_400[0x3c0];
1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534
};

struct mlx5_ifc_eth_2819_cntrs_grp_data_layout_bits {
	u8         ether_stats_drop_events_high[0x20];

	u8         ether_stats_drop_events_low[0x20];

	u8         ether_stats_octets_high[0x20];

	u8         ether_stats_octets_low[0x20];

	u8         ether_stats_pkts_high[0x20];

	u8         ether_stats_pkts_low[0x20];

	u8         ether_stats_broadcast_pkts_high[0x20];

	u8         ether_stats_broadcast_pkts_low[0x20];

	u8         ether_stats_multicast_pkts_high[0x20];

	u8         ether_stats_multicast_pkts_low[0x20];

	u8         ether_stats_crc_align_errors_high[0x20];

	u8         ether_stats_crc_align_errors_low[0x20];

	u8         ether_stats_undersize_pkts_high[0x20];

	u8         ether_stats_undersize_pkts_low[0x20];

	u8         ether_stats_oversize_pkts_high[0x20];

	u8         ether_stats_oversize_pkts_low[0x20];

	u8         ether_stats_fragments_high[0x20];

	u8         ether_stats_fragments_low[0x20];

	u8         ether_stats_jabbers_high[0x20];

	u8         ether_stats_jabbers_low[0x20];

	u8         ether_stats_collisions_high[0x20];

	u8         ether_stats_collisions_low[0x20];

	u8         ether_stats_pkts64octets_high[0x20];

	u8         ether_stats_pkts64octets_low[0x20];

	u8         ether_stats_pkts65to127octets_high[0x20];

	u8         ether_stats_pkts65to127octets_low[0x20];

	u8         ether_stats_pkts128to255octets_high[0x20];

	u8         ether_stats_pkts128to255octets_low[0x20];

	u8         ether_stats_pkts256to511octets_high[0x20];

	u8         ether_stats_pkts256to511octets_low[0x20];

	u8         ether_stats_pkts512to1023octets_high[0x20];

	u8         ether_stats_pkts512to1023octets_low[0x20];

	u8         ether_stats_pkts1024to1518octets_high[0x20];

	u8         ether_stats_pkts1024to1518octets_low[0x20];

	u8         ether_stats_pkts1519to2047octets_high[0x20];

	u8         ether_stats_pkts1519to2047octets_low[0x20];

	u8         ether_stats_pkts2048to4095octets_high[0x20];

	u8         ether_stats_pkts2048to4095octets_low[0x20];

	u8         ether_stats_pkts4096to8191octets_high[0x20];

	u8         ether_stats_pkts4096to8191octets_low[0x20];

	u8         ether_stats_pkts8192to10239octets_high[0x20];

	u8         ether_stats_pkts8192to10239octets_low[0x20];

1535
	u8         reserved_at_540[0x280];
1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590
};

struct mlx5_ifc_eth_2863_cntrs_grp_data_layout_bits {
	u8         if_in_octets_high[0x20];

	u8         if_in_octets_low[0x20];

	u8         if_in_ucast_pkts_high[0x20];

	u8         if_in_ucast_pkts_low[0x20];

	u8         if_in_discards_high[0x20];

	u8         if_in_discards_low[0x20];

	u8         if_in_errors_high[0x20];

	u8         if_in_errors_low[0x20];

	u8         if_in_unknown_protos_high[0x20];

	u8         if_in_unknown_protos_low[0x20];

	u8         if_out_octets_high[0x20];

	u8         if_out_octets_low[0x20];

	u8         if_out_ucast_pkts_high[0x20];

	u8         if_out_ucast_pkts_low[0x20];

	u8         if_out_discards_high[0x20];

	u8         if_out_discards_low[0x20];

	u8         if_out_errors_high[0x20];

	u8         if_out_errors_low[0x20];

	u8         if_in_multicast_pkts_high[0x20];

	u8         if_in_multicast_pkts_low[0x20];

	u8         if_in_broadcast_pkts_high[0x20];

	u8         if_in_broadcast_pkts_low[0x20];

	u8         if_out_multicast_pkts_high[0x20];

	u8         if_out_multicast_pkts_low[0x20];

	u8         if_out_broadcast_pkts_high[0x20];

	u8         if_out_broadcast_pkts_low[0x20];

1591
	u8         reserved_at_340[0x480];
1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670
};

struct mlx5_ifc_eth_802_3_cntrs_grp_data_layout_bits {
	u8         a_frames_transmitted_ok_high[0x20];

	u8         a_frames_transmitted_ok_low[0x20];

	u8         a_frames_received_ok_high[0x20];

	u8         a_frames_received_ok_low[0x20];

	u8         a_frame_check_sequence_errors_high[0x20];

	u8         a_frame_check_sequence_errors_low[0x20];

	u8         a_alignment_errors_high[0x20];

	u8         a_alignment_errors_low[0x20];

	u8         a_octets_transmitted_ok_high[0x20];

	u8         a_octets_transmitted_ok_low[0x20];

	u8         a_octets_received_ok_high[0x20];

	u8         a_octets_received_ok_low[0x20];

	u8         a_multicast_frames_xmitted_ok_high[0x20];

	u8         a_multicast_frames_xmitted_ok_low[0x20];

	u8         a_broadcast_frames_xmitted_ok_high[0x20];

	u8         a_broadcast_frames_xmitted_ok_low[0x20];

	u8         a_multicast_frames_received_ok_high[0x20];

	u8         a_multicast_frames_received_ok_low[0x20];

	u8         a_broadcast_frames_received_ok_high[0x20];

	u8         a_broadcast_frames_received_ok_low[0x20];

	u8         a_in_range_length_errors_high[0x20];

	u8         a_in_range_length_errors_low[0x20];

	u8         a_out_of_range_length_field_high[0x20];

	u8         a_out_of_range_length_field_low[0x20];

	u8         a_frame_too_long_errors_high[0x20];

	u8         a_frame_too_long_errors_low[0x20];

	u8         a_symbol_error_during_carrier_high[0x20];

	u8         a_symbol_error_during_carrier_low[0x20];

	u8         a_mac_control_frames_transmitted_high[0x20];

	u8         a_mac_control_frames_transmitted_low[0x20];

	u8         a_mac_control_frames_received_high[0x20];

	u8         a_mac_control_frames_received_low[0x20];

	u8         a_unsupported_opcodes_received_high[0x20];

	u8         a_unsupported_opcodes_received_low[0x20];

	u8         a_pause_mac_ctrl_frames_received_high[0x20];

	u8         a_pause_mac_ctrl_frames_received_low[0x20];

	u8         a_pause_mac_ctrl_frames_transmitted_high[0x20];

	u8         a_pause_mac_ctrl_frames_transmitted_low[0x20];

1671
	u8         reserved_at_4c0[0x300];
1672 1673 1674 1675 1676
};

struct mlx5_ifc_cmd_inter_comp_event_bits {
	u8         command_completion_vector[0x20];

1677
	u8         reserved_at_20[0xc0];
1678 1679 1680
};

struct mlx5_ifc_stall_vl_event_bits {
1681
	u8         reserved_at_0[0x18];
1682
	u8         port_num[0x1];
1683
	u8         reserved_at_19[0x3];
1684 1685
	u8         vl[0x4];

1686
	u8         reserved_at_20[0xa0];
1687 1688 1689 1690
};

struct mlx5_ifc_db_bf_congestion_event_bits {
	u8         event_subtype[0x8];
1691
	u8         reserved_at_8[0x8];
1692
	u8         congestion_level[0x8];
1693
	u8         reserved_at_18[0x8];
1694

1695
	u8         reserved_at_20[0xa0];
1696 1697 1698
};

struct mlx5_ifc_gpio_event_bits {
1699
	u8         reserved_at_0[0x60];
1700 1701 1702 1703 1704

	u8         gpio_event_hi[0x20];

	u8         gpio_event_lo[0x20];

1705
	u8         reserved_at_a0[0x40];
1706 1707 1708
};

struct mlx5_ifc_port_state_change_event_bits {
1709
	u8         reserved_at_0[0x40];
1710 1711

	u8         port_num[0x4];
1712
	u8         reserved_at_44[0x1c];
1713

1714
	u8         reserved_at_60[0x80];
1715 1716 1717
};

struct mlx5_ifc_dropped_packet_logged_bits {
1718
	u8         reserved_at_0[0xe0];
1719 1720 1721 1722 1723 1724 1725 1726
};

enum {
	MLX5_CQ_ERROR_SYNDROME_CQ_OVERRUN                 = 0x1,
	MLX5_CQ_ERROR_SYNDROME_CQ_ACCESS_VIOLATION_ERROR  = 0x2,
};

struct mlx5_ifc_cq_error_bits {
1727
	u8         reserved_at_0[0x8];
1728 1729
	u8         cqn[0x18];

1730
	u8         reserved_at_20[0x20];
1731

1732
	u8         reserved_at_40[0x18];
1733 1734
	u8         syndrome[0x8];

1735
	u8         reserved_at_60[0x80];
1736 1737 1738 1739 1740 1741 1742
};

struct mlx5_ifc_rdma_page_fault_event_bits {
	u8         bytes_committed[0x20];

	u8         r_key[0x20];

1743
	u8         reserved_at_40[0x10];
1744 1745 1746 1747 1748 1749
	u8         packet_len[0x10];

	u8         rdma_op_len[0x20];

	u8         rdma_va[0x40];

1750
	u8         reserved_at_c0[0x5];
1751 1752 1753 1754 1755 1756 1757 1758 1759
	u8         rdma[0x1];
	u8         write[0x1];
	u8         requestor[0x1];
	u8         qp_number[0x18];
};

struct mlx5_ifc_wqe_associated_page_fault_event_bits {
	u8         bytes_committed[0x20];

1760
	u8         reserved_at_20[0x10];
1761 1762
	u8         wqe_index[0x10];

1763
	u8         reserved_at_40[0x10];
1764 1765
	u8         len[0x10];

1766
	u8         reserved_at_60[0x60];
1767

1768
	u8         reserved_at_c0[0x5];
1769 1770 1771 1772 1773 1774 1775
	u8         rdma[0x1];
	u8         write_read[0x1];
	u8         requestor[0x1];
	u8         qpn[0x18];
};

struct mlx5_ifc_qp_events_bits {
1776
	u8         reserved_at_0[0xa0];
1777 1778

	u8         type[0x8];
1779
	u8         reserved_at_a8[0x18];
1780

1781
	u8         reserved_at_c0[0x8];
1782 1783 1784 1785
	u8         qpn_rqn_sqn[0x18];
};

struct mlx5_ifc_dct_events_bits {
1786
	u8         reserved_at_0[0xc0];
1787

1788
	u8         reserved_at_c0[0x8];
1789 1790 1791 1792
	u8         dct_number[0x18];
};

struct mlx5_ifc_comp_event_bits {
1793
	u8         reserved_at_0[0xc0];
1794

1795
	u8         reserved_at_c0[0x8];
1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867
	u8         cq_number[0x18];
};

enum {
	MLX5_QPC_STATE_RST        = 0x0,
	MLX5_QPC_STATE_INIT       = 0x1,
	MLX5_QPC_STATE_RTR        = 0x2,
	MLX5_QPC_STATE_RTS        = 0x3,
	MLX5_QPC_STATE_SQER       = 0x4,
	MLX5_QPC_STATE_ERR        = 0x6,
	MLX5_QPC_STATE_SQD        = 0x7,
	MLX5_QPC_STATE_SUSPENDED  = 0x9,
};

enum {
	MLX5_QPC_ST_RC            = 0x0,
	MLX5_QPC_ST_UC            = 0x1,
	MLX5_QPC_ST_UD            = 0x2,
	MLX5_QPC_ST_XRC           = 0x3,
	MLX5_QPC_ST_DCI           = 0x5,
	MLX5_QPC_ST_QP0           = 0x7,
	MLX5_QPC_ST_QP1           = 0x8,
	MLX5_QPC_ST_RAW_DATAGRAM  = 0x9,
	MLX5_QPC_ST_REG_UMR       = 0xc,
};

enum {
	MLX5_QPC_PM_STATE_ARMED     = 0x0,
	MLX5_QPC_PM_STATE_REARM     = 0x1,
	MLX5_QPC_PM_STATE_RESERVED  = 0x2,
	MLX5_QPC_PM_STATE_MIGRATED  = 0x3,
};

enum {
	MLX5_QPC_END_PADDING_MODE_SCATTER_AS_IS                = 0x0,
	MLX5_QPC_END_PADDING_MODE_PAD_TO_CACHE_LINE_ALIGNMENT  = 0x1,
};

enum {
	MLX5_QPC_MTU_256_BYTES        = 0x1,
	MLX5_QPC_MTU_512_BYTES        = 0x2,
	MLX5_QPC_MTU_1K_BYTES         = 0x3,
	MLX5_QPC_MTU_2K_BYTES         = 0x4,
	MLX5_QPC_MTU_4K_BYTES         = 0x5,
	MLX5_QPC_MTU_RAW_ETHERNET_QP  = 0x7,
};

enum {
	MLX5_QPC_ATOMIC_MODE_IB_SPEC     = 0x1,
	MLX5_QPC_ATOMIC_MODE_ONLY_8B     = 0x2,
	MLX5_QPC_ATOMIC_MODE_UP_TO_8B    = 0x3,
	MLX5_QPC_ATOMIC_MODE_UP_TO_16B   = 0x4,
	MLX5_QPC_ATOMIC_MODE_UP_TO_32B   = 0x5,
	MLX5_QPC_ATOMIC_MODE_UP_TO_64B   = 0x6,
	MLX5_QPC_ATOMIC_MODE_UP_TO_128B  = 0x7,
	MLX5_QPC_ATOMIC_MODE_UP_TO_256B  = 0x8,
};

enum {
	MLX5_QPC_CS_REQ_DISABLE    = 0x0,
	MLX5_QPC_CS_REQ_UP_TO_32B  = 0x11,
	MLX5_QPC_CS_REQ_UP_TO_64B  = 0x22,
};

enum {
	MLX5_QPC_CS_RES_DISABLE    = 0x0,
	MLX5_QPC_CS_RES_UP_TO_32B  = 0x1,
	MLX5_QPC_CS_RES_UP_TO_64B  = 0x2,
};

struct mlx5_ifc_qpc_bits {
	u8         state[0x4];
1868
	u8         reserved_at_4[0x4];
1869
	u8         st[0x8];
1870
	u8         reserved_at_10[0x3];
1871
	u8         pm_state[0x2];
1872
	u8         reserved_at_15[0x7];
1873
	u8         end_padding_mode[0x2];
1874
	u8         reserved_at_1e[0x2];
1875 1876 1877 1878 1879

	u8         wq_signature[0x1];
	u8         block_lb_mc[0x1];
	u8         atomic_like_write_en[0x1];
	u8         latency_sensitive[0x1];
1880
	u8         reserved_at_24[0x1];
1881
	u8         drain_sigerr[0x1];
1882
	u8         reserved_at_26[0x2];
1883 1884 1885 1886
	u8         pd[0x18];

	u8         mtu[0x3];
	u8         log_msg_max[0x5];
1887
	u8         reserved_at_48[0x1];
1888 1889 1890 1891
	u8         log_rq_size[0x4];
	u8         log_rq_stride[0x3];
	u8         no_sq[0x1];
	u8         log_sq_size[0x4];
1892
	u8         reserved_at_55[0x6];
1893
	u8         rlky[0x1];
1894
	u8         ulp_stateless_offload_mode[0x4];
1895 1896 1897 1898

	u8         counter_set_id[0x8];
	u8         uar_page[0x18];

1899
	u8         reserved_at_80[0x8];
1900 1901
	u8         user_index[0x18];

1902
	u8         reserved_at_a0[0x3];
1903 1904 1905 1906 1907 1908 1909 1910
	u8         log_page_size[0x5];
	u8         remote_qpn[0x18];

	struct mlx5_ifc_ads_bits primary_address_path;

	struct mlx5_ifc_ads_bits secondary_address_path;

	u8         log_ack_req_freq[0x4];
1911
	u8         reserved_at_384[0x4];
1912
	u8         log_sra_max[0x3];
1913
	u8         reserved_at_38b[0x2];
1914 1915
	u8         retry_count[0x3];
	u8         rnr_retry[0x3];
1916
	u8         reserved_at_393[0x1];
1917 1918 1919
	u8         fre[0x1];
	u8         cur_rnr_retry[0x3];
	u8         cur_retry_count[0x3];
1920
	u8         reserved_at_39b[0x5];
1921

1922
	u8         reserved_at_3a0[0x20];
1923

1924
	u8         reserved_at_3c0[0x8];
1925 1926
	u8         next_send_psn[0x18];

1927
	u8         reserved_at_3e0[0x8];
1928 1929
	u8         cqn_snd[0x18];

1930
	u8         reserved_at_400[0x40];
1931

1932
	u8         reserved_at_440[0x8];
1933 1934
	u8         last_acked_psn[0x18];

1935
	u8         reserved_at_460[0x8];
1936 1937
	u8         ssn[0x18];

1938
	u8         reserved_at_480[0x8];
1939
	u8         log_rra_max[0x3];
1940
	u8         reserved_at_48b[0x1];
1941 1942 1943 1944
	u8         atomic_mode[0x4];
	u8         rre[0x1];
	u8         rwe[0x1];
	u8         rae[0x1];
1945
	u8         reserved_at_493[0x1];
1946
	u8         page_offset[0x6];
1947
	u8         reserved_at_49a[0x3];
1948 1949 1950 1951
	u8         cd_slave_receive[0x1];
	u8         cd_slave_send[0x1];
	u8         cd_master[0x1];

1952
	u8         reserved_at_4a0[0x3];
1953 1954 1955
	u8         min_rnr_nak[0x5];
	u8         next_rcv_psn[0x18];

1956
	u8         reserved_at_4c0[0x8];
1957 1958
	u8         xrcd[0x18];

1959
	u8         reserved_at_4e0[0x8];
1960 1961 1962 1963 1964 1965
	u8         cqn_rcv[0x18];

	u8         dbr_addr[0x40];

	u8         q_key[0x20];

1966
	u8         reserved_at_560[0x5];
1967 1968 1969
	u8         rq_type[0x3];
	u8         srqn_rmpn[0x18];

1970
	u8         reserved_at_580[0x8];
1971 1972 1973 1974 1975 1976 1977 1978 1979
	u8         rmsn[0x18];

	u8         hw_sq_wqebb_counter[0x10];
	u8         sw_sq_wqebb_counter[0x10];

	u8         hw_rq_counter[0x20];

	u8         sw_rq_counter[0x20];

1980
	u8         reserved_at_600[0x20];
1981

1982
	u8         reserved_at_620[0xf];
1983 1984 1985 1986 1987 1988
	u8         cgs[0x1];
	u8         cs_req[0x8];
	u8         cs_res[0x8];

	u8         dc_access_key[0x40];

1989
	u8         reserved_at_680[0xc0];
1990 1991 1992 1993 1994
};

struct mlx5_ifc_roce_addr_layout_bits {
	u8         source_l3_address[16][0x8];

1995
	u8         reserved_at_80[0x3];
1996 1997 1998 1999 2000 2001
	u8         vlan_valid[0x1];
	u8         vlan_id[0xc];
	u8         source_mac_47_32[0x10];

	u8         source_mac_31_0[0x20];

2002
	u8         reserved_at_c0[0x14];
2003 2004 2005
	u8         roce_l3_type[0x4];
	u8         roce_version[0x8];

2006
	u8         reserved_at_e0[0x20];
2007 2008 2009 2010 2011 2012 2013 2014 2015
};

union mlx5_ifc_hca_cap_union_bits {
	struct mlx5_ifc_cmd_hca_cap_bits cmd_hca_cap;
	struct mlx5_ifc_odp_cap_bits odp_cap;
	struct mlx5_ifc_atomic_caps_bits atomic_caps;
	struct mlx5_ifc_roce_cap_bits roce_cap;
	struct mlx5_ifc_per_protocol_networking_offload_caps_bits per_protocol_networking_offload_caps;
	struct mlx5_ifc_flow_table_nic_cap_bits flow_table_nic_cap;
2016
	struct mlx5_ifc_flow_table_eswitch_cap_bits flow_table_eswitch_cap;
2017
	struct mlx5_ifc_e_switch_cap_bits e_switch_cap;
2018
	struct mlx5_ifc_vector_calc_cap_bits vector_calc_cap;
2019
	u8         reserved_at_0[0x8000];
2020 2021 2022 2023 2024 2025
};

enum {
	MLX5_FLOW_CONTEXT_ACTION_ALLOW     = 0x1,
	MLX5_FLOW_CONTEXT_ACTION_DROP      = 0x2,
	MLX5_FLOW_CONTEXT_ACTION_FWD_DEST  = 0x4,
2026
	MLX5_FLOW_CONTEXT_ACTION_COUNT     = 0x8,
2027 2028 2029
};

struct mlx5_ifc_flow_context_bits {
2030
	u8         reserved_at_0[0x20];
2031 2032 2033

	u8         group_id[0x20];

2034
	u8         reserved_at_40[0x8];
2035 2036
	u8         flow_tag[0x18];

2037
	u8         reserved_at_60[0x10];
2038 2039
	u8         action[0x10];

2040
	u8         reserved_at_80[0x8];
2041 2042
	u8         destination_list_size[0x18];

2043 2044 2045 2046
	u8         reserved_at_a0[0x8];
	u8         flow_counter_list_size[0x18];

	u8         reserved_at_c0[0x140];
2047 2048 2049

	struct mlx5_ifc_fte_match_param_bits match_value;

2050
	u8         reserved_at_1200[0x600];
2051

2052
	union mlx5_ifc_dest_format_struct_flow_counter_list_auto_bits destination[0];
2053 2054 2055 2056 2057 2058 2059 2060 2061 2062
};

enum {
	MLX5_XRC_SRQC_STATE_GOOD   = 0x0,
	MLX5_XRC_SRQC_STATE_ERROR  = 0x1,
};

struct mlx5_ifc_xrc_srqc_bits {
	u8         state[0x4];
	u8         log_xrc_srq_size[0x4];
2063
	u8         reserved_at_8[0x18];
2064 2065 2066

	u8         wq_signature[0x1];
	u8         cont_srq[0x1];
2067
	u8         reserved_at_22[0x1];
2068 2069 2070 2071 2072 2073
	u8         rlky[0x1];
	u8         basic_cyclic_rcv_wqe[0x1];
	u8         log_rq_stride[0x3];
	u8         xrcd[0x18];

	u8         page_offset[0x6];
2074
	u8         reserved_at_46[0x2];
2075 2076
	u8         cqn[0x18];

2077
	u8         reserved_at_60[0x20];
2078 2079

	u8         user_index_equal_xrc_srqn[0x1];
2080
	u8         reserved_at_81[0x1];
2081 2082 2083
	u8         log_page_size[0x6];
	u8         user_index[0x18];

2084
	u8         reserved_at_a0[0x20];
2085

2086
	u8         reserved_at_c0[0x8];
2087 2088 2089 2090 2091
	u8         pd[0x18];

	u8         lwm[0x10];
	u8         wqe_cnt[0x10];

2092
	u8         reserved_at_100[0x40];
2093 2094 2095 2096

	u8         db_record_addr_h[0x20];

	u8         db_record_addr_l[0x1e];
2097
	u8         reserved_at_17e[0x2];
2098

2099
	u8         reserved_at_180[0x80];
2100 2101 2102 2103 2104 2105 2106 2107 2108
};

struct mlx5_ifc_traffic_counter_bits {
	u8         packets[0x40];

	u8         octets[0x40];
};

struct mlx5_ifc_tisc_bits {
2109
	u8         reserved_at_0[0xc];
2110
	u8         prio[0x4];
2111
	u8         reserved_at_10[0x10];
2112

2113
	u8         reserved_at_20[0x100];
2114

2115
	u8         reserved_at_120[0x8];
2116 2117
	u8         transport_domain[0x18];

2118
	u8         reserved_at_140[0x3c0];
2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131
};

enum {
	MLX5_TIRC_DISP_TYPE_DIRECT    = 0x0,
	MLX5_TIRC_DISP_TYPE_INDIRECT  = 0x1,
};

enum {
	MLX5_TIRC_LRO_ENABLE_MASK_IPV4_LRO  = 0x1,
	MLX5_TIRC_LRO_ENABLE_MASK_IPV6_LRO  = 0x2,
};

enum {
2132 2133 2134
	MLX5_RX_HASH_FN_NONE           = 0x0,
	MLX5_RX_HASH_FN_INVERTED_XOR8  = 0x1,
	MLX5_RX_HASH_FN_TOEPLITZ       = 0x2,
2135 2136 2137 2138 2139 2140 2141 2142
};

enum {
	MLX5_TIRC_SELF_LB_BLOCK_BLOCK_UNICAST_    = 0x1,
	MLX5_TIRC_SELF_LB_BLOCK_BLOCK_MULTICAST_  = 0x2,
};

struct mlx5_ifc_tirc_bits {
2143
	u8         reserved_at_0[0x20];
2144 2145

	u8         disp_type[0x4];
2146
	u8         reserved_at_24[0x1c];
2147

2148
	u8         reserved_at_40[0x40];
2149

2150
	u8         reserved_at_80[0x4];
2151 2152 2153 2154
	u8         lro_timeout_period_usecs[0x10];
	u8         lro_enable_mask[0x4];
	u8         lro_max_ip_payload_size[0x8];

2155
	u8         reserved_at_a0[0x40];
2156

2157
	u8         reserved_at_e0[0x8];
2158 2159 2160
	u8         inline_rqn[0x18];

	u8         rx_hash_symmetric[0x1];
2161
	u8         reserved_at_101[0x1];
2162
	u8         tunneled_offload_en[0x1];
2163
	u8         reserved_at_103[0x5];
2164 2165 2166
	u8         indirect_table[0x18];

	u8         rx_hash_fn[0x4];
2167
	u8         reserved_at_124[0x2];
2168 2169 2170 2171 2172 2173 2174 2175 2176
	u8         self_lb_block[0x2];
	u8         transport_domain[0x18];

	u8         rx_hash_toeplitz_key[10][0x20];

	struct mlx5_ifc_rx_hash_field_select_bits rx_hash_field_selector_outer;

	struct mlx5_ifc_rx_hash_field_select_bits rx_hash_field_selector_inner;

2177
	u8         reserved_at_2c0[0x4c0];
2178 2179 2180 2181 2182 2183 2184 2185 2186 2187
};

enum {
	MLX5_SRQC_STATE_GOOD   = 0x0,
	MLX5_SRQC_STATE_ERROR  = 0x1,
};

struct mlx5_ifc_srqc_bits {
	u8         state[0x4];
	u8         log_srq_size[0x4];
2188
	u8         reserved_at_8[0x18];
2189 2190 2191

	u8         wq_signature[0x1];
	u8         cont_srq[0x1];
2192
	u8         reserved_at_22[0x1];
2193
	u8         rlky[0x1];
2194
	u8         reserved_at_24[0x1];
2195 2196 2197 2198
	u8         log_rq_stride[0x3];
	u8         xrcd[0x18];

	u8         page_offset[0x6];
2199
	u8         reserved_at_46[0x2];
2200 2201
	u8         cqn[0x18];

2202
	u8         reserved_at_60[0x20];
2203

2204
	u8         reserved_at_80[0x2];
2205
	u8         log_page_size[0x6];
2206
	u8         reserved_at_88[0x18];
2207

2208
	u8         reserved_at_a0[0x20];
2209

2210
	u8         reserved_at_c0[0x8];
2211 2212 2213 2214 2215
	u8         pd[0x18];

	u8         lwm[0x10];
	u8         wqe_cnt[0x10];

2216
	u8         reserved_at_100[0x40];
2217

2218
	u8         dbr_addr[0x40];
2219

2220
	u8         reserved_at_180[0x80];
2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233
};

enum {
	MLX5_SQC_STATE_RST  = 0x0,
	MLX5_SQC_STATE_RDY  = 0x1,
	MLX5_SQC_STATE_ERR  = 0x3,
};

struct mlx5_ifc_sqc_bits {
	u8         rlky[0x1];
	u8         cd_master[0x1];
	u8         fre[0x1];
	u8         flush_in_error_en[0x1];
2234
	u8         reserved_at_4[0x4];
2235
	u8         state[0x4];
2236 2237
	u8         reg_umr[0x1];
	u8         reserved_at_d[0x13];
2238

2239
	u8         reserved_at_20[0x8];
2240 2241
	u8         user_index[0x18];

2242
	u8         reserved_at_40[0x8];
2243 2244
	u8         cqn[0x18];

2245
	u8         reserved_at_60[0xa0];
2246 2247

	u8         tis_lst_sz[0x10];
2248
	u8         reserved_at_110[0x10];
2249

2250
	u8         reserved_at_120[0x40];
2251

2252
	u8         reserved_at_160[0x8];
2253 2254 2255 2256 2257 2258
	u8         tis_num_0[0x18];

	struct mlx5_ifc_wq_bits wq;
};

struct mlx5_ifc_rqtc_bits {
2259
	u8         reserved_at_0[0xa0];
2260

2261
	u8         reserved_at_a0[0x10];
2262 2263
	u8         rqt_max_size[0x10];

2264
	u8         reserved_at_c0[0x10];
2265 2266
	u8         rqt_actual_size[0x10];

2267
	u8         reserved_at_e0[0x6a0];
2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284

	struct mlx5_ifc_rq_num_bits rq_num[0];
};

enum {
	MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_INLINE  = 0x0,
	MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_RMP     = 0x1,
};

enum {
	MLX5_RQC_STATE_RST  = 0x0,
	MLX5_RQC_STATE_RDY  = 0x1,
	MLX5_RQC_STATE_ERR  = 0x3,
};

struct mlx5_ifc_rqc_bits {
	u8         rlky[0x1];
2285 2286
	u8         reserved_at_1[0x1];
	u8         scatter_fcs[0x1];
2287 2288 2289
	u8         vsd[0x1];
	u8         mem_rq_type[0x4];
	u8         state[0x4];
2290
	u8         reserved_at_c[0x1];
2291
	u8         flush_in_error_en[0x1];
2292
	u8         reserved_at_e[0x12];
2293

2294
	u8         reserved_at_20[0x8];
2295 2296
	u8         user_index[0x18];

2297
	u8         reserved_at_40[0x8];
2298 2299 2300
	u8         cqn[0x18];

	u8         counter_set_id[0x8];
2301
	u8         reserved_at_68[0x18];
2302

2303
	u8         reserved_at_80[0x8];
2304 2305
	u8         rmpn[0x18];

2306
	u8         reserved_at_a0[0xe0];
2307 2308 2309 2310 2311 2312 2313 2314 2315 2316

	struct mlx5_ifc_wq_bits wq;
};

enum {
	MLX5_RMPC_STATE_RDY  = 0x1,
	MLX5_RMPC_STATE_ERR  = 0x3,
};

struct mlx5_ifc_rmpc_bits {
2317
	u8         reserved_at_0[0x8];
2318
	u8         state[0x4];
2319
	u8         reserved_at_c[0x14];
2320 2321

	u8         basic_cyclic_rcv_wqe[0x1];
2322
	u8         reserved_at_21[0x1f];
2323

2324
	u8         reserved_at_40[0x140];
2325 2326 2327 2328 2329

	struct mlx5_ifc_wq_bits wq;
};

struct mlx5_ifc_nic_vport_context_bits {
2330
	u8         reserved_at_0[0x1f];
2331 2332
	u8         roce_en[0x1];

2333
	u8         arm_change_event[0x1];
2334
	u8         reserved_at_21[0x1a];
2335 2336 2337 2338 2339
	u8         event_on_mtu[0x1];
	u8         event_on_promisc_change[0x1];
	u8         event_on_vlan_change[0x1];
	u8         event_on_mc_address_change[0x1];
	u8         event_on_uc_address_change[0x1];
2340

2341
	u8         reserved_at_40[0xf0];
2342 2343 2344

	u8         mtu[0x10];

2345 2346 2347 2348
	u8         system_image_guid[0x40];
	u8         port_guid[0x40];
	u8         node_guid[0x40];

2349
	u8         reserved_at_200[0x140];
2350
	u8         qkey_violation_counter[0x10];
2351
	u8         reserved_at_350[0x430];
2352 2353 2354 2355

	u8         promisc_uc[0x1];
	u8         promisc_mc[0x1];
	u8         promisc_all[0x1];
2356
	u8         reserved_at_783[0x2];
2357
	u8         allowed_list_type[0x3];
2358
	u8         reserved_at_788[0xc];
2359 2360 2361 2362
	u8         allowed_list_size[0xc];

	struct mlx5_ifc_mac_address_layout_bits permanent_address;

2363
	u8         reserved_at_7e0[0x20];
2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374

	u8         current_uc_mac_address[0][0x40];
};

enum {
	MLX5_MKC_ACCESS_MODE_PA    = 0x0,
	MLX5_MKC_ACCESS_MODE_MTT   = 0x1,
	MLX5_MKC_ACCESS_MODE_KLMS  = 0x2,
};

struct mlx5_ifc_mkc_bits {
2375
	u8         reserved_at_0[0x1];
2376
	u8         free[0x1];
2377
	u8         reserved_at_2[0xd];
2378 2379 2380 2381 2382 2383 2384 2385
	u8         small_fence_on_rdma_read_response[0x1];
	u8         umr_en[0x1];
	u8         a[0x1];
	u8         rw[0x1];
	u8         rr[0x1];
	u8         lw[0x1];
	u8         lr[0x1];
	u8         access_mode[0x2];
2386
	u8         reserved_at_18[0x8];
2387 2388 2389 2390

	u8         qpn[0x18];
	u8         mkey_7_0[0x8];

2391
	u8         reserved_at_40[0x20];
2392 2393 2394 2395

	u8         length64[0x1];
	u8         bsf_en[0x1];
	u8         sync_umr[0x1];
2396
	u8         reserved_at_63[0x2];
2397
	u8         expected_sigerr_count[0x1];
2398
	u8         reserved_at_66[0x1];
2399 2400 2401 2402 2403 2404 2405 2406 2407
	u8         en_rinval[0x1];
	u8         pd[0x18];

	u8         start_addr[0x40];

	u8         len[0x40];

	u8         bsf_octword_size[0x20];

2408
	u8         reserved_at_120[0x80];
2409 2410 2411

	u8         translations_octword_size[0x20];

2412
	u8         reserved_at_1c0[0x1b];
2413 2414
	u8         log_page_size[0x5];

2415
	u8         reserved_at_1e0[0x20];
2416 2417 2418
};

struct mlx5_ifc_pkey_bits {
2419
	u8         reserved_at_0[0x10];
2420 2421 2422 2423 2424 2425 2426 2427 2428 2429
	u8         pkey[0x10];
};

struct mlx5_ifc_array128_auto_bits {
	u8         array128_auto[16][0x8];
};

struct mlx5_ifc_hca_vport_context_bits {
	u8         field_select[0x20];

2430
	u8         reserved_at_20[0xe0];
2431 2432 2433 2434 2435

	u8         sm_virt_aware[0x1];
	u8         has_smi[0x1];
	u8         has_raw[0x1];
	u8         grh_required[0x1];
2436
	u8         reserved_at_104[0xc];
2437 2438 2439
	u8         port_physical_state[0x4];
	u8         vport_state_policy[0x4];
	u8         port_state[0x4];
2440 2441
	u8         vport_state[0x4];

2442
	u8         reserved_at_120[0x20];
2443 2444

	u8         system_image_guid[0x40];
2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457

	u8         port_guid[0x40];

	u8         node_guid[0x40];

	u8         cap_mask1[0x20];

	u8         cap_mask1_field_select[0x20];

	u8         cap_mask2[0x20];

	u8         cap_mask2_field_select[0x20];

2458
	u8         reserved_at_280[0x80];
2459 2460

	u8         lid[0x10];
2461
	u8         reserved_at_310[0x4];
2462 2463 2464 2465 2466 2467
	u8         init_type_reply[0x4];
	u8         lmc[0x3];
	u8         subnet_timeout[0x5];

	u8         sm_lid[0x10];
	u8         sm_sl[0x4];
2468
	u8         reserved_at_334[0xc];
2469 2470 2471 2472

	u8         qkey_violation_counter[0x10];
	u8         pkey_violation_counter[0x10];

2473
	u8         reserved_at_360[0xca0];
2474 2475
};

2476
struct mlx5_ifc_esw_vport_context_bits {
2477
	u8         reserved_at_0[0x3];
2478 2479 2480 2481
	u8         vport_svlan_strip[0x1];
	u8         vport_cvlan_strip[0x1];
	u8         vport_svlan_insert[0x1];
	u8         vport_cvlan_insert[0x2];
2482
	u8         reserved_at_8[0x18];
2483

2484
	u8         reserved_at_20[0x20];
2485 2486 2487 2488 2489 2490 2491 2492

	u8         svlan_cfi[0x1];
	u8         svlan_pcp[0x3];
	u8         svlan_id[0xc];
	u8         cvlan_cfi[0x1];
	u8         cvlan_pcp[0x3];
	u8         cvlan_id[0xc];

2493
	u8         reserved_at_60[0x7a0];
2494 2495
};

2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507
enum {
	MLX5_EQC_STATUS_OK                = 0x0,
	MLX5_EQC_STATUS_EQ_WRITE_FAILURE  = 0xa,
};

enum {
	MLX5_EQC_ST_ARMED  = 0x9,
	MLX5_EQC_ST_FIRED  = 0xa,
};

struct mlx5_ifc_eqc_bits {
	u8         status[0x4];
2508
	u8         reserved_at_4[0x9];
2509 2510
	u8         ec[0x1];
	u8         oi[0x1];
2511
	u8         reserved_at_f[0x5];
2512
	u8         st[0x4];
2513
	u8         reserved_at_18[0x8];
2514

2515
	u8         reserved_at_20[0x20];
2516

2517
	u8         reserved_at_40[0x14];
2518
	u8         page_offset[0x6];
2519
	u8         reserved_at_5a[0x6];
2520

2521
	u8         reserved_at_60[0x3];
2522 2523 2524
	u8         log_eq_size[0x5];
	u8         uar_page[0x18];

2525
	u8         reserved_at_80[0x20];
2526

2527
	u8         reserved_at_a0[0x18];
2528 2529
	u8         intr[0x8];

2530
	u8         reserved_at_c0[0x3];
2531
	u8         log_page_size[0x5];
2532
	u8         reserved_at_c8[0x18];
2533

2534
	u8         reserved_at_e0[0x60];
2535

2536
	u8         reserved_at_140[0x8];
2537 2538
	u8         consumer_counter[0x18];

2539
	u8         reserved_at_160[0x8];
2540 2541
	u8         producer_counter[0x18];

2542
	u8         reserved_at_180[0x80];
2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565
};

enum {
	MLX5_DCTC_STATE_ACTIVE    = 0x0,
	MLX5_DCTC_STATE_DRAINING  = 0x1,
	MLX5_DCTC_STATE_DRAINED   = 0x2,
};

enum {
	MLX5_DCTC_CS_RES_DISABLE    = 0x0,
	MLX5_DCTC_CS_RES_NA         = 0x1,
	MLX5_DCTC_CS_RES_UP_TO_64B  = 0x2,
};

enum {
	MLX5_DCTC_MTU_256_BYTES  = 0x1,
	MLX5_DCTC_MTU_512_BYTES  = 0x2,
	MLX5_DCTC_MTU_1K_BYTES   = 0x3,
	MLX5_DCTC_MTU_2K_BYTES   = 0x4,
	MLX5_DCTC_MTU_4K_BYTES   = 0x5,
};

struct mlx5_ifc_dctc_bits {
2566
	u8         reserved_at_0[0x4];
2567
	u8         state[0x4];
2568
	u8         reserved_at_8[0x18];
2569

2570
	u8         reserved_at_20[0x8];
2571 2572
	u8         user_index[0x18];

2573
	u8         reserved_at_40[0x8];
2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584
	u8         cqn[0x18];

	u8         counter_set_id[0x8];
	u8         atomic_mode[0x4];
	u8         rre[0x1];
	u8         rwe[0x1];
	u8         rae[0x1];
	u8         atomic_like_write_en[0x1];
	u8         latency_sensitive[0x1];
	u8         rlky[0x1];
	u8         free_ar[0x1];
2585
	u8         reserved_at_73[0xd];
2586

2587
	u8         reserved_at_80[0x8];
2588
	u8         cs_res[0x8];
2589
	u8         reserved_at_90[0x3];
2590
	u8         min_rnr_nak[0x5];
2591
	u8         reserved_at_98[0x8];
2592

2593
	u8         reserved_at_a0[0x8];
2594 2595
	u8         srqn[0x18];

2596
	u8         reserved_at_c0[0x8];
2597 2598 2599
	u8         pd[0x18];

	u8         tclass[0x8];
2600
	u8         reserved_at_e8[0x4];
2601 2602 2603 2604
	u8         flow_label[0x14];

	u8         dc_access_key[0x40];

2605
	u8         reserved_at_140[0x5];
2606 2607 2608 2609
	u8         mtu[0x3];
	u8         port[0x8];
	u8         pkey_index[0x10];

2610
	u8         reserved_at_160[0x8];
2611
	u8         my_addr_index[0x8];
2612
	u8         reserved_at_170[0x8];
2613 2614 2615 2616
	u8         hop_limit[0x8];

	u8         dc_access_key_violation_count[0x20];

2617
	u8         reserved_at_1a0[0x14];
2618 2619 2620 2621 2622
	u8         dei_cfi[0x1];
	u8         eth_prio[0x3];
	u8         ecn[0x2];
	u8         dscp[0x6];

2623
	u8         reserved_at_1c0[0x40];
2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642
};

enum {
	MLX5_CQC_STATUS_OK             = 0x0,
	MLX5_CQC_STATUS_CQ_OVERFLOW    = 0x9,
	MLX5_CQC_STATUS_CQ_WRITE_FAIL  = 0xa,
};

enum {
	MLX5_CQC_CQE_SZ_64_BYTES   = 0x0,
	MLX5_CQC_CQE_SZ_128_BYTES  = 0x1,
};

enum {
	MLX5_CQC_ST_SOLICITED_NOTIFICATION_REQUEST_ARMED  = 0x6,
	MLX5_CQC_ST_NOTIFICATION_REQUEST_ARMED            = 0x9,
	MLX5_CQC_ST_FIRED                                 = 0xa,
};

2643 2644 2645 2646 2647
enum {
	MLX5_CQ_PERIOD_MODE_START_FROM_EQE = 0x0,
	MLX5_CQ_PERIOD_MODE_START_FROM_CQE = 0x1,
};

2648 2649
struct mlx5_ifc_cqc_bits {
	u8         status[0x4];
2650
	u8         reserved_at_4[0x4];
2651 2652
	u8         cqe_sz[0x3];
	u8         cc[0x1];
2653
	u8         reserved_at_c[0x1];
2654 2655
	u8         scqe_break_moderation_en[0x1];
	u8         oi[0x1];
2656 2657
	u8         cq_period_mode[0x2];
	u8         cqe_comp_en[0x1];
2658 2659
	u8         mini_cqe_res_format[0x2];
	u8         st[0x4];
2660
	u8         reserved_at_18[0x8];
2661

2662
	u8         reserved_at_20[0x20];
2663

2664
	u8         reserved_at_40[0x14];
2665
	u8         page_offset[0x6];
2666
	u8         reserved_at_5a[0x6];
2667

2668
	u8         reserved_at_60[0x3];
2669 2670 2671
	u8         log_cq_size[0x5];
	u8         uar_page[0x18];

2672
	u8         reserved_at_80[0x4];
2673 2674 2675
	u8         cq_period[0xc];
	u8         cq_max_count[0x10];

2676
	u8         reserved_at_a0[0x18];
2677 2678
	u8         c_eqn[0x8];

2679
	u8         reserved_at_c0[0x3];
2680
	u8         log_page_size[0x5];
2681
	u8         reserved_at_c8[0x18];
2682

2683
	u8         reserved_at_e0[0x20];
2684

2685
	u8         reserved_at_100[0x8];
2686 2687
	u8         last_notified_index[0x18];

2688
	u8         reserved_at_120[0x8];
2689 2690
	u8         last_solicit_index[0x18];

2691
	u8         reserved_at_140[0x8];
2692 2693
	u8         consumer_counter[0x18];

2694
	u8         reserved_at_160[0x8];
2695 2696
	u8         producer_counter[0x18];

2697
	u8         reserved_at_180[0x40];
2698 2699 2700 2701 2702 2703 2704 2705

	u8         dbr_addr[0x40];
};

union mlx5_ifc_cong_control_roce_ecn_auto_bits {
	struct mlx5_ifc_cong_control_802_1qau_rp_bits cong_control_802_1qau_rp;
	struct mlx5_ifc_cong_control_r_roce_ecn_rp_bits cong_control_r_roce_ecn_rp;
	struct mlx5_ifc_cong_control_r_roce_ecn_np_bits cong_control_r_roce_ecn_np;
2706
	u8         reserved_at_0[0x800];
2707 2708 2709
};

struct mlx5_ifc_query_adapter_param_block_bits {
2710
	u8         reserved_at_0[0xc0];
2711

2712
	u8         reserved_at_c0[0x8];
2713 2714
	u8         ieee_vendor_id[0x18];

2715
	u8         reserved_at_e0[0x10];
2716 2717 2718 2719 2720 2721 2722 2723 2724 2725
	u8         vsd_vendor_id[0x10];

	u8         vsd[208][0x8];

	u8         vsd_contd_psid[16][0x8];
};

union mlx5_ifc_modify_field_select_resize_field_select_auto_bits {
	struct mlx5_ifc_modify_field_select_bits modify_field_select;
	struct mlx5_ifc_resize_field_select_bits resize_field_select;
2726
	u8         reserved_at_0[0x20];
2727 2728 2729 2730 2731 2732
};

union mlx5_ifc_field_select_802_1_r_roce_auto_bits {
	struct mlx5_ifc_field_select_802_1qau_rp_bits field_select_802_1qau_rp;
	struct mlx5_ifc_field_select_r_roce_rp_bits field_select_r_roce_rp;
	struct mlx5_ifc_field_select_r_roce_np_bits field_select_r_roce_np;
2733
	u8         reserved_at_0[0x20];
2734 2735 2736 2737 2738 2739 2740 2741 2742 2743
};

union mlx5_ifc_eth_cntrs_grp_data_layout_auto_bits {
	struct mlx5_ifc_eth_802_3_cntrs_grp_data_layout_bits eth_802_3_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_2863_cntrs_grp_data_layout_bits eth_2863_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_2819_cntrs_grp_data_layout_bits eth_2819_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_3635_cntrs_grp_data_layout_bits eth_3635_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_extended_cntrs_grp_data_layout_bits eth_extended_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_per_prio_grp_data_layout_bits eth_per_prio_grp_data_layout;
	struct mlx5_ifc_eth_per_traffic_grp_data_layout_bits eth_per_traffic_grp_data_layout;
2744
	struct mlx5_ifc_ib_port_cntrs_grp_data_layout_bits ib_port_cntrs_grp_data_layout;
2745
	struct mlx5_ifc_phys_layer_cntrs_bits phys_layer_cntrs;
2746
	u8         reserved_at_0[0x7c0];
2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761
};

union mlx5_ifc_event_auto_bits {
	struct mlx5_ifc_comp_event_bits comp_event;
	struct mlx5_ifc_dct_events_bits dct_events;
	struct mlx5_ifc_qp_events_bits qp_events;
	struct mlx5_ifc_wqe_associated_page_fault_event_bits wqe_associated_page_fault_event;
	struct mlx5_ifc_rdma_page_fault_event_bits rdma_page_fault_event;
	struct mlx5_ifc_cq_error_bits cq_error;
	struct mlx5_ifc_dropped_packet_logged_bits dropped_packet_logged;
	struct mlx5_ifc_port_state_change_event_bits port_state_change_event;
	struct mlx5_ifc_gpio_event_bits gpio_event;
	struct mlx5_ifc_db_bf_congestion_event_bits db_bf_congestion_event;
	struct mlx5_ifc_stall_vl_event_bits stall_vl_event;
	struct mlx5_ifc_cmd_inter_comp_event_bits cmd_inter_comp_event;
2762
	u8         reserved_at_0[0xe0];
2763 2764 2765
};

struct mlx5_ifc_health_buffer_bits {
2766
	u8         reserved_at_0[0x100];
2767 2768 2769 2770 2771

	u8         assert_existptr[0x20];

	u8         assert_callra[0x20];

2772
	u8         reserved_at_140[0x40];
2773 2774 2775 2776 2777

	u8         fw_version[0x20];

	u8         hw_id[0x20];

2778
	u8         reserved_at_1c0[0x20];
2779 2780 2781 2782 2783 2784 2785 2786

	u8         irisc_index[0x8];
	u8         synd[0x8];
	u8         ext_synd[0x10];
};

struct mlx5_ifc_register_loopback_control_bits {
	u8         no_lb[0x1];
2787
	u8         reserved_at_1[0x7];
2788
	u8         port[0x8];
2789
	u8         reserved_at_10[0x10];
2790

2791
	u8         reserved_at_20[0x60];
2792 2793 2794 2795
};

struct mlx5_ifc_teardown_hca_out_bits {
	u8         status[0x8];
2796
	u8         reserved_at_8[0x18];
2797 2798 2799

	u8         syndrome[0x20];

2800
	u8         reserved_at_40[0x40];
2801 2802 2803 2804 2805 2806 2807 2808 2809
};

enum {
	MLX5_TEARDOWN_HCA_IN_PROFILE_GRACEFUL_CLOSE  = 0x0,
	MLX5_TEARDOWN_HCA_IN_PROFILE_PANIC_CLOSE     = 0x1,
};

struct mlx5_ifc_teardown_hca_in_bits {
	u8         opcode[0x10];
2810
	u8         reserved_at_10[0x10];
2811

2812
	u8         reserved_at_20[0x10];
2813 2814
	u8         op_mod[0x10];

2815
	u8         reserved_at_40[0x10];
2816 2817
	u8         profile[0x10];

2818
	u8         reserved_at_60[0x20];
2819 2820 2821 2822
};

struct mlx5_ifc_sqerr2rts_qp_out_bits {
	u8         status[0x8];
2823
	u8         reserved_at_8[0x18];
2824 2825 2826

	u8         syndrome[0x20];

2827
	u8         reserved_at_40[0x40];
2828 2829 2830 2831
};

struct mlx5_ifc_sqerr2rts_qp_in_bits {
	u8         opcode[0x10];
2832
	u8         reserved_at_10[0x10];
2833

2834
	u8         reserved_at_20[0x10];
2835 2836
	u8         op_mod[0x10];

2837
	u8         reserved_at_40[0x8];
2838 2839
	u8         qpn[0x18];

2840
	u8         reserved_at_60[0x20];
2841 2842 2843

	u8         opt_param_mask[0x20];

2844
	u8         reserved_at_a0[0x20];
2845 2846 2847

	struct mlx5_ifc_qpc_bits qpc;

2848
	u8         reserved_at_800[0x80];
2849 2850 2851 2852
};

struct mlx5_ifc_sqd2rts_qp_out_bits {
	u8         status[0x8];
2853
	u8         reserved_at_8[0x18];
2854 2855 2856

	u8         syndrome[0x20];

2857
	u8         reserved_at_40[0x40];
2858 2859 2860 2861
};

struct mlx5_ifc_sqd2rts_qp_in_bits {
	u8         opcode[0x10];
2862
	u8         reserved_at_10[0x10];
2863

2864
	u8         reserved_at_20[0x10];
2865 2866
	u8         op_mod[0x10];

2867
	u8         reserved_at_40[0x8];
2868 2869
	u8         qpn[0x18];

2870
	u8         reserved_at_60[0x20];
2871 2872 2873

	u8         opt_param_mask[0x20];

2874
	u8         reserved_at_a0[0x20];
2875 2876 2877

	struct mlx5_ifc_qpc_bits qpc;

2878
	u8         reserved_at_800[0x80];
2879 2880 2881 2882
};

struct mlx5_ifc_set_roce_address_out_bits {
	u8         status[0x8];
2883
	u8         reserved_at_8[0x18];
2884 2885 2886

	u8         syndrome[0x20];

2887
	u8         reserved_at_40[0x40];
2888 2889 2890 2891
};

struct mlx5_ifc_set_roce_address_in_bits {
	u8         opcode[0x10];
2892
	u8         reserved_at_10[0x10];
2893

2894
	u8         reserved_at_20[0x10];
2895 2896 2897
	u8         op_mod[0x10];

	u8         roce_address_index[0x10];
2898
	u8         reserved_at_50[0x10];
2899

2900
	u8         reserved_at_60[0x20];
2901 2902 2903 2904 2905 2906

	struct mlx5_ifc_roce_addr_layout_bits roce_address;
};

struct mlx5_ifc_set_mad_demux_out_bits {
	u8         status[0x8];
2907
	u8         reserved_at_8[0x18];
2908 2909 2910

	u8         syndrome[0x20];

2911
	u8         reserved_at_40[0x40];
2912 2913 2914 2915 2916 2917 2918 2919 2920
};

enum {
	MLX5_SET_MAD_DEMUX_IN_DEMUX_MODE_PASS_ALL   = 0x0,
	MLX5_SET_MAD_DEMUX_IN_DEMUX_MODE_SELECTIVE  = 0x2,
};

struct mlx5_ifc_set_mad_demux_in_bits {
	u8         opcode[0x10];
2921
	u8         reserved_at_10[0x10];
2922

2923
	u8         reserved_at_20[0x10];
2924 2925
	u8         op_mod[0x10];

2926
	u8         reserved_at_40[0x20];
2927

2928
	u8         reserved_at_60[0x6];
2929
	u8         demux_mode[0x2];
2930
	u8         reserved_at_68[0x18];
2931 2932 2933 2934
};

struct mlx5_ifc_set_l2_table_entry_out_bits {
	u8         status[0x8];
2935
	u8         reserved_at_8[0x18];
2936 2937 2938

	u8         syndrome[0x20];

2939
	u8         reserved_at_40[0x40];
2940 2941 2942 2943
};

struct mlx5_ifc_set_l2_table_entry_in_bits {
	u8         opcode[0x10];
2944
	u8         reserved_at_10[0x10];
2945

2946
	u8         reserved_at_20[0x10];
2947 2948
	u8         op_mod[0x10];

2949
	u8         reserved_at_40[0x60];
2950

2951
	u8         reserved_at_a0[0x8];
2952 2953
	u8         table_index[0x18];

2954
	u8         reserved_at_c0[0x20];
2955

2956
	u8         reserved_at_e0[0x13];
2957 2958 2959 2960 2961
	u8         vlan_valid[0x1];
	u8         vlan[0xc];

	struct mlx5_ifc_mac_address_layout_bits mac_address;

2962
	u8         reserved_at_140[0xc0];
2963 2964 2965 2966
};

struct mlx5_ifc_set_issi_out_bits {
	u8         status[0x8];
2967
	u8         reserved_at_8[0x18];
2968 2969 2970

	u8         syndrome[0x20];

2971
	u8         reserved_at_40[0x40];
2972 2973 2974 2975
};

struct mlx5_ifc_set_issi_in_bits {
	u8         opcode[0x10];
2976
	u8         reserved_at_10[0x10];
2977

2978
	u8         reserved_at_20[0x10];
2979 2980
	u8         op_mod[0x10];

2981
	u8         reserved_at_40[0x10];
2982 2983
	u8         current_issi[0x10];

2984
	u8         reserved_at_60[0x20];
2985 2986 2987 2988
};

struct mlx5_ifc_set_hca_cap_out_bits {
	u8         status[0x8];
2989
	u8         reserved_at_8[0x18];
2990 2991 2992

	u8         syndrome[0x20];

2993
	u8         reserved_at_40[0x40];
2994 2995 2996 2997
};

struct mlx5_ifc_set_hca_cap_in_bits {
	u8         opcode[0x10];
2998
	u8         reserved_at_10[0x10];
2999

3000
	u8         reserved_at_20[0x10];
3001 3002
	u8         op_mod[0x10];

3003
	u8         reserved_at_40[0x40];
3004 3005 3006 3007

	union mlx5_ifc_hca_cap_union_bits capability;
};

3008 3009 3010 3011 3012 3013 3014
enum {
	MLX5_SET_FTE_MODIFY_ENABLE_MASK_ACTION    = 0x0,
	MLX5_SET_FTE_MODIFY_ENABLE_MASK_FLOW_TAG  = 0x1,
	MLX5_SET_FTE_MODIFY_ENABLE_MASK_DESTINATION_LIST    = 0x2,
	MLX5_SET_FTE_MODIFY_ENABLE_MASK_FLOW_COUNTERS    = 0x3
};

3015 3016
struct mlx5_ifc_set_fte_out_bits {
	u8         status[0x8];
3017
	u8         reserved_at_8[0x18];
3018 3019 3020

	u8         syndrome[0x20];

3021
	u8         reserved_at_40[0x40];
3022 3023 3024 3025
};

struct mlx5_ifc_set_fte_in_bits {
	u8         opcode[0x10];
3026
	u8         reserved_at_10[0x10];
3027

3028
	u8         reserved_at_20[0x10];
3029 3030
	u8         op_mod[0x10];

3031 3032 3033 3034 3035
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
3036 3037

	u8         table_type[0x8];
3038
	u8         reserved_at_88[0x18];
3039

3040
	u8         reserved_at_a0[0x8];
3041 3042
	u8         table_id[0x18];

3043
	u8         reserved_at_c0[0x18];
3044 3045
	u8         modify_enable_mask[0x8];

3046
	u8         reserved_at_e0[0x20];
3047 3048 3049

	u8         flow_index[0x20];

3050
	u8         reserved_at_120[0xe0];
3051 3052 3053 3054 3055 3056

	struct mlx5_ifc_flow_context_bits flow_context;
};

struct mlx5_ifc_rts2rts_qp_out_bits {
	u8         status[0x8];
3057
	u8         reserved_at_8[0x18];
3058 3059 3060

	u8         syndrome[0x20];

3061
	u8         reserved_at_40[0x40];
3062 3063 3064 3065
};

struct mlx5_ifc_rts2rts_qp_in_bits {
	u8         opcode[0x10];
3066
	u8         reserved_at_10[0x10];
3067

3068
	u8         reserved_at_20[0x10];
3069 3070
	u8         op_mod[0x10];

3071
	u8         reserved_at_40[0x8];
3072 3073
	u8         qpn[0x18];

3074
	u8         reserved_at_60[0x20];
3075 3076 3077

	u8         opt_param_mask[0x20];

3078
	u8         reserved_at_a0[0x20];
3079 3080 3081

	struct mlx5_ifc_qpc_bits qpc;

3082
	u8         reserved_at_800[0x80];
3083 3084 3085 3086
};

struct mlx5_ifc_rtr2rts_qp_out_bits {
	u8         status[0x8];
3087
	u8         reserved_at_8[0x18];
3088 3089 3090

	u8         syndrome[0x20];

3091
	u8         reserved_at_40[0x40];
3092 3093 3094 3095
};

struct mlx5_ifc_rtr2rts_qp_in_bits {
	u8         opcode[0x10];
3096
	u8         reserved_at_10[0x10];
3097

3098
	u8         reserved_at_20[0x10];
3099 3100
	u8         op_mod[0x10];

3101
	u8         reserved_at_40[0x8];
3102 3103
	u8         qpn[0x18];

3104
	u8         reserved_at_60[0x20];
3105 3106 3107

	u8         opt_param_mask[0x20];

3108
	u8         reserved_at_a0[0x20];
3109 3110 3111

	struct mlx5_ifc_qpc_bits qpc;

3112
	u8         reserved_at_800[0x80];
3113 3114 3115 3116
};

struct mlx5_ifc_rst2init_qp_out_bits {
	u8         status[0x8];
3117
	u8         reserved_at_8[0x18];
3118 3119 3120

	u8         syndrome[0x20];

3121
	u8         reserved_at_40[0x40];
3122 3123 3124 3125
};

struct mlx5_ifc_rst2init_qp_in_bits {
	u8         opcode[0x10];
3126
	u8         reserved_at_10[0x10];
3127

3128
	u8         reserved_at_20[0x10];
3129 3130
	u8         op_mod[0x10];

3131
	u8         reserved_at_40[0x8];
3132 3133
	u8         qpn[0x18];

3134
	u8         reserved_at_60[0x20];
3135 3136 3137

	u8         opt_param_mask[0x20];

3138
	u8         reserved_at_a0[0x20];
3139 3140 3141

	struct mlx5_ifc_qpc_bits qpc;

3142
	u8         reserved_at_800[0x80];
3143 3144 3145 3146
};

struct mlx5_ifc_query_xrc_srq_out_bits {
	u8         status[0x8];
3147
	u8         reserved_at_8[0x18];
3148 3149 3150

	u8         syndrome[0x20];

3151
	u8         reserved_at_40[0x40];
3152 3153 3154

	struct mlx5_ifc_xrc_srqc_bits xrc_srq_context_entry;

3155
	u8         reserved_at_280[0x600];
3156 3157 3158 3159 3160 3161

	u8         pas[0][0x40];
};

struct mlx5_ifc_query_xrc_srq_in_bits {
	u8         opcode[0x10];
3162
	u8         reserved_at_10[0x10];
3163

3164
	u8         reserved_at_20[0x10];
3165 3166
	u8         op_mod[0x10];

3167
	u8         reserved_at_40[0x8];
3168 3169
	u8         xrc_srqn[0x18];

3170
	u8         reserved_at_60[0x20];
3171 3172 3173 3174 3175 3176 3177 3178 3179
};

enum {
	MLX5_QUERY_VPORT_STATE_OUT_STATE_DOWN  = 0x0,
	MLX5_QUERY_VPORT_STATE_OUT_STATE_UP    = 0x1,
};

struct mlx5_ifc_query_vport_state_out_bits {
	u8         status[0x8];
3180
	u8         reserved_at_8[0x18];
3181 3182 3183

	u8         syndrome[0x20];

3184
	u8         reserved_at_40[0x20];
3185

3186
	u8         reserved_at_60[0x18];
3187 3188 3189 3190 3191 3192
	u8         admin_state[0x4];
	u8         state[0x4];
};

enum {
	MLX5_QUERY_VPORT_STATE_IN_OP_MOD_VNIC_VPORT  = 0x0,
3193
	MLX5_QUERY_VPORT_STATE_IN_OP_MOD_ESW_VPORT   = 0x1,
3194 3195 3196 3197
};

struct mlx5_ifc_query_vport_state_in_bits {
	u8         opcode[0x10];
3198
	u8         reserved_at_10[0x10];
3199

3200
	u8         reserved_at_20[0x10];
3201 3202 3203
	u8         op_mod[0x10];

	u8         other_vport[0x1];
3204
	u8         reserved_at_41[0xf];
3205 3206
	u8         vport_number[0x10];

3207
	u8         reserved_at_60[0x20];
3208 3209 3210 3211
};

struct mlx5_ifc_query_vport_counter_out_bits {
	u8         status[0x8];
3212
	u8         reserved_at_8[0x18];
3213 3214 3215

	u8         syndrome[0x20];

3216
	u8         reserved_at_40[0x40];
3217 3218 3219 3220 3221 3222 3223 3224 3225 3226 3227 3228 3229 3230 3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241

	struct mlx5_ifc_traffic_counter_bits received_errors;

	struct mlx5_ifc_traffic_counter_bits transmit_errors;

	struct mlx5_ifc_traffic_counter_bits received_ib_unicast;

	struct mlx5_ifc_traffic_counter_bits transmitted_ib_unicast;

	struct mlx5_ifc_traffic_counter_bits received_ib_multicast;

	struct mlx5_ifc_traffic_counter_bits transmitted_ib_multicast;

	struct mlx5_ifc_traffic_counter_bits received_eth_broadcast;

	struct mlx5_ifc_traffic_counter_bits transmitted_eth_broadcast;

	struct mlx5_ifc_traffic_counter_bits received_eth_unicast;

	struct mlx5_ifc_traffic_counter_bits transmitted_eth_unicast;

	struct mlx5_ifc_traffic_counter_bits received_eth_multicast;

	struct mlx5_ifc_traffic_counter_bits transmitted_eth_multicast;

3242
	u8         reserved_at_680[0xa00];
3243 3244 3245 3246 3247 3248 3249 3250
};

enum {
	MLX5_QUERY_VPORT_COUNTER_IN_OP_MOD_VPORT_COUNTERS  = 0x0,
};

struct mlx5_ifc_query_vport_counter_in_bits {
	u8         opcode[0x10];
3251
	u8         reserved_at_10[0x10];
3252

3253
	u8         reserved_at_20[0x10];
3254 3255 3256
	u8         op_mod[0x10];

	u8         other_vport[0x1];
3257 3258
	u8         reserved_at_41[0xb];
	u8	   port_num[0x4];
3259 3260
	u8         vport_number[0x10];

3261
	u8         reserved_at_60[0x60];
3262 3263

	u8         clear[0x1];
3264
	u8         reserved_at_c1[0x1f];
3265

3266
	u8         reserved_at_e0[0x20];
3267 3268 3269 3270
};

struct mlx5_ifc_query_tis_out_bits {
	u8         status[0x8];
3271
	u8         reserved_at_8[0x18];
3272 3273 3274

	u8         syndrome[0x20];

3275
	u8         reserved_at_40[0x40];
3276 3277 3278 3279 3280 3281

	struct mlx5_ifc_tisc_bits tis_context;
};

struct mlx5_ifc_query_tis_in_bits {
	u8         opcode[0x10];
3282
	u8         reserved_at_10[0x10];
3283

3284
	u8         reserved_at_20[0x10];
3285 3286
	u8         op_mod[0x10];

3287
	u8         reserved_at_40[0x8];
3288 3289
	u8         tisn[0x18];

3290
	u8         reserved_at_60[0x20];
3291 3292 3293 3294
};

struct mlx5_ifc_query_tir_out_bits {
	u8         status[0x8];
3295
	u8         reserved_at_8[0x18];
3296 3297 3298

	u8         syndrome[0x20];

3299
	u8         reserved_at_40[0xc0];
3300 3301 3302 3303 3304 3305

	struct mlx5_ifc_tirc_bits tir_context;
};

struct mlx5_ifc_query_tir_in_bits {
	u8         opcode[0x10];
3306
	u8         reserved_at_10[0x10];
3307

3308
	u8         reserved_at_20[0x10];
3309 3310
	u8         op_mod[0x10];

3311
	u8         reserved_at_40[0x8];
3312 3313
	u8         tirn[0x18];

3314
	u8         reserved_at_60[0x20];
3315 3316 3317 3318
};

struct mlx5_ifc_query_srq_out_bits {
	u8         status[0x8];
3319
	u8         reserved_at_8[0x18];
3320 3321 3322

	u8         syndrome[0x20];

3323
	u8         reserved_at_40[0x40];
3324 3325 3326

	struct mlx5_ifc_srqc_bits srq_context_entry;

3327
	u8         reserved_at_280[0x600];
3328 3329 3330 3331 3332 3333

	u8         pas[0][0x40];
};

struct mlx5_ifc_query_srq_in_bits {
	u8         opcode[0x10];
3334
	u8         reserved_at_10[0x10];
3335

3336
	u8         reserved_at_20[0x10];
3337 3338
	u8         op_mod[0x10];

3339
	u8         reserved_at_40[0x8];
3340 3341
	u8         srqn[0x18];

3342
	u8         reserved_at_60[0x20];
3343 3344 3345 3346
};

struct mlx5_ifc_query_sq_out_bits {
	u8         status[0x8];
3347
	u8         reserved_at_8[0x18];
3348 3349 3350

	u8         syndrome[0x20];

3351
	u8         reserved_at_40[0xc0];
3352 3353 3354 3355 3356 3357

	struct mlx5_ifc_sqc_bits sq_context;
};

struct mlx5_ifc_query_sq_in_bits {
	u8         opcode[0x10];
3358
	u8         reserved_at_10[0x10];
3359

3360
	u8         reserved_at_20[0x10];
3361 3362
	u8         op_mod[0x10];

3363
	u8         reserved_at_40[0x8];
3364 3365
	u8         sqn[0x18];

3366
	u8         reserved_at_60[0x20];
3367 3368 3369 3370
};

struct mlx5_ifc_query_special_contexts_out_bits {
	u8         status[0x8];
3371
	u8         reserved_at_8[0x18];
3372 3373 3374

	u8         syndrome[0x20];

3375
	u8         reserved_at_40[0x20];
3376 3377 3378 3379 3380 3381

	u8         resd_lkey[0x20];
};

struct mlx5_ifc_query_special_contexts_in_bits {
	u8         opcode[0x10];
3382
	u8         reserved_at_10[0x10];
3383

3384
	u8         reserved_at_20[0x10];
3385 3386
	u8         op_mod[0x10];

3387
	u8         reserved_at_40[0x40];
3388 3389 3390 3391
};

struct mlx5_ifc_query_rqt_out_bits {
	u8         status[0x8];
3392
	u8         reserved_at_8[0x18];
3393 3394 3395

	u8         syndrome[0x20];

3396
	u8         reserved_at_40[0xc0];
3397 3398 3399 3400 3401 3402

	struct mlx5_ifc_rqtc_bits rqt_context;
};

struct mlx5_ifc_query_rqt_in_bits {
	u8         opcode[0x10];
3403
	u8         reserved_at_10[0x10];
3404

3405
	u8         reserved_at_20[0x10];
3406 3407
	u8         op_mod[0x10];

3408
	u8         reserved_at_40[0x8];
3409 3410
	u8         rqtn[0x18];

3411
	u8         reserved_at_60[0x20];
3412 3413 3414 3415
};

struct mlx5_ifc_query_rq_out_bits {
	u8         status[0x8];
3416
	u8         reserved_at_8[0x18];
3417 3418 3419

	u8         syndrome[0x20];

3420
	u8         reserved_at_40[0xc0];
3421 3422 3423 3424 3425 3426

	struct mlx5_ifc_rqc_bits rq_context;
};

struct mlx5_ifc_query_rq_in_bits {
	u8         opcode[0x10];
3427
	u8         reserved_at_10[0x10];
3428

3429
	u8         reserved_at_20[0x10];
3430 3431
	u8         op_mod[0x10];

3432
	u8         reserved_at_40[0x8];
3433 3434
	u8         rqn[0x18];

3435
	u8         reserved_at_60[0x20];
3436 3437 3438 3439
};

struct mlx5_ifc_query_roce_address_out_bits {
	u8         status[0x8];
3440
	u8         reserved_at_8[0x18];
3441 3442 3443

	u8         syndrome[0x20];

3444
	u8         reserved_at_40[0x40];
3445 3446 3447 3448 3449 3450

	struct mlx5_ifc_roce_addr_layout_bits roce_address;
};

struct mlx5_ifc_query_roce_address_in_bits {
	u8         opcode[0x10];
3451
	u8         reserved_at_10[0x10];
3452

3453
	u8         reserved_at_20[0x10];
3454 3455 3456
	u8         op_mod[0x10];

	u8         roce_address_index[0x10];
3457
	u8         reserved_at_50[0x10];
3458

3459
	u8         reserved_at_60[0x20];
3460 3461 3462 3463
};

struct mlx5_ifc_query_rmp_out_bits {
	u8         status[0x8];
3464
	u8         reserved_at_8[0x18];
3465 3466 3467

	u8         syndrome[0x20];

3468
	u8         reserved_at_40[0xc0];
3469 3470 3471 3472 3473 3474

	struct mlx5_ifc_rmpc_bits rmp_context;
};

struct mlx5_ifc_query_rmp_in_bits {
	u8         opcode[0x10];
3475
	u8         reserved_at_10[0x10];
3476

3477
	u8         reserved_at_20[0x10];
3478 3479
	u8         op_mod[0x10];

3480
	u8         reserved_at_40[0x8];
3481 3482
	u8         rmpn[0x18];

3483
	u8         reserved_at_60[0x20];
3484 3485 3486 3487
};

struct mlx5_ifc_query_qp_out_bits {
	u8         status[0x8];
3488
	u8         reserved_at_8[0x18];
3489 3490 3491

	u8         syndrome[0x20];

3492
	u8         reserved_at_40[0x40];
3493 3494 3495

	u8         opt_param_mask[0x20];

3496
	u8         reserved_at_a0[0x20];
3497 3498 3499

	struct mlx5_ifc_qpc_bits qpc;

3500
	u8         reserved_at_800[0x80];
3501 3502 3503 3504 3505 3506

	u8         pas[0][0x40];
};

struct mlx5_ifc_query_qp_in_bits {
	u8         opcode[0x10];
3507
	u8         reserved_at_10[0x10];
3508

3509
	u8         reserved_at_20[0x10];
3510 3511
	u8         op_mod[0x10];

3512
	u8         reserved_at_40[0x8];
3513 3514
	u8         qpn[0x18];

3515
	u8         reserved_at_60[0x20];
3516 3517 3518 3519
};

struct mlx5_ifc_query_q_counter_out_bits {
	u8         status[0x8];
3520
	u8         reserved_at_8[0x18];
3521 3522 3523

	u8         syndrome[0x20];

3524
	u8         reserved_at_40[0x40];
3525 3526 3527

	u8         rx_write_requests[0x20];

3528
	u8         reserved_at_a0[0x20];
3529 3530 3531

	u8         rx_read_requests[0x20];

3532
	u8         reserved_at_e0[0x20];
3533 3534 3535

	u8         rx_atomic_requests[0x20];

3536
	u8         reserved_at_120[0x20];
3537 3538 3539

	u8         rx_dct_connect[0x20];

3540
	u8         reserved_at_160[0x20];
3541 3542 3543

	u8         out_of_buffer[0x20];

3544
	u8         reserved_at_1a0[0x20];
3545 3546 3547

	u8         out_of_sequence[0x20];

3548
	u8         reserved_at_1e0[0x620];
3549 3550 3551 3552
};

struct mlx5_ifc_query_q_counter_in_bits {
	u8         opcode[0x10];
3553
	u8         reserved_at_10[0x10];
3554

3555
	u8         reserved_at_20[0x10];
3556 3557
	u8         op_mod[0x10];

3558
	u8         reserved_at_40[0x80];
3559 3560

	u8         clear[0x1];
3561
	u8         reserved_at_c1[0x1f];
3562

3563
	u8         reserved_at_e0[0x18];
3564 3565 3566 3567 3568
	u8         counter_set_id[0x8];
};

struct mlx5_ifc_query_pages_out_bits {
	u8         status[0x8];
3569
	u8         reserved_at_8[0x18];
3570 3571 3572

	u8         syndrome[0x20];

3573
	u8         reserved_at_40[0x10];
3574 3575 3576 3577 3578 3579 3580 3581 3582 3583 3584 3585 3586
	u8         function_id[0x10];

	u8         num_pages[0x20];
};

enum {
	MLX5_QUERY_PAGES_IN_OP_MOD_BOOT_PAGES     = 0x1,
	MLX5_QUERY_PAGES_IN_OP_MOD_INIT_PAGES     = 0x2,
	MLX5_QUERY_PAGES_IN_OP_MOD_REGULAR_PAGES  = 0x3,
};

struct mlx5_ifc_query_pages_in_bits {
	u8         opcode[0x10];
3587
	u8         reserved_at_10[0x10];
3588

3589
	u8         reserved_at_20[0x10];
3590 3591
	u8         op_mod[0x10];

3592
	u8         reserved_at_40[0x10];
3593 3594
	u8         function_id[0x10];

3595
	u8         reserved_at_60[0x20];
3596 3597 3598 3599
};

struct mlx5_ifc_query_nic_vport_context_out_bits {
	u8         status[0x8];
3600
	u8         reserved_at_8[0x18];
3601 3602 3603

	u8         syndrome[0x20];

3604
	u8         reserved_at_40[0x40];
3605 3606 3607 3608 3609 3610

	struct mlx5_ifc_nic_vport_context_bits nic_vport_context;
};

struct mlx5_ifc_query_nic_vport_context_in_bits {
	u8         opcode[0x10];
3611
	u8         reserved_at_10[0x10];
3612

3613
	u8         reserved_at_20[0x10];
3614 3615 3616
	u8         op_mod[0x10];

	u8         other_vport[0x1];
3617
	u8         reserved_at_41[0xf];
3618 3619
	u8         vport_number[0x10];

3620
	u8         reserved_at_60[0x5];
3621
	u8         allowed_list_type[0x3];
3622
	u8         reserved_at_68[0x18];
3623 3624 3625 3626
};

struct mlx5_ifc_query_mkey_out_bits {
	u8         status[0x8];
3627
	u8         reserved_at_8[0x18];
3628 3629 3630

	u8         syndrome[0x20];

3631
	u8         reserved_at_40[0x40];
3632 3633 3634

	struct mlx5_ifc_mkc_bits memory_key_mkey_entry;

3635
	u8         reserved_at_280[0x600];
3636 3637 3638 3639 3640 3641 3642 3643

	u8         bsf0_klm0_pas_mtt0_1[16][0x8];

	u8         bsf1_klm1_pas_mtt2_3[16][0x8];
};

struct mlx5_ifc_query_mkey_in_bits {
	u8         opcode[0x10];
3644
	u8         reserved_at_10[0x10];
3645

3646
	u8         reserved_at_20[0x10];
3647 3648
	u8         op_mod[0x10];

3649
	u8         reserved_at_40[0x8];
3650 3651 3652
	u8         mkey_index[0x18];

	u8         pg_access[0x1];
3653
	u8         reserved_at_61[0x1f];
3654 3655 3656 3657
};

struct mlx5_ifc_query_mad_demux_out_bits {
	u8         status[0x8];
3658
	u8         reserved_at_8[0x18];
3659 3660 3661

	u8         syndrome[0x20];

3662
	u8         reserved_at_40[0x40];
3663 3664 3665 3666 3667 3668

	u8         mad_dumux_parameters_block[0x20];
};

struct mlx5_ifc_query_mad_demux_in_bits {
	u8         opcode[0x10];
3669
	u8         reserved_at_10[0x10];
3670

3671
	u8         reserved_at_20[0x10];
3672 3673
	u8         op_mod[0x10];

3674
	u8         reserved_at_40[0x40];
3675 3676 3677 3678
};

struct mlx5_ifc_query_l2_table_entry_out_bits {
	u8         status[0x8];
3679
	u8         reserved_at_8[0x18];
3680 3681 3682

	u8         syndrome[0x20];

3683
	u8         reserved_at_40[0xa0];
3684

3685
	u8         reserved_at_e0[0x13];
3686 3687 3688 3689 3690
	u8         vlan_valid[0x1];
	u8         vlan[0xc];

	struct mlx5_ifc_mac_address_layout_bits mac_address;

3691
	u8         reserved_at_140[0xc0];
3692 3693 3694 3695
};

struct mlx5_ifc_query_l2_table_entry_in_bits {
	u8         opcode[0x10];
3696
	u8         reserved_at_10[0x10];
3697

3698
	u8         reserved_at_20[0x10];
3699 3700
	u8         op_mod[0x10];

3701
	u8         reserved_at_40[0x60];
3702

3703
	u8         reserved_at_a0[0x8];
3704 3705
	u8         table_index[0x18];

3706
	u8         reserved_at_c0[0x140];
3707 3708 3709 3710
};

struct mlx5_ifc_query_issi_out_bits {
	u8         status[0x8];
3711
	u8         reserved_at_8[0x18];
3712 3713 3714

	u8         syndrome[0x20];

3715
	u8         reserved_at_40[0x10];
3716 3717
	u8         current_issi[0x10];

3718
	u8         reserved_at_60[0xa0];
3719

3720
	u8         reserved_at_100[76][0x8];
3721 3722 3723 3724 3725
	u8         supported_issi_dw0[0x20];
};

struct mlx5_ifc_query_issi_in_bits {
	u8         opcode[0x10];
3726
	u8         reserved_at_10[0x10];
3727

3728
	u8         reserved_at_20[0x10];
3729 3730
	u8         op_mod[0x10];

3731
	u8         reserved_at_40[0x40];
3732 3733 3734 3735
};

struct mlx5_ifc_query_hca_vport_pkey_out_bits {
	u8         status[0x8];
3736
	u8         reserved_at_8[0x18];
3737 3738 3739

	u8         syndrome[0x20];

3740
	u8         reserved_at_40[0x40];
3741 3742 3743 3744 3745 3746

	struct mlx5_ifc_pkey_bits pkey[0];
};

struct mlx5_ifc_query_hca_vport_pkey_in_bits {
	u8         opcode[0x10];
3747
	u8         reserved_at_10[0x10];
3748

3749
	u8         reserved_at_20[0x10];
3750 3751 3752
	u8         op_mod[0x10];

	u8         other_vport[0x1];
3753
	u8         reserved_at_41[0xb];
3754
	u8         port_num[0x4];
3755 3756
	u8         vport_number[0x10];

3757
	u8         reserved_at_60[0x10];
3758 3759 3760
	u8         pkey_index[0x10];
};

3761 3762 3763 3764 3765 3766
enum {
	MLX5_HCA_VPORT_SEL_PORT_GUID	= 1 << 0,
	MLX5_HCA_VPORT_SEL_NODE_GUID	= 1 << 1,
	MLX5_HCA_VPORT_SEL_STATE_POLICY	= 1 << 2,
};

3767 3768
struct mlx5_ifc_query_hca_vport_gid_out_bits {
	u8         status[0x8];
3769
	u8         reserved_at_8[0x18];
3770 3771 3772

	u8         syndrome[0x20];

3773
	u8         reserved_at_40[0x20];
3774 3775

	u8         gids_num[0x10];
3776
	u8         reserved_at_70[0x10];
3777 3778 3779 3780 3781 3782

	struct mlx5_ifc_array128_auto_bits gid[0];
};

struct mlx5_ifc_query_hca_vport_gid_in_bits {
	u8         opcode[0x10];
3783
	u8         reserved_at_10[0x10];
3784

3785
	u8         reserved_at_20[0x10];
3786 3787 3788
	u8         op_mod[0x10];

	u8         other_vport[0x1];
3789
	u8         reserved_at_41[0xb];
3790
	u8         port_num[0x4];
3791 3792
	u8         vport_number[0x10];

3793
	u8         reserved_at_60[0x10];
3794 3795 3796 3797 3798
	u8         gid_index[0x10];
};

struct mlx5_ifc_query_hca_vport_context_out_bits {
	u8         status[0x8];
3799
	u8         reserved_at_8[0x18];
3800 3801 3802

	u8         syndrome[0x20];

3803
	u8         reserved_at_40[0x40];
3804 3805 3806 3807 3808 3809

	struct mlx5_ifc_hca_vport_context_bits hca_vport_context;
};

struct mlx5_ifc_query_hca_vport_context_in_bits {
	u8         opcode[0x10];
3810
	u8         reserved_at_10[0x10];
3811

3812
	u8         reserved_at_20[0x10];
3813 3814 3815
	u8         op_mod[0x10];

	u8         other_vport[0x1];
3816
	u8         reserved_at_41[0xb];
3817
	u8         port_num[0x4];
3818 3819
	u8         vport_number[0x10];

3820
	u8         reserved_at_60[0x20];
3821 3822 3823 3824
};

struct mlx5_ifc_query_hca_cap_out_bits {
	u8         status[0x8];
3825
	u8         reserved_at_8[0x18];
3826 3827 3828

	u8         syndrome[0x20];

3829
	u8         reserved_at_40[0x40];
3830 3831 3832 3833 3834 3835

	union mlx5_ifc_hca_cap_union_bits capability;
};

struct mlx5_ifc_query_hca_cap_in_bits {
	u8         opcode[0x10];
3836
	u8         reserved_at_10[0x10];
3837

3838
	u8         reserved_at_20[0x10];
3839 3840
	u8         op_mod[0x10];

3841
	u8         reserved_at_40[0x40];
3842 3843 3844 3845
};

struct mlx5_ifc_query_flow_table_out_bits {
	u8         status[0x8];
3846
	u8         reserved_at_8[0x18];
3847 3848 3849

	u8         syndrome[0x20];

3850
	u8         reserved_at_40[0x80];
3851

3852
	u8         reserved_at_c0[0x8];
3853
	u8         level[0x8];
3854
	u8         reserved_at_d0[0x8];
3855 3856
	u8         log_size[0x8];

3857
	u8         reserved_at_e0[0x120];
3858 3859 3860 3861
};

struct mlx5_ifc_query_flow_table_in_bits {
	u8         opcode[0x10];
3862
	u8         reserved_at_10[0x10];
3863

3864
	u8         reserved_at_20[0x10];
3865 3866
	u8         op_mod[0x10];

3867
	u8         reserved_at_40[0x40];
3868 3869

	u8         table_type[0x8];
3870
	u8         reserved_at_88[0x18];
3871

3872
	u8         reserved_at_a0[0x8];
3873 3874
	u8         table_id[0x18];

3875
	u8         reserved_at_c0[0x140];
3876 3877 3878 3879
};

struct mlx5_ifc_query_fte_out_bits {
	u8         status[0x8];
3880
	u8         reserved_at_8[0x18];
3881 3882 3883

	u8         syndrome[0x20];

3884
	u8         reserved_at_40[0x1c0];
3885 3886 3887 3888 3889 3890

	struct mlx5_ifc_flow_context_bits flow_context;
};

struct mlx5_ifc_query_fte_in_bits {
	u8         opcode[0x10];
3891
	u8         reserved_at_10[0x10];
3892

3893
	u8         reserved_at_20[0x10];
3894 3895
	u8         op_mod[0x10];

3896
	u8         reserved_at_40[0x40];
3897 3898

	u8         table_type[0x8];
3899
	u8         reserved_at_88[0x18];
3900

3901
	u8         reserved_at_a0[0x8];
3902 3903
	u8         table_id[0x18];

3904
	u8         reserved_at_c0[0x40];
3905 3906 3907

	u8         flow_index[0x20];

3908
	u8         reserved_at_120[0xe0];
3909 3910 3911 3912 3913 3914 3915 3916 3917 3918
};

enum {
	MLX5_QUERY_FLOW_GROUP_OUT_MATCH_CRITERIA_ENABLE_OUTER_HEADERS    = 0x0,
	MLX5_QUERY_FLOW_GROUP_OUT_MATCH_CRITERIA_ENABLE_MISC_PARAMETERS  = 0x1,
	MLX5_QUERY_FLOW_GROUP_OUT_MATCH_CRITERIA_ENABLE_INNER_HEADERS    = 0x2,
};

struct mlx5_ifc_query_flow_group_out_bits {
	u8         status[0x8];
3919
	u8         reserved_at_8[0x18];
3920 3921 3922

	u8         syndrome[0x20];

3923
	u8         reserved_at_40[0xa0];
3924 3925 3926

	u8         start_flow_index[0x20];

3927
	u8         reserved_at_100[0x20];
3928 3929 3930

	u8         end_flow_index[0x20];

3931
	u8         reserved_at_140[0xa0];
3932

3933
	u8         reserved_at_1e0[0x18];
3934 3935 3936 3937
	u8         match_criteria_enable[0x8];

	struct mlx5_ifc_fte_match_param_bits match_criteria;

3938
	u8         reserved_at_1200[0xe00];
3939 3940 3941 3942
};

struct mlx5_ifc_query_flow_group_in_bits {
	u8         opcode[0x10];
3943
	u8         reserved_at_10[0x10];
3944

3945
	u8         reserved_at_20[0x10];
3946 3947
	u8         op_mod[0x10];

3948
	u8         reserved_at_40[0x40];
3949 3950

	u8         table_type[0x8];
3951
	u8         reserved_at_88[0x18];
3952

3953
	u8         reserved_at_a0[0x8];
3954 3955 3956 3957
	u8         table_id[0x18];

	u8         group_id[0x20];

3958
	u8         reserved_at_e0[0x120];
3959 3960
};

3961 3962 3963 3964 3965 3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983 3984 3985 3986 3987 3988
struct mlx5_ifc_query_flow_counter_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];

	struct mlx5_ifc_traffic_counter_bits flow_statistics[0];
};

struct mlx5_ifc_query_flow_counter_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x80];

	u8         clear[0x1];
	u8         reserved_at_c1[0xf];
	u8         num_of_counters[0x10];

	u8         reserved_at_e0[0x10];
	u8         flow_counter_id[0x10];
};

3989 3990
struct mlx5_ifc_query_esw_vport_context_out_bits {
	u8         status[0x8];
3991
	u8         reserved_at_8[0x18];
3992 3993 3994

	u8         syndrome[0x20];

3995
	u8         reserved_at_40[0x40];
3996 3997 3998 3999 4000 4001

	struct mlx5_ifc_esw_vport_context_bits esw_vport_context;
};

struct mlx5_ifc_query_esw_vport_context_in_bits {
	u8         opcode[0x10];
4002
	u8         reserved_at_10[0x10];
4003

4004
	u8         reserved_at_20[0x10];
4005 4006 4007
	u8         op_mod[0x10];

	u8         other_vport[0x1];
4008
	u8         reserved_at_41[0xf];
4009 4010
	u8         vport_number[0x10];

4011
	u8         reserved_at_60[0x20];
4012 4013 4014 4015
};

struct mlx5_ifc_modify_esw_vport_context_out_bits {
	u8         status[0x8];
4016
	u8         reserved_at_8[0x18];
4017 4018 4019

	u8         syndrome[0x20];

4020
	u8         reserved_at_40[0x40];
4021 4022 4023
};

struct mlx5_ifc_esw_vport_context_fields_select_bits {
4024
	u8         reserved_at_0[0x1c];
4025 4026 4027 4028 4029 4030 4031 4032
	u8         vport_cvlan_insert[0x1];
	u8         vport_svlan_insert[0x1];
	u8         vport_cvlan_strip[0x1];
	u8         vport_svlan_strip[0x1];
};

struct mlx5_ifc_modify_esw_vport_context_in_bits {
	u8         opcode[0x10];
4033
	u8         reserved_at_10[0x10];
4034

4035
	u8         reserved_at_20[0x10];
4036 4037 4038
	u8         op_mod[0x10];

	u8         other_vport[0x1];
4039
	u8         reserved_at_41[0xf];
4040 4041 4042 4043 4044 4045 4046
	u8         vport_number[0x10];

	struct mlx5_ifc_esw_vport_context_fields_select_bits field_select;

	struct mlx5_ifc_esw_vport_context_bits esw_vport_context;
};

4047 4048
struct mlx5_ifc_query_eq_out_bits {
	u8         status[0x8];
4049
	u8         reserved_at_8[0x18];
4050 4051 4052

	u8         syndrome[0x20];

4053
	u8         reserved_at_40[0x40];
4054 4055 4056

	struct mlx5_ifc_eqc_bits eq_context_entry;

4057
	u8         reserved_at_280[0x40];
4058 4059 4060

	u8         event_bitmask[0x40];

4061
	u8         reserved_at_300[0x580];
4062 4063 4064 4065 4066 4067

	u8         pas[0][0x40];
};

struct mlx5_ifc_query_eq_in_bits {
	u8         opcode[0x10];
4068
	u8         reserved_at_10[0x10];
4069

4070
	u8         reserved_at_20[0x10];
4071 4072
	u8         op_mod[0x10];

4073
	u8         reserved_at_40[0x18];
4074 4075
	u8         eq_number[0x8];

4076
	u8         reserved_at_60[0x20];
4077 4078 4079 4080
};

struct mlx5_ifc_query_dct_out_bits {
	u8         status[0x8];
4081
	u8         reserved_at_8[0x18];
4082 4083 4084

	u8         syndrome[0x20];

4085
	u8         reserved_at_40[0x40];
4086 4087 4088

	struct mlx5_ifc_dctc_bits dct_context_entry;

4089
	u8         reserved_at_280[0x180];
4090 4091 4092 4093
};

struct mlx5_ifc_query_dct_in_bits {
	u8         opcode[0x10];
4094
	u8         reserved_at_10[0x10];
4095

4096
	u8         reserved_at_20[0x10];
4097 4098
	u8         op_mod[0x10];

4099
	u8         reserved_at_40[0x8];
4100 4101
	u8         dctn[0x18];

4102
	u8         reserved_at_60[0x20];
4103 4104 4105 4106
};

struct mlx5_ifc_query_cq_out_bits {
	u8         status[0x8];
4107
	u8         reserved_at_8[0x18];
4108 4109 4110

	u8         syndrome[0x20];

4111
	u8         reserved_at_40[0x40];
4112 4113 4114

	struct mlx5_ifc_cqc_bits cq_context;

4115
	u8         reserved_at_280[0x600];
4116 4117 4118 4119 4120 4121

	u8         pas[0][0x40];
};

struct mlx5_ifc_query_cq_in_bits {
	u8         opcode[0x10];
4122
	u8         reserved_at_10[0x10];
4123

4124
	u8         reserved_at_20[0x10];
4125 4126
	u8         op_mod[0x10];

4127
	u8         reserved_at_40[0x8];
4128 4129
	u8         cqn[0x18];

4130
	u8         reserved_at_60[0x20];
4131 4132 4133 4134
};

struct mlx5_ifc_query_cong_status_out_bits {
	u8         status[0x8];
4135
	u8         reserved_at_8[0x18];
4136 4137 4138

	u8         syndrome[0x20];

4139
	u8         reserved_at_40[0x20];
4140 4141 4142

	u8         enable[0x1];
	u8         tag_enable[0x1];
4143
	u8         reserved_at_62[0x1e];
4144 4145 4146 4147
};

struct mlx5_ifc_query_cong_status_in_bits {
	u8         opcode[0x10];
4148
	u8         reserved_at_10[0x10];
4149

4150
	u8         reserved_at_20[0x10];
4151 4152
	u8         op_mod[0x10];

4153
	u8         reserved_at_40[0x18];
4154 4155 4156
	u8         priority[0x4];
	u8         cong_protocol[0x4];

4157
	u8         reserved_at_60[0x20];
4158 4159 4160 4161
};

struct mlx5_ifc_query_cong_statistics_out_bits {
	u8         status[0x8];
4162
	u8         reserved_at_8[0x18];
4163 4164 4165

	u8         syndrome[0x20];

4166
	u8         reserved_at_40[0x40];
4167 4168 4169 4170 4171 4172 4173 4174 4175 4176 4177 4178 4179

	u8         cur_flows[0x20];

	u8         sum_flows[0x20];

	u8         cnp_ignored_high[0x20];

	u8         cnp_ignored_low[0x20];

	u8         cnp_handled_high[0x20];

	u8         cnp_handled_low[0x20];

4180
	u8         reserved_at_140[0x100];
4181 4182 4183 4184 4185 4186 4187 4188 4189 4190 4191 4192 4193 4194 4195

	u8         time_stamp_high[0x20];

	u8         time_stamp_low[0x20];

	u8         accumulators_period[0x20];

	u8         ecn_marked_roce_packets_high[0x20];

	u8         ecn_marked_roce_packets_low[0x20];

	u8         cnps_sent_high[0x20];

	u8         cnps_sent_low[0x20];

4196
	u8         reserved_at_320[0x560];
4197 4198 4199 4200
};

struct mlx5_ifc_query_cong_statistics_in_bits {
	u8         opcode[0x10];
4201
	u8         reserved_at_10[0x10];
4202

4203
	u8         reserved_at_20[0x10];
4204 4205 4206
	u8         op_mod[0x10];

	u8         clear[0x1];
4207
	u8         reserved_at_41[0x1f];
4208

4209
	u8         reserved_at_60[0x20];
4210 4211 4212 4213
};

struct mlx5_ifc_query_cong_params_out_bits {
	u8         status[0x8];
4214
	u8         reserved_at_8[0x18];
4215 4216 4217

	u8         syndrome[0x20];

4218
	u8         reserved_at_40[0x40];
4219 4220 4221 4222 4223 4224

	union mlx5_ifc_cong_control_roce_ecn_auto_bits congestion_parameters;
};

struct mlx5_ifc_query_cong_params_in_bits {
	u8         opcode[0x10];
4225
	u8         reserved_at_10[0x10];
4226

4227
	u8         reserved_at_20[0x10];
4228 4229
	u8         op_mod[0x10];

4230
	u8         reserved_at_40[0x1c];
4231 4232
	u8         cong_protocol[0x4];

4233
	u8         reserved_at_60[0x20];
4234 4235 4236 4237
};

struct mlx5_ifc_query_adapter_out_bits {
	u8         status[0x8];
4238
	u8         reserved_at_8[0x18];
4239 4240 4241

	u8         syndrome[0x20];

4242
	u8         reserved_at_40[0x40];
4243 4244 4245 4246 4247 4248

	struct mlx5_ifc_query_adapter_param_block_bits query_adapter_struct;
};

struct mlx5_ifc_query_adapter_in_bits {
	u8         opcode[0x10];
4249
	u8         reserved_at_10[0x10];
4250

4251
	u8         reserved_at_20[0x10];
4252 4253
	u8         op_mod[0x10];

4254
	u8         reserved_at_40[0x40];
4255 4256 4257 4258
};

struct mlx5_ifc_qp_2rst_out_bits {
	u8         status[0x8];
4259
	u8         reserved_at_8[0x18];
4260 4261 4262

	u8         syndrome[0x20];

4263
	u8         reserved_at_40[0x40];
4264 4265 4266 4267
};

struct mlx5_ifc_qp_2rst_in_bits {
	u8         opcode[0x10];
4268
	u8         reserved_at_10[0x10];
4269

4270
	u8         reserved_at_20[0x10];
4271 4272
	u8         op_mod[0x10];

4273
	u8         reserved_at_40[0x8];
4274 4275
	u8         qpn[0x18];

4276
	u8         reserved_at_60[0x20];
4277 4278 4279 4280
};

struct mlx5_ifc_qp_2err_out_bits {
	u8         status[0x8];
4281
	u8         reserved_at_8[0x18];
4282 4283 4284

	u8         syndrome[0x20];

4285
	u8         reserved_at_40[0x40];
4286 4287 4288 4289
};

struct mlx5_ifc_qp_2err_in_bits {
	u8         opcode[0x10];
4290
	u8         reserved_at_10[0x10];
4291

4292
	u8         reserved_at_20[0x10];
4293 4294
	u8         op_mod[0x10];

4295
	u8         reserved_at_40[0x8];
4296 4297
	u8         qpn[0x18];

4298
	u8         reserved_at_60[0x20];
4299 4300 4301 4302
};

struct mlx5_ifc_page_fault_resume_out_bits {
	u8         status[0x8];
4303
	u8         reserved_at_8[0x18];
4304 4305 4306

	u8         syndrome[0x20];

4307
	u8         reserved_at_40[0x40];
4308 4309 4310 4311
};

struct mlx5_ifc_page_fault_resume_in_bits {
	u8         opcode[0x10];
4312
	u8         reserved_at_10[0x10];
4313

4314
	u8         reserved_at_20[0x10];
4315 4316 4317
	u8         op_mod[0x10];

	u8         error[0x1];
4318
	u8         reserved_at_41[0x4];
4319 4320 4321 4322 4323
	u8         rdma[0x1];
	u8         read_write[0x1];
	u8         req_res[0x1];
	u8         qpn[0x18];

4324
	u8         reserved_at_60[0x20];
4325 4326 4327 4328
};

struct mlx5_ifc_nop_out_bits {
	u8         status[0x8];
4329
	u8         reserved_at_8[0x18];
4330 4331 4332

	u8         syndrome[0x20];

4333
	u8         reserved_at_40[0x40];
4334 4335 4336 4337
};

struct mlx5_ifc_nop_in_bits {
	u8         opcode[0x10];
4338
	u8         reserved_at_10[0x10];
4339

4340
	u8         reserved_at_20[0x10];
4341 4342
	u8         op_mod[0x10];

4343
	u8         reserved_at_40[0x40];
4344 4345 4346 4347
};

struct mlx5_ifc_modify_vport_state_out_bits {
	u8         status[0x8];
4348
	u8         reserved_at_8[0x18];
4349 4350 4351

	u8         syndrome[0x20];

4352
	u8         reserved_at_40[0x40];
4353 4354 4355 4356
};

struct mlx5_ifc_modify_vport_state_in_bits {
	u8         opcode[0x10];
4357
	u8         reserved_at_10[0x10];
4358

4359
	u8         reserved_at_20[0x10];
4360 4361 4362
	u8         op_mod[0x10];

	u8         other_vport[0x1];
4363
	u8         reserved_at_41[0xf];
4364 4365
	u8         vport_number[0x10];

4366
	u8         reserved_at_60[0x18];
4367
	u8         admin_state[0x4];
4368
	u8         reserved_at_7c[0x4];
4369 4370 4371 4372
};

struct mlx5_ifc_modify_tis_out_bits {
	u8         status[0x8];
4373
	u8         reserved_at_8[0x18];
4374 4375 4376

	u8         syndrome[0x20];

4377
	u8         reserved_at_40[0x40];
4378 4379
};

4380
struct mlx5_ifc_modify_tis_bitmask_bits {
4381
	u8         reserved_at_0[0x20];
4382

4383
	u8         reserved_at_20[0x1f];
4384 4385 4386
	u8         prio[0x1];
};

4387 4388
struct mlx5_ifc_modify_tis_in_bits {
	u8         opcode[0x10];
4389
	u8         reserved_at_10[0x10];
4390

4391
	u8         reserved_at_20[0x10];
4392 4393
	u8         op_mod[0x10];

4394
	u8         reserved_at_40[0x8];
4395 4396
	u8         tisn[0x18];

4397
	u8         reserved_at_60[0x20];
4398

4399
	struct mlx5_ifc_modify_tis_bitmask_bits bitmask;
4400

4401
	u8         reserved_at_c0[0x40];
4402 4403 4404 4405

	struct mlx5_ifc_tisc_bits ctx;
};

4406
struct mlx5_ifc_modify_tir_bitmask_bits {
4407
	u8	   reserved_at_0[0x20];
4408

4409
	u8         reserved_at_20[0x1b];
4410
	u8         self_lb_en[0x1];
4411 4412 4413
	u8         reserved_at_3c[0x1];
	u8         hash[0x1];
	u8         reserved_at_3e[0x1];
4414 4415 4416
	u8         lro[0x1];
};

4417 4418
struct mlx5_ifc_modify_tir_out_bits {
	u8         status[0x8];
4419
	u8         reserved_at_8[0x18];
4420 4421 4422

	u8         syndrome[0x20];

4423
	u8         reserved_at_40[0x40];
4424 4425 4426 4427
};

struct mlx5_ifc_modify_tir_in_bits {
	u8         opcode[0x10];
4428
	u8         reserved_at_10[0x10];
4429

4430
	u8         reserved_at_20[0x10];
4431 4432
	u8         op_mod[0x10];

4433
	u8         reserved_at_40[0x8];
4434 4435
	u8         tirn[0x18];

4436
	u8         reserved_at_60[0x20];
4437

4438
	struct mlx5_ifc_modify_tir_bitmask_bits bitmask;
4439

4440
	u8         reserved_at_c0[0x40];
4441 4442 4443 4444 4445 4446

	struct mlx5_ifc_tirc_bits ctx;
};

struct mlx5_ifc_modify_sq_out_bits {
	u8         status[0x8];
4447
	u8         reserved_at_8[0x18];
4448 4449 4450

	u8         syndrome[0x20];

4451
	u8         reserved_at_40[0x40];
4452 4453 4454 4455
};

struct mlx5_ifc_modify_sq_in_bits {
	u8         opcode[0x10];
4456
	u8         reserved_at_10[0x10];
4457

4458
	u8         reserved_at_20[0x10];
4459 4460 4461
	u8         op_mod[0x10];

	u8         sq_state[0x4];
4462
	u8         reserved_at_44[0x4];
4463 4464
	u8         sqn[0x18];

4465
	u8         reserved_at_60[0x20];
4466 4467 4468

	u8         modify_bitmask[0x40];

4469
	u8         reserved_at_c0[0x40];
4470 4471 4472 4473 4474 4475

	struct mlx5_ifc_sqc_bits ctx;
};

struct mlx5_ifc_modify_rqt_out_bits {
	u8         status[0x8];
4476
	u8         reserved_at_8[0x18];
4477 4478 4479

	u8         syndrome[0x20];

4480
	u8         reserved_at_40[0x40];
4481 4482
};

4483
struct mlx5_ifc_rqt_bitmask_bits {
4484
	u8	   reserved_at_0[0x20];
4485

4486
	u8         reserved_at_20[0x1f];
4487 4488 4489
	u8         rqn_list[0x1];
};

4490 4491
struct mlx5_ifc_modify_rqt_in_bits {
	u8         opcode[0x10];
4492
	u8         reserved_at_10[0x10];
4493

4494
	u8         reserved_at_20[0x10];
4495 4496
	u8         op_mod[0x10];

4497
	u8         reserved_at_40[0x8];
4498 4499
	u8         rqtn[0x18];

4500
	u8         reserved_at_60[0x20];
4501

4502
	struct mlx5_ifc_rqt_bitmask_bits bitmask;
4503

4504
	u8         reserved_at_c0[0x40];
4505 4506 4507 4508 4509 4510

	struct mlx5_ifc_rqtc_bits ctx;
};

struct mlx5_ifc_modify_rq_out_bits {
	u8         status[0x8];
4511
	u8         reserved_at_8[0x18];
4512 4513 4514

	u8         syndrome[0x20];

4515
	u8         reserved_at_40[0x40];
4516 4517 4518 4519
};

struct mlx5_ifc_modify_rq_in_bits {
	u8         opcode[0x10];
4520
	u8         reserved_at_10[0x10];
4521

4522
	u8         reserved_at_20[0x10];
4523 4524 4525
	u8         op_mod[0x10];

	u8         rq_state[0x4];
4526
	u8         reserved_at_44[0x4];
4527 4528
	u8         rqn[0x18];

4529
	u8         reserved_at_60[0x20];
4530 4531 4532

	u8         modify_bitmask[0x40];

4533
	u8         reserved_at_c0[0x40];
4534 4535 4536 4537 4538 4539

	struct mlx5_ifc_rqc_bits ctx;
};

struct mlx5_ifc_modify_rmp_out_bits {
	u8         status[0x8];
4540
	u8         reserved_at_8[0x18];
4541 4542 4543

	u8         syndrome[0x20];

4544
	u8         reserved_at_40[0x40];
4545 4546
};

4547
struct mlx5_ifc_rmp_bitmask_bits {
4548
	u8	   reserved_at_0[0x20];
4549

4550
	u8         reserved_at_20[0x1f];
4551 4552 4553
	u8         lwm[0x1];
};

4554 4555
struct mlx5_ifc_modify_rmp_in_bits {
	u8         opcode[0x10];
4556
	u8         reserved_at_10[0x10];
4557

4558
	u8         reserved_at_20[0x10];
4559 4560 4561
	u8         op_mod[0x10];

	u8         rmp_state[0x4];
4562
	u8         reserved_at_44[0x4];
4563 4564
	u8         rmpn[0x18];

4565
	u8         reserved_at_60[0x20];
4566

4567
	struct mlx5_ifc_rmp_bitmask_bits bitmask;
4568

4569
	u8         reserved_at_c0[0x40];
4570 4571 4572 4573 4574 4575

	struct mlx5_ifc_rmpc_bits ctx;
};

struct mlx5_ifc_modify_nic_vport_context_out_bits {
	u8         status[0x8];
4576
	u8         reserved_at_8[0x18];
4577 4578 4579

	u8         syndrome[0x20];

4580
	u8         reserved_at_40[0x40];
4581 4582 4583
};

struct mlx5_ifc_modify_nic_vport_field_select_bits {
4584
	u8         reserved_at_0[0x19];
4585 4586 4587
	u8         mtu[0x1];
	u8         change_event[0x1];
	u8         promisc[0x1];
4588 4589 4590
	u8         permanent_address[0x1];
	u8         addresses_list[0x1];
	u8         roce_en[0x1];
4591
	u8         reserved_at_1f[0x1];
4592 4593 4594 4595
};

struct mlx5_ifc_modify_nic_vport_context_in_bits {
	u8         opcode[0x10];
4596
	u8         reserved_at_10[0x10];
4597

4598
	u8         reserved_at_20[0x10];
4599 4600 4601
	u8         op_mod[0x10];

	u8         other_vport[0x1];
4602
	u8         reserved_at_41[0xf];
4603 4604 4605 4606
	u8         vport_number[0x10];

	struct mlx5_ifc_modify_nic_vport_field_select_bits field_select;

4607
	u8         reserved_at_80[0x780];
4608 4609 4610 4611 4612 4613

	struct mlx5_ifc_nic_vport_context_bits nic_vport_context;
};

struct mlx5_ifc_modify_hca_vport_context_out_bits {
	u8         status[0x8];
4614
	u8         reserved_at_8[0x18];
4615 4616 4617

	u8         syndrome[0x20];

4618
	u8         reserved_at_40[0x40];
4619 4620 4621 4622
};

struct mlx5_ifc_modify_hca_vport_context_in_bits {
	u8         opcode[0x10];
4623
	u8         reserved_at_10[0x10];
4624

4625
	u8         reserved_at_20[0x10];
4626 4627 4628
	u8         op_mod[0x10];

	u8         other_vport[0x1];
4629
	u8         reserved_at_41[0xb];
4630
	u8         port_num[0x4];
4631 4632
	u8         vport_number[0x10];

4633
	u8         reserved_at_60[0x20];
4634 4635 4636 4637 4638 4639

	struct mlx5_ifc_hca_vport_context_bits hca_vport_context;
};

struct mlx5_ifc_modify_cq_out_bits {
	u8         status[0x8];
4640
	u8         reserved_at_8[0x18];
4641 4642 4643

	u8         syndrome[0x20];

4644
	u8         reserved_at_40[0x40];
4645 4646 4647 4648 4649 4650 4651 4652 4653
};

enum {
	MLX5_MODIFY_CQ_IN_OP_MOD_MODIFY_CQ  = 0x0,
	MLX5_MODIFY_CQ_IN_OP_MOD_RESIZE_CQ  = 0x1,
};

struct mlx5_ifc_modify_cq_in_bits {
	u8         opcode[0x10];
4654
	u8         reserved_at_10[0x10];
4655

4656
	u8         reserved_at_20[0x10];
4657 4658
	u8         op_mod[0x10];

4659
	u8         reserved_at_40[0x8];
4660 4661 4662 4663 4664 4665
	u8         cqn[0x18];

	union mlx5_ifc_modify_field_select_resize_field_select_auto_bits modify_field_select_resize_field_select;

	struct mlx5_ifc_cqc_bits cq_context;

4666
	u8         reserved_at_280[0x600];
4667 4668 4669 4670 4671 4672

	u8         pas[0][0x40];
};

struct mlx5_ifc_modify_cong_status_out_bits {
	u8         status[0x8];
4673
	u8         reserved_at_8[0x18];
4674 4675 4676

	u8         syndrome[0x20];

4677
	u8         reserved_at_40[0x40];
4678 4679 4680 4681
};

struct mlx5_ifc_modify_cong_status_in_bits {
	u8         opcode[0x10];
4682
	u8         reserved_at_10[0x10];
4683

4684
	u8         reserved_at_20[0x10];
4685 4686
	u8         op_mod[0x10];

4687
	u8         reserved_at_40[0x18];
4688 4689 4690 4691 4692
	u8         priority[0x4];
	u8         cong_protocol[0x4];

	u8         enable[0x1];
	u8         tag_enable[0x1];
4693
	u8         reserved_at_62[0x1e];
4694 4695 4696 4697
};

struct mlx5_ifc_modify_cong_params_out_bits {
	u8         status[0x8];
4698
	u8         reserved_at_8[0x18];
4699 4700 4701

	u8         syndrome[0x20];

4702
	u8         reserved_at_40[0x40];
4703 4704 4705 4706
};

struct mlx5_ifc_modify_cong_params_in_bits {
	u8         opcode[0x10];
4707
	u8         reserved_at_10[0x10];
4708

4709
	u8         reserved_at_20[0x10];
4710 4711
	u8         op_mod[0x10];

4712
	u8         reserved_at_40[0x1c];
4713 4714 4715 4716
	u8         cong_protocol[0x4];

	union mlx5_ifc_field_select_802_1_r_roce_auto_bits field_select;

4717
	u8         reserved_at_80[0x80];
4718 4719 4720 4721 4722 4723

	union mlx5_ifc_cong_control_roce_ecn_auto_bits congestion_parameters;
};

struct mlx5_ifc_manage_pages_out_bits {
	u8         status[0x8];
4724
	u8         reserved_at_8[0x18];
4725 4726 4727 4728 4729

	u8         syndrome[0x20];

	u8         output_num_entries[0x20];

4730
	u8         reserved_at_60[0x20];
4731 4732 4733 4734 4735 4736 4737 4738 4739 4740 4741 4742

	u8         pas[0][0x40];
};

enum {
	MLX5_MANAGE_PAGES_IN_OP_MOD_ALLOCATION_FAIL     = 0x0,
	MLX5_MANAGE_PAGES_IN_OP_MOD_ALLOCATION_SUCCESS  = 0x1,
	MLX5_MANAGE_PAGES_IN_OP_MOD_HCA_RETURN_PAGES    = 0x2,
};

struct mlx5_ifc_manage_pages_in_bits {
	u8         opcode[0x10];
4743
	u8         reserved_at_10[0x10];
4744

4745
	u8         reserved_at_20[0x10];
4746 4747
	u8         op_mod[0x10];

4748
	u8         reserved_at_40[0x10];
4749 4750 4751 4752 4753 4754 4755 4756 4757
	u8         function_id[0x10];

	u8         input_num_entries[0x20];

	u8         pas[0][0x40];
};

struct mlx5_ifc_mad_ifc_out_bits {
	u8         status[0x8];
4758
	u8         reserved_at_8[0x18];
4759 4760 4761

	u8         syndrome[0x20];

4762
	u8         reserved_at_40[0x40];
4763 4764 4765 4766 4767 4768

	u8         response_mad_packet[256][0x8];
};

struct mlx5_ifc_mad_ifc_in_bits {
	u8         opcode[0x10];
4769
	u8         reserved_at_10[0x10];
4770

4771
	u8         reserved_at_20[0x10];
4772 4773 4774
	u8         op_mod[0x10];

	u8         remote_lid[0x10];
4775
	u8         reserved_at_50[0x8];
4776 4777
	u8         port[0x8];

4778
	u8         reserved_at_60[0x20];
4779 4780 4781 4782 4783 4784

	u8         mad[256][0x8];
};

struct mlx5_ifc_init_hca_out_bits {
	u8         status[0x8];
4785
	u8         reserved_at_8[0x18];
4786 4787 4788

	u8         syndrome[0x20];

4789
	u8         reserved_at_40[0x40];
4790 4791 4792 4793
};

struct mlx5_ifc_init_hca_in_bits {
	u8         opcode[0x10];
4794
	u8         reserved_at_10[0x10];
4795

4796
	u8         reserved_at_20[0x10];
4797 4798
	u8         op_mod[0x10];

4799
	u8         reserved_at_40[0x40];
4800 4801 4802 4803
};

struct mlx5_ifc_init2rtr_qp_out_bits {
	u8         status[0x8];
4804
	u8         reserved_at_8[0x18];
4805 4806 4807

	u8         syndrome[0x20];

4808
	u8         reserved_at_40[0x40];
4809 4810 4811 4812
};

struct mlx5_ifc_init2rtr_qp_in_bits {
	u8         opcode[0x10];
4813
	u8         reserved_at_10[0x10];
4814

4815
	u8         reserved_at_20[0x10];
4816 4817
	u8         op_mod[0x10];

4818
	u8         reserved_at_40[0x8];
4819 4820
	u8         qpn[0x18];

4821
	u8         reserved_at_60[0x20];
4822 4823 4824

	u8         opt_param_mask[0x20];

4825
	u8         reserved_at_a0[0x20];
4826 4827 4828

	struct mlx5_ifc_qpc_bits qpc;

4829
	u8         reserved_at_800[0x80];
4830 4831 4832 4833
};

struct mlx5_ifc_init2init_qp_out_bits {
	u8         status[0x8];
4834
	u8         reserved_at_8[0x18];
4835 4836 4837

	u8         syndrome[0x20];

4838
	u8         reserved_at_40[0x40];
4839 4840 4841 4842
};

struct mlx5_ifc_init2init_qp_in_bits {
	u8         opcode[0x10];
4843
	u8         reserved_at_10[0x10];
4844

4845
	u8         reserved_at_20[0x10];
4846 4847
	u8         op_mod[0x10];

4848
	u8         reserved_at_40[0x8];
4849 4850
	u8         qpn[0x18];

4851
	u8         reserved_at_60[0x20];
4852 4853 4854

	u8         opt_param_mask[0x20];

4855
	u8         reserved_at_a0[0x20];
4856 4857 4858

	struct mlx5_ifc_qpc_bits qpc;

4859
	u8         reserved_at_800[0x80];
4860 4861 4862 4863
};

struct mlx5_ifc_get_dropped_packet_log_out_bits {
	u8         status[0x8];
4864
	u8         reserved_at_8[0x18];
4865 4866 4867

	u8         syndrome[0x20];

4868
	u8         reserved_at_40[0x40];
4869 4870 4871 4872 4873 4874 4875 4876

	u8         packet_headers_log[128][0x8];

	u8         packet_syndrome[64][0x8];
};

struct mlx5_ifc_get_dropped_packet_log_in_bits {
	u8         opcode[0x10];
4877
	u8         reserved_at_10[0x10];
4878

4879
	u8         reserved_at_20[0x10];
4880 4881
	u8         op_mod[0x10];

4882
	u8         reserved_at_40[0x40];
4883 4884 4885 4886
};

struct mlx5_ifc_gen_eqe_in_bits {
	u8         opcode[0x10];
4887
	u8         reserved_at_10[0x10];
4888

4889
	u8         reserved_at_20[0x10];
4890 4891
	u8         op_mod[0x10];

4892
	u8         reserved_at_40[0x18];
4893 4894
	u8         eq_number[0x8];

4895
	u8         reserved_at_60[0x20];
4896 4897 4898 4899 4900 4901

	u8         eqe[64][0x8];
};

struct mlx5_ifc_gen_eq_out_bits {
	u8         status[0x8];
4902
	u8         reserved_at_8[0x18];
4903 4904 4905

	u8         syndrome[0x20];

4906
	u8         reserved_at_40[0x40];
4907 4908 4909 4910
};

struct mlx5_ifc_enable_hca_out_bits {
	u8         status[0x8];
4911
	u8         reserved_at_8[0x18];
4912 4913 4914

	u8         syndrome[0x20];

4915
	u8         reserved_at_40[0x20];
4916 4917 4918 4919
};

struct mlx5_ifc_enable_hca_in_bits {
	u8         opcode[0x10];
4920
	u8         reserved_at_10[0x10];
4921

4922
	u8         reserved_at_20[0x10];
4923 4924
	u8         op_mod[0x10];

4925
	u8         reserved_at_40[0x10];
4926 4927
	u8         function_id[0x10];

4928
	u8         reserved_at_60[0x20];
4929 4930 4931 4932
};

struct mlx5_ifc_drain_dct_out_bits {
	u8         status[0x8];
4933
	u8         reserved_at_8[0x18];
4934 4935 4936

	u8         syndrome[0x20];

4937
	u8         reserved_at_40[0x40];
4938 4939 4940 4941
};

struct mlx5_ifc_drain_dct_in_bits {
	u8         opcode[0x10];
4942
	u8         reserved_at_10[0x10];
4943

4944
	u8         reserved_at_20[0x10];
4945 4946
	u8         op_mod[0x10];

4947
	u8         reserved_at_40[0x8];
4948 4949
	u8         dctn[0x18];

4950
	u8         reserved_at_60[0x20];
4951 4952 4953 4954
};

struct mlx5_ifc_disable_hca_out_bits {
	u8         status[0x8];
4955
	u8         reserved_at_8[0x18];
4956 4957 4958

	u8         syndrome[0x20];

4959
	u8         reserved_at_40[0x20];
4960 4961 4962 4963
};

struct mlx5_ifc_disable_hca_in_bits {
	u8         opcode[0x10];
4964
	u8         reserved_at_10[0x10];
4965

4966
	u8         reserved_at_20[0x10];
4967 4968
	u8         op_mod[0x10];

4969
	u8         reserved_at_40[0x10];
4970 4971
	u8         function_id[0x10];

4972
	u8         reserved_at_60[0x20];
4973 4974 4975 4976
};

struct mlx5_ifc_detach_from_mcg_out_bits {
	u8         status[0x8];
4977
	u8         reserved_at_8[0x18];
4978 4979 4980

	u8         syndrome[0x20];

4981
	u8         reserved_at_40[0x40];
4982 4983 4984 4985
};

struct mlx5_ifc_detach_from_mcg_in_bits {
	u8         opcode[0x10];
4986
	u8         reserved_at_10[0x10];
4987

4988
	u8         reserved_at_20[0x10];
4989 4990
	u8         op_mod[0x10];

4991
	u8         reserved_at_40[0x8];
4992 4993
	u8         qpn[0x18];

4994
	u8         reserved_at_60[0x20];
4995 4996 4997 4998 4999 5000

	u8         multicast_gid[16][0x8];
};

struct mlx5_ifc_destroy_xrc_srq_out_bits {
	u8         status[0x8];
5001
	u8         reserved_at_8[0x18];
5002 5003 5004

	u8         syndrome[0x20];

5005
	u8         reserved_at_40[0x40];
5006 5007 5008 5009
};

struct mlx5_ifc_destroy_xrc_srq_in_bits {
	u8         opcode[0x10];
5010
	u8         reserved_at_10[0x10];
5011

5012
	u8         reserved_at_20[0x10];
5013 5014
	u8         op_mod[0x10];

5015
	u8         reserved_at_40[0x8];
5016 5017
	u8         xrc_srqn[0x18];

5018
	u8         reserved_at_60[0x20];
5019 5020 5021 5022
};

struct mlx5_ifc_destroy_tis_out_bits {
	u8         status[0x8];
5023
	u8         reserved_at_8[0x18];
5024 5025 5026

	u8         syndrome[0x20];

5027
	u8         reserved_at_40[0x40];
5028 5029 5030 5031
};

struct mlx5_ifc_destroy_tis_in_bits {
	u8         opcode[0x10];
5032
	u8         reserved_at_10[0x10];
5033

5034
	u8         reserved_at_20[0x10];
5035 5036
	u8         op_mod[0x10];

5037
	u8         reserved_at_40[0x8];
5038 5039
	u8         tisn[0x18];

5040
	u8         reserved_at_60[0x20];
5041 5042 5043 5044
};

struct mlx5_ifc_destroy_tir_out_bits {
	u8         status[0x8];
5045
	u8         reserved_at_8[0x18];
5046 5047 5048

	u8         syndrome[0x20];

5049
	u8         reserved_at_40[0x40];
5050 5051 5052 5053
};

struct mlx5_ifc_destroy_tir_in_bits {
	u8         opcode[0x10];
5054
	u8         reserved_at_10[0x10];
5055

5056
	u8         reserved_at_20[0x10];
5057 5058
	u8         op_mod[0x10];

5059
	u8         reserved_at_40[0x8];
5060 5061
	u8         tirn[0x18];

5062
	u8         reserved_at_60[0x20];
5063 5064 5065 5066
};

struct mlx5_ifc_destroy_srq_out_bits {
	u8         status[0x8];
5067
	u8         reserved_at_8[0x18];
5068 5069 5070

	u8         syndrome[0x20];

5071
	u8         reserved_at_40[0x40];
5072 5073 5074 5075
};

struct mlx5_ifc_destroy_srq_in_bits {
	u8         opcode[0x10];
5076
	u8         reserved_at_10[0x10];
5077

5078
	u8         reserved_at_20[0x10];
5079 5080
	u8         op_mod[0x10];

5081
	u8         reserved_at_40[0x8];
5082 5083
	u8         srqn[0x18];

5084
	u8         reserved_at_60[0x20];
5085 5086 5087 5088
};

struct mlx5_ifc_destroy_sq_out_bits {
	u8         status[0x8];
5089
	u8         reserved_at_8[0x18];
5090 5091 5092

	u8         syndrome[0x20];

5093
	u8         reserved_at_40[0x40];
5094 5095 5096 5097
};

struct mlx5_ifc_destroy_sq_in_bits {
	u8         opcode[0x10];
5098
	u8         reserved_at_10[0x10];
5099

5100
	u8         reserved_at_20[0x10];
5101 5102
	u8         op_mod[0x10];

5103
	u8         reserved_at_40[0x8];
5104 5105
	u8         sqn[0x18];

5106
	u8         reserved_at_60[0x20];
5107 5108 5109 5110
};

struct mlx5_ifc_destroy_rqt_out_bits {
	u8         status[0x8];
5111
	u8         reserved_at_8[0x18];
5112 5113 5114

	u8         syndrome[0x20];

5115
	u8         reserved_at_40[0x40];
5116 5117 5118 5119
};

struct mlx5_ifc_destroy_rqt_in_bits {
	u8         opcode[0x10];
5120
	u8         reserved_at_10[0x10];
5121

5122
	u8         reserved_at_20[0x10];
5123 5124
	u8         op_mod[0x10];

5125
	u8         reserved_at_40[0x8];
5126 5127
	u8         rqtn[0x18];

5128
	u8         reserved_at_60[0x20];
5129 5130 5131 5132
};

struct mlx5_ifc_destroy_rq_out_bits {
	u8         status[0x8];
5133
	u8         reserved_at_8[0x18];
5134 5135 5136

	u8         syndrome[0x20];

5137
	u8         reserved_at_40[0x40];
5138 5139 5140 5141
};

struct mlx5_ifc_destroy_rq_in_bits {
	u8         opcode[0x10];
5142
	u8         reserved_at_10[0x10];
5143

5144
	u8         reserved_at_20[0x10];
5145 5146
	u8         op_mod[0x10];

5147
	u8         reserved_at_40[0x8];
5148 5149
	u8         rqn[0x18];

5150
	u8         reserved_at_60[0x20];
5151 5152 5153 5154
};

struct mlx5_ifc_destroy_rmp_out_bits {
	u8         status[0x8];
5155
	u8         reserved_at_8[0x18];
5156 5157 5158

	u8         syndrome[0x20];

5159
	u8         reserved_at_40[0x40];
5160 5161 5162 5163
};

struct mlx5_ifc_destroy_rmp_in_bits {
	u8         opcode[0x10];
5164
	u8         reserved_at_10[0x10];
5165

5166
	u8         reserved_at_20[0x10];
5167 5168
	u8         op_mod[0x10];

5169
	u8         reserved_at_40[0x8];
5170 5171
	u8         rmpn[0x18];

5172
	u8         reserved_at_60[0x20];
5173 5174 5175 5176
};

struct mlx5_ifc_destroy_qp_out_bits {
	u8         status[0x8];
5177
	u8         reserved_at_8[0x18];
5178 5179 5180

	u8         syndrome[0x20];

5181
	u8         reserved_at_40[0x40];
5182 5183 5184 5185
};

struct mlx5_ifc_destroy_qp_in_bits {
	u8         opcode[0x10];
5186
	u8         reserved_at_10[0x10];
5187

5188
	u8         reserved_at_20[0x10];
5189 5190
	u8         op_mod[0x10];

5191
	u8         reserved_at_40[0x8];
5192 5193
	u8         qpn[0x18];

5194
	u8         reserved_at_60[0x20];
5195 5196 5197 5198
};

struct mlx5_ifc_destroy_psv_out_bits {
	u8         status[0x8];
5199
	u8         reserved_at_8[0x18];
5200 5201 5202

	u8         syndrome[0x20];

5203
	u8         reserved_at_40[0x40];
5204 5205 5206 5207
};

struct mlx5_ifc_destroy_psv_in_bits {
	u8         opcode[0x10];
5208
	u8         reserved_at_10[0x10];
5209

5210
	u8         reserved_at_20[0x10];
5211 5212
	u8         op_mod[0x10];

5213
	u8         reserved_at_40[0x8];
5214 5215
	u8         psvn[0x18];

5216
	u8         reserved_at_60[0x20];
5217 5218 5219 5220
};

struct mlx5_ifc_destroy_mkey_out_bits {
	u8         status[0x8];
5221
	u8         reserved_at_8[0x18];
5222 5223 5224

	u8         syndrome[0x20];

5225
	u8         reserved_at_40[0x40];
5226 5227 5228 5229
};

struct mlx5_ifc_destroy_mkey_in_bits {
	u8         opcode[0x10];
5230
	u8         reserved_at_10[0x10];
5231

5232
	u8         reserved_at_20[0x10];
5233 5234
	u8         op_mod[0x10];

5235
	u8         reserved_at_40[0x8];
5236 5237
	u8         mkey_index[0x18];

5238
	u8         reserved_at_60[0x20];
5239 5240 5241 5242
};

struct mlx5_ifc_destroy_flow_table_out_bits {
	u8         status[0x8];
5243
	u8         reserved_at_8[0x18];
5244 5245 5246

	u8         syndrome[0x20];

5247
	u8         reserved_at_40[0x40];
5248 5249 5250 5251
};

struct mlx5_ifc_destroy_flow_table_in_bits {
	u8         opcode[0x10];
5252
	u8         reserved_at_10[0x10];
5253

5254
	u8         reserved_at_20[0x10];
5255 5256
	u8         op_mod[0x10];

5257 5258 5259 5260 5261
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
5262 5263

	u8         table_type[0x8];
5264
	u8         reserved_at_88[0x18];
5265

5266
	u8         reserved_at_a0[0x8];
5267 5268
	u8         table_id[0x18];

5269
	u8         reserved_at_c0[0x140];
5270 5271 5272 5273
};

struct mlx5_ifc_destroy_flow_group_out_bits {
	u8         status[0x8];
5274
	u8         reserved_at_8[0x18];
5275 5276 5277

	u8         syndrome[0x20];

5278
	u8         reserved_at_40[0x40];
5279 5280 5281 5282
};

struct mlx5_ifc_destroy_flow_group_in_bits {
	u8         opcode[0x10];
5283
	u8         reserved_at_10[0x10];
5284

5285
	u8         reserved_at_20[0x10];
5286 5287
	u8         op_mod[0x10];

5288 5289 5290 5291 5292
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
5293 5294

	u8         table_type[0x8];
5295
	u8         reserved_at_88[0x18];
5296

5297
	u8         reserved_at_a0[0x8];
5298 5299 5300 5301
	u8         table_id[0x18];

	u8         group_id[0x20];

5302
	u8         reserved_at_e0[0x120];
5303 5304 5305 5306
};

struct mlx5_ifc_destroy_eq_out_bits {
	u8         status[0x8];
5307
	u8         reserved_at_8[0x18];
5308 5309 5310

	u8         syndrome[0x20];

5311
	u8         reserved_at_40[0x40];
5312 5313 5314 5315
};

struct mlx5_ifc_destroy_eq_in_bits {
	u8         opcode[0x10];
5316
	u8         reserved_at_10[0x10];
5317

5318
	u8         reserved_at_20[0x10];
5319 5320
	u8         op_mod[0x10];

5321
	u8         reserved_at_40[0x18];
5322 5323
	u8         eq_number[0x8];

5324
	u8         reserved_at_60[0x20];
5325 5326 5327 5328
};

struct mlx5_ifc_destroy_dct_out_bits {
	u8         status[0x8];
5329
	u8         reserved_at_8[0x18];
5330 5331 5332

	u8         syndrome[0x20];

5333
	u8         reserved_at_40[0x40];
5334 5335 5336 5337
};

struct mlx5_ifc_destroy_dct_in_bits {
	u8         opcode[0x10];
5338
	u8         reserved_at_10[0x10];
5339

5340
	u8         reserved_at_20[0x10];
5341 5342
	u8         op_mod[0x10];

5343
	u8         reserved_at_40[0x8];
5344 5345
	u8         dctn[0x18];

5346
	u8         reserved_at_60[0x20];
5347 5348 5349 5350
};

struct mlx5_ifc_destroy_cq_out_bits {
	u8         status[0x8];
5351
	u8         reserved_at_8[0x18];
5352 5353 5354

	u8         syndrome[0x20];

5355
	u8         reserved_at_40[0x40];
5356 5357 5358 5359
};

struct mlx5_ifc_destroy_cq_in_bits {
	u8         opcode[0x10];
5360
	u8         reserved_at_10[0x10];
5361

5362
	u8         reserved_at_20[0x10];
5363 5364
	u8         op_mod[0x10];

5365
	u8         reserved_at_40[0x8];
5366 5367
	u8         cqn[0x18];

5368
	u8         reserved_at_60[0x20];
5369 5370 5371 5372
};

struct mlx5_ifc_delete_vxlan_udp_dport_out_bits {
	u8         status[0x8];
5373
	u8         reserved_at_8[0x18];
5374 5375 5376

	u8         syndrome[0x20];

5377
	u8         reserved_at_40[0x40];
5378 5379 5380 5381
};

struct mlx5_ifc_delete_vxlan_udp_dport_in_bits {
	u8         opcode[0x10];
5382
	u8         reserved_at_10[0x10];
5383

5384
	u8         reserved_at_20[0x10];
5385 5386
	u8         op_mod[0x10];

5387
	u8         reserved_at_40[0x20];
5388

5389
	u8         reserved_at_60[0x10];
5390 5391 5392 5393 5394
	u8         vxlan_udp_port[0x10];
};

struct mlx5_ifc_delete_l2_table_entry_out_bits {
	u8         status[0x8];
5395
	u8         reserved_at_8[0x18];
5396 5397 5398

	u8         syndrome[0x20];

5399
	u8         reserved_at_40[0x40];
5400 5401 5402 5403
};

struct mlx5_ifc_delete_l2_table_entry_in_bits {
	u8         opcode[0x10];
5404
	u8         reserved_at_10[0x10];
5405

5406
	u8         reserved_at_20[0x10];
5407 5408
	u8         op_mod[0x10];

5409
	u8         reserved_at_40[0x60];
5410

5411
	u8         reserved_at_a0[0x8];
5412 5413
	u8         table_index[0x18];

5414
	u8         reserved_at_c0[0x140];
5415 5416 5417 5418
};

struct mlx5_ifc_delete_fte_out_bits {
	u8         status[0x8];
5419
	u8         reserved_at_8[0x18];
5420 5421 5422

	u8         syndrome[0x20];

5423
	u8         reserved_at_40[0x40];
5424 5425 5426 5427
};

struct mlx5_ifc_delete_fte_in_bits {
	u8         opcode[0x10];
5428
	u8         reserved_at_10[0x10];
5429

5430
	u8         reserved_at_20[0x10];
5431 5432
	u8         op_mod[0x10];

5433 5434 5435 5436 5437
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
5438 5439

	u8         table_type[0x8];
5440
	u8         reserved_at_88[0x18];
5441

5442
	u8         reserved_at_a0[0x8];
5443 5444
	u8         table_id[0x18];

5445
	u8         reserved_at_c0[0x40];
5446 5447 5448

	u8         flow_index[0x20];

5449
	u8         reserved_at_120[0xe0];
5450 5451 5452 5453
};

struct mlx5_ifc_dealloc_xrcd_out_bits {
	u8         status[0x8];
5454
	u8         reserved_at_8[0x18];
5455 5456 5457

	u8         syndrome[0x20];

5458
	u8         reserved_at_40[0x40];
5459 5460 5461 5462
};

struct mlx5_ifc_dealloc_xrcd_in_bits {
	u8         opcode[0x10];
5463
	u8         reserved_at_10[0x10];
5464

5465
	u8         reserved_at_20[0x10];
5466 5467
	u8         op_mod[0x10];

5468
	u8         reserved_at_40[0x8];
5469 5470
	u8         xrcd[0x18];

5471
	u8         reserved_at_60[0x20];
5472 5473 5474 5475
};

struct mlx5_ifc_dealloc_uar_out_bits {
	u8         status[0x8];
5476
	u8         reserved_at_8[0x18];
5477 5478 5479

	u8         syndrome[0x20];

5480
	u8         reserved_at_40[0x40];
5481 5482 5483 5484
};

struct mlx5_ifc_dealloc_uar_in_bits {
	u8         opcode[0x10];
5485
	u8         reserved_at_10[0x10];
5486

5487
	u8         reserved_at_20[0x10];
5488 5489
	u8         op_mod[0x10];

5490
	u8         reserved_at_40[0x8];
5491 5492
	u8         uar[0x18];

5493
	u8         reserved_at_60[0x20];
5494 5495 5496 5497
};

struct mlx5_ifc_dealloc_transport_domain_out_bits {
	u8         status[0x8];
5498
	u8         reserved_at_8[0x18];
5499 5500 5501

	u8         syndrome[0x20];

5502
	u8         reserved_at_40[0x40];
5503 5504 5505 5506
};

struct mlx5_ifc_dealloc_transport_domain_in_bits {
	u8         opcode[0x10];
5507
	u8         reserved_at_10[0x10];
5508

5509
	u8         reserved_at_20[0x10];
5510 5511
	u8         op_mod[0x10];

5512
	u8         reserved_at_40[0x8];
5513 5514
	u8         transport_domain[0x18];

5515
	u8         reserved_at_60[0x20];
5516 5517 5518 5519
};

struct mlx5_ifc_dealloc_q_counter_out_bits {
	u8         status[0x8];
5520
	u8         reserved_at_8[0x18];
5521 5522 5523

	u8         syndrome[0x20];

5524
	u8         reserved_at_40[0x40];
5525 5526 5527 5528
};

struct mlx5_ifc_dealloc_q_counter_in_bits {
	u8         opcode[0x10];
5529
	u8         reserved_at_10[0x10];
5530

5531
	u8         reserved_at_20[0x10];
5532 5533
	u8         op_mod[0x10];

5534
	u8         reserved_at_40[0x18];
5535 5536
	u8         counter_set_id[0x8];

5537
	u8         reserved_at_60[0x20];
5538 5539 5540 5541
};

struct mlx5_ifc_dealloc_pd_out_bits {
	u8         status[0x8];
5542
	u8         reserved_at_8[0x18];
5543 5544 5545

	u8         syndrome[0x20];

5546
	u8         reserved_at_40[0x40];
5547 5548 5549 5550
};

struct mlx5_ifc_dealloc_pd_in_bits {
	u8         opcode[0x10];
5551
	u8         reserved_at_10[0x10];
5552

5553
	u8         reserved_at_20[0x10];
5554 5555
	u8         op_mod[0x10];

5556
	u8         reserved_at_40[0x8];
5557 5558
	u8         pd[0x18];

5559
	u8         reserved_at_60[0x20];
5560 5561
};

5562 5563 5564 5565 5566 5567 5568 5569 5570 5571 5572 5573 5574 5575 5576 5577 5578 5579 5580 5581 5582 5583
struct mlx5_ifc_dealloc_flow_counter_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_dealloc_flow_counter_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x10];
	u8         flow_counter_id[0x10];

	u8         reserved_at_60[0x20];
};

5584 5585
struct mlx5_ifc_create_xrc_srq_out_bits {
	u8         status[0x8];
5586
	u8         reserved_at_8[0x18];
5587 5588 5589

	u8         syndrome[0x20];

5590
	u8         reserved_at_40[0x8];
5591 5592
	u8         xrc_srqn[0x18];

5593
	u8         reserved_at_60[0x20];
5594 5595 5596 5597
};

struct mlx5_ifc_create_xrc_srq_in_bits {
	u8         opcode[0x10];
5598
	u8         reserved_at_10[0x10];
5599

5600
	u8         reserved_at_20[0x10];
5601 5602
	u8         op_mod[0x10];

5603
	u8         reserved_at_40[0x40];
5604 5605 5606

	struct mlx5_ifc_xrc_srqc_bits xrc_srq_context_entry;

5607
	u8         reserved_at_280[0x600];
5608 5609 5610 5611 5612 5613

	u8         pas[0][0x40];
};

struct mlx5_ifc_create_tis_out_bits {
	u8         status[0x8];
5614
	u8         reserved_at_8[0x18];
5615 5616 5617

	u8         syndrome[0x20];

5618
	u8         reserved_at_40[0x8];
5619 5620
	u8         tisn[0x18];

5621
	u8         reserved_at_60[0x20];
5622 5623 5624 5625
};

struct mlx5_ifc_create_tis_in_bits {
	u8         opcode[0x10];
5626
	u8         reserved_at_10[0x10];
5627

5628
	u8         reserved_at_20[0x10];
5629 5630
	u8         op_mod[0x10];

5631
	u8         reserved_at_40[0xc0];
5632 5633 5634 5635 5636 5637

	struct mlx5_ifc_tisc_bits ctx;
};

struct mlx5_ifc_create_tir_out_bits {
	u8         status[0x8];
5638
	u8         reserved_at_8[0x18];
5639 5640 5641

	u8         syndrome[0x20];

5642
	u8         reserved_at_40[0x8];
5643 5644
	u8         tirn[0x18];

5645
	u8         reserved_at_60[0x20];
5646 5647 5648 5649
};

struct mlx5_ifc_create_tir_in_bits {
	u8         opcode[0x10];
5650
	u8         reserved_at_10[0x10];
5651

5652
	u8         reserved_at_20[0x10];
5653 5654
	u8         op_mod[0x10];

5655
	u8         reserved_at_40[0xc0];
5656 5657 5658 5659 5660 5661

	struct mlx5_ifc_tirc_bits ctx;
};

struct mlx5_ifc_create_srq_out_bits {
	u8         status[0x8];
5662
	u8         reserved_at_8[0x18];
5663 5664 5665

	u8         syndrome[0x20];

5666
	u8         reserved_at_40[0x8];
5667 5668
	u8         srqn[0x18];

5669
	u8         reserved_at_60[0x20];
5670 5671 5672 5673
};

struct mlx5_ifc_create_srq_in_bits {
	u8         opcode[0x10];
5674
	u8         reserved_at_10[0x10];
5675

5676
	u8         reserved_at_20[0x10];
5677 5678
	u8         op_mod[0x10];

5679
	u8         reserved_at_40[0x40];
5680 5681 5682

	struct mlx5_ifc_srqc_bits srq_context_entry;

5683
	u8         reserved_at_280[0x600];
5684 5685 5686 5687 5688 5689

	u8         pas[0][0x40];
};

struct mlx5_ifc_create_sq_out_bits {
	u8         status[0x8];
5690
	u8         reserved_at_8[0x18];
5691 5692 5693

	u8         syndrome[0x20];

5694
	u8         reserved_at_40[0x8];
5695 5696
	u8         sqn[0x18];

5697
	u8         reserved_at_60[0x20];
5698 5699 5700 5701
};

struct mlx5_ifc_create_sq_in_bits {
	u8         opcode[0x10];
5702
	u8         reserved_at_10[0x10];
5703

5704
	u8         reserved_at_20[0x10];
5705 5706
	u8         op_mod[0x10];

5707
	u8         reserved_at_40[0xc0];
5708 5709 5710 5711 5712 5713

	struct mlx5_ifc_sqc_bits ctx;
};

struct mlx5_ifc_create_rqt_out_bits {
	u8         status[0x8];
5714
	u8         reserved_at_8[0x18];
5715 5716 5717

	u8         syndrome[0x20];

5718
	u8         reserved_at_40[0x8];
5719 5720
	u8         rqtn[0x18];

5721
	u8         reserved_at_60[0x20];
5722 5723 5724 5725
};

struct mlx5_ifc_create_rqt_in_bits {
	u8         opcode[0x10];
5726
	u8         reserved_at_10[0x10];
5727

5728
	u8         reserved_at_20[0x10];
5729 5730
	u8         op_mod[0x10];

5731
	u8         reserved_at_40[0xc0];
5732 5733 5734 5735 5736 5737

	struct mlx5_ifc_rqtc_bits rqt_context;
};

struct mlx5_ifc_create_rq_out_bits {
	u8         status[0x8];
5738
	u8         reserved_at_8[0x18];
5739 5740 5741

	u8         syndrome[0x20];

5742
	u8         reserved_at_40[0x8];
5743 5744
	u8         rqn[0x18];

5745
	u8         reserved_at_60[0x20];
5746 5747 5748 5749
};

struct mlx5_ifc_create_rq_in_bits {
	u8         opcode[0x10];
5750
	u8         reserved_at_10[0x10];
5751

5752
	u8         reserved_at_20[0x10];
5753 5754
	u8         op_mod[0x10];

5755
	u8         reserved_at_40[0xc0];
5756 5757 5758 5759 5760 5761

	struct mlx5_ifc_rqc_bits ctx;
};

struct mlx5_ifc_create_rmp_out_bits {
	u8         status[0x8];
5762
	u8         reserved_at_8[0x18];
5763 5764 5765

	u8         syndrome[0x20];

5766
	u8         reserved_at_40[0x8];
5767 5768
	u8         rmpn[0x18];

5769
	u8         reserved_at_60[0x20];
5770 5771 5772 5773
};

struct mlx5_ifc_create_rmp_in_bits {
	u8         opcode[0x10];
5774
	u8         reserved_at_10[0x10];
5775

5776
	u8         reserved_at_20[0x10];
5777 5778
	u8         op_mod[0x10];

5779
	u8         reserved_at_40[0xc0];
5780 5781 5782 5783 5784 5785

	struct mlx5_ifc_rmpc_bits ctx;
};

struct mlx5_ifc_create_qp_out_bits {
	u8         status[0x8];
5786
	u8         reserved_at_8[0x18];
5787 5788 5789

	u8         syndrome[0x20];

5790
	u8         reserved_at_40[0x8];
5791 5792
	u8         qpn[0x18];

5793
	u8         reserved_at_60[0x20];
5794 5795 5796 5797
};

struct mlx5_ifc_create_qp_in_bits {
	u8         opcode[0x10];
5798
	u8         reserved_at_10[0x10];
5799

5800
	u8         reserved_at_20[0x10];
5801 5802
	u8         op_mod[0x10];

5803
	u8         reserved_at_40[0x40];
5804 5805 5806

	u8         opt_param_mask[0x20];

5807
	u8         reserved_at_a0[0x20];
5808 5809 5810

	struct mlx5_ifc_qpc_bits qpc;

5811
	u8         reserved_at_800[0x80];
5812 5813 5814 5815 5816 5817

	u8         pas[0][0x40];
};

struct mlx5_ifc_create_psv_out_bits {
	u8         status[0x8];
5818
	u8         reserved_at_8[0x18];
5819 5820 5821

	u8         syndrome[0x20];

5822
	u8         reserved_at_40[0x40];
5823

5824
	u8         reserved_at_80[0x8];
5825 5826
	u8         psv0_index[0x18];

5827
	u8         reserved_at_a0[0x8];
5828 5829
	u8         psv1_index[0x18];

5830
	u8         reserved_at_c0[0x8];
5831 5832
	u8         psv2_index[0x18];

5833
	u8         reserved_at_e0[0x8];
5834 5835 5836 5837 5838
	u8         psv3_index[0x18];
};

struct mlx5_ifc_create_psv_in_bits {
	u8         opcode[0x10];
5839
	u8         reserved_at_10[0x10];
5840

5841
	u8         reserved_at_20[0x10];
5842 5843 5844
	u8         op_mod[0x10];

	u8         num_psv[0x4];
5845
	u8         reserved_at_44[0x4];
5846 5847
	u8         pd[0x18];

5848
	u8         reserved_at_60[0x20];
5849 5850 5851 5852
};

struct mlx5_ifc_create_mkey_out_bits {
	u8         status[0x8];
5853
	u8         reserved_at_8[0x18];
5854 5855 5856

	u8         syndrome[0x20];

5857
	u8         reserved_at_40[0x8];
5858 5859
	u8         mkey_index[0x18];

5860
	u8         reserved_at_60[0x20];
5861 5862 5863 5864
};

struct mlx5_ifc_create_mkey_in_bits {
	u8         opcode[0x10];
5865
	u8         reserved_at_10[0x10];
5866

5867
	u8         reserved_at_20[0x10];
5868 5869
	u8         op_mod[0x10];

5870
	u8         reserved_at_40[0x20];
5871 5872

	u8         pg_access[0x1];
5873
	u8         reserved_at_61[0x1f];
5874 5875 5876

	struct mlx5_ifc_mkc_bits memory_key_mkey_entry;

5877
	u8         reserved_at_280[0x80];
5878 5879 5880

	u8         translations_octword_actual_size[0x20];

5881
	u8         reserved_at_320[0x560];
5882 5883 5884 5885 5886 5887

	u8         klm_pas_mtt[0][0x20];
};

struct mlx5_ifc_create_flow_table_out_bits {
	u8         status[0x8];
5888
	u8         reserved_at_8[0x18];
5889 5890 5891

	u8         syndrome[0x20];

5892
	u8         reserved_at_40[0x8];
5893 5894
	u8         table_id[0x18];

5895
	u8         reserved_at_60[0x20];
5896 5897 5898 5899
};

struct mlx5_ifc_create_flow_table_in_bits {
	u8         opcode[0x10];
5900
	u8         reserved_at_10[0x10];
5901

5902
	u8         reserved_at_20[0x10];
5903 5904
	u8         op_mod[0x10];

5905 5906 5907 5908 5909
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
5910 5911

	u8         table_type[0x8];
5912
	u8         reserved_at_88[0x18];
5913

5914
	u8         reserved_at_a0[0x20];
5915

5916
	u8         reserved_at_c0[0x4];
5917
	u8         table_miss_mode[0x4];
5918
	u8         level[0x8];
5919
	u8         reserved_at_d0[0x8];
5920 5921
	u8         log_size[0x8];

5922
	u8         reserved_at_e0[0x8];
5923 5924
	u8         table_miss_id[0x18];

5925
	u8         reserved_at_100[0x100];
5926 5927 5928 5929
};

struct mlx5_ifc_create_flow_group_out_bits {
	u8         status[0x8];
5930
	u8         reserved_at_8[0x18];
5931 5932 5933

	u8         syndrome[0x20];

5934
	u8         reserved_at_40[0x8];
5935 5936
	u8         group_id[0x18];

5937
	u8         reserved_at_60[0x20];
5938 5939 5940 5941 5942 5943 5944 5945 5946 5947
};

enum {
	MLX5_CREATE_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_OUTER_HEADERS    = 0x0,
	MLX5_CREATE_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_MISC_PARAMETERS  = 0x1,
	MLX5_CREATE_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_INNER_HEADERS    = 0x2,
};

struct mlx5_ifc_create_flow_group_in_bits {
	u8         opcode[0x10];
5948
	u8         reserved_at_10[0x10];
5949

5950
	u8         reserved_at_20[0x10];
5951 5952
	u8         op_mod[0x10];

5953 5954 5955 5956 5957
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
5958 5959

	u8         table_type[0x8];
5960
	u8         reserved_at_88[0x18];
5961

5962
	u8         reserved_at_a0[0x8];
5963 5964
	u8         table_id[0x18];

5965
	u8         reserved_at_c0[0x20];
5966 5967 5968

	u8         start_flow_index[0x20];

5969
	u8         reserved_at_100[0x20];
5970 5971 5972

	u8         end_flow_index[0x20];

5973
	u8         reserved_at_140[0xa0];
5974

5975
	u8         reserved_at_1e0[0x18];
5976 5977 5978 5979
	u8         match_criteria_enable[0x8];

	struct mlx5_ifc_fte_match_param_bits match_criteria;

5980
	u8         reserved_at_1200[0xe00];
5981 5982 5983 5984
};

struct mlx5_ifc_create_eq_out_bits {
	u8         status[0x8];
5985
	u8         reserved_at_8[0x18];
5986 5987 5988

	u8         syndrome[0x20];

5989
	u8         reserved_at_40[0x18];
5990 5991
	u8         eq_number[0x8];

5992
	u8         reserved_at_60[0x20];
5993 5994 5995 5996
};

struct mlx5_ifc_create_eq_in_bits {
	u8         opcode[0x10];
5997
	u8         reserved_at_10[0x10];
5998

5999
	u8         reserved_at_20[0x10];
6000 6001
	u8         op_mod[0x10];

6002
	u8         reserved_at_40[0x40];
6003 6004 6005

	struct mlx5_ifc_eqc_bits eq_context_entry;

6006
	u8         reserved_at_280[0x40];
6007 6008 6009

	u8         event_bitmask[0x40];

6010
	u8         reserved_at_300[0x580];
6011 6012 6013 6014 6015 6016

	u8         pas[0][0x40];
};

struct mlx5_ifc_create_dct_out_bits {
	u8         status[0x8];
6017
	u8         reserved_at_8[0x18];
6018 6019 6020

	u8         syndrome[0x20];

6021
	u8         reserved_at_40[0x8];
6022 6023
	u8         dctn[0x18];

6024
	u8         reserved_at_60[0x20];
6025 6026 6027 6028
};

struct mlx5_ifc_create_dct_in_bits {
	u8         opcode[0x10];
6029
	u8         reserved_at_10[0x10];
6030

6031
	u8         reserved_at_20[0x10];
6032 6033
	u8         op_mod[0x10];

6034
	u8         reserved_at_40[0x40];
6035 6036 6037

	struct mlx5_ifc_dctc_bits dct_context_entry;

6038
	u8         reserved_at_280[0x180];
6039 6040 6041 6042
};

struct mlx5_ifc_create_cq_out_bits {
	u8         status[0x8];
6043
	u8         reserved_at_8[0x18];
6044 6045 6046

	u8         syndrome[0x20];

6047
	u8         reserved_at_40[0x8];
6048 6049
	u8         cqn[0x18];

6050
	u8         reserved_at_60[0x20];
6051 6052 6053 6054
};

struct mlx5_ifc_create_cq_in_bits {
	u8         opcode[0x10];
6055
	u8         reserved_at_10[0x10];
6056

6057
	u8         reserved_at_20[0x10];
6058 6059
	u8         op_mod[0x10];

6060
	u8         reserved_at_40[0x40];
6061 6062 6063

	struct mlx5_ifc_cqc_bits cq_context;

6064
	u8         reserved_at_280[0x600];
6065 6066 6067 6068 6069 6070

	u8         pas[0][0x40];
};

struct mlx5_ifc_config_int_moderation_out_bits {
	u8         status[0x8];
6071
	u8         reserved_at_8[0x18];
6072 6073 6074

	u8         syndrome[0x20];

6075
	u8         reserved_at_40[0x4];
6076 6077 6078
	u8         min_delay[0xc];
	u8         int_vector[0x10];

6079
	u8         reserved_at_60[0x20];
6080 6081 6082 6083 6084 6085 6086 6087 6088
};

enum {
	MLX5_CONFIG_INT_MODERATION_IN_OP_MOD_WRITE  = 0x0,
	MLX5_CONFIG_INT_MODERATION_IN_OP_MOD_READ   = 0x1,
};

struct mlx5_ifc_config_int_moderation_in_bits {
	u8         opcode[0x10];
6089
	u8         reserved_at_10[0x10];
6090

6091
	u8         reserved_at_20[0x10];
6092 6093
	u8         op_mod[0x10];

6094
	u8         reserved_at_40[0x4];
6095 6096 6097
	u8         min_delay[0xc];
	u8         int_vector[0x10];

6098
	u8         reserved_at_60[0x20];
6099 6100 6101 6102
};

struct mlx5_ifc_attach_to_mcg_out_bits {
	u8         status[0x8];
6103
	u8         reserved_at_8[0x18];
6104 6105 6106

	u8         syndrome[0x20];

6107
	u8         reserved_at_40[0x40];
6108 6109 6110 6111
};

struct mlx5_ifc_attach_to_mcg_in_bits {
	u8         opcode[0x10];
6112
	u8         reserved_at_10[0x10];
6113

6114
	u8         reserved_at_20[0x10];
6115 6116
	u8         op_mod[0x10];

6117
	u8         reserved_at_40[0x8];
6118 6119
	u8         qpn[0x18];

6120
	u8         reserved_at_60[0x20];
6121 6122 6123 6124 6125 6126

	u8         multicast_gid[16][0x8];
};

struct mlx5_ifc_arm_xrc_srq_out_bits {
	u8         status[0x8];
6127
	u8         reserved_at_8[0x18];
6128 6129 6130

	u8         syndrome[0x20];

6131
	u8         reserved_at_40[0x40];
6132 6133 6134 6135 6136 6137 6138 6139
};

enum {
	MLX5_ARM_XRC_SRQ_IN_OP_MOD_XRC_SRQ  = 0x1,
};

struct mlx5_ifc_arm_xrc_srq_in_bits {
	u8         opcode[0x10];
6140
	u8         reserved_at_10[0x10];
6141

6142
	u8         reserved_at_20[0x10];
6143 6144
	u8         op_mod[0x10];

6145
	u8         reserved_at_40[0x8];
6146 6147
	u8         xrc_srqn[0x18];

6148
	u8         reserved_at_60[0x10];
6149 6150 6151 6152 6153
	u8         lwm[0x10];
};

struct mlx5_ifc_arm_rq_out_bits {
	u8         status[0x8];
6154
	u8         reserved_at_8[0x18];
6155 6156 6157

	u8         syndrome[0x20];

6158
	u8         reserved_at_40[0x40];
6159 6160 6161 6162 6163 6164 6165 6166
};

enum {
	MLX5_ARM_RQ_IN_OP_MOD_SRQ_  = 0x1,
};

struct mlx5_ifc_arm_rq_in_bits {
	u8         opcode[0x10];
6167
	u8         reserved_at_10[0x10];
6168

6169
	u8         reserved_at_20[0x10];
6170 6171
	u8         op_mod[0x10];

6172
	u8         reserved_at_40[0x8];
6173 6174
	u8         srq_number[0x18];

6175
	u8         reserved_at_60[0x10];
6176 6177 6178 6179 6180
	u8         lwm[0x10];
};

struct mlx5_ifc_arm_dct_out_bits {
	u8         status[0x8];
6181
	u8         reserved_at_8[0x18];
6182 6183 6184

	u8         syndrome[0x20];

6185
	u8         reserved_at_40[0x40];
6186 6187 6188 6189
};

struct mlx5_ifc_arm_dct_in_bits {
	u8         opcode[0x10];
6190
	u8         reserved_at_10[0x10];
6191

6192
	u8         reserved_at_20[0x10];
6193 6194
	u8         op_mod[0x10];

6195
	u8         reserved_at_40[0x8];
6196 6197
	u8         dct_number[0x18];

6198
	u8         reserved_at_60[0x20];
6199 6200 6201 6202
};

struct mlx5_ifc_alloc_xrcd_out_bits {
	u8         status[0x8];
6203
	u8         reserved_at_8[0x18];
6204 6205 6206

	u8         syndrome[0x20];

6207
	u8         reserved_at_40[0x8];
6208 6209
	u8         xrcd[0x18];

6210
	u8         reserved_at_60[0x20];
6211 6212 6213 6214
};

struct mlx5_ifc_alloc_xrcd_in_bits {
	u8         opcode[0x10];
6215
	u8         reserved_at_10[0x10];
6216

6217
	u8         reserved_at_20[0x10];
6218 6219
	u8         op_mod[0x10];

6220
	u8         reserved_at_40[0x40];
6221 6222 6223 6224
};

struct mlx5_ifc_alloc_uar_out_bits {
	u8         status[0x8];
6225
	u8         reserved_at_8[0x18];
6226 6227 6228

	u8         syndrome[0x20];

6229
	u8         reserved_at_40[0x8];
6230 6231
	u8         uar[0x18];

6232
	u8         reserved_at_60[0x20];
6233 6234 6235 6236
};

struct mlx5_ifc_alloc_uar_in_bits {
	u8         opcode[0x10];
6237
	u8         reserved_at_10[0x10];
6238

6239
	u8         reserved_at_20[0x10];
6240 6241
	u8         op_mod[0x10];

6242
	u8         reserved_at_40[0x40];
6243 6244 6245 6246
};

struct mlx5_ifc_alloc_transport_domain_out_bits {
	u8         status[0x8];
6247
	u8         reserved_at_8[0x18];
6248 6249 6250

	u8         syndrome[0x20];

6251
	u8         reserved_at_40[0x8];
6252 6253
	u8         transport_domain[0x18];

6254
	u8         reserved_at_60[0x20];
6255 6256 6257 6258
};

struct mlx5_ifc_alloc_transport_domain_in_bits {
	u8         opcode[0x10];
6259
	u8         reserved_at_10[0x10];
6260

6261
	u8         reserved_at_20[0x10];
6262 6263
	u8         op_mod[0x10];

6264
	u8         reserved_at_40[0x40];
6265 6266 6267 6268
};

struct mlx5_ifc_alloc_q_counter_out_bits {
	u8         status[0x8];
6269
	u8         reserved_at_8[0x18];
6270 6271 6272

	u8         syndrome[0x20];

6273
	u8         reserved_at_40[0x18];
6274 6275
	u8         counter_set_id[0x8];

6276
	u8         reserved_at_60[0x20];
6277 6278 6279 6280
};

struct mlx5_ifc_alloc_q_counter_in_bits {
	u8         opcode[0x10];
6281
	u8         reserved_at_10[0x10];
6282

6283
	u8         reserved_at_20[0x10];
6284 6285
	u8         op_mod[0x10];

6286
	u8         reserved_at_40[0x40];
6287 6288 6289 6290
};

struct mlx5_ifc_alloc_pd_out_bits {
	u8         status[0x8];
6291
	u8         reserved_at_8[0x18];
6292 6293 6294

	u8         syndrome[0x20];

6295
	u8         reserved_at_40[0x8];
6296 6297
	u8         pd[0x18];

6298
	u8         reserved_at_60[0x20];
6299 6300 6301
};

struct mlx5_ifc_alloc_pd_in_bits {
6302 6303 6304 6305 6306 6307 6308 6309 6310 6311 6312 6313 6314 6315 6316 6317 6318 6319 6320 6321 6322 6323
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_alloc_flow_counter_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x10];
	u8         flow_counter_id[0x10];

	u8         reserved_at_60[0x20];
};

struct mlx5_ifc_alloc_flow_counter_in_bits {
6324
	u8         opcode[0x10];
6325
	u8         reserved_at_10[0x10];
6326

6327
	u8         reserved_at_20[0x10];
6328 6329
	u8         op_mod[0x10];

6330
	u8         reserved_at_40[0x40];
6331 6332 6333 6334
};

struct mlx5_ifc_add_vxlan_udp_dport_out_bits {
	u8         status[0x8];
6335
	u8         reserved_at_8[0x18];
6336 6337 6338

	u8         syndrome[0x20];

6339
	u8         reserved_at_40[0x40];
6340 6341 6342 6343
};

struct mlx5_ifc_add_vxlan_udp_dport_in_bits {
	u8         opcode[0x10];
6344
	u8         reserved_at_10[0x10];
6345

6346
	u8         reserved_at_20[0x10];
6347 6348
	u8         op_mod[0x10];

6349
	u8         reserved_at_40[0x20];
6350

6351
	u8         reserved_at_60[0x10];
6352 6353 6354 6355 6356
	u8         vxlan_udp_port[0x10];
};

struct mlx5_ifc_access_register_out_bits {
	u8         status[0x8];
6357
	u8         reserved_at_8[0x18];
6358 6359 6360

	u8         syndrome[0x20];

6361
	u8         reserved_at_40[0x40];
6362 6363 6364 6365 6366 6367 6368 6369 6370 6371 6372

	u8         register_data[0][0x20];
};

enum {
	MLX5_ACCESS_REGISTER_IN_OP_MOD_WRITE  = 0x0,
	MLX5_ACCESS_REGISTER_IN_OP_MOD_READ   = 0x1,
};

struct mlx5_ifc_access_register_in_bits {
	u8         opcode[0x10];
6373
	u8         reserved_at_10[0x10];
6374

6375
	u8         reserved_at_20[0x10];
6376 6377
	u8         op_mod[0x10];

6378
	u8         reserved_at_40[0x10];
6379 6380 6381 6382 6383 6384 6385 6386 6387 6388 6389 6390
	u8         register_id[0x10];

	u8         argument[0x20];

	u8         register_data[0][0x20];
};

struct mlx5_ifc_sltp_reg_bits {
	u8         status[0x4];
	u8         version[0x4];
	u8         local_port[0x8];
	u8         pnat[0x2];
6391
	u8         reserved_at_12[0x2];
6392
	u8         lane[0x4];
6393
	u8         reserved_at_18[0x8];
6394

6395
	u8         reserved_at_20[0x20];
6396

6397
	u8         reserved_at_40[0x7];
6398 6399 6400 6401 6402
	u8         polarity[0x1];
	u8         ob_tap0[0x8];
	u8         ob_tap1[0x8];
	u8         ob_tap2[0x8];

6403
	u8         reserved_at_60[0xc];
6404 6405 6406 6407
	u8         ob_preemp_mode[0x4];
	u8         ob_reg[0x8];
	u8         ob_bias[0x8];

6408
	u8         reserved_at_80[0x20];
6409 6410 6411 6412 6413 6414 6415
};

struct mlx5_ifc_slrg_reg_bits {
	u8         status[0x4];
	u8         version[0x4];
	u8         local_port[0x8];
	u8         pnat[0x2];
6416
	u8         reserved_at_12[0x2];
6417
	u8         lane[0x4];
6418
	u8         reserved_at_18[0x8];
6419 6420

	u8         time_to_link_up[0x10];
6421
	u8         reserved_at_30[0xc];
6422 6423 6424 6425 6426
	u8         grade_lane_speed[0x4];

	u8         grade_version[0x8];
	u8         grade[0x18];

6427
	u8         reserved_at_60[0x4];
6428 6429 6430 6431 6432 6433
	u8         height_grade_type[0x4];
	u8         height_grade[0x18];

	u8         height_dz[0x10];
	u8         height_dv[0x10];

6434
	u8         reserved_at_a0[0x10];
6435 6436
	u8         height_sigma[0x10];

6437
	u8         reserved_at_c0[0x20];
6438

6439
	u8         reserved_at_e0[0x4];
6440 6441 6442
	u8         phase_grade_type[0x4];
	u8         phase_grade[0x18];

6443
	u8         reserved_at_100[0x8];
6444
	u8         phase_eo_pos[0x8];
6445
	u8         reserved_at_110[0x8];
6446 6447 6448 6449 6450 6451 6452
	u8         phase_eo_neg[0x8];

	u8         ffe_set_tested[0x10];
	u8         test_errors_per_lane[0x10];
};

struct mlx5_ifc_pvlc_reg_bits {
6453
	u8         reserved_at_0[0x8];
6454
	u8         local_port[0x8];
6455
	u8         reserved_at_10[0x10];
6456

6457
	u8         reserved_at_20[0x1c];
6458 6459
	u8         vl_hw_cap[0x4];

6460
	u8         reserved_at_40[0x1c];
6461 6462
	u8         vl_admin[0x4];

6463
	u8         reserved_at_60[0x1c];
6464 6465 6466 6467 6468 6469
	u8         vl_operational[0x4];
};

struct mlx5_ifc_pude_reg_bits {
	u8         swid[0x8];
	u8         local_port[0x8];
6470
	u8         reserved_at_10[0x4];
6471
	u8         admin_status[0x4];
6472
	u8         reserved_at_18[0x4];
6473 6474
	u8         oper_status[0x4];

6475
	u8         reserved_at_20[0x60];
6476 6477 6478
};

struct mlx5_ifc_ptys_reg_bits {
6479
	u8         reserved_at_0[0x8];
6480
	u8         local_port[0x8];
6481
	u8         reserved_at_10[0xd];
6482 6483
	u8         proto_mask[0x3];

6484
	u8         reserved_at_20[0x40];
6485 6486 6487 6488 6489 6490

	u8         eth_proto_capability[0x20];

	u8         ib_link_width_capability[0x10];
	u8         ib_proto_capability[0x10];

6491
	u8         reserved_at_a0[0x20];
6492 6493 6494 6495 6496 6497

	u8         eth_proto_admin[0x20];

	u8         ib_link_width_admin[0x10];
	u8         ib_proto_admin[0x10];

6498
	u8         reserved_at_100[0x20];
6499 6500 6501 6502 6503 6504

	u8         eth_proto_oper[0x20];

	u8         ib_link_width_oper[0x10];
	u8         ib_proto_oper[0x10];

6505
	u8         reserved_at_160[0x20];
6506 6507 6508

	u8         eth_proto_lp_advertise[0x20];

6509
	u8         reserved_at_1a0[0x60];
6510 6511
};

6512 6513 6514 6515 6516 6517 6518 6519 6520 6521 6522
struct mlx5_ifc_mlcr_reg_bits {
	u8         reserved_at_0[0x8];
	u8         local_port[0x8];
	u8         reserved_at_10[0x20];

	u8         beacon_duration[0x10];
	u8         reserved_at_40[0x10];

	u8         beacon_remain[0x10];
};

6523
struct mlx5_ifc_ptas_reg_bits {
6524
	u8         reserved_at_0[0x20];
6525 6526

	u8         algorithm_options[0x10];
6527
	u8         reserved_at_30[0x4];
6528 6529 6530 6531 6532 6533 6534 6535 6536 6537 6538 6539 6540 6541 6542 6543 6544 6545 6546 6547 6548 6549 6550 6551 6552
	u8         repetitions_mode[0x4];
	u8         num_of_repetitions[0x8];

	u8         grade_version[0x8];
	u8         height_grade_type[0x4];
	u8         phase_grade_type[0x4];
	u8         height_grade_weight[0x8];
	u8         phase_grade_weight[0x8];

	u8         gisim_measure_bits[0x10];
	u8         adaptive_tap_measure_bits[0x10];

	u8         ber_bath_high_error_threshold[0x10];
	u8         ber_bath_mid_error_threshold[0x10];

	u8         ber_bath_low_error_threshold[0x10];
	u8         one_ratio_high_threshold[0x10];

	u8         one_ratio_high_mid_threshold[0x10];
	u8         one_ratio_low_mid_threshold[0x10];

	u8         one_ratio_low_threshold[0x10];
	u8         ndeo_error_threshold[0x10];

	u8         mixer_offset_step_size[0x10];
6553
	u8         reserved_at_110[0x8];
6554 6555 6556 6557 6558
	u8         mix90_phase_for_voltage_bath[0x8];

	u8         mixer_offset_start[0x10];
	u8         mixer_offset_end[0x10];

6559
	u8         reserved_at_140[0x15];
6560 6561 6562 6563 6564 6565 6566
	u8         ber_test_time[0xb];
};

struct mlx5_ifc_pspa_reg_bits {
	u8         swid[0x8];
	u8         local_port[0x8];
	u8         sub_port[0x8];
6567
	u8         reserved_at_18[0x8];
6568

6569
	u8         reserved_at_20[0x20];
6570 6571 6572
};

struct mlx5_ifc_pqdr_reg_bits {
6573
	u8         reserved_at_0[0x8];
6574
	u8         local_port[0x8];
6575
	u8         reserved_at_10[0x5];
6576
	u8         prio[0x3];
6577
	u8         reserved_at_18[0x6];
6578 6579
	u8         mode[0x2];

6580
	u8         reserved_at_20[0x20];
6581

6582
	u8         reserved_at_40[0x10];
6583 6584
	u8         min_threshold[0x10];

6585
	u8         reserved_at_60[0x10];
6586 6587
	u8         max_threshold[0x10];

6588
	u8         reserved_at_80[0x10];
6589 6590
	u8         mark_probability_denominator[0x10];

6591
	u8         reserved_at_a0[0x60];
6592 6593 6594
};

struct mlx5_ifc_ppsc_reg_bits {
6595
	u8         reserved_at_0[0x8];
6596
	u8         local_port[0x8];
6597
	u8         reserved_at_10[0x10];
6598

6599
	u8         reserved_at_20[0x60];
6600

6601
	u8         reserved_at_80[0x1c];
6602 6603
	u8         wrps_admin[0x4];

6604
	u8         reserved_at_a0[0x1c];
6605 6606
	u8         wrps_status[0x4];

6607
	u8         reserved_at_c0[0x8];
6608
	u8         up_threshold[0x8];
6609
	u8         reserved_at_d0[0x8];
6610 6611
	u8         down_threshold[0x8];

6612
	u8         reserved_at_e0[0x20];
6613

6614
	u8         reserved_at_100[0x1c];
6615 6616
	u8         srps_admin[0x4];

6617
	u8         reserved_at_120[0x1c];
6618 6619
	u8         srps_status[0x4];

6620
	u8         reserved_at_140[0x40];
6621 6622 6623
};

struct mlx5_ifc_pplr_reg_bits {
6624
	u8         reserved_at_0[0x8];
6625
	u8         local_port[0x8];
6626
	u8         reserved_at_10[0x10];
6627

6628
	u8         reserved_at_20[0x8];
6629
	u8         lb_cap[0x8];
6630
	u8         reserved_at_30[0x8];
6631 6632 6633 6634
	u8         lb_en[0x8];
};

struct mlx5_ifc_pplm_reg_bits {
6635
	u8         reserved_at_0[0x8];
6636
	u8         local_port[0x8];
6637
	u8         reserved_at_10[0x10];
6638

6639
	u8         reserved_at_20[0x20];
6640 6641 6642 6643

	u8         port_profile_mode[0x8];
	u8         static_port_profile[0x8];
	u8         active_port_profile[0x8];
6644
	u8         reserved_at_58[0x8];
6645 6646 6647 6648

	u8         retransmission_active[0x8];
	u8         fec_mode_active[0x18];

6649
	u8         reserved_at_80[0x20];
6650 6651 6652 6653 6654 6655
};

struct mlx5_ifc_ppcnt_reg_bits {
	u8         swid[0x8];
	u8         local_port[0x8];
	u8         pnat[0x2];
6656
	u8         reserved_at_12[0x8];
6657 6658 6659
	u8         grp[0x6];

	u8         clr[0x1];
6660
	u8         reserved_at_21[0x1c];
6661 6662 6663 6664 6665 6666
	u8         prio_tc[0x3];

	union mlx5_ifc_eth_cntrs_grp_data_layout_auto_bits counter_set;
};

struct mlx5_ifc_ppad_reg_bits {
6667
	u8         reserved_at_0[0x3];
6668
	u8         single_mac[0x1];
6669
	u8         reserved_at_4[0x4];
6670 6671 6672 6673 6674
	u8         local_port[0x8];
	u8         mac_47_32[0x10];

	u8         mac_31_0[0x20];

6675
	u8         reserved_at_40[0x40];
6676 6677 6678
};

struct mlx5_ifc_pmtu_reg_bits {
6679
	u8         reserved_at_0[0x8];
6680
	u8         local_port[0x8];
6681
	u8         reserved_at_10[0x10];
6682 6683

	u8         max_mtu[0x10];
6684
	u8         reserved_at_30[0x10];
6685 6686

	u8         admin_mtu[0x10];
6687
	u8         reserved_at_50[0x10];
6688 6689

	u8         oper_mtu[0x10];
6690
	u8         reserved_at_70[0x10];
6691 6692 6693
};

struct mlx5_ifc_pmpr_reg_bits {
6694
	u8         reserved_at_0[0x8];
6695
	u8         module[0x8];
6696
	u8         reserved_at_10[0x10];
6697

6698
	u8         reserved_at_20[0x18];
6699 6700
	u8         attenuation_5g[0x8];

6701
	u8         reserved_at_40[0x18];
6702 6703
	u8         attenuation_7g[0x8];

6704
	u8         reserved_at_60[0x18];
6705 6706 6707 6708
	u8         attenuation_12g[0x8];
};

struct mlx5_ifc_pmpe_reg_bits {
6709
	u8         reserved_at_0[0x8];
6710
	u8         module[0x8];
6711
	u8         reserved_at_10[0xc];
6712 6713
	u8         module_status[0x4];

6714
	u8         reserved_at_20[0x60];
6715 6716 6717 6718 6719 6720 6721
};

struct mlx5_ifc_pmpc_reg_bits {
	u8         module_state_updated[32][0x8];
};

struct mlx5_ifc_pmlpn_reg_bits {
6722
	u8         reserved_at_0[0x4];
6723 6724
	u8         mlpn_status[0x4];
	u8         local_port[0x8];
6725
	u8         reserved_at_10[0x10];
6726 6727

	u8         e[0x1];
6728
	u8         reserved_at_21[0x1f];
6729 6730 6731 6732
};

struct mlx5_ifc_pmlp_reg_bits {
	u8         rxtx[0x1];
6733
	u8         reserved_at_1[0x7];
6734
	u8         local_port[0x8];
6735
	u8         reserved_at_10[0x8];
6736 6737 6738 6739 6740 6741 6742 6743 6744 6745
	u8         width[0x8];

	u8         lane0_module_mapping[0x20];

	u8         lane1_module_mapping[0x20];

	u8         lane2_module_mapping[0x20];

	u8         lane3_module_mapping[0x20];

6746
	u8         reserved_at_a0[0x160];
6747 6748 6749
};

struct mlx5_ifc_pmaos_reg_bits {
6750
	u8         reserved_at_0[0x8];
6751
	u8         module[0x8];
6752
	u8         reserved_at_10[0x4];
6753
	u8         admin_status[0x4];
6754
	u8         reserved_at_18[0x4];
6755 6756 6757 6758
	u8         oper_status[0x4];

	u8         ase[0x1];
	u8         ee[0x1];
6759
	u8         reserved_at_22[0x1c];
6760 6761
	u8         e[0x2];

6762
	u8         reserved_at_40[0x40];
6763 6764 6765
};

struct mlx5_ifc_plpc_reg_bits {
6766
	u8         reserved_at_0[0x4];
6767
	u8         profile_id[0xc];
6768
	u8         reserved_at_10[0x4];
6769
	u8         proto_mask[0x4];
6770
	u8         reserved_at_18[0x8];
6771

6772
	u8         reserved_at_20[0x10];
6773 6774
	u8         lane_speed[0x10];

6775
	u8         reserved_at_40[0x17];
6776 6777 6778 6779 6780 6781 6782 6783 6784 6785 6786 6787
	u8         lpbf[0x1];
	u8         fec_mode_policy[0x8];

	u8         retransmission_capability[0x8];
	u8         fec_mode_capability[0x18];

	u8         retransmission_support_admin[0x8];
	u8         fec_mode_support_admin[0x18];

	u8         retransmission_request_admin[0x8];
	u8         fec_mode_request_admin[0x18];

6788
	u8         reserved_at_c0[0x80];
6789 6790 6791
};

struct mlx5_ifc_plib_reg_bits {
6792
	u8         reserved_at_0[0x8];
6793
	u8         local_port[0x8];
6794
	u8         reserved_at_10[0x8];
6795 6796
	u8         ib_port[0x8];

6797
	u8         reserved_at_20[0x60];
6798 6799 6800
};

struct mlx5_ifc_plbf_reg_bits {
6801
	u8         reserved_at_0[0x8];
6802
	u8         local_port[0x8];
6803
	u8         reserved_at_10[0xd];
6804 6805
	u8         lbf_mode[0x3];

6806
	u8         reserved_at_20[0x20];
6807 6808 6809
};

struct mlx5_ifc_pipg_reg_bits {
6810
	u8         reserved_at_0[0x8];
6811
	u8         local_port[0x8];
6812
	u8         reserved_at_10[0x10];
6813 6814

	u8         dic[0x1];
6815
	u8         reserved_at_21[0x19];
6816
	u8         ipg[0x4];
6817
	u8         reserved_at_3e[0x2];
6818 6819 6820
};

struct mlx5_ifc_pifr_reg_bits {
6821
	u8         reserved_at_0[0x8];
6822
	u8         local_port[0x8];
6823
	u8         reserved_at_10[0x10];
6824

6825
	u8         reserved_at_20[0xe0];
6826 6827 6828 6829 6830 6831 6832

	u8         port_filter[8][0x20];

	u8         port_filter_update_en[8][0x20];
};

struct mlx5_ifc_pfcc_reg_bits {
6833
	u8         reserved_at_0[0x8];
6834
	u8         local_port[0x8];
6835
	u8         reserved_at_10[0x10];
6836 6837

	u8         ppan[0x4];
6838
	u8         reserved_at_24[0x4];
6839
	u8         prio_mask_tx[0x8];
6840
	u8         reserved_at_30[0x8];
6841 6842 6843 6844
	u8         prio_mask_rx[0x8];

	u8         pptx[0x1];
	u8         aptx[0x1];
6845
	u8         reserved_at_42[0x6];
6846
	u8         pfctx[0x8];
6847
	u8         reserved_at_50[0x10];
6848 6849 6850

	u8         pprx[0x1];
	u8         aprx[0x1];
6851
	u8         reserved_at_62[0x6];
6852
	u8         pfcrx[0x8];
6853
	u8         reserved_at_70[0x10];
6854

6855
	u8         reserved_at_80[0x80];
6856 6857 6858 6859
};

struct mlx5_ifc_pelc_reg_bits {
	u8         op[0x4];
6860
	u8         reserved_at_4[0x4];
6861
	u8         local_port[0x8];
6862
	u8         reserved_at_10[0x10];
6863 6864 6865 6866 6867 6868 6869 6870 6871 6872 6873 6874 6875 6876

	u8         op_admin[0x8];
	u8         op_capability[0x8];
	u8         op_request[0x8];
	u8         op_active[0x8];

	u8         admin[0x40];

	u8         capability[0x40];

	u8         request[0x40];

	u8         active[0x40];

6877
	u8         reserved_at_140[0x80];
6878 6879 6880
};

struct mlx5_ifc_peir_reg_bits {
6881
	u8         reserved_at_0[0x8];
6882
	u8         local_port[0x8];
6883
	u8         reserved_at_10[0x10];
6884

6885
	u8         reserved_at_20[0xc];
6886
	u8         error_count[0x4];
6887
	u8         reserved_at_30[0x10];
6888

6889
	u8         reserved_at_40[0xc];
6890
	u8         lane[0x4];
6891
	u8         reserved_at_50[0x8];
6892 6893 6894 6895
	u8         error_type[0x8];
};

struct mlx5_ifc_pcap_reg_bits {
6896
	u8         reserved_at_0[0x8];
6897
	u8         local_port[0x8];
6898
	u8         reserved_at_10[0x10];
6899 6900 6901 6902 6903 6904 6905

	u8         port_capability_mask[4][0x20];
};

struct mlx5_ifc_paos_reg_bits {
	u8         swid[0x8];
	u8         local_port[0x8];
6906
	u8         reserved_at_10[0x4];
6907
	u8         admin_status[0x4];
6908
	u8         reserved_at_18[0x4];
6909 6910 6911 6912
	u8         oper_status[0x4];

	u8         ase[0x1];
	u8         ee[0x1];
6913
	u8         reserved_at_22[0x1c];
6914 6915
	u8         e[0x2];

6916
	u8         reserved_at_40[0x40];
6917 6918 6919
};

struct mlx5_ifc_pamp_reg_bits {
6920
	u8         reserved_at_0[0x8];
6921
	u8         opamp_group[0x8];
6922
	u8         reserved_at_10[0xc];
6923 6924 6925
	u8         opamp_group_type[0x4];

	u8         start_index[0x10];
6926
	u8         reserved_at_30[0x4];
6927 6928 6929 6930 6931
	u8         num_of_indices[0xc];

	u8         index_data[18][0x10];
};

6932 6933 6934 6935 6936 6937 6938 6939 6940 6941
struct mlx5_ifc_pcmr_reg_bits {
	u8         reserved_at_0[0x8];
	u8         local_port[0x8];
	u8         reserved_at_10[0x2e];
	u8         fcs_cap[0x1];
	u8         reserved_at_3f[0x1f];
	u8         fcs_chk[0x1];
	u8         reserved_at_5f[0x1];
};

6942
struct mlx5_ifc_lane_2_module_mapping_bits {
6943
	u8         reserved_at_0[0x6];
6944
	u8         rx_lane[0x2];
6945
	u8         reserved_at_8[0x6];
6946
	u8         tx_lane[0x2];
6947
	u8         reserved_at_10[0x8];
6948 6949 6950 6951
	u8         module[0x8];
};

struct mlx5_ifc_bufferx_reg_bits {
6952
	u8         reserved_at_0[0x6];
6953 6954
	u8         lossy[0x1];
	u8         epsb[0x1];
6955
	u8         reserved_at_8[0xc];
6956 6957 6958 6959 6960 6961 6962 6963 6964 6965 6966
	u8         size[0xc];

	u8         xoff_threshold[0x10];
	u8         xon_threshold[0x10];
};

struct mlx5_ifc_set_node_in_bits {
	u8         node_description[64][0x8];
};

struct mlx5_ifc_register_power_settings_bits {
6967
	u8         reserved_at_0[0x18];
6968 6969
	u8         power_settings_level[0x8];

6970
	u8         reserved_at_20[0x60];
6971 6972 6973 6974
};

struct mlx5_ifc_register_host_endianness_bits {
	u8         he[0x1];
6975
	u8         reserved_at_1[0x1f];
6976

6977
	u8         reserved_at_20[0x60];
6978 6979 6980
};

struct mlx5_ifc_umr_pointer_desc_argument_bits {
6981
	u8         reserved_at_0[0x20];
6982 6983 6984 6985 6986 6987 6988 6989 6990 6991 6992 6993

	u8         mkey[0x20];

	u8         addressh_63_32[0x20];

	u8         addressl_31_0[0x20];
};

struct mlx5_ifc_ud_adrs_vector_bits {
	u8         dc_key[0x40];

	u8         ext[0x1];
6994
	u8         reserved_at_41[0x7];
6995 6996 6997 6998 6999 7000 7001 7002
	u8         destination_qp_dct[0x18];

	u8         static_rate[0x4];
	u8         sl_eth_prio[0x4];
	u8         fl[0x1];
	u8         mlid[0x7];
	u8         rlid_udp_sport[0x10];

7003
	u8         reserved_at_80[0x20];
7004 7005 7006 7007 7008 7009 7010

	u8         rmac_47_16[0x20];

	u8         rmac_15_0[0x10];
	u8         tclass[0x8];
	u8         hop_limit[0x8];

7011
	u8         reserved_at_e0[0x1];
7012
	u8         grh[0x1];
7013
	u8         reserved_at_e2[0x2];
7014 7015 7016 7017 7018 7019 7020
	u8         src_addr_index[0x8];
	u8         flow_label[0x14];

	u8         rgid_rip[16][0x8];
};

struct mlx5_ifc_pages_req_event_bits {
7021
	u8         reserved_at_0[0x10];
7022 7023 7024 7025
	u8         function_id[0x10];

	u8         num_pages[0x20];

7026
	u8         reserved_at_40[0xa0];
7027 7028 7029
};

struct mlx5_ifc_eqe_bits {
7030
	u8         reserved_at_0[0x8];
7031
	u8         event_type[0x8];
7032
	u8         reserved_at_10[0x8];
7033 7034
	u8         event_sub_type[0x8];

7035
	u8         reserved_at_20[0xe0];
7036 7037 7038

	union mlx5_ifc_event_auto_bits event_data;

7039
	u8         reserved_at_1e0[0x10];
7040
	u8         signature[0x8];
7041
	u8         reserved_at_1f8[0x7];
7042 7043 7044 7045 7046 7047 7048 7049 7050
	u8         owner[0x1];
};

enum {
	MLX5_CMD_QUEUE_ENTRY_TYPE_PCIE_CMD_IF_TRANSPORT  = 0x7,
};

struct mlx5_ifc_cmd_queue_entry_bits {
	u8         type[0x8];
7051
	u8         reserved_at_8[0x18];
7052 7053 7054 7055 7056 7057

	u8         input_length[0x20];

	u8         input_mailbox_pointer_63_32[0x20];

	u8         input_mailbox_pointer_31_9[0x17];
7058
	u8         reserved_at_77[0x9];
7059 7060 7061 7062 7063 7064 7065 7066

	u8         command_input_inline_data[16][0x8];

	u8         command_output_inline_data[16][0x8];

	u8         output_mailbox_pointer_63_32[0x20];

	u8         output_mailbox_pointer_31_9[0x17];
7067
	u8         reserved_at_1b7[0x9];
7068 7069 7070 7071 7072

	u8         output_length[0x20];

	u8         token[0x8];
	u8         signature[0x8];
7073
	u8         reserved_at_1f0[0x8];
7074 7075 7076 7077 7078 7079
	u8         status[0x7];
	u8         ownership[0x1];
};

struct mlx5_ifc_cmd_out_bits {
	u8         status[0x8];
7080
	u8         reserved_at_8[0x18];
7081 7082 7083 7084 7085 7086 7087 7088

	u8         syndrome[0x20];

	u8         command_output[0x20];
};

struct mlx5_ifc_cmd_in_bits {
	u8         opcode[0x10];
7089
	u8         reserved_at_10[0x10];
7090

7091
	u8         reserved_at_20[0x10];
7092 7093 7094 7095 7096 7097 7098 7099
	u8         op_mod[0x10];

	u8         command[0][0x20];
};

struct mlx5_ifc_cmd_if_box_bits {
	u8         mailbox_data[512][0x8];

7100
	u8         reserved_at_1000[0x180];
7101 7102 7103 7104

	u8         next_pointer_63_32[0x20];

	u8         next_pointer_31_10[0x16];
7105
	u8         reserved_at_11b6[0xa];
7106 7107 7108

	u8         block_number[0x20];

7109
	u8         reserved_at_11e0[0x8];
7110 7111 7112 7113 7114 7115 7116 7117 7118
	u8         token[0x8];
	u8         ctrl_signature[0x8];
	u8         signature[0x8];
};

struct mlx5_ifc_mtt_bits {
	u8         ptag_63_32[0x20];

	u8         ptag_31_8[0x18];
7119
	u8         reserved_at_38[0x6];
7120 7121 7122 7123
	u8         wr_en[0x1];
	u8         rd_en[0x1];
};

T
Tariq Toukan 已提交
7124 7125 7126 7127 7128 7129 7130 7131 7132 7133 7134 7135 7136 7137 7138 7139 7140 7141 7142 7143 7144 7145 7146 7147 7148 7149 7150 7151 7152 7153 7154 7155 7156 7157 7158 7159 7160 7161 7162 7163 7164 7165 7166 7167 7168 7169 7170 7171
struct mlx5_ifc_query_wol_rol_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x10];
	u8         rol_mode[0x8];
	u8         wol_mode[0x8];

	u8         reserved_at_60[0x20];
};

struct mlx5_ifc_query_wol_rol_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_set_wol_rol_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_set_wol_rol_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         rol_mode_valid[0x1];
	u8         wol_mode_valid[0x1];
	u8         reserved_at_42[0xe];
	u8         rol_mode[0x8];
	u8         wol_mode[0x8];

	u8         reserved_at_60[0x20];
};

7172 7173 7174 7175 7176 7177 7178 7179 7180 7181 7182 7183 7184 7185 7186 7187 7188 7189 7190 7191 7192 7193 7194 7195 7196 7197 7198 7199 7200 7201 7202 7203 7204
enum {
	MLX5_INITIAL_SEG_NIC_INTERFACE_FULL_DRIVER  = 0x0,
	MLX5_INITIAL_SEG_NIC_INTERFACE_DISABLED     = 0x1,
	MLX5_INITIAL_SEG_NIC_INTERFACE_NO_DRAM_NIC  = 0x2,
};

enum {
	MLX5_INITIAL_SEG_NIC_INTERFACE_SUPPORTED_FULL_DRIVER  = 0x0,
	MLX5_INITIAL_SEG_NIC_INTERFACE_SUPPORTED_DISABLED     = 0x1,
	MLX5_INITIAL_SEG_NIC_INTERFACE_SUPPORTED_NO_DRAM_NIC  = 0x2,
};

enum {
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_FW_INTERNAL_ERR              = 0x1,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_DEAD_IRISC                   = 0x7,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_HW_FATAL_ERR                 = 0x8,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_FW_CRC_ERR                   = 0x9,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_ICM_FETCH_PCI_ERR            = 0xa,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_ICM_PAGE_ERR                 = 0xb,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_ASYNCHRONOUS_EQ_BUF_OVERRUN  = 0xc,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_EQ_IN_ERR                    = 0xd,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_EQ_INV                       = 0xe,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_FFSER_ERR                    = 0xf,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_HIGH_TEMP_ERR                = 0x10,
};

struct mlx5_ifc_initial_seg_bits {
	u8         fw_rev_minor[0x10];
	u8         fw_rev_major[0x10];

	u8         cmd_interface_rev[0x10];
	u8         fw_rev_subminor[0x10];

7205
	u8         reserved_at_40[0x40];
7206 7207 7208 7209

	u8         cmdq_phy_addr_63_32[0x20];

	u8         cmdq_phy_addr_31_12[0x14];
7210
	u8         reserved_at_b4[0x2];
7211 7212 7213 7214 7215 7216
	u8         nic_interface[0x2];
	u8         log_cmdq_size[0x4];
	u8         log_cmdq_stride[0x4];

	u8         command_doorbell_vector[0x20];

7217
	u8         reserved_at_e0[0xf00];
7218 7219

	u8         initializing[0x1];
7220
	u8         reserved_at_fe1[0x4];
7221
	u8         nic_interface_supported[0x3];
7222
	u8         reserved_at_fe8[0x18];
7223 7224 7225 7226 7227

	struct mlx5_ifc_health_buffer_bits health_buffer;

	u8         no_dram_nic_offset[0x20];

7228
	u8         reserved_at_1220[0x6e40];
7229

7230
	u8         reserved_at_8060[0x1f];
7231 7232 7233 7234 7235
	u8         clear_int[0x1];

	u8         health_syndrome[0x8];
	u8         health_counter[0x18];

7236
	u8         reserved_at_80a0[0x17fc0];
7237 7238 7239 7240 7241 7242 7243 7244 7245 7246 7247 7248 7249 7250 7251 7252 7253 7254
};

union mlx5_ifc_ports_control_registers_document_bits {
	struct mlx5_ifc_bufferx_reg_bits bufferx_reg;
	struct mlx5_ifc_eth_2819_cntrs_grp_data_layout_bits eth_2819_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_2863_cntrs_grp_data_layout_bits eth_2863_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_3635_cntrs_grp_data_layout_bits eth_3635_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_802_3_cntrs_grp_data_layout_bits eth_802_3_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_extended_cntrs_grp_data_layout_bits eth_extended_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_per_prio_grp_data_layout_bits eth_per_prio_grp_data_layout;
	struct mlx5_ifc_eth_per_traffic_grp_data_layout_bits eth_per_traffic_grp_data_layout;
	struct mlx5_ifc_lane_2_module_mapping_bits lane_2_module_mapping;
	struct mlx5_ifc_pamp_reg_bits pamp_reg;
	struct mlx5_ifc_paos_reg_bits paos_reg;
	struct mlx5_ifc_pcap_reg_bits pcap_reg;
	struct mlx5_ifc_peir_reg_bits peir_reg;
	struct mlx5_ifc_pelc_reg_bits pelc_reg;
	struct mlx5_ifc_pfcc_reg_bits pfcc_reg;
7255
	struct mlx5_ifc_ib_port_cntrs_grp_data_layout_bits ib_port_cntrs_grp_data_layout;
7256 7257 7258 7259 7260 7261 7262 7263 7264 7265 7266 7267 7268 7269 7270 7271 7272 7273 7274 7275 7276 7277
	struct mlx5_ifc_phys_layer_cntrs_bits phys_layer_cntrs;
	struct mlx5_ifc_pifr_reg_bits pifr_reg;
	struct mlx5_ifc_pipg_reg_bits pipg_reg;
	struct mlx5_ifc_plbf_reg_bits plbf_reg;
	struct mlx5_ifc_plib_reg_bits plib_reg;
	struct mlx5_ifc_plpc_reg_bits plpc_reg;
	struct mlx5_ifc_pmaos_reg_bits pmaos_reg;
	struct mlx5_ifc_pmlp_reg_bits pmlp_reg;
	struct mlx5_ifc_pmlpn_reg_bits pmlpn_reg;
	struct mlx5_ifc_pmpc_reg_bits pmpc_reg;
	struct mlx5_ifc_pmpe_reg_bits pmpe_reg;
	struct mlx5_ifc_pmpr_reg_bits pmpr_reg;
	struct mlx5_ifc_pmtu_reg_bits pmtu_reg;
	struct mlx5_ifc_ppad_reg_bits ppad_reg;
	struct mlx5_ifc_ppcnt_reg_bits ppcnt_reg;
	struct mlx5_ifc_pplm_reg_bits pplm_reg;
	struct mlx5_ifc_pplr_reg_bits pplr_reg;
	struct mlx5_ifc_ppsc_reg_bits ppsc_reg;
	struct mlx5_ifc_pqdr_reg_bits pqdr_reg;
	struct mlx5_ifc_pspa_reg_bits pspa_reg;
	struct mlx5_ifc_ptas_reg_bits ptas_reg;
	struct mlx5_ifc_ptys_reg_bits ptys_reg;
7278
	struct mlx5_ifc_mlcr_reg_bits mlcr_reg;
7279 7280 7281 7282
	struct mlx5_ifc_pude_reg_bits pude_reg;
	struct mlx5_ifc_pvlc_reg_bits pvlc_reg;
	struct mlx5_ifc_slrg_reg_bits slrg_reg;
	struct mlx5_ifc_sltp_reg_bits sltp_reg;
7283
	u8         reserved_at_0[0x60e0];
7284 7285 7286 7287
};

union mlx5_ifc_debug_enhancements_document_bits {
	struct mlx5_ifc_health_buffer_bits health_buffer;
7288
	u8         reserved_at_0[0x200];
7289 7290 7291 7292
};

union mlx5_ifc_uplink_pci_interface_document_bits {
	struct mlx5_ifc_initial_seg_bits initial_seg;
7293
	u8         reserved_at_0[0x20060];
7294 7295
};

7296 7297
struct mlx5_ifc_set_flow_table_root_out_bits {
	u8         status[0x8];
7298
	u8         reserved_at_8[0x18];
7299 7300 7301

	u8         syndrome[0x20];

7302
	u8         reserved_at_40[0x40];
7303 7304 7305 7306
};

struct mlx5_ifc_set_flow_table_root_in_bits {
	u8         opcode[0x10];
7307
	u8         reserved_at_10[0x10];
7308

7309
	u8         reserved_at_20[0x10];
7310 7311
	u8         op_mod[0x10];

7312 7313 7314 7315 7316
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
7317 7318

	u8         table_type[0x8];
7319
	u8         reserved_at_88[0x18];
7320

7321
	u8         reserved_at_a0[0x8];
7322 7323
	u8         table_id[0x18];

7324
	u8         reserved_at_c0[0x140];
7325 7326
};

7327 7328 7329 7330 7331 7332
enum {
	MLX5_MODIFY_FLOW_TABLE_MISS_TABLE_ID = 0x1,
};

struct mlx5_ifc_modify_flow_table_out_bits {
	u8         status[0x8];
7333
	u8         reserved_at_8[0x18];
7334 7335 7336

	u8         syndrome[0x20];

7337
	u8         reserved_at_40[0x40];
7338 7339 7340 7341
};

struct mlx5_ifc_modify_flow_table_in_bits {
	u8         opcode[0x10];
7342
	u8         reserved_at_10[0x10];
7343

7344
	u8         reserved_at_20[0x10];
7345 7346
	u8         op_mod[0x10];

7347 7348 7349
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];
7350

7351
	u8         reserved_at_60[0x10];
7352 7353 7354
	u8         modify_field_select[0x10];

	u8         table_type[0x8];
7355
	u8         reserved_at_88[0x18];
7356

7357
	u8         reserved_at_a0[0x8];
7358 7359
	u8         table_id[0x18];

7360
	u8         reserved_at_c0[0x4];
7361
	u8         table_miss_mode[0x4];
7362
	u8         reserved_at_c8[0x18];
7363

7364
	u8         reserved_at_e0[0x8];
7365 7366
	u8         table_miss_id[0x18];

7367
	u8         reserved_at_100[0x100];
7368 7369
};

7370 7371 7372 7373 7374 7375 7376 7377 7378 7379 7380 7381 7382 7383 7384 7385 7386 7387 7388 7389 7390 7391 7392 7393 7394 7395 7396 7397 7398 7399 7400 7401 7402 7403 7404 7405 7406 7407 7408 7409 7410 7411 7412 7413 7414
struct mlx5_ifc_ets_tcn_config_reg_bits {
	u8         g[0x1];
	u8         b[0x1];
	u8         r[0x1];
	u8         reserved_at_3[0x9];
	u8         group[0x4];
	u8         reserved_at_10[0x9];
	u8         bw_allocation[0x7];

	u8         reserved_at_20[0xc];
	u8         max_bw_units[0x4];
	u8         reserved_at_30[0x8];
	u8         max_bw_value[0x8];
};

struct mlx5_ifc_ets_global_config_reg_bits {
	u8         reserved_at_0[0x2];
	u8         r[0x1];
	u8         reserved_at_3[0x1d];

	u8         reserved_at_20[0xc];
	u8         max_bw_units[0x4];
	u8         reserved_at_30[0x8];
	u8         max_bw_value[0x8];
};

struct mlx5_ifc_qetc_reg_bits {
	u8                                         reserved_at_0[0x8];
	u8                                         port_number[0x8];
	u8                                         reserved_at_10[0x30];

	struct mlx5_ifc_ets_tcn_config_reg_bits    tc_configuration[0x8];
	struct mlx5_ifc_ets_global_config_reg_bits global_configuration;
};

struct mlx5_ifc_qtct_reg_bits {
	u8         reserved_at_0[0x8];
	u8         port_number[0x8];
	u8         reserved_at_10[0xd];
	u8         prio[0x3];

	u8         reserved_at_20[0x1d];
	u8         tclass[0x3];
};

7415 7416 7417 7418 7419 7420 7421 7422 7423 7424 7425 7426 7427 7428 7429 7430 7431 7432 7433 7434 7435 7436 7437 7438 7439 7440 7441 7442 7443 7444
struct mlx5_ifc_mcia_reg_bits {
	u8         l[0x1];
	u8         reserved_at_1[0x7];
	u8         module[0x8];
	u8         reserved_at_10[0x8];
	u8         status[0x8];

	u8         i2c_device_address[0x8];
	u8         page_number[0x8];
	u8         device_address[0x10];

	u8         reserved_at_40[0x10];
	u8         size[0x10];

	u8         reserved_at_60[0x20];

	u8         dword_0[0x20];
	u8         dword_1[0x20];
	u8         dword_2[0x20];
	u8         dword_3[0x20];
	u8         dword_4[0x20];
	u8         dword_5[0x20];
	u8         dword_6[0x20];
	u8         dword_7[0x20];
	u8         dword_8[0x20];
	u8         dword_9[0x20];
	u8         dword_10[0x20];
	u8         dword_11[0x20];
};

7445
#endif /* MLX5_IFC_H */