mlx5_ifc.h 167.4 KB
Newer Older
1
/*
2
 * Copyright (c) 2013-2015, Mellanox Technologies, Ltd.  All rights reserved.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30
 *
 * This software is available to you under a choice of one of two
 * licenses.  You may choose to be licensed under the terms of the GNU
 * General Public License (GPL) Version 2, available from the file
 * COPYING in the main directory of this source tree, or the
 * OpenIB.org BSD license below:
 *
 *     Redistribution and use in source and binary forms, with or
 *     without modification, are permitted provided that the following
 *     conditions are met:
 *
 *      - Redistributions of source code must retain the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer.
 *
 *      - Redistributions in binary form must reproduce the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer in the documentation and/or other materials
 *        provided with the distribution.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
 * SOFTWARE.
31
*/
32 33 34
#ifndef MLX5_IFC_H
#define MLX5_IFC_H

35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68
enum {
	MLX5_EVENT_TYPE_CODING_COMPLETION_EVENTS                   = 0x0,
	MLX5_EVENT_TYPE_CODING_PATH_MIGRATED_SUCCEEDED             = 0x1,
	MLX5_EVENT_TYPE_CODING_COMMUNICATION_ESTABLISHED           = 0x2,
	MLX5_EVENT_TYPE_CODING_SEND_QUEUE_DRAINED                  = 0x3,
	MLX5_EVENT_TYPE_CODING_LAST_WQE_REACHED                    = 0x13,
	MLX5_EVENT_TYPE_CODING_SRQ_LIMIT                           = 0x14,
	MLX5_EVENT_TYPE_CODING_DCT_ALL_CONNECTIONS_CLOSED          = 0x1c,
	MLX5_EVENT_TYPE_CODING_DCT_ACCESS_KEY_VIOLATION            = 0x1d,
	MLX5_EVENT_TYPE_CODING_CQ_ERROR                            = 0x4,
	MLX5_EVENT_TYPE_CODING_LOCAL_WQ_CATASTROPHIC_ERROR         = 0x5,
	MLX5_EVENT_TYPE_CODING_PATH_MIGRATION_FAILED               = 0x7,
	MLX5_EVENT_TYPE_CODING_PAGE_FAULT_EVENT                    = 0xc,
	MLX5_EVENT_TYPE_CODING_INVALID_REQUEST_LOCAL_WQ_ERROR      = 0x10,
	MLX5_EVENT_TYPE_CODING_LOCAL_ACCESS_VIOLATION_WQ_ERROR     = 0x11,
	MLX5_EVENT_TYPE_CODING_LOCAL_SRQ_CATASTROPHIC_ERROR        = 0x12,
	MLX5_EVENT_TYPE_CODING_INTERNAL_ERROR                      = 0x8,
	MLX5_EVENT_TYPE_CODING_PORT_STATE_CHANGE                   = 0x9,
	MLX5_EVENT_TYPE_CODING_GPIO_EVENT                          = 0x15,
	MLX5_EVENT_TYPE_CODING_REMOTE_CONFIGURATION_PROTOCOL_EVENT = 0x19,
	MLX5_EVENT_TYPE_CODING_DOORBELL_BLUEFLAME_CONGESTION_EVENT = 0x1a,
	MLX5_EVENT_TYPE_CODING_STALL_VL_EVENT                      = 0x1b,
	MLX5_EVENT_TYPE_CODING_DROPPED_PACKET_LOGGED_EVENT         = 0x1f,
	MLX5_EVENT_TYPE_CODING_COMMAND_INTERFACE_COMPLETION        = 0xa,
	MLX5_EVENT_TYPE_CODING_PAGE_REQUEST                        = 0xb
};

enum {
	MLX5_MODIFY_TIR_BITMASK_LRO                   = 0x0,
	MLX5_MODIFY_TIR_BITMASK_INDIRECT_TABLE        = 0x1,
	MLX5_MODIFY_TIR_BITMASK_HASH                  = 0x2,
	MLX5_MODIFY_TIR_BITMASK_TUNNELED_OFFLOAD_EN   = 0x3
};

69 70 71 72 73
enum {
	MLX5_SET_HCA_CAP_OP_MOD_GENERAL_DEVICE        = 0x0,
	MLX5_SET_HCA_CAP_OP_MOD_ATOMIC                = 0x3,
};

74 75 76 77 78 79 80 81 82 83
enum {
	MLX5_CMD_OP_QUERY_HCA_CAP                 = 0x100,
	MLX5_CMD_OP_QUERY_ADAPTER                 = 0x101,
	MLX5_CMD_OP_INIT_HCA                      = 0x102,
	MLX5_CMD_OP_TEARDOWN_HCA                  = 0x103,
	MLX5_CMD_OP_ENABLE_HCA                    = 0x104,
	MLX5_CMD_OP_DISABLE_HCA                   = 0x105,
	MLX5_CMD_OP_QUERY_PAGES                   = 0x107,
	MLX5_CMD_OP_MANAGE_PAGES                  = 0x108,
	MLX5_CMD_OP_SET_HCA_CAP                   = 0x109,
84 85
	MLX5_CMD_OP_QUERY_ISSI                    = 0x10a,
	MLX5_CMD_OP_SET_ISSI                      = 0x10b,
86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108
	MLX5_CMD_OP_CREATE_MKEY                   = 0x200,
	MLX5_CMD_OP_QUERY_MKEY                    = 0x201,
	MLX5_CMD_OP_DESTROY_MKEY                  = 0x202,
	MLX5_CMD_OP_QUERY_SPECIAL_CONTEXTS        = 0x203,
	MLX5_CMD_OP_PAGE_FAULT_RESUME             = 0x204,
	MLX5_CMD_OP_CREATE_EQ                     = 0x301,
	MLX5_CMD_OP_DESTROY_EQ                    = 0x302,
	MLX5_CMD_OP_QUERY_EQ                      = 0x303,
	MLX5_CMD_OP_GEN_EQE                       = 0x304,
	MLX5_CMD_OP_CREATE_CQ                     = 0x400,
	MLX5_CMD_OP_DESTROY_CQ                    = 0x401,
	MLX5_CMD_OP_QUERY_CQ                      = 0x402,
	MLX5_CMD_OP_MODIFY_CQ                     = 0x403,
	MLX5_CMD_OP_CREATE_QP                     = 0x500,
	MLX5_CMD_OP_DESTROY_QP                    = 0x501,
	MLX5_CMD_OP_RST2INIT_QP                   = 0x502,
	MLX5_CMD_OP_INIT2RTR_QP                   = 0x503,
	MLX5_CMD_OP_RTR2RTS_QP                    = 0x504,
	MLX5_CMD_OP_RTS2RTS_QP                    = 0x505,
	MLX5_CMD_OP_SQERR2RTS_QP                  = 0x506,
	MLX5_CMD_OP_2ERR_QP                       = 0x507,
	MLX5_CMD_OP_2RST_QP                       = 0x50a,
	MLX5_CMD_OP_QUERY_QP                      = 0x50b,
109
	MLX5_CMD_OP_SQD_RTS_QP                    = 0x50c,
110 111 112 113 114 115 116
	MLX5_CMD_OP_INIT2INIT_QP                  = 0x50e,
	MLX5_CMD_OP_CREATE_PSV                    = 0x600,
	MLX5_CMD_OP_DESTROY_PSV                   = 0x601,
	MLX5_CMD_OP_CREATE_SRQ                    = 0x700,
	MLX5_CMD_OP_DESTROY_SRQ                   = 0x701,
	MLX5_CMD_OP_QUERY_SRQ                     = 0x702,
	MLX5_CMD_OP_ARM_RQ                        = 0x703,
117 118 119 120
	MLX5_CMD_OP_CREATE_XRC_SRQ                = 0x705,
	MLX5_CMD_OP_DESTROY_XRC_SRQ               = 0x706,
	MLX5_CMD_OP_QUERY_XRC_SRQ                 = 0x707,
	MLX5_CMD_OP_ARM_XRC_SRQ                   = 0x708,
121 122 123 124 125 126 127 128 129 130 131
	MLX5_CMD_OP_CREATE_DCT                    = 0x710,
	MLX5_CMD_OP_DESTROY_DCT                   = 0x711,
	MLX5_CMD_OP_DRAIN_DCT                     = 0x712,
	MLX5_CMD_OP_QUERY_DCT                     = 0x713,
	MLX5_CMD_OP_ARM_DCT_FOR_KEY_VIOLATION     = 0x714,
	MLX5_CMD_OP_QUERY_VPORT_STATE             = 0x750,
	MLX5_CMD_OP_MODIFY_VPORT_STATE            = 0x751,
	MLX5_CMD_OP_QUERY_ESW_VPORT_CONTEXT       = 0x752,
	MLX5_CMD_OP_MODIFY_ESW_VPORT_CONTEXT      = 0x753,
	MLX5_CMD_OP_QUERY_NIC_VPORT_CONTEXT       = 0x754,
	MLX5_CMD_OP_MODIFY_NIC_VPORT_CONTEXT      = 0x755,
132
	MLX5_CMD_OP_QUERY_ROCE_ADDRESS            = 0x760,
133
	MLX5_CMD_OP_SET_ROCE_ADDRESS              = 0x761,
134 135 136 137
	MLX5_CMD_OP_QUERY_HCA_VPORT_CONTEXT       = 0x762,
	MLX5_CMD_OP_MODIFY_HCA_VPORT_CONTEXT      = 0x763,
	MLX5_CMD_OP_QUERY_HCA_VPORT_GID           = 0x764,
	MLX5_CMD_OP_QUERY_HCA_VPORT_PKEY          = 0x765,
138 139 140 141 142 143 144 145 146 147 148
	MLX5_CMD_OP_QUERY_VPORT_COUNTER           = 0x770,
	MLX5_CMD_OP_ALLOC_Q_COUNTER               = 0x771,
	MLX5_CMD_OP_DEALLOC_Q_COUNTER             = 0x772,
	MLX5_CMD_OP_QUERY_Q_COUNTER               = 0x773,
	MLX5_CMD_OP_ALLOC_PD                      = 0x800,
	MLX5_CMD_OP_DEALLOC_PD                    = 0x801,
	MLX5_CMD_OP_ALLOC_UAR                     = 0x802,
	MLX5_CMD_OP_DEALLOC_UAR                   = 0x803,
	MLX5_CMD_OP_CONFIG_INT_MODERATION         = 0x804,
	MLX5_CMD_OP_ACCESS_REG                    = 0x805,
	MLX5_CMD_OP_ATTACH_TO_MCG                 = 0x806,
149
	MLX5_CMD_OP_DETTACH_FROM_MCG              = 0x807,
150 151 152 153 154 155 156
	MLX5_CMD_OP_GET_DROPPED_PACKET_LOG        = 0x80a,
	MLX5_CMD_OP_MAD_IFC                       = 0x50d,
	MLX5_CMD_OP_QUERY_MAD_DEMUX               = 0x80b,
	MLX5_CMD_OP_SET_MAD_DEMUX                 = 0x80c,
	MLX5_CMD_OP_NOP                           = 0x80d,
	MLX5_CMD_OP_ALLOC_XRCD                    = 0x80e,
	MLX5_CMD_OP_DEALLOC_XRCD                  = 0x80f,
157 158 159 160 161 162 163 164 165 166 167 168
	MLX5_CMD_OP_ALLOC_TRANSPORT_DOMAIN        = 0x816,
	MLX5_CMD_OP_DEALLOC_TRANSPORT_DOMAIN      = 0x817,
	MLX5_CMD_OP_QUERY_CONG_STATUS             = 0x822,
	MLX5_CMD_OP_MODIFY_CONG_STATUS            = 0x823,
	MLX5_CMD_OP_QUERY_CONG_PARAMS             = 0x824,
	MLX5_CMD_OP_MODIFY_CONG_PARAMS            = 0x825,
	MLX5_CMD_OP_QUERY_CONG_STATISTICS         = 0x826,
	MLX5_CMD_OP_ADD_VXLAN_UDP_DPORT           = 0x827,
	MLX5_CMD_OP_DELETE_VXLAN_UDP_DPORT        = 0x828,
	MLX5_CMD_OP_SET_L2_TABLE_ENTRY            = 0x829,
	MLX5_CMD_OP_QUERY_L2_TABLE_ENTRY          = 0x82a,
	MLX5_CMD_OP_DELETE_L2_TABLE_ENTRY         = 0x82b,
T
Tariq Toukan 已提交
169 170
	MLX5_CMD_OP_SET_WOL_ROL                   = 0x830,
	MLX5_CMD_OP_QUERY_WOL_ROL                 = 0x831,
171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186
	MLX5_CMD_OP_CREATE_TIR                    = 0x900,
	MLX5_CMD_OP_MODIFY_TIR                    = 0x901,
	MLX5_CMD_OP_DESTROY_TIR                   = 0x902,
	MLX5_CMD_OP_QUERY_TIR                     = 0x903,
	MLX5_CMD_OP_CREATE_SQ                     = 0x904,
	MLX5_CMD_OP_MODIFY_SQ                     = 0x905,
	MLX5_CMD_OP_DESTROY_SQ                    = 0x906,
	MLX5_CMD_OP_QUERY_SQ                      = 0x907,
	MLX5_CMD_OP_CREATE_RQ                     = 0x908,
	MLX5_CMD_OP_MODIFY_RQ                     = 0x909,
	MLX5_CMD_OP_DESTROY_RQ                    = 0x90a,
	MLX5_CMD_OP_QUERY_RQ                      = 0x90b,
	MLX5_CMD_OP_CREATE_RMP                    = 0x90c,
	MLX5_CMD_OP_MODIFY_RMP                    = 0x90d,
	MLX5_CMD_OP_DESTROY_RMP                   = 0x90e,
	MLX5_CMD_OP_QUERY_RMP                     = 0x90f,
187 188 189 190 191 192 193 194
	MLX5_CMD_OP_CREATE_TIS                    = 0x912,
	MLX5_CMD_OP_MODIFY_TIS                    = 0x913,
	MLX5_CMD_OP_DESTROY_TIS                   = 0x914,
	MLX5_CMD_OP_QUERY_TIS                     = 0x915,
	MLX5_CMD_OP_CREATE_RQT                    = 0x916,
	MLX5_CMD_OP_MODIFY_RQT                    = 0x917,
	MLX5_CMD_OP_DESTROY_RQT                   = 0x918,
	MLX5_CMD_OP_QUERY_RQT                     = 0x919,
195
	MLX5_CMD_OP_SET_FLOW_TABLE_ROOT		  = 0x92f,
196 197 198 199 200 201 202 203
	MLX5_CMD_OP_CREATE_FLOW_TABLE             = 0x930,
	MLX5_CMD_OP_DESTROY_FLOW_TABLE            = 0x931,
	MLX5_CMD_OP_QUERY_FLOW_TABLE              = 0x932,
	MLX5_CMD_OP_CREATE_FLOW_GROUP             = 0x933,
	MLX5_CMD_OP_DESTROY_FLOW_GROUP            = 0x934,
	MLX5_CMD_OP_QUERY_FLOW_GROUP              = 0x935,
	MLX5_CMD_OP_SET_FLOW_TABLE_ENTRY          = 0x936,
	MLX5_CMD_OP_QUERY_FLOW_TABLE_ENTRY        = 0x937,
204
	MLX5_CMD_OP_DELETE_FLOW_TABLE_ENTRY       = 0x938,
205 206 207
	MLX5_CMD_OP_ALLOC_FLOW_COUNTER            = 0x939,
	MLX5_CMD_OP_DEALLOC_FLOW_COUNTER          = 0x93a,
	MLX5_CMD_OP_QUERY_FLOW_COUNTER            = 0x93b,
208
	MLX5_CMD_OP_MODIFY_FLOW_TABLE             = 0x93c
209 210 211 212 213 214
};

struct mlx5_ifc_flow_table_fields_supported_bits {
	u8         outer_dmac[0x1];
	u8         outer_smac[0x1];
	u8         outer_ether_type[0x1];
215
	u8         reserved_at_3[0x1];
216 217 218
	u8         outer_first_prio[0x1];
	u8         outer_first_cfi[0x1];
	u8         outer_first_vid[0x1];
219
	u8         reserved_at_7[0x1];
220 221 222
	u8         outer_second_prio[0x1];
	u8         outer_second_cfi[0x1];
	u8         outer_second_vid[0x1];
223
	u8         reserved_at_b[0x1];
224 225 226 227 228 229 230 231 232 233 234 235 236 237
	u8         outer_sip[0x1];
	u8         outer_dip[0x1];
	u8         outer_frag[0x1];
	u8         outer_ip_protocol[0x1];
	u8         outer_ip_ecn[0x1];
	u8         outer_ip_dscp[0x1];
	u8         outer_udp_sport[0x1];
	u8         outer_udp_dport[0x1];
	u8         outer_tcp_sport[0x1];
	u8         outer_tcp_dport[0x1];
	u8         outer_tcp_flags[0x1];
	u8         outer_gre_protocol[0x1];
	u8         outer_gre_key[0x1];
	u8         outer_vxlan_vni[0x1];
238
	u8         reserved_at_1a[0x5];
239 240 241 242 243
	u8         source_eswitch_port[0x1];

	u8         inner_dmac[0x1];
	u8         inner_smac[0x1];
	u8         inner_ether_type[0x1];
244
	u8         reserved_at_23[0x1];
245 246 247
	u8         inner_first_prio[0x1];
	u8         inner_first_cfi[0x1];
	u8         inner_first_vid[0x1];
248
	u8         reserved_at_27[0x1];
249 250 251
	u8         inner_second_prio[0x1];
	u8         inner_second_cfi[0x1];
	u8         inner_second_vid[0x1];
252
	u8         reserved_at_2b[0x1];
253 254 255 256 257 258 259 260 261 262 263
	u8         inner_sip[0x1];
	u8         inner_dip[0x1];
	u8         inner_frag[0x1];
	u8         inner_ip_protocol[0x1];
	u8         inner_ip_ecn[0x1];
	u8         inner_ip_dscp[0x1];
	u8         inner_udp_sport[0x1];
	u8         inner_udp_dport[0x1];
	u8         inner_tcp_sport[0x1];
	u8         inner_tcp_dport[0x1];
	u8         inner_tcp_flags[0x1];
264
	u8         reserved_at_37[0x9];
265

266
	u8         reserved_at_40[0x40];
267 268 269 270
};

struct mlx5_ifc_flow_table_prop_layout_bits {
	u8         ft_support[0x1];
271 272
	u8         reserved_at_1[0x1];
	u8         flow_counter[0x1];
273
	u8	   flow_modify_en[0x1];
274
	u8         modify_root[0x1];
275 276
	u8         identified_miss_table_mode[0x1];
	u8         flow_table_modify[0x1];
277
	u8         reserved_at_7[0x19];
278

279
	u8         reserved_at_20[0x2];
280
	u8         log_max_ft_size[0x6];
281
	u8         reserved_at_28[0x10];
282 283
	u8         max_ft_level[0x8];

284
	u8         reserved_at_40[0x20];
285

286
	u8         reserved_at_60[0x18];
287 288
	u8         log_max_ft_num[0x8];

289
	u8         reserved_at_80[0x18];
290 291
	u8         log_max_destination[0x8];

292
	u8         reserved_at_a0[0x18];
293 294
	u8         log_max_flow[0x8];

295
	u8         reserved_at_c0[0x40];
296 297 298 299 300 301 302 303 304 305 306

	struct mlx5_ifc_flow_table_fields_supported_bits ft_field_support;

	struct mlx5_ifc_flow_table_fields_supported_bits ft_field_bitmask_support;
};

struct mlx5_ifc_odp_per_transport_service_cap_bits {
	u8         send[0x1];
	u8         receive[0x1];
	u8         write[0x1];
	u8         read[0x1];
307
	u8         reserved_at_4[0x1];
308
	u8         srq_receive[0x1];
309
	u8         reserved_at_6[0x1a];
310 311
};

312
struct mlx5_ifc_ipv4_layout_bits {
313
	u8         reserved_at_0[0x60];
314 315 316 317 318 319 320 321 322 323 324

	u8         ipv4[0x20];
};

struct mlx5_ifc_ipv6_layout_bits {
	u8         ipv6[16][0x8];
};

union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits {
	struct mlx5_ifc_ipv6_layout_bits ipv6_layout;
	struct mlx5_ifc_ipv4_layout_bits ipv4_layout;
325
	u8         reserved_at_0[0x80];
326 327
};

328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344
struct mlx5_ifc_fte_match_set_lyr_2_4_bits {
	u8         smac_47_16[0x20];

	u8         smac_15_0[0x10];
	u8         ethertype[0x10];

	u8         dmac_47_16[0x20];

	u8         dmac_15_0[0x10];
	u8         first_prio[0x3];
	u8         first_cfi[0x1];
	u8         first_vid[0xc];

	u8         ip_protocol[0x8];
	u8         ip_dscp[0x6];
	u8         ip_ecn[0x2];
	u8         vlan_tag[0x1];
345
	u8         reserved_at_91[0x1];
346
	u8         frag[0x1];
347
	u8         reserved_at_93[0x4];
348 349 350 351 352
	u8         tcp_flags[0x9];

	u8         tcp_sport[0x10];
	u8         tcp_dport[0x10];

353
	u8         reserved_at_c0[0x20];
354 355 356 357

	u8         udp_sport[0x10];
	u8         udp_dport[0x10];

358
	union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits src_ipv4_src_ipv6;
359

360
	union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits dst_ipv4_dst_ipv6;
361 362 363
};

struct mlx5_ifc_fte_match_set_misc_bits {
364
	u8         reserved_at_0[0x20];
365

366
	u8         reserved_at_20[0x10];
367 368 369 370 371 372 373 374 375 376 377
	u8         source_port[0x10];

	u8         outer_second_prio[0x3];
	u8         outer_second_cfi[0x1];
	u8         outer_second_vid[0xc];
	u8         inner_second_prio[0x3];
	u8         inner_second_cfi[0x1];
	u8         inner_second_vid[0xc];

	u8         outer_second_vlan_tag[0x1];
	u8         inner_second_vlan_tag[0x1];
378
	u8         reserved_at_62[0xe];
379 380 381 382 383 384
	u8         gre_protocol[0x10];

	u8         gre_key_h[0x18];
	u8         gre_key_l[0x8];

	u8         vxlan_vni[0x18];
385
	u8         reserved_at_b8[0x8];
386

387
	u8         reserved_at_c0[0x20];
388

389
	u8         reserved_at_e0[0xc];
390 391
	u8         outer_ipv6_flow_label[0x14];

392
	u8         reserved_at_100[0xc];
393 394
	u8         inner_ipv6_flow_label[0x14];

395
	u8         reserved_at_120[0xe0];
396 397 398 399 400 401
};

struct mlx5_ifc_cmd_pas_bits {
	u8         pa_h[0x20];

	u8         pa_l[0x14];
402
	u8         reserved_at_34[0xc];
403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426
};

struct mlx5_ifc_uint64_bits {
	u8         hi[0x20];

	u8         lo[0x20];
};

enum {
	MLX5_ADS_STAT_RATE_NO_LIMIT  = 0x0,
	MLX5_ADS_STAT_RATE_2_5GBPS   = 0x7,
	MLX5_ADS_STAT_RATE_10GBPS    = 0x8,
	MLX5_ADS_STAT_RATE_30GBPS    = 0x9,
	MLX5_ADS_STAT_RATE_5GBPS     = 0xa,
	MLX5_ADS_STAT_RATE_20GBPS    = 0xb,
	MLX5_ADS_STAT_RATE_40GBPS    = 0xc,
	MLX5_ADS_STAT_RATE_60GBPS    = 0xd,
	MLX5_ADS_STAT_RATE_80GBPS    = 0xe,
	MLX5_ADS_STAT_RATE_120GBPS   = 0xf,
};

struct mlx5_ifc_ads_bits {
	u8         fl[0x1];
	u8         free_ar[0x1];
427
	u8         reserved_at_2[0xe];
428 429
	u8         pkey_index[0x10];

430
	u8         reserved_at_20[0x8];
431 432 433 434 435
	u8         grh[0x1];
	u8         mlid[0x7];
	u8         rlid[0x10];

	u8         ack_timeout[0x5];
436
	u8         reserved_at_45[0x3];
437
	u8         src_addr_index[0x8];
438
	u8         reserved_at_50[0x4];
439 440 441
	u8         stat_rate[0x4];
	u8         hop_limit[0x8];

442
	u8         reserved_at_60[0x4];
443 444 445 446 447
	u8         tclass[0x8];
	u8         flow_label[0x14];

	u8         rgid_rip[16][0x8];

448
	u8         reserved_at_100[0x4];
449 450
	u8         f_dscp[0x1];
	u8         f_ecn[0x1];
451
	u8         reserved_at_106[0x1];
452 453 454 455 456 457 458 459 460 461 462 463 464 465 466
	u8         f_eth_prio[0x1];
	u8         ecn[0x2];
	u8         dscp[0x6];
	u8         udp_sport[0x10];

	u8         dei_cfi[0x1];
	u8         eth_prio[0x3];
	u8         sl[0x4];
	u8         port[0x8];
	u8         rmac_47_32[0x10];

	u8         rmac_31_0[0x20];
};

struct mlx5_ifc_flow_table_nic_cap_bits {
467 468
	u8         nic_rx_multi_path_tirs[0x1];
	u8         reserved_at_1[0x1ff];
469 470 471

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_receive;

472
	u8         reserved_at_400[0x200];
473 474 475 476 477

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_receive_sniffer;

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_transmit;

478
	u8         reserved_at_a00[0x200];
479 480 481

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_transmit_sniffer;

482
	u8         reserved_at_e00[0x7200];
483 484
};

485
struct mlx5_ifc_flow_table_eswitch_cap_bits {
486
	u8     reserved_at_0[0x200];
487 488 489 490 491 492 493

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_esw_fdb;

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_esw_acl_ingress;

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_esw_acl_egress;

494
	u8      reserved_at_800[0x7800];
495 496
};

497 498 499 500 501 502
struct mlx5_ifc_e_switch_cap_bits {
	u8         vport_svlan_strip[0x1];
	u8         vport_cvlan_strip[0x1];
	u8         vport_svlan_insert[0x1];
	u8         vport_cvlan_insert_if_not_exist[0x1];
	u8         vport_cvlan_insert_overwrite[0x1];
503
	u8         reserved_at_5[0x1b];
504

505
	u8         reserved_at_20[0x7e0];
506 507
};

508 509 510 511 512 513
struct mlx5_ifc_per_protocol_networking_offload_caps_bits {
	u8         csum_cap[0x1];
	u8         vlan_cap[0x1];
	u8         lro_cap[0x1];
	u8         lro_psh_flag[0x1];
	u8         lro_time_stamp[0x1];
514
	u8         reserved_at_5[0x3];
515
	u8         self_lb_en_modifiable[0x1];
516
	u8         reserved_at_9[0x2];
517
	u8         max_lso_cap[0x5];
518
	u8         reserved_at_10[0x4];
519
	u8         rss_ind_tbl_cap[0x4];
520 521 522
	u8         reg_umr_sq[0x1];
	u8         scatter_fcs[0x1];
	u8         reserved_at_1a[0x1];
523
	u8         tunnel_lso_const_out_ip_id[0x1];
524
	u8         reserved_at_1c[0x2];
525 526 527
	u8         tunnel_statless_gre[0x1];
	u8         tunnel_stateless_vxlan[0x1];

528
	u8         reserved_at_20[0x20];
529

530
	u8         reserved_at_40[0x10];
531 532
	u8         lro_min_mss_size[0x10];

533
	u8         reserved_at_60[0x120];
534 535 536

	u8         lro_timer_supported_periods[4][0x20];

537
	u8         reserved_at_200[0x600];
538 539 540 541
};

struct mlx5_ifc_roce_cap_bits {
	u8         roce_apm[0x1];
542
	u8         reserved_at_1[0x1f];
543

544
	u8         reserved_at_20[0x60];
545

546
	u8         reserved_at_80[0xc];
547
	u8         l3_type[0x4];
548
	u8         reserved_at_90[0x8];
549 550
	u8         roce_version[0x8];

551
	u8         reserved_at_a0[0x10];
552 553 554 555 556
	u8         r_roce_dest_udp_port[0x10];

	u8         r_roce_max_src_udp_port[0x10];
	u8         r_roce_min_src_udp_port[0x10];

557
	u8         reserved_at_e0[0x10];
558 559
	u8         roce_address_table_size[0x10];

560
	u8         reserved_at_100[0x700];
561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587
};

enum {
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_1_BYTE     = 0x0,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_2_BYTES    = 0x2,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_4_BYTES    = 0x4,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_8_BYTES    = 0x8,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_16_BYTES   = 0x10,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_32_BYTES   = 0x20,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_64_BYTES   = 0x40,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_128_BYTES  = 0x80,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_256_BYTES  = 0x100,
};

enum {
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_1_BYTE     = 0x1,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_2_BYTES    = 0x2,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_4_BYTES    = 0x4,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_8_BYTES    = 0x8,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_16_BYTES   = 0x10,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_32_BYTES   = 0x20,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_64_BYTES   = 0x40,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_128_BYTES  = 0x80,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_256_BYTES  = 0x100,
};

struct mlx5_ifc_atomic_caps_bits {
588
	u8         reserved_at_0[0x40];
589

590
	u8         atomic_req_8B_endianess_mode[0x2];
591
	u8         reserved_at_42[0x4];
592
	u8         supported_atomic_req_8B_endianess_mode_1[0x1];
593

594
	u8         reserved_at_47[0x19];
595

596
	u8         reserved_at_60[0x20];
597

598
	u8         reserved_at_80[0x10];
599
	u8         atomic_operations[0x10];
600

601
	u8         reserved_at_a0[0x10];
602 603
	u8         atomic_size_qp[0x10];

604
	u8         reserved_at_c0[0x10];
605 606
	u8         atomic_size_dc[0x10];

607
	u8         reserved_at_e0[0x720];
608 609 610
};

struct mlx5_ifc_odp_cap_bits {
611
	u8         reserved_at_0[0x40];
612 613

	u8         sig[0x1];
614
	u8         reserved_at_41[0x1f];
615

616
	u8         reserved_at_60[0x20];
617 618 619 620 621 622 623

	struct mlx5_ifc_odp_per_transport_service_cap_bits rc_odp_caps;

	struct mlx5_ifc_odp_per_transport_service_cap_bits uc_odp_caps;

	struct mlx5_ifc_odp_per_transport_service_cap_bits ud_odp_caps;

624
	u8         reserved_at_e0[0x720];
625 626
};

627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653
struct mlx5_ifc_calc_op {
	u8        reserved_at_0[0x10];
	u8        reserved_at_10[0x9];
	u8        op_swap_endianness[0x1];
	u8        op_min[0x1];
	u8        op_xor[0x1];
	u8        op_or[0x1];
	u8        op_and[0x1];
	u8        op_max[0x1];
	u8        op_add[0x1];
};

struct mlx5_ifc_vector_calc_cap_bits {
	u8         calc_matrix[0x1];
	u8         reserved_at_1[0x1f];
	u8         reserved_at_20[0x8];
	u8         max_vec_count[0x8];
	u8         reserved_at_30[0xd];
	u8         max_chunk_size[0x3];
	struct mlx5_ifc_calc_op calc0;
	struct mlx5_ifc_calc_op calc1;
	struct mlx5_ifc_calc_op calc2;
	struct mlx5_ifc_calc_op calc3;

	u8         reserved_at_e0[0x720];
};

654 655 656
enum {
	MLX5_WQ_TYPE_LINKED_LIST  = 0x0,
	MLX5_WQ_TYPE_CYCLIC       = 0x1,
657
	MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ = 0x2,
658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695
};

enum {
	MLX5_WQ_END_PAD_MODE_NONE   = 0x0,
	MLX5_WQ_END_PAD_MODE_ALIGN  = 0x1,
};

enum {
	MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_8_GID_ENTRIES    = 0x0,
	MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_16_GID_ENTRIES   = 0x1,
	MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_32_GID_ENTRIES   = 0x2,
	MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_64_GID_ENTRIES   = 0x3,
	MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_128_GID_ENTRIES  = 0x4,
};

enum {
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_128_ENTRIES  = 0x0,
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_256_ENTRIES  = 0x1,
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_512_ENTRIES  = 0x2,
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_1K_ENTRIES   = 0x3,
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_2K_ENTRIES   = 0x4,
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_4K_ENTRIES   = 0x5,
};

enum {
	MLX5_CMD_HCA_CAP_PORT_TYPE_IB        = 0x0,
	MLX5_CMD_HCA_CAP_PORT_TYPE_ETHERNET  = 0x1,
};

enum {
	MLX5_CMD_HCA_CAP_CMDIF_CHECKSUM_DISABLED       = 0x0,
	MLX5_CMD_HCA_CAP_CMDIF_CHECKSUM_INITIAL_STATE  = 0x1,
	MLX5_CMD_HCA_CAP_CMDIF_CHECKSUM_ENABLED        = 0x3,
};

enum {
	MLX5_CAP_PORT_TYPE_IB  = 0x0,
	MLX5_CAP_PORT_TYPE_ETH = 0x1,
696 697
};

698
struct mlx5_ifc_cmd_hca_cap_bits {
699
	u8         reserved_at_0[0x80];
700 701 702

	u8         log_max_srq_sz[0x8];
	u8         log_max_qp_sz[0x8];
703
	u8         reserved_at_90[0xb];
704 705
	u8         log_max_qp[0x5];

706
	u8         reserved_at_a0[0xb];
707
	u8         log_max_srq[0x5];
708
	u8         reserved_at_b0[0x10];
709

710
	u8         reserved_at_c0[0x8];
711
	u8         log_max_cq_sz[0x8];
712
	u8         reserved_at_d0[0xb];
713 714 715
	u8         log_max_cq[0x5];

	u8         log_max_eq_sz[0x8];
716
	u8         reserved_at_e8[0x2];
717
	u8         log_max_mkey[0x6];
718
	u8         reserved_at_f0[0xc];
719 720 721
	u8         log_max_eq[0x4];

	u8         max_indirection[0x8];
722
	u8         reserved_at_108[0x1];
723
	u8         log_max_mrw_sz[0x7];
724
	u8         reserved_at_110[0x2];
725
	u8         log_max_bsf_list_size[0x6];
726
	u8         reserved_at_118[0x2];
727 728
	u8         log_max_klm_list_size[0x6];

729
	u8         reserved_at_120[0xa];
730
	u8         log_max_ra_req_dc[0x6];
731
	u8         reserved_at_130[0xa];
732 733
	u8         log_max_ra_res_dc[0x6];

734
	u8         reserved_at_140[0xa];
735
	u8         log_max_ra_req_qp[0x6];
736
	u8         reserved_at_150[0xa];
737 738 739 740 741
	u8         log_max_ra_res_qp[0x6];

	u8         pad_cap[0x1];
	u8         cc_query_allowed[0x1];
	u8         cc_modify_allowed[0x1];
742
	u8         reserved_at_163[0xd];
743
	u8         gid_table_size[0x10];
744

745 746
	u8         out_of_seq_cnt[0x1];
	u8         vport_counters[0x1];
747
	u8         reserved_at_182[0x4];
748 749 750
	u8         max_qp_cnt[0xa];
	u8         pkey_table_size[0x10];

751 752 753 754
	u8         vport_group_manager[0x1];
	u8         vhca_group_manager[0x1];
	u8         ib_virt[0x1];
	u8         eth_virt[0x1];
755
	u8         reserved_at_1a4[0x1];
756 757
	u8         ets[0x1];
	u8         nic_flow_table[0x1];
758
	u8         eswitch_flow_table[0x1];
759 760
	u8	   early_vf_enable[0x1];
	u8         reserved_at_1a9[0x2];
761
	u8         local_ca_ack_delay[0x5];
762 763 764 765 766
	u8         reserved_at_1af[0x2];
	u8         ports_check[0x1];
	u8         reserved_at_1b2[0x1];
	u8         disable_link_up[0x1];
	u8         beacon_led[0x1];
767
	u8         port_type[0x2];
768 769
	u8         num_ports[0x8];

770
	u8         reserved_at_1c0[0x3];
771
	u8         log_max_msg[0x5];
772
	u8         reserved_at_1c8[0x4];
773
	u8         max_tc[0x4];
774
	u8         reserved_at_1d0[0x6];
T
Tariq Toukan 已提交
775 776
	u8         rol_s[0x1];
	u8         rol_g[0x1];
777
	u8         reserved_at_1d8[0x1];
T
Tariq Toukan 已提交
778 779 780 781 782 783 784
	u8         wol_s[0x1];
	u8         wol_g[0x1];
	u8         wol_a[0x1];
	u8         wol_b[0x1];
	u8         wol_m[0x1];
	u8         wol_u[0x1];
	u8         wol_p[0x1];
785 786

	u8         stat_rate_support[0x10];
787
	u8         reserved_at_1f0[0xc];
788
	u8         cqe_version[0x4];
789

790
	u8         compact_address_vector[0x1];
791 792
	u8         striding_rq[0x1];
	u8         reserved_at_201[0x2];
793
	u8         ipoib_basic_offloads[0x1];
794
	u8         reserved_at_205[0xa];
795
	u8         drain_sigerr[0x1];
796 797
	u8         cmdif_checksum[0x2];
	u8         sigerr_cqe[0x1];
798
	u8         reserved_at_213[0x1];
799 800
	u8         wq_signature[0x1];
	u8         sctr_data_cqe[0x1];
801
	u8         reserved_at_216[0x1];
802 803 804
	u8         sho[0x1];
	u8         tph[0x1];
	u8         rf[0x1];
805
	u8         dct[0x1];
806
	u8         reserved_at_21b[0x1];
807
	u8         eth_net_offloads[0x1];
808 809
	u8         roce[0x1];
	u8         atomic[0x1];
810
	u8         reserved_at_21f[0x1];
811 812 813 814

	u8         cq_oi[0x1];
	u8         cq_resize[0x1];
	u8         cq_moderation[0x1];
815
	u8         reserved_at_223[0x3];
816
	u8         cq_eq_remap[0x1];
817 818
	u8         pg[0x1];
	u8         block_lb_mc[0x1];
819
	u8         reserved_at_229[0x1];
820
	u8         scqe_break_moderation[0x1];
821
	u8         cq_period_start_from_cqe[0x1];
822
	u8         cd[0x1];
823
	u8         reserved_at_22d[0x1];
824
	u8         apm[0x1];
825
	u8         vector_calc[0x1];
826
	u8         umr_ptr_rlky[0x1];
827
	u8	   imaicl[0x1];
828
	u8         reserved_at_232[0x4];
829 830
	u8         qkv[0x1];
	u8         pkv[0x1];
831 832
	u8         set_deth_sqpn[0x1];
	u8         reserved_at_239[0x3];
833 834 835 836 837
	u8         xrc[0x1];
	u8         ud[0x1];
	u8         uc[0x1];
	u8         rc[0x1];

838
	u8         reserved_at_240[0xa];
839
	u8         uar_sz[0x6];
840
	u8         reserved_at_250[0x8];
841 842 843
	u8         log_pg_sz[0x8];

	u8         bf[0x1];
844
	u8         reserved_at_261[0x1];
845
	u8         pad_tx_eth_packet[0x1];
846
	u8         reserved_at_263[0x8];
847
	u8         log_bf_reg_size[0x5];
848
	u8         reserved_at_270[0x10];
849

850
	u8         reserved_at_280[0x10];
851 852
	u8         max_wqe_sz_sq[0x10];

853
	u8         reserved_at_2a0[0x10];
854 855
	u8         max_wqe_sz_rq[0x10];

856
	u8         reserved_at_2c0[0x10];
857 858
	u8         max_wqe_sz_sq_dc[0x10];

859
	u8         reserved_at_2e0[0x7];
860 861
	u8         max_qp_mcg[0x19];

862
	u8         reserved_at_300[0x18];
863 864
	u8         log_max_mcg[0x8];

865
	u8         reserved_at_320[0x3];
866
	u8         log_max_transport_domain[0x5];
867
	u8         reserved_at_328[0x3];
868
	u8         log_max_pd[0x5];
869
	u8         reserved_at_330[0xb];
870 871
	u8         log_max_xrcd[0x5];

872
	u8         reserved_at_340[0x20];
873

874
	u8         reserved_at_360[0x3];
875
	u8         log_max_rq[0x5];
876
	u8         reserved_at_368[0x3];
877
	u8         log_max_sq[0x5];
878
	u8         reserved_at_370[0x3];
879
	u8         log_max_tir[0x5];
880
	u8         reserved_at_378[0x3];
881 882
	u8         log_max_tis[0x5];

883
	u8         basic_cyclic_rcv_wqe[0x1];
884
	u8         reserved_at_381[0x2];
885
	u8         log_max_rmp[0x5];
886
	u8         reserved_at_388[0x3];
887
	u8         log_max_rqt[0x5];
888
	u8         reserved_at_390[0x3];
889
	u8         log_max_rqt_size[0x5];
890
	u8         reserved_at_398[0x3];
891 892
	u8         log_max_tis_per_sq[0x5];

893
	u8         reserved_at_3a0[0x3];
894
	u8         log_max_stride_sz_rq[0x5];
895
	u8         reserved_at_3a8[0x3];
896
	u8         log_min_stride_sz_rq[0x5];
897
	u8         reserved_at_3b0[0x3];
898
	u8         log_max_stride_sz_sq[0x5];
899
	u8         reserved_at_3b8[0x3];
900 901
	u8         log_min_stride_sz_sq[0x5];

902
	u8         reserved_at_3c0[0x1b];
903 904
	u8         log_max_wq_sz[0x5];

905
	u8         nic_vport_change_event[0x1];
906
	u8         reserved_at_3e1[0xa];
907
	u8         log_max_vlan_list[0x5];
908
	u8         reserved_at_3f0[0x3];
909
	u8         log_max_current_mc_list[0x5];
910
	u8         reserved_at_3f8[0x3];
911 912
	u8         log_max_current_uc_list[0x5];

913
	u8         reserved_at_400[0x80];
914

915
	u8         reserved_at_480[0x3];
916
	u8         log_max_l2_table[0x5];
917
	u8         reserved_at_488[0x8];
918 919
	u8         log_uar_page_sz[0x10];

920
	u8         reserved_at_4a0[0x20];
921
	u8         device_frequency_mhz[0x20];
922
	u8         device_frequency_khz[0x20];
923 924 925 926

	u8         reserved_at_500[0x80];

	u8         reserved_at_580[0x3f];
927
	u8         cqe_compression[0x1];
928

929 930
	u8         cqe_compression_timeout[0x10];
	u8         cqe_compression_max_num[0x10];
931

932
	u8         reserved_at_5e0[0x220];
933 934
};

935 936 937 938
enum mlx5_flow_destination_type {
	MLX5_FLOW_DESTINATION_TYPE_VPORT        = 0x0,
	MLX5_FLOW_DESTINATION_TYPE_FLOW_TABLE   = 0x1,
	MLX5_FLOW_DESTINATION_TYPE_TIR          = 0x2,
939 940

	MLX5_FLOW_DESTINATION_TYPE_COUNTER      = 0x100,
941
};
942

943 944 945
struct mlx5_ifc_dest_format_struct_bits {
	u8         destination_type[0x8];
	u8         destination_id[0x18];
946

947
	u8         reserved_at_20[0x20];
948 949
};

950 951 952 953 954 955 956 957 958 959 960 961 962
struct mlx5_ifc_flow_counter_list_bits {
	u8         reserved_at_0[0x10];
	u8         flow_counter_id[0x10];

	u8         reserved_at_20[0x20];
};

union mlx5_ifc_dest_format_struct_flow_counter_list_auto_bits {
	struct mlx5_ifc_dest_format_struct_bits dest_format_struct;
	struct mlx5_ifc_flow_counter_list_bits flow_counter_list;
	u8         reserved_at_0[0x40];
};

963 964 965 966 967 968
struct mlx5_ifc_fte_match_param_bits {
	struct mlx5_ifc_fte_match_set_lyr_2_4_bits outer_headers;

	struct mlx5_ifc_fte_match_set_misc_bits misc_parameters;

	struct mlx5_ifc_fte_match_set_lyr_2_4_bits inner_headers;
969

970
	u8         reserved_at_600[0xa00];
971 972
};

973 974 975 976 977 978 979
enum {
	MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_SRC_IP     = 0x0,
	MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_DST_IP     = 0x1,
	MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_L4_SPORT   = 0x2,
	MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_L4_DPORT   = 0x3,
	MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_IPSEC_SPI  = 0x4,
};
980

981 982 983 984 985
struct mlx5_ifc_rx_hash_field_select_bits {
	u8         l3_prot_type[0x1];
	u8         l4_prot_type[0x1];
	u8         selected_fields[0x1e];
};
986

987 988 989
enum {
	MLX5_WQ_WQ_TYPE_WQ_LINKED_LIST  = 0x0,
	MLX5_WQ_WQ_TYPE_WQ_CYCLIC       = 0x1,
990 991
};

992 993 994 995 996 997 998 999 1000 1001
enum {
	MLX5_WQ_END_PADDING_MODE_END_PAD_NONE   = 0x0,
	MLX5_WQ_END_PADDING_MODE_END_PAD_ALIGN  = 0x1,
};

struct mlx5_ifc_wq_bits {
	u8         wq_type[0x4];
	u8         wq_signature[0x1];
	u8         end_padding_mode[0x2];
	u8         cd_slave[0x1];
1002
	u8         reserved_at_8[0x18];
1003

1004 1005
	u8         hds_skip_first_sge[0x1];
	u8         log2_hds_buf_size[0x3];
1006
	u8         reserved_at_24[0x7];
1007 1008
	u8         page_offset[0x5];
	u8         lwm[0x10];
1009

1010
	u8         reserved_at_40[0x8];
1011 1012
	u8         pd[0x18];

1013
	u8         reserved_at_60[0x8];
1014 1015 1016 1017 1018 1019 1020 1021
	u8         uar_page[0x18];

	u8         dbr_addr[0x40];

	u8         hw_counter[0x20];

	u8         sw_counter[0x20];

1022
	u8         reserved_at_100[0xc];
1023
	u8         log_wq_stride[0x4];
1024
	u8         reserved_at_110[0x3];
1025
	u8         log_wq_pg_sz[0x5];
1026
	u8         reserved_at_118[0x3];
1027 1028
	u8         log_wq_sz[0x5];

1029 1030 1031 1032 1033 1034 1035
	u8         reserved_at_120[0x15];
	u8         log_wqe_num_of_strides[0x3];
	u8         two_byte_shift_en[0x1];
	u8         reserved_at_139[0x4];
	u8         log_wqe_stride_size[0x3];

	u8         reserved_at_140[0x4c0];
1036

1037
	struct mlx5_ifc_cmd_pas_bits pas[0];
1038 1039
};

1040
struct mlx5_ifc_rq_num_bits {
1041
	u8         reserved_at_0[0x8];
1042 1043
	u8         rq_num[0x18];
};
1044

1045
struct mlx5_ifc_mac_address_layout_bits {
1046
	u8         reserved_at_0[0x10];
1047
	u8         mac_addr_47_32[0x10];
1048

1049 1050 1051
	u8         mac_addr_31_0[0x20];
};

1052
struct mlx5_ifc_vlan_layout_bits {
1053
	u8         reserved_at_0[0x14];
1054 1055
	u8         vlan[0x0c];

1056
	u8         reserved_at_20[0x20];
1057 1058
};

1059
struct mlx5_ifc_cong_control_r_roce_ecn_np_bits {
1060
	u8         reserved_at_0[0xa0];
1061 1062 1063

	u8         min_time_between_cnps[0x20];

1064
	u8         reserved_at_c0[0x12];
1065
	u8         cnp_dscp[0x6];
1066
	u8         reserved_at_d8[0x5];
1067 1068
	u8         cnp_802p_prio[0x3];

1069
	u8         reserved_at_e0[0x720];
1070 1071 1072
};

struct mlx5_ifc_cong_control_r_roce_ecn_rp_bits {
1073
	u8         reserved_at_0[0x60];
1074

1075
	u8         reserved_at_60[0x4];
1076
	u8         clamp_tgt_rate[0x1];
1077
	u8         reserved_at_65[0x3];
1078
	u8         clamp_tgt_rate_after_time_inc[0x1];
1079
	u8         reserved_at_69[0x17];
1080

1081
	u8         reserved_at_80[0x20];
1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100

	u8         rpg_time_reset[0x20];

	u8         rpg_byte_reset[0x20];

	u8         rpg_threshold[0x20];

	u8         rpg_max_rate[0x20];

	u8         rpg_ai_rate[0x20];

	u8         rpg_hai_rate[0x20];

	u8         rpg_gd[0x20];

	u8         rpg_min_dec_fac[0x20];

	u8         rpg_min_rate[0x20];

1101
	u8         reserved_at_1c0[0xe0];
1102 1103 1104 1105 1106 1107 1108 1109 1110

	u8         rate_to_set_on_first_cnp[0x20];

	u8         dce_tcp_g[0x20];

	u8         dce_tcp_rtt[0x20];

	u8         rate_reduce_monitor_period[0x20];

1111
	u8         reserved_at_320[0x20];
1112 1113 1114

	u8         initial_alpha_value[0x20];

1115
	u8         reserved_at_360[0x4a0];
1116 1117 1118
};

struct mlx5_ifc_cong_control_802_1qau_rp_bits {
1119
	u8         reserved_at_0[0x80];
1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140

	u8         rppp_max_rps[0x20];

	u8         rpg_time_reset[0x20];

	u8         rpg_byte_reset[0x20];

	u8         rpg_threshold[0x20];

	u8         rpg_max_rate[0x20];

	u8         rpg_ai_rate[0x20];

	u8         rpg_hai_rate[0x20];

	u8         rpg_gd[0x20];

	u8         rpg_min_dec_fac[0x20];

	u8         rpg_min_rate[0x20];

1141
	u8         reserved_at_1c0[0x640];
1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290
};

enum {
	MLX5_RESIZE_FIELD_SELECT_RESIZE_FIELD_SELECT_LOG_CQ_SIZE    = 0x1,
	MLX5_RESIZE_FIELD_SELECT_RESIZE_FIELD_SELECT_PAGE_OFFSET    = 0x2,
	MLX5_RESIZE_FIELD_SELECT_RESIZE_FIELD_SELECT_LOG_PAGE_SIZE  = 0x4,
};

struct mlx5_ifc_resize_field_select_bits {
	u8         resize_field_select[0x20];
};

enum {
	MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_CQ_PERIOD     = 0x1,
	MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_CQ_MAX_COUNT  = 0x2,
	MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_OI            = 0x4,
	MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_C_EQN         = 0x8,
};

struct mlx5_ifc_modify_field_select_bits {
	u8         modify_field_select[0x20];
};

struct mlx5_ifc_field_select_r_roce_np_bits {
	u8         field_select_r_roce_np[0x20];
};

struct mlx5_ifc_field_select_r_roce_rp_bits {
	u8         field_select_r_roce_rp[0x20];
};

enum {
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPPP_MAX_RPS     = 0x4,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_TIME_RESET   = 0x8,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_BYTE_RESET   = 0x10,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_THRESHOLD    = 0x20,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_MAX_RATE     = 0x40,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_AI_RATE      = 0x80,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_HAI_RATE     = 0x100,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_GD           = 0x200,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_MIN_DEC_FAC  = 0x400,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_MIN_RATE     = 0x800,
};

struct mlx5_ifc_field_select_802_1qau_rp_bits {
	u8         field_select_8021qaurp[0x20];
};

struct mlx5_ifc_phys_layer_cntrs_bits {
	u8         time_since_last_clear_high[0x20];

	u8         time_since_last_clear_low[0x20];

	u8         symbol_errors_high[0x20];

	u8         symbol_errors_low[0x20];

	u8         sync_headers_errors_high[0x20];

	u8         sync_headers_errors_low[0x20];

	u8         edpl_bip_errors_lane0_high[0x20];

	u8         edpl_bip_errors_lane0_low[0x20];

	u8         edpl_bip_errors_lane1_high[0x20];

	u8         edpl_bip_errors_lane1_low[0x20];

	u8         edpl_bip_errors_lane2_high[0x20];

	u8         edpl_bip_errors_lane2_low[0x20];

	u8         edpl_bip_errors_lane3_high[0x20];

	u8         edpl_bip_errors_lane3_low[0x20];

	u8         fc_fec_corrected_blocks_lane0_high[0x20];

	u8         fc_fec_corrected_blocks_lane0_low[0x20];

	u8         fc_fec_corrected_blocks_lane1_high[0x20];

	u8         fc_fec_corrected_blocks_lane1_low[0x20];

	u8         fc_fec_corrected_blocks_lane2_high[0x20];

	u8         fc_fec_corrected_blocks_lane2_low[0x20];

	u8         fc_fec_corrected_blocks_lane3_high[0x20];

	u8         fc_fec_corrected_blocks_lane3_low[0x20];

	u8         fc_fec_uncorrectable_blocks_lane0_high[0x20];

	u8         fc_fec_uncorrectable_blocks_lane0_low[0x20];

	u8         fc_fec_uncorrectable_blocks_lane1_high[0x20];

	u8         fc_fec_uncorrectable_blocks_lane1_low[0x20];

	u8         fc_fec_uncorrectable_blocks_lane2_high[0x20];

	u8         fc_fec_uncorrectable_blocks_lane2_low[0x20];

	u8         fc_fec_uncorrectable_blocks_lane3_high[0x20];

	u8         fc_fec_uncorrectable_blocks_lane3_low[0x20];

	u8         rs_fec_corrected_blocks_high[0x20];

	u8         rs_fec_corrected_blocks_low[0x20];

	u8         rs_fec_uncorrectable_blocks_high[0x20];

	u8         rs_fec_uncorrectable_blocks_low[0x20];

	u8         rs_fec_no_errors_blocks_high[0x20];

	u8         rs_fec_no_errors_blocks_low[0x20];

	u8         rs_fec_single_error_blocks_high[0x20];

	u8         rs_fec_single_error_blocks_low[0x20];

	u8         rs_fec_corrected_symbols_total_high[0x20];

	u8         rs_fec_corrected_symbols_total_low[0x20];

	u8         rs_fec_corrected_symbols_lane0_high[0x20];

	u8         rs_fec_corrected_symbols_lane0_low[0x20];

	u8         rs_fec_corrected_symbols_lane1_high[0x20];

	u8         rs_fec_corrected_symbols_lane1_low[0x20];

	u8         rs_fec_corrected_symbols_lane2_high[0x20];

	u8         rs_fec_corrected_symbols_lane2_low[0x20];

	u8         rs_fec_corrected_symbols_lane3_high[0x20];

	u8         rs_fec_corrected_symbols_lane3_low[0x20];

	u8         link_down_events[0x20];

	u8         successful_recovery_events[0x20];

1291
	u8         reserved_at_640[0x180];
1292 1293
};

1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323
struct mlx5_ifc_ib_port_cntrs_grp_data_layout_bits {
	u8	   symbol_error_counter[0x10];

	u8         link_error_recovery_counter[0x8];

	u8         link_downed_counter[0x8];

	u8         port_rcv_errors[0x10];

	u8         port_rcv_remote_physical_errors[0x10];

	u8         port_rcv_switch_relay_errors[0x10];

	u8         port_xmit_discards[0x10];

	u8         port_xmit_constraint_errors[0x8];

	u8         port_rcv_constraint_errors[0x8];

	u8         reserved_at_70[0x8];

	u8         link_overrun_errors[0x8];

	u8	   reserved_at_80[0x10];

	u8         vl_15_dropped[0x10];

	u8	   reserved_at_a0[0xa0];
};

1324 1325 1326 1327 1328
struct mlx5_ifc_eth_per_traffic_grp_data_layout_bits {
	u8         transmit_queue_high[0x20];

	u8         transmit_queue_low[0x20];

1329
	u8         reserved_at_40[0x780];
1330 1331 1332 1333 1334 1335 1336
};

struct mlx5_ifc_eth_per_prio_grp_data_layout_bits {
	u8         rx_octets_high[0x20];

	u8         rx_octets_low[0x20];

1337
	u8         reserved_at_40[0xc0];
1338 1339 1340 1341 1342 1343 1344 1345 1346

	u8         rx_frames_high[0x20];

	u8         rx_frames_low[0x20];

	u8         tx_octets_high[0x20];

	u8         tx_octets_low[0x20];

1347
	u8         reserved_at_180[0xc0];
1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372

	u8         tx_frames_high[0x20];

	u8         tx_frames_low[0x20];

	u8         rx_pause_high[0x20];

	u8         rx_pause_low[0x20];

	u8         rx_pause_duration_high[0x20];

	u8         rx_pause_duration_low[0x20];

	u8         tx_pause_high[0x20];

	u8         tx_pause_low[0x20];

	u8         tx_pause_duration_high[0x20];

	u8         tx_pause_duration_low[0x20];

	u8         rx_pause_transition_high[0x20];

	u8         rx_pause_transition_low[0x20];

1373
	u8         reserved_at_3c0[0x400];
1374 1375 1376 1377 1378 1379 1380
};

struct mlx5_ifc_eth_extended_cntrs_grp_data_layout_bits {
	u8         port_transmit_wait_high[0x20];

	u8         port_transmit_wait_low[0x20];

1381
	u8         reserved_at_40[0x780];
1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448
};

struct mlx5_ifc_eth_3635_cntrs_grp_data_layout_bits {
	u8         dot3stats_alignment_errors_high[0x20];

	u8         dot3stats_alignment_errors_low[0x20];

	u8         dot3stats_fcs_errors_high[0x20];

	u8         dot3stats_fcs_errors_low[0x20];

	u8         dot3stats_single_collision_frames_high[0x20];

	u8         dot3stats_single_collision_frames_low[0x20];

	u8         dot3stats_multiple_collision_frames_high[0x20];

	u8         dot3stats_multiple_collision_frames_low[0x20];

	u8         dot3stats_sqe_test_errors_high[0x20];

	u8         dot3stats_sqe_test_errors_low[0x20];

	u8         dot3stats_deferred_transmissions_high[0x20];

	u8         dot3stats_deferred_transmissions_low[0x20];

	u8         dot3stats_late_collisions_high[0x20];

	u8         dot3stats_late_collisions_low[0x20];

	u8         dot3stats_excessive_collisions_high[0x20];

	u8         dot3stats_excessive_collisions_low[0x20];

	u8         dot3stats_internal_mac_transmit_errors_high[0x20];

	u8         dot3stats_internal_mac_transmit_errors_low[0x20];

	u8         dot3stats_carrier_sense_errors_high[0x20];

	u8         dot3stats_carrier_sense_errors_low[0x20];

	u8         dot3stats_frame_too_longs_high[0x20];

	u8         dot3stats_frame_too_longs_low[0x20];

	u8         dot3stats_internal_mac_receive_errors_high[0x20];

	u8         dot3stats_internal_mac_receive_errors_low[0x20];

	u8         dot3stats_symbol_errors_high[0x20];

	u8         dot3stats_symbol_errors_low[0x20];

	u8         dot3control_in_unknown_opcodes_high[0x20];

	u8         dot3control_in_unknown_opcodes_low[0x20];

	u8         dot3in_pause_frames_high[0x20];

	u8         dot3in_pause_frames_low[0x20];

	u8         dot3out_pause_frames_high[0x20];

	u8         dot3out_pause_frames_low[0x20];

1449
	u8         reserved_at_400[0x3c0];
1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536
};

struct mlx5_ifc_eth_2819_cntrs_grp_data_layout_bits {
	u8         ether_stats_drop_events_high[0x20];

	u8         ether_stats_drop_events_low[0x20];

	u8         ether_stats_octets_high[0x20];

	u8         ether_stats_octets_low[0x20];

	u8         ether_stats_pkts_high[0x20];

	u8         ether_stats_pkts_low[0x20];

	u8         ether_stats_broadcast_pkts_high[0x20];

	u8         ether_stats_broadcast_pkts_low[0x20];

	u8         ether_stats_multicast_pkts_high[0x20];

	u8         ether_stats_multicast_pkts_low[0x20];

	u8         ether_stats_crc_align_errors_high[0x20];

	u8         ether_stats_crc_align_errors_low[0x20];

	u8         ether_stats_undersize_pkts_high[0x20];

	u8         ether_stats_undersize_pkts_low[0x20];

	u8         ether_stats_oversize_pkts_high[0x20];

	u8         ether_stats_oversize_pkts_low[0x20];

	u8         ether_stats_fragments_high[0x20];

	u8         ether_stats_fragments_low[0x20];

	u8         ether_stats_jabbers_high[0x20];

	u8         ether_stats_jabbers_low[0x20];

	u8         ether_stats_collisions_high[0x20];

	u8         ether_stats_collisions_low[0x20];

	u8         ether_stats_pkts64octets_high[0x20];

	u8         ether_stats_pkts64octets_low[0x20];

	u8         ether_stats_pkts65to127octets_high[0x20];

	u8         ether_stats_pkts65to127octets_low[0x20];

	u8         ether_stats_pkts128to255octets_high[0x20];

	u8         ether_stats_pkts128to255octets_low[0x20];

	u8         ether_stats_pkts256to511octets_high[0x20];

	u8         ether_stats_pkts256to511octets_low[0x20];

	u8         ether_stats_pkts512to1023octets_high[0x20];

	u8         ether_stats_pkts512to1023octets_low[0x20];

	u8         ether_stats_pkts1024to1518octets_high[0x20];

	u8         ether_stats_pkts1024to1518octets_low[0x20];

	u8         ether_stats_pkts1519to2047octets_high[0x20];

	u8         ether_stats_pkts1519to2047octets_low[0x20];

	u8         ether_stats_pkts2048to4095octets_high[0x20];

	u8         ether_stats_pkts2048to4095octets_low[0x20];

	u8         ether_stats_pkts4096to8191octets_high[0x20];

	u8         ether_stats_pkts4096to8191octets_low[0x20];

	u8         ether_stats_pkts8192to10239octets_high[0x20];

	u8         ether_stats_pkts8192to10239octets_low[0x20];

1537
	u8         reserved_at_540[0x280];
1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592
};

struct mlx5_ifc_eth_2863_cntrs_grp_data_layout_bits {
	u8         if_in_octets_high[0x20];

	u8         if_in_octets_low[0x20];

	u8         if_in_ucast_pkts_high[0x20];

	u8         if_in_ucast_pkts_low[0x20];

	u8         if_in_discards_high[0x20];

	u8         if_in_discards_low[0x20];

	u8         if_in_errors_high[0x20];

	u8         if_in_errors_low[0x20];

	u8         if_in_unknown_protos_high[0x20];

	u8         if_in_unknown_protos_low[0x20];

	u8         if_out_octets_high[0x20];

	u8         if_out_octets_low[0x20];

	u8         if_out_ucast_pkts_high[0x20];

	u8         if_out_ucast_pkts_low[0x20];

	u8         if_out_discards_high[0x20];

	u8         if_out_discards_low[0x20];

	u8         if_out_errors_high[0x20];

	u8         if_out_errors_low[0x20];

	u8         if_in_multicast_pkts_high[0x20];

	u8         if_in_multicast_pkts_low[0x20];

	u8         if_in_broadcast_pkts_high[0x20];

	u8         if_in_broadcast_pkts_low[0x20];

	u8         if_out_multicast_pkts_high[0x20];

	u8         if_out_multicast_pkts_low[0x20];

	u8         if_out_broadcast_pkts_high[0x20];

	u8         if_out_broadcast_pkts_low[0x20];

1593
	u8         reserved_at_340[0x480];
1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672
};

struct mlx5_ifc_eth_802_3_cntrs_grp_data_layout_bits {
	u8         a_frames_transmitted_ok_high[0x20];

	u8         a_frames_transmitted_ok_low[0x20];

	u8         a_frames_received_ok_high[0x20];

	u8         a_frames_received_ok_low[0x20];

	u8         a_frame_check_sequence_errors_high[0x20];

	u8         a_frame_check_sequence_errors_low[0x20];

	u8         a_alignment_errors_high[0x20];

	u8         a_alignment_errors_low[0x20];

	u8         a_octets_transmitted_ok_high[0x20];

	u8         a_octets_transmitted_ok_low[0x20];

	u8         a_octets_received_ok_high[0x20];

	u8         a_octets_received_ok_low[0x20];

	u8         a_multicast_frames_xmitted_ok_high[0x20];

	u8         a_multicast_frames_xmitted_ok_low[0x20];

	u8         a_broadcast_frames_xmitted_ok_high[0x20];

	u8         a_broadcast_frames_xmitted_ok_low[0x20];

	u8         a_multicast_frames_received_ok_high[0x20];

	u8         a_multicast_frames_received_ok_low[0x20];

	u8         a_broadcast_frames_received_ok_high[0x20];

	u8         a_broadcast_frames_received_ok_low[0x20];

	u8         a_in_range_length_errors_high[0x20];

	u8         a_in_range_length_errors_low[0x20];

	u8         a_out_of_range_length_field_high[0x20];

	u8         a_out_of_range_length_field_low[0x20];

	u8         a_frame_too_long_errors_high[0x20];

	u8         a_frame_too_long_errors_low[0x20];

	u8         a_symbol_error_during_carrier_high[0x20];

	u8         a_symbol_error_during_carrier_low[0x20];

	u8         a_mac_control_frames_transmitted_high[0x20];

	u8         a_mac_control_frames_transmitted_low[0x20];

	u8         a_mac_control_frames_received_high[0x20];

	u8         a_mac_control_frames_received_low[0x20];

	u8         a_unsupported_opcodes_received_high[0x20];

	u8         a_unsupported_opcodes_received_low[0x20];

	u8         a_pause_mac_ctrl_frames_received_high[0x20];

	u8         a_pause_mac_ctrl_frames_received_low[0x20];

	u8         a_pause_mac_ctrl_frames_transmitted_high[0x20];

	u8         a_pause_mac_ctrl_frames_transmitted_low[0x20];

1673
	u8         reserved_at_4c0[0x300];
1674 1675 1676 1677 1678
};

struct mlx5_ifc_cmd_inter_comp_event_bits {
	u8         command_completion_vector[0x20];

1679
	u8         reserved_at_20[0xc0];
1680 1681 1682
};

struct mlx5_ifc_stall_vl_event_bits {
1683
	u8         reserved_at_0[0x18];
1684
	u8         port_num[0x1];
1685
	u8         reserved_at_19[0x3];
1686 1687
	u8         vl[0x4];

1688
	u8         reserved_at_20[0xa0];
1689 1690 1691 1692
};

struct mlx5_ifc_db_bf_congestion_event_bits {
	u8         event_subtype[0x8];
1693
	u8         reserved_at_8[0x8];
1694
	u8         congestion_level[0x8];
1695
	u8         reserved_at_18[0x8];
1696

1697
	u8         reserved_at_20[0xa0];
1698 1699 1700
};

struct mlx5_ifc_gpio_event_bits {
1701
	u8         reserved_at_0[0x60];
1702 1703 1704 1705 1706

	u8         gpio_event_hi[0x20];

	u8         gpio_event_lo[0x20];

1707
	u8         reserved_at_a0[0x40];
1708 1709 1710
};

struct mlx5_ifc_port_state_change_event_bits {
1711
	u8         reserved_at_0[0x40];
1712 1713

	u8         port_num[0x4];
1714
	u8         reserved_at_44[0x1c];
1715

1716
	u8         reserved_at_60[0x80];
1717 1718 1719
};

struct mlx5_ifc_dropped_packet_logged_bits {
1720
	u8         reserved_at_0[0xe0];
1721 1722 1723 1724 1725 1726 1727 1728
};

enum {
	MLX5_CQ_ERROR_SYNDROME_CQ_OVERRUN                 = 0x1,
	MLX5_CQ_ERROR_SYNDROME_CQ_ACCESS_VIOLATION_ERROR  = 0x2,
};

struct mlx5_ifc_cq_error_bits {
1729
	u8         reserved_at_0[0x8];
1730 1731
	u8         cqn[0x18];

1732
	u8         reserved_at_20[0x20];
1733

1734
	u8         reserved_at_40[0x18];
1735 1736
	u8         syndrome[0x8];

1737
	u8         reserved_at_60[0x80];
1738 1739 1740 1741 1742 1743 1744
};

struct mlx5_ifc_rdma_page_fault_event_bits {
	u8         bytes_committed[0x20];

	u8         r_key[0x20];

1745
	u8         reserved_at_40[0x10];
1746 1747 1748 1749 1750 1751
	u8         packet_len[0x10];

	u8         rdma_op_len[0x20];

	u8         rdma_va[0x40];

1752
	u8         reserved_at_c0[0x5];
1753 1754 1755 1756 1757 1758 1759 1760 1761
	u8         rdma[0x1];
	u8         write[0x1];
	u8         requestor[0x1];
	u8         qp_number[0x18];
};

struct mlx5_ifc_wqe_associated_page_fault_event_bits {
	u8         bytes_committed[0x20];

1762
	u8         reserved_at_20[0x10];
1763 1764
	u8         wqe_index[0x10];

1765
	u8         reserved_at_40[0x10];
1766 1767
	u8         len[0x10];

1768
	u8         reserved_at_60[0x60];
1769

1770
	u8         reserved_at_c0[0x5];
1771 1772 1773 1774 1775 1776 1777
	u8         rdma[0x1];
	u8         write_read[0x1];
	u8         requestor[0x1];
	u8         qpn[0x18];
};

struct mlx5_ifc_qp_events_bits {
1778
	u8         reserved_at_0[0xa0];
1779 1780

	u8         type[0x8];
1781
	u8         reserved_at_a8[0x18];
1782

1783
	u8         reserved_at_c0[0x8];
1784 1785 1786 1787
	u8         qpn_rqn_sqn[0x18];
};

struct mlx5_ifc_dct_events_bits {
1788
	u8         reserved_at_0[0xc0];
1789

1790
	u8         reserved_at_c0[0x8];
1791 1792 1793 1794
	u8         dct_number[0x18];
};

struct mlx5_ifc_comp_event_bits {
1795
	u8         reserved_at_0[0xc0];
1796

1797
	u8         reserved_at_c0[0x8];
1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869
	u8         cq_number[0x18];
};

enum {
	MLX5_QPC_STATE_RST        = 0x0,
	MLX5_QPC_STATE_INIT       = 0x1,
	MLX5_QPC_STATE_RTR        = 0x2,
	MLX5_QPC_STATE_RTS        = 0x3,
	MLX5_QPC_STATE_SQER       = 0x4,
	MLX5_QPC_STATE_ERR        = 0x6,
	MLX5_QPC_STATE_SQD        = 0x7,
	MLX5_QPC_STATE_SUSPENDED  = 0x9,
};

enum {
	MLX5_QPC_ST_RC            = 0x0,
	MLX5_QPC_ST_UC            = 0x1,
	MLX5_QPC_ST_UD            = 0x2,
	MLX5_QPC_ST_XRC           = 0x3,
	MLX5_QPC_ST_DCI           = 0x5,
	MLX5_QPC_ST_QP0           = 0x7,
	MLX5_QPC_ST_QP1           = 0x8,
	MLX5_QPC_ST_RAW_DATAGRAM  = 0x9,
	MLX5_QPC_ST_REG_UMR       = 0xc,
};

enum {
	MLX5_QPC_PM_STATE_ARMED     = 0x0,
	MLX5_QPC_PM_STATE_REARM     = 0x1,
	MLX5_QPC_PM_STATE_RESERVED  = 0x2,
	MLX5_QPC_PM_STATE_MIGRATED  = 0x3,
};

enum {
	MLX5_QPC_END_PADDING_MODE_SCATTER_AS_IS                = 0x0,
	MLX5_QPC_END_PADDING_MODE_PAD_TO_CACHE_LINE_ALIGNMENT  = 0x1,
};

enum {
	MLX5_QPC_MTU_256_BYTES        = 0x1,
	MLX5_QPC_MTU_512_BYTES        = 0x2,
	MLX5_QPC_MTU_1K_BYTES         = 0x3,
	MLX5_QPC_MTU_2K_BYTES         = 0x4,
	MLX5_QPC_MTU_4K_BYTES         = 0x5,
	MLX5_QPC_MTU_RAW_ETHERNET_QP  = 0x7,
};

enum {
	MLX5_QPC_ATOMIC_MODE_IB_SPEC     = 0x1,
	MLX5_QPC_ATOMIC_MODE_ONLY_8B     = 0x2,
	MLX5_QPC_ATOMIC_MODE_UP_TO_8B    = 0x3,
	MLX5_QPC_ATOMIC_MODE_UP_TO_16B   = 0x4,
	MLX5_QPC_ATOMIC_MODE_UP_TO_32B   = 0x5,
	MLX5_QPC_ATOMIC_MODE_UP_TO_64B   = 0x6,
	MLX5_QPC_ATOMIC_MODE_UP_TO_128B  = 0x7,
	MLX5_QPC_ATOMIC_MODE_UP_TO_256B  = 0x8,
};

enum {
	MLX5_QPC_CS_REQ_DISABLE    = 0x0,
	MLX5_QPC_CS_REQ_UP_TO_32B  = 0x11,
	MLX5_QPC_CS_REQ_UP_TO_64B  = 0x22,
};

enum {
	MLX5_QPC_CS_RES_DISABLE    = 0x0,
	MLX5_QPC_CS_RES_UP_TO_32B  = 0x1,
	MLX5_QPC_CS_RES_UP_TO_64B  = 0x2,
};

struct mlx5_ifc_qpc_bits {
	u8         state[0x4];
1870
	u8         reserved_at_4[0x4];
1871
	u8         st[0x8];
1872
	u8         reserved_at_10[0x3];
1873
	u8         pm_state[0x2];
1874
	u8         reserved_at_15[0x7];
1875
	u8         end_padding_mode[0x2];
1876
	u8         reserved_at_1e[0x2];
1877 1878 1879 1880 1881

	u8         wq_signature[0x1];
	u8         block_lb_mc[0x1];
	u8         atomic_like_write_en[0x1];
	u8         latency_sensitive[0x1];
1882
	u8         reserved_at_24[0x1];
1883
	u8         drain_sigerr[0x1];
1884
	u8         reserved_at_26[0x2];
1885 1886 1887 1888
	u8         pd[0x18];

	u8         mtu[0x3];
	u8         log_msg_max[0x5];
1889
	u8         reserved_at_48[0x1];
1890 1891 1892 1893
	u8         log_rq_size[0x4];
	u8         log_rq_stride[0x3];
	u8         no_sq[0x1];
	u8         log_sq_size[0x4];
1894
	u8         reserved_at_55[0x6];
1895
	u8         rlky[0x1];
1896
	u8         ulp_stateless_offload_mode[0x4];
1897 1898 1899 1900

	u8         counter_set_id[0x8];
	u8         uar_page[0x18];

1901
	u8         reserved_at_80[0x8];
1902 1903
	u8         user_index[0x18];

1904
	u8         reserved_at_a0[0x3];
1905 1906 1907 1908 1909 1910 1911 1912
	u8         log_page_size[0x5];
	u8         remote_qpn[0x18];

	struct mlx5_ifc_ads_bits primary_address_path;

	struct mlx5_ifc_ads_bits secondary_address_path;

	u8         log_ack_req_freq[0x4];
1913
	u8         reserved_at_384[0x4];
1914
	u8         log_sra_max[0x3];
1915
	u8         reserved_at_38b[0x2];
1916 1917
	u8         retry_count[0x3];
	u8         rnr_retry[0x3];
1918
	u8         reserved_at_393[0x1];
1919 1920 1921
	u8         fre[0x1];
	u8         cur_rnr_retry[0x3];
	u8         cur_retry_count[0x3];
1922
	u8         reserved_at_39b[0x5];
1923

1924
	u8         reserved_at_3a0[0x20];
1925

1926
	u8         reserved_at_3c0[0x8];
1927 1928
	u8         next_send_psn[0x18];

1929
	u8         reserved_at_3e0[0x8];
1930 1931
	u8         cqn_snd[0x18];

1932
	u8         reserved_at_400[0x40];
1933

1934
	u8         reserved_at_440[0x8];
1935 1936
	u8         last_acked_psn[0x18];

1937
	u8         reserved_at_460[0x8];
1938 1939
	u8         ssn[0x18];

1940
	u8         reserved_at_480[0x8];
1941
	u8         log_rra_max[0x3];
1942
	u8         reserved_at_48b[0x1];
1943 1944 1945 1946
	u8         atomic_mode[0x4];
	u8         rre[0x1];
	u8         rwe[0x1];
	u8         rae[0x1];
1947
	u8         reserved_at_493[0x1];
1948
	u8         page_offset[0x6];
1949
	u8         reserved_at_49a[0x3];
1950 1951 1952 1953
	u8         cd_slave_receive[0x1];
	u8         cd_slave_send[0x1];
	u8         cd_master[0x1];

1954
	u8         reserved_at_4a0[0x3];
1955 1956 1957
	u8         min_rnr_nak[0x5];
	u8         next_rcv_psn[0x18];

1958
	u8         reserved_at_4c0[0x8];
1959 1960
	u8         xrcd[0x18];

1961
	u8         reserved_at_4e0[0x8];
1962 1963 1964 1965 1966 1967
	u8         cqn_rcv[0x18];

	u8         dbr_addr[0x40];

	u8         q_key[0x20];

1968
	u8         reserved_at_560[0x5];
1969 1970 1971
	u8         rq_type[0x3];
	u8         srqn_rmpn[0x18];

1972
	u8         reserved_at_580[0x8];
1973 1974 1975 1976 1977 1978 1979 1980 1981
	u8         rmsn[0x18];

	u8         hw_sq_wqebb_counter[0x10];
	u8         sw_sq_wqebb_counter[0x10];

	u8         hw_rq_counter[0x20];

	u8         sw_rq_counter[0x20];

1982
	u8         reserved_at_600[0x20];
1983

1984
	u8         reserved_at_620[0xf];
1985 1986 1987 1988 1989 1990
	u8         cgs[0x1];
	u8         cs_req[0x8];
	u8         cs_res[0x8];

	u8         dc_access_key[0x40];

1991
	u8         reserved_at_680[0xc0];
1992 1993 1994 1995 1996
};

struct mlx5_ifc_roce_addr_layout_bits {
	u8         source_l3_address[16][0x8];

1997
	u8         reserved_at_80[0x3];
1998 1999 2000 2001 2002 2003
	u8         vlan_valid[0x1];
	u8         vlan_id[0xc];
	u8         source_mac_47_32[0x10];

	u8         source_mac_31_0[0x20];

2004
	u8         reserved_at_c0[0x14];
2005 2006 2007
	u8         roce_l3_type[0x4];
	u8         roce_version[0x8];

2008
	u8         reserved_at_e0[0x20];
2009 2010 2011 2012 2013 2014 2015 2016 2017
};

union mlx5_ifc_hca_cap_union_bits {
	struct mlx5_ifc_cmd_hca_cap_bits cmd_hca_cap;
	struct mlx5_ifc_odp_cap_bits odp_cap;
	struct mlx5_ifc_atomic_caps_bits atomic_caps;
	struct mlx5_ifc_roce_cap_bits roce_cap;
	struct mlx5_ifc_per_protocol_networking_offload_caps_bits per_protocol_networking_offload_caps;
	struct mlx5_ifc_flow_table_nic_cap_bits flow_table_nic_cap;
2018
	struct mlx5_ifc_flow_table_eswitch_cap_bits flow_table_eswitch_cap;
2019
	struct mlx5_ifc_e_switch_cap_bits e_switch_cap;
2020
	struct mlx5_ifc_vector_calc_cap_bits vector_calc_cap;
2021
	u8         reserved_at_0[0x8000];
2022 2023 2024 2025 2026 2027
};

enum {
	MLX5_FLOW_CONTEXT_ACTION_ALLOW     = 0x1,
	MLX5_FLOW_CONTEXT_ACTION_DROP      = 0x2,
	MLX5_FLOW_CONTEXT_ACTION_FWD_DEST  = 0x4,
2028
	MLX5_FLOW_CONTEXT_ACTION_COUNT     = 0x8,
2029 2030 2031
};

struct mlx5_ifc_flow_context_bits {
2032
	u8         reserved_at_0[0x20];
2033 2034 2035

	u8         group_id[0x20];

2036
	u8         reserved_at_40[0x8];
2037 2038
	u8         flow_tag[0x18];

2039
	u8         reserved_at_60[0x10];
2040 2041
	u8         action[0x10];

2042
	u8         reserved_at_80[0x8];
2043 2044
	u8         destination_list_size[0x18];

2045 2046 2047 2048
	u8         reserved_at_a0[0x8];
	u8         flow_counter_list_size[0x18];

	u8         reserved_at_c0[0x140];
2049 2050 2051

	struct mlx5_ifc_fte_match_param_bits match_value;

2052
	u8         reserved_at_1200[0x600];
2053

2054
	union mlx5_ifc_dest_format_struct_flow_counter_list_auto_bits destination[0];
2055 2056 2057 2058 2059 2060 2061 2062 2063 2064
};

enum {
	MLX5_XRC_SRQC_STATE_GOOD   = 0x0,
	MLX5_XRC_SRQC_STATE_ERROR  = 0x1,
};

struct mlx5_ifc_xrc_srqc_bits {
	u8         state[0x4];
	u8         log_xrc_srq_size[0x4];
2065
	u8         reserved_at_8[0x18];
2066 2067 2068

	u8         wq_signature[0x1];
	u8         cont_srq[0x1];
2069
	u8         reserved_at_22[0x1];
2070 2071 2072 2073 2074 2075
	u8         rlky[0x1];
	u8         basic_cyclic_rcv_wqe[0x1];
	u8         log_rq_stride[0x3];
	u8         xrcd[0x18];

	u8         page_offset[0x6];
2076
	u8         reserved_at_46[0x2];
2077 2078
	u8         cqn[0x18];

2079
	u8         reserved_at_60[0x20];
2080 2081

	u8         user_index_equal_xrc_srqn[0x1];
2082
	u8         reserved_at_81[0x1];
2083 2084 2085
	u8         log_page_size[0x6];
	u8         user_index[0x18];

2086
	u8         reserved_at_a0[0x20];
2087

2088
	u8         reserved_at_c0[0x8];
2089 2090 2091 2092 2093
	u8         pd[0x18];

	u8         lwm[0x10];
	u8         wqe_cnt[0x10];

2094
	u8         reserved_at_100[0x40];
2095 2096 2097 2098

	u8         db_record_addr_h[0x20];

	u8         db_record_addr_l[0x1e];
2099
	u8         reserved_at_17e[0x2];
2100

2101
	u8         reserved_at_180[0x80];
2102 2103 2104 2105 2106 2107 2108 2109 2110
};

struct mlx5_ifc_traffic_counter_bits {
	u8         packets[0x40];

	u8         octets[0x40];
};

struct mlx5_ifc_tisc_bits {
2111
	u8         reserved_at_0[0xc];
2112
	u8         prio[0x4];
2113
	u8         reserved_at_10[0x10];
2114

2115
	u8         reserved_at_20[0x100];
2116

2117
	u8         reserved_at_120[0x8];
2118 2119
	u8         transport_domain[0x18];

2120
	u8         reserved_at_140[0x3c0];
2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133
};

enum {
	MLX5_TIRC_DISP_TYPE_DIRECT    = 0x0,
	MLX5_TIRC_DISP_TYPE_INDIRECT  = 0x1,
};

enum {
	MLX5_TIRC_LRO_ENABLE_MASK_IPV4_LRO  = 0x1,
	MLX5_TIRC_LRO_ENABLE_MASK_IPV6_LRO  = 0x2,
};

enum {
2134 2135 2136
	MLX5_RX_HASH_FN_NONE           = 0x0,
	MLX5_RX_HASH_FN_INVERTED_XOR8  = 0x1,
	MLX5_RX_HASH_FN_TOEPLITZ       = 0x2,
2137 2138 2139 2140 2141 2142 2143 2144
};

enum {
	MLX5_TIRC_SELF_LB_BLOCK_BLOCK_UNICAST_    = 0x1,
	MLX5_TIRC_SELF_LB_BLOCK_BLOCK_MULTICAST_  = 0x2,
};

struct mlx5_ifc_tirc_bits {
2145
	u8         reserved_at_0[0x20];
2146 2147

	u8         disp_type[0x4];
2148
	u8         reserved_at_24[0x1c];
2149

2150
	u8         reserved_at_40[0x40];
2151

2152
	u8         reserved_at_80[0x4];
2153 2154 2155 2156
	u8         lro_timeout_period_usecs[0x10];
	u8         lro_enable_mask[0x4];
	u8         lro_max_ip_payload_size[0x8];

2157
	u8         reserved_at_a0[0x40];
2158

2159
	u8         reserved_at_e0[0x8];
2160 2161 2162
	u8         inline_rqn[0x18];

	u8         rx_hash_symmetric[0x1];
2163
	u8         reserved_at_101[0x1];
2164
	u8         tunneled_offload_en[0x1];
2165
	u8         reserved_at_103[0x5];
2166 2167 2168
	u8         indirect_table[0x18];

	u8         rx_hash_fn[0x4];
2169
	u8         reserved_at_124[0x2];
2170 2171 2172 2173 2174 2175 2176 2177 2178
	u8         self_lb_block[0x2];
	u8         transport_domain[0x18];

	u8         rx_hash_toeplitz_key[10][0x20];

	struct mlx5_ifc_rx_hash_field_select_bits rx_hash_field_selector_outer;

	struct mlx5_ifc_rx_hash_field_select_bits rx_hash_field_selector_inner;

2179
	u8         reserved_at_2c0[0x4c0];
2180 2181 2182 2183 2184 2185 2186 2187 2188 2189
};

enum {
	MLX5_SRQC_STATE_GOOD   = 0x0,
	MLX5_SRQC_STATE_ERROR  = 0x1,
};

struct mlx5_ifc_srqc_bits {
	u8         state[0x4];
	u8         log_srq_size[0x4];
2190
	u8         reserved_at_8[0x18];
2191 2192 2193

	u8         wq_signature[0x1];
	u8         cont_srq[0x1];
2194
	u8         reserved_at_22[0x1];
2195
	u8         rlky[0x1];
2196
	u8         reserved_at_24[0x1];
2197 2198 2199 2200
	u8         log_rq_stride[0x3];
	u8         xrcd[0x18];

	u8         page_offset[0x6];
2201
	u8         reserved_at_46[0x2];
2202 2203
	u8         cqn[0x18];

2204
	u8         reserved_at_60[0x20];
2205

2206
	u8         reserved_at_80[0x2];
2207
	u8         log_page_size[0x6];
2208
	u8         reserved_at_88[0x18];
2209

2210
	u8         reserved_at_a0[0x20];
2211

2212
	u8         reserved_at_c0[0x8];
2213 2214 2215 2216 2217
	u8         pd[0x18];

	u8         lwm[0x10];
	u8         wqe_cnt[0x10];

2218
	u8         reserved_at_100[0x40];
2219

2220
	u8         dbr_addr[0x40];
2221

2222
	u8         reserved_at_180[0x80];
2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235
};

enum {
	MLX5_SQC_STATE_RST  = 0x0,
	MLX5_SQC_STATE_RDY  = 0x1,
	MLX5_SQC_STATE_ERR  = 0x3,
};

struct mlx5_ifc_sqc_bits {
	u8         rlky[0x1];
	u8         cd_master[0x1];
	u8         fre[0x1];
	u8         flush_in_error_en[0x1];
2236
	u8         reserved_at_4[0x4];
2237
	u8         state[0x4];
2238 2239
	u8         reg_umr[0x1];
	u8         reserved_at_d[0x13];
2240

2241
	u8         reserved_at_20[0x8];
2242 2243
	u8         user_index[0x18];

2244
	u8         reserved_at_40[0x8];
2245 2246
	u8         cqn[0x18];

2247
	u8         reserved_at_60[0xa0];
2248 2249

	u8         tis_lst_sz[0x10];
2250
	u8         reserved_at_110[0x10];
2251

2252
	u8         reserved_at_120[0x40];
2253

2254
	u8         reserved_at_160[0x8];
2255 2256 2257 2258 2259 2260
	u8         tis_num_0[0x18];

	struct mlx5_ifc_wq_bits wq;
};

struct mlx5_ifc_rqtc_bits {
2261
	u8         reserved_at_0[0xa0];
2262

2263
	u8         reserved_at_a0[0x10];
2264 2265
	u8         rqt_max_size[0x10];

2266
	u8         reserved_at_c0[0x10];
2267 2268
	u8         rqt_actual_size[0x10];

2269
	u8         reserved_at_e0[0x6a0];
2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286

	struct mlx5_ifc_rq_num_bits rq_num[0];
};

enum {
	MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_INLINE  = 0x0,
	MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_RMP     = 0x1,
};

enum {
	MLX5_RQC_STATE_RST  = 0x0,
	MLX5_RQC_STATE_RDY  = 0x1,
	MLX5_RQC_STATE_ERR  = 0x3,
};

struct mlx5_ifc_rqc_bits {
	u8         rlky[0x1];
2287 2288
	u8         reserved_at_1[0x1];
	u8         scatter_fcs[0x1];
2289 2290 2291
	u8         vsd[0x1];
	u8         mem_rq_type[0x4];
	u8         state[0x4];
2292
	u8         reserved_at_c[0x1];
2293
	u8         flush_in_error_en[0x1];
2294
	u8         reserved_at_e[0x12];
2295

2296
	u8         reserved_at_20[0x8];
2297 2298
	u8         user_index[0x18];

2299
	u8         reserved_at_40[0x8];
2300 2301 2302
	u8         cqn[0x18];

	u8         counter_set_id[0x8];
2303
	u8         reserved_at_68[0x18];
2304

2305
	u8         reserved_at_80[0x8];
2306 2307
	u8         rmpn[0x18];

2308
	u8         reserved_at_a0[0xe0];
2309 2310 2311 2312 2313 2314 2315 2316 2317 2318

	struct mlx5_ifc_wq_bits wq;
};

enum {
	MLX5_RMPC_STATE_RDY  = 0x1,
	MLX5_RMPC_STATE_ERR  = 0x3,
};

struct mlx5_ifc_rmpc_bits {
2319
	u8         reserved_at_0[0x8];
2320
	u8         state[0x4];
2321
	u8         reserved_at_c[0x14];
2322 2323

	u8         basic_cyclic_rcv_wqe[0x1];
2324
	u8         reserved_at_21[0x1f];
2325

2326
	u8         reserved_at_40[0x140];
2327 2328 2329 2330 2331

	struct mlx5_ifc_wq_bits wq;
};

struct mlx5_ifc_nic_vport_context_bits {
2332
	u8         reserved_at_0[0x1f];
2333 2334
	u8         roce_en[0x1];

2335
	u8         arm_change_event[0x1];
2336
	u8         reserved_at_21[0x1a];
2337 2338 2339 2340 2341
	u8         event_on_mtu[0x1];
	u8         event_on_promisc_change[0x1];
	u8         event_on_vlan_change[0x1];
	u8         event_on_mc_address_change[0x1];
	u8         event_on_uc_address_change[0x1];
2342

2343
	u8         reserved_at_40[0xf0];
2344 2345 2346

	u8         mtu[0x10];

2347 2348 2349 2350
	u8         system_image_guid[0x40];
	u8         port_guid[0x40];
	u8         node_guid[0x40];

2351
	u8         reserved_at_200[0x140];
2352
	u8         qkey_violation_counter[0x10];
2353
	u8         reserved_at_350[0x430];
2354 2355 2356 2357

	u8         promisc_uc[0x1];
	u8         promisc_mc[0x1];
	u8         promisc_all[0x1];
2358
	u8         reserved_at_783[0x2];
2359
	u8         allowed_list_type[0x3];
2360
	u8         reserved_at_788[0xc];
2361 2362 2363 2364
	u8         allowed_list_size[0xc];

	struct mlx5_ifc_mac_address_layout_bits permanent_address;

2365
	u8         reserved_at_7e0[0x20];
2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376

	u8         current_uc_mac_address[0][0x40];
};

enum {
	MLX5_MKC_ACCESS_MODE_PA    = 0x0,
	MLX5_MKC_ACCESS_MODE_MTT   = 0x1,
	MLX5_MKC_ACCESS_MODE_KLMS  = 0x2,
};

struct mlx5_ifc_mkc_bits {
2377
	u8         reserved_at_0[0x1];
2378
	u8         free[0x1];
2379
	u8         reserved_at_2[0xd];
2380 2381 2382 2383 2384 2385 2386 2387
	u8         small_fence_on_rdma_read_response[0x1];
	u8         umr_en[0x1];
	u8         a[0x1];
	u8         rw[0x1];
	u8         rr[0x1];
	u8         lw[0x1];
	u8         lr[0x1];
	u8         access_mode[0x2];
2388
	u8         reserved_at_18[0x8];
2389 2390 2391 2392

	u8         qpn[0x18];
	u8         mkey_7_0[0x8];

2393
	u8         reserved_at_40[0x20];
2394 2395 2396 2397

	u8         length64[0x1];
	u8         bsf_en[0x1];
	u8         sync_umr[0x1];
2398
	u8         reserved_at_63[0x2];
2399
	u8         expected_sigerr_count[0x1];
2400
	u8         reserved_at_66[0x1];
2401 2402 2403 2404 2405 2406 2407 2408 2409
	u8         en_rinval[0x1];
	u8         pd[0x18];

	u8         start_addr[0x40];

	u8         len[0x40];

	u8         bsf_octword_size[0x20];

2410
	u8         reserved_at_120[0x80];
2411 2412 2413

	u8         translations_octword_size[0x20];

2414
	u8         reserved_at_1c0[0x1b];
2415 2416
	u8         log_page_size[0x5];

2417
	u8         reserved_at_1e0[0x20];
2418 2419 2420
};

struct mlx5_ifc_pkey_bits {
2421
	u8         reserved_at_0[0x10];
2422 2423 2424 2425 2426 2427 2428 2429 2430 2431
	u8         pkey[0x10];
};

struct mlx5_ifc_array128_auto_bits {
	u8         array128_auto[16][0x8];
};

struct mlx5_ifc_hca_vport_context_bits {
	u8         field_select[0x20];

2432
	u8         reserved_at_20[0xe0];
2433 2434 2435 2436 2437

	u8         sm_virt_aware[0x1];
	u8         has_smi[0x1];
	u8         has_raw[0x1];
	u8         grh_required[0x1];
2438
	u8         reserved_at_104[0xc];
2439 2440 2441
	u8         port_physical_state[0x4];
	u8         vport_state_policy[0x4];
	u8         port_state[0x4];
2442 2443
	u8         vport_state[0x4];

2444
	u8         reserved_at_120[0x20];
2445 2446

	u8         system_image_guid[0x40];
2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459

	u8         port_guid[0x40];

	u8         node_guid[0x40];

	u8         cap_mask1[0x20];

	u8         cap_mask1_field_select[0x20];

	u8         cap_mask2[0x20];

	u8         cap_mask2_field_select[0x20];

2460
	u8         reserved_at_280[0x80];
2461 2462

	u8         lid[0x10];
2463
	u8         reserved_at_310[0x4];
2464 2465 2466 2467 2468 2469
	u8         init_type_reply[0x4];
	u8         lmc[0x3];
	u8         subnet_timeout[0x5];

	u8         sm_lid[0x10];
	u8         sm_sl[0x4];
2470
	u8         reserved_at_334[0xc];
2471 2472 2473 2474

	u8         qkey_violation_counter[0x10];
	u8         pkey_violation_counter[0x10];

2475
	u8         reserved_at_360[0xca0];
2476 2477
};

2478
struct mlx5_ifc_esw_vport_context_bits {
2479
	u8         reserved_at_0[0x3];
2480 2481 2482 2483
	u8         vport_svlan_strip[0x1];
	u8         vport_cvlan_strip[0x1];
	u8         vport_svlan_insert[0x1];
	u8         vport_cvlan_insert[0x2];
2484
	u8         reserved_at_8[0x18];
2485

2486
	u8         reserved_at_20[0x20];
2487 2488 2489 2490 2491 2492 2493 2494

	u8         svlan_cfi[0x1];
	u8         svlan_pcp[0x3];
	u8         svlan_id[0xc];
	u8         cvlan_cfi[0x1];
	u8         cvlan_pcp[0x3];
	u8         cvlan_id[0xc];

2495
	u8         reserved_at_60[0x7a0];
2496 2497
};

2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509
enum {
	MLX5_EQC_STATUS_OK                = 0x0,
	MLX5_EQC_STATUS_EQ_WRITE_FAILURE  = 0xa,
};

enum {
	MLX5_EQC_ST_ARMED  = 0x9,
	MLX5_EQC_ST_FIRED  = 0xa,
};

struct mlx5_ifc_eqc_bits {
	u8         status[0x4];
2510
	u8         reserved_at_4[0x9];
2511 2512
	u8         ec[0x1];
	u8         oi[0x1];
2513
	u8         reserved_at_f[0x5];
2514
	u8         st[0x4];
2515
	u8         reserved_at_18[0x8];
2516

2517
	u8         reserved_at_20[0x20];
2518

2519
	u8         reserved_at_40[0x14];
2520
	u8         page_offset[0x6];
2521
	u8         reserved_at_5a[0x6];
2522

2523
	u8         reserved_at_60[0x3];
2524 2525 2526
	u8         log_eq_size[0x5];
	u8         uar_page[0x18];

2527
	u8         reserved_at_80[0x20];
2528

2529
	u8         reserved_at_a0[0x18];
2530 2531
	u8         intr[0x8];

2532
	u8         reserved_at_c0[0x3];
2533
	u8         log_page_size[0x5];
2534
	u8         reserved_at_c8[0x18];
2535

2536
	u8         reserved_at_e0[0x60];
2537

2538
	u8         reserved_at_140[0x8];
2539 2540
	u8         consumer_counter[0x18];

2541
	u8         reserved_at_160[0x8];
2542 2543
	u8         producer_counter[0x18];

2544
	u8         reserved_at_180[0x80];
2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567
};

enum {
	MLX5_DCTC_STATE_ACTIVE    = 0x0,
	MLX5_DCTC_STATE_DRAINING  = 0x1,
	MLX5_DCTC_STATE_DRAINED   = 0x2,
};

enum {
	MLX5_DCTC_CS_RES_DISABLE    = 0x0,
	MLX5_DCTC_CS_RES_NA         = 0x1,
	MLX5_DCTC_CS_RES_UP_TO_64B  = 0x2,
};

enum {
	MLX5_DCTC_MTU_256_BYTES  = 0x1,
	MLX5_DCTC_MTU_512_BYTES  = 0x2,
	MLX5_DCTC_MTU_1K_BYTES   = 0x3,
	MLX5_DCTC_MTU_2K_BYTES   = 0x4,
	MLX5_DCTC_MTU_4K_BYTES   = 0x5,
};

struct mlx5_ifc_dctc_bits {
2568
	u8         reserved_at_0[0x4];
2569
	u8         state[0x4];
2570
	u8         reserved_at_8[0x18];
2571

2572
	u8         reserved_at_20[0x8];
2573 2574
	u8         user_index[0x18];

2575
	u8         reserved_at_40[0x8];
2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586
	u8         cqn[0x18];

	u8         counter_set_id[0x8];
	u8         atomic_mode[0x4];
	u8         rre[0x1];
	u8         rwe[0x1];
	u8         rae[0x1];
	u8         atomic_like_write_en[0x1];
	u8         latency_sensitive[0x1];
	u8         rlky[0x1];
	u8         free_ar[0x1];
2587
	u8         reserved_at_73[0xd];
2588

2589
	u8         reserved_at_80[0x8];
2590
	u8         cs_res[0x8];
2591
	u8         reserved_at_90[0x3];
2592
	u8         min_rnr_nak[0x5];
2593
	u8         reserved_at_98[0x8];
2594

2595
	u8         reserved_at_a0[0x8];
2596 2597
	u8         srqn[0x18];

2598
	u8         reserved_at_c0[0x8];
2599 2600 2601
	u8         pd[0x18];

	u8         tclass[0x8];
2602
	u8         reserved_at_e8[0x4];
2603 2604 2605 2606
	u8         flow_label[0x14];

	u8         dc_access_key[0x40];

2607
	u8         reserved_at_140[0x5];
2608 2609 2610 2611
	u8         mtu[0x3];
	u8         port[0x8];
	u8         pkey_index[0x10];

2612
	u8         reserved_at_160[0x8];
2613
	u8         my_addr_index[0x8];
2614
	u8         reserved_at_170[0x8];
2615 2616 2617 2618
	u8         hop_limit[0x8];

	u8         dc_access_key_violation_count[0x20];

2619
	u8         reserved_at_1a0[0x14];
2620 2621 2622 2623 2624
	u8         dei_cfi[0x1];
	u8         eth_prio[0x3];
	u8         ecn[0x2];
	u8         dscp[0x6];

2625
	u8         reserved_at_1c0[0x40];
2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644
};

enum {
	MLX5_CQC_STATUS_OK             = 0x0,
	MLX5_CQC_STATUS_CQ_OVERFLOW    = 0x9,
	MLX5_CQC_STATUS_CQ_WRITE_FAIL  = 0xa,
};

enum {
	MLX5_CQC_CQE_SZ_64_BYTES   = 0x0,
	MLX5_CQC_CQE_SZ_128_BYTES  = 0x1,
};

enum {
	MLX5_CQC_ST_SOLICITED_NOTIFICATION_REQUEST_ARMED  = 0x6,
	MLX5_CQC_ST_NOTIFICATION_REQUEST_ARMED            = 0x9,
	MLX5_CQC_ST_FIRED                                 = 0xa,
};

2645 2646 2647 2648 2649
enum {
	MLX5_CQ_PERIOD_MODE_START_FROM_EQE = 0x0,
	MLX5_CQ_PERIOD_MODE_START_FROM_CQE = 0x1,
};

2650 2651
struct mlx5_ifc_cqc_bits {
	u8         status[0x4];
2652
	u8         reserved_at_4[0x4];
2653 2654
	u8         cqe_sz[0x3];
	u8         cc[0x1];
2655
	u8         reserved_at_c[0x1];
2656 2657
	u8         scqe_break_moderation_en[0x1];
	u8         oi[0x1];
2658 2659
	u8         cq_period_mode[0x2];
	u8         cqe_comp_en[0x1];
2660 2661
	u8         mini_cqe_res_format[0x2];
	u8         st[0x4];
2662
	u8         reserved_at_18[0x8];
2663

2664
	u8         reserved_at_20[0x20];
2665

2666
	u8         reserved_at_40[0x14];
2667
	u8         page_offset[0x6];
2668
	u8         reserved_at_5a[0x6];
2669

2670
	u8         reserved_at_60[0x3];
2671 2672 2673
	u8         log_cq_size[0x5];
	u8         uar_page[0x18];

2674
	u8         reserved_at_80[0x4];
2675 2676 2677
	u8         cq_period[0xc];
	u8         cq_max_count[0x10];

2678
	u8         reserved_at_a0[0x18];
2679 2680
	u8         c_eqn[0x8];

2681
	u8         reserved_at_c0[0x3];
2682
	u8         log_page_size[0x5];
2683
	u8         reserved_at_c8[0x18];
2684

2685
	u8         reserved_at_e0[0x20];
2686

2687
	u8         reserved_at_100[0x8];
2688 2689
	u8         last_notified_index[0x18];

2690
	u8         reserved_at_120[0x8];
2691 2692
	u8         last_solicit_index[0x18];

2693
	u8         reserved_at_140[0x8];
2694 2695
	u8         consumer_counter[0x18];

2696
	u8         reserved_at_160[0x8];
2697 2698
	u8         producer_counter[0x18];

2699
	u8         reserved_at_180[0x40];
2700 2701 2702 2703 2704 2705 2706 2707

	u8         dbr_addr[0x40];
};

union mlx5_ifc_cong_control_roce_ecn_auto_bits {
	struct mlx5_ifc_cong_control_802_1qau_rp_bits cong_control_802_1qau_rp;
	struct mlx5_ifc_cong_control_r_roce_ecn_rp_bits cong_control_r_roce_ecn_rp;
	struct mlx5_ifc_cong_control_r_roce_ecn_np_bits cong_control_r_roce_ecn_np;
2708
	u8         reserved_at_0[0x800];
2709 2710 2711
};

struct mlx5_ifc_query_adapter_param_block_bits {
2712
	u8         reserved_at_0[0xc0];
2713

2714
	u8         reserved_at_c0[0x8];
2715 2716
	u8         ieee_vendor_id[0x18];

2717
	u8         reserved_at_e0[0x10];
2718 2719 2720 2721 2722 2723 2724 2725 2726 2727
	u8         vsd_vendor_id[0x10];

	u8         vsd[208][0x8];

	u8         vsd_contd_psid[16][0x8];
};

union mlx5_ifc_modify_field_select_resize_field_select_auto_bits {
	struct mlx5_ifc_modify_field_select_bits modify_field_select;
	struct mlx5_ifc_resize_field_select_bits resize_field_select;
2728
	u8         reserved_at_0[0x20];
2729 2730 2731 2732 2733 2734
};

union mlx5_ifc_field_select_802_1_r_roce_auto_bits {
	struct mlx5_ifc_field_select_802_1qau_rp_bits field_select_802_1qau_rp;
	struct mlx5_ifc_field_select_r_roce_rp_bits field_select_r_roce_rp;
	struct mlx5_ifc_field_select_r_roce_np_bits field_select_r_roce_np;
2735
	u8         reserved_at_0[0x20];
2736 2737 2738 2739 2740 2741 2742 2743 2744 2745
};

union mlx5_ifc_eth_cntrs_grp_data_layout_auto_bits {
	struct mlx5_ifc_eth_802_3_cntrs_grp_data_layout_bits eth_802_3_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_2863_cntrs_grp_data_layout_bits eth_2863_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_2819_cntrs_grp_data_layout_bits eth_2819_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_3635_cntrs_grp_data_layout_bits eth_3635_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_extended_cntrs_grp_data_layout_bits eth_extended_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_per_prio_grp_data_layout_bits eth_per_prio_grp_data_layout;
	struct mlx5_ifc_eth_per_traffic_grp_data_layout_bits eth_per_traffic_grp_data_layout;
2746
	struct mlx5_ifc_ib_port_cntrs_grp_data_layout_bits ib_port_cntrs_grp_data_layout;
2747
	struct mlx5_ifc_phys_layer_cntrs_bits phys_layer_cntrs;
2748
	u8         reserved_at_0[0x7c0];
2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763
};

union mlx5_ifc_event_auto_bits {
	struct mlx5_ifc_comp_event_bits comp_event;
	struct mlx5_ifc_dct_events_bits dct_events;
	struct mlx5_ifc_qp_events_bits qp_events;
	struct mlx5_ifc_wqe_associated_page_fault_event_bits wqe_associated_page_fault_event;
	struct mlx5_ifc_rdma_page_fault_event_bits rdma_page_fault_event;
	struct mlx5_ifc_cq_error_bits cq_error;
	struct mlx5_ifc_dropped_packet_logged_bits dropped_packet_logged;
	struct mlx5_ifc_port_state_change_event_bits port_state_change_event;
	struct mlx5_ifc_gpio_event_bits gpio_event;
	struct mlx5_ifc_db_bf_congestion_event_bits db_bf_congestion_event;
	struct mlx5_ifc_stall_vl_event_bits stall_vl_event;
	struct mlx5_ifc_cmd_inter_comp_event_bits cmd_inter_comp_event;
2764
	u8         reserved_at_0[0xe0];
2765 2766 2767
};

struct mlx5_ifc_health_buffer_bits {
2768
	u8         reserved_at_0[0x100];
2769 2770 2771 2772 2773

	u8         assert_existptr[0x20];

	u8         assert_callra[0x20];

2774
	u8         reserved_at_140[0x40];
2775 2776 2777 2778 2779

	u8         fw_version[0x20];

	u8         hw_id[0x20];

2780
	u8         reserved_at_1c0[0x20];
2781 2782 2783 2784 2785 2786 2787 2788

	u8         irisc_index[0x8];
	u8         synd[0x8];
	u8         ext_synd[0x10];
};

struct mlx5_ifc_register_loopback_control_bits {
	u8         no_lb[0x1];
2789
	u8         reserved_at_1[0x7];
2790
	u8         port[0x8];
2791
	u8         reserved_at_10[0x10];
2792

2793
	u8         reserved_at_20[0x60];
2794 2795 2796 2797
};

struct mlx5_ifc_teardown_hca_out_bits {
	u8         status[0x8];
2798
	u8         reserved_at_8[0x18];
2799 2800 2801

	u8         syndrome[0x20];

2802
	u8         reserved_at_40[0x40];
2803 2804 2805 2806 2807 2808 2809 2810 2811
};

enum {
	MLX5_TEARDOWN_HCA_IN_PROFILE_GRACEFUL_CLOSE  = 0x0,
	MLX5_TEARDOWN_HCA_IN_PROFILE_PANIC_CLOSE     = 0x1,
};

struct mlx5_ifc_teardown_hca_in_bits {
	u8         opcode[0x10];
2812
	u8         reserved_at_10[0x10];
2813

2814
	u8         reserved_at_20[0x10];
2815 2816
	u8         op_mod[0x10];

2817
	u8         reserved_at_40[0x10];
2818 2819
	u8         profile[0x10];

2820
	u8         reserved_at_60[0x20];
2821 2822 2823 2824
};

struct mlx5_ifc_sqerr2rts_qp_out_bits {
	u8         status[0x8];
2825
	u8         reserved_at_8[0x18];
2826 2827 2828

	u8         syndrome[0x20];

2829
	u8         reserved_at_40[0x40];
2830 2831 2832 2833
};

struct mlx5_ifc_sqerr2rts_qp_in_bits {
	u8         opcode[0x10];
2834
	u8         reserved_at_10[0x10];
2835

2836
	u8         reserved_at_20[0x10];
2837 2838
	u8         op_mod[0x10];

2839
	u8         reserved_at_40[0x8];
2840 2841
	u8         qpn[0x18];

2842
	u8         reserved_at_60[0x20];
2843 2844 2845

	u8         opt_param_mask[0x20];

2846
	u8         reserved_at_a0[0x20];
2847 2848 2849

	struct mlx5_ifc_qpc_bits qpc;

2850
	u8         reserved_at_800[0x80];
2851 2852 2853 2854
};

struct mlx5_ifc_sqd2rts_qp_out_bits {
	u8         status[0x8];
2855
	u8         reserved_at_8[0x18];
2856 2857 2858

	u8         syndrome[0x20];

2859
	u8         reserved_at_40[0x40];
2860 2861 2862 2863
};

struct mlx5_ifc_sqd2rts_qp_in_bits {
	u8         opcode[0x10];
2864
	u8         reserved_at_10[0x10];
2865

2866
	u8         reserved_at_20[0x10];
2867 2868
	u8         op_mod[0x10];

2869
	u8         reserved_at_40[0x8];
2870 2871
	u8         qpn[0x18];

2872
	u8         reserved_at_60[0x20];
2873 2874 2875

	u8         opt_param_mask[0x20];

2876
	u8         reserved_at_a0[0x20];
2877 2878 2879

	struct mlx5_ifc_qpc_bits qpc;

2880
	u8         reserved_at_800[0x80];
2881 2882 2883 2884
};

struct mlx5_ifc_set_roce_address_out_bits {
	u8         status[0x8];
2885
	u8         reserved_at_8[0x18];
2886 2887 2888

	u8         syndrome[0x20];

2889
	u8         reserved_at_40[0x40];
2890 2891 2892 2893
};

struct mlx5_ifc_set_roce_address_in_bits {
	u8         opcode[0x10];
2894
	u8         reserved_at_10[0x10];
2895

2896
	u8         reserved_at_20[0x10];
2897 2898 2899
	u8         op_mod[0x10];

	u8         roce_address_index[0x10];
2900
	u8         reserved_at_50[0x10];
2901

2902
	u8         reserved_at_60[0x20];
2903 2904 2905 2906 2907 2908

	struct mlx5_ifc_roce_addr_layout_bits roce_address;
};

struct mlx5_ifc_set_mad_demux_out_bits {
	u8         status[0x8];
2909
	u8         reserved_at_8[0x18];
2910 2911 2912

	u8         syndrome[0x20];

2913
	u8         reserved_at_40[0x40];
2914 2915 2916 2917 2918 2919 2920 2921 2922
};

enum {
	MLX5_SET_MAD_DEMUX_IN_DEMUX_MODE_PASS_ALL   = 0x0,
	MLX5_SET_MAD_DEMUX_IN_DEMUX_MODE_SELECTIVE  = 0x2,
};

struct mlx5_ifc_set_mad_demux_in_bits {
	u8         opcode[0x10];
2923
	u8         reserved_at_10[0x10];
2924

2925
	u8         reserved_at_20[0x10];
2926 2927
	u8         op_mod[0x10];

2928
	u8         reserved_at_40[0x20];
2929

2930
	u8         reserved_at_60[0x6];
2931
	u8         demux_mode[0x2];
2932
	u8         reserved_at_68[0x18];
2933 2934 2935 2936
};

struct mlx5_ifc_set_l2_table_entry_out_bits {
	u8         status[0x8];
2937
	u8         reserved_at_8[0x18];
2938 2939 2940

	u8         syndrome[0x20];

2941
	u8         reserved_at_40[0x40];
2942 2943 2944 2945
};

struct mlx5_ifc_set_l2_table_entry_in_bits {
	u8         opcode[0x10];
2946
	u8         reserved_at_10[0x10];
2947

2948
	u8         reserved_at_20[0x10];
2949 2950
	u8         op_mod[0x10];

2951
	u8         reserved_at_40[0x60];
2952

2953
	u8         reserved_at_a0[0x8];
2954 2955
	u8         table_index[0x18];

2956
	u8         reserved_at_c0[0x20];
2957

2958
	u8         reserved_at_e0[0x13];
2959 2960 2961 2962 2963
	u8         vlan_valid[0x1];
	u8         vlan[0xc];

	struct mlx5_ifc_mac_address_layout_bits mac_address;

2964
	u8         reserved_at_140[0xc0];
2965 2966 2967 2968
};

struct mlx5_ifc_set_issi_out_bits {
	u8         status[0x8];
2969
	u8         reserved_at_8[0x18];
2970 2971 2972

	u8         syndrome[0x20];

2973
	u8         reserved_at_40[0x40];
2974 2975 2976 2977
};

struct mlx5_ifc_set_issi_in_bits {
	u8         opcode[0x10];
2978
	u8         reserved_at_10[0x10];
2979

2980
	u8         reserved_at_20[0x10];
2981 2982
	u8         op_mod[0x10];

2983
	u8         reserved_at_40[0x10];
2984 2985
	u8         current_issi[0x10];

2986
	u8         reserved_at_60[0x20];
2987 2988 2989 2990
};

struct mlx5_ifc_set_hca_cap_out_bits {
	u8         status[0x8];
2991
	u8         reserved_at_8[0x18];
2992 2993 2994

	u8         syndrome[0x20];

2995
	u8         reserved_at_40[0x40];
2996 2997 2998 2999
};

struct mlx5_ifc_set_hca_cap_in_bits {
	u8         opcode[0x10];
3000
	u8         reserved_at_10[0x10];
3001

3002
	u8         reserved_at_20[0x10];
3003 3004
	u8         op_mod[0x10];

3005
	u8         reserved_at_40[0x40];
3006 3007 3008 3009

	union mlx5_ifc_hca_cap_union_bits capability;
};

3010 3011 3012 3013 3014 3015 3016
enum {
	MLX5_SET_FTE_MODIFY_ENABLE_MASK_ACTION    = 0x0,
	MLX5_SET_FTE_MODIFY_ENABLE_MASK_FLOW_TAG  = 0x1,
	MLX5_SET_FTE_MODIFY_ENABLE_MASK_DESTINATION_LIST    = 0x2,
	MLX5_SET_FTE_MODIFY_ENABLE_MASK_FLOW_COUNTERS    = 0x3
};

3017 3018
struct mlx5_ifc_set_fte_out_bits {
	u8         status[0x8];
3019
	u8         reserved_at_8[0x18];
3020 3021 3022

	u8         syndrome[0x20];

3023
	u8         reserved_at_40[0x40];
3024 3025 3026 3027
};

struct mlx5_ifc_set_fte_in_bits {
	u8         opcode[0x10];
3028
	u8         reserved_at_10[0x10];
3029

3030
	u8         reserved_at_20[0x10];
3031 3032
	u8         op_mod[0x10];

3033 3034 3035 3036 3037
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
3038 3039

	u8         table_type[0x8];
3040
	u8         reserved_at_88[0x18];
3041

3042
	u8         reserved_at_a0[0x8];
3043 3044
	u8         table_id[0x18];

3045
	u8         reserved_at_c0[0x18];
3046 3047
	u8         modify_enable_mask[0x8];

3048
	u8         reserved_at_e0[0x20];
3049 3050 3051

	u8         flow_index[0x20];

3052
	u8         reserved_at_120[0xe0];
3053 3054 3055 3056 3057 3058

	struct mlx5_ifc_flow_context_bits flow_context;
};

struct mlx5_ifc_rts2rts_qp_out_bits {
	u8         status[0x8];
3059
	u8         reserved_at_8[0x18];
3060 3061 3062

	u8         syndrome[0x20];

3063
	u8         reserved_at_40[0x40];
3064 3065 3066 3067
};

struct mlx5_ifc_rts2rts_qp_in_bits {
	u8         opcode[0x10];
3068
	u8         reserved_at_10[0x10];
3069

3070
	u8         reserved_at_20[0x10];
3071 3072
	u8         op_mod[0x10];

3073
	u8         reserved_at_40[0x8];
3074 3075
	u8         qpn[0x18];

3076
	u8         reserved_at_60[0x20];
3077 3078 3079

	u8         opt_param_mask[0x20];

3080
	u8         reserved_at_a0[0x20];
3081 3082 3083

	struct mlx5_ifc_qpc_bits qpc;

3084
	u8         reserved_at_800[0x80];
3085 3086 3087 3088
};

struct mlx5_ifc_rtr2rts_qp_out_bits {
	u8         status[0x8];
3089
	u8         reserved_at_8[0x18];
3090 3091 3092

	u8         syndrome[0x20];

3093
	u8         reserved_at_40[0x40];
3094 3095 3096 3097
};

struct mlx5_ifc_rtr2rts_qp_in_bits {
	u8         opcode[0x10];
3098
	u8         reserved_at_10[0x10];
3099

3100
	u8         reserved_at_20[0x10];
3101 3102
	u8         op_mod[0x10];

3103
	u8         reserved_at_40[0x8];
3104 3105
	u8         qpn[0x18];

3106
	u8         reserved_at_60[0x20];
3107 3108 3109

	u8         opt_param_mask[0x20];

3110
	u8         reserved_at_a0[0x20];
3111 3112 3113

	struct mlx5_ifc_qpc_bits qpc;

3114
	u8         reserved_at_800[0x80];
3115 3116 3117 3118
};

struct mlx5_ifc_rst2init_qp_out_bits {
	u8         status[0x8];
3119
	u8         reserved_at_8[0x18];
3120 3121 3122

	u8         syndrome[0x20];

3123
	u8         reserved_at_40[0x40];
3124 3125 3126 3127
};

struct mlx5_ifc_rst2init_qp_in_bits {
	u8         opcode[0x10];
3128
	u8         reserved_at_10[0x10];
3129

3130
	u8         reserved_at_20[0x10];
3131 3132
	u8         op_mod[0x10];

3133
	u8         reserved_at_40[0x8];
3134 3135
	u8         qpn[0x18];

3136
	u8         reserved_at_60[0x20];
3137 3138 3139

	u8         opt_param_mask[0x20];

3140
	u8         reserved_at_a0[0x20];
3141 3142 3143

	struct mlx5_ifc_qpc_bits qpc;

3144
	u8         reserved_at_800[0x80];
3145 3146 3147 3148
};

struct mlx5_ifc_query_xrc_srq_out_bits {
	u8         status[0x8];
3149
	u8         reserved_at_8[0x18];
3150 3151 3152

	u8         syndrome[0x20];

3153
	u8         reserved_at_40[0x40];
3154 3155 3156

	struct mlx5_ifc_xrc_srqc_bits xrc_srq_context_entry;

3157
	u8         reserved_at_280[0x600];
3158 3159 3160 3161 3162 3163

	u8         pas[0][0x40];
};

struct mlx5_ifc_query_xrc_srq_in_bits {
	u8         opcode[0x10];
3164
	u8         reserved_at_10[0x10];
3165

3166
	u8         reserved_at_20[0x10];
3167 3168
	u8         op_mod[0x10];

3169
	u8         reserved_at_40[0x8];
3170 3171
	u8         xrc_srqn[0x18];

3172
	u8         reserved_at_60[0x20];
3173 3174 3175 3176 3177 3178 3179 3180 3181
};

enum {
	MLX5_QUERY_VPORT_STATE_OUT_STATE_DOWN  = 0x0,
	MLX5_QUERY_VPORT_STATE_OUT_STATE_UP    = 0x1,
};

struct mlx5_ifc_query_vport_state_out_bits {
	u8         status[0x8];
3182
	u8         reserved_at_8[0x18];
3183 3184 3185

	u8         syndrome[0x20];

3186
	u8         reserved_at_40[0x20];
3187

3188
	u8         reserved_at_60[0x18];
3189 3190 3191 3192 3193 3194
	u8         admin_state[0x4];
	u8         state[0x4];
};

enum {
	MLX5_QUERY_VPORT_STATE_IN_OP_MOD_VNIC_VPORT  = 0x0,
3195
	MLX5_QUERY_VPORT_STATE_IN_OP_MOD_ESW_VPORT   = 0x1,
3196 3197 3198 3199
};

struct mlx5_ifc_query_vport_state_in_bits {
	u8         opcode[0x10];
3200
	u8         reserved_at_10[0x10];
3201

3202
	u8         reserved_at_20[0x10];
3203 3204 3205
	u8         op_mod[0x10];

	u8         other_vport[0x1];
3206
	u8         reserved_at_41[0xf];
3207 3208
	u8         vport_number[0x10];

3209
	u8         reserved_at_60[0x20];
3210 3211 3212 3213
};

struct mlx5_ifc_query_vport_counter_out_bits {
	u8         status[0x8];
3214
	u8         reserved_at_8[0x18];
3215 3216 3217

	u8         syndrome[0x20];

3218
	u8         reserved_at_40[0x40];
3219 3220 3221 3222 3223 3224 3225 3226 3227 3228 3229 3230 3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243

	struct mlx5_ifc_traffic_counter_bits received_errors;

	struct mlx5_ifc_traffic_counter_bits transmit_errors;

	struct mlx5_ifc_traffic_counter_bits received_ib_unicast;

	struct mlx5_ifc_traffic_counter_bits transmitted_ib_unicast;

	struct mlx5_ifc_traffic_counter_bits received_ib_multicast;

	struct mlx5_ifc_traffic_counter_bits transmitted_ib_multicast;

	struct mlx5_ifc_traffic_counter_bits received_eth_broadcast;

	struct mlx5_ifc_traffic_counter_bits transmitted_eth_broadcast;

	struct mlx5_ifc_traffic_counter_bits received_eth_unicast;

	struct mlx5_ifc_traffic_counter_bits transmitted_eth_unicast;

	struct mlx5_ifc_traffic_counter_bits received_eth_multicast;

	struct mlx5_ifc_traffic_counter_bits transmitted_eth_multicast;

3244
	u8         reserved_at_680[0xa00];
3245 3246 3247 3248 3249 3250 3251 3252
};

enum {
	MLX5_QUERY_VPORT_COUNTER_IN_OP_MOD_VPORT_COUNTERS  = 0x0,
};

struct mlx5_ifc_query_vport_counter_in_bits {
	u8         opcode[0x10];
3253
	u8         reserved_at_10[0x10];
3254

3255
	u8         reserved_at_20[0x10];
3256 3257 3258
	u8         op_mod[0x10];

	u8         other_vport[0x1];
3259 3260
	u8         reserved_at_41[0xb];
	u8	   port_num[0x4];
3261 3262
	u8         vport_number[0x10];

3263
	u8         reserved_at_60[0x60];
3264 3265

	u8         clear[0x1];
3266
	u8         reserved_at_c1[0x1f];
3267

3268
	u8         reserved_at_e0[0x20];
3269 3270 3271 3272
};

struct mlx5_ifc_query_tis_out_bits {
	u8         status[0x8];
3273
	u8         reserved_at_8[0x18];
3274 3275 3276

	u8         syndrome[0x20];

3277
	u8         reserved_at_40[0x40];
3278 3279 3280 3281 3282 3283

	struct mlx5_ifc_tisc_bits tis_context;
};

struct mlx5_ifc_query_tis_in_bits {
	u8         opcode[0x10];
3284
	u8         reserved_at_10[0x10];
3285

3286
	u8         reserved_at_20[0x10];
3287 3288
	u8         op_mod[0x10];

3289
	u8         reserved_at_40[0x8];
3290 3291
	u8         tisn[0x18];

3292
	u8         reserved_at_60[0x20];
3293 3294 3295 3296
};

struct mlx5_ifc_query_tir_out_bits {
	u8         status[0x8];
3297
	u8         reserved_at_8[0x18];
3298 3299 3300

	u8         syndrome[0x20];

3301
	u8         reserved_at_40[0xc0];
3302 3303 3304 3305 3306 3307

	struct mlx5_ifc_tirc_bits tir_context;
};

struct mlx5_ifc_query_tir_in_bits {
	u8         opcode[0x10];
3308
	u8         reserved_at_10[0x10];
3309

3310
	u8         reserved_at_20[0x10];
3311 3312
	u8         op_mod[0x10];

3313
	u8         reserved_at_40[0x8];
3314 3315
	u8         tirn[0x18];

3316
	u8         reserved_at_60[0x20];
3317 3318 3319 3320
};

struct mlx5_ifc_query_srq_out_bits {
	u8         status[0x8];
3321
	u8         reserved_at_8[0x18];
3322 3323 3324

	u8         syndrome[0x20];

3325
	u8         reserved_at_40[0x40];
3326 3327 3328

	struct mlx5_ifc_srqc_bits srq_context_entry;

3329
	u8         reserved_at_280[0x600];
3330 3331 3332 3333 3334 3335

	u8         pas[0][0x40];
};

struct mlx5_ifc_query_srq_in_bits {
	u8         opcode[0x10];
3336
	u8         reserved_at_10[0x10];
3337

3338
	u8         reserved_at_20[0x10];
3339 3340
	u8         op_mod[0x10];

3341
	u8         reserved_at_40[0x8];
3342 3343
	u8         srqn[0x18];

3344
	u8         reserved_at_60[0x20];
3345 3346 3347 3348
};

struct mlx5_ifc_query_sq_out_bits {
	u8         status[0x8];
3349
	u8         reserved_at_8[0x18];
3350 3351 3352

	u8         syndrome[0x20];

3353
	u8         reserved_at_40[0xc0];
3354 3355 3356 3357 3358 3359

	struct mlx5_ifc_sqc_bits sq_context;
};

struct mlx5_ifc_query_sq_in_bits {
	u8         opcode[0x10];
3360
	u8         reserved_at_10[0x10];
3361

3362
	u8         reserved_at_20[0x10];
3363 3364
	u8         op_mod[0x10];

3365
	u8         reserved_at_40[0x8];
3366 3367
	u8         sqn[0x18];

3368
	u8         reserved_at_60[0x20];
3369 3370 3371 3372
};

struct mlx5_ifc_query_special_contexts_out_bits {
	u8         status[0x8];
3373
	u8         reserved_at_8[0x18];
3374 3375 3376

	u8         syndrome[0x20];

3377
	u8         reserved_at_40[0x20];
3378 3379 3380 3381 3382 3383

	u8         resd_lkey[0x20];
};

struct mlx5_ifc_query_special_contexts_in_bits {
	u8         opcode[0x10];
3384
	u8         reserved_at_10[0x10];
3385

3386
	u8         reserved_at_20[0x10];
3387 3388
	u8         op_mod[0x10];

3389
	u8         reserved_at_40[0x40];
3390 3391 3392 3393
};

struct mlx5_ifc_query_rqt_out_bits {
	u8         status[0x8];
3394
	u8         reserved_at_8[0x18];
3395 3396 3397

	u8         syndrome[0x20];

3398
	u8         reserved_at_40[0xc0];
3399 3400 3401 3402 3403 3404

	struct mlx5_ifc_rqtc_bits rqt_context;
};

struct mlx5_ifc_query_rqt_in_bits {
	u8         opcode[0x10];
3405
	u8         reserved_at_10[0x10];
3406

3407
	u8         reserved_at_20[0x10];
3408 3409
	u8         op_mod[0x10];

3410
	u8         reserved_at_40[0x8];
3411 3412
	u8         rqtn[0x18];

3413
	u8         reserved_at_60[0x20];
3414 3415 3416 3417
};

struct mlx5_ifc_query_rq_out_bits {
	u8         status[0x8];
3418
	u8         reserved_at_8[0x18];
3419 3420 3421

	u8         syndrome[0x20];

3422
	u8         reserved_at_40[0xc0];
3423 3424 3425 3426 3427 3428

	struct mlx5_ifc_rqc_bits rq_context;
};

struct mlx5_ifc_query_rq_in_bits {
	u8         opcode[0x10];
3429
	u8         reserved_at_10[0x10];
3430

3431
	u8         reserved_at_20[0x10];
3432 3433
	u8         op_mod[0x10];

3434
	u8         reserved_at_40[0x8];
3435 3436
	u8         rqn[0x18];

3437
	u8         reserved_at_60[0x20];
3438 3439 3440 3441
};

struct mlx5_ifc_query_roce_address_out_bits {
	u8         status[0x8];
3442
	u8         reserved_at_8[0x18];
3443 3444 3445

	u8         syndrome[0x20];

3446
	u8         reserved_at_40[0x40];
3447 3448 3449 3450 3451 3452

	struct mlx5_ifc_roce_addr_layout_bits roce_address;
};

struct mlx5_ifc_query_roce_address_in_bits {
	u8         opcode[0x10];
3453
	u8         reserved_at_10[0x10];
3454

3455
	u8         reserved_at_20[0x10];
3456 3457 3458
	u8         op_mod[0x10];

	u8         roce_address_index[0x10];
3459
	u8         reserved_at_50[0x10];
3460

3461
	u8         reserved_at_60[0x20];
3462 3463 3464 3465
};

struct mlx5_ifc_query_rmp_out_bits {
	u8         status[0x8];
3466
	u8         reserved_at_8[0x18];
3467 3468 3469

	u8         syndrome[0x20];

3470
	u8         reserved_at_40[0xc0];
3471 3472 3473 3474 3475 3476

	struct mlx5_ifc_rmpc_bits rmp_context;
};

struct mlx5_ifc_query_rmp_in_bits {
	u8         opcode[0x10];
3477
	u8         reserved_at_10[0x10];
3478

3479
	u8         reserved_at_20[0x10];
3480 3481
	u8         op_mod[0x10];

3482
	u8         reserved_at_40[0x8];
3483 3484
	u8         rmpn[0x18];

3485
	u8         reserved_at_60[0x20];
3486 3487 3488 3489
};

struct mlx5_ifc_query_qp_out_bits {
	u8         status[0x8];
3490
	u8         reserved_at_8[0x18];
3491 3492 3493

	u8         syndrome[0x20];

3494
	u8         reserved_at_40[0x40];
3495 3496 3497

	u8         opt_param_mask[0x20];

3498
	u8         reserved_at_a0[0x20];
3499 3500 3501

	struct mlx5_ifc_qpc_bits qpc;

3502
	u8         reserved_at_800[0x80];
3503 3504 3505 3506 3507 3508

	u8         pas[0][0x40];
};

struct mlx5_ifc_query_qp_in_bits {
	u8         opcode[0x10];
3509
	u8         reserved_at_10[0x10];
3510

3511
	u8         reserved_at_20[0x10];
3512 3513
	u8         op_mod[0x10];

3514
	u8         reserved_at_40[0x8];
3515 3516
	u8         qpn[0x18];

3517
	u8         reserved_at_60[0x20];
3518 3519 3520 3521
};

struct mlx5_ifc_query_q_counter_out_bits {
	u8         status[0x8];
3522
	u8         reserved_at_8[0x18];
3523 3524 3525

	u8         syndrome[0x20];

3526
	u8         reserved_at_40[0x40];
3527 3528 3529

	u8         rx_write_requests[0x20];

3530
	u8         reserved_at_a0[0x20];
3531 3532 3533

	u8         rx_read_requests[0x20];

3534
	u8         reserved_at_e0[0x20];
3535 3536 3537

	u8         rx_atomic_requests[0x20];

3538
	u8         reserved_at_120[0x20];
3539 3540 3541

	u8         rx_dct_connect[0x20];

3542
	u8         reserved_at_160[0x20];
3543 3544 3545

	u8         out_of_buffer[0x20];

3546
	u8         reserved_at_1a0[0x20];
3547 3548 3549

	u8         out_of_sequence[0x20];

3550
	u8         reserved_at_1e0[0x620];
3551 3552 3553 3554
};

struct mlx5_ifc_query_q_counter_in_bits {
	u8         opcode[0x10];
3555
	u8         reserved_at_10[0x10];
3556

3557
	u8         reserved_at_20[0x10];
3558 3559
	u8         op_mod[0x10];

3560
	u8         reserved_at_40[0x80];
3561 3562

	u8         clear[0x1];
3563
	u8         reserved_at_c1[0x1f];
3564

3565
	u8         reserved_at_e0[0x18];
3566 3567 3568 3569 3570
	u8         counter_set_id[0x8];
};

struct mlx5_ifc_query_pages_out_bits {
	u8         status[0x8];
3571
	u8         reserved_at_8[0x18];
3572 3573 3574

	u8         syndrome[0x20];

3575
	u8         reserved_at_40[0x10];
3576 3577 3578 3579 3580 3581 3582 3583 3584 3585 3586 3587 3588
	u8         function_id[0x10];

	u8         num_pages[0x20];
};

enum {
	MLX5_QUERY_PAGES_IN_OP_MOD_BOOT_PAGES     = 0x1,
	MLX5_QUERY_PAGES_IN_OP_MOD_INIT_PAGES     = 0x2,
	MLX5_QUERY_PAGES_IN_OP_MOD_REGULAR_PAGES  = 0x3,
};

struct mlx5_ifc_query_pages_in_bits {
	u8         opcode[0x10];
3589
	u8         reserved_at_10[0x10];
3590

3591
	u8         reserved_at_20[0x10];
3592 3593
	u8         op_mod[0x10];

3594
	u8         reserved_at_40[0x10];
3595 3596
	u8         function_id[0x10];

3597
	u8         reserved_at_60[0x20];
3598 3599 3600 3601
};

struct mlx5_ifc_query_nic_vport_context_out_bits {
	u8         status[0x8];
3602
	u8         reserved_at_8[0x18];
3603 3604 3605

	u8         syndrome[0x20];

3606
	u8         reserved_at_40[0x40];
3607 3608 3609 3610 3611 3612

	struct mlx5_ifc_nic_vport_context_bits nic_vport_context;
};

struct mlx5_ifc_query_nic_vport_context_in_bits {
	u8         opcode[0x10];
3613
	u8         reserved_at_10[0x10];
3614

3615
	u8         reserved_at_20[0x10];
3616 3617 3618
	u8         op_mod[0x10];

	u8         other_vport[0x1];
3619
	u8         reserved_at_41[0xf];
3620 3621
	u8         vport_number[0x10];

3622
	u8         reserved_at_60[0x5];
3623
	u8         allowed_list_type[0x3];
3624
	u8         reserved_at_68[0x18];
3625 3626 3627 3628
};

struct mlx5_ifc_query_mkey_out_bits {
	u8         status[0x8];
3629
	u8         reserved_at_8[0x18];
3630 3631 3632

	u8         syndrome[0x20];

3633
	u8         reserved_at_40[0x40];
3634 3635 3636

	struct mlx5_ifc_mkc_bits memory_key_mkey_entry;

3637
	u8         reserved_at_280[0x600];
3638 3639 3640 3641 3642 3643 3644 3645

	u8         bsf0_klm0_pas_mtt0_1[16][0x8];

	u8         bsf1_klm1_pas_mtt2_3[16][0x8];
};

struct mlx5_ifc_query_mkey_in_bits {
	u8         opcode[0x10];
3646
	u8         reserved_at_10[0x10];
3647

3648
	u8         reserved_at_20[0x10];
3649 3650
	u8         op_mod[0x10];

3651
	u8         reserved_at_40[0x8];
3652 3653 3654
	u8         mkey_index[0x18];

	u8         pg_access[0x1];
3655
	u8         reserved_at_61[0x1f];
3656 3657 3658 3659
};

struct mlx5_ifc_query_mad_demux_out_bits {
	u8         status[0x8];
3660
	u8         reserved_at_8[0x18];
3661 3662 3663

	u8         syndrome[0x20];

3664
	u8         reserved_at_40[0x40];
3665 3666 3667 3668 3669 3670

	u8         mad_dumux_parameters_block[0x20];
};

struct mlx5_ifc_query_mad_demux_in_bits {
	u8         opcode[0x10];
3671
	u8         reserved_at_10[0x10];
3672

3673
	u8         reserved_at_20[0x10];
3674 3675
	u8         op_mod[0x10];

3676
	u8         reserved_at_40[0x40];
3677 3678 3679 3680
};

struct mlx5_ifc_query_l2_table_entry_out_bits {
	u8         status[0x8];
3681
	u8         reserved_at_8[0x18];
3682 3683 3684

	u8         syndrome[0x20];

3685
	u8         reserved_at_40[0xa0];
3686

3687
	u8         reserved_at_e0[0x13];
3688 3689 3690 3691 3692
	u8         vlan_valid[0x1];
	u8         vlan[0xc];

	struct mlx5_ifc_mac_address_layout_bits mac_address;

3693
	u8         reserved_at_140[0xc0];
3694 3695 3696 3697
};

struct mlx5_ifc_query_l2_table_entry_in_bits {
	u8         opcode[0x10];
3698
	u8         reserved_at_10[0x10];
3699

3700
	u8         reserved_at_20[0x10];
3701 3702
	u8         op_mod[0x10];

3703
	u8         reserved_at_40[0x60];
3704

3705
	u8         reserved_at_a0[0x8];
3706 3707
	u8         table_index[0x18];

3708
	u8         reserved_at_c0[0x140];
3709 3710 3711 3712
};

struct mlx5_ifc_query_issi_out_bits {
	u8         status[0x8];
3713
	u8         reserved_at_8[0x18];
3714 3715 3716

	u8         syndrome[0x20];

3717
	u8         reserved_at_40[0x10];
3718 3719
	u8         current_issi[0x10];

3720
	u8         reserved_at_60[0xa0];
3721

3722
	u8         reserved_at_100[76][0x8];
3723 3724 3725 3726 3727
	u8         supported_issi_dw0[0x20];
};

struct mlx5_ifc_query_issi_in_bits {
	u8         opcode[0x10];
3728
	u8         reserved_at_10[0x10];
3729

3730
	u8         reserved_at_20[0x10];
3731 3732
	u8         op_mod[0x10];

3733
	u8         reserved_at_40[0x40];
3734 3735 3736 3737
};

struct mlx5_ifc_query_hca_vport_pkey_out_bits {
	u8         status[0x8];
3738
	u8         reserved_at_8[0x18];
3739 3740 3741

	u8         syndrome[0x20];

3742
	u8         reserved_at_40[0x40];
3743 3744 3745 3746 3747 3748

	struct mlx5_ifc_pkey_bits pkey[0];
};

struct mlx5_ifc_query_hca_vport_pkey_in_bits {
	u8         opcode[0x10];
3749
	u8         reserved_at_10[0x10];
3750

3751
	u8         reserved_at_20[0x10];
3752 3753 3754
	u8         op_mod[0x10];

	u8         other_vport[0x1];
3755
	u8         reserved_at_41[0xb];
3756
	u8         port_num[0x4];
3757 3758
	u8         vport_number[0x10];

3759
	u8         reserved_at_60[0x10];
3760 3761 3762
	u8         pkey_index[0x10];
};

3763 3764 3765 3766 3767 3768
enum {
	MLX5_HCA_VPORT_SEL_PORT_GUID	= 1 << 0,
	MLX5_HCA_VPORT_SEL_NODE_GUID	= 1 << 1,
	MLX5_HCA_VPORT_SEL_STATE_POLICY	= 1 << 2,
};

3769 3770
struct mlx5_ifc_query_hca_vport_gid_out_bits {
	u8         status[0x8];
3771
	u8         reserved_at_8[0x18];
3772 3773 3774

	u8         syndrome[0x20];

3775
	u8         reserved_at_40[0x20];
3776 3777

	u8         gids_num[0x10];
3778
	u8         reserved_at_70[0x10];
3779 3780 3781 3782 3783 3784

	struct mlx5_ifc_array128_auto_bits gid[0];
};

struct mlx5_ifc_query_hca_vport_gid_in_bits {
	u8         opcode[0x10];
3785
	u8         reserved_at_10[0x10];
3786

3787
	u8         reserved_at_20[0x10];
3788 3789 3790
	u8         op_mod[0x10];

	u8         other_vport[0x1];
3791
	u8         reserved_at_41[0xb];
3792
	u8         port_num[0x4];
3793 3794
	u8         vport_number[0x10];

3795
	u8         reserved_at_60[0x10];
3796 3797 3798 3799 3800
	u8         gid_index[0x10];
};

struct mlx5_ifc_query_hca_vport_context_out_bits {
	u8         status[0x8];
3801
	u8         reserved_at_8[0x18];
3802 3803 3804

	u8         syndrome[0x20];

3805
	u8         reserved_at_40[0x40];
3806 3807 3808 3809 3810 3811

	struct mlx5_ifc_hca_vport_context_bits hca_vport_context;
};

struct mlx5_ifc_query_hca_vport_context_in_bits {
	u8         opcode[0x10];
3812
	u8         reserved_at_10[0x10];
3813

3814
	u8         reserved_at_20[0x10];
3815 3816 3817
	u8         op_mod[0x10];

	u8         other_vport[0x1];
3818
	u8         reserved_at_41[0xb];
3819
	u8         port_num[0x4];
3820 3821
	u8         vport_number[0x10];

3822
	u8         reserved_at_60[0x20];
3823 3824 3825 3826
};

struct mlx5_ifc_query_hca_cap_out_bits {
	u8         status[0x8];
3827
	u8         reserved_at_8[0x18];
3828 3829 3830

	u8         syndrome[0x20];

3831
	u8         reserved_at_40[0x40];
3832 3833 3834 3835 3836 3837

	union mlx5_ifc_hca_cap_union_bits capability;
};

struct mlx5_ifc_query_hca_cap_in_bits {
	u8         opcode[0x10];
3838
	u8         reserved_at_10[0x10];
3839

3840
	u8         reserved_at_20[0x10];
3841 3842
	u8         op_mod[0x10];

3843
	u8         reserved_at_40[0x40];
3844 3845 3846 3847
};

struct mlx5_ifc_query_flow_table_out_bits {
	u8         status[0x8];
3848
	u8         reserved_at_8[0x18];
3849 3850 3851

	u8         syndrome[0x20];

3852
	u8         reserved_at_40[0x80];
3853

3854
	u8         reserved_at_c0[0x8];
3855
	u8         level[0x8];
3856
	u8         reserved_at_d0[0x8];
3857 3858
	u8         log_size[0x8];

3859
	u8         reserved_at_e0[0x120];
3860 3861 3862 3863
};

struct mlx5_ifc_query_flow_table_in_bits {
	u8         opcode[0x10];
3864
	u8         reserved_at_10[0x10];
3865

3866
	u8         reserved_at_20[0x10];
3867 3868
	u8         op_mod[0x10];

3869
	u8         reserved_at_40[0x40];
3870 3871

	u8         table_type[0x8];
3872
	u8         reserved_at_88[0x18];
3873

3874
	u8         reserved_at_a0[0x8];
3875 3876
	u8         table_id[0x18];

3877
	u8         reserved_at_c0[0x140];
3878 3879 3880 3881
};

struct mlx5_ifc_query_fte_out_bits {
	u8         status[0x8];
3882
	u8         reserved_at_8[0x18];
3883 3884 3885

	u8         syndrome[0x20];

3886
	u8         reserved_at_40[0x1c0];
3887 3888 3889 3890 3891 3892

	struct mlx5_ifc_flow_context_bits flow_context;
};

struct mlx5_ifc_query_fte_in_bits {
	u8         opcode[0x10];
3893
	u8         reserved_at_10[0x10];
3894

3895
	u8         reserved_at_20[0x10];
3896 3897
	u8         op_mod[0x10];

3898
	u8         reserved_at_40[0x40];
3899 3900

	u8         table_type[0x8];
3901
	u8         reserved_at_88[0x18];
3902

3903
	u8         reserved_at_a0[0x8];
3904 3905
	u8         table_id[0x18];

3906
	u8         reserved_at_c0[0x40];
3907 3908 3909

	u8         flow_index[0x20];

3910
	u8         reserved_at_120[0xe0];
3911 3912 3913 3914 3915 3916 3917 3918 3919 3920
};

enum {
	MLX5_QUERY_FLOW_GROUP_OUT_MATCH_CRITERIA_ENABLE_OUTER_HEADERS    = 0x0,
	MLX5_QUERY_FLOW_GROUP_OUT_MATCH_CRITERIA_ENABLE_MISC_PARAMETERS  = 0x1,
	MLX5_QUERY_FLOW_GROUP_OUT_MATCH_CRITERIA_ENABLE_INNER_HEADERS    = 0x2,
};

struct mlx5_ifc_query_flow_group_out_bits {
	u8         status[0x8];
3921
	u8         reserved_at_8[0x18];
3922 3923 3924

	u8         syndrome[0x20];

3925
	u8         reserved_at_40[0xa0];
3926 3927 3928

	u8         start_flow_index[0x20];

3929
	u8         reserved_at_100[0x20];
3930 3931 3932

	u8         end_flow_index[0x20];

3933
	u8         reserved_at_140[0xa0];
3934

3935
	u8         reserved_at_1e0[0x18];
3936 3937 3938 3939
	u8         match_criteria_enable[0x8];

	struct mlx5_ifc_fte_match_param_bits match_criteria;

3940
	u8         reserved_at_1200[0xe00];
3941 3942 3943 3944
};

struct mlx5_ifc_query_flow_group_in_bits {
	u8         opcode[0x10];
3945
	u8         reserved_at_10[0x10];
3946

3947
	u8         reserved_at_20[0x10];
3948 3949
	u8         op_mod[0x10];

3950
	u8         reserved_at_40[0x40];
3951 3952

	u8         table_type[0x8];
3953
	u8         reserved_at_88[0x18];
3954

3955
	u8         reserved_at_a0[0x8];
3956 3957 3958 3959
	u8         table_id[0x18];

	u8         group_id[0x20];

3960
	u8         reserved_at_e0[0x120];
3961 3962
};

3963 3964 3965 3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983 3984 3985 3986 3987 3988 3989 3990
struct mlx5_ifc_query_flow_counter_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];

	struct mlx5_ifc_traffic_counter_bits flow_statistics[0];
};

struct mlx5_ifc_query_flow_counter_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x80];

	u8         clear[0x1];
	u8         reserved_at_c1[0xf];
	u8         num_of_counters[0x10];

	u8         reserved_at_e0[0x10];
	u8         flow_counter_id[0x10];
};

3991 3992
struct mlx5_ifc_query_esw_vport_context_out_bits {
	u8         status[0x8];
3993
	u8         reserved_at_8[0x18];
3994 3995 3996

	u8         syndrome[0x20];

3997
	u8         reserved_at_40[0x40];
3998 3999 4000 4001 4002 4003

	struct mlx5_ifc_esw_vport_context_bits esw_vport_context;
};

struct mlx5_ifc_query_esw_vport_context_in_bits {
	u8         opcode[0x10];
4004
	u8         reserved_at_10[0x10];
4005

4006
	u8         reserved_at_20[0x10];
4007 4008 4009
	u8         op_mod[0x10];

	u8         other_vport[0x1];
4010
	u8         reserved_at_41[0xf];
4011 4012
	u8         vport_number[0x10];

4013
	u8         reserved_at_60[0x20];
4014 4015 4016 4017
};

struct mlx5_ifc_modify_esw_vport_context_out_bits {
	u8         status[0x8];
4018
	u8         reserved_at_8[0x18];
4019 4020 4021

	u8         syndrome[0x20];

4022
	u8         reserved_at_40[0x40];
4023 4024 4025
};

struct mlx5_ifc_esw_vport_context_fields_select_bits {
4026
	u8         reserved_at_0[0x1c];
4027 4028 4029 4030 4031 4032 4033 4034
	u8         vport_cvlan_insert[0x1];
	u8         vport_svlan_insert[0x1];
	u8         vport_cvlan_strip[0x1];
	u8         vport_svlan_strip[0x1];
};

struct mlx5_ifc_modify_esw_vport_context_in_bits {
	u8         opcode[0x10];
4035
	u8         reserved_at_10[0x10];
4036

4037
	u8         reserved_at_20[0x10];
4038 4039 4040
	u8         op_mod[0x10];

	u8         other_vport[0x1];
4041
	u8         reserved_at_41[0xf];
4042 4043 4044 4045 4046 4047 4048
	u8         vport_number[0x10];

	struct mlx5_ifc_esw_vport_context_fields_select_bits field_select;

	struct mlx5_ifc_esw_vport_context_bits esw_vport_context;
};

4049 4050
struct mlx5_ifc_query_eq_out_bits {
	u8         status[0x8];
4051
	u8         reserved_at_8[0x18];
4052 4053 4054

	u8         syndrome[0x20];

4055
	u8         reserved_at_40[0x40];
4056 4057 4058

	struct mlx5_ifc_eqc_bits eq_context_entry;

4059
	u8         reserved_at_280[0x40];
4060 4061 4062

	u8         event_bitmask[0x40];

4063
	u8         reserved_at_300[0x580];
4064 4065 4066 4067 4068 4069

	u8         pas[0][0x40];
};

struct mlx5_ifc_query_eq_in_bits {
	u8         opcode[0x10];
4070
	u8         reserved_at_10[0x10];
4071

4072
	u8         reserved_at_20[0x10];
4073 4074
	u8         op_mod[0x10];

4075
	u8         reserved_at_40[0x18];
4076 4077
	u8         eq_number[0x8];

4078
	u8         reserved_at_60[0x20];
4079 4080 4081 4082
};

struct mlx5_ifc_query_dct_out_bits {
	u8         status[0x8];
4083
	u8         reserved_at_8[0x18];
4084 4085 4086

	u8         syndrome[0x20];

4087
	u8         reserved_at_40[0x40];
4088 4089 4090

	struct mlx5_ifc_dctc_bits dct_context_entry;

4091
	u8         reserved_at_280[0x180];
4092 4093 4094 4095
};

struct mlx5_ifc_query_dct_in_bits {
	u8         opcode[0x10];
4096
	u8         reserved_at_10[0x10];
4097

4098
	u8         reserved_at_20[0x10];
4099 4100
	u8         op_mod[0x10];

4101
	u8         reserved_at_40[0x8];
4102 4103
	u8         dctn[0x18];

4104
	u8         reserved_at_60[0x20];
4105 4106 4107 4108
};

struct mlx5_ifc_query_cq_out_bits {
	u8         status[0x8];
4109
	u8         reserved_at_8[0x18];
4110 4111 4112

	u8         syndrome[0x20];

4113
	u8         reserved_at_40[0x40];
4114 4115 4116

	struct mlx5_ifc_cqc_bits cq_context;

4117
	u8         reserved_at_280[0x600];
4118 4119 4120 4121 4122 4123

	u8         pas[0][0x40];
};

struct mlx5_ifc_query_cq_in_bits {
	u8         opcode[0x10];
4124
	u8         reserved_at_10[0x10];
4125

4126
	u8         reserved_at_20[0x10];
4127 4128
	u8         op_mod[0x10];

4129
	u8         reserved_at_40[0x8];
4130 4131
	u8         cqn[0x18];

4132
	u8         reserved_at_60[0x20];
4133 4134 4135 4136
};

struct mlx5_ifc_query_cong_status_out_bits {
	u8         status[0x8];
4137
	u8         reserved_at_8[0x18];
4138 4139 4140

	u8         syndrome[0x20];

4141
	u8         reserved_at_40[0x20];
4142 4143 4144

	u8         enable[0x1];
	u8         tag_enable[0x1];
4145
	u8         reserved_at_62[0x1e];
4146 4147 4148 4149
};

struct mlx5_ifc_query_cong_status_in_bits {
	u8         opcode[0x10];
4150
	u8         reserved_at_10[0x10];
4151

4152
	u8         reserved_at_20[0x10];
4153 4154
	u8         op_mod[0x10];

4155
	u8         reserved_at_40[0x18];
4156 4157 4158
	u8         priority[0x4];
	u8         cong_protocol[0x4];

4159
	u8         reserved_at_60[0x20];
4160 4161 4162 4163
};

struct mlx5_ifc_query_cong_statistics_out_bits {
	u8         status[0x8];
4164
	u8         reserved_at_8[0x18];
4165 4166 4167

	u8         syndrome[0x20];

4168
	u8         reserved_at_40[0x40];
4169 4170 4171 4172 4173 4174 4175 4176 4177 4178 4179 4180 4181

	u8         cur_flows[0x20];

	u8         sum_flows[0x20];

	u8         cnp_ignored_high[0x20];

	u8         cnp_ignored_low[0x20];

	u8         cnp_handled_high[0x20];

	u8         cnp_handled_low[0x20];

4182
	u8         reserved_at_140[0x100];
4183 4184 4185 4186 4187 4188 4189 4190 4191 4192 4193 4194 4195 4196 4197

	u8         time_stamp_high[0x20];

	u8         time_stamp_low[0x20];

	u8         accumulators_period[0x20];

	u8         ecn_marked_roce_packets_high[0x20];

	u8         ecn_marked_roce_packets_low[0x20];

	u8         cnps_sent_high[0x20];

	u8         cnps_sent_low[0x20];

4198
	u8         reserved_at_320[0x560];
4199 4200 4201 4202
};

struct mlx5_ifc_query_cong_statistics_in_bits {
	u8         opcode[0x10];
4203
	u8         reserved_at_10[0x10];
4204

4205
	u8         reserved_at_20[0x10];
4206 4207 4208
	u8         op_mod[0x10];

	u8         clear[0x1];
4209
	u8         reserved_at_41[0x1f];
4210

4211
	u8         reserved_at_60[0x20];
4212 4213 4214 4215
};

struct mlx5_ifc_query_cong_params_out_bits {
	u8         status[0x8];
4216
	u8         reserved_at_8[0x18];
4217 4218 4219

	u8         syndrome[0x20];

4220
	u8         reserved_at_40[0x40];
4221 4222 4223 4224 4225 4226

	union mlx5_ifc_cong_control_roce_ecn_auto_bits congestion_parameters;
};

struct mlx5_ifc_query_cong_params_in_bits {
	u8         opcode[0x10];
4227
	u8         reserved_at_10[0x10];
4228

4229
	u8         reserved_at_20[0x10];
4230 4231
	u8         op_mod[0x10];

4232
	u8         reserved_at_40[0x1c];
4233 4234
	u8         cong_protocol[0x4];

4235
	u8         reserved_at_60[0x20];
4236 4237 4238 4239
};

struct mlx5_ifc_query_adapter_out_bits {
	u8         status[0x8];
4240
	u8         reserved_at_8[0x18];
4241 4242 4243

	u8         syndrome[0x20];

4244
	u8         reserved_at_40[0x40];
4245 4246 4247 4248 4249 4250

	struct mlx5_ifc_query_adapter_param_block_bits query_adapter_struct;
};

struct mlx5_ifc_query_adapter_in_bits {
	u8         opcode[0x10];
4251
	u8         reserved_at_10[0x10];
4252

4253
	u8         reserved_at_20[0x10];
4254 4255
	u8         op_mod[0x10];

4256
	u8         reserved_at_40[0x40];
4257 4258 4259 4260
};

struct mlx5_ifc_qp_2rst_out_bits {
	u8         status[0x8];
4261
	u8         reserved_at_8[0x18];
4262 4263 4264

	u8         syndrome[0x20];

4265
	u8         reserved_at_40[0x40];
4266 4267 4268 4269
};

struct mlx5_ifc_qp_2rst_in_bits {
	u8         opcode[0x10];
4270
	u8         reserved_at_10[0x10];
4271

4272
	u8         reserved_at_20[0x10];
4273 4274
	u8         op_mod[0x10];

4275
	u8         reserved_at_40[0x8];
4276 4277
	u8         qpn[0x18];

4278
	u8         reserved_at_60[0x20];
4279 4280 4281 4282
};

struct mlx5_ifc_qp_2err_out_bits {
	u8         status[0x8];
4283
	u8         reserved_at_8[0x18];
4284 4285 4286

	u8         syndrome[0x20];

4287
	u8         reserved_at_40[0x40];
4288 4289 4290 4291
};

struct mlx5_ifc_qp_2err_in_bits {
	u8         opcode[0x10];
4292
	u8         reserved_at_10[0x10];
4293

4294
	u8         reserved_at_20[0x10];
4295 4296
	u8         op_mod[0x10];

4297
	u8         reserved_at_40[0x8];
4298 4299
	u8         qpn[0x18];

4300
	u8         reserved_at_60[0x20];
4301 4302 4303 4304
};

struct mlx5_ifc_page_fault_resume_out_bits {
	u8         status[0x8];
4305
	u8         reserved_at_8[0x18];
4306 4307 4308

	u8         syndrome[0x20];

4309
	u8         reserved_at_40[0x40];
4310 4311 4312 4313
};

struct mlx5_ifc_page_fault_resume_in_bits {
	u8         opcode[0x10];
4314
	u8         reserved_at_10[0x10];
4315

4316
	u8         reserved_at_20[0x10];
4317 4318 4319
	u8         op_mod[0x10];

	u8         error[0x1];
4320
	u8         reserved_at_41[0x4];
4321 4322 4323 4324 4325
	u8         rdma[0x1];
	u8         read_write[0x1];
	u8         req_res[0x1];
	u8         qpn[0x18];

4326
	u8         reserved_at_60[0x20];
4327 4328 4329 4330
};

struct mlx5_ifc_nop_out_bits {
	u8         status[0x8];
4331
	u8         reserved_at_8[0x18];
4332 4333 4334

	u8         syndrome[0x20];

4335
	u8         reserved_at_40[0x40];
4336 4337 4338 4339
};

struct mlx5_ifc_nop_in_bits {
	u8         opcode[0x10];
4340
	u8         reserved_at_10[0x10];
4341

4342
	u8         reserved_at_20[0x10];
4343 4344
	u8         op_mod[0x10];

4345
	u8         reserved_at_40[0x40];
4346 4347 4348 4349
};

struct mlx5_ifc_modify_vport_state_out_bits {
	u8         status[0x8];
4350
	u8         reserved_at_8[0x18];
4351 4352 4353

	u8         syndrome[0x20];

4354
	u8         reserved_at_40[0x40];
4355 4356 4357 4358
};

struct mlx5_ifc_modify_vport_state_in_bits {
	u8         opcode[0x10];
4359
	u8         reserved_at_10[0x10];
4360

4361
	u8         reserved_at_20[0x10];
4362 4363 4364
	u8         op_mod[0x10];

	u8         other_vport[0x1];
4365
	u8         reserved_at_41[0xf];
4366 4367
	u8         vport_number[0x10];

4368
	u8         reserved_at_60[0x18];
4369
	u8         admin_state[0x4];
4370
	u8         reserved_at_7c[0x4];
4371 4372 4373 4374
};

struct mlx5_ifc_modify_tis_out_bits {
	u8         status[0x8];
4375
	u8         reserved_at_8[0x18];
4376 4377 4378

	u8         syndrome[0x20];

4379
	u8         reserved_at_40[0x40];
4380 4381
};

4382
struct mlx5_ifc_modify_tis_bitmask_bits {
4383
	u8         reserved_at_0[0x20];
4384

4385
	u8         reserved_at_20[0x1f];
4386 4387 4388
	u8         prio[0x1];
};

4389 4390
struct mlx5_ifc_modify_tis_in_bits {
	u8         opcode[0x10];
4391
	u8         reserved_at_10[0x10];
4392

4393
	u8         reserved_at_20[0x10];
4394 4395
	u8         op_mod[0x10];

4396
	u8         reserved_at_40[0x8];
4397 4398
	u8         tisn[0x18];

4399
	u8         reserved_at_60[0x20];
4400

4401
	struct mlx5_ifc_modify_tis_bitmask_bits bitmask;
4402

4403
	u8         reserved_at_c0[0x40];
4404 4405 4406 4407

	struct mlx5_ifc_tisc_bits ctx;
};

4408
struct mlx5_ifc_modify_tir_bitmask_bits {
4409
	u8	   reserved_at_0[0x20];
4410

4411
	u8         reserved_at_20[0x1b];
4412
	u8         self_lb_en[0x1];
4413 4414 4415
	u8         reserved_at_3c[0x1];
	u8         hash[0x1];
	u8         reserved_at_3e[0x1];
4416 4417 4418
	u8         lro[0x1];
};

4419 4420
struct mlx5_ifc_modify_tir_out_bits {
	u8         status[0x8];
4421
	u8         reserved_at_8[0x18];
4422 4423 4424

	u8         syndrome[0x20];

4425
	u8         reserved_at_40[0x40];
4426 4427 4428 4429
};

struct mlx5_ifc_modify_tir_in_bits {
	u8         opcode[0x10];
4430
	u8         reserved_at_10[0x10];
4431

4432
	u8         reserved_at_20[0x10];
4433 4434
	u8         op_mod[0x10];

4435
	u8         reserved_at_40[0x8];
4436 4437
	u8         tirn[0x18];

4438
	u8         reserved_at_60[0x20];
4439

4440
	struct mlx5_ifc_modify_tir_bitmask_bits bitmask;
4441

4442
	u8         reserved_at_c0[0x40];
4443 4444 4445 4446 4447 4448

	struct mlx5_ifc_tirc_bits ctx;
};

struct mlx5_ifc_modify_sq_out_bits {
	u8         status[0x8];
4449
	u8         reserved_at_8[0x18];
4450 4451 4452

	u8         syndrome[0x20];

4453
	u8         reserved_at_40[0x40];
4454 4455 4456 4457
};

struct mlx5_ifc_modify_sq_in_bits {
	u8         opcode[0x10];
4458
	u8         reserved_at_10[0x10];
4459

4460
	u8         reserved_at_20[0x10];
4461 4462 4463
	u8         op_mod[0x10];

	u8         sq_state[0x4];
4464
	u8         reserved_at_44[0x4];
4465 4466
	u8         sqn[0x18];

4467
	u8         reserved_at_60[0x20];
4468 4469 4470

	u8         modify_bitmask[0x40];

4471
	u8         reserved_at_c0[0x40];
4472 4473 4474 4475 4476 4477

	struct mlx5_ifc_sqc_bits ctx;
};

struct mlx5_ifc_modify_rqt_out_bits {
	u8         status[0x8];
4478
	u8         reserved_at_8[0x18];
4479 4480 4481

	u8         syndrome[0x20];

4482
	u8         reserved_at_40[0x40];
4483 4484
};

4485
struct mlx5_ifc_rqt_bitmask_bits {
4486
	u8	   reserved_at_0[0x20];
4487

4488
	u8         reserved_at_20[0x1f];
4489 4490 4491
	u8         rqn_list[0x1];
};

4492 4493
struct mlx5_ifc_modify_rqt_in_bits {
	u8         opcode[0x10];
4494
	u8         reserved_at_10[0x10];
4495

4496
	u8         reserved_at_20[0x10];
4497 4498
	u8         op_mod[0x10];

4499
	u8         reserved_at_40[0x8];
4500 4501
	u8         rqtn[0x18];

4502
	u8         reserved_at_60[0x20];
4503

4504
	struct mlx5_ifc_rqt_bitmask_bits bitmask;
4505

4506
	u8         reserved_at_c0[0x40];
4507 4508 4509 4510 4511 4512

	struct mlx5_ifc_rqtc_bits ctx;
};

struct mlx5_ifc_modify_rq_out_bits {
	u8         status[0x8];
4513
	u8         reserved_at_8[0x18];
4514 4515 4516

	u8         syndrome[0x20];

4517
	u8         reserved_at_40[0x40];
4518 4519 4520 4521
};

struct mlx5_ifc_modify_rq_in_bits {
	u8         opcode[0x10];
4522
	u8         reserved_at_10[0x10];
4523

4524
	u8         reserved_at_20[0x10];
4525 4526 4527
	u8         op_mod[0x10];

	u8         rq_state[0x4];
4528
	u8         reserved_at_44[0x4];
4529 4530
	u8         rqn[0x18];

4531
	u8         reserved_at_60[0x20];
4532 4533 4534

	u8         modify_bitmask[0x40];

4535
	u8         reserved_at_c0[0x40];
4536 4537 4538 4539 4540 4541

	struct mlx5_ifc_rqc_bits ctx;
};

struct mlx5_ifc_modify_rmp_out_bits {
	u8         status[0x8];
4542
	u8         reserved_at_8[0x18];
4543 4544 4545

	u8         syndrome[0x20];

4546
	u8         reserved_at_40[0x40];
4547 4548
};

4549
struct mlx5_ifc_rmp_bitmask_bits {
4550
	u8	   reserved_at_0[0x20];
4551

4552
	u8         reserved_at_20[0x1f];
4553 4554 4555
	u8         lwm[0x1];
};

4556 4557
struct mlx5_ifc_modify_rmp_in_bits {
	u8         opcode[0x10];
4558
	u8         reserved_at_10[0x10];
4559

4560
	u8         reserved_at_20[0x10];
4561 4562 4563
	u8         op_mod[0x10];

	u8         rmp_state[0x4];
4564
	u8         reserved_at_44[0x4];
4565 4566
	u8         rmpn[0x18];

4567
	u8         reserved_at_60[0x20];
4568

4569
	struct mlx5_ifc_rmp_bitmask_bits bitmask;
4570

4571
	u8         reserved_at_c0[0x40];
4572 4573 4574 4575 4576 4577

	struct mlx5_ifc_rmpc_bits ctx;
};

struct mlx5_ifc_modify_nic_vport_context_out_bits {
	u8         status[0x8];
4578
	u8         reserved_at_8[0x18];
4579 4580 4581

	u8         syndrome[0x20];

4582
	u8         reserved_at_40[0x40];
4583 4584 4585
};

struct mlx5_ifc_modify_nic_vport_field_select_bits {
4586
	u8         reserved_at_0[0x19];
4587 4588 4589
	u8         mtu[0x1];
	u8         change_event[0x1];
	u8         promisc[0x1];
4590 4591 4592
	u8         permanent_address[0x1];
	u8         addresses_list[0x1];
	u8         roce_en[0x1];
4593
	u8         reserved_at_1f[0x1];
4594 4595 4596 4597
};

struct mlx5_ifc_modify_nic_vport_context_in_bits {
	u8         opcode[0x10];
4598
	u8         reserved_at_10[0x10];
4599

4600
	u8         reserved_at_20[0x10];
4601 4602 4603
	u8         op_mod[0x10];

	u8         other_vport[0x1];
4604
	u8         reserved_at_41[0xf];
4605 4606 4607 4608
	u8         vport_number[0x10];

	struct mlx5_ifc_modify_nic_vport_field_select_bits field_select;

4609
	u8         reserved_at_80[0x780];
4610 4611 4612 4613 4614 4615

	struct mlx5_ifc_nic_vport_context_bits nic_vport_context;
};

struct mlx5_ifc_modify_hca_vport_context_out_bits {
	u8         status[0x8];
4616
	u8         reserved_at_8[0x18];
4617 4618 4619

	u8         syndrome[0x20];

4620
	u8         reserved_at_40[0x40];
4621 4622 4623 4624
};

struct mlx5_ifc_modify_hca_vport_context_in_bits {
	u8         opcode[0x10];
4625
	u8         reserved_at_10[0x10];
4626

4627
	u8         reserved_at_20[0x10];
4628 4629 4630
	u8         op_mod[0x10];

	u8         other_vport[0x1];
4631
	u8         reserved_at_41[0xb];
4632
	u8         port_num[0x4];
4633 4634
	u8         vport_number[0x10];

4635
	u8         reserved_at_60[0x20];
4636 4637 4638 4639 4640 4641

	struct mlx5_ifc_hca_vport_context_bits hca_vport_context;
};

struct mlx5_ifc_modify_cq_out_bits {
	u8         status[0x8];
4642
	u8         reserved_at_8[0x18];
4643 4644 4645

	u8         syndrome[0x20];

4646
	u8         reserved_at_40[0x40];
4647 4648 4649 4650 4651 4652 4653 4654 4655
};

enum {
	MLX5_MODIFY_CQ_IN_OP_MOD_MODIFY_CQ  = 0x0,
	MLX5_MODIFY_CQ_IN_OP_MOD_RESIZE_CQ  = 0x1,
};

struct mlx5_ifc_modify_cq_in_bits {
	u8         opcode[0x10];
4656
	u8         reserved_at_10[0x10];
4657

4658
	u8         reserved_at_20[0x10];
4659 4660
	u8         op_mod[0x10];

4661
	u8         reserved_at_40[0x8];
4662 4663 4664 4665 4666 4667
	u8         cqn[0x18];

	union mlx5_ifc_modify_field_select_resize_field_select_auto_bits modify_field_select_resize_field_select;

	struct mlx5_ifc_cqc_bits cq_context;

4668
	u8         reserved_at_280[0x600];
4669 4670 4671 4672 4673 4674

	u8         pas[0][0x40];
};

struct mlx5_ifc_modify_cong_status_out_bits {
	u8         status[0x8];
4675
	u8         reserved_at_8[0x18];
4676 4677 4678

	u8         syndrome[0x20];

4679
	u8         reserved_at_40[0x40];
4680 4681 4682 4683
};

struct mlx5_ifc_modify_cong_status_in_bits {
	u8         opcode[0x10];
4684
	u8         reserved_at_10[0x10];
4685

4686
	u8         reserved_at_20[0x10];
4687 4688
	u8         op_mod[0x10];

4689
	u8         reserved_at_40[0x18];
4690 4691 4692 4693 4694
	u8         priority[0x4];
	u8         cong_protocol[0x4];

	u8         enable[0x1];
	u8         tag_enable[0x1];
4695
	u8         reserved_at_62[0x1e];
4696 4697 4698 4699
};

struct mlx5_ifc_modify_cong_params_out_bits {
	u8         status[0x8];
4700
	u8         reserved_at_8[0x18];
4701 4702 4703

	u8         syndrome[0x20];

4704
	u8         reserved_at_40[0x40];
4705 4706 4707 4708
};

struct mlx5_ifc_modify_cong_params_in_bits {
	u8         opcode[0x10];
4709
	u8         reserved_at_10[0x10];
4710

4711
	u8         reserved_at_20[0x10];
4712 4713
	u8         op_mod[0x10];

4714
	u8         reserved_at_40[0x1c];
4715 4716 4717 4718
	u8         cong_protocol[0x4];

	union mlx5_ifc_field_select_802_1_r_roce_auto_bits field_select;

4719
	u8         reserved_at_80[0x80];
4720 4721 4722 4723 4724 4725

	union mlx5_ifc_cong_control_roce_ecn_auto_bits congestion_parameters;
};

struct mlx5_ifc_manage_pages_out_bits {
	u8         status[0x8];
4726
	u8         reserved_at_8[0x18];
4727 4728 4729 4730 4731

	u8         syndrome[0x20];

	u8         output_num_entries[0x20];

4732
	u8         reserved_at_60[0x20];
4733 4734 4735 4736 4737 4738 4739 4740 4741 4742 4743 4744

	u8         pas[0][0x40];
};

enum {
	MLX5_MANAGE_PAGES_IN_OP_MOD_ALLOCATION_FAIL     = 0x0,
	MLX5_MANAGE_PAGES_IN_OP_MOD_ALLOCATION_SUCCESS  = 0x1,
	MLX5_MANAGE_PAGES_IN_OP_MOD_HCA_RETURN_PAGES    = 0x2,
};

struct mlx5_ifc_manage_pages_in_bits {
	u8         opcode[0x10];
4745
	u8         reserved_at_10[0x10];
4746

4747
	u8         reserved_at_20[0x10];
4748 4749
	u8         op_mod[0x10];

4750
	u8         reserved_at_40[0x10];
4751 4752 4753 4754 4755 4756 4757 4758 4759
	u8         function_id[0x10];

	u8         input_num_entries[0x20];

	u8         pas[0][0x40];
};

struct mlx5_ifc_mad_ifc_out_bits {
	u8         status[0x8];
4760
	u8         reserved_at_8[0x18];
4761 4762 4763

	u8         syndrome[0x20];

4764
	u8         reserved_at_40[0x40];
4765 4766 4767 4768 4769 4770

	u8         response_mad_packet[256][0x8];
};

struct mlx5_ifc_mad_ifc_in_bits {
	u8         opcode[0x10];
4771
	u8         reserved_at_10[0x10];
4772

4773
	u8         reserved_at_20[0x10];
4774 4775 4776
	u8         op_mod[0x10];

	u8         remote_lid[0x10];
4777
	u8         reserved_at_50[0x8];
4778 4779
	u8         port[0x8];

4780
	u8         reserved_at_60[0x20];
4781 4782 4783 4784 4785 4786

	u8         mad[256][0x8];
};

struct mlx5_ifc_init_hca_out_bits {
	u8         status[0x8];
4787
	u8         reserved_at_8[0x18];
4788 4789 4790

	u8         syndrome[0x20];

4791
	u8         reserved_at_40[0x40];
4792 4793 4794 4795
};

struct mlx5_ifc_init_hca_in_bits {
	u8         opcode[0x10];
4796
	u8         reserved_at_10[0x10];
4797

4798
	u8         reserved_at_20[0x10];
4799 4800
	u8         op_mod[0x10];

4801
	u8         reserved_at_40[0x40];
4802 4803 4804 4805
};

struct mlx5_ifc_init2rtr_qp_out_bits {
	u8         status[0x8];
4806
	u8         reserved_at_8[0x18];
4807 4808 4809

	u8         syndrome[0x20];

4810
	u8         reserved_at_40[0x40];
4811 4812 4813 4814
};

struct mlx5_ifc_init2rtr_qp_in_bits {
	u8         opcode[0x10];
4815
	u8         reserved_at_10[0x10];
4816

4817
	u8         reserved_at_20[0x10];
4818 4819
	u8         op_mod[0x10];

4820
	u8         reserved_at_40[0x8];
4821 4822
	u8         qpn[0x18];

4823
	u8         reserved_at_60[0x20];
4824 4825 4826

	u8         opt_param_mask[0x20];

4827
	u8         reserved_at_a0[0x20];
4828 4829 4830

	struct mlx5_ifc_qpc_bits qpc;

4831
	u8         reserved_at_800[0x80];
4832 4833 4834 4835
};

struct mlx5_ifc_init2init_qp_out_bits {
	u8         status[0x8];
4836
	u8         reserved_at_8[0x18];
4837 4838 4839

	u8         syndrome[0x20];

4840
	u8         reserved_at_40[0x40];
4841 4842 4843 4844
};

struct mlx5_ifc_init2init_qp_in_bits {
	u8         opcode[0x10];
4845
	u8         reserved_at_10[0x10];
4846

4847
	u8         reserved_at_20[0x10];
4848 4849
	u8         op_mod[0x10];

4850
	u8         reserved_at_40[0x8];
4851 4852
	u8         qpn[0x18];

4853
	u8         reserved_at_60[0x20];
4854 4855 4856

	u8         opt_param_mask[0x20];

4857
	u8         reserved_at_a0[0x20];
4858 4859 4860

	struct mlx5_ifc_qpc_bits qpc;

4861
	u8         reserved_at_800[0x80];
4862 4863 4864 4865
};

struct mlx5_ifc_get_dropped_packet_log_out_bits {
	u8         status[0x8];
4866
	u8         reserved_at_8[0x18];
4867 4868 4869

	u8         syndrome[0x20];

4870
	u8         reserved_at_40[0x40];
4871 4872 4873 4874 4875 4876 4877 4878

	u8         packet_headers_log[128][0x8];

	u8         packet_syndrome[64][0x8];
};

struct mlx5_ifc_get_dropped_packet_log_in_bits {
	u8         opcode[0x10];
4879
	u8         reserved_at_10[0x10];
4880

4881
	u8         reserved_at_20[0x10];
4882 4883
	u8         op_mod[0x10];

4884
	u8         reserved_at_40[0x40];
4885 4886 4887 4888
};

struct mlx5_ifc_gen_eqe_in_bits {
	u8         opcode[0x10];
4889
	u8         reserved_at_10[0x10];
4890

4891
	u8         reserved_at_20[0x10];
4892 4893
	u8         op_mod[0x10];

4894
	u8         reserved_at_40[0x18];
4895 4896
	u8         eq_number[0x8];

4897
	u8         reserved_at_60[0x20];
4898 4899 4900 4901 4902 4903

	u8         eqe[64][0x8];
};

struct mlx5_ifc_gen_eq_out_bits {
	u8         status[0x8];
4904
	u8         reserved_at_8[0x18];
4905 4906 4907

	u8         syndrome[0x20];

4908
	u8         reserved_at_40[0x40];
4909 4910 4911 4912
};

struct mlx5_ifc_enable_hca_out_bits {
	u8         status[0x8];
4913
	u8         reserved_at_8[0x18];
4914 4915 4916

	u8         syndrome[0x20];

4917
	u8         reserved_at_40[0x20];
4918 4919 4920 4921
};

struct mlx5_ifc_enable_hca_in_bits {
	u8         opcode[0x10];
4922
	u8         reserved_at_10[0x10];
4923

4924
	u8         reserved_at_20[0x10];
4925 4926
	u8         op_mod[0x10];

4927
	u8         reserved_at_40[0x10];
4928 4929
	u8         function_id[0x10];

4930
	u8         reserved_at_60[0x20];
4931 4932 4933 4934
};

struct mlx5_ifc_drain_dct_out_bits {
	u8         status[0x8];
4935
	u8         reserved_at_8[0x18];
4936 4937 4938

	u8         syndrome[0x20];

4939
	u8         reserved_at_40[0x40];
4940 4941 4942 4943
};

struct mlx5_ifc_drain_dct_in_bits {
	u8         opcode[0x10];
4944
	u8         reserved_at_10[0x10];
4945

4946
	u8         reserved_at_20[0x10];
4947 4948
	u8         op_mod[0x10];

4949
	u8         reserved_at_40[0x8];
4950 4951
	u8         dctn[0x18];

4952
	u8         reserved_at_60[0x20];
4953 4954 4955 4956
};

struct mlx5_ifc_disable_hca_out_bits {
	u8         status[0x8];
4957
	u8         reserved_at_8[0x18];
4958 4959 4960

	u8         syndrome[0x20];

4961
	u8         reserved_at_40[0x20];
4962 4963 4964 4965
};

struct mlx5_ifc_disable_hca_in_bits {
	u8         opcode[0x10];
4966
	u8         reserved_at_10[0x10];
4967

4968
	u8         reserved_at_20[0x10];
4969 4970
	u8         op_mod[0x10];

4971
	u8         reserved_at_40[0x10];
4972 4973
	u8         function_id[0x10];

4974
	u8         reserved_at_60[0x20];
4975 4976 4977 4978
};

struct mlx5_ifc_detach_from_mcg_out_bits {
	u8         status[0x8];
4979
	u8         reserved_at_8[0x18];
4980 4981 4982

	u8         syndrome[0x20];

4983
	u8         reserved_at_40[0x40];
4984 4985 4986 4987
};

struct mlx5_ifc_detach_from_mcg_in_bits {
	u8         opcode[0x10];
4988
	u8         reserved_at_10[0x10];
4989

4990
	u8         reserved_at_20[0x10];
4991 4992
	u8         op_mod[0x10];

4993
	u8         reserved_at_40[0x8];
4994 4995
	u8         qpn[0x18];

4996
	u8         reserved_at_60[0x20];
4997 4998 4999 5000 5001 5002

	u8         multicast_gid[16][0x8];
};

struct mlx5_ifc_destroy_xrc_srq_out_bits {
	u8         status[0x8];
5003
	u8         reserved_at_8[0x18];
5004 5005 5006

	u8         syndrome[0x20];

5007
	u8         reserved_at_40[0x40];
5008 5009 5010 5011
};

struct mlx5_ifc_destroy_xrc_srq_in_bits {
	u8         opcode[0x10];
5012
	u8         reserved_at_10[0x10];
5013

5014
	u8         reserved_at_20[0x10];
5015 5016
	u8         op_mod[0x10];

5017
	u8         reserved_at_40[0x8];
5018 5019
	u8         xrc_srqn[0x18];

5020
	u8         reserved_at_60[0x20];
5021 5022 5023 5024
};

struct mlx5_ifc_destroy_tis_out_bits {
	u8         status[0x8];
5025
	u8         reserved_at_8[0x18];
5026 5027 5028

	u8         syndrome[0x20];

5029
	u8         reserved_at_40[0x40];
5030 5031 5032 5033
};

struct mlx5_ifc_destroy_tis_in_bits {
	u8         opcode[0x10];
5034
	u8         reserved_at_10[0x10];
5035

5036
	u8         reserved_at_20[0x10];
5037 5038
	u8         op_mod[0x10];

5039
	u8         reserved_at_40[0x8];
5040 5041
	u8         tisn[0x18];

5042
	u8         reserved_at_60[0x20];
5043 5044 5045 5046
};

struct mlx5_ifc_destroy_tir_out_bits {
	u8         status[0x8];
5047
	u8         reserved_at_8[0x18];
5048 5049 5050

	u8         syndrome[0x20];

5051
	u8         reserved_at_40[0x40];
5052 5053 5054 5055
};

struct mlx5_ifc_destroy_tir_in_bits {
	u8         opcode[0x10];
5056
	u8         reserved_at_10[0x10];
5057

5058
	u8         reserved_at_20[0x10];
5059 5060
	u8         op_mod[0x10];

5061
	u8         reserved_at_40[0x8];
5062 5063
	u8         tirn[0x18];

5064
	u8         reserved_at_60[0x20];
5065 5066 5067 5068
};

struct mlx5_ifc_destroy_srq_out_bits {
	u8         status[0x8];
5069
	u8         reserved_at_8[0x18];
5070 5071 5072

	u8         syndrome[0x20];

5073
	u8         reserved_at_40[0x40];
5074 5075 5076 5077
};

struct mlx5_ifc_destroy_srq_in_bits {
	u8         opcode[0x10];
5078
	u8         reserved_at_10[0x10];
5079

5080
	u8         reserved_at_20[0x10];
5081 5082
	u8         op_mod[0x10];

5083
	u8         reserved_at_40[0x8];
5084 5085
	u8         srqn[0x18];

5086
	u8         reserved_at_60[0x20];
5087 5088 5089 5090
};

struct mlx5_ifc_destroy_sq_out_bits {
	u8         status[0x8];
5091
	u8         reserved_at_8[0x18];
5092 5093 5094

	u8         syndrome[0x20];

5095
	u8         reserved_at_40[0x40];
5096 5097 5098 5099
};

struct mlx5_ifc_destroy_sq_in_bits {
	u8         opcode[0x10];
5100
	u8         reserved_at_10[0x10];
5101

5102
	u8         reserved_at_20[0x10];
5103 5104
	u8         op_mod[0x10];

5105
	u8         reserved_at_40[0x8];
5106 5107
	u8         sqn[0x18];

5108
	u8         reserved_at_60[0x20];
5109 5110 5111 5112
};

struct mlx5_ifc_destroy_rqt_out_bits {
	u8         status[0x8];
5113
	u8         reserved_at_8[0x18];
5114 5115 5116

	u8         syndrome[0x20];

5117
	u8         reserved_at_40[0x40];
5118 5119 5120 5121
};

struct mlx5_ifc_destroy_rqt_in_bits {
	u8         opcode[0x10];
5122
	u8         reserved_at_10[0x10];
5123

5124
	u8         reserved_at_20[0x10];
5125 5126
	u8         op_mod[0x10];

5127
	u8         reserved_at_40[0x8];
5128 5129
	u8         rqtn[0x18];

5130
	u8         reserved_at_60[0x20];
5131 5132 5133 5134
};

struct mlx5_ifc_destroy_rq_out_bits {
	u8         status[0x8];
5135
	u8         reserved_at_8[0x18];
5136 5137 5138

	u8         syndrome[0x20];

5139
	u8         reserved_at_40[0x40];
5140 5141 5142 5143
};

struct mlx5_ifc_destroy_rq_in_bits {
	u8         opcode[0x10];
5144
	u8         reserved_at_10[0x10];
5145

5146
	u8         reserved_at_20[0x10];
5147 5148
	u8         op_mod[0x10];

5149
	u8         reserved_at_40[0x8];
5150 5151
	u8         rqn[0x18];

5152
	u8         reserved_at_60[0x20];
5153 5154 5155 5156
};

struct mlx5_ifc_destroy_rmp_out_bits {
	u8         status[0x8];
5157
	u8         reserved_at_8[0x18];
5158 5159 5160

	u8         syndrome[0x20];

5161
	u8         reserved_at_40[0x40];
5162 5163 5164 5165
};

struct mlx5_ifc_destroy_rmp_in_bits {
	u8         opcode[0x10];
5166
	u8         reserved_at_10[0x10];
5167

5168
	u8         reserved_at_20[0x10];
5169 5170
	u8         op_mod[0x10];

5171
	u8         reserved_at_40[0x8];
5172 5173
	u8         rmpn[0x18];

5174
	u8         reserved_at_60[0x20];
5175 5176 5177 5178
};

struct mlx5_ifc_destroy_qp_out_bits {
	u8         status[0x8];
5179
	u8         reserved_at_8[0x18];
5180 5181 5182

	u8         syndrome[0x20];

5183
	u8         reserved_at_40[0x40];
5184 5185 5186 5187
};

struct mlx5_ifc_destroy_qp_in_bits {
	u8         opcode[0x10];
5188
	u8         reserved_at_10[0x10];
5189

5190
	u8         reserved_at_20[0x10];
5191 5192
	u8         op_mod[0x10];

5193
	u8         reserved_at_40[0x8];
5194 5195
	u8         qpn[0x18];

5196
	u8         reserved_at_60[0x20];
5197 5198 5199 5200
};

struct mlx5_ifc_destroy_psv_out_bits {
	u8         status[0x8];
5201
	u8         reserved_at_8[0x18];
5202 5203 5204

	u8         syndrome[0x20];

5205
	u8         reserved_at_40[0x40];
5206 5207 5208 5209
};

struct mlx5_ifc_destroy_psv_in_bits {
	u8         opcode[0x10];
5210
	u8         reserved_at_10[0x10];
5211

5212
	u8         reserved_at_20[0x10];
5213 5214
	u8         op_mod[0x10];

5215
	u8         reserved_at_40[0x8];
5216 5217
	u8         psvn[0x18];

5218
	u8         reserved_at_60[0x20];
5219 5220 5221 5222
};

struct mlx5_ifc_destroy_mkey_out_bits {
	u8         status[0x8];
5223
	u8         reserved_at_8[0x18];
5224 5225 5226

	u8         syndrome[0x20];

5227
	u8         reserved_at_40[0x40];
5228 5229 5230 5231
};

struct mlx5_ifc_destroy_mkey_in_bits {
	u8         opcode[0x10];
5232
	u8         reserved_at_10[0x10];
5233

5234
	u8         reserved_at_20[0x10];
5235 5236
	u8         op_mod[0x10];

5237
	u8         reserved_at_40[0x8];
5238 5239
	u8         mkey_index[0x18];

5240
	u8         reserved_at_60[0x20];
5241 5242 5243 5244
};

struct mlx5_ifc_destroy_flow_table_out_bits {
	u8         status[0x8];
5245
	u8         reserved_at_8[0x18];
5246 5247 5248

	u8         syndrome[0x20];

5249
	u8         reserved_at_40[0x40];
5250 5251 5252 5253
};

struct mlx5_ifc_destroy_flow_table_in_bits {
	u8         opcode[0x10];
5254
	u8         reserved_at_10[0x10];
5255

5256
	u8         reserved_at_20[0x10];
5257 5258
	u8         op_mod[0x10];

5259 5260 5261 5262 5263
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
5264 5265

	u8         table_type[0x8];
5266
	u8         reserved_at_88[0x18];
5267

5268
	u8         reserved_at_a0[0x8];
5269 5270
	u8         table_id[0x18];

5271
	u8         reserved_at_c0[0x140];
5272 5273 5274 5275
};

struct mlx5_ifc_destroy_flow_group_out_bits {
	u8         status[0x8];
5276
	u8         reserved_at_8[0x18];
5277 5278 5279

	u8         syndrome[0x20];

5280
	u8         reserved_at_40[0x40];
5281 5282 5283 5284
};

struct mlx5_ifc_destroy_flow_group_in_bits {
	u8         opcode[0x10];
5285
	u8         reserved_at_10[0x10];
5286

5287
	u8         reserved_at_20[0x10];
5288 5289
	u8         op_mod[0x10];

5290 5291 5292 5293 5294
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
5295 5296

	u8         table_type[0x8];
5297
	u8         reserved_at_88[0x18];
5298

5299
	u8         reserved_at_a0[0x8];
5300 5301 5302 5303
	u8         table_id[0x18];

	u8         group_id[0x20];

5304
	u8         reserved_at_e0[0x120];
5305 5306 5307 5308
};

struct mlx5_ifc_destroy_eq_out_bits {
	u8         status[0x8];
5309
	u8         reserved_at_8[0x18];
5310 5311 5312

	u8         syndrome[0x20];

5313
	u8         reserved_at_40[0x40];
5314 5315 5316 5317
};

struct mlx5_ifc_destroy_eq_in_bits {
	u8         opcode[0x10];
5318
	u8         reserved_at_10[0x10];
5319

5320
	u8         reserved_at_20[0x10];
5321 5322
	u8         op_mod[0x10];

5323
	u8         reserved_at_40[0x18];
5324 5325
	u8         eq_number[0x8];

5326
	u8         reserved_at_60[0x20];
5327 5328 5329 5330
};

struct mlx5_ifc_destroy_dct_out_bits {
	u8         status[0x8];
5331
	u8         reserved_at_8[0x18];
5332 5333 5334

	u8         syndrome[0x20];

5335
	u8         reserved_at_40[0x40];
5336 5337 5338 5339
};

struct mlx5_ifc_destroy_dct_in_bits {
	u8         opcode[0x10];
5340
	u8         reserved_at_10[0x10];
5341

5342
	u8         reserved_at_20[0x10];
5343 5344
	u8         op_mod[0x10];

5345
	u8         reserved_at_40[0x8];
5346 5347
	u8         dctn[0x18];

5348
	u8         reserved_at_60[0x20];
5349 5350 5351 5352
};

struct mlx5_ifc_destroy_cq_out_bits {
	u8         status[0x8];
5353
	u8         reserved_at_8[0x18];
5354 5355 5356

	u8         syndrome[0x20];

5357
	u8         reserved_at_40[0x40];
5358 5359 5360 5361
};

struct mlx5_ifc_destroy_cq_in_bits {
	u8         opcode[0x10];
5362
	u8         reserved_at_10[0x10];
5363

5364
	u8         reserved_at_20[0x10];
5365 5366
	u8         op_mod[0x10];

5367
	u8         reserved_at_40[0x8];
5368 5369
	u8         cqn[0x18];

5370
	u8         reserved_at_60[0x20];
5371 5372 5373 5374
};

struct mlx5_ifc_delete_vxlan_udp_dport_out_bits {
	u8         status[0x8];
5375
	u8         reserved_at_8[0x18];
5376 5377 5378

	u8         syndrome[0x20];

5379
	u8         reserved_at_40[0x40];
5380 5381 5382 5383
};

struct mlx5_ifc_delete_vxlan_udp_dport_in_bits {
	u8         opcode[0x10];
5384
	u8         reserved_at_10[0x10];
5385

5386
	u8         reserved_at_20[0x10];
5387 5388
	u8         op_mod[0x10];

5389
	u8         reserved_at_40[0x20];
5390

5391
	u8         reserved_at_60[0x10];
5392 5393 5394 5395 5396
	u8         vxlan_udp_port[0x10];
};

struct mlx5_ifc_delete_l2_table_entry_out_bits {
	u8         status[0x8];
5397
	u8         reserved_at_8[0x18];
5398 5399 5400

	u8         syndrome[0x20];

5401
	u8         reserved_at_40[0x40];
5402 5403 5404 5405
};

struct mlx5_ifc_delete_l2_table_entry_in_bits {
	u8         opcode[0x10];
5406
	u8         reserved_at_10[0x10];
5407

5408
	u8         reserved_at_20[0x10];
5409 5410
	u8         op_mod[0x10];

5411
	u8         reserved_at_40[0x60];
5412

5413
	u8         reserved_at_a0[0x8];
5414 5415
	u8         table_index[0x18];

5416
	u8         reserved_at_c0[0x140];
5417 5418 5419 5420
};

struct mlx5_ifc_delete_fte_out_bits {
	u8         status[0x8];
5421
	u8         reserved_at_8[0x18];
5422 5423 5424

	u8         syndrome[0x20];

5425
	u8         reserved_at_40[0x40];
5426 5427 5428 5429
};

struct mlx5_ifc_delete_fte_in_bits {
	u8         opcode[0x10];
5430
	u8         reserved_at_10[0x10];
5431

5432
	u8         reserved_at_20[0x10];
5433 5434
	u8         op_mod[0x10];

5435 5436 5437 5438 5439
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
5440 5441

	u8         table_type[0x8];
5442
	u8         reserved_at_88[0x18];
5443

5444
	u8         reserved_at_a0[0x8];
5445 5446
	u8         table_id[0x18];

5447
	u8         reserved_at_c0[0x40];
5448 5449 5450

	u8         flow_index[0x20];

5451
	u8         reserved_at_120[0xe0];
5452 5453 5454 5455
};

struct mlx5_ifc_dealloc_xrcd_out_bits {
	u8         status[0x8];
5456
	u8         reserved_at_8[0x18];
5457 5458 5459

	u8         syndrome[0x20];

5460
	u8         reserved_at_40[0x40];
5461 5462 5463 5464
};

struct mlx5_ifc_dealloc_xrcd_in_bits {
	u8         opcode[0x10];
5465
	u8         reserved_at_10[0x10];
5466

5467
	u8         reserved_at_20[0x10];
5468 5469
	u8         op_mod[0x10];

5470
	u8         reserved_at_40[0x8];
5471 5472
	u8         xrcd[0x18];

5473
	u8         reserved_at_60[0x20];
5474 5475 5476 5477
};

struct mlx5_ifc_dealloc_uar_out_bits {
	u8         status[0x8];
5478
	u8         reserved_at_8[0x18];
5479 5480 5481

	u8         syndrome[0x20];

5482
	u8         reserved_at_40[0x40];
5483 5484 5485 5486
};

struct mlx5_ifc_dealloc_uar_in_bits {
	u8         opcode[0x10];
5487
	u8         reserved_at_10[0x10];
5488

5489
	u8         reserved_at_20[0x10];
5490 5491
	u8         op_mod[0x10];

5492
	u8         reserved_at_40[0x8];
5493 5494
	u8         uar[0x18];

5495
	u8         reserved_at_60[0x20];
5496 5497 5498 5499
};

struct mlx5_ifc_dealloc_transport_domain_out_bits {
	u8         status[0x8];
5500
	u8         reserved_at_8[0x18];
5501 5502 5503

	u8         syndrome[0x20];

5504
	u8         reserved_at_40[0x40];
5505 5506 5507 5508
};

struct mlx5_ifc_dealloc_transport_domain_in_bits {
	u8         opcode[0x10];
5509
	u8         reserved_at_10[0x10];
5510

5511
	u8         reserved_at_20[0x10];
5512 5513
	u8         op_mod[0x10];

5514
	u8         reserved_at_40[0x8];
5515 5516
	u8         transport_domain[0x18];

5517
	u8         reserved_at_60[0x20];
5518 5519 5520 5521
};

struct mlx5_ifc_dealloc_q_counter_out_bits {
	u8         status[0x8];
5522
	u8         reserved_at_8[0x18];
5523 5524 5525

	u8         syndrome[0x20];

5526
	u8         reserved_at_40[0x40];
5527 5528 5529 5530
};

struct mlx5_ifc_dealloc_q_counter_in_bits {
	u8         opcode[0x10];
5531
	u8         reserved_at_10[0x10];
5532

5533
	u8         reserved_at_20[0x10];
5534 5535
	u8         op_mod[0x10];

5536
	u8         reserved_at_40[0x18];
5537 5538
	u8         counter_set_id[0x8];

5539
	u8         reserved_at_60[0x20];
5540 5541 5542 5543
};

struct mlx5_ifc_dealloc_pd_out_bits {
	u8         status[0x8];
5544
	u8         reserved_at_8[0x18];
5545 5546 5547

	u8         syndrome[0x20];

5548
	u8         reserved_at_40[0x40];
5549 5550 5551 5552
};

struct mlx5_ifc_dealloc_pd_in_bits {
	u8         opcode[0x10];
5553
	u8         reserved_at_10[0x10];
5554

5555
	u8         reserved_at_20[0x10];
5556 5557
	u8         op_mod[0x10];

5558
	u8         reserved_at_40[0x8];
5559 5560
	u8         pd[0x18];

5561
	u8         reserved_at_60[0x20];
5562 5563
};

5564 5565 5566 5567 5568 5569 5570 5571 5572 5573 5574 5575 5576 5577 5578 5579 5580 5581 5582 5583 5584 5585
struct mlx5_ifc_dealloc_flow_counter_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_dealloc_flow_counter_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x10];
	u8         flow_counter_id[0x10];

	u8         reserved_at_60[0x20];
};

5586 5587
struct mlx5_ifc_create_xrc_srq_out_bits {
	u8         status[0x8];
5588
	u8         reserved_at_8[0x18];
5589 5590 5591

	u8         syndrome[0x20];

5592
	u8         reserved_at_40[0x8];
5593 5594
	u8         xrc_srqn[0x18];

5595
	u8         reserved_at_60[0x20];
5596 5597 5598 5599
};

struct mlx5_ifc_create_xrc_srq_in_bits {
	u8         opcode[0x10];
5600
	u8         reserved_at_10[0x10];
5601

5602
	u8         reserved_at_20[0x10];
5603 5604
	u8         op_mod[0x10];

5605
	u8         reserved_at_40[0x40];
5606 5607 5608

	struct mlx5_ifc_xrc_srqc_bits xrc_srq_context_entry;

5609
	u8         reserved_at_280[0x600];
5610 5611 5612 5613 5614 5615

	u8         pas[0][0x40];
};

struct mlx5_ifc_create_tis_out_bits {
	u8         status[0x8];
5616
	u8         reserved_at_8[0x18];
5617 5618 5619

	u8         syndrome[0x20];

5620
	u8         reserved_at_40[0x8];
5621 5622
	u8         tisn[0x18];

5623
	u8         reserved_at_60[0x20];
5624 5625 5626 5627
};

struct mlx5_ifc_create_tis_in_bits {
	u8         opcode[0x10];
5628
	u8         reserved_at_10[0x10];
5629

5630
	u8         reserved_at_20[0x10];
5631 5632
	u8         op_mod[0x10];

5633
	u8         reserved_at_40[0xc0];
5634 5635 5636 5637 5638 5639

	struct mlx5_ifc_tisc_bits ctx;
};

struct mlx5_ifc_create_tir_out_bits {
	u8         status[0x8];
5640
	u8         reserved_at_8[0x18];
5641 5642 5643

	u8         syndrome[0x20];

5644
	u8         reserved_at_40[0x8];
5645 5646
	u8         tirn[0x18];

5647
	u8         reserved_at_60[0x20];
5648 5649 5650 5651
};

struct mlx5_ifc_create_tir_in_bits {
	u8         opcode[0x10];
5652
	u8         reserved_at_10[0x10];
5653

5654
	u8         reserved_at_20[0x10];
5655 5656
	u8         op_mod[0x10];

5657
	u8         reserved_at_40[0xc0];
5658 5659 5660 5661 5662 5663

	struct mlx5_ifc_tirc_bits ctx;
};

struct mlx5_ifc_create_srq_out_bits {
	u8         status[0x8];
5664
	u8         reserved_at_8[0x18];
5665 5666 5667

	u8         syndrome[0x20];

5668
	u8         reserved_at_40[0x8];
5669 5670
	u8         srqn[0x18];

5671
	u8         reserved_at_60[0x20];
5672 5673 5674 5675
};

struct mlx5_ifc_create_srq_in_bits {
	u8         opcode[0x10];
5676
	u8         reserved_at_10[0x10];
5677

5678
	u8         reserved_at_20[0x10];
5679 5680
	u8         op_mod[0x10];

5681
	u8         reserved_at_40[0x40];
5682 5683 5684

	struct mlx5_ifc_srqc_bits srq_context_entry;

5685
	u8         reserved_at_280[0x600];
5686 5687 5688 5689 5690 5691

	u8         pas[0][0x40];
};

struct mlx5_ifc_create_sq_out_bits {
	u8         status[0x8];
5692
	u8         reserved_at_8[0x18];
5693 5694 5695

	u8         syndrome[0x20];

5696
	u8         reserved_at_40[0x8];
5697 5698
	u8         sqn[0x18];

5699
	u8         reserved_at_60[0x20];
5700 5701 5702 5703
};

struct mlx5_ifc_create_sq_in_bits {
	u8         opcode[0x10];
5704
	u8         reserved_at_10[0x10];
5705

5706
	u8         reserved_at_20[0x10];
5707 5708
	u8         op_mod[0x10];

5709
	u8         reserved_at_40[0xc0];
5710 5711 5712 5713 5714 5715

	struct mlx5_ifc_sqc_bits ctx;
};

struct mlx5_ifc_create_rqt_out_bits {
	u8         status[0x8];
5716
	u8         reserved_at_8[0x18];
5717 5718 5719

	u8         syndrome[0x20];

5720
	u8         reserved_at_40[0x8];
5721 5722
	u8         rqtn[0x18];

5723
	u8         reserved_at_60[0x20];
5724 5725 5726 5727
};

struct mlx5_ifc_create_rqt_in_bits {
	u8         opcode[0x10];
5728
	u8         reserved_at_10[0x10];
5729

5730
	u8         reserved_at_20[0x10];
5731 5732
	u8         op_mod[0x10];

5733
	u8         reserved_at_40[0xc0];
5734 5735 5736 5737 5738 5739

	struct mlx5_ifc_rqtc_bits rqt_context;
};

struct mlx5_ifc_create_rq_out_bits {
	u8         status[0x8];
5740
	u8         reserved_at_8[0x18];
5741 5742 5743

	u8         syndrome[0x20];

5744
	u8         reserved_at_40[0x8];
5745 5746
	u8         rqn[0x18];

5747
	u8         reserved_at_60[0x20];
5748 5749 5750 5751
};

struct mlx5_ifc_create_rq_in_bits {
	u8         opcode[0x10];
5752
	u8         reserved_at_10[0x10];
5753

5754
	u8         reserved_at_20[0x10];
5755 5756
	u8         op_mod[0x10];

5757
	u8         reserved_at_40[0xc0];
5758 5759 5760 5761 5762 5763

	struct mlx5_ifc_rqc_bits ctx;
};

struct mlx5_ifc_create_rmp_out_bits {
	u8         status[0x8];
5764
	u8         reserved_at_8[0x18];
5765 5766 5767

	u8         syndrome[0x20];

5768
	u8         reserved_at_40[0x8];
5769 5770
	u8         rmpn[0x18];

5771
	u8         reserved_at_60[0x20];
5772 5773 5774 5775
};

struct mlx5_ifc_create_rmp_in_bits {
	u8         opcode[0x10];
5776
	u8         reserved_at_10[0x10];
5777

5778
	u8         reserved_at_20[0x10];
5779 5780
	u8         op_mod[0x10];

5781
	u8         reserved_at_40[0xc0];
5782 5783 5784 5785 5786 5787

	struct mlx5_ifc_rmpc_bits ctx;
};

struct mlx5_ifc_create_qp_out_bits {
	u8         status[0x8];
5788
	u8         reserved_at_8[0x18];
5789 5790 5791

	u8         syndrome[0x20];

5792
	u8         reserved_at_40[0x8];
5793 5794
	u8         qpn[0x18];

5795
	u8         reserved_at_60[0x20];
5796 5797 5798 5799
};

struct mlx5_ifc_create_qp_in_bits {
	u8         opcode[0x10];
5800
	u8         reserved_at_10[0x10];
5801

5802
	u8         reserved_at_20[0x10];
5803 5804
	u8         op_mod[0x10];

5805
	u8         reserved_at_40[0x40];
5806 5807 5808

	u8         opt_param_mask[0x20];

5809
	u8         reserved_at_a0[0x20];
5810 5811 5812

	struct mlx5_ifc_qpc_bits qpc;

5813
	u8         reserved_at_800[0x80];
5814 5815 5816 5817 5818 5819

	u8         pas[0][0x40];
};

struct mlx5_ifc_create_psv_out_bits {
	u8         status[0x8];
5820
	u8         reserved_at_8[0x18];
5821 5822 5823

	u8         syndrome[0x20];

5824
	u8         reserved_at_40[0x40];
5825

5826
	u8         reserved_at_80[0x8];
5827 5828
	u8         psv0_index[0x18];

5829
	u8         reserved_at_a0[0x8];
5830 5831
	u8         psv1_index[0x18];

5832
	u8         reserved_at_c0[0x8];
5833 5834
	u8         psv2_index[0x18];

5835
	u8         reserved_at_e0[0x8];
5836 5837 5838 5839 5840
	u8         psv3_index[0x18];
};

struct mlx5_ifc_create_psv_in_bits {
	u8         opcode[0x10];
5841
	u8         reserved_at_10[0x10];
5842

5843
	u8         reserved_at_20[0x10];
5844 5845 5846
	u8         op_mod[0x10];

	u8         num_psv[0x4];
5847
	u8         reserved_at_44[0x4];
5848 5849
	u8         pd[0x18];

5850
	u8         reserved_at_60[0x20];
5851 5852 5853 5854
};

struct mlx5_ifc_create_mkey_out_bits {
	u8         status[0x8];
5855
	u8         reserved_at_8[0x18];
5856 5857 5858

	u8         syndrome[0x20];

5859
	u8         reserved_at_40[0x8];
5860 5861
	u8         mkey_index[0x18];

5862
	u8         reserved_at_60[0x20];
5863 5864 5865 5866
};

struct mlx5_ifc_create_mkey_in_bits {
	u8         opcode[0x10];
5867
	u8         reserved_at_10[0x10];
5868

5869
	u8         reserved_at_20[0x10];
5870 5871
	u8         op_mod[0x10];

5872
	u8         reserved_at_40[0x20];
5873 5874

	u8         pg_access[0x1];
5875
	u8         reserved_at_61[0x1f];
5876 5877 5878

	struct mlx5_ifc_mkc_bits memory_key_mkey_entry;

5879
	u8         reserved_at_280[0x80];
5880 5881 5882

	u8         translations_octword_actual_size[0x20];

5883
	u8         reserved_at_320[0x560];
5884 5885 5886 5887 5888 5889

	u8         klm_pas_mtt[0][0x20];
};

struct mlx5_ifc_create_flow_table_out_bits {
	u8         status[0x8];
5890
	u8         reserved_at_8[0x18];
5891 5892 5893

	u8         syndrome[0x20];

5894
	u8         reserved_at_40[0x8];
5895 5896
	u8         table_id[0x18];

5897
	u8         reserved_at_60[0x20];
5898 5899 5900 5901
};

struct mlx5_ifc_create_flow_table_in_bits {
	u8         opcode[0x10];
5902
	u8         reserved_at_10[0x10];
5903

5904
	u8         reserved_at_20[0x10];
5905 5906
	u8         op_mod[0x10];

5907 5908 5909 5910 5911
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
5912 5913

	u8         table_type[0x8];
5914
	u8         reserved_at_88[0x18];
5915

5916
	u8         reserved_at_a0[0x20];
5917

5918
	u8         reserved_at_c0[0x4];
5919
	u8         table_miss_mode[0x4];
5920
	u8         level[0x8];
5921
	u8         reserved_at_d0[0x8];
5922 5923
	u8         log_size[0x8];

5924
	u8         reserved_at_e0[0x8];
5925 5926
	u8         table_miss_id[0x18];

5927
	u8         reserved_at_100[0x100];
5928 5929 5930 5931
};

struct mlx5_ifc_create_flow_group_out_bits {
	u8         status[0x8];
5932
	u8         reserved_at_8[0x18];
5933 5934 5935

	u8         syndrome[0x20];

5936
	u8         reserved_at_40[0x8];
5937 5938
	u8         group_id[0x18];

5939
	u8         reserved_at_60[0x20];
5940 5941 5942 5943 5944 5945 5946 5947 5948 5949
};

enum {
	MLX5_CREATE_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_OUTER_HEADERS    = 0x0,
	MLX5_CREATE_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_MISC_PARAMETERS  = 0x1,
	MLX5_CREATE_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_INNER_HEADERS    = 0x2,
};

struct mlx5_ifc_create_flow_group_in_bits {
	u8         opcode[0x10];
5950
	u8         reserved_at_10[0x10];
5951

5952
	u8         reserved_at_20[0x10];
5953 5954
	u8         op_mod[0x10];

5955 5956 5957 5958 5959
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
5960 5961

	u8         table_type[0x8];
5962
	u8         reserved_at_88[0x18];
5963

5964
	u8         reserved_at_a0[0x8];
5965 5966
	u8         table_id[0x18];

5967
	u8         reserved_at_c0[0x20];
5968 5969 5970

	u8         start_flow_index[0x20];

5971
	u8         reserved_at_100[0x20];
5972 5973 5974

	u8         end_flow_index[0x20];

5975
	u8         reserved_at_140[0xa0];
5976

5977
	u8         reserved_at_1e0[0x18];
5978 5979 5980 5981
	u8         match_criteria_enable[0x8];

	struct mlx5_ifc_fte_match_param_bits match_criteria;

5982
	u8         reserved_at_1200[0xe00];
5983 5984 5985 5986
};

struct mlx5_ifc_create_eq_out_bits {
	u8         status[0x8];
5987
	u8         reserved_at_8[0x18];
5988 5989 5990

	u8         syndrome[0x20];

5991
	u8         reserved_at_40[0x18];
5992 5993
	u8         eq_number[0x8];

5994
	u8         reserved_at_60[0x20];
5995 5996 5997 5998
};

struct mlx5_ifc_create_eq_in_bits {
	u8         opcode[0x10];
5999
	u8         reserved_at_10[0x10];
6000

6001
	u8         reserved_at_20[0x10];
6002 6003
	u8         op_mod[0x10];

6004
	u8         reserved_at_40[0x40];
6005 6006 6007

	struct mlx5_ifc_eqc_bits eq_context_entry;

6008
	u8         reserved_at_280[0x40];
6009 6010 6011

	u8         event_bitmask[0x40];

6012
	u8         reserved_at_300[0x580];
6013 6014 6015 6016 6017 6018

	u8         pas[0][0x40];
};

struct mlx5_ifc_create_dct_out_bits {
	u8         status[0x8];
6019
	u8         reserved_at_8[0x18];
6020 6021 6022

	u8         syndrome[0x20];

6023
	u8         reserved_at_40[0x8];
6024 6025
	u8         dctn[0x18];

6026
	u8         reserved_at_60[0x20];
6027 6028 6029 6030
};

struct mlx5_ifc_create_dct_in_bits {
	u8         opcode[0x10];
6031
	u8         reserved_at_10[0x10];
6032

6033
	u8         reserved_at_20[0x10];
6034 6035
	u8         op_mod[0x10];

6036
	u8         reserved_at_40[0x40];
6037 6038 6039

	struct mlx5_ifc_dctc_bits dct_context_entry;

6040
	u8         reserved_at_280[0x180];
6041 6042 6043 6044
};

struct mlx5_ifc_create_cq_out_bits {
	u8         status[0x8];
6045
	u8         reserved_at_8[0x18];
6046 6047 6048

	u8         syndrome[0x20];

6049
	u8         reserved_at_40[0x8];
6050 6051
	u8         cqn[0x18];

6052
	u8         reserved_at_60[0x20];
6053 6054 6055 6056
};

struct mlx5_ifc_create_cq_in_bits {
	u8         opcode[0x10];
6057
	u8         reserved_at_10[0x10];
6058

6059
	u8         reserved_at_20[0x10];
6060 6061
	u8         op_mod[0x10];

6062
	u8         reserved_at_40[0x40];
6063 6064 6065

	struct mlx5_ifc_cqc_bits cq_context;

6066
	u8         reserved_at_280[0x600];
6067 6068 6069 6070 6071 6072

	u8         pas[0][0x40];
};

struct mlx5_ifc_config_int_moderation_out_bits {
	u8         status[0x8];
6073
	u8         reserved_at_8[0x18];
6074 6075 6076

	u8         syndrome[0x20];

6077
	u8         reserved_at_40[0x4];
6078 6079 6080
	u8         min_delay[0xc];
	u8         int_vector[0x10];

6081
	u8         reserved_at_60[0x20];
6082 6083 6084 6085 6086 6087 6088 6089 6090
};

enum {
	MLX5_CONFIG_INT_MODERATION_IN_OP_MOD_WRITE  = 0x0,
	MLX5_CONFIG_INT_MODERATION_IN_OP_MOD_READ   = 0x1,
};

struct mlx5_ifc_config_int_moderation_in_bits {
	u8         opcode[0x10];
6091
	u8         reserved_at_10[0x10];
6092

6093
	u8         reserved_at_20[0x10];
6094 6095
	u8         op_mod[0x10];

6096
	u8         reserved_at_40[0x4];
6097 6098 6099
	u8         min_delay[0xc];
	u8         int_vector[0x10];

6100
	u8         reserved_at_60[0x20];
6101 6102 6103 6104
};

struct mlx5_ifc_attach_to_mcg_out_bits {
	u8         status[0x8];
6105
	u8         reserved_at_8[0x18];
6106 6107 6108

	u8         syndrome[0x20];

6109
	u8         reserved_at_40[0x40];
6110 6111 6112 6113
};

struct mlx5_ifc_attach_to_mcg_in_bits {
	u8         opcode[0x10];
6114
	u8         reserved_at_10[0x10];
6115

6116
	u8         reserved_at_20[0x10];
6117 6118
	u8         op_mod[0x10];

6119
	u8         reserved_at_40[0x8];
6120 6121
	u8         qpn[0x18];

6122
	u8         reserved_at_60[0x20];
6123 6124 6125 6126 6127 6128

	u8         multicast_gid[16][0x8];
};

struct mlx5_ifc_arm_xrc_srq_out_bits {
	u8         status[0x8];
6129
	u8         reserved_at_8[0x18];
6130 6131 6132

	u8         syndrome[0x20];

6133
	u8         reserved_at_40[0x40];
6134 6135 6136 6137 6138 6139 6140 6141
};

enum {
	MLX5_ARM_XRC_SRQ_IN_OP_MOD_XRC_SRQ  = 0x1,
};

struct mlx5_ifc_arm_xrc_srq_in_bits {
	u8         opcode[0x10];
6142
	u8         reserved_at_10[0x10];
6143

6144
	u8         reserved_at_20[0x10];
6145 6146
	u8         op_mod[0x10];

6147
	u8         reserved_at_40[0x8];
6148 6149
	u8         xrc_srqn[0x18];

6150
	u8         reserved_at_60[0x10];
6151 6152 6153 6154 6155
	u8         lwm[0x10];
};

struct mlx5_ifc_arm_rq_out_bits {
	u8         status[0x8];
6156
	u8         reserved_at_8[0x18];
6157 6158 6159

	u8         syndrome[0x20];

6160
	u8         reserved_at_40[0x40];
6161 6162 6163 6164 6165 6166 6167 6168
};

enum {
	MLX5_ARM_RQ_IN_OP_MOD_SRQ_  = 0x1,
};

struct mlx5_ifc_arm_rq_in_bits {
	u8         opcode[0x10];
6169
	u8         reserved_at_10[0x10];
6170

6171
	u8         reserved_at_20[0x10];
6172 6173
	u8         op_mod[0x10];

6174
	u8         reserved_at_40[0x8];
6175 6176
	u8         srq_number[0x18];

6177
	u8         reserved_at_60[0x10];
6178 6179 6180 6181 6182
	u8         lwm[0x10];
};

struct mlx5_ifc_arm_dct_out_bits {
	u8         status[0x8];
6183
	u8         reserved_at_8[0x18];
6184 6185 6186

	u8         syndrome[0x20];

6187
	u8         reserved_at_40[0x40];
6188 6189 6190 6191
};

struct mlx5_ifc_arm_dct_in_bits {
	u8         opcode[0x10];
6192
	u8         reserved_at_10[0x10];
6193

6194
	u8         reserved_at_20[0x10];
6195 6196
	u8         op_mod[0x10];

6197
	u8         reserved_at_40[0x8];
6198 6199
	u8         dct_number[0x18];

6200
	u8         reserved_at_60[0x20];
6201 6202 6203 6204
};

struct mlx5_ifc_alloc_xrcd_out_bits {
	u8         status[0x8];
6205
	u8         reserved_at_8[0x18];
6206 6207 6208

	u8         syndrome[0x20];

6209
	u8         reserved_at_40[0x8];
6210 6211
	u8         xrcd[0x18];

6212
	u8         reserved_at_60[0x20];
6213 6214 6215 6216
};

struct mlx5_ifc_alloc_xrcd_in_bits {
	u8         opcode[0x10];
6217
	u8         reserved_at_10[0x10];
6218

6219
	u8         reserved_at_20[0x10];
6220 6221
	u8         op_mod[0x10];

6222
	u8         reserved_at_40[0x40];
6223 6224 6225 6226
};

struct mlx5_ifc_alloc_uar_out_bits {
	u8         status[0x8];
6227
	u8         reserved_at_8[0x18];
6228 6229 6230

	u8         syndrome[0x20];

6231
	u8         reserved_at_40[0x8];
6232 6233
	u8         uar[0x18];

6234
	u8         reserved_at_60[0x20];
6235 6236 6237 6238
};

struct mlx5_ifc_alloc_uar_in_bits {
	u8         opcode[0x10];
6239
	u8         reserved_at_10[0x10];
6240

6241
	u8         reserved_at_20[0x10];
6242 6243
	u8         op_mod[0x10];

6244
	u8         reserved_at_40[0x40];
6245 6246 6247 6248
};

struct mlx5_ifc_alloc_transport_domain_out_bits {
	u8         status[0x8];
6249
	u8         reserved_at_8[0x18];
6250 6251 6252

	u8         syndrome[0x20];

6253
	u8         reserved_at_40[0x8];
6254 6255
	u8         transport_domain[0x18];

6256
	u8         reserved_at_60[0x20];
6257 6258 6259 6260
};

struct mlx5_ifc_alloc_transport_domain_in_bits {
	u8         opcode[0x10];
6261
	u8         reserved_at_10[0x10];
6262

6263
	u8         reserved_at_20[0x10];
6264 6265
	u8         op_mod[0x10];

6266
	u8         reserved_at_40[0x40];
6267 6268 6269 6270
};

struct mlx5_ifc_alloc_q_counter_out_bits {
	u8         status[0x8];
6271
	u8         reserved_at_8[0x18];
6272 6273 6274

	u8         syndrome[0x20];

6275
	u8         reserved_at_40[0x18];
6276 6277
	u8         counter_set_id[0x8];

6278
	u8         reserved_at_60[0x20];
6279 6280 6281 6282
};

struct mlx5_ifc_alloc_q_counter_in_bits {
	u8         opcode[0x10];
6283
	u8         reserved_at_10[0x10];
6284

6285
	u8         reserved_at_20[0x10];
6286 6287
	u8         op_mod[0x10];

6288
	u8         reserved_at_40[0x40];
6289 6290 6291 6292
};

struct mlx5_ifc_alloc_pd_out_bits {
	u8         status[0x8];
6293
	u8         reserved_at_8[0x18];
6294 6295 6296

	u8         syndrome[0x20];

6297
	u8         reserved_at_40[0x8];
6298 6299
	u8         pd[0x18];

6300
	u8         reserved_at_60[0x20];
6301 6302 6303
};

struct mlx5_ifc_alloc_pd_in_bits {
6304 6305 6306 6307 6308 6309 6310 6311 6312 6313 6314 6315 6316 6317 6318 6319 6320 6321 6322 6323 6324 6325
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_alloc_flow_counter_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x10];
	u8         flow_counter_id[0x10];

	u8         reserved_at_60[0x20];
};

struct mlx5_ifc_alloc_flow_counter_in_bits {
6326
	u8         opcode[0x10];
6327
	u8         reserved_at_10[0x10];
6328

6329
	u8         reserved_at_20[0x10];
6330 6331
	u8         op_mod[0x10];

6332
	u8         reserved_at_40[0x40];
6333 6334 6335 6336
};

struct mlx5_ifc_add_vxlan_udp_dport_out_bits {
	u8         status[0x8];
6337
	u8         reserved_at_8[0x18];
6338 6339 6340

	u8         syndrome[0x20];

6341
	u8         reserved_at_40[0x40];
6342 6343 6344 6345
};

struct mlx5_ifc_add_vxlan_udp_dport_in_bits {
	u8         opcode[0x10];
6346
	u8         reserved_at_10[0x10];
6347

6348
	u8         reserved_at_20[0x10];
6349 6350
	u8         op_mod[0x10];

6351
	u8         reserved_at_40[0x20];
6352

6353
	u8         reserved_at_60[0x10];
6354 6355 6356 6357 6358
	u8         vxlan_udp_port[0x10];
};

struct mlx5_ifc_access_register_out_bits {
	u8         status[0x8];
6359
	u8         reserved_at_8[0x18];
6360 6361 6362

	u8         syndrome[0x20];

6363
	u8         reserved_at_40[0x40];
6364 6365 6366 6367 6368 6369 6370 6371 6372 6373 6374

	u8         register_data[0][0x20];
};

enum {
	MLX5_ACCESS_REGISTER_IN_OP_MOD_WRITE  = 0x0,
	MLX5_ACCESS_REGISTER_IN_OP_MOD_READ   = 0x1,
};

struct mlx5_ifc_access_register_in_bits {
	u8         opcode[0x10];
6375
	u8         reserved_at_10[0x10];
6376

6377
	u8         reserved_at_20[0x10];
6378 6379
	u8         op_mod[0x10];

6380
	u8         reserved_at_40[0x10];
6381 6382 6383 6384 6385 6386 6387 6388 6389 6390 6391 6392
	u8         register_id[0x10];

	u8         argument[0x20];

	u8         register_data[0][0x20];
};

struct mlx5_ifc_sltp_reg_bits {
	u8         status[0x4];
	u8         version[0x4];
	u8         local_port[0x8];
	u8         pnat[0x2];
6393
	u8         reserved_at_12[0x2];
6394
	u8         lane[0x4];
6395
	u8         reserved_at_18[0x8];
6396

6397
	u8         reserved_at_20[0x20];
6398

6399
	u8         reserved_at_40[0x7];
6400 6401 6402 6403 6404
	u8         polarity[0x1];
	u8         ob_tap0[0x8];
	u8         ob_tap1[0x8];
	u8         ob_tap2[0x8];

6405
	u8         reserved_at_60[0xc];
6406 6407 6408 6409
	u8         ob_preemp_mode[0x4];
	u8         ob_reg[0x8];
	u8         ob_bias[0x8];

6410
	u8         reserved_at_80[0x20];
6411 6412 6413 6414 6415 6416 6417
};

struct mlx5_ifc_slrg_reg_bits {
	u8         status[0x4];
	u8         version[0x4];
	u8         local_port[0x8];
	u8         pnat[0x2];
6418
	u8         reserved_at_12[0x2];
6419
	u8         lane[0x4];
6420
	u8         reserved_at_18[0x8];
6421 6422

	u8         time_to_link_up[0x10];
6423
	u8         reserved_at_30[0xc];
6424 6425 6426 6427 6428
	u8         grade_lane_speed[0x4];

	u8         grade_version[0x8];
	u8         grade[0x18];

6429
	u8         reserved_at_60[0x4];
6430 6431 6432 6433 6434 6435
	u8         height_grade_type[0x4];
	u8         height_grade[0x18];

	u8         height_dz[0x10];
	u8         height_dv[0x10];

6436
	u8         reserved_at_a0[0x10];
6437 6438
	u8         height_sigma[0x10];

6439
	u8         reserved_at_c0[0x20];
6440

6441
	u8         reserved_at_e0[0x4];
6442 6443 6444
	u8         phase_grade_type[0x4];
	u8         phase_grade[0x18];

6445
	u8         reserved_at_100[0x8];
6446
	u8         phase_eo_pos[0x8];
6447
	u8         reserved_at_110[0x8];
6448 6449 6450 6451 6452 6453 6454
	u8         phase_eo_neg[0x8];

	u8         ffe_set_tested[0x10];
	u8         test_errors_per_lane[0x10];
};

struct mlx5_ifc_pvlc_reg_bits {
6455
	u8         reserved_at_0[0x8];
6456
	u8         local_port[0x8];
6457
	u8         reserved_at_10[0x10];
6458

6459
	u8         reserved_at_20[0x1c];
6460 6461
	u8         vl_hw_cap[0x4];

6462
	u8         reserved_at_40[0x1c];
6463 6464
	u8         vl_admin[0x4];

6465
	u8         reserved_at_60[0x1c];
6466 6467 6468 6469 6470 6471
	u8         vl_operational[0x4];
};

struct mlx5_ifc_pude_reg_bits {
	u8         swid[0x8];
	u8         local_port[0x8];
6472
	u8         reserved_at_10[0x4];
6473
	u8         admin_status[0x4];
6474
	u8         reserved_at_18[0x4];
6475 6476
	u8         oper_status[0x4];

6477
	u8         reserved_at_20[0x60];
6478 6479 6480
};

struct mlx5_ifc_ptys_reg_bits {
6481
	u8         reserved_at_0[0x8];
6482
	u8         local_port[0x8];
6483
	u8         reserved_at_10[0xd];
6484 6485
	u8         proto_mask[0x3];

6486
	u8         reserved_at_20[0x40];
6487 6488 6489 6490 6491 6492

	u8         eth_proto_capability[0x20];

	u8         ib_link_width_capability[0x10];
	u8         ib_proto_capability[0x10];

6493
	u8         reserved_at_a0[0x20];
6494 6495 6496 6497 6498 6499

	u8         eth_proto_admin[0x20];

	u8         ib_link_width_admin[0x10];
	u8         ib_proto_admin[0x10];

6500
	u8         reserved_at_100[0x20];
6501 6502 6503 6504 6505 6506

	u8         eth_proto_oper[0x20];

	u8         ib_link_width_oper[0x10];
	u8         ib_proto_oper[0x10];

6507
	u8         reserved_at_160[0x20];
6508 6509 6510

	u8         eth_proto_lp_advertise[0x20];

6511
	u8         reserved_at_1a0[0x60];
6512 6513
};

6514 6515 6516 6517 6518 6519 6520 6521 6522 6523 6524
struct mlx5_ifc_mlcr_reg_bits {
	u8         reserved_at_0[0x8];
	u8         local_port[0x8];
	u8         reserved_at_10[0x20];

	u8         beacon_duration[0x10];
	u8         reserved_at_40[0x10];

	u8         beacon_remain[0x10];
};

6525
struct mlx5_ifc_ptas_reg_bits {
6526
	u8         reserved_at_0[0x20];
6527 6528

	u8         algorithm_options[0x10];
6529
	u8         reserved_at_30[0x4];
6530 6531 6532 6533 6534 6535 6536 6537 6538 6539 6540 6541 6542 6543 6544 6545 6546 6547 6548 6549 6550 6551 6552 6553 6554
	u8         repetitions_mode[0x4];
	u8         num_of_repetitions[0x8];

	u8         grade_version[0x8];
	u8         height_grade_type[0x4];
	u8         phase_grade_type[0x4];
	u8         height_grade_weight[0x8];
	u8         phase_grade_weight[0x8];

	u8         gisim_measure_bits[0x10];
	u8         adaptive_tap_measure_bits[0x10];

	u8         ber_bath_high_error_threshold[0x10];
	u8         ber_bath_mid_error_threshold[0x10];

	u8         ber_bath_low_error_threshold[0x10];
	u8         one_ratio_high_threshold[0x10];

	u8         one_ratio_high_mid_threshold[0x10];
	u8         one_ratio_low_mid_threshold[0x10];

	u8         one_ratio_low_threshold[0x10];
	u8         ndeo_error_threshold[0x10];

	u8         mixer_offset_step_size[0x10];
6555
	u8         reserved_at_110[0x8];
6556 6557 6558 6559 6560
	u8         mix90_phase_for_voltage_bath[0x8];

	u8         mixer_offset_start[0x10];
	u8         mixer_offset_end[0x10];

6561
	u8         reserved_at_140[0x15];
6562 6563 6564 6565 6566 6567 6568
	u8         ber_test_time[0xb];
};

struct mlx5_ifc_pspa_reg_bits {
	u8         swid[0x8];
	u8         local_port[0x8];
	u8         sub_port[0x8];
6569
	u8         reserved_at_18[0x8];
6570

6571
	u8         reserved_at_20[0x20];
6572 6573 6574
};

struct mlx5_ifc_pqdr_reg_bits {
6575
	u8         reserved_at_0[0x8];
6576
	u8         local_port[0x8];
6577
	u8         reserved_at_10[0x5];
6578
	u8         prio[0x3];
6579
	u8         reserved_at_18[0x6];
6580 6581
	u8         mode[0x2];

6582
	u8         reserved_at_20[0x20];
6583

6584
	u8         reserved_at_40[0x10];
6585 6586
	u8         min_threshold[0x10];

6587
	u8         reserved_at_60[0x10];
6588 6589
	u8         max_threshold[0x10];

6590
	u8         reserved_at_80[0x10];
6591 6592
	u8         mark_probability_denominator[0x10];

6593
	u8         reserved_at_a0[0x60];
6594 6595 6596
};

struct mlx5_ifc_ppsc_reg_bits {
6597
	u8         reserved_at_0[0x8];
6598
	u8         local_port[0x8];
6599
	u8         reserved_at_10[0x10];
6600

6601
	u8         reserved_at_20[0x60];
6602

6603
	u8         reserved_at_80[0x1c];
6604 6605
	u8         wrps_admin[0x4];

6606
	u8         reserved_at_a0[0x1c];
6607 6608
	u8         wrps_status[0x4];

6609
	u8         reserved_at_c0[0x8];
6610
	u8         up_threshold[0x8];
6611
	u8         reserved_at_d0[0x8];
6612 6613
	u8         down_threshold[0x8];

6614
	u8         reserved_at_e0[0x20];
6615

6616
	u8         reserved_at_100[0x1c];
6617 6618
	u8         srps_admin[0x4];

6619
	u8         reserved_at_120[0x1c];
6620 6621
	u8         srps_status[0x4];

6622
	u8         reserved_at_140[0x40];
6623 6624 6625
};

struct mlx5_ifc_pplr_reg_bits {
6626
	u8         reserved_at_0[0x8];
6627
	u8         local_port[0x8];
6628
	u8         reserved_at_10[0x10];
6629

6630
	u8         reserved_at_20[0x8];
6631
	u8         lb_cap[0x8];
6632
	u8         reserved_at_30[0x8];
6633 6634 6635 6636
	u8         lb_en[0x8];
};

struct mlx5_ifc_pplm_reg_bits {
6637
	u8         reserved_at_0[0x8];
6638
	u8         local_port[0x8];
6639
	u8         reserved_at_10[0x10];
6640

6641
	u8         reserved_at_20[0x20];
6642 6643 6644 6645

	u8         port_profile_mode[0x8];
	u8         static_port_profile[0x8];
	u8         active_port_profile[0x8];
6646
	u8         reserved_at_58[0x8];
6647 6648 6649 6650

	u8         retransmission_active[0x8];
	u8         fec_mode_active[0x18];

6651
	u8         reserved_at_80[0x20];
6652 6653 6654 6655 6656 6657
};

struct mlx5_ifc_ppcnt_reg_bits {
	u8         swid[0x8];
	u8         local_port[0x8];
	u8         pnat[0x2];
6658
	u8         reserved_at_12[0x8];
6659 6660 6661
	u8         grp[0x6];

	u8         clr[0x1];
6662
	u8         reserved_at_21[0x1c];
6663 6664 6665 6666 6667 6668
	u8         prio_tc[0x3];

	union mlx5_ifc_eth_cntrs_grp_data_layout_auto_bits counter_set;
};

struct mlx5_ifc_ppad_reg_bits {
6669
	u8         reserved_at_0[0x3];
6670
	u8         single_mac[0x1];
6671
	u8         reserved_at_4[0x4];
6672 6673 6674 6675 6676
	u8         local_port[0x8];
	u8         mac_47_32[0x10];

	u8         mac_31_0[0x20];

6677
	u8         reserved_at_40[0x40];
6678 6679 6680
};

struct mlx5_ifc_pmtu_reg_bits {
6681
	u8         reserved_at_0[0x8];
6682
	u8         local_port[0x8];
6683
	u8         reserved_at_10[0x10];
6684 6685

	u8         max_mtu[0x10];
6686
	u8         reserved_at_30[0x10];
6687 6688

	u8         admin_mtu[0x10];
6689
	u8         reserved_at_50[0x10];
6690 6691

	u8         oper_mtu[0x10];
6692
	u8         reserved_at_70[0x10];
6693 6694 6695
};

struct mlx5_ifc_pmpr_reg_bits {
6696
	u8         reserved_at_0[0x8];
6697
	u8         module[0x8];
6698
	u8         reserved_at_10[0x10];
6699

6700
	u8         reserved_at_20[0x18];
6701 6702
	u8         attenuation_5g[0x8];

6703
	u8         reserved_at_40[0x18];
6704 6705
	u8         attenuation_7g[0x8];

6706
	u8         reserved_at_60[0x18];
6707 6708 6709 6710
	u8         attenuation_12g[0x8];
};

struct mlx5_ifc_pmpe_reg_bits {
6711
	u8         reserved_at_0[0x8];
6712
	u8         module[0x8];
6713
	u8         reserved_at_10[0xc];
6714 6715
	u8         module_status[0x4];

6716
	u8         reserved_at_20[0x60];
6717 6718 6719 6720 6721 6722 6723
};

struct mlx5_ifc_pmpc_reg_bits {
	u8         module_state_updated[32][0x8];
};

struct mlx5_ifc_pmlpn_reg_bits {
6724
	u8         reserved_at_0[0x4];
6725 6726
	u8         mlpn_status[0x4];
	u8         local_port[0x8];
6727
	u8         reserved_at_10[0x10];
6728 6729

	u8         e[0x1];
6730
	u8         reserved_at_21[0x1f];
6731 6732 6733 6734
};

struct mlx5_ifc_pmlp_reg_bits {
	u8         rxtx[0x1];
6735
	u8         reserved_at_1[0x7];
6736
	u8         local_port[0x8];
6737
	u8         reserved_at_10[0x8];
6738 6739 6740 6741 6742 6743 6744 6745 6746 6747
	u8         width[0x8];

	u8         lane0_module_mapping[0x20];

	u8         lane1_module_mapping[0x20];

	u8         lane2_module_mapping[0x20];

	u8         lane3_module_mapping[0x20];

6748
	u8         reserved_at_a0[0x160];
6749 6750 6751
};

struct mlx5_ifc_pmaos_reg_bits {
6752
	u8         reserved_at_0[0x8];
6753
	u8         module[0x8];
6754
	u8         reserved_at_10[0x4];
6755
	u8         admin_status[0x4];
6756
	u8         reserved_at_18[0x4];
6757 6758 6759 6760
	u8         oper_status[0x4];

	u8         ase[0x1];
	u8         ee[0x1];
6761
	u8         reserved_at_22[0x1c];
6762 6763
	u8         e[0x2];

6764
	u8         reserved_at_40[0x40];
6765 6766 6767
};

struct mlx5_ifc_plpc_reg_bits {
6768
	u8         reserved_at_0[0x4];
6769
	u8         profile_id[0xc];
6770
	u8         reserved_at_10[0x4];
6771
	u8         proto_mask[0x4];
6772
	u8         reserved_at_18[0x8];
6773

6774
	u8         reserved_at_20[0x10];
6775 6776
	u8         lane_speed[0x10];

6777
	u8         reserved_at_40[0x17];
6778 6779 6780 6781 6782 6783 6784 6785 6786 6787 6788 6789
	u8         lpbf[0x1];
	u8         fec_mode_policy[0x8];

	u8         retransmission_capability[0x8];
	u8         fec_mode_capability[0x18];

	u8         retransmission_support_admin[0x8];
	u8         fec_mode_support_admin[0x18];

	u8         retransmission_request_admin[0x8];
	u8         fec_mode_request_admin[0x18];

6790
	u8         reserved_at_c0[0x80];
6791 6792 6793
};

struct mlx5_ifc_plib_reg_bits {
6794
	u8         reserved_at_0[0x8];
6795
	u8         local_port[0x8];
6796
	u8         reserved_at_10[0x8];
6797 6798
	u8         ib_port[0x8];

6799
	u8         reserved_at_20[0x60];
6800 6801 6802
};

struct mlx5_ifc_plbf_reg_bits {
6803
	u8         reserved_at_0[0x8];
6804
	u8         local_port[0x8];
6805
	u8         reserved_at_10[0xd];
6806 6807
	u8         lbf_mode[0x3];

6808
	u8         reserved_at_20[0x20];
6809 6810 6811
};

struct mlx5_ifc_pipg_reg_bits {
6812
	u8         reserved_at_0[0x8];
6813
	u8         local_port[0x8];
6814
	u8         reserved_at_10[0x10];
6815 6816

	u8         dic[0x1];
6817
	u8         reserved_at_21[0x19];
6818
	u8         ipg[0x4];
6819
	u8         reserved_at_3e[0x2];
6820 6821 6822
};

struct mlx5_ifc_pifr_reg_bits {
6823
	u8         reserved_at_0[0x8];
6824
	u8         local_port[0x8];
6825
	u8         reserved_at_10[0x10];
6826

6827
	u8         reserved_at_20[0xe0];
6828 6829 6830 6831 6832 6833 6834

	u8         port_filter[8][0x20];

	u8         port_filter_update_en[8][0x20];
};

struct mlx5_ifc_pfcc_reg_bits {
6835
	u8         reserved_at_0[0x8];
6836
	u8         local_port[0x8];
6837
	u8         reserved_at_10[0x10];
6838 6839

	u8         ppan[0x4];
6840
	u8         reserved_at_24[0x4];
6841
	u8         prio_mask_tx[0x8];
6842
	u8         reserved_at_30[0x8];
6843 6844 6845 6846
	u8         prio_mask_rx[0x8];

	u8         pptx[0x1];
	u8         aptx[0x1];
6847
	u8         reserved_at_42[0x6];
6848
	u8         pfctx[0x8];
6849
	u8         reserved_at_50[0x10];
6850 6851 6852

	u8         pprx[0x1];
	u8         aprx[0x1];
6853
	u8         reserved_at_62[0x6];
6854
	u8         pfcrx[0x8];
6855
	u8         reserved_at_70[0x10];
6856

6857
	u8         reserved_at_80[0x80];
6858 6859 6860 6861
};

struct mlx5_ifc_pelc_reg_bits {
	u8         op[0x4];
6862
	u8         reserved_at_4[0x4];
6863
	u8         local_port[0x8];
6864
	u8         reserved_at_10[0x10];
6865 6866 6867 6868 6869 6870 6871 6872 6873 6874 6875 6876 6877 6878

	u8         op_admin[0x8];
	u8         op_capability[0x8];
	u8         op_request[0x8];
	u8         op_active[0x8];

	u8         admin[0x40];

	u8         capability[0x40];

	u8         request[0x40];

	u8         active[0x40];

6879
	u8         reserved_at_140[0x80];
6880 6881 6882
};

struct mlx5_ifc_peir_reg_bits {
6883
	u8         reserved_at_0[0x8];
6884
	u8         local_port[0x8];
6885
	u8         reserved_at_10[0x10];
6886

6887
	u8         reserved_at_20[0xc];
6888
	u8         error_count[0x4];
6889
	u8         reserved_at_30[0x10];
6890

6891
	u8         reserved_at_40[0xc];
6892
	u8         lane[0x4];
6893
	u8         reserved_at_50[0x8];
6894 6895 6896 6897
	u8         error_type[0x8];
};

struct mlx5_ifc_pcap_reg_bits {
6898
	u8         reserved_at_0[0x8];
6899
	u8         local_port[0x8];
6900
	u8         reserved_at_10[0x10];
6901 6902 6903 6904 6905 6906 6907

	u8         port_capability_mask[4][0x20];
};

struct mlx5_ifc_paos_reg_bits {
	u8         swid[0x8];
	u8         local_port[0x8];
6908
	u8         reserved_at_10[0x4];
6909
	u8         admin_status[0x4];
6910
	u8         reserved_at_18[0x4];
6911 6912 6913 6914
	u8         oper_status[0x4];

	u8         ase[0x1];
	u8         ee[0x1];
6915
	u8         reserved_at_22[0x1c];
6916 6917
	u8         e[0x2];

6918
	u8         reserved_at_40[0x40];
6919 6920 6921
};

struct mlx5_ifc_pamp_reg_bits {
6922
	u8         reserved_at_0[0x8];
6923
	u8         opamp_group[0x8];
6924
	u8         reserved_at_10[0xc];
6925 6926 6927
	u8         opamp_group_type[0x4];

	u8         start_index[0x10];
6928
	u8         reserved_at_30[0x4];
6929 6930 6931 6932 6933
	u8         num_of_indices[0xc];

	u8         index_data[18][0x10];
};

6934 6935 6936 6937 6938 6939 6940 6941 6942 6943
struct mlx5_ifc_pcmr_reg_bits {
	u8         reserved_at_0[0x8];
	u8         local_port[0x8];
	u8         reserved_at_10[0x2e];
	u8         fcs_cap[0x1];
	u8         reserved_at_3f[0x1f];
	u8         fcs_chk[0x1];
	u8         reserved_at_5f[0x1];
};

6944
struct mlx5_ifc_lane_2_module_mapping_bits {
6945
	u8         reserved_at_0[0x6];
6946
	u8         rx_lane[0x2];
6947
	u8         reserved_at_8[0x6];
6948
	u8         tx_lane[0x2];
6949
	u8         reserved_at_10[0x8];
6950 6951 6952 6953
	u8         module[0x8];
};

struct mlx5_ifc_bufferx_reg_bits {
6954
	u8         reserved_at_0[0x6];
6955 6956
	u8         lossy[0x1];
	u8         epsb[0x1];
6957
	u8         reserved_at_8[0xc];
6958 6959 6960 6961 6962 6963 6964 6965 6966 6967 6968
	u8         size[0xc];

	u8         xoff_threshold[0x10];
	u8         xon_threshold[0x10];
};

struct mlx5_ifc_set_node_in_bits {
	u8         node_description[64][0x8];
};

struct mlx5_ifc_register_power_settings_bits {
6969
	u8         reserved_at_0[0x18];
6970 6971
	u8         power_settings_level[0x8];

6972
	u8         reserved_at_20[0x60];
6973 6974 6975 6976
};

struct mlx5_ifc_register_host_endianness_bits {
	u8         he[0x1];
6977
	u8         reserved_at_1[0x1f];
6978

6979
	u8         reserved_at_20[0x60];
6980 6981 6982
};

struct mlx5_ifc_umr_pointer_desc_argument_bits {
6983
	u8         reserved_at_0[0x20];
6984 6985 6986 6987 6988 6989 6990 6991 6992 6993 6994 6995

	u8         mkey[0x20];

	u8         addressh_63_32[0x20];

	u8         addressl_31_0[0x20];
};

struct mlx5_ifc_ud_adrs_vector_bits {
	u8         dc_key[0x40];

	u8         ext[0x1];
6996
	u8         reserved_at_41[0x7];
6997 6998 6999 7000 7001 7002 7003 7004
	u8         destination_qp_dct[0x18];

	u8         static_rate[0x4];
	u8         sl_eth_prio[0x4];
	u8         fl[0x1];
	u8         mlid[0x7];
	u8         rlid_udp_sport[0x10];

7005
	u8         reserved_at_80[0x20];
7006 7007 7008 7009 7010 7011 7012

	u8         rmac_47_16[0x20];

	u8         rmac_15_0[0x10];
	u8         tclass[0x8];
	u8         hop_limit[0x8];

7013
	u8         reserved_at_e0[0x1];
7014
	u8         grh[0x1];
7015
	u8         reserved_at_e2[0x2];
7016 7017 7018 7019 7020 7021 7022
	u8         src_addr_index[0x8];
	u8         flow_label[0x14];

	u8         rgid_rip[16][0x8];
};

struct mlx5_ifc_pages_req_event_bits {
7023
	u8         reserved_at_0[0x10];
7024 7025 7026 7027
	u8         function_id[0x10];

	u8         num_pages[0x20];

7028
	u8         reserved_at_40[0xa0];
7029 7030 7031
};

struct mlx5_ifc_eqe_bits {
7032
	u8         reserved_at_0[0x8];
7033
	u8         event_type[0x8];
7034
	u8         reserved_at_10[0x8];
7035 7036
	u8         event_sub_type[0x8];

7037
	u8         reserved_at_20[0xe0];
7038 7039 7040

	union mlx5_ifc_event_auto_bits event_data;

7041
	u8         reserved_at_1e0[0x10];
7042
	u8         signature[0x8];
7043
	u8         reserved_at_1f8[0x7];
7044 7045 7046 7047 7048 7049 7050 7051 7052
	u8         owner[0x1];
};

enum {
	MLX5_CMD_QUEUE_ENTRY_TYPE_PCIE_CMD_IF_TRANSPORT  = 0x7,
};

struct mlx5_ifc_cmd_queue_entry_bits {
	u8         type[0x8];
7053
	u8         reserved_at_8[0x18];
7054 7055 7056 7057 7058 7059

	u8         input_length[0x20];

	u8         input_mailbox_pointer_63_32[0x20];

	u8         input_mailbox_pointer_31_9[0x17];
7060
	u8         reserved_at_77[0x9];
7061 7062 7063 7064 7065 7066 7067 7068

	u8         command_input_inline_data[16][0x8];

	u8         command_output_inline_data[16][0x8];

	u8         output_mailbox_pointer_63_32[0x20];

	u8         output_mailbox_pointer_31_9[0x17];
7069
	u8         reserved_at_1b7[0x9];
7070 7071 7072 7073 7074

	u8         output_length[0x20];

	u8         token[0x8];
	u8         signature[0x8];
7075
	u8         reserved_at_1f0[0x8];
7076 7077 7078 7079 7080 7081
	u8         status[0x7];
	u8         ownership[0x1];
};

struct mlx5_ifc_cmd_out_bits {
	u8         status[0x8];
7082
	u8         reserved_at_8[0x18];
7083 7084 7085 7086 7087 7088 7089 7090

	u8         syndrome[0x20];

	u8         command_output[0x20];
};

struct mlx5_ifc_cmd_in_bits {
	u8         opcode[0x10];
7091
	u8         reserved_at_10[0x10];
7092

7093
	u8         reserved_at_20[0x10];
7094 7095 7096 7097 7098 7099 7100 7101
	u8         op_mod[0x10];

	u8         command[0][0x20];
};

struct mlx5_ifc_cmd_if_box_bits {
	u8         mailbox_data[512][0x8];

7102
	u8         reserved_at_1000[0x180];
7103 7104 7105 7106

	u8         next_pointer_63_32[0x20];

	u8         next_pointer_31_10[0x16];
7107
	u8         reserved_at_11b6[0xa];
7108 7109 7110

	u8         block_number[0x20];

7111
	u8         reserved_at_11e0[0x8];
7112 7113 7114 7115 7116 7117 7118 7119 7120
	u8         token[0x8];
	u8         ctrl_signature[0x8];
	u8         signature[0x8];
};

struct mlx5_ifc_mtt_bits {
	u8         ptag_63_32[0x20];

	u8         ptag_31_8[0x18];
7121
	u8         reserved_at_38[0x6];
7122 7123 7124 7125
	u8         wr_en[0x1];
	u8         rd_en[0x1];
};

T
Tariq Toukan 已提交
7126 7127 7128 7129 7130 7131 7132 7133 7134 7135 7136 7137 7138 7139 7140 7141 7142 7143 7144 7145 7146 7147 7148 7149 7150 7151 7152 7153 7154 7155 7156 7157 7158 7159 7160 7161 7162 7163 7164 7165 7166 7167 7168 7169 7170 7171 7172 7173
struct mlx5_ifc_query_wol_rol_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x10];
	u8         rol_mode[0x8];
	u8         wol_mode[0x8];

	u8         reserved_at_60[0x20];
};

struct mlx5_ifc_query_wol_rol_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_set_wol_rol_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_set_wol_rol_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         rol_mode_valid[0x1];
	u8         wol_mode_valid[0x1];
	u8         reserved_at_42[0xe];
	u8         rol_mode[0x8];
	u8         wol_mode[0x8];

	u8         reserved_at_60[0x20];
};

7174 7175 7176 7177 7178 7179 7180 7181 7182 7183 7184 7185 7186 7187 7188 7189 7190 7191 7192 7193 7194 7195 7196 7197 7198 7199 7200 7201 7202 7203 7204 7205 7206
enum {
	MLX5_INITIAL_SEG_NIC_INTERFACE_FULL_DRIVER  = 0x0,
	MLX5_INITIAL_SEG_NIC_INTERFACE_DISABLED     = 0x1,
	MLX5_INITIAL_SEG_NIC_INTERFACE_NO_DRAM_NIC  = 0x2,
};

enum {
	MLX5_INITIAL_SEG_NIC_INTERFACE_SUPPORTED_FULL_DRIVER  = 0x0,
	MLX5_INITIAL_SEG_NIC_INTERFACE_SUPPORTED_DISABLED     = 0x1,
	MLX5_INITIAL_SEG_NIC_INTERFACE_SUPPORTED_NO_DRAM_NIC  = 0x2,
};

enum {
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_FW_INTERNAL_ERR              = 0x1,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_DEAD_IRISC                   = 0x7,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_HW_FATAL_ERR                 = 0x8,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_FW_CRC_ERR                   = 0x9,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_ICM_FETCH_PCI_ERR            = 0xa,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_ICM_PAGE_ERR                 = 0xb,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_ASYNCHRONOUS_EQ_BUF_OVERRUN  = 0xc,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_EQ_IN_ERR                    = 0xd,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_EQ_INV                       = 0xe,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_FFSER_ERR                    = 0xf,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_HIGH_TEMP_ERR                = 0x10,
};

struct mlx5_ifc_initial_seg_bits {
	u8         fw_rev_minor[0x10];
	u8         fw_rev_major[0x10];

	u8         cmd_interface_rev[0x10];
	u8         fw_rev_subminor[0x10];

7207
	u8         reserved_at_40[0x40];
7208 7209 7210 7211

	u8         cmdq_phy_addr_63_32[0x20];

	u8         cmdq_phy_addr_31_12[0x14];
7212
	u8         reserved_at_b4[0x2];
7213 7214 7215 7216 7217 7218
	u8         nic_interface[0x2];
	u8         log_cmdq_size[0x4];
	u8         log_cmdq_stride[0x4];

	u8         command_doorbell_vector[0x20];

7219
	u8         reserved_at_e0[0xf00];
7220 7221

	u8         initializing[0x1];
7222
	u8         reserved_at_fe1[0x4];
7223
	u8         nic_interface_supported[0x3];
7224
	u8         reserved_at_fe8[0x18];
7225 7226 7227 7228 7229

	struct mlx5_ifc_health_buffer_bits health_buffer;

	u8         no_dram_nic_offset[0x20];

7230
	u8         reserved_at_1220[0x6e40];
7231

7232
	u8         reserved_at_8060[0x1f];
7233 7234 7235 7236 7237
	u8         clear_int[0x1];

	u8         health_syndrome[0x8];
	u8         health_counter[0x18];

7238
	u8         reserved_at_80a0[0x17fc0];
7239 7240 7241 7242 7243 7244 7245 7246 7247 7248 7249 7250 7251 7252 7253 7254 7255 7256
};

union mlx5_ifc_ports_control_registers_document_bits {
	struct mlx5_ifc_bufferx_reg_bits bufferx_reg;
	struct mlx5_ifc_eth_2819_cntrs_grp_data_layout_bits eth_2819_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_2863_cntrs_grp_data_layout_bits eth_2863_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_3635_cntrs_grp_data_layout_bits eth_3635_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_802_3_cntrs_grp_data_layout_bits eth_802_3_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_extended_cntrs_grp_data_layout_bits eth_extended_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_per_prio_grp_data_layout_bits eth_per_prio_grp_data_layout;
	struct mlx5_ifc_eth_per_traffic_grp_data_layout_bits eth_per_traffic_grp_data_layout;
	struct mlx5_ifc_lane_2_module_mapping_bits lane_2_module_mapping;
	struct mlx5_ifc_pamp_reg_bits pamp_reg;
	struct mlx5_ifc_paos_reg_bits paos_reg;
	struct mlx5_ifc_pcap_reg_bits pcap_reg;
	struct mlx5_ifc_peir_reg_bits peir_reg;
	struct mlx5_ifc_pelc_reg_bits pelc_reg;
	struct mlx5_ifc_pfcc_reg_bits pfcc_reg;
7257
	struct mlx5_ifc_ib_port_cntrs_grp_data_layout_bits ib_port_cntrs_grp_data_layout;
7258 7259 7260 7261 7262 7263 7264 7265 7266 7267 7268 7269 7270 7271 7272 7273 7274 7275 7276 7277 7278 7279
	struct mlx5_ifc_phys_layer_cntrs_bits phys_layer_cntrs;
	struct mlx5_ifc_pifr_reg_bits pifr_reg;
	struct mlx5_ifc_pipg_reg_bits pipg_reg;
	struct mlx5_ifc_plbf_reg_bits plbf_reg;
	struct mlx5_ifc_plib_reg_bits plib_reg;
	struct mlx5_ifc_plpc_reg_bits plpc_reg;
	struct mlx5_ifc_pmaos_reg_bits pmaos_reg;
	struct mlx5_ifc_pmlp_reg_bits pmlp_reg;
	struct mlx5_ifc_pmlpn_reg_bits pmlpn_reg;
	struct mlx5_ifc_pmpc_reg_bits pmpc_reg;
	struct mlx5_ifc_pmpe_reg_bits pmpe_reg;
	struct mlx5_ifc_pmpr_reg_bits pmpr_reg;
	struct mlx5_ifc_pmtu_reg_bits pmtu_reg;
	struct mlx5_ifc_ppad_reg_bits ppad_reg;
	struct mlx5_ifc_ppcnt_reg_bits ppcnt_reg;
	struct mlx5_ifc_pplm_reg_bits pplm_reg;
	struct mlx5_ifc_pplr_reg_bits pplr_reg;
	struct mlx5_ifc_ppsc_reg_bits ppsc_reg;
	struct mlx5_ifc_pqdr_reg_bits pqdr_reg;
	struct mlx5_ifc_pspa_reg_bits pspa_reg;
	struct mlx5_ifc_ptas_reg_bits ptas_reg;
	struct mlx5_ifc_ptys_reg_bits ptys_reg;
7280
	struct mlx5_ifc_mlcr_reg_bits mlcr_reg;
7281 7282 7283 7284
	struct mlx5_ifc_pude_reg_bits pude_reg;
	struct mlx5_ifc_pvlc_reg_bits pvlc_reg;
	struct mlx5_ifc_slrg_reg_bits slrg_reg;
	struct mlx5_ifc_sltp_reg_bits sltp_reg;
7285
	u8         reserved_at_0[0x60e0];
7286 7287 7288 7289
};

union mlx5_ifc_debug_enhancements_document_bits {
	struct mlx5_ifc_health_buffer_bits health_buffer;
7290
	u8         reserved_at_0[0x200];
7291 7292 7293 7294
};

union mlx5_ifc_uplink_pci_interface_document_bits {
	struct mlx5_ifc_initial_seg_bits initial_seg;
7295
	u8         reserved_at_0[0x20060];
7296 7297
};

7298 7299
struct mlx5_ifc_set_flow_table_root_out_bits {
	u8         status[0x8];
7300
	u8         reserved_at_8[0x18];
7301 7302 7303

	u8         syndrome[0x20];

7304
	u8         reserved_at_40[0x40];
7305 7306 7307 7308
};

struct mlx5_ifc_set_flow_table_root_in_bits {
	u8         opcode[0x10];
7309
	u8         reserved_at_10[0x10];
7310

7311
	u8         reserved_at_20[0x10];
7312 7313
	u8         op_mod[0x10];

7314 7315 7316 7317 7318
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
7319 7320

	u8         table_type[0x8];
7321
	u8         reserved_at_88[0x18];
7322

7323
	u8         reserved_at_a0[0x8];
7324 7325
	u8         table_id[0x18];

7326
	u8         reserved_at_c0[0x140];
7327 7328
};

7329 7330 7331 7332 7333 7334
enum {
	MLX5_MODIFY_FLOW_TABLE_MISS_TABLE_ID = 0x1,
};

struct mlx5_ifc_modify_flow_table_out_bits {
	u8         status[0x8];
7335
	u8         reserved_at_8[0x18];
7336 7337 7338

	u8         syndrome[0x20];

7339
	u8         reserved_at_40[0x40];
7340 7341 7342 7343
};

struct mlx5_ifc_modify_flow_table_in_bits {
	u8         opcode[0x10];
7344
	u8         reserved_at_10[0x10];
7345

7346
	u8         reserved_at_20[0x10];
7347 7348
	u8         op_mod[0x10];

7349 7350 7351
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];
7352

7353
	u8         reserved_at_60[0x10];
7354 7355 7356
	u8         modify_field_select[0x10];

	u8         table_type[0x8];
7357
	u8         reserved_at_88[0x18];
7358

7359
	u8         reserved_at_a0[0x8];
7360 7361
	u8         table_id[0x18];

7362
	u8         reserved_at_c0[0x4];
7363
	u8         table_miss_mode[0x4];
7364
	u8         reserved_at_c8[0x18];
7365

7366
	u8         reserved_at_e0[0x8];
7367 7368
	u8         table_miss_id[0x18];

7369
	u8         reserved_at_100[0x100];
7370 7371
};

7372 7373 7374 7375 7376 7377 7378 7379 7380 7381 7382 7383 7384 7385 7386 7387 7388 7389 7390 7391 7392 7393 7394 7395 7396 7397 7398 7399 7400 7401 7402 7403 7404 7405 7406 7407 7408 7409 7410 7411 7412 7413 7414 7415 7416
struct mlx5_ifc_ets_tcn_config_reg_bits {
	u8         g[0x1];
	u8         b[0x1];
	u8         r[0x1];
	u8         reserved_at_3[0x9];
	u8         group[0x4];
	u8         reserved_at_10[0x9];
	u8         bw_allocation[0x7];

	u8         reserved_at_20[0xc];
	u8         max_bw_units[0x4];
	u8         reserved_at_30[0x8];
	u8         max_bw_value[0x8];
};

struct mlx5_ifc_ets_global_config_reg_bits {
	u8         reserved_at_0[0x2];
	u8         r[0x1];
	u8         reserved_at_3[0x1d];

	u8         reserved_at_20[0xc];
	u8         max_bw_units[0x4];
	u8         reserved_at_30[0x8];
	u8         max_bw_value[0x8];
};

struct mlx5_ifc_qetc_reg_bits {
	u8                                         reserved_at_0[0x8];
	u8                                         port_number[0x8];
	u8                                         reserved_at_10[0x30];

	struct mlx5_ifc_ets_tcn_config_reg_bits    tc_configuration[0x8];
	struct mlx5_ifc_ets_global_config_reg_bits global_configuration;
};

struct mlx5_ifc_qtct_reg_bits {
	u8         reserved_at_0[0x8];
	u8         port_number[0x8];
	u8         reserved_at_10[0xd];
	u8         prio[0x3];

	u8         reserved_at_20[0x1d];
	u8         tclass[0x3];
};

7417 7418 7419 7420 7421 7422 7423 7424 7425 7426 7427 7428 7429 7430 7431 7432 7433 7434 7435 7436 7437 7438 7439 7440 7441 7442 7443 7444 7445 7446
struct mlx5_ifc_mcia_reg_bits {
	u8         l[0x1];
	u8         reserved_at_1[0x7];
	u8         module[0x8];
	u8         reserved_at_10[0x8];
	u8         status[0x8];

	u8         i2c_device_address[0x8];
	u8         page_number[0x8];
	u8         device_address[0x10];

	u8         reserved_at_40[0x10];
	u8         size[0x10];

	u8         reserved_at_60[0x20];

	u8         dword_0[0x20];
	u8         dword_1[0x20];
	u8         dword_2[0x20];
	u8         dword_3[0x20];
	u8         dword_4[0x20];
	u8         dword_5[0x20];
	u8         dword_6[0x20];
	u8         dword_7[0x20];
	u8         dword_8[0x20];
	u8         dword_9[0x20];
	u8         dword_10[0x20];
	u8         dword_11[0x20];
};

7447
#endif /* MLX5_IFC_H */