mlx5_ifc.h 159.9 KB
Newer Older
1
/*
2
 * Copyright (c) 2013-2015, Mellanox Technologies, Ltd.  All rights reserved.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30
 *
 * This software is available to you under a choice of one of two
 * licenses.  You may choose to be licensed under the terms of the GNU
 * General Public License (GPL) Version 2, available from the file
 * COPYING in the main directory of this source tree, or the
 * OpenIB.org BSD license below:
 *
 *     Redistribution and use in source and binary forms, with or
 *     without modification, are permitted provided that the following
 *     conditions are met:
 *
 *      - Redistributions of source code must retain the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer.
 *
 *      - Redistributions in binary form must reproduce the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer in the documentation and/or other materials
 *        provided with the distribution.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
 * SOFTWARE.
31
*/
32 33 34
#ifndef MLX5_IFC_H
#define MLX5_IFC_H

35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68
enum {
	MLX5_EVENT_TYPE_CODING_COMPLETION_EVENTS                   = 0x0,
	MLX5_EVENT_TYPE_CODING_PATH_MIGRATED_SUCCEEDED             = 0x1,
	MLX5_EVENT_TYPE_CODING_COMMUNICATION_ESTABLISHED           = 0x2,
	MLX5_EVENT_TYPE_CODING_SEND_QUEUE_DRAINED                  = 0x3,
	MLX5_EVENT_TYPE_CODING_LAST_WQE_REACHED                    = 0x13,
	MLX5_EVENT_TYPE_CODING_SRQ_LIMIT                           = 0x14,
	MLX5_EVENT_TYPE_CODING_DCT_ALL_CONNECTIONS_CLOSED          = 0x1c,
	MLX5_EVENT_TYPE_CODING_DCT_ACCESS_KEY_VIOLATION            = 0x1d,
	MLX5_EVENT_TYPE_CODING_CQ_ERROR                            = 0x4,
	MLX5_EVENT_TYPE_CODING_LOCAL_WQ_CATASTROPHIC_ERROR         = 0x5,
	MLX5_EVENT_TYPE_CODING_PATH_MIGRATION_FAILED               = 0x7,
	MLX5_EVENT_TYPE_CODING_PAGE_FAULT_EVENT                    = 0xc,
	MLX5_EVENT_TYPE_CODING_INVALID_REQUEST_LOCAL_WQ_ERROR      = 0x10,
	MLX5_EVENT_TYPE_CODING_LOCAL_ACCESS_VIOLATION_WQ_ERROR     = 0x11,
	MLX5_EVENT_TYPE_CODING_LOCAL_SRQ_CATASTROPHIC_ERROR        = 0x12,
	MLX5_EVENT_TYPE_CODING_INTERNAL_ERROR                      = 0x8,
	MLX5_EVENT_TYPE_CODING_PORT_STATE_CHANGE                   = 0x9,
	MLX5_EVENT_TYPE_CODING_GPIO_EVENT                          = 0x15,
	MLX5_EVENT_TYPE_CODING_REMOTE_CONFIGURATION_PROTOCOL_EVENT = 0x19,
	MLX5_EVENT_TYPE_CODING_DOORBELL_BLUEFLAME_CONGESTION_EVENT = 0x1a,
	MLX5_EVENT_TYPE_CODING_STALL_VL_EVENT                      = 0x1b,
	MLX5_EVENT_TYPE_CODING_DROPPED_PACKET_LOGGED_EVENT         = 0x1f,
	MLX5_EVENT_TYPE_CODING_COMMAND_INTERFACE_COMPLETION        = 0xa,
	MLX5_EVENT_TYPE_CODING_PAGE_REQUEST                        = 0xb
};

enum {
	MLX5_MODIFY_TIR_BITMASK_LRO                   = 0x0,
	MLX5_MODIFY_TIR_BITMASK_INDIRECT_TABLE        = 0x1,
	MLX5_MODIFY_TIR_BITMASK_HASH                  = 0x2,
	MLX5_MODIFY_TIR_BITMASK_TUNNELED_OFFLOAD_EN   = 0x3
};

69 70 71 72 73
enum {
	MLX5_SET_HCA_CAP_OP_MOD_GENERAL_DEVICE        = 0x0,
	MLX5_SET_HCA_CAP_OP_MOD_ATOMIC                = 0x3,
};

74 75 76 77 78 79 80 81 82 83
enum {
	MLX5_CMD_OP_QUERY_HCA_CAP                 = 0x100,
	MLX5_CMD_OP_QUERY_ADAPTER                 = 0x101,
	MLX5_CMD_OP_INIT_HCA                      = 0x102,
	MLX5_CMD_OP_TEARDOWN_HCA                  = 0x103,
	MLX5_CMD_OP_ENABLE_HCA                    = 0x104,
	MLX5_CMD_OP_DISABLE_HCA                   = 0x105,
	MLX5_CMD_OP_QUERY_PAGES                   = 0x107,
	MLX5_CMD_OP_MANAGE_PAGES                  = 0x108,
	MLX5_CMD_OP_SET_HCA_CAP                   = 0x109,
84 85
	MLX5_CMD_OP_QUERY_ISSI                    = 0x10a,
	MLX5_CMD_OP_SET_ISSI                      = 0x10b,
86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108
	MLX5_CMD_OP_CREATE_MKEY                   = 0x200,
	MLX5_CMD_OP_QUERY_MKEY                    = 0x201,
	MLX5_CMD_OP_DESTROY_MKEY                  = 0x202,
	MLX5_CMD_OP_QUERY_SPECIAL_CONTEXTS        = 0x203,
	MLX5_CMD_OP_PAGE_FAULT_RESUME             = 0x204,
	MLX5_CMD_OP_CREATE_EQ                     = 0x301,
	MLX5_CMD_OP_DESTROY_EQ                    = 0x302,
	MLX5_CMD_OP_QUERY_EQ                      = 0x303,
	MLX5_CMD_OP_GEN_EQE                       = 0x304,
	MLX5_CMD_OP_CREATE_CQ                     = 0x400,
	MLX5_CMD_OP_DESTROY_CQ                    = 0x401,
	MLX5_CMD_OP_QUERY_CQ                      = 0x402,
	MLX5_CMD_OP_MODIFY_CQ                     = 0x403,
	MLX5_CMD_OP_CREATE_QP                     = 0x500,
	MLX5_CMD_OP_DESTROY_QP                    = 0x501,
	MLX5_CMD_OP_RST2INIT_QP                   = 0x502,
	MLX5_CMD_OP_INIT2RTR_QP                   = 0x503,
	MLX5_CMD_OP_RTR2RTS_QP                    = 0x504,
	MLX5_CMD_OP_RTS2RTS_QP                    = 0x505,
	MLX5_CMD_OP_SQERR2RTS_QP                  = 0x506,
	MLX5_CMD_OP_2ERR_QP                       = 0x507,
	MLX5_CMD_OP_2RST_QP                       = 0x50a,
	MLX5_CMD_OP_QUERY_QP                      = 0x50b,
109
	MLX5_CMD_OP_SQD_RTS_QP                    = 0x50c,
110 111 112 113 114 115 116
	MLX5_CMD_OP_INIT2INIT_QP                  = 0x50e,
	MLX5_CMD_OP_CREATE_PSV                    = 0x600,
	MLX5_CMD_OP_DESTROY_PSV                   = 0x601,
	MLX5_CMD_OP_CREATE_SRQ                    = 0x700,
	MLX5_CMD_OP_DESTROY_SRQ                   = 0x701,
	MLX5_CMD_OP_QUERY_SRQ                     = 0x702,
	MLX5_CMD_OP_ARM_RQ                        = 0x703,
117 118 119 120
	MLX5_CMD_OP_CREATE_XRC_SRQ                = 0x705,
	MLX5_CMD_OP_DESTROY_XRC_SRQ               = 0x706,
	MLX5_CMD_OP_QUERY_XRC_SRQ                 = 0x707,
	MLX5_CMD_OP_ARM_XRC_SRQ                   = 0x708,
121 122 123 124 125 126 127 128 129 130 131
	MLX5_CMD_OP_CREATE_DCT                    = 0x710,
	MLX5_CMD_OP_DESTROY_DCT                   = 0x711,
	MLX5_CMD_OP_DRAIN_DCT                     = 0x712,
	MLX5_CMD_OP_QUERY_DCT                     = 0x713,
	MLX5_CMD_OP_ARM_DCT_FOR_KEY_VIOLATION     = 0x714,
	MLX5_CMD_OP_QUERY_VPORT_STATE             = 0x750,
	MLX5_CMD_OP_MODIFY_VPORT_STATE            = 0x751,
	MLX5_CMD_OP_QUERY_ESW_VPORT_CONTEXT       = 0x752,
	MLX5_CMD_OP_MODIFY_ESW_VPORT_CONTEXT      = 0x753,
	MLX5_CMD_OP_QUERY_NIC_VPORT_CONTEXT       = 0x754,
	MLX5_CMD_OP_MODIFY_NIC_VPORT_CONTEXT      = 0x755,
132
	MLX5_CMD_OP_QUERY_ROCE_ADDRESS            = 0x760,
133
	MLX5_CMD_OP_SET_ROCE_ADDRESS              = 0x761,
134 135 136 137
	MLX5_CMD_OP_QUERY_HCA_VPORT_CONTEXT       = 0x762,
	MLX5_CMD_OP_MODIFY_HCA_VPORT_CONTEXT      = 0x763,
	MLX5_CMD_OP_QUERY_HCA_VPORT_GID           = 0x764,
	MLX5_CMD_OP_QUERY_HCA_VPORT_PKEY          = 0x765,
138 139 140 141 142 143 144 145 146 147 148
	MLX5_CMD_OP_QUERY_VPORT_COUNTER           = 0x770,
	MLX5_CMD_OP_ALLOC_Q_COUNTER               = 0x771,
	MLX5_CMD_OP_DEALLOC_Q_COUNTER             = 0x772,
	MLX5_CMD_OP_QUERY_Q_COUNTER               = 0x773,
	MLX5_CMD_OP_ALLOC_PD                      = 0x800,
	MLX5_CMD_OP_DEALLOC_PD                    = 0x801,
	MLX5_CMD_OP_ALLOC_UAR                     = 0x802,
	MLX5_CMD_OP_DEALLOC_UAR                   = 0x803,
	MLX5_CMD_OP_CONFIG_INT_MODERATION         = 0x804,
	MLX5_CMD_OP_ACCESS_REG                    = 0x805,
	MLX5_CMD_OP_ATTACH_TO_MCG                 = 0x806,
149
	MLX5_CMD_OP_DETTACH_FROM_MCG              = 0x807,
150 151 152 153 154 155 156
	MLX5_CMD_OP_GET_DROPPED_PACKET_LOG        = 0x80a,
	MLX5_CMD_OP_MAD_IFC                       = 0x50d,
	MLX5_CMD_OP_QUERY_MAD_DEMUX               = 0x80b,
	MLX5_CMD_OP_SET_MAD_DEMUX                 = 0x80c,
	MLX5_CMD_OP_NOP                           = 0x80d,
	MLX5_CMD_OP_ALLOC_XRCD                    = 0x80e,
	MLX5_CMD_OP_DEALLOC_XRCD                  = 0x80f,
157 158 159 160 161 162 163 164 165 166 167 168
	MLX5_CMD_OP_ALLOC_TRANSPORT_DOMAIN        = 0x816,
	MLX5_CMD_OP_DEALLOC_TRANSPORT_DOMAIN      = 0x817,
	MLX5_CMD_OP_QUERY_CONG_STATUS             = 0x822,
	MLX5_CMD_OP_MODIFY_CONG_STATUS            = 0x823,
	MLX5_CMD_OP_QUERY_CONG_PARAMS             = 0x824,
	MLX5_CMD_OP_MODIFY_CONG_PARAMS            = 0x825,
	MLX5_CMD_OP_QUERY_CONG_STATISTICS         = 0x826,
	MLX5_CMD_OP_ADD_VXLAN_UDP_DPORT           = 0x827,
	MLX5_CMD_OP_DELETE_VXLAN_UDP_DPORT        = 0x828,
	MLX5_CMD_OP_SET_L2_TABLE_ENTRY            = 0x829,
	MLX5_CMD_OP_QUERY_L2_TABLE_ENTRY          = 0x82a,
	MLX5_CMD_OP_DELETE_L2_TABLE_ENTRY         = 0x82b,
169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184
	MLX5_CMD_OP_CREATE_TIR                    = 0x900,
	MLX5_CMD_OP_MODIFY_TIR                    = 0x901,
	MLX5_CMD_OP_DESTROY_TIR                   = 0x902,
	MLX5_CMD_OP_QUERY_TIR                     = 0x903,
	MLX5_CMD_OP_CREATE_SQ                     = 0x904,
	MLX5_CMD_OP_MODIFY_SQ                     = 0x905,
	MLX5_CMD_OP_DESTROY_SQ                    = 0x906,
	MLX5_CMD_OP_QUERY_SQ                      = 0x907,
	MLX5_CMD_OP_CREATE_RQ                     = 0x908,
	MLX5_CMD_OP_MODIFY_RQ                     = 0x909,
	MLX5_CMD_OP_DESTROY_RQ                    = 0x90a,
	MLX5_CMD_OP_QUERY_RQ                      = 0x90b,
	MLX5_CMD_OP_CREATE_RMP                    = 0x90c,
	MLX5_CMD_OP_MODIFY_RMP                    = 0x90d,
	MLX5_CMD_OP_DESTROY_RMP                   = 0x90e,
	MLX5_CMD_OP_QUERY_RMP                     = 0x90f,
185 186 187 188 189 190 191 192
	MLX5_CMD_OP_CREATE_TIS                    = 0x912,
	MLX5_CMD_OP_MODIFY_TIS                    = 0x913,
	MLX5_CMD_OP_DESTROY_TIS                   = 0x914,
	MLX5_CMD_OP_QUERY_TIS                     = 0x915,
	MLX5_CMD_OP_CREATE_RQT                    = 0x916,
	MLX5_CMD_OP_MODIFY_RQT                    = 0x917,
	MLX5_CMD_OP_DESTROY_RQT                   = 0x918,
	MLX5_CMD_OP_QUERY_RQT                     = 0x919,
193
	MLX5_CMD_OP_SET_FLOW_TABLE_ROOT		  = 0x92f,
194 195 196 197 198 199 200 201
	MLX5_CMD_OP_CREATE_FLOW_TABLE             = 0x930,
	MLX5_CMD_OP_DESTROY_FLOW_TABLE            = 0x931,
	MLX5_CMD_OP_QUERY_FLOW_TABLE              = 0x932,
	MLX5_CMD_OP_CREATE_FLOW_GROUP             = 0x933,
	MLX5_CMD_OP_DESTROY_FLOW_GROUP            = 0x934,
	MLX5_CMD_OP_QUERY_FLOW_GROUP              = 0x935,
	MLX5_CMD_OP_SET_FLOW_TABLE_ENTRY          = 0x936,
	MLX5_CMD_OP_QUERY_FLOW_TABLE_ENTRY        = 0x937,
202 203
	MLX5_CMD_OP_DELETE_FLOW_TABLE_ENTRY       = 0x938,
	MLX5_CMD_OP_MODIFY_FLOW_TABLE             = 0x93c
204 205 206 207 208 209
};

struct mlx5_ifc_flow_table_fields_supported_bits {
	u8         outer_dmac[0x1];
	u8         outer_smac[0x1];
	u8         outer_ether_type[0x1];
210
	u8         reserved_at_3[0x1];
211 212 213
	u8         outer_first_prio[0x1];
	u8         outer_first_cfi[0x1];
	u8         outer_first_vid[0x1];
214
	u8         reserved_at_7[0x1];
215 216 217
	u8         outer_second_prio[0x1];
	u8         outer_second_cfi[0x1];
	u8         outer_second_vid[0x1];
218
	u8         reserved_at_b[0x1];
219 220 221 222 223 224 225 226 227 228 229 230 231 232
	u8         outer_sip[0x1];
	u8         outer_dip[0x1];
	u8         outer_frag[0x1];
	u8         outer_ip_protocol[0x1];
	u8         outer_ip_ecn[0x1];
	u8         outer_ip_dscp[0x1];
	u8         outer_udp_sport[0x1];
	u8         outer_udp_dport[0x1];
	u8         outer_tcp_sport[0x1];
	u8         outer_tcp_dport[0x1];
	u8         outer_tcp_flags[0x1];
	u8         outer_gre_protocol[0x1];
	u8         outer_gre_key[0x1];
	u8         outer_vxlan_vni[0x1];
233
	u8         reserved_at_1a[0x5];
234 235 236 237 238
	u8         source_eswitch_port[0x1];

	u8         inner_dmac[0x1];
	u8         inner_smac[0x1];
	u8         inner_ether_type[0x1];
239
	u8         reserved_at_23[0x1];
240 241 242
	u8         inner_first_prio[0x1];
	u8         inner_first_cfi[0x1];
	u8         inner_first_vid[0x1];
243
	u8         reserved_at_27[0x1];
244 245 246
	u8         inner_second_prio[0x1];
	u8         inner_second_cfi[0x1];
	u8         inner_second_vid[0x1];
247
	u8         reserved_at_2b[0x1];
248 249 250 251 252 253 254 255 256 257 258
	u8         inner_sip[0x1];
	u8         inner_dip[0x1];
	u8         inner_frag[0x1];
	u8         inner_ip_protocol[0x1];
	u8         inner_ip_ecn[0x1];
	u8         inner_ip_dscp[0x1];
	u8         inner_udp_sport[0x1];
	u8         inner_udp_dport[0x1];
	u8         inner_tcp_sport[0x1];
	u8         inner_tcp_dport[0x1];
	u8         inner_tcp_flags[0x1];
259
	u8         reserved_at_37[0x9];
260

261
	u8         reserved_at_40[0x40];
262 263 264 265
};

struct mlx5_ifc_flow_table_prop_layout_bits {
	u8         ft_support[0x1];
266
	u8         reserved_at_1[0x2];
267
	u8	   flow_modify_en[0x1];
268
	u8         modify_root[0x1];
269 270
	u8         identified_miss_table_mode[0x1];
	u8         flow_table_modify[0x1];
271
	u8         reserved_at_7[0x19];
272

273
	u8         reserved_at_20[0x2];
274
	u8         log_max_ft_size[0x6];
275
	u8         reserved_at_28[0x10];
276 277
	u8         max_ft_level[0x8];

278
	u8         reserved_at_40[0x20];
279

280
	u8         reserved_at_60[0x18];
281 282
	u8         log_max_ft_num[0x8];

283
	u8         reserved_at_80[0x18];
284 285
	u8         log_max_destination[0x8];

286
	u8         reserved_at_a0[0x18];
287 288
	u8         log_max_flow[0x8];

289
	u8         reserved_at_c0[0x40];
290 291 292 293 294 295 296 297 298 299 300

	struct mlx5_ifc_flow_table_fields_supported_bits ft_field_support;

	struct mlx5_ifc_flow_table_fields_supported_bits ft_field_bitmask_support;
};

struct mlx5_ifc_odp_per_transport_service_cap_bits {
	u8         send[0x1];
	u8         receive[0x1];
	u8         write[0x1];
	u8         read[0x1];
301
	u8         reserved_at_4[0x1];
302
	u8         srq_receive[0x1];
303
	u8         reserved_at_6[0x1a];
304 305
};

306
struct mlx5_ifc_ipv4_layout_bits {
307
	u8         reserved_at_0[0x60];
308 309 310 311 312 313 314 315 316 317 318

	u8         ipv4[0x20];
};

struct mlx5_ifc_ipv6_layout_bits {
	u8         ipv6[16][0x8];
};

union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits {
	struct mlx5_ifc_ipv6_layout_bits ipv6_layout;
	struct mlx5_ifc_ipv4_layout_bits ipv4_layout;
319
	u8         reserved_at_0[0x80];
320 321
};

322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338
struct mlx5_ifc_fte_match_set_lyr_2_4_bits {
	u8         smac_47_16[0x20];

	u8         smac_15_0[0x10];
	u8         ethertype[0x10];

	u8         dmac_47_16[0x20];

	u8         dmac_15_0[0x10];
	u8         first_prio[0x3];
	u8         first_cfi[0x1];
	u8         first_vid[0xc];

	u8         ip_protocol[0x8];
	u8         ip_dscp[0x6];
	u8         ip_ecn[0x2];
	u8         vlan_tag[0x1];
339
	u8         reserved_at_91[0x1];
340
	u8         frag[0x1];
341
	u8         reserved_at_93[0x4];
342 343 344 345 346
	u8         tcp_flags[0x9];

	u8         tcp_sport[0x10];
	u8         tcp_dport[0x10];

347
	u8         reserved_at_c0[0x20];
348 349 350 351

	u8         udp_sport[0x10];
	u8         udp_dport[0x10];

352
	union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits src_ipv4_src_ipv6;
353

354
	union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits dst_ipv4_dst_ipv6;
355 356 357
};

struct mlx5_ifc_fte_match_set_misc_bits {
358
	u8         reserved_at_0[0x20];
359

360
	u8         reserved_at_20[0x10];
361 362 363 364 365 366 367 368 369 370 371
	u8         source_port[0x10];

	u8         outer_second_prio[0x3];
	u8         outer_second_cfi[0x1];
	u8         outer_second_vid[0xc];
	u8         inner_second_prio[0x3];
	u8         inner_second_cfi[0x1];
	u8         inner_second_vid[0xc];

	u8         outer_second_vlan_tag[0x1];
	u8         inner_second_vlan_tag[0x1];
372
	u8         reserved_at_62[0xe];
373 374 375 376 377 378
	u8         gre_protocol[0x10];

	u8         gre_key_h[0x18];
	u8         gre_key_l[0x8];

	u8         vxlan_vni[0x18];
379
	u8         reserved_at_b8[0x8];
380

381
	u8         reserved_at_c0[0x20];
382

383
	u8         reserved_at_e0[0xc];
384 385
	u8         outer_ipv6_flow_label[0x14];

386
	u8         reserved_at_100[0xc];
387 388
	u8         inner_ipv6_flow_label[0x14];

389
	u8         reserved_at_120[0xe0];
390 391 392 393 394 395
};

struct mlx5_ifc_cmd_pas_bits {
	u8         pa_h[0x20];

	u8         pa_l[0x14];
396
	u8         reserved_at_34[0xc];
397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420
};

struct mlx5_ifc_uint64_bits {
	u8         hi[0x20];

	u8         lo[0x20];
};

enum {
	MLX5_ADS_STAT_RATE_NO_LIMIT  = 0x0,
	MLX5_ADS_STAT_RATE_2_5GBPS   = 0x7,
	MLX5_ADS_STAT_RATE_10GBPS    = 0x8,
	MLX5_ADS_STAT_RATE_30GBPS    = 0x9,
	MLX5_ADS_STAT_RATE_5GBPS     = 0xa,
	MLX5_ADS_STAT_RATE_20GBPS    = 0xb,
	MLX5_ADS_STAT_RATE_40GBPS    = 0xc,
	MLX5_ADS_STAT_RATE_60GBPS    = 0xd,
	MLX5_ADS_STAT_RATE_80GBPS    = 0xe,
	MLX5_ADS_STAT_RATE_120GBPS   = 0xf,
};

struct mlx5_ifc_ads_bits {
	u8         fl[0x1];
	u8         free_ar[0x1];
421
	u8         reserved_at_2[0xe];
422 423
	u8         pkey_index[0x10];

424
	u8         reserved_at_20[0x8];
425 426 427 428 429
	u8         grh[0x1];
	u8         mlid[0x7];
	u8         rlid[0x10];

	u8         ack_timeout[0x5];
430
	u8         reserved_at_45[0x3];
431
	u8         src_addr_index[0x8];
432
	u8         reserved_at_50[0x4];
433 434 435
	u8         stat_rate[0x4];
	u8         hop_limit[0x8];

436
	u8         reserved_at_60[0x4];
437 438 439 440 441
	u8         tclass[0x8];
	u8         flow_label[0x14];

	u8         rgid_rip[16][0x8];

442
	u8         reserved_at_100[0x4];
443 444
	u8         f_dscp[0x1];
	u8         f_ecn[0x1];
445
	u8         reserved_at_106[0x1];
446 447 448 449 450 451 452 453 454 455 456 457 458 459 460
	u8         f_eth_prio[0x1];
	u8         ecn[0x2];
	u8         dscp[0x6];
	u8         udp_sport[0x10];

	u8         dei_cfi[0x1];
	u8         eth_prio[0x3];
	u8         sl[0x4];
	u8         port[0x8];
	u8         rmac_47_32[0x10];

	u8         rmac_31_0[0x20];
};

struct mlx5_ifc_flow_table_nic_cap_bits {
461 462
	u8         nic_rx_multi_path_tirs[0x1];
	u8         reserved_at_1[0x1ff];
463 464 465

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_receive;

466
	u8         reserved_at_400[0x200];
467 468 469 470 471

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_receive_sniffer;

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_transmit;

472
	u8         reserved_at_a00[0x200];
473 474 475

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_transmit_sniffer;

476
	u8         reserved_at_e00[0x7200];
477 478
};

479
struct mlx5_ifc_flow_table_eswitch_cap_bits {
480
	u8     reserved_at_0[0x200];
481 482 483 484 485 486 487

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_esw_fdb;

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_esw_acl_ingress;

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_esw_acl_egress;

488
	u8      reserved_at_800[0x7800];
489 490
};

491 492 493 494 495 496
struct mlx5_ifc_e_switch_cap_bits {
	u8         vport_svlan_strip[0x1];
	u8         vport_cvlan_strip[0x1];
	u8         vport_svlan_insert[0x1];
	u8         vport_cvlan_insert_if_not_exist[0x1];
	u8         vport_cvlan_insert_overwrite[0x1];
497
	u8         reserved_at_5[0x1b];
498

499
	u8         reserved_at_20[0x7e0];
500 501
};

502 503 504 505 506 507
struct mlx5_ifc_per_protocol_networking_offload_caps_bits {
	u8         csum_cap[0x1];
	u8         vlan_cap[0x1];
	u8         lro_cap[0x1];
	u8         lro_psh_flag[0x1];
	u8         lro_time_stamp[0x1];
508
	u8         reserved_at_5[0x3];
509
	u8         self_lb_en_modifiable[0x1];
510
	u8         reserved_at_9[0x2];
511
	u8         max_lso_cap[0x5];
512
	u8         reserved_at_10[0x4];
513
	u8         rss_ind_tbl_cap[0x4];
514
	u8         reserved_at_18[0x3];
515
	u8         tunnel_lso_const_out_ip_id[0x1];
516
	u8         reserved_at_1c[0x2];
517 518 519
	u8         tunnel_statless_gre[0x1];
	u8         tunnel_stateless_vxlan[0x1];

520
	u8         reserved_at_20[0x20];
521

522
	u8         reserved_at_40[0x10];
523 524
	u8         lro_min_mss_size[0x10];

525
	u8         reserved_at_60[0x120];
526 527 528

	u8         lro_timer_supported_periods[4][0x20];

529
	u8         reserved_at_200[0x600];
530 531 532 533
};

struct mlx5_ifc_roce_cap_bits {
	u8         roce_apm[0x1];
534
	u8         reserved_at_1[0x1f];
535

536
	u8         reserved_at_20[0x60];
537

538
	u8         reserved_at_80[0xc];
539
	u8         l3_type[0x4];
540
	u8         reserved_at_90[0x8];
541 542
	u8         roce_version[0x8];

543
	u8         reserved_at_a0[0x10];
544 545 546 547 548
	u8         r_roce_dest_udp_port[0x10];

	u8         r_roce_max_src_udp_port[0x10];
	u8         r_roce_min_src_udp_port[0x10];

549
	u8         reserved_at_e0[0x10];
550 551
	u8         roce_address_table_size[0x10];

552
	u8         reserved_at_100[0x700];
553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579
};

enum {
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_1_BYTE     = 0x0,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_2_BYTES    = 0x2,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_4_BYTES    = 0x4,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_8_BYTES    = 0x8,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_16_BYTES   = 0x10,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_32_BYTES   = 0x20,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_64_BYTES   = 0x40,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_128_BYTES  = 0x80,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_256_BYTES  = 0x100,
};

enum {
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_1_BYTE     = 0x1,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_2_BYTES    = 0x2,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_4_BYTES    = 0x4,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_8_BYTES    = 0x8,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_16_BYTES   = 0x10,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_32_BYTES   = 0x20,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_64_BYTES   = 0x40,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_128_BYTES  = 0x80,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_256_BYTES  = 0x100,
};

struct mlx5_ifc_atomic_caps_bits {
580
	u8         reserved_at_0[0x40];
581

582
	u8         atomic_req_8B_endianess_mode[0x2];
583
	u8         reserved_at_42[0x4];
584
	u8         supported_atomic_req_8B_endianess_mode_1[0x1];
585

586
	u8         reserved_at_47[0x19];
587

588
	u8         reserved_at_60[0x20];
589

590
	u8         reserved_at_80[0x10];
591
	u8         atomic_operations[0x10];
592

593
	u8         reserved_at_a0[0x10];
594 595
	u8         atomic_size_qp[0x10];

596
	u8         reserved_at_c0[0x10];
597 598
	u8         atomic_size_dc[0x10];

599
	u8         reserved_at_e0[0x720];
600 601 602
};

struct mlx5_ifc_odp_cap_bits {
603
	u8         reserved_at_0[0x40];
604 605

	u8         sig[0x1];
606
	u8         reserved_at_41[0x1f];
607

608
	u8         reserved_at_60[0x20];
609 610 611 612 613 614 615

	struct mlx5_ifc_odp_per_transport_service_cap_bits rc_odp_caps;

	struct mlx5_ifc_odp_per_transport_service_cap_bits uc_odp_caps;

	struct mlx5_ifc_odp_per_transport_service_cap_bits ud_odp_caps;

616
	u8         reserved_at_e0[0x720];
617 618
};

619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645
struct mlx5_ifc_calc_op {
	u8        reserved_at_0[0x10];
	u8        reserved_at_10[0x9];
	u8        op_swap_endianness[0x1];
	u8        op_min[0x1];
	u8        op_xor[0x1];
	u8        op_or[0x1];
	u8        op_and[0x1];
	u8        op_max[0x1];
	u8        op_add[0x1];
};

struct mlx5_ifc_vector_calc_cap_bits {
	u8         calc_matrix[0x1];
	u8         reserved_at_1[0x1f];
	u8         reserved_at_20[0x8];
	u8         max_vec_count[0x8];
	u8         reserved_at_30[0xd];
	u8         max_chunk_size[0x3];
	struct mlx5_ifc_calc_op calc0;
	struct mlx5_ifc_calc_op calc1;
	struct mlx5_ifc_calc_op calc2;
	struct mlx5_ifc_calc_op calc3;

	u8         reserved_at_e0[0x720];
};

646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687
enum {
	MLX5_WQ_TYPE_LINKED_LIST  = 0x0,
	MLX5_WQ_TYPE_CYCLIC       = 0x1,
	MLX5_WQ_TYPE_STRQ         = 0x2,
};

enum {
	MLX5_WQ_END_PAD_MODE_NONE   = 0x0,
	MLX5_WQ_END_PAD_MODE_ALIGN  = 0x1,
};

enum {
	MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_8_GID_ENTRIES    = 0x0,
	MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_16_GID_ENTRIES   = 0x1,
	MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_32_GID_ENTRIES   = 0x2,
	MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_64_GID_ENTRIES   = 0x3,
	MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_128_GID_ENTRIES  = 0x4,
};

enum {
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_128_ENTRIES  = 0x0,
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_256_ENTRIES  = 0x1,
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_512_ENTRIES  = 0x2,
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_1K_ENTRIES   = 0x3,
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_2K_ENTRIES   = 0x4,
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_4K_ENTRIES   = 0x5,
};

enum {
	MLX5_CMD_HCA_CAP_PORT_TYPE_IB        = 0x0,
	MLX5_CMD_HCA_CAP_PORT_TYPE_ETHERNET  = 0x1,
};

enum {
	MLX5_CMD_HCA_CAP_CMDIF_CHECKSUM_DISABLED       = 0x0,
	MLX5_CMD_HCA_CAP_CMDIF_CHECKSUM_INITIAL_STATE  = 0x1,
	MLX5_CMD_HCA_CAP_CMDIF_CHECKSUM_ENABLED        = 0x3,
};

enum {
	MLX5_CAP_PORT_TYPE_IB  = 0x0,
	MLX5_CAP_PORT_TYPE_ETH = 0x1,
688 689
};

690
struct mlx5_ifc_cmd_hca_cap_bits {
691
	u8         reserved_at_0[0x80];
692 693 694

	u8         log_max_srq_sz[0x8];
	u8         log_max_qp_sz[0x8];
695
	u8         reserved_at_90[0xb];
696 697
	u8         log_max_qp[0x5];

698
	u8         reserved_at_a0[0xb];
699
	u8         log_max_srq[0x5];
700
	u8         reserved_at_b0[0x10];
701

702
	u8         reserved_at_c0[0x8];
703
	u8         log_max_cq_sz[0x8];
704
	u8         reserved_at_d0[0xb];
705 706 707
	u8         log_max_cq[0x5];

	u8         log_max_eq_sz[0x8];
708
	u8         reserved_at_e8[0x2];
709
	u8         log_max_mkey[0x6];
710
	u8         reserved_at_f0[0xc];
711 712 713
	u8         log_max_eq[0x4];

	u8         max_indirection[0x8];
714
	u8         reserved_at_108[0x1];
715
	u8         log_max_mrw_sz[0x7];
716
	u8         reserved_at_110[0x2];
717
	u8         log_max_bsf_list_size[0x6];
718
	u8         reserved_at_118[0x2];
719 720
	u8         log_max_klm_list_size[0x6];

721
	u8         reserved_at_120[0xa];
722
	u8         log_max_ra_req_dc[0x6];
723
	u8         reserved_at_130[0xa];
724 725
	u8         log_max_ra_res_dc[0x6];

726
	u8         reserved_at_140[0xa];
727
	u8         log_max_ra_req_qp[0x6];
728
	u8         reserved_at_150[0xa];
729 730 731 732 733
	u8         log_max_ra_res_qp[0x6];

	u8         pad_cap[0x1];
	u8         cc_query_allowed[0x1];
	u8         cc_modify_allowed[0x1];
734
	u8         reserved_at_163[0xd];
735
	u8         gid_table_size[0x10];
736

737 738
	u8         out_of_seq_cnt[0x1];
	u8         vport_counters[0x1];
739
	u8         reserved_at_182[0x4];
740 741 742
	u8         max_qp_cnt[0xa];
	u8         pkey_table_size[0x10];

743 744 745 746
	u8         vport_group_manager[0x1];
	u8         vhca_group_manager[0x1];
	u8         ib_virt[0x1];
	u8         eth_virt[0x1];
747
	u8         reserved_at_1a4[0x1];
748 749
	u8         ets[0x1];
	u8         nic_flow_table[0x1];
750
	u8         eswitch_flow_table[0x1];
E
Eli Cohen 已提交
751
	u8	   early_vf_enable;
752
	u8         reserved_at_1a8[0x2];
753
	u8         local_ca_ack_delay[0x5];
754
	u8         reserved_at_1af[0x6];
755
	u8         port_type[0x2];
756 757
	u8         num_ports[0x8];

758
	u8         reserved_at_1bf[0x3];
759
	u8         log_max_msg[0x5];
760
	u8         reserved_at_1c7[0x18];
761 762

	u8         stat_rate_support[0x10];
763
	u8         reserved_at_1ef[0xc];
764
	u8         cqe_version[0x4];
765

766
	u8         compact_address_vector[0x1];
767 768 769
	u8         reserved_at_200[0x3];
	u8         ipoib_basic_offloads[0x1];
	u8         reserved_at_204[0xa];
770
	u8         drain_sigerr[0x1];
771 772
	u8         cmdif_checksum[0x2];
	u8         sigerr_cqe[0x1];
773
	u8         reserved_at_212[0x1];
774 775
	u8         wq_signature[0x1];
	u8         sctr_data_cqe[0x1];
776
	u8         reserved_at_215[0x1];
777 778 779
	u8         sho[0x1];
	u8         tph[0x1];
	u8         rf[0x1];
780
	u8         dct[0x1];
781
	u8         reserved_at_21a[0x1];
782
	u8         eth_net_offloads[0x1];
783 784
	u8         roce[0x1];
	u8         atomic[0x1];
785
	u8         reserved_at_21e[0x1];
786 787 788 789

	u8         cq_oi[0x1];
	u8         cq_resize[0x1];
	u8         cq_moderation[0x1];
790
	u8         reserved_at_222[0x3];
791
	u8         cq_eq_remap[0x1];
792 793
	u8         pg[0x1];
	u8         block_lb_mc[0x1];
794
	u8         reserved_at_228[0x1];
795
	u8         scqe_break_moderation[0x1];
796
	u8         reserved_at_22a[0x1];
797
	u8         cd[0x1];
798
	u8         reserved_at_22c[0x1];
799
	u8         apm[0x1];
800 801
	u8         vector_calc[0x1];
	u8         reserved_at_22f[0x1];
802 803
	u8	   imaicl[0x1];
	u8         reserved_at_231[0x4];
804 805
	u8         qkv[0x1];
	u8         pkv[0x1];
806 807
	u8         set_deth_sqpn[0x1];
	u8         reserved_at_239[0x3];
808 809 810 811 812
	u8         xrc[0x1];
	u8         ud[0x1];
	u8         uc[0x1];
	u8         rc[0x1];

813
	u8         reserved_at_23f[0xa];
814
	u8         uar_sz[0x6];
815
	u8         reserved_at_24f[0x8];
816 817 818
	u8         log_pg_sz[0x8];

	u8         bf[0x1];
819
	u8         reserved_at_260[0x1];
820
	u8         pad_tx_eth_packet[0x1];
821
	u8         reserved_at_262[0x8];
822
	u8         log_bf_reg_size[0x5];
823
	u8         reserved_at_26f[0x10];
824

825
	u8         reserved_at_27f[0x10];
826 827
	u8         max_wqe_sz_sq[0x10];

828
	u8         reserved_at_29f[0x10];
829 830
	u8         max_wqe_sz_rq[0x10];

831
	u8         reserved_at_2bf[0x10];
832 833
	u8         max_wqe_sz_sq_dc[0x10];

834
	u8         reserved_at_2df[0x7];
835 836
	u8         max_qp_mcg[0x19];

837
	u8         reserved_at_2ff[0x18];
838 839
	u8         log_max_mcg[0x8];

840
	u8         reserved_at_31f[0x3];
841
	u8         log_max_transport_domain[0x5];
842
	u8         reserved_at_327[0x3];
843
	u8         log_max_pd[0x5];
844
	u8         reserved_at_32f[0xb];
845 846
	u8         log_max_xrcd[0x5];

847
	u8         reserved_at_33f[0x20];
848

849
	u8         reserved_at_35f[0x3];
850
	u8         log_max_rq[0x5];
851
	u8         reserved_at_367[0x3];
852
	u8         log_max_sq[0x5];
853
	u8         reserved_at_36f[0x3];
854
	u8         log_max_tir[0x5];
855
	u8         reserved_at_377[0x3];
856 857
	u8         log_max_tis[0x5];

858
	u8         basic_cyclic_rcv_wqe[0x1];
859
	u8         reserved_at_380[0x2];
860
	u8         log_max_rmp[0x5];
861
	u8         reserved_at_387[0x3];
862
	u8         log_max_rqt[0x5];
863
	u8         reserved_at_38f[0x3];
864
	u8         log_max_rqt_size[0x5];
865
	u8         reserved_at_397[0x3];
866 867
	u8         log_max_tis_per_sq[0x5];

868
	u8         reserved_at_39f[0x3];
869
	u8         log_max_stride_sz_rq[0x5];
870
	u8         reserved_at_3a7[0x3];
871
	u8         log_min_stride_sz_rq[0x5];
872
	u8         reserved_at_3af[0x3];
873
	u8         log_max_stride_sz_sq[0x5];
874
	u8         reserved_at_3b7[0x3];
875 876
	u8         log_min_stride_sz_sq[0x5];

877
	u8         reserved_at_3bf[0x1b];
878 879
	u8         log_max_wq_sz[0x5];

880
	u8         nic_vport_change_event[0x1];
881
	u8         reserved_at_3e0[0xa];
882
	u8         log_max_vlan_list[0x5];
883
	u8         reserved_at_3ef[0x3];
884
	u8         log_max_current_mc_list[0x5];
885
	u8         reserved_at_3f7[0x3];
886 887
	u8         log_max_current_uc_list[0x5];

888
	u8         reserved_at_3ff[0x80];
889

890
	u8         reserved_at_47f[0x3];
891
	u8         log_max_l2_table[0x5];
892
	u8         reserved_at_487[0x8];
893 894
	u8         log_uar_page_sz[0x10];

895
	u8         reserved_at_49f[0x20];
896
	u8         device_frequency_mhz[0x20];
897
	u8         device_frequency_khz[0x20];
898
	u8         reserved_at_4ff[0x5f];
899 900 901 902 903
	u8         cqe_zip[0x1];

	u8         cqe_zip_timeout[0x10];
	u8         cqe_zip_max_num[0x10];

904
	u8         reserved_at_57f[0x220];
905 906
};

907 908 909 910
enum mlx5_flow_destination_type {
	MLX5_FLOW_DESTINATION_TYPE_VPORT        = 0x0,
	MLX5_FLOW_DESTINATION_TYPE_FLOW_TABLE   = 0x1,
	MLX5_FLOW_DESTINATION_TYPE_TIR          = 0x2,
911
};
912

913 914 915
struct mlx5_ifc_dest_format_struct_bits {
	u8         destination_type[0x8];
	u8         destination_id[0x18];
916

917
	u8         reserved_at_20[0x20];
918 919 920 921 922 923 924 925
};

struct mlx5_ifc_fte_match_param_bits {
	struct mlx5_ifc_fte_match_set_lyr_2_4_bits outer_headers;

	struct mlx5_ifc_fte_match_set_misc_bits misc_parameters;

	struct mlx5_ifc_fte_match_set_lyr_2_4_bits inner_headers;
926

927
	u8         reserved_at_600[0xa00];
928 929
};

930 931 932 933 934 935 936
enum {
	MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_SRC_IP     = 0x0,
	MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_DST_IP     = 0x1,
	MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_L4_SPORT   = 0x2,
	MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_L4_DPORT   = 0x3,
	MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_IPSEC_SPI  = 0x4,
};
937

938 939 940 941 942
struct mlx5_ifc_rx_hash_field_select_bits {
	u8         l3_prot_type[0x1];
	u8         l4_prot_type[0x1];
	u8         selected_fields[0x1e];
};
943

944 945 946
enum {
	MLX5_WQ_WQ_TYPE_WQ_LINKED_LIST  = 0x0,
	MLX5_WQ_WQ_TYPE_WQ_CYCLIC       = 0x1,
947 948
};

949 950 951 952 953 954 955 956 957 958
enum {
	MLX5_WQ_END_PADDING_MODE_END_PAD_NONE   = 0x0,
	MLX5_WQ_END_PADDING_MODE_END_PAD_ALIGN  = 0x1,
};

struct mlx5_ifc_wq_bits {
	u8         wq_type[0x4];
	u8         wq_signature[0x1];
	u8         end_padding_mode[0x2];
	u8         cd_slave[0x1];
959
	u8         reserved_at_8[0x18];
960

961 962
	u8         hds_skip_first_sge[0x1];
	u8         log2_hds_buf_size[0x3];
963
	u8         reserved_at_24[0x7];
964 965
	u8         page_offset[0x5];
	u8         lwm[0x10];
966

967
	u8         reserved_at_40[0x8];
968 969
	u8         pd[0x18];

970
	u8         reserved_at_60[0x8];
971 972 973 974 975 976 977 978
	u8         uar_page[0x18];

	u8         dbr_addr[0x40];

	u8         hw_counter[0x20];

	u8         sw_counter[0x20];

979
	u8         reserved_at_100[0xc];
980
	u8         log_wq_stride[0x4];
981
	u8         reserved_at_110[0x3];
982
	u8         log_wq_pg_sz[0x5];
983
	u8         reserved_at_118[0x3];
984 985
	u8         log_wq_sz[0x5];

986
	u8         reserved_at_120[0x4e0];
987

988
	struct mlx5_ifc_cmd_pas_bits pas[0];
989 990
};

991
struct mlx5_ifc_rq_num_bits {
992
	u8         reserved_at_0[0x8];
993 994
	u8         rq_num[0x18];
};
995

996
struct mlx5_ifc_mac_address_layout_bits {
997
	u8         reserved_at_0[0x10];
998
	u8         mac_addr_47_32[0x10];
999

1000 1001 1002
	u8         mac_addr_31_0[0x20];
};

1003
struct mlx5_ifc_vlan_layout_bits {
1004
	u8         reserved_at_0[0x14];
1005 1006
	u8         vlan[0x0c];

1007
	u8         reserved_at_20[0x20];
1008 1009
};

1010
struct mlx5_ifc_cong_control_r_roce_ecn_np_bits {
1011
	u8         reserved_at_0[0xa0];
1012 1013 1014

	u8         min_time_between_cnps[0x20];

1015
	u8         reserved_at_c0[0x12];
1016
	u8         cnp_dscp[0x6];
1017
	u8         reserved_at_d8[0x5];
1018 1019
	u8         cnp_802p_prio[0x3];

1020
	u8         reserved_at_e0[0x720];
1021 1022 1023
};

struct mlx5_ifc_cong_control_r_roce_ecn_rp_bits {
1024
	u8         reserved_at_0[0x60];
1025

1026
	u8         reserved_at_60[0x4];
1027
	u8         clamp_tgt_rate[0x1];
1028
	u8         reserved_at_65[0x3];
1029
	u8         clamp_tgt_rate_after_time_inc[0x1];
1030
	u8         reserved_at_69[0x17];
1031

1032
	u8         reserved_at_80[0x20];
1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051

	u8         rpg_time_reset[0x20];

	u8         rpg_byte_reset[0x20];

	u8         rpg_threshold[0x20];

	u8         rpg_max_rate[0x20];

	u8         rpg_ai_rate[0x20];

	u8         rpg_hai_rate[0x20];

	u8         rpg_gd[0x20];

	u8         rpg_min_dec_fac[0x20];

	u8         rpg_min_rate[0x20];

1052
	u8         reserved_at_1c0[0xe0];
1053 1054 1055 1056 1057 1058 1059 1060 1061

	u8         rate_to_set_on_first_cnp[0x20];

	u8         dce_tcp_g[0x20];

	u8         dce_tcp_rtt[0x20];

	u8         rate_reduce_monitor_period[0x20];

1062
	u8         reserved_at_320[0x20];
1063 1064 1065

	u8         initial_alpha_value[0x20];

1066
	u8         reserved_at_360[0x4a0];
1067 1068 1069
};

struct mlx5_ifc_cong_control_802_1qau_rp_bits {
1070
	u8         reserved_at_0[0x80];
1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091

	u8         rppp_max_rps[0x20];

	u8         rpg_time_reset[0x20];

	u8         rpg_byte_reset[0x20];

	u8         rpg_threshold[0x20];

	u8         rpg_max_rate[0x20];

	u8         rpg_ai_rate[0x20];

	u8         rpg_hai_rate[0x20];

	u8         rpg_gd[0x20];

	u8         rpg_min_dec_fac[0x20];

	u8         rpg_min_rate[0x20];

1092
	u8         reserved_at_1c0[0x640];
1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241
};

enum {
	MLX5_RESIZE_FIELD_SELECT_RESIZE_FIELD_SELECT_LOG_CQ_SIZE    = 0x1,
	MLX5_RESIZE_FIELD_SELECT_RESIZE_FIELD_SELECT_PAGE_OFFSET    = 0x2,
	MLX5_RESIZE_FIELD_SELECT_RESIZE_FIELD_SELECT_LOG_PAGE_SIZE  = 0x4,
};

struct mlx5_ifc_resize_field_select_bits {
	u8         resize_field_select[0x20];
};

enum {
	MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_CQ_PERIOD     = 0x1,
	MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_CQ_MAX_COUNT  = 0x2,
	MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_OI            = 0x4,
	MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_C_EQN         = 0x8,
};

struct mlx5_ifc_modify_field_select_bits {
	u8         modify_field_select[0x20];
};

struct mlx5_ifc_field_select_r_roce_np_bits {
	u8         field_select_r_roce_np[0x20];
};

struct mlx5_ifc_field_select_r_roce_rp_bits {
	u8         field_select_r_roce_rp[0x20];
};

enum {
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPPP_MAX_RPS     = 0x4,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_TIME_RESET   = 0x8,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_BYTE_RESET   = 0x10,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_THRESHOLD    = 0x20,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_MAX_RATE     = 0x40,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_AI_RATE      = 0x80,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_HAI_RATE     = 0x100,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_GD           = 0x200,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_MIN_DEC_FAC  = 0x400,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_MIN_RATE     = 0x800,
};

struct mlx5_ifc_field_select_802_1qau_rp_bits {
	u8         field_select_8021qaurp[0x20];
};

struct mlx5_ifc_phys_layer_cntrs_bits {
	u8         time_since_last_clear_high[0x20];

	u8         time_since_last_clear_low[0x20];

	u8         symbol_errors_high[0x20];

	u8         symbol_errors_low[0x20];

	u8         sync_headers_errors_high[0x20];

	u8         sync_headers_errors_low[0x20];

	u8         edpl_bip_errors_lane0_high[0x20];

	u8         edpl_bip_errors_lane0_low[0x20];

	u8         edpl_bip_errors_lane1_high[0x20];

	u8         edpl_bip_errors_lane1_low[0x20];

	u8         edpl_bip_errors_lane2_high[0x20];

	u8         edpl_bip_errors_lane2_low[0x20];

	u8         edpl_bip_errors_lane3_high[0x20];

	u8         edpl_bip_errors_lane3_low[0x20];

	u8         fc_fec_corrected_blocks_lane0_high[0x20];

	u8         fc_fec_corrected_blocks_lane0_low[0x20];

	u8         fc_fec_corrected_blocks_lane1_high[0x20];

	u8         fc_fec_corrected_blocks_lane1_low[0x20];

	u8         fc_fec_corrected_blocks_lane2_high[0x20];

	u8         fc_fec_corrected_blocks_lane2_low[0x20];

	u8         fc_fec_corrected_blocks_lane3_high[0x20];

	u8         fc_fec_corrected_blocks_lane3_low[0x20];

	u8         fc_fec_uncorrectable_blocks_lane0_high[0x20];

	u8         fc_fec_uncorrectable_blocks_lane0_low[0x20];

	u8         fc_fec_uncorrectable_blocks_lane1_high[0x20];

	u8         fc_fec_uncorrectable_blocks_lane1_low[0x20];

	u8         fc_fec_uncorrectable_blocks_lane2_high[0x20];

	u8         fc_fec_uncorrectable_blocks_lane2_low[0x20];

	u8         fc_fec_uncorrectable_blocks_lane3_high[0x20];

	u8         fc_fec_uncorrectable_blocks_lane3_low[0x20];

	u8         rs_fec_corrected_blocks_high[0x20];

	u8         rs_fec_corrected_blocks_low[0x20];

	u8         rs_fec_uncorrectable_blocks_high[0x20];

	u8         rs_fec_uncorrectable_blocks_low[0x20];

	u8         rs_fec_no_errors_blocks_high[0x20];

	u8         rs_fec_no_errors_blocks_low[0x20];

	u8         rs_fec_single_error_blocks_high[0x20];

	u8         rs_fec_single_error_blocks_low[0x20];

	u8         rs_fec_corrected_symbols_total_high[0x20];

	u8         rs_fec_corrected_symbols_total_low[0x20];

	u8         rs_fec_corrected_symbols_lane0_high[0x20];

	u8         rs_fec_corrected_symbols_lane0_low[0x20];

	u8         rs_fec_corrected_symbols_lane1_high[0x20];

	u8         rs_fec_corrected_symbols_lane1_low[0x20];

	u8         rs_fec_corrected_symbols_lane2_high[0x20];

	u8         rs_fec_corrected_symbols_lane2_low[0x20];

	u8         rs_fec_corrected_symbols_lane3_high[0x20];

	u8         rs_fec_corrected_symbols_lane3_low[0x20];

	u8         link_down_events[0x20];

	u8         successful_recovery_events[0x20];

1242
	u8         reserved_at_640[0x180];
1243 1244
};

1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274
struct mlx5_ifc_ib_port_cntrs_grp_data_layout_bits {
	u8	   symbol_error_counter[0x10];

	u8         link_error_recovery_counter[0x8];

	u8         link_downed_counter[0x8];

	u8         port_rcv_errors[0x10];

	u8         port_rcv_remote_physical_errors[0x10];

	u8         port_rcv_switch_relay_errors[0x10];

	u8         port_xmit_discards[0x10];

	u8         port_xmit_constraint_errors[0x8];

	u8         port_rcv_constraint_errors[0x8];

	u8         reserved_at_70[0x8];

	u8         link_overrun_errors[0x8];

	u8	   reserved_at_80[0x10];

	u8         vl_15_dropped[0x10];

	u8	   reserved_at_a0[0xa0];
};

1275 1276 1277 1278 1279
struct mlx5_ifc_eth_per_traffic_grp_data_layout_bits {
	u8         transmit_queue_high[0x20];

	u8         transmit_queue_low[0x20];

1280
	u8         reserved_at_40[0x780];
1281 1282 1283 1284 1285 1286 1287
};

struct mlx5_ifc_eth_per_prio_grp_data_layout_bits {
	u8         rx_octets_high[0x20];

	u8         rx_octets_low[0x20];

1288
	u8         reserved_at_40[0xc0];
1289 1290 1291 1292 1293 1294 1295 1296 1297

	u8         rx_frames_high[0x20];

	u8         rx_frames_low[0x20];

	u8         tx_octets_high[0x20];

	u8         tx_octets_low[0x20];

1298
	u8         reserved_at_180[0xc0];
1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323

	u8         tx_frames_high[0x20];

	u8         tx_frames_low[0x20];

	u8         rx_pause_high[0x20];

	u8         rx_pause_low[0x20];

	u8         rx_pause_duration_high[0x20];

	u8         rx_pause_duration_low[0x20];

	u8         tx_pause_high[0x20];

	u8         tx_pause_low[0x20];

	u8         tx_pause_duration_high[0x20];

	u8         tx_pause_duration_low[0x20];

	u8         rx_pause_transition_high[0x20];

	u8         rx_pause_transition_low[0x20];

1324
	u8         reserved_at_3c0[0x400];
1325 1326 1327 1328 1329 1330 1331
};

struct mlx5_ifc_eth_extended_cntrs_grp_data_layout_bits {
	u8         port_transmit_wait_high[0x20];

	u8         port_transmit_wait_low[0x20];

1332
	u8         reserved_at_40[0x780];
1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399
};

struct mlx5_ifc_eth_3635_cntrs_grp_data_layout_bits {
	u8         dot3stats_alignment_errors_high[0x20];

	u8         dot3stats_alignment_errors_low[0x20];

	u8         dot3stats_fcs_errors_high[0x20];

	u8         dot3stats_fcs_errors_low[0x20];

	u8         dot3stats_single_collision_frames_high[0x20];

	u8         dot3stats_single_collision_frames_low[0x20];

	u8         dot3stats_multiple_collision_frames_high[0x20];

	u8         dot3stats_multiple_collision_frames_low[0x20];

	u8         dot3stats_sqe_test_errors_high[0x20];

	u8         dot3stats_sqe_test_errors_low[0x20];

	u8         dot3stats_deferred_transmissions_high[0x20];

	u8         dot3stats_deferred_transmissions_low[0x20];

	u8         dot3stats_late_collisions_high[0x20];

	u8         dot3stats_late_collisions_low[0x20];

	u8         dot3stats_excessive_collisions_high[0x20];

	u8         dot3stats_excessive_collisions_low[0x20];

	u8         dot3stats_internal_mac_transmit_errors_high[0x20];

	u8         dot3stats_internal_mac_transmit_errors_low[0x20];

	u8         dot3stats_carrier_sense_errors_high[0x20];

	u8         dot3stats_carrier_sense_errors_low[0x20];

	u8         dot3stats_frame_too_longs_high[0x20];

	u8         dot3stats_frame_too_longs_low[0x20];

	u8         dot3stats_internal_mac_receive_errors_high[0x20];

	u8         dot3stats_internal_mac_receive_errors_low[0x20];

	u8         dot3stats_symbol_errors_high[0x20];

	u8         dot3stats_symbol_errors_low[0x20];

	u8         dot3control_in_unknown_opcodes_high[0x20];

	u8         dot3control_in_unknown_opcodes_low[0x20];

	u8         dot3in_pause_frames_high[0x20];

	u8         dot3in_pause_frames_low[0x20];

	u8         dot3out_pause_frames_high[0x20];

	u8         dot3out_pause_frames_low[0x20];

1400
	u8         reserved_at_400[0x3c0];
1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487
};

struct mlx5_ifc_eth_2819_cntrs_grp_data_layout_bits {
	u8         ether_stats_drop_events_high[0x20];

	u8         ether_stats_drop_events_low[0x20];

	u8         ether_stats_octets_high[0x20];

	u8         ether_stats_octets_low[0x20];

	u8         ether_stats_pkts_high[0x20];

	u8         ether_stats_pkts_low[0x20];

	u8         ether_stats_broadcast_pkts_high[0x20];

	u8         ether_stats_broadcast_pkts_low[0x20];

	u8         ether_stats_multicast_pkts_high[0x20];

	u8         ether_stats_multicast_pkts_low[0x20];

	u8         ether_stats_crc_align_errors_high[0x20];

	u8         ether_stats_crc_align_errors_low[0x20];

	u8         ether_stats_undersize_pkts_high[0x20];

	u8         ether_stats_undersize_pkts_low[0x20];

	u8         ether_stats_oversize_pkts_high[0x20];

	u8         ether_stats_oversize_pkts_low[0x20];

	u8         ether_stats_fragments_high[0x20];

	u8         ether_stats_fragments_low[0x20];

	u8         ether_stats_jabbers_high[0x20];

	u8         ether_stats_jabbers_low[0x20];

	u8         ether_stats_collisions_high[0x20];

	u8         ether_stats_collisions_low[0x20];

	u8         ether_stats_pkts64octets_high[0x20];

	u8         ether_stats_pkts64octets_low[0x20];

	u8         ether_stats_pkts65to127octets_high[0x20];

	u8         ether_stats_pkts65to127octets_low[0x20];

	u8         ether_stats_pkts128to255octets_high[0x20];

	u8         ether_stats_pkts128to255octets_low[0x20];

	u8         ether_stats_pkts256to511octets_high[0x20];

	u8         ether_stats_pkts256to511octets_low[0x20];

	u8         ether_stats_pkts512to1023octets_high[0x20];

	u8         ether_stats_pkts512to1023octets_low[0x20];

	u8         ether_stats_pkts1024to1518octets_high[0x20];

	u8         ether_stats_pkts1024to1518octets_low[0x20];

	u8         ether_stats_pkts1519to2047octets_high[0x20];

	u8         ether_stats_pkts1519to2047octets_low[0x20];

	u8         ether_stats_pkts2048to4095octets_high[0x20];

	u8         ether_stats_pkts2048to4095octets_low[0x20];

	u8         ether_stats_pkts4096to8191octets_high[0x20];

	u8         ether_stats_pkts4096to8191octets_low[0x20];

	u8         ether_stats_pkts8192to10239octets_high[0x20];

	u8         ether_stats_pkts8192to10239octets_low[0x20];

1488
	u8         reserved_at_540[0x280];
1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543
};

struct mlx5_ifc_eth_2863_cntrs_grp_data_layout_bits {
	u8         if_in_octets_high[0x20];

	u8         if_in_octets_low[0x20];

	u8         if_in_ucast_pkts_high[0x20];

	u8         if_in_ucast_pkts_low[0x20];

	u8         if_in_discards_high[0x20];

	u8         if_in_discards_low[0x20];

	u8         if_in_errors_high[0x20];

	u8         if_in_errors_low[0x20];

	u8         if_in_unknown_protos_high[0x20];

	u8         if_in_unknown_protos_low[0x20];

	u8         if_out_octets_high[0x20];

	u8         if_out_octets_low[0x20];

	u8         if_out_ucast_pkts_high[0x20];

	u8         if_out_ucast_pkts_low[0x20];

	u8         if_out_discards_high[0x20];

	u8         if_out_discards_low[0x20];

	u8         if_out_errors_high[0x20];

	u8         if_out_errors_low[0x20];

	u8         if_in_multicast_pkts_high[0x20];

	u8         if_in_multicast_pkts_low[0x20];

	u8         if_in_broadcast_pkts_high[0x20];

	u8         if_in_broadcast_pkts_low[0x20];

	u8         if_out_multicast_pkts_high[0x20];

	u8         if_out_multicast_pkts_low[0x20];

	u8         if_out_broadcast_pkts_high[0x20];

	u8         if_out_broadcast_pkts_low[0x20];

1544
	u8         reserved_at_340[0x480];
1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623
};

struct mlx5_ifc_eth_802_3_cntrs_grp_data_layout_bits {
	u8         a_frames_transmitted_ok_high[0x20];

	u8         a_frames_transmitted_ok_low[0x20];

	u8         a_frames_received_ok_high[0x20];

	u8         a_frames_received_ok_low[0x20];

	u8         a_frame_check_sequence_errors_high[0x20];

	u8         a_frame_check_sequence_errors_low[0x20];

	u8         a_alignment_errors_high[0x20];

	u8         a_alignment_errors_low[0x20];

	u8         a_octets_transmitted_ok_high[0x20];

	u8         a_octets_transmitted_ok_low[0x20];

	u8         a_octets_received_ok_high[0x20];

	u8         a_octets_received_ok_low[0x20];

	u8         a_multicast_frames_xmitted_ok_high[0x20];

	u8         a_multicast_frames_xmitted_ok_low[0x20];

	u8         a_broadcast_frames_xmitted_ok_high[0x20];

	u8         a_broadcast_frames_xmitted_ok_low[0x20];

	u8         a_multicast_frames_received_ok_high[0x20];

	u8         a_multicast_frames_received_ok_low[0x20];

	u8         a_broadcast_frames_received_ok_high[0x20];

	u8         a_broadcast_frames_received_ok_low[0x20];

	u8         a_in_range_length_errors_high[0x20];

	u8         a_in_range_length_errors_low[0x20];

	u8         a_out_of_range_length_field_high[0x20];

	u8         a_out_of_range_length_field_low[0x20];

	u8         a_frame_too_long_errors_high[0x20];

	u8         a_frame_too_long_errors_low[0x20];

	u8         a_symbol_error_during_carrier_high[0x20];

	u8         a_symbol_error_during_carrier_low[0x20];

	u8         a_mac_control_frames_transmitted_high[0x20];

	u8         a_mac_control_frames_transmitted_low[0x20];

	u8         a_mac_control_frames_received_high[0x20];

	u8         a_mac_control_frames_received_low[0x20];

	u8         a_unsupported_opcodes_received_high[0x20];

	u8         a_unsupported_opcodes_received_low[0x20];

	u8         a_pause_mac_ctrl_frames_received_high[0x20];

	u8         a_pause_mac_ctrl_frames_received_low[0x20];

	u8         a_pause_mac_ctrl_frames_transmitted_high[0x20];

	u8         a_pause_mac_ctrl_frames_transmitted_low[0x20];

1624
	u8         reserved_at_4c0[0x300];
1625 1626 1627 1628 1629
};

struct mlx5_ifc_cmd_inter_comp_event_bits {
	u8         command_completion_vector[0x20];

1630
	u8         reserved_at_20[0xc0];
1631 1632 1633
};

struct mlx5_ifc_stall_vl_event_bits {
1634
	u8         reserved_at_0[0x18];
1635
	u8         port_num[0x1];
1636
	u8         reserved_at_19[0x3];
1637 1638
	u8         vl[0x4];

1639
	u8         reserved_at_20[0xa0];
1640 1641 1642 1643
};

struct mlx5_ifc_db_bf_congestion_event_bits {
	u8         event_subtype[0x8];
1644
	u8         reserved_at_8[0x8];
1645
	u8         congestion_level[0x8];
1646
	u8         reserved_at_18[0x8];
1647

1648
	u8         reserved_at_20[0xa0];
1649 1650 1651
};

struct mlx5_ifc_gpio_event_bits {
1652
	u8         reserved_at_0[0x60];
1653 1654 1655 1656 1657

	u8         gpio_event_hi[0x20];

	u8         gpio_event_lo[0x20];

1658
	u8         reserved_at_a0[0x40];
1659 1660 1661
};

struct mlx5_ifc_port_state_change_event_bits {
1662
	u8         reserved_at_0[0x40];
1663 1664

	u8         port_num[0x4];
1665
	u8         reserved_at_44[0x1c];
1666

1667
	u8         reserved_at_60[0x80];
1668 1669 1670
};

struct mlx5_ifc_dropped_packet_logged_bits {
1671
	u8         reserved_at_0[0xe0];
1672 1673 1674 1675 1676 1677 1678 1679
};

enum {
	MLX5_CQ_ERROR_SYNDROME_CQ_OVERRUN                 = 0x1,
	MLX5_CQ_ERROR_SYNDROME_CQ_ACCESS_VIOLATION_ERROR  = 0x2,
};

struct mlx5_ifc_cq_error_bits {
1680
	u8         reserved_at_0[0x8];
1681 1682
	u8         cqn[0x18];

1683
	u8         reserved_at_20[0x20];
1684

1685
	u8         reserved_at_40[0x18];
1686 1687
	u8         syndrome[0x8];

1688
	u8         reserved_at_60[0x80];
1689 1690 1691 1692 1693 1694 1695
};

struct mlx5_ifc_rdma_page_fault_event_bits {
	u8         bytes_committed[0x20];

	u8         r_key[0x20];

1696
	u8         reserved_at_40[0x10];
1697 1698 1699 1700 1701 1702
	u8         packet_len[0x10];

	u8         rdma_op_len[0x20];

	u8         rdma_va[0x40];

1703
	u8         reserved_at_c0[0x5];
1704 1705 1706 1707 1708 1709 1710 1711 1712
	u8         rdma[0x1];
	u8         write[0x1];
	u8         requestor[0x1];
	u8         qp_number[0x18];
};

struct mlx5_ifc_wqe_associated_page_fault_event_bits {
	u8         bytes_committed[0x20];

1713
	u8         reserved_at_20[0x10];
1714 1715
	u8         wqe_index[0x10];

1716
	u8         reserved_at_40[0x10];
1717 1718
	u8         len[0x10];

1719
	u8         reserved_at_60[0x60];
1720

1721
	u8         reserved_at_c0[0x5];
1722 1723 1724 1725 1726 1727 1728
	u8         rdma[0x1];
	u8         write_read[0x1];
	u8         requestor[0x1];
	u8         qpn[0x18];
};

struct mlx5_ifc_qp_events_bits {
1729
	u8         reserved_at_0[0xa0];
1730 1731

	u8         type[0x8];
1732
	u8         reserved_at_a8[0x18];
1733

1734
	u8         reserved_at_c0[0x8];
1735 1736 1737 1738
	u8         qpn_rqn_sqn[0x18];
};

struct mlx5_ifc_dct_events_bits {
1739
	u8         reserved_at_0[0xc0];
1740

1741
	u8         reserved_at_c0[0x8];
1742 1743 1744 1745
	u8         dct_number[0x18];
};

struct mlx5_ifc_comp_event_bits {
1746
	u8         reserved_at_0[0xc0];
1747

1748
	u8         reserved_at_c0[0x8];
1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820
	u8         cq_number[0x18];
};

enum {
	MLX5_QPC_STATE_RST        = 0x0,
	MLX5_QPC_STATE_INIT       = 0x1,
	MLX5_QPC_STATE_RTR        = 0x2,
	MLX5_QPC_STATE_RTS        = 0x3,
	MLX5_QPC_STATE_SQER       = 0x4,
	MLX5_QPC_STATE_ERR        = 0x6,
	MLX5_QPC_STATE_SQD        = 0x7,
	MLX5_QPC_STATE_SUSPENDED  = 0x9,
};

enum {
	MLX5_QPC_ST_RC            = 0x0,
	MLX5_QPC_ST_UC            = 0x1,
	MLX5_QPC_ST_UD            = 0x2,
	MLX5_QPC_ST_XRC           = 0x3,
	MLX5_QPC_ST_DCI           = 0x5,
	MLX5_QPC_ST_QP0           = 0x7,
	MLX5_QPC_ST_QP1           = 0x8,
	MLX5_QPC_ST_RAW_DATAGRAM  = 0x9,
	MLX5_QPC_ST_REG_UMR       = 0xc,
};

enum {
	MLX5_QPC_PM_STATE_ARMED     = 0x0,
	MLX5_QPC_PM_STATE_REARM     = 0x1,
	MLX5_QPC_PM_STATE_RESERVED  = 0x2,
	MLX5_QPC_PM_STATE_MIGRATED  = 0x3,
};

enum {
	MLX5_QPC_END_PADDING_MODE_SCATTER_AS_IS                = 0x0,
	MLX5_QPC_END_PADDING_MODE_PAD_TO_CACHE_LINE_ALIGNMENT  = 0x1,
};

enum {
	MLX5_QPC_MTU_256_BYTES        = 0x1,
	MLX5_QPC_MTU_512_BYTES        = 0x2,
	MLX5_QPC_MTU_1K_BYTES         = 0x3,
	MLX5_QPC_MTU_2K_BYTES         = 0x4,
	MLX5_QPC_MTU_4K_BYTES         = 0x5,
	MLX5_QPC_MTU_RAW_ETHERNET_QP  = 0x7,
};

enum {
	MLX5_QPC_ATOMIC_MODE_IB_SPEC     = 0x1,
	MLX5_QPC_ATOMIC_MODE_ONLY_8B     = 0x2,
	MLX5_QPC_ATOMIC_MODE_UP_TO_8B    = 0x3,
	MLX5_QPC_ATOMIC_MODE_UP_TO_16B   = 0x4,
	MLX5_QPC_ATOMIC_MODE_UP_TO_32B   = 0x5,
	MLX5_QPC_ATOMIC_MODE_UP_TO_64B   = 0x6,
	MLX5_QPC_ATOMIC_MODE_UP_TO_128B  = 0x7,
	MLX5_QPC_ATOMIC_MODE_UP_TO_256B  = 0x8,
};

enum {
	MLX5_QPC_CS_REQ_DISABLE    = 0x0,
	MLX5_QPC_CS_REQ_UP_TO_32B  = 0x11,
	MLX5_QPC_CS_REQ_UP_TO_64B  = 0x22,
};

enum {
	MLX5_QPC_CS_RES_DISABLE    = 0x0,
	MLX5_QPC_CS_RES_UP_TO_32B  = 0x1,
	MLX5_QPC_CS_RES_UP_TO_64B  = 0x2,
};

struct mlx5_ifc_qpc_bits {
	u8         state[0x4];
1821
	u8         reserved_at_4[0x4];
1822
	u8         st[0x8];
1823
	u8         reserved_at_10[0x3];
1824
	u8         pm_state[0x2];
1825
	u8         reserved_at_15[0x7];
1826
	u8         end_padding_mode[0x2];
1827
	u8         reserved_at_1e[0x2];
1828 1829 1830 1831 1832

	u8         wq_signature[0x1];
	u8         block_lb_mc[0x1];
	u8         atomic_like_write_en[0x1];
	u8         latency_sensitive[0x1];
1833
	u8         reserved_at_24[0x1];
1834
	u8         drain_sigerr[0x1];
1835
	u8         reserved_at_26[0x2];
1836 1837 1838 1839
	u8         pd[0x18];

	u8         mtu[0x3];
	u8         log_msg_max[0x5];
1840
	u8         reserved_at_48[0x1];
1841 1842 1843 1844
	u8         log_rq_size[0x4];
	u8         log_rq_stride[0x3];
	u8         no_sq[0x1];
	u8         log_sq_size[0x4];
1845
	u8         reserved_at_55[0x6];
1846
	u8         rlky[0x1];
1847
	u8         ulp_stateless_offload_mode[0x4];
1848 1849 1850 1851

	u8         counter_set_id[0x8];
	u8         uar_page[0x18];

1852
	u8         reserved_at_80[0x8];
1853 1854
	u8         user_index[0x18];

1855
	u8         reserved_at_a0[0x3];
1856 1857 1858 1859 1860 1861 1862 1863
	u8         log_page_size[0x5];
	u8         remote_qpn[0x18];

	struct mlx5_ifc_ads_bits primary_address_path;

	struct mlx5_ifc_ads_bits secondary_address_path;

	u8         log_ack_req_freq[0x4];
1864
	u8         reserved_at_384[0x4];
1865
	u8         log_sra_max[0x3];
1866
	u8         reserved_at_38b[0x2];
1867 1868
	u8         retry_count[0x3];
	u8         rnr_retry[0x3];
1869
	u8         reserved_at_393[0x1];
1870 1871 1872
	u8         fre[0x1];
	u8         cur_rnr_retry[0x3];
	u8         cur_retry_count[0x3];
1873
	u8         reserved_at_39b[0x5];
1874

1875
	u8         reserved_at_3a0[0x20];
1876

1877
	u8         reserved_at_3c0[0x8];
1878 1879
	u8         next_send_psn[0x18];

1880
	u8         reserved_at_3e0[0x8];
1881 1882
	u8         cqn_snd[0x18];

1883
	u8         reserved_at_400[0x40];
1884

1885
	u8         reserved_at_440[0x8];
1886 1887
	u8         last_acked_psn[0x18];

1888
	u8         reserved_at_460[0x8];
1889 1890
	u8         ssn[0x18];

1891
	u8         reserved_at_480[0x8];
1892
	u8         log_rra_max[0x3];
1893
	u8         reserved_at_48b[0x1];
1894 1895 1896 1897
	u8         atomic_mode[0x4];
	u8         rre[0x1];
	u8         rwe[0x1];
	u8         rae[0x1];
1898
	u8         reserved_at_493[0x1];
1899
	u8         page_offset[0x6];
1900
	u8         reserved_at_49a[0x3];
1901 1902 1903 1904
	u8         cd_slave_receive[0x1];
	u8         cd_slave_send[0x1];
	u8         cd_master[0x1];

1905
	u8         reserved_at_4a0[0x3];
1906 1907 1908
	u8         min_rnr_nak[0x5];
	u8         next_rcv_psn[0x18];

1909
	u8         reserved_at_4c0[0x8];
1910 1911
	u8         xrcd[0x18];

1912
	u8         reserved_at_4e0[0x8];
1913 1914 1915 1916 1917 1918
	u8         cqn_rcv[0x18];

	u8         dbr_addr[0x40];

	u8         q_key[0x20];

1919
	u8         reserved_at_560[0x5];
1920 1921 1922
	u8         rq_type[0x3];
	u8         srqn_rmpn[0x18];

1923
	u8         reserved_at_580[0x8];
1924 1925 1926 1927 1928 1929 1930 1931 1932
	u8         rmsn[0x18];

	u8         hw_sq_wqebb_counter[0x10];
	u8         sw_sq_wqebb_counter[0x10];

	u8         hw_rq_counter[0x20];

	u8         sw_rq_counter[0x20];

1933
	u8         reserved_at_600[0x20];
1934

1935
	u8         reserved_at_620[0xf];
1936 1937 1938 1939 1940 1941
	u8         cgs[0x1];
	u8         cs_req[0x8];
	u8         cs_res[0x8];

	u8         dc_access_key[0x40];

1942
	u8         reserved_at_680[0xc0];
1943 1944 1945 1946 1947
};

struct mlx5_ifc_roce_addr_layout_bits {
	u8         source_l3_address[16][0x8];

1948
	u8         reserved_at_80[0x3];
1949 1950 1951 1952 1953 1954
	u8         vlan_valid[0x1];
	u8         vlan_id[0xc];
	u8         source_mac_47_32[0x10];

	u8         source_mac_31_0[0x20];

1955
	u8         reserved_at_c0[0x14];
1956 1957 1958
	u8         roce_l3_type[0x4];
	u8         roce_version[0x8];

1959
	u8         reserved_at_e0[0x20];
1960 1961 1962 1963 1964 1965 1966 1967 1968
};

union mlx5_ifc_hca_cap_union_bits {
	struct mlx5_ifc_cmd_hca_cap_bits cmd_hca_cap;
	struct mlx5_ifc_odp_cap_bits odp_cap;
	struct mlx5_ifc_atomic_caps_bits atomic_caps;
	struct mlx5_ifc_roce_cap_bits roce_cap;
	struct mlx5_ifc_per_protocol_networking_offload_caps_bits per_protocol_networking_offload_caps;
	struct mlx5_ifc_flow_table_nic_cap_bits flow_table_nic_cap;
1969
	struct mlx5_ifc_flow_table_eswitch_cap_bits flow_table_eswitch_cap;
1970
	struct mlx5_ifc_e_switch_cap_bits e_switch_cap;
1971
	struct mlx5_ifc_vector_calc_cap_bits vector_calc_cap;
1972
	u8         reserved_at_0[0x8000];
1973 1974 1975 1976 1977 1978 1979 1980 1981
};

enum {
	MLX5_FLOW_CONTEXT_ACTION_ALLOW     = 0x1,
	MLX5_FLOW_CONTEXT_ACTION_DROP      = 0x2,
	MLX5_FLOW_CONTEXT_ACTION_FWD_DEST  = 0x4,
};

struct mlx5_ifc_flow_context_bits {
1982
	u8         reserved_at_0[0x20];
1983 1984 1985

	u8         group_id[0x20];

1986
	u8         reserved_at_40[0x8];
1987 1988
	u8         flow_tag[0x18];

1989
	u8         reserved_at_60[0x10];
1990 1991
	u8         action[0x10];

1992
	u8         reserved_at_80[0x8];
1993 1994
	u8         destination_list_size[0x18];

1995
	u8         reserved_at_a0[0x160];
1996 1997 1998

	struct mlx5_ifc_fte_match_param_bits match_value;

1999
	u8         reserved_at_1200[0x600];
2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011

	struct mlx5_ifc_dest_format_struct_bits destination[0];
};

enum {
	MLX5_XRC_SRQC_STATE_GOOD   = 0x0,
	MLX5_XRC_SRQC_STATE_ERROR  = 0x1,
};

struct mlx5_ifc_xrc_srqc_bits {
	u8         state[0x4];
	u8         log_xrc_srq_size[0x4];
2012
	u8         reserved_at_8[0x18];
2013 2014 2015

	u8         wq_signature[0x1];
	u8         cont_srq[0x1];
2016
	u8         reserved_at_22[0x1];
2017 2018 2019 2020 2021 2022
	u8         rlky[0x1];
	u8         basic_cyclic_rcv_wqe[0x1];
	u8         log_rq_stride[0x3];
	u8         xrcd[0x18];

	u8         page_offset[0x6];
2023
	u8         reserved_at_46[0x2];
2024 2025
	u8         cqn[0x18];

2026
	u8         reserved_at_60[0x20];
2027 2028

	u8         user_index_equal_xrc_srqn[0x1];
2029
	u8         reserved_at_81[0x1];
2030 2031 2032
	u8         log_page_size[0x6];
	u8         user_index[0x18];

2033
	u8         reserved_at_a0[0x20];
2034

2035
	u8         reserved_at_c0[0x8];
2036 2037 2038 2039 2040
	u8         pd[0x18];

	u8         lwm[0x10];
	u8         wqe_cnt[0x10];

2041
	u8         reserved_at_100[0x40];
2042 2043 2044 2045

	u8         db_record_addr_h[0x20];

	u8         db_record_addr_l[0x1e];
2046
	u8         reserved_at_17e[0x2];
2047

2048
	u8         reserved_at_180[0x80];
2049 2050 2051 2052 2053 2054 2055 2056 2057
};

struct mlx5_ifc_traffic_counter_bits {
	u8         packets[0x40];

	u8         octets[0x40];
};

struct mlx5_ifc_tisc_bits {
2058
	u8         reserved_at_0[0xc];
2059
	u8         prio[0x4];
2060
	u8         reserved_at_10[0x10];
2061

2062
	u8         reserved_at_20[0x100];
2063

2064
	u8         reserved_at_120[0x8];
2065 2066
	u8         transport_domain[0x18];

2067
	u8         reserved_at_140[0x3c0];
2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080
};

enum {
	MLX5_TIRC_DISP_TYPE_DIRECT    = 0x0,
	MLX5_TIRC_DISP_TYPE_INDIRECT  = 0x1,
};

enum {
	MLX5_TIRC_LRO_ENABLE_MASK_IPV4_LRO  = 0x1,
	MLX5_TIRC_LRO_ENABLE_MASK_IPV6_LRO  = 0x2,
};

enum {
2081 2082 2083
	MLX5_RX_HASH_FN_NONE           = 0x0,
	MLX5_RX_HASH_FN_INVERTED_XOR8  = 0x1,
	MLX5_RX_HASH_FN_TOEPLITZ       = 0x2,
2084 2085 2086 2087 2088 2089 2090 2091
};

enum {
	MLX5_TIRC_SELF_LB_BLOCK_BLOCK_UNICAST_    = 0x1,
	MLX5_TIRC_SELF_LB_BLOCK_BLOCK_MULTICAST_  = 0x2,
};

struct mlx5_ifc_tirc_bits {
2092
	u8         reserved_at_0[0x20];
2093 2094

	u8         disp_type[0x4];
2095
	u8         reserved_at_24[0x1c];
2096

2097
	u8         reserved_at_40[0x40];
2098

2099
	u8         reserved_at_80[0x4];
2100 2101 2102 2103
	u8         lro_timeout_period_usecs[0x10];
	u8         lro_enable_mask[0x4];
	u8         lro_max_ip_payload_size[0x8];

2104
	u8         reserved_at_a0[0x40];
2105

2106
	u8         reserved_at_e0[0x8];
2107 2108 2109
	u8         inline_rqn[0x18];

	u8         rx_hash_symmetric[0x1];
2110
	u8         reserved_at_101[0x1];
2111
	u8         tunneled_offload_en[0x1];
2112
	u8         reserved_at_103[0x5];
2113 2114 2115
	u8         indirect_table[0x18];

	u8         rx_hash_fn[0x4];
2116
	u8         reserved_at_124[0x2];
2117 2118 2119 2120 2121 2122 2123 2124 2125
	u8         self_lb_block[0x2];
	u8         transport_domain[0x18];

	u8         rx_hash_toeplitz_key[10][0x20];

	struct mlx5_ifc_rx_hash_field_select_bits rx_hash_field_selector_outer;

	struct mlx5_ifc_rx_hash_field_select_bits rx_hash_field_selector_inner;

2126
	u8         reserved_at_2c0[0x4c0];
2127 2128 2129 2130 2131 2132 2133 2134 2135 2136
};

enum {
	MLX5_SRQC_STATE_GOOD   = 0x0,
	MLX5_SRQC_STATE_ERROR  = 0x1,
};

struct mlx5_ifc_srqc_bits {
	u8         state[0x4];
	u8         log_srq_size[0x4];
2137
	u8         reserved_at_8[0x18];
2138 2139 2140

	u8         wq_signature[0x1];
	u8         cont_srq[0x1];
2141
	u8         reserved_at_22[0x1];
2142
	u8         rlky[0x1];
2143
	u8         reserved_at_24[0x1];
2144 2145 2146 2147
	u8         log_rq_stride[0x3];
	u8         xrcd[0x18];

	u8         page_offset[0x6];
2148
	u8         reserved_at_46[0x2];
2149 2150
	u8         cqn[0x18];

2151
	u8         reserved_at_60[0x20];
2152

2153
	u8         reserved_at_80[0x2];
2154
	u8         log_page_size[0x6];
2155
	u8         reserved_at_88[0x18];
2156

2157
	u8         reserved_at_a0[0x20];
2158

2159
	u8         reserved_at_c0[0x8];
2160 2161 2162 2163 2164
	u8         pd[0x18];

	u8         lwm[0x10];
	u8         wqe_cnt[0x10];

2165
	u8         reserved_at_100[0x40];
2166

2167
	u8         dbr_addr[0x40];
2168

2169
	u8         reserved_at_180[0x80];
2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182
};

enum {
	MLX5_SQC_STATE_RST  = 0x0,
	MLX5_SQC_STATE_RDY  = 0x1,
	MLX5_SQC_STATE_ERR  = 0x3,
};

struct mlx5_ifc_sqc_bits {
	u8         rlky[0x1];
	u8         cd_master[0x1];
	u8         fre[0x1];
	u8         flush_in_error_en[0x1];
2183
	u8         reserved_at_4[0x4];
2184
	u8         state[0x4];
2185
	u8         reserved_at_c[0x14];
2186

2187
	u8         reserved_at_20[0x8];
2188 2189
	u8         user_index[0x18];

2190
	u8         reserved_at_40[0x8];
2191 2192
	u8         cqn[0x18];

2193
	u8         reserved_at_60[0xa0];
2194 2195

	u8         tis_lst_sz[0x10];
2196
	u8         reserved_at_110[0x10];
2197

2198
	u8         reserved_at_120[0x40];
2199

2200
	u8         reserved_at_160[0x8];
2201 2202 2203 2204 2205 2206
	u8         tis_num_0[0x18];

	struct mlx5_ifc_wq_bits wq;
};

struct mlx5_ifc_rqtc_bits {
2207
	u8         reserved_at_0[0xa0];
2208

2209
	u8         reserved_at_a0[0x10];
2210 2211
	u8         rqt_max_size[0x10];

2212
	u8         reserved_at_c0[0x10];
2213 2214
	u8         rqt_actual_size[0x10];

2215
	u8         reserved_at_e0[0x6a0];
2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232

	struct mlx5_ifc_rq_num_bits rq_num[0];
};

enum {
	MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_INLINE  = 0x0,
	MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_RMP     = 0x1,
};

enum {
	MLX5_RQC_STATE_RST  = 0x0,
	MLX5_RQC_STATE_RDY  = 0x1,
	MLX5_RQC_STATE_ERR  = 0x3,
};

struct mlx5_ifc_rqc_bits {
	u8         rlky[0x1];
2233
	u8         reserved_at_1[0x2];
2234 2235 2236
	u8         vsd[0x1];
	u8         mem_rq_type[0x4];
	u8         state[0x4];
2237
	u8         reserved_at_c[0x1];
2238
	u8         flush_in_error_en[0x1];
2239
	u8         reserved_at_e[0x12];
2240

2241
	u8         reserved_at_20[0x8];
2242 2243
	u8         user_index[0x18];

2244
	u8         reserved_at_40[0x8];
2245 2246 2247
	u8         cqn[0x18];

	u8         counter_set_id[0x8];
2248
	u8         reserved_at_68[0x18];
2249

2250
	u8         reserved_at_80[0x8];
2251 2252
	u8         rmpn[0x18];

2253
	u8         reserved_at_a0[0xe0];
2254 2255 2256 2257 2258 2259 2260 2261 2262 2263

	struct mlx5_ifc_wq_bits wq;
};

enum {
	MLX5_RMPC_STATE_RDY  = 0x1,
	MLX5_RMPC_STATE_ERR  = 0x3,
};

struct mlx5_ifc_rmpc_bits {
2264
	u8         reserved_at_0[0x8];
2265
	u8         state[0x4];
2266
	u8         reserved_at_c[0x14];
2267 2268

	u8         basic_cyclic_rcv_wqe[0x1];
2269
	u8         reserved_at_21[0x1f];
2270

2271
	u8         reserved_at_40[0x140];
2272 2273 2274 2275 2276

	struct mlx5_ifc_wq_bits wq;
};

struct mlx5_ifc_nic_vport_context_bits {
2277
	u8         reserved_at_0[0x1f];
2278 2279
	u8         roce_en[0x1];

2280
	u8         arm_change_event[0x1];
2281
	u8         reserved_at_21[0x1a];
2282 2283 2284 2285 2286
	u8         event_on_mtu[0x1];
	u8         event_on_promisc_change[0x1];
	u8         event_on_vlan_change[0x1];
	u8         event_on_mc_address_change[0x1];
	u8         event_on_uc_address_change[0x1];
2287

2288
	u8         reserved_at_40[0xf0];
2289 2290 2291

	u8         mtu[0x10];

2292 2293 2294 2295
	u8         system_image_guid[0x40];
	u8         port_guid[0x40];
	u8         node_guid[0x40];

2296
	u8         reserved_at_200[0x140];
2297
	u8         qkey_violation_counter[0x10];
2298
	u8         reserved_at_350[0x430];
2299 2300 2301 2302

	u8         promisc_uc[0x1];
	u8         promisc_mc[0x1];
	u8         promisc_all[0x1];
2303
	u8         reserved_at_783[0x2];
2304
	u8         allowed_list_type[0x3];
2305
	u8         reserved_at_788[0xc];
2306 2307 2308 2309
	u8         allowed_list_size[0xc];

	struct mlx5_ifc_mac_address_layout_bits permanent_address;

2310
	u8         reserved_at_7e0[0x20];
2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321

	u8         current_uc_mac_address[0][0x40];
};

enum {
	MLX5_MKC_ACCESS_MODE_PA    = 0x0,
	MLX5_MKC_ACCESS_MODE_MTT   = 0x1,
	MLX5_MKC_ACCESS_MODE_KLMS  = 0x2,
};

struct mlx5_ifc_mkc_bits {
2322
	u8         reserved_at_0[0x1];
2323
	u8         free[0x1];
2324
	u8         reserved_at_2[0xd];
2325 2326 2327 2328 2329 2330 2331 2332
	u8         small_fence_on_rdma_read_response[0x1];
	u8         umr_en[0x1];
	u8         a[0x1];
	u8         rw[0x1];
	u8         rr[0x1];
	u8         lw[0x1];
	u8         lr[0x1];
	u8         access_mode[0x2];
2333
	u8         reserved_at_18[0x8];
2334 2335 2336 2337

	u8         qpn[0x18];
	u8         mkey_7_0[0x8];

2338
	u8         reserved_at_40[0x20];
2339 2340 2341 2342

	u8         length64[0x1];
	u8         bsf_en[0x1];
	u8         sync_umr[0x1];
2343
	u8         reserved_at_63[0x2];
2344
	u8         expected_sigerr_count[0x1];
2345
	u8         reserved_at_66[0x1];
2346 2347 2348 2349 2350 2351 2352 2353 2354
	u8         en_rinval[0x1];
	u8         pd[0x18];

	u8         start_addr[0x40];

	u8         len[0x40];

	u8         bsf_octword_size[0x20];

2355
	u8         reserved_at_120[0x80];
2356 2357 2358

	u8         translations_octword_size[0x20];

2359
	u8         reserved_at_1c0[0x1b];
2360 2361
	u8         log_page_size[0x5];

2362
	u8         reserved_at_1e0[0x20];
2363 2364 2365
};

struct mlx5_ifc_pkey_bits {
2366
	u8         reserved_at_0[0x10];
2367 2368 2369 2370 2371 2372 2373 2374 2375 2376
	u8         pkey[0x10];
};

struct mlx5_ifc_array128_auto_bits {
	u8         array128_auto[16][0x8];
};

struct mlx5_ifc_hca_vport_context_bits {
	u8         field_select[0x20];

2377
	u8         reserved_at_20[0xe0];
2378 2379 2380 2381 2382

	u8         sm_virt_aware[0x1];
	u8         has_smi[0x1];
	u8         has_raw[0x1];
	u8         grh_required[0x1];
2383
	u8         reserved_at_104[0xc];
2384 2385 2386
	u8         port_physical_state[0x4];
	u8         vport_state_policy[0x4];
	u8         port_state[0x4];
2387 2388
	u8         vport_state[0x4];

2389
	u8         reserved_at_120[0x20];
2390 2391

	u8         system_image_guid[0x40];
2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404

	u8         port_guid[0x40];

	u8         node_guid[0x40];

	u8         cap_mask1[0x20];

	u8         cap_mask1_field_select[0x20];

	u8         cap_mask2[0x20];

	u8         cap_mask2_field_select[0x20];

2405
	u8         reserved_at_280[0x80];
2406 2407

	u8         lid[0x10];
2408
	u8         reserved_at_310[0x4];
2409 2410 2411 2412 2413 2414
	u8         init_type_reply[0x4];
	u8         lmc[0x3];
	u8         subnet_timeout[0x5];

	u8         sm_lid[0x10];
	u8         sm_sl[0x4];
2415
	u8         reserved_at_334[0xc];
2416 2417 2418 2419

	u8         qkey_violation_counter[0x10];
	u8         pkey_violation_counter[0x10];

2420
	u8         reserved_at_360[0xca0];
2421 2422
};

2423
struct mlx5_ifc_esw_vport_context_bits {
2424
	u8         reserved_at_0[0x3];
2425 2426 2427 2428
	u8         vport_svlan_strip[0x1];
	u8         vport_cvlan_strip[0x1];
	u8         vport_svlan_insert[0x1];
	u8         vport_cvlan_insert[0x2];
2429
	u8         reserved_at_8[0x18];
2430

2431
	u8         reserved_at_20[0x20];
2432 2433 2434 2435 2436 2437 2438 2439

	u8         svlan_cfi[0x1];
	u8         svlan_pcp[0x3];
	u8         svlan_id[0xc];
	u8         cvlan_cfi[0x1];
	u8         cvlan_pcp[0x3];
	u8         cvlan_id[0xc];

2440
	u8         reserved_at_60[0x7a0];
2441 2442
};

2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454
enum {
	MLX5_EQC_STATUS_OK                = 0x0,
	MLX5_EQC_STATUS_EQ_WRITE_FAILURE  = 0xa,
};

enum {
	MLX5_EQC_ST_ARMED  = 0x9,
	MLX5_EQC_ST_FIRED  = 0xa,
};

struct mlx5_ifc_eqc_bits {
	u8         status[0x4];
2455
	u8         reserved_at_4[0x9];
2456 2457
	u8         ec[0x1];
	u8         oi[0x1];
2458
	u8         reserved_at_f[0x5];
2459
	u8         st[0x4];
2460
	u8         reserved_at_18[0x8];
2461

2462
	u8         reserved_at_20[0x20];
2463

2464
	u8         reserved_at_40[0x14];
2465
	u8         page_offset[0x6];
2466
	u8         reserved_at_5a[0x6];
2467

2468
	u8         reserved_at_60[0x3];
2469 2470 2471
	u8         log_eq_size[0x5];
	u8         uar_page[0x18];

2472
	u8         reserved_at_80[0x20];
2473

2474
	u8         reserved_at_a0[0x18];
2475 2476
	u8         intr[0x8];

2477
	u8         reserved_at_c0[0x3];
2478
	u8         log_page_size[0x5];
2479
	u8         reserved_at_c8[0x18];
2480

2481
	u8         reserved_at_e0[0x60];
2482

2483
	u8         reserved_at_140[0x8];
2484 2485
	u8         consumer_counter[0x18];

2486
	u8         reserved_at_160[0x8];
2487 2488
	u8         producer_counter[0x18];

2489
	u8         reserved_at_180[0x80];
2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512
};

enum {
	MLX5_DCTC_STATE_ACTIVE    = 0x0,
	MLX5_DCTC_STATE_DRAINING  = 0x1,
	MLX5_DCTC_STATE_DRAINED   = 0x2,
};

enum {
	MLX5_DCTC_CS_RES_DISABLE    = 0x0,
	MLX5_DCTC_CS_RES_NA         = 0x1,
	MLX5_DCTC_CS_RES_UP_TO_64B  = 0x2,
};

enum {
	MLX5_DCTC_MTU_256_BYTES  = 0x1,
	MLX5_DCTC_MTU_512_BYTES  = 0x2,
	MLX5_DCTC_MTU_1K_BYTES   = 0x3,
	MLX5_DCTC_MTU_2K_BYTES   = 0x4,
	MLX5_DCTC_MTU_4K_BYTES   = 0x5,
};

struct mlx5_ifc_dctc_bits {
2513
	u8         reserved_at_0[0x4];
2514
	u8         state[0x4];
2515
	u8         reserved_at_8[0x18];
2516

2517
	u8         reserved_at_20[0x8];
2518 2519
	u8         user_index[0x18];

2520
	u8         reserved_at_40[0x8];
2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531
	u8         cqn[0x18];

	u8         counter_set_id[0x8];
	u8         atomic_mode[0x4];
	u8         rre[0x1];
	u8         rwe[0x1];
	u8         rae[0x1];
	u8         atomic_like_write_en[0x1];
	u8         latency_sensitive[0x1];
	u8         rlky[0x1];
	u8         free_ar[0x1];
2532
	u8         reserved_at_73[0xd];
2533

2534
	u8         reserved_at_80[0x8];
2535
	u8         cs_res[0x8];
2536
	u8         reserved_at_90[0x3];
2537
	u8         min_rnr_nak[0x5];
2538
	u8         reserved_at_98[0x8];
2539

2540
	u8         reserved_at_a0[0x8];
2541 2542
	u8         srqn[0x18];

2543
	u8         reserved_at_c0[0x8];
2544 2545 2546
	u8         pd[0x18];

	u8         tclass[0x8];
2547
	u8         reserved_at_e8[0x4];
2548 2549 2550 2551
	u8         flow_label[0x14];

	u8         dc_access_key[0x40];

2552
	u8         reserved_at_140[0x5];
2553 2554 2555 2556
	u8         mtu[0x3];
	u8         port[0x8];
	u8         pkey_index[0x10];

2557
	u8         reserved_at_160[0x8];
2558
	u8         my_addr_index[0x8];
2559
	u8         reserved_at_170[0x8];
2560 2561 2562 2563
	u8         hop_limit[0x8];

	u8         dc_access_key_violation_count[0x20];

2564
	u8         reserved_at_1a0[0x14];
2565 2566 2567 2568 2569
	u8         dei_cfi[0x1];
	u8         eth_prio[0x3];
	u8         ecn[0x2];
	u8         dscp[0x6];

2570
	u8         reserved_at_1c0[0x40];
2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591
};

enum {
	MLX5_CQC_STATUS_OK             = 0x0,
	MLX5_CQC_STATUS_CQ_OVERFLOW    = 0x9,
	MLX5_CQC_STATUS_CQ_WRITE_FAIL  = 0xa,
};

enum {
	MLX5_CQC_CQE_SZ_64_BYTES   = 0x0,
	MLX5_CQC_CQE_SZ_128_BYTES  = 0x1,
};

enum {
	MLX5_CQC_ST_SOLICITED_NOTIFICATION_REQUEST_ARMED  = 0x6,
	MLX5_CQC_ST_NOTIFICATION_REQUEST_ARMED            = 0x9,
	MLX5_CQC_ST_FIRED                                 = 0xa,
};

struct mlx5_ifc_cqc_bits {
	u8         status[0x4];
2592
	u8         reserved_at_4[0x4];
2593 2594
	u8         cqe_sz[0x3];
	u8         cc[0x1];
2595
	u8         reserved_at_c[0x1];
2596 2597
	u8         scqe_break_moderation_en[0x1];
	u8         oi[0x1];
2598
	u8         reserved_at_f[0x2];
2599 2600 2601
	u8         cqe_zip_en[0x1];
	u8         mini_cqe_res_format[0x2];
	u8         st[0x4];
2602
	u8         reserved_at_18[0x8];
2603

2604
	u8         reserved_at_20[0x20];
2605

2606
	u8         reserved_at_40[0x14];
2607
	u8         page_offset[0x6];
2608
	u8         reserved_at_5a[0x6];
2609

2610
	u8         reserved_at_60[0x3];
2611 2612 2613
	u8         log_cq_size[0x5];
	u8         uar_page[0x18];

2614
	u8         reserved_at_80[0x4];
2615 2616 2617
	u8         cq_period[0xc];
	u8         cq_max_count[0x10];

2618
	u8         reserved_at_a0[0x18];
2619 2620
	u8         c_eqn[0x8];

2621
	u8         reserved_at_c0[0x3];
2622
	u8         log_page_size[0x5];
2623
	u8         reserved_at_c8[0x18];
2624

2625
	u8         reserved_at_e0[0x20];
2626

2627
	u8         reserved_at_100[0x8];
2628 2629
	u8         last_notified_index[0x18];

2630
	u8         reserved_at_120[0x8];
2631 2632
	u8         last_solicit_index[0x18];

2633
	u8         reserved_at_140[0x8];
2634 2635
	u8         consumer_counter[0x18];

2636
	u8         reserved_at_160[0x8];
2637 2638
	u8         producer_counter[0x18];

2639
	u8         reserved_at_180[0x40];
2640 2641 2642 2643 2644 2645 2646 2647

	u8         dbr_addr[0x40];
};

union mlx5_ifc_cong_control_roce_ecn_auto_bits {
	struct mlx5_ifc_cong_control_802_1qau_rp_bits cong_control_802_1qau_rp;
	struct mlx5_ifc_cong_control_r_roce_ecn_rp_bits cong_control_r_roce_ecn_rp;
	struct mlx5_ifc_cong_control_r_roce_ecn_np_bits cong_control_r_roce_ecn_np;
2648
	u8         reserved_at_0[0x800];
2649 2650 2651
};

struct mlx5_ifc_query_adapter_param_block_bits {
2652
	u8         reserved_at_0[0xc0];
2653

2654
	u8         reserved_at_c0[0x8];
2655 2656
	u8         ieee_vendor_id[0x18];

2657
	u8         reserved_at_e0[0x10];
2658 2659 2660 2661 2662 2663 2664 2665 2666 2667
	u8         vsd_vendor_id[0x10];

	u8         vsd[208][0x8];

	u8         vsd_contd_psid[16][0x8];
};

union mlx5_ifc_modify_field_select_resize_field_select_auto_bits {
	struct mlx5_ifc_modify_field_select_bits modify_field_select;
	struct mlx5_ifc_resize_field_select_bits resize_field_select;
2668
	u8         reserved_at_0[0x20];
2669 2670 2671 2672 2673 2674
};

union mlx5_ifc_field_select_802_1_r_roce_auto_bits {
	struct mlx5_ifc_field_select_802_1qau_rp_bits field_select_802_1qau_rp;
	struct mlx5_ifc_field_select_r_roce_rp_bits field_select_r_roce_rp;
	struct mlx5_ifc_field_select_r_roce_np_bits field_select_r_roce_np;
2675
	u8         reserved_at_0[0x20];
2676 2677 2678 2679 2680 2681 2682 2683 2684 2685
};

union mlx5_ifc_eth_cntrs_grp_data_layout_auto_bits {
	struct mlx5_ifc_eth_802_3_cntrs_grp_data_layout_bits eth_802_3_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_2863_cntrs_grp_data_layout_bits eth_2863_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_2819_cntrs_grp_data_layout_bits eth_2819_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_3635_cntrs_grp_data_layout_bits eth_3635_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_extended_cntrs_grp_data_layout_bits eth_extended_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_per_prio_grp_data_layout_bits eth_per_prio_grp_data_layout;
	struct mlx5_ifc_eth_per_traffic_grp_data_layout_bits eth_per_traffic_grp_data_layout;
2686
	struct mlx5_ifc_ib_port_cntrs_grp_data_layout_bits ib_port_cntrs_grp_data_layout;
2687
	struct mlx5_ifc_phys_layer_cntrs_bits phys_layer_cntrs;
2688
	u8         reserved_at_0[0x7c0];
2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703
};

union mlx5_ifc_event_auto_bits {
	struct mlx5_ifc_comp_event_bits comp_event;
	struct mlx5_ifc_dct_events_bits dct_events;
	struct mlx5_ifc_qp_events_bits qp_events;
	struct mlx5_ifc_wqe_associated_page_fault_event_bits wqe_associated_page_fault_event;
	struct mlx5_ifc_rdma_page_fault_event_bits rdma_page_fault_event;
	struct mlx5_ifc_cq_error_bits cq_error;
	struct mlx5_ifc_dropped_packet_logged_bits dropped_packet_logged;
	struct mlx5_ifc_port_state_change_event_bits port_state_change_event;
	struct mlx5_ifc_gpio_event_bits gpio_event;
	struct mlx5_ifc_db_bf_congestion_event_bits db_bf_congestion_event;
	struct mlx5_ifc_stall_vl_event_bits stall_vl_event;
	struct mlx5_ifc_cmd_inter_comp_event_bits cmd_inter_comp_event;
2704
	u8         reserved_at_0[0xe0];
2705 2706 2707
};

struct mlx5_ifc_health_buffer_bits {
2708
	u8         reserved_at_0[0x100];
2709 2710 2711 2712 2713

	u8         assert_existptr[0x20];

	u8         assert_callra[0x20];

2714
	u8         reserved_at_140[0x40];
2715 2716 2717 2718 2719

	u8         fw_version[0x20];

	u8         hw_id[0x20];

2720
	u8         reserved_at_1c0[0x20];
2721 2722 2723 2724 2725 2726 2727 2728

	u8         irisc_index[0x8];
	u8         synd[0x8];
	u8         ext_synd[0x10];
};

struct mlx5_ifc_register_loopback_control_bits {
	u8         no_lb[0x1];
2729
	u8         reserved_at_1[0x7];
2730
	u8         port[0x8];
2731
	u8         reserved_at_10[0x10];
2732

2733
	u8         reserved_at_20[0x60];
2734 2735 2736 2737
};

struct mlx5_ifc_teardown_hca_out_bits {
	u8         status[0x8];
2738
	u8         reserved_at_8[0x18];
2739 2740 2741

	u8         syndrome[0x20];

2742
	u8         reserved_at_40[0x40];
2743 2744 2745 2746 2747 2748 2749 2750 2751
};

enum {
	MLX5_TEARDOWN_HCA_IN_PROFILE_GRACEFUL_CLOSE  = 0x0,
	MLX5_TEARDOWN_HCA_IN_PROFILE_PANIC_CLOSE     = 0x1,
};

struct mlx5_ifc_teardown_hca_in_bits {
	u8         opcode[0x10];
2752
	u8         reserved_at_10[0x10];
2753

2754
	u8         reserved_at_20[0x10];
2755 2756
	u8         op_mod[0x10];

2757
	u8         reserved_at_40[0x10];
2758 2759
	u8         profile[0x10];

2760
	u8         reserved_at_60[0x20];
2761 2762 2763 2764
};

struct mlx5_ifc_sqerr2rts_qp_out_bits {
	u8         status[0x8];
2765
	u8         reserved_at_8[0x18];
2766 2767 2768

	u8         syndrome[0x20];

2769
	u8         reserved_at_40[0x40];
2770 2771 2772 2773
};

struct mlx5_ifc_sqerr2rts_qp_in_bits {
	u8         opcode[0x10];
2774
	u8         reserved_at_10[0x10];
2775

2776
	u8         reserved_at_20[0x10];
2777 2778
	u8         op_mod[0x10];

2779
	u8         reserved_at_40[0x8];
2780 2781
	u8         qpn[0x18];

2782
	u8         reserved_at_60[0x20];
2783 2784 2785

	u8         opt_param_mask[0x20];

2786
	u8         reserved_at_a0[0x20];
2787 2788 2789

	struct mlx5_ifc_qpc_bits qpc;

2790
	u8         reserved_at_800[0x80];
2791 2792 2793 2794
};

struct mlx5_ifc_sqd2rts_qp_out_bits {
	u8         status[0x8];
2795
	u8         reserved_at_8[0x18];
2796 2797 2798

	u8         syndrome[0x20];

2799
	u8         reserved_at_40[0x40];
2800 2801 2802 2803
};

struct mlx5_ifc_sqd2rts_qp_in_bits {
	u8         opcode[0x10];
2804
	u8         reserved_at_10[0x10];
2805

2806
	u8         reserved_at_20[0x10];
2807 2808
	u8         op_mod[0x10];

2809
	u8         reserved_at_40[0x8];
2810 2811
	u8         qpn[0x18];

2812
	u8         reserved_at_60[0x20];
2813 2814 2815

	u8         opt_param_mask[0x20];

2816
	u8         reserved_at_a0[0x20];
2817 2818 2819

	struct mlx5_ifc_qpc_bits qpc;

2820
	u8         reserved_at_800[0x80];
2821 2822 2823 2824
};

struct mlx5_ifc_set_roce_address_out_bits {
	u8         status[0x8];
2825
	u8         reserved_at_8[0x18];
2826 2827 2828

	u8         syndrome[0x20];

2829
	u8         reserved_at_40[0x40];
2830 2831 2832 2833
};

struct mlx5_ifc_set_roce_address_in_bits {
	u8         opcode[0x10];
2834
	u8         reserved_at_10[0x10];
2835

2836
	u8         reserved_at_20[0x10];
2837 2838 2839
	u8         op_mod[0x10];

	u8         roce_address_index[0x10];
2840
	u8         reserved_at_50[0x10];
2841

2842
	u8         reserved_at_60[0x20];
2843 2844 2845 2846 2847 2848

	struct mlx5_ifc_roce_addr_layout_bits roce_address;
};

struct mlx5_ifc_set_mad_demux_out_bits {
	u8         status[0x8];
2849
	u8         reserved_at_8[0x18];
2850 2851 2852

	u8         syndrome[0x20];

2853
	u8         reserved_at_40[0x40];
2854 2855 2856 2857 2858 2859 2860 2861 2862
};

enum {
	MLX5_SET_MAD_DEMUX_IN_DEMUX_MODE_PASS_ALL   = 0x0,
	MLX5_SET_MAD_DEMUX_IN_DEMUX_MODE_SELECTIVE  = 0x2,
};

struct mlx5_ifc_set_mad_demux_in_bits {
	u8         opcode[0x10];
2863
	u8         reserved_at_10[0x10];
2864

2865
	u8         reserved_at_20[0x10];
2866 2867
	u8         op_mod[0x10];

2868
	u8         reserved_at_40[0x20];
2869

2870
	u8         reserved_at_60[0x6];
2871
	u8         demux_mode[0x2];
2872
	u8         reserved_at_68[0x18];
2873 2874 2875 2876
};

struct mlx5_ifc_set_l2_table_entry_out_bits {
	u8         status[0x8];
2877
	u8         reserved_at_8[0x18];
2878 2879 2880

	u8         syndrome[0x20];

2881
	u8         reserved_at_40[0x40];
2882 2883 2884 2885
};

struct mlx5_ifc_set_l2_table_entry_in_bits {
	u8         opcode[0x10];
2886
	u8         reserved_at_10[0x10];
2887

2888
	u8         reserved_at_20[0x10];
2889 2890
	u8         op_mod[0x10];

2891
	u8         reserved_at_40[0x60];
2892

2893
	u8         reserved_at_a0[0x8];
2894 2895
	u8         table_index[0x18];

2896
	u8         reserved_at_c0[0x20];
2897

2898
	u8         reserved_at_e0[0x13];
2899 2900 2901 2902 2903
	u8         vlan_valid[0x1];
	u8         vlan[0xc];

	struct mlx5_ifc_mac_address_layout_bits mac_address;

2904
	u8         reserved_at_140[0xc0];
2905 2906 2907 2908
};

struct mlx5_ifc_set_issi_out_bits {
	u8         status[0x8];
2909
	u8         reserved_at_8[0x18];
2910 2911 2912

	u8         syndrome[0x20];

2913
	u8         reserved_at_40[0x40];
2914 2915 2916 2917
};

struct mlx5_ifc_set_issi_in_bits {
	u8         opcode[0x10];
2918
	u8         reserved_at_10[0x10];
2919

2920
	u8         reserved_at_20[0x10];
2921 2922
	u8         op_mod[0x10];

2923
	u8         reserved_at_40[0x10];
2924 2925
	u8         current_issi[0x10];

2926
	u8         reserved_at_60[0x20];
2927 2928 2929 2930
};

struct mlx5_ifc_set_hca_cap_out_bits {
	u8         status[0x8];
2931
	u8         reserved_at_8[0x18];
2932 2933 2934

	u8         syndrome[0x20];

2935
	u8         reserved_at_40[0x40];
2936 2937 2938 2939
};

struct mlx5_ifc_set_hca_cap_in_bits {
	u8         opcode[0x10];
2940
	u8         reserved_at_10[0x10];
2941

2942
	u8         reserved_at_20[0x10];
2943 2944
	u8         op_mod[0x10];

2945
	u8         reserved_at_40[0x40];
2946 2947 2948 2949

	union mlx5_ifc_hca_cap_union_bits capability;
};

2950 2951 2952 2953 2954 2955 2956
enum {
	MLX5_SET_FTE_MODIFY_ENABLE_MASK_ACTION    = 0x0,
	MLX5_SET_FTE_MODIFY_ENABLE_MASK_FLOW_TAG  = 0x1,
	MLX5_SET_FTE_MODIFY_ENABLE_MASK_DESTINATION_LIST    = 0x2,
	MLX5_SET_FTE_MODIFY_ENABLE_MASK_FLOW_COUNTERS    = 0x3
};

2957 2958
struct mlx5_ifc_set_fte_out_bits {
	u8         status[0x8];
2959
	u8         reserved_at_8[0x18];
2960 2961 2962

	u8         syndrome[0x20];

2963
	u8         reserved_at_40[0x40];
2964 2965 2966 2967
};

struct mlx5_ifc_set_fte_in_bits {
	u8         opcode[0x10];
2968
	u8         reserved_at_10[0x10];
2969

2970
	u8         reserved_at_20[0x10];
2971 2972
	u8         op_mod[0x10];

2973
	u8         reserved_at_40[0x40];
2974 2975

	u8         table_type[0x8];
2976
	u8         reserved_at_88[0x18];
2977

2978
	u8         reserved_at_a0[0x8];
2979 2980
	u8         table_id[0x18];

2981
	u8         reserved_at_c0[0x18];
2982 2983
	u8         modify_enable_mask[0x8];

2984
	u8         reserved_at_e0[0x20];
2985 2986 2987

	u8         flow_index[0x20];

2988
	u8         reserved_at_120[0xe0];
2989 2990 2991 2992 2993 2994

	struct mlx5_ifc_flow_context_bits flow_context;
};

struct mlx5_ifc_rts2rts_qp_out_bits {
	u8         status[0x8];
2995
	u8         reserved_at_8[0x18];
2996 2997 2998

	u8         syndrome[0x20];

2999
	u8         reserved_at_40[0x40];
3000 3001 3002 3003
};

struct mlx5_ifc_rts2rts_qp_in_bits {
	u8         opcode[0x10];
3004
	u8         reserved_at_10[0x10];
3005

3006
	u8         reserved_at_20[0x10];
3007 3008
	u8         op_mod[0x10];

3009
	u8         reserved_at_40[0x8];
3010 3011
	u8         qpn[0x18];

3012
	u8         reserved_at_60[0x20];
3013 3014 3015

	u8         opt_param_mask[0x20];

3016
	u8         reserved_at_a0[0x20];
3017 3018 3019

	struct mlx5_ifc_qpc_bits qpc;

3020
	u8         reserved_at_800[0x80];
3021 3022 3023 3024
};

struct mlx5_ifc_rtr2rts_qp_out_bits {
	u8         status[0x8];
3025
	u8         reserved_at_8[0x18];
3026 3027 3028

	u8         syndrome[0x20];

3029
	u8         reserved_at_40[0x40];
3030 3031 3032 3033
};

struct mlx5_ifc_rtr2rts_qp_in_bits {
	u8         opcode[0x10];
3034
	u8         reserved_at_10[0x10];
3035

3036
	u8         reserved_at_20[0x10];
3037 3038
	u8         op_mod[0x10];

3039
	u8         reserved_at_40[0x8];
3040 3041
	u8         qpn[0x18];

3042
	u8         reserved_at_60[0x20];
3043 3044 3045

	u8         opt_param_mask[0x20];

3046
	u8         reserved_at_a0[0x20];
3047 3048 3049

	struct mlx5_ifc_qpc_bits qpc;

3050
	u8         reserved_at_800[0x80];
3051 3052 3053 3054
};

struct mlx5_ifc_rst2init_qp_out_bits {
	u8         status[0x8];
3055
	u8         reserved_at_8[0x18];
3056 3057 3058

	u8         syndrome[0x20];

3059
	u8         reserved_at_40[0x40];
3060 3061 3062 3063
};

struct mlx5_ifc_rst2init_qp_in_bits {
	u8         opcode[0x10];
3064
	u8         reserved_at_10[0x10];
3065

3066
	u8         reserved_at_20[0x10];
3067 3068
	u8         op_mod[0x10];

3069
	u8         reserved_at_40[0x8];
3070 3071
	u8         qpn[0x18];

3072
	u8         reserved_at_60[0x20];
3073 3074 3075

	u8         opt_param_mask[0x20];

3076
	u8         reserved_at_a0[0x20];
3077 3078 3079

	struct mlx5_ifc_qpc_bits qpc;

3080
	u8         reserved_at_800[0x80];
3081 3082 3083 3084
};

struct mlx5_ifc_query_xrc_srq_out_bits {
	u8         status[0x8];
3085
	u8         reserved_at_8[0x18];
3086 3087 3088

	u8         syndrome[0x20];

3089
	u8         reserved_at_40[0x40];
3090 3091 3092

	struct mlx5_ifc_xrc_srqc_bits xrc_srq_context_entry;

3093
	u8         reserved_at_280[0x600];
3094 3095 3096 3097 3098 3099

	u8         pas[0][0x40];
};

struct mlx5_ifc_query_xrc_srq_in_bits {
	u8         opcode[0x10];
3100
	u8         reserved_at_10[0x10];
3101

3102
	u8         reserved_at_20[0x10];
3103 3104
	u8         op_mod[0x10];

3105
	u8         reserved_at_40[0x8];
3106 3107
	u8         xrc_srqn[0x18];

3108
	u8         reserved_at_60[0x20];
3109 3110 3111 3112 3113 3114 3115 3116 3117
};

enum {
	MLX5_QUERY_VPORT_STATE_OUT_STATE_DOWN  = 0x0,
	MLX5_QUERY_VPORT_STATE_OUT_STATE_UP    = 0x1,
};

struct mlx5_ifc_query_vport_state_out_bits {
	u8         status[0x8];
3118
	u8         reserved_at_8[0x18];
3119 3120 3121

	u8         syndrome[0x20];

3122
	u8         reserved_at_40[0x20];
3123

3124
	u8         reserved_at_60[0x18];
3125 3126 3127 3128 3129 3130
	u8         admin_state[0x4];
	u8         state[0x4];
};

enum {
	MLX5_QUERY_VPORT_STATE_IN_OP_MOD_VNIC_VPORT  = 0x0,
3131
	MLX5_QUERY_VPORT_STATE_IN_OP_MOD_ESW_VPORT   = 0x1,
3132 3133 3134 3135
};

struct mlx5_ifc_query_vport_state_in_bits {
	u8         opcode[0x10];
3136
	u8         reserved_at_10[0x10];
3137

3138
	u8         reserved_at_20[0x10];
3139 3140 3141
	u8         op_mod[0x10];

	u8         other_vport[0x1];
3142
	u8         reserved_at_41[0xf];
3143 3144
	u8         vport_number[0x10];

3145
	u8         reserved_at_60[0x20];
3146 3147 3148 3149
};

struct mlx5_ifc_query_vport_counter_out_bits {
	u8         status[0x8];
3150
	u8         reserved_at_8[0x18];
3151 3152 3153

	u8         syndrome[0x20];

3154
	u8         reserved_at_40[0x40];
3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179

	struct mlx5_ifc_traffic_counter_bits received_errors;

	struct mlx5_ifc_traffic_counter_bits transmit_errors;

	struct mlx5_ifc_traffic_counter_bits received_ib_unicast;

	struct mlx5_ifc_traffic_counter_bits transmitted_ib_unicast;

	struct mlx5_ifc_traffic_counter_bits received_ib_multicast;

	struct mlx5_ifc_traffic_counter_bits transmitted_ib_multicast;

	struct mlx5_ifc_traffic_counter_bits received_eth_broadcast;

	struct mlx5_ifc_traffic_counter_bits transmitted_eth_broadcast;

	struct mlx5_ifc_traffic_counter_bits received_eth_unicast;

	struct mlx5_ifc_traffic_counter_bits transmitted_eth_unicast;

	struct mlx5_ifc_traffic_counter_bits received_eth_multicast;

	struct mlx5_ifc_traffic_counter_bits transmitted_eth_multicast;

3180
	u8         reserved_at_680[0xa00];
3181 3182 3183 3184 3185 3186 3187 3188
};

enum {
	MLX5_QUERY_VPORT_COUNTER_IN_OP_MOD_VPORT_COUNTERS  = 0x0,
};

struct mlx5_ifc_query_vport_counter_in_bits {
	u8         opcode[0x10];
3189
	u8         reserved_at_10[0x10];
3190

3191
	u8         reserved_at_20[0x10];
3192 3193 3194
	u8         op_mod[0x10];

	u8         other_vport[0x1];
3195 3196
	u8         reserved_at_41[0xb];
	u8	   port_num[0x4];
3197 3198
	u8         vport_number[0x10];

3199
	u8         reserved_at_60[0x60];
3200 3201

	u8         clear[0x1];
3202
	u8         reserved_at_c1[0x1f];
3203

3204
	u8         reserved_at_e0[0x20];
3205 3206 3207 3208
};

struct mlx5_ifc_query_tis_out_bits {
	u8         status[0x8];
3209
	u8         reserved_at_8[0x18];
3210 3211 3212

	u8         syndrome[0x20];

3213
	u8         reserved_at_40[0x40];
3214 3215 3216 3217 3218 3219

	struct mlx5_ifc_tisc_bits tis_context;
};

struct mlx5_ifc_query_tis_in_bits {
	u8         opcode[0x10];
3220
	u8         reserved_at_10[0x10];
3221

3222
	u8         reserved_at_20[0x10];
3223 3224
	u8         op_mod[0x10];

3225
	u8         reserved_at_40[0x8];
3226 3227
	u8         tisn[0x18];

3228
	u8         reserved_at_60[0x20];
3229 3230 3231 3232
};

struct mlx5_ifc_query_tir_out_bits {
	u8         status[0x8];
3233
	u8         reserved_at_8[0x18];
3234 3235 3236

	u8         syndrome[0x20];

3237
	u8         reserved_at_40[0xc0];
3238 3239 3240 3241 3242 3243

	struct mlx5_ifc_tirc_bits tir_context;
};

struct mlx5_ifc_query_tir_in_bits {
	u8         opcode[0x10];
3244
	u8         reserved_at_10[0x10];
3245

3246
	u8         reserved_at_20[0x10];
3247 3248
	u8         op_mod[0x10];

3249
	u8         reserved_at_40[0x8];
3250 3251
	u8         tirn[0x18];

3252
	u8         reserved_at_60[0x20];
3253 3254 3255 3256
};

struct mlx5_ifc_query_srq_out_bits {
	u8         status[0x8];
3257
	u8         reserved_at_8[0x18];
3258 3259 3260

	u8         syndrome[0x20];

3261
	u8         reserved_at_40[0x40];
3262 3263 3264

	struct mlx5_ifc_srqc_bits srq_context_entry;

3265
	u8         reserved_at_280[0x600];
3266 3267 3268 3269 3270 3271

	u8         pas[0][0x40];
};

struct mlx5_ifc_query_srq_in_bits {
	u8         opcode[0x10];
3272
	u8         reserved_at_10[0x10];
3273

3274
	u8         reserved_at_20[0x10];
3275 3276
	u8         op_mod[0x10];

3277
	u8         reserved_at_40[0x8];
3278 3279
	u8         srqn[0x18];

3280
	u8         reserved_at_60[0x20];
3281 3282 3283 3284
};

struct mlx5_ifc_query_sq_out_bits {
	u8         status[0x8];
3285
	u8         reserved_at_8[0x18];
3286 3287 3288

	u8         syndrome[0x20];

3289
	u8         reserved_at_40[0xc0];
3290 3291 3292 3293 3294 3295

	struct mlx5_ifc_sqc_bits sq_context;
};

struct mlx5_ifc_query_sq_in_bits {
	u8         opcode[0x10];
3296
	u8         reserved_at_10[0x10];
3297

3298
	u8         reserved_at_20[0x10];
3299 3300
	u8         op_mod[0x10];

3301
	u8         reserved_at_40[0x8];
3302 3303
	u8         sqn[0x18];

3304
	u8         reserved_at_60[0x20];
3305 3306 3307 3308
};

struct mlx5_ifc_query_special_contexts_out_bits {
	u8         status[0x8];
3309
	u8         reserved_at_8[0x18];
3310 3311 3312

	u8         syndrome[0x20];

3313
	u8         reserved_at_40[0x20];
3314 3315 3316 3317 3318 3319

	u8         resd_lkey[0x20];
};

struct mlx5_ifc_query_special_contexts_in_bits {
	u8         opcode[0x10];
3320
	u8         reserved_at_10[0x10];
3321

3322
	u8         reserved_at_20[0x10];
3323 3324
	u8         op_mod[0x10];

3325
	u8         reserved_at_40[0x40];
3326 3327 3328 3329
};

struct mlx5_ifc_query_rqt_out_bits {
	u8         status[0x8];
3330
	u8         reserved_at_8[0x18];
3331 3332 3333

	u8         syndrome[0x20];

3334
	u8         reserved_at_40[0xc0];
3335 3336 3337 3338 3339 3340

	struct mlx5_ifc_rqtc_bits rqt_context;
};

struct mlx5_ifc_query_rqt_in_bits {
	u8         opcode[0x10];
3341
	u8         reserved_at_10[0x10];
3342

3343
	u8         reserved_at_20[0x10];
3344 3345
	u8         op_mod[0x10];

3346
	u8         reserved_at_40[0x8];
3347 3348
	u8         rqtn[0x18];

3349
	u8         reserved_at_60[0x20];
3350 3351 3352 3353
};

struct mlx5_ifc_query_rq_out_bits {
	u8         status[0x8];
3354
	u8         reserved_at_8[0x18];
3355 3356 3357

	u8         syndrome[0x20];

3358
	u8         reserved_at_40[0xc0];
3359 3360 3361 3362 3363 3364

	struct mlx5_ifc_rqc_bits rq_context;
};

struct mlx5_ifc_query_rq_in_bits {
	u8         opcode[0x10];
3365
	u8         reserved_at_10[0x10];
3366

3367
	u8         reserved_at_20[0x10];
3368 3369
	u8         op_mod[0x10];

3370
	u8         reserved_at_40[0x8];
3371 3372
	u8         rqn[0x18];

3373
	u8         reserved_at_60[0x20];
3374 3375 3376 3377
};

struct mlx5_ifc_query_roce_address_out_bits {
	u8         status[0x8];
3378
	u8         reserved_at_8[0x18];
3379 3380 3381

	u8         syndrome[0x20];

3382
	u8         reserved_at_40[0x40];
3383 3384 3385 3386 3387 3388

	struct mlx5_ifc_roce_addr_layout_bits roce_address;
};

struct mlx5_ifc_query_roce_address_in_bits {
	u8         opcode[0x10];
3389
	u8         reserved_at_10[0x10];
3390

3391
	u8         reserved_at_20[0x10];
3392 3393 3394
	u8         op_mod[0x10];

	u8         roce_address_index[0x10];
3395
	u8         reserved_at_50[0x10];
3396

3397
	u8         reserved_at_60[0x20];
3398 3399 3400 3401
};

struct mlx5_ifc_query_rmp_out_bits {
	u8         status[0x8];
3402
	u8         reserved_at_8[0x18];
3403 3404 3405

	u8         syndrome[0x20];

3406
	u8         reserved_at_40[0xc0];
3407 3408 3409 3410 3411 3412

	struct mlx5_ifc_rmpc_bits rmp_context;
};

struct mlx5_ifc_query_rmp_in_bits {
	u8         opcode[0x10];
3413
	u8         reserved_at_10[0x10];
3414

3415
	u8         reserved_at_20[0x10];
3416 3417
	u8         op_mod[0x10];

3418
	u8         reserved_at_40[0x8];
3419 3420
	u8         rmpn[0x18];

3421
	u8         reserved_at_60[0x20];
3422 3423 3424 3425
};

struct mlx5_ifc_query_qp_out_bits {
	u8         status[0x8];
3426
	u8         reserved_at_8[0x18];
3427 3428 3429

	u8         syndrome[0x20];

3430
	u8         reserved_at_40[0x40];
3431 3432 3433

	u8         opt_param_mask[0x20];

3434
	u8         reserved_at_a0[0x20];
3435 3436 3437

	struct mlx5_ifc_qpc_bits qpc;

3438
	u8         reserved_at_800[0x80];
3439 3440 3441 3442 3443 3444

	u8         pas[0][0x40];
};

struct mlx5_ifc_query_qp_in_bits {
	u8         opcode[0x10];
3445
	u8         reserved_at_10[0x10];
3446

3447
	u8         reserved_at_20[0x10];
3448 3449
	u8         op_mod[0x10];

3450
	u8         reserved_at_40[0x8];
3451 3452
	u8         qpn[0x18];

3453
	u8         reserved_at_60[0x20];
3454 3455 3456 3457
};

struct mlx5_ifc_query_q_counter_out_bits {
	u8         status[0x8];
3458
	u8         reserved_at_8[0x18];
3459 3460 3461

	u8         syndrome[0x20];

3462
	u8         reserved_at_40[0x40];
3463 3464 3465

	u8         rx_write_requests[0x20];

3466
	u8         reserved_at_a0[0x20];
3467 3468 3469

	u8         rx_read_requests[0x20];

3470
	u8         reserved_at_e0[0x20];
3471 3472 3473

	u8         rx_atomic_requests[0x20];

3474
	u8         reserved_at_120[0x20];
3475 3476 3477

	u8         rx_dct_connect[0x20];

3478
	u8         reserved_at_160[0x20];
3479 3480 3481

	u8         out_of_buffer[0x20];

3482
	u8         reserved_at_1a0[0x20];
3483 3484 3485

	u8         out_of_sequence[0x20];

3486
	u8         reserved_at_1e0[0x620];
3487 3488 3489 3490
};

struct mlx5_ifc_query_q_counter_in_bits {
	u8         opcode[0x10];
3491
	u8         reserved_at_10[0x10];
3492

3493
	u8         reserved_at_20[0x10];
3494 3495
	u8         op_mod[0x10];

3496
	u8         reserved_at_40[0x80];
3497 3498

	u8         clear[0x1];
3499
	u8         reserved_at_c1[0x1f];
3500

3501
	u8         reserved_at_e0[0x18];
3502 3503 3504 3505 3506
	u8         counter_set_id[0x8];
};

struct mlx5_ifc_query_pages_out_bits {
	u8         status[0x8];
3507
	u8         reserved_at_8[0x18];
3508 3509 3510

	u8         syndrome[0x20];

3511
	u8         reserved_at_40[0x10];
3512 3513 3514 3515 3516 3517 3518 3519 3520 3521 3522 3523 3524
	u8         function_id[0x10];

	u8         num_pages[0x20];
};

enum {
	MLX5_QUERY_PAGES_IN_OP_MOD_BOOT_PAGES     = 0x1,
	MLX5_QUERY_PAGES_IN_OP_MOD_INIT_PAGES     = 0x2,
	MLX5_QUERY_PAGES_IN_OP_MOD_REGULAR_PAGES  = 0x3,
};

struct mlx5_ifc_query_pages_in_bits {
	u8         opcode[0x10];
3525
	u8         reserved_at_10[0x10];
3526

3527
	u8         reserved_at_20[0x10];
3528 3529
	u8         op_mod[0x10];

3530
	u8         reserved_at_40[0x10];
3531 3532
	u8         function_id[0x10];

3533
	u8         reserved_at_60[0x20];
3534 3535 3536 3537
};

struct mlx5_ifc_query_nic_vport_context_out_bits {
	u8         status[0x8];
3538
	u8         reserved_at_8[0x18];
3539 3540 3541

	u8         syndrome[0x20];

3542
	u8         reserved_at_40[0x40];
3543 3544 3545 3546 3547 3548

	struct mlx5_ifc_nic_vport_context_bits nic_vport_context;
};

struct mlx5_ifc_query_nic_vport_context_in_bits {
	u8         opcode[0x10];
3549
	u8         reserved_at_10[0x10];
3550

3551
	u8         reserved_at_20[0x10];
3552 3553 3554
	u8         op_mod[0x10];

	u8         other_vport[0x1];
3555
	u8         reserved_at_41[0xf];
3556 3557
	u8         vport_number[0x10];

3558
	u8         reserved_at_60[0x5];
3559
	u8         allowed_list_type[0x3];
3560
	u8         reserved_at_68[0x18];
3561 3562 3563 3564
};

struct mlx5_ifc_query_mkey_out_bits {
	u8         status[0x8];
3565
	u8         reserved_at_8[0x18];
3566 3567 3568

	u8         syndrome[0x20];

3569
	u8         reserved_at_40[0x40];
3570 3571 3572

	struct mlx5_ifc_mkc_bits memory_key_mkey_entry;

3573
	u8         reserved_at_280[0x600];
3574 3575 3576 3577 3578 3579 3580 3581

	u8         bsf0_klm0_pas_mtt0_1[16][0x8];

	u8         bsf1_klm1_pas_mtt2_3[16][0x8];
};

struct mlx5_ifc_query_mkey_in_bits {
	u8         opcode[0x10];
3582
	u8         reserved_at_10[0x10];
3583

3584
	u8         reserved_at_20[0x10];
3585 3586
	u8         op_mod[0x10];

3587
	u8         reserved_at_40[0x8];
3588 3589 3590
	u8         mkey_index[0x18];

	u8         pg_access[0x1];
3591
	u8         reserved_at_61[0x1f];
3592 3593 3594 3595
};

struct mlx5_ifc_query_mad_demux_out_bits {
	u8         status[0x8];
3596
	u8         reserved_at_8[0x18];
3597 3598 3599

	u8         syndrome[0x20];

3600
	u8         reserved_at_40[0x40];
3601 3602 3603 3604 3605 3606

	u8         mad_dumux_parameters_block[0x20];
};

struct mlx5_ifc_query_mad_demux_in_bits {
	u8         opcode[0x10];
3607
	u8         reserved_at_10[0x10];
3608

3609
	u8         reserved_at_20[0x10];
3610 3611
	u8         op_mod[0x10];

3612
	u8         reserved_at_40[0x40];
3613 3614 3615 3616
};

struct mlx5_ifc_query_l2_table_entry_out_bits {
	u8         status[0x8];
3617
	u8         reserved_at_8[0x18];
3618 3619 3620

	u8         syndrome[0x20];

3621
	u8         reserved_at_40[0xa0];
3622

3623
	u8         reserved_at_e0[0x13];
3624 3625 3626 3627 3628
	u8         vlan_valid[0x1];
	u8         vlan[0xc];

	struct mlx5_ifc_mac_address_layout_bits mac_address;

3629
	u8         reserved_at_140[0xc0];
3630 3631 3632 3633
};

struct mlx5_ifc_query_l2_table_entry_in_bits {
	u8         opcode[0x10];
3634
	u8         reserved_at_10[0x10];
3635

3636
	u8         reserved_at_20[0x10];
3637 3638
	u8         op_mod[0x10];

3639
	u8         reserved_at_40[0x60];
3640

3641
	u8         reserved_at_a0[0x8];
3642 3643
	u8         table_index[0x18];

3644
	u8         reserved_at_c0[0x140];
3645 3646 3647 3648
};

struct mlx5_ifc_query_issi_out_bits {
	u8         status[0x8];
3649
	u8         reserved_at_8[0x18];
3650 3651 3652

	u8         syndrome[0x20];

3653
	u8         reserved_at_40[0x10];
3654 3655
	u8         current_issi[0x10];

3656
	u8         reserved_at_60[0xa0];
3657

3658
	u8         reserved_at_100[76][0x8];
3659 3660 3661 3662 3663
	u8         supported_issi_dw0[0x20];
};

struct mlx5_ifc_query_issi_in_bits {
	u8         opcode[0x10];
3664
	u8         reserved_at_10[0x10];
3665

3666
	u8         reserved_at_20[0x10];
3667 3668
	u8         op_mod[0x10];

3669
	u8         reserved_at_40[0x40];
3670 3671 3672 3673
};

struct mlx5_ifc_query_hca_vport_pkey_out_bits {
	u8         status[0x8];
3674
	u8         reserved_at_8[0x18];
3675 3676 3677

	u8         syndrome[0x20];

3678
	u8         reserved_at_40[0x40];
3679 3680 3681 3682 3683 3684

	struct mlx5_ifc_pkey_bits pkey[0];
};

struct mlx5_ifc_query_hca_vport_pkey_in_bits {
	u8         opcode[0x10];
3685
	u8         reserved_at_10[0x10];
3686

3687
	u8         reserved_at_20[0x10];
3688 3689 3690
	u8         op_mod[0x10];

	u8         other_vport[0x1];
3691
	u8         reserved_at_41[0xb];
3692
	u8         port_num[0x4];
3693 3694
	u8         vport_number[0x10];

3695
	u8         reserved_at_60[0x10];
3696 3697 3698 3699 3700
	u8         pkey_index[0x10];
};

struct mlx5_ifc_query_hca_vport_gid_out_bits {
	u8         status[0x8];
3701
	u8         reserved_at_8[0x18];
3702 3703 3704

	u8         syndrome[0x20];

3705
	u8         reserved_at_40[0x20];
3706 3707

	u8         gids_num[0x10];
3708
	u8         reserved_at_70[0x10];
3709 3710 3711 3712 3713 3714

	struct mlx5_ifc_array128_auto_bits gid[0];
};

struct mlx5_ifc_query_hca_vport_gid_in_bits {
	u8         opcode[0x10];
3715
	u8         reserved_at_10[0x10];
3716

3717
	u8         reserved_at_20[0x10];
3718 3719 3720
	u8         op_mod[0x10];

	u8         other_vport[0x1];
3721
	u8         reserved_at_41[0xb];
3722
	u8         port_num[0x4];
3723 3724
	u8         vport_number[0x10];

3725
	u8         reserved_at_60[0x10];
3726 3727 3728 3729 3730
	u8         gid_index[0x10];
};

struct mlx5_ifc_query_hca_vport_context_out_bits {
	u8         status[0x8];
3731
	u8         reserved_at_8[0x18];
3732 3733 3734

	u8         syndrome[0x20];

3735
	u8         reserved_at_40[0x40];
3736 3737 3738 3739 3740 3741

	struct mlx5_ifc_hca_vport_context_bits hca_vport_context;
};

struct mlx5_ifc_query_hca_vport_context_in_bits {
	u8         opcode[0x10];
3742
	u8         reserved_at_10[0x10];
3743

3744
	u8         reserved_at_20[0x10];
3745 3746 3747
	u8         op_mod[0x10];

	u8         other_vport[0x1];
3748
	u8         reserved_at_41[0xb];
3749
	u8         port_num[0x4];
3750 3751
	u8         vport_number[0x10];

3752
	u8         reserved_at_60[0x20];
3753 3754 3755 3756
};

struct mlx5_ifc_query_hca_cap_out_bits {
	u8         status[0x8];
3757
	u8         reserved_at_8[0x18];
3758 3759 3760

	u8         syndrome[0x20];

3761
	u8         reserved_at_40[0x40];
3762 3763 3764 3765 3766 3767

	union mlx5_ifc_hca_cap_union_bits capability;
};

struct mlx5_ifc_query_hca_cap_in_bits {
	u8         opcode[0x10];
3768
	u8         reserved_at_10[0x10];
3769

3770
	u8         reserved_at_20[0x10];
3771 3772
	u8         op_mod[0x10];

3773
	u8         reserved_at_40[0x40];
3774 3775 3776 3777
};

struct mlx5_ifc_query_flow_table_out_bits {
	u8         status[0x8];
3778
	u8         reserved_at_8[0x18];
3779 3780 3781

	u8         syndrome[0x20];

3782
	u8         reserved_at_40[0x80];
3783

3784
	u8         reserved_at_c0[0x8];
3785
	u8         level[0x8];
3786
	u8         reserved_at_d0[0x8];
3787 3788
	u8         log_size[0x8];

3789
	u8         reserved_at_e0[0x120];
3790 3791 3792 3793
};

struct mlx5_ifc_query_flow_table_in_bits {
	u8         opcode[0x10];
3794
	u8         reserved_at_10[0x10];
3795

3796
	u8         reserved_at_20[0x10];
3797 3798
	u8         op_mod[0x10];

3799
	u8         reserved_at_40[0x40];
3800 3801

	u8         table_type[0x8];
3802
	u8         reserved_at_88[0x18];
3803

3804
	u8         reserved_at_a0[0x8];
3805 3806
	u8         table_id[0x18];

3807
	u8         reserved_at_c0[0x140];
3808 3809 3810 3811
};

struct mlx5_ifc_query_fte_out_bits {
	u8         status[0x8];
3812
	u8         reserved_at_8[0x18];
3813 3814 3815

	u8         syndrome[0x20];

3816
	u8         reserved_at_40[0x1c0];
3817 3818 3819 3820 3821 3822

	struct mlx5_ifc_flow_context_bits flow_context;
};

struct mlx5_ifc_query_fte_in_bits {
	u8         opcode[0x10];
3823
	u8         reserved_at_10[0x10];
3824

3825
	u8         reserved_at_20[0x10];
3826 3827
	u8         op_mod[0x10];

3828
	u8         reserved_at_40[0x40];
3829 3830

	u8         table_type[0x8];
3831
	u8         reserved_at_88[0x18];
3832

3833
	u8         reserved_at_a0[0x8];
3834 3835
	u8         table_id[0x18];

3836
	u8         reserved_at_c0[0x40];
3837 3838 3839

	u8         flow_index[0x20];

3840
	u8         reserved_at_120[0xe0];
3841 3842 3843 3844 3845 3846 3847 3848 3849 3850
};

enum {
	MLX5_QUERY_FLOW_GROUP_OUT_MATCH_CRITERIA_ENABLE_OUTER_HEADERS    = 0x0,
	MLX5_QUERY_FLOW_GROUP_OUT_MATCH_CRITERIA_ENABLE_MISC_PARAMETERS  = 0x1,
	MLX5_QUERY_FLOW_GROUP_OUT_MATCH_CRITERIA_ENABLE_INNER_HEADERS    = 0x2,
};

struct mlx5_ifc_query_flow_group_out_bits {
	u8         status[0x8];
3851
	u8         reserved_at_8[0x18];
3852 3853 3854

	u8         syndrome[0x20];

3855
	u8         reserved_at_40[0xa0];
3856 3857 3858

	u8         start_flow_index[0x20];

3859
	u8         reserved_at_100[0x20];
3860 3861 3862

	u8         end_flow_index[0x20];

3863
	u8         reserved_at_140[0xa0];
3864

3865
	u8         reserved_at_1e0[0x18];
3866 3867 3868 3869
	u8         match_criteria_enable[0x8];

	struct mlx5_ifc_fte_match_param_bits match_criteria;

3870
	u8         reserved_at_1200[0xe00];
3871 3872 3873 3874
};

struct mlx5_ifc_query_flow_group_in_bits {
	u8         opcode[0x10];
3875
	u8         reserved_at_10[0x10];
3876

3877
	u8         reserved_at_20[0x10];
3878 3879
	u8         op_mod[0x10];

3880
	u8         reserved_at_40[0x40];
3881 3882

	u8         table_type[0x8];
3883
	u8         reserved_at_88[0x18];
3884

3885
	u8         reserved_at_a0[0x8];
3886 3887 3888 3889
	u8         table_id[0x18];

	u8         group_id[0x20];

3890
	u8         reserved_at_e0[0x120];
3891 3892
};

3893 3894
struct mlx5_ifc_query_esw_vport_context_out_bits {
	u8         status[0x8];
3895
	u8         reserved_at_8[0x18];
3896 3897 3898

	u8         syndrome[0x20];

3899
	u8         reserved_at_40[0x40];
3900 3901 3902 3903 3904 3905

	struct mlx5_ifc_esw_vport_context_bits esw_vport_context;
};

struct mlx5_ifc_query_esw_vport_context_in_bits {
	u8         opcode[0x10];
3906
	u8         reserved_at_10[0x10];
3907

3908
	u8         reserved_at_20[0x10];
3909 3910 3911
	u8         op_mod[0x10];

	u8         other_vport[0x1];
3912
	u8         reserved_at_41[0xf];
3913 3914
	u8         vport_number[0x10];

3915
	u8         reserved_at_60[0x20];
3916 3917 3918 3919
};

struct mlx5_ifc_modify_esw_vport_context_out_bits {
	u8         status[0x8];
3920
	u8         reserved_at_8[0x18];
3921 3922 3923

	u8         syndrome[0x20];

3924
	u8         reserved_at_40[0x40];
3925 3926 3927
};

struct mlx5_ifc_esw_vport_context_fields_select_bits {
3928
	u8         reserved_at_0[0x1c];
3929 3930 3931 3932 3933 3934 3935 3936
	u8         vport_cvlan_insert[0x1];
	u8         vport_svlan_insert[0x1];
	u8         vport_cvlan_strip[0x1];
	u8         vport_svlan_strip[0x1];
};

struct mlx5_ifc_modify_esw_vport_context_in_bits {
	u8         opcode[0x10];
3937
	u8         reserved_at_10[0x10];
3938

3939
	u8         reserved_at_20[0x10];
3940 3941 3942
	u8         op_mod[0x10];

	u8         other_vport[0x1];
3943
	u8         reserved_at_41[0xf];
3944 3945 3946 3947 3948 3949 3950
	u8         vport_number[0x10];

	struct mlx5_ifc_esw_vport_context_fields_select_bits field_select;

	struct mlx5_ifc_esw_vport_context_bits esw_vport_context;
};

3951 3952
struct mlx5_ifc_query_eq_out_bits {
	u8         status[0x8];
3953
	u8         reserved_at_8[0x18];
3954 3955 3956

	u8         syndrome[0x20];

3957
	u8         reserved_at_40[0x40];
3958 3959 3960

	struct mlx5_ifc_eqc_bits eq_context_entry;

3961
	u8         reserved_at_280[0x40];
3962 3963 3964

	u8         event_bitmask[0x40];

3965
	u8         reserved_at_300[0x580];
3966 3967 3968 3969 3970 3971

	u8         pas[0][0x40];
};

struct mlx5_ifc_query_eq_in_bits {
	u8         opcode[0x10];
3972
	u8         reserved_at_10[0x10];
3973

3974
	u8         reserved_at_20[0x10];
3975 3976
	u8         op_mod[0x10];

3977
	u8         reserved_at_40[0x18];
3978 3979
	u8         eq_number[0x8];

3980
	u8         reserved_at_60[0x20];
3981 3982 3983 3984
};

struct mlx5_ifc_query_dct_out_bits {
	u8         status[0x8];
3985
	u8         reserved_at_8[0x18];
3986 3987 3988

	u8         syndrome[0x20];

3989
	u8         reserved_at_40[0x40];
3990 3991 3992

	struct mlx5_ifc_dctc_bits dct_context_entry;

3993
	u8         reserved_at_280[0x180];
3994 3995 3996 3997
};

struct mlx5_ifc_query_dct_in_bits {
	u8         opcode[0x10];
3998
	u8         reserved_at_10[0x10];
3999

4000
	u8         reserved_at_20[0x10];
4001 4002
	u8         op_mod[0x10];

4003
	u8         reserved_at_40[0x8];
4004 4005
	u8         dctn[0x18];

4006
	u8         reserved_at_60[0x20];
4007 4008 4009 4010
};

struct mlx5_ifc_query_cq_out_bits {
	u8         status[0x8];
4011
	u8         reserved_at_8[0x18];
4012 4013 4014

	u8         syndrome[0x20];

4015
	u8         reserved_at_40[0x40];
4016 4017 4018

	struct mlx5_ifc_cqc_bits cq_context;

4019
	u8         reserved_at_280[0x600];
4020 4021 4022 4023 4024 4025

	u8         pas[0][0x40];
};

struct mlx5_ifc_query_cq_in_bits {
	u8         opcode[0x10];
4026
	u8         reserved_at_10[0x10];
4027

4028
	u8         reserved_at_20[0x10];
4029 4030
	u8         op_mod[0x10];

4031
	u8         reserved_at_40[0x8];
4032 4033
	u8         cqn[0x18];

4034
	u8         reserved_at_60[0x20];
4035 4036 4037 4038
};

struct mlx5_ifc_query_cong_status_out_bits {
	u8         status[0x8];
4039
	u8         reserved_at_8[0x18];
4040 4041 4042

	u8         syndrome[0x20];

4043
	u8         reserved_at_40[0x20];
4044 4045 4046

	u8         enable[0x1];
	u8         tag_enable[0x1];
4047
	u8         reserved_at_62[0x1e];
4048 4049 4050 4051
};

struct mlx5_ifc_query_cong_status_in_bits {
	u8         opcode[0x10];
4052
	u8         reserved_at_10[0x10];
4053

4054
	u8         reserved_at_20[0x10];
4055 4056
	u8         op_mod[0x10];

4057
	u8         reserved_at_40[0x18];
4058 4059 4060
	u8         priority[0x4];
	u8         cong_protocol[0x4];

4061
	u8         reserved_at_60[0x20];
4062 4063 4064 4065
};

struct mlx5_ifc_query_cong_statistics_out_bits {
	u8         status[0x8];
4066
	u8         reserved_at_8[0x18];
4067 4068 4069

	u8         syndrome[0x20];

4070
	u8         reserved_at_40[0x40];
4071 4072 4073 4074 4075 4076 4077 4078 4079 4080 4081 4082 4083

	u8         cur_flows[0x20];

	u8         sum_flows[0x20];

	u8         cnp_ignored_high[0x20];

	u8         cnp_ignored_low[0x20];

	u8         cnp_handled_high[0x20];

	u8         cnp_handled_low[0x20];

4084
	u8         reserved_at_140[0x100];
4085 4086 4087 4088 4089 4090 4091 4092 4093 4094 4095 4096 4097 4098 4099

	u8         time_stamp_high[0x20];

	u8         time_stamp_low[0x20];

	u8         accumulators_period[0x20];

	u8         ecn_marked_roce_packets_high[0x20];

	u8         ecn_marked_roce_packets_low[0x20];

	u8         cnps_sent_high[0x20];

	u8         cnps_sent_low[0x20];

4100
	u8         reserved_at_320[0x560];
4101 4102 4103 4104
};

struct mlx5_ifc_query_cong_statistics_in_bits {
	u8         opcode[0x10];
4105
	u8         reserved_at_10[0x10];
4106

4107
	u8         reserved_at_20[0x10];
4108 4109 4110
	u8         op_mod[0x10];

	u8         clear[0x1];
4111
	u8         reserved_at_41[0x1f];
4112

4113
	u8         reserved_at_60[0x20];
4114 4115 4116 4117
};

struct mlx5_ifc_query_cong_params_out_bits {
	u8         status[0x8];
4118
	u8         reserved_at_8[0x18];
4119 4120 4121

	u8         syndrome[0x20];

4122
	u8         reserved_at_40[0x40];
4123 4124 4125 4126 4127 4128

	union mlx5_ifc_cong_control_roce_ecn_auto_bits congestion_parameters;
};

struct mlx5_ifc_query_cong_params_in_bits {
	u8         opcode[0x10];
4129
	u8         reserved_at_10[0x10];
4130

4131
	u8         reserved_at_20[0x10];
4132 4133
	u8         op_mod[0x10];

4134
	u8         reserved_at_40[0x1c];
4135 4136
	u8         cong_protocol[0x4];

4137
	u8         reserved_at_60[0x20];
4138 4139 4140 4141
};

struct mlx5_ifc_query_adapter_out_bits {
	u8         status[0x8];
4142
	u8         reserved_at_8[0x18];
4143 4144 4145

	u8         syndrome[0x20];

4146
	u8         reserved_at_40[0x40];
4147 4148 4149 4150 4151 4152

	struct mlx5_ifc_query_adapter_param_block_bits query_adapter_struct;
};

struct mlx5_ifc_query_adapter_in_bits {
	u8         opcode[0x10];
4153
	u8         reserved_at_10[0x10];
4154

4155
	u8         reserved_at_20[0x10];
4156 4157
	u8         op_mod[0x10];

4158
	u8         reserved_at_40[0x40];
4159 4160 4161 4162
};

struct mlx5_ifc_qp_2rst_out_bits {
	u8         status[0x8];
4163
	u8         reserved_at_8[0x18];
4164 4165 4166

	u8         syndrome[0x20];

4167
	u8         reserved_at_40[0x40];
4168 4169 4170 4171
};

struct mlx5_ifc_qp_2rst_in_bits {
	u8         opcode[0x10];
4172
	u8         reserved_at_10[0x10];
4173

4174
	u8         reserved_at_20[0x10];
4175 4176
	u8         op_mod[0x10];

4177
	u8         reserved_at_40[0x8];
4178 4179
	u8         qpn[0x18];

4180
	u8         reserved_at_60[0x20];
4181 4182 4183 4184
};

struct mlx5_ifc_qp_2err_out_bits {
	u8         status[0x8];
4185
	u8         reserved_at_8[0x18];
4186 4187 4188

	u8         syndrome[0x20];

4189
	u8         reserved_at_40[0x40];
4190 4191 4192 4193
};

struct mlx5_ifc_qp_2err_in_bits {
	u8         opcode[0x10];
4194
	u8         reserved_at_10[0x10];
4195

4196
	u8         reserved_at_20[0x10];
4197 4198
	u8         op_mod[0x10];

4199
	u8         reserved_at_40[0x8];
4200 4201
	u8         qpn[0x18];

4202
	u8         reserved_at_60[0x20];
4203 4204 4205 4206
};

struct mlx5_ifc_page_fault_resume_out_bits {
	u8         status[0x8];
4207
	u8         reserved_at_8[0x18];
4208 4209 4210

	u8         syndrome[0x20];

4211
	u8         reserved_at_40[0x40];
4212 4213 4214 4215
};

struct mlx5_ifc_page_fault_resume_in_bits {
	u8         opcode[0x10];
4216
	u8         reserved_at_10[0x10];
4217

4218
	u8         reserved_at_20[0x10];
4219 4220 4221
	u8         op_mod[0x10];

	u8         error[0x1];
4222
	u8         reserved_at_41[0x4];
4223 4224 4225 4226 4227
	u8         rdma[0x1];
	u8         read_write[0x1];
	u8         req_res[0x1];
	u8         qpn[0x18];

4228
	u8         reserved_at_60[0x20];
4229 4230 4231 4232
};

struct mlx5_ifc_nop_out_bits {
	u8         status[0x8];
4233
	u8         reserved_at_8[0x18];
4234 4235 4236

	u8         syndrome[0x20];

4237
	u8         reserved_at_40[0x40];
4238 4239 4240 4241
};

struct mlx5_ifc_nop_in_bits {
	u8         opcode[0x10];
4242
	u8         reserved_at_10[0x10];
4243

4244
	u8         reserved_at_20[0x10];
4245 4246
	u8         op_mod[0x10];

4247
	u8         reserved_at_40[0x40];
4248 4249 4250 4251
};

struct mlx5_ifc_modify_vport_state_out_bits {
	u8         status[0x8];
4252
	u8         reserved_at_8[0x18];
4253 4254 4255

	u8         syndrome[0x20];

4256
	u8         reserved_at_40[0x40];
4257 4258 4259 4260
};

struct mlx5_ifc_modify_vport_state_in_bits {
	u8         opcode[0x10];
4261
	u8         reserved_at_10[0x10];
4262

4263
	u8         reserved_at_20[0x10];
4264 4265 4266
	u8         op_mod[0x10];

	u8         other_vport[0x1];
4267
	u8         reserved_at_41[0xf];
4268 4269
	u8         vport_number[0x10];

4270
	u8         reserved_at_60[0x18];
4271
	u8         admin_state[0x4];
4272
	u8         reserved_at_7c[0x4];
4273 4274 4275 4276
};

struct mlx5_ifc_modify_tis_out_bits {
	u8         status[0x8];
4277
	u8         reserved_at_8[0x18];
4278 4279 4280

	u8         syndrome[0x20];

4281
	u8         reserved_at_40[0x40];
4282 4283
};

4284
struct mlx5_ifc_modify_tis_bitmask_bits {
4285
	u8         reserved_at_0[0x20];
4286

4287
	u8         reserved_at_20[0x1f];
4288 4289 4290
	u8         prio[0x1];
};

4291 4292
struct mlx5_ifc_modify_tis_in_bits {
	u8         opcode[0x10];
4293
	u8         reserved_at_10[0x10];
4294

4295
	u8         reserved_at_20[0x10];
4296 4297
	u8         op_mod[0x10];

4298
	u8         reserved_at_40[0x8];
4299 4300
	u8         tisn[0x18];

4301
	u8         reserved_at_60[0x20];
4302

4303
	struct mlx5_ifc_modify_tis_bitmask_bits bitmask;
4304

4305
	u8         reserved_at_c0[0x40];
4306 4307 4308 4309

	struct mlx5_ifc_tisc_bits ctx;
};

4310
struct mlx5_ifc_modify_tir_bitmask_bits {
4311
	u8	   reserved_at_0[0x20];
4312

4313
	u8         reserved_at_20[0x1b];
4314
	u8         self_lb_en[0x1];
4315
	u8         reserved_at_3c[0x3];
4316 4317 4318
	u8         lro[0x1];
};

4319 4320
struct mlx5_ifc_modify_tir_out_bits {
	u8         status[0x8];
4321
	u8         reserved_at_8[0x18];
4322 4323 4324

	u8         syndrome[0x20];

4325
	u8         reserved_at_40[0x40];
4326 4327 4328 4329
};

struct mlx5_ifc_modify_tir_in_bits {
	u8         opcode[0x10];
4330
	u8         reserved_at_10[0x10];
4331

4332
	u8         reserved_at_20[0x10];
4333 4334
	u8         op_mod[0x10];

4335
	u8         reserved_at_40[0x8];
4336 4337
	u8         tirn[0x18];

4338
	u8         reserved_at_60[0x20];
4339

4340
	struct mlx5_ifc_modify_tir_bitmask_bits bitmask;
4341

4342
	u8         reserved_at_c0[0x40];
4343 4344 4345 4346 4347 4348

	struct mlx5_ifc_tirc_bits ctx;
};

struct mlx5_ifc_modify_sq_out_bits {
	u8         status[0x8];
4349
	u8         reserved_at_8[0x18];
4350 4351 4352

	u8         syndrome[0x20];

4353
	u8         reserved_at_40[0x40];
4354 4355 4356 4357
};

struct mlx5_ifc_modify_sq_in_bits {
	u8         opcode[0x10];
4358
	u8         reserved_at_10[0x10];
4359

4360
	u8         reserved_at_20[0x10];
4361 4362 4363
	u8         op_mod[0x10];

	u8         sq_state[0x4];
4364
	u8         reserved_at_44[0x4];
4365 4366
	u8         sqn[0x18];

4367
	u8         reserved_at_60[0x20];
4368 4369 4370

	u8         modify_bitmask[0x40];

4371
	u8         reserved_at_c0[0x40];
4372 4373 4374 4375 4376 4377

	struct mlx5_ifc_sqc_bits ctx;
};

struct mlx5_ifc_modify_rqt_out_bits {
	u8         status[0x8];
4378
	u8         reserved_at_8[0x18];
4379 4380 4381

	u8         syndrome[0x20];

4382
	u8         reserved_at_40[0x40];
4383 4384
};

4385
struct mlx5_ifc_rqt_bitmask_bits {
4386
	u8	   reserved_at_0[0x20];
4387

4388
	u8         reserved_at_20[0x1f];
4389 4390 4391
	u8         rqn_list[0x1];
};

4392 4393
struct mlx5_ifc_modify_rqt_in_bits {
	u8         opcode[0x10];
4394
	u8         reserved_at_10[0x10];
4395

4396
	u8         reserved_at_20[0x10];
4397 4398
	u8         op_mod[0x10];

4399
	u8         reserved_at_40[0x8];
4400 4401
	u8         rqtn[0x18];

4402
	u8         reserved_at_60[0x20];
4403

4404
	struct mlx5_ifc_rqt_bitmask_bits bitmask;
4405

4406
	u8         reserved_at_c0[0x40];
4407 4408 4409 4410 4411 4412

	struct mlx5_ifc_rqtc_bits ctx;
};

struct mlx5_ifc_modify_rq_out_bits {
	u8         status[0x8];
4413
	u8         reserved_at_8[0x18];
4414 4415 4416

	u8         syndrome[0x20];

4417
	u8         reserved_at_40[0x40];
4418 4419 4420 4421
};

struct mlx5_ifc_modify_rq_in_bits {
	u8         opcode[0x10];
4422
	u8         reserved_at_10[0x10];
4423

4424
	u8         reserved_at_20[0x10];
4425 4426 4427
	u8         op_mod[0x10];

	u8         rq_state[0x4];
4428
	u8         reserved_at_44[0x4];
4429 4430
	u8         rqn[0x18];

4431
	u8         reserved_at_60[0x20];
4432 4433 4434

	u8         modify_bitmask[0x40];

4435
	u8         reserved_at_c0[0x40];
4436 4437 4438 4439 4440 4441

	struct mlx5_ifc_rqc_bits ctx;
};

struct mlx5_ifc_modify_rmp_out_bits {
	u8         status[0x8];
4442
	u8         reserved_at_8[0x18];
4443 4444 4445

	u8         syndrome[0x20];

4446
	u8         reserved_at_40[0x40];
4447 4448
};

4449
struct mlx5_ifc_rmp_bitmask_bits {
4450
	u8	   reserved_at_0[0x20];
4451

4452
	u8         reserved_at_20[0x1f];
4453 4454 4455
	u8         lwm[0x1];
};

4456 4457
struct mlx5_ifc_modify_rmp_in_bits {
	u8         opcode[0x10];
4458
	u8         reserved_at_10[0x10];
4459

4460
	u8         reserved_at_20[0x10];
4461 4462 4463
	u8         op_mod[0x10];

	u8         rmp_state[0x4];
4464
	u8         reserved_at_44[0x4];
4465 4466
	u8         rmpn[0x18];

4467
	u8         reserved_at_60[0x20];
4468

4469
	struct mlx5_ifc_rmp_bitmask_bits bitmask;
4470

4471
	u8         reserved_at_c0[0x40];
4472 4473 4474 4475 4476 4477

	struct mlx5_ifc_rmpc_bits ctx;
};

struct mlx5_ifc_modify_nic_vport_context_out_bits {
	u8         status[0x8];
4478
	u8         reserved_at_8[0x18];
4479 4480 4481

	u8         syndrome[0x20];

4482
	u8         reserved_at_40[0x40];
4483 4484 4485
};

struct mlx5_ifc_modify_nic_vport_field_select_bits {
4486
	u8         reserved_at_0[0x19];
4487 4488 4489
	u8         mtu[0x1];
	u8         change_event[0x1];
	u8         promisc[0x1];
4490 4491 4492
	u8         permanent_address[0x1];
	u8         addresses_list[0x1];
	u8         roce_en[0x1];
4493
	u8         reserved_at_1f[0x1];
4494 4495 4496 4497
};

struct mlx5_ifc_modify_nic_vport_context_in_bits {
	u8         opcode[0x10];
4498
	u8         reserved_at_10[0x10];
4499

4500
	u8         reserved_at_20[0x10];
4501 4502 4503
	u8         op_mod[0x10];

	u8         other_vport[0x1];
4504
	u8         reserved_at_41[0xf];
4505 4506 4507 4508
	u8         vport_number[0x10];

	struct mlx5_ifc_modify_nic_vport_field_select_bits field_select;

4509
	u8         reserved_at_80[0x780];
4510 4511 4512 4513 4514 4515

	struct mlx5_ifc_nic_vport_context_bits nic_vport_context;
};

struct mlx5_ifc_modify_hca_vport_context_out_bits {
	u8         status[0x8];
4516
	u8         reserved_at_8[0x18];
4517 4518 4519

	u8         syndrome[0x20];

4520
	u8         reserved_at_40[0x40];
4521 4522 4523 4524
};

struct mlx5_ifc_modify_hca_vport_context_in_bits {
	u8         opcode[0x10];
4525
	u8         reserved_at_10[0x10];
4526

4527
	u8         reserved_at_20[0x10];
4528 4529 4530
	u8         op_mod[0x10];

	u8         other_vport[0x1];
4531
	u8         reserved_at_41[0xb];
4532
	u8         port_num[0x4];
4533 4534
	u8         vport_number[0x10];

4535
	u8         reserved_at_60[0x20];
4536 4537 4538 4539 4540 4541

	struct mlx5_ifc_hca_vport_context_bits hca_vport_context;
};

struct mlx5_ifc_modify_cq_out_bits {
	u8         status[0x8];
4542
	u8         reserved_at_8[0x18];
4543 4544 4545

	u8         syndrome[0x20];

4546
	u8         reserved_at_40[0x40];
4547 4548 4549 4550 4551 4552 4553 4554 4555
};

enum {
	MLX5_MODIFY_CQ_IN_OP_MOD_MODIFY_CQ  = 0x0,
	MLX5_MODIFY_CQ_IN_OP_MOD_RESIZE_CQ  = 0x1,
};

struct mlx5_ifc_modify_cq_in_bits {
	u8         opcode[0x10];
4556
	u8         reserved_at_10[0x10];
4557

4558
	u8         reserved_at_20[0x10];
4559 4560
	u8         op_mod[0x10];

4561
	u8         reserved_at_40[0x8];
4562 4563 4564 4565 4566 4567
	u8         cqn[0x18];

	union mlx5_ifc_modify_field_select_resize_field_select_auto_bits modify_field_select_resize_field_select;

	struct mlx5_ifc_cqc_bits cq_context;

4568
	u8         reserved_at_280[0x600];
4569 4570 4571 4572 4573 4574

	u8         pas[0][0x40];
};

struct mlx5_ifc_modify_cong_status_out_bits {
	u8         status[0x8];
4575
	u8         reserved_at_8[0x18];
4576 4577 4578

	u8         syndrome[0x20];

4579
	u8         reserved_at_40[0x40];
4580 4581 4582 4583
};

struct mlx5_ifc_modify_cong_status_in_bits {
	u8         opcode[0x10];
4584
	u8         reserved_at_10[0x10];
4585

4586
	u8         reserved_at_20[0x10];
4587 4588
	u8         op_mod[0x10];

4589
	u8         reserved_at_40[0x18];
4590 4591 4592 4593 4594
	u8         priority[0x4];
	u8         cong_protocol[0x4];

	u8         enable[0x1];
	u8         tag_enable[0x1];
4595
	u8         reserved_at_62[0x1e];
4596 4597 4598 4599
};

struct mlx5_ifc_modify_cong_params_out_bits {
	u8         status[0x8];
4600
	u8         reserved_at_8[0x18];
4601 4602 4603

	u8         syndrome[0x20];

4604
	u8         reserved_at_40[0x40];
4605 4606 4607 4608
};

struct mlx5_ifc_modify_cong_params_in_bits {
	u8         opcode[0x10];
4609
	u8         reserved_at_10[0x10];
4610

4611
	u8         reserved_at_20[0x10];
4612 4613
	u8         op_mod[0x10];

4614
	u8         reserved_at_40[0x1c];
4615 4616 4617 4618
	u8         cong_protocol[0x4];

	union mlx5_ifc_field_select_802_1_r_roce_auto_bits field_select;

4619
	u8         reserved_at_80[0x80];
4620 4621 4622 4623 4624 4625

	union mlx5_ifc_cong_control_roce_ecn_auto_bits congestion_parameters;
};

struct mlx5_ifc_manage_pages_out_bits {
	u8         status[0x8];
4626
	u8         reserved_at_8[0x18];
4627 4628 4629 4630 4631

	u8         syndrome[0x20];

	u8         output_num_entries[0x20];

4632
	u8         reserved_at_60[0x20];
4633 4634 4635 4636 4637 4638 4639 4640 4641 4642 4643 4644

	u8         pas[0][0x40];
};

enum {
	MLX5_MANAGE_PAGES_IN_OP_MOD_ALLOCATION_FAIL     = 0x0,
	MLX5_MANAGE_PAGES_IN_OP_MOD_ALLOCATION_SUCCESS  = 0x1,
	MLX5_MANAGE_PAGES_IN_OP_MOD_HCA_RETURN_PAGES    = 0x2,
};

struct mlx5_ifc_manage_pages_in_bits {
	u8         opcode[0x10];
4645
	u8         reserved_at_10[0x10];
4646

4647
	u8         reserved_at_20[0x10];
4648 4649
	u8         op_mod[0x10];

4650
	u8         reserved_at_40[0x10];
4651 4652 4653 4654 4655 4656 4657 4658 4659
	u8         function_id[0x10];

	u8         input_num_entries[0x20];

	u8         pas[0][0x40];
};

struct mlx5_ifc_mad_ifc_out_bits {
	u8         status[0x8];
4660
	u8         reserved_at_8[0x18];
4661 4662 4663

	u8         syndrome[0x20];

4664
	u8         reserved_at_40[0x40];
4665 4666 4667 4668 4669 4670

	u8         response_mad_packet[256][0x8];
};

struct mlx5_ifc_mad_ifc_in_bits {
	u8         opcode[0x10];
4671
	u8         reserved_at_10[0x10];
4672

4673
	u8         reserved_at_20[0x10];
4674 4675 4676
	u8         op_mod[0x10];

	u8         remote_lid[0x10];
4677
	u8         reserved_at_50[0x8];
4678 4679
	u8         port[0x8];

4680
	u8         reserved_at_60[0x20];
4681 4682 4683 4684 4685 4686

	u8         mad[256][0x8];
};

struct mlx5_ifc_init_hca_out_bits {
	u8         status[0x8];
4687
	u8         reserved_at_8[0x18];
4688 4689 4690

	u8         syndrome[0x20];

4691
	u8         reserved_at_40[0x40];
4692 4693 4694 4695
};

struct mlx5_ifc_init_hca_in_bits {
	u8         opcode[0x10];
4696
	u8         reserved_at_10[0x10];
4697

4698
	u8         reserved_at_20[0x10];
4699 4700
	u8         op_mod[0x10];

4701
	u8         reserved_at_40[0x40];
4702 4703 4704 4705
};

struct mlx5_ifc_init2rtr_qp_out_bits {
	u8         status[0x8];
4706
	u8         reserved_at_8[0x18];
4707 4708 4709

	u8         syndrome[0x20];

4710
	u8         reserved_at_40[0x40];
4711 4712 4713 4714
};

struct mlx5_ifc_init2rtr_qp_in_bits {
	u8         opcode[0x10];
4715
	u8         reserved_at_10[0x10];
4716

4717
	u8         reserved_at_20[0x10];
4718 4719
	u8         op_mod[0x10];

4720
	u8         reserved_at_40[0x8];
4721 4722
	u8         qpn[0x18];

4723
	u8         reserved_at_60[0x20];
4724 4725 4726

	u8         opt_param_mask[0x20];

4727
	u8         reserved_at_a0[0x20];
4728 4729 4730

	struct mlx5_ifc_qpc_bits qpc;

4731
	u8         reserved_at_800[0x80];
4732 4733 4734 4735
};

struct mlx5_ifc_init2init_qp_out_bits {
	u8         status[0x8];
4736
	u8         reserved_at_8[0x18];
4737 4738 4739

	u8         syndrome[0x20];

4740
	u8         reserved_at_40[0x40];
4741 4742 4743 4744
};

struct mlx5_ifc_init2init_qp_in_bits {
	u8         opcode[0x10];
4745
	u8         reserved_at_10[0x10];
4746

4747
	u8         reserved_at_20[0x10];
4748 4749
	u8         op_mod[0x10];

4750
	u8         reserved_at_40[0x8];
4751 4752
	u8         qpn[0x18];

4753
	u8         reserved_at_60[0x20];
4754 4755 4756

	u8         opt_param_mask[0x20];

4757
	u8         reserved_at_a0[0x20];
4758 4759 4760

	struct mlx5_ifc_qpc_bits qpc;

4761
	u8         reserved_at_800[0x80];
4762 4763 4764 4765
};

struct mlx5_ifc_get_dropped_packet_log_out_bits {
	u8         status[0x8];
4766
	u8         reserved_at_8[0x18];
4767 4768 4769

	u8         syndrome[0x20];

4770
	u8         reserved_at_40[0x40];
4771 4772 4773 4774 4775 4776 4777 4778

	u8         packet_headers_log[128][0x8];

	u8         packet_syndrome[64][0x8];
};

struct mlx5_ifc_get_dropped_packet_log_in_bits {
	u8         opcode[0x10];
4779
	u8         reserved_at_10[0x10];
4780

4781
	u8         reserved_at_20[0x10];
4782 4783
	u8         op_mod[0x10];

4784
	u8         reserved_at_40[0x40];
4785 4786 4787 4788
};

struct mlx5_ifc_gen_eqe_in_bits {
	u8         opcode[0x10];
4789
	u8         reserved_at_10[0x10];
4790

4791
	u8         reserved_at_20[0x10];
4792 4793
	u8         op_mod[0x10];

4794
	u8         reserved_at_40[0x18];
4795 4796
	u8         eq_number[0x8];

4797
	u8         reserved_at_60[0x20];
4798 4799 4800 4801 4802 4803

	u8         eqe[64][0x8];
};

struct mlx5_ifc_gen_eq_out_bits {
	u8         status[0x8];
4804
	u8         reserved_at_8[0x18];
4805 4806 4807

	u8         syndrome[0x20];

4808
	u8         reserved_at_40[0x40];
4809 4810 4811 4812
};

struct mlx5_ifc_enable_hca_out_bits {
	u8         status[0x8];
4813
	u8         reserved_at_8[0x18];
4814 4815 4816

	u8         syndrome[0x20];

4817
	u8         reserved_at_40[0x20];
4818 4819 4820 4821
};

struct mlx5_ifc_enable_hca_in_bits {
	u8         opcode[0x10];
4822
	u8         reserved_at_10[0x10];
4823

4824
	u8         reserved_at_20[0x10];
4825 4826
	u8         op_mod[0x10];

4827
	u8         reserved_at_40[0x10];
4828 4829
	u8         function_id[0x10];

4830
	u8         reserved_at_60[0x20];
4831 4832 4833 4834
};

struct mlx5_ifc_drain_dct_out_bits {
	u8         status[0x8];
4835
	u8         reserved_at_8[0x18];
4836 4837 4838

	u8         syndrome[0x20];

4839
	u8         reserved_at_40[0x40];
4840 4841 4842 4843
};

struct mlx5_ifc_drain_dct_in_bits {
	u8         opcode[0x10];
4844
	u8         reserved_at_10[0x10];
4845

4846
	u8         reserved_at_20[0x10];
4847 4848
	u8         op_mod[0x10];

4849
	u8         reserved_at_40[0x8];
4850 4851
	u8         dctn[0x18];

4852
	u8         reserved_at_60[0x20];
4853 4854 4855 4856
};

struct mlx5_ifc_disable_hca_out_bits {
	u8         status[0x8];
4857
	u8         reserved_at_8[0x18];
4858 4859 4860

	u8         syndrome[0x20];

4861
	u8         reserved_at_40[0x20];
4862 4863 4864 4865
};

struct mlx5_ifc_disable_hca_in_bits {
	u8         opcode[0x10];
4866
	u8         reserved_at_10[0x10];
4867

4868
	u8         reserved_at_20[0x10];
4869 4870
	u8         op_mod[0x10];

4871
	u8         reserved_at_40[0x10];
4872 4873
	u8         function_id[0x10];

4874
	u8         reserved_at_60[0x20];
4875 4876 4877 4878
};

struct mlx5_ifc_detach_from_mcg_out_bits {
	u8         status[0x8];
4879
	u8         reserved_at_8[0x18];
4880 4881 4882

	u8         syndrome[0x20];

4883
	u8         reserved_at_40[0x40];
4884 4885 4886 4887
};

struct mlx5_ifc_detach_from_mcg_in_bits {
	u8         opcode[0x10];
4888
	u8         reserved_at_10[0x10];
4889

4890
	u8         reserved_at_20[0x10];
4891 4892
	u8         op_mod[0x10];

4893
	u8         reserved_at_40[0x8];
4894 4895
	u8         qpn[0x18];

4896
	u8         reserved_at_60[0x20];
4897 4898 4899 4900 4901 4902

	u8         multicast_gid[16][0x8];
};

struct mlx5_ifc_destroy_xrc_srq_out_bits {
	u8         status[0x8];
4903
	u8         reserved_at_8[0x18];
4904 4905 4906

	u8         syndrome[0x20];

4907
	u8         reserved_at_40[0x40];
4908 4909 4910 4911
};

struct mlx5_ifc_destroy_xrc_srq_in_bits {
	u8         opcode[0x10];
4912
	u8         reserved_at_10[0x10];
4913

4914
	u8         reserved_at_20[0x10];
4915 4916
	u8         op_mod[0x10];

4917
	u8         reserved_at_40[0x8];
4918 4919
	u8         xrc_srqn[0x18];

4920
	u8         reserved_at_60[0x20];
4921 4922 4923 4924
};

struct mlx5_ifc_destroy_tis_out_bits {
	u8         status[0x8];
4925
	u8         reserved_at_8[0x18];
4926 4927 4928

	u8         syndrome[0x20];

4929
	u8         reserved_at_40[0x40];
4930 4931 4932 4933
};

struct mlx5_ifc_destroy_tis_in_bits {
	u8         opcode[0x10];
4934
	u8         reserved_at_10[0x10];
4935

4936
	u8         reserved_at_20[0x10];
4937 4938
	u8         op_mod[0x10];

4939
	u8         reserved_at_40[0x8];
4940 4941
	u8         tisn[0x18];

4942
	u8         reserved_at_60[0x20];
4943 4944 4945 4946
};

struct mlx5_ifc_destroy_tir_out_bits {
	u8         status[0x8];
4947
	u8         reserved_at_8[0x18];
4948 4949 4950

	u8         syndrome[0x20];

4951
	u8         reserved_at_40[0x40];
4952 4953 4954 4955
};

struct mlx5_ifc_destroy_tir_in_bits {
	u8         opcode[0x10];
4956
	u8         reserved_at_10[0x10];
4957

4958
	u8         reserved_at_20[0x10];
4959 4960
	u8         op_mod[0x10];

4961
	u8         reserved_at_40[0x8];
4962 4963
	u8         tirn[0x18];

4964
	u8         reserved_at_60[0x20];
4965 4966 4967 4968
};

struct mlx5_ifc_destroy_srq_out_bits {
	u8         status[0x8];
4969
	u8         reserved_at_8[0x18];
4970 4971 4972

	u8         syndrome[0x20];

4973
	u8         reserved_at_40[0x40];
4974 4975 4976 4977
};

struct mlx5_ifc_destroy_srq_in_bits {
	u8         opcode[0x10];
4978
	u8         reserved_at_10[0x10];
4979

4980
	u8         reserved_at_20[0x10];
4981 4982
	u8         op_mod[0x10];

4983
	u8         reserved_at_40[0x8];
4984 4985
	u8         srqn[0x18];

4986
	u8         reserved_at_60[0x20];
4987 4988 4989 4990
};

struct mlx5_ifc_destroy_sq_out_bits {
	u8         status[0x8];
4991
	u8         reserved_at_8[0x18];
4992 4993 4994

	u8         syndrome[0x20];

4995
	u8         reserved_at_40[0x40];
4996 4997 4998 4999
};

struct mlx5_ifc_destroy_sq_in_bits {
	u8         opcode[0x10];
5000
	u8         reserved_at_10[0x10];
5001

5002
	u8         reserved_at_20[0x10];
5003 5004
	u8         op_mod[0x10];

5005
	u8         reserved_at_40[0x8];
5006 5007
	u8         sqn[0x18];

5008
	u8         reserved_at_60[0x20];
5009 5010 5011 5012
};

struct mlx5_ifc_destroy_rqt_out_bits {
	u8         status[0x8];
5013
	u8         reserved_at_8[0x18];
5014 5015 5016

	u8         syndrome[0x20];

5017
	u8         reserved_at_40[0x40];
5018 5019 5020 5021
};

struct mlx5_ifc_destroy_rqt_in_bits {
	u8         opcode[0x10];
5022
	u8         reserved_at_10[0x10];
5023

5024
	u8         reserved_at_20[0x10];
5025 5026
	u8         op_mod[0x10];

5027
	u8         reserved_at_40[0x8];
5028 5029
	u8         rqtn[0x18];

5030
	u8         reserved_at_60[0x20];
5031 5032 5033 5034
};

struct mlx5_ifc_destroy_rq_out_bits {
	u8         status[0x8];
5035
	u8         reserved_at_8[0x18];
5036 5037 5038

	u8         syndrome[0x20];

5039
	u8         reserved_at_40[0x40];
5040 5041 5042 5043
};

struct mlx5_ifc_destroy_rq_in_bits {
	u8         opcode[0x10];
5044
	u8         reserved_at_10[0x10];
5045

5046
	u8         reserved_at_20[0x10];
5047 5048
	u8         op_mod[0x10];

5049
	u8         reserved_at_40[0x8];
5050 5051
	u8         rqn[0x18];

5052
	u8         reserved_at_60[0x20];
5053 5054 5055 5056
};

struct mlx5_ifc_destroy_rmp_out_bits {
	u8         status[0x8];
5057
	u8         reserved_at_8[0x18];
5058 5059 5060

	u8         syndrome[0x20];

5061
	u8         reserved_at_40[0x40];
5062 5063 5064 5065
};

struct mlx5_ifc_destroy_rmp_in_bits {
	u8         opcode[0x10];
5066
	u8         reserved_at_10[0x10];
5067

5068
	u8         reserved_at_20[0x10];
5069 5070
	u8         op_mod[0x10];

5071
	u8         reserved_at_40[0x8];
5072 5073
	u8         rmpn[0x18];

5074
	u8         reserved_at_60[0x20];
5075 5076 5077 5078
};

struct mlx5_ifc_destroy_qp_out_bits {
	u8         status[0x8];
5079
	u8         reserved_at_8[0x18];
5080 5081 5082

	u8         syndrome[0x20];

5083
	u8         reserved_at_40[0x40];
5084 5085 5086 5087
};

struct mlx5_ifc_destroy_qp_in_bits {
	u8         opcode[0x10];
5088
	u8         reserved_at_10[0x10];
5089

5090
	u8         reserved_at_20[0x10];
5091 5092
	u8         op_mod[0x10];

5093
	u8         reserved_at_40[0x8];
5094 5095
	u8         qpn[0x18];

5096
	u8         reserved_at_60[0x20];
5097 5098 5099 5100
};

struct mlx5_ifc_destroy_psv_out_bits {
	u8         status[0x8];
5101
	u8         reserved_at_8[0x18];
5102 5103 5104

	u8         syndrome[0x20];

5105
	u8         reserved_at_40[0x40];
5106 5107 5108 5109
};

struct mlx5_ifc_destroy_psv_in_bits {
	u8         opcode[0x10];
5110
	u8         reserved_at_10[0x10];
5111

5112
	u8         reserved_at_20[0x10];
5113 5114
	u8         op_mod[0x10];

5115
	u8         reserved_at_40[0x8];
5116 5117
	u8         psvn[0x18];

5118
	u8         reserved_at_60[0x20];
5119 5120 5121 5122
};

struct mlx5_ifc_destroy_mkey_out_bits {
	u8         status[0x8];
5123
	u8         reserved_at_8[0x18];
5124 5125 5126

	u8         syndrome[0x20];

5127
	u8         reserved_at_40[0x40];
5128 5129 5130 5131
};

struct mlx5_ifc_destroy_mkey_in_bits {
	u8         opcode[0x10];
5132
	u8         reserved_at_10[0x10];
5133

5134
	u8         reserved_at_20[0x10];
5135 5136
	u8         op_mod[0x10];

5137
	u8         reserved_at_40[0x8];
5138 5139
	u8         mkey_index[0x18];

5140
	u8         reserved_at_60[0x20];
5141 5142 5143 5144
};

struct mlx5_ifc_destroy_flow_table_out_bits {
	u8         status[0x8];
5145
	u8         reserved_at_8[0x18];
5146 5147 5148

	u8         syndrome[0x20];

5149
	u8         reserved_at_40[0x40];
5150 5151 5152 5153
};

struct mlx5_ifc_destroy_flow_table_in_bits {
	u8         opcode[0x10];
5154
	u8         reserved_at_10[0x10];
5155

5156
	u8         reserved_at_20[0x10];
5157 5158
	u8         op_mod[0x10];

5159
	u8         reserved_at_40[0x40];
5160 5161

	u8         table_type[0x8];
5162
	u8         reserved_at_88[0x18];
5163

5164
	u8         reserved_at_a0[0x8];
5165 5166
	u8         table_id[0x18];

5167
	u8         reserved_at_c0[0x140];
5168 5169 5170 5171
};

struct mlx5_ifc_destroy_flow_group_out_bits {
	u8         status[0x8];
5172
	u8         reserved_at_8[0x18];
5173 5174 5175

	u8         syndrome[0x20];

5176
	u8         reserved_at_40[0x40];
5177 5178 5179 5180
};

struct mlx5_ifc_destroy_flow_group_in_bits {
	u8         opcode[0x10];
5181
	u8         reserved_at_10[0x10];
5182

5183
	u8         reserved_at_20[0x10];
5184 5185
	u8         op_mod[0x10];

5186
	u8         reserved_at_40[0x40];
5187 5188

	u8         table_type[0x8];
5189
	u8         reserved_at_88[0x18];
5190

5191
	u8         reserved_at_a0[0x8];
5192 5193 5194 5195
	u8         table_id[0x18];

	u8         group_id[0x20];

5196
	u8         reserved_at_e0[0x120];
5197 5198 5199 5200
};

struct mlx5_ifc_destroy_eq_out_bits {
	u8         status[0x8];
5201
	u8         reserved_at_8[0x18];
5202 5203 5204

	u8         syndrome[0x20];

5205
	u8         reserved_at_40[0x40];
5206 5207 5208 5209
};

struct mlx5_ifc_destroy_eq_in_bits {
	u8         opcode[0x10];
5210
	u8         reserved_at_10[0x10];
5211

5212
	u8         reserved_at_20[0x10];
5213 5214
	u8         op_mod[0x10];

5215
	u8         reserved_at_40[0x18];
5216 5217
	u8         eq_number[0x8];

5218
	u8         reserved_at_60[0x20];
5219 5220 5221 5222
};

struct mlx5_ifc_destroy_dct_out_bits {
	u8         status[0x8];
5223
	u8         reserved_at_8[0x18];
5224 5225 5226

	u8         syndrome[0x20];

5227
	u8         reserved_at_40[0x40];
5228 5229 5230 5231
};

struct mlx5_ifc_destroy_dct_in_bits {
	u8         opcode[0x10];
5232
	u8         reserved_at_10[0x10];
5233

5234
	u8         reserved_at_20[0x10];
5235 5236
	u8         op_mod[0x10];

5237
	u8         reserved_at_40[0x8];
5238 5239
	u8         dctn[0x18];

5240
	u8         reserved_at_60[0x20];
5241 5242 5243 5244
};

struct mlx5_ifc_destroy_cq_out_bits {
	u8         status[0x8];
5245
	u8         reserved_at_8[0x18];
5246 5247 5248

	u8         syndrome[0x20];

5249
	u8         reserved_at_40[0x40];
5250 5251 5252 5253
};

struct mlx5_ifc_destroy_cq_in_bits {
	u8         opcode[0x10];
5254
	u8         reserved_at_10[0x10];
5255

5256
	u8         reserved_at_20[0x10];
5257 5258
	u8         op_mod[0x10];

5259
	u8         reserved_at_40[0x8];
5260 5261
	u8         cqn[0x18];

5262
	u8         reserved_at_60[0x20];
5263 5264 5265 5266
};

struct mlx5_ifc_delete_vxlan_udp_dport_out_bits {
	u8         status[0x8];
5267
	u8         reserved_at_8[0x18];
5268 5269 5270

	u8         syndrome[0x20];

5271
	u8         reserved_at_40[0x40];
5272 5273 5274 5275
};

struct mlx5_ifc_delete_vxlan_udp_dport_in_bits {
	u8         opcode[0x10];
5276
	u8         reserved_at_10[0x10];
5277

5278
	u8         reserved_at_20[0x10];
5279 5280
	u8         op_mod[0x10];

5281
	u8         reserved_at_40[0x20];
5282

5283
	u8         reserved_at_60[0x10];
5284 5285 5286 5287 5288
	u8         vxlan_udp_port[0x10];
};

struct mlx5_ifc_delete_l2_table_entry_out_bits {
	u8         status[0x8];
5289
	u8         reserved_at_8[0x18];
5290 5291 5292

	u8         syndrome[0x20];

5293
	u8         reserved_at_40[0x40];
5294 5295 5296 5297
};

struct mlx5_ifc_delete_l2_table_entry_in_bits {
	u8         opcode[0x10];
5298
	u8         reserved_at_10[0x10];
5299

5300
	u8         reserved_at_20[0x10];
5301 5302
	u8         op_mod[0x10];

5303
	u8         reserved_at_40[0x60];
5304

5305
	u8         reserved_at_a0[0x8];
5306 5307
	u8         table_index[0x18];

5308
	u8         reserved_at_c0[0x140];
5309 5310 5311 5312
};

struct mlx5_ifc_delete_fte_out_bits {
	u8         status[0x8];
5313
	u8         reserved_at_8[0x18];
5314 5315 5316

	u8         syndrome[0x20];

5317
	u8         reserved_at_40[0x40];
5318 5319 5320 5321
};

struct mlx5_ifc_delete_fte_in_bits {
	u8         opcode[0x10];
5322
	u8         reserved_at_10[0x10];
5323

5324
	u8         reserved_at_20[0x10];
5325 5326
	u8         op_mod[0x10];

5327
	u8         reserved_at_40[0x40];
5328 5329

	u8         table_type[0x8];
5330
	u8         reserved_at_88[0x18];
5331

5332
	u8         reserved_at_a0[0x8];
5333 5334
	u8         table_id[0x18];

5335
	u8         reserved_at_c0[0x40];
5336 5337 5338

	u8         flow_index[0x20];

5339
	u8         reserved_at_120[0xe0];
5340 5341 5342 5343
};

struct mlx5_ifc_dealloc_xrcd_out_bits {
	u8         status[0x8];
5344
	u8         reserved_at_8[0x18];
5345 5346 5347

	u8         syndrome[0x20];

5348
	u8         reserved_at_40[0x40];
5349 5350 5351 5352
};

struct mlx5_ifc_dealloc_xrcd_in_bits {
	u8         opcode[0x10];
5353
	u8         reserved_at_10[0x10];
5354

5355
	u8         reserved_at_20[0x10];
5356 5357
	u8         op_mod[0x10];

5358
	u8         reserved_at_40[0x8];
5359 5360
	u8         xrcd[0x18];

5361
	u8         reserved_at_60[0x20];
5362 5363 5364 5365
};

struct mlx5_ifc_dealloc_uar_out_bits {
	u8         status[0x8];
5366
	u8         reserved_at_8[0x18];
5367 5368 5369

	u8         syndrome[0x20];

5370
	u8         reserved_at_40[0x40];
5371 5372 5373 5374
};

struct mlx5_ifc_dealloc_uar_in_bits {
	u8         opcode[0x10];
5375
	u8         reserved_at_10[0x10];
5376

5377
	u8         reserved_at_20[0x10];
5378 5379
	u8         op_mod[0x10];

5380
	u8         reserved_at_40[0x8];
5381 5382
	u8         uar[0x18];

5383
	u8         reserved_at_60[0x20];
5384 5385 5386 5387
};

struct mlx5_ifc_dealloc_transport_domain_out_bits {
	u8         status[0x8];
5388
	u8         reserved_at_8[0x18];
5389 5390 5391

	u8         syndrome[0x20];

5392
	u8         reserved_at_40[0x40];
5393 5394 5395 5396
};

struct mlx5_ifc_dealloc_transport_domain_in_bits {
	u8         opcode[0x10];
5397
	u8         reserved_at_10[0x10];
5398

5399
	u8         reserved_at_20[0x10];
5400 5401
	u8         op_mod[0x10];

5402
	u8         reserved_at_40[0x8];
5403 5404
	u8         transport_domain[0x18];

5405
	u8         reserved_at_60[0x20];
5406 5407 5408 5409
};

struct mlx5_ifc_dealloc_q_counter_out_bits {
	u8         status[0x8];
5410
	u8         reserved_at_8[0x18];
5411 5412 5413

	u8         syndrome[0x20];

5414
	u8         reserved_at_40[0x40];
5415 5416 5417 5418
};

struct mlx5_ifc_dealloc_q_counter_in_bits {
	u8         opcode[0x10];
5419
	u8         reserved_at_10[0x10];
5420

5421
	u8         reserved_at_20[0x10];
5422 5423
	u8         op_mod[0x10];

5424
	u8         reserved_at_40[0x18];
5425 5426
	u8         counter_set_id[0x8];

5427
	u8         reserved_at_60[0x20];
5428 5429 5430 5431
};

struct mlx5_ifc_dealloc_pd_out_bits {
	u8         status[0x8];
5432
	u8         reserved_at_8[0x18];
5433 5434 5435

	u8         syndrome[0x20];

5436
	u8         reserved_at_40[0x40];
5437 5438 5439 5440
};

struct mlx5_ifc_dealloc_pd_in_bits {
	u8         opcode[0x10];
5441
	u8         reserved_at_10[0x10];
5442

5443
	u8         reserved_at_20[0x10];
5444 5445
	u8         op_mod[0x10];

5446
	u8         reserved_at_40[0x8];
5447 5448
	u8         pd[0x18];

5449
	u8         reserved_at_60[0x20];
5450 5451 5452 5453
};

struct mlx5_ifc_create_xrc_srq_out_bits {
	u8         status[0x8];
5454
	u8         reserved_at_8[0x18];
5455 5456 5457

	u8         syndrome[0x20];

5458
	u8         reserved_at_40[0x8];
5459 5460
	u8         xrc_srqn[0x18];

5461
	u8         reserved_at_60[0x20];
5462 5463 5464 5465
};

struct mlx5_ifc_create_xrc_srq_in_bits {
	u8         opcode[0x10];
5466
	u8         reserved_at_10[0x10];
5467

5468
	u8         reserved_at_20[0x10];
5469 5470
	u8         op_mod[0x10];

5471
	u8         reserved_at_40[0x40];
5472 5473 5474

	struct mlx5_ifc_xrc_srqc_bits xrc_srq_context_entry;

5475
	u8         reserved_at_280[0x600];
5476 5477 5478 5479 5480 5481

	u8         pas[0][0x40];
};

struct mlx5_ifc_create_tis_out_bits {
	u8         status[0x8];
5482
	u8         reserved_at_8[0x18];
5483 5484 5485

	u8         syndrome[0x20];

5486
	u8         reserved_at_40[0x8];
5487 5488
	u8         tisn[0x18];

5489
	u8         reserved_at_60[0x20];
5490 5491 5492 5493
};

struct mlx5_ifc_create_tis_in_bits {
	u8         opcode[0x10];
5494
	u8         reserved_at_10[0x10];
5495

5496
	u8         reserved_at_20[0x10];
5497 5498
	u8         op_mod[0x10];

5499
	u8         reserved_at_40[0xc0];
5500 5501 5502 5503 5504 5505

	struct mlx5_ifc_tisc_bits ctx;
};

struct mlx5_ifc_create_tir_out_bits {
	u8         status[0x8];
5506
	u8         reserved_at_8[0x18];
5507 5508 5509

	u8         syndrome[0x20];

5510
	u8         reserved_at_40[0x8];
5511 5512
	u8         tirn[0x18];

5513
	u8         reserved_at_60[0x20];
5514 5515 5516 5517
};

struct mlx5_ifc_create_tir_in_bits {
	u8         opcode[0x10];
5518
	u8         reserved_at_10[0x10];
5519

5520
	u8         reserved_at_20[0x10];
5521 5522
	u8         op_mod[0x10];

5523
	u8         reserved_at_40[0xc0];
5524 5525 5526 5527 5528 5529

	struct mlx5_ifc_tirc_bits ctx;
};

struct mlx5_ifc_create_srq_out_bits {
	u8         status[0x8];
5530
	u8         reserved_at_8[0x18];
5531 5532 5533

	u8         syndrome[0x20];

5534
	u8         reserved_at_40[0x8];
5535 5536
	u8         srqn[0x18];

5537
	u8         reserved_at_60[0x20];
5538 5539 5540 5541
};

struct mlx5_ifc_create_srq_in_bits {
	u8         opcode[0x10];
5542
	u8         reserved_at_10[0x10];
5543

5544
	u8         reserved_at_20[0x10];
5545 5546
	u8         op_mod[0x10];

5547
	u8         reserved_at_40[0x40];
5548 5549 5550

	struct mlx5_ifc_srqc_bits srq_context_entry;

5551
	u8         reserved_at_280[0x600];
5552 5553 5554 5555 5556 5557

	u8         pas[0][0x40];
};

struct mlx5_ifc_create_sq_out_bits {
	u8         status[0x8];
5558
	u8         reserved_at_8[0x18];
5559 5560 5561

	u8         syndrome[0x20];

5562
	u8         reserved_at_40[0x8];
5563 5564
	u8         sqn[0x18];

5565
	u8         reserved_at_60[0x20];
5566 5567 5568 5569
};

struct mlx5_ifc_create_sq_in_bits {
	u8         opcode[0x10];
5570
	u8         reserved_at_10[0x10];
5571

5572
	u8         reserved_at_20[0x10];
5573 5574
	u8         op_mod[0x10];

5575
	u8         reserved_at_40[0xc0];
5576 5577 5578 5579 5580 5581

	struct mlx5_ifc_sqc_bits ctx;
};

struct mlx5_ifc_create_rqt_out_bits {
	u8         status[0x8];
5582
	u8         reserved_at_8[0x18];
5583 5584 5585

	u8         syndrome[0x20];

5586
	u8         reserved_at_40[0x8];
5587 5588
	u8         rqtn[0x18];

5589
	u8         reserved_at_60[0x20];
5590 5591 5592 5593
};

struct mlx5_ifc_create_rqt_in_bits {
	u8         opcode[0x10];
5594
	u8         reserved_at_10[0x10];
5595

5596
	u8         reserved_at_20[0x10];
5597 5598
	u8         op_mod[0x10];

5599
	u8         reserved_at_40[0xc0];
5600 5601 5602 5603 5604 5605

	struct mlx5_ifc_rqtc_bits rqt_context;
};

struct mlx5_ifc_create_rq_out_bits {
	u8         status[0x8];
5606
	u8         reserved_at_8[0x18];
5607 5608 5609

	u8         syndrome[0x20];

5610
	u8         reserved_at_40[0x8];
5611 5612
	u8         rqn[0x18];

5613
	u8         reserved_at_60[0x20];
5614 5615 5616 5617
};

struct mlx5_ifc_create_rq_in_bits {
	u8         opcode[0x10];
5618
	u8         reserved_at_10[0x10];
5619

5620
	u8         reserved_at_20[0x10];
5621 5622
	u8         op_mod[0x10];

5623
	u8         reserved_at_40[0xc0];
5624 5625 5626 5627 5628 5629

	struct mlx5_ifc_rqc_bits ctx;
};

struct mlx5_ifc_create_rmp_out_bits {
	u8         status[0x8];
5630
	u8         reserved_at_8[0x18];
5631 5632 5633

	u8         syndrome[0x20];

5634
	u8         reserved_at_40[0x8];
5635 5636
	u8         rmpn[0x18];

5637
	u8         reserved_at_60[0x20];
5638 5639 5640 5641
};

struct mlx5_ifc_create_rmp_in_bits {
	u8         opcode[0x10];
5642
	u8         reserved_at_10[0x10];
5643

5644
	u8         reserved_at_20[0x10];
5645 5646
	u8         op_mod[0x10];

5647
	u8         reserved_at_40[0xc0];
5648 5649 5650 5651 5652 5653

	struct mlx5_ifc_rmpc_bits ctx;
};

struct mlx5_ifc_create_qp_out_bits {
	u8         status[0x8];
5654
	u8         reserved_at_8[0x18];
5655 5656 5657

	u8         syndrome[0x20];

5658
	u8         reserved_at_40[0x8];
5659 5660
	u8         qpn[0x18];

5661
	u8         reserved_at_60[0x20];
5662 5663 5664 5665
};

struct mlx5_ifc_create_qp_in_bits {
	u8         opcode[0x10];
5666
	u8         reserved_at_10[0x10];
5667

5668
	u8         reserved_at_20[0x10];
5669 5670
	u8         op_mod[0x10];

5671
	u8         reserved_at_40[0x40];
5672 5673 5674

	u8         opt_param_mask[0x20];

5675
	u8         reserved_at_a0[0x20];
5676 5677 5678

	struct mlx5_ifc_qpc_bits qpc;

5679
	u8         reserved_at_800[0x80];
5680 5681 5682 5683 5684 5685

	u8         pas[0][0x40];
};

struct mlx5_ifc_create_psv_out_bits {
	u8         status[0x8];
5686
	u8         reserved_at_8[0x18];
5687 5688 5689

	u8         syndrome[0x20];

5690
	u8         reserved_at_40[0x40];
5691

5692
	u8         reserved_at_80[0x8];
5693 5694
	u8         psv0_index[0x18];

5695
	u8         reserved_at_a0[0x8];
5696 5697
	u8         psv1_index[0x18];

5698
	u8         reserved_at_c0[0x8];
5699 5700
	u8         psv2_index[0x18];

5701
	u8         reserved_at_e0[0x8];
5702 5703 5704 5705 5706
	u8         psv3_index[0x18];
};

struct mlx5_ifc_create_psv_in_bits {
	u8         opcode[0x10];
5707
	u8         reserved_at_10[0x10];
5708

5709
	u8         reserved_at_20[0x10];
5710 5711 5712
	u8         op_mod[0x10];

	u8         num_psv[0x4];
5713
	u8         reserved_at_44[0x4];
5714 5715
	u8         pd[0x18];

5716
	u8         reserved_at_60[0x20];
5717 5718 5719 5720
};

struct mlx5_ifc_create_mkey_out_bits {
	u8         status[0x8];
5721
	u8         reserved_at_8[0x18];
5722 5723 5724

	u8         syndrome[0x20];

5725
	u8         reserved_at_40[0x8];
5726 5727
	u8         mkey_index[0x18];

5728
	u8         reserved_at_60[0x20];
5729 5730 5731 5732
};

struct mlx5_ifc_create_mkey_in_bits {
	u8         opcode[0x10];
5733
	u8         reserved_at_10[0x10];
5734

5735
	u8         reserved_at_20[0x10];
5736 5737
	u8         op_mod[0x10];

5738
	u8         reserved_at_40[0x20];
5739 5740

	u8         pg_access[0x1];
5741
	u8         reserved_at_61[0x1f];
5742 5743 5744

	struct mlx5_ifc_mkc_bits memory_key_mkey_entry;

5745
	u8         reserved_at_280[0x80];
5746 5747 5748

	u8         translations_octword_actual_size[0x20];

5749
	u8         reserved_at_320[0x560];
5750 5751 5752 5753 5754 5755

	u8         klm_pas_mtt[0][0x20];
};

struct mlx5_ifc_create_flow_table_out_bits {
	u8         status[0x8];
5756
	u8         reserved_at_8[0x18];
5757 5758 5759

	u8         syndrome[0x20];

5760
	u8         reserved_at_40[0x8];
5761 5762
	u8         table_id[0x18];

5763
	u8         reserved_at_60[0x20];
5764 5765 5766 5767
};

struct mlx5_ifc_create_flow_table_in_bits {
	u8         opcode[0x10];
5768
	u8         reserved_at_10[0x10];
5769

5770
	u8         reserved_at_20[0x10];
5771 5772
	u8         op_mod[0x10];

5773
	u8         reserved_at_40[0x40];
5774 5775

	u8         table_type[0x8];
5776
	u8         reserved_at_88[0x18];
5777

5778
	u8         reserved_at_a0[0x20];
5779

5780
	u8         reserved_at_c0[0x4];
5781
	u8         table_miss_mode[0x4];
5782
	u8         level[0x8];
5783
	u8         reserved_at_d0[0x8];
5784 5785
	u8         log_size[0x8];

5786
	u8         reserved_at_e0[0x8];
5787 5788
	u8         table_miss_id[0x18];

5789
	u8         reserved_at_100[0x100];
5790 5791 5792 5793
};

struct mlx5_ifc_create_flow_group_out_bits {
	u8         status[0x8];
5794
	u8         reserved_at_8[0x18];
5795 5796 5797

	u8         syndrome[0x20];

5798
	u8         reserved_at_40[0x8];
5799 5800
	u8         group_id[0x18];

5801
	u8         reserved_at_60[0x20];
5802 5803 5804 5805 5806 5807 5808 5809 5810 5811
};

enum {
	MLX5_CREATE_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_OUTER_HEADERS    = 0x0,
	MLX5_CREATE_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_MISC_PARAMETERS  = 0x1,
	MLX5_CREATE_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_INNER_HEADERS    = 0x2,
};

struct mlx5_ifc_create_flow_group_in_bits {
	u8         opcode[0x10];
5812
	u8         reserved_at_10[0x10];
5813

5814
	u8         reserved_at_20[0x10];
5815 5816
	u8         op_mod[0x10];

5817
	u8         reserved_at_40[0x40];
5818 5819

	u8         table_type[0x8];
5820
	u8         reserved_at_88[0x18];
5821

5822
	u8         reserved_at_a0[0x8];
5823 5824
	u8         table_id[0x18];

5825
	u8         reserved_at_c0[0x20];
5826 5827 5828

	u8         start_flow_index[0x20];

5829
	u8         reserved_at_100[0x20];
5830 5831 5832

	u8         end_flow_index[0x20];

5833
	u8         reserved_at_140[0xa0];
5834

5835
	u8         reserved_at_1e0[0x18];
5836 5837 5838 5839
	u8         match_criteria_enable[0x8];

	struct mlx5_ifc_fte_match_param_bits match_criteria;

5840
	u8         reserved_at_1200[0xe00];
5841 5842 5843 5844
};

struct mlx5_ifc_create_eq_out_bits {
	u8         status[0x8];
5845
	u8         reserved_at_8[0x18];
5846 5847 5848

	u8         syndrome[0x20];

5849
	u8         reserved_at_40[0x18];
5850 5851
	u8         eq_number[0x8];

5852
	u8         reserved_at_60[0x20];
5853 5854 5855 5856
};

struct mlx5_ifc_create_eq_in_bits {
	u8         opcode[0x10];
5857
	u8         reserved_at_10[0x10];
5858

5859
	u8         reserved_at_20[0x10];
5860 5861
	u8         op_mod[0x10];

5862
	u8         reserved_at_40[0x40];
5863 5864 5865

	struct mlx5_ifc_eqc_bits eq_context_entry;

5866
	u8         reserved_at_280[0x40];
5867 5868 5869

	u8         event_bitmask[0x40];

5870
	u8         reserved_at_300[0x580];
5871 5872 5873 5874 5875 5876

	u8         pas[0][0x40];
};

struct mlx5_ifc_create_dct_out_bits {
	u8         status[0x8];
5877
	u8         reserved_at_8[0x18];
5878 5879 5880

	u8         syndrome[0x20];

5881
	u8         reserved_at_40[0x8];
5882 5883
	u8         dctn[0x18];

5884
	u8         reserved_at_60[0x20];
5885 5886 5887 5888
};

struct mlx5_ifc_create_dct_in_bits {
	u8         opcode[0x10];
5889
	u8         reserved_at_10[0x10];
5890

5891
	u8         reserved_at_20[0x10];
5892 5893
	u8         op_mod[0x10];

5894
	u8         reserved_at_40[0x40];
5895 5896 5897

	struct mlx5_ifc_dctc_bits dct_context_entry;

5898
	u8         reserved_at_280[0x180];
5899 5900 5901 5902
};

struct mlx5_ifc_create_cq_out_bits {
	u8         status[0x8];
5903
	u8         reserved_at_8[0x18];
5904 5905 5906

	u8         syndrome[0x20];

5907
	u8         reserved_at_40[0x8];
5908 5909
	u8         cqn[0x18];

5910
	u8         reserved_at_60[0x20];
5911 5912 5913 5914
};

struct mlx5_ifc_create_cq_in_bits {
	u8         opcode[0x10];
5915
	u8         reserved_at_10[0x10];
5916

5917
	u8         reserved_at_20[0x10];
5918 5919
	u8         op_mod[0x10];

5920
	u8         reserved_at_40[0x40];
5921 5922 5923

	struct mlx5_ifc_cqc_bits cq_context;

5924
	u8         reserved_at_280[0x600];
5925 5926 5927 5928 5929 5930

	u8         pas[0][0x40];
};

struct mlx5_ifc_config_int_moderation_out_bits {
	u8         status[0x8];
5931
	u8         reserved_at_8[0x18];
5932 5933 5934

	u8         syndrome[0x20];

5935
	u8         reserved_at_40[0x4];
5936 5937 5938
	u8         min_delay[0xc];
	u8         int_vector[0x10];

5939
	u8         reserved_at_60[0x20];
5940 5941 5942 5943 5944 5945 5946 5947 5948
};

enum {
	MLX5_CONFIG_INT_MODERATION_IN_OP_MOD_WRITE  = 0x0,
	MLX5_CONFIG_INT_MODERATION_IN_OP_MOD_READ   = 0x1,
};

struct mlx5_ifc_config_int_moderation_in_bits {
	u8         opcode[0x10];
5949
	u8         reserved_at_10[0x10];
5950

5951
	u8         reserved_at_20[0x10];
5952 5953
	u8         op_mod[0x10];

5954
	u8         reserved_at_40[0x4];
5955 5956 5957
	u8         min_delay[0xc];
	u8         int_vector[0x10];

5958
	u8         reserved_at_60[0x20];
5959 5960 5961 5962
};

struct mlx5_ifc_attach_to_mcg_out_bits {
	u8         status[0x8];
5963
	u8         reserved_at_8[0x18];
5964 5965 5966

	u8         syndrome[0x20];

5967
	u8         reserved_at_40[0x40];
5968 5969 5970 5971
};

struct mlx5_ifc_attach_to_mcg_in_bits {
	u8         opcode[0x10];
5972
	u8         reserved_at_10[0x10];
5973

5974
	u8         reserved_at_20[0x10];
5975 5976
	u8         op_mod[0x10];

5977
	u8         reserved_at_40[0x8];
5978 5979
	u8         qpn[0x18];

5980
	u8         reserved_at_60[0x20];
5981 5982 5983 5984 5985 5986

	u8         multicast_gid[16][0x8];
};

struct mlx5_ifc_arm_xrc_srq_out_bits {
	u8         status[0x8];
5987
	u8         reserved_at_8[0x18];
5988 5989 5990

	u8         syndrome[0x20];

5991
	u8         reserved_at_40[0x40];
5992 5993 5994 5995 5996 5997 5998 5999
};

enum {
	MLX5_ARM_XRC_SRQ_IN_OP_MOD_XRC_SRQ  = 0x1,
};

struct mlx5_ifc_arm_xrc_srq_in_bits {
	u8         opcode[0x10];
6000
	u8         reserved_at_10[0x10];
6001

6002
	u8         reserved_at_20[0x10];
6003 6004
	u8         op_mod[0x10];

6005
	u8         reserved_at_40[0x8];
6006 6007
	u8         xrc_srqn[0x18];

6008
	u8         reserved_at_60[0x10];
6009 6010 6011 6012 6013
	u8         lwm[0x10];
};

struct mlx5_ifc_arm_rq_out_bits {
	u8         status[0x8];
6014
	u8         reserved_at_8[0x18];
6015 6016 6017

	u8         syndrome[0x20];

6018
	u8         reserved_at_40[0x40];
6019 6020 6021 6022 6023 6024 6025 6026
};

enum {
	MLX5_ARM_RQ_IN_OP_MOD_SRQ_  = 0x1,
};

struct mlx5_ifc_arm_rq_in_bits {
	u8         opcode[0x10];
6027
	u8         reserved_at_10[0x10];
6028

6029
	u8         reserved_at_20[0x10];
6030 6031
	u8         op_mod[0x10];

6032
	u8         reserved_at_40[0x8];
6033 6034
	u8         srq_number[0x18];

6035
	u8         reserved_at_60[0x10];
6036 6037 6038 6039 6040
	u8         lwm[0x10];
};

struct mlx5_ifc_arm_dct_out_bits {
	u8         status[0x8];
6041
	u8         reserved_at_8[0x18];
6042 6043 6044

	u8         syndrome[0x20];

6045
	u8         reserved_at_40[0x40];
6046 6047 6048 6049
};

struct mlx5_ifc_arm_dct_in_bits {
	u8         opcode[0x10];
6050
	u8         reserved_at_10[0x10];
6051

6052
	u8         reserved_at_20[0x10];
6053 6054
	u8         op_mod[0x10];

6055
	u8         reserved_at_40[0x8];
6056 6057
	u8         dct_number[0x18];

6058
	u8         reserved_at_60[0x20];
6059 6060 6061 6062
};

struct mlx5_ifc_alloc_xrcd_out_bits {
	u8         status[0x8];
6063
	u8         reserved_at_8[0x18];
6064 6065 6066

	u8         syndrome[0x20];

6067
	u8         reserved_at_40[0x8];
6068 6069
	u8         xrcd[0x18];

6070
	u8         reserved_at_60[0x20];
6071 6072 6073 6074
};

struct mlx5_ifc_alloc_xrcd_in_bits {
	u8         opcode[0x10];
6075
	u8         reserved_at_10[0x10];
6076

6077
	u8         reserved_at_20[0x10];
6078 6079
	u8         op_mod[0x10];

6080
	u8         reserved_at_40[0x40];
6081 6082 6083 6084
};

struct mlx5_ifc_alloc_uar_out_bits {
	u8         status[0x8];
6085
	u8         reserved_at_8[0x18];
6086 6087 6088

	u8         syndrome[0x20];

6089
	u8         reserved_at_40[0x8];
6090 6091
	u8         uar[0x18];

6092
	u8         reserved_at_60[0x20];
6093 6094 6095 6096
};

struct mlx5_ifc_alloc_uar_in_bits {
	u8         opcode[0x10];
6097
	u8         reserved_at_10[0x10];
6098

6099
	u8         reserved_at_20[0x10];
6100 6101
	u8         op_mod[0x10];

6102
	u8         reserved_at_40[0x40];
6103 6104 6105 6106
};

struct mlx5_ifc_alloc_transport_domain_out_bits {
	u8         status[0x8];
6107
	u8         reserved_at_8[0x18];
6108 6109 6110

	u8         syndrome[0x20];

6111
	u8         reserved_at_40[0x8];
6112 6113
	u8         transport_domain[0x18];

6114
	u8         reserved_at_60[0x20];
6115 6116 6117 6118
};

struct mlx5_ifc_alloc_transport_domain_in_bits {
	u8         opcode[0x10];
6119
	u8         reserved_at_10[0x10];
6120

6121
	u8         reserved_at_20[0x10];
6122 6123
	u8         op_mod[0x10];

6124
	u8         reserved_at_40[0x40];
6125 6126 6127 6128
};

struct mlx5_ifc_alloc_q_counter_out_bits {
	u8         status[0x8];
6129
	u8         reserved_at_8[0x18];
6130 6131 6132

	u8         syndrome[0x20];

6133
	u8         reserved_at_40[0x18];
6134 6135
	u8         counter_set_id[0x8];

6136
	u8         reserved_at_60[0x20];
6137 6138 6139 6140
};

struct mlx5_ifc_alloc_q_counter_in_bits {
	u8         opcode[0x10];
6141
	u8         reserved_at_10[0x10];
6142

6143
	u8         reserved_at_20[0x10];
6144 6145
	u8         op_mod[0x10];

6146
	u8         reserved_at_40[0x40];
6147 6148 6149 6150
};

struct mlx5_ifc_alloc_pd_out_bits {
	u8         status[0x8];
6151
	u8         reserved_at_8[0x18];
6152 6153 6154

	u8         syndrome[0x20];

6155
	u8         reserved_at_40[0x8];
6156 6157
	u8         pd[0x18];

6158
	u8         reserved_at_60[0x20];
6159 6160 6161 6162
};

struct mlx5_ifc_alloc_pd_in_bits {
	u8         opcode[0x10];
6163
	u8         reserved_at_10[0x10];
6164

6165
	u8         reserved_at_20[0x10];
6166 6167
	u8         op_mod[0x10];

6168
	u8         reserved_at_40[0x40];
6169 6170 6171 6172
};

struct mlx5_ifc_add_vxlan_udp_dport_out_bits {
	u8         status[0x8];
6173
	u8         reserved_at_8[0x18];
6174 6175 6176

	u8         syndrome[0x20];

6177
	u8         reserved_at_40[0x40];
6178 6179 6180 6181
};

struct mlx5_ifc_add_vxlan_udp_dport_in_bits {
	u8         opcode[0x10];
6182
	u8         reserved_at_10[0x10];
6183

6184
	u8         reserved_at_20[0x10];
6185 6186
	u8         op_mod[0x10];

6187
	u8         reserved_at_40[0x20];
6188

6189
	u8         reserved_at_60[0x10];
6190 6191 6192 6193 6194
	u8         vxlan_udp_port[0x10];
};

struct mlx5_ifc_access_register_out_bits {
	u8         status[0x8];
6195
	u8         reserved_at_8[0x18];
6196 6197 6198

	u8         syndrome[0x20];

6199
	u8         reserved_at_40[0x40];
6200 6201 6202 6203 6204 6205 6206 6207 6208 6209 6210

	u8         register_data[0][0x20];
};

enum {
	MLX5_ACCESS_REGISTER_IN_OP_MOD_WRITE  = 0x0,
	MLX5_ACCESS_REGISTER_IN_OP_MOD_READ   = 0x1,
};

struct mlx5_ifc_access_register_in_bits {
	u8         opcode[0x10];
6211
	u8         reserved_at_10[0x10];
6212

6213
	u8         reserved_at_20[0x10];
6214 6215
	u8         op_mod[0x10];

6216
	u8         reserved_at_40[0x10];
6217 6218 6219 6220 6221 6222 6223 6224 6225 6226 6227 6228
	u8         register_id[0x10];

	u8         argument[0x20];

	u8         register_data[0][0x20];
};

struct mlx5_ifc_sltp_reg_bits {
	u8         status[0x4];
	u8         version[0x4];
	u8         local_port[0x8];
	u8         pnat[0x2];
6229
	u8         reserved_at_12[0x2];
6230
	u8         lane[0x4];
6231
	u8         reserved_at_18[0x8];
6232

6233
	u8         reserved_at_20[0x20];
6234

6235
	u8         reserved_at_40[0x7];
6236 6237 6238 6239 6240
	u8         polarity[0x1];
	u8         ob_tap0[0x8];
	u8         ob_tap1[0x8];
	u8         ob_tap2[0x8];

6241
	u8         reserved_at_60[0xc];
6242 6243 6244 6245
	u8         ob_preemp_mode[0x4];
	u8         ob_reg[0x8];
	u8         ob_bias[0x8];

6246
	u8         reserved_at_80[0x20];
6247 6248 6249 6250 6251 6252 6253
};

struct mlx5_ifc_slrg_reg_bits {
	u8         status[0x4];
	u8         version[0x4];
	u8         local_port[0x8];
	u8         pnat[0x2];
6254
	u8         reserved_at_12[0x2];
6255
	u8         lane[0x4];
6256
	u8         reserved_at_18[0x8];
6257 6258

	u8         time_to_link_up[0x10];
6259
	u8         reserved_at_30[0xc];
6260 6261 6262 6263 6264
	u8         grade_lane_speed[0x4];

	u8         grade_version[0x8];
	u8         grade[0x18];

6265
	u8         reserved_at_60[0x4];
6266 6267 6268 6269 6270 6271
	u8         height_grade_type[0x4];
	u8         height_grade[0x18];

	u8         height_dz[0x10];
	u8         height_dv[0x10];

6272
	u8         reserved_at_a0[0x10];
6273 6274
	u8         height_sigma[0x10];

6275
	u8         reserved_at_c0[0x20];
6276

6277
	u8         reserved_at_e0[0x4];
6278 6279 6280
	u8         phase_grade_type[0x4];
	u8         phase_grade[0x18];

6281
	u8         reserved_at_100[0x8];
6282
	u8         phase_eo_pos[0x8];
6283
	u8         reserved_at_110[0x8];
6284 6285 6286 6287 6288 6289 6290
	u8         phase_eo_neg[0x8];

	u8         ffe_set_tested[0x10];
	u8         test_errors_per_lane[0x10];
};

struct mlx5_ifc_pvlc_reg_bits {
6291
	u8         reserved_at_0[0x8];
6292
	u8         local_port[0x8];
6293
	u8         reserved_at_10[0x10];
6294

6295
	u8         reserved_at_20[0x1c];
6296 6297
	u8         vl_hw_cap[0x4];

6298
	u8         reserved_at_40[0x1c];
6299 6300
	u8         vl_admin[0x4];

6301
	u8         reserved_at_60[0x1c];
6302 6303 6304 6305 6306 6307
	u8         vl_operational[0x4];
};

struct mlx5_ifc_pude_reg_bits {
	u8         swid[0x8];
	u8         local_port[0x8];
6308
	u8         reserved_at_10[0x4];
6309
	u8         admin_status[0x4];
6310
	u8         reserved_at_18[0x4];
6311 6312
	u8         oper_status[0x4];

6313
	u8         reserved_at_20[0x60];
6314 6315 6316
};

struct mlx5_ifc_ptys_reg_bits {
6317
	u8         reserved_at_0[0x8];
6318
	u8         local_port[0x8];
6319
	u8         reserved_at_10[0xd];
6320 6321
	u8         proto_mask[0x3];

6322
	u8         reserved_at_20[0x40];
6323 6324 6325 6326 6327 6328

	u8         eth_proto_capability[0x20];

	u8         ib_link_width_capability[0x10];
	u8         ib_proto_capability[0x10];

6329
	u8         reserved_at_a0[0x20];
6330 6331 6332 6333 6334 6335

	u8         eth_proto_admin[0x20];

	u8         ib_link_width_admin[0x10];
	u8         ib_proto_admin[0x10];

6336
	u8         reserved_at_100[0x20];
6337 6338 6339 6340 6341 6342

	u8         eth_proto_oper[0x20];

	u8         ib_link_width_oper[0x10];
	u8         ib_proto_oper[0x10];

6343
	u8         reserved_at_160[0x20];
6344 6345 6346

	u8         eth_proto_lp_advertise[0x20];

6347
	u8         reserved_at_1a0[0x60];
6348 6349 6350
};

struct mlx5_ifc_ptas_reg_bits {
6351
	u8         reserved_at_0[0x20];
6352 6353

	u8         algorithm_options[0x10];
6354
	u8         reserved_at_30[0x4];
6355 6356 6357 6358 6359 6360 6361 6362 6363 6364 6365 6366 6367 6368 6369 6370 6371 6372 6373 6374 6375 6376 6377 6378 6379
	u8         repetitions_mode[0x4];
	u8         num_of_repetitions[0x8];

	u8         grade_version[0x8];
	u8         height_grade_type[0x4];
	u8         phase_grade_type[0x4];
	u8         height_grade_weight[0x8];
	u8         phase_grade_weight[0x8];

	u8         gisim_measure_bits[0x10];
	u8         adaptive_tap_measure_bits[0x10];

	u8         ber_bath_high_error_threshold[0x10];
	u8         ber_bath_mid_error_threshold[0x10];

	u8         ber_bath_low_error_threshold[0x10];
	u8         one_ratio_high_threshold[0x10];

	u8         one_ratio_high_mid_threshold[0x10];
	u8         one_ratio_low_mid_threshold[0x10];

	u8         one_ratio_low_threshold[0x10];
	u8         ndeo_error_threshold[0x10];

	u8         mixer_offset_step_size[0x10];
6380
	u8         reserved_at_110[0x8];
6381 6382 6383 6384 6385
	u8         mix90_phase_for_voltage_bath[0x8];

	u8         mixer_offset_start[0x10];
	u8         mixer_offset_end[0x10];

6386
	u8         reserved_at_140[0x15];
6387 6388 6389 6390 6391 6392 6393
	u8         ber_test_time[0xb];
};

struct mlx5_ifc_pspa_reg_bits {
	u8         swid[0x8];
	u8         local_port[0x8];
	u8         sub_port[0x8];
6394
	u8         reserved_at_18[0x8];
6395

6396
	u8         reserved_at_20[0x20];
6397 6398 6399
};

struct mlx5_ifc_pqdr_reg_bits {
6400
	u8         reserved_at_0[0x8];
6401
	u8         local_port[0x8];
6402
	u8         reserved_at_10[0x5];
6403
	u8         prio[0x3];
6404
	u8         reserved_at_18[0x6];
6405 6406
	u8         mode[0x2];

6407
	u8         reserved_at_20[0x20];
6408

6409
	u8         reserved_at_40[0x10];
6410 6411
	u8         min_threshold[0x10];

6412
	u8         reserved_at_60[0x10];
6413 6414
	u8         max_threshold[0x10];

6415
	u8         reserved_at_80[0x10];
6416 6417
	u8         mark_probability_denominator[0x10];

6418
	u8         reserved_at_a0[0x60];
6419 6420 6421
};

struct mlx5_ifc_ppsc_reg_bits {
6422
	u8         reserved_at_0[0x8];
6423
	u8         local_port[0x8];
6424
	u8         reserved_at_10[0x10];
6425

6426
	u8         reserved_at_20[0x60];
6427

6428
	u8         reserved_at_80[0x1c];
6429 6430
	u8         wrps_admin[0x4];

6431
	u8         reserved_at_a0[0x1c];
6432 6433
	u8         wrps_status[0x4];

6434
	u8         reserved_at_c0[0x8];
6435
	u8         up_threshold[0x8];
6436
	u8         reserved_at_d0[0x8];
6437 6438
	u8         down_threshold[0x8];

6439
	u8         reserved_at_e0[0x20];
6440

6441
	u8         reserved_at_100[0x1c];
6442 6443
	u8         srps_admin[0x4];

6444
	u8         reserved_at_120[0x1c];
6445 6446
	u8         srps_status[0x4];

6447
	u8         reserved_at_140[0x40];
6448 6449 6450
};

struct mlx5_ifc_pplr_reg_bits {
6451
	u8         reserved_at_0[0x8];
6452
	u8         local_port[0x8];
6453
	u8         reserved_at_10[0x10];
6454

6455
	u8         reserved_at_20[0x8];
6456
	u8         lb_cap[0x8];
6457
	u8         reserved_at_30[0x8];
6458 6459 6460 6461
	u8         lb_en[0x8];
};

struct mlx5_ifc_pplm_reg_bits {
6462
	u8         reserved_at_0[0x8];
6463
	u8         local_port[0x8];
6464
	u8         reserved_at_10[0x10];
6465

6466
	u8         reserved_at_20[0x20];
6467 6468 6469 6470

	u8         port_profile_mode[0x8];
	u8         static_port_profile[0x8];
	u8         active_port_profile[0x8];
6471
	u8         reserved_at_58[0x8];
6472 6473 6474 6475

	u8         retransmission_active[0x8];
	u8         fec_mode_active[0x18];

6476
	u8         reserved_at_80[0x20];
6477 6478 6479 6480 6481 6482
};

struct mlx5_ifc_ppcnt_reg_bits {
	u8         swid[0x8];
	u8         local_port[0x8];
	u8         pnat[0x2];
6483
	u8         reserved_at_12[0x8];
6484 6485 6486
	u8         grp[0x6];

	u8         clr[0x1];
6487
	u8         reserved_at_21[0x1c];
6488 6489 6490 6491 6492 6493
	u8         prio_tc[0x3];

	union mlx5_ifc_eth_cntrs_grp_data_layout_auto_bits counter_set;
};

struct mlx5_ifc_ppad_reg_bits {
6494
	u8         reserved_at_0[0x3];
6495
	u8         single_mac[0x1];
6496
	u8         reserved_at_4[0x4];
6497 6498 6499 6500 6501
	u8         local_port[0x8];
	u8         mac_47_32[0x10];

	u8         mac_31_0[0x20];

6502
	u8         reserved_at_40[0x40];
6503 6504 6505
};

struct mlx5_ifc_pmtu_reg_bits {
6506
	u8         reserved_at_0[0x8];
6507
	u8         local_port[0x8];
6508
	u8         reserved_at_10[0x10];
6509 6510

	u8         max_mtu[0x10];
6511
	u8         reserved_at_30[0x10];
6512 6513

	u8         admin_mtu[0x10];
6514
	u8         reserved_at_50[0x10];
6515 6516

	u8         oper_mtu[0x10];
6517
	u8         reserved_at_70[0x10];
6518 6519 6520
};

struct mlx5_ifc_pmpr_reg_bits {
6521
	u8         reserved_at_0[0x8];
6522
	u8         module[0x8];
6523
	u8         reserved_at_10[0x10];
6524

6525
	u8         reserved_at_20[0x18];
6526 6527
	u8         attenuation_5g[0x8];

6528
	u8         reserved_at_40[0x18];
6529 6530
	u8         attenuation_7g[0x8];

6531
	u8         reserved_at_60[0x18];
6532 6533 6534 6535
	u8         attenuation_12g[0x8];
};

struct mlx5_ifc_pmpe_reg_bits {
6536
	u8         reserved_at_0[0x8];
6537
	u8         module[0x8];
6538
	u8         reserved_at_10[0xc];
6539 6540
	u8         module_status[0x4];

6541
	u8         reserved_at_20[0x60];
6542 6543 6544 6545 6546 6547 6548
};

struct mlx5_ifc_pmpc_reg_bits {
	u8         module_state_updated[32][0x8];
};

struct mlx5_ifc_pmlpn_reg_bits {
6549
	u8         reserved_at_0[0x4];
6550 6551
	u8         mlpn_status[0x4];
	u8         local_port[0x8];
6552
	u8         reserved_at_10[0x10];
6553 6554

	u8         e[0x1];
6555
	u8         reserved_at_21[0x1f];
6556 6557 6558 6559
};

struct mlx5_ifc_pmlp_reg_bits {
	u8         rxtx[0x1];
6560
	u8         reserved_at_1[0x7];
6561
	u8         local_port[0x8];
6562
	u8         reserved_at_10[0x8];
6563 6564 6565 6566 6567 6568 6569 6570 6571 6572
	u8         width[0x8];

	u8         lane0_module_mapping[0x20];

	u8         lane1_module_mapping[0x20];

	u8         lane2_module_mapping[0x20];

	u8         lane3_module_mapping[0x20];

6573
	u8         reserved_at_a0[0x160];
6574 6575 6576
};

struct mlx5_ifc_pmaos_reg_bits {
6577
	u8         reserved_at_0[0x8];
6578
	u8         module[0x8];
6579
	u8         reserved_at_10[0x4];
6580
	u8         admin_status[0x4];
6581
	u8         reserved_at_18[0x4];
6582 6583 6584 6585
	u8         oper_status[0x4];

	u8         ase[0x1];
	u8         ee[0x1];
6586
	u8         reserved_at_22[0x1c];
6587 6588
	u8         e[0x2];

6589
	u8         reserved_at_40[0x40];
6590 6591 6592
};

struct mlx5_ifc_plpc_reg_bits {
6593
	u8         reserved_at_0[0x4];
6594
	u8         profile_id[0xc];
6595
	u8         reserved_at_10[0x4];
6596
	u8         proto_mask[0x4];
6597
	u8         reserved_at_18[0x8];
6598

6599
	u8         reserved_at_20[0x10];
6600 6601
	u8         lane_speed[0x10];

6602
	u8         reserved_at_40[0x17];
6603 6604 6605 6606 6607 6608 6609 6610 6611 6612 6613 6614
	u8         lpbf[0x1];
	u8         fec_mode_policy[0x8];

	u8         retransmission_capability[0x8];
	u8         fec_mode_capability[0x18];

	u8         retransmission_support_admin[0x8];
	u8         fec_mode_support_admin[0x18];

	u8         retransmission_request_admin[0x8];
	u8         fec_mode_request_admin[0x18];

6615
	u8         reserved_at_c0[0x80];
6616 6617 6618
};

struct mlx5_ifc_plib_reg_bits {
6619
	u8         reserved_at_0[0x8];
6620
	u8         local_port[0x8];
6621
	u8         reserved_at_10[0x8];
6622 6623
	u8         ib_port[0x8];

6624
	u8         reserved_at_20[0x60];
6625 6626 6627
};

struct mlx5_ifc_plbf_reg_bits {
6628
	u8         reserved_at_0[0x8];
6629
	u8         local_port[0x8];
6630
	u8         reserved_at_10[0xd];
6631 6632
	u8         lbf_mode[0x3];

6633
	u8         reserved_at_20[0x20];
6634 6635 6636
};

struct mlx5_ifc_pipg_reg_bits {
6637
	u8         reserved_at_0[0x8];
6638
	u8         local_port[0x8];
6639
	u8         reserved_at_10[0x10];
6640 6641

	u8         dic[0x1];
6642
	u8         reserved_at_21[0x19];
6643
	u8         ipg[0x4];
6644
	u8         reserved_at_3e[0x2];
6645 6646 6647
};

struct mlx5_ifc_pifr_reg_bits {
6648
	u8         reserved_at_0[0x8];
6649
	u8         local_port[0x8];
6650
	u8         reserved_at_10[0x10];
6651

6652
	u8         reserved_at_20[0xe0];
6653 6654 6655 6656 6657 6658 6659

	u8         port_filter[8][0x20];

	u8         port_filter_update_en[8][0x20];
};

struct mlx5_ifc_pfcc_reg_bits {
6660
	u8         reserved_at_0[0x8];
6661
	u8         local_port[0x8];
6662
	u8         reserved_at_10[0x10];
6663 6664

	u8         ppan[0x4];
6665
	u8         reserved_at_24[0x4];
6666
	u8         prio_mask_tx[0x8];
6667
	u8         reserved_at_30[0x8];
6668 6669 6670 6671
	u8         prio_mask_rx[0x8];

	u8         pptx[0x1];
	u8         aptx[0x1];
6672
	u8         reserved_at_42[0x6];
6673
	u8         pfctx[0x8];
6674
	u8         reserved_at_50[0x10];
6675 6676 6677

	u8         pprx[0x1];
	u8         aprx[0x1];
6678
	u8         reserved_at_62[0x6];
6679
	u8         pfcrx[0x8];
6680
	u8         reserved_at_70[0x10];
6681

6682
	u8         reserved_at_80[0x80];
6683 6684 6685 6686
};

struct mlx5_ifc_pelc_reg_bits {
	u8         op[0x4];
6687
	u8         reserved_at_4[0x4];
6688
	u8         local_port[0x8];
6689
	u8         reserved_at_10[0x10];
6690 6691 6692 6693 6694 6695 6696 6697 6698 6699 6700 6701 6702 6703

	u8         op_admin[0x8];
	u8         op_capability[0x8];
	u8         op_request[0x8];
	u8         op_active[0x8];

	u8         admin[0x40];

	u8         capability[0x40];

	u8         request[0x40];

	u8         active[0x40];

6704
	u8         reserved_at_140[0x80];
6705 6706 6707
};

struct mlx5_ifc_peir_reg_bits {
6708
	u8         reserved_at_0[0x8];
6709
	u8         local_port[0x8];
6710
	u8         reserved_at_10[0x10];
6711

6712
	u8         reserved_at_20[0xc];
6713
	u8         error_count[0x4];
6714
	u8         reserved_at_30[0x10];
6715

6716
	u8         reserved_at_40[0xc];
6717
	u8         lane[0x4];
6718
	u8         reserved_at_50[0x8];
6719 6720 6721 6722
	u8         error_type[0x8];
};

struct mlx5_ifc_pcap_reg_bits {
6723
	u8         reserved_at_0[0x8];
6724
	u8         local_port[0x8];
6725
	u8         reserved_at_10[0x10];
6726 6727 6728 6729 6730 6731 6732

	u8         port_capability_mask[4][0x20];
};

struct mlx5_ifc_paos_reg_bits {
	u8         swid[0x8];
	u8         local_port[0x8];
6733
	u8         reserved_at_10[0x4];
6734
	u8         admin_status[0x4];
6735
	u8         reserved_at_18[0x4];
6736 6737 6738 6739
	u8         oper_status[0x4];

	u8         ase[0x1];
	u8         ee[0x1];
6740
	u8         reserved_at_22[0x1c];
6741 6742
	u8         e[0x2];

6743
	u8         reserved_at_40[0x40];
6744 6745 6746
};

struct mlx5_ifc_pamp_reg_bits {
6747
	u8         reserved_at_0[0x8];
6748
	u8         opamp_group[0x8];
6749
	u8         reserved_at_10[0xc];
6750 6751 6752
	u8         opamp_group_type[0x4];

	u8         start_index[0x10];
6753
	u8         reserved_at_30[0x4];
6754 6755 6756 6757 6758 6759
	u8         num_of_indices[0xc];

	u8         index_data[18][0x10];
};

struct mlx5_ifc_lane_2_module_mapping_bits {
6760
	u8         reserved_at_0[0x6];
6761
	u8         rx_lane[0x2];
6762
	u8         reserved_at_8[0x6];
6763
	u8         tx_lane[0x2];
6764
	u8         reserved_at_10[0x8];
6765 6766 6767 6768
	u8         module[0x8];
};

struct mlx5_ifc_bufferx_reg_bits {
6769
	u8         reserved_at_0[0x6];
6770 6771
	u8         lossy[0x1];
	u8         epsb[0x1];
6772
	u8         reserved_at_8[0xc];
6773 6774 6775 6776 6777 6778 6779 6780 6781 6782 6783
	u8         size[0xc];

	u8         xoff_threshold[0x10];
	u8         xon_threshold[0x10];
};

struct mlx5_ifc_set_node_in_bits {
	u8         node_description[64][0x8];
};

struct mlx5_ifc_register_power_settings_bits {
6784
	u8         reserved_at_0[0x18];
6785 6786
	u8         power_settings_level[0x8];

6787
	u8         reserved_at_20[0x60];
6788 6789 6790 6791
};

struct mlx5_ifc_register_host_endianness_bits {
	u8         he[0x1];
6792
	u8         reserved_at_1[0x1f];
6793

6794
	u8         reserved_at_20[0x60];
6795 6796 6797
};

struct mlx5_ifc_umr_pointer_desc_argument_bits {
6798
	u8         reserved_at_0[0x20];
6799 6800 6801 6802 6803 6804 6805 6806 6807 6808 6809 6810

	u8         mkey[0x20];

	u8         addressh_63_32[0x20];

	u8         addressl_31_0[0x20];
};

struct mlx5_ifc_ud_adrs_vector_bits {
	u8         dc_key[0x40];

	u8         ext[0x1];
6811
	u8         reserved_at_41[0x7];
6812 6813 6814 6815 6816 6817 6818 6819
	u8         destination_qp_dct[0x18];

	u8         static_rate[0x4];
	u8         sl_eth_prio[0x4];
	u8         fl[0x1];
	u8         mlid[0x7];
	u8         rlid_udp_sport[0x10];

6820
	u8         reserved_at_80[0x20];
6821 6822 6823 6824 6825 6826 6827

	u8         rmac_47_16[0x20];

	u8         rmac_15_0[0x10];
	u8         tclass[0x8];
	u8         hop_limit[0x8];

6828
	u8         reserved_at_e0[0x1];
6829
	u8         grh[0x1];
6830
	u8         reserved_at_e2[0x2];
6831 6832 6833 6834 6835 6836 6837
	u8         src_addr_index[0x8];
	u8         flow_label[0x14];

	u8         rgid_rip[16][0x8];
};

struct mlx5_ifc_pages_req_event_bits {
6838
	u8         reserved_at_0[0x10];
6839 6840 6841 6842
	u8         function_id[0x10];

	u8         num_pages[0x20];

6843
	u8         reserved_at_40[0xa0];
6844 6845 6846
};

struct mlx5_ifc_eqe_bits {
6847
	u8         reserved_at_0[0x8];
6848
	u8         event_type[0x8];
6849
	u8         reserved_at_10[0x8];
6850 6851
	u8         event_sub_type[0x8];

6852
	u8         reserved_at_20[0xe0];
6853 6854 6855

	union mlx5_ifc_event_auto_bits event_data;

6856
	u8         reserved_at_1e0[0x10];
6857
	u8         signature[0x8];
6858
	u8         reserved_at_1f8[0x7];
6859 6860 6861 6862 6863 6864 6865 6866 6867
	u8         owner[0x1];
};

enum {
	MLX5_CMD_QUEUE_ENTRY_TYPE_PCIE_CMD_IF_TRANSPORT  = 0x7,
};

struct mlx5_ifc_cmd_queue_entry_bits {
	u8         type[0x8];
6868
	u8         reserved_at_8[0x18];
6869 6870 6871 6872 6873 6874

	u8         input_length[0x20];

	u8         input_mailbox_pointer_63_32[0x20];

	u8         input_mailbox_pointer_31_9[0x17];
6875
	u8         reserved_at_77[0x9];
6876 6877 6878 6879 6880 6881 6882 6883

	u8         command_input_inline_data[16][0x8];

	u8         command_output_inline_data[16][0x8];

	u8         output_mailbox_pointer_63_32[0x20];

	u8         output_mailbox_pointer_31_9[0x17];
6884
	u8         reserved_at_1b7[0x9];
6885 6886 6887 6888 6889

	u8         output_length[0x20];

	u8         token[0x8];
	u8         signature[0x8];
6890
	u8         reserved_at_1f0[0x8];
6891 6892 6893 6894 6895 6896
	u8         status[0x7];
	u8         ownership[0x1];
};

struct mlx5_ifc_cmd_out_bits {
	u8         status[0x8];
6897
	u8         reserved_at_8[0x18];
6898 6899 6900 6901 6902 6903 6904 6905

	u8         syndrome[0x20];

	u8         command_output[0x20];
};

struct mlx5_ifc_cmd_in_bits {
	u8         opcode[0x10];
6906
	u8         reserved_at_10[0x10];
6907

6908
	u8         reserved_at_20[0x10];
6909 6910 6911 6912 6913 6914 6915 6916
	u8         op_mod[0x10];

	u8         command[0][0x20];
};

struct mlx5_ifc_cmd_if_box_bits {
	u8         mailbox_data[512][0x8];

6917
	u8         reserved_at_1000[0x180];
6918 6919 6920 6921

	u8         next_pointer_63_32[0x20];

	u8         next_pointer_31_10[0x16];
6922
	u8         reserved_at_11b6[0xa];
6923 6924 6925

	u8         block_number[0x20];

6926
	u8         reserved_at_11e0[0x8];
6927 6928 6929 6930 6931 6932 6933 6934 6935
	u8         token[0x8];
	u8         ctrl_signature[0x8];
	u8         signature[0x8];
};

struct mlx5_ifc_mtt_bits {
	u8         ptag_63_32[0x20];

	u8         ptag_31_8[0x18];
6936
	u8         reserved_at_38[0x6];
6937 6938 6939 6940 6941 6942 6943 6944 6945 6946 6947 6948 6949 6950 6951 6952 6953 6954 6955 6956 6957 6958 6959 6960 6961 6962 6963 6964 6965 6966 6967 6968 6969 6970 6971 6972 6973
	u8         wr_en[0x1];
	u8         rd_en[0x1];
};

enum {
	MLX5_INITIAL_SEG_NIC_INTERFACE_FULL_DRIVER  = 0x0,
	MLX5_INITIAL_SEG_NIC_INTERFACE_DISABLED     = 0x1,
	MLX5_INITIAL_SEG_NIC_INTERFACE_NO_DRAM_NIC  = 0x2,
};

enum {
	MLX5_INITIAL_SEG_NIC_INTERFACE_SUPPORTED_FULL_DRIVER  = 0x0,
	MLX5_INITIAL_SEG_NIC_INTERFACE_SUPPORTED_DISABLED     = 0x1,
	MLX5_INITIAL_SEG_NIC_INTERFACE_SUPPORTED_NO_DRAM_NIC  = 0x2,
};

enum {
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_FW_INTERNAL_ERR              = 0x1,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_DEAD_IRISC                   = 0x7,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_HW_FATAL_ERR                 = 0x8,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_FW_CRC_ERR                   = 0x9,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_ICM_FETCH_PCI_ERR            = 0xa,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_ICM_PAGE_ERR                 = 0xb,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_ASYNCHRONOUS_EQ_BUF_OVERRUN  = 0xc,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_EQ_IN_ERR                    = 0xd,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_EQ_INV                       = 0xe,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_FFSER_ERR                    = 0xf,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_HIGH_TEMP_ERR                = 0x10,
};

struct mlx5_ifc_initial_seg_bits {
	u8         fw_rev_minor[0x10];
	u8         fw_rev_major[0x10];

	u8         cmd_interface_rev[0x10];
	u8         fw_rev_subminor[0x10];

6974
	u8         reserved_at_40[0x40];
6975 6976 6977 6978

	u8         cmdq_phy_addr_63_32[0x20];

	u8         cmdq_phy_addr_31_12[0x14];
6979
	u8         reserved_at_b4[0x2];
6980 6981 6982 6983 6984 6985
	u8         nic_interface[0x2];
	u8         log_cmdq_size[0x4];
	u8         log_cmdq_stride[0x4];

	u8         command_doorbell_vector[0x20];

6986
	u8         reserved_at_e0[0xf00];
6987 6988

	u8         initializing[0x1];
6989
	u8         reserved_at_fe1[0x4];
6990
	u8         nic_interface_supported[0x3];
6991
	u8         reserved_at_fe8[0x18];
6992 6993 6994 6995 6996

	struct mlx5_ifc_health_buffer_bits health_buffer;

	u8         no_dram_nic_offset[0x20];

6997
	u8         reserved_at_1220[0x6e40];
6998

6999
	u8         reserved_at_8060[0x1f];
7000 7001 7002 7003 7004
	u8         clear_int[0x1];

	u8         health_syndrome[0x8];
	u8         health_counter[0x18];

7005
	u8         reserved_at_80a0[0x17fc0];
7006 7007 7008 7009 7010 7011 7012 7013 7014 7015 7016 7017 7018 7019 7020 7021 7022 7023
};

union mlx5_ifc_ports_control_registers_document_bits {
	struct mlx5_ifc_bufferx_reg_bits bufferx_reg;
	struct mlx5_ifc_eth_2819_cntrs_grp_data_layout_bits eth_2819_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_2863_cntrs_grp_data_layout_bits eth_2863_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_3635_cntrs_grp_data_layout_bits eth_3635_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_802_3_cntrs_grp_data_layout_bits eth_802_3_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_extended_cntrs_grp_data_layout_bits eth_extended_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_per_prio_grp_data_layout_bits eth_per_prio_grp_data_layout;
	struct mlx5_ifc_eth_per_traffic_grp_data_layout_bits eth_per_traffic_grp_data_layout;
	struct mlx5_ifc_lane_2_module_mapping_bits lane_2_module_mapping;
	struct mlx5_ifc_pamp_reg_bits pamp_reg;
	struct mlx5_ifc_paos_reg_bits paos_reg;
	struct mlx5_ifc_pcap_reg_bits pcap_reg;
	struct mlx5_ifc_peir_reg_bits peir_reg;
	struct mlx5_ifc_pelc_reg_bits pelc_reg;
	struct mlx5_ifc_pfcc_reg_bits pfcc_reg;
7024
	struct mlx5_ifc_ib_port_cntrs_grp_data_layout_bits ib_port_cntrs_grp_data_layout;
7025 7026 7027 7028 7029 7030 7031 7032 7033 7034 7035 7036 7037 7038 7039 7040 7041 7042 7043 7044 7045 7046 7047 7048 7049 7050
	struct mlx5_ifc_phys_layer_cntrs_bits phys_layer_cntrs;
	struct mlx5_ifc_pifr_reg_bits pifr_reg;
	struct mlx5_ifc_pipg_reg_bits pipg_reg;
	struct mlx5_ifc_plbf_reg_bits plbf_reg;
	struct mlx5_ifc_plib_reg_bits plib_reg;
	struct mlx5_ifc_plpc_reg_bits plpc_reg;
	struct mlx5_ifc_pmaos_reg_bits pmaos_reg;
	struct mlx5_ifc_pmlp_reg_bits pmlp_reg;
	struct mlx5_ifc_pmlpn_reg_bits pmlpn_reg;
	struct mlx5_ifc_pmpc_reg_bits pmpc_reg;
	struct mlx5_ifc_pmpe_reg_bits pmpe_reg;
	struct mlx5_ifc_pmpr_reg_bits pmpr_reg;
	struct mlx5_ifc_pmtu_reg_bits pmtu_reg;
	struct mlx5_ifc_ppad_reg_bits ppad_reg;
	struct mlx5_ifc_ppcnt_reg_bits ppcnt_reg;
	struct mlx5_ifc_pplm_reg_bits pplm_reg;
	struct mlx5_ifc_pplr_reg_bits pplr_reg;
	struct mlx5_ifc_ppsc_reg_bits ppsc_reg;
	struct mlx5_ifc_pqdr_reg_bits pqdr_reg;
	struct mlx5_ifc_pspa_reg_bits pspa_reg;
	struct mlx5_ifc_ptas_reg_bits ptas_reg;
	struct mlx5_ifc_ptys_reg_bits ptys_reg;
	struct mlx5_ifc_pude_reg_bits pude_reg;
	struct mlx5_ifc_pvlc_reg_bits pvlc_reg;
	struct mlx5_ifc_slrg_reg_bits slrg_reg;
	struct mlx5_ifc_sltp_reg_bits sltp_reg;
7051
	u8         reserved_at_0[0x60e0];
7052 7053 7054 7055
};

union mlx5_ifc_debug_enhancements_document_bits {
	struct mlx5_ifc_health_buffer_bits health_buffer;
7056
	u8         reserved_at_0[0x200];
7057 7058 7059 7060
};

union mlx5_ifc_uplink_pci_interface_document_bits {
	struct mlx5_ifc_initial_seg_bits initial_seg;
7061
	u8         reserved_at_0[0x20060];
7062 7063
};

7064 7065
struct mlx5_ifc_set_flow_table_root_out_bits {
	u8         status[0x8];
7066
	u8         reserved_at_8[0x18];
7067 7068 7069

	u8         syndrome[0x20];

7070
	u8         reserved_at_40[0x40];
7071 7072 7073 7074
};

struct mlx5_ifc_set_flow_table_root_in_bits {
	u8         opcode[0x10];
7075
	u8         reserved_at_10[0x10];
7076

7077
	u8         reserved_at_20[0x10];
7078 7079
	u8         op_mod[0x10];

7080
	u8         reserved_at_40[0x40];
7081 7082

	u8         table_type[0x8];
7083
	u8         reserved_at_88[0x18];
7084

7085
	u8         reserved_at_a0[0x8];
7086 7087
	u8         table_id[0x18];

7088
	u8         reserved_at_c0[0x140];
7089 7090
};

7091 7092 7093 7094 7095 7096
enum {
	MLX5_MODIFY_FLOW_TABLE_MISS_TABLE_ID = 0x1,
};

struct mlx5_ifc_modify_flow_table_out_bits {
	u8         status[0x8];
7097
	u8         reserved_at_8[0x18];
7098 7099 7100

	u8         syndrome[0x20];

7101
	u8         reserved_at_40[0x40];
7102 7103 7104 7105
};

struct mlx5_ifc_modify_flow_table_in_bits {
	u8         opcode[0x10];
7106
	u8         reserved_at_10[0x10];
7107

7108
	u8         reserved_at_20[0x10];
7109 7110
	u8         op_mod[0x10];

7111
	u8         reserved_at_40[0x20];
7112

7113
	u8         reserved_at_60[0x10];
7114 7115 7116
	u8         modify_field_select[0x10];

	u8         table_type[0x8];
7117
	u8         reserved_at_88[0x18];
7118

7119
	u8         reserved_at_a0[0x8];
7120 7121
	u8         table_id[0x18];

7122
	u8         reserved_at_c0[0x4];
7123
	u8         table_miss_mode[0x4];
7124
	u8         reserved_at_c8[0x18];
7125

7126
	u8         reserved_at_e0[0x8];
7127 7128
	u8         table_miss_id[0x18];

7129
	u8         reserved_at_100[0x100];
7130 7131
};

7132
#endif /* MLX5_IFC_H */