mlx5_ifc.h 158.2 KB
Newer Older
1
/*
2
 * Copyright (c) 2013-2015, Mellanox Technologies, Ltd.  All rights reserved.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30
 *
 * This software is available to you under a choice of one of two
 * licenses.  You may choose to be licensed under the terms of the GNU
 * General Public License (GPL) Version 2, available from the file
 * COPYING in the main directory of this source tree, or the
 * OpenIB.org BSD license below:
 *
 *     Redistribution and use in source and binary forms, with or
 *     without modification, are permitted provided that the following
 *     conditions are met:
 *
 *      - Redistributions of source code must retain the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer.
 *
 *      - Redistributions in binary form must reproduce the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer in the documentation and/or other materials
 *        provided with the distribution.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
 * SOFTWARE.
31
*/
32 33 34
#ifndef MLX5_IFC_H
#define MLX5_IFC_H

35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68
enum {
	MLX5_EVENT_TYPE_CODING_COMPLETION_EVENTS                   = 0x0,
	MLX5_EVENT_TYPE_CODING_PATH_MIGRATED_SUCCEEDED             = 0x1,
	MLX5_EVENT_TYPE_CODING_COMMUNICATION_ESTABLISHED           = 0x2,
	MLX5_EVENT_TYPE_CODING_SEND_QUEUE_DRAINED                  = 0x3,
	MLX5_EVENT_TYPE_CODING_LAST_WQE_REACHED                    = 0x13,
	MLX5_EVENT_TYPE_CODING_SRQ_LIMIT                           = 0x14,
	MLX5_EVENT_TYPE_CODING_DCT_ALL_CONNECTIONS_CLOSED          = 0x1c,
	MLX5_EVENT_TYPE_CODING_DCT_ACCESS_KEY_VIOLATION            = 0x1d,
	MLX5_EVENT_TYPE_CODING_CQ_ERROR                            = 0x4,
	MLX5_EVENT_TYPE_CODING_LOCAL_WQ_CATASTROPHIC_ERROR         = 0x5,
	MLX5_EVENT_TYPE_CODING_PATH_MIGRATION_FAILED               = 0x7,
	MLX5_EVENT_TYPE_CODING_PAGE_FAULT_EVENT                    = 0xc,
	MLX5_EVENT_TYPE_CODING_INVALID_REQUEST_LOCAL_WQ_ERROR      = 0x10,
	MLX5_EVENT_TYPE_CODING_LOCAL_ACCESS_VIOLATION_WQ_ERROR     = 0x11,
	MLX5_EVENT_TYPE_CODING_LOCAL_SRQ_CATASTROPHIC_ERROR        = 0x12,
	MLX5_EVENT_TYPE_CODING_INTERNAL_ERROR                      = 0x8,
	MLX5_EVENT_TYPE_CODING_PORT_STATE_CHANGE                   = 0x9,
	MLX5_EVENT_TYPE_CODING_GPIO_EVENT                          = 0x15,
	MLX5_EVENT_TYPE_CODING_REMOTE_CONFIGURATION_PROTOCOL_EVENT = 0x19,
	MLX5_EVENT_TYPE_CODING_DOORBELL_BLUEFLAME_CONGESTION_EVENT = 0x1a,
	MLX5_EVENT_TYPE_CODING_STALL_VL_EVENT                      = 0x1b,
	MLX5_EVENT_TYPE_CODING_DROPPED_PACKET_LOGGED_EVENT         = 0x1f,
	MLX5_EVENT_TYPE_CODING_COMMAND_INTERFACE_COMPLETION        = 0xa,
	MLX5_EVENT_TYPE_CODING_PAGE_REQUEST                        = 0xb
};

enum {
	MLX5_MODIFY_TIR_BITMASK_LRO                   = 0x0,
	MLX5_MODIFY_TIR_BITMASK_INDIRECT_TABLE        = 0x1,
	MLX5_MODIFY_TIR_BITMASK_HASH                  = 0x2,
	MLX5_MODIFY_TIR_BITMASK_TUNNELED_OFFLOAD_EN   = 0x3
};

69 70 71 72 73
enum {
	MLX5_SET_HCA_CAP_OP_MOD_GENERAL_DEVICE        = 0x0,
	MLX5_SET_HCA_CAP_OP_MOD_ATOMIC                = 0x3,
};

74 75 76 77 78 79 80 81 82 83
enum {
	MLX5_CMD_OP_QUERY_HCA_CAP                 = 0x100,
	MLX5_CMD_OP_QUERY_ADAPTER                 = 0x101,
	MLX5_CMD_OP_INIT_HCA                      = 0x102,
	MLX5_CMD_OP_TEARDOWN_HCA                  = 0x103,
	MLX5_CMD_OP_ENABLE_HCA                    = 0x104,
	MLX5_CMD_OP_DISABLE_HCA                   = 0x105,
	MLX5_CMD_OP_QUERY_PAGES                   = 0x107,
	MLX5_CMD_OP_MANAGE_PAGES                  = 0x108,
	MLX5_CMD_OP_SET_HCA_CAP                   = 0x109,
84 85
	MLX5_CMD_OP_QUERY_ISSI                    = 0x10a,
	MLX5_CMD_OP_SET_ISSI                      = 0x10b,
86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108
	MLX5_CMD_OP_CREATE_MKEY                   = 0x200,
	MLX5_CMD_OP_QUERY_MKEY                    = 0x201,
	MLX5_CMD_OP_DESTROY_MKEY                  = 0x202,
	MLX5_CMD_OP_QUERY_SPECIAL_CONTEXTS        = 0x203,
	MLX5_CMD_OP_PAGE_FAULT_RESUME             = 0x204,
	MLX5_CMD_OP_CREATE_EQ                     = 0x301,
	MLX5_CMD_OP_DESTROY_EQ                    = 0x302,
	MLX5_CMD_OP_QUERY_EQ                      = 0x303,
	MLX5_CMD_OP_GEN_EQE                       = 0x304,
	MLX5_CMD_OP_CREATE_CQ                     = 0x400,
	MLX5_CMD_OP_DESTROY_CQ                    = 0x401,
	MLX5_CMD_OP_QUERY_CQ                      = 0x402,
	MLX5_CMD_OP_MODIFY_CQ                     = 0x403,
	MLX5_CMD_OP_CREATE_QP                     = 0x500,
	MLX5_CMD_OP_DESTROY_QP                    = 0x501,
	MLX5_CMD_OP_RST2INIT_QP                   = 0x502,
	MLX5_CMD_OP_INIT2RTR_QP                   = 0x503,
	MLX5_CMD_OP_RTR2RTS_QP                    = 0x504,
	MLX5_CMD_OP_RTS2RTS_QP                    = 0x505,
	MLX5_CMD_OP_SQERR2RTS_QP                  = 0x506,
	MLX5_CMD_OP_2ERR_QP                       = 0x507,
	MLX5_CMD_OP_2RST_QP                       = 0x50a,
	MLX5_CMD_OP_QUERY_QP                      = 0x50b,
109
	MLX5_CMD_OP_SQD_RTS_QP                    = 0x50c,
110 111 112 113 114 115 116
	MLX5_CMD_OP_INIT2INIT_QP                  = 0x50e,
	MLX5_CMD_OP_CREATE_PSV                    = 0x600,
	MLX5_CMD_OP_DESTROY_PSV                   = 0x601,
	MLX5_CMD_OP_CREATE_SRQ                    = 0x700,
	MLX5_CMD_OP_DESTROY_SRQ                   = 0x701,
	MLX5_CMD_OP_QUERY_SRQ                     = 0x702,
	MLX5_CMD_OP_ARM_RQ                        = 0x703,
117 118 119 120
	MLX5_CMD_OP_CREATE_XRC_SRQ                = 0x705,
	MLX5_CMD_OP_DESTROY_XRC_SRQ               = 0x706,
	MLX5_CMD_OP_QUERY_XRC_SRQ                 = 0x707,
	MLX5_CMD_OP_ARM_XRC_SRQ                   = 0x708,
121 122 123 124 125 126 127 128 129 130 131
	MLX5_CMD_OP_CREATE_DCT                    = 0x710,
	MLX5_CMD_OP_DESTROY_DCT                   = 0x711,
	MLX5_CMD_OP_DRAIN_DCT                     = 0x712,
	MLX5_CMD_OP_QUERY_DCT                     = 0x713,
	MLX5_CMD_OP_ARM_DCT_FOR_KEY_VIOLATION     = 0x714,
	MLX5_CMD_OP_QUERY_VPORT_STATE             = 0x750,
	MLX5_CMD_OP_MODIFY_VPORT_STATE            = 0x751,
	MLX5_CMD_OP_QUERY_ESW_VPORT_CONTEXT       = 0x752,
	MLX5_CMD_OP_MODIFY_ESW_VPORT_CONTEXT      = 0x753,
	MLX5_CMD_OP_QUERY_NIC_VPORT_CONTEXT       = 0x754,
	MLX5_CMD_OP_MODIFY_NIC_VPORT_CONTEXT      = 0x755,
132
	MLX5_CMD_OP_QUERY_ROCE_ADDRESS            = 0x760,
133
	MLX5_CMD_OP_SET_ROCE_ADDRESS              = 0x761,
134 135 136 137
	MLX5_CMD_OP_QUERY_HCA_VPORT_CONTEXT       = 0x762,
	MLX5_CMD_OP_MODIFY_HCA_VPORT_CONTEXT      = 0x763,
	MLX5_CMD_OP_QUERY_HCA_VPORT_GID           = 0x764,
	MLX5_CMD_OP_QUERY_HCA_VPORT_PKEY          = 0x765,
138 139 140 141 142 143 144 145 146 147 148
	MLX5_CMD_OP_QUERY_VPORT_COUNTER           = 0x770,
	MLX5_CMD_OP_ALLOC_Q_COUNTER               = 0x771,
	MLX5_CMD_OP_DEALLOC_Q_COUNTER             = 0x772,
	MLX5_CMD_OP_QUERY_Q_COUNTER               = 0x773,
	MLX5_CMD_OP_ALLOC_PD                      = 0x800,
	MLX5_CMD_OP_DEALLOC_PD                    = 0x801,
	MLX5_CMD_OP_ALLOC_UAR                     = 0x802,
	MLX5_CMD_OP_DEALLOC_UAR                   = 0x803,
	MLX5_CMD_OP_CONFIG_INT_MODERATION         = 0x804,
	MLX5_CMD_OP_ACCESS_REG                    = 0x805,
	MLX5_CMD_OP_ATTACH_TO_MCG                 = 0x806,
149
	MLX5_CMD_OP_DETTACH_FROM_MCG              = 0x807,
150 151 152 153 154 155 156
	MLX5_CMD_OP_GET_DROPPED_PACKET_LOG        = 0x80a,
	MLX5_CMD_OP_MAD_IFC                       = 0x50d,
	MLX5_CMD_OP_QUERY_MAD_DEMUX               = 0x80b,
	MLX5_CMD_OP_SET_MAD_DEMUX                 = 0x80c,
	MLX5_CMD_OP_NOP                           = 0x80d,
	MLX5_CMD_OP_ALLOC_XRCD                    = 0x80e,
	MLX5_CMD_OP_DEALLOC_XRCD                  = 0x80f,
157 158 159 160 161 162 163 164 165 166 167 168
	MLX5_CMD_OP_ALLOC_TRANSPORT_DOMAIN        = 0x816,
	MLX5_CMD_OP_DEALLOC_TRANSPORT_DOMAIN      = 0x817,
	MLX5_CMD_OP_QUERY_CONG_STATUS             = 0x822,
	MLX5_CMD_OP_MODIFY_CONG_STATUS            = 0x823,
	MLX5_CMD_OP_QUERY_CONG_PARAMS             = 0x824,
	MLX5_CMD_OP_MODIFY_CONG_PARAMS            = 0x825,
	MLX5_CMD_OP_QUERY_CONG_STATISTICS         = 0x826,
	MLX5_CMD_OP_ADD_VXLAN_UDP_DPORT           = 0x827,
	MLX5_CMD_OP_DELETE_VXLAN_UDP_DPORT        = 0x828,
	MLX5_CMD_OP_SET_L2_TABLE_ENTRY            = 0x829,
	MLX5_CMD_OP_QUERY_L2_TABLE_ENTRY          = 0x82a,
	MLX5_CMD_OP_DELETE_L2_TABLE_ENTRY         = 0x82b,
169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184
	MLX5_CMD_OP_CREATE_TIR                    = 0x900,
	MLX5_CMD_OP_MODIFY_TIR                    = 0x901,
	MLX5_CMD_OP_DESTROY_TIR                   = 0x902,
	MLX5_CMD_OP_QUERY_TIR                     = 0x903,
	MLX5_CMD_OP_CREATE_SQ                     = 0x904,
	MLX5_CMD_OP_MODIFY_SQ                     = 0x905,
	MLX5_CMD_OP_DESTROY_SQ                    = 0x906,
	MLX5_CMD_OP_QUERY_SQ                      = 0x907,
	MLX5_CMD_OP_CREATE_RQ                     = 0x908,
	MLX5_CMD_OP_MODIFY_RQ                     = 0x909,
	MLX5_CMD_OP_DESTROY_RQ                    = 0x90a,
	MLX5_CMD_OP_QUERY_RQ                      = 0x90b,
	MLX5_CMD_OP_CREATE_RMP                    = 0x90c,
	MLX5_CMD_OP_MODIFY_RMP                    = 0x90d,
	MLX5_CMD_OP_DESTROY_RMP                   = 0x90e,
	MLX5_CMD_OP_QUERY_RMP                     = 0x90f,
185 186 187 188 189 190 191 192
	MLX5_CMD_OP_CREATE_TIS                    = 0x912,
	MLX5_CMD_OP_MODIFY_TIS                    = 0x913,
	MLX5_CMD_OP_DESTROY_TIS                   = 0x914,
	MLX5_CMD_OP_QUERY_TIS                     = 0x915,
	MLX5_CMD_OP_CREATE_RQT                    = 0x916,
	MLX5_CMD_OP_MODIFY_RQT                    = 0x917,
	MLX5_CMD_OP_DESTROY_RQT                   = 0x918,
	MLX5_CMD_OP_QUERY_RQT                     = 0x919,
193
	MLX5_CMD_OP_SET_FLOW_TABLE_ROOT		  = 0x92f,
194 195 196 197 198 199 200 201
	MLX5_CMD_OP_CREATE_FLOW_TABLE             = 0x930,
	MLX5_CMD_OP_DESTROY_FLOW_TABLE            = 0x931,
	MLX5_CMD_OP_QUERY_FLOW_TABLE              = 0x932,
	MLX5_CMD_OP_CREATE_FLOW_GROUP             = 0x933,
	MLX5_CMD_OP_DESTROY_FLOW_GROUP            = 0x934,
	MLX5_CMD_OP_QUERY_FLOW_GROUP              = 0x935,
	MLX5_CMD_OP_SET_FLOW_TABLE_ENTRY          = 0x936,
	MLX5_CMD_OP_QUERY_FLOW_TABLE_ENTRY        = 0x937,
202 203
	MLX5_CMD_OP_DELETE_FLOW_TABLE_ENTRY       = 0x938,
	MLX5_CMD_OP_MODIFY_FLOW_TABLE             = 0x93c
204 205 206 207 208 209
};

struct mlx5_ifc_flow_table_fields_supported_bits {
	u8         outer_dmac[0x1];
	u8         outer_smac[0x1];
	u8         outer_ether_type[0x1];
210
	u8         reserved_at_3[0x1];
211 212 213
	u8         outer_first_prio[0x1];
	u8         outer_first_cfi[0x1];
	u8         outer_first_vid[0x1];
214
	u8         reserved_at_7[0x1];
215 216 217
	u8         outer_second_prio[0x1];
	u8         outer_second_cfi[0x1];
	u8         outer_second_vid[0x1];
218
	u8         reserved_at_b[0x1];
219 220 221 222 223 224 225 226 227 228 229 230 231 232
	u8         outer_sip[0x1];
	u8         outer_dip[0x1];
	u8         outer_frag[0x1];
	u8         outer_ip_protocol[0x1];
	u8         outer_ip_ecn[0x1];
	u8         outer_ip_dscp[0x1];
	u8         outer_udp_sport[0x1];
	u8         outer_udp_dport[0x1];
	u8         outer_tcp_sport[0x1];
	u8         outer_tcp_dport[0x1];
	u8         outer_tcp_flags[0x1];
	u8         outer_gre_protocol[0x1];
	u8         outer_gre_key[0x1];
	u8         outer_vxlan_vni[0x1];
233
	u8         reserved_at_1a[0x5];
234 235 236 237 238
	u8         source_eswitch_port[0x1];

	u8         inner_dmac[0x1];
	u8         inner_smac[0x1];
	u8         inner_ether_type[0x1];
239
	u8         reserved_at_23[0x1];
240 241 242
	u8         inner_first_prio[0x1];
	u8         inner_first_cfi[0x1];
	u8         inner_first_vid[0x1];
243
	u8         reserved_at_27[0x1];
244 245 246
	u8         inner_second_prio[0x1];
	u8         inner_second_cfi[0x1];
	u8         inner_second_vid[0x1];
247
	u8         reserved_at_2b[0x1];
248 249 250 251 252 253 254 255 256 257 258
	u8         inner_sip[0x1];
	u8         inner_dip[0x1];
	u8         inner_frag[0x1];
	u8         inner_ip_protocol[0x1];
	u8         inner_ip_ecn[0x1];
	u8         inner_ip_dscp[0x1];
	u8         inner_udp_sport[0x1];
	u8         inner_udp_dport[0x1];
	u8         inner_tcp_sport[0x1];
	u8         inner_tcp_dport[0x1];
	u8         inner_tcp_flags[0x1];
259
	u8         reserved_at_37[0x9];
260

261
	u8         reserved_at_40[0x40];
262 263 264 265
};

struct mlx5_ifc_flow_table_prop_layout_bits {
	u8         ft_support[0x1];
266
	u8         reserved_at_1[0x2];
267
	u8	   flow_modify_en[0x1];
268
	u8         modify_root[0x1];
269 270
	u8         identified_miss_table_mode[0x1];
	u8         flow_table_modify[0x1];
271
	u8         reserved_at_7[0x19];
272

273
	u8         reserved_at_20[0x2];
274
	u8         log_max_ft_size[0x6];
275
	u8         reserved_at_28[0x10];
276 277
	u8         max_ft_level[0x8];

278
	u8         reserved_at_40[0x20];
279

280
	u8         reserved_at_60[0x18];
281 282
	u8         log_max_ft_num[0x8];

283
	u8         reserved_at_80[0x18];
284 285
	u8         log_max_destination[0x8];

286
	u8         reserved_at_a0[0x18];
287 288
	u8         log_max_flow[0x8];

289
	u8         reserved_at_c0[0x40];
290 291 292 293 294 295 296 297 298 299 300

	struct mlx5_ifc_flow_table_fields_supported_bits ft_field_support;

	struct mlx5_ifc_flow_table_fields_supported_bits ft_field_bitmask_support;
};

struct mlx5_ifc_odp_per_transport_service_cap_bits {
	u8         send[0x1];
	u8         receive[0x1];
	u8         write[0x1];
	u8         read[0x1];
301
	u8         reserved_at_4[0x1];
302
	u8         srq_receive[0x1];
303
	u8         reserved_at_6[0x1a];
304 305
};

306
struct mlx5_ifc_ipv4_layout_bits {
307
	u8         reserved_at_0[0x60];
308 309 310 311 312 313 314 315 316 317 318

	u8         ipv4[0x20];
};

struct mlx5_ifc_ipv6_layout_bits {
	u8         ipv6[16][0x8];
};

union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits {
	struct mlx5_ifc_ipv6_layout_bits ipv6_layout;
	struct mlx5_ifc_ipv4_layout_bits ipv4_layout;
319
	u8         reserved_at_0[0x80];
320 321
};

322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338
struct mlx5_ifc_fte_match_set_lyr_2_4_bits {
	u8         smac_47_16[0x20];

	u8         smac_15_0[0x10];
	u8         ethertype[0x10];

	u8         dmac_47_16[0x20];

	u8         dmac_15_0[0x10];
	u8         first_prio[0x3];
	u8         first_cfi[0x1];
	u8         first_vid[0xc];

	u8         ip_protocol[0x8];
	u8         ip_dscp[0x6];
	u8         ip_ecn[0x2];
	u8         vlan_tag[0x1];
339
	u8         reserved_at_91[0x1];
340
	u8         frag[0x1];
341
	u8         reserved_at_93[0x4];
342 343 344 345 346
	u8         tcp_flags[0x9];

	u8         tcp_sport[0x10];
	u8         tcp_dport[0x10];

347
	u8         reserved_at_c0[0x20];
348 349 350 351

	u8         udp_sport[0x10];
	u8         udp_dport[0x10];

352
	union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits src_ipv4_src_ipv6;
353

354
	union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits dst_ipv4_dst_ipv6;
355 356 357
};

struct mlx5_ifc_fte_match_set_misc_bits {
358
	u8         reserved_at_0[0x20];
359

360
	u8         reserved_at_20[0x10];
361 362 363 364 365 366 367 368 369 370 371
	u8         source_port[0x10];

	u8         outer_second_prio[0x3];
	u8         outer_second_cfi[0x1];
	u8         outer_second_vid[0xc];
	u8         inner_second_prio[0x3];
	u8         inner_second_cfi[0x1];
	u8         inner_second_vid[0xc];

	u8         outer_second_vlan_tag[0x1];
	u8         inner_second_vlan_tag[0x1];
372
	u8         reserved_at_62[0xe];
373 374 375 376 377 378
	u8         gre_protocol[0x10];

	u8         gre_key_h[0x18];
	u8         gre_key_l[0x8];

	u8         vxlan_vni[0x18];
379
	u8         reserved_at_b8[0x8];
380

381
	u8         reserved_at_c0[0x20];
382

383
	u8         reserved_at_e0[0xc];
384 385
	u8         outer_ipv6_flow_label[0x14];

386
	u8         reserved_at_100[0xc];
387 388
	u8         inner_ipv6_flow_label[0x14];

389
	u8         reserved_at_120[0xe0];
390 391 392 393 394 395
};

struct mlx5_ifc_cmd_pas_bits {
	u8         pa_h[0x20];

	u8         pa_l[0x14];
396
	u8         reserved_at_34[0xc];
397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420
};

struct mlx5_ifc_uint64_bits {
	u8         hi[0x20];

	u8         lo[0x20];
};

enum {
	MLX5_ADS_STAT_RATE_NO_LIMIT  = 0x0,
	MLX5_ADS_STAT_RATE_2_5GBPS   = 0x7,
	MLX5_ADS_STAT_RATE_10GBPS    = 0x8,
	MLX5_ADS_STAT_RATE_30GBPS    = 0x9,
	MLX5_ADS_STAT_RATE_5GBPS     = 0xa,
	MLX5_ADS_STAT_RATE_20GBPS    = 0xb,
	MLX5_ADS_STAT_RATE_40GBPS    = 0xc,
	MLX5_ADS_STAT_RATE_60GBPS    = 0xd,
	MLX5_ADS_STAT_RATE_80GBPS    = 0xe,
	MLX5_ADS_STAT_RATE_120GBPS   = 0xf,
};

struct mlx5_ifc_ads_bits {
	u8         fl[0x1];
	u8         free_ar[0x1];
421
	u8         reserved_at_2[0xe];
422 423
	u8         pkey_index[0x10];

424
	u8         reserved_at_20[0x8];
425 426 427 428 429
	u8         grh[0x1];
	u8         mlid[0x7];
	u8         rlid[0x10];

	u8         ack_timeout[0x5];
430
	u8         reserved_at_45[0x3];
431
	u8         src_addr_index[0x8];
432
	u8         reserved_at_50[0x4];
433 434 435
	u8         stat_rate[0x4];
	u8         hop_limit[0x8];

436
	u8         reserved_at_60[0x4];
437 438 439 440 441
	u8         tclass[0x8];
	u8         flow_label[0x14];

	u8         rgid_rip[16][0x8];

442
	u8         reserved_at_100[0x4];
443 444
	u8         f_dscp[0x1];
	u8         f_ecn[0x1];
445
	u8         reserved_at_106[0x1];
446 447 448 449 450 451 452 453 454 455 456 457 458 459 460
	u8         f_eth_prio[0x1];
	u8         ecn[0x2];
	u8         dscp[0x6];
	u8         udp_sport[0x10];

	u8         dei_cfi[0x1];
	u8         eth_prio[0x3];
	u8         sl[0x4];
	u8         port[0x8];
	u8         rmac_47_32[0x10];

	u8         rmac_31_0[0x20];
};

struct mlx5_ifc_flow_table_nic_cap_bits {
461
	u8         reserved_at_0[0x200];
462 463 464

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_receive;

465
	u8         reserved_at_400[0x200];
466 467 468 469 470

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_receive_sniffer;

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_transmit;

471
	u8         reserved_at_a00[0x200];
472 473 474

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_transmit_sniffer;

475
	u8         reserved_at_e00[0x7200];
476 477
};

478
struct mlx5_ifc_flow_table_eswitch_cap_bits {
479
	u8     reserved_at_0[0x200];
480 481 482 483 484 485 486

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_esw_fdb;

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_esw_acl_ingress;

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_esw_acl_egress;

487
	u8      reserved_at_800[0x7800];
488 489
};

490 491 492 493 494 495
struct mlx5_ifc_e_switch_cap_bits {
	u8         vport_svlan_strip[0x1];
	u8         vport_cvlan_strip[0x1];
	u8         vport_svlan_insert[0x1];
	u8         vport_cvlan_insert_if_not_exist[0x1];
	u8         vport_cvlan_insert_overwrite[0x1];
496
	u8         reserved_at_5[0x1b];
497

498
	u8         reserved_at_20[0x7e0];
499 500
};

501 502 503 504 505 506
struct mlx5_ifc_per_protocol_networking_offload_caps_bits {
	u8         csum_cap[0x1];
	u8         vlan_cap[0x1];
	u8         lro_cap[0x1];
	u8         lro_psh_flag[0x1];
	u8         lro_time_stamp[0x1];
507
	u8         reserved_at_5[0x3];
508
	u8         self_lb_en_modifiable[0x1];
509
	u8         reserved_at_9[0x2];
510
	u8         max_lso_cap[0x5];
511
	u8         reserved_at_10[0x4];
512
	u8         rss_ind_tbl_cap[0x4];
513
	u8         reserved_at_18[0x3];
514
	u8         tunnel_lso_const_out_ip_id[0x1];
515
	u8         reserved_at_1c[0x2];
516 517 518
	u8         tunnel_statless_gre[0x1];
	u8         tunnel_stateless_vxlan[0x1];

519
	u8         reserved_at_20[0x20];
520

521
	u8         reserved_at_40[0x10];
522 523
	u8         lro_min_mss_size[0x10];

524
	u8         reserved_at_60[0x120];
525 526 527

	u8         lro_timer_supported_periods[4][0x20];

528
	u8         reserved_at_200[0x600];
529 530 531 532
};

struct mlx5_ifc_roce_cap_bits {
	u8         roce_apm[0x1];
533
	u8         reserved_at_1[0x1f];
534

535
	u8         reserved_at_20[0x60];
536

537
	u8         reserved_at_80[0xc];
538
	u8         l3_type[0x4];
539
	u8         reserved_at_90[0x8];
540 541
	u8         roce_version[0x8];

542
	u8         reserved_at_a0[0x10];
543 544 545 546 547
	u8         r_roce_dest_udp_port[0x10];

	u8         r_roce_max_src_udp_port[0x10];
	u8         r_roce_min_src_udp_port[0x10];

548
	u8         reserved_at_e0[0x10];
549 550
	u8         roce_address_table_size[0x10];

551
	u8         reserved_at_100[0x700];
552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578
};

enum {
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_1_BYTE     = 0x0,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_2_BYTES    = 0x2,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_4_BYTES    = 0x4,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_8_BYTES    = 0x8,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_16_BYTES   = 0x10,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_32_BYTES   = 0x20,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_64_BYTES   = 0x40,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_128_BYTES  = 0x80,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_256_BYTES  = 0x100,
};

enum {
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_1_BYTE     = 0x1,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_2_BYTES    = 0x2,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_4_BYTES    = 0x4,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_8_BYTES    = 0x8,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_16_BYTES   = 0x10,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_32_BYTES   = 0x20,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_64_BYTES   = 0x40,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_128_BYTES  = 0x80,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_256_BYTES  = 0x100,
};

struct mlx5_ifc_atomic_caps_bits {
579
	u8         reserved_at_0[0x40];
580

581
	u8         atomic_req_8B_endianess_mode[0x2];
582
	u8         reserved_at_42[0x4];
583
	u8         supported_atomic_req_8B_endianess_mode_1[0x1];
584

585
	u8         reserved_at_47[0x19];
586

587
	u8         reserved_at_60[0x20];
588

589
	u8         reserved_at_80[0x10];
590
	u8         atomic_operations[0x10];
591

592
	u8         reserved_at_a0[0x10];
593 594
	u8         atomic_size_qp[0x10];

595
	u8         reserved_at_c0[0x10];
596 597
	u8         atomic_size_dc[0x10];

598
	u8         reserved_at_e0[0x720];
599 600 601
};

struct mlx5_ifc_odp_cap_bits {
602
	u8         reserved_at_0[0x40];
603 604

	u8         sig[0x1];
605
	u8         reserved_at_41[0x1f];
606

607
	u8         reserved_at_60[0x20];
608 609 610 611 612 613 614

	struct mlx5_ifc_odp_per_transport_service_cap_bits rc_odp_caps;

	struct mlx5_ifc_odp_per_transport_service_cap_bits uc_odp_caps;

	struct mlx5_ifc_odp_per_transport_service_cap_bits ud_odp_caps;

615
	u8         reserved_at_e0[0x720];
616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659
};

enum {
	MLX5_WQ_TYPE_LINKED_LIST  = 0x0,
	MLX5_WQ_TYPE_CYCLIC       = 0x1,
	MLX5_WQ_TYPE_STRQ         = 0x2,
};

enum {
	MLX5_WQ_END_PAD_MODE_NONE   = 0x0,
	MLX5_WQ_END_PAD_MODE_ALIGN  = 0x1,
};

enum {
	MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_8_GID_ENTRIES    = 0x0,
	MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_16_GID_ENTRIES   = 0x1,
	MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_32_GID_ENTRIES   = 0x2,
	MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_64_GID_ENTRIES   = 0x3,
	MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_128_GID_ENTRIES  = 0x4,
};

enum {
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_128_ENTRIES  = 0x0,
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_256_ENTRIES  = 0x1,
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_512_ENTRIES  = 0x2,
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_1K_ENTRIES   = 0x3,
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_2K_ENTRIES   = 0x4,
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_4K_ENTRIES   = 0x5,
};

enum {
	MLX5_CMD_HCA_CAP_PORT_TYPE_IB        = 0x0,
	MLX5_CMD_HCA_CAP_PORT_TYPE_ETHERNET  = 0x1,
};

enum {
	MLX5_CMD_HCA_CAP_CMDIF_CHECKSUM_DISABLED       = 0x0,
	MLX5_CMD_HCA_CAP_CMDIF_CHECKSUM_INITIAL_STATE  = 0x1,
	MLX5_CMD_HCA_CAP_CMDIF_CHECKSUM_ENABLED        = 0x3,
};

enum {
	MLX5_CAP_PORT_TYPE_IB  = 0x0,
	MLX5_CAP_PORT_TYPE_ETH = 0x1,
660 661
};

662
struct mlx5_ifc_cmd_hca_cap_bits {
663
	u8         reserved_at_0[0x80];
664 665 666

	u8         log_max_srq_sz[0x8];
	u8         log_max_qp_sz[0x8];
667
	u8         reserved_at_90[0xb];
668 669
	u8         log_max_qp[0x5];

670
	u8         reserved_at_a0[0xb];
671
	u8         log_max_srq[0x5];
672
	u8         reserved_at_b0[0x10];
673

674
	u8         reserved_at_c0[0x8];
675
	u8         log_max_cq_sz[0x8];
676
	u8         reserved_at_d0[0xb];
677 678 679
	u8         log_max_cq[0x5];

	u8         log_max_eq_sz[0x8];
680
	u8         reserved_at_e8[0x2];
681
	u8         log_max_mkey[0x6];
682
	u8         reserved_at_f0[0xc];
683 684 685
	u8         log_max_eq[0x4];

	u8         max_indirection[0x8];
686
	u8         reserved_at_108[0x1];
687
	u8         log_max_mrw_sz[0x7];
688
	u8         reserved_at_110[0x2];
689
	u8         log_max_bsf_list_size[0x6];
690
	u8         reserved_at_118[0x2];
691 692
	u8         log_max_klm_list_size[0x6];

693
	u8         reserved_at_120[0xa];
694
	u8         log_max_ra_req_dc[0x6];
695
	u8         reserved_at_130[0xa];
696 697
	u8         log_max_ra_res_dc[0x6];

698
	u8         reserved_at_140[0xa];
699
	u8         log_max_ra_req_qp[0x6];
700
	u8         reserved_at_150[0xa];
701 702 703 704 705
	u8         log_max_ra_res_qp[0x6];

	u8         pad_cap[0x1];
	u8         cc_query_allowed[0x1];
	u8         cc_modify_allowed[0x1];
706
	u8         reserved_at_163[0xd];
707
	u8         gid_table_size[0x10];
708

709 710
	u8         out_of_seq_cnt[0x1];
	u8         vport_counters[0x1];
711
	u8         reserved_at_182[0x4];
712 713 714
	u8         max_qp_cnt[0xa];
	u8         pkey_table_size[0x10];

715 716 717 718
	u8         vport_group_manager[0x1];
	u8         vhca_group_manager[0x1];
	u8         ib_virt[0x1];
	u8         eth_virt[0x1];
719
	u8         reserved_at_1a4[0x1];
720 721
	u8         ets[0x1];
	u8         nic_flow_table[0x1];
722
	u8         eswitch_flow_table[0x1];
E
Eli Cohen 已提交
723
	u8	   early_vf_enable;
724
	u8         reserved_at_1a8[0x2];
725
	u8         local_ca_ack_delay[0x5];
726
	u8         reserved_at_1af[0x6];
727
	u8         port_type[0x2];
728 729
	u8         num_ports[0x8];

730
	u8         reserved_at_1bf[0x3];
731
	u8         log_max_msg[0x5];
732
	u8         reserved_at_1c7[0x18];
733 734

	u8         stat_rate_support[0x10];
735
	u8         reserved_at_1ef[0xc];
736
	u8         cqe_version[0x4];
737

738
	u8         compact_address_vector[0x1];
739
	u8         reserved_at_200[0xe];
740
	u8         drain_sigerr[0x1];
741 742
	u8         cmdif_checksum[0x2];
	u8         sigerr_cqe[0x1];
743
	u8         reserved_at_212[0x1];
744 745
	u8         wq_signature[0x1];
	u8         sctr_data_cqe[0x1];
746
	u8         reserved_at_215[0x1];
747 748 749
	u8         sho[0x1];
	u8         tph[0x1];
	u8         rf[0x1];
750
	u8         dct[0x1];
751
	u8         reserved_at_21a[0x1];
752
	u8         eth_net_offloads[0x1];
753 754
	u8         roce[0x1];
	u8         atomic[0x1];
755
	u8         reserved_at_21e[0x1];
756 757 758 759

	u8         cq_oi[0x1];
	u8         cq_resize[0x1];
	u8         cq_moderation[0x1];
760
	u8         reserved_at_222[0x3];
761
	u8         cq_eq_remap[0x1];
762 763
	u8         pg[0x1];
	u8         block_lb_mc[0x1];
764
	u8         reserved_at_228[0x1];
765
	u8         scqe_break_moderation[0x1];
766
	u8         reserved_at_22a[0x1];
767
	u8         cd[0x1];
768
	u8         reserved_at_22c[0x1];
769
	u8         apm[0x1];
770
	u8         reserved_at_22e[0x7];
771 772
	u8         qkv[0x1];
	u8         pkv[0x1];
773
	u8         reserved_at_237[0x4];
774 775 776 777 778
	u8         xrc[0x1];
	u8         ud[0x1];
	u8         uc[0x1];
	u8         rc[0x1];

779
	u8         reserved_at_23f[0xa];
780
	u8         uar_sz[0x6];
781
	u8         reserved_at_24f[0x8];
782 783 784
	u8         log_pg_sz[0x8];

	u8         bf[0x1];
785
	u8         reserved_at_260[0x1];
786
	u8         pad_tx_eth_packet[0x1];
787
	u8         reserved_at_262[0x8];
788
	u8         log_bf_reg_size[0x5];
789
	u8         reserved_at_26f[0x10];
790

791
	u8         reserved_at_27f[0x10];
792 793
	u8         max_wqe_sz_sq[0x10];

794
	u8         reserved_at_29f[0x10];
795 796
	u8         max_wqe_sz_rq[0x10];

797
	u8         reserved_at_2bf[0x10];
798 799
	u8         max_wqe_sz_sq_dc[0x10];

800
	u8         reserved_at_2df[0x7];
801 802
	u8         max_qp_mcg[0x19];

803
	u8         reserved_at_2ff[0x18];
804 805
	u8         log_max_mcg[0x8];

806
	u8         reserved_at_31f[0x3];
807
	u8         log_max_transport_domain[0x5];
808
	u8         reserved_at_327[0x3];
809
	u8         log_max_pd[0x5];
810
	u8         reserved_at_32f[0xb];
811 812
	u8         log_max_xrcd[0x5];

813
	u8         reserved_at_33f[0x20];
814

815
	u8         reserved_at_35f[0x3];
816
	u8         log_max_rq[0x5];
817
	u8         reserved_at_367[0x3];
818
	u8         log_max_sq[0x5];
819
	u8         reserved_at_36f[0x3];
820
	u8         log_max_tir[0x5];
821
	u8         reserved_at_377[0x3];
822 823
	u8         log_max_tis[0x5];

824
	u8         basic_cyclic_rcv_wqe[0x1];
825
	u8         reserved_at_380[0x2];
826
	u8         log_max_rmp[0x5];
827
	u8         reserved_at_387[0x3];
828
	u8         log_max_rqt[0x5];
829
	u8         reserved_at_38f[0x3];
830
	u8         log_max_rqt_size[0x5];
831
	u8         reserved_at_397[0x3];
832 833
	u8         log_max_tis_per_sq[0x5];

834
	u8         reserved_at_39f[0x3];
835
	u8         log_max_stride_sz_rq[0x5];
836
	u8         reserved_at_3a7[0x3];
837
	u8         log_min_stride_sz_rq[0x5];
838
	u8         reserved_at_3af[0x3];
839
	u8         log_max_stride_sz_sq[0x5];
840
	u8         reserved_at_3b7[0x3];
841 842
	u8         log_min_stride_sz_sq[0x5];

843
	u8         reserved_at_3bf[0x1b];
844 845
	u8         log_max_wq_sz[0x5];

846
	u8         nic_vport_change_event[0x1];
847
	u8         reserved_at_3e0[0xa];
848
	u8         log_max_vlan_list[0x5];
849
	u8         reserved_at_3ef[0x3];
850
	u8         log_max_current_mc_list[0x5];
851
	u8         reserved_at_3f7[0x3];
852 853
	u8         log_max_current_uc_list[0x5];

854
	u8         reserved_at_3ff[0x80];
855

856
	u8         reserved_at_47f[0x3];
857
	u8         log_max_l2_table[0x5];
858
	u8         reserved_at_487[0x8];
859 860
	u8         log_uar_page_sz[0x10];

861
	u8         reserved_at_49f[0x20];
862
	u8         device_frequency_mhz[0x20];
863
	u8         device_frequency_khz[0x20];
864
	u8         reserved_at_4ff[0x5f];
865 866 867 868 869
	u8         cqe_zip[0x1];

	u8         cqe_zip_timeout[0x10];
	u8         cqe_zip_max_num[0x10];

870
	u8         reserved_at_57f[0x220];
871 872
};

873 874 875 876
enum mlx5_flow_destination_type {
	MLX5_FLOW_DESTINATION_TYPE_VPORT        = 0x0,
	MLX5_FLOW_DESTINATION_TYPE_FLOW_TABLE   = 0x1,
	MLX5_FLOW_DESTINATION_TYPE_TIR          = 0x2,
877
};
878

879 880 881
struct mlx5_ifc_dest_format_struct_bits {
	u8         destination_type[0x8];
	u8         destination_id[0x18];
882

883
	u8         reserved_at_20[0x20];
884 885 886 887 888 889 890 891
};

struct mlx5_ifc_fte_match_param_bits {
	struct mlx5_ifc_fte_match_set_lyr_2_4_bits outer_headers;

	struct mlx5_ifc_fte_match_set_misc_bits misc_parameters;

	struct mlx5_ifc_fte_match_set_lyr_2_4_bits inner_headers;
892

893
	u8         reserved_at_600[0xa00];
894 895
};

896 897 898 899 900 901 902
enum {
	MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_SRC_IP     = 0x0,
	MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_DST_IP     = 0x1,
	MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_L4_SPORT   = 0x2,
	MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_L4_DPORT   = 0x3,
	MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_IPSEC_SPI  = 0x4,
};
903

904 905 906 907 908
struct mlx5_ifc_rx_hash_field_select_bits {
	u8         l3_prot_type[0x1];
	u8         l4_prot_type[0x1];
	u8         selected_fields[0x1e];
};
909

910 911 912
enum {
	MLX5_WQ_WQ_TYPE_WQ_LINKED_LIST  = 0x0,
	MLX5_WQ_WQ_TYPE_WQ_CYCLIC       = 0x1,
913 914
};

915 916 917 918 919 920 921 922 923 924
enum {
	MLX5_WQ_END_PADDING_MODE_END_PAD_NONE   = 0x0,
	MLX5_WQ_END_PADDING_MODE_END_PAD_ALIGN  = 0x1,
};

struct mlx5_ifc_wq_bits {
	u8         wq_type[0x4];
	u8         wq_signature[0x1];
	u8         end_padding_mode[0x2];
	u8         cd_slave[0x1];
925
	u8         reserved_at_8[0x18];
926

927 928
	u8         hds_skip_first_sge[0x1];
	u8         log2_hds_buf_size[0x3];
929
	u8         reserved_at_24[0x7];
930 931
	u8         page_offset[0x5];
	u8         lwm[0x10];
932

933
	u8         reserved_at_40[0x8];
934 935
	u8         pd[0x18];

936
	u8         reserved_at_60[0x8];
937 938 939 940 941 942 943 944
	u8         uar_page[0x18];

	u8         dbr_addr[0x40];

	u8         hw_counter[0x20];

	u8         sw_counter[0x20];

945
	u8         reserved_at_100[0xc];
946
	u8         log_wq_stride[0x4];
947
	u8         reserved_at_110[0x3];
948
	u8         log_wq_pg_sz[0x5];
949
	u8         reserved_at_118[0x3];
950 951
	u8         log_wq_sz[0x5];

952
	u8         reserved_at_120[0x4e0];
953

954
	struct mlx5_ifc_cmd_pas_bits pas[0];
955 956
};

957
struct mlx5_ifc_rq_num_bits {
958
	u8         reserved_at_0[0x8];
959 960
	u8         rq_num[0x18];
};
961

962
struct mlx5_ifc_mac_address_layout_bits {
963
	u8         reserved_at_0[0x10];
964
	u8         mac_addr_47_32[0x10];
965

966 967 968
	u8         mac_addr_31_0[0x20];
};

969
struct mlx5_ifc_vlan_layout_bits {
970
	u8         reserved_at_0[0x14];
971 972
	u8         vlan[0x0c];

973
	u8         reserved_at_20[0x20];
974 975
};

976
struct mlx5_ifc_cong_control_r_roce_ecn_np_bits {
977
	u8         reserved_at_0[0xa0];
978 979 980

	u8         min_time_between_cnps[0x20];

981
	u8         reserved_at_c0[0x12];
982
	u8         cnp_dscp[0x6];
983
	u8         reserved_at_d8[0x5];
984 985
	u8         cnp_802p_prio[0x3];

986
	u8         reserved_at_e0[0x720];
987 988 989
};

struct mlx5_ifc_cong_control_r_roce_ecn_rp_bits {
990
	u8         reserved_at_0[0x60];
991

992
	u8         reserved_at_60[0x4];
993
	u8         clamp_tgt_rate[0x1];
994
	u8         reserved_at_65[0x3];
995
	u8         clamp_tgt_rate_after_time_inc[0x1];
996
	u8         reserved_at_69[0x17];
997

998
	u8         reserved_at_80[0x20];
999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017

	u8         rpg_time_reset[0x20];

	u8         rpg_byte_reset[0x20];

	u8         rpg_threshold[0x20];

	u8         rpg_max_rate[0x20];

	u8         rpg_ai_rate[0x20];

	u8         rpg_hai_rate[0x20];

	u8         rpg_gd[0x20];

	u8         rpg_min_dec_fac[0x20];

	u8         rpg_min_rate[0x20];

1018
	u8         reserved_at_1c0[0xe0];
1019 1020 1021 1022 1023 1024 1025 1026 1027

	u8         rate_to_set_on_first_cnp[0x20];

	u8         dce_tcp_g[0x20];

	u8         dce_tcp_rtt[0x20];

	u8         rate_reduce_monitor_period[0x20];

1028
	u8         reserved_at_320[0x20];
1029 1030 1031

	u8         initial_alpha_value[0x20];

1032
	u8         reserved_at_360[0x4a0];
1033 1034 1035
};

struct mlx5_ifc_cong_control_802_1qau_rp_bits {
1036
	u8         reserved_at_0[0x80];
1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057

	u8         rppp_max_rps[0x20];

	u8         rpg_time_reset[0x20];

	u8         rpg_byte_reset[0x20];

	u8         rpg_threshold[0x20];

	u8         rpg_max_rate[0x20];

	u8         rpg_ai_rate[0x20];

	u8         rpg_hai_rate[0x20];

	u8         rpg_gd[0x20];

	u8         rpg_min_dec_fac[0x20];

	u8         rpg_min_rate[0x20];

1058
	u8         reserved_at_1c0[0x640];
1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207
};

enum {
	MLX5_RESIZE_FIELD_SELECT_RESIZE_FIELD_SELECT_LOG_CQ_SIZE    = 0x1,
	MLX5_RESIZE_FIELD_SELECT_RESIZE_FIELD_SELECT_PAGE_OFFSET    = 0x2,
	MLX5_RESIZE_FIELD_SELECT_RESIZE_FIELD_SELECT_LOG_PAGE_SIZE  = 0x4,
};

struct mlx5_ifc_resize_field_select_bits {
	u8         resize_field_select[0x20];
};

enum {
	MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_CQ_PERIOD     = 0x1,
	MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_CQ_MAX_COUNT  = 0x2,
	MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_OI            = 0x4,
	MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_C_EQN         = 0x8,
};

struct mlx5_ifc_modify_field_select_bits {
	u8         modify_field_select[0x20];
};

struct mlx5_ifc_field_select_r_roce_np_bits {
	u8         field_select_r_roce_np[0x20];
};

struct mlx5_ifc_field_select_r_roce_rp_bits {
	u8         field_select_r_roce_rp[0x20];
};

enum {
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPPP_MAX_RPS     = 0x4,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_TIME_RESET   = 0x8,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_BYTE_RESET   = 0x10,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_THRESHOLD    = 0x20,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_MAX_RATE     = 0x40,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_AI_RATE      = 0x80,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_HAI_RATE     = 0x100,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_GD           = 0x200,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_MIN_DEC_FAC  = 0x400,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_MIN_RATE     = 0x800,
};

struct mlx5_ifc_field_select_802_1qau_rp_bits {
	u8         field_select_8021qaurp[0x20];
};

struct mlx5_ifc_phys_layer_cntrs_bits {
	u8         time_since_last_clear_high[0x20];

	u8         time_since_last_clear_low[0x20];

	u8         symbol_errors_high[0x20];

	u8         symbol_errors_low[0x20];

	u8         sync_headers_errors_high[0x20];

	u8         sync_headers_errors_low[0x20];

	u8         edpl_bip_errors_lane0_high[0x20];

	u8         edpl_bip_errors_lane0_low[0x20];

	u8         edpl_bip_errors_lane1_high[0x20];

	u8         edpl_bip_errors_lane1_low[0x20];

	u8         edpl_bip_errors_lane2_high[0x20];

	u8         edpl_bip_errors_lane2_low[0x20];

	u8         edpl_bip_errors_lane3_high[0x20];

	u8         edpl_bip_errors_lane3_low[0x20];

	u8         fc_fec_corrected_blocks_lane0_high[0x20];

	u8         fc_fec_corrected_blocks_lane0_low[0x20];

	u8         fc_fec_corrected_blocks_lane1_high[0x20];

	u8         fc_fec_corrected_blocks_lane1_low[0x20];

	u8         fc_fec_corrected_blocks_lane2_high[0x20];

	u8         fc_fec_corrected_blocks_lane2_low[0x20];

	u8         fc_fec_corrected_blocks_lane3_high[0x20];

	u8         fc_fec_corrected_blocks_lane3_low[0x20];

	u8         fc_fec_uncorrectable_blocks_lane0_high[0x20];

	u8         fc_fec_uncorrectable_blocks_lane0_low[0x20];

	u8         fc_fec_uncorrectable_blocks_lane1_high[0x20];

	u8         fc_fec_uncorrectable_blocks_lane1_low[0x20];

	u8         fc_fec_uncorrectable_blocks_lane2_high[0x20];

	u8         fc_fec_uncorrectable_blocks_lane2_low[0x20];

	u8         fc_fec_uncorrectable_blocks_lane3_high[0x20];

	u8         fc_fec_uncorrectable_blocks_lane3_low[0x20];

	u8         rs_fec_corrected_blocks_high[0x20];

	u8         rs_fec_corrected_blocks_low[0x20];

	u8         rs_fec_uncorrectable_blocks_high[0x20];

	u8         rs_fec_uncorrectable_blocks_low[0x20];

	u8         rs_fec_no_errors_blocks_high[0x20];

	u8         rs_fec_no_errors_blocks_low[0x20];

	u8         rs_fec_single_error_blocks_high[0x20];

	u8         rs_fec_single_error_blocks_low[0x20];

	u8         rs_fec_corrected_symbols_total_high[0x20];

	u8         rs_fec_corrected_symbols_total_low[0x20];

	u8         rs_fec_corrected_symbols_lane0_high[0x20];

	u8         rs_fec_corrected_symbols_lane0_low[0x20];

	u8         rs_fec_corrected_symbols_lane1_high[0x20];

	u8         rs_fec_corrected_symbols_lane1_low[0x20];

	u8         rs_fec_corrected_symbols_lane2_high[0x20];

	u8         rs_fec_corrected_symbols_lane2_low[0x20];

	u8         rs_fec_corrected_symbols_lane3_high[0x20];

	u8         rs_fec_corrected_symbols_lane3_low[0x20];

	u8         link_down_events[0x20];

	u8         successful_recovery_events[0x20];

1208
	u8         reserved_at_640[0x180];
1209 1210 1211 1212 1213 1214 1215
};

struct mlx5_ifc_eth_per_traffic_grp_data_layout_bits {
	u8         transmit_queue_high[0x20];

	u8         transmit_queue_low[0x20];

1216
	u8         reserved_at_40[0x780];
1217 1218 1219 1220 1221 1222 1223
};

struct mlx5_ifc_eth_per_prio_grp_data_layout_bits {
	u8         rx_octets_high[0x20];

	u8         rx_octets_low[0x20];

1224
	u8         reserved_at_40[0xc0];
1225 1226 1227 1228 1229 1230 1231 1232 1233

	u8         rx_frames_high[0x20];

	u8         rx_frames_low[0x20];

	u8         tx_octets_high[0x20];

	u8         tx_octets_low[0x20];

1234
	u8         reserved_at_180[0xc0];
1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259

	u8         tx_frames_high[0x20];

	u8         tx_frames_low[0x20];

	u8         rx_pause_high[0x20];

	u8         rx_pause_low[0x20];

	u8         rx_pause_duration_high[0x20];

	u8         rx_pause_duration_low[0x20];

	u8         tx_pause_high[0x20];

	u8         tx_pause_low[0x20];

	u8         tx_pause_duration_high[0x20];

	u8         tx_pause_duration_low[0x20];

	u8         rx_pause_transition_high[0x20];

	u8         rx_pause_transition_low[0x20];

1260
	u8         reserved_at_3c0[0x400];
1261 1262 1263 1264 1265 1266 1267
};

struct mlx5_ifc_eth_extended_cntrs_grp_data_layout_bits {
	u8         port_transmit_wait_high[0x20];

	u8         port_transmit_wait_low[0x20];

1268
	u8         reserved_at_40[0x780];
1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335
};

struct mlx5_ifc_eth_3635_cntrs_grp_data_layout_bits {
	u8         dot3stats_alignment_errors_high[0x20];

	u8         dot3stats_alignment_errors_low[0x20];

	u8         dot3stats_fcs_errors_high[0x20];

	u8         dot3stats_fcs_errors_low[0x20];

	u8         dot3stats_single_collision_frames_high[0x20];

	u8         dot3stats_single_collision_frames_low[0x20];

	u8         dot3stats_multiple_collision_frames_high[0x20];

	u8         dot3stats_multiple_collision_frames_low[0x20];

	u8         dot3stats_sqe_test_errors_high[0x20];

	u8         dot3stats_sqe_test_errors_low[0x20];

	u8         dot3stats_deferred_transmissions_high[0x20];

	u8         dot3stats_deferred_transmissions_low[0x20];

	u8         dot3stats_late_collisions_high[0x20];

	u8         dot3stats_late_collisions_low[0x20];

	u8         dot3stats_excessive_collisions_high[0x20];

	u8         dot3stats_excessive_collisions_low[0x20];

	u8         dot3stats_internal_mac_transmit_errors_high[0x20];

	u8         dot3stats_internal_mac_transmit_errors_low[0x20];

	u8         dot3stats_carrier_sense_errors_high[0x20];

	u8         dot3stats_carrier_sense_errors_low[0x20];

	u8         dot3stats_frame_too_longs_high[0x20];

	u8         dot3stats_frame_too_longs_low[0x20];

	u8         dot3stats_internal_mac_receive_errors_high[0x20];

	u8         dot3stats_internal_mac_receive_errors_low[0x20];

	u8         dot3stats_symbol_errors_high[0x20];

	u8         dot3stats_symbol_errors_low[0x20];

	u8         dot3control_in_unknown_opcodes_high[0x20];

	u8         dot3control_in_unknown_opcodes_low[0x20];

	u8         dot3in_pause_frames_high[0x20];

	u8         dot3in_pause_frames_low[0x20];

	u8         dot3out_pause_frames_high[0x20];

	u8         dot3out_pause_frames_low[0x20];

1336
	u8         reserved_at_400[0x3c0];
1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423
};

struct mlx5_ifc_eth_2819_cntrs_grp_data_layout_bits {
	u8         ether_stats_drop_events_high[0x20];

	u8         ether_stats_drop_events_low[0x20];

	u8         ether_stats_octets_high[0x20];

	u8         ether_stats_octets_low[0x20];

	u8         ether_stats_pkts_high[0x20];

	u8         ether_stats_pkts_low[0x20];

	u8         ether_stats_broadcast_pkts_high[0x20];

	u8         ether_stats_broadcast_pkts_low[0x20];

	u8         ether_stats_multicast_pkts_high[0x20];

	u8         ether_stats_multicast_pkts_low[0x20];

	u8         ether_stats_crc_align_errors_high[0x20];

	u8         ether_stats_crc_align_errors_low[0x20];

	u8         ether_stats_undersize_pkts_high[0x20];

	u8         ether_stats_undersize_pkts_low[0x20];

	u8         ether_stats_oversize_pkts_high[0x20];

	u8         ether_stats_oversize_pkts_low[0x20];

	u8         ether_stats_fragments_high[0x20];

	u8         ether_stats_fragments_low[0x20];

	u8         ether_stats_jabbers_high[0x20];

	u8         ether_stats_jabbers_low[0x20];

	u8         ether_stats_collisions_high[0x20];

	u8         ether_stats_collisions_low[0x20];

	u8         ether_stats_pkts64octets_high[0x20];

	u8         ether_stats_pkts64octets_low[0x20];

	u8         ether_stats_pkts65to127octets_high[0x20];

	u8         ether_stats_pkts65to127octets_low[0x20];

	u8         ether_stats_pkts128to255octets_high[0x20];

	u8         ether_stats_pkts128to255octets_low[0x20];

	u8         ether_stats_pkts256to511octets_high[0x20];

	u8         ether_stats_pkts256to511octets_low[0x20];

	u8         ether_stats_pkts512to1023octets_high[0x20];

	u8         ether_stats_pkts512to1023octets_low[0x20];

	u8         ether_stats_pkts1024to1518octets_high[0x20];

	u8         ether_stats_pkts1024to1518octets_low[0x20];

	u8         ether_stats_pkts1519to2047octets_high[0x20];

	u8         ether_stats_pkts1519to2047octets_low[0x20];

	u8         ether_stats_pkts2048to4095octets_high[0x20];

	u8         ether_stats_pkts2048to4095octets_low[0x20];

	u8         ether_stats_pkts4096to8191octets_high[0x20];

	u8         ether_stats_pkts4096to8191octets_low[0x20];

	u8         ether_stats_pkts8192to10239octets_high[0x20];

	u8         ether_stats_pkts8192to10239octets_low[0x20];

1424
	u8         reserved_at_540[0x280];
1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479
};

struct mlx5_ifc_eth_2863_cntrs_grp_data_layout_bits {
	u8         if_in_octets_high[0x20];

	u8         if_in_octets_low[0x20];

	u8         if_in_ucast_pkts_high[0x20];

	u8         if_in_ucast_pkts_low[0x20];

	u8         if_in_discards_high[0x20];

	u8         if_in_discards_low[0x20];

	u8         if_in_errors_high[0x20];

	u8         if_in_errors_low[0x20];

	u8         if_in_unknown_protos_high[0x20];

	u8         if_in_unknown_protos_low[0x20];

	u8         if_out_octets_high[0x20];

	u8         if_out_octets_low[0x20];

	u8         if_out_ucast_pkts_high[0x20];

	u8         if_out_ucast_pkts_low[0x20];

	u8         if_out_discards_high[0x20];

	u8         if_out_discards_low[0x20];

	u8         if_out_errors_high[0x20];

	u8         if_out_errors_low[0x20];

	u8         if_in_multicast_pkts_high[0x20];

	u8         if_in_multicast_pkts_low[0x20];

	u8         if_in_broadcast_pkts_high[0x20];

	u8         if_in_broadcast_pkts_low[0x20];

	u8         if_out_multicast_pkts_high[0x20];

	u8         if_out_multicast_pkts_low[0x20];

	u8         if_out_broadcast_pkts_high[0x20];

	u8         if_out_broadcast_pkts_low[0x20];

1480
	u8         reserved_at_340[0x480];
1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559
};

struct mlx5_ifc_eth_802_3_cntrs_grp_data_layout_bits {
	u8         a_frames_transmitted_ok_high[0x20];

	u8         a_frames_transmitted_ok_low[0x20];

	u8         a_frames_received_ok_high[0x20];

	u8         a_frames_received_ok_low[0x20];

	u8         a_frame_check_sequence_errors_high[0x20];

	u8         a_frame_check_sequence_errors_low[0x20];

	u8         a_alignment_errors_high[0x20];

	u8         a_alignment_errors_low[0x20];

	u8         a_octets_transmitted_ok_high[0x20];

	u8         a_octets_transmitted_ok_low[0x20];

	u8         a_octets_received_ok_high[0x20];

	u8         a_octets_received_ok_low[0x20];

	u8         a_multicast_frames_xmitted_ok_high[0x20];

	u8         a_multicast_frames_xmitted_ok_low[0x20];

	u8         a_broadcast_frames_xmitted_ok_high[0x20];

	u8         a_broadcast_frames_xmitted_ok_low[0x20];

	u8         a_multicast_frames_received_ok_high[0x20];

	u8         a_multicast_frames_received_ok_low[0x20];

	u8         a_broadcast_frames_received_ok_high[0x20];

	u8         a_broadcast_frames_received_ok_low[0x20];

	u8         a_in_range_length_errors_high[0x20];

	u8         a_in_range_length_errors_low[0x20];

	u8         a_out_of_range_length_field_high[0x20];

	u8         a_out_of_range_length_field_low[0x20];

	u8         a_frame_too_long_errors_high[0x20];

	u8         a_frame_too_long_errors_low[0x20];

	u8         a_symbol_error_during_carrier_high[0x20];

	u8         a_symbol_error_during_carrier_low[0x20];

	u8         a_mac_control_frames_transmitted_high[0x20];

	u8         a_mac_control_frames_transmitted_low[0x20];

	u8         a_mac_control_frames_received_high[0x20];

	u8         a_mac_control_frames_received_low[0x20];

	u8         a_unsupported_opcodes_received_high[0x20];

	u8         a_unsupported_opcodes_received_low[0x20];

	u8         a_pause_mac_ctrl_frames_received_high[0x20];

	u8         a_pause_mac_ctrl_frames_received_low[0x20];

	u8         a_pause_mac_ctrl_frames_transmitted_high[0x20];

	u8         a_pause_mac_ctrl_frames_transmitted_low[0x20];

1560
	u8         reserved_at_4c0[0x300];
1561 1562 1563 1564 1565
};

struct mlx5_ifc_cmd_inter_comp_event_bits {
	u8         command_completion_vector[0x20];

1566
	u8         reserved_at_20[0xc0];
1567 1568 1569
};

struct mlx5_ifc_stall_vl_event_bits {
1570
	u8         reserved_at_0[0x18];
1571
	u8         port_num[0x1];
1572
	u8         reserved_at_19[0x3];
1573 1574
	u8         vl[0x4];

1575
	u8         reserved_at_20[0xa0];
1576 1577 1578 1579
};

struct mlx5_ifc_db_bf_congestion_event_bits {
	u8         event_subtype[0x8];
1580
	u8         reserved_at_8[0x8];
1581
	u8         congestion_level[0x8];
1582
	u8         reserved_at_18[0x8];
1583

1584
	u8         reserved_at_20[0xa0];
1585 1586 1587
};

struct mlx5_ifc_gpio_event_bits {
1588
	u8         reserved_at_0[0x60];
1589 1590 1591 1592 1593

	u8         gpio_event_hi[0x20];

	u8         gpio_event_lo[0x20];

1594
	u8         reserved_at_a0[0x40];
1595 1596 1597
};

struct mlx5_ifc_port_state_change_event_bits {
1598
	u8         reserved_at_0[0x40];
1599 1600

	u8         port_num[0x4];
1601
	u8         reserved_at_44[0x1c];
1602

1603
	u8         reserved_at_60[0x80];
1604 1605 1606
};

struct mlx5_ifc_dropped_packet_logged_bits {
1607
	u8         reserved_at_0[0xe0];
1608 1609 1610 1611 1612 1613 1614 1615
};

enum {
	MLX5_CQ_ERROR_SYNDROME_CQ_OVERRUN                 = 0x1,
	MLX5_CQ_ERROR_SYNDROME_CQ_ACCESS_VIOLATION_ERROR  = 0x2,
};

struct mlx5_ifc_cq_error_bits {
1616
	u8         reserved_at_0[0x8];
1617 1618
	u8         cqn[0x18];

1619
	u8         reserved_at_20[0x20];
1620

1621
	u8         reserved_at_40[0x18];
1622 1623
	u8         syndrome[0x8];

1624
	u8         reserved_at_60[0x80];
1625 1626 1627 1628 1629 1630 1631
};

struct mlx5_ifc_rdma_page_fault_event_bits {
	u8         bytes_committed[0x20];

	u8         r_key[0x20];

1632
	u8         reserved_at_40[0x10];
1633 1634 1635 1636 1637 1638
	u8         packet_len[0x10];

	u8         rdma_op_len[0x20];

	u8         rdma_va[0x40];

1639
	u8         reserved_at_c0[0x5];
1640 1641 1642 1643 1644 1645 1646 1647 1648
	u8         rdma[0x1];
	u8         write[0x1];
	u8         requestor[0x1];
	u8         qp_number[0x18];
};

struct mlx5_ifc_wqe_associated_page_fault_event_bits {
	u8         bytes_committed[0x20];

1649
	u8         reserved_at_20[0x10];
1650 1651
	u8         wqe_index[0x10];

1652
	u8         reserved_at_40[0x10];
1653 1654
	u8         len[0x10];

1655
	u8         reserved_at_60[0x60];
1656

1657
	u8         reserved_at_c0[0x5];
1658 1659 1660 1661 1662 1663 1664
	u8         rdma[0x1];
	u8         write_read[0x1];
	u8         requestor[0x1];
	u8         qpn[0x18];
};

struct mlx5_ifc_qp_events_bits {
1665
	u8         reserved_at_0[0xa0];
1666 1667

	u8         type[0x8];
1668
	u8         reserved_at_a8[0x18];
1669

1670
	u8         reserved_at_c0[0x8];
1671 1672 1673 1674
	u8         qpn_rqn_sqn[0x18];
};

struct mlx5_ifc_dct_events_bits {
1675
	u8         reserved_at_0[0xc0];
1676

1677
	u8         reserved_at_c0[0x8];
1678 1679 1680 1681
	u8         dct_number[0x18];
};

struct mlx5_ifc_comp_event_bits {
1682
	u8         reserved_at_0[0xc0];
1683

1684
	u8         reserved_at_c0[0x8];
1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756
	u8         cq_number[0x18];
};

enum {
	MLX5_QPC_STATE_RST        = 0x0,
	MLX5_QPC_STATE_INIT       = 0x1,
	MLX5_QPC_STATE_RTR        = 0x2,
	MLX5_QPC_STATE_RTS        = 0x3,
	MLX5_QPC_STATE_SQER       = 0x4,
	MLX5_QPC_STATE_ERR        = 0x6,
	MLX5_QPC_STATE_SQD        = 0x7,
	MLX5_QPC_STATE_SUSPENDED  = 0x9,
};

enum {
	MLX5_QPC_ST_RC            = 0x0,
	MLX5_QPC_ST_UC            = 0x1,
	MLX5_QPC_ST_UD            = 0x2,
	MLX5_QPC_ST_XRC           = 0x3,
	MLX5_QPC_ST_DCI           = 0x5,
	MLX5_QPC_ST_QP0           = 0x7,
	MLX5_QPC_ST_QP1           = 0x8,
	MLX5_QPC_ST_RAW_DATAGRAM  = 0x9,
	MLX5_QPC_ST_REG_UMR       = 0xc,
};

enum {
	MLX5_QPC_PM_STATE_ARMED     = 0x0,
	MLX5_QPC_PM_STATE_REARM     = 0x1,
	MLX5_QPC_PM_STATE_RESERVED  = 0x2,
	MLX5_QPC_PM_STATE_MIGRATED  = 0x3,
};

enum {
	MLX5_QPC_END_PADDING_MODE_SCATTER_AS_IS                = 0x0,
	MLX5_QPC_END_PADDING_MODE_PAD_TO_CACHE_LINE_ALIGNMENT  = 0x1,
};

enum {
	MLX5_QPC_MTU_256_BYTES        = 0x1,
	MLX5_QPC_MTU_512_BYTES        = 0x2,
	MLX5_QPC_MTU_1K_BYTES         = 0x3,
	MLX5_QPC_MTU_2K_BYTES         = 0x4,
	MLX5_QPC_MTU_4K_BYTES         = 0x5,
	MLX5_QPC_MTU_RAW_ETHERNET_QP  = 0x7,
};

enum {
	MLX5_QPC_ATOMIC_MODE_IB_SPEC     = 0x1,
	MLX5_QPC_ATOMIC_MODE_ONLY_8B     = 0x2,
	MLX5_QPC_ATOMIC_MODE_UP_TO_8B    = 0x3,
	MLX5_QPC_ATOMIC_MODE_UP_TO_16B   = 0x4,
	MLX5_QPC_ATOMIC_MODE_UP_TO_32B   = 0x5,
	MLX5_QPC_ATOMIC_MODE_UP_TO_64B   = 0x6,
	MLX5_QPC_ATOMIC_MODE_UP_TO_128B  = 0x7,
	MLX5_QPC_ATOMIC_MODE_UP_TO_256B  = 0x8,
};

enum {
	MLX5_QPC_CS_REQ_DISABLE    = 0x0,
	MLX5_QPC_CS_REQ_UP_TO_32B  = 0x11,
	MLX5_QPC_CS_REQ_UP_TO_64B  = 0x22,
};

enum {
	MLX5_QPC_CS_RES_DISABLE    = 0x0,
	MLX5_QPC_CS_RES_UP_TO_32B  = 0x1,
	MLX5_QPC_CS_RES_UP_TO_64B  = 0x2,
};

struct mlx5_ifc_qpc_bits {
	u8         state[0x4];
1757
	u8         reserved_at_4[0x4];
1758
	u8         st[0x8];
1759
	u8         reserved_at_10[0x3];
1760
	u8         pm_state[0x2];
1761
	u8         reserved_at_15[0x7];
1762
	u8         end_padding_mode[0x2];
1763
	u8         reserved_at_1e[0x2];
1764 1765 1766 1767 1768

	u8         wq_signature[0x1];
	u8         block_lb_mc[0x1];
	u8         atomic_like_write_en[0x1];
	u8         latency_sensitive[0x1];
1769
	u8         reserved_at_24[0x1];
1770
	u8         drain_sigerr[0x1];
1771
	u8         reserved_at_26[0x2];
1772 1773 1774 1775
	u8         pd[0x18];

	u8         mtu[0x3];
	u8         log_msg_max[0x5];
1776
	u8         reserved_at_48[0x1];
1777 1778 1779 1780
	u8         log_rq_size[0x4];
	u8         log_rq_stride[0x3];
	u8         no_sq[0x1];
	u8         log_sq_size[0x4];
1781
	u8         reserved_at_55[0x6];
1782
	u8         rlky[0x1];
1783
	u8         reserved_at_5c[0x4];
1784 1785 1786 1787

	u8         counter_set_id[0x8];
	u8         uar_page[0x18];

1788
	u8         reserved_at_80[0x8];
1789 1790
	u8         user_index[0x18];

1791
	u8         reserved_at_a0[0x3];
1792 1793 1794 1795 1796 1797 1798 1799
	u8         log_page_size[0x5];
	u8         remote_qpn[0x18];

	struct mlx5_ifc_ads_bits primary_address_path;

	struct mlx5_ifc_ads_bits secondary_address_path;

	u8         log_ack_req_freq[0x4];
1800
	u8         reserved_at_384[0x4];
1801
	u8         log_sra_max[0x3];
1802
	u8         reserved_at_38b[0x2];
1803 1804
	u8         retry_count[0x3];
	u8         rnr_retry[0x3];
1805
	u8         reserved_at_393[0x1];
1806 1807 1808
	u8         fre[0x1];
	u8         cur_rnr_retry[0x3];
	u8         cur_retry_count[0x3];
1809
	u8         reserved_at_39b[0x5];
1810

1811
	u8         reserved_at_3a0[0x20];
1812

1813
	u8         reserved_at_3c0[0x8];
1814 1815
	u8         next_send_psn[0x18];

1816
	u8         reserved_at_3e0[0x8];
1817 1818
	u8         cqn_snd[0x18];

1819
	u8         reserved_at_400[0x40];
1820

1821
	u8         reserved_at_440[0x8];
1822 1823
	u8         last_acked_psn[0x18];

1824
	u8         reserved_at_460[0x8];
1825 1826
	u8         ssn[0x18];

1827
	u8         reserved_at_480[0x8];
1828
	u8         log_rra_max[0x3];
1829
	u8         reserved_at_48b[0x1];
1830 1831 1832 1833
	u8         atomic_mode[0x4];
	u8         rre[0x1];
	u8         rwe[0x1];
	u8         rae[0x1];
1834
	u8         reserved_at_493[0x1];
1835
	u8         page_offset[0x6];
1836
	u8         reserved_at_49a[0x3];
1837 1838 1839 1840
	u8         cd_slave_receive[0x1];
	u8         cd_slave_send[0x1];
	u8         cd_master[0x1];

1841
	u8         reserved_at_4a0[0x3];
1842 1843 1844
	u8         min_rnr_nak[0x5];
	u8         next_rcv_psn[0x18];

1845
	u8         reserved_at_4c0[0x8];
1846 1847
	u8         xrcd[0x18];

1848
	u8         reserved_at_4e0[0x8];
1849 1850 1851 1852 1853 1854
	u8         cqn_rcv[0x18];

	u8         dbr_addr[0x40];

	u8         q_key[0x20];

1855
	u8         reserved_at_560[0x5];
1856 1857 1858
	u8         rq_type[0x3];
	u8         srqn_rmpn[0x18];

1859
	u8         reserved_at_580[0x8];
1860 1861 1862 1863 1864 1865 1866 1867 1868
	u8         rmsn[0x18];

	u8         hw_sq_wqebb_counter[0x10];
	u8         sw_sq_wqebb_counter[0x10];

	u8         hw_rq_counter[0x20];

	u8         sw_rq_counter[0x20];

1869
	u8         reserved_at_600[0x20];
1870

1871
	u8         reserved_at_620[0xf];
1872 1873 1874 1875 1876 1877
	u8         cgs[0x1];
	u8         cs_req[0x8];
	u8         cs_res[0x8];

	u8         dc_access_key[0x40];

1878
	u8         reserved_at_680[0xc0];
1879 1880 1881 1882 1883
};

struct mlx5_ifc_roce_addr_layout_bits {
	u8         source_l3_address[16][0x8];

1884
	u8         reserved_at_80[0x3];
1885 1886 1887 1888 1889 1890
	u8         vlan_valid[0x1];
	u8         vlan_id[0xc];
	u8         source_mac_47_32[0x10];

	u8         source_mac_31_0[0x20];

1891
	u8         reserved_at_c0[0x14];
1892 1893 1894
	u8         roce_l3_type[0x4];
	u8         roce_version[0x8];

1895
	u8         reserved_at_e0[0x20];
1896 1897 1898 1899 1900 1901 1902 1903 1904
};

union mlx5_ifc_hca_cap_union_bits {
	struct mlx5_ifc_cmd_hca_cap_bits cmd_hca_cap;
	struct mlx5_ifc_odp_cap_bits odp_cap;
	struct mlx5_ifc_atomic_caps_bits atomic_caps;
	struct mlx5_ifc_roce_cap_bits roce_cap;
	struct mlx5_ifc_per_protocol_networking_offload_caps_bits per_protocol_networking_offload_caps;
	struct mlx5_ifc_flow_table_nic_cap_bits flow_table_nic_cap;
1905
	struct mlx5_ifc_flow_table_eswitch_cap_bits flow_table_eswitch_cap;
1906
	struct mlx5_ifc_e_switch_cap_bits e_switch_cap;
1907
	u8         reserved_at_0[0x8000];
1908 1909 1910 1911 1912 1913 1914 1915 1916
};

enum {
	MLX5_FLOW_CONTEXT_ACTION_ALLOW     = 0x1,
	MLX5_FLOW_CONTEXT_ACTION_DROP      = 0x2,
	MLX5_FLOW_CONTEXT_ACTION_FWD_DEST  = 0x4,
};

struct mlx5_ifc_flow_context_bits {
1917
	u8         reserved_at_0[0x20];
1918 1919 1920

	u8         group_id[0x20];

1921
	u8         reserved_at_40[0x8];
1922 1923
	u8         flow_tag[0x18];

1924
	u8         reserved_at_60[0x10];
1925 1926
	u8         action[0x10];

1927
	u8         reserved_at_80[0x8];
1928 1929
	u8         destination_list_size[0x18];

1930
	u8         reserved_at_a0[0x160];
1931 1932 1933

	struct mlx5_ifc_fte_match_param_bits match_value;

1934
	u8         reserved_at_1200[0x600];
1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946

	struct mlx5_ifc_dest_format_struct_bits destination[0];
};

enum {
	MLX5_XRC_SRQC_STATE_GOOD   = 0x0,
	MLX5_XRC_SRQC_STATE_ERROR  = 0x1,
};

struct mlx5_ifc_xrc_srqc_bits {
	u8         state[0x4];
	u8         log_xrc_srq_size[0x4];
1947
	u8         reserved_at_8[0x18];
1948 1949 1950

	u8         wq_signature[0x1];
	u8         cont_srq[0x1];
1951
	u8         reserved_at_22[0x1];
1952 1953 1954 1955 1956 1957
	u8         rlky[0x1];
	u8         basic_cyclic_rcv_wqe[0x1];
	u8         log_rq_stride[0x3];
	u8         xrcd[0x18];

	u8         page_offset[0x6];
1958
	u8         reserved_at_46[0x2];
1959 1960
	u8         cqn[0x18];

1961
	u8         reserved_at_60[0x20];
1962 1963

	u8         user_index_equal_xrc_srqn[0x1];
1964
	u8         reserved_at_81[0x1];
1965 1966 1967
	u8         log_page_size[0x6];
	u8         user_index[0x18];

1968
	u8         reserved_at_a0[0x20];
1969

1970
	u8         reserved_at_c0[0x8];
1971 1972 1973 1974 1975
	u8         pd[0x18];

	u8         lwm[0x10];
	u8         wqe_cnt[0x10];

1976
	u8         reserved_at_100[0x40];
1977 1978 1979 1980

	u8         db_record_addr_h[0x20];

	u8         db_record_addr_l[0x1e];
1981
	u8         reserved_at_17e[0x2];
1982

1983
	u8         reserved_at_180[0x80];
1984 1985 1986 1987 1988 1989 1990 1991 1992
};

struct mlx5_ifc_traffic_counter_bits {
	u8         packets[0x40];

	u8         octets[0x40];
};

struct mlx5_ifc_tisc_bits {
1993
	u8         reserved_at_0[0xc];
1994
	u8         prio[0x4];
1995
	u8         reserved_at_10[0x10];
1996

1997
	u8         reserved_at_20[0x100];
1998

1999
	u8         reserved_at_120[0x8];
2000 2001
	u8         transport_domain[0x18];

2002
	u8         reserved_at_140[0x3c0];
2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015
};

enum {
	MLX5_TIRC_DISP_TYPE_DIRECT    = 0x0,
	MLX5_TIRC_DISP_TYPE_INDIRECT  = 0x1,
};

enum {
	MLX5_TIRC_LRO_ENABLE_MASK_IPV4_LRO  = 0x1,
	MLX5_TIRC_LRO_ENABLE_MASK_IPV6_LRO  = 0x2,
};

enum {
2016 2017 2018
	MLX5_RX_HASH_FN_NONE           = 0x0,
	MLX5_RX_HASH_FN_INVERTED_XOR8  = 0x1,
	MLX5_RX_HASH_FN_TOEPLITZ       = 0x2,
2019 2020 2021 2022 2023 2024 2025 2026
};

enum {
	MLX5_TIRC_SELF_LB_BLOCK_BLOCK_UNICAST_    = 0x1,
	MLX5_TIRC_SELF_LB_BLOCK_BLOCK_MULTICAST_  = 0x2,
};

struct mlx5_ifc_tirc_bits {
2027
	u8         reserved_at_0[0x20];
2028 2029

	u8         disp_type[0x4];
2030
	u8         reserved_at_24[0x1c];
2031

2032
	u8         reserved_at_40[0x40];
2033

2034
	u8         reserved_at_80[0x4];
2035 2036 2037 2038
	u8         lro_timeout_period_usecs[0x10];
	u8         lro_enable_mask[0x4];
	u8         lro_max_ip_payload_size[0x8];

2039
	u8         reserved_at_a0[0x40];
2040

2041
	u8         reserved_at_e0[0x8];
2042 2043 2044
	u8         inline_rqn[0x18];

	u8         rx_hash_symmetric[0x1];
2045
	u8         reserved_at_101[0x1];
2046
	u8         tunneled_offload_en[0x1];
2047
	u8         reserved_at_103[0x5];
2048 2049 2050
	u8         indirect_table[0x18];

	u8         rx_hash_fn[0x4];
2051
	u8         reserved_at_124[0x2];
2052 2053 2054 2055 2056 2057 2058 2059 2060
	u8         self_lb_block[0x2];
	u8         transport_domain[0x18];

	u8         rx_hash_toeplitz_key[10][0x20];

	struct mlx5_ifc_rx_hash_field_select_bits rx_hash_field_selector_outer;

	struct mlx5_ifc_rx_hash_field_select_bits rx_hash_field_selector_inner;

2061
	u8         reserved_at_2c0[0x4c0];
2062 2063 2064 2065 2066 2067 2068 2069 2070 2071
};

enum {
	MLX5_SRQC_STATE_GOOD   = 0x0,
	MLX5_SRQC_STATE_ERROR  = 0x1,
};

struct mlx5_ifc_srqc_bits {
	u8         state[0x4];
	u8         log_srq_size[0x4];
2072
	u8         reserved_at_8[0x18];
2073 2074 2075

	u8         wq_signature[0x1];
	u8         cont_srq[0x1];
2076
	u8         reserved_at_22[0x1];
2077
	u8         rlky[0x1];
2078
	u8         reserved_at_24[0x1];
2079 2080 2081 2082
	u8         log_rq_stride[0x3];
	u8         xrcd[0x18];

	u8         page_offset[0x6];
2083
	u8         reserved_at_46[0x2];
2084 2085
	u8         cqn[0x18];

2086
	u8         reserved_at_60[0x20];
2087

2088
	u8         reserved_at_80[0x2];
2089
	u8         log_page_size[0x6];
2090
	u8         reserved_at_88[0x18];
2091

2092
	u8         reserved_at_a0[0x20];
2093

2094
	u8         reserved_at_c0[0x8];
2095 2096 2097 2098 2099
	u8         pd[0x18];

	u8         lwm[0x10];
	u8         wqe_cnt[0x10];

2100
	u8         reserved_at_100[0x40];
2101

2102
	u8         dbr_addr[0x40];
2103

2104
	u8         reserved_at_180[0x80];
2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117
};

enum {
	MLX5_SQC_STATE_RST  = 0x0,
	MLX5_SQC_STATE_RDY  = 0x1,
	MLX5_SQC_STATE_ERR  = 0x3,
};

struct mlx5_ifc_sqc_bits {
	u8         rlky[0x1];
	u8         cd_master[0x1];
	u8         fre[0x1];
	u8         flush_in_error_en[0x1];
2118
	u8         reserved_at_4[0x4];
2119
	u8         state[0x4];
2120
	u8         reserved_at_c[0x14];
2121

2122
	u8         reserved_at_20[0x8];
2123 2124
	u8         user_index[0x18];

2125
	u8         reserved_at_40[0x8];
2126 2127
	u8         cqn[0x18];

2128
	u8         reserved_at_60[0xa0];
2129 2130

	u8         tis_lst_sz[0x10];
2131
	u8         reserved_at_110[0x10];
2132

2133
	u8         reserved_at_120[0x40];
2134

2135
	u8         reserved_at_160[0x8];
2136 2137 2138 2139 2140 2141
	u8         tis_num_0[0x18];

	struct mlx5_ifc_wq_bits wq;
};

struct mlx5_ifc_rqtc_bits {
2142
	u8         reserved_at_0[0xa0];
2143

2144
	u8         reserved_at_a0[0x10];
2145 2146
	u8         rqt_max_size[0x10];

2147
	u8         reserved_at_c0[0x10];
2148 2149
	u8         rqt_actual_size[0x10];

2150
	u8         reserved_at_e0[0x6a0];
2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167

	struct mlx5_ifc_rq_num_bits rq_num[0];
};

enum {
	MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_INLINE  = 0x0,
	MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_RMP     = 0x1,
};

enum {
	MLX5_RQC_STATE_RST  = 0x0,
	MLX5_RQC_STATE_RDY  = 0x1,
	MLX5_RQC_STATE_ERR  = 0x3,
};

struct mlx5_ifc_rqc_bits {
	u8         rlky[0x1];
2168
	u8         reserved_at_1[0x2];
2169 2170 2171
	u8         vsd[0x1];
	u8         mem_rq_type[0x4];
	u8         state[0x4];
2172
	u8         reserved_at_c[0x1];
2173
	u8         flush_in_error_en[0x1];
2174
	u8         reserved_at_e[0x12];
2175

2176
	u8         reserved_at_20[0x8];
2177 2178
	u8         user_index[0x18];

2179
	u8         reserved_at_40[0x8];
2180 2181 2182
	u8         cqn[0x18];

	u8         counter_set_id[0x8];
2183
	u8         reserved_at_68[0x18];
2184

2185
	u8         reserved_at_80[0x8];
2186 2187
	u8         rmpn[0x18];

2188
	u8         reserved_at_a0[0xe0];
2189 2190 2191 2192 2193 2194 2195 2196 2197 2198

	struct mlx5_ifc_wq_bits wq;
};

enum {
	MLX5_RMPC_STATE_RDY  = 0x1,
	MLX5_RMPC_STATE_ERR  = 0x3,
};

struct mlx5_ifc_rmpc_bits {
2199
	u8         reserved_at_0[0x8];
2200
	u8         state[0x4];
2201
	u8         reserved_at_c[0x14];
2202 2203

	u8         basic_cyclic_rcv_wqe[0x1];
2204
	u8         reserved_at_21[0x1f];
2205

2206
	u8         reserved_at_40[0x140];
2207 2208 2209 2210 2211

	struct mlx5_ifc_wq_bits wq;
};

struct mlx5_ifc_nic_vport_context_bits {
2212
	u8         reserved_at_0[0x1f];
2213 2214
	u8         roce_en[0x1];

2215
	u8         arm_change_event[0x1];
2216
	u8         reserved_at_21[0x1a];
2217 2218 2219 2220 2221
	u8         event_on_mtu[0x1];
	u8         event_on_promisc_change[0x1];
	u8         event_on_vlan_change[0x1];
	u8         event_on_mc_address_change[0x1];
	u8         event_on_uc_address_change[0x1];
2222

2223
	u8         reserved_at_40[0xf0];
2224 2225 2226

	u8         mtu[0x10];

2227 2228 2229 2230
	u8         system_image_guid[0x40];
	u8         port_guid[0x40];
	u8         node_guid[0x40];

2231
	u8         reserved_at_200[0x140];
2232
	u8         qkey_violation_counter[0x10];
2233
	u8         reserved_at_350[0x430];
2234 2235 2236 2237

	u8         promisc_uc[0x1];
	u8         promisc_mc[0x1];
	u8         promisc_all[0x1];
2238
	u8         reserved_at_783[0x2];
2239
	u8         allowed_list_type[0x3];
2240
	u8         reserved_at_788[0xc];
2241 2242 2243 2244
	u8         allowed_list_size[0xc];

	struct mlx5_ifc_mac_address_layout_bits permanent_address;

2245
	u8         reserved_at_7e0[0x20];
2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256

	u8         current_uc_mac_address[0][0x40];
};

enum {
	MLX5_MKC_ACCESS_MODE_PA    = 0x0,
	MLX5_MKC_ACCESS_MODE_MTT   = 0x1,
	MLX5_MKC_ACCESS_MODE_KLMS  = 0x2,
};

struct mlx5_ifc_mkc_bits {
2257
	u8         reserved_at_0[0x1];
2258
	u8         free[0x1];
2259
	u8         reserved_at_2[0xd];
2260 2261 2262 2263 2264 2265 2266 2267
	u8         small_fence_on_rdma_read_response[0x1];
	u8         umr_en[0x1];
	u8         a[0x1];
	u8         rw[0x1];
	u8         rr[0x1];
	u8         lw[0x1];
	u8         lr[0x1];
	u8         access_mode[0x2];
2268
	u8         reserved_at_18[0x8];
2269 2270 2271 2272

	u8         qpn[0x18];
	u8         mkey_7_0[0x8];

2273
	u8         reserved_at_40[0x20];
2274 2275 2276 2277

	u8         length64[0x1];
	u8         bsf_en[0x1];
	u8         sync_umr[0x1];
2278
	u8         reserved_at_63[0x2];
2279
	u8         expected_sigerr_count[0x1];
2280
	u8         reserved_at_66[0x1];
2281 2282 2283 2284 2285 2286 2287 2288 2289
	u8         en_rinval[0x1];
	u8         pd[0x18];

	u8         start_addr[0x40];

	u8         len[0x40];

	u8         bsf_octword_size[0x20];

2290
	u8         reserved_at_120[0x80];
2291 2292 2293

	u8         translations_octword_size[0x20];

2294
	u8         reserved_at_1c0[0x1b];
2295 2296
	u8         log_page_size[0x5];

2297
	u8         reserved_at_1e0[0x20];
2298 2299 2300
};

struct mlx5_ifc_pkey_bits {
2301
	u8         reserved_at_0[0x10];
2302 2303 2304 2305 2306 2307 2308 2309 2310 2311
	u8         pkey[0x10];
};

struct mlx5_ifc_array128_auto_bits {
	u8         array128_auto[16][0x8];
};

struct mlx5_ifc_hca_vport_context_bits {
	u8         field_select[0x20];

2312
	u8         reserved_at_20[0xe0];
2313 2314 2315 2316 2317

	u8         sm_virt_aware[0x1];
	u8         has_smi[0x1];
	u8         has_raw[0x1];
	u8         grh_required[0x1];
2318
	u8         reserved_at_104[0xc];
2319 2320 2321
	u8         port_physical_state[0x4];
	u8         vport_state_policy[0x4];
	u8         port_state[0x4];
2322 2323
	u8         vport_state[0x4];

2324
	u8         reserved_at_120[0x20];
2325 2326

	u8         system_image_guid[0x40];
2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339

	u8         port_guid[0x40];

	u8         node_guid[0x40];

	u8         cap_mask1[0x20];

	u8         cap_mask1_field_select[0x20];

	u8         cap_mask2[0x20];

	u8         cap_mask2_field_select[0x20];

2340
	u8         reserved_at_280[0x80];
2341 2342

	u8         lid[0x10];
2343
	u8         reserved_at_310[0x4];
2344 2345 2346 2347 2348 2349
	u8         init_type_reply[0x4];
	u8         lmc[0x3];
	u8         subnet_timeout[0x5];

	u8         sm_lid[0x10];
	u8         sm_sl[0x4];
2350
	u8         reserved_at_334[0xc];
2351 2352 2353 2354

	u8         qkey_violation_counter[0x10];
	u8         pkey_violation_counter[0x10];

2355
	u8         reserved_at_360[0xca0];
2356 2357
};

2358
struct mlx5_ifc_esw_vport_context_bits {
2359
	u8         reserved_at_0[0x3];
2360 2361 2362 2363
	u8         vport_svlan_strip[0x1];
	u8         vport_cvlan_strip[0x1];
	u8         vport_svlan_insert[0x1];
	u8         vport_cvlan_insert[0x2];
2364
	u8         reserved_at_8[0x18];
2365

2366
	u8         reserved_at_20[0x20];
2367 2368 2369 2370 2371 2372 2373 2374

	u8         svlan_cfi[0x1];
	u8         svlan_pcp[0x3];
	u8         svlan_id[0xc];
	u8         cvlan_cfi[0x1];
	u8         cvlan_pcp[0x3];
	u8         cvlan_id[0xc];

2375
	u8         reserved_at_60[0x7a0];
2376 2377
};

2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389
enum {
	MLX5_EQC_STATUS_OK                = 0x0,
	MLX5_EQC_STATUS_EQ_WRITE_FAILURE  = 0xa,
};

enum {
	MLX5_EQC_ST_ARMED  = 0x9,
	MLX5_EQC_ST_FIRED  = 0xa,
};

struct mlx5_ifc_eqc_bits {
	u8         status[0x4];
2390
	u8         reserved_at_4[0x9];
2391 2392
	u8         ec[0x1];
	u8         oi[0x1];
2393
	u8         reserved_at_f[0x5];
2394
	u8         st[0x4];
2395
	u8         reserved_at_18[0x8];
2396

2397
	u8         reserved_at_20[0x20];
2398

2399
	u8         reserved_at_40[0x14];
2400
	u8         page_offset[0x6];
2401
	u8         reserved_at_5a[0x6];
2402

2403
	u8         reserved_at_60[0x3];
2404 2405 2406
	u8         log_eq_size[0x5];
	u8         uar_page[0x18];

2407
	u8         reserved_at_80[0x20];
2408

2409
	u8         reserved_at_a0[0x18];
2410 2411
	u8         intr[0x8];

2412
	u8         reserved_at_c0[0x3];
2413
	u8         log_page_size[0x5];
2414
	u8         reserved_at_c8[0x18];
2415

2416
	u8         reserved_at_e0[0x60];
2417

2418
	u8         reserved_at_140[0x8];
2419 2420
	u8         consumer_counter[0x18];

2421
	u8         reserved_at_160[0x8];
2422 2423
	u8         producer_counter[0x18];

2424
	u8         reserved_at_180[0x80];
2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447
};

enum {
	MLX5_DCTC_STATE_ACTIVE    = 0x0,
	MLX5_DCTC_STATE_DRAINING  = 0x1,
	MLX5_DCTC_STATE_DRAINED   = 0x2,
};

enum {
	MLX5_DCTC_CS_RES_DISABLE    = 0x0,
	MLX5_DCTC_CS_RES_NA         = 0x1,
	MLX5_DCTC_CS_RES_UP_TO_64B  = 0x2,
};

enum {
	MLX5_DCTC_MTU_256_BYTES  = 0x1,
	MLX5_DCTC_MTU_512_BYTES  = 0x2,
	MLX5_DCTC_MTU_1K_BYTES   = 0x3,
	MLX5_DCTC_MTU_2K_BYTES   = 0x4,
	MLX5_DCTC_MTU_4K_BYTES   = 0x5,
};

struct mlx5_ifc_dctc_bits {
2448
	u8         reserved_at_0[0x4];
2449
	u8         state[0x4];
2450
	u8         reserved_at_8[0x18];
2451

2452
	u8         reserved_at_20[0x8];
2453 2454
	u8         user_index[0x18];

2455
	u8         reserved_at_40[0x8];
2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466
	u8         cqn[0x18];

	u8         counter_set_id[0x8];
	u8         atomic_mode[0x4];
	u8         rre[0x1];
	u8         rwe[0x1];
	u8         rae[0x1];
	u8         atomic_like_write_en[0x1];
	u8         latency_sensitive[0x1];
	u8         rlky[0x1];
	u8         free_ar[0x1];
2467
	u8         reserved_at_73[0xd];
2468

2469
	u8         reserved_at_80[0x8];
2470
	u8         cs_res[0x8];
2471
	u8         reserved_at_90[0x3];
2472
	u8         min_rnr_nak[0x5];
2473
	u8         reserved_at_98[0x8];
2474

2475
	u8         reserved_at_a0[0x8];
2476 2477
	u8         srqn[0x18];

2478
	u8         reserved_at_c0[0x8];
2479 2480 2481
	u8         pd[0x18];

	u8         tclass[0x8];
2482
	u8         reserved_at_e8[0x4];
2483 2484 2485 2486
	u8         flow_label[0x14];

	u8         dc_access_key[0x40];

2487
	u8         reserved_at_140[0x5];
2488 2489 2490 2491
	u8         mtu[0x3];
	u8         port[0x8];
	u8         pkey_index[0x10];

2492
	u8         reserved_at_160[0x8];
2493
	u8         my_addr_index[0x8];
2494
	u8         reserved_at_170[0x8];
2495 2496 2497 2498
	u8         hop_limit[0x8];

	u8         dc_access_key_violation_count[0x20];

2499
	u8         reserved_at_1a0[0x14];
2500 2501 2502 2503 2504
	u8         dei_cfi[0x1];
	u8         eth_prio[0x3];
	u8         ecn[0x2];
	u8         dscp[0x6];

2505
	u8         reserved_at_1c0[0x40];
2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526
};

enum {
	MLX5_CQC_STATUS_OK             = 0x0,
	MLX5_CQC_STATUS_CQ_OVERFLOW    = 0x9,
	MLX5_CQC_STATUS_CQ_WRITE_FAIL  = 0xa,
};

enum {
	MLX5_CQC_CQE_SZ_64_BYTES   = 0x0,
	MLX5_CQC_CQE_SZ_128_BYTES  = 0x1,
};

enum {
	MLX5_CQC_ST_SOLICITED_NOTIFICATION_REQUEST_ARMED  = 0x6,
	MLX5_CQC_ST_NOTIFICATION_REQUEST_ARMED            = 0x9,
	MLX5_CQC_ST_FIRED                                 = 0xa,
};

struct mlx5_ifc_cqc_bits {
	u8         status[0x4];
2527
	u8         reserved_at_4[0x4];
2528 2529
	u8         cqe_sz[0x3];
	u8         cc[0x1];
2530
	u8         reserved_at_c[0x1];
2531 2532
	u8         scqe_break_moderation_en[0x1];
	u8         oi[0x1];
2533
	u8         reserved_at_f[0x2];
2534 2535 2536
	u8         cqe_zip_en[0x1];
	u8         mini_cqe_res_format[0x2];
	u8         st[0x4];
2537
	u8         reserved_at_18[0x8];
2538

2539
	u8         reserved_at_20[0x20];
2540

2541
	u8         reserved_at_40[0x14];
2542
	u8         page_offset[0x6];
2543
	u8         reserved_at_5a[0x6];
2544

2545
	u8         reserved_at_60[0x3];
2546 2547 2548
	u8         log_cq_size[0x5];
	u8         uar_page[0x18];

2549
	u8         reserved_at_80[0x4];
2550 2551 2552
	u8         cq_period[0xc];
	u8         cq_max_count[0x10];

2553
	u8         reserved_at_a0[0x18];
2554 2555
	u8         c_eqn[0x8];

2556
	u8         reserved_at_c0[0x3];
2557
	u8         log_page_size[0x5];
2558
	u8         reserved_at_c8[0x18];
2559

2560
	u8         reserved_at_e0[0x20];
2561

2562
	u8         reserved_at_100[0x8];
2563 2564
	u8         last_notified_index[0x18];

2565
	u8         reserved_at_120[0x8];
2566 2567
	u8         last_solicit_index[0x18];

2568
	u8         reserved_at_140[0x8];
2569 2570
	u8         consumer_counter[0x18];

2571
	u8         reserved_at_160[0x8];
2572 2573
	u8         producer_counter[0x18];

2574
	u8         reserved_at_180[0x40];
2575 2576 2577 2578 2579 2580 2581 2582

	u8         dbr_addr[0x40];
};

union mlx5_ifc_cong_control_roce_ecn_auto_bits {
	struct mlx5_ifc_cong_control_802_1qau_rp_bits cong_control_802_1qau_rp;
	struct mlx5_ifc_cong_control_r_roce_ecn_rp_bits cong_control_r_roce_ecn_rp;
	struct mlx5_ifc_cong_control_r_roce_ecn_np_bits cong_control_r_roce_ecn_np;
2583
	u8         reserved_at_0[0x800];
2584 2585 2586
};

struct mlx5_ifc_query_adapter_param_block_bits {
2587
	u8         reserved_at_0[0xc0];
2588

2589
	u8         reserved_at_c0[0x8];
2590 2591
	u8         ieee_vendor_id[0x18];

2592
	u8         reserved_at_e0[0x10];
2593 2594 2595 2596 2597 2598 2599 2600 2601 2602
	u8         vsd_vendor_id[0x10];

	u8         vsd[208][0x8];

	u8         vsd_contd_psid[16][0x8];
};

union mlx5_ifc_modify_field_select_resize_field_select_auto_bits {
	struct mlx5_ifc_modify_field_select_bits modify_field_select;
	struct mlx5_ifc_resize_field_select_bits resize_field_select;
2603
	u8         reserved_at_0[0x20];
2604 2605 2606 2607 2608 2609
};

union mlx5_ifc_field_select_802_1_r_roce_auto_bits {
	struct mlx5_ifc_field_select_802_1qau_rp_bits field_select_802_1qau_rp;
	struct mlx5_ifc_field_select_r_roce_rp_bits field_select_r_roce_rp;
	struct mlx5_ifc_field_select_r_roce_np_bits field_select_r_roce_np;
2610
	u8         reserved_at_0[0x20];
2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621
};

union mlx5_ifc_eth_cntrs_grp_data_layout_auto_bits {
	struct mlx5_ifc_eth_802_3_cntrs_grp_data_layout_bits eth_802_3_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_2863_cntrs_grp_data_layout_bits eth_2863_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_2819_cntrs_grp_data_layout_bits eth_2819_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_3635_cntrs_grp_data_layout_bits eth_3635_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_extended_cntrs_grp_data_layout_bits eth_extended_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_per_prio_grp_data_layout_bits eth_per_prio_grp_data_layout;
	struct mlx5_ifc_eth_per_traffic_grp_data_layout_bits eth_per_traffic_grp_data_layout;
	struct mlx5_ifc_phys_layer_cntrs_bits phys_layer_cntrs;
2622
	u8         reserved_at_0[0x7c0];
2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637
};

union mlx5_ifc_event_auto_bits {
	struct mlx5_ifc_comp_event_bits comp_event;
	struct mlx5_ifc_dct_events_bits dct_events;
	struct mlx5_ifc_qp_events_bits qp_events;
	struct mlx5_ifc_wqe_associated_page_fault_event_bits wqe_associated_page_fault_event;
	struct mlx5_ifc_rdma_page_fault_event_bits rdma_page_fault_event;
	struct mlx5_ifc_cq_error_bits cq_error;
	struct mlx5_ifc_dropped_packet_logged_bits dropped_packet_logged;
	struct mlx5_ifc_port_state_change_event_bits port_state_change_event;
	struct mlx5_ifc_gpio_event_bits gpio_event;
	struct mlx5_ifc_db_bf_congestion_event_bits db_bf_congestion_event;
	struct mlx5_ifc_stall_vl_event_bits stall_vl_event;
	struct mlx5_ifc_cmd_inter_comp_event_bits cmd_inter_comp_event;
2638
	u8         reserved_at_0[0xe0];
2639 2640 2641
};

struct mlx5_ifc_health_buffer_bits {
2642
	u8         reserved_at_0[0x100];
2643 2644 2645 2646 2647

	u8         assert_existptr[0x20];

	u8         assert_callra[0x20];

2648
	u8         reserved_at_140[0x40];
2649 2650 2651 2652 2653

	u8         fw_version[0x20];

	u8         hw_id[0x20];

2654
	u8         reserved_at_1c0[0x20];
2655 2656 2657 2658 2659 2660 2661 2662

	u8         irisc_index[0x8];
	u8         synd[0x8];
	u8         ext_synd[0x10];
};

struct mlx5_ifc_register_loopback_control_bits {
	u8         no_lb[0x1];
2663
	u8         reserved_at_1[0x7];
2664
	u8         port[0x8];
2665
	u8         reserved_at_10[0x10];
2666

2667
	u8         reserved_at_20[0x60];
2668 2669 2670 2671
};

struct mlx5_ifc_teardown_hca_out_bits {
	u8         status[0x8];
2672
	u8         reserved_at_8[0x18];
2673 2674 2675

	u8         syndrome[0x20];

2676
	u8         reserved_at_40[0x40];
2677 2678 2679 2680 2681 2682 2683 2684 2685
};

enum {
	MLX5_TEARDOWN_HCA_IN_PROFILE_GRACEFUL_CLOSE  = 0x0,
	MLX5_TEARDOWN_HCA_IN_PROFILE_PANIC_CLOSE     = 0x1,
};

struct mlx5_ifc_teardown_hca_in_bits {
	u8         opcode[0x10];
2686
	u8         reserved_at_10[0x10];
2687

2688
	u8         reserved_at_20[0x10];
2689 2690
	u8         op_mod[0x10];

2691
	u8         reserved_at_40[0x10];
2692 2693
	u8         profile[0x10];

2694
	u8         reserved_at_60[0x20];
2695 2696 2697 2698
};

struct mlx5_ifc_sqerr2rts_qp_out_bits {
	u8         status[0x8];
2699
	u8         reserved_at_8[0x18];
2700 2701 2702

	u8         syndrome[0x20];

2703
	u8         reserved_at_40[0x40];
2704 2705 2706 2707
};

struct mlx5_ifc_sqerr2rts_qp_in_bits {
	u8         opcode[0x10];
2708
	u8         reserved_at_10[0x10];
2709

2710
	u8         reserved_at_20[0x10];
2711 2712
	u8         op_mod[0x10];

2713
	u8         reserved_at_40[0x8];
2714 2715
	u8         qpn[0x18];

2716
	u8         reserved_at_60[0x20];
2717 2718 2719

	u8         opt_param_mask[0x20];

2720
	u8         reserved_at_a0[0x20];
2721 2722 2723

	struct mlx5_ifc_qpc_bits qpc;

2724
	u8         reserved_at_800[0x80];
2725 2726 2727 2728
};

struct mlx5_ifc_sqd2rts_qp_out_bits {
	u8         status[0x8];
2729
	u8         reserved_at_8[0x18];
2730 2731 2732

	u8         syndrome[0x20];

2733
	u8         reserved_at_40[0x40];
2734 2735 2736 2737
};

struct mlx5_ifc_sqd2rts_qp_in_bits {
	u8         opcode[0x10];
2738
	u8         reserved_at_10[0x10];
2739

2740
	u8         reserved_at_20[0x10];
2741 2742
	u8         op_mod[0x10];

2743
	u8         reserved_at_40[0x8];
2744 2745
	u8         qpn[0x18];

2746
	u8         reserved_at_60[0x20];
2747 2748 2749

	u8         opt_param_mask[0x20];

2750
	u8         reserved_at_a0[0x20];
2751 2752 2753

	struct mlx5_ifc_qpc_bits qpc;

2754
	u8         reserved_at_800[0x80];
2755 2756 2757 2758
};

struct mlx5_ifc_set_roce_address_out_bits {
	u8         status[0x8];
2759
	u8         reserved_at_8[0x18];
2760 2761 2762

	u8         syndrome[0x20];

2763
	u8         reserved_at_40[0x40];
2764 2765 2766 2767
};

struct mlx5_ifc_set_roce_address_in_bits {
	u8         opcode[0x10];
2768
	u8         reserved_at_10[0x10];
2769

2770
	u8         reserved_at_20[0x10];
2771 2772 2773
	u8         op_mod[0x10];

	u8         roce_address_index[0x10];
2774
	u8         reserved_at_50[0x10];
2775

2776
	u8         reserved_at_60[0x20];
2777 2778 2779 2780 2781 2782

	struct mlx5_ifc_roce_addr_layout_bits roce_address;
};

struct mlx5_ifc_set_mad_demux_out_bits {
	u8         status[0x8];
2783
	u8         reserved_at_8[0x18];
2784 2785 2786

	u8         syndrome[0x20];

2787
	u8         reserved_at_40[0x40];
2788 2789 2790 2791 2792 2793 2794 2795 2796
};

enum {
	MLX5_SET_MAD_DEMUX_IN_DEMUX_MODE_PASS_ALL   = 0x0,
	MLX5_SET_MAD_DEMUX_IN_DEMUX_MODE_SELECTIVE  = 0x2,
};

struct mlx5_ifc_set_mad_demux_in_bits {
	u8         opcode[0x10];
2797
	u8         reserved_at_10[0x10];
2798

2799
	u8         reserved_at_20[0x10];
2800 2801
	u8         op_mod[0x10];

2802
	u8         reserved_at_40[0x20];
2803

2804
	u8         reserved_at_60[0x6];
2805
	u8         demux_mode[0x2];
2806
	u8         reserved_at_68[0x18];
2807 2808 2809 2810
};

struct mlx5_ifc_set_l2_table_entry_out_bits {
	u8         status[0x8];
2811
	u8         reserved_at_8[0x18];
2812 2813 2814

	u8         syndrome[0x20];

2815
	u8         reserved_at_40[0x40];
2816 2817 2818 2819
};

struct mlx5_ifc_set_l2_table_entry_in_bits {
	u8         opcode[0x10];
2820
	u8         reserved_at_10[0x10];
2821

2822
	u8         reserved_at_20[0x10];
2823 2824
	u8         op_mod[0x10];

2825
	u8         reserved_at_40[0x60];
2826

2827
	u8         reserved_at_a0[0x8];
2828 2829
	u8         table_index[0x18];

2830
	u8         reserved_at_c0[0x20];
2831

2832
	u8         reserved_at_e0[0x13];
2833 2834 2835 2836 2837
	u8         vlan_valid[0x1];
	u8         vlan[0xc];

	struct mlx5_ifc_mac_address_layout_bits mac_address;

2838
	u8         reserved_at_140[0xc0];
2839 2840 2841 2842
};

struct mlx5_ifc_set_issi_out_bits {
	u8         status[0x8];
2843
	u8         reserved_at_8[0x18];
2844 2845 2846

	u8         syndrome[0x20];

2847
	u8         reserved_at_40[0x40];
2848 2849 2850 2851
};

struct mlx5_ifc_set_issi_in_bits {
	u8         opcode[0x10];
2852
	u8         reserved_at_10[0x10];
2853

2854
	u8         reserved_at_20[0x10];
2855 2856
	u8         op_mod[0x10];

2857
	u8         reserved_at_40[0x10];
2858 2859
	u8         current_issi[0x10];

2860
	u8         reserved_at_60[0x20];
2861 2862 2863 2864
};

struct mlx5_ifc_set_hca_cap_out_bits {
	u8         status[0x8];
2865
	u8         reserved_at_8[0x18];
2866 2867 2868

	u8         syndrome[0x20];

2869
	u8         reserved_at_40[0x40];
2870 2871 2872 2873
};

struct mlx5_ifc_set_hca_cap_in_bits {
	u8         opcode[0x10];
2874
	u8         reserved_at_10[0x10];
2875

2876
	u8         reserved_at_20[0x10];
2877 2878
	u8         op_mod[0x10];

2879
	u8         reserved_at_40[0x40];
2880 2881 2882 2883

	union mlx5_ifc_hca_cap_union_bits capability;
};

2884 2885 2886 2887 2888 2889 2890
enum {
	MLX5_SET_FTE_MODIFY_ENABLE_MASK_ACTION    = 0x0,
	MLX5_SET_FTE_MODIFY_ENABLE_MASK_FLOW_TAG  = 0x1,
	MLX5_SET_FTE_MODIFY_ENABLE_MASK_DESTINATION_LIST    = 0x2,
	MLX5_SET_FTE_MODIFY_ENABLE_MASK_FLOW_COUNTERS    = 0x3
};

2891 2892
struct mlx5_ifc_set_fte_out_bits {
	u8         status[0x8];
2893
	u8         reserved_at_8[0x18];
2894 2895 2896

	u8         syndrome[0x20];

2897
	u8         reserved_at_40[0x40];
2898 2899 2900 2901
};

struct mlx5_ifc_set_fte_in_bits {
	u8         opcode[0x10];
2902
	u8         reserved_at_10[0x10];
2903

2904
	u8         reserved_at_20[0x10];
2905 2906
	u8         op_mod[0x10];

2907
	u8         reserved_at_40[0x40];
2908 2909

	u8         table_type[0x8];
2910
	u8         reserved_at_88[0x18];
2911

2912
	u8         reserved_at_a0[0x8];
2913 2914
	u8         table_id[0x18];

2915
	u8         reserved_at_c0[0x18];
2916 2917
	u8         modify_enable_mask[0x8];

2918
	u8         reserved_at_e0[0x20];
2919 2920 2921

	u8         flow_index[0x20];

2922
	u8         reserved_at_120[0xe0];
2923 2924 2925 2926 2927 2928

	struct mlx5_ifc_flow_context_bits flow_context;
};

struct mlx5_ifc_rts2rts_qp_out_bits {
	u8         status[0x8];
2929
	u8         reserved_at_8[0x18];
2930 2931 2932

	u8         syndrome[0x20];

2933
	u8         reserved_at_40[0x40];
2934 2935 2936 2937
};

struct mlx5_ifc_rts2rts_qp_in_bits {
	u8         opcode[0x10];
2938
	u8         reserved_at_10[0x10];
2939

2940
	u8         reserved_at_20[0x10];
2941 2942
	u8         op_mod[0x10];

2943
	u8         reserved_at_40[0x8];
2944 2945
	u8         qpn[0x18];

2946
	u8         reserved_at_60[0x20];
2947 2948 2949

	u8         opt_param_mask[0x20];

2950
	u8         reserved_at_a0[0x20];
2951 2952 2953

	struct mlx5_ifc_qpc_bits qpc;

2954
	u8         reserved_at_800[0x80];
2955 2956 2957 2958
};

struct mlx5_ifc_rtr2rts_qp_out_bits {
	u8         status[0x8];
2959
	u8         reserved_at_8[0x18];
2960 2961 2962

	u8         syndrome[0x20];

2963
	u8         reserved_at_40[0x40];
2964 2965 2966 2967
};

struct mlx5_ifc_rtr2rts_qp_in_bits {
	u8         opcode[0x10];
2968
	u8         reserved_at_10[0x10];
2969

2970
	u8         reserved_at_20[0x10];
2971 2972
	u8         op_mod[0x10];

2973
	u8         reserved_at_40[0x8];
2974 2975
	u8         qpn[0x18];

2976
	u8         reserved_at_60[0x20];
2977 2978 2979

	u8         opt_param_mask[0x20];

2980
	u8         reserved_at_a0[0x20];
2981 2982 2983

	struct mlx5_ifc_qpc_bits qpc;

2984
	u8         reserved_at_800[0x80];
2985 2986 2987 2988
};

struct mlx5_ifc_rst2init_qp_out_bits {
	u8         status[0x8];
2989
	u8         reserved_at_8[0x18];
2990 2991 2992

	u8         syndrome[0x20];

2993
	u8         reserved_at_40[0x40];
2994 2995 2996 2997
};

struct mlx5_ifc_rst2init_qp_in_bits {
	u8         opcode[0x10];
2998
	u8         reserved_at_10[0x10];
2999

3000
	u8         reserved_at_20[0x10];
3001 3002
	u8         op_mod[0x10];

3003
	u8         reserved_at_40[0x8];
3004 3005
	u8         qpn[0x18];

3006
	u8         reserved_at_60[0x20];
3007 3008 3009

	u8         opt_param_mask[0x20];

3010
	u8         reserved_at_a0[0x20];
3011 3012 3013

	struct mlx5_ifc_qpc_bits qpc;

3014
	u8         reserved_at_800[0x80];
3015 3016 3017 3018
};

struct mlx5_ifc_query_xrc_srq_out_bits {
	u8         status[0x8];
3019
	u8         reserved_at_8[0x18];
3020 3021 3022

	u8         syndrome[0x20];

3023
	u8         reserved_at_40[0x40];
3024 3025 3026

	struct mlx5_ifc_xrc_srqc_bits xrc_srq_context_entry;

3027
	u8         reserved_at_280[0x600];
3028 3029 3030 3031 3032 3033

	u8         pas[0][0x40];
};

struct mlx5_ifc_query_xrc_srq_in_bits {
	u8         opcode[0x10];
3034
	u8         reserved_at_10[0x10];
3035

3036
	u8         reserved_at_20[0x10];
3037 3038
	u8         op_mod[0x10];

3039
	u8         reserved_at_40[0x8];
3040 3041
	u8         xrc_srqn[0x18];

3042
	u8         reserved_at_60[0x20];
3043 3044 3045 3046 3047 3048 3049 3050 3051
};

enum {
	MLX5_QUERY_VPORT_STATE_OUT_STATE_DOWN  = 0x0,
	MLX5_QUERY_VPORT_STATE_OUT_STATE_UP    = 0x1,
};

struct mlx5_ifc_query_vport_state_out_bits {
	u8         status[0x8];
3052
	u8         reserved_at_8[0x18];
3053 3054 3055

	u8         syndrome[0x20];

3056
	u8         reserved_at_40[0x20];
3057

3058
	u8         reserved_at_60[0x18];
3059 3060 3061 3062 3063 3064
	u8         admin_state[0x4];
	u8         state[0x4];
};

enum {
	MLX5_QUERY_VPORT_STATE_IN_OP_MOD_VNIC_VPORT  = 0x0,
3065
	MLX5_QUERY_VPORT_STATE_IN_OP_MOD_ESW_VPORT   = 0x1,
3066 3067 3068 3069
};

struct mlx5_ifc_query_vport_state_in_bits {
	u8         opcode[0x10];
3070
	u8         reserved_at_10[0x10];
3071

3072
	u8         reserved_at_20[0x10];
3073 3074 3075
	u8         op_mod[0x10];

	u8         other_vport[0x1];
3076
	u8         reserved_at_41[0xf];
3077 3078
	u8         vport_number[0x10];

3079
	u8         reserved_at_60[0x20];
3080 3081 3082 3083
};

struct mlx5_ifc_query_vport_counter_out_bits {
	u8         status[0x8];
3084
	u8         reserved_at_8[0x18];
3085 3086 3087

	u8         syndrome[0x20];

3088
	u8         reserved_at_40[0x40];
3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113

	struct mlx5_ifc_traffic_counter_bits received_errors;

	struct mlx5_ifc_traffic_counter_bits transmit_errors;

	struct mlx5_ifc_traffic_counter_bits received_ib_unicast;

	struct mlx5_ifc_traffic_counter_bits transmitted_ib_unicast;

	struct mlx5_ifc_traffic_counter_bits received_ib_multicast;

	struct mlx5_ifc_traffic_counter_bits transmitted_ib_multicast;

	struct mlx5_ifc_traffic_counter_bits received_eth_broadcast;

	struct mlx5_ifc_traffic_counter_bits transmitted_eth_broadcast;

	struct mlx5_ifc_traffic_counter_bits received_eth_unicast;

	struct mlx5_ifc_traffic_counter_bits transmitted_eth_unicast;

	struct mlx5_ifc_traffic_counter_bits received_eth_multicast;

	struct mlx5_ifc_traffic_counter_bits transmitted_eth_multicast;

3114
	u8         reserved_at_680[0xa00];
3115 3116 3117 3118 3119 3120 3121 3122
};

enum {
	MLX5_QUERY_VPORT_COUNTER_IN_OP_MOD_VPORT_COUNTERS  = 0x0,
};

struct mlx5_ifc_query_vport_counter_in_bits {
	u8         opcode[0x10];
3123
	u8         reserved_at_10[0x10];
3124

3125
	u8         reserved_at_20[0x10];
3126 3127 3128
	u8         op_mod[0x10];

	u8         other_vport[0x1];
3129
	u8         reserved_at_41[0xf];
3130 3131
	u8         vport_number[0x10];

3132
	u8         reserved_at_60[0x60];
3133 3134

	u8         clear[0x1];
3135
	u8         reserved_at_c1[0x1f];
3136

3137
	u8         reserved_at_e0[0x20];
3138 3139 3140 3141
};

struct mlx5_ifc_query_tis_out_bits {
	u8         status[0x8];
3142
	u8         reserved_at_8[0x18];
3143 3144 3145

	u8         syndrome[0x20];

3146
	u8         reserved_at_40[0x40];
3147 3148 3149 3150 3151 3152

	struct mlx5_ifc_tisc_bits tis_context;
};

struct mlx5_ifc_query_tis_in_bits {
	u8         opcode[0x10];
3153
	u8         reserved_at_10[0x10];
3154

3155
	u8         reserved_at_20[0x10];
3156 3157
	u8         op_mod[0x10];

3158
	u8         reserved_at_40[0x8];
3159 3160
	u8         tisn[0x18];

3161
	u8         reserved_at_60[0x20];
3162 3163 3164 3165
};

struct mlx5_ifc_query_tir_out_bits {
	u8         status[0x8];
3166
	u8         reserved_at_8[0x18];
3167 3168 3169

	u8         syndrome[0x20];

3170
	u8         reserved_at_40[0xc0];
3171 3172 3173 3174 3175 3176

	struct mlx5_ifc_tirc_bits tir_context;
};

struct mlx5_ifc_query_tir_in_bits {
	u8         opcode[0x10];
3177
	u8         reserved_at_10[0x10];
3178

3179
	u8         reserved_at_20[0x10];
3180 3181
	u8         op_mod[0x10];

3182
	u8         reserved_at_40[0x8];
3183 3184
	u8         tirn[0x18];

3185
	u8         reserved_at_60[0x20];
3186 3187 3188 3189
};

struct mlx5_ifc_query_srq_out_bits {
	u8         status[0x8];
3190
	u8         reserved_at_8[0x18];
3191 3192 3193

	u8         syndrome[0x20];

3194
	u8         reserved_at_40[0x40];
3195 3196 3197

	struct mlx5_ifc_srqc_bits srq_context_entry;

3198
	u8         reserved_at_280[0x600];
3199 3200 3201 3202 3203 3204

	u8         pas[0][0x40];
};

struct mlx5_ifc_query_srq_in_bits {
	u8         opcode[0x10];
3205
	u8         reserved_at_10[0x10];
3206

3207
	u8         reserved_at_20[0x10];
3208 3209
	u8         op_mod[0x10];

3210
	u8         reserved_at_40[0x8];
3211 3212
	u8         srqn[0x18];

3213
	u8         reserved_at_60[0x20];
3214 3215 3216 3217
};

struct mlx5_ifc_query_sq_out_bits {
	u8         status[0x8];
3218
	u8         reserved_at_8[0x18];
3219 3220 3221

	u8         syndrome[0x20];

3222
	u8         reserved_at_40[0xc0];
3223 3224 3225 3226 3227 3228

	struct mlx5_ifc_sqc_bits sq_context;
};

struct mlx5_ifc_query_sq_in_bits {
	u8         opcode[0x10];
3229
	u8         reserved_at_10[0x10];
3230

3231
	u8         reserved_at_20[0x10];
3232 3233
	u8         op_mod[0x10];

3234
	u8         reserved_at_40[0x8];
3235 3236
	u8         sqn[0x18];

3237
	u8         reserved_at_60[0x20];
3238 3239 3240 3241
};

struct mlx5_ifc_query_special_contexts_out_bits {
	u8         status[0x8];
3242
	u8         reserved_at_8[0x18];
3243 3244 3245

	u8         syndrome[0x20];

3246
	u8         reserved_at_40[0x20];
3247 3248 3249 3250 3251 3252

	u8         resd_lkey[0x20];
};

struct mlx5_ifc_query_special_contexts_in_bits {
	u8         opcode[0x10];
3253
	u8         reserved_at_10[0x10];
3254

3255
	u8         reserved_at_20[0x10];
3256 3257
	u8         op_mod[0x10];

3258
	u8         reserved_at_40[0x40];
3259 3260 3261 3262
};

struct mlx5_ifc_query_rqt_out_bits {
	u8         status[0x8];
3263
	u8         reserved_at_8[0x18];
3264 3265 3266

	u8         syndrome[0x20];

3267
	u8         reserved_at_40[0xc0];
3268 3269 3270 3271 3272 3273

	struct mlx5_ifc_rqtc_bits rqt_context;
};

struct mlx5_ifc_query_rqt_in_bits {
	u8         opcode[0x10];
3274
	u8         reserved_at_10[0x10];
3275

3276
	u8         reserved_at_20[0x10];
3277 3278
	u8         op_mod[0x10];

3279
	u8         reserved_at_40[0x8];
3280 3281
	u8         rqtn[0x18];

3282
	u8         reserved_at_60[0x20];
3283 3284 3285 3286
};

struct mlx5_ifc_query_rq_out_bits {
	u8         status[0x8];
3287
	u8         reserved_at_8[0x18];
3288 3289 3290

	u8         syndrome[0x20];

3291
	u8         reserved_at_40[0xc0];
3292 3293 3294 3295 3296 3297

	struct mlx5_ifc_rqc_bits rq_context;
};

struct mlx5_ifc_query_rq_in_bits {
	u8         opcode[0x10];
3298
	u8         reserved_at_10[0x10];
3299

3300
	u8         reserved_at_20[0x10];
3301 3302
	u8         op_mod[0x10];

3303
	u8         reserved_at_40[0x8];
3304 3305
	u8         rqn[0x18];

3306
	u8         reserved_at_60[0x20];
3307 3308 3309 3310
};

struct mlx5_ifc_query_roce_address_out_bits {
	u8         status[0x8];
3311
	u8         reserved_at_8[0x18];
3312 3313 3314

	u8         syndrome[0x20];

3315
	u8         reserved_at_40[0x40];
3316 3317 3318 3319 3320 3321

	struct mlx5_ifc_roce_addr_layout_bits roce_address;
};

struct mlx5_ifc_query_roce_address_in_bits {
	u8         opcode[0x10];
3322
	u8         reserved_at_10[0x10];
3323

3324
	u8         reserved_at_20[0x10];
3325 3326 3327
	u8         op_mod[0x10];

	u8         roce_address_index[0x10];
3328
	u8         reserved_at_50[0x10];
3329

3330
	u8         reserved_at_60[0x20];
3331 3332 3333 3334
};

struct mlx5_ifc_query_rmp_out_bits {
	u8         status[0x8];
3335
	u8         reserved_at_8[0x18];
3336 3337 3338

	u8         syndrome[0x20];

3339
	u8         reserved_at_40[0xc0];
3340 3341 3342 3343 3344 3345

	struct mlx5_ifc_rmpc_bits rmp_context;
};

struct mlx5_ifc_query_rmp_in_bits {
	u8         opcode[0x10];
3346
	u8         reserved_at_10[0x10];
3347

3348
	u8         reserved_at_20[0x10];
3349 3350
	u8         op_mod[0x10];

3351
	u8         reserved_at_40[0x8];
3352 3353
	u8         rmpn[0x18];

3354
	u8         reserved_at_60[0x20];
3355 3356 3357 3358
};

struct mlx5_ifc_query_qp_out_bits {
	u8         status[0x8];
3359
	u8         reserved_at_8[0x18];
3360 3361 3362

	u8         syndrome[0x20];

3363
	u8         reserved_at_40[0x40];
3364 3365 3366

	u8         opt_param_mask[0x20];

3367
	u8         reserved_at_a0[0x20];
3368 3369 3370

	struct mlx5_ifc_qpc_bits qpc;

3371
	u8         reserved_at_800[0x80];
3372 3373 3374 3375 3376 3377

	u8         pas[0][0x40];
};

struct mlx5_ifc_query_qp_in_bits {
	u8         opcode[0x10];
3378
	u8         reserved_at_10[0x10];
3379

3380
	u8         reserved_at_20[0x10];
3381 3382
	u8         op_mod[0x10];

3383
	u8         reserved_at_40[0x8];
3384 3385
	u8         qpn[0x18];

3386
	u8         reserved_at_60[0x20];
3387 3388 3389 3390
};

struct mlx5_ifc_query_q_counter_out_bits {
	u8         status[0x8];
3391
	u8         reserved_at_8[0x18];
3392 3393 3394

	u8         syndrome[0x20];

3395
	u8         reserved_at_40[0x40];
3396 3397 3398

	u8         rx_write_requests[0x20];

3399
	u8         reserved_at_a0[0x20];
3400 3401 3402

	u8         rx_read_requests[0x20];

3403
	u8         reserved_at_e0[0x20];
3404 3405 3406

	u8         rx_atomic_requests[0x20];

3407
	u8         reserved_at_120[0x20];
3408 3409 3410

	u8         rx_dct_connect[0x20];

3411
	u8         reserved_at_160[0x20];
3412 3413 3414

	u8         out_of_buffer[0x20];

3415
	u8         reserved_at_1a0[0x20];
3416 3417 3418

	u8         out_of_sequence[0x20];

3419
	u8         reserved_at_1e0[0x620];
3420 3421 3422 3423
};

struct mlx5_ifc_query_q_counter_in_bits {
	u8         opcode[0x10];
3424
	u8         reserved_at_10[0x10];
3425

3426
	u8         reserved_at_20[0x10];
3427 3428
	u8         op_mod[0x10];

3429
	u8         reserved_at_40[0x80];
3430 3431

	u8         clear[0x1];
3432
	u8         reserved_at_c1[0x1f];
3433

3434
	u8         reserved_at_e0[0x18];
3435 3436 3437 3438 3439
	u8         counter_set_id[0x8];
};

struct mlx5_ifc_query_pages_out_bits {
	u8         status[0x8];
3440
	u8         reserved_at_8[0x18];
3441 3442 3443

	u8         syndrome[0x20];

3444
	u8         reserved_at_40[0x10];
3445 3446 3447 3448 3449 3450 3451 3452 3453 3454 3455 3456 3457
	u8         function_id[0x10];

	u8         num_pages[0x20];
};

enum {
	MLX5_QUERY_PAGES_IN_OP_MOD_BOOT_PAGES     = 0x1,
	MLX5_QUERY_PAGES_IN_OP_MOD_INIT_PAGES     = 0x2,
	MLX5_QUERY_PAGES_IN_OP_MOD_REGULAR_PAGES  = 0x3,
};

struct mlx5_ifc_query_pages_in_bits {
	u8         opcode[0x10];
3458
	u8         reserved_at_10[0x10];
3459

3460
	u8         reserved_at_20[0x10];
3461 3462
	u8         op_mod[0x10];

3463
	u8         reserved_at_40[0x10];
3464 3465
	u8         function_id[0x10];

3466
	u8         reserved_at_60[0x20];
3467 3468 3469 3470
};

struct mlx5_ifc_query_nic_vport_context_out_bits {
	u8         status[0x8];
3471
	u8         reserved_at_8[0x18];
3472 3473 3474

	u8         syndrome[0x20];

3475
	u8         reserved_at_40[0x40];
3476 3477 3478 3479 3480 3481

	struct mlx5_ifc_nic_vport_context_bits nic_vport_context;
};

struct mlx5_ifc_query_nic_vport_context_in_bits {
	u8         opcode[0x10];
3482
	u8         reserved_at_10[0x10];
3483

3484
	u8         reserved_at_20[0x10];
3485 3486 3487
	u8         op_mod[0x10];

	u8         other_vport[0x1];
3488
	u8         reserved_at_41[0xf];
3489 3490
	u8         vport_number[0x10];

3491
	u8         reserved_at_60[0x5];
3492
	u8         allowed_list_type[0x3];
3493
	u8         reserved_at_68[0x18];
3494 3495 3496 3497
};

struct mlx5_ifc_query_mkey_out_bits {
	u8         status[0x8];
3498
	u8         reserved_at_8[0x18];
3499 3500 3501

	u8         syndrome[0x20];

3502
	u8         reserved_at_40[0x40];
3503 3504 3505

	struct mlx5_ifc_mkc_bits memory_key_mkey_entry;

3506
	u8         reserved_at_280[0x600];
3507 3508 3509 3510 3511 3512 3513 3514

	u8         bsf0_klm0_pas_mtt0_1[16][0x8];

	u8         bsf1_klm1_pas_mtt2_3[16][0x8];
};

struct mlx5_ifc_query_mkey_in_bits {
	u8         opcode[0x10];
3515
	u8         reserved_at_10[0x10];
3516

3517
	u8         reserved_at_20[0x10];
3518 3519
	u8         op_mod[0x10];

3520
	u8         reserved_at_40[0x8];
3521 3522 3523
	u8         mkey_index[0x18];

	u8         pg_access[0x1];
3524
	u8         reserved_at_61[0x1f];
3525 3526 3527 3528
};

struct mlx5_ifc_query_mad_demux_out_bits {
	u8         status[0x8];
3529
	u8         reserved_at_8[0x18];
3530 3531 3532

	u8         syndrome[0x20];

3533
	u8         reserved_at_40[0x40];
3534 3535 3536 3537 3538 3539

	u8         mad_dumux_parameters_block[0x20];
};

struct mlx5_ifc_query_mad_demux_in_bits {
	u8         opcode[0x10];
3540
	u8         reserved_at_10[0x10];
3541

3542
	u8         reserved_at_20[0x10];
3543 3544
	u8         op_mod[0x10];

3545
	u8         reserved_at_40[0x40];
3546 3547 3548 3549
};

struct mlx5_ifc_query_l2_table_entry_out_bits {
	u8         status[0x8];
3550
	u8         reserved_at_8[0x18];
3551 3552 3553

	u8         syndrome[0x20];

3554
	u8         reserved_at_40[0xa0];
3555

3556
	u8         reserved_at_e0[0x13];
3557 3558 3559 3560 3561
	u8         vlan_valid[0x1];
	u8         vlan[0xc];

	struct mlx5_ifc_mac_address_layout_bits mac_address;

3562
	u8         reserved_at_140[0xc0];
3563 3564 3565 3566
};

struct mlx5_ifc_query_l2_table_entry_in_bits {
	u8         opcode[0x10];
3567
	u8         reserved_at_10[0x10];
3568

3569
	u8         reserved_at_20[0x10];
3570 3571
	u8         op_mod[0x10];

3572
	u8         reserved_at_40[0x60];
3573

3574
	u8         reserved_at_a0[0x8];
3575 3576
	u8         table_index[0x18];

3577
	u8         reserved_at_c0[0x140];
3578 3579 3580 3581
};

struct mlx5_ifc_query_issi_out_bits {
	u8         status[0x8];
3582
	u8         reserved_at_8[0x18];
3583 3584 3585

	u8         syndrome[0x20];

3586
	u8         reserved_at_40[0x10];
3587 3588
	u8         current_issi[0x10];

3589
	u8         reserved_at_60[0xa0];
3590

3591
	u8         reserved_at_100[76][0x8];
3592 3593 3594 3595 3596
	u8         supported_issi_dw0[0x20];
};

struct mlx5_ifc_query_issi_in_bits {
	u8         opcode[0x10];
3597
	u8         reserved_at_10[0x10];
3598

3599
	u8         reserved_at_20[0x10];
3600 3601
	u8         op_mod[0x10];

3602
	u8         reserved_at_40[0x40];
3603 3604 3605 3606
};

struct mlx5_ifc_query_hca_vport_pkey_out_bits {
	u8         status[0x8];
3607
	u8         reserved_at_8[0x18];
3608 3609 3610

	u8         syndrome[0x20];

3611
	u8         reserved_at_40[0x40];
3612 3613 3614 3615 3616 3617

	struct mlx5_ifc_pkey_bits pkey[0];
};

struct mlx5_ifc_query_hca_vport_pkey_in_bits {
	u8         opcode[0x10];
3618
	u8         reserved_at_10[0x10];
3619

3620
	u8         reserved_at_20[0x10];
3621 3622 3623
	u8         op_mod[0x10];

	u8         other_vport[0x1];
3624
	u8         reserved_at_41[0xb];
3625
	u8         port_num[0x4];
3626 3627
	u8         vport_number[0x10];

3628
	u8         reserved_at_60[0x10];
3629 3630 3631 3632 3633
	u8         pkey_index[0x10];
};

struct mlx5_ifc_query_hca_vport_gid_out_bits {
	u8         status[0x8];
3634
	u8         reserved_at_8[0x18];
3635 3636 3637

	u8         syndrome[0x20];

3638
	u8         reserved_at_40[0x20];
3639 3640

	u8         gids_num[0x10];
3641
	u8         reserved_at_70[0x10];
3642 3643 3644 3645 3646 3647

	struct mlx5_ifc_array128_auto_bits gid[0];
};

struct mlx5_ifc_query_hca_vport_gid_in_bits {
	u8         opcode[0x10];
3648
	u8         reserved_at_10[0x10];
3649

3650
	u8         reserved_at_20[0x10];
3651 3652 3653
	u8         op_mod[0x10];

	u8         other_vport[0x1];
3654
	u8         reserved_at_41[0xb];
3655
	u8         port_num[0x4];
3656 3657
	u8         vport_number[0x10];

3658
	u8         reserved_at_60[0x10];
3659 3660 3661 3662 3663
	u8         gid_index[0x10];
};

struct mlx5_ifc_query_hca_vport_context_out_bits {
	u8         status[0x8];
3664
	u8         reserved_at_8[0x18];
3665 3666 3667

	u8         syndrome[0x20];

3668
	u8         reserved_at_40[0x40];
3669 3670 3671 3672 3673 3674

	struct mlx5_ifc_hca_vport_context_bits hca_vport_context;
};

struct mlx5_ifc_query_hca_vport_context_in_bits {
	u8         opcode[0x10];
3675
	u8         reserved_at_10[0x10];
3676

3677
	u8         reserved_at_20[0x10];
3678 3679 3680
	u8         op_mod[0x10];

	u8         other_vport[0x1];
3681
	u8         reserved_at_41[0xb];
3682
	u8         port_num[0x4];
3683 3684
	u8         vport_number[0x10];

3685
	u8         reserved_at_60[0x20];
3686 3687 3688 3689
};

struct mlx5_ifc_query_hca_cap_out_bits {
	u8         status[0x8];
3690
	u8         reserved_at_8[0x18];
3691 3692 3693

	u8         syndrome[0x20];

3694
	u8         reserved_at_40[0x40];
3695 3696 3697 3698 3699 3700

	union mlx5_ifc_hca_cap_union_bits capability;
};

struct mlx5_ifc_query_hca_cap_in_bits {
	u8         opcode[0x10];
3701
	u8         reserved_at_10[0x10];
3702

3703
	u8         reserved_at_20[0x10];
3704 3705
	u8         op_mod[0x10];

3706
	u8         reserved_at_40[0x40];
3707 3708 3709 3710
};

struct mlx5_ifc_query_flow_table_out_bits {
	u8         status[0x8];
3711
	u8         reserved_at_8[0x18];
3712 3713 3714

	u8         syndrome[0x20];

3715
	u8         reserved_at_40[0x80];
3716

3717
	u8         reserved_at_c0[0x8];
3718
	u8         level[0x8];
3719
	u8         reserved_at_d0[0x8];
3720 3721
	u8         log_size[0x8];

3722
	u8         reserved_at_e0[0x120];
3723 3724 3725 3726
};

struct mlx5_ifc_query_flow_table_in_bits {
	u8         opcode[0x10];
3727
	u8         reserved_at_10[0x10];
3728

3729
	u8         reserved_at_20[0x10];
3730 3731
	u8         op_mod[0x10];

3732
	u8         reserved_at_40[0x40];
3733 3734

	u8         table_type[0x8];
3735
	u8         reserved_at_88[0x18];
3736

3737
	u8         reserved_at_a0[0x8];
3738 3739
	u8         table_id[0x18];

3740
	u8         reserved_at_c0[0x140];
3741 3742 3743 3744
};

struct mlx5_ifc_query_fte_out_bits {
	u8         status[0x8];
3745
	u8         reserved_at_8[0x18];
3746 3747 3748

	u8         syndrome[0x20];

3749
	u8         reserved_at_40[0x1c0];
3750 3751 3752 3753 3754 3755

	struct mlx5_ifc_flow_context_bits flow_context;
};

struct mlx5_ifc_query_fte_in_bits {
	u8         opcode[0x10];
3756
	u8         reserved_at_10[0x10];
3757

3758
	u8         reserved_at_20[0x10];
3759 3760
	u8         op_mod[0x10];

3761
	u8         reserved_at_40[0x40];
3762 3763

	u8         table_type[0x8];
3764
	u8         reserved_at_88[0x18];
3765

3766
	u8         reserved_at_a0[0x8];
3767 3768
	u8         table_id[0x18];

3769
	u8         reserved_at_c0[0x40];
3770 3771 3772

	u8         flow_index[0x20];

3773
	u8         reserved_at_120[0xe0];
3774 3775 3776 3777 3778 3779 3780 3781 3782 3783
};

enum {
	MLX5_QUERY_FLOW_GROUP_OUT_MATCH_CRITERIA_ENABLE_OUTER_HEADERS    = 0x0,
	MLX5_QUERY_FLOW_GROUP_OUT_MATCH_CRITERIA_ENABLE_MISC_PARAMETERS  = 0x1,
	MLX5_QUERY_FLOW_GROUP_OUT_MATCH_CRITERIA_ENABLE_INNER_HEADERS    = 0x2,
};

struct mlx5_ifc_query_flow_group_out_bits {
	u8         status[0x8];
3784
	u8         reserved_at_8[0x18];
3785 3786 3787

	u8         syndrome[0x20];

3788
	u8         reserved_at_40[0xa0];
3789 3790 3791

	u8         start_flow_index[0x20];

3792
	u8         reserved_at_100[0x20];
3793 3794 3795

	u8         end_flow_index[0x20];

3796
	u8         reserved_at_140[0xa0];
3797

3798
	u8         reserved_at_1e0[0x18];
3799 3800 3801 3802
	u8         match_criteria_enable[0x8];

	struct mlx5_ifc_fte_match_param_bits match_criteria;

3803
	u8         reserved_at_1200[0xe00];
3804 3805 3806 3807
};

struct mlx5_ifc_query_flow_group_in_bits {
	u8         opcode[0x10];
3808
	u8         reserved_at_10[0x10];
3809

3810
	u8         reserved_at_20[0x10];
3811 3812
	u8         op_mod[0x10];

3813
	u8         reserved_at_40[0x40];
3814 3815

	u8         table_type[0x8];
3816
	u8         reserved_at_88[0x18];
3817

3818
	u8         reserved_at_a0[0x8];
3819 3820 3821 3822
	u8         table_id[0x18];

	u8         group_id[0x20];

3823
	u8         reserved_at_e0[0x120];
3824 3825
};

3826 3827
struct mlx5_ifc_query_esw_vport_context_out_bits {
	u8         status[0x8];
3828
	u8         reserved_at_8[0x18];
3829 3830 3831

	u8         syndrome[0x20];

3832
	u8         reserved_at_40[0x40];
3833 3834 3835 3836 3837 3838

	struct mlx5_ifc_esw_vport_context_bits esw_vport_context;
};

struct mlx5_ifc_query_esw_vport_context_in_bits {
	u8         opcode[0x10];
3839
	u8         reserved_at_10[0x10];
3840

3841
	u8         reserved_at_20[0x10];
3842 3843 3844
	u8         op_mod[0x10];

	u8         other_vport[0x1];
3845
	u8         reserved_at_41[0xf];
3846 3847
	u8         vport_number[0x10];

3848
	u8         reserved_at_60[0x20];
3849 3850 3851 3852
};

struct mlx5_ifc_modify_esw_vport_context_out_bits {
	u8         status[0x8];
3853
	u8         reserved_at_8[0x18];
3854 3855 3856

	u8         syndrome[0x20];

3857
	u8         reserved_at_40[0x40];
3858 3859 3860
};

struct mlx5_ifc_esw_vport_context_fields_select_bits {
3861
	u8         reserved_at_0[0x1c];
3862 3863 3864 3865 3866 3867 3868 3869
	u8         vport_cvlan_insert[0x1];
	u8         vport_svlan_insert[0x1];
	u8         vport_cvlan_strip[0x1];
	u8         vport_svlan_strip[0x1];
};

struct mlx5_ifc_modify_esw_vport_context_in_bits {
	u8         opcode[0x10];
3870
	u8         reserved_at_10[0x10];
3871

3872
	u8         reserved_at_20[0x10];
3873 3874 3875
	u8         op_mod[0x10];

	u8         other_vport[0x1];
3876
	u8         reserved_at_41[0xf];
3877 3878 3879 3880 3881 3882 3883
	u8         vport_number[0x10];

	struct mlx5_ifc_esw_vport_context_fields_select_bits field_select;

	struct mlx5_ifc_esw_vport_context_bits esw_vport_context;
};

3884 3885
struct mlx5_ifc_query_eq_out_bits {
	u8         status[0x8];
3886
	u8         reserved_at_8[0x18];
3887 3888 3889

	u8         syndrome[0x20];

3890
	u8         reserved_at_40[0x40];
3891 3892 3893

	struct mlx5_ifc_eqc_bits eq_context_entry;

3894
	u8         reserved_at_280[0x40];
3895 3896 3897

	u8         event_bitmask[0x40];

3898
	u8         reserved_at_300[0x580];
3899 3900 3901 3902 3903 3904

	u8         pas[0][0x40];
};

struct mlx5_ifc_query_eq_in_bits {
	u8         opcode[0x10];
3905
	u8         reserved_at_10[0x10];
3906

3907
	u8         reserved_at_20[0x10];
3908 3909
	u8         op_mod[0x10];

3910
	u8         reserved_at_40[0x18];
3911 3912
	u8         eq_number[0x8];

3913
	u8         reserved_at_60[0x20];
3914 3915 3916 3917
};

struct mlx5_ifc_query_dct_out_bits {
	u8         status[0x8];
3918
	u8         reserved_at_8[0x18];
3919 3920 3921

	u8         syndrome[0x20];

3922
	u8         reserved_at_40[0x40];
3923 3924 3925

	struct mlx5_ifc_dctc_bits dct_context_entry;

3926
	u8         reserved_at_280[0x180];
3927 3928 3929 3930
};

struct mlx5_ifc_query_dct_in_bits {
	u8         opcode[0x10];
3931
	u8         reserved_at_10[0x10];
3932

3933
	u8         reserved_at_20[0x10];
3934 3935
	u8         op_mod[0x10];

3936
	u8         reserved_at_40[0x8];
3937 3938
	u8         dctn[0x18];

3939
	u8         reserved_at_60[0x20];
3940 3941 3942 3943
};

struct mlx5_ifc_query_cq_out_bits {
	u8         status[0x8];
3944
	u8         reserved_at_8[0x18];
3945 3946 3947

	u8         syndrome[0x20];

3948
	u8         reserved_at_40[0x40];
3949 3950 3951

	struct mlx5_ifc_cqc_bits cq_context;

3952
	u8         reserved_at_280[0x600];
3953 3954 3955 3956 3957 3958

	u8         pas[0][0x40];
};

struct mlx5_ifc_query_cq_in_bits {
	u8         opcode[0x10];
3959
	u8         reserved_at_10[0x10];
3960

3961
	u8         reserved_at_20[0x10];
3962 3963
	u8         op_mod[0x10];

3964
	u8         reserved_at_40[0x8];
3965 3966
	u8         cqn[0x18];

3967
	u8         reserved_at_60[0x20];
3968 3969 3970 3971
};

struct mlx5_ifc_query_cong_status_out_bits {
	u8         status[0x8];
3972
	u8         reserved_at_8[0x18];
3973 3974 3975

	u8         syndrome[0x20];

3976
	u8         reserved_at_40[0x20];
3977 3978 3979

	u8         enable[0x1];
	u8         tag_enable[0x1];
3980
	u8         reserved_at_62[0x1e];
3981 3982 3983 3984
};

struct mlx5_ifc_query_cong_status_in_bits {
	u8         opcode[0x10];
3985
	u8         reserved_at_10[0x10];
3986

3987
	u8         reserved_at_20[0x10];
3988 3989
	u8         op_mod[0x10];

3990
	u8         reserved_at_40[0x18];
3991 3992 3993
	u8         priority[0x4];
	u8         cong_protocol[0x4];

3994
	u8         reserved_at_60[0x20];
3995 3996 3997 3998
};

struct mlx5_ifc_query_cong_statistics_out_bits {
	u8         status[0x8];
3999
	u8         reserved_at_8[0x18];
4000 4001 4002

	u8         syndrome[0x20];

4003
	u8         reserved_at_40[0x40];
4004 4005 4006 4007 4008 4009 4010 4011 4012 4013 4014 4015 4016

	u8         cur_flows[0x20];

	u8         sum_flows[0x20];

	u8         cnp_ignored_high[0x20];

	u8         cnp_ignored_low[0x20];

	u8         cnp_handled_high[0x20];

	u8         cnp_handled_low[0x20];

4017
	u8         reserved_at_140[0x100];
4018 4019 4020 4021 4022 4023 4024 4025 4026 4027 4028 4029 4030 4031 4032

	u8         time_stamp_high[0x20];

	u8         time_stamp_low[0x20];

	u8         accumulators_period[0x20];

	u8         ecn_marked_roce_packets_high[0x20];

	u8         ecn_marked_roce_packets_low[0x20];

	u8         cnps_sent_high[0x20];

	u8         cnps_sent_low[0x20];

4033
	u8         reserved_at_320[0x560];
4034 4035 4036 4037
};

struct mlx5_ifc_query_cong_statistics_in_bits {
	u8         opcode[0x10];
4038
	u8         reserved_at_10[0x10];
4039

4040
	u8         reserved_at_20[0x10];
4041 4042 4043
	u8         op_mod[0x10];

	u8         clear[0x1];
4044
	u8         reserved_at_41[0x1f];
4045

4046
	u8         reserved_at_60[0x20];
4047 4048 4049 4050
};

struct mlx5_ifc_query_cong_params_out_bits {
	u8         status[0x8];
4051
	u8         reserved_at_8[0x18];
4052 4053 4054

	u8         syndrome[0x20];

4055
	u8         reserved_at_40[0x40];
4056 4057 4058 4059 4060 4061

	union mlx5_ifc_cong_control_roce_ecn_auto_bits congestion_parameters;
};

struct mlx5_ifc_query_cong_params_in_bits {
	u8         opcode[0x10];
4062
	u8         reserved_at_10[0x10];
4063

4064
	u8         reserved_at_20[0x10];
4065 4066
	u8         op_mod[0x10];

4067
	u8         reserved_at_40[0x1c];
4068 4069
	u8         cong_protocol[0x4];

4070
	u8         reserved_at_60[0x20];
4071 4072 4073 4074
};

struct mlx5_ifc_query_adapter_out_bits {
	u8         status[0x8];
4075
	u8         reserved_at_8[0x18];
4076 4077 4078

	u8         syndrome[0x20];

4079
	u8         reserved_at_40[0x40];
4080 4081 4082 4083 4084 4085

	struct mlx5_ifc_query_adapter_param_block_bits query_adapter_struct;
};

struct mlx5_ifc_query_adapter_in_bits {
	u8         opcode[0x10];
4086
	u8         reserved_at_10[0x10];
4087

4088
	u8         reserved_at_20[0x10];
4089 4090
	u8         op_mod[0x10];

4091
	u8         reserved_at_40[0x40];
4092 4093 4094 4095
};

struct mlx5_ifc_qp_2rst_out_bits {
	u8         status[0x8];
4096
	u8         reserved_at_8[0x18];
4097 4098 4099

	u8         syndrome[0x20];

4100
	u8         reserved_at_40[0x40];
4101 4102 4103 4104
};

struct mlx5_ifc_qp_2rst_in_bits {
	u8         opcode[0x10];
4105
	u8         reserved_at_10[0x10];
4106

4107
	u8         reserved_at_20[0x10];
4108 4109
	u8         op_mod[0x10];

4110
	u8         reserved_at_40[0x8];
4111 4112
	u8         qpn[0x18];

4113
	u8         reserved_at_60[0x20];
4114 4115 4116 4117
};

struct mlx5_ifc_qp_2err_out_bits {
	u8         status[0x8];
4118
	u8         reserved_at_8[0x18];
4119 4120 4121

	u8         syndrome[0x20];

4122
	u8         reserved_at_40[0x40];
4123 4124 4125 4126
};

struct mlx5_ifc_qp_2err_in_bits {
	u8         opcode[0x10];
4127
	u8         reserved_at_10[0x10];
4128

4129
	u8         reserved_at_20[0x10];
4130 4131
	u8         op_mod[0x10];

4132
	u8         reserved_at_40[0x8];
4133 4134
	u8         qpn[0x18];

4135
	u8         reserved_at_60[0x20];
4136 4137 4138 4139
};

struct mlx5_ifc_page_fault_resume_out_bits {
	u8         status[0x8];
4140
	u8         reserved_at_8[0x18];
4141 4142 4143

	u8         syndrome[0x20];

4144
	u8         reserved_at_40[0x40];
4145 4146 4147 4148
};

struct mlx5_ifc_page_fault_resume_in_bits {
	u8         opcode[0x10];
4149
	u8         reserved_at_10[0x10];
4150

4151
	u8         reserved_at_20[0x10];
4152 4153 4154
	u8         op_mod[0x10];

	u8         error[0x1];
4155
	u8         reserved_at_41[0x4];
4156 4157 4158 4159 4160
	u8         rdma[0x1];
	u8         read_write[0x1];
	u8         req_res[0x1];
	u8         qpn[0x18];

4161
	u8         reserved_at_60[0x20];
4162 4163 4164 4165
};

struct mlx5_ifc_nop_out_bits {
	u8         status[0x8];
4166
	u8         reserved_at_8[0x18];
4167 4168 4169

	u8         syndrome[0x20];

4170
	u8         reserved_at_40[0x40];
4171 4172 4173 4174
};

struct mlx5_ifc_nop_in_bits {
	u8         opcode[0x10];
4175
	u8         reserved_at_10[0x10];
4176

4177
	u8         reserved_at_20[0x10];
4178 4179
	u8         op_mod[0x10];

4180
	u8         reserved_at_40[0x40];
4181 4182 4183 4184
};

struct mlx5_ifc_modify_vport_state_out_bits {
	u8         status[0x8];
4185
	u8         reserved_at_8[0x18];
4186 4187 4188

	u8         syndrome[0x20];

4189
	u8         reserved_at_40[0x40];
4190 4191 4192 4193
};

struct mlx5_ifc_modify_vport_state_in_bits {
	u8         opcode[0x10];
4194
	u8         reserved_at_10[0x10];
4195

4196
	u8         reserved_at_20[0x10];
4197 4198 4199
	u8         op_mod[0x10];

	u8         other_vport[0x1];
4200
	u8         reserved_at_41[0xf];
4201 4202
	u8         vport_number[0x10];

4203
	u8         reserved_at_60[0x18];
4204
	u8         admin_state[0x4];
4205
	u8         reserved_at_7c[0x4];
4206 4207 4208 4209
};

struct mlx5_ifc_modify_tis_out_bits {
	u8         status[0x8];
4210
	u8         reserved_at_8[0x18];
4211 4212 4213

	u8         syndrome[0x20];

4214
	u8         reserved_at_40[0x40];
4215 4216
};

4217
struct mlx5_ifc_modify_tis_bitmask_bits {
4218
	u8         reserved_at_0[0x20];
4219

4220
	u8         reserved_at_20[0x1f];
4221 4222 4223
	u8         prio[0x1];
};

4224 4225
struct mlx5_ifc_modify_tis_in_bits {
	u8         opcode[0x10];
4226
	u8         reserved_at_10[0x10];
4227

4228
	u8         reserved_at_20[0x10];
4229 4230
	u8         op_mod[0x10];

4231
	u8         reserved_at_40[0x8];
4232 4233
	u8         tisn[0x18];

4234
	u8         reserved_at_60[0x20];
4235

4236
	struct mlx5_ifc_modify_tis_bitmask_bits bitmask;
4237

4238
	u8         reserved_at_c0[0x40];
4239 4240 4241 4242

	struct mlx5_ifc_tisc_bits ctx;
};

4243
struct mlx5_ifc_modify_tir_bitmask_bits {
4244
	u8	   reserved_at_0[0x20];
4245

4246
	u8         reserved_at_20[0x1b];
4247
	u8         self_lb_en[0x1];
4248
	u8         reserved_at_3c[0x3];
4249 4250 4251
	u8         lro[0x1];
};

4252 4253
struct mlx5_ifc_modify_tir_out_bits {
	u8         status[0x8];
4254
	u8         reserved_at_8[0x18];
4255 4256 4257

	u8         syndrome[0x20];

4258
	u8         reserved_at_40[0x40];
4259 4260 4261 4262
};

struct mlx5_ifc_modify_tir_in_bits {
	u8         opcode[0x10];
4263
	u8         reserved_at_10[0x10];
4264

4265
	u8         reserved_at_20[0x10];
4266 4267
	u8         op_mod[0x10];

4268
	u8         reserved_at_40[0x8];
4269 4270
	u8         tirn[0x18];

4271
	u8         reserved_at_60[0x20];
4272

4273
	struct mlx5_ifc_modify_tir_bitmask_bits bitmask;
4274

4275
	u8         reserved_at_c0[0x40];
4276 4277 4278 4279 4280 4281

	struct mlx5_ifc_tirc_bits ctx;
};

struct mlx5_ifc_modify_sq_out_bits {
	u8         status[0x8];
4282
	u8         reserved_at_8[0x18];
4283 4284 4285

	u8         syndrome[0x20];

4286
	u8         reserved_at_40[0x40];
4287 4288 4289 4290
};

struct mlx5_ifc_modify_sq_in_bits {
	u8         opcode[0x10];
4291
	u8         reserved_at_10[0x10];
4292

4293
	u8         reserved_at_20[0x10];
4294 4295 4296
	u8         op_mod[0x10];

	u8         sq_state[0x4];
4297
	u8         reserved_at_44[0x4];
4298 4299
	u8         sqn[0x18];

4300
	u8         reserved_at_60[0x20];
4301 4302 4303

	u8         modify_bitmask[0x40];

4304
	u8         reserved_at_c0[0x40];
4305 4306 4307 4308 4309 4310

	struct mlx5_ifc_sqc_bits ctx;
};

struct mlx5_ifc_modify_rqt_out_bits {
	u8         status[0x8];
4311
	u8         reserved_at_8[0x18];
4312 4313 4314

	u8         syndrome[0x20];

4315
	u8         reserved_at_40[0x40];
4316 4317
};

4318
struct mlx5_ifc_rqt_bitmask_bits {
4319
	u8	   reserved_at_0[0x20];
4320

4321
	u8         reserved_at_20[0x1f];
4322 4323 4324
	u8         rqn_list[0x1];
};

4325 4326
struct mlx5_ifc_modify_rqt_in_bits {
	u8         opcode[0x10];
4327
	u8         reserved_at_10[0x10];
4328

4329
	u8         reserved_at_20[0x10];
4330 4331
	u8         op_mod[0x10];

4332
	u8         reserved_at_40[0x8];
4333 4334
	u8         rqtn[0x18];

4335
	u8         reserved_at_60[0x20];
4336

4337
	struct mlx5_ifc_rqt_bitmask_bits bitmask;
4338

4339
	u8         reserved_at_c0[0x40];
4340 4341 4342 4343 4344 4345

	struct mlx5_ifc_rqtc_bits ctx;
};

struct mlx5_ifc_modify_rq_out_bits {
	u8         status[0x8];
4346
	u8         reserved_at_8[0x18];
4347 4348 4349

	u8         syndrome[0x20];

4350
	u8         reserved_at_40[0x40];
4351 4352 4353 4354
};

struct mlx5_ifc_modify_rq_in_bits {
	u8         opcode[0x10];
4355
	u8         reserved_at_10[0x10];
4356

4357
	u8         reserved_at_20[0x10];
4358 4359 4360
	u8         op_mod[0x10];

	u8         rq_state[0x4];
4361
	u8         reserved_at_44[0x4];
4362 4363
	u8         rqn[0x18];

4364
	u8         reserved_at_60[0x20];
4365 4366 4367

	u8         modify_bitmask[0x40];

4368
	u8         reserved_at_c0[0x40];
4369 4370 4371 4372 4373 4374

	struct mlx5_ifc_rqc_bits ctx;
};

struct mlx5_ifc_modify_rmp_out_bits {
	u8         status[0x8];
4375
	u8         reserved_at_8[0x18];
4376 4377 4378

	u8         syndrome[0x20];

4379
	u8         reserved_at_40[0x40];
4380 4381
};

4382
struct mlx5_ifc_rmp_bitmask_bits {
4383
	u8	   reserved_at_0[0x20];
4384

4385
	u8         reserved_at_20[0x1f];
4386 4387 4388
	u8         lwm[0x1];
};

4389 4390
struct mlx5_ifc_modify_rmp_in_bits {
	u8         opcode[0x10];
4391
	u8         reserved_at_10[0x10];
4392

4393
	u8         reserved_at_20[0x10];
4394 4395 4396
	u8         op_mod[0x10];

	u8         rmp_state[0x4];
4397
	u8         reserved_at_44[0x4];
4398 4399
	u8         rmpn[0x18];

4400
	u8         reserved_at_60[0x20];
4401

4402
	struct mlx5_ifc_rmp_bitmask_bits bitmask;
4403

4404
	u8         reserved_at_c0[0x40];
4405 4406 4407 4408 4409 4410

	struct mlx5_ifc_rmpc_bits ctx;
};

struct mlx5_ifc_modify_nic_vport_context_out_bits {
	u8         status[0x8];
4411
	u8         reserved_at_8[0x18];
4412 4413 4414

	u8         syndrome[0x20];

4415
	u8         reserved_at_40[0x40];
4416 4417 4418
};

struct mlx5_ifc_modify_nic_vport_field_select_bits {
4419
	u8         reserved_at_0[0x19];
4420 4421 4422
	u8         mtu[0x1];
	u8         change_event[0x1];
	u8         promisc[0x1];
4423 4424 4425
	u8         permanent_address[0x1];
	u8         addresses_list[0x1];
	u8         roce_en[0x1];
4426
	u8         reserved_at_1f[0x1];
4427 4428 4429 4430
};

struct mlx5_ifc_modify_nic_vport_context_in_bits {
	u8         opcode[0x10];
4431
	u8         reserved_at_10[0x10];
4432

4433
	u8         reserved_at_20[0x10];
4434 4435 4436
	u8         op_mod[0x10];

	u8         other_vport[0x1];
4437
	u8         reserved_at_41[0xf];
4438 4439 4440 4441
	u8         vport_number[0x10];

	struct mlx5_ifc_modify_nic_vport_field_select_bits field_select;

4442
	u8         reserved_at_80[0x780];
4443 4444 4445 4446 4447 4448

	struct mlx5_ifc_nic_vport_context_bits nic_vport_context;
};

struct mlx5_ifc_modify_hca_vport_context_out_bits {
	u8         status[0x8];
4449
	u8         reserved_at_8[0x18];
4450 4451 4452

	u8         syndrome[0x20];

4453
	u8         reserved_at_40[0x40];
4454 4455 4456 4457
};

struct mlx5_ifc_modify_hca_vport_context_in_bits {
	u8         opcode[0x10];
4458
	u8         reserved_at_10[0x10];
4459

4460
	u8         reserved_at_20[0x10];
4461 4462 4463
	u8         op_mod[0x10];

	u8         other_vport[0x1];
4464
	u8         reserved_at_41[0xb];
4465
	u8         port_num[0x4];
4466 4467
	u8         vport_number[0x10];

4468
	u8         reserved_at_60[0x20];
4469 4470 4471 4472 4473 4474

	struct mlx5_ifc_hca_vport_context_bits hca_vport_context;
};

struct mlx5_ifc_modify_cq_out_bits {
	u8         status[0x8];
4475
	u8         reserved_at_8[0x18];
4476 4477 4478

	u8         syndrome[0x20];

4479
	u8         reserved_at_40[0x40];
4480 4481 4482 4483 4484 4485 4486 4487 4488
};

enum {
	MLX5_MODIFY_CQ_IN_OP_MOD_MODIFY_CQ  = 0x0,
	MLX5_MODIFY_CQ_IN_OP_MOD_RESIZE_CQ  = 0x1,
};

struct mlx5_ifc_modify_cq_in_bits {
	u8         opcode[0x10];
4489
	u8         reserved_at_10[0x10];
4490

4491
	u8         reserved_at_20[0x10];
4492 4493
	u8         op_mod[0x10];

4494
	u8         reserved_at_40[0x8];
4495 4496 4497 4498 4499 4500
	u8         cqn[0x18];

	union mlx5_ifc_modify_field_select_resize_field_select_auto_bits modify_field_select_resize_field_select;

	struct mlx5_ifc_cqc_bits cq_context;

4501
	u8         reserved_at_280[0x600];
4502 4503 4504 4505 4506 4507

	u8         pas[0][0x40];
};

struct mlx5_ifc_modify_cong_status_out_bits {
	u8         status[0x8];
4508
	u8         reserved_at_8[0x18];
4509 4510 4511

	u8         syndrome[0x20];

4512
	u8         reserved_at_40[0x40];
4513 4514 4515 4516
};

struct mlx5_ifc_modify_cong_status_in_bits {
	u8         opcode[0x10];
4517
	u8         reserved_at_10[0x10];
4518

4519
	u8         reserved_at_20[0x10];
4520 4521
	u8         op_mod[0x10];

4522
	u8         reserved_at_40[0x18];
4523 4524 4525 4526 4527
	u8         priority[0x4];
	u8         cong_protocol[0x4];

	u8         enable[0x1];
	u8         tag_enable[0x1];
4528
	u8         reserved_at_62[0x1e];
4529 4530 4531 4532
};

struct mlx5_ifc_modify_cong_params_out_bits {
	u8         status[0x8];
4533
	u8         reserved_at_8[0x18];
4534 4535 4536

	u8         syndrome[0x20];

4537
	u8         reserved_at_40[0x40];
4538 4539 4540 4541
};

struct mlx5_ifc_modify_cong_params_in_bits {
	u8         opcode[0x10];
4542
	u8         reserved_at_10[0x10];
4543

4544
	u8         reserved_at_20[0x10];
4545 4546
	u8         op_mod[0x10];

4547
	u8         reserved_at_40[0x1c];
4548 4549 4550 4551
	u8         cong_protocol[0x4];

	union mlx5_ifc_field_select_802_1_r_roce_auto_bits field_select;

4552
	u8         reserved_at_80[0x80];
4553 4554 4555 4556 4557 4558

	union mlx5_ifc_cong_control_roce_ecn_auto_bits congestion_parameters;
};

struct mlx5_ifc_manage_pages_out_bits {
	u8         status[0x8];
4559
	u8         reserved_at_8[0x18];
4560 4561 4562 4563 4564

	u8         syndrome[0x20];

	u8         output_num_entries[0x20];

4565
	u8         reserved_at_60[0x20];
4566 4567 4568 4569 4570 4571 4572 4573 4574 4575 4576 4577

	u8         pas[0][0x40];
};

enum {
	MLX5_MANAGE_PAGES_IN_OP_MOD_ALLOCATION_FAIL     = 0x0,
	MLX5_MANAGE_PAGES_IN_OP_MOD_ALLOCATION_SUCCESS  = 0x1,
	MLX5_MANAGE_PAGES_IN_OP_MOD_HCA_RETURN_PAGES    = 0x2,
};

struct mlx5_ifc_manage_pages_in_bits {
	u8         opcode[0x10];
4578
	u8         reserved_at_10[0x10];
4579

4580
	u8         reserved_at_20[0x10];
4581 4582
	u8         op_mod[0x10];

4583
	u8         reserved_at_40[0x10];
4584 4585 4586 4587 4588 4589 4590 4591 4592
	u8         function_id[0x10];

	u8         input_num_entries[0x20];

	u8         pas[0][0x40];
};

struct mlx5_ifc_mad_ifc_out_bits {
	u8         status[0x8];
4593
	u8         reserved_at_8[0x18];
4594 4595 4596

	u8         syndrome[0x20];

4597
	u8         reserved_at_40[0x40];
4598 4599 4600 4601 4602 4603

	u8         response_mad_packet[256][0x8];
};

struct mlx5_ifc_mad_ifc_in_bits {
	u8         opcode[0x10];
4604
	u8         reserved_at_10[0x10];
4605

4606
	u8         reserved_at_20[0x10];
4607 4608 4609
	u8         op_mod[0x10];

	u8         remote_lid[0x10];
4610
	u8         reserved_at_50[0x8];
4611 4612
	u8         port[0x8];

4613
	u8         reserved_at_60[0x20];
4614 4615 4616 4617 4618 4619

	u8         mad[256][0x8];
};

struct mlx5_ifc_init_hca_out_bits {
	u8         status[0x8];
4620
	u8         reserved_at_8[0x18];
4621 4622 4623

	u8         syndrome[0x20];

4624
	u8         reserved_at_40[0x40];
4625 4626 4627 4628
};

struct mlx5_ifc_init_hca_in_bits {
	u8         opcode[0x10];
4629
	u8         reserved_at_10[0x10];
4630

4631
	u8         reserved_at_20[0x10];
4632 4633
	u8         op_mod[0x10];

4634
	u8         reserved_at_40[0x40];
4635 4636 4637 4638
};

struct mlx5_ifc_init2rtr_qp_out_bits {
	u8         status[0x8];
4639
	u8         reserved_at_8[0x18];
4640 4641 4642

	u8         syndrome[0x20];

4643
	u8         reserved_at_40[0x40];
4644 4645 4646 4647
};

struct mlx5_ifc_init2rtr_qp_in_bits {
	u8         opcode[0x10];
4648
	u8         reserved_at_10[0x10];
4649

4650
	u8         reserved_at_20[0x10];
4651 4652
	u8         op_mod[0x10];

4653
	u8         reserved_at_40[0x8];
4654 4655
	u8         qpn[0x18];

4656
	u8         reserved_at_60[0x20];
4657 4658 4659

	u8         opt_param_mask[0x20];

4660
	u8         reserved_at_a0[0x20];
4661 4662 4663

	struct mlx5_ifc_qpc_bits qpc;

4664
	u8         reserved_at_800[0x80];
4665 4666 4667 4668
};

struct mlx5_ifc_init2init_qp_out_bits {
	u8         status[0x8];
4669
	u8         reserved_at_8[0x18];
4670 4671 4672

	u8         syndrome[0x20];

4673
	u8         reserved_at_40[0x40];
4674 4675 4676 4677
};

struct mlx5_ifc_init2init_qp_in_bits {
	u8         opcode[0x10];
4678
	u8         reserved_at_10[0x10];
4679

4680
	u8         reserved_at_20[0x10];
4681 4682
	u8         op_mod[0x10];

4683
	u8         reserved_at_40[0x8];
4684 4685
	u8         qpn[0x18];

4686
	u8         reserved_at_60[0x20];
4687 4688 4689

	u8         opt_param_mask[0x20];

4690
	u8         reserved_at_a0[0x20];
4691 4692 4693

	struct mlx5_ifc_qpc_bits qpc;

4694
	u8         reserved_at_800[0x80];
4695 4696 4697 4698
};

struct mlx5_ifc_get_dropped_packet_log_out_bits {
	u8         status[0x8];
4699
	u8         reserved_at_8[0x18];
4700 4701 4702

	u8         syndrome[0x20];

4703
	u8         reserved_at_40[0x40];
4704 4705 4706 4707 4708 4709 4710 4711

	u8         packet_headers_log[128][0x8];

	u8         packet_syndrome[64][0x8];
};

struct mlx5_ifc_get_dropped_packet_log_in_bits {
	u8         opcode[0x10];
4712
	u8         reserved_at_10[0x10];
4713

4714
	u8         reserved_at_20[0x10];
4715 4716
	u8         op_mod[0x10];

4717
	u8         reserved_at_40[0x40];
4718 4719 4720 4721
};

struct mlx5_ifc_gen_eqe_in_bits {
	u8         opcode[0x10];
4722
	u8         reserved_at_10[0x10];
4723

4724
	u8         reserved_at_20[0x10];
4725 4726
	u8         op_mod[0x10];

4727
	u8         reserved_at_40[0x18];
4728 4729
	u8         eq_number[0x8];

4730
	u8         reserved_at_60[0x20];
4731 4732 4733 4734 4735 4736

	u8         eqe[64][0x8];
};

struct mlx5_ifc_gen_eq_out_bits {
	u8         status[0x8];
4737
	u8         reserved_at_8[0x18];
4738 4739 4740

	u8         syndrome[0x20];

4741
	u8         reserved_at_40[0x40];
4742 4743 4744 4745
};

struct mlx5_ifc_enable_hca_out_bits {
	u8         status[0x8];
4746
	u8         reserved_at_8[0x18];
4747 4748 4749

	u8         syndrome[0x20];

4750
	u8         reserved_at_40[0x20];
4751 4752 4753 4754
};

struct mlx5_ifc_enable_hca_in_bits {
	u8         opcode[0x10];
4755
	u8         reserved_at_10[0x10];
4756

4757
	u8         reserved_at_20[0x10];
4758 4759
	u8         op_mod[0x10];

4760
	u8         reserved_at_40[0x10];
4761 4762
	u8         function_id[0x10];

4763
	u8         reserved_at_60[0x20];
4764 4765 4766 4767
};

struct mlx5_ifc_drain_dct_out_bits {
	u8         status[0x8];
4768
	u8         reserved_at_8[0x18];
4769 4770 4771

	u8         syndrome[0x20];

4772
	u8         reserved_at_40[0x40];
4773 4774 4775 4776
};

struct mlx5_ifc_drain_dct_in_bits {
	u8         opcode[0x10];
4777
	u8         reserved_at_10[0x10];
4778

4779
	u8         reserved_at_20[0x10];
4780 4781
	u8         op_mod[0x10];

4782
	u8         reserved_at_40[0x8];
4783 4784
	u8         dctn[0x18];

4785
	u8         reserved_at_60[0x20];
4786 4787 4788 4789
};

struct mlx5_ifc_disable_hca_out_bits {
	u8         status[0x8];
4790
	u8         reserved_at_8[0x18];
4791 4792 4793

	u8         syndrome[0x20];

4794
	u8         reserved_at_40[0x20];
4795 4796 4797 4798
};

struct mlx5_ifc_disable_hca_in_bits {
	u8         opcode[0x10];
4799
	u8         reserved_at_10[0x10];
4800

4801
	u8         reserved_at_20[0x10];
4802 4803
	u8         op_mod[0x10];

4804
	u8         reserved_at_40[0x10];
4805 4806
	u8         function_id[0x10];

4807
	u8         reserved_at_60[0x20];
4808 4809 4810 4811
};

struct mlx5_ifc_detach_from_mcg_out_bits {
	u8         status[0x8];
4812
	u8         reserved_at_8[0x18];
4813 4814 4815

	u8         syndrome[0x20];

4816
	u8         reserved_at_40[0x40];
4817 4818 4819 4820
};

struct mlx5_ifc_detach_from_mcg_in_bits {
	u8         opcode[0x10];
4821
	u8         reserved_at_10[0x10];
4822

4823
	u8         reserved_at_20[0x10];
4824 4825
	u8         op_mod[0x10];

4826
	u8         reserved_at_40[0x8];
4827 4828
	u8         qpn[0x18];

4829
	u8         reserved_at_60[0x20];
4830 4831 4832 4833 4834 4835

	u8         multicast_gid[16][0x8];
};

struct mlx5_ifc_destroy_xrc_srq_out_bits {
	u8         status[0x8];
4836
	u8         reserved_at_8[0x18];
4837 4838 4839

	u8         syndrome[0x20];

4840
	u8         reserved_at_40[0x40];
4841 4842 4843 4844
};

struct mlx5_ifc_destroy_xrc_srq_in_bits {
	u8         opcode[0x10];
4845
	u8         reserved_at_10[0x10];
4846

4847
	u8         reserved_at_20[0x10];
4848 4849
	u8         op_mod[0x10];

4850
	u8         reserved_at_40[0x8];
4851 4852
	u8         xrc_srqn[0x18];

4853
	u8         reserved_at_60[0x20];
4854 4855 4856 4857
};

struct mlx5_ifc_destroy_tis_out_bits {
	u8         status[0x8];
4858
	u8         reserved_at_8[0x18];
4859 4860 4861

	u8         syndrome[0x20];

4862
	u8         reserved_at_40[0x40];
4863 4864 4865 4866
};

struct mlx5_ifc_destroy_tis_in_bits {
	u8         opcode[0x10];
4867
	u8         reserved_at_10[0x10];
4868

4869
	u8         reserved_at_20[0x10];
4870 4871
	u8         op_mod[0x10];

4872
	u8         reserved_at_40[0x8];
4873 4874
	u8         tisn[0x18];

4875
	u8         reserved_at_60[0x20];
4876 4877 4878 4879
};

struct mlx5_ifc_destroy_tir_out_bits {
	u8         status[0x8];
4880
	u8         reserved_at_8[0x18];
4881 4882 4883

	u8         syndrome[0x20];

4884
	u8         reserved_at_40[0x40];
4885 4886 4887 4888
};

struct mlx5_ifc_destroy_tir_in_bits {
	u8         opcode[0x10];
4889
	u8         reserved_at_10[0x10];
4890

4891
	u8         reserved_at_20[0x10];
4892 4893
	u8         op_mod[0x10];

4894
	u8         reserved_at_40[0x8];
4895 4896
	u8         tirn[0x18];

4897
	u8         reserved_at_60[0x20];
4898 4899 4900 4901
};

struct mlx5_ifc_destroy_srq_out_bits {
	u8         status[0x8];
4902
	u8         reserved_at_8[0x18];
4903 4904 4905

	u8         syndrome[0x20];

4906
	u8         reserved_at_40[0x40];
4907 4908 4909 4910
};

struct mlx5_ifc_destroy_srq_in_bits {
	u8         opcode[0x10];
4911
	u8         reserved_at_10[0x10];
4912

4913
	u8         reserved_at_20[0x10];
4914 4915
	u8         op_mod[0x10];

4916
	u8         reserved_at_40[0x8];
4917 4918
	u8         srqn[0x18];

4919
	u8         reserved_at_60[0x20];
4920 4921 4922 4923
};

struct mlx5_ifc_destroy_sq_out_bits {
	u8         status[0x8];
4924
	u8         reserved_at_8[0x18];
4925 4926 4927

	u8         syndrome[0x20];

4928
	u8         reserved_at_40[0x40];
4929 4930 4931 4932
};

struct mlx5_ifc_destroy_sq_in_bits {
	u8         opcode[0x10];
4933
	u8         reserved_at_10[0x10];
4934

4935
	u8         reserved_at_20[0x10];
4936 4937
	u8         op_mod[0x10];

4938
	u8         reserved_at_40[0x8];
4939 4940
	u8         sqn[0x18];

4941
	u8         reserved_at_60[0x20];
4942 4943 4944 4945
};

struct mlx5_ifc_destroy_rqt_out_bits {
	u8         status[0x8];
4946
	u8         reserved_at_8[0x18];
4947 4948 4949

	u8         syndrome[0x20];

4950
	u8         reserved_at_40[0x40];
4951 4952 4953 4954
};

struct mlx5_ifc_destroy_rqt_in_bits {
	u8         opcode[0x10];
4955
	u8         reserved_at_10[0x10];
4956

4957
	u8         reserved_at_20[0x10];
4958 4959
	u8         op_mod[0x10];

4960
	u8         reserved_at_40[0x8];
4961 4962
	u8         rqtn[0x18];

4963
	u8         reserved_at_60[0x20];
4964 4965 4966 4967
};

struct mlx5_ifc_destroy_rq_out_bits {
	u8         status[0x8];
4968
	u8         reserved_at_8[0x18];
4969 4970 4971

	u8         syndrome[0x20];

4972
	u8         reserved_at_40[0x40];
4973 4974 4975 4976
};

struct mlx5_ifc_destroy_rq_in_bits {
	u8         opcode[0x10];
4977
	u8         reserved_at_10[0x10];
4978

4979
	u8         reserved_at_20[0x10];
4980 4981
	u8         op_mod[0x10];

4982
	u8         reserved_at_40[0x8];
4983 4984
	u8         rqn[0x18];

4985
	u8         reserved_at_60[0x20];
4986 4987 4988 4989
};

struct mlx5_ifc_destroy_rmp_out_bits {
	u8         status[0x8];
4990
	u8         reserved_at_8[0x18];
4991 4992 4993

	u8         syndrome[0x20];

4994
	u8         reserved_at_40[0x40];
4995 4996 4997 4998
};

struct mlx5_ifc_destroy_rmp_in_bits {
	u8         opcode[0x10];
4999
	u8         reserved_at_10[0x10];
5000

5001
	u8         reserved_at_20[0x10];
5002 5003
	u8         op_mod[0x10];

5004
	u8         reserved_at_40[0x8];
5005 5006
	u8         rmpn[0x18];

5007
	u8         reserved_at_60[0x20];
5008 5009 5010 5011
};

struct mlx5_ifc_destroy_qp_out_bits {
	u8         status[0x8];
5012
	u8         reserved_at_8[0x18];
5013 5014 5015

	u8         syndrome[0x20];

5016
	u8         reserved_at_40[0x40];
5017 5018 5019 5020
};

struct mlx5_ifc_destroy_qp_in_bits {
	u8         opcode[0x10];
5021
	u8         reserved_at_10[0x10];
5022

5023
	u8         reserved_at_20[0x10];
5024 5025
	u8         op_mod[0x10];

5026
	u8         reserved_at_40[0x8];
5027 5028
	u8         qpn[0x18];

5029
	u8         reserved_at_60[0x20];
5030 5031 5032 5033
};

struct mlx5_ifc_destroy_psv_out_bits {
	u8         status[0x8];
5034
	u8         reserved_at_8[0x18];
5035 5036 5037

	u8         syndrome[0x20];

5038
	u8         reserved_at_40[0x40];
5039 5040 5041 5042
};

struct mlx5_ifc_destroy_psv_in_bits {
	u8         opcode[0x10];
5043
	u8         reserved_at_10[0x10];
5044

5045
	u8         reserved_at_20[0x10];
5046 5047
	u8         op_mod[0x10];

5048
	u8         reserved_at_40[0x8];
5049 5050
	u8         psvn[0x18];

5051
	u8         reserved_at_60[0x20];
5052 5053 5054 5055
};

struct mlx5_ifc_destroy_mkey_out_bits {
	u8         status[0x8];
5056
	u8         reserved_at_8[0x18];
5057 5058 5059

	u8         syndrome[0x20];

5060
	u8         reserved_at_40[0x40];
5061 5062 5063 5064
};

struct mlx5_ifc_destroy_mkey_in_bits {
	u8         opcode[0x10];
5065
	u8         reserved_at_10[0x10];
5066

5067
	u8         reserved_at_20[0x10];
5068 5069
	u8         op_mod[0x10];

5070
	u8         reserved_at_40[0x8];
5071 5072
	u8         mkey_index[0x18];

5073
	u8         reserved_at_60[0x20];
5074 5075 5076 5077
};

struct mlx5_ifc_destroy_flow_table_out_bits {
	u8         status[0x8];
5078
	u8         reserved_at_8[0x18];
5079 5080 5081

	u8         syndrome[0x20];

5082
	u8         reserved_at_40[0x40];
5083 5084 5085 5086
};

struct mlx5_ifc_destroy_flow_table_in_bits {
	u8         opcode[0x10];
5087
	u8         reserved_at_10[0x10];
5088

5089
	u8         reserved_at_20[0x10];
5090 5091
	u8         op_mod[0x10];

5092
	u8         reserved_at_40[0x40];
5093 5094

	u8         table_type[0x8];
5095
	u8         reserved_at_88[0x18];
5096

5097
	u8         reserved_at_a0[0x8];
5098 5099
	u8         table_id[0x18];

5100
	u8         reserved_at_c0[0x140];
5101 5102 5103 5104
};

struct mlx5_ifc_destroy_flow_group_out_bits {
	u8         status[0x8];
5105
	u8         reserved_at_8[0x18];
5106 5107 5108

	u8         syndrome[0x20];

5109
	u8         reserved_at_40[0x40];
5110 5111 5112 5113
};

struct mlx5_ifc_destroy_flow_group_in_bits {
	u8         opcode[0x10];
5114
	u8         reserved_at_10[0x10];
5115

5116
	u8         reserved_at_20[0x10];
5117 5118
	u8         op_mod[0x10];

5119
	u8         reserved_at_40[0x40];
5120 5121

	u8         table_type[0x8];
5122
	u8         reserved_at_88[0x18];
5123

5124
	u8         reserved_at_a0[0x8];
5125 5126 5127 5128
	u8         table_id[0x18];

	u8         group_id[0x20];

5129
	u8         reserved_at_e0[0x120];
5130 5131 5132 5133
};

struct mlx5_ifc_destroy_eq_out_bits {
	u8         status[0x8];
5134
	u8         reserved_at_8[0x18];
5135 5136 5137

	u8         syndrome[0x20];

5138
	u8         reserved_at_40[0x40];
5139 5140 5141 5142
};

struct mlx5_ifc_destroy_eq_in_bits {
	u8         opcode[0x10];
5143
	u8         reserved_at_10[0x10];
5144

5145
	u8         reserved_at_20[0x10];
5146 5147
	u8         op_mod[0x10];

5148
	u8         reserved_at_40[0x18];
5149 5150
	u8         eq_number[0x8];

5151
	u8         reserved_at_60[0x20];
5152 5153 5154 5155
};

struct mlx5_ifc_destroy_dct_out_bits {
	u8         status[0x8];
5156
	u8         reserved_at_8[0x18];
5157 5158 5159

	u8         syndrome[0x20];

5160
	u8         reserved_at_40[0x40];
5161 5162 5163 5164
};

struct mlx5_ifc_destroy_dct_in_bits {
	u8         opcode[0x10];
5165
	u8         reserved_at_10[0x10];
5166

5167
	u8         reserved_at_20[0x10];
5168 5169
	u8         op_mod[0x10];

5170
	u8         reserved_at_40[0x8];
5171 5172
	u8         dctn[0x18];

5173
	u8         reserved_at_60[0x20];
5174 5175 5176 5177
};

struct mlx5_ifc_destroy_cq_out_bits {
	u8         status[0x8];
5178
	u8         reserved_at_8[0x18];
5179 5180 5181

	u8         syndrome[0x20];

5182
	u8         reserved_at_40[0x40];
5183 5184 5185 5186
};

struct mlx5_ifc_destroy_cq_in_bits {
	u8         opcode[0x10];
5187
	u8         reserved_at_10[0x10];
5188

5189
	u8         reserved_at_20[0x10];
5190 5191
	u8         op_mod[0x10];

5192
	u8         reserved_at_40[0x8];
5193 5194
	u8         cqn[0x18];

5195
	u8         reserved_at_60[0x20];
5196 5197 5198 5199
};

struct mlx5_ifc_delete_vxlan_udp_dport_out_bits {
	u8         status[0x8];
5200
	u8         reserved_at_8[0x18];
5201 5202 5203

	u8         syndrome[0x20];

5204
	u8         reserved_at_40[0x40];
5205 5206 5207 5208
};

struct mlx5_ifc_delete_vxlan_udp_dport_in_bits {
	u8         opcode[0x10];
5209
	u8         reserved_at_10[0x10];
5210

5211
	u8         reserved_at_20[0x10];
5212 5213
	u8         op_mod[0x10];

5214
	u8         reserved_at_40[0x20];
5215

5216
	u8         reserved_at_60[0x10];
5217 5218 5219 5220 5221
	u8         vxlan_udp_port[0x10];
};

struct mlx5_ifc_delete_l2_table_entry_out_bits {
	u8         status[0x8];
5222
	u8         reserved_at_8[0x18];
5223 5224 5225

	u8         syndrome[0x20];

5226
	u8         reserved_at_40[0x40];
5227 5228 5229 5230
};

struct mlx5_ifc_delete_l2_table_entry_in_bits {
	u8         opcode[0x10];
5231
	u8         reserved_at_10[0x10];
5232

5233
	u8         reserved_at_20[0x10];
5234 5235
	u8         op_mod[0x10];

5236
	u8         reserved_at_40[0x60];
5237

5238
	u8         reserved_at_a0[0x8];
5239 5240
	u8         table_index[0x18];

5241
	u8         reserved_at_c0[0x140];
5242 5243 5244 5245
};

struct mlx5_ifc_delete_fte_out_bits {
	u8         status[0x8];
5246
	u8         reserved_at_8[0x18];
5247 5248 5249

	u8         syndrome[0x20];

5250
	u8         reserved_at_40[0x40];
5251 5252 5253 5254
};

struct mlx5_ifc_delete_fte_in_bits {
	u8         opcode[0x10];
5255
	u8         reserved_at_10[0x10];
5256

5257
	u8         reserved_at_20[0x10];
5258 5259
	u8         op_mod[0x10];

5260
	u8         reserved_at_40[0x40];
5261 5262

	u8         table_type[0x8];
5263
	u8         reserved_at_88[0x18];
5264

5265
	u8         reserved_at_a0[0x8];
5266 5267
	u8         table_id[0x18];

5268
	u8         reserved_at_c0[0x40];
5269 5270 5271

	u8         flow_index[0x20];

5272
	u8         reserved_at_120[0xe0];
5273 5274 5275 5276
};

struct mlx5_ifc_dealloc_xrcd_out_bits {
	u8         status[0x8];
5277
	u8         reserved_at_8[0x18];
5278 5279 5280

	u8         syndrome[0x20];

5281
	u8         reserved_at_40[0x40];
5282 5283 5284 5285
};

struct mlx5_ifc_dealloc_xrcd_in_bits {
	u8         opcode[0x10];
5286
	u8         reserved_at_10[0x10];
5287

5288
	u8         reserved_at_20[0x10];
5289 5290
	u8         op_mod[0x10];

5291
	u8         reserved_at_40[0x8];
5292 5293
	u8         xrcd[0x18];

5294
	u8         reserved_at_60[0x20];
5295 5296 5297 5298
};

struct mlx5_ifc_dealloc_uar_out_bits {
	u8         status[0x8];
5299
	u8         reserved_at_8[0x18];
5300 5301 5302

	u8         syndrome[0x20];

5303
	u8         reserved_at_40[0x40];
5304 5305 5306 5307
};

struct mlx5_ifc_dealloc_uar_in_bits {
	u8         opcode[0x10];
5308
	u8         reserved_at_10[0x10];
5309

5310
	u8         reserved_at_20[0x10];
5311 5312
	u8         op_mod[0x10];

5313
	u8         reserved_at_40[0x8];
5314 5315
	u8         uar[0x18];

5316
	u8         reserved_at_60[0x20];
5317 5318 5319 5320
};

struct mlx5_ifc_dealloc_transport_domain_out_bits {
	u8         status[0x8];
5321
	u8         reserved_at_8[0x18];
5322 5323 5324

	u8         syndrome[0x20];

5325
	u8         reserved_at_40[0x40];
5326 5327 5328 5329
};

struct mlx5_ifc_dealloc_transport_domain_in_bits {
	u8         opcode[0x10];
5330
	u8         reserved_at_10[0x10];
5331

5332
	u8         reserved_at_20[0x10];
5333 5334
	u8         op_mod[0x10];

5335
	u8         reserved_at_40[0x8];
5336 5337
	u8         transport_domain[0x18];

5338
	u8         reserved_at_60[0x20];
5339 5340 5341 5342
};

struct mlx5_ifc_dealloc_q_counter_out_bits {
	u8         status[0x8];
5343
	u8         reserved_at_8[0x18];
5344 5345 5346

	u8         syndrome[0x20];

5347
	u8         reserved_at_40[0x40];
5348 5349 5350 5351
};

struct mlx5_ifc_dealloc_q_counter_in_bits {
	u8         opcode[0x10];
5352
	u8         reserved_at_10[0x10];
5353

5354
	u8         reserved_at_20[0x10];
5355 5356
	u8         op_mod[0x10];

5357
	u8         reserved_at_40[0x18];
5358 5359
	u8         counter_set_id[0x8];

5360
	u8         reserved_at_60[0x20];
5361 5362 5363 5364
};

struct mlx5_ifc_dealloc_pd_out_bits {
	u8         status[0x8];
5365
	u8         reserved_at_8[0x18];
5366 5367 5368

	u8         syndrome[0x20];

5369
	u8         reserved_at_40[0x40];
5370 5371 5372 5373
};

struct mlx5_ifc_dealloc_pd_in_bits {
	u8         opcode[0x10];
5374
	u8         reserved_at_10[0x10];
5375

5376
	u8         reserved_at_20[0x10];
5377 5378
	u8         op_mod[0x10];

5379
	u8         reserved_at_40[0x8];
5380 5381
	u8         pd[0x18];

5382
	u8         reserved_at_60[0x20];
5383 5384 5385 5386
};

struct mlx5_ifc_create_xrc_srq_out_bits {
	u8         status[0x8];
5387
	u8         reserved_at_8[0x18];
5388 5389 5390

	u8         syndrome[0x20];

5391
	u8         reserved_at_40[0x8];
5392 5393
	u8         xrc_srqn[0x18];

5394
	u8         reserved_at_60[0x20];
5395 5396 5397 5398
};

struct mlx5_ifc_create_xrc_srq_in_bits {
	u8         opcode[0x10];
5399
	u8         reserved_at_10[0x10];
5400

5401
	u8         reserved_at_20[0x10];
5402 5403
	u8         op_mod[0x10];

5404
	u8         reserved_at_40[0x40];
5405 5406 5407

	struct mlx5_ifc_xrc_srqc_bits xrc_srq_context_entry;

5408
	u8         reserved_at_280[0x600];
5409 5410 5411 5412 5413 5414

	u8         pas[0][0x40];
};

struct mlx5_ifc_create_tis_out_bits {
	u8         status[0x8];
5415
	u8         reserved_at_8[0x18];
5416 5417 5418

	u8         syndrome[0x20];

5419
	u8         reserved_at_40[0x8];
5420 5421
	u8         tisn[0x18];

5422
	u8         reserved_at_60[0x20];
5423 5424 5425 5426
};

struct mlx5_ifc_create_tis_in_bits {
	u8         opcode[0x10];
5427
	u8         reserved_at_10[0x10];
5428

5429
	u8         reserved_at_20[0x10];
5430 5431
	u8         op_mod[0x10];

5432
	u8         reserved_at_40[0xc0];
5433 5434 5435 5436 5437 5438

	struct mlx5_ifc_tisc_bits ctx;
};

struct mlx5_ifc_create_tir_out_bits {
	u8         status[0x8];
5439
	u8         reserved_at_8[0x18];
5440 5441 5442

	u8         syndrome[0x20];

5443
	u8         reserved_at_40[0x8];
5444 5445
	u8         tirn[0x18];

5446
	u8         reserved_at_60[0x20];
5447 5448 5449 5450
};

struct mlx5_ifc_create_tir_in_bits {
	u8         opcode[0x10];
5451
	u8         reserved_at_10[0x10];
5452

5453
	u8         reserved_at_20[0x10];
5454 5455
	u8         op_mod[0x10];

5456
	u8         reserved_at_40[0xc0];
5457 5458 5459 5460 5461 5462

	struct mlx5_ifc_tirc_bits ctx;
};

struct mlx5_ifc_create_srq_out_bits {
	u8         status[0x8];
5463
	u8         reserved_at_8[0x18];
5464 5465 5466

	u8         syndrome[0x20];

5467
	u8         reserved_at_40[0x8];
5468 5469
	u8         srqn[0x18];

5470
	u8         reserved_at_60[0x20];
5471 5472 5473 5474
};

struct mlx5_ifc_create_srq_in_bits {
	u8         opcode[0x10];
5475
	u8         reserved_at_10[0x10];
5476

5477
	u8         reserved_at_20[0x10];
5478 5479
	u8         op_mod[0x10];

5480
	u8         reserved_at_40[0x40];
5481 5482 5483

	struct mlx5_ifc_srqc_bits srq_context_entry;

5484
	u8         reserved_at_280[0x600];
5485 5486 5487 5488 5489 5490

	u8         pas[0][0x40];
};

struct mlx5_ifc_create_sq_out_bits {
	u8         status[0x8];
5491
	u8         reserved_at_8[0x18];
5492 5493 5494

	u8         syndrome[0x20];

5495
	u8         reserved_at_40[0x8];
5496 5497
	u8         sqn[0x18];

5498
	u8         reserved_at_60[0x20];
5499 5500 5501 5502
};

struct mlx5_ifc_create_sq_in_bits {
	u8         opcode[0x10];
5503
	u8         reserved_at_10[0x10];
5504

5505
	u8         reserved_at_20[0x10];
5506 5507
	u8         op_mod[0x10];

5508
	u8         reserved_at_40[0xc0];
5509 5510 5511 5512 5513 5514

	struct mlx5_ifc_sqc_bits ctx;
};

struct mlx5_ifc_create_rqt_out_bits {
	u8         status[0x8];
5515
	u8         reserved_at_8[0x18];
5516 5517 5518

	u8         syndrome[0x20];

5519
	u8         reserved_at_40[0x8];
5520 5521
	u8         rqtn[0x18];

5522
	u8         reserved_at_60[0x20];
5523 5524 5525 5526
};

struct mlx5_ifc_create_rqt_in_bits {
	u8         opcode[0x10];
5527
	u8         reserved_at_10[0x10];
5528

5529
	u8         reserved_at_20[0x10];
5530 5531
	u8         op_mod[0x10];

5532
	u8         reserved_at_40[0xc0];
5533 5534 5535 5536 5537 5538

	struct mlx5_ifc_rqtc_bits rqt_context;
};

struct mlx5_ifc_create_rq_out_bits {
	u8         status[0x8];
5539
	u8         reserved_at_8[0x18];
5540 5541 5542

	u8         syndrome[0x20];

5543
	u8         reserved_at_40[0x8];
5544 5545
	u8         rqn[0x18];

5546
	u8         reserved_at_60[0x20];
5547 5548 5549 5550
};

struct mlx5_ifc_create_rq_in_bits {
	u8         opcode[0x10];
5551
	u8         reserved_at_10[0x10];
5552

5553
	u8         reserved_at_20[0x10];
5554 5555
	u8         op_mod[0x10];

5556
	u8         reserved_at_40[0xc0];
5557 5558 5559 5560 5561 5562

	struct mlx5_ifc_rqc_bits ctx;
};

struct mlx5_ifc_create_rmp_out_bits {
	u8         status[0x8];
5563
	u8         reserved_at_8[0x18];
5564 5565 5566

	u8         syndrome[0x20];

5567
	u8         reserved_at_40[0x8];
5568 5569
	u8         rmpn[0x18];

5570
	u8         reserved_at_60[0x20];
5571 5572 5573 5574
};

struct mlx5_ifc_create_rmp_in_bits {
	u8         opcode[0x10];
5575
	u8         reserved_at_10[0x10];
5576

5577
	u8         reserved_at_20[0x10];
5578 5579
	u8         op_mod[0x10];

5580
	u8         reserved_at_40[0xc0];
5581 5582 5583 5584 5585 5586

	struct mlx5_ifc_rmpc_bits ctx;
};

struct mlx5_ifc_create_qp_out_bits {
	u8         status[0x8];
5587
	u8         reserved_at_8[0x18];
5588 5589 5590

	u8         syndrome[0x20];

5591
	u8         reserved_at_40[0x8];
5592 5593
	u8         qpn[0x18];

5594
	u8         reserved_at_60[0x20];
5595 5596 5597 5598
};

struct mlx5_ifc_create_qp_in_bits {
	u8         opcode[0x10];
5599
	u8         reserved_at_10[0x10];
5600

5601
	u8         reserved_at_20[0x10];
5602 5603
	u8         op_mod[0x10];

5604
	u8         reserved_at_40[0x40];
5605 5606 5607

	u8         opt_param_mask[0x20];

5608
	u8         reserved_at_a0[0x20];
5609 5610 5611

	struct mlx5_ifc_qpc_bits qpc;

5612
	u8         reserved_at_800[0x80];
5613 5614 5615 5616 5617 5618

	u8         pas[0][0x40];
};

struct mlx5_ifc_create_psv_out_bits {
	u8         status[0x8];
5619
	u8         reserved_at_8[0x18];
5620 5621 5622

	u8         syndrome[0x20];

5623
	u8         reserved_at_40[0x40];
5624

5625
	u8         reserved_at_80[0x8];
5626 5627
	u8         psv0_index[0x18];

5628
	u8         reserved_at_a0[0x8];
5629 5630
	u8         psv1_index[0x18];

5631
	u8         reserved_at_c0[0x8];
5632 5633
	u8         psv2_index[0x18];

5634
	u8         reserved_at_e0[0x8];
5635 5636 5637 5638 5639
	u8         psv3_index[0x18];
};

struct mlx5_ifc_create_psv_in_bits {
	u8         opcode[0x10];
5640
	u8         reserved_at_10[0x10];
5641

5642
	u8         reserved_at_20[0x10];
5643 5644 5645
	u8         op_mod[0x10];

	u8         num_psv[0x4];
5646
	u8         reserved_at_44[0x4];
5647 5648
	u8         pd[0x18];

5649
	u8         reserved_at_60[0x20];
5650 5651 5652 5653
};

struct mlx5_ifc_create_mkey_out_bits {
	u8         status[0x8];
5654
	u8         reserved_at_8[0x18];
5655 5656 5657

	u8         syndrome[0x20];

5658
	u8         reserved_at_40[0x8];
5659 5660
	u8         mkey_index[0x18];

5661
	u8         reserved_at_60[0x20];
5662 5663 5664 5665
};

struct mlx5_ifc_create_mkey_in_bits {
	u8         opcode[0x10];
5666
	u8         reserved_at_10[0x10];
5667

5668
	u8         reserved_at_20[0x10];
5669 5670
	u8         op_mod[0x10];

5671
	u8         reserved_at_40[0x20];
5672 5673

	u8         pg_access[0x1];
5674
	u8         reserved_at_61[0x1f];
5675 5676 5677

	struct mlx5_ifc_mkc_bits memory_key_mkey_entry;

5678
	u8         reserved_at_280[0x80];
5679 5680 5681

	u8         translations_octword_actual_size[0x20];

5682
	u8         reserved_at_320[0x560];
5683 5684 5685 5686 5687 5688

	u8         klm_pas_mtt[0][0x20];
};

struct mlx5_ifc_create_flow_table_out_bits {
	u8         status[0x8];
5689
	u8         reserved_at_8[0x18];
5690 5691 5692

	u8         syndrome[0x20];

5693
	u8         reserved_at_40[0x8];
5694 5695
	u8         table_id[0x18];

5696
	u8         reserved_at_60[0x20];
5697 5698 5699 5700
};

struct mlx5_ifc_create_flow_table_in_bits {
	u8         opcode[0x10];
5701
	u8         reserved_at_10[0x10];
5702

5703
	u8         reserved_at_20[0x10];
5704 5705
	u8         op_mod[0x10];

5706
	u8         reserved_at_40[0x40];
5707 5708

	u8         table_type[0x8];
5709
	u8         reserved_at_88[0x18];
5710

5711
	u8         reserved_at_a0[0x20];
5712

5713
	u8         reserved_at_c0[0x4];
5714
	u8         table_miss_mode[0x4];
5715
	u8         level[0x8];
5716
	u8         reserved_at_d0[0x8];
5717 5718
	u8         log_size[0x8];

5719
	u8         reserved_at_e0[0x8];
5720 5721
	u8         table_miss_id[0x18];

5722
	u8         reserved_at_100[0x100];
5723 5724 5725 5726
};

struct mlx5_ifc_create_flow_group_out_bits {
	u8         status[0x8];
5727
	u8         reserved_at_8[0x18];
5728 5729 5730

	u8         syndrome[0x20];

5731
	u8         reserved_at_40[0x8];
5732 5733
	u8         group_id[0x18];

5734
	u8         reserved_at_60[0x20];
5735 5736 5737 5738 5739 5740 5741 5742 5743 5744
};

enum {
	MLX5_CREATE_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_OUTER_HEADERS    = 0x0,
	MLX5_CREATE_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_MISC_PARAMETERS  = 0x1,
	MLX5_CREATE_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_INNER_HEADERS    = 0x2,
};

struct mlx5_ifc_create_flow_group_in_bits {
	u8         opcode[0x10];
5745
	u8         reserved_at_10[0x10];
5746

5747
	u8         reserved_at_20[0x10];
5748 5749
	u8         op_mod[0x10];

5750
	u8         reserved_at_40[0x40];
5751 5752

	u8         table_type[0x8];
5753
	u8         reserved_at_88[0x18];
5754

5755
	u8         reserved_at_a0[0x8];
5756 5757
	u8         table_id[0x18];

5758
	u8         reserved_at_c0[0x20];
5759 5760 5761

	u8         start_flow_index[0x20];

5762
	u8         reserved_at_100[0x20];
5763 5764 5765

	u8         end_flow_index[0x20];

5766
	u8         reserved_at_140[0xa0];
5767

5768
	u8         reserved_at_1e0[0x18];
5769 5770 5771 5772
	u8         match_criteria_enable[0x8];

	struct mlx5_ifc_fte_match_param_bits match_criteria;

5773
	u8         reserved_at_1200[0xe00];
5774 5775 5776 5777
};

struct mlx5_ifc_create_eq_out_bits {
	u8         status[0x8];
5778
	u8         reserved_at_8[0x18];
5779 5780 5781

	u8         syndrome[0x20];

5782
	u8         reserved_at_40[0x18];
5783 5784
	u8         eq_number[0x8];

5785
	u8         reserved_at_60[0x20];
5786 5787 5788 5789
};

struct mlx5_ifc_create_eq_in_bits {
	u8         opcode[0x10];
5790
	u8         reserved_at_10[0x10];
5791

5792
	u8         reserved_at_20[0x10];
5793 5794
	u8         op_mod[0x10];

5795
	u8         reserved_at_40[0x40];
5796 5797 5798

	struct mlx5_ifc_eqc_bits eq_context_entry;

5799
	u8         reserved_at_280[0x40];
5800 5801 5802

	u8         event_bitmask[0x40];

5803
	u8         reserved_at_300[0x580];
5804 5805 5806 5807 5808 5809

	u8         pas[0][0x40];
};

struct mlx5_ifc_create_dct_out_bits {
	u8         status[0x8];
5810
	u8         reserved_at_8[0x18];
5811 5812 5813

	u8         syndrome[0x20];

5814
	u8         reserved_at_40[0x8];
5815 5816
	u8         dctn[0x18];

5817
	u8         reserved_at_60[0x20];
5818 5819 5820 5821
};

struct mlx5_ifc_create_dct_in_bits {
	u8         opcode[0x10];
5822
	u8         reserved_at_10[0x10];
5823

5824
	u8         reserved_at_20[0x10];
5825 5826
	u8         op_mod[0x10];

5827
	u8         reserved_at_40[0x40];
5828 5829 5830

	struct mlx5_ifc_dctc_bits dct_context_entry;

5831
	u8         reserved_at_280[0x180];
5832 5833 5834 5835
};

struct mlx5_ifc_create_cq_out_bits {
	u8         status[0x8];
5836
	u8         reserved_at_8[0x18];
5837 5838 5839

	u8         syndrome[0x20];

5840
	u8         reserved_at_40[0x8];
5841 5842
	u8         cqn[0x18];

5843
	u8         reserved_at_60[0x20];
5844 5845 5846 5847
};

struct mlx5_ifc_create_cq_in_bits {
	u8         opcode[0x10];
5848
	u8         reserved_at_10[0x10];
5849

5850
	u8         reserved_at_20[0x10];
5851 5852
	u8         op_mod[0x10];

5853
	u8         reserved_at_40[0x40];
5854 5855 5856

	struct mlx5_ifc_cqc_bits cq_context;

5857
	u8         reserved_at_280[0x600];
5858 5859 5860 5861 5862 5863

	u8         pas[0][0x40];
};

struct mlx5_ifc_config_int_moderation_out_bits {
	u8         status[0x8];
5864
	u8         reserved_at_8[0x18];
5865 5866 5867

	u8         syndrome[0x20];

5868
	u8         reserved_at_40[0x4];
5869 5870 5871
	u8         min_delay[0xc];
	u8         int_vector[0x10];

5872
	u8         reserved_at_60[0x20];
5873 5874 5875 5876 5877 5878 5879 5880 5881
};

enum {
	MLX5_CONFIG_INT_MODERATION_IN_OP_MOD_WRITE  = 0x0,
	MLX5_CONFIG_INT_MODERATION_IN_OP_MOD_READ   = 0x1,
};

struct mlx5_ifc_config_int_moderation_in_bits {
	u8         opcode[0x10];
5882
	u8         reserved_at_10[0x10];
5883

5884
	u8         reserved_at_20[0x10];
5885 5886
	u8         op_mod[0x10];

5887
	u8         reserved_at_40[0x4];
5888 5889 5890
	u8         min_delay[0xc];
	u8         int_vector[0x10];

5891
	u8         reserved_at_60[0x20];
5892 5893 5894 5895
};

struct mlx5_ifc_attach_to_mcg_out_bits {
	u8         status[0x8];
5896
	u8         reserved_at_8[0x18];
5897 5898 5899

	u8         syndrome[0x20];

5900
	u8         reserved_at_40[0x40];
5901 5902 5903 5904
};

struct mlx5_ifc_attach_to_mcg_in_bits {
	u8         opcode[0x10];
5905
	u8         reserved_at_10[0x10];
5906

5907
	u8         reserved_at_20[0x10];
5908 5909
	u8         op_mod[0x10];

5910
	u8         reserved_at_40[0x8];
5911 5912
	u8         qpn[0x18];

5913
	u8         reserved_at_60[0x20];
5914 5915 5916 5917 5918 5919

	u8         multicast_gid[16][0x8];
};

struct mlx5_ifc_arm_xrc_srq_out_bits {
	u8         status[0x8];
5920
	u8         reserved_at_8[0x18];
5921 5922 5923

	u8         syndrome[0x20];

5924
	u8         reserved_at_40[0x40];
5925 5926 5927 5928 5929 5930 5931 5932
};

enum {
	MLX5_ARM_XRC_SRQ_IN_OP_MOD_XRC_SRQ  = 0x1,
};

struct mlx5_ifc_arm_xrc_srq_in_bits {
	u8         opcode[0x10];
5933
	u8         reserved_at_10[0x10];
5934

5935
	u8         reserved_at_20[0x10];
5936 5937
	u8         op_mod[0x10];

5938
	u8         reserved_at_40[0x8];
5939 5940
	u8         xrc_srqn[0x18];

5941
	u8         reserved_at_60[0x10];
5942 5943 5944 5945 5946
	u8         lwm[0x10];
};

struct mlx5_ifc_arm_rq_out_bits {
	u8         status[0x8];
5947
	u8         reserved_at_8[0x18];
5948 5949 5950

	u8         syndrome[0x20];

5951
	u8         reserved_at_40[0x40];
5952 5953 5954 5955 5956 5957 5958 5959
};

enum {
	MLX5_ARM_RQ_IN_OP_MOD_SRQ_  = 0x1,
};

struct mlx5_ifc_arm_rq_in_bits {
	u8         opcode[0x10];
5960
	u8         reserved_at_10[0x10];
5961

5962
	u8         reserved_at_20[0x10];
5963 5964
	u8         op_mod[0x10];

5965
	u8         reserved_at_40[0x8];
5966 5967
	u8         srq_number[0x18];

5968
	u8         reserved_at_60[0x10];
5969 5970 5971 5972 5973
	u8         lwm[0x10];
};

struct mlx5_ifc_arm_dct_out_bits {
	u8         status[0x8];
5974
	u8         reserved_at_8[0x18];
5975 5976 5977

	u8         syndrome[0x20];

5978
	u8         reserved_at_40[0x40];
5979 5980 5981 5982
};

struct mlx5_ifc_arm_dct_in_bits {
	u8         opcode[0x10];
5983
	u8         reserved_at_10[0x10];
5984

5985
	u8         reserved_at_20[0x10];
5986 5987
	u8         op_mod[0x10];

5988
	u8         reserved_at_40[0x8];
5989 5990
	u8         dct_number[0x18];

5991
	u8         reserved_at_60[0x20];
5992 5993 5994 5995
};

struct mlx5_ifc_alloc_xrcd_out_bits {
	u8         status[0x8];
5996
	u8         reserved_at_8[0x18];
5997 5998 5999

	u8         syndrome[0x20];

6000
	u8         reserved_at_40[0x8];
6001 6002
	u8         xrcd[0x18];

6003
	u8         reserved_at_60[0x20];
6004 6005 6006 6007
};

struct mlx5_ifc_alloc_xrcd_in_bits {
	u8         opcode[0x10];
6008
	u8         reserved_at_10[0x10];
6009

6010
	u8         reserved_at_20[0x10];
6011 6012
	u8         op_mod[0x10];

6013
	u8         reserved_at_40[0x40];
6014 6015 6016 6017
};

struct mlx5_ifc_alloc_uar_out_bits {
	u8         status[0x8];
6018
	u8         reserved_at_8[0x18];
6019 6020 6021

	u8         syndrome[0x20];

6022
	u8         reserved_at_40[0x8];
6023 6024
	u8         uar[0x18];

6025
	u8         reserved_at_60[0x20];
6026 6027 6028 6029
};

struct mlx5_ifc_alloc_uar_in_bits {
	u8         opcode[0x10];
6030
	u8         reserved_at_10[0x10];
6031

6032
	u8         reserved_at_20[0x10];
6033 6034
	u8         op_mod[0x10];

6035
	u8         reserved_at_40[0x40];
6036 6037 6038 6039
};

struct mlx5_ifc_alloc_transport_domain_out_bits {
	u8         status[0x8];
6040
	u8         reserved_at_8[0x18];
6041 6042 6043

	u8         syndrome[0x20];

6044
	u8         reserved_at_40[0x8];
6045 6046
	u8         transport_domain[0x18];

6047
	u8         reserved_at_60[0x20];
6048 6049 6050 6051
};

struct mlx5_ifc_alloc_transport_domain_in_bits {
	u8         opcode[0x10];
6052
	u8         reserved_at_10[0x10];
6053

6054
	u8         reserved_at_20[0x10];
6055 6056
	u8         op_mod[0x10];

6057
	u8         reserved_at_40[0x40];
6058 6059 6060 6061
};

struct mlx5_ifc_alloc_q_counter_out_bits {
	u8         status[0x8];
6062
	u8         reserved_at_8[0x18];
6063 6064 6065

	u8         syndrome[0x20];

6066
	u8         reserved_at_40[0x18];
6067 6068
	u8         counter_set_id[0x8];

6069
	u8         reserved_at_60[0x20];
6070 6071 6072 6073
};

struct mlx5_ifc_alloc_q_counter_in_bits {
	u8         opcode[0x10];
6074
	u8         reserved_at_10[0x10];
6075

6076
	u8         reserved_at_20[0x10];
6077 6078
	u8         op_mod[0x10];

6079
	u8         reserved_at_40[0x40];
6080 6081 6082 6083
};

struct mlx5_ifc_alloc_pd_out_bits {
	u8         status[0x8];
6084
	u8         reserved_at_8[0x18];
6085 6086 6087

	u8         syndrome[0x20];

6088
	u8         reserved_at_40[0x8];
6089 6090
	u8         pd[0x18];

6091
	u8         reserved_at_60[0x20];
6092 6093 6094 6095
};

struct mlx5_ifc_alloc_pd_in_bits {
	u8         opcode[0x10];
6096
	u8         reserved_at_10[0x10];
6097

6098
	u8         reserved_at_20[0x10];
6099 6100
	u8         op_mod[0x10];

6101
	u8         reserved_at_40[0x40];
6102 6103 6104 6105
};

struct mlx5_ifc_add_vxlan_udp_dport_out_bits {
	u8         status[0x8];
6106
	u8         reserved_at_8[0x18];
6107 6108 6109

	u8         syndrome[0x20];

6110
	u8         reserved_at_40[0x40];
6111 6112 6113 6114
};

struct mlx5_ifc_add_vxlan_udp_dport_in_bits {
	u8         opcode[0x10];
6115
	u8         reserved_at_10[0x10];
6116

6117
	u8         reserved_at_20[0x10];
6118 6119
	u8         op_mod[0x10];

6120
	u8         reserved_at_40[0x20];
6121

6122
	u8         reserved_at_60[0x10];
6123 6124 6125 6126 6127
	u8         vxlan_udp_port[0x10];
};

struct mlx5_ifc_access_register_out_bits {
	u8         status[0x8];
6128
	u8         reserved_at_8[0x18];
6129 6130 6131

	u8         syndrome[0x20];

6132
	u8         reserved_at_40[0x40];
6133 6134 6135 6136 6137 6138 6139 6140 6141 6142 6143

	u8         register_data[0][0x20];
};

enum {
	MLX5_ACCESS_REGISTER_IN_OP_MOD_WRITE  = 0x0,
	MLX5_ACCESS_REGISTER_IN_OP_MOD_READ   = 0x1,
};

struct mlx5_ifc_access_register_in_bits {
	u8         opcode[0x10];
6144
	u8         reserved_at_10[0x10];
6145

6146
	u8         reserved_at_20[0x10];
6147 6148
	u8         op_mod[0x10];

6149
	u8         reserved_at_40[0x10];
6150 6151 6152 6153 6154 6155 6156 6157 6158 6159 6160 6161
	u8         register_id[0x10];

	u8         argument[0x20];

	u8         register_data[0][0x20];
};

struct mlx5_ifc_sltp_reg_bits {
	u8         status[0x4];
	u8         version[0x4];
	u8         local_port[0x8];
	u8         pnat[0x2];
6162
	u8         reserved_at_12[0x2];
6163
	u8         lane[0x4];
6164
	u8         reserved_at_18[0x8];
6165

6166
	u8         reserved_at_20[0x20];
6167

6168
	u8         reserved_at_40[0x7];
6169 6170 6171 6172 6173
	u8         polarity[0x1];
	u8         ob_tap0[0x8];
	u8         ob_tap1[0x8];
	u8         ob_tap2[0x8];

6174
	u8         reserved_at_60[0xc];
6175 6176 6177 6178
	u8         ob_preemp_mode[0x4];
	u8         ob_reg[0x8];
	u8         ob_bias[0x8];

6179
	u8         reserved_at_80[0x20];
6180 6181 6182 6183 6184 6185 6186
};

struct mlx5_ifc_slrg_reg_bits {
	u8         status[0x4];
	u8         version[0x4];
	u8         local_port[0x8];
	u8         pnat[0x2];
6187
	u8         reserved_at_12[0x2];
6188
	u8         lane[0x4];
6189
	u8         reserved_at_18[0x8];
6190 6191

	u8         time_to_link_up[0x10];
6192
	u8         reserved_at_30[0xc];
6193 6194 6195 6196 6197
	u8         grade_lane_speed[0x4];

	u8         grade_version[0x8];
	u8         grade[0x18];

6198
	u8         reserved_at_60[0x4];
6199 6200 6201 6202 6203 6204
	u8         height_grade_type[0x4];
	u8         height_grade[0x18];

	u8         height_dz[0x10];
	u8         height_dv[0x10];

6205
	u8         reserved_at_a0[0x10];
6206 6207
	u8         height_sigma[0x10];

6208
	u8         reserved_at_c0[0x20];
6209

6210
	u8         reserved_at_e0[0x4];
6211 6212 6213
	u8         phase_grade_type[0x4];
	u8         phase_grade[0x18];

6214
	u8         reserved_at_100[0x8];
6215
	u8         phase_eo_pos[0x8];
6216
	u8         reserved_at_110[0x8];
6217 6218 6219 6220 6221 6222 6223
	u8         phase_eo_neg[0x8];

	u8         ffe_set_tested[0x10];
	u8         test_errors_per_lane[0x10];
};

struct mlx5_ifc_pvlc_reg_bits {
6224
	u8         reserved_at_0[0x8];
6225
	u8         local_port[0x8];
6226
	u8         reserved_at_10[0x10];
6227

6228
	u8         reserved_at_20[0x1c];
6229 6230
	u8         vl_hw_cap[0x4];

6231
	u8         reserved_at_40[0x1c];
6232 6233
	u8         vl_admin[0x4];

6234
	u8         reserved_at_60[0x1c];
6235 6236 6237 6238 6239 6240
	u8         vl_operational[0x4];
};

struct mlx5_ifc_pude_reg_bits {
	u8         swid[0x8];
	u8         local_port[0x8];
6241
	u8         reserved_at_10[0x4];
6242
	u8         admin_status[0x4];
6243
	u8         reserved_at_18[0x4];
6244 6245
	u8         oper_status[0x4];

6246
	u8         reserved_at_20[0x60];
6247 6248 6249
};

struct mlx5_ifc_ptys_reg_bits {
6250
	u8         reserved_at_0[0x8];
6251
	u8         local_port[0x8];
6252
	u8         reserved_at_10[0xd];
6253 6254
	u8         proto_mask[0x3];

6255
	u8         reserved_at_20[0x40];
6256 6257 6258 6259 6260 6261

	u8         eth_proto_capability[0x20];

	u8         ib_link_width_capability[0x10];
	u8         ib_proto_capability[0x10];

6262
	u8         reserved_at_a0[0x20];
6263 6264 6265 6266 6267 6268

	u8         eth_proto_admin[0x20];

	u8         ib_link_width_admin[0x10];
	u8         ib_proto_admin[0x10];

6269
	u8         reserved_at_100[0x20];
6270 6271 6272 6273 6274 6275

	u8         eth_proto_oper[0x20];

	u8         ib_link_width_oper[0x10];
	u8         ib_proto_oper[0x10];

6276
	u8         reserved_at_160[0x20];
6277 6278 6279

	u8         eth_proto_lp_advertise[0x20];

6280
	u8         reserved_at_1a0[0x60];
6281 6282 6283
};

struct mlx5_ifc_ptas_reg_bits {
6284
	u8         reserved_at_0[0x20];
6285 6286

	u8         algorithm_options[0x10];
6287
	u8         reserved_at_30[0x4];
6288 6289 6290 6291 6292 6293 6294 6295 6296 6297 6298 6299 6300 6301 6302 6303 6304 6305 6306 6307 6308 6309 6310 6311 6312
	u8         repetitions_mode[0x4];
	u8         num_of_repetitions[0x8];

	u8         grade_version[0x8];
	u8         height_grade_type[0x4];
	u8         phase_grade_type[0x4];
	u8         height_grade_weight[0x8];
	u8         phase_grade_weight[0x8];

	u8         gisim_measure_bits[0x10];
	u8         adaptive_tap_measure_bits[0x10];

	u8         ber_bath_high_error_threshold[0x10];
	u8         ber_bath_mid_error_threshold[0x10];

	u8         ber_bath_low_error_threshold[0x10];
	u8         one_ratio_high_threshold[0x10];

	u8         one_ratio_high_mid_threshold[0x10];
	u8         one_ratio_low_mid_threshold[0x10];

	u8         one_ratio_low_threshold[0x10];
	u8         ndeo_error_threshold[0x10];

	u8         mixer_offset_step_size[0x10];
6313
	u8         reserved_at_110[0x8];
6314 6315 6316 6317 6318
	u8         mix90_phase_for_voltage_bath[0x8];

	u8         mixer_offset_start[0x10];
	u8         mixer_offset_end[0x10];

6319
	u8         reserved_at_140[0x15];
6320 6321 6322 6323 6324 6325 6326
	u8         ber_test_time[0xb];
};

struct mlx5_ifc_pspa_reg_bits {
	u8         swid[0x8];
	u8         local_port[0x8];
	u8         sub_port[0x8];
6327
	u8         reserved_at_18[0x8];
6328

6329
	u8         reserved_at_20[0x20];
6330 6331 6332
};

struct mlx5_ifc_pqdr_reg_bits {
6333
	u8         reserved_at_0[0x8];
6334
	u8         local_port[0x8];
6335
	u8         reserved_at_10[0x5];
6336
	u8         prio[0x3];
6337
	u8         reserved_at_18[0x6];
6338 6339
	u8         mode[0x2];

6340
	u8         reserved_at_20[0x20];
6341

6342
	u8         reserved_at_40[0x10];
6343 6344
	u8         min_threshold[0x10];

6345
	u8         reserved_at_60[0x10];
6346 6347
	u8         max_threshold[0x10];

6348
	u8         reserved_at_80[0x10];
6349 6350
	u8         mark_probability_denominator[0x10];

6351
	u8         reserved_at_a0[0x60];
6352 6353 6354
};

struct mlx5_ifc_ppsc_reg_bits {
6355
	u8         reserved_at_0[0x8];
6356
	u8         local_port[0x8];
6357
	u8         reserved_at_10[0x10];
6358

6359
	u8         reserved_at_20[0x60];
6360

6361
	u8         reserved_at_80[0x1c];
6362 6363
	u8         wrps_admin[0x4];

6364
	u8         reserved_at_a0[0x1c];
6365 6366
	u8         wrps_status[0x4];

6367
	u8         reserved_at_c0[0x8];
6368
	u8         up_threshold[0x8];
6369
	u8         reserved_at_d0[0x8];
6370 6371
	u8         down_threshold[0x8];

6372
	u8         reserved_at_e0[0x20];
6373

6374
	u8         reserved_at_100[0x1c];
6375 6376
	u8         srps_admin[0x4];

6377
	u8         reserved_at_120[0x1c];
6378 6379
	u8         srps_status[0x4];

6380
	u8         reserved_at_140[0x40];
6381 6382 6383
};

struct mlx5_ifc_pplr_reg_bits {
6384
	u8         reserved_at_0[0x8];
6385
	u8         local_port[0x8];
6386
	u8         reserved_at_10[0x10];
6387

6388
	u8         reserved_at_20[0x8];
6389
	u8         lb_cap[0x8];
6390
	u8         reserved_at_30[0x8];
6391 6392 6393 6394
	u8         lb_en[0x8];
};

struct mlx5_ifc_pplm_reg_bits {
6395
	u8         reserved_at_0[0x8];
6396
	u8         local_port[0x8];
6397
	u8         reserved_at_10[0x10];
6398

6399
	u8         reserved_at_20[0x20];
6400 6401 6402 6403

	u8         port_profile_mode[0x8];
	u8         static_port_profile[0x8];
	u8         active_port_profile[0x8];
6404
	u8         reserved_at_58[0x8];
6405 6406 6407 6408

	u8         retransmission_active[0x8];
	u8         fec_mode_active[0x18];

6409
	u8         reserved_at_80[0x20];
6410 6411 6412 6413 6414 6415
};

struct mlx5_ifc_ppcnt_reg_bits {
	u8         swid[0x8];
	u8         local_port[0x8];
	u8         pnat[0x2];
6416
	u8         reserved_at_12[0x8];
6417 6418 6419
	u8         grp[0x6];

	u8         clr[0x1];
6420
	u8         reserved_at_21[0x1c];
6421 6422 6423 6424 6425 6426
	u8         prio_tc[0x3];

	union mlx5_ifc_eth_cntrs_grp_data_layout_auto_bits counter_set;
};

struct mlx5_ifc_ppad_reg_bits {
6427
	u8         reserved_at_0[0x3];
6428
	u8         single_mac[0x1];
6429
	u8         reserved_at_4[0x4];
6430 6431 6432 6433 6434
	u8         local_port[0x8];
	u8         mac_47_32[0x10];

	u8         mac_31_0[0x20];

6435
	u8         reserved_at_40[0x40];
6436 6437 6438
};

struct mlx5_ifc_pmtu_reg_bits {
6439
	u8         reserved_at_0[0x8];
6440
	u8         local_port[0x8];
6441
	u8         reserved_at_10[0x10];
6442 6443

	u8         max_mtu[0x10];
6444
	u8         reserved_at_30[0x10];
6445 6446

	u8         admin_mtu[0x10];
6447
	u8         reserved_at_50[0x10];
6448 6449

	u8         oper_mtu[0x10];
6450
	u8         reserved_at_70[0x10];
6451 6452 6453
};

struct mlx5_ifc_pmpr_reg_bits {
6454
	u8         reserved_at_0[0x8];
6455
	u8         module[0x8];
6456
	u8         reserved_at_10[0x10];
6457

6458
	u8         reserved_at_20[0x18];
6459 6460
	u8         attenuation_5g[0x8];

6461
	u8         reserved_at_40[0x18];
6462 6463
	u8         attenuation_7g[0x8];

6464
	u8         reserved_at_60[0x18];
6465 6466 6467 6468
	u8         attenuation_12g[0x8];
};

struct mlx5_ifc_pmpe_reg_bits {
6469
	u8         reserved_at_0[0x8];
6470
	u8         module[0x8];
6471
	u8         reserved_at_10[0xc];
6472 6473
	u8         module_status[0x4];

6474
	u8         reserved_at_20[0x60];
6475 6476 6477 6478 6479 6480 6481
};

struct mlx5_ifc_pmpc_reg_bits {
	u8         module_state_updated[32][0x8];
};

struct mlx5_ifc_pmlpn_reg_bits {
6482
	u8         reserved_at_0[0x4];
6483 6484
	u8         mlpn_status[0x4];
	u8         local_port[0x8];
6485
	u8         reserved_at_10[0x10];
6486 6487

	u8         e[0x1];
6488
	u8         reserved_at_21[0x1f];
6489 6490 6491 6492
};

struct mlx5_ifc_pmlp_reg_bits {
	u8         rxtx[0x1];
6493
	u8         reserved_at_1[0x7];
6494
	u8         local_port[0x8];
6495
	u8         reserved_at_10[0x8];
6496 6497 6498 6499 6500 6501 6502 6503 6504 6505
	u8         width[0x8];

	u8         lane0_module_mapping[0x20];

	u8         lane1_module_mapping[0x20];

	u8         lane2_module_mapping[0x20];

	u8         lane3_module_mapping[0x20];

6506
	u8         reserved_at_a0[0x160];
6507 6508 6509
};

struct mlx5_ifc_pmaos_reg_bits {
6510
	u8         reserved_at_0[0x8];
6511
	u8         module[0x8];
6512
	u8         reserved_at_10[0x4];
6513
	u8         admin_status[0x4];
6514
	u8         reserved_at_18[0x4];
6515 6516 6517 6518
	u8         oper_status[0x4];

	u8         ase[0x1];
	u8         ee[0x1];
6519
	u8         reserved_at_22[0x1c];
6520 6521
	u8         e[0x2];

6522
	u8         reserved_at_40[0x40];
6523 6524 6525
};

struct mlx5_ifc_plpc_reg_bits {
6526
	u8         reserved_at_0[0x4];
6527
	u8         profile_id[0xc];
6528
	u8         reserved_at_10[0x4];
6529
	u8         proto_mask[0x4];
6530
	u8         reserved_at_18[0x8];
6531

6532
	u8         reserved_at_20[0x10];
6533 6534
	u8         lane_speed[0x10];

6535
	u8         reserved_at_40[0x17];
6536 6537 6538 6539 6540 6541 6542 6543 6544 6545 6546 6547
	u8         lpbf[0x1];
	u8         fec_mode_policy[0x8];

	u8         retransmission_capability[0x8];
	u8         fec_mode_capability[0x18];

	u8         retransmission_support_admin[0x8];
	u8         fec_mode_support_admin[0x18];

	u8         retransmission_request_admin[0x8];
	u8         fec_mode_request_admin[0x18];

6548
	u8         reserved_at_c0[0x80];
6549 6550 6551
};

struct mlx5_ifc_plib_reg_bits {
6552
	u8         reserved_at_0[0x8];
6553
	u8         local_port[0x8];
6554
	u8         reserved_at_10[0x8];
6555 6556
	u8         ib_port[0x8];

6557
	u8         reserved_at_20[0x60];
6558 6559 6560
};

struct mlx5_ifc_plbf_reg_bits {
6561
	u8         reserved_at_0[0x8];
6562
	u8         local_port[0x8];
6563
	u8         reserved_at_10[0xd];
6564 6565
	u8         lbf_mode[0x3];

6566
	u8         reserved_at_20[0x20];
6567 6568 6569
};

struct mlx5_ifc_pipg_reg_bits {
6570
	u8         reserved_at_0[0x8];
6571
	u8         local_port[0x8];
6572
	u8         reserved_at_10[0x10];
6573 6574

	u8         dic[0x1];
6575
	u8         reserved_at_21[0x19];
6576
	u8         ipg[0x4];
6577
	u8         reserved_at_3e[0x2];
6578 6579 6580
};

struct mlx5_ifc_pifr_reg_bits {
6581
	u8         reserved_at_0[0x8];
6582
	u8         local_port[0x8];
6583
	u8         reserved_at_10[0x10];
6584

6585
	u8         reserved_at_20[0xe0];
6586 6587 6588 6589 6590 6591 6592

	u8         port_filter[8][0x20];

	u8         port_filter_update_en[8][0x20];
};

struct mlx5_ifc_pfcc_reg_bits {
6593
	u8         reserved_at_0[0x8];
6594
	u8         local_port[0x8];
6595
	u8         reserved_at_10[0x10];
6596 6597

	u8         ppan[0x4];
6598
	u8         reserved_at_24[0x4];
6599
	u8         prio_mask_tx[0x8];
6600
	u8         reserved_at_30[0x8];
6601 6602 6603 6604
	u8         prio_mask_rx[0x8];

	u8         pptx[0x1];
	u8         aptx[0x1];
6605
	u8         reserved_at_42[0x6];
6606
	u8         pfctx[0x8];
6607
	u8         reserved_at_50[0x10];
6608 6609 6610

	u8         pprx[0x1];
	u8         aprx[0x1];
6611
	u8         reserved_at_62[0x6];
6612
	u8         pfcrx[0x8];
6613
	u8         reserved_at_70[0x10];
6614

6615
	u8         reserved_at_80[0x80];
6616 6617 6618 6619
};

struct mlx5_ifc_pelc_reg_bits {
	u8         op[0x4];
6620
	u8         reserved_at_4[0x4];
6621
	u8         local_port[0x8];
6622
	u8         reserved_at_10[0x10];
6623 6624 6625 6626 6627 6628 6629 6630 6631 6632 6633 6634 6635 6636

	u8         op_admin[0x8];
	u8         op_capability[0x8];
	u8         op_request[0x8];
	u8         op_active[0x8];

	u8         admin[0x40];

	u8         capability[0x40];

	u8         request[0x40];

	u8         active[0x40];

6637
	u8         reserved_at_140[0x80];
6638 6639 6640
};

struct mlx5_ifc_peir_reg_bits {
6641
	u8         reserved_at_0[0x8];
6642
	u8         local_port[0x8];
6643
	u8         reserved_at_10[0x10];
6644

6645
	u8         reserved_at_20[0xc];
6646
	u8         error_count[0x4];
6647
	u8         reserved_at_30[0x10];
6648

6649
	u8         reserved_at_40[0xc];
6650
	u8         lane[0x4];
6651
	u8         reserved_at_50[0x8];
6652 6653 6654 6655
	u8         error_type[0x8];
};

struct mlx5_ifc_pcap_reg_bits {
6656
	u8         reserved_at_0[0x8];
6657
	u8         local_port[0x8];
6658
	u8         reserved_at_10[0x10];
6659 6660 6661 6662 6663 6664 6665

	u8         port_capability_mask[4][0x20];
};

struct mlx5_ifc_paos_reg_bits {
	u8         swid[0x8];
	u8         local_port[0x8];
6666
	u8         reserved_at_10[0x4];
6667
	u8         admin_status[0x4];
6668
	u8         reserved_at_18[0x4];
6669 6670 6671 6672
	u8         oper_status[0x4];

	u8         ase[0x1];
	u8         ee[0x1];
6673
	u8         reserved_at_22[0x1c];
6674 6675
	u8         e[0x2];

6676
	u8         reserved_at_40[0x40];
6677 6678 6679
};

struct mlx5_ifc_pamp_reg_bits {
6680
	u8         reserved_at_0[0x8];
6681
	u8         opamp_group[0x8];
6682
	u8         reserved_at_10[0xc];
6683 6684 6685
	u8         opamp_group_type[0x4];

	u8         start_index[0x10];
6686
	u8         reserved_at_30[0x4];
6687 6688 6689 6690 6691 6692
	u8         num_of_indices[0xc];

	u8         index_data[18][0x10];
};

struct mlx5_ifc_lane_2_module_mapping_bits {
6693
	u8         reserved_at_0[0x6];
6694
	u8         rx_lane[0x2];
6695
	u8         reserved_at_8[0x6];
6696
	u8         tx_lane[0x2];
6697
	u8         reserved_at_10[0x8];
6698 6699 6700 6701
	u8         module[0x8];
};

struct mlx5_ifc_bufferx_reg_bits {
6702
	u8         reserved_at_0[0x6];
6703 6704
	u8         lossy[0x1];
	u8         epsb[0x1];
6705
	u8         reserved_at_8[0xc];
6706 6707 6708 6709 6710 6711 6712 6713 6714 6715 6716
	u8         size[0xc];

	u8         xoff_threshold[0x10];
	u8         xon_threshold[0x10];
};

struct mlx5_ifc_set_node_in_bits {
	u8         node_description[64][0x8];
};

struct mlx5_ifc_register_power_settings_bits {
6717
	u8         reserved_at_0[0x18];
6718 6719
	u8         power_settings_level[0x8];

6720
	u8         reserved_at_20[0x60];
6721 6722 6723 6724
};

struct mlx5_ifc_register_host_endianness_bits {
	u8         he[0x1];
6725
	u8         reserved_at_1[0x1f];
6726

6727
	u8         reserved_at_20[0x60];
6728 6729 6730
};

struct mlx5_ifc_umr_pointer_desc_argument_bits {
6731
	u8         reserved_at_0[0x20];
6732 6733 6734 6735 6736 6737 6738 6739 6740 6741 6742 6743

	u8         mkey[0x20];

	u8         addressh_63_32[0x20];

	u8         addressl_31_0[0x20];
};

struct mlx5_ifc_ud_adrs_vector_bits {
	u8         dc_key[0x40];

	u8         ext[0x1];
6744
	u8         reserved_at_41[0x7];
6745 6746 6747 6748 6749 6750 6751 6752
	u8         destination_qp_dct[0x18];

	u8         static_rate[0x4];
	u8         sl_eth_prio[0x4];
	u8         fl[0x1];
	u8         mlid[0x7];
	u8         rlid_udp_sport[0x10];

6753
	u8         reserved_at_80[0x20];
6754 6755 6756 6757 6758 6759 6760

	u8         rmac_47_16[0x20];

	u8         rmac_15_0[0x10];
	u8         tclass[0x8];
	u8         hop_limit[0x8];

6761
	u8         reserved_at_e0[0x1];
6762
	u8         grh[0x1];
6763
	u8         reserved_at_e2[0x2];
6764 6765 6766 6767 6768 6769 6770
	u8         src_addr_index[0x8];
	u8         flow_label[0x14];

	u8         rgid_rip[16][0x8];
};

struct mlx5_ifc_pages_req_event_bits {
6771
	u8         reserved_at_0[0x10];
6772 6773 6774 6775
	u8         function_id[0x10];

	u8         num_pages[0x20];

6776
	u8         reserved_at_40[0xa0];
6777 6778 6779
};

struct mlx5_ifc_eqe_bits {
6780
	u8         reserved_at_0[0x8];
6781
	u8         event_type[0x8];
6782
	u8         reserved_at_10[0x8];
6783 6784
	u8         event_sub_type[0x8];

6785
	u8         reserved_at_20[0xe0];
6786 6787 6788

	union mlx5_ifc_event_auto_bits event_data;

6789
	u8         reserved_at_1e0[0x10];
6790
	u8         signature[0x8];
6791
	u8         reserved_at_1f8[0x7];
6792 6793 6794 6795 6796 6797 6798 6799 6800
	u8         owner[0x1];
};

enum {
	MLX5_CMD_QUEUE_ENTRY_TYPE_PCIE_CMD_IF_TRANSPORT  = 0x7,
};

struct mlx5_ifc_cmd_queue_entry_bits {
	u8         type[0x8];
6801
	u8         reserved_at_8[0x18];
6802 6803 6804 6805 6806 6807

	u8         input_length[0x20];

	u8         input_mailbox_pointer_63_32[0x20];

	u8         input_mailbox_pointer_31_9[0x17];
6808
	u8         reserved_at_77[0x9];
6809 6810 6811 6812 6813 6814 6815 6816

	u8         command_input_inline_data[16][0x8];

	u8         command_output_inline_data[16][0x8];

	u8         output_mailbox_pointer_63_32[0x20];

	u8         output_mailbox_pointer_31_9[0x17];
6817
	u8         reserved_at_1b7[0x9];
6818 6819 6820 6821 6822

	u8         output_length[0x20];

	u8         token[0x8];
	u8         signature[0x8];
6823
	u8         reserved_at_1f0[0x8];
6824 6825 6826 6827 6828 6829
	u8         status[0x7];
	u8         ownership[0x1];
};

struct mlx5_ifc_cmd_out_bits {
	u8         status[0x8];
6830
	u8         reserved_at_8[0x18];
6831 6832 6833 6834 6835 6836 6837 6838

	u8         syndrome[0x20];

	u8         command_output[0x20];
};

struct mlx5_ifc_cmd_in_bits {
	u8         opcode[0x10];
6839
	u8         reserved_at_10[0x10];
6840

6841
	u8         reserved_at_20[0x10];
6842 6843 6844 6845 6846 6847 6848 6849
	u8         op_mod[0x10];

	u8         command[0][0x20];
};

struct mlx5_ifc_cmd_if_box_bits {
	u8         mailbox_data[512][0x8];

6850
	u8         reserved_at_1000[0x180];
6851 6852 6853 6854

	u8         next_pointer_63_32[0x20];

	u8         next_pointer_31_10[0x16];
6855
	u8         reserved_at_11b6[0xa];
6856 6857 6858

	u8         block_number[0x20];

6859
	u8         reserved_at_11e0[0x8];
6860 6861 6862 6863 6864 6865 6866 6867 6868
	u8         token[0x8];
	u8         ctrl_signature[0x8];
	u8         signature[0x8];
};

struct mlx5_ifc_mtt_bits {
	u8         ptag_63_32[0x20];

	u8         ptag_31_8[0x18];
6869
	u8         reserved_at_38[0x6];
6870 6871 6872 6873 6874 6875 6876 6877 6878 6879 6880 6881 6882 6883 6884 6885 6886 6887 6888 6889 6890 6891 6892 6893 6894 6895 6896 6897 6898 6899 6900 6901 6902 6903 6904 6905 6906
	u8         wr_en[0x1];
	u8         rd_en[0x1];
};

enum {
	MLX5_INITIAL_SEG_NIC_INTERFACE_FULL_DRIVER  = 0x0,
	MLX5_INITIAL_SEG_NIC_INTERFACE_DISABLED     = 0x1,
	MLX5_INITIAL_SEG_NIC_INTERFACE_NO_DRAM_NIC  = 0x2,
};

enum {
	MLX5_INITIAL_SEG_NIC_INTERFACE_SUPPORTED_FULL_DRIVER  = 0x0,
	MLX5_INITIAL_SEG_NIC_INTERFACE_SUPPORTED_DISABLED     = 0x1,
	MLX5_INITIAL_SEG_NIC_INTERFACE_SUPPORTED_NO_DRAM_NIC  = 0x2,
};

enum {
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_FW_INTERNAL_ERR              = 0x1,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_DEAD_IRISC                   = 0x7,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_HW_FATAL_ERR                 = 0x8,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_FW_CRC_ERR                   = 0x9,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_ICM_FETCH_PCI_ERR            = 0xa,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_ICM_PAGE_ERR                 = 0xb,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_ASYNCHRONOUS_EQ_BUF_OVERRUN  = 0xc,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_EQ_IN_ERR                    = 0xd,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_EQ_INV                       = 0xe,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_FFSER_ERR                    = 0xf,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_HIGH_TEMP_ERR                = 0x10,
};

struct mlx5_ifc_initial_seg_bits {
	u8         fw_rev_minor[0x10];
	u8         fw_rev_major[0x10];

	u8         cmd_interface_rev[0x10];
	u8         fw_rev_subminor[0x10];

6907
	u8         reserved_at_40[0x40];
6908 6909 6910 6911

	u8         cmdq_phy_addr_63_32[0x20];

	u8         cmdq_phy_addr_31_12[0x14];
6912
	u8         reserved_at_b4[0x2];
6913 6914 6915 6916 6917 6918
	u8         nic_interface[0x2];
	u8         log_cmdq_size[0x4];
	u8         log_cmdq_stride[0x4];

	u8         command_doorbell_vector[0x20];

6919
	u8         reserved_at_e0[0xf00];
6920 6921

	u8         initializing[0x1];
6922
	u8         reserved_at_fe1[0x4];
6923
	u8         nic_interface_supported[0x3];
6924
	u8         reserved_at_fe8[0x18];
6925 6926 6927 6928 6929

	struct mlx5_ifc_health_buffer_bits health_buffer;

	u8         no_dram_nic_offset[0x20];

6930
	u8         reserved_at_1220[0x6e40];
6931

6932
	u8         reserved_at_8060[0x1f];
6933 6934 6935 6936 6937
	u8         clear_int[0x1];

	u8         health_syndrome[0x8];
	u8         health_counter[0x18];

6938
	u8         reserved_at_80a0[0x17fc0];
6939 6940 6941 6942 6943 6944 6945 6946 6947 6948 6949 6950 6951 6952 6953 6954 6955 6956 6957 6958 6959 6960 6961 6962 6963 6964 6965 6966 6967 6968 6969 6970 6971 6972 6973 6974 6975 6976 6977 6978 6979 6980 6981 6982
};

union mlx5_ifc_ports_control_registers_document_bits {
	struct mlx5_ifc_bufferx_reg_bits bufferx_reg;
	struct mlx5_ifc_eth_2819_cntrs_grp_data_layout_bits eth_2819_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_2863_cntrs_grp_data_layout_bits eth_2863_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_3635_cntrs_grp_data_layout_bits eth_3635_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_802_3_cntrs_grp_data_layout_bits eth_802_3_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_extended_cntrs_grp_data_layout_bits eth_extended_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_per_prio_grp_data_layout_bits eth_per_prio_grp_data_layout;
	struct mlx5_ifc_eth_per_traffic_grp_data_layout_bits eth_per_traffic_grp_data_layout;
	struct mlx5_ifc_lane_2_module_mapping_bits lane_2_module_mapping;
	struct mlx5_ifc_pamp_reg_bits pamp_reg;
	struct mlx5_ifc_paos_reg_bits paos_reg;
	struct mlx5_ifc_pcap_reg_bits pcap_reg;
	struct mlx5_ifc_peir_reg_bits peir_reg;
	struct mlx5_ifc_pelc_reg_bits pelc_reg;
	struct mlx5_ifc_pfcc_reg_bits pfcc_reg;
	struct mlx5_ifc_phys_layer_cntrs_bits phys_layer_cntrs;
	struct mlx5_ifc_pifr_reg_bits pifr_reg;
	struct mlx5_ifc_pipg_reg_bits pipg_reg;
	struct mlx5_ifc_plbf_reg_bits plbf_reg;
	struct mlx5_ifc_plib_reg_bits plib_reg;
	struct mlx5_ifc_plpc_reg_bits plpc_reg;
	struct mlx5_ifc_pmaos_reg_bits pmaos_reg;
	struct mlx5_ifc_pmlp_reg_bits pmlp_reg;
	struct mlx5_ifc_pmlpn_reg_bits pmlpn_reg;
	struct mlx5_ifc_pmpc_reg_bits pmpc_reg;
	struct mlx5_ifc_pmpe_reg_bits pmpe_reg;
	struct mlx5_ifc_pmpr_reg_bits pmpr_reg;
	struct mlx5_ifc_pmtu_reg_bits pmtu_reg;
	struct mlx5_ifc_ppad_reg_bits ppad_reg;
	struct mlx5_ifc_ppcnt_reg_bits ppcnt_reg;
	struct mlx5_ifc_pplm_reg_bits pplm_reg;
	struct mlx5_ifc_pplr_reg_bits pplr_reg;
	struct mlx5_ifc_ppsc_reg_bits ppsc_reg;
	struct mlx5_ifc_pqdr_reg_bits pqdr_reg;
	struct mlx5_ifc_pspa_reg_bits pspa_reg;
	struct mlx5_ifc_ptas_reg_bits ptas_reg;
	struct mlx5_ifc_ptys_reg_bits ptys_reg;
	struct mlx5_ifc_pude_reg_bits pude_reg;
	struct mlx5_ifc_pvlc_reg_bits pvlc_reg;
	struct mlx5_ifc_slrg_reg_bits slrg_reg;
	struct mlx5_ifc_sltp_reg_bits sltp_reg;
6983
	u8         reserved_at_0[0x60e0];
6984 6985 6986 6987
};

union mlx5_ifc_debug_enhancements_document_bits {
	struct mlx5_ifc_health_buffer_bits health_buffer;
6988
	u8         reserved_at_0[0x200];
6989 6990 6991 6992
};

union mlx5_ifc_uplink_pci_interface_document_bits {
	struct mlx5_ifc_initial_seg_bits initial_seg;
6993
	u8         reserved_at_0[0x20060];
6994 6995
};

6996 6997
struct mlx5_ifc_set_flow_table_root_out_bits {
	u8         status[0x8];
6998
	u8         reserved_at_8[0x18];
6999 7000 7001

	u8         syndrome[0x20];

7002
	u8         reserved_at_40[0x40];
7003 7004 7005 7006
};

struct mlx5_ifc_set_flow_table_root_in_bits {
	u8         opcode[0x10];
7007
	u8         reserved_at_10[0x10];
7008

7009
	u8         reserved_at_20[0x10];
7010 7011
	u8         op_mod[0x10];

7012
	u8         reserved_at_40[0x40];
7013 7014

	u8         table_type[0x8];
7015
	u8         reserved_at_88[0x18];
7016

7017
	u8         reserved_at_a0[0x8];
7018 7019
	u8         table_id[0x18];

7020
	u8         reserved_at_c0[0x140];
7021 7022
};

7023 7024 7025 7026 7027 7028
enum {
	MLX5_MODIFY_FLOW_TABLE_MISS_TABLE_ID = 0x1,
};

struct mlx5_ifc_modify_flow_table_out_bits {
	u8         status[0x8];
7029
	u8         reserved_at_8[0x18];
7030 7031 7032

	u8         syndrome[0x20];

7033
	u8         reserved_at_40[0x40];
7034 7035 7036 7037
};

struct mlx5_ifc_modify_flow_table_in_bits {
	u8         opcode[0x10];
7038
	u8         reserved_at_10[0x10];
7039

7040
	u8         reserved_at_20[0x10];
7041 7042
	u8         op_mod[0x10];

7043
	u8         reserved_at_40[0x20];
7044

7045
	u8         reserved_at_60[0x10];
7046 7047 7048
	u8         modify_field_select[0x10];

	u8         table_type[0x8];
7049
	u8         reserved_at_88[0x18];
7050

7051
	u8         reserved_at_a0[0x8];
7052 7053
	u8         table_id[0x18];

7054
	u8         reserved_at_c0[0x4];
7055
	u8         table_miss_mode[0x4];
7056
	u8         reserved_at_c8[0x18];
7057

7058
	u8         reserved_at_e0[0x8];
7059 7060
	u8         table_miss_id[0x18];

7061
	u8         reserved_at_100[0x100];
7062 7063
};

7064
#endif /* MLX5_IFC_H */