mlx5_ifc.h 162.6 KB
Newer Older
1
/*
2
 * Copyright (c) 2013-2015, Mellanox Technologies, Ltd.  All rights reserved.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30
 *
 * This software is available to you under a choice of one of two
 * licenses.  You may choose to be licensed under the terms of the GNU
 * General Public License (GPL) Version 2, available from the file
 * COPYING in the main directory of this source tree, or the
 * OpenIB.org BSD license below:
 *
 *     Redistribution and use in source and binary forms, with or
 *     without modification, are permitted provided that the following
 *     conditions are met:
 *
 *      - Redistributions of source code must retain the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer.
 *
 *      - Redistributions in binary form must reproduce the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer in the documentation and/or other materials
 *        provided with the distribution.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
 * SOFTWARE.
31
*/
32 33 34
#ifndef MLX5_IFC_H
#define MLX5_IFC_H

35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68
enum {
	MLX5_EVENT_TYPE_CODING_COMPLETION_EVENTS                   = 0x0,
	MLX5_EVENT_TYPE_CODING_PATH_MIGRATED_SUCCEEDED             = 0x1,
	MLX5_EVENT_TYPE_CODING_COMMUNICATION_ESTABLISHED           = 0x2,
	MLX5_EVENT_TYPE_CODING_SEND_QUEUE_DRAINED                  = 0x3,
	MLX5_EVENT_TYPE_CODING_LAST_WQE_REACHED                    = 0x13,
	MLX5_EVENT_TYPE_CODING_SRQ_LIMIT                           = 0x14,
	MLX5_EVENT_TYPE_CODING_DCT_ALL_CONNECTIONS_CLOSED          = 0x1c,
	MLX5_EVENT_TYPE_CODING_DCT_ACCESS_KEY_VIOLATION            = 0x1d,
	MLX5_EVENT_TYPE_CODING_CQ_ERROR                            = 0x4,
	MLX5_EVENT_TYPE_CODING_LOCAL_WQ_CATASTROPHIC_ERROR         = 0x5,
	MLX5_EVENT_TYPE_CODING_PATH_MIGRATION_FAILED               = 0x7,
	MLX5_EVENT_TYPE_CODING_PAGE_FAULT_EVENT                    = 0xc,
	MLX5_EVENT_TYPE_CODING_INVALID_REQUEST_LOCAL_WQ_ERROR      = 0x10,
	MLX5_EVENT_TYPE_CODING_LOCAL_ACCESS_VIOLATION_WQ_ERROR     = 0x11,
	MLX5_EVENT_TYPE_CODING_LOCAL_SRQ_CATASTROPHIC_ERROR        = 0x12,
	MLX5_EVENT_TYPE_CODING_INTERNAL_ERROR                      = 0x8,
	MLX5_EVENT_TYPE_CODING_PORT_STATE_CHANGE                   = 0x9,
	MLX5_EVENT_TYPE_CODING_GPIO_EVENT                          = 0x15,
	MLX5_EVENT_TYPE_CODING_REMOTE_CONFIGURATION_PROTOCOL_EVENT = 0x19,
	MLX5_EVENT_TYPE_CODING_DOORBELL_BLUEFLAME_CONGESTION_EVENT = 0x1a,
	MLX5_EVENT_TYPE_CODING_STALL_VL_EVENT                      = 0x1b,
	MLX5_EVENT_TYPE_CODING_DROPPED_PACKET_LOGGED_EVENT         = 0x1f,
	MLX5_EVENT_TYPE_CODING_COMMAND_INTERFACE_COMPLETION        = 0xa,
	MLX5_EVENT_TYPE_CODING_PAGE_REQUEST                        = 0xb
};

enum {
	MLX5_MODIFY_TIR_BITMASK_LRO                   = 0x0,
	MLX5_MODIFY_TIR_BITMASK_INDIRECT_TABLE        = 0x1,
	MLX5_MODIFY_TIR_BITMASK_HASH                  = 0x2,
	MLX5_MODIFY_TIR_BITMASK_TUNNELED_OFFLOAD_EN   = 0x3
};

69 70 71 72 73
enum {
	MLX5_SET_HCA_CAP_OP_MOD_GENERAL_DEVICE        = 0x0,
	MLX5_SET_HCA_CAP_OP_MOD_ATOMIC                = 0x3,
};

74 75 76 77 78 79 80 81 82 83
enum {
	MLX5_CMD_OP_QUERY_HCA_CAP                 = 0x100,
	MLX5_CMD_OP_QUERY_ADAPTER                 = 0x101,
	MLX5_CMD_OP_INIT_HCA                      = 0x102,
	MLX5_CMD_OP_TEARDOWN_HCA                  = 0x103,
	MLX5_CMD_OP_ENABLE_HCA                    = 0x104,
	MLX5_CMD_OP_DISABLE_HCA                   = 0x105,
	MLX5_CMD_OP_QUERY_PAGES                   = 0x107,
	MLX5_CMD_OP_MANAGE_PAGES                  = 0x108,
	MLX5_CMD_OP_SET_HCA_CAP                   = 0x109,
84 85
	MLX5_CMD_OP_QUERY_ISSI                    = 0x10a,
	MLX5_CMD_OP_SET_ISSI                      = 0x10b,
86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108
	MLX5_CMD_OP_CREATE_MKEY                   = 0x200,
	MLX5_CMD_OP_QUERY_MKEY                    = 0x201,
	MLX5_CMD_OP_DESTROY_MKEY                  = 0x202,
	MLX5_CMD_OP_QUERY_SPECIAL_CONTEXTS        = 0x203,
	MLX5_CMD_OP_PAGE_FAULT_RESUME             = 0x204,
	MLX5_CMD_OP_CREATE_EQ                     = 0x301,
	MLX5_CMD_OP_DESTROY_EQ                    = 0x302,
	MLX5_CMD_OP_QUERY_EQ                      = 0x303,
	MLX5_CMD_OP_GEN_EQE                       = 0x304,
	MLX5_CMD_OP_CREATE_CQ                     = 0x400,
	MLX5_CMD_OP_DESTROY_CQ                    = 0x401,
	MLX5_CMD_OP_QUERY_CQ                      = 0x402,
	MLX5_CMD_OP_MODIFY_CQ                     = 0x403,
	MLX5_CMD_OP_CREATE_QP                     = 0x500,
	MLX5_CMD_OP_DESTROY_QP                    = 0x501,
	MLX5_CMD_OP_RST2INIT_QP                   = 0x502,
	MLX5_CMD_OP_INIT2RTR_QP                   = 0x503,
	MLX5_CMD_OP_RTR2RTS_QP                    = 0x504,
	MLX5_CMD_OP_RTS2RTS_QP                    = 0x505,
	MLX5_CMD_OP_SQERR2RTS_QP                  = 0x506,
	MLX5_CMD_OP_2ERR_QP                       = 0x507,
	MLX5_CMD_OP_2RST_QP                       = 0x50a,
	MLX5_CMD_OP_QUERY_QP                      = 0x50b,
109
	MLX5_CMD_OP_SQD_RTS_QP                    = 0x50c,
110 111 112 113 114 115 116
	MLX5_CMD_OP_INIT2INIT_QP                  = 0x50e,
	MLX5_CMD_OP_CREATE_PSV                    = 0x600,
	MLX5_CMD_OP_DESTROY_PSV                   = 0x601,
	MLX5_CMD_OP_CREATE_SRQ                    = 0x700,
	MLX5_CMD_OP_DESTROY_SRQ                   = 0x701,
	MLX5_CMD_OP_QUERY_SRQ                     = 0x702,
	MLX5_CMD_OP_ARM_RQ                        = 0x703,
117 118 119 120
	MLX5_CMD_OP_CREATE_XRC_SRQ                = 0x705,
	MLX5_CMD_OP_DESTROY_XRC_SRQ               = 0x706,
	MLX5_CMD_OP_QUERY_XRC_SRQ                 = 0x707,
	MLX5_CMD_OP_ARM_XRC_SRQ                   = 0x708,
121 122 123 124 125 126 127 128 129 130 131
	MLX5_CMD_OP_CREATE_DCT                    = 0x710,
	MLX5_CMD_OP_DESTROY_DCT                   = 0x711,
	MLX5_CMD_OP_DRAIN_DCT                     = 0x712,
	MLX5_CMD_OP_QUERY_DCT                     = 0x713,
	MLX5_CMD_OP_ARM_DCT_FOR_KEY_VIOLATION     = 0x714,
	MLX5_CMD_OP_QUERY_VPORT_STATE             = 0x750,
	MLX5_CMD_OP_MODIFY_VPORT_STATE            = 0x751,
	MLX5_CMD_OP_QUERY_ESW_VPORT_CONTEXT       = 0x752,
	MLX5_CMD_OP_MODIFY_ESW_VPORT_CONTEXT      = 0x753,
	MLX5_CMD_OP_QUERY_NIC_VPORT_CONTEXT       = 0x754,
	MLX5_CMD_OP_MODIFY_NIC_VPORT_CONTEXT      = 0x755,
132
	MLX5_CMD_OP_QUERY_ROCE_ADDRESS            = 0x760,
133
	MLX5_CMD_OP_SET_ROCE_ADDRESS              = 0x761,
134 135 136 137
	MLX5_CMD_OP_QUERY_HCA_VPORT_CONTEXT       = 0x762,
	MLX5_CMD_OP_MODIFY_HCA_VPORT_CONTEXT      = 0x763,
	MLX5_CMD_OP_QUERY_HCA_VPORT_GID           = 0x764,
	MLX5_CMD_OP_QUERY_HCA_VPORT_PKEY          = 0x765,
138 139 140 141 142 143 144 145 146 147 148
	MLX5_CMD_OP_QUERY_VPORT_COUNTER           = 0x770,
	MLX5_CMD_OP_ALLOC_Q_COUNTER               = 0x771,
	MLX5_CMD_OP_DEALLOC_Q_COUNTER             = 0x772,
	MLX5_CMD_OP_QUERY_Q_COUNTER               = 0x773,
	MLX5_CMD_OP_ALLOC_PD                      = 0x800,
	MLX5_CMD_OP_DEALLOC_PD                    = 0x801,
	MLX5_CMD_OP_ALLOC_UAR                     = 0x802,
	MLX5_CMD_OP_DEALLOC_UAR                   = 0x803,
	MLX5_CMD_OP_CONFIG_INT_MODERATION         = 0x804,
	MLX5_CMD_OP_ACCESS_REG                    = 0x805,
	MLX5_CMD_OP_ATTACH_TO_MCG                 = 0x806,
149
	MLX5_CMD_OP_DETTACH_FROM_MCG              = 0x807,
150 151 152 153 154 155 156
	MLX5_CMD_OP_GET_DROPPED_PACKET_LOG        = 0x80a,
	MLX5_CMD_OP_MAD_IFC                       = 0x50d,
	MLX5_CMD_OP_QUERY_MAD_DEMUX               = 0x80b,
	MLX5_CMD_OP_SET_MAD_DEMUX                 = 0x80c,
	MLX5_CMD_OP_NOP                           = 0x80d,
	MLX5_CMD_OP_ALLOC_XRCD                    = 0x80e,
	MLX5_CMD_OP_DEALLOC_XRCD                  = 0x80f,
157 158 159 160 161 162 163 164 165 166 167 168
	MLX5_CMD_OP_ALLOC_TRANSPORT_DOMAIN        = 0x816,
	MLX5_CMD_OP_DEALLOC_TRANSPORT_DOMAIN      = 0x817,
	MLX5_CMD_OP_QUERY_CONG_STATUS             = 0x822,
	MLX5_CMD_OP_MODIFY_CONG_STATUS            = 0x823,
	MLX5_CMD_OP_QUERY_CONG_PARAMS             = 0x824,
	MLX5_CMD_OP_MODIFY_CONG_PARAMS            = 0x825,
	MLX5_CMD_OP_QUERY_CONG_STATISTICS         = 0x826,
	MLX5_CMD_OP_ADD_VXLAN_UDP_DPORT           = 0x827,
	MLX5_CMD_OP_DELETE_VXLAN_UDP_DPORT        = 0x828,
	MLX5_CMD_OP_SET_L2_TABLE_ENTRY            = 0x829,
	MLX5_CMD_OP_QUERY_L2_TABLE_ENTRY          = 0x82a,
	MLX5_CMD_OP_DELETE_L2_TABLE_ENTRY         = 0x82b,
T
Tariq Toukan 已提交
169 170
	MLX5_CMD_OP_SET_WOL_ROL                   = 0x830,
	MLX5_CMD_OP_QUERY_WOL_ROL                 = 0x831,
171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186
	MLX5_CMD_OP_CREATE_TIR                    = 0x900,
	MLX5_CMD_OP_MODIFY_TIR                    = 0x901,
	MLX5_CMD_OP_DESTROY_TIR                   = 0x902,
	MLX5_CMD_OP_QUERY_TIR                     = 0x903,
	MLX5_CMD_OP_CREATE_SQ                     = 0x904,
	MLX5_CMD_OP_MODIFY_SQ                     = 0x905,
	MLX5_CMD_OP_DESTROY_SQ                    = 0x906,
	MLX5_CMD_OP_QUERY_SQ                      = 0x907,
	MLX5_CMD_OP_CREATE_RQ                     = 0x908,
	MLX5_CMD_OP_MODIFY_RQ                     = 0x909,
	MLX5_CMD_OP_DESTROY_RQ                    = 0x90a,
	MLX5_CMD_OP_QUERY_RQ                      = 0x90b,
	MLX5_CMD_OP_CREATE_RMP                    = 0x90c,
	MLX5_CMD_OP_MODIFY_RMP                    = 0x90d,
	MLX5_CMD_OP_DESTROY_RMP                   = 0x90e,
	MLX5_CMD_OP_QUERY_RMP                     = 0x90f,
187 188 189 190 191 192 193 194
	MLX5_CMD_OP_CREATE_TIS                    = 0x912,
	MLX5_CMD_OP_MODIFY_TIS                    = 0x913,
	MLX5_CMD_OP_DESTROY_TIS                   = 0x914,
	MLX5_CMD_OP_QUERY_TIS                     = 0x915,
	MLX5_CMD_OP_CREATE_RQT                    = 0x916,
	MLX5_CMD_OP_MODIFY_RQT                    = 0x917,
	MLX5_CMD_OP_DESTROY_RQT                   = 0x918,
	MLX5_CMD_OP_QUERY_RQT                     = 0x919,
195
	MLX5_CMD_OP_SET_FLOW_TABLE_ROOT		  = 0x92f,
196 197 198 199 200 201 202 203
	MLX5_CMD_OP_CREATE_FLOW_TABLE             = 0x930,
	MLX5_CMD_OP_DESTROY_FLOW_TABLE            = 0x931,
	MLX5_CMD_OP_QUERY_FLOW_TABLE              = 0x932,
	MLX5_CMD_OP_CREATE_FLOW_GROUP             = 0x933,
	MLX5_CMD_OP_DESTROY_FLOW_GROUP            = 0x934,
	MLX5_CMD_OP_QUERY_FLOW_GROUP              = 0x935,
	MLX5_CMD_OP_SET_FLOW_TABLE_ENTRY          = 0x936,
	MLX5_CMD_OP_QUERY_FLOW_TABLE_ENTRY        = 0x937,
204 205
	MLX5_CMD_OP_DELETE_FLOW_TABLE_ENTRY       = 0x938,
	MLX5_CMD_OP_MODIFY_FLOW_TABLE             = 0x93c
206 207 208 209 210 211
};

struct mlx5_ifc_flow_table_fields_supported_bits {
	u8         outer_dmac[0x1];
	u8         outer_smac[0x1];
	u8         outer_ether_type[0x1];
212
	u8         reserved_at_3[0x1];
213 214 215
	u8         outer_first_prio[0x1];
	u8         outer_first_cfi[0x1];
	u8         outer_first_vid[0x1];
216
	u8         reserved_at_7[0x1];
217 218 219
	u8         outer_second_prio[0x1];
	u8         outer_second_cfi[0x1];
	u8         outer_second_vid[0x1];
220
	u8         reserved_at_b[0x1];
221 222 223 224 225 226 227 228 229 230 231 232 233 234
	u8         outer_sip[0x1];
	u8         outer_dip[0x1];
	u8         outer_frag[0x1];
	u8         outer_ip_protocol[0x1];
	u8         outer_ip_ecn[0x1];
	u8         outer_ip_dscp[0x1];
	u8         outer_udp_sport[0x1];
	u8         outer_udp_dport[0x1];
	u8         outer_tcp_sport[0x1];
	u8         outer_tcp_dport[0x1];
	u8         outer_tcp_flags[0x1];
	u8         outer_gre_protocol[0x1];
	u8         outer_gre_key[0x1];
	u8         outer_vxlan_vni[0x1];
235
	u8         reserved_at_1a[0x5];
236 237 238 239 240
	u8         source_eswitch_port[0x1];

	u8         inner_dmac[0x1];
	u8         inner_smac[0x1];
	u8         inner_ether_type[0x1];
241
	u8         reserved_at_23[0x1];
242 243 244
	u8         inner_first_prio[0x1];
	u8         inner_first_cfi[0x1];
	u8         inner_first_vid[0x1];
245
	u8         reserved_at_27[0x1];
246 247 248
	u8         inner_second_prio[0x1];
	u8         inner_second_cfi[0x1];
	u8         inner_second_vid[0x1];
249
	u8         reserved_at_2b[0x1];
250 251 252 253 254 255 256 257 258 259 260
	u8         inner_sip[0x1];
	u8         inner_dip[0x1];
	u8         inner_frag[0x1];
	u8         inner_ip_protocol[0x1];
	u8         inner_ip_ecn[0x1];
	u8         inner_ip_dscp[0x1];
	u8         inner_udp_sport[0x1];
	u8         inner_udp_dport[0x1];
	u8         inner_tcp_sport[0x1];
	u8         inner_tcp_dport[0x1];
	u8         inner_tcp_flags[0x1];
261
	u8         reserved_at_37[0x9];
262

263
	u8         reserved_at_40[0x40];
264 265 266 267
};

struct mlx5_ifc_flow_table_prop_layout_bits {
	u8         ft_support[0x1];
268
	u8         reserved_at_1[0x2];
269
	u8	   flow_modify_en[0x1];
270
	u8         modify_root[0x1];
271 272
	u8         identified_miss_table_mode[0x1];
	u8         flow_table_modify[0x1];
273
	u8         reserved_at_7[0x19];
274

275
	u8         reserved_at_20[0x2];
276
	u8         log_max_ft_size[0x6];
277
	u8         reserved_at_28[0x10];
278 279
	u8         max_ft_level[0x8];

280
	u8         reserved_at_40[0x20];
281

282
	u8         reserved_at_60[0x18];
283 284
	u8         log_max_ft_num[0x8];

285
	u8         reserved_at_80[0x18];
286 287
	u8         log_max_destination[0x8];

288
	u8         reserved_at_a0[0x18];
289 290
	u8         log_max_flow[0x8];

291
	u8         reserved_at_c0[0x40];
292 293 294 295 296 297 298 299 300 301 302

	struct mlx5_ifc_flow_table_fields_supported_bits ft_field_support;

	struct mlx5_ifc_flow_table_fields_supported_bits ft_field_bitmask_support;
};

struct mlx5_ifc_odp_per_transport_service_cap_bits {
	u8         send[0x1];
	u8         receive[0x1];
	u8         write[0x1];
	u8         read[0x1];
303
	u8         reserved_at_4[0x1];
304
	u8         srq_receive[0x1];
305
	u8         reserved_at_6[0x1a];
306 307
};

308
struct mlx5_ifc_ipv4_layout_bits {
309
	u8         reserved_at_0[0x60];
310 311 312 313 314 315 316 317 318 319 320

	u8         ipv4[0x20];
};

struct mlx5_ifc_ipv6_layout_bits {
	u8         ipv6[16][0x8];
};

union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits {
	struct mlx5_ifc_ipv6_layout_bits ipv6_layout;
	struct mlx5_ifc_ipv4_layout_bits ipv4_layout;
321
	u8         reserved_at_0[0x80];
322 323
};

324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340
struct mlx5_ifc_fte_match_set_lyr_2_4_bits {
	u8         smac_47_16[0x20];

	u8         smac_15_0[0x10];
	u8         ethertype[0x10];

	u8         dmac_47_16[0x20];

	u8         dmac_15_0[0x10];
	u8         first_prio[0x3];
	u8         first_cfi[0x1];
	u8         first_vid[0xc];

	u8         ip_protocol[0x8];
	u8         ip_dscp[0x6];
	u8         ip_ecn[0x2];
	u8         vlan_tag[0x1];
341
	u8         reserved_at_91[0x1];
342
	u8         frag[0x1];
343
	u8         reserved_at_93[0x4];
344 345 346 347 348
	u8         tcp_flags[0x9];

	u8         tcp_sport[0x10];
	u8         tcp_dport[0x10];

349
	u8         reserved_at_c0[0x20];
350 351 352 353

	u8         udp_sport[0x10];
	u8         udp_dport[0x10];

354
	union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits src_ipv4_src_ipv6;
355

356
	union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits dst_ipv4_dst_ipv6;
357 358 359
};

struct mlx5_ifc_fte_match_set_misc_bits {
360
	u8         reserved_at_0[0x20];
361

362
	u8         reserved_at_20[0x10];
363 364 365 366 367 368 369 370 371 372 373
	u8         source_port[0x10];

	u8         outer_second_prio[0x3];
	u8         outer_second_cfi[0x1];
	u8         outer_second_vid[0xc];
	u8         inner_second_prio[0x3];
	u8         inner_second_cfi[0x1];
	u8         inner_second_vid[0xc];

	u8         outer_second_vlan_tag[0x1];
	u8         inner_second_vlan_tag[0x1];
374
	u8         reserved_at_62[0xe];
375 376 377 378 379 380
	u8         gre_protocol[0x10];

	u8         gre_key_h[0x18];
	u8         gre_key_l[0x8];

	u8         vxlan_vni[0x18];
381
	u8         reserved_at_b8[0x8];
382

383
	u8         reserved_at_c0[0x20];
384

385
	u8         reserved_at_e0[0xc];
386 387
	u8         outer_ipv6_flow_label[0x14];

388
	u8         reserved_at_100[0xc];
389 390
	u8         inner_ipv6_flow_label[0x14];

391
	u8         reserved_at_120[0xe0];
392 393 394 395 396 397
};

struct mlx5_ifc_cmd_pas_bits {
	u8         pa_h[0x20];

	u8         pa_l[0x14];
398
	u8         reserved_at_34[0xc];
399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422
};

struct mlx5_ifc_uint64_bits {
	u8         hi[0x20];

	u8         lo[0x20];
};

enum {
	MLX5_ADS_STAT_RATE_NO_LIMIT  = 0x0,
	MLX5_ADS_STAT_RATE_2_5GBPS   = 0x7,
	MLX5_ADS_STAT_RATE_10GBPS    = 0x8,
	MLX5_ADS_STAT_RATE_30GBPS    = 0x9,
	MLX5_ADS_STAT_RATE_5GBPS     = 0xa,
	MLX5_ADS_STAT_RATE_20GBPS    = 0xb,
	MLX5_ADS_STAT_RATE_40GBPS    = 0xc,
	MLX5_ADS_STAT_RATE_60GBPS    = 0xd,
	MLX5_ADS_STAT_RATE_80GBPS    = 0xe,
	MLX5_ADS_STAT_RATE_120GBPS   = 0xf,
};

struct mlx5_ifc_ads_bits {
	u8         fl[0x1];
	u8         free_ar[0x1];
423
	u8         reserved_at_2[0xe];
424 425
	u8         pkey_index[0x10];

426
	u8         reserved_at_20[0x8];
427 428 429 430 431
	u8         grh[0x1];
	u8         mlid[0x7];
	u8         rlid[0x10];

	u8         ack_timeout[0x5];
432
	u8         reserved_at_45[0x3];
433
	u8         src_addr_index[0x8];
434
	u8         reserved_at_50[0x4];
435 436 437
	u8         stat_rate[0x4];
	u8         hop_limit[0x8];

438
	u8         reserved_at_60[0x4];
439 440 441 442 443
	u8         tclass[0x8];
	u8         flow_label[0x14];

	u8         rgid_rip[16][0x8];

444
	u8         reserved_at_100[0x4];
445 446
	u8         f_dscp[0x1];
	u8         f_ecn[0x1];
447
	u8         reserved_at_106[0x1];
448 449 450 451 452 453 454 455 456 457 458 459 460 461 462
	u8         f_eth_prio[0x1];
	u8         ecn[0x2];
	u8         dscp[0x6];
	u8         udp_sport[0x10];

	u8         dei_cfi[0x1];
	u8         eth_prio[0x3];
	u8         sl[0x4];
	u8         port[0x8];
	u8         rmac_47_32[0x10];

	u8         rmac_31_0[0x20];
};

struct mlx5_ifc_flow_table_nic_cap_bits {
463 464
	u8         nic_rx_multi_path_tirs[0x1];
	u8         reserved_at_1[0x1ff];
465 466 467

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_receive;

468
	u8         reserved_at_400[0x200];
469 470 471 472 473

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_receive_sniffer;

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_transmit;

474
	u8         reserved_at_a00[0x200];
475 476 477

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_transmit_sniffer;

478
	u8         reserved_at_e00[0x7200];
479 480
};

481
struct mlx5_ifc_flow_table_eswitch_cap_bits {
482
	u8     reserved_at_0[0x200];
483 484 485 486 487 488 489

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_esw_fdb;

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_esw_acl_ingress;

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_esw_acl_egress;

490
	u8      reserved_at_800[0x7800];
491 492
};

493 494 495 496 497 498
struct mlx5_ifc_e_switch_cap_bits {
	u8         vport_svlan_strip[0x1];
	u8         vport_cvlan_strip[0x1];
	u8         vport_svlan_insert[0x1];
	u8         vport_cvlan_insert_if_not_exist[0x1];
	u8         vport_cvlan_insert_overwrite[0x1];
499
	u8         reserved_at_5[0x1b];
500

501
	u8         reserved_at_20[0x7e0];
502 503
};

504 505 506 507 508 509
struct mlx5_ifc_per_protocol_networking_offload_caps_bits {
	u8         csum_cap[0x1];
	u8         vlan_cap[0x1];
	u8         lro_cap[0x1];
	u8         lro_psh_flag[0x1];
	u8         lro_time_stamp[0x1];
510
	u8         reserved_at_5[0x3];
511
	u8         self_lb_en_modifiable[0x1];
512
	u8         reserved_at_9[0x2];
513
	u8         max_lso_cap[0x5];
514
	u8         reserved_at_10[0x4];
515
	u8         rss_ind_tbl_cap[0x4];
516
	u8         reserved_at_18[0x3];
517
	u8         tunnel_lso_const_out_ip_id[0x1];
518
	u8         reserved_at_1c[0x2];
519 520 521
	u8         tunnel_statless_gre[0x1];
	u8         tunnel_stateless_vxlan[0x1];

522
	u8         reserved_at_20[0x20];
523

524
	u8         reserved_at_40[0x10];
525 526
	u8         lro_min_mss_size[0x10];

527
	u8         reserved_at_60[0x120];
528 529 530

	u8         lro_timer_supported_periods[4][0x20];

531
	u8         reserved_at_200[0x600];
532 533 534 535
};

struct mlx5_ifc_roce_cap_bits {
	u8         roce_apm[0x1];
536
	u8         reserved_at_1[0x1f];
537

538
	u8         reserved_at_20[0x60];
539

540
	u8         reserved_at_80[0xc];
541
	u8         l3_type[0x4];
542
	u8         reserved_at_90[0x8];
543 544
	u8         roce_version[0x8];

545
	u8         reserved_at_a0[0x10];
546 547 548 549 550
	u8         r_roce_dest_udp_port[0x10];

	u8         r_roce_max_src_udp_port[0x10];
	u8         r_roce_min_src_udp_port[0x10];

551
	u8         reserved_at_e0[0x10];
552 553
	u8         roce_address_table_size[0x10];

554
	u8         reserved_at_100[0x700];
555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581
};

enum {
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_1_BYTE     = 0x0,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_2_BYTES    = 0x2,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_4_BYTES    = 0x4,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_8_BYTES    = 0x8,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_16_BYTES   = 0x10,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_32_BYTES   = 0x20,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_64_BYTES   = 0x40,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_128_BYTES  = 0x80,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_256_BYTES  = 0x100,
};

enum {
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_1_BYTE     = 0x1,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_2_BYTES    = 0x2,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_4_BYTES    = 0x4,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_8_BYTES    = 0x8,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_16_BYTES   = 0x10,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_32_BYTES   = 0x20,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_64_BYTES   = 0x40,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_128_BYTES  = 0x80,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_256_BYTES  = 0x100,
};

struct mlx5_ifc_atomic_caps_bits {
582
	u8         reserved_at_0[0x40];
583

584
	u8         atomic_req_8B_endianess_mode[0x2];
585
	u8         reserved_at_42[0x4];
586
	u8         supported_atomic_req_8B_endianess_mode_1[0x1];
587

588
	u8         reserved_at_47[0x19];
589

590
	u8         reserved_at_60[0x20];
591

592
	u8         reserved_at_80[0x10];
593
	u8         atomic_operations[0x10];
594

595
	u8         reserved_at_a0[0x10];
596 597
	u8         atomic_size_qp[0x10];

598
	u8         reserved_at_c0[0x10];
599 600
	u8         atomic_size_dc[0x10];

601
	u8         reserved_at_e0[0x720];
602 603 604
};

struct mlx5_ifc_odp_cap_bits {
605
	u8         reserved_at_0[0x40];
606 607

	u8         sig[0x1];
608
	u8         reserved_at_41[0x1f];
609

610
	u8         reserved_at_60[0x20];
611 612 613 614 615 616 617

	struct mlx5_ifc_odp_per_transport_service_cap_bits rc_odp_caps;

	struct mlx5_ifc_odp_per_transport_service_cap_bits uc_odp_caps;

	struct mlx5_ifc_odp_per_transport_service_cap_bits ud_odp_caps;

618
	u8         reserved_at_e0[0x720];
619 620
};

621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647
struct mlx5_ifc_calc_op {
	u8        reserved_at_0[0x10];
	u8        reserved_at_10[0x9];
	u8        op_swap_endianness[0x1];
	u8        op_min[0x1];
	u8        op_xor[0x1];
	u8        op_or[0x1];
	u8        op_and[0x1];
	u8        op_max[0x1];
	u8        op_add[0x1];
};

struct mlx5_ifc_vector_calc_cap_bits {
	u8         calc_matrix[0x1];
	u8         reserved_at_1[0x1f];
	u8         reserved_at_20[0x8];
	u8         max_vec_count[0x8];
	u8         reserved_at_30[0xd];
	u8         max_chunk_size[0x3];
	struct mlx5_ifc_calc_op calc0;
	struct mlx5_ifc_calc_op calc1;
	struct mlx5_ifc_calc_op calc2;
	struct mlx5_ifc_calc_op calc3;

	u8         reserved_at_e0[0x720];
};

648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689
enum {
	MLX5_WQ_TYPE_LINKED_LIST  = 0x0,
	MLX5_WQ_TYPE_CYCLIC       = 0x1,
	MLX5_WQ_TYPE_STRQ         = 0x2,
};

enum {
	MLX5_WQ_END_PAD_MODE_NONE   = 0x0,
	MLX5_WQ_END_PAD_MODE_ALIGN  = 0x1,
};

enum {
	MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_8_GID_ENTRIES    = 0x0,
	MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_16_GID_ENTRIES   = 0x1,
	MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_32_GID_ENTRIES   = 0x2,
	MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_64_GID_ENTRIES   = 0x3,
	MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_128_GID_ENTRIES  = 0x4,
};

enum {
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_128_ENTRIES  = 0x0,
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_256_ENTRIES  = 0x1,
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_512_ENTRIES  = 0x2,
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_1K_ENTRIES   = 0x3,
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_2K_ENTRIES   = 0x4,
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_4K_ENTRIES   = 0x5,
};

enum {
	MLX5_CMD_HCA_CAP_PORT_TYPE_IB        = 0x0,
	MLX5_CMD_HCA_CAP_PORT_TYPE_ETHERNET  = 0x1,
};

enum {
	MLX5_CMD_HCA_CAP_CMDIF_CHECKSUM_DISABLED       = 0x0,
	MLX5_CMD_HCA_CAP_CMDIF_CHECKSUM_INITIAL_STATE  = 0x1,
	MLX5_CMD_HCA_CAP_CMDIF_CHECKSUM_ENABLED        = 0x3,
};

enum {
	MLX5_CAP_PORT_TYPE_IB  = 0x0,
	MLX5_CAP_PORT_TYPE_ETH = 0x1,
690 691
};

692
struct mlx5_ifc_cmd_hca_cap_bits {
693
	u8         reserved_at_0[0x80];
694 695 696

	u8         log_max_srq_sz[0x8];
	u8         log_max_qp_sz[0x8];
697
	u8         reserved_at_90[0xb];
698 699
	u8         log_max_qp[0x5];

700
	u8         reserved_at_a0[0xb];
701
	u8         log_max_srq[0x5];
702
	u8         reserved_at_b0[0x10];
703

704
	u8         reserved_at_c0[0x8];
705
	u8         log_max_cq_sz[0x8];
706
	u8         reserved_at_d0[0xb];
707 708 709
	u8         log_max_cq[0x5];

	u8         log_max_eq_sz[0x8];
710
	u8         reserved_at_e8[0x2];
711
	u8         log_max_mkey[0x6];
712
	u8         reserved_at_f0[0xc];
713 714 715
	u8         log_max_eq[0x4];

	u8         max_indirection[0x8];
716
	u8         reserved_at_108[0x1];
717
	u8         log_max_mrw_sz[0x7];
718
	u8         reserved_at_110[0x2];
719
	u8         log_max_bsf_list_size[0x6];
720
	u8         reserved_at_118[0x2];
721 722
	u8         log_max_klm_list_size[0x6];

723
	u8         reserved_at_120[0xa];
724
	u8         log_max_ra_req_dc[0x6];
725
	u8         reserved_at_130[0xa];
726 727
	u8         log_max_ra_res_dc[0x6];

728
	u8         reserved_at_140[0xa];
729
	u8         log_max_ra_req_qp[0x6];
730
	u8         reserved_at_150[0xa];
731 732 733 734 735
	u8         log_max_ra_res_qp[0x6];

	u8         pad_cap[0x1];
	u8         cc_query_allowed[0x1];
	u8         cc_modify_allowed[0x1];
736
	u8         reserved_at_163[0xd];
737
	u8         gid_table_size[0x10];
738

739 740
	u8         out_of_seq_cnt[0x1];
	u8         vport_counters[0x1];
741
	u8         reserved_at_182[0x4];
742 743 744
	u8         max_qp_cnt[0xa];
	u8         pkey_table_size[0x10];

745 746 747 748
	u8         vport_group_manager[0x1];
	u8         vhca_group_manager[0x1];
	u8         ib_virt[0x1];
	u8         eth_virt[0x1];
749
	u8         reserved_at_1a4[0x1];
750 751
	u8         ets[0x1];
	u8         nic_flow_table[0x1];
752
	u8         eswitch_flow_table[0x1];
E
Eli Cohen 已提交
753
	u8	   early_vf_enable;
754
	u8         reserved_at_1a8[0x2];
755
	u8         local_ca_ack_delay[0x5];
756
	u8         reserved_at_1af[0x6];
757
	u8         port_type[0x2];
758 759
	u8         num_ports[0x8];

760
	u8         reserved_at_1bf[0x3];
761
	u8         log_max_msg[0x5];
762 763
	u8         reserved_at_1c7[0x4];
	u8         max_tc[0x4];
T
Tariq Toukan 已提交
764 765 766 767 768 769 770 771 772 773 774
	u8         reserved_at_1cf[0x6];
	u8         rol_s[0x1];
	u8         rol_g[0x1];
	u8         reserved_at_1d7[0x1];
	u8         wol_s[0x1];
	u8         wol_g[0x1];
	u8         wol_a[0x1];
	u8         wol_b[0x1];
	u8         wol_m[0x1];
	u8         wol_u[0x1];
	u8         wol_p[0x1];
775 776

	u8         stat_rate_support[0x10];
777
	u8         reserved_at_1ef[0xc];
778
	u8         cqe_version[0x4];
779

780
	u8         compact_address_vector[0x1];
781 782 783
	u8         reserved_at_200[0x3];
	u8         ipoib_basic_offloads[0x1];
	u8         reserved_at_204[0xa];
784
	u8         drain_sigerr[0x1];
785 786
	u8         cmdif_checksum[0x2];
	u8         sigerr_cqe[0x1];
787
	u8         reserved_at_212[0x1];
788 789
	u8         wq_signature[0x1];
	u8         sctr_data_cqe[0x1];
790
	u8         reserved_at_215[0x1];
791 792 793
	u8         sho[0x1];
	u8         tph[0x1];
	u8         rf[0x1];
794
	u8         dct[0x1];
795
	u8         reserved_at_21a[0x1];
796
	u8         eth_net_offloads[0x1];
797 798
	u8         roce[0x1];
	u8         atomic[0x1];
799
	u8         reserved_at_21e[0x1];
800 801 802 803

	u8         cq_oi[0x1];
	u8         cq_resize[0x1];
	u8         cq_moderation[0x1];
804
	u8         reserved_at_222[0x3];
805
	u8         cq_eq_remap[0x1];
806 807
	u8         pg[0x1];
	u8         block_lb_mc[0x1];
808
	u8         reserved_at_228[0x1];
809
	u8         scqe_break_moderation[0x1];
810
	u8         reserved_at_22a[0x1];
811
	u8         cd[0x1];
812
	u8         reserved_at_22c[0x1];
813
	u8         apm[0x1];
814 815
	u8         vector_calc[0x1];
	u8         reserved_at_22f[0x1];
816 817
	u8	   imaicl[0x1];
	u8         reserved_at_231[0x4];
818 819
	u8         qkv[0x1];
	u8         pkv[0x1];
820 821
	u8         set_deth_sqpn[0x1];
	u8         reserved_at_239[0x3];
822 823 824 825 826
	u8         xrc[0x1];
	u8         ud[0x1];
	u8         uc[0x1];
	u8         rc[0x1];

827
	u8         reserved_at_23f[0xa];
828
	u8         uar_sz[0x6];
829
	u8         reserved_at_24f[0x8];
830 831 832
	u8         log_pg_sz[0x8];

	u8         bf[0x1];
833
	u8         reserved_at_260[0x1];
834
	u8         pad_tx_eth_packet[0x1];
835
	u8         reserved_at_262[0x8];
836
	u8         log_bf_reg_size[0x5];
837
	u8         reserved_at_26f[0x10];
838

839
	u8         reserved_at_27f[0x10];
840 841
	u8         max_wqe_sz_sq[0x10];

842
	u8         reserved_at_29f[0x10];
843 844
	u8         max_wqe_sz_rq[0x10];

845
	u8         reserved_at_2bf[0x10];
846 847
	u8         max_wqe_sz_sq_dc[0x10];

848
	u8         reserved_at_2df[0x7];
849 850
	u8         max_qp_mcg[0x19];

851
	u8         reserved_at_2ff[0x18];
852 853
	u8         log_max_mcg[0x8];

854
	u8         reserved_at_31f[0x3];
855
	u8         log_max_transport_domain[0x5];
856
	u8         reserved_at_327[0x3];
857
	u8         log_max_pd[0x5];
858
	u8         reserved_at_32f[0xb];
859 860
	u8         log_max_xrcd[0x5];

861
	u8         reserved_at_33f[0x20];
862

863
	u8         reserved_at_35f[0x3];
864
	u8         log_max_rq[0x5];
865
	u8         reserved_at_367[0x3];
866
	u8         log_max_sq[0x5];
867
	u8         reserved_at_36f[0x3];
868
	u8         log_max_tir[0x5];
869
	u8         reserved_at_377[0x3];
870 871
	u8         log_max_tis[0x5];

872
	u8         basic_cyclic_rcv_wqe[0x1];
873
	u8         reserved_at_380[0x2];
874
	u8         log_max_rmp[0x5];
875
	u8         reserved_at_387[0x3];
876
	u8         log_max_rqt[0x5];
877
	u8         reserved_at_38f[0x3];
878
	u8         log_max_rqt_size[0x5];
879
	u8         reserved_at_397[0x3];
880 881
	u8         log_max_tis_per_sq[0x5];

882
	u8         reserved_at_39f[0x3];
883
	u8         log_max_stride_sz_rq[0x5];
884
	u8         reserved_at_3a7[0x3];
885
	u8         log_min_stride_sz_rq[0x5];
886
	u8         reserved_at_3af[0x3];
887
	u8         log_max_stride_sz_sq[0x5];
888
	u8         reserved_at_3b7[0x3];
889 890
	u8         log_min_stride_sz_sq[0x5];

891
	u8         reserved_at_3bf[0x1b];
892 893
	u8         log_max_wq_sz[0x5];

894
	u8         nic_vport_change_event[0x1];
895
	u8         reserved_at_3e0[0xa];
896
	u8         log_max_vlan_list[0x5];
897
	u8         reserved_at_3ef[0x3];
898
	u8         log_max_current_mc_list[0x5];
899
	u8         reserved_at_3f7[0x3];
900 901
	u8         log_max_current_uc_list[0x5];

902
	u8         reserved_at_3ff[0x80];
903

904
	u8         reserved_at_47f[0x3];
905
	u8         log_max_l2_table[0x5];
906
	u8         reserved_at_487[0x8];
907 908
	u8         log_uar_page_sz[0x10];

909
	u8         reserved_at_49f[0x20];
910
	u8         device_frequency_mhz[0x20];
911
	u8         device_frequency_khz[0x20];
912
	u8         reserved_at_4ff[0x5f];
913 914 915 916 917
	u8         cqe_zip[0x1];

	u8         cqe_zip_timeout[0x10];
	u8         cqe_zip_max_num[0x10];

918
	u8         reserved_at_57f[0x220];
919 920
};

921 922 923 924
enum mlx5_flow_destination_type {
	MLX5_FLOW_DESTINATION_TYPE_VPORT        = 0x0,
	MLX5_FLOW_DESTINATION_TYPE_FLOW_TABLE   = 0x1,
	MLX5_FLOW_DESTINATION_TYPE_TIR          = 0x2,
925
};
926

927 928 929
struct mlx5_ifc_dest_format_struct_bits {
	u8         destination_type[0x8];
	u8         destination_id[0x18];
930

931
	u8         reserved_at_20[0x20];
932 933 934 935 936 937 938 939
};

struct mlx5_ifc_fte_match_param_bits {
	struct mlx5_ifc_fte_match_set_lyr_2_4_bits outer_headers;

	struct mlx5_ifc_fte_match_set_misc_bits misc_parameters;

	struct mlx5_ifc_fte_match_set_lyr_2_4_bits inner_headers;
940

941
	u8         reserved_at_600[0xa00];
942 943
};

944 945 946 947 948 949 950
enum {
	MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_SRC_IP     = 0x0,
	MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_DST_IP     = 0x1,
	MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_L4_SPORT   = 0x2,
	MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_L4_DPORT   = 0x3,
	MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_IPSEC_SPI  = 0x4,
};
951

952 953 954 955 956
struct mlx5_ifc_rx_hash_field_select_bits {
	u8         l3_prot_type[0x1];
	u8         l4_prot_type[0x1];
	u8         selected_fields[0x1e];
};
957

958 959 960
enum {
	MLX5_WQ_WQ_TYPE_WQ_LINKED_LIST  = 0x0,
	MLX5_WQ_WQ_TYPE_WQ_CYCLIC       = 0x1,
961 962
};

963 964 965 966 967 968 969 970 971 972
enum {
	MLX5_WQ_END_PADDING_MODE_END_PAD_NONE   = 0x0,
	MLX5_WQ_END_PADDING_MODE_END_PAD_ALIGN  = 0x1,
};

struct mlx5_ifc_wq_bits {
	u8         wq_type[0x4];
	u8         wq_signature[0x1];
	u8         end_padding_mode[0x2];
	u8         cd_slave[0x1];
973
	u8         reserved_at_8[0x18];
974

975 976
	u8         hds_skip_first_sge[0x1];
	u8         log2_hds_buf_size[0x3];
977
	u8         reserved_at_24[0x7];
978 979
	u8         page_offset[0x5];
	u8         lwm[0x10];
980

981
	u8         reserved_at_40[0x8];
982 983
	u8         pd[0x18];

984
	u8         reserved_at_60[0x8];
985 986 987 988 989 990 991 992
	u8         uar_page[0x18];

	u8         dbr_addr[0x40];

	u8         hw_counter[0x20];

	u8         sw_counter[0x20];

993
	u8         reserved_at_100[0xc];
994
	u8         log_wq_stride[0x4];
995
	u8         reserved_at_110[0x3];
996
	u8         log_wq_pg_sz[0x5];
997
	u8         reserved_at_118[0x3];
998 999
	u8         log_wq_sz[0x5];

1000
	u8         reserved_at_120[0x4e0];
1001

1002
	struct mlx5_ifc_cmd_pas_bits pas[0];
1003 1004
};

1005
struct mlx5_ifc_rq_num_bits {
1006
	u8         reserved_at_0[0x8];
1007 1008
	u8         rq_num[0x18];
};
1009

1010
struct mlx5_ifc_mac_address_layout_bits {
1011
	u8         reserved_at_0[0x10];
1012
	u8         mac_addr_47_32[0x10];
1013

1014 1015 1016
	u8         mac_addr_31_0[0x20];
};

1017
struct mlx5_ifc_vlan_layout_bits {
1018
	u8         reserved_at_0[0x14];
1019 1020
	u8         vlan[0x0c];

1021
	u8         reserved_at_20[0x20];
1022 1023
};

1024
struct mlx5_ifc_cong_control_r_roce_ecn_np_bits {
1025
	u8         reserved_at_0[0xa0];
1026 1027 1028

	u8         min_time_between_cnps[0x20];

1029
	u8         reserved_at_c0[0x12];
1030
	u8         cnp_dscp[0x6];
1031
	u8         reserved_at_d8[0x5];
1032 1033
	u8         cnp_802p_prio[0x3];

1034
	u8         reserved_at_e0[0x720];
1035 1036 1037
};

struct mlx5_ifc_cong_control_r_roce_ecn_rp_bits {
1038
	u8         reserved_at_0[0x60];
1039

1040
	u8         reserved_at_60[0x4];
1041
	u8         clamp_tgt_rate[0x1];
1042
	u8         reserved_at_65[0x3];
1043
	u8         clamp_tgt_rate_after_time_inc[0x1];
1044
	u8         reserved_at_69[0x17];
1045

1046
	u8         reserved_at_80[0x20];
1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065

	u8         rpg_time_reset[0x20];

	u8         rpg_byte_reset[0x20];

	u8         rpg_threshold[0x20];

	u8         rpg_max_rate[0x20];

	u8         rpg_ai_rate[0x20];

	u8         rpg_hai_rate[0x20];

	u8         rpg_gd[0x20];

	u8         rpg_min_dec_fac[0x20];

	u8         rpg_min_rate[0x20];

1066
	u8         reserved_at_1c0[0xe0];
1067 1068 1069 1070 1071 1072 1073 1074 1075

	u8         rate_to_set_on_first_cnp[0x20];

	u8         dce_tcp_g[0x20];

	u8         dce_tcp_rtt[0x20];

	u8         rate_reduce_monitor_period[0x20];

1076
	u8         reserved_at_320[0x20];
1077 1078 1079

	u8         initial_alpha_value[0x20];

1080
	u8         reserved_at_360[0x4a0];
1081 1082 1083
};

struct mlx5_ifc_cong_control_802_1qau_rp_bits {
1084
	u8         reserved_at_0[0x80];
1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105

	u8         rppp_max_rps[0x20];

	u8         rpg_time_reset[0x20];

	u8         rpg_byte_reset[0x20];

	u8         rpg_threshold[0x20];

	u8         rpg_max_rate[0x20];

	u8         rpg_ai_rate[0x20];

	u8         rpg_hai_rate[0x20];

	u8         rpg_gd[0x20];

	u8         rpg_min_dec_fac[0x20];

	u8         rpg_min_rate[0x20];

1106
	u8         reserved_at_1c0[0x640];
1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255
};

enum {
	MLX5_RESIZE_FIELD_SELECT_RESIZE_FIELD_SELECT_LOG_CQ_SIZE    = 0x1,
	MLX5_RESIZE_FIELD_SELECT_RESIZE_FIELD_SELECT_PAGE_OFFSET    = 0x2,
	MLX5_RESIZE_FIELD_SELECT_RESIZE_FIELD_SELECT_LOG_PAGE_SIZE  = 0x4,
};

struct mlx5_ifc_resize_field_select_bits {
	u8         resize_field_select[0x20];
};

enum {
	MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_CQ_PERIOD     = 0x1,
	MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_CQ_MAX_COUNT  = 0x2,
	MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_OI            = 0x4,
	MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_C_EQN         = 0x8,
};

struct mlx5_ifc_modify_field_select_bits {
	u8         modify_field_select[0x20];
};

struct mlx5_ifc_field_select_r_roce_np_bits {
	u8         field_select_r_roce_np[0x20];
};

struct mlx5_ifc_field_select_r_roce_rp_bits {
	u8         field_select_r_roce_rp[0x20];
};

enum {
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPPP_MAX_RPS     = 0x4,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_TIME_RESET   = 0x8,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_BYTE_RESET   = 0x10,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_THRESHOLD    = 0x20,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_MAX_RATE     = 0x40,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_AI_RATE      = 0x80,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_HAI_RATE     = 0x100,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_GD           = 0x200,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_MIN_DEC_FAC  = 0x400,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_MIN_RATE     = 0x800,
};

struct mlx5_ifc_field_select_802_1qau_rp_bits {
	u8         field_select_8021qaurp[0x20];
};

struct mlx5_ifc_phys_layer_cntrs_bits {
	u8         time_since_last_clear_high[0x20];

	u8         time_since_last_clear_low[0x20];

	u8         symbol_errors_high[0x20];

	u8         symbol_errors_low[0x20];

	u8         sync_headers_errors_high[0x20];

	u8         sync_headers_errors_low[0x20];

	u8         edpl_bip_errors_lane0_high[0x20];

	u8         edpl_bip_errors_lane0_low[0x20];

	u8         edpl_bip_errors_lane1_high[0x20];

	u8         edpl_bip_errors_lane1_low[0x20];

	u8         edpl_bip_errors_lane2_high[0x20];

	u8         edpl_bip_errors_lane2_low[0x20];

	u8         edpl_bip_errors_lane3_high[0x20];

	u8         edpl_bip_errors_lane3_low[0x20];

	u8         fc_fec_corrected_blocks_lane0_high[0x20];

	u8         fc_fec_corrected_blocks_lane0_low[0x20];

	u8         fc_fec_corrected_blocks_lane1_high[0x20];

	u8         fc_fec_corrected_blocks_lane1_low[0x20];

	u8         fc_fec_corrected_blocks_lane2_high[0x20];

	u8         fc_fec_corrected_blocks_lane2_low[0x20];

	u8         fc_fec_corrected_blocks_lane3_high[0x20];

	u8         fc_fec_corrected_blocks_lane3_low[0x20];

	u8         fc_fec_uncorrectable_blocks_lane0_high[0x20];

	u8         fc_fec_uncorrectable_blocks_lane0_low[0x20];

	u8         fc_fec_uncorrectable_blocks_lane1_high[0x20];

	u8         fc_fec_uncorrectable_blocks_lane1_low[0x20];

	u8         fc_fec_uncorrectable_blocks_lane2_high[0x20];

	u8         fc_fec_uncorrectable_blocks_lane2_low[0x20];

	u8         fc_fec_uncorrectable_blocks_lane3_high[0x20];

	u8         fc_fec_uncorrectable_blocks_lane3_low[0x20];

	u8         rs_fec_corrected_blocks_high[0x20];

	u8         rs_fec_corrected_blocks_low[0x20];

	u8         rs_fec_uncorrectable_blocks_high[0x20];

	u8         rs_fec_uncorrectable_blocks_low[0x20];

	u8         rs_fec_no_errors_blocks_high[0x20];

	u8         rs_fec_no_errors_blocks_low[0x20];

	u8         rs_fec_single_error_blocks_high[0x20];

	u8         rs_fec_single_error_blocks_low[0x20];

	u8         rs_fec_corrected_symbols_total_high[0x20];

	u8         rs_fec_corrected_symbols_total_low[0x20];

	u8         rs_fec_corrected_symbols_lane0_high[0x20];

	u8         rs_fec_corrected_symbols_lane0_low[0x20];

	u8         rs_fec_corrected_symbols_lane1_high[0x20];

	u8         rs_fec_corrected_symbols_lane1_low[0x20];

	u8         rs_fec_corrected_symbols_lane2_high[0x20];

	u8         rs_fec_corrected_symbols_lane2_low[0x20];

	u8         rs_fec_corrected_symbols_lane3_high[0x20];

	u8         rs_fec_corrected_symbols_lane3_low[0x20];

	u8         link_down_events[0x20];

	u8         successful_recovery_events[0x20];

1256
	u8         reserved_at_640[0x180];
1257 1258
};

1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288
struct mlx5_ifc_ib_port_cntrs_grp_data_layout_bits {
	u8	   symbol_error_counter[0x10];

	u8         link_error_recovery_counter[0x8];

	u8         link_downed_counter[0x8];

	u8         port_rcv_errors[0x10];

	u8         port_rcv_remote_physical_errors[0x10];

	u8         port_rcv_switch_relay_errors[0x10];

	u8         port_xmit_discards[0x10];

	u8         port_xmit_constraint_errors[0x8];

	u8         port_rcv_constraint_errors[0x8];

	u8         reserved_at_70[0x8];

	u8         link_overrun_errors[0x8];

	u8	   reserved_at_80[0x10];

	u8         vl_15_dropped[0x10];

	u8	   reserved_at_a0[0xa0];
};

1289 1290 1291 1292 1293
struct mlx5_ifc_eth_per_traffic_grp_data_layout_bits {
	u8         transmit_queue_high[0x20];

	u8         transmit_queue_low[0x20];

1294
	u8         reserved_at_40[0x780];
1295 1296 1297 1298 1299 1300 1301
};

struct mlx5_ifc_eth_per_prio_grp_data_layout_bits {
	u8         rx_octets_high[0x20];

	u8         rx_octets_low[0x20];

1302
	u8         reserved_at_40[0xc0];
1303 1304 1305 1306 1307 1308 1309 1310 1311

	u8         rx_frames_high[0x20];

	u8         rx_frames_low[0x20];

	u8         tx_octets_high[0x20];

	u8         tx_octets_low[0x20];

1312
	u8         reserved_at_180[0xc0];
1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337

	u8         tx_frames_high[0x20];

	u8         tx_frames_low[0x20];

	u8         rx_pause_high[0x20];

	u8         rx_pause_low[0x20];

	u8         rx_pause_duration_high[0x20];

	u8         rx_pause_duration_low[0x20];

	u8         tx_pause_high[0x20];

	u8         tx_pause_low[0x20];

	u8         tx_pause_duration_high[0x20];

	u8         tx_pause_duration_low[0x20];

	u8         rx_pause_transition_high[0x20];

	u8         rx_pause_transition_low[0x20];

1338
	u8         reserved_at_3c0[0x400];
1339 1340 1341 1342 1343 1344 1345
};

struct mlx5_ifc_eth_extended_cntrs_grp_data_layout_bits {
	u8         port_transmit_wait_high[0x20];

	u8         port_transmit_wait_low[0x20];

1346
	u8         reserved_at_40[0x780];
1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413
};

struct mlx5_ifc_eth_3635_cntrs_grp_data_layout_bits {
	u8         dot3stats_alignment_errors_high[0x20];

	u8         dot3stats_alignment_errors_low[0x20];

	u8         dot3stats_fcs_errors_high[0x20];

	u8         dot3stats_fcs_errors_low[0x20];

	u8         dot3stats_single_collision_frames_high[0x20];

	u8         dot3stats_single_collision_frames_low[0x20];

	u8         dot3stats_multiple_collision_frames_high[0x20];

	u8         dot3stats_multiple_collision_frames_low[0x20];

	u8         dot3stats_sqe_test_errors_high[0x20];

	u8         dot3stats_sqe_test_errors_low[0x20];

	u8         dot3stats_deferred_transmissions_high[0x20];

	u8         dot3stats_deferred_transmissions_low[0x20];

	u8         dot3stats_late_collisions_high[0x20];

	u8         dot3stats_late_collisions_low[0x20];

	u8         dot3stats_excessive_collisions_high[0x20];

	u8         dot3stats_excessive_collisions_low[0x20];

	u8         dot3stats_internal_mac_transmit_errors_high[0x20];

	u8         dot3stats_internal_mac_transmit_errors_low[0x20];

	u8         dot3stats_carrier_sense_errors_high[0x20];

	u8         dot3stats_carrier_sense_errors_low[0x20];

	u8         dot3stats_frame_too_longs_high[0x20];

	u8         dot3stats_frame_too_longs_low[0x20];

	u8         dot3stats_internal_mac_receive_errors_high[0x20];

	u8         dot3stats_internal_mac_receive_errors_low[0x20];

	u8         dot3stats_symbol_errors_high[0x20];

	u8         dot3stats_symbol_errors_low[0x20];

	u8         dot3control_in_unknown_opcodes_high[0x20];

	u8         dot3control_in_unknown_opcodes_low[0x20];

	u8         dot3in_pause_frames_high[0x20];

	u8         dot3in_pause_frames_low[0x20];

	u8         dot3out_pause_frames_high[0x20];

	u8         dot3out_pause_frames_low[0x20];

1414
	u8         reserved_at_400[0x3c0];
1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501
};

struct mlx5_ifc_eth_2819_cntrs_grp_data_layout_bits {
	u8         ether_stats_drop_events_high[0x20];

	u8         ether_stats_drop_events_low[0x20];

	u8         ether_stats_octets_high[0x20];

	u8         ether_stats_octets_low[0x20];

	u8         ether_stats_pkts_high[0x20];

	u8         ether_stats_pkts_low[0x20];

	u8         ether_stats_broadcast_pkts_high[0x20];

	u8         ether_stats_broadcast_pkts_low[0x20];

	u8         ether_stats_multicast_pkts_high[0x20];

	u8         ether_stats_multicast_pkts_low[0x20];

	u8         ether_stats_crc_align_errors_high[0x20];

	u8         ether_stats_crc_align_errors_low[0x20];

	u8         ether_stats_undersize_pkts_high[0x20];

	u8         ether_stats_undersize_pkts_low[0x20];

	u8         ether_stats_oversize_pkts_high[0x20];

	u8         ether_stats_oversize_pkts_low[0x20];

	u8         ether_stats_fragments_high[0x20];

	u8         ether_stats_fragments_low[0x20];

	u8         ether_stats_jabbers_high[0x20];

	u8         ether_stats_jabbers_low[0x20];

	u8         ether_stats_collisions_high[0x20];

	u8         ether_stats_collisions_low[0x20];

	u8         ether_stats_pkts64octets_high[0x20];

	u8         ether_stats_pkts64octets_low[0x20];

	u8         ether_stats_pkts65to127octets_high[0x20];

	u8         ether_stats_pkts65to127octets_low[0x20];

	u8         ether_stats_pkts128to255octets_high[0x20];

	u8         ether_stats_pkts128to255octets_low[0x20];

	u8         ether_stats_pkts256to511octets_high[0x20];

	u8         ether_stats_pkts256to511octets_low[0x20];

	u8         ether_stats_pkts512to1023octets_high[0x20];

	u8         ether_stats_pkts512to1023octets_low[0x20];

	u8         ether_stats_pkts1024to1518octets_high[0x20];

	u8         ether_stats_pkts1024to1518octets_low[0x20];

	u8         ether_stats_pkts1519to2047octets_high[0x20];

	u8         ether_stats_pkts1519to2047octets_low[0x20];

	u8         ether_stats_pkts2048to4095octets_high[0x20];

	u8         ether_stats_pkts2048to4095octets_low[0x20];

	u8         ether_stats_pkts4096to8191octets_high[0x20];

	u8         ether_stats_pkts4096to8191octets_low[0x20];

	u8         ether_stats_pkts8192to10239octets_high[0x20];

	u8         ether_stats_pkts8192to10239octets_low[0x20];

1502
	u8         reserved_at_540[0x280];
1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557
};

struct mlx5_ifc_eth_2863_cntrs_grp_data_layout_bits {
	u8         if_in_octets_high[0x20];

	u8         if_in_octets_low[0x20];

	u8         if_in_ucast_pkts_high[0x20];

	u8         if_in_ucast_pkts_low[0x20];

	u8         if_in_discards_high[0x20];

	u8         if_in_discards_low[0x20];

	u8         if_in_errors_high[0x20];

	u8         if_in_errors_low[0x20];

	u8         if_in_unknown_protos_high[0x20];

	u8         if_in_unknown_protos_low[0x20];

	u8         if_out_octets_high[0x20];

	u8         if_out_octets_low[0x20];

	u8         if_out_ucast_pkts_high[0x20];

	u8         if_out_ucast_pkts_low[0x20];

	u8         if_out_discards_high[0x20];

	u8         if_out_discards_low[0x20];

	u8         if_out_errors_high[0x20];

	u8         if_out_errors_low[0x20];

	u8         if_in_multicast_pkts_high[0x20];

	u8         if_in_multicast_pkts_low[0x20];

	u8         if_in_broadcast_pkts_high[0x20];

	u8         if_in_broadcast_pkts_low[0x20];

	u8         if_out_multicast_pkts_high[0x20];

	u8         if_out_multicast_pkts_low[0x20];

	u8         if_out_broadcast_pkts_high[0x20];

	u8         if_out_broadcast_pkts_low[0x20];

1558
	u8         reserved_at_340[0x480];
1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637
};

struct mlx5_ifc_eth_802_3_cntrs_grp_data_layout_bits {
	u8         a_frames_transmitted_ok_high[0x20];

	u8         a_frames_transmitted_ok_low[0x20];

	u8         a_frames_received_ok_high[0x20];

	u8         a_frames_received_ok_low[0x20];

	u8         a_frame_check_sequence_errors_high[0x20];

	u8         a_frame_check_sequence_errors_low[0x20];

	u8         a_alignment_errors_high[0x20];

	u8         a_alignment_errors_low[0x20];

	u8         a_octets_transmitted_ok_high[0x20];

	u8         a_octets_transmitted_ok_low[0x20];

	u8         a_octets_received_ok_high[0x20];

	u8         a_octets_received_ok_low[0x20];

	u8         a_multicast_frames_xmitted_ok_high[0x20];

	u8         a_multicast_frames_xmitted_ok_low[0x20];

	u8         a_broadcast_frames_xmitted_ok_high[0x20];

	u8         a_broadcast_frames_xmitted_ok_low[0x20];

	u8         a_multicast_frames_received_ok_high[0x20];

	u8         a_multicast_frames_received_ok_low[0x20];

	u8         a_broadcast_frames_received_ok_high[0x20];

	u8         a_broadcast_frames_received_ok_low[0x20];

	u8         a_in_range_length_errors_high[0x20];

	u8         a_in_range_length_errors_low[0x20];

	u8         a_out_of_range_length_field_high[0x20];

	u8         a_out_of_range_length_field_low[0x20];

	u8         a_frame_too_long_errors_high[0x20];

	u8         a_frame_too_long_errors_low[0x20];

	u8         a_symbol_error_during_carrier_high[0x20];

	u8         a_symbol_error_during_carrier_low[0x20];

	u8         a_mac_control_frames_transmitted_high[0x20];

	u8         a_mac_control_frames_transmitted_low[0x20];

	u8         a_mac_control_frames_received_high[0x20];

	u8         a_mac_control_frames_received_low[0x20];

	u8         a_unsupported_opcodes_received_high[0x20];

	u8         a_unsupported_opcodes_received_low[0x20];

	u8         a_pause_mac_ctrl_frames_received_high[0x20];

	u8         a_pause_mac_ctrl_frames_received_low[0x20];

	u8         a_pause_mac_ctrl_frames_transmitted_high[0x20];

	u8         a_pause_mac_ctrl_frames_transmitted_low[0x20];

1638
	u8         reserved_at_4c0[0x300];
1639 1640 1641 1642 1643
};

struct mlx5_ifc_cmd_inter_comp_event_bits {
	u8         command_completion_vector[0x20];

1644
	u8         reserved_at_20[0xc0];
1645 1646 1647
};

struct mlx5_ifc_stall_vl_event_bits {
1648
	u8         reserved_at_0[0x18];
1649
	u8         port_num[0x1];
1650
	u8         reserved_at_19[0x3];
1651 1652
	u8         vl[0x4];

1653
	u8         reserved_at_20[0xa0];
1654 1655 1656 1657
};

struct mlx5_ifc_db_bf_congestion_event_bits {
	u8         event_subtype[0x8];
1658
	u8         reserved_at_8[0x8];
1659
	u8         congestion_level[0x8];
1660
	u8         reserved_at_18[0x8];
1661

1662
	u8         reserved_at_20[0xa0];
1663 1664 1665
};

struct mlx5_ifc_gpio_event_bits {
1666
	u8         reserved_at_0[0x60];
1667 1668 1669 1670 1671

	u8         gpio_event_hi[0x20];

	u8         gpio_event_lo[0x20];

1672
	u8         reserved_at_a0[0x40];
1673 1674 1675
};

struct mlx5_ifc_port_state_change_event_bits {
1676
	u8         reserved_at_0[0x40];
1677 1678

	u8         port_num[0x4];
1679
	u8         reserved_at_44[0x1c];
1680

1681
	u8         reserved_at_60[0x80];
1682 1683 1684
};

struct mlx5_ifc_dropped_packet_logged_bits {
1685
	u8         reserved_at_0[0xe0];
1686 1687 1688 1689 1690 1691 1692 1693
};

enum {
	MLX5_CQ_ERROR_SYNDROME_CQ_OVERRUN                 = 0x1,
	MLX5_CQ_ERROR_SYNDROME_CQ_ACCESS_VIOLATION_ERROR  = 0x2,
};

struct mlx5_ifc_cq_error_bits {
1694
	u8         reserved_at_0[0x8];
1695 1696
	u8         cqn[0x18];

1697
	u8         reserved_at_20[0x20];
1698

1699
	u8         reserved_at_40[0x18];
1700 1701
	u8         syndrome[0x8];

1702
	u8         reserved_at_60[0x80];
1703 1704 1705 1706 1707 1708 1709
};

struct mlx5_ifc_rdma_page_fault_event_bits {
	u8         bytes_committed[0x20];

	u8         r_key[0x20];

1710
	u8         reserved_at_40[0x10];
1711 1712 1713 1714 1715 1716
	u8         packet_len[0x10];

	u8         rdma_op_len[0x20];

	u8         rdma_va[0x40];

1717
	u8         reserved_at_c0[0x5];
1718 1719 1720 1721 1722 1723 1724 1725 1726
	u8         rdma[0x1];
	u8         write[0x1];
	u8         requestor[0x1];
	u8         qp_number[0x18];
};

struct mlx5_ifc_wqe_associated_page_fault_event_bits {
	u8         bytes_committed[0x20];

1727
	u8         reserved_at_20[0x10];
1728 1729
	u8         wqe_index[0x10];

1730
	u8         reserved_at_40[0x10];
1731 1732
	u8         len[0x10];

1733
	u8         reserved_at_60[0x60];
1734

1735
	u8         reserved_at_c0[0x5];
1736 1737 1738 1739 1740 1741 1742
	u8         rdma[0x1];
	u8         write_read[0x1];
	u8         requestor[0x1];
	u8         qpn[0x18];
};

struct mlx5_ifc_qp_events_bits {
1743
	u8         reserved_at_0[0xa0];
1744 1745

	u8         type[0x8];
1746
	u8         reserved_at_a8[0x18];
1747

1748
	u8         reserved_at_c0[0x8];
1749 1750 1751 1752
	u8         qpn_rqn_sqn[0x18];
};

struct mlx5_ifc_dct_events_bits {
1753
	u8         reserved_at_0[0xc0];
1754

1755
	u8         reserved_at_c0[0x8];
1756 1757 1758 1759
	u8         dct_number[0x18];
};

struct mlx5_ifc_comp_event_bits {
1760
	u8         reserved_at_0[0xc0];
1761

1762
	u8         reserved_at_c0[0x8];
1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834
	u8         cq_number[0x18];
};

enum {
	MLX5_QPC_STATE_RST        = 0x0,
	MLX5_QPC_STATE_INIT       = 0x1,
	MLX5_QPC_STATE_RTR        = 0x2,
	MLX5_QPC_STATE_RTS        = 0x3,
	MLX5_QPC_STATE_SQER       = 0x4,
	MLX5_QPC_STATE_ERR        = 0x6,
	MLX5_QPC_STATE_SQD        = 0x7,
	MLX5_QPC_STATE_SUSPENDED  = 0x9,
};

enum {
	MLX5_QPC_ST_RC            = 0x0,
	MLX5_QPC_ST_UC            = 0x1,
	MLX5_QPC_ST_UD            = 0x2,
	MLX5_QPC_ST_XRC           = 0x3,
	MLX5_QPC_ST_DCI           = 0x5,
	MLX5_QPC_ST_QP0           = 0x7,
	MLX5_QPC_ST_QP1           = 0x8,
	MLX5_QPC_ST_RAW_DATAGRAM  = 0x9,
	MLX5_QPC_ST_REG_UMR       = 0xc,
};

enum {
	MLX5_QPC_PM_STATE_ARMED     = 0x0,
	MLX5_QPC_PM_STATE_REARM     = 0x1,
	MLX5_QPC_PM_STATE_RESERVED  = 0x2,
	MLX5_QPC_PM_STATE_MIGRATED  = 0x3,
};

enum {
	MLX5_QPC_END_PADDING_MODE_SCATTER_AS_IS                = 0x0,
	MLX5_QPC_END_PADDING_MODE_PAD_TO_CACHE_LINE_ALIGNMENT  = 0x1,
};

enum {
	MLX5_QPC_MTU_256_BYTES        = 0x1,
	MLX5_QPC_MTU_512_BYTES        = 0x2,
	MLX5_QPC_MTU_1K_BYTES         = 0x3,
	MLX5_QPC_MTU_2K_BYTES         = 0x4,
	MLX5_QPC_MTU_4K_BYTES         = 0x5,
	MLX5_QPC_MTU_RAW_ETHERNET_QP  = 0x7,
};

enum {
	MLX5_QPC_ATOMIC_MODE_IB_SPEC     = 0x1,
	MLX5_QPC_ATOMIC_MODE_ONLY_8B     = 0x2,
	MLX5_QPC_ATOMIC_MODE_UP_TO_8B    = 0x3,
	MLX5_QPC_ATOMIC_MODE_UP_TO_16B   = 0x4,
	MLX5_QPC_ATOMIC_MODE_UP_TO_32B   = 0x5,
	MLX5_QPC_ATOMIC_MODE_UP_TO_64B   = 0x6,
	MLX5_QPC_ATOMIC_MODE_UP_TO_128B  = 0x7,
	MLX5_QPC_ATOMIC_MODE_UP_TO_256B  = 0x8,
};

enum {
	MLX5_QPC_CS_REQ_DISABLE    = 0x0,
	MLX5_QPC_CS_REQ_UP_TO_32B  = 0x11,
	MLX5_QPC_CS_REQ_UP_TO_64B  = 0x22,
};

enum {
	MLX5_QPC_CS_RES_DISABLE    = 0x0,
	MLX5_QPC_CS_RES_UP_TO_32B  = 0x1,
	MLX5_QPC_CS_RES_UP_TO_64B  = 0x2,
};

struct mlx5_ifc_qpc_bits {
	u8         state[0x4];
1835
	u8         reserved_at_4[0x4];
1836
	u8         st[0x8];
1837
	u8         reserved_at_10[0x3];
1838
	u8         pm_state[0x2];
1839
	u8         reserved_at_15[0x7];
1840
	u8         end_padding_mode[0x2];
1841
	u8         reserved_at_1e[0x2];
1842 1843 1844 1845 1846

	u8         wq_signature[0x1];
	u8         block_lb_mc[0x1];
	u8         atomic_like_write_en[0x1];
	u8         latency_sensitive[0x1];
1847
	u8         reserved_at_24[0x1];
1848
	u8         drain_sigerr[0x1];
1849
	u8         reserved_at_26[0x2];
1850 1851 1852 1853
	u8         pd[0x18];

	u8         mtu[0x3];
	u8         log_msg_max[0x5];
1854
	u8         reserved_at_48[0x1];
1855 1856 1857 1858
	u8         log_rq_size[0x4];
	u8         log_rq_stride[0x3];
	u8         no_sq[0x1];
	u8         log_sq_size[0x4];
1859
	u8         reserved_at_55[0x6];
1860
	u8         rlky[0x1];
1861
	u8         ulp_stateless_offload_mode[0x4];
1862 1863 1864 1865

	u8         counter_set_id[0x8];
	u8         uar_page[0x18];

1866
	u8         reserved_at_80[0x8];
1867 1868
	u8         user_index[0x18];

1869
	u8         reserved_at_a0[0x3];
1870 1871 1872 1873 1874 1875 1876 1877
	u8         log_page_size[0x5];
	u8         remote_qpn[0x18];

	struct mlx5_ifc_ads_bits primary_address_path;

	struct mlx5_ifc_ads_bits secondary_address_path;

	u8         log_ack_req_freq[0x4];
1878
	u8         reserved_at_384[0x4];
1879
	u8         log_sra_max[0x3];
1880
	u8         reserved_at_38b[0x2];
1881 1882
	u8         retry_count[0x3];
	u8         rnr_retry[0x3];
1883
	u8         reserved_at_393[0x1];
1884 1885 1886
	u8         fre[0x1];
	u8         cur_rnr_retry[0x3];
	u8         cur_retry_count[0x3];
1887
	u8         reserved_at_39b[0x5];
1888

1889
	u8         reserved_at_3a0[0x20];
1890

1891
	u8         reserved_at_3c0[0x8];
1892 1893
	u8         next_send_psn[0x18];

1894
	u8         reserved_at_3e0[0x8];
1895 1896
	u8         cqn_snd[0x18];

1897
	u8         reserved_at_400[0x40];
1898

1899
	u8         reserved_at_440[0x8];
1900 1901
	u8         last_acked_psn[0x18];

1902
	u8         reserved_at_460[0x8];
1903 1904
	u8         ssn[0x18];

1905
	u8         reserved_at_480[0x8];
1906
	u8         log_rra_max[0x3];
1907
	u8         reserved_at_48b[0x1];
1908 1909 1910 1911
	u8         atomic_mode[0x4];
	u8         rre[0x1];
	u8         rwe[0x1];
	u8         rae[0x1];
1912
	u8         reserved_at_493[0x1];
1913
	u8         page_offset[0x6];
1914
	u8         reserved_at_49a[0x3];
1915 1916 1917 1918
	u8         cd_slave_receive[0x1];
	u8         cd_slave_send[0x1];
	u8         cd_master[0x1];

1919
	u8         reserved_at_4a0[0x3];
1920 1921 1922
	u8         min_rnr_nak[0x5];
	u8         next_rcv_psn[0x18];

1923
	u8         reserved_at_4c0[0x8];
1924 1925
	u8         xrcd[0x18];

1926
	u8         reserved_at_4e0[0x8];
1927 1928 1929 1930 1931 1932
	u8         cqn_rcv[0x18];

	u8         dbr_addr[0x40];

	u8         q_key[0x20];

1933
	u8         reserved_at_560[0x5];
1934 1935 1936
	u8         rq_type[0x3];
	u8         srqn_rmpn[0x18];

1937
	u8         reserved_at_580[0x8];
1938 1939 1940 1941 1942 1943 1944 1945 1946
	u8         rmsn[0x18];

	u8         hw_sq_wqebb_counter[0x10];
	u8         sw_sq_wqebb_counter[0x10];

	u8         hw_rq_counter[0x20];

	u8         sw_rq_counter[0x20];

1947
	u8         reserved_at_600[0x20];
1948

1949
	u8         reserved_at_620[0xf];
1950 1951 1952 1953 1954 1955
	u8         cgs[0x1];
	u8         cs_req[0x8];
	u8         cs_res[0x8];

	u8         dc_access_key[0x40];

1956
	u8         reserved_at_680[0xc0];
1957 1958 1959 1960 1961
};

struct mlx5_ifc_roce_addr_layout_bits {
	u8         source_l3_address[16][0x8];

1962
	u8         reserved_at_80[0x3];
1963 1964 1965 1966 1967 1968
	u8         vlan_valid[0x1];
	u8         vlan_id[0xc];
	u8         source_mac_47_32[0x10];

	u8         source_mac_31_0[0x20];

1969
	u8         reserved_at_c0[0x14];
1970 1971 1972
	u8         roce_l3_type[0x4];
	u8         roce_version[0x8];

1973
	u8         reserved_at_e0[0x20];
1974 1975 1976 1977 1978 1979 1980 1981 1982
};

union mlx5_ifc_hca_cap_union_bits {
	struct mlx5_ifc_cmd_hca_cap_bits cmd_hca_cap;
	struct mlx5_ifc_odp_cap_bits odp_cap;
	struct mlx5_ifc_atomic_caps_bits atomic_caps;
	struct mlx5_ifc_roce_cap_bits roce_cap;
	struct mlx5_ifc_per_protocol_networking_offload_caps_bits per_protocol_networking_offload_caps;
	struct mlx5_ifc_flow_table_nic_cap_bits flow_table_nic_cap;
1983
	struct mlx5_ifc_flow_table_eswitch_cap_bits flow_table_eswitch_cap;
1984
	struct mlx5_ifc_e_switch_cap_bits e_switch_cap;
1985
	struct mlx5_ifc_vector_calc_cap_bits vector_calc_cap;
1986
	u8         reserved_at_0[0x8000];
1987 1988 1989 1990 1991 1992 1993 1994 1995
};

enum {
	MLX5_FLOW_CONTEXT_ACTION_ALLOW     = 0x1,
	MLX5_FLOW_CONTEXT_ACTION_DROP      = 0x2,
	MLX5_FLOW_CONTEXT_ACTION_FWD_DEST  = 0x4,
};

struct mlx5_ifc_flow_context_bits {
1996
	u8         reserved_at_0[0x20];
1997 1998 1999

	u8         group_id[0x20];

2000
	u8         reserved_at_40[0x8];
2001 2002
	u8         flow_tag[0x18];

2003
	u8         reserved_at_60[0x10];
2004 2005
	u8         action[0x10];

2006
	u8         reserved_at_80[0x8];
2007 2008
	u8         destination_list_size[0x18];

2009
	u8         reserved_at_a0[0x160];
2010 2011 2012

	struct mlx5_ifc_fte_match_param_bits match_value;

2013
	u8         reserved_at_1200[0x600];
2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025

	struct mlx5_ifc_dest_format_struct_bits destination[0];
};

enum {
	MLX5_XRC_SRQC_STATE_GOOD   = 0x0,
	MLX5_XRC_SRQC_STATE_ERROR  = 0x1,
};

struct mlx5_ifc_xrc_srqc_bits {
	u8         state[0x4];
	u8         log_xrc_srq_size[0x4];
2026
	u8         reserved_at_8[0x18];
2027 2028 2029

	u8         wq_signature[0x1];
	u8         cont_srq[0x1];
2030
	u8         reserved_at_22[0x1];
2031 2032 2033 2034 2035 2036
	u8         rlky[0x1];
	u8         basic_cyclic_rcv_wqe[0x1];
	u8         log_rq_stride[0x3];
	u8         xrcd[0x18];

	u8         page_offset[0x6];
2037
	u8         reserved_at_46[0x2];
2038 2039
	u8         cqn[0x18];

2040
	u8         reserved_at_60[0x20];
2041 2042

	u8         user_index_equal_xrc_srqn[0x1];
2043
	u8         reserved_at_81[0x1];
2044 2045 2046
	u8         log_page_size[0x6];
	u8         user_index[0x18];

2047
	u8         reserved_at_a0[0x20];
2048

2049
	u8         reserved_at_c0[0x8];
2050 2051 2052 2053 2054
	u8         pd[0x18];

	u8         lwm[0x10];
	u8         wqe_cnt[0x10];

2055
	u8         reserved_at_100[0x40];
2056 2057 2058 2059

	u8         db_record_addr_h[0x20];

	u8         db_record_addr_l[0x1e];
2060
	u8         reserved_at_17e[0x2];
2061

2062
	u8         reserved_at_180[0x80];
2063 2064 2065 2066 2067 2068 2069 2070 2071
};

struct mlx5_ifc_traffic_counter_bits {
	u8         packets[0x40];

	u8         octets[0x40];
};

struct mlx5_ifc_tisc_bits {
2072
	u8         reserved_at_0[0xc];
2073
	u8         prio[0x4];
2074
	u8         reserved_at_10[0x10];
2075

2076
	u8         reserved_at_20[0x100];
2077

2078
	u8         reserved_at_120[0x8];
2079 2080
	u8         transport_domain[0x18];

2081
	u8         reserved_at_140[0x3c0];
2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094
};

enum {
	MLX5_TIRC_DISP_TYPE_DIRECT    = 0x0,
	MLX5_TIRC_DISP_TYPE_INDIRECT  = 0x1,
};

enum {
	MLX5_TIRC_LRO_ENABLE_MASK_IPV4_LRO  = 0x1,
	MLX5_TIRC_LRO_ENABLE_MASK_IPV6_LRO  = 0x2,
};

enum {
2095 2096 2097
	MLX5_RX_HASH_FN_NONE           = 0x0,
	MLX5_RX_HASH_FN_INVERTED_XOR8  = 0x1,
	MLX5_RX_HASH_FN_TOEPLITZ       = 0x2,
2098 2099 2100 2101 2102 2103 2104 2105
};

enum {
	MLX5_TIRC_SELF_LB_BLOCK_BLOCK_UNICAST_    = 0x1,
	MLX5_TIRC_SELF_LB_BLOCK_BLOCK_MULTICAST_  = 0x2,
};

struct mlx5_ifc_tirc_bits {
2106
	u8         reserved_at_0[0x20];
2107 2108

	u8         disp_type[0x4];
2109
	u8         reserved_at_24[0x1c];
2110

2111
	u8         reserved_at_40[0x40];
2112

2113
	u8         reserved_at_80[0x4];
2114 2115 2116 2117
	u8         lro_timeout_period_usecs[0x10];
	u8         lro_enable_mask[0x4];
	u8         lro_max_ip_payload_size[0x8];

2118
	u8         reserved_at_a0[0x40];
2119

2120
	u8         reserved_at_e0[0x8];
2121 2122 2123
	u8         inline_rqn[0x18];

	u8         rx_hash_symmetric[0x1];
2124
	u8         reserved_at_101[0x1];
2125
	u8         tunneled_offload_en[0x1];
2126
	u8         reserved_at_103[0x5];
2127 2128 2129
	u8         indirect_table[0x18];

	u8         rx_hash_fn[0x4];
2130
	u8         reserved_at_124[0x2];
2131 2132 2133 2134 2135 2136 2137 2138 2139
	u8         self_lb_block[0x2];
	u8         transport_domain[0x18];

	u8         rx_hash_toeplitz_key[10][0x20];

	struct mlx5_ifc_rx_hash_field_select_bits rx_hash_field_selector_outer;

	struct mlx5_ifc_rx_hash_field_select_bits rx_hash_field_selector_inner;

2140
	u8         reserved_at_2c0[0x4c0];
2141 2142 2143 2144 2145 2146 2147 2148 2149 2150
};

enum {
	MLX5_SRQC_STATE_GOOD   = 0x0,
	MLX5_SRQC_STATE_ERROR  = 0x1,
};

struct mlx5_ifc_srqc_bits {
	u8         state[0x4];
	u8         log_srq_size[0x4];
2151
	u8         reserved_at_8[0x18];
2152 2153 2154

	u8         wq_signature[0x1];
	u8         cont_srq[0x1];
2155
	u8         reserved_at_22[0x1];
2156
	u8         rlky[0x1];
2157
	u8         reserved_at_24[0x1];
2158 2159 2160 2161
	u8         log_rq_stride[0x3];
	u8         xrcd[0x18];

	u8         page_offset[0x6];
2162
	u8         reserved_at_46[0x2];
2163 2164
	u8         cqn[0x18];

2165
	u8         reserved_at_60[0x20];
2166

2167
	u8         reserved_at_80[0x2];
2168
	u8         log_page_size[0x6];
2169
	u8         reserved_at_88[0x18];
2170

2171
	u8         reserved_at_a0[0x20];
2172

2173
	u8         reserved_at_c0[0x8];
2174 2175 2176 2177 2178
	u8         pd[0x18];

	u8         lwm[0x10];
	u8         wqe_cnt[0x10];

2179
	u8         reserved_at_100[0x40];
2180

2181
	u8         dbr_addr[0x40];
2182

2183
	u8         reserved_at_180[0x80];
2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196
};

enum {
	MLX5_SQC_STATE_RST  = 0x0,
	MLX5_SQC_STATE_RDY  = 0x1,
	MLX5_SQC_STATE_ERR  = 0x3,
};

struct mlx5_ifc_sqc_bits {
	u8         rlky[0x1];
	u8         cd_master[0x1];
	u8         fre[0x1];
	u8         flush_in_error_en[0x1];
2197
	u8         reserved_at_4[0x4];
2198
	u8         state[0x4];
2199
	u8         reserved_at_c[0x14];
2200

2201
	u8         reserved_at_20[0x8];
2202 2203
	u8         user_index[0x18];

2204
	u8         reserved_at_40[0x8];
2205 2206
	u8         cqn[0x18];

2207
	u8         reserved_at_60[0xa0];
2208 2209

	u8         tis_lst_sz[0x10];
2210
	u8         reserved_at_110[0x10];
2211

2212
	u8         reserved_at_120[0x40];
2213

2214
	u8         reserved_at_160[0x8];
2215 2216 2217 2218 2219 2220
	u8         tis_num_0[0x18];

	struct mlx5_ifc_wq_bits wq;
};

struct mlx5_ifc_rqtc_bits {
2221
	u8         reserved_at_0[0xa0];
2222

2223
	u8         reserved_at_a0[0x10];
2224 2225
	u8         rqt_max_size[0x10];

2226
	u8         reserved_at_c0[0x10];
2227 2228
	u8         rqt_actual_size[0x10];

2229
	u8         reserved_at_e0[0x6a0];
2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246

	struct mlx5_ifc_rq_num_bits rq_num[0];
};

enum {
	MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_INLINE  = 0x0,
	MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_RMP     = 0x1,
};

enum {
	MLX5_RQC_STATE_RST  = 0x0,
	MLX5_RQC_STATE_RDY  = 0x1,
	MLX5_RQC_STATE_ERR  = 0x3,
};

struct mlx5_ifc_rqc_bits {
	u8         rlky[0x1];
2247
	u8         reserved_at_1[0x2];
2248 2249 2250
	u8         vsd[0x1];
	u8         mem_rq_type[0x4];
	u8         state[0x4];
2251
	u8         reserved_at_c[0x1];
2252
	u8         flush_in_error_en[0x1];
2253
	u8         reserved_at_e[0x12];
2254

2255
	u8         reserved_at_20[0x8];
2256 2257
	u8         user_index[0x18];

2258
	u8         reserved_at_40[0x8];
2259 2260 2261
	u8         cqn[0x18];

	u8         counter_set_id[0x8];
2262
	u8         reserved_at_68[0x18];
2263

2264
	u8         reserved_at_80[0x8];
2265 2266
	u8         rmpn[0x18];

2267
	u8         reserved_at_a0[0xe0];
2268 2269 2270 2271 2272 2273 2274 2275 2276 2277

	struct mlx5_ifc_wq_bits wq;
};

enum {
	MLX5_RMPC_STATE_RDY  = 0x1,
	MLX5_RMPC_STATE_ERR  = 0x3,
};

struct mlx5_ifc_rmpc_bits {
2278
	u8         reserved_at_0[0x8];
2279
	u8         state[0x4];
2280
	u8         reserved_at_c[0x14];
2281 2282

	u8         basic_cyclic_rcv_wqe[0x1];
2283
	u8         reserved_at_21[0x1f];
2284

2285
	u8         reserved_at_40[0x140];
2286 2287 2288 2289 2290

	struct mlx5_ifc_wq_bits wq;
};

struct mlx5_ifc_nic_vport_context_bits {
2291
	u8         reserved_at_0[0x1f];
2292 2293
	u8         roce_en[0x1];

2294
	u8         arm_change_event[0x1];
2295
	u8         reserved_at_21[0x1a];
2296 2297 2298 2299 2300
	u8         event_on_mtu[0x1];
	u8         event_on_promisc_change[0x1];
	u8         event_on_vlan_change[0x1];
	u8         event_on_mc_address_change[0x1];
	u8         event_on_uc_address_change[0x1];
2301

2302
	u8         reserved_at_40[0xf0];
2303 2304 2305

	u8         mtu[0x10];

2306 2307 2308 2309
	u8         system_image_guid[0x40];
	u8         port_guid[0x40];
	u8         node_guid[0x40];

2310
	u8         reserved_at_200[0x140];
2311
	u8         qkey_violation_counter[0x10];
2312
	u8         reserved_at_350[0x430];
2313 2314 2315 2316

	u8         promisc_uc[0x1];
	u8         promisc_mc[0x1];
	u8         promisc_all[0x1];
2317
	u8         reserved_at_783[0x2];
2318
	u8         allowed_list_type[0x3];
2319
	u8         reserved_at_788[0xc];
2320 2321 2322 2323
	u8         allowed_list_size[0xc];

	struct mlx5_ifc_mac_address_layout_bits permanent_address;

2324
	u8         reserved_at_7e0[0x20];
2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335

	u8         current_uc_mac_address[0][0x40];
};

enum {
	MLX5_MKC_ACCESS_MODE_PA    = 0x0,
	MLX5_MKC_ACCESS_MODE_MTT   = 0x1,
	MLX5_MKC_ACCESS_MODE_KLMS  = 0x2,
};

struct mlx5_ifc_mkc_bits {
2336
	u8         reserved_at_0[0x1];
2337
	u8         free[0x1];
2338
	u8         reserved_at_2[0xd];
2339 2340 2341 2342 2343 2344 2345 2346
	u8         small_fence_on_rdma_read_response[0x1];
	u8         umr_en[0x1];
	u8         a[0x1];
	u8         rw[0x1];
	u8         rr[0x1];
	u8         lw[0x1];
	u8         lr[0x1];
	u8         access_mode[0x2];
2347
	u8         reserved_at_18[0x8];
2348 2349 2350 2351

	u8         qpn[0x18];
	u8         mkey_7_0[0x8];

2352
	u8         reserved_at_40[0x20];
2353 2354 2355 2356

	u8         length64[0x1];
	u8         bsf_en[0x1];
	u8         sync_umr[0x1];
2357
	u8         reserved_at_63[0x2];
2358
	u8         expected_sigerr_count[0x1];
2359
	u8         reserved_at_66[0x1];
2360 2361 2362 2363 2364 2365 2366 2367 2368
	u8         en_rinval[0x1];
	u8         pd[0x18];

	u8         start_addr[0x40];

	u8         len[0x40];

	u8         bsf_octword_size[0x20];

2369
	u8         reserved_at_120[0x80];
2370 2371 2372

	u8         translations_octword_size[0x20];

2373
	u8         reserved_at_1c0[0x1b];
2374 2375
	u8         log_page_size[0x5];

2376
	u8         reserved_at_1e0[0x20];
2377 2378 2379
};

struct mlx5_ifc_pkey_bits {
2380
	u8         reserved_at_0[0x10];
2381 2382 2383 2384 2385 2386 2387 2388 2389 2390
	u8         pkey[0x10];
};

struct mlx5_ifc_array128_auto_bits {
	u8         array128_auto[16][0x8];
};

struct mlx5_ifc_hca_vport_context_bits {
	u8         field_select[0x20];

2391
	u8         reserved_at_20[0xe0];
2392 2393 2394 2395 2396

	u8         sm_virt_aware[0x1];
	u8         has_smi[0x1];
	u8         has_raw[0x1];
	u8         grh_required[0x1];
2397
	u8         reserved_at_104[0xc];
2398 2399 2400
	u8         port_physical_state[0x4];
	u8         vport_state_policy[0x4];
	u8         port_state[0x4];
2401 2402
	u8         vport_state[0x4];

2403
	u8         reserved_at_120[0x20];
2404 2405

	u8         system_image_guid[0x40];
2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418

	u8         port_guid[0x40];

	u8         node_guid[0x40];

	u8         cap_mask1[0x20];

	u8         cap_mask1_field_select[0x20];

	u8         cap_mask2[0x20];

	u8         cap_mask2_field_select[0x20];

2419
	u8         reserved_at_280[0x80];
2420 2421

	u8         lid[0x10];
2422
	u8         reserved_at_310[0x4];
2423 2424 2425 2426 2427 2428
	u8         init_type_reply[0x4];
	u8         lmc[0x3];
	u8         subnet_timeout[0x5];

	u8         sm_lid[0x10];
	u8         sm_sl[0x4];
2429
	u8         reserved_at_334[0xc];
2430 2431 2432 2433

	u8         qkey_violation_counter[0x10];
	u8         pkey_violation_counter[0x10];

2434
	u8         reserved_at_360[0xca0];
2435 2436
};

2437
struct mlx5_ifc_esw_vport_context_bits {
2438
	u8         reserved_at_0[0x3];
2439 2440 2441 2442
	u8         vport_svlan_strip[0x1];
	u8         vport_cvlan_strip[0x1];
	u8         vport_svlan_insert[0x1];
	u8         vport_cvlan_insert[0x2];
2443
	u8         reserved_at_8[0x18];
2444

2445
	u8         reserved_at_20[0x20];
2446 2447 2448 2449 2450 2451 2452 2453

	u8         svlan_cfi[0x1];
	u8         svlan_pcp[0x3];
	u8         svlan_id[0xc];
	u8         cvlan_cfi[0x1];
	u8         cvlan_pcp[0x3];
	u8         cvlan_id[0xc];

2454
	u8         reserved_at_60[0x7a0];
2455 2456
};

2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468
enum {
	MLX5_EQC_STATUS_OK                = 0x0,
	MLX5_EQC_STATUS_EQ_WRITE_FAILURE  = 0xa,
};

enum {
	MLX5_EQC_ST_ARMED  = 0x9,
	MLX5_EQC_ST_FIRED  = 0xa,
};

struct mlx5_ifc_eqc_bits {
	u8         status[0x4];
2469
	u8         reserved_at_4[0x9];
2470 2471
	u8         ec[0x1];
	u8         oi[0x1];
2472
	u8         reserved_at_f[0x5];
2473
	u8         st[0x4];
2474
	u8         reserved_at_18[0x8];
2475

2476
	u8         reserved_at_20[0x20];
2477

2478
	u8         reserved_at_40[0x14];
2479
	u8         page_offset[0x6];
2480
	u8         reserved_at_5a[0x6];
2481

2482
	u8         reserved_at_60[0x3];
2483 2484 2485
	u8         log_eq_size[0x5];
	u8         uar_page[0x18];

2486
	u8         reserved_at_80[0x20];
2487

2488
	u8         reserved_at_a0[0x18];
2489 2490
	u8         intr[0x8];

2491
	u8         reserved_at_c0[0x3];
2492
	u8         log_page_size[0x5];
2493
	u8         reserved_at_c8[0x18];
2494

2495
	u8         reserved_at_e0[0x60];
2496

2497
	u8         reserved_at_140[0x8];
2498 2499
	u8         consumer_counter[0x18];

2500
	u8         reserved_at_160[0x8];
2501 2502
	u8         producer_counter[0x18];

2503
	u8         reserved_at_180[0x80];
2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526
};

enum {
	MLX5_DCTC_STATE_ACTIVE    = 0x0,
	MLX5_DCTC_STATE_DRAINING  = 0x1,
	MLX5_DCTC_STATE_DRAINED   = 0x2,
};

enum {
	MLX5_DCTC_CS_RES_DISABLE    = 0x0,
	MLX5_DCTC_CS_RES_NA         = 0x1,
	MLX5_DCTC_CS_RES_UP_TO_64B  = 0x2,
};

enum {
	MLX5_DCTC_MTU_256_BYTES  = 0x1,
	MLX5_DCTC_MTU_512_BYTES  = 0x2,
	MLX5_DCTC_MTU_1K_BYTES   = 0x3,
	MLX5_DCTC_MTU_2K_BYTES   = 0x4,
	MLX5_DCTC_MTU_4K_BYTES   = 0x5,
};

struct mlx5_ifc_dctc_bits {
2527
	u8         reserved_at_0[0x4];
2528
	u8         state[0x4];
2529
	u8         reserved_at_8[0x18];
2530

2531
	u8         reserved_at_20[0x8];
2532 2533
	u8         user_index[0x18];

2534
	u8         reserved_at_40[0x8];
2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545
	u8         cqn[0x18];

	u8         counter_set_id[0x8];
	u8         atomic_mode[0x4];
	u8         rre[0x1];
	u8         rwe[0x1];
	u8         rae[0x1];
	u8         atomic_like_write_en[0x1];
	u8         latency_sensitive[0x1];
	u8         rlky[0x1];
	u8         free_ar[0x1];
2546
	u8         reserved_at_73[0xd];
2547

2548
	u8         reserved_at_80[0x8];
2549
	u8         cs_res[0x8];
2550
	u8         reserved_at_90[0x3];
2551
	u8         min_rnr_nak[0x5];
2552
	u8         reserved_at_98[0x8];
2553

2554
	u8         reserved_at_a0[0x8];
2555 2556
	u8         srqn[0x18];

2557
	u8         reserved_at_c0[0x8];
2558 2559 2560
	u8         pd[0x18];

	u8         tclass[0x8];
2561
	u8         reserved_at_e8[0x4];
2562 2563 2564 2565
	u8         flow_label[0x14];

	u8         dc_access_key[0x40];

2566
	u8         reserved_at_140[0x5];
2567 2568 2569 2570
	u8         mtu[0x3];
	u8         port[0x8];
	u8         pkey_index[0x10];

2571
	u8         reserved_at_160[0x8];
2572
	u8         my_addr_index[0x8];
2573
	u8         reserved_at_170[0x8];
2574 2575 2576 2577
	u8         hop_limit[0x8];

	u8         dc_access_key_violation_count[0x20];

2578
	u8         reserved_at_1a0[0x14];
2579 2580 2581 2582 2583
	u8         dei_cfi[0x1];
	u8         eth_prio[0x3];
	u8         ecn[0x2];
	u8         dscp[0x6];

2584
	u8         reserved_at_1c0[0x40];
2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605
};

enum {
	MLX5_CQC_STATUS_OK             = 0x0,
	MLX5_CQC_STATUS_CQ_OVERFLOW    = 0x9,
	MLX5_CQC_STATUS_CQ_WRITE_FAIL  = 0xa,
};

enum {
	MLX5_CQC_CQE_SZ_64_BYTES   = 0x0,
	MLX5_CQC_CQE_SZ_128_BYTES  = 0x1,
};

enum {
	MLX5_CQC_ST_SOLICITED_NOTIFICATION_REQUEST_ARMED  = 0x6,
	MLX5_CQC_ST_NOTIFICATION_REQUEST_ARMED            = 0x9,
	MLX5_CQC_ST_FIRED                                 = 0xa,
};

struct mlx5_ifc_cqc_bits {
	u8         status[0x4];
2606
	u8         reserved_at_4[0x4];
2607 2608
	u8         cqe_sz[0x3];
	u8         cc[0x1];
2609
	u8         reserved_at_c[0x1];
2610 2611
	u8         scqe_break_moderation_en[0x1];
	u8         oi[0x1];
2612
	u8         reserved_at_f[0x2];
2613 2614 2615
	u8         cqe_zip_en[0x1];
	u8         mini_cqe_res_format[0x2];
	u8         st[0x4];
2616
	u8         reserved_at_18[0x8];
2617

2618
	u8         reserved_at_20[0x20];
2619

2620
	u8         reserved_at_40[0x14];
2621
	u8         page_offset[0x6];
2622
	u8         reserved_at_5a[0x6];
2623

2624
	u8         reserved_at_60[0x3];
2625 2626 2627
	u8         log_cq_size[0x5];
	u8         uar_page[0x18];

2628
	u8         reserved_at_80[0x4];
2629 2630 2631
	u8         cq_period[0xc];
	u8         cq_max_count[0x10];

2632
	u8         reserved_at_a0[0x18];
2633 2634
	u8         c_eqn[0x8];

2635
	u8         reserved_at_c0[0x3];
2636
	u8         log_page_size[0x5];
2637
	u8         reserved_at_c8[0x18];
2638

2639
	u8         reserved_at_e0[0x20];
2640

2641
	u8         reserved_at_100[0x8];
2642 2643
	u8         last_notified_index[0x18];

2644
	u8         reserved_at_120[0x8];
2645 2646
	u8         last_solicit_index[0x18];

2647
	u8         reserved_at_140[0x8];
2648 2649
	u8         consumer_counter[0x18];

2650
	u8         reserved_at_160[0x8];
2651 2652
	u8         producer_counter[0x18];

2653
	u8         reserved_at_180[0x40];
2654 2655 2656 2657 2658 2659 2660 2661

	u8         dbr_addr[0x40];
};

union mlx5_ifc_cong_control_roce_ecn_auto_bits {
	struct mlx5_ifc_cong_control_802_1qau_rp_bits cong_control_802_1qau_rp;
	struct mlx5_ifc_cong_control_r_roce_ecn_rp_bits cong_control_r_roce_ecn_rp;
	struct mlx5_ifc_cong_control_r_roce_ecn_np_bits cong_control_r_roce_ecn_np;
2662
	u8         reserved_at_0[0x800];
2663 2664 2665
};

struct mlx5_ifc_query_adapter_param_block_bits {
2666
	u8         reserved_at_0[0xc0];
2667

2668
	u8         reserved_at_c0[0x8];
2669 2670
	u8         ieee_vendor_id[0x18];

2671
	u8         reserved_at_e0[0x10];
2672 2673 2674 2675 2676 2677 2678 2679 2680 2681
	u8         vsd_vendor_id[0x10];

	u8         vsd[208][0x8];

	u8         vsd_contd_psid[16][0x8];
};

union mlx5_ifc_modify_field_select_resize_field_select_auto_bits {
	struct mlx5_ifc_modify_field_select_bits modify_field_select;
	struct mlx5_ifc_resize_field_select_bits resize_field_select;
2682
	u8         reserved_at_0[0x20];
2683 2684 2685 2686 2687 2688
};

union mlx5_ifc_field_select_802_1_r_roce_auto_bits {
	struct mlx5_ifc_field_select_802_1qau_rp_bits field_select_802_1qau_rp;
	struct mlx5_ifc_field_select_r_roce_rp_bits field_select_r_roce_rp;
	struct mlx5_ifc_field_select_r_roce_np_bits field_select_r_roce_np;
2689
	u8         reserved_at_0[0x20];
2690 2691 2692 2693 2694 2695 2696 2697 2698 2699
};

union mlx5_ifc_eth_cntrs_grp_data_layout_auto_bits {
	struct mlx5_ifc_eth_802_3_cntrs_grp_data_layout_bits eth_802_3_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_2863_cntrs_grp_data_layout_bits eth_2863_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_2819_cntrs_grp_data_layout_bits eth_2819_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_3635_cntrs_grp_data_layout_bits eth_3635_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_extended_cntrs_grp_data_layout_bits eth_extended_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_per_prio_grp_data_layout_bits eth_per_prio_grp_data_layout;
	struct mlx5_ifc_eth_per_traffic_grp_data_layout_bits eth_per_traffic_grp_data_layout;
2700
	struct mlx5_ifc_ib_port_cntrs_grp_data_layout_bits ib_port_cntrs_grp_data_layout;
2701
	struct mlx5_ifc_phys_layer_cntrs_bits phys_layer_cntrs;
2702
	u8         reserved_at_0[0x7c0];
2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717
};

union mlx5_ifc_event_auto_bits {
	struct mlx5_ifc_comp_event_bits comp_event;
	struct mlx5_ifc_dct_events_bits dct_events;
	struct mlx5_ifc_qp_events_bits qp_events;
	struct mlx5_ifc_wqe_associated_page_fault_event_bits wqe_associated_page_fault_event;
	struct mlx5_ifc_rdma_page_fault_event_bits rdma_page_fault_event;
	struct mlx5_ifc_cq_error_bits cq_error;
	struct mlx5_ifc_dropped_packet_logged_bits dropped_packet_logged;
	struct mlx5_ifc_port_state_change_event_bits port_state_change_event;
	struct mlx5_ifc_gpio_event_bits gpio_event;
	struct mlx5_ifc_db_bf_congestion_event_bits db_bf_congestion_event;
	struct mlx5_ifc_stall_vl_event_bits stall_vl_event;
	struct mlx5_ifc_cmd_inter_comp_event_bits cmd_inter_comp_event;
2718
	u8         reserved_at_0[0xe0];
2719 2720 2721
};

struct mlx5_ifc_health_buffer_bits {
2722
	u8         reserved_at_0[0x100];
2723 2724 2725 2726 2727

	u8         assert_existptr[0x20];

	u8         assert_callra[0x20];

2728
	u8         reserved_at_140[0x40];
2729 2730 2731 2732 2733

	u8         fw_version[0x20];

	u8         hw_id[0x20];

2734
	u8         reserved_at_1c0[0x20];
2735 2736 2737 2738 2739 2740 2741 2742

	u8         irisc_index[0x8];
	u8         synd[0x8];
	u8         ext_synd[0x10];
};

struct mlx5_ifc_register_loopback_control_bits {
	u8         no_lb[0x1];
2743
	u8         reserved_at_1[0x7];
2744
	u8         port[0x8];
2745
	u8         reserved_at_10[0x10];
2746

2747
	u8         reserved_at_20[0x60];
2748 2749 2750 2751
};

struct mlx5_ifc_teardown_hca_out_bits {
	u8         status[0x8];
2752
	u8         reserved_at_8[0x18];
2753 2754 2755

	u8         syndrome[0x20];

2756
	u8         reserved_at_40[0x40];
2757 2758 2759 2760 2761 2762 2763 2764 2765
};

enum {
	MLX5_TEARDOWN_HCA_IN_PROFILE_GRACEFUL_CLOSE  = 0x0,
	MLX5_TEARDOWN_HCA_IN_PROFILE_PANIC_CLOSE     = 0x1,
};

struct mlx5_ifc_teardown_hca_in_bits {
	u8         opcode[0x10];
2766
	u8         reserved_at_10[0x10];
2767

2768
	u8         reserved_at_20[0x10];
2769 2770
	u8         op_mod[0x10];

2771
	u8         reserved_at_40[0x10];
2772 2773
	u8         profile[0x10];

2774
	u8         reserved_at_60[0x20];
2775 2776 2777 2778
};

struct mlx5_ifc_sqerr2rts_qp_out_bits {
	u8         status[0x8];
2779
	u8         reserved_at_8[0x18];
2780 2781 2782

	u8         syndrome[0x20];

2783
	u8         reserved_at_40[0x40];
2784 2785 2786 2787
};

struct mlx5_ifc_sqerr2rts_qp_in_bits {
	u8         opcode[0x10];
2788
	u8         reserved_at_10[0x10];
2789

2790
	u8         reserved_at_20[0x10];
2791 2792
	u8         op_mod[0x10];

2793
	u8         reserved_at_40[0x8];
2794 2795
	u8         qpn[0x18];

2796
	u8         reserved_at_60[0x20];
2797 2798 2799

	u8         opt_param_mask[0x20];

2800
	u8         reserved_at_a0[0x20];
2801 2802 2803

	struct mlx5_ifc_qpc_bits qpc;

2804
	u8         reserved_at_800[0x80];
2805 2806 2807 2808
};

struct mlx5_ifc_sqd2rts_qp_out_bits {
	u8         status[0x8];
2809
	u8         reserved_at_8[0x18];
2810 2811 2812

	u8         syndrome[0x20];

2813
	u8         reserved_at_40[0x40];
2814 2815 2816 2817
};

struct mlx5_ifc_sqd2rts_qp_in_bits {
	u8         opcode[0x10];
2818
	u8         reserved_at_10[0x10];
2819

2820
	u8         reserved_at_20[0x10];
2821 2822
	u8         op_mod[0x10];

2823
	u8         reserved_at_40[0x8];
2824 2825
	u8         qpn[0x18];

2826
	u8         reserved_at_60[0x20];
2827 2828 2829

	u8         opt_param_mask[0x20];

2830
	u8         reserved_at_a0[0x20];
2831 2832 2833

	struct mlx5_ifc_qpc_bits qpc;

2834
	u8         reserved_at_800[0x80];
2835 2836 2837 2838
};

struct mlx5_ifc_set_roce_address_out_bits {
	u8         status[0x8];
2839
	u8         reserved_at_8[0x18];
2840 2841 2842

	u8         syndrome[0x20];

2843
	u8         reserved_at_40[0x40];
2844 2845 2846 2847
};

struct mlx5_ifc_set_roce_address_in_bits {
	u8         opcode[0x10];
2848
	u8         reserved_at_10[0x10];
2849

2850
	u8         reserved_at_20[0x10];
2851 2852 2853
	u8         op_mod[0x10];

	u8         roce_address_index[0x10];
2854
	u8         reserved_at_50[0x10];
2855

2856
	u8         reserved_at_60[0x20];
2857 2858 2859 2860 2861 2862

	struct mlx5_ifc_roce_addr_layout_bits roce_address;
};

struct mlx5_ifc_set_mad_demux_out_bits {
	u8         status[0x8];
2863
	u8         reserved_at_8[0x18];
2864 2865 2866

	u8         syndrome[0x20];

2867
	u8         reserved_at_40[0x40];
2868 2869 2870 2871 2872 2873 2874 2875 2876
};

enum {
	MLX5_SET_MAD_DEMUX_IN_DEMUX_MODE_PASS_ALL   = 0x0,
	MLX5_SET_MAD_DEMUX_IN_DEMUX_MODE_SELECTIVE  = 0x2,
};

struct mlx5_ifc_set_mad_demux_in_bits {
	u8         opcode[0x10];
2877
	u8         reserved_at_10[0x10];
2878

2879
	u8         reserved_at_20[0x10];
2880 2881
	u8         op_mod[0x10];

2882
	u8         reserved_at_40[0x20];
2883

2884
	u8         reserved_at_60[0x6];
2885
	u8         demux_mode[0x2];
2886
	u8         reserved_at_68[0x18];
2887 2888 2889 2890
};

struct mlx5_ifc_set_l2_table_entry_out_bits {
	u8         status[0x8];
2891
	u8         reserved_at_8[0x18];
2892 2893 2894

	u8         syndrome[0x20];

2895
	u8         reserved_at_40[0x40];
2896 2897 2898 2899
};

struct mlx5_ifc_set_l2_table_entry_in_bits {
	u8         opcode[0x10];
2900
	u8         reserved_at_10[0x10];
2901

2902
	u8         reserved_at_20[0x10];
2903 2904
	u8         op_mod[0x10];

2905
	u8         reserved_at_40[0x60];
2906

2907
	u8         reserved_at_a0[0x8];
2908 2909
	u8         table_index[0x18];

2910
	u8         reserved_at_c0[0x20];
2911

2912
	u8         reserved_at_e0[0x13];
2913 2914 2915 2916 2917
	u8         vlan_valid[0x1];
	u8         vlan[0xc];

	struct mlx5_ifc_mac_address_layout_bits mac_address;

2918
	u8         reserved_at_140[0xc0];
2919 2920 2921 2922
};

struct mlx5_ifc_set_issi_out_bits {
	u8         status[0x8];
2923
	u8         reserved_at_8[0x18];
2924 2925 2926

	u8         syndrome[0x20];

2927
	u8         reserved_at_40[0x40];
2928 2929 2930 2931
};

struct mlx5_ifc_set_issi_in_bits {
	u8         opcode[0x10];
2932
	u8         reserved_at_10[0x10];
2933

2934
	u8         reserved_at_20[0x10];
2935 2936
	u8         op_mod[0x10];

2937
	u8         reserved_at_40[0x10];
2938 2939
	u8         current_issi[0x10];

2940
	u8         reserved_at_60[0x20];
2941 2942 2943 2944
};

struct mlx5_ifc_set_hca_cap_out_bits {
	u8         status[0x8];
2945
	u8         reserved_at_8[0x18];
2946 2947 2948

	u8         syndrome[0x20];

2949
	u8         reserved_at_40[0x40];
2950 2951 2952 2953
};

struct mlx5_ifc_set_hca_cap_in_bits {
	u8         opcode[0x10];
2954
	u8         reserved_at_10[0x10];
2955

2956
	u8         reserved_at_20[0x10];
2957 2958
	u8         op_mod[0x10];

2959
	u8         reserved_at_40[0x40];
2960 2961 2962 2963

	union mlx5_ifc_hca_cap_union_bits capability;
};

2964 2965 2966 2967 2968 2969 2970
enum {
	MLX5_SET_FTE_MODIFY_ENABLE_MASK_ACTION    = 0x0,
	MLX5_SET_FTE_MODIFY_ENABLE_MASK_FLOW_TAG  = 0x1,
	MLX5_SET_FTE_MODIFY_ENABLE_MASK_DESTINATION_LIST    = 0x2,
	MLX5_SET_FTE_MODIFY_ENABLE_MASK_FLOW_COUNTERS    = 0x3
};

2971 2972
struct mlx5_ifc_set_fte_out_bits {
	u8         status[0x8];
2973
	u8         reserved_at_8[0x18];
2974 2975 2976

	u8         syndrome[0x20];

2977
	u8         reserved_at_40[0x40];
2978 2979 2980 2981
};

struct mlx5_ifc_set_fte_in_bits {
	u8         opcode[0x10];
2982
	u8         reserved_at_10[0x10];
2983

2984
	u8         reserved_at_20[0x10];
2985 2986
	u8         op_mod[0x10];

2987
	u8         reserved_at_40[0x40];
2988 2989

	u8         table_type[0x8];
2990
	u8         reserved_at_88[0x18];
2991

2992
	u8         reserved_at_a0[0x8];
2993 2994
	u8         table_id[0x18];

2995
	u8         reserved_at_c0[0x18];
2996 2997
	u8         modify_enable_mask[0x8];

2998
	u8         reserved_at_e0[0x20];
2999 3000 3001

	u8         flow_index[0x20];

3002
	u8         reserved_at_120[0xe0];
3003 3004 3005 3006 3007 3008

	struct mlx5_ifc_flow_context_bits flow_context;
};

struct mlx5_ifc_rts2rts_qp_out_bits {
	u8         status[0x8];
3009
	u8         reserved_at_8[0x18];
3010 3011 3012

	u8         syndrome[0x20];

3013
	u8         reserved_at_40[0x40];
3014 3015 3016 3017
};

struct mlx5_ifc_rts2rts_qp_in_bits {
	u8         opcode[0x10];
3018
	u8         reserved_at_10[0x10];
3019

3020
	u8         reserved_at_20[0x10];
3021 3022
	u8         op_mod[0x10];

3023
	u8         reserved_at_40[0x8];
3024 3025
	u8         qpn[0x18];

3026
	u8         reserved_at_60[0x20];
3027 3028 3029

	u8         opt_param_mask[0x20];

3030
	u8         reserved_at_a0[0x20];
3031 3032 3033

	struct mlx5_ifc_qpc_bits qpc;

3034
	u8         reserved_at_800[0x80];
3035 3036 3037 3038
};

struct mlx5_ifc_rtr2rts_qp_out_bits {
	u8         status[0x8];
3039
	u8         reserved_at_8[0x18];
3040 3041 3042

	u8         syndrome[0x20];

3043
	u8         reserved_at_40[0x40];
3044 3045 3046 3047
};

struct mlx5_ifc_rtr2rts_qp_in_bits {
	u8         opcode[0x10];
3048
	u8         reserved_at_10[0x10];
3049

3050
	u8         reserved_at_20[0x10];
3051 3052
	u8         op_mod[0x10];

3053
	u8         reserved_at_40[0x8];
3054 3055
	u8         qpn[0x18];

3056
	u8         reserved_at_60[0x20];
3057 3058 3059

	u8         opt_param_mask[0x20];

3060
	u8         reserved_at_a0[0x20];
3061 3062 3063

	struct mlx5_ifc_qpc_bits qpc;

3064
	u8         reserved_at_800[0x80];
3065 3066 3067 3068
};

struct mlx5_ifc_rst2init_qp_out_bits {
	u8         status[0x8];
3069
	u8         reserved_at_8[0x18];
3070 3071 3072

	u8         syndrome[0x20];

3073
	u8         reserved_at_40[0x40];
3074 3075 3076 3077
};

struct mlx5_ifc_rst2init_qp_in_bits {
	u8         opcode[0x10];
3078
	u8         reserved_at_10[0x10];
3079

3080
	u8         reserved_at_20[0x10];
3081 3082
	u8         op_mod[0x10];

3083
	u8         reserved_at_40[0x8];
3084 3085
	u8         qpn[0x18];

3086
	u8         reserved_at_60[0x20];
3087 3088 3089

	u8         opt_param_mask[0x20];

3090
	u8         reserved_at_a0[0x20];
3091 3092 3093

	struct mlx5_ifc_qpc_bits qpc;

3094
	u8         reserved_at_800[0x80];
3095 3096 3097 3098
};

struct mlx5_ifc_query_xrc_srq_out_bits {
	u8         status[0x8];
3099
	u8         reserved_at_8[0x18];
3100 3101 3102

	u8         syndrome[0x20];

3103
	u8         reserved_at_40[0x40];
3104 3105 3106

	struct mlx5_ifc_xrc_srqc_bits xrc_srq_context_entry;

3107
	u8         reserved_at_280[0x600];
3108 3109 3110 3111 3112 3113

	u8         pas[0][0x40];
};

struct mlx5_ifc_query_xrc_srq_in_bits {
	u8         opcode[0x10];
3114
	u8         reserved_at_10[0x10];
3115

3116
	u8         reserved_at_20[0x10];
3117 3118
	u8         op_mod[0x10];

3119
	u8         reserved_at_40[0x8];
3120 3121
	u8         xrc_srqn[0x18];

3122
	u8         reserved_at_60[0x20];
3123 3124 3125 3126 3127 3128 3129 3130 3131
};

enum {
	MLX5_QUERY_VPORT_STATE_OUT_STATE_DOWN  = 0x0,
	MLX5_QUERY_VPORT_STATE_OUT_STATE_UP    = 0x1,
};

struct mlx5_ifc_query_vport_state_out_bits {
	u8         status[0x8];
3132
	u8         reserved_at_8[0x18];
3133 3134 3135

	u8         syndrome[0x20];

3136
	u8         reserved_at_40[0x20];
3137

3138
	u8         reserved_at_60[0x18];
3139 3140 3141 3142 3143 3144
	u8         admin_state[0x4];
	u8         state[0x4];
};

enum {
	MLX5_QUERY_VPORT_STATE_IN_OP_MOD_VNIC_VPORT  = 0x0,
3145
	MLX5_QUERY_VPORT_STATE_IN_OP_MOD_ESW_VPORT   = 0x1,
3146 3147 3148 3149
};

struct mlx5_ifc_query_vport_state_in_bits {
	u8         opcode[0x10];
3150
	u8         reserved_at_10[0x10];
3151

3152
	u8         reserved_at_20[0x10];
3153 3154 3155
	u8         op_mod[0x10];

	u8         other_vport[0x1];
3156
	u8         reserved_at_41[0xf];
3157 3158
	u8         vport_number[0x10];

3159
	u8         reserved_at_60[0x20];
3160 3161 3162 3163
};

struct mlx5_ifc_query_vport_counter_out_bits {
	u8         status[0x8];
3164
	u8         reserved_at_8[0x18];
3165 3166 3167

	u8         syndrome[0x20];

3168
	u8         reserved_at_40[0x40];
3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191 3192 3193

	struct mlx5_ifc_traffic_counter_bits received_errors;

	struct mlx5_ifc_traffic_counter_bits transmit_errors;

	struct mlx5_ifc_traffic_counter_bits received_ib_unicast;

	struct mlx5_ifc_traffic_counter_bits transmitted_ib_unicast;

	struct mlx5_ifc_traffic_counter_bits received_ib_multicast;

	struct mlx5_ifc_traffic_counter_bits transmitted_ib_multicast;

	struct mlx5_ifc_traffic_counter_bits received_eth_broadcast;

	struct mlx5_ifc_traffic_counter_bits transmitted_eth_broadcast;

	struct mlx5_ifc_traffic_counter_bits received_eth_unicast;

	struct mlx5_ifc_traffic_counter_bits transmitted_eth_unicast;

	struct mlx5_ifc_traffic_counter_bits received_eth_multicast;

	struct mlx5_ifc_traffic_counter_bits transmitted_eth_multicast;

3194
	u8         reserved_at_680[0xa00];
3195 3196 3197 3198 3199 3200 3201 3202
};

enum {
	MLX5_QUERY_VPORT_COUNTER_IN_OP_MOD_VPORT_COUNTERS  = 0x0,
};

struct mlx5_ifc_query_vport_counter_in_bits {
	u8         opcode[0x10];
3203
	u8         reserved_at_10[0x10];
3204

3205
	u8         reserved_at_20[0x10];
3206 3207 3208
	u8         op_mod[0x10];

	u8         other_vport[0x1];
3209 3210
	u8         reserved_at_41[0xb];
	u8	   port_num[0x4];
3211 3212
	u8         vport_number[0x10];

3213
	u8         reserved_at_60[0x60];
3214 3215

	u8         clear[0x1];
3216
	u8         reserved_at_c1[0x1f];
3217

3218
	u8         reserved_at_e0[0x20];
3219 3220 3221 3222
};

struct mlx5_ifc_query_tis_out_bits {
	u8         status[0x8];
3223
	u8         reserved_at_8[0x18];
3224 3225 3226

	u8         syndrome[0x20];

3227
	u8         reserved_at_40[0x40];
3228 3229 3230 3231 3232 3233

	struct mlx5_ifc_tisc_bits tis_context;
};

struct mlx5_ifc_query_tis_in_bits {
	u8         opcode[0x10];
3234
	u8         reserved_at_10[0x10];
3235

3236
	u8         reserved_at_20[0x10];
3237 3238
	u8         op_mod[0x10];

3239
	u8         reserved_at_40[0x8];
3240 3241
	u8         tisn[0x18];

3242
	u8         reserved_at_60[0x20];
3243 3244 3245 3246
};

struct mlx5_ifc_query_tir_out_bits {
	u8         status[0x8];
3247
	u8         reserved_at_8[0x18];
3248 3249 3250

	u8         syndrome[0x20];

3251
	u8         reserved_at_40[0xc0];
3252 3253 3254 3255 3256 3257

	struct mlx5_ifc_tirc_bits tir_context;
};

struct mlx5_ifc_query_tir_in_bits {
	u8         opcode[0x10];
3258
	u8         reserved_at_10[0x10];
3259

3260
	u8         reserved_at_20[0x10];
3261 3262
	u8         op_mod[0x10];

3263
	u8         reserved_at_40[0x8];
3264 3265
	u8         tirn[0x18];

3266
	u8         reserved_at_60[0x20];
3267 3268 3269 3270
};

struct mlx5_ifc_query_srq_out_bits {
	u8         status[0x8];
3271
	u8         reserved_at_8[0x18];
3272 3273 3274

	u8         syndrome[0x20];

3275
	u8         reserved_at_40[0x40];
3276 3277 3278

	struct mlx5_ifc_srqc_bits srq_context_entry;

3279
	u8         reserved_at_280[0x600];
3280 3281 3282 3283 3284 3285

	u8         pas[0][0x40];
};

struct mlx5_ifc_query_srq_in_bits {
	u8         opcode[0x10];
3286
	u8         reserved_at_10[0x10];
3287

3288
	u8         reserved_at_20[0x10];
3289 3290
	u8         op_mod[0x10];

3291
	u8         reserved_at_40[0x8];
3292 3293
	u8         srqn[0x18];

3294
	u8         reserved_at_60[0x20];
3295 3296 3297 3298
};

struct mlx5_ifc_query_sq_out_bits {
	u8         status[0x8];
3299
	u8         reserved_at_8[0x18];
3300 3301 3302

	u8         syndrome[0x20];

3303
	u8         reserved_at_40[0xc0];
3304 3305 3306 3307 3308 3309

	struct mlx5_ifc_sqc_bits sq_context;
};

struct mlx5_ifc_query_sq_in_bits {
	u8         opcode[0x10];
3310
	u8         reserved_at_10[0x10];
3311

3312
	u8         reserved_at_20[0x10];
3313 3314
	u8         op_mod[0x10];

3315
	u8         reserved_at_40[0x8];
3316 3317
	u8         sqn[0x18];

3318
	u8         reserved_at_60[0x20];
3319 3320 3321 3322
};

struct mlx5_ifc_query_special_contexts_out_bits {
	u8         status[0x8];
3323
	u8         reserved_at_8[0x18];
3324 3325 3326

	u8         syndrome[0x20];

3327
	u8         reserved_at_40[0x20];
3328 3329 3330 3331 3332 3333

	u8         resd_lkey[0x20];
};

struct mlx5_ifc_query_special_contexts_in_bits {
	u8         opcode[0x10];
3334
	u8         reserved_at_10[0x10];
3335

3336
	u8         reserved_at_20[0x10];
3337 3338
	u8         op_mod[0x10];

3339
	u8         reserved_at_40[0x40];
3340 3341 3342 3343
};

struct mlx5_ifc_query_rqt_out_bits {
	u8         status[0x8];
3344
	u8         reserved_at_8[0x18];
3345 3346 3347

	u8         syndrome[0x20];

3348
	u8         reserved_at_40[0xc0];
3349 3350 3351 3352 3353 3354

	struct mlx5_ifc_rqtc_bits rqt_context;
};

struct mlx5_ifc_query_rqt_in_bits {
	u8         opcode[0x10];
3355
	u8         reserved_at_10[0x10];
3356

3357
	u8         reserved_at_20[0x10];
3358 3359
	u8         op_mod[0x10];

3360
	u8         reserved_at_40[0x8];
3361 3362
	u8         rqtn[0x18];

3363
	u8         reserved_at_60[0x20];
3364 3365 3366 3367
};

struct mlx5_ifc_query_rq_out_bits {
	u8         status[0x8];
3368
	u8         reserved_at_8[0x18];
3369 3370 3371

	u8         syndrome[0x20];

3372
	u8         reserved_at_40[0xc0];
3373 3374 3375 3376 3377 3378

	struct mlx5_ifc_rqc_bits rq_context;
};

struct mlx5_ifc_query_rq_in_bits {
	u8         opcode[0x10];
3379
	u8         reserved_at_10[0x10];
3380

3381
	u8         reserved_at_20[0x10];
3382 3383
	u8         op_mod[0x10];

3384
	u8         reserved_at_40[0x8];
3385 3386
	u8         rqn[0x18];

3387
	u8         reserved_at_60[0x20];
3388 3389 3390 3391
};

struct mlx5_ifc_query_roce_address_out_bits {
	u8         status[0x8];
3392
	u8         reserved_at_8[0x18];
3393 3394 3395

	u8         syndrome[0x20];

3396
	u8         reserved_at_40[0x40];
3397 3398 3399 3400 3401 3402

	struct mlx5_ifc_roce_addr_layout_bits roce_address;
};

struct mlx5_ifc_query_roce_address_in_bits {
	u8         opcode[0x10];
3403
	u8         reserved_at_10[0x10];
3404

3405
	u8         reserved_at_20[0x10];
3406 3407 3408
	u8         op_mod[0x10];

	u8         roce_address_index[0x10];
3409
	u8         reserved_at_50[0x10];
3410

3411
	u8         reserved_at_60[0x20];
3412 3413 3414 3415
};

struct mlx5_ifc_query_rmp_out_bits {
	u8         status[0x8];
3416
	u8         reserved_at_8[0x18];
3417 3418 3419

	u8         syndrome[0x20];

3420
	u8         reserved_at_40[0xc0];
3421 3422 3423 3424 3425 3426

	struct mlx5_ifc_rmpc_bits rmp_context;
};

struct mlx5_ifc_query_rmp_in_bits {
	u8         opcode[0x10];
3427
	u8         reserved_at_10[0x10];
3428

3429
	u8         reserved_at_20[0x10];
3430 3431
	u8         op_mod[0x10];

3432
	u8         reserved_at_40[0x8];
3433 3434
	u8         rmpn[0x18];

3435
	u8         reserved_at_60[0x20];
3436 3437 3438 3439
};

struct mlx5_ifc_query_qp_out_bits {
	u8         status[0x8];
3440
	u8         reserved_at_8[0x18];
3441 3442 3443

	u8         syndrome[0x20];

3444
	u8         reserved_at_40[0x40];
3445 3446 3447

	u8         opt_param_mask[0x20];

3448
	u8         reserved_at_a0[0x20];
3449 3450 3451

	struct mlx5_ifc_qpc_bits qpc;

3452
	u8         reserved_at_800[0x80];
3453 3454 3455 3456 3457 3458

	u8         pas[0][0x40];
};

struct mlx5_ifc_query_qp_in_bits {
	u8         opcode[0x10];
3459
	u8         reserved_at_10[0x10];
3460

3461
	u8         reserved_at_20[0x10];
3462 3463
	u8         op_mod[0x10];

3464
	u8         reserved_at_40[0x8];
3465 3466
	u8         qpn[0x18];

3467
	u8         reserved_at_60[0x20];
3468 3469 3470 3471
};

struct mlx5_ifc_query_q_counter_out_bits {
	u8         status[0x8];
3472
	u8         reserved_at_8[0x18];
3473 3474 3475

	u8         syndrome[0x20];

3476
	u8         reserved_at_40[0x40];
3477 3478 3479

	u8         rx_write_requests[0x20];

3480
	u8         reserved_at_a0[0x20];
3481 3482 3483

	u8         rx_read_requests[0x20];

3484
	u8         reserved_at_e0[0x20];
3485 3486 3487

	u8         rx_atomic_requests[0x20];

3488
	u8         reserved_at_120[0x20];
3489 3490 3491

	u8         rx_dct_connect[0x20];

3492
	u8         reserved_at_160[0x20];
3493 3494 3495

	u8         out_of_buffer[0x20];

3496
	u8         reserved_at_1a0[0x20];
3497 3498 3499

	u8         out_of_sequence[0x20];

3500
	u8         reserved_at_1e0[0x620];
3501 3502 3503 3504
};

struct mlx5_ifc_query_q_counter_in_bits {
	u8         opcode[0x10];
3505
	u8         reserved_at_10[0x10];
3506

3507
	u8         reserved_at_20[0x10];
3508 3509
	u8         op_mod[0x10];

3510
	u8         reserved_at_40[0x80];
3511 3512

	u8         clear[0x1];
3513
	u8         reserved_at_c1[0x1f];
3514

3515
	u8         reserved_at_e0[0x18];
3516 3517 3518 3519 3520
	u8         counter_set_id[0x8];
};

struct mlx5_ifc_query_pages_out_bits {
	u8         status[0x8];
3521
	u8         reserved_at_8[0x18];
3522 3523 3524

	u8         syndrome[0x20];

3525
	u8         reserved_at_40[0x10];
3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538
	u8         function_id[0x10];

	u8         num_pages[0x20];
};

enum {
	MLX5_QUERY_PAGES_IN_OP_MOD_BOOT_PAGES     = 0x1,
	MLX5_QUERY_PAGES_IN_OP_MOD_INIT_PAGES     = 0x2,
	MLX5_QUERY_PAGES_IN_OP_MOD_REGULAR_PAGES  = 0x3,
};

struct mlx5_ifc_query_pages_in_bits {
	u8         opcode[0x10];
3539
	u8         reserved_at_10[0x10];
3540

3541
	u8         reserved_at_20[0x10];
3542 3543
	u8         op_mod[0x10];

3544
	u8         reserved_at_40[0x10];
3545 3546
	u8         function_id[0x10];

3547
	u8         reserved_at_60[0x20];
3548 3549 3550 3551
};

struct mlx5_ifc_query_nic_vport_context_out_bits {
	u8         status[0x8];
3552
	u8         reserved_at_8[0x18];
3553 3554 3555

	u8         syndrome[0x20];

3556
	u8         reserved_at_40[0x40];
3557 3558 3559 3560 3561 3562

	struct mlx5_ifc_nic_vport_context_bits nic_vport_context;
};

struct mlx5_ifc_query_nic_vport_context_in_bits {
	u8         opcode[0x10];
3563
	u8         reserved_at_10[0x10];
3564

3565
	u8         reserved_at_20[0x10];
3566 3567 3568
	u8         op_mod[0x10];

	u8         other_vport[0x1];
3569
	u8         reserved_at_41[0xf];
3570 3571
	u8         vport_number[0x10];

3572
	u8         reserved_at_60[0x5];
3573
	u8         allowed_list_type[0x3];
3574
	u8         reserved_at_68[0x18];
3575 3576 3577 3578
};

struct mlx5_ifc_query_mkey_out_bits {
	u8         status[0x8];
3579
	u8         reserved_at_8[0x18];
3580 3581 3582

	u8         syndrome[0x20];

3583
	u8         reserved_at_40[0x40];
3584 3585 3586

	struct mlx5_ifc_mkc_bits memory_key_mkey_entry;

3587
	u8         reserved_at_280[0x600];
3588 3589 3590 3591 3592 3593 3594 3595

	u8         bsf0_klm0_pas_mtt0_1[16][0x8];

	u8         bsf1_klm1_pas_mtt2_3[16][0x8];
};

struct mlx5_ifc_query_mkey_in_bits {
	u8         opcode[0x10];
3596
	u8         reserved_at_10[0x10];
3597

3598
	u8         reserved_at_20[0x10];
3599 3600
	u8         op_mod[0x10];

3601
	u8         reserved_at_40[0x8];
3602 3603 3604
	u8         mkey_index[0x18];

	u8         pg_access[0x1];
3605
	u8         reserved_at_61[0x1f];
3606 3607 3608 3609
};

struct mlx5_ifc_query_mad_demux_out_bits {
	u8         status[0x8];
3610
	u8         reserved_at_8[0x18];
3611 3612 3613

	u8         syndrome[0x20];

3614
	u8         reserved_at_40[0x40];
3615 3616 3617 3618 3619 3620

	u8         mad_dumux_parameters_block[0x20];
};

struct mlx5_ifc_query_mad_demux_in_bits {
	u8         opcode[0x10];
3621
	u8         reserved_at_10[0x10];
3622

3623
	u8         reserved_at_20[0x10];
3624 3625
	u8         op_mod[0x10];

3626
	u8         reserved_at_40[0x40];
3627 3628 3629 3630
};

struct mlx5_ifc_query_l2_table_entry_out_bits {
	u8         status[0x8];
3631
	u8         reserved_at_8[0x18];
3632 3633 3634

	u8         syndrome[0x20];

3635
	u8         reserved_at_40[0xa0];
3636

3637
	u8         reserved_at_e0[0x13];
3638 3639 3640 3641 3642
	u8         vlan_valid[0x1];
	u8         vlan[0xc];

	struct mlx5_ifc_mac_address_layout_bits mac_address;

3643
	u8         reserved_at_140[0xc0];
3644 3645 3646 3647
};

struct mlx5_ifc_query_l2_table_entry_in_bits {
	u8         opcode[0x10];
3648
	u8         reserved_at_10[0x10];
3649

3650
	u8         reserved_at_20[0x10];
3651 3652
	u8         op_mod[0x10];

3653
	u8         reserved_at_40[0x60];
3654

3655
	u8         reserved_at_a0[0x8];
3656 3657
	u8         table_index[0x18];

3658
	u8         reserved_at_c0[0x140];
3659 3660 3661 3662
};

struct mlx5_ifc_query_issi_out_bits {
	u8         status[0x8];
3663
	u8         reserved_at_8[0x18];
3664 3665 3666

	u8         syndrome[0x20];

3667
	u8         reserved_at_40[0x10];
3668 3669
	u8         current_issi[0x10];

3670
	u8         reserved_at_60[0xa0];
3671

3672
	u8         reserved_at_100[76][0x8];
3673 3674 3675 3676 3677
	u8         supported_issi_dw0[0x20];
};

struct mlx5_ifc_query_issi_in_bits {
	u8         opcode[0x10];
3678
	u8         reserved_at_10[0x10];
3679

3680
	u8         reserved_at_20[0x10];
3681 3682
	u8         op_mod[0x10];

3683
	u8         reserved_at_40[0x40];
3684 3685 3686 3687
};

struct mlx5_ifc_query_hca_vport_pkey_out_bits {
	u8         status[0x8];
3688
	u8         reserved_at_8[0x18];
3689 3690 3691

	u8         syndrome[0x20];

3692
	u8         reserved_at_40[0x40];
3693 3694 3695 3696 3697 3698

	struct mlx5_ifc_pkey_bits pkey[0];
};

struct mlx5_ifc_query_hca_vport_pkey_in_bits {
	u8         opcode[0x10];
3699
	u8         reserved_at_10[0x10];
3700

3701
	u8         reserved_at_20[0x10];
3702 3703 3704
	u8         op_mod[0x10];

	u8         other_vport[0x1];
3705
	u8         reserved_at_41[0xb];
3706
	u8         port_num[0x4];
3707 3708
	u8         vport_number[0x10];

3709
	u8         reserved_at_60[0x10];
3710 3711 3712
	u8         pkey_index[0x10];
};

3713 3714 3715 3716 3717 3718
enum {
	MLX5_HCA_VPORT_SEL_PORT_GUID	= 1 << 0,
	MLX5_HCA_VPORT_SEL_NODE_GUID	= 1 << 1,
	MLX5_HCA_VPORT_SEL_STATE_POLICY	= 1 << 2,
};

3719 3720
struct mlx5_ifc_query_hca_vport_gid_out_bits {
	u8         status[0x8];
3721
	u8         reserved_at_8[0x18];
3722 3723 3724

	u8         syndrome[0x20];

3725
	u8         reserved_at_40[0x20];
3726 3727

	u8         gids_num[0x10];
3728
	u8         reserved_at_70[0x10];
3729 3730 3731 3732 3733 3734

	struct mlx5_ifc_array128_auto_bits gid[0];
};

struct mlx5_ifc_query_hca_vport_gid_in_bits {
	u8         opcode[0x10];
3735
	u8         reserved_at_10[0x10];
3736

3737
	u8         reserved_at_20[0x10];
3738 3739 3740
	u8         op_mod[0x10];

	u8         other_vport[0x1];
3741
	u8         reserved_at_41[0xb];
3742
	u8         port_num[0x4];
3743 3744
	u8         vport_number[0x10];

3745
	u8         reserved_at_60[0x10];
3746 3747 3748 3749 3750
	u8         gid_index[0x10];
};

struct mlx5_ifc_query_hca_vport_context_out_bits {
	u8         status[0x8];
3751
	u8         reserved_at_8[0x18];
3752 3753 3754

	u8         syndrome[0x20];

3755
	u8         reserved_at_40[0x40];
3756 3757 3758 3759 3760 3761

	struct mlx5_ifc_hca_vport_context_bits hca_vport_context;
};

struct mlx5_ifc_query_hca_vport_context_in_bits {
	u8         opcode[0x10];
3762
	u8         reserved_at_10[0x10];
3763

3764
	u8         reserved_at_20[0x10];
3765 3766 3767
	u8         op_mod[0x10];

	u8         other_vport[0x1];
3768
	u8         reserved_at_41[0xb];
3769
	u8         port_num[0x4];
3770 3771
	u8         vport_number[0x10];

3772
	u8         reserved_at_60[0x20];
3773 3774 3775 3776
};

struct mlx5_ifc_query_hca_cap_out_bits {
	u8         status[0x8];
3777
	u8         reserved_at_8[0x18];
3778 3779 3780

	u8         syndrome[0x20];

3781
	u8         reserved_at_40[0x40];
3782 3783 3784 3785 3786 3787

	union mlx5_ifc_hca_cap_union_bits capability;
};

struct mlx5_ifc_query_hca_cap_in_bits {
	u8         opcode[0x10];
3788
	u8         reserved_at_10[0x10];
3789

3790
	u8         reserved_at_20[0x10];
3791 3792
	u8         op_mod[0x10];

3793
	u8         reserved_at_40[0x40];
3794 3795 3796 3797
};

struct mlx5_ifc_query_flow_table_out_bits {
	u8         status[0x8];
3798
	u8         reserved_at_8[0x18];
3799 3800 3801

	u8         syndrome[0x20];

3802
	u8         reserved_at_40[0x80];
3803

3804
	u8         reserved_at_c0[0x8];
3805
	u8         level[0x8];
3806
	u8         reserved_at_d0[0x8];
3807 3808
	u8         log_size[0x8];

3809
	u8         reserved_at_e0[0x120];
3810 3811 3812 3813
};

struct mlx5_ifc_query_flow_table_in_bits {
	u8         opcode[0x10];
3814
	u8         reserved_at_10[0x10];
3815

3816
	u8         reserved_at_20[0x10];
3817 3818
	u8         op_mod[0x10];

3819
	u8         reserved_at_40[0x40];
3820 3821

	u8         table_type[0x8];
3822
	u8         reserved_at_88[0x18];
3823

3824
	u8         reserved_at_a0[0x8];
3825 3826
	u8         table_id[0x18];

3827
	u8         reserved_at_c0[0x140];
3828 3829 3830 3831
};

struct mlx5_ifc_query_fte_out_bits {
	u8         status[0x8];
3832
	u8         reserved_at_8[0x18];
3833 3834 3835

	u8         syndrome[0x20];

3836
	u8         reserved_at_40[0x1c0];
3837 3838 3839 3840 3841 3842

	struct mlx5_ifc_flow_context_bits flow_context;
};

struct mlx5_ifc_query_fte_in_bits {
	u8         opcode[0x10];
3843
	u8         reserved_at_10[0x10];
3844

3845
	u8         reserved_at_20[0x10];
3846 3847
	u8         op_mod[0x10];

3848
	u8         reserved_at_40[0x40];
3849 3850

	u8         table_type[0x8];
3851
	u8         reserved_at_88[0x18];
3852

3853
	u8         reserved_at_a0[0x8];
3854 3855
	u8         table_id[0x18];

3856
	u8         reserved_at_c0[0x40];
3857 3858 3859

	u8         flow_index[0x20];

3860
	u8         reserved_at_120[0xe0];
3861 3862 3863 3864 3865 3866 3867 3868 3869 3870
};

enum {
	MLX5_QUERY_FLOW_GROUP_OUT_MATCH_CRITERIA_ENABLE_OUTER_HEADERS    = 0x0,
	MLX5_QUERY_FLOW_GROUP_OUT_MATCH_CRITERIA_ENABLE_MISC_PARAMETERS  = 0x1,
	MLX5_QUERY_FLOW_GROUP_OUT_MATCH_CRITERIA_ENABLE_INNER_HEADERS    = 0x2,
};

struct mlx5_ifc_query_flow_group_out_bits {
	u8         status[0x8];
3871
	u8         reserved_at_8[0x18];
3872 3873 3874

	u8         syndrome[0x20];

3875
	u8         reserved_at_40[0xa0];
3876 3877 3878

	u8         start_flow_index[0x20];

3879
	u8         reserved_at_100[0x20];
3880 3881 3882

	u8         end_flow_index[0x20];

3883
	u8         reserved_at_140[0xa0];
3884

3885
	u8         reserved_at_1e0[0x18];
3886 3887 3888 3889
	u8         match_criteria_enable[0x8];

	struct mlx5_ifc_fte_match_param_bits match_criteria;

3890
	u8         reserved_at_1200[0xe00];
3891 3892 3893 3894
};

struct mlx5_ifc_query_flow_group_in_bits {
	u8         opcode[0x10];
3895
	u8         reserved_at_10[0x10];
3896

3897
	u8         reserved_at_20[0x10];
3898 3899
	u8         op_mod[0x10];

3900
	u8         reserved_at_40[0x40];
3901 3902

	u8         table_type[0x8];
3903
	u8         reserved_at_88[0x18];
3904

3905
	u8         reserved_at_a0[0x8];
3906 3907 3908 3909
	u8         table_id[0x18];

	u8         group_id[0x20];

3910
	u8         reserved_at_e0[0x120];
3911 3912
};

3913 3914
struct mlx5_ifc_query_esw_vport_context_out_bits {
	u8         status[0x8];
3915
	u8         reserved_at_8[0x18];
3916 3917 3918

	u8         syndrome[0x20];

3919
	u8         reserved_at_40[0x40];
3920 3921 3922 3923 3924 3925

	struct mlx5_ifc_esw_vport_context_bits esw_vport_context;
};

struct mlx5_ifc_query_esw_vport_context_in_bits {
	u8         opcode[0x10];
3926
	u8         reserved_at_10[0x10];
3927

3928
	u8         reserved_at_20[0x10];
3929 3930 3931
	u8         op_mod[0x10];

	u8         other_vport[0x1];
3932
	u8         reserved_at_41[0xf];
3933 3934
	u8         vport_number[0x10];

3935
	u8         reserved_at_60[0x20];
3936 3937 3938 3939
};

struct mlx5_ifc_modify_esw_vport_context_out_bits {
	u8         status[0x8];
3940
	u8         reserved_at_8[0x18];
3941 3942 3943

	u8         syndrome[0x20];

3944
	u8         reserved_at_40[0x40];
3945 3946 3947
};

struct mlx5_ifc_esw_vport_context_fields_select_bits {
3948
	u8         reserved_at_0[0x1c];
3949 3950 3951 3952 3953 3954 3955 3956
	u8         vport_cvlan_insert[0x1];
	u8         vport_svlan_insert[0x1];
	u8         vport_cvlan_strip[0x1];
	u8         vport_svlan_strip[0x1];
};

struct mlx5_ifc_modify_esw_vport_context_in_bits {
	u8         opcode[0x10];
3957
	u8         reserved_at_10[0x10];
3958

3959
	u8         reserved_at_20[0x10];
3960 3961 3962
	u8         op_mod[0x10];

	u8         other_vport[0x1];
3963
	u8         reserved_at_41[0xf];
3964 3965 3966 3967 3968 3969 3970
	u8         vport_number[0x10];

	struct mlx5_ifc_esw_vport_context_fields_select_bits field_select;

	struct mlx5_ifc_esw_vport_context_bits esw_vport_context;
};

3971 3972
struct mlx5_ifc_query_eq_out_bits {
	u8         status[0x8];
3973
	u8         reserved_at_8[0x18];
3974 3975 3976

	u8         syndrome[0x20];

3977
	u8         reserved_at_40[0x40];
3978 3979 3980

	struct mlx5_ifc_eqc_bits eq_context_entry;

3981
	u8         reserved_at_280[0x40];
3982 3983 3984

	u8         event_bitmask[0x40];

3985
	u8         reserved_at_300[0x580];
3986 3987 3988 3989 3990 3991

	u8         pas[0][0x40];
};

struct mlx5_ifc_query_eq_in_bits {
	u8         opcode[0x10];
3992
	u8         reserved_at_10[0x10];
3993

3994
	u8         reserved_at_20[0x10];
3995 3996
	u8         op_mod[0x10];

3997
	u8         reserved_at_40[0x18];
3998 3999
	u8         eq_number[0x8];

4000
	u8         reserved_at_60[0x20];
4001 4002 4003 4004
};

struct mlx5_ifc_query_dct_out_bits {
	u8         status[0x8];
4005
	u8         reserved_at_8[0x18];
4006 4007 4008

	u8         syndrome[0x20];

4009
	u8         reserved_at_40[0x40];
4010 4011 4012

	struct mlx5_ifc_dctc_bits dct_context_entry;

4013
	u8         reserved_at_280[0x180];
4014 4015 4016 4017
};

struct mlx5_ifc_query_dct_in_bits {
	u8         opcode[0x10];
4018
	u8         reserved_at_10[0x10];
4019

4020
	u8         reserved_at_20[0x10];
4021 4022
	u8         op_mod[0x10];

4023
	u8         reserved_at_40[0x8];
4024 4025
	u8         dctn[0x18];

4026
	u8         reserved_at_60[0x20];
4027 4028 4029 4030
};

struct mlx5_ifc_query_cq_out_bits {
	u8         status[0x8];
4031
	u8         reserved_at_8[0x18];
4032 4033 4034

	u8         syndrome[0x20];

4035
	u8         reserved_at_40[0x40];
4036 4037 4038

	struct mlx5_ifc_cqc_bits cq_context;

4039
	u8         reserved_at_280[0x600];
4040 4041 4042 4043 4044 4045

	u8         pas[0][0x40];
};

struct mlx5_ifc_query_cq_in_bits {
	u8         opcode[0x10];
4046
	u8         reserved_at_10[0x10];
4047

4048
	u8         reserved_at_20[0x10];
4049 4050
	u8         op_mod[0x10];

4051
	u8         reserved_at_40[0x8];
4052 4053
	u8         cqn[0x18];

4054
	u8         reserved_at_60[0x20];
4055 4056 4057 4058
};

struct mlx5_ifc_query_cong_status_out_bits {
	u8         status[0x8];
4059
	u8         reserved_at_8[0x18];
4060 4061 4062

	u8         syndrome[0x20];

4063
	u8         reserved_at_40[0x20];
4064 4065 4066

	u8         enable[0x1];
	u8         tag_enable[0x1];
4067
	u8         reserved_at_62[0x1e];
4068 4069 4070 4071
};

struct mlx5_ifc_query_cong_status_in_bits {
	u8         opcode[0x10];
4072
	u8         reserved_at_10[0x10];
4073

4074
	u8         reserved_at_20[0x10];
4075 4076
	u8         op_mod[0x10];

4077
	u8         reserved_at_40[0x18];
4078 4079 4080
	u8         priority[0x4];
	u8         cong_protocol[0x4];

4081
	u8         reserved_at_60[0x20];
4082 4083 4084 4085
};

struct mlx5_ifc_query_cong_statistics_out_bits {
	u8         status[0x8];
4086
	u8         reserved_at_8[0x18];
4087 4088 4089

	u8         syndrome[0x20];

4090
	u8         reserved_at_40[0x40];
4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103

	u8         cur_flows[0x20];

	u8         sum_flows[0x20];

	u8         cnp_ignored_high[0x20];

	u8         cnp_ignored_low[0x20];

	u8         cnp_handled_high[0x20];

	u8         cnp_handled_low[0x20];

4104
	u8         reserved_at_140[0x100];
4105 4106 4107 4108 4109 4110 4111 4112 4113 4114 4115 4116 4117 4118 4119

	u8         time_stamp_high[0x20];

	u8         time_stamp_low[0x20];

	u8         accumulators_period[0x20];

	u8         ecn_marked_roce_packets_high[0x20];

	u8         ecn_marked_roce_packets_low[0x20];

	u8         cnps_sent_high[0x20];

	u8         cnps_sent_low[0x20];

4120
	u8         reserved_at_320[0x560];
4121 4122 4123 4124
};

struct mlx5_ifc_query_cong_statistics_in_bits {
	u8         opcode[0x10];
4125
	u8         reserved_at_10[0x10];
4126

4127
	u8         reserved_at_20[0x10];
4128 4129 4130
	u8         op_mod[0x10];

	u8         clear[0x1];
4131
	u8         reserved_at_41[0x1f];
4132

4133
	u8         reserved_at_60[0x20];
4134 4135 4136 4137
};

struct mlx5_ifc_query_cong_params_out_bits {
	u8         status[0x8];
4138
	u8         reserved_at_8[0x18];
4139 4140 4141

	u8         syndrome[0x20];

4142
	u8         reserved_at_40[0x40];
4143 4144 4145 4146 4147 4148

	union mlx5_ifc_cong_control_roce_ecn_auto_bits congestion_parameters;
};

struct mlx5_ifc_query_cong_params_in_bits {
	u8         opcode[0x10];
4149
	u8         reserved_at_10[0x10];
4150

4151
	u8         reserved_at_20[0x10];
4152 4153
	u8         op_mod[0x10];

4154
	u8         reserved_at_40[0x1c];
4155 4156
	u8         cong_protocol[0x4];

4157
	u8         reserved_at_60[0x20];
4158 4159 4160 4161
};

struct mlx5_ifc_query_adapter_out_bits {
	u8         status[0x8];
4162
	u8         reserved_at_8[0x18];
4163 4164 4165

	u8         syndrome[0x20];

4166
	u8         reserved_at_40[0x40];
4167 4168 4169 4170 4171 4172

	struct mlx5_ifc_query_adapter_param_block_bits query_adapter_struct;
};

struct mlx5_ifc_query_adapter_in_bits {
	u8         opcode[0x10];
4173
	u8         reserved_at_10[0x10];
4174

4175
	u8         reserved_at_20[0x10];
4176 4177
	u8         op_mod[0x10];

4178
	u8         reserved_at_40[0x40];
4179 4180 4181 4182
};

struct mlx5_ifc_qp_2rst_out_bits {
	u8         status[0x8];
4183
	u8         reserved_at_8[0x18];
4184 4185 4186

	u8         syndrome[0x20];

4187
	u8         reserved_at_40[0x40];
4188 4189 4190 4191
};

struct mlx5_ifc_qp_2rst_in_bits {
	u8         opcode[0x10];
4192
	u8         reserved_at_10[0x10];
4193

4194
	u8         reserved_at_20[0x10];
4195 4196
	u8         op_mod[0x10];

4197
	u8         reserved_at_40[0x8];
4198 4199
	u8         qpn[0x18];

4200
	u8         reserved_at_60[0x20];
4201 4202 4203 4204
};

struct mlx5_ifc_qp_2err_out_bits {
	u8         status[0x8];
4205
	u8         reserved_at_8[0x18];
4206 4207 4208

	u8         syndrome[0x20];

4209
	u8         reserved_at_40[0x40];
4210 4211 4212 4213
};

struct mlx5_ifc_qp_2err_in_bits {
	u8         opcode[0x10];
4214
	u8         reserved_at_10[0x10];
4215

4216
	u8         reserved_at_20[0x10];
4217 4218
	u8         op_mod[0x10];

4219
	u8         reserved_at_40[0x8];
4220 4221
	u8         qpn[0x18];

4222
	u8         reserved_at_60[0x20];
4223 4224 4225 4226
};

struct mlx5_ifc_page_fault_resume_out_bits {
	u8         status[0x8];
4227
	u8         reserved_at_8[0x18];
4228 4229 4230

	u8         syndrome[0x20];

4231
	u8         reserved_at_40[0x40];
4232 4233 4234 4235
};

struct mlx5_ifc_page_fault_resume_in_bits {
	u8         opcode[0x10];
4236
	u8         reserved_at_10[0x10];
4237

4238
	u8         reserved_at_20[0x10];
4239 4240 4241
	u8         op_mod[0x10];

	u8         error[0x1];
4242
	u8         reserved_at_41[0x4];
4243 4244 4245 4246 4247
	u8         rdma[0x1];
	u8         read_write[0x1];
	u8         req_res[0x1];
	u8         qpn[0x18];

4248
	u8         reserved_at_60[0x20];
4249 4250 4251 4252
};

struct mlx5_ifc_nop_out_bits {
	u8         status[0x8];
4253
	u8         reserved_at_8[0x18];
4254 4255 4256

	u8         syndrome[0x20];

4257
	u8         reserved_at_40[0x40];
4258 4259 4260 4261
};

struct mlx5_ifc_nop_in_bits {
	u8         opcode[0x10];
4262
	u8         reserved_at_10[0x10];
4263

4264
	u8         reserved_at_20[0x10];
4265 4266
	u8         op_mod[0x10];

4267
	u8         reserved_at_40[0x40];
4268 4269 4270 4271
};

struct mlx5_ifc_modify_vport_state_out_bits {
	u8         status[0x8];
4272
	u8         reserved_at_8[0x18];
4273 4274 4275

	u8         syndrome[0x20];

4276
	u8         reserved_at_40[0x40];
4277 4278 4279 4280
};

struct mlx5_ifc_modify_vport_state_in_bits {
	u8         opcode[0x10];
4281
	u8         reserved_at_10[0x10];
4282

4283
	u8         reserved_at_20[0x10];
4284 4285 4286
	u8         op_mod[0x10];

	u8         other_vport[0x1];
4287
	u8         reserved_at_41[0xf];
4288 4289
	u8         vport_number[0x10];

4290
	u8         reserved_at_60[0x18];
4291
	u8         admin_state[0x4];
4292
	u8         reserved_at_7c[0x4];
4293 4294 4295 4296
};

struct mlx5_ifc_modify_tis_out_bits {
	u8         status[0x8];
4297
	u8         reserved_at_8[0x18];
4298 4299 4300

	u8         syndrome[0x20];

4301
	u8         reserved_at_40[0x40];
4302 4303
};

4304
struct mlx5_ifc_modify_tis_bitmask_bits {
4305
	u8         reserved_at_0[0x20];
4306

4307
	u8         reserved_at_20[0x1f];
4308 4309 4310
	u8         prio[0x1];
};

4311 4312
struct mlx5_ifc_modify_tis_in_bits {
	u8         opcode[0x10];
4313
	u8         reserved_at_10[0x10];
4314

4315
	u8         reserved_at_20[0x10];
4316 4317
	u8         op_mod[0x10];

4318
	u8         reserved_at_40[0x8];
4319 4320
	u8         tisn[0x18];

4321
	u8         reserved_at_60[0x20];
4322

4323
	struct mlx5_ifc_modify_tis_bitmask_bits bitmask;
4324

4325
	u8         reserved_at_c0[0x40];
4326 4327 4328 4329

	struct mlx5_ifc_tisc_bits ctx;
};

4330
struct mlx5_ifc_modify_tir_bitmask_bits {
4331
	u8	   reserved_at_0[0x20];
4332

4333
	u8         reserved_at_20[0x1b];
4334
	u8         self_lb_en[0x1];
4335 4336 4337
	u8         reserved_at_3c[0x1];
	u8         hash[0x1];
	u8         reserved_at_3e[0x1];
4338 4339 4340
	u8         lro[0x1];
};

4341 4342
struct mlx5_ifc_modify_tir_out_bits {
	u8         status[0x8];
4343
	u8         reserved_at_8[0x18];
4344 4345 4346

	u8         syndrome[0x20];

4347
	u8         reserved_at_40[0x40];
4348 4349 4350 4351
};

struct mlx5_ifc_modify_tir_in_bits {
	u8         opcode[0x10];
4352
	u8         reserved_at_10[0x10];
4353

4354
	u8         reserved_at_20[0x10];
4355 4356
	u8         op_mod[0x10];

4357
	u8         reserved_at_40[0x8];
4358 4359
	u8         tirn[0x18];

4360
	u8         reserved_at_60[0x20];
4361

4362
	struct mlx5_ifc_modify_tir_bitmask_bits bitmask;
4363

4364
	u8         reserved_at_c0[0x40];
4365 4366 4367 4368 4369 4370

	struct mlx5_ifc_tirc_bits ctx;
};

struct mlx5_ifc_modify_sq_out_bits {
	u8         status[0x8];
4371
	u8         reserved_at_8[0x18];
4372 4373 4374

	u8         syndrome[0x20];

4375
	u8         reserved_at_40[0x40];
4376 4377 4378 4379
};

struct mlx5_ifc_modify_sq_in_bits {
	u8         opcode[0x10];
4380
	u8         reserved_at_10[0x10];
4381

4382
	u8         reserved_at_20[0x10];
4383 4384 4385
	u8         op_mod[0x10];

	u8         sq_state[0x4];
4386
	u8         reserved_at_44[0x4];
4387 4388
	u8         sqn[0x18];

4389
	u8         reserved_at_60[0x20];
4390 4391 4392

	u8         modify_bitmask[0x40];

4393
	u8         reserved_at_c0[0x40];
4394 4395 4396 4397 4398 4399

	struct mlx5_ifc_sqc_bits ctx;
};

struct mlx5_ifc_modify_rqt_out_bits {
	u8         status[0x8];
4400
	u8         reserved_at_8[0x18];
4401 4402 4403

	u8         syndrome[0x20];

4404
	u8         reserved_at_40[0x40];
4405 4406
};

4407
struct mlx5_ifc_rqt_bitmask_bits {
4408
	u8	   reserved_at_0[0x20];
4409

4410
	u8         reserved_at_20[0x1f];
4411 4412 4413
	u8         rqn_list[0x1];
};

4414 4415
struct mlx5_ifc_modify_rqt_in_bits {
	u8         opcode[0x10];
4416
	u8         reserved_at_10[0x10];
4417

4418
	u8         reserved_at_20[0x10];
4419 4420
	u8         op_mod[0x10];

4421
	u8         reserved_at_40[0x8];
4422 4423
	u8         rqtn[0x18];

4424
	u8         reserved_at_60[0x20];
4425

4426
	struct mlx5_ifc_rqt_bitmask_bits bitmask;
4427

4428
	u8         reserved_at_c0[0x40];
4429 4430 4431 4432 4433 4434

	struct mlx5_ifc_rqtc_bits ctx;
};

struct mlx5_ifc_modify_rq_out_bits {
	u8         status[0x8];
4435
	u8         reserved_at_8[0x18];
4436 4437 4438

	u8         syndrome[0x20];

4439
	u8         reserved_at_40[0x40];
4440 4441 4442 4443
};

struct mlx5_ifc_modify_rq_in_bits {
	u8         opcode[0x10];
4444
	u8         reserved_at_10[0x10];
4445

4446
	u8         reserved_at_20[0x10];
4447 4448 4449
	u8         op_mod[0x10];

	u8         rq_state[0x4];
4450
	u8         reserved_at_44[0x4];
4451 4452
	u8         rqn[0x18];

4453
	u8         reserved_at_60[0x20];
4454 4455 4456

	u8         modify_bitmask[0x40];

4457
	u8         reserved_at_c0[0x40];
4458 4459 4460 4461 4462 4463

	struct mlx5_ifc_rqc_bits ctx;
};

struct mlx5_ifc_modify_rmp_out_bits {
	u8         status[0x8];
4464
	u8         reserved_at_8[0x18];
4465 4466 4467

	u8         syndrome[0x20];

4468
	u8         reserved_at_40[0x40];
4469 4470
};

4471
struct mlx5_ifc_rmp_bitmask_bits {
4472
	u8	   reserved_at_0[0x20];
4473

4474
	u8         reserved_at_20[0x1f];
4475 4476 4477
	u8         lwm[0x1];
};

4478 4479
struct mlx5_ifc_modify_rmp_in_bits {
	u8         opcode[0x10];
4480
	u8         reserved_at_10[0x10];
4481

4482
	u8         reserved_at_20[0x10];
4483 4484 4485
	u8         op_mod[0x10];

	u8         rmp_state[0x4];
4486
	u8         reserved_at_44[0x4];
4487 4488
	u8         rmpn[0x18];

4489
	u8         reserved_at_60[0x20];
4490

4491
	struct mlx5_ifc_rmp_bitmask_bits bitmask;
4492

4493
	u8         reserved_at_c0[0x40];
4494 4495 4496 4497 4498 4499

	struct mlx5_ifc_rmpc_bits ctx;
};

struct mlx5_ifc_modify_nic_vport_context_out_bits {
	u8         status[0x8];
4500
	u8         reserved_at_8[0x18];
4501 4502 4503

	u8         syndrome[0x20];

4504
	u8         reserved_at_40[0x40];
4505 4506 4507
};

struct mlx5_ifc_modify_nic_vport_field_select_bits {
4508
	u8         reserved_at_0[0x19];
4509 4510 4511
	u8         mtu[0x1];
	u8         change_event[0x1];
	u8         promisc[0x1];
4512 4513 4514
	u8         permanent_address[0x1];
	u8         addresses_list[0x1];
	u8         roce_en[0x1];
4515
	u8         reserved_at_1f[0x1];
4516 4517 4518 4519
};

struct mlx5_ifc_modify_nic_vport_context_in_bits {
	u8         opcode[0x10];
4520
	u8         reserved_at_10[0x10];
4521

4522
	u8         reserved_at_20[0x10];
4523 4524 4525
	u8         op_mod[0x10];

	u8         other_vport[0x1];
4526
	u8         reserved_at_41[0xf];
4527 4528 4529 4530
	u8         vport_number[0x10];

	struct mlx5_ifc_modify_nic_vport_field_select_bits field_select;

4531
	u8         reserved_at_80[0x780];
4532 4533 4534 4535 4536 4537

	struct mlx5_ifc_nic_vport_context_bits nic_vport_context;
};

struct mlx5_ifc_modify_hca_vport_context_out_bits {
	u8         status[0x8];
4538
	u8         reserved_at_8[0x18];
4539 4540 4541

	u8         syndrome[0x20];

4542
	u8         reserved_at_40[0x40];
4543 4544 4545 4546
};

struct mlx5_ifc_modify_hca_vport_context_in_bits {
	u8         opcode[0x10];
4547
	u8         reserved_at_10[0x10];
4548

4549
	u8         reserved_at_20[0x10];
4550 4551 4552
	u8         op_mod[0x10];

	u8         other_vport[0x1];
4553
	u8         reserved_at_41[0xb];
4554
	u8         port_num[0x4];
4555 4556
	u8         vport_number[0x10];

4557
	u8         reserved_at_60[0x20];
4558 4559 4560 4561 4562 4563

	struct mlx5_ifc_hca_vport_context_bits hca_vport_context;
};

struct mlx5_ifc_modify_cq_out_bits {
	u8         status[0x8];
4564
	u8         reserved_at_8[0x18];
4565 4566 4567

	u8         syndrome[0x20];

4568
	u8         reserved_at_40[0x40];
4569 4570 4571 4572 4573 4574 4575 4576 4577
};

enum {
	MLX5_MODIFY_CQ_IN_OP_MOD_MODIFY_CQ  = 0x0,
	MLX5_MODIFY_CQ_IN_OP_MOD_RESIZE_CQ  = 0x1,
};

struct mlx5_ifc_modify_cq_in_bits {
	u8         opcode[0x10];
4578
	u8         reserved_at_10[0x10];
4579

4580
	u8         reserved_at_20[0x10];
4581 4582
	u8         op_mod[0x10];

4583
	u8         reserved_at_40[0x8];
4584 4585 4586 4587 4588 4589
	u8         cqn[0x18];

	union mlx5_ifc_modify_field_select_resize_field_select_auto_bits modify_field_select_resize_field_select;

	struct mlx5_ifc_cqc_bits cq_context;

4590
	u8         reserved_at_280[0x600];
4591 4592 4593 4594 4595 4596

	u8         pas[0][0x40];
};

struct mlx5_ifc_modify_cong_status_out_bits {
	u8         status[0x8];
4597
	u8         reserved_at_8[0x18];
4598 4599 4600

	u8         syndrome[0x20];

4601
	u8         reserved_at_40[0x40];
4602 4603 4604 4605
};

struct mlx5_ifc_modify_cong_status_in_bits {
	u8         opcode[0x10];
4606
	u8         reserved_at_10[0x10];
4607

4608
	u8         reserved_at_20[0x10];
4609 4610
	u8         op_mod[0x10];

4611
	u8         reserved_at_40[0x18];
4612 4613 4614 4615 4616
	u8         priority[0x4];
	u8         cong_protocol[0x4];

	u8         enable[0x1];
	u8         tag_enable[0x1];
4617
	u8         reserved_at_62[0x1e];
4618 4619 4620 4621
};

struct mlx5_ifc_modify_cong_params_out_bits {
	u8         status[0x8];
4622
	u8         reserved_at_8[0x18];
4623 4624 4625

	u8         syndrome[0x20];

4626
	u8         reserved_at_40[0x40];
4627 4628 4629 4630
};

struct mlx5_ifc_modify_cong_params_in_bits {
	u8         opcode[0x10];
4631
	u8         reserved_at_10[0x10];
4632

4633
	u8         reserved_at_20[0x10];
4634 4635
	u8         op_mod[0x10];

4636
	u8         reserved_at_40[0x1c];
4637 4638 4639 4640
	u8         cong_protocol[0x4];

	union mlx5_ifc_field_select_802_1_r_roce_auto_bits field_select;

4641
	u8         reserved_at_80[0x80];
4642 4643 4644 4645 4646 4647

	union mlx5_ifc_cong_control_roce_ecn_auto_bits congestion_parameters;
};

struct mlx5_ifc_manage_pages_out_bits {
	u8         status[0x8];
4648
	u8         reserved_at_8[0x18];
4649 4650 4651 4652 4653

	u8         syndrome[0x20];

	u8         output_num_entries[0x20];

4654
	u8         reserved_at_60[0x20];
4655 4656 4657 4658 4659 4660 4661 4662 4663 4664 4665 4666

	u8         pas[0][0x40];
};

enum {
	MLX5_MANAGE_PAGES_IN_OP_MOD_ALLOCATION_FAIL     = 0x0,
	MLX5_MANAGE_PAGES_IN_OP_MOD_ALLOCATION_SUCCESS  = 0x1,
	MLX5_MANAGE_PAGES_IN_OP_MOD_HCA_RETURN_PAGES    = 0x2,
};

struct mlx5_ifc_manage_pages_in_bits {
	u8         opcode[0x10];
4667
	u8         reserved_at_10[0x10];
4668

4669
	u8         reserved_at_20[0x10];
4670 4671
	u8         op_mod[0x10];

4672
	u8         reserved_at_40[0x10];
4673 4674 4675 4676 4677 4678 4679 4680 4681
	u8         function_id[0x10];

	u8         input_num_entries[0x20];

	u8         pas[0][0x40];
};

struct mlx5_ifc_mad_ifc_out_bits {
	u8         status[0x8];
4682
	u8         reserved_at_8[0x18];
4683 4684 4685

	u8         syndrome[0x20];

4686
	u8         reserved_at_40[0x40];
4687 4688 4689 4690 4691 4692

	u8         response_mad_packet[256][0x8];
};

struct mlx5_ifc_mad_ifc_in_bits {
	u8         opcode[0x10];
4693
	u8         reserved_at_10[0x10];
4694

4695
	u8         reserved_at_20[0x10];
4696 4697 4698
	u8         op_mod[0x10];

	u8         remote_lid[0x10];
4699
	u8         reserved_at_50[0x8];
4700 4701
	u8         port[0x8];

4702
	u8         reserved_at_60[0x20];
4703 4704 4705 4706 4707 4708

	u8         mad[256][0x8];
};

struct mlx5_ifc_init_hca_out_bits {
	u8         status[0x8];
4709
	u8         reserved_at_8[0x18];
4710 4711 4712

	u8         syndrome[0x20];

4713
	u8         reserved_at_40[0x40];
4714 4715 4716 4717
};

struct mlx5_ifc_init_hca_in_bits {
	u8         opcode[0x10];
4718
	u8         reserved_at_10[0x10];
4719

4720
	u8         reserved_at_20[0x10];
4721 4722
	u8         op_mod[0x10];

4723
	u8         reserved_at_40[0x40];
4724 4725 4726 4727
};

struct mlx5_ifc_init2rtr_qp_out_bits {
	u8         status[0x8];
4728
	u8         reserved_at_8[0x18];
4729 4730 4731

	u8         syndrome[0x20];

4732
	u8         reserved_at_40[0x40];
4733 4734 4735 4736
};

struct mlx5_ifc_init2rtr_qp_in_bits {
	u8         opcode[0x10];
4737
	u8         reserved_at_10[0x10];
4738

4739
	u8         reserved_at_20[0x10];
4740 4741
	u8         op_mod[0x10];

4742
	u8         reserved_at_40[0x8];
4743 4744
	u8         qpn[0x18];

4745
	u8         reserved_at_60[0x20];
4746 4747 4748

	u8         opt_param_mask[0x20];

4749
	u8         reserved_at_a0[0x20];
4750 4751 4752

	struct mlx5_ifc_qpc_bits qpc;

4753
	u8         reserved_at_800[0x80];
4754 4755 4756 4757
};

struct mlx5_ifc_init2init_qp_out_bits {
	u8         status[0x8];
4758
	u8         reserved_at_8[0x18];
4759 4760 4761

	u8         syndrome[0x20];

4762
	u8         reserved_at_40[0x40];
4763 4764 4765 4766
};

struct mlx5_ifc_init2init_qp_in_bits {
	u8         opcode[0x10];
4767
	u8         reserved_at_10[0x10];
4768

4769
	u8         reserved_at_20[0x10];
4770 4771
	u8         op_mod[0x10];

4772
	u8         reserved_at_40[0x8];
4773 4774
	u8         qpn[0x18];

4775
	u8         reserved_at_60[0x20];
4776 4777 4778

	u8         opt_param_mask[0x20];

4779
	u8         reserved_at_a0[0x20];
4780 4781 4782

	struct mlx5_ifc_qpc_bits qpc;

4783
	u8         reserved_at_800[0x80];
4784 4785 4786 4787
};

struct mlx5_ifc_get_dropped_packet_log_out_bits {
	u8         status[0x8];
4788
	u8         reserved_at_8[0x18];
4789 4790 4791

	u8         syndrome[0x20];

4792
	u8         reserved_at_40[0x40];
4793 4794 4795 4796 4797 4798 4799 4800

	u8         packet_headers_log[128][0x8];

	u8         packet_syndrome[64][0x8];
};

struct mlx5_ifc_get_dropped_packet_log_in_bits {
	u8         opcode[0x10];
4801
	u8         reserved_at_10[0x10];
4802

4803
	u8         reserved_at_20[0x10];
4804 4805
	u8         op_mod[0x10];

4806
	u8         reserved_at_40[0x40];
4807 4808 4809 4810
};

struct mlx5_ifc_gen_eqe_in_bits {
	u8         opcode[0x10];
4811
	u8         reserved_at_10[0x10];
4812

4813
	u8         reserved_at_20[0x10];
4814 4815
	u8         op_mod[0x10];

4816
	u8         reserved_at_40[0x18];
4817 4818
	u8         eq_number[0x8];

4819
	u8         reserved_at_60[0x20];
4820 4821 4822 4823 4824 4825

	u8         eqe[64][0x8];
};

struct mlx5_ifc_gen_eq_out_bits {
	u8         status[0x8];
4826
	u8         reserved_at_8[0x18];
4827 4828 4829

	u8         syndrome[0x20];

4830
	u8         reserved_at_40[0x40];
4831 4832 4833 4834
};

struct mlx5_ifc_enable_hca_out_bits {
	u8         status[0x8];
4835
	u8         reserved_at_8[0x18];
4836 4837 4838

	u8         syndrome[0x20];

4839
	u8         reserved_at_40[0x20];
4840 4841 4842 4843
};

struct mlx5_ifc_enable_hca_in_bits {
	u8         opcode[0x10];
4844
	u8         reserved_at_10[0x10];
4845

4846
	u8         reserved_at_20[0x10];
4847 4848
	u8         op_mod[0x10];

4849
	u8         reserved_at_40[0x10];
4850 4851
	u8         function_id[0x10];

4852
	u8         reserved_at_60[0x20];
4853 4854 4855 4856
};

struct mlx5_ifc_drain_dct_out_bits {
	u8         status[0x8];
4857
	u8         reserved_at_8[0x18];
4858 4859 4860

	u8         syndrome[0x20];

4861
	u8         reserved_at_40[0x40];
4862 4863 4864 4865
};

struct mlx5_ifc_drain_dct_in_bits {
	u8         opcode[0x10];
4866
	u8         reserved_at_10[0x10];
4867

4868
	u8         reserved_at_20[0x10];
4869 4870
	u8         op_mod[0x10];

4871
	u8         reserved_at_40[0x8];
4872 4873
	u8         dctn[0x18];

4874
	u8         reserved_at_60[0x20];
4875 4876 4877 4878
};

struct mlx5_ifc_disable_hca_out_bits {
	u8         status[0x8];
4879
	u8         reserved_at_8[0x18];
4880 4881 4882

	u8         syndrome[0x20];

4883
	u8         reserved_at_40[0x20];
4884 4885 4886 4887
};

struct mlx5_ifc_disable_hca_in_bits {
	u8         opcode[0x10];
4888
	u8         reserved_at_10[0x10];
4889

4890
	u8         reserved_at_20[0x10];
4891 4892
	u8         op_mod[0x10];

4893
	u8         reserved_at_40[0x10];
4894 4895
	u8         function_id[0x10];

4896
	u8         reserved_at_60[0x20];
4897 4898 4899 4900
};

struct mlx5_ifc_detach_from_mcg_out_bits {
	u8         status[0x8];
4901
	u8         reserved_at_8[0x18];
4902 4903 4904

	u8         syndrome[0x20];

4905
	u8         reserved_at_40[0x40];
4906 4907 4908 4909
};

struct mlx5_ifc_detach_from_mcg_in_bits {
	u8         opcode[0x10];
4910
	u8         reserved_at_10[0x10];
4911

4912
	u8         reserved_at_20[0x10];
4913 4914
	u8         op_mod[0x10];

4915
	u8         reserved_at_40[0x8];
4916 4917
	u8         qpn[0x18];

4918
	u8         reserved_at_60[0x20];
4919 4920 4921 4922 4923 4924

	u8         multicast_gid[16][0x8];
};

struct mlx5_ifc_destroy_xrc_srq_out_bits {
	u8         status[0x8];
4925
	u8         reserved_at_8[0x18];
4926 4927 4928

	u8         syndrome[0x20];

4929
	u8         reserved_at_40[0x40];
4930 4931 4932 4933
};

struct mlx5_ifc_destroy_xrc_srq_in_bits {
	u8         opcode[0x10];
4934
	u8         reserved_at_10[0x10];
4935

4936
	u8         reserved_at_20[0x10];
4937 4938
	u8         op_mod[0x10];

4939
	u8         reserved_at_40[0x8];
4940 4941
	u8         xrc_srqn[0x18];

4942
	u8         reserved_at_60[0x20];
4943 4944 4945 4946
};

struct mlx5_ifc_destroy_tis_out_bits {
	u8         status[0x8];
4947
	u8         reserved_at_8[0x18];
4948 4949 4950

	u8         syndrome[0x20];

4951
	u8         reserved_at_40[0x40];
4952 4953 4954 4955
};

struct mlx5_ifc_destroy_tis_in_bits {
	u8         opcode[0x10];
4956
	u8         reserved_at_10[0x10];
4957

4958
	u8         reserved_at_20[0x10];
4959 4960
	u8         op_mod[0x10];

4961
	u8         reserved_at_40[0x8];
4962 4963
	u8         tisn[0x18];

4964
	u8         reserved_at_60[0x20];
4965 4966 4967 4968
};

struct mlx5_ifc_destroy_tir_out_bits {
	u8         status[0x8];
4969
	u8         reserved_at_8[0x18];
4970 4971 4972

	u8         syndrome[0x20];

4973
	u8         reserved_at_40[0x40];
4974 4975 4976 4977
};

struct mlx5_ifc_destroy_tir_in_bits {
	u8         opcode[0x10];
4978
	u8         reserved_at_10[0x10];
4979

4980
	u8         reserved_at_20[0x10];
4981 4982
	u8         op_mod[0x10];

4983
	u8         reserved_at_40[0x8];
4984 4985
	u8         tirn[0x18];

4986
	u8         reserved_at_60[0x20];
4987 4988 4989 4990
};

struct mlx5_ifc_destroy_srq_out_bits {
	u8         status[0x8];
4991
	u8         reserved_at_8[0x18];
4992 4993 4994

	u8         syndrome[0x20];

4995
	u8         reserved_at_40[0x40];
4996 4997 4998 4999
};

struct mlx5_ifc_destroy_srq_in_bits {
	u8         opcode[0x10];
5000
	u8         reserved_at_10[0x10];
5001

5002
	u8         reserved_at_20[0x10];
5003 5004
	u8         op_mod[0x10];

5005
	u8         reserved_at_40[0x8];
5006 5007
	u8         srqn[0x18];

5008
	u8         reserved_at_60[0x20];
5009 5010 5011 5012
};

struct mlx5_ifc_destroy_sq_out_bits {
	u8         status[0x8];
5013
	u8         reserved_at_8[0x18];
5014 5015 5016

	u8         syndrome[0x20];

5017
	u8         reserved_at_40[0x40];
5018 5019 5020 5021
};

struct mlx5_ifc_destroy_sq_in_bits {
	u8         opcode[0x10];
5022
	u8         reserved_at_10[0x10];
5023

5024
	u8         reserved_at_20[0x10];
5025 5026
	u8         op_mod[0x10];

5027
	u8         reserved_at_40[0x8];
5028 5029
	u8         sqn[0x18];

5030
	u8         reserved_at_60[0x20];
5031 5032 5033 5034
};

struct mlx5_ifc_destroy_rqt_out_bits {
	u8         status[0x8];
5035
	u8         reserved_at_8[0x18];
5036 5037 5038

	u8         syndrome[0x20];

5039
	u8         reserved_at_40[0x40];
5040 5041 5042 5043
};

struct mlx5_ifc_destroy_rqt_in_bits {
	u8         opcode[0x10];
5044
	u8         reserved_at_10[0x10];
5045

5046
	u8         reserved_at_20[0x10];
5047 5048
	u8         op_mod[0x10];

5049
	u8         reserved_at_40[0x8];
5050 5051
	u8         rqtn[0x18];

5052
	u8         reserved_at_60[0x20];
5053 5054 5055 5056
};

struct mlx5_ifc_destroy_rq_out_bits {
	u8         status[0x8];
5057
	u8         reserved_at_8[0x18];
5058 5059 5060

	u8         syndrome[0x20];

5061
	u8         reserved_at_40[0x40];
5062 5063 5064 5065
};

struct mlx5_ifc_destroy_rq_in_bits {
	u8         opcode[0x10];
5066
	u8         reserved_at_10[0x10];
5067

5068
	u8         reserved_at_20[0x10];
5069 5070
	u8         op_mod[0x10];

5071
	u8         reserved_at_40[0x8];
5072 5073
	u8         rqn[0x18];

5074
	u8         reserved_at_60[0x20];
5075 5076 5077 5078
};

struct mlx5_ifc_destroy_rmp_out_bits {
	u8         status[0x8];
5079
	u8         reserved_at_8[0x18];
5080 5081 5082

	u8         syndrome[0x20];

5083
	u8         reserved_at_40[0x40];
5084 5085 5086 5087
};

struct mlx5_ifc_destroy_rmp_in_bits {
	u8         opcode[0x10];
5088
	u8         reserved_at_10[0x10];
5089

5090
	u8         reserved_at_20[0x10];
5091 5092
	u8         op_mod[0x10];

5093
	u8         reserved_at_40[0x8];
5094 5095
	u8         rmpn[0x18];

5096
	u8         reserved_at_60[0x20];
5097 5098 5099 5100
};

struct mlx5_ifc_destroy_qp_out_bits {
	u8         status[0x8];
5101
	u8         reserved_at_8[0x18];
5102 5103 5104

	u8         syndrome[0x20];

5105
	u8         reserved_at_40[0x40];
5106 5107 5108 5109
};

struct mlx5_ifc_destroy_qp_in_bits {
	u8         opcode[0x10];
5110
	u8         reserved_at_10[0x10];
5111

5112
	u8         reserved_at_20[0x10];
5113 5114
	u8         op_mod[0x10];

5115
	u8         reserved_at_40[0x8];
5116 5117
	u8         qpn[0x18];

5118
	u8         reserved_at_60[0x20];
5119 5120 5121 5122
};

struct mlx5_ifc_destroy_psv_out_bits {
	u8         status[0x8];
5123
	u8         reserved_at_8[0x18];
5124 5125 5126

	u8         syndrome[0x20];

5127
	u8         reserved_at_40[0x40];
5128 5129 5130 5131
};

struct mlx5_ifc_destroy_psv_in_bits {
	u8         opcode[0x10];
5132
	u8         reserved_at_10[0x10];
5133

5134
	u8         reserved_at_20[0x10];
5135 5136
	u8         op_mod[0x10];

5137
	u8         reserved_at_40[0x8];
5138 5139
	u8         psvn[0x18];

5140
	u8         reserved_at_60[0x20];
5141 5142 5143 5144
};

struct mlx5_ifc_destroy_mkey_out_bits {
	u8         status[0x8];
5145
	u8         reserved_at_8[0x18];
5146 5147 5148

	u8         syndrome[0x20];

5149
	u8         reserved_at_40[0x40];
5150 5151 5152 5153
};

struct mlx5_ifc_destroy_mkey_in_bits {
	u8         opcode[0x10];
5154
	u8         reserved_at_10[0x10];
5155

5156
	u8         reserved_at_20[0x10];
5157 5158
	u8         op_mod[0x10];

5159
	u8         reserved_at_40[0x8];
5160 5161
	u8         mkey_index[0x18];

5162
	u8         reserved_at_60[0x20];
5163 5164 5165 5166
};

struct mlx5_ifc_destroy_flow_table_out_bits {
	u8         status[0x8];
5167
	u8         reserved_at_8[0x18];
5168 5169 5170

	u8         syndrome[0x20];

5171
	u8         reserved_at_40[0x40];
5172 5173 5174 5175
};

struct mlx5_ifc_destroy_flow_table_in_bits {
	u8         opcode[0x10];
5176
	u8         reserved_at_10[0x10];
5177

5178
	u8         reserved_at_20[0x10];
5179 5180
	u8         op_mod[0x10];

5181
	u8         reserved_at_40[0x40];
5182 5183

	u8         table_type[0x8];
5184
	u8         reserved_at_88[0x18];
5185

5186
	u8         reserved_at_a0[0x8];
5187 5188
	u8         table_id[0x18];

5189
	u8         reserved_at_c0[0x140];
5190 5191 5192 5193
};

struct mlx5_ifc_destroy_flow_group_out_bits {
	u8         status[0x8];
5194
	u8         reserved_at_8[0x18];
5195 5196 5197

	u8         syndrome[0x20];

5198
	u8         reserved_at_40[0x40];
5199 5200 5201 5202
};

struct mlx5_ifc_destroy_flow_group_in_bits {
	u8         opcode[0x10];
5203
	u8         reserved_at_10[0x10];
5204

5205
	u8         reserved_at_20[0x10];
5206 5207
	u8         op_mod[0x10];

5208
	u8         reserved_at_40[0x40];
5209 5210

	u8         table_type[0x8];
5211
	u8         reserved_at_88[0x18];
5212

5213
	u8         reserved_at_a0[0x8];
5214 5215 5216 5217
	u8         table_id[0x18];

	u8         group_id[0x20];

5218
	u8         reserved_at_e0[0x120];
5219 5220 5221 5222
};

struct mlx5_ifc_destroy_eq_out_bits {
	u8         status[0x8];
5223
	u8         reserved_at_8[0x18];
5224 5225 5226

	u8         syndrome[0x20];

5227
	u8         reserved_at_40[0x40];
5228 5229 5230 5231
};

struct mlx5_ifc_destroy_eq_in_bits {
	u8         opcode[0x10];
5232
	u8         reserved_at_10[0x10];
5233

5234
	u8         reserved_at_20[0x10];
5235 5236
	u8         op_mod[0x10];

5237
	u8         reserved_at_40[0x18];
5238 5239
	u8         eq_number[0x8];

5240
	u8         reserved_at_60[0x20];
5241 5242 5243 5244
};

struct mlx5_ifc_destroy_dct_out_bits {
	u8         status[0x8];
5245
	u8         reserved_at_8[0x18];
5246 5247 5248

	u8         syndrome[0x20];

5249
	u8         reserved_at_40[0x40];
5250 5251 5252 5253
};

struct mlx5_ifc_destroy_dct_in_bits {
	u8         opcode[0x10];
5254
	u8         reserved_at_10[0x10];
5255

5256
	u8         reserved_at_20[0x10];
5257 5258
	u8         op_mod[0x10];

5259
	u8         reserved_at_40[0x8];
5260 5261
	u8         dctn[0x18];

5262
	u8         reserved_at_60[0x20];
5263 5264 5265 5266
};

struct mlx5_ifc_destroy_cq_out_bits {
	u8         status[0x8];
5267
	u8         reserved_at_8[0x18];
5268 5269 5270

	u8         syndrome[0x20];

5271
	u8         reserved_at_40[0x40];
5272 5273 5274 5275
};

struct mlx5_ifc_destroy_cq_in_bits {
	u8         opcode[0x10];
5276
	u8         reserved_at_10[0x10];
5277

5278
	u8         reserved_at_20[0x10];
5279 5280
	u8         op_mod[0x10];

5281
	u8         reserved_at_40[0x8];
5282 5283
	u8         cqn[0x18];

5284
	u8         reserved_at_60[0x20];
5285 5286 5287 5288
};

struct mlx5_ifc_delete_vxlan_udp_dport_out_bits {
	u8         status[0x8];
5289
	u8         reserved_at_8[0x18];
5290 5291 5292

	u8         syndrome[0x20];

5293
	u8         reserved_at_40[0x40];
5294 5295 5296 5297
};

struct mlx5_ifc_delete_vxlan_udp_dport_in_bits {
	u8         opcode[0x10];
5298
	u8         reserved_at_10[0x10];
5299

5300
	u8         reserved_at_20[0x10];
5301 5302
	u8         op_mod[0x10];

5303
	u8         reserved_at_40[0x20];
5304

5305
	u8         reserved_at_60[0x10];
5306 5307 5308 5309 5310
	u8         vxlan_udp_port[0x10];
};

struct mlx5_ifc_delete_l2_table_entry_out_bits {
	u8         status[0x8];
5311
	u8         reserved_at_8[0x18];
5312 5313 5314

	u8         syndrome[0x20];

5315
	u8         reserved_at_40[0x40];
5316 5317 5318 5319
};

struct mlx5_ifc_delete_l2_table_entry_in_bits {
	u8         opcode[0x10];
5320
	u8         reserved_at_10[0x10];
5321

5322
	u8         reserved_at_20[0x10];
5323 5324
	u8         op_mod[0x10];

5325
	u8         reserved_at_40[0x60];
5326

5327
	u8         reserved_at_a0[0x8];
5328 5329
	u8         table_index[0x18];

5330
	u8         reserved_at_c0[0x140];
5331 5332 5333 5334
};

struct mlx5_ifc_delete_fte_out_bits {
	u8         status[0x8];
5335
	u8         reserved_at_8[0x18];
5336 5337 5338

	u8         syndrome[0x20];

5339
	u8         reserved_at_40[0x40];
5340 5341 5342 5343
};

struct mlx5_ifc_delete_fte_in_bits {
	u8         opcode[0x10];
5344
	u8         reserved_at_10[0x10];
5345

5346
	u8         reserved_at_20[0x10];
5347 5348
	u8         op_mod[0x10];

5349
	u8         reserved_at_40[0x40];
5350 5351

	u8         table_type[0x8];
5352
	u8         reserved_at_88[0x18];
5353

5354
	u8         reserved_at_a0[0x8];
5355 5356
	u8         table_id[0x18];

5357
	u8         reserved_at_c0[0x40];
5358 5359 5360

	u8         flow_index[0x20];

5361
	u8         reserved_at_120[0xe0];
5362 5363 5364 5365
};

struct mlx5_ifc_dealloc_xrcd_out_bits {
	u8         status[0x8];
5366
	u8         reserved_at_8[0x18];
5367 5368 5369

	u8         syndrome[0x20];

5370
	u8         reserved_at_40[0x40];
5371 5372 5373 5374
};

struct mlx5_ifc_dealloc_xrcd_in_bits {
	u8         opcode[0x10];
5375
	u8         reserved_at_10[0x10];
5376

5377
	u8         reserved_at_20[0x10];
5378 5379
	u8         op_mod[0x10];

5380
	u8         reserved_at_40[0x8];
5381 5382
	u8         xrcd[0x18];

5383
	u8         reserved_at_60[0x20];
5384 5385 5386 5387
};

struct mlx5_ifc_dealloc_uar_out_bits {
	u8         status[0x8];
5388
	u8         reserved_at_8[0x18];
5389 5390 5391

	u8         syndrome[0x20];

5392
	u8         reserved_at_40[0x40];
5393 5394 5395 5396
};

struct mlx5_ifc_dealloc_uar_in_bits {
	u8         opcode[0x10];
5397
	u8         reserved_at_10[0x10];
5398

5399
	u8         reserved_at_20[0x10];
5400 5401
	u8         op_mod[0x10];

5402
	u8         reserved_at_40[0x8];
5403 5404
	u8         uar[0x18];

5405
	u8         reserved_at_60[0x20];
5406 5407 5408 5409
};

struct mlx5_ifc_dealloc_transport_domain_out_bits {
	u8         status[0x8];
5410
	u8         reserved_at_8[0x18];
5411 5412 5413

	u8         syndrome[0x20];

5414
	u8         reserved_at_40[0x40];
5415 5416 5417 5418
};

struct mlx5_ifc_dealloc_transport_domain_in_bits {
	u8         opcode[0x10];
5419
	u8         reserved_at_10[0x10];
5420

5421
	u8         reserved_at_20[0x10];
5422 5423
	u8         op_mod[0x10];

5424
	u8         reserved_at_40[0x8];
5425 5426
	u8         transport_domain[0x18];

5427
	u8         reserved_at_60[0x20];
5428 5429 5430 5431
};

struct mlx5_ifc_dealloc_q_counter_out_bits {
	u8         status[0x8];
5432
	u8         reserved_at_8[0x18];
5433 5434 5435

	u8         syndrome[0x20];

5436
	u8         reserved_at_40[0x40];
5437 5438 5439 5440
};

struct mlx5_ifc_dealloc_q_counter_in_bits {
	u8         opcode[0x10];
5441
	u8         reserved_at_10[0x10];
5442

5443
	u8         reserved_at_20[0x10];
5444 5445
	u8         op_mod[0x10];

5446
	u8         reserved_at_40[0x18];
5447 5448
	u8         counter_set_id[0x8];

5449
	u8         reserved_at_60[0x20];
5450 5451 5452 5453
};

struct mlx5_ifc_dealloc_pd_out_bits {
	u8         status[0x8];
5454
	u8         reserved_at_8[0x18];
5455 5456 5457

	u8         syndrome[0x20];

5458
	u8         reserved_at_40[0x40];
5459 5460 5461 5462
};

struct mlx5_ifc_dealloc_pd_in_bits {
	u8         opcode[0x10];
5463
	u8         reserved_at_10[0x10];
5464

5465
	u8         reserved_at_20[0x10];
5466 5467
	u8         op_mod[0x10];

5468
	u8         reserved_at_40[0x8];
5469 5470
	u8         pd[0x18];

5471
	u8         reserved_at_60[0x20];
5472 5473 5474 5475
};

struct mlx5_ifc_create_xrc_srq_out_bits {
	u8         status[0x8];
5476
	u8         reserved_at_8[0x18];
5477 5478 5479

	u8         syndrome[0x20];

5480
	u8         reserved_at_40[0x8];
5481 5482
	u8         xrc_srqn[0x18];

5483
	u8         reserved_at_60[0x20];
5484 5485 5486 5487
};

struct mlx5_ifc_create_xrc_srq_in_bits {
	u8         opcode[0x10];
5488
	u8         reserved_at_10[0x10];
5489

5490
	u8         reserved_at_20[0x10];
5491 5492
	u8         op_mod[0x10];

5493
	u8         reserved_at_40[0x40];
5494 5495 5496

	struct mlx5_ifc_xrc_srqc_bits xrc_srq_context_entry;

5497
	u8         reserved_at_280[0x600];
5498 5499 5500 5501 5502 5503

	u8         pas[0][0x40];
};

struct mlx5_ifc_create_tis_out_bits {
	u8         status[0x8];
5504
	u8         reserved_at_8[0x18];
5505 5506 5507

	u8         syndrome[0x20];

5508
	u8         reserved_at_40[0x8];
5509 5510
	u8         tisn[0x18];

5511
	u8         reserved_at_60[0x20];
5512 5513 5514 5515
};

struct mlx5_ifc_create_tis_in_bits {
	u8         opcode[0x10];
5516
	u8         reserved_at_10[0x10];
5517

5518
	u8         reserved_at_20[0x10];
5519 5520
	u8         op_mod[0x10];

5521
	u8         reserved_at_40[0xc0];
5522 5523 5524 5525 5526 5527

	struct mlx5_ifc_tisc_bits ctx;
};

struct mlx5_ifc_create_tir_out_bits {
	u8         status[0x8];
5528
	u8         reserved_at_8[0x18];
5529 5530 5531

	u8         syndrome[0x20];

5532
	u8         reserved_at_40[0x8];
5533 5534
	u8         tirn[0x18];

5535
	u8         reserved_at_60[0x20];
5536 5537 5538 5539
};

struct mlx5_ifc_create_tir_in_bits {
	u8         opcode[0x10];
5540
	u8         reserved_at_10[0x10];
5541

5542
	u8         reserved_at_20[0x10];
5543 5544
	u8         op_mod[0x10];

5545
	u8         reserved_at_40[0xc0];
5546 5547 5548 5549 5550 5551

	struct mlx5_ifc_tirc_bits ctx;
};

struct mlx5_ifc_create_srq_out_bits {
	u8         status[0x8];
5552
	u8         reserved_at_8[0x18];
5553 5554 5555

	u8         syndrome[0x20];

5556
	u8         reserved_at_40[0x8];
5557 5558
	u8         srqn[0x18];

5559
	u8         reserved_at_60[0x20];
5560 5561 5562 5563
};

struct mlx5_ifc_create_srq_in_bits {
	u8         opcode[0x10];
5564
	u8         reserved_at_10[0x10];
5565

5566
	u8         reserved_at_20[0x10];
5567 5568
	u8         op_mod[0x10];

5569
	u8         reserved_at_40[0x40];
5570 5571 5572

	struct mlx5_ifc_srqc_bits srq_context_entry;

5573
	u8         reserved_at_280[0x600];
5574 5575 5576 5577 5578 5579

	u8         pas[0][0x40];
};

struct mlx5_ifc_create_sq_out_bits {
	u8         status[0x8];
5580
	u8         reserved_at_8[0x18];
5581 5582 5583

	u8         syndrome[0x20];

5584
	u8         reserved_at_40[0x8];
5585 5586
	u8         sqn[0x18];

5587
	u8         reserved_at_60[0x20];
5588 5589 5590 5591
};

struct mlx5_ifc_create_sq_in_bits {
	u8         opcode[0x10];
5592
	u8         reserved_at_10[0x10];
5593

5594
	u8         reserved_at_20[0x10];
5595 5596
	u8         op_mod[0x10];

5597
	u8         reserved_at_40[0xc0];
5598 5599 5600 5601 5602 5603

	struct mlx5_ifc_sqc_bits ctx;
};

struct mlx5_ifc_create_rqt_out_bits {
	u8         status[0x8];
5604
	u8         reserved_at_8[0x18];
5605 5606 5607

	u8         syndrome[0x20];

5608
	u8         reserved_at_40[0x8];
5609 5610
	u8         rqtn[0x18];

5611
	u8         reserved_at_60[0x20];
5612 5613 5614 5615
};

struct mlx5_ifc_create_rqt_in_bits {
	u8         opcode[0x10];
5616
	u8         reserved_at_10[0x10];
5617

5618
	u8         reserved_at_20[0x10];
5619 5620
	u8         op_mod[0x10];

5621
	u8         reserved_at_40[0xc0];
5622 5623 5624 5625 5626 5627

	struct mlx5_ifc_rqtc_bits rqt_context;
};

struct mlx5_ifc_create_rq_out_bits {
	u8         status[0x8];
5628
	u8         reserved_at_8[0x18];
5629 5630 5631

	u8         syndrome[0x20];

5632
	u8         reserved_at_40[0x8];
5633 5634
	u8         rqn[0x18];

5635
	u8         reserved_at_60[0x20];
5636 5637 5638 5639
};

struct mlx5_ifc_create_rq_in_bits {
	u8         opcode[0x10];
5640
	u8         reserved_at_10[0x10];
5641

5642
	u8         reserved_at_20[0x10];
5643 5644
	u8         op_mod[0x10];

5645
	u8         reserved_at_40[0xc0];
5646 5647 5648 5649 5650 5651

	struct mlx5_ifc_rqc_bits ctx;
};

struct mlx5_ifc_create_rmp_out_bits {
	u8         status[0x8];
5652
	u8         reserved_at_8[0x18];
5653 5654 5655

	u8         syndrome[0x20];

5656
	u8         reserved_at_40[0x8];
5657 5658
	u8         rmpn[0x18];

5659
	u8         reserved_at_60[0x20];
5660 5661 5662 5663
};

struct mlx5_ifc_create_rmp_in_bits {
	u8         opcode[0x10];
5664
	u8         reserved_at_10[0x10];
5665

5666
	u8         reserved_at_20[0x10];
5667 5668
	u8         op_mod[0x10];

5669
	u8         reserved_at_40[0xc0];
5670 5671 5672 5673 5674 5675

	struct mlx5_ifc_rmpc_bits ctx;
};

struct mlx5_ifc_create_qp_out_bits {
	u8         status[0x8];
5676
	u8         reserved_at_8[0x18];
5677 5678 5679

	u8         syndrome[0x20];

5680
	u8         reserved_at_40[0x8];
5681 5682
	u8         qpn[0x18];

5683
	u8         reserved_at_60[0x20];
5684 5685 5686 5687
};

struct mlx5_ifc_create_qp_in_bits {
	u8         opcode[0x10];
5688
	u8         reserved_at_10[0x10];
5689

5690
	u8         reserved_at_20[0x10];
5691 5692
	u8         op_mod[0x10];

5693
	u8         reserved_at_40[0x40];
5694 5695 5696

	u8         opt_param_mask[0x20];

5697
	u8         reserved_at_a0[0x20];
5698 5699 5700

	struct mlx5_ifc_qpc_bits qpc;

5701
	u8         reserved_at_800[0x80];
5702 5703 5704 5705 5706 5707

	u8         pas[0][0x40];
};

struct mlx5_ifc_create_psv_out_bits {
	u8         status[0x8];
5708
	u8         reserved_at_8[0x18];
5709 5710 5711

	u8         syndrome[0x20];

5712
	u8         reserved_at_40[0x40];
5713

5714
	u8         reserved_at_80[0x8];
5715 5716
	u8         psv0_index[0x18];

5717
	u8         reserved_at_a0[0x8];
5718 5719
	u8         psv1_index[0x18];

5720
	u8         reserved_at_c0[0x8];
5721 5722
	u8         psv2_index[0x18];

5723
	u8         reserved_at_e0[0x8];
5724 5725 5726 5727 5728
	u8         psv3_index[0x18];
};

struct mlx5_ifc_create_psv_in_bits {
	u8         opcode[0x10];
5729
	u8         reserved_at_10[0x10];
5730

5731
	u8         reserved_at_20[0x10];
5732 5733 5734
	u8         op_mod[0x10];

	u8         num_psv[0x4];
5735
	u8         reserved_at_44[0x4];
5736 5737
	u8         pd[0x18];

5738
	u8         reserved_at_60[0x20];
5739 5740 5741 5742
};

struct mlx5_ifc_create_mkey_out_bits {
	u8         status[0x8];
5743
	u8         reserved_at_8[0x18];
5744 5745 5746

	u8         syndrome[0x20];

5747
	u8         reserved_at_40[0x8];
5748 5749
	u8         mkey_index[0x18];

5750
	u8         reserved_at_60[0x20];
5751 5752 5753 5754
};

struct mlx5_ifc_create_mkey_in_bits {
	u8         opcode[0x10];
5755
	u8         reserved_at_10[0x10];
5756

5757
	u8         reserved_at_20[0x10];
5758 5759
	u8         op_mod[0x10];

5760
	u8         reserved_at_40[0x20];
5761 5762

	u8         pg_access[0x1];
5763
	u8         reserved_at_61[0x1f];
5764 5765 5766

	struct mlx5_ifc_mkc_bits memory_key_mkey_entry;

5767
	u8         reserved_at_280[0x80];
5768 5769 5770

	u8         translations_octword_actual_size[0x20];

5771
	u8         reserved_at_320[0x560];
5772 5773 5774 5775 5776 5777

	u8         klm_pas_mtt[0][0x20];
};

struct mlx5_ifc_create_flow_table_out_bits {
	u8         status[0x8];
5778
	u8         reserved_at_8[0x18];
5779 5780 5781

	u8         syndrome[0x20];

5782
	u8         reserved_at_40[0x8];
5783 5784
	u8         table_id[0x18];

5785
	u8         reserved_at_60[0x20];
5786 5787 5788 5789
};

struct mlx5_ifc_create_flow_table_in_bits {
	u8         opcode[0x10];
5790
	u8         reserved_at_10[0x10];
5791

5792
	u8         reserved_at_20[0x10];
5793 5794
	u8         op_mod[0x10];

5795
	u8         reserved_at_40[0x40];
5796 5797

	u8         table_type[0x8];
5798
	u8         reserved_at_88[0x18];
5799

5800
	u8         reserved_at_a0[0x20];
5801

5802
	u8         reserved_at_c0[0x4];
5803
	u8         table_miss_mode[0x4];
5804
	u8         level[0x8];
5805
	u8         reserved_at_d0[0x8];
5806 5807
	u8         log_size[0x8];

5808
	u8         reserved_at_e0[0x8];
5809 5810
	u8         table_miss_id[0x18];

5811
	u8         reserved_at_100[0x100];
5812 5813 5814 5815
};

struct mlx5_ifc_create_flow_group_out_bits {
	u8         status[0x8];
5816
	u8         reserved_at_8[0x18];
5817 5818 5819

	u8         syndrome[0x20];

5820
	u8         reserved_at_40[0x8];
5821 5822
	u8         group_id[0x18];

5823
	u8         reserved_at_60[0x20];
5824 5825 5826 5827 5828 5829 5830 5831 5832 5833
};

enum {
	MLX5_CREATE_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_OUTER_HEADERS    = 0x0,
	MLX5_CREATE_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_MISC_PARAMETERS  = 0x1,
	MLX5_CREATE_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_INNER_HEADERS    = 0x2,
};

struct mlx5_ifc_create_flow_group_in_bits {
	u8         opcode[0x10];
5834
	u8         reserved_at_10[0x10];
5835

5836
	u8         reserved_at_20[0x10];
5837 5838
	u8         op_mod[0x10];

5839
	u8         reserved_at_40[0x40];
5840 5841

	u8         table_type[0x8];
5842
	u8         reserved_at_88[0x18];
5843

5844
	u8         reserved_at_a0[0x8];
5845 5846
	u8         table_id[0x18];

5847
	u8         reserved_at_c0[0x20];
5848 5849 5850

	u8         start_flow_index[0x20];

5851
	u8         reserved_at_100[0x20];
5852 5853 5854

	u8         end_flow_index[0x20];

5855
	u8         reserved_at_140[0xa0];
5856

5857
	u8         reserved_at_1e0[0x18];
5858 5859 5860 5861
	u8         match_criteria_enable[0x8];

	struct mlx5_ifc_fte_match_param_bits match_criteria;

5862
	u8         reserved_at_1200[0xe00];
5863 5864 5865 5866
};

struct mlx5_ifc_create_eq_out_bits {
	u8         status[0x8];
5867
	u8         reserved_at_8[0x18];
5868 5869 5870

	u8         syndrome[0x20];

5871
	u8         reserved_at_40[0x18];
5872 5873
	u8         eq_number[0x8];

5874
	u8         reserved_at_60[0x20];
5875 5876 5877 5878
};

struct mlx5_ifc_create_eq_in_bits {
	u8         opcode[0x10];
5879
	u8         reserved_at_10[0x10];
5880

5881
	u8         reserved_at_20[0x10];
5882 5883
	u8         op_mod[0x10];

5884
	u8         reserved_at_40[0x40];
5885 5886 5887

	struct mlx5_ifc_eqc_bits eq_context_entry;

5888
	u8         reserved_at_280[0x40];
5889 5890 5891

	u8         event_bitmask[0x40];

5892
	u8         reserved_at_300[0x580];
5893 5894 5895 5896 5897 5898

	u8         pas[0][0x40];
};

struct mlx5_ifc_create_dct_out_bits {
	u8         status[0x8];
5899
	u8         reserved_at_8[0x18];
5900 5901 5902

	u8         syndrome[0x20];

5903
	u8         reserved_at_40[0x8];
5904 5905
	u8         dctn[0x18];

5906
	u8         reserved_at_60[0x20];
5907 5908 5909 5910
};

struct mlx5_ifc_create_dct_in_bits {
	u8         opcode[0x10];
5911
	u8         reserved_at_10[0x10];
5912

5913
	u8         reserved_at_20[0x10];
5914 5915
	u8         op_mod[0x10];

5916
	u8         reserved_at_40[0x40];
5917 5918 5919

	struct mlx5_ifc_dctc_bits dct_context_entry;

5920
	u8         reserved_at_280[0x180];
5921 5922 5923 5924
};

struct mlx5_ifc_create_cq_out_bits {
	u8         status[0x8];
5925
	u8         reserved_at_8[0x18];
5926 5927 5928

	u8         syndrome[0x20];

5929
	u8         reserved_at_40[0x8];
5930 5931
	u8         cqn[0x18];

5932
	u8         reserved_at_60[0x20];
5933 5934 5935 5936
};

struct mlx5_ifc_create_cq_in_bits {
	u8         opcode[0x10];
5937
	u8         reserved_at_10[0x10];
5938

5939
	u8         reserved_at_20[0x10];
5940 5941
	u8         op_mod[0x10];

5942
	u8         reserved_at_40[0x40];
5943 5944 5945

	struct mlx5_ifc_cqc_bits cq_context;

5946
	u8         reserved_at_280[0x600];
5947 5948 5949 5950 5951 5952

	u8         pas[0][0x40];
};

struct mlx5_ifc_config_int_moderation_out_bits {
	u8         status[0x8];
5953
	u8         reserved_at_8[0x18];
5954 5955 5956

	u8         syndrome[0x20];

5957
	u8         reserved_at_40[0x4];
5958 5959 5960
	u8         min_delay[0xc];
	u8         int_vector[0x10];

5961
	u8         reserved_at_60[0x20];
5962 5963 5964 5965 5966 5967 5968 5969 5970
};

enum {
	MLX5_CONFIG_INT_MODERATION_IN_OP_MOD_WRITE  = 0x0,
	MLX5_CONFIG_INT_MODERATION_IN_OP_MOD_READ   = 0x1,
};

struct mlx5_ifc_config_int_moderation_in_bits {
	u8         opcode[0x10];
5971
	u8         reserved_at_10[0x10];
5972

5973
	u8         reserved_at_20[0x10];
5974 5975
	u8         op_mod[0x10];

5976
	u8         reserved_at_40[0x4];
5977 5978 5979
	u8         min_delay[0xc];
	u8         int_vector[0x10];

5980
	u8         reserved_at_60[0x20];
5981 5982 5983 5984
};

struct mlx5_ifc_attach_to_mcg_out_bits {
	u8         status[0x8];
5985
	u8         reserved_at_8[0x18];
5986 5987 5988

	u8         syndrome[0x20];

5989
	u8         reserved_at_40[0x40];
5990 5991 5992 5993
};

struct mlx5_ifc_attach_to_mcg_in_bits {
	u8         opcode[0x10];
5994
	u8         reserved_at_10[0x10];
5995

5996
	u8         reserved_at_20[0x10];
5997 5998
	u8         op_mod[0x10];

5999
	u8         reserved_at_40[0x8];
6000 6001
	u8         qpn[0x18];

6002
	u8         reserved_at_60[0x20];
6003 6004 6005 6006 6007 6008

	u8         multicast_gid[16][0x8];
};

struct mlx5_ifc_arm_xrc_srq_out_bits {
	u8         status[0x8];
6009
	u8         reserved_at_8[0x18];
6010 6011 6012

	u8         syndrome[0x20];

6013
	u8         reserved_at_40[0x40];
6014 6015 6016 6017 6018 6019 6020 6021
};

enum {
	MLX5_ARM_XRC_SRQ_IN_OP_MOD_XRC_SRQ  = 0x1,
};

struct mlx5_ifc_arm_xrc_srq_in_bits {
	u8         opcode[0x10];
6022
	u8         reserved_at_10[0x10];
6023

6024
	u8         reserved_at_20[0x10];
6025 6026
	u8         op_mod[0x10];

6027
	u8         reserved_at_40[0x8];
6028 6029
	u8         xrc_srqn[0x18];

6030
	u8         reserved_at_60[0x10];
6031 6032 6033 6034 6035
	u8         lwm[0x10];
};

struct mlx5_ifc_arm_rq_out_bits {
	u8         status[0x8];
6036
	u8         reserved_at_8[0x18];
6037 6038 6039

	u8         syndrome[0x20];

6040
	u8         reserved_at_40[0x40];
6041 6042 6043 6044 6045 6046 6047 6048
};

enum {
	MLX5_ARM_RQ_IN_OP_MOD_SRQ_  = 0x1,
};

struct mlx5_ifc_arm_rq_in_bits {
	u8         opcode[0x10];
6049
	u8         reserved_at_10[0x10];
6050

6051
	u8         reserved_at_20[0x10];
6052 6053
	u8         op_mod[0x10];

6054
	u8         reserved_at_40[0x8];
6055 6056
	u8         srq_number[0x18];

6057
	u8         reserved_at_60[0x10];
6058 6059 6060 6061 6062
	u8         lwm[0x10];
};

struct mlx5_ifc_arm_dct_out_bits {
	u8         status[0x8];
6063
	u8         reserved_at_8[0x18];
6064 6065 6066

	u8         syndrome[0x20];

6067
	u8         reserved_at_40[0x40];
6068 6069 6070 6071
};

struct mlx5_ifc_arm_dct_in_bits {
	u8         opcode[0x10];
6072
	u8         reserved_at_10[0x10];
6073

6074
	u8         reserved_at_20[0x10];
6075 6076
	u8         op_mod[0x10];

6077
	u8         reserved_at_40[0x8];
6078 6079
	u8         dct_number[0x18];

6080
	u8         reserved_at_60[0x20];
6081 6082 6083 6084
};

struct mlx5_ifc_alloc_xrcd_out_bits {
	u8         status[0x8];
6085
	u8         reserved_at_8[0x18];
6086 6087 6088

	u8         syndrome[0x20];

6089
	u8         reserved_at_40[0x8];
6090 6091
	u8         xrcd[0x18];

6092
	u8         reserved_at_60[0x20];
6093 6094 6095 6096
};

struct mlx5_ifc_alloc_xrcd_in_bits {
	u8         opcode[0x10];
6097
	u8         reserved_at_10[0x10];
6098

6099
	u8         reserved_at_20[0x10];
6100 6101
	u8         op_mod[0x10];

6102
	u8         reserved_at_40[0x40];
6103 6104 6105 6106
};

struct mlx5_ifc_alloc_uar_out_bits {
	u8         status[0x8];
6107
	u8         reserved_at_8[0x18];
6108 6109 6110

	u8         syndrome[0x20];

6111
	u8         reserved_at_40[0x8];
6112 6113
	u8         uar[0x18];

6114
	u8         reserved_at_60[0x20];
6115 6116 6117 6118
};

struct mlx5_ifc_alloc_uar_in_bits {
	u8         opcode[0x10];
6119
	u8         reserved_at_10[0x10];
6120

6121
	u8         reserved_at_20[0x10];
6122 6123
	u8         op_mod[0x10];

6124
	u8         reserved_at_40[0x40];
6125 6126 6127 6128
};

struct mlx5_ifc_alloc_transport_domain_out_bits {
	u8         status[0x8];
6129
	u8         reserved_at_8[0x18];
6130 6131 6132

	u8         syndrome[0x20];

6133
	u8         reserved_at_40[0x8];
6134 6135
	u8         transport_domain[0x18];

6136
	u8         reserved_at_60[0x20];
6137 6138 6139 6140
};

struct mlx5_ifc_alloc_transport_domain_in_bits {
	u8         opcode[0x10];
6141
	u8         reserved_at_10[0x10];
6142

6143
	u8         reserved_at_20[0x10];
6144 6145
	u8         op_mod[0x10];

6146
	u8         reserved_at_40[0x40];
6147 6148 6149 6150
};

struct mlx5_ifc_alloc_q_counter_out_bits {
	u8         status[0x8];
6151
	u8         reserved_at_8[0x18];
6152 6153 6154

	u8         syndrome[0x20];

6155
	u8         reserved_at_40[0x18];
6156 6157
	u8         counter_set_id[0x8];

6158
	u8         reserved_at_60[0x20];
6159 6160 6161 6162
};

struct mlx5_ifc_alloc_q_counter_in_bits {
	u8         opcode[0x10];
6163
	u8         reserved_at_10[0x10];
6164

6165
	u8         reserved_at_20[0x10];
6166 6167
	u8         op_mod[0x10];

6168
	u8         reserved_at_40[0x40];
6169 6170 6171 6172
};

struct mlx5_ifc_alloc_pd_out_bits {
	u8         status[0x8];
6173
	u8         reserved_at_8[0x18];
6174 6175 6176

	u8         syndrome[0x20];

6177
	u8         reserved_at_40[0x8];
6178 6179
	u8         pd[0x18];

6180
	u8         reserved_at_60[0x20];
6181 6182 6183 6184
};

struct mlx5_ifc_alloc_pd_in_bits {
	u8         opcode[0x10];
6185
	u8         reserved_at_10[0x10];
6186

6187
	u8         reserved_at_20[0x10];
6188 6189
	u8         op_mod[0x10];

6190
	u8         reserved_at_40[0x40];
6191 6192 6193 6194
};

struct mlx5_ifc_add_vxlan_udp_dport_out_bits {
	u8         status[0x8];
6195
	u8         reserved_at_8[0x18];
6196 6197 6198

	u8         syndrome[0x20];

6199
	u8         reserved_at_40[0x40];
6200 6201 6202 6203
};

struct mlx5_ifc_add_vxlan_udp_dport_in_bits {
	u8         opcode[0x10];
6204
	u8         reserved_at_10[0x10];
6205

6206
	u8         reserved_at_20[0x10];
6207 6208
	u8         op_mod[0x10];

6209
	u8         reserved_at_40[0x20];
6210

6211
	u8         reserved_at_60[0x10];
6212 6213 6214 6215 6216
	u8         vxlan_udp_port[0x10];
};

struct mlx5_ifc_access_register_out_bits {
	u8         status[0x8];
6217
	u8         reserved_at_8[0x18];
6218 6219 6220

	u8         syndrome[0x20];

6221
	u8         reserved_at_40[0x40];
6222 6223 6224 6225 6226 6227 6228 6229 6230 6231 6232

	u8         register_data[0][0x20];
};

enum {
	MLX5_ACCESS_REGISTER_IN_OP_MOD_WRITE  = 0x0,
	MLX5_ACCESS_REGISTER_IN_OP_MOD_READ   = 0x1,
};

struct mlx5_ifc_access_register_in_bits {
	u8         opcode[0x10];
6233
	u8         reserved_at_10[0x10];
6234

6235
	u8         reserved_at_20[0x10];
6236 6237
	u8         op_mod[0x10];

6238
	u8         reserved_at_40[0x10];
6239 6240 6241 6242 6243 6244 6245 6246 6247 6248 6249 6250
	u8         register_id[0x10];

	u8         argument[0x20];

	u8         register_data[0][0x20];
};

struct mlx5_ifc_sltp_reg_bits {
	u8         status[0x4];
	u8         version[0x4];
	u8         local_port[0x8];
	u8         pnat[0x2];
6251
	u8         reserved_at_12[0x2];
6252
	u8         lane[0x4];
6253
	u8         reserved_at_18[0x8];
6254

6255
	u8         reserved_at_20[0x20];
6256

6257
	u8         reserved_at_40[0x7];
6258 6259 6260 6261 6262
	u8         polarity[0x1];
	u8         ob_tap0[0x8];
	u8         ob_tap1[0x8];
	u8         ob_tap2[0x8];

6263
	u8         reserved_at_60[0xc];
6264 6265 6266 6267
	u8         ob_preemp_mode[0x4];
	u8         ob_reg[0x8];
	u8         ob_bias[0x8];

6268
	u8         reserved_at_80[0x20];
6269 6270 6271 6272 6273 6274 6275
};

struct mlx5_ifc_slrg_reg_bits {
	u8         status[0x4];
	u8         version[0x4];
	u8         local_port[0x8];
	u8         pnat[0x2];
6276
	u8         reserved_at_12[0x2];
6277
	u8         lane[0x4];
6278
	u8         reserved_at_18[0x8];
6279 6280

	u8         time_to_link_up[0x10];
6281
	u8         reserved_at_30[0xc];
6282 6283 6284 6285 6286
	u8         grade_lane_speed[0x4];

	u8         grade_version[0x8];
	u8         grade[0x18];

6287
	u8         reserved_at_60[0x4];
6288 6289 6290 6291 6292 6293
	u8         height_grade_type[0x4];
	u8         height_grade[0x18];

	u8         height_dz[0x10];
	u8         height_dv[0x10];

6294
	u8         reserved_at_a0[0x10];
6295 6296
	u8         height_sigma[0x10];

6297
	u8         reserved_at_c0[0x20];
6298

6299
	u8         reserved_at_e0[0x4];
6300 6301 6302
	u8         phase_grade_type[0x4];
	u8         phase_grade[0x18];

6303
	u8         reserved_at_100[0x8];
6304
	u8         phase_eo_pos[0x8];
6305
	u8         reserved_at_110[0x8];
6306 6307 6308 6309 6310 6311 6312
	u8         phase_eo_neg[0x8];

	u8         ffe_set_tested[0x10];
	u8         test_errors_per_lane[0x10];
};

struct mlx5_ifc_pvlc_reg_bits {
6313
	u8         reserved_at_0[0x8];
6314
	u8         local_port[0x8];
6315
	u8         reserved_at_10[0x10];
6316

6317
	u8         reserved_at_20[0x1c];
6318 6319
	u8         vl_hw_cap[0x4];

6320
	u8         reserved_at_40[0x1c];
6321 6322
	u8         vl_admin[0x4];

6323
	u8         reserved_at_60[0x1c];
6324 6325 6326 6327 6328 6329
	u8         vl_operational[0x4];
};

struct mlx5_ifc_pude_reg_bits {
	u8         swid[0x8];
	u8         local_port[0x8];
6330
	u8         reserved_at_10[0x4];
6331
	u8         admin_status[0x4];
6332
	u8         reserved_at_18[0x4];
6333 6334
	u8         oper_status[0x4];

6335
	u8         reserved_at_20[0x60];
6336 6337 6338
};

struct mlx5_ifc_ptys_reg_bits {
6339
	u8         reserved_at_0[0x8];
6340
	u8         local_port[0x8];
6341
	u8         reserved_at_10[0xd];
6342 6343
	u8         proto_mask[0x3];

6344
	u8         reserved_at_20[0x40];
6345 6346 6347 6348 6349 6350

	u8         eth_proto_capability[0x20];

	u8         ib_link_width_capability[0x10];
	u8         ib_proto_capability[0x10];

6351
	u8         reserved_at_a0[0x20];
6352 6353 6354 6355 6356 6357

	u8         eth_proto_admin[0x20];

	u8         ib_link_width_admin[0x10];
	u8         ib_proto_admin[0x10];

6358
	u8         reserved_at_100[0x20];
6359 6360 6361 6362 6363 6364

	u8         eth_proto_oper[0x20];

	u8         ib_link_width_oper[0x10];
	u8         ib_proto_oper[0x10];

6365
	u8         reserved_at_160[0x20];
6366 6367 6368

	u8         eth_proto_lp_advertise[0x20];

6369
	u8         reserved_at_1a0[0x60];
6370 6371 6372
};

struct mlx5_ifc_ptas_reg_bits {
6373
	u8         reserved_at_0[0x20];
6374 6375

	u8         algorithm_options[0x10];
6376
	u8         reserved_at_30[0x4];
6377 6378 6379 6380 6381 6382 6383 6384 6385 6386 6387 6388 6389 6390 6391 6392 6393 6394 6395 6396 6397 6398 6399 6400 6401
	u8         repetitions_mode[0x4];
	u8         num_of_repetitions[0x8];

	u8         grade_version[0x8];
	u8         height_grade_type[0x4];
	u8         phase_grade_type[0x4];
	u8         height_grade_weight[0x8];
	u8         phase_grade_weight[0x8];

	u8         gisim_measure_bits[0x10];
	u8         adaptive_tap_measure_bits[0x10];

	u8         ber_bath_high_error_threshold[0x10];
	u8         ber_bath_mid_error_threshold[0x10];

	u8         ber_bath_low_error_threshold[0x10];
	u8         one_ratio_high_threshold[0x10];

	u8         one_ratio_high_mid_threshold[0x10];
	u8         one_ratio_low_mid_threshold[0x10];

	u8         one_ratio_low_threshold[0x10];
	u8         ndeo_error_threshold[0x10];

	u8         mixer_offset_step_size[0x10];
6402
	u8         reserved_at_110[0x8];
6403 6404 6405 6406 6407
	u8         mix90_phase_for_voltage_bath[0x8];

	u8         mixer_offset_start[0x10];
	u8         mixer_offset_end[0x10];

6408
	u8         reserved_at_140[0x15];
6409 6410 6411 6412 6413 6414 6415
	u8         ber_test_time[0xb];
};

struct mlx5_ifc_pspa_reg_bits {
	u8         swid[0x8];
	u8         local_port[0x8];
	u8         sub_port[0x8];
6416
	u8         reserved_at_18[0x8];
6417

6418
	u8         reserved_at_20[0x20];
6419 6420 6421
};

struct mlx5_ifc_pqdr_reg_bits {
6422
	u8         reserved_at_0[0x8];
6423
	u8         local_port[0x8];
6424
	u8         reserved_at_10[0x5];
6425
	u8         prio[0x3];
6426
	u8         reserved_at_18[0x6];
6427 6428
	u8         mode[0x2];

6429
	u8         reserved_at_20[0x20];
6430

6431
	u8         reserved_at_40[0x10];
6432 6433
	u8         min_threshold[0x10];

6434
	u8         reserved_at_60[0x10];
6435 6436
	u8         max_threshold[0x10];

6437
	u8         reserved_at_80[0x10];
6438 6439
	u8         mark_probability_denominator[0x10];

6440
	u8         reserved_at_a0[0x60];
6441 6442 6443
};

struct mlx5_ifc_ppsc_reg_bits {
6444
	u8         reserved_at_0[0x8];
6445
	u8         local_port[0x8];
6446
	u8         reserved_at_10[0x10];
6447

6448
	u8         reserved_at_20[0x60];
6449

6450
	u8         reserved_at_80[0x1c];
6451 6452
	u8         wrps_admin[0x4];

6453
	u8         reserved_at_a0[0x1c];
6454 6455
	u8         wrps_status[0x4];

6456
	u8         reserved_at_c0[0x8];
6457
	u8         up_threshold[0x8];
6458
	u8         reserved_at_d0[0x8];
6459 6460
	u8         down_threshold[0x8];

6461
	u8         reserved_at_e0[0x20];
6462

6463
	u8         reserved_at_100[0x1c];
6464 6465
	u8         srps_admin[0x4];

6466
	u8         reserved_at_120[0x1c];
6467 6468
	u8         srps_status[0x4];

6469
	u8         reserved_at_140[0x40];
6470 6471 6472
};

struct mlx5_ifc_pplr_reg_bits {
6473
	u8         reserved_at_0[0x8];
6474
	u8         local_port[0x8];
6475
	u8         reserved_at_10[0x10];
6476

6477
	u8         reserved_at_20[0x8];
6478
	u8         lb_cap[0x8];
6479
	u8         reserved_at_30[0x8];
6480 6481 6482 6483
	u8         lb_en[0x8];
};

struct mlx5_ifc_pplm_reg_bits {
6484
	u8         reserved_at_0[0x8];
6485
	u8         local_port[0x8];
6486
	u8         reserved_at_10[0x10];
6487

6488
	u8         reserved_at_20[0x20];
6489 6490 6491 6492

	u8         port_profile_mode[0x8];
	u8         static_port_profile[0x8];
	u8         active_port_profile[0x8];
6493
	u8         reserved_at_58[0x8];
6494 6495 6496 6497

	u8         retransmission_active[0x8];
	u8         fec_mode_active[0x18];

6498
	u8         reserved_at_80[0x20];
6499 6500 6501 6502 6503 6504
};

struct mlx5_ifc_ppcnt_reg_bits {
	u8         swid[0x8];
	u8         local_port[0x8];
	u8         pnat[0x2];
6505
	u8         reserved_at_12[0x8];
6506 6507 6508
	u8         grp[0x6];

	u8         clr[0x1];
6509
	u8         reserved_at_21[0x1c];
6510 6511 6512 6513 6514 6515
	u8         prio_tc[0x3];

	union mlx5_ifc_eth_cntrs_grp_data_layout_auto_bits counter_set;
};

struct mlx5_ifc_ppad_reg_bits {
6516
	u8         reserved_at_0[0x3];
6517
	u8         single_mac[0x1];
6518
	u8         reserved_at_4[0x4];
6519 6520 6521 6522 6523
	u8         local_port[0x8];
	u8         mac_47_32[0x10];

	u8         mac_31_0[0x20];

6524
	u8         reserved_at_40[0x40];
6525 6526 6527
};

struct mlx5_ifc_pmtu_reg_bits {
6528
	u8         reserved_at_0[0x8];
6529
	u8         local_port[0x8];
6530
	u8         reserved_at_10[0x10];
6531 6532

	u8         max_mtu[0x10];
6533
	u8         reserved_at_30[0x10];
6534 6535

	u8         admin_mtu[0x10];
6536
	u8         reserved_at_50[0x10];
6537 6538

	u8         oper_mtu[0x10];
6539
	u8         reserved_at_70[0x10];
6540 6541 6542
};

struct mlx5_ifc_pmpr_reg_bits {
6543
	u8         reserved_at_0[0x8];
6544
	u8         module[0x8];
6545
	u8         reserved_at_10[0x10];
6546

6547
	u8         reserved_at_20[0x18];
6548 6549
	u8         attenuation_5g[0x8];

6550
	u8         reserved_at_40[0x18];
6551 6552
	u8         attenuation_7g[0x8];

6553
	u8         reserved_at_60[0x18];
6554 6555 6556 6557
	u8         attenuation_12g[0x8];
};

struct mlx5_ifc_pmpe_reg_bits {
6558
	u8         reserved_at_0[0x8];
6559
	u8         module[0x8];
6560
	u8         reserved_at_10[0xc];
6561 6562
	u8         module_status[0x4];

6563
	u8         reserved_at_20[0x60];
6564 6565 6566 6567 6568 6569 6570
};

struct mlx5_ifc_pmpc_reg_bits {
	u8         module_state_updated[32][0x8];
};

struct mlx5_ifc_pmlpn_reg_bits {
6571
	u8         reserved_at_0[0x4];
6572 6573
	u8         mlpn_status[0x4];
	u8         local_port[0x8];
6574
	u8         reserved_at_10[0x10];
6575 6576

	u8         e[0x1];
6577
	u8         reserved_at_21[0x1f];
6578 6579 6580 6581
};

struct mlx5_ifc_pmlp_reg_bits {
	u8         rxtx[0x1];
6582
	u8         reserved_at_1[0x7];
6583
	u8         local_port[0x8];
6584
	u8         reserved_at_10[0x8];
6585 6586 6587 6588 6589 6590 6591 6592 6593 6594
	u8         width[0x8];

	u8         lane0_module_mapping[0x20];

	u8         lane1_module_mapping[0x20];

	u8         lane2_module_mapping[0x20];

	u8         lane3_module_mapping[0x20];

6595
	u8         reserved_at_a0[0x160];
6596 6597 6598
};

struct mlx5_ifc_pmaos_reg_bits {
6599
	u8         reserved_at_0[0x8];
6600
	u8         module[0x8];
6601
	u8         reserved_at_10[0x4];
6602
	u8         admin_status[0x4];
6603
	u8         reserved_at_18[0x4];
6604 6605 6606 6607
	u8         oper_status[0x4];

	u8         ase[0x1];
	u8         ee[0x1];
6608
	u8         reserved_at_22[0x1c];
6609 6610
	u8         e[0x2];

6611
	u8         reserved_at_40[0x40];
6612 6613 6614
};

struct mlx5_ifc_plpc_reg_bits {
6615
	u8         reserved_at_0[0x4];
6616
	u8         profile_id[0xc];
6617
	u8         reserved_at_10[0x4];
6618
	u8         proto_mask[0x4];
6619
	u8         reserved_at_18[0x8];
6620

6621
	u8         reserved_at_20[0x10];
6622 6623
	u8         lane_speed[0x10];

6624
	u8         reserved_at_40[0x17];
6625 6626 6627 6628 6629 6630 6631 6632 6633 6634 6635 6636
	u8         lpbf[0x1];
	u8         fec_mode_policy[0x8];

	u8         retransmission_capability[0x8];
	u8         fec_mode_capability[0x18];

	u8         retransmission_support_admin[0x8];
	u8         fec_mode_support_admin[0x18];

	u8         retransmission_request_admin[0x8];
	u8         fec_mode_request_admin[0x18];

6637
	u8         reserved_at_c0[0x80];
6638 6639 6640
};

struct mlx5_ifc_plib_reg_bits {
6641
	u8         reserved_at_0[0x8];
6642
	u8         local_port[0x8];
6643
	u8         reserved_at_10[0x8];
6644 6645
	u8         ib_port[0x8];

6646
	u8         reserved_at_20[0x60];
6647 6648 6649
};

struct mlx5_ifc_plbf_reg_bits {
6650
	u8         reserved_at_0[0x8];
6651
	u8         local_port[0x8];
6652
	u8         reserved_at_10[0xd];
6653 6654
	u8         lbf_mode[0x3];

6655
	u8         reserved_at_20[0x20];
6656 6657 6658
};

struct mlx5_ifc_pipg_reg_bits {
6659
	u8         reserved_at_0[0x8];
6660
	u8         local_port[0x8];
6661
	u8         reserved_at_10[0x10];
6662 6663

	u8         dic[0x1];
6664
	u8         reserved_at_21[0x19];
6665
	u8         ipg[0x4];
6666
	u8         reserved_at_3e[0x2];
6667 6668 6669
};

struct mlx5_ifc_pifr_reg_bits {
6670
	u8         reserved_at_0[0x8];
6671
	u8         local_port[0x8];
6672
	u8         reserved_at_10[0x10];
6673

6674
	u8         reserved_at_20[0xe0];
6675 6676 6677 6678 6679 6680 6681

	u8         port_filter[8][0x20];

	u8         port_filter_update_en[8][0x20];
};

struct mlx5_ifc_pfcc_reg_bits {
6682
	u8         reserved_at_0[0x8];
6683
	u8         local_port[0x8];
6684
	u8         reserved_at_10[0x10];
6685 6686

	u8         ppan[0x4];
6687
	u8         reserved_at_24[0x4];
6688
	u8         prio_mask_tx[0x8];
6689
	u8         reserved_at_30[0x8];
6690 6691 6692 6693
	u8         prio_mask_rx[0x8];

	u8         pptx[0x1];
	u8         aptx[0x1];
6694
	u8         reserved_at_42[0x6];
6695
	u8         pfctx[0x8];
6696
	u8         reserved_at_50[0x10];
6697 6698 6699

	u8         pprx[0x1];
	u8         aprx[0x1];
6700
	u8         reserved_at_62[0x6];
6701
	u8         pfcrx[0x8];
6702
	u8         reserved_at_70[0x10];
6703

6704
	u8         reserved_at_80[0x80];
6705 6706 6707 6708
};

struct mlx5_ifc_pelc_reg_bits {
	u8         op[0x4];
6709
	u8         reserved_at_4[0x4];
6710
	u8         local_port[0x8];
6711
	u8         reserved_at_10[0x10];
6712 6713 6714 6715 6716 6717 6718 6719 6720 6721 6722 6723 6724 6725

	u8         op_admin[0x8];
	u8         op_capability[0x8];
	u8         op_request[0x8];
	u8         op_active[0x8];

	u8         admin[0x40];

	u8         capability[0x40];

	u8         request[0x40];

	u8         active[0x40];

6726
	u8         reserved_at_140[0x80];
6727 6728 6729
};

struct mlx5_ifc_peir_reg_bits {
6730
	u8         reserved_at_0[0x8];
6731
	u8         local_port[0x8];
6732
	u8         reserved_at_10[0x10];
6733

6734
	u8         reserved_at_20[0xc];
6735
	u8         error_count[0x4];
6736
	u8         reserved_at_30[0x10];
6737

6738
	u8         reserved_at_40[0xc];
6739
	u8         lane[0x4];
6740
	u8         reserved_at_50[0x8];
6741 6742 6743 6744
	u8         error_type[0x8];
};

struct mlx5_ifc_pcap_reg_bits {
6745
	u8         reserved_at_0[0x8];
6746
	u8         local_port[0x8];
6747
	u8         reserved_at_10[0x10];
6748 6749 6750 6751 6752 6753 6754

	u8         port_capability_mask[4][0x20];
};

struct mlx5_ifc_paos_reg_bits {
	u8         swid[0x8];
	u8         local_port[0x8];
6755
	u8         reserved_at_10[0x4];
6756
	u8         admin_status[0x4];
6757
	u8         reserved_at_18[0x4];
6758 6759 6760 6761
	u8         oper_status[0x4];

	u8         ase[0x1];
	u8         ee[0x1];
6762
	u8         reserved_at_22[0x1c];
6763 6764
	u8         e[0x2];

6765
	u8         reserved_at_40[0x40];
6766 6767 6768
};

struct mlx5_ifc_pamp_reg_bits {
6769
	u8         reserved_at_0[0x8];
6770
	u8         opamp_group[0x8];
6771
	u8         reserved_at_10[0xc];
6772 6773 6774
	u8         opamp_group_type[0x4];

	u8         start_index[0x10];
6775
	u8         reserved_at_30[0x4];
6776 6777 6778 6779 6780 6781
	u8         num_of_indices[0xc];

	u8         index_data[18][0x10];
};

struct mlx5_ifc_lane_2_module_mapping_bits {
6782
	u8         reserved_at_0[0x6];
6783
	u8         rx_lane[0x2];
6784
	u8         reserved_at_8[0x6];
6785
	u8         tx_lane[0x2];
6786
	u8         reserved_at_10[0x8];
6787 6788 6789 6790
	u8         module[0x8];
};

struct mlx5_ifc_bufferx_reg_bits {
6791
	u8         reserved_at_0[0x6];
6792 6793
	u8         lossy[0x1];
	u8         epsb[0x1];
6794
	u8         reserved_at_8[0xc];
6795 6796 6797 6798 6799 6800 6801 6802 6803 6804 6805
	u8         size[0xc];

	u8         xoff_threshold[0x10];
	u8         xon_threshold[0x10];
};

struct mlx5_ifc_set_node_in_bits {
	u8         node_description[64][0x8];
};

struct mlx5_ifc_register_power_settings_bits {
6806
	u8         reserved_at_0[0x18];
6807 6808
	u8         power_settings_level[0x8];

6809
	u8         reserved_at_20[0x60];
6810 6811 6812 6813
};

struct mlx5_ifc_register_host_endianness_bits {
	u8         he[0x1];
6814
	u8         reserved_at_1[0x1f];
6815

6816
	u8         reserved_at_20[0x60];
6817 6818 6819
};

struct mlx5_ifc_umr_pointer_desc_argument_bits {
6820
	u8         reserved_at_0[0x20];
6821 6822 6823 6824 6825 6826 6827 6828 6829 6830 6831 6832

	u8         mkey[0x20];

	u8         addressh_63_32[0x20];

	u8         addressl_31_0[0x20];
};

struct mlx5_ifc_ud_adrs_vector_bits {
	u8         dc_key[0x40];

	u8         ext[0x1];
6833
	u8         reserved_at_41[0x7];
6834 6835 6836 6837 6838 6839 6840 6841
	u8         destination_qp_dct[0x18];

	u8         static_rate[0x4];
	u8         sl_eth_prio[0x4];
	u8         fl[0x1];
	u8         mlid[0x7];
	u8         rlid_udp_sport[0x10];

6842
	u8         reserved_at_80[0x20];
6843 6844 6845 6846 6847 6848 6849

	u8         rmac_47_16[0x20];

	u8         rmac_15_0[0x10];
	u8         tclass[0x8];
	u8         hop_limit[0x8];

6850
	u8         reserved_at_e0[0x1];
6851
	u8         grh[0x1];
6852
	u8         reserved_at_e2[0x2];
6853 6854 6855 6856 6857 6858 6859
	u8         src_addr_index[0x8];
	u8         flow_label[0x14];

	u8         rgid_rip[16][0x8];
};

struct mlx5_ifc_pages_req_event_bits {
6860
	u8         reserved_at_0[0x10];
6861 6862 6863 6864
	u8         function_id[0x10];

	u8         num_pages[0x20];

6865
	u8         reserved_at_40[0xa0];
6866 6867 6868
};

struct mlx5_ifc_eqe_bits {
6869
	u8         reserved_at_0[0x8];
6870
	u8         event_type[0x8];
6871
	u8         reserved_at_10[0x8];
6872 6873
	u8         event_sub_type[0x8];

6874
	u8         reserved_at_20[0xe0];
6875 6876 6877

	union mlx5_ifc_event_auto_bits event_data;

6878
	u8         reserved_at_1e0[0x10];
6879
	u8         signature[0x8];
6880
	u8         reserved_at_1f8[0x7];
6881 6882 6883 6884 6885 6886 6887 6888 6889
	u8         owner[0x1];
};

enum {
	MLX5_CMD_QUEUE_ENTRY_TYPE_PCIE_CMD_IF_TRANSPORT  = 0x7,
};

struct mlx5_ifc_cmd_queue_entry_bits {
	u8         type[0x8];
6890
	u8         reserved_at_8[0x18];
6891 6892 6893 6894 6895 6896

	u8         input_length[0x20];

	u8         input_mailbox_pointer_63_32[0x20];

	u8         input_mailbox_pointer_31_9[0x17];
6897
	u8         reserved_at_77[0x9];
6898 6899 6900 6901 6902 6903 6904 6905

	u8         command_input_inline_data[16][0x8];

	u8         command_output_inline_data[16][0x8];

	u8         output_mailbox_pointer_63_32[0x20];

	u8         output_mailbox_pointer_31_9[0x17];
6906
	u8         reserved_at_1b7[0x9];
6907 6908 6909 6910 6911

	u8         output_length[0x20];

	u8         token[0x8];
	u8         signature[0x8];
6912
	u8         reserved_at_1f0[0x8];
6913 6914 6915 6916 6917 6918
	u8         status[0x7];
	u8         ownership[0x1];
};

struct mlx5_ifc_cmd_out_bits {
	u8         status[0x8];
6919
	u8         reserved_at_8[0x18];
6920 6921 6922 6923 6924 6925 6926 6927

	u8         syndrome[0x20];

	u8         command_output[0x20];
};

struct mlx5_ifc_cmd_in_bits {
	u8         opcode[0x10];
6928
	u8         reserved_at_10[0x10];
6929

6930
	u8         reserved_at_20[0x10];
6931 6932 6933 6934 6935 6936 6937 6938
	u8         op_mod[0x10];

	u8         command[0][0x20];
};

struct mlx5_ifc_cmd_if_box_bits {
	u8         mailbox_data[512][0x8];

6939
	u8         reserved_at_1000[0x180];
6940 6941 6942 6943

	u8         next_pointer_63_32[0x20];

	u8         next_pointer_31_10[0x16];
6944
	u8         reserved_at_11b6[0xa];
6945 6946 6947

	u8         block_number[0x20];

6948
	u8         reserved_at_11e0[0x8];
6949 6950 6951 6952 6953 6954 6955 6956 6957
	u8         token[0x8];
	u8         ctrl_signature[0x8];
	u8         signature[0x8];
};

struct mlx5_ifc_mtt_bits {
	u8         ptag_63_32[0x20];

	u8         ptag_31_8[0x18];
6958
	u8         reserved_at_38[0x6];
6959 6960 6961 6962
	u8         wr_en[0x1];
	u8         rd_en[0x1];
};

T
Tariq Toukan 已提交
6963 6964 6965 6966 6967 6968 6969 6970 6971 6972 6973 6974 6975 6976 6977 6978 6979 6980 6981 6982 6983 6984 6985 6986 6987 6988 6989 6990 6991 6992 6993 6994 6995 6996 6997 6998 6999 7000 7001 7002 7003 7004 7005 7006 7007 7008 7009 7010
struct mlx5_ifc_query_wol_rol_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x10];
	u8         rol_mode[0x8];
	u8         wol_mode[0x8];

	u8         reserved_at_60[0x20];
};

struct mlx5_ifc_query_wol_rol_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_set_wol_rol_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_set_wol_rol_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         rol_mode_valid[0x1];
	u8         wol_mode_valid[0x1];
	u8         reserved_at_42[0xe];
	u8         rol_mode[0x8];
	u8         wol_mode[0x8];

	u8         reserved_at_60[0x20];
};

7011 7012 7013 7014 7015 7016 7017 7018 7019 7020 7021 7022 7023 7024 7025 7026 7027 7028 7029 7030 7031 7032 7033 7034 7035 7036 7037 7038 7039 7040 7041 7042 7043
enum {
	MLX5_INITIAL_SEG_NIC_INTERFACE_FULL_DRIVER  = 0x0,
	MLX5_INITIAL_SEG_NIC_INTERFACE_DISABLED     = 0x1,
	MLX5_INITIAL_SEG_NIC_INTERFACE_NO_DRAM_NIC  = 0x2,
};

enum {
	MLX5_INITIAL_SEG_NIC_INTERFACE_SUPPORTED_FULL_DRIVER  = 0x0,
	MLX5_INITIAL_SEG_NIC_INTERFACE_SUPPORTED_DISABLED     = 0x1,
	MLX5_INITIAL_SEG_NIC_INTERFACE_SUPPORTED_NO_DRAM_NIC  = 0x2,
};

enum {
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_FW_INTERNAL_ERR              = 0x1,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_DEAD_IRISC                   = 0x7,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_HW_FATAL_ERR                 = 0x8,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_FW_CRC_ERR                   = 0x9,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_ICM_FETCH_PCI_ERR            = 0xa,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_ICM_PAGE_ERR                 = 0xb,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_ASYNCHRONOUS_EQ_BUF_OVERRUN  = 0xc,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_EQ_IN_ERR                    = 0xd,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_EQ_INV                       = 0xe,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_FFSER_ERR                    = 0xf,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_HIGH_TEMP_ERR                = 0x10,
};

struct mlx5_ifc_initial_seg_bits {
	u8         fw_rev_minor[0x10];
	u8         fw_rev_major[0x10];

	u8         cmd_interface_rev[0x10];
	u8         fw_rev_subminor[0x10];

7044
	u8         reserved_at_40[0x40];
7045 7046 7047 7048

	u8         cmdq_phy_addr_63_32[0x20];

	u8         cmdq_phy_addr_31_12[0x14];
7049
	u8         reserved_at_b4[0x2];
7050 7051 7052 7053 7054 7055
	u8         nic_interface[0x2];
	u8         log_cmdq_size[0x4];
	u8         log_cmdq_stride[0x4];

	u8         command_doorbell_vector[0x20];

7056
	u8         reserved_at_e0[0xf00];
7057 7058

	u8         initializing[0x1];
7059
	u8         reserved_at_fe1[0x4];
7060
	u8         nic_interface_supported[0x3];
7061
	u8         reserved_at_fe8[0x18];
7062 7063 7064 7065 7066

	struct mlx5_ifc_health_buffer_bits health_buffer;

	u8         no_dram_nic_offset[0x20];

7067
	u8         reserved_at_1220[0x6e40];
7068

7069
	u8         reserved_at_8060[0x1f];
7070 7071 7072 7073 7074
	u8         clear_int[0x1];

	u8         health_syndrome[0x8];
	u8         health_counter[0x18];

7075
	u8         reserved_at_80a0[0x17fc0];
7076 7077 7078 7079 7080 7081 7082 7083 7084 7085 7086 7087 7088 7089 7090 7091 7092 7093
};

union mlx5_ifc_ports_control_registers_document_bits {
	struct mlx5_ifc_bufferx_reg_bits bufferx_reg;
	struct mlx5_ifc_eth_2819_cntrs_grp_data_layout_bits eth_2819_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_2863_cntrs_grp_data_layout_bits eth_2863_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_3635_cntrs_grp_data_layout_bits eth_3635_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_802_3_cntrs_grp_data_layout_bits eth_802_3_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_extended_cntrs_grp_data_layout_bits eth_extended_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_per_prio_grp_data_layout_bits eth_per_prio_grp_data_layout;
	struct mlx5_ifc_eth_per_traffic_grp_data_layout_bits eth_per_traffic_grp_data_layout;
	struct mlx5_ifc_lane_2_module_mapping_bits lane_2_module_mapping;
	struct mlx5_ifc_pamp_reg_bits pamp_reg;
	struct mlx5_ifc_paos_reg_bits paos_reg;
	struct mlx5_ifc_pcap_reg_bits pcap_reg;
	struct mlx5_ifc_peir_reg_bits peir_reg;
	struct mlx5_ifc_pelc_reg_bits pelc_reg;
	struct mlx5_ifc_pfcc_reg_bits pfcc_reg;
7094
	struct mlx5_ifc_ib_port_cntrs_grp_data_layout_bits ib_port_cntrs_grp_data_layout;
7095 7096 7097 7098 7099 7100 7101 7102 7103 7104 7105 7106 7107 7108 7109 7110 7111 7112 7113 7114 7115 7116 7117 7118 7119 7120
	struct mlx5_ifc_phys_layer_cntrs_bits phys_layer_cntrs;
	struct mlx5_ifc_pifr_reg_bits pifr_reg;
	struct mlx5_ifc_pipg_reg_bits pipg_reg;
	struct mlx5_ifc_plbf_reg_bits plbf_reg;
	struct mlx5_ifc_plib_reg_bits plib_reg;
	struct mlx5_ifc_plpc_reg_bits plpc_reg;
	struct mlx5_ifc_pmaos_reg_bits pmaos_reg;
	struct mlx5_ifc_pmlp_reg_bits pmlp_reg;
	struct mlx5_ifc_pmlpn_reg_bits pmlpn_reg;
	struct mlx5_ifc_pmpc_reg_bits pmpc_reg;
	struct mlx5_ifc_pmpe_reg_bits pmpe_reg;
	struct mlx5_ifc_pmpr_reg_bits pmpr_reg;
	struct mlx5_ifc_pmtu_reg_bits pmtu_reg;
	struct mlx5_ifc_ppad_reg_bits ppad_reg;
	struct mlx5_ifc_ppcnt_reg_bits ppcnt_reg;
	struct mlx5_ifc_pplm_reg_bits pplm_reg;
	struct mlx5_ifc_pplr_reg_bits pplr_reg;
	struct mlx5_ifc_ppsc_reg_bits ppsc_reg;
	struct mlx5_ifc_pqdr_reg_bits pqdr_reg;
	struct mlx5_ifc_pspa_reg_bits pspa_reg;
	struct mlx5_ifc_ptas_reg_bits ptas_reg;
	struct mlx5_ifc_ptys_reg_bits ptys_reg;
	struct mlx5_ifc_pude_reg_bits pude_reg;
	struct mlx5_ifc_pvlc_reg_bits pvlc_reg;
	struct mlx5_ifc_slrg_reg_bits slrg_reg;
	struct mlx5_ifc_sltp_reg_bits sltp_reg;
7121
	u8         reserved_at_0[0x60e0];
7122 7123 7124 7125
};

union mlx5_ifc_debug_enhancements_document_bits {
	struct mlx5_ifc_health_buffer_bits health_buffer;
7126
	u8         reserved_at_0[0x200];
7127 7128 7129 7130
};

union mlx5_ifc_uplink_pci_interface_document_bits {
	struct mlx5_ifc_initial_seg_bits initial_seg;
7131
	u8         reserved_at_0[0x20060];
7132 7133
};

7134 7135
struct mlx5_ifc_set_flow_table_root_out_bits {
	u8         status[0x8];
7136
	u8         reserved_at_8[0x18];
7137 7138 7139

	u8         syndrome[0x20];

7140
	u8         reserved_at_40[0x40];
7141 7142 7143 7144
};

struct mlx5_ifc_set_flow_table_root_in_bits {
	u8         opcode[0x10];
7145
	u8         reserved_at_10[0x10];
7146

7147
	u8         reserved_at_20[0x10];
7148 7149
	u8         op_mod[0x10];

7150
	u8         reserved_at_40[0x40];
7151 7152

	u8         table_type[0x8];
7153
	u8         reserved_at_88[0x18];
7154

7155
	u8         reserved_at_a0[0x8];
7156 7157
	u8         table_id[0x18];

7158
	u8         reserved_at_c0[0x140];
7159 7160
};

7161 7162 7163 7164 7165 7166
enum {
	MLX5_MODIFY_FLOW_TABLE_MISS_TABLE_ID = 0x1,
};

struct mlx5_ifc_modify_flow_table_out_bits {
	u8         status[0x8];
7167
	u8         reserved_at_8[0x18];
7168 7169 7170

	u8         syndrome[0x20];

7171
	u8         reserved_at_40[0x40];
7172 7173 7174 7175
};

struct mlx5_ifc_modify_flow_table_in_bits {
	u8         opcode[0x10];
7176
	u8         reserved_at_10[0x10];
7177

7178
	u8         reserved_at_20[0x10];
7179 7180
	u8         op_mod[0x10];

7181
	u8         reserved_at_40[0x20];
7182

7183
	u8         reserved_at_60[0x10];
7184 7185 7186
	u8         modify_field_select[0x10];

	u8         table_type[0x8];
7187
	u8         reserved_at_88[0x18];
7188

7189
	u8         reserved_at_a0[0x8];
7190 7191
	u8         table_id[0x18];

7192
	u8         reserved_at_c0[0x4];
7193
	u8         table_miss_mode[0x4];
7194
	u8         reserved_at_c8[0x18];
7195

7196
	u8         reserved_at_e0[0x8];
7197 7198
	u8         table_miss_id[0x18];

7199
	u8         reserved_at_100[0x100];
7200 7201
};

7202 7203 7204 7205 7206 7207 7208 7209 7210 7211 7212 7213 7214 7215 7216 7217 7218 7219 7220 7221 7222 7223 7224 7225 7226 7227 7228 7229 7230 7231 7232 7233 7234 7235 7236 7237 7238 7239 7240 7241 7242 7243 7244 7245 7246
struct mlx5_ifc_ets_tcn_config_reg_bits {
	u8         g[0x1];
	u8         b[0x1];
	u8         r[0x1];
	u8         reserved_at_3[0x9];
	u8         group[0x4];
	u8         reserved_at_10[0x9];
	u8         bw_allocation[0x7];

	u8         reserved_at_20[0xc];
	u8         max_bw_units[0x4];
	u8         reserved_at_30[0x8];
	u8         max_bw_value[0x8];
};

struct mlx5_ifc_ets_global_config_reg_bits {
	u8         reserved_at_0[0x2];
	u8         r[0x1];
	u8         reserved_at_3[0x1d];

	u8         reserved_at_20[0xc];
	u8         max_bw_units[0x4];
	u8         reserved_at_30[0x8];
	u8         max_bw_value[0x8];
};

struct mlx5_ifc_qetc_reg_bits {
	u8                                         reserved_at_0[0x8];
	u8                                         port_number[0x8];
	u8                                         reserved_at_10[0x30];

	struct mlx5_ifc_ets_tcn_config_reg_bits    tc_configuration[0x8];
	struct mlx5_ifc_ets_global_config_reg_bits global_configuration;
};

struct mlx5_ifc_qtct_reg_bits {
	u8         reserved_at_0[0x8];
	u8         port_number[0x8];
	u8         reserved_at_10[0xd];
	u8         prio[0x3];

	u8         reserved_at_20[0x1d];
	u8         tclass[0x3];
};

7247
#endif /* MLX5_IFC_H */